blob: 7b8feff53c0d3efffcb48020d2e03d466f068862 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037
Chris Wilson88241782011-01-07 17:09:48 +000038static __must_check int i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +000039static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
40static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000041static __must_check int i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj,
42 bool write);
43static __must_check int i915_gem_object_set_cpu_read_domain_range(struct drm_i915_gem_object *obj,
44 uint64_t offset,
45 uint64_t size);
Chris Wilson05394f32010-11-08 19:18:58 +000046static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000047static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
48 unsigned alignment,
49 bool map_and_fenceable);
Chris Wilsond9e86c02010-11-10 16:40:20 +000050static void i915_gem_clear_fence_reg(struct drm_device *dev,
51 struct drm_i915_fence_reg *reg);
Chris Wilson05394f32010-11-08 19:18:58 +000052static int i915_gem_phys_pwrite(struct drm_device *dev,
53 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100054 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000055 struct drm_file *file);
56static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -070057
Chris Wilson17250b72010-10-28 12:51:39 +010058static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070059 struct shrink_control *sc);
Chris Wilson31169712009-09-14 16:50:28 +010060
Chris Wilson73aa8082010-09-30 11:46:12 +010061/* some bookkeeping */
62static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
63 size_t size)
64{
65 dev_priv->mm.object_count++;
66 dev_priv->mm.object_memory += size;
67}
68
69static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
70 size_t size)
71{
72 dev_priv->mm.object_count--;
73 dev_priv->mm.object_memory -= size;
74}
75
Chris Wilson21dd3732011-01-26 15:55:56 +000076static int
77i915_gem_wait_for_error(struct drm_device *dev)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010078{
79 struct drm_i915_private *dev_priv = dev->dev_private;
80 struct completion *x = &dev_priv->error_completion;
81 unsigned long flags;
82 int ret;
83
84 if (!atomic_read(&dev_priv->mm.wedged))
85 return 0;
86
87 ret = wait_for_completion_interruptible(x);
88 if (ret)
89 return ret;
90
Chris Wilson21dd3732011-01-26 15:55:56 +000091 if (atomic_read(&dev_priv->mm.wedged)) {
92 /* GPU is hung, bump the completion count to account for
93 * the token we just consumed so that we never hit zero and
94 * end up waiting upon a subsequent completion event that
95 * will never happen.
96 */
97 spin_lock_irqsave(&x->wait.lock, flags);
98 x->done++;
99 spin_unlock_irqrestore(&x->wait.lock, flags);
100 }
101 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100102}
103
Chris Wilson54cf91d2010-11-25 18:00:26 +0000104int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100105{
Chris Wilson76c1dec2010-09-25 11:22:51 +0100106 int ret;
107
Chris Wilson21dd3732011-01-26 15:55:56 +0000108 ret = i915_gem_wait_for_error(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100109 if (ret)
110 return ret;
111
112 ret = mutex_lock_interruptible(&dev->struct_mutex);
113 if (ret)
114 return ret;
115
Chris Wilson23bc5982010-09-29 16:10:57 +0100116 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100117 return 0;
118}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100119
Chris Wilson7d1c4802010-08-07 21:45:03 +0100120static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000121i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100122{
Chris Wilson05394f32010-11-08 19:18:58 +0000123 return obj->gtt_space && !obj->active && obj->pin_count == 0;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100124}
125
Chris Wilson20217462010-11-23 15:26:33 +0000126void i915_gem_do_init(struct drm_device *dev,
127 unsigned long start,
128 unsigned long mappable_end,
129 unsigned long end)
Jesse Barnes79e53942008-11-07 14:24:08 -0800130{
131 drm_i915_private_t *dev_priv = dev->dev_private;
132
Chris Wilsonbee4a182011-01-21 10:54:32 +0000133 drm_mm_init(&dev_priv->mm.gtt_space, start, end - start);
Jesse Barnes79e53942008-11-07 14:24:08 -0800134
Chris Wilsonbee4a182011-01-21 10:54:32 +0000135 dev_priv->mm.gtt_start = start;
136 dev_priv->mm.gtt_mappable_end = mappable_end;
137 dev_priv->mm.gtt_end = end;
Chris Wilson73aa8082010-09-30 11:46:12 +0100138 dev_priv->mm.gtt_total = end - start;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200139 dev_priv->mm.mappable_gtt_total = min(end, mappable_end) - start;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000140
141 /* Take over this portion of the GTT */
142 intel_gtt_clear_range(start / PAGE_SIZE, (end-start) / PAGE_SIZE);
Jesse Barnes79e53942008-11-07 14:24:08 -0800143}
Keith Packard6dbe2772008-10-14 21:41:13 -0700144
Eric Anholt673a3942008-07-30 12:06:12 -0700145int
146i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000147 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700148{
Eric Anholt673a3942008-07-30 12:06:12 -0700149 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000150
151 if (args->gtt_start >= args->gtt_end ||
152 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
153 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700154
155 mutex_lock(&dev->struct_mutex);
Chris Wilson20217462010-11-23 15:26:33 +0000156 i915_gem_do_init(dev, args->gtt_start, args->gtt_end, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700157 mutex_unlock(&dev->struct_mutex);
158
Chris Wilson20217462010-11-23 15:26:33 +0000159 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700160}
161
Eric Anholt5a125c32008-10-22 21:40:13 -0700162int
163i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000164 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700165{
Chris Wilson73aa8082010-09-30 11:46:12 +0100166 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700167 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000168 struct drm_i915_gem_object *obj;
169 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700170
171 if (!(dev->driver->driver_features & DRIVER_GEM))
172 return -ENODEV;
173
Chris Wilson6299f992010-11-24 12:23:44 +0000174 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100175 mutex_lock(&dev->struct_mutex);
Chris Wilson6299f992010-11-24 12:23:44 +0000176 list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
177 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100178 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700179
Chris Wilson6299f992010-11-24 12:23:44 +0000180 args->aper_size = dev_priv->mm.gtt_total;
181 args->aper_available_size = args->aper_size -pinned;
182
Eric Anholt5a125c32008-10-22 21:40:13 -0700183 return 0;
184}
185
Dave Airlieff72145b2011-02-07 12:16:14 +1000186static int
187i915_gem_create(struct drm_file *file,
188 struct drm_device *dev,
189 uint64_t size,
190 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700191{
Chris Wilson05394f32010-11-08 19:18:58 +0000192 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300193 int ret;
194 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700195
Dave Airlieff72145b2011-02-07 12:16:14 +1000196 size = roundup(size, PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -0700197
198 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000199 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700200 if (obj == NULL)
201 return -ENOMEM;
202
Chris Wilson05394f32010-11-08 19:18:58 +0000203 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100204 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000205 drm_gem_object_release(&obj->base);
206 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100207 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700208 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100209 }
210
Chris Wilson202f2fe2010-10-14 13:20:40 +0100211 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000212 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100213 trace_i915_gem_object_create(obj);
214
Dave Airlieff72145b2011-02-07 12:16:14 +1000215 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700216 return 0;
217}
218
Dave Airlieff72145b2011-02-07 12:16:14 +1000219int
220i915_gem_dumb_create(struct drm_file *file,
221 struct drm_device *dev,
222 struct drm_mode_create_dumb *args)
223{
224 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000225 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000226 args->size = args->pitch * args->height;
227 return i915_gem_create(file, dev,
228 args->size, &args->handle);
229}
230
231int i915_gem_dumb_destroy(struct drm_file *file,
232 struct drm_device *dev,
233 uint32_t handle)
234{
235 return drm_gem_handle_delete(file, handle);
236}
237
238/**
239 * Creates a new mm object and returns a handle to it.
240 */
241int
242i915_gem_create_ioctl(struct drm_device *dev, void *data,
243 struct drm_file *file)
244{
245 struct drm_i915_gem_create *args = data;
246 return i915_gem_create(file, dev,
247 args->size, &args->handle);
248}
249
Chris Wilson05394f32010-11-08 19:18:58 +0000250static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700251{
Chris Wilson05394f32010-11-08 19:18:58 +0000252 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt280b7132009-03-12 16:56:27 -0700253
254 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson05394f32010-11-08 19:18:58 +0000255 obj->tiling_mode != I915_TILING_NONE;
Eric Anholt280b7132009-03-12 16:56:27 -0700256}
257
Chris Wilson99a03df2010-05-27 14:15:34 +0100258static inline void
Eric Anholt40123c12009-03-09 13:42:30 -0700259slow_shmem_copy(struct page *dst_page,
260 int dst_offset,
261 struct page *src_page,
262 int src_offset,
263 int length)
264{
265 char *dst_vaddr, *src_vaddr;
266
Chris Wilson99a03df2010-05-27 14:15:34 +0100267 dst_vaddr = kmap(dst_page);
268 src_vaddr = kmap(src_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700269
270 memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
271
Chris Wilson99a03df2010-05-27 14:15:34 +0100272 kunmap(src_page);
273 kunmap(dst_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700274}
275
Chris Wilson99a03df2010-05-27 14:15:34 +0100276static inline void
Eric Anholt280b7132009-03-12 16:56:27 -0700277slow_shmem_bit17_copy(struct page *gpu_page,
278 int gpu_offset,
279 struct page *cpu_page,
280 int cpu_offset,
281 int length,
282 int is_read)
283{
284 char *gpu_vaddr, *cpu_vaddr;
285
286 /* Use the unswizzled path if this page isn't affected. */
287 if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
288 if (is_read)
289 return slow_shmem_copy(cpu_page, cpu_offset,
290 gpu_page, gpu_offset, length);
291 else
292 return slow_shmem_copy(gpu_page, gpu_offset,
293 cpu_page, cpu_offset, length);
294 }
295
Chris Wilson99a03df2010-05-27 14:15:34 +0100296 gpu_vaddr = kmap(gpu_page);
297 cpu_vaddr = kmap(cpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700298
299 /* Copy the data, XORing A6 with A17 (1). The user already knows he's
300 * XORing with the other bits (A9 for Y, A9 and A10 for X)
301 */
302 while (length > 0) {
303 int cacheline_end = ALIGN(gpu_offset + 1, 64);
304 int this_length = min(cacheline_end - gpu_offset, length);
305 int swizzled_gpu_offset = gpu_offset ^ 64;
306
307 if (is_read) {
308 memcpy(cpu_vaddr + cpu_offset,
309 gpu_vaddr + swizzled_gpu_offset,
310 this_length);
311 } else {
312 memcpy(gpu_vaddr + swizzled_gpu_offset,
313 cpu_vaddr + cpu_offset,
314 this_length);
315 }
316 cpu_offset += this_length;
317 gpu_offset += this_length;
318 length -= this_length;
319 }
320
Chris Wilson99a03df2010-05-27 14:15:34 +0100321 kunmap(cpu_page);
322 kunmap(gpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700323}
324
Eric Anholt673a3942008-07-30 12:06:12 -0700325/**
Eric Anholteb014592009-03-10 11:44:52 -0700326 * This is the fast shmem pread path, which attempts to copy_from_user directly
327 * from the backing pages of the object to the user's address space. On a
328 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
329 */
330static int
Chris Wilson05394f32010-11-08 19:18:58 +0000331i915_gem_shmem_pread_fast(struct drm_device *dev,
332 struct drm_i915_gem_object *obj,
Eric Anholteb014592009-03-10 11:44:52 -0700333 struct drm_i915_gem_pread *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000334 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700335{
Chris Wilson05394f32010-11-08 19:18:58 +0000336 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholteb014592009-03-10 11:44:52 -0700337 ssize_t remain;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100338 loff_t offset;
Eric Anholteb014592009-03-10 11:44:52 -0700339 char __user *user_data;
340 int page_offset, page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700341
342 user_data = (char __user *) (uintptr_t) args->data_ptr;
343 remain = args->size;
344
Eric Anholteb014592009-03-10 11:44:52 -0700345 offset = args->offset;
346
347 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100348 struct page *page;
349 char *vaddr;
350 int ret;
351
Eric Anholteb014592009-03-10 11:44:52 -0700352 /* Operation in this page
353 *
Eric Anholteb014592009-03-10 11:44:52 -0700354 * page_offset = offset within page
355 * page_length = bytes to copy for this page
356 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100357 page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700358 page_length = remain;
359 if ((page_offset + remain) > PAGE_SIZE)
360 page_length = PAGE_SIZE - page_offset;
361
Chris Wilsone5281cc2010-10-28 13:45:36 +0100362 page = read_cache_page_gfp(mapping, offset >> PAGE_SHIFT,
363 GFP_HIGHUSER | __GFP_RECLAIMABLE);
364 if (IS_ERR(page))
365 return PTR_ERR(page);
366
367 vaddr = kmap_atomic(page);
368 ret = __copy_to_user_inatomic(user_data,
369 vaddr + page_offset,
370 page_length);
371 kunmap_atomic(vaddr);
372
373 mark_page_accessed(page);
374 page_cache_release(page);
375 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100376 return -EFAULT;
Eric Anholteb014592009-03-10 11:44:52 -0700377
378 remain -= page_length;
379 user_data += page_length;
380 offset += page_length;
381 }
382
Chris Wilson4f27b752010-10-14 15:26:45 +0100383 return 0;
Eric Anholteb014592009-03-10 11:44:52 -0700384}
385
386/**
387 * This is the fallback shmem pread path, which allocates temporary storage
388 * in kernel space to copy_to_user into outside of the struct_mutex, so we
389 * can copy out of the object's backing pages while holding the struct mutex
390 * and not take page faults.
391 */
392static int
Chris Wilson05394f32010-11-08 19:18:58 +0000393i915_gem_shmem_pread_slow(struct drm_device *dev,
394 struct drm_i915_gem_object *obj,
Eric Anholteb014592009-03-10 11:44:52 -0700395 struct drm_i915_gem_pread *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000396 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700397{
Chris Wilson05394f32010-11-08 19:18:58 +0000398 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholteb014592009-03-10 11:44:52 -0700399 struct mm_struct *mm = current->mm;
400 struct page **user_pages;
401 ssize_t remain;
402 loff_t offset, pinned_pages, i;
403 loff_t first_data_page, last_data_page, num_pages;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100404 int shmem_page_offset;
405 int data_page_index, data_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700406 int page_length;
407 int ret;
408 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700409 int do_bit17_swizzling;
Eric Anholteb014592009-03-10 11:44:52 -0700410
411 remain = args->size;
412
413 /* Pin the user pages containing the data. We can't fault while
414 * holding the struct mutex, yet we want to hold it while
415 * dereferencing the user data.
416 */
417 first_data_page = data_ptr / PAGE_SIZE;
418 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
419 num_pages = last_data_page - first_data_page + 1;
420
Chris Wilson4f27b752010-10-14 15:26:45 +0100421 user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
Eric Anholteb014592009-03-10 11:44:52 -0700422 if (user_pages == NULL)
423 return -ENOMEM;
424
Chris Wilson4f27b752010-10-14 15:26:45 +0100425 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700426 down_read(&mm->mmap_sem);
427 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
Eric Anholte5e9ecd2009-04-07 16:01:22 -0700428 num_pages, 1, 0, user_pages, NULL);
Eric Anholteb014592009-03-10 11:44:52 -0700429 up_read(&mm->mmap_sem);
Chris Wilson4f27b752010-10-14 15:26:45 +0100430 mutex_lock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700431 if (pinned_pages < num_pages) {
432 ret = -EFAULT;
Chris Wilson4f27b752010-10-14 15:26:45 +0100433 goto out;
Eric Anholteb014592009-03-10 11:44:52 -0700434 }
435
Chris Wilson4f27b752010-10-14 15:26:45 +0100436 ret = i915_gem_object_set_cpu_read_domain_range(obj,
437 args->offset,
Eric Anholteb014592009-03-10 11:44:52 -0700438 args->size);
Chris Wilson4f27b752010-10-14 15:26:45 +0100439 if (ret)
440 goto out;
441
442 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700443
Eric Anholteb014592009-03-10 11:44:52 -0700444 offset = args->offset;
445
446 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100447 struct page *page;
448
Eric Anholteb014592009-03-10 11:44:52 -0700449 /* Operation in this page
450 *
Eric Anholteb014592009-03-10 11:44:52 -0700451 * shmem_page_offset = offset within page in shmem file
452 * data_page_index = page number in get_user_pages return
453 * data_page_offset = offset with data_page_index page.
454 * page_length = bytes to copy for this page
455 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100456 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700457 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100458 data_page_offset = offset_in_page(data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700459
460 page_length = remain;
461 if ((shmem_page_offset + page_length) > PAGE_SIZE)
462 page_length = PAGE_SIZE - shmem_page_offset;
463 if ((data_page_offset + page_length) > PAGE_SIZE)
464 page_length = PAGE_SIZE - data_page_offset;
465
Chris Wilsone5281cc2010-10-28 13:45:36 +0100466 page = read_cache_page_gfp(mapping, offset >> PAGE_SHIFT,
467 GFP_HIGHUSER | __GFP_RECLAIMABLE);
468 if (IS_ERR(page))
469 return PTR_ERR(page);
470
Eric Anholt280b7132009-03-12 16:56:27 -0700471 if (do_bit17_swizzling) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100472 slow_shmem_bit17_copy(page,
Eric Anholt280b7132009-03-12 16:56:27 -0700473 shmem_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100474 user_pages[data_page_index],
475 data_page_offset,
476 page_length,
477 1);
478 } else {
479 slow_shmem_copy(user_pages[data_page_index],
480 data_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100481 page,
Chris Wilson99a03df2010-05-27 14:15:34 +0100482 shmem_page_offset,
483 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700484 }
Eric Anholteb014592009-03-10 11:44:52 -0700485
Chris Wilsone5281cc2010-10-28 13:45:36 +0100486 mark_page_accessed(page);
487 page_cache_release(page);
488
Eric Anholteb014592009-03-10 11:44:52 -0700489 remain -= page_length;
490 data_ptr += page_length;
491 offset += page_length;
492 }
493
Chris Wilson4f27b752010-10-14 15:26:45 +0100494out:
Eric Anholteb014592009-03-10 11:44:52 -0700495 for (i = 0; i < pinned_pages; i++) {
496 SetPageDirty(user_pages[i]);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100497 mark_page_accessed(user_pages[i]);
Eric Anholteb014592009-03-10 11:44:52 -0700498 page_cache_release(user_pages[i]);
499 }
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700500 drm_free_large(user_pages);
Eric Anholteb014592009-03-10 11:44:52 -0700501
502 return ret;
503}
504
Eric Anholt673a3942008-07-30 12:06:12 -0700505/**
506 * Reads data from the object referenced by handle.
507 *
508 * On error, the contents of *data are undefined.
509 */
510int
511i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000512 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700513{
514 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000515 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100516 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700517
Chris Wilson51311d02010-11-17 09:10:42 +0000518 if (args->size == 0)
519 return 0;
520
521 if (!access_ok(VERIFY_WRITE,
522 (char __user *)(uintptr_t)args->data_ptr,
523 args->size))
524 return -EFAULT;
525
526 ret = fault_in_pages_writeable((char __user *)(uintptr_t)args->data_ptr,
527 args->size);
528 if (ret)
529 return -EFAULT;
530
Chris Wilson4f27b752010-10-14 15:26:45 +0100531 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100532 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100533 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700534
Chris Wilson05394f32010-11-08 19:18:58 +0000535 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000536 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100537 ret = -ENOENT;
538 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100539 }
Eric Anholt673a3942008-07-30 12:06:12 -0700540
Chris Wilson7dcd2492010-09-26 20:21:44 +0100541 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000542 if (args->offset > obj->base.size ||
543 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100544 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100545 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100546 }
547
Chris Wilsondb53a302011-02-03 11:57:46 +0000548 trace_i915_gem_object_pread(obj, args->offset, args->size);
549
Chris Wilson4f27b752010-10-14 15:26:45 +0100550 ret = i915_gem_object_set_cpu_read_domain_range(obj,
551 args->offset,
552 args->size);
553 if (ret)
Chris Wilsone5281cc2010-10-28 13:45:36 +0100554 goto out;
Chris Wilson4f27b752010-10-14 15:26:45 +0100555
556 ret = -EFAULT;
557 if (!i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson05394f32010-11-08 19:18:58 +0000558 ret = i915_gem_shmem_pread_fast(dev, obj, args, file);
Chris Wilson4f27b752010-10-14 15:26:45 +0100559 if (ret == -EFAULT)
Chris Wilson05394f32010-11-08 19:18:58 +0000560 ret = i915_gem_shmem_pread_slow(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700561
Chris Wilson35b62a82010-09-26 20:23:38 +0100562out:
Chris Wilson05394f32010-11-08 19:18:58 +0000563 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100564unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100565 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700566 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700567}
568
Keith Packard0839ccb2008-10-30 19:38:48 -0700569/* This is the fast write path which cannot handle
570 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700571 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700572
Keith Packard0839ccb2008-10-30 19:38:48 -0700573static inline int
574fast_user_write(struct io_mapping *mapping,
575 loff_t page_base, int page_offset,
576 char __user *user_data,
577 int length)
578{
579 char *vaddr_atomic;
580 unsigned long unwritten;
581
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700582 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Keith Packard0839ccb2008-10-30 19:38:48 -0700583 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
584 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700585 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100586 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700587}
588
589/* Here's the write path which can sleep for
590 * page faults
591 */
592
Chris Wilsonab34c222010-05-27 14:15:35 +0100593static inline void
Eric Anholt3de09aa2009-03-09 09:42:23 -0700594slow_kernel_write(struct io_mapping *mapping,
595 loff_t gtt_base, int gtt_offset,
596 struct page *user_page, int user_offset,
597 int length)
Keith Packard0839ccb2008-10-30 19:38:48 -0700598{
Chris Wilsonab34c222010-05-27 14:15:35 +0100599 char __iomem *dst_vaddr;
600 char *src_vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700601
Chris Wilsonab34c222010-05-27 14:15:35 +0100602 dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
603 src_vaddr = kmap(user_page);
604
605 memcpy_toio(dst_vaddr + gtt_offset,
606 src_vaddr + user_offset,
607 length);
608
609 kunmap(user_page);
610 io_mapping_unmap(dst_vaddr);
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700611}
612
Eric Anholt3de09aa2009-03-09 09:42:23 -0700613/**
614 * This is the fast pwrite path, where we copy the data directly from the
615 * user into the GTT, uncached.
616 */
Eric Anholt673a3942008-07-30 12:06:12 -0700617static int
Chris Wilson05394f32010-11-08 19:18:58 +0000618i915_gem_gtt_pwrite_fast(struct drm_device *dev,
619 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700620 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000621 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700622{
Keith Packard0839ccb2008-10-30 19:38:48 -0700623 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700624 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700625 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700626 char __user *user_data;
Keith Packard0839ccb2008-10-30 19:38:48 -0700627 int page_offset, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700628
629 user_data = (char __user *) (uintptr_t) args->data_ptr;
630 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700631
Chris Wilson05394f32010-11-08 19:18:58 +0000632 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700633
634 while (remain > 0) {
635 /* Operation in this page
636 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700637 * page_base = page offset within aperture
638 * page_offset = offset within page
639 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700640 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100641 page_base = offset & PAGE_MASK;
642 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700643 page_length = remain;
644 if ((page_offset + remain) > PAGE_SIZE)
645 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700646
Keith Packard0839ccb2008-10-30 19:38:48 -0700647 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700648 * source page isn't available. Return the error and we'll
649 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700650 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100651 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
652 page_offset, user_data, page_length))
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100653 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700654
Keith Packard0839ccb2008-10-30 19:38:48 -0700655 remain -= page_length;
656 user_data += page_length;
657 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700658 }
Eric Anholt673a3942008-07-30 12:06:12 -0700659
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100660 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700661}
662
Eric Anholt3de09aa2009-03-09 09:42:23 -0700663/**
664 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
665 * the memory and maps it using kmap_atomic for copying.
666 *
667 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
668 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
669 */
Eric Anholt3043c602008-10-02 12:24:47 -0700670static int
Chris Wilson05394f32010-11-08 19:18:58 +0000671i915_gem_gtt_pwrite_slow(struct drm_device *dev,
672 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700673 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000674 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700675{
Eric Anholt3de09aa2009-03-09 09:42:23 -0700676 drm_i915_private_t *dev_priv = dev->dev_private;
677 ssize_t remain;
678 loff_t gtt_page_base, offset;
679 loff_t first_data_page, last_data_page, num_pages;
680 loff_t pinned_pages, i;
681 struct page **user_pages;
682 struct mm_struct *mm = current->mm;
683 int gtt_page_offset, data_page_offset, data_page_index, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700684 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700685 uint64_t data_ptr = args->data_ptr;
686
687 remain = args->size;
688
689 /* Pin the user pages containing the data. We can't fault while
690 * holding the struct mutex, and all of the pwrite implementations
691 * want to hold it while dereferencing the user data.
692 */
693 first_data_page = data_ptr / PAGE_SIZE;
694 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
695 num_pages = last_data_page - first_data_page + 1;
696
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100697 user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
Eric Anholt3de09aa2009-03-09 09:42:23 -0700698 if (user_pages == NULL)
699 return -ENOMEM;
700
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100701 mutex_unlock(&dev->struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700702 down_read(&mm->mmap_sem);
703 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
704 num_pages, 0, 0, user_pages, NULL);
705 up_read(&mm->mmap_sem);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100706 mutex_lock(&dev->struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700707 if (pinned_pages < num_pages) {
708 ret = -EFAULT;
709 goto out_unpin_pages;
710 }
711
Chris Wilsond9e86c02010-11-10 16:40:20 +0000712 ret = i915_gem_object_set_to_gtt_domain(obj, true);
713 if (ret)
714 goto out_unpin_pages;
715
716 ret = i915_gem_object_put_fence(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700717 if (ret)
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100718 goto out_unpin_pages;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700719
Chris Wilson05394f32010-11-08 19:18:58 +0000720 offset = obj->gtt_offset + args->offset;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700721
722 while (remain > 0) {
723 /* Operation in this page
724 *
725 * gtt_page_base = page offset within aperture
726 * gtt_page_offset = offset within page in aperture
727 * data_page_index = page number in get_user_pages return
728 * data_page_offset = offset with data_page_index page.
729 * page_length = bytes to copy for this page
730 */
731 gtt_page_base = offset & PAGE_MASK;
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100732 gtt_page_offset = offset_in_page(offset);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700733 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100734 data_page_offset = offset_in_page(data_ptr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700735
736 page_length = remain;
737 if ((gtt_page_offset + page_length) > PAGE_SIZE)
738 page_length = PAGE_SIZE - gtt_page_offset;
739 if ((data_page_offset + page_length) > PAGE_SIZE)
740 page_length = PAGE_SIZE - data_page_offset;
741
Chris Wilsonab34c222010-05-27 14:15:35 +0100742 slow_kernel_write(dev_priv->mm.gtt_mapping,
743 gtt_page_base, gtt_page_offset,
744 user_pages[data_page_index],
745 data_page_offset,
746 page_length);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700747
748 remain -= page_length;
749 offset += page_length;
750 data_ptr += page_length;
751 }
752
Eric Anholt3de09aa2009-03-09 09:42:23 -0700753out_unpin_pages:
754 for (i = 0; i < pinned_pages; i++)
755 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700756 drm_free_large(user_pages);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700757
758 return ret;
759}
760
Eric Anholt40123c12009-03-09 13:42:30 -0700761/**
762 * This is the fast shmem pwrite path, which attempts to directly
763 * copy_from_user into the kmapped pages backing the object.
764 */
Eric Anholt673a3942008-07-30 12:06:12 -0700765static int
Chris Wilson05394f32010-11-08 19:18:58 +0000766i915_gem_shmem_pwrite_fast(struct drm_device *dev,
767 struct drm_i915_gem_object *obj,
Eric Anholt40123c12009-03-09 13:42:30 -0700768 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000769 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700770{
Chris Wilson05394f32010-11-08 19:18:58 +0000771 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholt40123c12009-03-09 13:42:30 -0700772 ssize_t remain;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100773 loff_t offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700774 char __user *user_data;
775 int page_offset, page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700776
777 user_data = (char __user *) (uintptr_t) args->data_ptr;
778 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700779
Eric Anholt673a3942008-07-30 12:06:12 -0700780 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000781 obj->dirty = 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700782
Eric Anholt40123c12009-03-09 13:42:30 -0700783 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100784 struct page *page;
785 char *vaddr;
786 int ret;
787
Eric Anholt40123c12009-03-09 13:42:30 -0700788 /* Operation in this page
789 *
Eric Anholt40123c12009-03-09 13:42:30 -0700790 * page_offset = offset within page
791 * page_length = bytes to copy for this page
792 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100793 page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700794 page_length = remain;
795 if ((page_offset + remain) > PAGE_SIZE)
796 page_length = PAGE_SIZE - page_offset;
797
Chris Wilsone5281cc2010-10-28 13:45:36 +0100798 page = read_cache_page_gfp(mapping, offset >> PAGE_SHIFT,
799 GFP_HIGHUSER | __GFP_RECLAIMABLE);
800 if (IS_ERR(page))
801 return PTR_ERR(page);
802
803 vaddr = kmap_atomic(page, KM_USER0);
804 ret = __copy_from_user_inatomic(vaddr + page_offset,
805 user_data,
806 page_length);
807 kunmap_atomic(vaddr, KM_USER0);
808
809 set_page_dirty(page);
810 mark_page_accessed(page);
811 page_cache_release(page);
812
813 /* If we get a fault while copying data, then (presumably) our
814 * source page isn't available. Return the error and we'll
815 * retry in the slow path.
816 */
817 if (ret)
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100818 return -EFAULT;
Eric Anholt40123c12009-03-09 13:42:30 -0700819
820 remain -= page_length;
821 user_data += page_length;
822 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700823 }
824
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100825 return 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700826}
827
828/**
829 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
830 * the memory and maps it using kmap_atomic for copying.
831 *
832 * This avoids taking mmap_sem for faulting on the user's address while the
833 * struct_mutex is held.
834 */
835static int
Chris Wilson05394f32010-11-08 19:18:58 +0000836i915_gem_shmem_pwrite_slow(struct drm_device *dev,
837 struct drm_i915_gem_object *obj,
Eric Anholt40123c12009-03-09 13:42:30 -0700838 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000839 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700840{
Chris Wilson05394f32010-11-08 19:18:58 +0000841 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholt40123c12009-03-09 13:42:30 -0700842 struct mm_struct *mm = current->mm;
843 struct page **user_pages;
844 ssize_t remain;
845 loff_t offset, pinned_pages, i;
846 loff_t first_data_page, last_data_page, num_pages;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100847 int shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700848 int data_page_index, data_page_offset;
849 int page_length;
850 int ret;
851 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700852 int do_bit17_swizzling;
Eric Anholt40123c12009-03-09 13:42:30 -0700853
854 remain = args->size;
855
856 /* Pin the user pages containing the data. We can't fault while
857 * holding the struct mutex, and all of the pwrite implementations
858 * want to hold it while dereferencing the user data.
859 */
860 first_data_page = data_ptr / PAGE_SIZE;
861 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
862 num_pages = last_data_page - first_data_page + 1;
863
Chris Wilson4f27b752010-10-14 15:26:45 +0100864 user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
Eric Anholt40123c12009-03-09 13:42:30 -0700865 if (user_pages == NULL)
866 return -ENOMEM;
867
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100868 mutex_unlock(&dev->struct_mutex);
Eric Anholt40123c12009-03-09 13:42:30 -0700869 down_read(&mm->mmap_sem);
870 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
871 num_pages, 0, 0, user_pages, NULL);
872 up_read(&mm->mmap_sem);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100873 mutex_lock(&dev->struct_mutex);
Eric Anholt40123c12009-03-09 13:42:30 -0700874 if (pinned_pages < num_pages) {
875 ret = -EFAULT;
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100876 goto out;
Eric Anholt40123c12009-03-09 13:42:30 -0700877 }
878
Eric Anholt40123c12009-03-09 13:42:30 -0700879 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100880 if (ret)
881 goto out;
882
883 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700884
Eric Anholt40123c12009-03-09 13:42:30 -0700885 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000886 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700887
888 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100889 struct page *page;
890
Eric Anholt40123c12009-03-09 13:42:30 -0700891 /* Operation in this page
892 *
Eric Anholt40123c12009-03-09 13:42:30 -0700893 * shmem_page_offset = offset within page in shmem file
894 * data_page_index = page number in get_user_pages return
895 * data_page_offset = offset with data_page_index page.
896 * page_length = bytes to copy for this page
897 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100898 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700899 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100900 data_page_offset = offset_in_page(data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700901
902 page_length = remain;
903 if ((shmem_page_offset + page_length) > PAGE_SIZE)
904 page_length = PAGE_SIZE - shmem_page_offset;
905 if ((data_page_offset + page_length) > PAGE_SIZE)
906 page_length = PAGE_SIZE - data_page_offset;
907
Chris Wilsone5281cc2010-10-28 13:45:36 +0100908 page = read_cache_page_gfp(mapping, offset >> PAGE_SHIFT,
909 GFP_HIGHUSER | __GFP_RECLAIMABLE);
910 if (IS_ERR(page)) {
911 ret = PTR_ERR(page);
912 goto out;
913 }
914
Eric Anholt280b7132009-03-12 16:56:27 -0700915 if (do_bit17_swizzling) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100916 slow_shmem_bit17_copy(page,
Eric Anholt280b7132009-03-12 16:56:27 -0700917 shmem_page_offset,
918 user_pages[data_page_index],
919 data_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100920 page_length,
921 0);
922 } else {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100923 slow_shmem_copy(page,
Chris Wilson99a03df2010-05-27 14:15:34 +0100924 shmem_page_offset,
925 user_pages[data_page_index],
926 data_page_offset,
927 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700928 }
Eric Anholt40123c12009-03-09 13:42:30 -0700929
Chris Wilsone5281cc2010-10-28 13:45:36 +0100930 set_page_dirty(page);
931 mark_page_accessed(page);
932 page_cache_release(page);
933
Eric Anholt40123c12009-03-09 13:42:30 -0700934 remain -= page_length;
935 data_ptr += page_length;
936 offset += page_length;
937 }
938
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100939out:
Eric Anholt40123c12009-03-09 13:42:30 -0700940 for (i = 0; i < pinned_pages; i++)
941 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700942 drm_free_large(user_pages);
Eric Anholt40123c12009-03-09 13:42:30 -0700943
944 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700945}
946
947/**
948 * Writes data to the object referenced by handle.
949 *
950 * On error, the contents of the buffer that were to be modified are undefined.
951 */
952int
953i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100954 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700955{
956 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000957 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000958 int ret;
959
960 if (args->size == 0)
961 return 0;
962
963 if (!access_ok(VERIFY_READ,
964 (char __user *)(uintptr_t)args->data_ptr,
965 args->size))
966 return -EFAULT;
967
968 ret = fault_in_pages_readable((char __user *)(uintptr_t)args->data_ptr,
969 args->size);
970 if (ret)
971 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700972
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100973 ret = i915_mutex_lock_interruptible(dev);
974 if (ret)
975 return ret;
976
Chris Wilson05394f32010-11-08 19:18:58 +0000977 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000978 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100979 ret = -ENOENT;
980 goto unlock;
981 }
Eric Anholt673a3942008-07-30 12:06:12 -0700982
Chris Wilson7dcd2492010-09-26 20:21:44 +0100983 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000984 if (args->offset > obj->base.size ||
985 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100986 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100987 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100988 }
989
Chris Wilsondb53a302011-02-03 11:57:46 +0000990 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
991
Eric Anholt673a3942008-07-30 12:06:12 -0700992 /* We can only do the GTT pwrite on untiled buffers, as otherwise
993 * it would end up going through the fenced access, and we'll get
994 * different detiling behavior between reading and writing.
995 * pread/pwrite currently are reading and writing from the CPU
996 * perspective, requiring manual detiling by the client.
997 */
Chris Wilson05394f32010-11-08 19:18:58 +0000998 if (obj->phys_obj)
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100999 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001000 else if (obj->gtt_space &&
Chris Wilson05394f32010-11-08 19:18:58 +00001001 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01001002 ret = i915_gem_object_pin(obj, 0, true);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001003 if (ret)
1004 goto out;
1005
Chris Wilsond9e86c02010-11-10 16:40:20 +00001006 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1007 if (ret)
1008 goto out_unpin;
1009
1010 ret = i915_gem_object_put_fence(obj);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001011 if (ret)
1012 goto out_unpin;
1013
1014 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
1015 if (ret == -EFAULT)
1016 ret = i915_gem_gtt_pwrite_slow(dev, obj, args, file);
1017
1018out_unpin:
1019 i915_gem_object_unpin(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001020 } else {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001021 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
1022 if (ret)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001023 goto out;
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001024
1025 ret = -EFAULT;
1026 if (!i915_gem_object_needs_bit17_swizzle(obj))
1027 ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file);
1028 if (ret == -EFAULT)
1029 ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file);
Eric Anholt40123c12009-03-09 13:42:30 -07001030 }
Eric Anholt673a3942008-07-30 12:06:12 -07001031
Chris Wilson35b62a82010-09-26 20:23:38 +01001032out:
Chris Wilson05394f32010-11-08 19:18:58 +00001033 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001034unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001035 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07001036 return ret;
1037}
1038
1039/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001040 * Called when user space prepares to use an object with the CPU, either
1041 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001042 */
1043int
1044i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001045 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001046{
1047 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001048 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001049 uint32_t read_domains = args->read_domains;
1050 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001051 int ret;
1052
1053 if (!(dev->driver->driver_features & DRIVER_GEM))
1054 return -ENODEV;
1055
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001056 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001057 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001058 return -EINVAL;
1059
Chris Wilson21d509e2009-06-06 09:46:02 +01001060 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001061 return -EINVAL;
1062
1063 /* Having something in the write domain implies it's in the read
1064 * domain, and only that read domain. Enforce that in the request.
1065 */
1066 if (write_domain != 0 && read_domains != write_domain)
1067 return -EINVAL;
1068
Chris Wilson76c1dec2010-09-25 11:22:51 +01001069 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001070 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001071 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001072
Chris Wilson05394f32010-11-08 19:18:58 +00001073 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001074 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001075 ret = -ENOENT;
1076 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001077 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001078
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001079 if (read_domains & I915_GEM_DOMAIN_GTT) {
1080 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001081
1082 /* Silently promote "you're not bound, there was nothing to do"
1083 * to success, since the client was just asking us to
1084 * make sure everything was done.
1085 */
1086 if (ret == -EINVAL)
1087 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001088 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001089 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001090 }
1091
Chris Wilson05394f32010-11-08 19:18:58 +00001092 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001093unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001094 mutex_unlock(&dev->struct_mutex);
1095 return ret;
1096}
1097
1098/**
1099 * Called when user space has done writes to this buffer
1100 */
1101int
1102i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001103 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001104{
1105 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001106 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001107 int ret = 0;
1108
1109 if (!(dev->driver->driver_features & DRIVER_GEM))
1110 return -ENODEV;
1111
Chris Wilson76c1dec2010-09-25 11:22:51 +01001112 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001113 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001114 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001115
Chris Wilson05394f32010-11-08 19:18:58 +00001116 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001117 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001118 ret = -ENOENT;
1119 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001120 }
1121
Eric Anholt673a3942008-07-30 12:06:12 -07001122 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001123 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001124 i915_gem_object_flush_cpu_write_domain(obj);
1125
Chris Wilson05394f32010-11-08 19:18:58 +00001126 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001127unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001128 mutex_unlock(&dev->struct_mutex);
1129 return ret;
1130}
1131
1132/**
1133 * Maps the contents of an object, returning the address it is mapped
1134 * into.
1135 *
1136 * While the mapping holds a reference on the contents of the object, it doesn't
1137 * imply a ref on the object itself.
1138 */
1139int
1140i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001141 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001142{
Chris Wilsonda761a62010-10-27 17:37:08 +01001143 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001144 struct drm_i915_gem_mmap *args = data;
1145 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001146 unsigned long addr;
1147
1148 if (!(dev->driver->driver_features & DRIVER_GEM))
1149 return -ENODEV;
1150
Chris Wilson05394f32010-11-08 19:18:58 +00001151 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001152 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001153 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001154
Chris Wilsonda761a62010-10-27 17:37:08 +01001155 if (obj->size > dev_priv->mm.gtt_mappable_end) {
1156 drm_gem_object_unreference_unlocked(obj);
1157 return -E2BIG;
1158 }
1159
Eric Anholt673a3942008-07-30 12:06:12 -07001160 down_write(&current->mm->mmap_sem);
1161 addr = do_mmap(obj->filp, 0, args->size,
1162 PROT_READ | PROT_WRITE, MAP_SHARED,
1163 args->offset);
1164 up_write(&current->mm->mmap_sem);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001165 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001166 if (IS_ERR((void *)addr))
1167 return addr;
1168
1169 args->addr_ptr = (uint64_t) addr;
1170
1171 return 0;
1172}
1173
Jesse Barnesde151cf2008-11-12 10:03:55 -08001174/**
1175 * i915_gem_fault - fault a page into the GTT
1176 * vma: VMA in question
1177 * vmf: fault info
1178 *
1179 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1180 * from userspace. The fault handler takes care of binding the object to
1181 * the GTT (if needed), allocating and programming a fence register (again,
1182 * only if needed based on whether the old reg is still valid or the object
1183 * is tiled) and inserting a new PTE into the faulting process.
1184 *
1185 * Note that the faulting process may involve evicting existing objects
1186 * from the GTT and/or fence registers to make room. So performance may
1187 * suffer if the GTT working set is large or there are few fence registers
1188 * left.
1189 */
1190int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1191{
Chris Wilson05394f32010-11-08 19:18:58 +00001192 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1193 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001194 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001195 pgoff_t page_offset;
1196 unsigned long pfn;
1197 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001198 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001199
1200 /* We don't use vmf->pgoff since that has the fake offset */
1201 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1202 PAGE_SHIFT;
1203
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001204 ret = i915_mutex_lock_interruptible(dev);
1205 if (ret)
1206 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001207
Chris Wilsondb53a302011-02-03 11:57:46 +00001208 trace_i915_gem_object_fault(obj, page_offset, true, write);
1209
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001210 /* Now bind it into the GTT if needed */
Chris Wilson919926a2010-11-12 13:42:53 +00001211 if (!obj->map_and_fenceable) {
1212 ret = i915_gem_object_unbind(obj);
1213 if (ret)
1214 goto unlock;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001215 }
Chris Wilson05394f32010-11-08 19:18:58 +00001216 if (!obj->gtt_space) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01001217 ret = i915_gem_object_bind_to_gtt(obj, 0, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001218 if (ret)
1219 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001220 }
1221
Chris Wilson4a684a42010-10-28 14:44:08 +01001222 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1223 if (ret)
1224 goto unlock;
1225
Chris Wilsond9e86c02010-11-10 16:40:20 +00001226 if (obj->tiling_mode == I915_TILING_NONE)
1227 ret = i915_gem_object_put_fence(obj);
1228 else
Chris Wilsonce453d82011-02-21 14:43:56 +00001229 ret = i915_gem_object_get_fence(obj, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001230 if (ret)
1231 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001232
Chris Wilson05394f32010-11-08 19:18:58 +00001233 if (i915_gem_object_is_inactive(obj))
1234 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001235
Chris Wilson6299f992010-11-24 12:23:44 +00001236 obj->fault_mappable = true;
1237
Chris Wilson05394f32010-11-08 19:18:58 +00001238 pfn = ((dev->agp->base + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001239 page_offset;
1240
1241 /* Finally, remap it using the new GTT offset */
1242 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001243unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001244 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001245out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001246 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001247 case -EIO:
Chris Wilson045e7692010-11-07 09:18:22 +00001248 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001249 /* Give the error handler a chance to run and move the
1250 * objects off the GPU active list. Next time we service the
1251 * fault, we should be able to transition the page into the
1252 * GTT without touching the GPU (and so avoid further
1253 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1254 * with coherency, just lost writes.
1255 */
Chris Wilson045e7692010-11-07 09:18:22 +00001256 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001257 case 0:
1258 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001259 case -EINTR:
Chris Wilsonc7150892009-09-23 00:43:56 +01001260 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001261 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001262 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001263 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001264 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001265 }
1266}
1267
1268/**
1269 * i915_gem_create_mmap_offset - create a fake mmap offset for an object
1270 * @obj: obj in question
1271 *
1272 * GEM memory mapping works by handing back to userspace a fake mmap offset
1273 * it can use in a subsequent mmap(2) call. The DRM core code then looks
1274 * up the object based on the offset and sets up the various memory mapping
1275 * structures.
1276 *
1277 * This routine allocates and attaches a fake offset for @obj.
1278 */
1279static int
Chris Wilson05394f32010-11-08 19:18:58 +00001280i915_gem_create_mmap_offset(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001281{
Chris Wilson05394f32010-11-08 19:18:58 +00001282 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001283 struct drm_gem_mm *mm = dev->mm_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001284 struct drm_map_list *list;
Benjamin Herrenschmidtf77d3902009-02-02 16:55:46 +11001285 struct drm_local_map *map;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001286 int ret = 0;
1287
1288 /* Set the object up for mmap'ing */
Chris Wilson05394f32010-11-08 19:18:58 +00001289 list = &obj->base.map_list;
Eric Anholt9a298b22009-03-24 12:23:04 -07001290 list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001291 if (!list->map)
1292 return -ENOMEM;
1293
1294 map = list->map;
1295 map->type = _DRM_GEM;
Chris Wilson05394f32010-11-08 19:18:58 +00001296 map->size = obj->base.size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001297 map->handle = obj;
1298
1299 /* Get a DRM GEM mmap offset allocated... */
1300 list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
Chris Wilson05394f32010-11-08 19:18:58 +00001301 obj->base.size / PAGE_SIZE,
1302 0, 0);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001303 if (!list->file_offset_node) {
Chris Wilson05394f32010-11-08 19:18:58 +00001304 DRM_ERROR("failed to allocate offset for bo %d\n",
1305 obj->base.name);
Chris Wilson9e0ae5342010-09-21 15:05:24 +01001306 ret = -ENOSPC;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001307 goto out_free_list;
1308 }
1309
1310 list->file_offset_node = drm_mm_get_block(list->file_offset_node,
Chris Wilson05394f32010-11-08 19:18:58 +00001311 obj->base.size / PAGE_SIZE,
1312 0);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001313 if (!list->file_offset_node) {
1314 ret = -ENOMEM;
1315 goto out_free_list;
1316 }
1317
1318 list->hash.key = list->file_offset_node->start;
Chris Wilson9e0ae5342010-09-21 15:05:24 +01001319 ret = drm_ht_insert_item(&mm->offset_hash, &list->hash);
1320 if (ret) {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001321 DRM_ERROR("failed to add to map hash\n");
1322 goto out_free_mm;
1323 }
1324
Jesse Barnesde151cf2008-11-12 10:03:55 -08001325 return 0;
1326
1327out_free_mm:
1328 drm_mm_put_block(list->file_offset_node);
1329out_free_list:
Eric Anholt9a298b22009-03-24 12:23:04 -07001330 kfree(list->map);
Chris Wilson39a01d12010-10-28 13:03:06 +01001331 list->map = NULL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001332
1333 return ret;
1334}
1335
Chris Wilson901782b2009-07-10 08:18:50 +01001336/**
1337 * i915_gem_release_mmap - remove physical page mappings
1338 * @obj: obj in question
1339 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001340 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001341 * relinquish ownership of the pages back to the system.
1342 *
1343 * It is vital that we remove the page mapping if we have mapped a tiled
1344 * object through the GTT and then lose the fence register due to
1345 * resource pressure. Similarly if the object has been moved out of the
1346 * aperture, than pages mapped into userspace must be revoked. Removing the
1347 * mapping will then trigger a page fault on the next user access, allowing
1348 * fixup by i915_gem_fault().
1349 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001350void
Chris Wilson05394f32010-11-08 19:18:58 +00001351i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001352{
Chris Wilson6299f992010-11-24 12:23:44 +00001353 if (!obj->fault_mappable)
1354 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001355
Chris Wilsonf6e47882011-03-20 21:09:12 +00001356 if (obj->base.dev->dev_mapping)
1357 unmap_mapping_range(obj->base.dev->dev_mapping,
1358 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1359 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001360
Chris Wilson6299f992010-11-24 12:23:44 +00001361 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001362}
1363
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001364static void
Chris Wilson05394f32010-11-08 19:18:58 +00001365i915_gem_free_mmap_offset(struct drm_i915_gem_object *obj)
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001366{
Chris Wilson05394f32010-11-08 19:18:58 +00001367 struct drm_device *dev = obj->base.dev;
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001368 struct drm_gem_mm *mm = dev->mm_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001369 struct drm_map_list *list = &obj->base.map_list;
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001370
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001371 drm_ht_remove_item(&mm->offset_hash, &list->hash);
Chris Wilson39a01d12010-10-28 13:03:06 +01001372 drm_mm_put_block(list->file_offset_node);
1373 kfree(list->map);
1374 list->map = NULL;
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001375}
1376
Chris Wilson92b88ae2010-11-09 11:47:32 +00001377static uint32_t
1378i915_gem_get_gtt_size(struct drm_i915_gem_object *obj)
1379{
1380 struct drm_device *dev = obj->base.dev;
1381 uint32_t size;
1382
1383 if (INTEL_INFO(dev)->gen >= 4 ||
1384 obj->tiling_mode == I915_TILING_NONE)
1385 return obj->base.size;
1386
1387 /* Previous chips need a power-of-two fence region when tiling */
1388 if (INTEL_INFO(dev)->gen == 3)
1389 size = 1024*1024;
1390 else
1391 size = 512*1024;
1392
1393 while (size < obj->base.size)
1394 size <<= 1;
1395
1396 return size;
1397}
1398
Jesse Barnesde151cf2008-11-12 10:03:55 -08001399/**
1400 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1401 * @obj: object to check
1402 *
1403 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001404 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001405 */
1406static uint32_t
Chris Wilson05394f32010-11-08 19:18:58 +00001407i915_gem_get_gtt_alignment(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001408{
Chris Wilson05394f32010-11-08 19:18:58 +00001409 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001410
1411 /*
1412 * Minimum alignment is 4k (GTT page size), but might be greater
1413 * if a fence register is needed for the object.
1414 */
Chris Wilsona00b10c2010-09-24 21:15:47 +01001415 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilson05394f32010-11-08 19:18:58 +00001416 obj->tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001417 return 4096;
1418
1419 /*
1420 * Previous chips need to be aligned to the size of the smallest
1421 * fence register that can contain the object.
1422 */
Chris Wilson05394f32010-11-08 19:18:58 +00001423 return i915_gem_get_gtt_size(obj);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001424}
1425
Daniel Vetter5e783302010-11-14 22:32:36 +01001426/**
1427 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1428 * unfenced object
1429 * @obj: object to check
1430 *
1431 * Return the required GTT alignment for an object, only taking into account
1432 * unfenced tiled surface requirements.
1433 */
Chris Wilson467cffb2011-03-07 10:42:03 +00001434uint32_t
Chris Wilson05394f32010-11-08 19:18:58 +00001435i915_gem_get_unfenced_gtt_alignment(struct drm_i915_gem_object *obj)
Daniel Vetter5e783302010-11-14 22:32:36 +01001436{
Chris Wilson05394f32010-11-08 19:18:58 +00001437 struct drm_device *dev = obj->base.dev;
Daniel Vetter5e783302010-11-14 22:32:36 +01001438 int tile_height;
1439
1440 /*
1441 * Minimum alignment is 4k (GTT page size) for sane hw.
1442 */
1443 if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
Chris Wilson05394f32010-11-08 19:18:58 +00001444 obj->tiling_mode == I915_TILING_NONE)
Daniel Vetter5e783302010-11-14 22:32:36 +01001445 return 4096;
1446
1447 /*
1448 * Older chips need unfenced tiled buffers to be aligned to the left
1449 * edge of an even tile row (where tile rows are counted as if the bo is
1450 * placed in a fenced gtt region).
1451 */
1452 if (IS_GEN2(dev) ||
Chris Wilson05394f32010-11-08 19:18:58 +00001453 (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev)))
Daniel Vetter5e783302010-11-14 22:32:36 +01001454 tile_height = 32;
1455 else
1456 tile_height = 8;
1457
Chris Wilson05394f32010-11-08 19:18:58 +00001458 return tile_height * obj->stride * 2;
Daniel Vetter5e783302010-11-14 22:32:36 +01001459}
1460
Jesse Barnesde151cf2008-11-12 10:03:55 -08001461int
Dave Airlieff72145b2011-02-07 12:16:14 +10001462i915_gem_mmap_gtt(struct drm_file *file,
1463 struct drm_device *dev,
1464 uint32_t handle,
1465 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001466{
Chris Wilsonda761a62010-10-27 17:37:08 +01001467 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001468 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001469 int ret;
1470
1471 if (!(dev->driver->driver_features & DRIVER_GEM))
1472 return -ENODEV;
1473
Chris Wilson76c1dec2010-09-25 11:22:51 +01001474 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001475 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001476 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001477
Dave Airlieff72145b2011-02-07 12:16:14 +10001478 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001479 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001480 ret = -ENOENT;
1481 goto unlock;
1482 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001483
Chris Wilson05394f32010-11-08 19:18:58 +00001484 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001485 ret = -E2BIG;
1486 goto unlock;
1487 }
1488
Chris Wilson05394f32010-11-08 19:18:58 +00001489 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001490 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001491 ret = -EINVAL;
1492 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001493 }
1494
Chris Wilson05394f32010-11-08 19:18:58 +00001495 if (!obj->base.map_list.map) {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001496 ret = i915_gem_create_mmap_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001497 if (ret)
1498 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001499 }
1500
Dave Airlieff72145b2011-02-07 12:16:14 +10001501 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001502
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001503out:
Chris Wilson05394f32010-11-08 19:18:58 +00001504 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001505unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001506 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001507 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001508}
1509
Dave Airlieff72145b2011-02-07 12:16:14 +10001510/**
1511 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1512 * @dev: DRM device
1513 * @data: GTT mapping ioctl data
1514 * @file: GEM object info
1515 *
1516 * Simply returns the fake offset to userspace so it can mmap it.
1517 * The mmap call will end up in drm_gem_mmap(), which will set things
1518 * up so we can get faults in the handler above.
1519 *
1520 * The fault handler will take care of binding the object into the GTT
1521 * (since it may have been evicted to make room for something), allocating
1522 * a fence register, and mapping the appropriate aperture address into
1523 * userspace.
1524 */
1525int
1526i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1527 struct drm_file *file)
1528{
1529 struct drm_i915_gem_mmap_gtt *args = data;
1530
1531 if (!(dev->driver->driver_features & DRIVER_GEM))
1532 return -ENODEV;
1533
1534 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1535}
1536
1537
Chris Wilsone5281cc2010-10-28 13:45:36 +01001538static int
Chris Wilson05394f32010-11-08 19:18:58 +00001539i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001540 gfp_t gfpmask)
1541{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001542 int page_count, i;
1543 struct address_space *mapping;
1544 struct inode *inode;
1545 struct page *page;
1546
1547 /* Get the list of pages out of our struct file. They'll be pinned
1548 * at this point until we release them.
1549 */
Chris Wilson05394f32010-11-08 19:18:58 +00001550 page_count = obj->base.size / PAGE_SIZE;
1551 BUG_ON(obj->pages != NULL);
1552 obj->pages = drm_malloc_ab(page_count, sizeof(struct page *));
1553 if (obj->pages == NULL)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001554 return -ENOMEM;
1555
Chris Wilson05394f32010-11-08 19:18:58 +00001556 inode = obj->base.filp->f_path.dentry->d_inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001557 mapping = inode->i_mapping;
1558 for (i = 0; i < page_count; i++) {
1559 page = read_cache_page_gfp(mapping, i,
1560 GFP_HIGHUSER |
1561 __GFP_COLD |
1562 __GFP_RECLAIMABLE |
1563 gfpmask);
1564 if (IS_ERR(page))
1565 goto err_pages;
1566
Chris Wilson05394f32010-11-08 19:18:58 +00001567 obj->pages[i] = page;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001568 }
1569
Chris Wilson05394f32010-11-08 19:18:58 +00001570 if (obj->tiling_mode != I915_TILING_NONE)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001571 i915_gem_object_do_bit_17_swizzle(obj);
1572
1573 return 0;
1574
1575err_pages:
1576 while (i--)
Chris Wilson05394f32010-11-08 19:18:58 +00001577 page_cache_release(obj->pages[i]);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001578
Chris Wilson05394f32010-11-08 19:18:58 +00001579 drm_free_large(obj->pages);
1580 obj->pages = NULL;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001581 return PTR_ERR(page);
1582}
1583
Chris Wilson5cdf5882010-09-27 15:51:07 +01001584static void
Chris Wilson05394f32010-11-08 19:18:58 +00001585i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001586{
Chris Wilson05394f32010-11-08 19:18:58 +00001587 int page_count = obj->base.size / PAGE_SIZE;
Eric Anholt673a3942008-07-30 12:06:12 -07001588 int i;
1589
Chris Wilson05394f32010-11-08 19:18:58 +00001590 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001591
Chris Wilson05394f32010-11-08 19:18:58 +00001592 if (obj->tiling_mode != I915_TILING_NONE)
Eric Anholt280b7132009-03-12 16:56:27 -07001593 i915_gem_object_save_bit_17_swizzle(obj);
1594
Chris Wilson05394f32010-11-08 19:18:58 +00001595 if (obj->madv == I915_MADV_DONTNEED)
1596 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001597
1598 for (i = 0; i < page_count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00001599 if (obj->dirty)
1600 set_page_dirty(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001601
Chris Wilson05394f32010-11-08 19:18:58 +00001602 if (obj->madv == I915_MADV_WILLNEED)
1603 mark_page_accessed(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001604
Chris Wilson05394f32010-11-08 19:18:58 +00001605 page_cache_release(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001606 }
Chris Wilson05394f32010-11-08 19:18:58 +00001607 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001608
Chris Wilson05394f32010-11-08 19:18:58 +00001609 drm_free_large(obj->pages);
1610 obj->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001611}
1612
Chris Wilson54cf91d2010-11-25 18:00:26 +00001613void
Chris Wilson05394f32010-11-08 19:18:58 +00001614i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001615 struct intel_ring_buffer *ring,
1616 u32 seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001617{
Chris Wilson05394f32010-11-08 19:18:58 +00001618 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001619 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter617dbe22010-02-11 22:16:02 +01001620
Zou Nan hai852835f2010-05-21 09:08:56 +08001621 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001622 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001623
1624 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001625 if (!obj->active) {
1626 drm_gem_object_reference(&obj->base);
1627 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001628 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001629
Eric Anholt673a3942008-07-30 12:06:12 -07001630 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001631 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1632 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001633
Chris Wilson05394f32010-11-08 19:18:58 +00001634 obj->last_rendering_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001635 if (obj->fenced_gpu_access) {
1636 struct drm_i915_fence_reg *reg;
1637
1638 BUG_ON(obj->fence_reg == I915_FENCE_REG_NONE);
1639
1640 obj->last_fenced_seqno = seqno;
1641 obj->last_fenced_ring = ring;
1642
1643 reg = &dev_priv->fence_regs[obj->fence_reg];
1644 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
1645 }
1646}
1647
1648static void
1649i915_gem_object_move_off_active(struct drm_i915_gem_object *obj)
1650{
1651 list_del_init(&obj->ring_list);
1652 obj->last_rendering_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001653}
1654
Eric Anholtce44b0e2008-11-06 16:00:31 -08001655static void
Chris Wilson05394f32010-11-08 19:18:58 +00001656i915_gem_object_move_to_flushing(struct drm_i915_gem_object *obj)
Eric Anholtce44b0e2008-11-06 16:00:31 -08001657{
Chris Wilson05394f32010-11-08 19:18:58 +00001658 struct drm_device *dev = obj->base.dev;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001659 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001660
Chris Wilson05394f32010-11-08 19:18:58 +00001661 BUG_ON(!obj->active);
1662 list_move_tail(&obj->mm_list, &dev_priv->mm.flushing_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001663
1664 i915_gem_object_move_off_active(obj);
1665}
1666
1667static void
1668i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1669{
1670 struct drm_device *dev = obj->base.dev;
1671 struct drm_i915_private *dev_priv = dev->dev_private;
1672
1673 if (obj->pin_count != 0)
1674 list_move_tail(&obj->mm_list, &dev_priv->mm.pinned_list);
1675 else
1676 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1677
1678 BUG_ON(!list_empty(&obj->gpu_write_list));
1679 BUG_ON(!obj->active);
1680 obj->ring = NULL;
1681
1682 i915_gem_object_move_off_active(obj);
1683 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001684
1685 obj->active = 0;
Chris Wilson87ca9c82010-12-02 09:42:56 +00001686 obj->pending_gpu_write = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001687 drm_gem_object_unreference(&obj->base);
1688
1689 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001690}
Eric Anholt673a3942008-07-30 12:06:12 -07001691
Chris Wilson963b4832009-09-20 23:03:54 +01001692/* Immediately discard the backing storage */
1693static void
Chris Wilson05394f32010-11-08 19:18:58 +00001694i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001695{
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001696 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001697
Chris Wilsonae9fed62010-08-07 11:01:30 +01001698 /* Our goal here is to return as much of the memory as
1699 * is possible back to the system as we are called from OOM.
1700 * To do this we must instruct the shmfs to drop all of its
1701 * backing pages, *now*. Here we mirror the actions taken
1702 * when by shmem_delete_inode() to release the backing store.
1703 */
Chris Wilson05394f32010-11-08 19:18:58 +00001704 inode = obj->base.filp->f_path.dentry->d_inode;
Chris Wilsonae9fed62010-08-07 11:01:30 +01001705 truncate_inode_pages(inode->i_mapping, 0);
1706 if (inode->i_op->truncate_range)
1707 inode->i_op->truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001708
Chris Wilson05394f32010-11-08 19:18:58 +00001709 obj->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001710}
1711
1712static inline int
Chris Wilson05394f32010-11-08 19:18:58 +00001713i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001714{
Chris Wilson05394f32010-11-08 19:18:58 +00001715 return obj->madv == I915_MADV_DONTNEED;
Chris Wilson963b4832009-09-20 23:03:54 +01001716}
1717
Eric Anholt673a3942008-07-30 12:06:12 -07001718static void
Chris Wilsondb53a302011-02-03 11:57:46 +00001719i915_gem_process_flushing_list(struct intel_ring_buffer *ring,
1720 uint32_t flush_domains)
Daniel Vetter63560392010-02-19 11:51:59 +01001721{
Chris Wilson05394f32010-11-08 19:18:58 +00001722 struct drm_i915_gem_object *obj, *next;
Daniel Vetter63560392010-02-19 11:51:59 +01001723
Chris Wilson05394f32010-11-08 19:18:58 +00001724 list_for_each_entry_safe(obj, next,
Chris Wilson64193402010-10-24 12:38:05 +01001725 &ring->gpu_write_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001726 gpu_write_list) {
Chris Wilson05394f32010-11-08 19:18:58 +00001727 if (obj->base.write_domain & flush_domains) {
1728 uint32_t old_write_domain = obj->base.write_domain;
Daniel Vetter63560392010-02-19 11:51:59 +01001729
Chris Wilson05394f32010-11-08 19:18:58 +00001730 obj->base.write_domain = 0;
1731 list_del_init(&obj->gpu_write_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001732 i915_gem_object_move_to_active(obj, ring,
Chris Wilsondb53a302011-02-03 11:57:46 +00001733 i915_gem_next_request_seqno(ring));
Daniel Vetter63560392010-02-19 11:51:59 +01001734
Daniel Vetter63560392010-02-19 11:51:59 +01001735 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00001736 obj->base.read_domains,
Daniel Vetter63560392010-02-19 11:51:59 +01001737 old_write_domain);
1738 }
1739 }
1740}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001741
Chris Wilson3cce4692010-10-27 16:11:02 +01001742int
Chris Wilsondb53a302011-02-03 11:57:46 +00001743i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001744 struct drm_file *file,
Chris Wilsondb53a302011-02-03 11:57:46 +00001745 struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001746{
Chris Wilsondb53a302011-02-03 11:57:46 +00001747 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001748 uint32_t seqno;
1749 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001750 int ret;
1751
1752 BUG_ON(request == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07001753
Chris Wilson3cce4692010-10-27 16:11:02 +01001754 ret = ring->add_request(ring, &seqno);
1755 if (ret)
1756 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001757
Chris Wilsondb53a302011-02-03 11:57:46 +00001758 trace_i915_gem_request_add(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001759
1760 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001761 request->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001762 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001763 was_empty = list_empty(&ring->request_list);
1764 list_add_tail(&request->list, &ring->request_list);
1765
Chris Wilsondb53a302011-02-03 11:57:46 +00001766 if (file) {
1767 struct drm_i915_file_private *file_priv = file->driver_priv;
1768
Chris Wilson1c255952010-09-26 11:03:27 +01001769 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001770 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001771 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001772 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01001773 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00001774 }
Eric Anholt673a3942008-07-30 12:06:12 -07001775
Chris Wilsondb53a302011-02-03 11:57:46 +00001776 ring->outstanding_lazy_request = false;
1777
Ben Gamarif65d9422009-09-14 17:48:44 -04001778 if (!dev_priv->mm.suspended) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001779 mod_timer(&dev_priv->hangcheck_timer,
1780 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001781 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001782 queue_delayed_work(dev_priv->wq,
1783 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001784 }
Chris Wilson3cce4692010-10-27 16:11:02 +01001785 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001786}
1787
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001788static inline void
1789i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001790{
Chris Wilson1c255952010-09-26 11:03:27 +01001791 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001792
Chris Wilson1c255952010-09-26 11:03:27 +01001793 if (!file_priv)
1794 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001795
Chris Wilson1c255952010-09-26 11:03:27 +01001796 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00001797 if (request->file_priv) {
1798 list_del(&request->client_list);
1799 request->file_priv = NULL;
1800 }
Chris Wilson1c255952010-09-26 11:03:27 +01001801 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001802}
1803
Chris Wilsondfaae392010-09-22 10:31:52 +01001804static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
1805 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01001806{
Chris Wilsondfaae392010-09-22 10:31:52 +01001807 while (!list_empty(&ring->request_list)) {
1808 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01001809
Chris Wilsondfaae392010-09-22 10:31:52 +01001810 request = list_first_entry(&ring->request_list,
1811 struct drm_i915_gem_request,
1812 list);
1813
1814 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001815 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01001816 kfree(request);
1817 }
1818
1819 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001820 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001821
Chris Wilson05394f32010-11-08 19:18:58 +00001822 obj = list_first_entry(&ring->active_list,
1823 struct drm_i915_gem_object,
1824 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001825
Chris Wilson05394f32010-11-08 19:18:58 +00001826 obj->base.write_domain = 0;
1827 list_del_init(&obj->gpu_write_list);
1828 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001829 }
Eric Anholt673a3942008-07-30 12:06:12 -07001830}
1831
Chris Wilson312817a2010-11-22 11:50:11 +00001832static void i915_gem_reset_fences(struct drm_device *dev)
1833{
1834 struct drm_i915_private *dev_priv = dev->dev_private;
1835 int i;
1836
1837 for (i = 0; i < 16; i++) {
1838 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00001839 struct drm_i915_gem_object *obj = reg->obj;
1840
1841 if (!obj)
1842 continue;
1843
1844 if (obj->tiling_mode)
1845 i915_gem_release_mmap(obj);
1846
Chris Wilsond9e86c02010-11-10 16:40:20 +00001847 reg->obj->fence_reg = I915_FENCE_REG_NONE;
1848 reg->obj->fenced_gpu_access = false;
1849 reg->obj->last_fenced_seqno = 0;
1850 reg->obj->last_fenced_ring = NULL;
1851 i915_gem_clear_fence_reg(dev, reg);
Chris Wilson312817a2010-11-22 11:50:11 +00001852 }
1853}
1854
Chris Wilson069efc12010-09-30 16:53:18 +01001855void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07001856{
Chris Wilsondfaae392010-09-22 10:31:52 +01001857 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001858 struct drm_i915_gem_object *obj;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001859 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001860
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001861 for (i = 0; i < I915_NUM_RINGS; i++)
1862 i915_gem_reset_ring_lists(dev_priv, &dev_priv->ring[i]);
Chris Wilsondfaae392010-09-22 10:31:52 +01001863
1864 /* Remove anything from the flushing lists. The GPU cache is likely
1865 * to be lost on reset along with the data, so simply move the
1866 * lost bo to the inactive list.
1867 */
1868 while (!list_empty(&dev_priv->mm.flushing_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001869 obj= list_first_entry(&dev_priv->mm.flushing_list,
1870 struct drm_i915_gem_object,
1871 mm_list);
Chris Wilson9375e442010-09-19 12:21:28 +01001872
Chris Wilson05394f32010-11-08 19:18:58 +00001873 obj->base.write_domain = 0;
1874 list_del_init(&obj->gpu_write_list);
1875 i915_gem_object_move_to_inactive(obj);
Chris Wilson9375e442010-09-19 12:21:28 +01001876 }
Chris Wilson9375e442010-09-19 12:21:28 +01001877
Chris Wilsondfaae392010-09-22 10:31:52 +01001878 /* Move everything out of the GPU domains to ensure we do any
1879 * necessary invalidation upon reuse.
1880 */
Chris Wilson05394f32010-11-08 19:18:58 +00001881 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01001882 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001883 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01001884 {
Chris Wilson05394f32010-11-08 19:18:58 +00001885 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01001886 }
Chris Wilson069efc12010-09-30 16:53:18 +01001887
1888 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00001889 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001890}
1891
1892/**
1893 * This function clears the request list as sequence numbers are passed.
1894 */
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001895static void
Chris Wilsondb53a302011-02-03 11:57:46 +00001896i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001897{
Eric Anholt673a3942008-07-30 12:06:12 -07001898 uint32_t seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001899 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001900
Chris Wilsondb53a302011-02-03 11:57:46 +00001901 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001902 return;
1903
Chris Wilsondb53a302011-02-03 11:57:46 +00001904 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001905
Chris Wilson78501ea2010-10-27 12:18:21 +01001906 seqno = ring->get_seqno(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001907
Chris Wilson076e2c02011-01-21 10:07:18 +00001908 for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001909 if (seqno >= ring->sync_seqno[i])
1910 ring->sync_seqno[i] = 0;
1911
Zou Nan hai852835f2010-05-21 09:08:56 +08001912 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001913 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001914
Zou Nan hai852835f2010-05-21 09:08:56 +08001915 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001916 struct drm_i915_gem_request,
1917 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001918
Chris Wilsondfaae392010-09-22 10:31:52 +01001919 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001920 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001921
Chris Wilsondb53a302011-02-03 11:57:46 +00001922 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001923
1924 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001925 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001926 kfree(request);
1927 }
1928
1929 /* Move any buffers on the active list that are no longer referenced
1930 * by the ringbuffer to the flushing/inactive lists as appropriate.
1931 */
1932 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001933 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001934
Chris Wilson05394f32010-11-08 19:18:58 +00001935 obj= list_first_entry(&ring->active_list,
1936 struct drm_i915_gem_object,
1937 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001938
Chris Wilson05394f32010-11-08 19:18:58 +00001939 if (!i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001940 break;
1941
Chris Wilson05394f32010-11-08 19:18:58 +00001942 if (obj->base.write_domain != 0)
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001943 i915_gem_object_move_to_flushing(obj);
1944 else
1945 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001946 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001947
Chris Wilsondb53a302011-02-03 11:57:46 +00001948 if (unlikely(ring->trace_irq_seqno &&
1949 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001950 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00001951 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001952 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001953
Chris Wilsondb53a302011-02-03 11:57:46 +00001954 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001955}
1956
1957void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001958i915_gem_retire_requests(struct drm_device *dev)
1959{
1960 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001961 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001962
Chris Wilsonbe726152010-07-23 23:18:50 +01001963 if (!list_empty(&dev_priv->mm.deferred_free_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001964 struct drm_i915_gem_object *obj, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01001965
1966 /* We must be careful that during unbind() we do not
1967 * accidentally infinitely recurse into retire requests.
1968 * Currently:
1969 * retire -> free -> unbind -> wait -> retire_ring
1970 */
Chris Wilson05394f32010-11-08 19:18:58 +00001971 list_for_each_entry_safe(obj, next,
Chris Wilsonbe726152010-07-23 23:18:50 +01001972 &dev_priv->mm.deferred_free_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001973 mm_list)
Chris Wilson05394f32010-11-08 19:18:58 +00001974 i915_gem_free_object_tail(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01001975 }
1976
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001977 for (i = 0; i < I915_NUM_RINGS; i++)
Chris Wilsondb53a302011-02-03 11:57:46 +00001978 i915_gem_retire_requests_ring(&dev_priv->ring[i]);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001979}
1980
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001981static void
Eric Anholt673a3942008-07-30 12:06:12 -07001982i915_gem_retire_work_handler(struct work_struct *work)
1983{
1984 drm_i915_private_t *dev_priv;
1985 struct drm_device *dev;
Chris Wilson0a587052011-01-09 21:05:44 +00001986 bool idle;
1987 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001988
1989 dev_priv = container_of(work, drm_i915_private_t,
1990 mm.retire_work.work);
1991 dev = dev_priv->dev;
1992
Chris Wilson891b48c2010-09-29 12:26:37 +01001993 /* Come back later if the device is busy... */
1994 if (!mutex_trylock(&dev->struct_mutex)) {
1995 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1996 return;
1997 }
1998
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001999 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002000
Chris Wilson0a587052011-01-09 21:05:44 +00002001 /* Send a periodic flush down the ring so we don't hold onto GEM
2002 * objects indefinitely.
2003 */
2004 idle = true;
2005 for (i = 0; i < I915_NUM_RINGS; i++) {
2006 struct intel_ring_buffer *ring = &dev_priv->ring[i];
2007
2008 if (!list_empty(&ring->gpu_write_list)) {
2009 struct drm_i915_gem_request *request;
2010 int ret;
2011
Chris Wilsondb53a302011-02-03 11:57:46 +00002012 ret = i915_gem_flush_ring(ring,
2013 0, I915_GEM_GPU_DOMAINS);
Chris Wilson0a587052011-01-09 21:05:44 +00002014 request = kzalloc(sizeof(*request), GFP_KERNEL);
2015 if (ret || request == NULL ||
Chris Wilsondb53a302011-02-03 11:57:46 +00002016 i915_add_request(ring, NULL, request))
Chris Wilson0a587052011-01-09 21:05:44 +00002017 kfree(request);
2018 }
2019
2020 idle &= list_empty(&ring->request_list);
2021 }
2022
2023 if (!dev_priv->mm.suspended && !idle)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07002024 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Chris Wilson0a587052011-01-09 21:05:44 +00002025
Eric Anholt673a3942008-07-30 12:06:12 -07002026 mutex_unlock(&dev->struct_mutex);
2027}
2028
Chris Wilsondb53a302011-02-03 11:57:46 +00002029/**
2030 * Waits for a sequence number to be signaled, and cleans up the
2031 * request and object lists appropriately for that event.
2032 */
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02002033int
Chris Wilsondb53a302011-02-03 11:57:46 +00002034i915_wait_request(struct intel_ring_buffer *ring,
Chris Wilsonce453d82011-02-21 14:43:56 +00002035 uint32_t seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002036{
Chris Wilsondb53a302011-02-03 11:57:46 +00002037 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Jesse Barnes802c7eb2009-05-05 16:03:48 -07002038 u32 ier;
Eric Anholt673a3942008-07-30 12:06:12 -07002039 int ret = 0;
2040
2041 BUG_ON(seqno == 0);
2042
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002043 if (atomic_read(&dev_priv->mm.wedged)) {
2044 struct completion *x = &dev_priv->error_completion;
2045 bool recovery_complete;
2046 unsigned long flags;
2047
2048 /* Give the error handler a chance to run. */
2049 spin_lock_irqsave(&x->wait.lock, flags);
2050 recovery_complete = x->done > 0;
2051 spin_unlock_irqrestore(&x->wait.lock, flags);
2052
2053 return recovery_complete ? -EIO : -EAGAIN;
2054 }
Ben Gamariffed1d02009-09-14 17:48:41 -04002055
Chris Wilson5d97eb62010-11-10 20:40:02 +00002056 if (seqno == ring->outstanding_lazy_request) {
Chris Wilson3cce4692010-10-27 16:11:02 +01002057 struct drm_i915_gem_request *request;
2058
2059 request = kzalloc(sizeof(*request), GFP_KERNEL);
2060 if (request == NULL)
Daniel Vettere35a41d2010-02-11 22:13:59 +01002061 return -ENOMEM;
Chris Wilson3cce4692010-10-27 16:11:02 +01002062
Chris Wilsondb53a302011-02-03 11:57:46 +00002063 ret = i915_add_request(ring, NULL, request);
Chris Wilson3cce4692010-10-27 16:11:02 +01002064 if (ret) {
2065 kfree(request);
2066 return ret;
2067 }
2068
2069 seqno = request->seqno;
Daniel Vettere35a41d2010-02-11 22:13:59 +01002070 }
2071
Chris Wilson78501ea2010-10-27 12:18:21 +01002072 if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002073 if (HAS_PCH_SPLIT(ring->dev))
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002074 ier = I915_READ(DEIER) | I915_READ(GTIER);
2075 else
2076 ier = I915_READ(IER);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07002077 if (!ier) {
2078 DRM_ERROR("something (likely vbetool) disabled "
2079 "interrupts, re-enabling\n");
Chris Wilsondb53a302011-02-03 11:57:46 +00002080 i915_driver_irq_preinstall(ring->dev);
2081 i915_driver_irq_postinstall(ring->dev);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07002082 }
2083
Chris Wilsondb53a302011-02-03 11:57:46 +00002084 trace_i915_gem_request_wait_begin(ring, seqno);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002085
Chris Wilsonb2223492010-10-27 15:27:33 +01002086 ring->waiting_seqno = seqno;
Chris Wilsonb13c2b92010-12-13 16:54:50 +00002087 if (ring->irq_get(ring)) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002088 if (dev_priv->mm.interruptible)
Chris Wilsonb13c2b92010-12-13 16:54:50 +00002089 ret = wait_event_interruptible(ring->irq_queue,
2090 i915_seqno_passed(ring->get_seqno(ring), seqno)
2091 || atomic_read(&dev_priv->mm.wedged));
2092 else
2093 wait_event(ring->irq_queue,
2094 i915_seqno_passed(ring->get_seqno(ring), seqno)
2095 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02002096
Chris Wilsonb13c2b92010-12-13 16:54:50 +00002097 ring->irq_put(ring);
Chris Wilsonb5ba1772010-12-14 12:17:15 +00002098 } else if (wait_for(i915_seqno_passed(ring->get_seqno(ring),
2099 seqno) ||
2100 atomic_read(&dev_priv->mm.wedged), 3000))
2101 ret = -EBUSY;
Chris Wilsonb2223492010-10-27 15:27:33 +01002102 ring->waiting_seqno = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002103
Chris Wilsondb53a302011-02-03 11:57:46 +00002104 trace_i915_gem_request_wait_end(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07002105 }
Ben Gamariba1234d2009-09-14 17:48:47 -04002106 if (atomic_read(&dev_priv->mm.wedged))
Chris Wilson30dbf0c2010-09-25 10:19:17 +01002107 ret = -EAGAIN;
Eric Anholt673a3942008-07-30 12:06:12 -07002108
2109 if (ret && ret != -ERESTARTSYS)
Daniel Vetter8bff9172010-02-11 22:19:40 +01002110 DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
Chris Wilson78501ea2010-10-27 12:18:21 +01002111 __func__, ret, seqno, ring->get_seqno(ring),
Daniel Vetter8bff9172010-02-11 22:19:40 +01002112 dev_priv->next_seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07002113
2114 /* Directly dispatch request retiring. While we have the work queue
2115 * to handle this, the waiter on a request often wants an associated
2116 * buffer to have made it to the inactive list, and we would need
2117 * a separate wait queue to handle that.
2118 */
2119 if (ret == 0)
Chris Wilsondb53a302011-02-03 11:57:46 +00002120 i915_gem_retire_requests_ring(ring);
Eric Anholt673a3942008-07-30 12:06:12 -07002121
2122 return ret;
2123}
2124
Daniel Vetter48764bf2009-09-15 22:57:32 +02002125/**
Eric Anholt673a3942008-07-30 12:06:12 -07002126 * Ensures that all rendering to the object has completed and the object is
2127 * safe to unbind from the GTT or access from the CPU.
2128 */
Chris Wilson54cf91d2010-11-25 18:00:26 +00002129int
Chris Wilsonce453d82011-02-21 14:43:56 +00002130i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002131{
Eric Anholt673a3942008-07-30 12:06:12 -07002132 int ret;
2133
Eric Anholte47c68e2008-11-14 13:35:19 -08002134 /* This function only exists to support waiting for existing rendering,
2135 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07002136 */
Chris Wilson05394f32010-11-08 19:18:58 +00002137 BUG_ON((obj->base.write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07002138
2139 /* If there is rendering queued on the buffer being evicted, wait for
2140 * it.
2141 */
Chris Wilson05394f32010-11-08 19:18:58 +00002142 if (obj->active) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002143 ret = i915_wait_request(obj->ring, obj->last_rendering_seqno);
Chris Wilson2cf34d72010-09-14 13:03:28 +01002144 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002145 return ret;
2146 }
2147
2148 return 0;
2149}
2150
2151/**
2152 * Unbinds an object from the GTT aperture.
2153 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002154int
Chris Wilson05394f32010-11-08 19:18:58 +00002155i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002156{
Eric Anholt673a3942008-07-30 12:06:12 -07002157 int ret = 0;
2158
Chris Wilson05394f32010-11-08 19:18:58 +00002159 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002160 return 0;
2161
Chris Wilson05394f32010-11-08 19:18:58 +00002162 if (obj->pin_count != 0) {
Eric Anholt673a3942008-07-30 12:06:12 -07002163 DRM_ERROR("Attempting to unbind pinned buffer\n");
2164 return -EINVAL;
2165 }
2166
Eric Anholt5323fd02009-09-09 11:50:45 -07002167 /* blow away mappings if mapped through GTT */
2168 i915_gem_release_mmap(obj);
2169
Eric Anholt673a3942008-07-30 12:06:12 -07002170 /* Move the object to the CPU domain to ensure that
2171 * any possible CPU writes while it's not in the GTT
2172 * are flushed when we go to remap it. This will
2173 * also ensure that all pending GPU writes are finished
2174 * before we unbind.
2175 */
Eric Anholte47c68e2008-11-14 13:35:19 -08002176 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Chris Wilson8dc17752010-07-23 23:18:51 +01002177 if (ret == -ERESTARTSYS)
Eric Anholt673a3942008-07-30 12:06:12 -07002178 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002179 /* Continue on if we fail due to EIO, the GPU is hung so we
2180 * should be safe and we need to cleanup or else we might
2181 * cause memory corruption through use-after-free.
2182 */
Chris Wilson812ed4922010-09-30 15:08:57 +01002183 if (ret) {
2184 i915_gem_clflush_object(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002185 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Chris Wilson812ed4922010-09-30 15:08:57 +01002186 }
Eric Anholt673a3942008-07-30 12:06:12 -07002187
Daniel Vetter96b47b62009-12-15 17:50:00 +01002188 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002189 ret = i915_gem_object_put_fence(obj);
2190 if (ret == -ERESTARTSYS)
2191 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002192
Chris Wilsondb53a302011-02-03 11:57:46 +00002193 trace_i915_gem_object_unbind(obj);
2194
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002195 i915_gem_gtt_unbind_object(obj);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002196 i915_gem_object_put_pages_gtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002197
Chris Wilson6299f992010-11-24 12:23:44 +00002198 list_del_init(&obj->gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002199 list_del_init(&obj->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002200 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002201 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002202
Chris Wilson05394f32010-11-08 19:18:58 +00002203 drm_mm_put_block(obj->gtt_space);
2204 obj->gtt_space = NULL;
2205 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002206
Chris Wilson05394f32010-11-08 19:18:58 +00002207 if (i915_gem_object_is_purgeable(obj))
Chris Wilson963b4832009-09-20 23:03:54 +01002208 i915_gem_object_truncate(obj);
2209
Chris Wilson8dc17752010-07-23 23:18:51 +01002210 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002211}
2212
Chris Wilson88241782011-01-07 17:09:48 +00002213int
Chris Wilsondb53a302011-02-03 11:57:46 +00002214i915_gem_flush_ring(struct intel_ring_buffer *ring,
Chris Wilson54cf91d2010-11-25 18:00:26 +00002215 uint32_t invalidate_domains,
2216 uint32_t flush_domains)
2217{
Chris Wilson88241782011-01-07 17:09:48 +00002218 int ret;
2219
Chris Wilson36d527d2011-03-19 22:26:49 +00002220 if (((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) == 0)
2221 return 0;
2222
Chris Wilsondb53a302011-02-03 11:57:46 +00002223 trace_i915_gem_ring_flush(ring, invalidate_domains, flush_domains);
2224
Chris Wilson88241782011-01-07 17:09:48 +00002225 ret = ring->flush(ring, invalidate_domains, flush_domains);
2226 if (ret)
2227 return ret;
2228
Chris Wilson36d527d2011-03-19 22:26:49 +00002229 if (flush_domains & I915_GEM_GPU_DOMAINS)
2230 i915_gem_process_flushing_list(ring, flush_domains);
2231
Chris Wilson88241782011-01-07 17:09:48 +00002232 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002233}
2234
Chris Wilsondb53a302011-02-03 11:57:46 +00002235static int i915_ring_idle(struct intel_ring_buffer *ring)
Chris Wilsona56ba562010-09-28 10:07:56 +01002236{
Chris Wilson88241782011-01-07 17:09:48 +00002237 int ret;
2238
Chris Wilson395b70b2010-10-28 21:28:46 +01002239 if (list_empty(&ring->gpu_write_list) && list_empty(&ring->active_list))
Chris Wilson64193402010-10-24 12:38:05 +01002240 return 0;
2241
Chris Wilson88241782011-01-07 17:09:48 +00002242 if (!list_empty(&ring->gpu_write_list)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002243 ret = i915_gem_flush_ring(ring,
Chris Wilson0ac74c62010-12-06 14:36:02 +00002244 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Chris Wilson88241782011-01-07 17:09:48 +00002245 if (ret)
2246 return ret;
2247 }
2248
Chris Wilsonce453d82011-02-21 14:43:56 +00002249 return i915_wait_request(ring, i915_gem_next_request_seqno(ring));
Chris Wilsona56ba562010-09-28 10:07:56 +01002250}
2251
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002252int
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002253i915_gpu_idle(struct drm_device *dev)
2254{
2255 drm_i915_private_t *dev_priv = dev->dev_private;
2256 bool lists_empty;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002257 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002258
Zou Nan haid1b851f2010-05-21 09:08:57 +08002259 lists_empty = (list_empty(&dev_priv->mm.flushing_list) &&
Chris Wilson395b70b2010-10-28 21:28:46 +01002260 list_empty(&dev_priv->mm.active_list));
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002261 if (lists_empty)
2262 return 0;
2263
2264 /* Flush everything onto the inactive list. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002265 for (i = 0; i < I915_NUM_RINGS; i++) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002266 ret = i915_ring_idle(&dev_priv->ring[i]);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002267 if (ret)
2268 return ret;
2269 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002270
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002271 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002272}
2273
Daniel Vetterc6642782010-11-12 13:46:18 +00002274static int sandybridge_write_fence_reg(struct drm_i915_gem_object *obj,
2275 struct intel_ring_buffer *pipelined)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002276{
Chris Wilson05394f32010-11-08 19:18:58 +00002277 struct drm_device *dev = obj->base.dev;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002278 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002279 u32 size = obj->gtt_space->size;
2280 int regnum = obj->fence_reg;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002281 uint64_t val;
2282
Chris Wilson05394f32010-11-08 19:18:58 +00002283 val = (uint64_t)((obj->gtt_offset + size - 4096) &
Daniel Vetterc6642782010-11-12 13:46:18 +00002284 0xfffff000) << 32;
Chris Wilson05394f32010-11-08 19:18:58 +00002285 val |= obj->gtt_offset & 0xfffff000;
2286 val |= (uint64_t)((obj->stride / 128) - 1) <<
Eric Anholt4e901fd2009-10-26 16:44:17 -07002287 SANDYBRIDGE_FENCE_PITCH_SHIFT;
2288
Chris Wilson05394f32010-11-08 19:18:58 +00002289 if (obj->tiling_mode == I915_TILING_Y)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002290 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2291 val |= I965_FENCE_REG_VALID;
2292
Daniel Vetterc6642782010-11-12 13:46:18 +00002293 if (pipelined) {
2294 int ret = intel_ring_begin(pipelined, 6);
2295 if (ret)
2296 return ret;
2297
2298 intel_ring_emit(pipelined, MI_NOOP);
2299 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(2));
2300 intel_ring_emit(pipelined, FENCE_REG_SANDYBRIDGE_0 + regnum*8);
2301 intel_ring_emit(pipelined, (u32)val);
2302 intel_ring_emit(pipelined, FENCE_REG_SANDYBRIDGE_0 + regnum*8 + 4);
2303 intel_ring_emit(pipelined, (u32)(val >> 32));
2304 intel_ring_advance(pipelined);
2305 } else
2306 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + regnum * 8, val);
2307
2308 return 0;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002309}
2310
Daniel Vetterc6642782010-11-12 13:46:18 +00002311static int i965_write_fence_reg(struct drm_i915_gem_object *obj,
2312 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002313{
Chris Wilson05394f32010-11-08 19:18:58 +00002314 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002315 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002316 u32 size = obj->gtt_space->size;
2317 int regnum = obj->fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002318 uint64_t val;
2319
Chris Wilson05394f32010-11-08 19:18:58 +00002320 val = (uint64_t)((obj->gtt_offset + size - 4096) &
Jesse Barnesde151cf2008-11-12 10:03:55 -08002321 0xfffff000) << 32;
Chris Wilson05394f32010-11-08 19:18:58 +00002322 val |= obj->gtt_offset & 0xfffff000;
2323 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2324 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002325 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2326 val |= I965_FENCE_REG_VALID;
2327
Daniel Vetterc6642782010-11-12 13:46:18 +00002328 if (pipelined) {
2329 int ret = intel_ring_begin(pipelined, 6);
2330 if (ret)
2331 return ret;
2332
2333 intel_ring_emit(pipelined, MI_NOOP);
2334 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(2));
2335 intel_ring_emit(pipelined, FENCE_REG_965_0 + regnum*8);
2336 intel_ring_emit(pipelined, (u32)val);
2337 intel_ring_emit(pipelined, FENCE_REG_965_0 + regnum*8 + 4);
2338 intel_ring_emit(pipelined, (u32)(val >> 32));
2339 intel_ring_advance(pipelined);
2340 } else
2341 I915_WRITE64(FENCE_REG_965_0 + regnum * 8, val);
2342
2343 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002344}
2345
Daniel Vetterc6642782010-11-12 13:46:18 +00002346static int i915_write_fence_reg(struct drm_i915_gem_object *obj,
2347 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002348{
Chris Wilson05394f32010-11-08 19:18:58 +00002349 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002350 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002351 u32 size = obj->gtt_space->size;
Daniel Vetterc6642782010-11-12 13:46:18 +00002352 u32 fence_reg, val, pitch_val;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002353 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002354
Daniel Vetterc6642782010-11-12 13:46:18 +00002355 if (WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2356 (size & -size) != size ||
2357 (obj->gtt_offset & (size - 1)),
2358 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2359 obj->gtt_offset, obj->map_and_fenceable, size))
2360 return -EINVAL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002361
Daniel Vetterc6642782010-11-12 13:46:18 +00002362 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
Jesse Barnes0f973f22009-01-26 17:10:45 -08002363 tile_width = 128;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002364 else
Jesse Barnes0f973f22009-01-26 17:10:45 -08002365 tile_width = 512;
2366
2367 /* Note: pitch better be a power of two tile widths */
Chris Wilson05394f32010-11-08 19:18:58 +00002368 pitch_val = obj->stride / tile_width;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002369 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002370
Chris Wilson05394f32010-11-08 19:18:58 +00002371 val = obj->gtt_offset;
2372 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002373 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002374 val |= I915_FENCE_SIZE_BITS(size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002375 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2376 val |= I830_FENCE_REG_VALID;
2377
Chris Wilson05394f32010-11-08 19:18:58 +00002378 fence_reg = obj->fence_reg;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002379 if (fence_reg < 8)
2380 fence_reg = FENCE_REG_830_0 + fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002381 else
Chris Wilsona00b10c2010-09-24 21:15:47 +01002382 fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
Daniel Vetterc6642782010-11-12 13:46:18 +00002383
2384 if (pipelined) {
2385 int ret = intel_ring_begin(pipelined, 4);
2386 if (ret)
2387 return ret;
2388
2389 intel_ring_emit(pipelined, MI_NOOP);
2390 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(1));
2391 intel_ring_emit(pipelined, fence_reg);
2392 intel_ring_emit(pipelined, val);
2393 intel_ring_advance(pipelined);
2394 } else
2395 I915_WRITE(fence_reg, val);
2396
2397 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002398}
2399
Daniel Vetterc6642782010-11-12 13:46:18 +00002400static int i830_write_fence_reg(struct drm_i915_gem_object *obj,
2401 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002402{
Chris Wilson05394f32010-11-08 19:18:58 +00002403 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002404 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002405 u32 size = obj->gtt_space->size;
2406 int regnum = obj->fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002407 uint32_t val;
2408 uint32_t pitch_val;
2409
Daniel Vetterc6642782010-11-12 13:46:18 +00002410 if (WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2411 (size & -size) != size ||
2412 (obj->gtt_offset & (size - 1)),
2413 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2414 obj->gtt_offset, size))
2415 return -EINVAL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002416
Chris Wilson05394f32010-11-08 19:18:58 +00002417 pitch_val = obj->stride / 128;
Eric Anholte76a16d2009-05-26 17:44:56 -07002418 pitch_val = ffs(pitch_val) - 1;
Eric Anholte76a16d2009-05-26 17:44:56 -07002419
Chris Wilson05394f32010-11-08 19:18:58 +00002420 val = obj->gtt_offset;
2421 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002422 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Daniel Vetterc6642782010-11-12 13:46:18 +00002423 val |= I830_FENCE_SIZE_BITS(size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002424 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2425 val |= I830_FENCE_REG_VALID;
2426
Daniel Vetterc6642782010-11-12 13:46:18 +00002427 if (pipelined) {
2428 int ret = intel_ring_begin(pipelined, 4);
2429 if (ret)
2430 return ret;
2431
2432 intel_ring_emit(pipelined, MI_NOOP);
2433 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(1));
2434 intel_ring_emit(pipelined, FENCE_REG_830_0 + regnum*4);
2435 intel_ring_emit(pipelined, val);
2436 intel_ring_advance(pipelined);
2437 } else
2438 I915_WRITE(FENCE_REG_830_0 + regnum * 4, val);
2439
2440 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002441}
2442
Chris Wilsond9e86c02010-11-10 16:40:20 +00002443static bool ring_passed_seqno(struct intel_ring_buffer *ring, u32 seqno)
2444{
2445 return i915_seqno_passed(ring->get_seqno(ring), seqno);
2446}
2447
2448static int
2449i915_gem_object_flush_fence(struct drm_i915_gem_object *obj,
Chris Wilsonce453d82011-02-21 14:43:56 +00002450 struct intel_ring_buffer *pipelined)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002451{
2452 int ret;
2453
2454 if (obj->fenced_gpu_access) {
Chris Wilson88241782011-01-07 17:09:48 +00002455 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002456 ret = i915_gem_flush_ring(obj->last_fenced_ring,
Chris Wilson88241782011-01-07 17:09:48 +00002457 0, obj->base.write_domain);
2458 if (ret)
2459 return ret;
2460 }
Chris Wilsond9e86c02010-11-10 16:40:20 +00002461
2462 obj->fenced_gpu_access = false;
2463 }
2464
2465 if (obj->last_fenced_seqno && pipelined != obj->last_fenced_ring) {
2466 if (!ring_passed_seqno(obj->last_fenced_ring,
2467 obj->last_fenced_seqno)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002468 ret = i915_wait_request(obj->last_fenced_ring,
Chris Wilsonce453d82011-02-21 14:43:56 +00002469 obj->last_fenced_seqno);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002470 if (ret)
2471 return ret;
2472 }
2473
2474 obj->last_fenced_seqno = 0;
2475 obj->last_fenced_ring = NULL;
2476 }
2477
Chris Wilson63256ec2011-01-04 18:42:07 +00002478 /* Ensure that all CPU reads are completed before installing a fence
2479 * and all writes before removing the fence.
2480 */
2481 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2482 mb();
2483
Chris Wilsond9e86c02010-11-10 16:40:20 +00002484 return 0;
2485}
2486
2487int
2488i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2489{
2490 int ret;
2491
2492 if (obj->tiling_mode)
2493 i915_gem_release_mmap(obj);
2494
Chris Wilsonce453d82011-02-21 14:43:56 +00002495 ret = i915_gem_object_flush_fence(obj, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002496 if (ret)
2497 return ret;
2498
2499 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2500 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2501 i915_gem_clear_fence_reg(obj->base.dev,
2502 &dev_priv->fence_regs[obj->fence_reg]);
2503
2504 obj->fence_reg = I915_FENCE_REG_NONE;
2505 }
2506
2507 return 0;
2508}
2509
2510static struct drm_i915_fence_reg *
2511i915_find_fence_reg(struct drm_device *dev,
2512 struct intel_ring_buffer *pipelined)
Daniel Vetterae3db242010-02-19 11:51:58 +01002513{
Daniel Vetterae3db242010-02-19 11:51:58 +01002514 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002515 struct drm_i915_fence_reg *reg, *first, *avail;
2516 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002517
2518 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002519 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002520 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2521 reg = &dev_priv->fence_regs[i];
2522 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002523 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002524
Chris Wilson05394f32010-11-08 19:18:58 +00002525 if (!reg->obj->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002526 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002527 }
2528
Chris Wilsond9e86c02010-11-10 16:40:20 +00002529 if (avail == NULL)
2530 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002531
2532 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002533 avail = first = NULL;
2534 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
2535 if (reg->obj->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002536 continue;
2537
Chris Wilsond9e86c02010-11-10 16:40:20 +00002538 if (first == NULL)
2539 first = reg;
2540
2541 if (!pipelined ||
2542 !reg->obj->last_fenced_ring ||
2543 reg->obj->last_fenced_ring == pipelined) {
2544 avail = reg;
2545 break;
2546 }
Daniel Vetterae3db242010-02-19 11:51:58 +01002547 }
2548
Chris Wilsond9e86c02010-11-10 16:40:20 +00002549 if (avail == NULL)
2550 avail = first;
Daniel Vetterae3db242010-02-19 11:51:58 +01002551
Chris Wilsona00b10c2010-09-24 21:15:47 +01002552 return avail;
Daniel Vetterae3db242010-02-19 11:51:58 +01002553}
2554
Jesse Barnesde151cf2008-11-12 10:03:55 -08002555/**
Chris Wilsond9e86c02010-11-10 16:40:20 +00002556 * i915_gem_object_get_fence - set up a fence reg for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002557 * @obj: object to map through a fence reg
Chris Wilsond9e86c02010-11-10 16:40:20 +00002558 * @pipelined: ring on which to queue the change, or NULL for CPU access
2559 * @interruptible: must we wait uninterruptibly for the register to retire?
Jesse Barnesde151cf2008-11-12 10:03:55 -08002560 *
2561 * When mapping objects through the GTT, userspace wants to be able to write
2562 * to them without having to worry about swizzling if the object is tiled.
2563 *
2564 * This function walks the fence regs looking for a free one for @obj,
2565 * stealing one if it can't find any.
2566 *
2567 * It then sets up the reg based on the object's properties: address, pitch
2568 * and tiling format.
2569 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002570int
Chris Wilsond9e86c02010-11-10 16:40:20 +00002571i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
Chris Wilsonce453d82011-02-21 14:43:56 +00002572 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002573{
Chris Wilson05394f32010-11-08 19:18:58 +00002574 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002575 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002576 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002577 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002578
Chris Wilson6bda10d2010-12-05 21:04:18 +00002579 /* XXX disable pipelining. There are bugs. Shocking. */
2580 pipelined = NULL;
2581
Chris Wilsond9e86c02010-11-10 16:40:20 +00002582 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002583 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2584 reg = &dev_priv->fence_regs[obj->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002585 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002586
Chris Wilson29c5a582011-03-17 15:23:22 +00002587 if (obj->tiling_changed) {
2588 ret = i915_gem_object_flush_fence(obj, pipelined);
2589 if (ret)
2590 return ret;
2591
2592 if (!obj->fenced_gpu_access && !obj->last_fenced_seqno)
2593 pipelined = NULL;
2594
2595 if (pipelined) {
2596 reg->setup_seqno =
2597 i915_gem_next_request_seqno(pipelined);
2598 obj->last_fenced_seqno = reg->setup_seqno;
2599 obj->last_fenced_ring = pipelined;
2600 }
2601
2602 goto update;
2603 }
Chris Wilsond9e86c02010-11-10 16:40:20 +00002604
2605 if (!pipelined) {
2606 if (reg->setup_seqno) {
2607 if (!ring_passed_seqno(obj->last_fenced_ring,
2608 reg->setup_seqno)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002609 ret = i915_wait_request(obj->last_fenced_ring,
Chris Wilsonce453d82011-02-21 14:43:56 +00002610 reg->setup_seqno);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002611 if (ret)
2612 return ret;
2613 }
2614
2615 reg->setup_seqno = 0;
2616 }
2617 } else if (obj->last_fenced_ring &&
2618 obj->last_fenced_ring != pipelined) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002619 ret = i915_gem_object_flush_fence(obj, pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002620 if (ret)
2621 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002622 }
2623
Eric Anholta09ba7f2009-08-29 12:49:51 -07002624 return 0;
2625 }
2626
Chris Wilsond9e86c02010-11-10 16:40:20 +00002627 reg = i915_find_fence_reg(dev, pipelined);
2628 if (reg == NULL)
2629 return -ENOSPC;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002630
Chris Wilsonce453d82011-02-21 14:43:56 +00002631 ret = i915_gem_object_flush_fence(obj, pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002632 if (ret)
Daniel Vetterae3db242010-02-19 11:51:58 +01002633 return ret;
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002634
Chris Wilsond9e86c02010-11-10 16:40:20 +00002635 if (reg->obj) {
2636 struct drm_i915_gem_object *old = reg->obj;
2637
2638 drm_gem_object_reference(&old->base);
2639
2640 if (old->tiling_mode)
2641 i915_gem_release_mmap(old);
2642
Chris Wilsonce453d82011-02-21 14:43:56 +00002643 ret = i915_gem_object_flush_fence(old, pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002644 if (ret) {
2645 drm_gem_object_unreference(&old->base);
2646 return ret;
2647 }
2648
2649 if (old->last_fenced_seqno == 0 && obj->last_fenced_seqno == 0)
2650 pipelined = NULL;
2651
2652 old->fence_reg = I915_FENCE_REG_NONE;
2653 old->last_fenced_ring = pipelined;
2654 old->last_fenced_seqno =
Chris Wilsondb53a302011-02-03 11:57:46 +00002655 pipelined ? i915_gem_next_request_seqno(pipelined) : 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002656
2657 drm_gem_object_unreference(&old->base);
2658 } else if (obj->last_fenced_seqno == 0)
2659 pipelined = NULL;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002660
Jesse Barnesde151cf2008-11-12 10:03:55 -08002661 reg->obj = obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002662 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
2663 obj->fence_reg = reg - dev_priv->fence_regs;
2664 obj->last_fenced_ring = pipelined;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002665
Chris Wilsond9e86c02010-11-10 16:40:20 +00002666 reg->setup_seqno =
Chris Wilsondb53a302011-02-03 11:57:46 +00002667 pipelined ? i915_gem_next_request_seqno(pipelined) : 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002668 obj->last_fenced_seqno = reg->setup_seqno;
2669
2670update:
2671 obj->tiling_changed = false;
Chris Wilsone259bef2010-09-17 00:32:02 +01002672 switch (INTEL_INFO(dev)->gen) {
Eric Anholt25aebfc32011-05-06 13:55:53 -07002673 case 7:
Chris Wilsone259bef2010-09-17 00:32:02 +01002674 case 6:
Daniel Vetterc6642782010-11-12 13:46:18 +00002675 ret = sandybridge_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002676 break;
2677 case 5:
2678 case 4:
Daniel Vetterc6642782010-11-12 13:46:18 +00002679 ret = i965_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002680 break;
2681 case 3:
Daniel Vetterc6642782010-11-12 13:46:18 +00002682 ret = i915_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002683 break;
2684 case 2:
Daniel Vetterc6642782010-11-12 13:46:18 +00002685 ret = i830_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002686 break;
2687 }
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002688
Daniel Vetterc6642782010-11-12 13:46:18 +00002689 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002690}
2691
2692/**
2693 * i915_gem_clear_fence_reg - clear out fence register info
2694 * @obj: object to clear
2695 *
2696 * Zeroes out the fence register itself and clears out the associated
Chris Wilson05394f32010-11-08 19:18:58 +00002697 * data structures in dev_priv and obj.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002698 */
2699static void
Chris Wilsond9e86c02010-11-10 16:40:20 +00002700i915_gem_clear_fence_reg(struct drm_device *dev,
2701 struct drm_i915_fence_reg *reg)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002702{
Jesse Barnes79e53942008-11-07 14:24:08 -08002703 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002704 uint32_t fence_reg = reg - dev_priv->fence_regs;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002705
Chris Wilsone259bef2010-09-17 00:32:02 +01002706 switch (INTEL_INFO(dev)->gen) {
Eric Anholt25aebfc32011-05-06 13:55:53 -07002707 case 7:
Chris Wilsone259bef2010-09-17 00:32:02 +01002708 case 6:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002709 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + fence_reg*8, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002710 break;
2711 case 5:
2712 case 4:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002713 I915_WRITE64(FENCE_REG_965_0 + fence_reg*8, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002714 break;
2715 case 3:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002716 if (fence_reg >= 8)
2717 fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002718 else
Chris Wilsone259bef2010-09-17 00:32:02 +01002719 case 2:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002720 fence_reg = FENCE_REG_830_0 + fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002721
2722 I915_WRITE(fence_reg, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002723 break;
Eric Anholtdc529a42009-03-10 22:34:49 -07002724 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002725
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002726 list_del_init(&reg->lru_list);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002727 reg->obj = NULL;
2728 reg->setup_seqno = 0;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002729}
2730
2731/**
Eric Anholt673a3942008-07-30 12:06:12 -07002732 * Finds free space in the GTT aperture and binds the object there.
2733 */
2734static int
Chris Wilson05394f32010-11-08 19:18:58 +00002735i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002736 unsigned alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01002737 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07002738{
Chris Wilson05394f32010-11-08 19:18:58 +00002739 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002740 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002741 struct drm_mm_node *free_space;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002742 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Daniel Vetter5e783302010-11-14 22:32:36 +01002743 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002744 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002745 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002746
Chris Wilson05394f32010-11-08 19:18:58 +00002747 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002748 DRM_ERROR("Attempting to bind a purgeable object\n");
2749 return -EINVAL;
2750 }
2751
Chris Wilson05394f32010-11-08 19:18:58 +00002752 fence_size = i915_gem_get_gtt_size(obj);
2753 fence_alignment = i915_gem_get_gtt_alignment(obj);
2754 unfenced_alignment = i915_gem_get_unfenced_gtt_alignment(obj);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002755
Eric Anholt673a3942008-07-30 12:06:12 -07002756 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002757 alignment = map_and_fenceable ? fence_alignment :
2758 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002759 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002760 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2761 return -EINVAL;
2762 }
2763
Chris Wilson05394f32010-11-08 19:18:58 +00002764 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002765
Chris Wilson654fc602010-05-27 13:18:21 +01002766 /* If the object is bigger than the entire aperture, reject it early
2767 * before evicting everything in a vain attempt to find space.
2768 */
Chris Wilson05394f32010-11-08 19:18:58 +00002769 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002770 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002771 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2772 return -E2BIG;
2773 }
2774
Eric Anholt673a3942008-07-30 12:06:12 -07002775 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002776 if (map_and_fenceable)
Daniel Vetter920afa72010-09-16 17:54:23 +02002777 free_space =
2778 drm_mm_search_free_in_range(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002779 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002780 dev_priv->mm.gtt_mappable_end,
2781 0);
2782 else
2783 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002784 size, alignment, 0);
Daniel Vetter920afa72010-09-16 17:54:23 +02002785
2786 if (free_space != NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002787 if (map_and_fenceable)
Chris Wilson05394f32010-11-08 19:18:58 +00002788 obj->gtt_space =
Daniel Vetter920afa72010-09-16 17:54:23 +02002789 drm_mm_get_block_range_generic(free_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002790 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002791 dev_priv->mm.gtt_mappable_end,
2792 0);
2793 else
Chris Wilson05394f32010-11-08 19:18:58 +00002794 obj->gtt_space =
Chris Wilsona00b10c2010-09-24 21:15:47 +01002795 drm_mm_get_block(free_space, size, alignment);
Daniel Vetter920afa72010-09-16 17:54:23 +02002796 }
Chris Wilson05394f32010-11-08 19:18:58 +00002797 if (obj->gtt_space == NULL) {
Eric Anholt673a3942008-07-30 12:06:12 -07002798 /* If the gtt is empty and we're still having trouble
2799 * fitting our object in, we're out of memory.
2800 */
Daniel Vetter75e9e912010-11-04 17:11:09 +01002801 ret = i915_gem_evict_something(dev, size, alignment,
2802 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01002803 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002804 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002805
Eric Anholt673a3942008-07-30 12:06:12 -07002806 goto search_free;
2807 }
2808
Chris Wilsone5281cc2010-10-28 13:45:36 +01002809 ret = i915_gem_object_get_pages_gtt(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002810 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00002811 drm_mm_put_block(obj->gtt_space);
2812 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002813
2814 if (ret == -ENOMEM) {
Chris Wilson809b6332011-01-10 17:33:15 +00002815 /* first try to reclaim some memory by clearing the GTT */
2816 ret = i915_gem_evict_everything(dev, false);
Chris Wilson07f73f62009-09-14 16:50:30 +01002817 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002818 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002819 if (gfpmask) {
2820 gfpmask = 0;
2821 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002822 }
2823
Chris Wilson809b6332011-01-10 17:33:15 +00002824 return -ENOMEM;
Chris Wilson07f73f62009-09-14 16:50:30 +01002825 }
2826
2827 goto search_free;
2828 }
2829
Eric Anholt673a3942008-07-30 12:06:12 -07002830 return ret;
2831 }
2832
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002833 ret = i915_gem_gtt_bind_object(obj);
2834 if (ret) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01002835 i915_gem_object_put_pages_gtt(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002836 drm_mm_put_block(obj->gtt_space);
2837 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002838
Chris Wilson809b6332011-01-10 17:33:15 +00002839 if (i915_gem_evict_everything(dev, false))
Chris Wilson07f73f62009-09-14 16:50:30 +01002840 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002841
2842 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002843 }
Eric Anholt673a3942008-07-30 12:06:12 -07002844
Chris Wilson6299f992010-11-24 12:23:44 +00002845 list_add_tail(&obj->gtt_list, &dev_priv->mm.gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002846 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002847
Eric Anholt673a3942008-07-30 12:06:12 -07002848 /* Assert that the object is not currently in any GPU domain. As it
2849 * wasn't in the GTT, there shouldn't be any way it could have been in
2850 * a GPU cache
2851 */
Chris Wilson05394f32010-11-08 19:18:58 +00002852 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2853 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002854
Chris Wilson6299f992010-11-24 12:23:44 +00002855 obj->gtt_offset = obj->gtt_space->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002856
Daniel Vetter75e9e912010-11-04 17:11:09 +01002857 fenceable =
Chris Wilson05394f32010-11-08 19:18:58 +00002858 obj->gtt_space->size == fence_size &&
2859 (obj->gtt_space->start & (fence_alignment -1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002860
Daniel Vetter75e9e912010-11-04 17:11:09 +01002861 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00002862 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002863
Chris Wilson05394f32010-11-08 19:18:58 +00002864 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002865
Chris Wilsondb53a302011-02-03 11:57:46 +00002866 trace_i915_gem_object_bind(obj, map_and_fenceable);
Eric Anholt673a3942008-07-30 12:06:12 -07002867 return 0;
2868}
2869
2870void
Chris Wilson05394f32010-11-08 19:18:58 +00002871i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002872{
Eric Anholt673a3942008-07-30 12:06:12 -07002873 /* If we don't have a page list set up, then we're not pinned
2874 * to GPU, and we can ignore the cache flush because it'll happen
2875 * again at bind time.
2876 */
Chris Wilson05394f32010-11-08 19:18:58 +00002877 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002878 return;
2879
Chris Wilson9c23f7f2011-03-29 16:59:52 -07002880 /* If the GPU is snooping the contents of the CPU cache,
2881 * we do not need to manually clear the CPU cache lines. However,
2882 * the caches are only snooped when the render cache is
2883 * flushed/invalidated. As we always have to emit invalidations
2884 * and flushes when moving into and out of the RENDER domain, correct
2885 * snooping behaviour occurs naturally as the result of our domain
2886 * tracking.
2887 */
2888 if (obj->cache_level != I915_CACHE_NONE)
2889 return;
2890
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002891 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002892
Chris Wilson05394f32010-11-08 19:18:58 +00002893 drm_clflush_pages(obj->pages, obj->base.size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002894}
2895
Eric Anholte47c68e2008-11-14 13:35:19 -08002896/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson88241782011-01-07 17:09:48 +00002897static int
Chris Wilson3619df02010-11-28 15:37:17 +00002898i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002899{
Chris Wilson05394f32010-11-08 19:18:58 +00002900 if ((obj->base.write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson88241782011-01-07 17:09:48 +00002901 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002902
2903 /* Queue the GPU write cache flushing we need. */
Chris Wilsondb53a302011-02-03 11:57:46 +00002904 return i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002905}
2906
2907/** Flushes the GTT write domain for the object if it's dirty. */
2908static void
Chris Wilson05394f32010-11-08 19:18:58 +00002909i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002910{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002911 uint32_t old_write_domain;
2912
Chris Wilson05394f32010-11-08 19:18:58 +00002913 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08002914 return;
2915
Chris Wilson63256ec2011-01-04 18:42:07 +00002916 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08002917 * to it immediately go to main memory as far as we know, so there's
2918 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00002919 *
2920 * However, we do have to enforce the order so that all writes through
2921 * the GTT land before any writes to the device, such as updates to
2922 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08002923 */
Chris Wilson63256ec2011-01-04 18:42:07 +00002924 wmb();
2925
Chris Wilson4a684a42010-10-28 14:44:08 +01002926 i915_gem_release_mmap(obj);
2927
Chris Wilson05394f32010-11-08 19:18:58 +00002928 old_write_domain = obj->base.write_domain;
2929 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002930
2931 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002932 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002933 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002934}
2935
2936/** Flushes the CPU write domain for the object if it's dirty. */
2937static void
Chris Wilson05394f32010-11-08 19:18:58 +00002938i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002939{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002940 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002941
Chris Wilson05394f32010-11-08 19:18:58 +00002942 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08002943 return;
2944
2945 i915_gem_clflush_object(obj);
Daniel Vetter40ce6572010-11-05 18:12:18 +01002946 intel_gtt_chipset_flush();
Chris Wilson05394f32010-11-08 19:18:58 +00002947 old_write_domain = obj->base.write_domain;
2948 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002949
2950 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002951 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002952 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002953}
2954
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002955/**
2956 * Moves a single object to the GTT read, and possibly write domain.
2957 *
2958 * This function returns when the move is complete, including waiting on
2959 * flushes to occur.
2960 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002961int
Chris Wilson20217462010-11-23 15:26:33 +00002962i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002963{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002964 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002965 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002966
Eric Anholt02354392008-11-26 13:58:13 -08002967 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00002968 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08002969 return -EINVAL;
2970
Chris Wilson8d7e3de2011-02-07 15:23:02 +00002971 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
2972 return 0;
2973
Chris Wilson88241782011-01-07 17:09:48 +00002974 ret = i915_gem_object_flush_gpu_write_domain(obj);
2975 if (ret)
2976 return ret;
2977
Chris Wilson87ca9c82010-12-02 09:42:56 +00002978 if (obj->pending_gpu_write || write) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002979 ret = i915_gem_object_wait_rendering(obj);
Chris Wilson87ca9c82010-12-02 09:42:56 +00002980 if (ret)
2981 return ret;
2982 }
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002983
Chris Wilson72133422010-09-13 23:56:38 +01002984 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002985
Chris Wilson05394f32010-11-08 19:18:58 +00002986 old_write_domain = obj->base.write_domain;
2987 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002988
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002989 /* It should now be out of any other write domains, and we can update
2990 * the domain values for our changes.
2991 */
Chris Wilson05394f32010-11-08 19:18:58 +00002992 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2993 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002994 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00002995 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
2996 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
2997 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08002998 }
2999
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003000 trace_i915_gem_object_change_domain(obj,
3001 old_read_domains,
3002 old_write_domain);
3003
Eric Anholte47c68e2008-11-14 13:35:19 -08003004 return 0;
3005}
3006
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003007/*
3008 * Prepare buffer for display plane. Use uninterruptible for possible flush
3009 * wait, as in modesetting process we're not supposed to be interrupted.
3010 */
3011int
Chris Wilson05394f32010-11-08 19:18:58 +00003012i915_gem_object_set_to_display_plane(struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00003013 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003014{
Daniel Vetterba3d8d72010-02-11 22:37:04 +01003015 uint32_t old_read_domains;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003016 int ret;
3017
3018 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00003019 if (obj->gtt_space == NULL)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003020 return -EINVAL;
3021
Chris Wilson88241782011-01-07 17:09:48 +00003022 ret = i915_gem_object_flush_gpu_write_domain(obj);
3023 if (ret)
3024 return ret;
3025
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003026
Chris Wilsonced270f2010-09-26 22:47:46 +01003027 /* Currently, we are always called from an non-interruptible context. */
Chris Wilson0be73282010-12-06 14:36:27 +00003028 if (pipelined != obj->ring) {
Chris Wilsonce453d82011-02-21 14:43:56 +00003029 ret = i915_gem_object_wait_rendering(obj);
Chris Wilsonced270f2010-09-26 22:47:46 +01003030 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003031 return ret;
3032 }
3033
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003034 i915_gem_object_flush_cpu_write_domain(obj);
3035
Chris Wilson05394f32010-11-08 19:18:58 +00003036 old_read_domains = obj->base.read_domains;
3037 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003038
3039 trace_i915_gem_object_change_domain(obj,
3040 old_read_domains,
Chris Wilson05394f32010-11-08 19:18:58 +00003041 obj->base.write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003042
3043 return 0;
3044}
3045
Chris Wilson85345512010-11-13 09:49:11 +00003046int
Chris Wilsonce453d82011-02-21 14:43:56 +00003047i915_gem_object_flush_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003048{
Chris Wilson88241782011-01-07 17:09:48 +00003049 int ret;
3050
Chris Wilson85345512010-11-13 09:49:11 +00003051 if (!obj->active)
3052 return 0;
3053
Chris Wilson88241782011-01-07 17:09:48 +00003054 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00003055 ret = i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Chris Wilson88241782011-01-07 17:09:48 +00003056 if (ret)
3057 return ret;
3058 }
Chris Wilson85345512010-11-13 09:49:11 +00003059
Chris Wilsonce453d82011-02-21 14:43:56 +00003060 return i915_gem_object_wait_rendering(obj);
Chris Wilson85345512010-11-13 09:49:11 +00003061}
3062
Eric Anholte47c68e2008-11-14 13:35:19 -08003063/**
3064 * Moves a single object to the CPU read, and possibly write domain.
3065 *
3066 * This function returns when the move is complete, including waiting on
3067 * flushes to occur.
3068 */
3069static int
Chris Wilson919926a2010-11-12 13:42:53 +00003070i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003071{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003072 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003073 int ret;
3074
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003075 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3076 return 0;
3077
Chris Wilson88241782011-01-07 17:09:48 +00003078 ret = i915_gem_object_flush_gpu_write_domain(obj);
3079 if (ret)
3080 return ret;
3081
Chris Wilsonce453d82011-02-21 14:43:56 +00003082 ret = i915_gem_object_wait_rendering(obj);
Daniel Vetterde18a292010-11-27 22:30:41 +01003083 if (ret)
Eric Anholte47c68e2008-11-14 13:35:19 -08003084 return ret;
3085
3086 i915_gem_object_flush_gtt_write_domain(obj);
3087
3088 /* If we have a partially-valid cache of the object in the CPU,
3089 * finish invalidating it and free the per-page flags.
3090 */
3091 i915_gem_object_set_to_full_cpu_read_domain(obj);
3092
Chris Wilson05394f32010-11-08 19:18:58 +00003093 old_write_domain = obj->base.write_domain;
3094 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003095
Eric Anholte47c68e2008-11-14 13:35:19 -08003096 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003097 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003098 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003099
Chris Wilson05394f32010-11-08 19:18:58 +00003100 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003101 }
3102
3103 /* It should now be out of any other write domains, and we can update
3104 * the domain values for our changes.
3105 */
Chris Wilson05394f32010-11-08 19:18:58 +00003106 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003107
3108 /* If we're writing through the CPU, then the GPU read domains will
3109 * need to be invalidated at next use.
3110 */
3111 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003112 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3113 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003114 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003115
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003116 trace_i915_gem_object_change_domain(obj,
3117 old_read_domains,
3118 old_write_domain);
3119
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003120 return 0;
3121}
3122
Eric Anholt673a3942008-07-30 12:06:12 -07003123/**
Eric Anholte47c68e2008-11-14 13:35:19 -08003124 * Moves the object from a partially CPU read to a full one.
Eric Anholt673a3942008-07-30 12:06:12 -07003125 *
Eric Anholte47c68e2008-11-14 13:35:19 -08003126 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
3127 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
3128 */
3129static void
Chris Wilson05394f32010-11-08 19:18:58 +00003130i915_gem_object_set_to_full_cpu_read_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003131{
Chris Wilson05394f32010-11-08 19:18:58 +00003132 if (!obj->page_cpu_valid)
Eric Anholte47c68e2008-11-14 13:35:19 -08003133 return;
3134
3135 /* If we're partially in the CPU read domain, finish moving it in.
3136 */
Chris Wilson05394f32010-11-08 19:18:58 +00003137 if (obj->base.read_domains & I915_GEM_DOMAIN_CPU) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003138 int i;
3139
Chris Wilson05394f32010-11-08 19:18:58 +00003140 for (i = 0; i <= (obj->base.size - 1) / PAGE_SIZE; i++) {
3141 if (obj->page_cpu_valid[i])
Eric Anholte47c68e2008-11-14 13:35:19 -08003142 continue;
Chris Wilson05394f32010-11-08 19:18:58 +00003143 drm_clflush_pages(obj->pages + i, 1);
Eric Anholte47c68e2008-11-14 13:35:19 -08003144 }
Eric Anholte47c68e2008-11-14 13:35:19 -08003145 }
3146
3147 /* Free the page_cpu_valid mappings which are now stale, whether
3148 * or not we've got I915_GEM_DOMAIN_CPU.
3149 */
Chris Wilson05394f32010-11-08 19:18:58 +00003150 kfree(obj->page_cpu_valid);
3151 obj->page_cpu_valid = NULL;
Eric Anholte47c68e2008-11-14 13:35:19 -08003152}
3153
3154/**
3155 * Set the CPU read domain on a range of the object.
3156 *
3157 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
3158 * not entirely valid. The page_cpu_valid member of the object flags which
3159 * pages have been flushed, and will be respected by
3160 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
3161 * of the whole object.
3162 *
3163 * This function returns when the move is complete, including waiting on
3164 * flushes to occur.
Eric Anholt673a3942008-07-30 12:06:12 -07003165 */
3166static int
Chris Wilson05394f32010-11-08 19:18:58 +00003167i915_gem_object_set_cpu_read_domain_range(struct drm_i915_gem_object *obj,
Eric Anholte47c68e2008-11-14 13:35:19 -08003168 uint64_t offset, uint64_t size)
Eric Anholt673a3942008-07-30 12:06:12 -07003169{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003170 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003171 int i, ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003172
Chris Wilson05394f32010-11-08 19:18:58 +00003173 if (offset == 0 && size == obj->base.size)
Eric Anholte47c68e2008-11-14 13:35:19 -08003174 return i915_gem_object_set_to_cpu_domain(obj, 0);
3175
Chris Wilson88241782011-01-07 17:09:48 +00003176 ret = i915_gem_object_flush_gpu_write_domain(obj);
3177 if (ret)
3178 return ret;
3179
Chris Wilsonce453d82011-02-21 14:43:56 +00003180 ret = i915_gem_object_wait_rendering(obj);
Daniel Vetterde18a292010-11-27 22:30:41 +01003181 if (ret)
Eric Anholte47c68e2008-11-14 13:35:19 -08003182 return ret;
Daniel Vetterde18a292010-11-27 22:30:41 +01003183
Eric Anholte47c68e2008-11-14 13:35:19 -08003184 i915_gem_object_flush_gtt_write_domain(obj);
3185
3186 /* If we're already fully in the CPU read domain, we're done. */
Chris Wilson05394f32010-11-08 19:18:58 +00003187 if (obj->page_cpu_valid == NULL &&
3188 (obj->base.read_domains & I915_GEM_DOMAIN_CPU) != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003189 return 0;
3190
Eric Anholte47c68e2008-11-14 13:35:19 -08003191 /* Otherwise, create/clear the per-page CPU read domain flag if we're
3192 * newly adding I915_GEM_DOMAIN_CPU
3193 */
Chris Wilson05394f32010-11-08 19:18:58 +00003194 if (obj->page_cpu_valid == NULL) {
3195 obj->page_cpu_valid = kzalloc(obj->base.size / PAGE_SIZE,
3196 GFP_KERNEL);
3197 if (obj->page_cpu_valid == NULL)
Eric Anholte47c68e2008-11-14 13:35:19 -08003198 return -ENOMEM;
Chris Wilson05394f32010-11-08 19:18:58 +00003199 } else if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
3200 memset(obj->page_cpu_valid, 0, obj->base.size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07003201
3202 /* Flush the cache on any pages that are still invalid from the CPU's
3203 * perspective.
3204 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003205 for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
3206 i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00003207 if (obj->page_cpu_valid[i])
Eric Anholt673a3942008-07-30 12:06:12 -07003208 continue;
3209
Chris Wilson05394f32010-11-08 19:18:58 +00003210 drm_clflush_pages(obj->pages + i, 1);
Eric Anholt673a3942008-07-30 12:06:12 -07003211
Chris Wilson05394f32010-11-08 19:18:58 +00003212 obj->page_cpu_valid[i] = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07003213 }
3214
Eric Anholte47c68e2008-11-14 13:35:19 -08003215 /* It should now be out of any other write domains, and we can update
3216 * the domain values for our changes.
3217 */
Chris Wilson05394f32010-11-08 19:18:58 +00003218 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003219
Chris Wilson05394f32010-11-08 19:18:58 +00003220 old_read_domains = obj->base.read_domains;
3221 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003222
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003223 trace_i915_gem_object_change_domain(obj,
3224 old_read_domains,
Chris Wilson05394f32010-11-08 19:18:58 +00003225 obj->base.write_domain);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003226
Eric Anholt673a3942008-07-30 12:06:12 -07003227 return 0;
3228}
3229
Eric Anholt673a3942008-07-30 12:06:12 -07003230/* Throttle our rendering by waiting until the ring has completed our requests
3231 * emitted over 20 msec ago.
3232 *
Eric Anholtb9624422009-06-03 07:27:35 +00003233 * Note that if we were to use the current jiffies each time around the loop,
3234 * we wouldn't escape the function with any frames outstanding if the time to
3235 * render a frame was over 20ms.
3236 *
Eric Anholt673a3942008-07-30 12:06:12 -07003237 * This should get us reasonable parallelism between CPU and GPU but also
3238 * relatively low latency when blocking on a particular request to finish.
3239 */
3240static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003241i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003242{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003243 struct drm_i915_private *dev_priv = dev->dev_private;
3244 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003245 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003246 struct drm_i915_gem_request *request;
3247 struct intel_ring_buffer *ring = NULL;
3248 u32 seqno = 0;
3249 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003250
Chris Wilsone110e8d2011-01-26 15:39:14 +00003251 if (atomic_read(&dev_priv->mm.wedged))
3252 return -EIO;
3253
Chris Wilson1c255952010-09-26 11:03:27 +01003254 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003255 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003256 if (time_after_eq(request->emitted_jiffies, recent_enough))
3257 break;
3258
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003259 ring = request->ring;
3260 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003261 }
Chris Wilson1c255952010-09-26 11:03:27 +01003262 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003263
3264 if (seqno == 0)
3265 return 0;
3266
3267 ret = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01003268 if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003269 /* And wait for the seqno passing without holding any locks and
3270 * causing extra latency for others. This is safe as the irq
3271 * generation is designed to be run atomically and so is
3272 * lockless.
3273 */
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003274 if (ring->irq_get(ring)) {
3275 ret = wait_event_interruptible(ring->irq_queue,
3276 i915_seqno_passed(ring->get_seqno(ring), seqno)
3277 || atomic_read(&dev_priv->mm.wedged));
3278 ring->irq_put(ring);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003279
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003280 if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
3281 ret = -EIO;
3282 }
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003283 }
3284
3285 if (ret == 0)
3286 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003287
Eric Anholt673a3942008-07-30 12:06:12 -07003288 return ret;
3289}
3290
Eric Anholt673a3942008-07-30 12:06:12 -07003291int
Chris Wilson05394f32010-11-08 19:18:58 +00003292i915_gem_object_pin(struct drm_i915_gem_object *obj,
3293 uint32_t alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003294 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07003295{
Chris Wilson05394f32010-11-08 19:18:58 +00003296 struct drm_device *dev = obj->base.dev;
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003297 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003298 int ret;
3299
Chris Wilson05394f32010-11-08 19:18:58 +00003300 BUG_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
Chris Wilson23bc5982010-09-29 16:10:57 +01003301 WARN_ON(i915_verify_lists(dev));
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003302
Chris Wilson05394f32010-11-08 19:18:58 +00003303 if (obj->gtt_space != NULL) {
3304 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3305 (map_and_fenceable && !obj->map_and_fenceable)) {
3306 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003307 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003308 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3309 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003310 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003311 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003312 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003313 ret = i915_gem_object_unbind(obj);
3314 if (ret)
3315 return ret;
3316 }
3317 }
3318
Chris Wilson05394f32010-11-08 19:18:58 +00003319 if (obj->gtt_space == NULL) {
Chris Wilsona00b10c2010-09-24 21:15:47 +01003320 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003321 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01003322 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003323 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00003324 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003325
Chris Wilson05394f32010-11-08 19:18:58 +00003326 if (obj->pin_count++ == 0) {
Chris Wilson05394f32010-11-08 19:18:58 +00003327 if (!obj->active)
3328 list_move_tail(&obj->mm_list,
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003329 &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003330 }
Chris Wilson6299f992010-11-24 12:23:44 +00003331 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003332
Chris Wilson23bc5982010-09-29 16:10:57 +01003333 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003334 return 0;
3335}
3336
3337void
Chris Wilson05394f32010-11-08 19:18:58 +00003338i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003339{
Chris Wilson05394f32010-11-08 19:18:58 +00003340 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003341 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003342
Chris Wilson23bc5982010-09-29 16:10:57 +01003343 WARN_ON(i915_verify_lists(dev));
Chris Wilson05394f32010-11-08 19:18:58 +00003344 BUG_ON(obj->pin_count == 0);
3345 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003346
Chris Wilson05394f32010-11-08 19:18:58 +00003347 if (--obj->pin_count == 0) {
3348 if (!obj->active)
3349 list_move_tail(&obj->mm_list,
Eric Anholt673a3942008-07-30 12:06:12 -07003350 &dev_priv->mm.inactive_list);
Chris Wilson6299f992010-11-24 12:23:44 +00003351 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003352 }
Chris Wilson23bc5982010-09-29 16:10:57 +01003353 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003354}
3355
3356int
3357i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003358 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003359{
3360 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003361 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003362 int ret;
3363
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003364 ret = i915_mutex_lock_interruptible(dev);
3365 if (ret)
3366 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003367
Chris Wilson05394f32010-11-08 19:18:58 +00003368 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003369 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003370 ret = -ENOENT;
3371 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003372 }
Eric Anholt673a3942008-07-30 12:06:12 -07003373
Chris Wilson05394f32010-11-08 19:18:58 +00003374 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003375 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003376 ret = -EINVAL;
3377 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003378 }
3379
Chris Wilson05394f32010-11-08 19:18:58 +00003380 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003381 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3382 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003383 ret = -EINVAL;
3384 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003385 }
3386
Chris Wilson05394f32010-11-08 19:18:58 +00003387 obj->user_pin_count++;
3388 obj->pin_filp = file;
3389 if (obj->user_pin_count == 1) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01003390 ret = i915_gem_object_pin(obj, args->alignment, true);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003391 if (ret)
3392 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003393 }
3394
3395 /* XXX - flush the CPU caches for pinned objects
3396 * as the X server doesn't manage domains yet
3397 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003398 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003399 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003400out:
Chris Wilson05394f32010-11-08 19:18:58 +00003401 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003402unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003403 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003404 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003405}
3406
3407int
3408i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003409 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003410{
3411 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003412 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003413 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003414
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003415 ret = i915_mutex_lock_interruptible(dev);
3416 if (ret)
3417 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003418
Chris Wilson05394f32010-11-08 19:18:58 +00003419 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003420 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003421 ret = -ENOENT;
3422 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003423 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003424
Chris Wilson05394f32010-11-08 19:18:58 +00003425 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003426 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3427 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003428 ret = -EINVAL;
3429 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003430 }
Chris Wilson05394f32010-11-08 19:18:58 +00003431 obj->user_pin_count--;
3432 if (obj->user_pin_count == 0) {
3433 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003434 i915_gem_object_unpin(obj);
3435 }
Eric Anholt673a3942008-07-30 12:06:12 -07003436
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003437out:
Chris Wilson05394f32010-11-08 19:18:58 +00003438 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003439unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003440 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003441 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003442}
3443
3444int
3445i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003446 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003447{
3448 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003449 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003450 int ret;
3451
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003452 ret = i915_mutex_lock_interruptible(dev);
3453 if (ret)
3454 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003455
Chris Wilson05394f32010-11-08 19:18:58 +00003456 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003457 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003458 ret = -ENOENT;
3459 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003460 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003461
Chris Wilson0be555b2010-08-04 15:36:30 +01003462 /* Count all active objects as busy, even if they are currently not used
3463 * by the gpu. Users of this interface expect objects to eventually
3464 * become non-busy without any further actions, therefore emit any
3465 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003466 */
Chris Wilson05394f32010-11-08 19:18:58 +00003467 args->busy = obj->active;
Chris Wilson0be555b2010-08-04 15:36:30 +01003468 if (args->busy) {
3469 /* Unconditionally flush objects, even when the gpu still uses this
3470 * object. Userspace calling this function indicates that it wants to
3471 * use this buffer rather sooner than later, so issuing the required
3472 * flush earlier is beneficial.
3473 */
Chris Wilson1a1c6972010-12-07 23:00:20 +00003474 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00003475 ret = i915_gem_flush_ring(obj->ring,
Chris Wilson88241782011-01-07 17:09:48 +00003476 0, obj->base.write_domain);
Chris Wilson1a1c6972010-12-07 23:00:20 +00003477 } else if (obj->ring->outstanding_lazy_request ==
3478 obj->last_rendering_seqno) {
3479 struct drm_i915_gem_request *request;
3480
Chris Wilson7a194872010-12-07 10:38:40 +00003481 /* This ring is not being cleared by active usage,
3482 * so emit a request to do so.
3483 */
Chris Wilson1a1c6972010-12-07 23:00:20 +00003484 request = kzalloc(sizeof(*request), GFP_KERNEL);
3485 if (request)
Chris Wilsondb53a302011-02-03 11:57:46 +00003486 ret = i915_add_request(obj->ring, NULL,request);
Chris Wilson1a1c6972010-12-07 23:00:20 +00003487 else
Chris Wilson7a194872010-12-07 10:38:40 +00003488 ret = -ENOMEM;
3489 }
Chris Wilson0be555b2010-08-04 15:36:30 +01003490
3491 /* Update the active list for the hardware's current position.
3492 * Otherwise this only updates on a delayed timer or when irqs
3493 * are actually unmasked, and our working set ends up being
3494 * larger than required.
3495 */
Chris Wilsondb53a302011-02-03 11:57:46 +00003496 i915_gem_retire_requests_ring(obj->ring);
Chris Wilson0be555b2010-08-04 15:36:30 +01003497
Chris Wilson05394f32010-11-08 19:18:58 +00003498 args->busy = obj->active;
Chris Wilson0be555b2010-08-04 15:36:30 +01003499 }
Eric Anholt673a3942008-07-30 12:06:12 -07003500
Chris Wilson05394f32010-11-08 19:18:58 +00003501 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003502unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003503 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003504 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003505}
3506
3507int
3508i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3509 struct drm_file *file_priv)
3510{
3511 return i915_gem_ring_throttle(dev, file_priv);
3512}
3513
Chris Wilson3ef94da2009-09-14 16:50:29 +01003514int
3515i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3516 struct drm_file *file_priv)
3517{
3518 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003519 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003520 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003521
3522 switch (args->madv) {
3523 case I915_MADV_DONTNEED:
3524 case I915_MADV_WILLNEED:
3525 break;
3526 default:
3527 return -EINVAL;
3528 }
3529
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003530 ret = i915_mutex_lock_interruptible(dev);
3531 if (ret)
3532 return ret;
3533
Chris Wilson05394f32010-11-08 19:18:58 +00003534 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003535 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003536 ret = -ENOENT;
3537 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003538 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003539
Chris Wilson05394f32010-11-08 19:18:58 +00003540 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003541 ret = -EINVAL;
3542 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003543 }
3544
Chris Wilson05394f32010-11-08 19:18:58 +00003545 if (obj->madv != __I915_MADV_PURGED)
3546 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003547
Chris Wilson2d7ef392009-09-20 23:13:10 +01003548 /* if the object is no longer bound, discard its backing storage */
Chris Wilson05394f32010-11-08 19:18:58 +00003549 if (i915_gem_object_is_purgeable(obj) &&
3550 obj->gtt_space == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003551 i915_gem_object_truncate(obj);
3552
Chris Wilson05394f32010-11-08 19:18:58 +00003553 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003554
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003555out:
Chris Wilson05394f32010-11-08 19:18:58 +00003556 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003557unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003558 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003559 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003560}
3561
Chris Wilson05394f32010-11-08 19:18:58 +00003562struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3563 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003564{
Chris Wilson73aa8082010-09-30 11:46:12 +01003565 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc397b902010-04-09 19:05:07 +00003566 struct drm_i915_gem_object *obj;
3567
3568 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
3569 if (obj == NULL)
3570 return NULL;
3571
3572 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3573 kfree(obj);
3574 return NULL;
3575 }
3576
Chris Wilson73aa8082010-09-30 11:46:12 +01003577 i915_gem_info_add_obj(dev_priv, size);
3578
Daniel Vetterc397b902010-04-09 19:05:07 +00003579 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3580 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3581
Chris Wilson93dfb402011-03-29 16:59:50 -07003582 obj->cache_level = I915_CACHE_NONE;
Daniel Vetter62b8b212010-04-09 19:05:08 +00003583 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00003584 obj->fence_reg = I915_FENCE_REG_NONE;
Chris Wilson69dc4982010-10-19 10:36:51 +01003585 INIT_LIST_HEAD(&obj->mm_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003586 INIT_LIST_HEAD(&obj->gtt_list);
Chris Wilson69dc4982010-10-19 10:36:51 +01003587 INIT_LIST_HEAD(&obj->ring_list);
Chris Wilson432e58e2010-11-25 19:32:06 +00003588 INIT_LIST_HEAD(&obj->exec_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003589 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003590 obj->madv = I915_MADV_WILLNEED;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003591 /* Avoid an unnecessary call to unbind on the first bind. */
3592 obj->map_and_fenceable = true;
Daniel Vetterc397b902010-04-09 19:05:07 +00003593
Chris Wilson05394f32010-11-08 19:18:58 +00003594 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003595}
3596
Eric Anholt673a3942008-07-30 12:06:12 -07003597int i915_gem_init_object(struct drm_gem_object *obj)
3598{
Daniel Vetterc397b902010-04-09 19:05:07 +00003599 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003600
Eric Anholt673a3942008-07-30 12:06:12 -07003601 return 0;
3602}
3603
Chris Wilson05394f32010-11-08 19:18:58 +00003604static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003605{
Chris Wilson05394f32010-11-08 19:18:58 +00003606 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003607 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003608 int ret;
3609
3610 ret = i915_gem_object_unbind(obj);
3611 if (ret == -ERESTARTSYS) {
Chris Wilson05394f32010-11-08 19:18:58 +00003612 list_move(&obj->mm_list,
Chris Wilsonbe726152010-07-23 23:18:50 +01003613 &dev_priv->mm.deferred_free_list);
3614 return;
3615 }
3616
Chris Wilson26e12f892011-03-20 11:20:19 +00003617 trace_i915_gem_object_destroy(obj);
3618
Chris Wilson05394f32010-11-08 19:18:58 +00003619 if (obj->base.map_list.map)
Chris Wilsonbe726152010-07-23 23:18:50 +01003620 i915_gem_free_mmap_offset(obj);
3621
Chris Wilson05394f32010-11-08 19:18:58 +00003622 drm_gem_object_release(&obj->base);
3623 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003624
Chris Wilson05394f32010-11-08 19:18:58 +00003625 kfree(obj->page_cpu_valid);
3626 kfree(obj->bit_17);
3627 kfree(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003628}
3629
Chris Wilson05394f32010-11-08 19:18:58 +00003630void i915_gem_free_object(struct drm_gem_object *gem_obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003631{
Chris Wilson05394f32010-11-08 19:18:58 +00003632 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
3633 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003634
Chris Wilson05394f32010-11-08 19:18:58 +00003635 while (obj->pin_count > 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003636 i915_gem_object_unpin(obj);
3637
Chris Wilson05394f32010-11-08 19:18:58 +00003638 if (obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003639 i915_gem_detach_phys_object(dev, obj);
3640
Chris Wilsonbe726152010-07-23 23:18:50 +01003641 i915_gem_free_object_tail(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003642}
3643
Jesse Barnes5669fca2009-02-17 15:13:31 -08003644int
Eric Anholt673a3942008-07-30 12:06:12 -07003645i915_gem_idle(struct drm_device *dev)
3646{
3647 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003648 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003649
Keith Packard6dbe2772008-10-14 21:41:13 -07003650 mutex_lock(&dev->struct_mutex);
3651
Chris Wilson87acb0a2010-10-19 10:13:00 +01003652 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003653 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003654 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003655 }
Eric Anholt673a3942008-07-30 12:06:12 -07003656
Chris Wilson29105cc2010-01-07 10:39:13 +00003657 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003658 if (ret) {
3659 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003660 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003661 }
Eric Anholt673a3942008-07-30 12:06:12 -07003662
Chris Wilson29105cc2010-01-07 10:39:13 +00003663 /* Under UMS, be paranoid and evict. */
3664 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson5eac3ab2010-10-31 08:49:47 +00003665 ret = i915_gem_evict_inactive(dev, false);
Chris Wilson29105cc2010-01-07 10:39:13 +00003666 if (ret) {
3667 mutex_unlock(&dev->struct_mutex);
3668 return ret;
3669 }
3670 }
3671
Chris Wilson312817a2010-11-22 11:50:11 +00003672 i915_gem_reset_fences(dev);
3673
Chris Wilson29105cc2010-01-07 10:39:13 +00003674 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3675 * We need to replace this with a semaphore, or something.
3676 * And not confound mm.suspended!
3677 */
3678 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02003679 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003680
3681 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003682 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003683
Keith Packard6dbe2772008-10-14 21:41:13 -07003684 mutex_unlock(&dev->struct_mutex);
3685
Chris Wilson29105cc2010-01-07 10:39:13 +00003686 /* Cancel the retire work handler, which should be idle now. */
3687 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3688
Eric Anholt673a3942008-07-30 12:06:12 -07003689 return 0;
3690}
3691
Eric Anholt673a3942008-07-30 12:06:12 -07003692int
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003693i915_gem_init_ringbuffer(struct drm_device *dev)
3694{
3695 drm_i915_private_t *dev_priv = dev->dev_private;
3696 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003697
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003698 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003699 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003700 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003701
3702 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003703 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003704 if (ret)
3705 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003706 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003707
Chris Wilson549f7362010-10-19 11:19:32 +01003708 if (HAS_BLT(dev)) {
3709 ret = intel_init_blt_ring_buffer(dev);
3710 if (ret)
3711 goto cleanup_bsd_ring;
3712 }
3713
Chris Wilson6f392d5482010-08-07 11:01:22 +01003714 dev_priv->next_seqno = 1;
3715
Chris Wilson68f95ba2010-05-27 13:18:22 +01003716 return 0;
3717
Chris Wilson549f7362010-10-19 11:19:32 +01003718cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003719 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003720cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003721 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003722 return ret;
3723}
3724
3725void
3726i915_gem_cleanup_ringbuffer(struct drm_device *dev)
3727{
3728 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003729 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003730
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003731 for (i = 0; i < I915_NUM_RINGS; i++)
3732 intel_cleanup_ring_buffer(&dev_priv->ring[i]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003733}
3734
3735int
Eric Anholt673a3942008-07-30 12:06:12 -07003736i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
3737 struct drm_file *file_priv)
3738{
3739 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003740 int ret, i;
Eric Anholt673a3942008-07-30 12:06:12 -07003741
Jesse Barnes79e53942008-11-07 14:24:08 -08003742 if (drm_core_check_feature(dev, DRIVER_MODESET))
3743 return 0;
3744
Ben Gamariba1234d2009-09-14 17:48:47 -04003745 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003746 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04003747 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07003748 }
3749
Eric Anholt673a3942008-07-30 12:06:12 -07003750 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003751 dev_priv->mm.suspended = 0;
3752
3753 ret = i915_gem_init_ringbuffer(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003754 if (ret != 0) {
3755 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003756 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003757 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003758
Chris Wilson69dc4982010-10-19 10:36:51 +01003759 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07003760 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
3761 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003762 for (i = 0; i < I915_NUM_RINGS; i++) {
3763 BUG_ON(!list_empty(&dev_priv->ring[i].active_list));
3764 BUG_ON(!list_empty(&dev_priv->ring[i].request_list));
3765 }
Eric Anholt673a3942008-07-30 12:06:12 -07003766 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003767
Chris Wilson5f353082010-06-07 14:03:03 +01003768 ret = drm_irq_install(dev);
3769 if (ret)
3770 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003771
Eric Anholt673a3942008-07-30 12:06:12 -07003772 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01003773
3774cleanup_ringbuffer:
3775 mutex_lock(&dev->struct_mutex);
3776 i915_gem_cleanup_ringbuffer(dev);
3777 dev_priv->mm.suspended = 1;
3778 mutex_unlock(&dev->struct_mutex);
3779
3780 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003781}
3782
3783int
3784i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
3785 struct drm_file *file_priv)
3786{
Jesse Barnes79e53942008-11-07 14:24:08 -08003787 if (drm_core_check_feature(dev, DRIVER_MODESET))
3788 return 0;
3789
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003790 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07003791 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003792}
3793
3794void
3795i915_gem_lastclose(struct drm_device *dev)
3796{
3797 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003798
Eric Anholte806b492009-01-22 09:56:58 -08003799 if (drm_core_check_feature(dev, DRIVER_MODESET))
3800 return;
3801
Keith Packard6dbe2772008-10-14 21:41:13 -07003802 ret = i915_gem_idle(dev);
3803 if (ret)
3804 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07003805}
3806
Chris Wilson64193402010-10-24 12:38:05 +01003807static void
3808init_ring_lists(struct intel_ring_buffer *ring)
3809{
3810 INIT_LIST_HEAD(&ring->active_list);
3811 INIT_LIST_HEAD(&ring->request_list);
3812 INIT_LIST_HEAD(&ring->gpu_write_list);
3813}
3814
Eric Anholt673a3942008-07-30 12:06:12 -07003815void
3816i915_gem_load(struct drm_device *dev)
3817{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003818 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07003819 drm_i915_private_t *dev_priv = dev->dev_private;
3820
Chris Wilson69dc4982010-10-19 10:36:51 +01003821 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003822 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
3823 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003824 INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07003825 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilsonbe726152010-07-23 23:18:50 +01003826 INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003827 INIT_LIST_HEAD(&dev_priv->mm.gtt_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003828 for (i = 0; i < I915_NUM_RINGS; i++)
3829 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02003830 for (i = 0; i < 16; i++)
3831 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003832 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
3833 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003834 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01003835
Dave Airlie94400122010-07-20 13:15:31 +10003836 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
3837 if (IS_GEN3(dev)) {
3838 u32 tmp = I915_READ(MI_ARB_STATE);
3839 if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
3840 /* arb state is a masked write, so set bit + bit in mask */
3841 tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
3842 I915_WRITE(MI_ARB_STATE, tmp);
3843 }
3844 }
3845
Chris Wilson72bfa192010-12-19 11:42:05 +00003846 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
3847
Jesse Barnesde151cf2008-11-12 10:03:55 -08003848 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08003849 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3850 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003851
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003852 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08003853 dev_priv->num_fence_regs = 16;
3854 else
3855 dev_priv->num_fence_regs = 8;
3856
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003857 /* Initialize fence registers to zero */
Eric Anholt10ed13e2011-05-06 13:53:49 -07003858 for (i = 0; i < dev_priv->num_fence_regs; i++) {
3859 i915_gem_clear_fence_reg(dev, &dev_priv->fence_regs[i]);
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003860 }
Eric Anholt10ed13e2011-05-06 13:53:49 -07003861
Eric Anholt673a3942008-07-30 12:06:12 -07003862 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003863 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01003864
Chris Wilsonce453d82011-02-21 14:43:56 +00003865 dev_priv->mm.interruptible = true;
3866
Chris Wilson17250b72010-10-28 12:51:39 +01003867 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
3868 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
3869 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07003870}
Dave Airlie71acb5e2008-12-30 20:31:46 +10003871
3872/*
3873 * Create a physically contiguous memory object for this object
3874 * e.g. for cursor + overlay regs
3875 */
Chris Wilson995b6762010-08-20 13:23:26 +01003876static int i915_gem_init_phys_object(struct drm_device *dev,
3877 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003878{
3879 drm_i915_private_t *dev_priv = dev->dev_private;
3880 struct drm_i915_gem_phys_object *phys_obj;
3881 int ret;
3882
3883 if (dev_priv->mm.phys_objs[id - 1] || !size)
3884 return 0;
3885
Eric Anholt9a298b22009-03-24 12:23:04 -07003886 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003887 if (!phys_obj)
3888 return -ENOMEM;
3889
3890 phys_obj->id = id;
3891
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003892 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003893 if (!phys_obj->handle) {
3894 ret = -ENOMEM;
3895 goto kfree_obj;
3896 }
3897#ifdef CONFIG_X86
3898 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
3899#endif
3900
3901 dev_priv->mm.phys_objs[id - 1] = phys_obj;
3902
3903 return 0;
3904kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07003905 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003906 return ret;
3907}
3908
Chris Wilson995b6762010-08-20 13:23:26 +01003909static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003910{
3911 drm_i915_private_t *dev_priv = dev->dev_private;
3912 struct drm_i915_gem_phys_object *phys_obj;
3913
3914 if (!dev_priv->mm.phys_objs[id - 1])
3915 return;
3916
3917 phys_obj = dev_priv->mm.phys_objs[id - 1];
3918 if (phys_obj->cur_obj) {
3919 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
3920 }
3921
3922#ifdef CONFIG_X86
3923 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
3924#endif
3925 drm_pci_free(dev, phys_obj->handle);
3926 kfree(phys_obj);
3927 dev_priv->mm.phys_objs[id - 1] = NULL;
3928}
3929
3930void i915_gem_free_all_phys_object(struct drm_device *dev)
3931{
3932 int i;
3933
Dave Airlie260883c2009-01-22 17:58:49 +10003934 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003935 i915_gem_free_phys_object(dev, i);
3936}
3937
3938void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00003939 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003940{
Chris Wilson05394f32010-11-08 19:18:58 +00003941 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01003942 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003943 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003944 int page_count;
3945
Chris Wilson05394f32010-11-08 19:18:58 +00003946 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003947 return;
Chris Wilson05394f32010-11-08 19:18:58 +00003948 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003949
Chris Wilson05394f32010-11-08 19:18:58 +00003950 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003951 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01003952 struct page *page = read_cache_page_gfp(mapping, i,
3953 GFP_HIGHUSER | __GFP_RECLAIMABLE);
3954 if (!IS_ERR(page)) {
3955 char *dst = kmap_atomic(page);
3956 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
3957 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003958
Chris Wilsone5281cc2010-10-28 13:45:36 +01003959 drm_clflush_pages(&page, 1);
3960
3961 set_page_dirty(page);
3962 mark_page_accessed(page);
3963 page_cache_release(page);
3964 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10003965 }
Daniel Vetter40ce6572010-11-05 18:12:18 +01003966 intel_gtt_chipset_flush();
Chris Wilsond78b47b2009-06-17 21:52:49 +01003967
Chris Wilson05394f32010-11-08 19:18:58 +00003968 obj->phys_obj->cur_obj = NULL;
3969 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003970}
3971
3972int
3973i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00003974 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003975 int id,
3976 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003977{
Chris Wilson05394f32010-11-08 19:18:58 +00003978 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003979 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003980 int ret = 0;
3981 int page_count;
3982 int i;
3983
3984 if (id > I915_MAX_PHYS_OBJECT)
3985 return -EINVAL;
3986
Chris Wilson05394f32010-11-08 19:18:58 +00003987 if (obj->phys_obj) {
3988 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003989 return 0;
3990 i915_gem_detach_phys_object(dev, obj);
3991 }
3992
Dave Airlie71acb5e2008-12-30 20:31:46 +10003993 /* create a new object */
3994 if (!dev_priv->mm.phys_objs[id - 1]) {
3995 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00003996 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003997 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00003998 DRM_ERROR("failed to init phys object %d size: %zu\n",
3999 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004000 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004001 }
4002 }
4003
4004 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004005 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4006 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004007
Chris Wilson05394f32010-11-08 19:18:58 +00004008 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004009
4010 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004011 struct page *page;
4012 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004013
Chris Wilsone5281cc2010-10-28 13:45:36 +01004014 page = read_cache_page_gfp(mapping, i,
4015 GFP_HIGHUSER | __GFP_RECLAIMABLE);
4016 if (IS_ERR(page))
4017 return PTR_ERR(page);
4018
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004019 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004020 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004021 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004022 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004023
4024 mark_page_accessed(page);
4025 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004026 }
4027
4028 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004029}
4030
4031static int
Chris Wilson05394f32010-11-08 19:18:58 +00004032i915_gem_phys_pwrite(struct drm_device *dev,
4033 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004034 struct drm_i915_gem_pwrite *args,
4035 struct drm_file *file_priv)
4036{
Chris Wilson05394f32010-11-08 19:18:58 +00004037 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004038 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004039
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004040 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4041 unsigned long unwritten;
4042
4043 /* The physical object once assigned is fixed for the lifetime
4044 * of the obj, so we can safely drop the lock and continue
4045 * to access vaddr.
4046 */
4047 mutex_unlock(&dev->struct_mutex);
4048 unwritten = copy_from_user(vaddr, user_data, args->size);
4049 mutex_lock(&dev->struct_mutex);
4050 if (unwritten)
4051 return -EFAULT;
4052 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004053
Daniel Vetter40ce6572010-11-05 18:12:18 +01004054 intel_gtt_chipset_flush();
Dave Airlie71acb5e2008-12-30 20:31:46 +10004055 return 0;
4056}
Eric Anholtb9624422009-06-03 07:27:35 +00004057
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004058void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004059{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004060 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004061
4062 /* Clean up our request list when the client is going away, so that
4063 * later retire_requests won't dereference our soon-to-be-gone
4064 * file_priv.
4065 */
Chris Wilson1c255952010-09-26 11:03:27 +01004066 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004067 while (!list_empty(&file_priv->mm.request_list)) {
4068 struct drm_i915_gem_request *request;
4069
4070 request = list_first_entry(&file_priv->mm.request_list,
4071 struct drm_i915_gem_request,
4072 client_list);
4073 list_del(&request->client_list);
4074 request->file_priv = NULL;
4075 }
Chris Wilson1c255952010-09-26 11:03:27 +01004076 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004077}
Chris Wilson31169712009-09-14 16:50:28 +01004078
Chris Wilson31169712009-09-14 16:50:28 +01004079static int
Chris Wilson1637ef42010-04-20 17:10:35 +01004080i915_gpu_is_active(struct drm_device *dev)
4081{
4082 drm_i915_private_t *dev_priv = dev->dev_private;
4083 int lists_empty;
4084
Chris Wilson1637ef42010-04-20 17:10:35 +01004085 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Chris Wilson17250b72010-10-28 12:51:39 +01004086 list_empty(&dev_priv->mm.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01004087
4088 return !lists_empty;
4089}
4090
4091static int
Ying Han1495f232011-05-24 17:12:27 -07004092i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004093{
Chris Wilson17250b72010-10-28 12:51:39 +01004094 struct drm_i915_private *dev_priv =
4095 container_of(shrinker,
4096 struct drm_i915_private,
4097 mm.inactive_shrinker);
4098 struct drm_device *dev = dev_priv->dev;
4099 struct drm_i915_gem_object *obj, *next;
Ying Han1495f232011-05-24 17:12:27 -07004100 int nr_to_scan = sc->nr_to_scan;
Chris Wilson17250b72010-10-28 12:51:39 +01004101 int cnt;
4102
4103 if (!mutex_trylock(&dev->struct_mutex))
Chris Wilsonbbe2e112010-10-28 22:35:07 +01004104 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01004105
4106 /* "fast-path" to count number of available objects */
4107 if (nr_to_scan == 0) {
Chris Wilson17250b72010-10-28 12:51:39 +01004108 cnt = 0;
4109 list_for_each_entry(obj,
4110 &dev_priv->mm.inactive_list,
4111 mm_list)
4112 cnt++;
4113 mutex_unlock(&dev->struct_mutex);
4114 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01004115 }
4116
Chris Wilson1637ef42010-04-20 17:10:35 +01004117rescan:
Chris Wilson31169712009-09-14 16:50:28 +01004118 /* first scan for clean buffers */
Chris Wilson17250b72010-10-28 12:51:39 +01004119 i915_gem_retire_requests(dev);
Chris Wilson31169712009-09-14 16:50:28 +01004120
Chris Wilson17250b72010-10-28 12:51:39 +01004121 list_for_each_entry_safe(obj, next,
4122 &dev_priv->mm.inactive_list,
4123 mm_list) {
4124 if (i915_gem_object_is_purgeable(obj)) {
Chris Wilson20217462010-11-23 15:26:33 +00004125 if (i915_gem_object_unbind(obj) == 0 &&
4126 --nr_to_scan == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01004127 break;
Chris Wilson31169712009-09-14 16:50:28 +01004128 }
Chris Wilson31169712009-09-14 16:50:28 +01004129 }
4130
4131 /* second pass, evict/count anything still on the inactive list */
Chris Wilson17250b72010-10-28 12:51:39 +01004132 cnt = 0;
4133 list_for_each_entry_safe(obj, next,
4134 &dev_priv->mm.inactive_list,
4135 mm_list) {
Chris Wilson20217462010-11-23 15:26:33 +00004136 if (nr_to_scan &&
4137 i915_gem_object_unbind(obj) == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01004138 nr_to_scan--;
Chris Wilson20217462010-11-23 15:26:33 +00004139 else
Chris Wilson17250b72010-10-28 12:51:39 +01004140 cnt++;
Chris Wilson31169712009-09-14 16:50:28 +01004141 }
4142
Chris Wilson17250b72010-10-28 12:51:39 +01004143 if (nr_to_scan && i915_gpu_is_active(dev)) {
Chris Wilson1637ef42010-04-20 17:10:35 +01004144 /*
4145 * We are desperate for pages, so as a last resort, wait
4146 * for the GPU to finish and discard whatever we can.
4147 * This has a dramatic impact to reduce the number of
4148 * OOM-killer events whilst running the GPU aggressively.
4149 */
Chris Wilson17250b72010-10-28 12:51:39 +01004150 if (i915_gpu_idle(dev) == 0)
Chris Wilson1637ef42010-04-20 17:10:35 +01004151 goto rescan;
4152 }
Chris Wilson17250b72010-10-28 12:51:39 +01004153 mutex_unlock(&dev->struct_mutex);
4154 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01004155}