blob: aaad93d7076beaad1d323e4e7a1a5f89ed12b506 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020097
98/*
99 * Copy from radeon_drv.h so we don't have to include both and have conflicting
100 * symbol;
101 */
102#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
Jerome Glisse225758d2010-03-09 14:45:10 +0000103#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100104/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105#define RADEON_IB_POOL_SIZE 16
Michael Wittenc245cb92011-09-16 20:45:30 +0000106#define RADEON_DEBUGFS_MAX_COMPONENTS 32
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200107#define RADEONFB_CONN_LIMIT 4
Yang Zhaof657c2a2009-09-15 12:21:01 +1000108#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200109
Alex Deucher1b370782011-11-17 20:13:28 -0500110/* max number of rings */
111#define RADEON_NUM_RINGS 3
112
113/* internal ring indices */
114/* r1xx+ has gfx CP ring */
115#define RADEON_RING_TYPE_GFX_INDEX 0
116
117/* cayman has 2 compute CP rings */
118#define CAYMAN_RING_TYPE_CP1_INDEX 1
119#define CAYMAN_RING_TYPE_CP2_INDEX 2
120
Jerome Glisse721604a2012-01-05 22:11:05 -0500121/* hardcode those limit for now */
122#define RADEON_VA_RESERVED_SIZE (8 << 20)
123#define RADEON_IB_VM_MAX_SIZE (64 << 10)
124
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200125/*
126 * Errata workarounds.
127 */
128enum radeon_pll_errata {
129 CHIP_ERRATA_R300_CG = 0x00000001,
130 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
131 CHIP_ERRATA_PLL_DELAY = 0x00000004
132};
133
134
135struct radeon_device;
136
137
138/*
139 * BIOS.
140 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000141#define ATRM_BIOS_PAGE 4096
142
Dave Airlie8edb3812010-03-01 21:50:01 +1100143#if defined(CONFIG_VGA_SWITCHEROO)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000144bool radeon_atrm_supported(struct pci_dev *pdev);
145int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
Dave Airlie8edb3812010-03-01 21:50:01 +1100146#else
147static inline bool radeon_atrm_supported(struct pci_dev *pdev)
148{
149 return false;
150}
151
152static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
153 return -EINVAL;
154}
155#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200156bool radeon_get_bios(struct radeon_device *rdev);
157
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000158
159/*
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500160 * Mutex which allows recursive locking from the same process.
161 */
162struct radeon_mutex {
163 struct mutex mutex;
164 struct task_struct *owner;
165 int level;
166};
167
168static inline void radeon_mutex_init(struct radeon_mutex *mutex)
169{
170 mutex_init(&mutex->mutex);
171 mutex->owner = NULL;
172 mutex->level = 0;
173}
174
175static inline void radeon_mutex_lock(struct radeon_mutex *mutex)
176{
177 if (mutex_trylock(&mutex->mutex)) {
178 /* The mutex was unlocked before, so it's ours now */
179 mutex->owner = current;
180 } else if (mutex->owner != current) {
181 /* Another process locked the mutex, take it */
182 mutex_lock(&mutex->mutex);
183 mutex->owner = current;
184 }
185 /* Otherwise the mutex was already locked by this process */
186
187 mutex->level++;
188}
189
190static inline void radeon_mutex_unlock(struct radeon_mutex *mutex)
191{
192 if (--mutex->level > 0)
193 return;
194
195 mutex->owner = NULL;
196 mutex_unlock(&mutex->mutex);
197}
198
199
200/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000201 * Dummy page
202 */
203struct radeon_dummy_page {
204 struct page *page;
205 dma_addr_t addr;
206};
207int radeon_dummy_page_init(struct radeon_device *rdev);
208void radeon_dummy_page_fini(struct radeon_device *rdev);
209
210
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200211/*
212 * Clocks
213 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200214struct radeon_clock {
215 struct radeon_pll p1pll;
216 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500217 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200218 struct radeon_pll spll;
219 struct radeon_pll mpll;
220 /* 10 Khz units */
221 uint32_t default_mclk;
222 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500223 uint32_t default_dispclk;
224 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400225 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200226};
227
Rafał Miłecki74338742009-11-03 00:53:02 +0100228/*
229 * Power management
230 */
231int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500232void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100233void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400234void radeon_pm_suspend(struct radeon_device *rdev);
235void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500236void radeon_combios_get_power_modes(struct radeon_device *rdev);
237void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400238void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherf8920342010-06-30 12:02:03 -0400239void rs690_pm_info(struct radeon_device *rdev);
Alex Deucher20d391d2011-02-01 16:12:34 -0500240extern int rv6xx_get_temp(struct radeon_device *rdev);
241extern int rv770_get_temp(struct radeon_device *rdev);
242extern int evergreen_get_temp(struct radeon_device *rdev);
243extern int sumo_get_temp(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500244extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
245 unsigned *bankh, unsigned *mtaspect,
246 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000247
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200248/*
249 * Fences.
250 */
251struct radeon_fence_driver {
252 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000253 uint64_t gpu_addr;
254 volatile uint32_t *cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200255 atomic_t seq;
256 uint32_t last_seq;
Jerome Glisse225758d2010-03-09 14:45:10 +0000257 unsigned long last_jiffies;
258 unsigned long last_timeout;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200259 wait_queue_head_t queue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200260 struct list_head created;
Christian König851a6bd2011-10-24 15:05:29 +0200261 struct list_head emitted;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200262 struct list_head signaled;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100263 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200264};
265
266struct radeon_fence {
267 struct radeon_device *rdev;
268 struct kref kref;
269 struct list_head list;
270 /* protected by radeon_fence.lock */
271 uint32_t seq;
Christian König851a6bd2011-10-24 15:05:29 +0200272 bool emitted;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200273 bool signaled;
Alex Deucher74652802011-08-25 13:39:48 -0400274 /* RB, DMA, etc. */
275 int ring;
Christian König93504fc2012-01-05 22:11:06 -0500276 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200277};
278
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000279int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
280int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200281void radeon_fence_driver_fini(struct radeon_device *rdev);
Alex Deucher74652802011-08-25 13:39:48 -0400282int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200283int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
Alex Deucher74652802011-08-25 13:39:48 -0400284void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200285bool radeon_fence_signaled(struct radeon_fence *fence);
286int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Alex Deucher74652802011-08-25 13:39:48 -0400287int radeon_fence_wait_next(struct radeon_device *rdev, int ring);
288int radeon_fence_wait_last(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200289struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
290void radeon_fence_unref(struct radeon_fence **fence);
Christian König47492a22011-10-20 12:38:09 +0200291int radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200292
Dave Airliee024e112009-06-24 09:48:08 +1000293/*
294 * Tiling registers
295 */
296struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100297 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000298};
299
300#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200301
302/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100303 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200304 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100305struct radeon_mman {
306 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000307 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100308 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100309 bool mem_global_referenced;
310 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100311};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200312
Jerome Glisse721604a2012-01-05 22:11:05 -0500313/* bo virtual address in a specific vm */
314struct radeon_bo_va {
315 /* bo list is protected by bo being reserved */
316 struct list_head bo_list;
317 /* vm list is protected by vm mutex */
318 struct list_head vm_list;
319 /* constant after initialization */
320 struct radeon_vm *vm;
321 struct radeon_bo *bo;
322 uint64_t soffset;
323 uint64_t eoffset;
324 uint32_t flags;
325 bool valid;
326};
327
Jerome Glisse4c788672009-11-20 14:29:23 +0100328struct radeon_bo {
329 /* Protected by gem.mutex */
330 struct list_head list;
331 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100332 u32 placements[3];
333 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100334 struct ttm_buffer_object tbo;
335 struct ttm_bo_kmap_obj kmap;
336 unsigned pin_count;
337 void *kptr;
338 u32 tiling_flags;
339 u32 pitch;
340 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500341 /* list of all virtual address to which this bo
342 * is associated to
343 */
344 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100345 /* Constant after initialization */
346 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100347 struct drm_gem_object gem_base;
Jerome Glisse4c788672009-11-20 14:29:23 +0100348};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100349#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100350
351struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000352 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100353 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200354 uint64_t gpu_offset;
355 unsigned rdomain;
356 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100357 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200358};
359
Jerome Glisseb15ba512011-11-15 11:48:34 -0500360/* sub-allocation manager, it has to be protected by another lock.
361 * By conception this is an helper for other part of the driver
362 * like the indirect buffer or semaphore, which both have their
363 * locking.
364 *
365 * Principe is simple, we keep a list of sub allocation in offset
366 * order (first entry has offset == 0, last entry has the highest
367 * offset).
368 *
369 * When allocating new object we first check if there is room at
370 * the end total_size - (last_object_offset + last_object_size) >=
371 * alloc_size. If so we allocate new object there.
372 *
373 * When there is not enough room at the end, we start waiting for
374 * each sub object until we reach object_offset+object_size >=
375 * alloc_size, this object then become the sub object we return.
376 *
377 * Alignment can't be bigger than page size.
378 *
379 * Hole are not considered for allocation to keep things simple.
380 * Assumption is that there won't be hole (all object on same
381 * alignment).
382 */
383struct radeon_sa_manager {
384 struct radeon_bo *bo;
385 struct list_head sa_bo;
386 unsigned size;
387 uint64_t gpu_addr;
388 void *cpu_ptr;
389 uint32_t domain;
390};
391
392struct radeon_sa_bo;
393
394/* sub-allocation buffer */
395struct radeon_sa_bo {
396 struct list_head list;
397 struct radeon_sa_manager *manager;
398 unsigned offset;
399 unsigned size;
400};
401
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200402/*
403 * GEM objects.
404 */
405struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100406 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200407 struct list_head objects;
408};
409
410int radeon_gem_init(struct radeon_device *rdev);
411void radeon_gem_fini(struct radeon_device *rdev);
412int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100413 int alignment, int initial_domain,
414 bool discardable, bool kernel,
415 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200416
Dave Airlieff72145b2011-02-07 12:16:14 +1000417int radeon_mode_dumb_create(struct drm_file *file_priv,
418 struct drm_device *dev,
419 struct drm_mode_create_dumb *args);
420int radeon_mode_dumb_mmap(struct drm_file *filp,
421 struct drm_device *dev,
422 uint32_t handle, uint64_t *offset_p);
423int radeon_mode_dumb_destroy(struct drm_file *file_priv,
424 struct drm_device *dev,
425 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200426
427/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500428 * Semaphores.
429 */
430struct radeon_ring;
431
432#define RADEON_SEMAPHORE_BO_SIZE 256
433
434struct radeon_semaphore_driver {
435 rwlock_t lock;
436 struct list_head bo;
437};
438
439struct radeon_semaphore_bo;
440
441/* everything here is constant */
442struct radeon_semaphore {
443 struct list_head list;
444 uint64_t gpu_addr;
445 uint32_t *cpu_ptr;
446 struct radeon_semaphore_bo *bo;
447};
448
449struct radeon_semaphore_bo {
450 struct list_head list;
451 struct radeon_ib *ib;
452 struct list_head free;
453 struct radeon_semaphore semaphores[RADEON_SEMAPHORE_BO_SIZE/8];
454 unsigned nused;
455};
456
457void radeon_semaphore_driver_fini(struct radeon_device *rdev);
458int radeon_semaphore_create(struct radeon_device *rdev,
459 struct radeon_semaphore **semaphore);
460void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
461 struct radeon_semaphore *semaphore);
462void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
463 struct radeon_semaphore *semaphore);
464void radeon_semaphore_free(struct radeon_device *rdev,
465 struct radeon_semaphore *semaphore);
466
467/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200468 * GART structures, functions & helpers
469 */
470struct radeon_mc;
471
Matt Turnera77f1712009-10-14 00:34:41 -0400472#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000473#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400474#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500475#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400476
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200477struct radeon_gart {
478 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400479 struct radeon_bo *robj;
480 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200481 unsigned num_gpu_pages;
482 unsigned num_cpu_pages;
483 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200484 struct page **pages;
485 dma_addr_t *pages_addr;
486 bool ready;
487};
488
489int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
490void radeon_gart_table_ram_free(struct radeon_device *rdev);
491int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
492void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400493int radeon_gart_table_vram_pin(struct radeon_device *rdev);
494void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200495int radeon_gart_init(struct radeon_device *rdev);
496void radeon_gart_fini(struct radeon_device *rdev);
497void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
498 int pages);
499int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500500 int pages, struct page **pagelist,
501 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400502void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200503
504
505/*
506 * GPU MC structures, functions & helpers
507 */
508struct radeon_mc {
509 resource_size_t aper_size;
510 resource_size_t aper_base;
511 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000512 /* for some chips with <= 32MB we need to lie
513 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000514 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000515 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000516 u64 gtt_size;
517 u64 gtt_start;
518 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000519 u64 vram_start;
520 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200521 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000522 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200523 int vram_mtrr;
524 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000525 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400526 u64 gtt_base_align;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200527};
528
Alex Deucher06b64762010-01-05 11:27:29 -0500529bool radeon_combios_sideport_present(struct radeon_device *rdev);
530bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200531
532/*
533 * GPU scratch registers structures, functions & helpers
534 */
535struct radeon_scratch {
536 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400537 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200538 bool free[32];
539 uint32_t reg[32];
540};
541
542int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
543void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
544
545
546/*
547 * IRQS.
548 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500549
550struct radeon_unpin_work {
551 struct work_struct work;
552 struct radeon_device *rdev;
553 int crtc_id;
554 struct radeon_fence *fence;
555 struct drm_pending_vblank_event *event;
556 struct radeon_bo *old_rbo;
557 u64 new_crtc_base;
558};
559
560struct r500_irq_stat_regs {
561 u32 disp_int;
562};
563
564struct r600_irq_stat_regs {
565 u32 disp_int;
566 u32 disp_int_cont;
567 u32 disp_int_cont2;
568 u32 d1grph_int;
569 u32 d2grph_int;
570};
571
572struct evergreen_irq_stat_regs {
573 u32 disp_int;
574 u32 disp_int_cont;
575 u32 disp_int_cont2;
576 u32 disp_int_cont3;
577 u32 disp_int_cont4;
578 u32 disp_int_cont5;
579 u32 d1grph_int;
580 u32 d2grph_int;
581 u32 d3grph_int;
582 u32 d4grph_int;
583 u32 d5grph_int;
584 u32 d6grph_int;
585};
586
587union radeon_irq_stat_regs {
588 struct r500_irq_stat_regs r500;
589 struct r600_irq_stat_regs r600;
590 struct evergreen_irq_stat_regs evergreen;
591};
592
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400593#define RADEON_MAX_HPD_PINS 6
594#define RADEON_MAX_CRTCS 6
595#define RADEON_MAX_HDMI_BLOCKS 2
596
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200597struct radeon_irq {
598 bool installed;
Alex Deucher1b370782011-11-17 20:13:28 -0500599 bool sw_int[RADEON_NUM_RINGS];
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400600 bool crtc_vblank_int[RADEON_MAX_CRTCS];
601 bool pflip[RADEON_MAX_CRTCS];
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100602 wait_queue_head_t vblank_queue;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400603 bool hpd[RADEON_MAX_HPD_PINS];
Alex Deucher2031f772010-04-22 12:52:11 -0400604 bool gui_idle;
605 bool gui_idle_acked;
606 wait_queue_head_t idle_queue;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400607 bool hdmi[RADEON_MAX_HDMI_BLOCKS];
Dave Airlie1614f8b2009-12-01 16:04:56 +1000608 spinlock_t sw_lock;
Alex Deucher1b370782011-11-17 20:13:28 -0500609 int sw_refcount[RADEON_NUM_RINGS];
Alex Deucher6f34be52010-11-21 10:59:01 -0500610 union radeon_irq_stat_regs stat_regs;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400611 spinlock_t pflip_lock[RADEON_MAX_CRTCS];
612 int pflip_refcount[RADEON_MAX_CRTCS];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200613};
614
615int radeon_irq_kms_init(struct radeon_device *rdev);
616void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500617void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
618void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500619void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
620void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200621
622/*
Christian Könige32eb502011-10-23 12:56:27 +0200623 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200624 */
Alex Deucher74652802011-08-25 13:39:48 -0400625
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200626struct radeon_ib {
Jerome Glisseb15ba512011-11-15 11:48:34 -0500627 struct radeon_sa_bo sa_bo;
Jerome Glissee8217672010-02-15 21:36:13 +0100628 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200629 uint32_t length_dw;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500630 uint64_t gpu_addr;
631 uint32_t *ptr;
632 struct radeon_fence *fence;
Jerome Glisse721604a2012-01-05 22:11:05 -0500633 unsigned vm_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200634};
635
Dave Airlieecb114a2009-09-15 11:12:56 +1000636/*
637 * locking -
638 * mutex protects scheduled_ibs, ready, alloc_bm
639 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200640struct radeon_ib_pool {
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500641 struct radeon_mutex mutex;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500642 struct radeon_sa_manager sa_manager;
643 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
644 bool ready;
645 unsigned head_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200646};
647
Christian Könige32eb502011-10-23 12:56:27 +0200648struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100649 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200650 volatile uint32_t *ring;
651 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200652 unsigned rptr_offs;
653 unsigned rptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200654 unsigned wptr;
655 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200656 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200657 unsigned ring_size;
658 unsigned ring_free_dw;
659 int count_dw;
660 uint64_t gpu_addr;
661 uint32_t align_mask;
662 uint32_t ptr_mask;
663 struct mutex mutex;
664 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500665 u32 ptr_reg_shift;
666 u32 ptr_reg_mask;
667 u32 nop;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200668};
669
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500670/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500671 * VM
672 */
673struct radeon_vm {
674 struct list_head list;
675 struct list_head va;
676 int id;
677 unsigned last_pfn;
678 u64 pt_gpu_addr;
679 u64 *pt;
680 struct radeon_sa_bo sa_bo;
681 struct mutex mutex;
682 /* last fence for cs using this vm */
683 struct radeon_fence *fence;
684};
685
686struct radeon_vm_funcs {
687 int (*init)(struct radeon_device *rdev);
688 void (*fini)(struct radeon_device *rdev);
689 /* cs mutex must be lock for schedule_ib */
690 int (*bind)(struct radeon_device *rdev, struct radeon_vm *vm, int id);
691 void (*unbind)(struct radeon_device *rdev, struct radeon_vm *vm);
692 void (*tlb_flush)(struct radeon_device *rdev, struct radeon_vm *vm);
693 uint32_t (*page_flags)(struct radeon_device *rdev,
694 struct radeon_vm *vm,
695 uint32_t flags);
696 void (*set_page)(struct radeon_device *rdev, struct radeon_vm *vm,
697 unsigned pfn, uint64_t addr, uint32_t flags);
698};
699
700struct radeon_vm_manager {
701 struct list_head lru_vm;
702 uint32_t use_bitmap;
703 struct radeon_sa_manager sa_manager;
704 uint32_t max_pfn;
705 /* fields constant after init */
706 const struct radeon_vm_funcs *funcs;
707 /* number of VMIDs */
708 unsigned nvm;
709 /* vram base address for page table entry */
710 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500711 /* is vm enabled? */
712 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500713};
714
715/*
716 * file private structure
717 */
718struct radeon_fpriv {
719 struct radeon_vm vm;
720};
721
722/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500723 * R6xx+ IH ring
724 */
725struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100726 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500727 volatile uint32_t *ring;
728 unsigned rptr;
Christian Königbf852792011-10-13 13:19:22 +0200729 unsigned rptr_offs;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500730 unsigned wptr;
731 unsigned wptr_old;
732 unsigned ring_size;
733 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500734 uint32_t ptr_mask;
735 spinlock_t lock;
736 bool enabled;
737};
738
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400739struct r600_blit_cp_primitives {
740 void (*set_render_target)(struct radeon_device *rdev, int format,
741 int w, int h, u64 gpu_addr);
742 void (*cp_set_surface_sync)(struct radeon_device *rdev,
743 u32 sync_type, u32 size,
744 u64 mc_addr);
745 void (*set_shaders)(struct radeon_device *rdev);
746 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
747 void (*set_tex_resource)(struct radeon_device *rdev,
748 int format, int w, int h, int pitch,
Alex Deucher9bb77032011-10-22 10:07:09 -0400749 u64 gpu_addr, u32 size);
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400750 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
751 int x2, int y2);
752 void (*draw_auto)(struct radeon_device *rdev);
753 void (*set_default_state)(struct radeon_device *rdev);
754};
755
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000756struct r600_blit {
Jerome Glisseff82f052010-01-22 15:19:00 +0100757 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100758 struct radeon_bo *shader_obj;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400759 struct r600_blit_cp_primitives primitives;
760 int max_dim;
761 int ring_size_common;
762 int ring_size_per_loop;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000763 u64 shader_gpu_addr;
764 u32 vs_offset, ps_offset;
765 u32 state_offset;
766 u32 state_len;
767 u32 vb_used, vb_total;
768 struct radeon_ib *vb_ib;
769};
770
Alex Deucher6ddddfe2011-10-14 10:51:22 -0400771void r600_blit_suspend(struct radeon_device *rdev);
772
Jerome Glisse69e130a2011-12-21 12:13:46 -0500773int radeon_ib_get(struct radeon_device *rdev, int ring,
774 struct radeon_ib **ib, unsigned size);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200775void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
Jerome Glissec1341e52011-12-21 12:13:47 -0500776bool radeon_ib_try_free(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200777int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
778int radeon_ib_pool_init(struct radeon_device *rdev);
779void radeon_ib_pool_fini(struct radeon_device *rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500780int radeon_ib_pool_start(struct radeon_device *rdev);
781int radeon_ib_pool_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200782/* Ring access between begin & end cannot sleep */
Christian Könige32eb502011-10-23 12:56:27 +0200783int radeon_ring_index(struct radeon_device *rdev, struct radeon_ring *cp);
784void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
785int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
786int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
787void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
788void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
789void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
790int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
791int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucher78c55602011-11-17 14:25:56 -0500792 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
793 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200794void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200795
796
797/*
798 * CS.
799 */
800struct radeon_cs_reloc {
801 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100802 struct radeon_bo *robj;
803 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200804 uint32_t handle;
805 uint32_t flags;
806};
807
808struct radeon_cs_chunk {
809 uint32_t chunk_id;
810 uint32_t length_dw;
Jerome Glisse721604a2012-01-05 22:11:05 -0500811 int kpage_idx[2];
812 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200813 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500814 void __user *user_ptr;
815 int last_copied_page;
816 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200817};
818
819struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100820 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200821 struct radeon_device *rdev;
822 struct drm_file *filp;
823 /* chunks */
824 unsigned nchunks;
825 struct radeon_cs_chunk *chunks;
826 uint64_t *chunks_array;
827 /* IB */
828 unsigned idx;
829 /* relocations */
830 unsigned nrelocs;
831 struct radeon_cs_reloc *relocs;
832 struct radeon_cs_reloc **relocs_ptr;
833 struct list_head validated;
834 /* indices of various chunks */
835 int chunk_ib_idx;
836 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -0500837 int chunk_flags_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200838 struct radeon_ib *ib;
839 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000840 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +0200841 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -0500842 u32 cs_flags;
843 u32 ring;
844 s32 priority;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200845};
846
Dave Airlie513bcb42009-09-23 16:56:27 +1000847extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
848extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -0700849extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +1000850
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200851struct radeon_cs_packet {
852 unsigned idx;
853 unsigned type;
854 unsigned reg;
855 unsigned opcode;
856 int count;
857 unsigned one_reg_wr;
858};
859
860typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
861 struct radeon_cs_packet *pkt,
862 unsigned idx, unsigned reg);
863typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
864 struct radeon_cs_packet *pkt);
865
866
867/*
868 * AGP
869 */
870int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000871void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200872void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200873void radeon_agp_fini(struct radeon_device *rdev);
874
875
876/*
877 * Writeback
878 */
879struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100880 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200881 volatile uint32_t *wb;
882 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -0400883 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400884 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200885};
886
Alex Deucher724c80e2010-08-27 18:25:25 -0400887#define RADEON_WB_SCRATCH_OFFSET 0
888#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -0500889#define RADEON_WB_CP1_RPTR_OFFSET 1280
890#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher724c80e2010-08-27 18:25:25 -0400891#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherd0f8a852010-09-04 05:04:34 -0400892#define R600_WB_EVENT_OFFSET 3072
Alex Deucher724c80e2010-08-27 18:25:25 -0400893
Jerome Glissec93bb852009-07-13 21:04:08 +0200894/**
895 * struct radeon_pm - power management datas
896 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
897 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
898 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
899 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
900 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
901 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
902 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
903 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
904 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300905 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +0200906 * @needed_bandwidth: current bandwidth needs
907 *
908 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300909 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +0200910 * Equation between gpu/memory clock and available bandwidth is hw dependent
911 * (type of memory, bus size, efficiency, ...)
912 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400913
914enum radeon_pm_method {
915 PM_METHOD_PROFILE,
916 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +0100917};
Alex Deucherce8f5372010-05-07 15:10:16 -0400918
919enum radeon_dynpm_state {
920 DYNPM_STATE_DISABLED,
921 DYNPM_STATE_MINIMUM,
922 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000923 DYNPM_STATE_ACTIVE,
924 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -0400925};
926enum radeon_dynpm_action {
927 DYNPM_ACTION_NONE,
928 DYNPM_ACTION_MINIMUM,
929 DYNPM_ACTION_DOWNCLOCK,
930 DYNPM_ACTION_UPCLOCK,
931 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +0100932};
Alex Deucher56278a82009-12-28 13:58:44 -0500933
934enum radeon_voltage_type {
935 VOLTAGE_NONE = 0,
936 VOLTAGE_GPIO,
937 VOLTAGE_VDDC,
938 VOLTAGE_SW
939};
940
Alex Deucher0ec0e742009-12-23 13:21:58 -0500941enum radeon_pm_state_type {
942 POWER_STATE_TYPE_DEFAULT,
943 POWER_STATE_TYPE_POWERSAVE,
944 POWER_STATE_TYPE_BATTERY,
945 POWER_STATE_TYPE_BALANCED,
946 POWER_STATE_TYPE_PERFORMANCE,
947};
948
Alex Deucherce8f5372010-05-07 15:10:16 -0400949enum radeon_pm_profile_type {
950 PM_PROFILE_DEFAULT,
951 PM_PROFILE_AUTO,
952 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -0400953 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -0400954 PM_PROFILE_HIGH,
955};
956
957#define PM_PROFILE_DEFAULT_IDX 0
958#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -0400959#define PM_PROFILE_MID_SH_IDX 2
960#define PM_PROFILE_HIGH_SH_IDX 3
961#define PM_PROFILE_LOW_MH_IDX 4
962#define PM_PROFILE_MID_MH_IDX 5
963#define PM_PROFILE_HIGH_MH_IDX 6
964#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -0400965
966struct radeon_pm_profile {
967 int dpms_off_ps_idx;
968 int dpms_on_ps_idx;
969 int dpms_off_cm_idx;
970 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -0500971};
972
Alex Deucher21a81222010-07-02 12:58:16 -0400973enum radeon_int_thermal_type {
974 THERMAL_TYPE_NONE,
975 THERMAL_TYPE_RV6XX,
976 THERMAL_TYPE_RV770,
977 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -0500978 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -0500979 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -0400980 THERMAL_TYPE_SI,
Alex Deucher21a81222010-07-02 12:58:16 -0400981};
982
Alex Deucher56278a82009-12-28 13:58:44 -0500983struct radeon_voltage {
984 enum radeon_voltage_type type;
985 /* gpio voltage */
986 struct radeon_gpio_rec gpio;
987 u32 delay; /* delay in usec from voltage drop to sclk change */
988 bool active_high; /* voltage drop is active when bit is high */
989 /* VDDC voltage */
990 u8 vddc_id; /* index into vddc voltage table */
991 u8 vddci_id; /* index into vddci voltage table */
992 bool vddci_enabled;
993 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -0400994 u16 voltage;
995 /* evergreen+ vddci */
996 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -0500997};
998
Alex Deucherd7311172010-05-03 01:13:14 -0400999/* clock mode flags */
1000#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1001
Alex Deucher56278a82009-12-28 13:58:44 -05001002struct radeon_pm_clock_info {
1003 /* memory clock */
1004 u32 mclk;
1005 /* engine clock */
1006 u32 sclk;
1007 /* voltage info */
1008 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001009 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001010 u32 flags;
1011};
1012
Alex Deuchera48b9b42010-04-22 14:03:55 -04001013/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001014#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001015
Alex Deucher56278a82009-12-28 13:58:44 -05001016struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001017 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001018 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001019 /* number of valid clock modes in this power state */
1020 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001021 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001022 /* standardized state flags */
1023 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001024 u32 misc; /* vbios specific flags */
1025 u32 misc2; /* vbios specific flags */
1026 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001027};
1028
Rafał Miłecki27459322010-02-11 22:16:36 +00001029/*
1030 * Some modes are overclocked by very low value, accept them
1031 */
1032#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1033
Jerome Glissec93bb852009-07-13 21:04:08 +02001034struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001035 struct mutex mutex;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001036 u32 active_crtcs;
1037 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001038 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001039 bool vblank_sync;
Alex Deucher2031f772010-04-22 12:52:11 -04001040 bool gui_idle;
Jerome Glissec93bb852009-07-13 21:04:08 +02001041 fixed20_12 max_bandwidth;
1042 fixed20_12 igp_sideport_mclk;
1043 fixed20_12 igp_system_mclk;
1044 fixed20_12 igp_ht_link_clk;
1045 fixed20_12 igp_ht_link_width;
1046 fixed20_12 k8_bandwidth;
1047 fixed20_12 sideport_bandwidth;
1048 fixed20_12 ht_bandwidth;
1049 fixed20_12 core_bandwidth;
1050 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001051 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001052 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001053 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001054 /* number of valid power states */
1055 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001056 int current_power_state_index;
1057 int current_clock_mode_index;
1058 int requested_power_state_index;
1059 int requested_clock_mode_index;
1060 int default_power_state_index;
1061 u32 current_sclk;
1062 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001063 u16 current_vddc;
1064 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001065 u32 default_sclk;
1066 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001067 u16 default_vddc;
1068 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001069 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001070 /* selected pm method */
1071 enum radeon_pm_method pm_method;
1072 /* dynpm power management */
1073 struct delayed_work dynpm_idle_work;
1074 enum radeon_dynpm_state dynpm_state;
1075 enum radeon_dynpm_action dynpm_planned_action;
1076 unsigned long dynpm_action_timeout;
1077 bool dynpm_can_upclock;
1078 bool dynpm_can_downclock;
1079 /* profile-based power management */
1080 enum radeon_pm_profile_type profile;
1081 int profile_index;
1082 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001083 /* internal thermal controller on rv6xx+ */
1084 enum radeon_int_thermal_type int_thermal_type;
1085 struct device *int_hwmon_dev;
Jerome Glissec93bb852009-07-13 21:04:08 +02001086};
1087
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001088int radeon_pm_get_type_index(struct radeon_device *rdev,
1089 enum radeon_pm_state_type ps_type,
1090 int instance);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001091
1092/*
1093 * Benchmarking
1094 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001095void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001096
1097
1098/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001099 * Testing
1100 */
1101void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001102void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001103 struct radeon_ring *cpA,
1104 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001105void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001106
1107
1108/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001109 * Debugfs
1110 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001111struct radeon_debugfs {
1112 struct drm_info_list *files;
1113 unsigned num_files;
1114};
1115
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001116int radeon_debugfs_add_files(struct radeon_device *rdev,
1117 struct drm_info_list *files,
1118 unsigned nfiles);
1119int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001120
1121
1122/*
1123 * ASIC specific functions.
1124 */
1125struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001126 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001127 void (*fini)(struct radeon_device *rdev);
1128 int (*resume)(struct radeon_device *rdev);
1129 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001130 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Christian Könige32eb502011-10-23 12:56:27 +02001131 bool (*gpu_is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001132 int (*asic_reset)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001133 /* ioctl hw specific callback. Some hw might want to perform special
1134 * operation on specific ioctl. For instance on wait idle some hw
1135 * might want to perform and HDP flush through MMIO as it seems that
1136 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1137 * through ring.
1138 */
1139 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1140 /* check if 3D engine is idle */
1141 bool (*gui_idle)(struct radeon_device *rdev);
1142 /* wait for mc_idle */
1143 int (*mc_wait_for_idle)(struct radeon_device *rdev);
1144 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001145 struct {
1146 void (*tlb_flush)(struct radeon_device *rdev);
1147 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1148 } gart;
Alex Deucher54e88e02012-02-23 18:10:29 -05001149 /* ring specific callbacks */
Christian König4c87bc22011-10-19 19:02:21 +02001150 struct {
1151 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse721604a2012-01-05 22:11:05 -05001152 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4c87bc22011-10-19 19:02:21 +02001153 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Christian Könige32eb502011-10-23 12:56:27 +02001154 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König4c87bc22011-10-19 19:02:21 +02001155 struct radeon_semaphore *semaphore, bool emit_wait);
Christian Königeb0c19c2012-02-23 15:18:44 +01001156 int (*cs_parse)(struct radeon_cs_parser *p);
Alex Deucherf7128122012-02-23 17:53:45 -05001157 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1158 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1159 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König4c87bc22011-10-19 19:02:21 +02001160 } ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001161 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001162 struct {
1163 int (*set)(struct radeon_device *rdev);
1164 int (*process)(struct radeon_device *rdev);
1165 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001166 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001167 struct {
1168 /* display watermarks */
1169 void (*bandwidth_update)(struct radeon_device *rdev);
1170 /* get frame count */
1171 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1172 /* wait for vblank */
1173 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
1174 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001175 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001176 struct {
1177 int (*blit)(struct radeon_device *rdev,
1178 uint64_t src_offset,
1179 uint64_t dst_offset,
1180 unsigned num_gpu_pages,
1181 struct radeon_fence *fence);
1182 u32 blit_ring_index;
1183 int (*dma)(struct radeon_device *rdev,
1184 uint64_t src_offset,
1185 uint64_t dst_offset,
1186 unsigned num_gpu_pages,
1187 struct radeon_fence *fence);
1188 u32 dma_ring_index;
1189 /* method used for bo copy */
1190 int (*copy)(struct radeon_device *rdev,
1191 uint64_t src_offset,
1192 uint64_t dst_offset,
1193 unsigned num_gpu_pages,
1194 struct radeon_fence *fence);
1195 /* ring used for bo copies */
1196 u32 copy_ring_index;
1197 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001198 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001199 struct {
1200 int (*set_reg)(struct radeon_device *rdev, int reg,
1201 uint32_t tiling_flags, uint32_t pitch,
1202 uint32_t offset, uint32_t obj_size);
1203 void (*clear_reg)(struct radeon_device *rdev, int reg);
1204 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001205 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001206 struct {
1207 void (*init)(struct radeon_device *rdev);
1208 void (*fini)(struct radeon_device *rdev);
1209 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1210 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1211 } hpd;
Alex Deucherce8f5372010-05-07 15:10:16 -04001212 /* power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001213 struct {
1214 void (*misc)(struct radeon_device *rdev);
1215 void (*prepare)(struct radeon_device *rdev);
1216 void (*finish)(struct radeon_device *rdev);
1217 void (*init_profile)(struct radeon_device *rdev);
1218 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001219 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1220 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1221 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1222 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1223 int (*get_pcie_lanes)(struct radeon_device *rdev);
1224 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1225 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deuchera02fa392012-02-23 17:53:41 -05001226 } pm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001227 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001228 struct {
1229 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1230 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1231 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1232 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001233};
1234
Jerome Glisse21f9a432009-09-11 15:55:33 +02001235/*
1236 * Asic structures
1237 */
Jerome Glisse225758d2010-03-09 14:45:10 +00001238struct r100_gpu_lockup {
1239 unsigned long last_jiffies;
1240 u32 last_cp_rptr;
1241};
1242
Dave Airlie551ebd82009-09-01 15:25:57 +10001243struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001244 const unsigned *reg_safe_bm;
1245 unsigned reg_safe_bm_size;
1246 u32 hdp_cntl;
1247 struct r100_gpu_lockup lockup;
Dave Airlie551ebd82009-09-01 15:25:57 +10001248};
1249
Jerome Glisse21f9a432009-09-11 15:55:33 +02001250struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001251 const unsigned *reg_safe_bm;
1252 unsigned reg_safe_bm_size;
1253 u32 resync_scratch;
1254 u32 hdp_cntl;
1255 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001256};
1257
1258struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001259 unsigned max_pipes;
1260 unsigned max_tile_pipes;
1261 unsigned max_simds;
1262 unsigned max_backends;
1263 unsigned max_gprs;
1264 unsigned max_threads;
1265 unsigned max_stack_entries;
1266 unsigned max_hw_contexts;
1267 unsigned max_gs_threads;
1268 unsigned sx_max_export_size;
1269 unsigned sx_max_export_pos_size;
1270 unsigned sx_max_export_smx_size;
1271 unsigned sq_num_cf_insts;
1272 unsigned tiling_nbanks;
1273 unsigned tiling_npipes;
1274 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001275 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001276 unsigned backend_map;
Jerome Glisse225758d2010-03-09 14:45:10 +00001277 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001278};
1279
1280struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001281 unsigned max_pipes;
1282 unsigned max_tile_pipes;
1283 unsigned max_simds;
1284 unsigned max_backends;
1285 unsigned max_gprs;
1286 unsigned max_threads;
1287 unsigned max_stack_entries;
1288 unsigned max_hw_contexts;
1289 unsigned max_gs_threads;
1290 unsigned sx_max_export_size;
1291 unsigned sx_max_export_pos_size;
1292 unsigned sx_max_export_smx_size;
1293 unsigned sq_num_cf_insts;
1294 unsigned sx_num_of_sets;
1295 unsigned sc_prim_fifo_size;
1296 unsigned sc_hiz_tile_fifo_size;
1297 unsigned sc_earlyz_tile_fifo_fize;
1298 unsigned tiling_nbanks;
1299 unsigned tiling_npipes;
1300 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001301 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001302 unsigned backend_map;
Jerome Glisse225758d2010-03-09 14:45:10 +00001303 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001304};
1305
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001306struct evergreen_asic {
1307 unsigned num_ses;
1308 unsigned max_pipes;
1309 unsigned max_tile_pipes;
1310 unsigned max_simds;
1311 unsigned max_backends;
1312 unsigned max_gprs;
1313 unsigned max_threads;
1314 unsigned max_stack_entries;
1315 unsigned max_hw_contexts;
1316 unsigned max_gs_threads;
1317 unsigned sx_max_export_size;
1318 unsigned sx_max_export_pos_size;
1319 unsigned sx_max_export_smx_size;
1320 unsigned sq_num_cf_insts;
1321 unsigned sx_num_of_sets;
1322 unsigned sc_prim_fifo_size;
1323 unsigned sc_hiz_tile_fifo_size;
1324 unsigned sc_earlyz_tile_fifo_size;
1325 unsigned tiling_nbanks;
1326 unsigned tiling_npipes;
1327 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001328 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001329 unsigned backend_map;
Alex Deucher17db7042010-12-21 16:05:39 -05001330 struct r100_gpu_lockup lockup;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001331};
1332
Alex Deucherfecf1d02011-03-02 20:07:29 -05001333struct cayman_asic {
1334 unsigned max_shader_engines;
1335 unsigned max_pipes_per_simd;
1336 unsigned max_tile_pipes;
1337 unsigned max_simds_per_se;
1338 unsigned max_backends_per_se;
1339 unsigned max_texture_channel_caches;
1340 unsigned max_gprs;
1341 unsigned max_threads;
1342 unsigned max_gs_threads;
1343 unsigned max_stack_entries;
1344 unsigned sx_num_of_sets;
1345 unsigned sx_max_export_size;
1346 unsigned sx_max_export_pos_size;
1347 unsigned sx_max_export_smx_size;
1348 unsigned max_hw_contexts;
1349 unsigned sq_num_cf_insts;
1350 unsigned sc_prim_fifo_size;
1351 unsigned sc_hiz_tile_fifo_size;
1352 unsigned sc_earlyz_tile_fifo_size;
1353
1354 unsigned num_shader_engines;
1355 unsigned num_shader_pipes_per_simd;
1356 unsigned num_tile_pipes;
1357 unsigned num_simds_per_se;
1358 unsigned num_backends_per_se;
1359 unsigned backend_disable_mask_per_asic;
1360 unsigned backend_map;
1361 unsigned num_texture_channel_caches;
1362 unsigned mem_max_burst_length_bytes;
1363 unsigned mem_row_size_in_kb;
1364 unsigned shader_engine_tile_size;
1365 unsigned num_gpus;
1366 unsigned multi_gpu_tile_size;
1367
1368 unsigned tile_config;
1369 struct r100_gpu_lockup lockup;
1370};
1371
Jerome Glisse068a1172009-06-17 13:28:30 +02001372union radeon_asic_config {
1373 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001374 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001375 struct r600_asic r600;
1376 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001377 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001378 struct cayman_asic cayman;
Jerome Glisse068a1172009-06-17 13:28:30 +02001379};
1380
Daniel Vetter0a10c852010-03-11 21:19:14 +00001381/*
1382 * asic initizalization from radeon_asic.c
1383 */
1384void radeon_agp_disable(struct radeon_device *rdev);
1385int radeon_asic_init(struct radeon_device *rdev);
1386
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001387
1388/*
1389 * IOCTL.
1390 */
1391int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1392 struct drm_file *filp);
1393int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1394 struct drm_file *filp);
1395int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1396 struct drm_file *file_priv);
1397int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1398 struct drm_file *file_priv);
1399int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1400 struct drm_file *file_priv);
1401int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1402 struct drm_file *file_priv);
1403int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1404 struct drm_file *filp);
1405int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1406 struct drm_file *filp);
1407int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1408 struct drm_file *filp);
1409int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1410 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05001411int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1412 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001413int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001414int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1415 struct drm_file *filp);
1416int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1417 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001418
Alex Deucher16cdf042011-10-28 10:30:02 -04001419/* VRAM scratch page for HDP bug, default vram page */
1420struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001421 struct radeon_bo *robj;
1422 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04001423 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001424};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001425
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001426
1427/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001428 * Core structure, functions and helpers.
1429 */
1430typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1431typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1432
1433struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001434 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001435 struct drm_device *ddev;
1436 struct pci_dev *pdev;
1437 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001438 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001439 enum radeon_family family;
1440 unsigned long flags;
1441 int usec_timeout;
1442 enum radeon_pll_errata pll_errata;
1443 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001444 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001445 int disp_priority;
1446 /* BIOS */
1447 uint8_t *bios;
1448 bool is_atom_bios;
1449 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001450 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001451 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001452 resource_size_t rmmio_base;
1453 resource_size_t rmmio_size;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001454 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001455 radeon_rreg_t mc_rreg;
1456 radeon_wreg_t mc_wreg;
1457 radeon_rreg_t pll_rreg;
1458 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001459 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001460 radeon_rreg_t pciep_rreg;
1461 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001462 /* io port */
1463 void __iomem *rio_mem;
1464 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001465 struct radeon_clock clock;
1466 struct radeon_mc mc;
1467 struct radeon_gart gart;
1468 struct radeon_mode_info mode_info;
1469 struct radeon_scratch scratch;
1470 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04001471 rwlock_t fence_lock;
1472 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Christian König15d33322011-09-15 19:02:22 +02001473 struct radeon_semaphore_driver semaphore_drv;
Christian Könige32eb502011-10-23 12:56:27 +02001474 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001475 struct radeon_ib_pool ib_pool;
1476 struct radeon_irq irq;
1477 struct radeon_asic *asic;
1478 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001479 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001480 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001481 struct radeon_mutex cs_mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001482 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001483 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001484 bool gpu_lockup;
1485 bool shutdown;
1486 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001487 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001488 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +10001489 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001490 const struct firmware *me_fw; /* all family ME firmware */
1491 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001492 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05001493 const struct firmware *mc_fw; /* NI MC firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001494 struct r600_blit r600_blit;
Alex Deucher16cdf042011-10-28 10:30:02 -04001495 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001496 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001497 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucherd4877cf2009-12-04 16:56:37 -05001498 struct work_struct hotplug_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001499 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001500 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Matthew Garrett5876dd22010-04-26 15:52:20 -04001501 struct mutex vram_mutex;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001502
1503 /* audio stuff */
Rafał Miłecki7eea7e92010-06-19 12:24:56 +02001504 bool audio_enabled;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001505 struct timer_list audio_timer;
1506 int audio_channels;
1507 int audio_rate;
1508 int audio_bits_per_sample;
1509 uint8_t audio_status_bits;
1510 uint8_t audio_category_code;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001511
Alex Deucherce8f5372010-05-07 15:10:16 -04001512 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001513 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001514 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001515 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04001516 /* i2c buses */
1517 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02001518 /* debugfs */
1519 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1520 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05001521 /* virtual memory */
1522 struct radeon_vm_manager vm_manager;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001523};
1524
1525int radeon_device_init(struct radeon_device *rdev,
1526 struct drm_device *ddev,
1527 struct pci_dev *pdev,
1528 uint32_t flags);
1529void radeon_device_fini(struct radeon_device *rdev);
1530int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1531
Andi Kleen6fcbef72011-10-13 16:08:42 -07001532uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
1533void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
1534u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1535void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04001536
Jerome Glisse4c788672009-11-20 14:29:23 +01001537/*
1538 * Cast helper
1539 */
1540#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001541
1542/*
1543 * Registers read & write functions.
1544 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001545#define RREG8(reg) readb((rdev->rmmio) + (reg))
1546#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1547#define RREG16(reg) readw((rdev->rmmio) + (reg))
1548#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Dave Airliede1b2892009-08-12 18:43:14 +10001549#define RREG32(reg) r100_mm_rreg(rdev, (reg))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001550#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
Dave Airliede1b2892009-08-12 18:43:14 +10001551#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001552#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1553#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1554#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1555#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1556#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1557#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001558#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1559#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +00001560#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1561#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001562#define WREG32_P(reg, val, mask) \
1563 do { \
1564 uint32_t tmp_ = RREG32(reg); \
1565 tmp_ &= (mask); \
1566 tmp_ |= ((val) & ~(mask)); \
1567 WREG32(reg, tmp_); \
1568 } while (0)
1569#define WREG32_PLL_P(reg, val, mask) \
1570 do { \
1571 uint32_t tmp_ = RREG32_PLL(reg); \
1572 tmp_ &= (mask); \
1573 tmp_ |= ((val) & ~(mask)); \
1574 WREG32_PLL(reg, tmp_); \
1575 } while (0)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001576#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
Alex Deucher351a52a2010-06-30 11:52:50 -04001577#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1578#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001579
Dave Airliede1b2892009-08-12 18:43:14 +10001580/*
1581 * Indirect registers accessor
1582 */
1583static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1584{
1585 uint32_t r;
1586
1587 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1588 r = RREG32(RADEON_PCIE_DATA);
1589 return r;
1590}
1591
1592static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1593{
1594 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1595 WREG32(RADEON_PCIE_DATA, (v));
1596}
1597
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001598void r100_pll_errata_after_index(struct radeon_device *rdev);
1599
1600
1601/*
1602 * ASICs helpers.
1603 */
Dave Airlieb995e432009-07-14 02:02:32 +10001604#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1605 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001606#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1607 (rdev->family == CHIP_RV200) || \
1608 (rdev->family == CHIP_RS100) || \
1609 (rdev->family == CHIP_RS200) || \
1610 (rdev->family == CHIP_RV250) || \
1611 (rdev->family == CHIP_RV280) || \
1612 (rdev->family == CHIP_RS300))
1613#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1614 (rdev->family == CHIP_RV350) || \
1615 (rdev->family == CHIP_R350) || \
1616 (rdev->family == CHIP_RV380) || \
1617 (rdev->family == CHIP_R420) || \
1618 (rdev->family == CHIP_R423) || \
1619 (rdev->family == CHIP_RV410) || \
1620 (rdev->family == CHIP_RS400) || \
1621 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05001622#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1623 (rdev->ddev->pdev->device == 0x9443) || \
1624 (rdev->ddev->pdev->device == 0x944B) || \
1625 (rdev->ddev->pdev->device == 0x9506) || \
1626 (rdev->ddev->pdev->device == 0x9509) || \
1627 (rdev->ddev->pdev->device == 0x950F) || \
1628 (rdev->ddev->pdev->device == 0x689C) || \
1629 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001630#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05001631#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1632 (rdev->family == CHIP_RS690) || \
1633 (rdev->family == CHIP_RS740) || \
1634 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001635#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1636#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001637#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05001638#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1639 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05001640#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deuchercb28bb32012-03-20 17:17:59 -04001641#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_TAHITI))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001642
1643/*
1644 * BIOS helpers.
1645 */
1646#define RBIOS8(i) (rdev->bios[i])
1647#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1648#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1649
1650int radeon_combios_init(struct radeon_device *rdev);
1651void radeon_combios_fini(struct radeon_device *rdev);
1652int radeon_atombios_init(struct radeon_device *rdev);
1653void radeon_atombios_fini(struct radeon_device *rdev);
1654
1655
1656/*
1657 * RING helpers.
1658 */
Andi Kleence580fa2011-10-13 16:08:47 -07001659#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02001660static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001661{
Christian Könige32eb502011-10-23 12:56:27 +02001662 ring->ring[ring->wptr++] = v;
1663 ring->wptr &= ring->ptr_mask;
1664 ring->count_dw--;
1665 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001666}
Andi Kleence580fa2011-10-13 16:08:47 -07001667#else
1668/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02001669void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07001670#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001671
1672/*
1673 * ASICs macro.
1674 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001675#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001676#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1677#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1678#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian Königeb0c19c2012-02-23 15:18:44 +01001679#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001680#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Christian König7b1f2482011-09-23 15:11:23 +02001681#define radeon_gpu_is_lockup(rdev, cp) (rdev)->asic->gpu_is_lockup((rdev), (cp))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001682#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05001683#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
1684#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
Alex Deucherf7128122012-02-23 17:53:45 -05001685#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
1686#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
1687#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
Christian König4c87bc22011-10-19 19:02:21 +02001688#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
Jerome Glisse721604a2012-01-05 22:11:05 -05001689#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001690#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
1691#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001692#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Christian König4c87bc22011-10-19 19:02:21 +02001693#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
1694#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05001695#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
1696#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
1697#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
1698#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
1699#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
1700#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05001701#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
1702#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
1703#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
1704#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
1705#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
1706#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
1707#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001708#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
1709#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001710#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05001711#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
1712#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
1713#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
1714#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04001715#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05001716#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
1717#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
1718#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
1719#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
1720#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher0f9e0062012-02-23 17:53:40 -05001721#define radeon_pre_page_flip(rdev, crtc) rdev->asic->pflip.pre_page_flip((rdev), (crtc))
1722#define radeon_page_flip(rdev, crtc, base) rdev->asic->pflip.page_flip((rdev), (crtc), (base))
1723#define radeon_post_page_flip(rdev, crtc) rdev->asic->pflip.post_page_flip((rdev), (crtc))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001724#define radeon_wait_for_vblank(rdev, crtc) rdev->asic->display.wait_for_vblank((rdev), (crtc))
Alex Deucher89e51812012-02-23 17:53:38 -05001725#define radeon_mc_wait_for_idle(rdev) rdev->asic->mc_wait_for_idle((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001726
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001727/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001728/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001729extern int radeon_gpu_reset(struct radeon_device *rdev);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001730extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001731extern int radeon_modeset_init(struct radeon_device *rdev);
1732extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001733extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001734extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04001735extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001736extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001737extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001738extern void radeon_wb_fini(struct radeon_device *rdev);
1739extern int radeon_wb_init(struct radeon_device *rdev);
1740extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001741extern void radeon_surface_init(struct radeon_device *rdev);
1742extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001743extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001744extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001745extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001746extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001747extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1748extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001749extern int radeon_resume_kms(struct drm_device *dev);
1750extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10001751extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001752
Daniel Vetter3574dda2011-02-18 17:59:19 +01001753/*
Jerome Glisse721604a2012-01-05 22:11:05 -05001754 * vm
1755 */
1756int radeon_vm_manager_init(struct radeon_device *rdev);
1757void radeon_vm_manager_fini(struct radeon_device *rdev);
1758int radeon_vm_manager_start(struct radeon_device *rdev);
1759int radeon_vm_manager_suspend(struct radeon_device *rdev);
1760int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
1761void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
1762int radeon_vm_bind(struct radeon_device *rdev, struct radeon_vm *vm);
1763void radeon_vm_unbind(struct radeon_device *rdev, struct radeon_vm *vm);
1764int radeon_vm_bo_update_pte(struct radeon_device *rdev,
1765 struct radeon_vm *vm,
1766 struct radeon_bo *bo,
1767 struct ttm_mem_reg *mem);
1768void radeon_vm_bo_invalidate(struct radeon_device *rdev,
1769 struct radeon_bo *bo);
1770int radeon_vm_bo_add(struct radeon_device *rdev,
1771 struct radeon_vm *vm,
1772 struct radeon_bo *bo,
1773 uint64_t offset,
1774 uint32_t flags);
1775int radeon_vm_bo_rmv(struct radeon_device *rdev,
1776 struct radeon_vm *vm,
1777 struct radeon_bo *bo);
1778
1779
1780/*
Alex Deucher16cdf042011-10-28 10:30:02 -04001781 * R600 vram scratch functions
1782 */
1783int r600_vram_scratch_init(struct radeon_device *rdev);
1784void r600_vram_scratch_fini(struct radeon_device *rdev);
1785
1786/*
Jerome Glisse285484e2011-12-16 17:03:42 -05001787 * r600 cs checking helper
1788 */
1789unsigned r600_mip_minify(unsigned size, unsigned level);
1790bool r600_fmt_is_valid_color(u32 format);
1791bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
1792int r600_fmt_get_blocksize(u32 format);
1793int r600_fmt_get_nblocksx(u32 format, u32 w);
1794int r600_fmt_get_nblocksy(u32 format, u32 h);
1795
1796/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01001797 * r600 functions used by radeon_encoder.c
1798 */
Rafał Miłecki2cd6218c2010-03-08 22:14:01 +00001799extern void r600_hdmi_enable(struct drm_encoder *encoder);
1800extern void r600_hdmi_disable(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001801extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherfe251e22010-03-24 13:36:43 -04001802
Alex Deucher0af62b02011-01-06 21:19:31 -05001803extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05001804extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05001805
Alberto Miloned7a29522010-07-06 11:40:24 -04001806/* radeon_acpi.c */
1807#if defined(CONFIG_ACPI)
1808extern int radeon_acpi_init(struct radeon_device *rdev);
1809#else
1810static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1811#endif
1812
Jerome Glisse4c788672009-11-20 14:29:23 +01001813#include "radeon_object.h"
1814
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001815#endif