blob: 01e59fb9ed164d17fe48ec420549ce4a733825a7 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Zhenyu Wang32f9d652009-07-24 01:00:32 +080044#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
45
Akshay Joshi0206e352011-08-16 15:34:10 -040046bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020047static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010048static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080049
50typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040051 /* given values */
52 int n;
53 int m1, m2;
54 int p1, p2;
55 /* derived values */
56 int dot;
57 int vco;
58 int m;
59 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080060} intel_clock_t;
61
62typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040063 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080064} intel_range_t;
65
66typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 int dot_limit;
68 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080069} intel_p2_t;
70
71#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080072typedef struct intel_limit intel_limit_t;
73struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040074 intel_range_t dot, vco, n, m, m1, m2, p, p1;
75 intel_p2_t p2;
76 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
Sean Paulcec2f352012-01-10 15:09:36 -080077 int, int, intel_clock_t *, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080078};
Jesse Barnes79e53942008-11-07 14:24:08 -080079
Jesse Barnes2377b742010-07-07 14:06:43 -070080/* FDI */
81#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
82
Daniel Vetterd2acd212012-10-20 20:57:43 +020083int
84intel_pch_rawclk(struct drm_device *dev)
85{
86 struct drm_i915_private *dev_priv = dev->dev_private;
87
88 WARN_ON(!HAS_PCH_SPLIT(dev));
89
90 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
91}
92
Ma Lingd4906092009-03-18 20:13:27 +080093static bool
94intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080095 int target, int refclk, intel_clock_t *match_clock,
96 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080097static bool
98intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080099 int target, int refclk, intel_clock_t *match_clock,
100 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800101
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700102static bool
103intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800104 int target, int refclk, intel_clock_t *match_clock,
105 intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800106static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500107intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800108 int target, int refclk, intel_clock_t *match_clock,
109 intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700110
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700111static bool
112intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
113 int target, int refclk, intel_clock_t *match_clock,
114 intel_clock_t *best_clock);
115
Chris Wilson021357a2010-09-07 20:54:59 +0100116static inline u32 /* units of 100MHz */
117intel_fdi_link_freq(struct drm_device *dev)
118{
Chris Wilson8b99e682010-10-13 09:59:17 +0100119 if (IS_GEN5(dev)) {
120 struct drm_i915_private *dev_priv = dev->dev_private;
121 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
122 } else
123 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100124}
125
Keith Packarde4b36692009-06-05 19:22:17 -0700126static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 .dot = { .min = 25000, .max = 350000 },
128 .vco = { .min = 930000, .max = 1400000 },
129 .n = { .min = 3, .max = 16 },
130 .m = { .min = 96, .max = 140 },
131 .m1 = { .min = 18, .max = 26 },
132 .m2 = { .min = 6, .max = 16 },
133 .p = { .min = 4, .max = 128 },
134 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700135 .p2 = { .dot_limit = 165000,
136 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800137 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700138};
139
140static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400141 .dot = { .min = 25000, .max = 350000 },
142 .vco = { .min = 930000, .max = 1400000 },
143 .n = { .min = 3, .max = 16 },
144 .m = { .min = 96, .max = 140 },
145 .m1 = { .min = 18, .max = 26 },
146 .m2 = { .min = 6, .max = 16 },
147 .p = { .min = 4, .max = 128 },
148 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700149 .p2 = { .dot_limit = 165000,
150 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800151 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700152};
Eric Anholt273e27c2011-03-30 13:01:10 -0700153
Keith Packarde4b36692009-06-05 19:22:17 -0700154static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400155 .dot = { .min = 20000, .max = 400000 },
156 .vco = { .min = 1400000, .max = 2800000 },
157 .n = { .min = 1, .max = 6 },
158 .m = { .min = 70, .max = 120 },
159 .m1 = { .min = 10, .max = 22 },
160 .m2 = { .min = 5, .max = 9 },
161 .p = { .min = 5, .max = 80 },
162 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700163 .p2 = { .dot_limit = 200000,
164 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800165 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700166};
167
168static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400169 .dot = { .min = 20000, .max = 400000 },
170 .vco = { .min = 1400000, .max = 2800000 },
171 .n = { .min = 1, .max = 6 },
172 .m = { .min = 70, .max = 120 },
173 .m1 = { .min = 10, .max = 22 },
174 .m2 = { .min = 5, .max = 9 },
175 .p = { .min = 7, .max = 98 },
176 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700177 .p2 = { .dot_limit = 112000,
178 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800179 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700180};
181
Eric Anholt273e27c2011-03-30 13:01:10 -0700182
Keith Packarde4b36692009-06-05 19:22:17 -0700183static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700184 .dot = { .min = 25000, .max = 270000 },
185 .vco = { .min = 1750000, .max = 3500000},
186 .n = { .min = 1, .max = 4 },
187 .m = { .min = 104, .max = 138 },
188 .m1 = { .min = 17, .max = 23 },
189 .m2 = { .min = 5, .max = 11 },
190 .p = { .min = 10, .max = 30 },
191 .p1 = { .min = 1, .max = 3},
192 .p2 = { .dot_limit = 270000,
193 .p2_slow = 10,
194 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800195 },
Ma Lingd4906092009-03-18 20:13:27 +0800196 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .dot = { .min = 22000, .max = 400000 },
201 .vco = { .min = 1750000, .max = 3500000},
202 .n = { .min = 1, .max = 4 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 16, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 5, .max = 80 },
207 .p1 = { .min = 1, .max = 8},
208 .p2 = { .dot_limit = 165000,
209 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800210 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
213static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700214 .dot = { .min = 20000, .max = 115000 },
215 .vco = { .min = 1750000, .max = 3500000 },
216 .n = { .min = 1, .max = 3 },
217 .m = { .min = 104, .max = 138 },
218 .m1 = { .min = 17, .max = 23 },
219 .m2 = { .min = 5, .max = 11 },
220 .p = { .min = 28, .max = 112 },
221 .p1 = { .min = 2, .max = 8 },
222 .p2 = { .dot_limit = 0,
223 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800224 },
Ma Lingd4906092009-03-18 20:13:27 +0800225 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
228static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700229 .dot = { .min = 80000, .max = 224000 },
230 .vco = { .min = 1750000, .max = 3500000 },
231 .n = { .min = 1, .max = 3 },
232 .m = { .min = 104, .max = 138 },
233 .m1 = { .min = 17, .max = 23 },
234 .m2 = { .min = 5, .max = 11 },
235 .p = { .min = 14, .max = 42 },
236 .p1 = { .min = 2, .max = 6 },
237 .p2 = { .dot_limit = 0,
238 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800239 },
Ma Lingd4906092009-03-18 20:13:27 +0800240 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700241};
242
243static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400244 .dot = { .min = 161670, .max = 227000 },
245 .vco = { .min = 1750000, .max = 3500000},
246 .n = { .min = 1, .max = 2 },
247 .m = { .min = 97, .max = 108 },
248 .m1 = { .min = 0x10, .max = 0x12 },
249 .m2 = { .min = 0x05, .max = 0x06 },
250 .p = { .min = 10, .max = 20 },
251 .p1 = { .min = 1, .max = 2},
252 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700253 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400254 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700255};
256
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500257static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400258 .dot = { .min = 20000, .max = 400000},
259 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700260 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400261 .n = { .min = 3, .max = 6 },
262 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700263 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400264 .m1 = { .min = 0, .max = 0 },
265 .m2 = { .min = 0, .max = 254 },
266 .p = { .min = 5, .max = 80 },
267 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700268 .p2 = { .dot_limit = 200000,
269 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800270 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700271};
272
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500273static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .dot = { .min = 20000, .max = 400000 },
275 .vco = { .min = 1700000, .max = 3500000 },
276 .n = { .min = 3, .max = 6 },
277 .m = { .min = 2, .max = 256 },
278 .m1 = { .min = 0, .max = 0 },
279 .m2 = { .min = 0, .max = 254 },
280 .p = { .min = 7, .max = 112 },
281 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700282 .p2 = { .dot_limit = 112000,
283 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800284 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700285};
286
Eric Anholt273e27c2011-03-30 13:01:10 -0700287/* Ironlake / Sandybridge
288 *
289 * We calculate clock using (register_value + 2) for N/M1/M2, so here
290 * the range value for them is (actual_value - 2).
291 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800292static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .dot = { .min = 25000, .max = 350000 },
294 .vco = { .min = 1760000, .max = 3510000 },
295 .n = { .min = 1, .max = 5 },
296 .m = { .min = 79, .max = 127 },
297 .m1 = { .min = 12, .max = 22 },
298 .m2 = { .min = 5, .max = 9 },
299 .p = { .min = 5, .max = 80 },
300 .p1 = { .min = 1, .max = 8 },
301 .p2 = { .dot_limit = 225000,
302 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800303 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700304};
305
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800306static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700307 .dot = { .min = 25000, .max = 350000 },
308 .vco = { .min = 1760000, .max = 3510000 },
309 .n = { .min = 1, .max = 3 },
310 .m = { .min = 79, .max = 118 },
311 .m1 = { .min = 12, .max = 22 },
312 .m2 = { .min = 5, .max = 9 },
313 .p = { .min = 28, .max = 112 },
314 .p1 = { .min = 2, .max = 8 },
315 .p2 = { .dot_limit = 225000,
316 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800317 .find_pll = intel_g4x_find_best_PLL,
318};
319
320static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .dot = { .min = 25000, .max = 350000 },
322 .vco = { .min = 1760000, .max = 3510000 },
323 .n = { .min = 1, .max = 3 },
324 .m = { .min = 79, .max = 127 },
325 .m1 = { .min = 12, .max = 22 },
326 .m2 = { .min = 5, .max = 9 },
327 .p = { .min = 14, .max = 56 },
328 .p1 = { .min = 2, .max = 8 },
329 .p2 = { .dot_limit = 225000,
330 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800331 .find_pll = intel_g4x_find_best_PLL,
332};
333
Eric Anholt273e27c2011-03-30 13:01:10 -0700334/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800335static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700336 .dot = { .min = 25000, .max = 350000 },
337 .vco = { .min = 1760000, .max = 3510000 },
338 .n = { .min = 1, .max = 2 },
339 .m = { .min = 79, .max = 126 },
340 .m1 = { .min = 12, .max = 22 },
341 .m2 = { .min = 5, .max = 9 },
342 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400343 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .p2 = { .dot_limit = 225000,
345 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800346 .find_pll = intel_g4x_find_best_PLL,
347};
348
349static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700350 .dot = { .min = 25000, .max = 350000 },
351 .vco = { .min = 1760000, .max = 3510000 },
352 .n = { .min = 1, .max = 3 },
353 .m = { .min = 79, .max = 126 },
354 .m1 = { .min = 12, .max = 22 },
355 .m2 = { .min = 5, .max = 9 },
356 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400357 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .p2 = { .dot_limit = 225000,
359 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800360 .find_pll = intel_g4x_find_best_PLL,
361};
362
363static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .dot = { .min = 25000, .max = 350000 },
365 .vco = { .min = 1760000, .max = 3510000},
366 .n = { .min = 1, .max = 2 },
367 .m = { .min = 81, .max = 90 },
368 .m1 = { .min = 12, .max = 22 },
369 .m2 = { .min = 5, .max = 9 },
370 .p = { .min = 10, .max = 20 },
371 .p1 = { .min = 1, .max = 2},
372 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700373 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400374 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800375};
376
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700377static const intel_limit_t intel_limits_vlv_dac = {
378 .dot = { .min = 25000, .max = 270000 },
379 .vco = { .min = 4000000, .max = 6000000 },
380 .n = { .min = 1, .max = 7 },
381 .m = { .min = 22, .max = 450 }, /* guess */
382 .m1 = { .min = 2, .max = 3 },
383 .m2 = { .min = 11, .max = 156 },
384 .p = { .min = 10, .max = 30 },
385 .p1 = { .min = 2, .max = 3 },
386 .p2 = { .dot_limit = 270000,
387 .p2_slow = 2, .p2_fast = 20 },
388 .find_pll = intel_vlv_find_best_pll,
389};
390
391static const intel_limit_t intel_limits_vlv_hdmi = {
392 .dot = { .min = 20000, .max = 165000 },
Vijay Purushothaman17dc9252012-09-27 19:13:09 +0530393 .vco = { .min = 4000000, .max = 5994000},
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700394 .n = { .min = 1, .max = 7 },
395 .m = { .min = 60, .max = 300 }, /* guess */
396 .m1 = { .min = 2, .max = 3 },
397 .m2 = { .min = 11, .max = 156 },
398 .p = { .min = 10, .max = 30 },
399 .p1 = { .min = 2, .max = 3 },
400 .p2 = { .dot_limit = 270000,
401 .p2_slow = 2, .p2_fast = 20 },
402 .find_pll = intel_vlv_find_best_pll,
403};
404
405static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530406 .dot = { .min = 25000, .max = 270000 },
407 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700408 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530409 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700410 .m1 = { .min = 2, .max = 3 },
411 .m2 = { .min = 11, .max = 156 },
412 .p = { .min = 10, .max = 30 },
413 .p1 = { .min = 2, .max = 3 },
414 .p2 = { .dot_limit = 270000,
415 .p2_slow = 2, .p2_fast = 20 },
416 .find_pll = intel_vlv_find_best_pll,
417};
418
Jesse Barnes57f350b2012-03-28 13:39:25 -0700419u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
420{
421 unsigned long flags;
422 u32 val = 0;
423
424 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
425 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
426 DRM_ERROR("DPIO idle wait timed out\n");
427 goto out_unlock;
428 }
429
430 I915_WRITE(DPIO_REG, reg);
431 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
432 DPIO_BYTE);
433 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
434 DRM_ERROR("DPIO read wait timed out\n");
435 goto out_unlock;
436 }
437 val = I915_READ(DPIO_DATA);
438
439out_unlock:
440 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
441 return val;
442}
443
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700444static void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
445 u32 val)
446{
447 unsigned long flags;
448
449 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
450 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
451 DRM_ERROR("DPIO idle wait timed out\n");
452 goto out_unlock;
453 }
454
455 I915_WRITE(DPIO_DATA, val);
456 I915_WRITE(DPIO_REG, reg);
457 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
458 DPIO_BYTE);
459 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
460 DRM_ERROR("DPIO write wait timed out\n");
461
462out_unlock:
463 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
464}
465
Jesse Barnes57f350b2012-03-28 13:39:25 -0700466static void vlv_init_dpio(struct drm_device *dev)
467{
468 struct drm_i915_private *dev_priv = dev->dev_private;
469
470 /* Reset the DPIO config */
471 I915_WRITE(DPIO_CTL, 0);
472 POSTING_READ(DPIO_CTL);
473 I915_WRITE(DPIO_CTL, 1);
474 POSTING_READ(DPIO_CTL);
475}
476
Daniel Vetter618563e2012-04-01 13:38:50 +0200477static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
478{
479 DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
480 return 1;
481}
482
483static const struct dmi_system_id intel_dual_link_lvds[] = {
484 {
485 .callback = intel_dual_link_lvds_callback,
486 .ident = "Apple MacBook Pro (Core i5/i7 Series)",
487 .matches = {
488 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
489 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
490 },
491 },
492 { } /* terminating entry */
493};
494
Takashi Iwaib0354382012-03-20 13:07:05 +0100495static bool is_dual_link_lvds(struct drm_i915_private *dev_priv,
496 unsigned int reg)
497{
498 unsigned int val;
499
Takashi Iwai121d5272012-03-20 13:07:06 +0100500 /* use the module option value if specified */
501 if (i915_lvds_channel_mode > 0)
502 return i915_lvds_channel_mode == 2;
503
Daniel Vetter618563e2012-04-01 13:38:50 +0200504 if (dmi_check_system(intel_dual_link_lvds))
505 return true;
506
Takashi Iwaib0354382012-03-20 13:07:05 +0100507 if (dev_priv->lvds_val)
508 val = dev_priv->lvds_val;
509 else {
510 /* BIOS should set the proper LVDS register value at boot, but
511 * in reality, it doesn't set the value when the lid is closed;
512 * we need to check "the value to be set" in VBT when LVDS
513 * register is uninitialized.
514 */
515 val = I915_READ(reg);
Seth Forshee14d94a32012-06-13 13:46:58 -0500516 if (!(val & ~(LVDS_PIPE_MASK | LVDS_DETECTED)))
Takashi Iwaib0354382012-03-20 13:07:05 +0100517 val = dev_priv->bios_lvds_val;
518 dev_priv->lvds_val = val;
519 }
520 return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
521}
522
Chris Wilson1b894b52010-12-14 20:04:54 +0000523static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
524 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800525{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800526 struct drm_device *dev = crtc->dev;
527 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800528 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800529
530 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100531 if (is_dual_link_lvds(dev_priv, PCH_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800532 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000533 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800534 limit = &intel_limits_ironlake_dual_lvds_100m;
535 else
536 limit = &intel_limits_ironlake_dual_lvds;
537 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000538 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800539 limit = &intel_limits_ironlake_single_lvds_100m;
540 else
541 limit = &intel_limits_ironlake_single_lvds;
542 }
543 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800544 HAS_eDP)
545 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800546 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800547 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800548
549 return limit;
550}
551
Ma Ling044c7c42009-03-18 20:13:23 +0800552static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
553{
554 struct drm_device *dev = crtc->dev;
555 struct drm_i915_private *dev_priv = dev->dev_private;
556 const intel_limit_t *limit;
557
558 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100559 if (is_dual_link_lvds(dev_priv, LVDS))
Ma Ling044c7c42009-03-18 20:13:23 +0800560 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700561 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800562 else
563 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700564 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800565 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
566 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700567 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800568 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700569 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400570 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700571 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800572 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700573 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800574
575 return limit;
576}
577
Chris Wilson1b894b52010-12-14 20:04:54 +0000578static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800579{
580 struct drm_device *dev = crtc->dev;
581 const intel_limit_t *limit;
582
Eric Anholtbad720f2009-10-22 16:11:14 -0700583 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000584 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800585 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800586 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500587 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800588 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500589 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800590 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500591 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700592 } else if (IS_VALLEYVIEW(dev)) {
593 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
594 limit = &intel_limits_vlv_dac;
595 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
596 limit = &intel_limits_vlv_hdmi;
597 else
598 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100599 } else if (!IS_GEN2(dev)) {
600 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
601 limit = &intel_limits_i9xx_lvds;
602 else
603 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800604 } else {
605 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700606 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800607 else
Keith Packarde4b36692009-06-05 19:22:17 -0700608 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800609 }
610 return limit;
611}
612
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500613/* m1 is reserved as 0 in Pineview, n is a ring counter */
614static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800615{
Shaohua Li21778322009-02-23 15:19:16 +0800616 clock->m = clock->m2 + 2;
617 clock->p = clock->p1 * clock->p2;
618 clock->vco = refclk * clock->m / clock->n;
619 clock->dot = clock->vco / clock->p;
620}
621
622static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
623{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500624 if (IS_PINEVIEW(dev)) {
625 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800626 return;
627 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800628 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
629 clock->p = clock->p1 * clock->p2;
630 clock->vco = refclk * clock->m / (clock->n + 2);
631 clock->dot = clock->vco / clock->p;
632}
633
Jesse Barnes79e53942008-11-07 14:24:08 -0800634/**
635 * Returns whether any output on the specified pipe is of the specified type
636 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100637bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800638{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100639 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100640 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800641
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200642 for_each_encoder_on_crtc(dev, crtc, encoder)
643 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100644 return true;
645
646 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800647}
648
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800649#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800650/**
651 * Returns whether the given set of divisors are valid for a given refclk with
652 * the given connectors.
653 */
654
Chris Wilson1b894b52010-12-14 20:04:54 +0000655static bool intel_PLL_is_valid(struct drm_device *dev,
656 const intel_limit_t *limit,
657 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800658{
Jesse Barnes79e53942008-11-07 14:24:08 -0800659 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400660 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800661 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400662 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800663 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400664 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400666 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500667 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400668 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800669 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400670 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800671 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400672 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800673 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400674 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800675 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
676 * connector, etc., rather than just a single range.
677 */
678 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400679 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800680
681 return true;
682}
683
Ma Lingd4906092009-03-18 20:13:27 +0800684static bool
685intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800686 int target, int refclk, intel_clock_t *match_clock,
687 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800688
Jesse Barnes79e53942008-11-07 14:24:08 -0800689{
690 struct drm_device *dev = crtc->dev;
691 struct drm_i915_private *dev_priv = dev->dev_private;
692 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800693 int err = target;
694
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200695 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800696 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800697 /*
698 * For LVDS, if the panel is on, just rely on its current
699 * settings for dual-channel. We haven't figured out how to
700 * reliably set up different single/dual channel state, if we
701 * even can.
702 */
Takashi Iwaib0354382012-03-20 13:07:05 +0100703 if (is_dual_link_lvds(dev_priv, LVDS))
Jesse Barnes79e53942008-11-07 14:24:08 -0800704 clock.p2 = limit->p2.p2_fast;
705 else
706 clock.p2 = limit->p2.p2_slow;
707 } else {
708 if (target < limit->p2.dot_limit)
709 clock.p2 = limit->p2.p2_slow;
710 else
711 clock.p2 = limit->p2.p2_fast;
712 }
713
Akshay Joshi0206e352011-08-16 15:34:10 -0400714 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800715
Zhao Yakui42158662009-11-20 11:24:18 +0800716 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
717 clock.m1++) {
718 for (clock.m2 = limit->m2.min;
719 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500720 /* m1 is always 0 in Pineview */
721 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800722 break;
723 for (clock.n = limit->n.min;
724 clock.n <= limit->n.max; clock.n++) {
725 for (clock.p1 = limit->p1.min;
726 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800727 int this_err;
728
Shaohua Li21778322009-02-23 15:19:16 +0800729 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000730 if (!intel_PLL_is_valid(dev, limit,
731 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800732 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800733 if (match_clock &&
734 clock.p != match_clock->p)
735 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800736
737 this_err = abs(clock.dot - target);
738 if (this_err < err) {
739 *best_clock = clock;
740 err = this_err;
741 }
742 }
743 }
744 }
745 }
746
747 return (err != target);
748}
749
Ma Lingd4906092009-03-18 20:13:27 +0800750static bool
751intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800752 int target, int refclk, intel_clock_t *match_clock,
753 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800754{
755 struct drm_device *dev = crtc->dev;
756 struct drm_i915_private *dev_priv = dev->dev_private;
757 intel_clock_t clock;
758 int max_n;
759 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400760 /* approximately equals target * 0.00585 */
761 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800762 found = false;
763
764 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800765 int lvds_reg;
766
Eric Anholtc619eed2010-01-28 16:45:52 -0800767 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800768 lvds_reg = PCH_LVDS;
769 else
770 lvds_reg = LVDS;
771 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800772 LVDS_CLKB_POWER_UP)
773 clock.p2 = limit->p2.p2_fast;
774 else
775 clock.p2 = limit->p2.p2_slow;
776 } else {
777 if (target < limit->p2.dot_limit)
778 clock.p2 = limit->p2.p2_slow;
779 else
780 clock.p2 = limit->p2.p2_fast;
781 }
782
783 memset(best_clock, 0, sizeof(*best_clock));
784 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200785 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800786 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200787 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800788 for (clock.m1 = limit->m1.max;
789 clock.m1 >= limit->m1.min; clock.m1--) {
790 for (clock.m2 = limit->m2.max;
791 clock.m2 >= limit->m2.min; clock.m2--) {
792 for (clock.p1 = limit->p1.max;
793 clock.p1 >= limit->p1.min; clock.p1--) {
794 int this_err;
795
Shaohua Li21778322009-02-23 15:19:16 +0800796 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000797 if (!intel_PLL_is_valid(dev, limit,
798 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800799 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800800 if (match_clock &&
801 clock.p != match_clock->p)
802 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000803
804 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800805 if (this_err < err_most) {
806 *best_clock = clock;
807 err_most = this_err;
808 max_n = clock.n;
809 found = true;
810 }
811 }
812 }
813 }
814 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800815 return found;
816}
Ma Lingd4906092009-03-18 20:13:27 +0800817
Zhenyu Wang2c072452009-06-05 15:38:42 +0800818static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500819intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800820 int target, int refclk, intel_clock_t *match_clock,
821 intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800822{
823 struct drm_device *dev = crtc->dev;
824 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800825
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800826 if (target < 200000) {
827 clock.n = 1;
828 clock.p1 = 2;
829 clock.p2 = 10;
830 clock.m1 = 12;
831 clock.m2 = 9;
832 } else {
833 clock.n = 2;
834 clock.p1 = 1;
835 clock.p2 = 10;
836 clock.m1 = 14;
837 clock.m2 = 8;
838 }
839 intel_clock(dev, refclk, &clock);
840 memcpy(best_clock, &clock, sizeof(intel_clock_t));
841 return true;
842}
843
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700844/* DisplayPort has only two frequencies, 162MHz and 270MHz */
845static bool
846intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800847 int target, int refclk, intel_clock_t *match_clock,
848 intel_clock_t *best_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700849{
Chris Wilson5eddb702010-09-11 13:48:45 +0100850 intel_clock_t clock;
851 if (target < 200000) {
852 clock.p1 = 2;
853 clock.p2 = 10;
854 clock.n = 2;
855 clock.m1 = 23;
856 clock.m2 = 8;
857 } else {
858 clock.p1 = 1;
859 clock.p2 = 10;
860 clock.n = 1;
861 clock.m1 = 14;
862 clock.m2 = 2;
863 }
864 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
865 clock.p = (clock.p1 * clock.p2);
866 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
867 clock.vco = 0;
868 memcpy(best_clock, &clock, sizeof(intel_clock_t));
869 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700870}
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700871static bool
872intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
873 int target, int refclk, intel_clock_t *match_clock,
874 intel_clock_t *best_clock)
875{
876 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
877 u32 m, n, fastclk;
878 u32 updrate, minupdate, fracbits, p;
879 unsigned long bestppm, ppm, absppm;
880 int dotclk, flag;
881
Alan Coxaf447bd2012-07-25 13:49:18 +0100882 flag = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700883 dotclk = target * 1000;
884 bestppm = 1000000;
885 ppm = absppm = 0;
886 fastclk = dotclk / (2*100);
887 updrate = 0;
888 minupdate = 19200;
889 fracbits = 1;
890 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
891 bestm1 = bestm2 = bestp1 = bestp2 = 0;
892
893 /* based on hardware requirement, prefer smaller n to precision */
894 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
895 updrate = refclk / n;
896 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
897 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
898 if (p2 > 10)
899 p2 = p2 - 1;
900 p = p1 * p2;
901 /* based on hardware requirement, prefer bigger m1,m2 values */
902 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
903 m2 = (((2*(fastclk * p * n / m1 )) +
904 refclk) / (2*refclk));
905 m = m1 * m2;
906 vco = updrate * m;
907 if (vco >= limit->vco.min && vco < limit->vco.max) {
908 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
909 absppm = (ppm > 0) ? ppm : (-ppm);
910 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
911 bestppm = 0;
912 flag = 1;
913 }
914 if (absppm < bestppm - 10) {
915 bestppm = absppm;
916 flag = 1;
917 }
918 if (flag) {
919 bestn = n;
920 bestm1 = m1;
921 bestm2 = m2;
922 bestp1 = p1;
923 bestp2 = p2;
924 flag = 0;
925 }
926 }
927 }
928 }
929 }
930 }
931 best_clock->n = bestn;
932 best_clock->m1 = bestm1;
933 best_clock->m2 = bestm2;
934 best_clock->p1 = bestp1;
935 best_clock->p2 = bestp2;
936
937 return true;
938}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700939
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200940enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
941 enum pipe pipe)
942{
943 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
944 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
945
946 return intel_crtc->cpu_transcoder;
947}
948
Paulo Zanonia928d532012-05-04 17:18:15 -0300949static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
950{
951 struct drm_i915_private *dev_priv = dev->dev_private;
952 u32 frame, frame_reg = PIPEFRAME(pipe);
953
954 frame = I915_READ(frame_reg);
955
956 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
957 DRM_DEBUG_KMS("vblank wait timed out\n");
958}
959
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700960/**
961 * intel_wait_for_vblank - wait for vblank on a given pipe
962 * @dev: drm device
963 * @pipe: pipe to wait for
964 *
965 * Wait for vblank to occur on a given pipe. Needed for various bits of
966 * mode setting code.
967 */
968void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800969{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700970 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800971 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700972
Paulo Zanonia928d532012-05-04 17:18:15 -0300973 if (INTEL_INFO(dev)->gen >= 5) {
974 ironlake_wait_for_vblank(dev, pipe);
975 return;
976 }
977
Chris Wilson300387c2010-09-05 20:25:43 +0100978 /* Clear existing vblank status. Note this will clear any other
979 * sticky status fields as well.
980 *
981 * This races with i915_driver_irq_handler() with the result
982 * that either function could miss a vblank event. Here it is not
983 * fatal, as we will either wait upon the next vblank interrupt or
984 * timeout. Generally speaking intel_wait_for_vblank() is only
985 * called during modeset at which time the GPU should be idle and
986 * should *not* be performing page flips and thus not waiting on
987 * vblanks...
988 * Currently, the result of us stealing a vblank from the irq
989 * handler is that a single frame will be skipped during swapbuffers.
990 */
991 I915_WRITE(pipestat_reg,
992 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
993
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700994 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100995 if (wait_for(I915_READ(pipestat_reg) &
996 PIPE_VBLANK_INTERRUPT_STATUS,
997 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700998 DRM_DEBUG_KMS("vblank wait timed out\n");
999}
1000
Keith Packardab7ad7f2010-10-03 00:33:06 -07001001/*
1002 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001003 * @dev: drm device
1004 * @pipe: pipe to wait for
1005 *
1006 * After disabling a pipe, we can't wait for vblank in the usual way,
1007 * spinning on the vblank interrupt status bit, since we won't actually
1008 * see an interrupt when the pipe is disabled.
1009 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001010 * On Gen4 and above:
1011 * wait for the pipe register state bit to turn off
1012 *
1013 * Otherwise:
1014 * wait for the display line value to settle (it usually
1015 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001016 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001017 */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001018void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001019{
1020 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001021 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1022 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001023
Keith Packardab7ad7f2010-10-03 00:33:06 -07001024 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001025 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001026
Keith Packardab7ad7f2010-10-03 00:33:06 -07001027 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001028 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1029 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001030 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001031 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -03001032 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001033 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001034 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1035
Paulo Zanoni837ba002012-05-04 17:18:14 -03001036 if (IS_GEN2(dev))
1037 line_mask = DSL_LINEMASK_GEN2;
1038 else
1039 line_mask = DSL_LINEMASK_GEN3;
1040
Keith Packardab7ad7f2010-10-03 00:33:06 -07001041 /* Wait for the display line to settle */
1042 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -03001043 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -07001044 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -03001045 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -07001046 time_after(timeout, jiffies));
1047 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +02001048 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001049 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001050}
1051
Jesse Barnesb24e7172011-01-04 15:09:30 -08001052static const char *state_string(bool enabled)
1053{
1054 return enabled ? "on" : "off";
1055}
1056
1057/* Only for pre-ILK configs */
1058static void assert_pll(struct drm_i915_private *dev_priv,
1059 enum pipe pipe, bool state)
1060{
1061 int reg;
1062 u32 val;
1063 bool cur_state;
1064
1065 reg = DPLL(pipe);
1066 val = I915_READ(reg);
1067 cur_state = !!(val & DPLL_VCO_ENABLE);
1068 WARN(cur_state != state,
1069 "PLL state assertion failure (expected %s, current %s)\n",
1070 state_string(state), state_string(cur_state));
1071}
1072#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1073#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1074
Jesse Barnes040484a2011-01-03 12:14:26 -08001075/* For ILK+ */
1076static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +01001077 struct intel_pch_pll *pll,
1078 struct intel_crtc *crtc,
1079 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001080{
Jesse Barnes040484a2011-01-03 12:14:26 -08001081 u32 val;
1082 bool cur_state;
1083
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001084 if (HAS_PCH_LPT(dev_priv->dev)) {
1085 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1086 return;
1087 }
1088
Chris Wilson92b27b02012-05-20 18:10:50 +01001089 if (WARN (!pll,
1090 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001091 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001092
Chris Wilson92b27b02012-05-20 18:10:50 +01001093 val = I915_READ(pll->pll_reg);
1094 cur_state = !!(val & DPLL_VCO_ENABLE);
1095 WARN(cur_state != state,
1096 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
1097 pll->pll_reg, state_string(state), state_string(cur_state), val);
1098
1099 /* Make sure the selected PLL is correctly attached to the transcoder */
1100 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001101 u32 pch_dpll;
1102
1103 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +01001104 cur_state = pll->pll_reg == _PCH_DPLL_B;
1105 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
1106 "PLL[%d] not attached to this transcoder %d: %08x\n",
1107 cur_state, crtc->pipe, pch_dpll)) {
1108 cur_state = !!(val >> (4*crtc->pipe + 3));
1109 WARN(cur_state != state,
1110 "PLL[%d] not %s on this transcoder %d: %08x\n",
1111 pll->pll_reg == _PCH_DPLL_B,
1112 state_string(state),
1113 crtc->pipe,
1114 val);
1115 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001116 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001117}
Chris Wilson92b27b02012-05-20 18:10:50 +01001118#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
1119#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -08001120
1121static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1122 enum pipe pipe, bool state)
1123{
1124 int reg;
1125 u32 val;
1126 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001127 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1128 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001129
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001130 if (IS_HASWELL(dev_priv->dev)) {
1131 /* On Haswell, DDI is used instead of FDI_TX_CTL */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001132 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001133 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001134 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001135 } else {
1136 reg = FDI_TX_CTL(pipe);
1137 val = I915_READ(reg);
1138 cur_state = !!(val & FDI_TX_ENABLE);
1139 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001140 WARN(cur_state != state,
1141 "FDI TX state assertion failure (expected %s, current %s)\n",
1142 state_string(state), state_string(cur_state));
1143}
1144#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1145#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1146
1147static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1148 enum pipe pipe, bool state)
1149{
1150 int reg;
1151 u32 val;
1152 bool cur_state;
1153
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001154 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1155 DRM_ERROR("Attempting to enable FDI_RX on Haswell pipe > 0\n");
1156 return;
1157 } else {
1158 reg = FDI_RX_CTL(pipe);
1159 val = I915_READ(reg);
1160 cur_state = !!(val & FDI_RX_ENABLE);
1161 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001162 WARN(cur_state != state,
1163 "FDI RX state assertion failure (expected %s, current %s)\n",
1164 state_string(state), state_string(cur_state));
1165}
1166#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1167#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1168
1169static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1170 enum pipe pipe)
1171{
1172 int reg;
1173 u32 val;
1174
1175 /* ILK FDI PLL is always enabled */
1176 if (dev_priv->info->gen == 5)
1177 return;
1178
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001179 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
1180 if (IS_HASWELL(dev_priv->dev))
1181 return;
1182
Jesse Barnes040484a2011-01-03 12:14:26 -08001183 reg = FDI_TX_CTL(pipe);
1184 val = I915_READ(reg);
1185 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1186}
1187
1188static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1189 enum pipe pipe)
1190{
1191 int reg;
1192 u32 val;
1193
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001194 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1195 DRM_ERROR("Attempting to enable FDI on Haswell with pipe > 0\n");
1196 return;
1197 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001198 reg = FDI_RX_CTL(pipe);
1199 val = I915_READ(reg);
1200 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1201}
1202
Jesse Barnesea0760c2011-01-04 15:09:32 -08001203static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1204 enum pipe pipe)
1205{
1206 int pp_reg, lvds_reg;
1207 u32 val;
1208 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001209 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001210
1211 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1212 pp_reg = PCH_PP_CONTROL;
1213 lvds_reg = PCH_LVDS;
1214 } else {
1215 pp_reg = PP_CONTROL;
1216 lvds_reg = LVDS;
1217 }
1218
1219 val = I915_READ(pp_reg);
1220 if (!(val & PANEL_POWER_ON) ||
1221 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1222 locked = false;
1223
1224 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1225 panel_pipe = PIPE_B;
1226
1227 WARN(panel_pipe == pipe && locked,
1228 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001229 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001230}
1231
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001232void assert_pipe(struct drm_i915_private *dev_priv,
1233 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001234{
1235 int reg;
1236 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001237 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001238 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1239 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001240
Daniel Vetter8e636782012-01-22 01:36:48 +01001241 /* if we need the pipe A quirk it must be always on */
1242 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1243 state = true;
1244
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001245 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001246 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001247 cur_state = !!(val & PIPECONF_ENABLE);
1248 WARN(cur_state != state,
1249 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001250 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001251}
1252
Chris Wilson931872f2012-01-16 23:01:13 +00001253static void assert_plane(struct drm_i915_private *dev_priv,
1254 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001255{
1256 int reg;
1257 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001258 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001259
1260 reg = DSPCNTR(plane);
1261 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001262 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1263 WARN(cur_state != state,
1264 "plane %c assertion failure (expected %s, current %s)\n",
1265 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001266}
1267
Chris Wilson931872f2012-01-16 23:01:13 +00001268#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1269#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1270
Jesse Barnesb24e7172011-01-04 15:09:30 -08001271static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1272 enum pipe pipe)
1273{
1274 int reg, i;
1275 u32 val;
1276 int cur_pipe;
1277
Jesse Barnes19ec1352011-02-02 12:28:02 -08001278 /* Planes are fixed to pipes on ILK+ */
Adam Jackson28c057942011-10-07 14:38:42 -04001279 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1280 reg = DSPCNTR(pipe);
1281 val = I915_READ(reg);
1282 WARN((val & DISPLAY_PLANE_ENABLE),
1283 "plane %c assertion failure, should be disabled but not\n",
1284 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001285 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001286 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001287
Jesse Barnesb24e7172011-01-04 15:09:30 -08001288 /* Need to check both planes against the pipe */
1289 for (i = 0; i < 2; i++) {
1290 reg = DSPCNTR(i);
1291 val = I915_READ(reg);
1292 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1293 DISPPLANE_SEL_PIPE_SHIFT;
1294 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001295 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1296 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001297 }
1298}
1299
Jesse Barnes92f25842011-01-04 15:09:34 -08001300static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1301{
1302 u32 val;
1303 bool enabled;
1304
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001305 if (HAS_PCH_LPT(dev_priv->dev)) {
1306 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1307 return;
1308 }
1309
Jesse Barnes92f25842011-01-04 15:09:34 -08001310 val = I915_READ(PCH_DREF_CONTROL);
1311 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1312 DREF_SUPERSPREAD_SOURCE_MASK));
1313 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1314}
1315
1316static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1317 enum pipe pipe)
1318{
1319 int reg;
1320 u32 val;
1321 bool enabled;
1322
1323 reg = TRANSCONF(pipe);
1324 val = I915_READ(reg);
1325 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001326 WARN(enabled,
1327 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1328 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001329}
1330
Keith Packard4e634382011-08-06 10:39:45 -07001331static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1332 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001333{
1334 if ((val & DP_PORT_EN) == 0)
1335 return false;
1336
1337 if (HAS_PCH_CPT(dev_priv->dev)) {
1338 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1339 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1340 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1341 return false;
1342 } else {
1343 if ((val & DP_PIPE_MASK) != (pipe << 30))
1344 return false;
1345 }
1346 return true;
1347}
1348
Keith Packard1519b992011-08-06 10:35:34 -07001349static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1350 enum pipe pipe, u32 val)
1351{
1352 if ((val & PORT_ENABLE) == 0)
1353 return false;
1354
1355 if (HAS_PCH_CPT(dev_priv->dev)) {
1356 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1357 return false;
1358 } else {
1359 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1360 return false;
1361 }
1362 return true;
1363}
1364
1365static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1366 enum pipe pipe, u32 val)
1367{
1368 if ((val & LVDS_PORT_EN) == 0)
1369 return false;
1370
1371 if (HAS_PCH_CPT(dev_priv->dev)) {
1372 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1373 return false;
1374 } else {
1375 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1376 return false;
1377 }
1378 return true;
1379}
1380
1381static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1382 enum pipe pipe, u32 val)
1383{
1384 if ((val & ADPA_DAC_ENABLE) == 0)
1385 return false;
1386 if (HAS_PCH_CPT(dev_priv->dev)) {
1387 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1388 return false;
1389 } else {
1390 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1391 return false;
1392 }
1393 return true;
1394}
1395
Jesse Barnes291906f2011-02-02 12:28:03 -08001396static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001397 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001398{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001399 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001400 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001401 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001402 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001403
Daniel Vetter75c5da22012-09-10 21:58:29 +02001404 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1405 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001406 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001407}
1408
1409static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1410 enum pipe pipe, int reg)
1411{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001412 u32 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001413 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001414 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001415 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001416
Daniel Vetter75c5da22012-09-10 21:58:29 +02001417 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & PORT_ENABLE) == 0
1418 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001419 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001420}
1421
1422static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1423 enum pipe pipe)
1424{
1425 int reg;
1426 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001427
Keith Packardf0575e92011-07-25 22:12:43 -07001428 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1429 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1430 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001431
1432 reg = PCH_ADPA;
1433 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001434 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001435 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001436 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001437
1438 reg = PCH_LVDS;
1439 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001440 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001441 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001442 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001443
1444 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1445 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1446 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1447}
1448
Jesse Barnesb24e7172011-01-04 15:09:30 -08001449/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001450 * intel_enable_pll - enable a PLL
1451 * @dev_priv: i915 private structure
1452 * @pipe: pipe PLL to enable
1453 *
1454 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1455 * make sure the PLL reg is writable first though, since the panel write
1456 * protect mechanism may be enabled.
1457 *
1458 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001459 *
1460 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001461 */
Daniel Vettera37b9b32012-08-12 19:27:09 +02001462static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001463{
1464 int reg;
1465 u32 val;
1466
1467 /* No really, not for ILK+ */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07001468 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001469
1470 /* PLL is protected by panel, make sure we can write it */
1471 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1472 assert_panel_unlocked(dev_priv, pipe);
1473
1474 reg = DPLL(pipe);
1475 val = I915_READ(reg);
1476 val |= DPLL_VCO_ENABLE;
1477
1478 /* We do this three times for luck */
1479 I915_WRITE(reg, val);
1480 POSTING_READ(reg);
1481 udelay(150); /* wait for warmup */
1482 I915_WRITE(reg, val);
1483 POSTING_READ(reg);
1484 udelay(150); /* wait for warmup */
1485 I915_WRITE(reg, val);
1486 POSTING_READ(reg);
1487 udelay(150); /* wait for warmup */
1488}
1489
1490/**
1491 * intel_disable_pll - disable a PLL
1492 * @dev_priv: i915 private structure
1493 * @pipe: pipe PLL to disable
1494 *
1495 * Disable the PLL for @pipe, making sure the pipe is off first.
1496 *
1497 * Note! This is for pre-ILK only.
1498 */
1499static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1500{
1501 int reg;
1502 u32 val;
1503
1504 /* Don't disable pipe A or pipe A PLLs if needed */
1505 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1506 return;
1507
1508 /* Make sure the pipe isn't still relying on us */
1509 assert_pipe_disabled(dev_priv, pipe);
1510
1511 reg = DPLL(pipe);
1512 val = I915_READ(reg);
1513 val &= ~DPLL_VCO_ENABLE;
1514 I915_WRITE(reg, val);
1515 POSTING_READ(reg);
1516}
1517
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001518/* SBI access */
1519static void
1520intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value)
1521{
1522 unsigned long flags;
1523
1524 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001525 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001526 100)) {
1527 DRM_ERROR("timeout waiting for SBI to become ready\n");
1528 goto out_unlock;
1529 }
1530
1531 I915_WRITE(SBI_ADDR,
1532 (reg << 16));
1533 I915_WRITE(SBI_DATA,
1534 value);
1535 I915_WRITE(SBI_CTL_STAT,
1536 SBI_BUSY |
1537 SBI_CTL_OP_CRWR);
1538
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001539 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001540 100)) {
1541 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
1542 goto out_unlock;
1543 }
1544
1545out_unlock:
1546 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1547}
1548
1549static u32
1550intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg)
1551{
1552 unsigned long flags;
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001553 u32 value = 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001554
1555 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001556 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001557 100)) {
1558 DRM_ERROR("timeout waiting for SBI to become ready\n");
1559 goto out_unlock;
1560 }
1561
1562 I915_WRITE(SBI_ADDR,
1563 (reg << 16));
1564 I915_WRITE(SBI_CTL_STAT,
1565 SBI_BUSY |
1566 SBI_CTL_OP_CRRD);
1567
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001568 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001569 100)) {
1570 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
1571 goto out_unlock;
1572 }
1573
1574 value = I915_READ(SBI_DATA);
1575
1576out_unlock:
1577 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1578 return value;
1579}
1580
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001581/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001582 * intel_enable_pch_pll - enable PCH PLL
1583 * @dev_priv: i915 private structure
1584 * @pipe: pipe PLL to enable
1585 *
1586 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1587 * drives the transcoder clock.
1588 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001589static void intel_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001590{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001591 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001592 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001593 int reg;
1594 u32 val;
1595
Chris Wilson48da64a2012-05-13 20:16:12 +01001596 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001597 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001598 pll = intel_crtc->pch_pll;
1599 if (pll == NULL)
1600 return;
1601
1602 if (WARN_ON(pll->refcount == 0))
1603 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001604
1605 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1606 pll->pll_reg, pll->active, pll->on,
1607 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001608
1609 /* PCH refclock must be enabled first */
1610 assert_pch_refclk_enabled(dev_priv);
1611
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001612 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001613 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001614 return;
1615 }
1616
1617 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1618
1619 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001620 val = I915_READ(reg);
1621 val |= DPLL_VCO_ENABLE;
1622 I915_WRITE(reg, val);
1623 POSTING_READ(reg);
1624 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001625
1626 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001627}
1628
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001629static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001630{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001631 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1632 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001633 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001634 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001635
Jesse Barnes92f25842011-01-04 15:09:34 -08001636 /* PCH only available on ILK+ */
1637 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001638 if (pll == NULL)
1639 return;
1640
Chris Wilson48da64a2012-05-13 20:16:12 +01001641 if (WARN_ON(pll->refcount == 0))
1642 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001643
1644 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1645 pll->pll_reg, pll->active, pll->on,
1646 intel_crtc->base.base.id);
1647
Chris Wilson48da64a2012-05-13 20:16:12 +01001648 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001649 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001650 return;
1651 }
1652
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001653 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001654 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001655 return;
1656 }
1657
1658 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001659
1660 /* Make sure transcoder isn't still depending on us */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001661 assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001662
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001663 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001664 val = I915_READ(reg);
1665 val &= ~DPLL_VCO_ENABLE;
1666 I915_WRITE(reg, val);
1667 POSTING_READ(reg);
1668 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001669
1670 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001671}
1672
Jesse Barnes040484a2011-01-03 12:14:26 -08001673static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1674 enum pipe pipe)
1675{
1676 int reg;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001677 u32 val, pipeconf_val;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001678 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Jesse Barnes040484a2011-01-03 12:14:26 -08001679
1680 /* PCH only available on ILK+ */
1681 BUG_ON(dev_priv->info->gen < 5);
1682
1683 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001684 assert_pch_pll_enabled(dev_priv,
1685 to_intel_crtc(crtc)->pch_pll,
1686 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001687
1688 /* FDI must be feeding us bits for PCH ports */
1689 assert_fdi_tx_enabled(dev_priv, pipe);
1690 assert_fdi_rx_enabled(dev_priv, pipe);
1691
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001692 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1693 DRM_ERROR("Attempting to enable transcoder on Haswell with pipe > 0\n");
1694 return;
1695 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001696 reg = TRANSCONF(pipe);
1697 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001698 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001699
1700 if (HAS_PCH_IBX(dev_priv->dev)) {
1701 /*
1702 * make the BPC in transcoder be consistent with
1703 * that in pipeconf reg.
1704 */
1705 val &= ~PIPE_BPC_MASK;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001706 val |= pipeconf_val & PIPE_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001707 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001708
1709 val &= ~TRANS_INTERLACE_MASK;
1710 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001711 if (HAS_PCH_IBX(dev_priv->dev) &&
1712 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1713 val |= TRANS_LEGACY_INTERLACED_ILK;
1714 else
1715 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001716 else
1717 val |= TRANS_PROGRESSIVE;
1718
Jesse Barnes040484a2011-01-03 12:14:26 -08001719 I915_WRITE(reg, val | TRANS_ENABLE);
1720 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1721 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1722}
1723
1724static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1725 enum pipe pipe)
1726{
1727 int reg;
1728 u32 val;
1729
1730 /* FDI relies on the transcoder */
1731 assert_fdi_tx_disabled(dev_priv, pipe);
1732 assert_fdi_rx_disabled(dev_priv, pipe);
1733
Jesse Barnes291906f2011-02-02 12:28:03 -08001734 /* Ports must be off as well */
1735 assert_pch_ports_disabled(dev_priv, pipe);
1736
Jesse Barnes040484a2011-01-03 12:14:26 -08001737 reg = TRANSCONF(pipe);
1738 val = I915_READ(reg);
1739 val &= ~TRANS_ENABLE;
1740 I915_WRITE(reg, val);
1741 /* wait for PCH transcoder off, transcoder state */
1742 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001743 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001744}
1745
Jesse Barnes92f25842011-01-04 15:09:34 -08001746/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001747 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001748 * @dev_priv: i915 private structure
1749 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001750 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001751 *
1752 * Enable @pipe, making sure that various hardware specific requirements
1753 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1754 *
1755 * @pipe should be %PIPE_A or %PIPE_B.
1756 *
1757 * Will wait until the pipe is actually running (i.e. first vblank) before
1758 * returning.
1759 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001760static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1761 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001762{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001763 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1764 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001765 int reg;
1766 u32 val;
1767
1768 /*
1769 * A pipe without a PLL won't actually be able to drive bits from
1770 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1771 * need the check.
1772 */
1773 if (!HAS_PCH_SPLIT(dev_priv->dev))
1774 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001775 else {
1776 if (pch_port) {
1777 /* if driving the PCH, we need FDI enabled */
1778 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1779 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1780 }
1781 /* FIXME: assert CPU port conditions for SNB+ */
1782 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001783
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001784 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001785 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001786 if (val & PIPECONF_ENABLE)
1787 return;
1788
1789 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001790 intel_wait_for_vblank(dev_priv->dev, pipe);
1791}
1792
1793/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001794 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001795 * @dev_priv: i915 private structure
1796 * @pipe: pipe to disable
1797 *
1798 * Disable @pipe, making sure that various hardware specific requirements
1799 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1800 *
1801 * @pipe should be %PIPE_A or %PIPE_B.
1802 *
1803 * Will wait until the pipe has shut down before returning.
1804 */
1805static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1806 enum pipe pipe)
1807{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001808 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1809 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001810 int reg;
1811 u32 val;
1812
1813 /*
1814 * Make sure planes won't keep trying to pump pixels to us,
1815 * or we might hang the display.
1816 */
1817 assert_planes_disabled(dev_priv, pipe);
1818
1819 /* Don't disable pipe A or pipe A PLLs if needed */
1820 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1821 return;
1822
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001823 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001824 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001825 if ((val & PIPECONF_ENABLE) == 0)
1826 return;
1827
1828 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001829 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1830}
1831
Keith Packardd74362c2011-07-28 14:47:14 -07001832/*
1833 * Plane regs are double buffered, going from enabled->disabled needs a
1834 * trigger in order to latch. The display address reg provides this.
1835 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001836void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001837 enum plane plane)
1838{
Damien Lespiau14f86142012-10-29 15:24:49 +00001839 if (dev_priv->info->gen >= 4)
1840 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1841 else
1842 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001843}
1844
Jesse Barnesb24e7172011-01-04 15:09:30 -08001845/**
1846 * intel_enable_plane - enable a display plane on a given pipe
1847 * @dev_priv: i915 private structure
1848 * @plane: plane to enable
1849 * @pipe: pipe being fed
1850 *
1851 * Enable @plane on @pipe, making sure that @pipe is running first.
1852 */
1853static void intel_enable_plane(struct drm_i915_private *dev_priv,
1854 enum plane plane, enum pipe pipe)
1855{
1856 int reg;
1857 u32 val;
1858
1859 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1860 assert_pipe_enabled(dev_priv, pipe);
1861
1862 reg = DSPCNTR(plane);
1863 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001864 if (val & DISPLAY_PLANE_ENABLE)
1865 return;
1866
1867 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001868 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001869 intel_wait_for_vblank(dev_priv->dev, pipe);
1870}
1871
Jesse Barnesb24e7172011-01-04 15:09:30 -08001872/**
1873 * intel_disable_plane - disable a display plane
1874 * @dev_priv: i915 private structure
1875 * @plane: plane to disable
1876 * @pipe: pipe consuming the data
1877 *
1878 * Disable @plane; should be an independent operation.
1879 */
1880static void intel_disable_plane(struct drm_i915_private *dev_priv,
1881 enum plane plane, enum pipe pipe)
1882{
1883 int reg;
1884 u32 val;
1885
1886 reg = DSPCNTR(plane);
1887 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001888 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1889 return;
1890
1891 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001892 intel_flush_display_plane(dev_priv, plane);
1893 intel_wait_for_vblank(dev_priv->dev, pipe);
1894}
1895
Chris Wilson127bd2a2010-07-23 23:32:05 +01001896int
Chris Wilson48b956c2010-09-14 12:50:34 +01001897intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001898 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001899 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001900{
Chris Wilsonce453d82011-02-21 14:43:56 +00001901 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001902 u32 alignment;
1903 int ret;
1904
Chris Wilson05394f32010-11-08 19:18:58 +00001905 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001906 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001907 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1908 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001909 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001910 alignment = 4 * 1024;
1911 else
1912 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001913 break;
1914 case I915_TILING_X:
1915 /* pin() will align the object as required by fence */
1916 alignment = 0;
1917 break;
1918 case I915_TILING_Y:
1919 /* FIXME: Is this true? */
1920 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1921 return -EINVAL;
1922 default:
1923 BUG();
1924 }
1925
Chris Wilsonce453d82011-02-21 14:43:56 +00001926 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001927 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001928 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001929 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001930
1931 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1932 * fence, whereas 965+ only requires a fence if using
1933 * framebuffer compression. For simplicity, we always install
1934 * a fence as the cost is not that onerous.
1935 */
Chris Wilson06d98132012-04-17 15:31:24 +01001936 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001937 if (ret)
1938 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001939
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001940 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001941
Chris Wilsonce453d82011-02-21 14:43:56 +00001942 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001943 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001944
1945err_unpin:
1946 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001947err_interruptible:
1948 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001949 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001950}
1951
Chris Wilson1690e1e2011-12-14 13:57:08 +01001952void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1953{
1954 i915_gem_object_unpin_fence(obj);
1955 i915_gem_object_unpin(obj);
1956}
1957
Daniel Vetterc2c75132012-07-05 12:17:30 +02001958/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1959 * is assumed to be a power-of-two. */
Damien Lespiau5a35e992012-10-26 18:20:12 +01001960unsigned long intel_gen4_compute_offset_xtiled(int *x, int *y,
1961 unsigned int bpp,
1962 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001963{
1964 int tile_rows, tiles;
1965
1966 tile_rows = *y / 8;
1967 *y %= 8;
1968 tiles = *x / (512/bpp);
1969 *x %= 512/bpp;
1970
1971 return tile_rows * pitch * 8 + tiles * 4096;
1972}
1973
Jesse Barnes17638cd2011-06-24 12:19:23 -07001974static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1975 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001976{
1977 struct drm_device *dev = crtc->dev;
1978 struct drm_i915_private *dev_priv = dev->dev_private;
1979 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1980 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001981 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001982 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001983 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001984 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001985 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001986
1987 switch (plane) {
1988 case 0:
1989 case 1:
1990 break;
1991 default:
1992 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1993 return -EINVAL;
1994 }
1995
1996 intel_fb = to_intel_framebuffer(fb);
1997 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001998
Chris Wilson5eddb702010-09-11 13:48:45 +01001999 reg = DSPCNTR(plane);
2000 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002001 /* Mask out pixel format bits in case we change it */
2002 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002003 switch (fb->pixel_format) {
2004 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002005 dspcntr |= DISPPLANE_8BPP;
2006 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002007 case DRM_FORMAT_XRGB1555:
2008 case DRM_FORMAT_ARGB1555:
2009 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002010 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002011 case DRM_FORMAT_RGB565:
2012 dspcntr |= DISPPLANE_BGRX565;
2013 break;
2014 case DRM_FORMAT_XRGB8888:
2015 case DRM_FORMAT_ARGB8888:
2016 dspcntr |= DISPPLANE_BGRX888;
2017 break;
2018 case DRM_FORMAT_XBGR8888:
2019 case DRM_FORMAT_ABGR8888:
2020 dspcntr |= DISPPLANE_RGBX888;
2021 break;
2022 case DRM_FORMAT_XRGB2101010:
2023 case DRM_FORMAT_ARGB2101010:
2024 dspcntr |= DISPPLANE_BGRX101010;
2025 break;
2026 case DRM_FORMAT_XBGR2101010:
2027 case DRM_FORMAT_ABGR2101010:
2028 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002029 break;
2030 default:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002031 DRM_ERROR("Unknown pixel format 0x%08x\n", fb->pixel_format);
Jesse Barnes81255562010-08-02 12:07:50 -07002032 return -EINVAL;
2033 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002034
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002035 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002036 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002037 dspcntr |= DISPPLANE_TILED;
2038 else
2039 dspcntr &= ~DISPPLANE_TILED;
2040 }
2041
Chris Wilson5eddb702010-09-11 13:48:45 +01002042 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002043
Daniel Vettere506a0c2012-07-05 12:17:29 +02002044 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002045
Daniel Vetterc2c75132012-07-05 12:17:30 +02002046 if (INTEL_INFO(dev)->gen >= 4) {
2047 intel_crtc->dspaddr_offset =
Damien Lespiau5a35e992012-10-26 18:20:12 +01002048 intel_gen4_compute_offset_xtiled(&x, &y,
2049 fb->bits_per_pixel / 8,
2050 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002051 linear_offset -= intel_crtc->dspaddr_offset;
2052 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002053 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002054 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002055
2056 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2057 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002058 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002059 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002060 I915_MODIFY_DISPBASE(DSPSURF(plane),
2061 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002062 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002063 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002064 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02002065 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002066 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002067
Jesse Barnes17638cd2011-06-24 12:19:23 -07002068 return 0;
2069}
2070
2071static int ironlake_update_plane(struct drm_crtc *crtc,
2072 struct drm_framebuffer *fb, int x, int y)
2073{
2074 struct drm_device *dev = crtc->dev;
2075 struct drm_i915_private *dev_priv = dev->dev_private;
2076 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2077 struct intel_framebuffer *intel_fb;
2078 struct drm_i915_gem_object *obj;
2079 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002080 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002081 u32 dspcntr;
2082 u32 reg;
2083
2084 switch (plane) {
2085 case 0:
2086 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002087 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002088 break;
2089 default:
2090 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2091 return -EINVAL;
2092 }
2093
2094 intel_fb = to_intel_framebuffer(fb);
2095 obj = intel_fb->obj;
2096
2097 reg = DSPCNTR(plane);
2098 dspcntr = I915_READ(reg);
2099 /* Mask out pixel format bits in case we change it */
2100 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002101 switch (fb->pixel_format) {
2102 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002103 dspcntr |= DISPPLANE_8BPP;
2104 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002105 case DRM_FORMAT_RGB565:
2106 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002107 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002108 case DRM_FORMAT_XRGB8888:
2109 case DRM_FORMAT_ARGB8888:
2110 dspcntr |= DISPPLANE_BGRX888;
2111 break;
2112 case DRM_FORMAT_XBGR8888:
2113 case DRM_FORMAT_ABGR8888:
2114 dspcntr |= DISPPLANE_RGBX888;
2115 break;
2116 case DRM_FORMAT_XRGB2101010:
2117 case DRM_FORMAT_ARGB2101010:
2118 dspcntr |= DISPPLANE_BGRX101010;
2119 break;
2120 case DRM_FORMAT_XBGR2101010:
2121 case DRM_FORMAT_ABGR2101010:
2122 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002123 break;
2124 default:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002125 DRM_ERROR("Unknown pixel format 0x%08x\n", fb->pixel_format);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002126 return -EINVAL;
2127 }
2128
2129 if (obj->tiling_mode != I915_TILING_NONE)
2130 dspcntr |= DISPPLANE_TILED;
2131 else
2132 dspcntr &= ~DISPPLANE_TILED;
2133
2134 /* must disable */
2135 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2136
2137 I915_WRITE(reg, dspcntr);
2138
Daniel Vettere506a0c2012-07-05 12:17:29 +02002139 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002140 intel_crtc->dspaddr_offset =
Damien Lespiau5a35e992012-10-26 18:20:12 +01002141 intel_gen4_compute_offset_xtiled(&x, &y,
2142 fb->bits_per_pixel / 8,
2143 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002144 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002145
Daniel Vettere506a0c2012-07-05 12:17:29 +02002146 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2147 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002148 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002149 I915_MODIFY_DISPBASE(DSPSURF(plane),
2150 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002151 if (IS_HASWELL(dev)) {
2152 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2153 } else {
2154 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2155 I915_WRITE(DSPLINOFF(plane), linear_offset);
2156 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002157 POSTING_READ(reg);
2158
2159 return 0;
2160}
2161
2162/* Assume fb object is pinned & idle & fenced and just update base pointers */
2163static int
2164intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2165 int x, int y, enum mode_set_atomic state)
2166{
2167 struct drm_device *dev = crtc->dev;
2168 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002169
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002170 if (dev_priv->display.disable_fbc)
2171 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002172 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002173
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002174 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002175}
2176
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002177static int
Chris Wilson14667a42012-04-03 17:58:35 +01002178intel_finish_fb(struct drm_framebuffer *old_fb)
2179{
2180 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2181 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2182 bool was_interruptible = dev_priv->mm.interruptible;
2183 int ret;
2184
2185 wait_event(dev_priv->pending_flip_queue,
2186 atomic_read(&dev_priv->mm.wedged) ||
2187 atomic_read(&obj->pending_flip) == 0);
2188
2189 /* Big Hammer, we also need to ensure that any pending
2190 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2191 * current scanout is retired before unpinning the old
2192 * framebuffer.
2193 *
2194 * This should only fail upon a hung GPU, in which case we
2195 * can safely continue.
2196 */
2197 dev_priv->mm.interruptible = false;
2198 ret = i915_gem_object_finish_gpu(obj);
2199 dev_priv->mm.interruptible = was_interruptible;
2200
2201 return ret;
2202}
2203
Ville Syrjälä198598d2012-10-31 17:50:24 +02002204static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2205{
2206 struct drm_device *dev = crtc->dev;
2207 struct drm_i915_master_private *master_priv;
2208 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2209
2210 if (!dev->primary->master)
2211 return;
2212
2213 master_priv = dev->primary->master->driver_priv;
2214 if (!master_priv->sarea_priv)
2215 return;
2216
2217 switch (intel_crtc->pipe) {
2218 case 0:
2219 master_priv->sarea_priv->pipeA_x = x;
2220 master_priv->sarea_priv->pipeA_y = y;
2221 break;
2222 case 1:
2223 master_priv->sarea_priv->pipeB_x = x;
2224 master_priv->sarea_priv->pipeB_y = y;
2225 break;
2226 default:
2227 break;
2228 }
2229}
2230
Chris Wilson14667a42012-04-03 17:58:35 +01002231static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002232intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002233 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002234{
2235 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002236 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002237 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002238 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002239 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002240
2241 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002242 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002243 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002244 return 0;
2245 }
2246
Eugeni Dodonov5826eca2012-05-09 15:37:12 -03002247 if(intel_crtc->plane > dev_priv->num_pipe) {
2248 DRM_ERROR("no plane for crtc: plane %d, num_pipes %d\n",
2249 intel_crtc->plane,
2250 dev_priv->num_pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002251 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002252 }
2253
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002254 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002255 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002256 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002257 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002258 if (ret != 0) {
2259 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002260 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002261 return ret;
2262 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002263
Daniel Vetter94352cf2012-07-05 22:51:56 +02002264 if (crtc->fb)
2265 intel_finish_fb(crtc->fb);
Chris Wilson265db952010-09-20 15:41:01 +01002266
Daniel Vetter94352cf2012-07-05 22:51:56 +02002267 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002268 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002269 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002270 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002271 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002272 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002273 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002274
Daniel Vetter94352cf2012-07-05 22:51:56 +02002275 old_fb = crtc->fb;
2276 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002277 crtc->x = x;
2278 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002279
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002280 if (old_fb) {
2281 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002282 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002283 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002284
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002285 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002286 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002287
Ville Syrjälä198598d2012-10-31 17:50:24 +02002288 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002289
2290 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002291}
2292
Chris Wilson5eddb702010-09-11 13:48:45 +01002293static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002294{
2295 struct drm_device *dev = crtc->dev;
2296 struct drm_i915_private *dev_priv = dev->dev_private;
2297 u32 dpa_ctl;
2298
Zhao Yakui28c97732009-10-09 11:39:41 +08002299 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002300 dpa_ctl = I915_READ(DP_A);
2301 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2302
2303 if (clock < 200000) {
2304 u32 temp;
2305 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2306 /* workaround for 160Mhz:
2307 1) program 0x4600c bits 15:0 = 0x8124
2308 2) program 0x46010 bit 0 = 1
2309 3) program 0x46034 bit 24 = 1
2310 4) program 0x64000 bit 14 = 1
2311 */
2312 temp = I915_READ(0x4600c);
2313 temp &= 0xffff0000;
2314 I915_WRITE(0x4600c, temp | 0x8124);
2315
2316 temp = I915_READ(0x46010);
2317 I915_WRITE(0x46010, temp | 1);
2318
2319 temp = I915_READ(0x46034);
2320 I915_WRITE(0x46034, temp | (1 << 24));
2321 } else {
2322 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2323 }
2324 I915_WRITE(DP_A, dpa_ctl);
2325
Chris Wilson5eddb702010-09-11 13:48:45 +01002326 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002327 udelay(500);
2328}
2329
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002330static void intel_fdi_normal_train(struct drm_crtc *crtc)
2331{
2332 struct drm_device *dev = crtc->dev;
2333 struct drm_i915_private *dev_priv = dev->dev_private;
2334 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2335 int pipe = intel_crtc->pipe;
2336 u32 reg, temp;
2337
2338 /* enable normal train */
2339 reg = FDI_TX_CTL(pipe);
2340 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002341 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002342 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2343 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002344 } else {
2345 temp &= ~FDI_LINK_TRAIN_NONE;
2346 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002347 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002348 I915_WRITE(reg, temp);
2349
2350 reg = FDI_RX_CTL(pipe);
2351 temp = I915_READ(reg);
2352 if (HAS_PCH_CPT(dev)) {
2353 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2354 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2355 } else {
2356 temp &= ~FDI_LINK_TRAIN_NONE;
2357 temp |= FDI_LINK_TRAIN_NONE;
2358 }
2359 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2360
2361 /* wait one idle pattern time */
2362 POSTING_READ(reg);
2363 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002364
2365 /* IVB wants error correction enabled */
2366 if (IS_IVYBRIDGE(dev))
2367 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2368 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002369}
2370
Jesse Barnes291427f2011-07-29 12:42:37 -07002371static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
2372{
2373 struct drm_i915_private *dev_priv = dev->dev_private;
2374 u32 flags = I915_READ(SOUTH_CHICKEN1);
2375
2376 flags |= FDI_PHASE_SYNC_OVR(pipe);
2377 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
2378 flags |= FDI_PHASE_SYNC_EN(pipe);
2379 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
2380 POSTING_READ(SOUTH_CHICKEN1);
2381}
2382
Daniel Vetter01a415f2012-10-27 15:58:40 +02002383static void ivb_modeset_global_resources(struct drm_device *dev)
2384{
2385 struct drm_i915_private *dev_priv = dev->dev_private;
2386 struct intel_crtc *pipe_B_crtc =
2387 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2388 struct intel_crtc *pipe_C_crtc =
2389 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2390 uint32_t temp;
2391
2392 /* When everything is off disable fdi C so that we could enable fdi B
2393 * with all lanes. XXX: This misses the case where a pipe is not using
2394 * any pch resources and so doesn't need any fdi lanes. */
2395 if (!pipe_B_crtc->base.enabled && !pipe_C_crtc->base.enabled) {
2396 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2397 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2398
2399 temp = I915_READ(SOUTH_CHICKEN1);
2400 temp &= ~FDI_BC_BIFURCATION_SELECT;
2401 DRM_DEBUG_KMS("disabling fdi C rx\n");
2402 I915_WRITE(SOUTH_CHICKEN1, temp);
2403 }
2404}
2405
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002406/* The FDI link training functions for ILK/Ibexpeak. */
2407static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2408{
2409 struct drm_device *dev = crtc->dev;
2410 struct drm_i915_private *dev_priv = dev->dev_private;
2411 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2412 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002413 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002414 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002415
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002416 /* FDI needs bits from pipe & plane first */
2417 assert_pipe_enabled(dev_priv, pipe);
2418 assert_plane_enabled(dev_priv, plane);
2419
Adam Jacksone1a44742010-06-25 15:32:14 -04002420 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2421 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002422 reg = FDI_RX_IMR(pipe);
2423 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002424 temp &= ~FDI_RX_SYMBOL_LOCK;
2425 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002426 I915_WRITE(reg, temp);
2427 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002428 udelay(150);
2429
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002430 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002431 reg = FDI_TX_CTL(pipe);
2432 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002433 temp &= ~(7 << 19);
2434 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002435 temp &= ~FDI_LINK_TRAIN_NONE;
2436 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002437 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002438
Chris Wilson5eddb702010-09-11 13:48:45 +01002439 reg = FDI_RX_CTL(pipe);
2440 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002441 temp &= ~FDI_LINK_TRAIN_NONE;
2442 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002443 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2444
2445 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002446 udelay(150);
2447
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002448 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002449 if (HAS_PCH_IBX(dev)) {
2450 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2451 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2452 FDI_RX_PHASE_SYNC_POINTER_EN);
2453 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002454
Chris Wilson5eddb702010-09-11 13:48:45 +01002455 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002456 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002457 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002458 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2459
2460 if ((temp & FDI_RX_BIT_LOCK)) {
2461 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002462 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002463 break;
2464 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002465 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002466 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002467 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002468
2469 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002470 reg = FDI_TX_CTL(pipe);
2471 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002472 temp &= ~FDI_LINK_TRAIN_NONE;
2473 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002474 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002475
Chris Wilson5eddb702010-09-11 13:48:45 +01002476 reg = FDI_RX_CTL(pipe);
2477 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002478 temp &= ~FDI_LINK_TRAIN_NONE;
2479 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002480 I915_WRITE(reg, temp);
2481
2482 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002483 udelay(150);
2484
Chris Wilson5eddb702010-09-11 13:48:45 +01002485 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002486 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002487 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002488 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2489
2490 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002491 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002492 DRM_DEBUG_KMS("FDI train 2 done.\n");
2493 break;
2494 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002495 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002496 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002497 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002498
2499 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002500
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002501}
2502
Akshay Joshi0206e352011-08-16 15:34:10 -04002503static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002504 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2505 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2506 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2507 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2508};
2509
2510/* The FDI link training functions for SNB/Cougarpoint. */
2511static void gen6_fdi_link_train(struct drm_crtc *crtc)
2512{
2513 struct drm_device *dev = crtc->dev;
2514 struct drm_i915_private *dev_priv = dev->dev_private;
2515 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2516 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002517 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002518
Adam Jacksone1a44742010-06-25 15:32:14 -04002519 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2520 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002521 reg = FDI_RX_IMR(pipe);
2522 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002523 temp &= ~FDI_RX_SYMBOL_LOCK;
2524 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002525 I915_WRITE(reg, temp);
2526
2527 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002528 udelay(150);
2529
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002530 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002531 reg = FDI_TX_CTL(pipe);
2532 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002533 temp &= ~(7 << 19);
2534 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002535 temp &= ~FDI_LINK_TRAIN_NONE;
2536 temp |= FDI_LINK_TRAIN_PATTERN_1;
2537 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2538 /* SNB-B */
2539 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002540 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002541
Daniel Vetterd74cf322012-10-26 10:58:13 +02002542 I915_WRITE(FDI_RX_MISC(pipe),
2543 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2544
Chris Wilson5eddb702010-09-11 13:48:45 +01002545 reg = FDI_RX_CTL(pipe);
2546 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002547 if (HAS_PCH_CPT(dev)) {
2548 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2549 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2550 } else {
2551 temp &= ~FDI_LINK_TRAIN_NONE;
2552 temp |= FDI_LINK_TRAIN_PATTERN_1;
2553 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002554 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2555
2556 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002557 udelay(150);
2558
Jesse Barnes291427f2011-07-29 12:42:37 -07002559 if (HAS_PCH_CPT(dev))
2560 cpt_phase_pointer_enable(dev, pipe);
2561
Akshay Joshi0206e352011-08-16 15:34:10 -04002562 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002563 reg = FDI_TX_CTL(pipe);
2564 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002565 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2566 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002567 I915_WRITE(reg, temp);
2568
2569 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002570 udelay(500);
2571
Sean Paulfa37d392012-03-02 12:53:39 -05002572 for (retry = 0; retry < 5; retry++) {
2573 reg = FDI_RX_IIR(pipe);
2574 temp = I915_READ(reg);
2575 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2576 if (temp & FDI_RX_BIT_LOCK) {
2577 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2578 DRM_DEBUG_KMS("FDI train 1 done.\n");
2579 break;
2580 }
2581 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002582 }
Sean Paulfa37d392012-03-02 12:53:39 -05002583 if (retry < 5)
2584 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002585 }
2586 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002587 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002588
2589 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002590 reg = FDI_TX_CTL(pipe);
2591 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002592 temp &= ~FDI_LINK_TRAIN_NONE;
2593 temp |= FDI_LINK_TRAIN_PATTERN_2;
2594 if (IS_GEN6(dev)) {
2595 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2596 /* SNB-B */
2597 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2598 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002599 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002600
Chris Wilson5eddb702010-09-11 13:48:45 +01002601 reg = FDI_RX_CTL(pipe);
2602 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002603 if (HAS_PCH_CPT(dev)) {
2604 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2605 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2606 } else {
2607 temp &= ~FDI_LINK_TRAIN_NONE;
2608 temp |= FDI_LINK_TRAIN_PATTERN_2;
2609 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002610 I915_WRITE(reg, temp);
2611
2612 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002613 udelay(150);
2614
Akshay Joshi0206e352011-08-16 15:34:10 -04002615 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002616 reg = FDI_TX_CTL(pipe);
2617 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002618 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2619 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002620 I915_WRITE(reg, temp);
2621
2622 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002623 udelay(500);
2624
Sean Paulfa37d392012-03-02 12:53:39 -05002625 for (retry = 0; retry < 5; retry++) {
2626 reg = FDI_RX_IIR(pipe);
2627 temp = I915_READ(reg);
2628 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2629 if (temp & FDI_RX_SYMBOL_LOCK) {
2630 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2631 DRM_DEBUG_KMS("FDI train 2 done.\n");
2632 break;
2633 }
2634 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002635 }
Sean Paulfa37d392012-03-02 12:53:39 -05002636 if (retry < 5)
2637 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002638 }
2639 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002640 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002641
2642 DRM_DEBUG_KMS("FDI train done.\n");
2643}
2644
Jesse Barnes357555c2011-04-28 15:09:55 -07002645/* Manual link training for Ivy Bridge A0 parts */
2646static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2647{
2648 struct drm_device *dev = crtc->dev;
2649 struct drm_i915_private *dev_priv = dev->dev_private;
2650 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2651 int pipe = intel_crtc->pipe;
2652 u32 reg, temp, i;
2653
2654 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2655 for train result */
2656 reg = FDI_RX_IMR(pipe);
2657 temp = I915_READ(reg);
2658 temp &= ~FDI_RX_SYMBOL_LOCK;
2659 temp &= ~FDI_RX_BIT_LOCK;
2660 I915_WRITE(reg, temp);
2661
2662 POSTING_READ(reg);
2663 udelay(150);
2664
Daniel Vetter01a415f2012-10-27 15:58:40 +02002665 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2666 I915_READ(FDI_RX_IIR(pipe)));
2667
Jesse Barnes357555c2011-04-28 15:09:55 -07002668 /* enable CPU FDI TX and PCH FDI RX */
2669 reg = FDI_TX_CTL(pipe);
2670 temp = I915_READ(reg);
2671 temp &= ~(7 << 19);
2672 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2673 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2674 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2675 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2676 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002677 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002678 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2679
Daniel Vetterd74cf322012-10-26 10:58:13 +02002680 I915_WRITE(FDI_RX_MISC(pipe),
2681 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2682
Jesse Barnes357555c2011-04-28 15:09:55 -07002683 reg = FDI_RX_CTL(pipe);
2684 temp = I915_READ(reg);
2685 temp &= ~FDI_LINK_TRAIN_AUTO;
2686 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2687 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002688 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002689 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2690
2691 POSTING_READ(reg);
2692 udelay(150);
2693
Jesse Barnes291427f2011-07-29 12:42:37 -07002694 if (HAS_PCH_CPT(dev))
2695 cpt_phase_pointer_enable(dev, pipe);
2696
Akshay Joshi0206e352011-08-16 15:34:10 -04002697 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002698 reg = FDI_TX_CTL(pipe);
2699 temp = I915_READ(reg);
2700 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2701 temp |= snb_b_fdi_train_param[i];
2702 I915_WRITE(reg, temp);
2703
2704 POSTING_READ(reg);
2705 udelay(500);
2706
2707 reg = FDI_RX_IIR(pipe);
2708 temp = I915_READ(reg);
2709 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2710
2711 if (temp & FDI_RX_BIT_LOCK ||
2712 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2713 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002714 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002715 break;
2716 }
2717 }
2718 if (i == 4)
2719 DRM_ERROR("FDI train 1 fail!\n");
2720
2721 /* Train 2 */
2722 reg = FDI_TX_CTL(pipe);
2723 temp = I915_READ(reg);
2724 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2725 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2726 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2727 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2728 I915_WRITE(reg, temp);
2729
2730 reg = FDI_RX_CTL(pipe);
2731 temp = I915_READ(reg);
2732 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2733 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2734 I915_WRITE(reg, temp);
2735
2736 POSTING_READ(reg);
2737 udelay(150);
2738
Akshay Joshi0206e352011-08-16 15:34:10 -04002739 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002740 reg = FDI_TX_CTL(pipe);
2741 temp = I915_READ(reg);
2742 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2743 temp |= snb_b_fdi_train_param[i];
2744 I915_WRITE(reg, temp);
2745
2746 POSTING_READ(reg);
2747 udelay(500);
2748
2749 reg = FDI_RX_IIR(pipe);
2750 temp = I915_READ(reg);
2751 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2752
2753 if (temp & FDI_RX_SYMBOL_LOCK) {
2754 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002755 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002756 break;
2757 }
2758 }
2759 if (i == 4)
2760 DRM_ERROR("FDI train 2 fail!\n");
2761
2762 DRM_DEBUG_KMS("FDI train done.\n");
2763}
2764
Daniel Vetter88cefb62012-08-12 19:27:14 +02002765static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002766{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002767 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002768 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002769 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002770 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002771
Jesse Barnesc64e3112010-09-10 11:27:03 -07002772
Jesse Barnes0e23b992010-09-10 11:10:00 -07002773 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002774 reg = FDI_RX_CTL(pipe);
2775 temp = I915_READ(reg);
2776 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002777 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002778 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2779 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2780
2781 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002782 udelay(200);
2783
2784 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002785 temp = I915_READ(reg);
2786 I915_WRITE(reg, temp | FDI_PCDCLK);
2787
2788 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002789 udelay(200);
2790
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002791 /* On Haswell, the PLL configuration for ports and pipes is handled
2792 * separately, as part of DDI setup */
2793 if (!IS_HASWELL(dev)) {
2794 /* Enable CPU FDI TX PLL, always on for Ironlake */
2795 reg = FDI_TX_CTL(pipe);
2796 temp = I915_READ(reg);
2797 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2798 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002799
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002800 POSTING_READ(reg);
2801 udelay(100);
2802 }
Jesse Barnes0e23b992010-09-10 11:10:00 -07002803 }
2804}
2805
Daniel Vetter88cefb62012-08-12 19:27:14 +02002806static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2807{
2808 struct drm_device *dev = intel_crtc->base.dev;
2809 struct drm_i915_private *dev_priv = dev->dev_private;
2810 int pipe = intel_crtc->pipe;
2811 u32 reg, temp;
2812
2813 /* Switch from PCDclk to Rawclk */
2814 reg = FDI_RX_CTL(pipe);
2815 temp = I915_READ(reg);
2816 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2817
2818 /* Disable CPU FDI TX PLL */
2819 reg = FDI_TX_CTL(pipe);
2820 temp = I915_READ(reg);
2821 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2822
2823 POSTING_READ(reg);
2824 udelay(100);
2825
2826 reg = FDI_RX_CTL(pipe);
2827 temp = I915_READ(reg);
2828 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2829
2830 /* Wait for the clocks to turn off. */
2831 POSTING_READ(reg);
2832 udelay(100);
2833}
2834
Jesse Barnes291427f2011-07-29 12:42:37 -07002835static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
2836{
2837 struct drm_i915_private *dev_priv = dev->dev_private;
2838 u32 flags = I915_READ(SOUTH_CHICKEN1);
2839
2840 flags &= ~(FDI_PHASE_SYNC_EN(pipe));
2841 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
2842 flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
2843 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
2844 POSTING_READ(SOUTH_CHICKEN1);
2845}
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002846static void ironlake_fdi_disable(struct drm_crtc *crtc)
2847{
2848 struct drm_device *dev = crtc->dev;
2849 struct drm_i915_private *dev_priv = dev->dev_private;
2850 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2851 int pipe = intel_crtc->pipe;
2852 u32 reg, temp;
2853
2854 /* disable CPU FDI tx and PCH FDI rx */
2855 reg = FDI_TX_CTL(pipe);
2856 temp = I915_READ(reg);
2857 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2858 POSTING_READ(reg);
2859
2860 reg = FDI_RX_CTL(pipe);
2861 temp = I915_READ(reg);
2862 temp &= ~(0x7 << 16);
2863 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2864 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2865
2866 POSTING_READ(reg);
2867 udelay(100);
2868
2869 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002870 if (HAS_PCH_IBX(dev)) {
2871 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002872 I915_WRITE(FDI_RX_CHICKEN(pipe),
2873 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002874 ~FDI_RX_PHASE_SYNC_POINTER_EN));
Jesse Barnes291427f2011-07-29 12:42:37 -07002875 } else if (HAS_PCH_CPT(dev)) {
2876 cpt_phase_pointer_disable(dev, pipe);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002877 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002878
2879 /* still set train pattern 1 */
2880 reg = FDI_TX_CTL(pipe);
2881 temp = I915_READ(reg);
2882 temp &= ~FDI_LINK_TRAIN_NONE;
2883 temp |= FDI_LINK_TRAIN_PATTERN_1;
2884 I915_WRITE(reg, temp);
2885
2886 reg = FDI_RX_CTL(pipe);
2887 temp = I915_READ(reg);
2888 if (HAS_PCH_CPT(dev)) {
2889 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2890 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2891 } else {
2892 temp &= ~FDI_LINK_TRAIN_NONE;
2893 temp |= FDI_LINK_TRAIN_PATTERN_1;
2894 }
2895 /* BPC in FDI rx is consistent with that in PIPECONF */
2896 temp &= ~(0x07 << 16);
2897 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2898 I915_WRITE(reg, temp);
2899
2900 POSTING_READ(reg);
2901 udelay(100);
2902}
2903
Chris Wilson5bb61642012-09-27 21:25:58 +01002904static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2905{
2906 struct drm_device *dev = crtc->dev;
2907 struct drm_i915_private *dev_priv = dev->dev_private;
2908 unsigned long flags;
2909 bool pending;
2910
2911 if (atomic_read(&dev_priv->mm.wedged))
2912 return false;
2913
2914 spin_lock_irqsave(&dev->event_lock, flags);
2915 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2916 spin_unlock_irqrestore(&dev->event_lock, flags);
2917
2918 return pending;
2919}
2920
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002921static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2922{
Chris Wilson0f911282012-04-17 10:05:38 +01002923 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002924 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002925
2926 if (crtc->fb == NULL)
2927 return;
2928
Chris Wilson5bb61642012-09-27 21:25:58 +01002929 wait_event(dev_priv->pending_flip_queue,
2930 !intel_crtc_has_pending_flip(crtc));
2931
Chris Wilson0f911282012-04-17 10:05:38 +01002932 mutex_lock(&dev->struct_mutex);
2933 intel_finish_fb(crtc->fb);
2934 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002935}
2936
Paulo Zanonifc316cb2012-10-25 10:37:43 -02002937static bool ironlake_crtc_driving_pch(struct drm_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08002938{
2939 struct drm_device *dev = crtc->dev;
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002940 struct intel_encoder *intel_encoder;
Jesse Barnes040484a2011-01-03 12:14:26 -08002941
2942 /*
2943 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2944 * must be driven by its own crtc; no sharing is possible.
2945 */
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002946 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002947 switch (intel_encoder->type) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002948 case INTEL_OUTPUT_EDP:
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002949 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
Jesse Barnes040484a2011-01-03 12:14:26 -08002950 return false;
2951 continue;
2952 }
2953 }
2954
2955 return true;
2956}
2957
Paulo Zanonifc316cb2012-10-25 10:37:43 -02002958static bool haswell_crtc_driving_pch(struct drm_crtc *crtc)
2959{
2960 return intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG);
2961}
2962
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002963/* Program iCLKIP clock to the desired frequency */
2964static void lpt_program_iclkip(struct drm_crtc *crtc)
2965{
2966 struct drm_device *dev = crtc->dev;
2967 struct drm_i915_private *dev_priv = dev->dev_private;
2968 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2969 u32 temp;
2970
2971 /* It is necessary to ungate the pixclk gate prior to programming
2972 * the divisors, and gate it back when it is done.
2973 */
2974 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2975
2976 /* Disable SSCCTL */
2977 intel_sbi_write(dev_priv, SBI_SSCCTL6,
2978 intel_sbi_read(dev_priv, SBI_SSCCTL6) |
2979 SBI_SSCCTL_DISABLE);
2980
2981 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2982 if (crtc->mode.clock == 20000) {
2983 auxdiv = 1;
2984 divsel = 0x41;
2985 phaseinc = 0x20;
2986 } else {
2987 /* The iCLK virtual clock root frequency is in MHz,
2988 * but the crtc->mode.clock in in KHz. To get the divisors,
2989 * it is necessary to divide one by another, so we
2990 * convert the virtual clock precision to KHz here for higher
2991 * precision.
2992 */
2993 u32 iclk_virtual_root_freq = 172800 * 1000;
2994 u32 iclk_pi_range = 64;
2995 u32 desired_divisor, msb_divisor_value, pi_value;
2996
2997 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2998 msb_divisor_value = desired_divisor / iclk_pi_range;
2999 pi_value = desired_divisor % iclk_pi_range;
3000
3001 auxdiv = 0;
3002 divsel = msb_divisor_value - 2;
3003 phaseinc = pi_value;
3004 }
3005
3006 /* This should not happen with any sane values */
3007 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3008 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3009 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3010 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3011
3012 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
3013 crtc->mode.clock,
3014 auxdiv,
3015 divsel,
3016 phasedir,
3017 phaseinc);
3018
3019 /* Program SSCDIVINTPHASE6 */
3020 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6);
3021 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3022 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3023 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3024 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3025 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3026 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
3027
3028 intel_sbi_write(dev_priv,
3029 SBI_SSCDIVINTPHASE6,
3030 temp);
3031
3032 /* Program SSCAUXDIV */
3033 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6);
3034 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3035 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
3036 intel_sbi_write(dev_priv,
3037 SBI_SSCAUXDIV6,
3038 temp);
3039
3040
3041 /* Enable modulator and associated divider */
3042 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6);
3043 temp &= ~SBI_SSCCTL_DISABLE;
3044 intel_sbi_write(dev_priv,
3045 SBI_SSCCTL6,
3046 temp);
3047
3048 /* Wait for initialization time */
3049 udelay(24);
3050
3051 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3052}
3053
Jesse Barnesf67a5592011-01-05 10:31:48 -08003054/*
3055 * Enable PCH resources required for PCH ports:
3056 * - PCH PLLs
3057 * - FDI training & RX/TX
3058 * - update transcoder timings
3059 * - DP transcoding bits
3060 * - transcoder
3061 */
3062static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003063{
3064 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003065 struct drm_i915_private *dev_priv = dev->dev_private;
3066 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3067 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003068 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003069
Chris Wilsone7e164d2012-05-11 09:21:25 +01003070 assert_transcoder_disabled(dev_priv, pipe);
3071
Daniel Vettercd986ab2012-10-26 10:58:12 +02003072 /* Write the TU size bits before fdi link training, so that error
3073 * detection works. */
3074 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3075 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3076
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003077 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003078 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003079
Daniel Vetter572deb32012-10-27 18:46:14 +02003080 /* XXX: pch pll's can be enabled any time before we enable the PCH
3081 * transcoder, and we actually should do this to not upset any PCH
3082 * transcoder that already use the clock when we share it.
3083 *
3084 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
3085 * unconditionally resets the pll - we need that to have the right LVDS
3086 * enable sequence. */
Chris Wilson6f13b7b2012-05-13 09:54:09 +01003087 intel_enable_pch_pll(intel_crtc);
3088
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003089 if (HAS_PCH_LPT(dev)) {
3090 DRM_DEBUG_KMS("LPT detected: programming iCLKIP\n");
3091 lpt_program_iclkip(crtc);
3092 } else if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003093 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003094
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003095 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003096 switch (pipe) {
3097 default:
3098 case 0:
3099 temp |= TRANSA_DPLL_ENABLE;
3100 sel = TRANSA_DPLLB_SEL;
3101 break;
3102 case 1:
3103 temp |= TRANSB_DPLL_ENABLE;
3104 sel = TRANSB_DPLLB_SEL;
3105 break;
3106 case 2:
3107 temp |= TRANSC_DPLL_ENABLE;
3108 sel = TRANSC_DPLLB_SEL;
3109 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07003110 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003111 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
3112 temp |= sel;
3113 else
3114 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003115 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003116 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003117
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003118 /* set transcoder timing, panel must allow it */
3119 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01003120 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
3121 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
3122 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
3123
3124 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
3125 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
3126 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003127 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003128
Eugeni Dodonovf57e1e32012-05-09 15:37:14 -03003129 if (!IS_HASWELL(dev))
3130 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003131
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003132 /* For PCH DP, enable TRANS_DP_CTL */
3133 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003134 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3135 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003136 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003137 reg = TRANS_DP_CTL(pipe);
3138 temp = I915_READ(reg);
3139 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003140 TRANS_DP_SYNC_MASK |
3141 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003142 temp |= (TRANS_DP_OUTPUT_ENABLE |
3143 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003144 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003145
3146 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003147 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003148 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003149 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003150
3151 switch (intel_trans_dp_port_sel(crtc)) {
3152 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003153 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003154 break;
3155 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003156 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003157 break;
3158 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003159 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003160 break;
3161 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003162 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003163 }
3164
Chris Wilson5eddb702010-09-11 13:48:45 +01003165 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003166 }
3167
Jesse Barnes040484a2011-01-03 12:14:26 -08003168 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003169}
3170
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003171static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3172{
3173 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3174
3175 if (pll == NULL)
3176 return;
3177
3178 if (pll->refcount == 0) {
3179 WARN(1, "bad PCH PLL refcount\n");
3180 return;
3181 }
3182
3183 --pll->refcount;
3184 intel_crtc->pch_pll = NULL;
3185}
3186
3187static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3188{
3189 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3190 struct intel_pch_pll *pll;
3191 int i;
3192
3193 pll = intel_crtc->pch_pll;
3194 if (pll) {
3195 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3196 intel_crtc->base.base.id, pll->pll_reg);
3197 goto prepare;
3198 }
3199
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003200 if (HAS_PCH_IBX(dev_priv->dev)) {
3201 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3202 i = intel_crtc->pipe;
3203 pll = &dev_priv->pch_plls[i];
3204
3205 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3206 intel_crtc->base.base.id, pll->pll_reg);
3207
3208 goto found;
3209 }
3210
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003211 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3212 pll = &dev_priv->pch_plls[i];
3213
3214 /* Only want to check enabled timings first */
3215 if (pll->refcount == 0)
3216 continue;
3217
3218 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3219 fp == I915_READ(pll->fp0_reg)) {
3220 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3221 intel_crtc->base.base.id,
3222 pll->pll_reg, pll->refcount, pll->active);
3223
3224 goto found;
3225 }
3226 }
3227
3228 /* Ok no matching timings, maybe there's a free one? */
3229 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3230 pll = &dev_priv->pch_plls[i];
3231 if (pll->refcount == 0) {
3232 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3233 intel_crtc->base.base.id, pll->pll_reg);
3234 goto found;
3235 }
3236 }
3237
3238 return NULL;
3239
3240found:
3241 intel_crtc->pch_pll = pll;
3242 pll->refcount++;
3243 DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
3244prepare: /* separate function? */
3245 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003246
Chris Wilsone04c7352012-05-02 20:43:56 +01003247 /* Wait for the clocks to stabilize before rewriting the regs */
3248 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003249 POSTING_READ(pll->pll_reg);
3250 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003251
3252 I915_WRITE(pll->fp0_reg, fp);
3253 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003254 pll->on = false;
3255 return pll;
3256}
3257
Jesse Barnesd4270e52011-10-11 10:43:02 -07003258void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3259{
3260 struct drm_i915_private *dev_priv = dev->dev_private;
3261 int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
3262 u32 temp;
3263
3264 temp = I915_READ(dslreg);
3265 udelay(500);
3266 if (wait_for(I915_READ(dslreg) != temp, 5)) {
3267 /* Without this, mode sets may fail silently on FDI */
3268 I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
3269 udelay(250);
3270 I915_WRITE(tc2reg, 0);
3271 if (wait_for(I915_READ(dslreg) != temp, 5))
3272 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
3273 }
3274}
3275
Jesse Barnesf67a5592011-01-05 10:31:48 -08003276static void ironlake_crtc_enable(struct drm_crtc *crtc)
3277{
3278 struct drm_device *dev = crtc->dev;
3279 struct drm_i915_private *dev_priv = dev->dev_private;
3280 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003281 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003282 int pipe = intel_crtc->pipe;
3283 int plane = intel_crtc->plane;
3284 u32 temp;
3285 bool is_pch_port;
3286
Daniel Vetter08a48462012-07-02 11:43:47 +02003287 WARN_ON(!crtc->enabled);
3288
Jesse Barnesf67a5592011-01-05 10:31:48 -08003289 if (intel_crtc->active)
3290 return;
3291
3292 intel_crtc->active = true;
3293 intel_update_watermarks(dev);
3294
3295 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3296 temp = I915_READ(PCH_LVDS);
3297 if ((temp & LVDS_PORT_EN) == 0)
3298 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3299 }
3300
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003301 is_pch_port = ironlake_crtc_driving_pch(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003302
Daniel Vetter46b6f812012-09-06 22:08:33 +02003303 if (is_pch_port) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003304 /* Note: FDI PLL enabling _must_ be done before we enable the
3305 * cpu pipes, hence this is separate from all the other fdi/pch
3306 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003307 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003308 } else {
3309 assert_fdi_tx_disabled(dev_priv, pipe);
3310 assert_fdi_rx_disabled(dev_priv, pipe);
3311 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003312
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003313 for_each_encoder_on_crtc(dev, crtc, encoder)
3314 if (encoder->pre_enable)
3315 encoder->pre_enable(encoder);
3316
Jesse Barnesf67a5592011-01-05 10:31:48 -08003317 /* Enable panel fitting for LVDS */
3318 if (dev_priv->pch_pf_size &&
3319 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
3320 /* Force use of hard-coded filter coefficients
3321 * as some pre-programmed values are broken,
3322 * e.g. x201.
3323 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003324 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3325 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3326 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003327 }
3328
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003329 /*
3330 * On ILK+ LUT must be loaded before the pipe is running but with
3331 * clocks enabled
3332 */
3333 intel_crtc_load_lut(crtc);
3334
Jesse Barnesf67a5592011-01-05 10:31:48 -08003335 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3336 intel_enable_plane(dev_priv, plane, pipe);
3337
3338 if (is_pch_port)
3339 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003340
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003341 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003342 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003343 mutex_unlock(&dev->struct_mutex);
3344
Chris Wilson6b383a72010-09-13 13:54:26 +01003345 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003346
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003347 for_each_encoder_on_crtc(dev, crtc, encoder)
3348 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003349
3350 if (HAS_PCH_CPT(dev))
3351 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003352
3353 /*
3354 * There seems to be a race in PCH platform hw (at least on some
3355 * outputs) where an enabled pipe still completes any pageflip right
3356 * away (as if the pipe is off) instead of waiting for vblank. As soon
3357 * as the first vblank happend, everything works as expected. Hence just
3358 * wait for one vblank before returning to avoid strange things
3359 * happening.
3360 */
3361 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003362}
3363
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003364static void haswell_crtc_enable(struct drm_crtc *crtc)
3365{
3366 struct drm_device *dev = crtc->dev;
3367 struct drm_i915_private *dev_priv = dev->dev_private;
3368 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3369 struct intel_encoder *encoder;
3370 int pipe = intel_crtc->pipe;
3371 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003372 bool is_pch_port;
3373
3374 WARN_ON(!crtc->enabled);
3375
3376 if (intel_crtc->active)
3377 return;
3378
3379 intel_crtc->active = true;
3380 intel_update_watermarks(dev);
3381
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003382 is_pch_port = haswell_crtc_driving_pch(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003383
Paulo Zanoni83616632012-10-23 18:29:54 -02003384 if (is_pch_port)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003385 ironlake_fdi_pll_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003386
3387 for_each_encoder_on_crtc(dev, crtc, encoder)
3388 if (encoder->pre_enable)
3389 encoder->pre_enable(encoder);
3390
Paulo Zanoni1f544382012-10-24 11:32:00 -02003391 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003392
Paulo Zanoni1f544382012-10-24 11:32:00 -02003393 /* Enable panel fitting for eDP */
3394 if (dev_priv->pch_pf_size && HAS_eDP) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003395 /* Force use of hard-coded filter coefficients
3396 * as some pre-programmed values are broken,
3397 * e.g. x201.
3398 */
3399 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3400 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3401 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
3402 }
3403
3404 /*
3405 * On ILK+ LUT must be loaded before the pipe is running but with
3406 * clocks enabled
3407 */
3408 intel_crtc_load_lut(crtc);
3409
Paulo Zanoni1f544382012-10-24 11:32:00 -02003410 intel_ddi_set_pipe_settings(crtc);
3411 intel_ddi_enable_pipe_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003412
3413 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3414 intel_enable_plane(dev_priv, plane, pipe);
3415
3416 if (is_pch_port)
3417 ironlake_pch_enable(crtc);
3418
3419 mutex_lock(&dev->struct_mutex);
3420 intel_update_fbc(dev);
3421 mutex_unlock(&dev->struct_mutex);
3422
3423 intel_crtc_update_cursor(crtc, true);
3424
3425 for_each_encoder_on_crtc(dev, crtc, encoder)
3426 encoder->enable(encoder);
3427
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003428 /*
3429 * There seems to be a race in PCH platform hw (at least on some
3430 * outputs) where an enabled pipe still completes any pageflip right
3431 * away (as if the pipe is off) instead of waiting for vblank. As soon
3432 * as the first vblank happend, everything works as expected. Hence just
3433 * wait for one vblank before returning to avoid strange things
3434 * happening.
3435 */
3436 intel_wait_for_vblank(dev, intel_crtc->pipe);
3437}
3438
Jesse Barnes6be4a602010-09-10 10:26:01 -07003439static void ironlake_crtc_disable(struct drm_crtc *crtc)
3440{
3441 struct drm_device *dev = crtc->dev;
3442 struct drm_i915_private *dev_priv = dev->dev_private;
3443 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003444 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003445 int pipe = intel_crtc->pipe;
3446 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003447 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003448
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003449
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003450 if (!intel_crtc->active)
3451 return;
3452
Daniel Vetterea9d7582012-07-10 10:42:52 +02003453 for_each_encoder_on_crtc(dev, crtc, encoder)
3454 encoder->disable(encoder);
3455
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003456 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003457 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003458 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003459
Jesse Barnesb24e7172011-01-04 15:09:30 -08003460 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003461
Chris Wilson973d04f2011-07-08 12:22:37 +01003462 if (dev_priv->cfb_plane == plane)
3463 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003464
Jesse Barnesb24e7172011-01-04 15:09:30 -08003465 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003466
Jesse Barnes6be4a602010-09-10 10:26:01 -07003467 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003468 I915_WRITE(PF_CTL(pipe), 0);
3469 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003470
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003471 for_each_encoder_on_crtc(dev, crtc, encoder)
3472 if (encoder->post_disable)
3473 encoder->post_disable(encoder);
3474
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003475 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003476
Jesse Barnes040484a2011-01-03 12:14:26 -08003477 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003478
Jesse Barnes6be4a602010-09-10 10:26:01 -07003479 if (HAS_PCH_CPT(dev)) {
3480 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003481 reg = TRANS_DP_CTL(pipe);
3482 temp = I915_READ(reg);
3483 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003484 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003485 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003486
3487 /* disable DPLL_SEL */
3488 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003489 switch (pipe) {
3490 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003491 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003492 break;
3493 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003494 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003495 break;
3496 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003497 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003498 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003499 break;
3500 default:
3501 BUG(); /* wtf */
3502 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003503 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003504 }
3505
3506 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003507 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003508
Daniel Vetter88cefb62012-08-12 19:27:14 +02003509 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003510
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003511 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003512 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003513
3514 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003515 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003516 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003517}
3518
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003519static void haswell_crtc_disable(struct drm_crtc *crtc)
3520{
3521 struct drm_device *dev = crtc->dev;
3522 struct drm_i915_private *dev_priv = dev->dev_private;
3523 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3524 struct intel_encoder *encoder;
3525 int pipe = intel_crtc->pipe;
3526 int plane = intel_crtc->plane;
Paulo Zanoniad80a812012-10-24 16:06:19 -02003527 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoni83616632012-10-23 18:29:54 -02003528 bool is_pch_port;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003529
3530 if (!intel_crtc->active)
3531 return;
3532
Paulo Zanoni83616632012-10-23 18:29:54 -02003533 is_pch_port = haswell_crtc_driving_pch(crtc);
3534
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003535 for_each_encoder_on_crtc(dev, crtc, encoder)
3536 encoder->disable(encoder);
3537
3538 intel_crtc_wait_for_pending_flips(crtc);
3539 drm_vblank_off(dev, pipe);
3540 intel_crtc_update_cursor(crtc, false);
3541
3542 intel_disable_plane(dev_priv, plane, pipe);
3543
3544 if (dev_priv->cfb_plane == plane)
3545 intel_disable_fbc(dev);
3546
3547 intel_disable_pipe(dev_priv, pipe);
3548
Paulo Zanoniad80a812012-10-24 16:06:19 -02003549 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003550
3551 /* Disable PF */
3552 I915_WRITE(PF_CTL(pipe), 0);
3553 I915_WRITE(PF_WIN_SZ(pipe), 0);
3554
Paulo Zanoni1f544382012-10-24 11:32:00 -02003555 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003556
3557 for_each_encoder_on_crtc(dev, crtc, encoder)
3558 if (encoder->post_disable)
3559 encoder->post_disable(encoder);
3560
Paulo Zanoni83616632012-10-23 18:29:54 -02003561 if (is_pch_port) {
3562 ironlake_fdi_disable(crtc);
3563 intel_disable_transcoder(dev_priv, pipe);
3564 intel_disable_pch_pll(intel_crtc);
3565 ironlake_fdi_pll_disable(intel_crtc);
3566 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003567
3568 intel_crtc->active = false;
3569 intel_update_watermarks(dev);
3570
3571 mutex_lock(&dev->struct_mutex);
3572 intel_update_fbc(dev);
3573 mutex_unlock(&dev->struct_mutex);
3574}
3575
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003576static void ironlake_crtc_off(struct drm_crtc *crtc)
3577{
3578 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3579 intel_put_pch_pll(intel_crtc);
3580}
3581
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003582static void haswell_crtc_off(struct drm_crtc *crtc)
3583{
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003584 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3585
3586 /* Stop saying we're using TRANSCODER_EDP because some other CRTC might
3587 * start using it. */
3588 intel_crtc->cpu_transcoder = intel_crtc->pipe;
3589
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003590 intel_ddi_put_crtc_pll(crtc);
3591}
3592
Daniel Vetter02e792f2009-09-15 22:57:34 +02003593static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3594{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003595 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003596 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003597 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003598
Chris Wilson23f09ce2010-08-12 13:53:37 +01003599 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003600 dev_priv->mm.interruptible = false;
3601 (void) intel_overlay_switch_off(intel_crtc->overlay);
3602 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003603 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003604 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003605
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003606 /* Let userspace switch the overlay on again. In most cases userspace
3607 * has to recompute where to put it anyway.
3608 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003609}
3610
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003611static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003612{
3613 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003614 struct drm_i915_private *dev_priv = dev->dev_private;
3615 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003616 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003617 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003618 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003619
Daniel Vetter08a48462012-07-02 11:43:47 +02003620 WARN_ON(!crtc->enabled);
3621
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003622 if (intel_crtc->active)
3623 return;
3624
3625 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003626 intel_update_watermarks(dev);
3627
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003628 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003629 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003630 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003631
3632 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003633 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003634
3635 /* Give the overlay scaler a chance to enable if it's on this pipe */
3636 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003637 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003638
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003639 for_each_encoder_on_crtc(dev, crtc, encoder)
3640 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003641}
3642
3643static void i9xx_crtc_disable(struct drm_crtc *crtc)
3644{
3645 struct drm_device *dev = crtc->dev;
3646 struct drm_i915_private *dev_priv = dev->dev_private;
3647 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003648 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003649 int pipe = intel_crtc->pipe;
3650 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003651
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003652
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003653 if (!intel_crtc->active)
3654 return;
3655
Daniel Vetterea9d7582012-07-10 10:42:52 +02003656 for_each_encoder_on_crtc(dev, crtc, encoder)
3657 encoder->disable(encoder);
3658
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003659 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003660 intel_crtc_wait_for_pending_flips(crtc);
3661 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003662 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003663 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003664
Chris Wilson973d04f2011-07-08 12:22:37 +01003665 if (dev_priv->cfb_plane == plane)
3666 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003667
Jesse Barnesb24e7172011-01-04 15:09:30 -08003668 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003669 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003670 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003671
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003672 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003673 intel_update_fbc(dev);
3674 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003675}
3676
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003677static void i9xx_crtc_off(struct drm_crtc *crtc)
3678{
3679}
3680
Daniel Vetter976f8a22012-07-08 22:34:21 +02003681static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3682 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003683{
3684 struct drm_device *dev = crtc->dev;
3685 struct drm_i915_master_private *master_priv;
3686 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3687 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003688
3689 if (!dev->primary->master)
3690 return;
3691
3692 master_priv = dev->primary->master->driver_priv;
3693 if (!master_priv->sarea_priv)
3694 return;
3695
Jesse Barnes79e53942008-11-07 14:24:08 -08003696 switch (pipe) {
3697 case 0:
3698 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3699 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3700 break;
3701 case 1:
3702 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3703 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3704 break;
3705 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003706 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003707 break;
3708 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003709}
3710
Daniel Vetter976f8a22012-07-08 22:34:21 +02003711/**
3712 * Sets the power management mode of the pipe and plane.
3713 */
3714void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003715{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003716 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003717 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003718 struct intel_encoder *intel_encoder;
3719 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003720
Daniel Vetter976f8a22012-07-08 22:34:21 +02003721 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3722 enable |= intel_encoder->connectors_active;
3723
3724 if (enable)
3725 dev_priv->display.crtc_enable(crtc);
3726 else
3727 dev_priv->display.crtc_disable(crtc);
3728
3729 intel_crtc_update_sarea(crtc, enable);
3730}
3731
3732static void intel_crtc_noop(struct drm_crtc *crtc)
3733{
3734}
3735
3736static void intel_crtc_disable(struct drm_crtc *crtc)
3737{
3738 struct drm_device *dev = crtc->dev;
3739 struct drm_connector *connector;
3740 struct drm_i915_private *dev_priv = dev->dev_private;
3741
3742 /* crtc should still be enabled when we disable it. */
3743 WARN_ON(!crtc->enabled);
3744
3745 dev_priv->display.crtc_disable(crtc);
3746 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003747 dev_priv->display.off(crtc);
3748
Chris Wilson931872f2012-01-16 23:01:13 +00003749 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3750 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003751
3752 if (crtc->fb) {
3753 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003754 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003755 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003756 crtc->fb = NULL;
3757 }
3758
3759 /* Update computed state. */
3760 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3761 if (!connector->encoder || !connector->encoder->crtc)
3762 continue;
3763
3764 if (connector->encoder->crtc != crtc)
3765 continue;
3766
3767 connector->dpms = DRM_MODE_DPMS_OFF;
3768 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003769 }
3770}
3771
Daniel Vettera261b242012-07-26 19:21:47 +02003772void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003773{
Daniel Vettera261b242012-07-26 19:21:47 +02003774 struct drm_crtc *crtc;
3775
3776 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3777 if (crtc->enabled)
3778 intel_crtc_disable(crtc);
3779 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003780}
3781
Daniel Vetter1f703852012-07-11 16:51:39 +02003782void intel_encoder_noop(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003783{
Jesse Barnes79e53942008-11-07 14:24:08 -08003784}
3785
Chris Wilsonea5b2132010-08-04 13:50:23 +01003786void intel_encoder_destroy(struct drm_encoder *encoder)
3787{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003788 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003789
Chris Wilsonea5b2132010-08-04 13:50:23 +01003790 drm_encoder_cleanup(encoder);
3791 kfree(intel_encoder);
3792}
3793
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003794/* Simple dpms helper for encodres with just one connector, no cloning and only
3795 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3796 * state of the entire output pipe. */
3797void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3798{
3799 if (mode == DRM_MODE_DPMS_ON) {
3800 encoder->connectors_active = true;
3801
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003802 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003803 } else {
3804 encoder->connectors_active = false;
3805
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003806 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003807 }
3808}
3809
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003810/* Cross check the actual hw state with our own modeset state tracking (and it's
3811 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003812static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003813{
3814 if (connector->get_hw_state(connector)) {
3815 struct intel_encoder *encoder = connector->encoder;
3816 struct drm_crtc *crtc;
3817 bool encoder_enabled;
3818 enum pipe pipe;
3819
3820 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3821 connector->base.base.id,
3822 drm_get_connector_name(&connector->base));
3823
3824 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3825 "wrong connector dpms state\n");
3826 WARN(connector->base.encoder != &encoder->base,
3827 "active connector not linked to encoder\n");
3828 WARN(!encoder->connectors_active,
3829 "encoder->connectors_active not set\n");
3830
3831 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3832 WARN(!encoder_enabled, "encoder not enabled\n");
3833 if (WARN_ON(!encoder->base.crtc))
3834 return;
3835
3836 crtc = encoder->base.crtc;
3837
3838 WARN(!crtc->enabled, "crtc not enabled\n");
3839 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3840 WARN(pipe != to_intel_crtc(crtc)->pipe,
3841 "encoder active on the wrong pipe\n");
3842 }
3843}
3844
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003845/* Even simpler default implementation, if there's really no special case to
3846 * consider. */
3847void intel_connector_dpms(struct drm_connector *connector, int mode)
3848{
3849 struct intel_encoder *encoder = intel_attached_encoder(connector);
3850
3851 /* All the simple cases only support two dpms states. */
3852 if (mode != DRM_MODE_DPMS_ON)
3853 mode = DRM_MODE_DPMS_OFF;
3854
3855 if (mode == connector->dpms)
3856 return;
3857
3858 connector->dpms = mode;
3859
3860 /* Only need to change hw state when actually enabled */
3861 if (encoder->base.crtc)
3862 intel_encoder_dpms(encoder, mode);
3863 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003864 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003865
Daniel Vetterb9805142012-08-31 17:37:33 +02003866 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003867}
3868
Daniel Vetterf0947c32012-07-02 13:10:34 +02003869/* Simple connector->get_hw_state implementation for encoders that support only
3870 * one connector and no cloning and hence the encoder state determines the state
3871 * of the connector. */
3872bool intel_connector_get_hw_state(struct intel_connector *connector)
3873{
Daniel Vetter24929352012-07-02 20:28:59 +02003874 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003875 struct intel_encoder *encoder = connector->encoder;
3876
3877 return encoder->get_hw_state(encoder, &pipe);
3878}
3879
Jesse Barnes79e53942008-11-07 14:24:08 -08003880static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
Daniel Vetter35313cd2012-07-20 10:30:45 +02003881 const struct drm_display_mode *mode,
Jesse Barnes79e53942008-11-07 14:24:08 -08003882 struct drm_display_mode *adjusted_mode)
3883{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003884 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003885
Eric Anholtbad720f2009-10-22 16:11:14 -07003886 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003887 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003888 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3889 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003890 }
Chris Wilson89749352010-09-12 18:25:19 +01003891
Daniel Vetterf9bef082012-04-15 19:53:19 +02003892 /* All interlaced capable intel hw wants timings in frames. Note though
3893 * that intel_lvds_mode_fixup does some funny tricks with the crtc
3894 * timings, so we need to be careful not to clobber these.*/
3895 if (!(adjusted_mode->private_flags & INTEL_MODE_CRTC_TIMINGS_SET))
3896 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01003897
Chris Wilson44f46b422012-06-21 13:19:59 +03003898 /* WaPruneModeWithIncorrectHsyncOffset: Cantiga+ cannot handle modes
3899 * with a hsync front porch of 0.
3900 */
3901 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
3902 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
3903 return false;
3904
Jesse Barnes79e53942008-11-07 14:24:08 -08003905 return true;
3906}
3907
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003908static int valleyview_get_display_clock_speed(struct drm_device *dev)
3909{
3910 return 400000; /* FIXME */
3911}
3912
Jesse Barnese70236a2009-09-21 10:42:27 -07003913static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003914{
Jesse Barnese70236a2009-09-21 10:42:27 -07003915 return 400000;
3916}
Jesse Barnes79e53942008-11-07 14:24:08 -08003917
Jesse Barnese70236a2009-09-21 10:42:27 -07003918static int i915_get_display_clock_speed(struct drm_device *dev)
3919{
3920 return 333000;
3921}
Jesse Barnes79e53942008-11-07 14:24:08 -08003922
Jesse Barnese70236a2009-09-21 10:42:27 -07003923static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3924{
3925 return 200000;
3926}
Jesse Barnes79e53942008-11-07 14:24:08 -08003927
Jesse Barnese70236a2009-09-21 10:42:27 -07003928static int i915gm_get_display_clock_speed(struct drm_device *dev)
3929{
3930 u16 gcfgc = 0;
3931
3932 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3933
3934 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003935 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003936 else {
3937 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3938 case GC_DISPLAY_CLOCK_333_MHZ:
3939 return 333000;
3940 default:
3941 case GC_DISPLAY_CLOCK_190_200_MHZ:
3942 return 190000;
3943 }
3944 }
3945}
Jesse Barnes79e53942008-11-07 14:24:08 -08003946
Jesse Barnese70236a2009-09-21 10:42:27 -07003947static int i865_get_display_clock_speed(struct drm_device *dev)
3948{
3949 return 266000;
3950}
3951
3952static int i855_get_display_clock_speed(struct drm_device *dev)
3953{
3954 u16 hpllcc = 0;
3955 /* Assume that the hardware is in the high speed state. This
3956 * should be the default.
3957 */
3958 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3959 case GC_CLOCK_133_200:
3960 case GC_CLOCK_100_200:
3961 return 200000;
3962 case GC_CLOCK_166_250:
3963 return 250000;
3964 case GC_CLOCK_100_133:
3965 return 133000;
3966 }
3967
3968 /* Shouldn't happen */
3969 return 0;
3970}
3971
3972static int i830_get_display_clock_speed(struct drm_device *dev)
3973{
3974 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003975}
3976
Zhenyu Wang2c072452009-06-05 15:38:42 +08003977struct fdi_m_n {
3978 u32 tu;
3979 u32 gmch_m;
3980 u32 gmch_n;
3981 u32 link_m;
3982 u32 link_n;
3983};
3984
3985static void
3986fdi_reduce_ratio(u32 *num, u32 *den)
3987{
3988 while (*num > 0xffffff || *den > 0xffffff) {
3989 *num >>= 1;
3990 *den >>= 1;
3991 }
3992}
3993
Zhenyu Wang2c072452009-06-05 15:38:42 +08003994static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003995ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3996 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003997{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003998 m_n->tu = 64; /* default size */
3999
Chris Wilson22ed1112010-12-04 01:01:29 +00004000 /* BUG_ON(pixel_clock > INT_MAX / 36); */
4001 m_n->gmch_m = bits_per_pixel * pixel_clock;
4002 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004003 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
4004
Chris Wilson22ed1112010-12-04 01:01:29 +00004005 m_n->link_m = pixel_clock;
4006 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004007 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
4008}
4009
Chris Wilsona7615032011-01-12 17:04:08 +00004010static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4011{
Keith Packard72bbe582011-09-26 16:09:45 -07004012 if (i915_panel_use_ssc >= 0)
4013 return i915_panel_use_ssc != 0;
4014 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004015 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004016}
4017
Jesse Barnes5a354202011-06-24 12:19:22 -07004018/**
4019 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
4020 * @crtc: CRTC structure
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004021 * @mode: requested mode
Jesse Barnes5a354202011-06-24 12:19:22 -07004022 *
4023 * A pipe may be connected to one or more outputs. Based on the depth of the
4024 * attached framebuffer, choose a good color depth to use on the pipe.
4025 *
4026 * If possible, match the pipe depth to the fb depth. In some cases, this
4027 * isn't ideal, because the connected output supports a lesser or restricted
4028 * set of depths. Resolve that here:
4029 * LVDS typically supports only 6bpc, so clamp down in that case
4030 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
4031 * Displays may support a restricted set as well, check EDID and clamp as
4032 * appropriate.
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004033 * DP may want to dither down to 6bpc to fit larger modes
Jesse Barnes5a354202011-06-24 12:19:22 -07004034 *
4035 * RETURNS:
4036 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
4037 * true if they don't match).
4038 */
4039static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004040 struct drm_framebuffer *fb,
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004041 unsigned int *pipe_bpp,
4042 struct drm_display_mode *mode)
Jesse Barnes5a354202011-06-24 12:19:22 -07004043{
4044 struct drm_device *dev = crtc->dev;
4045 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes5a354202011-06-24 12:19:22 -07004046 struct drm_connector *connector;
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004047 struct intel_encoder *intel_encoder;
Jesse Barnes5a354202011-06-24 12:19:22 -07004048 unsigned int display_bpc = UINT_MAX, bpc;
4049
4050 /* Walk the encoders & connectors on this crtc, get min bpc */
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004051 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Jesse Barnes5a354202011-06-24 12:19:22 -07004052
4053 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
4054 unsigned int lvds_bpc;
4055
4056 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
4057 LVDS_A3_POWER_UP)
4058 lvds_bpc = 8;
4059 else
4060 lvds_bpc = 6;
4061
4062 if (lvds_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004063 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004064 display_bpc = lvds_bpc;
4065 }
4066 continue;
4067 }
4068
Jesse Barnes5a354202011-06-24 12:19:22 -07004069 /* Not one of the known troublemakers, check the EDID */
4070 list_for_each_entry(connector, &dev->mode_config.connector_list,
4071 head) {
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004072 if (connector->encoder != &intel_encoder->base)
Jesse Barnes5a354202011-06-24 12:19:22 -07004073 continue;
4074
Jesse Barnes62ac41a2011-07-28 12:55:14 -07004075 /* Don't use an invalid EDID bpc value */
4076 if (connector->display_info.bpc &&
4077 connector->display_info.bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004078 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004079 display_bpc = connector->display_info.bpc;
4080 }
4081 }
4082
4083 /*
4084 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
4085 * through, clamp it down. (Note: >12bpc will be caught below.)
4086 */
4087 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
4088 if (display_bpc > 8 && display_bpc < 12) {
Adam Jackson82820492011-10-10 16:33:34 -04004089 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004090 display_bpc = 12;
4091 } else {
Adam Jackson82820492011-10-10 16:33:34 -04004092 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004093 display_bpc = 8;
4094 }
4095 }
4096 }
4097
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004098 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4099 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
4100 display_bpc = 6;
4101 }
4102
Jesse Barnes5a354202011-06-24 12:19:22 -07004103 /*
4104 * We could just drive the pipe at the highest bpc all the time and
4105 * enable dithering as needed, but that costs bandwidth. So choose
4106 * the minimum value that expresses the full color range of the fb but
4107 * also stays within the max display bpc discovered above.
4108 */
4109
Daniel Vetter94352cf2012-07-05 22:51:56 +02004110 switch (fb->depth) {
Jesse Barnes5a354202011-06-24 12:19:22 -07004111 case 8:
4112 bpc = 8; /* since we go through a colormap */
4113 break;
4114 case 15:
4115 case 16:
4116 bpc = 6; /* min is 18bpp */
4117 break;
4118 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07004119 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07004120 break;
4121 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07004122 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07004123 break;
4124 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07004125 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07004126 break;
4127 default:
4128 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
4129 bpc = min((unsigned int)8, display_bpc);
4130 break;
4131 }
4132
Keith Packard578393c2011-09-05 11:53:21 -07004133 display_bpc = min(display_bpc, bpc);
4134
Adam Jackson82820492011-10-10 16:33:34 -04004135 DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
4136 bpc, display_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004137
Keith Packard578393c2011-09-05 11:53:21 -07004138 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07004139
4140 return display_bpc != bpc;
4141}
4142
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004143static int vlv_get_refclk(struct drm_crtc *crtc)
4144{
4145 struct drm_device *dev = crtc->dev;
4146 struct drm_i915_private *dev_priv = dev->dev_private;
4147 int refclk = 27000; /* for DP & HDMI */
4148
4149 return 100000; /* only one validated so far */
4150
4151 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4152 refclk = 96000;
4153 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4154 if (intel_panel_use_ssc(dev_priv))
4155 refclk = 100000;
4156 else
4157 refclk = 96000;
4158 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4159 refclk = 100000;
4160 }
4161
4162 return refclk;
4163}
4164
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004165static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4166{
4167 struct drm_device *dev = crtc->dev;
4168 struct drm_i915_private *dev_priv = dev->dev_private;
4169 int refclk;
4170
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004171 if (IS_VALLEYVIEW(dev)) {
4172 refclk = vlv_get_refclk(crtc);
4173 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004174 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4175 refclk = dev_priv->lvds_ssc_freq * 1000;
4176 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4177 refclk / 1000);
4178 } else if (!IS_GEN2(dev)) {
4179 refclk = 96000;
4180 } else {
4181 refclk = 48000;
4182 }
4183
4184 return refclk;
4185}
4186
4187static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
4188 intel_clock_t *clock)
4189{
4190 /* SDVO TV has fixed PLL values depend on its clock range,
4191 this mirrors vbios setting. */
4192 if (adjusted_mode->clock >= 100000
4193 && adjusted_mode->clock < 140500) {
4194 clock->p1 = 2;
4195 clock->p2 = 10;
4196 clock->n = 3;
4197 clock->m1 = 16;
4198 clock->m2 = 8;
4199 } else if (adjusted_mode->clock >= 140500
4200 && adjusted_mode->clock <= 200000) {
4201 clock->p1 = 1;
4202 clock->p2 = 10;
4203 clock->n = 6;
4204 clock->m1 = 12;
4205 clock->m2 = 8;
4206 }
4207}
4208
Jesse Barnesa7516a02011-12-15 12:30:37 -08004209static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
4210 intel_clock_t *clock,
4211 intel_clock_t *reduced_clock)
4212{
4213 struct drm_device *dev = crtc->dev;
4214 struct drm_i915_private *dev_priv = dev->dev_private;
4215 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4216 int pipe = intel_crtc->pipe;
4217 u32 fp, fp2 = 0;
4218
4219 if (IS_PINEVIEW(dev)) {
4220 fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
4221 if (reduced_clock)
4222 fp2 = (1 << reduced_clock->n) << 16 |
4223 reduced_clock->m1 << 8 | reduced_clock->m2;
4224 } else {
4225 fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
4226 if (reduced_clock)
4227 fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
4228 reduced_clock->m2;
4229 }
4230
4231 I915_WRITE(FP0(pipe), fp);
4232
4233 intel_crtc->lowfreq_avail = false;
4234 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4235 reduced_clock && i915_powersave) {
4236 I915_WRITE(FP1(pipe), fp2);
4237 intel_crtc->lowfreq_avail = true;
4238 } else {
4239 I915_WRITE(FP1(pipe), fp);
4240 }
4241}
4242
Daniel Vetter93e537a2012-03-28 23:11:26 +02004243static void intel_update_lvds(struct drm_crtc *crtc, intel_clock_t *clock,
4244 struct drm_display_mode *adjusted_mode)
4245{
4246 struct drm_device *dev = crtc->dev;
4247 struct drm_i915_private *dev_priv = dev->dev_private;
4248 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4249 int pipe = intel_crtc->pipe;
Chris Wilson284d5df2012-04-14 17:41:59 +01004250 u32 temp;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004251
4252 temp = I915_READ(LVDS);
4253 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
4254 if (pipe == 1) {
4255 temp |= LVDS_PIPEB_SELECT;
4256 } else {
4257 temp &= ~LVDS_PIPEB_SELECT;
4258 }
4259 /* set the corresponsding LVDS_BORDER bit */
4260 temp |= dev_priv->lvds_border_bits;
4261 /* Set the B0-B3 data pairs corresponding to whether we're going to
4262 * set the DPLLs for dual-channel mode or not.
4263 */
4264 if (clock->p2 == 7)
4265 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
4266 else
4267 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
4268
4269 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4270 * appropriately here, but we need to look more thoroughly into how
4271 * panels behave in the two modes.
4272 */
4273 /* set the dithering flag on LVDS as needed */
4274 if (INTEL_INFO(dev)->gen >= 4) {
4275 if (dev_priv->lvds_dither)
4276 temp |= LVDS_ENABLE_DITHER;
4277 else
4278 temp &= ~LVDS_ENABLE_DITHER;
4279 }
Chris Wilson284d5df2012-04-14 17:41:59 +01004280 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Daniel Vetter93e537a2012-03-28 23:11:26 +02004281 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004282 temp |= LVDS_HSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004283 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004284 temp |= LVDS_VSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004285 I915_WRITE(LVDS, temp);
4286}
4287
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004288static void vlv_update_pll(struct drm_crtc *crtc,
4289 struct drm_display_mode *mode,
4290 struct drm_display_mode *adjusted_mode,
4291 intel_clock_t *clock, intel_clock_t *reduced_clock,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304292 int num_connectors)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004293{
4294 struct drm_device *dev = crtc->dev;
4295 struct drm_i915_private *dev_priv = dev->dev_private;
4296 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4297 int pipe = intel_crtc->pipe;
4298 u32 dpll, mdiv, pdiv;
4299 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304300 bool is_sdvo;
4301 u32 temp;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004302
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304303 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4304 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4305
4306 dpll = DPLL_VGA_MODE_DIS;
4307 dpll |= DPLL_EXT_BUFFER_ENABLE_VLV;
4308 dpll |= DPLL_REFA_CLK_ENABLE_VLV;
4309 dpll |= DPLL_INTEGRATED_CLOCK_VLV;
4310
4311 I915_WRITE(DPLL(pipe), dpll);
4312 POSTING_READ(DPLL(pipe));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004313
4314 bestn = clock->n;
4315 bestm1 = clock->m1;
4316 bestm2 = clock->m2;
4317 bestp1 = clock->p1;
4318 bestp2 = clock->p2;
4319
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304320 /*
4321 * In Valleyview PLL and program lane counter registers are exposed
4322 * through DPIO interface
4323 */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004324 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4325 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4326 mdiv |= ((bestn << DPIO_N_SHIFT));
4327 mdiv |= (1 << DPIO_POST_DIV_SHIFT);
4328 mdiv |= (1 << DPIO_K_SHIFT);
4329 mdiv |= DPIO_ENABLE_CALIBRATION;
4330 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4331
4332 intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), 0x01000000);
4333
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304334 pdiv = (1 << DPIO_REFSEL_OVERRIDE) | (5 << DPIO_PLL_MODESEL_SHIFT) |
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004335 (3 << DPIO_BIAS_CURRENT_CTL_SHIFT) | (1<<20) |
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304336 (7 << DPIO_PLL_REFCLK_SEL_SHIFT) | (8 << DPIO_DRIVER_CTL_SHIFT) |
4337 (5 << DPIO_CLK_BIAS_CTL_SHIFT);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004338 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe), pdiv);
4339
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304340 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe), 0x005f003b);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004341
4342 dpll |= DPLL_VCO_ENABLE;
4343 I915_WRITE(DPLL(pipe), dpll);
4344 POSTING_READ(DPLL(pipe));
4345 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4346 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4347
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304348 intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x620);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004349
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304350 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4351 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4352
4353 I915_WRITE(DPLL(pipe), dpll);
4354
4355 /* Wait for the clocks to stabilize. */
4356 POSTING_READ(DPLL(pipe));
4357 udelay(150);
4358
4359 temp = 0;
4360 if (is_sdvo) {
4361 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004362 if (temp > 1)
4363 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4364 else
4365 temp = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004366 }
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304367 I915_WRITE(DPLL_MD(pipe), temp);
4368 POSTING_READ(DPLL_MD(pipe));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004369
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304370 /* Now program lane control registers */
4371 if(intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)
4372 || intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
4373 {
4374 temp = 0x1000C4;
4375 if(pipe == 1)
4376 temp |= (1 << 21);
4377 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL1, temp);
4378 }
4379 if(intel_pipe_has_type(crtc,INTEL_OUTPUT_EDP))
4380 {
4381 temp = 0x1000C4;
4382 if(pipe == 1)
4383 temp |= (1 << 21);
4384 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL2, temp);
4385 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004386}
4387
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004388static void i9xx_update_pll(struct drm_crtc *crtc,
4389 struct drm_display_mode *mode,
4390 struct drm_display_mode *adjusted_mode,
4391 intel_clock_t *clock, intel_clock_t *reduced_clock,
4392 int num_connectors)
4393{
4394 struct drm_device *dev = crtc->dev;
4395 struct drm_i915_private *dev_priv = dev->dev_private;
4396 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4397 int pipe = intel_crtc->pipe;
4398 u32 dpll;
4399 bool is_sdvo;
4400
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304401 i9xx_update_pll_dividers(crtc, clock, reduced_clock);
4402
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004403 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4404 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4405
4406 dpll = DPLL_VGA_MODE_DIS;
4407
4408 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4409 dpll |= DPLLB_MODE_LVDS;
4410 else
4411 dpll |= DPLLB_MODE_DAC_SERIAL;
4412 if (is_sdvo) {
4413 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4414 if (pixel_multiplier > 1) {
4415 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4416 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4417 }
4418 dpll |= DPLL_DVO_HIGH_SPEED;
4419 }
4420 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4421 dpll |= DPLL_DVO_HIGH_SPEED;
4422
4423 /* compute bitmask from p1 value */
4424 if (IS_PINEVIEW(dev))
4425 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4426 else {
4427 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4428 if (IS_G4X(dev) && reduced_clock)
4429 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4430 }
4431 switch (clock->p2) {
4432 case 5:
4433 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4434 break;
4435 case 7:
4436 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4437 break;
4438 case 10:
4439 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4440 break;
4441 case 14:
4442 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4443 break;
4444 }
4445 if (INTEL_INFO(dev)->gen >= 4)
4446 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4447
4448 if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4449 dpll |= PLL_REF_INPUT_TVCLKINBC;
4450 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4451 /* XXX: just matching BIOS for now */
4452 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4453 dpll |= 3;
4454 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4455 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4456 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4457 else
4458 dpll |= PLL_REF_INPUT_DREFCLK;
4459
4460 dpll |= DPLL_VCO_ENABLE;
4461 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4462 POSTING_READ(DPLL(pipe));
4463 udelay(150);
4464
4465 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4466 * This is an exception to the general rule that mode_set doesn't turn
4467 * things on.
4468 */
4469 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4470 intel_update_lvds(crtc, clock, adjusted_mode);
4471
4472 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4473 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4474
4475 I915_WRITE(DPLL(pipe), dpll);
4476
4477 /* Wait for the clocks to stabilize. */
4478 POSTING_READ(DPLL(pipe));
4479 udelay(150);
4480
4481 if (INTEL_INFO(dev)->gen >= 4) {
4482 u32 temp = 0;
4483 if (is_sdvo) {
4484 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4485 if (temp > 1)
4486 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4487 else
4488 temp = 0;
4489 }
4490 I915_WRITE(DPLL_MD(pipe), temp);
4491 } else {
4492 /* The pixel multiplier can only be updated once the
4493 * DPLL is enabled and the clocks are stable.
4494 *
4495 * So write it again.
4496 */
4497 I915_WRITE(DPLL(pipe), dpll);
4498 }
4499}
4500
4501static void i8xx_update_pll(struct drm_crtc *crtc,
4502 struct drm_display_mode *adjusted_mode,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304503 intel_clock_t *clock, intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004504 int num_connectors)
4505{
4506 struct drm_device *dev = crtc->dev;
4507 struct drm_i915_private *dev_priv = dev->dev_private;
4508 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4509 int pipe = intel_crtc->pipe;
4510 u32 dpll;
4511
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304512 i9xx_update_pll_dividers(crtc, clock, reduced_clock);
4513
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004514 dpll = DPLL_VGA_MODE_DIS;
4515
4516 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4517 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4518 } else {
4519 if (clock->p1 == 2)
4520 dpll |= PLL_P1_DIVIDE_BY_TWO;
4521 else
4522 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4523 if (clock->p2 == 4)
4524 dpll |= PLL_P2_DIVIDE_BY_4;
4525 }
4526
4527 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4528 /* XXX: just matching BIOS for now */
4529 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4530 dpll |= 3;
4531 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4532 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4533 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4534 else
4535 dpll |= PLL_REF_INPUT_DREFCLK;
4536
4537 dpll |= DPLL_VCO_ENABLE;
4538 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4539 POSTING_READ(DPLL(pipe));
4540 udelay(150);
4541
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004542 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4543 * This is an exception to the general rule that mode_set doesn't turn
4544 * things on.
4545 */
4546 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4547 intel_update_lvds(crtc, clock, adjusted_mode);
4548
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004549 I915_WRITE(DPLL(pipe), dpll);
4550
4551 /* Wait for the clocks to stabilize. */
4552 POSTING_READ(DPLL(pipe));
4553 udelay(150);
4554
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004555 /* The pixel multiplier can only be updated once the
4556 * DPLL is enabled and the clocks are stable.
4557 *
4558 * So write it again.
4559 */
4560 I915_WRITE(DPLL(pipe), dpll);
4561}
4562
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004563static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
4564 struct drm_display_mode *mode,
4565 struct drm_display_mode *adjusted_mode)
4566{
4567 struct drm_device *dev = intel_crtc->base.dev;
4568 struct drm_i915_private *dev_priv = dev->dev_private;
4569 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004570 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004571 uint32_t vsyncshift;
4572
4573 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4574 /* the chip adds 2 halflines automatically */
4575 adjusted_mode->crtc_vtotal -= 1;
4576 adjusted_mode->crtc_vblank_end -= 1;
4577 vsyncshift = adjusted_mode->crtc_hsync_start
4578 - adjusted_mode->crtc_htotal / 2;
4579 } else {
4580 vsyncshift = 0;
4581 }
4582
4583 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004584 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004585
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004586 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004587 (adjusted_mode->crtc_hdisplay - 1) |
4588 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004589 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004590 (adjusted_mode->crtc_hblank_start - 1) |
4591 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004592 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004593 (adjusted_mode->crtc_hsync_start - 1) |
4594 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4595
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004596 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004597 (adjusted_mode->crtc_vdisplay - 1) |
4598 ((adjusted_mode->crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004599 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004600 (adjusted_mode->crtc_vblank_start - 1) |
4601 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004602 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004603 (adjusted_mode->crtc_vsync_start - 1) |
4604 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4605
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004606 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4607 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4608 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4609 * bits. */
4610 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4611 (pipe == PIPE_B || pipe == PIPE_C))
4612 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4613
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004614 /* pipesrc controls the size that is scaled from, which should
4615 * always be the user's requested size.
4616 */
4617 I915_WRITE(PIPESRC(pipe),
4618 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4619}
4620
Eric Anholtf564048e2011-03-30 13:01:02 -07004621static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
4622 struct drm_display_mode *mode,
4623 struct drm_display_mode *adjusted_mode,
4624 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004625 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004626{
4627 struct drm_device *dev = crtc->dev;
4628 struct drm_i915_private *dev_priv = dev->dev_private;
4629 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4630 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004631 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004632 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004633 intel_clock_t clock, reduced_clock;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004634 u32 dspcntr, pipeconf;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004635 bool ok, has_reduced_clock = false, is_sdvo = false;
4636 bool is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004637 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004638 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004639 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004640
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004641 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004642 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004643 case INTEL_OUTPUT_LVDS:
4644 is_lvds = true;
4645 break;
4646 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004647 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004648 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004649 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004650 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004651 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004652 case INTEL_OUTPUT_TVOUT:
4653 is_tv = true;
4654 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004655 case INTEL_OUTPUT_DISPLAYPORT:
4656 is_dp = true;
4657 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004658 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004659
Eric Anholtc751ce42010-03-25 11:48:48 -07004660 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004661 }
4662
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004663 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004664
Ma Lingd4906092009-03-18 20:13:27 +08004665 /*
4666 * Returns a set of divisors for the desired target clock with the given
4667 * refclk, or FALSE. The returned values represent the clock equation:
4668 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4669 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004670 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004671 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4672 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004673 if (!ok) {
4674 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004675 return -EINVAL;
4676 }
4677
4678 /* Ensure that the cursor is valid for the new mode before changing... */
4679 intel_crtc_update_cursor(crtc, true);
4680
4681 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004682 /*
4683 * Ensure we match the reduced clock's P to the target clock.
4684 * If the clocks don't match, we can't switch the display clock
4685 * by using the FP0/FP1. In such case we will disable the LVDS
4686 * downclock feature.
4687 */
Eric Anholtf564048e2011-03-30 13:01:02 -07004688 has_reduced_clock = limit->find_pll(limit, crtc,
4689 dev_priv->lvds_downclock,
4690 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004691 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004692 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004693 }
4694
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004695 if (is_sdvo && is_tv)
4696 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004697
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004698 if (IS_GEN2(dev))
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304699 i8xx_update_pll(crtc, adjusted_mode, &clock,
4700 has_reduced_clock ? &reduced_clock : NULL,
4701 num_connectors);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004702 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304703 vlv_update_pll(crtc, mode, adjusted_mode, &clock,
4704 has_reduced_clock ? &reduced_clock : NULL,
4705 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004706 else
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004707 i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
4708 has_reduced_clock ? &reduced_clock : NULL,
4709 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004710
4711 /* setup pipeconf */
4712 pipeconf = I915_READ(PIPECONF(pipe));
4713
4714 /* Set up the display plane register */
4715 dspcntr = DISPPLANE_GAMMA_ENABLE;
4716
Eric Anholt929c77f2011-03-30 13:01:04 -07004717 if (pipe == 0)
4718 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4719 else
4720 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07004721
4722 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4723 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4724 * core speed.
4725 *
4726 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4727 * pipe == 0 check?
4728 */
4729 if (mode->clock >
4730 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4731 pipeconf |= PIPECONF_DOUBLE_WIDE;
4732 else
4733 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4734 }
4735
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004736 /* default to 8bpc */
4737 pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
4738 if (is_dp) {
Jani Nikula0c96c652012-09-26 18:43:10 +03004739 if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004740 pipeconf |= PIPECONF_BPP_6 |
4741 PIPECONF_DITHER_EN |
4742 PIPECONF_DITHER_TYPE_SP;
4743 }
4744 }
4745
Gajanan Bhat19c03922012-09-27 19:13:07 +05304746 if (IS_VALLEYVIEW(dev) && intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4747 if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4748 pipeconf |= PIPECONF_BPP_6 |
4749 PIPECONF_ENABLE |
4750 I965_PIPECONF_ACTIVE;
4751 }
4752 }
4753
Eric Anholtf564048e2011-03-30 13:01:02 -07004754 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
4755 drm_mode_debug_printmodeline(mode);
4756
Jesse Barnesa7516a02011-12-15 12:30:37 -08004757 if (HAS_PIPE_CXSR(dev)) {
4758 if (intel_crtc->lowfreq_avail) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004759 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4760 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004761 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07004762 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4763 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4764 }
4765 }
4766
Keith Packard617cf882012-02-08 13:53:38 -08004767 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetterdbb02572012-01-28 14:49:23 +01004768 if (!IS_GEN2(dev) &&
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004769 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Eric Anholtf564048e2011-03-30 13:01:02 -07004770 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004771 else
Keith Packard617cf882012-02-08 13:53:38 -08004772 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004773
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004774 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07004775
4776 /* pipesrc and dspsize control the size that is scaled from,
4777 * which should always be the user's requested size.
4778 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004779 I915_WRITE(DSPSIZE(plane),
4780 ((mode->vdisplay - 1) << 16) |
4781 (mode->hdisplay - 1));
4782 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004783
Eric Anholtf564048e2011-03-30 13:01:02 -07004784 I915_WRITE(PIPECONF(pipe), pipeconf);
4785 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07004786 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07004787
4788 intel_wait_for_vblank(dev, pipe);
4789
Eric Anholtf564048e2011-03-30 13:01:02 -07004790 I915_WRITE(DSPCNTR(plane), dspcntr);
4791 POSTING_READ(DSPCNTR(plane));
4792
Daniel Vetter94352cf2012-07-05 22:51:56 +02004793 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004794
4795 intel_update_watermarks(dev);
4796
Eric Anholtf564048e2011-03-30 13:01:02 -07004797 return ret;
4798}
4799
Keith Packard9fb526d2011-09-26 22:24:57 -07004800/*
4801 * Initialize reference clocks when the driver loads
4802 */
4803void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004804{
4805 struct drm_i915_private *dev_priv = dev->dev_private;
4806 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004807 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004808 u32 temp;
4809 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004810 bool has_cpu_edp = false;
4811 bool has_pch_edp = false;
4812 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004813 bool has_ck505 = false;
4814 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004815
4816 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004817 list_for_each_entry(encoder, &mode_config->encoder_list,
4818 base.head) {
4819 switch (encoder->type) {
4820 case INTEL_OUTPUT_LVDS:
4821 has_panel = true;
4822 has_lvds = true;
4823 break;
4824 case INTEL_OUTPUT_EDP:
4825 has_panel = true;
4826 if (intel_encoder_is_pch_edp(&encoder->base))
4827 has_pch_edp = true;
4828 else
4829 has_cpu_edp = true;
4830 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004831 }
4832 }
4833
Keith Packard99eb6a02011-09-26 14:29:12 -07004834 if (HAS_PCH_IBX(dev)) {
4835 has_ck505 = dev_priv->display_clock_mode;
4836 can_ssc = has_ck505;
4837 } else {
4838 has_ck505 = false;
4839 can_ssc = true;
4840 }
4841
4842 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
4843 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
4844 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004845
4846 /* Ironlake: try to setup display ref clock before DPLL
4847 * enabling. This is only under driver's control after
4848 * PCH B stepping, previous chipset stepping should be
4849 * ignoring this setting.
4850 */
4851 temp = I915_READ(PCH_DREF_CONTROL);
4852 /* Always enable nonspread source */
4853 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004854
Keith Packard99eb6a02011-09-26 14:29:12 -07004855 if (has_ck505)
4856 temp |= DREF_NONSPREAD_CK505_ENABLE;
4857 else
4858 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004859
Keith Packard199e5d72011-09-22 12:01:57 -07004860 if (has_panel) {
4861 temp &= ~DREF_SSC_SOURCE_MASK;
4862 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004863
Keith Packard199e5d72011-09-22 12:01:57 -07004864 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07004865 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004866 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004867 temp |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02004868 } else
4869 temp &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004870
4871 /* Get SSC going before enabling the outputs */
4872 I915_WRITE(PCH_DREF_CONTROL, temp);
4873 POSTING_READ(PCH_DREF_CONTROL);
4874 udelay(200);
4875
Jesse Barnes13d83a62011-08-03 12:59:20 -07004876 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4877
4878 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07004879 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07004880 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004881 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004882 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004883 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07004884 else
4885 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004886 } else
4887 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4888
4889 I915_WRITE(PCH_DREF_CONTROL, temp);
4890 POSTING_READ(PCH_DREF_CONTROL);
4891 udelay(200);
4892 } else {
4893 DRM_DEBUG_KMS("Disabling SSC entirely\n");
4894
4895 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4896
4897 /* Turn off CPU output */
4898 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4899
4900 I915_WRITE(PCH_DREF_CONTROL, temp);
4901 POSTING_READ(PCH_DREF_CONTROL);
4902 udelay(200);
4903
4904 /* Turn off the SSC source */
4905 temp &= ~DREF_SSC_SOURCE_MASK;
4906 temp |= DREF_SSC_SOURCE_DISABLE;
4907
4908 /* Turn off SSC1 */
4909 temp &= ~ DREF_SSC1_ENABLE;
4910
Jesse Barnes13d83a62011-08-03 12:59:20 -07004911 I915_WRITE(PCH_DREF_CONTROL, temp);
4912 POSTING_READ(PCH_DREF_CONTROL);
4913 udelay(200);
4914 }
4915}
4916
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004917static int ironlake_get_refclk(struct drm_crtc *crtc)
4918{
4919 struct drm_device *dev = crtc->dev;
4920 struct drm_i915_private *dev_priv = dev->dev_private;
4921 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004922 struct intel_encoder *edp_encoder = NULL;
4923 int num_connectors = 0;
4924 bool is_lvds = false;
4925
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004926 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004927 switch (encoder->type) {
4928 case INTEL_OUTPUT_LVDS:
4929 is_lvds = true;
4930 break;
4931 case INTEL_OUTPUT_EDP:
4932 edp_encoder = encoder;
4933 break;
4934 }
4935 num_connectors++;
4936 }
4937
4938 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4939 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4940 dev_priv->lvds_ssc_freq);
4941 return dev_priv->lvds_ssc_freq * 1000;
4942 }
4943
4944 return 120000;
4945}
4946
Paulo Zanonic8203562012-09-12 10:06:29 -03004947static void ironlake_set_pipeconf(struct drm_crtc *crtc,
4948 struct drm_display_mode *adjusted_mode,
4949 bool dither)
4950{
4951 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
4952 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4953 int pipe = intel_crtc->pipe;
4954 uint32_t val;
4955
4956 val = I915_READ(PIPECONF(pipe));
4957
4958 val &= ~PIPE_BPC_MASK;
4959 switch (intel_crtc->bpp) {
4960 case 18:
4961 val |= PIPE_6BPC;
4962 break;
4963 case 24:
4964 val |= PIPE_8BPC;
4965 break;
4966 case 30:
4967 val |= PIPE_10BPC;
4968 break;
4969 case 36:
4970 val |= PIPE_12BPC;
4971 break;
4972 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03004973 /* Case prevented by intel_choose_pipe_bpp_dither. */
4974 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03004975 }
4976
4977 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
4978 if (dither)
4979 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
4980
4981 val &= ~PIPECONF_INTERLACE_MASK;
4982 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
4983 val |= PIPECONF_INTERLACED_ILK;
4984 else
4985 val |= PIPECONF_PROGRESSIVE;
4986
4987 I915_WRITE(PIPECONF(pipe), val);
4988 POSTING_READ(PIPECONF(pipe));
4989}
4990
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03004991static void haswell_set_pipeconf(struct drm_crtc *crtc,
4992 struct drm_display_mode *adjusted_mode,
4993 bool dither)
4994{
4995 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
4996 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni702e7a52012-10-23 18:29:59 -02004997 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03004998 uint32_t val;
4999
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005000 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005001
5002 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5003 if (dither)
5004 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5005
5006 val &= ~PIPECONF_INTERLACE_MASK_HSW;
5007 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
5008 val |= PIPECONF_INTERLACED_ILK;
5009 else
5010 val |= PIPECONF_PROGRESSIVE;
5011
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005012 I915_WRITE(PIPECONF(cpu_transcoder), val);
5013 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005014}
5015
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005016static bool ironlake_compute_clocks(struct drm_crtc *crtc,
5017 struct drm_display_mode *adjusted_mode,
5018 intel_clock_t *clock,
5019 bool *has_reduced_clock,
5020 intel_clock_t *reduced_clock)
5021{
5022 struct drm_device *dev = crtc->dev;
5023 struct drm_i915_private *dev_priv = dev->dev_private;
5024 struct intel_encoder *intel_encoder;
5025 int refclk;
5026 const intel_limit_t *limit;
5027 bool ret, is_sdvo = false, is_tv = false, is_lvds = false;
5028
5029 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5030 switch (intel_encoder->type) {
5031 case INTEL_OUTPUT_LVDS:
5032 is_lvds = true;
5033 break;
5034 case INTEL_OUTPUT_SDVO:
5035 case INTEL_OUTPUT_HDMI:
5036 is_sdvo = true;
5037 if (intel_encoder->needs_tv_clock)
5038 is_tv = true;
5039 break;
5040 case INTEL_OUTPUT_TVOUT:
5041 is_tv = true;
5042 break;
5043 }
5044 }
5045
5046 refclk = ironlake_get_refclk(crtc);
5047
5048 /*
5049 * Returns a set of divisors for the desired target clock with the given
5050 * refclk, or FALSE. The returned values represent the clock equation:
5051 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5052 */
5053 limit = intel_limit(crtc, refclk);
5054 ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
5055 clock);
5056 if (!ret)
5057 return false;
5058
5059 if (is_lvds && dev_priv->lvds_downclock_avail) {
5060 /*
5061 * Ensure we match the reduced clock's P to the target clock.
5062 * If the clocks don't match, we can't switch the display clock
5063 * by using the FP0/FP1. In such case we will disable the LVDS
5064 * downclock feature.
5065 */
5066 *has_reduced_clock = limit->find_pll(limit, crtc,
5067 dev_priv->lvds_downclock,
5068 refclk,
5069 clock,
5070 reduced_clock);
5071 }
5072
5073 if (is_sdvo && is_tv)
5074 i9xx_adjust_sdvo_tv_clock(adjusted_mode, clock);
5075
5076 return true;
5077}
5078
Daniel Vetter01a415f2012-10-27 15:58:40 +02005079static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5080{
5081 struct drm_i915_private *dev_priv = dev->dev_private;
5082 uint32_t temp;
5083
5084 temp = I915_READ(SOUTH_CHICKEN1);
5085 if (temp & FDI_BC_BIFURCATION_SELECT)
5086 return;
5087
5088 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5089 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5090
5091 temp |= FDI_BC_BIFURCATION_SELECT;
5092 DRM_DEBUG_KMS("enabling fdi C rx\n");
5093 I915_WRITE(SOUTH_CHICKEN1, temp);
5094 POSTING_READ(SOUTH_CHICKEN1);
5095}
5096
5097static bool ironlake_check_fdi_lanes(struct intel_crtc *intel_crtc)
5098{
5099 struct drm_device *dev = intel_crtc->base.dev;
5100 struct drm_i915_private *dev_priv = dev->dev_private;
5101 struct intel_crtc *pipe_B_crtc =
5102 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5103
5104 DRM_DEBUG_KMS("checking fdi config on pipe %i, lanes %i\n",
5105 intel_crtc->pipe, intel_crtc->fdi_lanes);
5106 if (intel_crtc->fdi_lanes > 4) {
5107 DRM_DEBUG_KMS("invalid fdi lane config on pipe %i: %i lanes\n",
5108 intel_crtc->pipe, intel_crtc->fdi_lanes);
5109 /* Clamp lanes to avoid programming the hw with bogus values. */
5110 intel_crtc->fdi_lanes = 4;
5111
5112 return false;
5113 }
5114
5115 if (dev_priv->num_pipe == 2)
5116 return true;
5117
5118 switch (intel_crtc->pipe) {
5119 case PIPE_A:
5120 return true;
5121 case PIPE_B:
5122 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5123 intel_crtc->fdi_lanes > 2) {
5124 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
5125 intel_crtc->pipe, intel_crtc->fdi_lanes);
5126 /* Clamp lanes to avoid programming the hw with bogus values. */
5127 intel_crtc->fdi_lanes = 2;
5128
5129 return false;
5130 }
5131
5132 if (intel_crtc->fdi_lanes > 2)
5133 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5134 else
5135 cpt_enable_fdi_bc_bifurcation(dev);
5136
5137 return true;
5138 case PIPE_C:
5139 if (!pipe_B_crtc->base.enabled || pipe_B_crtc->fdi_lanes <= 2) {
5140 if (intel_crtc->fdi_lanes > 2) {
5141 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
5142 intel_crtc->pipe, intel_crtc->fdi_lanes);
5143 /* Clamp lanes to avoid programming the hw with bogus values. */
5144 intel_crtc->fdi_lanes = 2;
5145
5146 return false;
5147 }
5148 } else {
5149 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5150 return false;
5151 }
5152
5153 cpt_enable_fdi_bc_bifurcation(dev);
5154
5155 return true;
5156 default:
5157 BUG();
5158 }
5159}
5160
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005161static void ironlake_set_m_n(struct drm_crtc *crtc,
5162 struct drm_display_mode *mode,
5163 struct drm_display_mode *adjusted_mode)
5164{
5165 struct drm_device *dev = crtc->dev;
5166 struct drm_i915_private *dev_priv = dev->dev_private;
5167 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02005168 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005169 struct intel_encoder *intel_encoder, *edp_encoder = NULL;
5170 struct fdi_m_n m_n = {0};
5171 int target_clock, pixel_multiplier, lane, link_bw;
5172 bool is_dp = false, is_cpu_edp = false;
5173
5174 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5175 switch (intel_encoder->type) {
5176 case INTEL_OUTPUT_DISPLAYPORT:
5177 is_dp = true;
5178 break;
5179 case INTEL_OUTPUT_EDP:
5180 is_dp = true;
5181 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
5182 is_cpu_edp = true;
5183 edp_encoder = intel_encoder;
5184 break;
5185 }
5186 }
5187
5188 /* FDI link */
5189 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5190 lane = 0;
5191 /* CPU eDP doesn't require FDI link, so just set DP M/N
5192 according to current link config */
5193 if (is_cpu_edp) {
5194 intel_edp_link_config(edp_encoder, &lane, &link_bw);
5195 } else {
5196 /* FDI is a binary signal running at ~2.7GHz, encoding
5197 * each output octet as 10 bits. The actual frequency
5198 * is stored as a divider into a 100MHz clock, and the
5199 * mode pixel clock is stored in units of 1KHz.
5200 * Hence the bw of each lane in terms of the mode signal
5201 * is:
5202 */
5203 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5204 }
5205
5206 /* [e]DP over FDI requires target mode clock instead of link clock. */
5207 if (edp_encoder)
5208 target_clock = intel_edp_target_clock(edp_encoder, mode);
5209 else if (is_dp)
5210 target_clock = mode->clock;
5211 else
5212 target_clock = adjusted_mode->clock;
5213
5214 if (!lane) {
5215 /*
5216 * Account for spread spectrum to avoid
5217 * oversubscribing the link. Max center spread
5218 * is 2.5%; use 5% for safety's sake.
5219 */
5220 u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
5221 lane = bps / (link_bw * 8) + 1;
5222 }
5223
5224 intel_crtc->fdi_lanes = lane;
5225
5226 if (pixel_multiplier > 1)
5227 link_bw *= pixel_multiplier;
5228 ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
5229 &m_n);
5230
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02005231 I915_WRITE(PIPE_DATA_M1(cpu_transcoder), TU_SIZE(m_n.tu) | m_n.gmch_m);
5232 I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
5233 I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
5234 I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005235}
5236
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005237static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
5238 struct drm_display_mode *adjusted_mode,
5239 intel_clock_t *clock, u32 fp)
5240{
5241 struct drm_crtc *crtc = &intel_crtc->base;
5242 struct drm_device *dev = crtc->dev;
5243 struct drm_i915_private *dev_priv = dev->dev_private;
5244 struct intel_encoder *intel_encoder;
5245 uint32_t dpll;
5246 int factor, pixel_multiplier, num_connectors = 0;
5247 bool is_lvds = false, is_sdvo = false, is_tv = false;
5248 bool is_dp = false, is_cpu_edp = false;
5249
5250 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5251 switch (intel_encoder->type) {
5252 case INTEL_OUTPUT_LVDS:
5253 is_lvds = true;
5254 break;
5255 case INTEL_OUTPUT_SDVO:
5256 case INTEL_OUTPUT_HDMI:
5257 is_sdvo = true;
5258 if (intel_encoder->needs_tv_clock)
5259 is_tv = true;
5260 break;
5261 case INTEL_OUTPUT_TVOUT:
5262 is_tv = true;
5263 break;
5264 case INTEL_OUTPUT_DISPLAYPORT:
5265 is_dp = true;
5266 break;
5267 case INTEL_OUTPUT_EDP:
5268 is_dp = true;
5269 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
5270 is_cpu_edp = true;
5271 break;
5272 }
5273
5274 num_connectors++;
5275 }
5276
5277 /* Enable autotuning of the PLL clock (if permissible) */
5278 factor = 21;
5279 if (is_lvds) {
5280 if ((intel_panel_use_ssc(dev_priv) &&
5281 dev_priv->lvds_ssc_freq == 100) ||
5282 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
5283 factor = 25;
5284 } else if (is_sdvo && is_tv)
5285 factor = 20;
5286
5287 if (clock->m < factor * clock->n)
5288 fp |= FP_CB_TUNE;
5289
5290 dpll = 0;
5291
5292 if (is_lvds)
5293 dpll |= DPLLB_MODE_LVDS;
5294 else
5295 dpll |= DPLLB_MODE_DAC_SERIAL;
5296 if (is_sdvo) {
5297 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5298 if (pixel_multiplier > 1) {
5299 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
5300 }
5301 dpll |= DPLL_DVO_HIGH_SPEED;
5302 }
5303 if (is_dp && !is_cpu_edp)
5304 dpll |= DPLL_DVO_HIGH_SPEED;
5305
5306 /* compute bitmask from p1 value */
5307 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5308 /* also FPA1 */
5309 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5310
5311 switch (clock->p2) {
5312 case 5:
5313 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5314 break;
5315 case 7:
5316 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5317 break;
5318 case 10:
5319 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5320 break;
5321 case 14:
5322 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5323 break;
5324 }
5325
5326 if (is_sdvo && is_tv)
5327 dpll |= PLL_REF_INPUT_TVCLKINBC;
5328 else if (is_tv)
5329 /* XXX: just matching BIOS for now */
5330 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
5331 dpll |= 3;
5332 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5333 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5334 else
5335 dpll |= PLL_REF_INPUT_DREFCLK;
5336
5337 return dpll;
5338}
5339
Eric Anholtf564048e2011-03-30 13:01:02 -07005340static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
5341 struct drm_display_mode *mode,
5342 struct drm_display_mode *adjusted_mode,
5343 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005344 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005345{
5346 struct drm_device *dev = crtc->dev;
5347 struct drm_i915_private *dev_priv = dev->dev_private;
5348 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5349 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005350 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005351 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005352 intel_clock_t clock, reduced_clock;
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005353 u32 dpll, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005354 bool ok, has_reduced_clock = false;
5355 bool is_lvds = false, is_dp = false, is_cpu_edp = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005356 struct intel_encoder *encoder;
Eric Anholtfae14982011-03-30 13:01:09 -07005357 u32 temp;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005358 int ret;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005359 bool dither, fdi_config_ok;
Jesse Barnes79e53942008-11-07 14:24:08 -08005360
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005361 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005362 switch (encoder->type) {
5363 case INTEL_OUTPUT_LVDS:
5364 is_lvds = true;
5365 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005366 case INTEL_OUTPUT_DISPLAYPORT:
5367 is_dp = true;
5368 break;
5369 case INTEL_OUTPUT_EDP:
Jesse Barnese3aef172012-04-10 11:58:03 -07005370 is_dp = true;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005371 if (!intel_encoder_is_pch_edp(&encoder->base))
Jesse Barnese3aef172012-04-10 11:58:03 -07005372 is_cpu_edp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005373 break;
5374 }
5375
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005376 num_connectors++;
5377 }
5378
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005379 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5380 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5381
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005382 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5383 &has_reduced_clock, &reduced_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005384 if (!ok) {
5385 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5386 return -EINVAL;
5387 }
5388
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005389 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005390 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005391
Eric Anholt8febb292011-03-30 13:01:07 -07005392 /* determine panel color depth */
Jani Nikulac8241962012-11-02 10:19:55 +02005393 dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
5394 adjusted_mode);
Paulo Zanonic8203562012-09-12 10:06:29 -03005395 if (is_lvds && dev_priv->lvds_dither)
5396 dither = true;
Eric Anholt8febb292011-03-30 13:01:07 -07005397
Eric Anholta07d6782011-03-30 13:01:08 -07005398 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5399 if (has_reduced_clock)
5400 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5401 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08005402
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005403 dpll = ironlake_compute_dpll(intel_crtc, adjusted_mode, &clock, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005404
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07005405 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005406 drm_mode_debug_printmodeline(mode);
5407
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005408 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
5409 if (!is_cpu_edp) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005410 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01005411
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005412 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5413 if (pll == NULL) {
5414 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
5415 pipe);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005416 return -EINVAL;
5417 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005418 } else
5419 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005420
5421 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5422 * This is an exception to the general rule that mode_set doesn't turn
5423 * things on.
5424 */
5425 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07005426 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01005427 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Jesse Barnes7885d202012-01-12 14:51:17 -08005428 if (HAS_PCH_CPT(dev)) {
5429 temp &= ~PORT_TRANS_SEL_MASK;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005430 temp |= PORT_TRANS_SEL_CPT(pipe);
Jesse Barnes7885d202012-01-12 14:51:17 -08005431 } else {
5432 if (pipe == 1)
5433 temp |= LVDS_PIPEB_SELECT;
5434 else
5435 temp &= ~LVDS_PIPEB_SELECT;
5436 }
Jesse Barnes4b645f12011-10-12 09:51:31 -07005437
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08005438 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01005439 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08005440 /* Set the B0-B3 data pairs corresponding to whether we're going to
5441 * set the DPLLs for dual-channel mode or not.
5442 */
5443 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01005444 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08005445 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005446 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08005447
5448 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5449 * appropriately here, but we need to look more thoroughly into how
5450 * panels behave in the two modes.
5451 */
Chris Wilson284d5df2012-04-14 17:41:59 +01005452 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Bryan Freedaa9b5002011-01-12 13:43:19 -08005453 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01005454 temp |= LVDS_HSYNC_POLARITY;
Bryan Freedaa9b5002011-01-12 13:43:19 -08005455 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01005456 temp |= LVDS_VSYNC_POLARITY;
Eric Anholtfae14982011-03-30 13:01:09 -07005457 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005458 }
Jesse Barnes434ed092010-09-07 14:48:06 -07005459
Jesse Barnese3aef172012-04-10 11:58:03 -07005460 if (is_dp && !is_cpu_edp) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005461 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07005462 } else {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005463 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005464 I915_WRITE(TRANSDATA_M1(pipe), 0);
5465 I915_WRITE(TRANSDATA_N1(pipe), 0);
5466 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5467 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005468 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005469
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005470 if (intel_crtc->pch_pll) {
5471 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005472
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005473 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005474 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005475 udelay(150);
5476
Eric Anholt8febb292011-03-30 13:01:07 -07005477 /* The pixel multiplier can only be updated once the
5478 * DPLL is enabled and the clocks are stable.
5479 *
5480 * So write it again.
5481 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005482 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005483 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005484
Chris Wilson5eddb702010-09-11 13:48:45 +01005485 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005486 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005487 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005488 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005489 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005490 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005491 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005492 }
5493 }
5494
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005495 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005496
Daniel Vetter01a415f2012-10-27 15:58:40 +02005497 /* Note, this also computes intel_crtc->fdi_lanes which is used below in
5498 * ironlake_check_fdi_lanes. */
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005499 ironlake_set_m_n(crtc, mode, adjusted_mode);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005500
Daniel Vetter01a415f2012-10-27 15:58:40 +02005501 fdi_config_ok = ironlake_check_fdi_lanes(intel_crtc);
5502
Jesse Barnese3aef172012-04-10 11:58:03 -07005503 if (is_cpu_edp)
Eric Anholt8febb292011-03-30 13:01:07 -07005504 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005505
Paulo Zanonic8203562012-09-12 10:06:29 -03005506 ironlake_set_pipeconf(crtc, adjusted_mode, dither);
Jesse Barnes79e53942008-11-07 14:24:08 -08005507
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005508 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005509
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005510 /* Set up the display plane register */
5511 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005512 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005513
Daniel Vetter94352cf2012-07-05 22:51:56 +02005514 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005515
5516 intel_update_watermarks(dev);
5517
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03005518 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5519
Daniel Vetter01a415f2012-10-27 15:58:40 +02005520 return fdi_config_ok ? ret : -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005521}
5522
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005523static int haswell_crtc_mode_set(struct drm_crtc *crtc,
5524 struct drm_display_mode *mode,
5525 struct drm_display_mode *adjusted_mode,
5526 int x, int y,
5527 struct drm_framebuffer *fb)
5528{
5529 struct drm_device *dev = crtc->dev;
5530 struct drm_i915_private *dev_priv = dev->dev_private;
5531 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5532 int pipe = intel_crtc->pipe;
5533 int plane = intel_crtc->plane;
5534 int num_connectors = 0;
5535 intel_clock_t clock, reduced_clock;
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005536 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005537 bool ok, has_reduced_clock = false;
5538 bool is_lvds = false, is_dp = false, is_cpu_edp = false;
5539 struct intel_encoder *encoder;
5540 u32 temp;
5541 int ret;
5542 bool dither;
5543
5544 for_each_encoder_on_crtc(dev, crtc, encoder) {
5545 switch (encoder->type) {
5546 case INTEL_OUTPUT_LVDS:
5547 is_lvds = true;
5548 break;
5549 case INTEL_OUTPUT_DISPLAYPORT:
5550 is_dp = true;
5551 break;
5552 case INTEL_OUTPUT_EDP:
5553 is_dp = true;
5554 if (!intel_encoder_is_pch_edp(&encoder->base))
5555 is_cpu_edp = true;
5556 break;
5557 }
5558
5559 num_connectors++;
5560 }
5561
Paulo Zanonia5c961d2012-10-24 15:59:34 -02005562 if (is_cpu_edp)
5563 intel_crtc->cpu_transcoder = TRANSCODER_EDP;
5564 else
5565 intel_crtc->cpu_transcoder = pipe;
5566
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005567 /* We are not sure yet this won't happen. */
5568 WARN(!HAS_PCH_LPT(dev), "Unexpected PCH type %d\n",
5569 INTEL_PCH_TYPE(dev));
5570
5571 WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
5572 num_connectors, pipe_name(pipe));
5573
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005574 WARN_ON(I915_READ(PIPECONF(intel_crtc->cpu_transcoder)) &
Paulo Zanoni1ce42922012-10-05 12:06:01 -03005575 (PIPECONF_ENABLE | I965_PIPECONF_ACTIVE));
5576
5577 WARN_ON(I915_READ(DSPCNTR(plane)) & DISPLAY_PLANE_ENABLE);
5578
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005579 if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
5580 return -EINVAL;
5581
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005582 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5583 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5584 &has_reduced_clock,
5585 &reduced_clock);
5586 if (!ok) {
5587 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5588 return -EINVAL;
5589 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005590 }
5591
5592 /* Ensure that the cursor is valid for the new mode before changing... */
5593 intel_crtc_update_cursor(crtc, true);
5594
5595 /* determine panel color depth */
Jani Nikulac8241962012-11-02 10:19:55 +02005596 dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
5597 adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005598 if (is_lvds && dev_priv->lvds_dither)
5599 dither = true;
5600
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005601 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
5602 drm_mode_debug_printmodeline(mode);
5603
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005604 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5605 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5606 if (has_reduced_clock)
5607 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5608 reduced_clock.m2;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005609
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005610 dpll = ironlake_compute_dpll(intel_crtc, adjusted_mode, &clock,
5611 fp);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005612
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005613 /* CPU eDP is the only output that doesn't need a PCH PLL of its
5614 * own on pre-Haswell/LPT generation */
5615 if (!is_cpu_edp) {
5616 struct intel_pch_pll *pll;
5617
5618 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5619 if (pll == NULL) {
5620 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
5621 pipe);
5622 return -EINVAL;
5623 }
5624 } else
5625 intel_put_pch_pll(intel_crtc);
5626
5627 /* The LVDS pin pair needs to be on before the DPLLs are
5628 * enabled. This is an exception to the general rule that
5629 * mode_set doesn't turn things on.
5630 */
5631 if (is_lvds) {
5632 temp = I915_READ(PCH_LVDS);
5633 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
5634 if (HAS_PCH_CPT(dev)) {
5635 temp &= ~PORT_TRANS_SEL_MASK;
5636 temp |= PORT_TRANS_SEL_CPT(pipe);
5637 } else {
5638 if (pipe == 1)
5639 temp |= LVDS_PIPEB_SELECT;
5640 else
5641 temp &= ~LVDS_PIPEB_SELECT;
5642 }
5643
5644 /* set the corresponsding LVDS_BORDER bit */
5645 temp |= dev_priv->lvds_border_bits;
5646 /* Set the B0-B3 data pairs corresponding to whether
5647 * we're going to set the DPLLs for dual-channel mode or
5648 * not.
5649 */
5650 if (clock.p2 == 7)
5651 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005652 else
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005653 temp &= ~(LVDS_B0B3_POWER_UP |
5654 LVDS_CLKB_POWER_UP);
5655
5656 /* It would be nice to set 24 vs 18-bit mode
5657 * (LVDS_A3_POWER_UP) appropriately here, but we need to
5658 * look more thoroughly into how panels behave in the
5659 * two modes.
5660 */
5661 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5662 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5663 temp |= LVDS_HSYNC_POLARITY;
5664 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5665 temp |= LVDS_VSYNC_POLARITY;
5666 I915_WRITE(PCH_LVDS, temp);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005667 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005668 }
5669
5670 if (is_dp && !is_cpu_edp) {
5671 intel_dp_set_m_n(crtc, mode, adjusted_mode);
5672 } else {
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005673 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5674 /* For non-DP output, clear any trans DP clock recovery
5675 * setting.*/
5676 I915_WRITE(TRANSDATA_M1(pipe), 0);
5677 I915_WRITE(TRANSDATA_N1(pipe), 0);
5678 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5679 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
5680 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005681 }
5682
5683 intel_crtc->lowfreq_avail = false;
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005684 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5685 if (intel_crtc->pch_pll) {
5686 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
5687
5688 /* Wait for the clocks to stabilize. */
5689 POSTING_READ(intel_crtc->pch_pll->pll_reg);
5690 udelay(150);
5691
5692 /* The pixel multiplier can only be updated once the
5693 * DPLL is enabled and the clocks are stable.
5694 *
5695 * So write it again.
5696 */
5697 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
5698 }
5699
5700 if (intel_crtc->pch_pll) {
5701 if (is_lvds && has_reduced_clock && i915_powersave) {
5702 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
5703 intel_crtc->lowfreq_avail = true;
5704 } else {
5705 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
5706 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005707 }
5708 }
5709
5710 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
5711
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -03005712 if (!is_dp || is_cpu_edp)
5713 ironlake_set_m_n(crtc, mode, adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005714
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005715 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5716 if (is_cpu_edp)
5717 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005718
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005719 haswell_set_pipeconf(crtc, adjusted_mode, dither);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005720
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005721 /* Set up the display plane register */
5722 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
5723 POSTING_READ(DSPCNTR(plane));
5724
5725 ret = intel_pipe_set_base(crtc, x, y, fb);
5726
5727 intel_update_watermarks(dev);
5728
5729 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5730
5731 return ret;
5732}
5733
Eric Anholtf564048e2011-03-30 13:01:02 -07005734static int intel_crtc_mode_set(struct drm_crtc *crtc,
5735 struct drm_display_mode *mode,
5736 struct drm_display_mode *adjusted_mode,
5737 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005738 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07005739{
5740 struct drm_device *dev = crtc->dev;
5741 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt0b701d22011-03-30 13:01:03 -07005742 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5743 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07005744 int ret;
5745
Eric Anholt0b701d22011-03-30 13:01:03 -07005746 drm_vblank_pre_modeset(dev, pipe);
5747
Eric Anholtf564048e2011-03-30 13:01:02 -07005748 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005749 x, y, fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005750 drm_vblank_post_modeset(dev, pipe);
5751
5752 return ret;
5753}
5754
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005755static bool intel_eld_uptodate(struct drm_connector *connector,
5756 int reg_eldv, uint32_t bits_eldv,
5757 int reg_elda, uint32_t bits_elda,
5758 int reg_edid)
5759{
5760 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5761 uint8_t *eld = connector->eld;
5762 uint32_t i;
5763
5764 i = I915_READ(reg_eldv);
5765 i &= bits_eldv;
5766
5767 if (!eld[0])
5768 return !i;
5769
5770 if (!i)
5771 return false;
5772
5773 i = I915_READ(reg_elda);
5774 i &= ~bits_elda;
5775 I915_WRITE(reg_elda, i);
5776
5777 for (i = 0; i < eld[2]; i++)
5778 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
5779 return false;
5780
5781 return true;
5782}
5783
Wu Fengguange0dac652011-09-05 14:25:34 +08005784static void g4x_write_eld(struct drm_connector *connector,
5785 struct drm_crtc *crtc)
5786{
5787 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5788 uint8_t *eld = connector->eld;
5789 uint32_t eldv;
5790 uint32_t len;
5791 uint32_t i;
5792
5793 i = I915_READ(G4X_AUD_VID_DID);
5794
5795 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
5796 eldv = G4X_ELDV_DEVCL_DEVBLC;
5797 else
5798 eldv = G4X_ELDV_DEVCTG;
5799
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005800 if (intel_eld_uptodate(connector,
5801 G4X_AUD_CNTL_ST, eldv,
5802 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
5803 G4X_HDMIW_HDMIEDID))
5804 return;
5805
Wu Fengguange0dac652011-09-05 14:25:34 +08005806 i = I915_READ(G4X_AUD_CNTL_ST);
5807 i &= ~(eldv | G4X_ELD_ADDR);
5808 len = (i >> 9) & 0x1f; /* ELD buffer size */
5809 I915_WRITE(G4X_AUD_CNTL_ST, i);
5810
5811 if (!eld[0])
5812 return;
5813
5814 len = min_t(uint8_t, eld[2], len);
5815 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5816 for (i = 0; i < len; i++)
5817 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
5818
5819 i = I915_READ(G4X_AUD_CNTL_ST);
5820 i |= eldv;
5821 I915_WRITE(G4X_AUD_CNTL_ST, i);
5822}
5823
Wang Xingchao83358c852012-08-16 22:43:37 +08005824static void haswell_write_eld(struct drm_connector *connector,
5825 struct drm_crtc *crtc)
5826{
5827 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5828 uint8_t *eld = connector->eld;
5829 struct drm_device *dev = crtc->dev;
5830 uint32_t eldv;
5831 uint32_t i;
5832 int len;
5833 int pipe = to_intel_crtc(crtc)->pipe;
5834 int tmp;
5835
5836 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
5837 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
5838 int aud_config = HSW_AUD_CFG(pipe);
5839 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
5840
5841
5842 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
5843
5844 /* Audio output enable */
5845 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
5846 tmp = I915_READ(aud_cntrl_st2);
5847 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
5848 I915_WRITE(aud_cntrl_st2, tmp);
5849
5850 /* Wait for 1 vertical blank */
5851 intel_wait_for_vblank(dev, pipe);
5852
5853 /* Set ELD valid state */
5854 tmp = I915_READ(aud_cntrl_st2);
5855 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
5856 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
5857 I915_WRITE(aud_cntrl_st2, tmp);
5858 tmp = I915_READ(aud_cntrl_st2);
5859 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
5860
5861 /* Enable HDMI mode */
5862 tmp = I915_READ(aud_config);
5863 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
5864 /* clear N_programing_enable and N_value_index */
5865 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
5866 I915_WRITE(aud_config, tmp);
5867
5868 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
5869
5870 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
5871
5872 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5873 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5874 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
5875 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
5876 } else
5877 I915_WRITE(aud_config, 0);
5878
5879 if (intel_eld_uptodate(connector,
5880 aud_cntrl_st2, eldv,
5881 aud_cntl_st, IBX_ELD_ADDRESS,
5882 hdmiw_hdmiedid))
5883 return;
5884
5885 i = I915_READ(aud_cntrl_st2);
5886 i &= ~eldv;
5887 I915_WRITE(aud_cntrl_st2, i);
5888
5889 if (!eld[0])
5890 return;
5891
5892 i = I915_READ(aud_cntl_st);
5893 i &= ~IBX_ELD_ADDRESS;
5894 I915_WRITE(aud_cntl_st, i);
5895 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
5896 DRM_DEBUG_DRIVER("port num:%d\n", i);
5897
5898 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
5899 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5900 for (i = 0; i < len; i++)
5901 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
5902
5903 i = I915_READ(aud_cntrl_st2);
5904 i |= eldv;
5905 I915_WRITE(aud_cntrl_st2, i);
5906
5907}
5908
Wu Fengguange0dac652011-09-05 14:25:34 +08005909static void ironlake_write_eld(struct drm_connector *connector,
5910 struct drm_crtc *crtc)
5911{
5912 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5913 uint8_t *eld = connector->eld;
5914 uint32_t eldv;
5915 uint32_t i;
5916 int len;
5917 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06005918 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08005919 int aud_cntl_st;
5920 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08005921 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08005922
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08005923 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08005924 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
5925 aud_config = IBX_AUD_CFG(pipe);
5926 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005927 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08005928 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08005929 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
5930 aud_config = CPT_AUD_CFG(pipe);
5931 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005932 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08005933 }
5934
Wang Xingchao9b138a82012-08-09 16:52:18 +08005935 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08005936
5937 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08005938 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08005939 if (!i) {
5940 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
5941 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005942 eldv = IBX_ELD_VALIDB;
5943 eldv |= IBX_ELD_VALIDB << 4;
5944 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08005945 } else {
5946 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005947 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08005948 }
5949
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005950 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5951 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5952 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06005953 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
5954 } else
5955 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005956
5957 if (intel_eld_uptodate(connector,
5958 aud_cntrl_st2, eldv,
5959 aud_cntl_st, IBX_ELD_ADDRESS,
5960 hdmiw_hdmiedid))
5961 return;
5962
Wu Fengguange0dac652011-09-05 14:25:34 +08005963 i = I915_READ(aud_cntrl_st2);
5964 i &= ~eldv;
5965 I915_WRITE(aud_cntrl_st2, i);
5966
5967 if (!eld[0])
5968 return;
5969
Wu Fengguange0dac652011-09-05 14:25:34 +08005970 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005971 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08005972 I915_WRITE(aud_cntl_st, i);
5973
5974 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
5975 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5976 for (i = 0; i < len; i++)
5977 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
5978
5979 i = I915_READ(aud_cntrl_st2);
5980 i |= eldv;
5981 I915_WRITE(aud_cntrl_st2, i);
5982}
5983
5984void intel_write_eld(struct drm_encoder *encoder,
5985 struct drm_display_mode *mode)
5986{
5987 struct drm_crtc *crtc = encoder->crtc;
5988 struct drm_connector *connector;
5989 struct drm_device *dev = encoder->dev;
5990 struct drm_i915_private *dev_priv = dev->dev_private;
5991
5992 connector = drm_select_eld(encoder, mode);
5993 if (!connector)
5994 return;
5995
5996 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5997 connector->base.id,
5998 drm_get_connector_name(connector),
5999 connector->encoder->base.id,
6000 drm_get_encoder_name(connector->encoder));
6001
6002 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6003
6004 if (dev_priv->display.write_eld)
6005 dev_priv->display.write_eld(connector, crtc);
6006}
6007
Jesse Barnes79e53942008-11-07 14:24:08 -08006008/** Loads the palette/gamma unit for the CRTC with the prepared values */
6009void intel_crtc_load_lut(struct drm_crtc *crtc)
6010{
6011 struct drm_device *dev = crtc->dev;
6012 struct drm_i915_private *dev_priv = dev->dev_private;
6013 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006014 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006015 int i;
6016
6017 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006018 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006019 return;
6020
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006021 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006022 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006023 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006024
Jesse Barnes79e53942008-11-07 14:24:08 -08006025 for (i = 0; i < 256; i++) {
6026 I915_WRITE(palreg + 4 * i,
6027 (intel_crtc->lut_r[i] << 16) |
6028 (intel_crtc->lut_g[i] << 8) |
6029 intel_crtc->lut_b[i]);
6030 }
6031}
6032
Chris Wilson560b85b2010-08-07 11:01:38 +01006033static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6034{
6035 struct drm_device *dev = crtc->dev;
6036 struct drm_i915_private *dev_priv = dev->dev_private;
6037 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6038 bool visible = base != 0;
6039 u32 cntl;
6040
6041 if (intel_crtc->cursor_visible == visible)
6042 return;
6043
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006044 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006045 if (visible) {
6046 /* On these chipsets we can only modify the base whilst
6047 * the cursor is disabled.
6048 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006049 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006050
6051 cntl &= ~(CURSOR_FORMAT_MASK);
6052 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6053 cntl |= CURSOR_ENABLE |
6054 CURSOR_GAMMA_ENABLE |
6055 CURSOR_FORMAT_ARGB;
6056 } else
6057 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006058 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006059
6060 intel_crtc->cursor_visible = visible;
6061}
6062
6063static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6064{
6065 struct drm_device *dev = crtc->dev;
6066 struct drm_i915_private *dev_priv = dev->dev_private;
6067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6068 int pipe = intel_crtc->pipe;
6069 bool visible = base != 0;
6070
6071 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006072 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006073 if (base) {
6074 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6075 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6076 cntl |= pipe << 28; /* Connect to correct pipe */
6077 } else {
6078 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6079 cntl |= CURSOR_MODE_DISABLE;
6080 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006081 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006082
6083 intel_crtc->cursor_visible = visible;
6084 }
6085 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006086 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006087}
6088
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006089static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6090{
6091 struct drm_device *dev = crtc->dev;
6092 struct drm_i915_private *dev_priv = dev->dev_private;
6093 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6094 int pipe = intel_crtc->pipe;
6095 bool visible = base != 0;
6096
6097 if (intel_crtc->cursor_visible != visible) {
6098 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6099 if (base) {
6100 cntl &= ~CURSOR_MODE;
6101 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6102 } else {
6103 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6104 cntl |= CURSOR_MODE_DISABLE;
6105 }
6106 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6107
6108 intel_crtc->cursor_visible = visible;
6109 }
6110 /* and commit changes on next vblank */
6111 I915_WRITE(CURBASE_IVB(pipe), base);
6112}
6113
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006114/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006115static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6116 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006117{
6118 struct drm_device *dev = crtc->dev;
6119 struct drm_i915_private *dev_priv = dev->dev_private;
6120 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6121 int pipe = intel_crtc->pipe;
6122 int x = intel_crtc->cursor_x;
6123 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006124 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006125 bool visible;
6126
6127 pos = 0;
6128
Chris Wilson6b383a72010-09-13 13:54:26 +01006129 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006130 base = intel_crtc->cursor_addr;
6131 if (x > (int) crtc->fb->width)
6132 base = 0;
6133
6134 if (y > (int) crtc->fb->height)
6135 base = 0;
6136 } else
6137 base = 0;
6138
6139 if (x < 0) {
6140 if (x + intel_crtc->cursor_width < 0)
6141 base = 0;
6142
6143 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6144 x = -x;
6145 }
6146 pos |= x << CURSOR_X_SHIFT;
6147
6148 if (y < 0) {
6149 if (y + intel_crtc->cursor_height < 0)
6150 base = 0;
6151
6152 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6153 y = -y;
6154 }
6155 pos |= y << CURSOR_Y_SHIFT;
6156
6157 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006158 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006159 return;
6160
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006161 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006162 I915_WRITE(CURPOS_IVB(pipe), pos);
6163 ivb_update_cursor(crtc, base);
6164 } else {
6165 I915_WRITE(CURPOS(pipe), pos);
6166 if (IS_845G(dev) || IS_I865G(dev))
6167 i845_update_cursor(crtc, base);
6168 else
6169 i9xx_update_cursor(crtc, base);
6170 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006171}
6172
Jesse Barnes79e53942008-11-07 14:24:08 -08006173static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006174 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006175 uint32_t handle,
6176 uint32_t width, uint32_t height)
6177{
6178 struct drm_device *dev = crtc->dev;
6179 struct drm_i915_private *dev_priv = dev->dev_private;
6180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006181 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006182 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006183 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006184
Jesse Barnes79e53942008-11-07 14:24:08 -08006185 /* if we want to turn off the cursor ignore width and height */
6186 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006187 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006188 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006189 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006190 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006191 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006192 }
6193
6194 /* Currently we only support 64x64 cursors */
6195 if (width != 64 || height != 64) {
6196 DRM_ERROR("we currently only support 64x64 cursors\n");
6197 return -EINVAL;
6198 }
6199
Chris Wilson05394f32010-11-08 19:18:58 +00006200 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006201 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006202 return -ENOENT;
6203
Chris Wilson05394f32010-11-08 19:18:58 +00006204 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006205 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006206 ret = -ENOMEM;
6207 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006208 }
6209
Dave Airlie71acb5e2008-12-30 20:31:46 +10006210 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006211 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006212 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00006213 if (obj->tiling_mode) {
6214 DRM_ERROR("cursor cannot be tiled\n");
6215 ret = -EINVAL;
6216 goto fail_locked;
6217 }
6218
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006219 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006220 if (ret) {
6221 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006222 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006223 }
6224
Chris Wilsond9e86c02010-11-10 16:40:20 +00006225 ret = i915_gem_object_put_fence(obj);
6226 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006227 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006228 goto fail_unpin;
6229 }
6230
Chris Wilson05394f32010-11-08 19:18:58 +00006231 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006232 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006233 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006234 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006235 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6236 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006237 if (ret) {
6238 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006239 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006240 }
Chris Wilson05394f32010-11-08 19:18:58 +00006241 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006242 }
6243
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006244 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006245 I915_WRITE(CURSIZE, (height << 12) | width);
6246
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006247 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006248 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006249 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006250 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006251 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6252 } else
6253 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006254 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006255 }
Jesse Barnes80824002009-09-10 15:28:06 -07006256
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006257 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006258
6259 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006260 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006261 intel_crtc->cursor_width = width;
6262 intel_crtc->cursor_height = height;
6263
Chris Wilson6b383a72010-09-13 13:54:26 +01006264 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006265
Jesse Barnes79e53942008-11-07 14:24:08 -08006266 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006267fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006268 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006269fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006270 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006271fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006272 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006273 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006274}
6275
6276static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6277{
Jesse Barnes79e53942008-11-07 14:24:08 -08006278 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006279
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006280 intel_crtc->cursor_x = x;
6281 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006282
Chris Wilson6b383a72010-09-13 13:54:26 +01006283 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006284
6285 return 0;
6286}
6287
6288/** Sets the color ramps on behalf of RandR */
6289void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6290 u16 blue, int regno)
6291{
6292 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6293
6294 intel_crtc->lut_r[regno] = red >> 8;
6295 intel_crtc->lut_g[regno] = green >> 8;
6296 intel_crtc->lut_b[regno] = blue >> 8;
6297}
6298
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006299void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6300 u16 *blue, int regno)
6301{
6302 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6303
6304 *red = intel_crtc->lut_r[regno] << 8;
6305 *green = intel_crtc->lut_g[regno] << 8;
6306 *blue = intel_crtc->lut_b[regno] << 8;
6307}
6308
Jesse Barnes79e53942008-11-07 14:24:08 -08006309static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006310 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006311{
James Simmons72034252010-08-03 01:33:19 +01006312 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006313 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006314
James Simmons72034252010-08-03 01:33:19 +01006315 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006316 intel_crtc->lut_r[i] = red[i] >> 8;
6317 intel_crtc->lut_g[i] = green[i] >> 8;
6318 intel_crtc->lut_b[i] = blue[i] >> 8;
6319 }
6320
6321 intel_crtc_load_lut(crtc);
6322}
6323
6324/**
6325 * Get a pipe with a simple mode set on it for doing load-based monitor
6326 * detection.
6327 *
6328 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07006329 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08006330 *
Eric Anholtc751ce42010-03-25 11:48:48 -07006331 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08006332 * configured for it. In the future, it could choose to temporarily disable
6333 * some outputs to free up a pipe for its use.
6334 *
6335 * \return crtc, or NULL if no pipes are available.
6336 */
6337
6338/* VESA 640x480x72Hz mode to set on the pipe */
6339static struct drm_display_mode load_detect_mode = {
6340 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6341 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6342};
6343
Chris Wilsond2dff872011-04-19 08:36:26 +01006344static struct drm_framebuffer *
6345intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006346 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006347 struct drm_i915_gem_object *obj)
6348{
6349 struct intel_framebuffer *intel_fb;
6350 int ret;
6351
6352 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6353 if (!intel_fb) {
6354 drm_gem_object_unreference_unlocked(&obj->base);
6355 return ERR_PTR(-ENOMEM);
6356 }
6357
6358 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6359 if (ret) {
6360 drm_gem_object_unreference_unlocked(&obj->base);
6361 kfree(intel_fb);
6362 return ERR_PTR(ret);
6363 }
6364
6365 return &intel_fb->base;
6366}
6367
6368static u32
6369intel_framebuffer_pitch_for_width(int width, int bpp)
6370{
6371 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6372 return ALIGN(pitch, 64);
6373}
6374
6375static u32
6376intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6377{
6378 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6379 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6380}
6381
6382static struct drm_framebuffer *
6383intel_framebuffer_create_for_mode(struct drm_device *dev,
6384 struct drm_display_mode *mode,
6385 int depth, int bpp)
6386{
6387 struct drm_i915_gem_object *obj;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006388 struct drm_mode_fb_cmd2 mode_cmd;
Chris Wilsond2dff872011-04-19 08:36:26 +01006389
6390 obj = i915_gem_alloc_object(dev,
6391 intel_framebuffer_size_for_mode(mode, bpp));
6392 if (obj == NULL)
6393 return ERR_PTR(-ENOMEM);
6394
6395 mode_cmd.width = mode->hdisplay;
6396 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006397 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6398 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006399 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006400
6401 return intel_framebuffer_create(dev, &mode_cmd, obj);
6402}
6403
6404static struct drm_framebuffer *
6405mode_fits_in_fbdev(struct drm_device *dev,
6406 struct drm_display_mode *mode)
6407{
6408 struct drm_i915_private *dev_priv = dev->dev_private;
6409 struct drm_i915_gem_object *obj;
6410 struct drm_framebuffer *fb;
6411
6412 if (dev_priv->fbdev == NULL)
6413 return NULL;
6414
6415 obj = dev_priv->fbdev->ifb.obj;
6416 if (obj == NULL)
6417 return NULL;
6418
6419 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006420 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6421 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006422 return NULL;
6423
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006424 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006425 return NULL;
6426
6427 return fb;
6428}
6429
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006430bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006431 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006432 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006433{
6434 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006435 struct intel_encoder *intel_encoder =
6436 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006437 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006438 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006439 struct drm_crtc *crtc = NULL;
6440 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006441 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006442 int i = -1;
6443
Chris Wilsond2dff872011-04-19 08:36:26 +01006444 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6445 connector->base.id, drm_get_connector_name(connector),
6446 encoder->base.id, drm_get_encoder_name(encoder));
6447
Jesse Barnes79e53942008-11-07 14:24:08 -08006448 /*
6449 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006450 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006451 * - if the connector already has an assigned crtc, use it (but make
6452 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006453 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006454 * - try to find the first unused crtc that can drive this connector,
6455 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006456 */
6457
6458 /* See if we already have a CRTC for this connector */
6459 if (encoder->crtc) {
6460 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006461
Daniel Vetter24218aa2012-08-12 19:27:11 +02006462 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006463 old->load_detect_temp = false;
6464
6465 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006466 if (connector->dpms != DRM_MODE_DPMS_ON)
6467 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006468
Chris Wilson71731882011-04-19 23:10:58 +01006469 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006470 }
6471
6472 /* Find an unused one (if possible) */
6473 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6474 i++;
6475 if (!(encoder->possible_crtcs & (1 << i)))
6476 continue;
6477 if (!possible_crtc->enabled) {
6478 crtc = possible_crtc;
6479 break;
6480 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006481 }
6482
6483 /*
6484 * If we didn't find an unused CRTC, don't use any.
6485 */
6486 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006487 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6488 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006489 }
6490
Daniel Vetterfc303102012-07-09 10:40:58 +02006491 intel_encoder->new_crtc = to_intel_crtc(crtc);
6492 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006493
6494 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006495 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006496 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006497 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006498
Chris Wilson64927112011-04-20 07:25:26 +01006499 if (!mode)
6500 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006501
Chris Wilsond2dff872011-04-19 08:36:26 +01006502 /* We need a framebuffer large enough to accommodate all accesses
6503 * that the plane may generate whilst we perform load detection.
6504 * We can not rely on the fbcon either being present (we get called
6505 * during its initialisation to detect all boot displays, or it may
6506 * not even exist) or that it is large enough to satisfy the
6507 * requested mode.
6508 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006509 fb = mode_fits_in_fbdev(dev, mode);
6510 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006511 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006512 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6513 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006514 } else
6515 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006516 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006517 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter24218aa2012-08-12 19:27:11 +02006518 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006519 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006520
Daniel Vetter94352cf2012-07-05 22:51:56 +02006521 if (!intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006522 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006523 if (old->release_fb)
6524 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006525 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006526 }
Chris Wilson71731882011-04-19 23:10:58 +01006527
Jesse Barnes79e53942008-11-07 14:24:08 -08006528 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006529 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006530
Chris Wilson71731882011-04-19 23:10:58 +01006531 return true;
Daniel Vetter24218aa2012-08-12 19:27:11 +02006532fail:
6533 connector->encoder = NULL;
6534 encoder->crtc = NULL;
Daniel Vetter24218aa2012-08-12 19:27:11 +02006535 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006536}
6537
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006538void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006539 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006540{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006541 struct intel_encoder *intel_encoder =
6542 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006543 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006544
Chris Wilsond2dff872011-04-19 08:36:26 +01006545 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6546 connector->base.id, drm_get_connector_name(connector),
6547 encoder->base.id, drm_get_encoder_name(encoder));
6548
Chris Wilson8261b192011-04-19 23:18:09 +01006549 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006550 struct drm_crtc *crtc = encoder->crtc;
6551
6552 to_intel_connector(connector)->new_encoder = NULL;
6553 intel_encoder->new_crtc = NULL;
6554 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006555
6556 if (old->release_fb)
6557 old->release_fb->funcs->destroy(old->release_fb);
6558
Chris Wilson0622a532011-04-21 09:32:11 +01006559 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006560 }
6561
Eric Anholtc751ce42010-03-25 11:48:48 -07006562 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006563 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6564 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006565}
6566
6567/* Returns the clock of the currently programmed mode of the given pipe. */
6568static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6569{
6570 struct drm_i915_private *dev_priv = dev->dev_private;
6571 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6572 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006573 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006574 u32 fp;
6575 intel_clock_t clock;
6576
6577 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006578 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006579 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006580 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006581
6582 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006583 if (IS_PINEVIEW(dev)) {
6584 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6585 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006586 } else {
6587 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6588 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6589 }
6590
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006591 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006592 if (IS_PINEVIEW(dev))
6593 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6594 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006595 else
6596 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006597 DPLL_FPA01_P1_POST_DIV_SHIFT);
6598
6599 switch (dpll & DPLL_MODE_MASK) {
6600 case DPLLB_MODE_DAC_SERIAL:
6601 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6602 5 : 10;
6603 break;
6604 case DPLLB_MODE_LVDS:
6605 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6606 7 : 14;
6607 break;
6608 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006609 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006610 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6611 return 0;
6612 }
6613
6614 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006615 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006616 } else {
6617 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6618
6619 if (is_lvds) {
6620 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6621 DPLL_FPA01_P1_POST_DIV_SHIFT);
6622 clock.p2 = 14;
6623
6624 if ((dpll & PLL_REF_INPUT_MASK) ==
6625 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6626 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006627 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006628 } else
Shaohua Li21778322009-02-23 15:19:16 +08006629 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006630 } else {
6631 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6632 clock.p1 = 2;
6633 else {
6634 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6635 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6636 }
6637 if (dpll & PLL_P2_DIVIDE_BY_4)
6638 clock.p2 = 4;
6639 else
6640 clock.p2 = 2;
6641
Shaohua Li21778322009-02-23 15:19:16 +08006642 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006643 }
6644 }
6645
6646 /* XXX: It would be nice to validate the clocks, but we can't reuse
6647 * i830PllIsValid() because it relies on the xf86_config connector
6648 * configuration being accurate, which it isn't necessarily.
6649 */
6650
6651 return clock.dot;
6652}
6653
6654/** Returns the currently programmed mode of the given pipe. */
6655struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6656 struct drm_crtc *crtc)
6657{
Jesse Barnes548f2452011-02-17 10:40:53 -08006658 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006659 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006660 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006661 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006662 int htot = I915_READ(HTOTAL(cpu_transcoder));
6663 int hsync = I915_READ(HSYNC(cpu_transcoder));
6664 int vtot = I915_READ(VTOTAL(cpu_transcoder));
6665 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08006666
6667 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6668 if (!mode)
6669 return NULL;
6670
6671 mode->clock = intel_crtc_clock_get(dev, crtc);
6672 mode->hdisplay = (htot & 0xffff) + 1;
6673 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6674 mode->hsync_start = (hsync & 0xffff) + 1;
6675 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6676 mode->vdisplay = (vtot & 0xffff) + 1;
6677 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6678 mode->vsync_start = (vsync & 0xffff) + 1;
6679 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6680
6681 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006682
6683 return mode;
6684}
6685
Daniel Vetter3dec0092010-08-20 21:40:52 +02006686static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006687{
6688 struct drm_device *dev = crtc->dev;
6689 drm_i915_private_t *dev_priv = dev->dev_private;
6690 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6691 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006692 int dpll_reg = DPLL(pipe);
6693 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006694
Eric Anholtbad720f2009-10-22 16:11:14 -07006695 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006696 return;
6697
6698 if (!dev_priv->lvds_downclock_avail)
6699 return;
6700
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006701 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006702 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006703 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006704
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006705 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006706
6707 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6708 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006709 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006710
Jesse Barnes652c3932009-08-17 13:31:43 -07006711 dpll = I915_READ(dpll_reg);
6712 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08006713 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006714 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006715}
6716
6717static void intel_decrease_pllclock(struct drm_crtc *crtc)
6718{
6719 struct drm_device *dev = crtc->dev;
6720 drm_i915_private_t *dev_priv = dev->dev_private;
6721 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006722
Eric Anholtbad720f2009-10-22 16:11:14 -07006723 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006724 return;
6725
6726 if (!dev_priv->lvds_downclock_avail)
6727 return;
6728
6729 /*
6730 * Since this is called by a timer, we should never get here in
6731 * the manual case.
6732 */
6733 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01006734 int pipe = intel_crtc->pipe;
6735 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02006736 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01006737
Zhao Yakui44d98a62009-10-09 11:39:40 +08006738 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006739
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006740 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006741
Chris Wilson074b5e12012-05-02 12:07:06 +01006742 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006743 dpll |= DISPLAY_RATE_SELECT_FPA1;
6744 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006745 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006746 dpll = I915_READ(dpll_reg);
6747 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08006748 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006749 }
6750
6751}
6752
Chris Wilsonf047e392012-07-21 12:31:41 +01006753void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07006754{
Chris Wilsonf047e392012-07-21 12:31:41 +01006755 i915_update_gfx_val(dev->dev_private);
6756}
6757
6758void intel_mark_idle(struct drm_device *dev)
6759{
Chris Wilsonf047e392012-07-21 12:31:41 +01006760}
6761
6762void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
6763{
6764 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07006765 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07006766
6767 if (!i915_powersave)
6768 return;
6769
Jesse Barnes652c3932009-08-17 13:31:43 -07006770 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07006771 if (!crtc->fb)
6772 continue;
6773
Chris Wilsonf047e392012-07-21 12:31:41 +01006774 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6775 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006776 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006777}
6778
Chris Wilsonf047e392012-07-21 12:31:41 +01006779void intel_mark_fb_idle(struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07006780{
Chris Wilsonf047e392012-07-21 12:31:41 +01006781 struct drm_device *dev = obj->base.dev;
6782 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07006783
Chris Wilsonf047e392012-07-21 12:31:41 +01006784 if (!i915_powersave)
Chris Wilsonacb87df2012-05-03 15:47:57 +01006785 return;
6786
Jesse Barnes652c3932009-08-17 13:31:43 -07006787 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6788 if (!crtc->fb)
6789 continue;
6790
Chris Wilsonf047e392012-07-21 12:31:41 +01006791 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6792 intel_decrease_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006793 }
6794}
6795
Jesse Barnes79e53942008-11-07 14:24:08 -08006796static void intel_crtc_destroy(struct drm_crtc *crtc)
6797{
6798 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006799 struct drm_device *dev = crtc->dev;
6800 struct intel_unpin_work *work;
6801 unsigned long flags;
6802
6803 spin_lock_irqsave(&dev->event_lock, flags);
6804 work = intel_crtc->unpin_work;
6805 intel_crtc->unpin_work = NULL;
6806 spin_unlock_irqrestore(&dev->event_lock, flags);
6807
6808 if (work) {
6809 cancel_work_sync(&work->work);
6810 kfree(work);
6811 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006812
6813 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006814
Jesse Barnes79e53942008-11-07 14:24:08 -08006815 kfree(intel_crtc);
6816}
6817
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006818static void intel_unpin_work_fn(struct work_struct *__work)
6819{
6820 struct intel_unpin_work *work =
6821 container_of(__work, struct intel_unpin_work, work);
6822
6823 mutex_lock(&work->dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01006824 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00006825 drm_gem_object_unreference(&work->pending_flip_obj->base);
6826 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006827
Chris Wilson7782de32011-07-08 12:22:41 +01006828 intel_update_fbc(work->dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006829 mutex_unlock(&work->dev->struct_mutex);
6830 kfree(work);
6831}
6832
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006833static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01006834 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006835{
6836 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006837 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6838 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00006839 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006840 struct drm_pending_vblank_event *e;
Daniel Vetter95cb1b02012-10-02 20:10:37 +02006841 struct timeval tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006842 unsigned long flags;
6843
6844 /* Ignore early vblank irqs */
6845 if (intel_crtc == NULL)
6846 return;
6847
6848 spin_lock_irqsave(&dev->event_lock, flags);
6849 work = intel_crtc->unpin_work;
6850 if (work == NULL || !work->pending) {
6851 spin_unlock_irqrestore(&dev->event_lock, flags);
6852 return;
6853 }
6854
6855 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006856
6857 if (work->event) {
6858 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006859 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006860
Mario Kleiner49b14a52010-12-09 07:00:07 +01006861 e->event.tv_sec = tvbl.tv_sec;
6862 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006863
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006864 list_add_tail(&e->base.link,
6865 &e->base.file_priv->event_list);
6866 wake_up_interruptible(&e->base.file_priv->event_wait);
6867 }
6868
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006869 drm_vblank_put(dev, intel_crtc->pipe);
6870
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006871 spin_unlock_irqrestore(&dev->event_lock, flags);
6872
Chris Wilson05394f32010-11-08 19:18:58 +00006873 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00006874
Chris Wilsone59f2ba2010-10-07 17:28:15 +01006875 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00006876 &obj->pending_flip.counter);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006877
Chris Wilson5bb61642012-09-27 21:25:58 +01006878 wake_up(&dev_priv->pending_flip_queue);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006879 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07006880
6881 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006882}
6883
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006884void intel_finish_page_flip(struct drm_device *dev, int pipe)
6885{
6886 drm_i915_private_t *dev_priv = dev->dev_private;
6887 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6888
Mario Kleiner49b14a52010-12-09 07:00:07 +01006889 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006890}
6891
6892void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6893{
6894 drm_i915_private_t *dev_priv = dev->dev_private;
6895 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6896
Mario Kleiner49b14a52010-12-09 07:00:07 +01006897 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006898}
6899
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006900void intel_prepare_page_flip(struct drm_device *dev, int plane)
6901{
6902 drm_i915_private_t *dev_priv = dev->dev_private;
6903 struct intel_crtc *intel_crtc =
6904 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6905 unsigned long flags;
6906
6907 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08006908 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006909 if ((++intel_crtc->unpin_work->pending) > 1)
6910 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08006911 } else {
6912 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
6913 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006914 spin_unlock_irqrestore(&dev->event_lock, flags);
6915}
6916
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006917static int intel_gen2_queue_flip(struct drm_device *dev,
6918 struct drm_crtc *crtc,
6919 struct drm_framebuffer *fb,
6920 struct drm_i915_gem_object *obj)
6921{
6922 struct drm_i915_private *dev_priv = dev->dev_private;
6923 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006924 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006925 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006926 int ret;
6927
Daniel Vetter6d90c952012-04-26 23:28:05 +02006928 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006929 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006930 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006931
Daniel Vetter6d90c952012-04-26 23:28:05 +02006932 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006933 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006934 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006935
6936 /* Can't queue multiple flips, so wait for the previous
6937 * one to finish before executing the next.
6938 */
6939 if (intel_crtc->plane)
6940 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6941 else
6942 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006943 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
6944 intel_ring_emit(ring, MI_NOOP);
6945 intel_ring_emit(ring, MI_DISPLAY_FLIP |
6946 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6947 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02006948 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02006949 intel_ring_emit(ring, 0); /* aux display base address, unused */
6950 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006951 return 0;
6952
6953err_unpin:
6954 intel_unpin_fb_obj(obj);
6955err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006956 return ret;
6957}
6958
6959static int intel_gen3_queue_flip(struct drm_device *dev,
6960 struct drm_crtc *crtc,
6961 struct drm_framebuffer *fb,
6962 struct drm_i915_gem_object *obj)
6963{
6964 struct drm_i915_private *dev_priv = dev->dev_private;
6965 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006966 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006967 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006968 int ret;
6969
Daniel Vetter6d90c952012-04-26 23:28:05 +02006970 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006971 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006972 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006973
Daniel Vetter6d90c952012-04-26 23:28:05 +02006974 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006975 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006976 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006977
6978 if (intel_crtc->plane)
6979 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6980 else
6981 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006982 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
6983 intel_ring_emit(ring, MI_NOOP);
6984 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
6985 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6986 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02006987 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02006988 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006989
Daniel Vetter6d90c952012-04-26 23:28:05 +02006990 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006991 return 0;
6992
6993err_unpin:
6994 intel_unpin_fb_obj(obj);
6995err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006996 return ret;
6997}
6998
6999static int intel_gen4_queue_flip(struct drm_device *dev,
7000 struct drm_crtc *crtc,
7001 struct drm_framebuffer *fb,
7002 struct drm_i915_gem_object *obj)
7003{
7004 struct drm_i915_private *dev_priv = dev->dev_private;
7005 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7006 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007007 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007008 int ret;
7009
Daniel Vetter6d90c952012-04-26 23:28:05 +02007010 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007011 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007012 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007013
Daniel Vetter6d90c952012-04-26 23:28:05 +02007014 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007015 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007016 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007017
7018 /* i965+ uses the linear or tiled offsets from the
7019 * Display Registers (which do not change across a page-flip)
7020 * so we need only reprogram the base address.
7021 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007022 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7023 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7024 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007025 intel_ring_emit(ring,
7026 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7027 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007028
7029 /* XXX Enabling the panel-fitter across page-flip is so far
7030 * untested on non-native modes, so ignore it for now.
7031 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7032 */
7033 pf = 0;
7034 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007035 intel_ring_emit(ring, pf | pipesrc);
7036 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007037 return 0;
7038
7039err_unpin:
7040 intel_unpin_fb_obj(obj);
7041err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007042 return ret;
7043}
7044
7045static int intel_gen6_queue_flip(struct drm_device *dev,
7046 struct drm_crtc *crtc,
7047 struct drm_framebuffer *fb,
7048 struct drm_i915_gem_object *obj)
7049{
7050 struct drm_i915_private *dev_priv = dev->dev_private;
7051 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007052 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007053 uint32_t pf, pipesrc;
7054 int ret;
7055
Daniel Vetter6d90c952012-04-26 23:28:05 +02007056 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007057 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007058 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007059
Daniel Vetter6d90c952012-04-26 23:28:05 +02007060 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007061 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007062 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007063
Daniel Vetter6d90c952012-04-26 23:28:05 +02007064 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7065 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7066 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007067 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007068
Chris Wilson99d9acd2012-04-17 20:37:00 +01007069 /* Contrary to the suggestions in the documentation,
7070 * "Enable Panel Fitter" does not seem to be required when page
7071 * flipping with a non-native mode, and worse causes a normal
7072 * modeset to fail.
7073 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7074 */
7075 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007076 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007077 intel_ring_emit(ring, pf | pipesrc);
7078 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007079 return 0;
7080
7081err_unpin:
7082 intel_unpin_fb_obj(obj);
7083err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007084 return ret;
7085}
7086
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007087/*
7088 * On gen7 we currently use the blit ring because (in early silicon at least)
7089 * the render ring doesn't give us interrpts for page flip completion, which
7090 * means clients will hang after the first flip is queued. Fortunately the
7091 * blit ring generates interrupts properly, so use it instead.
7092 */
7093static int intel_gen7_queue_flip(struct drm_device *dev,
7094 struct drm_crtc *crtc,
7095 struct drm_framebuffer *fb,
7096 struct drm_i915_gem_object *obj)
7097{
7098 struct drm_i915_private *dev_priv = dev->dev_private;
7099 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7100 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007101 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007102 int ret;
7103
7104 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7105 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007106 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007107
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007108 switch(intel_crtc->plane) {
7109 case PLANE_A:
7110 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7111 break;
7112 case PLANE_B:
7113 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7114 break;
7115 case PLANE_C:
7116 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7117 break;
7118 default:
7119 WARN_ONCE(1, "unknown plane in flip command\n");
7120 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007121 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007122 }
7123
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007124 ret = intel_ring_begin(ring, 4);
7125 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007126 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007127
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007128 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007129 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007130 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007131 intel_ring_emit(ring, (MI_NOOP));
7132 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007133 return 0;
7134
7135err_unpin:
7136 intel_unpin_fb_obj(obj);
7137err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007138 return ret;
7139}
7140
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007141static int intel_default_queue_flip(struct drm_device *dev,
7142 struct drm_crtc *crtc,
7143 struct drm_framebuffer *fb,
7144 struct drm_i915_gem_object *obj)
7145{
7146 return -ENODEV;
7147}
7148
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007149static int intel_crtc_page_flip(struct drm_crtc *crtc,
7150 struct drm_framebuffer *fb,
7151 struct drm_pending_vblank_event *event)
7152{
7153 struct drm_device *dev = crtc->dev;
7154 struct drm_i915_private *dev_priv = dev->dev_private;
7155 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007156 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007157 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7158 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007159 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007160 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007161
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007162 /* Can't change pixel format via MI display flips. */
7163 if (fb->pixel_format != crtc->fb->pixel_format)
7164 return -EINVAL;
7165
7166 /*
7167 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7168 * Note that pitch changes could also affect these register.
7169 */
7170 if (INTEL_INFO(dev)->gen > 3 &&
7171 (fb->offsets[0] != crtc->fb->offsets[0] ||
7172 fb->pitches[0] != crtc->fb->pitches[0]))
7173 return -EINVAL;
7174
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007175 work = kzalloc(sizeof *work, GFP_KERNEL);
7176 if (work == NULL)
7177 return -ENOMEM;
7178
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007179 work->event = event;
7180 work->dev = crtc->dev;
7181 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08007182 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007183 INIT_WORK(&work->work, intel_unpin_work_fn);
7184
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007185 ret = drm_vblank_get(dev, intel_crtc->pipe);
7186 if (ret)
7187 goto free_work;
7188
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007189 /* We borrow the event spin lock for protecting unpin_work */
7190 spin_lock_irqsave(&dev->event_lock, flags);
7191 if (intel_crtc->unpin_work) {
7192 spin_unlock_irqrestore(&dev->event_lock, flags);
7193 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007194 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007195
7196 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007197 return -EBUSY;
7198 }
7199 intel_crtc->unpin_work = work;
7200 spin_unlock_irqrestore(&dev->event_lock, flags);
7201
7202 intel_fb = to_intel_framebuffer(fb);
7203 obj = intel_fb->obj;
7204
Chris Wilson79158102012-05-23 11:13:58 +01007205 ret = i915_mutex_lock_interruptible(dev);
7206 if (ret)
7207 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007208
Jesse Barnes75dfca82010-02-10 15:09:44 -08007209 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007210 drm_gem_object_reference(&work->old_fb_obj->base);
7211 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007212
7213 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007214
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007215 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007216
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007217 work->enable_stall_check = true;
7218
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007219 /* Block clients from rendering to the new back buffer until
7220 * the flip occurs and the object is no longer visible.
7221 */
Chris Wilson05394f32010-11-08 19:18:58 +00007222 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007223
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007224 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7225 if (ret)
7226 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007227
Chris Wilson7782de32011-07-08 12:22:41 +01007228 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01007229 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007230 mutex_unlock(&dev->struct_mutex);
7231
Jesse Barnese5510fa2010-07-01 16:48:37 -07007232 trace_i915_flip_request(intel_crtc->plane, obj);
7233
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007234 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007235
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007236cleanup_pending:
7237 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson05394f32010-11-08 19:18:58 +00007238 drm_gem_object_unreference(&work->old_fb_obj->base);
7239 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007240 mutex_unlock(&dev->struct_mutex);
7241
Chris Wilson79158102012-05-23 11:13:58 +01007242cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007243 spin_lock_irqsave(&dev->event_lock, flags);
7244 intel_crtc->unpin_work = NULL;
7245 spin_unlock_irqrestore(&dev->event_lock, flags);
7246
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007247 drm_vblank_put(dev, intel_crtc->pipe);
7248free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007249 kfree(work);
7250
7251 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007252}
7253
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007254static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007255 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7256 .load_lut = intel_crtc_load_lut,
Daniel Vetter976f8a22012-07-08 22:34:21 +02007257 .disable = intel_crtc_noop,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007258};
7259
Daniel Vetter6ed0f792012-07-08 19:41:43 +02007260bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
7261{
7262 struct intel_encoder *other_encoder;
7263 struct drm_crtc *crtc = &encoder->new_crtc->base;
7264
7265 if (WARN_ON(!crtc))
7266 return false;
7267
7268 list_for_each_entry(other_encoder,
7269 &crtc->dev->mode_config.encoder_list,
7270 base.head) {
7271
7272 if (&other_encoder->new_crtc->base != crtc ||
7273 encoder == other_encoder)
7274 continue;
7275 else
7276 return true;
7277 }
7278
7279 return false;
7280}
7281
Daniel Vetter50f56112012-07-02 09:35:43 +02007282static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7283 struct drm_crtc *crtc)
7284{
7285 struct drm_device *dev;
7286 struct drm_crtc *tmp;
7287 int crtc_mask = 1;
7288
7289 WARN(!crtc, "checking null crtc?\n");
7290
7291 dev = crtc->dev;
7292
7293 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7294 if (tmp == crtc)
7295 break;
7296 crtc_mask <<= 1;
7297 }
7298
7299 if (encoder->possible_crtcs & crtc_mask)
7300 return true;
7301 return false;
7302}
7303
Daniel Vetter9a935852012-07-05 22:34:27 +02007304/**
7305 * intel_modeset_update_staged_output_state
7306 *
7307 * Updates the staged output configuration state, e.g. after we've read out the
7308 * current hw state.
7309 */
7310static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7311{
7312 struct intel_encoder *encoder;
7313 struct intel_connector *connector;
7314
7315 list_for_each_entry(connector, &dev->mode_config.connector_list,
7316 base.head) {
7317 connector->new_encoder =
7318 to_intel_encoder(connector->base.encoder);
7319 }
7320
7321 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7322 base.head) {
7323 encoder->new_crtc =
7324 to_intel_crtc(encoder->base.crtc);
7325 }
7326}
7327
7328/**
7329 * intel_modeset_commit_output_state
7330 *
7331 * This function copies the stage display pipe configuration to the real one.
7332 */
7333static void intel_modeset_commit_output_state(struct drm_device *dev)
7334{
7335 struct intel_encoder *encoder;
7336 struct intel_connector *connector;
7337
7338 list_for_each_entry(connector, &dev->mode_config.connector_list,
7339 base.head) {
7340 connector->base.encoder = &connector->new_encoder->base;
7341 }
7342
7343 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7344 base.head) {
7345 encoder->base.crtc = &encoder->new_crtc->base;
7346 }
7347}
7348
Daniel Vetter7758a112012-07-08 19:40:39 +02007349static struct drm_display_mode *
7350intel_modeset_adjusted_mode(struct drm_crtc *crtc,
7351 struct drm_display_mode *mode)
7352{
7353 struct drm_device *dev = crtc->dev;
7354 struct drm_display_mode *adjusted_mode;
7355 struct drm_encoder_helper_funcs *encoder_funcs;
7356 struct intel_encoder *encoder;
7357
7358 adjusted_mode = drm_mode_duplicate(dev, mode);
7359 if (!adjusted_mode)
7360 return ERR_PTR(-ENOMEM);
7361
7362 /* Pass our mode to the connectors and the CRTC to give them a chance to
7363 * adjust it according to limitations or connector properties, and also
7364 * a chance to reject the mode entirely.
7365 */
7366 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7367 base.head) {
7368
7369 if (&encoder->new_crtc->base != crtc)
7370 continue;
7371 encoder_funcs = encoder->base.helper_private;
7372 if (!(encoder_funcs->mode_fixup(&encoder->base, mode,
7373 adjusted_mode))) {
7374 DRM_DEBUG_KMS("Encoder fixup failed\n");
7375 goto fail;
7376 }
7377 }
7378
7379 if (!(intel_crtc_mode_fixup(crtc, mode, adjusted_mode))) {
7380 DRM_DEBUG_KMS("CRTC fixup failed\n");
7381 goto fail;
7382 }
7383 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
7384
7385 return adjusted_mode;
7386fail:
7387 drm_mode_destroy(dev, adjusted_mode);
7388 return ERR_PTR(-EINVAL);
7389}
7390
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007391/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7392 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7393static void
7394intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7395 unsigned *prepare_pipes, unsigned *disable_pipes)
7396{
7397 struct intel_crtc *intel_crtc;
7398 struct drm_device *dev = crtc->dev;
7399 struct intel_encoder *encoder;
7400 struct intel_connector *connector;
7401 struct drm_crtc *tmp_crtc;
7402
7403 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7404
7405 /* Check which crtcs have changed outputs connected to them, these need
7406 * to be part of the prepare_pipes mask. We don't (yet) support global
7407 * modeset across multiple crtcs, so modeset_pipes will only have one
7408 * bit set at most. */
7409 list_for_each_entry(connector, &dev->mode_config.connector_list,
7410 base.head) {
7411 if (connector->base.encoder == &connector->new_encoder->base)
7412 continue;
7413
7414 if (connector->base.encoder) {
7415 tmp_crtc = connector->base.encoder->crtc;
7416
7417 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7418 }
7419
7420 if (connector->new_encoder)
7421 *prepare_pipes |=
7422 1 << connector->new_encoder->new_crtc->pipe;
7423 }
7424
7425 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7426 base.head) {
7427 if (encoder->base.crtc == &encoder->new_crtc->base)
7428 continue;
7429
7430 if (encoder->base.crtc) {
7431 tmp_crtc = encoder->base.crtc;
7432
7433 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7434 }
7435
7436 if (encoder->new_crtc)
7437 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7438 }
7439
7440 /* Check for any pipes that will be fully disabled ... */
7441 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7442 base.head) {
7443 bool used = false;
7444
7445 /* Don't try to disable disabled crtcs. */
7446 if (!intel_crtc->base.enabled)
7447 continue;
7448
7449 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7450 base.head) {
7451 if (encoder->new_crtc == intel_crtc)
7452 used = true;
7453 }
7454
7455 if (!used)
7456 *disable_pipes |= 1 << intel_crtc->pipe;
7457 }
7458
7459
7460 /* set_mode is also used to update properties on life display pipes. */
7461 intel_crtc = to_intel_crtc(crtc);
7462 if (crtc->enabled)
7463 *prepare_pipes |= 1 << intel_crtc->pipe;
7464
7465 /* We only support modeset on one single crtc, hence we need to do that
7466 * only for the passed in crtc iff we change anything else than just
7467 * disable crtcs.
7468 *
7469 * This is actually not true, to be fully compatible with the old crtc
7470 * helper we automatically disable _any_ output (i.e. doesn't need to be
7471 * connected to the crtc we're modesetting on) if it's disconnected.
7472 * Which is a rather nutty api (since changed the output configuration
7473 * without userspace's explicit request can lead to confusion), but
7474 * alas. Hence we currently need to modeset on all pipes we prepare. */
7475 if (*prepare_pipes)
7476 *modeset_pipes = *prepare_pipes;
7477
7478 /* ... and mask these out. */
7479 *modeset_pipes &= ~(*disable_pipes);
7480 *prepare_pipes &= ~(*disable_pipes);
7481}
7482
Daniel Vetterea9d7582012-07-10 10:42:52 +02007483static bool intel_crtc_in_use(struct drm_crtc *crtc)
7484{
7485 struct drm_encoder *encoder;
7486 struct drm_device *dev = crtc->dev;
7487
7488 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7489 if (encoder->crtc == crtc)
7490 return true;
7491
7492 return false;
7493}
7494
7495static void
7496intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
7497{
7498 struct intel_encoder *intel_encoder;
7499 struct intel_crtc *intel_crtc;
7500 struct drm_connector *connector;
7501
7502 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
7503 base.head) {
7504 if (!intel_encoder->base.crtc)
7505 continue;
7506
7507 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
7508
7509 if (prepare_pipes & (1 << intel_crtc->pipe))
7510 intel_encoder->connectors_active = false;
7511 }
7512
7513 intel_modeset_commit_output_state(dev);
7514
7515 /* Update computed state. */
7516 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7517 base.head) {
7518 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
7519 }
7520
7521 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
7522 if (!connector->encoder || !connector->encoder->crtc)
7523 continue;
7524
7525 intel_crtc = to_intel_crtc(connector->encoder->crtc);
7526
7527 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02007528 struct drm_property *dpms_property =
7529 dev->mode_config.dpms_property;
7530
Daniel Vetterea9d7582012-07-10 10:42:52 +02007531 connector->dpms = DRM_MODE_DPMS_ON;
Daniel Vetter68d34722012-09-06 22:08:35 +02007532 drm_connector_property_set_value(connector,
7533 dpms_property,
7534 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02007535
7536 intel_encoder = to_intel_encoder(connector->encoder);
7537 intel_encoder->connectors_active = true;
7538 }
7539 }
7540
7541}
7542
Daniel Vetter25c5b262012-07-08 22:08:04 +02007543#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
7544 list_for_each_entry((intel_crtc), \
7545 &(dev)->mode_config.crtc_list, \
7546 base.head) \
7547 if (mask & (1 <<(intel_crtc)->pipe)) \
7548
Daniel Vetterb9805142012-08-31 17:37:33 +02007549void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007550intel_modeset_check_state(struct drm_device *dev)
7551{
7552 struct intel_crtc *crtc;
7553 struct intel_encoder *encoder;
7554 struct intel_connector *connector;
7555
7556 list_for_each_entry(connector, &dev->mode_config.connector_list,
7557 base.head) {
7558 /* This also checks the encoder/connector hw state with the
7559 * ->get_hw_state callbacks. */
7560 intel_connector_check_state(connector);
7561
7562 WARN(&connector->new_encoder->base != connector->base.encoder,
7563 "connector's staged encoder doesn't match current encoder\n");
7564 }
7565
7566 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7567 base.head) {
7568 bool enabled = false;
7569 bool active = false;
7570 enum pipe pipe, tracked_pipe;
7571
7572 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
7573 encoder->base.base.id,
7574 drm_get_encoder_name(&encoder->base));
7575
7576 WARN(&encoder->new_crtc->base != encoder->base.crtc,
7577 "encoder's stage crtc doesn't match current crtc\n");
7578 WARN(encoder->connectors_active && !encoder->base.crtc,
7579 "encoder's active_connectors set, but no crtc\n");
7580
7581 list_for_each_entry(connector, &dev->mode_config.connector_list,
7582 base.head) {
7583 if (connector->base.encoder != &encoder->base)
7584 continue;
7585 enabled = true;
7586 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
7587 active = true;
7588 }
7589 WARN(!!encoder->base.crtc != enabled,
7590 "encoder's enabled state mismatch "
7591 "(expected %i, found %i)\n",
7592 !!encoder->base.crtc, enabled);
7593 WARN(active && !encoder->base.crtc,
7594 "active encoder with no crtc\n");
7595
7596 WARN(encoder->connectors_active != active,
7597 "encoder's computed active state doesn't match tracked active state "
7598 "(expected %i, found %i)\n", active, encoder->connectors_active);
7599
7600 active = encoder->get_hw_state(encoder, &pipe);
7601 WARN(active != encoder->connectors_active,
7602 "encoder's hw state doesn't match sw tracking "
7603 "(expected %i, found %i)\n",
7604 encoder->connectors_active, active);
7605
7606 if (!encoder->base.crtc)
7607 continue;
7608
7609 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
7610 WARN(active && pipe != tracked_pipe,
7611 "active encoder's pipe doesn't match"
7612 "(expected %i, found %i)\n",
7613 tracked_pipe, pipe);
7614
7615 }
7616
7617 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
7618 base.head) {
7619 bool enabled = false;
7620 bool active = false;
7621
7622 DRM_DEBUG_KMS("[CRTC:%d]\n",
7623 crtc->base.base.id);
7624
7625 WARN(crtc->active && !crtc->base.enabled,
7626 "active crtc, but not enabled in sw tracking\n");
7627
7628 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7629 base.head) {
7630 if (encoder->base.crtc != &crtc->base)
7631 continue;
7632 enabled = true;
7633 if (encoder->connectors_active)
7634 active = true;
7635 }
7636 WARN(active != crtc->active,
7637 "crtc's computed active state doesn't match tracked active state "
7638 "(expected %i, found %i)\n", active, crtc->active);
7639 WARN(enabled != crtc->base.enabled,
7640 "crtc's computed enabled state doesn't match tracked enabled state "
7641 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
7642
7643 assert_pipe(dev->dev_private, crtc->pipe, crtc->active);
7644 }
7645}
7646
Daniel Vettera6778b32012-07-02 09:56:42 +02007647bool intel_set_mode(struct drm_crtc *crtc,
7648 struct drm_display_mode *mode,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007649 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02007650{
7651 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02007652 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vettera6778b32012-07-02 09:56:42 +02007653 struct drm_display_mode *adjusted_mode, saved_mode, saved_hwmode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007654 struct drm_encoder_helper_funcs *encoder_funcs;
Daniel Vettera6778b32012-07-02 09:56:42 +02007655 struct drm_encoder *encoder;
Daniel Vetter25c5b262012-07-08 22:08:04 +02007656 struct intel_crtc *intel_crtc;
7657 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Daniel Vettera6778b32012-07-02 09:56:42 +02007658 bool ret = true;
7659
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007660 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02007661 &prepare_pipes, &disable_pipes);
7662
7663 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7664 modeset_pipes, prepare_pipes, disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007665
Daniel Vetter976f8a22012-07-08 22:34:21 +02007666 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
7667 intel_crtc_disable(&intel_crtc->base);
7668
Daniel Vettera6778b32012-07-02 09:56:42 +02007669 saved_hwmode = crtc->hwmode;
7670 saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007671
Daniel Vetter25c5b262012-07-08 22:08:04 +02007672 /* Hack: Because we don't (yet) support global modeset on multiple
7673 * crtcs, we don't keep track of the new mode for more than one crtc.
7674 * Hence simply check whether any bit is set in modeset_pipes in all the
7675 * pieces of code that are not yet converted to deal with mutliple crtcs
7676 * changing their mode at the same time. */
7677 adjusted_mode = NULL;
7678 if (modeset_pipes) {
7679 adjusted_mode = intel_modeset_adjusted_mode(crtc, mode);
7680 if (IS_ERR(adjusted_mode)) {
7681 return false;
7682 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007683 }
7684
Daniel Vetterea9d7582012-07-10 10:42:52 +02007685 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
7686 if (intel_crtc->base.enabled)
7687 dev_priv->display.crtc_disable(&intel_crtc->base);
7688 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007689
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02007690 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
7691 * to set it here already despite that we pass it down the callchain.
7692 */
7693 if (modeset_pipes)
Daniel Vetter25c5b262012-07-08 22:08:04 +02007694 crtc->mode = *mode;
Daniel Vetter7758a112012-07-08 19:40:39 +02007695
Daniel Vetterea9d7582012-07-10 10:42:52 +02007696 /* Only after disabling all output pipelines that will be changed can we
7697 * update the the output configuration. */
7698 intel_modeset_update_state(dev, prepare_pipes);
7699
Daniel Vetter47fab732012-10-26 10:58:18 +02007700 if (dev_priv->display.modeset_global_resources)
7701 dev_priv->display.modeset_global_resources(dev);
7702
Daniel Vettera6778b32012-07-02 09:56:42 +02007703 /* Set up the DPLL and any encoders state that needs to adjust or depend
7704 * on the DPLL.
7705 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007706 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
7707 ret = !intel_crtc_mode_set(&intel_crtc->base,
7708 mode, adjusted_mode,
7709 x, y, fb);
7710 if (!ret)
7711 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02007712
Daniel Vetter25c5b262012-07-08 22:08:04 +02007713 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vettera6778b32012-07-02 09:56:42 +02007714
Daniel Vetter25c5b262012-07-08 22:08:04 +02007715 if (encoder->crtc != &intel_crtc->base)
7716 continue;
Daniel Vettera6778b32012-07-02 09:56:42 +02007717
Daniel Vetter25c5b262012-07-08 22:08:04 +02007718 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7719 encoder->base.id, drm_get_encoder_name(encoder),
7720 mode->base.id, mode->name);
7721 encoder_funcs = encoder->helper_private;
7722 encoder_funcs->mode_set(encoder, mode, adjusted_mode);
7723 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007724 }
7725
7726 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007727 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
7728 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02007729
Daniel Vetter25c5b262012-07-08 22:08:04 +02007730 if (modeset_pipes) {
7731 /* Store real post-adjustment hardware mode. */
7732 crtc->hwmode = *adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007733
Daniel Vetter25c5b262012-07-08 22:08:04 +02007734 /* Calculate and store various constants which
7735 * are later needed by vblank and swap-completion
7736 * timestamping. They are derived from true hwmode.
7737 */
7738 drm_calc_timestamping_constants(crtc);
7739 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007740
7741 /* FIXME: add subpixel order */
7742done:
7743 drm_mode_destroy(dev, adjusted_mode);
Daniel Vetter25c5b262012-07-08 22:08:04 +02007744 if (!ret && crtc->enabled) {
Daniel Vettera6778b32012-07-02 09:56:42 +02007745 crtc->hwmode = saved_hwmode;
7746 crtc->mode = saved_mode;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007747 } else {
7748 intel_modeset_check_state(dev);
Daniel Vettera6778b32012-07-02 09:56:42 +02007749 }
7750
7751 return ret;
7752}
7753
Daniel Vetter25c5b262012-07-08 22:08:04 +02007754#undef for_each_intel_crtc_masked
7755
Daniel Vetterd9e55602012-07-04 22:16:09 +02007756static void intel_set_config_free(struct intel_set_config *config)
7757{
7758 if (!config)
7759 return;
7760
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007761 kfree(config->save_connector_encoders);
7762 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02007763 kfree(config);
7764}
7765
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007766static int intel_set_config_save_state(struct drm_device *dev,
7767 struct intel_set_config *config)
7768{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007769 struct drm_encoder *encoder;
7770 struct drm_connector *connector;
7771 int count;
7772
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007773 config->save_encoder_crtcs =
7774 kcalloc(dev->mode_config.num_encoder,
7775 sizeof(struct drm_crtc *), GFP_KERNEL);
7776 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007777 return -ENOMEM;
7778
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007779 config->save_connector_encoders =
7780 kcalloc(dev->mode_config.num_connector,
7781 sizeof(struct drm_encoder *), GFP_KERNEL);
7782 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007783 return -ENOMEM;
7784
7785 /* Copy data. Note that driver private data is not affected.
7786 * Should anything bad happen only the expected state is
7787 * restored, not the drivers personal bookkeeping.
7788 */
7789 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007790 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007791 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007792 }
7793
7794 count = 0;
7795 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007796 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007797 }
7798
7799 return 0;
7800}
7801
7802static void intel_set_config_restore_state(struct drm_device *dev,
7803 struct intel_set_config *config)
7804{
Daniel Vetter9a935852012-07-05 22:34:27 +02007805 struct intel_encoder *encoder;
7806 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007807 int count;
7808
7809 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007810 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7811 encoder->new_crtc =
7812 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007813 }
7814
7815 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007816 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
7817 connector->new_encoder =
7818 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007819 }
7820}
7821
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007822static void
7823intel_set_config_compute_mode_changes(struct drm_mode_set *set,
7824 struct intel_set_config *config)
7825{
7826
7827 /* We should be able to check here if the fb has the same properties
7828 * and then just flip_or_move it */
7829 if (set->crtc->fb != set->fb) {
7830 /* If we have no fb then treat it as a full mode set */
7831 if (set->crtc->fb == NULL) {
7832 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
7833 config->mode_changed = true;
7834 } else if (set->fb == NULL) {
7835 config->mode_changed = true;
7836 } else if (set->fb->depth != set->crtc->fb->depth) {
7837 config->mode_changed = true;
7838 } else if (set->fb->bits_per_pixel !=
7839 set->crtc->fb->bits_per_pixel) {
7840 config->mode_changed = true;
7841 } else
7842 config->fb_changed = true;
7843 }
7844
Daniel Vetter835c5872012-07-10 18:11:08 +02007845 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007846 config->fb_changed = true;
7847
7848 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
7849 DRM_DEBUG_KMS("modes are different, full mode set\n");
7850 drm_mode_debug_printmodeline(&set->crtc->mode);
7851 drm_mode_debug_printmodeline(set->mode);
7852 config->mode_changed = true;
7853 }
7854}
7855
Daniel Vetter2e431052012-07-04 22:42:15 +02007856static int
Daniel Vetter9a935852012-07-05 22:34:27 +02007857intel_modeset_stage_output_state(struct drm_device *dev,
7858 struct drm_mode_set *set,
7859 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02007860{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007861 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02007862 struct intel_connector *connector;
7863 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02007864 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02007865
Daniel Vetter9a935852012-07-05 22:34:27 +02007866 /* The upper layers ensure that we either disabl a crtc or have a list
7867 * of connectors. For paranoia, double-check this. */
7868 WARN_ON(!set->fb && (set->num_connectors != 0));
7869 WARN_ON(set->fb && (set->num_connectors == 0));
7870
Daniel Vetter50f56112012-07-02 09:35:43 +02007871 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007872 list_for_each_entry(connector, &dev->mode_config.connector_list,
7873 base.head) {
7874 /* Otherwise traverse passed in connector list and get encoders
7875 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007876 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02007877 if (set->connectors[ro] == &connector->base) {
7878 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02007879 break;
7880 }
7881 }
7882
Daniel Vetter9a935852012-07-05 22:34:27 +02007883 /* If we disable the crtc, disable all its connectors. Also, if
7884 * the connector is on the changing crtc but not on the new
7885 * connector list, disable it. */
7886 if ((!set->fb || ro == set->num_connectors) &&
7887 connector->base.encoder &&
7888 connector->base.encoder->crtc == set->crtc) {
7889 connector->new_encoder = NULL;
7890
7891 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
7892 connector->base.base.id,
7893 drm_get_connector_name(&connector->base));
7894 }
7895
7896
7897 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02007898 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007899 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02007900 }
Daniel Vetter50f56112012-07-02 09:35:43 +02007901
Daniel Vetter9a935852012-07-05 22:34:27 +02007902 /* Disable all disconnected encoders. */
7903 if (connector->base.status == connector_status_disconnected)
7904 connector->new_encoder = NULL;
7905 }
7906 /* connector->new_encoder is now updated for all connectors. */
7907
7908 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007909 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007910 list_for_each_entry(connector, &dev->mode_config.connector_list,
7911 base.head) {
7912 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02007913 continue;
7914
Daniel Vetter9a935852012-07-05 22:34:27 +02007915 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02007916
7917 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02007918 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02007919 new_crtc = set->crtc;
7920 }
7921
7922 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02007923 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
7924 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007925 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02007926 }
Daniel Vetter9a935852012-07-05 22:34:27 +02007927 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
7928
7929 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
7930 connector->base.base.id,
7931 drm_get_connector_name(&connector->base),
7932 new_crtc->base.id);
7933 }
7934
7935 /* Check for any encoders that needs to be disabled. */
7936 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7937 base.head) {
7938 list_for_each_entry(connector,
7939 &dev->mode_config.connector_list,
7940 base.head) {
7941 if (connector->new_encoder == encoder) {
7942 WARN_ON(!connector->new_encoder->new_crtc);
7943
7944 goto next_encoder;
7945 }
7946 }
7947 encoder->new_crtc = NULL;
7948next_encoder:
7949 /* Only now check for crtc changes so we don't miss encoders
7950 * that will be disabled. */
7951 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02007952 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007953 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02007954 }
7955 }
Daniel Vetter9a935852012-07-05 22:34:27 +02007956 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007957
Daniel Vetter2e431052012-07-04 22:42:15 +02007958 return 0;
7959}
7960
7961static int intel_crtc_set_config(struct drm_mode_set *set)
7962{
7963 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02007964 struct drm_mode_set save_set;
7965 struct intel_set_config *config;
7966 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02007967
Daniel Vetter8d3e3752012-07-05 16:09:09 +02007968 BUG_ON(!set);
7969 BUG_ON(!set->crtc);
7970 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02007971
7972 if (!set->mode)
7973 set->fb = NULL;
7974
Daniel Vetter431e50f2012-07-10 17:53:42 +02007975 /* The fb helper likes to play gross jokes with ->mode_set_config.
7976 * Unfortunately the crtc helper doesn't do much at all for this case,
7977 * so we have to cope with this madness until the fb helper is fixed up. */
7978 if (set->fb && set->num_connectors == 0)
7979 return 0;
7980
Daniel Vetter2e431052012-07-04 22:42:15 +02007981 if (set->fb) {
7982 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
7983 set->crtc->base.id, set->fb->base.id,
7984 (int)set->num_connectors, set->x, set->y);
7985 } else {
7986 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02007987 }
7988
7989 dev = set->crtc->dev;
7990
7991 ret = -ENOMEM;
7992 config = kzalloc(sizeof(*config), GFP_KERNEL);
7993 if (!config)
7994 goto out_config;
7995
7996 ret = intel_set_config_save_state(dev, config);
7997 if (ret)
7998 goto out_config;
7999
8000 save_set.crtc = set->crtc;
8001 save_set.mode = &set->crtc->mode;
8002 save_set.x = set->crtc->x;
8003 save_set.y = set->crtc->y;
8004 save_set.fb = set->crtc->fb;
8005
8006 /* Compute whether we need a full modeset, only an fb base update or no
8007 * change at all. In the future we might also check whether only the
8008 * mode changed, e.g. for LVDS where we only change the panel fitter in
8009 * such cases. */
8010 intel_set_config_compute_mode_changes(set, config);
8011
Daniel Vetter9a935852012-07-05 22:34:27 +02008012 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008013 if (ret)
8014 goto fail;
8015
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008016 if (config->mode_changed) {
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008017 if (set->mode) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008018 DRM_DEBUG_KMS("attempting to set mode from"
8019 " userspace\n");
8020 drm_mode_debug_printmodeline(set->mode);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008021 }
8022
8023 if (!intel_set_mode(set->crtc, set->mode,
8024 set->x, set->y, set->fb)) {
8025 DRM_ERROR("failed to set mode on [CRTC:%d]\n",
8026 set->crtc->base.id);
8027 ret = -EINVAL;
8028 goto fail;
8029 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008030 } else if (config->fb_changed) {
Daniel Vetter4f660f42012-07-02 09:47:37 +02008031 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008032 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008033 }
8034
Daniel Vetterd9e55602012-07-04 22:16:09 +02008035 intel_set_config_free(config);
8036
Daniel Vetter50f56112012-07-02 09:35:43 +02008037 return 0;
8038
8039fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008040 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008041
8042 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008043 if (config->mode_changed &&
Daniel Vettera6778b32012-07-02 09:56:42 +02008044 !intel_set_mode(save_set.crtc, save_set.mode,
8045 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02008046 DRM_ERROR("failed to restore config after modeset failure\n");
8047
Daniel Vetterd9e55602012-07-04 22:16:09 +02008048out_config:
8049 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008050 return ret;
8051}
8052
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008053static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008054 .cursor_set = intel_crtc_cursor_set,
8055 .cursor_move = intel_crtc_cursor_move,
8056 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008057 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008058 .destroy = intel_crtc_destroy,
8059 .page_flip = intel_crtc_page_flip,
8060};
8061
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008062static void intel_cpu_pll_init(struct drm_device *dev)
8063{
8064 if (IS_HASWELL(dev))
8065 intel_ddi_pll_init(dev);
8066}
8067
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008068static void intel_pch_pll_init(struct drm_device *dev)
8069{
8070 drm_i915_private_t *dev_priv = dev->dev_private;
8071 int i;
8072
8073 if (dev_priv->num_pch_pll == 0) {
8074 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
8075 return;
8076 }
8077
8078 for (i = 0; i < dev_priv->num_pch_pll; i++) {
8079 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
8080 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
8081 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
8082 }
8083}
8084
Hannes Ederb358d0a2008-12-18 21:18:47 +01008085static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008086{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008087 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008088 struct intel_crtc *intel_crtc;
8089 int i;
8090
8091 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8092 if (intel_crtc == NULL)
8093 return;
8094
8095 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8096
8097 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008098 for (i = 0; i < 256; i++) {
8099 intel_crtc->lut_r[i] = i;
8100 intel_crtc->lut_g[i] = i;
8101 intel_crtc->lut_b[i] = i;
8102 }
8103
Jesse Barnes80824002009-09-10 15:28:06 -07008104 /* Swap pipes & planes for FBC on pre-965 */
8105 intel_crtc->pipe = pipe;
8106 intel_crtc->plane = pipe;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02008107 intel_crtc->cpu_transcoder = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008108 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008109 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008110 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008111 }
8112
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008113 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8114 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8115 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8116 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8117
Jesse Barnes5a354202011-06-24 12:19:22 -07008118 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07008119
Jesse Barnes79e53942008-11-07 14:24:08 -08008120 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008121}
8122
Carl Worth08d7b3d2009-04-29 14:43:54 -07008123int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008124 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008125{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008126 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008127 struct drm_mode_object *drmmode_obj;
8128 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008129
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008130 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8131 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008132
Daniel Vetterc05422d2009-08-11 16:05:30 +02008133 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8134 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008135
Daniel Vetterc05422d2009-08-11 16:05:30 +02008136 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008137 DRM_ERROR("no such CRTC id\n");
8138 return -EINVAL;
8139 }
8140
Daniel Vetterc05422d2009-08-11 16:05:30 +02008141 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8142 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008143
Daniel Vetterc05422d2009-08-11 16:05:30 +02008144 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008145}
8146
Daniel Vetter66a92782012-07-12 20:08:18 +02008147static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008148{
Daniel Vetter66a92782012-07-12 20:08:18 +02008149 struct drm_device *dev = encoder->base.dev;
8150 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008151 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008152 int entry = 0;
8153
Daniel Vetter66a92782012-07-12 20:08:18 +02008154 list_for_each_entry(source_encoder,
8155 &dev->mode_config.encoder_list, base.head) {
8156
8157 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008158 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008159
8160 /* Intel hw has only one MUX where enocoders could be cloned. */
8161 if (encoder->cloneable && source_encoder->cloneable)
8162 index_mask |= (1 << entry);
8163
Jesse Barnes79e53942008-11-07 14:24:08 -08008164 entry++;
8165 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008166
Jesse Barnes79e53942008-11-07 14:24:08 -08008167 return index_mask;
8168}
8169
Chris Wilson4d302442010-12-14 19:21:29 +00008170static bool has_edp_a(struct drm_device *dev)
8171{
8172 struct drm_i915_private *dev_priv = dev->dev_private;
8173
8174 if (!IS_MOBILE(dev))
8175 return false;
8176
8177 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8178 return false;
8179
8180 if (IS_GEN5(dev) &&
8181 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8182 return false;
8183
8184 return true;
8185}
8186
Jesse Barnes79e53942008-11-07 14:24:08 -08008187static void intel_setup_outputs(struct drm_device *dev)
8188{
Eric Anholt725e30a2009-01-22 13:01:02 -08008189 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008190 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008191 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008192 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008193
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008194 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008195 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8196 /* disable the panel fitter on everything but LVDS */
8197 I915_WRITE(PFIT_CONTROL, 0);
8198 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008199
Eric Anholtbad720f2009-10-22 16:11:14 -07008200 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008201 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008202
Chris Wilson4d302442010-12-14 19:21:29 +00008203 if (has_edp_a(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008204 intel_dp_init(dev, DP_A, PORT_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08008205
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008206 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008207 intel_dp_init(dev, PCH_DP_D, PORT_D);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008208 }
8209
8210 intel_crt_init(dev);
8211
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008212 if (IS_HASWELL(dev)) {
8213 int found;
8214
8215 /* Haswell uses DDI functions to detect digital outputs */
8216 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8217 /* DDI A only supports eDP */
8218 if (found)
8219 intel_ddi_init(dev, PORT_A);
8220
8221 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8222 * register */
8223 found = I915_READ(SFUSE_STRAP);
8224
8225 if (found & SFUSE_STRAP_DDIB_DETECTED)
8226 intel_ddi_init(dev, PORT_B);
8227 if (found & SFUSE_STRAP_DDIC_DETECTED)
8228 intel_ddi_init(dev, PORT_C);
8229 if (found & SFUSE_STRAP_DDID_DETECTED)
8230 intel_ddi_init(dev, PORT_D);
8231 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008232 int found;
8233
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008234 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008235 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008236 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008237 if (!found)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008238 intel_hdmi_init(dev, HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008239 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008240 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008241 }
8242
8243 if (I915_READ(HDMIC) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008244 intel_hdmi_init(dev, HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008245
Jesse Barnesb708a1d2012-06-11 14:39:56 -04008246 if (!dpd_is_edp && I915_READ(HDMID) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008247 intel_hdmi_init(dev, HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008248
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008249 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008250 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008251
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008252 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008253 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008254 } else if (IS_VALLEYVIEW(dev)) {
8255 int found;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008256
Gajanan Bhat19c03922012-09-27 19:13:07 +05308257 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
8258 if (I915_READ(DP_C) & DP_DETECTED)
8259 intel_dp_init(dev, DP_C, PORT_C);
8260
Jesse Barnes4a87d652012-06-15 11:55:16 -07008261 if (I915_READ(SDVOB) & PORT_DETECTED) {
8262 /* SDVOB multiplex with HDMIB */
8263 found = intel_sdvo_init(dev, SDVOB, true);
8264 if (!found)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008265 intel_hdmi_init(dev, SDVOB, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008266 if (!found && (I915_READ(DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008267 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008268 }
8269
8270 if (I915_READ(SDVOC) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008271 intel_hdmi_init(dev, SDVOC, PORT_C);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008272
Zhenyu Wang103a1962009-11-27 11:44:36 +08008273 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008274 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008275
Eric Anholt725e30a2009-01-22 13:01:02 -08008276 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008277 DRM_DEBUG_KMS("probing SDVOB\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01008278 found = intel_sdvo_init(dev, SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008279 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8280 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Daniel Vetter08d644a2012-07-12 20:19:59 +02008281 intel_hdmi_init(dev, SDVOB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008282 }
Ma Ling27185ae2009-08-24 13:50:23 +08008283
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008284 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
8285 DRM_DEBUG_KMS("probing DP_B\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008286 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008287 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008288 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008289
8290 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008291
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008292 if (I915_READ(SDVOB) & SDVO_DETECTED) {
8293 DRM_DEBUG_KMS("probing SDVOC\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01008294 found = intel_sdvo_init(dev, SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008295 }
Ma Ling27185ae2009-08-24 13:50:23 +08008296
8297 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
8298
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008299 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8300 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Daniel Vetter08d644a2012-07-12 20:19:59 +02008301 intel_hdmi_init(dev, SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008302 }
8303 if (SUPPORTS_INTEGRATED_DP(dev)) {
8304 DRM_DEBUG_KMS("probing DP_C\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008305 intel_dp_init(dev, DP_C, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008306 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008307 }
Ma Ling27185ae2009-08-24 13:50:23 +08008308
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008309 if (SUPPORTS_INTEGRATED_DP(dev) &&
8310 (I915_READ(DP_D) & DP_DETECTED)) {
8311 DRM_DEBUG_KMS("probing DP_D\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008312 intel_dp_init(dev, DP_D, PORT_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008313 }
Eric Anholtbad720f2009-10-22 16:11:14 -07008314 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008315 intel_dvo_init(dev);
8316
Zhenyu Wang103a1962009-11-27 11:44:36 +08008317 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008318 intel_tv_init(dev);
8319
Chris Wilson4ef69c72010-09-09 15:14:28 +01008320 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8321 encoder->base.possible_crtcs = encoder->crtc_mask;
8322 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008323 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008324 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008325
Paulo Zanoni40579ab2012-07-03 15:57:33 -03008326 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Keith Packard9fb526d2011-09-26 22:24:57 -07008327 ironlake_init_pch_refclk(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008328}
8329
8330static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8331{
8332 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008333
8334 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008335 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008336
8337 kfree(intel_fb);
8338}
8339
8340static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008341 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008342 unsigned int *handle)
8343{
8344 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008345 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008346
Chris Wilson05394f32010-11-08 19:18:58 +00008347 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008348}
8349
8350static const struct drm_framebuffer_funcs intel_fb_funcs = {
8351 .destroy = intel_user_framebuffer_destroy,
8352 .create_handle = intel_user_framebuffer_create_handle,
8353};
8354
Dave Airlie38651672010-03-30 05:34:13 +00008355int intel_framebuffer_init(struct drm_device *dev,
8356 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008357 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00008358 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08008359{
Jesse Barnes79e53942008-11-07 14:24:08 -08008360 int ret;
8361
Chris Wilson05394f32010-11-08 19:18:58 +00008362 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01008363 return -EINVAL;
8364
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008365 if (mode_cmd->pitches[0] & 63)
Chris Wilson57cd6502010-08-08 12:34:44 +01008366 return -EINVAL;
8367
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008368 /* FIXME <= Gen4 stride limits are bit unclear */
8369 if (mode_cmd->pitches[0] > 32768)
8370 return -EINVAL;
8371
8372 if (obj->tiling_mode != I915_TILING_NONE &&
8373 mode_cmd->pitches[0] != obj->stride)
8374 return -EINVAL;
8375
Ville Syrjälä57779d02012-10-31 17:50:14 +02008376 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008377 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02008378 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008379 case DRM_FORMAT_RGB565:
8380 case DRM_FORMAT_XRGB8888:
8381 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008382 break;
8383 case DRM_FORMAT_XRGB1555:
8384 case DRM_FORMAT_ARGB1555:
8385 if (INTEL_INFO(dev)->gen > 3)
8386 return -EINVAL;
8387 break;
8388 case DRM_FORMAT_XBGR8888:
8389 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008390 case DRM_FORMAT_XRGB2101010:
8391 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008392 case DRM_FORMAT_XBGR2101010:
8393 case DRM_FORMAT_ABGR2101010:
8394 if (INTEL_INFO(dev)->gen < 4)
8395 return -EINVAL;
Jesse Barnesb5626742011-06-24 12:19:27 -07008396 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02008397 case DRM_FORMAT_YUYV:
8398 case DRM_FORMAT_UYVY:
8399 case DRM_FORMAT_YVYU:
8400 case DRM_FORMAT_VYUY:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008401 if (INTEL_INFO(dev)->gen < 6)
8402 return -EINVAL;
Chris Wilson57cd6502010-08-08 12:34:44 +01008403 break;
8404 default:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008405 DRM_DEBUG_KMS("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01008406 return -EINVAL;
8407 }
8408
Ville Syrjälä90f9a332012-10-31 17:50:19 +02008409 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
8410 if (mode_cmd->offsets[0] != 0)
8411 return -EINVAL;
8412
Jesse Barnes79e53942008-11-07 14:24:08 -08008413 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
8414 if (ret) {
8415 DRM_ERROR("framebuffer init failed %d\n", ret);
8416 return ret;
8417 }
8418
8419 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08008420 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008421 return 0;
8422}
8423
Jesse Barnes79e53942008-11-07 14:24:08 -08008424static struct drm_framebuffer *
8425intel_user_framebuffer_create(struct drm_device *dev,
8426 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008427 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08008428{
Chris Wilson05394f32010-11-08 19:18:58 +00008429 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008430
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008431 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
8432 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00008433 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01008434 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08008435
Chris Wilsond2dff872011-04-19 08:36:26 +01008436 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08008437}
8438
Jesse Barnes79e53942008-11-07 14:24:08 -08008439static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08008440 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00008441 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08008442};
8443
Jesse Barnese70236a2009-09-21 10:42:27 -07008444/* Set up chip specific display functions */
8445static void intel_init_display(struct drm_device *dev)
8446{
8447 struct drm_i915_private *dev_priv = dev->dev_private;
8448
8449 /* We always want a DPMS function */
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008450 if (IS_HASWELL(dev)) {
8451 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02008452 dev_priv->display.crtc_enable = haswell_crtc_enable;
8453 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008454 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008455 dev_priv->display.update_plane = ironlake_update_plane;
8456 } else if (HAS_PCH_SPLIT(dev)) {
Eric Anholtf564048e2011-03-30 13:01:02 -07008457 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008458 dev_priv->display.crtc_enable = ironlake_crtc_enable;
8459 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008460 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008461 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008462 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07008463 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008464 dev_priv->display.crtc_enable = i9xx_crtc_enable;
8465 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008466 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008467 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008468 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008469
Jesse Barnese70236a2009-09-21 10:42:27 -07008470 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07008471 if (IS_VALLEYVIEW(dev))
8472 dev_priv->display.get_display_clock_speed =
8473 valleyview_get_display_clock_speed;
8474 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07008475 dev_priv->display.get_display_clock_speed =
8476 i945_get_display_clock_speed;
8477 else if (IS_I915G(dev))
8478 dev_priv->display.get_display_clock_speed =
8479 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008480 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008481 dev_priv->display.get_display_clock_speed =
8482 i9xx_misc_get_display_clock_speed;
8483 else if (IS_I915GM(dev))
8484 dev_priv->display.get_display_clock_speed =
8485 i915gm_get_display_clock_speed;
8486 else if (IS_I865G(dev))
8487 dev_priv->display.get_display_clock_speed =
8488 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02008489 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008490 dev_priv->display.get_display_clock_speed =
8491 i855_get_display_clock_speed;
8492 else /* 852, 830 */
8493 dev_priv->display.get_display_clock_speed =
8494 i830_get_display_clock_speed;
8495
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008496 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01008497 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008498 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008499 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08008500 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008501 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008502 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07008503 } else if (IS_IVYBRIDGE(dev)) {
8504 /* FIXME: detect B0+ stepping and use auto training */
8505 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008506 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02008507 dev_priv->display.modeset_global_resources =
8508 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03008509 } else if (IS_HASWELL(dev)) {
8510 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08008511 dev_priv->display.write_eld = haswell_write_eld;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008512 } else
8513 dev_priv->display.update_wm = NULL;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008514 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08008515 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07008516 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008517
8518 /* Default just returns -ENODEV to indicate unsupported */
8519 dev_priv->display.queue_flip = intel_default_queue_flip;
8520
8521 switch (INTEL_INFO(dev)->gen) {
8522 case 2:
8523 dev_priv->display.queue_flip = intel_gen2_queue_flip;
8524 break;
8525
8526 case 3:
8527 dev_priv->display.queue_flip = intel_gen3_queue_flip;
8528 break;
8529
8530 case 4:
8531 case 5:
8532 dev_priv->display.queue_flip = intel_gen4_queue_flip;
8533 break;
8534
8535 case 6:
8536 dev_priv->display.queue_flip = intel_gen6_queue_flip;
8537 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008538 case 7:
8539 dev_priv->display.queue_flip = intel_gen7_queue_flip;
8540 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008541 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008542}
8543
Jesse Barnesb690e962010-07-19 13:53:12 -07008544/*
8545 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
8546 * resume, or other times. This quirk makes sure that's the case for
8547 * affected systems.
8548 */
Akshay Joshi0206e352011-08-16 15:34:10 -04008549static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07008550{
8551 struct drm_i915_private *dev_priv = dev->dev_private;
8552
8553 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008554 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008555}
8556
Keith Packard435793d2011-07-12 14:56:22 -07008557/*
8558 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
8559 */
8560static void quirk_ssc_force_disable(struct drm_device *dev)
8561{
8562 struct drm_i915_private *dev_priv = dev->dev_private;
8563 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008564 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07008565}
8566
Carsten Emde4dca20e2012-03-15 15:56:26 +01008567/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01008568 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
8569 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01008570 */
8571static void quirk_invert_brightness(struct drm_device *dev)
8572{
8573 struct drm_i915_private *dev_priv = dev->dev_private;
8574 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008575 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008576}
8577
8578struct intel_quirk {
8579 int device;
8580 int subsystem_vendor;
8581 int subsystem_device;
8582 void (*hook)(struct drm_device *dev);
8583};
8584
Ben Widawskyc43b5632012-04-16 14:07:40 -07008585static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07008586 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04008587 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07008588
Jesse Barnesb690e962010-07-19 13:53:12 -07008589 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
8590 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
8591
Jesse Barnesb690e962010-07-19 13:53:12 -07008592 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
8593 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
8594
Daniel Vetterccd0d362012-10-10 23:13:59 +02008595 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07008596 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02008597 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07008598
8599 /* Lenovo U160 cannot use SSC on LVDS */
8600 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02008601
8602 /* Sony Vaio Y cannot use SSC on LVDS */
8603 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01008604
8605 /* Acer Aspire 5734Z must invert backlight brightness */
8606 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07008607};
8608
8609static void intel_init_quirks(struct drm_device *dev)
8610{
8611 struct pci_dev *d = dev->pdev;
8612 int i;
8613
8614 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
8615 struct intel_quirk *q = &intel_quirks[i];
8616
8617 if (d->device == q->device &&
8618 (d->subsystem_vendor == q->subsystem_vendor ||
8619 q->subsystem_vendor == PCI_ANY_ID) &&
8620 (d->subsystem_device == q->subsystem_device ||
8621 q->subsystem_device == PCI_ANY_ID))
8622 q->hook(dev);
8623 }
8624}
8625
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008626/* Disable the VGA plane that we never use */
8627static void i915_disable_vga(struct drm_device *dev)
8628{
8629 struct drm_i915_private *dev_priv = dev->dev_private;
8630 u8 sr1;
8631 u32 vga_reg;
8632
8633 if (HAS_PCH_SPLIT(dev))
8634 vga_reg = CPU_VGACNTRL;
8635 else
8636 vga_reg = VGACNTRL;
8637
8638 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07008639 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008640 sr1 = inb(VGA_SR_DATA);
8641 outb(sr1 | 1<<5, VGA_SR_DATA);
8642 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
8643 udelay(300);
8644
8645 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
8646 POSTING_READ(vga_reg);
8647}
8648
Daniel Vetterf8175862012-04-10 15:50:11 +02008649void intel_modeset_init_hw(struct drm_device *dev)
8650{
Eugeni Dodonov0232e922012-07-06 15:42:36 -03008651 /* We attempt to init the necessary power wells early in the initialization
8652 * time, so the subsystems that expect power to be enabled can work.
8653 */
8654 intel_init_power_wells(dev);
8655
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03008656 intel_prepare_ddi(dev);
8657
Daniel Vetterf8175862012-04-10 15:50:11 +02008658 intel_init_clock_gating(dev);
8659
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02008660 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008661 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02008662 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02008663}
8664
Jesse Barnes79e53942008-11-07 14:24:08 -08008665void intel_modeset_init(struct drm_device *dev)
8666{
Jesse Barnes652c3932009-08-17 13:31:43 -07008667 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08008668 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008669
8670 drm_mode_config_init(dev);
8671
8672 dev->mode_config.min_width = 0;
8673 dev->mode_config.min_height = 0;
8674
Dave Airlie019d96c2011-09-29 16:20:42 +01008675 dev->mode_config.preferred_depth = 24;
8676 dev->mode_config.prefer_shadow = 1;
8677
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02008678 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08008679
Jesse Barnesb690e962010-07-19 13:53:12 -07008680 intel_init_quirks(dev);
8681
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008682 intel_init_pm(dev);
8683
Jesse Barnese70236a2009-09-21 10:42:27 -07008684 intel_init_display(dev);
8685
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008686 if (IS_GEN2(dev)) {
8687 dev->mode_config.max_width = 2048;
8688 dev->mode_config.max_height = 2048;
8689 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07008690 dev->mode_config.max_width = 4096;
8691 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08008692 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008693 dev->mode_config.max_width = 8192;
8694 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08008695 }
Daniel Vetterdd2757f2012-06-07 15:55:57 +02008696 dev->mode_config.fb_base = dev_priv->mm.gtt_base_addr;
Jesse Barnes79e53942008-11-07 14:24:08 -08008697
Zhao Yakui28c97732009-10-09 11:39:41 +08008698 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10008699 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08008700
Dave Airliea3524f12010-06-06 18:59:41 +10008701 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008702 intel_crtc_init(dev, i);
Jesse Barnes00c2064b2012-01-13 15:48:39 -08008703 ret = intel_plane_init(dev, i);
8704 if (ret)
8705 DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08008706 }
8707
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008708 intel_cpu_pll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008709 intel_pch_pll_init(dev);
8710
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008711 /* Just disable it once at startup */
8712 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008713 intel_setup_outputs(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01008714}
8715
Daniel Vetter24929352012-07-02 20:28:59 +02008716static void
8717intel_connector_break_all_links(struct intel_connector *connector)
8718{
8719 connector->base.dpms = DRM_MODE_DPMS_OFF;
8720 connector->base.encoder = NULL;
8721 connector->encoder->connectors_active = false;
8722 connector->encoder->base.crtc = NULL;
8723}
8724
Daniel Vetter7fad7982012-07-04 17:51:47 +02008725static void intel_enable_pipe_a(struct drm_device *dev)
8726{
8727 struct intel_connector *connector;
8728 struct drm_connector *crt = NULL;
8729 struct intel_load_detect_pipe load_detect_temp;
8730
8731 /* We can't just switch on the pipe A, we need to set things up with a
8732 * proper mode and output configuration. As a gross hack, enable pipe A
8733 * by enabling the load detect pipe once. */
8734 list_for_each_entry(connector,
8735 &dev->mode_config.connector_list,
8736 base.head) {
8737 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
8738 crt = &connector->base;
8739 break;
8740 }
8741 }
8742
8743 if (!crt)
8744 return;
8745
8746 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
8747 intel_release_load_detect_pipe(crt, &load_detect_temp);
8748
8749
8750}
8751
Daniel Vetterfa555832012-10-10 23:14:00 +02008752static bool
8753intel_check_plane_mapping(struct intel_crtc *crtc)
8754{
8755 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8756 u32 reg, val;
8757
8758 if (dev_priv->num_pipe == 1)
8759 return true;
8760
8761 reg = DSPCNTR(!crtc->plane);
8762 val = I915_READ(reg);
8763
8764 if ((val & DISPLAY_PLANE_ENABLE) &&
8765 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
8766 return false;
8767
8768 return true;
8769}
8770
Daniel Vetter24929352012-07-02 20:28:59 +02008771static void intel_sanitize_crtc(struct intel_crtc *crtc)
8772{
8773 struct drm_device *dev = crtc->base.dev;
8774 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02008775 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02008776
Daniel Vetter24929352012-07-02 20:28:59 +02008777 /* Clear any frame start delays used for debugging left by the BIOS */
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008778 reg = PIPECONF(crtc->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02008779 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
8780
8781 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02008782 * disable the crtc (and hence change the state) if it is wrong. Note
8783 * that gen4+ has a fixed plane -> pipe mapping. */
8784 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02008785 struct intel_connector *connector;
8786 bool plane;
8787
Daniel Vetter24929352012-07-02 20:28:59 +02008788 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
8789 crtc->base.base.id);
8790
8791 /* Pipe has the wrong plane attached and the plane is active.
8792 * Temporarily change the plane mapping and disable everything
8793 * ... */
8794 plane = crtc->plane;
8795 crtc->plane = !plane;
8796 dev_priv->display.crtc_disable(&crtc->base);
8797 crtc->plane = plane;
8798
8799 /* ... and break all links. */
8800 list_for_each_entry(connector, &dev->mode_config.connector_list,
8801 base.head) {
8802 if (connector->encoder->base.crtc != &crtc->base)
8803 continue;
8804
8805 intel_connector_break_all_links(connector);
8806 }
8807
8808 WARN_ON(crtc->active);
8809 crtc->base.enabled = false;
8810 }
Daniel Vetter24929352012-07-02 20:28:59 +02008811
Daniel Vetter7fad7982012-07-04 17:51:47 +02008812 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
8813 crtc->pipe == PIPE_A && !crtc->active) {
8814 /* BIOS forgot to enable pipe A, this mostly happens after
8815 * resume. Force-enable the pipe to fix this, the update_dpms
8816 * call below we restore the pipe to the right state, but leave
8817 * the required bits on. */
8818 intel_enable_pipe_a(dev);
8819 }
8820
Daniel Vetter24929352012-07-02 20:28:59 +02008821 /* Adjust the state of the output pipe according to whether we
8822 * have active connectors/encoders. */
8823 intel_crtc_update_dpms(&crtc->base);
8824
8825 if (crtc->active != crtc->base.enabled) {
8826 struct intel_encoder *encoder;
8827
8828 /* This can happen either due to bugs in the get_hw_state
8829 * functions or because the pipe is force-enabled due to the
8830 * pipe A quirk. */
8831 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
8832 crtc->base.base.id,
8833 crtc->base.enabled ? "enabled" : "disabled",
8834 crtc->active ? "enabled" : "disabled");
8835
8836 crtc->base.enabled = crtc->active;
8837
8838 /* Because we only establish the connector -> encoder ->
8839 * crtc links if something is active, this means the
8840 * crtc is now deactivated. Break the links. connector
8841 * -> encoder links are only establish when things are
8842 * actually up, hence no need to break them. */
8843 WARN_ON(crtc->active);
8844
8845 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
8846 WARN_ON(encoder->connectors_active);
8847 encoder->base.crtc = NULL;
8848 }
8849 }
8850}
8851
8852static void intel_sanitize_encoder(struct intel_encoder *encoder)
8853{
8854 struct intel_connector *connector;
8855 struct drm_device *dev = encoder->base.dev;
8856
8857 /* We need to check both for a crtc link (meaning that the
8858 * encoder is active and trying to read from a pipe) and the
8859 * pipe itself being active. */
8860 bool has_active_crtc = encoder->base.crtc &&
8861 to_intel_crtc(encoder->base.crtc)->active;
8862
8863 if (encoder->connectors_active && !has_active_crtc) {
8864 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
8865 encoder->base.base.id,
8866 drm_get_encoder_name(&encoder->base));
8867
8868 /* Connector is active, but has no active pipe. This is
8869 * fallout from our resume register restoring. Disable
8870 * the encoder manually again. */
8871 if (encoder->base.crtc) {
8872 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
8873 encoder->base.base.id,
8874 drm_get_encoder_name(&encoder->base));
8875 encoder->disable(encoder);
8876 }
8877
8878 /* Inconsistent output/port/pipe state happens presumably due to
8879 * a bug in one of the get_hw_state functions. Or someplace else
8880 * in our code, like the register restore mess on resume. Clamp
8881 * things to off as a safer default. */
8882 list_for_each_entry(connector,
8883 &dev->mode_config.connector_list,
8884 base.head) {
8885 if (connector->encoder != encoder)
8886 continue;
8887
8888 intel_connector_break_all_links(connector);
8889 }
8890 }
8891 /* Enabled encoders without active connectors will be fixed in
8892 * the crtc fixup. */
8893}
8894
8895/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
8896 * and i915 state tracking structures. */
8897void intel_modeset_setup_hw_state(struct drm_device *dev)
8898{
8899 struct drm_i915_private *dev_priv = dev->dev_private;
8900 enum pipe pipe;
8901 u32 tmp;
8902 struct intel_crtc *crtc;
8903 struct intel_encoder *encoder;
8904 struct intel_connector *connector;
8905
Paulo Zanonie28d54c2012-10-24 16:09:25 -02008906 if (IS_HASWELL(dev)) {
8907 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8908
8909 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8910 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8911 case TRANS_DDI_EDP_INPUT_A_ON:
8912 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8913 pipe = PIPE_A;
8914 break;
8915 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8916 pipe = PIPE_B;
8917 break;
8918 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8919 pipe = PIPE_C;
8920 break;
8921 }
8922
8923 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
8924 crtc->cpu_transcoder = TRANSCODER_EDP;
8925
8926 DRM_DEBUG_KMS("Pipe %c using transcoder EDP\n",
8927 pipe_name(pipe));
8928 }
8929 }
8930
Daniel Vetter24929352012-07-02 20:28:59 +02008931 for_each_pipe(pipe) {
8932 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
8933
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008934 tmp = I915_READ(PIPECONF(crtc->cpu_transcoder));
Daniel Vetter24929352012-07-02 20:28:59 +02008935 if (tmp & PIPECONF_ENABLE)
8936 crtc->active = true;
8937 else
8938 crtc->active = false;
8939
8940 crtc->base.enabled = crtc->active;
8941
8942 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
8943 crtc->base.base.id,
8944 crtc->active ? "enabled" : "disabled");
8945 }
8946
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008947 if (IS_HASWELL(dev))
8948 intel_ddi_setup_hw_pll_state(dev);
8949
Daniel Vetter24929352012-07-02 20:28:59 +02008950 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8951 base.head) {
8952 pipe = 0;
8953
8954 if (encoder->get_hw_state(encoder, &pipe)) {
8955 encoder->base.crtc =
8956 dev_priv->pipe_to_crtc_mapping[pipe];
8957 } else {
8958 encoder->base.crtc = NULL;
8959 }
8960
8961 encoder->connectors_active = false;
8962 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
8963 encoder->base.base.id,
8964 drm_get_encoder_name(&encoder->base),
8965 encoder->base.crtc ? "enabled" : "disabled",
8966 pipe);
8967 }
8968
8969 list_for_each_entry(connector, &dev->mode_config.connector_list,
8970 base.head) {
8971 if (connector->get_hw_state(connector)) {
8972 connector->base.dpms = DRM_MODE_DPMS_ON;
8973 connector->encoder->connectors_active = true;
8974 connector->base.encoder = &connector->encoder->base;
8975 } else {
8976 connector->base.dpms = DRM_MODE_DPMS_OFF;
8977 connector->base.encoder = NULL;
8978 }
8979 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
8980 connector->base.base.id,
8981 drm_get_connector_name(&connector->base),
8982 connector->base.encoder ? "enabled" : "disabled");
8983 }
8984
8985 /* HW state is read out, now we need to sanitize this mess. */
8986 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8987 base.head) {
8988 intel_sanitize_encoder(encoder);
8989 }
8990
8991 for_each_pipe(pipe) {
8992 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
8993 intel_sanitize_crtc(crtc);
8994 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008995
8996 intel_modeset_update_staged_output_state(dev);
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008997
8998 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02008999
9000 drm_mode_config_reset(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009001}
9002
Chris Wilson2c7111d2011-03-29 10:40:27 +01009003void intel_modeset_gem_init(struct drm_device *dev)
9004{
Chris Wilson1833b132012-05-09 11:56:28 +01009005 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009006
9007 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009008
9009 intel_modeset_setup_hw_state(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009010}
9011
9012void intel_modeset_cleanup(struct drm_device *dev)
9013{
Jesse Barnes652c3932009-08-17 13:31:43 -07009014 struct drm_i915_private *dev_priv = dev->dev_private;
9015 struct drm_crtc *crtc;
9016 struct intel_crtc *intel_crtc;
9017
Keith Packardf87ea762010-10-03 19:36:26 -07009018 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07009019 mutex_lock(&dev->struct_mutex);
9020
Jesse Barnes723bfd72010-10-07 16:01:13 -07009021 intel_unregister_dsm_handler();
9022
9023
Jesse Barnes652c3932009-08-17 13:31:43 -07009024 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9025 /* Skip inactive CRTCs */
9026 if (!crtc->fb)
9027 continue;
9028
9029 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009030 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009031 }
9032
Chris Wilson973d04f2011-07-08 12:22:37 +01009033 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009034
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009035 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009036
Daniel Vetter930ebb42012-06-29 23:32:16 +02009037 ironlake_teardown_rc6(dev);
9038
Jesse Barnes57f350b2012-03-28 13:39:25 -07009039 if (IS_VALLEYVIEW(dev))
9040 vlv_init_dpio(dev);
9041
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009042 mutex_unlock(&dev->struct_mutex);
9043
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009044 /* Disable the irq before mode object teardown, for the irq might
9045 * enqueue unpin/hotplug work. */
9046 drm_irq_uninstall(dev);
9047 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02009048 cancel_work_sync(&dev_priv->rps.work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009049
Chris Wilson1630fe72011-07-08 12:22:42 +01009050 /* flush any delayed tasks or pending work */
9051 flush_scheduled_work();
9052
Jesse Barnes79e53942008-11-07 14:24:08 -08009053 drm_mode_config_cleanup(dev);
9054}
9055
Dave Airlie28d52042009-09-21 14:33:58 +10009056/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009057 * Return which encoder is currently attached for connector.
9058 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009059struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009060{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009061 return &intel_attached_encoder(connector)->base;
9062}
Jesse Barnes79e53942008-11-07 14:24:08 -08009063
Chris Wilsondf0e9242010-09-09 16:20:55 +01009064void intel_connector_attach_encoder(struct intel_connector *connector,
9065 struct intel_encoder *encoder)
9066{
9067 connector->encoder = encoder;
9068 drm_mode_connector_attach_encoder(&connector->base,
9069 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009070}
Dave Airlie28d52042009-09-21 14:33:58 +10009071
9072/*
9073 * set vga decode state - true == enable VGA decode
9074 */
9075int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9076{
9077 struct drm_i915_private *dev_priv = dev->dev_private;
9078 u16 gmch_ctrl;
9079
9080 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9081 if (state)
9082 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9083 else
9084 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9085 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9086 return 0;
9087}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009088
9089#ifdef CONFIG_DEBUG_FS
9090#include <linux/seq_file.h>
9091
9092struct intel_display_error_state {
9093 struct intel_cursor_error_state {
9094 u32 control;
9095 u32 position;
9096 u32 base;
9097 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01009098 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009099
9100 struct intel_pipe_error_state {
9101 u32 conf;
9102 u32 source;
9103
9104 u32 htotal;
9105 u32 hblank;
9106 u32 hsync;
9107 u32 vtotal;
9108 u32 vblank;
9109 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01009110 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009111
9112 struct intel_plane_error_state {
9113 u32 control;
9114 u32 stride;
9115 u32 size;
9116 u32 pos;
9117 u32 addr;
9118 u32 surface;
9119 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01009120 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009121};
9122
9123struct intel_display_error_state *
9124intel_display_capture_error_state(struct drm_device *dev)
9125{
Akshay Joshi0206e352011-08-16 15:34:10 -04009126 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009127 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009128 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009129 int i;
9130
9131 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9132 if (error == NULL)
9133 return NULL;
9134
Damien Lespiau52331302012-08-15 19:23:25 +01009135 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009136 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
9137
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009138 error->cursor[i].control = I915_READ(CURCNTR(i));
9139 error->cursor[i].position = I915_READ(CURPOS(i));
9140 error->cursor[i].base = I915_READ(CURBASE(i));
9141
9142 error->plane[i].control = I915_READ(DSPCNTR(i));
9143 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
9144 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04009145 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009146 error->plane[i].addr = I915_READ(DSPADDR(i));
9147 if (INTEL_INFO(dev)->gen >= 4) {
9148 error->plane[i].surface = I915_READ(DSPSURF(i));
9149 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9150 }
9151
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009152 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009153 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009154 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
9155 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
9156 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
9157 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
9158 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
9159 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009160 }
9161
9162 return error;
9163}
9164
9165void
9166intel_display_print_error_state(struct seq_file *m,
9167 struct drm_device *dev,
9168 struct intel_display_error_state *error)
9169{
Damien Lespiau52331302012-08-15 19:23:25 +01009170 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009171 int i;
9172
Damien Lespiau52331302012-08-15 19:23:25 +01009173 seq_printf(m, "Num Pipes: %d\n", dev_priv->num_pipe);
9174 for_each_pipe(i) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009175 seq_printf(m, "Pipe [%d]:\n", i);
9176 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9177 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
9178 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9179 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9180 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9181 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9182 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9183 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
9184
9185 seq_printf(m, "Plane [%d]:\n", i);
9186 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
9187 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
9188 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
9189 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
9190 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
9191 if (INTEL_INFO(dev)->gen >= 4) {
9192 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
9193 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
9194 }
9195
9196 seq_printf(m, "Cursor [%d]:\n", i);
9197 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9198 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
9199 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
9200 }
9201}
9202#endif