blob: e1324989bd6b9a498d35698f9748f5dae14ffe07 [file] [log] [blame]
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001/*
2 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
3 *
4 * Multi-channel Audio Serial Port Driver
5 *
6 * Author: Nirmal Pandey <n-pandey@ti.com>,
7 * Suresh Rajashekara <suresh.r@ti.com>
8 * Steve Chen <schen@.mvista.com>
9 *
10 * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
11 * Copyright: (C) 2009 Texas Instruments, India
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 */
17
18#include <linux/init.h>
19#include <linux/module.h>
20#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040022#include <linux/delay.h>
23#include <linux/io.h>
Peter Ujfalusiae726e92013-11-14 11:35:35 +020024#include <linux/clk.h>
Hebbar, Gururaja10884342012-08-08 20:40:32 +053025#include <linux/pm_runtime.h>
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +053026#include <linux/of.h>
27#include <linux/of_platform.h>
28#include <linux/of_device.h>
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +020029#include <linux/platform_data/davinci_asp.h>
Jyri Sarhaa75a0532015-03-20 13:31:08 +020030#include <linux/math64.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040031
Daniel Mack64792852014-03-27 11:27:40 +010032#include <sound/asoundef.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040033#include <sound/core.h>
34#include <sound/pcm.h>
35#include <sound/pcm_params.h>
36#include <sound/initval.h>
37#include <sound/soc.h>
Peter Ujfalusi453c4992013-11-14 11:35:34 +020038#include <sound/dmaengine_pcm.h>
Jyri Sarha87c19362014-05-26 11:51:14 +030039#include <sound/omap-pcm.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040040
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +030041#include "edma-pcm.h"
Chaithrika U Sb67f4482009-06-05 06:28:40 -040042#include "davinci-mcasp.h"
43
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +030044#define MCASP_MAX_AFIFO_DEPTH 64
45
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030046static u32 context_regs[] = {
47 DAVINCI_MCASP_TXFMCTL_REG,
48 DAVINCI_MCASP_RXFMCTL_REG,
49 DAVINCI_MCASP_TXFMT_REG,
50 DAVINCI_MCASP_RXFMT_REG,
51 DAVINCI_MCASP_ACLKXCTL_REG,
52 DAVINCI_MCASP_ACLKRCTL_REG,
Peter Ujfalusif114ce62014-10-01 16:02:12 +030053 DAVINCI_MCASP_AHCLKXCTL_REG,
54 DAVINCI_MCASP_AHCLKRCTL_REG,
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030055 DAVINCI_MCASP_PDIR_REG,
Peter Ujfalusif114ce62014-10-01 16:02:12 +030056 DAVINCI_MCASP_RXMASK_REG,
57 DAVINCI_MCASP_TXMASK_REG,
58 DAVINCI_MCASP_RXTDM_REG,
59 DAVINCI_MCASP_TXTDM_REG,
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030060};
61
Peter Ujfalusi790bb942014-02-03 14:51:52 +020062struct davinci_mcasp_context {
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030063 u32 config_regs[ARRAY_SIZE(context_regs)];
Peter Ujfalusif114ce62014-10-01 16:02:12 +030064 u32 afifo_regs[2]; /* for read/write fifo control registers */
65 u32 *xrsr_regs; /* for serializer configuration */
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +020066 bool pm_state;
Peter Ujfalusi790bb942014-02-03 14:51:52 +020067};
68
Jyri Sarhaa75a0532015-03-20 13:31:08 +020069struct davinci_mcasp_ruledata {
70 struct davinci_mcasp *mcasp;
71 int serializers;
72};
73
Peter Ujfalusi70091a32013-11-14 11:35:29 +020074struct davinci_mcasp {
Peter Ujfalusi453c4992013-11-14 11:35:34 +020075 struct snd_dmaengine_dai_dma_data dma_data[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020076 void __iomem *base;
Peter Ujfalusi487dce82013-11-14 11:35:31 +020077 u32 fifo_base;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020078 struct device *dev;
Misael Lopez Cruza7a33242014-11-12 16:38:05 +020079 struct snd_pcm_substream *substreams[2];
Peter Ujfalusi4a11ff22016-03-11 13:18:51 +020080 unsigned int dai_fmt;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020081
82 /* McASP specific data */
83 int tdm_slots;
Jyri Sarhadd55ff82015-09-09 21:27:44 +030084 u32 tdm_mask[2];
85 int slot_width;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020086 u8 op_mode;
87 u8 num_serializer;
88 u8 *serial_dir;
89 u8 version;
Daniel Mack82675252014-07-16 14:04:41 +020090 u8 bclk_div;
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +020091 int streams;
Misael Lopez Cruza7a33242014-11-12 16:38:05 +020092 u32 irq_request[2];
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +020093 int dma_request[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020094
Jyri Sarhaab8b14b2014-01-27 17:37:52 +020095 int sysclk_freq;
96 bool bclk_master;
97
Peter Ujfalusi21400a72013-11-14 11:35:26 +020098 /* McASP FIFO related */
99 u8 txnumevt;
100 u8 rxnumevt;
101
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200102 bool dat_port;
103
Peter Ujfalusi11277832014-11-10 12:32:16 +0200104 /* Used for comstraint setting on the second stream */
105 u32 channels;
106
Peter Ujfalusi21400a72013-11-14 11:35:26 +0200107#ifdef CONFIG_PM_SLEEP
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200108 struct davinci_mcasp_context context;
Peter Ujfalusi21400a72013-11-14 11:35:26 +0200109#endif
Jyri Sarhaa75a0532015-03-20 13:31:08 +0200110
111 struct davinci_mcasp_ruledata ruledata[2];
Jyri Sarha5935a052015-04-23 16:16:05 +0300112 struct snd_pcm_hw_constraint_list chconstr[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +0200113};
114
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200115static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
116 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400117{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200118 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400119 __raw_writel(__raw_readl(reg) | val, reg);
120}
121
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200122static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
123 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400124{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200125 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400126 __raw_writel((__raw_readl(reg) & ~(val)), reg);
127}
128
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200129static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
130 u32 val, u32 mask)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400131{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200132 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400133 __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
134}
135
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200136static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
137 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400138{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200139 __raw_writel(val, mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400140}
141
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200142static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400143{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200144 return (u32)__raw_readl(mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400145}
146
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200147static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400148{
149 int i = 0;
150
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200151 mcasp_set_bits(mcasp, ctl_reg, val);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400152
153 /* programming GBLCTL needs to read back from GBLCTL and verfiy */
154 /* loop count is to avoid the lock-up */
155 for (i = 0; i < 1000; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200156 if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400157 break;
158 }
159
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200160 if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400161 printk(KERN_ERR "GBLCTL write error\n");
162}
163
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200164static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
165{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200166 u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
167 u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200168
169 return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
170}
171
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200172static void mcasp_start_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400173{
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200174 if (mcasp->rxnumevt) { /* enable FIFO */
175 u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
176
177 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
178 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
179 }
180
Peter Ujfalusi44982732014-10-29 13:55:45 +0200181 /* Start clocks */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200182 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
183 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200184 /*
185 * When ASYNC == 0 the transmit and receive sections operate
186 * synchronously from the transmit clock and frame sync. We need to make
187 * sure that the TX signlas are enabled when starting reception.
188 */
189 if (mcasp_is_synchronous(mcasp)) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200190 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
191 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200192 }
193
Peter Ujfalusi44982732014-10-29 13:55:45 +0200194 /* Activate serializer(s) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200195 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
Peter Ujfalusi44982732014-10-29 13:55:45 +0200196 /* Release RX state machine */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200197 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
Peter Ujfalusi44982732014-10-29 13:55:45 +0200198 /* Release Frame Sync generator */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200199 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200200 if (mcasp_is_synchronous(mcasp))
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200201 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200202
203 /* enable receive IRQs */
204 mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
205 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400206}
207
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200208static void mcasp_start_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400209{
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400210 u32 cnt;
211
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200212 if (mcasp->txnumevt) { /* enable FIFO */
213 u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
214
215 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
216 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
217 }
218
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200219 /* Start clocks */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200220 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
221 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200222 /* Activate serializer(s) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200223 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400224
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200225 /* wait for XDATA to be cleared */
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400226 cnt = 0;
Peter Ujfalusie2a0c9f2015-12-11 13:06:24 +0200227 while ((mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG) & XRDATA) &&
228 (cnt < 100000))
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400229 cnt++;
230
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200231 /* Release TX state machine */
232 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
233 /* Release Frame Sync generator */
234 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200235
236 /* enable transmit IRQs */
237 mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
238 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400239}
240
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200241static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400242{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200243 mcasp->streams++;
244
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200245 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200246 mcasp_start_tx(mcasp);
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200247 else
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200248 mcasp_start_rx(mcasp);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400249}
250
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200251static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400252{
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200253 /* disable IRQ sources */
254 mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
255 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);
256
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200257 /*
258 * In synchronous mode stop the TX clocks if no other stream is
259 * running
260 */
261 if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200262 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200263
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200264 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
265 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
Peter Ujfalusi03808662014-10-29 13:55:46 +0200266
267 if (mcasp->rxnumevt) { /* disable FIFO */
268 u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
269
270 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
271 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400272}
273
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200274static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400275{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200276 u32 val = 0;
277
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200278 /* disable IRQ sources */
279 mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
280 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);
281
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200282 /*
283 * In synchronous mode keep TX clocks running if the capture stream is
284 * still running.
285 */
286 if (mcasp_is_synchronous(mcasp) && mcasp->streams)
287 val = TXHCLKRST | TXCLKRST | TXFSRST;
288
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200289 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
290 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
Peter Ujfalusi03808662014-10-29 13:55:46 +0200291
292 if (mcasp->txnumevt) { /* disable FIFO */
293 u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
294
295 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
296 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400297}
298
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200299static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400300{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200301 mcasp->streams--;
302
Peter Ujfalusi03808662014-10-29 13:55:46 +0200303 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200304 mcasp_stop_tx(mcasp);
Peter Ujfalusi03808662014-10-29 13:55:46 +0200305 else
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200306 mcasp_stop_rx(mcasp);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400307}
308
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200309static irqreturn_t davinci_mcasp_tx_irq_handler(int irq, void *data)
310{
311 struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
312 struct snd_pcm_substream *substream;
313 u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK];
314 u32 handled_mask = 0;
315 u32 stat;
316
317 stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG);
318 if (stat & XUNDRN & irq_mask) {
319 dev_warn(mcasp->dev, "Transmit buffer underflow\n");
320 handled_mask |= XUNDRN;
321
322 substream = mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK];
323 if (substream) {
324 snd_pcm_stream_lock_irq(substream);
325 if (snd_pcm_running(substream))
326 snd_pcm_stop(substream, SNDRV_PCM_STATE_XRUN);
327 snd_pcm_stream_unlock_irq(substream);
328 }
329 }
330
331 if (!handled_mask)
332 dev_warn(mcasp->dev, "unhandled tx event. txstat: 0x%08x\n",
333 stat);
334
335 if (stat & XRERR)
336 handled_mask |= XRERR;
337
338 /* Ack the handled event only */
339 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, handled_mask);
340
341 return IRQ_RETVAL(handled_mask);
342}
343
344static irqreturn_t davinci_mcasp_rx_irq_handler(int irq, void *data)
345{
346 struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
347 struct snd_pcm_substream *substream;
348 u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE];
349 u32 handled_mask = 0;
350 u32 stat;
351
352 stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG);
353 if (stat & ROVRN & irq_mask) {
354 dev_warn(mcasp->dev, "Receive buffer overflow\n");
355 handled_mask |= ROVRN;
356
357 substream = mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE];
358 if (substream) {
359 snd_pcm_stream_lock_irq(substream);
360 if (snd_pcm_running(substream))
361 snd_pcm_stop(substream, SNDRV_PCM_STATE_XRUN);
362 snd_pcm_stream_unlock_irq(substream);
363 }
364 }
365
366 if (!handled_mask)
367 dev_warn(mcasp->dev, "unhandled rx event. rxstat: 0x%08x\n",
368 stat);
369
370 if (stat & XRERR)
371 handled_mask |= XRERR;
372
373 /* Ack the handled event only */
374 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, handled_mask);
375
376 return IRQ_RETVAL(handled_mask);
377}
378
Peter Ujfalusi5a1b8a82014-12-30 16:10:32 +0200379static irqreturn_t davinci_mcasp_common_irq_handler(int irq, void *data)
380{
381 struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
382 irqreturn_t ret = IRQ_NONE;
383
384 if (mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK])
385 ret = davinci_mcasp_tx_irq_handler(irq, data);
386
387 if (mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE])
388 ret |= davinci_mcasp_rx_irq_handler(irq, data);
389
390 return ret;
391}
392
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400393static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
394 unsigned int fmt)
395{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200396 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200397 int ret = 0;
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300398 u32 data_delay;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300399 bool fs_pol_rising;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300400 bool inv_fs = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400401
Peter Ujfalusi4a11ff22016-03-11 13:18:51 +0200402 if (!fmt)
403 return 0;
404
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200405 pm_runtime_get_sync(mcasp->dev);
Daniel Mack5296cf22012-10-04 15:08:42 +0200406 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300407 case SND_SOC_DAIFMT_DSP_A:
408 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
409 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300410 /* 1st data bit occur one ACLK cycle after the frame sync */
411 data_delay = 1;
412 break;
Daniel Mack5296cf22012-10-04 15:08:42 +0200413 case SND_SOC_DAIFMT_DSP_B:
414 case SND_SOC_DAIFMT_AC97:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200415 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
416 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300417 /* No delay after FS */
418 data_delay = 0;
Daniel Mack5296cf22012-10-04 15:08:42 +0200419 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300420 case SND_SOC_DAIFMT_I2S:
Daniel Mack5296cf22012-10-04 15:08:42 +0200421 /* configure a full-word SYNC pulse (LRCLK) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200422 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
423 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300424 /* 1st data bit occur one ACLK cycle after the frame sync */
425 data_delay = 1;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300426 /* FS need to be inverted */
427 inv_fs = true;
Daniel Mack5296cf22012-10-04 15:08:42 +0200428 break;
Peter Ujfalusi423761e2014-04-04 14:31:46 +0300429 case SND_SOC_DAIFMT_LEFT_J:
430 /* configure a full-word SYNC pulse (LRCLK) */
431 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
432 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
433 /* No delay after FS */
434 data_delay = 0;
435 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300436 default:
437 ret = -EINVAL;
438 goto out;
Daniel Mack5296cf22012-10-04 15:08:42 +0200439 }
440
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300441 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
442 FSXDLY(3));
443 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
444 FSRDLY(3));
445
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400446 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
447 case SND_SOC_DAIFMT_CBS_CFS:
448 /* codec is clock and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200449 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
450 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400451
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200452 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
453 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400454
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200455 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
456 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200457 mcasp->bclk_master = 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400458 break;
Peter Ujfalusi226e2f12015-02-12 16:41:26 +0200459 case SND_SOC_DAIFMT_CBS_CFM:
460 /* codec is clock slave and frame master */
461 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
462 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
463
464 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
465 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
466
467 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
468 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
469 mcasp->bclk_master = 1;
470 break;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400471 case SND_SOC_DAIFMT_CBM_CFS:
472 /* codec is clock master and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200473 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
474 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400475
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200476 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
477 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400478
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200479 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
480 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200481 mcasp->bclk_master = 0;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400482 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400483 case SND_SOC_DAIFMT_CBM_CFM:
484 /* codec is clock and frame master */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200485 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
486 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400487
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200488 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
489 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400490
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200491 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
492 ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200493 mcasp->bclk_master = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400494 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400495 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200496 ret = -EINVAL;
497 goto out;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400498 }
499
500 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
501 case SND_SOC_DAIFMT_IB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200502 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300503 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300504 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400505 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400506 case SND_SOC_DAIFMT_NB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200507 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300508 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300509 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400510 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400511 case SND_SOC_DAIFMT_IB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200512 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300513 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300514 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400515 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400516 case SND_SOC_DAIFMT_NB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200517 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200518 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300519 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400520 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400521 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200522 ret = -EINVAL;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300523 goto out;
524 }
525
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300526 if (inv_fs)
527 fs_pol_rising = !fs_pol_rising;
528
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300529 if (fs_pol_rising) {
530 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
531 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
532 } else {
533 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
534 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400535 }
Peter Ujfalusi4a11ff22016-03-11 13:18:51 +0200536
537 mcasp->dai_fmt = fmt;
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200538out:
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +0200539 pm_runtime_put(mcasp->dev);
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200540 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400541}
542
Jyri Sarha88135432014-08-06 16:47:16 +0300543static int __davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
544 int div, bool explicit)
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200545{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200546 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200547
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +0200548 pm_runtime_get_sync(mcasp->dev);
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200549 switch (div_id) {
550 case 0: /* MCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200551 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200552 AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200553 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200554 AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
555 break;
556
557 case 1: /* BCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200558 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200559 ACLKXDIV(div - 1), ACLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200560 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200561 ACLKRDIV(div - 1), ACLKRDIV_MASK);
Jyri Sarha88135432014-08-06 16:47:16 +0300562 if (explicit)
563 mcasp->bclk_div = div;
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200564 break;
565
Jyri Sarha14a998b2015-09-17 10:39:05 +0300566 case 2: /*
567 * BCLK/LRCLK ratio descries how many bit-clock cycles
568 * fit into one frame. The clock ratio is given for a
569 * full period of data (for I2S format both left and
570 * right channels), so it has to be divided by number
571 * of tdm-slots (for I2S - divided by 2).
572 * Instead of storing this ratio, we calculate a new
573 * tdm_slot width by dividing the the ratio by the
574 * number of configured tdm slots.
575 */
576 mcasp->slot_width = div / mcasp->tdm_slots;
577 if (div % mcasp->tdm_slots)
578 dev_warn(mcasp->dev,
579 "%s(): BCLK/LRCLK %d is not divisible by %d tdm slots",
580 __func__, div, mcasp->tdm_slots);
Daniel Mack1b3bc062012-12-05 18:20:38 +0100581 break;
582
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200583 default:
584 return -EINVAL;
585 }
586
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +0200587 pm_runtime_put(mcasp->dev);
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200588 return 0;
589}
590
Jyri Sarha88135432014-08-06 16:47:16 +0300591static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
592 int div)
593{
594 return __davinci_mcasp_set_clkdiv(dai, div_id, div, 1);
595}
596
Daniel Mack5b66aa22012-10-04 15:08:41 +0200597static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
598 unsigned int freq, int dir)
599{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200600 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200601
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +0200602 pm_runtime_get_sync(mcasp->dev);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200603 if (dir == SND_SOC_CLOCK_OUT) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200604 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
605 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
606 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200607 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200608 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
609 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
610 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200611 }
612
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200613 mcasp->sysclk_freq = freq;
614
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +0200615 pm_runtime_put(mcasp->dev);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200616 return 0;
617}
618
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300619/* All serializers must have equal number of channels */
620static int davinci_mcasp_ch_constraint(struct davinci_mcasp *mcasp, int stream,
621 int serializers)
622{
623 struct snd_pcm_hw_constraint_list *cl = &mcasp->chconstr[stream];
624 unsigned int *list = (unsigned int *) cl->list;
625 int slots = mcasp->tdm_slots;
626 int i, count = 0;
627
628 if (mcasp->tdm_mask[stream])
629 slots = hweight32(mcasp->tdm_mask[stream]);
630
631 for (i = 2; i <= slots; i++)
632 list[count++] = i;
633
634 for (i = 2; i <= serializers; i++)
635 list[count++] = i*slots;
636
637 cl->count = count;
638
639 return 0;
640}
641
642static int davinci_mcasp_set_ch_constraints(struct davinci_mcasp *mcasp)
643{
644 int rx_serializers = 0, tx_serializers = 0, ret, i;
645
646 for (i = 0; i < mcasp->num_serializer; i++)
647 if (mcasp->serial_dir[i] == TX_MODE)
648 tx_serializers++;
649 else if (mcasp->serial_dir[i] == RX_MODE)
650 rx_serializers++;
651
652 ret = davinci_mcasp_ch_constraint(mcasp, SNDRV_PCM_STREAM_PLAYBACK,
653 tx_serializers);
654 if (ret)
655 return ret;
656
657 ret = davinci_mcasp_ch_constraint(mcasp, SNDRV_PCM_STREAM_CAPTURE,
658 rx_serializers);
659
660 return ret;
661}
662
663
664static int davinci_mcasp_set_tdm_slot(struct snd_soc_dai *dai,
665 unsigned int tx_mask,
666 unsigned int rx_mask,
667 int slots, int slot_width)
668{
669 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
670
671 dev_dbg(mcasp->dev,
672 "%s() tx_mask 0x%08x rx_mask 0x%08x slots %d width %d\n",
673 __func__, tx_mask, rx_mask, slots, slot_width);
674
675 if (tx_mask >= (1<<slots) || rx_mask >= (1<<slots)) {
676 dev_err(mcasp->dev,
677 "Bad tdm mask tx: 0x%08x rx: 0x%08x slots %d\n",
678 tx_mask, rx_mask, slots);
679 return -EINVAL;
680 }
681
682 if (slot_width &&
683 (slot_width < 8 || slot_width > 32 || slot_width % 4 != 0)) {
684 dev_err(mcasp->dev, "%s: Unsupported slot_width %d\n",
685 __func__, slot_width);
686 return -EINVAL;
687 }
688
689 mcasp->tdm_slots = slots;
Andreas Dannenberg1bdd5932015-11-09 12:19:19 -0600690 mcasp->tdm_mask[SNDRV_PCM_STREAM_PLAYBACK] = tx_mask;
691 mcasp->tdm_mask[SNDRV_PCM_STREAM_CAPTURE] = rx_mask;
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300692 mcasp->slot_width = slot_width;
693
694 return davinci_mcasp_set_ch_constraints(mcasp);
695}
696
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200697static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
Jyri Sarha14a998b2015-09-17 10:39:05 +0300698 int sample_width)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400699{
Daniel Mackba764b32012-12-05 18:20:37 +0100700 u32 fmt;
Jyri Sarha14a998b2015-09-17 10:39:05 +0300701 u32 tx_rotate = (sample_width / 4) & 0x7;
702 u32 mask = (1ULL << sample_width) - 1;
703 u32 slot_width = sample_width;
704
Peter Ujfalusife0a29e2014-09-04 10:52:53 +0300705 /*
706 * For captured data we should not rotate, inversion and masking is
707 * enoguh to get the data to the right position:
708 * Format data from bus after reverse (XRBUF)
709 * S16_LE: |LSB|MSB|xxx|xxx| |xxx|xxx|MSB|LSB|
710 * S24_3LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
711 * S24_LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
712 * S32_LE: |LSB|DAT|DAT|MSB| |MSB|DAT|DAT|LSB|
713 */
714 u32 rx_rotate = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400715
Daniel Mack1b3bc062012-12-05 18:20:38 +0100716 /*
Jyri Sarha14a998b2015-09-17 10:39:05 +0300717 * Setting the tdm slot width either with set_clkdiv() or
718 * set_tdm_slot() allows us to for example send 32 bits per
719 * channel to the codec, while only 16 of them carry audio
720 * payload.
Daniel Mack1b3bc062012-12-05 18:20:38 +0100721 */
Jyri Sarha14a998b2015-09-17 10:39:05 +0300722 if (mcasp->slot_width) {
Peter Ujfalusid742b922014-11-10 12:32:19 +0200723 /*
Jyri Sarha14a998b2015-09-17 10:39:05 +0300724 * When we have more bclk then it is needed for the
725 * data, we need to use the rotation to move the
726 * received samples to have correct alignment.
Peter Ujfalusid742b922014-11-10 12:32:19 +0200727 */
Jyri Sarha14a998b2015-09-17 10:39:05 +0300728 slot_width = mcasp->slot_width;
729 rx_rotate = (slot_width - sample_width) / 4;
Peter Ujfalusid742b922014-11-10 12:32:19 +0200730 }
Daniel Mack1b3bc062012-12-05 18:20:38 +0100731
Daniel Mackba764b32012-12-05 18:20:37 +0100732 /* mapping of the XSSZ bit-field as described in the datasheet */
Jyri Sarha14a998b2015-09-17 10:39:05 +0300733 fmt = (slot_width >> 1) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400734
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200735 if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200736 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
737 RXSSZ(0x0F));
738 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
739 TXSSZ(0x0F));
740 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
741 TXROT(7));
742 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
743 RXROT(7));
744 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
Yegor Yefremovf5023af2013-04-04 16:13:20 +0200745 }
746
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200747 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
Chaithrika U S0c31cf32009-09-15 18:13:29 -0400748
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400749 return 0;
750}
751
Peter Ujfalusi662ffae2014-01-30 15:15:22 +0200752static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300753 int period_words, int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400754{
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300755 struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400756 int i;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400757 u8 tx_ser = 0;
758 u8 rx_ser = 0;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200759 u8 slots = mcasp->tdm_slots;
Michal Bachraty2952b272013-02-28 16:07:08 +0100760 u8 max_active_serializers = (channels + slots - 1) / slots;
Peter Ujfalusi72383192015-09-14 16:06:48 +0300761 int active_serializers, numevt;
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200762 u32 reg;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400763 /* Default configuration */
Peter Ujfalusi40448e52014-04-04 15:56:30 +0300764 if (mcasp->version < MCASP_VERSION_3)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200765 mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400766
767 /* All PINS as McASP */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200768 mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400769
770 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200771 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
772 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400773 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200774 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
775 mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400776 }
777
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200778 for (i = 0; i < mcasp->num_serializer; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200779 mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
780 mcasp->serial_dir[i]);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200781 if (mcasp->serial_dir[i] == TX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100782 tx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200783 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Misael Lopez Cruz19db62e2015-06-08 16:03:47 +0300784 mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
785 DISMOD_LOW, DISMOD_MASK);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400786 tx_ser++;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200787 } else if (mcasp->serial_dir[i] == RX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100788 rx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200789 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400790 rx_ser++;
Michal Bachraty2952b272013-02-28 16:07:08 +0100791 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200792 mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
793 SRMOD_INACTIVE, SRMOD_MASK);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400794 }
795 }
796
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300797 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
798 active_serializers = tx_ser;
799 numevt = mcasp->txnumevt;
800 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
801 } else {
802 active_serializers = rx_ser;
803 numevt = mcasp->rxnumevt;
804 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
805 }
Daniel Mackecf327c2013-03-08 14:19:38 +0100806
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300807 if (active_serializers < max_active_serializers) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200808 dev_warn(mcasp->dev, "stream has more channels (%d) than are "
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300809 "enabled in mcasp (%d)\n", channels,
810 active_serializers * slots);
Daniel Mackecf327c2013-03-08 14:19:38 +0100811 return -EINVAL;
812 }
813
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300814 /* AFIFO is not in use */
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300815 if (!numevt) {
816 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300817 if (active_serializers > 1) {
818 /*
819 * If more than one serializers are in use we have one
820 * DMA request to provide data for all serializers.
821 * For example if three serializers are enabled the DMA
822 * need to transfer three words per DMA request.
823 */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300824 dma_data->maxburst = active_serializers;
825 } else {
Peter Ujfalusi33445642014-04-01 15:55:12 +0300826 dma_data->maxburst = 0;
827 }
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300828 return 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300829 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400830
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300831 if (period_words % active_serializers) {
832 dev_err(mcasp->dev, "Invalid combination of period words and "
833 "active serializers: %d, %d\n", period_words,
834 active_serializers);
835 return -EINVAL;
836 }
837
838 /*
839 * Calculate the optimal AFIFO depth for platform side:
840 * The number of words for numevt need to be in steps of active
841 * serializers.
842 */
Peter Ujfalusi72383192015-09-14 16:06:48 +0300843 numevt = (numevt / active_serializers) * active_serializers;
844
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300845 while (period_words % numevt && numevt > 0)
846 numevt -= active_serializers;
847 if (numevt <= 0)
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300848 numevt = active_serializers;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400849
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300850 mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
851 mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
Michal Bachraty2952b272013-02-28 16:07:08 +0100852
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300853 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300854 if (numevt == 1)
855 numevt = 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300856 dma_data->maxburst = numevt;
857
Michal Bachraty2952b272013-02-28 16:07:08 +0100858 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400859}
860
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200861static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream,
862 int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400863{
864 int i, active_slots;
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200865 int total_slots;
866 int active_serializers;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400867 u32 mask = 0;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200868 u32 busel = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400869
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200870 total_slots = mcasp->tdm_slots;
871
872 /*
873 * If more than one serializer is needed, then use them with
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300874 * all the specified tdm_slots. Otherwise, one serializer can
875 * cope with the transaction using just as many slots as there
876 * are channels in the stream.
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200877 */
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300878 if (mcasp->tdm_mask[stream]) {
879 active_slots = hweight32(mcasp->tdm_mask[stream]);
880 active_serializers = (channels + active_slots - 1) /
881 active_slots;
882 if (active_serializers == 1) {
883 active_slots = channels;
884 for (i = 0; i < total_slots; i++) {
885 if ((1 << i) & mcasp->tdm_mask[stream]) {
886 mask |= (1 << i);
887 if (--active_slots <= 0)
888 break;
889 }
890 }
891 }
892 } else {
893 active_serializers = (channels + total_slots - 1) / total_slots;
894 if (active_serializers == 1)
895 active_slots = channels;
896 else
897 active_slots = total_slots;
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200898
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300899 for (i = 0; i < active_slots; i++)
900 mask |= (1 << i);
901 }
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200902 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400903
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200904 if (!mcasp->dat_port)
905 busel = TXSEL;
906
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300907 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
908 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
909 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
910 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
911 FSXMOD(total_slots), FSXMOD(0x1FF));
912 } else if (stream == SNDRV_PCM_STREAM_CAPTURE) {
913 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
914 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
915 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
916 FSRMOD(total_slots), FSRMOD(0x1FF));
Peter Ujfalusi0ad7d3a2015-11-23 12:51:53 +0200917 /*
918 * If McASP is set to be TX/RX synchronous and the playback is
919 * not running already we need to configure the TX slots in
920 * order to have correct FSX on the bus
921 */
922 if (mcasp_is_synchronous(mcasp) && !mcasp->channels)
923 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
924 FSXMOD(total_slots), FSXMOD(0x1FF));
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300925 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400926
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200927 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400928}
929
930/* S/PDIF */
Daniel Mack64792852014-03-27 11:27:40 +0100931static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp,
932 unsigned int rate)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400933{
Daniel Mack64792852014-03-27 11:27:40 +0100934 u32 cs_value = 0;
935 u8 *cs_bytes = (u8*) &cs_value;
936
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400937 /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
938 and LSB first */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200939 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400940
941 /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200942 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400943
944 /* Set the TX tdm : for all the slots */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200945 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400946
947 /* Set the TX clock controls : div = 1 and internal */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200948 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400949
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200950 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400951
952 /* Only 44100 and 48000 are valid, both have the same setting */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200953 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400954
955 /* Enable the DIT */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200956 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200957
Daniel Mack64792852014-03-27 11:27:40 +0100958 /* Set S/PDIF channel status bits */
959 cs_bytes[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
960 cs_bytes[1] = IEC958_AES1_CON_PCM_CODER;
961
962 switch (rate) {
963 case 22050:
964 cs_bytes[3] |= IEC958_AES3_CON_FS_22050;
965 break;
966 case 24000:
967 cs_bytes[3] |= IEC958_AES3_CON_FS_24000;
968 break;
969 case 32000:
970 cs_bytes[3] |= IEC958_AES3_CON_FS_32000;
971 break;
972 case 44100:
973 cs_bytes[3] |= IEC958_AES3_CON_FS_44100;
974 break;
975 case 48000:
976 cs_bytes[3] |= IEC958_AES3_CON_FS_48000;
977 break;
978 case 88200:
979 cs_bytes[3] |= IEC958_AES3_CON_FS_88200;
980 break;
981 case 96000:
982 cs_bytes[3] |= IEC958_AES3_CON_FS_96000;
983 break;
984 case 176400:
985 cs_bytes[3] |= IEC958_AES3_CON_FS_176400;
986 break;
987 case 192000:
988 cs_bytes[3] |= IEC958_AES3_CON_FS_192000;
989 break;
990 default:
991 printk(KERN_WARNING "unsupported sampling rate: %d\n", rate);
992 return -EINVAL;
993 }
994
995 mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRA_REG, cs_value);
996 mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRB_REG, cs_value);
997
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200998 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400999}
1000
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001001static int davinci_mcasp_calc_clk_div(struct davinci_mcasp *mcasp,
1002 unsigned int bclk_freq,
1003 int *error_ppm)
1004{
1005 int div = mcasp->sysclk_freq / bclk_freq;
1006 int rem = mcasp->sysclk_freq % bclk_freq;
1007
1008 if (rem != 0) {
1009 if (div == 0 ||
1010 ((mcasp->sysclk_freq / div) - bclk_freq) >
1011 (bclk_freq - (mcasp->sysclk_freq / (div+1)))) {
1012 div++;
1013 rem = rem - bclk_freq;
1014 }
1015 }
1016 if (error_ppm)
1017 *error_ppm =
1018 (div*1000000 + (int)div64_long(1000000LL*rem,
1019 (int)bclk_freq))
1020 /div - 1000000;
1021
1022 return div;
1023}
1024
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001025static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
1026 struct snd_pcm_hw_params *params,
1027 struct snd_soc_dai *cpu_dai)
1028{
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001029 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001030 int word_length;
Peter Ujfalusia7e46bd2014-02-03 14:51:50 +02001031 int channels = params_channels(params);
Peter Ujfalusidd093a02014-04-01 15:55:11 +03001032 int period_size = params_period_size(params);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +02001033 int ret;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +02001034
Peter Ujfalusi4a11ff22016-03-11 13:18:51 +02001035 ret = davinci_mcasp_set_dai_fmt(cpu_dai, mcasp->dai_fmt);
1036 if (ret)
1037 return ret;
1038
Daniel Mack82675252014-07-16 14:04:41 +02001039 /*
1040 * If mcasp is BCLK master, and a BCLK divider was not provided by
1041 * the machine driver, we need to calculate the ratio.
1042 */
1043 if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
Jyri Sarha1f114f72015-04-23 16:16:04 +03001044 int slots = mcasp->tdm_slots;
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001045 int rate = params_rate(params);
1046 int sbits = params_width(params);
1047 int ppm, div;
1048
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001049 if (mcasp->slot_width)
1050 sbits = mcasp->slot_width;
1051
Jyri Sarha1f114f72015-04-23 16:16:04 +03001052 div = davinci_mcasp_calc_clk_div(mcasp, rate*sbits*slots,
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001053 &ppm);
1054 if (ppm)
1055 dev_info(mcasp->dev, "Sample-rate is off by %d PPM\n",
1056 ppm);
1057
Jyri Sarha88135432014-08-06 16:47:16 +03001058 __davinci_mcasp_set_clkdiv(cpu_dai, 1, div, 0);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +02001059 }
1060
Peter Ujfalusidd093a02014-04-01 15:55:11 +03001061 ret = mcasp_common_hw_param(mcasp, substream->stream,
1062 period_size * channels, channels);
Peter Ujfalusi0f7d9a62014-01-30 15:15:24 +02001063 if (ret)
1064 return ret;
1065
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001066 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
Daniel Mack64792852014-03-27 11:27:40 +01001067 ret = mcasp_dit_hw_param(mcasp, params_rate(params));
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001068 else
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +02001069 ret = mcasp_i2s_hw_param(mcasp, substream->stream,
1070 channels);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +02001071
1072 if (ret)
1073 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001074
1075 switch (params_format(params)) {
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001076 case SNDRV_PCM_FORMAT_U8:
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001077 case SNDRV_PCM_FORMAT_S8:
Daniel Mackba764b32012-12-05 18:20:37 +01001078 word_length = 8;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001079 break;
1080
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001081 case SNDRV_PCM_FORMAT_U16_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001082 case SNDRV_PCM_FORMAT_S16_LE:
Daniel Mackba764b32012-12-05 18:20:37 +01001083 word_length = 16;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001084 break;
1085
Daniel Mack21eb24d2012-10-09 09:35:16 +02001086 case SNDRV_PCM_FORMAT_U24_3LE:
1087 case SNDRV_PCM_FORMAT_S24_3LE:
Daniel Mackba764b32012-12-05 18:20:37 +01001088 word_length = 24;
Daniel Mack21eb24d2012-10-09 09:35:16 +02001089 break;
1090
Daniel Mack6b7fa012012-10-09 11:56:40 +02001091 case SNDRV_PCM_FORMAT_U24_LE:
1092 case SNDRV_PCM_FORMAT_S24_LE:
Peter Ujfalusi182bef82014-06-26 08:09:24 +03001093 word_length = 24;
1094 break;
1095
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001096 case SNDRV_PCM_FORMAT_U32_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001097 case SNDRV_PCM_FORMAT_S32_LE:
Daniel Mackba764b32012-12-05 18:20:37 +01001098 word_length = 32;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001099 break;
1100
1101 default:
1102 printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
1103 return -EINVAL;
1104 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -04001105
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001106 davinci_config_channel_size(mcasp, word_length);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001107
Peter Ujfalusi11277832014-11-10 12:32:16 +02001108 if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE)
1109 mcasp->channels = channels;
1110
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001111 return 0;
1112}
1113
1114static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
1115 int cmd, struct snd_soc_dai *cpu_dai)
1116{
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001117 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001118 int ret = 0;
1119
1120 switch (cmd) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001121 case SNDRV_PCM_TRIGGER_RESUME:
Chaithrika U Se473b842010-01-20 17:06:33 +05301122 case SNDRV_PCM_TRIGGER_START:
1123 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001124 davinci_mcasp_start(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001125 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001126 case SNDRV_PCM_TRIGGER_SUSPEND:
Chaithrika U Sa47979b2009-12-03 18:56:56 +05301127 case SNDRV_PCM_TRIGGER_STOP:
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001128 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001129 davinci_mcasp_stop(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001130 break;
1131
1132 default:
1133 ret = -EINVAL;
1134 }
1135
1136 return ret;
1137}
1138
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001139static const unsigned int davinci_mcasp_dai_rates[] = {
1140 8000, 11025, 16000, 22050, 32000, 44100, 48000, 64000,
1141 88200, 96000, 176400, 192000,
1142};
1143
1144#define DAVINCI_MAX_RATE_ERROR_PPM 1000
1145
1146static int davinci_mcasp_hw_rule_rate(struct snd_pcm_hw_params *params,
1147 struct snd_pcm_hw_rule *rule)
1148{
1149 struct davinci_mcasp_ruledata *rd = rule->private;
1150 struct snd_interval *ri =
1151 hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
1152 int sbits = params_width(params);
Jyri Sarha1f114f72015-04-23 16:16:04 +03001153 int slots = rd->mcasp->tdm_slots;
Jyri Sarha518f6ba2015-04-23 16:16:06 +03001154 struct snd_interval range;
1155 int i;
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001156
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001157 if (rd->mcasp->slot_width)
1158 sbits = rd->mcasp->slot_width;
1159
Jyri Sarha518f6ba2015-04-23 16:16:06 +03001160 snd_interval_any(&range);
1161 range.empty = 1;
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001162
1163 for (i = 0; i < ARRAY_SIZE(davinci_mcasp_dai_rates); i++) {
Jyri Sarha518f6ba2015-04-23 16:16:06 +03001164 if (snd_interval_test(ri, davinci_mcasp_dai_rates[i])) {
Jyri Sarha1f114f72015-04-23 16:16:04 +03001165 uint bclk_freq = sbits*slots*
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001166 davinci_mcasp_dai_rates[i];
1167 int ppm;
1168
1169 davinci_mcasp_calc_clk_div(rd->mcasp, bclk_freq, &ppm);
Jyri Sarha518f6ba2015-04-23 16:16:06 +03001170 if (abs(ppm) < DAVINCI_MAX_RATE_ERROR_PPM) {
1171 if (range.empty) {
1172 range.min = davinci_mcasp_dai_rates[i];
1173 range.empty = 0;
1174 }
1175 range.max = davinci_mcasp_dai_rates[i];
1176 }
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001177 }
1178 }
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001179
Jyri Sarha518f6ba2015-04-23 16:16:06 +03001180 dev_dbg(rd->mcasp->dev,
1181 "Frequencies %d-%d -> %d-%d for %d sbits and %d tdm slots\n",
1182 ri->min, ri->max, range.min, range.max, sbits, slots);
1183
1184 return snd_interval_refine(hw_param_interval(params, rule->var),
1185 &range);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001186}
1187
1188static int davinci_mcasp_hw_rule_format(struct snd_pcm_hw_params *params,
1189 struct snd_pcm_hw_rule *rule)
1190{
1191 struct davinci_mcasp_ruledata *rd = rule->private;
1192 struct snd_mask *fmt = hw_param_mask(params, SNDRV_PCM_HW_PARAM_FORMAT);
1193 struct snd_mask nfmt;
1194 int rate = params_rate(params);
Jyri Sarha1f114f72015-04-23 16:16:04 +03001195 int slots = rd->mcasp->tdm_slots;
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001196 int i, count = 0;
1197
1198 snd_mask_none(&nfmt);
1199
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001200 for (i = 0; i < SNDRV_PCM_FORMAT_LAST; i++) {
1201 if (snd_mask_test(fmt, i)) {
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001202 uint sbits = snd_pcm_format_width(i);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001203 int ppm;
1204
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001205 if (rd->mcasp->slot_width)
1206 sbits = rd->mcasp->slot_width;
1207
1208 davinci_mcasp_calc_clk_div(rd->mcasp, sbits*slots*rate,
1209 &ppm);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001210 if (abs(ppm) < DAVINCI_MAX_RATE_ERROR_PPM) {
1211 snd_mask_set(&nfmt, i);
1212 count++;
1213 }
1214 }
1215 }
1216 dev_dbg(rd->mcasp->dev,
Jyri Sarha1f114f72015-04-23 16:16:04 +03001217 "%d possible sample format for %d Hz and %d tdm slots\n",
1218 count, rate, slots);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001219
1220 return snd_mask_refine(fmt, &nfmt);
1221}
1222
Peter Ujfalusi11277832014-11-10 12:32:16 +02001223static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
1224 struct snd_soc_dai *cpu_dai)
1225{
1226 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi4cd9db02015-04-07 14:03:53 +03001227 struct davinci_mcasp_ruledata *ruledata =
1228 &mcasp->ruledata[substream->stream];
Peter Ujfalusi11277832014-11-10 12:32:16 +02001229 u32 max_channels = 0;
1230 int i, dir;
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001231 int tdm_slots = mcasp->tdm_slots;
1232
1233 if (mcasp->tdm_mask[substream->stream])
1234 tdm_slots = hweight32(mcasp->tdm_mask[substream->stream]);
Peter Ujfalusi11277832014-11-10 12:32:16 +02001235
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001236 mcasp->substreams[substream->stream] = substream;
1237
Peter Ujfalusi11277832014-11-10 12:32:16 +02001238 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
1239 return 0;
1240
1241 /*
1242 * Limit the maximum allowed channels for the first stream:
1243 * number of serializers for the direction * tdm slots per serializer
1244 */
1245 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1246 dir = TX_MODE;
1247 else
1248 dir = RX_MODE;
1249
1250 for (i = 0; i < mcasp->num_serializer; i++) {
1251 if (mcasp->serial_dir[i] == dir)
1252 max_channels++;
1253 }
Peter Ujfalusi4cd9db02015-04-07 14:03:53 +03001254 ruledata->serializers = max_channels;
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001255 max_channels *= tdm_slots;
Peter Ujfalusi11277832014-11-10 12:32:16 +02001256 /*
1257 * If the already active stream has less channels than the calculated
1258 * limnit based on the seirializers * tdm_slots, we need to use that as
1259 * a constraint for the second stream.
1260 * Otherwise (first stream or less allowed channels) we use the
1261 * calculated constraint.
1262 */
1263 if (mcasp->channels && mcasp->channels < max_channels)
1264 max_channels = mcasp->channels;
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001265 /*
1266 * But we can always allow channels upto the amount of
1267 * the available tdm_slots.
1268 */
1269 if (max_channels < tdm_slots)
1270 max_channels = tdm_slots;
Peter Ujfalusi11277832014-11-10 12:32:16 +02001271
1272 snd_pcm_hw_constraint_minmax(substream->runtime,
1273 SNDRV_PCM_HW_PARAM_CHANNELS,
1274 2, max_channels);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001275
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001276 snd_pcm_hw_constraint_list(substream->runtime,
1277 0, SNDRV_PCM_HW_PARAM_CHANNELS,
1278 &mcasp->chconstr[substream->stream]);
1279
1280 if (mcasp->slot_width)
1281 snd_pcm_hw_constraint_minmax(substream->runtime,
1282 SNDRV_PCM_HW_PARAM_SAMPLE_BITS,
1283 8, mcasp->slot_width);
Jyri Sarha5935a052015-04-23 16:16:05 +03001284
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001285 /*
1286 * If we rely on implicit BCLK divider setting we should
1287 * set constraints based on what we can provide.
1288 */
1289 if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
1290 int ret;
1291
Peter Ujfalusi4cd9db02015-04-07 14:03:53 +03001292 ruledata->mcasp = mcasp;
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001293
1294 ret = snd_pcm_hw_rule_add(substream->runtime, 0,
1295 SNDRV_PCM_HW_PARAM_RATE,
1296 davinci_mcasp_hw_rule_rate,
Peter Ujfalusi4cd9db02015-04-07 14:03:53 +03001297 ruledata,
Jyri Sarha1f114f72015-04-23 16:16:04 +03001298 SNDRV_PCM_HW_PARAM_FORMAT, -1);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001299 if (ret)
1300 return ret;
1301 ret = snd_pcm_hw_rule_add(substream->runtime, 0,
1302 SNDRV_PCM_HW_PARAM_FORMAT,
1303 davinci_mcasp_hw_rule_format,
Peter Ujfalusi4cd9db02015-04-07 14:03:53 +03001304 ruledata,
Jyri Sarha1f114f72015-04-23 16:16:04 +03001305 SNDRV_PCM_HW_PARAM_RATE, -1);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001306 if (ret)
1307 return ret;
1308 }
1309
Peter Ujfalusi11277832014-11-10 12:32:16 +02001310 return 0;
1311}
1312
1313static void davinci_mcasp_shutdown(struct snd_pcm_substream *substream,
1314 struct snd_soc_dai *cpu_dai)
1315{
1316 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
1317
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001318 mcasp->substreams[substream->stream] = NULL;
1319
Peter Ujfalusi11277832014-11-10 12:32:16 +02001320 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
1321 return;
1322
1323 if (!cpu_dai->active)
1324 mcasp->channels = 0;
1325}
1326
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01001327static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
Peter Ujfalusi11277832014-11-10 12:32:16 +02001328 .startup = davinci_mcasp_startup,
1329 .shutdown = davinci_mcasp_shutdown,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001330 .trigger = davinci_mcasp_trigger,
1331 .hw_params = davinci_mcasp_hw_params,
1332 .set_fmt = davinci_mcasp_set_dai_fmt,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +02001333 .set_clkdiv = davinci_mcasp_set_clkdiv,
Daniel Mack5b66aa22012-10-04 15:08:41 +02001334 .set_sysclk = davinci_mcasp_set_sysclk,
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001335 .set_tdm_slot = davinci_mcasp_set_tdm_slot,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001336};
1337
Peter Ujfalusid5902f62014-04-01 15:55:07 +03001338static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
1339{
1340 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
1341
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001342 dai->playback_dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
1343 dai->capture_dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusid5902f62014-04-01 15:55:07 +03001344
1345 return 0;
1346}
1347
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001348#ifdef CONFIG_PM_SLEEP
1349static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
1350{
1351 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +02001352 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001353 u32 reg;
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +03001354 int i;
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001355
Peter Ujfalusi27796e72015-04-30 11:57:41 +03001356 context->pm_state = pm_runtime_active(mcasp->dev);
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +02001357 if (!context->pm_state)
1358 pm_runtime_get_sync(mcasp->dev);
1359
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +03001360 for (i = 0; i < ARRAY_SIZE(context_regs); i++)
1361 context->config_regs[i] = mcasp_get_reg(mcasp, context_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001362
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001363 if (mcasp->txnumevt) {
1364 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
1365 context->afifo_regs[0] = mcasp_get_reg(mcasp, reg);
1366 }
1367 if (mcasp->rxnumevt) {
1368 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
1369 context->afifo_regs[1] = mcasp_get_reg(mcasp, reg);
1370 }
1371
1372 for (i = 0; i < mcasp->num_serializer; i++)
1373 context->xrsr_regs[i] = mcasp_get_reg(mcasp,
1374 DAVINCI_MCASP_XRSRCTL_REG(i));
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001375
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +02001376 pm_runtime_put_sync(mcasp->dev);
1377
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001378 return 0;
1379}
1380
1381static int davinci_mcasp_resume(struct snd_soc_dai *dai)
1382{
1383 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +02001384 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001385 u32 reg;
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +03001386 int i;
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001387
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +02001388 pm_runtime_get_sync(mcasp->dev);
1389
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +03001390 for (i = 0; i < ARRAY_SIZE(context_regs); i++)
1391 mcasp_set_reg(mcasp, context_regs[i], context->config_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001392
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001393 if (mcasp->txnumevt) {
1394 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
1395 mcasp_set_reg(mcasp, reg, context->afifo_regs[0]);
1396 }
1397 if (mcasp->rxnumevt) {
1398 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
1399 mcasp_set_reg(mcasp, reg, context->afifo_regs[1]);
1400 }
1401
1402 for (i = 0; i < mcasp->num_serializer; i++)
1403 mcasp_set_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
1404 context->xrsr_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001405
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +02001406 if (!context->pm_state)
1407 pm_runtime_put_sync(mcasp->dev);
1408
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001409 return 0;
1410}
1411#else
1412#define davinci_mcasp_suspend NULL
1413#define davinci_mcasp_resume NULL
1414#endif
1415
Peter Ujfalusied29cd52013-11-14 11:35:22 +02001416#define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
1417
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001418#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
1419 SNDRV_PCM_FMTBIT_U8 | \
1420 SNDRV_PCM_FMTBIT_S16_LE | \
1421 SNDRV_PCM_FMTBIT_U16_LE | \
Daniel Mack21eb24d2012-10-09 09:35:16 +02001422 SNDRV_PCM_FMTBIT_S24_LE | \
1423 SNDRV_PCM_FMTBIT_U24_LE | \
1424 SNDRV_PCM_FMTBIT_S24_3LE | \
1425 SNDRV_PCM_FMTBIT_U24_3LE | \
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001426 SNDRV_PCM_FMTBIT_S32_LE | \
1427 SNDRV_PCM_FMTBIT_U32_LE)
1428
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001429static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001430 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001431 .name = "davinci-mcasp.0",
Peter Ujfalusid5902f62014-04-01 15:55:07 +03001432 .probe = davinci_mcasp_dai_probe,
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001433 .suspend = davinci_mcasp_suspend,
1434 .resume = davinci_mcasp_resume,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001435 .playback = {
1436 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +01001437 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001438 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001439 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001440 },
1441 .capture = {
1442 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +01001443 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001444 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001445 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001446 },
1447 .ops = &davinci_mcasp_dai_ops,
1448
Peter Ujfalusid75249f2014-11-10 12:32:18 +02001449 .symmetric_samplebits = 1,
Jyri Sarha295c3402015-09-09 21:27:42 +03001450 .symmetric_rates = 1,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001451 },
1452 {
Peter Ujfalusi58e48d92013-11-14 11:35:24 +02001453 .name = "davinci-mcasp.1",
Peter Ujfalusid5902f62014-04-01 15:55:07 +03001454 .probe = davinci_mcasp_dai_probe,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001455 .playback = {
1456 .channels_min = 1,
1457 .channels_max = 384,
1458 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001459 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001460 },
1461 .ops = &davinci_mcasp_dai_ops,
1462 },
1463
1464};
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001465
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001466static const struct snd_soc_component_driver davinci_mcasp_component = {
1467 .name = "davinci-mcasp",
1468};
1469
Jyri Sarha256ba182013-10-18 18:37:42 +03001470/* Some HW specific values and defaults. The rest is filled in from DT. */
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001471static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +03001472 .tx_dma_offset = 0x400,
1473 .rx_dma_offset = 0x400,
Jyri Sarha256ba182013-10-18 18:37:42 +03001474 .version = MCASP_VERSION_1,
1475};
1476
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001477static struct davinci_mcasp_pdata da830_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +03001478 .tx_dma_offset = 0x2000,
1479 .rx_dma_offset = 0x2000,
Jyri Sarha256ba182013-10-18 18:37:42 +03001480 .version = MCASP_VERSION_2,
1481};
1482
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001483static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +03001484 .tx_dma_offset = 0,
1485 .rx_dma_offset = 0,
Jyri Sarha256ba182013-10-18 18:37:42 +03001486 .version = MCASP_VERSION_3,
1487};
1488
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001489static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001490 .tx_dma_offset = 0x200,
1491 .rx_dma_offset = 0x284,
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001492 .version = MCASP_VERSION_4,
1493};
1494
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301495static const struct of_device_id mcasp_dt_ids[] = {
1496 {
1497 .compatible = "ti,dm646x-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +03001498 .data = &dm646x_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301499 },
1500 {
1501 .compatible = "ti,da830-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +03001502 .data = &da830_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301503 },
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +05301504 {
Jyri Sarha3af9e032013-10-18 18:37:44 +03001505 .compatible = "ti,am33xx-mcasp-audio",
Peter Ujfalusib14899d2013-11-14 11:35:37 +02001506 .data = &am33xx_mcasp_pdata,
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +05301507 },
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001508 {
1509 .compatible = "ti,dra7-mcasp-audio",
1510 .data = &dra7_mcasp_pdata,
1511 },
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301512 { /* sentinel */ }
1513};
1514MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
1515
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001516static int mcasp_reparent_fck(struct platform_device *pdev)
1517{
1518 struct device_node *node = pdev->dev.of_node;
1519 struct clk *gfclk, *parent_clk;
1520 const char *parent_name;
1521 int ret;
1522
1523 if (!node)
1524 return 0;
1525
1526 parent_name = of_get_property(node, "fck_parent", NULL);
1527 if (!parent_name)
1528 return 0;
1529
Peter Ujfalusic6702542016-01-27 15:02:49 +02001530 dev_warn(&pdev->dev, "Update the bindings to use assigned-clocks!\n");
1531
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001532 gfclk = clk_get(&pdev->dev, "fck");
1533 if (IS_ERR(gfclk)) {
1534 dev_err(&pdev->dev, "failed to get fck\n");
1535 return PTR_ERR(gfclk);
1536 }
1537
1538 parent_clk = clk_get(NULL, parent_name);
1539 if (IS_ERR(parent_clk)) {
1540 dev_err(&pdev->dev, "failed to get parent clock\n");
1541 ret = PTR_ERR(parent_clk);
1542 goto err1;
1543 }
1544
1545 ret = clk_set_parent(gfclk, parent_clk);
1546 if (ret) {
1547 dev_err(&pdev->dev, "failed to reparent fck\n");
1548 goto err2;
1549 }
1550
1551err2:
1552 clk_put(parent_clk);
1553err1:
1554 clk_put(gfclk);
1555 return ret;
1556}
1557
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001558static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301559 struct platform_device *pdev)
1560{
1561 struct device_node *np = pdev->dev.of_node;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001562 struct davinci_mcasp_pdata *pdata = NULL;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301563 const struct of_device_id *match =
Sachin Kamatea421eb2013-05-22 16:53:37 +05301564 of_match_device(mcasp_dt_ids, &pdev->dev);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001565 struct of_phandle_args dma_spec;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301566
1567 const u32 *of_serial_dir32;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301568 u32 val;
1569 int i, ret = 0;
1570
1571 if (pdev->dev.platform_data) {
1572 pdata = pdev->dev.platform_data;
1573 return pdata;
1574 } else if (match) {
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001575 pdata = (struct davinci_mcasp_pdata*) match->data;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301576 } else {
1577 /* control shouldn't reach here. something is wrong */
1578 ret = -EINVAL;
1579 goto nodata;
1580 }
1581
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301582 ret = of_property_read_u32(np, "op-mode", &val);
1583 if (ret >= 0)
1584 pdata->op_mode = val;
1585
1586 ret = of_property_read_u32(np, "tdm-slots", &val);
Michal Bachraty2952b272013-02-28 16:07:08 +01001587 if (ret >= 0) {
1588 if (val < 2 || val > 32) {
1589 dev_err(&pdev->dev,
1590 "tdm-slots must be in rage [2-32]\n");
1591 ret = -EINVAL;
1592 goto nodata;
1593 }
1594
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301595 pdata->tdm_slots = val;
Michal Bachraty2952b272013-02-28 16:07:08 +01001596 }
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301597
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301598 of_serial_dir32 = of_get_property(np, "serial-dir", &val);
1599 val /= sizeof(u32);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301600 if (of_serial_dir32) {
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001601 u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
1602 (sizeof(*of_serial_dir) * val),
1603 GFP_KERNEL);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301604 if (!of_serial_dir) {
1605 ret = -ENOMEM;
1606 goto nodata;
1607 }
1608
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001609 for (i = 0; i < val; i++)
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301610 of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
1611
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001612 pdata->num_serializer = val;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301613 pdata->serial_dir = of_serial_dir;
1614 }
1615
Jyri Sarha4023fe62013-10-18 18:37:43 +03001616 ret = of_property_match_string(np, "dma-names", "tx");
1617 if (ret < 0)
1618 goto nodata;
1619
1620 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1621 &dma_spec);
1622 if (ret < 0)
1623 goto nodata;
1624
1625 pdata->tx_dma_channel = dma_spec.args[0];
1626
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001627 /* RX is not valid in DIT mode */
1628 if (pdata->op_mode != DAVINCI_MCASP_DIT_MODE) {
1629 ret = of_property_match_string(np, "dma-names", "rx");
1630 if (ret < 0)
1631 goto nodata;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001632
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001633 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1634 &dma_spec);
1635 if (ret < 0)
1636 goto nodata;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001637
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001638 pdata->rx_dma_channel = dma_spec.args[0];
1639 }
Jyri Sarha4023fe62013-10-18 18:37:43 +03001640
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301641 ret = of_property_read_u32(np, "tx-num-evt", &val);
1642 if (ret >= 0)
1643 pdata->txnumevt = val;
1644
1645 ret = of_property_read_u32(np, "rx-num-evt", &val);
1646 if (ret >= 0)
1647 pdata->rxnumevt = val;
1648
1649 ret = of_property_read_u32(np, "sram-size-playback", &val);
1650 if (ret >= 0)
1651 pdata->sram_size_playback = val;
1652
1653 ret = of_property_read_u32(np, "sram-size-capture", &val);
1654 if (ret >= 0)
1655 pdata->sram_size_capture = val;
1656
1657 return pdata;
1658
1659nodata:
1660 if (ret < 0) {
1661 dev_err(&pdev->dev, "Error populating platform data, err %d\n",
1662 ret);
1663 pdata = NULL;
1664 }
1665 return pdata;
1666}
1667
Jyri Sarha9fbd58c2015-06-02 23:09:34 +03001668enum {
1669 PCM_EDMA,
1670 PCM_SDMA,
1671};
1672static const char *sdma_prefix = "ti,omap";
1673
1674static int davinci_mcasp_get_dma_type(struct davinci_mcasp *mcasp)
1675{
1676 struct dma_chan *chan;
1677 const char *tmp;
1678 int ret = PCM_EDMA;
1679
1680 if (!mcasp->dev->of_node)
1681 return PCM_EDMA;
1682
1683 tmp = mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK].filter_data;
1684 chan = dma_request_slave_channel_reason(mcasp->dev, tmp);
1685 if (IS_ERR(chan)) {
1686 if (PTR_ERR(chan) != -EPROBE_DEFER)
1687 dev_err(mcasp->dev,
1688 "Can't verify DMA configuration (%ld)\n",
1689 PTR_ERR(chan));
1690 return PTR_ERR(chan);
1691 }
1692 BUG_ON(!chan->device || !chan->device->dev);
1693
1694 if (chan->device->dev->of_node)
1695 ret = of_property_read_string(chan->device->dev->of_node,
1696 "compatible", &tmp);
1697 else
1698 dev_dbg(mcasp->dev, "DMA controller has no of-node\n");
1699
1700 dma_release_channel(chan);
1701 if (ret)
1702 return ret;
1703
1704 dev_dbg(mcasp->dev, "DMA controller compatible = \"%s\"\n", tmp);
1705 if (!strncmp(tmp, sdma_prefix, strlen(sdma_prefix)))
1706 return PCM_SDMA;
1707
1708 return PCM_EDMA;
1709}
1710
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001711static int davinci_mcasp_probe(struct platform_device *pdev)
1712{
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001713 struct snd_dmaengine_dai_dma_data *dma_data;
Axel Lin508a43f2015-08-24 16:47:36 +08001714 struct resource *mem, *res, *dat;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001715 struct davinci_mcasp_pdata *pdata;
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001716 struct davinci_mcasp *mcasp;
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001717 char *irq_name;
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001718 int *dma;
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001719 int irq;
Julia Lawall96d31e22011-12-29 17:51:21 +01001720 int ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001721
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301722 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
1723 dev_err(&pdev->dev, "No platform data supplied\n");
1724 return -EINVAL;
1725 }
1726
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001727 mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
Julia Lawall96d31e22011-12-29 17:51:21 +01001728 GFP_KERNEL);
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001729 if (!mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001730 return -ENOMEM;
1731
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301732 pdata = davinci_mcasp_set_pdata_from_of(pdev);
1733 if (!pdata) {
1734 dev_err(&pdev->dev, "no platform data\n");
1735 return -EINVAL;
1736 }
1737
Jyri Sarha256ba182013-10-18 18:37:42 +03001738 mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001739 if (!mem) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001740 dev_warn(mcasp->dev,
Jyri Sarha256ba182013-10-18 18:37:42 +03001741 "\"mpu\" mem resource not found, using index 0\n");
1742 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1743 if (!mem) {
1744 dev_err(&pdev->dev, "no mem resource?\n");
1745 return -ENODEV;
1746 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001747 }
1748
Axel Lin508a43f2015-08-24 16:47:36 +08001749 mcasp->base = devm_ioremap_resource(&pdev->dev, mem);
1750 if (IS_ERR(mcasp->base))
1751 return PTR_ERR(mcasp->base);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001752
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301753 pm_runtime_enable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001754
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001755 mcasp->op_mode = pdata->op_mode;
Peter Ujfalusi1a5923d2014-11-10 12:32:15 +02001756 /* sanity check for tdm slots parameter */
1757 if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE) {
1758 if (pdata->tdm_slots < 2) {
1759 dev_err(&pdev->dev, "invalid tdm slots: %d\n",
1760 pdata->tdm_slots);
1761 mcasp->tdm_slots = 2;
1762 } else if (pdata->tdm_slots > 32) {
1763 dev_err(&pdev->dev, "invalid tdm slots: %d\n",
1764 pdata->tdm_slots);
1765 mcasp->tdm_slots = 32;
1766 } else {
1767 mcasp->tdm_slots = pdata->tdm_slots;
1768 }
1769 }
1770
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001771 mcasp->num_serializer = pdata->num_serializer;
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001772#ifdef CONFIG_PM_SLEEP
1773 mcasp->context.xrsr_regs = devm_kzalloc(&pdev->dev,
1774 sizeof(u32) * mcasp->num_serializer,
1775 GFP_KERNEL);
1776#endif
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001777 mcasp->serial_dir = pdata->serial_dir;
1778 mcasp->version = pdata->version;
1779 mcasp->txnumevt = pdata->txnumevt;
1780 mcasp->rxnumevt = pdata->rxnumevt;
Peter Ujfalusi487dce82013-11-14 11:35:31 +02001781
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001782 mcasp->dev = &pdev->dev;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001783
Peter Ujfalusi5a1b8a82014-12-30 16:10:32 +02001784 irq = platform_get_irq_byname(pdev, "common");
1785 if (irq >= 0) {
Peter Ujfalusiab1fffe2015-09-18 15:02:50 +03001786 irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_common",
Peter Ujfalusi5a1b8a82014-12-30 16:10:32 +02001787 dev_name(&pdev->dev));
1788 ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
1789 davinci_mcasp_common_irq_handler,
Peter Ujfalusi8f511ff2015-02-02 14:38:32 +02001790 IRQF_ONESHOT | IRQF_SHARED,
1791 irq_name, mcasp);
Peter Ujfalusi5a1b8a82014-12-30 16:10:32 +02001792 if (ret) {
1793 dev_err(&pdev->dev, "common IRQ request failed\n");
1794 goto err;
1795 }
1796
1797 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
1798 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
1799 }
1800
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001801 irq = platform_get_irq_byname(pdev, "rx");
1802 if (irq >= 0) {
Peter Ujfalusiab1fffe2015-09-18 15:02:50 +03001803 irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_rx",
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001804 dev_name(&pdev->dev));
1805 ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
1806 davinci_mcasp_rx_irq_handler,
1807 IRQF_ONESHOT, irq_name, mcasp);
1808 if (ret) {
1809 dev_err(&pdev->dev, "RX IRQ request failed\n");
1810 goto err;
1811 }
1812
1813 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
1814 }
1815
1816 irq = platform_get_irq_byname(pdev, "tx");
1817 if (irq >= 0) {
Peter Ujfalusiab1fffe2015-09-18 15:02:50 +03001818 irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_tx",
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001819 dev_name(&pdev->dev));
1820 ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
1821 davinci_mcasp_tx_irq_handler,
1822 IRQF_ONESHOT, irq_name, mcasp);
1823 if (ret) {
1824 dev_err(&pdev->dev, "TX IRQ request failed\n");
1825 goto err;
1826 }
1827
1828 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
1829 }
1830
Jyri Sarha256ba182013-10-18 18:37:42 +03001831 dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001832 if (dat)
1833 mcasp->dat_port = true;
Jyri Sarha256ba182013-10-18 18:37:42 +03001834
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001835 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001836 if (dat)
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001837 dma_data->addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001838 else
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001839 dma_data->addr = mem->start + pdata->tx_dma_offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001840
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001841 dma = &mcasp->dma_request[SNDRV_PCM_STREAM_PLAYBACK];
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001842 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001843 if (res)
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001844 *dma = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001845 else
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001846 *dma = pdata->tx_dma_channel;
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001847
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001848 /* dmaengine filter data for DT and non-DT boot */
1849 if (pdev->dev.of_node)
1850 dma_data->filter_data = "tx";
1851 else
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001852 dma_data->filter_data = dma;
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001853
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001854 /* RX is not valid in DIT mode */
1855 if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001856 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001857 if (dat)
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001858 dma_data->addr = dat->start;
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001859 else
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001860 dma_data->addr = mem->start + pdata->rx_dma_offset;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001861
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001862 dma = &mcasp->dma_request[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001863 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
1864 if (res)
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001865 *dma = res->start;
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001866 else
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001867 *dma = pdata->rx_dma_channel;
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001868
1869 /* dmaengine filter data for DT and non-DT boot */
1870 if (pdev->dev.of_node)
1871 dma_data->filter_data = "rx";
1872 else
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001873 dma_data->filter_data = dma;
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001874 }
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001875
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001876 if (mcasp->version < MCASP_VERSION_3) {
1877 mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001878 /* dma_params->dma_addr is pointing to the data port address */
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001879 mcasp->dat_port = true;
1880 } else {
1881 mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
1882 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001883
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001884 /* Allocate memory for long enough list for all possible
1885 * scenarios. Maximum number tdm slots is 32 and there cannot
1886 * be more serializers than given in the configuration. The
1887 * serializer directions could be taken into account, but it
1888 * would make code much more complex and save only couple of
1889 * bytes.
1890 */
1891 mcasp->chconstr[SNDRV_PCM_STREAM_PLAYBACK].list =
1892 devm_kzalloc(mcasp->dev, sizeof(unsigned int) *
1893 (32 + mcasp->num_serializer - 2),
1894 GFP_KERNEL);
1895
1896 mcasp->chconstr[SNDRV_PCM_STREAM_CAPTURE].list =
1897 devm_kzalloc(mcasp->dev, sizeof(unsigned int) *
1898 (32 + mcasp->num_serializer - 2),
1899 GFP_KERNEL);
1900
1901 if (!mcasp->chconstr[SNDRV_PCM_STREAM_PLAYBACK].list ||
1902 !mcasp->chconstr[SNDRV_PCM_STREAM_CAPTURE].list)
1903 return -ENOMEM;
1904
1905 ret = davinci_mcasp_set_ch_constraints(mcasp);
Jyri Sarha5935a052015-04-23 16:16:05 +03001906 if (ret)
1907 goto err;
1908
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001909 dev_set_drvdata(&pdev->dev, mcasp);
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001910
1911 mcasp_reparent_fck(pdev);
1912
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001913 ret = devm_snd_soc_register_component(&pdev->dev,
1914 &davinci_mcasp_component,
1915 &davinci_mcasp_dai[pdata->op_mode], 1);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001916
1917 if (ret != 0)
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001918 goto err;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301919
Jyri Sarha9fbd58c2015-06-02 23:09:34 +03001920 ret = davinci_mcasp_get_dma_type(mcasp);
1921 switch (ret) {
1922 case PCM_EDMA:
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +03001923#if IS_BUILTIN(CONFIG_SND_EDMA_SOC) || \
1924 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1925 IS_MODULE(CONFIG_SND_EDMA_SOC))
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +03001926 ret = edma_pcm_platform_register(&pdev->dev);
Jyri Sarha9fbd58c2015-06-02 23:09:34 +03001927#else
1928 dev_err(&pdev->dev, "Missing SND_EDMA_SOC\n");
1929 ret = -EINVAL;
1930 goto err;
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +03001931#endif
Jyri Sarha9fbd58c2015-06-02 23:09:34 +03001932 break;
1933 case PCM_SDMA:
Jyri Sarha7f28f352014-06-13 12:49:59 +03001934#if IS_BUILTIN(CONFIG_SND_OMAP_SOC) || \
1935 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1936 IS_MODULE(CONFIG_SND_OMAP_SOC))
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001937 ret = omap_pcm_platform_register(&pdev->dev);
Jyri Sarha9fbd58c2015-06-02 23:09:34 +03001938#else
1939 dev_err(&pdev->dev, "Missing SND_SDMA_SOC\n");
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001940 ret = -EINVAL;
Jyri Sarha9fbd58c2015-06-02 23:09:34 +03001941 goto err;
1942#endif
1943 break;
1944 default:
1945 dev_err(&pdev->dev, "No DMA controller found (%d)\n", ret);
1946 case -EPROBE_DEFER:
1947 goto err;
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001948 break;
1949 }
1950
1951 if (ret) {
1952 dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001953 goto err;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301954 }
1955
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001956 return 0;
1957
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001958err:
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301959 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001960 return ret;
1961}
1962
1963static int davinci_mcasp_remove(struct platform_device *pdev)
1964{
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301965 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001966
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001967 return 0;
1968}
1969
1970static struct platform_driver davinci_mcasp_driver = {
1971 .probe = davinci_mcasp_probe,
1972 .remove = davinci_mcasp_remove,
1973 .driver = {
1974 .name = "davinci-mcasp",
Sachin Kamatea421eb2013-05-22 16:53:37 +05301975 .of_match_table = mcasp_dt_ids,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001976 },
1977};
1978
Axel Linf9b8a512011-11-25 10:09:27 +08001979module_platform_driver(davinci_mcasp_driver);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001980
1981MODULE_AUTHOR("Steve Chen");
1982MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
1983MODULE_LICENSE("GPL");