blob: 0c22ebd540d3634bff5b32cedeb2b34dc5f6bddb [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
55 AHCI_PCI_BAR = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090056};
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
Tejun Heo441577e2010-03-29 10:32:39 +090058enum board_ids {
59 /* board IDs by feature in alphabetical order */
60 board_ahci,
61 board_ahci_ign_iferr,
62 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020063 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090064
65 /* board IDs for specific chipsets in alphabetical order */
66 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090067 board_ahci_mcp77,
68 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090069 board_ahci_mv,
70 board_ahci_sb600,
71 board_ahci_sb700, /* for SB700 and SB800 */
72 board_ahci_vt8251,
73
74 /* aliases */
75 board_ahci_mcp_linux = board_ahci_mcp65,
76 board_ahci_mcp67 = board_ahci_mcp65,
77 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090078 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070079};
80
Jeff Garzik2dcb4072007-10-19 06:42:56 -040081static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Shane Huangbd172432008-06-10 15:52:04 +080082static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
83 unsigned long deadline);
Tejun Heoa1efdab2008-03-25 12:22:50 +090084static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
85 unsigned long deadline);
86static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
87 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090088#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090089static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
90static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090091#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
Tejun Heofad16e72010-09-21 09:25:48 +020093static struct scsi_host_template ahci_sht = {
94 AHCI_SHT("ahci"),
95};
96
Tejun Heo029cfd62008-03-25 12:22:49 +090097static struct ata_port_operations ahci_vt8251_ops = {
98 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +090099 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900100};
101
Tejun Heo029cfd62008-03-25 12:22:49 +0900102static struct ata_port_operations ahci_p5wdh_ops = {
103 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900104 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900105};
106
Shane Huangbd172432008-06-10 15:52:04 +0800107static struct ata_port_operations ahci_sb600_ops = {
108 .inherits = &ahci_ops,
109 .softreset = ahci_sb600_softreset,
110 .pmp_softreset = ahci_sb600_softreset,
111};
112
Tejun Heo417a1a62007-09-23 13:19:55 +0900113#define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
114
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100115static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900116 /* by features */
Jeff Garzik4da646b2009-04-08 02:00:13 -0400117 [board_ahci] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900119 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100120 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400121 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122 .port_ops = &ahci_ops,
123 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400124 [board_ahci_ign_iferr] =
Tejun Heo41669552006-11-29 11:33:14 +0900125 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900126 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
127 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100128 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400129 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900130 .port_ops = &ahci_ops,
131 },
Tejun Heo441577e2010-03-29 10:32:39 +0900132 [board_ahci_nosntf] =
133 {
134 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
135 .flags = AHCI_FLAG_COMMON,
136 .pio_mask = ATA_PIO4,
137 .udma_mask = ATA_UDMA6,
138 .port_ops = &ahci_ops,
139 },
Tejun Heo5f173102010-07-24 16:53:48 +0200140 [board_ahci_yes_fbs] =
141 {
142 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
143 .flags = AHCI_FLAG_COMMON,
144 .pio_mask = ATA_PIO4,
145 .udma_mask = ATA_UDMA6,
146 .port_ops = &ahci_ops,
147 },
Tejun Heo441577e2010-03-29 10:32:39 +0900148 /* by chipsets */
149 [board_ahci_mcp65] =
150 {
Tejun Heo83f2b962010-03-30 10:28:32 +0900151 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
152 AHCI_HFLAG_YES_NCQ),
153 .flags = AHCI_FLAG_COMMON,
154 .pio_mask = ATA_PIO4,
155 .udma_mask = ATA_UDMA6,
156 .port_ops = &ahci_ops,
157 },
158 [board_ahci_mcp77] =
159 {
160 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
161 .flags = AHCI_FLAG_COMMON,
162 .pio_mask = ATA_PIO4,
163 .udma_mask = ATA_UDMA6,
164 .port_ops = &ahci_ops,
165 },
166 [board_ahci_mcp89] =
167 {
168 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900169 .flags = AHCI_FLAG_COMMON,
170 .pio_mask = ATA_PIO4,
171 .udma_mask = ATA_UDMA6,
172 .port_ops = &ahci_ops,
173 },
174 [board_ahci_mv] =
175 {
176 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
177 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300178 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900179 .pio_mask = ATA_PIO4,
180 .udma_mask = ATA_UDMA6,
181 .port_ops = &ahci_ops,
182 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400183 [board_ahci_sb600] =
Conke Hu55a61602007-03-27 18:33:05 +0800184 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900185 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900186 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
187 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900188 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100189 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400190 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800191 .port_ops = &ahci_sb600_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800192 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400193 [board_ahci_sb700] = /* for SB700 and SB800 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800194 {
Shane Huangbd172432008-06-10 15:52:04 +0800195 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800196 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100197 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800198 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800199 .port_ops = &ahci_sb600_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800200 },
Tejun Heo441577e2010-03-29 10:32:39 +0900201 [board_ahci_vt8251] =
Tejun Heoe297d992008-06-10 00:13:04 +0900202 {
Tejun Heo441577e2010-03-29 10:32:39 +0900203 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900204 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100205 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900206 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900207 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800208 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209};
210
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500211static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400212 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400213 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
214 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
215 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
216 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
217 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900218 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400219 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
220 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
221 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
222 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900223 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800224 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900225 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
226 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
227 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
228 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
229 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
230 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
231 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
232 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
233 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
234 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
235 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
236 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
237 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
238 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
239 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400240 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
241 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800242 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500243 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800244 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500245 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
246 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700247 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700248 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500249 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700250 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700251 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500252 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800253 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
254 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
255 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
256 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
257 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
258 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700259 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
260 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
261 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800262 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800263 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400264
Tejun Heoe34bb372007-02-26 20:24:03 +0900265 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
266 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
267 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400268
269 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800270 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800271 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
272 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
273 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
274 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
275 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
276 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400277
Shane Huange2dd90b2009-07-29 11:34:49 +0800278 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800279 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huange2dd90b2009-07-29 11:34:49 +0800280 /* AMD is using RAID class only for ahci controllers */
281 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
282 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
283
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400284 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400285 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900286 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400287
288 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900289 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
290 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
291 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
292 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
293 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
294 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
295 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
296 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900297 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
298 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
299 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
300 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
301 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
302 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
303 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
304 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
305 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
306 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
307 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
308 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
309 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
310 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
311 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
312 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
313 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
314 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
315 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
316 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
317 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
318 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
319 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
320 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
321 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
322 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
323 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
324 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
325 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
326 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
327 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
328 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
329 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
330 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
331 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
332 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
333 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
334 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
335 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
336 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
337 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
338 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
339 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
340 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
341 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
342 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
343 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
344 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
345 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
346 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
347 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
348 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
349 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
350 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
351 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
352 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
353 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
354 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
355 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
356 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
357 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
358 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
359 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
360 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
361 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
362 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
363 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
364 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
365 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
366 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
367 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
368 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
369 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
370 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
371 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
372 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400373
Jeff Garzik95916ed2006-07-29 04:10:14 -0400374 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900375 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
376 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
377 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400378
Jeff Garzikcd70c262007-07-08 02:29:42 -0400379 /* Marvell */
380 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100381 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Tejun Heo5f173102010-07-24 16:53:48 +0200382 { PCI_DEVICE(0x1b4b, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500383 .class = PCI_CLASS_STORAGE_SATA_AHCI,
384 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200385 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Per Jessen467b41c2011-02-08 13:54:32 +0100386 { PCI_DEVICE(0x1b4b, 0x9125),
387 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Jeff Garzikcd70c262007-07-08 02:29:42 -0400388
Mark Nelsonc77a0362008-10-23 14:08:16 +1100389 /* Promise */
390 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
391
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500392 /* Generic, PCI class code for AHCI */
393 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500394 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500395
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 { } /* terminate list */
397};
398
399
400static struct pci_driver ahci_pci_driver = {
401 .name = DRV_NAME,
402 .id_table = ahci_pci_tbl,
403 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900404 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900405#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900406 .suspend = ahci_pci_device_suspend,
407 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900408#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409};
410
Alan Cox5b66c822008-09-03 14:48:34 +0100411#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
412static int marvell_enable;
413#else
414static int marvell_enable = 1;
415#endif
416module_param(marvell_enable, int, 0644);
417MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
418
419
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300420static void ahci_pci_save_initial_config(struct pci_dev *pdev,
421 struct ahci_host_priv *hpriv)
422{
423 unsigned int force_port_map = 0;
424 unsigned int mask_port_map = 0;
425
426 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
427 dev_info(&pdev->dev, "JMB361 has only one port\n");
428 force_port_map = 1;
429 }
430
431 /*
432 * Temporary Marvell 6145 hack: PATA port presence
433 * is asserted through the standard AHCI port
434 * presence register, as bit 4 (counting from 0)
435 */
436 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
437 if (pdev->device == 0x6121)
438 mask_port_map = 0x3;
439 else
440 mask_port_map = 0xf;
441 dev_info(&pdev->dev,
442 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
443 }
444
Anton Vorontsov1d513352010-03-03 20:17:37 +0300445 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
446 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300447}
448
Anton Vorontsov33030402010-03-03 20:17:39 +0300449static int ahci_pci_reset_controller(struct ata_host *host)
450{
451 struct pci_dev *pdev = to_pci_dev(host->dev);
452
453 ahci_reset_controller(host);
454
Tejun Heod91542c2006-07-26 15:59:26 +0900455 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300456 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900457 u16 tmp16;
458
459 /* configure PCS */
460 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900461 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
462 tmp16 |= hpriv->port_map;
463 pci_write_config_word(pdev, 0x92, tmp16);
464 }
Tejun Heod91542c2006-07-26 15:59:26 +0900465 }
466
467 return 0;
468}
469
Anton Vorontsov781d6552010-03-03 20:17:42 +0300470static void ahci_pci_init_controller(struct ata_host *host)
471{
472 struct ahci_host_priv *hpriv = host->private_data;
473 struct pci_dev *pdev = to_pci_dev(host->dev);
474 void __iomem *port_mmio;
475 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100476 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900477
Tejun Heo417a1a62007-09-23 13:19:55 +0900478 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100479 if (pdev->device == 0x6121)
480 mv = 2;
481 else
482 mv = 4;
483 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400484
485 writel(0, port_mmio + PORT_IRQ_MASK);
486
487 /* clear port IRQ */
488 tmp = readl(port_mmio + PORT_IRQ_STAT);
489 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
490 if (tmp)
491 writel(tmp, port_mmio + PORT_IRQ_STAT);
492 }
493
Anton Vorontsov781d6552010-03-03 20:17:42 +0300494 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900495}
496
Shane Huangbd172432008-06-10 15:52:04 +0800497static int ahci_sb600_check_ready(struct ata_link *link)
498{
499 void __iomem *port_mmio = ahci_port_base(link->ap);
500 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
501 u32 irq_status = readl(port_mmio + PORT_IRQ_STAT);
502
503 /*
504 * There is no need to check TFDATA if BAD PMP is found due to HW bug,
505 * which can save timeout delay.
506 */
507 if (irq_status & PORT_IRQ_BAD_PMP)
508 return -EIO;
509
510 return ata_check_ready(status);
511}
512
513static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
514 unsigned long deadline)
515{
516 struct ata_port *ap = link->ap;
517 void __iomem *port_mmio = ahci_port_base(ap);
518 int pmp = sata_srst_pmp(link);
519 int rc;
520 u32 irq_sts;
521
522 DPRINTK("ENTER\n");
523
524 rc = ahci_do_softreset(link, class, pmp, deadline,
525 ahci_sb600_check_ready);
526
527 /*
528 * Soft reset fails on some ATI chips with IPMS set when PMP
529 * is enabled but SATA HDD/ODD is connected to SATA port,
530 * do soft reset again to port 0.
531 */
532 if (rc == -EIO) {
533 irq_sts = readl(port_mmio + PORT_IRQ_STAT);
534 if (irq_sts & PORT_IRQ_BAD_PMP) {
535 ata_link_printk(link, KERN_WARNING,
Shane Huangb6931c12009-08-05 10:10:41 +0800536 "applying SB600 PMP SRST workaround "
537 "and retrying\n");
Shane Huangbd172432008-06-10 15:52:04 +0800538 rc = ahci_do_softreset(link, class, 0, deadline,
539 ahci_check_ready);
540 }
541 }
542
543 return rc;
544}
545
Tejun Heocc0680a2007-08-06 18:36:23 +0900546static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900547 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900548{
Tejun Heocc0680a2007-08-06 18:36:23 +0900549 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +0900550 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900551 int rc;
552
553 DPRINTK("ENTER\n");
554
Tejun Heo4447d352007-04-17 23:44:08 +0900555 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900556
Tejun Heocc0680a2007-08-06 18:36:23 +0900557 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900558 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900559
Tejun Heo4447d352007-04-17 23:44:08 +0900560 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900561
562 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
563
564 /* vt8251 doesn't clear BSY on signature FIS reception,
565 * request follow-up softreset.
566 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900567 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900568}
569
Tejun Heoedc93052007-10-25 14:59:16 +0900570static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
571 unsigned long deadline)
572{
573 struct ata_port *ap = link->ap;
574 struct ahci_port_priv *pp = ap->private_data;
575 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
576 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900577 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900578 int rc;
579
580 ahci_stop_engine(ap);
581
582 /* clear D2H reception area to properly wait for D2H FIS */
583 ata_tf_init(link->device, &tf);
584 tf.command = 0x80;
585 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
586
587 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900588 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900589
590 ahci_start_engine(ap);
591
Tejun Heoedc93052007-10-25 14:59:16 +0900592 /* The pseudo configuration device on SIMG4726 attached to
593 * ASUS P5W-DH Deluxe doesn't send signature FIS after
594 * hardreset if no device is attached to the first downstream
595 * port && the pseudo device locks up on SRST w/ PMP==0. To
596 * work around this, wait for !BSY only briefly. If BSY isn't
597 * cleared, perform CLO and proceed to IDENTIFY (achieved by
598 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
599 *
600 * Wait for two seconds. Devices attached to downstream port
601 * which can't process the following IDENTIFY after this will
602 * have to be reset again. For most cases, this should
603 * suffice while making probing snappish enough.
604 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900605 if (online) {
606 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
607 ahci_check_ready);
608 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800609 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900610 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900611 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900612}
613
Tejun Heo438ac6d2007-03-02 17:31:26 +0900614#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900615static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
616{
Jeff Garzikcca39742006-08-24 03:19:22 -0400617 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900618 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300619 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900620 u32 ctl;
621
Tejun Heo9b10ae82009-05-30 20:50:12 +0900622 if (mesg.event & PM_EVENT_SUSPEND &&
623 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
624 dev_printk(KERN_ERR, &pdev->dev,
625 "BIOS update required for suspend/resume\n");
626 return -EIO;
627 }
628
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100629 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900630 /* AHCI spec rev1.1 section 8.3.3:
631 * Software must disable interrupts prior to requesting a
632 * transition of the HBA to D3 state.
633 */
634 ctl = readl(mmio + HOST_CTL);
635 ctl &= ~HOST_IRQ_EN;
636 writel(ctl, mmio + HOST_CTL);
637 readl(mmio + HOST_CTL); /* flush */
638 }
639
640 return ata_pci_device_suspend(pdev, mesg);
641}
642
643static int ahci_pci_device_resume(struct pci_dev *pdev)
644{
Jeff Garzikcca39742006-08-24 03:19:22 -0400645 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +0900646 int rc;
647
Tejun Heo553c4aa2006-12-26 19:39:50 +0900648 rc = ata_pci_device_do_resume(pdev);
649 if (rc)
650 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900651
652 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300653 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900654 if (rc)
655 return rc;
656
Anton Vorontsov781d6552010-03-03 20:17:42 +0300657 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900658 }
659
Jeff Garzikcca39742006-08-24 03:19:22 -0400660 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900661
662 return 0;
663}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900664#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900665
Tejun Heo4447d352007-04-17 23:44:08 +0900666static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700671 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
672 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700674 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500676 dev_printk(KERN_ERR, &pdev->dev,
677 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 return rc;
679 }
680 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700682 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500684 dev_printk(KERN_ERR, &pdev->dev,
685 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 return rc;
687 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700688 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500690 dev_printk(KERN_ERR, &pdev->dev,
691 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 return rc;
693 }
694 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 return 0;
696}
697
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300698static void ahci_pci_print_info(struct ata_host *host)
699{
700 struct pci_dev *pdev = to_pci_dev(host->dev);
701 u16 cc;
702 const char *scc_s;
703
704 pci_read_config_word(pdev, 0x0a, &cc);
705 if (cc == PCI_CLASS_STORAGE_IDE)
706 scc_s = "IDE";
707 else if (cc == PCI_CLASS_STORAGE_SATA)
708 scc_s = "SATA";
709 else if (cc == PCI_CLASS_STORAGE_RAID)
710 scc_s = "RAID";
711 else
712 scc_s = "unknown";
713
714 ahci_print_info(host, scc_s);
715}
716
Tejun Heoedc93052007-10-25 14:59:16 +0900717/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
718 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
719 * support PMP and the 4726 either directly exports the device
720 * attached to the first downstream port or acts as a hardware storage
721 * controller and emulate a single ATA device (can be RAID 0/1 or some
722 * other configuration).
723 *
724 * When there's no device attached to the first downstream port of the
725 * 4726, "Config Disk" appears, which is a pseudo ATA device to
726 * configure the 4726. However, ATA emulation of the device is very
727 * lame. It doesn't send signature D2H Reg FIS after the initial
728 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
729 *
730 * The following function works around the problem by always using
731 * hardreset on the port and not depending on receiving signature FIS
732 * afterward. If signature FIS isn't received soon, ATA class is
733 * assumed without follow-up softreset.
734 */
735static void ahci_p5wdh_workaround(struct ata_host *host)
736{
737 static struct dmi_system_id sysids[] = {
738 {
739 .ident = "P5W DH Deluxe",
740 .matches = {
741 DMI_MATCH(DMI_SYS_VENDOR,
742 "ASUSTEK COMPUTER INC"),
743 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
744 },
745 },
746 { }
747 };
748 struct pci_dev *pdev = to_pci_dev(host->dev);
749
750 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
751 dmi_check_system(sysids)) {
752 struct ata_port *ap = host->ports[1];
753
754 dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH "
755 "Deluxe on-board SIMG4726 workaround\n");
756
757 ap->ops = &ahci_p5wdh_ops;
758 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
759 }
760}
761
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900762/* only some SB600 ahci controllers can do 64bit DMA */
763static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800764{
765 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900766 /*
767 * The oldest version known to be broken is 0901 and
768 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900769 * Enable 64bit DMA on 1501 and anything newer.
770 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900771 * Please read bko#9412 for more info.
772 */
Shane Huang58a09b32009-05-27 15:04:43 +0800773 {
774 .ident = "ASUS M2A-VM",
775 .matches = {
776 DMI_MATCH(DMI_BOARD_VENDOR,
777 "ASUSTeK Computer INC."),
778 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
779 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900780 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800781 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100782 /*
783 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
784 * support 64bit DMA.
785 *
786 * BIOS versions earlier than 1.5 had the Manufacturer DMI
787 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
788 * This spelling mistake was fixed in BIOS version 1.5, so
789 * 1.5 and later have the Manufacturer as
790 * "MICRO-STAR INTERNATIONAL CO.,LTD".
791 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
792 *
793 * BIOS versions earlier than 1.9 had a Board Product Name
794 * DMI field of "MS-7376". This was changed to be
795 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
796 * match on DMI_BOARD_NAME of "MS-7376".
797 */
798 {
799 .ident = "MSI K9A2 Platinum",
800 .matches = {
801 DMI_MATCH(DMI_BOARD_VENDOR,
802 "MICRO-STAR INTER"),
803 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
804 },
805 },
Shane Huang58a09b32009-05-27 15:04:43 +0800806 { }
807 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900808 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900809 int year, month, date;
810 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800811
Tejun Heo03d783b2009-08-16 21:04:02 +0900812 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800813 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900814 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800815 return false;
816
Mark Nelsone65cc192009-11-03 20:06:48 +1100817 if (!match->driver_data)
818 goto enable_64bit;
819
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900820 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
821 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800822
Mark Nelsone65cc192009-11-03 20:06:48 +1100823 if (strcmp(buf, match->driver_data) >= 0)
824 goto enable_64bit;
825 else {
Tejun Heo03d783b2009-08-16 21:04:02 +0900826 dev_printk(KERN_WARNING, &pdev->dev, "%s: BIOS too old, "
827 "forcing 32bit DMA, update BIOS\n", match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900828 return false;
829 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100830
831enable_64bit:
832 dev_printk(KERN_WARNING, &pdev->dev, "%s: enabling 64bit DMA\n",
833 match->ident);
834 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800835}
836
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100837static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
838{
839 static const struct dmi_system_id broken_systems[] = {
840 {
841 .ident = "HP Compaq nx6310",
842 .matches = {
843 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
844 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
845 },
846 /* PCI slot number of the controller */
847 .driver_data = (void *)0x1FUL,
848 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100849 {
850 .ident = "HP Compaq 6720s",
851 .matches = {
852 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
853 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
854 },
855 /* PCI slot number of the controller */
856 .driver_data = (void *)0x1FUL,
857 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100858
859 { } /* terminate list */
860 };
861 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
862
863 if (dmi) {
864 unsigned long slot = (unsigned long)dmi->driver_data;
865 /* apply the quirk only to on-board controllers */
866 return slot == PCI_SLOT(pdev->devfn);
867 }
868
869 return false;
870}
871
Tejun Heo9b10ae82009-05-30 20:50:12 +0900872static bool ahci_broken_suspend(struct pci_dev *pdev)
873{
874 static const struct dmi_system_id sysids[] = {
875 /*
876 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
877 * to the harddisk doesn't become online after
878 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900879 *
880 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
881 *
882 * Use dates instead of versions to match as HP is
883 * apparently recycling both product and version
884 * strings.
885 *
886 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +0900887 */
888 {
889 .ident = "dv4",
890 .matches = {
891 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
892 DMI_MATCH(DMI_PRODUCT_NAME,
893 "HP Pavilion dv4 Notebook PC"),
894 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900895 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900896 },
897 {
898 .ident = "dv5",
899 .matches = {
900 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
901 DMI_MATCH(DMI_PRODUCT_NAME,
902 "HP Pavilion dv5 Notebook PC"),
903 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900904 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900905 },
906 {
907 .ident = "dv6",
908 .matches = {
909 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
910 DMI_MATCH(DMI_PRODUCT_NAME,
911 "HP Pavilion dv6 Notebook PC"),
912 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900913 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900914 },
915 {
916 .ident = "HDX18",
917 .matches = {
918 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
919 DMI_MATCH(DMI_PRODUCT_NAME,
920 "HP HDX18 Notebook PC"),
921 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900922 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900923 },
Tejun Heocedc9bf2010-01-28 16:04:15 +0900924 /*
925 * Acer eMachines G725 has the same problem. BIOS
926 * V1.03 is known to be broken. V3.04 is known to
927 * work. Inbetween, there are V1.06, V2.06 and V3.03
928 * that we don't have much idea about. For now,
929 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +0900930 *
931 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +0900932 */
933 {
934 .ident = "G725",
935 .matches = {
936 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
937 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
938 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900939 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +0900940 },
Tejun Heo9b10ae82009-05-30 20:50:12 +0900941 { } /* terminate list */
942 };
943 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +0900944 int year, month, date;
945 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +0900946
947 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
948 return false;
949
Tejun Heo9deb3432010-03-16 09:50:26 +0900950 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
951 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900952
Tejun Heo9deb3432010-03-16 09:50:26 +0900953 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +0900954}
955
Tejun Heo55946392009-08-04 14:30:08 +0900956static bool ahci_broken_online(struct pci_dev *pdev)
957{
958#define ENCODE_BUSDEVFN(bus, slot, func) \
959 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
960 static const struct dmi_system_id sysids[] = {
961 /*
962 * There are several gigabyte boards which use
963 * SIMG5723s configured as hardware RAID. Certain
964 * 5723 firmware revisions shipped there keep the link
965 * online but fail to answer properly to SRST or
966 * IDENTIFY when no device is attached downstream
967 * causing libata to retry quite a few times leading
968 * to excessive detection delay.
969 *
970 * As these firmwares respond to the second reset try
971 * with invalid device signature, considering unknown
972 * sig as offline works around the problem acceptably.
973 */
974 {
975 .ident = "EP45-DQ6",
976 .matches = {
977 DMI_MATCH(DMI_BOARD_VENDOR,
978 "Gigabyte Technology Co., Ltd."),
979 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
980 },
981 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
982 },
983 {
984 .ident = "EP45-DS5",
985 .matches = {
986 DMI_MATCH(DMI_BOARD_VENDOR,
987 "Gigabyte Technology Co., Ltd."),
988 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
989 },
990 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
991 },
992 { } /* terminate list */
993 };
994#undef ENCODE_BUSDEVFN
995 const struct dmi_system_id *dmi = dmi_first_match(sysids);
996 unsigned int val;
997
998 if (!dmi)
999 return false;
1000
1001 val = (unsigned long)dmi->driver_data;
1002
1003 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1004}
1005
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001006#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001007static void ahci_gtf_filter_workaround(struct ata_host *host)
1008{
1009 static const struct dmi_system_id sysids[] = {
1010 /*
1011 * Aspire 3810T issues a bunch of SATA enable commands
1012 * via _GTF including an invalid one and one which is
1013 * rejected by the device. Among the successful ones
1014 * is FPDMA non-zero offset enable which when enabled
1015 * only on the drive side leads to NCQ command
1016 * failures. Filter it out.
1017 */
1018 {
1019 .ident = "Aspire 3810T",
1020 .matches = {
1021 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1022 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1023 },
1024 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1025 },
1026 { }
1027 };
1028 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1029 unsigned int filter;
1030 int i;
1031
1032 if (!dmi)
1033 return;
1034
1035 filter = (unsigned long)dmi->driver_data;
1036 dev_printk(KERN_INFO, host->dev,
1037 "applying extra ACPI _GTF filter 0x%x for %s\n",
1038 filter, dmi->ident);
1039
1040 for (i = 0; i < host->n_ports; i++) {
1041 struct ata_port *ap = host->ports[i];
1042 struct ata_link *link;
1043 struct ata_device *dev;
1044
1045 ata_for_each_link(link, ap, EDGE)
1046 ata_for_each_dev(dev, link, ALL)
1047 dev->gtf_filter |= filter;
1048 }
1049}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001050#else
1051static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1052{}
1053#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001054
Tejun Heo24dc5f32007-01-20 16:00:28 +09001055static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056{
1057 static int printed_version;
Tejun Heoe297d992008-06-10 00:13:04 +09001058 unsigned int board_id = ent->driver_data;
1059 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001060 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001061 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001063 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09001064 int n_ports, i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065
1066 VPRINTK("ENTER\n");
1067
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001068 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001069
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001071 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072
Alan Cox5b66c822008-09-03 14:48:34 +01001073 /* The AHCI driver can only drive the SATA ports, the PATA driver
1074 can drive them all so if both drivers are selected make sure
1075 AHCI stays out of the way */
1076 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1077 return -ENODEV;
1078
Tejun Heoc6353b42010-06-17 11:42:22 +02001079 /*
1080 * For some reason, MCP89 on MacBook 7,1 doesn't work with
1081 * ahci, use ata_generic instead.
1082 */
1083 if (pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1084 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1085 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1086 pdev->subsystem_device == 0xcb89)
1087 return -ENODEV;
1088
Mark Nelson7a022672009-11-22 12:07:41 +11001089 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1090 * At the moment, we can only use the AHCI mode. Let the users know
1091 * that for SAS drives they're out of luck.
1092 */
1093 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
1094 dev_printk(KERN_INFO, &pdev->dev, "PDC42819 "
1095 "can only drive SATA devices with this driver\n");
1096
Tejun Heo4447d352007-04-17 23:44:08 +09001097 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001098 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099 if (rc)
1100 return rc;
1101
Tejun Heodea55132008-03-11 19:52:31 +09001102 /* AHCI controllers often implement SFF compatible interface.
1103 * Grab all PCI BARs just in case.
1104 */
1105 rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001106 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001107 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001108 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001109 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110
Tejun Heoc4f77922007-12-06 15:09:43 +09001111 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1112 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1113 u8 map;
1114
1115 /* ICH6s share the same PCI ID for both piix and ahci
1116 * modes. Enabling ahci mode while MAP indicates
1117 * combined mode is a bad idea. Yield to ata_piix.
1118 */
1119 pci_read_config_byte(pdev, ICH_MAP, &map);
1120 if (map & 0x3) {
1121 dev_printk(KERN_INFO, &pdev->dev, "controller is in "
1122 "combined mode, can't enable AHCI mode\n");
1123 return -ENODEV;
1124 }
1125 }
1126
Tejun Heo24dc5f32007-01-20 16:00:28 +09001127 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1128 if (!hpriv)
1129 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001130 hpriv->flags |= (unsigned long)pi.private_data;
1131
Tejun Heoe297d992008-06-10 00:13:04 +09001132 /* MCP65 revision A1 and A2 can't do MSI */
1133 if (board_id == board_ahci_mcp65 &&
1134 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1135 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1136
Shane Huange427fe02008-12-30 10:53:41 +08001137 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1138 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1139 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1140
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001141 /* only some SB600s can do 64bit DMA */
1142 if (ahci_sb600_enable_64bit(pdev))
1143 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001144
Tejun Heo31b239a2009-09-17 00:34:39 +09001145 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
1146 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147
Anton Vorontsovd8993342010-03-03 20:17:34 +03001148 hpriv->mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
1149
Tejun Heo4447d352007-04-17 23:44:08 +09001150 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001151 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152
Tejun Heo4447d352007-04-17 23:44:08 +09001153 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001154 if (hpriv->cap & HOST_CAP_NCQ) {
1155 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001156 /*
1157 * Auto-activate optimization is supposed to be
1158 * supported on all AHCI controllers indicating NCQ
1159 * capability, but it seems to be broken on some
1160 * chipsets including NVIDIAs.
1161 */
1162 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001163 pi.flags |= ATA_FLAG_FPDMA_AA;
1164 }
Tejun Heo4447d352007-04-17 23:44:08 +09001165
Tejun Heo7d50b602007-09-23 13:19:54 +09001166 if (hpriv->cap & HOST_CAP_PMP)
1167 pi.flags |= ATA_FLAG_PMP;
1168
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001169 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001170
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001171 if (ahci_broken_system_poweroff(pdev)) {
1172 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1173 dev_info(&pdev->dev,
1174 "quirky BIOS, skipping spindown on poweroff\n");
1175 }
1176
Tejun Heo9b10ae82009-05-30 20:50:12 +09001177 if (ahci_broken_suspend(pdev)) {
1178 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
1179 dev_printk(KERN_WARNING, &pdev->dev,
1180 "BIOS update required for suspend/resume\n");
1181 }
1182
Tejun Heo55946392009-08-04 14:30:08 +09001183 if (ahci_broken_online(pdev)) {
1184 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1185 dev_info(&pdev->dev,
1186 "online status unreliable, applying workaround\n");
1187 }
1188
Tejun Heo837f5f82008-02-06 15:13:51 +09001189 /* CAP.NP sometimes indicate the index of the last enabled
1190 * port, at other times, that of the last possible port, so
1191 * determining the maximum port number requires looking at
1192 * both CAP.NP and port_map.
1193 */
1194 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1195
1196 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001197 if (!host)
1198 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001199 host->private_data = hpriv;
1200
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001201 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001202 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001203 else
1204 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001205
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001206 if (pi.flags & ATA_FLAG_EM)
1207 ahci_reset_em(host);
1208
Tejun Heo4447d352007-04-17 23:44:08 +09001209 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001210 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001211
Tejun Heocbcdd872007-08-18 13:14:55 +09001212 ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
1213 ata_port_pbar_desc(ap, AHCI_PCI_BAR,
1214 0x100 + ap->port_no * 0x80, "port");
1215
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001216 /* set enclosure management message type */
1217 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001218 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001219
1220
Jeff Garzikdab632e2007-05-28 08:33:01 -04001221 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001222 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001223 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001224 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225
Tejun Heoedc93052007-10-25 14:59:16 +09001226 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1227 ahci_p5wdh_workaround(host);
1228
Tejun Heof80ae7e2009-09-16 04:18:03 +09001229 /* apply gtf filter quirk */
1230 ahci_gtf_filter_workaround(host);
1231
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001233 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001235 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236
Anton Vorontsov33030402010-03-03 20:17:39 +03001237 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001238 if (rc)
1239 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001240
Anton Vorontsov781d6552010-03-03 20:17:42 +03001241 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001242 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243
Tejun Heo4447d352007-04-17 23:44:08 +09001244 pci_set_master(pdev);
1245 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1246 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001247}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248
1249static int __init ahci_init(void)
1250{
Pavel Roskinb7887192006-08-10 18:13:18 +09001251 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252}
1253
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254static void __exit ahci_exit(void)
1255{
1256 pci_unregister_driver(&ahci_pci_driver);
1257}
1258
1259
1260MODULE_AUTHOR("Jeff Garzik");
1261MODULE_DESCRIPTION("AHCI SATA low-level driver");
1262MODULE_LICENSE("GPL");
1263MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001264MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265
1266module_init(ahci_init);
1267module_exit(ahci_exit);