blob: 4e569fa0f96c3bcd413099bcd27cb39083aa9618 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
27#include <linux/version.h>
28#include <linux/module.h>
29#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080030#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070031#include <linux/etherdevice.h>
32#include <linux/ethtool.h>
33#include <linux/pci.h>
Stephen Hemminger555382c2007-08-29 12:58:14 -070034#include <linux/aer.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070035#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030036#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070037#include <linux/tcp.h>
38#include <linux/in.h>
39#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080040#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070041#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080042#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070043#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080044#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070045
46#include <asm/irq.h>
47
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070048#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
49#define SKY2_VLAN_TAG_USED 1
50#endif
51
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070052#include "sky2.h"
53
54#define DRV_NAME "sky2"
Stephen Hemmingerfaf60e72007-09-19 15:36:47 -070055#define DRV_VERSION "1.18"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070056#define PFX DRV_NAME " "
57
58/*
59 * The Yukon II chipset takes 64 bit command blocks (called list elements)
60 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070061 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070062 */
63
Stephen Hemminger14d02632006-09-26 11:57:43 -070064#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070065#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070066#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080067#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemminger82788c72006-01-17 13:43:10 -080068#define RX_SKB_ALIGN 8
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070069
Stephen Hemminger793b8832005-09-14 16:06:14 -070070#define TX_RING_SIZE 512
71#define TX_DEF_PENDING (TX_RING_SIZE - 1)
72#define TX_MIN_PENDING 64
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080073#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemminger793b8832005-09-14 16:06:14 -070074
75#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070077#define TX_WATCHDOG (5 * HZ)
78#define NAPI_WEIGHT 64
79#define PHY_RETRIES 1000
80
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070081#define SKY2_EEPROM_MAGIC 0x9955aabb
82
83
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070084#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
85
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070086static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070087 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
88 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080089 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070090
Stephen Hemminger793b8832005-09-14 16:06:14 -070091static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070092module_param(debug, int, 0);
93MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
94
Stephen Hemminger14d02632006-09-26 11:57:43 -070095static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080096module_param(copybreak, int, 0);
97MODULE_PARM_DESC(copybreak, "Receive copy threshold");
98
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080099static int disable_msi = 0;
100module_param(disable_msi, int, 0);
101MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
102
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700103static const struct pci_device_id sky2_id_table[] = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
105 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800109 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700137 { 0 }
138};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700139
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700140MODULE_DEVICE_TABLE(pci, sky2_id_table);
141
142/* Avoid conditionals by using array */
143static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
144static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700145static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700146
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800147/* This driver supports yukon2 chipset only */
148static const char *yukon2_name[] = {
149 "XL", /* 0xb3 */
150 "EC Ultra", /* 0xb4 */
Stephen Hemminger93745492007-02-06 10:45:43 -0800151 "Extreme", /* 0xb5 */
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800152 "EC", /* 0xb6 */
153 "FE", /* 0xb7 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700154 "FE+", /* 0xb8 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700155};
156
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100157static void sky2_set_multicast(struct net_device *dev);
158
Stephen Hemminger793b8832005-09-14 16:06:14 -0700159/* Access to external PHY */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800160static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700161{
162 int i;
163
164 gma_write16(hw, port, GM_SMI_DATA, val);
165 gma_write16(hw, port, GM_SMI_CTRL,
166 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
167
168 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700169 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800170 return 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700171 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700172 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800173
Stephen Hemminger793b8832005-09-14 16:06:14 -0700174 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800175 return -ETIMEDOUT;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700176}
177
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800178static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700179{
180 int i;
181
Stephen Hemminger793b8832005-09-14 16:06:14 -0700182 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700183 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
184
185 for (i = 0; i < PHY_RETRIES; i++) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800186 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
187 *val = gma_read16(hw, port, GM_SMI_DATA);
188 return 0;
189 }
190
Stephen Hemminger793b8832005-09-14 16:06:14 -0700191 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700192 }
193
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800194 return -ETIMEDOUT;
195}
196
197static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
198{
199 u16 v;
200
201 if (__gm_phy_read(hw, port, reg, &v) != 0)
202 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
203 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700204}
205
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800206
207static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700208{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800209 /* switch power to VCC (WA for VAUX problem) */
210 sky2_write8(hw, B0_POWER_CTRL,
211 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700212
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800213 /* disable Core Clock Division, */
214 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700215
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800216 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
217 /* enable bits are inverted */
218 sky2_write8(hw, B2_Y2_CLK_GATE,
219 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
220 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
221 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
222 else
223 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700224
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700225 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700226 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700227 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700228
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700229 pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700230
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700231 pci_read_config_dword(pdev, PCI_DEV_REG4, &reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700232 /* set all bits to 0 except bits 15..12 and 8 */
233 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700234 pci_write_config_dword(pdev, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700235
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700236 pci_read_config_dword(pdev, PCI_DEV_REG5, &reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700237 /* set all bits to 0 except bits 28 & 27 */
238 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700239 pci_write_config_dword(pdev, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700240
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700241 pci_write_config_dword(pdev, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700242
243 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
244 reg = sky2_read32(hw, B2_GP_IO);
245 reg |= GLB_GPIO_STAT_RACE_DIS;
246 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700247
248 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700249 }
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800250}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700251
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800252static void sky2_power_aux(struct sky2_hw *hw)
253{
254 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
255 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
256 else
257 /* enable bits are inverted */
258 sky2_write8(hw, B2_Y2_CLK_GATE,
259 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
260 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
261 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
262
263 /* switch power to VAUX */
264 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
265 sky2_write8(hw, B0_POWER_CTRL,
266 (PC_VAUX_ENA | PC_VCC_ENA |
267 PC_VAUX_ON | PC_VCC_OFF));
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700268}
269
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700270static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700271{
272 u16 reg;
273
274 /* disable all GMAC IRQ's */
275 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
276 /* disable PHY IRQs */
277 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700278
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700279 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
280 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
281 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
282 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
283
284 reg = gma_read16(hw, port, GM_RX_CTRL);
285 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
286 gma_write16(hw, port, GM_RX_CTRL, reg);
287}
288
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700289/* flow control to advertise bits */
290static const u16 copper_fc_adv[] = {
291 [FC_NONE] = 0,
292 [FC_TX] = PHY_M_AN_ASP,
293 [FC_RX] = PHY_M_AN_PC,
294 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
295};
296
297/* flow control to advertise bits when using 1000BaseX */
298static const u16 fiber_fc_adv[] = {
299 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
300 [FC_TX] = PHY_M_P_ASYM_MD_X,
301 [FC_RX] = PHY_M_P_SYM_MD_X,
302 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
303};
304
305/* flow control to GMA disable bits */
306static const u16 gm_fc_disable[] = {
307 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
308 [FC_TX] = GM_GPCR_FC_RX_DIS,
309 [FC_RX] = GM_GPCR_FC_TX_DIS,
310 [FC_BOTH] = 0,
311};
312
313
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700314static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
315{
316 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700317 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700318
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700319 if (sky2->autoneg == AUTONEG_ENABLE &&
320 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700321 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
322
323 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700324 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700325 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
326
Stephen Hemminger53419c62007-05-14 12:38:11 -0700327 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700328 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700329 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700330 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
331 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700332 /* set master & slave downshift counter to 1x */
333 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700334
335 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
336 }
337
338 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700339 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700340 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700341 /* enable automatic crossover */
342 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700343
344 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
345 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
346 u16 spec;
347
348 /* Enable Class A driver for FE+ A0 */
349 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
350 spec |= PHY_M_FESC_SEL_CL_A;
351 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
352 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700353 } else {
354 /* disable energy detect */
355 ctrl &= ~PHY_M_PC_EN_DET_MSK;
356
357 /* enable automatic crossover */
358 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
359
Stephen Hemminger53419c62007-05-14 12:38:11 -0700360 /* downshift on PHY 88E1112 and 88E1149 is changed */
Stephen Hemminger93745492007-02-06 10:45:43 -0800361 if (sky2->autoneg == AUTONEG_ENABLE
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700362 && (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700363 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700364 ctrl &= ~PHY_M_PC_DSC_MSK;
365 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
366 }
367 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700368 } else {
369 /* workaround for deviation #4.88 (CRC errors) */
370 /* disable Automatic Crossover */
371
372 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700373 }
374
375 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
376
377 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700378 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700379 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
380
381 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
382 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
383 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
384 ctrl &= ~PHY_M_MAC_MD_MSK;
385 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700386 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
387
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700388 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700389 /* select page 1 to access Fiber registers */
390 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700391
392 /* for SFP-module set SIGDET polarity to low */
393 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
394 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700395 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700396 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700397
398 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700399 }
400
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700401 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700402 ct1000 = 0;
403 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700404 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700405
406 if (sky2->autoneg == AUTONEG_ENABLE) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700407 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700408 if (sky2->advertising & ADVERTISED_1000baseT_Full)
409 ct1000 |= PHY_M_1000C_AFD;
410 if (sky2->advertising & ADVERTISED_1000baseT_Half)
411 ct1000 |= PHY_M_1000C_AHD;
412 if (sky2->advertising & ADVERTISED_100baseT_Full)
413 adv |= PHY_M_AN_100_FD;
414 if (sky2->advertising & ADVERTISED_100baseT_Half)
415 adv |= PHY_M_AN_100_HD;
416 if (sky2->advertising & ADVERTISED_10baseT_Full)
417 adv |= PHY_M_AN_10_FD;
418 if (sky2->advertising & ADVERTISED_10baseT_Half)
419 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700420
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700421 adv |= copper_fc_adv[sky2->flow_mode];
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700422 } else { /* special defines for FIBER (88E1040S only) */
423 if (sky2->advertising & ADVERTISED_1000baseT_Full)
424 adv |= PHY_M_AN_1000X_AFD;
425 if (sky2->advertising & ADVERTISED_1000baseT_Half)
426 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700427
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700428 adv |= fiber_fc_adv[sky2->flow_mode];
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700429 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700430
431 /* Restart Auto-negotiation */
432 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
433 } else {
434 /* forced speed/duplex settings */
435 ct1000 = PHY_M_1000C_MSE;
436
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700437 /* Disable auto update for duplex flow control and speed */
438 reg |= GM_GPCR_AU_ALL_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700439
440 switch (sky2->speed) {
441 case SPEED_1000:
442 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700443 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700444 break;
445 case SPEED_100:
446 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700447 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700448 break;
449 }
450
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700451 if (sky2->duplex == DUPLEX_FULL) {
452 reg |= GM_GPCR_DUP_FULL;
453 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700454 } else if (sky2->speed < SPEED_1000)
455 sky2->flow_mode = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700456
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700457
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700458 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700459
460 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700461 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700462 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
463 else
464 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700465 }
466
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700467 gma_write16(hw, port, GM_GP_CTRL, reg);
468
Stephen Hemminger05745c42007-09-19 15:36:45 -0700469 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700470 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
471
472 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
473 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
474
475 /* Setup Phy LED's */
476 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
477 ledover = 0;
478
479 switch (hw->chip_id) {
480 case CHIP_ID_YUKON_FE:
481 /* on 88E3082 these bits are at 11..9 (shifted left) */
482 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
483
484 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
485
486 /* delete ACT LED control bits */
487 ctrl &= ~PHY_M_FELP_LED1_MSK;
488 /* change ACT LED control to blink mode */
489 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
490 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
491 break;
492
Stephen Hemminger05745c42007-09-19 15:36:45 -0700493 case CHIP_ID_YUKON_FE_P:
494 /* Enable Link Partner Next Page */
495 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
496 ctrl |= PHY_M_PC_ENA_LIP_NP;
497
498 /* disable Energy Detect and enable scrambler */
499 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
500 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
501
502 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
503 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
504 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
505 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
506
507 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
508 break;
509
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700510 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700511 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700512
513 /* select page 3 to access LED control register */
514 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
515
516 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700517 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
518 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
519 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
520 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
521 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700522
523 /* set Polarity Control register */
524 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700525 (PHY_M_POLC_LS1_P_MIX(4) |
526 PHY_M_POLC_IS0_P_MIX(4) |
527 PHY_M_POLC_LOS_CTRL(2) |
528 PHY_M_POLC_INIT_CTRL(2) |
529 PHY_M_POLC_STA1_CTRL(2) |
530 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700531
532 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700533 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700534 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800535
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700536 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800537 case CHIP_ID_YUKON_EX:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700538 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
539
540 /* select page 3 to access LED control register */
541 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
542
543 /* set LED Function Control register */
544 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
545 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
546 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
547 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
548 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
549
550 /* set Blink Rate in LED Timer Control Register */
551 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
552 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
553 /* restore page register */
554 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
555 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700556
557 default:
558 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
559 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
560 /* turn off the Rx LED (LED_RX) */
Stephen Hemminger0efdf262006-12-05 12:03:41 -0800561 ledover &= ~PHY_M_LED_MO_RX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700562 }
563
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700564 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
565 hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800566 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700567 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
568
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800569 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700570 gm_phy_write(hw, port, 0x18, 0xaa99);
571 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700572
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800573 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700574 gm_phy_write(hw, port, 0x18, 0xa204);
575 gm_phy_write(hw, port, 0x17, 0x2002);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800576
577 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700578 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700579 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
580 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
581 /* apply workaround for integrated resistors calibration */
582 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
583 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemminger93745492007-02-06 10:45:43 -0800584 } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700585 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800586 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
587
588 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
589 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemminger0efdf262006-12-05 12:03:41 -0800590 ledover |= PHY_M_LED_MO_100;
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800591 }
592
593 if (ledover)
594 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
595
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700596 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700597
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700598 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700599 if (sky2->autoneg == AUTONEG_ENABLE)
600 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
601 else
602 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
603}
604
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700605static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
606{
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700607 struct pci_dev *pdev = hw->pdev;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700608 u32 reg1;
609 static const u32 phy_power[]
610 = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
611
612 /* looks like this XL is back asswards .. */
613 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
614 onoff = !onoff;
615
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700616 pci_read_config_dword(pdev, PCI_DEV_REG1, &reg1);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700617 if (onoff)
618 /* Turn off phy power saving */
619 reg1 &= ~phy_power[port];
620 else
621 reg1 |= phy_power[port];
622
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700623 pci_write_config_dword(pdev, PCI_DEV_REG1, reg1);
624 pci_read_config_dword(pdev, PCI_DEV_REG1, &reg1);
625
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700626 udelay(100);
627}
628
Stephen Hemminger1b537562005-12-20 15:08:07 -0800629/* Force a renegotiation */
630static void sky2_phy_reinit(struct sky2_port *sky2)
631{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800632 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800633 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800634 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800635}
636
Stephen Hemmingere3173832007-02-06 10:45:39 -0800637/* Put device in state to listen for Wake On Lan */
638static void sky2_wol_init(struct sky2_port *sky2)
639{
640 struct sky2_hw *hw = sky2->hw;
641 unsigned port = sky2->port;
642 enum flow_control save_mode;
643 u16 ctrl;
644 u32 reg1;
645
646 /* Bring hardware out of reset */
647 sky2_write16(hw, B0_CTST, CS_RST_CLR);
648 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
649
650 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
651 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
652
653 /* Force to 10/100
654 * sky2_reset will re-enable on resume
655 */
656 save_mode = sky2->flow_mode;
657 ctrl = sky2->advertising;
658
659 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
660 sky2->flow_mode = FC_NONE;
661 sky2_phy_power(hw, port, 1);
662 sky2_phy_reinit(sky2);
663
664 sky2->flow_mode = save_mode;
665 sky2->advertising = ctrl;
666
667 /* Set GMAC to no flow control and auto update for speed/duplex */
668 gma_write16(hw, port, GM_GP_CTRL,
669 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
670 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
671
672 /* Set WOL address */
673 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
674 sky2->netdev->dev_addr, ETH_ALEN);
675
676 /* Turn on appropriate WOL control bits */
677 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
678 ctrl = 0;
679 if (sky2->wol & WAKE_PHY)
680 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
681 else
682 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
683
684 if (sky2->wol & WAKE_MAGIC)
685 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
686 else
687 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
688
689 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
690 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
691
692 /* Turn on legacy PCI-Express PME mode */
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700693 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800694 reg1 |= PCI_Y2_PME_LEGACY;
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700695 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800696
697 /* block receiver */
698 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
699
700}
701
Stephen Hemminger69161612007-06-04 17:23:26 -0700702static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
703{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700704 struct net_device *dev = hw->dev[port];
705
706 if (dev->mtu <= ETH_DATA_LEN)
Stephen Hemminger69161612007-06-04 17:23:26 -0700707 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
Stephen Hemminger05745c42007-09-19 15:36:45 -0700708 TX_JUMBO_DIS | TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700709
Stephen Hemminger05745c42007-09-19 15:36:45 -0700710 else if (hw->chip_id != CHIP_ID_YUKON_EC_U)
711 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
712 TX_STFW_ENA | TX_JUMBO_ENA);
713 else {
714 /* set Tx GMAC FIFO Almost Empty Threshold */
715 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
716 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger69161612007-06-04 17:23:26 -0700717
Stephen Hemminger05745c42007-09-19 15:36:45 -0700718 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
719 TX_JUMBO_ENA | TX_STFW_DIS);
720
721 /* Can't do offload because of lack of store/forward */
722 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
Stephen Hemminger69161612007-06-04 17:23:26 -0700723 }
724}
725
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700726static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
727{
728 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
729 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100730 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700731 int i;
732 const u8 *addr = hw->dev[port]->dev_addr;
733
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700734 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
735 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700736
737 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
738
Stephen Hemminger793b8832005-09-14 16:06:14 -0700739 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700740 /* WA DEV_472 -- looks like crossed wires on port 2 */
741 /* clear GMAC 1 Control reset */
742 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
743 do {
744 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
745 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
746 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
747 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
748 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
749 }
750
Stephen Hemminger793b8832005-09-14 16:06:14 -0700751 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700752
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700753 /* Enable Transmit FIFO Underrun */
754 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
755
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800756 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700757 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800758 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700759
760 /* MIB clear */
761 reg = gma_read16(hw, port, GM_PHY_ADDR);
762 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
763
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700764 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
765 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700766 gma_write16(hw, port, GM_PHY_ADDR, reg);
767
768 /* transmit control */
769 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
770
771 /* receive control reg: unicast + multicast + no FCS */
772 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700773 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700774
775 /* transmit flow control */
776 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
777
778 /* transmit parameter */
779 gma_write16(hw, port, GM_TX_PARAM,
780 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
781 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
782 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
783 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
784
785 /* serial mode register */
786 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700787 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700788
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700789 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700790 reg |= GM_SMOD_JUMBO_ENA;
791
792 gma_write16(hw, port, GM_SERIAL_MODE, reg);
793
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700794 /* virtual address for data */
795 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
796
Stephen Hemminger793b8832005-09-14 16:06:14 -0700797 /* physical address: used for pause frames */
798 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
799
800 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700801 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
802 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
803 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
804
805 /* Configure Rx MAC FIFO */
806 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100807 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700808 if (hw->chip_id == CHIP_ID_YUKON_EX ||
809 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100810 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700811
Al Viro25cccec2007-07-20 16:07:33 +0100812 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700813
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700814 /* Flush Rx MAC FIFO on any flow control or error */
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800815 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700816
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800817 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700818 reg = RX_GMF_FL_THR_DEF + 1;
819 /* Another magic mystery workaround from sk98lin */
820 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
821 hw->chip_rev == CHIP_REV_YU_FE2_A0)
822 reg = 0x178;
823 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700824
825 /* Configure Tx MAC FIFO */
826 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
827 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800828
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700829 /* On chips without ram buffer, pause is controled by MAC level */
830 if (sky2_read8(hw, B2_E_0) == 0) {
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800831 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800832 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700833
Stephen Hemminger69161612007-06-04 17:23:26 -0700834 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800835 }
836
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700837}
838
Stephen Hemminger67712902006-12-04 15:53:45 -0800839/* Assign Ram Buffer allocation to queue */
840static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700841{
Stephen Hemminger67712902006-12-04 15:53:45 -0800842 u32 end;
843
844 /* convert from K bytes to qwords used for hw register */
845 start *= 1024/8;
846 space *= 1024/8;
847 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700848
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700849 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
850 sky2_write32(hw, RB_ADDR(q, RB_START), start);
851 sky2_write32(hw, RB_ADDR(q, RB_END), end);
852 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
853 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
854
855 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800856 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700857
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800858 /* On receive queue's set the thresholds
859 * give receiver priority when > 3/4 full
860 * send pause when down to 2K
861 */
862 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
863 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700864
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800865 tp = space - 2048/8;
866 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
867 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700868 } else {
869 /* Enable store & forward on Tx queue's because
870 * Tx FIFO is only 1K on Yukon
871 */
872 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
873 }
874
875 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700876 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700877}
878
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700879/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800880static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700881{
882 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
883 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
884 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800885 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700886}
887
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700888/* Setup prefetch unit registers. This is the interface between
889 * hardware and driver list elements
890 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800891static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700892 u64 addr, u32 last)
893{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700894 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
895 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
896 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
897 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
898 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
899 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700900
901 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700902}
903
Stephen Hemminger793b8832005-09-14 16:06:14 -0700904static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
905{
906 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
907
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700908 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700909 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700910 return le;
911}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700912
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -0700913static void tx_init(struct sky2_port *sky2)
914{
915 struct sky2_tx_le *le;
916
917 sky2->tx_prod = sky2->tx_cons = 0;
918 sky2->tx_tcpsum = 0;
919 sky2->tx_last_mss = 0;
920
921 le = get_tx_le(sky2);
922 le->addr = 0;
923 le->opcode = OP_ADDR64 | HW_OWNER;
924 sky2->tx_addr64 = 0;
925}
926
Stephen Hemminger291ea612006-09-26 11:57:41 -0700927static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
928 struct sky2_tx_le *le)
929{
930 return sky2->tx_ring + (le - sky2->tx_le);
931}
932
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800933/* Update chip's next pointer */
934static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700935{
Stephen Hemminger50432cb2007-05-14 12:38:15 -0700936 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800937 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -0700938 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
939
940 /* Synchronize I/O on since next processor may write to tail */
941 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700942}
943
Stephen Hemminger793b8832005-09-14 16:06:14 -0700944
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700945static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
946{
947 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700948 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700949 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700950 return le;
951}
952
Stephen Hemminger14d02632006-09-26 11:57:43 -0700953/* Build description to hardware for one receive segment */
954static void sky2_rx_add(struct sky2_port *sky2, u8 op,
955 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700956{
957 struct sky2_rx_le *le;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -0700958 u32 hi = upper_32_bits(map);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700959
Stephen Hemminger793b8832005-09-14 16:06:14 -0700960 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700961 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700962 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700963 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -0700964 sky2->rx_addr64 = upper_32_bits(map + len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700965 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700966
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700967 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -0800968 le->addr = cpu_to_le32((u32) map);
969 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -0700970 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700971}
972
Stephen Hemminger14d02632006-09-26 11:57:43 -0700973/* Build description to hardware for one possibly fragmented skb */
974static void sky2_rx_submit(struct sky2_port *sky2,
975 const struct rx_ring_info *re)
976{
977 int i;
978
979 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
980
981 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
982 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
983}
984
985
986static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
987 unsigned size)
988{
989 struct sk_buff *skb = re->skb;
990 int i;
991
992 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
993 pci_unmap_len_set(re, data_size, size);
994
995 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
996 re->frag_addr[i] = pci_map_page(pdev,
997 skb_shinfo(skb)->frags[i].page,
998 skb_shinfo(skb)->frags[i].page_offset,
999 skb_shinfo(skb)->frags[i].size,
1000 PCI_DMA_FROMDEVICE);
1001}
1002
1003static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1004{
1005 struct sk_buff *skb = re->skb;
1006 int i;
1007
1008 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1009 PCI_DMA_FROMDEVICE);
1010
1011 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1012 pci_unmap_page(pdev, re->frag_addr[i],
1013 skb_shinfo(skb)->frags[i].size,
1014 PCI_DMA_FROMDEVICE);
1015}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001016
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001017/* Tell chip where to start receive checksum.
1018 * Actually has two checksums, but set both same to avoid possible byte
1019 * order problems.
1020 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001021static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001022{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001023 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001024
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001025 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1026 le->ctrl = 0;
1027 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001028
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001029 sky2_write32(sky2->hw,
1030 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1031 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001032}
1033
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001034/*
1035 * The RX Stop command will not work for Yukon-2 if the BMU does not
1036 * reach the end of packet and since we can't make sure that we have
1037 * incoming data, we must reset the BMU while it is not doing a DMA
1038 * transfer. Since it is possible that the RX path is still active,
1039 * the RX RAM buffer will be stopped first, so any possible incoming
1040 * data will not trigger a DMA. After the RAM buffer is stopped, the
1041 * BMU is polled until any DMA in progress is ended and only then it
1042 * will be reset.
1043 */
1044static void sky2_rx_stop(struct sky2_port *sky2)
1045{
1046 struct sky2_hw *hw = sky2->hw;
1047 unsigned rxq = rxqaddr[sky2->port];
1048 int i;
1049
1050 /* disable the RAM Buffer receive queue */
1051 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1052
1053 for (i = 0; i < 0xffff; i++)
1054 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1055 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1056 goto stopped;
1057
1058 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1059 sky2->netdev->name);
1060stopped:
1061 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1062
1063 /* reset the Rx prefetch unit */
1064 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001065 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001066}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001067
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001068/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001069static void sky2_rx_clean(struct sky2_port *sky2)
1070{
1071 unsigned i;
1072
1073 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001074 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001075 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001076
1077 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001078 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001079 kfree_skb(re->skb);
1080 re->skb = NULL;
1081 }
1082 }
1083}
1084
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001085/* Basic MII support */
1086static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1087{
1088 struct mii_ioctl_data *data = if_mii(ifr);
1089 struct sky2_port *sky2 = netdev_priv(dev);
1090 struct sky2_hw *hw = sky2->hw;
1091 int err = -EOPNOTSUPP;
1092
1093 if (!netif_running(dev))
1094 return -ENODEV; /* Phy still in reset */
1095
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001096 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001097 case SIOCGMIIPHY:
1098 data->phy_id = PHY_ADDR_MARV;
1099
1100 /* fallthru */
1101 case SIOCGMIIREG: {
1102 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001103
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001104 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001105 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001106 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001107
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001108 data->val_out = val;
1109 break;
1110 }
1111
1112 case SIOCSMIIREG:
1113 if (!capable(CAP_NET_ADMIN))
1114 return -EPERM;
1115
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001116 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001117 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1118 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001119 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001120 break;
1121 }
1122 return err;
1123}
1124
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001125#ifdef SKY2_VLAN_TAG_USED
1126static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1127{
1128 struct sky2_port *sky2 = netdev_priv(dev);
1129 struct sky2_hw *hw = sky2->hw;
1130 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001131
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001132 netif_tx_lock_bh(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001133 napi_disable(&hw->napi);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001134
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001135 sky2->vlgrp = grp;
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001136 if (grp) {
1137 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1138 RX_VLAN_STRIP_ON);
1139 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1140 TX_VLAN_TAG_ON);
1141 } else {
1142 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1143 RX_VLAN_STRIP_OFF);
1144 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1145 TX_VLAN_TAG_OFF);
1146 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001147
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001148 napi_enable(&hw->napi);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001149 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001150}
1151#endif
1152
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001153/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001154 * Allocate an skb for receiving. If the MTU is large enough
1155 * make the skb non-linear with a fragment list of pages.
1156 *
Stephen Hemminger82788c72006-01-17 13:43:10 -08001157 * It appears the hardware has a bug in the FIFO logic that
1158 * cause it to hang if the FIFO gets overrun and the receive buffer
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001159 * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
1160 * aligned except if slab debugging is enabled.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001161 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001162static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001163{
1164 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001165 unsigned long p;
1166 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001167
Stephen Hemminger14d02632006-09-26 11:57:43 -07001168 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
1169 if (!skb)
1170 goto nomem;
1171
1172 p = (unsigned long) skb->data;
1173 skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
1174
1175 for (i = 0; i < sky2->rx_nfrags; i++) {
1176 struct page *page = alloc_page(GFP_ATOMIC);
1177
1178 if (!page)
1179 goto free_partial;
1180 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001181 }
1182
1183 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001184free_partial:
1185 kfree_skb(skb);
1186nomem:
1187 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001188}
1189
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001190static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1191{
1192 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1193}
1194
Stephen Hemminger82788c72006-01-17 13:43:10 -08001195/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001196 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001197 * Normal case this ends up creating one list element for skb
1198 * in the receive ring. Worst case if using large MTU and each
1199 * allocation falls on a different 64 bit region, that results
1200 * in 6 list elements per ring entry.
1201 * One element is used for checksum enable/disable, and one
1202 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001203 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001204static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001205{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001206 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001207 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001208 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger14d02632006-09-26 11:57:43 -07001209 unsigned i, size, space, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001210
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001211 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001212 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001213
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001214 /* On PCI express lowering the watermark gives better performance */
1215 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1216 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1217
1218 /* These chips have no ram buffer?
1219 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001220 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001221 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1222 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001223 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001224
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001225 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1226
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001227 if (!(hw->flags & SKY2_HW_NEW_LE))
1228 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001229
Stephen Hemminger14d02632006-09-26 11:57:43 -07001230 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001231 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001232
1233 /* Stopping point for hardware truncation */
1234 thresh = (size - 8) / sizeof(u32);
1235
1236 /* Account for overhead of skb - to avoid order > 0 allocation */
1237 space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
1238 + sizeof(struct skb_shared_info);
1239
1240 sky2->rx_nfrags = space >> PAGE_SHIFT;
1241 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1242
1243 if (sky2->rx_nfrags != 0) {
1244 /* Compute residue after pages */
1245 space = sky2->rx_nfrags << PAGE_SHIFT;
1246
1247 if (space < size)
1248 size -= space;
1249 else
1250 size = 0;
1251
1252 /* Optimize to handle small packets and headers */
1253 if (size < copybreak)
1254 size = copybreak;
1255 if (size < ETH_HLEN)
1256 size = ETH_HLEN;
1257 }
1258 sky2->rx_data_size = size;
1259
1260 /* Fill Rx ring */
1261 for (i = 0; i < sky2->rx_pending; i++) {
1262 re = sky2->rx_ring + i;
1263
1264 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001265 if (!re->skb)
1266 goto nomem;
1267
Stephen Hemminger14d02632006-09-26 11:57:43 -07001268 sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
1269 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001270 }
1271
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001272 /*
1273 * The receiver hangs if it receives frames larger than the
1274 * packet buffer. As a workaround, truncate oversize frames, but
1275 * the register is limited to 9 bits, so if you do frames > 2052
1276 * you better get the MTU right!
1277 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001278 if (thresh > 0x1ff)
1279 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1280 else {
1281 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1282 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1283 }
1284
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001285 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001286 sky2_rx_update(sky2, rxq);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001287 return 0;
1288nomem:
1289 sky2_rx_clean(sky2);
1290 return -ENOMEM;
1291}
1292
1293/* Bring up network interface. */
1294static int sky2_up(struct net_device *dev)
1295{
1296 struct sky2_port *sky2 = netdev_priv(dev);
1297 struct sky2_hw *hw = sky2->hw;
1298 unsigned port = sky2->port;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001299 u32 imask, ramsize;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001300 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001301 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001302
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001303 /*
1304 * On dual port PCI-X card, there is an problem where status
1305 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001306 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001307 if (otherdev && netif_running(otherdev) &&
1308 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
1309 struct sky2_port *osky2 = netdev_priv(otherdev);
1310 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001311
Stephen Hemminger167f53d2007-09-25 19:01:02 -07001312 pci_read_config_word(hw->pdev, cap + PCI_X_CMD, &cmd);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001313 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemminger167f53d2007-09-25 19:01:02 -07001314 pci_write_config_word(hw->pdev, cap + PCI_X_CMD, cmd);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001315
1316 sky2->rx_csum = 0;
1317 osky2->rx_csum = 0;
1318 }
1319
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001320 if (netif_msg_ifup(sky2))
1321 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1322
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001323 netif_carrier_off(dev);
1324
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001325 /* must be power of 2 */
1326 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001327 TX_RING_SIZE *
1328 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001329 &sky2->tx_le_map);
1330 if (!sky2->tx_le)
1331 goto err_out;
1332
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001333 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001334 GFP_KERNEL);
1335 if (!sky2->tx_ring)
1336 goto err_out;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001337
1338 tx_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001339
1340 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1341 &sky2->rx_le_map);
1342 if (!sky2->rx_le)
1343 goto err_out;
1344 memset(sky2->rx_le, 0, RX_LE_BYTES);
1345
Stephen Hemminger291ea612006-09-26 11:57:41 -07001346 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001347 GFP_KERNEL);
1348 if (!sky2->rx_ring)
1349 goto err_out;
1350
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001351 sky2_phy_power(hw, port, 1);
1352
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001353 sky2_mac_init(hw, port);
1354
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001355 /* Register is number of 4K blocks on internal RAM buffer. */
1356 ramsize = sky2_read8(hw, B2_E_0) * 4;
1357 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001358 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001359
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001360 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001361 if (ramsize < 16)
1362 rxspace = ramsize / 2;
1363 else
1364 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001365
Stephen Hemminger67712902006-12-04 15:53:45 -08001366 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1367 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1368
1369 /* Make sure SyncQ is disabled */
1370 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1371 RB_RST_SET);
1372 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001373
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001374 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001375
Stephen Hemminger69161612007-06-04 17:23:26 -07001376 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1377 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1378 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1379
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001380 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001381 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1382 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001383 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001384
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001385 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1386 TX_RING_SIZE - 1);
1387
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001388 napi_enable(&hw->napi);
1389
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001390 err = sky2_rx_start(sky2);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001391 if (err) {
1392 napi_disable(&hw->napi);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001393 goto err_out;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001394 }
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001395
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001396 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001397 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001398 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001399 sky2_write32(hw, B0_IMSK, imask);
1400
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001401 return 0;
1402
1403err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001404 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001405 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1406 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001407 sky2->rx_le = NULL;
1408 }
1409 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001410 pci_free_consistent(hw->pdev,
1411 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1412 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001413 sky2->tx_le = NULL;
1414 }
1415 kfree(sky2->tx_ring);
1416 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001417
Stephen Hemminger1b537562005-12-20 15:08:07 -08001418 sky2->tx_ring = NULL;
1419 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001420 return err;
1421}
1422
Stephen Hemminger793b8832005-09-14 16:06:14 -07001423/* Modular subtraction in ring */
1424static inline int tx_dist(unsigned tail, unsigned head)
1425{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001426 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001427}
1428
1429/* Number of list elements available for next tx */
1430static inline int tx_avail(const struct sky2_port *sky2)
1431{
1432 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1433}
1434
1435/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001436static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001437{
1438 unsigned count;
1439
1440 count = sizeof(dma_addr_t) / sizeof(u32);
1441 count += skb_shinfo(skb)->nr_frags * count;
1442
Herbert Xu89114af2006-07-08 13:34:32 -07001443 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001444 ++count;
1445
Patrick McHardy84fa7932006-08-29 16:44:56 -07001446 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001447 ++count;
1448
1449 return count;
1450}
1451
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001452/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001453 * Put one packet in ring for transmit.
1454 * A single packet can generate multiple list elements, and
1455 * the number of ring elements will probably be less than the number
1456 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001457 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001458static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1459{
1460 struct sky2_port *sky2 = netdev_priv(dev);
1461 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001462 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001463 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001464 unsigned i, len;
1465 dma_addr_t mapping;
1466 u32 addr64;
1467 u16 mss;
1468 u8 ctrl;
1469
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001470 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1471 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001472
Stephen Hemminger793b8832005-09-14 16:06:14 -07001473 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001474 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1475 dev->name, sky2->tx_prod, skb->len);
1476
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001477 len = skb_headlen(skb);
1478 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001479 addr64 = upper_32_bits(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001480
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001481 /* Send high bits if changed or crosses boundary */
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001482 if (addr64 != sky2->tx_addr64 ||
1483 upper_32_bits(mapping + len) != sky2->tx_addr64) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001484 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001485 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001486 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001487 sky2->tx_addr64 = upper_32_bits(mapping + len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001488 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001489
1490 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001491 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001492 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001493
1494 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001495 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001496
Stephen Hemminger69161612007-06-04 17:23:26 -07001497 if (mss != sky2->tx_last_mss) {
1498 le = get_tx_le(sky2);
1499 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001500
1501 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001502 le->opcode = OP_MSS | HW_OWNER;
1503 else
1504 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001505 sky2->tx_last_mss = mss;
1506 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001507 }
1508
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001509 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001510#ifdef SKY2_VLAN_TAG_USED
1511 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1512 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1513 if (!le) {
1514 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001515 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001516 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001517 } else
1518 le->opcode |= OP_VLAN;
1519 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1520 ctrl |= INS_VLAN;
1521 }
1522#endif
1523
1524 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001525 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001526 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001527 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001528 ctrl |= CALSUM; /* auto checksum */
1529 else {
1530 const unsigned offset = skb_transport_offset(skb);
1531 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001532
Stephen Hemminger69161612007-06-04 17:23:26 -07001533 tcpsum = offset << 16; /* sum start */
1534 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001535
Stephen Hemminger69161612007-06-04 17:23:26 -07001536 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1537 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1538 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001539
Stephen Hemminger69161612007-06-04 17:23:26 -07001540 if (tcpsum != sky2->tx_tcpsum) {
1541 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001542
Stephen Hemminger69161612007-06-04 17:23:26 -07001543 le = get_tx_le(sky2);
1544 le->addr = cpu_to_le32(tcpsum);
1545 le->length = 0; /* initial checksum value */
1546 le->ctrl = 1; /* one packet */
1547 le->opcode = OP_TCPLISW | HW_OWNER;
1548 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001549 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001550 }
1551
1552 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001553 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001554 le->length = cpu_to_le16(len);
1555 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001556 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001557
Stephen Hemminger291ea612006-09-26 11:57:41 -07001558 re = tx_le_re(sky2, le);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001559 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001560 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001561 pci_unmap_len_set(re, maplen, len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001562
1563 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001564 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001565
1566 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1567 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001568 addr64 = upper_32_bits(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001569 if (addr64 != sky2->tx_addr64) {
1570 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001571 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001572 le->ctrl = 0;
1573 le->opcode = OP_ADDR64 | HW_OWNER;
1574 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001575 }
1576
1577 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001578 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001579 le->length = cpu_to_le16(frag->size);
1580 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001581 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001582
Stephen Hemminger291ea612006-09-26 11:57:41 -07001583 re = tx_le_re(sky2, le);
1584 re->skb = skb;
1585 pci_unmap_addr_set(re, mapaddr, mapping);
1586 pci_unmap_len_set(re, maplen, frag->size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001587 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001588
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001589 le->ctrl |= EOP;
1590
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001591 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1592 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001593
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001594 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001595
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001596 dev->trans_start = jiffies;
1597 return NETDEV_TX_OK;
1598}
1599
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001600/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001601 * Free ring elements from starting at tx_cons until "done"
1602 *
1603 * NB: the hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001604 * buffers so make sure not to free skb to early.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001605 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001606static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001607{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001608 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001609 struct pci_dev *pdev = sky2->hw->pdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001610 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001611
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001612 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001613
Stephen Hemminger291ea612006-09-26 11:57:41 -07001614 for (idx = sky2->tx_cons; idx != done;
1615 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1616 struct sky2_tx_le *le = sky2->tx_le + idx;
1617 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001618
Stephen Hemminger291ea612006-09-26 11:57:41 -07001619 switch(le->opcode & ~HW_OWNER) {
1620 case OP_LARGESEND:
1621 case OP_PACKET:
1622 pci_unmap_single(pdev,
1623 pci_unmap_addr(re, mapaddr),
1624 pci_unmap_len(re, maplen),
1625 PCI_DMA_TODEVICE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001626 break;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001627 case OP_BUFFER:
1628 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1629 pci_unmap_len(re, maplen),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001630 PCI_DMA_TODEVICE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001631 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001632 }
1633
Stephen Hemminger291ea612006-09-26 11:57:41 -07001634 if (le->ctrl & EOP) {
1635 if (unlikely(netif_msg_tx_done(sky2)))
1636 printk(KERN_DEBUG "%s: tx done %u\n",
1637 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001638
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001639 sky2->net_stats.tx_packets++;
1640 sky2->net_stats.tx_bytes += re->skb->len;
1641
Stephen Hemminger794b2bd2006-12-01 14:29:36 -08001642 dev_kfree_skb_any(re->skb);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001643 sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001644 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001645 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001646
Stephen Hemminger291ea612006-09-26 11:57:41 -07001647 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001648 smp_mb();
1649
Stephen Hemminger22e11702006-07-12 15:23:48 -07001650 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001651 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001652}
1653
1654/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001655static void sky2_tx_clean(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001656{
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001657 struct sky2_port *sky2 = netdev_priv(dev);
1658
1659 netif_tx_lock_bh(dev);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001660 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001661 netif_tx_unlock_bh(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001662}
1663
1664/* Network shutdown */
1665static int sky2_down(struct net_device *dev)
1666{
1667 struct sky2_port *sky2 = netdev_priv(dev);
1668 struct sky2_hw *hw = sky2->hw;
1669 unsigned port = sky2->port;
1670 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001671 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001672
Stephen Hemminger1b537562005-12-20 15:08:07 -08001673 /* Never really got started! */
1674 if (!sky2->tx_le)
1675 return 0;
1676
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001677 if (netif_msg_ifdown(sky2))
1678 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1679
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001680 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001681 netif_stop_queue(dev);
1682
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001683 napi_disable(&hw->napi);
1684
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001685 /* Disable port IRQ */
1686 imask = sky2_read32(hw, B0_IMSK);
1687 imask &= ~portirq_msk[port];
1688 sky2_write32(hw, B0_IMSK, imask);
1689
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001690 sky2_gmac_reset(hw, port);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001691
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001692 /* Stop transmitter */
1693 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1694 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1695
1696 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001697 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001698
1699 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001700 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001701 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1702
1703 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1704
1705 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001706 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1707 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001708 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1709
1710 /* Disable Force Sync bit and Enable Alloc bit */
1711 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1712 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1713
1714 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1715 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1716 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1717
1718 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001719 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1720 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001721
1722 /* Reset the Tx prefetch units */
1723 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1724 PREF_UNIT_RST_SET);
1725
1726 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1727
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001728 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001729
1730 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1731 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1732
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001733 sky2_phy_power(hw, port, 0);
1734
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001735 netif_carrier_off(dev);
1736
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001737 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001738 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1739
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001740 synchronize_irq(hw->pdev->irq);
1741
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001742 sky2_tx_clean(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001743 sky2_rx_clean(sky2);
1744
1745 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1746 sky2->rx_le, sky2->rx_le_map);
1747 kfree(sky2->rx_ring);
1748
1749 pci_free_consistent(hw->pdev,
1750 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1751 sky2->tx_le, sky2->tx_le_map);
1752 kfree(sky2->tx_ring);
1753
Stephen Hemminger1b537562005-12-20 15:08:07 -08001754 sky2->tx_le = NULL;
1755 sky2->rx_le = NULL;
1756
1757 sky2->rx_ring = NULL;
1758 sky2->tx_ring = NULL;
1759
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001760 return 0;
1761}
1762
1763static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1764{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001765 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001766 return SPEED_1000;
1767
Stephen Hemminger05745c42007-09-19 15:36:45 -07001768 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1769 if (aux & PHY_M_PS_SPEED_100)
1770 return SPEED_100;
1771 else
1772 return SPEED_10;
1773 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001774
1775 switch (aux & PHY_M_PS_SPEED_MSK) {
1776 case PHY_M_PS_SPEED_1000:
1777 return SPEED_1000;
1778 case PHY_M_PS_SPEED_100:
1779 return SPEED_100;
1780 default:
1781 return SPEED_10;
1782 }
1783}
1784
1785static void sky2_link_up(struct sky2_port *sky2)
1786{
1787 struct sky2_hw *hw = sky2->hw;
1788 unsigned port = sky2->port;
1789 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001790 static const char *fc_name[] = {
1791 [FC_NONE] = "none",
1792 [FC_TX] = "tx",
1793 [FC_RX] = "rx",
1794 [FC_BOTH] = "both",
1795 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001796
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001797 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001798 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001799 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1800 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001801
1802 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1803
1804 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001805
Stephen Hemminger75e80682007-09-19 15:36:46 -07001806 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07001807
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001808 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001809 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001810 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1811
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001812 if (hw->flags & SKY2_HW_NEWER_PHY) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001813 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001814 u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
1815
1816 switch(sky2->speed) {
1817 case SPEED_10:
1818 led |= PHY_M_LEDC_INIT_CTRL(7);
1819 break;
1820
1821 case SPEED_100:
1822 led |= PHY_M_LEDC_STA1_CTRL(7);
1823 break;
1824
1825 case SPEED_1000:
1826 led |= PHY_M_LEDC_STA0_CTRL(7);
1827 break;
1828 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001829
1830 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001831 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001832 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1833 }
1834
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001835 if (netif_msg_link(sky2))
1836 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001837 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001838 sky2->netdev->name, sky2->speed,
1839 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001840 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001841}
1842
1843static void sky2_link_down(struct sky2_port *sky2)
1844{
1845 struct sky2_hw *hw = sky2->hw;
1846 unsigned port = sky2->port;
1847 u16 reg;
1848
1849 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1850
1851 reg = gma_read16(hw, port, GM_GP_CTRL);
1852 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1853 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001854
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001855 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001856
1857 /* Turn on link LED */
1858 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1859
1860 if (netif_msg_link(sky2))
1861 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001862
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001863 sky2_phy_init(hw, port);
1864}
1865
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001866static enum flow_control sky2_flow(int rx, int tx)
1867{
1868 if (rx)
1869 return tx ? FC_BOTH : FC_RX;
1870 else
1871 return tx ? FC_TX : FC_NONE;
1872}
1873
Stephen Hemminger793b8832005-09-14 16:06:14 -07001874static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1875{
1876 struct sky2_hw *hw = sky2->hw;
1877 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001878 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001879
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001880 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001881 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001882 if (lpa & PHY_M_AN_RF) {
1883 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1884 return -1;
1885 }
1886
Stephen Hemminger793b8832005-09-14 16:06:14 -07001887 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1888 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1889 sky2->netdev->name);
1890 return -1;
1891 }
1892
Stephen Hemminger793b8832005-09-14 16:06:14 -07001893 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07001894 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001895
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001896 /* Since the pause result bits seem to in different positions on
1897 * different chips. look at registers.
1898 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001899 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001900 /* Shift for bits in fiber PHY */
1901 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
1902 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001903
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001904 if (advert & ADVERTISE_1000XPAUSE)
1905 advert |= ADVERTISE_PAUSE_CAP;
1906 if (advert & ADVERTISE_1000XPSE_ASYM)
1907 advert |= ADVERTISE_PAUSE_ASYM;
1908 if (lpa & LPA_1000XPAUSE)
1909 lpa |= LPA_PAUSE_CAP;
1910 if (lpa & LPA_1000XPAUSE_ASYM)
1911 lpa |= LPA_PAUSE_ASYM;
1912 }
1913
1914 sky2->flow_status = FC_NONE;
1915 if (advert & ADVERTISE_PAUSE_CAP) {
1916 if (lpa & LPA_PAUSE_CAP)
1917 sky2->flow_status = FC_BOTH;
1918 else if (advert & ADVERTISE_PAUSE_ASYM)
1919 sky2->flow_status = FC_RX;
1920 } else if (advert & ADVERTISE_PAUSE_ASYM) {
1921 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
1922 sky2->flow_status = FC_TX;
1923 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001924
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001925 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger93745492007-02-06 10:45:43 -08001926 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001927 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001928
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001929 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001930 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1931 else
1932 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1933
1934 return 0;
1935}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001936
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001937/* Interrupt from PHY */
1938static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001939{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001940 struct net_device *dev = hw->dev[port];
1941 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001942 u16 istatus, phystat;
1943
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001944 if (!netif_running(dev))
1945 return;
1946
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001947 spin_lock(&sky2->phy_lock);
1948 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1949 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
1950
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001951 if (netif_msg_intr(sky2))
1952 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1953 sky2->netdev->name, istatus, phystat);
1954
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001955 if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001956 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001957 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001958 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001959 }
1960
Stephen Hemminger793b8832005-09-14 16:06:14 -07001961 if (istatus & PHY_M_IS_LSP_CHANGE)
1962 sky2->speed = sky2_phy_speed(hw, phystat);
1963
1964 if (istatus & PHY_M_IS_DUP_CHANGE)
1965 sky2->duplex =
1966 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1967
1968 if (istatus & PHY_M_IS_LST_CHANGE) {
1969 if (phystat & PHY_M_PS_LINK_UP)
1970 sky2_link_up(sky2);
1971 else
1972 sky2_link_down(sky2);
1973 }
1974out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001975 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001976}
1977
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001978/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08001979 * and tx queue is full (stopped).
1980 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001981static void sky2_tx_timeout(struct net_device *dev)
1982{
1983 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001984 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001985
1986 if (netif_msg_timer(sky2))
1987 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1988
Stephen Hemminger8f246642006-03-20 15:48:21 -08001989 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001990 dev->name, sky2->tx_cons, sky2->tx_prod,
1991 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
1992 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001993
Stephen Hemminger81906792007-02-15 16:40:33 -08001994 /* can't restart safely under softirq */
1995 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001996}
1997
1998static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1999{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002000 struct sky2_port *sky2 = netdev_priv(dev);
2001 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002002 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002003 int err;
2004 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002005 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002006
2007 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2008 return -EINVAL;
2009
Stephen Hemminger05745c42007-09-19 15:36:45 -07002010 if (new_mtu > ETH_DATA_LEN &&
2011 (hw->chip_id == CHIP_ID_YUKON_FE ||
2012 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002013 return -EINVAL;
2014
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002015 if (!netif_running(dev)) {
2016 dev->mtu = new_mtu;
2017 return 0;
2018 }
2019
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002020 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002021 sky2_write32(hw, B0_IMSK, 0);
2022
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002023 dev->trans_start = jiffies; /* prevent tx timeout */
2024 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002025 napi_disable(&hw->napi);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002026
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002027 synchronize_irq(hw->pdev->irq);
2028
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002029 if (sky2_read8(hw, B2_E_0) == 0)
Stephen Hemminger69161612007-06-04 17:23:26 -07002030 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002031
2032 ctl = gma_read16(hw, port, GM_GP_CTRL);
2033 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002034 sky2_rx_stop(sky2);
2035 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002036
2037 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002038
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002039 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2040 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002041
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002042 if (dev->mtu > ETH_DATA_LEN)
2043 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002044
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002045 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002046
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002047 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002048
2049 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002050 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002051
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002052 /* Unconditionally re-enable NAPI because even if we
2053 * call dev_close() that will do a napi_disable().
2054 */
2055 napi_enable(&hw->napi);
2056
Stephen Hemminger1b537562005-12-20 15:08:07 -08002057 if (err)
2058 dev_close(dev);
2059 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002060 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002061
Stephen Hemminger1b537562005-12-20 15:08:07 -08002062 netif_wake_queue(dev);
2063 }
2064
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002065 return err;
2066}
2067
Stephen Hemminger14d02632006-09-26 11:57:43 -07002068/* For small just reuse existing skb for next receive */
2069static struct sk_buff *receive_copy(struct sky2_port *sky2,
2070 const struct rx_ring_info *re,
2071 unsigned length)
2072{
2073 struct sk_buff *skb;
2074
2075 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2076 if (likely(skb)) {
2077 skb_reserve(skb, 2);
2078 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2079 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002080 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002081 skb->ip_summed = re->skb->ip_summed;
2082 skb->csum = re->skb->csum;
2083 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2084 length, PCI_DMA_FROMDEVICE);
2085 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002086 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002087 }
2088 return skb;
2089}
2090
2091/* Adjust length of skb with fragments to match received data */
2092static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2093 unsigned int length)
2094{
2095 int i, num_frags;
2096 unsigned int size;
2097
2098 /* put header into skb */
2099 size = min(length, hdr_space);
2100 skb->tail += size;
2101 skb->len += size;
2102 length -= size;
2103
2104 num_frags = skb_shinfo(skb)->nr_frags;
2105 for (i = 0; i < num_frags; i++) {
2106 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2107
2108 if (length == 0) {
2109 /* don't need this page */
2110 __free_page(frag->page);
2111 --skb_shinfo(skb)->nr_frags;
2112 } else {
2113 size = min(length, (unsigned) PAGE_SIZE);
2114
2115 frag->size = size;
2116 skb->data_len += size;
2117 skb->truesize += size;
2118 skb->len += size;
2119 length -= size;
2120 }
2121 }
2122}
2123
2124/* Normal packet - take skb from ring element and put in a new one */
2125static struct sk_buff *receive_new(struct sky2_port *sky2,
2126 struct rx_ring_info *re,
2127 unsigned int length)
2128{
2129 struct sk_buff *skb, *nskb;
2130 unsigned hdr_space = sky2->rx_data_size;
2131
Stephen Hemminger14d02632006-09-26 11:57:43 -07002132 /* Don't be tricky about reusing pages (yet) */
2133 nskb = sky2_rx_alloc(sky2);
2134 if (unlikely(!nskb))
2135 return NULL;
2136
2137 skb = re->skb;
2138 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2139
2140 prefetch(skb->data);
2141 re->skb = nskb;
2142 sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
2143
2144 if (skb_shinfo(skb)->nr_frags)
2145 skb_put_frags(skb, hdr_space, length);
2146 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002147 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002148 return skb;
2149}
2150
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002151/*
2152 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002153 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002154 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002155static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002156 u16 length, u32 status)
2157{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002158 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002159 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002160 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002161 u16 count = (status & GMR_FS_LEN) >> 16;
2162
2163#ifdef SKY2_VLAN_TAG_USED
2164 /* Account for vlan tag */
2165 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2166 count -= VLAN_HLEN;
2167#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002168
2169 if (unlikely(netif_msg_rx_status(sky2)))
2170 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002171 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002172
Stephen Hemminger793b8832005-09-14 16:06:14 -07002173 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002174 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002175
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002176 /* This chip has hardware problems that generates bogus status.
2177 * So do only marginal checking and expect higher level protocols
2178 * to handle crap frames.
2179 */
2180 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2181 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2182 length != count)
2183 goto okay;
2184
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002185 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002186 goto error;
2187
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002188 if (!(status & GMR_FS_RX_OK))
2189 goto resubmit;
2190
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002191 /* if length reported by DMA does not match PHY, packet was truncated */
2192 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002193 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002194
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002195okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002196 if (length < copybreak)
2197 skb = receive_copy(sky2, re, length);
2198 else
2199 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002200resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002201 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002202
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002203 return skb;
2204
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002205len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002206 /* Truncation of overlength packets
2207 causes PHY length to not match MAC length */
2208 ++sky2->net_stats.rx_length_errors;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002209 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002210 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2211 dev->name, status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002212 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002213
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002214error:
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002215 ++sky2->net_stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002216 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemmingera79abdc62007-02-15 16:40:34 -08002217 sky2->net_stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002218 goto resubmit;
2219 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002220
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002221 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002222 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002223 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002224
2225 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002226 sky2->net_stats.rx_length_errors++;
2227 if (status & GMR_FS_FRAGMENT)
2228 sky2->net_stats.rx_frame_errors++;
2229 if (status & GMR_FS_CRC_ERR)
2230 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002231
Stephen Hemminger793b8832005-09-14 16:06:14 -07002232 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002233}
2234
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002235/* Transmit complete */
2236static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002237{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002238 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002239
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002240 if (netif_running(dev)) {
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002241 netif_tx_lock(dev);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002242 sky2_tx_complete(sky2, last);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002243 netif_tx_unlock(dev);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002244 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002245}
2246
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002247/* Process status response ring */
2248static int sky2_status_intr(struct sky2_hw *hw, int to_do)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002249{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002250 int work_done = 0;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002251 unsigned rx[2] = { 0, 0 };
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002252 u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002253
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002254 rmb();
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002255
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002256 while (hw->st_idx != hwidx) {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002257 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002258 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemminger69161612007-06-04 17:23:26 -07002259 unsigned port = le->css & CSS_LINK_BIT;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002260 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002261 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002262 u32 status;
2263 u16 length;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002264
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002265 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002266
Stephen Hemminger69161612007-06-04 17:23:26 -07002267 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002268 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002269 length = le16_to_cpu(le->length);
2270 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002271
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002272 switch (le->opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002273 case OP_RXSTAT:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002274 ++rx[port];
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002275 skb = sky2_receive(dev, length, status);
Stephen Hemminger3225b912007-05-14 12:38:12 -07002276 if (unlikely(!skb)) {
2277 sky2->net_stats.rx_dropped++;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002278 break;
Stephen Hemminger3225b912007-05-14 12:38:12 -07002279 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002280
Stephen Hemminger69161612007-06-04 17:23:26 -07002281 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002282 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger69161612007-06-04 17:23:26 -07002283 if (sky2->rx_csum &&
2284 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2285 (le->css & CSS_TCPUDPCSOK))
2286 skb->ip_summed = CHECKSUM_UNNECESSARY;
2287 else
2288 skb->ip_summed = CHECKSUM_NONE;
2289 }
2290
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002291 skb->protocol = eth_type_trans(skb, dev);
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08002292 sky2->net_stats.rx_packets++;
2293 sky2->net_stats.rx_bytes += skb->len;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002294 dev->last_rx = jiffies;
2295
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002296#ifdef SKY2_VLAN_TAG_USED
2297 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2298 vlan_hwaccel_receive_skb(skb,
2299 sky2->vlgrp,
2300 be16_to_cpu(sky2->rx_tag));
2301 } else
2302#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002303 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002304
Stephen Hemminger22e11702006-07-12 15:23:48 -07002305 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002306 if (++work_done >= to_do)
2307 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002308 break;
2309
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002310#ifdef SKY2_VLAN_TAG_USED
2311 case OP_RXVLAN:
2312 sky2->rx_tag = length;
2313 break;
2314
2315 case OP_RXCHKSVLAN:
2316 sky2->rx_tag = length;
2317 /* fall through */
2318#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002319 case OP_RXCHKS:
Stephen Hemminger87418302007-03-08 12:42:30 -08002320 if (!sky2->rx_csum)
2321 break;
2322
Stephen Hemminger05745c42007-09-19 15:36:45 -07002323 /* If this happens then driver assuming wrong format */
2324 if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
2325 if (net_ratelimit())
2326 printk(KERN_NOTICE "%s: unexpected"
2327 " checksum status\n",
2328 dev->name);
Stephen Hemminger69161612007-06-04 17:23:26 -07002329 break;
Stephen Hemminger05745c42007-09-19 15:36:45 -07002330 }
Stephen Hemminger69161612007-06-04 17:23:26 -07002331
Stephen Hemminger87418302007-03-08 12:42:30 -08002332 /* Both checksum counters are programmed to start at
2333 * the same offset, so unless there is a problem they
2334 * should match. This failure is an early indication that
2335 * hardware receive checksumming won't work.
2336 */
2337 if (likely(status >> 16 == (status & 0xffff))) {
2338 skb = sky2->rx_ring[sky2->rx_next].skb;
2339 skb->ip_summed = CHECKSUM_COMPLETE;
2340 skb->csum = status & 0xffff;
2341 } else {
2342 printk(KERN_NOTICE PFX "%s: hardware receive "
2343 "checksum problem (status = %#x)\n",
2344 dev->name, status);
2345 sky2->rx_csum = 0;
2346 sky2_write32(sky2->hw,
Stephen Hemminger69161612007-06-04 17:23:26 -07002347 Q_ADDR(rxqaddr[port], Q_CSR),
Stephen Hemminger87418302007-03-08 12:42:30 -08002348 BMU_DIS_RX_CHKSUM);
2349 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002350 break;
2351
2352 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002353 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002354 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2355 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002356 if (hw->dev[1])
2357 sky2_tx_done(hw->dev[1],
2358 ((status >> 24) & 0xff)
2359 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002360 break;
2361
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002362 default:
2363 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002364 printk(KERN_WARNING PFX
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002365 "unknown status opcode 0x%x\n", le->opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002366 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002367 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002368
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002369 /* Fully processed status ring so clear irq */
2370 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2371
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002372exit_loop:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002373 if (rx[0])
2374 sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002375
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002376 if (rx[1])
2377 sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002378
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002379 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002380}
2381
2382static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2383{
2384 struct net_device *dev = hw->dev[port];
2385
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002386 if (net_ratelimit())
2387 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2388 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002389
2390 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002391 if (net_ratelimit())
2392 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2393 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002394 /* Clear IRQ */
2395 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2396 }
2397
2398 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002399 if (net_ratelimit())
2400 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2401 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002402
2403 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2404 }
2405
2406 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002407 if (net_ratelimit())
2408 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002409 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2410 }
2411
2412 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002413 if (net_ratelimit())
2414 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002415 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2416 }
2417
2418 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002419 if (net_ratelimit())
2420 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2421 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002422 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2423 }
2424}
2425
2426static void sky2_hw_intr(struct sky2_hw *hw)
2427{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002428 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002429 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002430 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2431
2432 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002433
Stephen Hemminger793b8832005-09-14 16:06:14 -07002434 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002435 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002436
2437 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002438 u16 pci_err;
2439
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002440 pci_read_config_word(pdev, PCI_STATUS, &pci_err);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002441 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002442 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002443 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002444
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002445 pci_write_config_word(pdev, PCI_STATUS,
2446 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002447 }
2448
2449 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002450 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002451 int pos = pci_find_aer_capability(hw->pdev);
2452 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002453
Stephen Hemminger555382c2007-08-29 12:58:14 -07002454 pci_read_config_dword(pdev, pos + PCI_ERR_UNCOR_STATUS, &err);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002455 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002456 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
2457 pci_cleanup_aer_uncorrect_error_status(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002458 }
2459
2460 if (status & Y2_HWE_L1_MASK)
2461 sky2_hw_error(hw, 0, status);
2462 status >>= 8;
2463 if (status & Y2_HWE_L1_MASK)
2464 sky2_hw_error(hw, 1, status);
2465}
2466
2467static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2468{
2469 struct net_device *dev = hw->dev[port];
2470 struct sky2_port *sky2 = netdev_priv(dev);
2471 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2472
2473 if (netif_msg_intr(sky2))
2474 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2475 dev->name, status);
2476
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002477 if (status & GM_IS_RX_CO_OV)
2478 gma_read16(hw, port, GM_RX_IRQ_SRC);
2479
2480 if (status & GM_IS_TX_CO_OV)
2481 gma_read16(hw, port, GM_TX_IRQ_SRC);
2482
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002483 if (status & GM_IS_RX_FF_OR) {
2484 ++sky2->net_stats.rx_fifo_errors;
2485 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2486 }
2487
2488 if (status & GM_IS_TX_FF_UR) {
2489 ++sky2->net_stats.tx_fifo_errors;
2490 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2491 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002492}
2493
Stephen Hemminger40b01722007-04-11 14:47:59 -07002494/* This should never happen it is a bug. */
2495static void sky2_le_error(struct sky2_hw *hw, unsigned port,
2496 u16 q, unsigned ring_size)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002497{
2498 struct net_device *dev = hw->dev[port];
2499 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002500 unsigned idx;
2501 const u64 *le = (q == Q_R1 || q == Q_R2)
2502 ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002503
Stephen Hemminger40b01722007-04-11 14:47:59 -07002504 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2505 printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
2506 dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
2507 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002508
Stephen Hemminger40b01722007-04-11 14:47:59 -07002509 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002510}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002511
Stephen Hemminger75e80682007-09-19 15:36:46 -07002512static int sky2_rx_hung(struct net_device *dev)
2513{
2514 struct sky2_port *sky2 = netdev_priv(dev);
2515 struct sky2_hw *hw = sky2->hw;
2516 unsigned port = sky2->port;
2517 unsigned rxq = rxqaddr[port];
2518 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2519 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2520 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2521 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2522
2523 /* If idle and MAC or PCI is stuck */
2524 if (sky2->check.last == dev->last_rx &&
2525 ((mac_rp == sky2->check.mac_rp &&
2526 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2527 /* Check if the PCI RX hang */
2528 (fifo_rp == sky2->check.fifo_rp &&
2529 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2530 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2531 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2532 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2533 return 1;
2534 } else {
2535 sky2->check.last = dev->last_rx;
2536 sky2->check.mac_rp = mac_rp;
2537 sky2->check.mac_lev = mac_lev;
2538 sky2->check.fifo_rp = fifo_rp;
2539 sky2->check.fifo_lev = fifo_lev;
2540 return 0;
2541 }
2542}
2543
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002544static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002545{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002546 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002547
Stephen Hemminger75e80682007-09-19 15:36:46 -07002548 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002549 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002550 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002551 } else {
2552 int i, active = 0;
2553
2554 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002555 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002556 if (!netif_running(dev))
2557 continue;
2558 ++active;
2559
2560 /* For chips with Rx FIFO, check if stuck */
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002561 if ((hw->flags & SKY2_HW_FIFO_HANG_CHECK) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002562 sky2_rx_hung(dev)) {
2563 pr_info(PFX "%s: receiver hang detected\n",
2564 dev->name);
2565 schedule_work(&hw->restart_work);
2566 return;
2567 }
2568 }
2569
2570 if (active == 0)
2571 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002572 }
2573
Stephen Hemminger75e80682007-09-19 15:36:46 -07002574 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002575}
2576
Stephen Hemminger40b01722007-04-11 14:47:59 -07002577/* Hardware/software error handling */
2578static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002579{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002580 if (net_ratelimit())
2581 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002582
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002583 if (status & Y2_IS_HW_ERR)
2584 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002585
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002586 if (status & Y2_IS_IRQ_MAC1)
2587 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002588
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002589 if (status & Y2_IS_IRQ_MAC2)
2590 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002591
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002592 if (status & Y2_IS_CHK_RX1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002593 sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002594
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002595 if (status & Y2_IS_CHK_RX2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002596 sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002597
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002598 if (status & Y2_IS_CHK_TXA1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002599 sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002600
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002601 if (status & Y2_IS_CHK_TXA2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002602 sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
2603}
2604
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002605static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002606{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002607 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002608 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002609 int work_done = 0;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002610
2611 if (unlikely(status & Y2_IS_ERROR))
2612 sky2_err_intr(hw, status);
2613
2614 if (status & Y2_IS_IRQ_PHY1)
2615 sky2_phy_intr(hw, 0);
2616
2617 if (status & Y2_IS_IRQ_PHY2)
2618 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002619
David S. Miller6f535762007-10-11 18:08:29 -07002620 for(;;) {
2621 work_done += sky2_status_intr(hw, work_limit);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002622
David S. Miller6f535762007-10-11 18:08:29 -07002623 if (work_done >= work_limit)
2624 break;
2625
2626 /* More work? */
2627 if (hw->st_idx != sky2_read16(hw, STAT_PUT_IDX))
2628 continue;
2629
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002630 /* Bug/Errata workaround?
2631 * Need to kick the TX irq moderation timer.
2632 */
2633 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
2634 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
2635 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2636 }
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002637
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002638 napi_complete(napi);
2639 sky2_read32(hw, B0_Y2_SP_LISR);
David S. Miller6f535762007-10-11 18:08:29 -07002640 break;
2641
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002642 }
David S. Miller6f535762007-10-11 18:08:29 -07002643
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002644 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002645}
2646
David Howells7d12e782006-10-05 14:55:46 +01002647static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002648{
2649 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002650 u32 status;
2651
2652 /* Reading this mask interrupts as side effect */
2653 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2654 if (status == 0 || status == ~0)
2655 return IRQ_NONE;
2656
2657 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002658
2659 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002660
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002661 return IRQ_HANDLED;
2662}
2663
2664#ifdef CONFIG_NET_POLL_CONTROLLER
2665static void sky2_netpoll(struct net_device *dev)
2666{
2667 struct sky2_port *sky2 = netdev_priv(dev);
2668
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002669 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002670}
2671#endif
2672
2673/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002674static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002675{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002676 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002677 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002678 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002679 case CHIP_ID_YUKON_EX:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002680 return 125;
2681
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002682 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002683 return 100;
2684
2685 case CHIP_ID_YUKON_FE_P:
2686 return 50;
2687
2688 case CHIP_ID_YUKON_XL:
2689 return 156;
2690
2691 default:
2692 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002693 }
2694}
2695
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002696static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2697{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002698 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002699}
2700
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002701static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2702{
2703 return clk / sky2_mhz(hw);
2704}
2705
2706
Stephen Hemmingere3173832007-02-06 10:45:39 -08002707static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002708{
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002709 int rc;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002710 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002711
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002712 /* Enable all clocks and check for bad PCI access */
2713 rc = pci_write_config_dword(hw->pdev, PCI_DEV_REG3, 0);
2714 if (rc)
2715 return rc;
Stephen Hemminger451af332007-06-04 17:23:24 -07002716
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002717 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002718
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002719 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002720 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2721
2722 switch(hw->chip_id) {
2723 case CHIP_ID_YUKON_XL:
2724 hw->flags = SKY2_HW_GIGABIT
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002725 | SKY2_HW_NEWER_PHY;
2726 if (hw->chip_rev < 3)
2727 hw->flags |= SKY2_HW_FIFO_HANG_CHECK;
2728
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002729 break;
2730
2731 case CHIP_ID_YUKON_EC_U:
2732 hw->flags = SKY2_HW_GIGABIT
2733 | SKY2_HW_NEWER_PHY
2734 | SKY2_HW_ADV_POWER_CTL;
2735 break;
2736
2737 case CHIP_ID_YUKON_EX:
2738 hw->flags = SKY2_HW_GIGABIT
2739 | SKY2_HW_NEWER_PHY
2740 | SKY2_HW_NEW_LE
2741 | SKY2_HW_ADV_POWER_CTL;
2742
2743 /* New transmit checksum */
2744 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2745 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2746 break;
2747
2748 case CHIP_ID_YUKON_EC:
2749 /* This rev is really old, and requires untested workarounds */
2750 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2751 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2752 return -EOPNOTSUPP;
2753 }
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002754 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_FIFO_HANG_CHECK;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002755 break;
2756
2757 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002758 break;
2759
Stephen Hemminger05745c42007-09-19 15:36:45 -07002760 case CHIP_ID_YUKON_FE_P:
2761 hw->flags = SKY2_HW_NEWER_PHY
2762 | SKY2_HW_NEW_LE
2763 | SKY2_HW_AUTO_TX_SUM
2764 | SKY2_HW_ADV_POWER_CTL;
2765 break;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002766 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002767 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2768 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002769 return -EOPNOTSUPP;
2770 }
2771
Stephen Hemmingere3173832007-02-06 10:45:39 -08002772 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002773 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
2774 hw->flags |= SKY2_HW_FIBRE_PHY;
2775
2776
Stephen Hemmingere3173832007-02-06 10:45:39 -08002777 hw->ports = 1;
2778 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2779 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2780 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2781 ++hw->ports;
2782 }
2783
2784 return 0;
2785}
2786
2787static void sky2_reset(struct sky2_hw *hw)
2788{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002789 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002790 u16 status;
Stephen Hemminger555382c2007-08-29 12:58:14 -07002791 int i, cap;
2792 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002793
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002794 /* disable ASF */
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07002795 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2796 status = sky2_read16(hw, HCU_CCSR);
2797 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2798 HCU_CCSR_UC_STATE_MSK);
2799 sky2_write16(hw, HCU_CCSR, status);
2800 } else
2801 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2802 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002803
2804 /* do a SW reset */
2805 sky2_write8(hw, B0_CTST, CS_RST_SET);
2806 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2807
2808 /* clear PCI errors, if any */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002809 pci_read_config_word(pdev, PCI_STATUS, &status);
2810 status |= PCI_STATUS_ERROR_BITS;
2811 pci_write_config_word(pdev, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002812
2813 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2814
Stephen Hemminger555382c2007-08-29 12:58:14 -07002815 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
2816 if (cap) {
2817 /* Check for advanced error reporting */
2818 pci_cleanup_aer_uncorrect_error_status(pdev);
2819 pci_cleanup_aer_correct_error_status(pdev);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002820
Stephen Hemminger555382c2007-08-29 12:58:14 -07002821 /* If error bit is stuck on ignore it */
2822 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
2823 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
2824
2825 else if (pci_enable_pcie_error_reporting(pdev))
2826 hwe_mask |= Y2_IS_PCI_EXP;
2827 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002828
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08002829 sky2_power_on(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002830
2831 for (i = 0; i < hw->ports; i++) {
2832 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2833 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07002834
2835 if (hw->chip_id == CHIP_ID_YUKON_EX)
2836 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
2837 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
2838 | GMC_BYP_RETR_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002839 }
2840
Stephen Hemminger793b8832005-09-14 16:06:14 -07002841 /* Clear I2C IRQ noise */
2842 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002843
2844 /* turn off hardware timer (unused) */
2845 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2846 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002847
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002848 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2849
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002850 /* Turn off descriptor polling */
2851 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002852
2853 /* Turn off receive timestamp */
2854 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002855 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002856
2857 /* enable the Tx Arbiters */
2858 for (i = 0; i < hw->ports; i++)
2859 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2860
2861 /* Initialize ram interface */
2862 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002863 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002864
2865 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2866 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2867 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2868 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2869 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2870 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2871 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2872 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2873 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2874 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2875 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2876 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2877 }
2878
Stephen Hemminger555382c2007-08-29 12:58:14 -07002879 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002880
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002881 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002882 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002883
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002884 memset(hw->st_le, 0, STATUS_LE_BYTES);
2885 hw->st_idx = 0;
2886
2887 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2888 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2889
2890 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002891 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002892
2893 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002894 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002895
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002896 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2897 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002898
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002899 /* set Status-FIFO ISR watermark */
2900 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2901 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2902 else
2903 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002904
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002905 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002906 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2907 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002908
Stephen Hemminger793b8832005-09-14 16:06:14 -07002909 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002910 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2911
2912 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2913 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2914 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08002915}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002916
Stephen Hemminger81906792007-02-15 16:40:33 -08002917static void sky2_restart(struct work_struct *work)
2918{
2919 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
2920 struct net_device *dev;
2921 int i, err;
2922
Stephen Hemminger81906792007-02-15 16:40:33 -08002923 rtnl_lock();
2924 sky2_write32(hw, B0_IMSK, 0);
2925 sky2_read32(hw, B0_IMSK);
2926
Stephen Hemminger81906792007-02-15 16:40:33 -08002927 for (i = 0; i < hw->ports; i++) {
2928 dev = hw->dev[i];
2929 if (netif_running(dev))
2930 sky2_down(dev);
2931 }
2932
2933 sky2_reset(hw);
2934 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger81906792007-02-15 16:40:33 -08002935
2936 for (i = 0; i < hw->ports; i++) {
2937 dev = hw->dev[i];
2938 if (netif_running(dev)) {
2939 err = sky2_up(dev);
2940 if (err) {
2941 printk(KERN_INFO PFX "%s: could not restart %d\n",
2942 dev->name, err);
2943 dev_close(dev);
2944 }
2945 }
2946 }
2947
Stephen Hemminger81906792007-02-15 16:40:33 -08002948 rtnl_unlock();
2949}
2950
Stephen Hemmingere3173832007-02-06 10:45:39 -08002951static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
2952{
2953 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
2954}
2955
2956static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2957{
2958 const struct sky2_port *sky2 = netdev_priv(dev);
2959
2960 wol->supported = sky2_wol_supported(sky2->hw);
2961 wol->wolopts = sky2->wol;
2962}
2963
2964static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2965{
2966 struct sky2_port *sky2 = netdev_priv(dev);
2967 struct sky2_hw *hw = sky2->hw;
2968
2969 if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
2970 return -EOPNOTSUPP;
2971
2972 sky2->wol = wol->wolopts;
2973
Stephen Hemminger05745c42007-09-19 15:36:45 -07002974 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
2975 hw->chip_id == CHIP_ID_YUKON_EX ||
2976 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingere3173832007-02-06 10:45:39 -08002977 sky2_write32(hw, B0_CTST, sky2->wol
2978 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
2979
2980 if (!netif_running(dev))
2981 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002982 return 0;
2983}
2984
Stephen Hemminger28bd1812006-01-17 13:43:19 -08002985static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002986{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002987 if (sky2_is_copper(hw)) {
2988 u32 modes = SUPPORTED_10baseT_Half
2989 | SUPPORTED_10baseT_Full
2990 | SUPPORTED_100baseT_Half
2991 | SUPPORTED_100baseT_Full
2992 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002993
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002994 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002995 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002996 | SUPPORTED_1000baseT_Full;
2997 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002998 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002999 return SUPPORTED_1000baseT_Half
3000 | SUPPORTED_1000baseT_Full
3001 | SUPPORTED_Autoneg
3002 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003003}
3004
Stephen Hemminger793b8832005-09-14 16:06:14 -07003005static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003006{
3007 struct sky2_port *sky2 = netdev_priv(dev);
3008 struct sky2_hw *hw = sky2->hw;
3009
3010 ecmd->transceiver = XCVR_INTERNAL;
3011 ecmd->supported = sky2_supported_modes(hw);
3012 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003013 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003014 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003015 ecmd->speed = sky2->speed;
3016 } else {
3017 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003018 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003019 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003020
3021 ecmd->advertising = sky2->advertising;
3022 ecmd->autoneg = sky2->autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003023 ecmd->duplex = sky2->duplex;
3024 return 0;
3025}
3026
3027static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3028{
3029 struct sky2_port *sky2 = netdev_priv(dev);
3030 const struct sky2_hw *hw = sky2->hw;
3031 u32 supported = sky2_supported_modes(hw);
3032
3033 if (ecmd->autoneg == AUTONEG_ENABLE) {
3034 ecmd->advertising = supported;
3035 sky2->duplex = -1;
3036 sky2->speed = -1;
3037 } else {
3038 u32 setting;
3039
Stephen Hemminger793b8832005-09-14 16:06:14 -07003040 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003041 case SPEED_1000:
3042 if (ecmd->duplex == DUPLEX_FULL)
3043 setting = SUPPORTED_1000baseT_Full;
3044 else if (ecmd->duplex == DUPLEX_HALF)
3045 setting = SUPPORTED_1000baseT_Half;
3046 else
3047 return -EINVAL;
3048 break;
3049 case SPEED_100:
3050 if (ecmd->duplex == DUPLEX_FULL)
3051 setting = SUPPORTED_100baseT_Full;
3052 else if (ecmd->duplex == DUPLEX_HALF)
3053 setting = SUPPORTED_100baseT_Half;
3054 else
3055 return -EINVAL;
3056 break;
3057
3058 case SPEED_10:
3059 if (ecmd->duplex == DUPLEX_FULL)
3060 setting = SUPPORTED_10baseT_Full;
3061 else if (ecmd->duplex == DUPLEX_HALF)
3062 setting = SUPPORTED_10baseT_Half;
3063 else
3064 return -EINVAL;
3065 break;
3066 default:
3067 return -EINVAL;
3068 }
3069
3070 if ((setting & supported) == 0)
3071 return -EINVAL;
3072
3073 sky2->speed = ecmd->speed;
3074 sky2->duplex = ecmd->duplex;
3075 }
3076
3077 sky2->autoneg = ecmd->autoneg;
3078 sky2->advertising = ecmd->advertising;
3079
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003080 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003081 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003082 sky2_set_multicast(dev);
3083 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003084
3085 return 0;
3086}
3087
3088static void sky2_get_drvinfo(struct net_device *dev,
3089 struct ethtool_drvinfo *info)
3090{
3091 struct sky2_port *sky2 = netdev_priv(dev);
3092
3093 strcpy(info->driver, DRV_NAME);
3094 strcpy(info->version, DRV_VERSION);
3095 strcpy(info->fw_version, "N/A");
3096 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3097}
3098
3099static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003100 char name[ETH_GSTRING_LEN];
3101 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003102} sky2_stats[] = {
3103 { "tx_bytes", GM_TXO_OK_HI },
3104 { "rx_bytes", GM_RXO_OK_HI },
3105 { "tx_broadcast", GM_TXF_BC_OK },
3106 { "rx_broadcast", GM_RXF_BC_OK },
3107 { "tx_multicast", GM_TXF_MC_OK },
3108 { "rx_multicast", GM_RXF_MC_OK },
3109 { "tx_unicast", GM_TXF_UC_OK },
3110 { "rx_unicast", GM_RXF_UC_OK },
3111 { "tx_mac_pause", GM_TXF_MPAUSE },
3112 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003113 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003114 { "late_collision",GM_TXF_LAT_COL },
3115 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003116 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003117 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003118
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003119 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003120 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003121 { "rx_64_byte_packets", GM_RXF_64B },
3122 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3123 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3124 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3125 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3126 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3127 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003128 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003129 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3130 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003131 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003132
3133 { "tx_64_byte_packets", GM_TXF_64B },
3134 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3135 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3136 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3137 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3138 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3139 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3140 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003141};
3142
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003143static u32 sky2_get_rx_csum(struct net_device *dev)
3144{
3145 struct sky2_port *sky2 = netdev_priv(dev);
3146
3147 return sky2->rx_csum;
3148}
3149
3150static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3151{
3152 struct sky2_port *sky2 = netdev_priv(dev);
3153
3154 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003155
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003156 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3157 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3158
3159 return 0;
3160}
3161
3162static u32 sky2_get_msglevel(struct net_device *netdev)
3163{
3164 struct sky2_port *sky2 = netdev_priv(netdev);
3165 return sky2->msg_enable;
3166}
3167
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003168static int sky2_nway_reset(struct net_device *dev)
3169{
3170 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003171
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003172 if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003173 return -EINVAL;
3174
Stephen Hemminger1b537562005-12-20 15:08:07 -08003175 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003176 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003177
3178 return 0;
3179}
3180
Stephen Hemminger793b8832005-09-14 16:06:14 -07003181static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003182{
3183 struct sky2_hw *hw = sky2->hw;
3184 unsigned port = sky2->port;
3185 int i;
3186
3187 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003188 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003189 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003190 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003191
Stephen Hemminger793b8832005-09-14 16:06:14 -07003192 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003193 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3194}
3195
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003196static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3197{
3198 struct sky2_port *sky2 = netdev_priv(netdev);
3199 sky2->msg_enable = value;
3200}
3201
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003202static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003203{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003204 switch (sset) {
3205 case ETH_SS_STATS:
3206 return ARRAY_SIZE(sky2_stats);
3207 default:
3208 return -EOPNOTSUPP;
3209 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003210}
3211
3212static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003213 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003214{
3215 struct sky2_port *sky2 = netdev_priv(dev);
3216
Stephen Hemminger793b8832005-09-14 16:06:14 -07003217 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003218}
3219
Stephen Hemminger793b8832005-09-14 16:06:14 -07003220static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003221{
3222 int i;
3223
3224 switch (stringset) {
3225 case ETH_SS_STATS:
3226 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3227 memcpy(data + i * ETH_GSTRING_LEN,
3228 sky2_stats[i].name, ETH_GSTRING_LEN);
3229 break;
3230 }
3231}
3232
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003233static struct net_device_stats *sky2_get_stats(struct net_device *dev)
3234{
3235 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003236 return &sky2->net_stats;
3237}
3238
3239static int sky2_set_mac_address(struct net_device *dev, void *p)
3240{
3241 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003242 struct sky2_hw *hw = sky2->hw;
3243 unsigned port = sky2->port;
3244 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003245
3246 if (!is_valid_ether_addr(addr->sa_data))
3247 return -EADDRNOTAVAIL;
3248
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003249 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003250 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003251 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003252 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003253 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003254
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003255 /* virtual address for data */
3256 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3257
3258 /* physical address: used for pause frames */
3259 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003260
3261 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003262}
3263
Stephen Hemmingera052b522006-10-17 10:24:23 -07003264static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3265{
3266 u32 bit;
3267
3268 bit = ether_crc(ETH_ALEN, addr) & 63;
3269 filter[bit >> 3] |= 1 << (bit & 7);
3270}
3271
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003272static void sky2_set_multicast(struct net_device *dev)
3273{
3274 struct sky2_port *sky2 = netdev_priv(dev);
3275 struct sky2_hw *hw = sky2->hw;
3276 unsigned port = sky2->port;
3277 struct dev_mc_list *list = dev->mc_list;
3278 u16 reg;
3279 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003280 int rx_pause;
3281 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003282
Stephen Hemmingera052b522006-10-17 10:24:23 -07003283 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003284 memset(filter, 0, sizeof(filter));
3285
3286 reg = gma_read16(hw, port, GM_RX_CTRL);
3287 reg |= GM_RXCR_UCF_ENA;
3288
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003289 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003290 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003291 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003292 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003293 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003294 reg &= ~GM_RXCR_MCF_ENA;
3295 else {
3296 int i;
3297 reg |= GM_RXCR_MCF_ENA;
3298
Stephen Hemmingera052b522006-10-17 10:24:23 -07003299 if (rx_pause)
3300 sky2_add_filter(filter, pause_mc_addr);
3301
3302 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3303 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003304 }
3305
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003306 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003307 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003308 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003309 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003310 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003311 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003312 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003313 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003314
3315 gma_write16(hw, port, GM_RX_CTRL, reg);
3316}
3317
3318/* Can have one global because blinking is controlled by
3319 * ethtool and that is always under RTNL mutex
3320 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003321static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003322{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003323 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003324
Stephen Hemminger793b8832005-09-14 16:06:14 -07003325 switch (hw->chip_id) {
3326 case CHIP_ID_YUKON_XL:
3327 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3328 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3329 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3330 on ? (PHY_M_LEDC_LOS_CTRL(1) |
3331 PHY_M_LEDC_INIT_CTRL(7) |
3332 PHY_M_LEDC_STA1_CTRL(7) |
3333 PHY_M_LEDC_STA0_CTRL(7))
3334 : 0);
3335
3336 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3337 break;
3338
3339 default:
3340 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
Stephen Hemminger0efdf262006-12-05 12:03:41 -08003341 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
3342 on ? PHY_M_LED_ALL : 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003343 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003344}
3345
3346/* blink LED's for finding board */
3347static int sky2_phys_id(struct net_device *dev, u32 data)
3348{
3349 struct sky2_port *sky2 = netdev_priv(dev);
3350 struct sky2_hw *hw = sky2->hw;
3351 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003352 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003353 long ms;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003354 int interrupted;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003355 int onoff = 1;
3356
Stephen Hemminger793b8832005-09-14 16:06:14 -07003357 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003358 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
3359 else
3360 ms = data * 1000;
3361
3362 /* save initial values */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003363 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003364 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3365 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3366 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3367 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
3368 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3369 } else {
3370 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
3371 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
3372 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003373
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003374 interrupted = 0;
3375 while (!interrupted && ms > 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003376 sky2_led(hw, port, onoff);
3377 onoff = !onoff;
3378
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003379 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003380 interrupted = msleep_interruptible(250);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003381 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003382
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003383 ms -= 250;
3384 }
3385
3386 /* resume regularly scheduled programming */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003387 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3388 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3389 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3390 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
3391 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3392 } else {
3393 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
3394 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
3395 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003396 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003397
3398 return 0;
3399}
3400
3401static void sky2_get_pauseparam(struct net_device *dev,
3402 struct ethtool_pauseparam *ecmd)
3403{
3404 struct sky2_port *sky2 = netdev_priv(dev);
3405
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003406 switch (sky2->flow_mode) {
3407 case FC_NONE:
3408 ecmd->tx_pause = ecmd->rx_pause = 0;
3409 break;
3410 case FC_TX:
3411 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3412 break;
3413 case FC_RX:
3414 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3415 break;
3416 case FC_BOTH:
3417 ecmd->tx_pause = ecmd->rx_pause = 1;
3418 }
3419
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003420 ecmd->autoneg = sky2->autoneg;
3421}
3422
3423static int sky2_set_pauseparam(struct net_device *dev,
3424 struct ethtool_pauseparam *ecmd)
3425{
3426 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003427
3428 sky2->autoneg = ecmd->autoneg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003429 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003430
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003431 if (netif_running(dev))
3432 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003433
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003434 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003435}
3436
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003437static int sky2_get_coalesce(struct net_device *dev,
3438 struct ethtool_coalesce *ecmd)
3439{
3440 struct sky2_port *sky2 = netdev_priv(dev);
3441 struct sky2_hw *hw = sky2->hw;
3442
3443 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3444 ecmd->tx_coalesce_usecs = 0;
3445 else {
3446 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3447 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3448 }
3449 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3450
3451 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3452 ecmd->rx_coalesce_usecs = 0;
3453 else {
3454 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3455 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3456 }
3457 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3458
3459 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3460 ecmd->rx_coalesce_usecs_irq = 0;
3461 else {
3462 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3463 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3464 }
3465
3466 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3467
3468 return 0;
3469}
3470
3471/* Note: this affect both ports */
3472static int sky2_set_coalesce(struct net_device *dev,
3473 struct ethtool_coalesce *ecmd)
3474{
3475 struct sky2_port *sky2 = netdev_priv(dev);
3476 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003477 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003478
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003479 if (ecmd->tx_coalesce_usecs > tmax ||
3480 ecmd->rx_coalesce_usecs > tmax ||
3481 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003482 return -EINVAL;
3483
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003484 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003485 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003486 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003487 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003488 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003489 return -EINVAL;
3490
3491 if (ecmd->tx_coalesce_usecs == 0)
3492 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3493 else {
3494 sky2_write32(hw, STAT_TX_TIMER_INI,
3495 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3496 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3497 }
3498 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3499
3500 if (ecmd->rx_coalesce_usecs == 0)
3501 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3502 else {
3503 sky2_write32(hw, STAT_LEV_TIMER_INI,
3504 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3505 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3506 }
3507 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3508
3509 if (ecmd->rx_coalesce_usecs_irq == 0)
3510 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3511 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003512 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003513 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3514 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3515 }
3516 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3517 return 0;
3518}
3519
Stephen Hemminger793b8832005-09-14 16:06:14 -07003520static void sky2_get_ringparam(struct net_device *dev,
3521 struct ethtool_ringparam *ering)
3522{
3523 struct sky2_port *sky2 = netdev_priv(dev);
3524
3525 ering->rx_max_pending = RX_MAX_PENDING;
3526 ering->rx_mini_max_pending = 0;
3527 ering->rx_jumbo_max_pending = 0;
3528 ering->tx_max_pending = TX_RING_SIZE - 1;
3529
3530 ering->rx_pending = sky2->rx_pending;
3531 ering->rx_mini_pending = 0;
3532 ering->rx_jumbo_pending = 0;
3533 ering->tx_pending = sky2->tx_pending;
3534}
3535
3536static int sky2_set_ringparam(struct net_device *dev,
3537 struct ethtool_ringparam *ering)
3538{
3539 struct sky2_port *sky2 = netdev_priv(dev);
3540 int err = 0;
3541
3542 if (ering->rx_pending > RX_MAX_PENDING ||
3543 ering->rx_pending < 8 ||
3544 ering->tx_pending < MAX_SKB_TX_LE ||
3545 ering->tx_pending > TX_RING_SIZE - 1)
3546 return -EINVAL;
3547
3548 if (netif_running(dev))
3549 sky2_down(dev);
3550
3551 sky2->rx_pending = ering->rx_pending;
3552 sky2->tx_pending = ering->tx_pending;
3553
Stephen Hemminger1b537562005-12-20 15:08:07 -08003554 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003555 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003556 if (err)
3557 dev_close(dev);
Stephen Hemminger6ed995b2005-12-20 15:08:08 -08003558 else
3559 sky2_set_multicast(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003560 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003561
3562 return err;
3563}
3564
Stephen Hemminger793b8832005-09-14 16:06:14 -07003565static int sky2_get_regs_len(struct net_device *dev)
3566{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003567 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003568}
3569
3570/*
3571 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003572 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003573 */
3574static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3575 void *p)
3576{
3577 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003578 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003579
3580 regs->version = 1;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003581 memset(p, 0, regs->len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003582
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003583 memcpy_fromio(p, io, B3_RAM_ADDR);
3584
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003585 /* skip diagnostic ram region */
3586 memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1, 0x2000 - B3_RI_WTO_R1);
3587
3588 /* copy GMAC registers */
3589 memcpy_fromio(p + BASE_GMAC_1, io + BASE_GMAC_1, 0x1000);
3590 if (sky2->hw->ports > 1)
3591 memcpy_fromio(p + BASE_GMAC_2, io + BASE_GMAC_2, 0x1000);
3592
Stephen Hemminger793b8832005-09-14 16:06:14 -07003593}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003594
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003595/* In order to do Jumbo packets on these chips, need to turn off the
3596 * transmit store/forward. Therefore checksum offload won't work.
3597 */
3598static int no_tx_offload(struct net_device *dev)
3599{
3600 const struct sky2_port *sky2 = netdev_priv(dev);
3601 const struct sky2_hw *hw = sky2->hw;
3602
Stephen Hemminger69161612007-06-04 17:23:26 -07003603 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003604}
3605
3606static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3607{
3608 if (data && no_tx_offload(dev))
3609 return -EINVAL;
3610
3611 return ethtool_op_set_tx_csum(dev, data);
3612}
3613
3614
3615static int sky2_set_tso(struct net_device *dev, u32 data)
3616{
3617 if (data && no_tx_offload(dev))
3618 return -EINVAL;
3619
3620 return ethtool_op_set_tso(dev, data);
3621}
3622
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003623static int sky2_get_eeprom_len(struct net_device *dev)
3624{
3625 struct sky2_port *sky2 = netdev_priv(dev);
3626 u16 reg2;
3627
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003628 pci_read_config_word(sky2->hw->pdev, PCI_DEV_REG2, &reg2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003629 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3630}
3631
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003632static u32 sky2_vpd_read(struct pci_dev *pdev, int cap, u16 offset)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003633{
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003634 u32 val;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003635
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003636 pci_write_config_word(pdev, cap + PCI_VPD_ADDR, offset);
3637
3638 do {
3639 pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
3640 } while (!(offset & PCI_VPD_ADDR_F));
3641
3642 pci_read_config_dword(pdev, cap + PCI_VPD_DATA, &val);
3643 return val;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003644}
3645
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003646static void sky2_vpd_write(struct pci_dev *pdev, int cap, u16 offset, u32 val)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003647{
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003648 pci_write_config_word(pdev, cap + PCI_VPD_DATA, val);
3649 pci_write_config_dword(pdev, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003650 do {
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003651 pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
3652 } while (offset & PCI_VPD_ADDR_F);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003653}
3654
3655static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3656 u8 *data)
3657{
3658 struct sky2_port *sky2 = netdev_priv(dev);
3659 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3660 int length = eeprom->len;
3661 u16 offset = eeprom->offset;
3662
3663 if (!cap)
3664 return -EINVAL;
3665
3666 eeprom->magic = SKY2_EEPROM_MAGIC;
3667
3668 while (length > 0) {
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003669 u32 val = sky2_vpd_read(sky2->hw->pdev, cap, offset);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003670 int n = min_t(int, length, sizeof(val));
3671
3672 memcpy(data, &val, n);
3673 length -= n;
3674 data += n;
3675 offset += n;
3676 }
3677 return 0;
3678}
3679
3680static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3681 u8 *data)
3682{
3683 struct sky2_port *sky2 = netdev_priv(dev);
3684 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3685 int length = eeprom->len;
3686 u16 offset = eeprom->offset;
3687
3688 if (!cap)
3689 return -EINVAL;
3690
3691 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3692 return -EINVAL;
3693
3694 while (length > 0) {
3695 u32 val;
3696 int n = min_t(int, length, sizeof(val));
3697
3698 if (n < sizeof(val))
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003699 val = sky2_vpd_read(sky2->hw->pdev, cap, offset);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003700 memcpy(&val, data, n);
3701
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003702 sky2_vpd_write(sky2->hw->pdev, cap, offset, val);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003703
3704 length -= n;
3705 data += n;
3706 offset += n;
3707 }
3708 return 0;
3709}
3710
3711
Jeff Garzik7282d492006-09-13 14:30:00 -04003712static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003713 .get_settings = sky2_get_settings,
3714 .set_settings = sky2_set_settings,
3715 .get_drvinfo = sky2_get_drvinfo,
3716 .get_wol = sky2_get_wol,
3717 .set_wol = sky2_set_wol,
3718 .get_msglevel = sky2_get_msglevel,
3719 .set_msglevel = sky2_set_msglevel,
3720 .nway_reset = sky2_nway_reset,
3721 .get_regs_len = sky2_get_regs_len,
3722 .get_regs = sky2_get_regs,
3723 .get_link = ethtool_op_get_link,
3724 .get_eeprom_len = sky2_get_eeprom_len,
3725 .get_eeprom = sky2_get_eeprom,
3726 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003727 .set_sg = ethtool_op_set_sg,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003728 .set_tx_csum = sky2_set_tx_csum,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003729 .set_tso = sky2_set_tso,
3730 .get_rx_csum = sky2_get_rx_csum,
3731 .set_rx_csum = sky2_set_rx_csum,
3732 .get_strings = sky2_get_strings,
3733 .get_coalesce = sky2_get_coalesce,
3734 .set_coalesce = sky2_set_coalesce,
3735 .get_ringparam = sky2_get_ringparam,
3736 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003737 .get_pauseparam = sky2_get_pauseparam,
3738 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003739 .phys_id = sky2_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003740 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003741 .get_ethtool_stats = sky2_get_ethtool_stats,
3742};
3743
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003744#ifdef CONFIG_SKY2_DEBUG
3745
3746static struct dentry *sky2_debug;
3747
3748static int sky2_debug_show(struct seq_file *seq, void *v)
3749{
3750 struct net_device *dev = seq->private;
3751 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003752 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003753 unsigned port = sky2->port;
3754 unsigned idx, last;
3755 int sop;
3756
3757 if (!netif_running(dev))
3758 return -ENETDOWN;
3759
3760 seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
3761 sky2_read32(hw, B0_ISRC),
3762 sky2_read32(hw, B0_IMSK),
3763 sky2_read32(hw, B0_Y2_SP_ICR));
3764
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003765 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003766 last = sky2_read16(hw, STAT_PUT_IDX);
3767
3768 if (hw->st_idx == last)
3769 seq_puts(seq, "Status ring (empty)\n");
3770 else {
3771 seq_puts(seq, "Status ring\n");
3772 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
3773 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
3774 const struct sky2_status_le *le = hw->st_le + idx;
3775 seq_printf(seq, "[%d] %#x %d %#x\n",
3776 idx, le->opcode, le->length, le->status);
3777 }
3778 seq_puts(seq, "\n");
3779 }
3780
3781 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
3782 sky2->tx_cons, sky2->tx_prod,
3783 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
3784 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
3785
3786 /* Dump contents of tx ring */
3787 sop = 1;
3788 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
3789 idx = RING_NEXT(idx, TX_RING_SIZE)) {
3790 const struct sky2_tx_le *le = sky2->tx_le + idx;
3791 u32 a = le32_to_cpu(le->addr);
3792
3793 if (sop)
3794 seq_printf(seq, "%u:", idx);
3795 sop = 0;
3796
3797 switch(le->opcode & ~HW_OWNER) {
3798 case OP_ADDR64:
3799 seq_printf(seq, " %#x:", a);
3800 break;
3801 case OP_LRGLEN:
3802 seq_printf(seq, " mtu=%d", a);
3803 break;
3804 case OP_VLAN:
3805 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
3806 break;
3807 case OP_TCPLISW:
3808 seq_printf(seq, " csum=%#x", a);
3809 break;
3810 case OP_LARGESEND:
3811 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
3812 break;
3813 case OP_PACKET:
3814 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
3815 break;
3816 case OP_BUFFER:
3817 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
3818 break;
3819 default:
3820 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
3821 a, le16_to_cpu(le->length));
3822 }
3823
3824 if (le->ctrl & EOP) {
3825 seq_putc(seq, '\n');
3826 sop = 1;
3827 }
3828 }
3829
3830 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
3831 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
3832 last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
3833 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
3834
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003835 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003836 return 0;
3837}
3838
3839static int sky2_debug_open(struct inode *inode, struct file *file)
3840{
3841 return single_open(file, sky2_debug_show, inode->i_private);
3842}
3843
3844static const struct file_operations sky2_debug_fops = {
3845 .owner = THIS_MODULE,
3846 .open = sky2_debug_open,
3847 .read = seq_read,
3848 .llseek = seq_lseek,
3849 .release = single_release,
3850};
3851
3852/*
3853 * Use network device events to create/remove/rename
3854 * debugfs file entries
3855 */
3856static int sky2_device_event(struct notifier_block *unused,
3857 unsigned long event, void *ptr)
3858{
3859 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003860 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003861
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003862 if (dev->open != sky2_up || !sky2_debug)
3863 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003864
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003865 switch(event) {
3866 case NETDEV_CHANGENAME:
3867 if (sky2->debugfs) {
3868 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
3869 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003870 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003871 break;
3872
3873 case NETDEV_GOING_DOWN:
3874 if (sky2->debugfs) {
3875 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
3876 dev->name);
3877 debugfs_remove(sky2->debugfs);
3878 sky2->debugfs = NULL;
3879 }
3880 break;
3881
3882 case NETDEV_UP:
3883 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
3884 sky2_debug, dev,
3885 &sky2_debug_fops);
3886 if (IS_ERR(sky2->debugfs))
3887 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003888 }
3889
3890 return NOTIFY_DONE;
3891}
3892
3893static struct notifier_block sky2_notifier = {
3894 .notifier_call = sky2_device_event,
3895};
3896
3897
3898static __init void sky2_debug_init(void)
3899{
3900 struct dentry *ent;
3901
3902 ent = debugfs_create_dir("sky2", NULL);
3903 if (!ent || IS_ERR(ent))
3904 return;
3905
3906 sky2_debug = ent;
3907 register_netdevice_notifier(&sky2_notifier);
3908}
3909
3910static __exit void sky2_debug_cleanup(void)
3911{
3912 if (sky2_debug) {
3913 unregister_netdevice_notifier(&sky2_notifier);
3914 debugfs_remove(sky2_debug);
3915 sky2_debug = NULL;
3916 }
3917}
3918
3919#else
3920#define sky2_debug_init()
3921#define sky2_debug_cleanup()
3922#endif
3923
3924
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003925/* Initialize network device */
3926static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08003927 unsigned port,
3928 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003929{
3930 struct sky2_port *sky2;
3931 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
3932
3933 if (!dev) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003934 dev_err(&hw->pdev->dev, "etherdev alloc failed");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003935 return NULL;
3936 }
3937
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003938 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003939 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003940 dev->open = sky2_up;
3941 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003942 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003943 dev->hard_start_xmit = sky2_xmit_frame;
3944 dev->get_stats = sky2_get_stats;
3945 dev->set_multicast_list = sky2_set_multicast;
3946 dev->set_mac_address = sky2_set_mac_address;
3947 dev->change_mtu = sky2_change_mtu;
3948 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
3949 dev->tx_timeout = sky2_tx_timeout;
3950 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003951#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003952 dev->poll_controller = sky2_netpoll;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003953#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003954
3955 sky2 = netdev_priv(dev);
3956 sky2->netdev = dev;
3957 sky2->hw = hw;
3958 sky2->msg_enable = netif_msg_init(debug, default_msg);
3959
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003960 /* Auto speed and flow control */
3961 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003962 sky2->flow_mode = FC_BOTH;
3963
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003964 sky2->duplex = -1;
3965 sky2->speed = -1;
3966 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07003967 sky2->rx_csum = 1;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003968 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08003969
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003970 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003971 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003972 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003973
3974 hw->dev[port] = dev;
3975
3976 sky2->port = port;
3977
Stephen Hemminger4a50a872007-02-06 10:45:41 -08003978 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003979 if (highmem)
3980 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003981
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07003982#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07003983 /* The workaround for FE+ status conflicts with VLAN tag detection. */
3984 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
3985 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
3986 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
3987 dev->vlan_rx_register = sky2_vlan_rx_register;
3988 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07003989#endif
3990
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003991 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003992 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003993 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003994
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003995 return dev;
3996}
3997
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003998static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003999{
4000 const struct sky2_port *sky2 = netdev_priv(dev);
Joe Perches0795af52007-10-03 17:59:30 -07004001 DECLARE_MAC_BUF(mac);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004002
4003 if (netif_msg_probe(sky2))
Joe Perches0795af52007-10-03 17:59:30 -07004004 printk(KERN_INFO PFX "%s: addr %s\n",
4005 dev->name, print_mac(mac, dev->dev_addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004006}
4007
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004008/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004009static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004010{
4011 struct sky2_hw *hw = dev_id;
4012 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4013
4014 if (status == 0)
4015 return IRQ_NONE;
4016
4017 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004018 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004019 wake_up(&hw->msi_wait);
4020 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4021 }
4022 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4023
4024 return IRQ_HANDLED;
4025}
4026
4027/* Test interrupt path by forcing a a software IRQ */
4028static int __devinit sky2_test_msi(struct sky2_hw *hw)
4029{
4030 struct pci_dev *pdev = hw->pdev;
4031 int err;
4032
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004033 init_waitqueue_head (&hw->msi_wait);
4034
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004035 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4036
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004037 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004038 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004039 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004040 return err;
4041 }
4042
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004043 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004044 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004045
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004046 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004047
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004048 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004049 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004050 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4051 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004052
4053 err = -EOPNOTSUPP;
4054 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4055 }
4056
4057 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004058 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004059
4060 free_irq(pdev->irq, hw);
4061
4062 return err;
4063}
4064
Stephen Hemmingere3173832007-02-06 10:45:39 -08004065static int __devinit pci_wake_enabled(struct pci_dev *dev)
4066{
4067 int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
4068 u16 value;
4069
4070 if (!pm)
4071 return 0;
4072 if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
4073 return 0;
4074 return value & PCI_PM_CTRL_PME_ENABLE;
4075}
4076
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004077static int __devinit sky2_probe(struct pci_dev *pdev,
4078 const struct pci_device_id *ent)
4079{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004080 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004081 struct sky2_hw *hw;
Stephen Hemmingere3173832007-02-06 10:45:39 -08004082 int err, using_dac = 0, wol_default;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004083
Stephen Hemminger793b8832005-09-14 16:06:14 -07004084 err = pci_enable_device(pdev);
4085 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004086 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004087 goto err_out;
4088 }
4089
Stephen Hemminger793b8832005-09-14 16:06:14 -07004090 err = pci_request_regions(pdev, DRV_NAME);
4091 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004092 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004093 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004094 }
4095
4096 pci_set_master(pdev);
4097
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004098 if (sizeof(dma_addr_t) > sizeof(u32) &&
4099 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
4100 using_dac = 1;
4101 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
4102 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004103 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4104 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004105 goto err_out_free_regions;
4106 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004107 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004108 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
4109 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004110 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004111 goto err_out_free_regions;
4112 }
4113 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004114
Stephen Hemmingere3173832007-02-06 10:45:39 -08004115 wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
4116
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004117 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08004118 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004119 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004120 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004121 goto err_out_free_regions;
4122 }
4123
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004124 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004125
4126 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4127 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004128 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004129 goto err_out_free_hw;
4130 }
4131
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004132#ifdef __BIG_ENDIAN
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07004133 /* The sk98lin vendor driver uses hardware byte swapping but
4134 * this driver uses software swapping.
4135 */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004136 {
4137 u32 reg;
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004138 pci_read_config_dword(pdev,PCI_DEV_REG2, &reg);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07004139 reg &= ~PCI_REV_DESC;
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004140 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004141 }
4142#endif
4143
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004144 /* ring for status responses */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004145 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004146 if (!hw->st_le)
4147 goto err_out_iounmap;
4148
Stephen Hemmingere3173832007-02-06 10:45:39 -08004149 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004150 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004151 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004152
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004153 dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07004154 DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
4155 pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07004156 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004157
Stephen Hemmingere3173832007-02-06 10:45:39 -08004158 sky2_reset(hw);
4159
4160 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004161 if (!dev) {
4162 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004163 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004164 }
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004165 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004166
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004167 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4168 err = sky2_test_msi(hw);
4169 if (err == -EOPNOTSUPP)
4170 pci_disable_msi(pdev);
4171 else if (err)
4172 goto err_out_free_netdev;
4173 }
4174
Stephen Hemminger793b8832005-09-14 16:06:14 -07004175 err = register_netdev(dev);
4176 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004177 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004178 goto err_out_free_netdev;
4179 }
4180
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004181 err = request_irq(pdev->irq, sky2_intr,
4182 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004183 dev->name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004184 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004185 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004186 goto err_out_unregister;
4187 }
4188 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
4189
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004190 sky2_show_addr(dev);
4191
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004192 if (hw->ports > 1) {
4193 struct net_device *dev1;
4194
Stephen Hemmingere3173832007-02-06 10:45:39 -08004195 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004196 if (!dev1)
4197 dev_warn(&pdev->dev, "allocation for second device failed\n");
4198 else if ((err = register_netdev(dev1))) {
4199 dev_warn(&pdev->dev,
4200 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004201 hw->dev[1] = NULL;
4202 free_netdev(dev1);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004203 } else
4204 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004205 }
4206
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004207 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004208 INIT_WORK(&hw->restart_work, sky2_restart);
4209
Stephen Hemminger793b8832005-09-14 16:06:14 -07004210 pci_set_drvdata(pdev, hw);
4211
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004212 return 0;
4213
Stephen Hemminger793b8832005-09-14 16:06:14 -07004214err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004215 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004216 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004217 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004218err_out_free_netdev:
4219 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004220err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004221 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004222 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004223err_out_iounmap:
4224 iounmap(hw->regs);
4225err_out_free_hw:
4226 kfree(hw);
4227err_out_free_regions:
4228 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004229err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004230 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004231err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004232 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004233 return err;
4234}
4235
4236static void __devexit sky2_remove(struct pci_dev *pdev)
4237{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004238 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004239 struct net_device *dev0, *dev1;
4240
Stephen Hemminger793b8832005-09-14 16:06:14 -07004241 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004242 return;
4243
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004244 del_timer_sync(&hw->watchdog_timer);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004245
Stephen Hemminger81906792007-02-15 16:40:33 -08004246 flush_scheduled_work();
4247
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004248 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger72cb8522006-05-08 15:11:32 -07004249 synchronize_irq(hw->pdev->irq);
4250
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004251 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07004252 dev1 = hw->dev[1];
4253 if (dev1)
4254 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004255 unregister_netdev(dev0);
4256
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004257 sky2_power_aux(hw);
4258
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004259 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004260 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004261 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004262
4263 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004264 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004265 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004266 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004267 pci_release_regions(pdev);
4268 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004269
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004270 if (dev1)
4271 free_netdev(dev1);
4272 free_netdev(dev0);
4273 iounmap(hw->regs);
4274 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004275
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004276 pci_set_drvdata(pdev, NULL);
4277}
4278
4279#ifdef CONFIG_PM
4280static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4281{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004282 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004283 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004284
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004285 if (!hw)
4286 return 0;
4287
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004288 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004289 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004290 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004291
Stephen Hemmingere3173832007-02-06 10:45:39 -08004292 if (netif_running(dev))
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004293 sky2_down(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004294
4295 if (sky2->wol)
4296 sky2_wol_init(sky2);
4297
4298 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004299 }
4300
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004301 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004302 sky2_power_aux(hw);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004303
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004304 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004305 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004306 pci_set_power_state(pdev, pci_choose_state(pdev, state));
4307
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004308 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004309}
4310
4311static int sky2_resume(struct pci_dev *pdev)
4312{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004313 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004314 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004315
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004316 if (!hw)
4317 return 0;
4318
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004319 err = pci_set_power_state(pdev, PCI_D0);
4320 if (err)
4321 goto out;
4322
4323 err = pci_restore_state(pdev);
4324 if (err)
4325 goto out;
4326
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004327 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004328
4329 /* Re-enable all clocks */
Stephen Hemminger05745c42007-09-19 15:36:45 -07004330 if (hw->chip_id == CHIP_ID_YUKON_EX ||
4331 hw->chip_id == CHIP_ID_YUKON_EC_U ||
4332 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004333 pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004334
Stephen Hemmingere3173832007-02-06 10:45:39 -08004335 sky2_reset(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004336
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004337 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
4338
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004339 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004340 struct net_device *dev = hw->dev[i];
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07004341 if (netif_running(dev)) {
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004342 err = sky2_up(dev);
4343 if (err) {
4344 printk(KERN_ERR PFX "%s: could not up: %d\n",
4345 dev->name, err);
4346 dev_close(dev);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004347 goto out;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004348 }
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01004349
4350 sky2_set_multicast(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004351 }
4352 }
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004353
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004354 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004355out:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004356 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004357 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004358 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004359}
4360#endif
4361
Stephen Hemmingere3173832007-02-06 10:45:39 -08004362static void sky2_shutdown(struct pci_dev *pdev)
4363{
4364 struct sky2_hw *hw = pci_get_drvdata(pdev);
4365 int i, wol = 0;
4366
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004367 if (!hw)
4368 return;
4369
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004370 napi_disable(&hw->napi);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004371
4372 for (i = 0; i < hw->ports; i++) {
4373 struct net_device *dev = hw->dev[i];
4374 struct sky2_port *sky2 = netdev_priv(dev);
4375
4376 if (sky2->wol) {
4377 wol = 1;
4378 sky2_wol_init(sky2);
4379 }
4380 }
4381
4382 if (wol)
4383 sky2_power_aux(hw);
4384
4385 pci_enable_wake(pdev, PCI_D3hot, wol);
4386 pci_enable_wake(pdev, PCI_D3cold, wol);
4387
4388 pci_disable_device(pdev);
4389 pci_set_power_state(pdev, PCI_D3hot);
4390
4391}
4392
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004393static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004394 .name = DRV_NAME,
4395 .id_table = sky2_id_table,
4396 .probe = sky2_probe,
4397 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004398#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004399 .suspend = sky2_suspend,
4400 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004401#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004402 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004403};
4404
4405static int __init sky2_init_module(void)
4406{
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004407 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004408 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004409}
4410
4411static void __exit sky2_cleanup_module(void)
4412{
4413 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004414 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004415}
4416
4417module_init(sky2_init_module);
4418module_exit(sky2_cleanup_module);
4419
4420MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08004421MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004422MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004423MODULE_VERSION(DRV_VERSION);