blob: 027d3f4c1c59d5eb6f8550aa958504554b343fe1 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/io.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010040#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010042#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <linux/moduleparam.h>
44#include <linux/init.h>
45#include <linux/slab.h>
46#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010047#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010048#include <linux/reboot.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <sound/core.h>
50#include <sound/initval.h>
51#include "hda_codec.h"
52
53
Takashi Iwai5aba4f82008-01-07 15:16:37 +010054static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
55static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
56static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
57static char *model[SNDRV_CARDS];
58static int position_fix[SNDRV_CARDS];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020059static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010060static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010061static int probe_only[SNDRV_CARDS];
Takashi Iwai27346162006-01-12 18:28:44 +010062static int single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020063static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020064#ifdef CONFIG_SND_HDA_PATCH_LOADER
65static char *patch[SNDRV_CARDS];
66#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010067#ifdef CONFIG_SND_HDA_INPUT_BEEP
68static int beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
69 CONFIG_SND_HDA_INPUT_BEEP_MODE};
70#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Takashi Iwai5aba4f82008-01-07 15:16:37 +010072module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070073MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010074module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070075MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010076module_param_array(enable, bool, NULL, 0444);
77MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
78module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070079MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010080module_param_array(position_fix, int, NULL, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020081MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
Takashi Iwaid2e1c972008-06-10 17:53:34 +020082 "(0 = auto, 1 = none, 2 = POSBUF).");
Takashi Iwai555e2192008-06-10 17:53:34 +020083module_param_array(bdl_pos_adj, int, NULL, 0644);
84MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010085module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010086MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010087module_param_array(probe_only, bool, NULL, 0444);
88MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
Takashi Iwai27346162006-01-12 18:28:44 +010089module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020090MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
91 "(for debugging only).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010092module_param(enable_msi, int, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010093MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020094#ifdef CONFIG_SND_HDA_PATCH_LOADER
95module_param_array(patch, charp, NULL, 0444);
96MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
97#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010098#ifdef CONFIG_SND_HDA_INPUT_BEEP
99module_param_array(beep_mode, int, NULL, 0444);
100MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
101 "(0=off, 1=on, 2=mute switch on/off) (default=1).");
102#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100103
Takashi Iwaidee1b662007-08-13 16:10:30 +0200104#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100105static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
106module_param(power_save, int, 0644);
107MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
108 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
Takashi Iwaidee1b662007-08-13 16:10:30 +0200110/* reset the HD-audio controller in power save mode.
111 * this may give more power-saving, but will take longer time to
112 * wake up.
113 */
114static int power_save_controller = 1;
115module_param(power_save_controller, bool, 0644);
116MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
117#endif
118
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119MODULE_LICENSE("GPL");
120MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
121 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700122 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200123 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100124 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100125 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100126 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700127 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800128 "{Intel, CPT},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100129 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200130 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200131 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200132 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200133 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200134 "{ATI, RS780},"
135 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100136 "{ATI, RV630},"
137 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100138 "{ATI, RV670},"
139 "{ATI, RV635},"
140 "{ATI, RV620},"
141 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200142 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200143 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200144 "{SiS, SIS966},"
145 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146MODULE_DESCRIPTION("Intel HDA driver");
147
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200148#ifdef CONFIG_SND_VERBOSE_PRINTK
149#define SFX /* nop */
150#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151#define SFX "hda-intel: "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200152#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200153
154/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 * registers
156 */
157#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200158#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
159#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
160#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
161#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
162#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163#define ICH6_REG_VMIN 0x02
164#define ICH6_REG_VMAJ 0x03
165#define ICH6_REG_OUTPAY 0x04
166#define ICH6_REG_INPAY 0x06
167#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200168#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200169#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
170#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171#define ICH6_REG_WAKEEN 0x0c
172#define ICH6_REG_STATESTS 0x0e
173#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200174#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175#define ICH6_REG_INTCTL 0x20
176#define ICH6_REG_INTSTS 0x24
177#define ICH6_REG_WALCLK 0x30
178#define ICH6_REG_SYNC 0x34
179#define ICH6_REG_CORBLBASE 0x40
180#define ICH6_REG_CORBUBASE 0x44
181#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200182#define ICH6_REG_CORBRP 0x4a
183#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200185#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
186#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200188#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189#define ICH6_REG_CORBSIZE 0x4e
190
191#define ICH6_REG_RIRBLBASE 0x50
192#define ICH6_REG_RIRBUBASE 0x54
193#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200194#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195#define ICH6_REG_RINTCNT 0x5a
196#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200197#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
198#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
199#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200201#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
202#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203#define ICH6_REG_RIRBSIZE 0x5e
204
205#define ICH6_REG_IC 0x60
206#define ICH6_REG_IR 0x64
207#define ICH6_REG_IRS 0x68
208#define ICH6_IRS_VALID (1<<1)
209#define ICH6_IRS_BUSY (1<<0)
210
211#define ICH6_REG_DPLBASE 0x70
212#define ICH6_REG_DPUBASE 0x74
213#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
214
215/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
216enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
217
218/* stream register offsets from stream base */
219#define ICH6_REG_SD_CTL 0x00
220#define ICH6_REG_SD_STS 0x03
221#define ICH6_REG_SD_LPIB 0x04
222#define ICH6_REG_SD_CBL 0x08
223#define ICH6_REG_SD_LVI 0x0c
224#define ICH6_REG_SD_FIFOW 0x0e
225#define ICH6_REG_SD_FIFOSIZE 0x10
226#define ICH6_REG_SD_FORMAT 0x12
227#define ICH6_REG_SD_BDLPL 0x18
228#define ICH6_REG_SD_BDLPU 0x1c
229
230/* PCI space */
231#define ICH6_PCIREG_TCSEL 0x44
232
233/*
234 * other constants
235 */
236
237/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200238/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200239#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200240#define ICH6_NUM_PLAYBACK 4
241
242/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200243#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200244#define ULI_NUM_PLAYBACK 6
245
Felix Kuehling778b6e12006-05-17 11:22:21 +0200246/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200247#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200248#define ATIHDMI_NUM_PLAYBACK 1
249
Kailang Yangf2690022008-05-27 11:44:55 +0200250/* TERA has 4 playback and 3 capture */
251#define TERA_NUM_CAPTURE 3
252#define TERA_NUM_PLAYBACK 4
253
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200254/* this number is statically defined for simplicity */
255#define MAX_AZX_DEV 16
256
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100258#define BDL_SIZE 4096
259#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
260#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261/* max buffer size - no h/w limit, you can increase as you like */
262#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263
264/* RIRB int mask: overrun[2], response[0] */
265#define RIRB_INT_RESPONSE 0x01
266#define RIRB_INT_OVERRUN 0x04
267#define RIRB_INT_MASK 0x05
268
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200269/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800270#define AZX_MAX_CODECS 8
271#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800272#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273
274/* SD_CTL bits */
275#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
276#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100277#define SD_CTL_STRIPE (3 << 16) /* stripe control */
278#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
279#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
281#define SD_CTL_STREAM_TAG_SHIFT 20
282
283/* SD_CTL and SD_STS */
284#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
285#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
286#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200287#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
288 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289
290/* SD_STS */
291#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
292
293/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200294#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
295#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
296#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298/* below are so far hardcoded - should read registers in future */
299#define ICH6_MAX_CORB_ENTRIES 256
300#define ICH6_MAX_RIRB_ENTRIES 256
301
Takashi Iwaic74db862005-05-12 14:26:27 +0200302/* position fix mode */
303enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200304 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200305 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200306 POS_FIX_POSBUF,
Takashi Iwaic74db862005-05-12 14:26:27 +0200307};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308
Frederick Lif5d40b32005-05-12 14:55:20 +0200309/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200310#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
311#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
312
Vinod Gda3fca22005-09-13 18:49:12 +0200313/* Defines for Nvidia HDA support */
314#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
315#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700316#define NVIDIA_HDA_ISTRM_COH 0x4d
317#define NVIDIA_HDA_OSTRM_COH 0x4c
318#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200319
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100320/* Defines for Intel SCH HDA snoop control */
321#define INTEL_SCH_HDA_DEVC 0x78
322#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
323
Joseph Chan0e153472008-08-26 14:38:03 +0200324/* Define IN stream 0 FIFO size offset in VIA controller */
325#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
326/* Define VIA HD Audio Device ID*/
327#define VIA_HDAC_DEVICE_ID 0x3288
328
Yang, Libinc4da29c2008-11-13 11:07:07 +0100329/* HD Audio class code */
330#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100331
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 */
334
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100335struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100336 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200337 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338
Takashi Iwaid01ce992007-07-27 16:52:19 +0200339 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200340 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200341 unsigned int frags; /* number for period in the play buffer */
342 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +0200343 unsigned long start_jiffies; /* start + minimum jiffies */
344 unsigned long min_jiffies; /* minimum jiffies before position is valid */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345
Takashi Iwaid01ce992007-07-27 16:52:19 +0200346 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347
Takashi Iwaid01ce992007-07-27 16:52:19 +0200348 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
350 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200351 struct snd_pcm_substream *substream; /* assigned substream,
352 * set in PCM open
353 */
354 unsigned int format_val; /* format value to be set in the
355 * controller and the codec
356 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 unsigned char stream_tag; /* assigned stream */
358 unsigned char index; /* stream index */
Wu Fengguangef18bed2009-12-25 13:14:27 +0800359 int device; /* last device number assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360
Pavel Machek927fc862006-08-31 17:03:43 +0200361 unsigned int opened :1;
362 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200363 unsigned int irq_pending :1;
Joe Perchesd523b0c2009-04-15 11:39:01 -0700364 unsigned int start_flag: 1; /* stream full start flag */
Joseph Chan0e153472008-08-26 14:38:03 +0200365 /*
366 * For VIA:
367 * A flag to ensure DMA position is 0
368 * when link position is not greater than FIFO size
369 */
370 unsigned int insufficient :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371};
372
373/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100374struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 u32 *buf; /* CORB/RIRB buffer
376 * Each CORB entry is 4byte, RIRB is 8byte
377 */
378 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
379 /* for RIRB */
380 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800381 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
382 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383};
384
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100385struct azx {
386 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200388 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200390 /* chip type specific */
391 int driver_type;
392 int playback_streams;
393 int playback_index_offset;
394 int capture_streams;
395 int capture_index_offset;
396 int num_streams;
397
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398 /* pci resources */
399 unsigned long addr;
400 void __iomem *remap_addr;
401 int irq;
402
403 /* locks */
404 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100405 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200407 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100408 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409
410 /* PCM */
Takashi Iwaic8936222010-01-28 17:08:53 +0100411 struct snd_pcm *pcm[HDA_MAX_PCMS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
413 /* HD codec */
414 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100415 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100417 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418
419 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100420 struct azx_rb corb;
421 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100423 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 struct snd_dma_buffer rb;
425 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200426
427 /* flags */
428 int position_fix;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200429 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200430 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200431 unsigned int initialized :1;
432 unsigned int single_cmd :1;
433 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200434 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200435 unsigned int irq_pending_warned :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200436 unsigned int via_dmapos_patch :1; /* enable DMA-position fix for VIA */
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100437 unsigned int probing :1; /* codec probing phase */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200438
439 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800440 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200441
442 /* for pending irqs */
443 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100444
445 /* reboot notifier (for mysterious hangup problem at power-down) */
446 struct notifier_block reboot_notifier;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447};
448
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200449/* driver types */
450enum {
451 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800452 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100453 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200454 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200455 AZX_DRIVER_ATIHDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200456 AZX_DRIVER_VIA,
457 AZX_DRIVER_SIS,
458 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200459 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200460 AZX_DRIVER_TERA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100461 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200462 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200463};
464
465static char *driver_short_names[] __devinitdata = {
466 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800467 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100468 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200469 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200470 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200471 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
472 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200473 [AZX_DRIVER_ULI] = "HDA ULI M5461",
474 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200475 [AZX_DRIVER_TERA] = "HDA Teradici",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100476 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200477};
478
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479/*
480 * macros for easy use
481 */
482#define azx_writel(chip,reg,value) \
483 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
484#define azx_readl(chip,reg) \
485 readl((chip)->remap_addr + ICH6_REG_##reg)
486#define azx_writew(chip,reg,value) \
487 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
488#define azx_readw(chip,reg) \
489 readw((chip)->remap_addr + ICH6_REG_##reg)
490#define azx_writeb(chip,reg,value) \
491 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
492#define azx_readb(chip,reg) \
493 readb((chip)->remap_addr + ICH6_REG_##reg)
494
495#define azx_sd_writel(dev,reg,value) \
496 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
497#define azx_sd_readl(dev,reg) \
498 readl((dev)->sd_addr + ICH6_REG_##reg)
499#define azx_sd_writew(dev,reg,value) \
500 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
501#define azx_sd_readw(dev,reg) \
502 readw((dev)->sd_addr + ICH6_REG_##reg)
503#define azx_sd_writeb(dev,reg,value) \
504 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
505#define azx_sd_readb(dev,reg) \
506 readb((dev)->sd_addr + ICH6_REG_##reg)
507
508/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100509#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200511static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200512static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513/*
514 * Interface for HD codec
515 */
516
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517/*
518 * CORB / RIRB interface
519 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100520static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521{
522 int err;
523
524 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200525 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
526 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527 PAGE_SIZE, &chip->rb);
528 if (err < 0) {
529 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
530 return err;
531 }
532 return 0;
533}
534
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100535static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800537 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 /* CORB set up */
539 chip->corb.addr = chip->rb.addr;
540 chip->corb.buf = (u32 *)chip->rb.area;
541 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200542 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200544 /* set the corb size to 256 entries (ULI requires explicitly) */
545 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546 /* set the corb write pointer to 0 */
547 azx_writew(chip, CORBWP, 0);
548 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200549 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200551 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552
553 /* RIRB set up */
554 chip->rirb.addr = chip->rb.addr + 2048;
555 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800556 chip->rirb.wp = chip->rirb.rp = 0;
557 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200559 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200561 /* set the rirb size to 256 entries (ULI requires explicitly) */
562 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200564 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565 /* set N=1, get RIRB response interrupt for new entry */
566 azx_writew(chip, RINTCNT, 1);
567 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800569 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570}
571
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100572static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800574 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 /* disable ringbuffer DMAs */
576 azx_writeb(chip, RIRBCTL, 0);
577 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800578 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579}
580
Wu Fengguangdeadff12009-08-01 18:45:16 +0800581static unsigned int azx_command_addr(u32 cmd)
582{
583 unsigned int addr = cmd >> 28;
584
585 if (addr >= AZX_MAX_CODECS) {
586 snd_BUG();
587 addr = 0;
588 }
589
590 return addr;
591}
592
593static unsigned int azx_response_addr(u32 res)
594{
595 unsigned int addr = res & 0xf;
596
597 if (addr >= AZX_MAX_CODECS) {
598 snd_BUG();
599 addr = 0;
600 }
601
602 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603}
604
605/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100606static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100608 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800609 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611
Wu Fengguangc32649f2009-08-01 18:48:12 +0800612 spin_lock_irq(&chip->reg_lock);
613
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614 /* add command to corb */
615 wp = azx_readb(chip, CORBWP);
616 wp++;
617 wp %= ICH6_MAX_CORB_ENTRIES;
618
Wu Fengguangdeadff12009-08-01 18:45:16 +0800619 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620 chip->corb.buf[wp] = cpu_to_le32(val);
621 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800622
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 spin_unlock_irq(&chip->reg_lock);
624
625 return 0;
626}
627
628#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
629
630/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100631static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632{
633 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800634 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 u32 res, res_ex;
636
637 wp = azx_readb(chip, RIRBWP);
638 if (wp == chip->rirb.wp)
639 return;
640 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800641
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 while (chip->rirb.rp != wp) {
643 chip->rirb.rp++;
644 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
645
646 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
647 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
648 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800649 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
651 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800652 else if (chip->rirb.cmds[addr]) {
653 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100654 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800655 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800656 } else
657 snd_printk(KERN_ERR SFX "spurious response %#x:%#x, "
658 "last cmd=%#08x\n",
659 res, res_ex,
660 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 }
662}
663
664/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800665static unsigned int azx_rirb_get_response(struct hda_bus *bus,
666 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100668 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200669 unsigned long timeout;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200670 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200672 again:
673 timeout = jiffies + msecs_to_jiffies(1000);
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100674 for (;;) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200675 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200676 spin_lock_irq(&chip->reg_lock);
677 azx_update_rirb(chip);
678 spin_unlock_irq(&chip->reg_lock);
679 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800680 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100681 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100682 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200683
684 if (!do_poll)
685 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800686 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100687 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100688 if (time_after(jiffies, timeout))
689 break;
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100690 if (bus->needs_damn_long_delay)
Takashi Iwai52987652008-01-16 16:09:47 +0100691 msleep(2); /* temporary workaround */
692 else {
693 udelay(10);
694 cond_resched();
695 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100696 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200697
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200698 if (!chip->polling_mode && chip->poll_count < 2) {
699 snd_printdd(SFX "azx_get_response timeout, "
700 "polling the codec once: last cmd=0x%08x\n",
701 chip->last_cmd[addr]);
702 do_poll = 1;
703 chip->poll_count++;
704 goto again;
705 }
706
707
Takashi Iwai23c4a882009-10-30 13:21:49 +0100708 if (!chip->polling_mode) {
709 snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
710 "switching to polling mode: last cmd=0x%08x\n",
711 chip->last_cmd[addr]);
712 chip->polling_mode = 1;
713 goto again;
714 }
715
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200716 if (chip->msi) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200717 snd_printk(KERN_WARNING SFX "No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800718 "disabling MSI: last cmd=0x%08x\n",
719 chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200720 free_irq(chip->irq, chip);
721 chip->irq = -1;
722 pci_disable_msi(chip->pci);
723 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100724 if (azx_acquire_irq(chip, 1) < 0) {
725 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200726 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100727 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200728 goto again;
729 }
730
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100731 if (chip->probing) {
732 /* If this critical timeout happens during the codec probing
733 * phase, this is likely an access to a non-existing codec
734 * slot. Better to return an error and reset the system.
735 */
736 return -1;
737 }
738
Takashi Iwai8dd78332009-06-02 01:16:07 +0200739 /* a fatal communication error; need either to reset or to fallback
740 * to the single_cmd mode
741 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100742 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200743 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200744 bus->response_reset = 1;
745 return -1; /* give a chance to retry */
746 }
747
748 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
749 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800750 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200751 chip->single_cmd = 1;
752 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100753 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200754 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100755 /* disable unsolicited responses */
756 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200757 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758}
759
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760/*
761 * Use the single immediate command instead of CORB/RIRB for simplicity
762 *
763 * Note: according to Intel, this is not preferred use. The command was
764 * intended for the BIOS only, and may get confused with unsolicited
765 * responses. So, we shouldn't use it for normal operation from the
766 * driver.
767 * I left the codes, however, for debugging/testing purposes.
768 */
769
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200770/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800771static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200772{
773 int timeout = 50;
774
775 while (timeout--) {
776 /* check IRV busy bit */
777 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
778 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800779 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200780 return 0;
781 }
782 udelay(1);
783 }
784 if (printk_ratelimit())
785 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
786 azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800787 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200788 return -EIO;
789}
790
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100792static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100794 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800795 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 int timeout = 50;
797
Takashi Iwai8dd78332009-06-02 01:16:07 +0200798 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 while (timeout--) {
800 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200801 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200803 azx_writew(chip, IRS, azx_readw(chip, IRS) |
804 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200806 azx_writew(chip, IRS, azx_readw(chip, IRS) |
807 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800808 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 }
810 udelay(1);
811 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100812 if (printk_ratelimit())
813 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
814 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 return -EIO;
816}
817
818/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800819static unsigned int azx_single_get_response(struct hda_bus *bus,
820 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100822 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800823 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824}
825
Takashi Iwai111d3af2006-02-16 18:17:58 +0100826/*
827 * The below are the main callbacks from hda_codec.
828 *
829 * They are just the skeleton to call sub-callbacks according to the
830 * current setting of chip->single_cmd.
831 */
832
833/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100834static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100835{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100836 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200837
Wu Fengguangfeb27342009-08-01 19:17:14 +0800838 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100839 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100840 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100841 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100842 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100843}
844
845/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800846static unsigned int azx_get_response(struct hda_bus *bus,
847 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100848{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100849 struct azx *chip = bus->private_data;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100850 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +0800851 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100852 else
Wu Fengguangdeadff12009-08-01 18:45:16 +0800853 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100854}
855
Takashi Iwaicb53c622007-08-10 17:21:45 +0200856#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100857static void azx_power_notify(struct hda_bus *bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +0200858#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100859
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860/* reset codec link */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100861static int azx_reset(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862{
863 int count;
864
Danny Tholene8a7f132007-09-11 21:41:56 +0200865 /* clear STATESTS */
866 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
867
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 /* reset controller */
869 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
870
871 count = 50;
872 while (azx_readb(chip, GCTL) && --count)
873 msleep(1);
874
875 /* delay for >= 100us for codec PLL to settle per spec
876 * Rev 0.9 section 5.5.1
877 */
878 msleep(1);
879
880 /* Bring controller out of reset */
881 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
882
883 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200884 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885 msleep(1);
886
Pavel Machek927fc862006-08-31 17:03:43 +0200887 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 msleep(1);
889
890 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +0200891 if (!azx_readb(chip, GCTL)) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200892 snd_printd(SFX "azx_reset: controller not ready!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893 return -EBUSY;
894 }
895
Matt41e2fce2005-07-04 17:49:55 +0200896 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +0100897 if (!chip->single_cmd)
898 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
899 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +0200900
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +0200902 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903 chip->codec_mask = azx_readw(chip, STATESTS);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200904 snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905 }
906
907 return 0;
908}
909
910
911/*
912 * Lowlevel interface
913 */
914
915/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100916static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917{
918 /* enable controller CIE and GIE */
919 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
920 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
921}
922
923/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100924static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925{
926 int i;
927
928 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200929 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100930 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 azx_sd_writeb(azx_dev, SD_CTL,
932 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
933 }
934
935 /* disable SIE for all streams */
936 azx_writeb(chip, INTCTL, 0);
937
938 /* disable controller CIE and GIE */
939 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
940 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
941}
942
943/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100944static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945{
946 int i;
947
948 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200949 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100950 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
952 }
953
954 /* clear STATESTS */
955 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
956
957 /* clear rirb status */
958 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
959
960 /* clear int status */
961 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
962}
963
964/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100965static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966{
Joseph Chan0e153472008-08-26 14:38:03 +0200967 /*
968 * Before stream start, initialize parameter
969 */
970 azx_dev->insufficient = 1;
971
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +0800973 azx_writel(chip, INTCTL,
974 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975 /* set DMA start and interrupt mask */
976 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
977 SD_CTL_DMA_START | SD_INT_MASK);
978}
979
Takashi Iwai1dddab42009-03-18 15:15:37 +0100980/* stop DMA */
981static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
984 ~(SD_CTL_DMA_START | SD_INT_MASK));
985 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +0100986}
987
988/* stop a stream */
989static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
990{
991 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +0800993 azx_writel(chip, INTCTL,
994 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995}
996
997
998/*
Takashi Iwaicb53c622007-08-10 17:21:45 +0200999 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001001static void azx_init_chip(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001003 if (chip->initialized)
1004 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005
1006 /* reset controller */
1007 azx_reset(chip);
1008
1009 /* initialize interrupts */
1010 azx_int_clear(chip);
1011 azx_int_enable(chip);
1012
1013 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001014 if (!chip->single_cmd)
1015 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001017 /* program the position buffer */
1018 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001019 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001020
Takashi Iwaicb53c622007-08-10 17:21:45 +02001021 chip->initialized = 1;
1022}
1023
1024/*
1025 * initialize the PCI registers
1026 */
1027/* update bits in a PCI register byte */
1028static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1029 unsigned char mask, unsigned char val)
1030{
1031 unsigned char data;
1032
1033 pci_read_config_byte(pci, reg, &data);
1034 data &= ~mask;
1035 data |= (val & mask);
1036 pci_write_config_byte(pci, reg, data);
1037}
1038
1039static void azx_init_pci(struct azx *chip)
1040{
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001041 unsigned short snoop;
1042
Takashi Iwaicb53c622007-08-10 17:21:45 +02001043 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1044 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1045 * Ensuring these bits are 0 clears playback static on some HD Audio
1046 * codecs
1047 */
1048 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
1049
Vinod Gda3fca22005-09-13 18:49:12 +02001050 switch (chip->driver_type) {
1051 case AZX_DRIVER_ATI:
1052 /* For ATI SB450 azalia HD audio, we need to enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001053 update_pci_byte(chip->pci,
1054 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
1055 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
Vinod Gda3fca22005-09-13 18:49:12 +02001056 break;
1057 case AZX_DRIVER_NVIDIA:
1058 /* For NVIDIA HDA, enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001059 update_pci_byte(chip->pci,
1060 NVIDIA_HDA_TRANSREG_ADDR,
1061 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001062 update_pci_byte(chip->pci,
1063 NVIDIA_HDA_ISTRM_COH,
1064 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1065 update_pci_byte(chip->pci,
1066 NVIDIA_HDA_OSTRM_COH,
1067 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Vinod Gda3fca22005-09-13 18:49:12 +02001068 break;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001069 case AZX_DRIVER_SCH:
Seth Heasley32679f92010-02-22 17:31:09 -08001070 case AZX_DRIVER_PCH:
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001071 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
1072 if (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001073 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC,
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001074 snoop & (~INTEL_SCH_HDA_DEVC_NOSNOOP));
1075 pci_read_config_word(chip->pci,
1076 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001077 snd_printdd(SFX "HDA snoop disabled, enabling ... %s\n",
1078 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001079 ? "Failed" : "OK");
1080 }
1081 break;
1082
Vinod Gda3fca22005-09-13 18:49:12 +02001083 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084}
1085
1086
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001087static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1088
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089/*
1090 * interrupt handler
1091 */
David Howells7d12e782006-10-05 14:55:46 +01001092static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001094 struct azx *chip = dev_id;
1095 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096 u32 status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001097 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098
1099 spin_lock(&chip->reg_lock);
1100
1101 status = azx_readl(chip, INTSTS);
1102 if (status == 0) {
1103 spin_unlock(&chip->reg_lock);
1104 return IRQ_NONE;
1105 }
1106
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001107 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108 azx_dev = &chip->azx_dev[i];
1109 if (status & azx_dev->sd_int_sta_mask) {
1110 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001111 if (!azx_dev->substream || !azx_dev->running)
1112 continue;
1113 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001114 ok = azx_position_ok(chip, azx_dev);
1115 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001116 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117 spin_unlock(&chip->reg_lock);
1118 snd_pcm_period_elapsed(azx_dev->substream);
1119 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001120 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001121 /* bogus IRQ, process it later */
1122 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001123 queue_work(chip->bus->workq,
1124 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125 }
1126 }
1127 }
1128
1129 /* clear rirb int */
1130 status = azx_readb(chip, RIRBSTS);
1131 if (status & RIRB_INT_MASK) {
Takashi Iwai81740862009-05-26 15:22:00 +02001132 if (status & RIRB_INT_RESPONSE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133 azx_update_rirb(chip);
1134 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1135 }
1136
1137#if 0
1138 /* clear state status int */
1139 if (azx_readb(chip, STATESTS) & 0x04)
1140 azx_writeb(chip, STATESTS, 0x04);
1141#endif
1142 spin_unlock(&chip->reg_lock);
1143
1144 return IRQ_HANDLED;
1145}
1146
1147
1148/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001149 * set up a BDL entry
1150 */
1151static int setup_bdle(struct snd_pcm_substream *substream,
1152 struct azx_dev *azx_dev, u32 **bdlp,
1153 int ofs, int size, int with_ioc)
1154{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001155 u32 *bdl = *bdlp;
1156
1157 while (size > 0) {
1158 dma_addr_t addr;
1159 int chunk;
1160
1161 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1162 return -EINVAL;
1163
Takashi Iwai77a23f22008-08-21 13:00:13 +02001164 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001165 /* program the address field of the BDL entry */
1166 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001167 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001168 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001169 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001170 bdl[2] = cpu_to_le32(chunk);
1171 /* program the IOC to enable interrupt
1172 * only when the whole fragment is processed
1173 */
1174 size -= chunk;
1175 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1176 bdl += 4;
1177 azx_dev->frags++;
1178 ofs += chunk;
1179 }
1180 *bdlp = bdl;
1181 return ofs;
1182}
1183
1184/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185 * set up BDL entries
1186 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001187static int azx_setup_periods(struct azx *chip,
1188 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001189 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001191 u32 *bdl;
1192 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001193 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194
1195 /* reset BDL address */
1196 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1197 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1198
Takashi Iwai97b71c92009-03-18 15:09:13 +01001199 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001200 periods = azx_dev->bufsize / period_bytes;
1201
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001203 bdl = (u32 *)azx_dev->bdl.area;
1204 ofs = 0;
1205 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001206 pos_adj = bdl_pos_adj[chip->dev_index];
1207 if (pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001208 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001209 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001210 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001211 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001212 pos_adj = pos_align;
1213 else
1214 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1215 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001216 pos_adj = frames_to_bytes(runtime, pos_adj);
1217 if (pos_adj >= period_bytes) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001218 snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001219 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001220 pos_adj = 0;
1221 } else {
1222 ofs = setup_bdle(substream, azx_dev,
1223 &bdl, ofs, pos_adj, 1);
1224 if (ofs < 0)
1225 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001226 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001227 } else
1228 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001229 for (i = 0; i < periods; i++) {
1230 if (i == periods - 1 && pos_adj)
1231 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1232 period_bytes - pos_adj, 0);
1233 else
1234 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1235 period_bytes, 1);
1236 if (ofs < 0)
1237 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001239 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001240
1241 error:
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001242 snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
Takashi Iwai675f25d2008-06-10 17:53:20 +02001243 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001244 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245}
1246
Takashi Iwai1dddab42009-03-18 15:15:37 +01001247/* reset stream */
1248static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249{
1250 unsigned char val;
1251 int timeout;
1252
Takashi Iwai1dddab42009-03-18 15:15:37 +01001253 azx_stream_clear(chip, azx_dev);
1254
Takashi Iwaid01ce992007-07-27 16:52:19 +02001255 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1256 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257 udelay(3);
1258 timeout = 300;
1259 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1260 --timeout)
1261 ;
1262 val &= ~SD_CTL_STREAM_RESET;
1263 azx_sd_writeb(azx_dev, SD_CTL, val);
1264 udelay(3);
1265
1266 timeout = 300;
1267 /* waiting for hardware to report that the stream is out of reset */
1268 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1269 --timeout)
1270 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001271
1272 /* reset first position - may not be synced with hw at this time */
1273 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001274}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275
Takashi Iwai1dddab42009-03-18 15:15:37 +01001276/*
1277 * set up the SD for streaming
1278 */
1279static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1280{
1281 /* make sure the run bit is zero for SD */
1282 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283 /* program the stream_tag */
1284 azx_sd_writel(azx_dev, SD_CTL,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001285 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
1287
1288 /* program the length of samples in cyclic buffer */
1289 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1290
1291 /* program the stream format */
1292 /* this value needs to be the same as the one programmed */
1293 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1294
1295 /* program the stream LVI (last valid index) of the BDL */
1296 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1297
1298 /* program the BDL address */
1299 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001300 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001302 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001304 /* enable the position buffer */
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001305 if (chip->position_fix == POS_FIX_POSBUF ||
Joseph Chan0e153472008-08-26 14:38:03 +02001306 chip->position_fix == POS_FIX_AUTO ||
1307 chip->via_dmapos_patch) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001308 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1309 azx_writel(chip, DPLBASE,
1310 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1311 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001312
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001314 azx_sd_writel(azx_dev, SD_CTL,
1315 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316
1317 return 0;
1318}
1319
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001320/*
1321 * Probe the given codec address
1322 */
1323static int probe_codec(struct azx *chip, int addr)
1324{
1325 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1326 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1327 unsigned int res;
1328
Wu Fengguanga678cde2009-08-01 18:46:46 +08001329 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001330 chip->probing = 1;
1331 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001332 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001333 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001334 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001335 if (res == -1)
1336 return -EIO;
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001337 snd_printdd(SFX "codec #%d probed OK\n", addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001338 return 0;
1339}
1340
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001341static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1342 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001343static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344
Takashi Iwai8dd78332009-06-02 01:16:07 +02001345static void azx_bus_reset(struct hda_bus *bus)
1346{
1347 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001348
1349 bus->in_reset = 1;
1350 azx_stop_chip(chip);
1351 azx_init_chip(chip);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001352#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001353 if (chip->initialized) {
Alexander Beregalov65f75982009-06-04 13:46:16 +04001354 int i;
1355
Takashi Iwaic8936222010-01-28 17:08:53 +01001356 for (i = 0; i < HDA_MAX_PCMS; i++)
Takashi Iwai8dd78332009-06-02 01:16:07 +02001357 snd_pcm_suspend_all(chip->pcm[i]);
1358 snd_hda_suspend(chip->bus);
1359 snd_hda_resume(chip->bus);
1360 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001361#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001362 bus->in_reset = 0;
1363}
1364
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365/*
1366 * Codec initialization
1367 */
1368
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001369/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1370static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] __devinitdata = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001371 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001372 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001373};
1374
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001375static int __devinit azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376{
1377 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001378 int c, codecs, err;
1379 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380
1381 memset(&bus_temp, 0, sizeof(bus_temp));
1382 bus_temp.private_data = chip;
1383 bus_temp.modelname = model;
1384 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001385 bus_temp.ops.command = azx_send_cmd;
1386 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001387 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001388 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001389#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001390 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001391 bus_temp.ops.pm_notify = azx_power_notify;
1392#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001393
Takashi Iwaid01ce992007-07-27 16:52:19 +02001394 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1395 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396 return err;
1397
Wei Nidc9c8e22008-09-26 13:55:56 +08001398 if (chip->driver_type == AZX_DRIVER_NVIDIA)
1399 chip->bus->needs_damn_long_delay = 1;
1400
Takashi Iwai34c25352008-10-28 11:38:58 +01001401 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001402 max_slots = azx_max_codecs[chip->driver_type];
1403 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001404 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001405
1406 /* First try to probe all given codec slots */
1407 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001408 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001409 if (probe_codec(chip, c) < 0) {
1410 /* Some BIOSen give you wrong codec addresses
1411 * that don't exist
1412 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001413 snd_printk(KERN_WARNING SFX
1414 "Codec #%d probe error; "
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001415 "disabling it...\n", c);
1416 chip->codec_mask &= ~(1 << c);
1417 /* More badly, accessing to a non-existing
1418 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001419 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001420 * Thus if an error occurs during probing,
1421 * better to reset the controller chip to
1422 * get back to the sanity state.
1423 */
1424 azx_stop_chip(chip);
1425 azx_init_chip(chip);
1426 }
1427 }
1428 }
1429
1430 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001431 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001432 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001433 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001434 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435 if (err < 0)
1436 continue;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001437 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001439 }
1440 }
1441 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1443 return -ENXIO;
1444 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001445 return 0;
1446}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001448/* configure each codec instance */
1449static int __devinit azx_codec_configure(struct azx *chip)
1450{
1451 struct hda_codec *codec;
1452 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1453 snd_hda_codec_configure(codec);
1454 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455 return 0;
1456}
1457
1458
1459/*
1460 * PCM support
1461 */
1462
1463/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001464static inline struct azx_dev *
1465azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001467 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001468 struct azx_dev *res = NULL;
1469
1470 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001471 dev = chip->playback_index_offset;
1472 nums = chip->playback_streams;
1473 } else {
1474 dev = chip->capture_index_offset;
1475 nums = chip->capture_streams;
1476 }
1477 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001478 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001479 res = &chip->azx_dev[dev];
1480 if (res->device == substream->pcm->device)
1481 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001483 if (res) {
1484 res->opened = 1;
1485 res->device = substream->pcm->device;
1486 }
1487 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488}
1489
1490/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001491static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492{
1493 azx_dev->opened = 0;
1494}
1495
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001496static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001497 .info = (SNDRV_PCM_INFO_MMAP |
1498 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1500 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001501 /* No full-resume yet implemented */
1502 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001503 SNDRV_PCM_INFO_PAUSE |
1504 SNDRV_PCM_INFO_SYNC_START),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1506 .rates = SNDRV_PCM_RATE_48000,
1507 .rate_min = 48000,
1508 .rate_max = 48000,
1509 .channels_min = 2,
1510 .channels_max = 2,
1511 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1512 .period_bytes_min = 128,
1513 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1514 .periods_min = 2,
1515 .periods_max = AZX_MAX_FRAG,
1516 .fifo_size = 0,
1517};
1518
1519struct azx_pcm {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001520 struct azx *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521 struct hda_codec *codec;
1522 struct hda_pcm_stream *hinfo[2];
1523};
1524
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001525static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526{
1527 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1528 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001529 struct azx *chip = apcm->chip;
1530 struct azx_dev *azx_dev;
1531 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532 unsigned long flags;
1533 int err;
1534
Ingo Molnar62932df2006-01-16 16:34:20 +01001535 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001536 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001538 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539 return -EBUSY;
1540 }
1541 runtime->hw = azx_pcm_hw;
1542 runtime->hw.channels_min = hinfo->channels_min;
1543 runtime->hw.channels_max = hinfo->channels_max;
1544 runtime->hw.formats = hinfo->formats;
1545 runtime->hw.rates = hinfo->rates;
1546 snd_pcm_limit_hw_rates(runtime);
1547 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001548 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1549 128);
1550 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1551 128);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001552 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001553 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1554 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001556 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001557 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558 return err;
1559 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001560 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001561 /* sanity check */
1562 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1563 snd_BUG_ON(!runtime->hw.channels_max) ||
1564 snd_BUG_ON(!runtime->hw.formats) ||
1565 snd_BUG_ON(!runtime->hw.rates)) {
1566 azx_release_device(azx_dev);
1567 hinfo->ops.close(hinfo, apcm->codec, substream);
1568 snd_hda_power_down(apcm->codec);
1569 mutex_unlock(&chip->open_mutex);
1570 return -EINVAL;
1571 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572 spin_lock_irqsave(&chip->reg_lock, flags);
1573 azx_dev->substream = substream;
1574 azx_dev->running = 0;
1575 spin_unlock_irqrestore(&chip->reg_lock, flags);
1576
1577 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001578 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001579 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580 return 0;
1581}
1582
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001583static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584{
1585 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1586 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001587 struct azx *chip = apcm->chip;
1588 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589 unsigned long flags;
1590
Ingo Molnar62932df2006-01-16 16:34:20 +01001591 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001592 spin_lock_irqsave(&chip->reg_lock, flags);
1593 azx_dev->substream = NULL;
1594 azx_dev->running = 0;
1595 spin_unlock_irqrestore(&chip->reg_lock, flags);
1596 azx_release_device(azx_dev);
1597 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001598 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001599 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600 return 0;
1601}
1602
Takashi Iwaid01ce992007-07-27 16:52:19 +02001603static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1604 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605{
Takashi Iwai97b71c92009-03-18 15:09:13 +01001606 struct azx_dev *azx_dev = get_azx_dev(substream);
1607
1608 azx_dev->bufsize = 0;
1609 azx_dev->period_bytes = 0;
1610 azx_dev->format_val = 0;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001611 return snd_pcm_lib_malloc_pages(substream,
1612 params_buffer_bytes(hw_params));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613}
1614
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001615static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616{
1617 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001618 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1620
1621 /* reset BDL address */
1622 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1623 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1624 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001625 azx_dev->bufsize = 0;
1626 azx_dev->period_bytes = 0;
1627 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628
1629 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
1630
1631 return snd_pcm_lib_free_pages(substream);
1632}
1633
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001634static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635{
1636 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001637 struct azx *chip = apcm->chip;
1638 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001640 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001641 unsigned int bufsize, period_bytes, format_val;
1642 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001644 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001645 format_val = snd_hda_calc_stream_format(runtime->rate,
1646 runtime->channels,
1647 runtime->format,
1648 hinfo->maxbps);
1649 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001650 snd_printk(KERN_ERR SFX
1651 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652 runtime->rate, runtime->channels, runtime->format);
1653 return -EINVAL;
1654 }
1655
Takashi Iwai97b71c92009-03-18 15:09:13 +01001656 bufsize = snd_pcm_lib_buffer_bytes(substream);
1657 period_bytes = snd_pcm_lib_period_bytes(substream);
1658
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001659 snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01001660 bufsize, format_val);
1661
1662 if (bufsize != azx_dev->bufsize ||
1663 period_bytes != azx_dev->period_bytes ||
1664 format_val != azx_dev->format_val) {
1665 azx_dev->bufsize = bufsize;
1666 azx_dev->period_bytes = period_bytes;
1667 azx_dev->format_val = format_val;
1668 err = azx_setup_periods(chip, substream, azx_dev);
1669 if (err < 0)
1670 return err;
1671 }
1672
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001673 azx_dev->min_jiffies = (runtime->period_size * HZ) /
1674 (runtime->rate * 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675 azx_setup_controller(chip, azx_dev);
1676 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1677 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1678 else
1679 azx_dev->fifo_size = 0;
1680
1681 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1682 azx_dev->format_val, substream);
1683}
1684
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001685static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686{
1687 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001688 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001689 struct azx_dev *azx_dev;
1690 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001691 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001692 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001695 case SNDRV_PCM_TRIGGER_START:
1696 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1698 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001699 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700 break;
1701 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001702 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001704 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001705 break;
1706 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001707 return -EINVAL;
1708 }
1709
1710 snd_pcm_group_for_each_entry(s, substream) {
1711 if (s->pcm->card != substream->pcm->card)
1712 continue;
1713 azx_dev = get_azx_dev(s);
1714 sbits |= 1 << azx_dev->index;
1715 nsync++;
1716 snd_pcm_trigger_done(s, substream);
1717 }
1718
1719 spin_lock(&chip->reg_lock);
1720 if (nsync > 1) {
1721 /* first, set SYNC bits of corresponding streams */
1722 azx_writel(chip, SYNC, azx_readl(chip, SYNC) | sbits);
1723 }
1724 snd_pcm_group_for_each_entry(s, substream) {
1725 if (s->pcm->card != substream->pcm->card)
1726 continue;
1727 azx_dev = get_azx_dev(s);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001728 if (rstart) {
1729 azx_dev->start_flag = 1;
1730 azx_dev->start_jiffies = jiffies + azx_dev->min_jiffies;
1731 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001732 if (start)
1733 azx_stream_start(chip, azx_dev);
1734 else
1735 azx_stream_stop(chip, azx_dev);
1736 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737 }
1738 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001739 if (start) {
1740 if (nsync == 1)
1741 return 0;
1742 /* wait until all FIFOs get ready */
1743 for (timeout = 5000; timeout; timeout--) {
1744 nwait = 0;
1745 snd_pcm_group_for_each_entry(s, substream) {
1746 if (s->pcm->card != substream->pcm->card)
1747 continue;
1748 azx_dev = get_azx_dev(s);
1749 if (!(azx_sd_readb(azx_dev, SD_STS) &
1750 SD_STS_FIFO_READY))
1751 nwait++;
1752 }
1753 if (!nwait)
1754 break;
1755 cpu_relax();
1756 }
1757 } else {
1758 /* wait until all RUN bits are cleared */
1759 for (timeout = 5000; timeout; timeout--) {
1760 nwait = 0;
1761 snd_pcm_group_for_each_entry(s, substream) {
1762 if (s->pcm->card != substream->pcm->card)
1763 continue;
1764 azx_dev = get_azx_dev(s);
1765 if (azx_sd_readb(azx_dev, SD_CTL) &
1766 SD_CTL_DMA_START)
1767 nwait++;
1768 }
1769 if (!nwait)
1770 break;
1771 cpu_relax();
1772 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001774 if (nsync > 1) {
1775 spin_lock(&chip->reg_lock);
1776 /* reset SYNC bits */
1777 azx_writel(chip, SYNC, azx_readl(chip, SYNC) & ~sbits);
1778 spin_unlock(&chip->reg_lock);
1779 }
1780 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001781}
1782
Joseph Chan0e153472008-08-26 14:38:03 +02001783/* get the current DMA position with correction on VIA chips */
1784static unsigned int azx_via_get_position(struct azx *chip,
1785 struct azx_dev *azx_dev)
1786{
1787 unsigned int link_pos, mini_pos, bound_pos;
1788 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
1789 unsigned int fifo_size;
1790
1791 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
1792 if (azx_dev->index >= 4) {
1793 /* Playback, no problem using link position */
1794 return link_pos;
1795 }
1796
1797 /* Capture */
1798 /* For new chipset,
1799 * use mod to get the DMA position just like old chipset
1800 */
1801 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
1802 mod_dma_pos %= azx_dev->period_bytes;
1803
1804 /* azx_dev->fifo_size can't get FIFO size of in stream.
1805 * Get from base address + offset.
1806 */
1807 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
1808
1809 if (azx_dev->insufficient) {
1810 /* Link position never gather than FIFO size */
1811 if (link_pos <= fifo_size)
1812 return 0;
1813
1814 azx_dev->insufficient = 0;
1815 }
1816
1817 if (link_pos <= fifo_size)
1818 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
1819 else
1820 mini_pos = link_pos - fifo_size;
1821
1822 /* Find nearest previous boudary */
1823 mod_mini_pos = mini_pos % azx_dev->period_bytes;
1824 mod_link_pos = link_pos % azx_dev->period_bytes;
1825 if (mod_link_pos >= fifo_size)
1826 bound_pos = link_pos - mod_link_pos;
1827 else if (mod_dma_pos >= mod_mini_pos)
1828 bound_pos = mini_pos - mod_mini_pos;
1829 else {
1830 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
1831 if (bound_pos >= azx_dev->bufsize)
1832 bound_pos = 0;
1833 }
1834
1835 /* Calculate real DMA position we want */
1836 return bound_pos + mod_dma_pos;
1837}
1838
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001839static unsigned int azx_get_position(struct azx *chip,
1840 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001842 unsigned int pos;
1843
Joseph Chan0e153472008-08-26 14:38:03 +02001844 if (chip->via_dmapos_patch)
1845 pos = azx_via_get_position(chip, azx_dev);
1846 else if (chip->position_fix == POS_FIX_POSBUF ||
1847 chip->position_fix == POS_FIX_AUTO) {
Takashi Iwaic74db862005-05-12 14:26:27 +02001848 /* use the position buffer */
Takashi Iwai929861c2006-08-31 16:55:40 +02001849 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwaic74db862005-05-12 14:26:27 +02001850 } else {
1851 /* read LPIB */
1852 pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaic74db862005-05-12 14:26:27 +02001853 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854 if (pos >= azx_dev->bufsize)
1855 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001856 return pos;
1857}
1858
1859static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
1860{
1861 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1862 struct azx *chip = apcm->chip;
1863 struct azx_dev *azx_dev = get_azx_dev(substream);
1864 return bytes_to_frames(substream->runtime,
1865 azx_get_position(chip, azx_dev));
1866}
1867
1868/*
1869 * Check whether the current DMA position is acceptable for updating
1870 * periods. Returns non-zero if it's OK.
1871 *
1872 * Many HD-audio controllers appear pretty inaccurate about
1873 * the update-IRQ timing. The IRQ is issued before actually the
1874 * data is processed. So, we need to process it afterwords in a
1875 * workqueue.
1876 */
1877static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
1878{
1879 unsigned int pos;
1880
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001881 if (azx_dev->start_flag &&
1882 time_before_eq(jiffies, azx_dev->start_jiffies))
1883 return -1; /* bogus (too early) interrupt */
1884 azx_dev->start_flag = 0;
1885
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001886 pos = azx_get_position(chip, azx_dev);
1887 if (chip->position_fix == POS_FIX_AUTO) {
1888 if (!pos) {
1889 printk(KERN_WARNING
1890 "hda-intel: Invalid position buffer, "
1891 "using LPIB read method instead.\n");
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001892 chip->position_fix = POS_FIX_LPIB;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001893 pos = azx_get_position(chip, azx_dev);
1894 } else
1895 chip->position_fix = POS_FIX_POSBUF;
1896 }
1897
Takashi Iwaia62741c2008-08-18 17:11:09 +02001898 if (!bdl_pos_adj[chip->dev_index])
1899 return 1; /* no delayed ack */
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01001900 if (WARN_ONCE(!azx_dev->period_bytes,
1901 "hda-intel: zero azx_dev->period_bytes"))
1902 return 0; /* this shouldn't happen! */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001903 if (pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
1904 return 0; /* NG - it's below the period boundary */
1905 return 1; /* OK, it's fine */
1906}
1907
1908/*
1909 * The work for pending PCM period updates.
1910 */
1911static void azx_irq_pending_work(struct work_struct *work)
1912{
1913 struct azx *chip = container_of(work, struct azx, irq_pending_work);
1914 int i, pending;
1915
Takashi Iwaia6a950a2008-06-10 17:53:35 +02001916 if (!chip->irq_pending_warned) {
1917 printk(KERN_WARNING
1918 "hda-intel: IRQ timing workaround is activated "
1919 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
1920 chip->card->number);
1921 chip->irq_pending_warned = 1;
1922 }
1923
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001924 for (;;) {
1925 pending = 0;
1926 spin_lock_irq(&chip->reg_lock);
1927 for (i = 0; i < chip->num_streams; i++) {
1928 struct azx_dev *azx_dev = &chip->azx_dev[i];
1929 if (!azx_dev->irq_pending ||
1930 !azx_dev->substream ||
1931 !azx_dev->running)
1932 continue;
1933 if (azx_position_ok(chip, azx_dev)) {
1934 azx_dev->irq_pending = 0;
1935 spin_unlock(&chip->reg_lock);
1936 snd_pcm_period_elapsed(azx_dev->substream);
1937 spin_lock(&chip->reg_lock);
1938 } else
1939 pending++;
1940 }
1941 spin_unlock_irq(&chip->reg_lock);
1942 if (!pending)
1943 return;
1944 cond_resched();
1945 }
1946}
1947
1948/* clear irq_pending flags and assure no on-going workq */
1949static void azx_clear_irq_pending(struct azx *chip)
1950{
1951 int i;
1952
1953 spin_lock_irq(&chip->reg_lock);
1954 for (i = 0; i < chip->num_streams; i++)
1955 chip->azx_dev[i].irq_pending = 0;
1956 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001957}
1958
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001959static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960 .open = azx_pcm_open,
1961 .close = azx_pcm_close,
1962 .ioctl = snd_pcm_lib_ioctl,
1963 .hw_params = azx_pcm_hw_params,
1964 .hw_free = azx_pcm_hw_free,
1965 .prepare = azx_pcm_prepare,
1966 .trigger = azx_pcm_trigger,
1967 .pointer = azx_pcm_pointer,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001968 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001969};
1970
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001971static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001972{
Takashi Iwai176d5332008-07-30 15:01:44 +02001973 struct azx_pcm *apcm = pcm->private_data;
1974 if (apcm) {
1975 apcm->chip->pcm[pcm->device] = NULL;
1976 kfree(apcm);
1977 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978}
1979
Takashi Iwai176d5332008-07-30 15:01:44 +02001980static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001981azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1982 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001983{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001984 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001985 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001986 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02001987 int pcm_dev = cpcm->device;
1988 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001989
Takashi Iwaic8936222010-01-28 17:08:53 +01001990 if (pcm_dev >= HDA_MAX_PCMS) {
Takashi Iwai176d5332008-07-30 15:01:44 +02001991 snd_printk(KERN_ERR SFX "Invalid PCM device number %d\n",
1992 pcm_dev);
Takashi Iwaida3cec32008-08-08 17:12:14 +02001993 return -EINVAL;
Takashi Iwai176d5332008-07-30 15:01:44 +02001994 }
1995 if (chip->pcm[pcm_dev]) {
1996 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
1997 return -EBUSY;
1998 }
1999 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2000 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2001 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002002 &pcm);
2003 if (err < 0)
2004 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002005 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002006 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002007 if (apcm == NULL)
2008 return -ENOMEM;
2009 apcm->chip = chip;
2010 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002011 pcm->private_data = apcm;
2012 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002013 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2014 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
2015 chip->pcm[pcm_dev] = pcm;
2016 cpcm->pcm = pcm;
2017 for (s = 0; s < 2; s++) {
2018 apcm->hinfo[s] = &cpcm->stream[s];
2019 if (cpcm->stream[s].substreams)
2020 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2021 }
2022 /* buffer pre-allocation */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002023 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002024 snd_dma_pci_data(chip->pci),
Takashi Iwaifc4abee2008-07-30 15:13:34 +02002025 1024 * 64, 32 * 1024 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002026 return 0;
2027}
2028
2029/*
2030 * mixer creation - all stuff is implemented in hda module
2031 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002032static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002033{
2034 return snd_hda_build_controls(chip->bus);
2035}
2036
2037
2038/*
2039 * initialize SD streams
2040 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002041static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002042{
2043 int i;
2044
2045 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002046 * assign the starting bdl address to each stream (device)
2047 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002048 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002049 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002050 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002051 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002052 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2053 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2054 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2055 azx_dev->sd_int_sta_mask = 1 << i;
2056 /* stream tag: must be non-zero and unique */
2057 azx_dev->index = i;
2058 azx_dev->stream_tag = i + 1;
2059 }
2060
2061 return 0;
2062}
2063
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002064static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2065{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002066 if (request_irq(chip->pci->irq, azx_interrupt,
2067 chip->msi ? 0 : IRQF_SHARED,
Maxim Levitsky94928372010-02-04 22:26:37 +02002068 "hda_intel", chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002069 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2070 "disabling device\n", chip->pci->irq);
2071 if (do_disconnect)
2072 snd_card_disconnect(chip->card);
2073 return -1;
2074 }
2075 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002076 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002077 return 0;
2078}
2079
Linus Torvalds1da177e2005-04-16 15:20:36 -07002080
Takashi Iwaicb53c622007-08-10 17:21:45 +02002081static void azx_stop_chip(struct azx *chip)
2082{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002083 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002084 return;
2085
2086 /* disable interrupts */
2087 azx_int_disable(chip);
2088 azx_int_clear(chip);
2089
2090 /* disable CORB/RIRB */
2091 azx_free_cmd_io(chip);
2092
2093 /* disable position buffer */
2094 azx_writel(chip, DPLBASE, 0);
2095 azx_writel(chip, DPUBASE, 0);
2096
2097 chip->initialized = 0;
2098}
2099
2100#ifdef CONFIG_SND_HDA_POWER_SAVE
2101/* power-up/down the controller */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002102static void azx_power_notify(struct hda_bus *bus)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002103{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002104 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002105 struct hda_codec *c;
2106 int power_on = 0;
2107
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002108 list_for_each_entry(c, &bus->codec_list, list) {
Takashi Iwaicb53c622007-08-10 17:21:45 +02002109 if (c->power_on) {
2110 power_on = 1;
2111 break;
2112 }
2113 }
2114 if (power_on)
2115 azx_init_chip(chip);
Wu Fengguang0287d972009-12-11 20:15:11 +08002116 else if (chip->running && power_save_controller &&
2117 !bus->power_keep_link_on)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002118 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002119}
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002120#endif /* CONFIG_SND_HDA_POWER_SAVE */
2121
2122#ifdef CONFIG_PM
2123/*
2124 * power management
2125 */
Takashi Iwai986862bd2008-11-27 12:40:13 +01002126
2127static int snd_hda_codecs_inuse(struct hda_bus *bus)
2128{
2129 struct hda_codec *codec;
2130
2131 list_for_each_entry(codec, &bus->codec_list, list) {
2132 if (snd_hda_codec_needs_resume(codec))
2133 return 1;
2134 }
2135 return 0;
2136}
Takashi Iwaicb53c622007-08-10 17:21:45 +02002137
Takashi Iwai421a1252005-11-17 16:11:09 +01002138static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002139{
Takashi Iwai421a1252005-11-17 16:11:09 +01002140 struct snd_card *card = pci_get_drvdata(pci);
2141 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142 int i;
2143
Takashi Iwai421a1252005-11-17 16:11:09 +01002144 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002145 azx_clear_irq_pending(chip);
Takashi Iwaic8936222010-01-28 17:08:53 +01002146 for (i = 0; i < HDA_MAX_PCMS; i++)
Takashi Iwai421a1252005-11-17 16:11:09 +01002147 snd_pcm_suspend_all(chip->pcm[i]);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002148 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002149 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002150 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002151 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002152 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002153 chip->irq = -1;
2154 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002155 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002156 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002157 pci_disable_device(pci);
2158 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002159 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002160 return 0;
2161}
2162
Takashi Iwai421a1252005-11-17 16:11:09 +01002163static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002164{
Takashi Iwai421a1252005-11-17 16:11:09 +01002165 struct snd_card *card = pci_get_drvdata(pci);
2166 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002167
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002168 pci_set_power_state(pci, PCI_D0);
2169 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002170 if (pci_enable_device(pci) < 0) {
2171 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2172 "disabling device\n");
2173 snd_card_disconnect(card);
2174 return -EIO;
2175 }
2176 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002177 if (chip->msi)
2178 if (pci_enable_msi(pci) < 0)
2179 chip->msi = 0;
2180 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002181 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002182 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002183
2184 if (snd_hda_codecs_inuse(chip->bus))
2185 azx_init_chip(chip);
2186
Linus Torvalds1da177e2005-04-16 15:20:36 -07002187 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002188 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002189 return 0;
2190}
2191#endif /* CONFIG_PM */
2192
2193
2194/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002195 * reboot notifier for hang-up problem at power-down
2196 */
2197static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2198{
2199 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002200 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002201 azx_stop_chip(chip);
2202 return NOTIFY_OK;
2203}
2204
2205static void azx_notifier_register(struct azx *chip)
2206{
2207 chip->reboot_notifier.notifier_call = azx_halt;
2208 register_reboot_notifier(&chip->reboot_notifier);
2209}
2210
2211static void azx_notifier_unregister(struct azx *chip)
2212{
2213 if (chip->reboot_notifier.notifier_call)
2214 unregister_reboot_notifier(&chip->reboot_notifier);
2215}
2216
2217/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002218 * destructor
2219 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002220static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002221{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002222 int i;
2223
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002224 azx_notifier_unregister(chip);
2225
Takashi Iwaice43fba2005-05-30 20:33:44 +02002226 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002227 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002228 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002229 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002230 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002231 }
2232
Jeff Garzikf000fd82008-04-22 13:50:34 +02002233 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002234 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002235 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002236 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002237 if (chip->remap_addr)
2238 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002239
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002240 if (chip->azx_dev) {
2241 for (i = 0; i < chip->num_streams; i++)
2242 if (chip->azx_dev[i].bdl.area)
2243 snd_dma_free_pages(&chip->azx_dev[i].bdl);
2244 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002245 if (chip->rb.area)
2246 snd_dma_free_pages(&chip->rb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002247 if (chip->posbuf.area)
2248 snd_dma_free_pages(&chip->posbuf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002249 pci_release_regions(chip->pci);
2250 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002251 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002252 kfree(chip);
2253
2254 return 0;
2255}
2256
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002257static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002258{
2259 return azx_free(device->device_data);
2260}
2261
2262/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002263 * white/black-listing for position_fix
2264 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002265static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002266 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2267 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Daniel T Chen9919c762010-03-03 18:24:26 -05002268 SND_PCI_QUIRK(0x1028, 0x01f6, "Dell Latitude 131L", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002269 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Paul Menzel0708cc52010-02-08 20:42:46 +01002270 SND_PCI_QUIRK(0x1106, 0x3288, "ASUS M2V-MX SE", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002271 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01002272 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Daniel T Chen0321b692010-03-05 09:04:49 -05002273 SND_PCI_QUIRK(0x1565, 0x820f, "Biostar Microtech", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002274 {}
2275};
2276
2277static int __devinit check_position_fix(struct azx *chip, int fix)
2278{
2279 const struct snd_pci_quirk *q;
2280
Takashi Iwaic673ba12009-03-17 07:49:14 +01002281 switch (fix) {
2282 case POS_FIX_LPIB:
2283 case POS_FIX_POSBUF:
2284 return fix;
2285 }
2286
2287 /* Check VIA/ATI HD Audio Controller exist */
2288 switch (chip->driver_type) {
2289 case AZX_DRIVER_VIA:
2290 case AZX_DRIVER_ATI:
Joseph Chan0e153472008-08-26 14:38:03 +02002291 chip->via_dmapos_patch = 1;
2292 /* Use link position directly, avoid any transfer problem. */
2293 return POS_FIX_LPIB;
2294 }
2295 chip->via_dmapos_patch = 0;
2296
Takashi Iwaic673ba12009-03-17 07:49:14 +01002297 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2298 if (q) {
2299 printk(KERN_INFO
2300 "hda_intel: position_fix set to %d "
2301 "for device %04x:%04x\n",
2302 q->value, q->subvendor, q->subdevice);
2303 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002304 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01002305 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01002306}
2307
2308/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002309 * black-lists for probe_mask
2310 */
2311static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2312 /* Thinkpad often breaks the controller communication when accessing
2313 * to the non-working (or non-existing) modem codec slot.
2314 */
2315 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2316 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2317 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01002318 /* broken BIOS */
2319 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01002320 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2321 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002322 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03002323 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002324 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Takashi Iwai669ba272007-08-17 09:17:36 +02002325 {}
2326};
2327
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002328#define AZX_FORCE_CODEC_MASK 0x100
2329
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002330static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002331{
2332 const struct snd_pci_quirk *q;
2333
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002334 chip->codec_probe_mask = probe_mask[dev];
2335 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002336 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2337 if (q) {
2338 printk(KERN_INFO
2339 "hda_intel: probe_mask set to 0x%x "
2340 "for device %04x:%04x\n",
2341 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002342 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002343 }
2344 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002345
2346 /* check forced option */
2347 if (chip->codec_probe_mask != -1 &&
2348 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
2349 chip->codec_mask = chip->codec_probe_mask & 0xff;
2350 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
2351 chip->codec_mask);
2352 }
Takashi Iwai669ba272007-08-17 09:17:36 +02002353}
2354
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002355/*
Takashi Iwai716238552009-09-28 13:14:04 +02002356 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002357 */
Takashi Iwai716238552009-09-28 13:14:04 +02002358static struct snd_pci_quirk msi_black_list[] __devinitdata = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01002359 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01002360 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01002361 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01002362 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002363 {}
2364};
2365
2366static void __devinit check_msi(struct azx *chip)
2367{
2368 const struct snd_pci_quirk *q;
2369
Takashi Iwai716238552009-09-28 13:14:04 +02002370 if (enable_msi >= 0) {
2371 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002372 return;
Takashi Iwai716238552009-09-28 13:14:04 +02002373 }
2374 chip->msi = 1; /* enable MSI as default */
2375 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002376 if (q) {
2377 printk(KERN_INFO
2378 "hda_intel: msi for device %04x:%04x set to %d\n",
2379 q->subvendor, q->subdevice, q->value);
2380 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002381 return;
2382 }
2383
2384 /* NVidia chipsets seem to cause troubles with MSI */
2385 if (chip->driver_type == AZX_DRIVER_NVIDIA) {
2386 printk(KERN_INFO "hda_intel: Disable MSI for Nvidia chipset\n");
2387 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002388 }
2389}
2390
Takashi Iwai669ba272007-08-17 09:17:36 +02002391
2392/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002393 * constructor
2394 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002395static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002396 int dev, int driver_type,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002397 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002398{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002399 struct azx *chip;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002400 int i, err;
Tobin Davisbcd72002008-01-15 11:23:55 +01002401 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002402 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002403 .dev_free = azx_dev_free,
2404 };
2405
2406 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01002407
Pavel Machek927fc862006-08-31 17:03:43 +02002408 err = pci_enable_device(pci);
2409 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002410 return err;
2411
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002412 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002413 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002414 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2415 pci_disable_device(pci);
2416 return -ENOMEM;
2417 }
2418
2419 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01002420 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002421 chip->card = card;
2422 chip->pci = pci;
2423 chip->irq = -1;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002424 chip->driver_type = driver_type;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002425 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02002426 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002427 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002428
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002429 chip->position_fix = check_position_fix(chip, position_fix[dev]);
2430 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01002431
Takashi Iwai27346162006-01-12 18:28:44 +01002432 chip->single_cmd = single_cmd;
Takashi Iwaic74db862005-05-12 14:26:27 +02002433
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002434 if (bdl_pos_adj[dev] < 0) {
2435 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002436 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08002437 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002438 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002439 break;
2440 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002441 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002442 break;
2443 }
2444 }
2445
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002446#if BITS_PER_LONG != 64
2447 /* Fix up base address on ULI M5461 */
2448 if (chip->driver_type == AZX_DRIVER_ULI) {
2449 u16 tmp3;
2450 pci_read_config_word(pci, 0x40, &tmp3);
2451 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
2452 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
2453 }
2454#endif
2455
Pavel Machek927fc862006-08-31 17:03:43 +02002456 err = pci_request_regions(pci, "ICH HD audio");
2457 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002458 kfree(chip);
2459 pci_disable_device(pci);
2460 return err;
2461 }
2462
Pavel Machek927fc862006-08-31 17:03:43 +02002463 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07002464 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002465 if (chip->remap_addr == NULL) {
2466 snd_printk(KERN_ERR SFX "ioremap error\n");
2467 err = -ENXIO;
2468 goto errout;
2469 }
2470
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002471 if (chip->msi)
2472 if (pci_enable_msi(pci) < 0)
2473 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02002474
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002475 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002476 err = -EBUSY;
2477 goto errout;
2478 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002479
2480 pci_set_master(pci);
2481 synchronize_irq(chip->irq);
2482
Tobin Davisbcd72002008-01-15 11:23:55 +01002483 gcap = azx_readw(chip, GCAP);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002484 snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01002485
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08002486 /* disable SB600 64bit support for safety */
2487 if ((chip->driver_type == AZX_DRIVER_ATI) ||
2488 (chip->driver_type == AZX_DRIVER_ATIHDMI)) {
2489 struct pci_dev *p_smbus;
2490 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
2491 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2492 NULL);
2493 if (p_smbus) {
2494 if (p_smbus->revision < 0x30)
2495 gcap &= ~ICH6_GCAP_64OK;
2496 pci_dev_put(p_smbus);
2497 }
2498 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01002499
Jaroslav Kysela396087e2009-12-09 10:44:47 +01002500 /* disable 64bit DMA address for Teradici */
2501 /* it does not work with device 6549:1200 subsys e4a2:040b */
2502 if (chip->driver_type == AZX_DRIVER_TERA)
2503 gcap &= ~ICH6_GCAP_64OK;
2504
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002505 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02002506 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07002507 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002508 else {
Yang Hongyange9304382009-04-13 14:40:14 -07002509 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
2510 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002511 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002512
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002513 /* read number of streams from GCAP register instead of using
2514 * hardcoded value
2515 */
2516 chip->capture_streams = (gcap >> 8) & 0x0f;
2517 chip->playback_streams = (gcap >> 12) & 0x0f;
2518 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01002519 /* gcap didn't give any info, switching to old method */
2520
2521 switch (chip->driver_type) {
2522 case AZX_DRIVER_ULI:
2523 chip->playback_streams = ULI_NUM_PLAYBACK;
2524 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002525 break;
2526 case AZX_DRIVER_ATIHDMI:
2527 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
2528 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002529 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01002530 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01002531 default:
2532 chip->playback_streams = ICH6_NUM_PLAYBACK;
2533 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002534 break;
2535 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002536 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002537 chip->capture_index_offset = 0;
2538 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002539 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002540 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
2541 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002542 if (!chip->azx_dev) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002543 snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002544 goto errout;
2545 }
2546
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002547 for (i = 0; i < chip->num_streams; i++) {
2548 /* allocate memory for the BDL for each stream */
2549 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2550 snd_dma_pci_data(chip->pci),
2551 BDL_SIZE, &chip->azx_dev[i].bdl);
2552 if (err < 0) {
2553 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
2554 goto errout;
2555 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002556 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002557 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002558 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2559 snd_dma_pci_data(chip->pci),
2560 chip->num_streams * 8, &chip->posbuf);
2561 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002562 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
2563 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002564 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002565 /* allocate CORB/RIRB */
Takashi Iwai81740862009-05-26 15:22:00 +02002566 err = azx_alloc_cmd_io(chip);
2567 if (err < 0)
2568 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002569
2570 /* initialize streams */
2571 azx_init_stream(chip);
2572
2573 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02002574 azx_init_pci(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002575 azx_init_chip(chip);
2576
2577 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02002578 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002579 snd_printk(KERN_ERR SFX "no codecs found!\n");
2580 err = -ENODEV;
2581 goto errout;
2582 }
2583
Takashi Iwaid01ce992007-07-27 16:52:19 +02002584 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
2585 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002586 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
2587 goto errout;
2588 }
2589
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002590 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02002591 strlcpy(card->shortname, driver_short_names[chip->driver_type],
2592 sizeof(card->shortname));
2593 snprintf(card->longname, sizeof(card->longname),
2594 "%s at 0x%lx irq %i",
2595 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002596
Linus Torvalds1da177e2005-04-16 15:20:36 -07002597 *rchip = chip;
2598 return 0;
2599
2600 errout:
2601 azx_free(chip);
2602 return err;
2603}
2604
Takashi Iwaicb53c622007-08-10 17:21:45 +02002605static void power_down_all_codecs(struct azx *chip)
2606{
2607#ifdef CONFIG_SND_HDA_POWER_SAVE
2608 /* The codecs were powered up in snd_hda_codec_new().
2609 * Now all initialization done, so turn them down if possible
2610 */
2611 struct hda_codec *codec;
2612 list_for_each_entry(codec, &chip->bus->codec_list, list) {
2613 snd_hda_power_down(codec);
2614 }
2615#endif
2616}
2617
Takashi Iwaid01ce992007-07-27 16:52:19 +02002618static int __devinit azx_probe(struct pci_dev *pci,
2619 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002620{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002621 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002622 struct snd_card *card;
2623 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02002624 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002625
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002626 if (dev >= SNDRV_CARDS)
2627 return -ENODEV;
2628 if (!enable[dev]) {
2629 dev++;
2630 return -ENOENT;
2631 }
2632
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002633 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
2634 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002635 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002636 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002637 }
2638
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002639 /* set this here since it's referred in snd_hda_load_patch() */
2640 snd_card_set_dev(card, &pci->dev);
2641
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002642 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002643 if (err < 0)
2644 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01002645 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002646
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01002647#ifdef CONFIG_SND_HDA_INPUT_BEEP
2648 chip->beep_mode = beep_mode[dev];
2649#endif
2650
Linus Torvalds1da177e2005-04-16 15:20:36 -07002651 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002652 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002653 if (err < 0)
2654 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002655#ifdef CONFIG_SND_HDA_PATCH_LOADER
2656 if (patch[dev]) {
2657 snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
2658 patch[dev]);
2659 err = snd_hda_load_patch(chip->bus, patch[dev]);
2660 if (err < 0)
2661 goto out_free;
2662 }
2663#endif
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002664 if (!probe_only[dev]) {
2665 err = azx_codec_configure(chip);
2666 if (err < 0)
2667 goto out_free;
2668 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002669
2670 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02002671 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002672 if (err < 0)
2673 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002674
2675 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002676 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002677 if (err < 0)
2678 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002679
Takashi Iwaid01ce992007-07-27 16:52:19 +02002680 err = snd_card_register(card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002681 if (err < 0)
2682 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002683
2684 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002685 chip->running = 1;
2686 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002687 azx_notifier_register(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002688
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01002689 dev++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002690 return err;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002691out_free:
2692 snd_card_free(card);
2693 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002694}
2695
2696static void __devexit azx_remove(struct pci_dev *pci)
2697{
2698 snd_card_free(pci_get_drvdata(pci));
2699 pci_set_drvdata(pci, NULL);
2700}
2701
2702/* PCI IDs */
Takashi Iwaif40b6892006-07-05 16:51:05 +02002703static struct pci_device_id azx_ids[] = {
Takashi Iwai87218e92008-02-21 08:13:11 +01002704 /* ICH 6..10 */
2705 { PCI_DEVICE(0x8086, 0x2668), .driver_data = AZX_DRIVER_ICH },
2706 { PCI_DEVICE(0x8086, 0x27d8), .driver_data = AZX_DRIVER_ICH },
2707 { PCI_DEVICE(0x8086, 0x269a), .driver_data = AZX_DRIVER_ICH },
2708 { PCI_DEVICE(0x8086, 0x284b), .driver_data = AZX_DRIVER_ICH },
Kailang Yangabbc9d12008-05-27 11:48:01 +02002709 { PCI_DEVICE(0x8086, 0x2911), .driver_data = AZX_DRIVER_ICH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002710 { PCI_DEVICE(0x8086, 0x293e), .driver_data = AZX_DRIVER_ICH },
2711 { PCI_DEVICE(0x8086, 0x293f), .driver_data = AZX_DRIVER_ICH },
2712 { PCI_DEVICE(0x8086, 0x3a3e), .driver_data = AZX_DRIVER_ICH },
2713 { PCI_DEVICE(0x8086, 0x3a6e), .driver_data = AZX_DRIVER_ICH },
Seth Heasleyb29c2362008-08-08 15:56:39 -07002714 /* PCH */
2715 { PCI_DEVICE(0x8086, 0x3b56), .driver_data = AZX_DRIVER_ICH },
Vitaliy Kulikovc602c8a2010-03-15 09:01:26 +01002716 { PCI_DEVICE(0x8086, 0x3b57), .driver_data = AZX_DRIVER_ICH },
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08002717 /* CPT */
Seth Heasley32679f92010-02-22 17:31:09 -08002718 { PCI_DEVICE(0x8086, 0x1c20), .driver_data = AZX_DRIVER_PCH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002719 /* SCH */
2720 { PCI_DEVICE(0x8086, 0x811b), .driver_data = AZX_DRIVER_SCH },
2721 /* ATI SB 450/600 */
2722 { PCI_DEVICE(0x1002, 0x437b), .driver_data = AZX_DRIVER_ATI },
2723 { PCI_DEVICE(0x1002, 0x4383), .driver_data = AZX_DRIVER_ATI },
2724 /* ATI HDMI */
2725 { PCI_DEVICE(0x1002, 0x793b), .driver_data = AZX_DRIVER_ATIHDMI },
2726 { PCI_DEVICE(0x1002, 0x7919), .driver_data = AZX_DRIVER_ATIHDMI },
2727 { PCI_DEVICE(0x1002, 0x960f), .driver_data = AZX_DRIVER_ATIHDMI },
Libin Yang9e6dd472008-08-12 12:25:46 +02002728 { PCI_DEVICE(0x1002, 0x970f), .driver_data = AZX_DRIVER_ATIHDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01002729 { PCI_DEVICE(0x1002, 0xaa00), .driver_data = AZX_DRIVER_ATIHDMI },
2730 { PCI_DEVICE(0x1002, 0xaa08), .driver_data = AZX_DRIVER_ATIHDMI },
2731 { PCI_DEVICE(0x1002, 0xaa10), .driver_data = AZX_DRIVER_ATIHDMI },
2732 { PCI_DEVICE(0x1002, 0xaa18), .driver_data = AZX_DRIVER_ATIHDMI },
2733 { PCI_DEVICE(0x1002, 0xaa20), .driver_data = AZX_DRIVER_ATIHDMI },
2734 { PCI_DEVICE(0x1002, 0xaa28), .driver_data = AZX_DRIVER_ATIHDMI },
2735 { PCI_DEVICE(0x1002, 0xaa30), .driver_data = AZX_DRIVER_ATIHDMI },
2736 { PCI_DEVICE(0x1002, 0xaa38), .driver_data = AZX_DRIVER_ATIHDMI },
2737 { PCI_DEVICE(0x1002, 0xaa40), .driver_data = AZX_DRIVER_ATIHDMI },
2738 { PCI_DEVICE(0x1002, 0xaa48), .driver_data = AZX_DRIVER_ATIHDMI },
2739 /* VIA VT8251/VT8237A */
2740 { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2741 /* SIS966 */
2742 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
2743 /* ULI M5461 */
2744 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
2745 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01002746 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
2747 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2748 .class_mask = 0xffffff,
2749 .driver_data = AZX_DRIVER_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02002750 /* Teradici */
2751 { PCI_DEVICE(0x6549, 0x1200), .driver_data = AZX_DRIVER_TERA },
Takashi Iwai4e01f542009-04-16 08:53:34 +02002752 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwai313f6e22009-05-18 12:40:52 +02002753#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
2754 /* the following entry conflicts with snd-ctxfi driver,
2755 * as ctxfi driver mutates from HD-audio to native mode with
2756 * a special command sequence.
2757 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02002758 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
2759 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2760 .class_mask = 0xffffff,
2761 .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai313f6e22009-05-18 12:40:52 +02002762#else
2763 /* this entry seems still valid -- i.e. without emu20kx chip */
2764 { PCI_DEVICE(0x1102, 0x0009), .driver_data = AZX_DRIVER_GENERIC },
2765#endif
Andiry Brienza9176b672009-07-17 11:32:32 +08002766 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01002767 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
2768 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2769 .class_mask = 0xffffff,
2770 .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08002771 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
2772 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2773 .class_mask = 0xffffff,
2774 .driver_data = AZX_DRIVER_GENERIC },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002775 { 0, }
2776};
2777MODULE_DEVICE_TABLE(pci, azx_ids);
2778
2779/* pci_driver definition */
2780static struct pci_driver driver = {
2781 .name = "HDA Intel",
2782 .id_table = azx_ids,
2783 .probe = azx_probe,
2784 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01002785#ifdef CONFIG_PM
2786 .suspend = azx_suspend,
2787 .resume = azx_resume,
2788#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002789};
2790
2791static int __init alsa_card_azx_init(void)
2792{
Takashi Iwai01d25d42005-04-11 16:58:24 +02002793 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002794}
2795
2796static void __exit alsa_card_azx_exit(void)
2797{
2798 pci_unregister_driver(&driver);
2799}
2800
2801module_init(alsa_card_azx_init)
2802module_exit(alsa_card_azx_exit)