blob: 03e7f9e683e31076d0d0bdb0f793bbc122bc8729 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080035#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020039#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020040#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070043
Linus Torvalds1da177e2005-04-16 15:20:36 -070044/* General customization:
45 */
46
47#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
48
49#define DRIVER_NAME "i915"
50#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070051#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Jesse Barnes317c35d2008-08-25 15:11:06 -070053enum pipe {
54 PIPE_A = 0,
55 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080056 PIPE_C,
57 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070058};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080059#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070060
Jesse Barnes80824002009-09-10 15:28:06 -070061enum plane {
62 PLANE_A = 0,
63 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080064 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070065};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080066#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080067
Eugeni Dodonov2b139522012-03-29 12:32:22 -030068enum port {
69 PORT_A = 0,
70 PORT_B,
71 PORT_C,
72 PORT_D,
73 PORT_E,
74 I915_MAX_PORTS
75};
76#define port_name(p) ((p) + 'A')
77
Eric Anholt62fdfea2010-05-21 13:26:39 -070078#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
79
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080080#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
81
Jesse Barnesee7b9f92012-04-20 17:11:53 +010082struct intel_pch_pll {
83 int refcount; /* count of number of CRTCs sharing this PLL */
84 int active; /* count of number of active CRTCs (i.e. DPMS on) */
85 bool on; /* is the PLL actually active? Disabled during modeset */
86 int pll_reg;
87 int fp0_reg;
88 int fp1_reg;
89};
90#define I915_NUM_PLLS 2
91
Linus Torvalds1da177e2005-04-16 15:20:36 -070092/* Interface history:
93 *
94 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110095 * 1.2: Add Power Management
96 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110097 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100098 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100099 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
100 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101 */
102#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000103#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104#define DRIVER_PATCHLEVEL 0
105
Eric Anholt673a3942008-07-30 12:06:12 -0700106#define WATCH_COHERENCY 0
Chris Wilson23bc5982010-09-29 16:10:57 +0100107#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700108
Dave Airlie71acb5e2008-12-30 20:31:46 +1000109#define I915_GEM_PHYS_CURSOR_0 1
110#define I915_GEM_PHYS_CURSOR_1 2
111#define I915_GEM_PHYS_OVERLAY_REGS 3
112#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
113
114struct drm_i915_gem_phys_object {
115 int id;
116 struct page **page_list;
117 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000118 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000119};
120
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121struct mem_block {
122 struct mem_block *next;
123 struct mem_block *prev;
124 int start;
125 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000126 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127};
128
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700129struct opregion_header;
130struct opregion_acpi;
131struct opregion_swsci;
132struct opregion_asle;
Keith Packard8d715f02011-11-18 20:39:01 -0800133struct drm_i915_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700134
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100135struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700136 struct opregion_header __iomem *header;
137 struct opregion_acpi __iomem *acpi;
138 struct opregion_swsci __iomem *swsci;
139 struct opregion_asle __iomem *asle;
140 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000141 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100142};
Chris Wilson44834a62010-08-19 16:09:23 +0100143#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100144
Chris Wilson6ef3d422010-08-04 20:26:07 +0100145struct intel_overlay;
146struct intel_overlay_error_state;
147
Dave Airlie7c1c2872008-11-28 14:22:24 +1000148struct drm_i915_master_private {
149 drm_local_map_t *sarea;
150 struct _drm_i915_sarea *sarea_priv;
151};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800152#define I915_FENCE_REG_NONE -1
Daniel Vetter4b9de732011-10-09 21:52:02 +0200153#define I915_MAX_NUM_FENCES 16
154/* 16 fences + sign bit for FENCE_REG_NONE */
155#define I915_MAX_NUM_FENCE_BITS 5
Jesse Barnesde151cf2008-11-12 10:03:55 -0800156
157struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200158 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000159 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100160 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800161};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000162
yakui_zhao9b9d1722009-05-31 17:17:17 +0800163struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100164 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800165 u8 dvo_port;
166 u8 slave_addr;
167 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100168 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400169 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800170};
171
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000172struct intel_display_error_state;
173
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700174struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200175 struct kref ref;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700176 u32 eir;
177 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700178 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700179 u32 ccid;
Ben Widawsky9574b3f2012-04-26 16:03:01 -0700180 bool waiting[I915_NUM_RINGS];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800181 u32 pipestat[I915_MAX_PIPES];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100182 u32 tail[I915_NUM_RINGS];
183 u32 head[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100184 u32 ipeir[I915_NUM_RINGS];
185 u32 ipehr[I915_NUM_RINGS];
186 u32 instdone[I915_NUM_RINGS];
187 u32 acthd[I915_NUM_RINGS];
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100188 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
189 /* our own tracking of ring head and tail */
190 u32 cpu_ring_head[I915_NUM_RINGS];
191 u32 cpu_ring_tail[I915_NUM_RINGS];
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100192 u32 error; /* gen6+ */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100193 u32 instpm[I915_NUM_RINGS];
194 u32 instps[I915_NUM_RINGS];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700195 u32 instdone1;
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100196 u32 seqno[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000197 u64 bbaddr;
Daniel Vetter33f3f512011-12-14 13:57:39 +0100198 u32 fault_reg[I915_NUM_RINGS];
199 u32 done_reg;
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100200 u32 faddr[I915_NUM_RINGS];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200201 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700202 struct timeval time;
Chris Wilson52d39a22012-02-15 11:25:37 +0000203 struct drm_i915_error_ring {
204 struct drm_i915_error_object {
205 int page_count;
206 u32 gtt_offset;
207 u32 *pages[0];
208 } *ringbuffer, *batchbuffer;
209 struct drm_i915_error_request {
210 long jiffies;
211 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000212 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000213 } *requests;
214 int num_requests;
215 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000216 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000217 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000218 u32 name;
219 u32 seqno;
220 u32 gtt_offset;
221 u32 read_domains;
222 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200223 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000224 s32 pinned:2;
225 u32 tiling:2;
226 u32 dirty:1;
227 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100228 s32 ring:4;
Chris Wilson93dfb402011-03-29 16:59:50 -0700229 u32 cache_level:2;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000230 } *active_bo, *pinned_bo;
231 u32 active_bo_count, pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100232 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000233 struct intel_display_error_state *display;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700234};
235
Jesse Barnese70236a2009-09-21 10:42:27 -0700236struct drm_i915_display_funcs {
237 void (*dpms)(struct drm_crtc *crtc, int mode);
Adam Jacksonee5382a2010-04-23 11:17:39 -0400238 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700239 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
240 void (*disable_fbc)(struct drm_device *dev);
241 int (*get_display_clock_speed)(struct drm_device *dev);
242 int (*get_fifo_size)(struct drm_device *dev, int plane);
Chris Wilsond2102462011-01-24 17:43:27 +0000243 void (*update_wm)(struct drm_device *dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800244 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
245 uint32_t sprite_width, int pixel_size);
Chris Wilson91041832012-04-26 11:28:42 +0100246 void (*sanitize_pm)(struct drm_device *dev);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -0300247 void (*update_linetime_wm)(struct drm_device *dev, int pipe,
248 struct drm_display_mode *mode);
Eric Anholtf564048e2011-03-30 13:01:02 -0700249 int (*crtc_mode_set)(struct drm_crtc *crtc,
250 struct drm_display_mode *mode,
251 struct drm_display_mode *adjusted_mode,
252 int x, int y,
253 struct drm_framebuffer *old_fb);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100254 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800255 void (*write_eld)(struct drm_connector *connector,
256 struct drm_crtc *crtc);
Jesse Barnes674cf962011-04-28 14:27:04 -0700257 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700258 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes645c62a2011-05-11 09:49:31 -0700259 void (*init_pch_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700260 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
261 struct drm_framebuffer *fb,
262 struct drm_i915_gem_object *obj);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700263 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
264 int x, int y);
Keith Packard8d715f02011-11-18 20:39:01 -0800265 void (*force_wake_get)(struct drm_i915_private *dev_priv);
266 void (*force_wake_put)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700267 /* clock updates for mode set */
268 /* cursor updates */
269 /* render clock increase/decrease */
270 /* display clock increase/decrease */
271 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700272};
273
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500274struct intel_device_info {
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100275 u8 gen;
Akshay Joshi0206e352011-08-16 15:34:10 -0400276 u8 is_mobile:1;
277 u8 is_i85x:1;
278 u8 is_i915g:1;
279 u8 is_i945gm:1;
280 u8 is_g33:1;
281 u8 need_gfx_hws:1;
282 u8 is_g4x:1;
283 u8 is_pineview:1;
284 u8 is_broadwater:1;
285 u8 is_crestline:1;
286 u8 is_ivybridge:1;
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700287 u8 is_valleyview:1;
Eugeni Dodonov7e508a22012-03-29 12:32:17 -0300288 u8 has_pch_split:1;
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300289 u8 is_haswell:1;
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 u8 has_fbc:1;
291 u8 has_pipe_cxsr:1;
292 u8 has_hotplug:1;
293 u8 cursor_needs_physical:1;
294 u8 has_overlay:1;
295 u8 overlay_needs_physical:1;
296 u8 supports_tv:1;
297 u8 has_bsd_ring:1;
298 u8 has_blt_ring:1;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200299 u8 has_llc:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500300};
301
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100302#define I915_PPGTT_PD_ENTRIES 512
303#define I915_PPGTT_PT_ENTRIES 1024
304struct i915_hw_ppgtt {
305 unsigned num_pd_entries;
306 struct page **pt_pages;
307 uint32_t pd_offset;
308 dma_addr_t *pt_dma_addr;
309 dma_addr_t scratch_page_dma_addr;
310};
311
Ben Widawsky40521052012-06-04 14:42:43 -0700312
313/* This must match up with the value previously used for execbuf2.rsvd1. */
314#define DEFAULT_CONTEXT_ID 0
315struct i915_hw_context {
316 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700317 bool is_initialized;
Ben Widawsky40521052012-06-04 14:42:43 -0700318 struct drm_i915_file_private *file_priv;
319 struct intel_ring_buffer *ring;
320 struct drm_i915_gem_object *obj;
321};
322
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800323enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100324 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800325 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
326 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
327 FBC_MODE_TOO_LARGE, /* mode too large for compression */
328 FBC_BAD_PLANE, /* fbc not supported on plane */
329 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700330 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700331 FBC_MODULE_PARAM,
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800332};
333
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800334enum intel_pch {
335 PCH_IBX, /* Ibexpeak PCH */
336 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300337 PCH_LPT, /* Lynxpoint PCH */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800338};
339
Jesse Barnesb690e962010-07-19 13:53:12 -0700340#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700341#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100342#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700343
Dave Airlie8be48d92010-03-30 05:34:14 +0000344struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100345struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000346
Daniel Vetterc2b91522012-02-14 22:37:19 +0100347struct intel_gmbus {
348 struct i2c_adapter adapter;
Daniel Vetterf6f808c2012-02-14 18:58:49 +0100349 bool force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100350 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100351 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100352 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100353 struct drm_i915_private *dev_priv;
354};
355
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700357 struct drm_device *dev;
358
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500359 const struct intel_device_info *info;
360
Chris Wilson72bfa192010-12-19 11:42:05 +0000361 int relative_constants_mode;
Dave Airlieac5c4e72008-12-19 15:38:34 +1000362
Eric Anholt3043c602008-10-02 12:24:47 -0700363 void __iomem *regs;
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100364 /** gt_fifo_count and the subsequent register write are synchronized
365 * with dev->struct_mutex. */
366 unsigned gt_fifo_count;
367 /** forcewake_count is protected by gt_lock */
368 unsigned forcewake_count;
369 /** gt_lock is also taken in irq contexts. */
370 struct spinlock gt_lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371
Daniel Kurtzf2c96772012-03-28 02:36:16 +0800372 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
Chris Wilsonf899fc62010-07-20 15:44:45 -0700373
Yufeng Shen8a8ed1f2012-02-13 17:36:54 -0500374 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
375 * controller on different i2c buses. */
376 struct mutex gmbus_mutex;
377
Daniel Vetter110447fc2012-03-23 23:43:36 +0100378 /**
379 * Base address of the gmbus and gpio block.
380 */
381 uint32_t gpio_mmio_base;
382
Dave Airlieec2a4c32009-08-04 11:43:41 +1000383 struct pci_dev *bridge_dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000384 struct intel_ring_buffer ring[I915_NUM_RINGS];
Chris Wilson6f392d5482010-08-07 11:01:22 +0100385 uint32_t next_seqno;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000387 drm_dma_handle_t *status_page_dmah;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700388 uint32_t counter;
Chris Wilson05394f32010-11-08 19:18:58 +0000389 struct drm_i915_gem_object *pwrctx;
390 struct drm_i915_gem_object *renderctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391
Jesse Barnesd7658982009-06-05 14:41:29 +0000392 struct resource mch_res;
393
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000394 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 int back_offset;
396 int front_offset;
397 int current_page;
398 int page_flipping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 atomic_t irq_received;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000401
402 /* protects the irq masks */
403 spinlock_t irq_lock;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700404
405 /* DPIO indirect register protection */
406 spinlock_t dpio_lock;
407
Eric Anholted4cb412008-07-29 12:10:39 -0700408 /** Cached value of IMR to avoid reads in updating the bitfield */
Keith Packard7c463582008-11-04 02:03:27 -0800409 u32 pipestat[2];
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000410 u32 irq_mask;
411 u32 gt_irq_mask;
412 u32 pch_irq_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413
Jesse Barnes5ca58282009-03-31 14:11:15 -0700414 u32 hotplug_supported_mask;
415 struct work_struct hotplug_work;
416
Dave Airlie0d6aa602006-01-02 20:14:23 +1100417 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airliea3524f12010-06-06 18:59:41 +1000418 int num_pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100419 int num_pch_pll;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000420
Ben Gamarif65d9422009-09-14 17:48:44 -0400421 /* For hangcheck timer */
Chris Wilson576ae4b2010-11-12 13:36:26 +0000422#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
Ben Gamarif65d9422009-09-14 17:48:44 -0400423 struct timer_list hangcheck_timer;
424 int hangcheck_count;
Chris Wilsonb4519512012-05-11 14:29:30 +0100425 uint32_t last_acthd[I915_NUM_RINGS];
Chris Wilsoncbb465e2010-06-06 12:16:24 +0100426 uint32_t last_instdone;
427 uint32_t last_instdone1;
Ben Gamarif65d9422009-09-14 17:48:44 -0400428
Daniel Vettere5eb3d62012-05-03 14:48:16 +0200429 unsigned int stop_rings;
430
Jesse Barnes80824002009-09-10 15:28:06 -0700431 unsigned long cfb_size;
Chris Wilson016b9b62011-07-08 12:22:43 +0100432 unsigned int cfb_fb;
433 enum plane cfb_plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +0100434 int cfb_y;
Chris Wilson1630fe72011-07-08 12:22:42 +0100435 struct intel_fbc_work *fbc_work;
Jesse Barnes80824002009-09-10 15:28:06 -0700436
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100437 struct intel_opregion opregion;
438
Daniel Vetter02e792f2009-09-15 22:57:34 +0200439 /* overlay */
440 struct intel_overlay *overlay;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800441 bool sprite_scaling_enabled;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200442
Jesse Barnes79e53942008-11-07 14:24:08 -0800443 /* LVDS info */
Chris Wilsona9573552010-08-22 13:18:16 +0100444 int backlight_level; /* restore backlight to this value */
Chris Wilson47356eb2011-01-11 17:06:04 +0000445 bool backlight_enabled;
Ma Ling88631702009-05-13 11:19:55 +0800446 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
447 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Jesse Barnes79e53942008-11-07 14:24:08 -0800448
449 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100450 unsigned int int_tv_support:1;
451 unsigned int lvds_dither:1;
452 unsigned int lvds_vbt:1;
453 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500454 unsigned int lvds_use_ssc:1;
Keith Packardabd06862011-09-26 14:24:14 -0700455 unsigned int display_clock_mode:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500456 int lvds_ssc_freq;
Takashi Iwaib0354382012-03-20 13:07:05 +0100457 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
458 unsigned int lvds_val; /* used for checking LVDS channel mode */
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100459 struct {
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700460 int rate;
461 int lanes;
462 int preemphasis;
463 int vswing;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100464
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700465 bool initialized;
466 bool support;
467 int bpp;
468 struct edp_power_seq pps;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100469 } edp;
Jesse Barnes89667382010-10-07 16:01:21 -0700470 bool no_aux_handshake;
Jesse Barnes79e53942008-11-07 14:24:08 -0800471
Jesse Barnesc1c7af62009-09-10 15:28:03 -0700472 struct notifier_block lid_notifier;
473
Chris Wilsonf899fc62010-07-20 15:44:45 -0700474 int crt_ddc_pin;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200475 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800476 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
477 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
478
Li Peng95534262010-05-18 18:58:44 +0800479 unsigned int fsb_freq, mem_freq, is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +0800480
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700481 spinlock_t error_lock;
Daniel Vetter742cbee2012-04-27 15:17:39 +0200482 /* Protected by dev->error_lock. */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700483 struct drm_i915_error_state *first_error;
Jesse Barnes8a905232009-07-11 16:48:03 -0400484 struct work_struct error_work;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100485 struct completion error_completion;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700486 struct workqueue_struct *wq;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700487
Jesse Barnese70236a2009-09-21 10:42:27 -0700488 /* Display functions */
489 struct drm_i915_display_funcs display;
490
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800491 /* PCH chipset type */
492 enum intel_pch pch_type;
493
Jesse Barnesb690e962010-07-19 13:53:12 -0700494 unsigned long quirks;
495
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000496 /* Register state */
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800497 bool modeset_on_lid;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000498 u8 saveLBB;
499 u32 saveDSPACNTR;
500 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000501 u32 saveDSPARB;
Chris Wilson968b5032011-03-23 18:16:55 +0000502 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000503 u32 savePIPEACONF;
504 u32 savePIPEBCONF;
505 u32 savePIPEASRC;
506 u32 savePIPEBSRC;
507 u32 saveFPA0;
508 u32 saveFPA1;
509 u32 saveDPLL_A;
510 u32 saveDPLL_A_MD;
511 u32 saveHTOTAL_A;
512 u32 saveHBLANK_A;
513 u32 saveHSYNC_A;
514 u32 saveVTOTAL_A;
515 u32 saveVBLANK_A;
516 u32 saveVSYNC_A;
517 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000518 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800519 u32 saveTRANS_HTOTAL_A;
520 u32 saveTRANS_HBLANK_A;
521 u32 saveTRANS_HSYNC_A;
522 u32 saveTRANS_VTOTAL_A;
523 u32 saveTRANS_VBLANK_A;
524 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000525 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000526 u32 saveDSPASTRIDE;
527 u32 saveDSPASIZE;
528 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700529 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000530 u32 saveDSPASURF;
531 u32 saveDSPATILEOFF;
532 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700533 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000534 u32 saveBLC_PWM_CTL;
535 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800536 u32 saveBLC_CPU_PWM_CTL;
537 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000538 u32 saveFPB0;
539 u32 saveFPB1;
540 u32 saveDPLL_B;
541 u32 saveDPLL_B_MD;
542 u32 saveHTOTAL_B;
543 u32 saveHBLANK_B;
544 u32 saveHSYNC_B;
545 u32 saveVTOTAL_B;
546 u32 saveVBLANK_B;
547 u32 saveVSYNC_B;
548 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000549 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800550 u32 saveTRANS_HTOTAL_B;
551 u32 saveTRANS_HBLANK_B;
552 u32 saveTRANS_HSYNC_B;
553 u32 saveTRANS_VTOTAL_B;
554 u32 saveTRANS_VBLANK_B;
555 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000556 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000557 u32 saveDSPBSTRIDE;
558 u32 saveDSPBSIZE;
559 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700560 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000561 u32 saveDSPBSURF;
562 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700563 u32 saveVGA0;
564 u32 saveVGA1;
565 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000566 u32 saveVGACNTRL;
567 u32 saveADPA;
568 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700569 u32 savePP_ON_DELAYS;
570 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000571 u32 saveDVOA;
572 u32 saveDVOB;
573 u32 saveDVOC;
574 u32 savePP_ON;
575 u32 savePP_OFF;
576 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700577 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000578 u32 savePFIT_CONTROL;
579 u32 save_palette_a[256];
580 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700581 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000582 u32 saveFBC_CFB_BASE;
583 u32 saveFBC_LL_BASE;
584 u32 saveFBC_CONTROL;
585 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000586 u32 saveIER;
587 u32 saveIIR;
588 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800589 u32 saveDEIER;
590 u32 saveDEIMR;
591 u32 saveGTIER;
592 u32 saveGTIMR;
593 u32 saveFDI_RXA_IMR;
594 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800595 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800596 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000597 u32 saveSWF0[16];
598 u32 saveSWF1[16];
599 u32 saveSWF2[3];
600 u8 saveMSR;
601 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800602 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000603 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000604 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000605 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000606 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200607 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000608 u32 saveCURACNTR;
609 u32 saveCURAPOS;
610 u32 saveCURABASE;
611 u32 saveCURBCNTR;
612 u32 saveCURBPOS;
613 u32 saveCURBBASE;
614 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700615 u32 saveDP_B;
616 u32 saveDP_C;
617 u32 saveDP_D;
618 u32 savePIPEA_GMCH_DATA_M;
619 u32 savePIPEB_GMCH_DATA_M;
620 u32 savePIPEA_GMCH_DATA_N;
621 u32 savePIPEB_GMCH_DATA_N;
622 u32 savePIPEA_DP_LINK_M;
623 u32 savePIPEB_DP_LINK_M;
624 u32 savePIPEA_DP_LINK_N;
625 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800626 u32 saveFDI_RXA_CTL;
627 u32 saveFDI_TXA_CTL;
628 u32 saveFDI_RXB_CTL;
629 u32 saveFDI_TXB_CTL;
630 u32 savePFA_CTL_1;
631 u32 savePFB_CTL_1;
632 u32 savePFA_WIN_SZ;
633 u32 savePFB_WIN_SZ;
634 u32 savePFA_WIN_POS;
635 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000636 u32 savePCH_DREF_CONTROL;
637 u32 saveDISP_ARB_CTL;
638 u32 savePIPEA_DATA_M1;
639 u32 savePIPEA_DATA_N1;
640 u32 savePIPEA_LINK_M1;
641 u32 savePIPEA_LINK_N1;
642 u32 savePIPEB_DATA_M1;
643 u32 savePIPEB_DATA_N1;
644 u32 savePIPEB_LINK_M1;
645 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000646 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400647 u32 savePCH_PORT_HOTPLUG;
Eric Anholt673a3942008-07-30 12:06:12 -0700648
649 struct {
Daniel Vetter19966752010-09-06 20:08:44 +0200650 /** Bridge to intel-gtt-ko */
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000651 const struct intel_gtt *gtt;
Daniel Vetter19966752010-09-06 20:08:44 +0200652 /** Memory allocator for GTT stolen memory */
Chris Wilsonfe669bf2010-11-23 12:09:30 +0000653 struct drm_mm stolen;
Daniel Vetter19966752010-09-06 20:08:44 +0200654 /** Memory allocator for GTT */
Eric Anholt673a3942008-07-30 12:06:12 -0700655 struct drm_mm gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100656 /** List of all objects in gtt_space. Used to restore gtt
657 * mappings on resume */
658 struct list_head gtt_list;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000659
660 /** Usable portion of the GTT for GEM */
661 unsigned long gtt_start;
Daniel Vettera6e0aa42010-09-16 15:45:15 +0200662 unsigned long gtt_mappable_end;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000663 unsigned long gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700664
Keith Packard0839ccb2008-10-30 19:38:48 -0700665 struct io_mapping *gtt_mapping;
Daniel Vetterdd2757f2012-06-07 15:55:57 +0200666 phys_addr_t gtt_base_addr;
Eric Anholtab657db12009-01-23 12:57:47 -0800667 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700668
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100669 /** PPGTT used for aliasing the PPGTT with the GTT */
670 struct i915_hw_ppgtt *aliasing_ppgtt;
671
Ben Widawskyb9524a12012-05-25 16:56:24 -0700672 u32 *l3_remap_info;
673
Chris Wilson17250b72010-10-28 12:51:39 +0100674 struct shrinker inactive_shrinker;
Chris Wilson31169712009-09-14 16:50:28 +0100675
Eric Anholt673a3942008-07-30 12:06:12 -0700676 /**
Chris Wilson69dc4982010-10-19 10:36:51 +0100677 * List of objects currently involved in rendering.
678 *
679 * Includes buffers having the contents of their GPU caches
680 * flushed, not necessarily primitives. last_rendering_seqno
681 * represents when the rendering involved will be completed.
682 *
683 * A reference is held on the buffer while on this list.
684 */
685 struct list_head active_list;
686
687 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700688 * List of objects which are not in the ringbuffer but which
689 * still have a write_domain which needs to be flushed before
690 * unbinding.
691 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800692 * last_rendering_seqno is 0 while an object is in this list.
693 *
Eric Anholt673a3942008-07-30 12:06:12 -0700694 * A reference is held on the buffer while on this list.
695 */
696 struct list_head flushing_list;
697
698 /**
699 * LRU list of objects which are not in the ringbuffer and
700 * are ready to unbind, but are still in the GTT.
701 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800702 * last_rendering_seqno is 0 while an object is in this list.
703 *
Eric Anholt673a3942008-07-30 12:06:12 -0700704 * A reference is not held on the buffer while on this list,
705 * as merely being GTT-bound shouldn't prevent its being
706 * freed, and we'll pull it off the list in the free path.
707 */
708 struct list_head inactive_list;
709
Eric Anholta09ba7f2009-08-29 12:49:51 -0700710 /** LRU list of objects with fence regs on them. */
711 struct list_head fence_list;
712
Eric Anholt673a3942008-07-30 12:06:12 -0700713 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700714 * We leave the user IRQ off as much as possible,
715 * but this means that requests will finish and never
716 * be retired once the system goes idle. Set a timer to
717 * fire periodically while the ring is running. When it
718 * fires, go retire requests.
719 */
720 struct delayed_work retire_work;
721
Eric Anholt673a3942008-07-30 12:06:12 -0700722 /**
Chris Wilsonce453d82011-02-21 14:43:56 +0000723 * Are we in a non-interruptible section of code like
724 * modesetting?
725 */
726 bool interruptible;
727
728 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700729 * Flag if the X Server, and thus DRM, is not currently in
730 * control of the device.
731 *
732 * This is set between LeaveVT and EnterVT. It needs to be
733 * replaced with a semaphore. It also needs to be
734 * transitioned away from for kernel modesetting.
735 */
736 int suspended;
737
738 /**
739 * Flag if the hardware appears to be wedged.
740 *
741 * This is set when attempts to idle the device timeout.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300742 * It prevents command submission from occurring and makes
Eric Anholt673a3942008-07-30 12:06:12 -0700743 * every pending request fail
744 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400745 atomic_t wedged;
Eric Anholt673a3942008-07-30 12:06:12 -0700746
747 /** Bit 6 swizzling required for X tiling */
748 uint32_t bit_6_swizzle_x;
749 /** Bit 6 swizzling required for Y tiling */
750 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000751
752 /* storage for physical objects */
753 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Chris Wilson92204342010-09-18 11:02:01 +0100754
Chris Wilson73aa8082010-09-30 11:46:12 +0100755 /* accounting, useful for userland debugging */
Chris Wilson73aa8082010-09-30 11:46:12 +0100756 size_t gtt_total;
Chris Wilson6299f992010-11-24 12:23:44 +0000757 size_t mappable_gtt_total;
758 size_t object_memory;
Chris Wilson73aa8082010-09-30 11:46:12 +0100759 u32 object_count;
Eric Anholt673a3942008-07-30 12:06:12 -0700760 } mm;
Daniel Vetter87813422012-05-02 11:49:32 +0200761
762 /* Old dri1 support infrastructure, beware the dragons ya fools entering
763 * here! */
764 struct {
765 unsigned allow_batchbuffer : 1;
Daniel Vetter316d3882012-04-26 23:28:15 +0200766 u32 __iomem *gfx_hws_cpu_addr;
Daniel Vetter87813422012-05-02 11:49:32 +0200767 } dri1;
768
769 /* Kernel Modesetting */
770
yakui_zhao9b9d1722009-05-31 17:17:17 +0800771 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800772 /* indicate whether the LVDS_BORDER should be enabled or not */
773 unsigned int lvds_border_bits;
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100774 /* Panel fitter placement and size for Ironlake+ */
775 u32 pch_pf_pos, pch_pf_size;
Jesse Barnes652c3932009-08-17 13:31:43 -0700776
Jesse Barnes27f82272011-09-02 12:54:37 -0700777 struct drm_crtc *plane_to_crtc_mapping[3];
778 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500779 wait_queue_head_t pending_flip_queue;
780
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100781 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
782
Jesse Barnes652c3932009-08-17 13:31:43 -0700783 /* Reclocking support */
784 bool render_reclock_avail;
785 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000786 /* indicates the reduced downclock for LVDS*/
787 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700788 struct work_struct idle_work;
789 struct timer_list idle_timer;
790 bool busy;
791 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800792 int child_dev_num;
793 struct child_device_config *child_dev;
Zhao Yakuia2565372009-12-11 09:26:11 +0800794 struct drm_connector *int_lvds_connector;
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200795 struct drm_connector *int_edp_connector;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800796
Zhenyu Wangc48044112009-12-17 14:48:43 +0800797 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800798
Ben Widawsky4912d042011-04-25 11:25:20 -0700799 struct work_struct rps_work;
800 spinlock_t rps_lock;
801 u32 pm_iir;
802
Jesse Barnesf97108d2010-01-29 11:27:07 -0800803 u8 cur_delay;
804 u8 min_delay;
805 u8 max_delay;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700806 u8 fmax;
807 u8 fstart;
808
Chris Wilson05394f32010-11-08 19:18:58 +0000809 u64 last_count1;
810 unsigned long last_time1;
Eugeni Dodonov4ed0b572011-11-10 13:55:15 -0200811 unsigned long chipset_power;
Chris Wilson05394f32010-11-08 19:18:58 +0000812 u64 last_count2;
813 struct timespec last_time2;
814 unsigned long gfx_power;
815 int c_m;
816 int r_t;
817 u8 corr;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700818 spinlock_t *mchdev_lock;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800819
820 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +0000821
Jesse Barnes20bf3772010-04-21 11:39:22 -0700822 struct drm_mm_node *compressed_fb;
823 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -0700824
Chris Wilsonae681d92010-10-01 14:57:56 +0100825 unsigned long last_gpu_reset;
826
Dave Airlie8be48d92010-03-30 05:34:14 +0000827 /* list of fbdev register on this device */
828 struct intel_fbdev *fbdev;
Chris Wilsone953fd72011-02-21 22:23:52 +0000829
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200830 struct backlight_device *backlight;
831
Chris Wilsone953fd72011-02-21 22:23:52 +0000832 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +0100833 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -0700834
835 struct work_struct parity_error_work;
Ben Widawsky254f9652012-06-04 14:42:42 -0700836 bool hw_contexts_disabled;
837 uint32_t hw_context_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838} drm_i915_private_t;
839
Chris Wilsonb4519512012-05-11 14:29:30 +0100840/* Iterate over initialised rings */
841#define for_each_ring(ring__, dev_priv__, i__) \
842 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
843 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
844
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800845enum hdmi_force_audio {
846 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
847 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
848 HDMI_AUDIO_AUTO, /* trust EDID */
849 HDMI_AUDIO_ON, /* force turn on HDMI audio */
850};
851
Chris Wilson93dfb402011-03-29 16:59:50 -0700852enum i915_cache_level {
853 I915_CACHE_NONE,
854 I915_CACHE_LLC,
855 I915_CACHE_LLC_MLC, /* gen6+ */
856};
857
Eric Anholt673a3942008-07-30 12:06:12 -0700858struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +0000859 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -0700860
861 /** Current space allocated to this object in the GTT, if any. */
862 struct drm_mm_node *gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100863 struct list_head gtt_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700864
865 /** This object's place on the active/flushing/inactive lists */
Chris Wilson69dc4982010-10-19 10:36:51 +0100866 struct list_head ring_list;
867 struct list_head mm_list;
Daniel Vetter99fcb762010-02-07 16:20:18 +0100868 /** This object's place on GPU write list */
869 struct list_head gpu_write_list;
Chris Wilson432e58e2010-11-25 19:32:06 +0000870 /** This object's place in the batchbuffer or on the eviction list */
871 struct list_head exec_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700872
873 /**
874 * This is set if the object is on the active or flushing lists
875 * (has pending rendering), and is not set if it's on inactive (ready
876 * to be unbound).
877 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400878 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -0700879
880 /**
881 * This is set if the object has been written to since last bound
882 * to the GTT
883 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400884 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +0200885
886 /**
Chris Wilson87ca9c82010-12-02 09:42:56 +0000887 * This is set if the object has been written to since the last
888 * GPU flush.
889 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400890 unsigned int pending_gpu_write:1;
Chris Wilson87ca9c82010-12-02 09:42:56 +0000891
892 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200893 * Fence register bits (if any) for this object. Will be set
894 * as needed when mapped into the GTT.
895 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +0200896 */
Daniel Vetter4b9de732011-10-09 21:52:02 +0200897 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +0200898
899 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200900 * Advice: are the backing pages purgeable?
901 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400902 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +0200903
904 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200905 * Current tiling mode for the object.
906 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400907 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +0100908 /**
909 * Whether the tiling parameters for the currently associated fence
910 * register have changed. Note that for the purposes of tracking
911 * tiling changes we also treat the unfenced register, the register
912 * slot that the object occupies whilst it executes a fenced
913 * command (such as BLT on gen2/3), as a "fence".
914 */
915 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +0200916
917 /** How many users have pinned this object in GTT space. The following
918 * users can each hold at most one reference: pwrite/pread, pin_ioctl
919 * (via user_pin_count), execbuffer (objects are not allowed multiple
920 * times for the same batchbuffer), and the framebuffer code. When
921 * switching/pageflipping, the framebuffer code has at most two buffers
922 * pinned per crtc.
923 *
924 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
925 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400926 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +0200927#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -0700928
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200929 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +0100930 * Is the object at the current location in the gtt mappable and
931 * fenceable? Used to avoid costly recalculations.
932 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400933 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +0100934
935 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200936 * Whether the current gtt mapping needs to be mappable (and isn't just
937 * mappable by accident). Track pin and fault separate for a more
938 * accurate mappable working set.
939 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400940 unsigned int fault_mappable:1;
941 unsigned int pin_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200942
Chris Wilsoncaea7472010-11-12 13:53:37 +0000943 /*
944 * Is the GPU currently using a fence to access this buffer,
945 */
946 unsigned int pending_fenced_gpu_access:1;
947 unsigned int fenced_gpu_access:1;
948
Chris Wilson93dfb402011-03-29 16:59:50 -0700949 unsigned int cache_level:2;
950
Daniel Vetter7bddb012012-02-09 17:15:47 +0100951 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +0100952 unsigned int has_global_gtt_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +0100953
Eric Anholt856fa192009-03-19 14:10:50 -0700954 struct page **pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700955
956 /**
Daniel Vetter185cbcb2010-11-06 12:12:35 +0100957 * DMAR support
958 */
959 struct scatterlist *sg_list;
960 int num_sg;
961
Daniel Vetter1286ff72012-05-10 15:25:09 +0200962 /* prime dma-buf support */
963 struct sg_table *sg_table;
Dave Airlie9a70cc22012-05-22 13:09:21 +0100964 void *dma_buf_vmapping;
965 int vmapping_count;
966
Daniel Vetter185cbcb2010-11-06 12:12:35 +0100967 /**
Chris Wilson67731b82010-12-08 10:38:14 +0000968 * Used for performing relocations during execbuffer insertion.
969 */
970 struct hlist_node exec_node;
971 unsigned long exec_handle;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000972 struct drm_i915_gem_exec_object2 *exec_entry;
Chris Wilson67731b82010-12-08 10:38:14 +0000973
974 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700975 * Current offset of the object in GTT space.
976 *
977 * This is the same as gtt_space->start
978 */
979 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +0100980
Chris Wilsoncaea7472010-11-12 13:53:37 +0000981 struct intel_ring_buffer *ring;
982
Chris Wilson1c293ea2012-04-17 15:31:27 +0100983 /** Breadcrumb of last rendering to the buffer. */
984 uint32_t last_rendering_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000985 /** Breadcrumb of last fenced GPU access to the buffer. */
986 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -0700987
Daniel Vetter778c3542010-05-13 11:49:44 +0200988 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800989 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700990
Eric Anholt280b7132009-03-12 16:56:27 -0700991 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +0100992 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -0700993
Jesse Barnes79e53942008-11-07 14:24:08 -0800994 /** User space pin count and filp owning the pin */
995 uint32_t user_pin_count;
996 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000997
998 /** for phy allocated objects */
999 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05001000
1001 /**
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001002 * Number of crtcs where this object is currently the fb, but
1003 * will be page flipped away on the next vblank. When it
1004 * reaches 0, dev_priv->pending_flip_queue will be woken up.
1005 */
1006 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -07001007};
1008
Daniel Vetter62b8b212010-04-09 19:05:08 +00001009#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001010
Eric Anholt673a3942008-07-30 12:06:12 -07001011/**
1012 * Request queue structure.
1013 *
1014 * The request queue allows us to note sequence numbers that have been emitted
1015 * and may be associated with active buffers to be retired.
1016 *
1017 * By keeping this list, we can avoid having to do questionable
1018 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1019 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1020 */
1021struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001022 /** On Which ring this request was generated */
1023 struct intel_ring_buffer *ring;
1024
Eric Anholt673a3942008-07-30 12:06:12 -07001025 /** GEM sequence number associated with this request. */
1026 uint32_t seqno;
1027
Chris Wilsona71d8d92012-02-15 11:25:36 +00001028 /** Postion in the ringbuffer of the end of the request */
1029 u32 tail;
1030
Eric Anholt673a3942008-07-30 12:06:12 -07001031 /** Time at which this request was emitted, in jiffies. */
1032 unsigned long emitted_jiffies;
1033
Eric Anholtb9624422009-06-03 07:27:35 +00001034 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001035 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001036
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001037 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001038 /** file_priv list entry for this request */
1039 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001040};
1041
1042struct drm_i915_file_private {
1043 struct {
Chris Wilson1c255952010-09-26 11:03:27 +01001044 struct spinlock lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001045 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001046 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001047 struct idr context_idr;
Eric Anholt673a3942008-07-30 12:06:12 -07001048};
1049
Zou Nan haicae58522010-11-09 17:17:32 +08001050#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1051
1052#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1053#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1054#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1055#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1056#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1057#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1058#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1059#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1060#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1061#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1062#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1063#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1064#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1065#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1066#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1067#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1068#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1069#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001070#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001071#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001072#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Zou Nan haicae58522010-11-09 17:17:32 +08001073#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1074
Jesse Barnes85436692011-04-06 12:11:14 -07001075/*
1076 * The genX designation typically refers to the render engine, so render
1077 * capability related checks should use IS_GEN, while display and other checks
1078 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1079 * chips, etc.).
1080 */
Zou Nan haicae58522010-11-09 17:17:32 +08001081#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1082#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1083#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1084#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1085#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001086#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Zou Nan haicae58522010-11-09 17:17:32 +08001087
1088#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1089#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001090#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Zou Nan haicae58522010-11-09 17:17:32 +08001091#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1092
Ben Widawsky254f9652012-06-04 14:42:42 -07001093#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001094#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6)
1095
Chris Wilson05394f32010-11-08 19:18:58 +00001096#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001097#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1098
1099/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1100 * rows, which changed the alignment requirements and fence programming.
1101 */
1102#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1103 IS_I915GM(dev)))
1104#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1105#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1106#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1107#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1108#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1109#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1110/* dsparb controlled by hw only */
1111#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1112
1113#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1114#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1115#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001116
Eugeni Dodonov7e508a22012-03-29 12:32:17 -03001117#define HAS_PCH_SPLIT(dev) (INTEL_INFO(dev)->has_pch_split)
Jesse Barneseceae482011-04-06 12:15:08 -07001118#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
Zou Nan haicae58522010-11-09 17:17:32 +08001119
1120#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001121#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001122#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1123#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1124
Chris Wilson05394f32010-11-08 19:18:58 +00001125#include "i915_trace.h"
1126
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -03001127/**
1128 * RC6 is a special power stage which allows the GPU to enter an very
1129 * low-voltage mode when idle, using down to 0V while at this stage. This
1130 * stage is entered automatically when the GPU is idle when RC6 support is
1131 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1132 *
1133 * There are different RC6 modes available in Intel GPU, which differentiate
1134 * among each other with the latency required to enter and leave RC6 and
1135 * voltage consumed by the GPU in different states.
1136 *
1137 * The combination of the following flags define which states GPU is allowed
1138 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1139 * RC6pp is deepest RC6. Their support by hardware varies according to the
1140 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1141 * which brings the most power savings; deeper states save more power, but
1142 * require higher latency to switch to and wake up.
1143 */
1144#define INTEL_RC6_ENABLE (1<<0)
1145#define INTEL_RC6p_ENABLE (1<<1)
1146#define INTEL_RC6pp_ENABLE (1<<2)
1147
Eric Anholtc153f452007-09-03 12:06:45 +10001148extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001149extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001150extern unsigned int i915_fbpercrtc __always_unused;
1151extern int i915_panel_ignore_lid __read_mostly;
1152extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001153extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001154extern unsigned int i915_lvds_downclock __read_mostly;
Takashi Iwai121d5272012-03-20 13:07:06 +01001155extern int i915_lvds_channel_mode __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001156extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001157extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001158extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001159extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001160extern bool i915_enable_hangcheck __read_mostly;
Daniel Vetter650dc072012-04-02 10:08:35 +02001161extern int i915_enable_ppgtt __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001162
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001163extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1164extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001165extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1166extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1167
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02001169void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001170extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001171extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001172extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001173extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001174extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001175extern void i915_driver_preclose(struct drm_device *dev,
1176 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001177extern void i915_driver_postclose(struct drm_device *dev,
1178 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001179extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001180#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11001181extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1182 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001183#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001184extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001185 struct drm_clip_rect *box,
1186 int DR1, int DR4);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02001187extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001188extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1189extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1190extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1191extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1192
Dave Airlieaf6061a2008-05-07 12:15:39 +10001193
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -04001195void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson527f9e92010-11-11 01:16:58 +00001196void i915_handle_error(struct drm_device *dev, bool wedged);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001198extern void intel_irq_init(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001199
Daniel Vetter742cbee2012-04-27 15:17:39 +02001200void i915_error_state_free(struct kref *error_ref);
1201
Keith Packard7c463582008-11-04 02:03:27 -08001202void
1203i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1204
1205void
1206i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1207
Akshay Joshi0206e352011-08-16 15:34:10 -04001208void intel_enable_asle(struct drm_device *dev);
Zhao Yakui01c66882009-10-28 05:10:00 +00001209
Chris Wilson3bd3c932010-08-19 08:19:30 +01001210#ifdef CONFIG_DEBUG_FS
1211extern void i915_destroy_error_state(struct drm_device *dev);
1212#else
1213#define i915_destroy_error_state(x)
1214#endif
1215
Keith Packard7c463582008-11-04 02:03:27 -08001216
Eric Anholt673a3942008-07-30 12:06:12 -07001217/* i915_gem.c */
1218int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1219 struct drm_file *file_priv);
1220int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1221 struct drm_file *file_priv);
1222int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1223 struct drm_file *file_priv);
1224int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1225 struct drm_file *file_priv);
1226int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1227 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001228int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1229 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001230int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1231 struct drm_file *file_priv);
1232int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1233 struct drm_file *file_priv);
1234int i915_gem_execbuffer(struct drm_device *dev, void *data,
1235 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001236int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1237 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001238int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1239 struct drm_file *file_priv);
1240int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1241 struct drm_file *file_priv);
1242int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1243 struct drm_file *file_priv);
1244int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1245 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001246int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1247 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001248int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1249 struct drm_file *file_priv);
1250int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1251 struct drm_file *file_priv);
1252int i915_gem_set_tiling(struct drm_device *dev, void *data,
1253 struct drm_file *file_priv);
1254int i915_gem_get_tiling(struct drm_device *dev, void *data,
1255 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001256int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1257 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07001258int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1259 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001260void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001261int i915_gem_init_object(struct drm_gem_object *obj);
Chris Wilsondb53a302011-02-03 11:57:46 +00001262int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
Chris Wilson88241782011-01-07 17:09:48 +00001263 uint32_t invalidate_domains,
1264 uint32_t flush_domains);
Chris Wilson05394f32010-11-08 19:18:58 +00001265struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1266 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001267void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001268int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1269 uint32_t alignment,
1270 bool map_and_fenceable);
Chris Wilson05394f32010-11-08 19:18:58 +00001271void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001272int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001273void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001274void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001275
Daniel Vetter1286ff72012-05-10 15:25:09 +02001276int i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
1277 gfp_t gfpmask);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001278int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Chris Wilsonce453d82011-02-21 14:43:56 +00001279int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
Ben Widawsky2911a352012-04-05 14:47:36 -07001280int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1281 struct intel_ring_buffer *to);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001282void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001283 struct intel_ring_buffer *ring,
1284 u32 seqno);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001285
Dave Airlieff72145b2011-02-07 12:16:14 +10001286int i915_gem_dumb_create(struct drm_file *file_priv,
1287 struct drm_device *dev,
1288 struct drm_mode_create_dumb *args);
1289int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1290 uint32_t handle, uint64_t *offset);
1291int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
Akshay Joshi0206e352011-08-16 15:34:10 -04001292 uint32_t handle);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001293/**
1294 * Returns true if seq1 is later than seq2.
1295 */
1296static inline bool
1297i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1298{
1299 return (int32_t)(seq1 - seq2) >= 0;
1300}
1301
Daniel Vetter53d227f2012-01-25 16:32:49 +01001302u32 i915_gem_next_request_seqno(struct intel_ring_buffer *ring);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001303
Chris Wilson06d98132012-04-17 15:31:24 +01001304int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001305int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001306
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001307static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01001308i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1309{
1310 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1311 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1312 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001313 return true;
1314 } else
1315 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001316}
1317
1318static inline void
1319i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1320{
1321 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1322 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1323 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1324 }
1325}
1326
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001327void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001328void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
1329
Chris Wilson069efc12010-09-30 16:53:18 +01001330void i915_gem_reset(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001331void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001332int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1333 uint32_t read_domains,
1334 uint32_t write_domain);
Chris Wilsona8198ee2011-04-13 22:04:09 +01001335int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01001336int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001337int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyb9524a12012-05-25 16:56:24 -07001338void i915_gem_l3_remap(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001339void i915_gem_init_swizzling(struct drm_device *dev);
Daniel Vettere21af882012-02-09 20:53:27 +01001340void i915_gem_init_ppgtt(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001341void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001342int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001343int __must_check i915_gem_idle(struct drm_device *dev);
Chris Wilsondb53a302011-02-03 11:57:46 +00001344int __must_check i915_add_request(struct intel_ring_buffer *ring,
1345 struct drm_file *file,
1346 struct drm_i915_gem_request *request);
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001347int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1348 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001349int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00001350int __must_check
1351i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1352 bool write);
1353int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02001354i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1355int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001356i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1357 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00001358 struct intel_ring_buffer *pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001359int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001360 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001361 int id,
1362 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001363void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001364 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001365void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001366void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001367
Chris Wilson467cffb2011-03-07 10:42:03 +00001368uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001369i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1370 uint32_t size,
1371 int tiling_mode);
Chris Wilson467cffb2011-03-07 10:42:03 +00001372
Chris Wilsone4ffd172011-04-04 09:44:39 +01001373int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1374 enum i915_cache_level cache_level);
1375
Daniel Vetter1286ff72012-05-10 15:25:09 +02001376struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1377 struct dma_buf *dma_buf);
1378
1379struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1380 struct drm_gem_object *gem_obj, int flags);
1381
Ben Widawsky254f9652012-06-04 14:42:42 -07001382/* i915_gem_context.c */
1383void i915_gem_context_init(struct drm_device *dev);
1384void i915_gem_context_fini(struct drm_device *dev);
1385void i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
1386void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07001387int i915_switch_context(struct intel_ring_buffer *ring,
1388 struct drm_file *file, int to_id);
Ben Widawsky84624812012-06-04 14:42:54 -07001389int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1390 struct drm_file *file);
1391int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1392 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001393
Daniel Vetter76aaf222010-11-05 22:23:30 +01001394/* i915_gem_gtt.c */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001395int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
1396void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001397void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1398 struct drm_i915_gem_object *obj,
1399 enum i915_cache_level cache_level);
1400void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1401 struct drm_i915_gem_object *obj);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001402
Daniel Vetter76aaf222010-11-05 22:23:30 +01001403void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Daniel Vetter74163902012-02-15 23:50:21 +01001404int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1405void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
Chris Wilsone4ffd172011-04-04 09:44:39 +01001406 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00001407void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter74163902012-02-15 23:50:21 +01001408void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
Daniel Vetter644ec022012-03-26 09:45:40 +02001409void i915_gem_init_global_gtt(struct drm_device *dev,
1410 unsigned long start,
1411 unsigned long mappable_end,
1412 unsigned long end);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001413
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001414/* i915_gem_evict.c */
Chris Wilson20217462010-11-23 15:26:33 +00001415int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1416 unsigned alignment, bool mappable);
Chris Wilsona39d7ef2012-04-24 18:22:52 +01001417int i915_gem_evict_everything(struct drm_device *dev, bool purgeable_only);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001418
Chris Wilson9797fbf2012-04-24 15:47:39 +01001419/* i915_gem_stolen.c */
1420int i915_gem_init_stolen(struct drm_device *dev);
1421void i915_gem_cleanup_stolen(struct drm_device *dev);
1422
Eric Anholt673a3942008-07-30 12:06:12 -07001423/* i915_gem_tiling.c */
1424void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001425void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1426void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001427
1428/* i915_gem_debug.c */
Chris Wilson05394f32010-11-08 19:18:58 +00001429void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001430 const char *where, uint32_t mark);
Chris Wilson23bc5982010-09-29 16:10:57 +01001431#if WATCH_LISTS
1432int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001433#else
Chris Wilson23bc5982010-09-29 16:10:57 +01001434#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07001435#endif
Chris Wilson05394f32010-11-08 19:18:58 +00001436void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1437 int handle);
1438void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001439 const char *where, uint32_t mark);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440
Ben Gamari20172632009-02-17 20:08:50 -05001441/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001442int i915_debugfs_init(struct drm_minor *minor);
1443void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -05001444
Jesse Barnes317c35d2008-08-25 15:11:06 -07001445/* i915_suspend.c */
1446extern int i915_save_state(struct drm_device *dev);
1447extern int i915_restore_state(struct drm_device *dev);
1448
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001449/* i915_suspend.c */
1450extern int i915_save_state(struct drm_device *dev);
1451extern int i915_restore_state(struct drm_device *dev);
1452
Ben Widawsky0136db582012-04-10 21:17:01 -07001453/* i915_sysfs.c */
1454void i915_setup_sysfs(struct drm_device *dev_priv);
1455void i915_teardown_sysfs(struct drm_device *dev_priv);
1456
Chris Wilsonf899fc62010-07-20 15:44:45 -07001457/* intel_i2c.c */
1458extern int intel_setup_gmbus(struct drm_device *dev);
1459extern void intel_teardown_gmbus(struct drm_device *dev);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001460extern inline bool intel_gmbus_is_port_valid(unsigned port)
1461{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001462 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001463}
1464
1465extern struct i2c_adapter *intel_gmbus_get_adapter(
1466 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01001467extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1468extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Chris Wilsonb8232e92010-09-28 16:41:32 +01001469extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1470{
1471 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1472}
Chris Wilsonf899fc62010-07-20 15:44:45 -07001473extern void intel_i2c_reset(struct drm_device *dev);
1474
Chris Wilson3b617962010-08-24 09:02:58 +01001475/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001476extern int intel_opregion_setup(struct drm_device *dev);
1477#ifdef CONFIG_ACPI
1478extern void intel_opregion_init(struct drm_device *dev);
1479extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001480extern void intel_opregion_asle_intr(struct drm_device *dev);
1481extern void intel_opregion_gse_intr(struct drm_device *dev);
1482extern void intel_opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001483#else
Chris Wilson44834a62010-08-19 16:09:23 +01001484static inline void intel_opregion_init(struct drm_device *dev) { return; }
1485static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001486static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1487static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1488static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001489#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001490
Jesse Barnes723bfd72010-10-07 16:01:13 -07001491/* intel_acpi.c */
1492#ifdef CONFIG_ACPI
1493extern void intel_register_dsm_handler(void);
1494extern void intel_unregister_dsm_handler(void);
1495#else
1496static inline void intel_register_dsm_handler(void) { return; }
1497static inline void intel_unregister_dsm_handler(void) { return; }
1498#endif /* CONFIG_ACPI */
1499
Jesse Barnes79e53942008-11-07 14:24:08 -08001500/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02001501extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001502extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01001503extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001504extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001505extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001506extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01001507extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001508extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Keith Packard9fb526d2011-09-26 22:24:57 -07001509extern void ironlake_init_pch_refclk(struct drm_device *dev);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001510extern void ironlake_enable_rc6(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001511extern void gen6_set_rps(struct drm_device *dev, u8 val);
Akshay Joshi0206e352011-08-16 15:34:10 -04001512extern void intel_detect_pch(struct drm_device *dev);
1513extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07001514extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001515
Ben Widawsky2911a352012-04-05 14:47:36 -07001516extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Keith Packard8d715f02011-11-18 20:39:01 -08001517extern void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1518extern void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv);
1519extern void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
1520extern void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv);
1521
Jesse Barnes575155a2012-03-28 13:39:37 -07001522extern void vlv_force_wake_get(struct drm_i915_private *dev_priv);
1523extern void vlv_force_wake_put(struct drm_i915_private *dev_priv);
1524
Chris Wilson6ef3d422010-08-04 20:26:07 +01001525/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001526#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001527extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1528extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001529
1530extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1531extern void intel_display_print_error_state(struct seq_file *m,
1532 struct drm_device *dev,
1533 struct intel_display_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001534#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001535
Ben Widawskyb7287d82011-04-25 11:22:22 -07001536/* On SNB platform, before reading ring registers forcewake bit
1537 * must be set to prevent GT core from power down and stale values being
1538 * returned.
1539 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001540void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1541void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawsky67a37442012-02-09 10:15:20 +01001542int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07001543
Keith Packard5f753772010-11-22 09:24:22 +00001544#define __i915_read(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001545 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001546
Keith Packard5f753772010-11-22 09:24:22 +00001547__i915_read(8, b)
1548__i915_read(16, w)
1549__i915_read(32, l)
1550__i915_read(64, q)
1551#undef __i915_read
1552
1553#define __i915_write(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001554 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1555
Keith Packard5f753772010-11-22 09:24:22 +00001556__i915_write(8, b)
1557__i915_write(16, w)
1558__i915_write(32, l)
1559__i915_write(64, q)
1560#undef __i915_write
1561
1562#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1563#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1564
1565#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1566#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1567#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1568#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1569
1570#define I915_READ(reg) i915_read32(dev_priv, (reg))
1571#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
Zou Nan haicae58522010-11-09 17:17:32 +08001572#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1573#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
Keith Packard5f753772010-11-22 09:24:22 +00001574
1575#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1576#define I915_READ64(reg) i915_read64(dev_priv, (reg))
Zou Nan haicae58522010-11-09 17:17:32 +08001577
1578#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1579#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1580
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08001581
Linus Torvalds1da177e2005-04-16 15:20:36 -07001582#endif