blob: 23139aaa9431ca10d3c88fad5851ee09df2c23de [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Jesse Barnese5747e32014-06-12 08:35:47 -070031#include <linux/acpi.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030035#include "i915_trace.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040039#include <linux/module.h>
Imre Deakd6102972014-05-07 19:57:49 +030040#include <linux/pm_runtime.h>
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/drm_crtc_helper.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042
Kristian Høgsberg112b7152009-01-04 16:55:33 -050043static struct drm_driver driver;
44
Antti Koskipaaa57c7742014-02-04 14:22:24 +020045#define GEN_DEFAULT_PIPEOFFSETS \
46 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
47 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
48 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
49 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
Antti Koskipaaa57c7742014-02-04 14:22:24 +020050 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030052#define GEN_CHV_PIPEOFFSETS \
53 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
54 CHV_PIPE_C_OFFSET }, \
55 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
56 CHV_TRANSCODER_C_OFFSET, }, \
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030057 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
58 CHV_PALETTE_C_OFFSET }
Antti Koskipaaa57c7742014-02-04 14:22:24 +020059
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030060#define CURSOR_OFFSETS \
61 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
62
63#define IVB_CURSOR_OFFSETS \
64 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
65
Tobias Klauser9a7e8492010-05-20 10:33:46 +020066static const struct intel_device_info intel_i830_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070067 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +010068 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070069 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020070 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030071 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050072};
73
Tobias Klauser9a7e8492010-05-20 10:33:46 +020074static const struct intel_device_info intel_845g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070075 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010076 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070077 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020078 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030079 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050080};
81
Tobias Klauser9a7e8492010-05-20 10:33:46 +020082static const struct intel_device_info intel_i85x_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070083 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
Adam Jackson5ce8ba72010-04-15 14:03:30 -040084 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010085 .has_overlay = 1, .overlay_needs_physical = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +020086 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070087 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020088 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030089 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050090};
91
Tobias Klauser9a7e8492010-05-20 10:33:46 +020092static const struct intel_device_info intel_i865g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070093 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010094 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070095 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020096 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030097 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050098};
99
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200100static const struct intel_device_info intel_i915g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700101 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100102 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700103 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200104 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300105 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500106};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200107static const struct intel_device_info intel_i915gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700108 .gen = 3, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500109 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100110 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100111 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200112 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700113 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200114 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300115 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500116};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200117static const struct intel_device_info intel_i945g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700118 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100119 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700120 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200121 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300122 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500123};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200124static const struct intel_device_info intel_i945gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700125 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500126 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100127 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100128 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200129 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700130 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200131 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300132 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500133};
134
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200135static const struct intel_device_info intel_i965g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700136 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100137 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100138 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700139 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200140 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300141 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500142};
143
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200144static const struct intel_device_info intel_i965gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700145 .gen = 4, .is_crestline = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000146 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100147 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100148 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700149 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200150 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300151 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500152};
153
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200154static const struct intel_device_info intel_g33_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700155 .gen = 3, .is_g33 = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100156 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100157 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700158 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200159 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300160 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500161};
162
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200163static const struct intel_device_info intel_g45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700164 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100165 .has_pipe_cxsr = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700166 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200167 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300168 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500169};
170
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200171static const struct intel_device_info intel_gm45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700172 .gen = 4, .is_g4x = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000173 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100174 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100175 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700176 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200177 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300178 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500179};
180
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200181static const struct intel_device_info intel_pineview_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700182 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100183 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100184 .has_overlay = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200185 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300186 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500187};
188
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200189static const struct intel_device_info intel_ironlake_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700190 .gen = 5, .num_pipes = 2,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200191 .need_gfx_hws = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700192 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200193 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300194 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500195};
196
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200197static const struct intel_device_info intel_ironlake_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700198 .gen = 5, .is_mobile = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000199 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700200 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700201 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200202 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300203 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500204};
205
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200206static const struct intel_device_info intel_sandybridge_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700207 .gen = 6, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100208 .need_gfx_hws = 1, .has_hotplug = 1,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200209 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700210 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200211 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200212 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300213 CURSOR_OFFSETS,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800214};
215
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200216static const struct intel_device_info intel_sandybridge_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700217 .gen = 6, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100218 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800219 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700220 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200221 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200222 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300223 CURSOR_OFFSETS,
Eric Anholta13e4092010-01-07 15:08:18 -0800224};
225
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700226#define GEN7_FEATURES \
227 .gen = 7, .num_pipes = 3, \
228 .need_gfx_hws = 1, .has_hotplug = 1, \
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200229 .has_fbc = 1, \
Ben Widawsky73ae4782013-10-15 10:02:57 -0700230 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
Ben Widawskyab484f82013-10-05 17:57:11 -0700231 .has_llc = 1
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700232
Jesse Barnesc76b6152011-04-28 14:32:07 -0700233static const struct intel_device_info intel_ivybridge_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700234 GEN7_FEATURES,
235 .is_ivybridge = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200236 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300237 IVB_CURSOR_OFFSETS,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700238};
239
240static const struct intel_device_info intel_ivybridge_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700241 GEN7_FEATURES,
242 .is_ivybridge = 1,
243 .is_mobile = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200244 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300245 IVB_CURSOR_OFFSETS,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700246};
247
Ben Widawsky999bcde2013-04-05 13:12:45 -0700248static const struct intel_device_info intel_ivybridge_q_info = {
249 GEN7_FEATURES,
250 .is_ivybridge = 1,
251 .num_pipes = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200252 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300253 IVB_CURSOR_OFFSETS,
Ben Widawsky999bcde2013-04-05 13:12:45 -0700254};
255
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700256static const struct intel_device_info intel_valleyview_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700257 GEN7_FEATURES,
258 .is_mobile = 1,
259 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700260 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200261 .display_mmio_offset = VLV_DISPLAY_BASE,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200262 .has_fbc = 0, /* legal, last one wins */
Ben Widawsky30ccd962013-04-15 21:48:03 -0700263 .has_llc = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200264 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300265 CURSOR_OFFSETS,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700266};
267
268static const struct intel_device_info intel_valleyview_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700269 GEN7_FEATURES,
270 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700271 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200272 .display_mmio_offset = VLV_DISPLAY_BASE,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200273 .has_fbc = 0, /* legal, last one wins */
Ben Widawsky30ccd962013-04-15 21:48:03 -0700274 .has_llc = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200275 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300276 CURSOR_OFFSETS,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700277};
278
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300279static const struct intel_device_info intel_haswell_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700280 GEN7_FEATURES,
281 .is_haswell = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100282 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100283 .has_fpga_dbg = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700284 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200285 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300286 IVB_CURSOR_OFFSETS,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300287};
288
289static const struct intel_device_info intel_haswell_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700290 GEN7_FEATURES,
291 .is_haswell = 1,
292 .is_mobile = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100293 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100294 .has_fpga_dbg = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700295 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200296 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300297 IVB_CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500298};
299
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800300static const struct intel_device_info intel_broadwell_d_info = {
Damien Lespiau4b305532013-11-02 21:07:32 -0700301 .gen = 8, .num_pipes = 3,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800302 .need_gfx_hws = 1, .has_hotplug = 1,
303 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
304 .has_llc = 1,
305 .has_ddi = 1,
Ben Widawsky8f94d242014-02-20 16:01:20 -0800306 .has_fbc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200307 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300308 IVB_CURSOR_OFFSETS,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800309};
310
311static const struct intel_device_info intel_broadwell_m_info = {
Damien Lespiau4b305532013-11-02 21:07:32 -0700312 .gen = 8, .is_mobile = 1, .num_pipes = 3,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800313 .need_gfx_hws = 1, .has_hotplug = 1,
314 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
315 .has_llc = 1,
316 .has_ddi = 1,
Ben Widawsky8f94d242014-02-20 16:01:20 -0800317 .has_fbc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200318 GEN_DEFAULT_PIPEOFFSETS,
Rodrigo Vivi15d24aa2014-06-04 17:09:30 -0700319 IVB_CURSOR_OFFSETS,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800320};
321
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800322static const struct intel_device_info intel_broadwell_gt3d_info = {
323 .gen = 8, .num_pipes = 3,
324 .need_gfx_hws = 1, .has_hotplug = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800325 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800326 .has_llc = 1,
327 .has_ddi = 1,
328 .has_fbc = 1,
329 GEN_DEFAULT_PIPEOFFSETS,
Rodrigo Vivi15d24aa2014-06-04 17:09:30 -0700330 IVB_CURSOR_OFFSETS,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800331};
332
333static const struct intel_device_info intel_broadwell_gt3m_info = {
334 .gen = 8, .is_mobile = 1, .num_pipes = 3,
335 .need_gfx_hws = 1, .has_hotplug = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800336 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800337 .has_llc = 1,
338 .has_ddi = 1,
339 .has_fbc = 1,
340 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300341 IVB_CURSOR_OFFSETS,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800342};
343
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300344static const struct intel_device_info intel_cherryview_info = {
345 .is_preliminary = 1,
Ville Syrjälä07fddb12014-04-09 13:28:54 +0300346 .gen = 8, .num_pipes = 3,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300347 .need_gfx_hws = 1, .has_hotplug = 1,
348 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
349 .is_valleyview = 1,
350 .display_mmio_offset = VLV_DISPLAY_BASE,
Rafael Barbalho84fd4f42014-04-28 14:00:42 +0300351 GEN_CHV_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300352 CURSOR_OFFSETS,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300353};
354
Jesse Barnesa0a18072013-07-26 13:32:51 -0700355/*
356 * Make sure any device matches here are from most specific to most
357 * general. For example, since the Quanta match is based on the subsystem
358 * and subvendor IDs, we need it to come before the more general IVB
359 * PCI ID matches, otherwise we'll use the wrong info struct above.
360 */
361#define INTEL_PCI_IDS \
362 INTEL_I830_IDS(&intel_i830_info), \
363 INTEL_I845G_IDS(&intel_845g_info), \
364 INTEL_I85X_IDS(&intel_i85x_info), \
365 INTEL_I865G_IDS(&intel_i865g_info), \
366 INTEL_I915G_IDS(&intel_i915g_info), \
367 INTEL_I915GM_IDS(&intel_i915gm_info), \
368 INTEL_I945G_IDS(&intel_i945g_info), \
369 INTEL_I945GM_IDS(&intel_i945gm_info), \
370 INTEL_I965G_IDS(&intel_i965g_info), \
371 INTEL_G33_IDS(&intel_g33_info), \
372 INTEL_I965GM_IDS(&intel_i965gm_info), \
373 INTEL_GM45_IDS(&intel_gm45_info), \
374 INTEL_G45_IDS(&intel_g45_info), \
375 INTEL_PINEVIEW_IDS(&intel_pineview_info), \
376 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
377 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
378 INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
379 INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
380 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
381 INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
382 INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
383 INTEL_HSW_D_IDS(&intel_haswell_d_info), \
384 INTEL_HSW_M_IDS(&intel_haswell_m_info), \
385 INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800386 INTEL_VLV_D_IDS(&intel_valleyview_d_info), \
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800387 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info), \
388 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info), \
389 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info), \
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300390 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info), \
391 INTEL_CHV_IDS(&intel_cherryview_info)
Jesse Barnesa0a18072013-07-26 13:32:51 -0700392
Chris Wilson6103da02010-07-05 18:01:47 +0100393static const struct pci_device_id pciidlist[] = { /* aka */
Jesse Barnesa0a18072013-07-26 13:32:51 -0700394 INTEL_PCI_IDS,
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500395 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396};
397
Jesse Barnes79e53942008-11-07 14:24:08 -0800398#if defined(CONFIG_DRM_I915_KMS)
399MODULE_DEVICE_TABLE(pci, pciidlist);
400#endif
401
Akshay Joshi0206e352011-08-16 15:34:10 -0400402void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800403{
404 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200405 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800406
Ben Widawskyce1bb322013-04-05 13:12:44 -0700407 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
408 * (which really amounts to a PCH but no South Display).
409 */
410 if (INTEL_INFO(dev)->num_pipes == 0) {
411 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700412 return;
413 }
414
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800415 /*
416 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
417 * make graphics device passthrough work easy for VMM, that only
418 * need to expose ISA bridge to let driver know the real hardware
419 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800420 *
421 * In some virtualized environments (e.g. XEN), there is irrelevant
422 * ISA bridge in the system. To work reliably, we should scan trhough
423 * all the ISA bridge devices and check for the first match, instead
424 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800425 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200426 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800427 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200428 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200429 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800430
Jesse Barnes90711d52011-04-28 14:48:02 -0700431 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
432 dev_priv->pch_type = PCH_IBX;
433 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100434 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700435 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800436 dev_priv->pch_type = PCH_CPT;
437 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100438 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700439 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
440 /* PantherPoint is CPT compatible */
441 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300442 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100443 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300444 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
445 dev_priv->pch_type = PCH_LPT;
446 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100447 WARN_ON(!IS_HASWELL(dev));
Paulo Zanoni08e14132013-04-12 18:16:54 -0300448 WARN_ON(IS_ULT(dev));
Paulo Zanoni018f52c2013-11-02 21:07:35 -0700449 } else if (IS_BROADWELL(dev)) {
450 dev_priv->pch_type = PCH_LPT;
451 dev_priv->pch_id =
452 INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
453 DRM_DEBUG_KMS("This is Broadwell, assuming "
454 "LynxPoint LP PCH\n");
Ben Widawskye76e0632013-11-07 21:40:41 -0800455 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
456 dev_priv->pch_type = PCH_LPT;
457 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
458 WARN_ON(!IS_HASWELL(dev));
459 WARN_ON(!IS_ULT(dev));
Imre Deakbcdb72a2014-02-14 20:23:54 +0200460 } else
461 continue;
462
Rui Guo6a9c4b32013-06-19 21:10:23 +0800463 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800464 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800465 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800466 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200467 DRM_DEBUG_KMS("No PCH found.\n");
468
469 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800470}
471
Ben Widawsky2911a352012-04-05 14:47:36 -0700472bool i915_semaphore_is_enabled(struct drm_device *dev)
473{
474 if (INTEL_INFO(dev)->gen < 6)
Daniel Vettera08acaf2013-12-17 09:56:53 +0100475 return false;
Ben Widawsky2911a352012-04-05 14:47:36 -0700476
Jani Nikulad330a952014-01-21 11:24:25 +0200477 if (i915.semaphores >= 0)
478 return i915.semaphores;
Ben Widawsky2911a352012-04-05 14:47:36 -0700479
Daniel Vetter59de3292012-04-02 20:48:43 +0200480#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700481 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200482 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
483 return false;
484#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700485
Daniel Vettera08acaf2013-12-17 09:56:53 +0100486 return true;
Ben Widawsky2911a352012-04-05 14:47:36 -0700487}
488
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100489static int i915_drm_freeze(struct drm_device *dev)
490{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100491 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes24576d22013-03-26 09:25:45 -0700492 struct drm_crtc *crtc;
Jesse Barnese5747e32014-06-12 08:35:47 -0700493 pci_power_t opregion_target_state;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100494
Zhang Ruib8efb172013-02-05 15:41:53 +0800495 /* ignore lid events during suspend */
496 mutex_lock(&dev_priv->modeset_restore_lock);
497 dev_priv->modeset_restore = MODESET_SUSPENDED;
498 mutex_unlock(&dev_priv->modeset_restore_lock);
499
Paulo Zanonic67a4702013-08-19 13:18:09 -0300500 /* We do a lot of poking in a lot of registers, make sure they work
501 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +0200502 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -0200503
Dave Airlie5bcf7192010-12-07 09:20:40 +1000504 drm_kms_helper_poll_disable(dev);
505
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100506 pci_save_state(dev->pdev);
507
508 /* If KMS is active, we do the leavevt stuff here */
509 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200510 int error;
511
Chris Wilson45c5f202013-10-16 11:50:01 +0100512 error = i915_gem_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100513 if (error) {
514 dev_err(&dev->pdev->dev,
515 "GEM idle failed, resume might fail\n");
516 return error;
517 }
Daniel Vettera261b242012-07-26 19:21:47 +0200518
Paulo Zanoni84a2ab82014-06-27 18:51:51 -0300519 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
520
Jesse Barnese11aa362014-06-18 09:52:55 -0700521 intel_runtime_pm_disable_interrupts(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100522 dev_priv->enable_hotplug_processing = false;
Imre Deakfe5b1882014-05-12 18:35:05 +0300523
Jesse Barnes156c7ca2014-06-12 08:35:45 -0700524 intel_suspend_gt_powersave(dev);
Imre Deakfe5b1882014-05-12 18:35:05 +0300525
Jesse Barnes24576d22013-03-26 09:25:45 -0700526 /*
527 * Disable CRTCs directly since we want to preserve sw state
528 * for _thaw.
529 */
Daniel Vetter6e9f7982014-05-29 23:54:47 +0200530 drm_modeset_lock_all(dev);
Chris Wilsonf7ef3fa2014-05-22 09:44:40 +0100531 for_each_crtc(dev, crtc) {
Jesse Barnes24576d22013-03-26 09:25:45 -0700532 dev_priv->display.crtc_disable(crtc);
Chris Wilsonf7ef3fa2014-05-22 09:44:40 +0100533 }
Daniel Vetter6e9f7982014-05-29 23:54:47 +0200534 drm_modeset_unlock_all(dev);
Imre Deak7d708ee2013-04-17 14:04:50 +0300535
536 intel_modeset_suspend_hw(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100537 }
538
Ben Widawsky828c7902013-10-16 09:21:30 -0700539 i915_gem_suspend_gtt_mappings(dev);
540
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100541 i915_save_state(dev);
542
Imre Deak95fa2ee2014-06-23 15:46:02 +0300543 opregion_target_state = PCI_D3cold;
544#if IS_ENABLED(CONFIG_ACPI_SLEEP)
545 if (acpi_target_system_state() < ACPI_STATE_S3)
Jesse Barnese5747e32014-06-12 08:35:47 -0700546 opregion_target_state = PCI_D1;
Imre Deak95fa2ee2014-06-23 15:46:02 +0300547#endif
Jesse Barnese5747e32014-06-12 08:35:47 -0700548 intel_opregion_notify_adapter(dev, opregion_target_state);
549
Jesse Barnes156c7ca2014-06-12 08:35:45 -0700550 intel_uncore_forcewake_reset(dev, false);
Chris Wilson44834a62010-08-19 16:09:23 +0100551 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100552
Dave Airlie3fa016a2012-03-28 10:48:49 +0100553 console_lock();
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100554 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100555 console_unlock();
556
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200557 dev_priv->suspend_count++;
558
Kristen Carlson Accardi85e90672014-06-12 08:35:44 -0700559 intel_display_set_init_power(dev_priv, false);
560
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100561 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100562}
563
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000564int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100565{
566 int error;
567
568 if (!dev || !dev->dev_private) {
569 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700570 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000571 return -ENODEV;
572 }
573
Dave Airlieb932ccb2008-02-20 10:02:20 +1000574 if (state.event == PM_EVENT_PRETHAW)
575 return 0;
576
Dave Airlie5bcf7192010-12-07 09:20:40 +1000577
578 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
579 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100580
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100581 error = i915_drm_freeze(dev);
582 if (error)
583 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000584
Dave Airlieb932ccb2008-02-20 10:02:20 +1000585 if (state.event == PM_EVENT_SUSPEND) {
586 /* Shut down the device */
587 pci_disable_device(dev->pdev);
588 pci_set_power_state(dev->pdev, PCI_D3hot);
589 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000590
591 return 0;
592}
593
Jesse Barnes073f34d2012-11-02 11:13:59 -0700594void intel_console_resume(struct work_struct *work)
595{
596 struct drm_i915_private *dev_priv =
597 container_of(work, struct drm_i915_private,
598 console_resume_work);
599 struct drm_device *dev = dev_priv->dev;
600
601 console_lock();
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100602 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700603 console_unlock();
604}
605
Imre Deak76c4b252014-04-01 19:55:22 +0300606static int i915_drm_thaw_early(struct drm_device *dev)
607{
608 struct drm_i915_private *dev_priv = dev->dev_private;
609
Kristen Carlson Accardi8abdc172014-06-12 08:35:48 -0700610 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
611 hsw_disable_pc8(dev_priv);
612
Imre Deak10018602014-06-06 12:59:39 +0300613 intel_uncore_early_sanitize(dev, true);
Imre Deak76c4b252014-04-01 19:55:22 +0300614 intel_uncore_sanitize(dev);
615 intel_power_domains_init_hw(dev_priv);
616
617 return 0;
618}
619
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300620static int __i915_drm_thaw(struct drm_device *dev, bool restore_gtt_mappings)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000621{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800622 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100623
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300624 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
625 restore_gtt_mappings) {
626 mutex_lock(&dev->struct_mutex);
627 i915_gem_restore_gtt_mappings(dev);
628 mutex_unlock(&dev->struct_mutex);
629 }
630
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100631 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100632 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100633
Jesse Barnes5669fca2009-02-17 15:13:31 -0800634 /* KMS EnterVT equivalent */
635 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Paulo Zanonidde86e22012-12-01 12:04:25 -0200636 intel_init_pch_refclk(dev);
Daniel Vetter754970ee2014-01-16 22:28:44 +0100637 drm_mode_config_reset(dev);
Chris Wilson1833b132012-05-09 11:56:28 +0100638
Jesse Barnes5669fca2009-02-17 15:13:31 -0800639 mutex_lock(&dev->struct_mutex);
Chris Wilson074c6ad2014-04-09 09:19:43 +0100640 if (i915_gem_init_hw(dev)) {
641 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
642 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
643 }
Jesse Barnes5669fca2009-02-17 15:13:31 -0800644 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800645
Jesse Barnese11aa362014-06-18 09:52:55 -0700646 intel_runtime_pm_restore_interrupts(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100647
Chris Wilson1833b132012-05-09 11:56:28 +0100648 intel_modeset_init_hw(dev);
Jesse Barnes24576d22013-03-26 09:25:45 -0700649
650 drm_modeset_lock_all(dev);
651 intel_modeset_setup_hw_state(dev, true);
652 drm_modeset_unlock_all(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100653
654 /*
655 * ... but also need to make sure that hotplug processing
656 * doesn't cause havoc. Like in the driver load code we don't
657 * bother with the tiny race here where we might loose hotplug
658 * notifications.
659 * */
Daniel Vetter20afbda2012-12-11 14:05:07 +0100660 intel_hpd_init(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100661 dev_priv->enable_hotplug_processing = true;
Jesse Barnesbb60b962013-03-26 09:25:46 -0700662 /* Config may have changed between suspend and resume */
Jesse Barnes1ff74cf2014-05-20 15:25:33 -0700663 drm_helper_hpd_irq_event(dev);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800664 }
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800665
Chris Wilson44834a62010-08-19 16:09:23 +0100666 intel_opregion_init(dev);
667
Jesse Barnes073f34d2012-11-02 11:13:59 -0700668 /*
669 * The console lock can be pretty contented on resume due
670 * to all the printk activity. Try to keep it out of the hot
671 * path of resume if possible.
672 */
673 if (console_trylock()) {
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100674 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700675 console_unlock();
676 } else {
677 schedule_work(&dev_priv->console_resume_work);
678 }
679
Zhang Ruib8efb172013-02-05 15:41:53 +0800680 mutex_lock(&dev_priv->modeset_restore_lock);
681 dev_priv->modeset_restore = MODESET_DONE;
682 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200683
Jesse Barnese5747e32014-06-12 08:35:47 -0700684 intel_opregion_notify_adapter(dev, PCI_D0);
685
Chris Wilson074c6ad2014-04-09 09:19:43 +0100686 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100687}
688
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700689static int i915_drm_thaw(struct drm_device *dev)
690{
Daniel Vetter7f16e5c2013-11-04 16:28:47 +0100691 if (drm_core_check_feature(dev, DRIVER_MODESET))
Ben Widawsky828c7902013-10-16 09:21:30 -0700692 i915_check_and_clear_faults(dev);
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700693
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300694 return __i915_drm_thaw(dev, true);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100695}
696
Imre Deak76c4b252014-04-01 19:55:22 +0300697static int i915_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100698{
Dave Airlie5bcf7192010-12-07 09:20:40 +1000699 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
700 return 0;
701
Imre Deak76c4b252014-04-01 19:55:22 +0300702 /*
703 * We have a resume ordering issue with the snd-hda driver also
704 * requiring our device to be power up. Due to the lack of a
705 * parent/child relationship we currently solve this with an early
706 * resume hook.
707 *
708 * FIXME: This should be solved with a special hdmi sink device or
709 * similar so that power domains can be employed.
710 */
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100711 if (pci_enable_device(dev->pdev))
712 return -EIO;
713
714 pci_set_master(dev->pdev);
715
Imre Deak76c4b252014-04-01 19:55:22 +0300716 return i915_drm_thaw_early(dev);
717}
718
719int i915_resume(struct drm_device *dev)
720{
721 struct drm_i915_private *dev_priv = dev->dev_private;
722 int ret;
723
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700724 /*
725 * Platforms with opregion should have sane BIOS, older ones (gen3 and
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300726 * earlier) need to restore the GTT mappings since the BIOS might clear
727 * all our scratch PTEs.
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700728 */
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300729 ret = __i915_drm_thaw(dev, !dev_priv->opregion.header);
Chris Wilson6eecba32010-09-08 09:45:11 +0100730 if (ret)
731 return ret;
732
733 drm_kms_helper_poll_enable(dev);
734 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000735}
736
Imre Deak76c4b252014-04-01 19:55:22 +0300737static int i915_resume_legacy(struct drm_device *dev)
738{
739 i915_resume_early(dev);
740 i915_resume(dev);
741
742 return 0;
743}
744
Ben Gamari11ed50e2009-09-14 17:48:45 -0400745/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200746 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400747 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400748 *
749 * Reset the chip. Useful if a hang is detected. Returns zero on successful
750 * reset or otherwise an error code.
751 *
752 * Procedure is fairly simple:
753 * - reset the chip using the reset reg
754 * - re-init context state
755 * - re-init hardware status page
756 * - re-init ring buffer
757 * - re-init interrupt state
758 * - re-init display
759 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200760int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400761{
Jani Nikula50227e12014-03-31 14:27:21 +0300762 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100763 bool simulated;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700764 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400765
Jani Nikulad330a952014-01-21 11:24:25 +0200766 if (!i915.reset)
Chris Wilsond78cb502010-12-23 13:33:15 +0000767 return 0;
768
Daniel Vetterd54a02c2012-07-04 22:18:39 +0200769 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400770
Chris Wilson069efc12010-09-30 16:53:18 +0100771 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400772
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100773 simulated = dev_priv->gpu_error.stop_rings != 0;
774
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300775 ret = intel_gpu_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200776
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300777 /* Also reset the gpu hangman. */
778 if (simulated) {
779 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
780 dev_priv->gpu_error.stop_rings = 0;
781 if (ret == -ENODEV) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100782 DRM_INFO("Reset not implemented, but ignoring "
783 "error for simulated gpu hangs\n");
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300784 ret = 0;
785 }
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100786 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300787
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700788 if (ret) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100789 DRM_ERROR("Failed to reset chip: %i\n", ret);
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100790 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100791 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400792 }
793
794 /* Ok, now get things going again... */
795
796 /*
797 * Everything depends on having the GTT running, so we need to start
798 * there. Fortunately we don't need to do this unless we reset the
799 * chip at a PCI level.
800 *
801 * Next we need to restore the context, but we don't use those
802 * yet either...
803 *
804 * Ring buffer needs to be re-initialized in the KMS case, or if X
805 * was running at the time of the reset (i.e. we weren't VT
806 * switched away).
807 */
808 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200809 !dev_priv->ums.mm_suspended) {
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200810 dev_priv->ums.mm_suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800811
Ben Widawsky3d57e5b2013-10-14 10:01:36 -0700812 ret = i915_gem_init_hw(dev);
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200813 mutex_unlock(&dev->struct_mutex);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -0700814 if (ret) {
815 DRM_ERROR("Failed hw init on reset %d\n", ret);
816 return ret;
817 }
Daniel Vetterf8175862012-04-10 15:50:11 +0200818
Daniel Vettere090c532013-11-03 20:27:05 +0100819 /*
Daniel Vetter78ad4552014-05-22 22:18:21 +0200820 * FIXME: This races pretty badly against concurrent holders of
821 * ring interrupts. This is possible since we've started to drop
822 * dev->struct_mutex in select places when waiting for the gpu.
Daniel Vettere090c532013-11-03 20:27:05 +0100823 */
Jeff McGeedd0a1aa2014-02-04 11:32:31 -0600824
Daniel Vetter78ad4552014-05-22 22:18:21 +0200825 /*
826 * rps/rc6 re-init is necessary to restore state lost after the
827 * reset and the re-install of gt irqs. Skip for ironlake per
Jeff McGeedd0a1aa2014-02-04 11:32:31 -0600828 * previous concerns that it doesn't respond well to some forms
Daniel Vetter78ad4552014-05-22 22:18:21 +0200829 * of re-init after reset.
830 */
Imre Deakdc1d0132014-04-14 20:24:28 +0300831 if (INTEL_INFO(dev)->gen > 5)
Imre Deakc6df39b2014-04-14 20:24:29 +0300832 intel_reset_gt_powersave(dev);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -0600833
Daniel Vetter20afbda2012-12-11 14:05:07 +0100834 intel_hpd_init(dev);
Daniel Vetterbcbc3242012-04-27 15:17:41 +0200835 } else {
836 mutex_unlock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400837 }
838
Ben Gamari11ed50e2009-09-14 17:48:45 -0400839 return 0;
840}
841
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -0800842static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500843{
Daniel Vetter01a06852012-06-25 15:58:49 +0200844 struct intel_device_info *intel_info =
845 (struct intel_device_info *) ent->driver_data;
846
Jani Nikulad330a952014-01-21 11:24:25 +0200847 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
Ben Widawskyb833d682013-08-23 16:00:07 -0700848 DRM_INFO("This hardware requires preliminary hardware support.\n"
849 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
850 return -ENODEV;
851 }
852
Chris Wilson5fe49d82011-02-01 19:43:02 +0000853 /* Only bind to function 0 of the device. Early generations
854 * used function 1 as a placeholder for multi-head. This causes
855 * us confusion instead, especially on the systems where both
856 * functions have the same PCI-ID!
857 */
858 if (PCI_FUNC(pdev->devfn))
859 return -ENODEV;
860
Daniel Vetter24986ee2013-12-11 11:34:33 +0100861 driver.driver_features &= ~(DRIVER_USE_AGP);
Daniel Vetter01a06852012-06-25 15:58:49 +0200862
Jordan Crousedcdb1672010-05-27 13:40:25 -0600863 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500864}
865
866static void
867i915_pci_remove(struct pci_dev *pdev)
868{
869 struct drm_device *dev = pci_get_drvdata(pdev);
870
871 drm_put_dev(dev);
872}
873
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100874static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500875{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100876 struct pci_dev *pdev = to_pci_dev(dev);
877 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500878
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100879 if (!drm_dev || !drm_dev->dev_private) {
880 dev_err(dev, "DRM not initialized, aborting suspend.\n");
881 return -ENODEV;
882 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500883
Dave Airlie5bcf7192010-12-07 09:20:40 +1000884 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
885 return 0;
886
Imre Deak76c4b252014-04-01 19:55:22 +0300887 return i915_drm_freeze(drm_dev);
888}
889
890static int i915_pm_suspend_late(struct device *dev)
891{
892 struct pci_dev *pdev = to_pci_dev(dev);
893 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Kristen Carlson Accardi8abdc172014-06-12 08:35:48 -0700894 struct drm_i915_private *dev_priv = drm_dev->dev_private;
Imre Deak76c4b252014-04-01 19:55:22 +0300895
896 /*
897 * We have a suspedn ordering issue with the snd-hda driver also
898 * requiring our device to be power up. Due to the lack of a
899 * parent/child relationship we currently solve this with an late
900 * suspend hook.
901 *
902 * FIXME: This should be solved with a special hdmi sink device or
903 * similar so that power domains can be employed.
904 */
905 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
906 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500907
Kristen Carlson Accardi8abdc172014-06-12 08:35:48 -0700908 if (IS_HASWELL(drm_dev) || IS_BROADWELL(drm_dev))
909 hsw_enable_pc8(dev_priv);
910
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100911 pci_disable_device(pdev);
912 pci_set_power_state(pdev, PCI_D3hot);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800913
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800914 return 0;
915}
916
Imre Deak76c4b252014-04-01 19:55:22 +0300917static int i915_pm_resume_early(struct device *dev)
918{
919 struct pci_dev *pdev = to_pci_dev(dev);
920 struct drm_device *drm_dev = pci_get_drvdata(pdev);
921
922 return i915_resume_early(drm_dev);
923}
924
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100925static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800926{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100927 struct pci_dev *pdev = to_pci_dev(dev);
928 struct drm_device *drm_dev = pci_get_drvdata(pdev);
929
930 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800931}
932
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100933static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800934{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100935 struct pci_dev *pdev = to_pci_dev(dev);
936 struct drm_device *drm_dev = pci_get_drvdata(pdev);
937
938 if (!drm_dev || !drm_dev->dev_private) {
939 dev_err(dev, "DRM not initialized, aborting suspend.\n");
940 return -ENODEV;
941 }
942
943 return i915_drm_freeze(drm_dev);
944}
945
Imre Deak76c4b252014-04-01 19:55:22 +0300946static int i915_pm_thaw_early(struct device *dev)
947{
948 struct pci_dev *pdev = to_pci_dev(dev);
949 struct drm_device *drm_dev = pci_get_drvdata(pdev);
950
951 return i915_drm_thaw_early(drm_dev);
952}
953
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100954static int i915_pm_thaw(struct device *dev)
955{
956 struct pci_dev *pdev = to_pci_dev(dev);
957 struct drm_device *drm_dev = pci_get_drvdata(pdev);
958
959 return i915_drm_thaw(drm_dev);
960}
961
962static int i915_pm_poweroff(struct device *dev)
963{
964 struct pci_dev *pdev = to_pci_dev(dev);
965 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100966
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100967 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800968}
969
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300970static int hsw_runtime_suspend(struct drm_i915_private *dev_priv)
Paulo Zanoni97bea202014-03-07 20:12:33 -0300971{
Paulo Zanoni414de7a2014-03-07 20:12:35 -0300972 hsw_enable_pc8(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300973
974 return 0;
Paulo Zanoni97bea202014-03-07 20:12:33 -0300975}
976
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300977static int snb_runtime_resume(struct drm_i915_private *dev_priv)
Paulo Zanoni9a952a02014-03-07 20:12:34 -0300978{
979 struct drm_device *dev = dev_priv->dev;
980
Paulo Zanoni9a952a02014-03-07 20:12:34 -0300981 intel_init_pch_refclk(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300982
983 return 0;
Paulo Zanoni9a952a02014-03-07 20:12:34 -0300984}
985
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300986static int hsw_runtime_resume(struct drm_i915_private *dev_priv)
Paulo Zanoni97bea202014-03-07 20:12:33 -0300987{
Paulo Zanoni414de7a2014-03-07 20:12:35 -0300988 hsw_disable_pc8(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300989
990 return 0;
Paulo Zanoni97bea202014-03-07 20:12:33 -0300991}
992
Imre Deakddeea5b2014-05-05 15:19:56 +0300993/*
994 * Save all Gunit registers that may be lost after a D3 and a subsequent
995 * S0i[R123] transition. The list of registers needing a save/restore is
996 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
997 * registers in the following way:
998 * - Driver: saved/restored by the driver
999 * - Punit : saved/restored by the Punit firmware
1000 * - No, w/o marking: no need to save/restore, since the register is R/O or
1001 * used internally by the HW in a way that doesn't depend
1002 * keeping the content across a suspend/resume.
1003 * - Debug : used for debugging
1004 *
1005 * We save/restore all registers marked with 'Driver', with the following
1006 * exceptions:
1007 * - Registers out of use, including also registers marked with 'Debug'.
1008 * These have no effect on the driver's operation, so we don't save/restore
1009 * them to reduce the overhead.
1010 * - Registers that are fully setup by an initialization function called from
1011 * the resume path. For example many clock gating and RPS/RC6 registers.
1012 * - Registers that provide the right functionality with their reset defaults.
1013 *
1014 * TODO: Except for registers that based on the above 3 criteria can be safely
1015 * ignored, we save/restore all others, practically treating the HW context as
1016 * a black-box for the driver. Further investigation is needed to reduce the
1017 * saved/restored registers even further, by following the same 3 criteria.
1018 */
1019static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1020{
1021 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1022 int i;
1023
1024 /* GAM 0x4000-0x4770 */
1025 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1026 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1027 s->arb_mode = I915_READ(ARB_MODE);
1028 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1029 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1030
1031 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1032 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS_BASE + i * 4);
1033
1034 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1035 s->gfx_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1036
1037 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1038 s->ecochk = I915_READ(GAM_ECOCHK);
1039 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1040 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1041
1042 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1043
1044 /* MBC 0x9024-0x91D0, 0x8500 */
1045 s->g3dctl = I915_READ(VLV_G3DCTL);
1046 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1047 s->mbctl = I915_READ(GEN6_MBCTL);
1048
1049 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1050 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1051 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1052 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1053 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1054 s->rstctl = I915_READ(GEN6_RSTCTL);
1055 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1056
1057 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1058 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1059 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1060 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1061 s->ecobus = I915_READ(ECOBUS);
1062 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1063 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1064 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1065 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1066 s->rcedata = I915_READ(VLV_RCEDATA);
1067 s->spare2gh = I915_READ(VLV_SPAREG2H);
1068
1069 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1070 s->gt_imr = I915_READ(GTIMR);
1071 s->gt_ier = I915_READ(GTIER);
1072 s->pm_imr = I915_READ(GEN6_PMIMR);
1073 s->pm_ier = I915_READ(GEN6_PMIER);
1074
1075 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1076 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH_BASE + i * 4);
1077
1078 /* GT SA CZ domain, 0x100000-0x138124 */
1079 s->tilectl = I915_READ(TILECTL);
1080 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1081 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1082 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1083 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1084
1085 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1086 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1087 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
1088 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1089
1090 /*
1091 * Not saving any of:
1092 * DFT, 0x9800-0x9EC0
1093 * SARB, 0xB000-0xB1FC
1094 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1095 * PCI CFG
1096 */
1097}
1098
1099static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1100{
1101 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1102 u32 val;
1103 int i;
1104
1105 /* GAM 0x4000-0x4770 */
1106 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1107 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1108 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1109 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1110 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1111
1112 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1113 I915_WRITE(GEN7_LRA_LIMITS_BASE + i * 4, s->lra_limits[i]);
1114
1115 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
1116 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->gfx_max_req_count);
1117
1118 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1119 I915_WRITE(GAM_ECOCHK, s->ecochk);
1120 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1121 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1122
1123 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1124
1125 /* MBC 0x9024-0x91D0, 0x8500 */
1126 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1127 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1128 I915_WRITE(GEN6_MBCTL, s->mbctl);
1129
1130 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1131 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1132 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1133 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1134 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1135 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1136 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1137
1138 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1139 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1140 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1141 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1142 I915_WRITE(ECOBUS, s->ecobus);
1143 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1144 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1145 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1146 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1147 I915_WRITE(VLV_RCEDATA, s->rcedata);
1148 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1149
1150 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1151 I915_WRITE(GTIMR, s->gt_imr);
1152 I915_WRITE(GTIER, s->gt_ier);
1153 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1154 I915_WRITE(GEN6_PMIER, s->pm_ier);
1155
1156 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1157 I915_WRITE(GEN7_GT_SCRATCH_BASE + i * 4, s->gt_scratch[i]);
1158
1159 /* GT SA CZ domain, 0x100000-0x138124 */
1160 I915_WRITE(TILECTL, s->tilectl);
1161 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1162 /*
1163 * Preserve the GT allow wake and GFX force clock bit, they are not
1164 * be restored, as they are used to control the s0ix suspend/resume
1165 * sequence by the caller.
1166 */
1167 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1168 val &= VLV_GTLC_ALLOWWAKEREQ;
1169 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1170 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1171
1172 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1173 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1174 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1175 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1176
1177 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1178
1179 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1180 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1181 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
1182 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1183}
1184
Imre Deak650ad972014-04-18 16:35:02 +03001185int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1186{
1187 u32 val;
1188 int err;
1189
1190 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1191 WARN_ON(!!(val & VLV_GFX_CLK_FORCE_ON_BIT) == force_on);
1192
1193#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
1194 /* Wait for a previous force-off to settle */
1195 if (force_on) {
Imre Deak8d4eee92014-04-14 20:24:43 +03001196 err = wait_for(!COND, 20);
Imre Deak650ad972014-04-18 16:35:02 +03001197 if (err) {
1198 DRM_ERROR("timeout waiting for GFX clock force-off (%08x)\n",
1199 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1200 return err;
1201 }
1202 }
1203
1204 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1205 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1206 if (force_on)
1207 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1208 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1209
1210 if (!force_on)
1211 return 0;
1212
Imre Deak8d4eee92014-04-14 20:24:43 +03001213 err = wait_for(COND, 20);
Imre Deak650ad972014-04-18 16:35:02 +03001214 if (err)
1215 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1216 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1217
1218 return err;
1219#undef COND
1220}
1221
Imre Deakddeea5b2014-05-05 15:19:56 +03001222static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1223{
1224 u32 val;
1225 int err = 0;
1226
1227 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1228 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1229 if (allow)
1230 val |= VLV_GTLC_ALLOWWAKEREQ;
1231 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1232 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1233
1234#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1235 allow)
1236 err = wait_for(COND, 1);
1237 if (err)
1238 DRM_ERROR("timeout disabling GT waking\n");
1239 return err;
1240#undef COND
1241}
1242
1243static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1244 bool wait_for_on)
1245{
1246 u32 mask;
1247 u32 val;
1248 int err;
1249
1250 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1251 val = wait_for_on ? mask : 0;
1252#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1253 if (COND)
1254 return 0;
1255
1256 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1257 wait_for_on ? "on" : "off",
1258 I915_READ(VLV_GTLC_PW_STATUS));
1259
1260 /*
1261 * RC6 transitioning can be delayed up to 2 msec (see
1262 * valleyview_enable_rps), use 3 msec for safety.
1263 */
1264 err = wait_for(COND, 3);
1265 if (err)
1266 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1267 wait_for_on ? "on" : "off");
1268
1269 return err;
1270#undef COND
1271}
1272
1273static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1274{
1275 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1276 return;
1277
1278 DRM_ERROR("GT register access while GT waking disabled\n");
1279 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1280}
1281
1282static int vlv_runtime_suspend(struct drm_i915_private *dev_priv)
1283{
1284 u32 mask;
1285 int err;
1286
1287 /*
1288 * Bspec defines the following GT well on flags as debug only, so
1289 * don't treat them as hard failures.
1290 */
1291 (void)vlv_wait_for_gt_wells(dev_priv, false);
1292
1293 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1294 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1295
1296 vlv_check_no_gt_access(dev_priv);
1297
1298 err = vlv_force_gfx_clock(dev_priv, true);
1299 if (err)
1300 goto err1;
1301
1302 err = vlv_allow_gt_wake(dev_priv, false);
1303 if (err)
1304 goto err2;
1305 vlv_save_gunit_s0ix_state(dev_priv);
1306
1307 err = vlv_force_gfx_clock(dev_priv, false);
1308 if (err)
1309 goto err2;
1310
1311 return 0;
1312
1313err2:
1314 /* For safety always re-enable waking and disable gfx clock forcing */
1315 vlv_allow_gt_wake(dev_priv, true);
1316err1:
1317 vlv_force_gfx_clock(dev_priv, false);
1318
1319 return err;
1320}
1321
1322static int vlv_runtime_resume(struct drm_i915_private *dev_priv)
1323{
1324 struct drm_device *dev = dev_priv->dev;
1325 int err;
1326 int ret;
1327
1328 /*
1329 * If any of the steps fail just try to continue, that's the best we
1330 * can do at this point. Return the first error code (which will also
1331 * leave RPM permanently disabled).
1332 */
1333 ret = vlv_force_gfx_clock(dev_priv, true);
1334
1335 vlv_restore_gunit_s0ix_state(dev_priv);
1336
1337 err = vlv_allow_gt_wake(dev_priv, true);
1338 if (!ret)
1339 ret = err;
1340
1341 err = vlv_force_gfx_clock(dev_priv, false);
1342 if (!ret)
1343 ret = err;
1344
1345 vlv_check_no_gt_access(dev_priv);
1346
1347 intel_init_clock_gating(dev);
1348 i915_gem_restore_fences(dev);
1349
1350 return ret;
1351}
1352
Paulo Zanoni97bea202014-03-07 20:12:33 -03001353static int intel_runtime_suspend(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001354{
1355 struct pci_dev *pdev = to_pci_dev(device);
1356 struct drm_device *dev = pci_get_drvdata(pdev);
1357 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001358 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001359
Imre Deakaeab0b52014-04-14 20:24:36 +03001360 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
Imre Deakc6df39b2014-04-14 20:24:29 +03001361 return -ENODEV;
1362
Paulo Zanoni8a187452013-12-06 20:32:13 -02001363 WARN_ON(!HAS_RUNTIME_PM(dev));
Paulo Zanonie998c402014-02-21 13:52:26 -03001364 assert_force_wake_inactive(dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001365
1366 DRM_DEBUG_KMS("Suspending device\n");
1367
Imre Deak9486db62014-04-22 20:21:07 +03001368 /*
Imre Deakd6102972014-05-07 19:57:49 +03001369 * We could deadlock here in case another thread holding struct_mutex
1370 * calls RPM suspend concurrently, since the RPM suspend will wait
1371 * first for this RPM suspend to finish. In this case the concurrent
1372 * RPM resume will be followed by its RPM suspend counterpart. Still
1373 * for consistency return -EAGAIN, which will reschedule this suspend.
1374 */
1375 if (!mutex_trylock(&dev->struct_mutex)) {
1376 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1377 /*
1378 * Bump the expiration timestamp, otherwise the suspend won't
1379 * be rescheduled.
1380 */
1381 pm_runtime_mark_last_busy(device);
1382
1383 return -EAGAIN;
1384 }
1385 /*
1386 * We are safe here against re-faults, since the fault handler takes
1387 * an RPM reference.
1388 */
1389 i915_gem_release_all_mmaps(dev_priv);
1390 mutex_unlock(&dev->struct_mutex);
1391
1392 /*
Imre Deak9486db62014-04-22 20:21:07 +03001393 * rps.work can't be rearmed here, since we get here only after making
1394 * sure the GPU is idle and the RPS freq is set to the minimum. See
1395 * intel_mark_idle().
1396 */
1397 cancel_work_sync(&dev_priv->rps.work);
Imre Deakb5478bc2014-04-14 20:24:37 +03001398 intel_runtime_pm_disable_interrupts(dev);
1399
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001400 if (IS_GEN6(dev)) {
1401 ret = 0;
1402 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1403 ret = hsw_runtime_suspend(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001404 } else if (IS_VALLEYVIEW(dev)) {
1405 ret = vlv_runtime_suspend(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001406 } else {
1407 ret = -ENODEV;
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03001408 WARN_ON(1);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001409 }
1410
1411 if (ret) {
1412 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
1413 intel_runtime_pm_restore_interrupts(dev);
1414
1415 return ret;
1416 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001417
Paulo Zanoni16a3d6e2013-12-13 15:22:30 -02001418 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001419 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001420
1421 /*
1422 * current versions of firmware which depend on this opregion
1423 * notification have repurposed the D1 definition to mean
1424 * "runtime suspended" vs. what you would normally expect (D3)
1425 * to distinguish it from notifications that might be sent
1426 * via the suspend path.
1427 */
1428 intel_opregion_notify_adapter(dev, PCI_D1);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001429
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001430 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02001431 return 0;
1432}
1433
Paulo Zanoni97bea202014-03-07 20:12:33 -03001434static int intel_runtime_resume(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001435{
1436 struct pci_dev *pdev = to_pci_dev(device);
1437 struct drm_device *dev = pci_get_drvdata(pdev);
1438 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001439 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001440
1441 WARN_ON(!HAS_RUNTIME_PM(dev));
1442
1443 DRM_DEBUG_KMS("Resuming device\n");
1444
Paulo Zanonicd2e9e92013-12-06 20:34:21 -02001445 intel_opregion_notify_adapter(dev, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001446 dev_priv->pm.suspended = false;
1447
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001448 if (IS_GEN6(dev)) {
1449 ret = snb_runtime_resume(dev_priv);
1450 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1451 ret = hsw_runtime_resume(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001452 } else if (IS_VALLEYVIEW(dev)) {
1453 ret = vlv_runtime_resume(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001454 } else {
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03001455 WARN_ON(1);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001456 ret = -ENODEV;
1457 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001458
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001459 /*
1460 * No point of rolling back things in case of an error, as the best
1461 * we can do is to hope that things will still work (and disable RPM).
1462 */
Imre Deak92b806d2014-04-14 20:24:39 +03001463 i915_gem_init_swizzling(dev);
1464 gen6_update_ring_freq(dev);
1465
Imre Deakb5478bc2014-04-14 20:24:37 +03001466 intel_runtime_pm_restore_interrupts(dev);
Imre Deak9486db62014-04-22 20:21:07 +03001467 intel_reset_gt_powersave(dev);
Imre Deakb5478bc2014-04-14 20:24:37 +03001468
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001469 if (ret)
1470 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1471 else
1472 DRM_DEBUG_KMS("Device resumed\n");
1473
1474 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001475}
1476
Chris Wilsonb4b78d12010-06-06 15:40:20 +01001477static const struct dev_pm_ops i915_pm_ops = {
Akshay Joshi0206e352011-08-16 15:34:10 -04001478 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03001479 .suspend_late = i915_pm_suspend_late,
1480 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001481 .resume = i915_pm_resume,
1482 .freeze = i915_pm_freeze,
Imre Deak76c4b252014-04-01 19:55:22 +03001483 .thaw_early = i915_pm_thaw_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001484 .thaw = i915_pm_thaw,
1485 .poweroff = i915_pm_poweroff,
Imre Deak76c4b252014-04-01 19:55:22 +03001486 .restore_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001487 .restore = i915_pm_resume,
Paulo Zanoni97bea202014-03-07 20:12:33 -03001488 .runtime_suspend = intel_runtime_suspend,
1489 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001490};
1491
Laurent Pinchart78b68552012-05-17 13:27:22 +02001492static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001493 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001494 .open = drm_gem_vm_open,
1495 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001496};
1497
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001498static const struct file_operations i915_driver_fops = {
1499 .owner = THIS_MODULE,
1500 .open = drm_open,
1501 .release = drm_release,
1502 .unlocked_ioctl = drm_ioctl,
1503 .mmap = drm_gem_mmap,
1504 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001505 .read = drm_read,
1506#ifdef CONFIG_COMPAT
1507 .compat_ioctl = i915_compat_ioctl,
1508#endif
1509 .llseek = noop_llseek,
1510};
1511
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001513 /* Don't use MTRRs here; the Xserver or userspace app should
1514 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001515 */
Eric Anholt673a3942008-07-30 12:06:12 -07001516 .driver_features =
Daniel Vetter24986ee2013-12-11 11:34:33 +01001517 DRIVER_USE_AGP |
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001518 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1519 DRIVER_RENDER,
Dave Airlie22eae942005-11-10 22:16:34 +11001520 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001521 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001522 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001523 .lastclose = i915_driver_lastclose,
1524 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001525 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001526
1527 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1528 .suspend = i915_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03001529 .resume = i915_resume_legacy,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001530
Dave Airliecda17382005-07-10 17:31:26 +10001531 .device_is_agp = i915_driver_device_is_agp,
Dave Airlie7c1c2872008-11-28 14:22:24 +10001532 .master_create = i915_master_create,
1533 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -05001534#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001535 .debugfs_init = i915_debugfs_init,
1536 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001537#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001538 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001539 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001540
1541 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1542 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1543 .gem_prime_export = i915_gem_prime_export,
1544 .gem_prime_import = i915_gem_prime_import,
1545
Dave Airlieff72145b2011-02-07 12:16:14 +10001546 .dumb_create = i915_gem_dumb_create,
1547 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02001548 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001550 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001551 .name = DRIVER_NAME,
1552 .desc = DRIVER_DESC,
1553 .date = DRIVER_DATE,
1554 .major = DRIVER_MAJOR,
1555 .minor = DRIVER_MINOR,
1556 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557};
1558
Dave Airlie8410ea32010-12-15 03:16:38 +10001559static struct pci_driver i915_pci_driver = {
1560 .name = DRIVER_NAME,
1561 .id_table = pciidlist,
1562 .probe = i915_pci_probe,
1563 .remove = i915_pci_remove,
1564 .driver.pm = &i915_pm_ops,
1565};
1566
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567static int __init i915_init(void)
1568{
1569 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001570
1571 /*
1572 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1573 * explicitly disabled with the module pararmeter.
1574 *
1575 * Otherwise, just follow the parameter (defaulting to off).
1576 *
1577 * Allow optional vga_text_mode_force boot option to override
1578 * the default behavior.
1579 */
1580#if defined(CONFIG_DRM_I915_KMS)
Jani Nikulad330a952014-01-21 11:24:25 +02001581 if (i915.modeset != 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08001582 driver.driver_features |= DRIVER_MODESET;
1583#endif
Jani Nikulad330a952014-01-21 11:24:25 +02001584 if (i915.modeset == 1)
Jesse Barnes79e53942008-11-07 14:24:08 -08001585 driver.driver_features |= DRIVER_MODESET;
1586
1587#ifdef CONFIG_VGA_CONSOLE
Jani Nikulad330a952014-01-21 11:24:25 +02001588 if (vgacon_text_force() && i915.modeset == -1)
Jesse Barnes79e53942008-11-07 14:24:08 -08001589 driver.driver_features &= ~DRIVER_MODESET;
1590#endif
1591
Daniel Vetterb30324a2013-11-13 22:11:25 +01001592 if (!(driver.driver_features & DRIVER_MODESET)) {
Chris Wilson3885c6b2011-01-23 10:45:14 +00001593 driver.get_vblank_timestamp = NULL;
Daniel Vetterb30324a2013-11-13 22:11:25 +01001594#ifndef CONFIG_DRM_I915_UMS
1595 /* Silently fail loading to not upset userspace. */
Jani Nikulac9cd7b62014-06-02 16:58:30 +03001596 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
Daniel Vetterb30324a2013-11-13 22:11:25 +01001597 return 0;
1598#endif
1599 }
Chris Wilson3885c6b2011-01-23 10:45:14 +00001600
Dave Airlie8410ea32010-12-15 03:16:38 +10001601 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602}
1603
1604static void __exit i915_exit(void)
1605{
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001606#ifndef CONFIG_DRM_I915_UMS
1607 if (!(driver.driver_features & DRIVER_MODESET))
1608 return; /* Never loaded a driver. */
1609#endif
1610
Dave Airlie8410ea32010-12-15 03:16:38 +10001611 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612}
1613
1614module_init(i915_init);
1615module_exit(i915_exit);
1616
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001617MODULE_AUTHOR(DRIVER_AUTHOR);
1618MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619MODULE_LICENSE("GPL and additional rights");