blob: 40a7aa4db589b2293dc89fdb280872e5c710a4a1 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Chris Wilson18393f62014-04-09 09:19:40 +010036/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
37 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
38 * to give some inclination as to some of the magic values used in the various
39 * workarounds!
40 */
41#define CACHELINE_BYTES 64
42
Chris Wilsonc7dca472011-01-20 17:00:10 +000043static inline int ring_space(struct intel_ring_buffer *ring)
44{
Ville Syrjälä633cf8f2012-12-03 18:43:32 +020045 int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsonc7dca472011-01-20 17:00:10 +000046 if (space < 0)
47 space += ring->size;
48 return space;
49}
50
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020051static bool intel_ring_stopped(struct intel_ring_buffer *ring)
Chris Wilson09246732013-08-10 22:16:32 +010052{
53 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020054 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
55}
Chris Wilson09246732013-08-10 22:16:32 +010056
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020057void __intel_ring_advance(struct intel_ring_buffer *ring)
58{
Chris Wilson09246732013-08-10 22:16:32 +010059 ring->tail &= ring->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020060 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010061 return;
62 ring->write_tail(ring, ring->tail);
63}
64
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000065static int
Chris Wilson46f0f8d2012-04-18 11:12:11 +010066gen2_render_ring_flush(struct intel_ring_buffer *ring,
67 u32 invalidate_domains,
68 u32 flush_domains)
69{
70 u32 cmd;
71 int ret;
72
73 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020074 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010075 cmd |= MI_NO_WRITE_FLUSH;
76
77 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
78 cmd |= MI_READ_FLUSH;
79
80 ret = intel_ring_begin(ring, 2);
81 if (ret)
82 return ret;
83
84 intel_ring_emit(ring, cmd);
85 intel_ring_emit(ring, MI_NOOP);
86 intel_ring_advance(ring);
87
88 return 0;
89}
90
91static int
92gen4_render_ring_flush(struct intel_ring_buffer *ring,
93 u32 invalidate_domains,
94 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -070095{
Chris Wilson78501ea2010-10-27 12:18:21 +010096 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +010097 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000098 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +010099
Chris Wilson36d527d2011-03-19 22:26:49 +0000100 /*
101 * read/write caches:
102 *
103 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
104 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
105 * also flushed at 2d versus 3d pipeline switches.
106 *
107 * read-only caches:
108 *
109 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
110 * MI_READ_FLUSH is set, and is always flushed on 965.
111 *
112 * I915_GEM_DOMAIN_COMMAND may not exist?
113 *
114 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
115 * invalidated when MI_EXE_FLUSH is set.
116 *
117 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
118 * invalidated with every MI_FLUSH.
119 *
120 * TLBs:
121 *
122 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
123 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
124 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
125 * are flushed at any MI_FLUSH.
126 */
127
128 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100129 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000130 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000131 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
132 cmd |= MI_EXE_FLUSH;
133
134 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
135 (IS_G4X(dev) || IS_GEN5(dev)))
136 cmd |= MI_INVALIDATE_ISP;
137
138 ret = intel_ring_begin(ring, 2);
139 if (ret)
140 return ret;
141
142 intel_ring_emit(ring, cmd);
143 intel_ring_emit(ring, MI_NOOP);
144 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000145
146 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800147}
148
Jesse Barnes8d315282011-10-16 10:23:31 +0200149/**
150 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
151 * implementing two workarounds on gen6. From section 1.4.7.1
152 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
153 *
154 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
155 * produced by non-pipelined state commands), software needs to first
156 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
157 * 0.
158 *
159 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
160 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
161 *
162 * And the workaround for these two requires this workaround first:
163 *
164 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
165 * BEFORE the pipe-control with a post-sync op and no write-cache
166 * flushes.
167 *
168 * And this last workaround is tricky because of the requirements on
169 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
170 * volume 2 part 1:
171 *
172 * "1 of the following must also be set:
173 * - Render Target Cache Flush Enable ([12] of DW1)
174 * - Depth Cache Flush Enable ([0] of DW1)
175 * - Stall at Pixel Scoreboard ([1] of DW1)
176 * - Depth Stall ([13] of DW1)
177 * - Post-Sync Operation ([13] of DW1)
178 * - Notify Enable ([8] of DW1)"
179 *
180 * The cache flushes require the workaround flush that triggered this
181 * one, so we can't use it. Depth stall would trigger the same.
182 * Post-sync nonzero is what triggered this second workaround, so we
183 * can't use that one either. Notify enable is IRQs, which aren't
184 * really our business. That leaves only stall at scoreboard.
185 */
186static int
187intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
188{
Chris Wilson18393f62014-04-09 09:19:40 +0100189 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200190 int ret;
191
192
193 ret = intel_ring_begin(ring, 6);
194 if (ret)
195 return ret;
196
197 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
198 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
199 PIPE_CONTROL_STALL_AT_SCOREBOARD);
200 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
201 intel_ring_emit(ring, 0); /* low dword */
202 intel_ring_emit(ring, 0); /* high dword */
203 intel_ring_emit(ring, MI_NOOP);
204 intel_ring_advance(ring);
205
206 ret = intel_ring_begin(ring, 6);
207 if (ret)
208 return ret;
209
210 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
211 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
212 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
213 intel_ring_emit(ring, 0);
214 intel_ring_emit(ring, 0);
215 intel_ring_emit(ring, MI_NOOP);
216 intel_ring_advance(ring);
217
218 return 0;
219}
220
221static int
222gen6_render_ring_flush(struct intel_ring_buffer *ring,
223 u32 invalidate_domains, u32 flush_domains)
224{
225 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100226 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200227 int ret;
228
Paulo Zanonib3111502012-08-17 18:35:42 -0300229 /* Force SNB workarounds for PIPE_CONTROL flushes */
230 ret = intel_emit_post_sync_nonzero_flush(ring);
231 if (ret)
232 return ret;
233
Jesse Barnes8d315282011-10-16 10:23:31 +0200234 /* Just flush everything. Experiments have shown that reducing the
235 * number of bits based on the write domains has little performance
236 * impact.
237 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100238 if (flush_domains) {
239 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
240 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
241 /*
242 * Ensure that any following seqno writes only happen
243 * when the render cache is indeed flushed.
244 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200245 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100246 }
247 if (invalidate_domains) {
248 flags |= PIPE_CONTROL_TLB_INVALIDATE;
249 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
250 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
251 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
252 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
253 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
254 /*
255 * TLB invalidate requires a post-sync write.
256 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700257 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100258 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200259
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100260 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200261 if (ret)
262 return ret;
263
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100264 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200265 intel_ring_emit(ring, flags);
266 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100267 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200268 intel_ring_advance(ring);
269
270 return 0;
271}
272
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100273static int
Paulo Zanonif3987632012-08-17 18:35:43 -0300274gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
275{
276 int ret;
277
278 ret = intel_ring_begin(ring, 4);
279 if (ret)
280 return ret;
281
282 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
283 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
284 PIPE_CONTROL_STALL_AT_SCOREBOARD);
285 intel_ring_emit(ring, 0);
286 intel_ring_emit(ring, 0);
287 intel_ring_advance(ring);
288
289 return 0;
290}
291
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300292static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
293{
294 int ret;
295
296 if (!ring->fbc_dirty)
297 return 0;
298
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200299 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300300 if (ret)
301 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300302 /* WaFbcNukeOn3DBlt:ivb/hsw */
303 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
304 intel_ring_emit(ring, MSG_FBC_REND_STATE);
305 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200306 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
307 intel_ring_emit(ring, MSG_FBC_REND_STATE);
308 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300309 intel_ring_advance(ring);
310
311 ring->fbc_dirty = false;
312 return 0;
313}
314
Paulo Zanonif3987632012-08-17 18:35:43 -0300315static int
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300316gen7_render_ring_flush(struct intel_ring_buffer *ring,
317 u32 invalidate_domains, u32 flush_domains)
318{
319 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100320 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300321 int ret;
322
Paulo Zanonif3987632012-08-17 18:35:43 -0300323 /*
324 * Ensure that any following seqno writes only happen when the render
325 * cache is indeed flushed.
326 *
327 * Workaround: 4th PIPE_CONTROL command (except the ones with only
328 * read-cache invalidate bits set) must have the CS_STALL bit set. We
329 * don't try to be clever and just set it unconditionally.
330 */
331 flags |= PIPE_CONTROL_CS_STALL;
332
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300333 /* Just flush everything. Experiments have shown that reducing the
334 * number of bits based on the write domains has little performance
335 * impact.
336 */
337 if (flush_domains) {
338 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
339 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300340 }
341 if (invalidate_domains) {
342 flags |= PIPE_CONTROL_TLB_INVALIDATE;
343 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
344 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
345 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
346 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
347 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
348 /*
349 * TLB invalidate requires a post-sync write.
350 */
351 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200352 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300353
354 /* Workaround: we must issue a pipe_control with CS-stall bit
355 * set before a pipe_control command that has the state cache
356 * invalidate bit set. */
357 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300358 }
359
360 ret = intel_ring_begin(ring, 4);
361 if (ret)
362 return ret;
363
364 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
365 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200366 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300367 intel_ring_emit(ring, 0);
368 intel_ring_advance(ring);
369
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200370 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300371 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
372
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300373 return 0;
374}
375
Ben Widawskya5f3d682013-11-02 21:07:27 -0700376static int
377gen8_render_ring_flush(struct intel_ring_buffer *ring,
378 u32 invalidate_domains, u32 flush_domains)
379{
380 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100381 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700382 int ret;
383
384 flags |= PIPE_CONTROL_CS_STALL;
385
386 if (flush_domains) {
387 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
388 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
389 }
390 if (invalidate_domains) {
391 flags |= PIPE_CONTROL_TLB_INVALIDATE;
392 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
393 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
394 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
395 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
396 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
397 flags |= PIPE_CONTROL_QW_WRITE;
398 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
399 }
400
401 ret = intel_ring_begin(ring, 6);
402 if (ret)
403 return ret;
404
405 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
406 intel_ring_emit(ring, flags);
407 intel_ring_emit(ring, scratch_addr);
408 intel_ring_emit(ring, 0);
409 intel_ring_emit(ring, 0);
410 intel_ring_emit(ring, 0);
411 intel_ring_advance(ring);
412
413 return 0;
414
415}
416
Chris Wilson78501ea2010-10-27 12:18:21 +0100417static void ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100418 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800419{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300420 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100421 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800422}
423
Chris Wilson50877442014-03-21 12:41:53 +0000424u64 intel_ring_get_active_head(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800425{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300426 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000427 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800428
Chris Wilson50877442014-03-21 12:41:53 +0000429 if (INTEL_INFO(ring->dev)->gen >= 8)
430 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
431 RING_ACTHD_UDW(ring->mmio_base));
432 else if (INTEL_INFO(ring->dev)->gen >= 4)
433 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
434 else
435 acthd = I915_READ(ACTHD);
436
437 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800438}
439
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200440static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
441{
442 struct drm_i915_private *dev_priv = ring->dev->dev_private;
443 u32 addr;
444
445 addr = dev_priv->status_page_dmah->busaddr;
446 if (INTEL_INFO(ring->dev)->gen >= 4)
447 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
448 I915_WRITE(HWS_PGA, addr);
449}
450
Chris Wilson9991ae72014-04-02 16:36:07 +0100451static bool stop_ring(struct intel_ring_buffer *ring)
452{
453 struct drm_i915_private *dev_priv = to_i915(ring->dev);
454
455 if (!IS_GEN2(ring->dev)) {
456 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
457 if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
458 DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
459 return false;
460 }
461 }
462
463 I915_WRITE_CTL(ring, 0);
464 I915_WRITE_HEAD(ring, 0);
465 ring->write_tail(ring, 0);
466
467 if (!IS_GEN2(ring->dev)) {
468 (void)I915_READ_CTL(ring);
469 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
470 }
471
472 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
473}
474
Chris Wilson78501ea2010-10-27 12:18:21 +0100475static int init_ring_common(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800476{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200477 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300478 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000479 struct drm_i915_gem_object *obj = ring->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200480 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800481
Deepak Sc8d9a592013-11-23 14:55:42 +0530482 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200483
Chris Wilson9991ae72014-04-02 16:36:07 +0100484 if (!stop_ring(ring)) {
485 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000486 DRM_DEBUG_KMS("%s head not reset to zero "
487 "ctl %08x head %08x tail %08x start %08x\n",
488 ring->name,
489 I915_READ_CTL(ring),
490 I915_READ_HEAD(ring),
491 I915_READ_TAIL(ring),
492 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800493
Chris Wilson9991ae72014-04-02 16:36:07 +0100494 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000495 DRM_ERROR("failed to set %s head to zero "
496 "ctl %08x head %08x tail %08x start %08x\n",
497 ring->name,
498 I915_READ_CTL(ring),
499 I915_READ_HEAD(ring),
500 I915_READ_TAIL(ring),
501 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100502 ret = -EIO;
503 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000504 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700505 }
506
Chris Wilson9991ae72014-04-02 16:36:07 +0100507 if (I915_NEED_GFX_HWS(dev))
508 intel_ring_setup_status_page(ring);
509 else
510 ring_setup_phys_status_page(ring);
511
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200512 /* Initialize the ring. This must happen _after_ we've cleared the ring
513 * registers with the above sequence (the readback of the HEAD registers
514 * also enforces ordering), otherwise the hw might lose the new ring
515 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700516 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200517 I915_WRITE_CTL(ring,
Chris Wilsonae69b422010-11-07 11:45:52 +0000518 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000519 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800520
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800521 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400522 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700523 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400524 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000525 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100526 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
527 ring->name,
528 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
529 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
530 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200531 ret = -EIO;
532 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800533 }
534
Chris Wilson78501ea2010-10-27 12:18:21 +0100535 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
536 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800537 else {
Chris Wilsonc7dca472011-01-20 17:00:10 +0000538 ring->head = I915_READ_HEAD(ring);
Daniel Vetter870e86d2010-08-02 16:29:44 +0200539 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Chris Wilsonc7dca472011-01-20 17:00:10 +0000540 ring->space = ring_space(ring);
Chris Wilsonc3b20032012-05-28 22:33:02 +0100541 ring->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800542 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000543
Chris Wilson50f018d2013-06-10 11:20:19 +0100544 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
545
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200546out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530547 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200548
549 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700550}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800551
Chris Wilsonc6df5412010-12-15 09:56:50 +0000552static int
553init_pipe_control(struct intel_ring_buffer *ring)
554{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000555 int ret;
556
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100557 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000558 return 0;
559
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100560 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
561 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000562 DRM_ERROR("Failed to allocate seqno page\n");
563 ret = -ENOMEM;
564 goto err;
565 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100566
Daniel Vettera9cc7262014-02-14 14:01:13 +0100567 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
568 if (ret)
569 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000570
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100571 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000572 if (ret)
573 goto err_unref;
574
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100575 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
576 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
577 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800578 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000579 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800580 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000581
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200582 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100583 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000584 return 0;
585
586err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800587 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000588err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100589 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000590err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000591 return ret;
592}
593
Chris Wilson78501ea2010-10-27 12:18:21 +0100594static int init_render_ring(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800595{
Chris Wilson78501ea2010-10-27 12:18:21 +0100596 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000597 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100598 int ret = init_ring_common(ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800599
Akash Goel61a563a2014-03-25 18:01:50 +0530600 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
601 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200602 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000603
604 /* We need to disable the AsyncFlip performance optimisations in order
605 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
606 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100607 *
Ville Syrjälä82852222014-02-27 21:59:03 +0200608 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000609 */
610 if (INTEL_INFO(dev)->gen >= 6)
611 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
612
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000613 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530614 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000615 if (INTEL_INFO(dev)->gen == 6)
616 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000617 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000618
Akash Goel01fa0302014-03-24 23:00:04 +0530619 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000620 if (IS_GEN7(dev))
621 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530622 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000623 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100624
Jesse Barnes8d315282011-10-16 10:23:31 +0200625 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000626 ret = init_pipe_control(ring);
627 if (ret)
628 return ret;
629 }
630
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200631 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700632 /* From the Sandybridge PRM, volume 1 part 3, page 24:
633 * "If this bit is set, STCunit will have LRA as replacement
634 * policy. [...] This bit must be reset. LRA replacement
635 * policy is not supported."
636 */
637 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200638 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800639 }
640
Daniel Vetter6b26c862012-04-24 14:04:12 +0200641 if (INTEL_INFO(dev)->gen >= 6)
642 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000643
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700644 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700645 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700646
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800647 return ret;
648}
649
Chris Wilsonc6df5412010-12-15 09:56:50 +0000650static void render_ring_cleanup(struct intel_ring_buffer *ring)
651{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100652 struct drm_device *dev = ring->dev;
653
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100654 if (ring->scratch.obj == NULL)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000655 return;
656
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100657 if (INTEL_INFO(dev)->gen >= 5) {
658 kunmap(sg_page(ring->scratch.obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800659 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100660 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100661
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100662 drm_gem_object_unreference(&ring->scratch.obj->base);
663 ring->scratch.obj = NULL;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000664}
665
Ben Widawsky024a43e2014-04-29 14:52:30 -0700666static int gen6_signal(struct intel_ring_buffer *signaller,
667 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000668{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700669 struct drm_device *dev = signaller->dev;
670 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky78325f22014-04-29 14:52:29 -0700671 struct intel_ring_buffer *useless;
Ben Widawsky024a43e2014-04-29 14:52:30 -0700672 int i, ret;
Ben Widawsky78325f22014-04-29 14:52:29 -0700673
Ben Widawsky024a43e2014-04-29 14:52:30 -0700674 /* NB: In order to be able to do semaphore MBOX updates for varying
675 * number of rings, it's easiest if we round up each individual update
676 * to a multiple of 2 (since ring updates must always be a multiple of
677 * 2) even though the actual update only requires 3 dwords.
678 */
Ben Widawskyad776f82013-05-28 19:22:18 -0700679#define MBOX_UPDATE_DWORDS 4
Ben Widawsky024a43e2014-04-29 14:52:30 -0700680 if (i915_semaphore_is_enabled(dev))
681 num_dwords += ((I915_NUM_RINGS-1) * MBOX_UPDATE_DWORDS);
682
683 ret = intel_ring_begin(signaller, num_dwords);
684 if (ret)
685 return ret;
686#undef MBOX_UPDATE_DWORDS
687
Ben Widawsky78325f22014-04-29 14:52:29 -0700688 for_each_ring(useless, dev_priv, i) {
689 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
690 if (mbox_reg != GEN6_NOSYNC) {
691 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
692 intel_ring_emit(signaller, mbox_reg);
693 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
694 intel_ring_emit(signaller, MI_NOOP);
695 } else {
696 intel_ring_emit(signaller, MI_NOOP);
697 intel_ring_emit(signaller, MI_NOOP);
698 intel_ring_emit(signaller, MI_NOOP);
699 intel_ring_emit(signaller, MI_NOOP);
700 }
701 }
Ben Widawsky024a43e2014-04-29 14:52:30 -0700702
703 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000704}
705
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700706/**
707 * gen6_add_request - Update the semaphore mailbox registers
708 *
709 * @ring - ring that is adding a request
710 * @seqno - return seqno stuck into the ring
711 *
712 * Update the mailbox registers in the *other* rings with the current seqno.
713 * This acts like a signal in the canonical semaphore.
714 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000715static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000716gen6_add_request(struct intel_ring_buffer *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000717{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700718 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000719
Ben Widawsky024a43e2014-04-29 14:52:30 -0700720 ret = ring->semaphore.signal(ring, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000721 if (ret)
722 return ret;
723
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000724 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
725 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +0100726 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000727 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +0100728 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000729
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000730 return 0;
731}
732
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200733static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
734 u32 seqno)
735{
736 struct drm_i915_private *dev_priv = dev->dev_private;
737 return dev_priv->last_seqno < seqno;
738}
739
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700740/**
741 * intel_ring_sync - sync the waiter to the signaller on seqno
742 *
743 * @waiter - ring that is waiting
744 * @signaller - ring which has, or will signal
745 * @seqno - seqno which the waiter will block on
746 */
747static int
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200748gen6_ring_sync(struct intel_ring_buffer *waiter,
749 struct intel_ring_buffer *signaller,
750 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000751{
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700752 u32 dw1 = MI_SEMAPHORE_MBOX |
753 MI_SEMAPHORE_COMPARE |
754 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -0700755 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
756 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000757
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700758 /* Throughout all of the GEM code, seqno passed implies our current
759 * seqno is >= the last seqno executed. However for hardware the
760 * comparison is strictly greater than.
761 */
762 seqno -= 1;
763
Ben Widawskyebc348b2014-04-29 14:52:28 -0700764 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200765
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700766 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000767 if (ret)
768 return ret;
769
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200770 /* If seqno wrap happened, omit the wait with no-ops */
771 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -0700772 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200773 intel_ring_emit(waiter, seqno);
774 intel_ring_emit(waiter, 0);
775 intel_ring_emit(waiter, MI_NOOP);
776 } else {
777 intel_ring_emit(waiter, MI_NOOP);
778 intel_ring_emit(waiter, MI_NOOP);
779 intel_ring_emit(waiter, MI_NOOP);
780 intel_ring_emit(waiter, MI_NOOP);
781 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700782 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000783
784 return 0;
785}
786
Chris Wilsonc6df5412010-12-15 09:56:50 +0000787#define PIPE_CONTROL_FLUSH(ring__, addr__) \
788do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200789 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
790 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000791 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
792 intel_ring_emit(ring__, 0); \
793 intel_ring_emit(ring__, 0); \
794} while (0)
795
796static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000797pc_render_add_request(struct intel_ring_buffer *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000798{
Chris Wilson18393f62014-04-09 09:19:40 +0100799 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000800 int ret;
801
802 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
803 * incoherent with writes to memory, i.e. completely fubar,
804 * so we need to use PIPE_NOTIFY instead.
805 *
806 * However, we also need to workaround the qword write
807 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
808 * memory before requesting an interrupt.
809 */
810 ret = intel_ring_begin(ring, 32);
811 if (ret)
812 return ret;
813
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200814 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200815 PIPE_CONTROL_WRITE_FLUSH |
816 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100817 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100818 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000819 intel_ring_emit(ring, 0);
820 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100821 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +0000822 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100823 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000824 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100825 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000826 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100827 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000828 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100829 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000830 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000831
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200832 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200833 PIPE_CONTROL_WRITE_FLUSH |
834 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000835 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100836 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100837 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000838 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +0100839 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000840
Chris Wilsonc6df5412010-12-15 09:56:50 +0000841 return 0;
842}
843
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800844static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100845gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100846{
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100847 /* Workaround to force correct ordering between irq and seqno writes on
848 * ivb (and maybe also on snb) by reading from a CS register (like
849 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +0000850 if (!lazy_coherency) {
851 struct drm_i915_private *dev_priv = ring->dev->dev_private;
852 POSTING_READ(RING_ACTHD(ring->mmio_base));
853 }
854
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100855 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
856}
857
858static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100859ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800860{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000861 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
862}
863
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200864static void
865ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
866{
867 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
868}
869
Chris Wilsonc6df5412010-12-15 09:56:50 +0000870static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100871pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000872{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100873 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +0000874}
875
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200876static void
877pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
878{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100879 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200880}
881
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000882static bool
Daniel Vettere48d8632012-04-11 22:12:54 +0200883gen5_ring_get_irq(struct intel_ring_buffer *ring)
884{
885 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300886 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100887 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200888
889 if (!dev->irq_enabled)
890 return false;
891
Chris Wilson7338aef2012-04-24 21:48:47 +0100892 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300893 if (ring->irq_refcount++ == 0)
894 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +0100895 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200896
897 return true;
898}
899
900static void
901gen5_ring_put_irq(struct intel_ring_buffer *ring)
902{
903 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300904 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100905 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200906
Chris Wilson7338aef2012-04-24 21:48:47 +0100907 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300908 if (--ring->irq_refcount == 0)
909 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +0100910 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200911}
912
913static bool
Daniel Vettere3670312012-04-11 22:12:53 +0200914i9xx_ring_get_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700915{
Chris Wilson78501ea2010-10-27 12:18:21 +0100916 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300917 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100918 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700919
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000920 if (!dev->irq_enabled)
921 return false;
922
Chris Wilson7338aef2012-04-24 21:48:47 +0100923 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200924 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200925 dev_priv->irq_mask &= ~ring->irq_enable_mask;
926 I915_WRITE(IMR, dev_priv->irq_mask);
927 POSTING_READ(IMR);
928 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100929 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000930
931 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700932}
933
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800934static void
Daniel Vettere3670312012-04-11 22:12:53 +0200935i9xx_ring_put_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700936{
Chris Wilson78501ea2010-10-27 12:18:21 +0100937 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300938 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100939 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700940
Chris Wilson7338aef2012-04-24 21:48:47 +0100941 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200942 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200943 dev_priv->irq_mask |= ring->irq_enable_mask;
944 I915_WRITE(IMR, dev_priv->irq_mask);
945 POSTING_READ(IMR);
946 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100947 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700948}
949
Chris Wilsonc2798b12012-04-22 21:13:57 +0100950static bool
951i8xx_ring_get_irq(struct intel_ring_buffer *ring)
952{
953 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300954 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100955 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100956
957 if (!dev->irq_enabled)
958 return false;
959
Chris Wilson7338aef2012-04-24 21:48:47 +0100960 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200961 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +0100962 dev_priv->irq_mask &= ~ring->irq_enable_mask;
963 I915_WRITE16(IMR, dev_priv->irq_mask);
964 POSTING_READ16(IMR);
965 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100966 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100967
968 return true;
969}
970
971static void
972i8xx_ring_put_irq(struct intel_ring_buffer *ring)
973{
974 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300975 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100976 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100977
Chris Wilson7338aef2012-04-24 21:48:47 +0100978 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200979 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +0100980 dev_priv->irq_mask |= ring->irq_enable_mask;
981 I915_WRITE16(IMR, dev_priv->irq_mask);
982 POSTING_READ16(IMR);
983 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100984 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100985}
986
Chris Wilson78501ea2010-10-27 12:18:21 +0100987void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800988{
Eric Anholt45930102011-05-06 17:12:35 -0700989 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300990 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -0700991 u32 mmio = 0;
992
993 /* The ring status page addresses are no longer next to the rest of
994 * the ring registers as of gen7.
995 */
996 if (IS_GEN7(dev)) {
997 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +0100998 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -0700999 mmio = RENDER_HWS_PGA_GEN7;
1000 break;
Daniel Vetter96154f22011-12-14 13:57:00 +01001001 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -07001002 mmio = BLT_HWS_PGA_GEN7;
1003 break;
Zhao Yakui77fe2ff2014-04-17 10:37:39 +08001004 /*
1005 * VCS2 actually doesn't exist on Gen7. Only shut up
1006 * gcc switch check warning
1007 */
1008 case VCS2:
Daniel Vetter96154f22011-12-14 13:57:00 +01001009 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -07001010 mmio = BSD_HWS_PGA_GEN7;
1011 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -07001012 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001013 mmio = VEBOX_HWS_PGA_GEN7;
1014 break;
Eric Anholt45930102011-05-06 17:12:35 -07001015 }
1016 } else if (IS_GEN6(ring->dev)) {
1017 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1018 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -08001019 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001020 mmio = RING_HWS_PGA(ring->mmio_base);
1021 }
1022
Chris Wilson78501ea2010-10-27 12:18:21 +01001023 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1024 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001025
Damien Lespiaudc616b82014-03-13 01:40:28 +00001026 /*
1027 * Flush the TLB for this page
1028 *
1029 * FIXME: These two bits have disappeared on gen8, so a question
1030 * arises: do we still need this and if so how should we go about
1031 * invalidating the TLB?
1032 */
1033 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001034 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301035
1036 /* ring should be idle before issuing a sync flush*/
1037 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1038
Chris Wilson884020b2013-08-06 19:01:14 +01001039 I915_WRITE(reg,
1040 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1041 INSTPM_SYNC_FLUSH));
1042 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1043 1000))
1044 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1045 ring->name);
1046 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001047}
1048
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001049static int
Chris Wilson78501ea2010-10-27 12:18:21 +01001050bsd_ring_flush(struct intel_ring_buffer *ring,
1051 u32 invalidate_domains,
1052 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001053{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001054 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001055
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001056 ret = intel_ring_begin(ring, 2);
1057 if (ret)
1058 return ret;
1059
1060 intel_ring_emit(ring, MI_FLUSH);
1061 intel_ring_emit(ring, MI_NOOP);
1062 intel_ring_advance(ring);
1063 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001064}
1065
Chris Wilson3cce4692010-10-27 16:11:02 +01001066static int
Chris Wilson9d7730912012-11-27 16:22:52 +00001067i9xx_add_request(struct intel_ring_buffer *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001068{
Chris Wilson3cce4692010-10-27 16:11:02 +01001069 int ret;
1070
1071 ret = intel_ring_begin(ring, 4);
1072 if (ret)
1073 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001074
Chris Wilson3cce4692010-10-27 16:11:02 +01001075 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1076 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001077 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson3cce4692010-10-27 16:11:02 +01001078 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001079 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001080
Chris Wilson3cce4692010-10-27 16:11:02 +01001081 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001082}
1083
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001084static bool
Ben Widawsky25c06302012-03-29 19:11:27 -07001085gen6_ring_get_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001086{
1087 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001088 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001089 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001090
1091 if (!dev->irq_enabled)
1092 return false;
1093
Chris Wilson7338aef2012-04-24 21:48:47 +01001094 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001095 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001096 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001097 I915_WRITE_IMR(ring,
1098 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001099 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001100 else
1101 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001102 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001103 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001104 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001105
1106 return true;
1107}
1108
1109static void
Ben Widawsky25c06302012-03-29 19:11:27 -07001110gen6_ring_put_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001111{
1112 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001113 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001114 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001115
Chris Wilson7338aef2012-04-24 21:48:47 +01001116 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001117 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001118 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001119 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001120 else
1121 I915_WRITE_IMR(ring, ~0);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001122 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001123 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001124 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001125}
1126
Ben Widawskya19d2932013-05-28 19:22:30 -07001127static bool
1128hsw_vebox_get_irq(struct intel_ring_buffer *ring)
1129{
1130 struct drm_device *dev = ring->dev;
1131 struct drm_i915_private *dev_priv = dev->dev_private;
1132 unsigned long flags;
1133
1134 if (!dev->irq_enabled)
1135 return false;
1136
Daniel Vetter59cdb632013-07-04 23:35:28 +02001137 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001138 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001139 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001140 snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001141 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001142 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001143
1144 return true;
1145}
1146
1147static void
1148hsw_vebox_put_irq(struct intel_ring_buffer *ring)
1149{
1150 struct drm_device *dev = ring->dev;
1151 struct drm_i915_private *dev_priv = dev->dev_private;
1152 unsigned long flags;
1153
1154 if (!dev->irq_enabled)
1155 return;
1156
Daniel Vetter59cdb632013-07-04 23:35:28 +02001157 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001158 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001159 I915_WRITE_IMR(ring, ~0);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001160 snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001161 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001162 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001163}
1164
Ben Widawskyabd58f02013-11-02 21:07:09 -07001165static bool
1166gen8_ring_get_irq(struct intel_ring_buffer *ring)
1167{
1168 struct drm_device *dev = ring->dev;
1169 struct drm_i915_private *dev_priv = dev->dev_private;
1170 unsigned long flags;
1171
1172 if (!dev->irq_enabled)
1173 return false;
1174
1175 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1176 if (ring->irq_refcount++ == 0) {
1177 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1178 I915_WRITE_IMR(ring,
1179 ~(ring->irq_enable_mask |
1180 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1181 } else {
1182 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1183 }
1184 POSTING_READ(RING_IMR(ring->mmio_base));
1185 }
1186 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1187
1188 return true;
1189}
1190
1191static void
1192gen8_ring_put_irq(struct intel_ring_buffer *ring)
1193{
1194 struct drm_device *dev = ring->dev;
1195 struct drm_i915_private *dev_priv = dev->dev_private;
1196 unsigned long flags;
1197
1198 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1199 if (--ring->irq_refcount == 0) {
1200 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1201 I915_WRITE_IMR(ring,
1202 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1203 } else {
1204 I915_WRITE_IMR(ring, ~0);
1205 }
1206 POSTING_READ(RING_IMR(ring->mmio_base));
1207 }
1208 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1209}
1210
Zou Nan haid1b851f2010-05-21 09:08:57 +08001211static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001212i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001213 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001214 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001215{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001216 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001217
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001218 ret = intel_ring_begin(ring, 2);
1219 if (ret)
1220 return ret;
1221
Chris Wilson78501ea2010-10-27 12:18:21 +01001222 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001223 MI_BATCH_BUFFER_START |
1224 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001225 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001226 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001227 intel_ring_advance(ring);
1228
Zou Nan haid1b851f2010-05-21 09:08:57 +08001229 return 0;
1230}
1231
Daniel Vetterb45305f2012-12-17 16:21:27 +01001232/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1233#define I830_BATCH_LIMIT (256*1024)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001234static int
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001235i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001236 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001237 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001238{
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001239 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001240
Daniel Vetterb45305f2012-12-17 16:21:27 +01001241 if (flags & I915_DISPATCH_PINNED) {
1242 ret = intel_ring_begin(ring, 4);
1243 if (ret)
1244 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001245
Daniel Vetterb45305f2012-12-17 16:21:27 +01001246 intel_ring_emit(ring, MI_BATCH_BUFFER);
1247 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1248 intel_ring_emit(ring, offset + len - 8);
1249 intel_ring_emit(ring, MI_NOOP);
1250 intel_ring_advance(ring);
1251 } else {
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001252 u32 cs_offset = ring->scratch.gtt_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001253
1254 if (len > I830_BATCH_LIMIT)
1255 return -ENOSPC;
1256
1257 ret = intel_ring_begin(ring, 9+3);
1258 if (ret)
1259 return ret;
1260 /* Blit the batch (which has now all relocs applied) to the stable batch
1261 * scratch bo area (so that the CS never stumbles over its tlb
1262 * invalidation bug) ... */
1263 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1264 XY_SRC_COPY_BLT_WRITE_ALPHA |
1265 XY_SRC_COPY_BLT_WRITE_RGB);
1266 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1267 intel_ring_emit(ring, 0);
1268 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1269 intel_ring_emit(ring, cs_offset);
1270 intel_ring_emit(ring, 0);
1271 intel_ring_emit(ring, 4096);
1272 intel_ring_emit(ring, offset);
1273 intel_ring_emit(ring, MI_FLUSH);
1274
1275 /* ... and execute it. */
1276 intel_ring_emit(ring, MI_BATCH_BUFFER);
1277 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1278 intel_ring_emit(ring, cs_offset + len - 8);
1279 intel_ring_advance(ring);
1280 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001281
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001282 return 0;
1283}
1284
1285static int
1286i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001287 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001288 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001289{
1290 int ret;
1291
1292 ret = intel_ring_begin(ring, 2);
1293 if (ret)
1294 return ret;
1295
Chris Wilson65f56872012-04-17 16:38:12 +01001296 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001297 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001298 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001299
Eric Anholt62fdfea2010-05-21 13:26:39 -07001300 return 0;
1301}
1302
Chris Wilson78501ea2010-10-27 12:18:21 +01001303static void cleanup_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001304{
Chris Wilson05394f32010-11-08 19:18:58 +00001305 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001306
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001307 obj = ring->status_page.obj;
1308 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001309 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001310
Chris Wilson9da3da62012-06-01 15:20:22 +01001311 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001312 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001313 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001314 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001315}
1316
Chris Wilson78501ea2010-10-27 12:18:21 +01001317static int init_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001318{
Chris Wilson05394f32010-11-08 19:18:58 +00001319 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001320
Chris Wilsone3efda42014-04-09 09:19:41 +01001321 if ((obj = ring->status_page.obj) == NULL) {
1322 int ret;
1323
1324 obj = i915_gem_alloc_object(ring->dev, 4096);
1325 if (obj == NULL) {
1326 DRM_ERROR("Failed to allocate status page\n");
1327 return -ENOMEM;
1328 }
1329
1330 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1331 if (ret)
1332 goto err_unref;
1333
1334 ret = i915_gem_obj_ggtt_pin(obj, 4096, 0);
1335 if (ret) {
1336err_unref:
1337 drm_gem_object_unreference(&obj->base);
1338 return ret;
1339 }
1340
1341 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001342 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001343
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001344 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001345 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001346 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001347
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001348 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1349 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001350
1351 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001352}
1353
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001354static int init_phys_status_page(struct intel_ring_buffer *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001355{
1356 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001357
1358 if (!dev_priv->status_page_dmah) {
1359 dev_priv->status_page_dmah =
1360 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1361 if (!dev_priv->status_page_dmah)
1362 return -ENOMEM;
1363 }
1364
Chris Wilson6b8294a2012-11-16 11:43:20 +00001365 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1366 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1367
1368 return 0;
1369}
1370
Chris Wilsone3efda42014-04-09 09:19:41 +01001371static int allocate_ring_buffer(struct intel_ring_buffer *ring)
1372{
1373 struct drm_device *dev = ring->dev;
1374 struct drm_i915_private *dev_priv = to_i915(dev);
1375 struct drm_i915_gem_object *obj;
1376 int ret;
1377
1378 if (ring->obj)
1379 return 0;
1380
1381 obj = NULL;
1382 if (!HAS_LLC(dev))
1383 obj = i915_gem_object_create_stolen(dev, ring->size);
1384 if (obj == NULL)
1385 obj = i915_gem_alloc_object(dev, ring->size);
1386 if (obj == NULL)
1387 return -ENOMEM;
1388
1389 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1390 if (ret)
1391 goto err_unref;
1392
1393 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1394 if (ret)
1395 goto err_unpin;
1396
1397 ring->virtual_start =
1398 ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
1399 ring->size);
1400 if (ring->virtual_start == NULL) {
1401 ret = -EINVAL;
1402 goto err_unpin;
1403 }
1404
1405 ring->obj = obj;
1406 return 0;
1407
1408err_unpin:
1409 i915_gem_object_ggtt_unpin(obj);
1410err_unref:
1411 drm_gem_object_unreference(&obj->base);
1412 return ret;
1413}
1414
Ben Widawskyc43b5632012-04-16 14:07:40 -07001415static int intel_init_ring_buffer(struct drm_device *dev,
1416 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001417{
Chris Wilsondd785e32010-08-07 11:01:34 +01001418 int ret;
1419
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001420 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001421 INIT_LIST_HEAD(&ring->active_list);
1422 INIT_LIST_HEAD(&ring->request_list);
Daniel Vetterdfc9ef22012-04-11 22:12:47 +02001423 ring->size = 32 * PAGE_SIZE;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001424 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001425
Chris Wilsonb259f672011-03-29 13:19:09 +01001426 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001427
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001428 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001429 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001430 if (ret)
1431 return ret;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001432 } else {
1433 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001434 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001435 if (ret)
1436 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001437 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001438
Chris Wilsone3efda42014-04-09 09:19:41 +01001439 ret = allocate_ring_buffer(ring);
1440 if (ret) {
1441 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
1442 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001443 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001444
Chris Wilson55249ba2010-12-22 14:04:47 +00001445 /* Workaround an erratum on the i830 which causes a hang if
1446 * the TAIL pointer points to within the last 2 cachelines
1447 * of the buffer.
1448 */
1449 ring->effective_size = ring->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001450 if (IS_I830(dev) || IS_845G(dev))
Chris Wilson18393f62014-04-09 09:19:40 +01001451 ring->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001452
Brad Volkin351e3db2014-02-18 10:15:46 -08001453 i915_cmd_parser_init_ring(ring);
1454
Chris Wilsone3efda42014-04-09 09:19:41 +01001455 return ring->init(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001456}
1457
Chris Wilson78501ea2010-10-27 12:18:21 +01001458void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001459{
Chris Wilsone3efda42014-04-09 09:19:41 +01001460 struct drm_i915_private *dev_priv = to_i915(ring->dev);
Chris Wilson33626e62010-10-29 16:18:36 +01001461
Chris Wilson05394f32010-11-08 19:18:58 +00001462 if (ring->obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001463 return;
1464
Chris Wilsone3efda42014-04-09 09:19:41 +01001465 intel_stop_ring_buffer(ring);
1466 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01001467
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001468 iounmap(ring->virtual_start);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001469
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001470 i915_gem_object_ggtt_unpin(ring->obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001471 drm_gem_object_unreference(&ring->obj->base);
1472 ring->obj = NULL;
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001473 ring->preallocated_lazy_request = NULL;
1474 ring->outstanding_lazy_seqno = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01001475
Zou Nan hai8d192152010-11-02 16:31:01 +08001476 if (ring->cleanup)
1477 ring->cleanup(ring);
1478
Chris Wilson78501ea2010-10-27 12:18:21 +01001479 cleanup_status_page(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001480}
1481
Chris Wilsona71d8d92012-02-15 11:25:36 +00001482static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
1483{
1484 struct drm_i915_gem_request *request;
Chris Wilson1f709992014-01-27 22:43:07 +00001485 u32 seqno = 0, tail;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001486 int ret;
1487
Chris Wilsona71d8d92012-02-15 11:25:36 +00001488 if (ring->last_retired_head != -1) {
1489 ring->head = ring->last_retired_head;
1490 ring->last_retired_head = -1;
Chris Wilson1f709992014-01-27 22:43:07 +00001491
Chris Wilsona71d8d92012-02-15 11:25:36 +00001492 ring->space = ring_space(ring);
1493 if (ring->space >= n)
1494 return 0;
1495 }
1496
1497 list_for_each_entry(request, &ring->request_list, list) {
1498 int space;
1499
1500 if (request->tail == -1)
1501 continue;
1502
Ville Syrjälä633cf8f2012-12-03 18:43:32 +02001503 space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001504 if (space < 0)
1505 space += ring->size;
1506 if (space >= n) {
1507 seqno = request->seqno;
Chris Wilson1f709992014-01-27 22:43:07 +00001508 tail = request->tail;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001509 break;
1510 }
1511
1512 /* Consume this request in case we need more space than
1513 * is available and so need to prevent a race between
1514 * updating last_retired_head and direct reads of
1515 * I915_RING_HEAD. It also provides a nice sanity check.
1516 */
1517 request->tail = -1;
1518 }
1519
1520 if (seqno == 0)
1521 return -ENOSPC;
1522
Chris Wilson1f709992014-01-27 22:43:07 +00001523 ret = i915_wait_seqno(ring, seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001524 if (ret)
1525 return ret;
1526
Chris Wilson1f709992014-01-27 22:43:07 +00001527 ring->head = tail;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001528 ring->space = ring_space(ring);
1529 if (WARN_ON(ring->space < n))
1530 return -ENOSPC;
1531
1532 return 0;
1533}
1534
Chris Wilson3e960502012-11-27 16:22:54 +00001535static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001536{
Chris Wilson78501ea2010-10-27 12:18:21 +01001537 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001538 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001539 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001540 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001541
Chris Wilsona71d8d92012-02-15 11:25:36 +00001542 ret = intel_ring_wait_request(ring, n);
1543 if (ret != -ENOSPC)
1544 return ret;
1545
Chris Wilson09246732013-08-10 22:16:32 +01001546 /* force the tail write in case we have been skipping them */
1547 __intel_ring_advance(ring);
1548
Chris Wilsondb53a302011-02-03 11:57:46 +00001549 trace_i915_ring_wait_begin(ring);
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001550 /* With GEM the hangcheck timer should kick us out of the loop,
1551 * leaving it early runs the risk of corrupting GEM state (due
1552 * to running on almost untested codepaths). But on resume
1553 * timers don't work yet, so prevent a complete hang in that
1554 * case by choosing an insanely large timeout. */
1555 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001556
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001557 do {
Chris Wilsonc7dca472011-01-20 17:00:10 +00001558 ring->head = I915_READ_HEAD(ring);
1559 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001560 if (ring->space >= n) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001561 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001562 return 0;
1563 }
1564
Daniel Vetterfb19e2a2014-02-12 23:44:34 +01001565 if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
1566 dev->primary->master) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001567 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1568 if (master_priv->sarea_priv)
1569 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1570 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001571
Chris Wilsone60a0b12010-10-13 10:09:14 +01001572 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001573
Daniel Vetter33196de2012-11-14 17:14:05 +01001574 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1575 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001576 if (ret)
1577 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001578 } while (!time_after(jiffies, end));
Chris Wilsondb53a302011-02-03 11:57:46 +00001579 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001580 return -EBUSY;
1581}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001582
Chris Wilson3e960502012-11-27 16:22:54 +00001583static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
1584{
1585 uint32_t __iomem *virt;
1586 int rem = ring->size - ring->tail;
1587
1588 if (ring->space < rem) {
1589 int ret = ring_wait_for_space(ring, rem);
1590 if (ret)
1591 return ret;
1592 }
1593
1594 virt = ring->virtual_start + ring->tail;
1595 rem /= 4;
1596 while (rem--)
1597 iowrite32(MI_NOOP, virt++);
1598
1599 ring->tail = 0;
1600 ring->space = ring_space(ring);
1601
1602 return 0;
1603}
1604
1605int intel_ring_idle(struct intel_ring_buffer *ring)
1606{
1607 u32 seqno;
1608 int ret;
1609
1610 /* We need to add any requests required to flush the objects and ring */
Chris Wilson18235212013-09-04 10:45:51 +01001611 if (ring->outstanding_lazy_seqno) {
Mika Kuoppala0025c072013-06-12 12:35:30 +03001612 ret = i915_add_request(ring, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00001613 if (ret)
1614 return ret;
1615 }
1616
1617 /* Wait upon the last request to be completed */
1618 if (list_empty(&ring->request_list))
1619 return 0;
1620
1621 seqno = list_entry(ring->request_list.prev,
1622 struct drm_i915_gem_request,
1623 list)->seqno;
1624
1625 return i915_wait_seqno(ring, seqno);
1626}
1627
Chris Wilson9d7730912012-11-27 16:22:52 +00001628static int
1629intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
1630{
Chris Wilson18235212013-09-04 10:45:51 +01001631 if (ring->outstanding_lazy_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00001632 return 0;
1633
Chris Wilson3c0e2342013-09-04 10:45:52 +01001634 if (ring->preallocated_lazy_request == NULL) {
1635 struct drm_i915_gem_request *request;
1636
1637 request = kmalloc(sizeof(*request), GFP_KERNEL);
1638 if (request == NULL)
1639 return -ENOMEM;
1640
1641 ring->preallocated_lazy_request = request;
1642 }
1643
Chris Wilson18235212013-09-04 10:45:51 +01001644 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
Chris Wilson9d7730912012-11-27 16:22:52 +00001645}
1646
Chris Wilson304d6952014-01-02 14:32:35 +00001647static int __intel_ring_prepare(struct intel_ring_buffer *ring,
1648 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001649{
1650 int ret;
1651
1652 if (unlikely(ring->tail + bytes > ring->effective_size)) {
1653 ret = intel_wrap_ring_buffer(ring);
1654 if (unlikely(ret))
1655 return ret;
1656 }
1657
1658 if (unlikely(ring->space < bytes)) {
1659 ret = ring_wait_for_space(ring, bytes);
1660 if (unlikely(ret))
1661 return ret;
1662 }
1663
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001664 return 0;
1665}
1666
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001667int intel_ring_begin(struct intel_ring_buffer *ring,
1668 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001669{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001670 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001671 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001672
Daniel Vetter33196de2012-11-14 17:14:05 +01001673 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1674 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02001675 if (ret)
1676 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001677
Chris Wilson304d6952014-01-02 14:32:35 +00001678 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
1679 if (ret)
1680 return ret;
1681
Chris Wilson9d7730912012-11-27 16:22:52 +00001682 /* Preallocate the olr before touching the ring */
1683 ret = intel_ring_alloc_seqno(ring);
1684 if (ret)
1685 return ret;
1686
Chris Wilson304d6952014-01-02 14:32:35 +00001687 ring->space -= num_dwords * sizeof(uint32_t);
1688 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001689}
1690
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001691/* Align the ring tail to a cacheline boundary */
1692int intel_ring_cacheline_align(struct intel_ring_buffer *ring)
1693{
Chris Wilson18393f62014-04-09 09:19:40 +01001694 int num_dwords = (ring->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001695 int ret;
1696
1697 if (num_dwords == 0)
1698 return 0;
1699
Chris Wilson18393f62014-04-09 09:19:40 +01001700 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001701 ret = intel_ring_begin(ring, num_dwords);
1702 if (ret)
1703 return ret;
1704
1705 while (num_dwords--)
1706 intel_ring_emit(ring, MI_NOOP);
1707
1708 intel_ring_advance(ring);
1709
1710 return 0;
1711}
1712
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001713void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001714{
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001715 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001716
Chris Wilson18235212013-09-04 10:45:51 +01001717 BUG_ON(ring->outstanding_lazy_seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001718
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001719 if (INTEL_INFO(ring->dev)->gen >= 6) {
1720 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
1721 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Ben Widawsky50201502013-08-12 16:53:03 -07001722 if (HAS_VEBOX(ring->dev))
1723 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01001724 }
Chris Wilson297b0c52010-10-22 17:02:41 +01001725
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001726 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03001727 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01001728}
1729
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001730static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1731 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001732{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001733 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001734
1735 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001736
Chris Wilson12f55812012-07-05 17:14:01 +01001737 /* Disable notification that the ring is IDLE. The GT
1738 * will then assume that it is busy and bring it out of rc6.
1739 */
1740 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1741 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1742
1743 /* Clear the context id. Here be magic! */
1744 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1745
1746 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001747 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01001748 GEN6_BSD_SLEEP_INDICATOR) == 0,
1749 50))
1750 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001751
Chris Wilson12f55812012-07-05 17:14:01 +01001752 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04001753 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01001754 POSTING_READ(RING_TAIL(ring->mmio_base));
1755
1756 /* Let the ring send IDLE messages to the GT again,
1757 * and so let it sleep to conserve power when idle.
1758 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001759 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01001760 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001761}
1762
Ben Widawskyea251322013-05-28 19:22:21 -07001763static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
1764 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001765{
Chris Wilson71a77e02011-02-02 12:13:49 +00001766 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001767 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001768
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001769 ret = intel_ring_begin(ring, 4);
1770 if (ret)
1771 return ret;
1772
Chris Wilson71a77e02011-02-02 12:13:49 +00001773 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001774 if (INTEL_INFO(ring->dev)->gen >= 8)
1775 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07001776 /*
1777 * Bspec vol 1c.5 - video engine command streamer:
1778 * "If ENABLED, all TLBs will be invalidated once the flush
1779 * operation is complete. This bit is only valid when the
1780 * Post-Sync Operation field is a value of 1h or 3h."
1781 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001782 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07001783 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1784 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001785 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001786 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001787 if (INTEL_INFO(ring->dev)->gen >= 8) {
1788 intel_ring_emit(ring, 0); /* upper addr */
1789 intel_ring_emit(ring, 0); /* value */
1790 } else {
1791 intel_ring_emit(ring, 0);
1792 intel_ring_emit(ring, MI_NOOP);
1793 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001794 intel_ring_advance(ring);
1795 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001796}
1797
1798static int
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001799gen8_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001800 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001801 unsigned flags)
1802{
Ben Widawsky28cf5412013-11-02 21:07:26 -07001803 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1804 bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
1805 !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001806 int ret;
1807
1808 ret = intel_ring_begin(ring, 4);
1809 if (ret)
1810 return ret;
1811
1812 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07001813 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001814 intel_ring_emit(ring, lower_32_bits(offset));
1815 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001816 intel_ring_emit(ring, MI_NOOP);
1817 intel_ring_advance(ring);
1818
1819 return 0;
1820}
1821
1822static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001823hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001824 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001825 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001826{
Akshay Joshi0206e352011-08-16 15:34:10 -04001827 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001828
Akshay Joshi0206e352011-08-16 15:34:10 -04001829 ret = intel_ring_begin(ring, 2);
1830 if (ret)
1831 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001832
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001833 intel_ring_emit(ring,
1834 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
1835 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
1836 /* bit0-7 is the length on GEN6+ */
1837 intel_ring_emit(ring, offset);
1838 intel_ring_advance(ring);
1839
1840 return 0;
1841}
1842
1843static int
1844gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001845 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001846 unsigned flags)
1847{
1848 int ret;
1849
1850 ret = intel_ring_begin(ring, 2);
1851 if (ret)
1852 return ret;
1853
1854 intel_ring_emit(ring,
1855 MI_BATCH_BUFFER_START |
1856 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04001857 /* bit0-7 is the length on GEN6+ */
1858 intel_ring_emit(ring, offset);
1859 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001860
Akshay Joshi0206e352011-08-16 15:34:10 -04001861 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001862}
1863
Chris Wilson549f7362010-10-19 11:19:32 +01001864/* Blitter support (SandyBridge+) */
1865
Ben Widawskyea251322013-05-28 19:22:21 -07001866static int gen6_ring_flush(struct intel_ring_buffer *ring,
1867 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08001868{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001869 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00001870 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001871 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001872
Daniel Vetter6a233c72011-12-14 13:57:07 +01001873 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001874 if (ret)
1875 return ret;
1876
Chris Wilson71a77e02011-02-02 12:13:49 +00001877 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001878 if (INTEL_INFO(ring->dev)->gen >= 8)
1879 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07001880 /*
1881 * Bspec vol 1c.3 - blitter engine command streamer:
1882 * "If ENABLED, all TLBs will be invalidated once the flush
1883 * operation is complete. This bit is only valid when the
1884 * Post-Sync Operation field is a value of 1h or 3h."
1885 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001886 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07001887 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01001888 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001889 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001890 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001891 if (INTEL_INFO(ring->dev)->gen >= 8) {
1892 intel_ring_emit(ring, 0); /* upper addr */
1893 intel_ring_emit(ring, 0); /* value */
1894 } else {
1895 intel_ring_emit(ring, 0);
1896 intel_ring_emit(ring, MI_NOOP);
1897 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001898 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001899
Ville Syrjälä9688eca2013-11-06 23:02:19 +02001900 if (IS_GEN7(dev) && !invalidate && flush)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001901 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
1902
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001903 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08001904}
1905
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001906int intel_init_render_ring_buffer(struct drm_device *dev)
1907{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001908 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001909 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001910
Daniel Vetter59465b52012-04-11 22:12:48 +02001911 ring->name = "render ring";
1912 ring->id = RCS;
1913 ring->mmio_base = RENDER_RING_BASE;
1914
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001915 if (INTEL_INFO(dev)->gen >= 6) {
1916 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03001917 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01001918 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03001919 ring->flush = gen6_render_ring_flush;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001920 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya5f3d682013-11-02 21:07:27 -07001921 ring->flush = gen8_render_ring_flush;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001922 ring->irq_get = gen8_ring_get_irq;
1923 ring->irq_put = gen8_ring_put_irq;
1924 } else {
1925 ring->irq_get = gen6_ring_get_irq;
1926 ring->irq_put = gen6_ring_put_irq;
1927 }
Ben Widawskycc609d52013-05-28 19:22:29 -07001928 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001929 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001930 ring->set_seqno = ring_set_seqno;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001931 ring->semaphore.sync_to = gen6_ring_sync;
Ben Widawsky78325f22014-04-29 14:52:29 -07001932 ring->semaphore.signal = gen6_signal;
Zhao Yakui845f74a2014-04-17 10:37:37 +08001933 /*
1934 * The current semaphore is only applied on pre-gen8 platform.
1935 * And there is no VCS2 ring on the pre-gen8 platform. So the
1936 * semaphore between RCS and VCS2 is initialized as INVALID.
1937 * Gen8 will initialize the sema between VCS2 and RCS later.
1938 */
Ben Widawskyebc348b2014-04-29 14:52:28 -07001939 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
1940 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
1941 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
1942 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
1943 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
1944 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
1945 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
1946 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
1947 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
1948 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001949 } else if (IS_GEN5(dev)) {
1950 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001951 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001952 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001953 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001954 ring->irq_get = gen5_ring_get_irq;
1955 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07001956 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
1957 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001958 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001959 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001960 if (INTEL_INFO(dev)->gen < 4)
1961 ring->flush = gen2_render_ring_flush;
1962 else
1963 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02001964 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001965 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001966 if (IS_GEN2(dev)) {
1967 ring->irq_get = i8xx_ring_get_irq;
1968 ring->irq_put = i8xx_ring_put_irq;
1969 } else {
1970 ring->irq_get = i9xx_ring_get_irq;
1971 ring->irq_put = i9xx_ring_put_irq;
1972 }
Daniel Vettere3670312012-04-11 22:12:53 +02001973 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001974 }
Daniel Vetter59465b52012-04-11 22:12:48 +02001975 ring->write_tail = ring_write_tail;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001976 if (IS_HASWELL(dev))
1977 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001978 else if (IS_GEN8(dev))
1979 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001980 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001981 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1982 else if (INTEL_INFO(dev)->gen >= 4)
1983 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1984 else if (IS_I830(dev) || IS_845G(dev))
1985 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1986 else
1987 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001988 ring->init = init_render_ring;
1989 ring->cleanup = render_ring_cleanup;
1990
Daniel Vetterb45305f2012-12-17 16:21:27 +01001991 /* Workaround batchbuffer to combat CS tlb bug. */
1992 if (HAS_BROKEN_CS_TLB(dev)) {
1993 struct drm_i915_gem_object *obj;
1994 int ret;
1995
1996 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
1997 if (obj == NULL) {
1998 DRM_ERROR("Failed to allocate batch bo\n");
1999 return -ENOMEM;
2000 }
2001
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002002 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002003 if (ret != 0) {
2004 drm_gem_object_unreference(&obj->base);
2005 DRM_ERROR("Failed to ping batch bo\n");
2006 return ret;
2007 }
2008
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002009 ring->scratch.obj = obj;
2010 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002011 }
2012
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002013 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002014}
2015
Chris Wilsone8616b62011-01-20 09:57:11 +00002016int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
2017{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002018 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone8616b62011-01-20 09:57:11 +00002019 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Chris Wilson6b8294a2012-11-16 11:43:20 +00002020 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002021
Daniel Vetter59465b52012-04-11 22:12:48 +02002022 ring->name = "render ring";
2023 ring->id = RCS;
2024 ring->mmio_base = RENDER_RING_BASE;
2025
Chris Wilsone8616b62011-01-20 09:57:11 +00002026 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02002027 /* non-kms not supported on gen6+ */
2028 return -ENODEV;
Chris Wilsone8616b62011-01-20 09:57:11 +00002029 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002030
2031 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
2032 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
2033 * the special gen5 functions. */
2034 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002035 if (INTEL_INFO(dev)->gen < 4)
2036 ring->flush = gen2_render_ring_flush;
2037 else
2038 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002039 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002040 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002041 if (IS_GEN2(dev)) {
2042 ring->irq_get = i8xx_ring_get_irq;
2043 ring->irq_put = i8xx_ring_put_irq;
2044 } else {
2045 ring->irq_get = i9xx_ring_get_irq;
2046 ring->irq_put = i9xx_ring_put_irq;
2047 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002048 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002049 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002050 if (INTEL_INFO(dev)->gen >= 4)
2051 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2052 else if (IS_I830(dev) || IS_845G(dev))
2053 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2054 else
2055 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002056 ring->init = init_render_ring;
2057 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00002058
2059 ring->dev = dev;
2060 INIT_LIST_HEAD(&ring->active_list);
2061 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00002062
2063 ring->size = size;
2064 ring->effective_size = ring->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02002065 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilson18393f62014-04-09 09:19:40 +01002066 ring->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilsone8616b62011-01-20 09:57:11 +00002067
Daniel Vetter4225d0f2012-04-26 23:28:16 +02002068 ring->virtual_start = ioremap_wc(start, size);
2069 if (ring->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00002070 DRM_ERROR("can not ioremap virtual address for"
2071 " ring buffer\n");
2072 return -ENOMEM;
2073 }
2074
Chris Wilson6b8294a2012-11-16 11:43:20 +00002075 if (!I915_NEED_GFX_HWS(dev)) {
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002076 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002077 if (ret)
2078 return ret;
2079 }
2080
Chris Wilsone8616b62011-01-20 09:57:11 +00002081 return 0;
2082}
2083
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002084int intel_init_bsd_ring_buffer(struct drm_device *dev)
2085{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002086 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002087 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002088
Daniel Vetter58fa3832012-04-11 22:12:49 +02002089 ring->name = "bsd ring";
2090 ring->id = VCS;
2091
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002092 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002093 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002094 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002095 /* gen6 bsd needs a special wa for tail updates */
2096 if (IS_GEN6(dev))
2097 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002098 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002099 ring->add_request = gen6_add_request;
2100 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002101 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002102 if (INTEL_INFO(dev)->gen >= 8) {
2103 ring->irq_enable_mask =
2104 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2105 ring->irq_get = gen8_ring_get_irq;
2106 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002107 ring->dispatch_execbuffer =
2108 gen8_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002109 } else {
2110 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2111 ring->irq_get = gen6_ring_get_irq;
2112 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002113 ring->dispatch_execbuffer =
2114 gen6_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002115 }
Ben Widawskyebc348b2014-04-29 14:52:28 -07002116 ring->semaphore.sync_to = gen6_ring_sync;
Ben Widawsky78325f22014-04-29 14:52:29 -07002117 ring->semaphore.signal = gen6_signal;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002118 /*
2119 * The current semaphore is only applied on pre-gen8 platform.
2120 * And there is no VCS2 ring on the pre-gen8 platform. So the
2121 * semaphore between VCS and VCS2 is initialized as INVALID.
2122 * Gen8 will initialize the sema between VCS2 and VCS later.
2123 */
Ben Widawskyebc348b2014-04-29 14:52:28 -07002124 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2125 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2126 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2127 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2128 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2129 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2130 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2131 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2132 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2133 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002134 } else {
2135 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002136 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002137 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002138 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002139 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002140 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002141 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002142 ring->irq_get = gen5_ring_get_irq;
2143 ring->irq_put = gen5_ring_put_irq;
2144 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002145 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002146 ring->irq_get = i9xx_ring_get_irq;
2147 ring->irq_put = i9xx_ring_put_irq;
2148 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002149 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002150 }
2151 ring->init = init_ring_common;
2152
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002153 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002154}
Chris Wilson549f7362010-10-19 11:19:32 +01002155
Zhao Yakui845f74a2014-04-17 10:37:37 +08002156/**
2157 * Initialize the second BSD ring for Broadwell GT3.
2158 * It is noted that this only exists on Broadwell GT3.
2159 */
2160int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2161{
2162 struct drm_i915_private *dev_priv = dev->dev_private;
2163 struct intel_ring_buffer *ring = &dev_priv->ring[VCS2];
2164
2165 if ((INTEL_INFO(dev)->gen != 8)) {
2166 DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
2167 return -EINVAL;
2168 }
2169
2170 ring->name = "bds2_ring";
2171 ring->id = VCS2;
2172
2173 ring->write_tail = ring_write_tail;
2174 ring->mmio_base = GEN8_BSD2_RING_BASE;
2175 ring->flush = gen6_bsd_ring_flush;
2176 ring->add_request = gen6_add_request;
2177 ring->get_seqno = gen6_ring_get_seqno;
2178 ring->set_seqno = ring_set_seqno;
2179 ring->irq_enable_mask =
2180 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2181 ring->irq_get = gen8_ring_get_irq;
2182 ring->irq_put = gen8_ring_put_irq;
2183 ring->dispatch_execbuffer =
2184 gen8_ring_dispatch_execbuffer;
Ben Widawskyebc348b2014-04-29 14:52:28 -07002185 ring->semaphore.sync_to = gen6_ring_sync;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002186 /*
2187 * The current semaphore is only applied on the pre-gen8. And there
2188 * is no bsd2 ring on the pre-gen8. So now the semaphore_register
2189 * between VCS2 and other ring is initialized as invalid.
2190 * Gen8 will initialize the sema between VCS2 and other ring later.
2191 */
Ben Widawskyebc348b2014-04-29 14:52:28 -07002192 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2193 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2194 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2195 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2196 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2197 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2198 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2199 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2200 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2201 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002202
2203 ring->init = init_ring_common;
2204
2205 return intel_init_ring_buffer(dev, ring);
2206}
2207
Chris Wilson549f7362010-10-19 11:19:32 +01002208int intel_init_blt_ring_buffer(struct drm_device *dev)
2209{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002210 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002211 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002212
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002213 ring->name = "blitter ring";
2214 ring->id = BCS;
2215
2216 ring->mmio_base = BLT_RING_BASE;
2217 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002218 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002219 ring->add_request = gen6_add_request;
2220 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002221 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002222 if (INTEL_INFO(dev)->gen >= 8) {
2223 ring->irq_enable_mask =
2224 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2225 ring->irq_get = gen8_ring_get_irq;
2226 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002227 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002228 } else {
2229 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2230 ring->irq_get = gen6_ring_get_irq;
2231 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002232 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002233 }
Ben Widawskyebc348b2014-04-29 14:52:28 -07002234 ring->semaphore.sync_to = gen6_ring_sync;
Ben Widawsky78325f22014-04-29 14:52:29 -07002235 ring->semaphore.signal = gen6_signal;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002236 /*
2237 * The current semaphore is only applied on pre-gen8 platform. And
2238 * there is no VCS2 ring on the pre-gen8 platform. So the semaphore
2239 * between BCS and VCS2 is initialized as INVALID.
2240 * Gen8 will initialize the sema between BCS and VCS2 later.
2241 */
Ben Widawskyebc348b2014-04-29 14:52:28 -07002242 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2243 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2244 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2245 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2246 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2247 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2248 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2249 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2250 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2251 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002252 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002253
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002254 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002255}
Chris Wilsona7b97612012-07-20 12:41:08 +01002256
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002257int intel_init_vebox_ring_buffer(struct drm_device *dev)
2258{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002259 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002260 struct intel_ring_buffer *ring = &dev_priv->ring[VECS];
2261
2262 ring->name = "video enhancement ring";
2263 ring->id = VECS;
2264
2265 ring->mmio_base = VEBOX_RING_BASE;
2266 ring->write_tail = ring_write_tail;
2267 ring->flush = gen6_ring_flush;
2268 ring->add_request = gen6_add_request;
2269 ring->get_seqno = gen6_ring_get_seqno;
2270 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002271
2272 if (INTEL_INFO(dev)->gen >= 8) {
2273 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002274 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002275 ring->irq_get = gen8_ring_get_irq;
2276 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002277 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002278 } else {
2279 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2280 ring->irq_get = hsw_vebox_get_irq;
2281 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002282 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002283 }
Ben Widawskyebc348b2014-04-29 14:52:28 -07002284 ring->semaphore.sync_to = gen6_ring_sync;
Ben Widawsky78325f22014-04-29 14:52:29 -07002285 ring->semaphore.signal = gen6_signal;
Ben Widawskyebc348b2014-04-29 14:52:28 -07002286 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2287 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2288 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2289 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2290 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2291 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2292 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2293 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2294 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2295 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002296 ring->init = init_ring_common;
2297
2298 return intel_init_ring_buffer(dev, ring);
2299}
2300
Chris Wilsona7b97612012-07-20 12:41:08 +01002301int
2302intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
2303{
2304 int ret;
2305
2306 if (!ring->gpu_caches_dirty)
2307 return 0;
2308
2309 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2310 if (ret)
2311 return ret;
2312
2313 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2314
2315 ring->gpu_caches_dirty = false;
2316 return 0;
2317}
2318
2319int
2320intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
2321{
2322 uint32_t flush_domains;
2323 int ret;
2324
2325 flush_domains = 0;
2326 if (ring->gpu_caches_dirty)
2327 flush_domains = I915_GEM_GPU_DOMAINS;
2328
2329 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2330 if (ret)
2331 return ret;
2332
2333 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2334
2335 ring->gpu_caches_dirty = false;
2336 return 0;
2337}
Chris Wilsone3efda42014-04-09 09:19:41 +01002338
2339void
2340intel_stop_ring_buffer(struct intel_ring_buffer *ring)
2341{
2342 int ret;
2343
2344 if (!intel_ring_initialized(ring))
2345 return;
2346
2347 ret = intel_ring_idle(ring);
2348 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2349 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2350 ring->name, ret);
2351
2352 stop_ring(ring);
2353}