blob: 349a03e48481b18739babed064f40118c37de842 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Jesse Barnes63eeaf32009-06-18 16:56:52 -070029#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010035#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#define MAX_NOPID ((u32)~0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Keith Packard7c463582008-11-04 02:03:27 -080040/**
41 * Interrupts that are always left unmasked.
42 *
43 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
44 * we leave them always unmasked in IMR and then control enabling them through
45 * PIPESTAT alone.
46 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050047#define I915_INTERRUPT_ENABLE_FIX \
48 (I915_ASLE_INTERRUPT | \
49 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
50 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
51 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
52 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
53 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080054
55/** Interrupts that we mask and unmask at runtime. */
Zou Nan haid1b851f2010-05-21 09:08:57 +080056#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080057
Jesse Barnes79e53942008-11-07 14:24:08 -080058#define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
59 PIPE_VBLANK_INTERRUPT_STATUS)
60
61#define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
62 PIPE_VBLANK_INTERRUPT_ENABLE)
63
64#define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
65 DRM_I915_VBLANK_PIPE_B)
66
Zhenyu Wang036a4a72009-06-08 14:40:19 +080067/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010068static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050069ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080070{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000071 if ((dev_priv->irq_mask & mask) != 0) {
72 dev_priv->irq_mask &= ~mask;
73 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000074 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080075 }
76}
77
78static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050079ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080080{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000081 if ((dev_priv->irq_mask & mask) != mask) {
82 dev_priv->irq_mask |= mask;
83 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000084 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080085 }
86}
87
Keith Packard7c463582008-11-04 02:03:27 -080088void
89i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
90{
91 if ((dev_priv->pipestat[pipe] & mask) != mask) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080092 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080093
94 dev_priv->pipestat[pipe] |= mask;
95 /* Enable the interrupt, clear any pending status */
96 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +000097 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080098 }
99}
100
101void
102i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
103{
104 if ((dev_priv->pipestat[pipe] & mask) != 0) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800105 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -0800106
107 dev_priv->pipestat[pipe] &= ~mask;
108 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000109 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800110 }
111}
112
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000113/**
Zhao Yakui01c66882009-10-28 05:10:00 +0000114 * intel_enable_asle - enable ASLE interrupt for OpRegion
115 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000116void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000117{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000118 drm_i915_private_t *dev_priv = dev->dev_private;
119 unsigned long irqflags;
120
121 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000122
Eric Anholtc619eed2010-01-28 16:45:52 -0800123 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500124 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800125 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000126 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700127 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100128 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800129 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700130 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800131 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000132
133 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000134}
135
136/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700137 * i915_pipe_enabled - check if a pipe is enabled
138 * @dev: DRM device
139 * @pipe: pipe to check
140 *
141 * Reading certain registers when the pipe is disabled can hang the chip.
142 * Use this routine to make sure the PLL is running and the pipe is active
143 * before reading such registers if unsure.
144 */
145static int
146i915_pipe_enabled(struct drm_device *dev, int pipe)
147{
148 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson5eddb702010-09-11 13:48:45 +0100149 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700150}
151
Keith Packard42f52ef2008-10-18 19:39:29 -0700152/* Called from drm generic code, passed a 'crtc', which
153 * we use as a pipe index
154 */
155u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700156{
157 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
158 unsigned long high_frame;
159 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100160 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700161
162 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800163 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800164 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700165 return 0;
166 }
167
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800168 high_frame = PIPEFRAME(pipe);
169 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100170
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700171 /*
172 * High & low register fields aren't synchronized, so make sure
173 * we get a low value that's stable across two reads of the high
174 * register.
175 */
176 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100177 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
178 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
179 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700180 } while (high1 != high2);
181
Chris Wilson5eddb702010-09-11 13:48:45 +0100182 high1 >>= PIPE_FRAME_HIGH_SHIFT;
183 low >>= PIPE_FRAME_LOW_SHIFT;
184 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700185}
186
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800187u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
188{
189 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800190 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800191
192 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800193 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800194 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800195 return 0;
196 }
197
198 return I915_READ(reg);
199}
200
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100201int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
202 int *vpos, int *hpos)
203{
204 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
205 u32 vbl = 0, position = 0;
206 int vbl_start, vbl_end, htotal, vtotal;
207 bool in_vbl = true;
208 int ret = 0;
209
210 if (!i915_pipe_enabled(dev, pipe)) {
211 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800212 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100213 return 0;
214 }
215
216 /* Get vtotal. */
217 vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
218
219 if (INTEL_INFO(dev)->gen >= 4) {
220 /* No obvious pixelcount register. Only query vertical
221 * scanout position from Display scan line register.
222 */
223 position = I915_READ(PIPEDSL(pipe));
224
225 /* Decode into vertical scanout position. Don't have
226 * horizontal scanout position.
227 */
228 *vpos = position & 0x1fff;
229 *hpos = 0;
230 } else {
231 /* Have access to pixelcount since start of frame.
232 * We can split this into vertical and horizontal
233 * scanout position.
234 */
235 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
236
237 htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
238 *vpos = position / htotal;
239 *hpos = position - (*vpos * htotal);
240 }
241
242 /* Query vblank area. */
243 vbl = I915_READ(VBLANK(pipe));
244
245 /* Test position against vblank region. */
246 vbl_start = vbl & 0x1fff;
247 vbl_end = (vbl >> 16) & 0x1fff;
248
249 if ((*vpos < vbl_start) || (*vpos > vbl_end))
250 in_vbl = false;
251
252 /* Inside "upper part" of vblank area? Apply corrective offset: */
253 if (in_vbl && (*vpos >= vbl_start))
254 *vpos = *vpos - vtotal;
255
256 /* Readouts valid? */
257 if (vbl > 0)
258 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
259
260 /* In vblank? */
261 if (in_vbl)
262 ret |= DRM_SCANOUTPOS_INVBL;
263
264 return ret;
265}
266
Chris Wilson4041b852011-01-22 10:07:56 +0000267int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100268 int *max_error,
269 struct timeval *vblank_time,
270 unsigned flags)
271{
Chris Wilson4041b852011-01-22 10:07:56 +0000272 struct drm_i915_private *dev_priv = dev->dev_private;
273 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100274
Chris Wilson4041b852011-01-22 10:07:56 +0000275 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
276 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100277 return -EINVAL;
278 }
279
280 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000281 crtc = intel_get_crtc_for_pipe(dev, pipe);
282 if (crtc == NULL) {
283 DRM_ERROR("Invalid crtc %d\n", pipe);
284 return -EINVAL;
285 }
286
287 if (!crtc->enabled) {
288 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
289 return -EBUSY;
290 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100291
292 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000293 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
294 vblank_time, flags,
295 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100296}
297
Jesse Barnes5ca58282009-03-31 14:11:15 -0700298/*
299 * Handle hotplug events outside the interrupt handler proper.
300 */
301static void i915_hotplug_work_func(struct work_struct *work)
302{
303 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
304 hotplug_work);
305 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700306 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100307 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700308
Jesse Barnese67189ab2011-02-11 14:44:51 -0800309 DRM_DEBUG_KMS("running encoder hotplug functions\n");
310
Chris Wilson4ef69c72010-09-09 15:14:28 +0100311 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
312 if (encoder->hot_plug)
313 encoder->hot_plug(encoder);
314
Jesse Barnes5ca58282009-03-31 14:11:15 -0700315 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000316 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700317}
318
Jesse Barnesf97108d2010-01-29 11:27:07 -0800319static void i915_handle_rps_change(struct drm_device *dev)
320{
321 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000322 u32 busy_up, busy_down, max_avg, min_avg;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800323 u8 new_delay = dev_priv->cur_delay;
324
Jesse Barnes7648fa92010-05-20 14:28:11 -0700325 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000326 busy_up = I915_READ(RCPREVBSYTUPAVG);
327 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800328 max_avg = I915_READ(RCBMAXAVG);
329 min_avg = I915_READ(RCBMINAVG);
330
331 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000332 if (busy_up > max_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800333 if (dev_priv->cur_delay != dev_priv->max_delay)
334 new_delay = dev_priv->cur_delay - 1;
335 if (new_delay < dev_priv->max_delay)
336 new_delay = dev_priv->max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000337 } else if (busy_down < min_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800338 if (dev_priv->cur_delay != dev_priv->min_delay)
339 new_delay = dev_priv->cur_delay + 1;
340 if (new_delay > dev_priv->min_delay)
341 new_delay = dev_priv->min_delay;
342 }
343
Jesse Barnes7648fa92010-05-20 14:28:11 -0700344 if (ironlake_set_drps(dev, new_delay))
345 dev_priv->cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800346
347 return;
348}
349
Chris Wilson549f7362010-10-19 11:19:32 +0100350static void notify_ring(struct drm_device *dev,
351 struct intel_ring_buffer *ring)
352{
353 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson475553d2011-01-20 09:52:56 +0000354 u32 seqno;
Chris Wilson9862e602011-01-04 22:22:17 +0000355
Chris Wilson475553d2011-01-20 09:52:56 +0000356 if (ring->obj == NULL)
357 return;
358
359 seqno = ring->get_seqno(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +0000360 trace_i915_gem_request_complete(ring, seqno);
Chris Wilson9862e602011-01-04 22:22:17 +0000361
362 ring->irq_seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +0100363 wake_up_all(&ring->irq_queue);
Chris Wilson9862e602011-01-04 22:22:17 +0000364
Chris Wilson549f7362010-10-19 11:19:32 +0100365 dev_priv->hangcheck_count = 0;
366 mod_timer(&dev_priv->hangcheck_timer,
367 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
368}
369
Ben Widawsky4912d042011-04-25 11:25:20 -0700370static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800371{
Ben Widawsky4912d042011-04-25 11:25:20 -0700372 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
373 rps_work);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800374 u8 new_delay = dev_priv->cur_delay;
Ben Widawsky4912d042011-04-25 11:25:20 -0700375 u32 pm_iir, pm_imr;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800376
Ben Widawsky4912d042011-04-25 11:25:20 -0700377 spin_lock_irq(&dev_priv->rps_lock);
378 pm_iir = dev_priv->pm_iir;
379 dev_priv->pm_iir = 0;
380 pm_imr = I915_READ(GEN6_PMIMR);
381 spin_unlock_irq(&dev_priv->rps_lock);
382
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800383 if (!pm_iir)
384 return;
385
Ben Widawsky4912d042011-04-25 11:25:20 -0700386 mutex_lock(&dev_priv->dev->struct_mutex);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800387 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
388 if (dev_priv->cur_delay != dev_priv->max_delay)
389 new_delay = dev_priv->cur_delay + 1;
390 if (new_delay > dev_priv->max_delay)
391 new_delay = dev_priv->max_delay;
392 } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
Ben Widawsky4912d042011-04-25 11:25:20 -0700393 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800394 if (dev_priv->cur_delay != dev_priv->min_delay)
395 new_delay = dev_priv->cur_delay - 1;
396 if (new_delay < dev_priv->min_delay) {
397 new_delay = dev_priv->min_delay;
398 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
399 I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
400 ((new_delay << 16) & 0x3f0000));
401 } else {
402 /* Make sure we continue to get down interrupts
403 * until we hit the minimum frequency */
404 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
405 I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
406 }
Ben Widawsky4912d042011-04-25 11:25:20 -0700407 gen6_gt_force_wake_put(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800408 }
409
Ben Widawsky4912d042011-04-25 11:25:20 -0700410 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800411 dev_priv->cur_delay = new_delay;
412
Ben Widawsky4912d042011-04-25 11:25:20 -0700413 /*
414 * rps_lock not held here because clearing is non-destructive. There is
415 * an *extremely* unlikely race with gen6_rps_enable() that is prevented
416 * by holding struct_mutex for the duration of the write.
417 */
418 I915_WRITE(GEN6_PMIMR, pm_imr & ~pm_iir);
419 mutex_unlock(&dev_priv->dev->struct_mutex);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800420}
421
Jesse Barnes776ad802011-01-04 15:09:39 -0800422static void pch_irq_handler(struct drm_device *dev)
423{
424 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
425 u32 pch_iir;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800426 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800427
428 pch_iir = I915_READ(SDEIIR);
429
430 if (pch_iir & SDE_AUDIO_POWER_MASK)
431 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
432 (pch_iir & SDE_AUDIO_POWER_MASK) >>
433 SDE_AUDIO_POWER_SHIFT);
434
435 if (pch_iir & SDE_GMBUS)
436 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
437
438 if (pch_iir & SDE_AUDIO_HDCP_MASK)
439 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
440
441 if (pch_iir & SDE_AUDIO_TRANS_MASK)
442 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
443
444 if (pch_iir & SDE_POISON)
445 DRM_ERROR("PCH poison interrupt\n");
446
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800447 if (pch_iir & SDE_FDI_MASK)
448 for_each_pipe(pipe)
449 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
450 pipe_name(pipe),
451 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800452
453 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
454 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
455
456 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
457 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
458
459 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
460 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
461 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
462 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
463}
464
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700465irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
466{
467 struct drm_device *dev = (struct drm_device *) arg;
468 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
469 int ret = IRQ_NONE;
470 u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
471 struct drm_i915_master_private *master_priv;
472
473 atomic_inc(&dev_priv->irq_received);
474
475 /* disable master interrupt before clearing iir */
476 de_ier = I915_READ(DEIER);
477 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
478 POSTING_READ(DEIER);
479
480 de_iir = I915_READ(DEIIR);
481 gt_iir = I915_READ(GTIIR);
482 pch_iir = I915_READ(SDEIIR);
483 pm_iir = I915_READ(GEN6_PMIIR);
484
485 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && pm_iir == 0)
486 goto done;
487
488 ret = IRQ_HANDLED;
489
490 if (dev->primary->master) {
491 master_priv = dev->primary->master->driver_priv;
492 if (master_priv->sarea_priv)
493 master_priv->sarea_priv->last_dispatch =
494 READ_BREADCRUMB(dev_priv);
495 }
496
497 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
498 notify_ring(dev, &dev_priv->ring[RCS]);
499 if (gt_iir & GT_GEN6_BSD_USER_INTERRUPT)
500 notify_ring(dev, &dev_priv->ring[VCS]);
501 if (gt_iir & GT_BLT_USER_INTERRUPT)
502 notify_ring(dev, &dev_priv->ring[BCS]);
503
504 if (de_iir & DE_GSE_IVB)
505 intel_opregion_gse_intr(dev);
506
507 if (de_iir & DE_PLANEA_FLIP_DONE_IVB) {
508 intel_prepare_page_flip(dev, 0);
509 intel_finish_page_flip_plane(dev, 0);
510 }
511
512 if (de_iir & DE_PLANEB_FLIP_DONE_IVB) {
513 intel_prepare_page_flip(dev, 1);
514 intel_finish_page_flip_plane(dev, 1);
515 }
516
517 if (de_iir & DE_PIPEA_VBLANK_IVB)
518 drm_handle_vblank(dev, 0);
519
520 if (de_iir & DE_PIPEB_VBLANK_IVB);
521 drm_handle_vblank(dev, 1);
522
523 /* check event from PCH */
524 if (de_iir & DE_PCH_EVENT_IVB) {
525 if (pch_iir & SDE_HOTPLUG_MASK_CPT)
526 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
527 pch_irq_handler(dev);
528 }
529
530 if (pm_iir & GEN6_PM_DEFERRED_EVENTS) {
531 unsigned long flags;
532 spin_lock_irqsave(&dev_priv->rps_lock, flags);
533 WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
534 I915_WRITE(GEN6_PMIMR, pm_iir);
535 dev_priv->pm_iir |= pm_iir;
536 spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
537 queue_work(dev_priv->wq, &dev_priv->rps_work);
538 }
539
540 /* should clear PCH hotplug event before clear CPU irq */
541 I915_WRITE(SDEIIR, pch_iir);
542 I915_WRITE(GTIIR, gt_iir);
543 I915_WRITE(DEIIR, de_iir);
544 I915_WRITE(GEN6_PMIIR, pm_iir);
545
546done:
547 I915_WRITE(DEIER, de_ier);
548 POSTING_READ(DEIER);
549
550 return ret;
551}
552
Jesse Barnes46979952011-04-07 13:53:55 -0700553irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800554{
Jesse Barnes46979952011-04-07 13:53:55 -0700555 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800556 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
557 int ret = IRQ_NONE;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800558 u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100559 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800560 struct drm_i915_master_private *master_priv;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100561 u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
562
Jesse Barnes46979952011-04-07 13:53:55 -0700563 atomic_inc(&dev_priv->irq_received);
564
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100565 if (IS_GEN6(dev))
566 bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800567
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000568 /* disable master interrupt before clearing iir */
569 de_ier = I915_READ(DEIER);
570 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000571 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000572
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800573 de_iir = I915_READ(DEIIR);
574 gt_iir = I915_READ(GTIIR);
Zhenyu Wangc6501562009-11-03 18:57:21 +0000575 pch_iir = I915_READ(SDEIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800576 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800577
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800578 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
579 (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800580 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800581
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100582 if (HAS_PCH_CPT(dev))
583 hotplug_mask = SDE_HOTPLUG_MASK_CPT;
584 else
585 hotplug_mask = SDE_HOTPLUG_MASK;
586
Zou Nan haic7c85102010-01-15 10:29:06 +0800587 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800588
Zou Nan haic7c85102010-01-15 10:29:06 +0800589 if (dev->primary->master) {
590 master_priv = dev->primary->master->driver_priv;
591 if (master_priv->sarea_priv)
592 master_priv->sarea_priv->last_dispatch =
593 READ_BREADCRUMB(dev_priv);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800594 }
595
Chris Wilsonc6df5412010-12-15 09:56:50 +0000596 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000597 notify_ring(dev, &dev_priv->ring[RCS]);
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100598 if (gt_iir & bsd_usr_interrupt)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000599 notify_ring(dev, &dev_priv->ring[VCS]);
600 if (gt_iir & GT_BLT_USER_INTERRUPT)
601 notify_ring(dev, &dev_priv->ring[BCS]);
Zou Nan haic7c85102010-01-15 10:29:06 +0800602
603 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100604 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800605
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800606 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800607 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100608 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800609 }
610
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800611 if (de_iir & DE_PLANEB_FLIP_DONE) {
612 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100613 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800614 }
Li Pengc062df62010-01-23 00:12:58 +0800615
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800616 if (de_iir & DE_PIPEA_VBLANK)
617 drm_handle_vblank(dev, 0);
618
619 if (de_iir & DE_PIPEB_VBLANK)
620 drm_handle_vblank(dev, 1);
621
Zou Nan haic7c85102010-01-15 10:29:06 +0800622 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800623 if (de_iir & DE_PCH_EVENT) {
624 if (pch_iir & hotplug_mask)
625 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
626 pch_irq_handler(dev);
627 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800628
Jesse Barnesf97108d2010-01-29 11:27:07 -0800629 if (de_iir & DE_PCU_EVENT) {
Jesse Barnes7648fa92010-05-20 14:28:11 -0700630 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
Jesse Barnesf97108d2010-01-29 11:27:07 -0800631 i915_handle_rps_change(dev);
632 }
633
Ben Widawsky4912d042011-04-25 11:25:20 -0700634 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS) {
635 /*
636 * IIR bits should never already be set because IMR should
637 * prevent an interrupt from being shown in IIR. The warning
638 * displays a case where we've unsafely cleared
639 * dev_priv->pm_iir. Although missing an interrupt of the same
640 * type is not a problem, it displays a problem in the logic.
641 *
642 * The mask bit in IMR is cleared by rps_work.
643 */
644 unsigned long flags;
645 spin_lock_irqsave(&dev_priv->rps_lock, flags);
646 WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
647 I915_WRITE(GEN6_PMIMR, pm_iir);
648 dev_priv->pm_iir |= pm_iir;
649 spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
650 queue_work(dev_priv->wq, &dev_priv->rps_work);
651 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800652
Zou Nan haic7c85102010-01-15 10:29:06 +0800653 /* should clear PCH hotplug event before clear CPU irq */
654 I915_WRITE(SDEIIR, pch_iir);
655 I915_WRITE(GTIIR, gt_iir);
656 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -0700657 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800658
659done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000660 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000661 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000662
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800663 return ret;
664}
665
Jesse Barnes8a905232009-07-11 16:48:03 -0400666/**
667 * i915_error_work_func - do process context error handling work
668 * @work: work struct
669 *
670 * Fire an error uevent so userspace can see that a hang or error
671 * was detected.
672 */
673static void i915_error_work_func(struct work_struct *work)
674{
675 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
676 error_work);
677 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400678 char *error_event[] = { "ERROR=1", NULL };
679 char *reset_event[] = { "RESET=1", NULL };
680 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400681
Ben Gamarif316a422009-09-14 17:48:46 -0400682 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400683
Ben Gamariba1234d2009-09-14 17:48:47 -0400684 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100685 DRM_DEBUG_DRIVER("resetting chip\n");
686 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
687 if (!i915_reset(dev, GRDOM_RENDER)) {
688 atomic_set(&dev_priv->mm.wedged, 0);
689 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400690 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100691 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400692 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400693}
694
Chris Wilson3bd3c932010-08-19 08:19:30 +0100695#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000696static struct drm_i915_error_object *
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000697i915_error_object_create(struct drm_i915_private *dev_priv,
Chris Wilson05394f32010-11-08 19:18:58 +0000698 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000699{
700 struct drm_i915_error_object *dst;
Chris Wilson9df30792010-02-18 10:24:56 +0000701 int page, page_count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100702 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000703
Chris Wilson05394f32010-11-08 19:18:58 +0000704 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000705 return NULL;
706
Chris Wilson05394f32010-11-08 19:18:58 +0000707 page_count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000708
709 dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
710 if (dst == NULL)
711 return NULL;
712
Chris Wilson05394f32010-11-08 19:18:58 +0000713 reloc_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000714 for (page = 0; page < page_count; page++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700715 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100716 void __iomem *s;
717 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700718
Chris Wilsone56660d2010-08-07 11:01:26 +0100719 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000720 if (d == NULL)
721 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100722
Andrew Morton788885a2010-05-11 14:07:05 -0700723 local_irq_save(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100724 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700725 reloc_offset);
Chris Wilsone56660d2010-08-07 11:01:26 +0100726 memcpy_fromio(d, s, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700727 io_mapping_unmap_atomic(s);
Andrew Morton788885a2010-05-11 14:07:05 -0700728 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100729
Chris Wilson9df30792010-02-18 10:24:56 +0000730 dst->pages[page] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100731
732 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000733 }
734 dst->page_count = page_count;
Chris Wilson05394f32010-11-08 19:18:58 +0000735 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000736
737 return dst;
738
739unwind:
740 while (page--)
741 kfree(dst->pages[page]);
742 kfree(dst);
743 return NULL;
744}
745
746static void
747i915_error_object_free(struct drm_i915_error_object *obj)
748{
749 int page;
750
751 if (obj == NULL)
752 return;
753
754 for (page = 0; page < obj->page_count; page++)
755 kfree(obj->pages[page]);
756
757 kfree(obj);
758}
759
760static void
761i915_error_state_free(struct drm_device *dev,
762 struct drm_i915_error_state *error)
763{
Chris Wilsone2f973d2011-01-27 19:15:11 +0000764 int i;
765
766 for (i = 0; i < ARRAY_SIZE(error->batchbuffer); i++)
767 i915_error_object_free(error->batchbuffer[i]);
768
769 for (i = 0; i < ARRAY_SIZE(error->ringbuffer); i++)
770 i915_error_object_free(error->ringbuffer[i]);
771
Chris Wilson9df30792010-02-18 10:24:56 +0000772 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100773 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +0000774 kfree(error);
775}
776
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000777static u32 capture_bo_list(struct drm_i915_error_buffer *err,
778 int count,
779 struct list_head *head)
780{
781 struct drm_i915_gem_object *obj;
782 int i = 0;
783
784 list_for_each_entry(obj, head, mm_list) {
785 err->size = obj->base.size;
786 err->name = obj->base.name;
787 err->seqno = obj->last_rendering_seqno;
788 err->gtt_offset = obj->gtt_offset;
789 err->read_domains = obj->base.read_domains;
790 err->write_domain = obj->base.write_domain;
791 err->fence_reg = obj->fence_reg;
792 err->pinned = 0;
793 if (obj->pin_count > 0)
794 err->pinned = 1;
795 if (obj->user_pin_count > 0)
796 err->pinned = -1;
797 err->tiling = obj->tiling_mode;
798 err->dirty = obj->dirty;
799 err->purgeable = obj->madv != I915_MADV_WILLNEED;
Chris Wilson36850922010-11-23 08:49:38 +0000800 err->ring = obj->ring ? obj->ring->id : 0;
Chris Wilson93dfb402011-03-29 16:59:50 -0700801 err->cache_level = obj->cache_level;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000802
803 if (++i == count)
804 break;
805
806 err++;
807 }
808
809 return i;
810}
811
Chris Wilson748ebc62010-10-24 10:28:47 +0100812static void i915_gem_record_fences(struct drm_device *dev,
813 struct drm_i915_error_state *error)
814{
815 struct drm_i915_private *dev_priv = dev->dev_private;
816 int i;
817
818 /* Fences */
819 switch (INTEL_INFO(dev)->gen) {
820 case 6:
821 for (i = 0; i < 16; i++)
822 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
823 break;
824 case 5:
825 case 4:
826 for (i = 0; i < 16; i++)
827 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
828 break;
829 case 3:
830 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
831 for (i = 0; i < 8; i++)
832 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
833 case 2:
834 for (i = 0; i < 8; i++)
835 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
836 break;
837
838 }
839}
840
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000841static struct drm_i915_error_object *
842i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
843 struct intel_ring_buffer *ring)
844{
845 struct drm_i915_gem_object *obj;
846 u32 seqno;
847
848 if (!ring->get_seqno)
849 return NULL;
850
851 seqno = ring->get_seqno(ring);
852 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
853 if (obj->ring != ring)
854 continue;
855
Chris Wilsonc37d9a52011-01-12 20:33:01 +0000856 if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000857 continue;
858
859 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
860 continue;
861
862 /* We need to copy these to an anonymous buffer as the simplest
863 * method to avoid being overwritten by userspace.
864 */
865 return i915_error_object_create(dev_priv, obj);
866 }
867
868 return NULL;
869}
870
Jesse Barnes8a905232009-07-11 16:48:03 -0400871/**
872 * i915_capture_error_state - capture an error record for later analysis
873 * @dev: drm device
874 *
875 * Should be called when an error is detected (either a hang or an error
876 * interrupt) to capture error state from the time of the error. Fills
877 * out a structure which becomes available in debugfs for user level tools
878 * to pick up.
879 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700880static void i915_capture_error_state(struct drm_device *dev)
881{
882 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000883 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700884 struct drm_i915_error_state *error;
885 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800886 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700887
888 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000889 error = dev_priv->first_error;
890 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
891 if (error)
892 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700893
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800894 /* Account for pipe specific data like PIPE*STAT */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700895 error = kmalloc(sizeof(*error), GFP_ATOMIC);
896 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +0000897 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
898 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700899 }
900
Chris Wilsonb6f78332011-02-01 14:15:55 +0000901 DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
902 dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +0100903
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000904 error->seqno = dev_priv->ring[RCS].get_seqno(&dev_priv->ring[RCS]);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700905 error->eir = I915_READ(EIR);
906 error->pgtbl_er = I915_READ(PGTBL_ER);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800907 for_each_pipe(pipe)
908 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700909 error->instpm = I915_READ(INSTPM);
Chris Wilsonf4068392010-10-27 20:36:41 +0100910 error->error = 0;
911 if (INTEL_INFO(dev)->gen >= 6) {
912 error->error = I915_READ(ERROR_GEN6);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100913
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100914 error->bcs_acthd = I915_READ(BCS_ACTHD);
915 error->bcs_ipehr = I915_READ(BCS_IPEHR);
916 error->bcs_ipeir = I915_READ(BCS_IPEIR);
917 error->bcs_instdone = I915_READ(BCS_INSTDONE);
918 error->bcs_seqno = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000919 if (dev_priv->ring[BCS].get_seqno)
920 error->bcs_seqno = dev_priv->ring[BCS].get_seqno(&dev_priv->ring[BCS]);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100921
922 error->vcs_acthd = I915_READ(VCS_ACTHD);
923 error->vcs_ipehr = I915_READ(VCS_IPEHR);
924 error->vcs_ipeir = I915_READ(VCS_IPEIR);
925 error->vcs_instdone = I915_READ(VCS_INSTDONE);
926 error->vcs_seqno = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000927 if (dev_priv->ring[VCS].get_seqno)
928 error->vcs_seqno = dev_priv->ring[VCS].get_seqno(&dev_priv->ring[VCS]);
Chris Wilsonf4068392010-10-27 20:36:41 +0100929 }
930 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700931 error->ipeir = I915_READ(IPEIR_I965);
932 error->ipehr = I915_READ(IPEHR_I965);
933 error->instdone = I915_READ(INSTDONE_I965);
934 error->instps = I915_READ(INSTPS);
935 error->instdone1 = I915_READ(INSTDONE1);
936 error->acthd = I915_READ(ACTHD_I965);
Chris Wilson9df30792010-02-18 10:24:56 +0000937 error->bbaddr = I915_READ64(BB_ADDR);
Chris Wilsonf4068392010-10-27 20:36:41 +0100938 } else {
939 error->ipeir = I915_READ(IPEIR);
940 error->ipehr = I915_READ(IPEHR);
941 error->instdone = I915_READ(INSTDONE);
942 error->acthd = I915_READ(ACTHD);
943 error->bbaddr = 0;
Chris Wilson9df30792010-02-18 10:24:56 +0000944 }
Chris Wilson748ebc62010-10-24 10:28:47 +0100945 i915_gem_record_fences(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +0000946
Chris Wilsone2f973d2011-01-27 19:15:11 +0000947 /* Record the active batch and ring buffers */
948 for (i = 0; i < I915_NUM_RINGS; i++) {
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000949 error->batchbuffer[i] =
950 i915_error_first_batchbuffer(dev_priv,
951 &dev_priv->ring[i]);
Chris Wilson9df30792010-02-18 10:24:56 +0000952
Chris Wilsone2f973d2011-01-27 19:15:11 +0000953 error->ringbuffer[i] =
954 i915_error_object_create(dev_priv,
955 dev_priv->ring[i].obj);
956 }
Chris Wilson9df30792010-02-18 10:24:56 +0000957
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000958 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +0000959 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000960 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +0000961
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000962 i = 0;
963 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
964 i++;
965 error->active_bo_count = i;
Chris Wilson05394f32010-11-08 19:18:58 +0000966 list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000967 i++;
968 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000969
Chris Wilson8e934db2011-01-24 12:34:00 +0000970 error->active_bo = NULL;
971 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000972 if (i) {
973 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +0000974 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000975 if (error->active_bo)
976 error->pinned_bo =
977 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700978 }
979
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000980 if (error->active_bo)
981 error->active_bo_count =
982 capture_bo_list(error->active_bo,
983 error->active_bo_count,
984 &dev_priv->mm.active_list);
985
986 if (error->pinned_bo)
987 error->pinned_bo_count =
988 capture_bo_list(error->pinned_bo,
989 error->pinned_bo_count,
990 &dev_priv->mm.pinned_list);
991
Jesse Barnes8a905232009-07-11 16:48:03 -0400992 do_gettimeofday(&error->time);
993
Chris Wilson6ef3d422010-08-04 20:26:07 +0100994 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000995 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100996
Chris Wilson9df30792010-02-18 10:24:56 +0000997 spin_lock_irqsave(&dev_priv->error_lock, flags);
998 if (dev_priv->first_error == NULL) {
999 dev_priv->first_error = error;
1000 error = NULL;
1001 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001002 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001003
1004 if (error)
1005 i915_error_state_free(dev, error);
1006}
1007
1008void i915_destroy_error_state(struct drm_device *dev)
1009{
1010 struct drm_i915_private *dev_priv = dev->dev_private;
1011 struct drm_i915_error_state *error;
1012
1013 spin_lock(&dev_priv->error_lock);
1014 error = dev_priv->first_error;
1015 dev_priv->first_error = NULL;
1016 spin_unlock(&dev_priv->error_lock);
1017
1018 if (error)
1019 i915_error_state_free(dev, error);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001020}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001021#else
1022#define i915_capture_error_state(x)
1023#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001024
Chris Wilson35aed2e2010-05-27 13:18:12 +01001025static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001026{
1027 struct drm_i915_private *dev_priv = dev->dev_private;
1028 u32 eir = I915_READ(EIR);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001029 int pipe;
Jesse Barnes8a905232009-07-11 16:48:03 -04001030
Chris Wilson35aed2e2010-05-27 13:18:12 +01001031 if (!eir)
1032 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001033
1034 printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
1035 eir);
1036
1037 if (IS_G4X(dev)) {
1038 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1039 u32 ipeir = I915_READ(IPEIR_I965);
1040
1041 printk(KERN_ERR " IPEIR: 0x%08x\n",
1042 I915_READ(IPEIR_I965));
1043 printk(KERN_ERR " IPEHR: 0x%08x\n",
1044 I915_READ(IPEHR_I965));
1045 printk(KERN_ERR " INSTDONE: 0x%08x\n",
1046 I915_READ(INSTDONE_I965));
1047 printk(KERN_ERR " INSTPS: 0x%08x\n",
1048 I915_READ(INSTPS));
1049 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
1050 I915_READ(INSTDONE1));
1051 printk(KERN_ERR " ACTHD: 0x%08x\n",
1052 I915_READ(ACTHD_I965));
1053 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001054 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001055 }
1056 if (eir & GM45_ERROR_PAGE_TABLE) {
1057 u32 pgtbl_err = I915_READ(PGTBL_ER);
1058 printk(KERN_ERR "page table error\n");
1059 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
1060 pgtbl_err);
1061 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001062 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001063 }
1064 }
1065
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001066 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001067 if (eir & I915_ERROR_PAGE_TABLE) {
1068 u32 pgtbl_err = I915_READ(PGTBL_ER);
1069 printk(KERN_ERR "page table error\n");
1070 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
1071 pgtbl_err);
1072 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001073 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001074 }
1075 }
1076
1077 if (eir & I915_ERROR_MEMORY_REFRESH) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001078 printk(KERN_ERR "memory refresh error:\n");
1079 for_each_pipe(pipe)
1080 printk(KERN_ERR "pipe %c stat: 0x%08x\n",
1081 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001082 /* pipestat has already been acked */
1083 }
1084 if (eir & I915_ERROR_INSTRUCTION) {
1085 printk(KERN_ERR "instruction error\n");
1086 printk(KERN_ERR " INSTPM: 0x%08x\n",
1087 I915_READ(INSTPM));
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001088 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001089 u32 ipeir = I915_READ(IPEIR);
1090
1091 printk(KERN_ERR " IPEIR: 0x%08x\n",
1092 I915_READ(IPEIR));
1093 printk(KERN_ERR " IPEHR: 0x%08x\n",
1094 I915_READ(IPEHR));
1095 printk(KERN_ERR " INSTDONE: 0x%08x\n",
1096 I915_READ(INSTDONE));
1097 printk(KERN_ERR " ACTHD: 0x%08x\n",
1098 I915_READ(ACTHD));
1099 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001100 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001101 } else {
1102 u32 ipeir = I915_READ(IPEIR_I965);
1103
1104 printk(KERN_ERR " IPEIR: 0x%08x\n",
1105 I915_READ(IPEIR_I965));
1106 printk(KERN_ERR " IPEHR: 0x%08x\n",
1107 I915_READ(IPEHR_I965));
1108 printk(KERN_ERR " INSTDONE: 0x%08x\n",
1109 I915_READ(INSTDONE_I965));
1110 printk(KERN_ERR " INSTPS: 0x%08x\n",
1111 I915_READ(INSTPS));
1112 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
1113 I915_READ(INSTDONE1));
1114 printk(KERN_ERR " ACTHD: 0x%08x\n",
1115 I915_READ(ACTHD_I965));
1116 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001117 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001118 }
1119 }
1120
1121 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001122 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001123 eir = I915_READ(EIR);
1124 if (eir) {
1125 /*
1126 * some errors might have become stuck,
1127 * mask them.
1128 */
1129 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1130 I915_WRITE(EMR, I915_READ(EMR) | eir);
1131 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1132 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001133}
1134
1135/**
1136 * i915_handle_error - handle an error interrupt
1137 * @dev: drm device
1138 *
1139 * Do some basic checking of regsiter state at error interrupt time and
1140 * dump it to the syslog. Also call i915_capture_error_state() to make
1141 * sure we get a record and make it available in debugfs. Fire a uevent
1142 * so userspace knows something bad happened (should trigger collection
1143 * of a ring dump etc.).
1144 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001145void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001146{
1147 struct drm_i915_private *dev_priv = dev->dev_private;
1148
1149 i915_capture_error_state(dev);
1150 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001151
Ben Gamariba1234d2009-09-14 17:48:47 -04001152 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001153 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -04001154 atomic_set(&dev_priv->mm.wedged, 1);
1155
Ben Gamari11ed50e2009-09-14 17:48:45 -04001156 /*
1157 * Wakeup waiting processes so they don't hang
1158 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001159 wake_up_all(&dev_priv->ring[RCS].irq_queue);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001160 if (HAS_BSD(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001161 wake_up_all(&dev_priv->ring[VCS].irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001162 if (HAS_BLT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001163 wake_up_all(&dev_priv->ring[BCS].irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001164 }
1165
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001166 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001167}
1168
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001169static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1170{
1171 drm_i915_private_t *dev_priv = dev->dev_private;
1172 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1173 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001174 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001175 struct intel_unpin_work *work;
1176 unsigned long flags;
1177 bool stall_detected;
1178
1179 /* Ignore early vblank irqs */
1180 if (intel_crtc == NULL)
1181 return;
1182
1183 spin_lock_irqsave(&dev->event_lock, flags);
1184 work = intel_crtc->unpin_work;
1185
1186 if (work == NULL || work->pending || !work->enable_stall_check) {
1187 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1188 spin_unlock_irqrestore(&dev->event_lock, flags);
1189 return;
1190 }
1191
1192 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001193 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001194 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001195 int dspsurf = DSPSURF(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001196 stall_detected = I915_READ(dspsurf) == obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001197 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001198 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001199 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001200 crtc->y * crtc->fb->pitch +
1201 crtc->x * crtc->fb->bits_per_pixel/8);
1202 }
1203
1204 spin_unlock_irqrestore(&dev->event_lock, flags);
1205
1206 if (stall_detected) {
1207 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1208 intel_prepare_page_flip(dev, intel_crtc->plane);
1209 }
1210}
1211
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
1213{
Dave Airlie84b1fd12007-07-11 15:53:27 +10001214 struct drm_device *dev = (struct drm_device *) arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001216 struct drm_i915_master_private *master_priv;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001217 u32 iir, new_iir;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001218 u32 pipe_stats[I915_MAX_PIPES];
Keith Packard05eff842008-11-19 14:03:05 -08001219 u32 vblank_status;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001220 int vblank = 0;
Keith Packard7c463582008-11-04 02:03:27 -08001221 unsigned long irqflags;
Keith Packard05eff842008-11-19 14:03:05 -08001222 int irq_received;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001223 int ret = IRQ_NONE, pipe;
1224 bool blc_event = false;
Dave Airlieaf6061a2008-05-07 12:15:39 +10001225
Eric Anholt630681d2008-10-06 15:14:12 -07001226 atomic_inc(&dev_priv->irq_received);
1227
Eric Anholted4cb412008-07-29 12:10:39 -07001228 iir = I915_READ(IIR);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001229
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001230 if (INTEL_INFO(dev)->gen >= 4)
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001231 vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
Jesse Barnese25e6602010-06-30 13:15:19 -07001232 else
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001233 vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234
Keith Packard05eff842008-11-19 14:03:05 -08001235 for (;;) {
1236 irq_received = iir != 0;
1237
1238 /* Can't rely on pipestat interrupt bit in iir as it might
1239 * have been cleared after the pipestat interrupt was received.
1240 * It doesn't set the bit in iir again, but it still produces
1241 * interrupts (for non-MSI).
1242 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001243 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes8a905232009-07-11 16:48:03 -04001244 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Ben Gamariba1234d2009-09-14 17:48:47 -04001245 i915_handle_error(dev, false);
Jesse Barnes8a905232009-07-11 16:48:03 -04001246
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001247 for_each_pipe(pipe) {
1248 int reg = PIPESTAT(pipe);
1249 pipe_stats[pipe] = I915_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -08001250
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001251 /*
1252 * Clear the PIPE*STAT regs before the IIR
1253 */
1254 if (pipe_stats[pipe] & 0x8000ffff) {
1255 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1256 DRM_DEBUG_DRIVER("pipe %c underrun\n",
1257 pipe_name(pipe));
1258 I915_WRITE(reg, pipe_stats[pipe]);
1259 irq_received = 1;
1260 }
Eric Anholtcdfbc412008-11-04 15:50:30 -08001261 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001262 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Keith Packard05eff842008-11-19 14:03:05 -08001263
1264 if (!irq_received)
1265 break;
1266
1267 ret = IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268
Jesse Barnes5ca58282009-03-31 14:11:15 -07001269 /* Consume port. Then clear IIR or we'll miss events */
1270 if ((I915_HAS_HOTPLUG(dev)) &&
1271 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
1272 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1273
Zhao Yakui44d98a62009-10-09 11:39:40 +08001274 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
Jesse Barnes5ca58282009-03-31 14:11:15 -07001275 hotplug_status);
1276 if (hotplug_status & dev_priv->hotplug_supported_mask)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001277 queue_work(dev_priv->wq,
1278 &dev_priv->hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001279
1280 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1281 I915_READ(PORT_HOTPLUG_STAT);
1282 }
1283
Eric Anholtcdfbc412008-11-04 15:50:30 -08001284 I915_WRITE(IIR, iir);
1285 new_iir = I915_READ(IIR); /* Flush posted writes */
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001286
Dave Airlie7c1c2872008-11-28 14:22:24 +10001287 if (dev->primary->master) {
1288 master_priv = dev->primary->master->driver_priv;
1289 if (master_priv->sarea_priv)
1290 master_priv->sarea_priv->last_dispatch =
1291 READ_BREADCRUMB(dev_priv);
1292 }
Keith Packard7c463582008-11-04 02:03:27 -08001293
Chris Wilson549f7362010-10-19 11:19:32 +01001294 if (iir & I915_USER_INTERRUPT)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001295 notify_ring(dev, &dev_priv->ring[RCS]);
1296 if (iir & I915_BSD_USER_INTERRUPT)
1297 notify_ring(dev, &dev_priv->ring[VCS]);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001298
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001299 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001300 intel_prepare_page_flip(dev, 0);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001301 if (dev_priv->flip_pending_is_done)
1302 intel_finish_page_flip_plane(dev, 0);
1303 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001304
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001305 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
Jesse Barnes70565d02010-07-01 04:45:43 -07001306 intel_prepare_page_flip(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001307 if (dev_priv->flip_pending_is_done)
1308 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001309 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001310
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001311 for_each_pipe(pipe) {
1312 if (pipe_stats[pipe] & vblank_status &&
1313 drm_handle_vblank(dev, pipe)) {
1314 vblank++;
1315 if (!dev_priv->flip_pending_is_done) {
1316 i915_pageflip_stall_check(dev, pipe);
1317 intel_finish_page_flip(dev, pipe);
1318 }
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001319 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001320
1321 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1322 blc_event = true;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001323 }
Eric Anholt673a3942008-07-30 12:06:12 -07001324
Keith Packard7c463582008-11-04 02:03:27 -08001325
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001326 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Chris Wilson3b617962010-08-24 09:02:58 +01001327 intel_opregion_asle_intr(dev);
Keith Packard7c463582008-11-04 02:03:27 -08001328
Eric Anholtcdfbc412008-11-04 15:50:30 -08001329 /* With MSI, interrupts are only generated when iir
1330 * transitions from zero to nonzero. If another bit got
1331 * set while we were handling the existing iir bits, then
1332 * we would never get another interrupt.
1333 *
1334 * This is fine on non-MSI as well, as if we hit this path
1335 * we avoid exiting the interrupt handler only to generate
1336 * another one.
1337 *
1338 * Note that for MSI this could cause a stray interrupt report
1339 * if an interrupt landed in the time between writing IIR and
1340 * the posting read. This should be rare enough to never
1341 * trigger the 99% of 100,000 interrupts test for disabling
1342 * stray interrupts.
1343 */
1344 iir = new_iir;
Keith Packard05eff842008-11-19 14:03:05 -08001345 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001346
Keith Packard05eff842008-11-19 14:03:05 -08001347 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348}
1349
Dave Airlieaf6061a2008-05-07 12:15:39 +10001350static int i915_emit_irq(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351{
1352 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001353 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354
1355 i915_kernel_lost_context(dev);
1356
Zhao Yakui44d98a62009-10-09 11:39:40 +08001357 DRM_DEBUG_DRIVER("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001359 dev_priv->counter++;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001360 if (dev_priv->counter > 0x7FFFFFFFUL)
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001361 dev_priv->counter = 1;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001362 if (master_priv->sarea_priv)
1363 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001364
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001365 if (BEGIN_LP_RING(4) == 0) {
1366 OUT_RING(MI_STORE_DWORD_INDEX);
1367 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1368 OUT_RING(dev_priv->counter);
1369 OUT_RING(MI_USER_INTERRUPT);
1370 ADVANCE_LP_RING();
1371 }
Dave Airliebc5f4522007-11-05 12:50:58 +10001372
Alan Hourihanec29b6692006-08-12 16:29:24 +10001373 return dev_priv->counter;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374}
1375
Dave Airlie84b1fd12007-07-11 15:53:27 +10001376static int i915_wait_irq(struct drm_device * dev, int irq_nr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377{
1378 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001379 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380 int ret = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001381 struct intel_ring_buffer *ring = LP_RING(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382
Zhao Yakui44d98a62009-10-09 11:39:40 +08001383 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384 READ_BREADCRUMB(dev_priv));
1385
Eric Anholted4cb412008-07-29 12:10:39 -07001386 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
Dave Airlie7c1c2872008-11-28 14:22:24 +10001387 if (master_priv->sarea_priv)
1388 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389 return 0;
Eric Anholted4cb412008-07-29 12:10:39 -07001390 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391
Dave Airlie7c1c2872008-11-28 14:22:24 +10001392 if (master_priv->sarea_priv)
1393 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001395 if (ring->irq_get(ring)) {
1396 DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
1397 READ_BREADCRUMB(dev_priv) >= irq_nr);
1398 ring->irq_put(ring);
Chris Wilson5a9a8d12011-01-23 13:03:24 +00001399 } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
1400 ret = -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401
Eric Anholt20caafa2007-08-25 19:22:43 +10001402 if (ret == -EBUSY) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001403 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404 READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1405 }
1406
Dave Airlieaf6061a2008-05-07 12:15:39 +10001407 return ret;
1408}
1409
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410/* Needs the lock as it touches the ring.
1411 */
Eric Anholtc153f452007-09-03 12:06:45 +10001412int i915_irq_emit(struct drm_device *dev, void *data,
1413 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001416 drm_i915_irq_emit_t *emit = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417 int result;
1418
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001419 if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001420 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001421 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422 }
Eric Anholt299eb932009-02-24 22:14:12 -08001423
1424 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1425
Eric Anholt546b0972008-09-01 16:45:29 -07001426 mutex_lock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427 result = i915_emit_irq(dev);
Eric Anholt546b0972008-09-01 16:45:29 -07001428 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001429
Eric Anholtc153f452007-09-03 12:06:45 +10001430 if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431 DRM_ERROR("copy_to_user\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001432 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433 }
1434
1435 return 0;
1436}
1437
1438/* Doesn't need the hardware lock.
1439 */
Eric Anholtc153f452007-09-03 12:06:45 +10001440int i915_irq_wait(struct drm_device *dev, void *data,
1441 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001444 drm_i915_irq_wait_t *irqwait = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445
1446 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001447 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001448 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449 }
1450
Eric Anholtc153f452007-09-03 12:06:45 +10001451 return i915_wait_irq(dev, irqwait->irq_seq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452}
1453
Keith Packard42f52ef2008-10-18 19:39:29 -07001454/* Called from drm generic code, passed 'crtc' which
1455 * we use as a pipe index
1456 */
1457int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001458{
1459 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001460 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001461
Chris Wilson5eddb702010-09-11 13:48:45 +01001462 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001463 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001464
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001465 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001466 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001467 i915_enable_pipestat(dev_priv, pipe,
1468 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001469 else
Keith Packard7c463582008-11-04 02:03:27 -08001470 i915_enable_pipestat(dev_priv, pipe,
1471 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001472
1473 /* maintain vblank delivery even in deep C-states */
1474 if (dev_priv->info->gen == 3)
1475 I915_WRITE(INSTPM, INSTPM_AGPBUSY_DIS << 16);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001476 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001477
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001478 return 0;
1479}
1480
Jesse Barnesf796cf82011-04-07 13:58:17 -07001481int ironlake_enable_vblank(struct drm_device *dev, int pipe)
1482{
1483 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1484 unsigned long irqflags;
1485
1486 if (!i915_pipe_enabled(dev, pipe))
1487 return -EINVAL;
1488
1489 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1490 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1491 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1492 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1493
1494 return 0;
1495}
1496
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001497int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
1498{
1499 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1500 unsigned long irqflags;
1501
1502 if (!i915_pipe_enabled(dev, pipe))
1503 return -EINVAL;
1504
1505 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1506 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1507 DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
1508 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1509
1510 return 0;
1511}
1512
Keith Packard42f52ef2008-10-18 19:39:29 -07001513/* Called from drm generic code, passed 'crtc' which
1514 * we use as a pipe index
1515 */
1516void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001517{
1518 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001519 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001520
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001521 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001522 if (dev_priv->info->gen == 3)
1523 I915_WRITE(INSTPM,
1524 INSTPM_AGPBUSY_DIS << 16 | INSTPM_AGPBUSY_DIS);
1525
Jesse Barnesf796cf82011-04-07 13:58:17 -07001526 i915_disable_pipestat(dev_priv, pipe,
1527 PIPE_VBLANK_INTERRUPT_ENABLE |
1528 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1529 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1530}
1531
1532void ironlake_disable_vblank(struct drm_device *dev, int pipe)
1533{
1534 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1535 unsigned long irqflags;
1536
1537 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1538 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1539 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001540 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001541}
1542
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001543void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
1544{
1545 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1546 unsigned long irqflags;
1547
1548 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1549 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1550 DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
1551 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1552}
1553
Dave Airlie702880f2006-06-24 17:07:34 +10001554/* Set the vblank monitor pipe
1555 */
Eric Anholtc153f452007-09-03 12:06:45 +10001556int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1557 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001558{
Dave Airlie702880f2006-06-24 17:07:34 +10001559 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie702880f2006-06-24 17:07:34 +10001560
1561 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001562 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001563 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001564 }
1565
=?utf-8?q?Michel_D=C3=A4nzer?=5b516942006-10-25 00:08:23 +10001566 return 0;
Dave Airlie702880f2006-06-24 17:07:34 +10001567}
1568
Eric Anholtc153f452007-09-03 12:06:45 +10001569int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1570 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001571{
Dave Airlie702880f2006-06-24 17:07:34 +10001572 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001573 drm_i915_vblank_pipe_t *pipe = data;
Dave Airlie702880f2006-06-24 17:07:34 +10001574
1575 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001576 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001577 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001578 }
1579
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001580 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Eric Anholtc153f452007-09-03 12:06:45 +10001581
Dave Airlie702880f2006-06-24 17:07:34 +10001582 return 0;
1583}
1584
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001585/**
1586 * Schedule buffer swap at given vertical blank.
1587 */
Eric Anholtc153f452007-09-03 12:06:45 +10001588int i915_vblank_swap(struct drm_device *dev, void *data,
1589 struct drm_file *file_priv)
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001590{
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001591 /* The delayed swap mechanism was fundamentally racy, and has been
1592 * removed. The model was that the client requested a delayed flip/swap
1593 * from the kernel, then waited for vblank before continuing to perform
1594 * rendering. The problem was that the kernel might wake the client
1595 * up before it dispatched the vblank swap (since the lock has to be
1596 * held while touching the ringbuffer), in which case the client would
1597 * clear and start the next frame before the swap occurred, and
1598 * flicker would occur in addition to likely missing the vblank.
1599 *
1600 * In the absence of this ioctl, userland falls back to a correct path
1601 * of waiting for a vblank, then dispatching the swap on its own.
1602 * Context switching to userland and back is plenty fast enough for
1603 * meeting the requirements of vblank swapping.
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001604 */
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001605 return -EINVAL;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001606}
1607
Chris Wilson893eead2010-10-27 14:44:35 +01001608static u32
1609ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001610{
Chris Wilson893eead2010-10-27 14:44:35 +01001611 return list_entry(ring->request_list.prev,
1612 struct drm_i915_gem_request, list)->seqno;
1613}
1614
1615static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1616{
1617 if (list_empty(&ring->request_list) ||
1618 i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
1619 /* Issue a wake-up to catch stuck h/w. */
Chris Wilsonb2223492010-10-27 15:27:33 +01001620 if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
Chris Wilson893eead2010-10-27 14:44:35 +01001621 DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
1622 ring->name,
Chris Wilsonb2223492010-10-27 15:27:33 +01001623 ring->waiting_seqno,
Chris Wilson893eead2010-10-27 14:44:35 +01001624 ring->get_seqno(ring));
1625 wake_up_all(&ring->irq_queue);
1626 *err = true;
1627 }
1628 return true;
1629 }
1630 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001631}
1632
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001633static bool kick_ring(struct intel_ring_buffer *ring)
1634{
1635 struct drm_device *dev = ring->dev;
1636 struct drm_i915_private *dev_priv = dev->dev_private;
1637 u32 tmp = I915_READ_CTL(ring);
1638 if (tmp & RING_WAIT) {
1639 DRM_ERROR("Kicking stuck wait on %s\n",
1640 ring->name);
1641 I915_WRITE_CTL(ring, tmp);
1642 return true;
1643 }
1644 if (IS_GEN6(dev) &&
1645 (tmp & RING_WAIT_SEMAPHORE)) {
1646 DRM_ERROR("Kicking stuck semaphore on %s\n",
1647 ring->name);
1648 I915_WRITE_CTL(ring, tmp);
1649 return true;
1650 }
1651 return false;
1652}
1653
Ben Gamarif65d9422009-09-14 17:48:44 -04001654/**
1655 * This is called when the chip hasn't reported back with completed
1656 * batchbuffers in a long time. The first time this is called we simply record
1657 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1658 * again, we assume the chip is wedged and try to fix it.
1659 */
1660void i915_hangcheck_elapsed(unsigned long data)
1661{
1662 struct drm_device *dev = (struct drm_device *)data;
1663 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001664 uint32_t acthd, instdone, instdone1;
Chris Wilson893eead2010-10-27 14:44:35 +01001665 bool err = false;
1666
1667 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001668 if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
1669 i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
1670 i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
Chris Wilson893eead2010-10-27 14:44:35 +01001671 dev_priv->hangcheck_count = 0;
1672 if (err)
1673 goto repeat;
1674 return;
1675 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001676
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001677 if (INTEL_INFO(dev)->gen < 4) {
Ben Gamarif65d9422009-09-14 17:48:44 -04001678 acthd = I915_READ(ACTHD);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001679 instdone = I915_READ(INSTDONE);
1680 instdone1 = 0;
1681 } else {
Ben Gamarif65d9422009-09-14 17:48:44 -04001682 acthd = I915_READ(ACTHD_I965);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001683 instdone = I915_READ(INSTDONE_I965);
1684 instdone1 = I915_READ(INSTDONE1);
1685 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001686
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001687 if (dev_priv->last_acthd == acthd &&
1688 dev_priv->last_instdone == instdone &&
1689 dev_priv->last_instdone1 == instdone1) {
1690 if (dev_priv->hangcheck_count++ > 1) {
1691 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
Chris Wilson8c80b592010-08-08 20:38:12 +01001692
1693 if (!IS_GEN2(dev)) {
1694 /* Is the chip hanging on a WAIT_FOR_EVENT?
1695 * If so we can simply poke the RB_WAIT bit
1696 * and break the hang. This should work on
1697 * all but the second generation chipsets.
1698 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001699
1700 if (kick_ring(&dev_priv->ring[RCS]))
Chris Wilson893eead2010-10-27 14:44:35 +01001701 goto repeat;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001702
1703 if (HAS_BSD(dev) &&
1704 kick_ring(&dev_priv->ring[VCS]))
1705 goto repeat;
1706
1707 if (HAS_BLT(dev) &&
1708 kick_ring(&dev_priv->ring[BCS]))
1709 goto repeat;
Chris Wilson8c80b592010-08-08 20:38:12 +01001710 }
1711
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001712 i915_handle_error(dev, true);
1713 return;
1714 }
1715 } else {
1716 dev_priv->hangcheck_count = 0;
1717
1718 dev_priv->last_acthd = acthd;
1719 dev_priv->last_instdone = instdone;
1720 dev_priv->last_instdone1 = instdone1;
1721 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001722
Chris Wilson893eead2010-10-27 14:44:35 +01001723repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001724 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001725 mod_timer(&dev_priv->hangcheck_timer,
1726 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001727}
1728
Linus Torvalds1da177e2005-04-16 15:20:36 -07001729/* drm_dma.h hooks
1730*/
Jesse Barnes46979952011-04-07 13:53:55 -07001731void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001732{
1733 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1734
Jesse Barnes46979952011-04-07 13:53:55 -07001735 atomic_set(&dev_priv->irq_received, 0);
1736
1737 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
1738 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
1739
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001740 I915_WRITE(HWSTAM, 0xeffe);
1741
1742 /* XXX hotplug from PCH */
1743
1744 I915_WRITE(DEIMR, 0xffffffff);
1745 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001746 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001747
1748 /* and GT */
1749 I915_WRITE(GTIMR, 0xffffffff);
1750 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001751 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001752
1753 /* south display irq */
1754 I915_WRITE(SDEIMR, 0xffffffff);
1755 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001756 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001757}
1758
Jesse Barnes46979952011-04-07 13:53:55 -07001759int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001760{
1761 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1762 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001763 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1764 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001765 u32 render_irqs;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001766 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001767
Jesse Barnes46979952011-04-07 13:53:55 -07001768 DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
1769 if (HAS_BSD(dev))
1770 DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
1771 if (HAS_BLT(dev))
1772 DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
1773
1774 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001775 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001776
1777 /* should always can generate irq */
1778 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001779 I915_WRITE(DEIMR, dev_priv->irq_mask);
1780 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001781 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001782
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001783 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001784
1785 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001786 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001787
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001788 if (IS_GEN6(dev))
1789 render_irqs =
1790 GT_USER_INTERRUPT |
1791 GT_GEN6_BSD_USER_INTERRUPT |
1792 GT_BLT_USER_INTERRUPT;
1793 else
1794 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00001795 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001796 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001797 GT_BSD_USER_INTERRUPT;
1798 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001799 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001800
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001801 if (HAS_PCH_CPT(dev)) {
Chris Wilson9035a972011-02-16 09:36:05 +00001802 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1803 SDE_PORTB_HOTPLUG_CPT |
1804 SDE_PORTC_HOTPLUG_CPT |
1805 SDE_PORTD_HOTPLUG_CPT);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001806 } else {
Chris Wilson9035a972011-02-16 09:36:05 +00001807 hotplug_mask = (SDE_CRT_HOTPLUG |
1808 SDE_PORTB_HOTPLUG |
1809 SDE_PORTC_HOTPLUG |
1810 SDE_PORTD_HOTPLUG |
1811 SDE_AUX_MASK);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001812 }
1813
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001814 dev_priv->pch_irq_mask = ~hotplug_mask;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001815
1816 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001817 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1818 I915_WRITE(SDEIER, hotplug_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001819 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001820
Jesse Barnesf97108d2010-01-29 11:27:07 -08001821 if (IS_IRONLAKE_M(dev)) {
1822 /* Clear & enable PCU event interrupts */
1823 I915_WRITE(DEIIR, DE_PCU_EVENT);
1824 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1825 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1826 }
1827
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001828 return 0;
1829}
1830
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001831int ivybridge_irq_postinstall(struct drm_device *dev)
1832{
1833 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1834 /* enable kind of interrupts always enabled */
1835 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
1836 DE_PCH_EVENT_IVB | DE_PLANEA_FLIP_DONE_IVB |
1837 DE_PLANEB_FLIP_DONE_IVB;
1838 u32 render_irqs;
1839 u32 hotplug_mask;
1840
1841 DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
1842 if (HAS_BSD(dev))
1843 DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
1844 if (HAS_BLT(dev))
1845 DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
1846
1847 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
1848 dev_priv->irq_mask = ~display_mask;
1849
1850 /* should always can generate irq */
1851 I915_WRITE(DEIIR, I915_READ(DEIIR));
1852 I915_WRITE(DEIMR, dev_priv->irq_mask);
1853 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK_IVB |
1854 DE_PIPEB_VBLANK_IVB);
1855 POSTING_READ(DEIER);
1856
1857 dev_priv->gt_irq_mask = ~0;
1858
1859 I915_WRITE(GTIIR, I915_READ(GTIIR));
1860 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1861
1862 render_irqs = GT_USER_INTERRUPT | GT_GEN6_BSD_USER_INTERRUPT |
1863 GT_BLT_USER_INTERRUPT;
1864 I915_WRITE(GTIER, render_irqs);
1865 POSTING_READ(GTIER);
1866
1867 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1868 SDE_PORTB_HOTPLUG_CPT |
1869 SDE_PORTC_HOTPLUG_CPT |
1870 SDE_PORTD_HOTPLUG_CPT);
1871 dev_priv->pch_irq_mask = ~hotplug_mask;
1872
1873 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1874 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1875 I915_WRITE(SDEIER, hotplug_mask);
1876 POSTING_READ(SDEIER);
1877
1878 return 0;
1879}
1880
Dave Airlie84b1fd12007-07-11 15:53:27 +10001881void i915_driver_irq_preinstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001882{
1883 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001884 int pipe;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885
Jesse Barnes79e53942008-11-07 14:24:08 -08001886 atomic_set(&dev_priv->irq_received, 0);
1887
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001888 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Jesse Barnes8a905232009-07-11 16:48:03 -04001889 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Ben Widawsky4912d042011-04-25 11:25:20 -07001890 INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001891
Jesse Barnes5ca58282009-03-31 14:11:15 -07001892 if (I915_HAS_HOTPLUG(dev)) {
1893 I915_WRITE(PORT_HOTPLUG_EN, 0);
1894 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1895 }
1896
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001897 I915_WRITE(HWSTAM, 0xeffe);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001898 for_each_pipe(pipe)
1899 I915_WRITE(PIPESTAT(pipe), 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001900 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001901 I915_WRITE(IER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001902 POSTING_READ(IER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001903}
1904
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001905/*
1906 * Must be called after intel_modeset_init or hotplug interrupts won't be
1907 * enabled correctly.
1908 */
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001909int i915_driver_irq_postinstall(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001910{
1911 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001912 u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001913 u32 error_mask;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001914
1915 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001916
Keith Packard7c463582008-11-04 02:03:27 -08001917 /* Unmask the interrupts that we always want on. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001918 dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001919
Keith Packard7c463582008-11-04 02:03:27 -08001920 dev_priv->pipestat[0] = 0;
1921 dev_priv->pipestat[1] = 0;
1922
Jesse Barnes5ca58282009-03-31 14:11:15 -07001923 if (I915_HAS_HOTPLUG(dev)) {
Adam Jacksonc496fa12010-05-27 17:26:45 -04001924 /* Enable in IER... */
1925 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
1926 /* and unmask in IMR */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001927 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
Adam Jacksonc496fa12010-05-27 17:26:45 -04001928 }
1929
1930 /*
1931 * Enable some error detection, note the instruction error mask
1932 * bit is reserved, so we leave it masked.
1933 */
1934 if (IS_G4X(dev)) {
1935 error_mask = ~(GM45_ERROR_PAGE_TABLE |
1936 GM45_ERROR_MEM_PRIV |
1937 GM45_ERROR_CP_PRIV |
1938 I915_ERROR_MEMORY_REFRESH);
1939 } else {
1940 error_mask = ~(I915_ERROR_PAGE_TABLE |
1941 I915_ERROR_MEMORY_REFRESH);
1942 }
1943 I915_WRITE(EMR, error_mask);
1944
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001945 I915_WRITE(IMR, dev_priv->irq_mask);
Adam Jacksonc496fa12010-05-27 17:26:45 -04001946 I915_WRITE(IER, enable_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001947 POSTING_READ(IER);
Adam Jacksonc496fa12010-05-27 17:26:45 -04001948
1949 if (I915_HAS_HOTPLUG(dev)) {
Jesse Barnes5ca58282009-03-31 14:11:15 -07001950 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
1951
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001952 /* Note HDMI and DP share bits */
1953 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
1954 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
1955 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
1956 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
1957 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
1958 hotplug_en |= HDMID_HOTPLUG_INT_EN;
1959 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
1960 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
1961 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
1962 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001963 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001964 hotplug_en |= CRT_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001965
1966 /* Programming the CRT detection parameters tends
1967 to generate a spurious hotplug event about three
1968 seconds later. So just do it once.
1969 */
1970 if (IS_G4X(dev))
1971 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
1972 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
1973 }
1974
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001975 /* Ignore TV since it's buggy */
1976
Jesse Barnes5ca58282009-03-31 14:11:15 -07001977 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001978 }
1979
Chris Wilson3b617962010-08-24 09:02:58 +01001980 intel_opregion_enable_asle(dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001981
1982 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001983}
1984
Jesse Barnes46979952011-04-07 13:53:55 -07001985void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001986{
1987 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07001988
1989 if (!dev_priv)
1990 return;
1991
1992 dev_priv->vblank_pipe = 0;
1993
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001994 I915_WRITE(HWSTAM, 0xffffffff);
1995
1996 I915_WRITE(DEIMR, 0xffffffff);
1997 I915_WRITE(DEIER, 0x0);
1998 I915_WRITE(DEIIR, I915_READ(DEIIR));
1999
2000 I915_WRITE(GTIMR, 0xffffffff);
2001 I915_WRITE(GTIER, 0x0);
2002 I915_WRITE(GTIIR, I915_READ(GTIIR));
2003}
2004
Dave Airlie84b1fd12007-07-11 15:53:27 +10002005void i915_driver_irq_uninstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002006{
2007 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002008 int pipe;
Dave Airlie91e37382006-02-18 15:17:04 +11002009
Linus Torvalds1da177e2005-04-16 15:20:36 -07002010 if (!dev_priv)
2011 return;
2012
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002013 dev_priv->vblank_pipe = 0;
2014
Jesse Barnes5ca58282009-03-31 14:11:15 -07002015 if (I915_HAS_HOTPLUG(dev)) {
2016 I915_WRITE(PORT_HOTPLUG_EN, 0);
2017 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2018 }
2019
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002020 I915_WRITE(HWSTAM, 0xffffffff);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002021 for_each_pipe(pipe)
2022 I915_WRITE(PIPESTAT(pipe), 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002023 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07002024 I915_WRITE(IER, 0x0);
Dave Airlie91e37382006-02-18 15:17:04 +11002025
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002026 for_each_pipe(pipe)
2027 I915_WRITE(PIPESTAT(pipe),
2028 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
Keith Packard7c463582008-11-04 02:03:27 -08002029 I915_WRITE(IIR, I915_READ(IIR));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002030}