blob: 7cfafdc80b17f49dee7248a38b36ea802ad80ec3 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
Chris Wilson5bab6f62015-10-23 18:43:32 +010027#include <linux/stop_machine.h>
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010030#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080031#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010032#include "i915_trace.h"
33#include "intel_drv.h"
34
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000035/**
36 * DOC: Global GTT views
37 *
38 * Background and previous state
39 *
40 * Historically objects could exists (be bound) in global GTT space only as
41 * singular instances with a view representing all of the object's backing pages
42 * in a linear fashion. This view will be called a normal view.
43 *
44 * To support multiple views of the same object, where the number of mapped
45 * pages is not equal to the backing store, or where the layout of the pages
46 * is not linear, concept of a GGTT view was added.
47 *
48 * One example of an alternative view is a stereo display driven by a single
49 * image. In this case we would have a framebuffer looking like this
50 * (2x2 pages):
51 *
52 * 12
53 * 34
54 *
55 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
56 * rendering. In contrast, fed to the display engine would be an alternative
57 * view which could look something like this:
58 *
59 * 1212
60 * 3434
61 *
62 * In this example both the size and layout of pages in the alternative view is
63 * different from the normal view.
64 *
65 * Implementation and usage
66 *
67 * GGTT views are implemented using VMAs and are distinguished via enum
68 * i915_ggtt_view_type and struct i915_ggtt_view.
69 *
70 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020071 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
72 * renaming in large amounts of code. They take the struct i915_ggtt_view
73 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000074 *
75 * As a helper for callers which are only interested in the normal view,
76 * globally const i915_ggtt_view_normal singleton instance exists. All old core
77 * GEM API functions, the ones not taking the view parameter, are operating on,
78 * or with the normal GGTT view.
79 *
80 * Code wanting to add or use a new GGTT view needs to:
81 *
82 * 1. Add a new enum with a suitable name.
83 * 2. Extend the metadata in the i915_ggtt_view structure if required.
84 * 3. Add support to i915_get_vma_pages().
85 *
86 * New views are required to build a scatter-gather table from within the
87 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
88 * exists for the lifetime of an VMA.
89 *
90 * Core API is designed to have copy semantics which means that passed in
91 * struct i915_ggtt_view does not need to be persistent (left around after
92 * calling the core API functions).
93 *
94 */
95
Daniel Vetter70b9f6f2015-04-14 17:35:27 +020096static int
97i915_get_ggtt_vma_pages(struct i915_vma *vma);
98
Ville Syrjäläb5e16982016-01-14 15:22:10 +020099const struct i915_ggtt_view i915_ggtt_view_normal = {
100 .type = I915_GGTT_VIEW_NORMAL,
101};
Joonas Lahtinen9abc4642015-03-27 13:09:22 +0200102const struct i915_ggtt_view i915_ggtt_view_rotated = {
Ville Syrjäläb5e16982016-01-14 15:22:10 +0200103 .type = I915_GGTT_VIEW_ROTATED,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +0200104};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000105
Daniel Vettercfa7c862014-04-29 11:53:58 +0200106static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
107{
Chris Wilson1893a712014-09-19 11:56:27 +0100108 bool has_aliasing_ppgtt;
109 bool has_full_ppgtt;
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100110 bool has_full_48bit_ppgtt;
Chris Wilson1893a712014-09-19 11:56:27 +0100111
112 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
113 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100114 has_full_48bit_ppgtt = IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9;
Chris Wilson1893a712014-09-19 11:56:27 +0100115
Yu Zhang71ba2d62015-02-10 19:05:54 +0800116 if (intel_vgpu_active(dev))
117 has_full_ppgtt = false; /* emulation is too hard */
118
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000119 /*
120 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
121 * execlists, the sole mechanism available to submit work.
122 */
123 if (INTEL_INFO(dev)->gen < 9 &&
124 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
Daniel Vettercfa7c862014-04-29 11:53:58 +0200125 return 0;
126
127 if (enable_ppgtt == 1)
128 return 1;
129
Chris Wilson1893a712014-09-19 11:56:27 +0100130 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200131 return 2;
132
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100133 if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
134 return 3;
135
Daniel Vetter93a25a92014-03-06 09:40:43 +0100136#ifdef CONFIG_INTEL_IOMMU
137 /* Disable ppgtt on SNB if VT-d is on. */
138 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
139 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200140 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100141 }
142#endif
143
Jesse Barnes62942ed2014-06-13 09:28:33 -0700144 /* Early VLV doesn't have this */
Wayne Boyer666a4532015-12-09 12:29:35 -0800145 if (IS_VALLEYVIEW(dev) && dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700146 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
147 return 0;
148 }
149
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000150 if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100151 return has_full_48bit_ppgtt ? 3 : 2;
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000152 else
153 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100154}
155
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200156static int ppgtt_bind_vma(struct i915_vma *vma,
157 enum i915_cache_level cache_level,
158 u32 unused)
Daniel Vetter47552652015-04-14 17:35:24 +0200159{
160 u32 pte_flags = 0;
161
162 /* Currently applicable only to VLV */
163 if (vma->obj->gt_ro)
164 pte_flags |= PTE_READ_ONLY;
165
166 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
167 cache_level, pte_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200168
169 return 0;
Daniel Vetter47552652015-04-14 17:35:24 +0200170}
171
172static void ppgtt_unbind_vma(struct i915_vma *vma)
173{
174 vma->vm->clear_range(vma->vm,
175 vma->node.start,
176 vma->obj->base.size,
177 true);
178}
Ben Widawsky6f65e292013-12-06 14:10:56 -0800179
Daniel Vetter2c642b02015-04-14 17:35:26 +0200180static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
181 enum i915_cache_level level,
182 bool valid)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700183{
Michel Thierry07749ef2015-03-16 16:00:54 +0000184 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700185 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300186
187 switch (level) {
188 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800189 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300190 break;
191 case I915_CACHE_WT:
192 pte |= PPAT_DISPLAY_ELLC_INDEX;
193 break;
194 default:
195 pte |= PPAT_CACHED_INDEX;
196 break;
197 }
198
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700199 return pte;
200}
201
Mika Kuoppalafe36f552015-06-25 18:35:16 +0300202static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
203 const enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800204{
Michel Thierry07749ef2015-03-16 16:00:54 +0000205 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800206 pde |= addr;
207 if (level != I915_CACHE_NONE)
208 pde |= PPAT_CACHED_PDE_INDEX;
209 else
210 pde |= PPAT_UNCACHED_INDEX;
211 return pde;
212}
213
Michel Thierry762d9932015-07-30 11:05:29 +0100214#define gen8_pdpe_encode gen8_pde_encode
215#define gen8_pml4e_encode gen8_pde_encode
216
Michel Thierry07749ef2015-03-16 16:00:54 +0000217static gen6_pte_t snb_pte_encode(dma_addr_t addr,
218 enum i915_cache_level level,
219 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700220{
Michel Thierry07749ef2015-03-16 16:00:54 +0000221 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700222 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700223
224 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100225 case I915_CACHE_L3_LLC:
226 case I915_CACHE_LLC:
227 pte |= GEN6_PTE_CACHE_LLC;
228 break;
229 case I915_CACHE_NONE:
230 pte |= GEN6_PTE_UNCACHED;
231 break;
232 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100233 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100234 }
235
236 return pte;
237}
238
Michel Thierry07749ef2015-03-16 16:00:54 +0000239static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
240 enum i915_cache_level level,
241 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100242{
Michel Thierry07749ef2015-03-16 16:00:54 +0000243 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100244 pte |= GEN6_PTE_ADDR_ENCODE(addr);
245
246 switch (level) {
247 case I915_CACHE_L3_LLC:
248 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700249 break;
250 case I915_CACHE_LLC:
251 pte |= GEN6_PTE_CACHE_LLC;
252 break;
253 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700254 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700255 break;
256 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100257 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700258 }
259
Ben Widawsky54d12522012-09-24 16:44:32 -0700260 return pte;
261}
262
Michel Thierry07749ef2015-03-16 16:00:54 +0000263static gen6_pte_t byt_pte_encode(dma_addr_t addr,
264 enum i915_cache_level level,
265 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700266{
Michel Thierry07749ef2015-03-16 16:00:54 +0000267 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700268 pte |= GEN6_PTE_ADDR_ENCODE(addr);
269
Akash Goel24f3a8c2014-06-17 10:59:42 +0530270 if (!(flags & PTE_READ_ONLY))
271 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700272
273 if (level != I915_CACHE_NONE)
274 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
275
276 return pte;
277}
278
Michel Thierry07749ef2015-03-16 16:00:54 +0000279static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
280 enum i915_cache_level level,
281 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700282{
Michel Thierry07749ef2015-03-16 16:00:54 +0000283 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700284 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700285
286 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700287 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700288
289 return pte;
290}
291
Michel Thierry07749ef2015-03-16 16:00:54 +0000292static gen6_pte_t iris_pte_encode(dma_addr_t addr,
293 enum i915_cache_level level,
294 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700295{
Michel Thierry07749ef2015-03-16 16:00:54 +0000296 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700297 pte |= HSW_PTE_ADDR_ENCODE(addr);
298
Chris Wilson651d7942013-08-08 14:41:10 +0100299 switch (level) {
300 case I915_CACHE_NONE:
301 break;
302 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000303 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100304 break;
305 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000306 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100307 break;
308 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700309
310 return pte;
311}
312
Mika Kuoppalac114f762015-06-25 18:35:13 +0300313static int __setup_page_dma(struct drm_device *dev,
314 struct i915_page_dma *p, gfp_t flags)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000315{
316 struct device *device = &dev->pdev->dev;
317
Mika Kuoppalac114f762015-06-25 18:35:13 +0300318 p->page = alloc_page(flags);
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300319 if (!p->page)
Michel Thierry1266cdb2015-03-24 17:06:33 +0000320 return -ENOMEM;
321
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300322 p->daddr = dma_map_page(device,
323 p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
324
325 if (dma_mapping_error(device, p->daddr)) {
326 __free_page(p->page);
327 return -EINVAL;
328 }
329
Michel Thierry1266cdb2015-03-24 17:06:33 +0000330 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000331}
332
Mika Kuoppalac114f762015-06-25 18:35:13 +0300333static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
334{
335 return __setup_page_dma(dev, p, GFP_KERNEL);
336}
337
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300338static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
339{
340 if (WARN_ON(!p->page))
341 return;
342
343 dma_unmap_page(&dev->pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
344 __free_page(p->page);
345 memset(p, 0, sizeof(*p));
346}
347
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300348static void *kmap_page_dma(struct i915_page_dma *p)
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300349{
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300350 return kmap_atomic(p->page);
351}
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300352
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300353/* We use the flushing unmap only with ppgtt structures:
354 * page directories, page tables and scratch pages.
355 */
356static void kunmap_page_dma(struct drm_device *dev, void *vaddr)
357{
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300358 /* There are only few exceptions for gen >=6. chv and bxt.
359 * And we are not sure about the latter so play safe for now.
360 */
361 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
362 drm_clflush_virt_range(vaddr, PAGE_SIZE);
363
364 kunmap_atomic(vaddr);
365}
366
Mika Kuoppala567047b2015-06-25 18:35:12 +0300367#define kmap_px(px) kmap_page_dma(px_base(px))
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300368#define kunmap_px(ppgtt, vaddr) kunmap_page_dma((ppgtt)->base.dev, (vaddr))
369
Mika Kuoppala567047b2015-06-25 18:35:12 +0300370#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
371#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
372#define fill_px(dev, px, v) fill_page_dma((dev), px_base(px), (v))
373#define fill32_px(dev, px, v) fill_page_dma_32((dev), px_base(px), (v))
374
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300375static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p,
376 const uint64_t val)
377{
378 int i;
379 uint64_t * const vaddr = kmap_page_dma(p);
380
381 for (i = 0; i < 512; i++)
382 vaddr[i] = val;
383
384 kunmap_page_dma(dev, vaddr);
385}
386
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300387static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p,
388 const uint32_t val32)
389{
390 uint64_t v = val32;
391
392 v = v << 32 | val32;
393
394 fill_page_dma(dev, p, v);
395}
396
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300397static struct i915_page_scratch *alloc_scratch_page(struct drm_device *dev)
398{
399 struct i915_page_scratch *sp;
400 int ret;
401
402 sp = kzalloc(sizeof(*sp), GFP_KERNEL);
403 if (sp == NULL)
404 return ERR_PTR(-ENOMEM);
405
406 ret = __setup_page_dma(dev, px_base(sp), GFP_DMA32 | __GFP_ZERO);
407 if (ret) {
408 kfree(sp);
409 return ERR_PTR(ret);
410 }
411
412 set_pages_uc(px_page(sp), 1);
413
414 return sp;
415}
416
417static void free_scratch_page(struct drm_device *dev,
418 struct i915_page_scratch *sp)
419{
420 set_pages_wb(px_page(sp), 1);
421
422 cleanup_px(dev, sp);
423 kfree(sp);
424}
425
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300426static struct i915_page_table *alloc_pt(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000427{
Michel Thierryec565b32015-04-08 12:13:23 +0100428 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000429 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
430 GEN8_PTES : GEN6_PTES;
431 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000432
433 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
434 if (!pt)
435 return ERR_PTR(-ENOMEM);
436
Ben Widawsky678d96f2015-03-16 16:00:56 +0000437 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
438 GFP_KERNEL);
439
440 if (!pt->used_ptes)
441 goto fail_bitmap;
442
Mika Kuoppala567047b2015-06-25 18:35:12 +0300443 ret = setup_px(dev, pt);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000444 if (ret)
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300445 goto fail_page_m;
Ben Widawsky06fda602015-02-24 16:22:36 +0000446
447 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000448
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300449fail_page_m:
Ben Widawsky678d96f2015-03-16 16:00:56 +0000450 kfree(pt->used_ptes);
451fail_bitmap:
452 kfree(pt);
453
454 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000455}
456
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300457static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
Ben Widawsky06fda602015-02-24 16:22:36 +0000458{
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300459 cleanup_px(dev, pt);
460 kfree(pt->used_ptes);
461 kfree(pt);
462}
463
464static void gen8_initialize_pt(struct i915_address_space *vm,
465 struct i915_page_table *pt)
466{
467 gen8_pte_t scratch_pte;
468
469 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
470 I915_CACHE_LLC, true);
471
472 fill_px(vm->dev, pt, scratch_pte);
473}
474
475static void gen6_initialize_pt(struct i915_address_space *vm,
476 struct i915_page_table *pt)
477{
478 gen6_pte_t scratch_pte;
479
480 WARN_ON(px_dma(vm->scratch_page) == 0);
481
482 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
483 I915_CACHE_LLC, true, 0);
484
485 fill32_px(vm->dev, pt, scratch_pte);
Ben Widawsky06fda602015-02-24 16:22:36 +0000486}
487
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300488static struct i915_page_directory *alloc_pd(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000489{
Michel Thierryec565b32015-04-08 12:13:23 +0100490 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100491 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000492
493 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
494 if (!pd)
495 return ERR_PTR(-ENOMEM);
496
Michel Thierry33c88192015-04-08 12:13:33 +0100497 pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
498 sizeof(*pd->used_pdes), GFP_KERNEL);
499 if (!pd->used_pdes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300500 goto fail_bitmap;
Michel Thierry33c88192015-04-08 12:13:33 +0100501
Mika Kuoppala567047b2015-06-25 18:35:12 +0300502 ret = setup_px(dev, pd);
Michel Thierry33c88192015-04-08 12:13:33 +0100503 if (ret)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300504 goto fail_page_m;
Michel Thierrye5815a22015-04-08 12:13:32 +0100505
Ben Widawsky06fda602015-02-24 16:22:36 +0000506 return pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100507
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300508fail_page_m:
Michel Thierry33c88192015-04-08 12:13:33 +0100509 kfree(pd->used_pdes);
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300510fail_bitmap:
Michel Thierry33c88192015-04-08 12:13:33 +0100511 kfree(pd);
512
513 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000514}
515
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300516static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
517{
518 if (px_page(pd)) {
519 cleanup_px(dev, pd);
520 kfree(pd->used_pdes);
521 kfree(pd);
522 }
523}
524
525static void gen8_initialize_pd(struct i915_address_space *vm,
526 struct i915_page_directory *pd)
527{
528 gen8_pde_t scratch_pde;
529
530 scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);
531
532 fill_px(vm->dev, pd, scratch_pde);
533}
534
Michel Thierry6ac18502015-07-29 17:23:46 +0100535static int __pdp_init(struct drm_device *dev,
536 struct i915_page_directory_pointer *pdp)
537{
538 size_t pdpes = I915_PDPES_PER_PDP(dev);
539
540 pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
541 sizeof(unsigned long),
542 GFP_KERNEL);
543 if (!pdp->used_pdpes)
544 return -ENOMEM;
545
546 pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
547 GFP_KERNEL);
548 if (!pdp->page_directory) {
549 kfree(pdp->used_pdpes);
550 /* the PDP might be the statically allocated top level. Keep it
551 * as clean as possible */
552 pdp->used_pdpes = NULL;
553 return -ENOMEM;
554 }
555
556 return 0;
557}
558
559static void __pdp_fini(struct i915_page_directory_pointer *pdp)
560{
561 kfree(pdp->used_pdpes);
562 kfree(pdp->page_directory);
563 pdp->page_directory = NULL;
564}
565
Michel Thierry762d9932015-07-30 11:05:29 +0100566static struct
567i915_page_directory_pointer *alloc_pdp(struct drm_device *dev)
568{
569 struct i915_page_directory_pointer *pdp;
570 int ret = -ENOMEM;
571
572 WARN_ON(!USES_FULL_48BIT_PPGTT(dev));
573
574 pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
575 if (!pdp)
576 return ERR_PTR(-ENOMEM);
577
578 ret = __pdp_init(dev, pdp);
579 if (ret)
580 goto fail_bitmap;
581
582 ret = setup_px(dev, pdp);
583 if (ret)
584 goto fail_page_m;
585
586 return pdp;
587
588fail_page_m:
589 __pdp_fini(pdp);
590fail_bitmap:
591 kfree(pdp);
592
593 return ERR_PTR(ret);
594}
595
Michel Thierry6ac18502015-07-29 17:23:46 +0100596static void free_pdp(struct drm_device *dev,
597 struct i915_page_directory_pointer *pdp)
598{
599 __pdp_fini(pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100600 if (USES_FULL_48BIT_PPGTT(dev)) {
601 cleanup_px(dev, pdp);
602 kfree(pdp);
603 }
604}
605
Michel Thierry69ab76f2015-07-29 17:23:55 +0100606static void gen8_initialize_pdp(struct i915_address_space *vm,
607 struct i915_page_directory_pointer *pdp)
608{
609 gen8_ppgtt_pdpe_t scratch_pdpe;
610
611 scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);
612
613 fill_px(vm->dev, pdp, scratch_pdpe);
614}
615
616static void gen8_initialize_pml4(struct i915_address_space *vm,
617 struct i915_pml4 *pml4)
618{
619 gen8_ppgtt_pml4e_t scratch_pml4e;
620
621 scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
622 I915_CACHE_LLC);
623
624 fill_px(vm->dev, pml4, scratch_pml4e);
625}
626
Michel Thierry762d9932015-07-30 11:05:29 +0100627static void
628gen8_setup_page_directory(struct i915_hw_ppgtt *ppgtt,
629 struct i915_page_directory_pointer *pdp,
630 struct i915_page_directory *pd,
631 int index)
632{
633 gen8_ppgtt_pdpe_t *page_directorypo;
634
635 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
636 return;
637
638 page_directorypo = kmap_px(pdp);
639 page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
640 kunmap_px(ppgtt, page_directorypo);
641}
642
643static void
644gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt,
645 struct i915_pml4 *pml4,
646 struct i915_page_directory_pointer *pdp,
647 int index)
648{
649 gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);
650
651 WARN_ON(!USES_FULL_48BIT_PPGTT(ppgtt->base.dev));
652 pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
653 kunmap_px(ppgtt, pagemap);
Michel Thierry6ac18502015-07-29 17:23:46 +0100654}
655
Ben Widawsky94e409c2013-11-04 22:29:36 -0800656/* Broadwell Page Directory Pointer Descriptors */
John Harrisone85b26d2015-05-29 17:43:56 +0100657static int gen8_write_pdp(struct drm_i915_gem_request *req,
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100658 unsigned entry,
659 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800660{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000661 struct intel_engine_cs *engine = req->engine;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800662 int ret;
663
664 BUG_ON(entry >= 4);
665
John Harrison5fb9de12015-05-29 17:44:07 +0100666 ret = intel_ring_begin(req, 6);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800667 if (ret)
668 return ret;
669
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000670 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
671 intel_ring_emit_reg(engine, GEN8_RING_PDP_UDW(engine, entry));
672 intel_ring_emit(engine, upper_32_bits(addr));
673 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
674 intel_ring_emit_reg(engine, GEN8_RING_PDP_LDW(engine, entry));
675 intel_ring_emit(engine, lower_32_bits(addr));
676 intel_ring_advance(engine);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800677
678 return 0;
679}
680
Michel Thierry2dba3232015-07-30 11:06:23 +0100681static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
682 struct drm_i915_gem_request *req)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800683{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800684 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800685
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100686 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300687 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
688
John Harrisone85b26d2015-05-29 17:43:56 +0100689 ret = gen8_write_pdp(req, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800690 if (ret)
691 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800692 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800693
Ben Widawskyeeb94882013-12-06 14:11:10 -0800694 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800695}
696
Michel Thierry2dba3232015-07-30 11:06:23 +0100697static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
698 struct drm_i915_gem_request *req)
699{
700 return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
701}
702
Michel Thierryf9b5b782015-07-30 11:02:49 +0100703static void gen8_ppgtt_clear_pte_range(struct i915_address_space *vm,
704 struct i915_page_directory_pointer *pdp,
705 uint64_t start,
706 uint64_t length,
707 gen8_pte_t scratch_pte)
Ben Widawsky459108b2013-11-02 21:07:23 -0700708{
709 struct i915_hw_ppgtt *ppgtt =
710 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryf9b5b782015-07-30 11:02:49 +0100711 gen8_pte_t *pt_vaddr;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100712 unsigned pdpe = gen8_pdpe_index(start);
713 unsigned pde = gen8_pde_index(start);
714 unsigned pte = gen8_pte_index(start);
Ben Widawsky782f1492014-02-20 11:50:33 -0800715 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700716 unsigned last_pte, i;
717
Michel Thierryf9b5b782015-07-30 11:02:49 +0100718 if (WARN_ON(!pdp))
719 return;
Ben Widawsky459108b2013-11-02 21:07:23 -0700720
721 while (num_entries) {
Michel Thierryec565b32015-04-08 12:13:23 +0100722 struct i915_page_directory *pd;
723 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000724
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100725 if (WARN_ON(!pdp->page_directory[pdpe]))
Michel Thierry00245262015-06-25 12:59:38 +0100726 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000727
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100728 pd = pdp->page_directory[pdpe];
Ben Widawsky06fda602015-02-24 16:22:36 +0000729
730 if (WARN_ON(!pd->page_table[pde]))
Michel Thierry00245262015-06-25 12:59:38 +0100731 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000732
733 pt = pd->page_table[pde];
734
Mika Kuoppala567047b2015-06-25 18:35:12 +0300735 if (WARN_ON(!px_page(pt)))
Michel Thierry00245262015-06-25 12:59:38 +0100736 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000737
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800738 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000739 if (last_pte > GEN8_PTES)
740 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700741
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300742 pt_vaddr = kmap_px(pt);
Ben Widawsky459108b2013-11-02 21:07:23 -0700743
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800744 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700745 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800746 num_entries--;
747 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700748
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300749 kunmap_px(ppgtt, pt);
Ben Widawsky459108b2013-11-02 21:07:23 -0700750
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800751 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000752 if (++pde == I915_PDES) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100753 if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
754 break;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800755 pde = 0;
756 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700757 }
758}
759
Michel Thierryf9b5b782015-07-30 11:02:49 +0100760static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
761 uint64_t start,
762 uint64_t length,
763 bool use_scratch)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700764{
765 struct i915_hw_ppgtt *ppgtt =
766 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryf9b5b782015-07-30 11:02:49 +0100767 gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
768 I915_CACHE_LLC, use_scratch);
769
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100770 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
771 gen8_ppgtt_clear_pte_range(vm, &ppgtt->pdp, start, length,
772 scratch_pte);
773 } else {
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000774 uint64_t pml4e;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100775 struct i915_page_directory_pointer *pdp;
776
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000777 gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100778 gen8_ppgtt_clear_pte_range(vm, pdp, start, length,
779 scratch_pte);
780 }
781 }
Michel Thierryf9b5b782015-07-30 11:02:49 +0100782}
783
784static void
785gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
786 struct i915_page_directory_pointer *pdp,
Michel Thierry3387d432015-08-03 09:52:47 +0100787 struct sg_page_iter *sg_iter,
Michel Thierryf9b5b782015-07-30 11:02:49 +0100788 uint64_t start,
789 enum i915_cache_level cache_level)
790{
791 struct i915_hw_ppgtt *ppgtt =
792 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000793 gen8_pte_t *pt_vaddr;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100794 unsigned pdpe = gen8_pdpe_index(start);
795 unsigned pde = gen8_pde_index(start);
796 unsigned pte = gen8_pte_index(start);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700797
Chris Wilson6f1cc992013-12-31 15:50:31 +0000798 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700799
Michel Thierry3387d432015-08-03 09:52:47 +0100800 while (__sg_page_iter_next(sg_iter)) {
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000801 if (pt_vaddr == NULL) {
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100802 struct i915_page_directory *pd = pdp->page_directory[pdpe];
Michel Thierryec565b32015-04-08 12:13:23 +0100803 struct i915_page_table *pt = pd->page_table[pde];
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300804 pt_vaddr = kmap_px(pt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000805 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800806
807 pt_vaddr[pte] =
Michel Thierry3387d432015-08-03 09:52:47 +0100808 gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
Chris Wilson6f1cc992013-12-31 15:50:31 +0000809 cache_level, true);
Michel Thierry07749ef2015-03-16 16:00:54 +0000810 if (++pte == GEN8_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300811 kunmap_px(ppgtt, pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000812 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000813 if (++pde == I915_PDES) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100814 if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
815 break;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800816 pde = 0;
817 }
818 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700819 }
820 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300821
822 if (pt_vaddr)
823 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700824}
825
Michel Thierryf9b5b782015-07-30 11:02:49 +0100826static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
827 struct sg_table *pages,
828 uint64_t start,
829 enum i915_cache_level cache_level,
830 u32 unused)
831{
832 struct i915_hw_ppgtt *ppgtt =
833 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry3387d432015-08-03 09:52:47 +0100834 struct sg_page_iter sg_iter;
Michel Thierryf9b5b782015-07-30 11:02:49 +0100835
Michel Thierry3387d432015-08-03 09:52:47 +0100836 __sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100837
838 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
839 gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
840 cache_level);
841 } else {
842 struct i915_page_directory_pointer *pdp;
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000843 uint64_t pml4e;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100844 uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;
845
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000846 gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100847 gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
848 start, cache_level);
849 }
850 }
Michel Thierryf9b5b782015-07-30 11:02:49 +0100851}
852
Michel Thierryf37c0502015-06-10 17:46:39 +0100853static void gen8_free_page_tables(struct drm_device *dev,
854 struct i915_page_directory *pd)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800855{
856 int i;
857
Mika Kuoppala567047b2015-06-25 18:35:12 +0300858 if (!px_page(pd))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800859 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800860
Michel Thierry33c88192015-04-08 12:13:33 +0100861 for_each_set_bit(i, pd->used_pdes, I915_PDES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000862 if (WARN_ON(!pd->page_table[i]))
863 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800864
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300865 free_pt(dev, pd->page_table[i]);
Ben Widawsky06fda602015-02-24 16:22:36 +0000866 pd->page_table[i] = NULL;
867 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000868}
869
Mika Kuoppala8776f022015-06-30 18:16:40 +0300870static int gen8_init_scratch(struct i915_address_space *vm)
871{
872 struct drm_device *dev = vm->dev;
873
874 vm->scratch_page = alloc_scratch_page(dev);
875 if (IS_ERR(vm->scratch_page))
876 return PTR_ERR(vm->scratch_page);
877
878 vm->scratch_pt = alloc_pt(dev);
879 if (IS_ERR(vm->scratch_pt)) {
880 free_scratch_page(dev, vm->scratch_page);
881 return PTR_ERR(vm->scratch_pt);
882 }
883
884 vm->scratch_pd = alloc_pd(dev);
885 if (IS_ERR(vm->scratch_pd)) {
886 free_pt(dev, vm->scratch_pt);
887 free_scratch_page(dev, vm->scratch_page);
888 return PTR_ERR(vm->scratch_pd);
889 }
890
Michel Thierry69ab76f2015-07-29 17:23:55 +0100891 if (USES_FULL_48BIT_PPGTT(dev)) {
892 vm->scratch_pdp = alloc_pdp(dev);
893 if (IS_ERR(vm->scratch_pdp)) {
894 free_pd(dev, vm->scratch_pd);
895 free_pt(dev, vm->scratch_pt);
896 free_scratch_page(dev, vm->scratch_page);
897 return PTR_ERR(vm->scratch_pdp);
898 }
899 }
900
Mika Kuoppala8776f022015-06-30 18:16:40 +0300901 gen8_initialize_pt(vm, vm->scratch_pt);
902 gen8_initialize_pd(vm, vm->scratch_pd);
Michel Thierry69ab76f2015-07-29 17:23:55 +0100903 if (USES_FULL_48BIT_PPGTT(dev))
904 gen8_initialize_pdp(vm, vm->scratch_pdp);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300905
906 return 0;
907}
908
Zhiyuan Lv650da342015-08-28 15:41:18 +0800909static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
910{
911 enum vgt_g2v_type msg;
912 struct drm_device *dev = ppgtt->base.dev;
913 struct drm_i915_private *dev_priv = dev->dev_private;
Zhiyuan Lv650da342015-08-28 15:41:18 +0800914 int i;
915
916 if (USES_FULL_48BIT_PPGTT(dev)) {
917 u64 daddr = px_dma(&ppgtt->pml4);
918
Ville Syrjäläab75bb52015-11-04 23:20:12 +0200919 I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
920 I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
Zhiyuan Lv650da342015-08-28 15:41:18 +0800921
922 msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
923 VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
924 } else {
925 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
926 u64 daddr = i915_page_dir_dma_addr(ppgtt, i);
927
Ville Syrjäläab75bb52015-11-04 23:20:12 +0200928 I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
929 I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
Zhiyuan Lv650da342015-08-28 15:41:18 +0800930 }
931
932 msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
933 VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
934 }
935
936 I915_WRITE(vgtif_reg(g2v_notify), msg);
937
938 return 0;
939}
940
Mika Kuoppala8776f022015-06-30 18:16:40 +0300941static void gen8_free_scratch(struct i915_address_space *vm)
942{
943 struct drm_device *dev = vm->dev;
944
Michel Thierry69ab76f2015-07-29 17:23:55 +0100945 if (USES_FULL_48BIT_PPGTT(dev))
946 free_pdp(dev, vm->scratch_pdp);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300947 free_pd(dev, vm->scratch_pd);
948 free_pt(dev, vm->scratch_pt);
949 free_scratch_page(dev, vm->scratch_page);
950}
951
Michel Thierry762d9932015-07-30 11:05:29 +0100952static void gen8_ppgtt_cleanup_3lvl(struct drm_device *dev,
953 struct i915_page_directory_pointer *pdp)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800954{
955 int i;
956
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100957 for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev)) {
958 if (WARN_ON(!pdp->page_directory[i]))
Ben Widawsky06fda602015-02-24 16:22:36 +0000959 continue;
960
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100961 gen8_free_page_tables(dev, pdp->page_directory[i]);
962 free_pd(dev, pdp->page_directory[i]);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800963 }
Michel Thierry69876be2015-04-08 12:13:27 +0100964
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100965 free_pdp(dev, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100966}
967
968static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
969{
970 int i;
971
972 for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
973 if (WARN_ON(!ppgtt->pml4.pdps[i]))
974 continue;
975
976 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, ppgtt->pml4.pdps[i]);
977 }
978
979 cleanup_px(ppgtt->base.dev, &ppgtt->pml4);
980}
981
982static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
983{
984 struct i915_hw_ppgtt *ppgtt =
985 container_of(vm, struct i915_hw_ppgtt, base);
986
Zhiyuan Lv650da342015-08-28 15:41:18 +0800987 if (intel_vgpu_active(vm->dev))
988 gen8_ppgtt_notify_vgt(ppgtt, false);
989
Michel Thierry762d9932015-07-30 11:05:29 +0100990 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
991 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, &ppgtt->pdp);
992 else
993 gen8_ppgtt_cleanup_4lvl(ppgtt);
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100994
Mika Kuoppala8776f022015-06-30 18:16:40 +0300995 gen8_free_scratch(vm);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800996}
997
Michel Thierryd7b26332015-04-08 12:13:34 +0100998/**
999 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001000 * @vm: Master vm structure.
1001 * @pd: Page directory for this address range.
Michel Thierryd7b26332015-04-08 12:13:34 +01001002 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001003 * @length: Size of the allocations.
Michel Thierryd7b26332015-04-08 12:13:34 +01001004 * @new_pts: Bitmap set by function with new allocations. Likely used by the
1005 * caller to free on error.
1006 *
1007 * Allocate the required number of page tables. Extremely similar to
1008 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
1009 * the page directory boundary (instead of the page directory pointer). That
1010 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
1011 * possible, and likely that the caller will need to use multiple calls of this
1012 * function to achieve the appropriate allocation.
1013 *
1014 * Return: 0 if success; negative error code otherwise.
1015 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001016static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
Michel Thierrye5815a22015-04-08 12:13:32 +01001017 struct i915_page_directory *pd,
Michel Thierry5441f0c2015-04-08 12:13:28 +01001018 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +01001019 uint64_t length,
1020 unsigned long *new_pts)
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001021{
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001022 struct drm_device *dev = vm->dev;
Michel Thierryd7b26332015-04-08 12:13:34 +01001023 struct i915_page_table *pt;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001024 uint32_t pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001025
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001026 gen8_for_each_pde(pt, pd, start, length, pde) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001027 /* Don't reallocate page tables */
Michel Thierry6ac18502015-07-29 17:23:46 +01001028 if (test_bit(pde, pd->used_pdes)) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001029 /* Scratch is never allocated this way */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001030 WARN_ON(pt == vm->scratch_pt);
Michel Thierryd7b26332015-04-08 12:13:34 +01001031 continue;
1032 }
1033
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001034 pt = alloc_pt(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +01001035 if (IS_ERR(pt))
Ben Widawsky06fda602015-02-24 16:22:36 +00001036 goto unwind_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001037
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001038 gen8_initialize_pt(vm, pt);
Michel Thierryd7b26332015-04-08 12:13:34 +01001039 pd->page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001040 __set_bit(pde, new_pts);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001041 trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001042 }
1043
1044 return 0;
1045
1046unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +01001047 for_each_set_bit(pde, new_pts, I915_PDES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001048 free_pt(dev, pd->page_table[pde]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001049
1050 return -ENOMEM;
1051}
1052
Michel Thierryd7b26332015-04-08 12:13:34 +01001053/**
1054 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001055 * @vm: Master vm structure.
Michel Thierryd7b26332015-04-08 12:13:34 +01001056 * @pdp: Page directory pointer for this address range.
1057 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001058 * @length: Size of the allocations.
1059 * @new_pds: Bitmap set by function with new allocations. Likely used by the
Michel Thierryd7b26332015-04-08 12:13:34 +01001060 * caller to free on error.
1061 *
1062 * Allocate the required number of page directories starting at the pde index of
1063 * @start, and ending at the pde index @start + @length. This function will skip
1064 * over already allocated page directories within the range, and only allocate
1065 * new ones, setting the appropriate pointer within the pdp as well as the
1066 * correct position in the bitmap @new_pds.
1067 *
1068 * The function will only allocate the pages within the range for a give page
1069 * directory pointer. In other words, if @start + @length straddles a virtually
1070 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
1071 * required by the caller, This is not currently possible, and the BUG in the
1072 * code will prevent it.
1073 *
1074 * Return: 0 if success; negative error code otherwise.
1075 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001076static int
1077gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
1078 struct i915_page_directory_pointer *pdp,
1079 uint64_t start,
1080 uint64_t length,
1081 unsigned long *new_pds)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001082{
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001083 struct drm_device *dev = vm->dev;
Michel Thierryd7b26332015-04-08 12:13:34 +01001084 struct i915_page_directory *pd;
Michel Thierry69876be2015-04-08 12:13:27 +01001085 uint32_t pdpe;
Michel Thierry6ac18502015-07-29 17:23:46 +01001086 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001087
Michel Thierry6ac18502015-07-29 17:23:46 +01001088 WARN_ON(!bitmap_empty(new_pds, pdpes));
Michel Thierryd7b26332015-04-08 12:13:34 +01001089
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001090 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierry6ac18502015-07-29 17:23:46 +01001091 if (test_bit(pdpe, pdp->used_pdpes))
Michel Thierryd7b26332015-04-08 12:13:34 +01001092 continue;
Michel Thierry33c88192015-04-08 12:13:33 +01001093
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001094 pd = alloc_pd(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +01001095 if (IS_ERR(pd))
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001096 goto unwind_out;
Michel Thierry69876be2015-04-08 12:13:27 +01001097
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001098 gen8_initialize_pd(vm, pd);
Michel Thierryd7b26332015-04-08 12:13:34 +01001099 pdp->page_directory[pdpe] = pd;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001100 __set_bit(pdpe, new_pds);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001101 trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001102 }
1103
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001104 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001105
1106unwind_out:
Michel Thierry6ac18502015-07-29 17:23:46 +01001107 for_each_set_bit(pdpe, new_pds, pdpes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001108 free_pd(dev, pdp->page_directory[pdpe]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001109
1110 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001111}
1112
Michel Thierry762d9932015-07-30 11:05:29 +01001113/**
1114 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
1115 * @vm: Master vm structure.
1116 * @pml4: Page map level 4 for this address range.
1117 * @start: Starting virtual address to begin allocations.
1118 * @length: Size of the allocations.
1119 * @new_pdps: Bitmap set by function with new allocations. Likely used by the
1120 * caller to free on error.
1121 *
1122 * Allocate the required number of page directory pointers. Extremely similar to
1123 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
1124 * The main difference is here we are limited by the pml4 boundary (instead of
1125 * the page directory pointer).
1126 *
1127 * Return: 0 if success; negative error code otherwise.
1128 */
1129static int
1130gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
1131 struct i915_pml4 *pml4,
1132 uint64_t start,
1133 uint64_t length,
1134 unsigned long *new_pdps)
1135{
1136 struct drm_device *dev = vm->dev;
1137 struct i915_page_directory_pointer *pdp;
Michel Thierry762d9932015-07-30 11:05:29 +01001138 uint32_t pml4e;
1139
1140 WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));
1141
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001142 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierry762d9932015-07-30 11:05:29 +01001143 if (!test_bit(pml4e, pml4->used_pml4es)) {
1144 pdp = alloc_pdp(dev);
1145 if (IS_ERR(pdp))
1146 goto unwind_out;
1147
Michel Thierry69ab76f2015-07-29 17:23:55 +01001148 gen8_initialize_pdp(vm, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +01001149 pml4->pdps[pml4e] = pdp;
1150 __set_bit(pml4e, new_pdps);
1151 trace_i915_page_directory_pointer_entry_alloc(vm,
1152 pml4e,
1153 start,
1154 GEN8_PML4E_SHIFT);
1155 }
1156 }
1157
1158 return 0;
1159
1160unwind_out:
1161 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1162 free_pdp(dev, pml4->pdps[pml4e]);
1163
1164 return -ENOMEM;
1165}
1166
Michel Thierryd7b26332015-04-08 12:13:34 +01001167static void
Michał Winiarski3a41a052015-09-03 19:22:18 +02001168free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
Michel Thierryd7b26332015-04-08 12:13:34 +01001169{
Michel Thierryd7b26332015-04-08 12:13:34 +01001170 kfree(new_pts);
1171 kfree(new_pds);
1172}
1173
1174/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
1175 * of these are based on the number of PDPEs in the system.
1176 */
1177static
1178int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
Michał Winiarski3a41a052015-09-03 19:22:18 +02001179 unsigned long **new_pts,
Michel Thierry6ac18502015-07-29 17:23:46 +01001180 uint32_t pdpes)
Michel Thierryd7b26332015-04-08 12:13:34 +01001181{
Michel Thierryd7b26332015-04-08 12:13:34 +01001182 unsigned long *pds;
Michał Winiarski3a41a052015-09-03 19:22:18 +02001183 unsigned long *pts;
Michel Thierryd7b26332015-04-08 12:13:34 +01001184
Michał Winiarski3a41a052015-09-03 19:22:18 +02001185 pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
Michel Thierryd7b26332015-04-08 12:13:34 +01001186 if (!pds)
1187 return -ENOMEM;
1188
Michał Winiarski3a41a052015-09-03 19:22:18 +02001189 pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
1190 GFP_TEMPORARY);
1191 if (!pts)
1192 goto err_out;
Michel Thierryd7b26332015-04-08 12:13:34 +01001193
1194 *new_pds = pds;
1195 *new_pts = pts;
1196
1197 return 0;
1198
1199err_out:
Michał Winiarski3a41a052015-09-03 19:22:18 +02001200 free_gen8_temp_bitmaps(pds, pts);
Michel Thierryd7b26332015-04-08 12:13:34 +01001201 return -ENOMEM;
1202}
1203
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +03001204/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
1205 * the page table structures, we mark them dirty so that
1206 * context switching/execlist queuing code takes extra steps
1207 * to ensure that tlbs are flushed.
1208 */
1209static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
1210{
1211 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
1212}
1213
Michel Thierry762d9932015-07-30 11:05:29 +01001214static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
1215 struct i915_page_directory_pointer *pdp,
1216 uint64_t start,
1217 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001218{
Michel Thierrye5815a22015-04-08 12:13:32 +01001219 struct i915_hw_ppgtt *ppgtt =
1220 container_of(vm, struct i915_hw_ppgtt, base);
Michał Winiarski3a41a052015-09-03 19:22:18 +02001221 unsigned long *new_page_dirs, *new_page_tables;
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001222 struct drm_device *dev = vm->dev;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001223 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +01001224 const uint64_t orig_start = start;
1225 const uint64_t orig_length = length;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001226 uint32_t pdpe;
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001227 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001228 int ret;
1229
Michel Thierryd7b26332015-04-08 12:13:34 +01001230 /* Wrap is never okay since we can only represent 48b, and we don't
1231 * actually use the other side of the canonical address space.
1232 */
1233 if (WARN_ON(start + length < start))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001234 return -ENODEV;
1235
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001236 if (WARN_ON(start + length > vm->total))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001237 return -ENODEV;
Michel Thierryd7b26332015-04-08 12:13:34 +01001238
Michel Thierry6ac18502015-07-29 17:23:46 +01001239 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001240 if (ret)
1241 return ret;
1242
Michel Thierryd7b26332015-04-08 12:13:34 +01001243 /* Do the allocations first so we can easily bail out */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001244 ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
1245 new_page_dirs);
Michel Thierryd7b26332015-04-08 12:13:34 +01001246 if (ret) {
Michał Winiarski3a41a052015-09-03 19:22:18 +02001247 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Michel Thierryd7b26332015-04-08 12:13:34 +01001248 return ret;
1249 }
1250
1251 /* For every page directory referenced, allocate page tables */
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001252 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001253 ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
Michał Winiarski3a41a052015-09-03 19:22:18 +02001254 new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
Michel Thierry5441f0c2015-04-08 12:13:28 +01001255 if (ret)
1256 goto err_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001257 }
1258
Michel Thierry33c88192015-04-08 12:13:33 +01001259 start = orig_start;
1260 length = orig_length;
1261
Michel Thierryd7b26332015-04-08 12:13:34 +01001262 /* Allocations have completed successfully, so set the bitmaps, and do
1263 * the mappings. */
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001264 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001265 gen8_pde_t *const page_directory = kmap_px(pd);
Michel Thierry33c88192015-04-08 12:13:33 +01001266 struct i915_page_table *pt;
Michel Thierry09120d42015-07-29 17:23:45 +01001267 uint64_t pd_len = length;
Michel Thierry33c88192015-04-08 12:13:33 +01001268 uint64_t pd_start = start;
1269 uint32_t pde;
1270
Michel Thierryd7b26332015-04-08 12:13:34 +01001271 /* Every pd should be allocated, we just did that above. */
1272 WARN_ON(!pd);
1273
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001274 gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001275 /* Same reasoning as pd */
1276 WARN_ON(!pt);
1277 WARN_ON(!pd_len);
1278 WARN_ON(!gen8_pte_count(pd_start, pd_len));
1279
1280 /* Set our used ptes within the page table */
1281 bitmap_set(pt->used_ptes,
1282 gen8_pte_index(pd_start),
1283 gen8_pte_count(pd_start, pd_len));
1284
1285 /* Our pde is now pointing to the pagetable, pt */
Mika Kuoppala966082c2015-06-25 18:35:19 +03001286 __set_bit(pde, pd->used_pdes);
Michel Thierryd7b26332015-04-08 12:13:34 +01001287
1288 /* Map the PDE to the page table */
Mika Kuoppalafe36f552015-06-25 18:35:16 +03001289 page_directory[pde] = gen8_pde_encode(px_dma(pt),
1290 I915_CACHE_LLC);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001291 trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
1292 gen8_pte_index(start),
1293 gen8_pte_count(start, length),
1294 GEN8_PTES);
Michel Thierryd7b26332015-04-08 12:13:34 +01001295
1296 /* NB: We haven't yet mapped ptes to pages. At this
1297 * point we're still relying on insert_entries() */
Michel Thierry33c88192015-04-08 12:13:33 +01001298 }
Michel Thierryd7b26332015-04-08 12:13:34 +01001299
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001300 kunmap_px(ppgtt, page_directory);
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001301 __set_bit(pdpe, pdp->used_pdpes);
Michel Thierry762d9932015-07-30 11:05:29 +01001302 gen8_setup_page_directory(ppgtt, pdp, pd, pdpe);
Michel Thierry33c88192015-04-08 12:13:33 +01001303 }
1304
Michał Winiarski3a41a052015-09-03 19:22:18 +02001305 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +03001306 mark_tlbs_dirty(ppgtt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001307 return 0;
1308
1309err_out:
Michel Thierryd7b26332015-04-08 12:13:34 +01001310 while (pdpe--) {
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001311 unsigned long temp;
1312
Michał Winiarski3a41a052015-09-03 19:22:18 +02001313 for_each_set_bit(temp, new_page_tables + pdpe *
1314 BITS_TO_LONGS(I915_PDES), I915_PDES)
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001315 free_pt(dev, pdp->page_directory[pdpe]->page_table[temp]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001316 }
1317
Michel Thierry6ac18502015-07-29 17:23:46 +01001318 for_each_set_bit(pdpe, new_page_dirs, pdpes)
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001319 free_pd(dev, pdp->page_directory[pdpe]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001320
Michał Winiarski3a41a052015-09-03 19:22:18 +02001321 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +03001322 mark_tlbs_dirty(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001323 return ret;
1324}
1325
Michel Thierry762d9932015-07-30 11:05:29 +01001326static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
1327 struct i915_pml4 *pml4,
1328 uint64_t start,
1329 uint64_t length)
1330{
1331 DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
1332 struct i915_hw_ppgtt *ppgtt =
1333 container_of(vm, struct i915_hw_ppgtt, base);
1334 struct i915_page_directory_pointer *pdp;
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001335 uint64_t pml4e;
Michel Thierry762d9932015-07-30 11:05:29 +01001336 int ret = 0;
1337
1338 /* Do the pml4 allocations first, so we don't need to track the newly
1339 * allocated tables below the pdp */
1340 bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);
1341
1342 /* The pagedirectory and pagetable allocations are done in the shared 3
1343 * and 4 level code. Just allocate the pdps.
1344 */
1345 ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
1346 new_pdps);
1347 if (ret)
1348 return ret;
1349
1350 WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
1351 "The allocation has spanned more than 512GB. "
1352 "It is highly likely this is incorrect.");
1353
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001354 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierry762d9932015-07-30 11:05:29 +01001355 WARN_ON(!pdp);
1356
1357 ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
1358 if (ret)
1359 goto err_out;
1360
1361 gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e);
1362 }
1363
1364 bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
1365 GEN8_PML4ES_PER_PML4);
1366
1367 return 0;
1368
1369err_out:
1370 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1371 gen8_ppgtt_cleanup_3lvl(vm->dev, pml4->pdps[pml4e]);
1372
1373 return ret;
1374}
1375
1376static int gen8_alloc_va_range(struct i915_address_space *vm,
1377 uint64_t start, uint64_t length)
1378{
1379 struct i915_hw_ppgtt *ppgtt =
1380 container_of(vm, struct i915_hw_ppgtt, base);
1381
1382 if (USES_FULL_48BIT_PPGTT(vm->dev))
1383 return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
1384 else
1385 return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
1386}
1387
Michel Thierryea91e402015-07-29 17:23:57 +01001388static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
1389 uint64_t start, uint64_t length,
1390 gen8_pte_t scratch_pte,
1391 struct seq_file *m)
1392{
1393 struct i915_page_directory *pd;
Michel Thierryea91e402015-07-29 17:23:57 +01001394 uint32_t pdpe;
1395
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001396 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierryea91e402015-07-29 17:23:57 +01001397 struct i915_page_table *pt;
1398 uint64_t pd_len = length;
1399 uint64_t pd_start = start;
1400 uint32_t pde;
1401
1402 if (!test_bit(pdpe, pdp->used_pdpes))
1403 continue;
1404
1405 seq_printf(m, "\tPDPE #%d\n", pdpe);
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001406 gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
Michel Thierryea91e402015-07-29 17:23:57 +01001407 uint32_t pte;
1408 gen8_pte_t *pt_vaddr;
1409
1410 if (!test_bit(pde, pd->used_pdes))
1411 continue;
1412
1413 pt_vaddr = kmap_px(pt);
1414 for (pte = 0; pte < GEN8_PTES; pte += 4) {
1415 uint64_t va =
1416 (pdpe << GEN8_PDPE_SHIFT) |
1417 (pde << GEN8_PDE_SHIFT) |
1418 (pte << GEN8_PTE_SHIFT);
1419 int i;
1420 bool found = false;
1421
1422 for (i = 0; i < 4; i++)
1423 if (pt_vaddr[pte + i] != scratch_pte)
1424 found = true;
1425 if (!found)
1426 continue;
1427
1428 seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
1429 for (i = 0; i < 4; i++) {
1430 if (pt_vaddr[pte + i] != scratch_pte)
1431 seq_printf(m, " %llx", pt_vaddr[pte + i]);
1432 else
1433 seq_puts(m, " SCRATCH ");
1434 }
1435 seq_puts(m, "\n");
1436 }
1437 /* don't use kunmap_px, it could trigger
1438 * an unnecessary flush.
1439 */
1440 kunmap_atomic(pt_vaddr);
1441 }
1442 }
1443}
1444
1445static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1446{
1447 struct i915_address_space *vm = &ppgtt->base;
1448 uint64_t start = ppgtt->base.start;
1449 uint64_t length = ppgtt->base.total;
1450 gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
1451 I915_CACHE_LLC, true);
1452
1453 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
1454 gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
1455 } else {
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001456 uint64_t pml4e;
Michel Thierryea91e402015-07-29 17:23:57 +01001457 struct i915_pml4 *pml4 = &ppgtt->pml4;
1458 struct i915_page_directory_pointer *pdp;
1459
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001460 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierryea91e402015-07-29 17:23:57 +01001461 if (!test_bit(pml4e, pml4->used_pml4es))
1462 continue;
1463
1464 seq_printf(m, " PML4E #%llu\n", pml4e);
1465 gen8_dump_pdp(pdp, start, length, scratch_pte, m);
1466 }
1467 }
1468}
1469
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001470static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
1471{
Michał Winiarski3a41a052015-09-03 19:22:18 +02001472 unsigned long *new_page_dirs, *new_page_tables;
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001473 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1474 int ret;
1475
1476 /* We allocate temp bitmap for page tables for no gain
1477 * but as this is for init only, lets keep the things simple
1478 */
1479 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1480 if (ret)
1481 return ret;
1482
1483 /* Allocate for all pdps regardless of how the ppgtt
1484 * was defined.
1485 */
1486 ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
1487 0, 1ULL << 32,
1488 new_page_dirs);
1489 if (!ret)
1490 *ppgtt->pdp.used_pdpes = *new_page_dirs;
1491
Michał Winiarski3a41a052015-09-03 19:22:18 +02001492 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001493
1494 return ret;
1495}
1496
Daniel Vettereb0b44a2015-03-18 14:47:59 +01001497/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001498 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
1499 * with a net effect resembling a 2-level page table in normal x86 terms. Each
1500 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
1501 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -08001502 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001503 */
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001504static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky37aca442013-11-04 20:47:32 -08001505{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001506 int ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001507
Mika Kuoppala8776f022015-06-30 18:16:40 +03001508 ret = gen8_init_scratch(&ppgtt->base);
1509 if (ret)
1510 return ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001511
Michel Thierryd7b26332015-04-08 12:13:34 +01001512 ppgtt->base.start = 0;
Michel Thierryd7b26332015-04-08 12:13:34 +01001513 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001514 ppgtt->base.allocate_va_range = gen8_alloc_va_range;
Michel Thierryd7b26332015-04-08 12:13:34 +01001515 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
Daniel Vetterc7e16f22015-04-14 17:35:11 +02001516 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02001517 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1518 ppgtt->base.bind_vma = ppgtt_bind_vma;
Michel Thierryea91e402015-07-29 17:23:57 +01001519 ppgtt->debug_dump = gen8_dump_ppgtt;
Michel Thierryd7b26332015-04-08 12:13:34 +01001520
Michel Thierry762d9932015-07-30 11:05:29 +01001521 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
1522 ret = setup_px(ppgtt->base.dev, &ppgtt->pml4);
1523 if (ret)
1524 goto free_scratch;
Michel Thierry6ac18502015-07-29 17:23:46 +01001525
Michel Thierry69ab76f2015-07-29 17:23:55 +01001526 gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);
1527
Michel Thierry762d9932015-07-30 11:05:29 +01001528 ppgtt->base.total = 1ULL << 48;
Michel Thierry2dba3232015-07-30 11:06:23 +01001529 ppgtt->switch_mm = gen8_48b_mm_switch;
Michel Thierry762d9932015-07-30 11:05:29 +01001530 } else {
Michel Thierry25f50332015-08-07 17:40:19 +01001531 ret = __pdp_init(ppgtt->base.dev, &ppgtt->pdp);
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001532 if (ret)
1533 goto free_scratch;
1534
1535 ppgtt->base.total = 1ULL << 32;
Michel Thierry2dba3232015-07-30 11:06:23 +01001536 ppgtt->switch_mm = gen8_legacy_mm_switch;
Michel Thierry762d9932015-07-30 11:05:29 +01001537 trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
1538 0, 0,
1539 GEN8_PML4E_SHIFT);
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001540
1541 if (intel_vgpu_active(ppgtt->base.dev)) {
1542 ret = gen8_preallocate_top_level_pdps(ppgtt);
1543 if (ret)
1544 goto free_scratch;
1545 }
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001546 }
Michel Thierry6ac18502015-07-29 17:23:46 +01001547
Zhiyuan Lv650da342015-08-28 15:41:18 +08001548 if (intel_vgpu_active(ppgtt->base.dev))
1549 gen8_ppgtt_notify_vgt(ppgtt, true);
1550
Michel Thierryd7b26332015-04-08 12:13:34 +01001551 return 0;
Michel Thierry6ac18502015-07-29 17:23:46 +01001552
1553free_scratch:
1554 gen8_free_scratch(&ppgtt->base);
1555 return ret;
Michel Thierryd7b26332015-04-08 12:13:34 +01001556}
1557
Ben Widawsky87d60b62013-12-06 14:11:29 -08001558static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1559{
Ben Widawsky87d60b62013-12-06 14:11:29 -08001560 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +01001561 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +00001562 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001563 uint32_t pd_entry;
Michel Thierry09942c62015-04-08 12:13:30 +01001564 uint32_t pte, pde, temp;
1565 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001566
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001567 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1568 I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001569
Michel Thierry09942c62015-04-08 12:13:30 +01001570 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001571 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +00001572 gen6_pte_t *pt_vaddr;
Mika Kuoppala567047b2015-06-25 18:35:12 +03001573 const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
Michel Thierry09942c62015-04-08 12:13:30 +01001574 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001575 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
1576
1577 if (pd_entry != expected)
1578 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
1579 pde,
1580 pd_entry,
1581 expected);
1582 seq_printf(m, "\tPDE: %x\n", pd_entry);
1583
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001584 pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);
1585
Michel Thierry07749ef2015-03-16 16:00:54 +00001586 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001587 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +00001588 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -08001589 (pte * PAGE_SIZE);
1590 int i;
1591 bool found = false;
1592 for (i = 0; i < 4; i++)
1593 if (pt_vaddr[pte + i] != scratch_pte)
1594 found = true;
1595 if (!found)
1596 continue;
1597
1598 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1599 for (i = 0; i < 4; i++) {
1600 if (pt_vaddr[pte + i] != scratch_pte)
1601 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1602 else
1603 seq_puts(m, " SCRATCH ");
1604 }
1605 seq_puts(m, "\n");
1606 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001607 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001608 }
1609}
1610
Ben Widawsky678d96f2015-03-16 16:00:56 +00001611/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +01001612static void gen6_write_pde(struct i915_page_directory *pd,
1613 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -07001614{
Ben Widawsky678d96f2015-03-16 16:00:56 +00001615 /* Caller needs to make sure the write completes if necessary */
1616 struct i915_hw_ppgtt *ppgtt =
1617 container_of(pd, struct i915_hw_ppgtt, pd);
1618 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -07001619
Mika Kuoppala567047b2015-06-25 18:35:12 +03001620 pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
Ben Widawsky678d96f2015-03-16 16:00:56 +00001621 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -07001622
Ben Widawsky678d96f2015-03-16 16:00:56 +00001623 writel(pd_entry, ppgtt->pd_addr + pde);
1624}
Ben Widawsky61973492013-04-08 18:43:54 -07001625
Ben Widawsky678d96f2015-03-16 16:00:56 +00001626/* Write all the page tables found in the ppgtt structure to incrementing page
1627 * directories. */
1628static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +01001629 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001630 uint32_t start, uint32_t length)
1631{
Michel Thierryec565b32015-04-08 12:13:23 +01001632 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001633 uint32_t pde, temp;
1634
1635 gen6_for_each_pde(pt, pd, start, length, temp, pde)
1636 gen6_write_pde(pd, pde, pt);
1637
1638 /* Make sure write is complete before other code can use this page
1639 * table. Also require for WC mapped PTEs */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001640 readl(dev_priv->ggtt.gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -07001641}
1642
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001643static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001644{
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001645 BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -07001646
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001647 return (ppgtt->pd.base.ggtt_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001648}
Ben Widawsky61973492013-04-08 18:43:54 -07001649
Ben Widawsky90252e52013-12-06 14:11:12 -08001650static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001651 struct drm_i915_gem_request *req)
Ben Widawsky90252e52013-12-06 14:11:12 -08001652{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001653 struct intel_engine_cs *engine = req->engine;
Ben Widawsky90252e52013-12-06 14:11:12 -08001654 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -07001655
Ben Widawsky90252e52013-12-06 14:11:12 -08001656 /* NB: TLBs must be flushed and invalidated before a switch */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001657 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001658 if (ret)
1659 return ret;
1660
John Harrison5fb9de12015-05-29 17:44:07 +01001661 ret = intel_ring_begin(req, 6);
Ben Widawsky90252e52013-12-06 14:11:12 -08001662 if (ret)
1663 return ret;
1664
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001665 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(2));
1666 intel_ring_emit_reg(engine, RING_PP_DIR_DCLV(engine));
1667 intel_ring_emit(engine, PP_DIR_DCLV_2G);
1668 intel_ring_emit_reg(engine, RING_PP_DIR_BASE(engine));
1669 intel_ring_emit(engine, get_pd_offset(ppgtt));
1670 intel_ring_emit(engine, MI_NOOP);
1671 intel_ring_advance(engine);
Ben Widawsky90252e52013-12-06 14:11:12 -08001672
1673 return 0;
1674}
1675
Yu Zhang71ba2d62015-02-10 19:05:54 +08001676static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001677 struct drm_i915_gem_request *req)
Yu Zhang71ba2d62015-02-10 19:05:54 +08001678{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001679 struct intel_engine_cs *engine = req->engine;
Yu Zhang71ba2d62015-02-10 19:05:54 +08001680 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1681
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001682 I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
1683 I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
Yu Zhang71ba2d62015-02-10 19:05:54 +08001684 return 0;
1685}
1686
Ben Widawsky48a10382013-12-06 14:11:11 -08001687static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001688 struct drm_i915_gem_request *req)
Ben Widawsky48a10382013-12-06 14:11:11 -08001689{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001690 struct intel_engine_cs *engine = req->engine;
Ben Widawsky48a10382013-12-06 14:11:11 -08001691 int ret;
1692
Ben Widawsky48a10382013-12-06 14:11:11 -08001693 /* NB: TLBs must be flushed and invalidated before a switch */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001694 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky48a10382013-12-06 14:11:11 -08001695 if (ret)
1696 return ret;
1697
John Harrison5fb9de12015-05-29 17:44:07 +01001698 ret = intel_ring_begin(req, 6);
Ben Widawsky48a10382013-12-06 14:11:11 -08001699 if (ret)
1700 return ret;
1701
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001702 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(2));
1703 intel_ring_emit_reg(engine, RING_PP_DIR_DCLV(engine));
1704 intel_ring_emit(engine, PP_DIR_DCLV_2G);
1705 intel_ring_emit_reg(engine, RING_PP_DIR_BASE(engine));
1706 intel_ring_emit(engine, get_pd_offset(ppgtt));
1707 intel_ring_emit(engine, MI_NOOP);
1708 intel_ring_advance(engine);
Ben Widawsky48a10382013-12-06 14:11:11 -08001709
Ben Widawsky90252e52013-12-06 14:11:12 -08001710 /* XXX: RCS is the only one to auto invalidate the TLBs? */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001711 if (engine->id != RCS) {
1712 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001713 if (ret)
1714 return ret;
1715 }
1716
Ben Widawsky48a10382013-12-06 14:11:11 -08001717 return 0;
1718}
1719
Ben Widawskyeeb94882013-12-06 14:11:10 -08001720static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001721 struct drm_i915_gem_request *req)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001722{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001723 struct intel_engine_cs *engine = req->engine;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001724 struct drm_device *dev = ppgtt->base.dev;
1725 struct drm_i915_private *dev_priv = dev->dev_private;
1726
Ben Widawsky48a10382013-12-06 14:11:11 -08001727
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001728 I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
1729 I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001730
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001731 POSTING_READ(RING_PP_DIR_DCLV(engine));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001732
1733 return 0;
1734}
1735
Daniel Vetter82460d92014-08-06 20:19:53 +02001736static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001737{
Ben Widawskyeeb94882013-12-06 14:11:10 -08001738 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001739 struct intel_engine_cs *engine;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001740
Dave Gordonb4ac5af2016-03-24 11:20:38 +00001741 for_each_engine(engine, dev_priv) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001742 u32 four_level = USES_FULL_48BIT_PPGTT(dev) ? GEN8_GFX_PPGTT_48B : 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001743 I915_WRITE(RING_MODE_GEN7(engine),
Michel Thierry2dba3232015-07-30 11:06:23 +01001744 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001745 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001746}
1747
Daniel Vetter82460d92014-08-06 20:19:53 +02001748static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001749{
Jani Nikula50227e12014-03-31 14:27:21 +03001750 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001751 struct intel_engine_cs *engine;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001752 uint32_t ecochk, ecobits;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001753
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001754 ecobits = I915_READ(GAC_ECO_BITS);
1755 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1756
1757 ecochk = I915_READ(GAM_ECOCHK);
1758 if (IS_HASWELL(dev)) {
1759 ecochk |= ECOCHK_PPGTT_WB_HSW;
1760 } else {
1761 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1762 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1763 }
1764 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001765
Dave Gordonb4ac5af2016-03-24 11:20:38 +00001766 for_each_engine(engine, dev_priv) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001767 /* GFX_MODE is per-ring on gen7+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001768 I915_WRITE(RING_MODE_GEN7(engine),
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001769 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001770 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001771}
1772
Daniel Vetter82460d92014-08-06 20:19:53 +02001773static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001774{
Jani Nikula50227e12014-03-31 14:27:21 +03001775 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001776 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001777
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001778 ecobits = I915_READ(GAC_ECO_BITS);
1779 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1780 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001781
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001782 gab_ctl = I915_READ(GAB_CTL);
1783 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001784
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001785 ecochk = I915_READ(GAM_ECOCHK);
1786 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001787
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001788 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001789}
1790
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001791/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001792static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001793 uint64_t start,
1794 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001795 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001796{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001797 struct i915_hw_ppgtt *ppgtt =
1798 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001799 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001800 unsigned first_entry = start >> PAGE_SHIFT;
1801 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001802 unsigned act_pt = first_entry / GEN6_PTES;
1803 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001804 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001805
Mika Kuoppalac114f762015-06-25 18:35:13 +03001806 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1807 I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001808
Daniel Vetter7bddb012012-02-09 17:15:47 +01001809 while (num_entries) {
1810 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001811 if (last_pte > GEN6_PTES)
1812 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001813
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001814 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001815
1816 for (i = first_pte; i < last_pte; i++)
1817 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001818
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001819 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001820
Daniel Vetter7bddb012012-02-09 17:15:47 +01001821 num_entries -= last_pte - first_pte;
1822 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001823 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001824 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001825}
1826
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001827static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001828 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001829 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301830 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001831{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001832 struct i915_hw_ppgtt *ppgtt =
1833 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001834 gen6_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -08001835 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001836 unsigned act_pt = first_entry / GEN6_PTES;
1837 unsigned act_pte = first_entry % GEN6_PTES;
Imre Deak6e995e22013-02-18 19:28:04 +02001838 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001839
Chris Wilsoncc797142013-12-31 15:50:30 +00001840 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +02001841 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001842 if (pt_vaddr == NULL)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001843 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001844
Chris Wilsoncc797142013-12-31 15:50:30 +00001845 pt_vaddr[act_pte] =
1846 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +05301847 cache_level, true, flags);
1848
Michel Thierry07749ef2015-03-16 16:00:54 +00001849 if (++act_pte == GEN6_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001850 kunmap_px(ppgtt, pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001851 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001852 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001853 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001854 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001855 }
Chris Wilsoncc797142013-12-31 15:50:30 +00001856 if (pt_vaddr)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001857 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001858}
1859
Ben Widawsky678d96f2015-03-16 16:00:56 +00001860static int gen6_alloc_va_range(struct i915_address_space *vm,
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001861 uint64_t start_in, uint64_t length_in)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001862{
Michel Thierry4933d512015-03-24 15:46:22 +00001863 DECLARE_BITMAP(new_page_tables, I915_PDES);
1864 struct drm_device *dev = vm->dev;
1865 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001866 struct i915_hw_ppgtt *ppgtt =
1867 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryec565b32015-04-08 12:13:23 +01001868 struct i915_page_table *pt;
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001869 uint32_t start, length, start_save, length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001870 uint32_t pde, temp;
Michel Thierry4933d512015-03-24 15:46:22 +00001871 int ret;
1872
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001873 if (WARN_ON(start_in + length_in > ppgtt->base.total))
1874 return -ENODEV;
1875
1876 start = start_save = start_in;
1877 length = length_save = length_in;
Michel Thierry4933d512015-03-24 15:46:22 +00001878
1879 bitmap_zero(new_page_tables, I915_PDES);
1880
1881 /* The allocation is done in two stages so that we can bail out with
1882 * minimal amount of pain. The first stage finds new page tables that
1883 * need allocation. The second stage marks use ptes within the page
1884 * tables.
1885 */
1886 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001887 if (pt != vm->scratch_pt) {
Michel Thierry4933d512015-03-24 15:46:22 +00001888 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1889 continue;
1890 }
1891
1892 /* We've already allocated a page table */
1893 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1894
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001895 pt = alloc_pt(dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001896 if (IS_ERR(pt)) {
1897 ret = PTR_ERR(pt);
1898 goto unwind_out;
1899 }
1900
1901 gen6_initialize_pt(vm, pt);
1902
1903 ppgtt->pd.page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001904 __set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001905 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001906 }
1907
1908 start = start_save;
1909 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001910
1911 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1912 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1913
1914 bitmap_zero(tmp_bitmap, GEN6_PTES);
1915 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1916 gen6_pte_count(start, length));
1917
Mika Kuoppala966082c2015-06-25 18:35:19 +03001918 if (__test_and_clear_bit(pde, new_page_tables))
Michel Thierry4933d512015-03-24 15:46:22 +00001919 gen6_write_pde(&ppgtt->pd, pde, pt);
1920
Michel Thierry72744cb2015-03-24 15:46:23 +00001921 trace_i915_page_table_entry_map(vm, pde, pt,
1922 gen6_pte_index(start),
1923 gen6_pte_count(start, length),
1924 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001925 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001926 GEN6_PTES);
1927 }
1928
Michel Thierry4933d512015-03-24 15:46:22 +00001929 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1930
1931 /* Make sure write is complete before other code can use this page
1932 * table. Also require for WC mapped PTEs */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001933 readl(dev_priv->ggtt.gsm);
Michel Thierry4933d512015-03-24 15:46:22 +00001934
Ben Widawsky563222a2015-03-19 12:53:28 +00001935 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001936 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001937
1938unwind_out:
1939 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001940 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001941
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001942 ppgtt->pd.page_table[pde] = vm->scratch_pt;
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001943 free_pt(vm->dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001944 }
1945
1946 mark_tlbs_dirty(ppgtt);
1947 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001948}
1949
Mika Kuoppala8776f022015-06-30 18:16:40 +03001950static int gen6_init_scratch(struct i915_address_space *vm)
1951{
1952 struct drm_device *dev = vm->dev;
1953
1954 vm->scratch_page = alloc_scratch_page(dev);
1955 if (IS_ERR(vm->scratch_page))
1956 return PTR_ERR(vm->scratch_page);
1957
1958 vm->scratch_pt = alloc_pt(dev);
1959 if (IS_ERR(vm->scratch_pt)) {
1960 free_scratch_page(dev, vm->scratch_page);
1961 return PTR_ERR(vm->scratch_pt);
1962 }
1963
1964 gen6_initialize_pt(vm, vm->scratch_pt);
1965
1966 return 0;
1967}
1968
1969static void gen6_free_scratch(struct i915_address_space *vm)
1970{
1971 struct drm_device *dev = vm->dev;
1972
1973 free_pt(dev, vm->scratch_pt);
1974 free_scratch_page(dev, vm->scratch_page);
1975}
1976
Daniel Vetter061dd492015-04-14 17:35:13 +02001977static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawskya00d8252014-02-19 22:05:48 -08001978{
Daniel Vetter061dd492015-04-14 17:35:13 +02001979 struct i915_hw_ppgtt *ppgtt =
1980 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry09942c62015-04-08 12:13:30 +01001981 struct i915_page_table *pt;
1982 uint32_t pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08001983
Daniel Vetter061dd492015-04-14 17:35:13 +02001984 drm_mm_remove_node(&ppgtt->node);
1985
Michel Thierry09942c62015-04-08 12:13:30 +01001986 gen6_for_all_pdes(pt, ppgtt, pde) {
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001987 if (pt != vm->scratch_pt)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001988 free_pt(ppgtt->base.dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001989 }
1990
Mika Kuoppala8776f022015-06-30 18:16:40 +03001991 gen6_free_scratch(vm);
Daniel Vetter3440d262013-01-24 13:49:56 -08001992}
1993
Ben Widawskyb1465202014-02-19 22:05:49 -08001994static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001995{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001996 struct i915_address_space *vm = &ppgtt->base;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001997 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001998 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001999 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08002000 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002001
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002002 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
2003 * allocator works in address space sizes, so it's multiplied by page
2004 * size. We allocate at the top of the GTT to avoid fragmentation.
2005 */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002006 BUG_ON(!drm_mm_initialized(&dev_priv->ggtt.base.mm));
Michel Thierry4933d512015-03-24 15:46:22 +00002007
Mika Kuoppala8776f022015-06-30 18:16:40 +03002008 ret = gen6_init_scratch(vm);
2009 if (ret)
2010 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002011
Ben Widawskye3cc1992013-12-06 14:11:08 -08002012alloc:
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002013 ret = drm_mm_insert_node_in_range_generic(&dev_priv->ggtt.base.mm,
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002014 &ppgtt->node, GEN6_PD_SIZE,
2015 GEN6_PD_ALIGN, 0,
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002016 0, dev_priv->ggtt.base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07002017 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08002018 if (ret == -ENOSPC && !retried) {
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002019 ret = i915_gem_evict_something(dev, &dev_priv->ggtt.base,
Ben Widawskye3cc1992013-12-06 14:11:08 -08002020 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02002021 I915_CACHE_NONE,
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002022 0, dev_priv->ggtt.base.total,
Chris Wilsond23db882014-05-23 08:48:08 +02002023 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08002024 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00002025 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08002026
2027 retried = true;
2028 goto alloc;
2029 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002030
Ben Widawskyc8c26622015-01-22 17:01:25 +00002031 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00002032 goto err_out;
2033
Ben Widawskyc8c26622015-01-22 17:01:25 +00002034
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002035 if (ppgtt->node.start < dev_priv->ggtt.mappable_end)
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002036 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002037
Ben Widawskyc8c26622015-01-22 17:01:25 +00002038 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00002039
2040err_out:
Mika Kuoppala8776f022015-06-30 18:16:40 +03002041 gen6_free_scratch(vm);
Ben Widawsky678d96f2015-03-16 16:00:56 +00002042 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08002043}
2044
Ben Widawskyb1465202014-02-19 22:05:49 -08002045static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
2046{
kbuild test robot2f2cf682015-03-27 19:26:35 +08002047 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08002048}
2049
Michel Thierry4933d512015-03-24 15:46:22 +00002050static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
2051 uint64_t start, uint64_t length)
2052{
Michel Thierryec565b32015-04-08 12:13:23 +01002053 struct i915_page_table *unused;
Michel Thierry4933d512015-03-24 15:46:22 +00002054 uint32_t pde, temp;
2055
2056 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
Mika Kuoppala79ab9372015-06-25 18:35:17 +03002057 ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
Michel Thierry4933d512015-03-24 15:46:22 +00002058}
2059
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002060static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawskyb1465202014-02-19 22:05:49 -08002061{
2062 struct drm_device *dev = ppgtt->base.dev;
2063 struct drm_i915_private *dev_priv = dev->dev_private;
2064 int ret;
2065
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002066 ppgtt->base.pte_encode = dev_priv->ggtt.base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08002067 if (IS_GEN6(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08002068 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08002069 } else if (IS_HASWELL(dev)) {
Ben Widawsky90252e52013-12-06 14:11:12 -08002070 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08002071 } else if (IS_GEN7(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08002072 ppgtt->switch_mm = gen7_mm_switch;
2073 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08002074 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08002075
Yu Zhang71ba2d62015-02-10 19:05:54 +08002076 if (intel_vgpu_active(dev))
2077 ppgtt->switch_mm = vgpu_mm_switch;
2078
Ben Widawskyb1465202014-02-19 22:05:49 -08002079 ret = gen6_ppgtt_alloc(ppgtt);
2080 if (ret)
2081 return ret;
2082
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002083 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002084 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
2085 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002086 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
2087 ppgtt->base.bind_vma = ppgtt_bind_vma;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002088 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f62013-11-25 09:54:34 -08002089 ppgtt->base.start = 0;
Michel Thierry09942c62015-04-08 12:13:30 +01002090 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08002091 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002092
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002093 ppgtt->pd.base.ggtt_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00002094 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002095
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002096 ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->ggtt.gsm +
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002097 ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
Ben Widawsky678d96f2015-03-16 16:00:56 +00002098
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002099 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002100
Ben Widawsky678d96f2015-03-16 16:00:56 +00002101 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
2102
Thierry Reding440fd522015-01-23 09:05:06 +01002103 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002104 ppgtt->node.size >> 20,
2105 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002106
Daniel Vetterfa76da32014-08-06 20:19:54 +02002107 DRM_DEBUG("Adding PPGTT at offset %x\n",
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002108 ppgtt->pd.base.ggtt_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002109
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002110 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08002111}
2112
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002113static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08002114{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002115 ppgtt->base.dev = dev;
Daniel Vetter3440d262013-01-24 13:49:56 -08002116
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002117 if (INTEL_INFO(dev)->gen < 8)
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002118 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002119 else
Michel Thierryd7b26332015-04-08 12:13:34 +01002120 return gen8_ppgtt_init(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002121}
Mika Kuoppalac114f762015-06-25 18:35:13 +03002122
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002123static void i915_address_space_init(struct i915_address_space *vm,
2124 struct drm_i915_private *dev_priv)
2125{
2126 drm_mm_init(&vm->mm, vm->start, vm->total);
2127 vm->dev = dev_priv->dev;
2128 INIT_LIST_HEAD(&vm->active_list);
2129 INIT_LIST_HEAD(&vm->inactive_list);
2130 list_add_tail(&vm->global_link, &dev_priv->vm_list);
2131}
2132
Tim Gored5165eb2016-02-04 11:49:34 +00002133static void gtt_write_workarounds(struct drm_device *dev)
2134{
2135 struct drm_i915_private *dev_priv = dev->dev_private;
2136
2137 /* This function is for gtt related workarounds. This function is
2138 * called on driver load and after a GPU reset, so you can place
2139 * workarounds here even if they get overwritten by GPU reset.
2140 */
2141 /* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt */
2142 if (IS_BROADWELL(dev))
2143 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
2144 else if (IS_CHERRYVIEW(dev))
2145 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
2146 else if (IS_SKYLAKE(dev))
2147 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
2148 else if (IS_BROXTON(dev))
2149 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
2150}
2151
Daniel Vetterfa76da32014-08-06 20:19:54 +02002152int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
2153{
2154 struct drm_i915_private *dev_priv = dev->dev_private;
2155 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002156
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002157 ret = __hw_ppgtt_init(dev, ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002158 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08002159 kref_init(&ppgtt->ref);
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002160 i915_address_space_init(&ppgtt->base, dev_priv);
Ben Widawsky93bd8642013-07-16 16:50:06 -07002161 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002162
2163 return ret;
2164}
2165
Daniel Vetter82460d92014-08-06 20:19:53 +02002166int i915_ppgtt_init_hw(struct drm_device *dev)
2167{
Tim Gored5165eb2016-02-04 11:49:34 +00002168 gtt_write_workarounds(dev);
2169
Thomas Daniel671b50132014-08-20 16:24:50 +01002170 /* In the case of execlists, PPGTT is enabled by the context descriptor
2171 * and the PDPs are contained within the context itself. We don't
2172 * need to do anything here. */
2173 if (i915.enable_execlists)
2174 return 0;
2175
Daniel Vetter82460d92014-08-06 20:19:53 +02002176 if (!USES_PPGTT(dev))
2177 return 0;
2178
2179 if (IS_GEN6(dev))
2180 gen6_ppgtt_enable(dev);
2181 else if (IS_GEN7(dev))
2182 gen7_ppgtt_enable(dev);
2183 else if (INTEL_INFO(dev)->gen >= 8)
2184 gen8_ppgtt_enable(dev);
2185 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01002186 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02002187
John Harrison4ad2fd82015-06-18 13:11:20 +01002188 return 0;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002189}
John Harrison4ad2fd82015-06-18 13:11:20 +01002190
John Harrisonb3dd6b92015-05-29 17:43:40 +01002191int i915_ppgtt_init_ring(struct drm_i915_gem_request *req)
John Harrison4ad2fd82015-06-18 13:11:20 +01002192{
Tvrtko Ursulin39dabec2016-03-17 13:04:10 +00002193 struct drm_i915_private *dev_priv = req->i915;
John Harrison4ad2fd82015-06-18 13:11:20 +01002194 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2195
2196 if (i915.enable_execlists)
2197 return 0;
2198
2199 if (!ppgtt)
2200 return 0;
2201
John Harrisone85b26d2015-05-29 17:43:56 +01002202 return ppgtt->switch_mm(ppgtt, req);
John Harrison4ad2fd82015-06-18 13:11:20 +01002203}
2204
Daniel Vetter4d884702014-08-06 15:04:47 +02002205struct i915_hw_ppgtt *
2206i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
2207{
2208 struct i915_hw_ppgtt *ppgtt;
2209 int ret;
2210
2211 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2212 if (!ppgtt)
2213 return ERR_PTR(-ENOMEM);
2214
2215 ret = i915_ppgtt_init(dev, ppgtt);
2216 if (ret) {
2217 kfree(ppgtt);
2218 return ERR_PTR(ret);
2219 }
2220
2221 ppgtt->file_priv = fpriv;
2222
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00002223 trace_i915_ppgtt_create(&ppgtt->base);
2224
Daniel Vetter4d884702014-08-06 15:04:47 +02002225 return ppgtt;
2226}
2227
Daniel Vetteree960be2014-08-06 15:04:45 +02002228void i915_ppgtt_release(struct kref *kref)
2229{
2230 struct i915_hw_ppgtt *ppgtt =
2231 container_of(kref, struct i915_hw_ppgtt, ref);
2232
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00002233 trace_i915_ppgtt_release(&ppgtt->base);
2234
Daniel Vetteree960be2014-08-06 15:04:45 +02002235 /* vmas should already be unbound */
2236 WARN_ON(!list_empty(&ppgtt->base.active_list));
2237 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2238
Daniel Vetter19dd1202014-08-06 15:04:55 +02002239 list_del(&ppgtt->base.global_link);
2240 drm_mm_takedown(&ppgtt->base.mm);
2241
Daniel Vetteree960be2014-08-06 15:04:45 +02002242 ppgtt->base.cleanup(&ppgtt->base);
2243 kfree(ppgtt);
2244}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002245
Ben Widawskya81cc002013-01-18 12:30:31 -08002246extern int intel_iommu_gfx_mapped;
2247/* Certain Gen5 chipsets require require idling the GPU before
2248 * unmapping anything from the GTT when VT-d is enabled.
2249 */
Daniel Vetter2c642b02015-04-14 17:35:26 +02002250static bool needs_idle_maps(struct drm_device *dev)
Ben Widawskya81cc002013-01-18 12:30:31 -08002251{
2252#ifdef CONFIG_INTEL_IOMMU
2253 /* Query intel_iommu to see if we need the workaround. Presumably that
2254 * was loaded first.
2255 */
2256 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
2257 return true;
2258#endif
2259 return false;
2260}
2261
Ben Widawsky5c042282011-10-17 15:51:55 -07002262static bool do_idling(struct drm_i915_private *dev_priv)
2263{
2264 bool ret = dev_priv->mm.interruptible;
2265
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002266 if (unlikely(dev_priv->ggtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07002267 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002268 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07002269 DRM_ERROR("Couldn't idle GPU\n");
2270 /* Wait a bit, in hopes it avoids the hang */
2271 udelay(10);
2272 }
2273 }
2274
2275 return ret;
2276}
2277
2278static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
2279{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002280 if (unlikely(dev_priv->ggtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07002281 dev_priv->mm.interruptible = interruptible;
2282}
2283
Ben Widawsky828c7902013-10-16 09:21:30 -07002284void i915_check_and_clear_faults(struct drm_device *dev)
2285{
2286 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002287 struct intel_engine_cs *engine;
Ben Widawsky828c7902013-10-16 09:21:30 -07002288
2289 if (INTEL_INFO(dev)->gen < 6)
2290 return;
2291
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002292 for_each_engine(engine, dev_priv) {
Ben Widawsky828c7902013-10-16 09:21:30 -07002293 u32 fault_reg;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002294 fault_reg = I915_READ(RING_FAULT_REG(engine));
Ben Widawsky828c7902013-10-16 09:21:30 -07002295 if (fault_reg & RING_FAULT_VALID) {
2296 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02002297 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07002298 "\tAddress space: %s\n"
2299 "\tSource ID: %d\n"
2300 "\tType: %d\n",
2301 fault_reg & PAGE_MASK,
2302 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
2303 RING_FAULT_SRCID(fault_reg),
2304 RING_FAULT_FAULT_TYPE(fault_reg));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002305 I915_WRITE(RING_FAULT_REG(engine),
Ben Widawsky828c7902013-10-16 09:21:30 -07002306 fault_reg & ~RING_FAULT_VALID);
2307 }
2308 }
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002309 POSTING_READ(RING_FAULT_REG(&dev_priv->engine[RCS]));
Ben Widawsky828c7902013-10-16 09:21:30 -07002310}
2311
Chris Wilson91e56492014-09-25 10:13:12 +01002312static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
2313{
2314 if (INTEL_INFO(dev_priv->dev)->gen < 6) {
2315 intel_gtt_chipset_flush();
2316 } else {
2317 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2318 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2319 }
2320}
2321
Ben Widawsky828c7902013-10-16 09:21:30 -07002322void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
2323{
2324 struct drm_i915_private *dev_priv = dev->dev_private;
2325
2326 /* Don't bother messing with faults pre GEN6 as we have little
2327 * documentation supporting that it's a good idea.
2328 */
2329 if (INTEL_INFO(dev)->gen < 6)
2330 return;
2331
2332 i915_check_and_clear_faults(dev);
2333
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002334 dev_priv->ggtt.base.clear_range(&dev_priv->ggtt.base,
2335 dev_priv->ggtt.base.start,
2336 dev_priv->ggtt.base.total,
Daniel Vettere568af12014-03-26 20:08:20 +01002337 true);
Chris Wilson91e56492014-09-25 10:13:12 +01002338
2339 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002340}
2341
Daniel Vetter74163902012-02-15 23:50:21 +01002342int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002343{
Chris Wilson9da3da62012-06-01 15:20:22 +01002344 if (!dma_map_sg(&obj->base.dev->pdev->dev,
2345 obj->pages->sgl, obj->pages->nents,
2346 PCI_DMA_BIDIRECTIONAL))
2347 return -ENOSPC;
2348
2349 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002350}
2351
Daniel Vetter2c642b02015-04-14 17:35:26 +02002352static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002353{
2354#ifdef writeq
2355 writeq(pte, addr);
2356#else
2357 iowrite32((u32)pte, addr);
2358 iowrite32(pte >> 32, addr + 4);
2359#endif
2360}
2361
2362static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
2363 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08002364 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302365 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002366{
2367 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08002368 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002369 gen8_pte_t __iomem *gtt_entries =
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002370 (gen8_pte_t __iomem *)dev_priv->ggtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002371 int i = 0;
2372 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02002373 dma_addr_t addr = 0; /* shut up gcc */
Imre Deakbe694592015-12-15 20:10:38 +02002374 int rpm_atomic_seq;
2375
2376 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002377
2378 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
2379 addr = sg_dma_address(sg_iter.sg) +
2380 (sg_iter.sg_pgoffset << PAGE_SHIFT);
2381 gen8_set_pte(&gtt_entries[i],
2382 gen8_pte_encode(addr, level, true));
2383 i++;
2384 }
2385
2386 /*
2387 * XXX: This serves as a posting read to make sure that the PTE has
2388 * actually been updated. There is some concern that even though
2389 * registers and PTEs are within the same BAR that they are potentially
2390 * of NUMA access patterns. Therefore, even with the way we assume
2391 * hardware should work, we must keep this posting read for paranoia.
2392 */
2393 if (i != 0)
2394 WARN_ON(readq(&gtt_entries[i-1])
2395 != gen8_pte_encode(addr, level, true));
2396
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002397 /* This next bit makes the above posting read even more important. We
2398 * want to flush the TLBs only after we're certain all the PTE updates
2399 * have finished.
2400 */
2401 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2402 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Imre Deakbe694592015-12-15 20:10:38 +02002403
2404 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002405}
2406
Chris Wilsonc1403302015-11-18 15:19:39 +00002407struct insert_entries {
2408 struct i915_address_space *vm;
2409 struct sg_table *st;
2410 uint64_t start;
2411 enum i915_cache_level level;
2412 u32 flags;
2413};
2414
2415static int gen8_ggtt_insert_entries__cb(void *_arg)
2416{
2417 struct insert_entries *arg = _arg;
2418 gen8_ggtt_insert_entries(arg->vm, arg->st,
2419 arg->start, arg->level, arg->flags);
2420 return 0;
2421}
2422
2423static void gen8_ggtt_insert_entries__BKL(struct i915_address_space *vm,
2424 struct sg_table *st,
2425 uint64_t start,
2426 enum i915_cache_level level,
2427 u32 flags)
2428{
2429 struct insert_entries arg = { vm, st, start, level, flags };
2430 stop_machine(gen8_ggtt_insert_entries__cb, &arg, NULL);
2431}
2432
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002433/*
2434 * Binds an object into the global gtt with the specified cache level. The object
2435 * will be accessible to the GPU via commands whose operands reference offsets
2436 * within the global GTT as well as accessible by the GPU through the GMADR
2437 * mapped BAR (dev_priv->mm.gtt->gtt).
2438 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002439static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002440 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08002441 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302442 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002443{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002444 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08002445 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002446 gen6_pte_t __iomem *gtt_entries =
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002447 (gen6_pte_t __iomem *)dev_priv->ggtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02002448 int i = 0;
2449 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02002450 dma_addr_t addr = 0;
Imre Deakbe694592015-12-15 20:10:38 +02002451 int rpm_atomic_seq;
2452
2453 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002454
Imre Deak6e995e22013-02-18 19:28:04 +02002455 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02002456 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05302457 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02002458 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002459 }
2460
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002461 /* XXX: This serves as a posting read to make sure that the PTE has
2462 * actually been updated. There is some concern that even though
2463 * registers and PTEs are within the same BAR that they are potentially
2464 * of NUMA access patterns. Therefore, even with the way we assume
2465 * hardware should work, we must keep this posting read for paranoia.
2466 */
Pavel Machek57007df2014-07-28 13:20:58 +02002467 if (i != 0) {
2468 unsigned long gtt = readl(&gtt_entries[i-1]);
2469 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
2470 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08002471
2472 /* This next bit makes the above posting read even more important. We
2473 * want to flush the TLBs only after we're certain all the PTE updates
2474 * have finished.
2475 */
2476 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2477 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Imre Deakbe694592015-12-15 20:10:38 +02002478
2479 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002480}
2481
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002482static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002483 uint64_t start,
2484 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002485 bool use_scratch)
2486{
2487 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08002488 unsigned first_entry = start >> PAGE_SHIFT;
2489 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002490 gen8_pte_t scratch_pte, __iomem *gtt_base =
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002491 (gen8_pte_t __iomem *) dev_priv->ggtt.gsm + first_entry;
2492 const int max_entries = gtt_total_entries(dev_priv->ggtt) - first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002493 int i;
Imre Deakbe694592015-12-15 20:10:38 +02002494 int rpm_atomic_seq;
2495
2496 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002497
2498 if (WARN(num_entries > max_entries,
2499 "First entry = %d; Num entries = %d (max=%d)\n",
2500 first_entry, num_entries, max_entries))
2501 num_entries = max_entries;
2502
Mika Kuoppalac114f762015-06-25 18:35:13 +03002503 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002504 I915_CACHE_LLC,
2505 use_scratch);
2506 for (i = 0; i < num_entries; i++)
2507 gen8_set_pte(&gtt_base[i], scratch_pte);
2508 readl(gtt_base);
Imre Deakbe694592015-12-15 20:10:38 +02002509
2510 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002511}
2512
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002513static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002514 uint64_t start,
2515 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07002516 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002517{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002518 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08002519 unsigned first_entry = start >> PAGE_SHIFT;
2520 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002521 gen6_pte_t scratch_pte, __iomem *gtt_base =
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002522 (gen6_pte_t __iomem *) dev_priv->ggtt.gsm + first_entry;
2523 const int max_entries = gtt_total_entries(dev_priv->ggtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002524 int i;
Imre Deakbe694592015-12-15 20:10:38 +02002525 int rpm_atomic_seq;
2526
2527 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002528
2529 if (WARN(num_entries > max_entries,
2530 "First entry = %d; Num entries = %d (max=%d)\n",
2531 first_entry, num_entries, max_entries))
2532 num_entries = max_entries;
2533
Mika Kuoppalac114f762015-06-25 18:35:13 +03002534 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
2535 I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07002536
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002537 for (i = 0; i < num_entries; i++)
2538 iowrite32(scratch_pte, &gtt_base[i]);
2539 readl(gtt_base);
Imre Deakbe694592015-12-15 20:10:38 +02002540
2541 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002542}
2543
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002544static void i915_ggtt_insert_entries(struct i915_address_space *vm,
2545 struct sg_table *pages,
2546 uint64_t start,
2547 enum i915_cache_level cache_level, u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002548{
Imre Deakbe694592015-12-15 20:10:38 +02002549 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002550 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2551 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
Imre Deakbe694592015-12-15 20:10:38 +02002552 int rpm_atomic_seq;
2553
2554 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002555
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002556 intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07002557
Imre Deakbe694592015-12-15 20:10:38 +02002558 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2559
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002560}
2561
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002562static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002563 uint64_t start,
2564 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07002565 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002566{
Imre Deakbe694592015-12-15 20:10:38 +02002567 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08002568 unsigned first_entry = start >> PAGE_SHIFT;
2569 unsigned num_entries = length >> PAGE_SHIFT;
Imre Deakbe694592015-12-15 20:10:38 +02002570 int rpm_atomic_seq;
2571
2572 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2573
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002574 intel_gtt_clear_range(first_entry, num_entries);
Imre Deakbe694592015-12-15 20:10:38 +02002575
2576 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002577}
2578
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002579static int ggtt_bind_vma(struct i915_vma *vma,
2580 enum i915_cache_level cache_level,
2581 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002582{
Daniel Vetter0a878712015-10-15 14:23:01 +02002583 struct drm_i915_gem_object *obj = vma->obj;
2584 u32 pte_flags = 0;
2585 int ret;
2586
2587 ret = i915_get_ggtt_vma_pages(vma);
2588 if (ret)
2589 return ret;
2590
2591 /* Currently applicable only to VLV */
2592 if (obj->gt_ro)
2593 pte_flags |= PTE_READ_ONLY;
2594
2595 vma->vm->insert_entries(vma->vm, vma->ggtt_view.pages,
2596 vma->node.start,
2597 cache_level, pte_flags);
2598
2599 /*
2600 * Without aliasing PPGTT there's no difference between
2601 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
2602 * upgrade to both bound if we bind either to avoid double-binding.
2603 */
2604 vma->bound |= GLOBAL_BIND | LOCAL_BIND;
2605
2606 return 0;
2607}
2608
2609static int aliasing_gtt_bind_vma(struct i915_vma *vma,
2610 enum i915_cache_level cache_level,
2611 u32 flags)
2612{
Chris Wilson321d1782015-11-20 10:27:18 +00002613 u32 pte_flags;
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002614 int ret;
2615
2616 ret = i915_get_ggtt_vma_pages(vma);
2617 if (ret)
2618 return ret;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002619
Akash Goel24f3a8c2014-06-17 10:59:42 +05302620 /* Currently applicable only to VLV */
Chris Wilson321d1782015-11-20 10:27:18 +00002621 pte_flags = 0;
2622 if (vma->obj->gt_ro)
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002623 pte_flags |= PTE_READ_ONLY;
Akash Goel24f3a8c2014-06-17 10:59:42 +05302624
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002625
Daniel Vetter0a878712015-10-15 14:23:01 +02002626 if (flags & GLOBAL_BIND) {
Chris Wilson321d1782015-11-20 10:27:18 +00002627 vma->vm->insert_entries(vma->vm,
2628 vma->ggtt_view.pages,
Daniel Vetter08755462015-04-20 09:04:05 -07002629 vma->node.start,
2630 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002631 }
Daniel Vetter74898d72012-02-15 23:50:22 +01002632
Daniel Vetter0a878712015-10-15 14:23:01 +02002633 if (flags & LOCAL_BIND) {
Chris Wilson321d1782015-11-20 10:27:18 +00002634 struct i915_hw_ppgtt *appgtt =
2635 to_i915(vma->vm->dev)->mm.aliasing_ppgtt;
2636 appgtt->base.insert_entries(&appgtt->base,
2637 vma->ggtt_view.pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08002638 vma->node.start,
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002639 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002640 }
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002641
2642 return 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002643}
2644
2645static void ggtt_unbind_vma(struct i915_vma *vma)
2646{
2647 struct drm_device *dev = vma->vm->dev;
2648 struct drm_i915_private *dev_priv = dev->dev_private;
2649 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002650 const uint64_t size = min_t(uint64_t,
2651 obj->base.size,
2652 vma->node.size);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002653
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002654 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08002655 vma->vm->clear_range(vma->vm,
2656 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002657 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002658 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002659 }
2660
Daniel Vetter08755462015-04-20 09:04:05 -07002661 if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002662 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002663
Ben Widawsky6f65e292013-12-06 14:10:56 -08002664 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08002665 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002666 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002667 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002668 }
Daniel Vetter74163902012-02-15 23:50:21 +01002669}
2670
2671void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2672{
Ben Widawsky5c042282011-10-17 15:51:55 -07002673 struct drm_device *dev = obj->base.dev;
2674 struct drm_i915_private *dev_priv = dev->dev_private;
2675 bool interruptible;
2676
2677 interruptible = do_idling(dev_priv);
2678
Imre Deak5ec5b512015-07-08 19:18:59 +03002679 dma_unmap_sg(&dev->pdev->dev, obj->pages->sgl, obj->pages->nents,
2680 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07002681
2682 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002683}
Daniel Vetter644ec022012-03-26 09:45:40 +02002684
Chris Wilson42d6ab42012-07-26 11:49:32 +01002685static void i915_gtt_color_adjust(struct drm_mm_node *node,
2686 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01002687 u64 *start,
2688 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002689{
2690 if (node->color != color)
2691 *start += 4096;
2692
2693 if (!list_empty(&node->node_list)) {
2694 node = list_entry(node->node_list.next,
2695 struct drm_mm_node,
2696 node_list);
2697 if (node->allocated && node->color != color)
2698 *end -= 4096;
2699 }
2700}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002701
Daniel Vetterf548c0e2014-11-19 21:40:13 +01002702static int i915_gem_setup_global_gtt(struct drm_device *dev,
Michel Thierry088e0df2015-08-07 17:40:17 +01002703 u64 start,
2704 u64 mappable_end,
2705 u64 end)
Daniel Vetter644ec022012-03-26 09:45:40 +02002706{
Ben Widawskye78891c2013-01-25 16:41:04 -08002707 /* Let GEM Manage all of the aperture.
2708 *
2709 * However, leave one page at the end still bound to the scratch page.
2710 * There are a number of places where the hardware apparently prefetches
2711 * past the end of the object, and we've seen multiple hangs with the
2712 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2713 * aperture. One page should be enough to keep any prefetching inside
2714 * of the aperture.
2715 */
Ben Widawsky40d749802013-07-31 16:59:59 -07002716 struct drm_i915_private *dev_priv = dev->dev_private;
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002717 struct i915_address_space *ggtt_vm = &dev_priv->ggtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002718 struct drm_mm_node *entry;
2719 struct drm_i915_gem_object *obj;
2720 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002721 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002722
Ben Widawsky35451cb2013-01-17 12:45:13 -08002723 BUG_ON(mappable_end > end);
2724
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002725 ggtt_vm->start = start;
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002726
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002727 /* Subtract the guard page before address space initialization to
2728 * shrink the range used by drm_mm */
2729 ggtt_vm->total = end - start - PAGE_SIZE;
2730 i915_address_space_init(ggtt_vm, dev_priv);
2731 ggtt_vm->total += PAGE_SIZE;
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002732
2733 if (intel_vgpu_active(dev)) {
2734 ret = intel_vgt_balloon(dev);
2735 if (ret)
2736 return ret;
2737 }
2738
Chris Wilson42d6ab42012-07-26 11:49:32 +01002739 if (!HAS_LLC(dev))
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002740 ggtt_vm->mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02002741
Chris Wilsoned2f3452012-11-15 11:32:19 +00002742 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002743 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07002744 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002745
Michel Thierry088e0df2015-08-07 17:40:17 +01002746 DRM_DEBUG_KMS("reserving preallocated space: %llx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002747 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002748
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002749 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07002750 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002751 if (ret) {
2752 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
2753 return ret;
2754 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002755 vma->bound |= GLOBAL_BIND;
Chris Wilsond0710ab2015-11-20 14:16:39 +00002756 __i915_vma_set_map_and_fenceable(vma);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002757 list_add_tail(&vma->vm_link, &ggtt_vm->inactive_list);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002758 }
2759
Chris Wilsoned2f3452012-11-15 11:32:19 +00002760 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07002761 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002762 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2763 hole_start, hole_end);
Ben Widawsky782f1492014-02-20 11:50:33 -08002764 ggtt_vm->clear_range(ggtt_vm, hole_start,
2765 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002766 }
2767
2768 /* And finally clear the reserved guard page */
Ben Widawsky782f1492014-02-20 11:50:33 -08002769 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002770
Daniel Vetterfa76da32014-08-06 20:19:54 +02002771 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
2772 struct i915_hw_ppgtt *ppgtt;
2773
2774 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2775 if (!ppgtt)
2776 return -ENOMEM;
2777
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002778 ret = __hw_ppgtt_init(dev, ppgtt);
Michel Thierry4933d512015-03-24 15:46:22 +00002779 if (ret) {
Daniel Vetter061dd492015-04-14 17:35:13 +02002780 ppgtt->base.cleanup(&ppgtt->base);
Michel Thierry4933d512015-03-24 15:46:22 +00002781 kfree(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002782 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002783 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002784
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002785 if (ppgtt->base.allocate_va_range)
2786 ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
2787 ppgtt->base.total);
2788 if (ret) {
2789 ppgtt->base.cleanup(&ppgtt->base);
2790 kfree(ppgtt);
2791 return ret;
2792 }
2793
2794 ppgtt->base.clear_range(&ppgtt->base,
2795 ppgtt->base.start,
2796 ppgtt->base.total,
2797 true);
2798
Daniel Vetterfa76da32014-08-06 20:19:54 +02002799 dev_priv->mm.aliasing_ppgtt = ppgtt;
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002800 WARN_ON(dev_priv->ggtt.base.bind_vma != ggtt_bind_vma);
2801 dev_priv->ggtt.base.bind_vma = aliasing_gtt_bind_vma;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002802 }
2803
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002804 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002805}
2806
Ben Widawskyd7e50082012-12-18 10:31:25 -08002807void i915_gem_init_global_gtt(struct drm_device *dev)
2808{
2809 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002810 u64 gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002811
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002812 gtt_size = dev_priv->ggtt.base.total;
2813 mappable_size = dev_priv->ggtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002814
Ben Widawskye78891c2013-01-25 16:41:04 -08002815 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002816}
2817
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002818void i915_global_gtt_cleanup(struct drm_device *dev)
2819{
2820 struct drm_i915_private *dev_priv = dev->dev_private;
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002821 struct i915_address_space *vm = &dev_priv->ggtt.base;
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002822
Daniel Vetter70e32542014-08-06 15:04:57 +02002823 if (dev_priv->mm.aliasing_ppgtt) {
2824 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2825
2826 ppgtt->base.cleanup(&ppgtt->base);
2827 }
2828
Imre Deaka4eba472016-01-19 15:26:32 +02002829 i915_gem_cleanup_stolen(dev);
2830
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002831 if (drm_mm_initialized(&vm->mm)) {
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002832 if (intel_vgpu_active(dev))
2833 intel_vgt_deballoon();
2834
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002835 drm_mm_takedown(&vm->mm);
2836 list_del(&vm->global_link);
2837 }
2838
2839 vm->cleanup(vm);
2840}
Daniel Vetter70e32542014-08-06 15:04:57 +02002841
Daniel Vetter2c642b02015-04-14 17:35:26 +02002842static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002843{
2844 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2845 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2846 return snb_gmch_ctl << 20;
2847}
2848
Daniel Vetter2c642b02015-04-14 17:35:26 +02002849static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002850{
2851 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2852 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2853 if (bdw_gmch_ctl)
2854 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002855
2856#ifdef CONFIG_X86_32
2857 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2858 if (bdw_gmch_ctl > 4)
2859 bdw_gmch_ctl = 4;
2860#endif
2861
Ben Widawsky9459d252013-11-03 16:53:55 -08002862 return bdw_gmch_ctl << 20;
2863}
2864
Daniel Vetter2c642b02015-04-14 17:35:26 +02002865static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002866{
2867 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2868 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2869
2870 if (gmch_ctrl)
2871 return 1 << (20 + gmch_ctrl);
2872
2873 return 0;
2874}
2875
Daniel Vetter2c642b02015-04-14 17:35:26 +02002876static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002877{
2878 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2879 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2880 return snb_gmch_ctl << 25; /* 32 MB units */
2881}
2882
Daniel Vetter2c642b02015-04-14 17:35:26 +02002883static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002884{
2885 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2886 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2887 return bdw_gmch_ctl << 25; /* 32 MB units */
2888}
2889
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002890static size_t chv_get_stolen_size(u16 gmch_ctrl)
2891{
2892 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2893 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2894
2895 /*
2896 * 0x0 to 0x10: 32MB increments starting at 0MB
2897 * 0x11 to 0x16: 4MB increments starting at 8MB
2898 * 0x17 to 0x1d: 4MB increments start at 36MB
2899 */
2900 if (gmch_ctrl < 0x11)
2901 return gmch_ctrl << 25;
2902 else if (gmch_ctrl < 0x17)
2903 return (gmch_ctrl - 0x11 + 2) << 22;
2904 else
2905 return (gmch_ctrl - 0x17 + 9) << 22;
2906}
2907
Damien Lespiau66375012014-01-09 18:02:46 +00002908static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2909{
2910 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2911 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2912
2913 if (gen9_gmch_ctl < 0xf0)
2914 return gen9_gmch_ctl << 25; /* 32 MB units */
2915 else
2916 /* 4MB increments starting at 0xf0 for 4MB */
2917 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2918}
2919
Ben Widawsky63340132013-11-04 19:32:22 -08002920static int ggtt_probe_common(struct drm_device *dev,
2921 size_t gtt_size)
2922{
2923 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002924 struct i915_page_scratch *scratch_page;
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002925 phys_addr_t gtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08002926
2927 /* For Modern GENs the PTEs and register space are split in the BAR */
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002928 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
Ben Widawsky63340132013-11-04 19:32:22 -08002929 (pci_resource_len(dev->pdev, 0) / 2);
2930
Imre Deak2a073f892015-03-27 13:07:33 +02002931 /*
2932 * On BXT writes larger than 64 bit to the GTT pagetable range will be
2933 * dropped. For WC mappings in general we have 64 byte burst writes
2934 * when the WC buffer is flushed, so we can't use it, but have to
2935 * resort to an uncached mapping. The WC issue is easily caught by the
2936 * readback check when writing GTT PTE entries.
2937 */
2938 if (IS_BROXTON(dev))
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002939 dev_priv->ggtt.gsm = ioremap_nocache(gtt_phys_addr, gtt_size);
Imre Deak2a073f892015-03-27 13:07:33 +02002940 else
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002941 dev_priv->ggtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
2942 if (!dev_priv->ggtt.gsm) {
Ben Widawsky63340132013-11-04 19:32:22 -08002943 DRM_ERROR("Failed to map the gtt page table\n");
2944 return -ENOMEM;
2945 }
2946
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002947 scratch_page = alloc_scratch_page(dev);
2948 if (IS_ERR(scratch_page)) {
Ben Widawsky63340132013-11-04 19:32:22 -08002949 DRM_ERROR("Scratch setup failed\n");
2950 /* iounmap will also get called at remove, but meh */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002951 iounmap(dev_priv->ggtt.gsm);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002952 return PTR_ERR(scratch_page);
Ben Widawsky63340132013-11-04 19:32:22 -08002953 }
2954
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002955 dev_priv->ggtt.base.scratch_page = scratch_page;
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002956
2957 return 0;
Ben Widawsky63340132013-11-04 19:32:22 -08002958}
2959
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002960/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2961 * bits. When using advanced contexts each context stores its own PAT, but
2962 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002963static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002964{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002965 uint64_t pat;
2966
2967 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2968 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2969 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2970 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2971 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2972 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2973 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2974 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2975
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002976 if (!USES_PPGTT(dev_priv->dev))
2977 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2978 * so RTL will always use the value corresponding to
2979 * pat_sel = 000".
2980 * So let's disable cache for GGTT to avoid screen corruptions.
2981 * MOCS still can be used though.
2982 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2983 * before this patch, i.e. the same uncached + snooping access
2984 * like on gen6/7 seems to be in effect.
2985 * - So this just fixes blitter/render access. Again it looks
2986 * like it's not just uncached access, but uncached + snooping.
2987 * So we can still hold onto all our assumptions wrt cpu
2988 * clflushing on LLC machines.
2989 */
2990 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2991
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002992 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2993 * write would work. */
Ville Syrjälä7e435ad2015-09-18 20:03:25 +03002994 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
2995 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002996}
2997
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002998static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2999{
3000 uint64_t pat;
3001
3002 /*
3003 * Map WB on BDW to snooped on CHV.
3004 *
3005 * Only the snoop bit has meaning for CHV, the rest is
3006 * ignored.
3007 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02003008 * The hardware will never snoop for certain types of accesses:
3009 * - CPU GTT (GMADR->GGTT->no snoop->memory)
3010 * - PPGTT page tables
3011 * - some other special cycles
3012 *
3013 * As with BDW, we also need to consider the following for GT accesses:
3014 * "For GGTT, there is NO pat_sel[2:0] from the entry,
3015 * so RTL will always use the value corresponding to
3016 * pat_sel = 000".
3017 * Which means we must set the snoop bit in PAT entry 0
3018 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003019 */
3020 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
3021 GEN8_PPAT(1, 0) |
3022 GEN8_PPAT(2, 0) |
3023 GEN8_PPAT(3, 0) |
3024 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
3025 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
3026 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
3027 GEN8_PPAT(7, CHV_PPAT_SNOOP);
3028
Ville Syrjälä7e435ad2015-09-18 20:03:25 +03003029 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
3030 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003031}
3032
Joonas Lahtinend507d732016-03-18 10:42:58 +02003033static int gen8_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawsky63340132013-11-04 19:32:22 -08003034{
Joonas Lahtinend507d732016-03-18 10:42:58 +02003035 struct drm_device *dev = ggtt->base.dev;
Ben Widawsky63340132013-11-04 19:32:22 -08003036 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky63340132013-11-04 19:32:22 -08003037 u16 snb_gmch_ctl;
3038 int ret;
3039
3040 /* TODO: We're not aware of mappable constraints on gen8 yet */
Joonas Lahtinend507d732016-03-18 10:42:58 +02003041 ggtt->mappable_base = pci_resource_start(dev->pdev, 2);
3042 ggtt->mappable_end = pci_resource_len(dev->pdev, 2);
Ben Widawsky63340132013-11-04 19:32:22 -08003043
3044 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
3045 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
3046
3047 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
3048
Damien Lespiau66375012014-01-09 18:02:46 +00003049 if (INTEL_INFO(dev)->gen >= 9) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003050 ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
3051 ggtt->size = gen8_get_total_gtt_size(snb_gmch_ctl);
Damien Lespiau66375012014-01-09 18:02:46 +00003052 } else if (IS_CHERRYVIEW(dev)) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003053 ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
3054 ggtt->size = chv_get_total_gtt_size(snb_gmch_ctl);
Damien Lespiaud7f25f22014-05-08 22:19:40 +03003055 } else {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003056 ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
3057 ggtt->size = gen8_get_total_gtt_size(snb_gmch_ctl);
Damien Lespiaud7f25f22014-05-08 22:19:40 +03003058 }
Ben Widawsky63340132013-11-04 19:32:22 -08003059
Joonas Lahtinend507d732016-03-18 10:42:58 +02003060 ggtt->base.total = (ggtt->size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08003061
Sumit Singh5a4e33a2015-03-17 11:39:31 +02003062 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003063 chv_setup_private_ppat(dev_priv);
3064 else
3065 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08003066
Joonas Lahtinend507d732016-03-18 10:42:58 +02003067 ret = ggtt_probe_common(dev, ggtt->size);
Ben Widawsky63340132013-11-04 19:32:22 -08003068
Joonas Lahtinend507d732016-03-18 10:42:58 +02003069 ggtt->base.clear_range = gen8_ggtt_clear_range;
Chris Wilsonc1403302015-11-18 15:19:39 +00003070 if (IS_CHERRYVIEW(dev_priv))
Joonas Lahtinend507d732016-03-18 10:42:58 +02003071 ggtt->base.insert_entries = gen8_ggtt_insert_entries__BKL;
3072 else
3073 ggtt->base.insert_entries = gen8_ggtt_insert_entries;
3074 ggtt->base.bind_vma = ggtt_bind_vma;
3075 ggtt->base.unbind_vma = ggtt_unbind_vma;
3076
Chris Wilson5bab6f62015-10-23 18:43:32 +01003077
Ben Widawsky63340132013-11-04 19:32:22 -08003078 return ret;
3079}
3080
Joonas Lahtinend507d732016-03-18 10:42:58 +02003081static int gen6_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003082{
Joonas Lahtinend507d732016-03-18 10:42:58 +02003083 struct drm_device *dev = ggtt->base.dev;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003084 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003085 int ret;
3086
Joonas Lahtinend507d732016-03-18 10:42:58 +02003087 ggtt->mappable_base = pci_resource_start(dev->pdev, 2);
3088 ggtt->mappable_end = pci_resource_len(dev->pdev, 2);
Ben Widawsky41907dd2013-02-08 11:32:47 -08003089
Ben Widawskybaa09f52013-01-24 13:49:57 -08003090 /* 64/512MB is the current min/max we actually know of, but this is just
3091 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003092 */
Joonas Lahtinend507d732016-03-18 10:42:58 +02003093 if ((ggtt->mappable_end < (64<<20) || (ggtt->mappable_end > (512<<20)))) {
3094 DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003095 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003096 }
3097
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003098 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
3099 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08003100 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003101
Joonas Lahtinend507d732016-03-18 10:42:58 +02003102 ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
3103 ggtt->size = gen6_get_total_gtt_size(snb_gmch_ctl);
3104 ggtt->base.total = (ggtt->size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003105
Joonas Lahtinend507d732016-03-18 10:42:58 +02003106 ret = ggtt_probe_common(dev, ggtt->size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003107
Joonas Lahtinend507d732016-03-18 10:42:58 +02003108 ggtt->base.clear_range = gen6_ggtt_clear_range;
3109 ggtt->base.insert_entries = gen6_ggtt_insert_entries;
3110 ggtt->base.bind_vma = ggtt_bind_vma;
3111 ggtt->base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003112
3113 return ret;
3114}
3115
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003116static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003117{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003118 struct i915_ggtt *ggtt = container_of(vm, struct i915_ggtt, base);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003119
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003120 iounmap(ggtt->gsm);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03003121 free_scratch_page(vm->dev, vm->scratch_page);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003122}
3123
Joonas Lahtinend507d732016-03-18 10:42:58 +02003124static int i915_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003125{
Joonas Lahtinend507d732016-03-18 10:42:58 +02003126 struct drm_device *dev = ggtt->base.dev;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003127 struct drm_i915_private *dev_priv = dev->dev_private;
3128 int ret;
3129
Ben Widawskybaa09f52013-01-24 13:49:57 -08003130 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
3131 if (!ret) {
3132 DRM_ERROR("failed to set up gmch\n");
3133 return -EIO;
3134 }
3135
Joonas Lahtinend507d732016-03-18 10:42:58 +02003136 intel_gtt_get(&ggtt->base.total, &ggtt->stolen_size,
3137 &ggtt->mappable_base, &ggtt->mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003138
Joonas Lahtinend507d732016-03-18 10:42:58 +02003139 ggtt->do_idle_maps = needs_idle_maps(dev_priv->dev);
3140 ggtt->base.insert_entries = i915_ggtt_insert_entries;
3141 ggtt->base.clear_range = i915_ggtt_clear_range;
3142 ggtt->base.bind_vma = ggtt_bind_vma;
3143 ggtt->base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003144
Joonas Lahtinend507d732016-03-18 10:42:58 +02003145 if (unlikely(ggtt->do_idle_maps))
Chris Wilsonc0a7f812013-12-30 12:16:15 +00003146 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
3147
Ben Widawskybaa09f52013-01-24 13:49:57 -08003148 return 0;
3149}
3150
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003151static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003152{
3153 intel_gmch_remove();
3154}
3155
3156int i915_gem_gtt_init(struct drm_device *dev)
3157{
3158 struct drm_i915_private *dev_priv = dev->dev_private;
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003159 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003160 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003161
Ben Widawskybaa09f52013-01-24 13:49:57 -08003162 if (INTEL_INFO(dev)->gen <= 5) {
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003163 ggtt->probe = i915_gmch_probe;
3164 ggtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08003165 } else if (INTEL_INFO(dev)->gen < 8) {
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003166 ggtt->probe = gen6_gmch_probe;
3167 ggtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07003168 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003169 ggtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07003170 else if (IS_HASWELL(dev))
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003171 ggtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07003172 else if (IS_VALLEYVIEW(dev))
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003173 ggtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01003174 else if (INTEL_INFO(dev)->gen >= 7)
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003175 ggtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07003176 else
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003177 ggtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08003178 } else {
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003179 ggtt->probe = gen8_gmch_probe;
3180 ggtt->base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003181 }
3182
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003183 ggtt->base.dev = dev;
3184 ggtt->base.is_ggtt = true;
Mika Kuoppalac114f762015-06-25 18:35:13 +03003185
Joonas Lahtinend507d732016-03-18 10:42:58 +02003186 ret = ggtt->probe(ggtt);
Ben Widawskya54c0c22013-01-24 14:45:00 -08003187 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003188 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003189
Chris Wilsonc890e2d2016-03-18 10:42:59 +02003190 if ((ggtt->base.total - 1) >> 32) {
3191 DRM_ERROR("We never expected a Global GTT with more than 32bits"
3192 "of address space! Found %lldM!\n",
3193 ggtt->base.total >> 20);
3194 ggtt->base.total = 1ULL << 32;
3195 ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
3196 }
3197
Imre Deaka4eba472016-01-19 15:26:32 +02003198 /*
3199 * Initialise stolen early so that we may reserve preallocated
3200 * objects for the BIOS to KMS transition.
3201 */
3202 ret = i915_gem_init_stolen(dev);
3203 if (ret)
3204 goto out_gtt_cleanup;
3205
Ben Widawskybaa09f52013-01-24 13:49:57 -08003206 /* GMADR is the PCI mmio aperture into the global GTT. */
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003207 DRM_INFO("Memory usable by graphics device = %lluM\n",
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003208 ggtt->base.total >> 20);
3209 DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
3210 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", ggtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02003211#ifdef CONFIG_INTEL_IOMMU
3212 if (intel_iommu_gfx_mapped)
3213 DRM_INFO("VT-d active for gfx access\n");
3214#endif
Daniel Vettercfa7c862014-04-29 11:53:58 +02003215 /*
3216 * i915.enable_ppgtt is read-only, so do an early pass to validate the
3217 * user's requested state against the hardware/driver capabilities. We
3218 * do this now so that we can print out any log messages once rather
3219 * than every time we check intel_enable_ppgtt().
3220 */
3221 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
3222 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08003223
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003224 return 0;
Imre Deaka4eba472016-01-19 15:26:32 +02003225
3226out_gtt_cleanup:
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003227 ggtt->base.cleanup(&dev_priv->ggtt.base);
Imre Deaka4eba472016-01-19 15:26:32 +02003228
3229 return ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02003230}
Ben Widawsky6f65e292013-12-06 14:10:56 -08003231
Daniel Vetterfa423312015-04-14 17:35:23 +02003232void i915_gem_restore_gtt_mappings(struct drm_device *dev)
3233{
3234 struct drm_i915_private *dev_priv = dev->dev_private;
3235 struct drm_i915_gem_object *obj;
3236 struct i915_address_space *vm;
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003237 struct i915_vma *vma;
3238 bool flush;
Daniel Vetterfa423312015-04-14 17:35:23 +02003239
3240 i915_check_and_clear_faults(dev);
3241
3242 /* First fill our portion of the GTT with scratch pages */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003243 dev_priv->ggtt.base.clear_range(&dev_priv->ggtt.base,
3244 dev_priv->ggtt.base.start,
3245 dev_priv->ggtt.base.total,
Daniel Vetterfa423312015-04-14 17:35:23 +02003246 true);
3247
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003248 /* Cache flush objects bound into GGTT and rebind them. */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003249 vm = &dev_priv->ggtt.base;
Daniel Vetterfa423312015-04-14 17:35:23 +02003250 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003251 flush = false;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003252 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003253 if (vma->vm != vm)
3254 continue;
Daniel Vetterfa423312015-04-14 17:35:23 +02003255
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003256 WARN_ON(i915_vma_bind(vma, obj->cache_level,
3257 PIN_UPDATE));
3258
3259 flush = true;
3260 }
3261
3262 if (flush)
3263 i915_gem_clflush_object(obj, obj->pin_display);
Daniel Vetterfa423312015-04-14 17:35:23 +02003264 }
3265
Daniel Vetterfa423312015-04-14 17:35:23 +02003266 if (INTEL_INFO(dev)->gen >= 8) {
3267 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
3268 chv_setup_private_ppat(dev_priv);
3269 else
3270 bdw_setup_private_ppat(dev_priv);
3271
3272 return;
3273 }
3274
3275 if (USES_PPGTT(dev)) {
3276 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3277 /* TODO: Perhaps it shouldn't be gen6 specific */
3278
3279 struct i915_hw_ppgtt *ppgtt =
3280 container_of(vm, struct i915_hw_ppgtt,
3281 base);
3282
3283 if (i915_is_ggtt(vm))
3284 ppgtt = dev_priv->mm.aliasing_ppgtt;
3285
3286 gen6_write_page_range(dev_priv, &ppgtt->pd,
3287 0, ppgtt->base.total);
3288 }
3289 }
3290
3291 i915_ggtt_flush(dev_priv);
3292}
3293
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003294static struct i915_vma *
3295__i915_gem_vma_create(struct drm_i915_gem_object *obj,
3296 struct i915_address_space *vm,
3297 const struct i915_ggtt_view *ggtt_view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08003298{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03003299 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003300
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003301 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
3302 return ERR_PTR(-EINVAL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01003303
3304 vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03003305 if (vma == NULL)
3306 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003307
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003308 INIT_LIST_HEAD(&vma->vm_link);
3309 INIT_LIST_HEAD(&vma->obj_link);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003310 INIT_LIST_HEAD(&vma->exec_list);
3311 vma->vm = vm;
3312 vma->obj = obj;
Chris Wilson596c5922016-02-26 11:03:20 +00003313 vma->is_ggtt = i915_is_ggtt(vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003314
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003315 if (i915_is_ggtt(vm))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003316 vma->ggtt_view = *ggtt_view;
Chris Wilson596c5922016-02-26 11:03:20 +00003317 else
3318 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08003319
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003320 list_add_tail(&vma->obj_link, &obj->vma_list);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003321
3322 return vma;
3323}
3324
3325struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003326i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
3327 struct i915_address_space *vm)
Ben Widawsky6f65e292013-12-06 14:10:56 -08003328{
3329 struct i915_vma *vma;
3330
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003331 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003332 if (!vma)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003333 vma = __i915_gem_vma_create(obj, vm,
3334 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003335
3336 return vma;
3337}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003338
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003339struct i915_vma *
3340i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3341 const struct i915_ggtt_view *view)
3342{
3343 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
3344 struct i915_vma *vma;
3345
3346 if (WARN_ON(!view))
3347 return ERR_PTR(-EINVAL);
3348
3349 vma = i915_gem_obj_to_ggtt_view(obj, view);
3350
3351 if (IS_ERR(vma))
3352 return vma;
3353
3354 if (!vma)
3355 vma = __i915_gem_vma_create(obj, ggtt, view);
3356
3357 return vma;
3358
3359}
3360
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003361static struct scatterlist *
Ville Syrjälä2d7f3bd2016-01-14 15:22:11 +02003362rotate_pages(const dma_addr_t *in, unsigned int offset,
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003363 unsigned int width, unsigned int height,
Ville Syrjälä87130252016-01-20 21:05:23 +02003364 unsigned int stride,
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003365 struct sg_table *st, struct scatterlist *sg)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003366{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003367 unsigned int column, row;
3368 unsigned int src_idx;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003369
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003370 for (column = 0; column < width; column++) {
Ville Syrjälä87130252016-01-20 21:05:23 +02003371 src_idx = stride * (height - 1) + column;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003372 for (row = 0; row < height; row++) {
3373 st->nents++;
3374 /* We don't need the pages, but need to initialize
3375 * the entries so the sg list can be happily traversed.
3376 * The only thing we need are DMA addresses.
3377 */
3378 sg_set_page(sg, NULL, PAGE_SIZE, 0);
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003379 sg_dma_address(sg) = in[offset + src_idx];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003380 sg_dma_len(sg) = PAGE_SIZE;
3381 sg = sg_next(sg);
Ville Syrjälä87130252016-01-20 21:05:23 +02003382 src_idx -= stride;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003383 }
3384 }
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003385
3386 return sg;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003387}
3388
3389static struct sg_table *
Ville Syrjälä11d23e62016-01-20 21:05:24 +02003390intel_rotate_fb_obj_pages(struct intel_rotation_info *rot_info,
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003391 struct drm_i915_gem_object *obj)
3392{
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003393 unsigned int size_pages = rot_info->plane[0].width * rot_info->plane[0].height;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003394 unsigned int size_pages_uv;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003395 struct sg_page_iter sg_iter;
3396 unsigned long i;
3397 dma_addr_t *page_addr_list;
3398 struct sg_table *st;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003399 unsigned int uv_start_page;
3400 struct scatterlist *sg;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00003401 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003402
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003403 /* Allocate a temporary list of source pages for random access. */
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01003404 page_addr_list = drm_malloc_ab(obj->base.size / PAGE_SIZE,
3405 sizeof(dma_addr_t));
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003406 if (!page_addr_list)
3407 return ERR_PTR(ret);
3408
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003409 /* Account for UV plane with NV12. */
3410 if (rot_info->pixel_format == DRM_FORMAT_NV12)
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003411 size_pages_uv = rot_info->plane[1].width * rot_info->plane[1].height;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003412 else
3413 size_pages_uv = 0;
3414
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003415 /* Allocate target SG list. */
3416 st = kmalloc(sizeof(*st), GFP_KERNEL);
3417 if (!st)
3418 goto err_st_alloc;
3419
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003420 ret = sg_alloc_table(st, size_pages + size_pages_uv, GFP_KERNEL);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003421 if (ret)
3422 goto err_sg_alloc;
3423
3424 /* Populate source page list from the object. */
3425 i = 0;
3426 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
3427 page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
3428 i++;
3429 }
3430
Ville Syrjälä11f20322016-02-15 22:54:46 +02003431 st->nents = 0;
3432 sg = st->sgl;
3433
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003434 /* Rotate the pages. */
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003435 sg = rotate_pages(page_addr_list, 0,
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003436 rot_info->plane[0].width, rot_info->plane[0].height,
3437 rot_info->plane[0].width,
Ville Syrjälä11f20322016-02-15 22:54:46 +02003438 st, sg);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003439
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003440 /* Append the UV plane if NV12. */
3441 if (rot_info->pixel_format == DRM_FORMAT_NV12) {
3442 uv_start_page = size_pages;
3443
3444 /* Check for tile-row un-alignment. */
3445 if (offset_in_page(rot_info->uv_offset))
3446 uv_start_page--;
3447
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003448 rot_info->uv_start_page = uv_start_page;
3449
Ville Syrjälä11f20322016-02-15 22:54:46 +02003450 sg = rotate_pages(page_addr_list, rot_info->uv_start_page,
3451 rot_info->plane[1].width, rot_info->plane[1].height,
3452 rot_info->plane[1].width,
3453 st, sg);
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003454 }
3455
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003456 DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages (%u plane 0)).\n",
3457 obj->base.size, rot_info->plane[0].width,
3458 rot_info->plane[0].height, size_pages + size_pages_uv,
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003459 size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003460
3461 drm_free_large(page_addr_list);
3462
3463 return st;
3464
3465err_sg_alloc:
3466 kfree(st);
3467err_st_alloc:
3468 drm_free_large(page_addr_list);
3469
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003470 DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%d) (%ux%u tiles, %u pages (%u plane 0))\n",
3471 obj->base.size, ret, rot_info->plane[0].width,
3472 rot_info->plane[0].height, size_pages + size_pages_uv,
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003473 size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003474 return ERR_PTR(ret);
3475}
3476
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003477static struct sg_table *
3478intel_partial_pages(const struct i915_ggtt_view *view,
3479 struct drm_i915_gem_object *obj)
3480{
3481 struct sg_table *st;
3482 struct scatterlist *sg;
3483 struct sg_page_iter obj_sg_iter;
3484 int ret = -ENOMEM;
3485
3486 st = kmalloc(sizeof(*st), GFP_KERNEL);
3487 if (!st)
3488 goto err_st_alloc;
3489
3490 ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
3491 if (ret)
3492 goto err_sg_alloc;
3493
3494 sg = st->sgl;
3495 st->nents = 0;
3496 for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
3497 view->params.partial.offset)
3498 {
3499 if (st->nents >= view->params.partial.size)
3500 break;
3501
3502 sg_set_page(sg, NULL, PAGE_SIZE, 0);
3503 sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
3504 sg_dma_len(sg) = PAGE_SIZE;
3505
3506 sg = sg_next(sg);
3507 st->nents++;
3508 }
3509
3510 return st;
3511
3512err_sg_alloc:
3513 kfree(st);
3514err_st_alloc:
3515 return ERR_PTR(ret);
3516}
3517
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02003518static int
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003519i915_get_ggtt_vma_pages(struct i915_vma *vma)
3520{
3521 int ret = 0;
3522
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003523 if (vma->ggtt_view.pages)
3524 return 0;
3525
3526 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
3527 vma->ggtt_view.pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003528 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
3529 vma->ggtt_view.pages =
Ville Syrjälä11d23e62016-01-20 21:05:24 +02003530 intel_rotate_fb_obj_pages(&vma->ggtt_view.params.rotated, vma->obj);
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003531 else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
3532 vma->ggtt_view.pages =
3533 intel_partial_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003534 else
3535 WARN_ONCE(1, "GGTT view %u not implemented!\n",
3536 vma->ggtt_view.type);
3537
3538 if (!vma->ggtt_view.pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003539 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003540 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003541 ret = -EINVAL;
3542 } else if (IS_ERR(vma->ggtt_view.pages)) {
3543 ret = PTR_ERR(vma->ggtt_view.pages);
3544 vma->ggtt_view.pages = NULL;
3545 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
3546 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003547 }
3548
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003549 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003550}
3551
3552/**
3553 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
3554 * @vma: VMA to map
3555 * @cache_level: mapping cache level
3556 * @flags: flags like global or local mapping
3557 *
3558 * DMA addresses are taken from the scatter-gather table of this object (or of
3559 * this VMA in case of non-default GGTT views) and PTE entries set up.
3560 * Note that DMA addresses are also the only part of the SG table we care about.
3561 */
3562int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3563 u32 flags)
3564{
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003565 int ret;
3566 u32 bind_flags;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03003567
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003568 if (WARN_ON(flags == 0))
3569 return -EINVAL;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03003570
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003571 bind_flags = 0;
Daniel Vetter08755462015-04-20 09:04:05 -07003572 if (flags & PIN_GLOBAL)
3573 bind_flags |= GLOBAL_BIND;
3574 if (flags & PIN_USER)
3575 bind_flags |= LOCAL_BIND;
3576
3577 if (flags & PIN_UPDATE)
3578 bind_flags |= vma->bound;
3579 else
3580 bind_flags &= ~vma->bound;
3581
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003582 if (bind_flags == 0)
3583 return 0;
3584
3585 if (vma->bound == 0 && vma->vm->allocate_va_range) {
Mika Kuoppalab2dd4512015-06-25 18:35:15 +03003586 /* XXX: i915_vma_pin() will fix this +- hack */
3587 vma->pin_count++;
Chris Wilson596c5922016-02-26 11:03:20 +00003588 trace_i915_va_alloc(vma);
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003589 ret = vma->vm->allocate_va_range(vma->vm,
3590 vma->node.start,
3591 vma->node.size);
Mika Kuoppalab2dd4512015-06-25 18:35:15 +03003592 vma->pin_count--;
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003593 if (ret)
3594 return ret;
3595 }
3596
3597 ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02003598 if (ret)
3599 return ret;
Daniel Vetter08755462015-04-20 09:04:05 -07003600
3601 vma->bound |= bind_flags;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003602
3603 return 0;
3604}
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003605
3606/**
3607 * i915_ggtt_view_size - Get the size of a GGTT view.
3608 * @obj: Object the view is of.
3609 * @view: The view in question.
3610 *
3611 * @return The size of the GGTT view in bytes.
3612 */
3613size_t
3614i915_ggtt_view_size(struct drm_i915_gem_object *obj,
3615 const struct i915_ggtt_view *view)
3616{
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01003617 if (view->type == I915_GGTT_VIEW_NORMAL) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003618 return obj->base.size;
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01003619 } else if (view->type == I915_GGTT_VIEW_ROTATED) {
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003620 return intel_rotation_info_size(&view->params.rotated) << PAGE_SHIFT;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003621 } else if (view->type == I915_GGTT_VIEW_PARTIAL) {
3622 return view->params.partial.size << PAGE_SHIFT;
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003623 } else {
3624 WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type);
3625 return obj->base.size;
3626 }
3627}