blob: 87947ecf28106612c1c90b848f9d5868d17ff283 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
Chris Wilson5bab6f62015-10-23 18:43:32 +010027#include <linux/stop_machine.h>
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010030#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080031#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010032#include "i915_trace.h"
33#include "intel_drv.h"
34
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000035/**
36 * DOC: Global GTT views
37 *
38 * Background and previous state
39 *
40 * Historically objects could exists (be bound) in global GTT space only as
41 * singular instances with a view representing all of the object's backing pages
42 * in a linear fashion. This view will be called a normal view.
43 *
44 * To support multiple views of the same object, where the number of mapped
45 * pages is not equal to the backing store, or where the layout of the pages
46 * is not linear, concept of a GGTT view was added.
47 *
48 * One example of an alternative view is a stereo display driven by a single
49 * image. In this case we would have a framebuffer looking like this
50 * (2x2 pages):
51 *
52 * 12
53 * 34
54 *
55 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
56 * rendering. In contrast, fed to the display engine would be an alternative
57 * view which could look something like this:
58 *
59 * 1212
60 * 3434
61 *
62 * In this example both the size and layout of pages in the alternative view is
63 * different from the normal view.
64 *
65 * Implementation and usage
66 *
67 * GGTT views are implemented using VMAs and are distinguished via enum
68 * i915_ggtt_view_type and struct i915_ggtt_view.
69 *
70 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020071 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
72 * renaming in large amounts of code. They take the struct i915_ggtt_view
73 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000074 *
75 * As a helper for callers which are only interested in the normal view,
76 * globally const i915_ggtt_view_normal singleton instance exists. All old core
77 * GEM API functions, the ones not taking the view parameter, are operating on,
78 * or with the normal GGTT view.
79 *
80 * Code wanting to add or use a new GGTT view needs to:
81 *
82 * 1. Add a new enum with a suitable name.
83 * 2. Extend the metadata in the i915_ggtt_view structure if required.
84 * 3. Add support to i915_get_vma_pages().
85 *
86 * New views are required to build a scatter-gather table from within the
87 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
88 * exists for the lifetime of an VMA.
89 *
90 * Core API is designed to have copy semantics which means that passed in
91 * struct i915_ggtt_view does not need to be persistent (left around after
92 * calling the core API functions).
93 *
94 */
95
Daniel Vetter70b9f6f2015-04-14 17:35:27 +020096static int
97i915_get_ggtt_vma_pages(struct i915_vma *vma);
98
Ville Syrjäläb5e16982016-01-14 15:22:10 +020099const struct i915_ggtt_view i915_ggtt_view_normal = {
100 .type = I915_GGTT_VIEW_NORMAL,
101};
Joonas Lahtinen9abc4642015-03-27 13:09:22 +0200102const struct i915_ggtt_view i915_ggtt_view_rotated = {
Ville Syrjäläb5e16982016-01-14 15:22:10 +0200103 .type = I915_GGTT_VIEW_ROTATED,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +0200104};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000105
Daniel Vettercfa7c862014-04-29 11:53:58 +0200106static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
107{
Chris Wilson1893a712014-09-19 11:56:27 +0100108 bool has_aliasing_ppgtt;
109 bool has_full_ppgtt;
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100110 bool has_full_48bit_ppgtt;
Chris Wilson1893a712014-09-19 11:56:27 +0100111
112 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
113 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100114 has_full_48bit_ppgtt = IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9;
Chris Wilson1893a712014-09-19 11:56:27 +0100115
Yu Zhang71ba2d62015-02-10 19:05:54 +0800116 if (intel_vgpu_active(dev))
117 has_full_ppgtt = false; /* emulation is too hard */
118
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000119 /*
120 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
121 * execlists, the sole mechanism available to submit work.
122 */
123 if (INTEL_INFO(dev)->gen < 9 &&
124 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
Daniel Vettercfa7c862014-04-29 11:53:58 +0200125 return 0;
126
127 if (enable_ppgtt == 1)
128 return 1;
129
Chris Wilson1893a712014-09-19 11:56:27 +0100130 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200131 return 2;
132
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100133 if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
134 return 3;
135
Daniel Vetter93a25a92014-03-06 09:40:43 +0100136#ifdef CONFIG_INTEL_IOMMU
137 /* Disable ppgtt on SNB if VT-d is on. */
138 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
139 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200140 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100141 }
142#endif
143
Jesse Barnes62942ed2014-06-13 09:28:33 -0700144 /* Early VLV doesn't have this */
Wayne Boyer666a4532015-12-09 12:29:35 -0800145 if (IS_VALLEYVIEW(dev) && dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700146 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
147 return 0;
148 }
149
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000150 if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100151 return has_full_48bit_ppgtt ? 3 : 2;
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000152 else
153 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100154}
155
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200156static int ppgtt_bind_vma(struct i915_vma *vma,
157 enum i915_cache_level cache_level,
158 u32 unused)
Daniel Vetter47552652015-04-14 17:35:24 +0200159{
160 u32 pte_flags = 0;
161
162 /* Currently applicable only to VLV */
163 if (vma->obj->gt_ro)
164 pte_flags |= PTE_READ_ONLY;
165
166 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
167 cache_level, pte_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200168
169 return 0;
Daniel Vetter47552652015-04-14 17:35:24 +0200170}
171
172static void ppgtt_unbind_vma(struct i915_vma *vma)
173{
174 vma->vm->clear_range(vma->vm,
175 vma->node.start,
176 vma->obj->base.size,
177 true);
178}
Ben Widawsky6f65e292013-12-06 14:10:56 -0800179
Daniel Vetter2c642b02015-04-14 17:35:26 +0200180static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
181 enum i915_cache_level level,
182 bool valid)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700183{
Michel Thierry07749ef2015-03-16 16:00:54 +0000184 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700185 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300186
187 switch (level) {
188 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800189 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300190 break;
191 case I915_CACHE_WT:
192 pte |= PPAT_DISPLAY_ELLC_INDEX;
193 break;
194 default:
195 pte |= PPAT_CACHED_INDEX;
196 break;
197 }
198
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700199 return pte;
200}
201
Mika Kuoppalafe36f552015-06-25 18:35:16 +0300202static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
203 const enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800204{
Michel Thierry07749ef2015-03-16 16:00:54 +0000205 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800206 pde |= addr;
207 if (level != I915_CACHE_NONE)
208 pde |= PPAT_CACHED_PDE_INDEX;
209 else
210 pde |= PPAT_UNCACHED_INDEX;
211 return pde;
212}
213
Michel Thierry762d9932015-07-30 11:05:29 +0100214#define gen8_pdpe_encode gen8_pde_encode
215#define gen8_pml4e_encode gen8_pde_encode
216
Michel Thierry07749ef2015-03-16 16:00:54 +0000217static gen6_pte_t snb_pte_encode(dma_addr_t addr,
218 enum i915_cache_level level,
219 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700220{
Michel Thierry07749ef2015-03-16 16:00:54 +0000221 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700222 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700223
224 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100225 case I915_CACHE_L3_LLC:
226 case I915_CACHE_LLC:
227 pte |= GEN6_PTE_CACHE_LLC;
228 break;
229 case I915_CACHE_NONE:
230 pte |= GEN6_PTE_UNCACHED;
231 break;
232 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100233 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100234 }
235
236 return pte;
237}
238
Michel Thierry07749ef2015-03-16 16:00:54 +0000239static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
240 enum i915_cache_level level,
241 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100242{
Michel Thierry07749ef2015-03-16 16:00:54 +0000243 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100244 pte |= GEN6_PTE_ADDR_ENCODE(addr);
245
246 switch (level) {
247 case I915_CACHE_L3_LLC:
248 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700249 break;
250 case I915_CACHE_LLC:
251 pte |= GEN6_PTE_CACHE_LLC;
252 break;
253 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700254 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700255 break;
256 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100257 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700258 }
259
Ben Widawsky54d12522012-09-24 16:44:32 -0700260 return pte;
261}
262
Michel Thierry07749ef2015-03-16 16:00:54 +0000263static gen6_pte_t byt_pte_encode(dma_addr_t addr,
264 enum i915_cache_level level,
265 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700266{
Michel Thierry07749ef2015-03-16 16:00:54 +0000267 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700268 pte |= GEN6_PTE_ADDR_ENCODE(addr);
269
Akash Goel24f3a8c2014-06-17 10:59:42 +0530270 if (!(flags & PTE_READ_ONLY))
271 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700272
273 if (level != I915_CACHE_NONE)
274 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
275
276 return pte;
277}
278
Michel Thierry07749ef2015-03-16 16:00:54 +0000279static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
280 enum i915_cache_level level,
281 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700282{
Michel Thierry07749ef2015-03-16 16:00:54 +0000283 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700284 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700285
286 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700287 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700288
289 return pte;
290}
291
Michel Thierry07749ef2015-03-16 16:00:54 +0000292static gen6_pte_t iris_pte_encode(dma_addr_t addr,
293 enum i915_cache_level level,
294 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700295{
Michel Thierry07749ef2015-03-16 16:00:54 +0000296 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700297 pte |= HSW_PTE_ADDR_ENCODE(addr);
298
Chris Wilson651d7942013-08-08 14:41:10 +0100299 switch (level) {
300 case I915_CACHE_NONE:
301 break;
302 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000303 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100304 break;
305 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000306 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100307 break;
308 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700309
310 return pte;
311}
312
Mika Kuoppalac114f762015-06-25 18:35:13 +0300313static int __setup_page_dma(struct drm_device *dev,
314 struct i915_page_dma *p, gfp_t flags)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000315{
316 struct device *device = &dev->pdev->dev;
317
Mika Kuoppalac114f762015-06-25 18:35:13 +0300318 p->page = alloc_page(flags);
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300319 if (!p->page)
Michel Thierry1266cdb2015-03-24 17:06:33 +0000320 return -ENOMEM;
321
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300322 p->daddr = dma_map_page(device,
323 p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
324
325 if (dma_mapping_error(device, p->daddr)) {
326 __free_page(p->page);
327 return -EINVAL;
328 }
329
Michel Thierry1266cdb2015-03-24 17:06:33 +0000330 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000331}
332
Mika Kuoppalac114f762015-06-25 18:35:13 +0300333static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
334{
335 return __setup_page_dma(dev, p, GFP_KERNEL);
336}
337
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300338static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
339{
340 if (WARN_ON(!p->page))
341 return;
342
343 dma_unmap_page(&dev->pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
344 __free_page(p->page);
345 memset(p, 0, sizeof(*p));
346}
347
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300348static void *kmap_page_dma(struct i915_page_dma *p)
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300349{
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300350 return kmap_atomic(p->page);
351}
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300352
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300353/* We use the flushing unmap only with ppgtt structures:
354 * page directories, page tables and scratch pages.
355 */
356static void kunmap_page_dma(struct drm_device *dev, void *vaddr)
357{
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300358 /* There are only few exceptions for gen >=6. chv and bxt.
359 * And we are not sure about the latter so play safe for now.
360 */
361 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
362 drm_clflush_virt_range(vaddr, PAGE_SIZE);
363
364 kunmap_atomic(vaddr);
365}
366
Mika Kuoppala567047b2015-06-25 18:35:12 +0300367#define kmap_px(px) kmap_page_dma(px_base(px))
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300368#define kunmap_px(ppgtt, vaddr) kunmap_page_dma((ppgtt)->base.dev, (vaddr))
369
Mika Kuoppala567047b2015-06-25 18:35:12 +0300370#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
371#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
372#define fill_px(dev, px, v) fill_page_dma((dev), px_base(px), (v))
373#define fill32_px(dev, px, v) fill_page_dma_32((dev), px_base(px), (v))
374
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300375static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p,
376 const uint64_t val)
377{
378 int i;
379 uint64_t * const vaddr = kmap_page_dma(p);
380
381 for (i = 0; i < 512; i++)
382 vaddr[i] = val;
383
384 kunmap_page_dma(dev, vaddr);
385}
386
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300387static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p,
388 const uint32_t val32)
389{
390 uint64_t v = val32;
391
392 v = v << 32 | val32;
393
394 fill_page_dma(dev, p, v);
395}
396
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300397static struct i915_page_scratch *alloc_scratch_page(struct drm_device *dev)
398{
399 struct i915_page_scratch *sp;
400 int ret;
401
402 sp = kzalloc(sizeof(*sp), GFP_KERNEL);
403 if (sp == NULL)
404 return ERR_PTR(-ENOMEM);
405
406 ret = __setup_page_dma(dev, px_base(sp), GFP_DMA32 | __GFP_ZERO);
407 if (ret) {
408 kfree(sp);
409 return ERR_PTR(ret);
410 }
411
412 set_pages_uc(px_page(sp), 1);
413
414 return sp;
415}
416
417static void free_scratch_page(struct drm_device *dev,
418 struct i915_page_scratch *sp)
419{
420 set_pages_wb(px_page(sp), 1);
421
422 cleanup_px(dev, sp);
423 kfree(sp);
424}
425
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300426static struct i915_page_table *alloc_pt(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000427{
Michel Thierryec565b32015-04-08 12:13:23 +0100428 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000429 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
430 GEN8_PTES : GEN6_PTES;
431 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000432
433 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
434 if (!pt)
435 return ERR_PTR(-ENOMEM);
436
Ben Widawsky678d96f2015-03-16 16:00:56 +0000437 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
438 GFP_KERNEL);
439
440 if (!pt->used_ptes)
441 goto fail_bitmap;
442
Mika Kuoppala567047b2015-06-25 18:35:12 +0300443 ret = setup_px(dev, pt);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000444 if (ret)
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300445 goto fail_page_m;
Ben Widawsky06fda602015-02-24 16:22:36 +0000446
447 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000448
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300449fail_page_m:
Ben Widawsky678d96f2015-03-16 16:00:56 +0000450 kfree(pt->used_ptes);
451fail_bitmap:
452 kfree(pt);
453
454 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000455}
456
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300457static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
Ben Widawsky06fda602015-02-24 16:22:36 +0000458{
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300459 cleanup_px(dev, pt);
460 kfree(pt->used_ptes);
461 kfree(pt);
462}
463
464static void gen8_initialize_pt(struct i915_address_space *vm,
465 struct i915_page_table *pt)
466{
467 gen8_pte_t scratch_pte;
468
469 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
470 I915_CACHE_LLC, true);
471
472 fill_px(vm->dev, pt, scratch_pte);
473}
474
475static void gen6_initialize_pt(struct i915_address_space *vm,
476 struct i915_page_table *pt)
477{
478 gen6_pte_t scratch_pte;
479
480 WARN_ON(px_dma(vm->scratch_page) == 0);
481
482 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
483 I915_CACHE_LLC, true, 0);
484
485 fill32_px(vm->dev, pt, scratch_pte);
Ben Widawsky06fda602015-02-24 16:22:36 +0000486}
487
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300488static struct i915_page_directory *alloc_pd(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000489{
Michel Thierryec565b32015-04-08 12:13:23 +0100490 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100491 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000492
493 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
494 if (!pd)
495 return ERR_PTR(-ENOMEM);
496
Michel Thierry33c88192015-04-08 12:13:33 +0100497 pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
498 sizeof(*pd->used_pdes), GFP_KERNEL);
499 if (!pd->used_pdes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300500 goto fail_bitmap;
Michel Thierry33c88192015-04-08 12:13:33 +0100501
Mika Kuoppala567047b2015-06-25 18:35:12 +0300502 ret = setup_px(dev, pd);
Michel Thierry33c88192015-04-08 12:13:33 +0100503 if (ret)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300504 goto fail_page_m;
Michel Thierrye5815a22015-04-08 12:13:32 +0100505
Ben Widawsky06fda602015-02-24 16:22:36 +0000506 return pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100507
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300508fail_page_m:
Michel Thierry33c88192015-04-08 12:13:33 +0100509 kfree(pd->used_pdes);
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300510fail_bitmap:
Michel Thierry33c88192015-04-08 12:13:33 +0100511 kfree(pd);
512
513 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000514}
515
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300516static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
517{
518 if (px_page(pd)) {
519 cleanup_px(dev, pd);
520 kfree(pd->used_pdes);
521 kfree(pd);
522 }
523}
524
525static void gen8_initialize_pd(struct i915_address_space *vm,
526 struct i915_page_directory *pd)
527{
528 gen8_pde_t scratch_pde;
529
530 scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);
531
532 fill_px(vm->dev, pd, scratch_pde);
533}
534
Michel Thierry6ac18502015-07-29 17:23:46 +0100535static int __pdp_init(struct drm_device *dev,
536 struct i915_page_directory_pointer *pdp)
537{
538 size_t pdpes = I915_PDPES_PER_PDP(dev);
539
540 pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
541 sizeof(unsigned long),
542 GFP_KERNEL);
543 if (!pdp->used_pdpes)
544 return -ENOMEM;
545
546 pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
547 GFP_KERNEL);
548 if (!pdp->page_directory) {
549 kfree(pdp->used_pdpes);
550 /* the PDP might be the statically allocated top level. Keep it
551 * as clean as possible */
552 pdp->used_pdpes = NULL;
553 return -ENOMEM;
554 }
555
556 return 0;
557}
558
559static void __pdp_fini(struct i915_page_directory_pointer *pdp)
560{
561 kfree(pdp->used_pdpes);
562 kfree(pdp->page_directory);
563 pdp->page_directory = NULL;
564}
565
Michel Thierry762d9932015-07-30 11:05:29 +0100566static struct
567i915_page_directory_pointer *alloc_pdp(struct drm_device *dev)
568{
569 struct i915_page_directory_pointer *pdp;
570 int ret = -ENOMEM;
571
572 WARN_ON(!USES_FULL_48BIT_PPGTT(dev));
573
574 pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
575 if (!pdp)
576 return ERR_PTR(-ENOMEM);
577
578 ret = __pdp_init(dev, pdp);
579 if (ret)
580 goto fail_bitmap;
581
582 ret = setup_px(dev, pdp);
583 if (ret)
584 goto fail_page_m;
585
586 return pdp;
587
588fail_page_m:
589 __pdp_fini(pdp);
590fail_bitmap:
591 kfree(pdp);
592
593 return ERR_PTR(ret);
594}
595
Michel Thierry6ac18502015-07-29 17:23:46 +0100596static void free_pdp(struct drm_device *dev,
597 struct i915_page_directory_pointer *pdp)
598{
599 __pdp_fini(pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100600 if (USES_FULL_48BIT_PPGTT(dev)) {
601 cleanup_px(dev, pdp);
602 kfree(pdp);
603 }
604}
605
Michel Thierry69ab76f2015-07-29 17:23:55 +0100606static void gen8_initialize_pdp(struct i915_address_space *vm,
607 struct i915_page_directory_pointer *pdp)
608{
609 gen8_ppgtt_pdpe_t scratch_pdpe;
610
611 scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);
612
613 fill_px(vm->dev, pdp, scratch_pdpe);
614}
615
616static void gen8_initialize_pml4(struct i915_address_space *vm,
617 struct i915_pml4 *pml4)
618{
619 gen8_ppgtt_pml4e_t scratch_pml4e;
620
621 scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
622 I915_CACHE_LLC);
623
624 fill_px(vm->dev, pml4, scratch_pml4e);
625}
626
Michel Thierry762d9932015-07-30 11:05:29 +0100627static void
628gen8_setup_page_directory(struct i915_hw_ppgtt *ppgtt,
629 struct i915_page_directory_pointer *pdp,
630 struct i915_page_directory *pd,
631 int index)
632{
633 gen8_ppgtt_pdpe_t *page_directorypo;
634
635 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
636 return;
637
638 page_directorypo = kmap_px(pdp);
639 page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
640 kunmap_px(ppgtt, page_directorypo);
641}
642
643static void
644gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt,
645 struct i915_pml4 *pml4,
646 struct i915_page_directory_pointer *pdp,
647 int index)
648{
649 gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);
650
651 WARN_ON(!USES_FULL_48BIT_PPGTT(ppgtt->base.dev));
652 pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
653 kunmap_px(ppgtt, pagemap);
Michel Thierry6ac18502015-07-29 17:23:46 +0100654}
655
Ben Widawsky94e409c2013-11-04 22:29:36 -0800656/* Broadwell Page Directory Pointer Descriptors */
John Harrisone85b26d2015-05-29 17:43:56 +0100657static int gen8_write_pdp(struct drm_i915_gem_request *req,
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100658 unsigned entry,
659 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800660{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000661 struct intel_engine_cs *engine = req->engine;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800662 int ret;
663
664 BUG_ON(entry >= 4);
665
John Harrison5fb9de12015-05-29 17:44:07 +0100666 ret = intel_ring_begin(req, 6);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800667 if (ret)
668 return ret;
669
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000670 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
671 intel_ring_emit_reg(engine, GEN8_RING_PDP_UDW(engine, entry));
672 intel_ring_emit(engine, upper_32_bits(addr));
673 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
674 intel_ring_emit_reg(engine, GEN8_RING_PDP_LDW(engine, entry));
675 intel_ring_emit(engine, lower_32_bits(addr));
676 intel_ring_advance(engine);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800677
678 return 0;
679}
680
Michel Thierry2dba3232015-07-30 11:06:23 +0100681static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
682 struct drm_i915_gem_request *req)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800683{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800684 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800685
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100686 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300687 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
688
John Harrisone85b26d2015-05-29 17:43:56 +0100689 ret = gen8_write_pdp(req, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800690 if (ret)
691 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800692 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800693
Ben Widawskyeeb94882013-12-06 14:11:10 -0800694 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800695}
696
Michel Thierry2dba3232015-07-30 11:06:23 +0100697static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
698 struct drm_i915_gem_request *req)
699{
700 return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
701}
702
Michel Thierryf9b5b782015-07-30 11:02:49 +0100703static void gen8_ppgtt_clear_pte_range(struct i915_address_space *vm,
704 struct i915_page_directory_pointer *pdp,
705 uint64_t start,
706 uint64_t length,
707 gen8_pte_t scratch_pte)
Ben Widawsky459108b2013-11-02 21:07:23 -0700708{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300709 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierryf9b5b782015-07-30 11:02:49 +0100710 gen8_pte_t *pt_vaddr;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100711 unsigned pdpe = gen8_pdpe_index(start);
712 unsigned pde = gen8_pde_index(start);
713 unsigned pte = gen8_pte_index(start);
Ben Widawsky782f1492014-02-20 11:50:33 -0800714 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700715 unsigned last_pte, i;
716
Michel Thierryf9b5b782015-07-30 11:02:49 +0100717 if (WARN_ON(!pdp))
718 return;
Ben Widawsky459108b2013-11-02 21:07:23 -0700719
720 while (num_entries) {
Michel Thierryec565b32015-04-08 12:13:23 +0100721 struct i915_page_directory *pd;
722 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000723
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100724 if (WARN_ON(!pdp->page_directory[pdpe]))
Michel Thierry00245262015-06-25 12:59:38 +0100725 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000726
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100727 pd = pdp->page_directory[pdpe];
Ben Widawsky06fda602015-02-24 16:22:36 +0000728
729 if (WARN_ON(!pd->page_table[pde]))
Michel Thierry00245262015-06-25 12:59:38 +0100730 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000731
732 pt = pd->page_table[pde];
733
Mika Kuoppala567047b2015-06-25 18:35:12 +0300734 if (WARN_ON(!px_page(pt)))
Michel Thierry00245262015-06-25 12:59:38 +0100735 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000736
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800737 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000738 if (last_pte > GEN8_PTES)
739 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700740
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300741 pt_vaddr = kmap_px(pt);
Ben Widawsky459108b2013-11-02 21:07:23 -0700742
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800743 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700744 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800745 num_entries--;
746 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700747
Matthew Auld44a71022016-04-12 16:57:42 +0100748 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky459108b2013-11-02 21:07:23 -0700749
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800750 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000751 if (++pde == I915_PDES) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100752 if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
753 break;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800754 pde = 0;
755 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700756 }
757}
758
Michel Thierryf9b5b782015-07-30 11:02:49 +0100759static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
760 uint64_t start,
761 uint64_t length,
762 bool use_scratch)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700763{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300764 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierryf9b5b782015-07-30 11:02:49 +0100765 gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
766 I915_CACHE_LLC, use_scratch);
767
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100768 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
769 gen8_ppgtt_clear_pte_range(vm, &ppgtt->pdp, start, length,
770 scratch_pte);
771 } else {
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000772 uint64_t pml4e;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100773 struct i915_page_directory_pointer *pdp;
774
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000775 gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100776 gen8_ppgtt_clear_pte_range(vm, pdp, start, length,
777 scratch_pte);
778 }
779 }
Michel Thierryf9b5b782015-07-30 11:02:49 +0100780}
781
782static void
783gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
784 struct i915_page_directory_pointer *pdp,
Michel Thierry3387d432015-08-03 09:52:47 +0100785 struct sg_page_iter *sg_iter,
Michel Thierryf9b5b782015-07-30 11:02:49 +0100786 uint64_t start,
787 enum i915_cache_level cache_level)
788{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300789 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry07749ef2015-03-16 16:00:54 +0000790 gen8_pte_t *pt_vaddr;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100791 unsigned pdpe = gen8_pdpe_index(start);
792 unsigned pde = gen8_pde_index(start);
793 unsigned pte = gen8_pte_index(start);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700794
Chris Wilson6f1cc992013-12-31 15:50:31 +0000795 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700796
Michel Thierry3387d432015-08-03 09:52:47 +0100797 while (__sg_page_iter_next(sg_iter)) {
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000798 if (pt_vaddr == NULL) {
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100799 struct i915_page_directory *pd = pdp->page_directory[pdpe];
Michel Thierryec565b32015-04-08 12:13:23 +0100800 struct i915_page_table *pt = pd->page_table[pde];
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300801 pt_vaddr = kmap_px(pt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000802 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800803
804 pt_vaddr[pte] =
Michel Thierry3387d432015-08-03 09:52:47 +0100805 gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
Chris Wilson6f1cc992013-12-31 15:50:31 +0000806 cache_level, true);
Michel Thierry07749ef2015-03-16 16:00:54 +0000807 if (++pte == GEN8_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300808 kunmap_px(ppgtt, pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000809 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000810 if (++pde == I915_PDES) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100811 if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
812 break;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800813 pde = 0;
814 }
815 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700816 }
817 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300818
819 if (pt_vaddr)
820 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700821}
822
Michel Thierryf9b5b782015-07-30 11:02:49 +0100823static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
824 struct sg_table *pages,
825 uint64_t start,
826 enum i915_cache_level cache_level,
827 u32 unused)
828{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300829 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry3387d432015-08-03 09:52:47 +0100830 struct sg_page_iter sg_iter;
Michel Thierryf9b5b782015-07-30 11:02:49 +0100831
Michel Thierry3387d432015-08-03 09:52:47 +0100832 __sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100833
834 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
835 gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
836 cache_level);
837 } else {
838 struct i915_page_directory_pointer *pdp;
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000839 uint64_t pml4e;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100840 uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;
841
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000842 gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100843 gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
844 start, cache_level);
845 }
846 }
Michel Thierryf9b5b782015-07-30 11:02:49 +0100847}
848
Michel Thierryf37c0502015-06-10 17:46:39 +0100849static void gen8_free_page_tables(struct drm_device *dev,
850 struct i915_page_directory *pd)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800851{
852 int i;
853
Mika Kuoppala567047b2015-06-25 18:35:12 +0300854 if (!px_page(pd))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800855 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800856
Michel Thierry33c88192015-04-08 12:13:33 +0100857 for_each_set_bit(i, pd->used_pdes, I915_PDES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000858 if (WARN_ON(!pd->page_table[i]))
859 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800860
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300861 free_pt(dev, pd->page_table[i]);
Ben Widawsky06fda602015-02-24 16:22:36 +0000862 pd->page_table[i] = NULL;
863 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000864}
865
Mika Kuoppala8776f022015-06-30 18:16:40 +0300866static int gen8_init_scratch(struct i915_address_space *vm)
867{
868 struct drm_device *dev = vm->dev;
Matthew Auld64c050d2016-04-27 13:19:25 +0100869 int ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300870
871 vm->scratch_page = alloc_scratch_page(dev);
872 if (IS_ERR(vm->scratch_page))
873 return PTR_ERR(vm->scratch_page);
874
875 vm->scratch_pt = alloc_pt(dev);
876 if (IS_ERR(vm->scratch_pt)) {
Matthew Auld64c050d2016-04-27 13:19:25 +0100877 ret = PTR_ERR(vm->scratch_pt);
878 goto free_scratch_page;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300879 }
880
881 vm->scratch_pd = alloc_pd(dev);
882 if (IS_ERR(vm->scratch_pd)) {
Matthew Auld64c050d2016-04-27 13:19:25 +0100883 ret = PTR_ERR(vm->scratch_pd);
884 goto free_pt;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300885 }
886
Michel Thierry69ab76f2015-07-29 17:23:55 +0100887 if (USES_FULL_48BIT_PPGTT(dev)) {
888 vm->scratch_pdp = alloc_pdp(dev);
889 if (IS_ERR(vm->scratch_pdp)) {
Matthew Auld64c050d2016-04-27 13:19:25 +0100890 ret = PTR_ERR(vm->scratch_pdp);
891 goto free_pd;
Michel Thierry69ab76f2015-07-29 17:23:55 +0100892 }
893 }
894
Mika Kuoppala8776f022015-06-30 18:16:40 +0300895 gen8_initialize_pt(vm, vm->scratch_pt);
896 gen8_initialize_pd(vm, vm->scratch_pd);
Michel Thierry69ab76f2015-07-29 17:23:55 +0100897 if (USES_FULL_48BIT_PPGTT(dev))
898 gen8_initialize_pdp(vm, vm->scratch_pdp);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300899
900 return 0;
Matthew Auld64c050d2016-04-27 13:19:25 +0100901
902free_pd:
903 free_pd(dev, vm->scratch_pd);
904free_pt:
905 free_pt(dev, vm->scratch_pt);
906free_scratch_page:
907 free_scratch_page(dev, vm->scratch_page);
908
909 return ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300910}
911
Zhiyuan Lv650da342015-08-28 15:41:18 +0800912static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
913{
914 enum vgt_g2v_type msg;
Matthew Aulddf285642016-04-22 12:09:25 +0100915 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
Zhiyuan Lv650da342015-08-28 15:41:18 +0800916 int i;
917
Matthew Aulddf285642016-04-22 12:09:25 +0100918 if (USES_FULL_48BIT_PPGTT(dev_priv)) {
Zhiyuan Lv650da342015-08-28 15:41:18 +0800919 u64 daddr = px_dma(&ppgtt->pml4);
920
Ville Syrjäläab75bb52015-11-04 23:20:12 +0200921 I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
922 I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
Zhiyuan Lv650da342015-08-28 15:41:18 +0800923
924 msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
925 VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
926 } else {
927 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
928 u64 daddr = i915_page_dir_dma_addr(ppgtt, i);
929
Ville Syrjäläab75bb52015-11-04 23:20:12 +0200930 I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
931 I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
Zhiyuan Lv650da342015-08-28 15:41:18 +0800932 }
933
934 msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
935 VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
936 }
937
938 I915_WRITE(vgtif_reg(g2v_notify), msg);
939
940 return 0;
941}
942
Mika Kuoppala8776f022015-06-30 18:16:40 +0300943static void gen8_free_scratch(struct i915_address_space *vm)
944{
945 struct drm_device *dev = vm->dev;
946
Michel Thierry69ab76f2015-07-29 17:23:55 +0100947 if (USES_FULL_48BIT_PPGTT(dev))
948 free_pdp(dev, vm->scratch_pdp);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300949 free_pd(dev, vm->scratch_pd);
950 free_pt(dev, vm->scratch_pt);
951 free_scratch_page(dev, vm->scratch_page);
952}
953
Michel Thierry762d9932015-07-30 11:05:29 +0100954static void gen8_ppgtt_cleanup_3lvl(struct drm_device *dev,
955 struct i915_page_directory_pointer *pdp)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800956{
957 int i;
958
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100959 for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev)) {
960 if (WARN_ON(!pdp->page_directory[i]))
Ben Widawsky06fda602015-02-24 16:22:36 +0000961 continue;
962
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100963 gen8_free_page_tables(dev, pdp->page_directory[i]);
964 free_pd(dev, pdp->page_directory[i]);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800965 }
Michel Thierry69876be2015-04-08 12:13:27 +0100966
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100967 free_pdp(dev, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100968}
969
970static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
971{
972 int i;
973
974 for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
975 if (WARN_ON(!ppgtt->pml4.pdps[i]))
976 continue;
977
978 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, ppgtt->pml4.pdps[i]);
979 }
980
981 cleanup_px(ppgtt->base.dev, &ppgtt->pml4);
982}
983
984static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
985{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300986 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +0100987
Zhiyuan Lv650da342015-08-28 15:41:18 +0800988 if (intel_vgpu_active(vm->dev))
989 gen8_ppgtt_notify_vgt(ppgtt, false);
990
Michel Thierry762d9932015-07-30 11:05:29 +0100991 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
992 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, &ppgtt->pdp);
993 else
994 gen8_ppgtt_cleanup_4lvl(ppgtt);
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100995
Mika Kuoppala8776f022015-06-30 18:16:40 +0300996 gen8_free_scratch(vm);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800997}
998
Michel Thierryd7b26332015-04-08 12:13:34 +0100999/**
1000 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001001 * @vm: Master vm structure.
1002 * @pd: Page directory for this address range.
Michel Thierryd7b26332015-04-08 12:13:34 +01001003 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001004 * @length: Size of the allocations.
Michel Thierryd7b26332015-04-08 12:13:34 +01001005 * @new_pts: Bitmap set by function with new allocations. Likely used by the
1006 * caller to free on error.
1007 *
1008 * Allocate the required number of page tables. Extremely similar to
1009 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
1010 * the page directory boundary (instead of the page directory pointer). That
1011 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
1012 * possible, and likely that the caller will need to use multiple calls of this
1013 * function to achieve the appropriate allocation.
1014 *
1015 * Return: 0 if success; negative error code otherwise.
1016 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001017static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
Michel Thierrye5815a22015-04-08 12:13:32 +01001018 struct i915_page_directory *pd,
Michel Thierry5441f0c2015-04-08 12:13:28 +01001019 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +01001020 uint64_t length,
1021 unsigned long *new_pts)
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001022{
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001023 struct drm_device *dev = vm->dev;
Michel Thierryd7b26332015-04-08 12:13:34 +01001024 struct i915_page_table *pt;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001025 uint32_t pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001026
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001027 gen8_for_each_pde(pt, pd, start, length, pde) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001028 /* Don't reallocate page tables */
Michel Thierry6ac18502015-07-29 17:23:46 +01001029 if (test_bit(pde, pd->used_pdes)) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001030 /* Scratch is never allocated this way */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001031 WARN_ON(pt == vm->scratch_pt);
Michel Thierryd7b26332015-04-08 12:13:34 +01001032 continue;
1033 }
1034
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001035 pt = alloc_pt(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +01001036 if (IS_ERR(pt))
Ben Widawsky06fda602015-02-24 16:22:36 +00001037 goto unwind_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001038
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001039 gen8_initialize_pt(vm, pt);
Michel Thierryd7b26332015-04-08 12:13:34 +01001040 pd->page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001041 __set_bit(pde, new_pts);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001042 trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001043 }
1044
1045 return 0;
1046
1047unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +01001048 for_each_set_bit(pde, new_pts, I915_PDES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001049 free_pt(dev, pd->page_table[pde]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001050
1051 return -ENOMEM;
1052}
1053
Michel Thierryd7b26332015-04-08 12:13:34 +01001054/**
1055 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001056 * @vm: Master vm structure.
Michel Thierryd7b26332015-04-08 12:13:34 +01001057 * @pdp: Page directory pointer for this address range.
1058 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001059 * @length: Size of the allocations.
1060 * @new_pds: Bitmap set by function with new allocations. Likely used by the
Michel Thierryd7b26332015-04-08 12:13:34 +01001061 * caller to free on error.
1062 *
1063 * Allocate the required number of page directories starting at the pde index of
1064 * @start, and ending at the pde index @start + @length. This function will skip
1065 * over already allocated page directories within the range, and only allocate
1066 * new ones, setting the appropriate pointer within the pdp as well as the
1067 * correct position in the bitmap @new_pds.
1068 *
1069 * The function will only allocate the pages within the range for a give page
1070 * directory pointer. In other words, if @start + @length straddles a virtually
1071 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
1072 * required by the caller, This is not currently possible, and the BUG in the
1073 * code will prevent it.
1074 *
1075 * Return: 0 if success; negative error code otherwise.
1076 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001077static int
1078gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
1079 struct i915_page_directory_pointer *pdp,
1080 uint64_t start,
1081 uint64_t length,
1082 unsigned long *new_pds)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001083{
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001084 struct drm_device *dev = vm->dev;
Michel Thierryd7b26332015-04-08 12:13:34 +01001085 struct i915_page_directory *pd;
Michel Thierry69876be2015-04-08 12:13:27 +01001086 uint32_t pdpe;
Michel Thierry6ac18502015-07-29 17:23:46 +01001087 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001088
Michel Thierry6ac18502015-07-29 17:23:46 +01001089 WARN_ON(!bitmap_empty(new_pds, pdpes));
Michel Thierryd7b26332015-04-08 12:13:34 +01001090
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001091 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierry6ac18502015-07-29 17:23:46 +01001092 if (test_bit(pdpe, pdp->used_pdpes))
Michel Thierryd7b26332015-04-08 12:13:34 +01001093 continue;
Michel Thierry33c88192015-04-08 12:13:33 +01001094
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001095 pd = alloc_pd(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +01001096 if (IS_ERR(pd))
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001097 goto unwind_out;
Michel Thierry69876be2015-04-08 12:13:27 +01001098
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001099 gen8_initialize_pd(vm, pd);
Michel Thierryd7b26332015-04-08 12:13:34 +01001100 pdp->page_directory[pdpe] = pd;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001101 __set_bit(pdpe, new_pds);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001102 trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001103 }
1104
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001105 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001106
1107unwind_out:
Michel Thierry6ac18502015-07-29 17:23:46 +01001108 for_each_set_bit(pdpe, new_pds, pdpes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001109 free_pd(dev, pdp->page_directory[pdpe]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001110
1111 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001112}
1113
Michel Thierry762d9932015-07-30 11:05:29 +01001114/**
1115 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
1116 * @vm: Master vm structure.
1117 * @pml4: Page map level 4 for this address range.
1118 * @start: Starting virtual address to begin allocations.
1119 * @length: Size of the allocations.
1120 * @new_pdps: Bitmap set by function with new allocations. Likely used by the
1121 * caller to free on error.
1122 *
1123 * Allocate the required number of page directory pointers. Extremely similar to
1124 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
1125 * The main difference is here we are limited by the pml4 boundary (instead of
1126 * the page directory pointer).
1127 *
1128 * Return: 0 if success; negative error code otherwise.
1129 */
1130static int
1131gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
1132 struct i915_pml4 *pml4,
1133 uint64_t start,
1134 uint64_t length,
1135 unsigned long *new_pdps)
1136{
1137 struct drm_device *dev = vm->dev;
1138 struct i915_page_directory_pointer *pdp;
Michel Thierry762d9932015-07-30 11:05:29 +01001139 uint32_t pml4e;
1140
1141 WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));
1142
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001143 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierry762d9932015-07-30 11:05:29 +01001144 if (!test_bit(pml4e, pml4->used_pml4es)) {
1145 pdp = alloc_pdp(dev);
1146 if (IS_ERR(pdp))
1147 goto unwind_out;
1148
Michel Thierry69ab76f2015-07-29 17:23:55 +01001149 gen8_initialize_pdp(vm, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +01001150 pml4->pdps[pml4e] = pdp;
1151 __set_bit(pml4e, new_pdps);
1152 trace_i915_page_directory_pointer_entry_alloc(vm,
1153 pml4e,
1154 start,
1155 GEN8_PML4E_SHIFT);
1156 }
1157 }
1158
1159 return 0;
1160
1161unwind_out:
1162 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1163 free_pdp(dev, pml4->pdps[pml4e]);
1164
1165 return -ENOMEM;
1166}
1167
Michel Thierryd7b26332015-04-08 12:13:34 +01001168static void
Michał Winiarski3a41a052015-09-03 19:22:18 +02001169free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
Michel Thierryd7b26332015-04-08 12:13:34 +01001170{
Michel Thierryd7b26332015-04-08 12:13:34 +01001171 kfree(new_pts);
1172 kfree(new_pds);
1173}
1174
1175/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
1176 * of these are based on the number of PDPEs in the system.
1177 */
1178static
1179int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
Michał Winiarski3a41a052015-09-03 19:22:18 +02001180 unsigned long **new_pts,
Michel Thierry6ac18502015-07-29 17:23:46 +01001181 uint32_t pdpes)
Michel Thierryd7b26332015-04-08 12:13:34 +01001182{
Michel Thierryd7b26332015-04-08 12:13:34 +01001183 unsigned long *pds;
Michał Winiarski3a41a052015-09-03 19:22:18 +02001184 unsigned long *pts;
Michel Thierryd7b26332015-04-08 12:13:34 +01001185
Michał Winiarski3a41a052015-09-03 19:22:18 +02001186 pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
Michel Thierryd7b26332015-04-08 12:13:34 +01001187 if (!pds)
1188 return -ENOMEM;
1189
Michał Winiarski3a41a052015-09-03 19:22:18 +02001190 pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
1191 GFP_TEMPORARY);
1192 if (!pts)
1193 goto err_out;
Michel Thierryd7b26332015-04-08 12:13:34 +01001194
1195 *new_pds = pds;
1196 *new_pts = pts;
1197
1198 return 0;
1199
1200err_out:
Michał Winiarski3a41a052015-09-03 19:22:18 +02001201 free_gen8_temp_bitmaps(pds, pts);
Michel Thierryd7b26332015-04-08 12:13:34 +01001202 return -ENOMEM;
1203}
1204
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +03001205/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
1206 * the page table structures, we mark them dirty so that
1207 * context switching/execlist queuing code takes extra steps
1208 * to ensure that tlbs are flushed.
1209 */
1210static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
1211{
1212 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
1213}
1214
Michel Thierry762d9932015-07-30 11:05:29 +01001215static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
1216 struct i915_page_directory_pointer *pdp,
1217 uint64_t start,
1218 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001219{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001220 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michał Winiarski3a41a052015-09-03 19:22:18 +02001221 unsigned long *new_page_dirs, *new_page_tables;
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001222 struct drm_device *dev = vm->dev;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001223 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +01001224 const uint64_t orig_start = start;
1225 const uint64_t orig_length = length;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001226 uint32_t pdpe;
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001227 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001228 int ret;
1229
Michel Thierryd7b26332015-04-08 12:13:34 +01001230 /* Wrap is never okay since we can only represent 48b, and we don't
1231 * actually use the other side of the canonical address space.
1232 */
1233 if (WARN_ON(start + length < start))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001234 return -ENODEV;
1235
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001236 if (WARN_ON(start + length > vm->total))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001237 return -ENODEV;
Michel Thierryd7b26332015-04-08 12:13:34 +01001238
Michel Thierry6ac18502015-07-29 17:23:46 +01001239 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001240 if (ret)
1241 return ret;
1242
Michel Thierryd7b26332015-04-08 12:13:34 +01001243 /* Do the allocations first so we can easily bail out */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001244 ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
1245 new_page_dirs);
Michel Thierryd7b26332015-04-08 12:13:34 +01001246 if (ret) {
Michał Winiarski3a41a052015-09-03 19:22:18 +02001247 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Michel Thierryd7b26332015-04-08 12:13:34 +01001248 return ret;
1249 }
1250
1251 /* For every page directory referenced, allocate page tables */
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001252 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001253 ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
Michał Winiarski3a41a052015-09-03 19:22:18 +02001254 new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
Michel Thierry5441f0c2015-04-08 12:13:28 +01001255 if (ret)
1256 goto err_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001257 }
1258
Michel Thierry33c88192015-04-08 12:13:33 +01001259 start = orig_start;
1260 length = orig_length;
1261
Michel Thierryd7b26332015-04-08 12:13:34 +01001262 /* Allocations have completed successfully, so set the bitmaps, and do
1263 * the mappings. */
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001264 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001265 gen8_pde_t *const page_directory = kmap_px(pd);
Michel Thierry33c88192015-04-08 12:13:33 +01001266 struct i915_page_table *pt;
Michel Thierry09120d42015-07-29 17:23:45 +01001267 uint64_t pd_len = length;
Michel Thierry33c88192015-04-08 12:13:33 +01001268 uint64_t pd_start = start;
1269 uint32_t pde;
1270
Michel Thierryd7b26332015-04-08 12:13:34 +01001271 /* Every pd should be allocated, we just did that above. */
1272 WARN_ON(!pd);
1273
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001274 gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001275 /* Same reasoning as pd */
1276 WARN_ON(!pt);
1277 WARN_ON(!pd_len);
1278 WARN_ON(!gen8_pte_count(pd_start, pd_len));
1279
1280 /* Set our used ptes within the page table */
1281 bitmap_set(pt->used_ptes,
1282 gen8_pte_index(pd_start),
1283 gen8_pte_count(pd_start, pd_len));
1284
1285 /* Our pde is now pointing to the pagetable, pt */
Mika Kuoppala966082c2015-06-25 18:35:19 +03001286 __set_bit(pde, pd->used_pdes);
Michel Thierryd7b26332015-04-08 12:13:34 +01001287
1288 /* Map the PDE to the page table */
Mika Kuoppalafe36f552015-06-25 18:35:16 +03001289 page_directory[pde] = gen8_pde_encode(px_dma(pt),
1290 I915_CACHE_LLC);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001291 trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
1292 gen8_pte_index(start),
1293 gen8_pte_count(start, length),
1294 GEN8_PTES);
Michel Thierryd7b26332015-04-08 12:13:34 +01001295
1296 /* NB: We haven't yet mapped ptes to pages. At this
1297 * point we're still relying on insert_entries() */
Michel Thierry33c88192015-04-08 12:13:33 +01001298 }
Michel Thierryd7b26332015-04-08 12:13:34 +01001299
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001300 kunmap_px(ppgtt, page_directory);
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001301 __set_bit(pdpe, pdp->used_pdpes);
Michel Thierry762d9932015-07-30 11:05:29 +01001302 gen8_setup_page_directory(ppgtt, pdp, pd, pdpe);
Michel Thierry33c88192015-04-08 12:13:33 +01001303 }
1304
Michał Winiarski3a41a052015-09-03 19:22:18 +02001305 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +03001306 mark_tlbs_dirty(ppgtt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001307 return 0;
1308
1309err_out:
Michel Thierryd7b26332015-04-08 12:13:34 +01001310 while (pdpe--) {
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001311 unsigned long temp;
1312
Michał Winiarski3a41a052015-09-03 19:22:18 +02001313 for_each_set_bit(temp, new_page_tables + pdpe *
1314 BITS_TO_LONGS(I915_PDES), I915_PDES)
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001315 free_pt(dev, pdp->page_directory[pdpe]->page_table[temp]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001316 }
1317
Michel Thierry6ac18502015-07-29 17:23:46 +01001318 for_each_set_bit(pdpe, new_page_dirs, pdpes)
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001319 free_pd(dev, pdp->page_directory[pdpe]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001320
Michał Winiarski3a41a052015-09-03 19:22:18 +02001321 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +03001322 mark_tlbs_dirty(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001323 return ret;
1324}
1325
Michel Thierry762d9932015-07-30 11:05:29 +01001326static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
1327 struct i915_pml4 *pml4,
1328 uint64_t start,
1329 uint64_t length)
1330{
1331 DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001332 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +01001333 struct i915_page_directory_pointer *pdp;
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001334 uint64_t pml4e;
Michel Thierry762d9932015-07-30 11:05:29 +01001335 int ret = 0;
1336
1337 /* Do the pml4 allocations first, so we don't need to track the newly
1338 * allocated tables below the pdp */
1339 bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);
1340
1341 /* The pagedirectory and pagetable allocations are done in the shared 3
1342 * and 4 level code. Just allocate the pdps.
1343 */
1344 ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
1345 new_pdps);
1346 if (ret)
1347 return ret;
1348
1349 WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
1350 "The allocation has spanned more than 512GB. "
1351 "It is highly likely this is incorrect.");
1352
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001353 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierry762d9932015-07-30 11:05:29 +01001354 WARN_ON(!pdp);
1355
1356 ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
1357 if (ret)
1358 goto err_out;
1359
1360 gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e);
1361 }
1362
1363 bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
1364 GEN8_PML4ES_PER_PML4);
1365
1366 return 0;
1367
1368err_out:
1369 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1370 gen8_ppgtt_cleanup_3lvl(vm->dev, pml4->pdps[pml4e]);
1371
1372 return ret;
1373}
1374
1375static int gen8_alloc_va_range(struct i915_address_space *vm,
1376 uint64_t start, uint64_t length)
1377{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001378 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +01001379
1380 if (USES_FULL_48BIT_PPGTT(vm->dev))
1381 return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
1382 else
1383 return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
1384}
1385
Michel Thierryea91e402015-07-29 17:23:57 +01001386static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
1387 uint64_t start, uint64_t length,
1388 gen8_pte_t scratch_pte,
1389 struct seq_file *m)
1390{
1391 struct i915_page_directory *pd;
Michel Thierryea91e402015-07-29 17:23:57 +01001392 uint32_t pdpe;
1393
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001394 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierryea91e402015-07-29 17:23:57 +01001395 struct i915_page_table *pt;
1396 uint64_t pd_len = length;
1397 uint64_t pd_start = start;
1398 uint32_t pde;
1399
1400 if (!test_bit(pdpe, pdp->used_pdpes))
1401 continue;
1402
1403 seq_printf(m, "\tPDPE #%d\n", pdpe);
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001404 gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
Michel Thierryea91e402015-07-29 17:23:57 +01001405 uint32_t pte;
1406 gen8_pte_t *pt_vaddr;
1407
1408 if (!test_bit(pde, pd->used_pdes))
1409 continue;
1410
1411 pt_vaddr = kmap_px(pt);
1412 for (pte = 0; pte < GEN8_PTES; pte += 4) {
1413 uint64_t va =
1414 (pdpe << GEN8_PDPE_SHIFT) |
1415 (pde << GEN8_PDE_SHIFT) |
1416 (pte << GEN8_PTE_SHIFT);
1417 int i;
1418 bool found = false;
1419
1420 for (i = 0; i < 4; i++)
1421 if (pt_vaddr[pte + i] != scratch_pte)
1422 found = true;
1423 if (!found)
1424 continue;
1425
1426 seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
1427 for (i = 0; i < 4; i++) {
1428 if (pt_vaddr[pte + i] != scratch_pte)
1429 seq_printf(m, " %llx", pt_vaddr[pte + i]);
1430 else
1431 seq_puts(m, " SCRATCH ");
1432 }
1433 seq_puts(m, "\n");
1434 }
1435 /* don't use kunmap_px, it could trigger
1436 * an unnecessary flush.
1437 */
1438 kunmap_atomic(pt_vaddr);
1439 }
1440 }
1441}
1442
1443static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1444{
1445 struct i915_address_space *vm = &ppgtt->base;
1446 uint64_t start = ppgtt->base.start;
1447 uint64_t length = ppgtt->base.total;
1448 gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
1449 I915_CACHE_LLC, true);
1450
1451 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
1452 gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
1453 } else {
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001454 uint64_t pml4e;
Michel Thierryea91e402015-07-29 17:23:57 +01001455 struct i915_pml4 *pml4 = &ppgtt->pml4;
1456 struct i915_page_directory_pointer *pdp;
1457
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001458 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierryea91e402015-07-29 17:23:57 +01001459 if (!test_bit(pml4e, pml4->used_pml4es))
1460 continue;
1461
1462 seq_printf(m, " PML4E #%llu\n", pml4e);
1463 gen8_dump_pdp(pdp, start, length, scratch_pte, m);
1464 }
1465 }
1466}
1467
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001468static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
1469{
Michał Winiarski3a41a052015-09-03 19:22:18 +02001470 unsigned long *new_page_dirs, *new_page_tables;
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001471 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1472 int ret;
1473
1474 /* We allocate temp bitmap for page tables for no gain
1475 * but as this is for init only, lets keep the things simple
1476 */
1477 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1478 if (ret)
1479 return ret;
1480
1481 /* Allocate for all pdps regardless of how the ppgtt
1482 * was defined.
1483 */
1484 ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
1485 0, 1ULL << 32,
1486 new_page_dirs);
1487 if (!ret)
1488 *ppgtt->pdp.used_pdpes = *new_page_dirs;
1489
Michał Winiarski3a41a052015-09-03 19:22:18 +02001490 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001491
1492 return ret;
1493}
1494
Daniel Vettereb0b44a2015-03-18 14:47:59 +01001495/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001496 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
1497 * with a net effect resembling a 2-level page table in normal x86 terms. Each
1498 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
1499 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -08001500 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001501 */
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001502static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky37aca442013-11-04 20:47:32 -08001503{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001504 int ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001505
Mika Kuoppala8776f022015-06-30 18:16:40 +03001506 ret = gen8_init_scratch(&ppgtt->base);
1507 if (ret)
1508 return ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001509
Michel Thierryd7b26332015-04-08 12:13:34 +01001510 ppgtt->base.start = 0;
Michel Thierryd7b26332015-04-08 12:13:34 +01001511 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001512 ppgtt->base.allocate_va_range = gen8_alloc_va_range;
Michel Thierryd7b26332015-04-08 12:13:34 +01001513 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
Daniel Vetterc7e16f22015-04-14 17:35:11 +02001514 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02001515 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1516 ppgtt->base.bind_vma = ppgtt_bind_vma;
Michel Thierryea91e402015-07-29 17:23:57 +01001517 ppgtt->debug_dump = gen8_dump_ppgtt;
Michel Thierryd7b26332015-04-08 12:13:34 +01001518
Michel Thierry762d9932015-07-30 11:05:29 +01001519 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
1520 ret = setup_px(ppgtt->base.dev, &ppgtt->pml4);
1521 if (ret)
1522 goto free_scratch;
Michel Thierry6ac18502015-07-29 17:23:46 +01001523
Michel Thierry69ab76f2015-07-29 17:23:55 +01001524 gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);
1525
Michel Thierry762d9932015-07-30 11:05:29 +01001526 ppgtt->base.total = 1ULL << 48;
Michel Thierry2dba3232015-07-30 11:06:23 +01001527 ppgtt->switch_mm = gen8_48b_mm_switch;
Michel Thierry762d9932015-07-30 11:05:29 +01001528 } else {
Michel Thierry25f50332015-08-07 17:40:19 +01001529 ret = __pdp_init(ppgtt->base.dev, &ppgtt->pdp);
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001530 if (ret)
1531 goto free_scratch;
1532
1533 ppgtt->base.total = 1ULL << 32;
Michel Thierry2dba3232015-07-30 11:06:23 +01001534 ppgtt->switch_mm = gen8_legacy_mm_switch;
Michel Thierry762d9932015-07-30 11:05:29 +01001535 trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
1536 0, 0,
1537 GEN8_PML4E_SHIFT);
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001538
1539 if (intel_vgpu_active(ppgtt->base.dev)) {
1540 ret = gen8_preallocate_top_level_pdps(ppgtt);
1541 if (ret)
1542 goto free_scratch;
1543 }
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001544 }
Michel Thierry6ac18502015-07-29 17:23:46 +01001545
Zhiyuan Lv650da342015-08-28 15:41:18 +08001546 if (intel_vgpu_active(ppgtt->base.dev))
1547 gen8_ppgtt_notify_vgt(ppgtt, true);
1548
Michel Thierryd7b26332015-04-08 12:13:34 +01001549 return 0;
Michel Thierry6ac18502015-07-29 17:23:46 +01001550
1551free_scratch:
1552 gen8_free_scratch(&ppgtt->base);
1553 return ret;
Michel Thierryd7b26332015-04-08 12:13:34 +01001554}
1555
Ben Widawsky87d60b62013-12-06 14:11:29 -08001556static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1557{
Ben Widawsky87d60b62013-12-06 14:11:29 -08001558 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +01001559 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +00001560 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001561 uint32_t pd_entry;
Michel Thierry09942c62015-04-08 12:13:30 +01001562 uint32_t pte, pde, temp;
1563 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001564
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001565 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1566 I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001567
Michel Thierry09942c62015-04-08 12:13:30 +01001568 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001569 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +00001570 gen6_pte_t *pt_vaddr;
Mika Kuoppala567047b2015-06-25 18:35:12 +03001571 const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
Michel Thierry09942c62015-04-08 12:13:30 +01001572 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001573 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
1574
1575 if (pd_entry != expected)
1576 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
1577 pde,
1578 pd_entry,
1579 expected);
1580 seq_printf(m, "\tPDE: %x\n", pd_entry);
1581
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001582 pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);
1583
Michel Thierry07749ef2015-03-16 16:00:54 +00001584 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001585 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +00001586 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -08001587 (pte * PAGE_SIZE);
1588 int i;
1589 bool found = false;
1590 for (i = 0; i < 4; i++)
1591 if (pt_vaddr[pte + i] != scratch_pte)
1592 found = true;
1593 if (!found)
1594 continue;
1595
1596 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1597 for (i = 0; i < 4; i++) {
1598 if (pt_vaddr[pte + i] != scratch_pte)
1599 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1600 else
1601 seq_puts(m, " SCRATCH ");
1602 }
1603 seq_puts(m, "\n");
1604 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001605 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001606 }
1607}
1608
Ben Widawsky678d96f2015-03-16 16:00:56 +00001609/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +01001610static void gen6_write_pde(struct i915_page_directory *pd,
1611 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -07001612{
Ben Widawsky678d96f2015-03-16 16:00:56 +00001613 /* Caller needs to make sure the write completes if necessary */
1614 struct i915_hw_ppgtt *ppgtt =
1615 container_of(pd, struct i915_hw_ppgtt, pd);
1616 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -07001617
Mika Kuoppala567047b2015-06-25 18:35:12 +03001618 pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
Ben Widawsky678d96f2015-03-16 16:00:56 +00001619 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -07001620
Ben Widawsky678d96f2015-03-16 16:00:56 +00001621 writel(pd_entry, ppgtt->pd_addr + pde);
1622}
Ben Widawsky61973492013-04-08 18:43:54 -07001623
Ben Widawsky678d96f2015-03-16 16:00:56 +00001624/* Write all the page tables found in the ppgtt structure to incrementing page
1625 * directories. */
1626static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +01001627 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001628 uint32_t start, uint32_t length)
1629{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001630 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Michel Thierryec565b32015-04-08 12:13:23 +01001631 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001632 uint32_t pde, temp;
1633
1634 gen6_for_each_pde(pt, pd, start, length, temp, pde)
1635 gen6_write_pde(pd, pde, pt);
1636
1637 /* Make sure write is complete before other code can use this page
1638 * table. Also require for WC mapped PTEs */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001639 readl(ggtt->gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -07001640}
1641
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001642static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001643{
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001644 BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -07001645
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001646 return (ppgtt->pd.base.ggtt_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001647}
Ben Widawsky61973492013-04-08 18:43:54 -07001648
Ben Widawsky90252e52013-12-06 14:11:12 -08001649static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001650 struct drm_i915_gem_request *req)
Ben Widawsky90252e52013-12-06 14:11:12 -08001651{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001652 struct intel_engine_cs *engine = req->engine;
Ben Widawsky90252e52013-12-06 14:11:12 -08001653 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -07001654
Ben Widawsky90252e52013-12-06 14:11:12 -08001655 /* NB: TLBs must be flushed and invalidated before a switch */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001656 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001657 if (ret)
1658 return ret;
1659
John Harrison5fb9de12015-05-29 17:44:07 +01001660 ret = intel_ring_begin(req, 6);
Ben Widawsky90252e52013-12-06 14:11:12 -08001661 if (ret)
1662 return ret;
1663
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001664 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(2));
1665 intel_ring_emit_reg(engine, RING_PP_DIR_DCLV(engine));
1666 intel_ring_emit(engine, PP_DIR_DCLV_2G);
1667 intel_ring_emit_reg(engine, RING_PP_DIR_BASE(engine));
1668 intel_ring_emit(engine, get_pd_offset(ppgtt));
1669 intel_ring_emit(engine, MI_NOOP);
1670 intel_ring_advance(engine);
Ben Widawsky90252e52013-12-06 14:11:12 -08001671
1672 return 0;
1673}
1674
Yu Zhang71ba2d62015-02-10 19:05:54 +08001675static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001676 struct drm_i915_gem_request *req)
Yu Zhang71ba2d62015-02-10 19:05:54 +08001677{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001678 struct intel_engine_cs *engine = req->engine;
Yu Zhang71ba2d62015-02-10 19:05:54 +08001679 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1680
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001681 I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
1682 I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
Yu Zhang71ba2d62015-02-10 19:05:54 +08001683 return 0;
1684}
1685
Ben Widawsky48a10382013-12-06 14:11:11 -08001686static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001687 struct drm_i915_gem_request *req)
Ben Widawsky48a10382013-12-06 14:11:11 -08001688{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001689 struct intel_engine_cs *engine = req->engine;
Ben Widawsky48a10382013-12-06 14:11:11 -08001690 int ret;
1691
Ben Widawsky48a10382013-12-06 14:11:11 -08001692 /* NB: TLBs must be flushed and invalidated before a switch */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001693 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky48a10382013-12-06 14:11:11 -08001694 if (ret)
1695 return ret;
1696
John Harrison5fb9de12015-05-29 17:44:07 +01001697 ret = intel_ring_begin(req, 6);
Ben Widawsky48a10382013-12-06 14:11:11 -08001698 if (ret)
1699 return ret;
1700
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001701 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(2));
1702 intel_ring_emit_reg(engine, RING_PP_DIR_DCLV(engine));
1703 intel_ring_emit(engine, PP_DIR_DCLV_2G);
1704 intel_ring_emit_reg(engine, RING_PP_DIR_BASE(engine));
1705 intel_ring_emit(engine, get_pd_offset(ppgtt));
1706 intel_ring_emit(engine, MI_NOOP);
1707 intel_ring_advance(engine);
Ben Widawsky48a10382013-12-06 14:11:11 -08001708
Ben Widawsky90252e52013-12-06 14:11:12 -08001709 /* XXX: RCS is the only one to auto invalidate the TLBs? */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001710 if (engine->id != RCS) {
1711 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001712 if (ret)
1713 return ret;
1714 }
1715
Ben Widawsky48a10382013-12-06 14:11:11 -08001716 return 0;
1717}
1718
Ben Widawskyeeb94882013-12-06 14:11:10 -08001719static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001720 struct drm_i915_gem_request *req)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001721{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001722 struct intel_engine_cs *engine = req->engine;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001723 struct drm_device *dev = ppgtt->base.dev;
1724 struct drm_i915_private *dev_priv = dev->dev_private;
1725
Ben Widawsky48a10382013-12-06 14:11:11 -08001726
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001727 I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
1728 I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001729
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001730 POSTING_READ(RING_PP_DIR_DCLV(engine));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001731
1732 return 0;
1733}
1734
Daniel Vetter82460d92014-08-06 20:19:53 +02001735static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001736{
Ben Widawskyeeb94882013-12-06 14:11:10 -08001737 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001738 struct intel_engine_cs *engine;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001739
Dave Gordonb4ac5af2016-03-24 11:20:38 +00001740 for_each_engine(engine, dev_priv) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001741 u32 four_level = USES_FULL_48BIT_PPGTT(dev) ? GEN8_GFX_PPGTT_48B : 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001742 I915_WRITE(RING_MODE_GEN7(engine),
Michel Thierry2dba3232015-07-30 11:06:23 +01001743 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001744 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001745}
1746
Daniel Vetter82460d92014-08-06 20:19:53 +02001747static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001748{
Jani Nikula50227e12014-03-31 14:27:21 +03001749 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001750 struct intel_engine_cs *engine;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001751 uint32_t ecochk, ecobits;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001752
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001753 ecobits = I915_READ(GAC_ECO_BITS);
1754 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1755
1756 ecochk = I915_READ(GAM_ECOCHK);
1757 if (IS_HASWELL(dev)) {
1758 ecochk |= ECOCHK_PPGTT_WB_HSW;
1759 } else {
1760 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1761 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1762 }
1763 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001764
Dave Gordonb4ac5af2016-03-24 11:20:38 +00001765 for_each_engine(engine, dev_priv) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001766 /* GFX_MODE is per-ring on gen7+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001767 I915_WRITE(RING_MODE_GEN7(engine),
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001768 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001769 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001770}
1771
Daniel Vetter82460d92014-08-06 20:19:53 +02001772static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001773{
Jani Nikula50227e12014-03-31 14:27:21 +03001774 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001775 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001776
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001777 ecobits = I915_READ(GAC_ECO_BITS);
1778 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1779 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001780
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001781 gab_ctl = I915_READ(GAB_CTL);
1782 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001783
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001784 ecochk = I915_READ(GAM_ECOCHK);
1785 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001786
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001787 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001788}
1789
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001790/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001791static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001792 uint64_t start,
1793 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001794 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001795{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001796 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry07749ef2015-03-16 16:00:54 +00001797 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001798 unsigned first_entry = start >> PAGE_SHIFT;
1799 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001800 unsigned act_pt = first_entry / GEN6_PTES;
1801 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001802 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001803
Mika Kuoppalac114f762015-06-25 18:35:13 +03001804 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1805 I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001806
Daniel Vetter7bddb012012-02-09 17:15:47 +01001807 while (num_entries) {
1808 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001809 if (last_pte > GEN6_PTES)
1810 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001811
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001812 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001813
1814 for (i = first_pte; i < last_pte; i++)
1815 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001816
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001817 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001818
Daniel Vetter7bddb012012-02-09 17:15:47 +01001819 num_entries -= last_pte - first_pte;
1820 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001821 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001822 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001823}
1824
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001825static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001826 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001827 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301828 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001829{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001830 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry07749ef2015-03-16 16:00:54 +00001831 gen6_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -08001832 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001833 unsigned act_pt = first_entry / GEN6_PTES;
1834 unsigned act_pte = first_entry % GEN6_PTES;
Imre Deak6e995e22013-02-18 19:28:04 +02001835 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001836
Chris Wilsoncc797142013-12-31 15:50:30 +00001837 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +02001838 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001839 if (pt_vaddr == NULL)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001840 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001841
Chris Wilsoncc797142013-12-31 15:50:30 +00001842 pt_vaddr[act_pte] =
1843 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +05301844 cache_level, true, flags);
1845
Michel Thierry07749ef2015-03-16 16:00:54 +00001846 if (++act_pte == GEN6_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001847 kunmap_px(ppgtt, pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001848 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001849 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001850 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001851 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001852 }
Chris Wilsoncc797142013-12-31 15:50:30 +00001853 if (pt_vaddr)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001854 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001855}
1856
Ben Widawsky678d96f2015-03-16 16:00:56 +00001857static int gen6_alloc_va_range(struct i915_address_space *vm,
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001858 uint64_t start_in, uint64_t length_in)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001859{
Michel Thierry4933d512015-03-24 15:46:22 +00001860 DECLARE_BITMAP(new_page_tables, I915_PDES);
1861 struct drm_device *dev = vm->dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001862 struct drm_i915_private *dev_priv = to_i915(dev);
1863 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001864 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierryec565b32015-04-08 12:13:23 +01001865 struct i915_page_table *pt;
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001866 uint32_t start, length, start_save, length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001867 uint32_t pde, temp;
Michel Thierry4933d512015-03-24 15:46:22 +00001868 int ret;
1869
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001870 if (WARN_ON(start_in + length_in > ppgtt->base.total))
1871 return -ENODEV;
1872
1873 start = start_save = start_in;
1874 length = length_save = length_in;
Michel Thierry4933d512015-03-24 15:46:22 +00001875
1876 bitmap_zero(new_page_tables, I915_PDES);
1877
1878 /* The allocation is done in two stages so that we can bail out with
1879 * minimal amount of pain. The first stage finds new page tables that
1880 * need allocation. The second stage marks use ptes within the page
1881 * tables.
1882 */
1883 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001884 if (pt != vm->scratch_pt) {
Michel Thierry4933d512015-03-24 15:46:22 +00001885 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1886 continue;
1887 }
1888
1889 /* We've already allocated a page table */
1890 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1891
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001892 pt = alloc_pt(dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001893 if (IS_ERR(pt)) {
1894 ret = PTR_ERR(pt);
1895 goto unwind_out;
1896 }
1897
1898 gen6_initialize_pt(vm, pt);
1899
1900 ppgtt->pd.page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001901 __set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001902 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001903 }
1904
1905 start = start_save;
1906 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001907
1908 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1909 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1910
1911 bitmap_zero(tmp_bitmap, GEN6_PTES);
1912 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1913 gen6_pte_count(start, length));
1914
Mika Kuoppala966082c2015-06-25 18:35:19 +03001915 if (__test_and_clear_bit(pde, new_page_tables))
Michel Thierry4933d512015-03-24 15:46:22 +00001916 gen6_write_pde(&ppgtt->pd, pde, pt);
1917
Michel Thierry72744cb2015-03-24 15:46:23 +00001918 trace_i915_page_table_entry_map(vm, pde, pt,
1919 gen6_pte_index(start),
1920 gen6_pte_count(start, length),
1921 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001922 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001923 GEN6_PTES);
1924 }
1925
Michel Thierry4933d512015-03-24 15:46:22 +00001926 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1927
1928 /* Make sure write is complete before other code can use this page
1929 * table. Also require for WC mapped PTEs */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001930 readl(ggtt->gsm);
Michel Thierry4933d512015-03-24 15:46:22 +00001931
Ben Widawsky563222a2015-03-19 12:53:28 +00001932 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001933 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001934
1935unwind_out:
1936 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001937 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001938
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001939 ppgtt->pd.page_table[pde] = vm->scratch_pt;
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001940 free_pt(vm->dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001941 }
1942
1943 mark_tlbs_dirty(ppgtt);
1944 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001945}
1946
Mika Kuoppala8776f022015-06-30 18:16:40 +03001947static int gen6_init_scratch(struct i915_address_space *vm)
1948{
1949 struct drm_device *dev = vm->dev;
1950
1951 vm->scratch_page = alloc_scratch_page(dev);
1952 if (IS_ERR(vm->scratch_page))
1953 return PTR_ERR(vm->scratch_page);
1954
1955 vm->scratch_pt = alloc_pt(dev);
1956 if (IS_ERR(vm->scratch_pt)) {
1957 free_scratch_page(dev, vm->scratch_page);
1958 return PTR_ERR(vm->scratch_pt);
1959 }
1960
1961 gen6_initialize_pt(vm, vm->scratch_pt);
1962
1963 return 0;
1964}
1965
1966static void gen6_free_scratch(struct i915_address_space *vm)
1967{
1968 struct drm_device *dev = vm->dev;
1969
1970 free_pt(dev, vm->scratch_pt);
1971 free_scratch_page(dev, vm->scratch_page);
1972}
1973
Daniel Vetter061dd492015-04-14 17:35:13 +02001974static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawskya00d8252014-02-19 22:05:48 -08001975{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001976 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry09942c62015-04-08 12:13:30 +01001977 struct i915_page_table *pt;
1978 uint32_t pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08001979
Daniel Vetter061dd492015-04-14 17:35:13 +02001980 drm_mm_remove_node(&ppgtt->node);
1981
Michel Thierry09942c62015-04-08 12:13:30 +01001982 gen6_for_all_pdes(pt, ppgtt, pde) {
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001983 if (pt != vm->scratch_pt)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001984 free_pt(ppgtt->base.dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001985 }
1986
Mika Kuoppala8776f022015-06-30 18:16:40 +03001987 gen6_free_scratch(vm);
Daniel Vetter3440d262013-01-24 13:49:56 -08001988}
1989
Ben Widawskyb1465202014-02-19 22:05:49 -08001990static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001991{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001992 struct i915_address_space *vm = &ppgtt->base;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001993 struct drm_device *dev = ppgtt->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001994 struct drm_i915_private *dev_priv = to_i915(dev);
1995 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001996 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001997 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001998
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001999 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
2000 * allocator works in address space sizes, so it's multiplied by page
2001 * size. We allocate at the top of the GTT to avoid fragmentation.
2002 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002003 BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
Michel Thierry4933d512015-03-24 15:46:22 +00002004
Mika Kuoppala8776f022015-06-30 18:16:40 +03002005 ret = gen6_init_scratch(vm);
2006 if (ret)
2007 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002008
Ben Widawskye3cc1992013-12-06 14:11:08 -08002009alloc:
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002010 ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002011 &ppgtt->node, GEN6_PD_SIZE,
2012 GEN6_PD_ALIGN, 0,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002013 0, ggtt->base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07002014 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08002015 if (ret == -ENOSPC && !retried) {
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002016 ret = i915_gem_evict_something(dev, &ggtt->base,
Ben Widawskye3cc1992013-12-06 14:11:08 -08002017 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02002018 I915_CACHE_NONE,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002019 0, ggtt->base.total,
Chris Wilsond23db882014-05-23 08:48:08 +02002020 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08002021 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00002022 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08002023
2024 retried = true;
2025 goto alloc;
2026 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002027
Ben Widawskyc8c26622015-01-22 17:01:25 +00002028 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00002029 goto err_out;
2030
Ben Widawskyc8c26622015-01-22 17:01:25 +00002031
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002032 if (ppgtt->node.start < ggtt->mappable_end)
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002033 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002034
Ben Widawskyc8c26622015-01-22 17:01:25 +00002035 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00002036
2037err_out:
Mika Kuoppala8776f022015-06-30 18:16:40 +03002038 gen6_free_scratch(vm);
Ben Widawsky678d96f2015-03-16 16:00:56 +00002039 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08002040}
2041
Ben Widawskyb1465202014-02-19 22:05:49 -08002042static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
2043{
kbuild test robot2f2cf682015-03-27 19:26:35 +08002044 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08002045}
2046
Michel Thierry4933d512015-03-24 15:46:22 +00002047static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
2048 uint64_t start, uint64_t length)
2049{
Michel Thierryec565b32015-04-08 12:13:23 +01002050 struct i915_page_table *unused;
Michel Thierry4933d512015-03-24 15:46:22 +00002051 uint32_t pde, temp;
2052
2053 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
Mika Kuoppala79ab9372015-06-25 18:35:17 +03002054 ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
Michel Thierry4933d512015-03-24 15:46:22 +00002055}
2056
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002057static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawskyb1465202014-02-19 22:05:49 -08002058{
2059 struct drm_device *dev = ppgtt->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002060 struct drm_i915_private *dev_priv = to_i915(dev);
2061 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskyb1465202014-02-19 22:05:49 -08002062 int ret;
2063
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002064 ppgtt->base.pte_encode = ggtt->base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08002065 if (IS_GEN6(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08002066 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08002067 } else if (IS_HASWELL(dev)) {
Ben Widawsky90252e52013-12-06 14:11:12 -08002068 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08002069 } else if (IS_GEN7(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08002070 ppgtt->switch_mm = gen7_mm_switch;
2071 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08002072 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08002073
Yu Zhang71ba2d62015-02-10 19:05:54 +08002074 if (intel_vgpu_active(dev))
2075 ppgtt->switch_mm = vgpu_mm_switch;
2076
Ben Widawskyb1465202014-02-19 22:05:49 -08002077 ret = gen6_ppgtt_alloc(ppgtt);
2078 if (ret)
2079 return ret;
2080
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002081 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002082 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
2083 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002084 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
2085 ppgtt->base.bind_vma = ppgtt_bind_vma;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002086 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f62013-11-25 09:54:34 -08002087 ppgtt->base.start = 0;
Michel Thierry09942c62015-04-08 12:13:30 +01002088 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08002089 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002090
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002091 ppgtt->pd.base.ggtt_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00002092 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002093
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002094 ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002095 ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
Ben Widawsky678d96f2015-03-16 16:00:56 +00002096
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002097 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002098
Ben Widawsky678d96f2015-03-16 16:00:56 +00002099 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
2100
Thierry Reding440fd522015-01-23 09:05:06 +01002101 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002102 ppgtt->node.size >> 20,
2103 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002104
Daniel Vetterfa76da32014-08-06 20:19:54 +02002105 DRM_DEBUG("Adding PPGTT at offset %x\n",
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002106 ppgtt->pd.base.ggtt_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002107
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002108 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08002109}
2110
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002111static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08002112{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002113 ppgtt->base.dev = dev;
Daniel Vetter3440d262013-01-24 13:49:56 -08002114
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002115 if (INTEL_INFO(dev)->gen < 8)
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002116 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002117 else
Michel Thierryd7b26332015-04-08 12:13:34 +01002118 return gen8_ppgtt_init(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002119}
Mika Kuoppalac114f762015-06-25 18:35:13 +03002120
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002121static void i915_address_space_init(struct i915_address_space *vm,
2122 struct drm_i915_private *dev_priv)
2123{
2124 drm_mm_init(&vm->mm, vm->start, vm->total);
2125 vm->dev = dev_priv->dev;
2126 INIT_LIST_HEAD(&vm->active_list);
2127 INIT_LIST_HEAD(&vm->inactive_list);
2128 list_add_tail(&vm->global_link, &dev_priv->vm_list);
2129}
2130
Tim Gored5165eb2016-02-04 11:49:34 +00002131static void gtt_write_workarounds(struct drm_device *dev)
2132{
2133 struct drm_i915_private *dev_priv = dev->dev_private;
2134
2135 /* This function is for gtt related workarounds. This function is
2136 * called on driver load and after a GPU reset, so you can place
2137 * workarounds here even if they get overwritten by GPU reset.
2138 */
2139 /* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt */
2140 if (IS_BROADWELL(dev))
2141 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
2142 else if (IS_CHERRYVIEW(dev))
2143 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
2144 else if (IS_SKYLAKE(dev))
2145 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
2146 else if (IS_BROXTON(dev))
2147 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
2148}
2149
Daniel Vetterfa76da32014-08-06 20:19:54 +02002150int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
2151{
2152 struct drm_i915_private *dev_priv = dev->dev_private;
2153 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002154
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002155 ret = __hw_ppgtt_init(dev, ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002156 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08002157 kref_init(&ppgtt->ref);
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002158 i915_address_space_init(&ppgtt->base, dev_priv);
Ben Widawsky93bd8642013-07-16 16:50:06 -07002159 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002160
2161 return ret;
2162}
2163
Daniel Vetter82460d92014-08-06 20:19:53 +02002164int i915_ppgtt_init_hw(struct drm_device *dev)
2165{
Tim Gored5165eb2016-02-04 11:49:34 +00002166 gtt_write_workarounds(dev);
2167
Thomas Daniel671b50132014-08-20 16:24:50 +01002168 /* In the case of execlists, PPGTT is enabled by the context descriptor
2169 * and the PDPs are contained within the context itself. We don't
2170 * need to do anything here. */
2171 if (i915.enable_execlists)
2172 return 0;
2173
Daniel Vetter82460d92014-08-06 20:19:53 +02002174 if (!USES_PPGTT(dev))
2175 return 0;
2176
2177 if (IS_GEN6(dev))
2178 gen6_ppgtt_enable(dev);
2179 else if (IS_GEN7(dev))
2180 gen7_ppgtt_enable(dev);
2181 else if (INTEL_INFO(dev)->gen >= 8)
2182 gen8_ppgtt_enable(dev);
2183 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01002184 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02002185
John Harrison4ad2fd82015-06-18 13:11:20 +01002186 return 0;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002187}
John Harrison4ad2fd82015-06-18 13:11:20 +01002188
John Harrisonb3dd6b92015-05-29 17:43:40 +01002189int i915_ppgtt_init_ring(struct drm_i915_gem_request *req)
John Harrison4ad2fd82015-06-18 13:11:20 +01002190{
Tvrtko Ursulin39dabec2016-03-17 13:04:10 +00002191 struct drm_i915_private *dev_priv = req->i915;
John Harrison4ad2fd82015-06-18 13:11:20 +01002192 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2193
2194 if (i915.enable_execlists)
2195 return 0;
2196
2197 if (!ppgtt)
2198 return 0;
2199
John Harrisone85b26d2015-05-29 17:43:56 +01002200 return ppgtt->switch_mm(ppgtt, req);
John Harrison4ad2fd82015-06-18 13:11:20 +01002201}
2202
Daniel Vetter4d884702014-08-06 15:04:47 +02002203struct i915_hw_ppgtt *
2204i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
2205{
2206 struct i915_hw_ppgtt *ppgtt;
2207 int ret;
2208
2209 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2210 if (!ppgtt)
2211 return ERR_PTR(-ENOMEM);
2212
2213 ret = i915_ppgtt_init(dev, ppgtt);
2214 if (ret) {
2215 kfree(ppgtt);
2216 return ERR_PTR(ret);
2217 }
2218
2219 ppgtt->file_priv = fpriv;
2220
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00002221 trace_i915_ppgtt_create(&ppgtt->base);
2222
Daniel Vetter4d884702014-08-06 15:04:47 +02002223 return ppgtt;
2224}
2225
Daniel Vetteree960be2014-08-06 15:04:45 +02002226void i915_ppgtt_release(struct kref *kref)
2227{
2228 struct i915_hw_ppgtt *ppgtt =
2229 container_of(kref, struct i915_hw_ppgtt, ref);
2230
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00002231 trace_i915_ppgtt_release(&ppgtt->base);
2232
Daniel Vetteree960be2014-08-06 15:04:45 +02002233 /* vmas should already be unbound */
2234 WARN_ON(!list_empty(&ppgtt->base.active_list));
2235 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2236
Daniel Vetter19dd1202014-08-06 15:04:55 +02002237 list_del(&ppgtt->base.global_link);
2238 drm_mm_takedown(&ppgtt->base.mm);
2239
Daniel Vetteree960be2014-08-06 15:04:45 +02002240 ppgtt->base.cleanup(&ppgtt->base);
2241 kfree(ppgtt);
2242}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002243
Ben Widawskya81cc002013-01-18 12:30:31 -08002244extern int intel_iommu_gfx_mapped;
2245/* Certain Gen5 chipsets require require idling the GPU before
2246 * unmapping anything from the GTT when VT-d is enabled.
2247 */
Daniel Vetter2c642b02015-04-14 17:35:26 +02002248static bool needs_idle_maps(struct drm_device *dev)
Ben Widawskya81cc002013-01-18 12:30:31 -08002249{
2250#ifdef CONFIG_INTEL_IOMMU
2251 /* Query intel_iommu to see if we need the workaround. Presumably that
2252 * was loaded first.
2253 */
2254 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
2255 return true;
2256#endif
2257 return false;
2258}
2259
Ben Widawsky5c042282011-10-17 15:51:55 -07002260static bool do_idling(struct drm_i915_private *dev_priv)
2261{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002262 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky5c042282011-10-17 15:51:55 -07002263 bool ret = dev_priv->mm.interruptible;
2264
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002265 if (unlikely(ggtt->do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07002266 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002267 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07002268 DRM_ERROR("Couldn't idle GPU\n");
2269 /* Wait a bit, in hopes it avoids the hang */
2270 udelay(10);
2271 }
2272 }
2273
2274 return ret;
2275}
2276
2277static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
2278{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002279 struct i915_ggtt *ggtt = &dev_priv->ggtt;
2280
2281 if (unlikely(ggtt->do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07002282 dev_priv->mm.interruptible = interruptible;
2283}
2284
Ben Widawsky828c7902013-10-16 09:21:30 -07002285void i915_check_and_clear_faults(struct drm_device *dev)
2286{
2287 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002288 struct intel_engine_cs *engine;
Ben Widawsky828c7902013-10-16 09:21:30 -07002289
2290 if (INTEL_INFO(dev)->gen < 6)
2291 return;
2292
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002293 for_each_engine(engine, dev_priv) {
Ben Widawsky828c7902013-10-16 09:21:30 -07002294 u32 fault_reg;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002295 fault_reg = I915_READ(RING_FAULT_REG(engine));
Ben Widawsky828c7902013-10-16 09:21:30 -07002296 if (fault_reg & RING_FAULT_VALID) {
2297 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02002298 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07002299 "\tAddress space: %s\n"
2300 "\tSource ID: %d\n"
2301 "\tType: %d\n",
2302 fault_reg & PAGE_MASK,
2303 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
2304 RING_FAULT_SRCID(fault_reg),
2305 RING_FAULT_FAULT_TYPE(fault_reg));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002306 I915_WRITE(RING_FAULT_REG(engine),
Ben Widawsky828c7902013-10-16 09:21:30 -07002307 fault_reg & ~RING_FAULT_VALID);
2308 }
2309 }
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002310 POSTING_READ(RING_FAULT_REG(&dev_priv->engine[RCS]));
Ben Widawsky828c7902013-10-16 09:21:30 -07002311}
2312
Chris Wilson91e56492014-09-25 10:13:12 +01002313static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
2314{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002315 if (INTEL_INFO(dev_priv)->gen < 6) {
Chris Wilson91e56492014-09-25 10:13:12 +01002316 intel_gtt_chipset_flush();
2317 } else {
2318 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2319 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2320 }
2321}
2322
Ben Widawsky828c7902013-10-16 09:21:30 -07002323void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
2324{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002325 struct drm_i915_private *dev_priv = to_i915(dev);
2326 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky828c7902013-10-16 09:21:30 -07002327
2328 /* Don't bother messing with faults pre GEN6 as we have little
2329 * documentation supporting that it's a good idea.
2330 */
2331 if (INTEL_INFO(dev)->gen < 6)
2332 return;
2333
2334 i915_check_and_clear_faults(dev);
2335
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002336 ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total,
2337 true);
Chris Wilson91e56492014-09-25 10:13:12 +01002338
2339 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002340}
2341
Daniel Vetter74163902012-02-15 23:50:21 +01002342int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002343{
Chris Wilson9da3da62012-06-01 15:20:22 +01002344 if (!dma_map_sg(&obj->base.dev->pdev->dev,
2345 obj->pages->sgl, obj->pages->nents,
2346 PCI_DMA_BIDIRECTIONAL))
2347 return -ENOSPC;
2348
2349 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002350}
2351
Daniel Vetter2c642b02015-04-14 17:35:26 +02002352static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002353{
2354#ifdef writeq
2355 writeq(pte, addr);
2356#else
2357 iowrite32((u32)pte, addr);
2358 iowrite32(pte >> 32, addr + 4);
2359#endif
2360}
2361
2362static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
2363 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08002364 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302365 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002366{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002367 struct drm_i915_private *dev_priv = to_i915(vm->dev);
2368 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky782f1492014-02-20 11:50:33 -08002369 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002370 gen8_pte_t __iomem *gtt_entries =
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002371 (gen8_pte_t __iomem *)ggtt->gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002372 int i = 0;
2373 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02002374 dma_addr_t addr = 0; /* shut up gcc */
Imre Deakbe694592015-12-15 20:10:38 +02002375 int rpm_atomic_seq;
2376
2377 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002378
2379 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
2380 addr = sg_dma_address(sg_iter.sg) +
2381 (sg_iter.sg_pgoffset << PAGE_SHIFT);
2382 gen8_set_pte(&gtt_entries[i],
2383 gen8_pte_encode(addr, level, true));
2384 i++;
2385 }
2386
2387 /*
2388 * XXX: This serves as a posting read to make sure that the PTE has
2389 * actually been updated. There is some concern that even though
2390 * registers and PTEs are within the same BAR that they are potentially
2391 * of NUMA access patterns. Therefore, even with the way we assume
2392 * hardware should work, we must keep this posting read for paranoia.
2393 */
2394 if (i != 0)
2395 WARN_ON(readq(&gtt_entries[i-1])
2396 != gen8_pte_encode(addr, level, true));
2397
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002398 /* This next bit makes the above posting read even more important. We
2399 * want to flush the TLBs only after we're certain all the PTE updates
2400 * have finished.
2401 */
2402 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2403 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Imre Deakbe694592015-12-15 20:10:38 +02002404
2405 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002406}
2407
Chris Wilsonc1403302015-11-18 15:19:39 +00002408struct insert_entries {
2409 struct i915_address_space *vm;
2410 struct sg_table *st;
2411 uint64_t start;
2412 enum i915_cache_level level;
2413 u32 flags;
2414};
2415
2416static int gen8_ggtt_insert_entries__cb(void *_arg)
2417{
2418 struct insert_entries *arg = _arg;
2419 gen8_ggtt_insert_entries(arg->vm, arg->st,
2420 arg->start, arg->level, arg->flags);
2421 return 0;
2422}
2423
2424static void gen8_ggtt_insert_entries__BKL(struct i915_address_space *vm,
2425 struct sg_table *st,
2426 uint64_t start,
2427 enum i915_cache_level level,
2428 u32 flags)
2429{
2430 struct insert_entries arg = { vm, st, start, level, flags };
2431 stop_machine(gen8_ggtt_insert_entries__cb, &arg, NULL);
2432}
2433
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002434/*
2435 * Binds an object into the global gtt with the specified cache level. The object
2436 * will be accessible to the GPU via commands whose operands reference offsets
2437 * within the global GTT as well as accessible by the GPU through the GMADR
2438 * mapped BAR (dev_priv->mm.gtt->gtt).
2439 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002440static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002441 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08002442 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302443 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002444{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002445 struct drm_i915_private *dev_priv = to_i915(vm->dev);
2446 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky782f1492014-02-20 11:50:33 -08002447 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002448 gen6_pte_t __iomem *gtt_entries =
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002449 (gen6_pte_t __iomem *)ggtt->gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02002450 int i = 0;
2451 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02002452 dma_addr_t addr = 0;
Imre Deakbe694592015-12-15 20:10:38 +02002453 int rpm_atomic_seq;
2454
2455 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002456
Imre Deak6e995e22013-02-18 19:28:04 +02002457 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02002458 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05302459 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02002460 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002461 }
2462
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002463 /* XXX: This serves as a posting read to make sure that the PTE has
2464 * actually been updated. There is some concern that even though
2465 * registers and PTEs are within the same BAR that they are potentially
2466 * of NUMA access patterns. Therefore, even with the way we assume
2467 * hardware should work, we must keep this posting read for paranoia.
2468 */
Pavel Machek57007df2014-07-28 13:20:58 +02002469 if (i != 0) {
2470 unsigned long gtt = readl(&gtt_entries[i-1]);
2471 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
2472 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08002473
2474 /* This next bit makes the above posting read even more important. We
2475 * want to flush the TLBs only after we're certain all the PTE updates
2476 * have finished.
2477 */
2478 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2479 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Imre Deakbe694592015-12-15 20:10:38 +02002480
2481 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002482}
2483
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002484static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002485 uint64_t start,
2486 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002487 bool use_scratch)
2488{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002489 struct drm_i915_private *dev_priv = to_i915(vm->dev);
2490 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky782f1492014-02-20 11:50:33 -08002491 unsigned first_entry = start >> PAGE_SHIFT;
2492 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002493 gen8_pte_t scratch_pte, __iomem *gtt_base =
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002494 (gen8_pte_t __iomem *)ggtt->gsm + first_entry;
2495 const int max_entries = ggtt_total_entries(ggtt) - first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002496 int i;
Imre Deakbe694592015-12-15 20:10:38 +02002497 int rpm_atomic_seq;
2498
2499 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002500
2501 if (WARN(num_entries > max_entries,
2502 "First entry = %d; Num entries = %d (max=%d)\n",
2503 first_entry, num_entries, max_entries))
2504 num_entries = max_entries;
2505
Mika Kuoppalac114f762015-06-25 18:35:13 +03002506 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002507 I915_CACHE_LLC,
2508 use_scratch);
2509 for (i = 0; i < num_entries; i++)
2510 gen8_set_pte(&gtt_base[i], scratch_pte);
2511 readl(gtt_base);
Imre Deakbe694592015-12-15 20:10:38 +02002512
2513 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002514}
2515
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002516static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002517 uint64_t start,
2518 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07002519 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002520{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002521 struct drm_i915_private *dev_priv = to_i915(vm->dev);
2522 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky782f1492014-02-20 11:50:33 -08002523 unsigned first_entry = start >> PAGE_SHIFT;
2524 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002525 gen6_pte_t scratch_pte, __iomem *gtt_base =
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002526 (gen6_pte_t __iomem *)ggtt->gsm + first_entry;
2527 const int max_entries = ggtt_total_entries(ggtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002528 int i;
Imre Deakbe694592015-12-15 20:10:38 +02002529 int rpm_atomic_seq;
2530
2531 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002532
2533 if (WARN(num_entries > max_entries,
2534 "First entry = %d; Num entries = %d (max=%d)\n",
2535 first_entry, num_entries, max_entries))
2536 num_entries = max_entries;
2537
Mika Kuoppalac114f762015-06-25 18:35:13 +03002538 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
2539 I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07002540
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002541 for (i = 0; i < num_entries; i++)
2542 iowrite32(scratch_pte, &gtt_base[i]);
2543 readl(gtt_base);
Imre Deakbe694592015-12-15 20:10:38 +02002544
2545 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002546}
2547
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002548static void i915_ggtt_insert_entries(struct i915_address_space *vm,
2549 struct sg_table *pages,
2550 uint64_t start,
2551 enum i915_cache_level cache_level, u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002552{
Imre Deakbe694592015-12-15 20:10:38 +02002553 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002554 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2555 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
Imre Deakbe694592015-12-15 20:10:38 +02002556 int rpm_atomic_seq;
2557
2558 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002559
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002560 intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07002561
Imre Deakbe694592015-12-15 20:10:38 +02002562 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2563
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002564}
2565
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002566static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002567 uint64_t start,
2568 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07002569 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002570{
Imre Deakbe694592015-12-15 20:10:38 +02002571 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08002572 unsigned first_entry = start >> PAGE_SHIFT;
2573 unsigned num_entries = length >> PAGE_SHIFT;
Imre Deakbe694592015-12-15 20:10:38 +02002574 int rpm_atomic_seq;
2575
2576 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2577
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002578 intel_gtt_clear_range(first_entry, num_entries);
Imre Deakbe694592015-12-15 20:10:38 +02002579
2580 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002581}
2582
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002583static int ggtt_bind_vma(struct i915_vma *vma,
2584 enum i915_cache_level cache_level,
2585 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002586{
Daniel Vetter0a878712015-10-15 14:23:01 +02002587 struct drm_i915_gem_object *obj = vma->obj;
2588 u32 pte_flags = 0;
2589 int ret;
2590
2591 ret = i915_get_ggtt_vma_pages(vma);
2592 if (ret)
2593 return ret;
2594
2595 /* Currently applicable only to VLV */
2596 if (obj->gt_ro)
2597 pte_flags |= PTE_READ_ONLY;
2598
2599 vma->vm->insert_entries(vma->vm, vma->ggtt_view.pages,
2600 vma->node.start,
2601 cache_level, pte_flags);
2602
2603 /*
2604 * Without aliasing PPGTT there's no difference between
2605 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
2606 * upgrade to both bound if we bind either to avoid double-binding.
2607 */
2608 vma->bound |= GLOBAL_BIND | LOCAL_BIND;
2609
2610 return 0;
2611}
2612
2613static int aliasing_gtt_bind_vma(struct i915_vma *vma,
2614 enum i915_cache_level cache_level,
2615 u32 flags)
2616{
Chris Wilson321d1782015-11-20 10:27:18 +00002617 u32 pte_flags;
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002618 int ret;
2619
2620 ret = i915_get_ggtt_vma_pages(vma);
2621 if (ret)
2622 return ret;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002623
Akash Goel24f3a8c2014-06-17 10:59:42 +05302624 /* Currently applicable only to VLV */
Chris Wilson321d1782015-11-20 10:27:18 +00002625 pte_flags = 0;
2626 if (vma->obj->gt_ro)
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002627 pte_flags |= PTE_READ_ONLY;
Akash Goel24f3a8c2014-06-17 10:59:42 +05302628
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002629
Daniel Vetter0a878712015-10-15 14:23:01 +02002630 if (flags & GLOBAL_BIND) {
Chris Wilson321d1782015-11-20 10:27:18 +00002631 vma->vm->insert_entries(vma->vm,
2632 vma->ggtt_view.pages,
Daniel Vetter08755462015-04-20 09:04:05 -07002633 vma->node.start,
2634 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002635 }
Daniel Vetter74898d72012-02-15 23:50:22 +01002636
Daniel Vetter0a878712015-10-15 14:23:01 +02002637 if (flags & LOCAL_BIND) {
Chris Wilson321d1782015-11-20 10:27:18 +00002638 struct i915_hw_ppgtt *appgtt =
2639 to_i915(vma->vm->dev)->mm.aliasing_ppgtt;
2640 appgtt->base.insert_entries(&appgtt->base,
2641 vma->ggtt_view.pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08002642 vma->node.start,
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002643 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002644 }
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002645
2646 return 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002647}
2648
2649static void ggtt_unbind_vma(struct i915_vma *vma)
2650{
2651 struct drm_device *dev = vma->vm->dev;
2652 struct drm_i915_private *dev_priv = dev->dev_private;
2653 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002654 const uint64_t size = min_t(uint64_t,
2655 obj->base.size,
2656 vma->node.size);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002657
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002658 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08002659 vma->vm->clear_range(vma->vm,
2660 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002661 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002662 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002663 }
2664
Daniel Vetter08755462015-04-20 09:04:05 -07002665 if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002666 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002667
Ben Widawsky6f65e292013-12-06 14:10:56 -08002668 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08002669 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002670 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002671 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002672 }
Daniel Vetter74163902012-02-15 23:50:21 +01002673}
2674
2675void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2676{
Ben Widawsky5c042282011-10-17 15:51:55 -07002677 struct drm_device *dev = obj->base.dev;
2678 struct drm_i915_private *dev_priv = dev->dev_private;
2679 bool interruptible;
2680
2681 interruptible = do_idling(dev_priv);
2682
Imre Deak5ec5b512015-07-08 19:18:59 +03002683 dma_unmap_sg(&dev->pdev->dev, obj->pages->sgl, obj->pages->nents,
2684 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07002685
2686 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002687}
Daniel Vetter644ec022012-03-26 09:45:40 +02002688
Chris Wilson42d6ab42012-07-26 11:49:32 +01002689static void i915_gtt_color_adjust(struct drm_mm_node *node,
2690 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01002691 u64 *start,
2692 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002693{
2694 if (node->color != color)
2695 *start += 4096;
2696
2697 if (!list_empty(&node->node_list)) {
2698 node = list_entry(node->node_list.next,
2699 struct drm_mm_node,
2700 node_list);
2701 if (node->allocated && node->color != color)
2702 *end -= 4096;
2703 }
2704}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002705
Daniel Vetterf548c0e2014-11-19 21:40:13 +01002706static int i915_gem_setup_global_gtt(struct drm_device *dev,
Michel Thierry088e0df2015-08-07 17:40:17 +01002707 u64 start,
2708 u64 mappable_end,
2709 u64 end)
Daniel Vetter644ec022012-03-26 09:45:40 +02002710{
Ben Widawskye78891c2013-01-25 16:41:04 -08002711 /* Let GEM Manage all of the aperture.
2712 *
2713 * However, leave one page at the end still bound to the scratch page.
2714 * There are a number of places where the hardware apparently prefetches
2715 * past the end of the object, and we've seen multiple hangs with the
2716 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2717 * aperture. One page should be enough to keep any prefetching inside
2718 * of the aperture.
2719 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002720 struct drm_i915_private *dev_priv = to_i915(dev);
2721 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002722 struct drm_mm_node *entry;
2723 struct drm_i915_gem_object *obj;
2724 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002725 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002726
Ben Widawsky35451cb2013-01-17 12:45:13 -08002727 BUG_ON(mappable_end > end);
2728
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002729 ggtt->base.start = start;
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002730
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002731 /* Subtract the guard page before address space initialization to
2732 * shrink the range used by drm_mm */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002733 ggtt->base.total = end - start - PAGE_SIZE;
2734 i915_address_space_init(&ggtt->base, dev_priv);
2735 ggtt->base.total += PAGE_SIZE;
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002736
2737 if (intel_vgpu_active(dev)) {
2738 ret = intel_vgt_balloon(dev);
2739 if (ret)
2740 return ret;
2741 }
2742
Chris Wilson42d6ab42012-07-26 11:49:32 +01002743 if (!HAS_LLC(dev))
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002744 ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02002745
Chris Wilsoned2f3452012-11-15 11:32:19 +00002746 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002747 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002748 struct i915_vma *vma = i915_gem_obj_to_vma(obj, &ggtt->base);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002749
Michel Thierry088e0df2015-08-07 17:40:17 +01002750 DRM_DEBUG_KMS("reserving preallocated space: %llx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002751 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002752
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002753 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002754 ret = drm_mm_reserve_node(&ggtt->base.mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002755 if (ret) {
2756 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
2757 return ret;
2758 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002759 vma->bound |= GLOBAL_BIND;
Chris Wilsond0710ab2015-11-20 14:16:39 +00002760 __i915_vma_set_map_and_fenceable(vma);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002761 list_add_tail(&vma->vm_link, &ggtt->base.inactive_list);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002762 }
2763
Chris Wilsoned2f3452012-11-15 11:32:19 +00002764 /* Clear any non-preallocated blocks */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002765 drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002766 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2767 hole_start, hole_end);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002768 ggtt->base.clear_range(&ggtt->base, hole_start,
Ben Widawsky782f1492014-02-20 11:50:33 -08002769 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002770 }
2771
2772 /* And finally clear the reserved guard page */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002773 ggtt->base.clear_range(&ggtt->base, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002774
Daniel Vetterfa76da32014-08-06 20:19:54 +02002775 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
2776 struct i915_hw_ppgtt *ppgtt;
2777
2778 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2779 if (!ppgtt)
2780 return -ENOMEM;
2781
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002782 ret = __hw_ppgtt_init(dev, ppgtt);
Michel Thierry4933d512015-03-24 15:46:22 +00002783 if (ret) {
Daniel Vetter061dd492015-04-14 17:35:13 +02002784 ppgtt->base.cleanup(&ppgtt->base);
Michel Thierry4933d512015-03-24 15:46:22 +00002785 kfree(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002786 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002787 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002788
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002789 if (ppgtt->base.allocate_va_range)
2790 ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
2791 ppgtt->base.total);
2792 if (ret) {
2793 ppgtt->base.cleanup(&ppgtt->base);
2794 kfree(ppgtt);
2795 return ret;
2796 }
2797
2798 ppgtt->base.clear_range(&ppgtt->base,
2799 ppgtt->base.start,
2800 ppgtt->base.total,
2801 true);
2802
Daniel Vetterfa76da32014-08-06 20:19:54 +02002803 dev_priv->mm.aliasing_ppgtt = ppgtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002804 WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
2805 ggtt->base.bind_vma = aliasing_gtt_bind_vma;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002806 }
2807
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002808 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002809}
2810
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002811/**
2812 * i915_gem_init_ggtt - Initialize GEM for Global GTT
2813 * @dev: DRM device
2814 */
2815void i915_gem_init_ggtt(struct drm_device *dev)
Ben Widawskyd7e50082012-12-18 10:31:25 -08002816{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002817 struct drm_i915_private *dev_priv = to_i915(dev);
2818 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002819
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002820 i915_gem_setup_global_gtt(dev, 0, ggtt->mappable_end, ggtt->base.total);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002821}
2822
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002823/**
2824 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
2825 * @dev: DRM device
2826 */
2827void i915_ggtt_cleanup_hw(struct drm_device *dev)
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002828{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002829 struct drm_i915_private *dev_priv = to_i915(dev);
2830 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002831
Daniel Vetter70e32542014-08-06 15:04:57 +02002832 if (dev_priv->mm.aliasing_ppgtt) {
2833 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2834
2835 ppgtt->base.cleanup(&ppgtt->base);
2836 }
2837
Imre Deaka4eba472016-01-19 15:26:32 +02002838 i915_gem_cleanup_stolen(dev);
2839
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002840 if (drm_mm_initialized(&ggtt->base.mm)) {
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002841 if (intel_vgpu_active(dev))
2842 intel_vgt_deballoon();
2843
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002844 drm_mm_takedown(&ggtt->base.mm);
2845 list_del(&ggtt->base.global_link);
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002846 }
2847
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002848 ggtt->base.cleanup(&ggtt->base);
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002849}
Daniel Vetter70e32542014-08-06 15:04:57 +02002850
Daniel Vetter2c642b02015-04-14 17:35:26 +02002851static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002852{
2853 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2854 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2855 return snb_gmch_ctl << 20;
2856}
2857
Daniel Vetter2c642b02015-04-14 17:35:26 +02002858static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002859{
2860 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2861 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2862 if (bdw_gmch_ctl)
2863 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002864
2865#ifdef CONFIG_X86_32
2866 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2867 if (bdw_gmch_ctl > 4)
2868 bdw_gmch_ctl = 4;
2869#endif
2870
Ben Widawsky9459d252013-11-03 16:53:55 -08002871 return bdw_gmch_ctl << 20;
2872}
2873
Daniel Vetter2c642b02015-04-14 17:35:26 +02002874static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002875{
2876 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2877 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2878
2879 if (gmch_ctrl)
2880 return 1 << (20 + gmch_ctrl);
2881
2882 return 0;
2883}
2884
Daniel Vetter2c642b02015-04-14 17:35:26 +02002885static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002886{
2887 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2888 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2889 return snb_gmch_ctl << 25; /* 32 MB units */
2890}
2891
Daniel Vetter2c642b02015-04-14 17:35:26 +02002892static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002893{
2894 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2895 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2896 return bdw_gmch_ctl << 25; /* 32 MB units */
2897}
2898
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002899static size_t chv_get_stolen_size(u16 gmch_ctrl)
2900{
2901 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2902 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2903
2904 /*
2905 * 0x0 to 0x10: 32MB increments starting at 0MB
2906 * 0x11 to 0x16: 4MB increments starting at 8MB
2907 * 0x17 to 0x1d: 4MB increments start at 36MB
2908 */
2909 if (gmch_ctrl < 0x11)
2910 return gmch_ctrl << 25;
2911 else if (gmch_ctrl < 0x17)
2912 return (gmch_ctrl - 0x11 + 2) << 22;
2913 else
2914 return (gmch_ctrl - 0x17 + 9) << 22;
2915}
2916
Damien Lespiau66375012014-01-09 18:02:46 +00002917static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2918{
2919 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2920 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2921
2922 if (gen9_gmch_ctl < 0xf0)
2923 return gen9_gmch_ctl << 25; /* 32 MB units */
2924 else
2925 /* 4MB increments starting at 0xf0 for 4MB */
2926 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2927}
2928
Ben Widawsky63340132013-11-04 19:32:22 -08002929static int ggtt_probe_common(struct drm_device *dev,
2930 size_t gtt_size)
2931{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002932 struct drm_i915_private *dev_priv = to_i915(dev);
2933 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002934 struct i915_page_scratch *scratch_page;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002935 phys_addr_t ggtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08002936
2937 /* For Modern GENs the PTEs and register space are split in the BAR */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002938 ggtt_phys_addr = pci_resource_start(dev->pdev, 0) +
2939 (pci_resource_len(dev->pdev, 0) / 2);
Ben Widawsky63340132013-11-04 19:32:22 -08002940
Imre Deak2a073f892015-03-27 13:07:33 +02002941 /*
2942 * On BXT writes larger than 64 bit to the GTT pagetable range will be
2943 * dropped. For WC mappings in general we have 64 byte burst writes
2944 * when the WC buffer is flushed, so we can't use it, but have to
2945 * resort to an uncached mapping. The WC issue is easily caught by the
2946 * readback check when writing GTT PTE entries.
2947 */
2948 if (IS_BROXTON(dev))
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002949 ggtt->gsm = ioremap_nocache(ggtt_phys_addr, gtt_size);
Imre Deak2a073f892015-03-27 13:07:33 +02002950 else
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002951 ggtt->gsm = ioremap_wc(ggtt_phys_addr, gtt_size);
2952 if (!ggtt->gsm) {
Ben Widawsky63340132013-11-04 19:32:22 -08002953 DRM_ERROR("Failed to map the gtt page table\n");
2954 return -ENOMEM;
2955 }
2956
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002957 scratch_page = alloc_scratch_page(dev);
2958 if (IS_ERR(scratch_page)) {
Ben Widawsky63340132013-11-04 19:32:22 -08002959 DRM_ERROR("Scratch setup failed\n");
2960 /* iounmap will also get called at remove, but meh */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002961 iounmap(ggtt->gsm);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002962 return PTR_ERR(scratch_page);
Ben Widawsky63340132013-11-04 19:32:22 -08002963 }
2964
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002965 ggtt->base.scratch_page = scratch_page;
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002966
2967 return 0;
Ben Widawsky63340132013-11-04 19:32:22 -08002968}
2969
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002970/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2971 * bits. When using advanced contexts each context stores its own PAT, but
2972 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002973static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002974{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002975 uint64_t pat;
2976
2977 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2978 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2979 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2980 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2981 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2982 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2983 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2984 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2985
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002986 if (!USES_PPGTT(dev_priv))
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002987 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2988 * so RTL will always use the value corresponding to
2989 * pat_sel = 000".
2990 * So let's disable cache for GGTT to avoid screen corruptions.
2991 * MOCS still can be used though.
2992 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2993 * before this patch, i.e. the same uncached + snooping access
2994 * like on gen6/7 seems to be in effect.
2995 * - So this just fixes blitter/render access. Again it looks
2996 * like it's not just uncached access, but uncached + snooping.
2997 * So we can still hold onto all our assumptions wrt cpu
2998 * clflushing on LLC machines.
2999 */
3000 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
3001
Ben Widawskyfbe5d362013-11-04 19:56:49 -08003002 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
3003 * write would work. */
Ville Syrjälä7e435ad2015-09-18 20:03:25 +03003004 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
3005 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08003006}
3007
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003008static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
3009{
3010 uint64_t pat;
3011
3012 /*
3013 * Map WB on BDW to snooped on CHV.
3014 *
3015 * Only the snoop bit has meaning for CHV, the rest is
3016 * ignored.
3017 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02003018 * The hardware will never snoop for certain types of accesses:
3019 * - CPU GTT (GMADR->GGTT->no snoop->memory)
3020 * - PPGTT page tables
3021 * - some other special cycles
3022 *
3023 * As with BDW, we also need to consider the following for GT accesses:
3024 * "For GGTT, there is NO pat_sel[2:0] from the entry,
3025 * so RTL will always use the value corresponding to
3026 * pat_sel = 000".
3027 * Which means we must set the snoop bit in PAT entry 0
3028 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003029 */
3030 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
3031 GEN8_PPAT(1, 0) |
3032 GEN8_PPAT(2, 0) |
3033 GEN8_PPAT(3, 0) |
3034 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
3035 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
3036 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
3037 GEN8_PPAT(7, CHV_PPAT_SNOOP);
3038
Ville Syrjälä7e435ad2015-09-18 20:03:25 +03003039 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
3040 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003041}
3042
Joonas Lahtinend507d732016-03-18 10:42:58 +02003043static int gen8_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawsky63340132013-11-04 19:32:22 -08003044{
Joonas Lahtinend507d732016-03-18 10:42:58 +02003045 struct drm_device *dev = ggtt->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003046 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky63340132013-11-04 19:32:22 -08003047 u16 snb_gmch_ctl;
3048 int ret;
3049
3050 /* TODO: We're not aware of mappable constraints on gen8 yet */
Joonas Lahtinend507d732016-03-18 10:42:58 +02003051 ggtt->mappable_base = pci_resource_start(dev->pdev, 2);
3052 ggtt->mappable_end = pci_resource_len(dev->pdev, 2);
Ben Widawsky63340132013-11-04 19:32:22 -08003053
3054 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
3055 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
3056
3057 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
3058
Damien Lespiau66375012014-01-09 18:02:46 +00003059 if (INTEL_INFO(dev)->gen >= 9) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003060 ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
3061 ggtt->size = gen8_get_total_gtt_size(snb_gmch_ctl);
Damien Lespiau66375012014-01-09 18:02:46 +00003062 } else if (IS_CHERRYVIEW(dev)) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003063 ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
3064 ggtt->size = chv_get_total_gtt_size(snb_gmch_ctl);
Damien Lespiaud7f25f22014-05-08 22:19:40 +03003065 } else {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003066 ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
3067 ggtt->size = gen8_get_total_gtt_size(snb_gmch_ctl);
Damien Lespiaud7f25f22014-05-08 22:19:40 +03003068 }
Ben Widawsky63340132013-11-04 19:32:22 -08003069
Joonas Lahtinend507d732016-03-18 10:42:58 +02003070 ggtt->base.total = (ggtt->size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08003071
Sumit Singh5a4e33a2015-03-17 11:39:31 +02003072 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003073 chv_setup_private_ppat(dev_priv);
3074 else
3075 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08003076
Joonas Lahtinend507d732016-03-18 10:42:58 +02003077 ret = ggtt_probe_common(dev, ggtt->size);
Ben Widawsky63340132013-11-04 19:32:22 -08003078
Joonas Lahtinend507d732016-03-18 10:42:58 +02003079 ggtt->base.clear_range = gen8_ggtt_clear_range;
Chris Wilsonc1403302015-11-18 15:19:39 +00003080 if (IS_CHERRYVIEW(dev_priv))
Joonas Lahtinend507d732016-03-18 10:42:58 +02003081 ggtt->base.insert_entries = gen8_ggtt_insert_entries__BKL;
3082 else
3083 ggtt->base.insert_entries = gen8_ggtt_insert_entries;
3084 ggtt->base.bind_vma = ggtt_bind_vma;
3085 ggtt->base.unbind_vma = ggtt_unbind_vma;
3086
Ben Widawsky63340132013-11-04 19:32:22 -08003087 return ret;
3088}
3089
Joonas Lahtinend507d732016-03-18 10:42:58 +02003090static int gen6_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003091{
Joonas Lahtinend507d732016-03-18 10:42:58 +02003092 struct drm_device *dev = ggtt->base.dev;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003093 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003094 int ret;
3095
Joonas Lahtinend507d732016-03-18 10:42:58 +02003096 ggtt->mappable_base = pci_resource_start(dev->pdev, 2);
3097 ggtt->mappable_end = pci_resource_len(dev->pdev, 2);
Ben Widawsky41907dd2013-02-08 11:32:47 -08003098
Ben Widawskybaa09f52013-01-24 13:49:57 -08003099 /* 64/512MB is the current min/max we actually know of, but this is just
3100 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003101 */
Joonas Lahtinend507d732016-03-18 10:42:58 +02003102 if ((ggtt->mappable_end < (64<<20) || (ggtt->mappable_end > (512<<20)))) {
3103 DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003104 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003105 }
3106
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003107 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
3108 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08003109 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003110
Joonas Lahtinend507d732016-03-18 10:42:58 +02003111 ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
3112 ggtt->size = gen6_get_total_gtt_size(snb_gmch_ctl);
3113 ggtt->base.total = (ggtt->size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003114
Joonas Lahtinend507d732016-03-18 10:42:58 +02003115 ret = ggtt_probe_common(dev, ggtt->size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003116
Joonas Lahtinend507d732016-03-18 10:42:58 +02003117 ggtt->base.clear_range = gen6_ggtt_clear_range;
3118 ggtt->base.insert_entries = gen6_ggtt_insert_entries;
3119 ggtt->base.bind_vma = ggtt_bind_vma;
3120 ggtt->base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003121
3122 return ret;
3123}
3124
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003125static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003126{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003127 struct i915_ggtt *ggtt = container_of(vm, struct i915_ggtt, base);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003128
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003129 iounmap(ggtt->gsm);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03003130 free_scratch_page(vm->dev, vm->scratch_page);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003131}
3132
Joonas Lahtinend507d732016-03-18 10:42:58 +02003133static int i915_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003134{
Joonas Lahtinend507d732016-03-18 10:42:58 +02003135 struct drm_device *dev = ggtt->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003136 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003137 int ret;
3138
Ben Widawskybaa09f52013-01-24 13:49:57 -08003139 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
3140 if (!ret) {
3141 DRM_ERROR("failed to set up gmch\n");
3142 return -EIO;
3143 }
3144
Joonas Lahtinend507d732016-03-18 10:42:58 +02003145 intel_gtt_get(&ggtt->base.total, &ggtt->stolen_size,
3146 &ggtt->mappable_base, &ggtt->mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003147
Joonas Lahtinend507d732016-03-18 10:42:58 +02003148 ggtt->do_idle_maps = needs_idle_maps(dev_priv->dev);
3149 ggtt->base.insert_entries = i915_ggtt_insert_entries;
3150 ggtt->base.clear_range = i915_ggtt_clear_range;
3151 ggtt->base.bind_vma = ggtt_bind_vma;
3152 ggtt->base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003153
Joonas Lahtinend507d732016-03-18 10:42:58 +02003154 if (unlikely(ggtt->do_idle_maps))
Chris Wilsonc0a7f812013-12-30 12:16:15 +00003155 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
3156
Ben Widawskybaa09f52013-01-24 13:49:57 -08003157 return 0;
3158}
3159
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003160static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003161{
3162 intel_gmch_remove();
3163}
3164
Joonas Lahtinend85489d2016-03-24 16:47:46 +02003165/**
3166 * i915_ggtt_init_hw - Initialize GGTT hardware
3167 * @dev: DRM device
3168 */
3169int i915_ggtt_init_hw(struct drm_device *dev)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003170{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003171 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003172 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003173 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003174
Ben Widawskybaa09f52013-01-24 13:49:57 -08003175 if (INTEL_INFO(dev)->gen <= 5) {
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003176 ggtt->probe = i915_gmch_probe;
3177 ggtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08003178 } else if (INTEL_INFO(dev)->gen < 8) {
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003179 ggtt->probe = gen6_gmch_probe;
3180 ggtt->base.cleanup = gen6_gmch_remove;
Mika Kuoppala3accaf72016-04-13 17:26:43 +03003181
3182 if (HAS_EDRAM(dev))
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003183 ggtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07003184 else if (IS_HASWELL(dev))
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003185 ggtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07003186 else if (IS_VALLEYVIEW(dev))
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003187 ggtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01003188 else if (INTEL_INFO(dev)->gen >= 7)
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003189 ggtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07003190 else
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003191 ggtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08003192 } else {
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003193 ggtt->probe = gen8_gmch_probe;
3194 ggtt->base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003195 }
3196
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003197 ggtt->base.dev = dev;
3198 ggtt->base.is_ggtt = true;
Mika Kuoppalac114f762015-06-25 18:35:13 +03003199
Joonas Lahtinend507d732016-03-18 10:42:58 +02003200 ret = ggtt->probe(ggtt);
Ben Widawskya54c0c22013-01-24 14:45:00 -08003201 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003202 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003203
Chris Wilsonc890e2d2016-03-18 10:42:59 +02003204 if ((ggtt->base.total - 1) >> 32) {
3205 DRM_ERROR("We never expected a Global GTT with more than 32bits"
3206 "of address space! Found %lldM!\n",
3207 ggtt->base.total >> 20);
3208 ggtt->base.total = 1ULL << 32;
3209 ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
3210 }
3211
Imre Deaka4eba472016-01-19 15:26:32 +02003212 /*
3213 * Initialise stolen early so that we may reserve preallocated
3214 * objects for the BIOS to KMS transition.
3215 */
3216 ret = i915_gem_init_stolen(dev);
3217 if (ret)
3218 goto out_gtt_cleanup;
3219
Ben Widawskybaa09f52013-01-24 13:49:57 -08003220 /* GMADR is the PCI mmio aperture into the global GTT. */
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003221 DRM_INFO("Memory usable by graphics device = %lluM\n",
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003222 ggtt->base.total >> 20);
3223 DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
3224 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", ggtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02003225#ifdef CONFIG_INTEL_IOMMU
3226 if (intel_iommu_gfx_mapped)
3227 DRM_INFO("VT-d active for gfx access\n");
3228#endif
Daniel Vettercfa7c862014-04-29 11:53:58 +02003229 /*
3230 * i915.enable_ppgtt is read-only, so do an early pass to validate the
3231 * user's requested state against the hardware/driver capabilities. We
3232 * do this now so that we can print out any log messages once rather
3233 * than every time we check intel_enable_ppgtt().
3234 */
3235 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
3236 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08003237
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003238 return 0;
Imre Deaka4eba472016-01-19 15:26:32 +02003239
3240out_gtt_cleanup:
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003241 ggtt->base.cleanup(&ggtt->base);
Imre Deaka4eba472016-01-19 15:26:32 +02003242
3243 return ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02003244}
Ben Widawsky6f65e292013-12-06 14:10:56 -08003245
Daniel Vetterfa423312015-04-14 17:35:23 +02003246void i915_gem_restore_gtt_mappings(struct drm_device *dev)
3247{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003248 struct drm_i915_private *dev_priv = to_i915(dev);
3249 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Daniel Vetterfa423312015-04-14 17:35:23 +02003250 struct drm_i915_gem_object *obj;
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003251 struct i915_vma *vma;
3252 bool flush;
Daniel Vetterfa423312015-04-14 17:35:23 +02003253
3254 i915_check_and_clear_faults(dev);
3255
3256 /* First fill our portion of the GTT with scratch pages */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003257 ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total,
3258 true);
Daniel Vetterfa423312015-04-14 17:35:23 +02003259
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003260 /* Cache flush objects bound into GGTT and rebind them. */
Daniel Vetterfa423312015-04-14 17:35:23 +02003261 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003262 flush = false;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003263 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003264 if (vma->vm != &ggtt->base)
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003265 continue;
Daniel Vetterfa423312015-04-14 17:35:23 +02003266
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003267 WARN_ON(i915_vma_bind(vma, obj->cache_level,
3268 PIN_UPDATE));
3269
3270 flush = true;
3271 }
3272
3273 if (flush)
3274 i915_gem_clflush_object(obj, obj->pin_display);
Daniel Vetterfa423312015-04-14 17:35:23 +02003275 }
3276
Daniel Vetterfa423312015-04-14 17:35:23 +02003277 if (INTEL_INFO(dev)->gen >= 8) {
3278 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
3279 chv_setup_private_ppat(dev_priv);
3280 else
3281 bdw_setup_private_ppat(dev_priv);
3282
3283 return;
3284 }
3285
3286 if (USES_PPGTT(dev)) {
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003287 struct i915_address_space *vm;
3288
Daniel Vetterfa423312015-04-14 17:35:23 +02003289 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3290 /* TODO: Perhaps it shouldn't be gen6 specific */
3291
Joonas Lahtinene5716f52016-04-07 11:08:03 +03003292 struct i915_hw_ppgtt *ppgtt;
Daniel Vetterfa423312015-04-14 17:35:23 +02003293
Joonas Lahtinene5716f52016-04-07 11:08:03 +03003294 if (vm->is_ggtt)
Daniel Vetterfa423312015-04-14 17:35:23 +02003295 ppgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinene5716f52016-04-07 11:08:03 +03003296 else
3297 ppgtt = i915_vm_to_ppgtt(vm);
Daniel Vetterfa423312015-04-14 17:35:23 +02003298
3299 gen6_write_page_range(dev_priv, &ppgtt->pd,
3300 0, ppgtt->base.total);
3301 }
3302 }
3303
3304 i915_ggtt_flush(dev_priv);
3305}
3306
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003307static struct i915_vma *
3308__i915_gem_vma_create(struct drm_i915_gem_object *obj,
3309 struct i915_address_space *vm,
3310 const struct i915_ggtt_view *ggtt_view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08003311{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03003312 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003313
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003314 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
3315 return ERR_PTR(-EINVAL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01003316
3317 vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03003318 if (vma == NULL)
3319 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003320
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003321 INIT_LIST_HEAD(&vma->vm_link);
3322 INIT_LIST_HEAD(&vma->obj_link);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003323 INIT_LIST_HEAD(&vma->exec_list);
3324 vma->vm = vm;
3325 vma->obj = obj;
Chris Wilson596c5922016-02-26 11:03:20 +00003326 vma->is_ggtt = i915_is_ggtt(vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003327
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003328 if (i915_is_ggtt(vm))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003329 vma->ggtt_view = *ggtt_view;
Chris Wilson596c5922016-02-26 11:03:20 +00003330 else
3331 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08003332
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003333 list_add_tail(&vma->obj_link, &obj->vma_list);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003334
3335 return vma;
3336}
3337
3338struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003339i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
3340 struct i915_address_space *vm)
Ben Widawsky6f65e292013-12-06 14:10:56 -08003341{
3342 struct i915_vma *vma;
3343
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003344 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003345 if (!vma)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003346 vma = __i915_gem_vma_create(obj, vm,
3347 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003348
3349 return vma;
3350}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003351
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003352struct i915_vma *
3353i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3354 const struct i915_ggtt_view *view)
3355{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003356 struct drm_device *dev = obj->base.dev;
3357 struct drm_i915_private *dev_priv = to_i915(dev);
3358 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Matthew Auldade7daa2016-03-24 15:54:20 +00003359 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003360
3361 if (!vma)
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003362 vma = __i915_gem_vma_create(obj, &ggtt->base, view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003363
3364 return vma;
3365
3366}
3367
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003368static struct scatterlist *
Ville Syrjälä2d7f3bd2016-01-14 15:22:11 +02003369rotate_pages(const dma_addr_t *in, unsigned int offset,
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003370 unsigned int width, unsigned int height,
Ville Syrjälä87130252016-01-20 21:05:23 +02003371 unsigned int stride,
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003372 struct sg_table *st, struct scatterlist *sg)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003373{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003374 unsigned int column, row;
3375 unsigned int src_idx;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003376
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003377 for (column = 0; column < width; column++) {
Ville Syrjälä87130252016-01-20 21:05:23 +02003378 src_idx = stride * (height - 1) + column;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003379 for (row = 0; row < height; row++) {
3380 st->nents++;
3381 /* We don't need the pages, but need to initialize
3382 * the entries so the sg list can be happily traversed.
3383 * The only thing we need are DMA addresses.
3384 */
3385 sg_set_page(sg, NULL, PAGE_SIZE, 0);
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003386 sg_dma_address(sg) = in[offset + src_idx];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003387 sg_dma_len(sg) = PAGE_SIZE;
3388 sg = sg_next(sg);
Ville Syrjälä87130252016-01-20 21:05:23 +02003389 src_idx -= stride;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003390 }
3391 }
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003392
3393 return sg;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003394}
3395
3396static struct sg_table *
Ville Syrjälä11d23e62016-01-20 21:05:24 +02003397intel_rotate_fb_obj_pages(struct intel_rotation_info *rot_info,
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003398 struct drm_i915_gem_object *obj)
3399{
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003400 unsigned int size_pages = rot_info->plane[0].width * rot_info->plane[0].height;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003401 unsigned int size_pages_uv;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003402 struct sg_page_iter sg_iter;
3403 unsigned long i;
3404 dma_addr_t *page_addr_list;
3405 struct sg_table *st;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003406 unsigned int uv_start_page;
3407 struct scatterlist *sg;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00003408 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003409
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003410 /* Allocate a temporary list of source pages for random access. */
Chris Wilsonf2a85e12016-04-08 12:11:13 +01003411 page_addr_list = drm_malloc_gfp(obj->base.size / PAGE_SIZE,
3412 sizeof(dma_addr_t),
3413 GFP_TEMPORARY);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003414 if (!page_addr_list)
3415 return ERR_PTR(ret);
3416
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003417 /* Account for UV plane with NV12. */
3418 if (rot_info->pixel_format == DRM_FORMAT_NV12)
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003419 size_pages_uv = rot_info->plane[1].width * rot_info->plane[1].height;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003420 else
3421 size_pages_uv = 0;
3422
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003423 /* Allocate target SG list. */
3424 st = kmalloc(sizeof(*st), GFP_KERNEL);
3425 if (!st)
3426 goto err_st_alloc;
3427
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003428 ret = sg_alloc_table(st, size_pages + size_pages_uv, GFP_KERNEL);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003429 if (ret)
3430 goto err_sg_alloc;
3431
3432 /* Populate source page list from the object. */
3433 i = 0;
3434 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
3435 page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
3436 i++;
3437 }
3438
Ville Syrjälä11f20322016-02-15 22:54:46 +02003439 st->nents = 0;
3440 sg = st->sgl;
3441
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003442 /* Rotate the pages. */
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003443 sg = rotate_pages(page_addr_list, 0,
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003444 rot_info->plane[0].width, rot_info->plane[0].height,
3445 rot_info->plane[0].width,
Ville Syrjälä11f20322016-02-15 22:54:46 +02003446 st, sg);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003447
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003448 /* Append the UV plane if NV12. */
3449 if (rot_info->pixel_format == DRM_FORMAT_NV12) {
3450 uv_start_page = size_pages;
3451
3452 /* Check for tile-row un-alignment. */
3453 if (offset_in_page(rot_info->uv_offset))
3454 uv_start_page--;
3455
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003456 rot_info->uv_start_page = uv_start_page;
3457
Ville Syrjälä11f20322016-02-15 22:54:46 +02003458 sg = rotate_pages(page_addr_list, rot_info->uv_start_page,
3459 rot_info->plane[1].width, rot_info->plane[1].height,
3460 rot_info->plane[1].width,
3461 st, sg);
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003462 }
3463
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003464 DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages (%u plane 0)).\n",
3465 obj->base.size, rot_info->plane[0].width,
3466 rot_info->plane[0].height, size_pages + size_pages_uv,
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003467 size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003468
3469 drm_free_large(page_addr_list);
3470
3471 return st;
3472
3473err_sg_alloc:
3474 kfree(st);
3475err_st_alloc:
3476 drm_free_large(page_addr_list);
3477
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003478 DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%d) (%ux%u tiles, %u pages (%u plane 0))\n",
3479 obj->base.size, ret, rot_info->plane[0].width,
3480 rot_info->plane[0].height, size_pages + size_pages_uv,
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003481 size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003482 return ERR_PTR(ret);
3483}
3484
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003485static struct sg_table *
3486intel_partial_pages(const struct i915_ggtt_view *view,
3487 struct drm_i915_gem_object *obj)
3488{
3489 struct sg_table *st;
3490 struct scatterlist *sg;
3491 struct sg_page_iter obj_sg_iter;
3492 int ret = -ENOMEM;
3493
3494 st = kmalloc(sizeof(*st), GFP_KERNEL);
3495 if (!st)
3496 goto err_st_alloc;
3497
3498 ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
3499 if (ret)
3500 goto err_sg_alloc;
3501
3502 sg = st->sgl;
3503 st->nents = 0;
3504 for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
3505 view->params.partial.offset)
3506 {
3507 if (st->nents >= view->params.partial.size)
3508 break;
3509
3510 sg_set_page(sg, NULL, PAGE_SIZE, 0);
3511 sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
3512 sg_dma_len(sg) = PAGE_SIZE;
3513
3514 sg = sg_next(sg);
3515 st->nents++;
3516 }
3517
3518 return st;
3519
3520err_sg_alloc:
3521 kfree(st);
3522err_st_alloc:
3523 return ERR_PTR(ret);
3524}
3525
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02003526static int
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003527i915_get_ggtt_vma_pages(struct i915_vma *vma)
3528{
3529 int ret = 0;
3530
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003531 if (vma->ggtt_view.pages)
3532 return 0;
3533
3534 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
3535 vma->ggtt_view.pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003536 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
3537 vma->ggtt_view.pages =
Ville Syrjälä11d23e62016-01-20 21:05:24 +02003538 intel_rotate_fb_obj_pages(&vma->ggtt_view.params.rotated, vma->obj);
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003539 else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
3540 vma->ggtt_view.pages =
3541 intel_partial_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003542 else
3543 WARN_ONCE(1, "GGTT view %u not implemented!\n",
3544 vma->ggtt_view.type);
3545
3546 if (!vma->ggtt_view.pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003547 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003548 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003549 ret = -EINVAL;
3550 } else if (IS_ERR(vma->ggtt_view.pages)) {
3551 ret = PTR_ERR(vma->ggtt_view.pages);
3552 vma->ggtt_view.pages = NULL;
3553 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
3554 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003555 }
3556
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003557 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003558}
3559
3560/**
3561 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
3562 * @vma: VMA to map
3563 * @cache_level: mapping cache level
3564 * @flags: flags like global or local mapping
3565 *
3566 * DMA addresses are taken from the scatter-gather table of this object (or of
3567 * this VMA in case of non-default GGTT views) and PTE entries set up.
3568 * Note that DMA addresses are also the only part of the SG table we care about.
3569 */
3570int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3571 u32 flags)
3572{
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003573 int ret;
3574 u32 bind_flags;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03003575
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003576 if (WARN_ON(flags == 0))
3577 return -EINVAL;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03003578
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003579 bind_flags = 0;
Daniel Vetter08755462015-04-20 09:04:05 -07003580 if (flags & PIN_GLOBAL)
3581 bind_flags |= GLOBAL_BIND;
3582 if (flags & PIN_USER)
3583 bind_flags |= LOCAL_BIND;
3584
3585 if (flags & PIN_UPDATE)
3586 bind_flags |= vma->bound;
3587 else
3588 bind_flags &= ~vma->bound;
3589
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003590 if (bind_flags == 0)
3591 return 0;
3592
3593 if (vma->bound == 0 && vma->vm->allocate_va_range) {
Mika Kuoppalab2dd4512015-06-25 18:35:15 +03003594 /* XXX: i915_vma_pin() will fix this +- hack */
3595 vma->pin_count++;
Chris Wilson596c5922016-02-26 11:03:20 +00003596 trace_i915_va_alloc(vma);
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003597 ret = vma->vm->allocate_va_range(vma->vm,
3598 vma->node.start,
3599 vma->node.size);
Mika Kuoppalab2dd4512015-06-25 18:35:15 +03003600 vma->pin_count--;
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003601 if (ret)
3602 return ret;
3603 }
3604
3605 ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02003606 if (ret)
3607 return ret;
Daniel Vetter08755462015-04-20 09:04:05 -07003608
3609 vma->bound |= bind_flags;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003610
3611 return 0;
3612}
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003613
3614/**
3615 * i915_ggtt_view_size - Get the size of a GGTT view.
3616 * @obj: Object the view is of.
3617 * @view: The view in question.
3618 *
3619 * @return The size of the GGTT view in bytes.
3620 */
3621size_t
3622i915_ggtt_view_size(struct drm_i915_gem_object *obj,
3623 const struct i915_ggtt_view *view)
3624{
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01003625 if (view->type == I915_GGTT_VIEW_NORMAL) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003626 return obj->base.size;
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01003627 } else if (view->type == I915_GGTT_VIEW_ROTATED) {
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003628 return intel_rotation_info_size(&view->params.rotated) << PAGE_SHIFT;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003629 } else if (view->type == I915_GGTT_VIEW_PARTIAL) {
3630 return view->params.partial.size << PAGE_SHIFT;
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003631 } else {
3632 WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type);
3633 return obj->base.size;
3634 }
3635}