blob: c5cb04907525558ebf53c8ab3e7c2036c46e2411 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
Chris Wilson5bab6f62015-10-23 18:43:32 +010027#include <linux/stop_machine.h>
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010030#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080031#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010032#include "i915_trace.h"
33#include "intel_drv.h"
34
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000035/**
36 * DOC: Global GTT views
37 *
38 * Background and previous state
39 *
40 * Historically objects could exists (be bound) in global GTT space only as
41 * singular instances with a view representing all of the object's backing pages
42 * in a linear fashion. This view will be called a normal view.
43 *
44 * To support multiple views of the same object, where the number of mapped
45 * pages is not equal to the backing store, or where the layout of the pages
46 * is not linear, concept of a GGTT view was added.
47 *
48 * One example of an alternative view is a stereo display driven by a single
49 * image. In this case we would have a framebuffer looking like this
50 * (2x2 pages):
51 *
52 * 12
53 * 34
54 *
55 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
56 * rendering. In contrast, fed to the display engine would be an alternative
57 * view which could look something like this:
58 *
59 * 1212
60 * 3434
61 *
62 * In this example both the size and layout of pages in the alternative view is
63 * different from the normal view.
64 *
65 * Implementation and usage
66 *
67 * GGTT views are implemented using VMAs and are distinguished via enum
68 * i915_ggtt_view_type and struct i915_ggtt_view.
69 *
70 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020071 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
72 * renaming in large amounts of code. They take the struct i915_ggtt_view
73 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000074 *
75 * As a helper for callers which are only interested in the normal view,
76 * globally const i915_ggtt_view_normal singleton instance exists. All old core
77 * GEM API functions, the ones not taking the view parameter, are operating on,
78 * or with the normal GGTT view.
79 *
80 * Code wanting to add or use a new GGTT view needs to:
81 *
82 * 1. Add a new enum with a suitable name.
83 * 2. Extend the metadata in the i915_ggtt_view structure if required.
84 * 3. Add support to i915_get_vma_pages().
85 *
86 * New views are required to build a scatter-gather table from within the
87 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
88 * exists for the lifetime of an VMA.
89 *
90 * Core API is designed to have copy semantics which means that passed in
91 * struct i915_ggtt_view does not need to be persistent (left around after
92 * calling the core API functions).
93 *
94 */
95
Daniel Vetter70b9f6f2015-04-14 17:35:27 +020096static int
97i915_get_ggtt_vma_pages(struct i915_vma *vma);
98
Ville Syrjäläb5e16982016-01-14 15:22:10 +020099const struct i915_ggtt_view i915_ggtt_view_normal = {
100 .type = I915_GGTT_VIEW_NORMAL,
101};
Joonas Lahtinen9abc4642015-03-27 13:09:22 +0200102const struct i915_ggtt_view i915_ggtt_view_rotated = {
Ville Syrjäläb5e16982016-01-14 15:22:10 +0200103 .type = I915_GGTT_VIEW_ROTATED,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +0200104};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000105
Daniel Vettercfa7c862014-04-29 11:53:58 +0200106static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
107{
Chris Wilson1893a712014-09-19 11:56:27 +0100108 bool has_aliasing_ppgtt;
109 bool has_full_ppgtt;
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100110 bool has_full_48bit_ppgtt;
Chris Wilson1893a712014-09-19 11:56:27 +0100111
112 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
113 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100114 has_full_48bit_ppgtt = IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9;
Chris Wilson1893a712014-09-19 11:56:27 +0100115
Yu Zhang71ba2d62015-02-10 19:05:54 +0800116 if (intel_vgpu_active(dev))
117 has_full_ppgtt = false; /* emulation is too hard */
118
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000119 /*
120 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
121 * execlists, the sole mechanism available to submit work.
122 */
123 if (INTEL_INFO(dev)->gen < 9 &&
124 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
Daniel Vettercfa7c862014-04-29 11:53:58 +0200125 return 0;
126
127 if (enable_ppgtt == 1)
128 return 1;
129
Chris Wilson1893a712014-09-19 11:56:27 +0100130 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200131 return 2;
132
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100133 if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
134 return 3;
135
Daniel Vetter93a25a92014-03-06 09:40:43 +0100136#ifdef CONFIG_INTEL_IOMMU
137 /* Disable ppgtt on SNB if VT-d is on. */
138 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
139 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200140 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100141 }
142#endif
143
Jesse Barnes62942ed2014-06-13 09:28:33 -0700144 /* Early VLV doesn't have this */
Wayne Boyer666a4532015-12-09 12:29:35 -0800145 if (IS_VALLEYVIEW(dev) && dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700146 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
147 return 0;
148 }
149
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000150 if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100151 return has_full_48bit_ppgtt ? 3 : 2;
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000152 else
153 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100154}
155
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200156static int ppgtt_bind_vma(struct i915_vma *vma,
157 enum i915_cache_level cache_level,
158 u32 unused)
Daniel Vetter47552652015-04-14 17:35:24 +0200159{
160 u32 pte_flags = 0;
161
162 /* Currently applicable only to VLV */
163 if (vma->obj->gt_ro)
164 pte_flags |= PTE_READ_ONLY;
165
166 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
167 cache_level, pte_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200168
169 return 0;
Daniel Vetter47552652015-04-14 17:35:24 +0200170}
171
172static void ppgtt_unbind_vma(struct i915_vma *vma)
173{
174 vma->vm->clear_range(vma->vm,
175 vma->node.start,
176 vma->obj->base.size,
177 true);
178}
Ben Widawsky6f65e292013-12-06 14:10:56 -0800179
Daniel Vetter2c642b02015-04-14 17:35:26 +0200180static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
181 enum i915_cache_level level,
182 bool valid)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700183{
Michel Thierry07749ef2015-03-16 16:00:54 +0000184 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700185 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300186
187 switch (level) {
188 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800189 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300190 break;
191 case I915_CACHE_WT:
192 pte |= PPAT_DISPLAY_ELLC_INDEX;
193 break;
194 default:
195 pte |= PPAT_CACHED_INDEX;
196 break;
197 }
198
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700199 return pte;
200}
201
Mika Kuoppalafe36f552015-06-25 18:35:16 +0300202static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
203 const enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800204{
Michel Thierry07749ef2015-03-16 16:00:54 +0000205 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800206 pde |= addr;
207 if (level != I915_CACHE_NONE)
208 pde |= PPAT_CACHED_PDE_INDEX;
209 else
210 pde |= PPAT_UNCACHED_INDEX;
211 return pde;
212}
213
Michel Thierry762d9932015-07-30 11:05:29 +0100214#define gen8_pdpe_encode gen8_pde_encode
215#define gen8_pml4e_encode gen8_pde_encode
216
Michel Thierry07749ef2015-03-16 16:00:54 +0000217static gen6_pte_t snb_pte_encode(dma_addr_t addr,
218 enum i915_cache_level level,
219 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700220{
Michel Thierry07749ef2015-03-16 16:00:54 +0000221 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700222 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700223
224 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100225 case I915_CACHE_L3_LLC:
226 case I915_CACHE_LLC:
227 pte |= GEN6_PTE_CACHE_LLC;
228 break;
229 case I915_CACHE_NONE:
230 pte |= GEN6_PTE_UNCACHED;
231 break;
232 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100233 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100234 }
235
236 return pte;
237}
238
Michel Thierry07749ef2015-03-16 16:00:54 +0000239static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
240 enum i915_cache_level level,
241 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100242{
Michel Thierry07749ef2015-03-16 16:00:54 +0000243 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100244 pte |= GEN6_PTE_ADDR_ENCODE(addr);
245
246 switch (level) {
247 case I915_CACHE_L3_LLC:
248 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700249 break;
250 case I915_CACHE_LLC:
251 pte |= GEN6_PTE_CACHE_LLC;
252 break;
253 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700254 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700255 break;
256 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100257 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700258 }
259
Ben Widawsky54d12522012-09-24 16:44:32 -0700260 return pte;
261}
262
Michel Thierry07749ef2015-03-16 16:00:54 +0000263static gen6_pte_t byt_pte_encode(dma_addr_t addr,
264 enum i915_cache_level level,
265 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700266{
Michel Thierry07749ef2015-03-16 16:00:54 +0000267 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700268 pte |= GEN6_PTE_ADDR_ENCODE(addr);
269
Akash Goel24f3a8c2014-06-17 10:59:42 +0530270 if (!(flags & PTE_READ_ONLY))
271 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700272
273 if (level != I915_CACHE_NONE)
274 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
275
276 return pte;
277}
278
Michel Thierry07749ef2015-03-16 16:00:54 +0000279static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
280 enum i915_cache_level level,
281 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700282{
Michel Thierry07749ef2015-03-16 16:00:54 +0000283 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700284 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700285
286 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700287 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700288
289 return pte;
290}
291
Michel Thierry07749ef2015-03-16 16:00:54 +0000292static gen6_pte_t iris_pte_encode(dma_addr_t addr,
293 enum i915_cache_level level,
294 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700295{
Michel Thierry07749ef2015-03-16 16:00:54 +0000296 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700297 pte |= HSW_PTE_ADDR_ENCODE(addr);
298
Chris Wilson651d7942013-08-08 14:41:10 +0100299 switch (level) {
300 case I915_CACHE_NONE:
301 break;
302 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000303 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100304 break;
305 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000306 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100307 break;
308 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700309
310 return pte;
311}
312
Mika Kuoppalac114f762015-06-25 18:35:13 +0300313static int __setup_page_dma(struct drm_device *dev,
314 struct i915_page_dma *p, gfp_t flags)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000315{
316 struct device *device = &dev->pdev->dev;
317
Mika Kuoppalac114f762015-06-25 18:35:13 +0300318 p->page = alloc_page(flags);
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300319 if (!p->page)
Michel Thierry1266cdb2015-03-24 17:06:33 +0000320 return -ENOMEM;
321
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300322 p->daddr = dma_map_page(device,
323 p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
324
325 if (dma_mapping_error(device, p->daddr)) {
326 __free_page(p->page);
327 return -EINVAL;
328 }
329
Michel Thierry1266cdb2015-03-24 17:06:33 +0000330 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000331}
332
Mika Kuoppalac114f762015-06-25 18:35:13 +0300333static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
334{
335 return __setup_page_dma(dev, p, GFP_KERNEL);
336}
337
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300338static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
339{
340 if (WARN_ON(!p->page))
341 return;
342
343 dma_unmap_page(&dev->pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
344 __free_page(p->page);
345 memset(p, 0, sizeof(*p));
346}
347
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300348static void *kmap_page_dma(struct i915_page_dma *p)
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300349{
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300350 return kmap_atomic(p->page);
351}
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300352
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300353/* We use the flushing unmap only with ppgtt structures:
354 * page directories, page tables and scratch pages.
355 */
356static void kunmap_page_dma(struct drm_device *dev, void *vaddr)
357{
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300358 /* There are only few exceptions for gen >=6. chv and bxt.
359 * And we are not sure about the latter so play safe for now.
360 */
361 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
362 drm_clflush_virt_range(vaddr, PAGE_SIZE);
363
364 kunmap_atomic(vaddr);
365}
366
Mika Kuoppala567047b2015-06-25 18:35:12 +0300367#define kmap_px(px) kmap_page_dma(px_base(px))
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300368#define kunmap_px(ppgtt, vaddr) kunmap_page_dma((ppgtt)->base.dev, (vaddr))
369
Mika Kuoppala567047b2015-06-25 18:35:12 +0300370#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
371#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
372#define fill_px(dev, px, v) fill_page_dma((dev), px_base(px), (v))
373#define fill32_px(dev, px, v) fill_page_dma_32((dev), px_base(px), (v))
374
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300375static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p,
376 const uint64_t val)
377{
378 int i;
379 uint64_t * const vaddr = kmap_page_dma(p);
380
381 for (i = 0; i < 512; i++)
382 vaddr[i] = val;
383
384 kunmap_page_dma(dev, vaddr);
385}
386
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300387static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p,
388 const uint32_t val32)
389{
390 uint64_t v = val32;
391
392 v = v << 32 | val32;
393
394 fill_page_dma(dev, p, v);
395}
396
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300397static struct i915_page_scratch *alloc_scratch_page(struct drm_device *dev)
398{
399 struct i915_page_scratch *sp;
400 int ret;
401
402 sp = kzalloc(sizeof(*sp), GFP_KERNEL);
403 if (sp == NULL)
404 return ERR_PTR(-ENOMEM);
405
406 ret = __setup_page_dma(dev, px_base(sp), GFP_DMA32 | __GFP_ZERO);
407 if (ret) {
408 kfree(sp);
409 return ERR_PTR(ret);
410 }
411
412 set_pages_uc(px_page(sp), 1);
413
414 return sp;
415}
416
417static void free_scratch_page(struct drm_device *dev,
418 struct i915_page_scratch *sp)
419{
420 set_pages_wb(px_page(sp), 1);
421
422 cleanup_px(dev, sp);
423 kfree(sp);
424}
425
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300426static struct i915_page_table *alloc_pt(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000427{
Michel Thierryec565b32015-04-08 12:13:23 +0100428 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000429 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
430 GEN8_PTES : GEN6_PTES;
431 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000432
433 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
434 if (!pt)
435 return ERR_PTR(-ENOMEM);
436
Ben Widawsky678d96f2015-03-16 16:00:56 +0000437 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
438 GFP_KERNEL);
439
440 if (!pt->used_ptes)
441 goto fail_bitmap;
442
Mika Kuoppala567047b2015-06-25 18:35:12 +0300443 ret = setup_px(dev, pt);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000444 if (ret)
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300445 goto fail_page_m;
Ben Widawsky06fda602015-02-24 16:22:36 +0000446
447 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000448
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300449fail_page_m:
Ben Widawsky678d96f2015-03-16 16:00:56 +0000450 kfree(pt->used_ptes);
451fail_bitmap:
452 kfree(pt);
453
454 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000455}
456
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300457static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
Ben Widawsky06fda602015-02-24 16:22:36 +0000458{
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300459 cleanup_px(dev, pt);
460 kfree(pt->used_ptes);
461 kfree(pt);
462}
463
464static void gen8_initialize_pt(struct i915_address_space *vm,
465 struct i915_page_table *pt)
466{
467 gen8_pte_t scratch_pte;
468
469 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
470 I915_CACHE_LLC, true);
471
472 fill_px(vm->dev, pt, scratch_pte);
473}
474
475static void gen6_initialize_pt(struct i915_address_space *vm,
476 struct i915_page_table *pt)
477{
478 gen6_pte_t scratch_pte;
479
480 WARN_ON(px_dma(vm->scratch_page) == 0);
481
482 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
483 I915_CACHE_LLC, true, 0);
484
485 fill32_px(vm->dev, pt, scratch_pte);
Ben Widawsky06fda602015-02-24 16:22:36 +0000486}
487
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300488static struct i915_page_directory *alloc_pd(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000489{
Michel Thierryec565b32015-04-08 12:13:23 +0100490 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100491 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000492
493 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
494 if (!pd)
495 return ERR_PTR(-ENOMEM);
496
Michel Thierry33c88192015-04-08 12:13:33 +0100497 pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
498 sizeof(*pd->used_pdes), GFP_KERNEL);
499 if (!pd->used_pdes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300500 goto fail_bitmap;
Michel Thierry33c88192015-04-08 12:13:33 +0100501
Mika Kuoppala567047b2015-06-25 18:35:12 +0300502 ret = setup_px(dev, pd);
Michel Thierry33c88192015-04-08 12:13:33 +0100503 if (ret)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300504 goto fail_page_m;
Michel Thierrye5815a22015-04-08 12:13:32 +0100505
Ben Widawsky06fda602015-02-24 16:22:36 +0000506 return pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100507
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300508fail_page_m:
Michel Thierry33c88192015-04-08 12:13:33 +0100509 kfree(pd->used_pdes);
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300510fail_bitmap:
Michel Thierry33c88192015-04-08 12:13:33 +0100511 kfree(pd);
512
513 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000514}
515
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300516static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
517{
518 if (px_page(pd)) {
519 cleanup_px(dev, pd);
520 kfree(pd->used_pdes);
521 kfree(pd);
522 }
523}
524
525static void gen8_initialize_pd(struct i915_address_space *vm,
526 struct i915_page_directory *pd)
527{
528 gen8_pde_t scratch_pde;
529
530 scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);
531
532 fill_px(vm->dev, pd, scratch_pde);
533}
534
Michel Thierry6ac18502015-07-29 17:23:46 +0100535static int __pdp_init(struct drm_device *dev,
536 struct i915_page_directory_pointer *pdp)
537{
538 size_t pdpes = I915_PDPES_PER_PDP(dev);
539
540 pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
541 sizeof(unsigned long),
542 GFP_KERNEL);
543 if (!pdp->used_pdpes)
544 return -ENOMEM;
545
546 pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
547 GFP_KERNEL);
548 if (!pdp->page_directory) {
549 kfree(pdp->used_pdpes);
550 /* the PDP might be the statically allocated top level. Keep it
551 * as clean as possible */
552 pdp->used_pdpes = NULL;
553 return -ENOMEM;
554 }
555
556 return 0;
557}
558
559static void __pdp_fini(struct i915_page_directory_pointer *pdp)
560{
561 kfree(pdp->used_pdpes);
562 kfree(pdp->page_directory);
563 pdp->page_directory = NULL;
564}
565
Michel Thierry762d9932015-07-30 11:05:29 +0100566static struct
567i915_page_directory_pointer *alloc_pdp(struct drm_device *dev)
568{
569 struct i915_page_directory_pointer *pdp;
570 int ret = -ENOMEM;
571
572 WARN_ON(!USES_FULL_48BIT_PPGTT(dev));
573
574 pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
575 if (!pdp)
576 return ERR_PTR(-ENOMEM);
577
578 ret = __pdp_init(dev, pdp);
579 if (ret)
580 goto fail_bitmap;
581
582 ret = setup_px(dev, pdp);
583 if (ret)
584 goto fail_page_m;
585
586 return pdp;
587
588fail_page_m:
589 __pdp_fini(pdp);
590fail_bitmap:
591 kfree(pdp);
592
593 return ERR_PTR(ret);
594}
595
Michel Thierry6ac18502015-07-29 17:23:46 +0100596static void free_pdp(struct drm_device *dev,
597 struct i915_page_directory_pointer *pdp)
598{
599 __pdp_fini(pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100600 if (USES_FULL_48BIT_PPGTT(dev)) {
601 cleanup_px(dev, pdp);
602 kfree(pdp);
603 }
604}
605
Michel Thierry69ab76f2015-07-29 17:23:55 +0100606static void gen8_initialize_pdp(struct i915_address_space *vm,
607 struct i915_page_directory_pointer *pdp)
608{
609 gen8_ppgtt_pdpe_t scratch_pdpe;
610
611 scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);
612
613 fill_px(vm->dev, pdp, scratch_pdpe);
614}
615
616static void gen8_initialize_pml4(struct i915_address_space *vm,
617 struct i915_pml4 *pml4)
618{
619 gen8_ppgtt_pml4e_t scratch_pml4e;
620
621 scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
622 I915_CACHE_LLC);
623
624 fill_px(vm->dev, pml4, scratch_pml4e);
625}
626
Michel Thierry762d9932015-07-30 11:05:29 +0100627static void
628gen8_setup_page_directory(struct i915_hw_ppgtt *ppgtt,
629 struct i915_page_directory_pointer *pdp,
630 struct i915_page_directory *pd,
631 int index)
632{
633 gen8_ppgtt_pdpe_t *page_directorypo;
634
635 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
636 return;
637
638 page_directorypo = kmap_px(pdp);
639 page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
640 kunmap_px(ppgtt, page_directorypo);
641}
642
643static void
644gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt,
645 struct i915_pml4 *pml4,
646 struct i915_page_directory_pointer *pdp,
647 int index)
648{
649 gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);
650
651 WARN_ON(!USES_FULL_48BIT_PPGTT(ppgtt->base.dev));
652 pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
653 kunmap_px(ppgtt, pagemap);
Michel Thierry6ac18502015-07-29 17:23:46 +0100654}
655
Ben Widawsky94e409c2013-11-04 22:29:36 -0800656/* Broadwell Page Directory Pointer Descriptors */
John Harrisone85b26d2015-05-29 17:43:56 +0100657static int gen8_write_pdp(struct drm_i915_gem_request *req,
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100658 unsigned entry,
659 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800660{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000661 struct intel_engine_cs *engine = req->engine;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800662 int ret;
663
664 BUG_ON(entry >= 4);
665
John Harrison5fb9de12015-05-29 17:44:07 +0100666 ret = intel_ring_begin(req, 6);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800667 if (ret)
668 return ret;
669
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000670 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
671 intel_ring_emit_reg(engine, GEN8_RING_PDP_UDW(engine, entry));
672 intel_ring_emit(engine, upper_32_bits(addr));
673 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
674 intel_ring_emit_reg(engine, GEN8_RING_PDP_LDW(engine, entry));
675 intel_ring_emit(engine, lower_32_bits(addr));
676 intel_ring_advance(engine);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800677
678 return 0;
679}
680
Michel Thierry2dba3232015-07-30 11:06:23 +0100681static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
682 struct drm_i915_gem_request *req)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800683{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800684 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800685
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100686 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300687 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
688
John Harrisone85b26d2015-05-29 17:43:56 +0100689 ret = gen8_write_pdp(req, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800690 if (ret)
691 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800692 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800693
Ben Widawskyeeb94882013-12-06 14:11:10 -0800694 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800695}
696
Michel Thierry2dba3232015-07-30 11:06:23 +0100697static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
698 struct drm_i915_gem_request *req)
699{
700 return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
701}
702
Michel Thierryf9b5b782015-07-30 11:02:49 +0100703static void gen8_ppgtt_clear_pte_range(struct i915_address_space *vm,
704 struct i915_page_directory_pointer *pdp,
705 uint64_t start,
706 uint64_t length,
707 gen8_pte_t scratch_pte)
Ben Widawsky459108b2013-11-02 21:07:23 -0700708{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300709 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierryf9b5b782015-07-30 11:02:49 +0100710 gen8_pte_t *pt_vaddr;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100711 unsigned pdpe = gen8_pdpe_index(start);
712 unsigned pde = gen8_pde_index(start);
713 unsigned pte = gen8_pte_index(start);
Ben Widawsky782f1492014-02-20 11:50:33 -0800714 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700715 unsigned last_pte, i;
716
Michel Thierryf9b5b782015-07-30 11:02:49 +0100717 if (WARN_ON(!pdp))
718 return;
Ben Widawsky459108b2013-11-02 21:07:23 -0700719
720 while (num_entries) {
Michel Thierryec565b32015-04-08 12:13:23 +0100721 struct i915_page_directory *pd;
722 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000723
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100724 if (WARN_ON(!pdp->page_directory[pdpe]))
Michel Thierry00245262015-06-25 12:59:38 +0100725 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000726
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100727 pd = pdp->page_directory[pdpe];
Ben Widawsky06fda602015-02-24 16:22:36 +0000728
729 if (WARN_ON(!pd->page_table[pde]))
Michel Thierry00245262015-06-25 12:59:38 +0100730 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000731
732 pt = pd->page_table[pde];
733
Mika Kuoppala567047b2015-06-25 18:35:12 +0300734 if (WARN_ON(!px_page(pt)))
Michel Thierry00245262015-06-25 12:59:38 +0100735 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000736
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800737 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000738 if (last_pte > GEN8_PTES)
739 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700740
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300741 pt_vaddr = kmap_px(pt);
Ben Widawsky459108b2013-11-02 21:07:23 -0700742
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800743 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700744 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800745 num_entries--;
746 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700747
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300748 kunmap_px(ppgtt, pt);
Ben Widawsky459108b2013-11-02 21:07:23 -0700749
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800750 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000751 if (++pde == I915_PDES) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100752 if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
753 break;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800754 pde = 0;
755 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700756 }
757}
758
Michel Thierryf9b5b782015-07-30 11:02:49 +0100759static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
760 uint64_t start,
761 uint64_t length,
762 bool use_scratch)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700763{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300764 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierryf9b5b782015-07-30 11:02:49 +0100765 gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
766 I915_CACHE_LLC, use_scratch);
767
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100768 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
769 gen8_ppgtt_clear_pte_range(vm, &ppgtt->pdp, start, length,
770 scratch_pte);
771 } else {
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000772 uint64_t pml4e;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100773 struct i915_page_directory_pointer *pdp;
774
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000775 gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100776 gen8_ppgtt_clear_pte_range(vm, pdp, start, length,
777 scratch_pte);
778 }
779 }
Michel Thierryf9b5b782015-07-30 11:02:49 +0100780}
781
782static void
783gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
784 struct i915_page_directory_pointer *pdp,
Michel Thierry3387d432015-08-03 09:52:47 +0100785 struct sg_page_iter *sg_iter,
Michel Thierryf9b5b782015-07-30 11:02:49 +0100786 uint64_t start,
787 enum i915_cache_level cache_level)
788{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300789 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry07749ef2015-03-16 16:00:54 +0000790 gen8_pte_t *pt_vaddr;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100791 unsigned pdpe = gen8_pdpe_index(start);
792 unsigned pde = gen8_pde_index(start);
793 unsigned pte = gen8_pte_index(start);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700794
Chris Wilson6f1cc992013-12-31 15:50:31 +0000795 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700796
Michel Thierry3387d432015-08-03 09:52:47 +0100797 while (__sg_page_iter_next(sg_iter)) {
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000798 if (pt_vaddr == NULL) {
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100799 struct i915_page_directory *pd = pdp->page_directory[pdpe];
Michel Thierryec565b32015-04-08 12:13:23 +0100800 struct i915_page_table *pt = pd->page_table[pde];
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300801 pt_vaddr = kmap_px(pt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000802 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800803
804 pt_vaddr[pte] =
Michel Thierry3387d432015-08-03 09:52:47 +0100805 gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
Chris Wilson6f1cc992013-12-31 15:50:31 +0000806 cache_level, true);
Michel Thierry07749ef2015-03-16 16:00:54 +0000807 if (++pte == GEN8_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300808 kunmap_px(ppgtt, pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000809 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000810 if (++pde == I915_PDES) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100811 if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
812 break;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800813 pde = 0;
814 }
815 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700816 }
817 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300818
819 if (pt_vaddr)
820 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700821}
822
Michel Thierryf9b5b782015-07-30 11:02:49 +0100823static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
824 struct sg_table *pages,
825 uint64_t start,
826 enum i915_cache_level cache_level,
827 u32 unused)
828{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300829 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry3387d432015-08-03 09:52:47 +0100830 struct sg_page_iter sg_iter;
Michel Thierryf9b5b782015-07-30 11:02:49 +0100831
Michel Thierry3387d432015-08-03 09:52:47 +0100832 __sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100833
834 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
835 gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
836 cache_level);
837 } else {
838 struct i915_page_directory_pointer *pdp;
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000839 uint64_t pml4e;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100840 uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;
841
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000842 gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100843 gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
844 start, cache_level);
845 }
846 }
Michel Thierryf9b5b782015-07-30 11:02:49 +0100847}
848
Michel Thierryf37c0502015-06-10 17:46:39 +0100849static void gen8_free_page_tables(struct drm_device *dev,
850 struct i915_page_directory *pd)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800851{
852 int i;
853
Mika Kuoppala567047b2015-06-25 18:35:12 +0300854 if (!px_page(pd))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800855 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800856
Michel Thierry33c88192015-04-08 12:13:33 +0100857 for_each_set_bit(i, pd->used_pdes, I915_PDES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000858 if (WARN_ON(!pd->page_table[i]))
859 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800860
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300861 free_pt(dev, pd->page_table[i]);
Ben Widawsky06fda602015-02-24 16:22:36 +0000862 pd->page_table[i] = NULL;
863 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000864}
865
Mika Kuoppala8776f022015-06-30 18:16:40 +0300866static int gen8_init_scratch(struct i915_address_space *vm)
867{
868 struct drm_device *dev = vm->dev;
869
870 vm->scratch_page = alloc_scratch_page(dev);
871 if (IS_ERR(vm->scratch_page))
872 return PTR_ERR(vm->scratch_page);
873
874 vm->scratch_pt = alloc_pt(dev);
875 if (IS_ERR(vm->scratch_pt)) {
876 free_scratch_page(dev, vm->scratch_page);
877 return PTR_ERR(vm->scratch_pt);
878 }
879
880 vm->scratch_pd = alloc_pd(dev);
881 if (IS_ERR(vm->scratch_pd)) {
882 free_pt(dev, vm->scratch_pt);
883 free_scratch_page(dev, vm->scratch_page);
884 return PTR_ERR(vm->scratch_pd);
885 }
886
Michel Thierry69ab76f2015-07-29 17:23:55 +0100887 if (USES_FULL_48BIT_PPGTT(dev)) {
888 vm->scratch_pdp = alloc_pdp(dev);
889 if (IS_ERR(vm->scratch_pdp)) {
890 free_pd(dev, vm->scratch_pd);
891 free_pt(dev, vm->scratch_pt);
892 free_scratch_page(dev, vm->scratch_page);
893 return PTR_ERR(vm->scratch_pdp);
894 }
895 }
896
Mika Kuoppala8776f022015-06-30 18:16:40 +0300897 gen8_initialize_pt(vm, vm->scratch_pt);
898 gen8_initialize_pd(vm, vm->scratch_pd);
Michel Thierry69ab76f2015-07-29 17:23:55 +0100899 if (USES_FULL_48BIT_PPGTT(dev))
900 gen8_initialize_pdp(vm, vm->scratch_pdp);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300901
902 return 0;
903}
904
Zhiyuan Lv650da342015-08-28 15:41:18 +0800905static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
906{
907 enum vgt_g2v_type msg;
908 struct drm_device *dev = ppgtt->base.dev;
909 struct drm_i915_private *dev_priv = dev->dev_private;
Zhiyuan Lv650da342015-08-28 15:41:18 +0800910 int i;
911
912 if (USES_FULL_48BIT_PPGTT(dev)) {
913 u64 daddr = px_dma(&ppgtt->pml4);
914
Ville Syrjäläab75bb52015-11-04 23:20:12 +0200915 I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
916 I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
Zhiyuan Lv650da342015-08-28 15:41:18 +0800917
918 msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
919 VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
920 } else {
921 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
922 u64 daddr = i915_page_dir_dma_addr(ppgtt, i);
923
Ville Syrjäläab75bb52015-11-04 23:20:12 +0200924 I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
925 I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
Zhiyuan Lv650da342015-08-28 15:41:18 +0800926 }
927
928 msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
929 VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
930 }
931
932 I915_WRITE(vgtif_reg(g2v_notify), msg);
933
934 return 0;
935}
936
Mika Kuoppala8776f022015-06-30 18:16:40 +0300937static void gen8_free_scratch(struct i915_address_space *vm)
938{
939 struct drm_device *dev = vm->dev;
940
Michel Thierry69ab76f2015-07-29 17:23:55 +0100941 if (USES_FULL_48BIT_PPGTT(dev))
942 free_pdp(dev, vm->scratch_pdp);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300943 free_pd(dev, vm->scratch_pd);
944 free_pt(dev, vm->scratch_pt);
945 free_scratch_page(dev, vm->scratch_page);
946}
947
Michel Thierry762d9932015-07-30 11:05:29 +0100948static void gen8_ppgtt_cleanup_3lvl(struct drm_device *dev,
949 struct i915_page_directory_pointer *pdp)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800950{
951 int i;
952
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100953 for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev)) {
954 if (WARN_ON(!pdp->page_directory[i]))
Ben Widawsky06fda602015-02-24 16:22:36 +0000955 continue;
956
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100957 gen8_free_page_tables(dev, pdp->page_directory[i]);
958 free_pd(dev, pdp->page_directory[i]);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800959 }
Michel Thierry69876be2015-04-08 12:13:27 +0100960
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100961 free_pdp(dev, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100962}
963
964static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
965{
966 int i;
967
968 for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
969 if (WARN_ON(!ppgtt->pml4.pdps[i]))
970 continue;
971
972 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, ppgtt->pml4.pdps[i]);
973 }
974
975 cleanup_px(ppgtt->base.dev, &ppgtt->pml4);
976}
977
978static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
979{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300980 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +0100981
Zhiyuan Lv650da342015-08-28 15:41:18 +0800982 if (intel_vgpu_active(vm->dev))
983 gen8_ppgtt_notify_vgt(ppgtt, false);
984
Michel Thierry762d9932015-07-30 11:05:29 +0100985 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
986 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, &ppgtt->pdp);
987 else
988 gen8_ppgtt_cleanup_4lvl(ppgtt);
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100989
Mika Kuoppala8776f022015-06-30 18:16:40 +0300990 gen8_free_scratch(vm);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800991}
992
Michel Thierryd7b26332015-04-08 12:13:34 +0100993/**
994 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100995 * @vm: Master vm structure.
996 * @pd: Page directory for this address range.
Michel Thierryd7b26332015-04-08 12:13:34 +0100997 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100998 * @length: Size of the allocations.
Michel Thierryd7b26332015-04-08 12:13:34 +0100999 * @new_pts: Bitmap set by function with new allocations. Likely used by the
1000 * caller to free on error.
1001 *
1002 * Allocate the required number of page tables. Extremely similar to
1003 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
1004 * the page directory boundary (instead of the page directory pointer). That
1005 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
1006 * possible, and likely that the caller will need to use multiple calls of this
1007 * function to achieve the appropriate allocation.
1008 *
1009 * Return: 0 if success; negative error code otherwise.
1010 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001011static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
Michel Thierrye5815a22015-04-08 12:13:32 +01001012 struct i915_page_directory *pd,
Michel Thierry5441f0c2015-04-08 12:13:28 +01001013 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +01001014 uint64_t length,
1015 unsigned long *new_pts)
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001016{
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001017 struct drm_device *dev = vm->dev;
Michel Thierryd7b26332015-04-08 12:13:34 +01001018 struct i915_page_table *pt;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001019 uint32_t pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001020
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001021 gen8_for_each_pde(pt, pd, start, length, pde) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001022 /* Don't reallocate page tables */
Michel Thierry6ac18502015-07-29 17:23:46 +01001023 if (test_bit(pde, pd->used_pdes)) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001024 /* Scratch is never allocated this way */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001025 WARN_ON(pt == vm->scratch_pt);
Michel Thierryd7b26332015-04-08 12:13:34 +01001026 continue;
1027 }
1028
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001029 pt = alloc_pt(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +01001030 if (IS_ERR(pt))
Ben Widawsky06fda602015-02-24 16:22:36 +00001031 goto unwind_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001032
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001033 gen8_initialize_pt(vm, pt);
Michel Thierryd7b26332015-04-08 12:13:34 +01001034 pd->page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001035 __set_bit(pde, new_pts);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001036 trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001037 }
1038
1039 return 0;
1040
1041unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +01001042 for_each_set_bit(pde, new_pts, I915_PDES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001043 free_pt(dev, pd->page_table[pde]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001044
1045 return -ENOMEM;
1046}
1047
Michel Thierryd7b26332015-04-08 12:13:34 +01001048/**
1049 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001050 * @vm: Master vm structure.
Michel Thierryd7b26332015-04-08 12:13:34 +01001051 * @pdp: Page directory pointer for this address range.
1052 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001053 * @length: Size of the allocations.
1054 * @new_pds: Bitmap set by function with new allocations. Likely used by the
Michel Thierryd7b26332015-04-08 12:13:34 +01001055 * caller to free on error.
1056 *
1057 * Allocate the required number of page directories starting at the pde index of
1058 * @start, and ending at the pde index @start + @length. This function will skip
1059 * over already allocated page directories within the range, and only allocate
1060 * new ones, setting the appropriate pointer within the pdp as well as the
1061 * correct position in the bitmap @new_pds.
1062 *
1063 * The function will only allocate the pages within the range for a give page
1064 * directory pointer. In other words, if @start + @length straddles a virtually
1065 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
1066 * required by the caller, This is not currently possible, and the BUG in the
1067 * code will prevent it.
1068 *
1069 * Return: 0 if success; negative error code otherwise.
1070 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001071static int
1072gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
1073 struct i915_page_directory_pointer *pdp,
1074 uint64_t start,
1075 uint64_t length,
1076 unsigned long *new_pds)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001077{
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001078 struct drm_device *dev = vm->dev;
Michel Thierryd7b26332015-04-08 12:13:34 +01001079 struct i915_page_directory *pd;
Michel Thierry69876be2015-04-08 12:13:27 +01001080 uint32_t pdpe;
Michel Thierry6ac18502015-07-29 17:23:46 +01001081 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001082
Michel Thierry6ac18502015-07-29 17:23:46 +01001083 WARN_ON(!bitmap_empty(new_pds, pdpes));
Michel Thierryd7b26332015-04-08 12:13:34 +01001084
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001085 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierry6ac18502015-07-29 17:23:46 +01001086 if (test_bit(pdpe, pdp->used_pdpes))
Michel Thierryd7b26332015-04-08 12:13:34 +01001087 continue;
Michel Thierry33c88192015-04-08 12:13:33 +01001088
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001089 pd = alloc_pd(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +01001090 if (IS_ERR(pd))
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001091 goto unwind_out;
Michel Thierry69876be2015-04-08 12:13:27 +01001092
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001093 gen8_initialize_pd(vm, pd);
Michel Thierryd7b26332015-04-08 12:13:34 +01001094 pdp->page_directory[pdpe] = pd;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001095 __set_bit(pdpe, new_pds);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001096 trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001097 }
1098
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001099 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001100
1101unwind_out:
Michel Thierry6ac18502015-07-29 17:23:46 +01001102 for_each_set_bit(pdpe, new_pds, pdpes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001103 free_pd(dev, pdp->page_directory[pdpe]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001104
1105 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001106}
1107
Michel Thierry762d9932015-07-30 11:05:29 +01001108/**
1109 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
1110 * @vm: Master vm structure.
1111 * @pml4: Page map level 4 for this address range.
1112 * @start: Starting virtual address to begin allocations.
1113 * @length: Size of the allocations.
1114 * @new_pdps: Bitmap set by function with new allocations. Likely used by the
1115 * caller to free on error.
1116 *
1117 * Allocate the required number of page directory pointers. Extremely similar to
1118 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
1119 * The main difference is here we are limited by the pml4 boundary (instead of
1120 * the page directory pointer).
1121 *
1122 * Return: 0 if success; negative error code otherwise.
1123 */
1124static int
1125gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
1126 struct i915_pml4 *pml4,
1127 uint64_t start,
1128 uint64_t length,
1129 unsigned long *new_pdps)
1130{
1131 struct drm_device *dev = vm->dev;
1132 struct i915_page_directory_pointer *pdp;
Michel Thierry762d9932015-07-30 11:05:29 +01001133 uint32_t pml4e;
1134
1135 WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));
1136
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001137 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierry762d9932015-07-30 11:05:29 +01001138 if (!test_bit(pml4e, pml4->used_pml4es)) {
1139 pdp = alloc_pdp(dev);
1140 if (IS_ERR(pdp))
1141 goto unwind_out;
1142
Michel Thierry69ab76f2015-07-29 17:23:55 +01001143 gen8_initialize_pdp(vm, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +01001144 pml4->pdps[pml4e] = pdp;
1145 __set_bit(pml4e, new_pdps);
1146 trace_i915_page_directory_pointer_entry_alloc(vm,
1147 pml4e,
1148 start,
1149 GEN8_PML4E_SHIFT);
1150 }
1151 }
1152
1153 return 0;
1154
1155unwind_out:
1156 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1157 free_pdp(dev, pml4->pdps[pml4e]);
1158
1159 return -ENOMEM;
1160}
1161
Michel Thierryd7b26332015-04-08 12:13:34 +01001162static void
Michał Winiarski3a41a052015-09-03 19:22:18 +02001163free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
Michel Thierryd7b26332015-04-08 12:13:34 +01001164{
Michel Thierryd7b26332015-04-08 12:13:34 +01001165 kfree(new_pts);
1166 kfree(new_pds);
1167}
1168
1169/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
1170 * of these are based on the number of PDPEs in the system.
1171 */
1172static
1173int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
Michał Winiarski3a41a052015-09-03 19:22:18 +02001174 unsigned long **new_pts,
Michel Thierry6ac18502015-07-29 17:23:46 +01001175 uint32_t pdpes)
Michel Thierryd7b26332015-04-08 12:13:34 +01001176{
Michel Thierryd7b26332015-04-08 12:13:34 +01001177 unsigned long *pds;
Michał Winiarski3a41a052015-09-03 19:22:18 +02001178 unsigned long *pts;
Michel Thierryd7b26332015-04-08 12:13:34 +01001179
Michał Winiarski3a41a052015-09-03 19:22:18 +02001180 pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
Michel Thierryd7b26332015-04-08 12:13:34 +01001181 if (!pds)
1182 return -ENOMEM;
1183
Michał Winiarski3a41a052015-09-03 19:22:18 +02001184 pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
1185 GFP_TEMPORARY);
1186 if (!pts)
1187 goto err_out;
Michel Thierryd7b26332015-04-08 12:13:34 +01001188
1189 *new_pds = pds;
1190 *new_pts = pts;
1191
1192 return 0;
1193
1194err_out:
Michał Winiarski3a41a052015-09-03 19:22:18 +02001195 free_gen8_temp_bitmaps(pds, pts);
Michel Thierryd7b26332015-04-08 12:13:34 +01001196 return -ENOMEM;
1197}
1198
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +03001199/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
1200 * the page table structures, we mark them dirty so that
1201 * context switching/execlist queuing code takes extra steps
1202 * to ensure that tlbs are flushed.
1203 */
1204static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
1205{
1206 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
1207}
1208
Michel Thierry762d9932015-07-30 11:05:29 +01001209static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
1210 struct i915_page_directory_pointer *pdp,
1211 uint64_t start,
1212 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001213{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001214 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michał Winiarski3a41a052015-09-03 19:22:18 +02001215 unsigned long *new_page_dirs, *new_page_tables;
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001216 struct drm_device *dev = vm->dev;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001217 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +01001218 const uint64_t orig_start = start;
1219 const uint64_t orig_length = length;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001220 uint32_t pdpe;
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001221 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001222 int ret;
1223
Michel Thierryd7b26332015-04-08 12:13:34 +01001224 /* Wrap is never okay since we can only represent 48b, and we don't
1225 * actually use the other side of the canonical address space.
1226 */
1227 if (WARN_ON(start + length < start))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001228 return -ENODEV;
1229
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001230 if (WARN_ON(start + length > vm->total))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001231 return -ENODEV;
Michel Thierryd7b26332015-04-08 12:13:34 +01001232
Michel Thierry6ac18502015-07-29 17:23:46 +01001233 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001234 if (ret)
1235 return ret;
1236
Michel Thierryd7b26332015-04-08 12:13:34 +01001237 /* Do the allocations first so we can easily bail out */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001238 ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
1239 new_page_dirs);
Michel Thierryd7b26332015-04-08 12:13:34 +01001240 if (ret) {
Michał Winiarski3a41a052015-09-03 19:22:18 +02001241 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Michel Thierryd7b26332015-04-08 12:13:34 +01001242 return ret;
1243 }
1244
1245 /* For every page directory referenced, allocate page tables */
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001246 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001247 ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
Michał Winiarski3a41a052015-09-03 19:22:18 +02001248 new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
Michel Thierry5441f0c2015-04-08 12:13:28 +01001249 if (ret)
1250 goto err_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001251 }
1252
Michel Thierry33c88192015-04-08 12:13:33 +01001253 start = orig_start;
1254 length = orig_length;
1255
Michel Thierryd7b26332015-04-08 12:13:34 +01001256 /* Allocations have completed successfully, so set the bitmaps, and do
1257 * the mappings. */
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001258 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001259 gen8_pde_t *const page_directory = kmap_px(pd);
Michel Thierry33c88192015-04-08 12:13:33 +01001260 struct i915_page_table *pt;
Michel Thierry09120d42015-07-29 17:23:45 +01001261 uint64_t pd_len = length;
Michel Thierry33c88192015-04-08 12:13:33 +01001262 uint64_t pd_start = start;
1263 uint32_t pde;
1264
Michel Thierryd7b26332015-04-08 12:13:34 +01001265 /* Every pd should be allocated, we just did that above. */
1266 WARN_ON(!pd);
1267
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001268 gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001269 /* Same reasoning as pd */
1270 WARN_ON(!pt);
1271 WARN_ON(!pd_len);
1272 WARN_ON(!gen8_pte_count(pd_start, pd_len));
1273
1274 /* Set our used ptes within the page table */
1275 bitmap_set(pt->used_ptes,
1276 gen8_pte_index(pd_start),
1277 gen8_pte_count(pd_start, pd_len));
1278
1279 /* Our pde is now pointing to the pagetable, pt */
Mika Kuoppala966082c2015-06-25 18:35:19 +03001280 __set_bit(pde, pd->used_pdes);
Michel Thierryd7b26332015-04-08 12:13:34 +01001281
1282 /* Map the PDE to the page table */
Mika Kuoppalafe36f552015-06-25 18:35:16 +03001283 page_directory[pde] = gen8_pde_encode(px_dma(pt),
1284 I915_CACHE_LLC);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001285 trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
1286 gen8_pte_index(start),
1287 gen8_pte_count(start, length),
1288 GEN8_PTES);
Michel Thierryd7b26332015-04-08 12:13:34 +01001289
1290 /* NB: We haven't yet mapped ptes to pages. At this
1291 * point we're still relying on insert_entries() */
Michel Thierry33c88192015-04-08 12:13:33 +01001292 }
Michel Thierryd7b26332015-04-08 12:13:34 +01001293
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001294 kunmap_px(ppgtt, page_directory);
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001295 __set_bit(pdpe, pdp->used_pdpes);
Michel Thierry762d9932015-07-30 11:05:29 +01001296 gen8_setup_page_directory(ppgtt, pdp, pd, pdpe);
Michel Thierry33c88192015-04-08 12:13:33 +01001297 }
1298
Michał Winiarski3a41a052015-09-03 19:22:18 +02001299 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +03001300 mark_tlbs_dirty(ppgtt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001301 return 0;
1302
1303err_out:
Michel Thierryd7b26332015-04-08 12:13:34 +01001304 while (pdpe--) {
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001305 unsigned long temp;
1306
Michał Winiarski3a41a052015-09-03 19:22:18 +02001307 for_each_set_bit(temp, new_page_tables + pdpe *
1308 BITS_TO_LONGS(I915_PDES), I915_PDES)
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001309 free_pt(dev, pdp->page_directory[pdpe]->page_table[temp]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001310 }
1311
Michel Thierry6ac18502015-07-29 17:23:46 +01001312 for_each_set_bit(pdpe, new_page_dirs, pdpes)
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001313 free_pd(dev, pdp->page_directory[pdpe]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001314
Michał Winiarski3a41a052015-09-03 19:22:18 +02001315 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +03001316 mark_tlbs_dirty(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001317 return ret;
1318}
1319
Michel Thierry762d9932015-07-30 11:05:29 +01001320static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
1321 struct i915_pml4 *pml4,
1322 uint64_t start,
1323 uint64_t length)
1324{
1325 DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001326 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +01001327 struct i915_page_directory_pointer *pdp;
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001328 uint64_t pml4e;
Michel Thierry762d9932015-07-30 11:05:29 +01001329 int ret = 0;
1330
1331 /* Do the pml4 allocations first, so we don't need to track the newly
1332 * allocated tables below the pdp */
1333 bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);
1334
1335 /* The pagedirectory and pagetable allocations are done in the shared 3
1336 * and 4 level code. Just allocate the pdps.
1337 */
1338 ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
1339 new_pdps);
1340 if (ret)
1341 return ret;
1342
1343 WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
1344 "The allocation has spanned more than 512GB. "
1345 "It is highly likely this is incorrect.");
1346
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001347 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierry762d9932015-07-30 11:05:29 +01001348 WARN_ON(!pdp);
1349
1350 ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
1351 if (ret)
1352 goto err_out;
1353
1354 gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e);
1355 }
1356
1357 bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
1358 GEN8_PML4ES_PER_PML4);
1359
1360 return 0;
1361
1362err_out:
1363 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1364 gen8_ppgtt_cleanup_3lvl(vm->dev, pml4->pdps[pml4e]);
1365
1366 return ret;
1367}
1368
1369static int gen8_alloc_va_range(struct i915_address_space *vm,
1370 uint64_t start, uint64_t length)
1371{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001372 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +01001373
1374 if (USES_FULL_48BIT_PPGTT(vm->dev))
1375 return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
1376 else
1377 return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
1378}
1379
Michel Thierryea91e402015-07-29 17:23:57 +01001380static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
1381 uint64_t start, uint64_t length,
1382 gen8_pte_t scratch_pte,
1383 struct seq_file *m)
1384{
1385 struct i915_page_directory *pd;
Michel Thierryea91e402015-07-29 17:23:57 +01001386 uint32_t pdpe;
1387
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001388 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierryea91e402015-07-29 17:23:57 +01001389 struct i915_page_table *pt;
1390 uint64_t pd_len = length;
1391 uint64_t pd_start = start;
1392 uint32_t pde;
1393
1394 if (!test_bit(pdpe, pdp->used_pdpes))
1395 continue;
1396
1397 seq_printf(m, "\tPDPE #%d\n", pdpe);
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001398 gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
Michel Thierryea91e402015-07-29 17:23:57 +01001399 uint32_t pte;
1400 gen8_pte_t *pt_vaddr;
1401
1402 if (!test_bit(pde, pd->used_pdes))
1403 continue;
1404
1405 pt_vaddr = kmap_px(pt);
1406 for (pte = 0; pte < GEN8_PTES; pte += 4) {
1407 uint64_t va =
1408 (pdpe << GEN8_PDPE_SHIFT) |
1409 (pde << GEN8_PDE_SHIFT) |
1410 (pte << GEN8_PTE_SHIFT);
1411 int i;
1412 bool found = false;
1413
1414 for (i = 0; i < 4; i++)
1415 if (pt_vaddr[pte + i] != scratch_pte)
1416 found = true;
1417 if (!found)
1418 continue;
1419
1420 seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
1421 for (i = 0; i < 4; i++) {
1422 if (pt_vaddr[pte + i] != scratch_pte)
1423 seq_printf(m, " %llx", pt_vaddr[pte + i]);
1424 else
1425 seq_puts(m, " SCRATCH ");
1426 }
1427 seq_puts(m, "\n");
1428 }
1429 /* don't use kunmap_px, it could trigger
1430 * an unnecessary flush.
1431 */
1432 kunmap_atomic(pt_vaddr);
1433 }
1434 }
1435}
1436
1437static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1438{
1439 struct i915_address_space *vm = &ppgtt->base;
1440 uint64_t start = ppgtt->base.start;
1441 uint64_t length = ppgtt->base.total;
1442 gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
1443 I915_CACHE_LLC, true);
1444
1445 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
1446 gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
1447 } else {
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001448 uint64_t pml4e;
Michel Thierryea91e402015-07-29 17:23:57 +01001449 struct i915_pml4 *pml4 = &ppgtt->pml4;
1450 struct i915_page_directory_pointer *pdp;
1451
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001452 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierryea91e402015-07-29 17:23:57 +01001453 if (!test_bit(pml4e, pml4->used_pml4es))
1454 continue;
1455
1456 seq_printf(m, " PML4E #%llu\n", pml4e);
1457 gen8_dump_pdp(pdp, start, length, scratch_pte, m);
1458 }
1459 }
1460}
1461
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001462static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
1463{
Michał Winiarski3a41a052015-09-03 19:22:18 +02001464 unsigned long *new_page_dirs, *new_page_tables;
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001465 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1466 int ret;
1467
1468 /* We allocate temp bitmap for page tables for no gain
1469 * but as this is for init only, lets keep the things simple
1470 */
1471 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1472 if (ret)
1473 return ret;
1474
1475 /* Allocate for all pdps regardless of how the ppgtt
1476 * was defined.
1477 */
1478 ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
1479 0, 1ULL << 32,
1480 new_page_dirs);
1481 if (!ret)
1482 *ppgtt->pdp.used_pdpes = *new_page_dirs;
1483
Michał Winiarski3a41a052015-09-03 19:22:18 +02001484 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001485
1486 return ret;
1487}
1488
Daniel Vettereb0b44a2015-03-18 14:47:59 +01001489/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001490 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
1491 * with a net effect resembling a 2-level page table in normal x86 terms. Each
1492 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
1493 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -08001494 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001495 */
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001496static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky37aca442013-11-04 20:47:32 -08001497{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001498 int ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001499
Mika Kuoppala8776f022015-06-30 18:16:40 +03001500 ret = gen8_init_scratch(&ppgtt->base);
1501 if (ret)
1502 return ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001503
Michel Thierryd7b26332015-04-08 12:13:34 +01001504 ppgtt->base.start = 0;
Michel Thierryd7b26332015-04-08 12:13:34 +01001505 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001506 ppgtt->base.allocate_va_range = gen8_alloc_va_range;
Michel Thierryd7b26332015-04-08 12:13:34 +01001507 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
Daniel Vetterc7e16f22015-04-14 17:35:11 +02001508 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02001509 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1510 ppgtt->base.bind_vma = ppgtt_bind_vma;
Michel Thierryea91e402015-07-29 17:23:57 +01001511 ppgtt->debug_dump = gen8_dump_ppgtt;
Michel Thierryd7b26332015-04-08 12:13:34 +01001512
Michel Thierry762d9932015-07-30 11:05:29 +01001513 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
1514 ret = setup_px(ppgtt->base.dev, &ppgtt->pml4);
1515 if (ret)
1516 goto free_scratch;
Michel Thierry6ac18502015-07-29 17:23:46 +01001517
Michel Thierry69ab76f2015-07-29 17:23:55 +01001518 gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);
1519
Michel Thierry762d9932015-07-30 11:05:29 +01001520 ppgtt->base.total = 1ULL << 48;
Michel Thierry2dba3232015-07-30 11:06:23 +01001521 ppgtt->switch_mm = gen8_48b_mm_switch;
Michel Thierry762d9932015-07-30 11:05:29 +01001522 } else {
Michel Thierry25f50332015-08-07 17:40:19 +01001523 ret = __pdp_init(ppgtt->base.dev, &ppgtt->pdp);
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001524 if (ret)
1525 goto free_scratch;
1526
1527 ppgtt->base.total = 1ULL << 32;
Michel Thierry2dba3232015-07-30 11:06:23 +01001528 ppgtt->switch_mm = gen8_legacy_mm_switch;
Michel Thierry762d9932015-07-30 11:05:29 +01001529 trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
1530 0, 0,
1531 GEN8_PML4E_SHIFT);
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001532
1533 if (intel_vgpu_active(ppgtt->base.dev)) {
1534 ret = gen8_preallocate_top_level_pdps(ppgtt);
1535 if (ret)
1536 goto free_scratch;
1537 }
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001538 }
Michel Thierry6ac18502015-07-29 17:23:46 +01001539
Zhiyuan Lv650da342015-08-28 15:41:18 +08001540 if (intel_vgpu_active(ppgtt->base.dev))
1541 gen8_ppgtt_notify_vgt(ppgtt, true);
1542
Michel Thierryd7b26332015-04-08 12:13:34 +01001543 return 0;
Michel Thierry6ac18502015-07-29 17:23:46 +01001544
1545free_scratch:
1546 gen8_free_scratch(&ppgtt->base);
1547 return ret;
Michel Thierryd7b26332015-04-08 12:13:34 +01001548}
1549
Ben Widawsky87d60b62013-12-06 14:11:29 -08001550static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1551{
Ben Widawsky87d60b62013-12-06 14:11:29 -08001552 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +01001553 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +00001554 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001555 uint32_t pd_entry;
Michel Thierry09942c62015-04-08 12:13:30 +01001556 uint32_t pte, pde, temp;
1557 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001558
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001559 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1560 I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001561
Michel Thierry09942c62015-04-08 12:13:30 +01001562 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001563 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +00001564 gen6_pte_t *pt_vaddr;
Mika Kuoppala567047b2015-06-25 18:35:12 +03001565 const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
Michel Thierry09942c62015-04-08 12:13:30 +01001566 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001567 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
1568
1569 if (pd_entry != expected)
1570 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
1571 pde,
1572 pd_entry,
1573 expected);
1574 seq_printf(m, "\tPDE: %x\n", pd_entry);
1575
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001576 pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);
1577
Michel Thierry07749ef2015-03-16 16:00:54 +00001578 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001579 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +00001580 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -08001581 (pte * PAGE_SIZE);
1582 int i;
1583 bool found = false;
1584 for (i = 0; i < 4; i++)
1585 if (pt_vaddr[pte + i] != scratch_pte)
1586 found = true;
1587 if (!found)
1588 continue;
1589
1590 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1591 for (i = 0; i < 4; i++) {
1592 if (pt_vaddr[pte + i] != scratch_pte)
1593 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1594 else
1595 seq_puts(m, " SCRATCH ");
1596 }
1597 seq_puts(m, "\n");
1598 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001599 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001600 }
1601}
1602
Ben Widawsky678d96f2015-03-16 16:00:56 +00001603/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +01001604static void gen6_write_pde(struct i915_page_directory *pd,
1605 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -07001606{
Ben Widawsky678d96f2015-03-16 16:00:56 +00001607 /* Caller needs to make sure the write completes if necessary */
1608 struct i915_hw_ppgtt *ppgtt =
1609 container_of(pd, struct i915_hw_ppgtt, pd);
1610 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -07001611
Mika Kuoppala567047b2015-06-25 18:35:12 +03001612 pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
Ben Widawsky678d96f2015-03-16 16:00:56 +00001613 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -07001614
Ben Widawsky678d96f2015-03-16 16:00:56 +00001615 writel(pd_entry, ppgtt->pd_addr + pde);
1616}
Ben Widawsky61973492013-04-08 18:43:54 -07001617
Ben Widawsky678d96f2015-03-16 16:00:56 +00001618/* Write all the page tables found in the ppgtt structure to incrementing page
1619 * directories. */
1620static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +01001621 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001622 uint32_t start, uint32_t length)
1623{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001624 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Michel Thierryec565b32015-04-08 12:13:23 +01001625 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001626 uint32_t pde, temp;
1627
1628 gen6_for_each_pde(pt, pd, start, length, temp, pde)
1629 gen6_write_pde(pd, pde, pt);
1630
1631 /* Make sure write is complete before other code can use this page
1632 * table. Also require for WC mapped PTEs */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001633 readl(ggtt->gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -07001634}
1635
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001636static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001637{
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001638 BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -07001639
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001640 return (ppgtt->pd.base.ggtt_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001641}
Ben Widawsky61973492013-04-08 18:43:54 -07001642
Ben Widawsky90252e52013-12-06 14:11:12 -08001643static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001644 struct drm_i915_gem_request *req)
Ben Widawsky90252e52013-12-06 14:11:12 -08001645{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001646 struct intel_engine_cs *engine = req->engine;
Ben Widawsky90252e52013-12-06 14:11:12 -08001647 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -07001648
Ben Widawsky90252e52013-12-06 14:11:12 -08001649 /* NB: TLBs must be flushed and invalidated before a switch */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001650 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001651 if (ret)
1652 return ret;
1653
John Harrison5fb9de12015-05-29 17:44:07 +01001654 ret = intel_ring_begin(req, 6);
Ben Widawsky90252e52013-12-06 14:11:12 -08001655 if (ret)
1656 return ret;
1657
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001658 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(2));
1659 intel_ring_emit_reg(engine, RING_PP_DIR_DCLV(engine));
1660 intel_ring_emit(engine, PP_DIR_DCLV_2G);
1661 intel_ring_emit_reg(engine, RING_PP_DIR_BASE(engine));
1662 intel_ring_emit(engine, get_pd_offset(ppgtt));
1663 intel_ring_emit(engine, MI_NOOP);
1664 intel_ring_advance(engine);
Ben Widawsky90252e52013-12-06 14:11:12 -08001665
1666 return 0;
1667}
1668
Yu Zhang71ba2d62015-02-10 19:05:54 +08001669static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001670 struct drm_i915_gem_request *req)
Yu Zhang71ba2d62015-02-10 19:05:54 +08001671{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001672 struct intel_engine_cs *engine = req->engine;
Yu Zhang71ba2d62015-02-10 19:05:54 +08001673 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1674
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001675 I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
1676 I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
Yu Zhang71ba2d62015-02-10 19:05:54 +08001677 return 0;
1678}
1679
Ben Widawsky48a10382013-12-06 14:11:11 -08001680static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001681 struct drm_i915_gem_request *req)
Ben Widawsky48a10382013-12-06 14:11:11 -08001682{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001683 struct intel_engine_cs *engine = req->engine;
Ben Widawsky48a10382013-12-06 14:11:11 -08001684 int ret;
1685
Ben Widawsky48a10382013-12-06 14:11:11 -08001686 /* NB: TLBs must be flushed and invalidated before a switch */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001687 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky48a10382013-12-06 14:11:11 -08001688 if (ret)
1689 return ret;
1690
John Harrison5fb9de12015-05-29 17:44:07 +01001691 ret = intel_ring_begin(req, 6);
Ben Widawsky48a10382013-12-06 14:11:11 -08001692 if (ret)
1693 return ret;
1694
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001695 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(2));
1696 intel_ring_emit_reg(engine, RING_PP_DIR_DCLV(engine));
1697 intel_ring_emit(engine, PP_DIR_DCLV_2G);
1698 intel_ring_emit_reg(engine, RING_PP_DIR_BASE(engine));
1699 intel_ring_emit(engine, get_pd_offset(ppgtt));
1700 intel_ring_emit(engine, MI_NOOP);
1701 intel_ring_advance(engine);
Ben Widawsky48a10382013-12-06 14:11:11 -08001702
Ben Widawsky90252e52013-12-06 14:11:12 -08001703 /* XXX: RCS is the only one to auto invalidate the TLBs? */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001704 if (engine->id != RCS) {
1705 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001706 if (ret)
1707 return ret;
1708 }
1709
Ben Widawsky48a10382013-12-06 14:11:11 -08001710 return 0;
1711}
1712
Ben Widawskyeeb94882013-12-06 14:11:10 -08001713static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001714 struct drm_i915_gem_request *req)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001715{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001716 struct intel_engine_cs *engine = req->engine;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001717 struct drm_device *dev = ppgtt->base.dev;
1718 struct drm_i915_private *dev_priv = dev->dev_private;
1719
Ben Widawsky48a10382013-12-06 14:11:11 -08001720
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001721 I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
1722 I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001723
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001724 POSTING_READ(RING_PP_DIR_DCLV(engine));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001725
1726 return 0;
1727}
1728
Daniel Vetter82460d92014-08-06 20:19:53 +02001729static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001730{
Ben Widawskyeeb94882013-12-06 14:11:10 -08001731 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001732 struct intel_engine_cs *engine;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001733
Dave Gordonb4ac5af2016-03-24 11:20:38 +00001734 for_each_engine(engine, dev_priv) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001735 u32 four_level = USES_FULL_48BIT_PPGTT(dev) ? GEN8_GFX_PPGTT_48B : 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001736 I915_WRITE(RING_MODE_GEN7(engine),
Michel Thierry2dba3232015-07-30 11:06:23 +01001737 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001738 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001739}
1740
Daniel Vetter82460d92014-08-06 20:19:53 +02001741static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001742{
Jani Nikula50227e12014-03-31 14:27:21 +03001743 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001744 struct intel_engine_cs *engine;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001745 uint32_t ecochk, ecobits;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001746
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001747 ecobits = I915_READ(GAC_ECO_BITS);
1748 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1749
1750 ecochk = I915_READ(GAM_ECOCHK);
1751 if (IS_HASWELL(dev)) {
1752 ecochk |= ECOCHK_PPGTT_WB_HSW;
1753 } else {
1754 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1755 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1756 }
1757 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001758
Dave Gordonb4ac5af2016-03-24 11:20:38 +00001759 for_each_engine(engine, dev_priv) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001760 /* GFX_MODE is per-ring on gen7+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001761 I915_WRITE(RING_MODE_GEN7(engine),
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001762 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001763 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001764}
1765
Daniel Vetter82460d92014-08-06 20:19:53 +02001766static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001767{
Jani Nikula50227e12014-03-31 14:27:21 +03001768 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001769 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001770
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001771 ecobits = I915_READ(GAC_ECO_BITS);
1772 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1773 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001774
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001775 gab_ctl = I915_READ(GAB_CTL);
1776 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001777
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001778 ecochk = I915_READ(GAM_ECOCHK);
1779 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001780
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001781 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001782}
1783
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001784/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001785static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001786 uint64_t start,
1787 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001788 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001789{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001790 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry07749ef2015-03-16 16:00:54 +00001791 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001792 unsigned first_entry = start >> PAGE_SHIFT;
1793 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001794 unsigned act_pt = first_entry / GEN6_PTES;
1795 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001796 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001797
Mika Kuoppalac114f762015-06-25 18:35:13 +03001798 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1799 I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001800
Daniel Vetter7bddb012012-02-09 17:15:47 +01001801 while (num_entries) {
1802 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001803 if (last_pte > GEN6_PTES)
1804 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001805
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001806 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001807
1808 for (i = first_pte; i < last_pte; i++)
1809 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001810
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001811 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001812
Daniel Vetter7bddb012012-02-09 17:15:47 +01001813 num_entries -= last_pte - first_pte;
1814 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001815 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001816 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001817}
1818
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001819static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001820 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001821 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301822 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001823{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001824 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry07749ef2015-03-16 16:00:54 +00001825 gen6_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -08001826 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001827 unsigned act_pt = first_entry / GEN6_PTES;
1828 unsigned act_pte = first_entry % GEN6_PTES;
Imre Deak6e995e22013-02-18 19:28:04 +02001829 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001830
Chris Wilsoncc797142013-12-31 15:50:30 +00001831 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +02001832 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001833 if (pt_vaddr == NULL)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001834 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001835
Chris Wilsoncc797142013-12-31 15:50:30 +00001836 pt_vaddr[act_pte] =
1837 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +05301838 cache_level, true, flags);
1839
Michel Thierry07749ef2015-03-16 16:00:54 +00001840 if (++act_pte == GEN6_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001841 kunmap_px(ppgtt, pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001842 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001843 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001844 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001845 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001846 }
Chris Wilsoncc797142013-12-31 15:50:30 +00001847 if (pt_vaddr)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001848 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001849}
1850
Ben Widawsky678d96f2015-03-16 16:00:56 +00001851static int gen6_alloc_va_range(struct i915_address_space *vm,
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001852 uint64_t start_in, uint64_t length_in)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001853{
Michel Thierry4933d512015-03-24 15:46:22 +00001854 DECLARE_BITMAP(new_page_tables, I915_PDES);
1855 struct drm_device *dev = vm->dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001856 struct drm_i915_private *dev_priv = to_i915(dev);
1857 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001858 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierryec565b32015-04-08 12:13:23 +01001859 struct i915_page_table *pt;
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001860 uint32_t start, length, start_save, length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001861 uint32_t pde, temp;
Michel Thierry4933d512015-03-24 15:46:22 +00001862 int ret;
1863
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001864 if (WARN_ON(start_in + length_in > ppgtt->base.total))
1865 return -ENODEV;
1866
1867 start = start_save = start_in;
1868 length = length_save = length_in;
Michel Thierry4933d512015-03-24 15:46:22 +00001869
1870 bitmap_zero(new_page_tables, I915_PDES);
1871
1872 /* The allocation is done in two stages so that we can bail out with
1873 * minimal amount of pain. The first stage finds new page tables that
1874 * need allocation. The second stage marks use ptes within the page
1875 * tables.
1876 */
1877 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001878 if (pt != vm->scratch_pt) {
Michel Thierry4933d512015-03-24 15:46:22 +00001879 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1880 continue;
1881 }
1882
1883 /* We've already allocated a page table */
1884 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1885
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001886 pt = alloc_pt(dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001887 if (IS_ERR(pt)) {
1888 ret = PTR_ERR(pt);
1889 goto unwind_out;
1890 }
1891
1892 gen6_initialize_pt(vm, pt);
1893
1894 ppgtt->pd.page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001895 __set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001896 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001897 }
1898
1899 start = start_save;
1900 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001901
1902 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1903 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1904
1905 bitmap_zero(tmp_bitmap, GEN6_PTES);
1906 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1907 gen6_pte_count(start, length));
1908
Mika Kuoppala966082c2015-06-25 18:35:19 +03001909 if (__test_and_clear_bit(pde, new_page_tables))
Michel Thierry4933d512015-03-24 15:46:22 +00001910 gen6_write_pde(&ppgtt->pd, pde, pt);
1911
Michel Thierry72744cb2015-03-24 15:46:23 +00001912 trace_i915_page_table_entry_map(vm, pde, pt,
1913 gen6_pte_index(start),
1914 gen6_pte_count(start, length),
1915 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001916 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001917 GEN6_PTES);
1918 }
1919
Michel Thierry4933d512015-03-24 15:46:22 +00001920 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1921
1922 /* Make sure write is complete before other code can use this page
1923 * table. Also require for WC mapped PTEs */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001924 readl(ggtt->gsm);
Michel Thierry4933d512015-03-24 15:46:22 +00001925
Ben Widawsky563222a2015-03-19 12:53:28 +00001926 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001927 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001928
1929unwind_out:
1930 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001931 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001932
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001933 ppgtt->pd.page_table[pde] = vm->scratch_pt;
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001934 free_pt(vm->dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001935 }
1936
1937 mark_tlbs_dirty(ppgtt);
1938 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001939}
1940
Mika Kuoppala8776f022015-06-30 18:16:40 +03001941static int gen6_init_scratch(struct i915_address_space *vm)
1942{
1943 struct drm_device *dev = vm->dev;
1944
1945 vm->scratch_page = alloc_scratch_page(dev);
1946 if (IS_ERR(vm->scratch_page))
1947 return PTR_ERR(vm->scratch_page);
1948
1949 vm->scratch_pt = alloc_pt(dev);
1950 if (IS_ERR(vm->scratch_pt)) {
1951 free_scratch_page(dev, vm->scratch_page);
1952 return PTR_ERR(vm->scratch_pt);
1953 }
1954
1955 gen6_initialize_pt(vm, vm->scratch_pt);
1956
1957 return 0;
1958}
1959
1960static void gen6_free_scratch(struct i915_address_space *vm)
1961{
1962 struct drm_device *dev = vm->dev;
1963
1964 free_pt(dev, vm->scratch_pt);
1965 free_scratch_page(dev, vm->scratch_page);
1966}
1967
Daniel Vetter061dd492015-04-14 17:35:13 +02001968static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawskya00d8252014-02-19 22:05:48 -08001969{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001970 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry09942c62015-04-08 12:13:30 +01001971 struct i915_page_table *pt;
1972 uint32_t pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08001973
Daniel Vetter061dd492015-04-14 17:35:13 +02001974 drm_mm_remove_node(&ppgtt->node);
1975
Michel Thierry09942c62015-04-08 12:13:30 +01001976 gen6_for_all_pdes(pt, ppgtt, pde) {
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001977 if (pt != vm->scratch_pt)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001978 free_pt(ppgtt->base.dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001979 }
1980
Mika Kuoppala8776f022015-06-30 18:16:40 +03001981 gen6_free_scratch(vm);
Daniel Vetter3440d262013-01-24 13:49:56 -08001982}
1983
Ben Widawskyb1465202014-02-19 22:05:49 -08001984static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001985{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001986 struct i915_address_space *vm = &ppgtt->base;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001987 struct drm_device *dev = ppgtt->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001988 struct drm_i915_private *dev_priv = to_i915(dev);
1989 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001990 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001991 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001992
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001993 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1994 * allocator works in address space sizes, so it's multiplied by page
1995 * size. We allocate at the top of the GTT to avoid fragmentation.
1996 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001997 BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
Michel Thierry4933d512015-03-24 15:46:22 +00001998
Mika Kuoppala8776f022015-06-30 18:16:40 +03001999 ret = gen6_init_scratch(vm);
2000 if (ret)
2001 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002002
Ben Widawskye3cc1992013-12-06 14:11:08 -08002003alloc:
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002004 ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002005 &ppgtt->node, GEN6_PD_SIZE,
2006 GEN6_PD_ALIGN, 0,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002007 0, ggtt->base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07002008 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08002009 if (ret == -ENOSPC && !retried) {
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002010 ret = i915_gem_evict_something(dev, &ggtt->base,
Ben Widawskye3cc1992013-12-06 14:11:08 -08002011 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02002012 I915_CACHE_NONE,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002013 0, ggtt->base.total,
Chris Wilsond23db882014-05-23 08:48:08 +02002014 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08002015 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00002016 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08002017
2018 retried = true;
2019 goto alloc;
2020 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002021
Ben Widawskyc8c26622015-01-22 17:01:25 +00002022 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00002023 goto err_out;
2024
Ben Widawskyc8c26622015-01-22 17:01:25 +00002025
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002026 if (ppgtt->node.start < ggtt->mappable_end)
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002027 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002028
Ben Widawskyc8c26622015-01-22 17:01:25 +00002029 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00002030
2031err_out:
Mika Kuoppala8776f022015-06-30 18:16:40 +03002032 gen6_free_scratch(vm);
Ben Widawsky678d96f2015-03-16 16:00:56 +00002033 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08002034}
2035
Ben Widawskyb1465202014-02-19 22:05:49 -08002036static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
2037{
kbuild test robot2f2cf682015-03-27 19:26:35 +08002038 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08002039}
2040
Michel Thierry4933d512015-03-24 15:46:22 +00002041static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
2042 uint64_t start, uint64_t length)
2043{
Michel Thierryec565b32015-04-08 12:13:23 +01002044 struct i915_page_table *unused;
Michel Thierry4933d512015-03-24 15:46:22 +00002045 uint32_t pde, temp;
2046
2047 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
Mika Kuoppala79ab9372015-06-25 18:35:17 +03002048 ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
Michel Thierry4933d512015-03-24 15:46:22 +00002049}
2050
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002051static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawskyb1465202014-02-19 22:05:49 -08002052{
2053 struct drm_device *dev = ppgtt->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002054 struct drm_i915_private *dev_priv = to_i915(dev);
2055 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskyb1465202014-02-19 22:05:49 -08002056 int ret;
2057
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002058 ppgtt->base.pte_encode = ggtt->base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08002059 if (IS_GEN6(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08002060 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08002061 } else if (IS_HASWELL(dev)) {
Ben Widawsky90252e52013-12-06 14:11:12 -08002062 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08002063 } else if (IS_GEN7(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08002064 ppgtt->switch_mm = gen7_mm_switch;
2065 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08002066 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08002067
Yu Zhang71ba2d62015-02-10 19:05:54 +08002068 if (intel_vgpu_active(dev))
2069 ppgtt->switch_mm = vgpu_mm_switch;
2070
Ben Widawskyb1465202014-02-19 22:05:49 -08002071 ret = gen6_ppgtt_alloc(ppgtt);
2072 if (ret)
2073 return ret;
2074
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002075 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002076 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
2077 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002078 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
2079 ppgtt->base.bind_vma = ppgtt_bind_vma;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002080 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f62013-11-25 09:54:34 -08002081 ppgtt->base.start = 0;
Michel Thierry09942c62015-04-08 12:13:30 +01002082 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08002083 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002084
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002085 ppgtt->pd.base.ggtt_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00002086 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002087
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002088 ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002089 ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
Ben Widawsky678d96f2015-03-16 16:00:56 +00002090
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002091 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002092
Ben Widawsky678d96f2015-03-16 16:00:56 +00002093 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
2094
Thierry Reding440fd522015-01-23 09:05:06 +01002095 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002096 ppgtt->node.size >> 20,
2097 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002098
Daniel Vetterfa76da32014-08-06 20:19:54 +02002099 DRM_DEBUG("Adding PPGTT at offset %x\n",
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002100 ppgtt->pd.base.ggtt_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002101
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002102 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08002103}
2104
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002105static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08002106{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002107 ppgtt->base.dev = dev;
Daniel Vetter3440d262013-01-24 13:49:56 -08002108
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002109 if (INTEL_INFO(dev)->gen < 8)
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002110 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002111 else
Michel Thierryd7b26332015-04-08 12:13:34 +01002112 return gen8_ppgtt_init(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002113}
Mika Kuoppalac114f762015-06-25 18:35:13 +03002114
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002115static void i915_address_space_init(struct i915_address_space *vm,
2116 struct drm_i915_private *dev_priv)
2117{
2118 drm_mm_init(&vm->mm, vm->start, vm->total);
2119 vm->dev = dev_priv->dev;
2120 INIT_LIST_HEAD(&vm->active_list);
2121 INIT_LIST_HEAD(&vm->inactive_list);
2122 list_add_tail(&vm->global_link, &dev_priv->vm_list);
2123}
2124
Tim Gored5165eb2016-02-04 11:49:34 +00002125static void gtt_write_workarounds(struct drm_device *dev)
2126{
2127 struct drm_i915_private *dev_priv = dev->dev_private;
2128
2129 /* This function is for gtt related workarounds. This function is
2130 * called on driver load and after a GPU reset, so you can place
2131 * workarounds here even if they get overwritten by GPU reset.
2132 */
2133 /* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt */
2134 if (IS_BROADWELL(dev))
2135 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
2136 else if (IS_CHERRYVIEW(dev))
2137 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
2138 else if (IS_SKYLAKE(dev))
2139 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
2140 else if (IS_BROXTON(dev))
2141 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
2142}
2143
Daniel Vetterfa76da32014-08-06 20:19:54 +02002144int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
2145{
2146 struct drm_i915_private *dev_priv = dev->dev_private;
2147 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002148
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002149 ret = __hw_ppgtt_init(dev, ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002150 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08002151 kref_init(&ppgtt->ref);
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002152 i915_address_space_init(&ppgtt->base, dev_priv);
Ben Widawsky93bd8642013-07-16 16:50:06 -07002153 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002154
2155 return ret;
2156}
2157
Daniel Vetter82460d92014-08-06 20:19:53 +02002158int i915_ppgtt_init_hw(struct drm_device *dev)
2159{
Tim Gored5165eb2016-02-04 11:49:34 +00002160 gtt_write_workarounds(dev);
2161
Thomas Daniel671b50132014-08-20 16:24:50 +01002162 /* In the case of execlists, PPGTT is enabled by the context descriptor
2163 * and the PDPs are contained within the context itself. We don't
2164 * need to do anything here. */
2165 if (i915.enable_execlists)
2166 return 0;
2167
Daniel Vetter82460d92014-08-06 20:19:53 +02002168 if (!USES_PPGTT(dev))
2169 return 0;
2170
2171 if (IS_GEN6(dev))
2172 gen6_ppgtt_enable(dev);
2173 else if (IS_GEN7(dev))
2174 gen7_ppgtt_enable(dev);
2175 else if (INTEL_INFO(dev)->gen >= 8)
2176 gen8_ppgtt_enable(dev);
2177 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01002178 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02002179
John Harrison4ad2fd82015-06-18 13:11:20 +01002180 return 0;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002181}
John Harrison4ad2fd82015-06-18 13:11:20 +01002182
John Harrisonb3dd6b92015-05-29 17:43:40 +01002183int i915_ppgtt_init_ring(struct drm_i915_gem_request *req)
John Harrison4ad2fd82015-06-18 13:11:20 +01002184{
Tvrtko Ursulin39dabec2016-03-17 13:04:10 +00002185 struct drm_i915_private *dev_priv = req->i915;
John Harrison4ad2fd82015-06-18 13:11:20 +01002186 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2187
2188 if (i915.enable_execlists)
2189 return 0;
2190
2191 if (!ppgtt)
2192 return 0;
2193
John Harrisone85b26d2015-05-29 17:43:56 +01002194 return ppgtt->switch_mm(ppgtt, req);
John Harrison4ad2fd82015-06-18 13:11:20 +01002195}
2196
Daniel Vetter4d884702014-08-06 15:04:47 +02002197struct i915_hw_ppgtt *
2198i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
2199{
2200 struct i915_hw_ppgtt *ppgtt;
2201 int ret;
2202
2203 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2204 if (!ppgtt)
2205 return ERR_PTR(-ENOMEM);
2206
2207 ret = i915_ppgtt_init(dev, ppgtt);
2208 if (ret) {
2209 kfree(ppgtt);
2210 return ERR_PTR(ret);
2211 }
2212
2213 ppgtt->file_priv = fpriv;
2214
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00002215 trace_i915_ppgtt_create(&ppgtt->base);
2216
Daniel Vetter4d884702014-08-06 15:04:47 +02002217 return ppgtt;
2218}
2219
Daniel Vetteree960be2014-08-06 15:04:45 +02002220void i915_ppgtt_release(struct kref *kref)
2221{
2222 struct i915_hw_ppgtt *ppgtt =
2223 container_of(kref, struct i915_hw_ppgtt, ref);
2224
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00002225 trace_i915_ppgtt_release(&ppgtt->base);
2226
Daniel Vetteree960be2014-08-06 15:04:45 +02002227 /* vmas should already be unbound */
2228 WARN_ON(!list_empty(&ppgtt->base.active_list));
2229 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2230
Daniel Vetter19dd1202014-08-06 15:04:55 +02002231 list_del(&ppgtt->base.global_link);
2232 drm_mm_takedown(&ppgtt->base.mm);
2233
Daniel Vetteree960be2014-08-06 15:04:45 +02002234 ppgtt->base.cleanup(&ppgtt->base);
2235 kfree(ppgtt);
2236}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002237
Ben Widawskya81cc002013-01-18 12:30:31 -08002238extern int intel_iommu_gfx_mapped;
2239/* Certain Gen5 chipsets require require idling the GPU before
2240 * unmapping anything from the GTT when VT-d is enabled.
2241 */
Daniel Vetter2c642b02015-04-14 17:35:26 +02002242static bool needs_idle_maps(struct drm_device *dev)
Ben Widawskya81cc002013-01-18 12:30:31 -08002243{
2244#ifdef CONFIG_INTEL_IOMMU
2245 /* Query intel_iommu to see if we need the workaround. Presumably that
2246 * was loaded first.
2247 */
2248 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
2249 return true;
2250#endif
2251 return false;
2252}
2253
Ben Widawsky5c042282011-10-17 15:51:55 -07002254static bool do_idling(struct drm_i915_private *dev_priv)
2255{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002256 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky5c042282011-10-17 15:51:55 -07002257 bool ret = dev_priv->mm.interruptible;
2258
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002259 if (unlikely(ggtt->do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07002260 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002261 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07002262 DRM_ERROR("Couldn't idle GPU\n");
2263 /* Wait a bit, in hopes it avoids the hang */
2264 udelay(10);
2265 }
2266 }
2267
2268 return ret;
2269}
2270
2271static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
2272{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002273 struct i915_ggtt *ggtt = &dev_priv->ggtt;
2274
2275 if (unlikely(ggtt->do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07002276 dev_priv->mm.interruptible = interruptible;
2277}
2278
Ben Widawsky828c7902013-10-16 09:21:30 -07002279void i915_check_and_clear_faults(struct drm_device *dev)
2280{
2281 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002282 struct intel_engine_cs *engine;
Ben Widawsky828c7902013-10-16 09:21:30 -07002283
2284 if (INTEL_INFO(dev)->gen < 6)
2285 return;
2286
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002287 for_each_engine(engine, dev_priv) {
Ben Widawsky828c7902013-10-16 09:21:30 -07002288 u32 fault_reg;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002289 fault_reg = I915_READ(RING_FAULT_REG(engine));
Ben Widawsky828c7902013-10-16 09:21:30 -07002290 if (fault_reg & RING_FAULT_VALID) {
2291 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02002292 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07002293 "\tAddress space: %s\n"
2294 "\tSource ID: %d\n"
2295 "\tType: %d\n",
2296 fault_reg & PAGE_MASK,
2297 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
2298 RING_FAULT_SRCID(fault_reg),
2299 RING_FAULT_FAULT_TYPE(fault_reg));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002300 I915_WRITE(RING_FAULT_REG(engine),
Ben Widawsky828c7902013-10-16 09:21:30 -07002301 fault_reg & ~RING_FAULT_VALID);
2302 }
2303 }
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002304 POSTING_READ(RING_FAULT_REG(&dev_priv->engine[RCS]));
Ben Widawsky828c7902013-10-16 09:21:30 -07002305}
2306
Chris Wilson91e56492014-09-25 10:13:12 +01002307static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
2308{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002309 if (INTEL_INFO(dev_priv)->gen < 6) {
Chris Wilson91e56492014-09-25 10:13:12 +01002310 intel_gtt_chipset_flush();
2311 } else {
2312 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2313 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2314 }
2315}
2316
Ben Widawsky828c7902013-10-16 09:21:30 -07002317void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
2318{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002319 struct drm_i915_private *dev_priv = to_i915(dev);
2320 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky828c7902013-10-16 09:21:30 -07002321
2322 /* Don't bother messing with faults pre GEN6 as we have little
2323 * documentation supporting that it's a good idea.
2324 */
2325 if (INTEL_INFO(dev)->gen < 6)
2326 return;
2327
2328 i915_check_and_clear_faults(dev);
2329
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002330 ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total,
2331 true);
Chris Wilson91e56492014-09-25 10:13:12 +01002332
2333 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002334}
2335
Daniel Vetter74163902012-02-15 23:50:21 +01002336int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002337{
Chris Wilson9da3da62012-06-01 15:20:22 +01002338 if (!dma_map_sg(&obj->base.dev->pdev->dev,
2339 obj->pages->sgl, obj->pages->nents,
2340 PCI_DMA_BIDIRECTIONAL))
2341 return -ENOSPC;
2342
2343 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002344}
2345
Daniel Vetter2c642b02015-04-14 17:35:26 +02002346static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002347{
2348#ifdef writeq
2349 writeq(pte, addr);
2350#else
2351 iowrite32((u32)pte, addr);
2352 iowrite32(pte >> 32, addr + 4);
2353#endif
2354}
2355
2356static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
2357 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08002358 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302359 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002360{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002361 struct drm_i915_private *dev_priv = to_i915(vm->dev);
2362 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky782f1492014-02-20 11:50:33 -08002363 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002364 gen8_pte_t __iomem *gtt_entries =
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002365 (gen8_pte_t __iomem *)ggtt->gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002366 int i = 0;
2367 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02002368 dma_addr_t addr = 0; /* shut up gcc */
Imre Deakbe694592015-12-15 20:10:38 +02002369 int rpm_atomic_seq;
2370
2371 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002372
2373 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
2374 addr = sg_dma_address(sg_iter.sg) +
2375 (sg_iter.sg_pgoffset << PAGE_SHIFT);
2376 gen8_set_pte(&gtt_entries[i],
2377 gen8_pte_encode(addr, level, true));
2378 i++;
2379 }
2380
2381 /*
2382 * XXX: This serves as a posting read to make sure that the PTE has
2383 * actually been updated. There is some concern that even though
2384 * registers and PTEs are within the same BAR that they are potentially
2385 * of NUMA access patterns. Therefore, even with the way we assume
2386 * hardware should work, we must keep this posting read for paranoia.
2387 */
2388 if (i != 0)
2389 WARN_ON(readq(&gtt_entries[i-1])
2390 != gen8_pte_encode(addr, level, true));
2391
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002392 /* This next bit makes the above posting read even more important. We
2393 * want to flush the TLBs only after we're certain all the PTE updates
2394 * have finished.
2395 */
2396 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2397 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Imre Deakbe694592015-12-15 20:10:38 +02002398
2399 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002400}
2401
Chris Wilsonc1403302015-11-18 15:19:39 +00002402struct insert_entries {
2403 struct i915_address_space *vm;
2404 struct sg_table *st;
2405 uint64_t start;
2406 enum i915_cache_level level;
2407 u32 flags;
2408};
2409
2410static int gen8_ggtt_insert_entries__cb(void *_arg)
2411{
2412 struct insert_entries *arg = _arg;
2413 gen8_ggtt_insert_entries(arg->vm, arg->st,
2414 arg->start, arg->level, arg->flags);
2415 return 0;
2416}
2417
2418static void gen8_ggtt_insert_entries__BKL(struct i915_address_space *vm,
2419 struct sg_table *st,
2420 uint64_t start,
2421 enum i915_cache_level level,
2422 u32 flags)
2423{
2424 struct insert_entries arg = { vm, st, start, level, flags };
2425 stop_machine(gen8_ggtt_insert_entries__cb, &arg, NULL);
2426}
2427
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002428/*
2429 * Binds an object into the global gtt with the specified cache level. The object
2430 * will be accessible to the GPU via commands whose operands reference offsets
2431 * within the global GTT as well as accessible by the GPU through the GMADR
2432 * mapped BAR (dev_priv->mm.gtt->gtt).
2433 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002434static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002435 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08002436 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302437 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002438{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002439 struct drm_i915_private *dev_priv = to_i915(vm->dev);
2440 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky782f1492014-02-20 11:50:33 -08002441 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002442 gen6_pte_t __iomem *gtt_entries =
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002443 (gen6_pte_t __iomem *)ggtt->gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02002444 int i = 0;
2445 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02002446 dma_addr_t addr = 0;
Imre Deakbe694592015-12-15 20:10:38 +02002447 int rpm_atomic_seq;
2448
2449 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002450
Imre Deak6e995e22013-02-18 19:28:04 +02002451 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02002452 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05302453 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02002454 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002455 }
2456
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002457 /* XXX: This serves as a posting read to make sure that the PTE has
2458 * actually been updated. There is some concern that even though
2459 * registers and PTEs are within the same BAR that they are potentially
2460 * of NUMA access patterns. Therefore, even with the way we assume
2461 * hardware should work, we must keep this posting read for paranoia.
2462 */
Pavel Machek57007df2014-07-28 13:20:58 +02002463 if (i != 0) {
2464 unsigned long gtt = readl(&gtt_entries[i-1]);
2465 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
2466 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08002467
2468 /* This next bit makes the above posting read even more important. We
2469 * want to flush the TLBs only after we're certain all the PTE updates
2470 * have finished.
2471 */
2472 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2473 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Imre Deakbe694592015-12-15 20:10:38 +02002474
2475 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002476}
2477
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002478static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002479 uint64_t start,
2480 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002481 bool use_scratch)
2482{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002483 struct drm_i915_private *dev_priv = to_i915(vm->dev);
2484 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky782f1492014-02-20 11:50:33 -08002485 unsigned first_entry = start >> PAGE_SHIFT;
2486 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002487 gen8_pte_t scratch_pte, __iomem *gtt_base =
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002488 (gen8_pte_t __iomem *)ggtt->gsm + first_entry;
2489 const int max_entries = ggtt_total_entries(ggtt) - first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002490 int i;
Imre Deakbe694592015-12-15 20:10:38 +02002491 int rpm_atomic_seq;
2492
2493 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002494
2495 if (WARN(num_entries > max_entries,
2496 "First entry = %d; Num entries = %d (max=%d)\n",
2497 first_entry, num_entries, max_entries))
2498 num_entries = max_entries;
2499
Mika Kuoppalac114f762015-06-25 18:35:13 +03002500 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002501 I915_CACHE_LLC,
2502 use_scratch);
2503 for (i = 0; i < num_entries; i++)
2504 gen8_set_pte(&gtt_base[i], scratch_pte);
2505 readl(gtt_base);
Imre Deakbe694592015-12-15 20:10:38 +02002506
2507 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002508}
2509
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002510static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002511 uint64_t start,
2512 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07002513 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002514{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002515 struct drm_i915_private *dev_priv = to_i915(vm->dev);
2516 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky782f1492014-02-20 11:50:33 -08002517 unsigned first_entry = start >> PAGE_SHIFT;
2518 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002519 gen6_pte_t scratch_pte, __iomem *gtt_base =
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002520 (gen6_pte_t __iomem *)ggtt->gsm + first_entry;
2521 const int max_entries = ggtt_total_entries(ggtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002522 int i;
Imre Deakbe694592015-12-15 20:10:38 +02002523 int rpm_atomic_seq;
2524
2525 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002526
2527 if (WARN(num_entries > max_entries,
2528 "First entry = %d; Num entries = %d (max=%d)\n",
2529 first_entry, num_entries, max_entries))
2530 num_entries = max_entries;
2531
Mika Kuoppalac114f762015-06-25 18:35:13 +03002532 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
2533 I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07002534
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002535 for (i = 0; i < num_entries; i++)
2536 iowrite32(scratch_pte, &gtt_base[i]);
2537 readl(gtt_base);
Imre Deakbe694592015-12-15 20:10:38 +02002538
2539 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002540}
2541
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002542static void i915_ggtt_insert_entries(struct i915_address_space *vm,
2543 struct sg_table *pages,
2544 uint64_t start,
2545 enum i915_cache_level cache_level, u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002546{
Imre Deakbe694592015-12-15 20:10:38 +02002547 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002548 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2549 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
Imre Deakbe694592015-12-15 20:10:38 +02002550 int rpm_atomic_seq;
2551
2552 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002553
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002554 intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07002555
Imre Deakbe694592015-12-15 20:10:38 +02002556 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2557
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002558}
2559
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002560static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002561 uint64_t start,
2562 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07002563 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002564{
Imre Deakbe694592015-12-15 20:10:38 +02002565 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08002566 unsigned first_entry = start >> PAGE_SHIFT;
2567 unsigned num_entries = length >> PAGE_SHIFT;
Imre Deakbe694592015-12-15 20:10:38 +02002568 int rpm_atomic_seq;
2569
2570 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2571
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002572 intel_gtt_clear_range(first_entry, num_entries);
Imre Deakbe694592015-12-15 20:10:38 +02002573
2574 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002575}
2576
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002577static int ggtt_bind_vma(struct i915_vma *vma,
2578 enum i915_cache_level cache_level,
2579 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002580{
Daniel Vetter0a878712015-10-15 14:23:01 +02002581 struct drm_i915_gem_object *obj = vma->obj;
2582 u32 pte_flags = 0;
2583 int ret;
2584
2585 ret = i915_get_ggtt_vma_pages(vma);
2586 if (ret)
2587 return ret;
2588
2589 /* Currently applicable only to VLV */
2590 if (obj->gt_ro)
2591 pte_flags |= PTE_READ_ONLY;
2592
2593 vma->vm->insert_entries(vma->vm, vma->ggtt_view.pages,
2594 vma->node.start,
2595 cache_level, pte_flags);
2596
2597 /*
2598 * Without aliasing PPGTT there's no difference between
2599 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
2600 * upgrade to both bound if we bind either to avoid double-binding.
2601 */
2602 vma->bound |= GLOBAL_BIND | LOCAL_BIND;
2603
2604 return 0;
2605}
2606
2607static int aliasing_gtt_bind_vma(struct i915_vma *vma,
2608 enum i915_cache_level cache_level,
2609 u32 flags)
2610{
Chris Wilson321d1782015-11-20 10:27:18 +00002611 u32 pte_flags;
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002612 int ret;
2613
2614 ret = i915_get_ggtt_vma_pages(vma);
2615 if (ret)
2616 return ret;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002617
Akash Goel24f3a8c2014-06-17 10:59:42 +05302618 /* Currently applicable only to VLV */
Chris Wilson321d1782015-11-20 10:27:18 +00002619 pte_flags = 0;
2620 if (vma->obj->gt_ro)
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002621 pte_flags |= PTE_READ_ONLY;
Akash Goel24f3a8c2014-06-17 10:59:42 +05302622
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002623
Daniel Vetter0a878712015-10-15 14:23:01 +02002624 if (flags & GLOBAL_BIND) {
Chris Wilson321d1782015-11-20 10:27:18 +00002625 vma->vm->insert_entries(vma->vm,
2626 vma->ggtt_view.pages,
Daniel Vetter08755462015-04-20 09:04:05 -07002627 vma->node.start,
2628 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002629 }
Daniel Vetter74898d72012-02-15 23:50:22 +01002630
Daniel Vetter0a878712015-10-15 14:23:01 +02002631 if (flags & LOCAL_BIND) {
Chris Wilson321d1782015-11-20 10:27:18 +00002632 struct i915_hw_ppgtt *appgtt =
2633 to_i915(vma->vm->dev)->mm.aliasing_ppgtt;
2634 appgtt->base.insert_entries(&appgtt->base,
2635 vma->ggtt_view.pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08002636 vma->node.start,
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002637 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002638 }
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002639
2640 return 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002641}
2642
2643static void ggtt_unbind_vma(struct i915_vma *vma)
2644{
2645 struct drm_device *dev = vma->vm->dev;
2646 struct drm_i915_private *dev_priv = dev->dev_private;
2647 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002648 const uint64_t size = min_t(uint64_t,
2649 obj->base.size,
2650 vma->node.size);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002651
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002652 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08002653 vma->vm->clear_range(vma->vm,
2654 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002655 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002656 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002657 }
2658
Daniel Vetter08755462015-04-20 09:04:05 -07002659 if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002660 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002661
Ben Widawsky6f65e292013-12-06 14:10:56 -08002662 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08002663 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002664 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002665 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002666 }
Daniel Vetter74163902012-02-15 23:50:21 +01002667}
2668
2669void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2670{
Ben Widawsky5c042282011-10-17 15:51:55 -07002671 struct drm_device *dev = obj->base.dev;
2672 struct drm_i915_private *dev_priv = dev->dev_private;
2673 bool interruptible;
2674
2675 interruptible = do_idling(dev_priv);
2676
Imre Deak5ec5b512015-07-08 19:18:59 +03002677 dma_unmap_sg(&dev->pdev->dev, obj->pages->sgl, obj->pages->nents,
2678 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07002679
2680 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002681}
Daniel Vetter644ec022012-03-26 09:45:40 +02002682
Chris Wilson42d6ab42012-07-26 11:49:32 +01002683static void i915_gtt_color_adjust(struct drm_mm_node *node,
2684 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01002685 u64 *start,
2686 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002687{
2688 if (node->color != color)
2689 *start += 4096;
2690
2691 if (!list_empty(&node->node_list)) {
2692 node = list_entry(node->node_list.next,
2693 struct drm_mm_node,
2694 node_list);
2695 if (node->allocated && node->color != color)
2696 *end -= 4096;
2697 }
2698}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002699
Daniel Vetterf548c0e2014-11-19 21:40:13 +01002700static int i915_gem_setup_global_gtt(struct drm_device *dev,
Michel Thierry088e0df2015-08-07 17:40:17 +01002701 u64 start,
2702 u64 mappable_end,
2703 u64 end)
Daniel Vetter644ec022012-03-26 09:45:40 +02002704{
Ben Widawskye78891c2013-01-25 16:41:04 -08002705 /* Let GEM Manage all of the aperture.
2706 *
2707 * However, leave one page at the end still bound to the scratch page.
2708 * There are a number of places where the hardware apparently prefetches
2709 * past the end of the object, and we've seen multiple hangs with the
2710 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2711 * aperture. One page should be enough to keep any prefetching inside
2712 * of the aperture.
2713 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002714 struct drm_i915_private *dev_priv = to_i915(dev);
2715 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002716 struct drm_mm_node *entry;
2717 struct drm_i915_gem_object *obj;
2718 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002719 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002720
Ben Widawsky35451cb2013-01-17 12:45:13 -08002721 BUG_ON(mappable_end > end);
2722
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002723 ggtt->base.start = start;
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002724
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002725 /* Subtract the guard page before address space initialization to
2726 * shrink the range used by drm_mm */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002727 ggtt->base.total = end - start - PAGE_SIZE;
2728 i915_address_space_init(&ggtt->base, dev_priv);
2729 ggtt->base.total += PAGE_SIZE;
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002730
2731 if (intel_vgpu_active(dev)) {
2732 ret = intel_vgt_balloon(dev);
2733 if (ret)
2734 return ret;
2735 }
2736
Chris Wilson42d6ab42012-07-26 11:49:32 +01002737 if (!HAS_LLC(dev))
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002738 ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02002739
Chris Wilsoned2f3452012-11-15 11:32:19 +00002740 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002741 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002742 struct i915_vma *vma = i915_gem_obj_to_vma(obj, &ggtt->base);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002743
Michel Thierry088e0df2015-08-07 17:40:17 +01002744 DRM_DEBUG_KMS("reserving preallocated space: %llx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002745 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002746
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002747 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002748 ret = drm_mm_reserve_node(&ggtt->base.mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002749 if (ret) {
2750 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
2751 return ret;
2752 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002753 vma->bound |= GLOBAL_BIND;
Chris Wilsond0710ab2015-11-20 14:16:39 +00002754 __i915_vma_set_map_and_fenceable(vma);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002755 list_add_tail(&vma->vm_link, &ggtt->base.inactive_list);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002756 }
2757
Chris Wilsoned2f3452012-11-15 11:32:19 +00002758 /* Clear any non-preallocated blocks */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002759 drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002760 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2761 hole_start, hole_end);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002762 ggtt->base.clear_range(&ggtt->base, hole_start,
Ben Widawsky782f1492014-02-20 11:50:33 -08002763 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002764 }
2765
2766 /* And finally clear the reserved guard page */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002767 ggtt->base.clear_range(&ggtt->base, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002768
Daniel Vetterfa76da32014-08-06 20:19:54 +02002769 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
2770 struct i915_hw_ppgtt *ppgtt;
2771
2772 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2773 if (!ppgtt)
2774 return -ENOMEM;
2775
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002776 ret = __hw_ppgtt_init(dev, ppgtt);
Michel Thierry4933d512015-03-24 15:46:22 +00002777 if (ret) {
Daniel Vetter061dd492015-04-14 17:35:13 +02002778 ppgtt->base.cleanup(&ppgtt->base);
Michel Thierry4933d512015-03-24 15:46:22 +00002779 kfree(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002780 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002781 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002782
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002783 if (ppgtt->base.allocate_va_range)
2784 ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
2785 ppgtt->base.total);
2786 if (ret) {
2787 ppgtt->base.cleanup(&ppgtt->base);
2788 kfree(ppgtt);
2789 return ret;
2790 }
2791
2792 ppgtt->base.clear_range(&ppgtt->base,
2793 ppgtt->base.start,
2794 ppgtt->base.total,
2795 true);
2796
Daniel Vetterfa76da32014-08-06 20:19:54 +02002797 dev_priv->mm.aliasing_ppgtt = ppgtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002798 WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
2799 ggtt->base.bind_vma = aliasing_gtt_bind_vma;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002800 }
2801
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002802 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002803}
2804
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002805/**
2806 * i915_gem_init_ggtt - Initialize GEM for Global GTT
2807 * @dev: DRM device
2808 */
2809void i915_gem_init_ggtt(struct drm_device *dev)
Ben Widawskyd7e50082012-12-18 10:31:25 -08002810{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002811 struct drm_i915_private *dev_priv = to_i915(dev);
2812 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002813
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002814 i915_gem_setup_global_gtt(dev, 0, ggtt->mappable_end, ggtt->base.total);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002815}
2816
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002817/**
2818 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
2819 * @dev: DRM device
2820 */
2821void i915_ggtt_cleanup_hw(struct drm_device *dev)
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002822{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002823 struct drm_i915_private *dev_priv = to_i915(dev);
2824 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002825
Daniel Vetter70e32542014-08-06 15:04:57 +02002826 if (dev_priv->mm.aliasing_ppgtt) {
2827 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2828
2829 ppgtt->base.cleanup(&ppgtt->base);
2830 }
2831
Imre Deaka4eba472016-01-19 15:26:32 +02002832 i915_gem_cleanup_stolen(dev);
2833
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002834 if (drm_mm_initialized(&ggtt->base.mm)) {
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002835 if (intel_vgpu_active(dev))
2836 intel_vgt_deballoon();
2837
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002838 drm_mm_takedown(&ggtt->base.mm);
2839 list_del(&ggtt->base.global_link);
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002840 }
2841
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002842 ggtt->base.cleanup(&ggtt->base);
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002843}
Daniel Vetter70e32542014-08-06 15:04:57 +02002844
Daniel Vetter2c642b02015-04-14 17:35:26 +02002845static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002846{
2847 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2848 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2849 return snb_gmch_ctl << 20;
2850}
2851
Daniel Vetter2c642b02015-04-14 17:35:26 +02002852static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002853{
2854 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2855 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2856 if (bdw_gmch_ctl)
2857 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002858
2859#ifdef CONFIG_X86_32
2860 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2861 if (bdw_gmch_ctl > 4)
2862 bdw_gmch_ctl = 4;
2863#endif
2864
Ben Widawsky9459d252013-11-03 16:53:55 -08002865 return bdw_gmch_ctl << 20;
2866}
2867
Daniel Vetter2c642b02015-04-14 17:35:26 +02002868static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002869{
2870 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2871 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2872
2873 if (gmch_ctrl)
2874 return 1 << (20 + gmch_ctrl);
2875
2876 return 0;
2877}
2878
Daniel Vetter2c642b02015-04-14 17:35:26 +02002879static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002880{
2881 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2882 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2883 return snb_gmch_ctl << 25; /* 32 MB units */
2884}
2885
Daniel Vetter2c642b02015-04-14 17:35:26 +02002886static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002887{
2888 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2889 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2890 return bdw_gmch_ctl << 25; /* 32 MB units */
2891}
2892
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002893static size_t chv_get_stolen_size(u16 gmch_ctrl)
2894{
2895 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2896 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2897
2898 /*
2899 * 0x0 to 0x10: 32MB increments starting at 0MB
2900 * 0x11 to 0x16: 4MB increments starting at 8MB
2901 * 0x17 to 0x1d: 4MB increments start at 36MB
2902 */
2903 if (gmch_ctrl < 0x11)
2904 return gmch_ctrl << 25;
2905 else if (gmch_ctrl < 0x17)
2906 return (gmch_ctrl - 0x11 + 2) << 22;
2907 else
2908 return (gmch_ctrl - 0x17 + 9) << 22;
2909}
2910
Damien Lespiau66375012014-01-09 18:02:46 +00002911static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2912{
2913 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2914 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2915
2916 if (gen9_gmch_ctl < 0xf0)
2917 return gen9_gmch_ctl << 25; /* 32 MB units */
2918 else
2919 /* 4MB increments starting at 0xf0 for 4MB */
2920 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2921}
2922
Ben Widawsky63340132013-11-04 19:32:22 -08002923static int ggtt_probe_common(struct drm_device *dev,
2924 size_t gtt_size)
2925{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002926 struct drm_i915_private *dev_priv = to_i915(dev);
2927 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002928 struct i915_page_scratch *scratch_page;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002929 phys_addr_t ggtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08002930
2931 /* For Modern GENs the PTEs and register space are split in the BAR */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002932 ggtt_phys_addr = pci_resource_start(dev->pdev, 0) +
2933 (pci_resource_len(dev->pdev, 0) / 2);
Ben Widawsky63340132013-11-04 19:32:22 -08002934
Imre Deak2a073f892015-03-27 13:07:33 +02002935 /*
2936 * On BXT writes larger than 64 bit to the GTT pagetable range will be
2937 * dropped. For WC mappings in general we have 64 byte burst writes
2938 * when the WC buffer is flushed, so we can't use it, but have to
2939 * resort to an uncached mapping. The WC issue is easily caught by the
2940 * readback check when writing GTT PTE entries.
2941 */
2942 if (IS_BROXTON(dev))
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002943 ggtt->gsm = ioremap_nocache(ggtt_phys_addr, gtt_size);
Imre Deak2a073f892015-03-27 13:07:33 +02002944 else
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002945 ggtt->gsm = ioremap_wc(ggtt_phys_addr, gtt_size);
2946 if (!ggtt->gsm) {
Ben Widawsky63340132013-11-04 19:32:22 -08002947 DRM_ERROR("Failed to map the gtt page table\n");
2948 return -ENOMEM;
2949 }
2950
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002951 scratch_page = alloc_scratch_page(dev);
2952 if (IS_ERR(scratch_page)) {
Ben Widawsky63340132013-11-04 19:32:22 -08002953 DRM_ERROR("Scratch setup failed\n");
2954 /* iounmap will also get called at remove, but meh */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002955 iounmap(ggtt->gsm);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002956 return PTR_ERR(scratch_page);
Ben Widawsky63340132013-11-04 19:32:22 -08002957 }
2958
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002959 ggtt->base.scratch_page = scratch_page;
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002960
2961 return 0;
Ben Widawsky63340132013-11-04 19:32:22 -08002962}
2963
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002964/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2965 * bits. When using advanced contexts each context stores its own PAT, but
2966 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002967static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002968{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002969 uint64_t pat;
2970
2971 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2972 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2973 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2974 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2975 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2976 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2977 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2978 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2979
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002980 if (!USES_PPGTT(dev_priv))
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002981 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2982 * so RTL will always use the value corresponding to
2983 * pat_sel = 000".
2984 * So let's disable cache for GGTT to avoid screen corruptions.
2985 * MOCS still can be used though.
2986 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2987 * before this patch, i.e. the same uncached + snooping access
2988 * like on gen6/7 seems to be in effect.
2989 * - So this just fixes blitter/render access. Again it looks
2990 * like it's not just uncached access, but uncached + snooping.
2991 * So we can still hold onto all our assumptions wrt cpu
2992 * clflushing on LLC machines.
2993 */
2994 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2995
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002996 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2997 * write would work. */
Ville Syrjälä7e435ad2015-09-18 20:03:25 +03002998 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
2999 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08003000}
3001
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003002static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
3003{
3004 uint64_t pat;
3005
3006 /*
3007 * Map WB on BDW to snooped on CHV.
3008 *
3009 * Only the snoop bit has meaning for CHV, the rest is
3010 * ignored.
3011 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02003012 * The hardware will never snoop for certain types of accesses:
3013 * - CPU GTT (GMADR->GGTT->no snoop->memory)
3014 * - PPGTT page tables
3015 * - some other special cycles
3016 *
3017 * As with BDW, we also need to consider the following for GT accesses:
3018 * "For GGTT, there is NO pat_sel[2:0] from the entry,
3019 * so RTL will always use the value corresponding to
3020 * pat_sel = 000".
3021 * Which means we must set the snoop bit in PAT entry 0
3022 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003023 */
3024 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
3025 GEN8_PPAT(1, 0) |
3026 GEN8_PPAT(2, 0) |
3027 GEN8_PPAT(3, 0) |
3028 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
3029 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
3030 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
3031 GEN8_PPAT(7, CHV_PPAT_SNOOP);
3032
Ville Syrjälä7e435ad2015-09-18 20:03:25 +03003033 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
3034 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003035}
3036
Joonas Lahtinend507d732016-03-18 10:42:58 +02003037static int gen8_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawsky63340132013-11-04 19:32:22 -08003038{
Joonas Lahtinend507d732016-03-18 10:42:58 +02003039 struct drm_device *dev = ggtt->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003040 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky63340132013-11-04 19:32:22 -08003041 u16 snb_gmch_ctl;
3042 int ret;
3043
3044 /* TODO: We're not aware of mappable constraints on gen8 yet */
Joonas Lahtinend507d732016-03-18 10:42:58 +02003045 ggtt->mappable_base = pci_resource_start(dev->pdev, 2);
3046 ggtt->mappable_end = pci_resource_len(dev->pdev, 2);
Ben Widawsky63340132013-11-04 19:32:22 -08003047
3048 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
3049 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
3050
3051 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
3052
Damien Lespiau66375012014-01-09 18:02:46 +00003053 if (INTEL_INFO(dev)->gen >= 9) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003054 ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
3055 ggtt->size = gen8_get_total_gtt_size(snb_gmch_ctl);
Damien Lespiau66375012014-01-09 18:02:46 +00003056 } else if (IS_CHERRYVIEW(dev)) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003057 ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
3058 ggtt->size = chv_get_total_gtt_size(snb_gmch_ctl);
Damien Lespiaud7f25f22014-05-08 22:19:40 +03003059 } else {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003060 ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
3061 ggtt->size = gen8_get_total_gtt_size(snb_gmch_ctl);
Damien Lespiaud7f25f22014-05-08 22:19:40 +03003062 }
Ben Widawsky63340132013-11-04 19:32:22 -08003063
Joonas Lahtinend507d732016-03-18 10:42:58 +02003064 ggtt->base.total = (ggtt->size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08003065
Sumit Singh5a4e33a2015-03-17 11:39:31 +02003066 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003067 chv_setup_private_ppat(dev_priv);
3068 else
3069 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08003070
Joonas Lahtinend507d732016-03-18 10:42:58 +02003071 ret = ggtt_probe_common(dev, ggtt->size);
Ben Widawsky63340132013-11-04 19:32:22 -08003072
Joonas Lahtinend507d732016-03-18 10:42:58 +02003073 ggtt->base.clear_range = gen8_ggtt_clear_range;
Chris Wilsonc1403302015-11-18 15:19:39 +00003074 if (IS_CHERRYVIEW(dev_priv))
Joonas Lahtinend507d732016-03-18 10:42:58 +02003075 ggtt->base.insert_entries = gen8_ggtt_insert_entries__BKL;
3076 else
3077 ggtt->base.insert_entries = gen8_ggtt_insert_entries;
3078 ggtt->base.bind_vma = ggtt_bind_vma;
3079 ggtt->base.unbind_vma = ggtt_unbind_vma;
3080
Ben Widawsky63340132013-11-04 19:32:22 -08003081 return ret;
3082}
3083
Joonas Lahtinend507d732016-03-18 10:42:58 +02003084static int gen6_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003085{
Joonas Lahtinend507d732016-03-18 10:42:58 +02003086 struct drm_device *dev = ggtt->base.dev;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003087 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003088 int ret;
3089
Joonas Lahtinend507d732016-03-18 10:42:58 +02003090 ggtt->mappable_base = pci_resource_start(dev->pdev, 2);
3091 ggtt->mappable_end = pci_resource_len(dev->pdev, 2);
Ben Widawsky41907dd2013-02-08 11:32:47 -08003092
Ben Widawskybaa09f52013-01-24 13:49:57 -08003093 /* 64/512MB is the current min/max we actually know of, but this is just
3094 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003095 */
Joonas Lahtinend507d732016-03-18 10:42:58 +02003096 if ((ggtt->mappable_end < (64<<20) || (ggtt->mappable_end > (512<<20)))) {
3097 DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003098 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003099 }
3100
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003101 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
3102 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08003103 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003104
Joonas Lahtinend507d732016-03-18 10:42:58 +02003105 ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
3106 ggtt->size = gen6_get_total_gtt_size(snb_gmch_ctl);
3107 ggtt->base.total = (ggtt->size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003108
Joonas Lahtinend507d732016-03-18 10:42:58 +02003109 ret = ggtt_probe_common(dev, ggtt->size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003110
Joonas Lahtinend507d732016-03-18 10:42:58 +02003111 ggtt->base.clear_range = gen6_ggtt_clear_range;
3112 ggtt->base.insert_entries = gen6_ggtt_insert_entries;
3113 ggtt->base.bind_vma = ggtt_bind_vma;
3114 ggtt->base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003115
3116 return ret;
3117}
3118
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003119static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003120{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003121 struct i915_ggtt *ggtt = container_of(vm, struct i915_ggtt, base);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003122
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003123 iounmap(ggtt->gsm);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03003124 free_scratch_page(vm->dev, vm->scratch_page);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003125}
3126
Joonas Lahtinend507d732016-03-18 10:42:58 +02003127static int i915_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003128{
Joonas Lahtinend507d732016-03-18 10:42:58 +02003129 struct drm_device *dev = ggtt->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003130 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003131 int ret;
3132
Ben Widawskybaa09f52013-01-24 13:49:57 -08003133 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
3134 if (!ret) {
3135 DRM_ERROR("failed to set up gmch\n");
3136 return -EIO;
3137 }
3138
Joonas Lahtinend507d732016-03-18 10:42:58 +02003139 intel_gtt_get(&ggtt->base.total, &ggtt->stolen_size,
3140 &ggtt->mappable_base, &ggtt->mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003141
Joonas Lahtinend507d732016-03-18 10:42:58 +02003142 ggtt->do_idle_maps = needs_idle_maps(dev_priv->dev);
3143 ggtt->base.insert_entries = i915_ggtt_insert_entries;
3144 ggtt->base.clear_range = i915_ggtt_clear_range;
3145 ggtt->base.bind_vma = ggtt_bind_vma;
3146 ggtt->base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003147
Joonas Lahtinend507d732016-03-18 10:42:58 +02003148 if (unlikely(ggtt->do_idle_maps))
Chris Wilsonc0a7f812013-12-30 12:16:15 +00003149 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
3150
Ben Widawskybaa09f52013-01-24 13:49:57 -08003151 return 0;
3152}
3153
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003154static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003155{
3156 intel_gmch_remove();
3157}
3158
Joonas Lahtinend85489d2016-03-24 16:47:46 +02003159/**
3160 * i915_ggtt_init_hw - Initialize GGTT hardware
3161 * @dev: DRM device
3162 */
3163int i915_ggtt_init_hw(struct drm_device *dev)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003164{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003165 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003166 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003167 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003168
Ben Widawskybaa09f52013-01-24 13:49:57 -08003169 if (INTEL_INFO(dev)->gen <= 5) {
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003170 ggtt->probe = i915_gmch_probe;
3171 ggtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08003172 } else if (INTEL_INFO(dev)->gen < 8) {
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003173 ggtt->probe = gen6_gmch_probe;
3174 ggtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07003175 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003176 ggtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07003177 else if (IS_HASWELL(dev))
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003178 ggtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07003179 else if (IS_VALLEYVIEW(dev))
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003180 ggtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01003181 else if (INTEL_INFO(dev)->gen >= 7)
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003182 ggtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07003183 else
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003184 ggtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08003185 } else {
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003186 ggtt->probe = gen8_gmch_probe;
3187 ggtt->base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003188 }
3189
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003190 ggtt->base.dev = dev;
3191 ggtt->base.is_ggtt = true;
Mika Kuoppalac114f762015-06-25 18:35:13 +03003192
Joonas Lahtinend507d732016-03-18 10:42:58 +02003193 ret = ggtt->probe(ggtt);
Ben Widawskya54c0c22013-01-24 14:45:00 -08003194 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003195 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003196
Chris Wilsonc890e2d2016-03-18 10:42:59 +02003197 if ((ggtt->base.total - 1) >> 32) {
3198 DRM_ERROR("We never expected a Global GTT with more than 32bits"
3199 "of address space! Found %lldM!\n",
3200 ggtt->base.total >> 20);
3201 ggtt->base.total = 1ULL << 32;
3202 ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
3203 }
3204
Imre Deaka4eba472016-01-19 15:26:32 +02003205 /*
3206 * Initialise stolen early so that we may reserve preallocated
3207 * objects for the BIOS to KMS transition.
3208 */
3209 ret = i915_gem_init_stolen(dev);
3210 if (ret)
3211 goto out_gtt_cleanup;
3212
Ben Widawskybaa09f52013-01-24 13:49:57 -08003213 /* GMADR is the PCI mmio aperture into the global GTT. */
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003214 DRM_INFO("Memory usable by graphics device = %lluM\n",
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003215 ggtt->base.total >> 20);
3216 DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
3217 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", ggtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02003218#ifdef CONFIG_INTEL_IOMMU
3219 if (intel_iommu_gfx_mapped)
3220 DRM_INFO("VT-d active for gfx access\n");
3221#endif
Daniel Vettercfa7c862014-04-29 11:53:58 +02003222 /*
3223 * i915.enable_ppgtt is read-only, so do an early pass to validate the
3224 * user's requested state against the hardware/driver capabilities. We
3225 * do this now so that we can print out any log messages once rather
3226 * than every time we check intel_enable_ppgtt().
3227 */
3228 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
3229 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08003230
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003231 return 0;
Imre Deaka4eba472016-01-19 15:26:32 +02003232
3233out_gtt_cleanup:
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003234 ggtt->base.cleanup(&ggtt->base);
Imre Deaka4eba472016-01-19 15:26:32 +02003235
3236 return ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02003237}
Ben Widawsky6f65e292013-12-06 14:10:56 -08003238
Daniel Vetterfa423312015-04-14 17:35:23 +02003239void i915_gem_restore_gtt_mappings(struct drm_device *dev)
3240{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003241 struct drm_i915_private *dev_priv = to_i915(dev);
3242 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Daniel Vetterfa423312015-04-14 17:35:23 +02003243 struct drm_i915_gem_object *obj;
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003244 struct i915_vma *vma;
3245 bool flush;
Daniel Vetterfa423312015-04-14 17:35:23 +02003246
3247 i915_check_and_clear_faults(dev);
3248
3249 /* First fill our portion of the GTT with scratch pages */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003250 ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total,
3251 true);
Daniel Vetterfa423312015-04-14 17:35:23 +02003252
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003253 /* Cache flush objects bound into GGTT and rebind them. */
Daniel Vetterfa423312015-04-14 17:35:23 +02003254 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003255 flush = false;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003256 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003257 if (vma->vm != &ggtt->base)
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003258 continue;
Daniel Vetterfa423312015-04-14 17:35:23 +02003259
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003260 WARN_ON(i915_vma_bind(vma, obj->cache_level,
3261 PIN_UPDATE));
3262
3263 flush = true;
3264 }
3265
3266 if (flush)
3267 i915_gem_clflush_object(obj, obj->pin_display);
Daniel Vetterfa423312015-04-14 17:35:23 +02003268 }
3269
Daniel Vetterfa423312015-04-14 17:35:23 +02003270 if (INTEL_INFO(dev)->gen >= 8) {
3271 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
3272 chv_setup_private_ppat(dev_priv);
3273 else
3274 bdw_setup_private_ppat(dev_priv);
3275
3276 return;
3277 }
3278
3279 if (USES_PPGTT(dev)) {
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003280 struct i915_address_space *vm;
3281
Daniel Vetterfa423312015-04-14 17:35:23 +02003282 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3283 /* TODO: Perhaps it shouldn't be gen6 specific */
3284
Joonas Lahtinene5716f52016-04-07 11:08:03 +03003285 struct i915_hw_ppgtt *ppgtt;
Daniel Vetterfa423312015-04-14 17:35:23 +02003286
Joonas Lahtinene5716f52016-04-07 11:08:03 +03003287 if (vm->is_ggtt)
Daniel Vetterfa423312015-04-14 17:35:23 +02003288 ppgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinene5716f52016-04-07 11:08:03 +03003289 else
3290 ppgtt = i915_vm_to_ppgtt(vm);
Daniel Vetterfa423312015-04-14 17:35:23 +02003291
3292 gen6_write_page_range(dev_priv, &ppgtt->pd,
3293 0, ppgtt->base.total);
3294 }
3295 }
3296
3297 i915_ggtt_flush(dev_priv);
3298}
3299
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003300static struct i915_vma *
3301__i915_gem_vma_create(struct drm_i915_gem_object *obj,
3302 struct i915_address_space *vm,
3303 const struct i915_ggtt_view *ggtt_view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08003304{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03003305 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003306
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003307 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
3308 return ERR_PTR(-EINVAL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01003309
3310 vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03003311 if (vma == NULL)
3312 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003313
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003314 INIT_LIST_HEAD(&vma->vm_link);
3315 INIT_LIST_HEAD(&vma->obj_link);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003316 INIT_LIST_HEAD(&vma->exec_list);
3317 vma->vm = vm;
3318 vma->obj = obj;
Chris Wilson596c5922016-02-26 11:03:20 +00003319 vma->is_ggtt = i915_is_ggtt(vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003320
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003321 if (i915_is_ggtt(vm))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003322 vma->ggtt_view = *ggtt_view;
Chris Wilson596c5922016-02-26 11:03:20 +00003323 else
3324 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08003325
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003326 list_add_tail(&vma->obj_link, &obj->vma_list);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003327
3328 return vma;
3329}
3330
3331struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003332i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
3333 struct i915_address_space *vm)
Ben Widawsky6f65e292013-12-06 14:10:56 -08003334{
3335 struct i915_vma *vma;
3336
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003337 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003338 if (!vma)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003339 vma = __i915_gem_vma_create(obj, vm,
3340 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003341
3342 return vma;
3343}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003344
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003345struct i915_vma *
3346i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3347 const struct i915_ggtt_view *view)
3348{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003349 struct drm_device *dev = obj->base.dev;
3350 struct drm_i915_private *dev_priv = to_i915(dev);
3351 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Matthew Auldade7daa2016-03-24 15:54:20 +00003352 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003353
3354 if (!vma)
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003355 vma = __i915_gem_vma_create(obj, &ggtt->base, view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003356
3357 return vma;
3358
3359}
3360
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003361static struct scatterlist *
Ville Syrjälä2d7f3bd2016-01-14 15:22:11 +02003362rotate_pages(const dma_addr_t *in, unsigned int offset,
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003363 unsigned int width, unsigned int height,
Ville Syrjälä87130252016-01-20 21:05:23 +02003364 unsigned int stride,
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003365 struct sg_table *st, struct scatterlist *sg)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003366{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003367 unsigned int column, row;
3368 unsigned int src_idx;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003369
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003370 for (column = 0; column < width; column++) {
Ville Syrjälä87130252016-01-20 21:05:23 +02003371 src_idx = stride * (height - 1) + column;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003372 for (row = 0; row < height; row++) {
3373 st->nents++;
3374 /* We don't need the pages, but need to initialize
3375 * the entries so the sg list can be happily traversed.
3376 * The only thing we need are DMA addresses.
3377 */
3378 sg_set_page(sg, NULL, PAGE_SIZE, 0);
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003379 sg_dma_address(sg) = in[offset + src_idx];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003380 sg_dma_len(sg) = PAGE_SIZE;
3381 sg = sg_next(sg);
Ville Syrjälä87130252016-01-20 21:05:23 +02003382 src_idx -= stride;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003383 }
3384 }
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003385
3386 return sg;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003387}
3388
3389static struct sg_table *
Ville Syrjälä11d23e62016-01-20 21:05:24 +02003390intel_rotate_fb_obj_pages(struct intel_rotation_info *rot_info,
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003391 struct drm_i915_gem_object *obj)
3392{
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003393 unsigned int size_pages = rot_info->plane[0].width * rot_info->plane[0].height;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003394 unsigned int size_pages_uv;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003395 struct sg_page_iter sg_iter;
3396 unsigned long i;
3397 dma_addr_t *page_addr_list;
3398 struct sg_table *st;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003399 unsigned int uv_start_page;
3400 struct scatterlist *sg;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00003401 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003402
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003403 /* Allocate a temporary list of source pages for random access. */
Chris Wilsonf2a85e12016-04-08 12:11:13 +01003404 page_addr_list = drm_malloc_gfp(obj->base.size / PAGE_SIZE,
3405 sizeof(dma_addr_t),
3406 GFP_TEMPORARY);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003407 if (!page_addr_list)
3408 return ERR_PTR(ret);
3409
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003410 /* Account for UV plane with NV12. */
3411 if (rot_info->pixel_format == DRM_FORMAT_NV12)
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003412 size_pages_uv = rot_info->plane[1].width * rot_info->plane[1].height;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003413 else
3414 size_pages_uv = 0;
3415
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003416 /* Allocate target SG list. */
3417 st = kmalloc(sizeof(*st), GFP_KERNEL);
3418 if (!st)
3419 goto err_st_alloc;
3420
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003421 ret = sg_alloc_table(st, size_pages + size_pages_uv, GFP_KERNEL);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003422 if (ret)
3423 goto err_sg_alloc;
3424
3425 /* Populate source page list from the object. */
3426 i = 0;
3427 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
3428 page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
3429 i++;
3430 }
3431
Ville Syrjälä11f20322016-02-15 22:54:46 +02003432 st->nents = 0;
3433 sg = st->sgl;
3434
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003435 /* Rotate the pages. */
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003436 sg = rotate_pages(page_addr_list, 0,
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003437 rot_info->plane[0].width, rot_info->plane[0].height,
3438 rot_info->plane[0].width,
Ville Syrjälä11f20322016-02-15 22:54:46 +02003439 st, sg);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003440
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003441 /* Append the UV plane if NV12. */
3442 if (rot_info->pixel_format == DRM_FORMAT_NV12) {
3443 uv_start_page = size_pages;
3444
3445 /* Check for tile-row un-alignment. */
3446 if (offset_in_page(rot_info->uv_offset))
3447 uv_start_page--;
3448
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003449 rot_info->uv_start_page = uv_start_page;
3450
Ville Syrjälä11f20322016-02-15 22:54:46 +02003451 sg = rotate_pages(page_addr_list, rot_info->uv_start_page,
3452 rot_info->plane[1].width, rot_info->plane[1].height,
3453 rot_info->plane[1].width,
3454 st, sg);
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003455 }
3456
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003457 DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages (%u plane 0)).\n",
3458 obj->base.size, rot_info->plane[0].width,
3459 rot_info->plane[0].height, size_pages + size_pages_uv,
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003460 size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003461
3462 drm_free_large(page_addr_list);
3463
3464 return st;
3465
3466err_sg_alloc:
3467 kfree(st);
3468err_st_alloc:
3469 drm_free_large(page_addr_list);
3470
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003471 DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%d) (%ux%u tiles, %u pages (%u plane 0))\n",
3472 obj->base.size, ret, rot_info->plane[0].width,
3473 rot_info->plane[0].height, size_pages + size_pages_uv,
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003474 size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003475 return ERR_PTR(ret);
3476}
3477
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003478static struct sg_table *
3479intel_partial_pages(const struct i915_ggtt_view *view,
3480 struct drm_i915_gem_object *obj)
3481{
3482 struct sg_table *st;
3483 struct scatterlist *sg;
3484 struct sg_page_iter obj_sg_iter;
3485 int ret = -ENOMEM;
3486
3487 st = kmalloc(sizeof(*st), GFP_KERNEL);
3488 if (!st)
3489 goto err_st_alloc;
3490
3491 ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
3492 if (ret)
3493 goto err_sg_alloc;
3494
3495 sg = st->sgl;
3496 st->nents = 0;
3497 for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
3498 view->params.partial.offset)
3499 {
3500 if (st->nents >= view->params.partial.size)
3501 break;
3502
3503 sg_set_page(sg, NULL, PAGE_SIZE, 0);
3504 sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
3505 sg_dma_len(sg) = PAGE_SIZE;
3506
3507 sg = sg_next(sg);
3508 st->nents++;
3509 }
3510
3511 return st;
3512
3513err_sg_alloc:
3514 kfree(st);
3515err_st_alloc:
3516 return ERR_PTR(ret);
3517}
3518
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02003519static int
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003520i915_get_ggtt_vma_pages(struct i915_vma *vma)
3521{
3522 int ret = 0;
3523
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003524 if (vma->ggtt_view.pages)
3525 return 0;
3526
3527 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
3528 vma->ggtt_view.pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003529 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
3530 vma->ggtt_view.pages =
Ville Syrjälä11d23e62016-01-20 21:05:24 +02003531 intel_rotate_fb_obj_pages(&vma->ggtt_view.params.rotated, vma->obj);
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003532 else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
3533 vma->ggtt_view.pages =
3534 intel_partial_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003535 else
3536 WARN_ONCE(1, "GGTT view %u not implemented!\n",
3537 vma->ggtt_view.type);
3538
3539 if (!vma->ggtt_view.pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003540 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003541 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003542 ret = -EINVAL;
3543 } else if (IS_ERR(vma->ggtt_view.pages)) {
3544 ret = PTR_ERR(vma->ggtt_view.pages);
3545 vma->ggtt_view.pages = NULL;
3546 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
3547 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003548 }
3549
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003550 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003551}
3552
3553/**
3554 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
3555 * @vma: VMA to map
3556 * @cache_level: mapping cache level
3557 * @flags: flags like global or local mapping
3558 *
3559 * DMA addresses are taken from the scatter-gather table of this object (or of
3560 * this VMA in case of non-default GGTT views) and PTE entries set up.
3561 * Note that DMA addresses are also the only part of the SG table we care about.
3562 */
3563int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3564 u32 flags)
3565{
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003566 int ret;
3567 u32 bind_flags;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03003568
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003569 if (WARN_ON(flags == 0))
3570 return -EINVAL;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03003571
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003572 bind_flags = 0;
Daniel Vetter08755462015-04-20 09:04:05 -07003573 if (flags & PIN_GLOBAL)
3574 bind_flags |= GLOBAL_BIND;
3575 if (flags & PIN_USER)
3576 bind_flags |= LOCAL_BIND;
3577
3578 if (flags & PIN_UPDATE)
3579 bind_flags |= vma->bound;
3580 else
3581 bind_flags &= ~vma->bound;
3582
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003583 if (bind_flags == 0)
3584 return 0;
3585
3586 if (vma->bound == 0 && vma->vm->allocate_va_range) {
Mika Kuoppalab2dd4512015-06-25 18:35:15 +03003587 /* XXX: i915_vma_pin() will fix this +- hack */
3588 vma->pin_count++;
Chris Wilson596c5922016-02-26 11:03:20 +00003589 trace_i915_va_alloc(vma);
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003590 ret = vma->vm->allocate_va_range(vma->vm,
3591 vma->node.start,
3592 vma->node.size);
Mika Kuoppalab2dd4512015-06-25 18:35:15 +03003593 vma->pin_count--;
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003594 if (ret)
3595 return ret;
3596 }
3597
3598 ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02003599 if (ret)
3600 return ret;
Daniel Vetter08755462015-04-20 09:04:05 -07003601
3602 vma->bound |= bind_flags;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003603
3604 return 0;
3605}
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003606
3607/**
3608 * i915_ggtt_view_size - Get the size of a GGTT view.
3609 * @obj: Object the view is of.
3610 * @view: The view in question.
3611 *
3612 * @return The size of the GGTT view in bytes.
3613 */
3614size_t
3615i915_ggtt_view_size(struct drm_i915_gem_object *obj,
3616 const struct i915_ggtt_view *view)
3617{
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01003618 if (view->type == I915_GGTT_VIEW_NORMAL) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003619 return obj->base.size;
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01003620 } else if (view->type == I915_GGTT_VIEW_ROTATED) {
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003621 return intel_rotation_info_size(&view->params.rotated) << PAGE_SHIFT;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003622 } else if (view->type == I915_GGTT_VIEW_PARTIAL) {
3623 return view->params.partial.size << PAGE_SHIFT;
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003624 } else {
3625 WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type);
3626 return obj->base.size;
3627 }
3628}