blob: 86fffd26a89456d4810497f24f7cae973689e407 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson88241782011-01-07 17:09:48 +000039static __must_check int i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +000040static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
41static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000042static __must_check int i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj,
43 bool write);
44static __must_check int i915_gem_object_set_cpu_read_domain_range(struct drm_i915_gem_object *obj,
45 uint64_t offset,
46 uint64_t size);
Chris Wilson05394f32010-11-08 19:18:58 +000047static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000048static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
49 unsigned alignment,
50 bool map_and_fenceable);
Chris Wilsond9e86c02010-11-10 16:40:20 +000051static void i915_gem_clear_fence_reg(struct drm_device *dev,
52 struct drm_i915_fence_reg *reg);
Chris Wilson05394f32010-11-08 19:18:58 +000053static int i915_gem_phys_pwrite(struct drm_device *dev,
54 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100055 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000056 struct drm_file *file);
57static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -070058
Chris Wilson17250b72010-10-28 12:51:39 +010059static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070060 struct shrink_control *sc);
Daniel Vetter8c599672011-12-14 13:57:31 +010061static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010062
Chris Wilson73aa8082010-09-30 11:46:12 +010063/* some bookkeeping */
64static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
65 size_t size)
66{
67 dev_priv->mm.object_count++;
68 dev_priv->mm.object_memory += size;
69}
70
71static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
72 size_t size)
73{
74 dev_priv->mm.object_count--;
75 dev_priv->mm.object_memory -= size;
76}
77
Chris Wilson21dd3732011-01-26 15:55:56 +000078static int
79i915_gem_wait_for_error(struct drm_device *dev)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010080{
81 struct drm_i915_private *dev_priv = dev->dev_private;
82 struct completion *x = &dev_priv->error_completion;
83 unsigned long flags;
84 int ret;
85
86 if (!atomic_read(&dev_priv->mm.wedged))
87 return 0;
88
89 ret = wait_for_completion_interruptible(x);
90 if (ret)
91 return ret;
92
Chris Wilson21dd3732011-01-26 15:55:56 +000093 if (atomic_read(&dev_priv->mm.wedged)) {
94 /* GPU is hung, bump the completion count to account for
95 * the token we just consumed so that we never hit zero and
96 * end up waiting upon a subsequent completion event that
97 * will never happen.
98 */
99 spin_lock_irqsave(&x->wait.lock, flags);
100 x->done++;
101 spin_unlock_irqrestore(&x->wait.lock, flags);
102 }
103 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100104}
105
Chris Wilson54cf91d2010-11-25 18:00:26 +0000106int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100107{
Chris Wilson76c1dec2010-09-25 11:22:51 +0100108 int ret;
109
Chris Wilson21dd3732011-01-26 15:55:56 +0000110 ret = i915_gem_wait_for_error(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100111 if (ret)
112 return ret;
113
114 ret = mutex_lock_interruptible(&dev->struct_mutex);
115 if (ret)
116 return ret;
117
Chris Wilson23bc5982010-09-29 16:10:57 +0100118 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100119 return 0;
120}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100121
Chris Wilson7d1c4802010-08-07 21:45:03 +0100122static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000123i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100124{
Chris Wilson05394f32010-11-08 19:18:58 +0000125 return obj->gtt_space && !obj->active && obj->pin_count == 0;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100126}
127
Chris Wilson20217462010-11-23 15:26:33 +0000128void i915_gem_do_init(struct drm_device *dev,
129 unsigned long start,
130 unsigned long mappable_end,
131 unsigned long end)
Jesse Barnes79e53942008-11-07 14:24:08 -0800132{
133 drm_i915_private_t *dev_priv = dev->dev_private;
134
Chris Wilsonbee4a182011-01-21 10:54:32 +0000135 drm_mm_init(&dev_priv->mm.gtt_space, start, end - start);
Jesse Barnes79e53942008-11-07 14:24:08 -0800136
Chris Wilsonbee4a182011-01-21 10:54:32 +0000137 dev_priv->mm.gtt_start = start;
138 dev_priv->mm.gtt_mappable_end = mappable_end;
139 dev_priv->mm.gtt_end = end;
Chris Wilson73aa8082010-09-30 11:46:12 +0100140 dev_priv->mm.gtt_total = end - start;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200141 dev_priv->mm.mappable_gtt_total = min(end, mappable_end) - start;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000142
143 /* Take over this portion of the GTT */
144 intel_gtt_clear_range(start / PAGE_SIZE, (end-start) / PAGE_SIZE);
Jesse Barnes79e53942008-11-07 14:24:08 -0800145}
Keith Packard6dbe2772008-10-14 21:41:13 -0700146
Eric Anholt673a3942008-07-30 12:06:12 -0700147int
148i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000149 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700150{
Eric Anholt673a3942008-07-30 12:06:12 -0700151 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000152
153 if (args->gtt_start >= args->gtt_end ||
154 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
155 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700156
157 mutex_lock(&dev->struct_mutex);
Chris Wilson20217462010-11-23 15:26:33 +0000158 i915_gem_do_init(dev, args->gtt_start, args->gtt_end, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700159 mutex_unlock(&dev->struct_mutex);
160
Chris Wilson20217462010-11-23 15:26:33 +0000161 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700162}
163
Eric Anholt5a125c32008-10-22 21:40:13 -0700164int
165i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000166 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700167{
Chris Wilson73aa8082010-09-30 11:46:12 +0100168 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700169 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000170 struct drm_i915_gem_object *obj;
171 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700172
173 if (!(dev->driver->driver_features & DRIVER_GEM))
174 return -ENODEV;
175
Chris Wilson6299f992010-11-24 12:23:44 +0000176 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100177 mutex_lock(&dev->struct_mutex);
Chris Wilson6299f992010-11-24 12:23:44 +0000178 list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
179 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100180 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700181
Chris Wilson6299f992010-11-24 12:23:44 +0000182 args->aper_size = dev_priv->mm.gtt_total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400183 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000184
Eric Anholt5a125c32008-10-22 21:40:13 -0700185 return 0;
186}
187
Dave Airlieff72145b2011-02-07 12:16:14 +1000188static int
189i915_gem_create(struct drm_file *file,
190 struct drm_device *dev,
191 uint64_t size,
192 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700193{
Chris Wilson05394f32010-11-08 19:18:58 +0000194 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300195 int ret;
196 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700197
Dave Airlieff72145b2011-02-07 12:16:14 +1000198 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200199 if (size == 0)
200 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700201
202 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000203 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700204 if (obj == NULL)
205 return -ENOMEM;
206
Chris Wilson05394f32010-11-08 19:18:58 +0000207 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100208 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000209 drm_gem_object_release(&obj->base);
210 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100211 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700212 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100213 }
214
Chris Wilson202f2fe2010-10-14 13:20:40 +0100215 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000216 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100217 trace_i915_gem_object_create(obj);
218
Dave Airlieff72145b2011-02-07 12:16:14 +1000219 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700220 return 0;
221}
222
Dave Airlieff72145b2011-02-07 12:16:14 +1000223int
224i915_gem_dumb_create(struct drm_file *file,
225 struct drm_device *dev,
226 struct drm_mode_create_dumb *args)
227{
228 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000229 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000230 args->size = args->pitch * args->height;
231 return i915_gem_create(file, dev,
232 args->size, &args->handle);
233}
234
235int i915_gem_dumb_destroy(struct drm_file *file,
236 struct drm_device *dev,
237 uint32_t handle)
238{
239 return drm_gem_handle_delete(file, handle);
240}
241
242/**
243 * Creates a new mm object and returns a handle to it.
244 */
245int
246i915_gem_create_ioctl(struct drm_device *dev, void *data,
247 struct drm_file *file)
248{
249 struct drm_i915_gem_create *args = data;
250 return i915_gem_create(file, dev,
251 args->size, &args->handle);
252}
253
Chris Wilson05394f32010-11-08 19:18:58 +0000254static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700255{
Chris Wilson05394f32010-11-08 19:18:58 +0000256 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt280b7132009-03-12 16:56:27 -0700257
258 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson05394f32010-11-08 19:18:58 +0000259 obj->tiling_mode != I915_TILING_NONE;
Eric Anholt280b7132009-03-12 16:56:27 -0700260}
261
Eric Anholt673a3942008-07-30 12:06:12 -0700262/**
Eric Anholteb014592009-03-10 11:44:52 -0700263 * This is the fast shmem pread path, which attempts to copy_from_user directly
264 * from the backing pages of the object to the user's address space. On a
265 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
266 */
267static int
Chris Wilson05394f32010-11-08 19:18:58 +0000268i915_gem_shmem_pread_fast(struct drm_device *dev,
269 struct drm_i915_gem_object *obj,
Eric Anholteb014592009-03-10 11:44:52 -0700270 struct drm_i915_gem_pread *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000271 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700272{
Chris Wilson05394f32010-11-08 19:18:58 +0000273 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholteb014592009-03-10 11:44:52 -0700274 ssize_t remain;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100275 loff_t offset;
Eric Anholteb014592009-03-10 11:44:52 -0700276 char __user *user_data;
277 int page_offset, page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700278
279 user_data = (char __user *) (uintptr_t) args->data_ptr;
280 remain = args->size;
281
Eric Anholteb014592009-03-10 11:44:52 -0700282 offset = args->offset;
283
284 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100285 struct page *page;
286 char *vaddr;
287 int ret;
288
Eric Anholteb014592009-03-10 11:44:52 -0700289 /* Operation in this page
290 *
Eric Anholteb014592009-03-10 11:44:52 -0700291 * page_offset = offset within page
292 * page_length = bytes to copy for this page
293 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100294 page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700295 page_length = remain;
296 if ((page_offset + remain) > PAGE_SIZE)
297 page_length = PAGE_SIZE - page_offset;
298
Hugh Dickins5949eac2011-06-27 16:18:18 -0700299 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100300 if (IS_ERR(page))
301 return PTR_ERR(page);
302
303 vaddr = kmap_atomic(page);
304 ret = __copy_to_user_inatomic(user_data,
305 vaddr + page_offset,
306 page_length);
307 kunmap_atomic(vaddr);
308
309 mark_page_accessed(page);
310 page_cache_release(page);
311 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100312 return -EFAULT;
Eric Anholteb014592009-03-10 11:44:52 -0700313
314 remain -= page_length;
315 user_data += page_length;
316 offset += page_length;
317 }
318
Chris Wilson4f27b752010-10-14 15:26:45 +0100319 return 0;
Eric Anholteb014592009-03-10 11:44:52 -0700320}
321
Daniel Vetter8c599672011-12-14 13:57:31 +0100322static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100323__copy_to_user_swizzled(char __user *cpu_vaddr,
324 const char *gpu_vaddr, int gpu_offset,
325 int length)
326{
327 int ret, cpu_offset = 0;
328
329 while (length > 0) {
330 int cacheline_end = ALIGN(gpu_offset + 1, 64);
331 int this_length = min(cacheline_end - gpu_offset, length);
332 int swizzled_gpu_offset = gpu_offset ^ 64;
333
334 ret = __copy_to_user(cpu_vaddr + cpu_offset,
335 gpu_vaddr + swizzled_gpu_offset,
336 this_length);
337 if (ret)
338 return ret + length;
339
340 cpu_offset += this_length;
341 gpu_offset += this_length;
342 length -= this_length;
343 }
344
345 return 0;
346}
347
348static inline int
Daniel Vetter8c599672011-12-14 13:57:31 +0100349__copy_from_user_swizzled(char __user *gpu_vaddr, int gpu_offset,
350 const char *cpu_vaddr,
351 int length)
352{
353 int ret, cpu_offset = 0;
354
355 while (length > 0) {
356 int cacheline_end = ALIGN(gpu_offset + 1, 64);
357 int this_length = min(cacheline_end - gpu_offset, length);
358 int swizzled_gpu_offset = gpu_offset ^ 64;
359
360 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
361 cpu_vaddr + cpu_offset,
362 this_length);
363 if (ret)
364 return ret + length;
365
366 cpu_offset += this_length;
367 gpu_offset += this_length;
368 length -= this_length;
369 }
370
371 return 0;
372}
373
Eric Anholteb014592009-03-10 11:44:52 -0700374/**
375 * This is the fallback shmem pread path, which allocates temporary storage
376 * in kernel space to copy_to_user into outside of the struct_mutex, so we
377 * can copy out of the object's backing pages while holding the struct mutex
378 * and not take page faults.
379 */
380static int
Chris Wilson05394f32010-11-08 19:18:58 +0000381i915_gem_shmem_pread_slow(struct drm_device *dev,
382 struct drm_i915_gem_object *obj,
Eric Anholteb014592009-03-10 11:44:52 -0700383 struct drm_i915_gem_pread *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000384 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700385{
Chris Wilson05394f32010-11-08 19:18:58 +0000386 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Daniel Vetter8461d222011-12-14 13:57:32 +0100387 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700388 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100389 loff_t offset;
390 int shmem_page_offset, page_length, ret;
391 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Eric Anholteb014592009-03-10 11:44:52 -0700392
Daniel Vetter8461d222011-12-14 13:57:32 +0100393 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholteb014592009-03-10 11:44:52 -0700394 remain = args->size;
395
Daniel Vetter8461d222011-12-14 13:57:32 +0100396 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700397
Eric Anholteb014592009-03-10 11:44:52 -0700398 offset = args->offset;
399
Daniel Vetter8461d222011-12-14 13:57:32 +0100400 mutex_unlock(&dev->struct_mutex);
401
Eric Anholteb014592009-03-10 11:44:52 -0700402 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100403 struct page *page;
Daniel Vetter8461d222011-12-14 13:57:32 +0100404 char *vaddr;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100405
Eric Anholteb014592009-03-10 11:44:52 -0700406 /* Operation in this page
407 *
Eric Anholteb014592009-03-10 11:44:52 -0700408 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700409 * page_length = bytes to copy for this page
410 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100411 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700412 page_length = remain;
413 if ((shmem_page_offset + page_length) > PAGE_SIZE)
414 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700415
Hugh Dickins5949eac2011-06-27 16:18:18 -0700416 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
Jesper Juhlb65552f2011-06-12 20:53:44 +0000417 if (IS_ERR(page)) {
418 ret = PTR_ERR(page);
419 goto out;
420 }
Chris Wilsone5281cc2010-10-28 13:45:36 +0100421
Daniel Vetter8461d222011-12-14 13:57:32 +0100422 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
423 (page_to_phys(page) & (1 << 17)) != 0;
424
425 vaddr = kmap(page);
426 if (page_do_bit17_swizzling)
427 ret = __copy_to_user_swizzled(user_data,
428 vaddr, shmem_page_offset,
429 page_length);
430 else
431 ret = __copy_to_user(user_data,
432 vaddr + shmem_page_offset,
433 page_length);
434 kunmap(page);
Eric Anholteb014592009-03-10 11:44:52 -0700435
Chris Wilsone5281cc2010-10-28 13:45:36 +0100436 mark_page_accessed(page);
437 page_cache_release(page);
438
Daniel Vetter8461d222011-12-14 13:57:32 +0100439 if (ret) {
440 ret = -EFAULT;
441 goto out;
442 }
443
Eric Anholteb014592009-03-10 11:44:52 -0700444 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100445 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700446 offset += page_length;
447 }
448
Chris Wilson4f27b752010-10-14 15:26:45 +0100449out:
Daniel Vetter8461d222011-12-14 13:57:32 +0100450 mutex_lock(&dev->struct_mutex);
451 /* Fixup: Kill any reinstated backing storage pages */
452 if (obj->madv == __I915_MADV_PURGED)
453 i915_gem_object_truncate(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700454
455 return ret;
456}
457
Eric Anholt673a3942008-07-30 12:06:12 -0700458/**
459 * Reads data from the object referenced by handle.
460 *
461 * On error, the contents of *data are undefined.
462 */
463int
464i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000465 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700466{
467 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000468 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100469 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700470
Chris Wilson51311d02010-11-17 09:10:42 +0000471 if (args->size == 0)
472 return 0;
473
474 if (!access_ok(VERIFY_WRITE,
475 (char __user *)(uintptr_t)args->data_ptr,
476 args->size))
477 return -EFAULT;
478
479 ret = fault_in_pages_writeable((char __user *)(uintptr_t)args->data_ptr,
480 args->size);
481 if (ret)
482 return -EFAULT;
483
Chris Wilson4f27b752010-10-14 15:26:45 +0100484 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100485 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100486 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700487
Chris Wilson05394f32010-11-08 19:18:58 +0000488 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000489 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100490 ret = -ENOENT;
491 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100492 }
Eric Anholt673a3942008-07-30 12:06:12 -0700493
Chris Wilson7dcd2492010-09-26 20:21:44 +0100494 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000495 if (args->offset > obj->base.size ||
496 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100497 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100498 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100499 }
500
Chris Wilsondb53a302011-02-03 11:57:46 +0000501 trace_i915_gem_object_pread(obj, args->offset, args->size);
502
Chris Wilson4f27b752010-10-14 15:26:45 +0100503 ret = i915_gem_object_set_cpu_read_domain_range(obj,
504 args->offset,
505 args->size);
506 if (ret)
Chris Wilsone5281cc2010-10-28 13:45:36 +0100507 goto out;
Chris Wilson4f27b752010-10-14 15:26:45 +0100508
509 ret = -EFAULT;
510 if (!i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson05394f32010-11-08 19:18:58 +0000511 ret = i915_gem_shmem_pread_fast(dev, obj, args, file);
Chris Wilson4f27b752010-10-14 15:26:45 +0100512 if (ret == -EFAULT)
Chris Wilson05394f32010-11-08 19:18:58 +0000513 ret = i915_gem_shmem_pread_slow(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700514
Chris Wilson35b62a82010-09-26 20:23:38 +0100515out:
Chris Wilson05394f32010-11-08 19:18:58 +0000516 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100517unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100518 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700519 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700520}
521
Keith Packard0839ccb2008-10-30 19:38:48 -0700522/* This is the fast write path which cannot handle
523 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700524 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700525
Keith Packard0839ccb2008-10-30 19:38:48 -0700526static inline int
527fast_user_write(struct io_mapping *mapping,
528 loff_t page_base, int page_offset,
529 char __user *user_data,
530 int length)
531{
532 char *vaddr_atomic;
533 unsigned long unwritten;
534
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700535 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Keith Packard0839ccb2008-10-30 19:38:48 -0700536 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
537 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700538 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100539 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700540}
541
542/* Here's the write path which can sleep for
543 * page faults
544 */
545
Chris Wilsonab34c222010-05-27 14:15:35 +0100546static inline void
Eric Anholt3de09aa2009-03-09 09:42:23 -0700547slow_kernel_write(struct io_mapping *mapping,
548 loff_t gtt_base, int gtt_offset,
549 struct page *user_page, int user_offset,
550 int length)
Keith Packard0839ccb2008-10-30 19:38:48 -0700551{
Chris Wilsonab34c222010-05-27 14:15:35 +0100552 char __iomem *dst_vaddr;
553 char *src_vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700554
Chris Wilsonab34c222010-05-27 14:15:35 +0100555 dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
556 src_vaddr = kmap(user_page);
557
558 memcpy_toio(dst_vaddr + gtt_offset,
559 src_vaddr + user_offset,
560 length);
561
562 kunmap(user_page);
563 io_mapping_unmap(dst_vaddr);
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700564}
565
Eric Anholt3de09aa2009-03-09 09:42:23 -0700566/**
567 * This is the fast pwrite path, where we copy the data directly from the
568 * user into the GTT, uncached.
569 */
Eric Anholt673a3942008-07-30 12:06:12 -0700570static int
Chris Wilson05394f32010-11-08 19:18:58 +0000571i915_gem_gtt_pwrite_fast(struct drm_device *dev,
572 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700573 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000574 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700575{
Keith Packard0839ccb2008-10-30 19:38:48 -0700576 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700577 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700578 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700579 char __user *user_data;
Keith Packard0839ccb2008-10-30 19:38:48 -0700580 int page_offset, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700581
582 user_data = (char __user *) (uintptr_t) args->data_ptr;
583 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700584
Chris Wilson05394f32010-11-08 19:18:58 +0000585 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700586
587 while (remain > 0) {
588 /* Operation in this page
589 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700590 * page_base = page offset within aperture
591 * page_offset = offset within page
592 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700593 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100594 page_base = offset & PAGE_MASK;
595 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700596 page_length = remain;
597 if ((page_offset + remain) > PAGE_SIZE)
598 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700599
Keith Packard0839ccb2008-10-30 19:38:48 -0700600 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700601 * source page isn't available. Return the error and we'll
602 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700603 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100604 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
605 page_offset, user_data, page_length))
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100606 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700607
Keith Packard0839ccb2008-10-30 19:38:48 -0700608 remain -= page_length;
609 user_data += page_length;
610 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700611 }
Eric Anholt673a3942008-07-30 12:06:12 -0700612
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100613 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700614}
615
Eric Anholt3de09aa2009-03-09 09:42:23 -0700616/**
617 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
618 * the memory and maps it using kmap_atomic for copying.
619 *
620 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
621 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
622 */
Eric Anholt3043c602008-10-02 12:24:47 -0700623static int
Chris Wilson05394f32010-11-08 19:18:58 +0000624i915_gem_gtt_pwrite_slow(struct drm_device *dev,
625 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700626 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000627 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700628{
Eric Anholt3de09aa2009-03-09 09:42:23 -0700629 drm_i915_private_t *dev_priv = dev->dev_private;
630 ssize_t remain;
631 loff_t gtt_page_base, offset;
632 loff_t first_data_page, last_data_page, num_pages;
633 loff_t pinned_pages, i;
634 struct page **user_pages;
635 struct mm_struct *mm = current->mm;
636 int gtt_page_offset, data_page_offset, data_page_index, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700637 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700638 uint64_t data_ptr = args->data_ptr;
639
640 remain = args->size;
641
642 /* Pin the user pages containing the data. We can't fault while
643 * holding the struct mutex, and all of the pwrite implementations
644 * want to hold it while dereferencing the user data.
645 */
646 first_data_page = data_ptr / PAGE_SIZE;
647 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
648 num_pages = last_data_page - first_data_page + 1;
649
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100650 user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
Eric Anholt3de09aa2009-03-09 09:42:23 -0700651 if (user_pages == NULL)
652 return -ENOMEM;
653
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100654 mutex_unlock(&dev->struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700655 down_read(&mm->mmap_sem);
656 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
657 num_pages, 0, 0, user_pages, NULL);
658 up_read(&mm->mmap_sem);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100659 mutex_lock(&dev->struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700660 if (pinned_pages < num_pages) {
661 ret = -EFAULT;
662 goto out_unpin_pages;
663 }
664
Chris Wilsond9e86c02010-11-10 16:40:20 +0000665 ret = i915_gem_object_set_to_gtt_domain(obj, true);
666 if (ret)
667 goto out_unpin_pages;
668
669 ret = i915_gem_object_put_fence(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700670 if (ret)
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100671 goto out_unpin_pages;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700672
Chris Wilson05394f32010-11-08 19:18:58 +0000673 offset = obj->gtt_offset + args->offset;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700674
675 while (remain > 0) {
676 /* Operation in this page
677 *
678 * gtt_page_base = page offset within aperture
679 * gtt_page_offset = offset within page in aperture
680 * data_page_index = page number in get_user_pages return
681 * data_page_offset = offset with data_page_index page.
682 * page_length = bytes to copy for this page
683 */
684 gtt_page_base = offset & PAGE_MASK;
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100685 gtt_page_offset = offset_in_page(offset);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700686 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100687 data_page_offset = offset_in_page(data_ptr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700688
689 page_length = remain;
690 if ((gtt_page_offset + page_length) > PAGE_SIZE)
691 page_length = PAGE_SIZE - gtt_page_offset;
692 if ((data_page_offset + page_length) > PAGE_SIZE)
693 page_length = PAGE_SIZE - data_page_offset;
694
Chris Wilsonab34c222010-05-27 14:15:35 +0100695 slow_kernel_write(dev_priv->mm.gtt_mapping,
696 gtt_page_base, gtt_page_offset,
697 user_pages[data_page_index],
698 data_page_offset,
699 page_length);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700700
701 remain -= page_length;
702 offset += page_length;
703 data_ptr += page_length;
704 }
705
Eric Anholt3de09aa2009-03-09 09:42:23 -0700706out_unpin_pages:
707 for (i = 0; i < pinned_pages; i++)
708 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700709 drm_free_large(user_pages);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700710
711 return ret;
712}
713
Eric Anholt40123c12009-03-09 13:42:30 -0700714/**
715 * This is the fast shmem pwrite path, which attempts to directly
716 * copy_from_user into the kmapped pages backing the object.
717 */
Eric Anholt673a3942008-07-30 12:06:12 -0700718static int
Chris Wilson05394f32010-11-08 19:18:58 +0000719i915_gem_shmem_pwrite_fast(struct drm_device *dev,
720 struct drm_i915_gem_object *obj,
Eric Anholt40123c12009-03-09 13:42:30 -0700721 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000722 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700723{
Chris Wilson05394f32010-11-08 19:18:58 +0000724 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholt40123c12009-03-09 13:42:30 -0700725 ssize_t remain;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100726 loff_t offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700727 char __user *user_data;
728 int page_offset, page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700729
730 user_data = (char __user *) (uintptr_t) args->data_ptr;
731 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700732
Eric Anholt673a3942008-07-30 12:06:12 -0700733 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000734 obj->dirty = 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700735
Eric Anholt40123c12009-03-09 13:42:30 -0700736 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100737 struct page *page;
738 char *vaddr;
739 int ret;
740
Eric Anholt40123c12009-03-09 13:42:30 -0700741 /* Operation in this page
742 *
Eric Anholt40123c12009-03-09 13:42:30 -0700743 * page_offset = offset within page
744 * page_length = bytes to copy for this page
745 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100746 page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700747 page_length = remain;
748 if ((page_offset + remain) > PAGE_SIZE)
749 page_length = PAGE_SIZE - page_offset;
750
Hugh Dickins5949eac2011-06-27 16:18:18 -0700751 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100752 if (IS_ERR(page))
753 return PTR_ERR(page);
754
Daniel Vetter130c2562011-09-17 20:55:46 +0200755 vaddr = kmap_atomic(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100756 ret = __copy_from_user_inatomic(vaddr + page_offset,
757 user_data,
758 page_length);
Daniel Vetter130c2562011-09-17 20:55:46 +0200759 kunmap_atomic(vaddr);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100760
761 set_page_dirty(page);
762 mark_page_accessed(page);
763 page_cache_release(page);
764
765 /* If we get a fault while copying data, then (presumably) our
766 * source page isn't available. Return the error and we'll
767 * retry in the slow path.
768 */
769 if (ret)
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100770 return -EFAULT;
Eric Anholt40123c12009-03-09 13:42:30 -0700771
772 remain -= page_length;
773 user_data += page_length;
774 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700775 }
776
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100777 return 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700778}
779
780/**
781 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
782 * the memory and maps it using kmap_atomic for copying.
783 *
784 * This avoids taking mmap_sem for faulting on the user's address while the
785 * struct_mutex is held.
786 */
787static int
Chris Wilson05394f32010-11-08 19:18:58 +0000788i915_gem_shmem_pwrite_slow(struct drm_device *dev,
789 struct drm_i915_gem_object *obj,
Eric Anholt40123c12009-03-09 13:42:30 -0700790 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000791 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700792{
Chris Wilson05394f32010-11-08 19:18:58 +0000793 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholt40123c12009-03-09 13:42:30 -0700794 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100795 loff_t offset;
796 char __user *user_data;
797 int shmem_page_offset, page_length, ret;
798 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Eric Anholt40123c12009-03-09 13:42:30 -0700799
Daniel Vetter8c599672011-12-14 13:57:31 +0100800 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholt40123c12009-03-09 13:42:30 -0700801 remain = args->size;
802
Daniel Vetter8c599672011-12-14 13:57:31 +0100803 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700804
Eric Anholt40123c12009-03-09 13:42:30 -0700805 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000806 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700807
Daniel Vetter8c599672011-12-14 13:57:31 +0100808 mutex_unlock(&dev->struct_mutex);
809
Eric Anholt40123c12009-03-09 13:42:30 -0700810 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100811 struct page *page;
Daniel Vetter8c599672011-12-14 13:57:31 +0100812 char *vaddr;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100813
Eric Anholt40123c12009-03-09 13:42:30 -0700814 /* Operation in this page
815 *
Eric Anholt40123c12009-03-09 13:42:30 -0700816 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700817 * page_length = bytes to copy for this page
818 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100819 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700820
821 page_length = remain;
822 if ((shmem_page_offset + page_length) > PAGE_SIZE)
823 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700824
Hugh Dickins5949eac2011-06-27 16:18:18 -0700825 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100826 if (IS_ERR(page)) {
827 ret = PTR_ERR(page);
828 goto out;
829 }
830
Daniel Vetter8c599672011-12-14 13:57:31 +0100831 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
832 (page_to_phys(page) & (1 << 17)) != 0;
833
834 vaddr = kmap(page);
835 if (page_do_bit17_swizzling)
836 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
837 user_data,
838 page_length);
839 else
840 ret = __copy_from_user(vaddr + shmem_page_offset,
841 user_data,
842 page_length);
843 kunmap(page);
Eric Anholt40123c12009-03-09 13:42:30 -0700844
Chris Wilsone5281cc2010-10-28 13:45:36 +0100845 set_page_dirty(page);
846 mark_page_accessed(page);
847 page_cache_release(page);
848
Daniel Vetter8c599672011-12-14 13:57:31 +0100849 if (ret) {
850 ret = -EFAULT;
851 goto out;
852 }
853
Eric Anholt40123c12009-03-09 13:42:30 -0700854 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100855 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700856 offset += page_length;
857 }
858
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100859out:
Daniel Vetter8c599672011-12-14 13:57:31 +0100860 mutex_lock(&dev->struct_mutex);
861 /* Fixup: Kill any reinstated backing storage pages */
862 if (obj->madv == __I915_MADV_PURGED)
863 i915_gem_object_truncate(obj);
864 /* and flush dirty cachelines in case the object isn't in the cpu write
865 * domain anymore. */
866 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
867 i915_gem_clflush_object(obj);
868 intel_gtt_chipset_flush();
869 }
Eric Anholt40123c12009-03-09 13:42:30 -0700870
871 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700872}
873
874/**
875 * Writes data to the object referenced by handle.
876 *
877 * On error, the contents of the buffer that were to be modified are undefined.
878 */
879int
880i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100881 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700882{
883 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000884 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000885 int ret;
886
887 if (args->size == 0)
888 return 0;
889
890 if (!access_ok(VERIFY_READ,
891 (char __user *)(uintptr_t)args->data_ptr,
892 args->size))
893 return -EFAULT;
894
895 ret = fault_in_pages_readable((char __user *)(uintptr_t)args->data_ptr,
896 args->size);
897 if (ret)
898 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700899
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100900 ret = i915_mutex_lock_interruptible(dev);
901 if (ret)
902 return ret;
903
Chris Wilson05394f32010-11-08 19:18:58 +0000904 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000905 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100906 ret = -ENOENT;
907 goto unlock;
908 }
Eric Anholt673a3942008-07-30 12:06:12 -0700909
Chris Wilson7dcd2492010-09-26 20:21:44 +0100910 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000911 if (args->offset > obj->base.size ||
912 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100913 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100914 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100915 }
916
Chris Wilsondb53a302011-02-03 11:57:46 +0000917 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
918
Eric Anholt673a3942008-07-30 12:06:12 -0700919 /* We can only do the GTT pwrite on untiled buffers, as otherwise
920 * it would end up going through the fenced access, and we'll get
921 * different detiling behavior between reading and writing.
922 * pread/pwrite currently are reading and writing from the CPU
923 * perspective, requiring manual detiling by the client.
924 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100925 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100926 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100927 goto out;
928 }
929
930 if (obj->gtt_space &&
931 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Daniel Vetter75e9e912010-11-04 17:11:09 +0100932 ret = i915_gem_object_pin(obj, 0, true);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100933 if (ret)
934 goto out;
935
Chris Wilsond9e86c02010-11-10 16:40:20 +0000936 ret = i915_gem_object_set_to_gtt_domain(obj, true);
937 if (ret)
938 goto out_unpin;
939
940 ret = i915_gem_object_put_fence(obj);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100941 if (ret)
942 goto out_unpin;
943
944 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
945 if (ret == -EFAULT)
946 ret = i915_gem_gtt_pwrite_slow(dev, obj, args, file);
947
948out_unpin:
949 i915_gem_object_unpin(obj);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100950
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100951 if (ret != -EFAULT)
952 goto out;
953 /* Fall through to the shmfs paths because the gtt paths might
954 * fail with non-page-backed user pointers (e.g. gtt mappings
955 * when moving data between textures). */
Eric Anholt40123c12009-03-09 13:42:30 -0700956 }
Eric Anholt673a3942008-07-30 12:06:12 -0700957
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100958 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
959 if (ret)
960 goto out;
961
962 ret = -EFAULT;
963 if (!i915_gem_object_needs_bit17_swizzle(obj))
964 ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file);
965 if (ret == -EFAULT)
966 ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file);
967
Chris Wilson35b62a82010-09-26 20:23:38 +0100968out:
Chris Wilson05394f32010-11-08 19:18:58 +0000969 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100970unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100971 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700972 return ret;
973}
974
975/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800976 * Called when user space prepares to use an object with the CPU, either
977 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -0700978 */
979int
980i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000981 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700982{
983 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000984 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800985 uint32_t read_domains = args->read_domains;
986 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -0700987 int ret;
988
989 if (!(dev->driver->driver_features & DRIVER_GEM))
990 return -ENODEV;
991
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800992 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +0100993 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800994 return -EINVAL;
995
Chris Wilson21d509e2009-06-06 09:46:02 +0100996 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800997 return -EINVAL;
998
999 /* Having something in the write domain implies it's in the read
1000 * domain, and only that read domain. Enforce that in the request.
1001 */
1002 if (write_domain != 0 && read_domains != write_domain)
1003 return -EINVAL;
1004
Chris Wilson76c1dec2010-09-25 11:22:51 +01001005 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001006 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001007 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001008
Chris Wilson05394f32010-11-08 19:18:58 +00001009 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001010 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001011 ret = -ENOENT;
1012 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001013 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001014
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001015 if (read_domains & I915_GEM_DOMAIN_GTT) {
1016 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001017
1018 /* Silently promote "you're not bound, there was nothing to do"
1019 * to success, since the client was just asking us to
1020 * make sure everything was done.
1021 */
1022 if (ret == -EINVAL)
1023 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001024 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001025 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001026 }
1027
Chris Wilson05394f32010-11-08 19:18:58 +00001028 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001029unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001030 mutex_unlock(&dev->struct_mutex);
1031 return ret;
1032}
1033
1034/**
1035 * Called when user space has done writes to this buffer
1036 */
1037int
1038i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001039 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001040{
1041 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001042 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001043 int ret = 0;
1044
1045 if (!(dev->driver->driver_features & DRIVER_GEM))
1046 return -ENODEV;
1047
Chris Wilson76c1dec2010-09-25 11:22:51 +01001048 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001049 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001050 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001051
Chris Wilson05394f32010-11-08 19:18:58 +00001052 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001053 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001054 ret = -ENOENT;
1055 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001056 }
1057
Eric Anholt673a3942008-07-30 12:06:12 -07001058 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001059 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001060 i915_gem_object_flush_cpu_write_domain(obj);
1061
Chris Wilson05394f32010-11-08 19:18:58 +00001062 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001063unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001064 mutex_unlock(&dev->struct_mutex);
1065 return ret;
1066}
1067
1068/**
1069 * Maps the contents of an object, returning the address it is mapped
1070 * into.
1071 *
1072 * While the mapping holds a reference on the contents of the object, it doesn't
1073 * imply a ref on the object itself.
1074 */
1075int
1076i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001077 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001078{
1079 struct drm_i915_gem_mmap *args = data;
1080 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001081 unsigned long addr;
1082
1083 if (!(dev->driver->driver_features & DRIVER_GEM))
1084 return -ENODEV;
1085
Chris Wilson05394f32010-11-08 19:18:58 +00001086 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001087 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001088 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001089
Eric Anholt673a3942008-07-30 12:06:12 -07001090 down_write(&current->mm->mmap_sem);
1091 addr = do_mmap(obj->filp, 0, args->size,
1092 PROT_READ | PROT_WRITE, MAP_SHARED,
1093 args->offset);
1094 up_write(&current->mm->mmap_sem);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001095 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001096 if (IS_ERR((void *)addr))
1097 return addr;
1098
1099 args->addr_ptr = (uint64_t) addr;
1100
1101 return 0;
1102}
1103
Jesse Barnesde151cf2008-11-12 10:03:55 -08001104/**
1105 * i915_gem_fault - fault a page into the GTT
1106 * vma: VMA in question
1107 * vmf: fault info
1108 *
1109 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1110 * from userspace. The fault handler takes care of binding the object to
1111 * the GTT (if needed), allocating and programming a fence register (again,
1112 * only if needed based on whether the old reg is still valid or the object
1113 * is tiled) and inserting a new PTE into the faulting process.
1114 *
1115 * Note that the faulting process may involve evicting existing objects
1116 * from the GTT and/or fence registers to make room. So performance may
1117 * suffer if the GTT working set is large or there are few fence registers
1118 * left.
1119 */
1120int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1121{
Chris Wilson05394f32010-11-08 19:18:58 +00001122 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1123 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001124 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001125 pgoff_t page_offset;
1126 unsigned long pfn;
1127 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001128 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001129
1130 /* We don't use vmf->pgoff since that has the fake offset */
1131 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1132 PAGE_SHIFT;
1133
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001134 ret = i915_mutex_lock_interruptible(dev);
1135 if (ret)
1136 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001137
Chris Wilsondb53a302011-02-03 11:57:46 +00001138 trace_i915_gem_object_fault(obj, page_offset, true, write);
1139
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001140 /* Now bind it into the GTT if needed */
Chris Wilson919926a2010-11-12 13:42:53 +00001141 if (!obj->map_and_fenceable) {
1142 ret = i915_gem_object_unbind(obj);
1143 if (ret)
1144 goto unlock;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001145 }
Chris Wilson05394f32010-11-08 19:18:58 +00001146 if (!obj->gtt_space) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01001147 ret = i915_gem_object_bind_to_gtt(obj, 0, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001148 if (ret)
1149 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001150
Eric Anholte92d03b2011-06-14 16:43:09 -07001151 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1152 if (ret)
1153 goto unlock;
1154 }
Chris Wilson4a684a42010-10-28 14:44:08 +01001155
Chris Wilsond9e86c02010-11-10 16:40:20 +00001156 if (obj->tiling_mode == I915_TILING_NONE)
1157 ret = i915_gem_object_put_fence(obj);
1158 else
Chris Wilsonce453d82011-02-21 14:43:56 +00001159 ret = i915_gem_object_get_fence(obj, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001160 if (ret)
1161 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001162
Chris Wilson05394f32010-11-08 19:18:58 +00001163 if (i915_gem_object_is_inactive(obj))
1164 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001165
Chris Wilson6299f992010-11-24 12:23:44 +00001166 obj->fault_mappable = true;
1167
Chris Wilson05394f32010-11-08 19:18:58 +00001168 pfn = ((dev->agp->base + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001169 page_offset;
1170
1171 /* Finally, remap it using the new GTT offset */
1172 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001173unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001174 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001175out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001176 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001177 case -EIO:
Chris Wilson045e7692010-11-07 09:18:22 +00001178 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001179 /* Give the error handler a chance to run and move the
1180 * objects off the GPU active list. Next time we service the
1181 * fault, we should be able to transition the page into the
1182 * GTT without touching the GPU (and so avoid further
1183 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1184 * with coherency, just lost writes.
1185 */
Chris Wilson045e7692010-11-07 09:18:22 +00001186 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001187 case 0:
1188 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001189 case -EINTR:
Chris Wilsonc7150892009-09-23 00:43:56 +01001190 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001191 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001192 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001193 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001194 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001195 }
1196}
1197
1198/**
Chris Wilson901782b2009-07-10 08:18:50 +01001199 * i915_gem_release_mmap - remove physical page mappings
1200 * @obj: obj in question
1201 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001202 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001203 * relinquish ownership of the pages back to the system.
1204 *
1205 * It is vital that we remove the page mapping if we have mapped a tiled
1206 * object through the GTT and then lose the fence register due to
1207 * resource pressure. Similarly if the object has been moved out of the
1208 * aperture, than pages mapped into userspace must be revoked. Removing the
1209 * mapping will then trigger a page fault on the next user access, allowing
1210 * fixup by i915_gem_fault().
1211 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001212void
Chris Wilson05394f32010-11-08 19:18:58 +00001213i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001214{
Chris Wilson6299f992010-11-24 12:23:44 +00001215 if (!obj->fault_mappable)
1216 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001217
Chris Wilsonf6e47882011-03-20 21:09:12 +00001218 if (obj->base.dev->dev_mapping)
1219 unmap_mapping_range(obj->base.dev->dev_mapping,
1220 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1221 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001222
Chris Wilson6299f992010-11-24 12:23:44 +00001223 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001224}
1225
Chris Wilson92b88ae2010-11-09 11:47:32 +00001226static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001227i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001228{
Chris Wilsone28f8712011-07-18 13:11:49 -07001229 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001230
1231 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001232 tiling_mode == I915_TILING_NONE)
1233 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001234
1235 /* Previous chips need a power-of-two fence region when tiling */
1236 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001237 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001238 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001239 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001240
Chris Wilsone28f8712011-07-18 13:11:49 -07001241 while (gtt_size < size)
1242 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001243
Chris Wilsone28f8712011-07-18 13:11:49 -07001244 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001245}
1246
Jesse Barnesde151cf2008-11-12 10:03:55 -08001247/**
1248 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1249 * @obj: object to check
1250 *
1251 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001252 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001253 */
1254static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001255i915_gem_get_gtt_alignment(struct drm_device *dev,
1256 uint32_t size,
1257 int tiling_mode)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001258{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001259 /*
1260 * Minimum alignment is 4k (GTT page size), but might be greater
1261 * if a fence register is needed for the object.
1262 */
Chris Wilsona00b10c2010-09-24 21:15:47 +01001263 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001264 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001265 return 4096;
1266
1267 /*
1268 * Previous chips need to be aligned to the size of the smallest
1269 * fence register that can contain the object.
1270 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001271 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001272}
1273
Daniel Vetter5e783302010-11-14 22:32:36 +01001274/**
1275 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1276 * unfenced object
Chris Wilsone28f8712011-07-18 13:11:49 -07001277 * @dev: the device
1278 * @size: size of the object
1279 * @tiling_mode: tiling mode of the object
Daniel Vetter5e783302010-11-14 22:32:36 +01001280 *
1281 * Return the required GTT alignment for an object, only taking into account
1282 * unfenced tiled surface requirements.
1283 */
Chris Wilson467cffb2011-03-07 10:42:03 +00001284uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001285i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1286 uint32_t size,
1287 int tiling_mode)
Daniel Vetter5e783302010-11-14 22:32:36 +01001288{
Daniel Vetter5e783302010-11-14 22:32:36 +01001289 /*
1290 * Minimum alignment is 4k (GTT page size) for sane hw.
1291 */
1292 if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001293 tiling_mode == I915_TILING_NONE)
Daniel Vetter5e783302010-11-14 22:32:36 +01001294 return 4096;
1295
Chris Wilsone28f8712011-07-18 13:11:49 -07001296 /* Previous hardware however needs to be aligned to a power-of-two
1297 * tile height. The simplest method for determining this is to reuse
1298 * the power-of-tile object size.
Daniel Vetter5e783302010-11-14 22:32:36 +01001299 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001300 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Daniel Vetter5e783302010-11-14 22:32:36 +01001301}
1302
Jesse Barnesde151cf2008-11-12 10:03:55 -08001303int
Dave Airlieff72145b2011-02-07 12:16:14 +10001304i915_gem_mmap_gtt(struct drm_file *file,
1305 struct drm_device *dev,
1306 uint32_t handle,
1307 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001308{
Chris Wilsonda761a62010-10-27 17:37:08 +01001309 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001310 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001311 int ret;
1312
1313 if (!(dev->driver->driver_features & DRIVER_GEM))
1314 return -ENODEV;
1315
Chris Wilson76c1dec2010-09-25 11:22:51 +01001316 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001317 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001318 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001319
Dave Airlieff72145b2011-02-07 12:16:14 +10001320 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001321 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001322 ret = -ENOENT;
1323 goto unlock;
1324 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001325
Chris Wilson05394f32010-11-08 19:18:58 +00001326 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001327 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001328 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001329 }
1330
Chris Wilson05394f32010-11-08 19:18:58 +00001331 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001332 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001333 ret = -EINVAL;
1334 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001335 }
1336
Chris Wilson05394f32010-11-08 19:18:58 +00001337 if (!obj->base.map_list.map) {
Rob Clarkb464e9a2011-08-10 08:09:08 -05001338 ret = drm_gem_create_mmap_offset(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001339 if (ret)
1340 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001341 }
1342
Dave Airlieff72145b2011-02-07 12:16:14 +10001343 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001344
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001345out:
Chris Wilson05394f32010-11-08 19:18:58 +00001346 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001347unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001348 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001349 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001350}
1351
Dave Airlieff72145b2011-02-07 12:16:14 +10001352/**
1353 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1354 * @dev: DRM device
1355 * @data: GTT mapping ioctl data
1356 * @file: GEM object info
1357 *
1358 * Simply returns the fake offset to userspace so it can mmap it.
1359 * The mmap call will end up in drm_gem_mmap(), which will set things
1360 * up so we can get faults in the handler above.
1361 *
1362 * The fault handler will take care of binding the object into the GTT
1363 * (since it may have been evicted to make room for something), allocating
1364 * a fence register, and mapping the appropriate aperture address into
1365 * userspace.
1366 */
1367int
1368i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1369 struct drm_file *file)
1370{
1371 struct drm_i915_gem_mmap_gtt *args = data;
1372
1373 if (!(dev->driver->driver_features & DRIVER_GEM))
1374 return -ENODEV;
1375
1376 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1377}
1378
1379
Chris Wilsone5281cc2010-10-28 13:45:36 +01001380static int
Chris Wilson05394f32010-11-08 19:18:58 +00001381i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001382 gfp_t gfpmask)
1383{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001384 int page_count, i;
1385 struct address_space *mapping;
1386 struct inode *inode;
1387 struct page *page;
1388
1389 /* Get the list of pages out of our struct file. They'll be pinned
1390 * at this point until we release them.
1391 */
Chris Wilson05394f32010-11-08 19:18:58 +00001392 page_count = obj->base.size / PAGE_SIZE;
1393 BUG_ON(obj->pages != NULL);
1394 obj->pages = drm_malloc_ab(page_count, sizeof(struct page *));
1395 if (obj->pages == NULL)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001396 return -ENOMEM;
1397
Chris Wilson05394f32010-11-08 19:18:58 +00001398 inode = obj->base.filp->f_path.dentry->d_inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001399 mapping = inode->i_mapping;
Hugh Dickins5949eac2011-06-27 16:18:18 -07001400 gfpmask |= mapping_gfp_mask(mapping);
1401
Chris Wilsone5281cc2010-10-28 13:45:36 +01001402 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07001403 page = shmem_read_mapping_page_gfp(mapping, i, gfpmask);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001404 if (IS_ERR(page))
1405 goto err_pages;
1406
Chris Wilson05394f32010-11-08 19:18:58 +00001407 obj->pages[i] = page;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001408 }
1409
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001410 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilsone5281cc2010-10-28 13:45:36 +01001411 i915_gem_object_do_bit_17_swizzle(obj);
1412
1413 return 0;
1414
1415err_pages:
1416 while (i--)
Chris Wilson05394f32010-11-08 19:18:58 +00001417 page_cache_release(obj->pages[i]);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001418
Chris Wilson05394f32010-11-08 19:18:58 +00001419 drm_free_large(obj->pages);
1420 obj->pages = NULL;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001421 return PTR_ERR(page);
1422}
1423
Chris Wilson5cdf5882010-09-27 15:51:07 +01001424static void
Chris Wilson05394f32010-11-08 19:18:58 +00001425i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001426{
Chris Wilson05394f32010-11-08 19:18:58 +00001427 int page_count = obj->base.size / PAGE_SIZE;
Eric Anholt673a3942008-07-30 12:06:12 -07001428 int i;
1429
Chris Wilson05394f32010-11-08 19:18:58 +00001430 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001431
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001432 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001433 i915_gem_object_save_bit_17_swizzle(obj);
1434
Chris Wilson05394f32010-11-08 19:18:58 +00001435 if (obj->madv == I915_MADV_DONTNEED)
1436 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001437
1438 for (i = 0; i < page_count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00001439 if (obj->dirty)
1440 set_page_dirty(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001441
Chris Wilson05394f32010-11-08 19:18:58 +00001442 if (obj->madv == I915_MADV_WILLNEED)
1443 mark_page_accessed(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001444
Chris Wilson05394f32010-11-08 19:18:58 +00001445 page_cache_release(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001446 }
Chris Wilson05394f32010-11-08 19:18:58 +00001447 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001448
Chris Wilson05394f32010-11-08 19:18:58 +00001449 drm_free_large(obj->pages);
1450 obj->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001451}
1452
Chris Wilson54cf91d2010-11-25 18:00:26 +00001453void
Chris Wilson05394f32010-11-08 19:18:58 +00001454i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001455 struct intel_ring_buffer *ring,
1456 u32 seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001457{
Chris Wilson05394f32010-11-08 19:18:58 +00001458 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001459 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter617dbe22010-02-11 22:16:02 +01001460
Zou Nan hai852835f2010-05-21 09:08:56 +08001461 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001462 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001463
1464 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001465 if (!obj->active) {
1466 drm_gem_object_reference(&obj->base);
1467 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001468 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001469
Eric Anholt673a3942008-07-30 12:06:12 -07001470 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001471 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1472 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001473
Chris Wilson05394f32010-11-08 19:18:58 +00001474 obj->last_rendering_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001475 if (obj->fenced_gpu_access) {
1476 struct drm_i915_fence_reg *reg;
1477
1478 BUG_ON(obj->fence_reg == I915_FENCE_REG_NONE);
1479
1480 obj->last_fenced_seqno = seqno;
1481 obj->last_fenced_ring = ring;
1482
1483 reg = &dev_priv->fence_regs[obj->fence_reg];
1484 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
1485 }
1486}
1487
1488static void
1489i915_gem_object_move_off_active(struct drm_i915_gem_object *obj)
1490{
1491 list_del_init(&obj->ring_list);
1492 obj->last_rendering_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001493}
1494
Eric Anholtce44b0e2008-11-06 16:00:31 -08001495static void
Chris Wilson05394f32010-11-08 19:18:58 +00001496i915_gem_object_move_to_flushing(struct drm_i915_gem_object *obj)
Eric Anholtce44b0e2008-11-06 16:00:31 -08001497{
Chris Wilson05394f32010-11-08 19:18:58 +00001498 struct drm_device *dev = obj->base.dev;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001499 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001500
Chris Wilson05394f32010-11-08 19:18:58 +00001501 BUG_ON(!obj->active);
1502 list_move_tail(&obj->mm_list, &dev_priv->mm.flushing_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001503
1504 i915_gem_object_move_off_active(obj);
1505}
1506
1507static void
1508i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1509{
1510 struct drm_device *dev = obj->base.dev;
1511 struct drm_i915_private *dev_priv = dev->dev_private;
1512
1513 if (obj->pin_count != 0)
1514 list_move_tail(&obj->mm_list, &dev_priv->mm.pinned_list);
1515 else
1516 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1517
1518 BUG_ON(!list_empty(&obj->gpu_write_list));
1519 BUG_ON(!obj->active);
1520 obj->ring = NULL;
1521
1522 i915_gem_object_move_off_active(obj);
1523 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001524
1525 obj->active = 0;
Chris Wilson87ca9c82010-12-02 09:42:56 +00001526 obj->pending_gpu_write = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001527 drm_gem_object_unreference(&obj->base);
1528
1529 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001530}
Eric Anholt673a3942008-07-30 12:06:12 -07001531
Chris Wilson963b4832009-09-20 23:03:54 +01001532/* Immediately discard the backing storage */
1533static void
Chris Wilson05394f32010-11-08 19:18:58 +00001534i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001535{
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001536 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001537
Chris Wilsonae9fed62010-08-07 11:01:30 +01001538 /* Our goal here is to return as much of the memory as
1539 * is possible back to the system as we are called from OOM.
1540 * To do this we must instruct the shmfs to drop all of its
Hugh Dickinse2377fe2011-06-27 16:18:19 -07001541 * backing pages, *now*.
Chris Wilsonae9fed62010-08-07 11:01:30 +01001542 */
Chris Wilson05394f32010-11-08 19:18:58 +00001543 inode = obj->base.filp->f_path.dentry->d_inode;
Hugh Dickinse2377fe2011-06-27 16:18:19 -07001544 shmem_truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001545
Chris Wilson05394f32010-11-08 19:18:58 +00001546 obj->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001547}
1548
1549static inline int
Chris Wilson05394f32010-11-08 19:18:58 +00001550i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001551{
Chris Wilson05394f32010-11-08 19:18:58 +00001552 return obj->madv == I915_MADV_DONTNEED;
Chris Wilson963b4832009-09-20 23:03:54 +01001553}
1554
Eric Anholt673a3942008-07-30 12:06:12 -07001555static void
Chris Wilsondb53a302011-02-03 11:57:46 +00001556i915_gem_process_flushing_list(struct intel_ring_buffer *ring,
1557 uint32_t flush_domains)
Daniel Vetter63560392010-02-19 11:51:59 +01001558{
Chris Wilson05394f32010-11-08 19:18:58 +00001559 struct drm_i915_gem_object *obj, *next;
Daniel Vetter63560392010-02-19 11:51:59 +01001560
Chris Wilson05394f32010-11-08 19:18:58 +00001561 list_for_each_entry_safe(obj, next,
Chris Wilson64193402010-10-24 12:38:05 +01001562 &ring->gpu_write_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001563 gpu_write_list) {
Chris Wilson05394f32010-11-08 19:18:58 +00001564 if (obj->base.write_domain & flush_domains) {
1565 uint32_t old_write_domain = obj->base.write_domain;
Daniel Vetter63560392010-02-19 11:51:59 +01001566
Chris Wilson05394f32010-11-08 19:18:58 +00001567 obj->base.write_domain = 0;
1568 list_del_init(&obj->gpu_write_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001569 i915_gem_object_move_to_active(obj, ring,
Chris Wilsondb53a302011-02-03 11:57:46 +00001570 i915_gem_next_request_seqno(ring));
Daniel Vetter63560392010-02-19 11:51:59 +01001571
Daniel Vetter63560392010-02-19 11:51:59 +01001572 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00001573 obj->base.read_domains,
Daniel Vetter63560392010-02-19 11:51:59 +01001574 old_write_domain);
1575 }
1576 }
1577}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001578
Chris Wilson3cce4692010-10-27 16:11:02 +01001579int
Chris Wilsondb53a302011-02-03 11:57:46 +00001580i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001581 struct drm_file *file,
Chris Wilsondb53a302011-02-03 11:57:46 +00001582 struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001583{
Chris Wilsondb53a302011-02-03 11:57:46 +00001584 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001585 uint32_t seqno;
1586 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001587 int ret;
1588
1589 BUG_ON(request == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07001590
Chris Wilson3cce4692010-10-27 16:11:02 +01001591 ret = ring->add_request(ring, &seqno);
1592 if (ret)
1593 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001594
Chris Wilsondb53a302011-02-03 11:57:46 +00001595 trace_i915_gem_request_add(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001596
1597 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001598 request->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001599 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001600 was_empty = list_empty(&ring->request_list);
1601 list_add_tail(&request->list, &ring->request_list);
1602
Chris Wilsondb53a302011-02-03 11:57:46 +00001603 if (file) {
1604 struct drm_i915_file_private *file_priv = file->driver_priv;
1605
Chris Wilson1c255952010-09-26 11:03:27 +01001606 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001607 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001608 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001609 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01001610 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00001611 }
Eric Anholt673a3942008-07-30 12:06:12 -07001612
Chris Wilsondb53a302011-02-03 11:57:46 +00001613 ring->outstanding_lazy_request = false;
1614
Ben Gamarif65d9422009-09-14 17:48:44 -04001615 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001616 if (i915_enable_hangcheck) {
1617 mod_timer(&dev_priv->hangcheck_timer,
1618 jiffies +
1619 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
1620 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001621 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001622 queue_delayed_work(dev_priv->wq,
1623 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001624 }
Chris Wilson3cce4692010-10-27 16:11:02 +01001625 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001626}
1627
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001628static inline void
1629i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001630{
Chris Wilson1c255952010-09-26 11:03:27 +01001631 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001632
Chris Wilson1c255952010-09-26 11:03:27 +01001633 if (!file_priv)
1634 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001635
Chris Wilson1c255952010-09-26 11:03:27 +01001636 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00001637 if (request->file_priv) {
1638 list_del(&request->client_list);
1639 request->file_priv = NULL;
1640 }
Chris Wilson1c255952010-09-26 11:03:27 +01001641 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001642}
1643
Chris Wilsondfaae392010-09-22 10:31:52 +01001644static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
1645 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01001646{
Chris Wilsondfaae392010-09-22 10:31:52 +01001647 while (!list_empty(&ring->request_list)) {
1648 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01001649
Chris Wilsondfaae392010-09-22 10:31:52 +01001650 request = list_first_entry(&ring->request_list,
1651 struct drm_i915_gem_request,
1652 list);
1653
1654 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001655 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01001656 kfree(request);
1657 }
1658
1659 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001660 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001661
Chris Wilson05394f32010-11-08 19:18:58 +00001662 obj = list_first_entry(&ring->active_list,
1663 struct drm_i915_gem_object,
1664 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001665
Chris Wilson05394f32010-11-08 19:18:58 +00001666 obj->base.write_domain = 0;
1667 list_del_init(&obj->gpu_write_list);
1668 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001669 }
Eric Anholt673a3942008-07-30 12:06:12 -07001670}
1671
Chris Wilson312817a2010-11-22 11:50:11 +00001672static void i915_gem_reset_fences(struct drm_device *dev)
1673{
1674 struct drm_i915_private *dev_priv = dev->dev_private;
1675 int i;
1676
Daniel Vetter4b9de732011-10-09 21:52:02 +02001677 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00001678 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00001679 struct drm_i915_gem_object *obj = reg->obj;
1680
1681 if (!obj)
1682 continue;
1683
1684 if (obj->tiling_mode)
1685 i915_gem_release_mmap(obj);
1686
Chris Wilsond9e86c02010-11-10 16:40:20 +00001687 reg->obj->fence_reg = I915_FENCE_REG_NONE;
1688 reg->obj->fenced_gpu_access = false;
1689 reg->obj->last_fenced_seqno = 0;
1690 reg->obj->last_fenced_ring = NULL;
1691 i915_gem_clear_fence_reg(dev, reg);
Chris Wilson312817a2010-11-22 11:50:11 +00001692 }
1693}
1694
Chris Wilson069efc12010-09-30 16:53:18 +01001695void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07001696{
Chris Wilsondfaae392010-09-22 10:31:52 +01001697 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001698 struct drm_i915_gem_object *obj;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001699 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001700
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001701 for (i = 0; i < I915_NUM_RINGS; i++)
1702 i915_gem_reset_ring_lists(dev_priv, &dev_priv->ring[i]);
Chris Wilsondfaae392010-09-22 10:31:52 +01001703
1704 /* Remove anything from the flushing lists. The GPU cache is likely
1705 * to be lost on reset along with the data, so simply move the
1706 * lost bo to the inactive list.
1707 */
1708 while (!list_empty(&dev_priv->mm.flushing_list)) {
Akshay Joshi0206e352011-08-16 15:34:10 -04001709 obj = list_first_entry(&dev_priv->mm.flushing_list,
Chris Wilson05394f32010-11-08 19:18:58 +00001710 struct drm_i915_gem_object,
1711 mm_list);
Chris Wilson9375e442010-09-19 12:21:28 +01001712
Chris Wilson05394f32010-11-08 19:18:58 +00001713 obj->base.write_domain = 0;
1714 list_del_init(&obj->gpu_write_list);
1715 i915_gem_object_move_to_inactive(obj);
Chris Wilson9375e442010-09-19 12:21:28 +01001716 }
Chris Wilson9375e442010-09-19 12:21:28 +01001717
Chris Wilsondfaae392010-09-22 10:31:52 +01001718 /* Move everything out of the GPU domains to ensure we do any
1719 * necessary invalidation upon reuse.
1720 */
Chris Wilson05394f32010-11-08 19:18:58 +00001721 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01001722 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001723 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01001724 {
Chris Wilson05394f32010-11-08 19:18:58 +00001725 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01001726 }
Chris Wilson069efc12010-09-30 16:53:18 +01001727
1728 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00001729 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001730}
1731
1732/**
1733 * This function clears the request list as sequence numbers are passed.
1734 */
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001735static void
Chris Wilsondb53a302011-02-03 11:57:46 +00001736i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001737{
Eric Anholt673a3942008-07-30 12:06:12 -07001738 uint32_t seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001739 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001740
Chris Wilsondb53a302011-02-03 11:57:46 +00001741 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001742 return;
1743
Chris Wilsondb53a302011-02-03 11:57:46 +00001744 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001745
Chris Wilson78501ea2010-10-27 12:18:21 +01001746 seqno = ring->get_seqno(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001747
Chris Wilson076e2c02011-01-21 10:07:18 +00001748 for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001749 if (seqno >= ring->sync_seqno[i])
1750 ring->sync_seqno[i] = 0;
1751
Zou Nan hai852835f2010-05-21 09:08:56 +08001752 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001753 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001754
Zou Nan hai852835f2010-05-21 09:08:56 +08001755 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001756 struct drm_i915_gem_request,
1757 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001758
Chris Wilsondfaae392010-09-22 10:31:52 +01001759 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001760 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001761
Chris Wilsondb53a302011-02-03 11:57:46 +00001762 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001763
1764 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001765 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001766 kfree(request);
1767 }
1768
1769 /* Move any buffers on the active list that are no longer referenced
1770 * by the ringbuffer to the flushing/inactive lists as appropriate.
1771 */
1772 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001773 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001774
Akshay Joshi0206e352011-08-16 15:34:10 -04001775 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00001776 struct drm_i915_gem_object,
1777 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001778
Chris Wilson05394f32010-11-08 19:18:58 +00001779 if (!i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001780 break;
1781
Chris Wilson05394f32010-11-08 19:18:58 +00001782 if (obj->base.write_domain != 0)
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001783 i915_gem_object_move_to_flushing(obj);
1784 else
1785 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001786 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001787
Chris Wilsondb53a302011-02-03 11:57:46 +00001788 if (unlikely(ring->trace_irq_seqno &&
1789 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001790 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00001791 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001792 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001793
Chris Wilsondb53a302011-02-03 11:57:46 +00001794 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001795}
1796
1797void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001798i915_gem_retire_requests(struct drm_device *dev)
1799{
1800 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001801 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001802
Chris Wilsonbe726152010-07-23 23:18:50 +01001803 if (!list_empty(&dev_priv->mm.deferred_free_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001804 struct drm_i915_gem_object *obj, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01001805
1806 /* We must be careful that during unbind() we do not
1807 * accidentally infinitely recurse into retire requests.
1808 * Currently:
1809 * retire -> free -> unbind -> wait -> retire_ring
1810 */
Chris Wilson05394f32010-11-08 19:18:58 +00001811 list_for_each_entry_safe(obj, next,
Chris Wilsonbe726152010-07-23 23:18:50 +01001812 &dev_priv->mm.deferred_free_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001813 mm_list)
Chris Wilson05394f32010-11-08 19:18:58 +00001814 i915_gem_free_object_tail(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01001815 }
1816
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001817 for (i = 0; i < I915_NUM_RINGS; i++)
Chris Wilsondb53a302011-02-03 11:57:46 +00001818 i915_gem_retire_requests_ring(&dev_priv->ring[i]);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001819}
1820
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001821static void
Eric Anholt673a3942008-07-30 12:06:12 -07001822i915_gem_retire_work_handler(struct work_struct *work)
1823{
1824 drm_i915_private_t *dev_priv;
1825 struct drm_device *dev;
Chris Wilson0a587052011-01-09 21:05:44 +00001826 bool idle;
1827 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001828
1829 dev_priv = container_of(work, drm_i915_private_t,
1830 mm.retire_work.work);
1831 dev = dev_priv->dev;
1832
Chris Wilson891b48c2010-09-29 12:26:37 +01001833 /* Come back later if the device is busy... */
1834 if (!mutex_trylock(&dev->struct_mutex)) {
1835 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1836 return;
1837 }
1838
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001839 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001840
Chris Wilson0a587052011-01-09 21:05:44 +00001841 /* Send a periodic flush down the ring so we don't hold onto GEM
1842 * objects indefinitely.
1843 */
1844 idle = true;
1845 for (i = 0; i < I915_NUM_RINGS; i++) {
1846 struct intel_ring_buffer *ring = &dev_priv->ring[i];
1847
1848 if (!list_empty(&ring->gpu_write_list)) {
1849 struct drm_i915_gem_request *request;
1850 int ret;
1851
Chris Wilsondb53a302011-02-03 11:57:46 +00001852 ret = i915_gem_flush_ring(ring,
1853 0, I915_GEM_GPU_DOMAINS);
Chris Wilson0a587052011-01-09 21:05:44 +00001854 request = kzalloc(sizeof(*request), GFP_KERNEL);
1855 if (ret || request == NULL ||
Chris Wilsondb53a302011-02-03 11:57:46 +00001856 i915_add_request(ring, NULL, request))
Chris Wilson0a587052011-01-09 21:05:44 +00001857 kfree(request);
1858 }
1859
1860 idle &= list_empty(&ring->request_list);
1861 }
1862
1863 if (!dev_priv->mm.suspended && !idle)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001864 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Chris Wilson0a587052011-01-09 21:05:44 +00001865
Eric Anholt673a3942008-07-30 12:06:12 -07001866 mutex_unlock(&dev->struct_mutex);
1867}
1868
Chris Wilsondb53a302011-02-03 11:57:46 +00001869/**
1870 * Waits for a sequence number to be signaled, and cleans up the
1871 * request and object lists appropriately for that event.
1872 */
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001873int
Chris Wilsondb53a302011-02-03 11:57:46 +00001874i915_wait_request(struct intel_ring_buffer *ring,
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001875 uint32_t seqno,
1876 bool do_retire)
Eric Anholt673a3942008-07-30 12:06:12 -07001877{
Chris Wilsondb53a302011-02-03 11:57:46 +00001878 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001879 u32 ier;
Eric Anholt673a3942008-07-30 12:06:12 -07001880 int ret = 0;
1881
1882 BUG_ON(seqno == 0);
1883
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001884 if (atomic_read(&dev_priv->mm.wedged)) {
1885 struct completion *x = &dev_priv->error_completion;
1886 bool recovery_complete;
1887 unsigned long flags;
1888
1889 /* Give the error handler a chance to run. */
1890 spin_lock_irqsave(&x->wait.lock, flags);
1891 recovery_complete = x->done > 0;
1892 spin_unlock_irqrestore(&x->wait.lock, flags);
1893
1894 return recovery_complete ? -EIO : -EAGAIN;
1895 }
Ben Gamariffed1d02009-09-14 17:48:41 -04001896
Chris Wilson5d97eb62010-11-10 20:40:02 +00001897 if (seqno == ring->outstanding_lazy_request) {
Chris Wilson3cce4692010-10-27 16:11:02 +01001898 struct drm_i915_gem_request *request;
1899
1900 request = kzalloc(sizeof(*request), GFP_KERNEL);
1901 if (request == NULL)
Daniel Vettere35a41d2010-02-11 22:13:59 +01001902 return -ENOMEM;
Chris Wilson3cce4692010-10-27 16:11:02 +01001903
Chris Wilsondb53a302011-02-03 11:57:46 +00001904 ret = i915_add_request(ring, NULL, request);
Chris Wilson3cce4692010-10-27 16:11:02 +01001905 if (ret) {
1906 kfree(request);
1907 return ret;
1908 }
1909
1910 seqno = request->seqno;
Daniel Vettere35a41d2010-02-11 22:13:59 +01001911 }
1912
Chris Wilson78501ea2010-10-27 12:18:21 +01001913 if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001914 if (HAS_PCH_SPLIT(ring->dev))
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001915 ier = I915_READ(DEIER) | I915_READ(GTIER);
1916 else
1917 ier = I915_READ(IER);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001918 if (!ier) {
1919 DRM_ERROR("something (likely vbetool) disabled "
1920 "interrupts, re-enabling\n");
Chris Wilsonf01c22f2011-06-28 11:48:51 +01001921 ring->dev->driver->irq_preinstall(ring->dev);
1922 ring->dev->driver->irq_postinstall(ring->dev);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001923 }
1924
Chris Wilsondb53a302011-02-03 11:57:46 +00001925 trace_i915_gem_request_wait_begin(ring, seqno);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001926
Chris Wilsonb2223492010-10-27 15:27:33 +01001927 ring->waiting_seqno = seqno;
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001928 if (ring->irq_get(ring)) {
Chris Wilsonce453d82011-02-21 14:43:56 +00001929 if (dev_priv->mm.interruptible)
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001930 ret = wait_event_interruptible(ring->irq_queue,
1931 i915_seqno_passed(ring->get_seqno(ring), seqno)
1932 || atomic_read(&dev_priv->mm.wedged));
1933 else
1934 wait_event(ring->irq_queue,
1935 i915_seqno_passed(ring->get_seqno(ring), seqno)
1936 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02001937
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001938 ring->irq_put(ring);
Eric Anholte959b5d2011-12-22 14:55:01 -08001939 } else if (wait_for_atomic(i915_seqno_passed(ring->get_seqno(ring),
1940 seqno) ||
1941 atomic_read(&dev_priv->mm.wedged), 3000))
Chris Wilsonb5ba1772010-12-14 12:17:15 +00001942 ret = -EBUSY;
Chris Wilsonb2223492010-10-27 15:27:33 +01001943 ring->waiting_seqno = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001944
Chris Wilsondb53a302011-02-03 11:57:46 +00001945 trace_i915_gem_request_wait_end(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001946 }
Ben Gamariba1234d2009-09-14 17:48:47 -04001947 if (atomic_read(&dev_priv->mm.wedged))
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001948 ret = -EAGAIN;
Eric Anholt673a3942008-07-30 12:06:12 -07001949
1950 if (ret && ret != -ERESTARTSYS)
Daniel Vetter8bff9172010-02-11 22:19:40 +01001951 DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
Chris Wilson78501ea2010-10-27 12:18:21 +01001952 __func__, ret, seqno, ring->get_seqno(ring),
Daniel Vetter8bff9172010-02-11 22:19:40 +01001953 dev_priv->next_seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001954
1955 /* Directly dispatch request retiring. While we have the work queue
1956 * to handle this, the waiter on a request often wants an associated
1957 * buffer to have made it to the inactive list, and we would need
1958 * a separate wait queue to handle that.
1959 */
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001960 if (ret == 0 && do_retire)
Chris Wilsondb53a302011-02-03 11:57:46 +00001961 i915_gem_retire_requests_ring(ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001962
1963 return ret;
1964}
1965
Daniel Vetter48764bf2009-09-15 22:57:32 +02001966/**
Eric Anholt673a3942008-07-30 12:06:12 -07001967 * Ensures that all rendering to the object has completed and the object is
1968 * safe to unbind from the GTT or access from the CPU.
1969 */
Chris Wilson54cf91d2010-11-25 18:00:26 +00001970int
Chris Wilsonce453d82011-02-21 14:43:56 +00001971i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001972{
Eric Anholt673a3942008-07-30 12:06:12 -07001973 int ret;
1974
Eric Anholte47c68e2008-11-14 13:35:19 -08001975 /* This function only exists to support waiting for existing rendering,
1976 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07001977 */
Chris Wilson05394f32010-11-08 19:18:58 +00001978 BUG_ON((obj->base.write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001979
1980 /* If there is rendering queued on the buffer being evicted, wait for
1981 * it.
1982 */
Chris Wilson05394f32010-11-08 19:18:58 +00001983 if (obj->active) {
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001984 ret = i915_wait_request(obj->ring, obj->last_rendering_seqno,
1985 true);
Chris Wilson2cf34d72010-09-14 13:03:28 +01001986 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07001987 return ret;
1988 }
1989
1990 return 0;
1991}
1992
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01001993static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
1994{
1995 u32 old_write_domain, old_read_domains;
1996
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01001997 /* Act a barrier for all accesses through the GTT */
1998 mb();
1999
2000 /* Force a pagefault for domain tracking on next user access */
2001 i915_gem_release_mmap(obj);
2002
Keith Packardb97c3d92011-06-24 21:02:59 -07002003 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2004 return;
2005
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002006 old_read_domains = obj->base.read_domains;
2007 old_write_domain = obj->base.write_domain;
2008
2009 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2010 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2011
2012 trace_i915_gem_object_change_domain(obj,
2013 old_read_domains,
2014 old_write_domain);
2015}
2016
Eric Anholt673a3942008-07-30 12:06:12 -07002017/**
2018 * Unbinds an object from the GTT aperture.
2019 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002020int
Chris Wilson05394f32010-11-08 19:18:58 +00002021i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002022{
Eric Anholt673a3942008-07-30 12:06:12 -07002023 int ret = 0;
2024
Chris Wilson05394f32010-11-08 19:18:58 +00002025 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002026 return 0;
2027
Chris Wilson05394f32010-11-08 19:18:58 +00002028 if (obj->pin_count != 0) {
Eric Anholt673a3942008-07-30 12:06:12 -07002029 DRM_ERROR("Attempting to unbind pinned buffer\n");
2030 return -EINVAL;
2031 }
2032
Chris Wilsona8198ee2011-04-13 22:04:09 +01002033 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson8dc17752010-07-23 23:18:51 +01002034 if (ret == -ERESTARTSYS)
Eric Anholt673a3942008-07-30 12:06:12 -07002035 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002036 /* Continue on if we fail due to EIO, the GPU is hung so we
2037 * should be safe and we need to cleanup or else we might
2038 * cause memory corruption through use-after-free.
2039 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002040
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002041 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002042
2043 /* Move the object to the CPU domain to ensure that
2044 * any possible CPU writes while it's not in the GTT
2045 * are flushed when we go to remap it.
2046 */
2047 if (ret == 0)
2048 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
2049 if (ret == -ERESTARTSYS)
2050 return ret;
Chris Wilson812ed4922010-09-30 15:08:57 +01002051 if (ret) {
Chris Wilsona8198ee2011-04-13 22:04:09 +01002052 /* In the event of a disaster, abandon all caches and
2053 * hope for the best.
2054 */
Chris Wilson812ed4922010-09-30 15:08:57 +01002055 i915_gem_clflush_object(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002056 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Chris Wilson812ed4922010-09-30 15:08:57 +01002057 }
Eric Anholt673a3942008-07-30 12:06:12 -07002058
Daniel Vetter96b47b62009-12-15 17:50:00 +01002059 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002060 ret = i915_gem_object_put_fence(obj);
2061 if (ret == -ERESTARTSYS)
2062 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002063
Chris Wilsondb53a302011-02-03 11:57:46 +00002064 trace_i915_gem_object_unbind(obj);
2065
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002066 i915_gem_gtt_unbind_object(obj);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002067 i915_gem_object_put_pages_gtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002068
Chris Wilson6299f992010-11-24 12:23:44 +00002069 list_del_init(&obj->gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002070 list_del_init(&obj->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002071 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002072 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002073
Chris Wilson05394f32010-11-08 19:18:58 +00002074 drm_mm_put_block(obj->gtt_space);
2075 obj->gtt_space = NULL;
2076 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002077
Chris Wilson05394f32010-11-08 19:18:58 +00002078 if (i915_gem_object_is_purgeable(obj))
Chris Wilson963b4832009-09-20 23:03:54 +01002079 i915_gem_object_truncate(obj);
2080
Chris Wilson8dc17752010-07-23 23:18:51 +01002081 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002082}
2083
Chris Wilson88241782011-01-07 17:09:48 +00002084int
Chris Wilsondb53a302011-02-03 11:57:46 +00002085i915_gem_flush_ring(struct intel_ring_buffer *ring,
Chris Wilson54cf91d2010-11-25 18:00:26 +00002086 uint32_t invalidate_domains,
2087 uint32_t flush_domains)
2088{
Chris Wilson88241782011-01-07 17:09:48 +00002089 int ret;
2090
Chris Wilson36d527d2011-03-19 22:26:49 +00002091 if (((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) == 0)
2092 return 0;
2093
Chris Wilsondb53a302011-02-03 11:57:46 +00002094 trace_i915_gem_ring_flush(ring, invalidate_domains, flush_domains);
2095
Chris Wilson88241782011-01-07 17:09:48 +00002096 ret = ring->flush(ring, invalidate_domains, flush_domains);
2097 if (ret)
2098 return ret;
2099
Chris Wilson36d527d2011-03-19 22:26:49 +00002100 if (flush_domains & I915_GEM_GPU_DOMAINS)
2101 i915_gem_process_flushing_list(ring, flush_domains);
2102
Chris Wilson88241782011-01-07 17:09:48 +00002103 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002104}
2105
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002106static int i915_ring_idle(struct intel_ring_buffer *ring, bool do_retire)
Chris Wilsona56ba562010-09-28 10:07:56 +01002107{
Chris Wilson88241782011-01-07 17:09:48 +00002108 int ret;
2109
Chris Wilson395b70b2010-10-28 21:28:46 +01002110 if (list_empty(&ring->gpu_write_list) && list_empty(&ring->active_list))
Chris Wilson64193402010-10-24 12:38:05 +01002111 return 0;
2112
Chris Wilson88241782011-01-07 17:09:48 +00002113 if (!list_empty(&ring->gpu_write_list)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002114 ret = i915_gem_flush_ring(ring,
Chris Wilson0ac74c62010-12-06 14:36:02 +00002115 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Chris Wilson88241782011-01-07 17:09:48 +00002116 if (ret)
2117 return ret;
2118 }
2119
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002120 return i915_wait_request(ring, i915_gem_next_request_seqno(ring),
2121 do_retire);
Chris Wilsona56ba562010-09-28 10:07:56 +01002122}
2123
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002124int i915_gpu_idle(struct drm_device *dev, bool do_retire)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002125{
2126 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002127 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002128
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002129 /* Flush everything onto the inactive list. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002130 for (i = 0; i < I915_NUM_RINGS; i++) {
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002131 ret = i915_ring_idle(&dev_priv->ring[i], do_retire);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002132 if (ret)
2133 return ret;
2134 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002135
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002136 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002137}
2138
Daniel Vetterc6642782010-11-12 13:46:18 +00002139static int sandybridge_write_fence_reg(struct drm_i915_gem_object *obj,
2140 struct intel_ring_buffer *pipelined)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002141{
Chris Wilson05394f32010-11-08 19:18:58 +00002142 struct drm_device *dev = obj->base.dev;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002143 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002144 u32 size = obj->gtt_space->size;
2145 int regnum = obj->fence_reg;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002146 uint64_t val;
2147
Chris Wilson05394f32010-11-08 19:18:58 +00002148 val = (uint64_t)((obj->gtt_offset + size - 4096) &
Daniel Vetterc6642782010-11-12 13:46:18 +00002149 0xfffff000) << 32;
Chris Wilson05394f32010-11-08 19:18:58 +00002150 val |= obj->gtt_offset & 0xfffff000;
2151 val |= (uint64_t)((obj->stride / 128) - 1) <<
Eric Anholt4e901fd2009-10-26 16:44:17 -07002152 SANDYBRIDGE_FENCE_PITCH_SHIFT;
2153
Chris Wilson05394f32010-11-08 19:18:58 +00002154 if (obj->tiling_mode == I915_TILING_Y)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002155 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2156 val |= I965_FENCE_REG_VALID;
2157
Daniel Vetterc6642782010-11-12 13:46:18 +00002158 if (pipelined) {
2159 int ret = intel_ring_begin(pipelined, 6);
2160 if (ret)
2161 return ret;
2162
2163 intel_ring_emit(pipelined, MI_NOOP);
2164 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(2));
2165 intel_ring_emit(pipelined, FENCE_REG_SANDYBRIDGE_0 + regnum*8);
2166 intel_ring_emit(pipelined, (u32)val);
2167 intel_ring_emit(pipelined, FENCE_REG_SANDYBRIDGE_0 + regnum*8 + 4);
2168 intel_ring_emit(pipelined, (u32)(val >> 32));
2169 intel_ring_advance(pipelined);
2170 } else
2171 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + regnum * 8, val);
2172
2173 return 0;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002174}
2175
Daniel Vetterc6642782010-11-12 13:46:18 +00002176static int i965_write_fence_reg(struct drm_i915_gem_object *obj,
2177 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002178{
Chris Wilson05394f32010-11-08 19:18:58 +00002179 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002180 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002181 u32 size = obj->gtt_space->size;
2182 int regnum = obj->fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002183 uint64_t val;
2184
Chris Wilson05394f32010-11-08 19:18:58 +00002185 val = (uint64_t)((obj->gtt_offset + size - 4096) &
Jesse Barnesde151cf2008-11-12 10:03:55 -08002186 0xfffff000) << 32;
Chris Wilson05394f32010-11-08 19:18:58 +00002187 val |= obj->gtt_offset & 0xfffff000;
2188 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2189 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002190 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2191 val |= I965_FENCE_REG_VALID;
2192
Daniel Vetterc6642782010-11-12 13:46:18 +00002193 if (pipelined) {
2194 int ret = intel_ring_begin(pipelined, 6);
2195 if (ret)
2196 return ret;
2197
2198 intel_ring_emit(pipelined, MI_NOOP);
2199 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(2));
2200 intel_ring_emit(pipelined, FENCE_REG_965_0 + regnum*8);
2201 intel_ring_emit(pipelined, (u32)val);
2202 intel_ring_emit(pipelined, FENCE_REG_965_0 + regnum*8 + 4);
2203 intel_ring_emit(pipelined, (u32)(val >> 32));
2204 intel_ring_advance(pipelined);
2205 } else
2206 I915_WRITE64(FENCE_REG_965_0 + regnum * 8, val);
2207
2208 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002209}
2210
Daniel Vetterc6642782010-11-12 13:46:18 +00002211static int i915_write_fence_reg(struct drm_i915_gem_object *obj,
2212 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002213{
Chris Wilson05394f32010-11-08 19:18:58 +00002214 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002215 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002216 u32 size = obj->gtt_space->size;
Daniel Vetterc6642782010-11-12 13:46:18 +00002217 u32 fence_reg, val, pitch_val;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002218 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002219
Daniel Vetterc6642782010-11-12 13:46:18 +00002220 if (WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2221 (size & -size) != size ||
2222 (obj->gtt_offset & (size - 1)),
2223 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2224 obj->gtt_offset, obj->map_and_fenceable, size))
2225 return -EINVAL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002226
Daniel Vetterc6642782010-11-12 13:46:18 +00002227 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
Jesse Barnes0f973f22009-01-26 17:10:45 -08002228 tile_width = 128;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002229 else
Jesse Barnes0f973f22009-01-26 17:10:45 -08002230 tile_width = 512;
2231
2232 /* Note: pitch better be a power of two tile widths */
Chris Wilson05394f32010-11-08 19:18:58 +00002233 pitch_val = obj->stride / tile_width;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002234 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002235
Chris Wilson05394f32010-11-08 19:18:58 +00002236 val = obj->gtt_offset;
2237 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002238 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002239 val |= I915_FENCE_SIZE_BITS(size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002240 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2241 val |= I830_FENCE_REG_VALID;
2242
Chris Wilson05394f32010-11-08 19:18:58 +00002243 fence_reg = obj->fence_reg;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002244 if (fence_reg < 8)
2245 fence_reg = FENCE_REG_830_0 + fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002246 else
Chris Wilsona00b10c2010-09-24 21:15:47 +01002247 fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
Daniel Vetterc6642782010-11-12 13:46:18 +00002248
2249 if (pipelined) {
2250 int ret = intel_ring_begin(pipelined, 4);
2251 if (ret)
2252 return ret;
2253
2254 intel_ring_emit(pipelined, MI_NOOP);
2255 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(1));
2256 intel_ring_emit(pipelined, fence_reg);
2257 intel_ring_emit(pipelined, val);
2258 intel_ring_advance(pipelined);
2259 } else
2260 I915_WRITE(fence_reg, val);
2261
2262 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002263}
2264
Daniel Vetterc6642782010-11-12 13:46:18 +00002265static int i830_write_fence_reg(struct drm_i915_gem_object *obj,
2266 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002267{
Chris Wilson05394f32010-11-08 19:18:58 +00002268 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002269 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002270 u32 size = obj->gtt_space->size;
2271 int regnum = obj->fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002272 uint32_t val;
2273 uint32_t pitch_val;
2274
Daniel Vetterc6642782010-11-12 13:46:18 +00002275 if (WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2276 (size & -size) != size ||
2277 (obj->gtt_offset & (size - 1)),
2278 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2279 obj->gtt_offset, size))
2280 return -EINVAL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002281
Chris Wilson05394f32010-11-08 19:18:58 +00002282 pitch_val = obj->stride / 128;
Eric Anholte76a16d2009-05-26 17:44:56 -07002283 pitch_val = ffs(pitch_val) - 1;
Eric Anholte76a16d2009-05-26 17:44:56 -07002284
Chris Wilson05394f32010-11-08 19:18:58 +00002285 val = obj->gtt_offset;
2286 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002287 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Daniel Vetterc6642782010-11-12 13:46:18 +00002288 val |= I830_FENCE_SIZE_BITS(size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002289 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2290 val |= I830_FENCE_REG_VALID;
2291
Daniel Vetterc6642782010-11-12 13:46:18 +00002292 if (pipelined) {
2293 int ret = intel_ring_begin(pipelined, 4);
2294 if (ret)
2295 return ret;
2296
2297 intel_ring_emit(pipelined, MI_NOOP);
2298 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(1));
2299 intel_ring_emit(pipelined, FENCE_REG_830_0 + regnum*4);
2300 intel_ring_emit(pipelined, val);
2301 intel_ring_advance(pipelined);
2302 } else
2303 I915_WRITE(FENCE_REG_830_0 + regnum * 4, val);
2304
2305 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002306}
2307
Chris Wilsond9e86c02010-11-10 16:40:20 +00002308static bool ring_passed_seqno(struct intel_ring_buffer *ring, u32 seqno)
2309{
2310 return i915_seqno_passed(ring->get_seqno(ring), seqno);
2311}
2312
2313static int
2314i915_gem_object_flush_fence(struct drm_i915_gem_object *obj,
Chris Wilsonce453d82011-02-21 14:43:56 +00002315 struct intel_ring_buffer *pipelined)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002316{
2317 int ret;
2318
2319 if (obj->fenced_gpu_access) {
Chris Wilson88241782011-01-07 17:09:48 +00002320 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002321 ret = i915_gem_flush_ring(obj->last_fenced_ring,
Chris Wilson88241782011-01-07 17:09:48 +00002322 0, obj->base.write_domain);
2323 if (ret)
2324 return ret;
2325 }
Chris Wilsond9e86c02010-11-10 16:40:20 +00002326
2327 obj->fenced_gpu_access = false;
2328 }
2329
2330 if (obj->last_fenced_seqno && pipelined != obj->last_fenced_ring) {
2331 if (!ring_passed_seqno(obj->last_fenced_ring,
2332 obj->last_fenced_seqno)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002333 ret = i915_wait_request(obj->last_fenced_ring,
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002334 obj->last_fenced_seqno,
2335 true);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002336 if (ret)
2337 return ret;
2338 }
2339
2340 obj->last_fenced_seqno = 0;
2341 obj->last_fenced_ring = NULL;
2342 }
2343
Chris Wilson63256ec2011-01-04 18:42:07 +00002344 /* Ensure that all CPU reads are completed before installing a fence
2345 * and all writes before removing the fence.
2346 */
2347 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2348 mb();
2349
Chris Wilsond9e86c02010-11-10 16:40:20 +00002350 return 0;
2351}
2352
2353int
2354i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2355{
2356 int ret;
2357
2358 if (obj->tiling_mode)
2359 i915_gem_release_mmap(obj);
2360
Chris Wilsonce453d82011-02-21 14:43:56 +00002361 ret = i915_gem_object_flush_fence(obj, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002362 if (ret)
2363 return ret;
2364
2365 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2366 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002367
2368 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002369 i915_gem_clear_fence_reg(obj->base.dev,
2370 &dev_priv->fence_regs[obj->fence_reg]);
2371
2372 obj->fence_reg = I915_FENCE_REG_NONE;
2373 }
2374
2375 return 0;
2376}
2377
2378static struct drm_i915_fence_reg *
2379i915_find_fence_reg(struct drm_device *dev,
2380 struct intel_ring_buffer *pipelined)
Daniel Vetterae3db242010-02-19 11:51:58 +01002381{
Daniel Vetterae3db242010-02-19 11:51:58 +01002382 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002383 struct drm_i915_fence_reg *reg, *first, *avail;
2384 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002385
2386 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002387 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002388 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2389 reg = &dev_priv->fence_regs[i];
2390 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002391 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002392
Chris Wilson1690e1e2011-12-14 13:57:08 +01002393 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002394 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002395 }
2396
Chris Wilsond9e86c02010-11-10 16:40:20 +00002397 if (avail == NULL)
2398 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002399
2400 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002401 avail = first = NULL;
2402 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002403 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002404 continue;
2405
Chris Wilsond9e86c02010-11-10 16:40:20 +00002406 if (first == NULL)
2407 first = reg;
2408
2409 if (!pipelined ||
2410 !reg->obj->last_fenced_ring ||
2411 reg->obj->last_fenced_ring == pipelined) {
2412 avail = reg;
2413 break;
2414 }
Daniel Vetterae3db242010-02-19 11:51:58 +01002415 }
2416
Chris Wilsond9e86c02010-11-10 16:40:20 +00002417 if (avail == NULL)
2418 avail = first;
Daniel Vetterae3db242010-02-19 11:51:58 +01002419
Chris Wilsona00b10c2010-09-24 21:15:47 +01002420 return avail;
Daniel Vetterae3db242010-02-19 11:51:58 +01002421}
2422
Jesse Barnesde151cf2008-11-12 10:03:55 -08002423/**
Chris Wilsond9e86c02010-11-10 16:40:20 +00002424 * i915_gem_object_get_fence - set up a fence reg for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002425 * @obj: object to map through a fence reg
Chris Wilsond9e86c02010-11-10 16:40:20 +00002426 * @pipelined: ring on which to queue the change, or NULL for CPU access
2427 * @interruptible: must we wait uninterruptibly for the register to retire?
Jesse Barnesde151cf2008-11-12 10:03:55 -08002428 *
2429 * When mapping objects through the GTT, userspace wants to be able to write
2430 * to them without having to worry about swizzling if the object is tiled.
2431 *
2432 * This function walks the fence regs looking for a free one for @obj,
2433 * stealing one if it can't find any.
2434 *
2435 * It then sets up the reg based on the object's properties: address, pitch
2436 * and tiling format.
2437 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002438int
Chris Wilsond9e86c02010-11-10 16:40:20 +00002439i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
Chris Wilsonce453d82011-02-21 14:43:56 +00002440 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002441{
Chris Wilson05394f32010-11-08 19:18:58 +00002442 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002443 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002444 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002445 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002446
Chris Wilson6bda10d2010-12-05 21:04:18 +00002447 /* XXX disable pipelining. There are bugs. Shocking. */
2448 pipelined = NULL;
2449
Chris Wilsond9e86c02010-11-10 16:40:20 +00002450 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002451 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2452 reg = &dev_priv->fence_regs[obj->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002453 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002454
Chris Wilson29c5a582011-03-17 15:23:22 +00002455 if (obj->tiling_changed) {
2456 ret = i915_gem_object_flush_fence(obj, pipelined);
2457 if (ret)
2458 return ret;
2459
2460 if (!obj->fenced_gpu_access && !obj->last_fenced_seqno)
2461 pipelined = NULL;
2462
2463 if (pipelined) {
2464 reg->setup_seqno =
2465 i915_gem_next_request_seqno(pipelined);
2466 obj->last_fenced_seqno = reg->setup_seqno;
2467 obj->last_fenced_ring = pipelined;
2468 }
2469
2470 goto update;
2471 }
Chris Wilsond9e86c02010-11-10 16:40:20 +00002472
2473 if (!pipelined) {
2474 if (reg->setup_seqno) {
2475 if (!ring_passed_seqno(obj->last_fenced_ring,
2476 reg->setup_seqno)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002477 ret = i915_wait_request(obj->last_fenced_ring,
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002478 reg->setup_seqno,
2479 true);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002480 if (ret)
2481 return ret;
2482 }
2483
2484 reg->setup_seqno = 0;
2485 }
2486 } else if (obj->last_fenced_ring &&
2487 obj->last_fenced_ring != pipelined) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002488 ret = i915_gem_object_flush_fence(obj, pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002489 if (ret)
2490 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002491 }
2492
Eric Anholta09ba7f2009-08-29 12:49:51 -07002493 return 0;
2494 }
2495
Chris Wilsond9e86c02010-11-10 16:40:20 +00002496 reg = i915_find_fence_reg(dev, pipelined);
2497 if (reg == NULL)
Daniel Vetter39965b32011-12-14 13:57:09 +01002498 return -EDEADLK;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002499
Chris Wilsonce453d82011-02-21 14:43:56 +00002500 ret = i915_gem_object_flush_fence(obj, pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002501 if (ret)
Daniel Vetterae3db242010-02-19 11:51:58 +01002502 return ret;
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002503
Chris Wilsond9e86c02010-11-10 16:40:20 +00002504 if (reg->obj) {
2505 struct drm_i915_gem_object *old = reg->obj;
2506
2507 drm_gem_object_reference(&old->base);
2508
2509 if (old->tiling_mode)
2510 i915_gem_release_mmap(old);
2511
Chris Wilsonce453d82011-02-21 14:43:56 +00002512 ret = i915_gem_object_flush_fence(old, pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002513 if (ret) {
2514 drm_gem_object_unreference(&old->base);
2515 return ret;
2516 }
2517
2518 if (old->last_fenced_seqno == 0 && obj->last_fenced_seqno == 0)
2519 pipelined = NULL;
2520
2521 old->fence_reg = I915_FENCE_REG_NONE;
2522 old->last_fenced_ring = pipelined;
2523 old->last_fenced_seqno =
Chris Wilsondb53a302011-02-03 11:57:46 +00002524 pipelined ? i915_gem_next_request_seqno(pipelined) : 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002525
2526 drm_gem_object_unreference(&old->base);
2527 } else if (obj->last_fenced_seqno == 0)
2528 pipelined = NULL;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002529
Jesse Barnesde151cf2008-11-12 10:03:55 -08002530 reg->obj = obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002531 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
2532 obj->fence_reg = reg - dev_priv->fence_regs;
2533 obj->last_fenced_ring = pipelined;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002534
Chris Wilsond9e86c02010-11-10 16:40:20 +00002535 reg->setup_seqno =
Chris Wilsondb53a302011-02-03 11:57:46 +00002536 pipelined ? i915_gem_next_request_seqno(pipelined) : 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002537 obj->last_fenced_seqno = reg->setup_seqno;
2538
2539update:
2540 obj->tiling_changed = false;
Chris Wilsone259bef2010-09-17 00:32:02 +01002541 switch (INTEL_INFO(dev)->gen) {
Eric Anholt25aebfc32011-05-06 13:55:53 -07002542 case 7:
Chris Wilsone259bef2010-09-17 00:32:02 +01002543 case 6:
Daniel Vetterc6642782010-11-12 13:46:18 +00002544 ret = sandybridge_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002545 break;
2546 case 5:
2547 case 4:
Daniel Vetterc6642782010-11-12 13:46:18 +00002548 ret = i965_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002549 break;
2550 case 3:
Daniel Vetterc6642782010-11-12 13:46:18 +00002551 ret = i915_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002552 break;
2553 case 2:
Daniel Vetterc6642782010-11-12 13:46:18 +00002554 ret = i830_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002555 break;
2556 }
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002557
Daniel Vetterc6642782010-11-12 13:46:18 +00002558 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002559}
2560
2561/**
2562 * i915_gem_clear_fence_reg - clear out fence register info
2563 * @obj: object to clear
2564 *
2565 * Zeroes out the fence register itself and clears out the associated
Chris Wilson05394f32010-11-08 19:18:58 +00002566 * data structures in dev_priv and obj.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002567 */
2568static void
Chris Wilsond9e86c02010-11-10 16:40:20 +00002569i915_gem_clear_fence_reg(struct drm_device *dev,
2570 struct drm_i915_fence_reg *reg)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002571{
Jesse Barnes79e53942008-11-07 14:24:08 -08002572 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002573 uint32_t fence_reg = reg - dev_priv->fence_regs;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002574
Chris Wilsone259bef2010-09-17 00:32:02 +01002575 switch (INTEL_INFO(dev)->gen) {
Eric Anholt25aebfc32011-05-06 13:55:53 -07002576 case 7:
Chris Wilsone259bef2010-09-17 00:32:02 +01002577 case 6:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002578 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + fence_reg*8, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002579 break;
2580 case 5:
2581 case 4:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002582 I915_WRITE64(FENCE_REG_965_0 + fence_reg*8, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002583 break;
2584 case 3:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002585 if (fence_reg >= 8)
2586 fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002587 else
Chris Wilsone259bef2010-09-17 00:32:02 +01002588 case 2:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002589 fence_reg = FENCE_REG_830_0 + fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002590
2591 I915_WRITE(fence_reg, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002592 break;
Eric Anholtdc529a42009-03-10 22:34:49 -07002593 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002594
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002595 list_del_init(&reg->lru_list);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002596 reg->obj = NULL;
2597 reg->setup_seqno = 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002598 reg->pin_count = 0;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002599}
2600
2601/**
Eric Anholt673a3942008-07-30 12:06:12 -07002602 * Finds free space in the GTT aperture and binds the object there.
2603 */
2604static int
Chris Wilson05394f32010-11-08 19:18:58 +00002605i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002606 unsigned alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01002607 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07002608{
Chris Wilson05394f32010-11-08 19:18:58 +00002609 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002610 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002611 struct drm_mm_node *free_space;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002612 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Daniel Vetter5e783302010-11-14 22:32:36 +01002613 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002614 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002615 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002616
Chris Wilson05394f32010-11-08 19:18:58 +00002617 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002618 DRM_ERROR("Attempting to bind a purgeable object\n");
2619 return -EINVAL;
2620 }
2621
Chris Wilsone28f8712011-07-18 13:11:49 -07002622 fence_size = i915_gem_get_gtt_size(dev,
2623 obj->base.size,
2624 obj->tiling_mode);
2625 fence_alignment = i915_gem_get_gtt_alignment(dev,
2626 obj->base.size,
2627 obj->tiling_mode);
2628 unfenced_alignment =
2629 i915_gem_get_unfenced_gtt_alignment(dev,
2630 obj->base.size,
2631 obj->tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002632
Eric Anholt673a3942008-07-30 12:06:12 -07002633 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002634 alignment = map_and_fenceable ? fence_alignment :
2635 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002636 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002637 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2638 return -EINVAL;
2639 }
2640
Chris Wilson05394f32010-11-08 19:18:58 +00002641 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002642
Chris Wilson654fc602010-05-27 13:18:21 +01002643 /* If the object is bigger than the entire aperture, reject it early
2644 * before evicting everything in a vain attempt to find space.
2645 */
Chris Wilson05394f32010-11-08 19:18:58 +00002646 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002647 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002648 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2649 return -E2BIG;
2650 }
2651
Eric Anholt673a3942008-07-30 12:06:12 -07002652 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002653 if (map_and_fenceable)
Daniel Vetter920afa72010-09-16 17:54:23 +02002654 free_space =
2655 drm_mm_search_free_in_range(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002656 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002657 dev_priv->mm.gtt_mappable_end,
2658 0);
2659 else
2660 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002661 size, alignment, 0);
Daniel Vetter920afa72010-09-16 17:54:23 +02002662
2663 if (free_space != NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002664 if (map_and_fenceable)
Chris Wilson05394f32010-11-08 19:18:58 +00002665 obj->gtt_space =
Daniel Vetter920afa72010-09-16 17:54:23 +02002666 drm_mm_get_block_range_generic(free_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002667 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002668 dev_priv->mm.gtt_mappable_end,
2669 0);
2670 else
Chris Wilson05394f32010-11-08 19:18:58 +00002671 obj->gtt_space =
Chris Wilsona00b10c2010-09-24 21:15:47 +01002672 drm_mm_get_block(free_space, size, alignment);
Daniel Vetter920afa72010-09-16 17:54:23 +02002673 }
Chris Wilson05394f32010-11-08 19:18:58 +00002674 if (obj->gtt_space == NULL) {
Eric Anholt673a3942008-07-30 12:06:12 -07002675 /* If the gtt is empty and we're still having trouble
2676 * fitting our object in, we're out of memory.
2677 */
Daniel Vetter75e9e912010-11-04 17:11:09 +01002678 ret = i915_gem_evict_something(dev, size, alignment,
2679 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01002680 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002681 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002682
Eric Anholt673a3942008-07-30 12:06:12 -07002683 goto search_free;
2684 }
2685
Chris Wilsone5281cc2010-10-28 13:45:36 +01002686 ret = i915_gem_object_get_pages_gtt(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002687 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00002688 drm_mm_put_block(obj->gtt_space);
2689 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002690
2691 if (ret == -ENOMEM) {
Chris Wilson809b6332011-01-10 17:33:15 +00002692 /* first try to reclaim some memory by clearing the GTT */
2693 ret = i915_gem_evict_everything(dev, false);
Chris Wilson07f73f62009-09-14 16:50:30 +01002694 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002695 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002696 if (gfpmask) {
2697 gfpmask = 0;
2698 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002699 }
2700
Chris Wilson809b6332011-01-10 17:33:15 +00002701 return -ENOMEM;
Chris Wilson07f73f62009-09-14 16:50:30 +01002702 }
2703
2704 goto search_free;
2705 }
2706
Eric Anholt673a3942008-07-30 12:06:12 -07002707 return ret;
2708 }
2709
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002710 ret = i915_gem_gtt_bind_object(obj);
2711 if (ret) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01002712 i915_gem_object_put_pages_gtt(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002713 drm_mm_put_block(obj->gtt_space);
2714 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002715
Chris Wilson809b6332011-01-10 17:33:15 +00002716 if (i915_gem_evict_everything(dev, false))
Chris Wilson07f73f62009-09-14 16:50:30 +01002717 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002718
2719 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002720 }
Eric Anholt673a3942008-07-30 12:06:12 -07002721
Chris Wilson6299f992010-11-24 12:23:44 +00002722 list_add_tail(&obj->gtt_list, &dev_priv->mm.gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002723 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002724
Eric Anholt673a3942008-07-30 12:06:12 -07002725 /* Assert that the object is not currently in any GPU domain. As it
2726 * wasn't in the GTT, there shouldn't be any way it could have been in
2727 * a GPU cache
2728 */
Chris Wilson05394f32010-11-08 19:18:58 +00002729 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2730 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002731
Chris Wilson6299f992010-11-24 12:23:44 +00002732 obj->gtt_offset = obj->gtt_space->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002733
Daniel Vetter75e9e912010-11-04 17:11:09 +01002734 fenceable =
Chris Wilson05394f32010-11-08 19:18:58 +00002735 obj->gtt_space->size == fence_size &&
Akshay Joshi0206e352011-08-16 15:34:10 -04002736 (obj->gtt_space->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002737
Daniel Vetter75e9e912010-11-04 17:11:09 +01002738 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00002739 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002740
Chris Wilson05394f32010-11-08 19:18:58 +00002741 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002742
Chris Wilsondb53a302011-02-03 11:57:46 +00002743 trace_i915_gem_object_bind(obj, map_and_fenceable);
Eric Anholt673a3942008-07-30 12:06:12 -07002744 return 0;
2745}
2746
2747void
Chris Wilson05394f32010-11-08 19:18:58 +00002748i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002749{
Eric Anholt673a3942008-07-30 12:06:12 -07002750 /* If we don't have a page list set up, then we're not pinned
2751 * to GPU, and we can ignore the cache flush because it'll happen
2752 * again at bind time.
2753 */
Chris Wilson05394f32010-11-08 19:18:58 +00002754 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002755 return;
2756
Chris Wilson9c23f7f2011-03-29 16:59:52 -07002757 /* If the GPU is snooping the contents of the CPU cache,
2758 * we do not need to manually clear the CPU cache lines. However,
2759 * the caches are only snooped when the render cache is
2760 * flushed/invalidated. As we always have to emit invalidations
2761 * and flushes when moving into and out of the RENDER domain, correct
2762 * snooping behaviour occurs naturally as the result of our domain
2763 * tracking.
2764 */
2765 if (obj->cache_level != I915_CACHE_NONE)
2766 return;
2767
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002768 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002769
Chris Wilson05394f32010-11-08 19:18:58 +00002770 drm_clflush_pages(obj->pages, obj->base.size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002771}
2772
Eric Anholte47c68e2008-11-14 13:35:19 -08002773/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson88241782011-01-07 17:09:48 +00002774static int
Chris Wilson3619df02010-11-28 15:37:17 +00002775i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002776{
Chris Wilson05394f32010-11-08 19:18:58 +00002777 if ((obj->base.write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson88241782011-01-07 17:09:48 +00002778 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002779
2780 /* Queue the GPU write cache flushing we need. */
Chris Wilsondb53a302011-02-03 11:57:46 +00002781 return i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002782}
2783
2784/** Flushes the GTT write domain for the object if it's dirty. */
2785static void
Chris Wilson05394f32010-11-08 19:18:58 +00002786i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002787{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002788 uint32_t old_write_domain;
2789
Chris Wilson05394f32010-11-08 19:18:58 +00002790 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08002791 return;
2792
Chris Wilson63256ec2011-01-04 18:42:07 +00002793 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08002794 * to it immediately go to main memory as far as we know, so there's
2795 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00002796 *
2797 * However, we do have to enforce the order so that all writes through
2798 * the GTT land before any writes to the device, such as updates to
2799 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08002800 */
Chris Wilson63256ec2011-01-04 18:42:07 +00002801 wmb();
2802
Chris Wilson05394f32010-11-08 19:18:58 +00002803 old_write_domain = obj->base.write_domain;
2804 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002805
2806 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002807 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002808 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002809}
2810
2811/** Flushes the CPU write domain for the object if it's dirty. */
2812static void
Chris Wilson05394f32010-11-08 19:18:58 +00002813i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002814{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002815 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002816
Chris Wilson05394f32010-11-08 19:18:58 +00002817 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08002818 return;
2819
2820 i915_gem_clflush_object(obj);
Daniel Vetter40ce6572010-11-05 18:12:18 +01002821 intel_gtt_chipset_flush();
Chris Wilson05394f32010-11-08 19:18:58 +00002822 old_write_domain = obj->base.write_domain;
2823 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002824
2825 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002826 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002827 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002828}
2829
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002830/**
2831 * Moves a single object to the GTT read, and possibly write domain.
2832 *
2833 * This function returns when the move is complete, including waiting on
2834 * flushes to occur.
2835 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002836int
Chris Wilson20217462010-11-23 15:26:33 +00002837i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002838{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002839 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002840 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002841
Eric Anholt02354392008-11-26 13:58:13 -08002842 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00002843 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08002844 return -EINVAL;
2845
Chris Wilson8d7e3de2011-02-07 15:23:02 +00002846 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
2847 return 0;
2848
Chris Wilson88241782011-01-07 17:09:48 +00002849 ret = i915_gem_object_flush_gpu_write_domain(obj);
2850 if (ret)
2851 return ret;
2852
Chris Wilson87ca9c82010-12-02 09:42:56 +00002853 if (obj->pending_gpu_write || write) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002854 ret = i915_gem_object_wait_rendering(obj);
Chris Wilson87ca9c82010-12-02 09:42:56 +00002855 if (ret)
2856 return ret;
2857 }
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002858
Chris Wilson72133422010-09-13 23:56:38 +01002859 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002860
Chris Wilson05394f32010-11-08 19:18:58 +00002861 old_write_domain = obj->base.write_domain;
2862 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002863
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002864 /* It should now be out of any other write domains, and we can update
2865 * the domain values for our changes.
2866 */
Chris Wilson05394f32010-11-08 19:18:58 +00002867 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2868 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002869 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00002870 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
2871 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
2872 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08002873 }
2874
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002875 trace_i915_gem_object_change_domain(obj,
2876 old_read_domains,
2877 old_write_domain);
2878
Eric Anholte47c68e2008-11-14 13:35:19 -08002879 return 0;
2880}
2881
Chris Wilsone4ffd172011-04-04 09:44:39 +01002882int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2883 enum i915_cache_level cache_level)
2884{
2885 int ret;
2886
2887 if (obj->cache_level == cache_level)
2888 return 0;
2889
2890 if (obj->pin_count) {
2891 DRM_DEBUG("can not change the cache level of pinned objects\n");
2892 return -EBUSY;
2893 }
2894
2895 if (obj->gtt_space) {
2896 ret = i915_gem_object_finish_gpu(obj);
2897 if (ret)
2898 return ret;
2899
2900 i915_gem_object_finish_gtt(obj);
2901
2902 /* Before SandyBridge, you could not use tiling or fence
2903 * registers with snooped memory, so relinquish any fences
2904 * currently pointing to our region in the aperture.
2905 */
2906 if (INTEL_INFO(obj->base.dev)->gen < 6) {
2907 ret = i915_gem_object_put_fence(obj);
2908 if (ret)
2909 return ret;
2910 }
2911
2912 i915_gem_gtt_rebind_object(obj, cache_level);
2913 }
2914
2915 if (cache_level == I915_CACHE_NONE) {
2916 u32 old_read_domains, old_write_domain;
2917
2918 /* If we're coming from LLC cached, then we haven't
2919 * actually been tracking whether the data is in the
2920 * CPU cache or not, since we only allow one bit set
2921 * in obj->write_domain and have been skipping the clflushes.
2922 * Just set it to the CPU cache for now.
2923 */
2924 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
2925 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
2926
2927 old_read_domains = obj->base.read_domains;
2928 old_write_domain = obj->base.write_domain;
2929
2930 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
2931 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2932
2933 trace_i915_gem_object_change_domain(obj,
2934 old_read_domains,
2935 old_write_domain);
2936 }
2937
2938 obj->cache_level = cache_level;
2939 return 0;
2940}
2941
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002942/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002943 * Prepare buffer for display plane (scanout, cursors, etc).
2944 * Can be called from an uninterruptible phase (modesetting) and allows
2945 * any flushes to be pipelined (for pageflips).
2946 *
2947 * For the display plane, we want to be in the GTT but out of any write
2948 * domains. So in many ways this looks like set_to_gtt_domain() apart from the
2949 * ability to pipeline the waits, pinning and any additional subtleties
2950 * that may differentiate the display plane from ordinary buffers.
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002951 */
2952int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002953i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2954 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00002955 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002956{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002957 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002958 int ret;
2959
Chris Wilson88241782011-01-07 17:09:48 +00002960 ret = i915_gem_object_flush_gpu_write_domain(obj);
2961 if (ret)
2962 return ret;
2963
Chris Wilson0be73282010-12-06 14:36:27 +00002964 if (pipelined != obj->ring) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002965 ret = i915_gem_object_wait_rendering(obj);
Keith Packardf0b69ef2011-07-19 16:21:40 -07002966 if (ret == -ERESTARTSYS)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002967 return ret;
2968 }
2969
Eric Anholta7ef0642011-03-29 16:59:54 -07002970 /* The display engine is not coherent with the LLC cache on gen6. As
2971 * a result, we make sure that the pinning that is about to occur is
2972 * done with uncached PTEs. This is lowest common denominator for all
2973 * chipsets.
2974 *
2975 * However for gen6+, we could do better by using the GFDT bit instead
2976 * of uncaching, which would allow us to flush all the LLC-cached data
2977 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
2978 */
2979 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
2980 if (ret)
2981 return ret;
2982
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002983 /* As the user may map the buffer once pinned in the display plane
2984 * (e.g. libkms for the bootup splash), we have to ensure that we
2985 * always use map_and_fenceable for all scanout buffers.
2986 */
2987 ret = i915_gem_object_pin(obj, alignment, true);
2988 if (ret)
2989 return ret;
2990
Chris Wilsonb118c1e2010-05-27 13:18:14 +01002991 i915_gem_object_flush_cpu_write_domain(obj);
2992
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002993 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00002994 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002995
2996 /* It should now be out of any other write domains, and we can update
2997 * the domain values for our changes.
2998 */
2999 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003000 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003001
3002 trace_i915_gem_object_change_domain(obj,
3003 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003004 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003005
3006 return 0;
3007}
3008
Chris Wilson85345512010-11-13 09:49:11 +00003009int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003010i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003011{
Chris Wilson88241782011-01-07 17:09:48 +00003012 int ret;
3013
Chris Wilsona8198ee2011-04-13 22:04:09 +01003014 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003015 return 0;
3016
Chris Wilson88241782011-01-07 17:09:48 +00003017 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00003018 ret = i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Chris Wilson88241782011-01-07 17:09:48 +00003019 if (ret)
3020 return ret;
3021 }
Chris Wilson85345512010-11-13 09:49:11 +00003022
Chris Wilsona8198ee2011-04-13 22:04:09 +01003023 /* Ensure that we invalidate the GPU's caches and TLBs. */
3024 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
3025
Chris Wilsonce453d82011-02-21 14:43:56 +00003026 return i915_gem_object_wait_rendering(obj);
Chris Wilson85345512010-11-13 09:49:11 +00003027}
3028
Eric Anholte47c68e2008-11-14 13:35:19 -08003029/**
3030 * Moves a single object to the CPU read, and possibly write domain.
3031 *
3032 * This function returns when the move is complete, including waiting on
3033 * flushes to occur.
3034 */
3035static int
Chris Wilson919926a2010-11-12 13:42:53 +00003036i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003037{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003038 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003039 int ret;
3040
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003041 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3042 return 0;
3043
Chris Wilson88241782011-01-07 17:09:48 +00003044 ret = i915_gem_object_flush_gpu_write_domain(obj);
3045 if (ret)
3046 return ret;
3047
Chris Wilsonce453d82011-02-21 14:43:56 +00003048 ret = i915_gem_object_wait_rendering(obj);
Daniel Vetterde18a292010-11-27 22:30:41 +01003049 if (ret)
Eric Anholte47c68e2008-11-14 13:35:19 -08003050 return ret;
3051
3052 i915_gem_object_flush_gtt_write_domain(obj);
3053
3054 /* If we have a partially-valid cache of the object in the CPU,
3055 * finish invalidating it and free the per-page flags.
3056 */
3057 i915_gem_object_set_to_full_cpu_read_domain(obj);
3058
Chris Wilson05394f32010-11-08 19:18:58 +00003059 old_write_domain = obj->base.write_domain;
3060 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003061
Eric Anholte47c68e2008-11-14 13:35:19 -08003062 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003063 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003064 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003065
Chris Wilson05394f32010-11-08 19:18:58 +00003066 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003067 }
3068
3069 /* It should now be out of any other write domains, and we can update
3070 * the domain values for our changes.
3071 */
Chris Wilson05394f32010-11-08 19:18:58 +00003072 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003073
3074 /* If we're writing through the CPU, then the GPU read domains will
3075 * need to be invalidated at next use.
3076 */
3077 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003078 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3079 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003080 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003081
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003082 trace_i915_gem_object_change_domain(obj,
3083 old_read_domains,
3084 old_write_domain);
3085
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003086 return 0;
3087}
3088
Eric Anholt673a3942008-07-30 12:06:12 -07003089/**
Eric Anholte47c68e2008-11-14 13:35:19 -08003090 * Moves the object from a partially CPU read to a full one.
Eric Anholt673a3942008-07-30 12:06:12 -07003091 *
Eric Anholte47c68e2008-11-14 13:35:19 -08003092 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
3093 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
3094 */
3095static void
Chris Wilson05394f32010-11-08 19:18:58 +00003096i915_gem_object_set_to_full_cpu_read_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003097{
Chris Wilson05394f32010-11-08 19:18:58 +00003098 if (!obj->page_cpu_valid)
Eric Anholte47c68e2008-11-14 13:35:19 -08003099 return;
3100
3101 /* If we're partially in the CPU read domain, finish moving it in.
3102 */
Chris Wilson05394f32010-11-08 19:18:58 +00003103 if (obj->base.read_domains & I915_GEM_DOMAIN_CPU) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003104 int i;
3105
Chris Wilson05394f32010-11-08 19:18:58 +00003106 for (i = 0; i <= (obj->base.size - 1) / PAGE_SIZE; i++) {
3107 if (obj->page_cpu_valid[i])
Eric Anholte47c68e2008-11-14 13:35:19 -08003108 continue;
Chris Wilson05394f32010-11-08 19:18:58 +00003109 drm_clflush_pages(obj->pages + i, 1);
Eric Anholte47c68e2008-11-14 13:35:19 -08003110 }
Eric Anholte47c68e2008-11-14 13:35:19 -08003111 }
3112
3113 /* Free the page_cpu_valid mappings which are now stale, whether
3114 * or not we've got I915_GEM_DOMAIN_CPU.
3115 */
Chris Wilson05394f32010-11-08 19:18:58 +00003116 kfree(obj->page_cpu_valid);
3117 obj->page_cpu_valid = NULL;
Eric Anholte47c68e2008-11-14 13:35:19 -08003118}
3119
3120/**
3121 * Set the CPU read domain on a range of the object.
3122 *
3123 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
3124 * not entirely valid. The page_cpu_valid member of the object flags which
3125 * pages have been flushed, and will be respected by
3126 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
3127 * of the whole object.
3128 *
3129 * This function returns when the move is complete, including waiting on
3130 * flushes to occur.
Eric Anholt673a3942008-07-30 12:06:12 -07003131 */
3132static int
Chris Wilson05394f32010-11-08 19:18:58 +00003133i915_gem_object_set_cpu_read_domain_range(struct drm_i915_gem_object *obj,
Eric Anholte47c68e2008-11-14 13:35:19 -08003134 uint64_t offset, uint64_t size)
Eric Anholt673a3942008-07-30 12:06:12 -07003135{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003136 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003137 int i, ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003138
Chris Wilson05394f32010-11-08 19:18:58 +00003139 if (offset == 0 && size == obj->base.size)
Eric Anholte47c68e2008-11-14 13:35:19 -08003140 return i915_gem_object_set_to_cpu_domain(obj, 0);
3141
Chris Wilson88241782011-01-07 17:09:48 +00003142 ret = i915_gem_object_flush_gpu_write_domain(obj);
3143 if (ret)
3144 return ret;
3145
Chris Wilsonce453d82011-02-21 14:43:56 +00003146 ret = i915_gem_object_wait_rendering(obj);
Daniel Vetterde18a292010-11-27 22:30:41 +01003147 if (ret)
Eric Anholte47c68e2008-11-14 13:35:19 -08003148 return ret;
Daniel Vetterde18a292010-11-27 22:30:41 +01003149
Eric Anholte47c68e2008-11-14 13:35:19 -08003150 i915_gem_object_flush_gtt_write_domain(obj);
3151
3152 /* If we're already fully in the CPU read domain, we're done. */
Chris Wilson05394f32010-11-08 19:18:58 +00003153 if (obj->page_cpu_valid == NULL &&
3154 (obj->base.read_domains & I915_GEM_DOMAIN_CPU) != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003155 return 0;
3156
Eric Anholte47c68e2008-11-14 13:35:19 -08003157 /* Otherwise, create/clear the per-page CPU read domain flag if we're
3158 * newly adding I915_GEM_DOMAIN_CPU
3159 */
Chris Wilson05394f32010-11-08 19:18:58 +00003160 if (obj->page_cpu_valid == NULL) {
3161 obj->page_cpu_valid = kzalloc(obj->base.size / PAGE_SIZE,
3162 GFP_KERNEL);
3163 if (obj->page_cpu_valid == NULL)
Eric Anholte47c68e2008-11-14 13:35:19 -08003164 return -ENOMEM;
Chris Wilson05394f32010-11-08 19:18:58 +00003165 } else if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
3166 memset(obj->page_cpu_valid, 0, obj->base.size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07003167
3168 /* Flush the cache on any pages that are still invalid from the CPU's
3169 * perspective.
3170 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003171 for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
3172 i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00003173 if (obj->page_cpu_valid[i])
Eric Anholt673a3942008-07-30 12:06:12 -07003174 continue;
3175
Chris Wilson05394f32010-11-08 19:18:58 +00003176 drm_clflush_pages(obj->pages + i, 1);
Eric Anholt673a3942008-07-30 12:06:12 -07003177
Chris Wilson05394f32010-11-08 19:18:58 +00003178 obj->page_cpu_valid[i] = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07003179 }
3180
Eric Anholte47c68e2008-11-14 13:35:19 -08003181 /* It should now be out of any other write domains, and we can update
3182 * the domain values for our changes.
3183 */
Chris Wilson05394f32010-11-08 19:18:58 +00003184 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003185
Chris Wilson05394f32010-11-08 19:18:58 +00003186 old_read_domains = obj->base.read_domains;
3187 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003188
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003189 trace_i915_gem_object_change_domain(obj,
3190 old_read_domains,
Chris Wilson05394f32010-11-08 19:18:58 +00003191 obj->base.write_domain);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003192
Eric Anholt673a3942008-07-30 12:06:12 -07003193 return 0;
3194}
3195
Eric Anholt673a3942008-07-30 12:06:12 -07003196/* Throttle our rendering by waiting until the ring has completed our requests
3197 * emitted over 20 msec ago.
3198 *
Eric Anholtb9624422009-06-03 07:27:35 +00003199 * Note that if we were to use the current jiffies each time around the loop,
3200 * we wouldn't escape the function with any frames outstanding if the time to
3201 * render a frame was over 20ms.
3202 *
Eric Anholt673a3942008-07-30 12:06:12 -07003203 * This should get us reasonable parallelism between CPU and GPU but also
3204 * relatively low latency when blocking on a particular request to finish.
3205 */
3206static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003207i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003208{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003209 struct drm_i915_private *dev_priv = dev->dev_private;
3210 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003211 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003212 struct drm_i915_gem_request *request;
3213 struct intel_ring_buffer *ring = NULL;
3214 u32 seqno = 0;
3215 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003216
Chris Wilsone110e8d2011-01-26 15:39:14 +00003217 if (atomic_read(&dev_priv->mm.wedged))
3218 return -EIO;
3219
Chris Wilson1c255952010-09-26 11:03:27 +01003220 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003221 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003222 if (time_after_eq(request->emitted_jiffies, recent_enough))
3223 break;
3224
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003225 ring = request->ring;
3226 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003227 }
Chris Wilson1c255952010-09-26 11:03:27 +01003228 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003229
3230 if (seqno == 0)
3231 return 0;
3232
3233 ret = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01003234 if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003235 /* And wait for the seqno passing without holding any locks and
3236 * causing extra latency for others. This is safe as the irq
3237 * generation is designed to be run atomically and so is
3238 * lockless.
3239 */
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003240 if (ring->irq_get(ring)) {
3241 ret = wait_event_interruptible(ring->irq_queue,
3242 i915_seqno_passed(ring->get_seqno(ring), seqno)
3243 || atomic_read(&dev_priv->mm.wedged));
3244 ring->irq_put(ring);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003245
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003246 if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
3247 ret = -EIO;
Eric Anholte959b5d2011-12-22 14:55:01 -08003248 } else if (wait_for_atomic(i915_seqno_passed(ring->get_seqno(ring),
3249 seqno) ||
Eric Anholt7ea29b12011-12-22 14:54:59 -08003250 atomic_read(&dev_priv->mm.wedged), 3000)) {
3251 ret = -EBUSY;
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003252 }
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003253 }
3254
3255 if (ret == 0)
3256 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003257
Eric Anholt673a3942008-07-30 12:06:12 -07003258 return ret;
3259}
3260
Eric Anholt673a3942008-07-30 12:06:12 -07003261int
Chris Wilson05394f32010-11-08 19:18:58 +00003262i915_gem_object_pin(struct drm_i915_gem_object *obj,
3263 uint32_t alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003264 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07003265{
Chris Wilson05394f32010-11-08 19:18:58 +00003266 struct drm_device *dev = obj->base.dev;
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003267 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003268 int ret;
3269
Chris Wilson05394f32010-11-08 19:18:58 +00003270 BUG_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
Chris Wilson23bc5982010-09-29 16:10:57 +01003271 WARN_ON(i915_verify_lists(dev));
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003272
Chris Wilson05394f32010-11-08 19:18:58 +00003273 if (obj->gtt_space != NULL) {
3274 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3275 (map_and_fenceable && !obj->map_and_fenceable)) {
3276 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003277 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003278 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3279 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003280 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003281 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003282 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003283 ret = i915_gem_object_unbind(obj);
3284 if (ret)
3285 return ret;
3286 }
3287 }
3288
Chris Wilson05394f32010-11-08 19:18:58 +00003289 if (obj->gtt_space == NULL) {
Chris Wilsona00b10c2010-09-24 21:15:47 +01003290 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003291 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01003292 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003293 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00003294 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003295
Chris Wilson05394f32010-11-08 19:18:58 +00003296 if (obj->pin_count++ == 0) {
Chris Wilson05394f32010-11-08 19:18:58 +00003297 if (!obj->active)
3298 list_move_tail(&obj->mm_list,
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003299 &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003300 }
Chris Wilson6299f992010-11-24 12:23:44 +00003301 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003302
Chris Wilson23bc5982010-09-29 16:10:57 +01003303 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003304 return 0;
3305}
3306
3307void
Chris Wilson05394f32010-11-08 19:18:58 +00003308i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003309{
Chris Wilson05394f32010-11-08 19:18:58 +00003310 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003311 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003312
Chris Wilson23bc5982010-09-29 16:10:57 +01003313 WARN_ON(i915_verify_lists(dev));
Chris Wilson05394f32010-11-08 19:18:58 +00003314 BUG_ON(obj->pin_count == 0);
3315 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003316
Chris Wilson05394f32010-11-08 19:18:58 +00003317 if (--obj->pin_count == 0) {
3318 if (!obj->active)
3319 list_move_tail(&obj->mm_list,
Eric Anholt673a3942008-07-30 12:06:12 -07003320 &dev_priv->mm.inactive_list);
Chris Wilson6299f992010-11-24 12:23:44 +00003321 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003322 }
Chris Wilson23bc5982010-09-29 16:10:57 +01003323 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003324}
3325
3326int
3327i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003328 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003329{
3330 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003331 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003332 int ret;
3333
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003334 ret = i915_mutex_lock_interruptible(dev);
3335 if (ret)
3336 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003337
Chris Wilson05394f32010-11-08 19:18:58 +00003338 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003339 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003340 ret = -ENOENT;
3341 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003342 }
Eric Anholt673a3942008-07-30 12:06:12 -07003343
Chris Wilson05394f32010-11-08 19:18:58 +00003344 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003345 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003346 ret = -EINVAL;
3347 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003348 }
3349
Chris Wilson05394f32010-11-08 19:18:58 +00003350 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003351 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3352 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003353 ret = -EINVAL;
3354 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003355 }
3356
Chris Wilson05394f32010-11-08 19:18:58 +00003357 obj->user_pin_count++;
3358 obj->pin_filp = file;
3359 if (obj->user_pin_count == 1) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01003360 ret = i915_gem_object_pin(obj, args->alignment, true);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003361 if (ret)
3362 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003363 }
3364
3365 /* XXX - flush the CPU caches for pinned objects
3366 * as the X server doesn't manage domains yet
3367 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003368 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003369 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003370out:
Chris Wilson05394f32010-11-08 19:18:58 +00003371 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003372unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003373 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003374 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003375}
3376
3377int
3378i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003379 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003380{
3381 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003382 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003383 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003384
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003385 ret = i915_mutex_lock_interruptible(dev);
3386 if (ret)
3387 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003388
Chris Wilson05394f32010-11-08 19:18:58 +00003389 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003390 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003391 ret = -ENOENT;
3392 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003393 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003394
Chris Wilson05394f32010-11-08 19:18:58 +00003395 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003396 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3397 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003398 ret = -EINVAL;
3399 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003400 }
Chris Wilson05394f32010-11-08 19:18:58 +00003401 obj->user_pin_count--;
3402 if (obj->user_pin_count == 0) {
3403 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003404 i915_gem_object_unpin(obj);
3405 }
Eric Anholt673a3942008-07-30 12:06:12 -07003406
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003407out:
Chris Wilson05394f32010-11-08 19:18:58 +00003408 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003409unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003410 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003411 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003412}
3413
3414int
3415i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003416 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003417{
3418 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003419 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003420 int ret;
3421
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003422 ret = i915_mutex_lock_interruptible(dev);
3423 if (ret)
3424 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003425
Chris Wilson05394f32010-11-08 19:18:58 +00003426 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003427 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003428 ret = -ENOENT;
3429 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003430 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003431
Chris Wilson0be555b2010-08-04 15:36:30 +01003432 /* Count all active objects as busy, even if they are currently not used
3433 * by the gpu. Users of this interface expect objects to eventually
3434 * become non-busy without any further actions, therefore emit any
3435 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003436 */
Chris Wilson05394f32010-11-08 19:18:58 +00003437 args->busy = obj->active;
Chris Wilson0be555b2010-08-04 15:36:30 +01003438 if (args->busy) {
3439 /* Unconditionally flush objects, even when the gpu still uses this
3440 * object. Userspace calling this function indicates that it wants to
3441 * use this buffer rather sooner than later, so issuing the required
3442 * flush earlier is beneficial.
3443 */
Chris Wilson1a1c6972010-12-07 23:00:20 +00003444 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00003445 ret = i915_gem_flush_ring(obj->ring,
Chris Wilson88241782011-01-07 17:09:48 +00003446 0, obj->base.write_domain);
Chris Wilson1a1c6972010-12-07 23:00:20 +00003447 } else if (obj->ring->outstanding_lazy_request ==
3448 obj->last_rendering_seqno) {
3449 struct drm_i915_gem_request *request;
3450
Chris Wilson7a194872010-12-07 10:38:40 +00003451 /* This ring is not being cleared by active usage,
3452 * so emit a request to do so.
3453 */
Chris Wilson1a1c6972010-12-07 23:00:20 +00003454 request = kzalloc(sizeof(*request), GFP_KERNEL);
Rakib Mullick457eafc2011-11-16 00:49:28 +06003455 if (request) {
Akshay Joshi0206e352011-08-16 15:34:10 -04003456 ret = i915_add_request(obj->ring, NULL, request);
Rakib Mullick457eafc2011-11-16 00:49:28 +06003457 if (ret)
3458 kfree(request);
3459 } else
Chris Wilson7a194872010-12-07 10:38:40 +00003460 ret = -ENOMEM;
3461 }
Chris Wilson0be555b2010-08-04 15:36:30 +01003462
3463 /* Update the active list for the hardware's current position.
3464 * Otherwise this only updates on a delayed timer or when irqs
3465 * are actually unmasked, and our working set ends up being
3466 * larger than required.
3467 */
Chris Wilsondb53a302011-02-03 11:57:46 +00003468 i915_gem_retire_requests_ring(obj->ring);
Chris Wilson0be555b2010-08-04 15:36:30 +01003469
Chris Wilson05394f32010-11-08 19:18:58 +00003470 args->busy = obj->active;
Chris Wilson0be555b2010-08-04 15:36:30 +01003471 }
Eric Anholt673a3942008-07-30 12:06:12 -07003472
Chris Wilson05394f32010-11-08 19:18:58 +00003473 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003474unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003475 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003476 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003477}
3478
3479int
3480i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3481 struct drm_file *file_priv)
3482{
Akshay Joshi0206e352011-08-16 15:34:10 -04003483 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003484}
3485
Chris Wilson3ef94da2009-09-14 16:50:29 +01003486int
3487i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3488 struct drm_file *file_priv)
3489{
3490 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003491 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003492 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003493
3494 switch (args->madv) {
3495 case I915_MADV_DONTNEED:
3496 case I915_MADV_WILLNEED:
3497 break;
3498 default:
3499 return -EINVAL;
3500 }
3501
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003502 ret = i915_mutex_lock_interruptible(dev);
3503 if (ret)
3504 return ret;
3505
Chris Wilson05394f32010-11-08 19:18:58 +00003506 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003507 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003508 ret = -ENOENT;
3509 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003510 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003511
Chris Wilson05394f32010-11-08 19:18:58 +00003512 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003513 ret = -EINVAL;
3514 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003515 }
3516
Chris Wilson05394f32010-11-08 19:18:58 +00003517 if (obj->madv != __I915_MADV_PURGED)
3518 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003519
Chris Wilson2d7ef392009-09-20 23:13:10 +01003520 /* if the object is no longer bound, discard its backing storage */
Chris Wilson05394f32010-11-08 19:18:58 +00003521 if (i915_gem_object_is_purgeable(obj) &&
3522 obj->gtt_space == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003523 i915_gem_object_truncate(obj);
3524
Chris Wilson05394f32010-11-08 19:18:58 +00003525 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003526
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003527out:
Chris Wilson05394f32010-11-08 19:18:58 +00003528 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003529unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003530 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003531 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003532}
3533
Chris Wilson05394f32010-11-08 19:18:58 +00003534struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3535 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003536{
Chris Wilson73aa8082010-09-30 11:46:12 +01003537 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc397b902010-04-09 19:05:07 +00003538 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003539 struct address_space *mapping;
Daniel Vetterc397b902010-04-09 19:05:07 +00003540
3541 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
3542 if (obj == NULL)
3543 return NULL;
3544
3545 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3546 kfree(obj);
3547 return NULL;
3548 }
3549
Hugh Dickins5949eac2011-06-27 16:18:18 -07003550 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
3551 mapping_set_gfp_mask(mapping, GFP_HIGHUSER | __GFP_RECLAIMABLE);
3552
Chris Wilson73aa8082010-09-30 11:46:12 +01003553 i915_gem_info_add_obj(dev_priv, size);
3554
Daniel Vetterc397b902010-04-09 19:05:07 +00003555 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3556 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3557
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003558 if (HAS_LLC(dev)) {
3559 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003560 * cache) for about a 10% performance improvement
3561 * compared to uncached. Graphics requests other than
3562 * display scanout are coherent with the CPU in
3563 * accessing this cache. This means in this mode we
3564 * don't need to clflush on the CPU side, and on the
3565 * GPU side we only need to flush internal caches to
3566 * get data visible to the CPU.
3567 *
3568 * However, we maintain the display planes as UC, and so
3569 * need to rebind when first used as such.
3570 */
3571 obj->cache_level = I915_CACHE_LLC;
3572 } else
3573 obj->cache_level = I915_CACHE_NONE;
3574
Daniel Vetter62b8b212010-04-09 19:05:08 +00003575 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00003576 obj->fence_reg = I915_FENCE_REG_NONE;
Chris Wilson69dc4982010-10-19 10:36:51 +01003577 INIT_LIST_HEAD(&obj->mm_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003578 INIT_LIST_HEAD(&obj->gtt_list);
Chris Wilson69dc4982010-10-19 10:36:51 +01003579 INIT_LIST_HEAD(&obj->ring_list);
Chris Wilson432e58e2010-11-25 19:32:06 +00003580 INIT_LIST_HEAD(&obj->exec_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003581 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003582 obj->madv = I915_MADV_WILLNEED;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003583 /* Avoid an unnecessary call to unbind on the first bind. */
3584 obj->map_and_fenceable = true;
Daniel Vetterc397b902010-04-09 19:05:07 +00003585
Chris Wilson05394f32010-11-08 19:18:58 +00003586 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003587}
3588
Eric Anholt673a3942008-07-30 12:06:12 -07003589int i915_gem_init_object(struct drm_gem_object *obj)
3590{
Daniel Vetterc397b902010-04-09 19:05:07 +00003591 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003592
Eric Anholt673a3942008-07-30 12:06:12 -07003593 return 0;
3594}
3595
Chris Wilson05394f32010-11-08 19:18:58 +00003596static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003597{
Chris Wilson05394f32010-11-08 19:18:58 +00003598 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003599 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003600 int ret;
3601
3602 ret = i915_gem_object_unbind(obj);
3603 if (ret == -ERESTARTSYS) {
Chris Wilson05394f32010-11-08 19:18:58 +00003604 list_move(&obj->mm_list,
Chris Wilsonbe726152010-07-23 23:18:50 +01003605 &dev_priv->mm.deferred_free_list);
3606 return;
3607 }
3608
Chris Wilson26e12f892011-03-20 11:20:19 +00003609 trace_i915_gem_object_destroy(obj);
3610
Chris Wilson05394f32010-11-08 19:18:58 +00003611 if (obj->base.map_list.map)
Rob Clarkb464e9a2011-08-10 08:09:08 -05003612 drm_gem_free_mmap_offset(&obj->base);
Chris Wilsonbe726152010-07-23 23:18:50 +01003613
Chris Wilson05394f32010-11-08 19:18:58 +00003614 drm_gem_object_release(&obj->base);
3615 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003616
Chris Wilson05394f32010-11-08 19:18:58 +00003617 kfree(obj->page_cpu_valid);
3618 kfree(obj->bit_17);
3619 kfree(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003620}
3621
Chris Wilson05394f32010-11-08 19:18:58 +00003622void i915_gem_free_object(struct drm_gem_object *gem_obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003623{
Chris Wilson05394f32010-11-08 19:18:58 +00003624 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
3625 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003626
Chris Wilson05394f32010-11-08 19:18:58 +00003627 while (obj->pin_count > 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003628 i915_gem_object_unpin(obj);
3629
Chris Wilson05394f32010-11-08 19:18:58 +00003630 if (obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003631 i915_gem_detach_phys_object(dev, obj);
3632
Chris Wilsonbe726152010-07-23 23:18:50 +01003633 i915_gem_free_object_tail(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003634}
3635
Jesse Barnes5669fca2009-02-17 15:13:31 -08003636int
Eric Anholt673a3942008-07-30 12:06:12 -07003637i915_gem_idle(struct drm_device *dev)
3638{
3639 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003640 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003641
Keith Packard6dbe2772008-10-14 21:41:13 -07003642 mutex_lock(&dev->struct_mutex);
3643
Chris Wilson87acb0a2010-10-19 10:13:00 +01003644 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003645 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003646 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003647 }
Eric Anholt673a3942008-07-30 12:06:12 -07003648
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08003649 ret = i915_gpu_idle(dev, true);
Keith Packard6dbe2772008-10-14 21:41:13 -07003650 if (ret) {
3651 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003652 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003653 }
Eric Anholt673a3942008-07-30 12:06:12 -07003654
Chris Wilson29105cc2010-01-07 10:39:13 +00003655 /* Under UMS, be paranoid and evict. */
3656 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson5eac3ab2010-10-31 08:49:47 +00003657 ret = i915_gem_evict_inactive(dev, false);
Chris Wilson29105cc2010-01-07 10:39:13 +00003658 if (ret) {
3659 mutex_unlock(&dev->struct_mutex);
3660 return ret;
3661 }
3662 }
3663
Chris Wilson312817a2010-11-22 11:50:11 +00003664 i915_gem_reset_fences(dev);
3665
Chris Wilson29105cc2010-01-07 10:39:13 +00003666 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3667 * We need to replace this with a semaphore, or something.
3668 * And not confound mm.suspended!
3669 */
3670 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02003671 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003672
3673 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003674 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003675
Keith Packard6dbe2772008-10-14 21:41:13 -07003676 mutex_unlock(&dev->struct_mutex);
3677
Chris Wilson29105cc2010-01-07 10:39:13 +00003678 /* Cancel the retire work handler, which should be idle now. */
3679 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3680
Eric Anholt673a3942008-07-30 12:06:12 -07003681 return 0;
3682}
3683
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003684void i915_gem_init_swizzling(struct drm_device *dev)
3685{
3686 drm_i915_private_t *dev_priv = dev->dev_private;
3687
3688 if (INTEL_INFO(dev)->gen < 6 ||
3689 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3690 return;
3691
3692 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3693 DISP_TILE_SURFACE_SWIZZLING);
3694
3695 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3696 if (IS_GEN6(dev))
3697 I915_WRITE(ARB_MODE, ARB_MODE_ENABLE(ARB_MODE_SWIZZLE_SNB));
3698 else
3699 I915_WRITE(ARB_MODE, ARB_MODE_ENABLE(ARB_MODE_SWIZZLE_IVB));
3700}
Eric Anholt673a3942008-07-30 12:06:12 -07003701int
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003702i915_gem_init_hw(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003703{
3704 drm_i915_private_t *dev_priv = dev->dev_private;
3705 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003706
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003707 i915_gem_init_swizzling(dev);
3708
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003709 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003710 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003711 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003712
3713 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003714 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003715 if (ret)
3716 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003717 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003718
Chris Wilson549f7362010-10-19 11:19:32 +01003719 if (HAS_BLT(dev)) {
3720 ret = intel_init_blt_ring_buffer(dev);
3721 if (ret)
3722 goto cleanup_bsd_ring;
3723 }
3724
Chris Wilson6f392d5482010-08-07 11:01:22 +01003725 dev_priv->next_seqno = 1;
3726
Chris Wilson68f95ba2010-05-27 13:18:22 +01003727 return 0;
3728
Chris Wilson549f7362010-10-19 11:19:32 +01003729cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003730 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003731cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003732 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003733 return ret;
3734}
3735
3736void
3737i915_gem_cleanup_ringbuffer(struct drm_device *dev)
3738{
3739 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003740 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003741
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003742 for (i = 0; i < I915_NUM_RINGS; i++)
3743 intel_cleanup_ring_buffer(&dev_priv->ring[i]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003744}
3745
3746int
Eric Anholt673a3942008-07-30 12:06:12 -07003747i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
3748 struct drm_file *file_priv)
3749{
3750 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003751 int ret, i;
Eric Anholt673a3942008-07-30 12:06:12 -07003752
Jesse Barnes79e53942008-11-07 14:24:08 -08003753 if (drm_core_check_feature(dev, DRIVER_MODESET))
3754 return 0;
3755
Ben Gamariba1234d2009-09-14 17:48:47 -04003756 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003757 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04003758 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07003759 }
3760
Eric Anholt673a3942008-07-30 12:06:12 -07003761 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003762 dev_priv->mm.suspended = 0;
3763
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003764 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003765 if (ret != 0) {
3766 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003767 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003768 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003769
Chris Wilson69dc4982010-10-19 10:36:51 +01003770 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07003771 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
3772 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003773 for (i = 0; i < I915_NUM_RINGS; i++) {
3774 BUG_ON(!list_empty(&dev_priv->ring[i].active_list));
3775 BUG_ON(!list_empty(&dev_priv->ring[i].request_list));
3776 }
Eric Anholt673a3942008-07-30 12:06:12 -07003777 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003778
Chris Wilson5f353082010-06-07 14:03:03 +01003779 ret = drm_irq_install(dev);
3780 if (ret)
3781 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003782
Eric Anholt673a3942008-07-30 12:06:12 -07003783 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01003784
3785cleanup_ringbuffer:
3786 mutex_lock(&dev->struct_mutex);
3787 i915_gem_cleanup_ringbuffer(dev);
3788 dev_priv->mm.suspended = 1;
3789 mutex_unlock(&dev->struct_mutex);
3790
3791 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003792}
3793
3794int
3795i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
3796 struct drm_file *file_priv)
3797{
Jesse Barnes79e53942008-11-07 14:24:08 -08003798 if (drm_core_check_feature(dev, DRIVER_MODESET))
3799 return 0;
3800
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003801 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07003802 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003803}
3804
3805void
3806i915_gem_lastclose(struct drm_device *dev)
3807{
3808 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003809
Eric Anholte806b492009-01-22 09:56:58 -08003810 if (drm_core_check_feature(dev, DRIVER_MODESET))
3811 return;
3812
Keith Packard6dbe2772008-10-14 21:41:13 -07003813 ret = i915_gem_idle(dev);
3814 if (ret)
3815 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07003816}
3817
Chris Wilson64193402010-10-24 12:38:05 +01003818static void
3819init_ring_lists(struct intel_ring_buffer *ring)
3820{
3821 INIT_LIST_HEAD(&ring->active_list);
3822 INIT_LIST_HEAD(&ring->request_list);
3823 INIT_LIST_HEAD(&ring->gpu_write_list);
3824}
3825
Eric Anholt673a3942008-07-30 12:06:12 -07003826void
3827i915_gem_load(struct drm_device *dev)
3828{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003829 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07003830 drm_i915_private_t *dev_priv = dev->dev_private;
3831
Chris Wilson69dc4982010-10-19 10:36:51 +01003832 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003833 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
3834 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003835 INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07003836 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilsonbe726152010-07-23 23:18:50 +01003837 INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003838 INIT_LIST_HEAD(&dev_priv->mm.gtt_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003839 for (i = 0; i < I915_NUM_RINGS; i++)
3840 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02003841 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02003842 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003843 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
3844 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003845 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01003846
Dave Airlie94400122010-07-20 13:15:31 +10003847 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
3848 if (IS_GEN3(dev)) {
3849 u32 tmp = I915_READ(MI_ARB_STATE);
3850 if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
3851 /* arb state is a masked write, so set bit + bit in mask */
3852 tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
3853 I915_WRITE(MI_ARB_STATE, tmp);
3854 }
3855 }
3856
Chris Wilson72bfa192010-12-19 11:42:05 +00003857 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
3858
Jesse Barnesde151cf2008-11-12 10:03:55 -08003859 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08003860 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3861 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003862
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003863 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08003864 dev_priv->num_fence_regs = 16;
3865 else
3866 dev_priv->num_fence_regs = 8;
3867
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003868 /* Initialize fence registers to zero */
Eric Anholt10ed13e2011-05-06 13:53:49 -07003869 for (i = 0; i < dev_priv->num_fence_regs; i++) {
3870 i915_gem_clear_fence_reg(dev, &dev_priv->fence_regs[i]);
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003871 }
Eric Anholt10ed13e2011-05-06 13:53:49 -07003872
Eric Anholt673a3942008-07-30 12:06:12 -07003873 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003874 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01003875
Chris Wilsonce453d82011-02-21 14:43:56 +00003876 dev_priv->mm.interruptible = true;
3877
Chris Wilson17250b72010-10-28 12:51:39 +01003878 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
3879 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
3880 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07003881}
Dave Airlie71acb5e2008-12-30 20:31:46 +10003882
3883/*
3884 * Create a physically contiguous memory object for this object
3885 * e.g. for cursor + overlay regs
3886 */
Chris Wilson995b6762010-08-20 13:23:26 +01003887static int i915_gem_init_phys_object(struct drm_device *dev,
3888 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003889{
3890 drm_i915_private_t *dev_priv = dev->dev_private;
3891 struct drm_i915_gem_phys_object *phys_obj;
3892 int ret;
3893
3894 if (dev_priv->mm.phys_objs[id - 1] || !size)
3895 return 0;
3896
Eric Anholt9a298b22009-03-24 12:23:04 -07003897 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003898 if (!phys_obj)
3899 return -ENOMEM;
3900
3901 phys_obj->id = id;
3902
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003903 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003904 if (!phys_obj->handle) {
3905 ret = -ENOMEM;
3906 goto kfree_obj;
3907 }
3908#ifdef CONFIG_X86
3909 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
3910#endif
3911
3912 dev_priv->mm.phys_objs[id - 1] = phys_obj;
3913
3914 return 0;
3915kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07003916 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003917 return ret;
3918}
3919
Chris Wilson995b6762010-08-20 13:23:26 +01003920static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003921{
3922 drm_i915_private_t *dev_priv = dev->dev_private;
3923 struct drm_i915_gem_phys_object *phys_obj;
3924
3925 if (!dev_priv->mm.phys_objs[id - 1])
3926 return;
3927
3928 phys_obj = dev_priv->mm.phys_objs[id - 1];
3929 if (phys_obj->cur_obj) {
3930 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
3931 }
3932
3933#ifdef CONFIG_X86
3934 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
3935#endif
3936 drm_pci_free(dev, phys_obj->handle);
3937 kfree(phys_obj);
3938 dev_priv->mm.phys_objs[id - 1] = NULL;
3939}
3940
3941void i915_gem_free_all_phys_object(struct drm_device *dev)
3942{
3943 int i;
3944
Dave Airlie260883c2009-01-22 17:58:49 +10003945 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003946 i915_gem_free_phys_object(dev, i);
3947}
3948
3949void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00003950 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003951{
Chris Wilson05394f32010-11-08 19:18:58 +00003952 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01003953 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003954 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003955 int page_count;
3956
Chris Wilson05394f32010-11-08 19:18:58 +00003957 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003958 return;
Chris Wilson05394f32010-11-08 19:18:58 +00003959 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003960
Chris Wilson05394f32010-11-08 19:18:58 +00003961 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003962 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07003963 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01003964 if (!IS_ERR(page)) {
3965 char *dst = kmap_atomic(page);
3966 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
3967 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003968
Chris Wilsone5281cc2010-10-28 13:45:36 +01003969 drm_clflush_pages(&page, 1);
3970
3971 set_page_dirty(page);
3972 mark_page_accessed(page);
3973 page_cache_release(page);
3974 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10003975 }
Daniel Vetter40ce6572010-11-05 18:12:18 +01003976 intel_gtt_chipset_flush();
Chris Wilsond78b47b2009-06-17 21:52:49 +01003977
Chris Wilson05394f32010-11-08 19:18:58 +00003978 obj->phys_obj->cur_obj = NULL;
3979 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003980}
3981
3982int
3983i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00003984 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003985 int id,
3986 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003987{
Chris Wilson05394f32010-11-08 19:18:58 +00003988 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003989 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003990 int ret = 0;
3991 int page_count;
3992 int i;
3993
3994 if (id > I915_MAX_PHYS_OBJECT)
3995 return -EINVAL;
3996
Chris Wilson05394f32010-11-08 19:18:58 +00003997 if (obj->phys_obj) {
3998 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003999 return 0;
4000 i915_gem_detach_phys_object(dev, obj);
4001 }
4002
Dave Airlie71acb5e2008-12-30 20:31:46 +10004003 /* create a new object */
4004 if (!dev_priv->mm.phys_objs[id - 1]) {
4005 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004006 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004007 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004008 DRM_ERROR("failed to init phys object %d size: %zu\n",
4009 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004010 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004011 }
4012 }
4013
4014 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004015 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4016 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004017
Chris Wilson05394f32010-11-08 19:18:58 +00004018 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004019
4020 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004021 struct page *page;
4022 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004023
Hugh Dickins5949eac2011-06-27 16:18:18 -07004024 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004025 if (IS_ERR(page))
4026 return PTR_ERR(page);
4027
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004028 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004029 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004030 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004031 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004032
4033 mark_page_accessed(page);
4034 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004035 }
4036
4037 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004038}
4039
4040static int
Chris Wilson05394f32010-11-08 19:18:58 +00004041i915_gem_phys_pwrite(struct drm_device *dev,
4042 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004043 struct drm_i915_gem_pwrite *args,
4044 struct drm_file *file_priv)
4045{
Chris Wilson05394f32010-11-08 19:18:58 +00004046 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004047 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004048
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004049 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4050 unsigned long unwritten;
4051
4052 /* The physical object once assigned is fixed for the lifetime
4053 * of the obj, so we can safely drop the lock and continue
4054 * to access vaddr.
4055 */
4056 mutex_unlock(&dev->struct_mutex);
4057 unwritten = copy_from_user(vaddr, user_data, args->size);
4058 mutex_lock(&dev->struct_mutex);
4059 if (unwritten)
4060 return -EFAULT;
4061 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004062
Daniel Vetter40ce6572010-11-05 18:12:18 +01004063 intel_gtt_chipset_flush();
Dave Airlie71acb5e2008-12-30 20:31:46 +10004064 return 0;
4065}
Eric Anholtb9624422009-06-03 07:27:35 +00004066
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004067void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004068{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004069 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004070
4071 /* Clean up our request list when the client is going away, so that
4072 * later retire_requests won't dereference our soon-to-be-gone
4073 * file_priv.
4074 */
Chris Wilson1c255952010-09-26 11:03:27 +01004075 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004076 while (!list_empty(&file_priv->mm.request_list)) {
4077 struct drm_i915_gem_request *request;
4078
4079 request = list_first_entry(&file_priv->mm.request_list,
4080 struct drm_i915_gem_request,
4081 client_list);
4082 list_del(&request->client_list);
4083 request->file_priv = NULL;
4084 }
Chris Wilson1c255952010-09-26 11:03:27 +01004085 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004086}
Chris Wilson31169712009-09-14 16:50:28 +01004087
Chris Wilson31169712009-09-14 16:50:28 +01004088static int
Chris Wilson1637ef42010-04-20 17:10:35 +01004089i915_gpu_is_active(struct drm_device *dev)
4090{
4091 drm_i915_private_t *dev_priv = dev->dev_private;
4092 int lists_empty;
4093
Chris Wilson1637ef42010-04-20 17:10:35 +01004094 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Chris Wilson17250b72010-10-28 12:51:39 +01004095 list_empty(&dev_priv->mm.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01004096
4097 return !lists_empty;
4098}
4099
4100static int
Ying Han1495f232011-05-24 17:12:27 -07004101i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004102{
Chris Wilson17250b72010-10-28 12:51:39 +01004103 struct drm_i915_private *dev_priv =
4104 container_of(shrinker,
4105 struct drm_i915_private,
4106 mm.inactive_shrinker);
4107 struct drm_device *dev = dev_priv->dev;
4108 struct drm_i915_gem_object *obj, *next;
Ying Han1495f232011-05-24 17:12:27 -07004109 int nr_to_scan = sc->nr_to_scan;
Chris Wilson17250b72010-10-28 12:51:39 +01004110 int cnt;
4111
4112 if (!mutex_trylock(&dev->struct_mutex))
Chris Wilsonbbe2e112010-10-28 22:35:07 +01004113 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01004114
4115 /* "fast-path" to count number of available objects */
4116 if (nr_to_scan == 0) {
Chris Wilson17250b72010-10-28 12:51:39 +01004117 cnt = 0;
4118 list_for_each_entry(obj,
4119 &dev_priv->mm.inactive_list,
4120 mm_list)
4121 cnt++;
4122 mutex_unlock(&dev->struct_mutex);
4123 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01004124 }
4125
Chris Wilson1637ef42010-04-20 17:10:35 +01004126rescan:
Chris Wilson31169712009-09-14 16:50:28 +01004127 /* first scan for clean buffers */
Chris Wilson17250b72010-10-28 12:51:39 +01004128 i915_gem_retire_requests(dev);
Chris Wilson31169712009-09-14 16:50:28 +01004129
Chris Wilson17250b72010-10-28 12:51:39 +01004130 list_for_each_entry_safe(obj, next,
4131 &dev_priv->mm.inactive_list,
4132 mm_list) {
4133 if (i915_gem_object_is_purgeable(obj)) {
Chris Wilson20217462010-11-23 15:26:33 +00004134 if (i915_gem_object_unbind(obj) == 0 &&
4135 --nr_to_scan == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01004136 break;
Chris Wilson31169712009-09-14 16:50:28 +01004137 }
Chris Wilson31169712009-09-14 16:50:28 +01004138 }
4139
4140 /* second pass, evict/count anything still on the inactive list */
Chris Wilson17250b72010-10-28 12:51:39 +01004141 cnt = 0;
4142 list_for_each_entry_safe(obj, next,
4143 &dev_priv->mm.inactive_list,
4144 mm_list) {
Chris Wilson20217462010-11-23 15:26:33 +00004145 if (nr_to_scan &&
4146 i915_gem_object_unbind(obj) == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01004147 nr_to_scan--;
Chris Wilson20217462010-11-23 15:26:33 +00004148 else
Chris Wilson17250b72010-10-28 12:51:39 +01004149 cnt++;
Chris Wilson31169712009-09-14 16:50:28 +01004150 }
4151
Chris Wilson17250b72010-10-28 12:51:39 +01004152 if (nr_to_scan && i915_gpu_is_active(dev)) {
Chris Wilson1637ef42010-04-20 17:10:35 +01004153 /*
4154 * We are desperate for pages, so as a last resort, wait
4155 * for the GPU to finish and discard whatever we can.
4156 * This has a dramatic impact to reduce the number of
4157 * OOM-killer events whilst running the GPU aggressively.
4158 */
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08004159 if (i915_gpu_idle(dev, true) == 0)
Chris Wilson1637ef42010-04-20 17:10:35 +01004160 goto rescan;
4161 }
Chris Wilson17250b72010-10-28 12:51:39 +01004162 mutex_unlock(&dev->struct_mutex);
4163 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01004164}