blob: cbf426ec92e3f6078fcdae5ec9a3482ec447913b [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Matt Roperc196e1d2015-01-21 16:35:48 -080040#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/drm_dp_helper.h>
42#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070043#include <drm/drm_plane_helper.h>
44#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080045#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Matt Roper465c1202014-05-29 08:06:54 -070047/* Primary plane formats supported by all gen */
48#define COMMON_PRIMARY_FORMATS \
49 DRM_FORMAT_C8, \
50 DRM_FORMAT_RGB565, \
51 DRM_FORMAT_XRGB8888, \
52 DRM_FORMAT_ARGB8888
53
54/* Primary plane formats for gen <= 3 */
55static const uint32_t intel_primary_formats_gen2[] = {
56 COMMON_PRIMARY_FORMATS,
57 DRM_FORMAT_XRGB1555,
58 DRM_FORMAT_ARGB1555,
59};
60
61/* Primary plane formats for gen >= 4 */
62static const uint32_t intel_primary_formats_gen4[] = {
63 COMMON_PRIMARY_FORMATS, \
64 DRM_FORMAT_XBGR8888,
65 DRM_FORMAT_ABGR8888,
66 DRM_FORMAT_XRGB2101010,
67 DRM_FORMAT_ARGB2101010,
68 DRM_FORMAT_XBGR2101010,
69 DRM_FORMAT_ABGR2101010,
70};
71
Matt Roper3d7d6512014-06-10 08:28:13 -070072/* Cursor formats */
73static const uint32_t intel_cursor_formats[] = {
74 DRM_FORMAT_ARGB8888,
75};
76
Chris Wilson6b383a72010-09-13 13:54:26 +010077static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080078
Jesse Barnesf1f644d2013-06-27 00:39:25 +030079static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020080 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030081static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020082 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030083
Damien Lespiaue7457a92013-08-08 22:28:59 +010084static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
85 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080086static int intel_framebuffer_init(struct drm_device *dev,
87 struct intel_framebuffer *ifb,
88 struct drm_mode_fb_cmd2 *mode_cmd,
89 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020090static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
91static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020092static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070093 struct intel_link_m_n *m_n,
94 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020095static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020096static void haswell_set_pipeconf(struct drm_crtc *crtc);
97static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +020098static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020099 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200100static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200101 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800102static void intel_begin_crtc_commit(struct drm_crtc *crtc);
103static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100104
Dave Airlie0e32b392014-05-02 14:02:48 +1000105static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
106{
107 if (!connector->mst_port)
108 return connector->encoder;
109 else
110 return &connector->mst_port->mst_encoders[pipe]->base;
111}
112
Jesse Barnes79e53942008-11-07 14:24:08 -0800113typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800115} intel_range_t;
116
117typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 int dot_limit;
119 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800120} intel_p2_t;
121
Ma Lingd4906092009-03-18 20:13:27 +0800122typedef struct intel_limit intel_limit_t;
123struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 intel_range_t dot, vco, n, m, m1, m2, p, p1;
125 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800126};
Jesse Barnes79e53942008-11-07 14:24:08 -0800127
Daniel Vetterd2acd212012-10-20 20:57:43 +0200128int
129intel_pch_rawclk(struct drm_device *dev)
130{
131 struct drm_i915_private *dev_priv = dev->dev_private;
132
133 WARN_ON(!HAS_PCH_SPLIT(dev));
134
135 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
136}
137
Chris Wilson021357a2010-09-07 20:54:59 +0100138static inline u32 /* units of 100MHz */
139intel_fdi_link_freq(struct drm_device *dev)
140{
Chris Wilson8b99e682010-10-13 09:59:17 +0100141 if (IS_GEN5(dev)) {
142 struct drm_i915_private *dev_priv = dev->dev_private;
143 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
144 } else
145 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100146}
147
Daniel Vetter5d536e22013-07-06 12:52:06 +0200148static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400149 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200150 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200151 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400152 .m = { .min = 96, .max = 140 },
153 .m1 = { .min = 18, .max = 26 },
154 .m2 = { .min = 6, .max = 16 },
155 .p = { .min = 4, .max = 128 },
156 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700157 .p2 = { .dot_limit = 165000,
158 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700159};
160
Daniel Vetter5d536e22013-07-06 12:52:06 +0200161static const intel_limit_t intel_limits_i8xx_dvo = {
162 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200163 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200164 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200165 .m = { .min = 96, .max = 140 },
166 .m1 = { .min = 18, .max = 26 },
167 .m2 = { .min = 6, .max = 16 },
168 .p = { .min = 4, .max = 128 },
169 .p1 = { .min = 2, .max = 33 },
170 .p2 = { .dot_limit = 165000,
171 .p2_slow = 4, .p2_fast = 4 },
172};
173
Keith Packarde4b36692009-06-05 19:22:17 -0700174static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400175 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200176 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200177 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400178 .m = { .min = 96, .max = 140 },
179 .m1 = { .min = 18, .max = 26 },
180 .m2 = { .min = 6, .max = 16 },
181 .p = { .min = 4, .max = 128 },
182 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .p2 = { .dot_limit = 165000,
184 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700185};
Eric Anholt273e27c2011-03-30 13:01:10 -0700186
Keith Packarde4b36692009-06-05 19:22:17 -0700187static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400188 .dot = { .min = 20000, .max = 400000 },
189 .vco = { .min = 1400000, .max = 2800000 },
190 .n = { .min = 1, .max = 6 },
191 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100192 .m1 = { .min = 8, .max = 18 },
193 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400194 .p = { .min = 5, .max = 80 },
195 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700196 .p2 = { .dot_limit = 200000,
197 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700198};
199
200static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400201 .dot = { .min = 20000, .max = 400000 },
202 .vco = { .min = 1400000, .max = 2800000 },
203 .n = { .min = 1, .max = 6 },
204 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100205 .m1 = { .min = 8, .max = 18 },
206 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 .p = { .min = 7, .max = 98 },
208 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700209 .p2 = { .dot_limit = 112000,
210 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Eric Anholt273e27c2011-03-30 13:01:10 -0700213
Keith Packarde4b36692009-06-05 19:22:17 -0700214static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700215 .dot = { .min = 25000, .max = 270000 },
216 .vco = { .min = 1750000, .max = 3500000},
217 .n = { .min = 1, .max = 4 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 10, .max = 30 },
222 .p1 = { .min = 1, .max = 3},
223 .p2 = { .dot_limit = 270000,
224 .p2_slow = 10,
225 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800226 },
Keith Packarde4b36692009-06-05 19:22:17 -0700227};
228
229static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 22000, .max = 400000 },
231 .vco = { .min = 1750000, .max = 3500000},
232 .n = { .min = 1, .max = 4 },
233 .m = { .min = 104, .max = 138 },
234 .m1 = { .min = 16, .max = 23 },
235 .m2 = { .min = 5, .max = 11 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8},
238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
242static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 20000, .max = 115000 },
244 .vco = { .min = 1750000, .max = 3500000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 104, .max = 138 },
247 .m1 = { .min = 17, .max = 23 },
248 .m2 = { .min = 5, .max = 11 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 0,
252 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800253 },
Keith Packarde4b36692009-06-05 19:22:17 -0700254};
255
256static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700257 .dot = { .min = 80000, .max = 224000 },
258 .vco = { .min = 1750000, .max = 3500000 },
259 .n = { .min = 1, .max = 3 },
260 .m = { .min = 104, .max = 138 },
261 .m1 = { .min = 17, .max = 23 },
262 .m2 = { .min = 5, .max = 11 },
263 .p = { .min = 14, .max = 42 },
264 .p1 = { .min = 2, .max = 6 },
265 .p2 = { .dot_limit = 0,
266 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800267 },
Keith Packarde4b36692009-06-05 19:22:17 -0700268};
269
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500270static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400271 .dot = { .min = 20000, .max = 400000},
272 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .n = { .min = 3, .max = 6 },
275 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .m1 = { .min = 0, .max = 0 },
278 .m2 = { .min = 0, .max = 254 },
279 .p = { .min = 5, .max = 80 },
280 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700281 .p2 = { .dot_limit = 200000,
282 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500285static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400286 .dot = { .min = 20000, .max = 400000 },
287 .vco = { .min = 1700000, .max = 3500000 },
288 .n = { .min = 3, .max = 6 },
289 .m = { .min = 2, .max = 256 },
290 .m1 = { .min = 0, .max = 0 },
291 .m2 = { .min = 0, .max = 254 },
292 .p = { .min = 7, .max = 112 },
293 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700294 .p2 = { .dot_limit = 112000,
295 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700296};
297
Eric Anholt273e27c2011-03-30 13:01:10 -0700298/* Ironlake / Sandybridge
299 *
300 * We calculate clock using (register_value + 2) for N/M1/M2, so here
301 * the range value for them is (actual_value - 2).
302 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800303static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .dot = { .min = 25000, .max = 350000 },
305 .vco = { .min = 1760000, .max = 3510000 },
306 .n = { .min = 1, .max = 5 },
307 .m = { .min = 79, .max = 127 },
308 .m1 = { .min = 12, .max = 22 },
309 .m2 = { .min = 5, .max = 9 },
310 .p = { .min = 5, .max = 80 },
311 .p1 = { .min = 1, .max = 8 },
312 .p2 = { .dot_limit = 225000,
313 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800316static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 25000, .max = 350000 },
318 .vco = { .min = 1760000, .max = 3510000 },
319 .n = { .min = 1, .max = 3 },
320 .m = { .min = 79, .max = 118 },
321 .m1 = { .min = 12, .max = 22 },
322 .m2 = { .min = 5, .max = 9 },
323 .p = { .min = 28, .max = 112 },
324 .p1 = { .min = 2, .max = 8 },
325 .p2 = { .dot_limit = 225000,
326 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800327};
328
329static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 350000 },
331 .vco = { .min = 1760000, .max = 3510000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 79, .max = 127 },
334 .m1 = { .min = 12, .max = 22 },
335 .m2 = { .min = 5, .max = 9 },
336 .p = { .min = 14, .max = 56 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 225000,
339 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800340};
341
Eric Anholt273e27c2011-03-30 13:01:10 -0700342/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 25000, .max = 350000 },
345 .vco = { .min = 1760000, .max = 3510000 },
346 .n = { .min = 1, .max = 2 },
347 .m = { .min = 79, .max = 126 },
348 .m1 = { .min = 12, .max = 22 },
349 .m2 = { .min = 5, .max = 9 },
350 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400351 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700352 .p2 = { .dot_limit = 225000,
353 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800354};
355
356static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700357 .dot = { .min = 25000, .max = 350000 },
358 .vco = { .min = 1760000, .max = 3510000 },
359 .n = { .min = 1, .max = 3 },
360 .m = { .min = 79, .max = 126 },
361 .m1 = { .min = 12, .max = 22 },
362 .m2 = { .min = 5, .max = 9 },
363 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 .p2 = { .dot_limit = 225000,
366 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800367};
368
Ville Syrjälädc730512013-09-24 21:26:30 +0300369static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300370 /*
371 * These are the data rate limits (measured in fast clocks)
372 * since those are the strictest limits we have. The fast
373 * clock and actual rate limits are more relaxed, so checking
374 * them would make no difference.
375 */
376 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200377 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700378 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700379 .m1 = { .min = 2, .max = 3 },
380 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300381 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300382 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700383};
384
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300385static const intel_limit_t intel_limits_chv = {
386 /*
387 * These are the data rate limits (measured in fast clocks)
388 * since those are the strictest limits we have. The fast
389 * clock and actual rate limits are more relaxed, so checking
390 * them would make no difference.
391 */
392 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200393 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300394 .n = { .min = 1, .max = 1 },
395 .m1 = { .min = 2, .max = 2 },
396 .m2 = { .min = 24 << 22, .max = 175 << 22 },
397 .p1 = { .min = 2, .max = 4 },
398 .p2 = { .p2_slow = 1, .p2_fast = 14 },
399};
400
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300401static void vlv_clock(int refclk, intel_clock_t *clock)
402{
403 clock->m = clock->m1 * clock->m2;
404 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200405 if (WARN_ON(clock->n == 0 || clock->p == 0))
406 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300407 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
408 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300409}
410
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300411/**
412 * Returns whether any output on the specified pipe is of the specified type
413 */
Damien Lespiau40935612014-10-29 11:16:59 +0000414bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300415{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300416 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300417 struct intel_encoder *encoder;
418
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300419 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300420 if (encoder->type == type)
421 return true;
422
423 return false;
424}
425
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200426/**
427 * Returns whether any output on the specified pipe will have the specified
428 * type after a staged modeset is complete, i.e., the same as
429 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
430 * encoder->crtc.
431 */
432static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
433{
434 struct drm_device *dev = crtc->base.dev;
435 struct intel_encoder *encoder;
436
437 for_each_intel_encoder(dev, encoder)
438 if (encoder->new_crtc == crtc && encoder->type == type)
439 return true;
440
441 return false;
442}
443
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300444static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
Chris Wilson1b894b52010-12-14 20:04:54 +0000445 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800446{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300447 struct drm_device *dev = crtc->base.dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800448 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800449
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200450 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100451 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000452 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800453 limit = &intel_limits_ironlake_dual_lvds_100m;
454 else
455 limit = &intel_limits_ironlake_dual_lvds;
456 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000457 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800458 limit = &intel_limits_ironlake_single_lvds_100m;
459 else
460 limit = &intel_limits_ironlake_single_lvds;
461 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200462 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800463 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800464
465 return limit;
466}
467
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300468static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
Ma Ling044c7c42009-03-18 20:13:23 +0800469{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300470 struct drm_device *dev = crtc->base.dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800471 const intel_limit_t *limit;
472
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200473 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100474 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700475 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800476 else
Keith Packarde4b36692009-06-05 19:22:17 -0700477 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200478 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
479 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700480 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200481 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700482 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800483 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700484 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800485
486 return limit;
487}
488
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300489static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800490{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300491 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 const intel_limit_t *limit;
493
Eric Anholtbad720f2009-10-22 16:11:14 -0700494 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000495 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800496 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800497 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500498 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200499 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500500 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800501 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500502 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300503 } else if (IS_CHERRYVIEW(dev)) {
504 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700505 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300506 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100507 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200508 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100509 limit = &intel_limits_i9xx_lvds;
510 else
511 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800512 } else {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200513 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700514 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200515 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700516 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200517 else
518 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800519 }
520 return limit;
521}
522
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500523/* m1 is reserved as 0 in Pineview, n is a ring counter */
524static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800525{
Shaohua Li21778322009-02-23 15:19:16 +0800526 clock->m = clock->m2 + 2;
527 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200528 if (WARN_ON(clock->n == 0 || clock->p == 0))
529 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300530 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
531 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800532}
533
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200534static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
535{
536 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
537}
538
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200539static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800540{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200541 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800542 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200543 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
544 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300545 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
546 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800547}
548
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300549static void chv_clock(int refclk, intel_clock_t *clock)
550{
551 clock->m = clock->m1 * clock->m2;
552 clock->p = clock->p1 * clock->p2;
553 if (WARN_ON(clock->n == 0 || clock->p == 0))
554 return;
555 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
556 clock->n << 22);
557 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
558}
559
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800560#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800561/**
562 * Returns whether the given set of divisors are valid for a given refclk with
563 * the given connectors.
564 */
565
Chris Wilson1b894b52010-12-14 20:04:54 +0000566static bool intel_PLL_is_valid(struct drm_device *dev,
567 const intel_limit_t *limit,
568 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800569{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300570 if (clock->n < limit->n.min || limit->n.max < clock->n)
571 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800572 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400573 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800574 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400577 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300578
579 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
580 if (clock->m1 <= clock->m2)
581 INTELPllInvalid("m1 <= m2\n");
582
583 if (!IS_VALLEYVIEW(dev)) {
584 if (clock->p < limit->p.min || limit->p.max < clock->p)
585 INTELPllInvalid("p out of range\n");
586 if (clock->m < limit->m.min || limit->m.max < clock->m)
587 INTELPllInvalid("m out of range\n");
588 }
589
Jesse Barnes79e53942008-11-07 14:24:08 -0800590 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400591 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
593 * connector, etc., rather than just a single range.
594 */
595 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400596 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800597
598 return true;
599}
600
Ma Lingd4906092009-03-18 20:13:27 +0800601static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300602i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800603 int target, int refclk, intel_clock_t *match_clock,
604 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800605{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300606 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800607 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 int err = target;
609
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200610 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100612 * For LVDS just rely on its current settings for dual-channel.
613 * We haven't figured out how to reliably set up different
614 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800615 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100616 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 clock.p2 = limit->p2.p2_fast;
618 else
619 clock.p2 = limit->p2.p2_slow;
620 } else {
621 if (target < limit->p2.dot_limit)
622 clock.p2 = limit->p2.p2_slow;
623 else
624 clock.p2 = limit->p2.p2_fast;
625 }
626
Akshay Joshi0206e352011-08-16 15:34:10 -0400627 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800628
Zhao Yakui42158662009-11-20 11:24:18 +0800629 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
630 clock.m1++) {
631 for (clock.m2 = limit->m2.min;
632 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200633 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800634 break;
635 for (clock.n = limit->n.min;
636 clock.n <= limit->n.max; clock.n++) {
637 for (clock.p1 = limit->p1.min;
638 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800639 int this_err;
640
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200641 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000642 if (!intel_PLL_is_valid(dev, limit,
643 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800644 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800645 if (match_clock &&
646 clock.p != match_clock->p)
647 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800648
649 this_err = abs(clock.dot - target);
650 if (this_err < err) {
651 *best_clock = clock;
652 err = this_err;
653 }
654 }
655 }
656 }
657 }
658
659 return (err != target);
660}
661
Ma Lingd4906092009-03-18 20:13:27 +0800662static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300663pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200664 int target, int refclk, intel_clock_t *match_clock,
665 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200666{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300667 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200668 intel_clock_t clock;
669 int err = target;
670
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200671 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200672 /*
673 * For LVDS just rely on its current settings for dual-channel.
674 * We haven't figured out how to reliably set up different
675 * single/dual channel state, if we even can.
676 */
677 if (intel_is_dual_link_lvds(dev))
678 clock.p2 = limit->p2.p2_fast;
679 else
680 clock.p2 = limit->p2.p2_slow;
681 } else {
682 if (target < limit->p2.dot_limit)
683 clock.p2 = limit->p2.p2_slow;
684 else
685 clock.p2 = limit->p2.p2_fast;
686 }
687
688 memset(best_clock, 0, sizeof(*best_clock));
689
690 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
691 clock.m1++) {
692 for (clock.m2 = limit->m2.min;
693 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200694 for (clock.n = limit->n.min;
695 clock.n <= limit->n.max; clock.n++) {
696 for (clock.p1 = limit->p1.min;
697 clock.p1 <= limit->p1.max; clock.p1++) {
698 int this_err;
699
700 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800701 if (!intel_PLL_is_valid(dev, limit,
702 &clock))
703 continue;
704 if (match_clock &&
705 clock.p != match_clock->p)
706 continue;
707
708 this_err = abs(clock.dot - target);
709 if (this_err < err) {
710 *best_clock = clock;
711 err = this_err;
712 }
713 }
714 }
715 }
716 }
717
718 return (err != target);
719}
720
Ma Lingd4906092009-03-18 20:13:27 +0800721static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300722g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200723 int target, int refclk, intel_clock_t *match_clock,
724 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800725{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300726 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800727 intel_clock_t clock;
728 int max_n;
729 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400730 /* approximately equals target * 0.00585 */
731 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800732 found = false;
733
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200734 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100735 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800736 clock.p2 = limit->p2.p2_fast;
737 else
738 clock.p2 = limit->p2.p2_slow;
739 } else {
740 if (target < limit->p2.dot_limit)
741 clock.p2 = limit->p2.p2_slow;
742 else
743 clock.p2 = limit->p2.p2_fast;
744 }
745
746 memset(best_clock, 0, sizeof(*best_clock));
747 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200748 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800749 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200750 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800751 for (clock.m1 = limit->m1.max;
752 clock.m1 >= limit->m1.min; clock.m1--) {
753 for (clock.m2 = limit->m2.max;
754 clock.m2 >= limit->m2.min; clock.m2--) {
755 for (clock.p1 = limit->p1.max;
756 clock.p1 >= limit->p1.min; clock.p1--) {
757 int this_err;
758
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200759 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000760 if (!intel_PLL_is_valid(dev, limit,
761 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800762 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000763
764 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800765 if (this_err < err_most) {
766 *best_clock = clock;
767 err_most = this_err;
768 max_n = clock.n;
769 found = true;
770 }
771 }
772 }
773 }
774 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800775 return found;
776}
Ma Lingd4906092009-03-18 20:13:27 +0800777
Zhenyu Wang2c072452009-06-05 15:38:42 +0800778static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300779vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200780 int target, int refclk, intel_clock_t *match_clock,
781 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700782{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300783 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300784 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300785 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300786 /* min update 19.2 MHz */
787 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300788 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700789
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300790 target *= 5; /* fast clock */
791
792 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700793
794 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300795 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300796 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300797 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300798 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300799 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700800 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300801 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300802 unsigned int ppm, diff;
803
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300804 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
805 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300806
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300807 vlv_clock(refclk, &clock);
808
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300809 if (!intel_PLL_is_valid(dev, limit,
810 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300811 continue;
812
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300813 diff = abs(clock.dot - target);
814 ppm = div_u64(1000000ULL * diff, target);
815
816 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300817 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300818 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300819 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300820 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300821
Ville Syrjäläc6861222013-09-24 21:26:21 +0300822 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300823 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300824 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300825 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700826 }
827 }
828 }
829 }
830 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700831
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300832 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700833}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700834
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300835static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300836chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300837 int target, int refclk, intel_clock_t *match_clock,
838 intel_clock_t *best_clock)
839{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300840 struct drm_device *dev = crtc->base.dev;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300841 intel_clock_t clock;
842 uint64_t m2;
843 int found = false;
844
845 memset(best_clock, 0, sizeof(*best_clock));
846
847 /*
848 * Based on hardware doc, the n always set to 1, and m1 always
849 * set to 2. If requires to support 200Mhz refclk, we need to
850 * revisit this because n may not 1 anymore.
851 */
852 clock.n = 1, clock.m1 = 2;
853 target *= 5; /* fast clock */
854
855 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
856 for (clock.p2 = limit->p2.p2_fast;
857 clock.p2 >= limit->p2.p2_slow;
858 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
859
860 clock.p = clock.p1 * clock.p2;
861
862 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
863 clock.n) << 22, refclk * clock.m1);
864
865 if (m2 > INT_MAX/clock.m1)
866 continue;
867
868 clock.m2 = m2;
869
870 chv_clock(refclk, &clock);
871
872 if (!intel_PLL_is_valid(dev, limit, &clock))
873 continue;
874
875 /* based on hardware requirement, prefer bigger p
876 */
877 if (clock.p > best_clock->p) {
878 *best_clock = clock;
879 found = true;
880 }
881 }
882 }
883
884 return found;
885}
886
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300887bool intel_crtc_active(struct drm_crtc *crtc)
888{
889 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
890
891 /* Be paranoid as we can arrive here with only partial
892 * state retrieved from the hardware during setup.
893 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100894 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300895 * as Haswell has gained clock readout/fastboot support.
896 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000897 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300898 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700899 *
900 * FIXME: The intel_crtc->active here should be switched to
901 * crtc->state->active once we have proper CRTC states wired up
902 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300903 */
Matt Roperc3d1f432015-03-09 10:19:23 -0700904 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200905 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300906}
907
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200908enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
909 enum pipe pipe)
910{
911 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
912 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
913
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200914 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200915}
916
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300917static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
918{
919 struct drm_i915_private *dev_priv = dev->dev_private;
920 u32 reg = PIPEDSL(pipe);
921 u32 line1, line2;
922 u32 line_mask;
923
924 if (IS_GEN2(dev))
925 line_mask = DSL_LINEMASK_GEN2;
926 else
927 line_mask = DSL_LINEMASK_GEN3;
928
929 line1 = I915_READ(reg) & line_mask;
930 mdelay(5);
931 line2 = I915_READ(reg) & line_mask;
932
933 return line1 == line2;
934}
935
Keith Packardab7ad7f2010-10-03 00:33:06 -0700936/*
937 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300938 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700939 *
940 * After disabling a pipe, we can't wait for vblank in the usual way,
941 * spinning on the vblank interrupt status bit, since we won't actually
942 * see an interrupt when the pipe is disabled.
943 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700944 * On Gen4 and above:
945 * wait for the pipe register state bit to turn off
946 *
947 * Otherwise:
948 * wait for the display line value to settle (it usually
949 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100950 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700951 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300952static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700953{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300954 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700955 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200956 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300957 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700958
Keith Packardab7ad7f2010-10-03 00:33:06 -0700959 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200960 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700961
Keith Packardab7ad7f2010-10-03 00:33:06 -0700962 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100963 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
964 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200965 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700966 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700967 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300968 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200969 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700970 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800971}
972
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000973/*
974 * ibx_digital_port_connected - is the specified port connected?
975 * @dev_priv: i915 private structure
976 * @port: the port to test
977 *
978 * Returns true if @port is connected, false otherwise.
979 */
980bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
981 struct intel_digital_port *port)
982{
983 u32 bit;
984
Damien Lespiauc36346e2012-12-13 16:09:03 +0000985 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +0200986 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000987 case PORT_B:
988 bit = SDE_PORTB_HOTPLUG;
989 break;
990 case PORT_C:
991 bit = SDE_PORTC_HOTPLUG;
992 break;
993 case PORT_D:
994 bit = SDE_PORTD_HOTPLUG;
995 break;
996 default:
997 return true;
998 }
999 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001000 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001001 case PORT_B:
1002 bit = SDE_PORTB_HOTPLUG_CPT;
1003 break;
1004 case PORT_C:
1005 bit = SDE_PORTC_HOTPLUG_CPT;
1006 break;
1007 case PORT_D:
1008 bit = SDE_PORTD_HOTPLUG_CPT;
1009 break;
1010 default:
1011 return true;
1012 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001013 }
1014
1015 return I915_READ(SDEISR) & bit;
1016}
1017
Jesse Barnesb24e7172011-01-04 15:09:30 -08001018static const char *state_string(bool enabled)
1019{
1020 return enabled ? "on" : "off";
1021}
1022
1023/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001024void assert_pll(struct drm_i915_private *dev_priv,
1025 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001026{
1027 int reg;
1028 u32 val;
1029 bool cur_state;
1030
1031 reg = DPLL(pipe);
1032 val = I915_READ(reg);
1033 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001034 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001035 "PLL state assertion failure (expected %s, current %s)\n",
1036 state_string(state), state_string(cur_state));
1037}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001038
Jani Nikula23538ef2013-08-27 15:12:22 +03001039/* XXX: the dsi pll is shared between MIPI DSI ports */
1040static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1041{
1042 u32 val;
1043 bool cur_state;
1044
1045 mutex_lock(&dev_priv->dpio_lock);
1046 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1047 mutex_unlock(&dev_priv->dpio_lock);
1048
1049 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001050 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001051 "DSI PLL state assertion failure (expected %s, current %s)\n",
1052 state_string(state), state_string(cur_state));
1053}
1054#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1055#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1056
Daniel Vetter55607e82013-06-16 21:42:39 +02001057struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001058intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001059{
Daniel Vettere2b78262013-06-07 23:10:03 +02001060 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1061
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001062 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001063 return NULL;
1064
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001065 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001066}
1067
Jesse Barnesb24e7172011-01-04 15:09:30 -08001068/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001069void assert_shared_dpll(struct drm_i915_private *dev_priv,
1070 struct intel_shared_dpll *pll,
1071 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001072{
Jesse Barnes040484a2011-01-03 12:14:26 -08001073 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001074 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001075
Chris Wilson92b27b02012-05-20 18:10:50 +01001076 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001077 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001078 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001079
Daniel Vetter53589012013-06-05 13:34:16 +02001080 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001081 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001082 "%s assertion failure (expected %s, current %s)\n",
1083 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001084}
Jesse Barnes040484a2011-01-03 12:14:26 -08001085
1086static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1087 enum pipe pipe, bool state)
1088{
1089 int reg;
1090 u32 val;
1091 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001092 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1093 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001094
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001095 if (HAS_DDI(dev_priv->dev)) {
1096 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001097 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001098 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001099 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001100 } else {
1101 reg = FDI_TX_CTL(pipe);
1102 val = I915_READ(reg);
1103 cur_state = !!(val & FDI_TX_ENABLE);
1104 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001105 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001106 "FDI TX state assertion failure (expected %s, current %s)\n",
1107 state_string(state), state_string(cur_state));
1108}
1109#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1110#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1111
1112static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1113 enum pipe pipe, bool state)
1114{
1115 int reg;
1116 u32 val;
1117 bool cur_state;
1118
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001119 reg = FDI_RX_CTL(pipe);
1120 val = I915_READ(reg);
1121 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001122 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001123 "FDI RX state assertion failure (expected %s, current %s)\n",
1124 state_string(state), state_string(cur_state));
1125}
1126#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1127#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1128
1129static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1130 enum pipe pipe)
1131{
1132 int reg;
1133 u32 val;
1134
1135 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001136 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001137 return;
1138
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001139 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001140 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001141 return;
1142
Jesse Barnes040484a2011-01-03 12:14:26 -08001143 reg = FDI_TX_CTL(pipe);
1144 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001145 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001146}
1147
Daniel Vetter55607e82013-06-16 21:42:39 +02001148void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1149 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001150{
1151 int reg;
1152 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001153 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001154
1155 reg = FDI_RX_CTL(pipe);
1156 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001157 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001158 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001159 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1160 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001161}
1162
Daniel Vetterb680c372014-09-19 18:27:27 +02001163void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1164 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001165{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001166 struct drm_device *dev = dev_priv->dev;
1167 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001168 u32 val;
1169 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001170 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001171
Jani Nikulabedd4db2014-08-22 15:04:13 +03001172 if (WARN_ON(HAS_DDI(dev)))
1173 return;
1174
1175 if (HAS_PCH_SPLIT(dev)) {
1176 u32 port_sel;
1177
Jesse Barnesea0760c2011-01-04 15:09:32 -08001178 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001179 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1180
1181 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1182 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1183 panel_pipe = PIPE_B;
1184 /* XXX: else fix for eDP */
1185 } else if (IS_VALLEYVIEW(dev)) {
1186 /* presumably write lock depends on pipe, not port select */
1187 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1188 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001189 } else {
1190 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001191 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1192 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001193 }
1194
1195 val = I915_READ(pp_reg);
1196 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001197 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001198 locked = false;
1199
Rob Clarke2c719b2014-12-15 13:56:32 -05001200 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001201 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001202 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001203}
1204
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001205static void assert_cursor(struct drm_i915_private *dev_priv,
1206 enum pipe pipe, bool state)
1207{
1208 struct drm_device *dev = dev_priv->dev;
1209 bool cur_state;
1210
Paulo Zanonid9d82082014-02-27 16:30:56 -03001211 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001212 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001213 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001214 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001215
Rob Clarke2c719b2014-12-15 13:56:32 -05001216 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001217 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1218 pipe_name(pipe), state_string(state), state_string(cur_state));
1219}
1220#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1221#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1222
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001223void assert_pipe(struct drm_i915_private *dev_priv,
1224 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001225{
1226 int reg;
1227 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001228 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001229 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1230 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001231
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001232 /* if we need the pipe quirk it must be always on */
1233 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1234 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001235 state = true;
1236
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001237 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001238 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001239 cur_state = false;
1240 } else {
1241 reg = PIPECONF(cpu_transcoder);
1242 val = I915_READ(reg);
1243 cur_state = !!(val & PIPECONF_ENABLE);
1244 }
1245
Rob Clarke2c719b2014-12-15 13:56:32 -05001246 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001247 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001248 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249}
1250
Chris Wilson931872f2012-01-16 23:01:13 +00001251static void assert_plane(struct drm_i915_private *dev_priv,
1252 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001253{
1254 int reg;
1255 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001256 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001257
1258 reg = DSPCNTR(plane);
1259 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001260 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001261 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001262 "plane %c assertion failure (expected %s, current %s)\n",
1263 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001264}
1265
Chris Wilson931872f2012-01-16 23:01:13 +00001266#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1267#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1268
Jesse Barnesb24e7172011-01-04 15:09:30 -08001269static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1270 enum pipe pipe)
1271{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001272 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001273 int reg, i;
1274 u32 val;
1275 int cur_pipe;
1276
Ville Syrjälä653e1022013-06-04 13:49:05 +03001277 /* Primary planes are fixed to pipes on gen4+ */
1278 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001279 reg = DSPCNTR(pipe);
1280 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001281 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001282 "plane %c assertion failure, should be disabled but not\n",
1283 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001284 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001285 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001286
Jesse Barnesb24e7172011-01-04 15:09:30 -08001287 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001288 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001289 reg = DSPCNTR(i);
1290 val = I915_READ(reg);
1291 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1292 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001293 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001294 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1295 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001296 }
1297}
1298
Jesse Barnes19332d72013-03-28 09:55:38 -07001299static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1300 enum pipe pipe)
1301{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001302 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001303 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001304 u32 val;
1305
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001306 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001307 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001308 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001309 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001310 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1311 sprite, pipe_name(pipe));
1312 }
1313 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001314 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001315 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001316 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001317 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001318 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001319 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001320 }
1321 } else if (INTEL_INFO(dev)->gen >= 7) {
1322 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001323 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001324 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001325 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001326 plane_name(pipe), pipe_name(pipe));
1327 } else if (INTEL_INFO(dev)->gen >= 5) {
1328 reg = DVSCNTR(pipe);
1329 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001330 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001331 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1332 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001333 }
1334}
1335
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001336static void assert_vblank_disabled(struct drm_crtc *crtc)
1337{
Rob Clarke2c719b2014-12-15 13:56:32 -05001338 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001339 drm_crtc_vblank_put(crtc);
1340}
1341
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001342static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001343{
1344 u32 val;
1345 bool enabled;
1346
Rob Clarke2c719b2014-12-15 13:56:32 -05001347 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001348
Jesse Barnes92f25842011-01-04 15:09:34 -08001349 val = I915_READ(PCH_DREF_CONTROL);
1350 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1351 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001352 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001353}
1354
Daniel Vetterab9412b2013-05-03 11:49:46 +02001355static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1356 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001357{
1358 int reg;
1359 u32 val;
1360 bool enabled;
1361
Daniel Vetterab9412b2013-05-03 11:49:46 +02001362 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001363 val = I915_READ(reg);
1364 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001365 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001366 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1367 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001368}
1369
Keith Packard4e634382011-08-06 10:39:45 -07001370static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1371 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001372{
1373 if ((val & DP_PORT_EN) == 0)
1374 return false;
1375
1376 if (HAS_PCH_CPT(dev_priv->dev)) {
1377 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1378 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1379 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1380 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001381 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1382 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1383 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001384 } else {
1385 if ((val & DP_PIPE_MASK) != (pipe << 30))
1386 return false;
1387 }
1388 return true;
1389}
1390
Keith Packard1519b992011-08-06 10:35:34 -07001391static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1392 enum pipe pipe, u32 val)
1393{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001394 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001395 return false;
1396
1397 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001398 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001399 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001400 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1401 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1402 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001403 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001404 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001405 return false;
1406 }
1407 return true;
1408}
1409
1410static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1411 enum pipe pipe, u32 val)
1412{
1413 if ((val & LVDS_PORT_EN) == 0)
1414 return false;
1415
1416 if (HAS_PCH_CPT(dev_priv->dev)) {
1417 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1418 return false;
1419 } else {
1420 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1421 return false;
1422 }
1423 return true;
1424}
1425
1426static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1427 enum pipe pipe, u32 val)
1428{
1429 if ((val & ADPA_DAC_ENABLE) == 0)
1430 return false;
1431 if (HAS_PCH_CPT(dev_priv->dev)) {
1432 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1433 return false;
1434 } else {
1435 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1436 return false;
1437 }
1438 return true;
1439}
1440
Jesse Barnes291906f2011-02-02 12:28:03 -08001441static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001442 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001443{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001444 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001445 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001446 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001447 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001448
Rob Clarke2c719b2014-12-15 13:56:32 -05001449 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001450 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001451 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001452}
1453
1454static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1455 enum pipe pipe, int reg)
1456{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001457 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001458 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001459 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001460 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001461
Rob Clarke2c719b2014-12-15 13:56:32 -05001462 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001463 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001464 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001465}
1466
1467static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1468 enum pipe pipe)
1469{
1470 int reg;
1471 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001472
Keith Packardf0575e92011-07-25 22:12:43 -07001473 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1474 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1475 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001476
1477 reg = PCH_ADPA;
1478 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001479 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001480 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001481 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001482
1483 reg = PCH_LVDS;
1484 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001485 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001486 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001487 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001488
Paulo Zanonie2debe92013-02-18 19:00:27 -03001489 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1490 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1491 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001492}
1493
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001494static void intel_init_dpio(struct drm_device *dev)
1495{
1496 struct drm_i915_private *dev_priv = dev->dev_private;
1497
1498 if (!IS_VALLEYVIEW(dev))
1499 return;
1500
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001501 /*
1502 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1503 * CHV x1 PHY (DP/HDMI D)
1504 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1505 */
1506 if (IS_CHERRYVIEW(dev)) {
1507 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1508 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1509 } else {
1510 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1511 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001512}
1513
Ville Syrjäläd288f652014-10-28 13:20:22 +02001514static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001515 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001516{
Daniel Vetter426115c2013-07-11 22:13:42 +02001517 struct drm_device *dev = crtc->base.dev;
1518 struct drm_i915_private *dev_priv = dev->dev_private;
1519 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001520 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001521
Daniel Vetter426115c2013-07-11 22:13:42 +02001522 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001523
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001524 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001525 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1526
1527 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001528 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001529 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001530
Daniel Vetter426115c2013-07-11 22:13:42 +02001531 I915_WRITE(reg, dpll);
1532 POSTING_READ(reg);
1533 udelay(150);
1534
1535 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1536 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1537
Ville Syrjäläd288f652014-10-28 13:20:22 +02001538 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001539 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001540
1541 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001542 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001543 POSTING_READ(reg);
1544 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001545 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001546 POSTING_READ(reg);
1547 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001548 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001549 POSTING_READ(reg);
1550 udelay(150); /* wait for warmup */
1551}
1552
Ville Syrjäläd288f652014-10-28 13:20:22 +02001553static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001554 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001555{
1556 struct drm_device *dev = crtc->base.dev;
1557 struct drm_i915_private *dev_priv = dev->dev_private;
1558 int pipe = crtc->pipe;
1559 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001560 u32 tmp;
1561
1562 assert_pipe_disabled(dev_priv, crtc->pipe);
1563
1564 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1565
1566 mutex_lock(&dev_priv->dpio_lock);
1567
1568 /* Enable back the 10bit clock to display controller */
1569 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1570 tmp |= DPIO_DCLKP_EN;
1571 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1572
1573 /*
1574 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1575 */
1576 udelay(1);
1577
1578 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001579 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001580
1581 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001582 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001583 DRM_ERROR("PLL %d failed to lock\n", pipe);
1584
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001585 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001586 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001587 POSTING_READ(DPLL_MD(pipe));
1588
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001589 mutex_unlock(&dev_priv->dpio_lock);
1590}
1591
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001592static int intel_num_dvo_pipes(struct drm_device *dev)
1593{
1594 struct intel_crtc *crtc;
1595 int count = 0;
1596
1597 for_each_intel_crtc(dev, crtc)
1598 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001599 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001600
1601 return count;
1602}
1603
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001604static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001605{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001606 struct drm_device *dev = crtc->base.dev;
1607 struct drm_i915_private *dev_priv = dev->dev_private;
1608 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001609 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001610
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001611 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001612
1613 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001614 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001615
1616 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001617 if (IS_MOBILE(dev) && !IS_I830(dev))
1618 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001619
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001620 /* Enable DVO 2x clock on both PLLs if necessary */
1621 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1622 /*
1623 * It appears to be important that we don't enable this
1624 * for the current pipe before otherwise configuring the
1625 * PLL. No idea how this should be handled if multiple
1626 * DVO outputs are enabled simultaneosly.
1627 */
1628 dpll |= DPLL_DVO_2X_MODE;
1629 I915_WRITE(DPLL(!crtc->pipe),
1630 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1631 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001632
1633 /* Wait for the clocks to stabilize. */
1634 POSTING_READ(reg);
1635 udelay(150);
1636
1637 if (INTEL_INFO(dev)->gen >= 4) {
1638 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001639 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001640 } else {
1641 /* The pixel multiplier can only be updated once the
1642 * DPLL is enabled and the clocks are stable.
1643 *
1644 * So write it again.
1645 */
1646 I915_WRITE(reg, dpll);
1647 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001648
1649 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001650 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001651 POSTING_READ(reg);
1652 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001653 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001654 POSTING_READ(reg);
1655 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001656 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001657 POSTING_READ(reg);
1658 udelay(150); /* wait for warmup */
1659}
1660
1661/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001662 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001663 * @dev_priv: i915 private structure
1664 * @pipe: pipe PLL to disable
1665 *
1666 * Disable the PLL for @pipe, making sure the pipe is off first.
1667 *
1668 * Note! This is for pre-ILK only.
1669 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001670static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001671{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001672 struct drm_device *dev = crtc->base.dev;
1673 struct drm_i915_private *dev_priv = dev->dev_private;
1674 enum pipe pipe = crtc->pipe;
1675
1676 /* Disable DVO 2x clock on both PLLs if necessary */
1677 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001678 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001679 intel_num_dvo_pipes(dev) == 1) {
1680 I915_WRITE(DPLL(PIPE_B),
1681 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1682 I915_WRITE(DPLL(PIPE_A),
1683 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1684 }
1685
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001686 /* Don't disable pipe or pipe PLLs if needed */
1687 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1688 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001689 return;
1690
1691 /* Make sure the pipe isn't still relying on us */
1692 assert_pipe_disabled(dev_priv, pipe);
1693
Daniel Vetter50b44a42013-06-05 13:34:33 +02001694 I915_WRITE(DPLL(pipe), 0);
1695 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001696}
1697
Jesse Barnesf6071162013-10-01 10:41:38 -07001698static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1699{
1700 u32 val = 0;
1701
1702 /* Make sure the pipe isn't still relying on us */
1703 assert_pipe_disabled(dev_priv, pipe);
1704
Imre Deake5cbfbf2014-01-09 17:08:16 +02001705 /*
1706 * Leave integrated clock source and reference clock enabled for pipe B.
1707 * The latter is needed for VGA hotplug / manual detection.
1708 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001709 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001710 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001711 I915_WRITE(DPLL(pipe), val);
1712 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001713
1714}
1715
1716static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1717{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001718 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001719 u32 val;
1720
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001721 /* Make sure the pipe isn't still relying on us */
1722 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001723
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001724 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001725 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001726 if (pipe != PIPE_A)
1727 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1728 I915_WRITE(DPLL(pipe), val);
1729 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001730
1731 mutex_lock(&dev_priv->dpio_lock);
1732
1733 /* Disable 10bit clock to display controller */
1734 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1735 val &= ~DPIO_DCLKP_EN;
1736 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1737
Ville Syrjälä61407f62014-05-27 16:32:55 +03001738 /* disable left/right clock distribution */
1739 if (pipe != PIPE_B) {
1740 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1741 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1742 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1743 } else {
1744 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1745 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1746 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1747 }
1748
Ville Syrjäläd7520482014-04-09 13:28:59 +03001749 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001750}
1751
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001752void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1753 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001754{
1755 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001756 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001757
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001758 switch (dport->port) {
1759 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001760 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001761 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001762 break;
1763 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001764 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001765 dpll_reg = DPLL(0);
1766 break;
1767 case PORT_D:
1768 port_mask = DPLL_PORTD_READY_MASK;
1769 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001770 break;
1771 default:
1772 BUG();
1773 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001774
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001775 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001776 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001777 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001778}
1779
Daniel Vetterb14b1052014-04-24 23:55:13 +02001780static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1781{
1782 struct drm_device *dev = crtc->base.dev;
1783 struct drm_i915_private *dev_priv = dev->dev_private;
1784 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1785
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001786 if (WARN_ON(pll == NULL))
1787 return;
1788
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001789 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001790 if (pll->active == 0) {
1791 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1792 WARN_ON(pll->on);
1793 assert_shared_dpll_disabled(dev_priv, pll);
1794
1795 pll->mode_set(dev_priv, pll);
1796 }
1797}
1798
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001799/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001800 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001801 * @dev_priv: i915 private structure
1802 * @pipe: pipe PLL to enable
1803 *
1804 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1805 * drives the transcoder clock.
1806 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001807static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001808{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001809 struct drm_device *dev = crtc->base.dev;
1810 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001811 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001812
Daniel Vetter87a875b2013-06-05 13:34:19 +02001813 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001814 return;
1815
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001816 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001817 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001818
Damien Lespiau74dd6922014-07-29 18:06:17 +01001819 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001820 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001821 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001822
Daniel Vettercdbd2312013-06-05 13:34:03 +02001823 if (pll->active++) {
1824 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001825 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001826 return;
1827 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001828 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001829
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001830 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1831
Daniel Vetter46edb022013-06-05 13:34:12 +02001832 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001833 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001834 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001835}
1836
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001837static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001838{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001839 struct drm_device *dev = crtc->base.dev;
1840 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001841 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001842
Jesse Barnes92f25842011-01-04 15:09:34 -08001843 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001844 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001845 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001846 return;
1847
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001848 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001849 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001850
Daniel Vetter46edb022013-06-05 13:34:12 +02001851 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1852 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001853 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001854
Chris Wilson48da64a2012-05-13 20:16:12 +01001855 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001856 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001857 return;
1858 }
1859
Daniel Vettere9d69442013-06-05 13:34:15 +02001860 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001861 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001862 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001863 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001864
Daniel Vetter46edb022013-06-05 13:34:12 +02001865 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001866 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001867 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001868
1869 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001870}
1871
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001872static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1873 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001874{
Daniel Vetter23670b322012-11-01 09:15:30 +01001875 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001876 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001877 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001878 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001879
1880 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001881 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001882
1883 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001884 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001885 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001886
1887 /* FDI must be feeding us bits for PCH ports */
1888 assert_fdi_tx_enabled(dev_priv, pipe);
1889 assert_fdi_rx_enabled(dev_priv, pipe);
1890
Daniel Vetter23670b322012-11-01 09:15:30 +01001891 if (HAS_PCH_CPT(dev)) {
1892 /* Workaround: Set the timing override bit before enabling the
1893 * pch transcoder. */
1894 reg = TRANS_CHICKEN2(pipe);
1895 val = I915_READ(reg);
1896 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1897 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001898 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001899
Daniel Vetterab9412b2013-05-03 11:49:46 +02001900 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001901 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001902 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001903
1904 if (HAS_PCH_IBX(dev_priv->dev)) {
1905 /*
1906 * make the BPC in transcoder be consistent with
1907 * that in pipeconf reg.
1908 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001909 val &= ~PIPECONF_BPC_MASK;
1910 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001911 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001912
1913 val &= ~TRANS_INTERLACE_MASK;
1914 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001915 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001916 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001917 val |= TRANS_LEGACY_INTERLACED_ILK;
1918 else
1919 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001920 else
1921 val |= TRANS_PROGRESSIVE;
1922
Jesse Barnes040484a2011-01-03 12:14:26 -08001923 I915_WRITE(reg, val | TRANS_ENABLE);
1924 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001925 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001926}
1927
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001928static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001929 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001930{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001931 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001932
1933 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001934 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001935
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001936 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001937 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001938 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001939
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001940 /* Workaround: set timing override bit. */
1941 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001942 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001943 I915_WRITE(_TRANSA_CHICKEN2, val);
1944
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001945 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001946 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001947
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001948 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1949 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001950 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001951 else
1952 val |= TRANS_PROGRESSIVE;
1953
Daniel Vetterab9412b2013-05-03 11:49:46 +02001954 I915_WRITE(LPT_TRANSCONF, val);
1955 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001956 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001957}
1958
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001959static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1960 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001961{
Daniel Vetter23670b322012-11-01 09:15:30 +01001962 struct drm_device *dev = dev_priv->dev;
1963 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001964
1965 /* FDI relies on the transcoder */
1966 assert_fdi_tx_disabled(dev_priv, pipe);
1967 assert_fdi_rx_disabled(dev_priv, pipe);
1968
Jesse Barnes291906f2011-02-02 12:28:03 -08001969 /* Ports must be off as well */
1970 assert_pch_ports_disabled(dev_priv, pipe);
1971
Daniel Vetterab9412b2013-05-03 11:49:46 +02001972 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001973 val = I915_READ(reg);
1974 val &= ~TRANS_ENABLE;
1975 I915_WRITE(reg, val);
1976 /* wait for PCH transcoder off, transcoder state */
1977 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001978 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001979
1980 if (!HAS_PCH_IBX(dev)) {
1981 /* Workaround: Clear the timing override chicken bit again. */
1982 reg = TRANS_CHICKEN2(pipe);
1983 val = I915_READ(reg);
1984 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1985 I915_WRITE(reg, val);
1986 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001987}
1988
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001989static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001990{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001991 u32 val;
1992
Daniel Vetterab9412b2013-05-03 11:49:46 +02001993 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001994 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001995 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001996 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001997 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001998 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001999
2000 /* Workaround: clear timing override bit. */
2001 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002002 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002003 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002004}
2005
2006/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002007 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002008 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002009 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002010 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002011 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002012 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002013static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002014{
Paulo Zanoni03722642014-01-17 13:51:09 -02002015 struct drm_device *dev = crtc->base.dev;
2016 struct drm_i915_private *dev_priv = dev->dev_private;
2017 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002018 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2019 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002020 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002021 int reg;
2022 u32 val;
2023
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002024 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002025 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002026 assert_sprites_disabled(dev_priv, pipe);
2027
Paulo Zanoni681e5812012-12-06 11:12:38 -02002028 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002029 pch_transcoder = TRANSCODER_A;
2030 else
2031 pch_transcoder = pipe;
2032
Jesse Barnesb24e7172011-01-04 15:09:30 -08002033 /*
2034 * A pipe without a PLL won't actually be able to drive bits from
2035 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2036 * need the check.
2037 */
2038 if (!HAS_PCH_SPLIT(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002039 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002040 assert_dsi_pll_enabled(dev_priv);
2041 else
2042 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002043 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002044 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002045 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002046 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002047 assert_fdi_tx_pll_enabled(dev_priv,
2048 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002049 }
2050 /* FIXME: assert CPU port conditions for SNB+ */
2051 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002052
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002053 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002054 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002055 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002056 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2057 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002058 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002059 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002060
2061 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002062 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002063}
2064
2065/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002066 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002067 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002068 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002069 * Disable the pipe of @crtc, making sure that various hardware
2070 * specific requirements are met, if applicable, e.g. plane
2071 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002072 *
2073 * Will wait until the pipe has shut down before returning.
2074 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002075static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002076{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002077 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002078 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002079 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002080 int reg;
2081 u32 val;
2082
2083 /*
2084 * Make sure planes won't keep trying to pump pixels to us,
2085 * or we might hang the display.
2086 */
2087 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002088 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002089 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002090
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002091 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002092 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002093 if ((val & PIPECONF_ENABLE) == 0)
2094 return;
2095
Ville Syrjälä67adc642014-08-15 01:21:57 +03002096 /*
2097 * Double wide has implications for planes
2098 * so best keep it disabled when not needed.
2099 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002100 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002101 val &= ~PIPECONF_DOUBLE_WIDE;
2102
2103 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002104 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2105 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002106 val &= ~PIPECONF_ENABLE;
2107
2108 I915_WRITE(reg, val);
2109 if ((val & PIPECONF_ENABLE) == 0)
2110 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002111}
2112
Keith Packardd74362c2011-07-28 14:47:14 -07002113/*
2114 * Plane regs are double buffered, going from enabled->disabled needs a
2115 * trigger in order to latch. The display address reg provides this.
2116 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002117void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2118 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002119{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002120 struct drm_device *dev = dev_priv->dev;
2121 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002122
2123 I915_WRITE(reg, I915_READ(reg));
2124 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002125}
2126
Jesse Barnesb24e7172011-01-04 15:09:30 -08002127/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002128 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002129 * @plane: plane to be enabled
2130 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002131 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002132 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002133 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002134static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2135 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002136{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002137 struct drm_device *dev = plane->dev;
2138 struct drm_i915_private *dev_priv = dev->dev_private;
2139 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002140
2141 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002142 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002143
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002144 if (intel_crtc->primary_enabled)
2145 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002146
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002147 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002148
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002149 dev_priv->display.update_primary_plane(crtc, plane->fb,
2150 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002151
2152 /*
2153 * BDW signals flip done immediately if the plane
2154 * is disabled, even if the plane enable is already
2155 * armed to occur at the next vblank :(
2156 */
2157 if (IS_BROADWELL(dev))
2158 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002159}
2160
Jesse Barnesb24e7172011-01-04 15:09:30 -08002161/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002162 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002163 * @plane: plane to be disabled
2164 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002165 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002166 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002167 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002168static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2169 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002170{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002171 struct drm_device *dev = plane->dev;
2172 struct drm_i915_private *dev_priv = dev->dev_private;
2173 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2174
Matt Roper32b7eee2014-12-24 07:59:06 -08002175 if (WARN_ON(!intel_crtc->active))
2176 return;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002177
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002178 if (!intel_crtc->primary_enabled)
2179 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002180
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002181 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002182
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002183 dev_priv->display.update_primary_plane(crtc, plane->fb,
2184 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002185}
2186
Chris Wilson693db182013-03-05 14:52:39 +00002187static bool need_vtd_wa(struct drm_device *dev)
2188{
2189#ifdef CONFIG_INTEL_IOMMU
2190 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2191 return true;
2192#endif
2193 return false;
2194}
2195
Damien Lespiauec2c9812015-01-20 12:51:45 +00002196int
Daniel Vetter091df6c2015-02-10 17:16:10 +00002197intel_fb_align_height(struct drm_device *dev, int height,
2198 uint32_t pixel_format,
2199 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002200{
2201 int tile_height;
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002202 uint32_t bits_per_pixel;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002203
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002204 switch (fb_format_modifier) {
2205 case DRM_FORMAT_MOD_NONE:
2206 tile_height = 1;
2207 break;
2208 case I915_FORMAT_MOD_X_TILED:
2209 tile_height = IS_GEN2(dev) ? 16 : 8;
2210 break;
2211 case I915_FORMAT_MOD_Y_TILED:
2212 tile_height = 32;
2213 break;
2214 case I915_FORMAT_MOD_Yf_TILED:
2215 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2216 switch (bits_per_pixel) {
2217 default:
2218 case 8:
2219 tile_height = 64;
2220 break;
2221 case 16:
2222 case 32:
2223 tile_height = 32;
2224 break;
2225 case 64:
2226 tile_height = 16;
2227 break;
2228 case 128:
2229 WARN_ONCE(1,
2230 "128-bit pixels are not supported for display!");
2231 tile_height = 16;
2232 break;
2233 }
2234 break;
2235 default:
2236 MISSING_CASE(fb_format_modifier);
2237 tile_height = 1;
2238 break;
2239 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002240
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002241 return ALIGN(height, tile_height);
2242}
2243
Chris Wilson127bd2a2010-07-23 23:32:05 +01002244int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002245intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2246 struct drm_framebuffer *fb,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002247 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002248{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002249 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002250 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002251 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002252 u32 alignment;
2253 int ret;
2254
Matt Roperebcdd392014-07-09 16:22:11 -07002255 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2256
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002257 switch (fb->modifier[0]) {
2258 case DRM_FORMAT_MOD_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002259 if (INTEL_INFO(dev)->gen >= 9)
2260 alignment = 256 * 1024;
2261 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002262 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002263 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002264 alignment = 4 * 1024;
2265 else
2266 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002267 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002268 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002269 if (INTEL_INFO(dev)->gen >= 9)
2270 alignment = 256 * 1024;
2271 else {
2272 /* pin() will align the object as required by fence */
2273 alignment = 0;
2274 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002275 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002276 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002277 case I915_FORMAT_MOD_Yf_TILED:
2278 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2279 "Y tiling bo slipped through, driver bug!\n"))
2280 return -EINVAL;
2281 alignment = 1 * 1024 * 1024;
2282 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002283 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002284 MISSING_CASE(fb->modifier[0]);
2285 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002286 }
2287
Chris Wilson693db182013-03-05 14:52:39 +00002288 /* Note that the w/a also requires 64 PTE of padding following the
2289 * bo. We currently fill all unused PTE with the shadow page and so
2290 * we should always have valid PTE following the scanout preventing
2291 * the VT-d warning.
2292 */
2293 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2294 alignment = 256 * 1024;
2295
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002296 /*
2297 * Global gtt pte registers are special registers which actually forward
2298 * writes to a chunk of system memory. Which means that there is no risk
2299 * that the register values disappear as soon as we call
2300 * intel_runtime_pm_put(), so it is correct to wrap only the
2301 * pin/unpin/fence and not more.
2302 */
2303 intel_runtime_pm_get(dev_priv);
2304
Chris Wilsonce453d82011-02-21 14:43:56 +00002305 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002306 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002307 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002308 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002309
2310 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2311 * fence, whereas 965+ only requires a fence if using
2312 * framebuffer compression. For simplicity, we always install
2313 * a fence as the cost is not that onerous.
2314 */
Chris Wilson06d98132012-04-17 15:31:24 +01002315 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002316 if (ret)
2317 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002318
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002319 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002320
Chris Wilsonce453d82011-02-21 14:43:56 +00002321 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002322 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002323 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002324
2325err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002326 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002327err_interruptible:
2328 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002329 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002330 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002331}
2332
Damien Lespiauf63bdb52015-02-10 19:32:24 +00002333static void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002334{
Matt Roperebcdd392014-07-09 16:22:11 -07002335 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2336
Chris Wilson1690e1e2011-12-14 13:57:08 +01002337 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002338 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002339}
2340
Daniel Vetterc2c75132012-07-05 12:17:30 +02002341/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2342 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002343unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2344 unsigned int tiling_mode,
2345 unsigned int cpp,
2346 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002347{
Chris Wilsonbc752862013-02-21 20:04:31 +00002348 if (tiling_mode != I915_TILING_NONE) {
2349 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002350
Chris Wilsonbc752862013-02-21 20:04:31 +00002351 tile_rows = *y / 8;
2352 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002353
Chris Wilsonbc752862013-02-21 20:04:31 +00002354 tiles = *x / (512/cpp);
2355 *x %= 512/cpp;
2356
2357 return tile_rows * pitch * 8 + tiles * 4096;
2358 } else {
2359 unsigned int offset;
2360
2361 offset = *y * pitch + *x * cpp;
2362 *y = 0;
2363 *x = (offset & 4095) / cpp;
2364 return offset & -4096;
2365 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002366}
2367
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002368static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002369{
2370 switch (format) {
2371 case DISPPLANE_8BPP:
2372 return DRM_FORMAT_C8;
2373 case DISPPLANE_BGRX555:
2374 return DRM_FORMAT_XRGB1555;
2375 case DISPPLANE_BGRX565:
2376 return DRM_FORMAT_RGB565;
2377 default:
2378 case DISPPLANE_BGRX888:
2379 return DRM_FORMAT_XRGB8888;
2380 case DISPPLANE_RGBX888:
2381 return DRM_FORMAT_XBGR8888;
2382 case DISPPLANE_BGRX101010:
2383 return DRM_FORMAT_XRGB2101010;
2384 case DISPPLANE_RGBX101010:
2385 return DRM_FORMAT_XBGR2101010;
2386 }
2387}
2388
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002389static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2390{
2391 switch (format) {
2392 case PLANE_CTL_FORMAT_RGB_565:
2393 return DRM_FORMAT_RGB565;
2394 default:
2395 case PLANE_CTL_FORMAT_XRGB_8888:
2396 if (rgb_order) {
2397 if (alpha)
2398 return DRM_FORMAT_ABGR8888;
2399 else
2400 return DRM_FORMAT_XBGR8888;
2401 } else {
2402 if (alpha)
2403 return DRM_FORMAT_ARGB8888;
2404 else
2405 return DRM_FORMAT_XRGB8888;
2406 }
2407 case PLANE_CTL_FORMAT_XRGB_2101010:
2408 if (rgb_order)
2409 return DRM_FORMAT_XBGR2101010;
2410 else
2411 return DRM_FORMAT_XRGB2101010;
2412 }
2413}
2414
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002415static bool
2416intel_alloc_plane_obj(struct intel_crtc *crtc,
2417 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002418{
2419 struct drm_device *dev = crtc->base.dev;
2420 struct drm_i915_gem_object *obj = NULL;
2421 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002422 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002423 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2424 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2425 PAGE_SIZE);
2426
2427 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002428
Chris Wilsonff2652e2014-03-10 08:07:02 +00002429 if (plane_config->size == 0)
2430 return false;
2431
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002432 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2433 base_aligned,
2434 base_aligned,
2435 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002436 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002437 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002438
Damien Lespiau49af4492015-01-20 12:51:44 +00002439 obj->tiling_mode = plane_config->tiling;
2440 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002441 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002442
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002443 mode_cmd.pixel_format = fb->pixel_format;
2444 mode_cmd.width = fb->width;
2445 mode_cmd.height = fb->height;
2446 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002447 mode_cmd.modifier[0] = fb->modifier[0];
2448 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002449
2450 mutex_lock(&dev->struct_mutex);
2451
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002452 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002453 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002454 DRM_DEBUG_KMS("intel fb init failed\n");
2455 goto out_unref_obj;
2456 }
2457
Daniel Vettera071fa02014-06-18 23:28:09 +02002458 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002459 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002460
2461 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2462 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002463
2464out_unref_obj:
2465 drm_gem_object_unreference(&obj->base);
2466 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002467 return false;
2468}
2469
Matt Roperafd65eb2015-02-03 13:10:04 -08002470/* Update plane->state->fb to match plane->fb after driver-internal updates */
2471static void
2472update_state_fb(struct drm_plane *plane)
2473{
2474 if (plane->fb == plane->state->fb)
2475 return;
2476
2477 if (plane->state->fb)
2478 drm_framebuffer_unreference(plane->state->fb);
2479 plane->state->fb = plane->fb;
2480 if (plane->state->fb)
2481 drm_framebuffer_reference(plane->state->fb);
2482}
2483
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002484static void
2485intel_find_plane_obj(struct intel_crtc *intel_crtc,
2486 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002487{
2488 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002489 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002490 struct drm_crtc *c;
2491 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002492 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002493
Damien Lespiau2d140302015-02-05 17:22:18 +00002494 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002495 return;
2496
Damien Lespiauf55548b2015-02-05 18:30:20 +00002497 if (intel_alloc_plane_obj(intel_crtc, plane_config)) {
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002498 struct drm_plane *primary = intel_crtc->base.primary;
2499
2500 primary->fb = &plane_config->fb->base;
2501 primary->state->crtc = &intel_crtc->base;
2502 update_state_fb(primary);
2503
Jesse Barnes484b41d2014-03-07 08:57:55 -08002504 return;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002505 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002506
Damien Lespiau2d140302015-02-05 17:22:18 +00002507 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002508
2509 /*
2510 * Failed to alloc the obj, check to see if we should share
2511 * an fb with another CRTC instead
2512 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002513 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002514 i = to_intel_crtc(c);
2515
2516 if (c == &intel_crtc->base)
2517 continue;
2518
Matt Roper2ff8fde2014-07-08 07:50:07 -07002519 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002520 continue;
2521
Matt Roper2ff8fde2014-07-08 07:50:07 -07002522 obj = intel_fb_obj(c->primary->fb);
2523 if (obj == NULL)
2524 continue;
2525
2526 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002527 struct drm_plane *primary = intel_crtc->base.primary;
2528
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002529 if (obj->tiling_mode != I915_TILING_NONE)
2530 dev_priv->preserve_bios_swizzle = true;
2531
Dave Airlie66e514c2014-04-03 07:51:54 +10002532 drm_framebuffer_reference(c->primary->fb);
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002533 primary->fb = c->primary->fb;
2534 primary->state->crtc = &intel_crtc->base;
Damien Lespiau5ba76c42015-02-05 17:22:15 +00002535 update_state_fb(intel_crtc->base.primary);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002536 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002537 break;
2538 }
2539 }
Matt Roperafd65eb2015-02-03 13:10:04 -08002540
Jesse Barnes46f297f2014-03-07 08:57:48 -08002541}
2542
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002543static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2544 struct drm_framebuffer *fb,
2545 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002546{
2547 struct drm_device *dev = crtc->dev;
2548 struct drm_i915_private *dev_priv = dev->dev_private;
2549 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002550 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002551 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002552 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002553 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002554 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302555 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002556
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002557 if (!intel_crtc->primary_enabled) {
2558 I915_WRITE(reg, 0);
2559 if (INTEL_INFO(dev)->gen >= 4)
2560 I915_WRITE(DSPSURF(plane), 0);
2561 else
2562 I915_WRITE(DSPADDR(plane), 0);
2563 POSTING_READ(reg);
2564 return;
2565 }
2566
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002567 obj = intel_fb_obj(fb);
2568 if (WARN_ON(obj == NULL))
2569 return;
2570
2571 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2572
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002573 dspcntr = DISPPLANE_GAMMA_ENABLE;
2574
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002575 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002576
2577 if (INTEL_INFO(dev)->gen < 4) {
2578 if (intel_crtc->pipe == PIPE_B)
2579 dspcntr |= DISPPLANE_SEL_PIPE_B;
2580
2581 /* pipesrc and dspsize control the size that is scaled from,
2582 * which should always be the user's requested size.
2583 */
2584 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002585 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2586 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002587 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002588 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2589 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002590 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2591 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002592 I915_WRITE(PRIMPOS(plane), 0);
2593 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002594 }
2595
Ville Syrjälä57779d02012-10-31 17:50:14 +02002596 switch (fb->pixel_format) {
2597 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002598 dspcntr |= DISPPLANE_8BPP;
2599 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002600 case DRM_FORMAT_XRGB1555:
2601 case DRM_FORMAT_ARGB1555:
2602 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002603 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002604 case DRM_FORMAT_RGB565:
2605 dspcntr |= DISPPLANE_BGRX565;
2606 break;
2607 case DRM_FORMAT_XRGB8888:
2608 case DRM_FORMAT_ARGB8888:
2609 dspcntr |= DISPPLANE_BGRX888;
2610 break;
2611 case DRM_FORMAT_XBGR8888:
2612 case DRM_FORMAT_ABGR8888:
2613 dspcntr |= DISPPLANE_RGBX888;
2614 break;
2615 case DRM_FORMAT_XRGB2101010:
2616 case DRM_FORMAT_ARGB2101010:
2617 dspcntr |= DISPPLANE_BGRX101010;
2618 break;
2619 case DRM_FORMAT_XBGR2101010:
2620 case DRM_FORMAT_ABGR2101010:
2621 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002622 break;
2623 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002624 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002625 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002626
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002627 if (INTEL_INFO(dev)->gen >= 4 &&
2628 obj->tiling_mode != I915_TILING_NONE)
2629 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002630
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002631 if (IS_G4X(dev))
2632 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2633
Ville Syrjäläb98971272014-08-27 16:51:22 +03002634 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002635
Daniel Vetterc2c75132012-07-05 12:17:30 +02002636 if (INTEL_INFO(dev)->gen >= 4) {
2637 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002638 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002639 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002640 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002641 linear_offset -= intel_crtc->dspaddr_offset;
2642 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002643 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002644 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002645
Matt Roper8e7d6882015-01-21 16:35:41 -08002646 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302647 dspcntr |= DISPPLANE_ROTATE_180;
2648
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002649 x += (intel_crtc->config->pipe_src_w - 1);
2650 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302651
2652 /* Finding the last pixel of the last line of the display
2653 data and adding to linear_offset*/
2654 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002655 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2656 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302657 }
2658
2659 I915_WRITE(reg, dspcntr);
2660
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002661 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2662 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2663 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002664 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002665 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002666 I915_WRITE(DSPSURF(plane),
2667 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002668 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002669 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002670 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002671 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002672 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002673}
2674
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002675static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2676 struct drm_framebuffer *fb,
2677 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002678{
2679 struct drm_device *dev = crtc->dev;
2680 struct drm_i915_private *dev_priv = dev->dev_private;
2681 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002682 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002683 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002684 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002685 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002686 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302687 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002688
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002689 if (!intel_crtc->primary_enabled) {
2690 I915_WRITE(reg, 0);
2691 I915_WRITE(DSPSURF(plane), 0);
2692 POSTING_READ(reg);
2693 return;
2694 }
2695
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002696 obj = intel_fb_obj(fb);
2697 if (WARN_ON(obj == NULL))
2698 return;
2699
2700 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2701
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002702 dspcntr = DISPPLANE_GAMMA_ENABLE;
2703
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002704 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002705
2706 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2707 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2708
Ville Syrjälä57779d02012-10-31 17:50:14 +02002709 switch (fb->pixel_format) {
2710 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002711 dspcntr |= DISPPLANE_8BPP;
2712 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002713 case DRM_FORMAT_RGB565:
2714 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002715 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002716 case DRM_FORMAT_XRGB8888:
2717 case DRM_FORMAT_ARGB8888:
2718 dspcntr |= DISPPLANE_BGRX888;
2719 break;
2720 case DRM_FORMAT_XBGR8888:
2721 case DRM_FORMAT_ABGR8888:
2722 dspcntr |= DISPPLANE_RGBX888;
2723 break;
2724 case DRM_FORMAT_XRGB2101010:
2725 case DRM_FORMAT_ARGB2101010:
2726 dspcntr |= DISPPLANE_BGRX101010;
2727 break;
2728 case DRM_FORMAT_XBGR2101010:
2729 case DRM_FORMAT_ABGR2101010:
2730 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002731 break;
2732 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002733 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002734 }
2735
2736 if (obj->tiling_mode != I915_TILING_NONE)
2737 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002738
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002739 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002740 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002741
Ville Syrjäläb98971272014-08-27 16:51:22 +03002742 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002743 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002744 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002745 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002746 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002747 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002748 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302749 dspcntr |= DISPPLANE_ROTATE_180;
2750
2751 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002752 x += (intel_crtc->config->pipe_src_w - 1);
2753 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302754
2755 /* Finding the last pixel of the last line of the display
2756 data and adding to linear_offset*/
2757 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002758 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2759 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302760 }
2761 }
2762
2763 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002764
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002765 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2766 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2767 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002768 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002769 I915_WRITE(DSPSURF(plane),
2770 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002771 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002772 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2773 } else {
2774 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2775 I915_WRITE(DSPLINOFF(plane), linear_offset);
2776 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002777 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002778}
2779
Damien Lespiaub3218032015-02-27 11:15:18 +00002780u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2781 uint32_t pixel_format)
2782{
2783 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2784
2785 /*
2786 * The stride is either expressed as a multiple of 64 bytes
2787 * chunks for linear buffers or in number of tiles for tiled
2788 * buffers.
2789 */
2790 switch (fb_modifier) {
2791 case DRM_FORMAT_MOD_NONE:
2792 return 64;
2793 case I915_FORMAT_MOD_X_TILED:
2794 if (INTEL_INFO(dev)->gen == 2)
2795 return 128;
2796 return 512;
2797 case I915_FORMAT_MOD_Y_TILED:
2798 /* No need to check for old gens and Y tiling since this is
2799 * about the display engine and those will be blocked before
2800 * we get here.
2801 */
2802 return 128;
2803 case I915_FORMAT_MOD_Yf_TILED:
2804 if (bits_per_pixel == 8)
2805 return 64;
2806 else
2807 return 128;
2808 default:
2809 MISSING_CASE(fb_modifier);
2810 return 64;
2811 }
2812}
2813
Damien Lespiau70d21f02013-07-03 21:06:04 +01002814static void skylake_update_primary_plane(struct drm_crtc *crtc,
2815 struct drm_framebuffer *fb,
2816 int x, int y)
2817{
2818 struct drm_device *dev = crtc->dev;
2819 struct drm_i915_private *dev_priv = dev->dev_private;
2820 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002821 struct drm_i915_gem_object *obj;
2822 int pipe = intel_crtc->pipe;
Damien Lespiaub3218032015-02-27 11:15:18 +00002823 u32 plane_ctl, stride_div;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002824
2825 if (!intel_crtc->primary_enabled) {
2826 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2827 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2828 POSTING_READ(PLANE_CTL(pipe, 0));
2829 return;
2830 }
2831
2832 plane_ctl = PLANE_CTL_ENABLE |
2833 PLANE_CTL_PIPE_GAMMA_ENABLE |
2834 PLANE_CTL_PIPE_CSC_ENABLE;
2835
2836 switch (fb->pixel_format) {
2837 case DRM_FORMAT_RGB565:
2838 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2839 break;
2840 case DRM_FORMAT_XRGB8888:
2841 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2842 break;
Jani Nikulaf75fb422015-02-10 13:15:49 +02002843 case DRM_FORMAT_ARGB8888:
2844 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2845 plane_ctl |= PLANE_CTL_ALPHA_SW_PREMULTIPLY;
2846 break;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002847 case DRM_FORMAT_XBGR8888:
2848 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2849 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2850 break;
Jani Nikulaf75fb422015-02-10 13:15:49 +02002851 case DRM_FORMAT_ABGR8888:
2852 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2853 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2854 plane_ctl |= PLANE_CTL_ALPHA_SW_PREMULTIPLY;
2855 break;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002856 case DRM_FORMAT_XRGB2101010:
2857 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2858 break;
2859 case DRM_FORMAT_XBGR2101010:
2860 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2861 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2862 break;
2863 default:
2864 BUG();
2865 }
2866
Daniel Vetter30af77c2015-02-10 17:16:11 +00002867 switch (fb->modifier[0]) {
2868 case DRM_FORMAT_MOD_NONE:
Damien Lespiau70d21f02013-07-03 21:06:04 +01002869 break;
Daniel Vetter30af77c2015-02-10 17:16:11 +00002870 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau70d21f02013-07-03 21:06:04 +01002871 plane_ctl |= PLANE_CTL_TILED_X;
Damien Lespiaub3218032015-02-27 11:15:18 +00002872 break;
2873 case I915_FORMAT_MOD_Y_TILED:
2874 plane_ctl |= PLANE_CTL_TILED_Y;
2875 break;
2876 case I915_FORMAT_MOD_Yf_TILED:
2877 plane_ctl |= PLANE_CTL_TILED_YF;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002878 break;
2879 default:
Damien Lespiaub3218032015-02-27 11:15:18 +00002880 MISSING_CASE(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002881 }
2882
2883 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Matt Roper8e7d6882015-01-21 16:35:41 -08002884 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180))
Sonika Jindal1447dde2014-10-04 10:53:31 +01002885 plane_ctl |= PLANE_CTL_ROTATE_180;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002886
Damien Lespiaub3218032015-02-27 11:15:18 +00002887 obj = intel_fb_obj(fb);
2888 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
2889 fb->pixel_format);
2890
Damien Lespiau70d21f02013-07-03 21:06:04 +01002891 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2892
2893 DRM_DEBUG_KMS("Writing base %08lX %d,%d,%d,%d pitch=%d\n",
2894 i915_gem_obj_ggtt_offset(obj),
2895 x, y, fb->width, fb->height,
2896 fb->pitches[0]);
2897
2898 I915_WRITE(PLANE_POS(pipe, 0), 0);
2899 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2900 I915_WRITE(PLANE_SIZE(pipe, 0),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002901 (intel_crtc->config->pipe_src_h - 1) << 16 |
2902 (intel_crtc->config->pipe_src_w - 1));
Damien Lespiaub3218032015-02-27 11:15:18 +00002903 I915_WRITE(PLANE_STRIDE(pipe, 0), fb->pitches[0] / stride_div);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002904 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2905
2906 POSTING_READ(PLANE_SURF(pipe, 0));
2907}
2908
Jesse Barnes17638cd2011-06-24 12:19:23 -07002909/* Assume fb object is pinned & idle & fenced and just update base pointers */
2910static int
2911intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2912 int x, int y, enum mode_set_atomic state)
2913{
2914 struct drm_device *dev = crtc->dev;
2915 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002916
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002917 if (dev_priv->display.disable_fbc)
2918 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07002919
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002920 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2921
2922 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002923}
2924
Ville Syrjälä75147472014-11-24 18:28:11 +02002925static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002926{
Ville Syrjälä96a02912013-02-18 19:08:49 +02002927 struct drm_crtc *crtc;
2928
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002929 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002930 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2931 enum plane plane = intel_crtc->plane;
2932
2933 intel_prepare_page_flip(dev, plane);
2934 intel_finish_page_flip_plane(dev, plane);
2935 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002936}
2937
2938static void intel_update_primary_planes(struct drm_device *dev)
2939{
2940 struct drm_i915_private *dev_priv = dev->dev_private;
2941 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02002942
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002943 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002944 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2945
Rob Clark51fd3712013-11-19 12:10:12 -05002946 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002947 /*
2948 * FIXME: Once we have proper support for primary planes (and
2949 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002950 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002951 */
Matt Roperf4510a22014-04-01 15:22:40 -07002952 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002953 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002954 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002955 crtc->x,
2956 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002957 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002958 }
2959}
2960
Ville Syrjälä75147472014-11-24 18:28:11 +02002961void intel_prepare_reset(struct drm_device *dev)
2962{
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002963 struct drm_i915_private *dev_priv = to_i915(dev);
2964 struct intel_crtc *crtc;
2965
Ville Syrjälä75147472014-11-24 18:28:11 +02002966 /* no reset support for gen2 */
2967 if (IS_GEN2(dev))
2968 return;
2969
2970 /* reset doesn't touch the display */
2971 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
2972 return;
2973
2974 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002975
2976 /*
2977 * Disabling the crtcs gracefully seems nicer. Also the
2978 * g33 docs say we should at least disable all the planes.
2979 */
2980 for_each_intel_crtc(dev, crtc) {
2981 if (crtc->active)
2982 dev_priv->display.crtc_disable(&crtc->base);
2983 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002984}
2985
2986void intel_finish_reset(struct drm_device *dev)
2987{
2988 struct drm_i915_private *dev_priv = to_i915(dev);
2989
2990 /*
2991 * Flips in the rings will be nuked by the reset,
2992 * so complete all pending flips so that user space
2993 * will get its events and not get stuck.
2994 */
2995 intel_complete_page_flips(dev);
2996
2997 /* no reset support for gen2 */
2998 if (IS_GEN2(dev))
2999 return;
3000
3001 /* reset doesn't touch the display */
3002 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3003 /*
3004 * Flips in the rings have been nuked by the reset,
3005 * so update the base address of all primary
3006 * planes to the the last fb to make sure we're
3007 * showing the correct fb after a reset.
3008 */
3009 intel_update_primary_planes(dev);
3010 return;
3011 }
3012
3013 /*
3014 * The display has been reset as well,
3015 * so need a full re-initialization.
3016 */
3017 intel_runtime_pm_disable_interrupts(dev_priv);
3018 intel_runtime_pm_enable_interrupts(dev_priv);
3019
3020 intel_modeset_init_hw(dev);
3021
3022 spin_lock_irq(&dev_priv->irq_lock);
3023 if (dev_priv->display.hpd_irq_setup)
3024 dev_priv->display.hpd_irq_setup(dev);
3025 spin_unlock_irq(&dev_priv->irq_lock);
3026
3027 intel_modeset_setup_hw_state(dev, true);
3028
3029 intel_hpd_init(dev_priv);
3030
3031 drm_modeset_unlock_all(dev);
3032}
3033
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003034static int
Chris Wilson14667a42012-04-03 17:58:35 +01003035intel_finish_fb(struct drm_framebuffer *old_fb)
3036{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003037 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01003038 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3039 bool was_interruptible = dev_priv->mm.interruptible;
3040 int ret;
3041
Chris Wilson14667a42012-04-03 17:58:35 +01003042 /* Big Hammer, we also need to ensure that any pending
3043 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3044 * current scanout is retired before unpinning the old
3045 * framebuffer.
3046 *
3047 * This should only fail upon a hung GPU, in which case we
3048 * can safely continue.
3049 */
3050 dev_priv->mm.interruptible = false;
3051 ret = i915_gem_object_finish_gpu(obj);
3052 dev_priv->mm.interruptible = was_interruptible;
3053
3054 return ret;
3055}
3056
Chris Wilson7d5e3792014-03-04 13:15:08 +00003057static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3058{
3059 struct drm_device *dev = crtc->dev;
3060 struct drm_i915_private *dev_priv = dev->dev_private;
3061 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003062 bool pending;
3063
3064 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3065 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3066 return false;
3067
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003068 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003069 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003070 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003071
3072 return pending;
3073}
3074
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003075static void intel_update_pipe_size(struct intel_crtc *crtc)
3076{
3077 struct drm_device *dev = crtc->base.dev;
3078 struct drm_i915_private *dev_priv = dev->dev_private;
3079 const struct drm_display_mode *adjusted_mode;
3080
3081 if (!i915.fastboot)
3082 return;
3083
3084 /*
3085 * Update pipe size and adjust fitter if needed: the reason for this is
3086 * that in compute_mode_changes we check the native mode (not the pfit
3087 * mode) to see if we can flip rather than do a full mode set. In the
3088 * fastboot case, we'll flip, but if we don't update the pipesrc and
3089 * pfit state, we'll end up with a big fb scanned out into the wrong
3090 * sized surface.
3091 *
3092 * To fix this properly, we need to hoist the checks up into
3093 * compute_mode_changes (or above), check the actual pfit state and
3094 * whether the platform allows pfit disable with pipe active, and only
3095 * then update the pipesrc and pfit state, even on the flip path.
3096 */
3097
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003098 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003099
3100 I915_WRITE(PIPESRC(crtc->pipe),
3101 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3102 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003103 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003104 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3105 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003106 I915_WRITE(PF_CTL(crtc->pipe), 0);
3107 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3108 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3109 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003110 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3111 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003112}
3113
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003114static void intel_fdi_normal_train(struct drm_crtc *crtc)
3115{
3116 struct drm_device *dev = crtc->dev;
3117 struct drm_i915_private *dev_priv = dev->dev_private;
3118 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3119 int pipe = intel_crtc->pipe;
3120 u32 reg, temp;
3121
3122 /* enable normal train */
3123 reg = FDI_TX_CTL(pipe);
3124 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003125 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003126 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3127 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003128 } else {
3129 temp &= ~FDI_LINK_TRAIN_NONE;
3130 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003131 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003132 I915_WRITE(reg, temp);
3133
3134 reg = FDI_RX_CTL(pipe);
3135 temp = I915_READ(reg);
3136 if (HAS_PCH_CPT(dev)) {
3137 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3138 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3139 } else {
3140 temp &= ~FDI_LINK_TRAIN_NONE;
3141 temp |= FDI_LINK_TRAIN_NONE;
3142 }
3143 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3144
3145 /* wait one idle pattern time */
3146 POSTING_READ(reg);
3147 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003148
3149 /* IVB wants error correction enabled */
3150 if (IS_IVYBRIDGE(dev))
3151 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3152 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003153}
3154
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003155static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01003156{
Matt Roper83d65732015-02-25 13:12:16 -08003157 return crtc->base.state->enable && crtc->active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003158 crtc->config->has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01003159}
3160
Daniel Vetter01a415f2012-10-27 15:58:40 +02003161static void ivb_modeset_global_resources(struct drm_device *dev)
3162{
3163 struct drm_i915_private *dev_priv = dev->dev_private;
3164 struct intel_crtc *pipe_B_crtc =
3165 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3166 struct intel_crtc *pipe_C_crtc =
3167 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
3168 uint32_t temp;
3169
Daniel Vetter1e833f42013-02-19 22:31:57 +01003170 /*
3171 * When everything is off disable fdi C so that we could enable fdi B
3172 * with all lanes. Note that we don't care about enabled pipes without
3173 * an enabled pch encoder.
3174 */
3175 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
3176 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02003177 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3178 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3179
3180 temp = I915_READ(SOUTH_CHICKEN1);
3181 temp &= ~FDI_BC_BIFURCATION_SELECT;
3182 DRM_DEBUG_KMS("disabling fdi C rx\n");
3183 I915_WRITE(SOUTH_CHICKEN1, temp);
3184 }
3185}
3186
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003187/* The FDI link training functions for ILK/Ibexpeak. */
3188static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3189{
3190 struct drm_device *dev = crtc->dev;
3191 struct drm_i915_private *dev_priv = dev->dev_private;
3192 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3193 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003194 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003195
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003196 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003197 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003198
Adam Jacksone1a44742010-06-25 15:32:14 -04003199 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3200 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003201 reg = FDI_RX_IMR(pipe);
3202 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003203 temp &= ~FDI_RX_SYMBOL_LOCK;
3204 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003205 I915_WRITE(reg, temp);
3206 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003207 udelay(150);
3208
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003209 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003210 reg = FDI_TX_CTL(pipe);
3211 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003212 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003213 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003214 temp &= ~FDI_LINK_TRAIN_NONE;
3215 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003216 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003217
Chris Wilson5eddb702010-09-11 13:48:45 +01003218 reg = FDI_RX_CTL(pipe);
3219 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003220 temp &= ~FDI_LINK_TRAIN_NONE;
3221 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003222 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3223
3224 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003225 udelay(150);
3226
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003227 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003228 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3229 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3230 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003231
Chris Wilson5eddb702010-09-11 13:48:45 +01003232 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003233 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003234 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003235 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3236
3237 if ((temp & FDI_RX_BIT_LOCK)) {
3238 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003239 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003240 break;
3241 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003242 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003243 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003244 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003245
3246 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003247 reg = FDI_TX_CTL(pipe);
3248 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003249 temp &= ~FDI_LINK_TRAIN_NONE;
3250 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003251 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003252
Chris Wilson5eddb702010-09-11 13:48:45 +01003253 reg = FDI_RX_CTL(pipe);
3254 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003255 temp &= ~FDI_LINK_TRAIN_NONE;
3256 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003257 I915_WRITE(reg, temp);
3258
3259 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003260 udelay(150);
3261
Chris Wilson5eddb702010-09-11 13:48:45 +01003262 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003263 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003264 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003265 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3266
3267 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003268 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003269 DRM_DEBUG_KMS("FDI train 2 done.\n");
3270 break;
3271 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003272 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003273 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003274 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003275
3276 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003277
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003278}
3279
Akshay Joshi0206e352011-08-16 15:34:10 -04003280static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003281 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3282 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3283 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3284 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3285};
3286
3287/* The FDI link training functions for SNB/Cougarpoint. */
3288static void gen6_fdi_link_train(struct drm_crtc *crtc)
3289{
3290 struct drm_device *dev = crtc->dev;
3291 struct drm_i915_private *dev_priv = dev->dev_private;
3292 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3293 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003294 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003295
Adam Jacksone1a44742010-06-25 15:32:14 -04003296 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3297 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003298 reg = FDI_RX_IMR(pipe);
3299 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003300 temp &= ~FDI_RX_SYMBOL_LOCK;
3301 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003302 I915_WRITE(reg, temp);
3303
3304 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003305 udelay(150);
3306
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003307 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003308 reg = FDI_TX_CTL(pipe);
3309 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003310 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003311 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003312 temp &= ~FDI_LINK_TRAIN_NONE;
3313 temp |= FDI_LINK_TRAIN_PATTERN_1;
3314 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3315 /* SNB-B */
3316 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003317 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003318
Daniel Vetterd74cf322012-10-26 10:58:13 +02003319 I915_WRITE(FDI_RX_MISC(pipe),
3320 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3321
Chris Wilson5eddb702010-09-11 13:48:45 +01003322 reg = FDI_RX_CTL(pipe);
3323 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003324 if (HAS_PCH_CPT(dev)) {
3325 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3326 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3327 } else {
3328 temp &= ~FDI_LINK_TRAIN_NONE;
3329 temp |= FDI_LINK_TRAIN_PATTERN_1;
3330 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003331 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3332
3333 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003334 udelay(150);
3335
Akshay Joshi0206e352011-08-16 15:34:10 -04003336 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003337 reg = FDI_TX_CTL(pipe);
3338 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003339 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3340 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003341 I915_WRITE(reg, temp);
3342
3343 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003344 udelay(500);
3345
Sean Paulfa37d392012-03-02 12:53:39 -05003346 for (retry = 0; retry < 5; retry++) {
3347 reg = FDI_RX_IIR(pipe);
3348 temp = I915_READ(reg);
3349 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3350 if (temp & FDI_RX_BIT_LOCK) {
3351 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3352 DRM_DEBUG_KMS("FDI train 1 done.\n");
3353 break;
3354 }
3355 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003356 }
Sean Paulfa37d392012-03-02 12:53:39 -05003357 if (retry < 5)
3358 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003359 }
3360 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003361 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003362
3363 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003364 reg = FDI_TX_CTL(pipe);
3365 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003366 temp &= ~FDI_LINK_TRAIN_NONE;
3367 temp |= FDI_LINK_TRAIN_PATTERN_2;
3368 if (IS_GEN6(dev)) {
3369 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3370 /* SNB-B */
3371 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3372 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003373 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003374
Chris Wilson5eddb702010-09-11 13:48:45 +01003375 reg = FDI_RX_CTL(pipe);
3376 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003377 if (HAS_PCH_CPT(dev)) {
3378 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3379 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3380 } else {
3381 temp &= ~FDI_LINK_TRAIN_NONE;
3382 temp |= FDI_LINK_TRAIN_PATTERN_2;
3383 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003384 I915_WRITE(reg, temp);
3385
3386 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003387 udelay(150);
3388
Akshay Joshi0206e352011-08-16 15:34:10 -04003389 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003390 reg = FDI_TX_CTL(pipe);
3391 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003392 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3393 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003394 I915_WRITE(reg, temp);
3395
3396 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003397 udelay(500);
3398
Sean Paulfa37d392012-03-02 12:53:39 -05003399 for (retry = 0; retry < 5; retry++) {
3400 reg = FDI_RX_IIR(pipe);
3401 temp = I915_READ(reg);
3402 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3403 if (temp & FDI_RX_SYMBOL_LOCK) {
3404 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3405 DRM_DEBUG_KMS("FDI train 2 done.\n");
3406 break;
3407 }
3408 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003409 }
Sean Paulfa37d392012-03-02 12:53:39 -05003410 if (retry < 5)
3411 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003412 }
3413 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003414 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003415
3416 DRM_DEBUG_KMS("FDI train done.\n");
3417}
3418
Jesse Barnes357555c2011-04-28 15:09:55 -07003419/* Manual link training for Ivy Bridge A0 parts */
3420static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3421{
3422 struct drm_device *dev = crtc->dev;
3423 struct drm_i915_private *dev_priv = dev->dev_private;
3424 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3425 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003426 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003427
3428 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3429 for train result */
3430 reg = FDI_RX_IMR(pipe);
3431 temp = I915_READ(reg);
3432 temp &= ~FDI_RX_SYMBOL_LOCK;
3433 temp &= ~FDI_RX_BIT_LOCK;
3434 I915_WRITE(reg, temp);
3435
3436 POSTING_READ(reg);
3437 udelay(150);
3438
Daniel Vetter01a415f2012-10-27 15:58:40 +02003439 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3440 I915_READ(FDI_RX_IIR(pipe)));
3441
Jesse Barnes139ccd32013-08-19 11:04:55 -07003442 /* Try each vswing and preemphasis setting twice before moving on */
3443 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3444 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003445 reg = FDI_TX_CTL(pipe);
3446 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003447 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3448 temp &= ~FDI_TX_ENABLE;
3449 I915_WRITE(reg, temp);
3450
3451 reg = FDI_RX_CTL(pipe);
3452 temp = I915_READ(reg);
3453 temp &= ~FDI_LINK_TRAIN_AUTO;
3454 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3455 temp &= ~FDI_RX_ENABLE;
3456 I915_WRITE(reg, temp);
3457
3458 /* enable CPU FDI TX and PCH FDI RX */
3459 reg = FDI_TX_CTL(pipe);
3460 temp = I915_READ(reg);
3461 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003462 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003463 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003464 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003465 temp |= snb_b_fdi_train_param[j/2];
3466 temp |= FDI_COMPOSITE_SYNC;
3467 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3468
3469 I915_WRITE(FDI_RX_MISC(pipe),
3470 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3471
3472 reg = FDI_RX_CTL(pipe);
3473 temp = I915_READ(reg);
3474 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3475 temp |= FDI_COMPOSITE_SYNC;
3476 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3477
3478 POSTING_READ(reg);
3479 udelay(1); /* should be 0.5us */
3480
3481 for (i = 0; i < 4; i++) {
3482 reg = FDI_RX_IIR(pipe);
3483 temp = I915_READ(reg);
3484 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3485
3486 if (temp & FDI_RX_BIT_LOCK ||
3487 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3488 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3489 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3490 i);
3491 break;
3492 }
3493 udelay(1); /* should be 0.5us */
3494 }
3495 if (i == 4) {
3496 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3497 continue;
3498 }
3499
3500 /* Train 2 */
3501 reg = FDI_TX_CTL(pipe);
3502 temp = I915_READ(reg);
3503 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3504 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3505 I915_WRITE(reg, temp);
3506
3507 reg = FDI_RX_CTL(pipe);
3508 temp = I915_READ(reg);
3509 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3510 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003511 I915_WRITE(reg, temp);
3512
3513 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003514 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003515
Jesse Barnes139ccd32013-08-19 11:04:55 -07003516 for (i = 0; i < 4; i++) {
3517 reg = FDI_RX_IIR(pipe);
3518 temp = I915_READ(reg);
3519 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003520
Jesse Barnes139ccd32013-08-19 11:04:55 -07003521 if (temp & FDI_RX_SYMBOL_LOCK ||
3522 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3523 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3524 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3525 i);
3526 goto train_done;
3527 }
3528 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003529 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003530 if (i == 4)
3531 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003532 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003533
Jesse Barnes139ccd32013-08-19 11:04:55 -07003534train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003535 DRM_DEBUG_KMS("FDI train done.\n");
3536}
3537
Daniel Vetter88cefb62012-08-12 19:27:14 +02003538static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003539{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003540 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003541 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003542 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003543 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003544
Jesse Barnesc64e3112010-09-10 11:27:03 -07003545
Jesse Barnes0e23b992010-09-10 11:10:00 -07003546 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003547 reg = FDI_RX_CTL(pipe);
3548 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003549 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003550 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003551 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003552 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3553
3554 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003555 udelay(200);
3556
3557 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003558 temp = I915_READ(reg);
3559 I915_WRITE(reg, temp | FDI_PCDCLK);
3560
3561 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003562 udelay(200);
3563
Paulo Zanoni20749732012-11-23 15:30:38 -02003564 /* Enable CPU FDI TX PLL, always on for Ironlake */
3565 reg = FDI_TX_CTL(pipe);
3566 temp = I915_READ(reg);
3567 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3568 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003569
Paulo Zanoni20749732012-11-23 15:30:38 -02003570 POSTING_READ(reg);
3571 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003572 }
3573}
3574
Daniel Vetter88cefb62012-08-12 19:27:14 +02003575static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3576{
3577 struct drm_device *dev = intel_crtc->base.dev;
3578 struct drm_i915_private *dev_priv = dev->dev_private;
3579 int pipe = intel_crtc->pipe;
3580 u32 reg, temp;
3581
3582 /* Switch from PCDclk to Rawclk */
3583 reg = FDI_RX_CTL(pipe);
3584 temp = I915_READ(reg);
3585 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3586
3587 /* Disable CPU FDI TX PLL */
3588 reg = FDI_TX_CTL(pipe);
3589 temp = I915_READ(reg);
3590 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3591
3592 POSTING_READ(reg);
3593 udelay(100);
3594
3595 reg = FDI_RX_CTL(pipe);
3596 temp = I915_READ(reg);
3597 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3598
3599 /* Wait for the clocks to turn off. */
3600 POSTING_READ(reg);
3601 udelay(100);
3602}
3603
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003604static void ironlake_fdi_disable(struct drm_crtc *crtc)
3605{
3606 struct drm_device *dev = crtc->dev;
3607 struct drm_i915_private *dev_priv = dev->dev_private;
3608 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3609 int pipe = intel_crtc->pipe;
3610 u32 reg, temp;
3611
3612 /* disable CPU FDI tx and PCH FDI rx */
3613 reg = FDI_TX_CTL(pipe);
3614 temp = I915_READ(reg);
3615 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3616 POSTING_READ(reg);
3617
3618 reg = FDI_RX_CTL(pipe);
3619 temp = I915_READ(reg);
3620 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003621 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003622 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3623
3624 POSTING_READ(reg);
3625 udelay(100);
3626
3627 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003628 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003629 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003630
3631 /* still set train pattern 1 */
3632 reg = FDI_TX_CTL(pipe);
3633 temp = I915_READ(reg);
3634 temp &= ~FDI_LINK_TRAIN_NONE;
3635 temp |= FDI_LINK_TRAIN_PATTERN_1;
3636 I915_WRITE(reg, temp);
3637
3638 reg = FDI_RX_CTL(pipe);
3639 temp = I915_READ(reg);
3640 if (HAS_PCH_CPT(dev)) {
3641 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3642 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3643 } else {
3644 temp &= ~FDI_LINK_TRAIN_NONE;
3645 temp |= FDI_LINK_TRAIN_PATTERN_1;
3646 }
3647 /* BPC in FDI rx is consistent with that in PIPECONF */
3648 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003649 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003650 I915_WRITE(reg, temp);
3651
3652 POSTING_READ(reg);
3653 udelay(100);
3654}
3655
Chris Wilson5dce5b932014-01-20 10:17:36 +00003656bool intel_has_pending_fb_unpin(struct drm_device *dev)
3657{
3658 struct intel_crtc *crtc;
3659
3660 /* Note that we don't need to be called with mode_config.lock here
3661 * as our list of CRTC objects is static for the lifetime of the
3662 * device and so cannot disappear as we iterate. Similarly, we can
3663 * happily treat the predicates as racy, atomic checks as userspace
3664 * cannot claim and pin a new fb without at least acquring the
3665 * struct_mutex and so serialising with us.
3666 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003667 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003668 if (atomic_read(&crtc->unpin_work_count) == 0)
3669 continue;
3670
3671 if (crtc->unpin_work)
3672 intel_wait_for_vblank(dev, crtc->pipe);
3673
3674 return true;
3675 }
3676
3677 return false;
3678}
3679
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003680static void page_flip_completed(struct intel_crtc *intel_crtc)
3681{
3682 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3683 struct intel_unpin_work *work = intel_crtc->unpin_work;
3684
3685 /* ensure that the unpin work is consistent wrt ->pending. */
3686 smp_rmb();
3687 intel_crtc->unpin_work = NULL;
3688
3689 if (work->event)
3690 drm_send_vblank_event(intel_crtc->base.dev,
3691 intel_crtc->pipe,
3692 work->event);
3693
3694 drm_crtc_vblank_put(&intel_crtc->base);
3695
3696 wake_up_all(&dev_priv->pending_flip_queue);
3697 queue_work(dev_priv->wq, &work->work);
3698
3699 trace_i915_flip_complete(intel_crtc->plane,
3700 work->pending_flip_obj);
3701}
3702
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003703void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003704{
Chris Wilson0f911282012-04-17 10:05:38 +01003705 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003706 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003707
Daniel Vetter2c10d572012-12-20 21:24:07 +01003708 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003709 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3710 !intel_crtc_has_pending_flip(crtc),
3711 60*HZ) == 0)) {
3712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003713
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003714 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003715 if (intel_crtc->unpin_work) {
3716 WARN_ONCE(1, "Removing stuck page flip\n");
3717 page_flip_completed(intel_crtc);
3718 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003719 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003720 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003721
Chris Wilson975d5682014-08-20 13:13:34 +01003722 if (crtc->primary->fb) {
3723 mutex_lock(&dev->struct_mutex);
3724 intel_finish_fb(crtc->primary->fb);
3725 mutex_unlock(&dev->struct_mutex);
3726 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003727}
3728
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003729/* Program iCLKIP clock to the desired frequency */
3730static void lpt_program_iclkip(struct drm_crtc *crtc)
3731{
3732 struct drm_device *dev = crtc->dev;
3733 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003734 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003735 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3736 u32 temp;
3737
Daniel Vetter09153002012-12-12 14:06:44 +01003738 mutex_lock(&dev_priv->dpio_lock);
3739
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003740 /* It is necessary to ungate the pixclk gate prior to programming
3741 * the divisors, and gate it back when it is done.
3742 */
3743 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3744
3745 /* Disable SSCCTL */
3746 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003747 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3748 SBI_SSCCTL_DISABLE,
3749 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003750
3751 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003752 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003753 auxdiv = 1;
3754 divsel = 0x41;
3755 phaseinc = 0x20;
3756 } else {
3757 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003758 * but the adjusted_mode->crtc_clock in in KHz. To get the
3759 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003760 * convert the virtual clock precision to KHz here for higher
3761 * precision.
3762 */
3763 u32 iclk_virtual_root_freq = 172800 * 1000;
3764 u32 iclk_pi_range = 64;
3765 u32 desired_divisor, msb_divisor_value, pi_value;
3766
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003767 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003768 msb_divisor_value = desired_divisor / iclk_pi_range;
3769 pi_value = desired_divisor % iclk_pi_range;
3770
3771 auxdiv = 0;
3772 divsel = msb_divisor_value - 2;
3773 phaseinc = pi_value;
3774 }
3775
3776 /* This should not happen with any sane values */
3777 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3778 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3779 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3780 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3781
3782 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003783 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003784 auxdiv,
3785 divsel,
3786 phasedir,
3787 phaseinc);
3788
3789 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003790 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003791 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3792 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3793 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3794 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3795 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3796 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003797 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003798
3799 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003800 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003801 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3802 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003803 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003804
3805 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003806 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003807 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003808 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003809
3810 /* Wait for initialization time */
3811 udelay(24);
3812
3813 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003814
3815 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003816}
3817
Daniel Vetter275f01b22013-05-03 11:49:47 +02003818static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3819 enum pipe pch_transcoder)
3820{
3821 struct drm_device *dev = crtc->base.dev;
3822 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003823 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02003824
3825 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3826 I915_READ(HTOTAL(cpu_transcoder)));
3827 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3828 I915_READ(HBLANK(cpu_transcoder)));
3829 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3830 I915_READ(HSYNC(cpu_transcoder)));
3831
3832 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3833 I915_READ(VTOTAL(cpu_transcoder)));
3834 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3835 I915_READ(VBLANK(cpu_transcoder)));
3836 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3837 I915_READ(VSYNC(cpu_transcoder)));
3838 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3839 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3840}
3841
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003842static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3843{
3844 struct drm_i915_private *dev_priv = dev->dev_private;
3845 uint32_t temp;
3846
3847 temp = I915_READ(SOUTH_CHICKEN1);
3848 if (temp & FDI_BC_BIFURCATION_SELECT)
3849 return;
3850
3851 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3852 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3853
3854 temp |= FDI_BC_BIFURCATION_SELECT;
3855 DRM_DEBUG_KMS("enabling fdi C rx\n");
3856 I915_WRITE(SOUTH_CHICKEN1, temp);
3857 POSTING_READ(SOUTH_CHICKEN1);
3858}
3859
3860static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3861{
3862 struct drm_device *dev = intel_crtc->base.dev;
3863 struct drm_i915_private *dev_priv = dev->dev_private;
3864
3865 switch (intel_crtc->pipe) {
3866 case PIPE_A:
3867 break;
3868 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003869 if (intel_crtc->config->fdi_lanes > 2)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003870 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3871 else
3872 cpt_enable_fdi_bc_bifurcation(dev);
3873
3874 break;
3875 case PIPE_C:
3876 cpt_enable_fdi_bc_bifurcation(dev);
3877
3878 break;
3879 default:
3880 BUG();
3881 }
3882}
3883
Jesse Barnesf67a5592011-01-05 10:31:48 -08003884/*
3885 * Enable PCH resources required for PCH ports:
3886 * - PCH PLLs
3887 * - FDI training & RX/TX
3888 * - update transcoder timings
3889 * - DP transcoding bits
3890 * - transcoder
3891 */
3892static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003893{
3894 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003895 struct drm_i915_private *dev_priv = dev->dev_private;
3896 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3897 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003898 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003899
Daniel Vetterab9412b2013-05-03 11:49:46 +02003900 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003901
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003902 if (IS_IVYBRIDGE(dev))
3903 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3904
Daniel Vettercd986ab2012-10-26 10:58:12 +02003905 /* Write the TU size bits before fdi link training, so that error
3906 * detection works. */
3907 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3908 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3909
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003910 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003911 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003912
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003913 /* We need to program the right clock selection before writing the pixel
3914 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003915 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003916 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003917
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003918 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003919 temp |= TRANS_DPLL_ENABLE(pipe);
3920 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003921 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003922 temp |= sel;
3923 else
3924 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003925 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003926 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003927
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003928 /* XXX: pch pll's can be enabled any time before we enable the PCH
3929 * transcoder, and we actually should do this to not upset any PCH
3930 * transcoder that already use the clock when we share it.
3931 *
3932 * Note that enable_shared_dpll tries to do the right thing, but
3933 * get_shared_dpll unconditionally resets the pll - we need that to have
3934 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003935 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003936
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003937 /* set transcoder timing, panel must allow it */
3938 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003939 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003940
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003941 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003942
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003943 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003944 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003945 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003946 reg = TRANS_DP_CTL(pipe);
3947 temp = I915_READ(reg);
3948 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003949 TRANS_DP_SYNC_MASK |
3950 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003951 temp |= (TRANS_DP_OUTPUT_ENABLE |
3952 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003953 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003954
3955 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003956 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003957 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003958 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003959
3960 switch (intel_trans_dp_port_sel(crtc)) {
3961 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003962 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003963 break;
3964 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003965 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003966 break;
3967 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003968 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003969 break;
3970 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003971 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003972 }
3973
Chris Wilson5eddb702010-09-11 13:48:45 +01003974 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003975 }
3976
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003977 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003978}
3979
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003980static void lpt_pch_enable(struct drm_crtc *crtc)
3981{
3982 struct drm_device *dev = crtc->dev;
3983 struct drm_i915_private *dev_priv = dev->dev_private;
3984 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003985 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003986
Daniel Vetterab9412b2013-05-03 11:49:46 +02003987 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003988
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003989 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003990
Paulo Zanoni0540e482012-10-31 18:12:40 -02003991 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003992 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003993
Paulo Zanoni937bb612012-10-31 18:12:47 -02003994 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003995}
3996
Daniel Vetter716c2e52014-06-25 22:02:02 +03003997void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003998{
Daniel Vettere2b78262013-06-07 23:10:03 +02003999 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004000
4001 if (pll == NULL)
4002 return;
4003
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02004004 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004005 WARN(1, "bad %s crtc mask\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004006 return;
4007 }
4008
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02004009 pll->config.crtc_mask &= ~(1 << crtc->pipe);
4010 if (pll->config.crtc_mask == 0) {
Daniel Vetterf4a091c2013-06-10 17:28:22 +02004011 WARN_ON(pll->on);
4012 WARN_ON(pll->active);
4013 }
4014
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004015 crtc->config->shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004016}
4017
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004018struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4019 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004020{
Daniel Vettere2b78262013-06-07 23:10:03 +02004021 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004022 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004023 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004024
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004025 if (HAS_PCH_IBX(dev_priv->dev)) {
4026 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004027 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004028 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004029
Daniel Vetter46edb022013-06-05 13:34:12 +02004030 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4031 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004032
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004033 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004034
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004035 goto found;
4036 }
4037
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004038 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4039 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004040
4041 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004042 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004043 continue;
4044
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004045 if (memcmp(&crtc_state->dpll_hw_state,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004046 &pll->new_config->hw_state,
4047 sizeof(pll->new_config->hw_state)) == 0) {
4048 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004049 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004050 pll->new_config->crtc_mask,
4051 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004052 goto found;
4053 }
4054 }
4055
4056 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004057 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4058 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004059 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004060 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4061 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004062 goto found;
4063 }
4064 }
4065
4066 return NULL;
4067
4068found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004069 if (pll->new_config->crtc_mask == 0)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004070 pll->new_config->hw_state = crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004071
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004072 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004073 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4074 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004075
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004076 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004077
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004078 return pll;
4079}
4080
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004081/**
4082 * intel_shared_dpll_start_config - start a new PLL staged config
4083 * @dev_priv: DRM device
4084 * @clear_pipes: mask of pipes that will have their PLLs freed
4085 *
4086 * Starts a new PLL staged config, copying the current config but
4087 * releasing the references of pipes specified in clear_pipes.
4088 */
4089static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
4090 unsigned clear_pipes)
4091{
4092 struct intel_shared_dpll *pll;
4093 enum intel_dpll_id i;
4094
4095 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4096 pll = &dev_priv->shared_dplls[i];
4097
4098 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
4099 GFP_KERNEL);
4100 if (!pll->new_config)
4101 goto cleanup;
4102
4103 pll->new_config->crtc_mask &= ~clear_pipes;
4104 }
4105
4106 return 0;
4107
4108cleanup:
4109 while (--i >= 0) {
4110 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveiraf354d732014-11-07 14:07:41 +02004111 kfree(pll->new_config);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004112 pll->new_config = NULL;
4113 }
4114
4115 return -ENOMEM;
4116}
4117
4118static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
4119{
4120 struct intel_shared_dpll *pll;
4121 enum intel_dpll_id i;
4122
4123 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4124 pll = &dev_priv->shared_dplls[i];
4125
4126 WARN_ON(pll->new_config == &pll->config);
4127
4128 pll->config = *pll->new_config;
4129 kfree(pll->new_config);
4130 pll->new_config = NULL;
4131 }
4132}
4133
4134static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4135{
4136 struct intel_shared_dpll *pll;
4137 enum intel_dpll_id i;
4138
4139 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4140 pll = &dev_priv->shared_dplls[i];
4141
4142 WARN_ON(pll->new_config == &pll->config);
4143
4144 kfree(pll->new_config);
4145 pll->new_config = NULL;
4146 }
4147}
4148
Daniel Vettera1520312013-05-03 11:49:50 +02004149static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004150{
4151 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004152 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004153 u32 temp;
4154
4155 temp = I915_READ(dslreg);
4156 udelay(500);
4157 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004158 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004159 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004160 }
4161}
4162
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004163static void skylake_pfit_enable(struct intel_crtc *crtc)
4164{
4165 struct drm_device *dev = crtc->base.dev;
4166 struct drm_i915_private *dev_priv = dev->dev_private;
4167 int pipe = crtc->pipe;
4168
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004169 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004170 I915_WRITE(PS_CTL(pipe), PS_ENABLE);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004171 I915_WRITE(PS_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4172 I915_WRITE(PS_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004173 }
4174}
4175
Jesse Barnesb074cec2013-04-25 12:55:02 -07004176static void ironlake_pfit_enable(struct intel_crtc *crtc)
4177{
4178 struct drm_device *dev = crtc->base.dev;
4179 struct drm_i915_private *dev_priv = dev->dev_private;
4180 int pipe = crtc->pipe;
4181
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004182 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004183 /* Force use of hard-coded filter coefficients
4184 * as some pre-programmed values are broken,
4185 * e.g. x201.
4186 */
4187 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4188 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4189 PF_PIPE_SEL_IVB(pipe));
4190 else
4191 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004192 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4193 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004194 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004195}
4196
Matt Roper4a3b8762014-12-23 10:41:51 -08004197static void intel_enable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004198{
4199 struct drm_device *dev = crtc->dev;
4200 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004201 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004202 struct intel_plane *intel_plane;
4203
Matt Roperaf2b6532014-04-01 15:22:32 -07004204 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4205 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004206 if (intel_plane->pipe == pipe)
4207 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004208 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004209}
4210
Matt Roper0d703d42015-03-04 10:49:04 -08004211/*
4212 * Disable a plane internally without actually modifying the plane's state.
4213 * This will allow us to easily restore the plane later by just reprogramming
4214 * its state.
4215 */
4216static void disable_plane_internal(struct drm_plane *plane)
4217{
4218 struct intel_plane *intel_plane = to_intel_plane(plane);
4219 struct drm_plane_state *state =
4220 plane->funcs->atomic_duplicate_state(plane);
4221 struct intel_plane_state *intel_state = to_intel_plane_state(state);
4222
4223 intel_state->visible = false;
4224 intel_plane->commit_plane(plane, intel_state);
4225
4226 intel_plane_destroy_state(plane, state);
4227}
4228
Matt Roper4a3b8762014-12-23 10:41:51 -08004229static void intel_disable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004230{
4231 struct drm_device *dev = crtc->dev;
4232 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004233 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004234 struct intel_plane *intel_plane;
4235
Matt Roperaf2b6532014-04-01 15:22:32 -07004236 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4237 intel_plane = to_intel_plane(plane);
Matt Roper0d703d42015-03-04 10:49:04 -08004238 if (plane->fb && intel_plane->pipe == pipe)
4239 disable_plane_internal(plane);
Matt Roperaf2b6532014-04-01 15:22:32 -07004240 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004241}
4242
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004243void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004244{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004245 struct drm_device *dev = crtc->base.dev;
4246 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004247
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004248 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004249 return;
4250
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004251 /* We can only enable IPS after we enable a plane and wait for a vblank */
4252 intel_wait_for_vblank(dev, crtc->pipe);
4253
Paulo Zanonid77e4532013-09-24 13:52:55 -03004254 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004255 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004256 mutex_lock(&dev_priv->rps.hw_lock);
4257 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4258 mutex_unlock(&dev_priv->rps.hw_lock);
4259 /* Quoting Art Runyan: "its not safe to expect any particular
4260 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004261 * mailbox." Moreover, the mailbox may return a bogus state,
4262 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004263 */
4264 } else {
4265 I915_WRITE(IPS_CTL, IPS_ENABLE);
4266 /* The bit only becomes 1 in the next vblank, so this wait here
4267 * is essentially intel_wait_for_vblank. If we don't have this
4268 * and don't wait for vblanks until the end of crtc_enable, then
4269 * the HW state readout code will complain that the expected
4270 * IPS_CTL value is not the one we read. */
4271 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4272 DRM_ERROR("Timed out waiting for IPS enable\n");
4273 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004274}
4275
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004276void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004277{
4278 struct drm_device *dev = crtc->base.dev;
4279 struct drm_i915_private *dev_priv = dev->dev_private;
4280
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004281 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004282 return;
4283
4284 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004285 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004286 mutex_lock(&dev_priv->rps.hw_lock);
4287 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4288 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004289 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4290 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4291 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004292 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004293 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004294 POSTING_READ(IPS_CTL);
4295 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004296
4297 /* We need to wait for a vblank before we can disable the plane. */
4298 intel_wait_for_vblank(dev, crtc->pipe);
4299}
4300
4301/** Loads the palette/gamma unit for the CRTC with the prepared values */
4302static void intel_crtc_load_lut(struct drm_crtc *crtc)
4303{
4304 struct drm_device *dev = crtc->dev;
4305 struct drm_i915_private *dev_priv = dev->dev_private;
4306 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4307 enum pipe pipe = intel_crtc->pipe;
4308 int palreg = PALETTE(pipe);
4309 int i;
4310 bool reenable_ips = false;
4311
4312 /* The clocks have to be on to load the palette. */
Matt Roper83d65732015-02-25 13:12:16 -08004313 if (!crtc->state->enable || !intel_crtc->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004314 return;
4315
4316 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004317 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004318 assert_dsi_pll_enabled(dev_priv);
4319 else
4320 assert_pll_enabled(dev_priv, pipe);
4321 }
4322
4323 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304324 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004325 palreg = LGC_PALETTE(pipe);
4326
4327 /* Workaround : Do not read or write the pipe palette/gamma data while
4328 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4329 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004330 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004331 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4332 GAMMA_MODE_MODE_SPLIT)) {
4333 hsw_disable_ips(intel_crtc);
4334 reenable_ips = true;
4335 }
4336
4337 for (i = 0; i < 256; i++) {
4338 I915_WRITE(palreg + 4 * i,
4339 (intel_crtc->lut_r[i] << 16) |
4340 (intel_crtc->lut_g[i] << 8) |
4341 intel_crtc->lut_b[i]);
4342 }
4343
4344 if (reenable_ips)
4345 hsw_enable_ips(intel_crtc);
4346}
4347
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004348static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4349{
4350 if (!enable && intel_crtc->overlay) {
4351 struct drm_device *dev = intel_crtc->base.dev;
4352 struct drm_i915_private *dev_priv = dev->dev_private;
4353
4354 mutex_lock(&dev->struct_mutex);
4355 dev_priv->mm.interruptible = false;
4356 (void) intel_overlay_switch_off(intel_crtc->overlay);
4357 dev_priv->mm.interruptible = true;
4358 mutex_unlock(&dev->struct_mutex);
4359 }
4360
4361 /* Let userspace switch the overlay on again. In most cases userspace
4362 * has to recompute where to put it anyway.
4363 */
4364}
4365
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004366static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004367{
4368 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004369 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4370 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004371
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004372 intel_enable_primary_hw_plane(crtc->primary, crtc);
Matt Roper4a3b8762014-12-23 10:41:51 -08004373 intel_enable_sprite_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004374 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004375 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004376
4377 hsw_enable_ips(intel_crtc);
4378
4379 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004380 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004381 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004382
4383 /*
4384 * FIXME: Once we grow proper nuclear flip support out of this we need
4385 * to compute the mask of flip planes precisely. For the time being
4386 * consider this a flip from a NULL plane.
4387 */
4388 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004389}
4390
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004391static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004392{
4393 struct drm_device *dev = crtc->dev;
4394 struct drm_i915_private *dev_priv = dev->dev_private;
4395 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4396 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004397
4398 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004399
Paulo Zanonie35fef22015-02-09 14:46:29 -02004400 if (dev_priv->fbc.crtc == intel_crtc)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004401 intel_fbc_disable(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004402
4403 hsw_disable_ips(intel_crtc);
4404
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004405 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004406 intel_crtc_update_cursor(crtc, false);
Matt Roper4a3b8762014-12-23 10:41:51 -08004407 intel_disable_sprite_planes(crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004408 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004409
Daniel Vetterf99d7062014-06-19 16:01:59 +02004410 /*
4411 * FIXME: Once we grow proper nuclear flip support out of this we need
4412 * to compute the mask of flip planes precisely. For the time being
4413 * consider this a flip to a NULL plane.
4414 */
4415 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004416}
4417
Jesse Barnesf67a5592011-01-05 10:31:48 -08004418static void ironlake_crtc_enable(struct drm_crtc *crtc)
4419{
4420 struct drm_device *dev = crtc->dev;
4421 struct drm_i915_private *dev_priv = dev->dev_private;
4422 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004423 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004424 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004425
Matt Roper83d65732015-02-25 13:12:16 -08004426 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02004427
Jesse Barnesf67a5592011-01-05 10:31:48 -08004428 if (intel_crtc->active)
4429 return;
4430
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004431 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004432 intel_prepare_shared_dpll(intel_crtc);
4433
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004434 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304435 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004436
4437 intel_set_pipe_timings(intel_crtc);
4438
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004439 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004440 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004441 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004442 }
4443
4444 ironlake_set_pipeconf(crtc);
4445
Jesse Barnesf67a5592011-01-05 10:31:48 -08004446 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004447
Daniel Vettera72e4c92014-09-30 10:56:47 +02004448 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4449 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004450
Daniel Vetterf6736a12013-06-05 13:34:30 +02004451 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004452 if (encoder->pre_enable)
4453 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004454
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004455 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004456 /* Note: FDI PLL enabling _must_ be done before we enable the
4457 * cpu pipes, hence this is separate from all the other fdi/pch
4458 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004459 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004460 } else {
4461 assert_fdi_tx_disabled(dev_priv, pipe);
4462 assert_fdi_rx_disabled(dev_priv, pipe);
4463 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004464
Jesse Barnesb074cec2013-04-25 12:55:02 -07004465 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004466
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004467 /*
4468 * On ILK+ LUT must be loaded before the pipe is running but with
4469 * clocks enabled
4470 */
4471 intel_crtc_load_lut(crtc);
4472
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004473 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004474 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004475
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004476 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004477 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004478
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004479 assert_vblank_disabled(crtc);
4480 drm_crtc_vblank_on(crtc);
4481
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004482 for_each_encoder_on_crtc(dev, crtc, encoder)
4483 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004484
4485 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004486 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004487
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004488 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004489}
4490
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004491/* IPS only exists on ULT machines and is tied to pipe A. */
4492static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4493{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004494 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004495}
4496
Paulo Zanonie4916942013-09-20 16:21:19 -03004497/*
4498 * This implements the workaround described in the "notes" section of the mode
4499 * set sequence documentation. When going from no pipes or single pipe to
4500 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4501 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4502 */
4503static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4504{
4505 struct drm_device *dev = crtc->base.dev;
4506 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4507
4508 /* We want to get the other_active_crtc only if there's only 1 other
4509 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004510 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004511 if (!crtc_it->active || crtc_it == crtc)
4512 continue;
4513
4514 if (other_active_crtc)
4515 return;
4516
4517 other_active_crtc = crtc_it;
4518 }
4519 if (!other_active_crtc)
4520 return;
4521
4522 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4523 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4524}
4525
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004526static void haswell_crtc_enable(struct drm_crtc *crtc)
4527{
4528 struct drm_device *dev = crtc->dev;
4529 struct drm_i915_private *dev_priv = dev->dev_private;
4530 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4531 struct intel_encoder *encoder;
4532 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004533
Matt Roper83d65732015-02-25 13:12:16 -08004534 WARN_ON(!crtc->state->enable);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004535
4536 if (intel_crtc->active)
4537 return;
4538
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004539 if (intel_crtc_to_shared_dpll(intel_crtc))
4540 intel_enable_shared_dpll(intel_crtc);
4541
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004542 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304543 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004544
4545 intel_set_pipe_timings(intel_crtc);
4546
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004547 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4548 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4549 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004550 }
4551
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004552 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004553 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004554 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004555 }
4556
4557 haswell_set_pipeconf(crtc);
4558
4559 intel_set_pipe_csc(crtc);
4560
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004561 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004562
Daniel Vettera72e4c92014-09-30 10:56:47 +02004563 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004564 for_each_encoder_on_crtc(dev, crtc, encoder)
4565 if (encoder->pre_enable)
4566 encoder->pre_enable(encoder);
4567
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004568 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004569 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4570 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004571 dev_priv->display.fdi_link_train(crtc);
4572 }
4573
Paulo Zanoni1f544382012-10-24 11:32:00 -02004574 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004575
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004576 if (IS_SKYLAKE(dev))
4577 skylake_pfit_enable(intel_crtc);
4578 else
4579 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004580
4581 /*
4582 * On ILK+ LUT must be loaded before the pipe is running but with
4583 * clocks enabled
4584 */
4585 intel_crtc_load_lut(crtc);
4586
Paulo Zanoni1f544382012-10-24 11:32:00 -02004587 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004588 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004589
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004590 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004591 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004592
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004593 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004594 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004595
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004596 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004597 intel_ddi_set_vc_payload_alloc(crtc, true);
4598
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004599 assert_vblank_disabled(crtc);
4600 drm_crtc_vblank_on(crtc);
4601
Jani Nikula8807e552013-08-30 19:40:32 +03004602 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004603 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004604 intel_opregion_notify_encoder(encoder, true);
4605 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004606
Paulo Zanonie4916942013-09-20 16:21:19 -03004607 /* If we change the relative order between pipe/planes enabling, we need
4608 * to change the workaround. */
4609 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004610 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004611}
4612
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004613static void skylake_pfit_disable(struct intel_crtc *crtc)
4614{
4615 struct drm_device *dev = crtc->base.dev;
4616 struct drm_i915_private *dev_priv = dev->dev_private;
4617 int pipe = crtc->pipe;
4618
4619 /* To avoid upsetting the power well on haswell only disable the pfit if
4620 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004621 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004622 I915_WRITE(PS_CTL(pipe), 0);
4623 I915_WRITE(PS_WIN_POS(pipe), 0);
4624 I915_WRITE(PS_WIN_SZ(pipe), 0);
4625 }
4626}
4627
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004628static void ironlake_pfit_disable(struct intel_crtc *crtc)
4629{
4630 struct drm_device *dev = crtc->base.dev;
4631 struct drm_i915_private *dev_priv = dev->dev_private;
4632 int pipe = crtc->pipe;
4633
4634 /* To avoid upsetting the power well on haswell only disable the pfit if
4635 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004636 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004637 I915_WRITE(PF_CTL(pipe), 0);
4638 I915_WRITE(PF_WIN_POS(pipe), 0);
4639 I915_WRITE(PF_WIN_SZ(pipe), 0);
4640 }
4641}
4642
Jesse Barnes6be4a602010-09-10 10:26:01 -07004643static void ironlake_crtc_disable(struct drm_crtc *crtc)
4644{
4645 struct drm_device *dev = crtc->dev;
4646 struct drm_i915_private *dev_priv = dev->dev_private;
4647 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004648 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004649 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004650 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004651
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004652 if (!intel_crtc->active)
4653 return;
4654
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004655 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004656
Daniel Vetterea9d7582012-07-10 10:42:52 +02004657 for_each_encoder_on_crtc(dev, crtc, encoder)
4658 encoder->disable(encoder);
4659
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004660 drm_crtc_vblank_off(crtc);
4661 assert_vblank_disabled(crtc);
4662
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004663 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004664 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02004665
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004666 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004667
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004668 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004669
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004670 for_each_encoder_on_crtc(dev, crtc, encoder)
4671 if (encoder->post_disable)
4672 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004673
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004674 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02004675 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004676
Daniel Vetterd925c592013-06-05 13:34:04 +02004677 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004678
Daniel Vetterd925c592013-06-05 13:34:04 +02004679 if (HAS_PCH_CPT(dev)) {
4680 /* disable TRANS_DP_CTL */
4681 reg = TRANS_DP_CTL(pipe);
4682 temp = I915_READ(reg);
4683 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4684 TRANS_DP_PORT_SEL_MASK);
4685 temp |= TRANS_DP_PORT_SEL_NONE;
4686 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004687
Daniel Vetterd925c592013-06-05 13:34:04 +02004688 /* disable DPLL_SEL */
4689 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004690 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004691 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004692 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004693
4694 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004695 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004696
4697 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004698 }
4699
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004700 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004701 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004702
4703 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004704 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004705 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004706}
4707
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004708static void haswell_crtc_disable(struct drm_crtc *crtc)
4709{
4710 struct drm_device *dev = crtc->dev;
4711 struct drm_i915_private *dev_priv = dev->dev_private;
4712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4713 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004714 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004715
4716 if (!intel_crtc->active)
4717 return;
4718
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004719 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004720
Jani Nikula8807e552013-08-30 19:40:32 +03004721 for_each_encoder_on_crtc(dev, crtc, encoder) {
4722 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004723 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004724 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004725
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004726 drm_crtc_vblank_off(crtc);
4727 assert_vblank_disabled(crtc);
4728
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004729 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004730 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4731 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004732 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004733
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004734 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004735 intel_ddi_set_vc_payload_alloc(crtc, false);
4736
Paulo Zanoniad80a812012-10-24 16:06:19 -02004737 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004738
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004739 if (IS_SKYLAKE(dev))
4740 skylake_pfit_disable(intel_crtc);
4741 else
4742 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004743
Paulo Zanoni1f544382012-10-24 11:32:00 -02004744 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004745
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004746 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004747 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004748 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004749 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004750
Imre Deak97b040a2014-06-25 22:01:50 +03004751 for_each_encoder_on_crtc(dev, crtc, encoder)
4752 if (encoder->post_disable)
4753 encoder->post_disable(encoder);
4754
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004755 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004756 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004757
4758 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004759 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004760 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004761
4762 if (intel_crtc_to_shared_dpll(intel_crtc))
4763 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004764}
4765
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004766static void ironlake_crtc_off(struct drm_crtc *crtc)
4767{
4768 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004769 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004770}
4771
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004772
Jesse Barnes2dd24552013-04-25 12:55:01 -07004773static void i9xx_pfit_enable(struct intel_crtc *crtc)
4774{
4775 struct drm_device *dev = crtc->base.dev;
4776 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004777 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07004778
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02004779 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004780 return;
4781
Daniel Vetterc0b03412013-05-28 12:05:54 +02004782 /*
4783 * The panel fitter should only be adjusted whilst the pipe is disabled,
4784 * according to register description and PRM.
4785 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004786 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4787 assert_pipe_disabled(dev_priv, crtc->pipe);
4788
Jesse Barnesb074cec2013-04-25 12:55:02 -07004789 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4790 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004791
4792 /* Border color in case we don't scale up to the full screen. Black by
4793 * default, change to something else for debugging. */
4794 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004795}
4796
Dave Airlied05410f2014-06-05 13:22:59 +10004797static enum intel_display_power_domain port_to_power_domain(enum port port)
4798{
4799 switch (port) {
4800 case PORT_A:
4801 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4802 case PORT_B:
4803 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4804 case PORT_C:
4805 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4806 case PORT_D:
4807 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4808 default:
4809 WARN_ON_ONCE(1);
4810 return POWER_DOMAIN_PORT_OTHER;
4811 }
4812}
4813
Imre Deak77d22dc2014-03-05 16:20:52 +02004814#define for_each_power_domain(domain, mask) \
4815 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4816 if ((1 << (domain)) & (mask))
4817
Imre Deak319be8a2014-03-04 19:22:57 +02004818enum intel_display_power_domain
4819intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004820{
Imre Deak319be8a2014-03-04 19:22:57 +02004821 struct drm_device *dev = intel_encoder->base.dev;
4822 struct intel_digital_port *intel_dig_port;
4823
4824 switch (intel_encoder->type) {
4825 case INTEL_OUTPUT_UNKNOWN:
4826 /* Only DDI platforms should ever use this output type */
4827 WARN_ON_ONCE(!HAS_DDI(dev));
4828 case INTEL_OUTPUT_DISPLAYPORT:
4829 case INTEL_OUTPUT_HDMI:
4830 case INTEL_OUTPUT_EDP:
4831 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004832 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004833 case INTEL_OUTPUT_DP_MST:
4834 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4835 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004836 case INTEL_OUTPUT_ANALOG:
4837 return POWER_DOMAIN_PORT_CRT;
4838 case INTEL_OUTPUT_DSI:
4839 return POWER_DOMAIN_PORT_DSI;
4840 default:
4841 return POWER_DOMAIN_PORT_OTHER;
4842 }
4843}
4844
4845static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4846{
4847 struct drm_device *dev = crtc->dev;
4848 struct intel_encoder *intel_encoder;
4849 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4850 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004851 unsigned long mask;
4852 enum transcoder transcoder;
4853
4854 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4855
4856 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4857 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004858 if (intel_crtc->config->pch_pfit.enabled ||
4859 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004860 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4861
Imre Deak319be8a2014-03-04 19:22:57 +02004862 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4863 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4864
Imre Deak77d22dc2014-03-05 16:20:52 +02004865 return mask;
4866}
4867
Imre Deak77d22dc2014-03-05 16:20:52 +02004868static void modeset_update_crtc_power_domains(struct drm_device *dev)
4869{
4870 struct drm_i915_private *dev_priv = dev->dev_private;
4871 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4872 struct intel_crtc *crtc;
4873
4874 /*
4875 * First get all needed power domains, then put all unneeded, to avoid
4876 * any unnecessary toggling of the power wells.
4877 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004878 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004879 enum intel_display_power_domain domain;
4880
Matt Roper83d65732015-02-25 13:12:16 -08004881 if (!crtc->base.state->enable)
Imre Deak77d22dc2014-03-05 16:20:52 +02004882 continue;
4883
Imre Deak319be8a2014-03-04 19:22:57 +02004884 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004885
4886 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4887 intel_display_power_get(dev_priv, domain);
4888 }
4889
Ville Syrjälä50f6e502014-11-06 14:49:12 +02004890 if (dev_priv->display.modeset_global_resources)
4891 dev_priv->display.modeset_global_resources(dev);
4892
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004893 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004894 enum intel_display_power_domain domain;
4895
4896 for_each_power_domain(domain, crtc->enabled_power_domains)
4897 intel_display_power_put(dev_priv, domain);
4898
4899 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4900 }
4901
4902 intel_display_set_init_power(dev_priv, false);
4903}
4904
Ville Syrjälädfcab172014-06-13 13:37:47 +03004905/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004906static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004907{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004908 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004909
Jesse Barnes586f49d2013-11-04 16:06:59 -08004910 /* Obtain SKU information */
4911 mutex_lock(&dev_priv->dpio_lock);
4912 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4913 CCK_FUSE_HPLL_FREQ_MASK;
4914 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004915
Ville Syrjälädfcab172014-06-13 13:37:47 +03004916 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004917}
4918
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004919static void vlv_update_cdclk(struct drm_device *dev)
4920{
4921 struct drm_i915_private *dev_priv = dev->dev_private;
4922
4923 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03004924 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004925 dev_priv->vlv_cdclk_freq);
4926
4927 /*
4928 * Program the gmbus_freq based on the cdclk frequency.
4929 * BSpec erroneously claims we should aim for 4MHz, but
4930 * in fact 1MHz is the correct frequency.
4931 */
Ville Syrjälä6be1e3d2014-10-16 20:52:31 +03004932 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->vlv_cdclk_freq, 1000));
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004933}
4934
Jesse Barnes30a970c2013-11-04 13:48:12 -08004935/* Adjust CDclk dividers to allow high res or save power if possible */
4936static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4937{
4938 struct drm_i915_private *dev_priv = dev->dev_private;
4939 u32 val, cmd;
4940
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004941 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004942
Ville Syrjälädfcab172014-06-13 13:37:47 +03004943 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004944 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004945 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004946 cmd = 1;
4947 else
4948 cmd = 0;
4949
4950 mutex_lock(&dev_priv->rps.hw_lock);
4951 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4952 val &= ~DSPFREQGUAR_MASK;
4953 val |= (cmd << DSPFREQGUAR_SHIFT);
4954 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4955 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4956 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4957 50)) {
4958 DRM_ERROR("timed out waiting for CDclk change\n");
4959 }
4960 mutex_unlock(&dev_priv->rps.hw_lock);
4961
Ville Syrjälädfcab172014-06-13 13:37:47 +03004962 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004963 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004964
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004965 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004966
4967 mutex_lock(&dev_priv->dpio_lock);
4968 /* adjust cdclk divider */
4969 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004970 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004971 val |= divider;
4972 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004973
4974 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4975 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4976 50))
4977 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004978 mutex_unlock(&dev_priv->dpio_lock);
4979 }
4980
4981 mutex_lock(&dev_priv->dpio_lock);
4982 /* adjust self-refresh exit latency value */
4983 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4984 val &= ~0x7f;
4985
4986 /*
4987 * For high bandwidth configs, we set a higher latency in the bunit
4988 * so that the core display fetch happens in time to avoid underruns.
4989 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004990 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004991 val |= 4500 / 250; /* 4.5 usec */
4992 else
4993 val |= 3000 / 250; /* 3.0 usec */
4994 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4995 mutex_unlock(&dev_priv->dpio_lock);
4996
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004997 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004998}
4999
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005000static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5001{
5002 struct drm_i915_private *dev_priv = dev->dev_private;
5003 u32 val, cmd;
5004
5005 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
5006
5007 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005008 case 333333:
5009 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005010 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005011 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005012 break;
5013 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005014 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005015 return;
5016 }
5017
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005018 /*
5019 * Specs are full of misinformation, but testing on actual
5020 * hardware has shown that we just need to write the desired
5021 * CCK divider into the Punit register.
5022 */
5023 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5024
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005025 mutex_lock(&dev_priv->rps.hw_lock);
5026 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5027 val &= ~DSPFREQGUAR_MASK_CHV;
5028 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5029 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5030 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5031 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5032 50)) {
5033 DRM_ERROR("timed out waiting for CDclk change\n");
5034 }
5035 mutex_unlock(&dev_priv->rps.hw_lock);
5036
5037 vlv_update_cdclk(dev);
5038}
5039
Jesse Barnes30a970c2013-11-04 13:48:12 -08005040static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5041 int max_pixclk)
5042{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005043 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005044 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005045
Jesse Barnes30a970c2013-11-04 13:48:12 -08005046 /*
5047 * Really only a few cases to deal with, as only 4 CDclks are supported:
5048 * 200MHz
5049 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005050 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005051 * 400MHz (VLV only)
5052 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5053 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005054 *
5055 * We seem to get an unstable or solid color picture at 200MHz.
5056 * Not sure what's wrong. For now use 200MHz only when all pipes
5057 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005058 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005059 if (!IS_CHERRYVIEW(dev_priv) &&
5060 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005061 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005062 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005063 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005064 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005065 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005066 else
5067 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005068}
5069
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005070/* compute the max pixel clock for new configuration */
5071static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005072{
5073 struct drm_device *dev = dev_priv->dev;
5074 struct intel_crtc *intel_crtc;
5075 int max_pixclk = 0;
5076
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005077 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005078 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005079 max_pixclk = max(max_pixclk,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005080 intel_crtc->new_config->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005081 }
5082
5083 return max_pixclk;
5084}
5085
5086static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005087 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005088{
5089 struct drm_i915_private *dev_priv = dev->dev_private;
5090 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005091 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005092
Imre Deakd60c4472014-03-27 17:45:10 +02005093 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
5094 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005095 return;
5096
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005097 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005098 for_each_intel_crtc(dev, intel_crtc)
Matt Roper83d65732015-02-25 13:12:16 -08005099 if (intel_crtc->base.state->enable)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005100 *prepare_pipes |= (1 << intel_crtc->pipe);
5101}
5102
5103static void valleyview_modeset_global_resources(struct drm_device *dev)
5104{
5105 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005106 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005107 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
5108
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005109 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02005110 /*
5111 * FIXME: We can end up here with all power domains off, yet
5112 * with a CDCLK frequency other than the minimum. To account
5113 * for this take the PIPE-A power domain, which covers the HW
5114 * blocks needed for the following programming. This can be
5115 * removed once it's guaranteed that we get here either with
5116 * the minimum CDCLK set, or the required power domains
5117 * enabled.
5118 */
5119 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
5120
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005121 if (IS_CHERRYVIEW(dev))
5122 cherryview_set_cdclk(dev, req_cdclk);
5123 else
5124 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02005125
5126 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005127 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08005128}
5129
Jesse Barnes89b667f2013-04-18 14:51:36 -07005130static void valleyview_crtc_enable(struct drm_crtc *crtc)
5131{
5132 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005133 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5135 struct intel_encoder *encoder;
5136 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03005137 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005138
Matt Roper83d65732015-02-25 13:12:16 -08005139 WARN_ON(!crtc->state->enable);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005140
5141 if (intel_crtc->active)
5142 return;
5143
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005144 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05305145
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005146 if (!is_dsi) {
5147 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005148 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005149 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005150 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005151 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02005152
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005153 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305154 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005155
5156 intel_set_pipe_timings(intel_crtc);
5157
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005158 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
5159 struct drm_i915_private *dev_priv = dev->dev_private;
5160
5161 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5162 I915_WRITE(CHV_CANVAS(pipe), 0);
5163 }
5164
Daniel Vetter5b18e572014-04-24 23:55:06 +02005165 i9xx_set_pipeconf(intel_crtc);
5166
Jesse Barnes89b667f2013-04-18 14:51:36 -07005167 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005168
Daniel Vettera72e4c92014-09-30 10:56:47 +02005169 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005170
Jesse Barnes89b667f2013-04-18 14:51:36 -07005171 for_each_encoder_on_crtc(dev, crtc, encoder)
5172 if (encoder->pre_pll_enable)
5173 encoder->pre_pll_enable(encoder);
5174
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005175 if (!is_dsi) {
5176 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005177 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005178 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005179 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005180 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005181
5182 for_each_encoder_on_crtc(dev, crtc, encoder)
5183 if (encoder->pre_enable)
5184 encoder->pre_enable(encoder);
5185
Jesse Barnes2dd24552013-04-25 12:55:01 -07005186 i9xx_pfit_enable(intel_crtc);
5187
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005188 intel_crtc_load_lut(crtc);
5189
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005190 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005191 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005192
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005193 assert_vblank_disabled(crtc);
5194 drm_crtc_vblank_on(crtc);
5195
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005196 for_each_encoder_on_crtc(dev, crtc, encoder)
5197 encoder->enable(encoder);
5198
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005199 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005200
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005201 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005202 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005203}
5204
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005205static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5206{
5207 struct drm_device *dev = crtc->base.dev;
5208 struct drm_i915_private *dev_priv = dev->dev_private;
5209
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005210 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5211 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005212}
5213
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005214static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005215{
5216 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005217 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005218 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005219 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005220 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005221
Matt Roper83d65732015-02-25 13:12:16 -08005222 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02005223
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005224 if (intel_crtc->active)
5225 return;
5226
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005227 i9xx_set_pll_dividers(intel_crtc);
5228
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005229 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305230 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005231
5232 intel_set_pipe_timings(intel_crtc);
5233
Daniel Vetter5b18e572014-04-24 23:55:06 +02005234 i9xx_set_pipeconf(intel_crtc);
5235
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005236 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005237
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005238 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005239 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005240
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005241 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005242 if (encoder->pre_enable)
5243 encoder->pre_enable(encoder);
5244
Daniel Vetterf6736a12013-06-05 13:34:30 +02005245 i9xx_enable_pll(intel_crtc);
5246
Jesse Barnes2dd24552013-04-25 12:55:01 -07005247 i9xx_pfit_enable(intel_crtc);
5248
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005249 intel_crtc_load_lut(crtc);
5250
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005251 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005252 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005253
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005254 assert_vblank_disabled(crtc);
5255 drm_crtc_vblank_on(crtc);
5256
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005257 for_each_encoder_on_crtc(dev, crtc, encoder)
5258 encoder->enable(encoder);
5259
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005260 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005261
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005262 /*
5263 * Gen2 reports pipe underruns whenever all planes are disabled.
5264 * So don't enable underrun reporting before at least some planes
5265 * are enabled.
5266 * FIXME: Need to fix the logic to work when we turn off all planes
5267 * but leave the pipe running.
5268 */
5269 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005270 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005271
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005272 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005273 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005274}
5275
Daniel Vetter87476d62013-04-11 16:29:06 +02005276static void i9xx_pfit_disable(struct intel_crtc *crtc)
5277{
5278 struct drm_device *dev = crtc->base.dev;
5279 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02005280
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005281 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005282 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005283
5284 assert_pipe_disabled(dev_priv, crtc->pipe);
5285
Daniel Vetter328d8e82013-05-08 10:36:31 +02005286 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5287 I915_READ(PFIT_CONTROL));
5288 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005289}
5290
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005291static void i9xx_crtc_disable(struct drm_crtc *crtc)
5292{
5293 struct drm_device *dev = crtc->dev;
5294 struct drm_i915_private *dev_priv = dev->dev_private;
5295 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005296 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005297 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005298
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005299 if (!intel_crtc->active)
5300 return;
5301
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005302 /*
5303 * Gen2 reports pipe underruns whenever all planes are disabled.
5304 * So diasble underrun reporting before all the planes get disabled.
5305 * FIXME: Need to fix the logic to work when we turn off all planes
5306 * but leave the pipe running.
5307 */
5308 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005309 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005310
Imre Deak564ed192014-06-13 14:54:21 +03005311 /*
5312 * Vblank time updates from the shadow to live plane control register
5313 * are blocked if the memory self-refresh mode is active at that
5314 * moment. So to make sure the plane gets truly disabled, disable
5315 * first the self-refresh mode. The self-refresh enable bit in turn
5316 * will be checked/applied by the HW only at the next frame start
5317 * event which is after the vblank start event, so we need to have a
5318 * wait-for-vblank between disabling the plane and the pipe.
5319 */
5320 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005321 intel_crtc_disable_planes(crtc);
5322
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005323 /*
5324 * On gen2 planes are double buffered but the pipe isn't, so we must
5325 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03005326 * We also need to wait on all gmch platforms because of the
5327 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005328 */
Imre Deak564ed192014-06-13 14:54:21 +03005329 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005330
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005331 for_each_encoder_on_crtc(dev, crtc, encoder)
5332 encoder->disable(encoder);
5333
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005334 drm_crtc_vblank_off(crtc);
5335 assert_vblank_disabled(crtc);
5336
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005337 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005338
Daniel Vetter87476d62013-04-11 16:29:06 +02005339 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005340
Jesse Barnes89b667f2013-04-18 14:51:36 -07005341 for_each_encoder_on_crtc(dev, crtc, encoder)
5342 if (encoder->post_disable)
5343 encoder->post_disable(encoder);
5344
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005345 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005346 if (IS_CHERRYVIEW(dev))
5347 chv_disable_pll(dev_priv, pipe);
5348 else if (IS_VALLEYVIEW(dev))
5349 vlv_disable_pll(dev_priv, pipe);
5350 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005351 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005352 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005353
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005354 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005355 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005356
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005357 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005358 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005359
Daniel Vetterefa96242014-04-24 23:55:02 +02005360 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005361 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02005362 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005363}
5364
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005365static void i9xx_crtc_off(struct drm_crtc *crtc)
5366{
5367}
5368
Borun Fub04c5bd2014-07-12 10:02:27 +05305369/* Master function to enable/disable CRTC and corresponding power wells */
5370void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005371{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005372 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005373 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005374 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005375 enum intel_display_power_domain domain;
5376 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005377
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005378 if (enable) {
5379 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005380 domains = get_crtc_power_domains(crtc);
5381 for_each_power_domain(domain, domains)
5382 intel_display_power_get(dev_priv, domain);
5383 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005384
5385 dev_priv->display.crtc_enable(crtc);
5386 }
5387 } else {
5388 if (intel_crtc->active) {
5389 dev_priv->display.crtc_disable(crtc);
5390
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005391 domains = intel_crtc->enabled_power_domains;
5392 for_each_power_domain(domain, domains)
5393 intel_display_power_put(dev_priv, domain);
5394 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005395 }
5396 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305397}
5398
5399/**
5400 * Sets the power management mode of the pipe and plane.
5401 */
5402void intel_crtc_update_dpms(struct drm_crtc *crtc)
5403{
5404 struct drm_device *dev = crtc->dev;
5405 struct intel_encoder *intel_encoder;
5406 bool enable = false;
5407
5408 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5409 enable |= intel_encoder->connectors_active;
5410
5411 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005412}
5413
Daniel Vetter976f8a22012-07-08 22:34:21 +02005414static void intel_crtc_disable(struct drm_crtc *crtc)
5415{
5416 struct drm_device *dev = crtc->dev;
5417 struct drm_connector *connector;
5418 struct drm_i915_private *dev_priv = dev->dev_private;
5419
5420 /* crtc should still be enabled when we disable it. */
Matt Roper83d65732015-02-25 13:12:16 -08005421 WARN_ON(!crtc->state->enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005422
5423 dev_priv->display.crtc_disable(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005424 dev_priv->display.off(crtc);
5425
Gustavo Padovan455a6802014-12-01 15:40:11 -08005426 crtc->primary->funcs->disable_plane(crtc->primary);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005427
5428 /* Update computed state. */
5429 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5430 if (!connector->encoder || !connector->encoder->crtc)
5431 continue;
5432
5433 if (connector->encoder->crtc != crtc)
5434 continue;
5435
5436 connector->dpms = DRM_MODE_DPMS_OFF;
5437 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005438 }
5439}
5440
Chris Wilsonea5b2132010-08-04 13:50:23 +01005441void intel_encoder_destroy(struct drm_encoder *encoder)
5442{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005443 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005444
Chris Wilsonea5b2132010-08-04 13:50:23 +01005445 drm_encoder_cleanup(encoder);
5446 kfree(intel_encoder);
5447}
5448
Damien Lespiau92373292013-08-08 22:28:57 +01005449/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005450 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5451 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005452static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005453{
5454 if (mode == DRM_MODE_DPMS_ON) {
5455 encoder->connectors_active = true;
5456
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005457 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005458 } else {
5459 encoder->connectors_active = false;
5460
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005461 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005462 }
5463}
5464
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005465/* Cross check the actual hw state with our own modeset state tracking (and it's
5466 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005467static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005468{
5469 if (connector->get_hw_state(connector)) {
5470 struct intel_encoder *encoder = connector->encoder;
5471 struct drm_crtc *crtc;
5472 bool encoder_enabled;
5473 enum pipe pipe;
5474
5475 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5476 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005477 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005478
Dave Airlie0e32b392014-05-02 14:02:48 +10005479 /* there is no real hw state for MST connectors */
5480 if (connector->mst_port)
5481 return;
5482
Rob Clarke2c719b2014-12-15 13:56:32 -05005483 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005484 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005485 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005486 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005487
Dave Airlie36cd7442014-05-02 13:44:18 +10005488 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05005489 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10005490 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005491
Dave Airlie36cd7442014-05-02 13:44:18 +10005492 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05005493 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
5494 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10005495 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005496
Dave Airlie36cd7442014-05-02 13:44:18 +10005497 crtc = encoder->base.crtc;
5498
Matt Roper83d65732015-02-25 13:12:16 -08005499 I915_STATE_WARN(!crtc->state->enable,
5500 "crtc not enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005501 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5502 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10005503 "encoder active on the wrong pipe\n");
5504 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005505 }
5506}
5507
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005508/* Even simpler default implementation, if there's really no special case to
5509 * consider. */
5510void intel_connector_dpms(struct drm_connector *connector, int mode)
5511{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005512 /* All the simple cases only support two dpms states. */
5513 if (mode != DRM_MODE_DPMS_ON)
5514 mode = DRM_MODE_DPMS_OFF;
5515
5516 if (mode == connector->dpms)
5517 return;
5518
5519 connector->dpms = mode;
5520
5521 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01005522 if (connector->encoder)
5523 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005524
Daniel Vetterb9805142012-08-31 17:37:33 +02005525 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005526}
5527
Daniel Vetterf0947c32012-07-02 13:10:34 +02005528/* Simple connector->get_hw_state implementation for encoders that support only
5529 * one connector and no cloning and hence the encoder state determines the state
5530 * of the connector. */
5531bool intel_connector_get_hw_state(struct intel_connector *connector)
5532{
Daniel Vetter24929352012-07-02 20:28:59 +02005533 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005534 struct intel_encoder *encoder = connector->encoder;
5535
5536 return encoder->get_hw_state(encoder, &pipe);
5537}
5538
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005539static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005540 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005541{
5542 struct drm_i915_private *dev_priv = dev->dev_private;
5543 struct intel_crtc *pipe_B_crtc =
5544 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5545
5546 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5547 pipe_name(pipe), pipe_config->fdi_lanes);
5548 if (pipe_config->fdi_lanes > 4) {
5549 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5550 pipe_name(pipe), pipe_config->fdi_lanes);
5551 return false;
5552 }
5553
Paulo Zanonibafb6552013-11-02 21:07:44 -07005554 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005555 if (pipe_config->fdi_lanes > 2) {
5556 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5557 pipe_config->fdi_lanes);
5558 return false;
5559 } else {
5560 return true;
5561 }
5562 }
5563
5564 if (INTEL_INFO(dev)->num_pipes == 2)
5565 return true;
5566
5567 /* Ivybridge 3 pipe is really complicated */
5568 switch (pipe) {
5569 case PIPE_A:
5570 return true;
5571 case PIPE_B:
5572 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5573 pipe_config->fdi_lanes > 2) {
5574 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5575 pipe_name(pipe), pipe_config->fdi_lanes);
5576 return false;
5577 }
5578 return true;
5579 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005580 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005581 pipe_B_crtc->config->fdi_lanes <= 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005582 if (pipe_config->fdi_lanes > 2) {
5583 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5584 pipe_name(pipe), pipe_config->fdi_lanes);
5585 return false;
5586 }
5587 } else {
5588 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5589 return false;
5590 }
5591 return true;
5592 default:
5593 BUG();
5594 }
5595}
5596
Daniel Vettere29c22c2013-02-21 00:00:16 +01005597#define RETRY 1
5598static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005599 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005600{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005601 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005602 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005603 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005604 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005605
Daniel Vettere29c22c2013-02-21 00:00:16 +01005606retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005607 /* FDI is a binary signal running at ~2.7GHz, encoding
5608 * each output octet as 10 bits. The actual frequency
5609 * is stored as a divider into a 100MHz clock, and the
5610 * mode pixel clock is stored in units of 1KHz.
5611 * Hence the bw of each lane in terms of the mode signal
5612 * is:
5613 */
5614 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5615
Damien Lespiau241bfc32013-09-25 16:45:37 +01005616 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005617
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005618 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005619 pipe_config->pipe_bpp);
5620
5621 pipe_config->fdi_lanes = lane;
5622
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005623 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005624 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005625
Daniel Vettere29c22c2013-02-21 00:00:16 +01005626 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5627 intel_crtc->pipe, pipe_config);
5628 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5629 pipe_config->pipe_bpp -= 2*3;
5630 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5631 pipe_config->pipe_bpp);
5632 needs_recompute = true;
5633 pipe_config->bw_constrained = true;
5634
5635 goto retry;
5636 }
5637
5638 if (needs_recompute)
5639 return RETRY;
5640
5641 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005642}
5643
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005644static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005645 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005646{
Jani Nikulad330a952014-01-21 11:24:25 +02005647 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005648 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005649 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005650}
5651
Daniel Vettera43f6e02013-06-07 23:10:32 +02005652static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005653 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005654{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005655 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02005656 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005657 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005658
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005659 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005660 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005661 int clock_limit =
5662 dev_priv->display.get_display_clock_speed(dev);
5663
5664 /*
5665 * Enable pixel doubling when the dot clock
5666 * is > 90% of the (display) core speed.
5667 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005668 * GDG double wide on either pipe,
5669 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005670 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005671 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005672 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005673 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005674 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005675 }
5676
Damien Lespiau241bfc32013-09-25 16:45:37 +01005677 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005678 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005679 }
Chris Wilson89749352010-09-12 18:25:19 +01005680
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005681 /*
5682 * Pipe horizontal size must be even in:
5683 * - DVO ganged mode
5684 * - LVDS dual channel mode
5685 * - Double wide pipe
5686 */
Ander Conselvan de Oliveirab4f2bf42015-02-26 09:44:45 +02005687 if ((intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005688 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5689 pipe_config->pipe_src_w &= ~1;
5690
Damien Lespiau8693a822013-05-03 18:48:11 +01005691 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5692 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005693 */
5694 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5695 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005696 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005697
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005698 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005699 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005700 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005701 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5702 * for lvds. */
5703 pipe_config->pipe_bpp = 8*3;
5704 }
5705
Damien Lespiauf5adf942013-06-24 18:29:34 +01005706 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005707 hsw_compute_ips_config(crtc, pipe_config);
5708
Daniel Vetter877d48d2013-04-19 11:24:43 +02005709 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005710 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005711
Daniel Vettere29c22c2013-02-21 00:00:16 +01005712 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005713}
5714
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005715static int valleyview_get_display_clock_speed(struct drm_device *dev)
5716{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005717 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005718 u32 val;
5719 int divider;
5720
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005721 if (dev_priv->hpll_freq == 0)
5722 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
5723
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005724 mutex_lock(&dev_priv->dpio_lock);
5725 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5726 mutex_unlock(&dev_priv->dpio_lock);
5727
5728 divider = val & DISPLAY_FREQUENCY_VALUES;
5729
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005730 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5731 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5732 "cdclk change in progress\n");
5733
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005734 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005735}
5736
Jesse Barnese70236a2009-09-21 10:42:27 -07005737static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005738{
Jesse Barnese70236a2009-09-21 10:42:27 -07005739 return 400000;
5740}
Jesse Barnes79e53942008-11-07 14:24:08 -08005741
Jesse Barnese70236a2009-09-21 10:42:27 -07005742static int i915_get_display_clock_speed(struct drm_device *dev)
5743{
5744 return 333000;
5745}
Jesse Barnes79e53942008-11-07 14:24:08 -08005746
Jesse Barnese70236a2009-09-21 10:42:27 -07005747static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5748{
5749 return 200000;
5750}
Jesse Barnes79e53942008-11-07 14:24:08 -08005751
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005752static int pnv_get_display_clock_speed(struct drm_device *dev)
5753{
5754 u16 gcfgc = 0;
5755
5756 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5757
5758 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5759 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5760 return 267000;
5761 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5762 return 333000;
5763 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5764 return 444000;
5765 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5766 return 200000;
5767 default:
5768 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5769 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5770 return 133000;
5771 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5772 return 167000;
5773 }
5774}
5775
Jesse Barnese70236a2009-09-21 10:42:27 -07005776static int i915gm_get_display_clock_speed(struct drm_device *dev)
5777{
5778 u16 gcfgc = 0;
5779
5780 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5781
5782 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005783 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005784 else {
5785 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5786 case GC_DISPLAY_CLOCK_333_MHZ:
5787 return 333000;
5788 default:
5789 case GC_DISPLAY_CLOCK_190_200_MHZ:
5790 return 190000;
5791 }
5792 }
5793}
Jesse Barnes79e53942008-11-07 14:24:08 -08005794
Jesse Barnese70236a2009-09-21 10:42:27 -07005795static int i865_get_display_clock_speed(struct drm_device *dev)
5796{
5797 return 266000;
5798}
5799
5800static int i855_get_display_clock_speed(struct drm_device *dev)
5801{
5802 u16 hpllcc = 0;
5803 /* Assume that the hardware is in the high speed state. This
5804 * should be the default.
5805 */
5806 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5807 case GC_CLOCK_133_200:
5808 case GC_CLOCK_100_200:
5809 return 200000;
5810 case GC_CLOCK_166_250:
5811 return 250000;
5812 case GC_CLOCK_100_133:
5813 return 133000;
5814 }
5815
5816 /* Shouldn't happen */
5817 return 0;
5818}
5819
5820static int i830_get_display_clock_speed(struct drm_device *dev)
5821{
5822 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005823}
5824
Zhenyu Wang2c072452009-06-05 15:38:42 +08005825static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005826intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005827{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005828 while (*num > DATA_LINK_M_N_MASK ||
5829 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005830 *num >>= 1;
5831 *den >>= 1;
5832 }
5833}
5834
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005835static void compute_m_n(unsigned int m, unsigned int n,
5836 uint32_t *ret_m, uint32_t *ret_n)
5837{
5838 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5839 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5840 intel_reduce_m_n_ratio(ret_m, ret_n);
5841}
5842
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005843void
5844intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5845 int pixel_clock, int link_clock,
5846 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005847{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005848 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005849
5850 compute_m_n(bits_per_pixel * pixel_clock,
5851 link_clock * nlanes * 8,
5852 &m_n->gmch_m, &m_n->gmch_n);
5853
5854 compute_m_n(pixel_clock, link_clock,
5855 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005856}
5857
Chris Wilsona7615032011-01-12 17:04:08 +00005858static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5859{
Jani Nikulad330a952014-01-21 11:24:25 +02005860 if (i915.panel_use_ssc >= 0)
5861 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005862 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005863 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005864}
5865
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005866static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005867{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005868 struct drm_device *dev = crtc->base.dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005869 struct drm_i915_private *dev_priv = dev->dev_private;
5870 int refclk;
5871
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005872 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005873 refclk = 100000;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02005874 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005875 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005876 refclk = dev_priv->vbt.lvds_ssc_freq;
5877 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005878 } else if (!IS_GEN2(dev)) {
5879 refclk = 96000;
5880 } else {
5881 refclk = 48000;
5882 }
5883
5884 return refclk;
5885}
5886
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005887static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005888{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005889 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005890}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005891
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005892static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5893{
5894 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005895}
5896
Daniel Vetterf47709a2013-03-28 10:42:02 +01005897static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005898 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005899 intel_clock_t *reduced_clock)
5900{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005901 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005902 u32 fp, fp2 = 0;
5903
5904 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005905 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005906 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005907 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005908 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005909 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005910 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005911 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005912 }
5913
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005914 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005915
Daniel Vetterf47709a2013-03-28 10:42:02 +01005916 crtc->lowfreq_avail = false;
Bob Paauwee1f234b2014-11-11 09:29:18 -08005917 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005918 reduced_clock && i915.powersave) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005919 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005920 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005921 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005922 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005923 }
5924}
5925
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005926static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5927 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005928{
5929 u32 reg_val;
5930
5931 /*
5932 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5933 * and set it to a reasonable value instead.
5934 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005935 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005936 reg_val &= 0xffffff00;
5937 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005938 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005939
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005940 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005941 reg_val &= 0x8cffffff;
5942 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005943 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005944
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005945 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005946 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005947 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005948
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005949 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005950 reg_val &= 0x00ffffff;
5951 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005952 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005953}
5954
Daniel Vetterb5518422013-05-03 11:49:48 +02005955static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5956 struct intel_link_m_n *m_n)
5957{
5958 struct drm_device *dev = crtc->base.dev;
5959 struct drm_i915_private *dev_priv = dev->dev_private;
5960 int pipe = crtc->pipe;
5961
Daniel Vettere3b95f12013-05-03 11:49:49 +02005962 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5963 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5964 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5965 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005966}
5967
5968static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005969 struct intel_link_m_n *m_n,
5970 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005971{
5972 struct drm_device *dev = crtc->base.dev;
5973 struct drm_i915_private *dev_priv = dev->dev_private;
5974 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005975 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02005976
5977 if (INTEL_INFO(dev)->gen >= 5) {
5978 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5979 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5980 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5981 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07005982 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5983 * for gen < 8) and if DRRS is supported (to make sure the
5984 * registers are not unnecessarily accessed).
5985 */
Durgadoss R44395bf2015-02-13 15:33:02 +05305986 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005987 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07005988 I915_WRITE(PIPE_DATA_M2(transcoder),
5989 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5990 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5991 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5992 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5993 }
Daniel Vetterb5518422013-05-03 11:49:48 +02005994 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005995 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5996 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5997 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5998 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005999 }
6000}
6001
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306002void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006003{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306004 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6005
6006 if (m_n == M1_N1) {
6007 dp_m_n = &crtc->config->dp_m_n;
6008 dp_m2_n2 = &crtc->config->dp_m2_n2;
6009 } else if (m_n == M2_N2) {
6010
6011 /*
6012 * M2_N2 registers are not supported. Hence m2_n2 divider value
6013 * needs to be programmed into M1_N1.
6014 */
6015 dp_m_n = &crtc->config->dp_m2_n2;
6016 } else {
6017 DRM_ERROR("Unsupported divider value\n");
6018 return;
6019 }
6020
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006021 if (crtc->config->has_pch_encoder)
6022 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006023 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306024 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006025}
6026
Ville Syrjäläd288f652014-10-28 13:20:22 +02006027static void vlv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006028 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006029{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006030 u32 dpll, dpll_md;
6031
6032 /*
6033 * Enable DPIO clock input. We should never disable the reference
6034 * clock for pipe B, since VGA hotplug / manual detection depends
6035 * on it.
6036 */
6037 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
6038 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
6039 /* We should never disable this, set it here for state tracking */
6040 if (crtc->pipe == PIPE_B)
6041 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6042 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006043 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006044
Ville Syrjäläd288f652014-10-28 13:20:22 +02006045 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006046 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006047 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006048}
6049
Ville Syrjäläd288f652014-10-28 13:20:22 +02006050static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006051 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006052{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006053 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006054 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006055 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006056 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006057 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006058 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006059
Daniel Vetter09153002012-12-12 14:06:44 +01006060 mutex_lock(&dev_priv->dpio_lock);
6061
Ville Syrjäläd288f652014-10-28 13:20:22 +02006062 bestn = pipe_config->dpll.n;
6063 bestm1 = pipe_config->dpll.m1;
6064 bestm2 = pipe_config->dpll.m2;
6065 bestp1 = pipe_config->dpll.p1;
6066 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006067
Jesse Barnes89b667f2013-04-18 14:51:36 -07006068 /* See eDP HDMI DPIO driver vbios notes doc */
6069
6070 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006071 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006072 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006073
6074 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006075 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006076
6077 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006078 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006079 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006080 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006081
6082 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006083 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006084
6085 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006086 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6087 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6088 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006089 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006090
6091 /*
6092 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6093 * but we don't support that).
6094 * Note: don't use the DAC post divider as it seems unstable.
6095 */
6096 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006097 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006098
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006099 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006100 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006101
Jesse Barnes89b667f2013-04-18 14:51:36 -07006102 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006103 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006104 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
6105 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006106 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03006107 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006108 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006109 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006110 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006111
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02006112 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006113 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006114 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006115 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006116 0x0df40000);
6117 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006118 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006119 0x0df70000);
6120 } else { /* HDMI or VGA */
6121 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006122 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006123 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006124 0x0df70000);
6125 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006126 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006127 0x0df40000);
6128 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006129
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006130 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006131 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006132 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
6133 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006134 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006135 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006136
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006137 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01006138 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006139}
6140
Ville Syrjäläd288f652014-10-28 13:20:22 +02006141static void chv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006142 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006143{
Ville Syrjäläd288f652014-10-28 13:20:22 +02006144 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006145 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
6146 DPLL_VCO_ENABLE;
6147 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006148 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006149
Ville Syrjäläd288f652014-10-28 13:20:22 +02006150 pipe_config->dpll_hw_state.dpll_md =
6151 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006152}
6153
Ville Syrjäläd288f652014-10-28 13:20:22 +02006154static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006155 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006156{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006157 struct drm_device *dev = crtc->base.dev;
6158 struct drm_i915_private *dev_priv = dev->dev_private;
6159 int pipe = crtc->pipe;
6160 int dpll_reg = DPLL(crtc->pipe);
6161 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306162 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006163 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306164 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306165 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006166
Ville Syrjäläd288f652014-10-28 13:20:22 +02006167 bestn = pipe_config->dpll.n;
6168 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6169 bestm1 = pipe_config->dpll.m1;
6170 bestm2 = pipe_config->dpll.m2 >> 22;
6171 bestp1 = pipe_config->dpll.p1;
6172 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306173 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306174 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306175 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006176
6177 /*
6178 * Enable Refclk and SSC
6179 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006180 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02006181 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006182
6183 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006184
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006185 /* p1 and p2 divider */
6186 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6187 5 << DPIO_CHV_S1_DIV_SHIFT |
6188 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6189 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6190 1 << DPIO_CHV_K_DIV_SHIFT);
6191
6192 /* Feedback post-divider - m2 */
6193 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6194
6195 /* Feedback refclk divider - n and m1 */
6196 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6197 DPIO_CHV_M1_DIV_BY_2 |
6198 1 << DPIO_CHV_N_DIV_SHIFT);
6199
6200 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306201 if (bestm2_frac)
6202 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006203
6204 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306205 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6206 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6207 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6208 if (bestm2_frac)
6209 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6210 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006211
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306212 /* Program digital lock detect threshold */
6213 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6214 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6215 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6216 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6217 if (!bestm2_frac)
6218 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6219 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6220
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006221 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306222 if (vco == 5400000) {
6223 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6224 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6225 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6226 tribuf_calcntr = 0x9;
6227 } else if (vco <= 6200000) {
6228 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6229 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6230 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6231 tribuf_calcntr = 0x9;
6232 } else if (vco <= 6480000) {
6233 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6234 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6235 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6236 tribuf_calcntr = 0x8;
6237 } else {
6238 /* Not supported. Apply the same limits as in the max case */
6239 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6240 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6241 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6242 tribuf_calcntr = 0;
6243 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006244 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6245
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306246 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(pipe));
6247 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6248 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6249 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6250
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006251 /* AFC Recal */
6252 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6253 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6254 DPIO_AFC_RECAL);
6255
6256 mutex_unlock(&dev_priv->dpio_lock);
6257}
6258
Ville Syrjäläd288f652014-10-28 13:20:22 +02006259/**
6260 * vlv_force_pll_on - forcibly enable just the PLL
6261 * @dev_priv: i915 private structure
6262 * @pipe: pipe PLL to enable
6263 * @dpll: PLL configuration
6264 *
6265 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6266 * in cases where we need the PLL enabled even when @pipe is not going to
6267 * be enabled.
6268 */
6269void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6270 const struct dpll *dpll)
6271{
6272 struct intel_crtc *crtc =
6273 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006274 struct intel_crtc_state pipe_config = {
Ville Syrjäläd288f652014-10-28 13:20:22 +02006275 .pixel_multiplier = 1,
6276 .dpll = *dpll,
6277 };
6278
6279 if (IS_CHERRYVIEW(dev)) {
6280 chv_update_pll(crtc, &pipe_config);
6281 chv_prepare_pll(crtc, &pipe_config);
6282 chv_enable_pll(crtc, &pipe_config);
6283 } else {
6284 vlv_update_pll(crtc, &pipe_config);
6285 vlv_prepare_pll(crtc, &pipe_config);
6286 vlv_enable_pll(crtc, &pipe_config);
6287 }
6288}
6289
6290/**
6291 * vlv_force_pll_off - forcibly disable just the PLL
6292 * @dev_priv: i915 private structure
6293 * @pipe: pipe PLL to disable
6294 *
6295 * Disable the PLL for @pipe. To be used in cases where we need
6296 * the PLL enabled even when @pipe is not going to be enabled.
6297 */
6298void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6299{
6300 if (IS_CHERRYVIEW(dev))
6301 chv_disable_pll(to_i915(dev), pipe);
6302 else
6303 vlv_disable_pll(to_i915(dev), pipe);
6304}
6305
Daniel Vetterf47709a2013-03-28 10:42:02 +01006306static void i9xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006307 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006308 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006309 int num_connectors)
6310{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006311 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006312 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006313 u32 dpll;
6314 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006315 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006316
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006317 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306318
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006319 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6320 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006321
6322 dpll = DPLL_VGA_MODE_DIS;
6323
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006324 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006325 dpll |= DPLLB_MODE_LVDS;
6326 else
6327 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006328
Daniel Vetteref1b4602013-06-01 17:17:04 +02006329 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006330 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006331 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006332 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006333
6334 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006335 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006336
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006337 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006338 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006339
6340 /* compute bitmask from p1 value */
6341 if (IS_PINEVIEW(dev))
6342 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6343 else {
6344 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6345 if (IS_G4X(dev) && reduced_clock)
6346 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6347 }
6348 switch (clock->p2) {
6349 case 5:
6350 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6351 break;
6352 case 7:
6353 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6354 break;
6355 case 10:
6356 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6357 break;
6358 case 14:
6359 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6360 break;
6361 }
6362 if (INTEL_INFO(dev)->gen >= 4)
6363 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6364
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006365 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006366 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006367 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006368 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6369 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6370 else
6371 dpll |= PLL_REF_INPUT_DREFCLK;
6372
6373 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006374 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006375
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006376 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006377 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006378 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006379 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006380 }
6381}
6382
Daniel Vetterf47709a2013-03-28 10:42:02 +01006383static void i8xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006384 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006385 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006386 int num_connectors)
6387{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006388 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006389 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006390 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006391 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006392
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006393 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306394
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006395 dpll = DPLL_VGA_MODE_DIS;
6396
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006397 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006398 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6399 } else {
6400 if (clock->p1 == 2)
6401 dpll |= PLL_P1_DIVIDE_BY_TWO;
6402 else
6403 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6404 if (clock->p2 == 4)
6405 dpll |= PLL_P2_DIVIDE_BY_4;
6406 }
6407
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006408 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006409 dpll |= DPLL_DVO_2X_MODE;
6410
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006411 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006412 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6413 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6414 else
6415 dpll |= PLL_REF_INPUT_DREFCLK;
6416
6417 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006418 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006419}
6420
Daniel Vetter8a654f32013-06-01 17:16:22 +02006421static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006422{
6423 struct drm_device *dev = intel_crtc->base.dev;
6424 struct drm_i915_private *dev_priv = dev->dev_private;
6425 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006426 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006427 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006428 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006429 uint32_t crtc_vtotal, crtc_vblank_end;
6430 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006431
6432 /* We need to be careful not to changed the adjusted mode, for otherwise
6433 * the hw state checker will get angry at the mismatch. */
6434 crtc_vtotal = adjusted_mode->crtc_vtotal;
6435 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006436
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006437 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006438 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006439 crtc_vtotal -= 1;
6440 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006441
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006442 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006443 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6444 else
6445 vsyncshift = adjusted_mode->crtc_hsync_start -
6446 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006447 if (vsyncshift < 0)
6448 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006449 }
6450
6451 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006452 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006453
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006454 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006455 (adjusted_mode->crtc_hdisplay - 1) |
6456 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006457 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006458 (adjusted_mode->crtc_hblank_start - 1) |
6459 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006460 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006461 (adjusted_mode->crtc_hsync_start - 1) |
6462 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6463
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006464 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006465 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006466 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006467 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006468 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006469 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006470 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006471 (adjusted_mode->crtc_vsync_start - 1) |
6472 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6473
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006474 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6475 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6476 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6477 * bits. */
6478 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6479 (pipe == PIPE_B || pipe == PIPE_C))
6480 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6481
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006482 /* pipesrc controls the size that is scaled from, which should
6483 * always be the user's requested size.
6484 */
6485 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006486 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6487 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006488}
6489
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006490static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006491 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006492{
6493 struct drm_device *dev = crtc->base.dev;
6494 struct drm_i915_private *dev_priv = dev->dev_private;
6495 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6496 uint32_t tmp;
6497
6498 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006499 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6500 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006501 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006502 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6503 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006504 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006505 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6506 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006507
6508 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006509 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6510 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006511 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006512 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6513 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006514 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006515 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6516 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006517
6518 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006519 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6520 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6521 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006522 }
6523
6524 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006525 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6526 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6527
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006528 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
6529 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006530}
6531
Daniel Vetterf6a83282014-02-11 15:28:57 -08006532void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006533 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006534{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006535 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
6536 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
6537 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
6538 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006539
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006540 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
6541 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
6542 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
6543 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006544
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006545 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006546
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006547 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
6548 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006549}
6550
Daniel Vetter84b046f2013-02-19 18:48:54 +01006551static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6552{
6553 struct drm_device *dev = intel_crtc->base.dev;
6554 struct drm_i915_private *dev_priv = dev->dev_private;
6555 uint32_t pipeconf;
6556
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006557 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006558
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006559 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6560 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6561 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006562
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006563 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006564 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006565
Daniel Vetterff9ce462013-04-24 14:57:17 +02006566 /* only g4x and later have fancy bpc/dither controls */
6567 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006568 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006569 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02006570 pipeconf |= PIPECONF_DITHER_EN |
6571 PIPECONF_DITHER_TYPE_SP;
6572
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006573 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006574 case 18:
6575 pipeconf |= PIPECONF_6BPC;
6576 break;
6577 case 24:
6578 pipeconf |= PIPECONF_8BPC;
6579 break;
6580 case 30:
6581 pipeconf |= PIPECONF_10BPC;
6582 break;
6583 default:
6584 /* Case prevented by intel_choose_pipe_bpp_dither. */
6585 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006586 }
6587 }
6588
6589 if (HAS_PIPE_CXSR(dev)) {
6590 if (intel_crtc->lowfreq_avail) {
6591 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6592 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6593 } else {
6594 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006595 }
6596 }
6597
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006598 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006599 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006600 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006601 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6602 else
6603 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6604 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006605 pipeconf |= PIPECONF_PROGRESSIVE;
6606
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006607 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006608 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006609
Daniel Vetter84b046f2013-02-19 18:48:54 +01006610 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6611 POSTING_READ(PIPECONF(intel_crtc->pipe));
6612}
6613
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006614static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
6615 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08006616{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006617 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006618 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07006619 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006620 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02006621 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006622 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006623 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006624 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006625
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006626 for_each_intel_encoder(dev, encoder) {
6627 if (encoder->new_crtc != crtc)
6628 continue;
6629
Chris Wilson5eddb702010-09-11 13:48:45 +01006630 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006631 case INTEL_OUTPUT_LVDS:
6632 is_lvds = true;
6633 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006634 case INTEL_OUTPUT_DSI:
6635 is_dsi = true;
6636 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02006637 default:
6638 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006639 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006640
Eric Anholtc751ce42010-03-25 11:48:48 -07006641 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006642 }
6643
Jani Nikulaf2335332013-09-13 11:03:09 +03006644 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006645 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006646
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006647 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006648 refclk = i9xx_get_refclk(crtc, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03006649
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006650 /*
6651 * Returns a set of divisors for the desired target clock with
6652 * the given refclk, or FALSE. The returned values represent
6653 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6654 * 2) / p1 / p2.
6655 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006656 limit = intel_limit(crtc, refclk);
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006657 ok = dev_priv->display.find_dpll(limit, crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006658 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006659 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006660 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006661 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6662 return -EINVAL;
6663 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006664
Jani Nikulaf2335332013-09-13 11:03:09 +03006665 if (is_lvds && dev_priv->lvds_downclock_avail) {
6666 /*
6667 * Ensure we match the reduced clock's P to the target
6668 * clock. If the clocks don't match, we can't switch
6669 * the display clock by using the FP0/FP1. In such case
6670 * we will disable the LVDS downclock feature.
6671 */
6672 has_reduced_clock =
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006673 dev_priv->display.find_dpll(limit, crtc,
Jani Nikulaf2335332013-09-13 11:03:09 +03006674 dev_priv->lvds_downclock,
6675 refclk, &clock,
6676 &reduced_clock);
6677 }
6678 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006679 crtc_state->dpll.n = clock.n;
6680 crtc_state->dpll.m1 = clock.m1;
6681 crtc_state->dpll.m2 = clock.m2;
6682 crtc_state->dpll.p1 = clock.p1;
6683 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006684 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006685
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006686 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006687 i8xx_update_pll(crtc, crtc_state,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306688 has_reduced_clock ? &reduced_clock : NULL,
6689 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006690 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006691 chv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006692 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006693 vlv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006694 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006695 i9xx_update_pll(crtc, crtc_state,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006696 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006697 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006698 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006699
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006700 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006701}
6702
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006703static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006704 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006705{
6706 struct drm_device *dev = crtc->base.dev;
6707 struct drm_i915_private *dev_priv = dev->dev_private;
6708 uint32_t tmp;
6709
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006710 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6711 return;
6712
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006713 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006714 if (!(tmp & PFIT_ENABLE))
6715 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006716
Daniel Vetter06922822013-07-11 13:35:40 +02006717 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006718 if (INTEL_INFO(dev)->gen < 4) {
6719 if (crtc->pipe != PIPE_B)
6720 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006721 } else {
6722 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6723 return;
6724 }
6725
Daniel Vetter06922822013-07-11 13:35:40 +02006726 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006727 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6728 if (INTEL_INFO(dev)->gen < 5)
6729 pipe_config->gmch_pfit.lvds_border_bits =
6730 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6731}
6732
Jesse Barnesacbec812013-09-20 11:29:32 -07006733static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006734 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07006735{
6736 struct drm_device *dev = crtc->base.dev;
6737 struct drm_i915_private *dev_priv = dev->dev_private;
6738 int pipe = pipe_config->cpu_transcoder;
6739 intel_clock_t clock;
6740 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006741 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006742
Shobhit Kumarf573de52014-07-30 20:32:37 +05306743 /* In case of MIPI DPLL will not even be used */
6744 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6745 return;
6746
Jesse Barnesacbec812013-09-20 11:29:32 -07006747 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006748 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006749 mutex_unlock(&dev_priv->dpio_lock);
6750
6751 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6752 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6753 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6754 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6755 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6756
Ville Syrjäläf6466282013-10-14 14:50:31 +03006757 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006758
Ville Syrjäläf6466282013-10-14 14:50:31 +03006759 /* clock.dot is the fast clock */
6760 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006761}
6762
Damien Lespiau5724dbd2015-01-20 12:51:52 +00006763static void
6764i9xx_get_initial_plane_config(struct intel_crtc *crtc,
6765 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006766{
6767 struct drm_device *dev = crtc->base.dev;
6768 struct drm_i915_private *dev_priv = dev->dev_private;
6769 u32 val, base, offset;
6770 int pipe = crtc->pipe, plane = crtc->plane;
6771 int fourcc, pixel_format;
6772 int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006773 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00006774 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006775
Damien Lespiau42a7b082015-02-05 19:35:13 +00006776 val = I915_READ(DSPCNTR(plane));
6777 if (!(val & DISPLAY_PLANE_ENABLE))
6778 return;
6779
Damien Lespiaud9806c92015-01-21 14:07:19 +00006780 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00006781 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006782 DRM_DEBUG_KMS("failed to alloc fb\n");
6783 return;
6784 }
6785
Damien Lespiau1b842c82015-01-21 13:50:54 +00006786 fb = &intel_fb->base;
6787
Daniel Vetter18c52472015-02-10 17:16:09 +00006788 if (INTEL_INFO(dev)->gen >= 4) {
6789 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00006790 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00006791 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
6792 }
6793 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006794
6795 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00006796 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006797 fb->pixel_format = fourcc;
6798 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006799
6800 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00006801 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006802 offset = I915_READ(DSPTILEOFF(plane));
6803 else
6804 offset = I915_READ(DSPLINOFF(plane));
6805 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6806 } else {
6807 base = I915_READ(DSPADDR(plane));
6808 }
6809 plane_config->base = base;
6810
6811 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006812 fb->width = ((val >> 16) & 0xfff) + 1;
6813 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006814
6815 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006816 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006817
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006818 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00006819 fb->pixel_format,
6820 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006821
Daniel Vetterf37b5c22015-02-10 23:12:27 +01006822 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006823
Damien Lespiau2844a922015-01-20 12:51:48 +00006824 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
6825 pipe_name(pipe), plane, fb->width, fb->height,
6826 fb->bits_per_pixel, base, fb->pitches[0],
6827 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006828
Damien Lespiau2d140302015-02-05 17:22:18 +00006829 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006830}
6831
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006832static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006833 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006834{
6835 struct drm_device *dev = crtc->base.dev;
6836 struct drm_i915_private *dev_priv = dev->dev_private;
6837 int pipe = pipe_config->cpu_transcoder;
6838 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6839 intel_clock_t clock;
6840 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6841 int refclk = 100000;
6842
6843 mutex_lock(&dev_priv->dpio_lock);
6844 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6845 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6846 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6847 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6848 mutex_unlock(&dev_priv->dpio_lock);
6849
6850 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6851 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6852 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6853 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6854 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6855
6856 chv_clock(refclk, &clock);
6857
6858 /* clock.dot is the fast clock */
6859 pipe_config->port_clock = clock.dot / 5;
6860}
6861
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006862static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006863 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006864{
6865 struct drm_device *dev = crtc->base.dev;
6866 struct drm_i915_private *dev_priv = dev->dev_private;
6867 uint32_t tmp;
6868
Daniel Vetterf458ebb2014-09-30 10:56:39 +02006869 if (!intel_display_power_is_enabled(dev_priv,
6870 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02006871 return false;
6872
Daniel Vettere143a212013-07-04 12:01:15 +02006873 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006874 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006875
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006876 tmp = I915_READ(PIPECONF(crtc->pipe));
6877 if (!(tmp & PIPECONF_ENABLE))
6878 return false;
6879
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006880 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6881 switch (tmp & PIPECONF_BPC_MASK) {
6882 case PIPECONF_6BPC:
6883 pipe_config->pipe_bpp = 18;
6884 break;
6885 case PIPECONF_8BPC:
6886 pipe_config->pipe_bpp = 24;
6887 break;
6888 case PIPECONF_10BPC:
6889 pipe_config->pipe_bpp = 30;
6890 break;
6891 default:
6892 break;
6893 }
6894 }
6895
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006896 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6897 pipe_config->limited_color_range = true;
6898
Ville Syrjälä282740f2013-09-04 18:30:03 +03006899 if (INTEL_INFO(dev)->gen < 4)
6900 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6901
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006902 intel_get_pipe_timings(crtc, pipe_config);
6903
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006904 i9xx_get_pfit_config(crtc, pipe_config);
6905
Daniel Vetter6c49f242013-06-06 12:45:25 +02006906 if (INTEL_INFO(dev)->gen >= 4) {
6907 tmp = I915_READ(DPLL_MD(crtc->pipe));
6908 pipe_config->pixel_multiplier =
6909 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6910 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006911 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006912 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6913 tmp = I915_READ(DPLL(crtc->pipe));
6914 pipe_config->pixel_multiplier =
6915 ((tmp & SDVO_MULTIPLIER_MASK)
6916 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6917 } else {
6918 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6919 * port and will be fixed up in the encoder->get_config
6920 * function. */
6921 pipe_config->pixel_multiplier = 1;
6922 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006923 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6924 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006925 /*
6926 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6927 * on 830. Filter it out here so that we don't
6928 * report errors due to that.
6929 */
6930 if (IS_I830(dev))
6931 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6932
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006933 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6934 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006935 } else {
6936 /* Mask out read-only status bits. */
6937 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6938 DPLL_PORTC_READY_MASK |
6939 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006940 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006941
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006942 if (IS_CHERRYVIEW(dev))
6943 chv_crtc_clock_get(crtc, pipe_config);
6944 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006945 vlv_crtc_clock_get(crtc, pipe_config);
6946 else
6947 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006948
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006949 return true;
6950}
6951
Paulo Zanonidde86e22012-12-01 12:04:25 -02006952static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006953{
6954 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006955 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006956 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006957 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006958 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006959 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006960 bool has_ck505 = false;
6961 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006962
6963 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006964 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006965 switch (encoder->type) {
6966 case INTEL_OUTPUT_LVDS:
6967 has_panel = true;
6968 has_lvds = true;
6969 break;
6970 case INTEL_OUTPUT_EDP:
6971 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006972 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006973 has_cpu_edp = true;
6974 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02006975 default:
6976 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006977 }
6978 }
6979
Keith Packard99eb6a02011-09-26 14:29:12 -07006980 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006981 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006982 can_ssc = has_ck505;
6983 } else {
6984 has_ck505 = false;
6985 can_ssc = true;
6986 }
6987
Imre Deak2de69052013-05-08 13:14:04 +03006988 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6989 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006990
6991 /* Ironlake: try to setup display ref clock before DPLL
6992 * enabling. This is only under driver's control after
6993 * PCH B stepping, previous chipset stepping should be
6994 * ignoring this setting.
6995 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006996 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006997
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006998 /* As we must carefully and slowly disable/enable each source in turn,
6999 * compute the final state we want first and check if we need to
7000 * make any changes at all.
7001 */
7002 final = val;
7003 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007004 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007005 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007006 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007007 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7008
7009 final &= ~DREF_SSC_SOURCE_MASK;
7010 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
7011 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007012
Keith Packard199e5d72011-09-22 12:01:57 -07007013 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007014 final |= DREF_SSC_SOURCE_ENABLE;
7015
7016 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7017 final |= DREF_SSC1_ENABLE;
7018
7019 if (has_cpu_edp) {
7020 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7021 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7022 else
7023 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7024 } else
7025 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
7026 } else {
7027 final |= DREF_SSC_SOURCE_DISABLE;
7028 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
7029 }
7030
7031 if (final == val)
7032 return;
7033
7034 /* Always enable nonspread source */
7035 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7036
7037 if (has_ck505)
7038 val |= DREF_NONSPREAD_CK505_ENABLE;
7039 else
7040 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7041
7042 if (has_panel) {
7043 val &= ~DREF_SSC_SOURCE_MASK;
7044 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007045
Keith Packard199e5d72011-09-22 12:01:57 -07007046 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007047 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007048 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007049 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007050 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007051 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007052
7053 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007054 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007055 POSTING_READ(PCH_DREF_CONTROL);
7056 udelay(200);
7057
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007058 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007059
7060 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007061 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007062 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007063 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007064 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007065 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007066 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007067 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007068 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007069
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007070 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007071 POSTING_READ(PCH_DREF_CONTROL);
7072 udelay(200);
7073 } else {
7074 DRM_DEBUG_KMS("Disabling SSC entirely\n");
7075
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007076 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007077
7078 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007079 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007080
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007081 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007082 POSTING_READ(PCH_DREF_CONTROL);
7083 udelay(200);
7084
7085 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007086 val &= ~DREF_SSC_SOURCE_MASK;
7087 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007088
7089 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007090 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007091
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007092 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007093 POSTING_READ(PCH_DREF_CONTROL);
7094 udelay(200);
7095 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007096
7097 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007098}
7099
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007100static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007101{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007102 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007103
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007104 tmp = I915_READ(SOUTH_CHICKEN2);
7105 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7106 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007107
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007108 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
7109 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
7110 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007111
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007112 tmp = I915_READ(SOUTH_CHICKEN2);
7113 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7114 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007115
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007116 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
7117 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
7118 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007119}
7120
7121/* WaMPhyProgramming:hsw */
7122static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7123{
7124 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007125
7126 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7127 tmp &= ~(0xFF << 24);
7128 tmp |= (0x12 << 24);
7129 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7130
Paulo Zanonidde86e22012-12-01 12:04:25 -02007131 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7132 tmp |= (1 << 11);
7133 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7134
7135 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7136 tmp |= (1 << 11);
7137 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7138
Paulo Zanonidde86e22012-12-01 12:04:25 -02007139 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7140 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7141 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7142
7143 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7144 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7145 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7146
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007147 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7148 tmp &= ~(7 << 13);
7149 tmp |= (5 << 13);
7150 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007151
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007152 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7153 tmp &= ~(7 << 13);
7154 tmp |= (5 << 13);
7155 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007156
7157 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7158 tmp &= ~0xFF;
7159 tmp |= 0x1C;
7160 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7161
7162 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7163 tmp &= ~0xFF;
7164 tmp |= 0x1C;
7165 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7166
7167 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7168 tmp &= ~(0xFF << 16);
7169 tmp |= (0x1C << 16);
7170 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7171
7172 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7173 tmp &= ~(0xFF << 16);
7174 tmp |= (0x1C << 16);
7175 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7176
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007177 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7178 tmp |= (1 << 27);
7179 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007180
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007181 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7182 tmp |= (1 << 27);
7183 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007184
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007185 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7186 tmp &= ~(0xF << 28);
7187 tmp |= (4 << 28);
7188 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007189
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007190 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7191 tmp &= ~(0xF << 28);
7192 tmp |= (4 << 28);
7193 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007194}
7195
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007196/* Implements 3 different sequences from BSpec chapter "Display iCLK
7197 * Programming" based on the parameters passed:
7198 * - Sequence to enable CLKOUT_DP
7199 * - Sequence to enable CLKOUT_DP without spread
7200 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7201 */
7202static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
7203 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007204{
7205 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007206 uint32_t reg, tmp;
7207
7208 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7209 with_spread = true;
7210 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
7211 with_fdi, "LP PCH doesn't have FDI\n"))
7212 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007213
7214 mutex_lock(&dev_priv->dpio_lock);
7215
7216 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7217 tmp &= ~SBI_SSCCTL_DISABLE;
7218 tmp |= SBI_SSCCTL_PATHALT;
7219 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7220
7221 udelay(24);
7222
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007223 if (with_spread) {
7224 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7225 tmp &= ~SBI_SSCCTL_PATHALT;
7226 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007227
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007228 if (with_fdi) {
7229 lpt_reset_fdi_mphy(dev_priv);
7230 lpt_program_fdi_mphy(dev_priv);
7231 }
7232 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007233
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007234 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7235 SBI_GEN0 : SBI_DBUFF0;
7236 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7237 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7238 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007239
7240 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007241}
7242
Paulo Zanoni47701c32013-07-23 11:19:25 -03007243/* Sequence to disable CLKOUT_DP */
7244static void lpt_disable_clkout_dp(struct drm_device *dev)
7245{
7246 struct drm_i915_private *dev_priv = dev->dev_private;
7247 uint32_t reg, tmp;
7248
7249 mutex_lock(&dev_priv->dpio_lock);
7250
7251 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7252 SBI_GEN0 : SBI_DBUFF0;
7253 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7254 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7255 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7256
7257 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7258 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7259 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7260 tmp |= SBI_SSCCTL_PATHALT;
7261 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7262 udelay(32);
7263 }
7264 tmp |= SBI_SSCCTL_DISABLE;
7265 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7266 }
7267
7268 mutex_unlock(&dev_priv->dpio_lock);
7269}
7270
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007271static void lpt_init_pch_refclk(struct drm_device *dev)
7272{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007273 struct intel_encoder *encoder;
7274 bool has_vga = false;
7275
Damien Lespiaub2784e12014-08-05 11:29:37 +01007276 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007277 switch (encoder->type) {
7278 case INTEL_OUTPUT_ANALOG:
7279 has_vga = true;
7280 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007281 default:
7282 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007283 }
7284 }
7285
Paulo Zanoni47701c32013-07-23 11:19:25 -03007286 if (has_vga)
7287 lpt_enable_clkout_dp(dev, true, true);
7288 else
7289 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007290}
7291
Paulo Zanonidde86e22012-12-01 12:04:25 -02007292/*
7293 * Initialize reference clocks when the driver loads
7294 */
7295void intel_init_pch_refclk(struct drm_device *dev)
7296{
7297 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7298 ironlake_init_pch_refclk(dev);
7299 else if (HAS_PCH_LPT(dev))
7300 lpt_init_pch_refclk(dev);
7301}
7302
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007303static int ironlake_get_refclk(struct drm_crtc *crtc)
7304{
7305 struct drm_device *dev = crtc->dev;
7306 struct drm_i915_private *dev_priv = dev->dev_private;
7307 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007308 int num_connectors = 0;
7309 bool is_lvds = false;
7310
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007311 for_each_intel_encoder(dev, encoder) {
7312 if (encoder->new_crtc != to_intel_crtc(crtc))
7313 continue;
7314
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007315 switch (encoder->type) {
7316 case INTEL_OUTPUT_LVDS:
7317 is_lvds = true;
7318 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007319 default:
7320 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007321 }
7322 num_connectors++;
7323 }
7324
7325 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007326 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007327 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007328 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007329 }
7330
7331 return 120000;
7332}
7333
Daniel Vetter6ff93602013-04-19 11:24:36 +02007334static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007335{
7336 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
7337 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7338 int pipe = intel_crtc->pipe;
7339 uint32_t val;
7340
Daniel Vetter78114072013-06-13 00:54:57 +02007341 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007342
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007343 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007344 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007345 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007346 break;
7347 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007348 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007349 break;
7350 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007351 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007352 break;
7353 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007354 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007355 break;
7356 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007357 /* Case prevented by intel_choose_pipe_bpp_dither. */
7358 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007359 }
7360
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007361 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007362 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7363
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007364 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03007365 val |= PIPECONF_INTERLACED_ILK;
7366 else
7367 val |= PIPECONF_PROGRESSIVE;
7368
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007369 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007370 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007371
Paulo Zanonic8203562012-09-12 10:06:29 -03007372 I915_WRITE(PIPECONF(pipe), val);
7373 POSTING_READ(PIPECONF(pipe));
7374}
7375
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007376/*
7377 * Set up the pipe CSC unit.
7378 *
7379 * Currently only full range RGB to limited range RGB conversion
7380 * is supported, but eventually this should handle various
7381 * RGB<->YCbCr scenarios as well.
7382 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01007383static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007384{
7385 struct drm_device *dev = crtc->dev;
7386 struct drm_i915_private *dev_priv = dev->dev_private;
7387 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7388 int pipe = intel_crtc->pipe;
7389 uint16_t coeff = 0x7800; /* 1.0 */
7390
7391 /*
7392 * TODO: Check what kind of values actually come out of the pipe
7393 * with these coeff/postoff values and adjust to get the best
7394 * accuracy. Perhaps we even need to take the bpc value into
7395 * consideration.
7396 */
7397
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007398 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007399 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7400
7401 /*
7402 * GY/GU and RY/RU should be the other way around according
7403 * to BSpec, but reality doesn't agree. Just set them up in
7404 * a way that results in the correct picture.
7405 */
7406 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7407 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7408
7409 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7410 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7411
7412 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7413 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7414
7415 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7416 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7417 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7418
7419 if (INTEL_INFO(dev)->gen > 6) {
7420 uint16_t postoff = 0;
7421
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007422 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02007423 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007424
7425 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7426 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7427 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7428
7429 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7430 } else {
7431 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7432
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007433 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007434 mode |= CSC_BLACK_SCREEN_OFFSET;
7435
7436 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7437 }
7438}
7439
Daniel Vetter6ff93602013-04-19 11:24:36 +02007440static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007441{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007442 struct drm_device *dev = crtc->dev;
7443 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007444 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007445 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007446 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007447 uint32_t val;
7448
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007449 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007450
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007451 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007452 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7453
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007454 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007455 val |= PIPECONF_INTERLACED_ILK;
7456 else
7457 val |= PIPECONF_PROGRESSIVE;
7458
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007459 I915_WRITE(PIPECONF(cpu_transcoder), val);
7460 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007461
7462 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7463 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007464
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05307465 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007466 val = 0;
7467
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007468 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007469 case 18:
7470 val |= PIPEMISC_DITHER_6_BPC;
7471 break;
7472 case 24:
7473 val |= PIPEMISC_DITHER_8_BPC;
7474 break;
7475 case 30:
7476 val |= PIPEMISC_DITHER_10_BPC;
7477 break;
7478 case 36:
7479 val |= PIPEMISC_DITHER_12_BPC;
7480 break;
7481 default:
7482 /* Case prevented by pipe_config_set_bpp. */
7483 BUG();
7484 }
7485
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007486 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007487 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7488
7489 I915_WRITE(PIPEMISC(pipe), val);
7490 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007491}
7492
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007493static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007494 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007495 intel_clock_t *clock,
7496 bool *has_reduced_clock,
7497 intel_clock_t *reduced_clock)
7498{
7499 struct drm_device *dev = crtc->dev;
7500 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007501 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007502 int refclk;
7503 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02007504 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007505
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007506 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007507
7508 refclk = ironlake_get_refclk(crtc);
7509
7510 /*
7511 * Returns a set of divisors for the desired target clock with the given
7512 * refclk, or FALSE. The returned values represent the clock equation:
7513 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7514 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007515 limit = intel_limit(intel_crtc, refclk);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007516 ret = dev_priv->display.find_dpll(limit, intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007517 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007518 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007519 if (!ret)
7520 return false;
7521
7522 if (is_lvds && dev_priv->lvds_downclock_avail) {
7523 /*
7524 * Ensure we match the reduced clock's P to the target clock.
7525 * If the clocks don't match, we can't switch the display clock
7526 * by using the FP0/FP1. In such case we will disable the LVDS
7527 * downclock feature.
7528 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007529 *has_reduced_clock =
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007530 dev_priv->display.find_dpll(limit, intel_crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007531 dev_priv->lvds_downclock,
7532 refclk, clock,
7533 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007534 }
7535
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007536 return true;
7537}
7538
Paulo Zanonid4b19312012-11-29 11:29:32 -02007539int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7540{
7541 /*
7542 * Account for spread spectrum to avoid
7543 * oversubscribing the link. Max center spread
7544 * is 2.5%; use 5% for safety's sake.
7545 */
7546 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007547 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007548}
7549
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007550static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007551{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007552 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007553}
7554
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007555static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007556 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007557 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007558 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007559{
7560 struct drm_crtc *crtc = &intel_crtc->base;
7561 struct drm_device *dev = crtc->dev;
7562 struct drm_i915_private *dev_priv = dev->dev_private;
7563 struct intel_encoder *intel_encoder;
7564 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007565 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007566 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007567
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007568 for_each_intel_encoder(dev, intel_encoder) {
7569 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7570 continue;
7571
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007572 switch (intel_encoder->type) {
7573 case INTEL_OUTPUT_LVDS:
7574 is_lvds = true;
7575 break;
7576 case INTEL_OUTPUT_SDVO:
7577 case INTEL_OUTPUT_HDMI:
7578 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007579 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007580 default:
7581 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007582 }
7583
7584 num_connectors++;
7585 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007586
Chris Wilsonc1858122010-12-03 21:35:48 +00007587 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007588 factor = 21;
7589 if (is_lvds) {
7590 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007591 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007592 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007593 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007594 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007595 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007596
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007597 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007598 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007599
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007600 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7601 *fp2 |= FP_CB_TUNE;
7602
Chris Wilson5eddb702010-09-11 13:48:45 +01007603 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007604
Eric Anholta07d6782011-03-30 13:01:08 -07007605 if (is_lvds)
7606 dpll |= DPLLB_MODE_LVDS;
7607 else
7608 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007609
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007610 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007611 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007612
7613 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007614 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007615 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007616 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007617
Eric Anholta07d6782011-03-30 13:01:08 -07007618 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007619 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007620 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007621 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007622
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007623 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007624 case 5:
7625 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7626 break;
7627 case 7:
7628 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7629 break;
7630 case 10:
7631 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7632 break;
7633 case 14:
7634 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7635 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007636 }
7637
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007638 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007639 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007640 else
7641 dpll |= PLL_REF_INPUT_DREFCLK;
7642
Daniel Vetter959e16d2013-06-05 13:34:21 +02007643 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007644}
7645
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007646static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
7647 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007648{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007649 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007650 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007651 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007652 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007653 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007654 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007655
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007656 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007657
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007658 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7659 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7660
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007661 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007662 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007663 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007664 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7665 return -EINVAL;
7666 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007667 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007668 if (!crtc_state->clock_set) {
7669 crtc_state->dpll.n = clock.n;
7670 crtc_state->dpll.m1 = clock.m1;
7671 crtc_state->dpll.m2 = clock.m2;
7672 crtc_state->dpll.p1 = clock.p1;
7673 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007674 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007675
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007676 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007677 if (crtc_state->has_pch_encoder) {
7678 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007679 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007680 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007681
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007682 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007683 &fp, &reduced_clock,
7684 has_reduced_clock ? &fp2 : NULL);
7685
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007686 crtc_state->dpll_hw_state.dpll = dpll;
7687 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007688 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007689 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007690 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007691 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007692
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007693 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007694 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007695 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007696 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007697 return -EINVAL;
7698 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02007699 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007700
Jani Nikulad330a952014-01-21 11:24:25 +02007701 if (is_lvds && has_reduced_clock && i915.powersave)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007702 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007703 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007704 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007705
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007706 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007707}
7708
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007709static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7710 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007711{
7712 struct drm_device *dev = crtc->base.dev;
7713 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007714 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007715
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007716 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7717 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7718 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7719 & ~TU_SIZE_MASK;
7720 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7721 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7722 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7723}
7724
7725static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7726 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007727 struct intel_link_m_n *m_n,
7728 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007729{
7730 struct drm_device *dev = crtc->base.dev;
7731 struct drm_i915_private *dev_priv = dev->dev_private;
7732 enum pipe pipe = crtc->pipe;
7733
7734 if (INTEL_INFO(dev)->gen >= 5) {
7735 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7736 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7737 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7738 & ~TU_SIZE_MASK;
7739 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7740 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7741 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007742 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7743 * gen < 8) and if DRRS is supported (to make sure the
7744 * registers are not unnecessarily read).
7745 */
7746 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007747 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007748 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7749 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7750 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7751 & ~TU_SIZE_MASK;
7752 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7753 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7754 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7755 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007756 } else {
7757 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7758 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7759 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7760 & ~TU_SIZE_MASK;
7761 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7762 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7763 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7764 }
7765}
7766
7767void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007768 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007769{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007770 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007771 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7772 else
7773 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007774 &pipe_config->dp_m_n,
7775 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007776}
7777
Daniel Vetter72419202013-04-04 13:28:53 +02007778static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007779 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02007780{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007781 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007782 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007783}
7784
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007785static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007786 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007787{
7788 struct drm_device *dev = crtc->base.dev;
7789 struct drm_i915_private *dev_priv = dev->dev_private;
7790 uint32_t tmp;
7791
7792 tmp = I915_READ(PS_CTL(crtc->pipe));
7793
7794 if (tmp & PS_ENABLE) {
7795 pipe_config->pch_pfit.enabled = true;
7796 pipe_config->pch_pfit.pos = I915_READ(PS_WIN_POS(crtc->pipe));
7797 pipe_config->pch_pfit.size = I915_READ(PS_WIN_SZ(crtc->pipe));
7798 }
7799}
7800
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007801static void
7802skylake_get_initial_plane_config(struct intel_crtc *crtc,
7803 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007804{
7805 struct drm_device *dev = crtc->base.dev;
7806 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00007807 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007808 int pipe = crtc->pipe;
7809 int fourcc, pixel_format;
7810 int aligned_height;
7811 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007812 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007813
Damien Lespiaud9806c92015-01-21 14:07:19 +00007814 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007815 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007816 DRM_DEBUG_KMS("failed to alloc fb\n");
7817 return;
7818 }
7819
Damien Lespiau1b842c82015-01-21 13:50:54 +00007820 fb = &intel_fb->base;
7821
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007822 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00007823 if (!(val & PLANE_CTL_ENABLE))
7824 goto error;
7825
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007826 pixel_format = val & PLANE_CTL_FORMAT_MASK;
7827 fourcc = skl_format_to_fourcc(pixel_format,
7828 val & PLANE_CTL_ORDER_RGBX,
7829 val & PLANE_CTL_ALPHA_MASK);
7830 fb->pixel_format = fourcc;
7831 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
7832
Damien Lespiau40f46282015-02-27 11:15:21 +00007833 tiling = val & PLANE_CTL_TILED_MASK;
7834 switch (tiling) {
7835 case PLANE_CTL_TILED_LINEAR:
7836 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
7837 break;
7838 case PLANE_CTL_TILED_X:
7839 plane_config->tiling = I915_TILING_X;
7840 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7841 break;
7842 case PLANE_CTL_TILED_Y:
7843 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
7844 break;
7845 case PLANE_CTL_TILED_YF:
7846 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
7847 break;
7848 default:
7849 MISSING_CASE(tiling);
7850 goto error;
7851 }
7852
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007853 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
7854 plane_config->base = base;
7855
7856 offset = I915_READ(PLANE_OFFSET(pipe, 0));
7857
7858 val = I915_READ(PLANE_SIZE(pipe, 0));
7859 fb->height = ((val >> 16) & 0xfff) + 1;
7860 fb->width = ((val >> 0) & 0x1fff) + 1;
7861
7862 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00007863 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
7864 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007865 fb->pitches[0] = (val & 0x3ff) * stride_mult;
7866
7867 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007868 fb->pixel_format,
7869 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007870
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007871 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007872
7873 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7874 pipe_name(pipe), fb->width, fb->height,
7875 fb->bits_per_pixel, base, fb->pitches[0],
7876 plane_config->size);
7877
Damien Lespiau2d140302015-02-05 17:22:18 +00007878 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007879 return;
7880
7881error:
7882 kfree(fb);
7883}
7884
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007885static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007886 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007887{
7888 struct drm_device *dev = crtc->base.dev;
7889 struct drm_i915_private *dev_priv = dev->dev_private;
7890 uint32_t tmp;
7891
7892 tmp = I915_READ(PF_CTL(crtc->pipe));
7893
7894 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007895 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007896 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7897 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007898
7899 /* We currently do not free assignements of panel fitters on
7900 * ivb/hsw (since we don't use the higher upscaling modes which
7901 * differentiates them) so just WARN about this case for now. */
7902 if (IS_GEN7(dev)) {
7903 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7904 PF_PIPE_SEL_IVB(crtc->pipe));
7905 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007906 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007907}
7908
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007909static void
7910ironlake_get_initial_plane_config(struct intel_crtc *crtc,
7911 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007912{
7913 struct drm_device *dev = crtc->base.dev;
7914 struct drm_i915_private *dev_priv = dev->dev_private;
7915 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007916 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007917 int fourcc, pixel_format;
7918 int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007919 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007920 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007921
Damien Lespiau42a7b082015-02-05 19:35:13 +00007922 val = I915_READ(DSPCNTR(pipe));
7923 if (!(val & DISPLAY_PLANE_ENABLE))
7924 return;
7925
Damien Lespiaud9806c92015-01-21 14:07:19 +00007926 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007927 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007928 DRM_DEBUG_KMS("failed to alloc fb\n");
7929 return;
7930 }
7931
Damien Lespiau1b842c82015-01-21 13:50:54 +00007932 fb = &intel_fb->base;
7933
Daniel Vetter18c52472015-02-10 17:16:09 +00007934 if (INTEL_INFO(dev)->gen >= 4) {
7935 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007936 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007937 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7938 }
7939 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007940
7941 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007942 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007943 fb->pixel_format = fourcc;
7944 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007945
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007946 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007947 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007948 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007949 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00007950 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007951 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007952 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007953 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007954 }
7955 plane_config->base = base;
7956
7957 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007958 fb->width = ((val >> 16) & 0xfff) + 1;
7959 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007960
7961 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007962 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007963
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007964 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007965 fb->pixel_format,
7966 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007967
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007968 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007969
Damien Lespiau2844a922015-01-20 12:51:48 +00007970 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7971 pipe_name(pipe), fb->width, fb->height,
7972 fb->bits_per_pixel, base, fb->pitches[0],
7973 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007974
Damien Lespiau2d140302015-02-05 17:22:18 +00007975 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007976}
7977
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007978static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007979 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007980{
7981 struct drm_device *dev = crtc->base.dev;
7982 struct drm_i915_private *dev_priv = dev->dev_private;
7983 uint32_t tmp;
7984
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007985 if (!intel_display_power_is_enabled(dev_priv,
7986 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007987 return false;
7988
Daniel Vettere143a212013-07-04 12:01:15 +02007989 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007990 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007991
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007992 tmp = I915_READ(PIPECONF(crtc->pipe));
7993 if (!(tmp & PIPECONF_ENABLE))
7994 return false;
7995
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007996 switch (tmp & PIPECONF_BPC_MASK) {
7997 case PIPECONF_6BPC:
7998 pipe_config->pipe_bpp = 18;
7999 break;
8000 case PIPECONF_8BPC:
8001 pipe_config->pipe_bpp = 24;
8002 break;
8003 case PIPECONF_10BPC:
8004 pipe_config->pipe_bpp = 30;
8005 break;
8006 case PIPECONF_12BPC:
8007 pipe_config->pipe_bpp = 36;
8008 break;
8009 default:
8010 break;
8011 }
8012
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008013 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8014 pipe_config->limited_color_range = true;
8015
Daniel Vetterab9412b2013-05-03 11:49:46 +02008016 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008017 struct intel_shared_dpll *pll;
8018
Daniel Vetter88adfff2013-03-28 10:42:01 +01008019 pipe_config->has_pch_encoder = true;
8020
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008021 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8022 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8023 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008024
8025 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008026
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008027 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02008028 pipe_config->shared_dpll =
8029 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008030 } else {
8031 tmp = I915_READ(PCH_DPLL_SEL);
8032 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
8033 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
8034 else
8035 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
8036 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008037
8038 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8039
8040 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8041 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008042
8043 tmp = pipe_config->dpll_hw_state.dpll;
8044 pipe_config->pixel_multiplier =
8045 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8046 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008047
8048 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008049 } else {
8050 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008051 }
8052
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008053 intel_get_pipe_timings(crtc, pipe_config);
8054
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008055 ironlake_get_pfit_config(crtc, pipe_config);
8056
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008057 return true;
8058}
8059
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008060static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8061{
8062 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008063 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008064
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008065 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008066 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008067 pipe_name(crtc->pipe));
8068
Rob Clarke2c719b2014-12-15 13:56:32 -05008069 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8070 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
8071 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8072 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
8073 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
8074 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008075 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03008076 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05008077 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008078 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008079 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008080 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008081 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008082 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008083 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008084
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008085 /*
8086 * In theory we can still leave IRQs enabled, as long as only the HPD
8087 * interrupts remain enabled. We used to check for that, but since it's
8088 * gen-specific and since we only disable LCPLL after we fully disable
8089 * the interrupts, the check below should be enough.
8090 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008091 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008092}
8093
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008094static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8095{
8096 struct drm_device *dev = dev_priv->dev;
8097
8098 if (IS_HASWELL(dev))
8099 return I915_READ(D_COMP_HSW);
8100 else
8101 return I915_READ(D_COMP_BDW);
8102}
8103
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008104static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8105{
8106 struct drm_device *dev = dev_priv->dev;
8107
8108 if (IS_HASWELL(dev)) {
8109 mutex_lock(&dev_priv->rps.hw_lock);
8110 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8111 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03008112 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008113 mutex_unlock(&dev_priv->rps.hw_lock);
8114 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008115 I915_WRITE(D_COMP_BDW, val);
8116 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008117 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008118}
8119
8120/*
8121 * This function implements pieces of two sequences from BSpec:
8122 * - Sequence for display software to disable LCPLL
8123 * - Sequence for display software to allow package C8+
8124 * The steps implemented here are just the steps that actually touch the LCPLL
8125 * register. Callers should take care of disabling all the display engine
8126 * functions, doing the mode unset, fixing interrupts, etc.
8127 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008128static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8129 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008130{
8131 uint32_t val;
8132
8133 assert_can_disable_lcpll(dev_priv);
8134
8135 val = I915_READ(LCPLL_CTL);
8136
8137 if (switch_to_fclk) {
8138 val |= LCPLL_CD_SOURCE_FCLK;
8139 I915_WRITE(LCPLL_CTL, val);
8140
8141 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
8142 LCPLL_CD_SOURCE_FCLK_DONE, 1))
8143 DRM_ERROR("Switching to FCLK failed\n");
8144
8145 val = I915_READ(LCPLL_CTL);
8146 }
8147
8148 val |= LCPLL_PLL_DISABLE;
8149 I915_WRITE(LCPLL_CTL, val);
8150 POSTING_READ(LCPLL_CTL);
8151
8152 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
8153 DRM_ERROR("LCPLL still locked\n");
8154
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008155 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008156 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008157 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008158 ndelay(100);
8159
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008160 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8161 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008162 DRM_ERROR("D_COMP RCOMP still in progress\n");
8163
8164 if (allow_power_down) {
8165 val = I915_READ(LCPLL_CTL);
8166 val |= LCPLL_POWER_DOWN_ALLOW;
8167 I915_WRITE(LCPLL_CTL, val);
8168 POSTING_READ(LCPLL_CTL);
8169 }
8170}
8171
8172/*
8173 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8174 * source.
8175 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008176static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008177{
8178 uint32_t val;
8179
8180 val = I915_READ(LCPLL_CTL);
8181
8182 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8183 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8184 return;
8185
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008186 /*
8187 * Make sure we're not on PC8 state before disabling PC8, otherwise
8188 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008189 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008190 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008191
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008192 if (val & LCPLL_POWER_DOWN_ALLOW) {
8193 val &= ~LCPLL_POWER_DOWN_ALLOW;
8194 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008195 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008196 }
8197
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008198 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008199 val |= D_COMP_COMP_FORCE;
8200 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008201 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008202
8203 val = I915_READ(LCPLL_CTL);
8204 val &= ~LCPLL_PLL_DISABLE;
8205 I915_WRITE(LCPLL_CTL, val);
8206
8207 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
8208 DRM_ERROR("LCPLL not locked yet\n");
8209
8210 if (val & LCPLL_CD_SOURCE_FCLK) {
8211 val = I915_READ(LCPLL_CTL);
8212 val &= ~LCPLL_CD_SOURCE_FCLK;
8213 I915_WRITE(LCPLL_CTL, val);
8214
8215 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
8216 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
8217 DRM_ERROR("Switching back to LCPLL failed\n");
8218 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008219
Mika Kuoppala59bad942015-01-16 11:34:40 +02008220 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008221}
8222
Paulo Zanoni765dab672014-03-07 20:08:18 -03008223/*
8224 * Package states C8 and deeper are really deep PC states that can only be
8225 * reached when all the devices on the system allow it, so even if the graphics
8226 * device allows PC8+, it doesn't mean the system will actually get to these
8227 * states. Our driver only allows PC8+ when going into runtime PM.
8228 *
8229 * The requirements for PC8+ are that all the outputs are disabled, the power
8230 * well is disabled and most interrupts are disabled, and these are also
8231 * requirements for runtime PM. When these conditions are met, we manually do
8232 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8233 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8234 * hang the machine.
8235 *
8236 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8237 * the state of some registers, so when we come back from PC8+ we need to
8238 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8239 * need to take care of the registers kept by RC6. Notice that this happens even
8240 * if we don't put the device in PCI D3 state (which is what currently happens
8241 * because of the runtime PM support).
8242 *
8243 * For more, read "Display Sequences for Package C8" on the hardware
8244 * documentation.
8245 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008246void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008247{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008248 struct drm_device *dev = dev_priv->dev;
8249 uint32_t val;
8250
Paulo Zanonic67a4702013-08-19 13:18:09 -03008251 DRM_DEBUG_KMS("Enabling package C8+\n");
8252
Paulo Zanonic67a4702013-08-19 13:18:09 -03008253 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8254 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8255 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8256 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8257 }
8258
8259 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008260 hsw_disable_lcpll(dev_priv, true, true);
8261}
8262
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008263void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008264{
8265 struct drm_device *dev = dev_priv->dev;
8266 uint32_t val;
8267
Paulo Zanonic67a4702013-08-19 13:18:09 -03008268 DRM_DEBUG_KMS("Disabling package C8+\n");
8269
8270 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008271 lpt_init_pch_refclk(dev);
8272
8273 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8274 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8275 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8276 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8277 }
8278
8279 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008280}
8281
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008282static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8283 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008284{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008285 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008286 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03008287
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008288 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008289
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008290 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008291}
8292
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008293static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8294 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008295 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008296{
Damien Lespiau3148ade2014-11-21 16:14:56 +00008297 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008298
8299 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
8300 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
8301
8302 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00008303 case SKL_DPLL0:
8304 /*
8305 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
8306 * of the shared DPLL framework and thus needs to be read out
8307 * separately
8308 */
8309 dpll_ctl1 = I915_READ(DPLL_CTRL1);
8310 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
8311 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008312 case SKL_DPLL1:
8313 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
8314 break;
8315 case SKL_DPLL2:
8316 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
8317 break;
8318 case SKL_DPLL3:
8319 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
8320 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008321 }
8322}
8323
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008324static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8325 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008326 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008327{
8328 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8329
8330 switch (pipe_config->ddi_pll_sel) {
8331 case PORT_CLK_SEL_WRPLL1:
8332 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
8333 break;
8334 case PORT_CLK_SEL_WRPLL2:
8335 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
8336 break;
8337 }
8338}
8339
Daniel Vetter26804af2014-06-25 22:01:55 +03008340static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008341 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03008342{
8343 struct drm_device *dev = crtc->base.dev;
8344 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008345 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03008346 enum port port;
8347 uint32_t tmp;
8348
8349 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
8350
8351 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
8352
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008353 if (IS_SKYLAKE(dev))
8354 skylake_get_ddi_pll(dev_priv, port, pipe_config);
8355 else
8356 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03008357
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008358 if (pipe_config->shared_dpll >= 0) {
8359 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8360
8361 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8362 &pipe_config->dpll_hw_state));
8363 }
8364
Daniel Vetter26804af2014-06-25 22:01:55 +03008365 /*
8366 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8367 * DDI E. So just check whether this pipe is wired to DDI E and whether
8368 * the PCH transcoder is on.
8369 */
Damien Lespiauca370452013-12-03 13:56:24 +00008370 if (INTEL_INFO(dev)->gen < 9 &&
8371 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03008372 pipe_config->has_pch_encoder = true;
8373
8374 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8375 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8376 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8377
8378 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8379 }
8380}
8381
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008382static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008383 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008384{
8385 struct drm_device *dev = crtc->base.dev;
8386 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008387 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008388 uint32_t tmp;
8389
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008390 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02008391 POWER_DOMAIN_PIPE(crtc->pipe)))
8392 return false;
8393
Daniel Vettere143a212013-07-04 12:01:15 +02008394 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008395 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8396
Daniel Vettereccb1402013-05-22 00:50:22 +02008397 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8398 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8399 enum pipe trans_edp_pipe;
8400 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8401 default:
8402 WARN(1, "unknown pipe linked to edp transcoder\n");
8403 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8404 case TRANS_DDI_EDP_INPUT_A_ON:
8405 trans_edp_pipe = PIPE_A;
8406 break;
8407 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8408 trans_edp_pipe = PIPE_B;
8409 break;
8410 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8411 trans_edp_pipe = PIPE_C;
8412 break;
8413 }
8414
8415 if (trans_edp_pipe == crtc->pipe)
8416 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8417 }
8418
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008419 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02008420 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03008421 return false;
8422
Daniel Vettereccb1402013-05-22 00:50:22 +02008423 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008424 if (!(tmp & PIPECONF_ENABLE))
8425 return false;
8426
Daniel Vetter26804af2014-06-25 22:01:55 +03008427 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008428
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008429 intel_get_pipe_timings(crtc, pipe_config);
8430
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008431 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008432 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
8433 if (IS_SKYLAKE(dev))
8434 skylake_get_pfit_config(crtc, pipe_config);
8435 else
8436 ironlake_get_pfit_config(crtc, pipe_config);
8437 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01008438
Jesse Barnese59150d2014-01-07 13:30:45 -08008439 if (IS_HASWELL(dev))
8440 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8441 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008442
Clint Taylorebb69c92014-09-30 10:30:22 -07008443 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8444 pipe_config->pixel_multiplier =
8445 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8446 } else {
8447 pipe_config->pixel_multiplier = 1;
8448 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008449
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008450 return true;
8451}
8452
Chris Wilson560b85b2010-08-07 11:01:38 +01008453static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8454{
8455 struct drm_device *dev = crtc->dev;
8456 struct drm_i915_private *dev_priv = dev->dev_private;
8457 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008458 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008459
Ville Syrjälädc41c152014-08-13 11:57:05 +03008460 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008461 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
8462 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03008463 unsigned int stride = roundup_pow_of_two(width) * 4;
8464
8465 switch (stride) {
8466 default:
8467 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8468 width, stride);
8469 stride = 256;
8470 /* fallthrough */
8471 case 256:
8472 case 512:
8473 case 1024:
8474 case 2048:
8475 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008476 }
8477
Ville Syrjälädc41c152014-08-13 11:57:05 +03008478 cntl |= CURSOR_ENABLE |
8479 CURSOR_GAMMA_ENABLE |
8480 CURSOR_FORMAT_ARGB |
8481 CURSOR_STRIDE(stride);
8482
8483 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008484 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008485
Ville Syrjälädc41c152014-08-13 11:57:05 +03008486 if (intel_crtc->cursor_cntl != 0 &&
8487 (intel_crtc->cursor_base != base ||
8488 intel_crtc->cursor_size != size ||
8489 intel_crtc->cursor_cntl != cntl)) {
8490 /* On these chipsets we can only modify the base/size/stride
8491 * whilst the cursor is disabled.
8492 */
8493 I915_WRITE(_CURACNTR, 0);
8494 POSTING_READ(_CURACNTR);
8495 intel_crtc->cursor_cntl = 0;
8496 }
8497
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008498 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03008499 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008500 intel_crtc->cursor_base = base;
8501 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03008502
8503 if (intel_crtc->cursor_size != size) {
8504 I915_WRITE(CURSIZE, size);
8505 intel_crtc->cursor_size = size;
8506 }
8507
Chris Wilson4b0e3332014-05-30 16:35:26 +03008508 if (intel_crtc->cursor_cntl != cntl) {
8509 I915_WRITE(_CURACNTR, cntl);
8510 POSTING_READ(_CURACNTR);
8511 intel_crtc->cursor_cntl = cntl;
8512 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008513}
8514
8515static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8516{
8517 struct drm_device *dev = crtc->dev;
8518 struct drm_i915_private *dev_priv = dev->dev_private;
8519 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8520 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008521 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008522
Chris Wilson4b0e3332014-05-30 16:35:26 +03008523 cntl = 0;
8524 if (base) {
8525 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08008526 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308527 case 64:
8528 cntl |= CURSOR_MODE_64_ARGB_AX;
8529 break;
8530 case 128:
8531 cntl |= CURSOR_MODE_128_ARGB_AX;
8532 break;
8533 case 256:
8534 cntl |= CURSOR_MODE_256_ARGB_AX;
8535 break;
8536 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08008537 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308538 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008539 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008540 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03008541
8542 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8543 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01008544 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008545
Matt Roper8e7d6882015-01-21 16:35:41 -08008546 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008547 cntl |= CURSOR_ROTATE_180;
8548
Chris Wilson4b0e3332014-05-30 16:35:26 +03008549 if (intel_crtc->cursor_cntl != cntl) {
8550 I915_WRITE(CURCNTR(pipe), cntl);
8551 POSTING_READ(CURCNTR(pipe));
8552 intel_crtc->cursor_cntl = cntl;
8553 }
8554
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008555 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008556 I915_WRITE(CURBASE(pipe), base);
8557 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008558
8559 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008560}
8561
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008562/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008563static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8564 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008565{
8566 struct drm_device *dev = crtc->dev;
8567 struct drm_i915_private *dev_priv = dev->dev_private;
8568 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8569 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008570 int x = crtc->cursor_x;
8571 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008572 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008573
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008574 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008575 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008576
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008577 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008578 base = 0;
8579
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008580 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008581 base = 0;
8582
8583 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008584 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008585 base = 0;
8586
8587 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8588 x = -x;
8589 }
8590 pos |= x << CURSOR_X_SHIFT;
8591
8592 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008593 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008594 base = 0;
8595
8596 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8597 y = -y;
8598 }
8599 pos |= y << CURSOR_Y_SHIFT;
8600
Chris Wilson4b0e3332014-05-30 16:35:26 +03008601 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008602 return;
8603
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008604 I915_WRITE(CURPOS(pipe), pos);
8605
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008606 /* ILK+ do this automagically */
8607 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08008608 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008609 base += (intel_crtc->base.cursor->state->crtc_h *
8610 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008611 }
8612
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008613 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008614 i845_update_cursor(crtc, base);
8615 else
8616 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008617}
8618
Ville Syrjälädc41c152014-08-13 11:57:05 +03008619static bool cursor_size_ok(struct drm_device *dev,
8620 uint32_t width, uint32_t height)
8621{
8622 if (width == 0 || height == 0)
8623 return false;
8624
8625 /*
8626 * 845g/865g are special in that they are only limited by
8627 * the width of their cursors, the height is arbitrary up to
8628 * the precision of the register. Everything else requires
8629 * square cursors, limited to a few power-of-two sizes.
8630 */
8631 if (IS_845G(dev) || IS_I865G(dev)) {
8632 if ((width & 63) != 0)
8633 return false;
8634
8635 if (width > (IS_845G(dev) ? 64 : 512))
8636 return false;
8637
8638 if (height > 1023)
8639 return false;
8640 } else {
8641 switch (width | height) {
8642 case 256:
8643 case 128:
8644 if (IS_GEN2(dev))
8645 return false;
8646 case 64:
8647 break;
8648 default:
8649 return false;
8650 }
8651 }
8652
8653 return true;
8654}
8655
Jesse Barnes79e53942008-11-07 14:24:08 -08008656static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008657 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008658{
James Simmons72034252010-08-03 01:33:19 +01008659 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008660 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008661
James Simmons72034252010-08-03 01:33:19 +01008662 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008663 intel_crtc->lut_r[i] = red[i] >> 8;
8664 intel_crtc->lut_g[i] = green[i] >> 8;
8665 intel_crtc->lut_b[i] = blue[i] >> 8;
8666 }
8667
8668 intel_crtc_load_lut(crtc);
8669}
8670
Jesse Barnes79e53942008-11-07 14:24:08 -08008671/* VESA 640x480x72Hz mode to set on the pipe */
8672static struct drm_display_mode load_detect_mode = {
8673 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8674 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8675};
8676
Daniel Vettera8bb6812014-02-10 18:00:39 +01008677struct drm_framebuffer *
8678__intel_framebuffer_create(struct drm_device *dev,
8679 struct drm_mode_fb_cmd2 *mode_cmd,
8680 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008681{
8682 struct intel_framebuffer *intel_fb;
8683 int ret;
8684
8685 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8686 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008687 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +01008688 return ERR_PTR(-ENOMEM);
8689 }
8690
8691 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008692 if (ret)
8693 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008694
8695 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008696err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008697 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008698 kfree(intel_fb);
8699
8700 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008701}
8702
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008703static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008704intel_framebuffer_create(struct drm_device *dev,
8705 struct drm_mode_fb_cmd2 *mode_cmd,
8706 struct drm_i915_gem_object *obj)
8707{
8708 struct drm_framebuffer *fb;
8709 int ret;
8710
8711 ret = i915_mutex_lock_interruptible(dev);
8712 if (ret)
8713 return ERR_PTR(ret);
8714 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8715 mutex_unlock(&dev->struct_mutex);
8716
8717 return fb;
8718}
8719
Chris Wilsond2dff872011-04-19 08:36:26 +01008720static u32
8721intel_framebuffer_pitch_for_width(int width, int bpp)
8722{
8723 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8724 return ALIGN(pitch, 64);
8725}
8726
8727static u32
8728intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8729{
8730 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008731 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008732}
8733
8734static struct drm_framebuffer *
8735intel_framebuffer_create_for_mode(struct drm_device *dev,
8736 struct drm_display_mode *mode,
8737 int depth, int bpp)
8738{
8739 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008740 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008741
8742 obj = i915_gem_alloc_object(dev,
8743 intel_framebuffer_size_for_mode(mode, bpp));
8744 if (obj == NULL)
8745 return ERR_PTR(-ENOMEM);
8746
8747 mode_cmd.width = mode->hdisplay;
8748 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008749 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8750 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008751 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008752
8753 return intel_framebuffer_create(dev, &mode_cmd, obj);
8754}
8755
8756static struct drm_framebuffer *
8757mode_fits_in_fbdev(struct drm_device *dev,
8758 struct drm_display_mode *mode)
8759{
Daniel Vetter4520f532013-10-09 09:18:51 +02008760#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008761 struct drm_i915_private *dev_priv = dev->dev_private;
8762 struct drm_i915_gem_object *obj;
8763 struct drm_framebuffer *fb;
8764
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008765 if (!dev_priv->fbdev)
8766 return NULL;
8767
8768 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008769 return NULL;
8770
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008771 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008772 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008773
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008774 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008775 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8776 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008777 return NULL;
8778
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008779 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008780 return NULL;
8781
8782 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008783#else
8784 return NULL;
8785#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008786}
8787
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008788bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008789 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008790 struct intel_load_detect_pipe *old,
8791 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008792{
8793 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008794 struct intel_encoder *intel_encoder =
8795 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008796 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008797 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008798 struct drm_crtc *crtc = NULL;
8799 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008800 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008801 struct drm_mode_config *config = &dev->mode_config;
8802 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008803
Chris Wilsond2dff872011-04-19 08:36:26 +01008804 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008805 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008806 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008807
Rob Clark51fd3712013-11-19 12:10:12 -05008808retry:
8809 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8810 if (ret)
8811 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008812
Jesse Barnes79e53942008-11-07 14:24:08 -08008813 /*
8814 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008815 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008816 * - if the connector already has an assigned crtc, use it (but make
8817 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008818 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008819 * - try to find the first unused crtc that can drive this connector,
8820 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008821 */
8822
8823 /* See if we already have a CRTC for this connector */
8824 if (encoder->crtc) {
8825 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008826
Rob Clark51fd3712013-11-19 12:10:12 -05008827 ret = drm_modeset_lock(&crtc->mutex, ctx);
8828 if (ret)
8829 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008830 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8831 if (ret)
8832 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008833
Daniel Vetter24218aa2012-08-12 19:27:11 +02008834 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008835 old->load_detect_temp = false;
8836
8837 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008838 if (connector->dpms != DRM_MODE_DPMS_ON)
8839 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008840
Chris Wilson71731882011-04-19 23:10:58 +01008841 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008842 }
8843
8844 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008845 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008846 i++;
8847 if (!(encoder->possible_crtcs & (1 << i)))
8848 continue;
Matt Roper83d65732015-02-25 13:12:16 -08008849 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +03008850 continue;
8851 /* This can occur when applying the pipe A quirk on resume. */
8852 if (to_intel_crtc(possible_crtc)->new_enabled)
8853 continue;
8854
8855 crtc = possible_crtc;
8856 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008857 }
8858
8859 /*
8860 * If we didn't find an unused CRTC, don't use any.
8861 */
8862 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008863 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008864 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008865 }
8866
Rob Clark51fd3712013-11-19 12:10:12 -05008867 ret = drm_modeset_lock(&crtc->mutex, ctx);
8868 if (ret)
8869 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008870 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8871 if (ret)
8872 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008873 intel_encoder->new_crtc = to_intel_crtc(crtc);
8874 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008875
8876 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008877 intel_crtc->new_enabled = true;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008878 intel_crtc->new_config = intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008879 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008880 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008881 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008882
Chris Wilson64927112011-04-20 07:25:26 +01008883 if (!mode)
8884 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008885
Chris Wilsond2dff872011-04-19 08:36:26 +01008886 /* We need a framebuffer large enough to accommodate all accesses
8887 * that the plane may generate whilst we perform load detection.
8888 * We can not rely on the fbcon either being present (we get called
8889 * during its initialisation to detect all boot displays, or it may
8890 * not even exist) or that it is large enough to satisfy the
8891 * requested mode.
8892 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008893 fb = mode_fits_in_fbdev(dev, mode);
8894 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008895 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008896 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8897 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008898 } else
8899 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008900 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008901 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008902 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008903 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008904
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008905 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008906 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008907 if (old->release_fb)
8908 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008909 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008910 }
Daniel Vetter9128b042015-03-03 17:31:21 +01008911 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +01008912
Jesse Barnes79e53942008-11-07 14:24:08 -08008913 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008914 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008915 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008916
8917 fail:
Matt Roper83d65732015-02-25 13:12:16 -08008918 intel_crtc->new_enabled = crtc->state->enable;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008919 if (intel_crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008920 intel_crtc->new_config = intel_crtc->config;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008921 else
8922 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008923fail_unlock:
8924 if (ret == -EDEADLK) {
8925 drm_modeset_backoff(ctx);
8926 goto retry;
8927 }
8928
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008929 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008930}
8931
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008932void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008933 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008934{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008935 struct intel_encoder *intel_encoder =
8936 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008937 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008938 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008939 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008940
Chris Wilsond2dff872011-04-19 08:36:26 +01008941 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008942 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008943 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008944
Chris Wilson8261b192011-04-19 23:18:09 +01008945 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008946 to_intel_connector(connector)->new_encoder = NULL;
8947 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008948 intel_crtc->new_enabled = false;
8949 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008950 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008951
Daniel Vetter36206362012-12-10 20:42:17 +01008952 if (old->release_fb) {
8953 drm_framebuffer_unregister_private(old->release_fb);
8954 drm_framebuffer_unreference(old->release_fb);
8955 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008956
Chris Wilson0622a532011-04-21 09:32:11 +01008957 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008958 }
8959
Eric Anholtc751ce42010-03-25 11:48:48 -07008960 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008961 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8962 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008963}
8964
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008965static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008966 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008967{
8968 struct drm_i915_private *dev_priv = dev->dev_private;
8969 u32 dpll = pipe_config->dpll_hw_state.dpll;
8970
8971 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008972 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008973 else if (HAS_PCH_SPLIT(dev))
8974 return 120000;
8975 else if (!IS_GEN2(dev))
8976 return 96000;
8977 else
8978 return 48000;
8979}
8980
Jesse Barnes79e53942008-11-07 14:24:08 -08008981/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008982static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008983 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008984{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008985 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008986 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008987 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008988 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008989 u32 fp;
8990 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008991 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008992
8993 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008994 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008995 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008996 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008997
8998 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008999 if (IS_PINEVIEW(dev)) {
9000 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
9001 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08009002 } else {
9003 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
9004 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
9005 }
9006
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009007 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009008 if (IS_PINEVIEW(dev))
9009 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
9010 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08009011 else
9012 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08009013 DPLL_FPA01_P1_POST_DIV_SHIFT);
9014
9015 switch (dpll & DPLL_MODE_MASK) {
9016 case DPLLB_MODE_DAC_SERIAL:
9017 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
9018 5 : 10;
9019 break;
9020 case DPLLB_MODE_LVDS:
9021 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
9022 7 : 14;
9023 break;
9024 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08009025 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08009026 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009027 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08009028 }
9029
Daniel Vetterac58c3f2013-06-01 17:16:17 +02009030 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009031 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02009032 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009033 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009034 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02009035 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009036 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08009037
9038 if (is_lvds) {
9039 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
9040 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009041
9042 if (lvds & LVDS_CLKB_POWER_UP)
9043 clock.p2 = 7;
9044 else
9045 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08009046 } else {
9047 if (dpll & PLL_P1_DIVIDE_BY_TWO)
9048 clock.p1 = 2;
9049 else {
9050 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
9051 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
9052 }
9053 if (dpll & PLL_P2_DIVIDE_BY_4)
9054 clock.p2 = 4;
9055 else
9056 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08009057 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009058
9059 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009060 }
9061
Ville Syrjälä18442d02013-09-13 16:00:08 +03009062 /*
9063 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01009064 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03009065 * encoder's get_config() function.
9066 */
9067 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009068}
9069
Ville Syrjälä6878da02013-09-13 15:59:11 +03009070int intel_dotclock_calculate(int link_freq,
9071 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009072{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009073 /*
9074 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009075 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009076 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009077 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009078 *
9079 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009080 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08009081 */
9082
Ville Syrjälä6878da02013-09-13 15:59:11 +03009083 if (!m_n->link_n)
9084 return 0;
9085
9086 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
9087}
9088
Ville Syrjälä18442d02013-09-13 16:00:08 +03009089static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009090 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03009091{
9092 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009093
9094 /* read out port_clock from the DPLL */
9095 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03009096
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009097 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03009098 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01009099 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03009100 * agree once we know their relationship in the encoder's
9101 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009102 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02009103 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03009104 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
9105 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08009106}
9107
9108/** Returns the currently programmed mode of the given pipe. */
9109struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
9110 struct drm_crtc *crtc)
9111{
Jesse Barnes548f2452011-02-17 10:40:53 -08009112 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08009113 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009114 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009115 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009116 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009117 int htot = I915_READ(HTOTAL(cpu_transcoder));
9118 int hsync = I915_READ(HSYNC(cpu_transcoder));
9119 int vtot = I915_READ(VTOTAL(cpu_transcoder));
9120 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03009121 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08009122
9123 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
9124 if (!mode)
9125 return NULL;
9126
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009127 /*
9128 * Construct a pipe_config sufficient for getting the clock info
9129 * back out of crtc_clock_get.
9130 *
9131 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
9132 * to use a real value here instead.
9133 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03009134 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009135 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009136 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
9137 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
9138 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009139 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
9140
Ville Syrjälä773ae032013-09-23 17:48:20 +03009141 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08009142 mode->hdisplay = (htot & 0xffff) + 1;
9143 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
9144 mode->hsync_start = (hsync & 0xffff) + 1;
9145 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
9146 mode->vdisplay = (vtot & 0xffff) + 1;
9147 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
9148 mode->vsync_start = (vsync & 0xffff) + 1;
9149 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
9150
9151 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009152
9153 return mode;
9154}
9155
Jesse Barnes652c3932009-08-17 13:31:43 -07009156static void intel_decrease_pllclock(struct drm_crtc *crtc)
9157{
9158 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03009159 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07009160 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009161
Sonika Jindalbaff2962014-07-22 11:16:35 +05309162 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07009163 return;
9164
9165 if (!dev_priv->lvds_downclock_avail)
9166 return;
9167
9168 /*
9169 * Since this is called by a timer, we should never get here in
9170 * the manual case.
9171 */
9172 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01009173 int pipe = intel_crtc->pipe;
9174 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02009175 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01009176
Zhao Yakui44d98a62009-10-09 11:39:40 +08009177 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009178
Sean Paul8ac5a6d2012-02-13 13:14:51 -05009179 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009180
Chris Wilson074b5e12012-05-02 12:07:06 +01009181 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07009182 dpll |= DISPLAY_RATE_SELECT_FPA1;
9183 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009184 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009185 dpll = I915_READ(dpll_reg);
9186 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08009187 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009188 }
9189
9190}
9191
Chris Wilsonf047e392012-07-21 12:31:41 +01009192void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07009193{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009194 struct drm_i915_private *dev_priv = dev->dev_private;
9195
Chris Wilsonf62a0072014-02-21 17:55:39 +00009196 if (dev_priv->mm.busy)
9197 return;
9198
Paulo Zanoni43694d62014-03-07 20:08:08 -03009199 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009200 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00009201 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01009202}
9203
9204void intel_mark_idle(struct drm_device *dev)
9205{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009206 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00009207 struct drm_crtc *crtc;
9208
Chris Wilsonf62a0072014-02-21 17:55:39 +00009209 if (!dev_priv->mm.busy)
9210 return;
9211
9212 dev_priv->mm.busy = false;
9213
Jani Nikulad330a952014-01-21 11:24:25 +02009214 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009215 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00009216
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009217 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07009218 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00009219 continue;
9220
9221 intel_decrease_pllclock(crtc);
9222 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009223
Damien Lespiau3d13ef22014-02-07 19:12:47 +00009224 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009225 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009226
9227out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03009228 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01009229}
9230
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009231static void intel_crtc_set_state(struct intel_crtc *crtc,
9232 struct intel_crtc_state *crtc_state)
9233{
9234 kfree(crtc->config);
9235 crtc->config = crtc_state;
Ander Conselvan de Oliveira16f3f652015-01-15 14:55:27 +02009236 crtc->base.state = &crtc_state->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009237}
9238
Jesse Barnes79e53942008-11-07 14:24:08 -08009239static void intel_crtc_destroy(struct drm_crtc *crtc)
9240{
9241 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009242 struct drm_device *dev = crtc->dev;
9243 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009244
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009245 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009246 work = intel_crtc->unpin_work;
9247 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009248 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009249
9250 if (work) {
9251 cancel_work_sync(&work->work);
9252 kfree(work);
9253 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009254
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009255 intel_crtc_set_state(intel_crtc, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08009256 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009257
Jesse Barnes79e53942008-11-07 14:24:08 -08009258 kfree(intel_crtc);
9259}
9260
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009261static void intel_unpin_work_fn(struct work_struct *__work)
9262{
9263 struct intel_unpin_work *work =
9264 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009265 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009266 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009267
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009268 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009269 intel_unpin_fb_obj(intel_fb_obj(work->old_fb));
Chris Wilson05394f32010-11-08 19:18:58 +00009270 drm_gem_object_unreference(&work->pending_flip_obj->base);
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009271 drm_framebuffer_unreference(work->old_fb);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009272
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009273 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +00009274
9275 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +00009276 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009277 mutex_unlock(&dev->struct_mutex);
9278
Daniel Vetterf99d7062014-06-19 16:01:59 +02009279 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9280
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009281 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9282 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9283
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009284 kfree(work);
9285}
9286
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009287static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009288 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009289{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9291 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009292 unsigned long flags;
9293
9294 /* Ignore early vblank irqs */
9295 if (intel_crtc == NULL)
9296 return;
9297
Daniel Vetterf3260382014-09-15 14:55:23 +02009298 /*
9299 * This is called both by irq handlers and the reset code (to complete
9300 * lost pageflips) so needs the full irqsave spinlocks.
9301 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009302 spin_lock_irqsave(&dev->event_lock, flags);
9303 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009304
9305 /* Ensure we don't miss a work->pending update ... */
9306 smp_rmb();
9307
9308 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009309 spin_unlock_irqrestore(&dev->event_lock, flags);
9310 return;
9311 }
9312
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009313 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009314
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009315 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009316}
9317
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009318void intel_finish_page_flip(struct drm_device *dev, int pipe)
9319{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009320 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009321 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9322
Mario Kleiner49b14a52010-12-09 07:00:07 +01009323 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009324}
9325
9326void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9327{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009328 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009329 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9330
Mario Kleiner49b14a52010-12-09 07:00:07 +01009331 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009332}
9333
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009334/* Is 'a' after or equal to 'b'? */
9335static bool g4x_flip_count_after_eq(u32 a, u32 b)
9336{
9337 return !((a - b) & 0x80000000);
9338}
9339
9340static bool page_flip_finished(struct intel_crtc *crtc)
9341{
9342 struct drm_device *dev = crtc->base.dev;
9343 struct drm_i915_private *dev_priv = dev->dev_private;
9344
Ville Syrjäläbdfa7542014-05-27 21:33:09 +03009345 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
9346 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
9347 return true;
9348
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009349 /*
9350 * The relevant registers doen't exist on pre-ctg.
9351 * As the flip done interrupt doesn't trigger for mmio
9352 * flips on gmch platforms, a flip count check isn't
9353 * really needed there. But since ctg has the registers,
9354 * include it in the check anyway.
9355 */
9356 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9357 return true;
9358
9359 /*
9360 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9361 * used the same base address. In that case the mmio flip might
9362 * have completed, but the CS hasn't even executed the flip yet.
9363 *
9364 * A flip count check isn't enough as the CS might have updated
9365 * the base address just after start of vblank, but before we
9366 * managed to process the interrupt. This means we'd complete the
9367 * CS flip too soon.
9368 *
9369 * Combining both checks should get us a good enough result. It may
9370 * still happen that the CS flip has been executed, but has not
9371 * yet actually completed. But in case the base address is the same
9372 * anyway, we don't really care.
9373 */
9374 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9375 crtc->unpin_work->gtt_offset &&
9376 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9377 crtc->unpin_work->flip_count);
9378}
9379
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009380void intel_prepare_page_flip(struct drm_device *dev, int plane)
9381{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009382 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009383 struct intel_crtc *intel_crtc =
9384 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9385 unsigned long flags;
9386
Daniel Vetterf3260382014-09-15 14:55:23 +02009387
9388 /*
9389 * This is called both by irq handlers and the reset code (to complete
9390 * lost pageflips) so needs the full irqsave spinlocks.
9391 *
9392 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009393 * generate a page-flip completion irq, i.e. every modeset
9394 * is also accompanied by a spurious intel_prepare_page_flip().
9395 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009396 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009397 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009398 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009399 spin_unlock_irqrestore(&dev->event_lock, flags);
9400}
9401
Robin Schroereba905b2014-05-18 02:24:50 +02009402static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009403{
9404 /* Ensure that the work item is consistent when activating it ... */
9405 smp_wmb();
9406 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9407 /* and that it is marked active as soon as the irq could fire. */
9408 smp_wmb();
9409}
9410
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009411static int intel_gen2_queue_flip(struct drm_device *dev,
9412 struct drm_crtc *crtc,
9413 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009414 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009415 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009416 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009417{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009418 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009419 u32 flip_mask;
9420 int ret;
9421
Daniel Vetter6d90c952012-04-26 23:28:05 +02009422 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009423 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009424 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009425
9426 /* Can't queue multiple flips, so wait for the previous
9427 * one to finish before executing the next.
9428 */
9429 if (intel_crtc->plane)
9430 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9431 else
9432 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009433 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9434 intel_ring_emit(ring, MI_NOOP);
9435 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9436 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9437 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009438 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009439 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009440
9441 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009442 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009443 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009444}
9445
9446static int intel_gen3_queue_flip(struct drm_device *dev,
9447 struct drm_crtc *crtc,
9448 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009449 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009450 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009451 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009452{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009453 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009454 u32 flip_mask;
9455 int ret;
9456
Daniel Vetter6d90c952012-04-26 23:28:05 +02009457 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009458 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009459 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009460
9461 if (intel_crtc->plane)
9462 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9463 else
9464 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009465 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9466 intel_ring_emit(ring, MI_NOOP);
9467 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9468 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9469 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009470 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009471 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009472
Chris Wilsone7d841c2012-12-03 11:36:30 +00009473 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009474 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009475 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009476}
9477
9478static int intel_gen4_queue_flip(struct drm_device *dev,
9479 struct drm_crtc *crtc,
9480 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009481 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009482 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009483 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009484{
9485 struct drm_i915_private *dev_priv = dev->dev_private;
9486 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9487 uint32_t pf, pipesrc;
9488 int ret;
9489
Daniel Vetter6d90c952012-04-26 23:28:05 +02009490 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009491 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009492 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009493
9494 /* i965+ uses the linear or tiled offsets from the
9495 * Display Registers (which do not change across a page-flip)
9496 * so we need only reprogram the base address.
9497 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009498 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9499 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9500 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009501 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009502 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009503
9504 /* XXX Enabling the panel-fitter across page-flip is so far
9505 * untested on non-native modes, so ignore it for now.
9506 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9507 */
9508 pf = 0;
9509 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009510 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009511
9512 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009513 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009514 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009515}
9516
9517static int intel_gen6_queue_flip(struct drm_device *dev,
9518 struct drm_crtc *crtc,
9519 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009520 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009521 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009522 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009523{
9524 struct drm_i915_private *dev_priv = dev->dev_private;
9525 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9526 uint32_t pf, pipesrc;
9527 int ret;
9528
Daniel Vetter6d90c952012-04-26 23:28:05 +02009529 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009530 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009531 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009532
Daniel Vetter6d90c952012-04-26 23:28:05 +02009533 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9534 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9535 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009536 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009537
Chris Wilson99d9acd2012-04-17 20:37:00 +01009538 /* Contrary to the suggestions in the documentation,
9539 * "Enable Panel Fitter" does not seem to be required when page
9540 * flipping with a non-native mode, and worse causes a normal
9541 * modeset to fail.
9542 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9543 */
9544 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009545 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009546 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009547
9548 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009549 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009550 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009551}
9552
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009553static int intel_gen7_queue_flip(struct drm_device *dev,
9554 struct drm_crtc *crtc,
9555 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009556 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009557 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009558 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009559{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009560 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009561 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009562 int len, ret;
9563
Robin Schroereba905b2014-05-18 02:24:50 +02009564 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009565 case PLANE_A:
9566 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9567 break;
9568 case PLANE_B:
9569 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9570 break;
9571 case PLANE_C:
9572 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9573 break;
9574 default:
9575 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009576 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009577 }
9578
Chris Wilsonffe74d72013-08-26 20:58:12 +01009579 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009580 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009581 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009582 /*
9583 * On Gen 8, SRM is now taking an extra dword to accommodate
9584 * 48bits addresses, and we need a NOOP for the batch size to
9585 * stay even.
9586 */
9587 if (IS_GEN8(dev))
9588 len += 2;
9589 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009590
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009591 /*
9592 * BSpec MI_DISPLAY_FLIP for IVB:
9593 * "The full packet must be contained within the same cache line."
9594 *
9595 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9596 * cacheline, if we ever start emitting more commands before
9597 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9598 * then do the cacheline alignment, and finally emit the
9599 * MI_DISPLAY_FLIP.
9600 */
9601 ret = intel_ring_cacheline_align(ring);
9602 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009603 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009604
Chris Wilsonffe74d72013-08-26 20:58:12 +01009605 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009606 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009607 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009608
Chris Wilsonffe74d72013-08-26 20:58:12 +01009609 /* Unmask the flip-done completion message. Note that the bspec says that
9610 * we should do this for both the BCS and RCS, and that we must not unmask
9611 * more than one flip event at any time (or ensure that one flip message
9612 * can be sent by waiting for flip-done prior to queueing new flips).
9613 * Experimentation says that BCS works despite DERRMR masking all
9614 * flip-done completion events and that unmasking all planes at once
9615 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9616 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9617 */
9618 if (ring->id == RCS) {
9619 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9620 intel_ring_emit(ring, DERRMR);
9621 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9622 DERRMR_PIPEB_PRI_FLIP_DONE |
9623 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009624 if (IS_GEN8(dev))
9625 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9626 MI_SRM_LRM_GLOBAL_GTT);
9627 else
9628 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9629 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009630 intel_ring_emit(ring, DERRMR);
9631 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009632 if (IS_GEN8(dev)) {
9633 intel_ring_emit(ring, 0);
9634 intel_ring_emit(ring, MI_NOOP);
9635 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009636 }
9637
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009638 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009639 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009640 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009641 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009642
9643 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009644 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009645 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009646}
9647
Sourab Gupta84c33a62014-06-02 16:47:17 +05309648static bool use_mmio_flip(struct intel_engine_cs *ring,
9649 struct drm_i915_gem_object *obj)
9650{
9651 /*
9652 * This is not being used for older platforms, because
9653 * non-availability of flip done interrupt forces us to use
9654 * CS flips. Older platforms derive flip done using some clever
9655 * tricks involving the flip_pending status bits and vblank irqs.
9656 * So using MMIO flips there would disrupt this mechanism.
9657 */
9658
Chris Wilson8e09bf82014-07-08 10:40:30 +01009659 if (ring == NULL)
9660 return true;
9661
Sourab Gupta84c33a62014-06-02 16:47:17 +05309662 if (INTEL_INFO(ring->dev)->gen < 5)
9663 return false;
9664
9665 if (i915.use_mmio_flip < 0)
9666 return false;
9667 else if (i915.use_mmio_flip > 0)
9668 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009669 else if (i915.enable_execlists)
9670 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309671 else
John Harrison41c52412014-11-24 18:49:43 +00009672 return ring != i915_gem_request_get_ring(obj->last_read_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309673}
9674
Damien Lespiauff944562014-11-20 14:58:16 +00009675static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
9676{
9677 struct drm_device *dev = intel_crtc->base.dev;
9678 struct drm_i915_private *dev_priv = dev->dev_private;
9679 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
9680 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
9681 struct drm_i915_gem_object *obj = intel_fb->obj;
9682 const enum pipe pipe = intel_crtc->pipe;
9683 u32 ctl, stride;
9684
9685 ctl = I915_READ(PLANE_CTL(pipe, 0));
9686 ctl &= ~PLANE_CTL_TILED_MASK;
9687 if (obj->tiling_mode == I915_TILING_X)
9688 ctl |= PLANE_CTL_TILED_X;
9689
9690 /*
9691 * The stride is either expressed as a multiple of 64 bytes chunks for
9692 * linear buffers or in number of tiles for tiled buffers.
9693 */
9694 stride = fb->pitches[0] >> 6;
9695 if (obj->tiling_mode == I915_TILING_X)
9696 stride = fb->pitches[0] >> 9; /* X tiles are 512 bytes wide */
9697
9698 /*
9699 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
9700 * PLANE_SURF updates, the update is then guaranteed to be atomic.
9701 */
9702 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
9703 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
9704
9705 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
9706 POSTING_READ(PLANE_SURF(pipe, 0));
9707}
9708
9709static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309710{
9711 struct drm_device *dev = intel_crtc->base.dev;
9712 struct drm_i915_private *dev_priv = dev->dev_private;
9713 struct intel_framebuffer *intel_fb =
9714 to_intel_framebuffer(intel_crtc->base.primary->fb);
9715 struct drm_i915_gem_object *obj = intel_fb->obj;
9716 u32 dspcntr;
9717 u32 reg;
9718
Sourab Gupta84c33a62014-06-02 16:47:17 +05309719 reg = DSPCNTR(intel_crtc->plane);
9720 dspcntr = I915_READ(reg);
9721
Damien Lespiauc5d97472014-10-25 00:11:11 +01009722 if (obj->tiling_mode != I915_TILING_NONE)
9723 dspcntr |= DISPPLANE_TILED;
9724 else
9725 dspcntr &= ~DISPPLANE_TILED;
9726
Sourab Gupta84c33a62014-06-02 16:47:17 +05309727 I915_WRITE(reg, dspcntr);
9728
9729 I915_WRITE(DSPSURF(intel_crtc->plane),
9730 intel_crtc->unpin_work->gtt_offset);
9731 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009732
Damien Lespiauff944562014-11-20 14:58:16 +00009733}
9734
9735/*
9736 * XXX: This is the temporary way to update the plane registers until we get
9737 * around to using the usual plane update functions for MMIO flips
9738 */
9739static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9740{
9741 struct drm_device *dev = intel_crtc->base.dev;
9742 bool atomic_update;
9743 u32 start_vbl_count;
9744
9745 intel_mark_page_flip_active(intel_crtc);
9746
9747 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
9748
9749 if (INTEL_INFO(dev)->gen >= 9)
9750 skl_do_mmio_flip(intel_crtc);
9751 else
9752 /* use_mmio_flip() retricts MMIO flips to ilk+ */
9753 ilk_do_mmio_flip(intel_crtc);
9754
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009755 if (atomic_update)
9756 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309757}
9758
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009759static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309760{
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009761 struct intel_crtc *crtc =
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009762 container_of(work, struct intel_crtc, mmio_flip.work);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009763 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309764
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009765 mmio_flip = &crtc->mmio_flip;
9766 if (mmio_flip->req)
John Harrison9c654812014-11-24 18:49:35 +00009767 WARN_ON(__i915_wait_request(mmio_flip->req,
9768 crtc->reset_counter,
9769 false, NULL, NULL) != 0);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309770
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009771 intel_do_mmio_flip(crtc);
9772 if (mmio_flip->req) {
9773 mutex_lock(&crtc->base.dev->struct_mutex);
John Harrison146d84f2014-12-05 13:49:33 +00009774 i915_gem_request_assign(&mmio_flip->req, NULL);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009775 mutex_unlock(&crtc->base.dev->struct_mutex);
9776 }
Sourab Gupta84c33a62014-06-02 16:47:17 +05309777}
9778
9779static int intel_queue_mmio_flip(struct drm_device *dev,
9780 struct drm_crtc *crtc,
9781 struct drm_framebuffer *fb,
9782 struct drm_i915_gem_object *obj,
9783 struct intel_engine_cs *ring,
9784 uint32_t flags)
9785{
Sourab Gupta84c33a62014-06-02 16:47:17 +05309786 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309787
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009788 i915_gem_request_assign(&intel_crtc->mmio_flip.req,
9789 obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309790
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +02009791 schedule_work(&intel_crtc->mmio_flip.work);
9792
Sourab Gupta84c33a62014-06-02 16:47:17 +05309793 return 0;
9794}
9795
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009796static int intel_default_queue_flip(struct drm_device *dev,
9797 struct drm_crtc *crtc,
9798 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009799 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009800 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009801 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009802{
9803 return -ENODEV;
9804}
9805
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009806static bool __intel_pageflip_stall_check(struct drm_device *dev,
9807 struct drm_crtc *crtc)
9808{
9809 struct drm_i915_private *dev_priv = dev->dev_private;
9810 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9811 struct intel_unpin_work *work = intel_crtc->unpin_work;
9812 u32 addr;
9813
9814 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9815 return true;
9816
9817 if (!work->enable_stall_check)
9818 return false;
9819
9820 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +01009821 if (work->flip_queued_req &&
9822 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009823 return false;
9824
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009825 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009826 }
9827
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009828 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009829 return false;
9830
9831 /* Potential stall - if we see that the flip has happened,
9832 * assume a missed interrupt. */
9833 if (INTEL_INFO(dev)->gen >= 4)
9834 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9835 else
9836 addr = I915_READ(DSPADDR(intel_crtc->plane));
9837
9838 /* There is a potential issue here with a false positive after a flip
9839 * to the same address. We could address this by checking for a
9840 * non-incrementing frame counter.
9841 */
9842 return addr == work->gtt_offset;
9843}
9844
9845void intel_check_page_flip(struct drm_device *dev, int pipe)
9846{
9847 struct drm_i915_private *dev_priv = dev->dev_private;
9848 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9849 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterf3260382014-09-15 14:55:23 +02009850
9851 WARN_ON(!in_irq());
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009852
9853 if (crtc == NULL)
9854 return;
9855
Daniel Vetterf3260382014-09-15 14:55:23 +02009856 spin_lock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009857 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9858 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009859 intel_crtc->unpin_work->flip_queued_vblank,
9860 drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009861 page_flip_completed(intel_crtc);
9862 }
Daniel Vetterf3260382014-09-15 14:55:23 +02009863 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009864}
9865
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009866static int intel_crtc_page_flip(struct drm_crtc *crtc,
9867 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009868 struct drm_pending_vblank_event *event,
9869 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009870{
9871 struct drm_device *dev = crtc->dev;
9872 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009873 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009874 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009875 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -08009876 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +02009877 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009878 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009879 struct intel_engine_cs *ring;
Chris Wilson52e68632010-08-08 10:15:59 +01009880 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009881
Matt Roper2ff8fde2014-07-08 07:50:07 -07009882 /*
9883 * drm_mode_page_flip_ioctl() should already catch this, but double
9884 * check to be safe. In the future we may enable pageflipping from
9885 * a disabled primary plane.
9886 */
9887 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9888 return -EBUSY;
9889
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009890 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009891 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009892 return -EINVAL;
9893
9894 /*
9895 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9896 * Note that pitch changes could also affect these register.
9897 */
9898 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009899 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9900 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009901 return -EINVAL;
9902
Chris Wilsonf900db42014-02-20 09:26:13 +00009903 if (i915_terminally_wedged(&dev_priv->gpu_error))
9904 goto out_hang;
9905
Daniel Vetterb14c5672013-09-19 12:18:32 +02009906 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009907 if (work == NULL)
9908 return -ENOMEM;
9909
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009910 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009911 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009912 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009913 INIT_WORK(&work->work, intel_unpin_work_fn);
9914
Daniel Vetter87b6b102014-05-15 15:33:46 +02009915 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009916 if (ret)
9917 goto free_work;
9918
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009919 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009920 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009921 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009922 /* Before declaring the flip queue wedged, check if
9923 * the hardware completed the operation behind our backs.
9924 */
9925 if (__intel_pageflip_stall_check(dev, crtc)) {
9926 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9927 page_flip_completed(intel_crtc);
9928 } else {
9929 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009930 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +01009931
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009932 drm_crtc_vblank_put(crtc);
9933 kfree(work);
9934 return -EBUSY;
9935 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009936 }
9937 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009938 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009939
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009940 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9941 flush_workqueue(dev_priv->wq);
9942
Chris Wilson79158102012-05-23 11:13:58 +01009943 ret = i915_mutex_lock_interruptible(dev);
9944 if (ret)
9945 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009946
Jesse Barnes75dfca82010-02-10 15:09:44 -08009947 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009948 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009949 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009950
Matt Roperf4510a22014-04-01 15:22:40 -07009951 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -08009952 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -08009953
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009954 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009955
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009956 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009957 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009958
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009959 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009960 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009961
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009962 if (IS_VALLEYVIEW(dev)) {
9963 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009964 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +01009965 /* vlv: DISPLAY_FLIP fails to change tiling */
9966 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +00009967 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009968 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009969 } else if (INTEL_INFO(dev)->gen >= 7) {
John Harrison41c52412014-11-24 18:49:43 +00009970 ring = i915_gem_request_get_ring(obj->last_read_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009971 if (ring == NULL || ring->id != RCS)
9972 ring = &dev_priv->ring[BCS];
9973 } else {
9974 ring = &dev_priv->ring[RCS];
9975 }
9976
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00009977 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009978 if (ret)
9979 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009980
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009981 work->gtt_offset =
9982 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9983
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009984 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309985 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9986 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009987 if (ret)
9988 goto cleanup_unpin;
9989
John Harrisonf06cc1b2014-11-24 18:49:37 +00009990 i915_gem_request_assign(&work->flip_queued_req,
9991 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009992 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309993 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009994 page_flip_flags);
9995 if (ret)
9996 goto cleanup_unpin;
9997
John Harrisonf06cc1b2014-11-24 18:49:37 +00009998 i915_gem_request_assign(&work->flip_queued_req,
9999 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010000 }
10001
Daniel Vetter1e3feef2015-02-13 21:03:45 +010010002 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010003 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010004
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000010005 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Daniel Vettera071fa02014-06-18 23:28:09 +020010006 INTEL_FRONTBUFFER_PRIMARY(pipe));
10007
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020010008 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010009 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010010 mutex_unlock(&dev->struct_mutex);
10011
Jesse Barnese5510fa2010-07-01 16:48:37 -070010012 trace_i915_flip_request(intel_crtc->plane, obj);
10013
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010014 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010010015
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010016cleanup_unpin:
10017 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010018cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010019 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -070010020 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080010021 update_state_fb(crtc->primary);
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000010022 drm_framebuffer_unreference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010023 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +010010024 mutex_unlock(&dev->struct_mutex);
10025
Chris Wilson79158102012-05-23 11:13:58 +010010026cleanup:
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010027 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010010028 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010029 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010010030
Daniel Vetter87b6b102014-05-15 15:33:46 +020010031 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070010032free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010010033 kfree(work);
10034
Chris Wilsonf900db42014-02-20 09:26:13 +000010035 if (ret == -EIO) {
10036out_hang:
Matt Roper53a366b2014-12-23 10:41:53 -080010037 ret = intel_plane_restore(primary);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010010038 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010039 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020010040 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010041 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010010042 }
Chris Wilsonf900db42014-02-20 09:26:13 +000010043 }
Chris Wilson96b099f2010-06-07 14:03:04 +010010044 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010045}
10046
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010047static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010048 .mode_set_base_atomic = intel_pipe_set_base_atomic,
10049 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080010050 .atomic_begin = intel_begin_crtc_commit,
10051 .atomic_flush = intel_finish_crtc_commit,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010052};
10053
Daniel Vetter9a935852012-07-05 22:34:27 +020010054/**
10055 * intel_modeset_update_staged_output_state
10056 *
10057 * Updates the staged output configuration state, e.g. after we've read out the
10058 * current hw state.
10059 */
10060static void intel_modeset_update_staged_output_state(struct drm_device *dev)
10061{
Ville Syrjälä76688512014-01-10 11:28:06 +020010062 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010063 struct intel_encoder *encoder;
10064 struct intel_connector *connector;
10065
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010066 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010067 connector->new_encoder =
10068 to_intel_encoder(connector->base.encoder);
10069 }
10070
Damien Lespiaub2784e12014-08-05 11:29:37 +010010071 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010072 encoder->new_crtc =
10073 to_intel_crtc(encoder->base.crtc);
10074 }
Ville Syrjälä76688512014-01-10 11:28:06 +020010075
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010076 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010077 crtc->new_enabled = crtc->base.state->enable;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010078
10079 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010080 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010081 else
10082 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010083 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010084}
10085
10086/**
10087 * intel_modeset_commit_output_state
10088 *
10089 * This function copies the stage display pipe configuration to the real one.
10090 */
10091static void intel_modeset_commit_output_state(struct drm_device *dev)
10092{
Ville Syrjälä76688512014-01-10 11:28:06 +020010093 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010094 struct intel_encoder *encoder;
10095 struct intel_connector *connector;
10096
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010097 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010098 connector->base.encoder = &connector->new_encoder->base;
10099 }
10100
Damien Lespiaub2784e12014-08-05 11:29:37 +010010101 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010102 encoder->base.crtc = &encoder->new_crtc->base;
10103 }
Ville Syrjälä76688512014-01-10 11:28:06 +020010104
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010105 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010106 crtc->base.state->enable = crtc->new_enabled;
Ville Syrjälä76688512014-01-10 11:28:06 +020010107 crtc->base.enabled = crtc->new_enabled;
10108 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010109}
10110
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010111static void
Robin Schroereba905b2014-05-18 02:24:50 +020010112connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010113 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010114{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010115 int bpp = pipe_config->pipe_bpp;
10116
10117 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
10118 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030010119 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010120
10121 /* Don't use an invalid EDID bpc value */
10122 if (connector->base.display_info.bpc &&
10123 connector->base.display_info.bpc * 3 < bpp) {
10124 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
10125 bpp, connector->base.display_info.bpc*3);
10126 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
10127 }
10128
10129 /* Clamp bpp to 8 on screens without EDID 1.4 */
10130 if (connector->base.display_info.bpc == 0 && bpp > 24) {
10131 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10132 bpp);
10133 pipe_config->pipe_bpp = 24;
10134 }
10135}
10136
10137static int
10138compute_baseline_pipe_bpp(struct intel_crtc *crtc,
10139 struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010140 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010141{
10142 struct drm_device *dev = crtc->base.dev;
10143 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010144 int bpp;
10145
Daniel Vetterd42264b2013-03-28 16:38:08 +010010146 switch (fb->pixel_format) {
10147 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010148 bpp = 8*3; /* since we go through a colormap */
10149 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010150 case DRM_FORMAT_XRGB1555:
10151 case DRM_FORMAT_ARGB1555:
10152 /* checked in intel_framebuffer_init already */
10153 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
10154 return -EINVAL;
10155 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010156 bpp = 6*3; /* min is 18bpp */
10157 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010158 case DRM_FORMAT_XBGR8888:
10159 case DRM_FORMAT_ABGR8888:
10160 /* checked in intel_framebuffer_init already */
10161 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
10162 return -EINVAL;
10163 case DRM_FORMAT_XRGB8888:
10164 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010165 bpp = 8*3;
10166 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010167 case DRM_FORMAT_XRGB2101010:
10168 case DRM_FORMAT_ARGB2101010:
10169 case DRM_FORMAT_XBGR2101010:
10170 case DRM_FORMAT_ABGR2101010:
10171 /* checked in intel_framebuffer_init already */
10172 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +010010173 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010174 bpp = 10*3;
10175 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +010010176 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010177 default:
10178 DRM_DEBUG_KMS("unsupported depth\n");
10179 return -EINVAL;
10180 }
10181
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010182 pipe_config->pipe_bpp = bpp;
10183
10184 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010185 for_each_intel_connector(dev, connector) {
Daniel Vetter1b829e02013-06-02 13:26:24 +020010186 if (!connector->new_encoder ||
10187 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010188 continue;
10189
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010190 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010191 }
10192
10193 return bpp;
10194}
10195
Daniel Vetter644db712013-09-19 14:53:58 +020010196static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10197{
10198 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10199 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010200 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010201 mode->crtc_hdisplay, mode->crtc_hsync_start,
10202 mode->crtc_hsync_end, mode->crtc_htotal,
10203 mode->crtc_vdisplay, mode->crtc_vsync_start,
10204 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10205}
10206
Daniel Vetterc0b03412013-05-28 12:05:54 +020010207static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010208 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010209 const char *context)
10210{
10211 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10212 context, pipe_name(crtc->pipe));
10213
10214 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10215 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10216 pipe_config->pipe_bpp, pipe_config->dither);
10217 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10218 pipe_config->has_pch_encoder,
10219 pipe_config->fdi_lanes,
10220 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10221 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10222 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010223 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10224 pipe_config->has_dp_encoder,
10225 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10226 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10227 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010228
10229 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10230 pipe_config->has_dp_encoder,
10231 pipe_config->dp_m2_n2.gmch_m,
10232 pipe_config->dp_m2_n2.gmch_n,
10233 pipe_config->dp_m2_n2.link_m,
10234 pipe_config->dp_m2_n2.link_n,
10235 pipe_config->dp_m2_n2.tu);
10236
Daniel Vetter55072d12014-11-20 16:10:28 +010010237 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
10238 pipe_config->has_audio,
10239 pipe_config->has_infoframe);
10240
Daniel Vetterc0b03412013-05-28 12:05:54 +020010241 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010242 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010243 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010244 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10245 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030010246 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010247 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10248 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010249 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10250 pipe_config->gmch_pfit.control,
10251 pipe_config->gmch_pfit.pgm_ratios,
10252 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010253 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010254 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010255 pipe_config->pch_pfit.size,
10256 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010257 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010258 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010259}
10260
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010261static bool encoders_cloneable(const struct intel_encoder *a,
10262 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010263{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010264 /* masks could be asymmetric, so check both ways */
10265 return a == b || (a->cloneable & (1 << b->type) &&
10266 b->cloneable & (1 << a->type));
10267}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010268
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010269static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10270 struct intel_encoder *encoder)
10271{
10272 struct drm_device *dev = crtc->base.dev;
10273 struct intel_encoder *source_encoder;
10274
Damien Lespiaub2784e12014-08-05 11:29:37 +010010275 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010276 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010277 continue;
10278
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010279 if (!encoders_cloneable(encoder, source_encoder))
10280 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010281 }
10282
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010283 return true;
10284}
10285
10286static bool check_encoder_cloning(struct intel_crtc *crtc)
10287{
10288 struct drm_device *dev = crtc->base.dev;
10289 struct intel_encoder *encoder;
10290
Damien Lespiaub2784e12014-08-05 11:29:37 +010010291 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010292 if (encoder->new_crtc != crtc)
10293 continue;
10294
10295 if (!check_single_encoder_cloning(crtc, encoder))
10296 return false;
10297 }
10298
10299 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010300}
10301
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010302static bool check_digital_port_conflicts(struct drm_device *dev)
10303{
10304 struct intel_connector *connector;
10305 unsigned int used_ports = 0;
10306
10307 /*
10308 * Walk the connector list instead of the encoder
10309 * list to detect the problem on ddi platforms
10310 * where there's just one encoder per digital port.
10311 */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010312 for_each_intel_connector(dev, connector) {
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010313 struct intel_encoder *encoder = connector->new_encoder;
10314
10315 if (!encoder)
10316 continue;
10317
10318 WARN_ON(!encoder->new_crtc);
10319
10320 switch (encoder->type) {
10321 unsigned int port_mask;
10322 case INTEL_OUTPUT_UNKNOWN:
10323 if (WARN_ON(!HAS_DDI(dev)))
10324 break;
10325 case INTEL_OUTPUT_DISPLAYPORT:
10326 case INTEL_OUTPUT_HDMI:
10327 case INTEL_OUTPUT_EDP:
10328 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
10329
10330 /* the same port mustn't appear more than once */
10331 if (used_ports & port_mask)
10332 return false;
10333
10334 used_ports |= port_mask;
10335 default:
10336 break;
10337 }
10338 }
10339
10340 return true;
10341}
10342
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010343static struct intel_crtc_state *
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010344intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010345 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010346 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010347{
10348 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010349 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010350 struct intel_crtc_state *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010351 int plane_bpp, ret = -EINVAL;
10352 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010353
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010354 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010355 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10356 return ERR_PTR(-EINVAL);
10357 }
10358
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010359 if (!check_digital_port_conflicts(dev)) {
10360 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
10361 return ERR_PTR(-EINVAL);
10362 }
10363
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010364 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10365 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010366 return ERR_PTR(-ENOMEM);
10367
Matt Roper07878242015-02-25 11:43:26 -080010368 pipe_config->base.crtc = crtc;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010369 drm_mode_copy(&pipe_config->base.adjusted_mode, mode);
10370 drm_mode_copy(&pipe_config->base.mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010371
Daniel Vettere143a212013-07-04 12:01:15 +020010372 pipe_config->cpu_transcoder =
10373 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010374 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010375
Imre Deak2960bc92013-07-30 13:36:32 +030010376 /*
10377 * Sanitize sync polarity flags based on requested ones. If neither
10378 * positive or negative polarity is requested, treat this as meaning
10379 * negative polarity.
10380 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010381 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010382 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010383 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010384
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010385 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010386 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010387 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010388
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010389 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10390 * plane pixel format and any sink constraints into account. Returns the
10391 * source plane bpp so that dithering can be selected on mismatches
10392 * after encoders and crtc also have had their say. */
10393 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10394 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010395 if (plane_bpp < 0)
10396 goto fail;
10397
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010398 /*
10399 * Determine the real pipe dimensions. Note that stereo modes can
10400 * increase the actual pipe size due to the frame doubling and
10401 * insertion of additional space for blanks between the frame. This
10402 * is stored in the crtc timings. We use the requested mode to do this
10403 * computation to clearly distinguish it from the adjusted mode, which
10404 * can be changed by the connectors in the below retry loop.
10405 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010406 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010407 &pipe_config->pipe_src_w,
10408 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010409
Daniel Vettere29c22c2013-02-21 00:00:16 +010010410encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010411 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010412 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010413 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010414
Daniel Vetter135c81b2013-07-21 21:37:09 +020010415 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010416 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10417 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010418
Daniel Vetter7758a112012-07-08 19:40:39 +020010419 /* Pass our mode to the connectors and the CRTC to give them a chance to
10420 * adjust it according to limitations or connector properties, and also
10421 * a chance to reject the mode entirely.
10422 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010423 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010424
10425 if (&encoder->new_crtc->base != crtc)
10426 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010427
Daniel Vetterefea6e82013-07-21 21:36:59 +020010428 if (!(encoder->compute_config(encoder, pipe_config))) {
10429 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010430 goto fail;
10431 }
10432 }
10433
Daniel Vetterff9a6752013-06-01 17:16:21 +020010434 /* Set default port clock if not overwritten by the encoder. Needs to be
10435 * done afterwards in case the encoder adjusts the mode. */
10436 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010437 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010010438 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010439
Daniel Vettera43f6e02013-06-07 23:10:32 +020010440 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010441 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010442 DRM_DEBUG_KMS("CRTC fixup failed\n");
10443 goto fail;
10444 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010445
10446 if (ret == RETRY) {
10447 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10448 ret = -EINVAL;
10449 goto fail;
10450 }
10451
10452 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10453 retry = false;
10454 goto encoder_retry;
10455 }
10456
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010457 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10458 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10459 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10460
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010461 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010462fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010463 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010464 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010465}
10466
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010467/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10468 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10469static void
10470intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10471 unsigned *prepare_pipes, unsigned *disable_pipes)
10472{
10473 struct intel_crtc *intel_crtc;
10474 struct drm_device *dev = crtc->dev;
10475 struct intel_encoder *encoder;
10476 struct intel_connector *connector;
10477 struct drm_crtc *tmp_crtc;
10478
10479 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10480
10481 /* Check which crtcs have changed outputs connected to them, these need
10482 * to be part of the prepare_pipes mask. We don't (yet) support global
10483 * modeset across multiple crtcs, so modeset_pipes will only have one
10484 * bit set at most. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010485 for_each_intel_connector(dev, connector) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010486 if (connector->base.encoder == &connector->new_encoder->base)
10487 continue;
10488
10489 if (connector->base.encoder) {
10490 tmp_crtc = connector->base.encoder->crtc;
10491
10492 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10493 }
10494
10495 if (connector->new_encoder)
10496 *prepare_pipes |=
10497 1 << connector->new_encoder->new_crtc->pipe;
10498 }
10499
Damien Lespiaub2784e12014-08-05 11:29:37 +010010500 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010501 if (encoder->base.crtc == &encoder->new_crtc->base)
10502 continue;
10503
10504 if (encoder->base.crtc) {
10505 tmp_crtc = encoder->base.crtc;
10506
10507 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10508 }
10509
10510 if (encoder->new_crtc)
10511 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10512 }
10513
Ville Syrjälä76688512014-01-10 11:28:06 +020010514 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010515 for_each_intel_crtc(dev, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010516 if (intel_crtc->base.state->enable == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010517 continue;
10518
Ville Syrjälä76688512014-01-10 11:28:06 +020010519 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010520 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010521 else
10522 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010523 }
10524
10525
10526 /* set_mode is also used to update properties on life display pipes. */
10527 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010528 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010529 *prepare_pipes |= 1 << intel_crtc->pipe;
10530
Daniel Vetterb6c51642013-04-12 18:48:43 +020010531 /*
10532 * For simplicity do a full modeset on any pipe where the output routing
10533 * changed. We could be more clever, but that would require us to be
10534 * more careful with calling the relevant encoder->mode_set functions.
10535 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010536 if (*prepare_pipes)
10537 *modeset_pipes = *prepare_pipes;
10538
10539 /* ... and mask these out. */
10540 *modeset_pipes &= ~(*disable_pipes);
10541 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010542
10543 /*
10544 * HACK: We don't (yet) fully support global modesets. intel_set_config
10545 * obies this rule, but the modeset restore mode of
10546 * intel_modeset_setup_hw_state does not.
10547 */
10548 *modeset_pipes &= 1 << intel_crtc->pipe;
10549 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010550
10551 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10552 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010553}
10554
Daniel Vetterea9d7582012-07-10 10:42:52 +020010555static bool intel_crtc_in_use(struct drm_crtc *crtc)
10556{
10557 struct drm_encoder *encoder;
10558 struct drm_device *dev = crtc->dev;
10559
10560 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10561 if (encoder->crtc == crtc)
10562 return true;
10563
10564 return false;
10565}
10566
10567static void
10568intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10569{
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010570 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020010571 struct intel_encoder *intel_encoder;
10572 struct intel_crtc *intel_crtc;
10573 struct drm_connector *connector;
10574
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010575 intel_shared_dpll_commit(dev_priv);
10576
Damien Lespiaub2784e12014-08-05 11:29:37 +010010577 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010578 if (!intel_encoder->base.crtc)
10579 continue;
10580
10581 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10582
10583 if (prepare_pipes & (1 << intel_crtc->pipe))
10584 intel_encoder->connectors_active = false;
10585 }
10586
10587 intel_modeset_commit_output_state(dev);
10588
Ville Syrjälä76688512014-01-10 11:28:06 +020010589 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010590 for_each_intel_crtc(dev, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010591 WARN_ON(intel_crtc->base.state->enable != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010592 WARN_ON(intel_crtc->new_config &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010593 intel_crtc->new_config != intel_crtc->config);
Matt Roper83d65732015-02-25 13:12:16 -080010594 WARN_ON(intel_crtc->base.state->enable != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010595 }
10596
10597 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10598 if (!connector->encoder || !connector->encoder->crtc)
10599 continue;
10600
10601 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10602
10603 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010604 struct drm_property *dpms_property =
10605 dev->mode_config.dpms_property;
10606
Daniel Vetterea9d7582012-07-10 10:42:52 +020010607 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010608 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010609 dpms_property,
10610 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010611
10612 intel_encoder = to_intel_encoder(connector->encoder);
10613 intel_encoder->connectors_active = true;
10614 }
10615 }
10616
10617}
10618
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010619static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010620{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010621 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010622
10623 if (clock1 == clock2)
10624 return true;
10625
10626 if (!clock1 || !clock2)
10627 return false;
10628
10629 diff = abs(clock1 - clock2);
10630
10631 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10632 return true;
10633
10634 return false;
10635}
10636
Daniel Vetter25c5b262012-07-08 22:08:04 +020010637#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10638 list_for_each_entry((intel_crtc), \
10639 &(dev)->mode_config.crtc_list, \
10640 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010641 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010642
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010643static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010644intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010645 struct intel_crtc_state *current_config,
10646 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010647{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010648#define PIPE_CONF_CHECK_X(name) \
10649 if (current_config->name != pipe_config->name) { \
10650 DRM_ERROR("mismatch in " #name " " \
10651 "(expected 0x%08x, found 0x%08x)\n", \
10652 current_config->name, \
10653 pipe_config->name); \
10654 return false; \
10655 }
10656
Daniel Vetter08a24032013-04-19 11:25:34 +020010657#define PIPE_CONF_CHECK_I(name) \
10658 if (current_config->name != pipe_config->name) { \
10659 DRM_ERROR("mismatch in " #name " " \
10660 "(expected %i, found %i)\n", \
10661 current_config->name, \
10662 pipe_config->name); \
10663 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010664 }
10665
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010666/* This is required for BDW+ where there is only one set of registers for
10667 * switching between high and low RR.
10668 * This macro can be used whenever a comparison has to be made between one
10669 * hw state and multiple sw state variables.
10670 */
10671#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10672 if ((current_config->name != pipe_config->name) && \
10673 (current_config->alt_name != pipe_config->name)) { \
10674 DRM_ERROR("mismatch in " #name " " \
10675 "(expected %i or %i, found %i)\n", \
10676 current_config->name, \
10677 current_config->alt_name, \
10678 pipe_config->name); \
10679 return false; \
10680 }
10681
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010682#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10683 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010684 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010685 "(expected %i, found %i)\n", \
10686 current_config->name & (mask), \
10687 pipe_config->name & (mask)); \
10688 return false; \
10689 }
10690
Ville Syrjälä5e550652013-09-06 23:29:07 +030010691#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10692 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10693 DRM_ERROR("mismatch in " #name " " \
10694 "(expected %i, found %i)\n", \
10695 current_config->name, \
10696 pipe_config->name); \
10697 return false; \
10698 }
10699
Daniel Vetterbb760062013-06-06 14:55:52 +020010700#define PIPE_CONF_QUIRK(quirk) \
10701 ((current_config->quirks | pipe_config->quirks) & (quirk))
10702
Daniel Vettereccb1402013-05-22 00:50:22 +020010703 PIPE_CONF_CHECK_I(cpu_transcoder);
10704
Daniel Vetter08a24032013-04-19 11:25:34 +020010705 PIPE_CONF_CHECK_I(has_pch_encoder);
10706 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010707 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10708 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10709 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10710 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10711 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010712
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010713 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010714
10715 if (INTEL_INFO(dev)->gen < 8) {
10716 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10717 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10718 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10719 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10720 PIPE_CONF_CHECK_I(dp_m_n.tu);
10721
10722 if (current_config->has_drrs) {
10723 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10724 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10725 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10726 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10727 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10728 }
10729 } else {
10730 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10731 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10732 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10733 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10734 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10735 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010736
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010737 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
10738 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
10739 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
10740 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
10741 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
10742 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010743
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010744 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
10745 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
10746 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
10747 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
10748 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
10749 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010750
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010751 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010752 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010753 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10754 IS_VALLEYVIEW(dev))
10755 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080010756 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010757
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010758 PIPE_CONF_CHECK_I(has_audio);
10759
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010760 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010761 DRM_MODE_FLAG_INTERLACE);
10762
Daniel Vetterbb760062013-06-06 14:55:52 +020010763 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010764 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010765 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010766 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010767 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010768 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010769 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010770 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010771 DRM_MODE_FLAG_NVSYNC);
10772 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010773
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010774 PIPE_CONF_CHECK_I(pipe_src_w);
10775 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010776
Daniel Vetter99535992014-04-13 12:00:33 +020010777 /*
10778 * FIXME: BIOS likes to set up a cloned config with lvds+external
10779 * screen. Since we don't yet re-compute the pipe config when moving
10780 * just the lvds port away to another pipe the sw tracking won't match.
10781 *
10782 * Proper atomic modesets with recomputed global state will fix this.
10783 * Until then just don't check gmch state for inherited modes.
10784 */
10785 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10786 PIPE_CONF_CHECK_I(gmch_pfit.control);
10787 /* pfit ratios are autocomputed by the hw on gen4+ */
10788 if (INTEL_INFO(dev)->gen < 4)
10789 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10790 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10791 }
10792
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010793 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10794 if (current_config->pch_pfit.enabled) {
10795 PIPE_CONF_CHECK_I(pch_pfit.pos);
10796 PIPE_CONF_CHECK_I(pch_pfit.size);
10797 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010798
Jesse Barnese59150d2014-01-07 13:30:45 -080010799 /* BDW+ don't expose a synchronous way to read the state */
10800 if (IS_HASWELL(dev))
10801 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010802
Ville Syrjälä282740f2013-09-04 18:30:03 +030010803 PIPE_CONF_CHECK_I(double_wide);
10804
Daniel Vetter26804af2014-06-25 22:01:55 +030010805 PIPE_CONF_CHECK_X(ddi_pll_sel);
10806
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010807 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010808 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010809 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010810 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10811 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010812 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000010813 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
10814 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
10815 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010816
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010817 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10818 PIPE_CONF_CHECK_I(pipe_bpp);
10819
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010820 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010821 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010822
Daniel Vetter66e985c2013-06-05 13:34:20 +020010823#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010824#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010825#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010826#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010827#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010828#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010829
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010830 return true;
10831}
10832
Damien Lespiau08db6652014-11-04 17:06:52 +000010833static void check_wm_state(struct drm_device *dev)
10834{
10835 struct drm_i915_private *dev_priv = dev->dev_private;
10836 struct skl_ddb_allocation hw_ddb, *sw_ddb;
10837 struct intel_crtc *intel_crtc;
10838 int plane;
10839
10840 if (INTEL_INFO(dev)->gen < 9)
10841 return;
10842
10843 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
10844 sw_ddb = &dev_priv->wm.skl_hw.ddb;
10845
10846 for_each_intel_crtc(dev, intel_crtc) {
10847 struct skl_ddb_entry *hw_entry, *sw_entry;
10848 const enum pipe pipe = intel_crtc->pipe;
10849
10850 if (!intel_crtc->active)
10851 continue;
10852
10853 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000010854 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000010855 hw_entry = &hw_ddb.plane[pipe][plane];
10856 sw_entry = &sw_ddb->plane[pipe][plane];
10857
10858 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10859 continue;
10860
10861 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
10862 "(expected (%u,%u), found (%u,%u))\n",
10863 pipe_name(pipe), plane + 1,
10864 sw_entry->start, sw_entry->end,
10865 hw_entry->start, hw_entry->end);
10866 }
10867
10868 /* cursor */
10869 hw_entry = &hw_ddb.cursor[pipe];
10870 sw_entry = &sw_ddb->cursor[pipe];
10871
10872 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10873 continue;
10874
10875 DRM_ERROR("mismatch in DDB state pipe %c cursor "
10876 "(expected (%u,%u), found (%u,%u))\n",
10877 pipe_name(pipe),
10878 sw_entry->start, sw_entry->end,
10879 hw_entry->start, hw_entry->end);
10880 }
10881}
10882
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010883static void
10884check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010885{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010886 struct intel_connector *connector;
10887
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010888 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010889 /* This also checks the encoder/connector hw state with the
10890 * ->get_hw_state callbacks. */
10891 intel_connector_check_state(connector);
10892
Rob Clarke2c719b2014-12-15 13:56:32 -050010893 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010894 "connector's staged encoder doesn't match current encoder\n");
10895 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010896}
10897
10898static void
10899check_encoder_state(struct drm_device *dev)
10900{
10901 struct intel_encoder *encoder;
10902 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010903
Damien Lespiaub2784e12014-08-05 11:29:37 +010010904 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010905 bool enabled = false;
10906 bool active = false;
10907 enum pipe pipe, tracked_pipe;
10908
10909 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10910 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030010911 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010912
Rob Clarke2c719b2014-12-15 13:56:32 -050010913 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010914 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010915 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010916 "encoder's active_connectors set, but no crtc\n");
10917
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010918 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010919 if (connector->base.encoder != &encoder->base)
10920 continue;
10921 enabled = true;
10922 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10923 active = true;
10924 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010925 /*
10926 * for MST connectors if we unplug the connector is gone
10927 * away but the encoder is still connected to a crtc
10928 * until a modeset happens in response to the hotplug.
10929 */
10930 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10931 continue;
10932
Rob Clarke2c719b2014-12-15 13:56:32 -050010933 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010934 "encoder's enabled state mismatch "
10935 "(expected %i, found %i)\n",
10936 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050010937 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010938 "active encoder with no crtc\n");
10939
Rob Clarke2c719b2014-12-15 13:56:32 -050010940 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010941 "encoder's computed active state doesn't match tracked active state "
10942 "(expected %i, found %i)\n", active, encoder->connectors_active);
10943
10944 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050010945 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010946 "encoder's hw state doesn't match sw tracking "
10947 "(expected %i, found %i)\n",
10948 encoder->connectors_active, active);
10949
10950 if (!encoder->base.crtc)
10951 continue;
10952
10953 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050010954 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010955 "active encoder's pipe doesn't match"
10956 "(expected %i, found %i)\n",
10957 tracked_pipe, pipe);
10958
10959 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010960}
10961
10962static void
10963check_crtc_state(struct drm_device *dev)
10964{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010965 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010966 struct intel_crtc *crtc;
10967 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010968 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010969
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010970 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010971 bool enabled = false;
10972 bool active = false;
10973
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010974 memset(&pipe_config, 0, sizeof(pipe_config));
10975
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010976 DRM_DEBUG_KMS("[CRTC:%d]\n",
10977 crtc->base.base.id);
10978
Matt Roper83d65732015-02-25 13:12:16 -080010979 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010980 "active crtc, but not enabled in sw tracking\n");
10981
Damien Lespiaub2784e12014-08-05 11:29:37 +010010982 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010983 if (encoder->base.crtc != &crtc->base)
10984 continue;
10985 enabled = true;
10986 if (encoder->connectors_active)
10987 active = true;
10988 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010989
Rob Clarke2c719b2014-12-15 13:56:32 -050010990 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010991 "crtc's computed active state doesn't match tracked active state "
10992 "(expected %i, found %i)\n", active, crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080010993 I915_STATE_WARN(enabled != crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010994 "crtc's computed enabled state doesn't match tracked enabled state "
Matt Roper83d65732015-02-25 13:12:16 -080010995 "(expected %i, found %i)\n", enabled,
10996 crtc->base.state->enable);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010997
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010998 active = dev_priv->display.get_pipe_config(crtc,
10999 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020011000
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030011001 /* hw state is inconsistent with the pipe quirk */
11002 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
11003 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020011004 active = crtc->active;
11005
Damien Lespiaub2784e12014-08-05 11:29:37 +010011006 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030011007 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020011008 if (encoder->base.crtc != &crtc->base)
11009 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011010 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020011011 encoder->get_config(encoder, &pipe_config);
11012 }
11013
Rob Clarke2c719b2014-12-15 13:56:32 -050011014 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011015 "crtc active state doesn't match with hw state "
11016 "(expected %i, found %i)\n", crtc->active, active);
11017
Daniel Vetterc0b03412013-05-28 12:05:54 +020011018 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011019 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050011020 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020011021 intel_dump_pipe_config(crtc, &pipe_config,
11022 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011023 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011024 "[sw state]");
11025 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011026 }
11027}
11028
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011029static void
11030check_shared_dpll_state(struct drm_device *dev)
11031{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011032 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011033 struct intel_crtc *crtc;
11034 struct intel_dpll_hw_state dpll_hw_state;
11035 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020011036
11037 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11038 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11039 int enabled_crtcs = 0, active_crtcs = 0;
11040 bool active;
11041
11042 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
11043
11044 DRM_DEBUG_KMS("%s\n", pll->name);
11045
11046 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
11047
Rob Clarke2c719b2014-12-15 13:56:32 -050011048 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020011049 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011050 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050011051 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020011052 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050011053 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020011054 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050011055 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020011056 "pll on state mismatch (expected %i, found %i)\n",
11057 pll->on, active);
11058
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011059 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011060 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020011061 enabled_crtcs++;
11062 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11063 active_crtcs++;
11064 }
Rob Clarke2c719b2014-12-15 13:56:32 -050011065 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020011066 "pll active crtcs mismatch (expected %i, found %i)\n",
11067 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050011068 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020011069 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011070 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011071
Rob Clarke2c719b2014-12-15 13:56:32 -050011072 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020011073 sizeof(dpll_hw_state)),
11074 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020011075 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011076}
11077
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011078void
11079intel_modeset_check_state(struct drm_device *dev)
11080{
Damien Lespiau08db6652014-11-04 17:06:52 +000011081 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011082 check_connector_state(dev);
11083 check_encoder_state(dev);
11084 check_crtc_state(dev);
11085 check_shared_dpll_state(dev);
11086}
11087
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011088void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030011089 int dotclock)
11090{
11091 /*
11092 * FDI already provided one idea for the dotclock.
11093 * Yell if the encoder disagrees.
11094 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011095 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030011096 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011097 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030011098}
11099
Ville Syrjälä80715b22014-05-15 20:23:23 +030011100static void update_scanline_offset(struct intel_crtc *crtc)
11101{
11102 struct drm_device *dev = crtc->base.dev;
11103
11104 /*
11105 * The scanline counter increments at the leading edge of hsync.
11106 *
11107 * On most platforms it starts counting from vtotal-1 on the
11108 * first active line. That means the scanline counter value is
11109 * always one less than what we would expect. Ie. just after
11110 * start of vblank, which also occurs at start of hsync (on the
11111 * last active line), the scanline counter will read vblank_start-1.
11112 *
11113 * On gen2 the scanline counter starts counting from 1 instead
11114 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11115 * to keep the value positive), instead of adding one.
11116 *
11117 * On HSW+ the behaviour of the scanline counter depends on the output
11118 * type. For DP ports it behaves like most other platforms, but on HDMI
11119 * there's an extra 1 line difference. So we need to add two instead of
11120 * one to the value.
11121 */
11122 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011123 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030011124 int vtotal;
11125
11126 vtotal = mode->crtc_vtotal;
11127 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
11128 vtotal /= 2;
11129
11130 crtc->scanline_offset = vtotal - 1;
11131 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030011132 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030011133 crtc->scanline_offset = 2;
11134 } else
11135 crtc->scanline_offset = 1;
11136}
11137
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011138static struct intel_crtc_state *
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011139intel_modeset_compute_config(struct drm_crtc *crtc,
11140 struct drm_display_mode *mode,
11141 struct drm_framebuffer *fb,
11142 unsigned *modeset_pipes,
11143 unsigned *prepare_pipes,
11144 unsigned *disable_pipes)
11145{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011146 struct intel_crtc_state *pipe_config = NULL;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011147
11148 intel_modeset_affected_pipes(crtc, modeset_pipes,
11149 prepare_pipes, disable_pipes);
11150
11151 if ((*modeset_pipes) == 0)
11152 goto out;
11153
11154 /*
11155 * Note this needs changes when we start tracking multiple modes
11156 * and crtcs. At that point we'll need to compute the whole config
11157 * (i.e. one pipe_config for each crtc) rather than just the one
11158 * for this crtc.
11159 */
11160 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
11161 if (IS_ERR(pipe_config)) {
11162 goto out;
11163 }
11164 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
11165 "[modeset]");
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011166
11167out:
11168 return pipe_config;
11169}
11170
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011171static int __intel_set_mode_setup_plls(struct drm_device *dev,
11172 unsigned modeset_pipes,
11173 unsigned disable_pipes)
11174{
11175 struct drm_i915_private *dev_priv = to_i915(dev);
11176 unsigned clear_pipes = modeset_pipes | disable_pipes;
11177 struct intel_crtc *intel_crtc;
11178 int ret = 0;
11179
11180 if (!dev_priv->display.crtc_compute_clock)
11181 return 0;
11182
11183 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
11184 if (ret)
11185 goto done;
11186
11187 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
11188 struct intel_crtc_state *state = intel_crtc->new_config;
11189 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11190 state);
11191 if (ret) {
11192 intel_shared_dpll_abort_config(dev_priv);
11193 goto done;
11194 }
11195 }
11196
11197done:
11198 return ret;
11199}
11200
Daniel Vetterf30da182013-04-11 20:22:50 +020011201static int __intel_set_mode(struct drm_crtc *crtc,
11202 struct drm_display_mode *mode,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011203 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011204 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011205 unsigned modeset_pipes,
11206 unsigned prepare_pipes,
11207 unsigned disable_pipes)
Daniel Vettera6778b32012-07-02 09:56:42 +020011208{
11209 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030011210 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011211 struct drm_display_mode *saved_mode;
Daniel Vetter25c5b262012-07-08 22:08:04 +020011212 struct intel_crtc *intel_crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011213 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020011214
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011215 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011216 if (!saved_mode)
11217 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020011218
Tim Gardner3ac18232012-12-07 07:54:26 -070011219 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011220
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011221 if (modeset_pipes)
11222 to_intel_crtc(crtc)->new_config = pipe_config;
11223
Jesse Barnes30a970c2013-11-04 13:48:12 -080011224 /*
11225 * See if the config requires any additional preparation, e.g.
11226 * to adjust global state with pipes off. We need to do this
11227 * here so we can get the modeset_pipe updated config for the new
11228 * mode set on this crtc. For other crtcs we need to use the
11229 * adjusted_mode bits in the crtc directly.
11230 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020011231 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020011232 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080011233
Ville Syrjäläc164f832013-11-05 22:34:12 +020011234 /* may have added more to prepare_pipes than we should */
11235 prepare_pipes &= ~disable_pipes;
11236 }
11237
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011238 ret = __intel_set_mode_setup_plls(dev, modeset_pipes, disable_pipes);
11239 if (ret)
11240 goto done;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +020011241
Daniel Vetter460da9162013-03-27 00:44:51 +010011242 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
11243 intel_crtc_disable(&intel_crtc->base);
11244
Daniel Vetterea9d7582012-07-10 10:42:52 +020011245 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011246 if (intel_crtc->base.state->enable)
Daniel Vetterea9d7582012-07-10 10:42:52 +020011247 dev_priv->display.crtc_disable(&intel_crtc->base);
11248 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011249
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011250 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
11251 * to set it here already despite that we pass it down the callchain.
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011252 *
11253 * Note we'll need to fix this up when we start tracking multiple
11254 * pipes; here we assume a single modeset_pipe and only track the
11255 * single crtc and mode.
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011256 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011257 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020011258 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011259 /* mode_set/enable/disable functions rely on a correct pipe
11260 * config. */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020011261 intel_crtc_set_state(to_intel_crtc(crtc), pipe_config);
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020011262
11263 /*
11264 * Calculate and store various constants which
11265 * are later needed by vblank and swap-completion
11266 * timestamping. They are derived from true hwmode.
11267 */
11268 drm_calc_timestamping_constants(crtc,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011269 &pipe_config->base.adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011270 }
Daniel Vetter7758a112012-07-08 19:40:39 +020011271
Daniel Vetterea9d7582012-07-10 10:42:52 +020011272 /* Only after disabling all output pipelines that will be changed can we
11273 * update the the output configuration. */
11274 intel_modeset_update_state(dev, prepare_pipes);
11275
Ville Syrjälä50f6e502014-11-06 14:49:12 +020011276 modeset_update_crtc_power_domains(dev);
Daniel Vetter47fab732012-10-26 10:58:18 +020011277
Daniel Vettera6778b32012-07-02 09:56:42 +020011278 /* Set up the DPLL and any encoders state that needs to adjust or depend
11279 * on the DPLL.
11280 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020011281 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Gustavo Padovan455a6802014-12-01 15:40:11 -080011282 struct drm_plane *primary = intel_crtc->base.primary;
11283 int vdisplay, hdisplay;
Daniel Vetter4c107942014-04-24 23:55:05 +020011284
Gustavo Padovan455a6802014-12-01 15:40:11 -080011285 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11286 ret = primary->funcs->update_plane(primary, &intel_crtc->base,
11287 fb, 0, 0,
11288 hdisplay, vdisplay,
11289 x << 16, y << 16,
11290 hdisplay << 16, vdisplay << 16);
Daniel Vettera6778b32012-07-02 09:56:42 +020011291 }
11292
11293 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030011294 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11295 update_scanline_offset(intel_crtc);
11296
Daniel Vetter25c5b262012-07-08 22:08:04 +020011297 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011298 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011299
Daniel Vettera6778b32012-07-02 09:56:42 +020011300 /* FIXME: add subpixel order */
11301done:
Matt Roper83d65732015-02-25 13:12:16 -080011302 if (ret && crtc->state->enable)
Tim Gardner3ac18232012-12-07 07:54:26 -070011303 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011304
Tim Gardner3ac18232012-12-07 07:54:26 -070011305 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020011306 return ret;
11307}
11308
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011309static int intel_set_mode_pipes(struct drm_crtc *crtc,
11310 struct drm_display_mode *mode,
11311 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011312 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011313 unsigned modeset_pipes,
11314 unsigned prepare_pipes,
11315 unsigned disable_pipes)
11316{
11317 int ret;
11318
11319 ret = __intel_set_mode(crtc, mode, x, y, fb, pipe_config, modeset_pipes,
11320 prepare_pipes, disable_pipes);
11321
11322 if (ret == 0)
11323 intel_modeset_check_state(crtc->dev);
11324
11325 return ret;
11326}
11327
Damien Lespiaue7457a92013-08-08 22:28:59 +010011328static int intel_set_mode(struct drm_crtc *crtc,
11329 struct drm_display_mode *mode,
11330 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020011331{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011332 struct intel_crtc_state *pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011333 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetterf30da182013-04-11 20:22:50 +020011334
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011335 pipe_config = intel_modeset_compute_config(crtc, mode, fb,
11336 &modeset_pipes,
11337 &prepare_pipes,
11338 &disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011339
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011340 if (IS_ERR(pipe_config))
11341 return PTR_ERR(pipe_config);
Daniel Vetterf30da182013-04-11 20:22:50 +020011342
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011343 return intel_set_mode_pipes(crtc, mode, x, y, fb, pipe_config,
11344 modeset_pipes, prepare_pipes,
11345 disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011346}
11347
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011348void intel_crtc_restore_mode(struct drm_crtc *crtc)
11349{
Matt Roperf4510a22014-04-01 15:22:40 -070011350 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011351}
11352
Daniel Vetter25c5b262012-07-08 22:08:04 +020011353#undef for_each_intel_crtc_masked
11354
Daniel Vetterd9e55602012-07-04 22:16:09 +020011355static void intel_set_config_free(struct intel_set_config *config)
11356{
11357 if (!config)
11358 return;
11359
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011360 kfree(config->save_connector_encoders);
11361 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011362 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011363 kfree(config);
11364}
11365
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011366static int intel_set_config_save_state(struct drm_device *dev,
11367 struct intel_set_config *config)
11368{
Ville Syrjälä76688512014-01-10 11:28:06 +020011369 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011370 struct drm_encoder *encoder;
11371 struct drm_connector *connector;
11372 int count;
11373
Ville Syrjälä76688512014-01-10 11:28:06 +020011374 config->save_crtc_enabled =
11375 kcalloc(dev->mode_config.num_crtc,
11376 sizeof(bool), GFP_KERNEL);
11377 if (!config->save_crtc_enabled)
11378 return -ENOMEM;
11379
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011380 config->save_encoder_crtcs =
11381 kcalloc(dev->mode_config.num_encoder,
11382 sizeof(struct drm_crtc *), GFP_KERNEL);
11383 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011384 return -ENOMEM;
11385
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011386 config->save_connector_encoders =
11387 kcalloc(dev->mode_config.num_connector,
11388 sizeof(struct drm_encoder *), GFP_KERNEL);
11389 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011390 return -ENOMEM;
11391
11392 /* Copy data. Note that driver private data is not affected.
11393 * Should anything bad happen only the expected state is
11394 * restored, not the drivers personal bookkeeping.
11395 */
11396 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011397 for_each_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011398 config->save_crtc_enabled[count++] = crtc->state->enable;
Ville Syrjälä76688512014-01-10 11:28:06 +020011399 }
11400
11401 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011402 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011403 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011404 }
11405
11406 count = 0;
11407 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011408 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011409 }
11410
11411 return 0;
11412}
11413
11414static void intel_set_config_restore_state(struct drm_device *dev,
11415 struct intel_set_config *config)
11416{
Ville Syrjälä76688512014-01-10 11:28:06 +020011417 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011418 struct intel_encoder *encoder;
11419 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011420 int count;
11421
11422 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011423 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011424 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011425
11426 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011427 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011428 else
11429 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011430 }
11431
11432 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011433 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011434 encoder->new_crtc =
11435 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011436 }
11437
11438 count = 0;
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011439 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011440 connector->new_encoder =
11441 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011442 }
11443}
11444
Imre Deake3de42b2013-05-03 19:44:07 +020011445static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011446is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011447{
11448 int i;
11449
Chris Wilson2e57f472013-07-17 12:14:40 +010011450 if (set->num_connectors == 0)
11451 return false;
11452
11453 if (WARN_ON(set->connectors == NULL))
11454 return false;
11455
11456 for (i = 0; i < set->num_connectors; i++)
11457 if (set->connectors[i]->encoder &&
11458 set->connectors[i]->encoder->crtc == set->crtc &&
11459 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011460 return true;
11461
11462 return false;
11463}
11464
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011465static void
11466intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11467 struct intel_set_config *config)
11468{
11469
11470 /* We should be able to check here if the fb has the same properties
11471 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011472 if (is_crtc_connector_off(set)) {
11473 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011474 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011475 /*
11476 * If we have no fb, we can only flip as long as the crtc is
11477 * active, otherwise we need a full mode set. The crtc may
11478 * be active if we've only disabled the primary plane, or
11479 * in fastboot situations.
11480 */
Matt Roperf4510a22014-04-01 15:22:40 -070011481 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011482 struct intel_crtc *intel_crtc =
11483 to_intel_crtc(set->crtc);
11484
Matt Roper3b150f02014-05-29 08:06:53 -070011485 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011486 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11487 config->fb_changed = true;
11488 } else {
11489 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11490 config->mode_changed = true;
11491 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011492 } else if (set->fb == NULL) {
11493 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011494 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011495 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011496 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011497 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011498 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011499 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011500 }
11501
Daniel Vetter835c5872012-07-10 18:11:08 +020011502 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011503 config->fb_changed = true;
11504
11505 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11506 DRM_DEBUG_KMS("modes are different, full mode set\n");
11507 drm_mode_debug_printmodeline(&set->crtc->mode);
11508 drm_mode_debug_printmodeline(set->mode);
11509 config->mode_changed = true;
11510 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011511
11512 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11513 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011514}
11515
Daniel Vetter2e431052012-07-04 22:42:15 +020011516static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011517intel_modeset_stage_output_state(struct drm_device *dev,
11518 struct drm_mode_set *set,
11519 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011520{
Daniel Vetter9a935852012-07-05 22:34:27 +020011521 struct intel_connector *connector;
11522 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011523 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011524 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011525
Damien Lespiau9abdda72013-02-13 13:29:23 +000011526 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011527 * of connectors. For paranoia, double-check this. */
11528 WARN_ON(!set->fb && (set->num_connectors != 0));
11529 WARN_ON(set->fb && (set->num_connectors == 0));
11530
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011531 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011532 /* Otherwise traverse passed in connector list and get encoders
11533 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011534 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011535 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011536 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011537 break;
11538 }
11539 }
11540
Daniel Vetter9a935852012-07-05 22:34:27 +020011541 /* If we disable the crtc, disable all its connectors. Also, if
11542 * the connector is on the changing crtc but not on the new
11543 * connector list, disable it. */
11544 if ((!set->fb || ro == set->num_connectors) &&
11545 connector->base.encoder &&
11546 connector->base.encoder->crtc == set->crtc) {
11547 connector->new_encoder = NULL;
11548
11549 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11550 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011551 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011552 }
11553
11554
11555 if (&connector->new_encoder->base != connector->base.encoder) {
Ander Conselvan de Oliveira10634182015-03-03 15:21:57 +020011556 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] encoder changed, full mode switch\n",
11557 connector->base.base.id,
11558 connector->base.name);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011559 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011560 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011561 }
11562 /* connector->new_encoder is now updated for all connectors. */
11563
11564 /* Update crtc of enabled connectors. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011565 for_each_intel_connector(dev, connector) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011566 struct drm_crtc *new_crtc;
11567
Daniel Vetter9a935852012-07-05 22:34:27 +020011568 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011569 continue;
11570
Daniel Vetter9a935852012-07-05 22:34:27 +020011571 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011572
11573 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011574 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011575 new_crtc = set->crtc;
11576 }
11577
11578 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011579 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11580 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011581 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011582 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011583 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011584
11585 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11586 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011587 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011588 new_crtc->base.id);
11589 }
11590
11591 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011592 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011593 int num_connectors = 0;
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011594 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011595 if (connector->new_encoder == encoder) {
11596 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011597 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011598 }
11599 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011600
11601 if (num_connectors == 0)
11602 encoder->new_crtc = NULL;
11603 else if (num_connectors > 1)
11604 return -EINVAL;
11605
Daniel Vetter9a935852012-07-05 22:34:27 +020011606 /* Only now check for crtc changes so we don't miss encoders
11607 * that will be disabled. */
11608 if (&encoder->new_crtc->base != encoder->base.crtc) {
Ander Conselvan de Oliveira10634182015-03-03 15:21:57 +020011609 DRM_DEBUG_KMS("[ENCODER:%d:%s] crtc changed, full mode switch\n",
11610 encoder->base.base.id,
11611 encoder->base.name);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011612 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011613 }
11614 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011615 /* Now we've also updated encoder->new_crtc for all encoders. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011616 for_each_intel_connector(dev, connector) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011617 if (connector->new_encoder)
11618 if (connector->new_encoder != connector->encoder)
11619 connector->encoder = connector->new_encoder;
11620 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011621 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011622 crtc->new_enabled = false;
11623
Damien Lespiaub2784e12014-08-05 11:29:37 +010011624 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011625 if (encoder->new_crtc == crtc) {
11626 crtc->new_enabled = true;
11627 break;
11628 }
11629 }
11630
Matt Roper83d65732015-02-25 13:12:16 -080011631 if (crtc->new_enabled != crtc->base.state->enable) {
Ander Conselvan de Oliveira10634182015-03-03 15:21:57 +020011632 DRM_DEBUG_KMS("[CRTC:%d] %sabled, full mode switch\n",
11633 crtc->base.base.id,
Ville Syrjälä76688512014-01-10 11:28:06 +020011634 crtc->new_enabled ? "en" : "dis");
11635 config->mode_changed = true;
11636 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011637
11638 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011639 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011640 else
11641 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011642 }
11643
Daniel Vetter2e431052012-07-04 22:42:15 +020011644 return 0;
11645}
11646
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011647static void disable_crtc_nofb(struct intel_crtc *crtc)
11648{
11649 struct drm_device *dev = crtc->base.dev;
11650 struct intel_encoder *encoder;
11651 struct intel_connector *connector;
11652
11653 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11654 pipe_name(crtc->pipe));
11655
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011656 for_each_intel_connector(dev, connector) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011657 if (connector->new_encoder &&
11658 connector->new_encoder->new_crtc == crtc)
11659 connector->new_encoder = NULL;
11660 }
11661
Damien Lespiaub2784e12014-08-05 11:29:37 +010011662 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011663 if (encoder->new_crtc == crtc)
11664 encoder->new_crtc = NULL;
11665 }
11666
11667 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011668 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011669}
11670
Daniel Vetter2e431052012-07-04 22:42:15 +020011671static int intel_crtc_set_config(struct drm_mode_set *set)
11672{
11673 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011674 struct drm_mode_set save_set;
11675 struct intel_set_config *config;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011676 struct intel_crtc_state *pipe_config;
Jesse Barnes50f52752014-11-07 13:11:00 -080011677 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetter2e431052012-07-04 22:42:15 +020011678 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011679
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011680 BUG_ON(!set);
11681 BUG_ON(!set->crtc);
11682 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011683
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011684 /* Enforce sane interface api - has been abused by the fb helper. */
11685 BUG_ON(!set->mode && set->fb);
11686 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011687
Daniel Vetter2e431052012-07-04 22:42:15 +020011688 if (set->fb) {
11689 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11690 set->crtc->base.id, set->fb->base.id,
11691 (int)set->num_connectors, set->x, set->y);
11692 } else {
11693 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011694 }
11695
11696 dev = set->crtc->dev;
11697
11698 ret = -ENOMEM;
11699 config = kzalloc(sizeof(*config), GFP_KERNEL);
11700 if (!config)
11701 goto out_config;
11702
11703 ret = intel_set_config_save_state(dev, config);
11704 if (ret)
11705 goto out_config;
11706
11707 save_set.crtc = set->crtc;
11708 save_set.mode = &set->crtc->mode;
11709 save_set.x = set->crtc->x;
11710 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011711 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011712
11713 /* Compute whether we need a full modeset, only an fb base update or no
11714 * change at all. In the future we might also check whether only the
11715 * mode changed, e.g. for LVDS where we only change the panel fitter in
11716 * such cases. */
11717 intel_set_config_compute_mode_changes(set, config);
11718
Daniel Vetter9a935852012-07-05 22:34:27 +020011719 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011720 if (ret)
11721 goto fail;
11722
Jesse Barnes50f52752014-11-07 13:11:00 -080011723 pipe_config = intel_modeset_compute_config(set->crtc, set->mode,
11724 set->fb,
11725 &modeset_pipes,
11726 &prepare_pipes,
11727 &disable_pipes);
Jesse Barnes20664592014-11-05 14:26:09 -080011728 if (IS_ERR(pipe_config)) {
Matt Roper6ac04832014-11-17 09:59:28 -080011729 ret = PTR_ERR(pipe_config);
Jesse Barnes50f52752014-11-07 13:11:00 -080011730 goto fail;
Jesse Barnes20664592014-11-05 14:26:09 -080011731 } else if (pipe_config) {
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011732 if (pipe_config->has_audio !=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011733 to_intel_crtc(set->crtc)->config->has_audio)
Jesse Barnes20664592014-11-05 14:26:09 -080011734 config->mode_changed = true;
11735
Jesse Barnesaf15d2c2014-12-01 09:54:28 -080011736 /*
11737 * Note we have an issue here with infoframes: current code
11738 * only updates them on the full mode set path per hw
11739 * requirements. So here we should be checking for any
11740 * required changes and forcing a mode set.
11741 */
Jesse Barnes20664592014-11-05 14:26:09 -080011742 }
Jesse Barnes50f52752014-11-07 13:11:00 -080011743
11744 /* set_mode will free it in the mode_changed case */
11745 if (!config->mode_changed)
11746 kfree(pipe_config);
11747
Jesse Barnes1f9954d2014-11-05 14:26:10 -080011748 intel_update_pipe_size(to_intel_crtc(set->crtc));
11749
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011750 if (config->mode_changed) {
Jesse Barnes50f52752014-11-07 13:11:00 -080011751 ret = intel_set_mode_pipes(set->crtc, set->mode,
11752 set->x, set->y, set->fb, pipe_config,
11753 modeset_pipes, prepare_pipes,
11754 disable_pipes);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011755 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011756 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011757 struct drm_plane *primary = set->crtc->primary;
11758 int vdisplay, hdisplay;
Matt Roper3b150f02014-05-29 08:06:53 -070011759
Gustavo Padovan455a6802014-12-01 15:40:11 -080011760 drm_crtc_get_hv_timing(set->mode, &hdisplay, &vdisplay);
11761 ret = primary->funcs->update_plane(primary, set->crtc, set->fb,
11762 0, 0, hdisplay, vdisplay,
11763 set->x << 16, set->y << 16,
11764 hdisplay << 16, vdisplay << 16);
Matt Roper3b150f02014-05-29 08:06:53 -070011765
11766 /*
11767 * We need to make sure the primary plane is re-enabled if it
11768 * has previously been turned off.
11769 */
11770 if (!intel_crtc->primary_enabled && ret == 0) {
11771 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011772 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011773 }
11774
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011775 /*
11776 * In the fastboot case this may be our only check of the
11777 * state after boot. It would be better to only do it on
11778 * the first update, but we don't have a nice way of doing that
11779 * (and really, set_config isn't used much for high freq page
11780 * flipping, so increasing its cost here shouldn't be a big
11781 * deal).
11782 */
Jani Nikulad330a952014-01-21 11:24:25 +020011783 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011784 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011785 }
11786
Chris Wilson2d05eae2013-05-03 17:36:25 +010011787 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011788 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11789 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011790fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011791 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011792
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011793 /*
11794 * HACK: if the pipe was on, but we didn't have a framebuffer,
11795 * force the pipe off to avoid oopsing in the modeset code
11796 * due to fb==NULL. This should only happen during boot since
11797 * we don't yet reconstruct the FB from the hardware state.
11798 */
11799 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11800 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11801
Chris Wilson2d05eae2013-05-03 17:36:25 +010011802 /* Try to restore the config */
11803 if (config->mode_changed &&
11804 intel_set_mode(save_set.crtc, save_set.mode,
11805 save_set.x, save_set.y, save_set.fb))
11806 DRM_ERROR("failed to restore config after modeset failure\n");
11807 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011808
Daniel Vetterd9e55602012-07-04 22:16:09 +020011809out_config:
11810 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011811 return ret;
11812}
11813
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011814static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011815 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011816 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011817 .destroy = intel_crtc_destroy,
11818 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080011819 .atomic_duplicate_state = intel_crtc_duplicate_state,
11820 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011821};
11822
Daniel Vetter53589012013-06-05 13:34:16 +020011823static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11824 struct intel_shared_dpll *pll,
11825 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011826{
Daniel Vetter53589012013-06-05 13:34:16 +020011827 uint32_t val;
11828
Daniel Vetterf458ebb2014-09-30 10:56:39 +020011829 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011830 return false;
11831
Daniel Vetter53589012013-06-05 13:34:16 +020011832 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011833 hw_state->dpll = val;
11834 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11835 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011836
11837 return val & DPLL_VCO_ENABLE;
11838}
11839
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011840static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11841 struct intel_shared_dpll *pll)
11842{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011843 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11844 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011845}
11846
Daniel Vettere7b903d2013-06-05 13:34:14 +020011847static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11848 struct intel_shared_dpll *pll)
11849{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011850 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011851 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011852
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011853 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011854
11855 /* Wait for the clocks to stabilize. */
11856 POSTING_READ(PCH_DPLL(pll->id));
11857 udelay(150);
11858
11859 /* The pixel multiplier can only be updated once the
11860 * DPLL is enabled and the clocks are stable.
11861 *
11862 * So write it again.
11863 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011864 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011865 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011866 udelay(200);
11867}
11868
11869static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11870 struct intel_shared_dpll *pll)
11871{
11872 struct drm_device *dev = dev_priv->dev;
11873 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011874
11875 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011876 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011877 if (intel_crtc_to_shared_dpll(crtc) == pll)
11878 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11879 }
11880
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011881 I915_WRITE(PCH_DPLL(pll->id), 0);
11882 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011883 udelay(200);
11884}
11885
Daniel Vetter46edb022013-06-05 13:34:12 +020011886static char *ibx_pch_dpll_names[] = {
11887 "PCH DPLL A",
11888 "PCH DPLL B",
11889};
11890
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011891static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011892{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011893 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011894 int i;
11895
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011896 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011897
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011898 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011899 dev_priv->shared_dplls[i].id = i;
11900 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011901 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011902 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11903 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011904 dev_priv->shared_dplls[i].get_hw_state =
11905 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011906 }
11907}
11908
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011909static void intel_shared_dpll_init(struct drm_device *dev)
11910{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011911 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011912
Daniel Vetter9cd86932014-06-25 22:01:57 +030011913 if (HAS_DDI(dev))
11914 intel_ddi_pll_init(dev);
11915 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011916 ibx_pch_dpll_init(dev);
11917 else
11918 dev_priv->num_shared_dpll = 0;
11919
11920 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011921}
11922
Matt Roper6beb8c232014-12-01 15:40:14 -080011923/**
11924 * intel_prepare_plane_fb - Prepare fb for usage on plane
11925 * @plane: drm plane to prepare for
11926 * @fb: framebuffer to prepare for presentation
11927 *
11928 * Prepares a framebuffer for usage on a display plane. Generally this
11929 * involves pinning the underlying object and updating the frontbuffer tracking
11930 * bits. Some older platforms need special physical address handling for
11931 * cursor planes.
11932 *
11933 * Returns 0 on success, negative error code on failure.
11934 */
11935int
11936intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000011937 struct drm_framebuffer *fb,
11938 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070011939{
11940 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080011941 struct intel_plane *intel_plane = to_intel_plane(plane);
11942 enum pipe pipe = intel_plane->pipe;
11943 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11944 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
11945 unsigned frontbuffer_bits = 0;
11946 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070011947
Matt Roperea2c67b2014-12-23 10:41:52 -080011948 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070011949 return 0;
11950
Matt Roper6beb8c232014-12-01 15:40:14 -080011951 switch (plane->type) {
11952 case DRM_PLANE_TYPE_PRIMARY:
11953 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
11954 break;
11955 case DRM_PLANE_TYPE_CURSOR:
11956 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
11957 break;
11958 case DRM_PLANE_TYPE_OVERLAY:
11959 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
11960 break;
11961 }
Matt Roper465c1202014-05-29 08:06:54 -070011962
Matt Roper4c345742014-07-09 16:22:10 -070011963 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011964
Matt Roper6beb8c232014-12-01 15:40:14 -080011965 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
11966 INTEL_INFO(dev)->cursor_needs_physical) {
11967 int align = IS_I830(dev) ? 16 * 1024 : 256;
11968 ret = i915_gem_object_attach_phys(obj, align);
11969 if (ret)
11970 DRM_DEBUG_KMS("failed to attach phys object\n");
11971 } else {
11972 ret = intel_pin_and_fence_fb_obj(plane, fb, NULL);
11973 }
11974
11975 if (ret == 0)
11976 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
11977
11978 mutex_unlock(&dev->struct_mutex);
11979
11980 return ret;
11981}
11982
Matt Roper38f3ce32014-12-02 07:45:25 -080011983/**
11984 * intel_cleanup_plane_fb - Cleans up an fb after plane use
11985 * @plane: drm plane to clean up for
11986 * @fb: old framebuffer that was on plane
11987 *
11988 * Cleans up a framebuffer that has just been removed from a plane.
11989 */
11990void
11991intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000011992 struct drm_framebuffer *fb,
11993 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080011994{
11995 struct drm_device *dev = plane->dev;
11996 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11997
11998 if (WARN_ON(!obj))
11999 return;
12000
12001 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
12002 !INTEL_INFO(dev)->cursor_needs_physical) {
12003 mutex_lock(&dev->struct_mutex);
12004 intel_unpin_fb_obj(obj);
12005 mutex_unlock(&dev->struct_mutex);
12006 }
Matt Roper465c1202014-05-29 08:06:54 -070012007}
12008
12009static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012010intel_check_primary_plane(struct drm_plane *plane,
12011 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070012012{
Matt Roper32b7eee2014-12-24 07:59:06 -080012013 struct drm_device *dev = plane->dev;
12014 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2b875c22014-12-01 15:40:13 -080012015 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012016 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080012017 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012018 struct drm_rect *dest = &state->dst;
12019 struct drm_rect *src = &state->src;
12020 const struct drm_rect *clip = &state->clip;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012021 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012022
Matt Roperea2c67b2014-12-23 10:41:52 -080012023 crtc = crtc ? crtc : plane->crtc;
12024 intel_crtc = to_intel_crtc(crtc);
12025
Matt Roperc59cb172014-12-01 15:40:16 -080012026 ret = drm_plane_helper_check_update(plane, crtc, fb,
12027 src, dest, clip,
12028 DRM_PLANE_HELPER_NO_SCALING,
12029 DRM_PLANE_HELPER_NO_SCALING,
12030 false, true, &state->visible);
12031 if (ret)
12032 return ret;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012033
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012034 if (intel_crtc->active) {
Matt Roper32b7eee2014-12-24 07:59:06 -080012035 intel_crtc->atomic.wait_for_flips = true;
12036
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012037 /*
12038 * FBC does not work on some platforms for rotated
12039 * planes, so disable it when rotation is not 0 and
12040 * update it when rotation is set back to 0.
12041 *
12042 * FIXME: This is redundant with the fbc update done in
12043 * the primary plane enable function except that that
12044 * one is done too late. We eventually need to unify
12045 * this.
12046 */
12047 if (intel_crtc->primary_enabled &&
12048 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
Paulo Zanonie35fef22015-02-09 14:46:29 -020012049 dev_priv->fbc.crtc == intel_crtc &&
Matt Roper8e7d6882015-01-21 16:35:41 -080012050 state->base.rotation != BIT(DRM_ROTATE_0)) {
Matt Roper32b7eee2014-12-24 07:59:06 -080012051 intel_crtc->atomic.disable_fbc = true;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012052 }
12053
12054 if (state->visible) {
Matt Roper32b7eee2014-12-24 07:59:06 -080012055 /*
12056 * BDW signals flip done immediately if the plane
12057 * is disabled, even if the plane enable is already
12058 * armed to occur at the next vblank :(
12059 */
12060 if (IS_BROADWELL(dev) && !intel_crtc->primary_enabled)
12061 intel_crtc->atomic.wait_vblank = true;
12062 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012063
Matt Roper32b7eee2014-12-24 07:59:06 -080012064 intel_crtc->atomic.fb_bits |=
12065 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
12066
12067 intel_crtc->atomic.update_fbc = true;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +000012068
12069 /* Update watermarks on tiling changes. */
12070 if (!plane->state->fb || !state->base.fb ||
12071 plane->state->fb->modifier[0] !=
12072 state->base.fb->modifier[0])
12073 intel_crtc->atomic.update_wm = true;
Matt Roperc59cb172014-12-01 15:40:16 -080012074 }
12075
12076 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070012077}
12078
Sonika Jindal48404c12014-08-22 14:06:04 +053012079static void
12080intel_commit_primary_plane(struct drm_plane *plane,
12081 struct intel_plane_state *state)
12082{
Matt Roper2b875c22014-12-01 15:40:13 -080012083 struct drm_crtc *crtc = state->base.crtc;
12084 struct drm_framebuffer *fb = state->base.fb;
12085 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053012086 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080012087 struct intel_crtc *intel_crtc;
Sonika Jindal48404c12014-08-22 14:06:04 +053012088 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Sonika Jindalce54d852014-08-21 11:44:39 +053012089 struct intel_plane *intel_plane = to_intel_plane(plane);
12090 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080012091
Matt Roperea2c67b2014-12-23 10:41:52 -080012092 crtc = crtc ? crtc : plane->crtc;
12093 intel_crtc = to_intel_crtc(crtc);
12094
Matt Ropercf4c7c12014-12-04 10:27:42 -080012095 plane->fb = fb;
Sonika Jindalce54d852014-08-21 11:44:39 +053012096 crtc->x = src->x1 >> 16;
Matt Roper465c1202014-05-29 08:06:54 -070012097 crtc->y = src->y1 >> 16;
12098
Sonika Jindalce54d852014-08-21 11:44:39 +053012099 intel_plane->obj = obj;
Matt Roper465c1202014-05-29 08:06:54 -070012100
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012101 if (intel_crtc->active) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012102 if (state->visible) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012103 /* FIXME: kill this fastboot hack */
12104 intel_update_pipe_size(intel_crtc);
12105
12106 intel_crtc->primary_enabled = true;
12107
12108 dev_priv->display.update_primary_plane(crtc, plane->fb,
12109 crtc->x, crtc->y);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012110 } else {
12111 /*
12112 * If clipping results in a non-visible primary plane,
12113 * we'll disable the primary plane. Note that this is
12114 * a bit different than what happens if userspace
12115 * explicitly disables the plane by passing fb=0
12116 * because plane->fb still gets set and pinned.
12117 */
12118 intel_disable_primary_hw_plane(plane, crtc);
12119 }
Matt Roper32b7eee2014-12-24 07:59:06 -080012120 }
12121}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012122
Matt Roper32b7eee2014-12-24 07:59:06 -080012123static void intel_begin_crtc_commit(struct drm_crtc *crtc)
12124{
12125 struct drm_device *dev = crtc->dev;
12126 struct drm_i915_private *dev_priv = dev->dev_private;
12127 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080012128 struct intel_plane *intel_plane;
12129 struct drm_plane *p;
12130 unsigned fb_bits = 0;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012131
Matt Roperea2c67b2014-12-23 10:41:52 -080012132 /* Track fb's for any planes being disabled */
12133 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
12134 intel_plane = to_intel_plane(p);
12135
12136 if (intel_crtc->atomic.disabled_planes &
12137 (1 << drm_plane_index(p))) {
12138 switch (p->type) {
12139 case DRM_PLANE_TYPE_PRIMARY:
12140 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
12141 break;
12142 case DRM_PLANE_TYPE_CURSOR:
12143 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
12144 break;
12145 case DRM_PLANE_TYPE_OVERLAY:
12146 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
12147 break;
12148 }
12149
12150 mutex_lock(&dev->struct_mutex);
12151 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
12152 mutex_unlock(&dev->struct_mutex);
12153 }
12154 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012155
Matt Roper32b7eee2014-12-24 07:59:06 -080012156 if (intel_crtc->atomic.wait_for_flips)
12157 intel_crtc_wait_for_pending_flips(crtc);
12158
12159 if (intel_crtc->atomic.disable_fbc)
12160 intel_fbc_disable(dev);
12161
12162 if (intel_crtc->atomic.pre_disable_primary)
12163 intel_pre_disable_primary(crtc);
12164
12165 if (intel_crtc->atomic.update_wm)
12166 intel_update_watermarks(crtc);
12167
12168 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080012169
12170 /* Perform vblank evasion around commit operation */
12171 if (intel_crtc->active)
12172 intel_crtc->atomic.evade =
12173 intel_pipe_update_start(intel_crtc,
12174 &intel_crtc->atomic.start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -080012175}
12176
12177static void intel_finish_crtc_commit(struct drm_crtc *crtc)
12178{
12179 struct drm_device *dev = crtc->dev;
12180 struct drm_i915_private *dev_priv = dev->dev_private;
12181 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12182 struct drm_plane *p;
12183
Matt Roperc34c9ee2014-12-23 10:41:50 -080012184 if (intel_crtc->atomic.evade)
12185 intel_pipe_update_end(intel_crtc,
12186 intel_crtc->atomic.start_vbl_count);
12187
Matt Roper32b7eee2014-12-24 07:59:06 -080012188 intel_runtime_pm_put(dev_priv);
12189
12190 if (intel_crtc->atomic.wait_vblank)
12191 intel_wait_for_vblank(dev, intel_crtc->pipe);
12192
12193 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
12194
12195 if (intel_crtc->atomic.update_fbc) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012196 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020012197 intel_fbc_update(dev);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012198 mutex_unlock(&dev->struct_mutex);
12199 }
Matt Roper465c1202014-05-29 08:06:54 -070012200
Matt Roper32b7eee2014-12-24 07:59:06 -080012201 if (intel_crtc->atomic.post_enable_primary)
12202 intel_post_enable_primary(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012203
Matt Roper32b7eee2014-12-24 07:59:06 -080012204 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
12205 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
12206 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
12207 false, false);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012208
Matt Roper32b7eee2014-12-24 07:59:06 -080012209 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012210}
12211
Matt Ropercf4c7c12014-12-04 10:27:42 -080012212/**
Matt Roper4a3b8762014-12-23 10:41:51 -080012213 * intel_plane_destroy - destroy a plane
12214 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080012215 *
Matt Roper4a3b8762014-12-23 10:41:51 -080012216 * Common destruction function for all types of planes (primary, cursor,
12217 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080012218 */
Matt Roper4a3b8762014-12-23 10:41:51 -080012219void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070012220{
12221 struct intel_plane *intel_plane = to_intel_plane(plane);
12222 drm_plane_cleanup(plane);
12223 kfree(intel_plane);
12224}
12225
Matt Roper65a3fea2015-01-21 16:35:42 -080012226const struct drm_plane_funcs intel_plane_funcs = {
Daniel Vetterff42e092015-03-02 16:35:20 +010012227 .update_plane = drm_plane_helper_update,
12228 .disable_plane = drm_plane_helper_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070012229 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080012230 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080012231 .atomic_get_property = intel_plane_atomic_get_property,
12232 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080012233 .atomic_duplicate_state = intel_plane_duplicate_state,
12234 .atomic_destroy_state = intel_plane_destroy_state,
12235
Matt Roper465c1202014-05-29 08:06:54 -070012236};
12237
12238static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
12239 int pipe)
12240{
12241 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080012242 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070012243 const uint32_t *intel_primary_formats;
12244 int num_formats;
12245
12246 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
12247 if (primary == NULL)
12248 return NULL;
12249
Matt Roper8e7d6882015-01-21 16:35:41 -080012250 state = intel_create_plane_state(&primary->base);
12251 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012252 kfree(primary);
12253 return NULL;
12254 }
Matt Roper8e7d6882015-01-21 16:35:41 -080012255 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080012256
Matt Roper465c1202014-05-29 08:06:54 -070012257 primary->can_scale = false;
12258 primary->max_downscale = 1;
12259 primary->pipe = pipe;
12260 primary->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080012261 primary->check_plane = intel_check_primary_plane;
12262 primary->commit_plane = intel_commit_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070012263 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
12264 primary->plane = !pipe;
12265
12266 if (INTEL_INFO(dev)->gen <= 3) {
12267 intel_primary_formats = intel_primary_formats_gen2;
12268 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
12269 } else {
12270 intel_primary_formats = intel_primary_formats_gen4;
12271 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
12272 }
12273
12274 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080012275 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070012276 intel_primary_formats, num_formats,
12277 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053012278
12279 if (INTEL_INFO(dev)->gen >= 4) {
12280 if (!dev->mode_config.rotation_property)
12281 dev->mode_config.rotation_property =
12282 drm_mode_create_rotation_property(dev,
12283 BIT(DRM_ROTATE_0) |
12284 BIT(DRM_ROTATE_180));
12285 if (dev->mode_config.rotation_property)
12286 drm_object_attach_property(&primary->base.base,
12287 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080012288 state->base.rotation);
Sonika Jindal48404c12014-08-22 14:06:04 +053012289 }
12290
Matt Roperea2c67b2014-12-23 10:41:52 -080012291 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
12292
Matt Roper465c1202014-05-29 08:06:54 -070012293 return &primary->base;
12294}
12295
Matt Roper3d7d6512014-06-10 08:28:13 -070012296static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030012297intel_check_cursor_plane(struct drm_plane *plane,
12298 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070012299{
Matt Roper2b875c22014-12-01 15:40:13 -080012300 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012301 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080012302 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012303 struct drm_rect *dest = &state->dst;
12304 struct drm_rect *src = &state->src;
12305 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012306 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Matt Roperea2c67b2014-12-23 10:41:52 -080012307 struct intel_crtc *intel_crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012308 unsigned stride;
12309 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012310
Matt Roperea2c67b2014-12-23 10:41:52 -080012311 crtc = crtc ? crtc : plane->crtc;
12312 intel_crtc = to_intel_crtc(crtc);
12313
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012314 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030012315 src, dest, clip,
12316 DRM_PLANE_HELPER_NO_SCALING,
12317 DRM_PLANE_HELPER_NO_SCALING,
12318 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012319 if (ret)
12320 return ret;
12321
12322
12323 /* if we want to turn off the cursor ignore width and height */
12324 if (!obj)
Matt Roper32b7eee2014-12-24 07:59:06 -080012325 goto finish;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012326
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012327 /* Check for which cursor types we support */
Matt Roperea2c67b2014-12-23 10:41:52 -080012328 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
12329 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
12330 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012331 return -EINVAL;
12332 }
12333
Matt Roperea2c67b2014-12-23 10:41:52 -080012334 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
12335 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012336 DRM_DEBUG_KMS("buffer is too small\n");
12337 return -ENOMEM;
12338 }
12339
Ville Syrjälä3a656b52015-03-09 21:08:37 +020012340 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012341 DRM_DEBUG_KMS("cursor cannot be tiled\n");
12342 ret = -EINVAL;
12343 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012344
Matt Roper32b7eee2014-12-24 07:59:06 -080012345finish:
12346 if (intel_crtc->active) {
Matt Roper3dd512f2015-02-27 10:12:00 -080012347 if (intel_crtc->base.cursor->state->crtc_w != state->base.crtc_w)
Matt Roper32b7eee2014-12-24 07:59:06 -080012348 intel_crtc->atomic.update_wm = true;
12349
12350 intel_crtc->atomic.fb_bits |=
12351 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
12352 }
12353
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012354 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012355}
12356
Matt Roperf4a2cf22014-12-01 15:40:12 -080012357static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030012358intel_commit_cursor_plane(struct drm_plane *plane,
12359 struct intel_plane_state *state)
12360{
Matt Roper2b875c22014-12-01 15:40:13 -080012361 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012362 struct drm_device *dev = plane->dev;
12363 struct intel_crtc *intel_crtc;
Sonika Jindala919db92014-10-23 07:41:33 -070012364 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -080012365 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080012366 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070012367
Matt Roperea2c67b2014-12-23 10:41:52 -080012368 crtc = crtc ? crtc : plane->crtc;
12369 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070012370
Matt Roperea2c67b2014-12-23 10:41:52 -080012371 plane->fb = state->base.fb;
12372 crtc->cursor_x = state->base.crtc_x;
12373 crtc->cursor_y = state->base.crtc_y;
12374
Sonika Jindala919db92014-10-23 07:41:33 -070012375 intel_plane->obj = obj;
12376
Gustavo Padovana912f122014-12-01 15:40:10 -080012377 if (intel_crtc->cursor_bo == obj)
12378 goto update;
12379
Matt Roperf4a2cf22014-12-01 15:40:12 -080012380 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080012381 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080012382 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080012383 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080012384 else
Gustavo Padovana912f122014-12-01 15:40:10 -080012385 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080012386
Gustavo Padovana912f122014-12-01 15:40:10 -080012387 intel_crtc->cursor_addr = addr;
12388 intel_crtc->cursor_bo = obj;
12389update:
Gustavo Padovana912f122014-12-01 15:40:10 -080012390
Matt Roper32b7eee2014-12-24 07:59:06 -080012391 if (intel_crtc->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030012392 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070012393}
Gustavo Padovan852e7872014-09-05 17:22:31 -030012394
Matt Roper3d7d6512014-06-10 08:28:13 -070012395static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12396 int pipe)
12397{
12398 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080012399 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070012400
12401 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12402 if (cursor == NULL)
12403 return NULL;
12404
Matt Roper8e7d6882015-01-21 16:35:41 -080012405 state = intel_create_plane_state(&cursor->base);
12406 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012407 kfree(cursor);
12408 return NULL;
12409 }
Matt Roper8e7d6882015-01-21 16:35:41 -080012410 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080012411
Matt Roper3d7d6512014-06-10 08:28:13 -070012412 cursor->can_scale = false;
12413 cursor->max_downscale = 1;
12414 cursor->pipe = pipe;
12415 cursor->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080012416 cursor->check_plane = intel_check_cursor_plane;
12417 cursor->commit_plane = intel_commit_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070012418
12419 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080012420 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070012421 intel_cursor_formats,
12422 ARRAY_SIZE(intel_cursor_formats),
12423 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012424
12425 if (INTEL_INFO(dev)->gen >= 4) {
12426 if (!dev->mode_config.rotation_property)
12427 dev->mode_config.rotation_property =
12428 drm_mode_create_rotation_property(dev,
12429 BIT(DRM_ROTATE_0) |
12430 BIT(DRM_ROTATE_180));
12431 if (dev->mode_config.rotation_property)
12432 drm_object_attach_property(&cursor->base.base,
12433 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080012434 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012435 }
12436
Matt Roperea2c67b2014-12-23 10:41:52 -080012437 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
12438
Matt Roper3d7d6512014-06-10 08:28:13 -070012439 return &cursor->base;
12440}
12441
Hannes Ederb358d0a2008-12-18 21:18:47 +010012442static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080012443{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012444 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080012445 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012446 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070012447 struct drm_plane *primary = NULL;
12448 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070012449 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080012450
Daniel Vetter955382f2013-09-19 14:05:45 +020012451 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080012452 if (intel_crtc == NULL)
12453 return;
12454
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012455 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
12456 if (!crtc_state)
12457 goto fail;
12458 intel_crtc_set_state(intel_crtc, crtc_state);
Matt Roper07878242015-02-25 11:43:26 -080012459 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012460
Matt Roper465c1202014-05-29 08:06:54 -070012461 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012462 if (!primary)
12463 goto fail;
12464
12465 cursor = intel_cursor_plane_create(dev, pipe);
12466 if (!cursor)
12467 goto fail;
12468
Matt Roper465c1202014-05-29 08:06:54 -070012469 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070012470 cursor, &intel_crtc_funcs);
12471 if (ret)
12472 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080012473
12474 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080012475 for (i = 0; i < 256; i++) {
12476 intel_crtc->lut_r[i] = i;
12477 intel_crtc->lut_g[i] = i;
12478 intel_crtc->lut_b[i] = i;
12479 }
12480
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012481 /*
12482 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020012483 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012484 */
Jesse Barnes80824002009-09-10 15:28:06 -070012485 intel_crtc->pipe = pipe;
12486 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010012487 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080012488 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010012489 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070012490 }
12491
Chris Wilson4b0e3332014-05-30 16:35:26 +030012492 intel_crtc->cursor_base = ~0;
12493 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030012494 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030012495
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080012496 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12497 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12498 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12499 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12500
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020012501 INIT_WORK(&intel_crtc->mmio_flip.work, intel_mmio_flip_work_func);
12502
Jesse Barnes79e53942008-11-07 14:24:08 -080012503 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020012504
12505 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012506 return;
12507
12508fail:
12509 if (primary)
12510 drm_plane_cleanup(primary);
12511 if (cursor)
12512 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012513 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070012514 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080012515}
12516
Jesse Barnes752aa882013-10-31 18:55:49 +020012517enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12518{
12519 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012520 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020012521
Rob Clark51fd3712013-11-19 12:10:12 -050012522 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020012523
Ville Syrjäläd3babd32014-11-07 11:16:01 +020012524 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020012525 return INVALID_PIPE;
12526
12527 return to_intel_crtc(encoder->crtc)->pipe;
12528}
12529
Carl Worth08d7b3d2009-04-29 14:43:54 -070012530int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000012531 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070012532{
Carl Worth08d7b3d2009-04-29 14:43:54 -070012533 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040012534 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020012535 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012536
Rob Clark7707e652014-07-17 23:30:04 -040012537 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070012538
Rob Clark7707e652014-07-17 23:30:04 -040012539 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012540 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012541 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012542 }
12543
Rob Clark7707e652014-07-17 23:30:04 -040012544 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012545 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012546
Daniel Vetterc05422d2009-08-11 16:05:30 +020012547 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012548}
12549
Daniel Vetter66a92782012-07-12 20:08:18 +020012550static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012551{
Daniel Vetter66a92782012-07-12 20:08:18 +020012552 struct drm_device *dev = encoder->base.dev;
12553 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012554 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012555 int entry = 0;
12556
Damien Lespiaub2784e12014-08-05 11:29:37 +010012557 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012558 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012559 index_mask |= (1 << entry);
12560
Jesse Barnes79e53942008-11-07 14:24:08 -080012561 entry++;
12562 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012563
Jesse Barnes79e53942008-11-07 14:24:08 -080012564 return index_mask;
12565}
12566
Chris Wilson4d302442010-12-14 19:21:29 +000012567static bool has_edp_a(struct drm_device *dev)
12568{
12569 struct drm_i915_private *dev_priv = dev->dev_private;
12570
12571 if (!IS_MOBILE(dev))
12572 return false;
12573
12574 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12575 return false;
12576
Damien Lespiaue3589902014-02-07 19:12:50 +000012577 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012578 return false;
12579
12580 return true;
12581}
12582
Jesse Barnes84b4e042014-06-25 08:24:29 -070012583static bool intel_crt_present(struct drm_device *dev)
12584{
12585 struct drm_i915_private *dev_priv = dev->dev_private;
12586
Damien Lespiau884497e2013-12-03 13:56:23 +000012587 if (INTEL_INFO(dev)->gen >= 9)
12588 return false;
12589
Damien Lespiaucf404ce2014-10-01 20:04:15 +010012590 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070012591 return false;
12592
12593 if (IS_CHERRYVIEW(dev))
12594 return false;
12595
12596 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12597 return false;
12598
12599 return true;
12600}
12601
Jesse Barnes79e53942008-11-07 14:24:08 -080012602static void intel_setup_outputs(struct drm_device *dev)
12603{
Eric Anholt725e30a2009-01-22 13:01:02 -080012604 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012605 struct intel_encoder *encoder;
Matt Roperc6f95f22015-01-22 16:50:32 -080012606 struct drm_connector *connector;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012607 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012608
Daniel Vetterc9093352013-06-06 22:22:47 +020012609 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012610
Jesse Barnes84b4e042014-06-25 08:24:29 -070012611 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012612 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012613
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012614 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012615 int found;
12616
Jesse Barnesde31fac2015-03-06 15:53:32 -080012617 /*
12618 * Haswell uses DDI functions to detect digital outputs.
12619 * On SKL pre-D0 the strap isn't connected, so we assume
12620 * it's there.
12621 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012622 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080012623 /* WaIgnoreDDIAStrap: skl */
12624 if (found ||
12625 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012626 intel_ddi_init(dev, PORT_A);
12627
12628 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12629 * register */
12630 found = I915_READ(SFUSE_STRAP);
12631
12632 if (found & SFUSE_STRAP_DDIB_DETECTED)
12633 intel_ddi_init(dev, PORT_B);
12634 if (found & SFUSE_STRAP_DDIC_DETECTED)
12635 intel_ddi_init(dev, PORT_C);
12636 if (found & SFUSE_STRAP_DDID_DETECTED)
12637 intel_ddi_init(dev, PORT_D);
12638 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012639 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012640 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012641
12642 if (has_edp_a(dev))
12643 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012644
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012645 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012646 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012647 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012648 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012649 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012650 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012651 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012652 }
12653
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012654 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012655 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012656
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012657 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012658 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012659
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012660 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012661 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012662
Daniel Vetter270b3042012-10-27 15:52:05 +020012663 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012664 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012665 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012666 /*
12667 * The DP_DETECTED bit is the latched state of the DDC
12668 * SDA pin at boot. However since eDP doesn't require DDC
12669 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12670 * eDP ports may have been muxed to an alternate function.
12671 * Thus we can't rely on the DP_DETECTED bit alone to detect
12672 * eDP ports. Consult the VBT as well as DP_DETECTED to
12673 * detect eDP ports.
12674 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012675 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
12676 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012677 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12678 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012679 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12680 intel_dp_is_edp(dev, PORT_B))
12681 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012682
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012683 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
12684 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012685 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12686 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012687 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12688 intel_dp_is_edp(dev, PORT_C))
12689 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053012690
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012691 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012692 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012693 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12694 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012695 /* eDP not supported on port D, so don't check VBT */
12696 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12697 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012698 }
12699
Jani Nikula3cfca972013-08-27 15:12:26 +030012700 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012701 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012702 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012703
Paulo Zanonie2debe92013-02-18 19:00:27 -030012704 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012705 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012706 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012707 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12708 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012709 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012710 }
Ma Ling27185ae2009-08-24 13:50:23 +080012711
Imre Deake7281ea2013-05-08 13:14:08 +030012712 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012713 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012714 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012715
12716 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012717
Paulo Zanonie2debe92013-02-18 19:00:27 -030012718 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012719 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012720 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012721 }
Ma Ling27185ae2009-08-24 13:50:23 +080012722
Paulo Zanonie2debe92013-02-18 19:00:27 -030012723 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012724
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012725 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12726 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012727 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012728 }
Imre Deake7281ea2013-05-08 13:14:08 +030012729 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012730 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012731 }
Ma Ling27185ae2009-08-24 13:50:23 +080012732
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012733 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012734 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012735 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012736 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012737 intel_dvo_init(dev);
12738
Zhenyu Wang103a1962009-11-27 11:44:36 +080012739 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012740 intel_tv_init(dev);
12741
Matt Roperc6f95f22015-01-22 16:50:32 -080012742 /*
12743 * FIXME: We don't have full atomic support yet, but we want to be
12744 * able to enable/test plane updates via the atomic interface in the
12745 * meantime. However as soon as we flip DRIVER_ATOMIC on, the DRM core
12746 * will take some atomic codepaths to lookup properties during
12747 * drmModeGetConnector() that unconditionally dereference
12748 * connector->state.
12749 *
12750 * We create a dummy connector state here for each connector to ensure
12751 * the DRM core doesn't try to dereference a NULL connector->state.
12752 * The actual connector properties will never be updated or contain
12753 * useful information, but since we're doing this specifically for
12754 * testing/debug of the plane operations (and only when a specific
12755 * kernel module option is given), that shouldn't really matter.
12756 *
12757 * Once atomic support for crtc's + connectors lands, this loop should
12758 * be removed since we'll be setting up real connector state, which
12759 * will contain Intel-specific properties.
12760 */
12761 if (drm_core_check_feature(dev, DRIVER_ATOMIC)) {
12762 list_for_each_entry(connector,
12763 &dev->mode_config.connector_list,
12764 head) {
12765 if (!WARN_ON(connector->state)) {
12766 connector->state =
12767 kzalloc(sizeof(*connector->state),
12768 GFP_KERNEL);
12769 }
12770 }
12771 }
12772
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080012773 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012774
Damien Lespiaub2784e12014-08-05 11:29:37 +010012775 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012776 encoder->base.possible_crtcs = encoder->crtc_mask;
12777 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012778 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012779 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012780
Paulo Zanonidde86e22012-12-01 12:04:25 -020012781 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012782
12783 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012784}
12785
12786static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12787{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012788 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012789 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012790
Daniel Vetteref2d6332014-02-10 18:00:38 +010012791 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012792 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012793 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012794 drm_gem_object_unreference(&intel_fb->obj->base);
12795 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012796 kfree(intel_fb);
12797}
12798
12799static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012800 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012801 unsigned int *handle)
12802{
12803 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012804 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012805
Chris Wilson05394f32010-11-08 19:18:58 +000012806 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012807}
12808
12809static const struct drm_framebuffer_funcs intel_fb_funcs = {
12810 .destroy = intel_user_framebuffer_destroy,
12811 .create_handle = intel_user_framebuffer_create_handle,
12812};
12813
Damien Lespiaub3218032015-02-27 11:15:18 +000012814static
12815u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
12816 uint32_t pixel_format)
12817{
12818 u32 gen = INTEL_INFO(dev)->gen;
12819
12820 if (gen >= 9) {
12821 /* "The stride in bytes must not exceed the of the size of 8K
12822 * pixels and 32K bytes."
12823 */
12824 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
12825 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
12826 return 32*1024;
12827 } else if (gen >= 4) {
12828 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
12829 return 16*1024;
12830 else
12831 return 32*1024;
12832 } else if (gen >= 3) {
12833 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
12834 return 8*1024;
12835 else
12836 return 16*1024;
12837 } else {
12838 /* XXX DSPC is limited to 4k tiled */
12839 return 8*1024;
12840 }
12841}
12842
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012843static int intel_framebuffer_init(struct drm_device *dev,
12844 struct intel_framebuffer *intel_fb,
12845 struct drm_mode_fb_cmd2 *mode_cmd,
12846 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012847{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012848 int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080012849 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000012850 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080012851
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012852 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12853
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012854 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
12855 /* Enforce that fb modifier and tiling mode match, but only for
12856 * X-tiled. This is needed for FBC. */
12857 if (!!(obj->tiling_mode == I915_TILING_X) !=
12858 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
12859 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
12860 return -EINVAL;
12861 }
12862 } else {
12863 if (obj->tiling_mode == I915_TILING_X)
12864 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
12865 else if (obj->tiling_mode == I915_TILING_Y) {
12866 DRM_DEBUG("No Y tiling for legacy addfb\n");
12867 return -EINVAL;
12868 }
12869 }
12870
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000012871 /* Passed in modifier sanity checking. */
12872 switch (mode_cmd->modifier[0]) {
12873 case I915_FORMAT_MOD_Y_TILED:
12874 case I915_FORMAT_MOD_Yf_TILED:
12875 if (INTEL_INFO(dev)->gen < 9) {
12876 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
12877 mode_cmd->modifier[0]);
12878 return -EINVAL;
12879 }
12880 case DRM_FORMAT_MOD_NONE:
12881 case I915_FORMAT_MOD_X_TILED:
12882 break;
12883 default:
12884 DRM_ERROR("Unsupported fb modifier 0x%llx!\n",
12885 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012886 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012887 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012888
Damien Lespiaub3218032015-02-27 11:15:18 +000012889 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
12890 mode_cmd->pixel_format);
12891 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
12892 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
12893 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010012894 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012895 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012896
Damien Lespiaub3218032015-02-27 11:15:18 +000012897 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
12898 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012899 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000012900 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
12901 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012902 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012903 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012904 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012905 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012906
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012907 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012908 mode_cmd->pitches[0] != obj->stride) {
12909 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12910 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012911 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012912 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012913
Ville Syrjälä57779d02012-10-31 17:50:14 +020012914 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012915 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012916 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012917 case DRM_FORMAT_RGB565:
12918 case DRM_FORMAT_XRGB8888:
12919 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012920 break;
12921 case DRM_FORMAT_XRGB1555:
12922 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012923 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012924 DRM_DEBUG("unsupported pixel format: %s\n",
12925 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012926 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012927 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012928 break;
12929 case DRM_FORMAT_XBGR8888:
12930 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012931 case DRM_FORMAT_XRGB2101010:
12932 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012933 case DRM_FORMAT_XBGR2101010:
12934 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012935 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012936 DRM_DEBUG("unsupported pixel format: %s\n",
12937 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012938 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012939 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012940 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012941 case DRM_FORMAT_YUYV:
12942 case DRM_FORMAT_UYVY:
12943 case DRM_FORMAT_YVYU:
12944 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012945 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012946 DRM_DEBUG("unsupported pixel format: %s\n",
12947 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012948 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012949 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012950 break;
12951 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012952 DRM_DEBUG("unsupported pixel format: %s\n",
12953 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012954 return -EINVAL;
12955 }
12956
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012957 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12958 if (mode_cmd->offsets[0] != 0)
12959 return -EINVAL;
12960
Damien Lespiauec2c9812015-01-20 12:51:45 +000012961 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000012962 mode_cmd->pixel_format,
12963 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020012964 /* FIXME drm helper for size checks (especially planar formats)? */
12965 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12966 return -EINVAL;
12967
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012968 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12969 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012970 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012971
Jesse Barnes79e53942008-11-07 14:24:08 -080012972 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12973 if (ret) {
12974 DRM_ERROR("framebuffer init failed %d\n", ret);
12975 return ret;
12976 }
12977
Jesse Barnes79e53942008-11-07 14:24:08 -080012978 return 0;
12979}
12980
Jesse Barnes79e53942008-11-07 14:24:08 -080012981static struct drm_framebuffer *
12982intel_user_framebuffer_create(struct drm_device *dev,
12983 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012984 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012985{
Chris Wilson05394f32010-11-08 19:18:58 +000012986 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012987
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012988 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12989 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012990 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012991 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012992
Chris Wilsond2dff872011-04-19 08:36:26 +010012993 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012994}
12995
Daniel Vetter4520f532013-10-09 09:18:51 +020012996#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012997static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012998{
12999}
13000#endif
13001
Jesse Barnes79e53942008-11-07 14:24:08 -080013002static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080013003 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020013004 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080013005 .atomic_check = intel_atomic_check,
13006 .atomic_commit = intel_atomic_commit,
Jesse Barnes79e53942008-11-07 14:24:08 -080013007};
13008
Jesse Barnese70236a2009-09-21 10:42:27 -070013009/* Set up chip specific display functions */
13010static void intel_init_display(struct drm_device *dev)
13011{
13012 struct drm_i915_private *dev_priv = dev->dev_private;
13013
Daniel Vetteree9300b2013-06-03 22:40:22 +020013014 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
13015 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030013016 else if (IS_CHERRYVIEW(dev))
13017 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020013018 else if (IS_VALLEYVIEW(dev))
13019 dev_priv->display.find_dpll = vlv_find_best_dpll;
13020 else if (IS_PINEVIEW(dev))
13021 dev_priv->display.find_dpll = pnv_find_best_dpll;
13022 else
13023 dev_priv->display.find_dpll = i9xx_find_best_dpll;
13024
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000013025 if (INTEL_INFO(dev)->gen >= 9) {
13026 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013027 dev_priv->display.get_initial_plane_config =
13028 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000013029 dev_priv->display.crtc_compute_clock =
13030 haswell_crtc_compute_clock;
13031 dev_priv->display.crtc_enable = haswell_crtc_enable;
13032 dev_priv->display.crtc_disable = haswell_crtc_disable;
13033 dev_priv->display.off = ironlake_crtc_off;
13034 dev_priv->display.update_primary_plane =
13035 skylake_update_primary_plane;
13036 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013037 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013038 dev_priv->display.get_initial_plane_config =
13039 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020013040 dev_priv->display.crtc_compute_clock =
13041 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020013042 dev_priv->display.crtc_enable = haswell_crtc_enable;
13043 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030013044 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000013045 dev_priv->display.update_primary_plane =
13046 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030013047 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013048 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013049 dev_priv->display.get_initial_plane_config =
13050 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020013051 dev_priv->display.crtc_compute_clock =
13052 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020013053 dev_priv->display.crtc_enable = ironlake_crtc_enable;
13054 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013055 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070013056 dev_priv->display.update_primary_plane =
13057 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070013058 } else if (IS_VALLEYVIEW(dev)) {
13059 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013060 dev_priv->display.get_initial_plane_config =
13061 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020013062 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070013063 dev_priv->display.crtc_enable = valleyview_crtc_enable;
13064 dev_priv->display.crtc_disable = i9xx_crtc_disable;
13065 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070013066 dev_priv->display.update_primary_plane =
13067 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070013068 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013069 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013070 dev_priv->display.get_initial_plane_config =
13071 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020013072 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020013073 dev_priv->display.crtc_enable = i9xx_crtc_enable;
13074 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013075 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070013076 dev_priv->display.update_primary_plane =
13077 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070013078 }
Jesse Barnese70236a2009-09-21 10:42:27 -070013079
Jesse Barnese70236a2009-09-21 10:42:27 -070013080 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070013081 if (IS_VALLEYVIEW(dev))
13082 dev_priv->display.get_display_clock_speed =
13083 valleyview_get_display_clock_speed;
13084 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070013085 dev_priv->display.get_display_clock_speed =
13086 i945_get_display_clock_speed;
13087 else if (IS_I915G(dev))
13088 dev_priv->display.get_display_clock_speed =
13089 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020013090 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070013091 dev_priv->display.get_display_clock_speed =
13092 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020013093 else if (IS_PINEVIEW(dev))
13094 dev_priv->display.get_display_clock_speed =
13095 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070013096 else if (IS_I915GM(dev))
13097 dev_priv->display.get_display_clock_speed =
13098 i915gm_get_display_clock_speed;
13099 else if (IS_I865G(dev))
13100 dev_priv->display.get_display_clock_speed =
13101 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020013102 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070013103 dev_priv->display.get_display_clock_speed =
13104 i855_get_display_clock_speed;
13105 else /* 852, 830 */
13106 dev_priv->display.get_display_clock_speed =
13107 i830_get_display_clock_speed;
13108
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013109 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013110 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013111 } else if (IS_GEN6(dev)) {
13112 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013113 } else if (IS_IVYBRIDGE(dev)) {
13114 /* FIXME: detect B0+ stepping and use auto training */
13115 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013116 dev_priv->display.modeset_global_resources =
13117 ivb_modeset_global_resources;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030013118 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013119 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Jesse Barnes30a970c2013-11-04 13:48:12 -080013120 } else if (IS_VALLEYVIEW(dev)) {
13121 dev_priv->display.modeset_global_resources =
13122 valleyview_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070013123 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070013124
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070013125 switch (INTEL_INFO(dev)->gen) {
13126 case 2:
13127 dev_priv->display.queue_flip = intel_gen2_queue_flip;
13128 break;
13129
13130 case 3:
13131 dev_priv->display.queue_flip = intel_gen3_queue_flip;
13132 break;
13133
13134 case 4:
13135 case 5:
13136 dev_priv->display.queue_flip = intel_gen4_queue_flip;
13137 break;
13138
13139 case 6:
13140 dev_priv->display.queue_flip = intel_gen6_queue_flip;
13141 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070013142 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070013143 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070013144 dev_priv->display.queue_flip = intel_gen7_queue_flip;
13145 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000013146 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000013147 /* Drop through - unsupported since execlist only. */
13148 default:
13149 /* Default just returns -ENODEV to indicate unsupported */
13150 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070013151 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020013152
13153 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030013154
13155 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070013156}
13157
Jesse Barnesb690e962010-07-19 13:53:12 -070013158/*
13159 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
13160 * resume, or other times. This quirk makes sure that's the case for
13161 * affected systems.
13162 */
Akshay Joshi0206e352011-08-16 15:34:10 -040013163static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070013164{
13165 struct drm_i915_private *dev_priv = dev->dev_private;
13166
13167 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013168 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070013169}
13170
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030013171static void quirk_pipeb_force(struct drm_device *dev)
13172{
13173 struct drm_i915_private *dev_priv = dev->dev_private;
13174
13175 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
13176 DRM_INFO("applying pipe b force quirk\n");
13177}
13178
Keith Packard435793d2011-07-12 14:56:22 -070013179/*
13180 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
13181 */
13182static void quirk_ssc_force_disable(struct drm_device *dev)
13183{
13184 struct drm_i915_private *dev_priv = dev->dev_private;
13185 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013186 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070013187}
13188
Carsten Emde4dca20e2012-03-15 15:56:26 +010013189/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010013190 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
13191 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010013192 */
13193static void quirk_invert_brightness(struct drm_device *dev)
13194{
13195 struct drm_i915_private *dev_priv = dev->dev_private;
13196 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013197 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070013198}
13199
Scot Doyle9c72cc62014-07-03 23:27:50 +000013200/* Some VBT's incorrectly indicate no backlight is present */
13201static void quirk_backlight_present(struct drm_device *dev)
13202{
13203 struct drm_i915_private *dev_priv = dev->dev_private;
13204 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
13205 DRM_INFO("applying backlight present quirk\n");
13206}
13207
Jesse Barnesb690e962010-07-19 13:53:12 -070013208struct intel_quirk {
13209 int device;
13210 int subsystem_vendor;
13211 int subsystem_device;
13212 void (*hook)(struct drm_device *dev);
13213};
13214
Egbert Eich5f85f172012-10-14 15:46:38 +020013215/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
13216struct intel_dmi_quirk {
13217 void (*hook)(struct drm_device *dev);
13218 const struct dmi_system_id (*dmi_id_list)[];
13219};
13220
13221static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
13222{
13223 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
13224 return 1;
13225}
13226
13227static const struct intel_dmi_quirk intel_dmi_quirks[] = {
13228 {
13229 .dmi_id_list = &(const struct dmi_system_id[]) {
13230 {
13231 .callback = intel_dmi_reverse_brightness,
13232 .ident = "NCR Corporation",
13233 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
13234 DMI_MATCH(DMI_PRODUCT_NAME, ""),
13235 },
13236 },
13237 { } /* terminating entry */
13238 },
13239 .hook = quirk_invert_brightness,
13240 },
13241};
13242
Ben Widawskyc43b5632012-04-16 14:07:40 -070013243static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070013244 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040013245 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070013246
Jesse Barnesb690e962010-07-19 13:53:12 -070013247 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
13248 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
13249
Jesse Barnesb690e962010-07-19 13:53:12 -070013250 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
13251 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
13252
Ville Syrjälä5f080c02014-08-15 01:22:06 +030013253 /* 830 needs to leave pipe A & dpll A up */
13254 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
13255
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030013256 /* 830 needs to leave pipe B & dpll B up */
13257 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
13258
Keith Packard435793d2011-07-12 14:56:22 -070013259 /* Lenovo U160 cannot use SSC on LVDS */
13260 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020013261
13262 /* Sony Vaio Y cannot use SSC on LVDS */
13263 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010013264
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010013265 /* Acer Aspire 5734Z must invert backlight brightness */
13266 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
13267
13268 /* Acer/eMachines G725 */
13269 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
13270
13271 /* Acer/eMachines e725 */
13272 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
13273
13274 /* Acer/Packard Bell NCL20 */
13275 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
13276
13277 /* Acer Aspire 4736Z */
13278 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020013279
13280 /* Acer Aspire 5336 */
13281 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000013282
13283 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
13284 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000013285
Scot Doyledfb3d47b2014-08-21 16:08:02 +000013286 /* Acer C720 Chromebook (Core i3 4005U) */
13287 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
13288
jens steinb2a96012014-10-28 20:25:53 +010013289 /* Apple Macbook 2,1 (Core 2 T7400) */
13290 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
13291
Scot Doyled4967d82014-07-03 23:27:52 +000013292 /* Toshiba CB35 Chromebook (Celeron 2955U) */
13293 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000013294
13295 /* HP Chromebook 14 (Celeron 2955U) */
13296 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020013297
13298 /* Dell Chromebook 11 */
13299 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070013300};
13301
13302static void intel_init_quirks(struct drm_device *dev)
13303{
13304 struct pci_dev *d = dev->pdev;
13305 int i;
13306
13307 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
13308 struct intel_quirk *q = &intel_quirks[i];
13309
13310 if (d->device == q->device &&
13311 (d->subsystem_vendor == q->subsystem_vendor ||
13312 q->subsystem_vendor == PCI_ANY_ID) &&
13313 (d->subsystem_device == q->subsystem_device ||
13314 q->subsystem_device == PCI_ANY_ID))
13315 q->hook(dev);
13316 }
Egbert Eich5f85f172012-10-14 15:46:38 +020013317 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
13318 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
13319 intel_dmi_quirks[i].hook(dev);
13320 }
Jesse Barnesb690e962010-07-19 13:53:12 -070013321}
13322
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013323/* Disable the VGA plane that we never use */
13324static void i915_disable_vga(struct drm_device *dev)
13325{
13326 struct drm_i915_private *dev_priv = dev->dev_private;
13327 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013328 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013329
Ville Syrjälä2b37c612014-01-22 21:32:38 +020013330 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013331 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070013332 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013333 sr1 = inb(VGA_SR_DATA);
13334 outb(sr1 | 1<<5, VGA_SR_DATA);
13335 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
13336 udelay(300);
13337
Ville Syrjälä01f5a622014-12-16 18:38:37 +020013338 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013339 POSTING_READ(vga_reg);
13340}
13341
Daniel Vetterf8175862012-04-10 15:50:11 +020013342void intel_modeset_init_hw(struct drm_device *dev)
13343{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030013344 intel_prepare_ddi(dev);
13345
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030013346 if (IS_VALLEYVIEW(dev))
13347 vlv_update_cdclk(dev);
13348
Daniel Vetterf8175862012-04-10 15:50:11 +020013349 intel_init_clock_gating(dev);
13350
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013351 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020013352}
13353
Jesse Barnes79e53942008-11-07 14:24:08 -080013354void intel_modeset_init(struct drm_device *dev)
13355{
Jesse Barnes652c3932009-08-17 13:31:43 -070013356 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000013357 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013358 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080013359 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080013360
13361 drm_mode_config_init(dev);
13362
13363 dev->mode_config.min_width = 0;
13364 dev->mode_config.min_height = 0;
13365
Dave Airlie019d96c2011-09-29 16:20:42 +010013366 dev->mode_config.preferred_depth = 24;
13367 dev->mode_config.prefer_shadow = 1;
13368
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000013369 dev->mode_config.allow_fb_modifiers = true;
13370
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020013371 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080013372
Jesse Barnesb690e962010-07-19 13:53:12 -070013373 intel_init_quirks(dev);
13374
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030013375 intel_init_pm(dev);
13376
Ben Widawskye3c74752013-04-05 13:12:39 -070013377 if (INTEL_INFO(dev)->num_pipes == 0)
13378 return;
13379
Jesse Barnese70236a2009-09-21 10:42:27 -070013380 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013381 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013382
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013383 if (IS_GEN2(dev)) {
13384 dev->mode_config.max_width = 2048;
13385 dev->mode_config.max_height = 2048;
13386 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070013387 dev->mode_config.max_width = 4096;
13388 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080013389 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013390 dev->mode_config.max_width = 8192;
13391 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080013392 }
Damien Lespiau068be562014-03-28 14:17:49 +000013393
Ville Syrjälädc41c152014-08-13 11:57:05 +030013394 if (IS_845G(dev) || IS_I865G(dev)) {
13395 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
13396 dev->mode_config.cursor_height = 1023;
13397 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000013398 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
13399 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
13400 } else {
13401 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
13402 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
13403 }
13404
Ben Widawsky5d4545a2013-01-17 12:45:15 -080013405 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080013406
Zhao Yakui28c97732009-10-09 11:39:41 +080013407 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013408 INTEL_INFO(dev)->num_pipes,
13409 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080013410
Damien Lespiau055e3932014-08-18 13:49:10 +010013411 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013412 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000013413 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000013414 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013415 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030013416 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000013417 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013418 }
Jesse Barnes79e53942008-11-07 14:24:08 -080013419 }
13420
Jesse Barnesf42bb702013-12-16 16:34:23 -080013421 intel_init_dpio(dev);
13422
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013423 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013424
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013425 /* Just disable it once at startup */
13426 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013427 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000013428
13429 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013430 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013431
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013432 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013433 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013434 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013435
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013436 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080013437 if (!crtc->active)
13438 continue;
13439
Jesse Barnes46f297f2014-03-07 08:57:48 -080013440 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080013441 * Note that reserving the BIOS fb up front prevents us
13442 * from stuffing other stolen allocations like the ring
13443 * on top. This prevents some ugliness at boot time, and
13444 * can even allow for smooth boot transitions if the BIOS
13445 * fb is large enough for the active pipe configuration.
13446 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013447 if (dev_priv->display.get_initial_plane_config) {
13448 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080013449 &crtc->plane_config);
13450 /*
13451 * If the fb is shared between multiple heads, we'll
13452 * just get the first one.
13453 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080013454 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013455 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080013456 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010013457}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080013458
Daniel Vetter7fad7982012-07-04 17:51:47 +020013459static void intel_enable_pipe_a(struct drm_device *dev)
13460{
13461 struct intel_connector *connector;
13462 struct drm_connector *crt = NULL;
13463 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013464 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020013465
13466 /* We can't just switch on the pipe A, we need to set things up with a
13467 * proper mode and output configuration. As a gross hack, enable pipe A
13468 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013469 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020013470 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
13471 crt = &connector->base;
13472 break;
13473 }
13474 }
13475
13476 if (!crt)
13477 return;
13478
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013479 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
13480 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020013481}
13482
Daniel Vetterfa555832012-10-10 23:14:00 +020013483static bool
13484intel_check_plane_mapping(struct intel_crtc *crtc)
13485{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013486 struct drm_device *dev = crtc->base.dev;
13487 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013488 u32 reg, val;
13489
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013490 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020013491 return true;
13492
13493 reg = DSPCNTR(!crtc->plane);
13494 val = I915_READ(reg);
13495
13496 if ((val & DISPLAY_PLANE_ENABLE) &&
13497 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13498 return false;
13499
13500 return true;
13501}
13502
Daniel Vetter24929352012-07-02 20:28:59 +020013503static void intel_sanitize_crtc(struct intel_crtc *crtc)
13504{
13505 struct drm_device *dev = crtc->base.dev;
13506 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013507 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020013508
Daniel Vetter24929352012-07-02 20:28:59 +020013509 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013510 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013511 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13512
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013513 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010013514 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030013515 if (crtc->active) {
13516 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010013517 drm_crtc_vblank_on(&crtc->base);
13518 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013519
Daniel Vetter24929352012-07-02 20:28:59 +020013520 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020013521 * disable the crtc (and hence change the state) if it is wrong. Note
13522 * that gen4+ has a fixed plane -> pipe mapping. */
13523 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020013524 struct intel_connector *connector;
13525 bool plane;
13526
Daniel Vetter24929352012-07-02 20:28:59 +020013527 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13528 crtc->base.base.id);
13529
13530 /* Pipe has the wrong plane attached and the plane is active.
13531 * Temporarily change the plane mapping and disable everything
13532 * ... */
13533 plane = crtc->plane;
13534 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020013535 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020013536 dev_priv->display.crtc_disable(&crtc->base);
13537 crtc->plane = plane;
13538
13539 /* ... and break all links. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013540 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020013541 if (connector->encoder->base.crtc != &crtc->base)
13542 continue;
13543
Egbert Eich7f1950f2014-04-25 10:56:22 +020013544 connector->base.dpms = DRM_MODE_DPMS_OFF;
13545 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013546 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013547 /* multiple connectors may have the same encoder:
13548 * handle them and break crtc link separately */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013549 for_each_intel_connector(dev, connector)
Egbert Eich7f1950f2014-04-25 10:56:22 +020013550 if (connector->encoder->base.crtc == &crtc->base) {
13551 connector->encoder->base.crtc = NULL;
13552 connector->encoder->connectors_active = false;
13553 }
Daniel Vetter24929352012-07-02 20:28:59 +020013554
13555 WARN_ON(crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080013556 crtc->base.state->enable = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013557 crtc->base.enabled = false;
13558 }
Daniel Vetter24929352012-07-02 20:28:59 +020013559
Daniel Vetter7fad7982012-07-04 17:51:47 +020013560 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13561 crtc->pipe == PIPE_A && !crtc->active) {
13562 /* BIOS forgot to enable pipe A, this mostly happens after
13563 * resume. Force-enable the pipe to fix this, the update_dpms
13564 * call below we restore the pipe to the right state, but leave
13565 * the required bits on. */
13566 intel_enable_pipe_a(dev);
13567 }
13568
Daniel Vetter24929352012-07-02 20:28:59 +020013569 /* Adjust the state of the output pipe according to whether we
13570 * have active connectors/encoders. */
13571 intel_crtc_update_dpms(&crtc->base);
13572
Matt Roper83d65732015-02-25 13:12:16 -080013573 if (crtc->active != crtc->base.state->enable) {
Daniel Vetter24929352012-07-02 20:28:59 +020013574 struct intel_encoder *encoder;
13575
13576 /* This can happen either due to bugs in the get_hw_state
13577 * functions or because the pipe is force-enabled due to the
13578 * pipe A quirk. */
13579 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13580 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080013581 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020013582 crtc->active ? "enabled" : "disabled");
13583
Matt Roper83d65732015-02-25 13:12:16 -080013584 crtc->base.state->enable = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020013585 crtc->base.enabled = crtc->active;
13586
13587 /* Because we only establish the connector -> encoder ->
13588 * crtc links if something is active, this means the
13589 * crtc is now deactivated. Break the links. connector
13590 * -> encoder links are only establish when things are
13591 * actually up, hence no need to break them. */
13592 WARN_ON(crtc->active);
13593
13594 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13595 WARN_ON(encoder->connectors_active);
13596 encoder->base.crtc = NULL;
13597 }
13598 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013599
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030013600 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010013601 /*
13602 * We start out with underrun reporting disabled to avoid races.
13603 * For correct bookkeeping mark this on active crtcs.
13604 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013605 * Also on gmch platforms we dont have any hardware bits to
13606 * disable the underrun reporting. Which means we need to start
13607 * out with underrun reporting disabled also on inactive pipes,
13608 * since otherwise we'll complain about the garbage we read when
13609 * e.g. coming up after runtime pm.
13610 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010013611 * No protection against concurrent access is required - at
13612 * worst a fifo underrun happens which also sets this to false.
13613 */
13614 crtc->cpu_fifo_underrun_disabled = true;
13615 crtc->pch_fifo_underrun_disabled = true;
13616 }
Daniel Vetter24929352012-07-02 20:28:59 +020013617}
13618
13619static void intel_sanitize_encoder(struct intel_encoder *encoder)
13620{
13621 struct intel_connector *connector;
13622 struct drm_device *dev = encoder->base.dev;
13623
13624 /* We need to check both for a crtc link (meaning that the
13625 * encoder is active and trying to read from a pipe) and the
13626 * pipe itself being active. */
13627 bool has_active_crtc = encoder->base.crtc &&
13628 to_intel_crtc(encoder->base.crtc)->active;
13629
13630 if (encoder->connectors_active && !has_active_crtc) {
13631 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13632 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013633 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013634
13635 /* Connector is active, but has no active pipe. This is
13636 * fallout from our resume register restoring. Disable
13637 * the encoder manually again. */
13638 if (encoder->base.crtc) {
13639 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13640 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013641 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013642 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013643 if (encoder->post_disable)
13644 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013645 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013646 encoder->base.crtc = NULL;
13647 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013648
13649 /* Inconsistent output/port/pipe state happens presumably due to
13650 * a bug in one of the get_hw_state functions. Or someplace else
13651 * in our code, like the register restore mess on resume. Clamp
13652 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013653 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020013654 if (connector->encoder != encoder)
13655 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013656 connector->base.dpms = DRM_MODE_DPMS_OFF;
13657 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013658 }
13659 }
13660 /* Enabled encoders without active connectors will be fixed in
13661 * the crtc fixup. */
13662}
13663
Imre Deak04098752014-02-18 00:02:16 +020013664void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013665{
13666 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013667 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013668
Imre Deak04098752014-02-18 00:02:16 +020013669 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13670 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13671 i915_disable_vga(dev);
13672 }
13673}
13674
13675void i915_redisable_vga(struct drm_device *dev)
13676{
13677 struct drm_i915_private *dev_priv = dev->dev_private;
13678
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013679 /* This function can be called both from intel_modeset_setup_hw_state or
13680 * at a very early point in our resume sequence, where the power well
13681 * structures are not yet restored. Since this function is at a very
13682 * paranoid "someone might have enabled VGA while we were not looking"
13683 * level, just check if the power well is enabled instead of trying to
13684 * follow the "don't touch the power well if we don't need it" policy
13685 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013686 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013687 return;
13688
Imre Deak04098752014-02-18 00:02:16 +020013689 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013690}
13691
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013692static bool primary_get_hw_state(struct intel_crtc *crtc)
13693{
13694 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13695
13696 if (!crtc->active)
13697 return false;
13698
13699 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13700}
13701
Daniel Vetter30e984d2013-06-05 13:34:17 +020013702static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013703{
13704 struct drm_i915_private *dev_priv = dev->dev_private;
13705 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013706 struct intel_crtc *crtc;
13707 struct intel_encoder *encoder;
13708 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013709 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013710
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013711 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013712 memset(crtc->config, 0, sizeof(*crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013713
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013714 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020013715
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013716 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013717 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013718
Matt Roper83d65732015-02-25 13:12:16 -080013719 crtc->base.state->enable = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020013720 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013721 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013722
13723 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13724 crtc->base.base.id,
13725 crtc->active ? "enabled" : "disabled");
13726 }
13727
Daniel Vetter53589012013-06-05 13:34:16 +020013728 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13729 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13730
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013731 pll->on = pll->get_hw_state(dev_priv, pll,
13732 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020013733 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013734 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013735 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013736 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020013737 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013738 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013739 }
Daniel Vetter53589012013-06-05 13:34:16 +020013740 }
Daniel Vetter53589012013-06-05 13:34:16 +020013741
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013742 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013743 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013744
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013745 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013746 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013747 }
13748
Damien Lespiaub2784e12014-08-05 11:29:37 +010013749 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013750 pipe = 0;
13751
13752 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013753 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13754 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013755 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013756 } else {
13757 encoder->base.crtc = NULL;
13758 }
13759
13760 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013761 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013762 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013763 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013764 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013765 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013766 }
13767
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013768 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020013769 if (connector->get_hw_state(connector)) {
13770 connector->base.dpms = DRM_MODE_DPMS_ON;
13771 connector->encoder->connectors_active = true;
13772 connector->base.encoder = &connector->encoder->base;
13773 } else {
13774 connector->base.dpms = DRM_MODE_DPMS_OFF;
13775 connector->base.encoder = NULL;
13776 }
13777 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13778 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013779 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013780 connector->base.encoder ? "enabled" : "disabled");
13781 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013782}
13783
13784/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13785 * and i915 state tracking structures. */
13786void intel_modeset_setup_hw_state(struct drm_device *dev,
13787 bool force_restore)
13788{
13789 struct drm_i915_private *dev_priv = dev->dev_private;
13790 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013791 struct intel_crtc *crtc;
13792 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013793 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013794
13795 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013796
Jesse Barnesbabea612013-06-26 18:57:38 +030013797 /*
13798 * Now that we have the config, copy it to each CRTC struct
13799 * Note that this could go away if we move to using crtc_config
13800 * checking everywhere.
13801 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013802 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013803 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013804 intel_mode_from_pipe_config(&crtc->base.mode,
13805 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013806 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13807 crtc->base.base.id);
13808 drm_mode_debug_printmodeline(&crtc->base.mode);
13809 }
13810 }
13811
Daniel Vetter24929352012-07-02 20:28:59 +020013812 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013813 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013814 intel_sanitize_encoder(encoder);
13815 }
13816
Damien Lespiau055e3932014-08-18 13:49:10 +010013817 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013818 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13819 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013820 intel_dump_pipe_config(crtc, crtc->config,
13821 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013822 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013823
Daniel Vetter35c95372013-07-17 06:55:04 +020013824 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13825 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13826
13827 if (!pll->on || pll->active)
13828 continue;
13829
13830 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13831
13832 pll->disable(dev_priv, pll);
13833 pll->on = false;
13834 }
13835
Pradeep Bhat30789992014-11-04 17:06:45 +000013836 if (IS_GEN9(dev))
13837 skl_wm_get_hw_state(dev);
13838 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013839 ilk_wm_get_hw_state(dev);
13840
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013841 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013842 i915_redisable_vga(dev);
13843
Daniel Vetterf30da182013-04-11 20:22:50 +020013844 /*
13845 * We need to use raw interfaces for restoring state to avoid
13846 * checking (bogus) intermediate states.
13847 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013848 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013849 struct drm_crtc *crtc =
13850 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013851
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013852 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
13853 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013854 }
13855 } else {
13856 intel_modeset_update_staged_output_state(dev);
13857 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013858
13859 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013860}
13861
13862void intel_modeset_gem_init(struct drm_device *dev)
13863{
Jesse Barnes92122782014-10-09 12:57:42 -070013864 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013865 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013866 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013867
Imre Deakae484342014-03-31 15:10:44 +030013868 mutex_lock(&dev->struct_mutex);
13869 intel_init_gt_powersave(dev);
13870 mutex_unlock(&dev->struct_mutex);
13871
Jesse Barnes92122782014-10-09 12:57:42 -070013872 /*
13873 * There may be no VBT; and if the BIOS enabled SSC we can
13874 * just keep using it to avoid unnecessary flicker. Whereas if the
13875 * BIOS isn't using it, don't assume it will work even if the VBT
13876 * indicates as much.
13877 */
13878 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
13879 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
13880 DREF_SSC1_ENABLE);
13881
Chris Wilson1833b132012-05-09 11:56:28 +010013882 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013883
13884 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013885
13886 /*
13887 * Make sure any fbs we allocated at startup are properly
13888 * pinned & fenced. When we do the allocation it's too early
13889 * for this.
13890 */
13891 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013892 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013893 obj = intel_fb_obj(c->primary->fb);
13894 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013895 continue;
13896
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000013897 if (intel_pin_and_fence_fb_obj(c->primary,
13898 c->primary->fb,
13899 NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013900 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13901 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013902 drm_framebuffer_unreference(c->primary->fb);
13903 c->primary->fb = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080013904 update_state_fb(c->primary);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013905 }
13906 }
13907 mutex_unlock(&dev->struct_mutex);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013908
13909 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013910}
13911
Imre Deak4932e2c2014-02-11 17:12:48 +020013912void intel_connector_unregister(struct intel_connector *intel_connector)
13913{
13914 struct drm_connector *connector = &intel_connector->base;
13915
13916 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013917 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013918}
13919
Jesse Barnes79e53942008-11-07 14:24:08 -080013920void intel_modeset_cleanup(struct drm_device *dev)
13921{
Jesse Barnes652c3932009-08-17 13:31:43 -070013922 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013923 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013924
Imre Deak2eb52522014-11-19 15:30:05 +020013925 intel_disable_gt_powersave(dev);
13926
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013927 intel_backlight_unregister(dev);
13928
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013929 /*
13930 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020013931 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013932 * experience fancy races otherwise.
13933 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020013934 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070013935
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013936 /*
13937 * Due to the hpd irq storm handling the hotplug work can re-arm the
13938 * poll handlers. Hence disable polling after hpd handling is shut down.
13939 */
Keith Packardf87ea762010-10-03 19:36:26 -070013940 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013941
Jesse Barnes652c3932009-08-17 13:31:43 -070013942 mutex_lock(&dev->struct_mutex);
13943
Jesse Barnes723bfd72010-10-07 16:01:13 -070013944 intel_unregister_dsm_handler();
13945
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013946 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013947
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013948 mutex_unlock(&dev->struct_mutex);
13949
Chris Wilson1630fe72011-07-08 12:22:42 +010013950 /* flush any delayed tasks or pending work */
13951 flush_scheduled_work();
13952
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013953 /* destroy the backlight and sysfs files before encoders/connectors */
13954 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013955 struct intel_connector *intel_connector;
13956
13957 intel_connector = to_intel_connector(connector);
13958 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013959 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013960
Jesse Barnes79e53942008-11-07 14:24:08 -080013961 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013962
13963 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013964
13965 mutex_lock(&dev->struct_mutex);
13966 intel_cleanup_gt_powersave(dev);
13967 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013968}
13969
Dave Airlie28d52042009-09-21 14:33:58 +100013970/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013971 * Return which encoder is currently attached for connector.
13972 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013973struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013974{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013975 return &intel_attached_encoder(connector)->base;
13976}
Jesse Barnes79e53942008-11-07 14:24:08 -080013977
Chris Wilsondf0e9242010-09-09 16:20:55 +010013978void intel_connector_attach_encoder(struct intel_connector *connector,
13979 struct intel_encoder *encoder)
13980{
13981 connector->encoder = encoder;
13982 drm_mode_connector_attach_encoder(&connector->base,
13983 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013984}
Dave Airlie28d52042009-09-21 14:33:58 +100013985
13986/*
13987 * set vga decode state - true == enable VGA decode
13988 */
13989int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13990{
13991 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013992 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013993 u16 gmch_ctrl;
13994
Chris Wilson75fa0412014-02-07 18:37:02 -020013995 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13996 DRM_ERROR("failed to read control word\n");
13997 return -EIO;
13998 }
13999
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020014000 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
14001 return 0;
14002
Dave Airlie28d52042009-09-21 14:33:58 +100014003 if (state)
14004 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
14005 else
14006 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020014007
14008 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
14009 DRM_ERROR("failed to write control word\n");
14010 return -EIO;
14011 }
14012
Dave Airlie28d52042009-09-21 14:33:58 +100014013 return 0;
14014}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014015
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014016struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030014017
14018 u32 power_well_driver;
14019
Chris Wilson63b66e52013-08-08 15:12:06 +020014020 int num_transcoders;
14021
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014022 struct intel_cursor_error_state {
14023 u32 control;
14024 u32 position;
14025 u32 base;
14026 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010014027 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014028
14029 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020014030 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014031 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030014032 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010014033 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014034
14035 struct intel_plane_error_state {
14036 u32 control;
14037 u32 stride;
14038 u32 size;
14039 u32 pos;
14040 u32 addr;
14041 u32 surface;
14042 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010014043 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020014044
14045 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020014046 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020014047 enum transcoder cpu_transcoder;
14048
14049 u32 conf;
14050
14051 u32 htotal;
14052 u32 hblank;
14053 u32 hsync;
14054 u32 vtotal;
14055 u32 vblank;
14056 u32 vsync;
14057 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014058};
14059
14060struct intel_display_error_state *
14061intel_display_capture_error_state(struct drm_device *dev)
14062{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014063 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014064 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020014065 int transcoders[] = {
14066 TRANSCODER_A,
14067 TRANSCODER_B,
14068 TRANSCODER_C,
14069 TRANSCODER_EDP,
14070 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014071 int i;
14072
Chris Wilson63b66e52013-08-08 15:12:06 +020014073 if (INTEL_INFO(dev)->num_pipes == 0)
14074 return NULL;
14075
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020014076 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014077 if (error == NULL)
14078 return NULL;
14079
Imre Deak190be112013-11-25 17:15:31 +020014080 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030014081 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
14082
Damien Lespiau055e3932014-08-18 13:49:10 +010014083 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020014084 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020014085 __intel_display_power_is_enabled(dev_priv,
14086 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020014087 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020014088 continue;
14089
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030014090 error->cursor[i].control = I915_READ(CURCNTR(i));
14091 error->cursor[i].position = I915_READ(CURPOS(i));
14092 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014093
14094 error->plane[i].control = I915_READ(DSPCNTR(i));
14095 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014096 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030014097 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014098 error->plane[i].pos = I915_READ(DSPPOS(i));
14099 }
Paulo Zanonica291362013-03-06 20:03:14 -030014100 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
14101 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014102 if (INTEL_INFO(dev)->gen >= 4) {
14103 error->plane[i].surface = I915_READ(DSPSURF(i));
14104 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
14105 }
14106
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014107 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030014108
Sonika Jindal3abfce72014-07-21 15:23:43 +053014109 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030014110 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020014111 }
14112
14113 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
14114 if (HAS_DDI(dev_priv->dev))
14115 error->num_transcoders++; /* Account for eDP. */
14116
14117 for (i = 0; i < error->num_transcoders; i++) {
14118 enum transcoder cpu_transcoder = transcoders[i];
14119
Imre Deakddf9c532013-11-27 22:02:02 +020014120 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020014121 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020014122 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020014123 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020014124 continue;
14125
Chris Wilson63b66e52013-08-08 15:12:06 +020014126 error->transcoder[i].cpu_transcoder = cpu_transcoder;
14127
14128 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
14129 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
14130 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
14131 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
14132 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
14133 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
14134 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014135 }
14136
14137 return error;
14138}
14139
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014140#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
14141
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014142void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014143intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014144 struct drm_device *dev,
14145 struct intel_display_error_state *error)
14146{
Damien Lespiau055e3932014-08-18 13:49:10 +010014147 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014148 int i;
14149
Chris Wilson63b66e52013-08-08 15:12:06 +020014150 if (!error)
14151 return;
14152
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014153 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020014154 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014155 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030014156 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010014157 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014158 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020014159 err_printf(m, " Power: %s\n",
14160 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014161 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030014162 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014163
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014164 err_printf(m, "Plane [%d]:\n", i);
14165 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
14166 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014167 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014168 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
14169 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014170 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030014171 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014172 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014173 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014174 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
14175 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014176 }
14177
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014178 err_printf(m, "Cursor [%d]:\n", i);
14179 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
14180 err_printf(m, " POS: %08x\n", error->cursor[i].position);
14181 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014182 }
Chris Wilson63b66e52013-08-08 15:12:06 +020014183
14184 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010014185 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020014186 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020014187 err_printf(m, " Power: %s\n",
14188 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020014189 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
14190 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
14191 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
14192 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
14193 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
14194 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
14195 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
14196 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014197}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014198
14199void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
14200{
14201 struct intel_crtc *crtc;
14202
14203 for_each_intel_crtc(dev, crtc) {
14204 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014205
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020014206 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014207
14208 work = crtc->unpin_work;
14209
14210 if (work && work->event &&
14211 work->event->base.file_priv == file) {
14212 kfree(work->event);
14213 work->event = NULL;
14214 }
14215
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020014216 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014217 }
14218}