blob: c63adef3e91c13e68d1d6524095a7781014b9e0c [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Matt Roperc196e1d2015-01-21 16:35:48 -080040#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/drm_dp_helper.h>
42#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070043#include <drm/drm_plane_helper.h>
44#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080045#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Matt Roper465c1202014-05-29 08:06:54 -070047/* Primary plane formats supported by all gen */
48#define COMMON_PRIMARY_FORMATS \
49 DRM_FORMAT_C8, \
50 DRM_FORMAT_RGB565, \
51 DRM_FORMAT_XRGB8888, \
52 DRM_FORMAT_ARGB8888
53
54/* Primary plane formats for gen <= 3 */
55static const uint32_t intel_primary_formats_gen2[] = {
56 COMMON_PRIMARY_FORMATS,
57 DRM_FORMAT_XRGB1555,
58 DRM_FORMAT_ARGB1555,
59};
60
61/* Primary plane formats for gen >= 4 */
62static const uint32_t intel_primary_formats_gen4[] = {
63 COMMON_PRIMARY_FORMATS, \
64 DRM_FORMAT_XBGR8888,
65 DRM_FORMAT_ABGR8888,
66 DRM_FORMAT_XRGB2101010,
67 DRM_FORMAT_ARGB2101010,
68 DRM_FORMAT_XBGR2101010,
69 DRM_FORMAT_ABGR2101010,
70};
71
Matt Roper3d7d6512014-06-10 08:28:13 -070072/* Cursor formats */
73static const uint32_t intel_cursor_formats[] = {
74 DRM_FORMAT_ARGB8888,
75};
76
Chris Wilson6b383a72010-09-13 13:54:26 +010077static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080078
Jesse Barnesf1f644d2013-06-27 00:39:25 +030079static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020080 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030081static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020082 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030083
Damien Lespiaue7457a92013-08-08 22:28:59 +010084static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
85 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080086static int intel_framebuffer_init(struct drm_device *dev,
87 struct intel_framebuffer *ifb,
88 struct drm_mode_fb_cmd2 *mode_cmd,
89 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020090static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
91static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020092static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070093 struct intel_link_m_n *m_n,
94 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020095static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020096static void haswell_set_pipeconf(struct drm_crtc *crtc);
97static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +020098static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020099 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200100static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200101 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800102static void intel_begin_crtc_commit(struct drm_crtc *crtc);
103static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100104
Dave Airlie0e32b392014-05-02 14:02:48 +1000105static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
106{
107 if (!connector->mst_port)
108 return connector->encoder;
109 else
110 return &connector->mst_port->mst_encoders[pipe]->base;
111}
112
Jesse Barnes79e53942008-11-07 14:24:08 -0800113typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800115} intel_range_t;
116
117typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 int dot_limit;
119 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800120} intel_p2_t;
121
Ma Lingd4906092009-03-18 20:13:27 +0800122typedef struct intel_limit intel_limit_t;
123struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 intel_range_t dot, vco, n, m, m1, m2, p, p1;
125 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800126};
Jesse Barnes79e53942008-11-07 14:24:08 -0800127
Daniel Vetterd2acd212012-10-20 20:57:43 +0200128int
129intel_pch_rawclk(struct drm_device *dev)
130{
131 struct drm_i915_private *dev_priv = dev->dev_private;
132
133 WARN_ON(!HAS_PCH_SPLIT(dev));
134
135 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
136}
137
Chris Wilson021357a2010-09-07 20:54:59 +0100138static inline u32 /* units of 100MHz */
139intel_fdi_link_freq(struct drm_device *dev)
140{
Chris Wilson8b99e682010-10-13 09:59:17 +0100141 if (IS_GEN5(dev)) {
142 struct drm_i915_private *dev_priv = dev->dev_private;
143 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
144 } else
145 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100146}
147
Daniel Vetter5d536e22013-07-06 12:52:06 +0200148static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400149 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200150 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200151 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400152 .m = { .min = 96, .max = 140 },
153 .m1 = { .min = 18, .max = 26 },
154 .m2 = { .min = 6, .max = 16 },
155 .p = { .min = 4, .max = 128 },
156 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700157 .p2 = { .dot_limit = 165000,
158 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700159};
160
Daniel Vetter5d536e22013-07-06 12:52:06 +0200161static const intel_limit_t intel_limits_i8xx_dvo = {
162 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200163 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200164 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200165 .m = { .min = 96, .max = 140 },
166 .m1 = { .min = 18, .max = 26 },
167 .m2 = { .min = 6, .max = 16 },
168 .p = { .min = 4, .max = 128 },
169 .p1 = { .min = 2, .max = 33 },
170 .p2 = { .dot_limit = 165000,
171 .p2_slow = 4, .p2_fast = 4 },
172};
173
Keith Packarde4b36692009-06-05 19:22:17 -0700174static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400175 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200176 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200177 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400178 .m = { .min = 96, .max = 140 },
179 .m1 = { .min = 18, .max = 26 },
180 .m2 = { .min = 6, .max = 16 },
181 .p = { .min = 4, .max = 128 },
182 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .p2 = { .dot_limit = 165000,
184 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700185};
Eric Anholt273e27c2011-03-30 13:01:10 -0700186
Keith Packarde4b36692009-06-05 19:22:17 -0700187static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400188 .dot = { .min = 20000, .max = 400000 },
189 .vco = { .min = 1400000, .max = 2800000 },
190 .n = { .min = 1, .max = 6 },
191 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100192 .m1 = { .min = 8, .max = 18 },
193 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400194 .p = { .min = 5, .max = 80 },
195 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700196 .p2 = { .dot_limit = 200000,
197 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700198};
199
200static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400201 .dot = { .min = 20000, .max = 400000 },
202 .vco = { .min = 1400000, .max = 2800000 },
203 .n = { .min = 1, .max = 6 },
204 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100205 .m1 = { .min = 8, .max = 18 },
206 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 .p = { .min = 7, .max = 98 },
208 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700209 .p2 = { .dot_limit = 112000,
210 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Eric Anholt273e27c2011-03-30 13:01:10 -0700213
Keith Packarde4b36692009-06-05 19:22:17 -0700214static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700215 .dot = { .min = 25000, .max = 270000 },
216 .vco = { .min = 1750000, .max = 3500000},
217 .n = { .min = 1, .max = 4 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 10, .max = 30 },
222 .p1 = { .min = 1, .max = 3},
223 .p2 = { .dot_limit = 270000,
224 .p2_slow = 10,
225 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800226 },
Keith Packarde4b36692009-06-05 19:22:17 -0700227};
228
229static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 22000, .max = 400000 },
231 .vco = { .min = 1750000, .max = 3500000},
232 .n = { .min = 1, .max = 4 },
233 .m = { .min = 104, .max = 138 },
234 .m1 = { .min = 16, .max = 23 },
235 .m2 = { .min = 5, .max = 11 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8},
238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
242static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 20000, .max = 115000 },
244 .vco = { .min = 1750000, .max = 3500000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 104, .max = 138 },
247 .m1 = { .min = 17, .max = 23 },
248 .m2 = { .min = 5, .max = 11 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 0,
252 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800253 },
Keith Packarde4b36692009-06-05 19:22:17 -0700254};
255
256static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700257 .dot = { .min = 80000, .max = 224000 },
258 .vco = { .min = 1750000, .max = 3500000 },
259 .n = { .min = 1, .max = 3 },
260 .m = { .min = 104, .max = 138 },
261 .m1 = { .min = 17, .max = 23 },
262 .m2 = { .min = 5, .max = 11 },
263 .p = { .min = 14, .max = 42 },
264 .p1 = { .min = 2, .max = 6 },
265 .p2 = { .dot_limit = 0,
266 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800267 },
Keith Packarde4b36692009-06-05 19:22:17 -0700268};
269
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500270static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400271 .dot = { .min = 20000, .max = 400000},
272 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .n = { .min = 3, .max = 6 },
275 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .m1 = { .min = 0, .max = 0 },
278 .m2 = { .min = 0, .max = 254 },
279 .p = { .min = 5, .max = 80 },
280 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700281 .p2 = { .dot_limit = 200000,
282 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500285static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400286 .dot = { .min = 20000, .max = 400000 },
287 .vco = { .min = 1700000, .max = 3500000 },
288 .n = { .min = 3, .max = 6 },
289 .m = { .min = 2, .max = 256 },
290 .m1 = { .min = 0, .max = 0 },
291 .m2 = { .min = 0, .max = 254 },
292 .p = { .min = 7, .max = 112 },
293 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700294 .p2 = { .dot_limit = 112000,
295 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700296};
297
Eric Anholt273e27c2011-03-30 13:01:10 -0700298/* Ironlake / Sandybridge
299 *
300 * We calculate clock using (register_value + 2) for N/M1/M2, so here
301 * the range value for them is (actual_value - 2).
302 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800303static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .dot = { .min = 25000, .max = 350000 },
305 .vco = { .min = 1760000, .max = 3510000 },
306 .n = { .min = 1, .max = 5 },
307 .m = { .min = 79, .max = 127 },
308 .m1 = { .min = 12, .max = 22 },
309 .m2 = { .min = 5, .max = 9 },
310 .p = { .min = 5, .max = 80 },
311 .p1 = { .min = 1, .max = 8 },
312 .p2 = { .dot_limit = 225000,
313 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800316static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 25000, .max = 350000 },
318 .vco = { .min = 1760000, .max = 3510000 },
319 .n = { .min = 1, .max = 3 },
320 .m = { .min = 79, .max = 118 },
321 .m1 = { .min = 12, .max = 22 },
322 .m2 = { .min = 5, .max = 9 },
323 .p = { .min = 28, .max = 112 },
324 .p1 = { .min = 2, .max = 8 },
325 .p2 = { .dot_limit = 225000,
326 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800327};
328
329static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 350000 },
331 .vco = { .min = 1760000, .max = 3510000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 79, .max = 127 },
334 .m1 = { .min = 12, .max = 22 },
335 .m2 = { .min = 5, .max = 9 },
336 .p = { .min = 14, .max = 56 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 225000,
339 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800340};
341
Eric Anholt273e27c2011-03-30 13:01:10 -0700342/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 25000, .max = 350000 },
345 .vco = { .min = 1760000, .max = 3510000 },
346 .n = { .min = 1, .max = 2 },
347 .m = { .min = 79, .max = 126 },
348 .m1 = { .min = 12, .max = 22 },
349 .m2 = { .min = 5, .max = 9 },
350 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400351 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700352 .p2 = { .dot_limit = 225000,
353 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800354};
355
356static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700357 .dot = { .min = 25000, .max = 350000 },
358 .vco = { .min = 1760000, .max = 3510000 },
359 .n = { .min = 1, .max = 3 },
360 .m = { .min = 79, .max = 126 },
361 .m1 = { .min = 12, .max = 22 },
362 .m2 = { .min = 5, .max = 9 },
363 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 .p2 = { .dot_limit = 225000,
366 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800367};
368
Ville Syrjälädc730512013-09-24 21:26:30 +0300369static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300370 /*
371 * These are the data rate limits (measured in fast clocks)
372 * since those are the strictest limits we have. The fast
373 * clock and actual rate limits are more relaxed, so checking
374 * them would make no difference.
375 */
376 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200377 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700378 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700379 .m1 = { .min = 2, .max = 3 },
380 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300381 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300382 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700383};
384
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300385static const intel_limit_t intel_limits_chv = {
386 /*
387 * These are the data rate limits (measured in fast clocks)
388 * since those are the strictest limits we have. The fast
389 * clock and actual rate limits are more relaxed, so checking
390 * them would make no difference.
391 */
392 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200393 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300394 .n = { .min = 1, .max = 1 },
395 .m1 = { .min = 2, .max = 2 },
396 .m2 = { .min = 24 << 22, .max = 175 << 22 },
397 .p1 = { .min = 2, .max = 4 },
398 .p2 = { .p2_slow = 1, .p2_fast = 14 },
399};
400
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300401static void vlv_clock(int refclk, intel_clock_t *clock)
402{
403 clock->m = clock->m1 * clock->m2;
404 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200405 if (WARN_ON(clock->n == 0 || clock->p == 0))
406 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300407 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
408 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300409}
410
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300411/**
412 * Returns whether any output on the specified pipe is of the specified type
413 */
Damien Lespiau40935612014-10-29 11:16:59 +0000414bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300415{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300416 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300417 struct intel_encoder *encoder;
418
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300419 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300420 if (encoder->type == type)
421 return true;
422
423 return false;
424}
425
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200426/**
427 * Returns whether any output on the specified pipe will have the specified
428 * type after a staged modeset is complete, i.e., the same as
429 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
430 * encoder->crtc.
431 */
432static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
433{
434 struct drm_device *dev = crtc->base.dev;
435 struct intel_encoder *encoder;
436
437 for_each_intel_encoder(dev, encoder)
438 if (encoder->new_crtc == crtc && encoder->type == type)
439 return true;
440
441 return false;
442}
443
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300444static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
Chris Wilson1b894b52010-12-14 20:04:54 +0000445 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800446{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300447 struct drm_device *dev = crtc->base.dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800448 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800449
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200450 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100451 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000452 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800453 limit = &intel_limits_ironlake_dual_lvds_100m;
454 else
455 limit = &intel_limits_ironlake_dual_lvds;
456 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000457 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800458 limit = &intel_limits_ironlake_single_lvds_100m;
459 else
460 limit = &intel_limits_ironlake_single_lvds;
461 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200462 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800463 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800464
465 return limit;
466}
467
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300468static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
Ma Ling044c7c42009-03-18 20:13:23 +0800469{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300470 struct drm_device *dev = crtc->base.dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800471 const intel_limit_t *limit;
472
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200473 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100474 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700475 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800476 else
Keith Packarde4b36692009-06-05 19:22:17 -0700477 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200478 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
479 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700480 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200481 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700482 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800483 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700484 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800485
486 return limit;
487}
488
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300489static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800490{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300491 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 const intel_limit_t *limit;
493
Eric Anholtbad720f2009-10-22 16:11:14 -0700494 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000495 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800496 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800497 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500498 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200499 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500500 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800501 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500502 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300503 } else if (IS_CHERRYVIEW(dev)) {
504 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700505 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300506 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100507 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200508 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100509 limit = &intel_limits_i9xx_lvds;
510 else
511 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800512 } else {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200513 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700514 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200515 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700516 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200517 else
518 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800519 }
520 return limit;
521}
522
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500523/* m1 is reserved as 0 in Pineview, n is a ring counter */
524static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800525{
Shaohua Li21778322009-02-23 15:19:16 +0800526 clock->m = clock->m2 + 2;
527 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200528 if (WARN_ON(clock->n == 0 || clock->p == 0))
529 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300530 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
531 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800532}
533
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200534static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
535{
536 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
537}
538
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200539static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800540{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200541 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800542 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200543 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
544 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300545 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
546 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800547}
548
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300549static void chv_clock(int refclk, intel_clock_t *clock)
550{
551 clock->m = clock->m1 * clock->m2;
552 clock->p = clock->p1 * clock->p2;
553 if (WARN_ON(clock->n == 0 || clock->p == 0))
554 return;
555 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
556 clock->n << 22);
557 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
558}
559
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800560#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800561/**
562 * Returns whether the given set of divisors are valid for a given refclk with
563 * the given connectors.
564 */
565
Chris Wilson1b894b52010-12-14 20:04:54 +0000566static bool intel_PLL_is_valid(struct drm_device *dev,
567 const intel_limit_t *limit,
568 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800569{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300570 if (clock->n < limit->n.min || limit->n.max < clock->n)
571 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800572 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400573 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800574 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400577 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300578
579 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
580 if (clock->m1 <= clock->m2)
581 INTELPllInvalid("m1 <= m2\n");
582
583 if (!IS_VALLEYVIEW(dev)) {
584 if (clock->p < limit->p.min || limit->p.max < clock->p)
585 INTELPllInvalid("p out of range\n");
586 if (clock->m < limit->m.min || limit->m.max < clock->m)
587 INTELPllInvalid("m out of range\n");
588 }
589
Jesse Barnes79e53942008-11-07 14:24:08 -0800590 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400591 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
593 * connector, etc., rather than just a single range.
594 */
595 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400596 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800597
598 return true;
599}
600
Ma Lingd4906092009-03-18 20:13:27 +0800601static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300602i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800603 int target, int refclk, intel_clock_t *match_clock,
604 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800605{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300606 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800607 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 int err = target;
609
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200610 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100612 * For LVDS just rely on its current settings for dual-channel.
613 * We haven't figured out how to reliably set up different
614 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800615 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100616 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 clock.p2 = limit->p2.p2_fast;
618 else
619 clock.p2 = limit->p2.p2_slow;
620 } else {
621 if (target < limit->p2.dot_limit)
622 clock.p2 = limit->p2.p2_slow;
623 else
624 clock.p2 = limit->p2.p2_fast;
625 }
626
Akshay Joshi0206e352011-08-16 15:34:10 -0400627 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800628
Zhao Yakui42158662009-11-20 11:24:18 +0800629 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
630 clock.m1++) {
631 for (clock.m2 = limit->m2.min;
632 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200633 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800634 break;
635 for (clock.n = limit->n.min;
636 clock.n <= limit->n.max; clock.n++) {
637 for (clock.p1 = limit->p1.min;
638 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800639 int this_err;
640
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200641 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000642 if (!intel_PLL_is_valid(dev, limit,
643 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800644 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800645 if (match_clock &&
646 clock.p != match_clock->p)
647 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800648
649 this_err = abs(clock.dot - target);
650 if (this_err < err) {
651 *best_clock = clock;
652 err = this_err;
653 }
654 }
655 }
656 }
657 }
658
659 return (err != target);
660}
661
Ma Lingd4906092009-03-18 20:13:27 +0800662static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300663pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200664 int target, int refclk, intel_clock_t *match_clock,
665 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200666{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300667 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200668 intel_clock_t clock;
669 int err = target;
670
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200671 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200672 /*
673 * For LVDS just rely on its current settings for dual-channel.
674 * We haven't figured out how to reliably set up different
675 * single/dual channel state, if we even can.
676 */
677 if (intel_is_dual_link_lvds(dev))
678 clock.p2 = limit->p2.p2_fast;
679 else
680 clock.p2 = limit->p2.p2_slow;
681 } else {
682 if (target < limit->p2.dot_limit)
683 clock.p2 = limit->p2.p2_slow;
684 else
685 clock.p2 = limit->p2.p2_fast;
686 }
687
688 memset(best_clock, 0, sizeof(*best_clock));
689
690 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
691 clock.m1++) {
692 for (clock.m2 = limit->m2.min;
693 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200694 for (clock.n = limit->n.min;
695 clock.n <= limit->n.max; clock.n++) {
696 for (clock.p1 = limit->p1.min;
697 clock.p1 <= limit->p1.max; clock.p1++) {
698 int this_err;
699
700 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800701 if (!intel_PLL_is_valid(dev, limit,
702 &clock))
703 continue;
704 if (match_clock &&
705 clock.p != match_clock->p)
706 continue;
707
708 this_err = abs(clock.dot - target);
709 if (this_err < err) {
710 *best_clock = clock;
711 err = this_err;
712 }
713 }
714 }
715 }
716 }
717
718 return (err != target);
719}
720
Ma Lingd4906092009-03-18 20:13:27 +0800721static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300722g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200723 int target, int refclk, intel_clock_t *match_clock,
724 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800725{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300726 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800727 intel_clock_t clock;
728 int max_n;
729 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400730 /* approximately equals target * 0.00585 */
731 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800732 found = false;
733
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200734 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100735 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800736 clock.p2 = limit->p2.p2_fast;
737 else
738 clock.p2 = limit->p2.p2_slow;
739 } else {
740 if (target < limit->p2.dot_limit)
741 clock.p2 = limit->p2.p2_slow;
742 else
743 clock.p2 = limit->p2.p2_fast;
744 }
745
746 memset(best_clock, 0, sizeof(*best_clock));
747 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200748 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800749 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200750 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800751 for (clock.m1 = limit->m1.max;
752 clock.m1 >= limit->m1.min; clock.m1--) {
753 for (clock.m2 = limit->m2.max;
754 clock.m2 >= limit->m2.min; clock.m2--) {
755 for (clock.p1 = limit->p1.max;
756 clock.p1 >= limit->p1.min; clock.p1--) {
757 int this_err;
758
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200759 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000760 if (!intel_PLL_is_valid(dev, limit,
761 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800762 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000763
764 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800765 if (this_err < err_most) {
766 *best_clock = clock;
767 err_most = this_err;
768 max_n = clock.n;
769 found = true;
770 }
771 }
772 }
773 }
774 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800775 return found;
776}
Ma Lingd4906092009-03-18 20:13:27 +0800777
Zhenyu Wang2c072452009-06-05 15:38:42 +0800778static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300779vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200780 int target, int refclk, intel_clock_t *match_clock,
781 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700782{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300783 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300784 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300785 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300786 /* min update 19.2 MHz */
787 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300788 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700789
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300790 target *= 5; /* fast clock */
791
792 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700793
794 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300795 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300796 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300797 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300798 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300799 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700800 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300801 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300802 unsigned int ppm, diff;
803
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300804 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
805 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300806
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300807 vlv_clock(refclk, &clock);
808
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300809 if (!intel_PLL_is_valid(dev, limit,
810 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300811 continue;
812
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300813 diff = abs(clock.dot - target);
814 ppm = div_u64(1000000ULL * diff, target);
815
816 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300817 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300818 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300819 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300820 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300821
Ville Syrjäläc6861222013-09-24 21:26:21 +0300822 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300823 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300824 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300825 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700826 }
827 }
828 }
829 }
830 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700831
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300832 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700833}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700834
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300835static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300836chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300837 int target, int refclk, intel_clock_t *match_clock,
838 intel_clock_t *best_clock)
839{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300840 struct drm_device *dev = crtc->base.dev;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300841 intel_clock_t clock;
842 uint64_t m2;
843 int found = false;
844
845 memset(best_clock, 0, sizeof(*best_clock));
846
847 /*
848 * Based on hardware doc, the n always set to 1, and m1 always
849 * set to 2. If requires to support 200Mhz refclk, we need to
850 * revisit this because n may not 1 anymore.
851 */
852 clock.n = 1, clock.m1 = 2;
853 target *= 5; /* fast clock */
854
855 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
856 for (clock.p2 = limit->p2.p2_fast;
857 clock.p2 >= limit->p2.p2_slow;
858 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
859
860 clock.p = clock.p1 * clock.p2;
861
862 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
863 clock.n) << 22, refclk * clock.m1);
864
865 if (m2 > INT_MAX/clock.m1)
866 continue;
867
868 clock.m2 = m2;
869
870 chv_clock(refclk, &clock);
871
872 if (!intel_PLL_is_valid(dev, limit, &clock))
873 continue;
874
875 /* based on hardware requirement, prefer bigger p
876 */
877 if (clock.p > best_clock->p) {
878 *best_clock = clock;
879 found = true;
880 }
881 }
882 }
883
884 return found;
885}
886
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300887bool intel_crtc_active(struct drm_crtc *crtc)
888{
889 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
890
891 /* Be paranoid as we can arrive here with only partial
892 * state retrieved from the hardware during setup.
893 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100894 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300895 * as Haswell has gained clock readout/fastboot support.
896 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000897 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300898 * properly reconstruct framebuffers.
899 */
Matt Roperf4510a22014-04-01 15:22:40 -0700900 return intel_crtc->active && crtc->primary->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200901 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300902}
903
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200904enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
905 enum pipe pipe)
906{
907 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
908 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
909
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200910 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200911}
912
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300913static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
914{
915 struct drm_i915_private *dev_priv = dev->dev_private;
916 u32 reg = PIPEDSL(pipe);
917 u32 line1, line2;
918 u32 line_mask;
919
920 if (IS_GEN2(dev))
921 line_mask = DSL_LINEMASK_GEN2;
922 else
923 line_mask = DSL_LINEMASK_GEN3;
924
925 line1 = I915_READ(reg) & line_mask;
926 mdelay(5);
927 line2 = I915_READ(reg) & line_mask;
928
929 return line1 == line2;
930}
931
Keith Packardab7ad7f2010-10-03 00:33:06 -0700932/*
933 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300934 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700935 *
936 * After disabling a pipe, we can't wait for vblank in the usual way,
937 * spinning on the vblank interrupt status bit, since we won't actually
938 * see an interrupt when the pipe is disabled.
939 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700940 * On Gen4 and above:
941 * wait for the pipe register state bit to turn off
942 *
943 * Otherwise:
944 * wait for the display line value to settle (it usually
945 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100946 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700947 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300948static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700949{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300950 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700951 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200952 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300953 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700954
Keith Packardab7ad7f2010-10-03 00:33:06 -0700955 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200956 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700957
Keith Packardab7ad7f2010-10-03 00:33:06 -0700958 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100959 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
960 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200961 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700962 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700963 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300964 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200965 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700966 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800967}
968
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000969/*
970 * ibx_digital_port_connected - is the specified port connected?
971 * @dev_priv: i915 private structure
972 * @port: the port to test
973 *
974 * Returns true if @port is connected, false otherwise.
975 */
976bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
977 struct intel_digital_port *port)
978{
979 u32 bit;
980
Damien Lespiauc36346e2012-12-13 16:09:03 +0000981 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +0200982 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000983 case PORT_B:
984 bit = SDE_PORTB_HOTPLUG;
985 break;
986 case PORT_C:
987 bit = SDE_PORTC_HOTPLUG;
988 break;
989 case PORT_D:
990 bit = SDE_PORTD_HOTPLUG;
991 break;
992 default:
993 return true;
994 }
995 } else {
Robin Schroereba905b2014-05-18 02:24:50 +0200996 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000997 case PORT_B:
998 bit = SDE_PORTB_HOTPLUG_CPT;
999 break;
1000 case PORT_C:
1001 bit = SDE_PORTC_HOTPLUG_CPT;
1002 break;
1003 case PORT_D:
1004 bit = SDE_PORTD_HOTPLUG_CPT;
1005 break;
1006 default:
1007 return true;
1008 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001009 }
1010
1011 return I915_READ(SDEISR) & bit;
1012}
1013
Jesse Barnesb24e7172011-01-04 15:09:30 -08001014static const char *state_string(bool enabled)
1015{
1016 return enabled ? "on" : "off";
1017}
1018
1019/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001020void assert_pll(struct drm_i915_private *dev_priv,
1021 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001022{
1023 int reg;
1024 u32 val;
1025 bool cur_state;
1026
1027 reg = DPLL(pipe);
1028 val = I915_READ(reg);
1029 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001030 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001031 "PLL state assertion failure (expected %s, current %s)\n",
1032 state_string(state), state_string(cur_state));
1033}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001034
Jani Nikula23538ef2013-08-27 15:12:22 +03001035/* XXX: the dsi pll is shared between MIPI DSI ports */
1036static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1037{
1038 u32 val;
1039 bool cur_state;
1040
1041 mutex_lock(&dev_priv->dpio_lock);
1042 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1043 mutex_unlock(&dev_priv->dpio_lock);
1044
1045 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001046 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001047 "DSI PLL state assertion failure (expected %s, current %s)\n",
1048 state_string(state), state_string(cur_state));
1049}
1050#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1051#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1052
Daniel Vetter55607e82013-06-16 21:42:39 +02001053struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001054intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001055{
Daniel Vettere2b78262013-06-07 23:10:03 +02001056 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1057
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001058 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001059 return NULL;
1060
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001061 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001062}
1063
Jesse Barnesb24e7172011-01-04 15:09:30 -08001064/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001065void assert_shared_dpll(struct drm_i915_private *dev_priv,
1066 struct intel_shared_dpll *pll,
1067 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001068{
Jesse Barnes040484a2011-01-03 12:14:26 -08001069 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001070 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001071
Chris Wilson92b27b02012-05-20 18:10:50 +01001072 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001073 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001074 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001075
Daniel Vetter53589012013-06-05 13:34:16 +02001076 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001077 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001078 "%s assertion failure (expected %s, current %s)\n",
1079 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001080}
Jesse Barnes040484a2011-01-03 12:14:26 -08001081
1082static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1083 enum pipe pipe, bool state)
1084{
1085 int reg;
1086 u32 val;
1087 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001088 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1089 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001090
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001091 if (HAS_DDI(dev_priv->dev)) {
1092 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001093 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001094 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001095 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001096 } else {
1097 reg = FDI_TX_CTL(pipe);
1098 val = I915_READ(reg);
1099 cur_state = !!(val & FDI_TX_ENABLE);
1100 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001101 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001102 "FDI TX state assertion failure (expected %s, current %s)\n",
1103 state_string(state), state_string(cur_state));
1104}
1105#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1106#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1107
1108static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1109 enum pipe pipe, bool state)
1110{
1111 int reg;
1112 u32 val;
1113 bool cur_state;
1114
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001115 reg = FDI_RX_CTL(pipe);
1116 val = I915_READ(reg);
1117 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001118 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001119 "FDI RX state assertion failure (expected %s, current %s)\n",
1120 state_string(state), state_string(cur_state));
1121}
1122#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1123#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1124
1125static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1126 enum pipe pipe)
1127{
1128 int reg;
1129 u32 val;
1130
1131 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001132 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001133 return;
1134
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001135 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001136 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001137 return;
1138
Jesse Barnes040484a2011-01-03 12:14:26 -08001139 reg = FDI_TX_CTL(pipe);
1140 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001141 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001142}
1143
Daniel Vetter55607e82013-06-16 21:42:39 +02001144void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1145 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001146{
1147 int reg;
1148 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001149 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001150
1151 reg = FDI_RX_CTL(pipe);
1152 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001153 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001154 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001155 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1156 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001157}
1158
Daniel Vetterb680c372014-09-19 18:27:27 +02001159void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1160 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001161{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001162 struct drm_device *dev = dev_priv->dev;
1163 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001164 u32 val;
1165 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001166 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001167
Jani Nikulabedd4db2014-08-22 15:04:13 +03001168 if (WARN_ON(HAS_DDI(dev)))
1169 return;
1170
1171 if (HAS_PCH_SPLIT(dev)) {
1172 u32 port_sel;
1173
Jesse Barnesea0760c2011-01-04 15:09:32 -08001174 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001175 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1176
1177 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1178 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1179 panel_pipe = PIPE_B;
1180 /* XXX: else fix for eDP */
1181 } else if (IS_VALLEYVIEW(dev)) {
1182 /* presumably write lock depends on pipe, not port select */
1183 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1184 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001185 } else {
1186 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001187 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1188 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001189 }
1190
1191 val = I915_READ(pp_reg);
1192 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001193 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001194 locked = false;
1195
Rob Clarke2c719b2014-12-15 13:56:32 -05001196 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001197 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001198 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001199}
1200
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001201static void assert_cursor(struct drm_i915_private *dev_priv,
1202 enum pipe pipe, bool state)
1203{
1204 struct drm_device *dev = dev_priv->dev;
1205 bool cur_state;
1206
Paulo Zanonid9d82082014-02-27 16:30:56 -03001207 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001208 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001209 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001210 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001211
Rob Clarke2c719b2014-12-15 13:56:32 -05001212 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001213 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1214 pipe_name(pipe), state_string(state), state_string(cur_state));
1215}
1216#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1217#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1218
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001219void assert_pipe(struct drm_i915_private *dev_priv,
1220 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001221{
1222 int reg;
1223 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001224 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001225 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1226 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001227
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001228 /* if we need the pipe quirk it must be always on */
1229 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1230 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001231 state = true;
1232
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001233 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001234 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001235 cur_state = false;
1236 } else {
1237 reg = PIPECONF(cpu_transcoder);
1238 val = I915_READ(reg);
1239 cur_state = !!(val & PIPECONF_ENABLE);
1240 }
1241
Rob Clarke2c719b2014-12-15 13:56:32 -05001242 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001243 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001244 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001245}
1246
Chris Wilson931872f2012-01-16 23:01:13 +00001247static void assert_plane(struct drm_i915_private *dev_priv,
1248 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249{
1250 int reg;
1251 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001252 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001253
1254 reg = DSPCNTR(plane);
1255 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001256 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001257 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001258 "plane %c assertion failure (expected %s, current %s)\n",
1259 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001260}
1261
Chris Wilson931872f2012-01-16 23:01:13 +00001262#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1263#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1264
Jesse Barnesb24e7172011-01-04 15:09:30 -08001265static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1266 enum pipe pipe)
1267{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001268 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001269 int reg, i;
1270 u32 val;
1271 int cur_pipe;
1272
Ville Syrjälä653e1022013-06-04 13:49:05 +03001273 /* Primary planes are fixed to pipes on gen4+ */
1274 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001275 reg = DSPCNTR(pipe);
1276 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001277 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001278 "plane %c assertion failure, should be disabled but not\n",
1279 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001280 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001281 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001282
Jesse Barnesb24e7172011-01-04 15:09:30 -08001283 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001284 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001285 reg = DSPCNTR(i);
1286 val = I915_READ(reg);
1287 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1288 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001289 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001290 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1291 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001292 }
1293}
1294
Jesse Barnes19332d72013-03-28 09:55:38 -07001295static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe)
1297{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001298 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001299 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001300 u32 val;
1301
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001302 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001303 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001304 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001305 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001306 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1307 sprite, pipe_name(pipe));
1308 }
1309 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001310 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001311 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001312 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001313 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001314 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001315 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001316 }
1317 } else if (INTEL_INFO(dev)->gen >= 7) {
1318 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001319 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001320 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001321 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001322 plane_name(pipe), pipe_name(pipe));
1323 } else if (INTEL_INFO(dev)->gen >= 5) {
1324 reg = DVSCNTR(pipe);
1325 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001326 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001327 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1328 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001329 }
1330}
1331
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001332static void assert_vblank_disabled(struct drm_crtc *crtc)
1333{
Rob Clarke2c719b2014-12-15 13:56:32 -05001334 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001335 drm_crtc_vblank_put(crtc);
1336}
1337
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001338static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001339{
1340 u32 val;
1341 bool enabled;
1342
Rob Clarke2c719b2014-12-15 13:56:32 -05001343 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001344
Jesse Barnes92f25842011-01-04 15:09:34 -08001345 val = I915_READ(PCH_DREF_CONTROL);
1346 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1347 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001348 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001349}
1350
Daniel Vetterab9412b2013-05-03 11:49:46 +02001351static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1352 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001353{
1354 int reg;
1355 u32 val;
1356 bool enabled;
1357
Daniel Vetterab9412b2013-05-03 11:49:46 +02001358 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001359 val = I915_READ(reg);
1360 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001361 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001362 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1363 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001364}
1365
Keith Packard4e634382011-08-06 10:39:45 -07001366static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1367 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001368{
1369 if ((val & DP_PORT_EN) == 0)
1370 return false;
1371
1372 if (HAS_PCH_CPT(dev_priv->dev)) {
1373 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1374 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1375 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1376 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001377 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1378 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1379 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001380 } else {
1381 if ((val & DP_PIPE_MASK) != (pipe << 30))
1382 return false;
1383 }
1384 return true;
1385}
1386
Keith Packard1519b992011-08-06 10:35:34 -07001387static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1388 enum pipe pipe, u32 val)
1389{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001390 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001391 return false;
1392
1393 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001394 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001395 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001396 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1397 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1398 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001399 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001400 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001401 return false;
1402 }
1403 return true;
1404}
1405
1406static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1407 enum pipe pipe, u32 val)
1408{
1409 if ((val & LVDS_PORT_EN) == 0)
1410 return false;
1411
1412 if (HAS_PCH_CPT(dev_priv->dev)) {
1413 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1414 return false;
1415 } else {
1416 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1417 return false;
1418 }
1419 return true;
1420}
1421
1422static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1423 enum pipe pipe, u32 val)
1424{
1425 if ((val & ADPA_DAC_ENABLE) == 0)
1426 return false;
1427 if (HAS_PCH_CPT(dev_priv->dev)) {
1428 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1429 return false;
1430 } else {
1431 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1432 return false;
1433 }
1434 return true;
1435}
1436
Jesse Barnes291906f2011-02-02 12:28:03 -08001437static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001438 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001439{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001440 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001441 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001442 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001443 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001444
Rob Clarke2c719b2014-12-15 13:56:32 -05001445 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001446 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001447 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001448}
1449
1450static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1451 enum pipe pipe, int reg)
1452{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001453 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001454 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001455 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001456 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001457
Rob Clarke2c719b2014-12-15 13:56:32 -05001458 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001459 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001460 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001461}
1462
1463static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1464 enum pipe pipe)
1465{
1466 int reg;
1467 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001468
Keith Packardf0575e92011-07-25 22:12:43 -07001469 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1470 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1471 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001472
1473 reg = PCH_ADPA;
1474 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001475 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001476 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001477 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001478
1479 reg = PCH_LVDS;
1480 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001481 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001482 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001483 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001484
Paulo Zanonie2debe92013-02-18 19:00:27 -03001485 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1486 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1487 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001488}
1489
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001490static void intel_init_dpio(struct drm_device *dev)
1491{
1492 struct drm_i915_private *dev_priv = dev->dev_private;
1493
1494 if (!IS_VALLEYVIEW(dev))
1495 return;
1496
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001497 /*
1498 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1499 * CHV x1 PHY (DP/HDMI D)
1500 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1501 */
1502 if (IS_CHERRYVIEW(dev)) {
1503 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1504 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1505 } else {
1506 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1507 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001508}
1509
Ville Syrjäläd288f652014-10-28 13:20:22 +02001510static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001511 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001512{
Daniel Vetter426115c2013-07-11 22:13:42 +02001513 struct drm_device *dev = crtc->base.dev;
1514 struct drm_i915_private *dev_priv = dev->dev_private;
1515 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001516 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001517
Daniel Vetter426115c2013-07-11 22:13:42 +02001518 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001519
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001520 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001521 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1522
1523 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001524 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001525 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001526
Daniel Vetter426115c2013-07-11 22:13:42 +02001527 I915_WRITE(reg, dpll);
1528 POSTING_READ(reg);
1529 udelay(150);
1530
1531 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1532 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1533
Ville Syrjäläd288f652014-10-28 13:20:22 +02001534 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001535 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001536
1537 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001538 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001539 POSTING_READ(reg);
1540 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001541 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001542 POSTING_READ(reg);
1543 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001544 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001545 POSTING_READ(reg);
1546 udelay(150); /* wait for warmup */
1547}
1548
Ville Syrjäläd288f652014-10-28 13:20:22 +02001549static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001550 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001551{
1552 struct drm_device *dev = crtc->base.dev;
1553 struct drm_i915_private *dev_priv = dev->dev_private;
1554 int pipe = crtc->pipe;
1555 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001556 u32 tmp;
1557
1558 assert_pipe_disabled(dev_priv, crtc->pipe);
1559
1560 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1561
1562 mutex_lock(&dev_priv->dpio_lock);
1563
1564 /* Enable back the 10bit clock to display controller */
1565 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1566 tmp |= DPIO_DCLKP_EN;
1567 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1568
1569 /*
1570 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1571 */
1572 udelay(1);
1573
1574 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001575 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001576
1577 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001578 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001579 DRM_ERROR("PLL %d failed to lock\n", pipe);
1580
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001581 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001582 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001583 POSTING_READ(DPLL_MD(pipe));
1584
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001585 mutex_unlock(&dev_priv->dpio_lock);
1586}
1587
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001588static int intel_num_dvo_pipes(struct drm_device *dev)
1589{
1590 struct intel_crtc *crtc;
1591 int count = 0;
1592
1593 for_each_intel_crtc(dev, crtc)
1594 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001595 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001596
1597 return count;
1598}
1599
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001600static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001601{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001602 struct drm_device *dev = crtc->base.dev;
1603 struct drm_i915_private *dev_priv = dev->dev_private;
1604 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001605 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001606
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001607 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001608
1609 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001610 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001611
1612 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001613 if (IS_MOBILE(dev) && !IS_I830(dev))
1614 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001615
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001616 /* Enable DVO 2x clock on both PLLs if necessary */
1617 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1618 /*
1619 * It appears to be important that we don't enable this
1620 * for the current pipe before otherwise configuring the
1621 * PLL. No idea how this should be handled if multiple
1622 * DVO outputs are enabled simultaneosly.
1623 */
1624 dpll |= DPLL_DVO_2X_MODE;
1625 I915_WRITE(DPLL(!crtc->pipe),
1626 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1627 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001628
1629 /* Wait for the clocks to stabilize. */
1630 POSTING_READ(reg);
1631 udelay(150);
1632
1633 if (INTEL_INFO(dev)->gen >= 4) {
1634 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001635 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001636 } else {
1637 /* The pixel multiplier can only be updated once the
1638 * DPLL is enabled and the clocks are stable.
1639 *
1640 * So write it again.
1641 */
1642 I915_WRITE(reg, dpll);
1643 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001644
1645 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001646 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001647 POSTING_READ(reg);
1648 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001649 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001650 POSTING_READ(reg);
1651 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001652 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001653 POSTING_READ(reg);
1654 udelay(150); /* wait for warmup */
1655}
1656
1657/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001658 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001659 * @dev_priv: i915 private structure
1660 * @pipe: pipe PLL to disable
1661 *
1662 * Disable the PLL for @pipe, making sure the pipe is off first.
1663 *
1664 * Note! This is for pre-ILK only.
1665 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001666static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001667{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001668 struct drm_device *dev = crtc->base.dev;
1669 struct drm_i915_private *dev_priv = dev->dev_private;
1670 enum pipe pipe = crtc->pipe;
1671
1672 /* Disable DVO 2x clock on both PLLs if necessary */
1673 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001674 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001675 intel_num_dvo_pipes(dev) == 1) {
1676 I915_WRITE(DPLL(PIPE_B),
1677 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1678 I915_WRITE(DPLL(PIPE_A),
1679 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1680 }
1681
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001682 /* Don't disable pipe or pipe PLLs if needed */
1683 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1684 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001685 return;
1686
1687 /* Make sure the pipe isn't still relying on us */
1688 assert_pipe_disabled(dev_priv, pipe);
1689
Daniel Vetter50b44a42013-06-05 13:34:33 +02001690 I915_WRITE(DPLL(pipe), 0);
1691 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001692}
1693
Jesse Barnesf6071162013-10-01 10:41:38 -07001694static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1695{
1696 u32 val = 0;
1697
1698 /* Make sure the pipe isn't still relying on us */
1699 assert_pipe_disabled(dev_priv, pipe);
1700
Imre Deake5cbfbf2014-01-09 17:08:16 +02001701 /*
1702 * Leave integrated clock source and reference clock enabled for pipe B.
1703 * The latter is needed for VGA hotplug / manual detection.
1704 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001705 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001706 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001707 I915_WRITE(DPLL(pipe), val);
1708 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001709
1710}
1711
1712static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1713{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001714 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001715 u32 val;
1716
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001717 /* Make sure the pipe isn't still relying on us */
1718 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001719
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001720 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001721 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001722 if (pipe != PIPE_A)
1723 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1724 I915_WRITE(DPLL(pipe), val);
1725 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001726
1727 mutex_lock(&dev_priv->dpio_lock);
1728
1729 /* Disable 10bit clock to display controller */
1730 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1731 val &= ~DPIO_DCLKP_EN;
1732 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1733
Ville Syrjälä61407f62014-05-27 16:32:55 +03001734 /* disable left/right clock distribution */
1735 if (pipe != PIPE_B) {
1736 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1737 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1738 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1739 } else {
1740 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1741 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1742 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1743 }
1744
Ville Syrjäläd7520482014-04-09 13:28:59 +03001745 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001746}
1747
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001748void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1749 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001750{
1751 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001752 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001753
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001754 switch (dport->port) {
1755 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001756 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001757 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001758 break;
1759 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001760 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001761 dpll_reg = DPLL(0);
1762 break;
1763 case PORT_D:
1764 port_mask = DPLL_PORTD_READY_MASK;
1765 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001766 break;
1767 default:
1768 BUG();
1769 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001770
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001771 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001772 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001773 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001774}
1775
Daniel Vetterb14b1052014-04-24 23:55:13 +02001776static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1777{
1778 struct drm_device *dev = crtc->base.dev;
1779 struct drm_i915_private *dev_priv = dev->dev_private;
1780 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1781
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001782 if (WARN_ON(pll == NULL))
1783 return;
1784
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001785 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001786 if (pll->active == 0) {
1787 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1788 WARN_ON(pll->on);
1789 assert_shared_dpll_disabled(dev_priv, pll);
1790
1791 pll->mode_set(dev_priv, pll);
1792 }
1793}
1794
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001795/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001796 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001797 * @dev_priv: i915 private structure
1798 * @pipe: pipe PLL to enable
1799 *
1800 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1801 * drives the transcoder clock.
1802 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001803static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001804{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001805 struct drm_device *dev = crtc->base.dev;
1806 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001807 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001808
Daniel Vetter87a875b2013-06-05 13:34:19 +02001809 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001810 return;
1811
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001812 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001813 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001814
Damien Lespiau74dd6922014-07-29 18:06:17 +01001815 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001816 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001817 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001818
Daniel Vettercdbd2312013-06-05 13:34:03 +02001819 if (pll->active++) {
1820 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001821 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001822 return;
1823 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001824 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001825
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001826 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1827
Daniel Vetter46edb022013-06-05 13:34:12 +02001828 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001829 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001830 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001831}
1832
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001833static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001834{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001835 struct drm_device *dev = crtc->base.dev;
1836 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001837 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001838
Jesse Barnes92f25842011-01-04 15:09:34 -08001839 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001840 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001841 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001842 return;
1843
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001844 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001845 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001846
Daniel Vetter46edb022013-06-05 13:34:12 +02001847 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1848 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001849 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001850
Chris Wilson48da64a2012-05-13 20:16:12 +01001851 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001852 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001853 return;
1854 }
1855
Daniel Vettere9d69442013-06-05 13:34:15 +02001856 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001857 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001858 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001859 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001860
Daniel Vetter46edb022013-06-05 13:34:12 +02001861 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001862 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001863 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001864
1865 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001866}
1867
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001868static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1869 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001870{
Daniel Vetter23670b322012-11-01 09:15:30 +01001871 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001872 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001873 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001874 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001875
1876 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001877 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001878
1879 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001880 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001881 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001882
1883 /* FDI must be feeding us bits for PCH ports */
1884 assert_fdi_tx_enabled(dev_priv, pipe);
1885 assert_fdi_rx_enabled(dev_priv, pipe);
1886
Daniel Vetter23670b322012-11-01 09:15:30 +01001887 if (HAS_PCH_CPT(dev)) {
1888 /* Workaround: Set the timing override bit before enabling the
1889 * pch transcoder. */
1890 reg = TRANS_CHICKEN2(pipe);
1891 val = I915_READ(reg);
1892 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1893 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001894 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001895
Daniel Vetterab9412b2013-05-03 11:49:46 +02001896 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001897 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001898 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001899
1900 if (HAS_PCH_IBX(dev_priv->dev)) {
1901 /*
1902 * make the BPC in transcoder be consistent with
1903 * that in pipeconf reg.
1904 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001905 val &= ~PIPECONF_BPC_MASK;
1906 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001907 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001908
1909 val &= ~TRANS_INTERLACE_MASK;
1910 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001911 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001912 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001913 val |= TRANS_LEGACY_INTERLACED_ILK;
1914 else
1915 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001916 else
1917 val |= TRANS_PROGRESSIVE;
1918
Jesse Barnes040484a2011-01-03 12:14:26 -08001919 I915_WRITE(reg, val | TRANS_ENABLE);
1920 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001921 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001922}
1923
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001924static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001925 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001926{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001927 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001928
1929 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001930 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001931
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001932 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001933 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001934 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001935
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001936 /* Workaround: set timing override bit. */
1937 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001938 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001939 I915_WRITE(_TRANSA_CHICKEN2, val);
1940
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001941 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001942 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001943
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001944 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1945 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001946 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001947 else
1948 val |= TRANS_PROGRESSIVE;
1949
Daniel Vetterab9412b2013-05-03 11:49:46 +02001950 I915_WRITE(LPT_TRANSCONF, val);
1951 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001952 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001953}
1954
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001955static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1956 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001957{
Daniel Vetter23670b322012-11-01 09:15:30 +01001958 struct drm_device *dev = dev_priv->dev;
1959 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001960
1961 /* FDI relies on the transcoder */
1962 assert_fdi_tx_disabled(dev_priv, pipe);
1963 assert_fdi_rx_disabled(dev_priv, pipe);
1964
Jesse Barnes291906f2011-02-02 12:28:03 -08001965 /* Ports must be off as well */
1966 assert_pch_ports_disabled(dev_priv, pipe);
1967
Daniel Vetterab9412b2013-05-03 11:49:46 +02001968 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001969 val = I915_READ(reg);
1970 val &= ~TRANS_ENABLE;
1971 I915_WRITE(reg, val);
1972 /* wait for PCH transcoder off, transcoder state */
1973 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001974 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001975
1976 if (!HAS_PCH_IBX(dev)) {
1977 /* Workaround: Clear the timing override chicken bit again. */
1978 reg = TRANS_CHICKEN2(pipe);
1979 val = I915_READ(reg);
1980 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1981 I915_WRITE(reg, val);
1982 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001983}
1984
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001985static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001986{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001987 u32 val;
1988
Daniel Vetterab9412b2013-05-03 11:49:46 +02001989 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001990 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001991 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001992 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001993 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001994 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001995
1996 /* Workaround: clear timing override bit. */
1997 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001998 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001999 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002000}
2001
2002/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002003 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002004 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002005 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002006 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002007 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002008 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002009static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002010{
Paulo Zanoni03722642014-01-17 13:51:09 -02002011 struct drm_device *dev = crtc->base.dev;
2012 struct drm_i915_private *dev_priv = dev->dev_private;
2013 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002014 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2015 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002016 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002017 int reg;
2018 u32 val;
2019
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002020 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002021 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002022 assert_sprites_disabled(dev_priv, pipe);
2023
Paulo Zanoni681e5812012-12-06 11:12:38 -02002024 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002025 pch_transcoder = TRANSCODER_A;
2026 else
2027 pch_transcoder = pipe;
2028
Jesse Barnesb24e7172011-01-04 15:09:30 -08002029 /*
2030 * A pipe without a PLL won't actually be able to drive bits from
2031 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2032 * need the check.
2033 */
2034 if (!HAS_PCH_SPLIT(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002035 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002036 assert_dsi_pll_enabled(dev_priv);
2037 else
2038 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002039 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002040 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002041 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002042 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002043 assert_fdi_tx_pll_enabled(dev_priv,
2044 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002045 }
2046 /* FIXME: assert CPU port conditions for SNB+ */
2047 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002048
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002049 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002050 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002051 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002052 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2053 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002054 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002055 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002056
2057 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002058 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002059}
2060
2061/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002062 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002063 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002064 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002065 * Disable the pipe of @crtc, making sure that various hardware
2066 * specific requirements are met, if applicable, e.g. plane
2067 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002068 *
2069 * Will wait until the pipe has shut down before returning.
2070 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002071static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002072{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002073 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002074 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002075 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002076 int reg;
2077 u32 val;
2078
2079 /*
2080 * Make sure planes won't keep trying to pump pixels to us,
2081 * or we might hang the display.
2082 */
2083 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002084 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002085 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002086
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002087 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002088 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002089 if ((val & PIPECONF_ENABLE) == 0)
2090 return;
2091
Ville Syrjälä67adc642014-08-15 01:21:57 +03002092 /*
2093 * Double wide has implications for planes
2094 * so best keep it disabled when not needed.
2095 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002096 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002097 val &= ~PIPECONF_DOUBLE_WIDE;
2098
2099 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002100 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2101 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002102 val &= ~PIPECONF_ENABLE;
2103
2104 I915_WRITE(reg, val);
2105 if ((val & PIPECONF_ENABLE) == 0)
2106 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002107}
2108
Keith Packardd74362c2011-07-28 14:47:14 -07002109/*
2110 * Plane regs are double buffered, going from enabled->disabled needs a
2111 * trigger in order to latch. The display address reg provides this.
2112 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002113void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2114 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002115{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002116 struct drm_device *dev = dev_priv->dev;
2117 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002118
2119 I915_WRITE(reg, I915_READ(reg));
2120 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002121}
2122
Jesse Barnesb24e7172011-01-04 15:09:30 -08002123/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002124 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002125 * @plane: plane to be enabled
2126 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002127 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002128 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002129 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002130static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2131 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002132{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002133 struct drm_device *dev = plane->dev;
2134 struct drm_i915_private *dev_priv = dev->dev_private;
2135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002136
2137 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002138 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002139
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002140 if (intel_crtc->primary_enabled)
2141 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002142
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002143 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002144
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002145 dev_priv->display.update_primary_plane(crtc, plane->fb,
2146 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002147
2148 /*
2149 * BDW signals flip done immediately if the plane
2150 * is disabled, even if the plane enable is already
2151 * armed to occur at the next vblank :(
2152 */
2153 if (IS_BROADWELL(dev))
2154 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002155}
2156
Jesse Barnesb24e7172011-01-04 15:09:30 -08002157/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002158 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002159 * @plane: plane to be disabled
2160 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002161 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002162 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002164static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2165 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002166{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002167 struct drm_device *dev = plane->dev;
2168 struct drm_i915_private *dev_priv = dev->dev_private;
2169 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2170
Matt Roper32b7eee2014-12-24 07:59:06 -08002171 if (WARN_ON(!intel_crtc->active))
2172 return;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002173
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002174 if (!intel_crtc->primary_enabled)
2175 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002176
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002177 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002178
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002179 dev_priv->display.update_primary_plane(crtc, plane->fb,
2180 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002181}
2182
Chris Wilson693db182013-03-05 14:52:39 +00002183static bool need_vtd_wa(struct drm_device *dev)
2184{
2185#ifdef CONFIG_INTEL_IOMMU
2186 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2187 return true;
2188#endif
2189 return false;
2190}
2191
Damien Lespiauec2c9812015-01-20 12:51:45 +00002192int
Daniel Vetter091df6c2015-02-10 17:16:10 +00002193intel_fb_align_height(struct drm_device *dev, int height,
2194 uint32_t pixel_format,
2195 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002196{
2197 int tile_height;
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002198 uint32_t bits_per_pixel;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002199
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002200 switch (fb_format_modifier) {
2201 case DRM_FORMAT_MOD_NONE:
2202 tile_height = 1;
2203 break;
2204 case I915_FORMAT_MOD_X_TILED:
2205 tile_height = IS_GEN2(dev) ? 16 : 8;
2206 break;
2207 case I915_FORMAT_MOD_Y_TILED:
2208 tile_height = 32;
2209 break;
2210 case I915_FORMAT_MOD_Yf_TILED:
2211 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2212 switch (bits_per_pixel) {
2213 default:
2214 case 8:
2215 tile_height = 64;
2216 break;
2217 case 16:
2218 case 32:
2219 tile_height = 32;
2220 break;
2221 case 64:
2222 tile_height = 16;
2223 break;
2224 case 128:
2225 WARN_ONCE(1,
2226 "128-bit pixels are not supported for display!");
2227 tile_height = 16;
2228 break;
2229 }
2230 break;
2231 default:
2232 MISSING_CASE(fb_format_modifier);
2233 tile_height = 1;
2234 break;
2235 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002236
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002237 return ALIGN(height, tile_height);
2238}
2239
Chris Wilson127bd2a2010-07-23 23:32:05 +01002240int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002241intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2242 struct drm_framebuffer *fb,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002243 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002244{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002245 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002246 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002247 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002248 u32 alignment;
2249 int ret;
2250
Matt Roperebcdd392014-07-09 16:22:11 -07002251 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2252
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002253 switch (fb->modifier[0]) {
2254 case DRM_FORMAT_MOD_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002255 if (INTEL_INFO(dev)->gen >= 9)
2256 alignment = 256 * 1024;
2257 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002258 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002259 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002260 alignment = 4 * 1024;
2261 else
2262 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002263 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002264 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002265 if (INTEL_INFO(dev)->gen >= 9)
2266 alignment = 256 * 1024;
2267 else {
2268 /* pin() will align the object as required by fence */
2269 alignment = 0;
2270 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002271 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002272 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002273 case I915_FORMAT_MOD_Yf_TILED:
2274 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2275 "Y tiling bo slipped through, driver bug!\n"))
2276 return -EINVAL;
2277 alignment = 1 * 1024 * 1024;
2278 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002279 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002280 MISSING_CASE(fb->modifier[0]);
2281 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002282 }
2283
Chris Wilson693db182013-03-05 14:52:39 +00002284 /* Note that the w/a also requires 64 PTE of padding following the
2285 * bo. We currently fill all unused PTE with the shadow page and so
2286 * we should always have valid PTE following the scanout preventing
2287 * the VT-d warning.
2288 */
2289 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2290 alignment = 256 * 1024;
2291
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002292 /*
2293 * Global gtt pte registers are special registers which actually forward
2294 * writes to a chunk of system memory. Which means that there is no risk
2295 * that the register values disappear as soon as we call
2296 * intel_runtime_pm_put(), so it is correct to wrap only the
2297 * pin/unpin/fence and not more.
2298 */
2299 intel_runtime_pm_get(dev_priv);
2300
Chris Wilsonce453d82011-02-21 14:43:56 +00002301 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002302 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002303 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002304 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002305
2306 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2307 * fence, whereas 965+ only requires a fence if using
2308 * framebuffer compression. For simplicity, we always install
2309 * a fence as the cost is not that onerous.
2310 */
Chris Wilson06d98132012-04-17 15:31:24 +01002311 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002312 if (ret)
2313 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002314
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002315 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002316
Chris Wilsonce453d82011-02-21 14:43:56 +00002317 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002318 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002319 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002320
2321err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002322 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002323err_interruptible:
2324 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002325 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002326 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002327}
2328
Damien Lespiauf63bdb52015-02-10 19:32:24 +00002329static void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002330{
Matt Roperebcdd392014-07-09 16:22:11 -07002331 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2332
Chris Wilson1690e1e2011-12-14 13:57:08 +01002333 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002334 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002335}
2336
Daniel Vetterc2c75132012-07-05 12:17:30 +02002337/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2338 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002339unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2340 unsigned int tiling_mode,
2341 unsigned int cpp,
2342 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002343{
Chris Wilsonbc752862013-02-21 20:04:31 +00002344 if (tiling_mode != I915_TILING_NONE) {
2345 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002346
Chris Wilsonbc752862013-02-21 20:04:31 +00002347 tile_rows = *y / 8;
2348 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002349
Chris Wilsonbc752862013-02-21 20:04:31 +00002350 tiles = *x / (512/cpp);
2351 *x %= 512/cpp;
2352
2353 return tile_rows * pitch * 8 + tiles * 4096;
2354 } else {
2355 unsigned int offset;
2356
2357 offset = *y * pitch + *x * cpp;
2358 *y = 0;
2359 *x = (offset & 4095) / cpp;
2360 return offset & -4096;
2361 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002362}
2363
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002364static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002365{
2366 switch (format) {
2367 case DISPPLANE_8BPP:
2368 return DRM_FORMAT_C8;
2369 case DISPPLANE_BGRX555:
2370 return DRM_FORMAT_XRGB1555;
2371 case DISPPLANE_BGRX565:
2372 return DRM_FORMAT_RGB565;
2373 default:
2374 case DISPPLANE_BGRX888:
2375 return DRM_FORMAT_XRGB8888;
2376 case DISPPLANE_RGBX888:
2377 return DRM_FORMAT_XBGR8888;
2378 case DISPPLANE_BGRX101010:
2379 return DRM_FORMAT_XRGB2101010;
2380 case DISPPLANE_RGBX101010:
2381 return DRM_FORMAT_XBGR2101010;
2382 }
2383}
2384
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002385static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2386{
2387 switch (format) {
2388 case PLANE_CTL_FORMAT_RGB_565:
2389 return DRM_FORMAT_RGB565;
2390 default:
2391 case PLANE_CTL_FORMAT_XRGB_8888:
2392 if (rgb_order) {
2393 if (alpha)
2394 return DRM_FORMAT_ABGR8888;
2395 else
2396 return DRM_FORMAT_XBGR8888;
2397 } else {
2398 if (alpha)
2399 return DRM_FORMAT_ARGB8888;
2400 else
2401 return DRM_FORMAT_XRGB8888;
2402 }
2403 case PLANE_CTL_FORMAT_XRGB_2101010:
2404 if (rgb_order)
2405 return DRM_FORMAT_XBGR2101010;
2406 else
2407 return DRM_FORMAT_XRGB2101010;
2408 }
2409}
2410
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002411static bool
2412intel_alloc_plane_obj(struct intel_crtc *crtc,
2413 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002414{
2415 struct drm_device *dev = crtc->base.dev;
2416 struct drm_i915_gem_object *obj = NULL;
2417 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002418 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002419 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2420 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2421 PAGE_SIZE);
2422
2423 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002424
Chris Wilsonff2652e2014-03-10 08:07:02 +00002425 if (plane_config->size == 0)
2426 return false;
2427
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002428 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2429 base_aligned,
2430 base_aligned,
2431 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002432 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002433 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002434
Damien Lespiau49af4492015-01-20 12:51:44 +00002435 obj->tiling_mode = plane_config->tiling;
2436 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002437 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002438
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002439 mode_cmd.pixel_format = fb->pixel_format;
2440 mode_cmd.width = fb->width;
2441 mode_cmd.height = fb->height;
2442 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002443 mode_cmd.modifier[0] = fb->modifier[0];
2444 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002445
2446 mutex_lock(&dev->struct_mutex);
2447
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002448 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002449 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002450 DRM_DEBUG_KMS("intel fb init failed\n");
2451 goto out_unref_obj;
2452 }
2453
Daniel Vettera071fa02014-06-18 23:28:09 +02002454 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002455 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002456
2457 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2458 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002459
2460out_unref_obj:
2461 drm_gem_object_unreference(&obj->base);
2462 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002463 return false;
2464}
2465
Matt Roperafd65eb2015-02-03 13:10:04 -08002466/* Update plane->state->fb to match plane->fb after driver-internal updates */
2467static void
2468update_state_fb(struct drm_plane *plane)
2469{
2470 if (plane->fb == plane->state->fb)
2471 return;
2472
2473 if (plane->state->fb)
2474 drm_framebuffer_unreference(plane->state->fb);
2475 plane->state->fb = plane->fb;
2476 if (plane->state->fb)
2477 drm_framebuffer_reference(plane->state->fb);
2478}
2479
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002480static void
2481intel_find_plane_obj(struct intel_crtc *intel_crtc,
2482 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002483{
2484 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002485 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002486 struct drm_crtc *c;
2487 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002488 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002489
Damien Lespiau2d140302015-02-05 17:22:18 +00002490 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002491 return;
2492
Damien Lespiauf55548b2015-02-05 18:30:20 +00002493 if (intel_alloc_plane_obj(intel_crtc, plane_config)) {
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002494 struct drm_plane *primary = intel_crtc->base.primary;
2495
2496 primary->fb = &plane_config->fb->base;
2497 primary->state->crtc = &intel_crtc->base;
2498 update_state_fb(primary);
2499
Jesse Barnes484b41d2014-03-07 08:57:55 -08002500 return;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002501 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002502
Damien Lespiau2d140302015-02-05 17:22:18 +00002503 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002504
2505 /*
2506 * Failed to alloc the obj, check to see if we should share
2507 * an fb with another CRTC instead
2508 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002509 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002510 i = to_intel_crtc(c);
2511
2512 if (c == &intel_crtc->base)
2513 continue;
2514
Matt Roper2ff8fde2014-07-08 07:50:07 -07002515 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002516 continue;
2517
Matt Roper2ff8fde2014-07-08 07:50:07 -07002518 obj = intel_fb_obj(c->primary->fb);
2519 if (obj == NULL)
2520 continue;
2521
2522 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002523 struct drm_plane *primary = intel_crtc->base.primary;
2524
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002525 if (obj->tiling_mode != I915_TILING_NONE)
2526 dev_priv->preserve_bios_swizzle = true;
2527
Dave Airlie66e514c2014-04-03 07:51:54 +10002528 drm_framebuffer_reference(c->primary->fb);
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002529 primary->fb = c->primary->fb;
2530 primary->state->crtc = &intel_crtc->base;
Damien Lespiau5ba76c42015-02-05 17:22:15 +00002531 update_state_fb(intel_crtc->base.primary);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002532 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002533 break;
2534 }
2535 }
Matt Roperafd65eb2015-02-03 13:10:04 -08002536
Jesse Barnes46f297f2014-03-07 08:57:48 -08002537}
2538
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002539static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2540 struct drm_framebuffer *fb,
2541 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002542{
2543 struct drm_device *dev = crtc->dev;
2544 struct drm_i915_private *dev_priv = dev->dev_private;
2545 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002546 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002547 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002548 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002549 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002550 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302551 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002552
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002553 if (!intel_crtc->primary_enabled) {
2554 I915_WRITE(reg, 0);
2555 if (INTEL_INFO(dev)->gen >= 4)
2556 I915_WRITE(DSPSURF(plane), 0);
2557 else
2558 I915_WRITE(DSPADDR(plane), 0);
2559 POSTING_READ(reg);
2560 return;
2561 }
2562
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002563 obj = intel_fb_obj(fb);
2564 if (WARN_ON(obj == NULL))
2565 return;
2566
2567 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2568
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002569 dspcntr = DISPPLANE_GAMMA_ENABLE;
2570
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002571 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002572
2573 if (INTEL_INFO(dev)->gen < 4) {
2574 if (intel_crtc->pipe == PIPE_B)
2575 dspcntr |= DISPPLANE_SEL_PIPE_B;
2576
2577 /* pipesrc and dspsize control the size that is scaled from,
2578 * which should always be the user's requested size.
2579 */
2580 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002581 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2582 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002583 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002584 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2585 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002586 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2587 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002588 I915_WRITE(PRIMPOS(plane), 0);
2589 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002590 }
2591
Ville Syrjälä57779d02012-10-31 17:50:14 +02002592 switch (fb->pixel_format) {
2593 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002594 dspcntr |= DISPPLANE_8BPP;
2595 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002596 case DRM_FORMAT_XRGB1555:
2597 case DRM_FORMAT_ARGB1555:
2598 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002599 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002600 case DRM_FORMAT_RGB565:
2601 dspcntr |= DISPPLANE_BGRX565;
2602 break;
2603 case DRM_FORMAT_XRGB8888:
2604 case DRM_FORMAT_ARGB8888:
2605 dspcntr |= DISPPLANE_BGRX888;
2606 break;
2607 case DRM_FORMAT_XBGR8888:
2608 case DRM_FORMAT_ABGR8888:
2609 dspcntr |= DISPPLANE_RGBX888;
2610 break;
2611 case DRM_FORMAT_XRGB2101010:
2612 case DRM_FORMAT_ARGB2101010:
2613 dspcntr |= DISPPLANE_BGRX101010;
2614 break;
2615 case DRM_FORMAT_XBGR2101010:
2616 case DRM_FORMAT_ABGR2101010:
2617 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002618 break;
2619 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002620 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002621 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002622
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002623 if (INTEL_INFO(dev)->gen >= 4 &&
2624 obj->tiling_mode != I915_TILING_NONE)
2625 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002626
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002627 if (IS_G4X(dev))
2628 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2629
Ville Syrjäläb98971272014-08-27 16:51:22 +03002630 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002631
Daniel Vetterc2c75132012-07-05 12:17:30 +02002632 if (INTEL_INFO(dev)->gen >= 4) {
2633 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002634 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002635 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002636 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002637 linear_offset -= intel_crtc->dspaddr_offset;
2638 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002639 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002640 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002641
Matt Roper8e7d6882015-01-21 16:35:41 -08002642 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302643 dspcntr |= DISPPLANE_ROTATE_180;
2644
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002645 x += (intel_crtc->config->pipe_src_w - 1);
2646 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302647
2648 /* Finding the last pixel of the last line of the display
2649 data and adding to linear_offset*/
2650 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002651 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2652 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302653 }
2654
2655 I915_WRITE(reg, dspcntr);
2656
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002657 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2658 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2659 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002660 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002661 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002662 I915_WRITE(DSPSURF(plane),
2663 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002664 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002665 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002666 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002667 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002668 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002669}
2670
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002671static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2672 struct drm_framebuffer *fb,
2673 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002674{
2675 struct drm_device *dev = crtc->dev;
2676 struct drm_i915_private *dev_priv = dev->dev_private;
2677 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002678 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002679 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002680 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002681 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002682 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302683 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002684
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002685 if (!intel_crtc->primary_enabled) {
2686 I915_WRITE(reg, 0);
2687 I915_WRITE(DSPSURF(plane), 0);
2688 POSTING_READ(reg);
2689 return;
2690 }
2691
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002692 obj = intel_fb_obj(fb);
2693 if (WARN_ON(obj == NULL))
2694 return;
2695
2696 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2697
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002698 dspcntr = DISPPLANE_GAMMA_ENABLE;
2699
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002700 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002701
2702 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2703 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2704
Ville Syrjälä57779d02012-10-31 17:50:14 +02002705 switch (fb->pixel_format) {
2706 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002707 dspcntr |= DISPPLANE_8BPP;
2708 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002709 case DRM_FORMAT_RGB565:
2710 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002711 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002712 case DRM_FORMAT_XRGB8888:
2713 case DRM_FORMAT_ARGB8888:
2714 dspcntr |= DISPPLANE_BGRX888;
2715 break;
2716 case DRM_FORMAT_XBGR8888:
2717 case DRM_FORMAT_ABGR8888:
2718 dspcntr |= DISPPLANE_RGBX888;
2719 break;
2720 case DRM_FORMAT_XRGB2101010:
2721 case DRM_FORMAT_ARGB2101010:
2722 dspcntr |= DISPPLANE_BGRX101010;
2723 break;
2724 case DRM_FORMAT_XBGR2101010:
2725 case DRM_FORMAT_ABGR2101010:
2726 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002727 break;
2728 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002729 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002730 }
2731
2732 if (obj->tiling_mode != I915_TILING_NONE)
2733 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002734
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002735 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002736 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002737
Ville Syrjäläb98971272014-08-27 16:51:22 +03002738 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002739 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002740 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002741 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002742 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002743 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002744 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302745 dspcntr |= DISPPLANE_ROTATE_180;
2746
2747 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002748 x += (intel_crtc->config->pipe_src_w - 1);
2749 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302750
2751 /* Finding the last pixel of the last line of the display
2752 data and adding to linear_offset*/
2753 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002754 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2755 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302756 }
2757 }
2758
2759 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002760
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002761 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2762 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2763 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002764 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002765 I915_WRITE(DSPSURF(plane),
2766 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002767 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002768 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2769 } else {
2770 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2771 I915_WRITE(DSPLINOFF(plane), linear_offset);
2772 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002773 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002774}
2775
Damien Lespiaub3218032015-02-27 11:15:18 +00002776u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2777 uint32_t pixel_format)
2778{
2779 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2780
2781 /*
2782 * The stride is either expressed as a multiple of 64 bytes
2783 * chunks for linear buffers or in number of tiles for tiled
2784 * buffers.
2785 */
2786 switch (fb_modifier) {
2787 case DRM_FORMAT_MOD_NONE:
2788 return 64;
2789 case I915_FORMAT_MOD_X_TILED:
2790 if (INTEL_INFO(dev)->gen == 2)
2791 return 128;
2792 return 512;
2793 case I915_FORMAT_MOD_Y_TILED:
2794 /* No need to check for old gens and Y tiling since this is
2795 * about the display engine and those will be blocked before
2796 * we get here.
2797 */
2798 return 128;
2799 case I915_FORMAT_MOD_Yf_TILED:
2800 if (bits_per_pixel == 8)
2801 return 64;
2802 else
2803 return 128;
2804 default:
2805 MISSING_CASE(fb_modifier);
2806 return 64;
2807 }
2808}
2809
Damien Lespiau70d21f02013-07-03 21:06:04 +01002810static void skylake_update_primary_plane(struct drm_crtc *crtc,
2811 struct drm_framebuffer *fb,
2812 int x, int y)
2813{
2814 struct drm_device *dev = crtc->dev;
2815 struct drm_i915_private *dev_priv = dev->dev_private;
2816 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002817 struct drm_i915_gem_object *obj;
2818 int pipe = intel_crtc->pipe;
Damien Lespiaub3218032015-02-27 11:15:18 +00002819 u32 plane_ctl, stride_div;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002820
2821 if (!intel_crtc->primary_enabled) {
2822 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2823 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2824 POSTING_READ(PLANE_CTL(pipe, 0));
2825 return;
2826 }
2827
2828 plane_ctl = PLANE_CTL_ENABLE |
2829 PLANE_CTL_PIPE_GAMMA_ENABLE |
2830 PLANE_CTL_PIPE_CSC_ENABLE;
2831
2832 switch (fb->pixel_format) {
2833 case DRM_FORMAT_RGB565:
2834 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2835 break;
2836 case DRM_FORMAT_XRGB8888:
2837 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2838 break;
Jani Nikulaf75fb422015-02-10 13:15:49 +02002839 case DRM_FORMAT_ARGB8888:
2840 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2841 plane_ctl |= PLANE_CTL_ALPHA_SW_PREMULTIPLY;
2842 break;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002843 case DRM_FORMAT_XBGR8888:
2844 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2845 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2846 break;
Jani Nikulaf75fb422015-02-10 13:15:49 +02002847 case DRM_FORMAT_ABGR8888:
2848 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2849 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2850 plane_ctl |= PLANE_CTL_ALPHA_SW_PREMULTIPLY;
2851 break;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002852 case DRM_FORMAT_XRGB2101010:
2853 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2854 break;
2855 case DRM_FORMAT_XBGR2101010:
2856 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2857 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2858 break;
2859 default:
2860 BUG();
2861 }
2862
Daniel Vetter30af77c2015-02-10 17:16:11 +00002863 switch (fb->modifier[0]) {
2864 case DRM_FORMAT_MOD_NONE:
Damien Lespiau70d21f02013-07-03 21:06:04 +01002865 break;
Daniel Vetter30af77c2015-02-10 17:16:11 +00002866 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau70d21f02013-07-03 21:06:04 +01002867 plane_ctl |= PLANE_CTL_TILED_X;
Damien Lespiaub3218032015-02-27 11:15:18 +00002868 break;
2869 case I915_FORMAT_MOD_Y_TILED:
2870 plane_ctl |= PLANE_CTL_TILED_Y;
2871 break;
2872 case I915_FORMAT_MOD_Yf_TILED:
2873 plane_ctl |= PLANE_CTL_TILED_YF;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002874 break;
2875 default:
Damien Lespiaub3218032015-02-27 11:15:18 +00002876 MISSING_CASE(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002877 }
2878
2879 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Matt Roper8e7d6882015-01-21 16:35:41 -08002880 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180))
Sonika Jindal1447dde2014-10-04 10:53:31 +01002881 plane_ctl |= PLANE_CTL_ROTATE_180;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002882
Damien Lespiaub3218032015-02-27 11:15:18 +00002883 obj = intel_fb_obj(fb);
2884 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
2885 fb->pixel_format);
2886
Damien Lespiau70d21f02013-07-03 21:06:04 +01002887 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2888
2889 DRM_DEBUG_KMS("Writing base %08lX %d,%d,%d,%d pitch=%d\n",
2890 i915_gem_obj_ggtt_offset(obj),
2891 x, y, fb->width, fb->height,
2892 fb->pitches[0]);
2893
2894 I915_WRITE(PLANE_POS(pipe, 0), 0);
2895 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2896 I915_WRITE(PLANE_SIZE(pipe, 0),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002897 (intel_crtc->config->pipe_src_h - 1) << 16 |
2898 (intel_crtc->config->pipe_src_w - 1));
Damien Lespiaub3218032015-02-27 11:15:18 +00002899 I915_WRITE(PLANE_STRIDE(pipe, 0), fb->pitches[0] / stride_div);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002900 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2901
2902 POSTING_READ(PLANE_SURF(pipe, 0));
2903}
2904
Jesse Barnes17638cd2011-06-24 12:19:23 -07002905/* Assume fb object is pinned & idle & fenced and just update base pointers */
2906static int
2907intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2908 int x, int y, enum mode_set_atomic state)
2909{
2910 struct drm_device *dev = crtc->dev;
2911 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002912
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002913 if (dev_priv->display.disable_fbc)
2914 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07002915
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002916 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2917
2918 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002919}
2920
Ville Syrjälä75147472014-11-24 18:28:11 +02002921static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002922{
Ville Syrjälä96a02912013-02-18 19:08:49 +02002923 struct drm_crtc *crtc;
2924
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002925 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002926 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2927 enum plane plane = intel_crtc->plane;
2928
2929 intel_prepare_page_flip(dev, plane);
2930 intel_finish_page_flip_plane(dev, plane);
2931 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002932}
2933
2934static void intel_update_primary_planes(struct drm_device *dev)
2935{
2936 struct drm_i915_private *dev_priv = dev->dev_private;
2937 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02002938
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002939 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002940 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2941
Rob Clark51fd3712013-11-19 12:10:12 -05002942 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002943 /*
2944 * FIXME: Once we have proper support for primary planes (and
2945 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002946 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002947 */
Matt Roperf4510a22014-04-01 15:22:40 -07002948 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002949 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002950 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002951 crtc->x,
2952 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002953 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002954 }
2955}
2956
Ville Syrjälä75147472014-11-24 18:28:11 +02002957void intel_prepare_reset(struct drm_device *dev)
2958{
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002959 struct drm_i915_private *dev_priv = to_i915(dev);
2960 struct intel_crtc *crtc;
2961
Ville Syrjälä75147472014-11-24 18:28:11 +02002962 /* no reset support for gen2 */
2963 if (IS_GEN2(dev))
2964 return;
2965
2966 /* reset doesn't touch the display */
2967 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
2968 return;
2969
2970 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002971
2972 /*
2973 * Disabling the crtcs gracefully seems nicer. Also the
2974 * g33 docs say we should at least disable all the planes.
2975 */
2976 for_each_intel_crtc(dev, crtc) {
2977 if (crtc->active)
2978 dev_priv->display.crtc_disable(&crtc->base);
2979 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002980}
2981
2982void intel_finish_reset(struct drm_device *dev)
2983{
2984 struct drm_i915_private *dev_priv = to_i915(dev);
2985
2986 /*
2987 * Flips in the rings will be nuked by the reset,
2988 * so complete all pending flips so that user space
2989 * will get its events and not get stuck.
2990 */
2991 intel_complete_page_flips(dev);
2992
2993 /* no reset support for gen2 */
2994 if (IS_GEN2(dev))
2995 return;
2996
2997 /* reset doesn't touch the display */
2998 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
2999 /*
3000 * Flips in the rings have been nuked by the reset,
3001 * so update the base address of all primary
3002 * planes to the the last fb to make sure we're
3003 * showing the correct fb after a reset.
3004 */
3005 intel_update_primary_planes(dev);
3006 return;
3007 }
3008
3009 /*
3010 * The display has been reset as well,
3011 * so need a full re-initialization.
3012 */
3013 intel_runtime_pm_disable_interrupts(dev_priv);
3014 intel_runtime_pm_enable_interrupts(dev_priv);
3015
3016 intel_modeset_init_hw(dev);
3017
3018 spin_lock_irq(&dev_priv->irq_lock);
3019 if (dev_priv->display.hpd_irq_setup)
3020 dev_priv->display.hpd_irq_setup(dev);
3021 spin_unlock_irq(&dev_priv->irq_lock);
3022
3023 intel_modeset_setup_hw_state(dev, true);
3024
3025 intel_hpd_init(dev_priv);
3026
3027 drm_modeset_unlock_all(dev);
3028}
3029
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003030static int
Chris Wilson14667a42012-04-03 17:58:35 +01003031intel_finish_fb(struct drm_framebuffer *old_fb)
3032{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003033 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01003034 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3035 bool was_interruptible = dev_priv->mm.interruptible;
3036 int ret;
3037
Chris Wilson14667a42012-04-03 17:58:35 +01003038 /* Big Hammer, we also need to ensure that any pending
3039 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3040 * current scanout is retired before unpinning the old
3041 * framebuffer.
3042 *
3043 * This should only fail upon a hung GPU, in which case we
3044 * can safely continue.
3045 */
3046 dev_priv->mm.interruptible = false;
3047 ret = i915_gem_object_finish_gpu(obj);
3048 dev_priv->mm.interruptible = was_interruptible;
3049
3050 return ret;
3051}
3052
Chris Wilson7d5e3792014-03-04 13:15:08 +00003053static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3054{
3055 struct drm_device *dev = crtc->dev;
3056 struct drm_i915_private *dev_priv = dev->dev_private;
3057 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003058 bool pending;
3059
3060 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3061 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3062 return false;
3063
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003064 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003065 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003066 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003067
3068 return pending;
3069}
3070
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003071static void intel_update_pipe_size(struct intel_crtc *crtc)
3072{
3073 struct drm_device *dev = crtc->base.dev;
3074 struct drm_i915_private *dev_priv = dev->dev_private;
3075 const struct drm_display_mode *adjusted_mode;
3076
3077 if (!i915.fastboot)
3078 return;
3079
3080 /*
3081 * Update pipe size and adjust fitter if needed: the reason for this is
3082 * that in compute_mode_changes we check the native mode (not the pfit
3083 * mode) to see if we can flip rather than do a full mode set. In the
3084 * fastboot case, we'll flip, but if we don't update the pipesrc and
3085 * pfit state, we'll end up with a big fb scanned out into the wrong
3086 * sized surface.
3087 *
3088 * To fix this properly, we need to hoist the checks up into
3089 * compute_mode_changes (or above), check the actual pfit state and
3090 * whether the platform allows pfit disable with pipe active, and only
3091 * then update the pipesrc and pfit state, even on the flip path.
3092 */
3093
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003094 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003095
3096 I915_WRITE(PIPESRC(crtc->pipe),
3097 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3098 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003099 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003100 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3101 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003102 I915_WRITE(PF_CTL(crtc->pipe), 0);
3103 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3104 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3105 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003106 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3107 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003108}
3109
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003110static void intel_fdi_normal_train(struct drm_crtc *crtc)
3111{
3112 struct drm_device *dev = crtc->dev;
3113 struct drm_i915_private *dev_priv = dev->dev_private;
3114 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3115 int pipe = intel_crtc->pipe;
3116 u32 reg, temp;
3117
3118 /* enable normal train */
3119 reg = FDI_TX_CTL(pipe);
3120 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003121 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003122 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3123 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003124 } else {
3125 temp &= ~FDI_LINK_TRAIN_NONE;
3126 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003127 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003128 I915_WRITE(reg, temp);
3129
3130 reg = FDI_RX_CTL(pipe);
3131 temp = I915_READ(reg);
3132 if (HAS_PCH_CPT(dev)) {
3133 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3134 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3135 } else {
3136 temp &= ~FDI_LINK_TRAIN_NONE;
3137 temp |= FDI_LINK_TRAIN_NONE;
3138 }
3139 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3140
3141 /* wait one idle pattern time */
3142 POSTING_READ(reg);
3143 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003144
3145 /* IVB wants error correction enabled */
3146 if (IS_IVYBRIDGE(dev))
3147 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3148 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003149}
3150
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003151static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01003152{
Matt Roper83d65732015-02-25 13:12:16 -08003153 return crtc->base.state->enable && crtc->active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003154 crtc->config->has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01003155}
3156
Daniel Vetter01a415f2012-10-27 15:58:40 +02003157static void ivb_modeset_global_resources(struct drm_device *dev)
3158{
3159 struct drm_i915_private *dev_priv = dev->dev_private;
3160 struct intel_crtc *pipe_B_crtc =
3161 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3162 struct intel_crtc *pipe_C_crtc =
3163 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
3164 uint32_t temp;
3165
Daniel Vetter1e833f42013-02-19 22:31:57 +01003166 /*
3167 * When everything is off disable fdi C so that we could enable fdi B
3168 * with all lanes. Note that we don't care about enabled pipes without
3169 * an enabled pch encoder.
3170 */
3171 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
3172 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02003173 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3174 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3175
3176 temp = I915_READ(SOUTH_CHICKEN1);
3177 temp &= ~FDI_BC_BIFURCATION_SELECT;
3178 DRM_DEBUG_KMS("disabling fdi C rx\n");
3179 I915_WRITE(SOUTH_CHICKEN1, temp);
3180 }
3181}
3182
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003183/* The FDI link training functions for ILK/Ibexpeak. */
3184static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3185{
3186 struct drm_device *dev = crtc->dev;
3187 struct drm_i915_private *dev_priv = dev->dev_private;
3188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3189 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003190 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003191
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003192 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003193 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003194
Adam Jacksone1a44742010-06-25 15:32:14 -04003195 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3196 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003197 reg = FDI_RX_IMR(pipe);
3198 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003199 temp &= ~FDI_RX_SYMBOL_LOCK;
3200 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003201 I915_WRITE(reg, temp);
3202 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003203 udelay(150);
3204
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003205 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003206 reg = FDI_TX_CTL(pipe);
3207 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003208 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003209 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003210 temp &= ~FDI_LINK_TRAIN_NONE;
3211 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003212 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003213
Chris Wilson5eddb702010-09-11 13:48:45 +01003214 reg = FDI_RX_CTL(pipe);
3215 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003216 temp &= ~FDI_LINK_TRAIN_NONE;
3217 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003218 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3219
3220 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003221 udelay(150);
3222
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003223 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003224 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3225 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3226 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003227
Chris Wilson5eddb702010-09-11 13:48:45 +01003228 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003229 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003230 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003231 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3232
3233 if ((temp & FDI_RX_BIT_LOCK)) {
3234 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003235 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003236 break;
3237 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003238 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003239 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003240 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003241
3242 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003243 reg = FDI_TX_CTL(pipe);
3244 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003245 temp &= ~FDI_LINK_TRAIN_NONE;
3246 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003247 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003248
Chris Wilson5eddb702010-09-11 13:48:45 +01003249 reg = FDI_RX_CTL(pipe);
3250 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003251 temp &= ~FDI_LINK_TRAIN_NONE;
3252 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003253 I915_WRITE(reg, temp);
3254
3255 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003256 udelay(150);
3257
Chris Wilson5eddb702010-09-11 13:48:45 +01003258 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003259 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003260 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003261 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3262
3263 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003264 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003265 DRM_DEBUG_KMS("FDI train 2 done.\n");
3266 break;
3267 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003268 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003269 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003270 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003271
3272 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003273
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003274}
3275
Akshay Joshi0206e352011-08-16 15:34:10 -04003276static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003277 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3278 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3279 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3280 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3281};
3282
3283/* The FDI link training functions for SNB/Cougarpoint. */
3284static void gen6_fdi_link_train(struct drm_crtc *crtc)
3285{
3286 struct drm_device *dev = crtc->dev;
3287 struct drm_i915_private *dev_priv = dev->dev_private;
3288 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3289 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003290 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003291
Adam Jacksone1a44742010-06-25 15:32:14 -04003292 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3293 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003294 reg = FDI_RX_IMR(pipe);
3295 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003296 temp &= ~FDI_RX_SYMBOL_LOCK;
3297 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003298 I915_WRITE(reg, temp);
3299
3300 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003301 udelay(150);
3302
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003303 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003304 reg = FDI_TX_CTL(pipe);
3305 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003306 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003307 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003308 temp &= ~FDI_LINK_TRAIN_NONE;
3309 temp |= FDI_LINK_TRAIN_PATTERN_1;
3310 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3311 /* SNB-B */
3312 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003313 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003314
Daniel Vetterd74cf322012-10-26 10:58:13 +02003315 I915_WRITE(FDI_RX_MISC(pipe),
3316 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3317
Chris Wilson5eddb702010-09-11 13:48:45 +01003318 reg = FDI_RX_CTL(pipe);
3319 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003320 if (HAS_PCH_CPT(dev)) {
3321 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3322 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3323 } else {
3324 temp &= ~FDI_LINK_TRAIN_NONE;
3325 temp |= FDI_LINK_TRAIN_PATTERN_1;
3326 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003327 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3328
3329 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003330 udelay(150);
3331
Akshay Joshi0206e352011-08-16 15:34:10 -04003332 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003333 reg = FDI_TX_CTL(pipe);
3334 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003335 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3336 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003337 I915_WRITE(reg, temp);
3338
3339 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003340 udelay(500);
3341
Sean Paulfa37d392012-03-02 12:53:39 -05003342 for (retry = 0; retry < 5; retry++) {
3343 reg = FDI_RX_IIR(pipe);
3344 temp = I915_READ(reg);
3345 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3346 if (temp & FDI_RX_BIT_LOCK) {
3347 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3348 DRM_DEBUG_KMS("FDI train 1 done.\n");
3349 break;
3350 }
3351 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003352 }
Sean Paulfa37d392012-03-02 12:53:39 -05003353 if (retry < 5)
3354 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003355 }
3356 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003357 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003358
3359 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003360 reg = FDI_TX_CTL(pipe);
3361 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003362 temp &= ~FDI_LINK_TRAIN_NONE;
3363 temp |= FDI_LINK_TRAIN_PATTERN_2;
3364 if (IS_GEN6(dev)) {
3365 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3366 /* SNB-B */
3367 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3368 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003369 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003370
Chris Wilson5eddb702010-09-11 13:48:45 +01003371 reg = FDI_RX_CTL(pipe);
3372 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003373 if (HAS_PCH_CPT(dev)) {
3374 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3375 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3376 } else {
3377 temp &= ~FDI_LINK_TRAIN_NONE;
3378 temp |= FDI_LINK_TRAIN_PATTERN_2;
3379 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003380 I915_WRITE(reg, temp);
3381
3382 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003383 udelay(150);
3384
Akshay Joshi0206e352011-08-16 15:34:10 -04003385 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003386 reg = FDI_TX_CTL(pipe);
3387 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003388 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3389 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003390 I915_WRITE(reg, temp);
3391
3392 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003393 udelay(500);
3394
Sean Paulfa37d392012-03-02 12:53:39 -05003395 for (retry = 0; retry < 5; retry++) {
3396 reg = FDI_RX_IIR(pipe);
3397 temp = I915_READ(reg);
3398 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3399 if (temp & FDI_RX_SYMBOL_LOCK) {
3400 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3401 DRM_DEBUG_KMS("FDI train 2 done.\n");
3402 break;
3403 }
3404 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003405 }
Sean Paulfa37d392012-03-02 12:53:39 -05003406 if (retry < 5)
3407 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003408 }
3409 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003410 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003411
3412 DRM_DEBUG_KMS("FDI train done.\n");
3413}
3414
Jesse Barnes357555c2011-04-28 15:09:55 -07003415/* Manual link training for Ivy Bridge A0 parts */
3416static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3417{
3418 struct drm_device *dev = crtc->dev;
3419 struct drm_i915_private *dev_priv = dev->dev_private;
3420 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3421 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003422 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003423
3424 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3425 for train result */
3426 reg = FDI_RX_IMR(pipe);
3427 temp = I915_READ(reg);
3428 temp &= ~FDI_RX_SYMBOL_LOCK;
3429 temp &= ~FDI_RX_BIT_LOCK;
3430 I915_WRITE(reg, temp);
3431
3432 POSTING_READ(reg);
3433 udelay(150);
3434
Daniel Vetter01a415f2012-10-27 15:58:40 +02003435 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3436 I915_READ(FDI_RX_IIR(pipe)));
3437
Jesse Barnes139ccd32013-08-19 11:04:55 -07003438 /* Try each vswing and preemphasis setting twice before moving on */
3439 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3440 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003441 reg = FDI_TX_CTL(pipe);
3442 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003443 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3444 temp &= ~FDI_TX_ENABLE;
3445 I915_WRITE(reg, temp);
3446
3447 reg = FDI_RX_CTL(pipe);
3448 temp = I915_READ(reg);
3449 temp &= ~FDI_LINK_TRAIN_AUTO;
3450 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3451 temp &= ~FDI_RX_ENABLE;
3452 I915_WRITE(reg, temp);
3453
3454 /* enable CPU FDI TX and PCH FDI RX */
3455 reg = FDI_TX_CTL(pipe);
3456 temp = I915_READ(reg);
3457 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003458 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003459 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003460 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003461 temp |= snb_b_fdi_train_param[j/2];
3462 temp |= FDI_COMPOSITE_SYNC;
3463 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3464
3465 I915_WRITE(FDI_RX_MISC(pipe),
3466 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3467
3468 reg = FDI_RX_CTL(pipe);
3469 temp = I915_READ(reg);
3470 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3471 temp |= FDI_COMPOSITE_SYNC;
3472 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3473
3474 POSTING_READ(reg);
3475 udelay(1); /* should be 0.5us */
3476
3477 for (i = 0; i < 4; i++) {
3478 reg = FDI_RX_IIR(pipe);
3479 temp = I915_READ(reg);
3480 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3481
3482 if (temp & FDI_RX_BIT_LOCK ||
3483 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3484 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3485 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3486 i);
3487 break;
3488 }
3489 udelay(1); /* should be 0.5us */
3490 }
3491 if (i == 4) {
3492 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3493 continue;
3494 }
3495
3496 /* Train 2 */
3497 reg = FDI_TX_CTL(pipe);
3498 temp = I915_READ(reg);
3499 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3500 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3501 I915_WRITE(reg, temp);
3502
3503 reg = FDI_RX_CTL(pipe);
3504 temp = I915_READ(reg);
3505 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3506 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003507 I915_WRITE(reg, temp);
3508
3509 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003510 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003511
Jesse Barnes139ccd32013-08-19 11:04:55 -07003512 for (i = 0; i < 4; i++) {
3513 reg = FDI_RX_IIR(pipe);
3514 temp = I915_READ(reg);
3515 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003516
Jesse Barnes139ccd32013-08-19 11:04:55 -07003517 if (temp & FDI_RX_SYMBOL_LOCK ||
3518 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3519 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3520 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3521 i);
3522 goto train_done;
3523 }
3524 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003525 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003526 if (i == 4)
3527 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003528 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003529
Jesse Barnes139ccd32013-08-19 11:04:55 -07003530train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003531 DRM_DEBUG_KMS("FDI train done.\n");
3532}
3533
Daniel Vetter88cefb62012-08-12 19:27:14 +02003534static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003535{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003536 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003537 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003538 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003539 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003540
Jesse Barnesc64e3112010-09-10 11:27:03 -07003541
Jesse Barnes0e23b992010-09-10 11:10:00 -07003542 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003543 reg = FDI_RX_CTL(pipe);
3544 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003545 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003546 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003547 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003548 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3549
3550 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003551 udelay(200);
3552
3553 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003554 temp = I915_READ(reg);
3555 I915_WRITE(reg, temp | FDI_PCDCLK);
3556
3557 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003558 udelay(200);
3559
Paulo Zanoni20749732012-11-23 15:30:38 -02003560 /* Enable CPU FDI TX PLL, always on for Ironlake */
3561 reg = FDI_TX_CTL(pipe);
3562 temp = I915_READ(reg);
3563 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3564 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003565
Paulo Zanoni20749732012-11-23 15:30:38 -02003566 POSTING_READ(reg);
3567 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003568 }
3569}
3570
Daniel Vetter88cefb62012-08-12 19:27:14 +02003571static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3572{
3573 struct drm_device *dev = intel_crtc->base.dev;
3574 struct drm_i915_private *dev_priv = dev->dev_private;
3575 int pipe = intel_crtc->pipe;
3576 u32 reg, temp;
3577
3578 /* Switch from PCDclk to Rawclk */
3579 reg = FDI_RX_CTL(pipe);
3580 temp = I915_READ(reg);
3581 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3582
3583 /* Disable CPU FDI TX PLL */
3584 reg = FDI_TX_CTL(pipe);
3585 temp = I915_READ(reg);
3586 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3587
3588 POSTING_READ(reg);
3589 udelay(100);
3590
3591 reg = FDI_RX_CTL(pipe);
3592 temp = I915_READ(reg);
3593 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3594
3595 /* Wait for the clocks to turn off. */
3596 POSTING_READ(reg);
3597 udelay(100);
3598}
3599
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003600static void ironlake_fdi_disable(struct drm_crtc *crtc)
3601{
3602 struct drm_device *dev = crtc->dev;
3603 struct drm_i915_private *dev_priv = dev->dev_private;
3604 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3605 int pipe = intel_crtc->pipe;
3606 u32 reg, temp;
3607
3608 /* disable CPU FDI tx and PCH FDI rx */
3609 reg = FDI_TX_CTL(pipe);
3610 temp = I915_READ(reg);
3611 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3612 POSTING_READ(reg);
3613
3614 reg = FDI_RX_CTL(pipe);
3615 temp = I915_READ(reg);
3616 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003617 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003618 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3619
3620 POSTING_READ(reg);
3621 udelay(100);
3622
3623 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003624 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003625 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003626
3627 /* still set train pattern 1 */
3628 reg = FDI_TX_CTL(pipe);
3629 temp = I915_READ(reg);
3630 temp &= ~FDI_LINK_TRAIN_NONE;
3631 temp |= FDI_LINK_TRAIN_PATTERN_1;
3632 I915_WRITE(reg, temp);
3633
3634 reg = FDI_RX_CTL(pipe);
3635 temp = I915_READ(reg);
3636 if (HAS_PCH_CPT(dev)) {
3637 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3638 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3639 } else {
3640 temp &= ~FDI_LINK_TRAIN_NONE;
3641 temp |= FDI_LINK_TRAIN_PATTERN_1;
3642 }
3643 /* BPC in FDI rx is consistent with that in PIPECONF */
3644 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003645 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003646 I915_WRITE(reg, temp);
3647
3648 POSTING_READ(reg);
3649 udelay(100);
3650}
3651
Chris Wilson5dce5b932014-01-20 10:17:36 +00003652bool intel_has_pending_fb_unpin(struct drm_device *dev)
3653{
3654 struct intel_crtc *crtc;
3655
3656 /* Note that we don't need to be called with mode_config.lock here
3657 * as our list of CRTC objects is static for the lifetime of the
3658 * device and so cannot disappear as we iterate. Similarly, we can
3659 * happily treat the predicates as racy, atomic checks as userspace
3660 * cannot claim and pin a new fb without at least acquring the
3661 * struct_mutex and so serialising with us.
3662 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003663 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003664 if (atomic_read(&crtc->unpin_work_count) == 0)
3665 continue;
3666
3667 if (crtc->unpin_work)
3668 intel_wait_for_vblank(dev, crtc->pipe);
3669
3670 return true;
3671 }
3672
3673 return false;
3674}
3675
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003676static void page_flip_completed(struct intel_crtc *intel_crtc)
3677{
3678 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3679 struct intel_unpin_work *work = intel_crtc->unpin_work;
3680
3681 /* ensure that the unpin work is consistent wrt ->pending. */
3682 smp_rmb();
3683 intel_crtc->unpin_work = NULL;
3684
3685 if (work->event)
3686 drm_send_vblank_event(intel_crtc->base.dev,
3687 intel_crtc->pipe,
3688 work->event);
3689
3690 drm_crtc_vblank_put(&intel_crtc->base);
3691
3692 wake_up_all(&dev_priv->pending_flip_queue);
3693 queue_work(dev_priv->wq, &work->work);
3694
3695 trace_i915_flip_complete(intel_crtc->plane,
3696 work->pending_flip_obj);
3697}
3698
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003699void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003700{
Chris Wilson0f911282012-04-17 10:05:38 +01003701 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003702 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003703
Daniel Vetter2c10d572012-12-20 21:24:07 +01003704 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003705 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3706 !intel_crtc_has_pending_flip(crtc),
3707 60*HZ) == 0)) {
3708 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003709
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003710 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003711 if (intel_crtc->unpin_work) {
3712 WARN_ONCE(1, "Removing stuck page flip\n");
3713 page_flip_completed(intel_crtc);
3714 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003715 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003716 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003717
Chris Wilson975d5682014-08-20 13:13:34 +01003718 if (crtc->primary->fb) {
3719 mutex_lock(&dev->struct_mutex);
3720 intel_finish_fb(crtc->primary->fb);
3721 mutex_unlock(&dev->struct_mutex);
3722 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003723}
3724
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003725/* Program iCLKIP clock to the desired frequency */
3726static void lpt_program_iclkip(struct drm_crtc *crtc)
3727{
3728 struct drm_device *dev = crtc->dev;
3729 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003730 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003731 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3732 u32 temp;
3733
Daniel Vetter09153002012-12-12 14:06:44 +01003734 mutex_lock(&dev_priv->dpio_lock);
3735
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003736 /* It is necessary to ungate the pixclk gate prior to programming
3737 * the divisors, and gate it back when it is done.
3738 */
3739 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3740
3741 /* Disable SSCCTL */
3742 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003743 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3744 SBI_SSCCTL_DISABLE,
3745 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003746
3747 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003748 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003749 auxdiv = 1;
3750 divsel = 0x41;
3751 phaseinc = 0x20;
3752 } else {
3753 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003754 * but the adjusted_mode->crtc_clock in in KHz. To get the
3755 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003756 * convert the virtual clock precision to KHz here for higher
3757 * precision.
3758 */
3759 u32 iclk_virtual_root_freq = 172800 * 1000;
3760 u32 iclk_pi_range = 64;
3761 u32 desired_divisor, msb_divisor_value, pi_value;
3762
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003763 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003764 msb_divisor_value = desired_divisor / iclk_pi_range;
3765 pi_value = desired_divisor % iclk_pi_range;
3766
3767 auxdiv = 0;
3768 divsel = msb_divisor_value - 2;
3769 phaseinc = pi_value;
3770 }
3771
3772 /* This should not happen with any sane values */
3773 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3774 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3775 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3776 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3777
3778 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003779 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003780 auxdiv,
3781 divsel,
3782 phasedir,
3783 phaseinc);
3784
3785 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003786 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003787 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3788 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3789 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3790 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3791 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3792 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003793 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003794
3795 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003796 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003797 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3798 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003799 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003800
3801 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003802 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003803 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003804 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003805
3806 /* Wait for initialization time */
3807 udelay(24);
3808
3809 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003810
3811 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003812}
3813
Daniel Vetter275f01b22013-05-03 11:49:47 +02003814static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3815 enum pipe pch_transcoder)
3816{
3817 struct drm_device *dev = crtc->base.dev;
3818 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003819 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02003820
3821 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3822 I915_READ(HTOTAL(cpu_transcoder)));
3823 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3824 I915_READ(HBLANK(cpu_transcoder)));
3825 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3826 I915_READ(HSYNC(cpu_transcoder)));
3827
3828 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3829 I915_READ(VTOTAL(cpu_transcoder)));
3830 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3831 I915_READ(VBLANK(cpu_transcoder)));
3832 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3833 I915_READ(VSYNC(cpu_transcoder)));
3834 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3835 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3836}
3837
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003838static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3839{
3840 struct drm_i915_private *dev_priv = dev->dev_private;
3841 uint32_t temp;
3842
3843 temp = I915_READ(SOUTH_CHICKEN1);
3844 if (temp & FDI_BC_BIFURCATION_SELECT)
3845 return;
3846
3847 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3848 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3849
3850 temp |= FDI_BC_BIFURCATION_SELECT;
3851 DRM_DEBUG_KMS("enabling fdi C rx\n");
3852 I915_WRITE(SOUTH_CHICKEN1, temp);
3853 POSTING_READ(SOUTH_CHICKEN1);
3854}
3855
3856static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3857{
3858 struct drm_device *dev = intel_crtc->base.dev;
3859 struct drm_i915_private *dev_priv = dev->dev_private;
3860
3861 switch (intel_crtc->pipe) {
3862 case PIPE_A:
3863 break;
3864 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003865 if (intel_crtc->config->fdi_lanes > 2)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003866 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3867 else
3868 cpt_enable_fdi_bc_bifurcation(dev);
3869
3870 break;
3871 case PIPE_C:
3872 cpt_enable_fdi_bc_bifurcation(dev);
3873
3874 break;
3875 default:
3876 BUG();
3877 }
3878}
3879
Jesse Barnesf67a5592011-01-05 10:31:48 -08003880/*
3881 * Enable PCH resources required for PCH ports:
3882 * - PCH PLLs
3883 * - FDI training & RX/TX
3884 * - update transcoder timings
3885 * - DP transcoding bits
3886 * - transcoder
3887 */
3888static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003889{
3890 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003891 struct drm_i915_private *dev_priv = dev->dev_private;
3892 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3893 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003894 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003895
Daniel Vetterab9412b2013-05-03 11:49:46 +02003896 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003897
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003898 if (IS_IVYBRIDGE(dev))
3899 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3900
Daniel Vettercd986ab2012-10-26 10:58:12 +02003901 /* Write the TU size bits before fdi link training, so that error
3902 * detection works. */
3903 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3904 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3905
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003906 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003907 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003908
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003909 /* We need to program the right clock selection before writing the pixel
3910 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003911 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003912 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003913
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003914 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003915 temp |= TRANS_DPLL_ENABLE(pipe);
3916 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003917 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003918 temp |= sel;
3919 else
3920 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003921 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003922 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003923
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003924 /* XXX: pch pll's can be enabled any time before we enable the PCH
3925 * transcoder, and we actually should do this to not upset any PCH
3926 * transcoder that already use the clock when we share it.
3927 *
3928 * Note that enable_shared_dpll tries to do the right thing, but
3929 * get_shared_dpll unconditionally resets the pll - we need that to have
3930 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003931 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003932
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003933 /* set transcoder timing, panel must allow it */
3934 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003935 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003936
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003937 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003938
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003939 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003940 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003941 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003942 reg = TRANS_DP_CTL(pipe);
3943 temp = I915_READ(reg);
3944 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003945 TRANS_DP_SYNC_MASK |
3946 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003947 temp |= (TRANS_DP_OUTPUT_ENABLE |
3948 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003949 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003950
3951 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003952 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003953 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003954 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003955
3956 switch (intel_trans_dp_port_sel(crtc)) {
3957 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003958 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003959 break;
3960 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003961 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003962 break;
3963 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003964 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003965 break;
3966 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003967 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003968 }
3969
Chris Wilson5eddb702010-09-11 13:48:45 +01003970 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003971 }
3972
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003973 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003974}
3975
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003976static void lpt_pch_enable(struct drm_crtc *crtc)
3977{
3978 struct drm_device *dev = crtc->dev;
3979 struct drm_i915_private *dev_priv = dev->dev_private;
3980 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003981 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003982
Daniel Vetterab9412b2013-05-03 11:49:46 +02003983 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003984
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003985 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003986
Paulo Zanoni0540e482012-10-31 18:12:40 -02003987 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003988 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003989
Paulo Zanoni937bb612012-10-31 18:12:47 -02003990 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003991}
3992
Daniel Vetter716c2e52014-06-25 22:02:02 +03003993void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003994{
Daniel Vettere2b78262013-06-07 23:10:03 +02003995 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003996
3997 if (pll == NULL)
3998 return;
3999
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02004000 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004001 WARN(1, "bad %s crtc mask\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004002 return;
4003 }
4004
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02004005 pll->config.crtc_mask &= ~(1 << crtc->pipe);
4006 if (pll->config.crtc_mask == 0) {
Daniel Vetterf4a091c2013-06-10 17:28:22 +02004007 WARN_ON(pll->on);
4008 WARN_ON(pll->active);
4009 }
4010
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004011 crtc->config->shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004012}
4013
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004014struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4015 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004016{
Daniel Vettere2b78262013-06-07 23:10:03 +02004017 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004018 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004019 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004020
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004021 if (HAS_PCH_IBX(dev_priv->dev)) {
4022 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004023 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004024 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004025
Daniel Vetter46edb022013-06-05 13:34:12 +02004026 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4027 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004028
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004029 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004030
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004031 goto found;
4032 }
4033
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004034 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4035 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004036
4037 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004038 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004039 continue;
4040
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004041 if (memcmp(&crtc_state->dpll_hw_state,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004042 &pll->new_config->hw_state,
4043 sizeof(pll->new_config->hw_state)) == 0) {
4044 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004045 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004046 pll->new_config->crtc_mask,
4047 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004048 goto found;
4049 }
4050 }
4051
4052 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004053 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4054 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004055 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004056 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4057 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004058 goto found;
4059 }
4060 }
4061
4062 return NULL;
4063
4064found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004065 if (pll->new_config->crtc_mask == 0)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004066 pll->new_config->hw_state = crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004067
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004068 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004069 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4070 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004071
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004072 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004073
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004074 return pll;
4075}
4076
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004077/**
4078 * intel_shared_dpll_start_config - start a new PLL staged config
4079 * @dev_priv: DRM device
4080 * @clear_pipes: mask of pipes that will have their PLLs freed
4081 *
4082 * Starts a new PLL staged config, copying the current config but
4083 * releasing the references of pipes specified in clear_pipes.
4084 */
4085static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
4086 unsigned clear_pipes)
4087{
4088 struct intel_shared_dpll *pll;
4089 enum intel_dpll_id i;
4090
4091 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4092 pll = &dev_priv->shared_dplls[i];
4093
4094 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
4095 GFP_KERNEL);
4096 if (!pll->new_config)
4097 goto cleanup;
4098
4099 pll->new_config->crtc_mask &= ~clear_pipes;
4100 }
4101
4102 return 0;
4103
4104cleanup:
4105 while (--i >= 0) {
4106 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveiraf354d732014-11-07 14:07:41 +02004107 kfree(pll->new_config);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004108 pll->new_config = NULL;
4109 }
4110
4111 return -ENOMEM;
4112}
4113
4114static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
4115{
4116 struct intel_shared_dpll *pll;
4117 enum intel_dpll_id i;
4118
4119 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4120 pll = &dev_priv->shared_dplls[i];
4121
4122 WARN_ON(pll->new_config == &pll->config);
4123
4124 pll->config = *pll->new_config;
4125 kfree(pll->new_config);
4126 pll->new_config = NULL;
4127 }
4128}
4129
4130static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4131{
4132 struct intel_shared_dpll *pll;
4133 enum intel_dpll_id i;
4134
4135 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4136 pll = &dev_priv->shared_dplls[i];
4137
4138 WARN_ON(pll->new_config == &pll->config);
4139
4140 kfree(pll->new_config);
4141 pll->new_config = NULL;
4142 }
4143}
4144
Daniel Vettera1520312013-05-03 11:49:50 +02004145static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004146{
4147 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004148 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004149 u32 temp;
4150
4151 temp = I915_READ(dslreg);
4152 udelay(500);
4153 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004154 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004155 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004156 }
4157}
4158
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004159static void skylake_pfit_enable(struct intel_crtc *crtc)
4160{
4161 struct drm_device *dev = crtc->base.dev;
4162 struct drm_i915_private *dev_priv = dev->dev_private;
4163 int pipe = crtc->pipe;
4164
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004165 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004166 I915_WRITE(PS_CTL(pipe), PS_ENABLE);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004167 I915_WRITE(PS_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4168 I915_WRITE(PS_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004169 }
4170}
4171
Jesse Barnesb074cec2013-04-25 12:55:02 -07004172static void ironlake_pfit_enable(struct intel_crtc *crtc)
4173{
4174 struct drm_device *dev = crtc->base.dev;
4175 struct drm_i915_private *dev_priv = dev->dev_private;
4176 int pipe = crtc->pipe;
4177
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004178 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004179 /* Force use of hard-coded filter coefficients
4180 * as some pre-programmed values are broken,
4181 * e.g. x201.
4182 */
4183 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4184 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4185 PF_PIPE_SEL_IVB(pipe));
4186 else
4187 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004188 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4189 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004190 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004191}
4192
Matt Roper4a3b8762014-12-23 10:41:51 -08004193static void intel_enable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004194{
4195 struct drm_device *dev = crtc->dev;
4196 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004197 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004198 struct intel_plane *intel_plane;
4199
Matt Roperaf2b6532014-04-01 15:22:32 -07004200 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4201 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004202 if (intel_plane->pipe == pipe)
4203 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004204 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004205}
4206
Matt Roper4a3b8762014-12-23 10:41:51 -08004207static void intel_disable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004208{
4209 struct drm_device *dev = crtc->dev;
4210 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004211 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004212 struct intel_plane *intel_plane;
4213
Matt Roperaf2b6532014-04-01 15:22:32 -07004214 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4215 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004216 if (intel_plane->pipe == pipe)
Matt Ropercf4c7c12014-12-04 10:27:42 -08004217 plane->funcs->disable_plane(plane);
Matt Roperaf2b6532014-04-01 15:22:32 -07004218 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004219}
4220
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004221void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004222{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004223 struct drm_device *dev = crtc->base.dev;
4224 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004225
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004226 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004227 return;
4228
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004229 /* We can only enable IPS after we enable a plane and wait for a vblank */
4230 intel_wait_for_vblank(dev, crtc->pipe);
4231
Paulo Zanonid77e4532013-09-24 13:52:55 -03004232 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004233 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004234 mutex_lock(&dev_priv->rps.hw_lock);
4235 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4236 mutex_unlock(&dev_priv->rps.hw_lock);
4237 /* Quoting Art Runyan: "its not safe to expect any particular
4238 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004239 * mailbox." Moreover, the mailbox may return a bogus state,
4240 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004241 */
4242 } else {
4243 I915_WRITE(IPS_CTL, IPS_ENABLE);
4244 /* The bit only becomes 1 in the next vblank, so this wait here
4245 * is essentially intel_wait_for_vblank. If we don't have this
4246 * and don't wait for vblanks until the end of crtc_enable, then
4247 * the HW state readout code will complain that the expected
4248 * IPS_CTL value is not the one we read. */
4249 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4250 DRM_ERROR("Timed out waiting for IPS enable\n");
4251 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004252}
4253
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004254void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004255{
4256 struct drm_device *dev = crtc->base.dev;
4257 struct drm_i915_private *dev_priv = dev->dev_private;
4258
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004259 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004260 return;
4261
4262 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004263 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004264 mutex_lock(&dev_priv->rps.hw_lock);
4265 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4266 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004267 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4268 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4269 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004270 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004271 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004272 POSTING_READ(IPS_CTL);
4273 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004274
4275 /* We need to wait for a vblank before we can disable the plane. */
4276 intel_wait_for_vblank(dev, crtc->pipe);
4277}
4278
4279/** Loads the palette/gamma unit for the CRTC with the prepared values */
4280static void intel_crtc_load_lut(struct drm_crtc *crtc)
4281{
4282 struct drm_device *dev = crtc->dev;
4283 struct drm_i915_private *dev_priv = dev->dev_private;
4284 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4285 enum pipe pipe = intel_crtc->pipe;
4286 int palreg = PALETTE(pipe);
4287 int i;
4288 bool reenable_ips = false;
4289
4290 /* The clocks have to be on to load the palette. */
Matt Roper83d65732015-02-25 13:12:16 -08004291 if (!crtc->state->enable || !intel_crtc->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004292 return;
4293
4294 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004295 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004296 assert_dsi_pll_enabled(dev_priv);
4297 else
4298 assert_pll_enabled(dev_priv, pipe);
4299 }
4300
4301 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304302 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004303 palreg = LGC_PALETTE(pipe);
4304
4305 /* Workaround : Do not read or write the pipe palette/gamma data while
4306 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4307 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004308 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004309 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4310 GAMMA_MODE_MODE_SPLIT)) {
4311 hsw_disable_ips(intel_crtc);
4312 reenable_ips = true;
4313 }
4314
4315 for (i = 0; i < 256; i++) {
4316 I915_WRITE(palreg + 4 * i,
4317 (intel_crtc->lut_r[i] << 16) |
4318 (intel_crtc->lut_g[i] << 8) |
4319 intel_crtc->lut_b[i]);
4320 }
4321
4322 if (reenable_ips)
4323 hsw_enable_ips(intel_crtc);
4324}
4325
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004326static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4327{
4328 if (!enable && intel_crtc->overlay) {
4329 struct drm_device *dev = intel_crtc->base.dev;
4330 struct drm_i915_private *dev_priv = dev->dev_private;
4331
4332 mutex_lock(&dev->struct_mutex);
4333 dev_priv->mm.interruptible = false;
4334 (void) intel_overlay_switch_off(intel_crtc->overlay);
4335 dev_priv->mm.interruptible = true;
4336 mutex_unlock(&dev->struct_mutex);
4337 }
4338
4339 /* Let userspace switch the overlay on again. In most cases userspace
4340 * has to recompute where to put it anyway.
4341 */
4342}
4343
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004344static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004345{
4346 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004347 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4348 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004349
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004350 intel_enable_primary_hw_plane(crtc->primary, crtc);
Matt Roper4a3b8762014-12-23 10:41:51 -08004351 intel_enable_sprite_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004352 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004353 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004354
4355 hsw_enable_ips(intel_crtc);
4356
4357 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004358 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004359 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004360
4361 /*
4362 * FIXME: Once we grow proper nuclear flip support out of this we need
4363 * to compute the mask of flip planes precisely. For the time being
4364 * consider this a flip from a NULL plane.
4365 */
4366 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004367}
4368
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004369static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004370{
4371 struct drm_device *dev = crtc->dev;
4372 struct drm_i915_private *dev_priv = dev->dev_private;
4373 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4374 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004375
4376 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004377
Paulo Zanonie35fef22015-02-09 14:46:29 -02004378 if (dev_priv->fbc.crtc == intel_crtc)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004379 intel_fbc_disable(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004380
4381 hsw_disable_ips(intel_crtc);
4382
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004383 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004384 intel_crtc_update_cursor(crtc, false);
Matt Roper4a3b8762014-12-23 10:41:51 -08004385 intel_disable_sprite_planes(crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004386 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004387
Daniel Vetterf99d7062014-06-19 16:01:59 +02004388 /*
4389 * FIXME: Once we grow proper nuclear flip support out of this we need
4390 * to compute the mask of flip planes precisely. For the time being
4391 * consider this a flip to a NULL plane.
4392 */
4393 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004394}
4395
Jesse Barnesf67a5592011-01-05 10:31:48 -08004396static void ironlake_crtc_enable(struct drm_crtc *crtc)
4397{
4398 struct drm_device *dev = crtc->dev;
4399 struct drm_i915_private *dev_priv = dev->dev_private;
4400 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004401 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004402 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004403
Matt Roper83d65732015-02-25 13:12:16 -08004404 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02004405
Jesse Barnesf67a5592011-01-05 10:31:48 -08004406 if (intel_crtc->active)
4407 return;
4408
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004409 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004410 intel_prepare_shared_dpll(intel_crtc);
4411
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004412 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304413 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004414
4415 intel_set_pipe_timings(intel_crtc);
4416
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004417 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004418 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004419 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004420 }
4421
4422 ironlake_set_pipeconf(crtc);
4423
Jesse Barnesf67a5592011-01-05 10:31:48 -08004424 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004425
Daniel Vettera72e4c92014-09-30 10:56:47 +02004426 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4427 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004428
Daniel Vetterf6736a12013-06-05 13:34:30 +02004429 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004430 if (encoder->pre_enable)
4431 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004432
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004433 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004434 /* Note: FDI PLL enabling _must_ be done before we enable the
4435 * cpu pipes, hence this is separate from all the other fdi/pch
4436 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004437 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004438 } else {
4439 assert_fdi_tx_disabled(dev_priv, pipe);
4440 assert_fdi_rx_disabled(dev_priv, pipe);
4441 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004442
Jesse Barnesb074cec2013-04-25 12:55:02 -07004443 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004444
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004445 /*
4446 * On ILK+ LUT must be loaded before the pipe is running but with
4447 * clocks enabled
4448 */
4449 intel_crtc_load_lut(crtc);
4450
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004451 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004452 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004453
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004454 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004455 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004456
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004457 assert_vblank_disabled(crtc);
4458 drm_crtc_vblank_on(crtc);
4459
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004460 for_each_encoder_on_crtc(dev, crtc, encoder)
4461 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004462
4463 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004464 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004465
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004466 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004467}
4468
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004469/* IPS only exists on ULT machines and is tied to pipe A. */
4470static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4471{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004472 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004473}
4474
Paulo Zanonie4916942013-09-20 16:21:19 -03004475/*
4476 * This implements the workaround described in the "notes" section of the mode
4477 * set sequence documentation. When going from no pipes or single pipe to
4478 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4479 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4480 */
4481static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4482{
4483 struct drm_device *dev = crtc->base.dev;
4484 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4485
4486 /* We want to get the other_active_crtc only if there's only 1 other
4487 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004488 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004489 if (!crtc_it->active || crtc_it == crtc)
4490 continue;
4491
4492 if (other_active_crtc)
4493 return;
4494
4495 other_active_crtc = crtc_it;
4496 }
4497 if (!other_active_crtc)
4498 return;
4499
4500 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4501 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4502}
4503
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004504static void haswell_crtc_enable(struct drm_crtc *crtc)
4505{
4506 struct drm_device *dev = crtc->dev;
4507 struct drm_i915_private *dev_priv = dev->dev_private;
4508 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4509 struct intel_encoder *encoder;
4510 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004511
Matt Roper83d65732015-02-25 13:12:16 -08004512 WARN_ON(!crtc->state->enable);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004513
4514 if (intel_crtc->active)
4515 return;
4516
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004517 if (intel_crtc_to_shared_dpll(intel_crtc))
4518 intel_enable_shared_dpll(intel_crtc);
4519
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004520 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304521 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004522
4523 intel_set_pipe_timings(intel_crtc);
4524
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004525 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4526 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4527 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004528 }
4529
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004530 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004531 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004532 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004533 }
4534
4535 haswell_set_pipeconf(crtc);
4536
4537 intel_set_pipe_csc(crtc);
4538
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004539 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004540
Daniel Vettera72e4c92014-09-30 10:56:47 +02004541 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004542 for_each_encoder_on_crtc(dev, crtc, encoder)
4543 if (encoder->pre_enable)
4544 encoder->pre_enable(encoder);
4545
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004546 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004547 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4548 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004549 dev_priv->display.fdi_link_train(crtc);
4550 }
4551
Paulo Zanoni1f544382012-10-24 11:32:00 -02004552 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004553
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004554 if (IS_SKYLAKE(dev))
4555 skylake_pfit_enable(intel_crtc);
4556 else
4557 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004558
4559 /*
4560 * On ILK+ LUT must be loaded before the pipe is running but with
4561 * clocks enabled
4562 */
4563 intel_crtc_load_lut(crtc);
4564
Paulo Zanoni1f544382012-10-24 11:32:00 -02004565 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004566 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004567
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004568 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004569 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004570
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004571 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004572 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004573
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004574 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004575 intel_ddi_set_vc_payload_alloc(crtc, true);
4576
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004577 assert_vblank_disabled(crtc);
4578 drm_crtc_vblank_on(crtc);
4579
Jani Nikula8807e552013-08-30 19:40:32 +03004580 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004581 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004582 intel_opregion_notify_encoder(encoder, true);
4583 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004584
Paulo Zanonie4916942013-09-20 16:21:19 -03004585 /* If we change the relative order between pipe/planes enabling, we need
4586 * to change the workaround. */
4587 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004588 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004589}
4590
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004591static void skylake_pfit_disable(struct intel_crtc *crtc)
4592{
4593 struct drm_device *dev = crtc->base.dev;
4594 struct drm_i915_private *dev_priv = dev->dev_private;
4595 int pipe = crtc->pipe;
4596
4597 /* To avoid upsetting the power well on haswell only disable the pfit if
4598 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004599 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004600 I915_WRITE(PS_CTL(pipe), 0);
4601 I915_WRITE(PS_WIN_POS(pipe), 0);
4602 I915_WRITE(PS_WIN_SZ(pipe), 0);
4603 }
4604}
4605
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004606static void ironlake_pfit_disable(struct intel_crtc *crtc)
4607{
4608 struct drm_device *dev = crtc->base.dev;
4609 struct drm_i915_private *dev_priv = dev->dev_private;
4610 int pipe = crtc->pipe;
4611
4612 /* To avoid upsetting the power well on haswell only disable the pfit if
4613 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004614 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004615 I915_WRITE(PF_CTL(pipe), 0);
4616 I915_WRITE(PF_WIN_POS(pipe), 0);
4617 I915_WRITE(PF_WIN_SZ(pipe), 0);
4618 }
4619}
4620
Jesse Barnes6be4a602010-09-10 10:26:01 -07004621static void ironlake_crtc_disable(struct drm_crtc *crtc)
4622{
4623 struct drm_device *dev = crtc->dev;
4624 struct drm_i915_private *dev_priv = dev->dev_private;
4625 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004626 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004627 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004628 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004629
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004630 if (!intel_crtc->active)
4631 return;
4632
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004633 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004634
Daniel Vetterea9d7582012-07-10 10:42:52 +02004635 for_each_encoder_on_crtc(dev, crtc, encoder)
4636 encoder->disable(encoder);
4637
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004638 drm_crtc_vblank_off(crtc);
4639 assert_vblank_disabled(crtc);
4640
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004641 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004642 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02004643
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004644 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004645
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004646 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004647
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004648 for_each_encoder_on_crtc(dev, crtc, encoder)
4649 if (encoder->post_disable)
4650 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004651
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004652 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02004653 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004654
Daniel Vetterd925c592013-06-05 13:34:04 +02004655 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004656
Daniel Vetterd925c592013-06-05 13:34:04 +02004657 if (HAS_PCH_CPT(dev)) {
4658 /* disable TRANS_DP_CTL */
4659 reg = TRANS_DP_CTL(pipe);
4660 temp = I915_READ(reg);
4661 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4662 TRANS_DP_PORT_SEL_MASK);
4663 temp |= TRANS_DP_PORT_SEL_NONE;
4664 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004665
Daniel Vetterd925c592013-06-05 13:34:04 +02004666 /* disable DPLL_SEL */
4667 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004668 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004669 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004670 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004671
4672 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004673 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004674
4675 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004676 }
4677
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004678 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004679 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004680
4681 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004682 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004683 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004684}
4685
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004686static void haswell_crtc_disable(struct drm_crtc *crtc)
4687{
4688 struct drm_device *dev = crtc->dev;
4689 struct drm_i915_private *dev_priv = dev->dev_private;
4690 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4691 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004692 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004693
4694 if (!intel_crtc->active)
4695 return;
4696
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004697 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004698
Jani Nikula8807e552013-08-30 19:40:32 +03004699 for_each_encoder_on_crtc(dev, crtc, encoder) {
4700 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004701 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004702 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004703
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004704 drm_crtc_vblank_off(crtc);
4705 assert_vblank_disabled(crtc);
4706
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004707 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004708 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4709 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004710 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004711
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004712 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004713 intel_ddi_set_vc_payload_alloc(crtc, false);
4714
Paulo Zanoniad80a812012-10-24 16:06:19 -02004715 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004716
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004717 if (IS_SKYLAKE(dev))
4718 skylake_pfit_disable(intel_crtc);
4719 else
4720 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004721
Paulo Zanoni1f544382012-10-24 11:32:00 -02004722 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004723
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004724 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004725 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004726 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004727 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004728
Imre Deak97b040a2014-06-25 22:01:50 +03004729 for_each_encoder_on_crtc(dev, crtc, encoder)
4730 if (encoder->post_disable)
4731 encoder->post_disable(encoder);
4732
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004733 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004734 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004735
4736 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004737 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004738 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004739
4740 if (intel_crtc_to_shared_dpll(intel_crtc))
4741 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004742}
4743
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004744static void ironlake_crtc_off(struct drm_crtc *crtc)
4745{
4746 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004747 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004748}
4749
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004750
Jesse Barnes2dd24552013-04-25 12:55:01 -07004751static void i9xx_pfit_enable(struct intel_crtc *crtc)
4752{
4753 struct drm_device *dev = crtc->base.dev;
4754 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004755 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07004756
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02004757 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004758 return;
4759
Daniel Vetterc0b03412013-05-28 12:05:54 +02004760 /*
4761 * The panel fitter should only be adjusted whilst the pipe is disabled,
4762 * according to register description and PRM.
4763 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004764 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4765 assert_pipe_disabled(dev_priv, crtc->pipe);
4766
Jesse Barnesb074cec2013-04-25 12:55:02 -07004767 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4768 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004769
4770 /* Border color in case we don't scale up to the full screen. Black by
4771 * default, change to something else for debugging. */
4772 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004773}
4774
Dave Airlied05410f2014-06-05 13:22:59 +10004775static enum intel_display_power_domain port_to_power_domain(enum port port)
4776{
4777 switch (port) {
4778 case PORT_A:
4779 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4780 case PORT_B:
4781 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4782 case PORT_C:
4783 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4784 case PORT_D:
4785 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4786 default:
4787 WARN_ON_ONCE(1);
4788 return POWER_DOMAIN_PORT_OTHER;
4789 }
4790}
4791
Imre Deak77d22dc2014-03-05 16:20:52 +02004792#define for_each_power_domain(domain, mask) \
4793 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4794 if ((1 << (domain)) & (mask))
4795
Imre Deak319be8a2014-03-04 19:22:57 +02004796enum intel_display_power_domain
4797intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004798{
Imre Deak319be8a2014-03-04 19:22:57 +02004799 struct drm_device *dev = intel_encoder->base.dev;
4800 struct intel_digital_port *intel_dig_port;
4801
4802 switch (intel_encoder->type) {
4803 case INTEL_OUTPUT_UNKNOWN:
4804 /* Only DDI platforms should ever use this output type */
4805 WARN_ON_ONCE(!HAS_DDI(dev));
4806 case INTEL_OUTPUT_DISPLAYPORT:
4807 case INTEL_OUTPUT_HDMI:
4808 case INTEL_OUTPUT_EDP:
4809 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004810 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004811 case INTEL_OUTPUT_DP_MST:
4812 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4813 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004814 case INTEL_OUTPUT_ANALOG:
4815 return POWER_DOMAIN_PORT_CRT;
4816 case INTEL_OUTPUT_DSI:
4817 return POWER_DOMAIN_PORT_DSI;
4818 default:
4819 return POWER_DOMAIN_PORT_OTHER;
4820 }
4821}
4822
4823static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4824{
4825 struct drm_device *dev = crtc->dev;
4826 struct intel_encoder *intel_encoder;
4827 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4828 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004829 unsigned long mask;
4830 enum transcoder transcoder;
4831
4832 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4833
4834 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4835 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004836 if (intel_crtc->config->pch_pfit.enabled ||
4837 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004838 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4839
Imre Deak319be8a2014-03-04 19:22:57 +02004840 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4841 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4842
Imre Deak77d22dc2014-03-05 16:20:52 +02004843 return mask;
4844}
4845
Imre Deak77d22dc2014-03-05 16:20:52 +02004846static void modeset_update_crtc_power_domains(struct drm_device *dev)
4847{
4848 struct drm_i915_private *dev_priv = dev->dev_private;
4849 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4850 struct intel_crtc *crtc;
4851
4852 /*
4853 * First get all needed power domains, then put all unneeded, to avoid
4854 * any unnecessary toggling of the power wells.
4855 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004856 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004857 enum intel_display_power_domain domain;
4858
Matt Roper83d65732015-02-25 13:12:16 -08004859 if (!crtc->base.state->enable)
Imre Deak77d22dc2014-03-05 16:20:52 +02004860 continue;
4861
Imre Deak319be8a2014-03-04 19:22:57 +02004862 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004863
4864 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4865 intel_display_power_get(dev_priv, domain);
4866 }
4867
Ville Syrjälä50f6e502014-11-06 14:49:12 +02004868 if (dev_priv->display.modeset_global_resources)
4869 dev_priv->display.modeset_global_resources(dev);
4870
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004871 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004872 enum intel_display_power_domain domain;
4873
4874 for_each_power_domain(domain, crtc->enabled_power_domains)
4875 intel_display_power_put(dev_priv, domain);
4876
4877 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4878 }
4879
4880 intel_display_set_init_power(dev_priv, false);
4881}
4882
Ville Syrjälädfcab172014-06-13 13:37:47 +03004883/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004884static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004885{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004886 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004887
Jesse Barnes586f49d2013-11-04 16:06:59 -08004888 /* Obtain SKU information */
4889 mutex_lock(&dev_priv->dpio_lock);
4890 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4891 CCK_FUSE_HPLL_FREQ_MASK;
4892 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004893
Ville Syrjälädfcab172014-06-13 13:37:47 +03004894 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004895}
4896
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004897static void vlv_update_cdclk(struct drm_device *dev)
4898{
4899 struct drm_i915_private *dev_priv = dev->dev_private;
4900
4901 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03004902 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004903 dev_priv->vlv_cdclk_freq);
4904
4905 /*
4906 * Program the gmbus_freq based on the cdclk frequency.
4907 * BSpec erroneously claims we should aim for 4MHz, but
4908 * in fact 1MHz is the correct frequency.
4909 */
Ville Syrjälä6be1e3d2014-10-16 20:52:31 +03004910 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->vlv_cdclk_freq, 1000));
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004911}
4912
Jesse Barnes30a970c2013-11-04 13:48:12 -08004913/* Adjust CDclk dividers to allow high res or save power if possible */
4914static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4915{
4916 struct drm_i915_private *dev_priv = dev->dev_private;
4917 u32 val, cmd;
4918
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004919 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004920
Ville Syrjälädfcab172014-06-13 13:37:47 +03004921 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004922 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004923 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004924 cmd = 1;
4925 else
4926 cmd = 0;
4927
4928 mutex_lock(&dev_priv->rps.hw_lock);
4929 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4930 val &= ~DSPFREQGUAR_MASK;
4931 val |= (cmd << DSPFREQGUAR_SHIFT);
4932 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4933 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4934 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4935 50)) {
4936 DRM_ERROR("timed out waiting for CDclk change\n");
4937 }
4938 mutex_unlock(&dev_priv->rps.hw_lock);
4939
Ville Syrjälädfcab172014-06-13 13:37:47 +03004940 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004941 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004942
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004943 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004944
4945 mutex_lock(&dev_priv->dpio_lock);
4946 /* adjust cdclk divider */
4947 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004948 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004949 val |= divider;
4950 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004951
4952 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4953 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4954 50))
4955 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004956 mutex_unlock(&dev_priv->dpio_lock);
4957 }
4958
4959 mutex_lock(&dev_priv->dpio_lock);
4960 /* adjust self-refresh exit latency value */
4961 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4962 val &= ~0x7f;
4963
4964 /*
4965 * For high bandwidth configs, we set a higher latency in the bunit
4966 * so that the core display fetch happens in time to avoid underruns.
4967 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004968 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004969 val |= 4500 / 250; /* 4.5 usec */
4970 else
4971 val |= 3000 / 250; /* 3.0 usec */
4972 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4973 mutex_unlock(&dev_priv->dpio_lock);
4974
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004975 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004976}
4977
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004978static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4979{
4980 struct drm_i915_private *dev_priv = dev->dev_private;
4981 u32 val, cmd;
4982
4983 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4984
4985 switch (cdclk) {
4986 case 400000:
4987 cmd = 3;
4988 break;
4989 case 333333:
4990 case 320000:
4991 cmd = 2;
4992 break;
4993 case 266667:
4994 cmd = 1;
4995 break;
4996 case 200000:
4997 cmd = 0;
4998 break;
4999 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005000 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005001 return;
5002 }
5003
5004 mutex_lock(&dev_priv->rps.hw_lock);
5005 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5006 val &= ~DSPFREQGUAR_MASK_CHV;
5007 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5008 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5009 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5010 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5011 50)) {
5012 DRM_ERROR("timed out waiting for CDclk change\n");
5013 }
5014 mutex_unlock(&dev_priv->rps.hw_lock);
5015
5016 vlv_update_cdclk(dev);
5017}
5018
Jesse Barnes30a970c2013-11-04 13:48:12 -08005019static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5020 int max_pixclk)
5021{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005022 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005023
Ville Syrjäläd49a3402014-06-28 02:03:58 +03005024 /* FIXME: Punit isn't quite ready yet */
5025 if (IS_CHERRYVIEW(dev_priv->dev))
5026 return 400000;
5027
Jesse Barnes30a970c2013-11-04 13:48:12 -08005028 /*
5029 * Really only a few cases to deal with, as only 4 CDclks are supported:
5030 * 200MHz
5031 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005032 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005033 * 400MHz
5034 * So we check to see whether we're above 90% of the lower bin and
5035 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005036 *
5037 * We seem to get an unstable or solid color picture at 200MHz.
5038 * Not sure what's wrong. For now use 200MHz only when all pipes
5039 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005040 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005041 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005042 return 400000;
5043 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005044 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005045 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005046 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005047 else
5048 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005049}
5050
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005051/* compute the max pixel clock for new configuration */
5052static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005053{
5054 struct drm_device *dev = dev_priv->dev;
5055 struct intel_crtc *intel_crtc;
5056 int max_pixclk = 0;
5057
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005058 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005059 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005060 max_pixclk = max(max_pixclk,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005061 intel_crtc->new_config->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005062 }
5063
5064 return max_pixclk;
5065}
5066
5067static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005068 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005069{
5070 struct drm_i915_private *dev_priv = dev->dev_private;
5071 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005072 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005073
Imre Deakd60c4472014-03-27 17:45:10 +02005074 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
5075 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005076 return;
5077
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005078 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005079 for_each_intel_crtc(dev, intel_crtc)
Matt Roper83d65732015-02-25 13:12:16 -08005080 if (intel_crtc->base.state->enable)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005081 *prepare_pipes |= (1 << intel_crtc->pipe);
5082}
5083
5084static void valleyview_modeset_global_resources(struct drm_device *dev)
5085{
5086 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005087 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005088 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
5089
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005090 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02005091 /*
5092 * FIXME: We can end up here with all power domains off, yet
5093 * with a CDCLK frequency other than the minimum. To account
5094 * for this take the PIPE-A power domain, which covers the HW
5095 * blocks needed for the following programming. This can be
5096 * removed once it's guaranteed that we get here either with
5097 * the minimum CDCLK set, or the required power domains
5098 * enabled.
5099 */
5100 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
5101
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005102 if (IS_CHERRYVIEW(dev))
5103 cherryview_set_cdclk(dev, req_cdclk);
5104 else
5105 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02005106
5107 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005108 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08005109}
5110
Jesse Barnes89b667f2013-04-18 14:51:36 -07005111static void valleyview_crtc_enable(struct drm_crtc *crtc)
5112{
5113 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005114 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005115 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5116 struct intel_encoder *encoder;
5117 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03005118 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005119
Matt Roper83d65732015-02-25 13:12:16 -08005120 WARN_ON(!crtc->state->enable);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005121
5122 if (intel_crtc->active)
5123 return;
5124
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005125 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05305126
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005127 if (!is_dsi) {
5128 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005129 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005130 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005131 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005132 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02005133
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005134 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305135 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005136
5137 intel_set_pipe_timings(intel_crtc);
5138
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005139 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
5140 struct drm_i915_private *dev_priv = dev->dev_private;
5141
5142 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5143 I915_WRITE(CHV_CANVAS(pipe), 0);
5144 }
5145
Daniel Vetter5b18e572014-04-24 23:55:06 +02005146 i9xx_set_pipeconf(intel_crtc);
5147
Jesse Barnes89b667f2013-04-18 14:51:36 -07005148 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005149
Daniel Vettera72e4c92014-09-30 10:56:47 +02005150 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005151
Jesse Barnes89b667f2013-04-18 14:51:36 -07005152 for_each_encoder_on_crtc(dev, crtc, encoder)
5153 if (encoder->pre_pll_enable)
5154 encoder->pre_pll_enable(encoder);
5155
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005156 if (!is_dsi) {
5157 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005158 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005159 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005160 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005161 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005162
5163 for_each_encoder_on_crtc(dev, crtc, encoder)
5164 if (encoder->pre_enable)
5165 encoder->pre_enable(encoder);
5166
Jesse Barnes2dd24552013-04-25 12:55:01 -07005167 i9xx_pfit_enable(intel_crtc);
5168
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005169 intel_crtc_load_lut(crtc);
5170
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005171 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005172 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005173
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005174 assert_vblank_disabled(crtc);
5175 drm_crtc_vblank_on(crtc);
5176
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005177 for_each_encoder_on_crtc(dev, crtc, encoder)
5178 encoder->enable(encoder);
5179
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005180 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005181
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005182 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005183 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005184}
5185
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005186static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5187{
5188 struct drm_device *dev = crtc->base.dev;
5189 struct drm_i915_private *dev_priv = dev->dev_private;
5190
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005191 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5192 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005193}
5194
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005195static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005196{
5197 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005198 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005199 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005200 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005201 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005202
Matt Roper83d65732015-02-25 13:12:16 -08005203 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02005204
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005205 if (intel_crtc->active)
5206 return;
5207
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005208 i9xx_set_pll_dividers(intel_crtc);
5209
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005210 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305211 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005212
5213 intel_set_pipe_timings(intel_crtc);
5214
Daniel Vetter5b18e572014-04-24 23:55:06 +02005215 i9xx_set_pipeconf(intel_crtc);
5216
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005217 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005218
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005219 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005220 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005221
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005222 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005223 if (encoder->pre_enable)
5224 encoder->pre_enable(encoder);
5225
Daniel Vetterf6736a12013-06-05 13:34:30 +02005226 i9xx_enable_pll(intel_crtc);
5227
Jesse Barnes2dd24552013-04-25 12:55:01 -07005228 i9xx_pfit_enable(intel_crtc);
5229
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005230 intel_crtc_load_lut(crtc);
5231
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005232 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005233 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005234
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005235 assert_vblank_disabled(crtc);
5236 drm_crtc_vblank_on(crtc);
5237
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005238 for_each_encoder_on_crtc(dev, crtc, encoder)
5239 encoder->enable(encoder);
5240
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005241 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005242
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005243 /*
5244 * Gen2 reports pipe underruns whenever all planes are disabled.
5245 * So don't enable underrun reporting before at least some planes
5246 * are enabled.
5247 * FIXME: Need to fix the logic to work when we turn off all planes
5248 * but leave the pipe running.
5249 */
5250 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005251 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005252
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005253 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005254 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005255}
5256
Daniel Vetter87476d62013-04-11 16:29:06 +02005257static void i9xx_pfit_disable(struct intel_crtc *crtc)
5258{
5259 struct drm_device *dev = crtc->base.dev;
5260 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02005261
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005262 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005263 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005264
5265 assert_pipe_disabled(dev_priv, crtc->pipe);
5266
Daniel Vetter328d8e82013-05-08 10:36:31 +02005267 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5268 I915_READ(PFIT_CONTROL));
5269 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005270}
5271
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005272static void i9xx_crtc_disable(struct drm_crtc *crtc)
5273{
5274 struct drm_device *dev = crtc->dev;
5275 struct drm_i915_private *dev_priv = dev->dev_private;
5276 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005277 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005278 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005279
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005280 if (!intel_crtc->active)
5281 return;
5282
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005283 /*
5284 * Gen2 reports pipe underruns whenever all planes are disabled.
5285 * So diasble underrun reporting before all the planes get disabled.
5286 * FIXME: Need to fix the logic to work when we turn off all planes
5287 * but leave the pipe running.
5288 */
5289 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005290 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005291
Imre Deak564ed192014-06-13 14:54:21 +03005292 /*
5293 * Vblank time updates from the shadow to live plane control register
5294 * are blocked if the memory self-refresh mode is active at that
5295 * moment. So to make sure the plane gets truly disabled, disable
5296 * first the self-refresh mode. The self-refresh enable bit in turn
5297 * will be checked/applied by the HW only at the next frame start
5298 * event which is after the vblank start event, so we need to have a
5299 * wait-for-vblank between disabling the plane and the pipe.
5300 */
5301 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005302 intel_crtc_disable_planes(crtc);
5303
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005304 /*
5305 * On gen2 planes are double buffered but the pipe isn't, so we must
5306 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03005307 * We also need to wait on all gmch platforms because of the
5308 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005309 */
Imre Deak564ed192014-06-13 14:54:21 +03005310 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005311
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005312 for_each_encoder_on_crtc(dev, crtc, encoder)
5313 encoder->disable(encoder);
5314
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005315 drm_crtc_vblank_off(crtc);
5316 assert_vblank_disabled(crtc);
5317
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005318 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005319
Daniel Vetter87476d62013-04-11 16:29:06 +02005320 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005321
Jesse Barnes89b667f2013-04-18 14:51:36 -07005322 for_each_encoder_on_crtc(dev, crtc, encoder)
5323 if (encoder->post_disable)
5324 encoder->post_disable(encoder);
5325
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005326 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005327 if (IS_CHERRYVIEW(dev))
5328 chv_disable_pll(dev_priv, pipe);
5329 else if (IS_VALLEYVIEW(dev))
5330 vlv_disable_pll(dev_priv, pipe);
5331 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005332 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005333 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005334
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005335 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005336 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005337
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005338 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005339 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005340
Daniel Vetterefa96242014-04-24 23:55:02 +02005341 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005342 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02005343 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005344}
5345
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005346static void i9xx_crtc_off(struct drm_crtc *crtc)
5347{
5348}
5349
Borun Fub04c5bd2014-07-12 10:02:27 +05305350/* Master function to enable/disable CRTC and corresponding power wells */
5351void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005352{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005353 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005354 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005355 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005356 enum intel_display_power_domain domain;
5357 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005358
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005359 if (enable) {
5360 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005361 domains = get_crtc_power_domains(crtc);
5362 for_each_power_domain(domain, domains)
5363 intel_display_power_get(dev_priv, domain);
5364 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005365
5366 dev_priv->display.crtc_enable(crtc);
5367 }
5368 } else {
5369 if (intel_crtc->active) {
5370 dev_priv->display.crtc_disable(crtc);
5371
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005372 domains = intel_crtc->enabled_power_domains;
5373 for_each_power_domain(domain, domains)
5374 intel_display_power_put(dev_priv, domain);
5375 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005376 }
5377 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305378}
5379
5380/**
5381 * Sets the power management mode of the pipe and plane.
5382 */
5383void intel_crtc_update_dpms(struct drm_crtc *crtc)
5384{
5385 struct drm_device *dev = crtc->dev;
5386 struct intel_encoder *intel_encoder;
5387 bool enable = false;
5388
5389 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5390 enable |= intel_encoder->connectors_active;
5391
5392 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005393}
5394
Daniel Vetter976f8a22012-07-08 22:34:21 +02005395static void intel_crtc_disable(struct drm_crtc *crtc)
5396{
5397 struct drm_device *dev = crtc->dev;
5398 struct drm_connector *connector;
5399 struct drm_i915_private *dev_priv = dev->dev_private;
5400
5401 /* crtc should still be enabled when we disable it. */
Matt Roper83d65732015-02-25 13:12:16 -08005402 WARN_ON(!crtc->state->enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005403
5404 dev_priv->display.crtc_disable(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005405 dev_priv->display.off(crtc);
5406
Gustavo Padovan455a6802014-12-01 15:40:11 -08005407 crtc->primary->funcs->disable_plane(crtc->primary);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005408
5409 /* Update computed state. */
5410 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5411 if (!connector->encoder || !connector->encoder->crtc)
5412 continue;
5413
5414 if (connector->encoder->crtc != crtc)
5415 continue;
5416
5417 connector->dpms = DRM_MODE_DPMS_OFF;
5418 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005419 }
5420}
5421
Chris Wilsonea5b2132010-08-04 13:50:23 +01005422void intel_encoder_destroy(struct drm_encoder *encoder)
5423{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005424 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005425
Chris Wilsonea5b2132010-08-04 13:50:23 +01005426 drm_encoder_cleanup(encoder);
5427 kfree(intel_encoder);
5428}
5429
Damien Lespiau92373292013-08-08 22:28:57 +01005430/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005431 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5432 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005433static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005434{
5435 if (mode == DRM_MODE_DPMS_ON) {
5436 encoder->connectors_active = true;
5437
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005438 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005439 } else {
5440 encoder->connectors_active = false;
5441
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005442 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005443 }
5444}
5445
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005446/* Cross check the actual hw state with our own modeset state tracking (and it's
5447 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005448static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005449{
5450 if (connector->get_hw_state(connector)) {
5451 struct intel_encoder *encoder = connector->encoder;
5452 struct drm_crtc *crtc;
5453 bool encoder_enabled;
5454 enum pipe pipe;
5455
5456 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5457 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005458 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005459
Dave Airlie0e32b392014-05-02 14:02:48 +10005460 /* there is no real hw state for MST connectors */
5461 if (connector->mst_port)
5462 return;
5463
Rob Clarke2c719b2014-12-15 13:56:32 -05005464 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005465 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005466 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005467 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005468
Dave Airlie36cd7442014-05-02 13:44:18 +10005469 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05005470 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10005471 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005472
Dave Airlie36cd7442014-05-02 13:44:18 +10005473 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05005474 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
5475 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10005476 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005477
Dave Airlie36cd7442014-05-02 13:44:18 +10005478 crtc = encoder->base.crtc;
5479
Matt Roper83d65732015-02-25 13:12:16 -08005480 I915_STATE_WARN(!crtc->state->enable,
5481 "crtc not enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005482 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5483 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10005484 "encoder active on the wrong pipe\n");
5485 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005486 }
5487}
5488
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005489/* Even simpler default implementation, if there's really no special case to
5490 * consider. */
5491void intel_connector_dpms(struct drm_connector *connector, int mode)
5492{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005493 /* All the simple cases only support two dpms states. */
5494 if (mode != DRM_MODE_DPMS_ON)
5495 mode = DRM_MODE_DPMS_OFF;
5496
5497 if (mode == connector->dpms)
5498 return;
5499
5500 connector->dpms = mode;
5501
5502 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01005503 if (connector->encoder)
5504 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005505
Daniel Vetterb9805142012-08-31 17:37:33 +02005506 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005507}
5508
Daniel Vetterf0947c32012-07-02 13:10:34 +02005509/* Simple connector->get_hw_state implementation for encoders that support only
5510 * one connector and no cloning and hence the encoder state determines the state
5511 * of the connector. */
5512bool intel_connector_get_hw_state(struct intel_connector *connector)
5513{
Daniel Vetter24929352012-07-02 20:28:59 +02005514 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005515 struct intel_encoder *encoder = connector->encoder;
5516
5517 return encoder->get_hw_state(encoder, &pipe);
5518}
5519
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005520static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005521 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005522{
5523 struct drm_i915_private *dev_priv = dev->dev_private;
5524 struct intel_crtc *pipe_B_crtc =
5525 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5526
5527 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5528 pipe_name(pipe), pipe_config->fdi_lanes);
5529 if (pipe_config->fdi_lanes > 4) {
5530 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5531 pipe_name(pipe), pipe_config->fdi_lanes);
5532 return false;
5533 }
5534
Paulo Zanonibafb6552013-11-02 21:07:44 -07005535 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005536 if (pipe_config->fdi_lanes > 2) {
5537 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5538 pipe_config->fdi_lanes);
5539 return false;
5540 } else {
5541 return true;
5542 }
5543 }
5544
5545 if (INTEL_INFO(dev)->num_pipes == 2)
5546 return true;
5547
5548 /* Ivybridge 3 pipe is really complicated */
5549 switch (pipe) {
5550 case PIPE_A:
5551 return true;
5552 case PIPE_B:
5553 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5554 pipe_config->fdi_lanes > 2) {
5555 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5556 pipe_name(pipe), pipe_config->fdi_lanes);
5557 return false;
5558 }
5559 return true;
5560 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005561 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005562 pipe_B_crtc->config->fdi_lanes <= 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005563 if (pipe_config->fdi_lanes > 2) {
5564 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5565 pipe_name(pipe), pipe_config->fdi_lanes);
5566 return false;
5567 }
5568 } else {
5569 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5570 return false;
5571 }
5572 return true;
5573 default:
5574 BUG();
5575 }
5576}
5577
Daniel Vettere29c22c2013-02-21 00:00:16 +01005578#define RETRY 1
5579static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005580 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005581{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005582 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005583 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005584 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005585 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005586
Daniel Vettere29c22c2013-02-21 00:00:16 +01005587retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005588 /* FDI is a binary signal running at ~2.7GHz, encoding
5589 * each output octet as 10 bits. The actual frequency
5590 * is stored as a divider into a 100MHz clock, and the
5591 * mode pixel clock is stored in units of 1KHz.
5592 * Hence the bw of each lane in terms of the mode signal
5593 * is:
5594 */
5595 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5596
Damien Lespiau241bfc32013-09-25 16:45:37 +01005597 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005598
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005599 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005600 pipe_config->pipe_bpp);
5601
5602 pipe_config->fdi_lanes = lane;
5603
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005604 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005605 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005606
Daniel Vettere29c22c2013-02-21 00:00:16 +01005607 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5608 intel_crtc->pipe, pipe_config);
5609 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5610 pipe_config->pipe_bpp -= 2*3;
5611 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5612 pipe_config->pipe_bpp);
5613 needs_recompute = true;
5614 pipe_config->bw_constrained = true;
5615
5616 goto retry;
5617 }
5618
5619 if (needs_recompute)
5620 return RETRY;
5621
5622 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005623}
5624
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005625static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005626 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005627{
Jani Nikulad330a952014-01-21 11:24:25 +02005628 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005629 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005630 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005631}
5632
Daniel Vettera43f6e02013-06-07 23:10:32 +02005633static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005634 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005635{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005636 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02005637 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005638 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005639
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005640 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005641 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005642 int clock_limit =
5643 dev_priv->display.get_display_clock_speed(dev);
5644
5645 /*
5646 * Enable pixel doubling when the dot clock
5647 * is > 90% of the (display) core speed.
5648 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005649 * GDG double wide on either pipe,
5650 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005651 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005652 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005653 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005654 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005655 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005656 }
5657
Damien Lespiau241bfc32013-09-25 16:45:37 +01005658 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005659 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005660 }
Chris Wilson89749352010-09-12 18:25:19 +01005661
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005662 /*
5663 * Pipe horizontal size must be even in:
5664 * - DVO ganged mode
5665 * - LVDS dual channel mode
5666 * - Double wide pipe
5667 */
Ander Conselvan de Oliveirab4f2bf42015-02-26 09:44:45 +02005668 if ((intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005669 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5670 pipe_config->pipe_src_w &= ~1;
5671
Damien Lespiau8693a822013-05-03 18:48:11 +01005672 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5673 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005674 */
5675 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5676 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005677 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005678
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005679 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005680 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005681 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005682 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5683 * for lvds. */
5684 pipe_config->pipe_bpp = 8*3;
5685 }
5686
Damien Lespiauf5adf942013-06-24 18:29:34 +01005687 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005688 hsw_compute_ips_config(crtc, pipe_config);
5689
Daniel Vetter877d48d2013-04-19 11:24:43 +02005690 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005691 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005692
Daniel Vettere29c22c2013-02-21 00:00:16 +01005693 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005694}
5695
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005696static int valleyview_get_display_clock_speed(struct drm_device *dev)
5697{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005698 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005699 u32 val;
5700 int divider;
5701
Ville Syrjäläd49a3402014-06-28 02:03:58 +03005702 /* FIXME: Punit isn't quite ready yet */
5703 if (IS_CHERRYVIEW(dev))
5704 return 400000;
5705
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005706 if (dev_priv->hpll_freq == 0)
5707 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
5708
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005709 mutex_lock(&dev_priv->dpio_lock);
5710 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5711 mutex_unlock(&dev_priv->dpio_lock);
5712
5713 divider = val & DISPLAY_FREQUENCY_VALUES;
5714
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005715 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5716 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5717 "cdclk change in progress\n");
5718
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005719 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005720}
5721
Jesse Barnese70236a2009-09-21 10:42:27 -07005722static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005723{
Jesse Barnese70236a2009-09-21 10:42:27 -07005724 return 400000;
5725}
Jesse Barnes79e53942008-11-07 14:24:08 -08005726
Jesse Barnese70236a2009-09-21 10:42:27 -07005727static int i915_get_display_clock_speed(struct drm_device *dev)
5728{
5729 return 333000;
5730}
Jesse Barnes79e53942008-11-07 14:24:08 -08005731
Jesse Barnese70236a2009-09-21 10:42:27 -07005732static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5733{
5734 return 200000;
5735}
Jesse Barnes79e53942008-11-07 14:24:08 -08005736
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005737static int pnv_get_display_clock_speed(struct drm_device *dev)
5738{
5739 u16 gcfgc = 0;
5740
5741 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5742
5743 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5744 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5745 return 267000;
5746 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5747 return 333000;
5748 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5749 return 444000;
5750 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5751 return 200000;
5752 default:
5753 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5754 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5755 return 133000;
5756 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5757 return 167000;
5758 }
5759}
5760
Jesse Barnese70236a2009-09-21 10:42:27 -07005761static int i915gm_get_display_clock_speed(struct drm_device *dev)
5762{
5763 u16 gcfgc = 0;
5764
5765 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5766
5767 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005768 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005769 else {
5770 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5771 case GC_DISPLAY_CLOCK_333_MHZ:
5772 return 333000;
5773 default:
5774 case GC_DISPLAY_CLOCK_190_200_MHZ:
5775 return 190000;
5776 }
5777 }
5778}
Jesse Barnes79e53942008-11-07 14:24:08 -08005779
Jesse Barnese70236a2009-09-21 10:42:27 -07005780static int i865_get_display_clock_speed(struct drm_device *dev)
5781{
5782 return 266000;
5783}
5784
5785static int i855_get_display_clock_speed(struct drm_device *dev)
5786{
5787 u16 hpllcc = 0;
5788 /* Assume that the hardware is in the high speed state. This
5789 * should be the default.
5790 */
5791 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5792 case GC_CLOCK_133_200:
5793 case GC_CLOCK_100_200:
5794 return 200000;
5795 case GC_CLOCK_166_250:
5796 return 250000;
5797 case GC_CLOCK_100_133:
5798 return 133000;
5799 }
5800
5801 /* Shouldn't happen */
5802 return 0;
5803}
5804
5805static int i830_get_display_clock_speed(struct drm_device *dev)
5806{
5807 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005808}
5809
Zhenyu Wang2c072452009-06-05 15:38:42 +08005810static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005811intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005812{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005813 while (*num > DATA_LINK_M_N_MASK ||
5814 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005815 *num >>= 1;
5816 *den >>= 1;
5817 }
5818}
5819
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005820static void compute_m_n(unsigned int m, unsigned int n,
5821 uint32_t *ret_m, uint32_t *ret_n)
5822{
5823 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5824 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5825 intel_reduce_m_n_ratio(ret_m, ret_n);
5826}
5827
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005828void
5829intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5830 int pixel_clock, int link_clock,
5831 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005832{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005833 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005834
5835 compute_m_n(bits_per_pixel * pixel_clock,
5836 link_clock * nlanes * 8,
5837 &m_n->gmch_m, &m_n->gmch_n);
5838
5839 compute_m_n(pixel_clock, link_clock,
5840 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005841}
5842
Chris Wilsona7615032011-01-12 17:04:08 +00005843static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5844{
Jani Nikulad330a952014-01-21 11:24:25 +02005845 if (i915.panel_use_ssc >= 0)
5846 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005847 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005848 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005849}
5850
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005851static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005852{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005853 struct drm_device *dev = crtc->base.dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005854 struct drm_i915_private *dev_priv = dev->dev_private;
5855 int refclk;
5856
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005857 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005858 refclk = 100000;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02005859 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005860 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005861 refclk = dev_priv->vbt.lvds_ssc_freq;
5862 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005863 } else if (!IS_GEN2(dev)) {
5864 refclk = 96000;
5865 } else {
5866 refclk = 48000;
5867 }
5868
5869 return refclk;
5870}
5871
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005872static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005873{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005874 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005875}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005876
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005877static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5878{
5879 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005880}
5881
Daniel Vetterf47709a2013-03-28 10:42:02 +01005882static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005883 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005884 intel_clock_t *reduced_clock)
5885{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005886 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005887 u32 fp, fp2 = 0;
5888
5889 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005890 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005891 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005892 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005893 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005894 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005895 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005896 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005897 }
5898
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005899 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005900
Daniel Vetterf47709a2013-03-28 10:42:02 +01005901 crtc->lowfreq_avail = false;
Bob Paauwee1f234b2014-11-11 09:29:18 -08005902 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005903 reduced_clock && i915.powersave) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005904 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005905 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005906 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005907 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005908 }
5909}
5910
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005911static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5912 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005913{
5914 u32 reg_val;
5915
5916 /*
5917 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5918 * and set it to a reasonable value instead.
5919 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005920 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005921 reg_val &= 0xffffff00;
5922 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005923 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005924
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005925 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005926 reg_val &= 0x8cffffff;
5927 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005928 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005929
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005930 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005931 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005932 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005933
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005934 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005935 reg_val &= 0x00ffffff;
5936 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005937 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005938}
5939
Daniel Vetterb5518422013-05-03 11:49:48 +02005940static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5941 struct intel_link_m_n *m_n)
5942{
5943 struct drm_device *dev = crtc->base.dev;
5944 struct drm_i915_private *dev_priv = dev->dev_private;
5945 int pipe = crtc->pipe;
5946
Daniel Vettere3b95f12013-05-03 11:49:49 +02005947 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5948 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5949 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5950 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005951}
5952
5953static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005954 struct intel_link_m_n *m_n,
5955 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005956{
5957 struct drm_device *dev = crtc->base.dev;
5958 struct drm_i915_private *dev_priv = dev->dev_private;
5959 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005960 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02005961
5962 if (INTEL_INFO(dev)->gen >= 5) {
5963 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5964 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5965 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5966 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07005967 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5968 * for gen < 8) and if DRRS is supported (to make sure the
5969 * registers are not unnecessarily accessed).
5970 */
Durgadoss R44395bf2015-02-13 15:33:02 +05305971 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005972 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07005973 I915_WRITE(PIPE_DATA_M2(transcoder),
5974 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5975 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5976 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5977 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5978 }
Daniel Vetterb5518422013-05-03 11:49:48 +02005979 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005980 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5981 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5982 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5983 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005984 }
5985}
5986
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305987void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005988{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305989 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
5990
5991 if (m_n == M1_N1) {
5992 dp_m_n = &crtc->config->dp_m_n;
5993 dp_m2_n2 = &crtc->config->dp_m2_n2;
5994 } else if (m_n == M2_N2) {
5995
5996 /*
5997 * M2_N2 registers are not supported. Hence m2_n2 divider value
5998 * needs to be programmed into M1_N1.
5999 */
6000 dp_m_n = &crtc->config->dp_m2_n2;
6001 } else {
6002 DRM_ERROR("Unsupported divider value\n");
6003 return;
6004 }
6005
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006006 if (crtc->config->has_pch_encoder)
6007 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006008 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306009 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006010}
6011
Ville Syrjäläd288f652014-10-28 13:20:22 +02006012static void vlv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006013 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006014{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006015 u32 dpll, dpll_md;
6016
6017 /*
6018 * Enable DPIO clock input. We should never disable the reference
6019 * clock for pipe B, since VGA hotplug / manual detection depends
6020 * on it.
6021 */
6022 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
6023 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
6024 /* We should never disable this, set it here for state tracking */
6025 if (crtc->pipe == PIPE_B)
6026 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6027 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006028 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006029
Ville Syrjäläd288f652014-10-28 13:20:22 +02006030 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006031 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006032 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006033}
6034
Ville Syrjäläd288f652014-10-28 13:20:22 +02006035static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006036 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006037{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006038 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006039 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006040 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006041 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006042 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006043 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006044
Daniel Vetter09153002012-12-12 14:06:44 +01006045 mutex_lock(&dev_priv->dpio_lock);
6046
Ville Syrjäläd288f652014-10-28 13:20:22 +02006047 bestn = pipe_config->dpll.n;
6048 bestm1 = pipe_config->dpll.m1;
6049 bestm2 = pipe_config->dpll.m2;
6050 bestp1 = pipe_config->dpll.p1;
6051 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006052
Jesse Barnes89b667f2013-04-18 14:51:36 -07006053 /* See eDP HDMI DPIO driver vbios notes doc */
6054
6055 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006056 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006057 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006058
6059 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006060 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006061
6062 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006063 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006064 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006065 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006066
6067 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006068 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006069
6070 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006071 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6072 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6073 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006074 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006075
6076 /*
6077 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6078 * but we don't support that).
6079 * Note: don't use the DAC post divider as it seems unstable.
6080 */
6081 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006082 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006083
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006084 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006085 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006086
Jesse Barnes89b667f2013-04-18 14:51:36 -07006087 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006088 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006089 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
6090 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006091 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03006092 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006093 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006094 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006095 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006096
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02006097 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006098 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006099 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006100 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006101 0x0df40000);
6102 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006103 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006104 0x0df70000);
6105 } else { /* HDMI or VGA */
6106 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006107 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006108 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006109 0x0df70000);
6110 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006111 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006112 0x0df40000);
6113 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006114
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006115 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006116 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006117 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
6118 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006119 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006120 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006121
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006122 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01006123 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006124}
6125
Ville Syrjäläd288f652014-10-28 13:20:22 +02006126static void chv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006127 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006128{
Ville Syrjäläd288f652014-10-28 13:20:22 +02006129 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006130 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
6131 DPLL_VCO_ENABLE;
6132 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006133 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006134
Ville Syrjäläd288f652014-10-28 13:20:22 +02006135 pipe_config->dpll_hw_state.dpll_md =
6136 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006137}
6138
Ville Syrjäläd288f652014-10-28 13:20:22 +02006139static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006140 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006141{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006142 struct drm_device *dev = crtc->base.dev;
6143 struct drm_i915_private *dev_priv = dev->dev_private;
6144 int pipe = crtc->pipe;
6145 int dpll_reg = DPLL(crtc->pipe);
6146 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03006147 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006148 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
6149 int refclk;
6150
Ville Syrjäläd288f652014-10-28 13:20:22 +02006151 bestn = pipe_config->dpll.n;
6152 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6153 bestm1 = pipe_config->dpll.m1;
6154 bestm2 = pipe_config->dpll.m2 >> 22;
6155 bestp1 = pipe_config->dpll.p1;
6156 bestp2 = pipe_config->dpll.p2;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006157
6158 /*
6159 * Enable Refclk and SSC
6160 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006161 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02006162 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006163
6164 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006165
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006166 /* p1 and p2 divider */
6167 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6168 5 << DPIO_CHV_S1_DIV_SHIFT |
6169 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6170 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6171 1 << DPIO_CHV_K_DIV_SHIFT);
6172
6173 /* Feedback post-divider - m2 */
6174 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6175
6176 /* Feedback refclk divider - n and m1 */
6177 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6178 DPIO_CHV_M1_DIV_BY_2 |
6179 1 << DPIO_CHV_N_DIV_SHIFT);
6180
6181 /* M2 fraction division */
6182 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
6183
6184 /* M2 fraction division enable */
6185 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
6186 DPIO_CHV_FRAC_DIV_EN |
6187 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
6188
6189 /* Loop filter */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006190 refclk = i9xx_get_refclk(crtc, 0);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006191 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
6192 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
6193 if (refclk == 100000)
6194 intcoeff = 11;
6195 else if (refclk == 38400)
6196 intcoeff = 10;
6197 else
6198 intcoeff = 9;
6199 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
6200 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6201
6202 /* AFC Recal */
6203 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6204 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6205 DPIO_AFC_RECAL);
6206
6207 mutex_unlock(&dev_priv->dpio_lock);
6208}
6209
Ville Syrjäläd288f652014-10-28 13:20:22 +02006210/**
6211 * vlv_force_pll_on - forcibly enable just the PLL
6212 * @dev_priv: i915 private structure
6213 * @pipe: pipe PLL to enable
6214 * @dpll: PLL configuration
6215 *
6216 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6217 * in cases where we need the PLL enabled even when @pipe is not going to
6218 * be enabled.
6219 */
6220void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6221 const struct dpll *dpll)
6222{
6223 struct intel_crtc *crtc =
6224 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006225 struct intel_crtc_state pipe_config = {
Ville Syrjäläd288f652014-10-28 13:20:22 +02006226 .pixel_multiplier = 1,
6227 .dpll = *dpll,
6228 };
6229
6230 if (IS_CHERRYVIEW(dev)) {
6231 chv_update_pll(crtc, &pipe_config);
6232 chv_prepare_pll(crtc, &pipe_config);
6233 chv_enable_pll(crtc, &pipe_config);
6234 } else {
6235 vlv_update_pll(crtc, &pipe_config);
6236 vlv_prepare_pll(crtc, &pipe_config);
6237 vlv_enable_pll(crtc, &pipe_config);
6238 }
6239}
6240
6241/**
6242 * vlv_force_pll_off - forcibly disable just the PLL
6243 * @dev_priv: i915 private structure
6244 * @pipe: pipe PLL to disable
6245 *
6246 * Disable the PLL for @pipe. To be used in cases where we need
6247 * the PLL enabled even when @pipe is not going to be enabled.
6248 */
6249void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6250{
6251 if (IS_CHERRYVIEW(dev))
6252 chv_disable_pll(to_i915(dev), pipe);
6253 else
6254 vlv_disable_pll(to_i915(dev), pipe);
6255}
6256
Daniel Vetterf47709a2013-03-28 10:42:02 +01006257static void i9xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006258 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006259 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006260 int num_connectors)
6261{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006262 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006263 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006264 u32 dpll;
6265 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006266 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006267
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006268 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306269
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006270 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6271 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006272
6273 dpll = DPLL_VGA_MODE_DIS;
6274
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006275 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006276 dpll |= DPLLB_MODE_LVDS;
6277 else
6278 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006279
Daniel Vetteref1b4602013-06-01 17:17:04 +02006280 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006281 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006282 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006283 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006284
6285 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006286 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006287
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006288 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006289 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006290
6291 /* compute bitmask from p1 value */
6292 if (IS_PINEVIEW(dev))
6293 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6294 else {
6295 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6296 if (IS_G4X(dev) && reduced_clock)
6297 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6298 }
6299 switch (clock->p2) {
6300 case 5:
6301 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6302 break;
6303 case 7:
6304 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6305 break;
6306 case 10:
6307 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6308 break;
6309 case 14:
6310 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6311 break;
6312 }
6313 if (INTEL_INFO(dev)->gen >= 4)
6314 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6315
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006316 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006317 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006318 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006319 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6320 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6321 else
6322 dpll |= PLL_REF_INPUT_DREFCLK;
6323
6324 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006325 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006326
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006327 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006328 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006329 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006330 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006331 }
6332}
6333
Daniel Vetterf47709a2013-03-28 10:42:02 +01006334static void i8xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006335 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006336 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006337 int num_connectors)
6338{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006339 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006340 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006341 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006342 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006343
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006344 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306345
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006346 dpll = DPLL_VGA_MODE_DIS;
6347
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006348 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006349 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6350 } else {
6351 if (clock->p1 == 2)
6352 dpll |= PLL_P1_DIVIDE_BY_TWO;
6353 else
6354 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6355 if (clock->p2 == 4)
6356 dpll |= PLL_P2_DIVIDE_BY_4;
6357 }
6358
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006359 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006360 dpll |= DPLL_DVO_2X_MODE;
6361
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006362 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006363 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6364 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6365 else
6366 dpll |= PLL_REF_INPUT_DREFCLK;
6367
6368 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006369 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006370}
6371
Daniel Vetter8a654f32013-06-01 17:16:22 +02006372static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006373{
6374 struct drm_device *dev = intel_crtc->base.dev;
6375 struct drm_i915_private *dev_priv = dev->dev_private;
6376 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006377 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006378 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006379 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006380 uint32_t crtc_vtotal, crtc_vblank_end;
6381 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006382
6383 /* We need to be careful not to changed the adjusted mode, for otherwise
6384 * the hw state checker will get angry at the mismatch. */
6385 crtc_vtotal = adjusted_mode->crtc_vtotal;
6386 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006387
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006388 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006389 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006390 crtc_vtotal -= 1;
6391 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006392
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006393 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006394 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6395 else
6396 vsyncshift = adjusted_mode->crtc_hsync_start -
6397 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006398 if (vsyncshift < 0)
6399 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006400 }
6401
6402 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006403 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006404
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006405 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006406 (adjusted_mode->crtc_hdisplay - 1) |
6407 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006408 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006409 (adjusted_mode->crtc_hblank_start - 1) |
6410 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006411 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006412 (adjusted_mode->crtc_hsync_start - 1) |
6413 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6414
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006415 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006416 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006417 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006418 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006419 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006420 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006421 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006422 (adjusted_mode->crtc_vsync_start - 1) |
6423 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6424
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006425 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6426 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6427 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6428 * bits. */
6429 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6430 (pipe == PIPE_B || pipe == PIPE_C))
6431 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6432
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006433 /* pipesrc controls the size that is scaled from, which should
6434 * always be the user's requested size.
6435 */
6436 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006437 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6438 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006439}
6440
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006441static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006442 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006443{
6444 struct drm_device *dev = crtc->base.dev;
6445 struct drm_i915_private *dev_priv = dev->dev_private;
6446 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6447 uint32_t tmp;
6448
6449 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006450 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6451 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006452 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006453 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6454 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006455 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006456 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6457 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006458
6459 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006460 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6461 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006462 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006463 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6464 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006465 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006466 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6467 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006468
6469 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006470 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6471 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6472 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006473 }
6474
6475 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006476 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6477 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6478
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006479 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
6480 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006481}
6482
Daniel Vetterf6a83282014-02-11 15:28:57 -08006483void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006484 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006485{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006486 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
6487 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
6488 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
6489 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006490
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006491 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
6492 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
6493 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
6494 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006495
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006496 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006497
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006498 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
6499 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006500}
6501
Daniel Vetter84b046f2013-02-19 18:48:54 +01006502static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6503{
6504 struct drm_device *dev = intel_crtc->base.dev;
6505 struct drm_i915_private *dev_priv = dev->dev_private;
6506 uint32_t pipeconf;
6507
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006508 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006509
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006510 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6511 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6512 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006513
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006514 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006515 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006516
Daniel Vetterff9ce462013-04-24 14:57:17 +02006517 /* only g4x and later have fancy bpc/dither controls */
6518 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006519 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006520 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02006521 pipeconf |= PIPECONF_DITHER_EN |
6522 PIPECONF_DITHER_TYPE_SP;
6523
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006524 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006525 case 18:
6526 pipeconf |= PIPECONF_6BPC;
6527 break;
6528 case 24:
6529 pipeconf |= PIPECONF_8BPC;
6530 break;
6531 case 30:
6532 pipeconf |= PIPECONF_10BPC;
6533 break;
6534 default:
6535 /* Case prevented by intel_choose_pipe_bpp_dither. */
6536 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006537 }
6538 }
6539
6540 if (HAS_PIPE_CXSR(dev)) {
6541 if (intel_crtc->lowfreq_avail) {
6542 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6543 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6544 } else {
6545 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006546 }
6547 }
6548
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006549 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006550 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006551 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006552 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6553 else
6554 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6555 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006556 pipeconf |= PIPECONF_PROGRESSIVE;
6557
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006558 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006559 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006560
Daniel Vetter84b046f2013-02-19 18:48:54 +01006561 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6562 POSTING_READ(PIPECONF(intel_crtc->pipe));
6563}
6564
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006565static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
6566 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08006567{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006568 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006569 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07006570 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006571 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02006572 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006573 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006574 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006575 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006576
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006577 for_each_intel_encoder(dev, encoder) {
6578 if (encoder->new_crtc != crtc)
6579 continue;
6580
Chris Wilson5eddb702010-09-11 13:48:45 +01006581 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006582 case INTEL_OUTPUT_LVDS:
6583 is_lvds = true;
6584 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006585 case INTEL_OUTPUT_DSI:
6586 is_dsi = true;
6587 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02006588 default:
6589 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006590 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006591
Eric Anholtc751ce42010-03-25 11:48:48 -07006592 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006593 }
6594
Jani Nikulaf2335332013-09-13 11:03:09 +03006595 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006596 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006597
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006598 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006599 refclk = i9xx_get_refclk(crtc, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03006600
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006601 /*
6602 * Returns a set of divisors for the desired target clock with
6603 * the given refclk, or FALSE. The returned values represent
6604 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6605 * 2) / p1 / p2.
6606 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006607 limit = intel_limit(crtc, refclk);
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006608 ok = dev_priv->display.find_dpll(limit, crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006609 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006610 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006611 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006612 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6613 return -EINVAL;
6614 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006615
Jani Nikulaf2335332013-09-13 11:03:09 +03006616 if (is_lvds && dev_priv->lvds_downclock_avail) {
6617 /*
6618 * Ensure we match the reduced clock's P to the target
6619 * clock. If the clocks don't match, we can't switch
6620 * the display clock by using the FP0/FP1. In such case
6621 * we will disable the LVDS downclock feature.
6622 */
6623 has_reduced_clock =
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006624 dev_priv->display.find_dpll(limit, crtc,
Jani Nikulaf2335332013-09-13 11:03:09 +03006625 dev_priv->lvds_downclock,
6626 refclk, &clock,
6627 &reduced_clock);
6628 }
6629 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006630 crtc_state->dpll.n = clock.n;
6631 crtc_state->dpll.m1 = clock.m1;
6632 crtc_state->dpll.m2 = clock.m2;
6633 crtc_state->dpll.p1 = clock.p1;
6634 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006635 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006636
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006637 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006638 i8xx_update_pll(crtc, crtc_state,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306639 has_reduced_clock ? &reduced_clock : NULL,
6640 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006641 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006642 chv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006643 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006644 vlv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006645 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006646 i9xx_update_pll(crtc, crtc_state,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006647 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006648 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006649 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006650
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006651 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006652}
6653
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006654static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006655 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006656{
6657 struct drm_device *dev = crtc->base.dev;
6658 struct drm_i915_private *dev_priv = dev->dev_private;
6659 uint32_t tmp;
6660
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006661 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6662 return;
6663
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006664 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006665 if (!(tmp & PFIT_ENABLE))
6666 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006667
Daniel Vetter06922822013-07-11 13:35:40 +02006668 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006669 if (INTEL_INFO(dev)->gen < 4) {
6670 if (crtc->pipe != PIPE_B)
6671 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006672 } else {
6673 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6674 return;
6675 }
6676
Daniel Vetter06922822013-07-11 13:35:40 +02006677 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006678 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6679 if (INTEL_INFO(dev)->gen < 5)
6680 pipe_config->gmch_pfit.lvds_border_bits =
6681 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6682}
6683
Jesse Barnesacbec812013-09-20 11:29:32 -07006684static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006685 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07006686{
6687 struct drm_device *dev = crtc->base.dev;
6688 struct drm_i915_private *dev_priv = dev->dev_private;
6689 int pipe = pipe_config->cpu_transcoder;
6690 intel_clock_t clock;
6691 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006692 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006693
Shobhit Kumarf573de52014-07-30 20:32:37 +05306694 /* In case of MIPI DPLL will not even be used */
6695 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6696 return;
6697
Jesse Barnesacbec812013-09-20 11:29:32 -07006698 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006699 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006700 mutex_unlock(&dev_priv->dpio_lock);
6701
6702 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6703 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6704 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6705 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6706 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6707
Ville Syrjäläf6466282013-10-14 14:50:31 +03006708 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006709
Ville Syrjäläf6466282013-10-14 14:50:31 +03006710 /* clock.dot is the fast clock */
6711 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006712}
6713
Damien Lespiau5724dbd2015-01-20 12:51:52 +00006714static void
6715i9xx_get_initial_plane_config(struct intel_crtc *crtc,
6716 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006717{
6718 struct drm_device *dev = crtc->base.dev;
6719 struct drm_i915_private *dev_priv = dev->dev_private;
6720 u32 val, base, offset;
6721 int pipe = crtc->pipe, plane = crtc->plane;
6722 int fourcc, pixel_format;
6723 int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006724 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00006725 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006726
Damien Lespiau42a7b082015-02-05 19:35:13 +00006727 val = I915_READ(DSPCNTR(plane));
6728 if (!(val & DISPLAY_PLANE_ENABLE))
6729 return;
6730
Damien Lespiaud9806c92015-01-21 14:07:19 +00006731 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00006732 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006733 DRM_DEBUG_KMS("failed to alloc fb\n");
6734 return;
6735 }
6736
Damien Lespiau1b842c82015-01-21 13:50:54 +00006737 fb = &intel_fb->base;
6738
Daniel Vetter18c52472015-02-10 17:16:09 +00006739 if (INTEL_INFO(dev)->gen >= 4) {
6740 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00006741 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00006742 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
6743 }
6744 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006745
6746 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00006747 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006748 fb->pixel_format = fourcc;
6749 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006750
6751 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00006752 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006753 offset = I915_READ(DSPTILEOFF(plane));
6754 else
6755 offset = I915_READ(DSPLINOFF(plane));
6756 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6757 } else {
6758 base = I915_READ(DSPADDR(plane));
6759 }
6760 plane_config->base = base;
6761
6762 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006763 fb->width = ((val >> 16) & 0xfff) + 1;
6764 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006765
6766 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006767 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006768
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006769 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00006770 fb->pixel_format,
6771 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006772
Daniel Vetterf37b5c22015-02-10 23:12:27 +01006773 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006774
Damien Lespiau2844a922015-01-20 12:51:48 +00006775 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
6776 pipe_name(pipe), plane, fb->width, fb->height,
6777 fb->bits_per_pixel, base, fb->pitches[0],
6778 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006779
Damien Lespiau2d140302015-02-05 17:22:18 +00006780 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006781}
6782
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006783static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006784 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006785{
6786 struct drm_device *dev = crtc->base.dev;
6787 struct drm_i915_private *dev_priv = dev->dev_private;
6788 int pipe = pipe_config->cpu_transcoder;
6789 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6790 intel_clock_t clock;
6791 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6792 int refclk = 100000;
6793
6794 mutex_lock(&dev_priv->dpio_lock);
6795 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6796 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6797 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6798 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6799 mutex_unlock(&dev_priv->dpio_lock);
6800
6801 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6802 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6803 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6804 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6805 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6806
6807 chv_clock(refclk, &clock);
6808
6809 /* clock.dot is the fast clock */
6810 pipe_config->port_clock = clock.dot / 5;
6811}
6812
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006813static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006814 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006815{
6816 struct drm_device *dev = crtc->base.dev;
6817 struct drm_i915_private *dev_priv = dev->dev_private;
6818 uint32_t tmp;
6819
Daniel Vetterf458ebb2014-09-30 10:56:39 +02006820 if (!intel_display_power_is_enabled(dev_priv,
6821 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02006822 return false;
6823
Daniel Vettere143a212013-07-04 12:01:15 +02006824 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006825 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006826
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006827 tmp = I915_READ(PIPECONF(crtc->pipe));
6828 if (!(tmp & PIPECONF_ENABLE))
6829 return false;
6830
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006831 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6832 switch (tmp & PIPECONF_BPC_MASK) {
6833 case PIPECONF_6BPC:
6834 pipe_config->pipe_bpp = 18;
6835 break;
6836 case PIPECONF_8BPC:
6837 pipe_config->pipe_bpp = 24;
6838 break;
6839 case PIPECONF_10BPC:
6840 pipe_config->pipe_bpp = 30;
6841 break;
6842 default:
6843 break;
6844 }
6845 }
6846
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006847 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6848 pipe_config->limited_color_range = true;
6849
Ville Syrjälä282740f2013-09-04 18:30:03 +03006850 if (INTEL_INFO(dev)->gen < 4)
6851 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6852
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006853 intel_get_pipe_timings(crtc, pipe_config);
6854
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006855 i9xx_get_pfit_config(crtc, pipe_config);
6856
Daniel Vetter6c49f242013-06-06 12:45:25 +02006857 if (INTEL_INFO(dev)->gen >= 4) {
6858 tmp = I915_READ(DPLL_MD(crtc->pipe));
6859 pipe_config->pixel_multiplier =
6860 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6861 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006862 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006863 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6864 tmp = I915_READ(DPLL(crtc->pipe));
6865 pipe_config->pixel_multiplier =
6866 ((tmp & SDVO_MULTIPLIER_MASK)
6867 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6868 } else {
6869 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6870 * port and will be fixed up in the encoder->get_config
6871 * function. */
6872 pipe_config->pixel_multiplier = 1;
6873 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006874 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6875 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006876 /*
6877 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6878 * on 830. Filter it out here so that we don't
6879 * report errors due to that.
6880 */
6881 if (IS_I830(dev))
6882 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6883
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006884 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6885 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006886 } else {
6887 /* Mask out read-only status bits. */
6888 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6889 DPLL_PORTC_READY_MASK |
6890 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006891 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006892
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006893 if (IS_CHERRYVIEW(dev))
6894 chv_crtc_clock_get(crtc, pipe_config);
6895 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006896 vlv_crtc_clock_get(crtc, pipe_config);
6897 else
6898 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006899
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006900 return true;
6901}
6902
Paulo Zanonidde86e22012-12-01 12:04:25 -02006903static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006904{
6905 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006906 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006907 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006908 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006909 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006910 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006911 bool has_ck505 = false;
6912 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006913
6914 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006915 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006916 switch (encoder->type) {
6917 case INTEL_OUTPUT_LVDS:
6918 has_panel = true;
6919 has_lvds = true;
6920 break;
6921 case INTEL_OUTPUT_EDP:
6922 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006923 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006924 has_cpu_edp = true;
6925 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02006926 default:
6927 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006928 }
6929 }
6930
Keith Packard99eb6a02011-09-26 14:29:12 -07006931 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006932 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006933 can_ssc = has_ck505;
6934 } else {
6935 has_ck505 = false;
6936 can_ssc = true;
6937 }
6938
Imre Deak2de69052013-05-08 13:14:04 +03006939 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6940 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006941
6942 /* Ironlake: try to setup display ref clock before DPLL
6943 * enabling. This is only under driver's control after
6944 * PCH B stepping, previous chipset stepping should be
6945 * ignoring this setting.
6946 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006947 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006948
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006949 /* As we must carefully and slowly disable/enable each source in turn,
6950 * compute the final state we want first and check if we need to
6951 * make any changes at all.
6952 */
6953 final = val;
6954 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006955 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006956 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006957 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006958 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6959
6960 final &= ~DREF_SSC_SOURCE_MASK;
6961 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6962 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006963
Keith Packard199e5d72011-09-22 12:01:57 -07006964 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006965 final |= DREF_SSC_SOURCE_ENABLE;
6966
6967 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6968 final |= DREF_SSC1_ENABLE;
6969
6970 if (has_cpu_edp) {
6971 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6972 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6973 else
6974 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6975 } else
6976 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6977 } else {
6978 final |= DREF_SSC_SOURCE_DISABLE;
6979 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6980 }
6981
6982 if (final == val)
6983 return;
6984
6985 /* Always enable nonspread source */
6986 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6987
6988 if (has_ck505)
6989 val |= DREF_NONSPREAD_CK505_ENABLE;
6990 else
6991 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6992
6993 if (has_panel) {
6994 val &= ~DREF_SSC_SOURCE_MASK;
6995 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006996
Keith Packard199e5d72011-09-22 12:01:57 -07006997 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006998 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006999 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007000 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007001 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007002 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007003
7004 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007005 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007006 POSTING_READ(PCH_DREF_CONTROL);
7007 udelay(200);
7008
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007009 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007010
7011 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007012 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007013 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007014 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007015 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007016 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007017 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007018 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007019 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007020
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007021 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007022 POSTING_READ(PCH_DREF_CONTROL);
7023 udelay(200);
7024 } else {
7025 DRM_DEBUG_KMS("Disabling SSC entirely\n");
7026
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007027 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007028
7029 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007030 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007031
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007032 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007033 POSTING_READ(PCH_DREF_CONTROL);
7034 udelay(200);
7035
7036 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007037 val &= ~DREF_SSC_SOURCE_MASK;
7038 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007039
7040 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007041 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007042
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007043 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007044 POSTING_READ(PCH_DREF_CONTROL);
7045 udelay(200);
7046 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007047
7048 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007049}
7050
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007051static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007052{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007053 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007054
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007055 tmp = I915_READ(SOUTH_CHICKEN2);
7056 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7057 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007058
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007059 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
7060 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
7061 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007062
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007063 tmp = I915_READ(SOUTH_CHICKEN2);
7064 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7065 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007066
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007067 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
7068 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
7069 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007070}
7071
7072/* WaMPhyProgramming:hsw */
7073static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7074{
7075 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007076
7077 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7078 tmp &= ~(0xFF << 24);
7079 tmp |= (0x12 << 24);
7080 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7081
Paulo Zanonidde86e22012-12-01 12:04:25 -02007082 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7083 tmp |= (1 << 11);
7084 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7085
7086 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7087 tmp |= (1 << 11);
7088 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7089
Paulo Zanonidde86e22012-12-01 12:04:25 -02007090 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7091 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7092 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7093
7094 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7095 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7096 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7097
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007098 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7099 tmp &= ~(7 << 13);
7100 tmp |= (5 << 13);
7101 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007102
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007103 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7104 tmp &= ~(7 << 13);
7105 tmp |= (5 << 13);
7106 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007107
7108 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7109 tmp &= ~0xFF;
7110 tmp |= 0x1C;
7111 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7112
7113 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7114 tmp &= ~0xFF;
7115 tmp |= 0x1C;
7116 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7117
7118 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7119 tmp &= ~(0xFF << 16);
7120 tmp |= (0x1C << 16);
7121 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7122
7123 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7124 tmp &= ~(0xFF << 16);
7125 tmp |= (0x1C << 16);
7126 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7127
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007128 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7129 tmp |= (1 << 27);
7130 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007131
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007132 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7133 tmp |= (1 << 27);
7134 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007135
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007136 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7137 tmp &= ~(0xF << 28);
7138 tmp |= (4 << 28);
7139 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007140
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007141 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7142 tmp &= ~(0xF << 28);
7143 tmp |= (4 << 28);
7144 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007145}
7146
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007147/* Implements 3 different sequences from BSpec chapter "Display iCLK
7148 * Programming" based on the parameters passed:
7149 * - Sequence to enable CLKOUT_DP
7150 * - Sequence to enable CLKOUT_DP without spread
7151 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7152 */
7153static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
7154 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007155{
7156 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007157 uint32_t reg, tmp;
7158
7159 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7160 with_spread = true;
7161 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
7162 with_fdi, "LP PCH doesn't have FDI\n"))
7163 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007164
7165 mutex_lock(&dev_priv->dpio_lock);
7166
7167 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7168 tmp &= ~SBI_SSCCTL_DISABLE;
7169 tmp |= SBI_SSCCTL_PATHALT;
7170 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7171
7172 udelay(24);
7173
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007174 if (with_spread) {
7175 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7176 tmp &= ~SBI_SSCCTL_PATHALT;
7177 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007178
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007179 if (with_fdi) {
7180 lpt_reset_fdi_mphy(dev_priv);
7181 lpt_program_fdi_mphy(dev_priv);
7182 }
7183 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007184
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007185 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7186 SBI_GEN0 : SBI_DBUFF0;
7187 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7188 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7189 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007190
7191 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007192}
7193
Paulo Zanoni47701c32013-07-23 11:19:25 -03007194/* Sequence to disable CLKOUT_DP */
7195static void lpt_disable_clkout_dp(struct drm_device *dev)
7196{
7197 struct drm_i915_private *dev_priv = dev->dev_private;
7198 uint32_t reg, tmp;
7199
7200 mutex_lock(&dev_priv->dpio_lock);
7201
7202 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7203 SBI_GEN0 : SBI_DBUFF0;
7204 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7205 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7206 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7207
7208 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7209 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7210 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7211 tmp |= SBI_SSCCTL_PATHALT;
7212 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7213 udelay(32);
7214 }
7215 tmp |= SBI_SSCCTL_DISABLE;
7216 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7217 }
7218
7219 mutex_unlock(&dev_priv->dpio_lock);
7220}
7221
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007222static void lpt_init_pch_refclk(struct drm_device *dev)
7223{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007224 struct intel_encoder *encoder;
7225 bool has_vga = false;
7226
Damien Lespiaub2784e12014-08-05 11:29:37 +01007227 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007228 switch (encoder->type) {
7229 case INTEL_OUTPUT_ANALOG:
7230 has_vga = true;
7231 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007232 default:
7233 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007234 }
7235 }
7236
Paulo Zanoni47701c32013-07-23 11:19:25 -03007237 if (has_vga)
7238 lpt_enable_clkout_dp(dev, true, true);
7239 else
7240 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007241}
7242
Paulo Zanonidde86e22012-12-01 12:04:25 -02007243/*
7244 * Initialize reference clocks when the driver loads
7245 */
7246void intel_init_pch_refclk(struct drm_device *dev)
7247{
7248 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7249 ironlake_init_pch_refclk(dev);
7250 else if (HAS_PCH_LPT(dev))
7251 lpt_init_pch_refclk(dev);
7252}
7253
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007254static int ironlake_get_refclk(struct drm_crtc *crtc)
7255{
7256 struct drm_device *dev = crtc->dev;
7257 struct drm_i915_private *dev_priv = dev->dev_private;
7258 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007259 int num_connectors = 0;
7260 bool is_lvds = false;
7261
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007262 for_each_intel_encoder(dev, encoder) {
7263 if (encoder->new_crtc != to_intel_crtc(crtc))
7264 continue;
7265
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007266 switch (encoder->type) {
7267 case INTEL_OUTPUT_LVDS:
7268 is_lvds = true;
7269 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007270 default:
7271 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007272 }
7273 num_connectors++;
7274 }
7275
7276 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007277 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007278 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007279 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007280 }
7281
7282 return 120000;
7283}
7284
Daniel Vetter6ff93602013-04-19 11:24:36 +02007285static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007286{
7287 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
7288 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7289 int pipe = intel_crtc->pipe;
7290 uint32_t val;
7291
Daniel Vetter78114072013-06-13 00:54:57 +02007292 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007293
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007294 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007295 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007296 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007297 break;
7298 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007299 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007300 break;
7301 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007302 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007303 break;
7304 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007305 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007306 break;
7307 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007308 /* Case prevented by intel_choose_pipe_bpp_dither. */
7309 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007310 }
7311
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007312 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007313 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7314
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007315 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03007316 val |= PIPECONF_INTERLACED_ILK;
7317 else
7318 val |= PIPECONF_PROGRESSIVE;
7319
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007320 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007321 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007322
Paulo Zanonic8203562012-09-12 10:06:29 -03007323 I915_WRITE(PIPECONF(pipe), val);
7324 POSTING_READ(PIPECONF(pipe));
7325}
7326
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007327/*
7328 * Set up the pipe CSC unit.
7329 *
7330 * Currently only full range RGB to limited range RGB conversion
7331 * is supported, but eventually this should handle various
7332 * RGB<->YCbCr scenarios as well.
7333 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01007334static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007335{
7336 struct drm_device *dev = crtc->dev;
7337 struct drm_i915_private *dev_priv = dev->dev_private;
7338 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7339 int pipe = intel_crtc->pipe;
7340 uint16_t coeff = 0x7800; /* 1.0 */
7341
7342 /*
7343 * TODO: Check what kind of values actually come out of the pipe
7344 * with these coeff/postoff values and adjust to get the best
7345 * accuracy. Perhaps we even need to take the bpc value into
7346 * consideration.
7347 */
7348
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007349 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007350 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7351
7352 /*
7353 * GY/GU and RY/RU should be the other way around according
7354 * to BSpec, but reality doesn't agree. Just set them up in
7355 * a way that results in the correct picture.
7356 */
7357 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7358 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7359
7360 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7361 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7362
7363 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7364 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7365
7366 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7367 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7368 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7369
7370 if (INTEL_INFO(dev)->gen > 6) {
7371 uint16_t postoff = 0;
7372
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007373 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02007374 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007375
7376 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7377 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7378 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7379
7380 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7381 } else {
7382 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7383
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007384 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007385 mode |= CSC_BLACK_SCREEN_OFFSET;
7386
7387 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7388 }
7389}
7390
Daniel Vetter6ff93602013-04-19 11:24:36 +02007391static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007392{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007393 struct drm_device *dev = crtc->dev;
7394 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007395 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007396 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007397 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007398 uint32_t val;
7399
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007400 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007401
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007402 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007403 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7404
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007405 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007406 val |= PIPECONF_INTERLACED_ILK;
7407 else
7408 val |= PIPECONF_PROGRESSIVE;
7409
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007410 I915_WRITE(PIPECONF(cpu_transcoder), val);
7411 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007412
7413 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7414 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007415
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05307416 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007417 val = 0;
7418
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007419 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007420 case 18:
7421 val |= PIPEMISC_DITHER_6_BPC;
7422 break;
7423 case 24:
7424 val |= PIPEMISC_DITHER_8_BPC;
7425 break;
7426 case 30:
7427 val |= PIPEMISC_DITHER_10_BPC;
7428 break;
7429 case 36:
7430 val |= PIPEMISC_DITHER_12_BPC;
7431 break;
7432 default:
7433 /* Case prevented by pipe_config_set_bpp. */
7434 BUG();
7435 }
7436
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007437 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007438 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7439
7440 I915_WRITE(PIPEMISC(pipe), val);
7441 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007442}
7443
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007444static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007445 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007446 intel_clock_t *clock,
7447 bool *has_reduced_clock,
7448 intel_clock_t *reduced_clock)
7449{
7450 struct drm_device *dev = crtc->dev;
7451 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007452 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007453 int refclk;
7454 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02007455 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007456
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007457 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007458
7459 refclk = ironlake_get_refclk(crtc);
7460
7461 /*
7462 * Returns a set of divisors for the desired target clock with the given
7463 * refclk, or FALSE. The returned values represent the clock equation:
7464 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7465 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007466 limit = intel_limit(intel_crtc, refclk);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007467 ret = dev_priv->display.find_dpll(limit, intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007468 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007469 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007470 if (!ret)
7471 return false;
7472
7473 if (is_lvds && dev_priv->lvds_downclock_avail) {
7474 /*
7475 * Ensure we match the reduced clock's P to the target clock.
7476 * If the clocks don't match, we can't switch the display clock
7477 * by using the FP0/FP1. In such case we will disable the LVDS
7478 * downclock feature.
7479 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007480 *has_reduced_clock =
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007481 dev_priv->display.find_dpll(limit, intel_crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007482 dev_priv->lvds_downclock,
7483 refclk, clock,
7484 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007485 }
7486
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007487 return true;
7488}
7489
Paulo Zanonid4b19312012-11-29 11:29:32 -02007490int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7491{
7492 /*
7493 * Account for spread spectrum to avoid
7494 * oversubscribing the link. Max center spread
7495 * is 2.5%; use 5% for safety's sake.
7496 */
7497 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007498 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007499}
7500
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007501static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007502{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007503 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007504}
7505
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007506static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007507 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007508 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007509 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007510{
7511 struct drm_crtc *crtc = &intel_crtc->base;
7512 struct drm_device *dev = crtc->dev;
7513 struct drm_i915_private *dev_priv = dev->dev_private;
7514 struct intel_encoder *intel_encoder;
7515 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007516 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007517 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007518
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007519 for_each_intel_encoder(dev, intel_encoder) {
7520 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7521 continue;
7522
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007523 switch (intel_encoder->type) {
7524 case INTEL_OUTPUT_LVDS:
7525 is_lvds = true;
7526 break;
7527 case INTEL_OUTPUT_SDVO:
7528 case INTEL_OUTPUT_HDMI:
7529 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007530 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007531 default:
7532 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007533 }
7534
7535 num_connectors++;
7536 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007537
Chris Wilsonc1858122010-12-03 21:35:48 +00007538 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007539 factor = 21;
7540 if (is_lvds) {
7541 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007542 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007543 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007544 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007545 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007546 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007547
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007548 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007549 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007550
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007551 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7552 *fp2 |= FP_CB_TUNE;
7553
Chris Wilson5eddb702010-09-11 13:48:45 +01007554 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007555
Eric Anholta07d6782011-03-30 13:01:08 -07007556 if (is_lvds)
7557 dpll |= DPLLB_MODE_LVDS;
7558 else
7559 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007560
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007561 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007562 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007563
7564 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007565 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007566 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007567 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007568
Eric Anholta07d6782011-03-30 13:01:08 -07007569 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007570 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007571 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007572 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007573
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007574 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007575 case 5:
7576 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7577 break;
7578 case 7:
7579 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7580 break;
7581 case 10:
7582 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7583 break;
7584 case 14:
7585 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7586 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007587 }
7588
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007589 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007590 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007591 else
7592 dpll |= PLL_REF_INPUT_DREFCLK;
7593
Daniel Vetter959e16d2013-06-05 13:34:21 +02007594 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007595}
7596
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007597static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
7598 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007599{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007600 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007601 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007602 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007603 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007604 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007605 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007606
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007607 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007608
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007609 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7610 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7611
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007612 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007613 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007614 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007615 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7616 return -EINVAL;
7617 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007618 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007619 if (!crtc_state->clock_set) {
7620 crtc_state->dpll.n = clock.n;
7621 crtc_state->dpll.m1 = clock.m1;
7622 crtc_state->dpll.m2 = clock.m2;
7623 crtc_state->dpll.p1 = clock.p1;
7624 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007625 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007626
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007627 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007628 if (crtc_state->has_pch_encoder) {
7629 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007630 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007631 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007632
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007633 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007634 &fp, &reduced_clock,
7635 has_reduced_clock ? &fp2 : NULL);
7636
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007637 crtc_state->dpll_hw_state.dpll = dpll;
7638 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007639 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007640 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007641 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007642 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007643
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007644 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007645 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007646 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007647 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007648 return -EINVAL;
7649 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02007650 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007651
Jani Nikulad330a952014-01-21 11:24:25 +02007652 if (is_lvds && has_reduced_clock && i915.powersave)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007653 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007654 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007655 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007656
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007657 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007658}
7659
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007660static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7661 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007662{
7663 struct drm_device *dev = crtc->base.dev;
7664 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007665 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007666
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007667 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7668 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7669 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7670 & ~TU_SIZE_MASK;
7671 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7672 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7673 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7674}
7675
7676static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7677 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007678 struct intel_link_m_n *m_n,
7679 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007680{
7681 struct drm_device *dev = crtc->base.dev;
7682 struct drm_i915_private *dev_priv = dev->dev_private;
7683 enum pipe pipe = crtc->pipe;
7684
7685 if (INTEL_INFO(dev)->gen >= 5) {
7686 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7687 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7688 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7689 & ~TU_SIZE_MASK;
7690 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7691 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7692 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007693 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7694 * gen < 8) and if DRRS is supported (to make sure the
7695 * registers are not unnecessarily read).
7696 */
7697 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007698 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007699 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7700 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7701 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7702 & ~TU_SIZE_MASK;
7703 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7704 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7705 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7706 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007707 } else {
7708 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7709 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7710 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7711 & ~TU_SIZE_MASK;
7712 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7713 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7714 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7715 }
7716}
7717
7718void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007719 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007720{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007721 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007722 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7723 else
7724 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007725 &pipe_config->dp_m_n,
7726 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007727}
7728
Daniel Vetter72419202013-04-04 13:28:53 +02007729static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007730 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02007731{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007732 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007733 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007734}
7735
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007736static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007737 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007738{
7739 struct drm_device *dev = crtc->base.dev;
7740 struct drm_i915_private *dev_priv = dev->dev_private;
7741 uint32_t tmp;
7742
7743 tmp = I915_READ(PS_CTL(crtc->pipe));
7744
7745 if (tmp & PS_ENABLE) {
7746 pipe_config->pch_pfit.enabled = true;
7747 pipe_config->pch_pfit.pos = I915_READ(PS_WIN_POS(crtc->pipe));
7748 pipe_config->pch_pfit.size = I915_READ(PS_WIN_SZ(crtc->pipe));
7749 }
7750}
7751
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007752static void
7753skylake_get_initial_plane_config(struct intel_crtc *crtc,
7754 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007755{
7756 struct drm_device *dev = crtc->base.dev;
7757 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00007758 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007759 int pipe = crtc->pipe;
7760 int fourcc, pixel_format;
7761 int aligned_height;
7762 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007763 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007764
Damien Lespiaud9806c92015-01-21 14:07:19 +00007765 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007766 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007767 DRM_DEBUG_KMS("failed to alloc fb\n");
7768 return;
7769 }
7770
Damien Lespiau1b842c82015-01-21 13:50:54 +00007771 fb = &intel_fb->base;
7772
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007773 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00007774 if (!(val & PLANE_CTL_ENABLE))
7775 goto error;
7776
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007777 pixel_format = val & PLANE_CTL_FORMAT_MASK;
7778 fourcc = skl_format_to_fourcc(pixel_format,
7779 val & PLANE_CTL_ORDER_RGBX,
7780 val & PLANE_CTL_ALPHA_MASK);
7781 fb->pixel_format = fourcc;
7782 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
7783
Damien Lespiau40f46282015-02-27 11:15:21 +00007784 tiling = val & PLANE_CTL_TILED_MASK;
7785 switch (tiling) {
7786 case PLANE_CTL_TILED_LINEAR:
7787 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
7788 break;
7789 case PLANE_CTL_TILED_X:
7790 plane_config->tiling = I915_TILING_X;
7791 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7792 break;
7793 case PLANE_CTL_TILED_Y:
7794 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
7795 break;
7796 case PLANE_CTL_TILED_YF:
7797 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
7798 break;
7799 default:
7800 MISSING_CASE(tiling);
7801 goto error;
7802 }
7803
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007804 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
7805 plane_config->base = base;
7806
7807 offset = I915_READ(PLANE_OFFSET(pipe, 0));
7808
7809 val = I915_READ(PLANE_SIZE(pipe, 0));
7810 fb->height = ((val >> 16) & 0xfff) + 1;
7811 fb->width = ((val >> 0) & 0x1fff) + 1;
7812
7813 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00007814 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
7815 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007816 fb->pitches[0] = (val & 0x3ff) * stride_mult;
7817
7818 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007819 fb->pixel_format,
7820 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007821
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007822 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007823
7824 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7825 pipe_name(pipe), fb->width, fb->height,
7826 fb->bits_per_pixel, base, fb->pitches[0],
7827 plane_config->size);
7828
Damien Lespiau2d140302015-02-05 17:22:18 +00007829 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007830 return;
7831
7832error:
7833 kfree(fb);
7834}
7835
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007836static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007837 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007838{
7839 struct drm_device *dev = crtc->base.dev;
7840 struct drm_i915_private *dev_priv = dev->dev_private;
7841 uint32_t tmp;
7842
7843 tmp = I915_READ(PF_CTL(crtc->pipe));
7844
7845 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007846 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007847 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7848 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007849
7850 /* We currently do not free assignements of panel fitters on
7851 * ivb/hsw (since we don't use the higher upscaling modes which
7852 * differentiates them) so just WARN about this case for now. */
7853 if (IS_GEN7(dev)) {
7854 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7855 PF_PIPE_SEL_IVB(crtc->pipe));
7856 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007857 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007858}
7859
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007860static void
7861ironlake_get_initial_plane_config(struct intel_crtc *crtc,
7862 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007863{
7864 struct drm_device *dev = crtc->base.dev;
7865 struct drm_i915_private *dev_priv = dev->dev_private;
7866 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007867 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007868 int fourcc, pixel_format;
7869 int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007870 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007871 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007872
Damien Lespiau42a7b082015-02-05 19:35:13 +00007873 val = I915_READ(DSPCNTR(pipe));
7874 if (!(val & DISPLAY_PLANE_ENABLE))
7875 return;
7876
Damien Lespiaud9806c92015-01-21 14:07:19 +00007877 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007878 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007879 DRM_DEBUG_KMS("failed to alloc fb\n");
7880 return;
7881 }
7882
Damien Lespiau1b842c82015-01-21 13:50:54 +00007883 fb = &intel_fb->base;
7884
Daniel Vetter18c52472015-02-10 17:16:09 +00007885 if (INTEL_INFO(dev)->gen >= 4) {
7886 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007887 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007888 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7889 }
7890 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007891
7892 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007893 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007894 fb->pixel_format = fourcc;
7895 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007896
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007897 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007898 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007899 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007900 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00007901 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007902 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007903 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007904 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007905 }
7906 plane_config->base = base;
7907
7908 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007909 fb->width = ((val >> 16) & 0xfff) + 1;
7910 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007911
7912 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007913 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007914
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007915 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007916 fb->pixel_format,
7917 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007918
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007919 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007920
Damien Lespiau2844a922015-01-20 12:51:48 +00007921 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7922 pipe_name(pipe), fb->width, fb->height,
7923 fb->bits_per_pixel, base, fb->pitches[0],
7924 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007925
Damien Lespiau2d140302015-02-05 17:22:18 +00007926 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007927}
7928
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007929static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007930 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007931{
7932 struct drm_device *dev = crtc->base.dev;
7933 struct drm_i915_private *dev_priv = dev->dev_private;
7934 uint32_t tmp;
7935
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007936 if (!intel_display_power_is_enabled(dev_priv,
7937 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007938 return false;
7939
Daniel Vettere143a212013-07-04 12:01:15 +02007940 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007941 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007942
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007943 tmp = I915_READ(PIPECONF(crtc->pipe));
7944 if (!(tmp & PIPECONF_ENABLE))
7945 return false;
7946
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007947 switch (tmp & PIPECONF_BPC_MASK) {
7948 case PIPECONF_6BPC:
7949 pipe_config->pipe_bpp = 18;
7950 break;
7951 case PIPECONF_8BPC:
7952 pipe_config->pipe_bpp = 24;
7953 break;
7954 case PIPECONF_10BPC:
7955 pipe_config->pipe_bpp = 30;
7956 break;
7957 case PIPECONF_12BPC:
7958 pipe_config->pipe_bpp = 36;
7959 break;
7960 default:
7961 break;
7962 }
7963
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007964 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7965 pipe_config->limited_color_range = true;
7966
Daniel Vetterab9412b2013-05-03 11:49:46 +02007967 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007968 struct intel_shared_dpll *pll;
7969
Daniel Vetter88adfff2013-03-28 10:42:01 +01007970 pipe_config->has_pch_encoder = true;
7971
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007972 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7973 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7974 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007975
7976 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007977
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007978 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007979 pipe_config->shared_dpll =
7980 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007981 } else {
7982 tmp = I915_READ(PCH_DPLL_SEL);
7983 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7984 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7985 else
7986 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7987 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007988
7989 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7990
7991 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7992 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007993
7994 tmp = pipe_config->dpll_hw_state.dpll;
7995 pipe_config->pixel_multiplier =
7996 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7997 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007998
7999 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008000 } else {
8001 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008002 }
8003
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008004 intel_get_pipe_timings(crtc, pipe_config);
8005
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008006 ironlake_get_pfit_config(crtc, pipe_config);
8007
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008008 return true;
8009}
8010
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008011static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8012{
8013 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008014 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008015
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008016 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008017 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008018 pipe_name(crtc->pipe));
8019
Rob Clarke2c719b2014-12-15 13:56:32 -05008020 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8021 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
8022 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8023 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
8024 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
8025 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008026 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03008027 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05008028 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008029 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008030 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008031 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008032 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008033 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008034 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008035
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008036 /*
8037 * In theory we can still leave IRQs enabled, as long as only the HPD
8038 * interrupts remain enabled. We used to check for that, but since it's
8039 * gen-specific and since we only disable LCPLL after we fully disable
8040 * the interrupts, the check below should be enough.
8041 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008042 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008043}
8044
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008045static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8046{
8047 struct drm_device *dev = dev_priv->dev;
8048
8049 if (IS_HASWELL(dev))
8050 return I915_READ(D_COMP_HSW);
8051 else
8052 return I915_READ(D_COMP_BDW);
8053}
8054
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008055static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8056{
8057 struct drm_device *dev = dev_priv->dev;
8058
8059 if (IS_HASWELL(dev)) {
8060 mutex_lock(&dev_priv->rps.hw_lock);
8061 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8062 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03008063 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008064 mutex_unlock(&dev_priv->rps.hw_lock);
8065 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008066 I915_WRITE(D_COMP_BDW, val);
8067 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008068 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008069}
8070
8071/*
8072 * This function implements pieces of two sequences from BSpec:
8073 * - Sequence for display software to disable LCPLL
8074 * - Sequence for display software to allow package C8+
8075 * The steps implemented here are just the steps that actually touch the LCPLL
8076 * register. Callers should take care of disabling all the display engine
8077 * functions, doing the mode unset, fixing interrupts, etc.
8078 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008079static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8080 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008081{
8082 uint32_t val;
8083
8084 assert_can_disable_lcpll(dev_priv);
8085
8086 val = I915_READ(LCPLL_CTL);
8087
8088 if (switch_to_fclk) {
8089 val |= LCPLL_CD_SOURCE_FCLK;
8090 I915_WRITE(LCPLL_CTL, val);
8091
8092 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
8093 LCPLL_CD_SOURCE_FCLK_DONE, 1))
8094 DRM_ERROR("Switching to FCLK failed\n");
8095
8096 val = I915_READ(LCPLL_CTL);
8097 }
8098
8099 val |= LCPLL_PLL_DISABLE;
8100 I915_WRITE(LCPLL_CTL, val);
8101 POSTING_READ(LCPLL_CTL);
8102
8103 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
8104 DRM_ERROR("LCPLL still locked\n");
8105
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008106 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008107 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008108 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008109 ndelay(100);
8110
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008111 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8112 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008113 DRM_ERROR("D_COMP RCOMP still in progress\n");
8114
8115 if (allow_power_down) {
8116 val = I915_READ(LCPLL_CTL);
8117 val |= LCPLL_POWER_DOWN_ALLOW;
8118 I915_WRITE(LCPLL_CTL, val);
8119 POSTING_READ(LCPLL_CTL);
8120 }
8121}
8122
8123/*
8124 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8125 * source.
8126 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008127static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008128{
8129 uint32_t val;
8130
8131 val = I915_READ(LCPLL_CTL);
8132
8133 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8134 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8135 return;
8136
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008137 /*
8138 * Make sure we're not on PC8 state before disabling PC8, otherwise
8139 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008140 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008141 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008142
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008143 if (val & LCPLL_POWER_DOWN_ALLOW) {
8144 val &= ~LCPLL_POWER_DOWN_ALLOW;
8145 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008146 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008147 }
8148
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008149 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008150 val |= D_COMP_COMP_FORCE;
8151 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008152 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008153
8154 val = I915_READ(LCPLL_CTL);
8155 val &= ~LCPLL_PLL_DISABLE;
8156 I915_WRITE(LCPLL_CTL, val);
8157
8158 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
8159 DRM_ERROR("LCPLL not locked yet\n");
8160
8161 if (val & LCPLL_CD_SOURCE_FCLK) {
8162 val = I915_READ(LCPLL_CTL);
8163 val &= ~LCPLL_CD_SOURCE_FCLK;
8164 I915_WRITE(LCPLL_CTL, val);
8165
8166 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
8167 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
8168 DRM_ERROR("Switching back to LCPLL failed\n");
8169 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008170
Mika Kuoppala59bad942015-01-16 11:34:40 +02008171 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008172}
8173
Paulo Zanoni765dab672014-03-07 20:08:18 -03008174/*
8175 * Package states C8 and deeper are really deep PC states that can only be
8176 * reached when all the devices on the system allow it, so even if the graphics
8177 * device allows PC8+, it doesn't mean the system will actually get to these
8178 * states. Our driver only allows PC8+ when going into runtime PM.
8179 *
8180 * The requirements for PC8+ are that all the outputs are disabled, the power
8181 * well is disabled and most interrupts are disabled, and these are also
8182 * requirements for runtime PM. When these conditions are met, we manually do
8183 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8184 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8185 * hang the machine.
8186 *
8187 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8188 * the state of some registers, so when we come back from PC8+ we need to
8189 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8190 * need to take care of the registers kept by RC6. Notice that this happens even
8191 * if we don't put the device in PCI D3 state (which is what currently happens
8192 * because of the runtime PM support).
8193 *
8194 * For more, read "Display Sequences for Package C8" on the hardware
8195 * documentation.
8196 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008197void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008198{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008199 struct drm_device *dev = dev_priv->dev;
8200 uint32_t val;
8201
Paulo Zanonic67a4702013-08-19 13:18:09 -03008202 DRM_DEBUG_KMS("Enabling package C8+\n");
8203
Paulo Zanonic67a4702013-08-19 13:18:09 -03008204 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8205 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8206 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8207 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8208 }
8209
8210 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008211 hsw_disable_lcpll(dev_priv, true, true);
8212}
8213
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008214void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008215{
8216 struct drm_device *dev = dev_priv->dev;
8217 uint32_t val;
8218
Paulo Zanonic67a4702013-08-19 13:18:09 -03008219 DRM_DEBUG_KMS("Disabling package C8+\n");
8220
8221 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008222 lpt_init_pch_refclk(dev);
8223
8224 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8225 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8226 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8227 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8228 }
8229
8230 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008231}
8232
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008233static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8234 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008235{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008236 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008237 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03008238
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008239 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008240
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008241 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008242}
8243
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008244static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8245 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008246 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008247{
Damien Lespiau3148ade2014-11-21 16:14:56 +00008248 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008249
8250 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
8251 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
8252
8253 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00008254 case SKL_DPLL0:
8255 /*
8256 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
8257 * of the shared DPLL framework and thus needs to be read out
8258 * separately
8259 */
8260 dpll_ctl1 = I915_READ(DPLL_CTRL1);
8261 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
8262 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008263 case SKL_DPLL1:
8264 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
8265 break;
8266 case SKL_DPLL2:
8267 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
8268 break;
8269 case SKL_DPLL3:
8270 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
8271 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008272 }
8273}
8274
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008275static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8276 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008277 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008278{
8279 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8280
8281 switch (pipe_config->ddi_pll_sel) {
8282 case PORT_CLK_SEL_WRPLL1:
8283 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
8284 break;
8285 case PORT_CLK_SEL_WRPLL2:
8286 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
8287 break;
8288 }
8289}
8290
Daniel Vetter26804af2014-06-25 22:01:55 +03008291static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008292 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03008293{
8294 struct drm_device *dev = crtc->base.dev;
8295 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008296 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03008297 enum port port;
8298 uint32_t tmp;
8299
8300 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
8301
8302 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
8303
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008304 if (IS_SKYLAKE(dev))
8305 skylake_get_ddi_pll(dev_priv, port, pipe_config);
8306 else
8307 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03008308
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008309 if (pipe_config->shared_dpll >= 0) {
8310 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8311
8312 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8313 &pipe_config->dpll_hw_state));
8314 }
8315
Daniel Vetter26804af2014-06-25 22:01:55 +03008316 /*
8317 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8318 * DDI E. So just check whether this pipe is wired to DDI E and whether
8319 * the PCH transcoder is on.
8320 */
Damien Lespiauca370452013-12-03 13:56:24 +00008321 if (INTEL_INFO(dev)->gen < 9 &&
8322 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03008323 pipe_config->has_pch_encoder = true;
8324
8325 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8326 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8327 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8328
8329 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8330 }
8331}
8332
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008333static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008334 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008335{
8336 struct drm_device *dev = crtc->base.dev;
8337 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008338 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008339 uint32_t tmp;
8340
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008341 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02008342 POWER_DOMAIN_PIPE(crtc->pipe)))
8343 return false;
8344
Daniel Vettere143a212013-07-04 12:01:15 +02008345 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008346 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8347
Daniel Vettereccb1402013-05-22 00:50:22 +02008348 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8349 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8350 enum pipe trans_edp_pipe;
8351 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8352 default:
8353 WARN(1, "unknown pipe linked to edp transcoder\n");
8354 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8355 case TRANS_DDI_EDP_INPUT_A_ON:
8356 trans_edp_pipe = PIPE_A;
8357 break;
8358 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8359 trans_edp_pipe = PIPE_B;
8360 break;
8361 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8362 trans_edp_pipe = PIPE_C;
8363 break;
8364 }
8365
8366 if (trans_edp_pipe == crtc->pipe)
8367 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8368 }
8369
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008370 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02008371 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03008372 return false;
8373
Daniel Vettereccb1402013-05-22 00:50:22 +02008374 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008375 if (!(tmp & PIPECONF_ENABLE))
8376 return false;
8377
Daniel Vetter26804af2014-06-25 22:01:55 +03008378 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008379
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008380 intel_get_pipe_timings(crtc, pipe_config);
8381
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008382 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008383 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
8384 if (IS_SKYLAKE(dev))
8385 skylake_get_pfit_config(crtc, pipe_config);
8386 else
8387 ironlake_get_pfit_config(crtc, pipe_config);
8388 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01008389
Jesse Barnese59150d2014-01-07 13:30:45 -08008390 if (IS_HASWELL(dev))
8391 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8392 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008393
Clint Taylorebb69c92014-09-30 10:30:22 -07008394 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8395 pipe_config->pixel_multiplier =
8396 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8397 } else {
8398 pipe_config->pixel_multiplier = 1;
8399 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008400
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008401 return true;
8402}
8403
Chris Wilson560b85b2010-08-07 11:01:38 +01008404static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8405{
8406 struct drm_device *dev = crtc->dev;
8407 struct drm_i915_private *dev_priv = dev->dev_private;
8408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008409 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008410
Ville Syrjälädc41c152014-08-13 11:57:05 +03008411 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008412 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
8413 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03008414 unsigned int stride = roundup_pow_of_two(width) * 4;
8415
8416 switch (stride) {
8417 default:
8418 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8419 width, stride);
8420 stride = 256;
8421 /* fallthrough */
8422 case 256:
8423 case 512:
8424 case 1024:
8425 case 2048:
8426 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008427 }
8428
Ville Syrjälädc41c152014-08-13 11:57:05 +03008429 cntl |= CURSOR_ENABLE |
8430 CURSOR_GAMMA_ENABLE |
8431 CURSOR_FORMAT_ARGB |
8432 CURSOR_STRIDE(stride);
8433
8434 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008435 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008436
Ville Syrjälädc41c152014-08-13 11:57:05 +03008437 if (intel_crtc->cursor_cntl != 0 &&
8438 (intel_crtc->cursor_base != base ||
8439 intel_crtc->cursor_size != size ||
8440 intel_crtc->cursor_cntl != cntl)) {
8441 /* On these chipsets we can only modify the base/size/stride
8442 * whilst the cursor is disabled.
8443 */
8444 I915_WRITE(_CURACNTR, 0);
8445 POSTING_READ(_CURACNTR);
8446 intel_crtc->cursor_cntl = 0;
8447 }
8448
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008449 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03008450 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008451 intel_crtc->cursor_base = base;
8452 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03008453
8454 if (intel_crtc->cursor_size != size) {
8455 I915_WRITE(CURSIZE, size);
8456 intel_crtc->cursor_size = size;
8457 }
8458
Chris Wilson4b0e3332014-05-30 16:35:26 +03008459 if (intel_crtc->cursor_cntl != cntl) {
8460 I915_WRITE(_CURACNTR, cntl);
8461 POSTING_READ(_CURACNTR);
8462 intel_crtc->cursor_cntl = cntl;
8463 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008464}
8465
8466static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8467{
8468 struct drm_device *dev = crtc->dev;
8469 struct drm_i915_private *dev_priv = dev->dev_private;
8470 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8471 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008472 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008473
Chris Wilson4b0e3332014-05-30 16:35:26 +03008474 cntl = 0;
8475 if (base) {
8476 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08008477 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308478 case 64:
8479 cntl |= CURSOR_MODE_64_ARGB_AX;
8480 break;
8481 case 128:
8482 cntl |= CURSOR_MODE_128_ARGB_AX;
8483 break;
8484 case 256:
8485 cntl |= CURSOR_MODE_256_ARGB_AX;
8486 break;
8487 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08008488 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308489 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008490 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008491 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03008492
8493 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8494 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01008495 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008496
Matt Roper8e7d6882015-01-21 16:35:41 -08008497 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008498 cntl |= CURSOR_ROTATE_180;
8499
Chris Wilson4b0e3332014-05-30 16:35:26 +03008500 if (intel_crtc->cursor_cntl != cntl) {
8501 I915_WRITE(CURCNTR(pipe), cntl);
8502 POSTING_READ(CURCNTR(pipe));
8503 intel_crtc->cursor_cntl = cntl;
8504 }
8505
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008506 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008507 I915_WRITE(CURBASE(pipe), base);
8508 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008509
8510 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008511}
8512
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008513/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008514static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8515 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008516{
8517 struct drm_device *dev = crtc->dev;
8518 struct drm_i915_private *dev_priv = dev->dev_private;
8519 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8520 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008521 int x = crtc->cursor_x;
8522 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008523 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008524
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008525 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008526 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008527
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008528 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008529 base = 0;
8530
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008531 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008532 base = 0;
8533
8534 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008535 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008536 base = 0;
8537
8538 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8539 x = -x;
8540 }
8541 pos |= x << CURSOR_X_SHIFT;
8542
8543 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008544 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008545 base = 0;
8546
8547 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8548 y = -y;
8549 }
8550 pos |= y << CURSOR_Y_SHIFT;
8551
Chris Wilson4b0e3332014-05-30 16:35:26 +03008552 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008553 return;
8554
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008555 I915_WRITE(CURPOS(pipe), pos);
8556
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008557 /* ILK+ do this automagically */
8558 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08008559 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008560 base += (intel_crtc->base.cursor->state->crtc_h *
8561 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008562 }
8563
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008564 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008565 i845_update_cursor(crtc, base);
8566 else
8567 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008568}
8569
Ville Syrjälädc41c152014-08-13 11:57:05 +03008570static bool cursor_size_ok(struct drm_device *dev,
8571 uint32_t width, uint32_t height)
8572{
8573 if (width == 0 || height == 0)
8574 return false;
8575
8576 /*
8577 * 845g/865g are special in that they are only limited by
8578 * the width of their cursors, the height is arbitrary up to
8579 * the precision of the register. Everything else requires
8580 * square cursors, limited to a few power-of-two sizes.
8581 */
8582 if (IS_845G(dev) || IS_I865G(dev)) {
8583 if ((width & 63) != 0)
8584 return false;
8585
8586 if (width > (IS_845G(dev) ? 64 : 512))
8587 return false;
8588
8589 if (height > 1023)
8590 return false;
8591 } else {
8592 switch (width | height) {
8593 case 256:
8594 case 128:
8595 if (IS_GEN2(dev))
8596 return false;
8597 case 64:
8598 break;
8599 default:
8600 return false;
8601 }
8602 }
8603
8604 return true;
8605}
8606
Jesse Barnes79e53942008-11-07 14:24:08 -08008607static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008608 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008609{
James Simmons72034252010-08-03 01:33:19 +01008610 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008611 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008612
James Simmons72034252010-08-03 01:33:19 +01008613 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008614 intel_crtc->lut_r[i] = red[i] >> 8;
8615 intel_crtc->lut_g[i] = green[i] >> 8;
8616 intel_crtc->lut_b[i] = blue[i] >> 8;
8617 }
8618
8619 intel_crtc_load_lut(crtc);
8620}
8621
Jesse Barnes79e53942008-11-07 14:24:08 -08008622/* VESA 640x480x72Hz mode to set on the pipe */
8623static struct drm_display_mode load_detect_mode = {
8624 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8625 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8626};
8627
Daniel Vettera8bb6812014-02-10 18:00:39 +01008628struct drm_framebuffer *
8629__intel_framebuffer_create(struct drm_device *dev,
8630 struct drm_mode_fb_cmd2 *mode_cmd,
8631 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008632{
8633 struct intel_framebuffer *intel_fb;
8634 int ret;
8635
8636 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8637 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008638 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +01008639 return ERR_PTR(-ENOMEM);
8640 }
8641
8642 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008643 if (ret)
8644 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008645
8646 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008647err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008648 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008649 kfree(intel_fb);
8650
8651 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008652}
8653
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008654static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008655intel_framebuffer_create(struct drm_device *dev,
8656 struct drm_mode_fb_cmd2 *mode_cmd,
8657 struct drm_i915_gem_object *obj)
8658{
8659 struct drm_framebuffer *fb;
8660 int ret;
8661
8662 ret = i915_mutex_lock_interruptible(dev);
8663 if (ret)
8664 return ERR_PTR(ret);
8665 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8666 mutex_unlock(&dev->struct_mutex);
8667
8668 return fb;
8669}
8670
Chris Wilsond2dff872011-04-19 08:36:26 +01008671static u32
8672intel_framebuffer_pitch_for_width(int width, int bpp)
8673{
8674 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8675 return ALIGN(pitch, 64);
8676}
8677
8678static u32
8679intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8680{
8681 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008682 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008683}
8684
8685static struct drm_framebuffer *
8686intel_framebuffer_create_for_mode(struct drm_device *dev,
8687 struct drm_display_mode *mode,
8688 int depth, int bpp)
8689{
8690 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008691 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008692
8693 obj = i915_gem_alloc_object(dev,
8694 intel_framebuffer_size_for_mode(mode, bpp));
8695 if (obj == NULL)
8696 return ERR_PTR(-ENOMEM);
8697
8698 mode_cmd.width = mode->hdisplay;
8699 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008700 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8701 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008702 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008703
8704 return intel_framebuffer_create(dev, &mode_cmd, obj);
8705}
8706
8707static struct drm_framebuffer *
8708mode_fits_in_fbdev(struct drm_device *dev,
8709 struct drm_display_mode *mode)
8710{
Daniel Vetter4520f532013-10-09 09:18:51 +02008711#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008712 struct drm_i915_private *dev_priv = dev->dev_private;
8713 struct drm_i915_gem_object *obj;
8714 struct drm_framebuffer *fb;
8715
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008716 if (!dev_priv->fbdev)
8717 return NULL;
8718
8719 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008720 return NULL;
8721
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008722 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008723 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008724
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008725 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008726 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8727 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008728 return NULL;
8729
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008730 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008731 return NULL;
8732
8733 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008734#else
8735 return NULL;
8736#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008737}
8738
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008739bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008740 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008741 struct intel_load_detect_pipe *old,
8742 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008743{
8744 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008745 struct intel_encoder *intel_encoder =
8746 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008747 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008748 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008749 struct drm_crtc *crtc = NULL;
8750 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008751 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008752 struct drm_mode_config *config = &dev->mode_config;
8753 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008754
Chris Wilsond2dff872011-04-19 08:36:26 +01008755 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008756 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008757 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008758
Rob Clark51fd3712013-11-19 12:10:12 -05008759retry:
8760 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8761 if (ret)
8762 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008763
Jesse Barnes79e53942008-11-07 14:24:08 -08008764 /*
8765 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008766 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008767 * - if the connector already has an assigned crtc, use it (but make
8768 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008769 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008770 * - try to find the first unused crtc that can drive this connector,
8771 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008772 */
8773
8774 /* See if we already have a CRTC for this connector */
8775 if (encoder->crtc) {
8776 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008777
Rob Clark51fd3712013-11-19 12:10:12 -05008778 ret = drm_modeset_lock(&crtc->mutex, ctx);
8779 if (ret)
8780 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008781 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8782 if (ret)
8783 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008784
Daniel Vetter24218aa2012-08-12 19:27:11 +02008785 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008786 old->load_detect_temp = false;
8787
8788 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008789 if (connector->dpms != DRM_MODE_DPMS_ON)
8790 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008791
Chris Wilson71731882011-04-19 23:10:58 +01008792 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008793 }
8794
8795 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008796 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008797 i++;
8798 if (!(encoder->possible_crtcs & (1 << i)))
8799 continue;
Matt Roper83d65732015-02-25 13:12:16 -08008800 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +03008801 continue;
8802 /* This can occur when applying the pipe A quirk on resume. */
8803 if (to_intel_crtc(possible_crtc)->new_enabled)
8804 continue;
8805
8806 crtc = possible_crtc;
8807 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008808 }
8809
8810 /*
8811 * If we didn't find an unused CRTC, don't use any.
8812 */
8813 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008814 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008815 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008816 }
8817
Rob Clark51fd3712013-11-19 12:10:12 -05008818 ret = drm_modeset_lock(&crtc->mutex, ctx);
8819 if (ret)
8820 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008821 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8822 if (ret)
8823 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008824 intel_encoder->new_crtc = to_intel_crtc(crtc);
8825 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008826
8827 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008828 intel_crtc->new_enabled = true;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008829 intel_crtc->new_config = intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008830 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008831 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008832 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008833
Chris Wilson64927112011-04-20 07:25:26 +01008834 if (!mode)
8835 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008836
Chris Wilsond2dff872011-04-19 08:36:26 +01008837 /* We need a framebuffer large enough to accommodate all accesses
8838 * that the plane may generate whilst we perform load detection.
8839 * We can not rely on the fbcon either being present (we get called
8840 * during its initialisation to detect all boot displays, or it may
8841 * not even exist) or that it is large enough to satisfy the
8842 * requested mode.
8843 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008844 fb = mode_fits_in_fbdev(dev, mode);
8845 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008846 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008847 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8848 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008849 } else
8850 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008851 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008852 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008853 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008854 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008855
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008856 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008857 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008858 if (old->release_fb)
8859 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008860 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008861 }
Daniel Vetter9128b042015-03-03 17:31:21 +01008862 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +01008863
Jesse Barnes79e53942008-11-07 14:24:08 -08008864 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008865 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008866 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008867
8868 fail:
Matt Roper83d65732015-02-25 13:12:16 -08008869 intel_crtc->new_enabled = crtc->state->enable;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008870 if (intel_crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008871 intel_crtc->new_config = intel_crtc->config;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008872 else
8873 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008874fail_unlock:
8875 if (ret == -EDEADLK) {
8876 drm_modeset_backoff(ctx);
8877 goto retry;
8878 }
8879
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008880 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008881}
8882
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008883void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008884 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008885{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008886 struct intel_encoder *intel_encoder =
8887 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008888 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008889 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008890 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008891
Chris Wilsond2dff872011-04-19 08:36:26 +01008892 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008893 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008894 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008895
Chris Wilson8261b192011-04-19 23:18:09 +01008896 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008897 to_intel_connector(connector)->new_encoder = NULL;
8898 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008899 intel_crtc->new_enabled = false;
8900 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008901 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008902
Daniel Vetter36206362012-12-10 20:42:17 +01008903 if (old->release_fb) {
8904 drm_framebuffer_unregister_private(old->release_fb);
8905 drm_framebuffer_unreference(old->release_fb);
8906 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008907
Chris Wilson0622a532011-04-21 09:32:11 +01008908 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008909 }
8910
Eric Anholtc751ce42010-03-25 11:48:48 -07008911 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008912 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8913 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008914}
8915
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008916static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008917 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008918{
8919 struct drm_i915_private *dev_priv = dev->dev_private;
8920 u32 dpll = pipe_config->dpll_hw_state.dpll;
8921
8922 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008923 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008924 else if (HAS_PCH_SPLIT(dev))
8925 return 120000;
8926 else if (!IS_GEN2(dev))
8927 return 96000;
8928 else
8929 return 48000;
8930}
8931
Jesse Barnes79e53942008-11-07 14:24:08 -08008932/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008933static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008934 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008935{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008936 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008937 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008938 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008939 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008940 u32 fp;
8941 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008942 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008943
8944 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008945 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008946 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008947 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008948
8949 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008950 if (IS_PINEVIEW(dev)) {
8951 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8952 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008953 } else {
8954 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8955 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8956 }
8957
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008958 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008959 if (IS_PINEVIEW(dev))
8960 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8961 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008962 else
8963 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008964 DPLL_FPA01_P1_POST_DIV_SHIFT);
8965
8966 switch (dpll & DPLL_MODE_MASK) {
8967 case DPLLB_MODE_DAC_SERIAL:
8968 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8969 5 : 10;
8970 break;
8971 case DPLLB_MODE_LVDS:
8972 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8973 7 : 14;
8974 break;
8975 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008976 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008977 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008978 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008979 }
8980
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008981 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008982 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008983 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008984 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008985 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008986 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008987 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008988
8989 if (is_lvds) {
8990 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8991 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008992
8993 if (lvds & LVDS_CLKB_POWER_UP)
8994 clock.p2 = 7;
8995 else
8996 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008997 } else {
8998 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8999 clock.p1 = 2;
9000 else {
9001 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
9002 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
9003 }
9004 if (dpll & PLL_P2_DIVIDE_BY_4)
9005 clock.p2 = 4;
9006 else
9007 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08009008 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009009
9010 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009011 }
9012
Ville Syrjälä18442d02013-09-13 16:00:08 +03009013 /*
9014 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01009015 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03009016 * encoder's get_config() function.
9017 */
9018 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009019}
9020
Ville Syrjälä6878da02013-09-13 15:59:11 +03009021int intel_dotclock_calculate(int link_freq,
9022 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009023{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009024 /*
9025 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009026 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009027 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009028 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009029 *
9030 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009031 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08009032 */
9033
Ville Syrjälä6878da02013-09-13 15:59:11 +03009034 if (!m_n->link_n)
9035 return 0;
9036
9037 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
9038}
9039
Ville Syrjälä18442d02013-09-13 16:00:08 +03009040static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009041 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03009042{
9043 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009044
9045 /* read out port_clock from the DPLL */
9046 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03009047
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009048 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03009049 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01009050 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03009051 * agree once we know their relationship in the encoder's
9052 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009053 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02009054 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03009055 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
9056 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08009057}
9058
9059/** Returns the currently programmed mode of the given pipe. */
9060struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
9061 struct drm_crtc *crtc)
9062{
Jesse Barnes548f2452011-02-17 10:40:53 -08009063 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08009064 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009065 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009066 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009067 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009068 int htot = I915_READ(HTOTAL(cpu_transcoder));
9069 int hsync = I915_READ(HSYNC(cpu_transcoder));
9070 int vtot = I915_READ(VTOTAL(cpu_transcoder));
9071 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03009072 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08009073
9074 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
9075 if (!mode)
9076 return NULL;
9077
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009078 /*
9079 * Construct a pipe_config sufficient for getting the clock info
9080 * back out of crtc_clock_get.
9081 *
9082 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
9083 * to use a real value here instead.
9084 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03009085 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009086 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009087 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
9088 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
9089 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009090 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
9091
Ville Syrjälä773ae032013-09-23 17:48:20 +03009092 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08009093 mode->hdisplay = (htot & 0xffff) + 1;
9094 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
9095 mode->hsync_start = (hsync & 0xffff) + 1;
9096 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
9097 mode->vdisplay = (vtot & 0xffff) + 1;
9098 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
9099 mode->vsync_start = (vsync & 0xffff) + 1;
9100 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
9101
9102 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009103
9104 return mode;
9105}
9106
Jesse Barnes652c3932009-08-17 13:31:43 -07009107static void intel_decrease_pllclock(struct drm_crtc *crtc)
9108{
9109 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03009110 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07009111 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009112
Sonika Jindalbaff2962014-07-22 11:16:35 +05309113 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07009114 return;
9115
9116 if (!dev_priv->lvds_downclock_avail)
9117 return;
9118
9119 /*
9120 * Since this is called by a timer, we should never get here in
9121 * the manual case.
9122 */
9123 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01009124 int pipe = intel_crtc->pipe;
9125 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02009126 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01009127
Zhao Yakui44d98a62009-10-09 11:39:40 +08009128 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009129
Sean Paul8ac5a6d2012-02-13 13:14:51 -05009130 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009131
Chris Wilson074b5e12012-05-02 12:07:06 +01009132 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07009133 dpll |= DISPLAY_RATE_SELECT_FPA1;
9134 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009135 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009136 dpll = I915_READ(dpll_reg);
9137 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08009138 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009139 }
9140
9141}
9142
Chris Wilsonf047e392012-07-21 12:31:41 +01009143void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07009144{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009145 struct drm_i915_private *dev_priv = dev->dev_private;
9146
Chris Wilsonf62a0072014-02-21 17:55:39 +00009147 if (dev_priv->mm.busy)
9148 return;
9149
Paulo Zanoni43694d62014-03-07 20:08:08 -03009150 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009151 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00009152 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01009153}
9154
9155void intel_mark_idle(struct drm_device *dev)
9156{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009157 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00009158 struct drm_crtc *crtc;
9159
Chris Wilsonf62a0072014-02-21 17:55:39 +00009160 if (!dev_priv->mm.busy)
9161 return;
9162
9163 dev_priv->mm.busy = false;
9164
Jani Nikulad330a952014-01-21 11:24:25 +02009165 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009166 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00009167
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009168 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07009169 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00009170 continue;
9171
9172 intel_decrease_pllclock(crtc);
9173 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009174
Damien Lespiau3d13ef22014-02-07 19:12:47 +00009175 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009176 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009177
9178out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03009179 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01009180}
9181
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009182static void intel_crtc_set_state(struct intel_crtc *crtc,
9183 struct intel_crtc_state *crtc_state)
9184{
9185 kfree(crtc->config);
9186 crtc->config = crtc_state;
Ander Conselvan de Oliveira16f3f652015-01-15 14:55:27 +02009187 crtc->base.state = &crtc_state->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009188}
9189
Jesse Barnes79e53942008-11-07 14:24:08 -08009190static void intel_crtc_destroy(struct drm_crtc *crtc)
9191{
9192 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009193 struct drm_device *dev = crtc->dev;
9194 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009195
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009196 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009197 work = intel_crtc->unpin_work;
9198 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009199 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009200
9201 if (work) {
9202 cancel_work_sync(&work->work);
9203 kfree(work);
9204 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009205
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009206 intel_crtc_set_state(intel_crtc, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08009207 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009208
Jesse Barnes79e53942008-11-07 14:24:08 -08009209 kfree(intel_crtc);
9210}
9211
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009212static void intel_unpin_work_fn(struct work_struct *__work)
9213{
9214 struct intel_unpin_work *work =
9215 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009216 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009217 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009218
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009219 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009220 intel_unpin_fb_obj(intel_fb_obj(work->old_fb));
Chris Wilson05394f32010-11-08 19:18:58 +00009221 drm_gem_object_unreference(&work->pending_flip_obj->base);
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009222 drm_framebuffer_unreference(work->old_fb);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009223
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009224 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +00009225
9226 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +00009227 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009228 mutex_unlock(&dev->struct_mutex);
9229
Daniel Vetterf99d7062014-06-19 16:01:59 +02009230 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9231
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009232 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9233 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9234
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009235 kfree(work);
9236}
9237
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009238static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009239 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009240{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009241 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9242 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009243 unsigned long flags;
9244
9245 /* Ignore early vblank irqs */
9246 if (intel_crtc == NULL)
9247 return;
9248
Daniel Vetterf3260382014-09-15 14:55:23 +02009249 /*
9250 * This is called both by irq handlers and the reset code (to complete
9251 * lost pageflips) so needs the full irqsave spinlocks.
9252 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009253 spin_lock_irqsave(&dev->event_lock, flags);
9254 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009255
9256 /* Ensure we don't miss a work->pending update ... */
9257 smp_rmb();
9258
9259 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009260 spin_unlock_irqrestore(&dev->event_lock, flags);
9261 return;
9262 }
9263
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009264 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009265
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009266 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009267}
9268
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009269void intel_finish_page_flip(struct drm_device *dev, int pipe)
9270{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009271 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009272 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9273
Mario Kleiner49b14a52010-12-09 07:00:07 +01009274 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009275}
9276
9277void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9278{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009279 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009280 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9281
Mario Kleiner49b14a52010-12-09 07:00:07 +01009282 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009283}
9284
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009285/* Is 'a' after or equal to 'b'? */
9286static bool g4x_flip_count_after_eq(u32 a, u32 b)
9287{
9288 return !((a - b) & 0x80000000);
9289}
9290
9291static bool page_flip_finished(struct intel_crtc *crtc)
9292{
9293 struct drm_device *dev = crtc->base.dev;
9294 struct drm_i915_private *dev_priv = dev->dev_private;
9295
Ville Syrjäläbdfa7542014-05-27 21:33:09 +03009296 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
9297 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
9298 return true;
9299
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009300 /*
9301 * The relevant registers doen't exist on pre-ctg.
9302 * As the flip done interrupt doesn't trigger for mmio
9303 * flips on gmch platforms, a flip count check isn't
9304 * really needed there. But since ctg has the registers,
9305 * include it in the check anyway.
9306 */
9307 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9308 return true;
9309
9310 /*
9311 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9312 * used the same base address. In that case the mmio flip might
9313 * have completed, but the CS hasn't even executed the flip yet.
9314 *
9315 * A flip count check isn't enough as the CS might have updated
9316 * the base address just after start of vblank, but before we
9317 * managed to process the interrupt. This means we'd complete the
9318 * CS flip too soon.
9319 *
9320 * Combining both checks should get us a good enough result. It may
9321 * still happen that the CS flip has been executed, but has not
9322 * yet actually completed. But in case the base address is the same
9323 * anyway, we don't really care.
9324 */
9325 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9326 crtc->unpin_work->gtt_offset &&
9327 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9328 crtc->unpin_work->flip_count);
9329}
9330
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009331void intel_prepare_page_flip(struct drm_device *dev, int plane)
9332{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009333 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009334 struct intel_crtc *intel_crtc =
9335 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9336 unsigned long flags;
9337
Daniel Vetterf3260382014-09-15 14:55:23 +02009338
9339 /*
9340 * This is called both by irq handlers and the reset code (to complete
9341 * lost pageflips) so needs the full irqsave spinlocks.
9342 *
9343 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009344 * generate a page-flip completion irq, i.e. every modeset
9345 * is also accompanied by a spurious intel_prepare_page_flip().
9346 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009347 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009348 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009349 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009350 spin_unlock_irqrestore(&dev->event_lock, flags);
9351}
9352
Robin Schroereba905b2014-05-18 02:24:50 +02009353static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009354{
9355 /* Ensure that the work item is consistent when activating it ... */
9356 smp_wmb();
9357 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9358 /* and that it is marked active as soon as the irq could fire. */
9359 smp_wmb();
9360}
9361
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009362static int intel_gen2_queue_flip(struct drm_device *dev,
9363 struct drm_crtc *crtc,
9364 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009365 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009366 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009367 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009368{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009369 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009370 u32 flip_mask;
9371 int ret;
9372
Daniel Vetter6d90c952012-04-26 23:28:05 +02009373 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009374 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009375 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009376
9377 /* Can't queue multiple flips, so wait for the previous
9378 * one to finish before executing the next.
9379 */
9380 if (intel_crtc->plane)
9381 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9382 else
9383 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009384 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9385 intel_ring_emit(ring, MI_NOOP);
9386 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9387 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9388 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009389 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009390 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009391
9392 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009393 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009394 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009395}
9396
9397static int intel_gen3_queue_flip(struct drm_device *dev,
9398 struct drm_crtc *crtc,
9399 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009400 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009401 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009402 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009403{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009404 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009405 u32 flip_mask;
9406 int ret;
9407
Daniel Vetter6d90c952012-04-26 23:28:05 +02009408 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009409 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009410 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009411
9412 if (intel_crtc->plane)
9413 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9414 else
9415 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009416 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9417 intel_ring_emit(ring, MI_NOOP);
9418 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9419 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9420 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009421 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009422 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009423
Chris Wilsone7d841c2012-12-03 11:36:30 +00009424 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009425 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009426 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009427}
9428
9429static int intel_gen4_queue_flip(struct drm_device *dev,
9430 struct drm_crtc *crtc,
9431 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009432 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009433 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009434 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009435{
9436 struct drm_i915_private *dev_priv = dev->dev_private;
9437 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9438 uint32_t pf, pipesrc;
9439 int ret;
9440
Daniel Vetter6d90c952012-04-26 23:28:05 +02009441 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009442 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009443 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009444
9445 /* i965+ uses the linear or tiled offsets from the
9446 * Display Registers (which do not change across a page-flip)
9447 * so we need only reprogram the base address.
9448 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009449 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9450 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9451 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009452 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009453 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009454
9455 /* XXX Enabling the panel-fitter across page-flip is so far
9456 * untested on non-native modes, so ignore it for now.
9457 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9458 */
9459 pf = 0;
9460 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009461 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009462
9463 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009464 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009465 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009466}
9467
9468static int intel_gen6_queue_flip(struct drm_device *dev,
9469 struct drm_crtc *crtc,
9470 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009471 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009472 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009473 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009474{
9475 struct drm_i915_private *dev_priv = dev->dev_private;
9476 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9477 uint32_t pf, pipesrc;
9478 int ret;
9479
Daniel Vetter6d90c952012-04-26 23:28:05 +02009480 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009481 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009482 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009483
Daniel Vetter6d90c952012-04-26 23:28:05 +02009484 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9485 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9486 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009487 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009488
Chris Wilson99d9acd2012-04-17 20:37:00 +01009489 /* Contrary to the suggestions in the documentation,
9490 * "Enable Panel Fitter" does not seem to be required when page
9491 * flipping with a non-native mode, and worse causes a normal
9492 * modeset to fail.
9493 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9494 */
9495 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009496 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009497 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009498
9499 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009500 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009501 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009502}
9503
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009504static int intel_gen7_queue_flip(struct drm_device *dev,
9505 struct drm_crtc *crtc,
9506 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009507 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009508 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009509 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009510{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009511 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009512 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009513 int len, ret;
9514
Robin Schroereba905b2014-05-18 02:24:50 +02009515 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009516 case PLANE_A:
9517 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9518 break;
9519 case PLANE_B:
9520 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9521 break;
9522 case PLANE_C:
9523 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9524 break;
9525 default:
9526 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009527 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009528 }
9529
Chris Wilsonffe74d72013-08-26 20:58:12 +01009530 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009531 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009532 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009533 /*
9534 * On Gen 8, SRM is now taking an extra dword to accommodate
9535 * 48bits addresses, and we need a NOOP for the batch size to
9536 * stay even.
9537 */
9538 if (IS_GEN8(dev))
9539 len += 2;
9540 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009541
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009542 /*
9543 * BSpec MI_DISPLAY_FLIP for IVB:
9544 * "The full packet must be contained within the same cache line."
9545 *
9546 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9547 * cacheline, if we ever start emitting more commands before
9548 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9549 * then do the cacheline alignment, and finally emit the
9550 * MI_DISPLAY_FLIP.
9551 */
9552 ret = intel_ring_cacheline_align(ring);
9553 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009554 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009555
Chris Wilsonffe74d72013-08-26 20:58:12 +01009556 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009557 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009558 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009559
Chris Wilsonffe74d72013-08-26 20:58:12 +01009560 /* Unmask the flip-done completion message. Note that the bspec says that
9561 * we should do this for both the BCS and RCS, and that we must not unmask
9562 * more than one flip event at any time (or ensure that one flip message
9563 * can be sent by waiting for flip-done prior to queueing new flips).
9564 * Experimentation says that BCS works despite DERRMR masking all
9565 * flip-done completion events and that unmasking all planes at once
9566 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9567 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9568 */
9569 if (ring->id == RCS) {
9570 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9571 intel_ring_emit(ring, DERRMR);
9572 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9573 DERRMR_PIPEB_PRI_FLIP_DONE |
9574 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009575 if (IS_GEN8(dev))
9576 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9577 MI_SRM_LRM_GLOBAL_GTT);
9578 else
9579 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9580 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009581 intel_ring_emit(ring, DERRMR);
9582 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009583 if (IS_GEN8(dev)) {
9584 intel_ring_emit(ring, 0);
9585 intel_ring_emit(ring, MI_NOOP);
9586 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009587 }
9588
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009589 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009590 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009591 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009592 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009593
9594 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009595 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009596 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009597}
9598
Sourab Gupta84c33a62014-06-02 16:47:17 +05309599static bool use_mmio_flip(struct intel_engine_cs *ring,
9600 struct drm_i915_gem_object *obj)
9601{
9602 /*
9603 * This is not being used for older platforms, because
9604 * non-availability of flip done interrupt forces us to use
9605 * CS flips. Older platforms derive flip done using some clever
9606 * tricks involving the flip_pending status bits and vblank irqs.
9607 * So using MMIO flips there would disrupt this mechanism.
9608 */
9609
Chris Wilson8e09bf82014-07-08 10:40:30 +01009610 if (ring == NULL)
9611 return true;
9612
Sourab Gupta84c33a62014-06-02 16:47:17 +05309613 if (INTEL_INFO(ring->dev)->gen < 5)
9614 return false;
9615
9616 if (i915.use_mmio_flip < 0)
9617 return false;
9618 else if (i915.use_mmio_flip > 0)
9619 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009620 else if (i915.enable_execlists)
9621 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309622 else
John Harrison41c52412014-11-24 18:49:43 +00009623 return ring != i915_gem_request_get_ring(obj->last_read_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309624}
9625
Damien Lespiauff944562014-11-20 14:58:16 +00009626static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
9627{
9628 struct drm_device *dev = intel_crtc->base.dev;
9629 struct drm_i915_private *dev_priv = dev->dev_private;
9630 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
9631 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
9632 struct drm_i915_gem_object *obj = intel_fb->obj;
9633 const enum pipe pipe = intel_crtc->pipe;
9634 u32 ctl, stride;
9635
9636 ctl = I915_READ(PLANE_CTL(pipe, 0));
9637 ctl &= ~PLANE_CTL_TILED_MASK;
9638 if (obj->tiling_mode == I915_TILING_X)
9639 ctl |= PLANE_CTL_TILED_X;
9640
9641 /*
9642 * The stride is either expressed as a multiple of 64 bytes chunks for
9643 * linear buffers or in number of tiles for tiled buffers.
9644 */
9645 stride = fb->pitches[0] >> 6;
9646 if (obj->tiling_mode == I915_TILING_X)
9647 stride = fb->pitches[0] >> 9; /* X tiles are 512 bytes wide */
9648
9649 /*
9650 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
9651 * PLANE_SURF updates, the update is then guaranteed to be atomic.
9652 */
9653 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
9654 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
9655
9656 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
9657 POSTING_READ(PLANE_SURF(pipe, 0));
9658}
9659
9660static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309661{
9662 struct drm_device *dev = intel_crtc->base.dev;
9663 struct drm_i915_private *dev_priv = dev->dev_private;
9664 struct intel_framebuffer *intel_fb =
9665 to_intel_framebuffer(intel_crtc->base.primary->fb);
9666 struct drm_i915_gem_object *obj = intel_fb->obj;
9667 u32 dspcntr;
9668 u32 reg;
9669
Sourab Gupta84c33a62014-06-02 16:47:17 +05309670 reg = DSPCNTR(intel_crtc->plane);
9671 dspcntr = I915_READ(reg);
9672
Damien Lespiauc5d97472014-10-25 00:11:11 +01009673 if (obj->tiling_mode != I915_TILING_NONE)
9674 dspcntr |= DISPPLANE_TILED;
9675 else
9676 dspcntr &= ~DISPPLANE_TILED;
9677
Sourab Gupta84c33a62014-06-02 16:47:17 +05309678 I915_WRITE(reg, dspcntr);
9679
9680 I915_WRITE(DSPSURF(intel_crtc->plane),
9681 intel_crtc->unpin_work->gtt_offset);
9682 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009683
Damien Lespiauff944562014-11-20 14:58:16 +00009684}
9685
9686/*
9687 * XXX: This is the temporary way to update the plane registers until we get
9688 * around to using the usual plane update functions for MMIO flips
9689 */
9690static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9691{
9692 struct drm_device *dev = intel_crtc->base.dev;
9693 bool atomic_update;
9694 u32 start_vbl_count;
9695
9696 intel_mark_page_flip_active(intel_crtc);
9697
9698 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
9699
9700 if (INTEL_INFO(dev)->gen >= 9)
9701 skl_do_mmio_flip(intel_crtc);
9702 else
9703 /* use_mmio_flip() retricts MMIO flips to ilk+ */
9704 ilk_do_mmio_flip(intel_crtc);
9705
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009706 if (atomic_update)
9707 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309708}
9709
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009710static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309711{
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009712 struct intel_crtc *crtc =
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009713 container_of(work, struct intel_crtc, mmio_flip.work);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009714 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309715
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009716 mmio_flip = &crtc->mmio_flip;
9717 if (mmio_flip->req)
John Harrison9c654812014-11-24 18:49:35 +00009718 WARN_ON(__i915_wait_request(mmio_flip->req,
9719 crtc->reset_counter,
9720 false, NULL, NULL) != 0);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309721
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009722 intel_do_mmio_flip(crtc);
9723 if (mmio_flip->req) {
9724 mutex_lock(&crtc->base.dev->struct_mutex);
John Harrison146d84f2014-12-05 13:49:33 +00009725 i915_gem_request_assign(&mmio_flip->req, NULL);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009726 mutex_unlock(&crtc->base.dev->struct_mutex);
9727 }
Sourab Gupta84c33a62014-06-02 16:47:17 +05309728}
9729
9730static int intel_queue_mmio_flip(struct drm_device *dev,
9731 struct drm_crtc *crtc,
9732 struct drm_framebuffer *fb,
9733 struct drm_i915_gem_object *obj,
9734 struct intel_engine_cs *ring,
9735 uint32_t flags)
9736{
Sourab Gupta84c33a62014-06-02 16:47:17 +05309737 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309738
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009739 i915_gem_request_assign(&intel_crtc->mmio_flip.req,
9740 obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309741
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +02009742 schedule_work(&intel_crtc->mmio_flip.work);
9743
Sourab Gupta84c33a62014-06-02 16:47:17 +05309744 return 0;
9745}
9746
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009747static int intel_default_queue_flip(struct drm_device *dev,
9748 struct drm_crtc *crtc,
9749 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009750 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009751 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009752 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009753{
9754 return -ENODEV;
9755}
9756
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009757static bool __intel_pageflip_stall_check(struct drm_device *dev,
9758 struct drm_crtc *crtc)
9759{
9760 struct drm_i915_private *dev_priv = dev->dev_private;
9761 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9762 struct intel_unpin_work *work = intel_crtc->unpin_work;
9763 u32 addr;
9764
9765 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9766 return true;
9767
9768 if (!work->enable_stall_check)
9769 return false;
9770
9771 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +01009772 if (work->flip_queued_req &&
9773 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009774 return false;
9775
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009776 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009777 }
9778
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009779 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009780 return false;
9781
9782 /* Potential stall - if we see that the flip has happened,
9783 * assume a missed interrupt. */
9784 if (INTEL_INFO(dev)->gen >= 4)
9785 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9786 else
9787 addr = I915_READ(DSPADDR(intel_crtc->plane));
9788
9789 /* There is a potential issue here with a false positive after a flip
9790 * to the same address. We could address this by checking for a
9791 * non-incrementing frame counter.
9792 */
9793 return addr == work->gtt_offset;
9794}
9795
9796void intel_check_page_flip(struct drm_device *dev, int pipe)
9797{
9798 struct drm_i915_private *dev_priv = dev->dev_private;
9799 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9800 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterf3260382014-09-15 14:55:23 +02009801
9802 WARN_ON(!in_irq());
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009803
9804 if (crtc == NULL)
9805 return;
9806
Daniel Vetterf3260382014-09-15 14:55:23 +02009807 spin_lock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009808 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9809 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009810 intel_crtc->unpin_work->flip_queued_vblank,
9811 drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009812 page_flip_completed(intel_crtc);
9813 }
Daniel Vetterf3260382014-09-15 14:55:23 +02009814 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009815}
9816
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009817static int intel_crtc_page_flip(struct drm_crtc *crtc,
9818 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009819 struct drm_pending_vblank_event *event,
9820 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009821{
9822 struct drm_device *dev = crtc->dev;
9823 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009824 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009825 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009826 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -08009827 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +02009828 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009829 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009830 struct intel_engine_cs *ring;
Chris Wilson52e68632010-08-08 10:15:59 +01009831 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009832
Matt Roper2ff8fde2014-07-08 07:50:07 -07009833 /*
9834 * drm_mode_page_flip_ioctl() should already catch this, but double
9835 * check to be safe. In the future we may enable pageflipping from
9836 * a disabled primary plane.
9837 */
9838 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9839 return -EBUSY;
9840
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009841 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009842 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009843 return -EINVAL;
9844
9845 /*
9846 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9847 * Note that pitch changes could also affect these register.
9848 */
9849 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009850 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9851 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009852 return -EINVAL;
9853
Chris Wilsonf900db42014-02-20 09:26:13 +00009854 if (i915_terminally_wedged(&dev_priv->gpu_error))
9855 goto out_hang;
9856
Daniel Vetterb14c5672013-09-19 12:18:32 +02009857 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009858 if (work == NULL)
9859 return -ENOMEM;
9860
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009861 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009862 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009863 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009864 INIT_WORK(&work->work, intel_unpin_work_fn);
9865
Daniel Vetter87b6b102014-05-15 15:33:46 +02009866 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009867 if (ret)
9868 goto free_work;
9869
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009870 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009871 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009872 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009873 /* Before declaring the flip queue wedged, check if
9874 * the hardware completed the operation behind our backs.
9875 */
9876 if (__intel_pageflip_stall_check(dev, crtc)) {
9877 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9878 page_flip_completed(intel_crtc);
9879 } else {
9880 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009881 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +01009882
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009883 drm_crtc_vblank_put(crtc);
9884 kfree(work);
9885 return -EBUSY;
9886 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009887 }
9888 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009889 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009890
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009891 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9892 flush_workqueue(dev_priv->wq);
9893
Chris Wilson79158102012-05-23 11:13:58 +01009894 ret = i915_mutex_lock_interruptible(dev);
9895 if (ret)
9896 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009897
Jesse Barnes75dfca82010-02-10 15:09:44 -08009898 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009899 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009900 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009901
Matt Roperf4510a22014-04-01 15:22:40 -07009902 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -08009903 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -08009904
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009905 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009906
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009907 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009908 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009909
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009910 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009911 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009912
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009913 if (IS_VALLEYVIEW(dev)) {
9914 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009915 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +01009916 /* vlv: DISPLAY_FLIP fails to change tiling */
9917 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +00009918 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009919 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009920 } else if (INTEL_INFO(dev)->gen >= 7) {
John Harrison41c52412014-11-24 18:49:43 +00009921 ring = i915_gem_request_get_ring(obj->last_read_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009922 if (ring == NULL || ring->id != RCS)
9923 ring = &dev_priv->ring[BCS];
9924 } else {
9925 ring = &dev_priv->ring[RCS];
9926 }
9927
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00009928 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009929 if (ret)
9930 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009931
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009932 work->gtt_offset =
9933 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9934
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009935 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309936 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9937 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009938 if (ret)
9939 goto cleanup_unpin;
9940
John Harrisonf06cc1b2014-11-24 18:49:37 +00009941 i915_gem_request_assign(&work->flip_queued_req,
9942 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009943 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309944 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009945 page_flip_flags);
9946 if (ret)
9947 goto cleanup_unpin;
9948
John Harrisonf06cc1b2014-11-24 18:49:37 +00009949 i915_gem_request_assign(&work->flip_queued_req,
9950 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009951 }
9952
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009953 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009954 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009955
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009956 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Daniel Vettera071fa02014-06-18 23:28:09 +02009957 INTEL_FRONTBUFFER_PRIMARY(pipe));
9958
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009959 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009960 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009961 mutex_unlock(&dev->struct_mutex);
9962
Jesse Barnese5510fa2010-07-01 16:48:37 -07009963 trace_i915_flip_request(intel_crtc->plane, obj);
9964
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009965 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009966
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009967cleanup_unpin:
9968 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009969cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009970 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009971 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -08009972 update_state_fb(crtc->primary);
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009973 drm_framebuffer_unreference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009974 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009975 mutex_unlock(&dev->struct_mutex);
9976
Chris Wilson79158102012-05-23 11:13:58 +01009977cleanup:
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009978 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009979 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009980 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009981
Daniel Vetter87b6b102014-05-15 15:33:46 +02009982 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009983free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009984 kfree(work);
9985
Chris Wilsonf900db42014-02-20 09:26:13 +00009986 if (ret == -EIO) {
9987out_hang:
Matt Roper53a366b2014-12-23 10:41:53 -08009988 ret = intel_plane_restore(primary);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009989 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009990 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +02009991 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009992 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009993 }
Chris Wilsonf900db42014-02-20 09:26:13 +00009994 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009995 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009996}
9997
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009998static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009999 .mode_set_base_atomic = intel_pipe_set_base_atomic,
10000 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080010001 .atomic_begin = intel_begin_crtc_commit,
10002 .atomic_flush = intel_finish_crtc_commit,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010003};
10004
Daniel Vetter9a935852012-07-05 22:34:27 +020010005/**
10006 * intel_modeset_update_staged_output_state
10007 *
10008 * Updates the staged output configuration state, e.g. after we've read out the
10009 * current hw state.
10010 */
10011static void intel_modeset_update_staged_output_state(struct drm_device *dev)
10012{
Ville Syrjälä76688512014-01-10 11:28:06 +020010013 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010014 struct intel_encoder *encoder;
10015 struct intel_connector *connector;
10016
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010017 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010018 connector->new_encoder =
10019 to_intel_encoder(connector->base.encoder);
10020 }
10021
Damien Lespiaub2784e12014-08-05 11:29:37 +010010022 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010023 encoder->new_crtc =
10024 to_intel_crtc(encoder->base.crtc);
10025 }
Ville Syrjälä76688512014-01-10 11:28:06 +020010026
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010027 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010028 crtc->new_enabled = crtc->base.state->enable;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010029
10030 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010031 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010032 else
10033 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010034 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010035}
10036
10037/**
10038 * intel_modeset_commit_output_state
10039 *
10040 * This function copies the stage display pipe configuration to the real one.
10041 */
10042static void intel_modeset_commit_output_state(struct drm_device *dev)
10043{
Ville Syrjälä76688512014-01-10 11:28:06 +020010044 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010045 struct intel_encoder *encoder;
10046 struct intel_connector *connector;
10047
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010048 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010049 connector->base.encoder = &connector->new_encoder->base;
10050 }
10051
Damien Lespiaub2784e12014-08-05 11:29:37 +010010052 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010053 encoder->base.crtc = &encoder->new_crtc->base;
10054 }
Ville Syrjälä76688512014-01-10 11:28:06 +020010055
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010056 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010057 crtc->base.state->enable = crtc->new_enabled;
Ville Syrjälä76688512014-01-10 11:28:06 +020010058 crtc->base.enabled = crtc->new_enabled;
10059 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010060}
10061
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010062static void
Robin Schroereba905b2014-05-18 02:24:50 +020010063connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010064 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010065{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010066 int bpp = pipe_config->pipe_bpp;
10067
10068 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
10069 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030010070 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010071
10072 /* Don't use an invalid EDID bpc value */
10073 if (connector->base.display_info.bpc &&
10074 connector->base.display_info.bpc * 3 < bpp) {
10075 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
10076 bpp, connector->base.display_info.bpc*3);
10077 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
10078 }
10079
10080 /* Clamp bpp to 8 on screens without EDID 1.4 */
10081 if (connector->base.display_info.bpc == 0 && bpp > 24) {
10082 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10083 bpp);
10084 pipe_config->pipe_bpp = 24;
10085 }
10086}
10087
10088static int
10089compute_baseline_pipe_bpp(struct intel_crtc *crtc,
10090 struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010091 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010092{
10093 struct drm_device *dev = crtc->base.dev;
10094 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010095 int bpp;
10096
Daniel Vetterd42264b2013-03-28 16:38:08 +010010097 switch (fb->pixel_format) {
10098 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010099 bpp = 8*3; /* since we go through a colormap */
10100 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010101 case DRM_FORMAT_XRGB1555:
10102 case DRM_FORMAT_ARGB1555:
10103 /* checked in intel_framebuffer_init already */
10104 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
10105 return -EINVAL;
10106 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010107 bpp = 6*3; /* min is 18bpp */
10108 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010109 case DRM_FORMAT_XBGR8888:
10110 case DRM_FORMAT_ABGR8888:
10111 /* checked in intel_framebuffer_init already */
10112 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
10113 return -EINVAL;
10114 case DRM_FORMAT_XRGB8888:
10115 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010116 bpp = 8*3;
10117 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010118 case DRM_FORMAT_XRGB2101010:
10119 case DRM_FORMAT_ARGB2101010:
10120 case DRM_FORMAT_XBGR2101010:
10121 case DRM_FORMAT_ABGR2101010:
10122 /* checked in intel_framebuffer_init already */
10123 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +010010124 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010125 bpp = 10*3;
10126 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +010010127 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010128 default:
10129 DRM_DEBUG_KMS("unsupported depth\n");
10130 return -EINVAL;
10131 }
10132
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010133 pipe_config->pipe_bpp = bpp;
10134
10135 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010136 for_each_intel_connector(dev, connector) {
Daniel Vetter1b829e02013-06-02 13:26:24 +020010137 if (!connector->new_encoder ||
10138 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010139 continue;
10140
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010141 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010142 }
10143
10144 return bpp;
10145}
10146
Daniel Vetter644db712013-09-19 14:53:58 +020010147static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10148{
10149 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10150 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010151 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010152 mode->crtc_hdisplay, mode->crtc_hsync_start,
10153 mode->crtc_hsync_end, mode->crtc_htotal,
10154 mode->crtc_vdisplay, mode->crtc_vsync_start,
10155 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10156}
10157
Daniel Vetterc0b03412013-05-28 12:05:54 +020010158static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010159 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010160 const char *context)
10161{
10162 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10163 context, pipe_name(crtc->pipe));
10164
10165 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10166 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10167 pipe_config->pipe_bpp, pipe_config->dither);
10168 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10169 pipe_config->has_pch_encoder,
10170 pipe_config->fdi_lanes,
10171 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10172 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10173 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010174 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10175 pipe_config->has_dp_encoder,
10176 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10177 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10178 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010179
10180 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10181 pipe_config->has_dp_encoder,
10182 pipe_config->dp_m2_n2.gmch_m,
10183 pipe_config->dp_m2_n2.gmch_n,
10184 pipe_config->dp_m2_n2.link_m,
10185 pipe_config->dp_m2_n2.link_n,
10186 pipe_config->dp_m2_n2.tu);
10187
Daniel Vetter55072d12014-11-20 16:10:28 +010010188 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
10189 pipe_config->has_audio,
10190 pipe_config->has_infoframe);
10191
Daniel Vetterc0b03412013-05-28 12:05:54 +020010192 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010193 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010194 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010195 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10196 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030010197 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010198 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10199 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010200 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10201 pipe_config->gmch_pfit.control,
10202 pipe_config->gmch_pfit.pgm_ratios,
10203 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010204 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010205 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010206 pipe_config->pch_pfit.size,
10207 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010208 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010209 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010210}
10211
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010212static bool encoders_cloneable(const struct intel_encoder *a,
10213 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010214{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010215 /* masks could be asymmetric, so check both ways */
10216 return a == b || (a->cloneable & (1 << b->type) &&
10217 b->cloneable & (1 << a->type));
10218}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010219
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010220static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10221 struct intel_encoder *encoder)
10222{
10223 struct drm_device *dev = crtc->base.dev;
10224 struct intel_encoder *source_encoder;
10225
Damien Lespiaub2784e12014-08-05 11:29:37 +010010226 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010227 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010228 continue;
10229
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010230 if (!encoders_cloneable(encoder, source_encoder))
10231 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010232 }
10233
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010234 return true;
10235}
10236
10237static bool check_encoder_cloning(struct intel_crtc *crtc)
10238{
10239 struct drm_device *dev = crtc->base.dev;
10240 struct intel_encoder *encoder;
10241
Damien Lespiaub2784e12014-08-05 11:29:37 +010010242 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010243 if (encoder->new_crtc != crtc)
10244 continue;
10245
10246 if (!check_single_encoder_cloning(crtc, encoder))
10247 return false;
10248 }
10249
10250 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010251}
10252
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010253static bool check_digital_port_conflicts(struct drm_device *dev)
10254{
10255 struct intel_connector *connector;
10256 unsigned int used_ports = 0;
10257
10258 /*
10259 * Walk the connector list instead of the encoder
10260 * list to detect the problem on ddi platforms
10261 * where there's just one encoder per digital port.
10262 */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010263 for_each_intel_connector(dev, connector) {
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010264 struct intel_encoder *encoder = connector->new_encoder;
10265
10266 if (!encoder)
10267 continue;
10268
10269 WARN_ON(!encoder->new_crtc);
10270
10271 switch (encoder->type) {
10272 unsigned int port_mask;
10273 case INTEL_OUTPUT_UNKNOWN:
10274 if (WARN_ON(!HAS_DDI(dev)))
10275 break;
10276 case INTEL_OUTPUT_DISPLAYPORT:
10277 case INTEL_OUTPUT_HDMI:
10278 case INTEL_OUTPUT_EDP:
10279 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
10280
10281 /* the same port mustn't appear more than once */
10282 if (used_ports & port_mask)
10283 return false;
10284
10285 used_ports |= port_mask;
10286 default:
10287 break;
10288 }
10289 }
10290
10291 return true;
10292}
10293
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010294static struct intel_crtc_state *
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010295intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010296 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010297 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010298{
10299 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010300 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010301 struct intel_crtc_state *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010302 int plane_bpp, ret = -EINVAL;
10303 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010304
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010305 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010306 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10307 return ERR_PTR(-EINVAL);
10308 }
10309
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010310 if (!check_digital_port_conflicts(dev)) {
10311 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
10312 return ERR_PTR(-EINVAL);
10313 }
10314
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010315 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10316 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010317 return ERR_PTR(-ENOMEM);
10318
Matt Roper07878242015-02-25 11:43:26 -080010319 pipe_config->base.crtc = crtc;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010320 drm_mode_copy(&pipe_config->base.adjusted_mode, mode);
10321 drm_mode_copy(&pipe_config->base.mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010322
Daniel Vettere143a212013-07-04 12:01:15 +020010323 pipe_config->cpu_transcoder =
10324 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010325 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010326
Imre Deak2960bc92013-07-30 13:36:32 +030010327 /*
10328 * Sanitize sync polarity flags based on requested ones. If neither
10329 * positive or negative polarity is requested, treat this as meaning
10330 * negative polarity.
10331 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010332 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010333 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010334 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010335
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010336 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010337 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010338 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010339
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010340 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10341 * plane pixel format and any sink constraints into account. Returns the
10342 * source plane bpp so that dithering can be selected on mismatches
10343 * after encoders and crtc also have had their say. */
10344 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10345 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010346 if (plane_bpp < 0)
10347 goto fail;
10348
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010349 /*
10350 * Determine the real pipe dimensions. Note that stereo modes can
10351 * increase the actual pipe size due to the frame doubling and
10352 * insertion of additional space for blanks between the frame. This
10353 * is stored in the crtc timings. We use the requested mode to do this
10354 * computation to clearly distinguish it from the adjusted mode, which
10355 * can be changed by the connectors in the below retry loop.
10356 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010357 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010358 &pipe_config->pipe_src_w,
10359 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010360
Daniel Vettere29c22c2013-02-21 00:00:16 +010010361encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010362 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010363 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010364 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010365
Daniel Vetter135c81b2013-07-21 21:37:09 +020010366 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010367 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10368 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010369
Daniel Vetter7758a112012-07-08 19:40:39 +020010370 /* Pass our mode to the connectors and the CRTC to give them a chance to
10371 * adjust it according to limitations or connector properties, and also
10372 * a chance to reject the mode entirely.
10373 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010374 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010375
10376 if (&encoder->new_crtc->base != crtc)
10377 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010378
Daniel Vetterefea6e82013-07-21 21:36:59 +020010379 if (!(encoder->compute_config(encoder, pipe_config))) {
10380 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010381 goto fail;
10382 }
10383 }
10384
Daniel Vetterff9a6752013-06-01 17:16:21 +020010385 /* Set default port clock if not overwritten by the encoder. Needs to be
10386 * done afterwards in case the encoder adjusts the mode. */
10387 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010388 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010010389 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010390
Daniel Vettera43f6e02013-06-07 23:10:32 +020010391 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010392 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010393 DRM_DEBUG_KMS("CRTC fixup failed\n");
10394 goto fail;
10395 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010396
10397 if (ret == RETRY) {
10398 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10399 ret = -EINVAL;
10400 goto fail;
10401 }
10402
10403 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10404 retry = false;
10405 goto encoder_retry;
10406 }
10407
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010408 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10409 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10410 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10411
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010412 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010413fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010414 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010415 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010416}
10417
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010418/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10419 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10420static void
10421intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10422 unsigned *prepare_pipes, unsigned *disable_pipes)
10423{
10424 struct intel_crtc *intel_crtc;
10425 struct drm_device *dev = crtc->dev;
10426 struct intel_encoder *encoder;
10427 struct intel_connector *connector;
10428 struct drm_crtc *tmp_crtc;
10429
10430 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10431
10432 /* Check which crtcs have changed outputs connected to them, these need
10433 * to be part of the prepare_pipes mask. We don't (yet) support global
10434 * modeset across multiple crtcs, so modeset_pipes will only have one
10435 * bit set at most. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010436 for_each_intel_connector(dev, connector) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010437 if (connector->base.encoder == &connector->new_encoder->base)
10438 continue;
10439
10440 if (connector->base.encoder) {
10441 tmp_crtc = connector->base.encoder->crtc;
10442
10443 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10444 }
10445
10446 if (connector->new_encoder)
10447 *prepare_pipes |=
10448 1 << connector->new_encoder->new_crtc->pipe;
10449 }
10450
Damien Lespiaub2784e12014-08-05 11:29:37 +010010451 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010452 if (encoder->base.crtc == &encoder->new_crtc->base)
10453 continue;
10454
10455 if (encoder->base.crtc) {
10456 tmp_crtc = encoder->base.crtc;
10457
10458 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10459 }
10460
10461 if (encoder->new_crtc)
10462 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10463 }
10464
Ville Syrjälä76688512014-01-10 11:28:06 +020010465 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010466 for_each_intel_crtc(dev, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010467 if (intel_crtc->base.state->enable == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010468 continue;
10469
Ville Syrjälä76688512014-01-10 11:28:06 +020010470 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010471 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010472 else
10473 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010474 }
10475
10476
10477 /* set_mode is also used to update properties on life display pipes. */
10478 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010479 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010480 *prepare_pipes |= 1 << intel_crtc->pipe;
10481
Daniel Vetterb6c51642013-04-12 18:48:43 +020010482 /*
10483 * For simplicity do a full modeset on any pipe where the output routing
10484 * changed. We could be more clever, but that would require us to be
10485 * more careful with calling the relevant encoder->mode_set functions.
10486 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010487 if (*prepare_pipes)
10488 *modeset_pipes = *prepare_pipes;
10489
10490 /* ... and mask these out. */
10491 *modeset_pipes &= ~(*disable_pipes);
10492 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010493
10494 /*
10495 * HACK: We don't (yet) fully support global modesets. intel_set_config
10496 * obies this rule, but the modeset restore mode of
10497 * intel_modeset_setup_hw_state does not.
10498 */
10499 *modeset_pipes &= 1 << intel_crtc->pipe;
10500 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010501
10502 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10503 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010504}
10505
Daniel Vetterea9d7582012-07-10 10:42:52 +020010506static bool intel_crtc_in_use(struct drm_crtc *crtc)
10507{
10508 struct drm_encoder *encoder;
10509 struct drm_device *dev = crtc->dev;
10510
10511 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10512 if (encoder->crtc == crtc)
10513 return true;
10514
10515 return false;
10516}
10517
10518static void
10519intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10520{
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010521 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020010522 struct intel_encoder *intel_encoder;
10523 struct intel_crtc *intel_crtc;
10524 struct drm_connector *connector;
10525
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010526 intel_shared_dpll_commit(dev_priv);
10527
Damien Lespiaub2784e12014-08-05 11:29:37 +010010528 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010529 if (!intel_encoder->base.crtc)
10530 continue;
10531
10532 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10533
10534 if (prepare_pipes & (1 << intel_crtc->pipe))
10535 intel_encoder->connectors_active = false;
10536 }
10537
10538 intel_modeset_commit_output_state(dev);
10539
Ville Syrjälä76688512014-01-10 11:28:06 +020010540 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010541 for_each_intel_crtc(dev, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010542 WARN_ON(intel_crtc->base.state->enable != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010543 WARN_ON(intel_crtc->new_config &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010544 intel_crtc->new_config != intel_crtc->config);
Matt Roper83d65732015-02-25 13:12:16 -080010545 WARN_ON(intel_crtc->base.state->enable != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010546 }
10547
10548 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10549 if (!connector->encoder || !connector->encoder->crtc)
10550 continue;
10551
10552 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10553
10554 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010555 struct drm_property *dpms_property =
10556 dev->mode_config.dpms_property;
10557
Daniel Vetterea9d7582012-07-10 10:42:52 +020010558 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010559 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010560 dpms_property,
10561 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010562
10563 intel_encoder = to_intel_encoder(connector->encoder);
10564 intel_encoder->connectors_active = true;
10565 }
10566 }
10567
10568}
10569
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010570static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010571{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010572 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010573
10574 if (clock1 == clock2)
10575 return true;
10576
10577 if (!clock1 || !clock2)
10578 return false;
10579
10580 diff = abs(clock1 - clock2);
10581
10582 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10583 return true;
10584
10585 return false;
10586}
10587
Daniel Vetter25c5b262012-07-08 22:08:04 +020010588#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10589 list_for_each_entry((intel_crtc), \
10590 &(dev)->mode_config.crtc_list, \
10591 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010592 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010593
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010594static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010595intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010596 struct intel_crtc_state *current_config,
10597 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010598{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010599#define PIPE_CONF_CHECK_X(name) \
10600 if (current_config->name != pipe_config->name) { \
10601 DRM_ERROR("mismatch in " #name " " \
10602 "(expected 0x%08x, found 0x%08x)\n", \
10603 current_config->name, \
10604 pipe_config->name); \
10605 return false; \
10606 }
10607
Daniel Vetter08a24032013-04-19 11:25:34 +020010608#define PIPE_CONF_CHECK_I(name) \
10609 if (current_config->name != pipe_config->name) { \
10610 DRM_ERROR("mismatch in " #name " " \
10611 "(expected %i, found %i)\n", \
10612 current_config->name, \
10613 pipe_config->name); \
10614 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010615 }
10616
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010617/* This is required for BDW+ where there is only one set of registers for
10618 * switching between high and low RR.
10619 * This macro can be used whenever a comparison has to be made between one
10620 * hw state and multiple sw state variables.
10621 */
10622#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10623 if ((current_config->name != pipe_config->name) && \
10624 (current_config->alt_name != pipe_config->name)) { \
10625 DRM_ERROR("mismatch in " #name " " \
10626 "(expected %i or %i, found %i)\n", \
10627 current_config->name, \
10628 current_config->alt_name, \
10629 pipe_config->name); \
10630 return false; \
10631 }
10632
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010633#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10634 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010635 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010636 "(expected %i, found %i)\n", \
10637 current_config->name & (mask), \
10638 pipe_config->name & (mask)); \
10639 return false; \
10640 }
10641
Ville Syrjälä5e550652013-09-06 23:29:07 +030010642#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10643 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10644 DRM_ERROR("mismatch in " #name " " \
10645 "(expected %i, found %i)\n", \
10646 current_config->name, \
10647 pipe_config->name); \
10648 return false; \
10649 }
10650
Daniel Vetterbb760062013-06-06 14:55:52 +020010651#define PIPE_CONF_QUIRK(quirk) \
10652 ((current_config->quirks | pipe_config->quirks) & (quirk))
10653
Daniel Vettereccb1402013-05-22 00:50:22 +020010654 PIPE_CONF_CHECK_I(cpu_transcoder);
10655
Daniel Vetter08a24032013-04-19 11:25:34 +020010656 PIPE_CONF_CHECK_I(has_pch_encoder);
10657 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010658 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10659 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10660 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10661 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10662 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010663
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010664 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010665
10666 if (INTEL_INFO(dev)->gen < 8) {
10667 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10668 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10669 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10670 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10671 PIPE_CONF_CHECK_I(dp_m_n.tu);
10672
10673 if (current_config->has_drrs) {
10674 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10675 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10676 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10677 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10678 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10679 }
10680 } else {
10681 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10682 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10683 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10684 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10685 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10686 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010687
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010688 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
10689 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
10690 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
10691 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
10692 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
10693 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010694
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010695 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
10696 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
10697 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
10698 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
10699 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
10700 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010701
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010702 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010703 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010704 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10705 IS_VALLEYVIEW(dev))
10706 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080010707 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010708
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010709 PIPE_CONF_CHECK_I(has_audio);
10710
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010711 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010712 DRM_MODE_FLAG_INTERLACE);
10713
Daniel Vetterbb760062013-06-06 14:55:52 +020010714 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010715 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010716 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010717 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010718 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010719 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010720 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010721 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010722 DRM_MODE_FLAG_NVSYNC);
10723 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010724
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010725 PIPE_CONF_CHECK_I(pipe_src_w);
10726 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010727
Daniel Vetter99535992014-04-13 12:00:33 +020010728 /*
10729 * FIXME: BIOS likes to set up a cloned config with lvds+external
10730 * screen. Since we don't yet re-compute the pipe config when moving
10731 * just the lvds port away to another pipe the sw tracking won't match.
10732 *
10733 * Proper atomic modesets with recomputed global state will fix this.
10734 * Until then just don't check gmch state for inherited modes.
10735 */
10736 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10737 PIPE_CONF_CHECK_I(gmch_pfit.control);
10738 /* pfit ratios are autocomputed by the hw on gen4+ */
10739 if (INTEL_INFO(dev)->gen < 4)
10740 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10741 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10742 }
10743
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010744 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10745 if (current_config->pch_pfit.enabled) {
10746 PIPE_CONF_CHECK_I(pch_pfit.pos);
10747 PIPE_CONF_CHECK_I(pch_pfit.size);
10748 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010749
Jesse Barnese59150d2014-01-07 13:30:45 -080010750 /* BDW+ don't expose a synchronous way to read the state */
10751 if (IS_HASWELL(dev))
10752 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010753
Ville Syrjälä282740f2013-09-04 18:30:03 +030010754 PIPE_CONF_CHECK_I(double_wide);
10755
Daniel Vetter26804af2014-06-25 22:01:55 +030010756 PIPE_CONF_CHECK_X(ddi_pll_sel);
10757
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010758 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010759 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010760 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010761 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10762 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010763 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000010764 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
10765 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
10766 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010767
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010768 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10769 PIPE_CONF_CHECK_I(pipe_bpp);
10770
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010771 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010772 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010773
Daniel Vetter66e985c2013-06-05 13:34:20 +020010774#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010775#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010776#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010777#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010778#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010779#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010780
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010781 return true;
10782}
10783
Damien Lespiau08db6652014-11-04 17:06:52 +000010784static void check_wm_state(struct drm_device *dev)
10785{
10786 struct drm_i915_private *dev_priv = dev->dev_private;
10787 struct skl_ddb_allocation hw_ddb, *sw_ddb;
10788 struct intel_crtc *intel_crtc;
10789 int plane;
10790
10791 if (INTEL_INFO(dev)->gen < 9)
10792 return;
10793
10794 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
10795 sw_ddb = &dev_priv->wm.skl_hw.ddb;
10796
10797 for_each_intel_crtc(dev, intel_crtc) {
10798 struct skl_ddb_entry *hw_entry, *sw_entry;
10799 const enum pipe pipe = intel_crtc->pipe;
10800
10801 if (!intel_crtc->active)
10802 continue;
10803
10804 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000010805 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000010806 hw_entry = &hw_ddb.plane[pipe][plane];
10807 sw_entry = &sw_ddb->plane[pipe][plane];
10808
10809 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10810 continue;
10811
10812 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
10813 "(expected (%u,%u), found (%u,%u))\n",
10814 pipe_name(pipe), plane + 1,
10815 sw_entry->start, sw_entry->end,
10816 hw_entry->start, hw_entry->end);
10817 }
10818
10819 /* cursor */
10820 hw_entry = &hw_ddb.cursor[pipe];
10821 sw_entry = &sw_ddb->cursor[pipe];
10822
10823 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10824 continue;
10825
10826 DRM_ERROR("mismatch in DDB state pipe %c cursor "
10827 "(expected (%u,%u), found (%u,%u))\n",
10828 pipe_name(pipe),
10829 sw_entry->start, sw_entry->end,
10830 hw_entry->start, hw_entry->end);
10831 }
10832}
10833
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010834static void
10835check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010836{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010837 struct intel_connector *connector;
10838
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010839 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010840 /* This also checks the encoder/connector hw state with the
10841 * ->get_hw_state callbacks. */
10842 intel_connector_check_state(connector);
10843
Rob Clarke2c719b2014-12-15 13:56:32 -050010844 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010845 "connector's staged encoder doesn't match current encoder\n");
10846 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010847}
10848
10849static void
10850check_encoder_state(struct drm_device *dev)
10851{
10852 struct intel_encoder *encoder;
10853 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010854
Damien Lespiaub2784e12014-08-05 11:29:37 +010010855 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010856 bool enabled = false;
10857 bool active = false;
10858 enum pipe pipe, tracked_pipe;
10859
10860 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10861 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030010862 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010863
Rob Clarke2c719b2014-12-15 13:56:32 -050010864 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010865 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010866 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010867 "encoder's active_connectors set, but no crtc\n");
10868
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010869 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010870 if (connector->base.encoder != &encoder->base)
10871 continue;
10872 enabled = true;
10873 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10874 active = true;
10875 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010876 /*
10877 * for MST connectors if we unplug the connector is gone
10878 * away but the encoder is still connected to a crtc
10879 * until a modeset happens in response to the hotplug.
10880 */
10881 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10882 continue;
10883
Rob Clarke2c719b2014-12-15 13:56:32 -050010884 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010885 "encoder's enabled state mismatch "
10886 "(expected %i, found %i)\n",
10887 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050010888 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010889 "active encoder with no crtc\n");
10890
Rob Clarke2c719b2014-12-15 13:56:32 -050010891 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010892 "encoder's computed active state doesn't match tracked active state "
10893 "(expected %i, found %i)\n", active, encoder->connectors_active);
10894
10895 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050010896 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010897 "encoder's hw state doesn't match sw tracking "
10898 "(expected %i, found %i)\n",
10899 encoder->connectors_active, active);
10900
10901 if (!encoder->base.crtc)
10902 continue;
10903
10904 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050010905 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010906 "active encoder's pipe doesn't match"
10907 "(expected %i, found %i)\n",
10908 tracked_pipe, pipe);
10909
10910 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010911}
10912
10913static void
10914check_crtc_state(struct drm_device *dev)
10915{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010916 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010917 struct intel_crtc *crtc;
10918 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010919 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010920
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010921 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010922 bool enabled = false;
10923 bool active = false;
10924
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010925 memset(&pipe_config, 0, sizeof(pipe_config));
10926
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010927 DRM_DEBUG_KMS("[CRTC:%d]\n",
10928 crtc->base.base.id);
10929
Matt Roper83d65732015-02-25 13:12:16 -080010930 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010931 "active crtc, but not enabled in sw tracking\n");
10932
Damien Lespiaub2784e12014-08-05 11:29:37 +010010933 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010934 if (encoder->base.crtc != &crtc->base)
10935 continue;
10936 enabled = true;
10937 if (encoder->connectors_active)
10938 active = true;
10939 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010940
Rob Clarke2c719b2014-12-15 13:56:32 -050010941 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010942 "crtc's computed active state doesn't match tracked active state "
10943 "(expected %i, found %i)\n", active, crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080010944 I915_STATE_WARN(enabled != crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010945 "crtc's computed enabled state doesn't match tracked enabled state "
Matt Roper83d65732015-02-25 13:12:16 -080010946 "(expected %i, found %i)\n", enabled,
10947 crtc->base.state->enable);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010948
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010949 active = dev_priv->display.get_pipe_config(crtc,
10950 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010951
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030010952 /* hw state is inconsistent with the pipe quirk */
10953 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10954 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020010955 active = crtc->active;
10956
Damien Lespiaub2784e12014-08-05 11:29:37 +010010957 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010958 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010959 if (encoder->base.crtc != &crtc->base)
10960 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010961 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010962 encoder->get_config(encoder, &pipe_config);
10963 }
10964
Rob Clarke2c719b2014-12-15 13:56:32 -050010965 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010966 "crtc active state doesn't match with hw state "
10967 "(expected %i, found %i)\n", crtc->active, active);
10968
Daniel Vetterc0b03412013-05-28 12:05:54 +020010969 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010970 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050010971 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020010972 intel_dump_pipe_config(crtc, &pipe_config,
10973 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010974 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010975 "[sw state]");
10976 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010977 }
10978}
10979
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010980static void
10981check_shared_dpll_state(struct drm_device *dev)
10982{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010983 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010984 struct intel_crtc *crtc;
10985 struct intel_dpll_hw_state dpll_hw_state;
10986 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010987
10988 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10989 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10990 int enabled_crtcs = 0, active_crtcs = 0;
10991 bool active;
10992
10993 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10994
10995 DRM_DEBUG_KMS("%s\n", pll->name);
10996
10997 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10998
Rob Clarke2c719b2014-12-15 13:56:32 -050010999 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020011000 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011001 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050011002 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020011003 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050011004 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020011005 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050011006 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020011007 "pll on state mismatch (expected %i, found %i)\n",
11008 pll->on, active);
11009
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011010 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011011 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020011012 enabled_crtcs++;
11013 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11014 active_crtcs++;
11015 }
Rob Clarke2c719b2014-12-15 13:56:32 -050011016 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020011017 "pll active crtcs mismatch (expected %i, found %i)\n",
11018 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050011019 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020011020 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011021 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011022
Rob Clarke2c719b2014-12-15 13:56:32 -050011023 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020011024 sizeof(dpll_hw_state)),
11025 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020011026 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011027}
11028
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011029void
11030intel_modeset_check_state(struct drm_device *dev)
11031{
Damien Lespiau08db6652014-11-04 17:06:52 +000011032 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011033 check_connector_state(dev);
11034 check_encoder_state(dev);
11035 check_crtc_state(dev);
11036 check_shared_dpll_state(dev);
11037}
11038
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011039void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030011040 int dotclock)
11041{
11042 /*
11043 * FDI already provided one idea for the dotclock.
11044 * Yell if the encoder disagrees.
11045 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011046 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030011047 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011048 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030011049}
11050
Ville Syrjälä80715b22014-05-15 20:23:23 +030011051static void update_scanline_offset(struct intel_crtc *crtc)
11052{
11053 struct drm_device *dev = crtc->base.dev;
11054
11055 /*
11056 * The scanline counter increments at the leading edge of hsync.
11057 *
11058 * On most platforms it starts counting from vtotal-1 on the
11059 * first active line. That means the scanline counter value is
11060 * always one less than what we would expect. Ie. just after
11061 * start of vblank, which also occurs at start of hsync (on the
11062 * last active line), the scanline counter will read vblank_start-1.
11063 *
11064 * On gen2 the scanline counter starts counting from 1 instead
11065 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11066 * to keep the value positive), instead of adding one.
11067 *
11068 * On HSW+ the behaviour of the scanline counter depends on the output
11069 * type. For DP ports it behaves like most other platforms, but on HDMI
11070 * there's an extra 1 line difference. So we need to add two instead of
11071 * one to the value.
11072 */
11073 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011074 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030011075 int vtotal;
11076
11077 vtotal = mode->crtc_vtotal;
11078 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
11079 vtotal /= 2;
11080
11081 crtc->scanline_offset = vtotal - 1;
11082 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030011083 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030011084 crtc->scanline_offset = 2;
11085 } else
11086 crtc->scanline_offset = 1;
11087}
11088
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011089static struct intel_crtc_state *
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011090intel_modeset_compute_config(struct drm_crtc *crtc,
11091 struct drm_display_mode *mode,
11092 struct drm_framebuffer *fb,
11093 unsigned *modeset_pipes,
11094 unsigned *prepare_pipes,
11095 unsigned *disable_pipes)
11096{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011097 struct intel_crtc_state *pipe_config = NULL;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011098
11099 intel_modeset_affected_pipes(crtc, modeset_pipes,
11100 prepare_pipes, disable_pipes);
11101
11102 if ((*modeset_pipes) == 0)
11103 goto out;
11104
11105 /*
11106 * Note this needs changes when we start tracking multiple modes
11107 * and crtcs. At that point we'll need to compute the whole config
11108 * (i.e. one pipe_config for each crtc) rather than just the one
11109 * for this crtc.
11110 */
11111 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
11112 if (IS_ERR(pipe_config)) {
11113 goto out;
11114 }
11115 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
11116 "[modeset]");
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011117
11118out:
11119 return pipe_config;
11120}
11121
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011122static int __intel_set_mode_setup_plls(struct drm_device *dev,
11123 unsigned modeset_pipes,
11124 unsigned disable_pipes)
11125{
11126 struct drm_i915_private *dev_priv = to_i915(dev);
11127 unsigned clear_pipes = modeset_pipes | disable_pipes;
11128 struct intel_crtc *intel_crtc;
11129 int ret = 0;
11130
11131 if (!dev_priv->display.crtc_compute_clock)
11132 return 0;
11133
11134 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
11135 if (ret)
11136 goto done;
11137
11138 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
11139 struct intel_crtc_state *state = intel_crtc->new_config;
11140 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11141 state);
11142 if (ret) {
11143 intel_shared_dpll_abort_config(dev_priv);
11144 goto done;
11145 }
11146 }
11147
11148done:
11149 return ret;
11150}
11151
Daniel Vetterf30da182013-04-11 20:22:50 +020011152static int __intel_set_mode(struct drm_crtc *crtc,
11153 struct drm_display_mode *mode,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011154 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011155 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011156 unsigned modeset_pipes,
11157 unsigned prepare_pipes,
11158 unsigned disable_pipes)
Daniel Vettera6778b32012-07-02 09:56:42 +020011159{
11160 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030011161 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011162 struct drm_display_mode *saved_mode;
Daniel Vetter25c5b262012-07-08 22:08:04 +020011163 struct intel_crtc *intel_crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011164 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020011165
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011166 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011167 if (!saved_mode)
11168 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020011169
Tim Gardner3ac18232012-12-07 07:54:26 -070011170 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011171
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011172 if (modeset_pipes)
11173 to_intel_crtc(crtc)->new_config = pipe_config;
11174
Jesse Barnes30a970c2013-11-04 13:48:12 -080011175 /*
11176 * See if the config requires any additional preparation, e.g.
11177 * to adjust global state with pipes off. We need to do this
11178 * here so we can get the modeset_pipe updated config for the new
11179 * mode set on this crtc. For other crtcs we need to use the
11180 * adjusted_mode bits in the crtc directly.
11181 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020011182 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020011183 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080011184
Ville Syrjäläc164f832013-11-05 22:34:12 +020011185 /* may have added more to prepare_pipes than we should */
11186 prepare_pipes &= ~disable_pipes;
11187 }
11188
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011189 ret = __intel_set_mode_setup_plls(dev, modeset_pipes, disable_pipes);
11190 if (ret)
11191 goto done;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +020011192
Daniel Vetter460da9162013-03-27 00:44:51 +010011193 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
11194 intel_crtc_disable(&intel_crtc->base);
11195
Daniel Vetterea9d7582012-07-10 10:42:52 +020011196 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011197 if (intel_crtc->base.state->enable)
Daniel Vetterea9d7582012-07-10 10:42:52 +020011198 dev_priv->display.crtc_disable(&intel_crtc->base);
11199 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011200
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011201 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
11202 * to set it here already despite that we pass it down the callchain.
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011203 *
11204 * Note we'll need to fix this up when we start tracking multiple
11205 * pipes; here we assume a single modeset_pipe and only track the
11206 * single crtc and mode.
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011207 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011208 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020011209 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011210 /* mode_set/enable/disable functions rely on a correct pipe
11211 * config. */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020011212 intel_crtc_set_state(to_intel_crtc(crtc), pipe_config);
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020011213
11214 /*
11215 * Calculate and store various constants which
11216 * are later needed by vblank and swap-completion
11217 * timestamping. They are derived from true hwmode.
11218 */
11219 drm_calc_timestamping_constants(crtc,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011220 &pipe_config->base.adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011221 }
Daniel Vetter7758a112012-07-08 19:40:39 +020011222
Daniel Vetterea9d7582012-07-10 10:42:52 +020011223 /* Only after disabling all output pipelines that will be changed can we
11224 * update the the output configuration. */
11225 intel_modeset_update_state(dev, prepare_pipes);
11226
Ville Syrjälä50f6e502014-11-06 14:49:12 +020011227 modeset_update_crtc_power_domains(dev);
Daniel Vetter47fab732012-10-26 10:58:18 +020011228
Daniel Vettera6778b32012-07-02 09:56:42 +020011229 /* Set up the DPLL and any encoders state that needs to adjust or depend
11230 * on the DPLL.
11231 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020011232 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Gustavo Padovan455a6802014-12-01 15:40:11 -080011233 struct drm_plane *primary = intel_crtc->base.primary;
11234 int vdisplay, hdisplay;
Daniel Vetter4c107942014-04-24 23:55:05 +020011235
Gustavo Padovan455a6802014-12-01 15:40:11 -080011236 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11237 ret = primary->funcs->update_plane(primary, &intel_crtc->base,
11238 fb, 0, 0,
11239 hdisplay, vdisplay,
11240 x << 16, y << 16,
11241 hdisplay << 16, vdisplay << 16);
Daniel Vettera6778b32012-07-02 09:56:42 +020011242 }
11243
11244 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030011245 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11246 update_scanline_offset(intel_crtc);
11247
Daniel Vetter25c5b262012-07-08 22:08:04 +020011248 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011249 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011250
Daniel Vettera6778b32012-07-02 09:56:42 +020011251 /* FIXME: add subpixel order */
11252done:
Matt Roper83d65732015-02-25 13:12:16 -080011253 if (ret && crtc->state->enable)
Tim Gardner3ac18232012-12-07 07:54:26 -070011254 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011255
Tim Gardner3ac18232012-12-07 07:54:26 -070011256 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020011257 return ret;
11258}
11259
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011260static int intel_set_mode_pipes(struct drm_crtc *crtc,
11261 struct drm_display_mode *mode,
11262 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011263 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011264 unsigned modeset_pipes,
11265 unsigned prepare_pipes,
11266 unsigned disable_pipes)
11267{
11268 int ret;
11269
11270 ret = __intel_set_mode(crtc, mode, x, y, fb, pipe_config, modeset_pipes,
11271 prepare_pipes, disable_pipes);
11272
11273 if (ret == 0)
11274 intel_modeset_check_state(crtc->dev);
11275
11276 return ret;
11277}
11278
Damien Lespiaue7457a92013-08-08 22:28:59 +010011279static int intel_set_mode(struct drm_crtc *crtc,
11280 struct drm_display_mode *mode,
11281 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020011282{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011283 struct intel_crtc_state *pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011284 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetterf30da182013-04-11 20:22:50 +020011285
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011286 pipe_config = intel_modeset_compute_config(crtc, mode, fb,
11287 &modeset_pipes,
11288 &prepare_pipes,
11289 &disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011290
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011291 if (IS_ERR(pipe_config))
11292 return PTR_ERR(pipe_config);
Daniel Vetterf30da182013-04-11 20:22:50 +020011293
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011294 return intel_set_mode_pipes(crtc, mode, x, y, fb, pipe_config,
11295 modeset_pipes, prepare_pipes,
11296 disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011297}
11298
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011299void intel_crtc_restore_mode(struct drm_crtc *crtc)
11300{
Matt Roperf4510a22014-04-01 15:22:40 -070011301 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011302}
11303
Daniel Vetter25c5b262012-07-08 22:08:04 +020011304#undef for_each_intel_crtc_masked
11305
Daniel Vetterd9e55602012-07-04 22:16:09 +020011306static void intel_set_config_free(struct intel_set_config *config)
11307{
11308 if (!config)
11309 return;
11310
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011311 kfree(config->save_connector_encoders);
11312 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011313 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011314 kfree(config);
11315}
11316
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011317static int intel_set_config_save_state(struct drm_device *dev,
11318 struct intel_set_config *config)
11319{
Ville Syrjälä76688512014-01-10 11:28:06 +020011320 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011321 struct drm_encoder *encoder;
11322 struct drm_connector *connector;
11323 int count;
11324
Ville Syrjälä76688512014-01-10 11:28:06 +020011325 config->save_crtc_enabled =
11326 kcalloc(dev->mode_config.num_crtc,
11327 sizeof(bool), GFP_KERNEL);
11328 if (!config->save_crtc_enabled)
11329 return -ENOMEM;
11330
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011331 config->save_encoder_crtcs =
11332 kcalloc(dev->mode_config.num_encoder,
11333 sizeof(struct drm_crtc *), GFP_KERNEL);
11334 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011335 return -ENOMEM;
11336
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011337 config->save_connector_encoders =
11338 kcalloc(dev->mode_config.num_connector,
11339 sizeof(struct drm_encoder *), GFP_KERNEL);
11340 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011341 return -ENOMEM;
11342
11343 /* Copy data. Note that driver private data is not affected.
11344 * Should anything bad happen only the expected state is
11345 * restored, not the drivers personal bookkeeping.
11346 */
11347 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011348 for_each_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011349 config->save_crtc_enabled[count++] = crtc->state->enable;
Ville Syrjälä76688512014-01-10 11:28:06 +020011350 }
11351
11352 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011353 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011354 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011355 }
11356
11357 count = 0;
11358 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011359 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011360 }
11361
11362 return 0;
11363}
11364
11365static void intel_set_config_restore_state(struct drm_device *dev,
11366 struct intel_set_config *config)
11367{
Ville Syrjälä76688512014-01-10 11:28:06 +020011368 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011369 struct intel_encoder *encoder;
11370 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011371 int count;
11372
11373 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011374 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011375 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011376
11377 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011378 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011379 else
11380 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011381 }
11382
11383 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011384 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011385 encoder->new_crtc =
11386 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011387 }
11388
11389 count = 0;
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011390 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011391 connector->new_encoder =
11392 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011393 }
11394}
11395
Imre Deake3de42b2013-05-03 19:44:07 +020011396static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011397is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011398{
11399 int i;
11400
Chris Wilson2e57f472013-07-17 12:14:40 +010011401 if (set->num_connectors == 0)
11402 return false;
11403
11404 if (WARN_ON(set->connectors == NULL))
11405 return false;
11406
11407 for (i = 0; i < set->num_connectors; i++)
11408 if (set->connectors[i]->encoder &&
11409 set->connectors[i]->encoder->crtc == set->crtc &&
11410 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011411 return true;
11412
11413 return false;
11414}
11415
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011416static void
11417intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11418 struct intel_set_config *config)
11419{
11420
11421 /* We should be able to check here if the fb has the same properties
11422 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011423 if (is_crtc_connector_off(set)) {
11424 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011425 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011426 /*
11427 * If we have no fb, we can only flip as long as the crtc is
11428 * active, otherwise we need a full mode set. The crtc may
11429 * be active if we've only disabled the primary plane, or
11430 * in fastboot situations.
11431 */
Matt Roperf4510a22014-04-01 15:22:40 -070011432 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011433 struct intel_crtc *intel_crtc =
11434 to_intel_crtc(set->crtc);
11435
Matt Roper3b150f02014-05-29 08:06:53 -070011436 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011437 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11438 config->fb_changed = true;
11439 } else {
11440 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11441 config->mode_changed = true;
11442 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011443 } else if (set->fb == NULL) {
11444 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011445 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011446 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011447 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011448 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011449 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011450 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011451 }
11452
Daniel Vetter835c5872012-07-10 18:11:08 +020011453 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011454 config->fb_changed = true;
11455
11456 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11457 DRM_DEBUG_KMS("modes are different, full mode set\n");
11458 drm_mode_debug_printmodeline(&set->crtc->mode);
11459 drm_mode_debug_printmodeline(set->mode);
11460 config->mode_changed = true;
11461 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011462
11463 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11464 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011465}
11466
Daniel Vetter2e431052012-07-04 22:42:15 +020011467static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011468intel_modeset_stage_output_state(struct drm_device *dev,
11469 struct drm_mode_set *set,
11470 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011471{
Daniel Vetter9a935852012-07-05 22:34:27 +020011472 struct intel_connector *connector;
11473 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011474 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011475 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011476
Damien Lespiau9abdda72013-02-13 13:29:23 +000011477 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011478 * of connectors. For paranoia, double-check this. */
11479 WARN_ON(!set->fb && (set->num_connectors != 0));
11480 WARN_ON(set->fb && (set->num_connectors == 0));
11481
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011482 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011483 /* Otherwise traverse passed in connector list and get encoders
11484 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011485 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011486 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011487 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011488 break;
11489 }
11490 }
11491
Daniel Vetter9a935852012-07-05 22:34:27 +020011492 /* If we disable the crtc, disable all its connectors. Also, if
11493 * the connector is on the changing crtc but not on the new
11494 * connector list, disable it. */
11495 if ((!set->fb || ro == set->num_connectors) &&
11496 connector->base.encoder &&
11497 connector->base.encoder->crtc == set->crtc) {
11498 connector->new_encoder = NULL;
11499
11500 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11501 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011502 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011503 }
11504
11505
11506 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011507 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011508 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011509 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011510 }
11511 /* connector->new_encoder is now updated for all connectors. */
11512
11513 /* Update crtc of enabled connectors. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011514 for_each_intel_connector(dev, connector) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011515 struct drm_crtc *new_crtc;
11516
Daniel Vetter9a935852012-07-05 22:34:27 +020011517 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011518 continue;
11519
Daniel Vetter9a935852012-07-05 22:34:27 +020011520 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011521
11522 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011523 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011524 new_crtc = set->crtc;
11525 }
11526
11527 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011528 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11529 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011530 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011531 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011532 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011533
11534 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11535 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011536 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011537 new_crtc->base.id);
11538 }
11539
11540 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011541 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011542 int num_connectors = 0;
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011543 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011544 if (connector->new_encoder == encoder) {
11545 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011546 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011547 }
11548 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011549
11550 if (num_connectors == 0)
11551 encoder->new_crtc = NULL;
11552 else if (num_connectors > 1)
11553 return -EINVAL;
11554
Daniel Vetter9a935852012-07-05 22:34:27 +020011555 /* Only now check for crtc changes so we don't miss encoders
11556 * that will be disabled. */
11557 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011558 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011559 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011560 }
11561 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011562 /* Now we've also updated encoder->new_crtc for all encoders. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011563 for_each_intel_connector(dev, connector) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011564 if (connector->new_encoder)
11565 if (connector->new_encoder != connector->encoder)
11566 connector->encoder = connector->new_encoder;
11567 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011568 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011569 crtc->new_enabled = false;
11570
Damien Lespiaub2784e12014-08-05 11:29:37 +010011571 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011572 if (encoder->new_crtc == crtc) {
11573 crtc->new_enabled = true;
11574 break;
11575 }
11576 }
11577
Matt Roper83d65732015-02-25 13:12:16 -080011578 if (crtc->new_enabled != crtc->base.state->enable) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011579 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11580 crtc->new_enabled ? "en" : "dis");
11581 config->mode_changed = true;
11582 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011583
11584 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011585 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011586 else
11587 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011588 }
11589
Daniel Vetter2e431052012-07-04 22:42:15 +020011590 return 0;
11591}
11592
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011593static void disable_crtc_nofb(struct intel_crtc *crtc)
11594{
11595 struct drm_device *dev = crtc->base.dev;
11596 struct intel_encoder *encoder;
11597 struct intel_connector *connector;
11598
11599 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11600 pipe_name(crtc->pipe));
11601
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011602 for_each_intel_connector(dev, connector) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011603 if (connector->new_encoder &&
11604 connector->new_encoder->new_crtc == crtc)
11605 connector->new_encoder = NULL;
11606 }
11607
Damien Lespiaub2784e12014-08-05 11:29:37 +010011608 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011609 if (encoder->new_crtc == crtc)
11610 encoder->new_crtc = NULL;
11611 }
11612
11613 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011614 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011615}
11616
Daniel Vetter2e431052012-07-04 22:42:15 +020011617static int intel_crtc_set_config(struct drm_mode_set *set)
11618{
11619 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011620 struct drm_mode_set save_set;
11621 struct intel_set_config *config;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011622 struct intel_crtc_state *pipe_config;
Jesse Barnes50f52752014-11-07 13:11:00 -080011623 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetter2e431052012-07-04 22:42:15 +020011624 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011625
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011626 BUG_ON(!set);
11627 BUG_ON(!set->crtc);
11628 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011629
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011630 /* Enforce sane interface api - has been abused by the fb helper. */
11631 BUG_ON(!set->mode && set->fb);
11632 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011633
Daniel Vetter2e431052012-07-04 22:42:15 +020011634 if (set->fb) {
11635 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11636 set->crtc->base.id, set->fb->base.id,
11637 (int)set->num_connectors, set->x, set->y);
11638 } else {
11639 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011640 }
11641
11642 dev = set->crtc->dev;
11643
11644 ret = -ENOMEM;
11645 config = kzalloc(sizeof(*config), GFP_KERNEL);
11646 if (!config)
11647 goto out_config;
11648
11649 ret = intel_set_config_save_state(dev, config);
11650 if (ret)
11651 goto out_config;
11652
11653 save_set.crtc = set->crtc;
11654 save_set.mode = &set->crtc->mode;
11655 save_set.x = set->crtc->x;
11656 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011657 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011658
11659 /* Compute whether we need a full modeset, only an fb base update or no
11660 * change at all. In the future we might also check whether only the
11661 * mode changed, e.g. for LVDS where we only change the panel fitter in
11662 * such cases. */
11663 intel_set_config_compute_mode_changes(set, config);
11664
Daniel Vetter9a935852012-07-05 22:34:27 +020011665 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011666 if (ret)
11667 goto fail;
11668
Jesse Barnes50f52752014-11-07 13:11:00 -080011669 pipe_config = intel_modeset_compute_config(set->crtc, set->mode,
11670 set->fb,
11671 &modeset_pipes,
11672 &prepare_pipes,
11673 &disable_pipes);
Jesse Barnes20664592014-11-05 14:26:09 -080011674 if (IS_ERR(pipe_config)) {
Matt Roper6ac04832014-11-17 09:59:28 -080011675 ret = PTR_ERR(pipe_config);
Jesse Barnes50f52752014-11-07 13:11:00 -080011676 goto fail;
Jesse Barnes20664592014-11-05 14:26:09 -080011677 } else if (pipe_config) {
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011678 if (pipe_config->has_audio !=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011679 to_intel_crtc(set->crtc)->config->has_audio)
Jesse Barnes20664592014-11-05 14:26:09 -080011680 config->mode_changed = true;
11681
Jesse Barnesaf15d2c2014-12-01 09:54:28 -080011682 /*
11683 * Note we have an issue here with infoframes: current code
11684 * only updates them on the full mode set path per hw
11685 * requirements. So here we should be checking for any
11686 * required changes and forcing a mode set.
11687 */
Jesse Barnes20664592014-11-05 14:26:09 -080011688 }
Jesse Barnes50f52752014-11-07 13:11:00 -080011689
11690 /* set_mode will free it in the mode_changed case */
11691 if (!config->mode_changed)
11692 kfree(pipe_config);
11693
Jesse Barnes1f9954d2014-11-05 14:26:10 -080011694 intel_update_pipe_size(to_intel_crtc(set->crtc));
11695
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011696 if (config->mode_changed) {
Jesse Barnes50f52752014-11-07 13:11:00 -080011697 ret = intel_set_mode_pipes(set->crtc, set->mode,
11698 set->x, set->y, set->fb, pipe_config,
11699 modeset_pipes, prepare_pipes,
11700 disable_pipes);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011701 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011702 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011703 struct drm_plane *primary = set->crtc->primary;
11704 int vdisplay, hdisplay;
Matt Roper3b150f02014-05-29 08:06:53 -070011705
Gustavo Padovan455a6802014-12-01 15:40:11 -080011706 drm_crtc_get_hv_timing(set->mode, &hdisplay, &vdisplay);
11707 ret = primary->funcs->update_plane(primary, set->crtc, set->fb,
11708 0, 0, hdisplay, vdisplay,
11709 set->x << 16, set->y << 16,
11710 hdisplay << 16, vdisplay << 16);
Matt Roper3b150f02014-05-29 08:06:53 -070011711
11712 /*
11713 * We need to make sure the primary plane is re-enabled if it
11714 * has previously been turned off.
11715 */
11716 if (!intel_crtc->primary_enabled && ret == 0) {
11717 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011718 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011719 }
11720
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011721 /*
11722 * In the fastboot case this may be our only check of the
11723 * state after boot. It would be better to only do it on
11724 * the first update, but we don't have a nice way of doing that
11725 * (and really, set_config isn't used much for high freq page
11726 * flipping, so increasing its cost here shouldn't be a big
11727 * deal).
11728 */
Jani Nikulad330a952014-01-21 11:24:25 +020011729 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011730 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011731 }
11732
Chris Wilson2d05eae2013-05-03 17:36:25 +010011733 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011734 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11735 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011736fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011737 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011738
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011739 /*
11740 * HACK: if the pipe was on, but we didn't have a framebuffer,
11741 * force the pipe off to avoid oopsing in the modeset code
11742 * due to fb==NULL. This should only happen during boot since
11743 * we don't yet reconstruct the FB from the hardware state.
11744 */
11745 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11746 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11747
Chris Wilson2d05eae2013-05-03 17:36:25 +010011748 /* Try to restore the config */
11749 if (config->mode_changed &&
11750 intel_set_mode(save_set.crtc, save_set.mode,
11751 save_set.x, save_set.y, save_set.fb))
11752 DRM_ERROR("failed to restore config after modeset failure\n");
11753 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011754
Daniel Vetterd9e55602012-07-04 22:16:09 +020011755out_config:
11756 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011757 return ret;
11758}
11759
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011760static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011761 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011762 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011763 .destroy = intel_crtc_destroy,
11764 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080011765 .atomic_duplicate_state = intel_crtc_duplicate_state,
11766 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011767};
11768
Daniel Vetter53589012013-06-05 13:34:16 +020011769static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11770 struct intel_shared_dpll *pll,
11771 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011772{
Daniel Vetter53589012013-06-05 13:34:16 +020011773 uint32_t val;
11774
Daniel Vetterf458ebb2014-09-30 10:56:39 +020011775 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011776 return false;
11777
Daniel Vetter53589012013-06-05 13:34:16 +020011778 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011779 hw_state->dpll = val;
11780 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11781 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011782
11783 return val & DPLL_VCO_ENABLE;
11784}
11785
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011786static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11787 struct intel_shared_dpll *pll)
11788{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011789 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11790 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011791}
11792
Daniel Vettere7b903d2013-06-05 13:34:14 +020011793static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11794 struct intel_shared_dpll *pll)
11795{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011796 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011797 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011798
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011799 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011800
11801 /* Wait for the clocks to stabilize. */
11802 POSTING_READ(PCH_DPLL(pll->id));
11803 udelay(150);
11804
11805 /* The pixel multiplier can only be updated once the
11806 * DPLL is enabled and the clocks are stable.
11807 *
11808 * So write it again.
11809 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011810 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011811 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011812 udelay(200);
11813}
11814
11815static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11816 struct intel_shared_dpll *pll)
11817{
11818 struct drm_device *dev = dev_priv->dev;
11819 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011820
11821 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011822 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011823 if (intel_crtc_to_shared_dpll(crtc) == pll)
11824 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11825 }
11826
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011827 I915_WRITE(PCH_DPLL(pll->id), 0);
11828 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011829 udelay(200);
11830}
11831
Daniel Vetter46edb022013-06-05 13:34:12 +020011832static char *ibx_pch_dpll_names[] = {
11833 "PCH DPLL A",
11834 "PCH DPLL B",
11835};
11836
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011837static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011838{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011839 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011840 int i;
11841
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011842 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011843
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011844 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011845 dev_priv->shared_dplls[i].id = i;
11846 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011847 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011848 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11849 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011850 dev_priv->shared_dplls[i].get_hw_state =
11851 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011852 }
11853}
11854
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011855static void intel_shared_dpll_init(struct drm_device *dev)
11856{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011857 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011858
Daniel Vetter9cd86932014-06-25 22:01:57 +030011859 if (HAS_DDI(dev))
11860 intel_ddi_pll_init(dev);
11861 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011862 ibx_pch_dpll_init(dev);
11863 else
11864 dev_priv->num_shared_dpll = 0;
11865
11866 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011867}
11868
Matt Roper6beb8c232014-12-01 15:40:14 -080011869/**
11870 * intel_prepare_plane_fb - Prepare fb for usage on plane
11871 * @plane: drm plane to prepare for
11872 * @fb: framebuffer to prepare for presentation
11873 *
11874 * Prepares a framebuffer for usage on a display plane. Generally this
11875 * involves pinning the underlying object and updating the frontbuffer tracking
11876 * bits. Some older platforms need special physical address handling for
11877 * cursor planes.
11878 *
11879 * Returns 0 on success, negative error code on failure.
11880 */
11881int
11882intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000011883 struct drm_framebuffer *fb,
11884 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070011885{
11886 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080011887 struct intel_plane *intel_plane = to_intel_plane(plane);
11888 enum pipe pipe = intel_plane->pipe;
11889 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11890 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
11891 unsigned frontbuffer_bits = 0;
11892 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070011893
Matt Roperea2c67b2014-12-23 10:41:52 -080011894 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070011895 return 0;
11896
Matt Roper6beb8c232014-12-01 15:40:14 -080011897 switch (plane->type) {
11898 case DRM_PLANE_TYPE_PRIMARY:
11899 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
11900 break;
11901 case DRM_PLANE_TYPE_CURSOR:
11902 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
11903 break;
11904 case DRM_PLANE_TYPE_OVERLAY:
11905 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
11906 break;
11907 }
Matt Roper465c1202014-05-29 08:06:54 -070011908
Matt Roper4c345742014-07-09 16:22:10 -070011909 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011910
Matt Roper6beb8c232014-12-01 15:40:14 -080011911 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
11912 INTEL_INFO(dev)->cursor_needs_physical) {
11913 int align = IS_I830(dev) ? 16 * 1024 : 256;
11914 ret = i915_gem_object_attach_phys(obj, align);
11915 if (ret)
11916 DRM_DEBUG_KMS("failed to attach phys object\n");
11917 } else {
11918 ret = intel_pin_and_fence_fb_obj(plane, fb, NULL);
11919 }
11920
11921 if (ret == 0)
11922 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
11923
11924 mutex_unlock(&dev->struct_mutex);
11925
11926 return ret;
11927}
11928
Matt Roper38f3ce32014-12-02 07:45:25 -080011929/**
11930 * intel_cleanup_plane_fb - Cleans up an fb after plane use
11931 * @plane: drm plane to clean up for
11932 * @fb: old framebuffer that was on plane
11933 *
11934 * Cleans up a framebuffer that has just been removed from a plane.
11935 */
11936void
11937intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000011938 struct drm_framebuffer *fb,
11939 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080011940{
11941 struct drm_device *dev = plane->dev;
11942 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11943
11944 if (WARN_ON(!obj))
11945 return;
11946
11947 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
11948 !INTEL_INFO(dev)->cursor_needs_physical) {
11949 mutex_lock(&dev->struct_mutex);
11950 intel_unpin_fb_obj(obj);
11951 mutex_unlock(&dev->struct_mutex);
11952 }
Matt Roper465c1202014-05-29 08:06:54 -070011953}
11954
11955static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011956intel_check_primary_plane(struct drm_plane *plane,
11957 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070011958{
Matt Roper32b7eee2014-12-24 07:59:06 -080011959 struct drm_device *dev = plane->dev;
11960 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2b875c22014-12-01 15:40:13 -080011961 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080011962 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080011963 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011964 struct drm_rect *dest = &state->dst;
11965 struct drm_rect *src = &state->src;
11966 const struct drm_rect *clip = &state->clip;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011967 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011968
Matt Roperea2c67b2014-12-23 10:41:52 -080011969 crtc = crtc ? crtc : plane->crtc;
11970 intel_crtc = to_intel_crtc(crtc);
11971
Matt Roperc59cb172014-12-01 15:40:16 -080011972 ret = drm_plane_helper_check_update(plane, crtc, fb,
11973 src, dest, clip,
11974 DRM_PLANE_HELPER_NO_SCALING,
11975 DRM_PLANE_HELPER_NO_SCALING,
11976 false, true, &state->visible);
11977 if (ret)
11978 return ret;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011979
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011980 if (intel_crtc->active) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011981 intel_crtc->atomic.wait_for_flips = true;
11982
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011983 /*
11984 * FBC does not work on some platforms for rotated
11985 * planes, so disable it when rotation is not 0 and
11986 * update it when rotation is set back to 0.
11987 *
11988 * FIXME: This is redundant with the fbc update done in
11989 * the primary plane enable function except that that
11990 * one is done too late. We eventually need to unify
11991 * this.
11992 */
11993 if (intel_crtc->primary_enabled &&
11994 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
Paulo Zanonie35fef22015-02-09 14:46:29 -020011995 dev_priv->fbc.crtc == intel_crtc &&
Matt Roper8e7d6882015-01-21 16:35:41 -080011996 state->base.rotation != BIT(DRM_ROTATE_0)) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011997 intel_crtc->atomic.disable_fbc = true;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011998 }
11999
12000 if (state->visible) {
Matt Roper32b7eee2014-12-24 07:59:06 -080012001 /*
12002 * BDW signals flip done immediately if the plane
12003 * is disabled, even if the plane enable is already
12004 * armed to occur at the next vblank :(
12005 */
12006 if (IS_BROADWELL(dev) && !intel_crtc->primary_enabled)
12007 intel_crtc->atomic.wait_vblank = true;
12008 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012009
Matt Roper32b7eee2014-12-24 07:59:06 -080012010 intel_crtc->atomic.fb_bits |=
12011 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
12012
12013 intel_crtc->atomic.update_fbc = true;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +000012014
12015 /* Update watermarks on tiling changes. */
12016 if (!plane->state->fb || !state->base.fb ||
12017 plane->state->fb->modifier[0] !=
12018 state->base.fb->modifier[0])
12019 intel_crtc->atomic.update_wm = true;
Matt Roperc59cb172014-12-01 15:40:16 -080012020 }
12021
12022 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070012023}
12024
Sonika Jindal48404c12014-08-22 14:06:04 +053012025static void
12026intel_commit_primary_plane(struct drm_plane *plane,
12027 struct intel_plane_state *state)
12028{
Matt Roper2b875c22014-12-01 15:40:13 -080012029 struct drm_crtc *crtc = state->base.crtc;
12030 struct drm_framebuffer *fb = state->base.fb;
12031 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053012032 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080012033 struct intel_crtc *intel_crtc;
Sonika Jindal48404c12014-08-22 14:06:04 +053012034 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Sonika Jindalce54d852014-08-21 11:44:39 +053012035 struct intel_plane *intel_plane = to_intel_plane(plane);
12036 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080012037
Matt Roperea2c67b2014-12-23 10:41:52 -080012038 crtc = crtc ? crtc : plane->crtc;
12039 intel_crtc = to_intel_crtc(crtc);
12040
Matt Ropercf4c7c12014-12-04 10:27:42 -080012041 plane->fb = fb;
Sonika Jindalce54d852014-08-21 11:44:39 +053012042 crtc->x = src->x1 >> 16;
Matt Roper465c1202014-05-29 08:06:54 -070012043 crtc->y = src->y1 >> 16;
12044
Sonika Jindalce54d852014-08-21 11:44:39 +053012045 intel_plane->obj = obj;
Matt Roper465c1202014-05-29 08:06:54 -070012046
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012047 if (intel_crtc->active) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012048 if (state->visible) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012049 /* FIXME: kill this fastboot hack */
12050 intel_update_pipe_size(intel_crtc);
12051
12052 intel_crtc->primary_enabled = true;
12053
12054 dev_priv->display.update_primary_plane(crtc, plane->fb,
12055 crtc->x, crtc->y);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012056 } else {
12057 /*
12058 * If clipping results in a non-visible primary plane,
12059 * we'll disable the primary plane. Note that this is
12060 * a bit different than what happens if userspace
12061 * explicitly disables the plane by passing fb=0
12062 * because plane->fb still gets set and pinned.
12063 */
12064 intel_disable_primary_hw_plane(plane, crtc);
12065 }
Matt Roper32b7eee2014-12-24 07:59:06 -080012066 }
12067}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012068
Matt Roper32b7eee2014-12-24 07:59:06 -080012069static void intel_begin_crtc_commit(struct drm_crtc *crtc)
12070{
12071 struct drm_device *dev = crtc->dev;
12072 struct drm_i915_private *dev_priv = dev->dev_private;
12073 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080012074 struct intel_plane *intel_plane;
12075 struct drm_plane *p;
12076 unsigned fb_bits = 0;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012077
Matt Roperea2c67b2014-12-23 10:41:52 -080012078 /* Track fb's for any planes being disabled */
12079 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
12080 intel_plane = to_intel_plane(p);
12081
12082 if (intel_crtc->atomic.disabled_planes &
12083 (1 << drm_plane_index(p))) {
12084 switch (p->type) {
12085 case DRM_PLANE_TYPE_PRIMARY:
12086 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
12087 break;
12088 case DRM_PLANE_TYPE_CURSOR:
12089 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
12090 break;
12091 case DRM_PLANE_TYPE_OVERLAY:
12092 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
12093 break;
12094 }
12095
12096 mutex_lock(&dev->struct_mutex);
12097 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
12098 mutex_unlock(&dev->struct_mutex);
12099 }
12100 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012101
Matt Roper32b7eee2014-12-24 07:59:06 -080012102 if (intel_crtc->atomic.wait_for_flips)
12103 intel_crtc_wait_for_pending_flips(crtc);
12104
12105 if (intel_crtc->atomic.disable_fbc)
12106 intel_fbc_disable(dev);
12107
12108 if (intel_crtc->atomic.pre_disable_primary)
12109 intel_pre_disable_primary(crtc);
12110
12111 if (intel_crtc->atomic.update_wm)
12112 intel_update_watermarks(crtc);
12113
12114 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080012115
12116 /* Perform vblank evasion around commit operation */
12117 if (intel_crtc->active)
12118 intel_crtc->atomic.evade =
12119 intel_pipe_update_start(intel_crtc,
12120 &intel_crtc->atomic.start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -080012121}
12122
12123static void intel_finish_crtc_commit(struct drm_crtc *crtc)
12124{
12125 struct drm_device *dev = crtc->dev;
12126 struct drm_i915_private *dev_priv = dev->dev_private;
12127 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12128 struct drm_plane *p;
12129
Matt Roperc34c9ee2014-12-23 10:41:50 -080012130 if (intel_crtc->atomic.evade)
12131 intel_pipe_update_end(intel_crtc,
12132 intel_crtc->atomic.start_vbl_count);
12133
Matt Roper32b7eee2014-12-24 07:59:06 -080012134 intel_runtime_pm_put(dev_priv);
12135
12136 if (intel_crtc->atomic.wait_vblank)
12137 intel_wait_for_vblank(dev, intel_crtc->pipe);
12138
12139 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
12140
12141 if (intel_crtc->atomic.update_fbc) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012142 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020012143 intel_fbc_update(dev);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012144 mutex_unlock(&dev->struct_mutex);
12145 }
Matt Roper465c1202014-05-29 08:06:54 -070012146
Matt Roper32b7eee2014-12-24 07:59:06 -080012147 if (intel_crtc->atomic.post_enable_primary)
12148 intel_post_enable_primary(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012149
Matt Roper32b7eee2014-12-24 07:59:06 -080012150 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
12151 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
12152 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
12153 false, false);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012154
Matt Roper32b7eee2014-12-24 07:59:06 -080012155 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012156}
12157
Matt Ropercf4c7c12014-12-04 10:27:42 -080012158/**
Matt Roper4a3b8762014-12-23 10:41:51 -080012159 * intel_plane_destroy - destroy a plane
12160 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080012161 *
Matt Roper4a3b8762014-12-23 10:41:51 -080012162 * Common destruction function for all types of planes (primary, cursor,
12163 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080012164 */
Matt Roper4a3b8762014-12-23 10:41:51 -080012165void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070012166{
12167 struct intel_plane *intel_plane = to_intel_plane(plane);
12168 drm_plane_cleanup(plane);
12169 kfree(intel_plane);
12170}
12171
Matt Roper65a3fea2015-01-21 16:35:42 -080012172const struct drm_plane_funcs intel_plane_funcs = {
Daniel Vetterff42e092015-03-02 16:35:20 +010012173 .update_plane = drm_plane_helper_update,
12174 .disable_plane = drm_plane_helper_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070012175 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080012176 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080012177 .atomic_get_property = intel_plane_atomic_get_property,
12178 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080012179 .atomic_duplicate_state = intel_plane_duplicate_state,
12180 .atomic_destroy_state = intel_plane_destroy_state,
12181
Matt Roper465c1202014-05-29 08:06:54 -070012182};
12183
12184static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
12185 int pipe)
12186{
12187 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080012188 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070012189 const uint32_t *intel_primary_formats;
12190 int num_formats;
12191
12192 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
12193 if (primary == NULL)
12194 return NULL;
12195
Matt Roper8e7d6882015-01-21 16:35:41 -080012196 state = intel_create_plane_state(&primary->base);
12197 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012198 kfree(primary);
12199 return NULL;
12200 }
Matt Roper8e7d6882015-01-21 16:35:41 -080012201 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080012202
Matt Roper465c1202014-05-29 08:06:54 -070012203 primary->can_scale = false;
12204 primary->max_downscale = 1;
12205 primary->pipe = pipe;
12206 primary->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080012207 primary->check_plane = intel_check_primary_plane;
12208 primary->commit_plane = intel_commit_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070012209 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
12210 primary->plane = !pipe;
12211
12212 if (INTEL_INFO(dev)->gen <= 3) {
12213 intel_primary_formats = intel_primary_formats_gen2;
12214 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
12215 } else {
12216 intel_primary_formats = intel_primary_formats_gen4;
12217 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
12218 }
12219
12220 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080012221 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070012222 intel_primary_formats, num_formats,
12223 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053012224
12225 if (INTEL_INFO(dev)->gen >= 4) {
12226 if (!dev->mode_config.rotation_property)
12227 dev->mode_config.rotation_property =
12228 drm_mode_create_rotation_property(dev,
12229 BIT(DRM_ROTATE_0) |
12230 BIT(DRM_ROTATE_180));
12231 if (dev->mode_config.rotation_property)
12232 drm_object_attach_property(&primary->base.base,
12233 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080012234 state->base.rotation);
Sonika Jindal48404c12014-08-22 14:06:04 +053012235 }
12236
Matt Roperea2c67b2014-12-23 10:41:52 -080012237 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
12238
Matt Roper465c1202014-05-29 08:06:54 -070012239 return &primary->base;
12240}
12241
Matt Roper3d7d6512014-06-10 08:28:13 -070012242static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030012243intel_check_cursor_plane(struct drm_plane *plane,
12244 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070012245{
Matt Roper2b875c22014-12-01 15:40:13 -080012246 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012247 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080012248 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012249 struct drm_rect *dest = &state->dst;
12250 struct drm_rect *src = &state->src;
12251 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012252 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Matt Roperea2c67b2014-12-23 10:41:52 -080012253 struct intel_crtc *intel_crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012254 unsigned stride;
12255 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012256
Matt Roperea2c67b2014-12-23 10:41:52 -080012257 crtc = crtc ? crtc : plane->crtc;
12258 intel_crtc = to_intel_crtc(crtc);
12259
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012260 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030012261 src, dest, clip,
12262 DRM_PLANE_HELPER_NO_SCALING,
12263 DRM_PLANE_HELPER_NO_SCALING,
12264 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012265 if (ret)
12266 return ret;
12267
12268
12269 /* if we want to turn off the cursor ignore width and height */
12270 if (!obj)
Matt Roper32b7eee2014-12-24 07:59:06 -080012271 goto finish;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012272
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012273 /* Check for which cursor types we support */
Matt Roperea2c67b2014-12-23 10:41:52 -080012274 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
12275 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
12276 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012277 return -EINVAL;
12278 }
12279
Matt Roperea2c67b2014-12-23 10:41:52 -080012280 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
12281 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012282 DRM_DEBUG_KMS("buffer is too small\n");
12283 return -ENOMEM;
12284 }
12285
Ville Syrjälä3a656b52015-03-09 21:08:37 +020012286 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012287 DRM_DEBUG_KMS("cursor cannot be tiled\n");
12288 ret = -EINVAL;
12289 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012290
Matt Roper32b7eee2014-12-24 07:59:06 -080012291finish:
12292 if (intel_crtc->active) {
Matt Roper3dd512f2015-02-27 10:12:00 -080012293 if (intel_crtc->base.cursor->state->crtc_w != state->base.crtc_w)
Matt Roper32b7eee2014-12-24 07:59:06 -080012294 intel_crtc->atomic.update_wm = true;
12295
12296 intel_crtc->atomic.fb_bits |=
12297 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
12298 }
12299
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012300 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012301}
12302
Matt Roperf4a2cf22014-12-01 15:40:12 -080012303static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030012304intel_commit_cursor_plane(struct drm_plane *plane,
12305 struct intel_plane_state *state)
12306{
Matt Roper2b875c22014-12-01 15:40:13 -080012307 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012308 struct drm_device *dev = plane->dev;
12309 struct intel_crtc *intel_crtc;
Sonika Jindala919db92014-10-23 07:41:33 -070012310 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -080012311 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080012312 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070012313
Matt Roperea2c67b2014-12-23 10:41:52 -080012314 crtc = crtc ? crtc : plane->crtc;
12315 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070012316
Matt Roperea2c67b2014-12-23 10:41:52 -080012317 plane->fb = state->base.fb;
12318 crtc->cursor_x = state->base.crtc_x;
12319 crtc->cursor_y = state->base.crtc_y;
12320
Sonika Jindala919db92014-10-23 07:41:33 -070012321 intel_plane->obj = obj;
12322
Gustavo Padovana912f122014-12-01 15:40:10 -080012323 if (intel_crtc->cursor_bo == obj)
12324 goto update;
12325
Matt Roperf4a2cf22014-12-01 15:40:12 -080012326 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080012327 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080012328 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080012329 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080012330 else
Gustavo Padovana912f122014-12-01 15:40:10 -080012331 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080012332
Gustavo Padovana912f122014-12-01 15:40:10 -080012333 intel_crtc->cursor_addr = addr;
12334 intel_crtc->cursor_bo = obj;
12335update:
Gustavo Padovana912f122014-12-01 15:40:10 -080012336
Matt Roper32b7eee2014-12-24 07:59:06 -080012337 if (intel_crtc->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030012338 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070012339}
Gustavo Padovan852e7872014-09-05 17:22:31 -030012340
Matt Roper3d7d6512014-06-10 08:28:13 -070012341static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12342 int pipe)
12343{
12344 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080012345 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070012346
12347 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12348 if (cursor == NULL)
12349 return NULL;
12350
Matt Roper8e7d6882015-01-21 16:35:41 -080012351 state = intel_create_plane_state(&cursor->base);
12352 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012353 kfree(cursor);
12354 return NULL;
12355 }
Matt Roper8e7d6882015-01-21 16:35:41 -080012356 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080012357
Matt Roper3d7d6512014-06-10 08:28:13 -070012358 cursor->can_scale = false;
12359 cursor->max_downscale = 1;
12360 cursor->pipe = pipe;
12361 cursor->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080012362 cursor->check_plane = intel_check_cursor_plane;
12363 cursor->commit_plane = intel_commit_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070012364
12365 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080012366 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070012367 intel_cursor_formats,
12368 ARRAY_SIZE(intel_cursor_formats),
12369 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012370
12371 if (INTEL_INFO(dev)->gen >= 4) {
12372 if (!dev->mode_config.rotation_property)
12373 dev->mode_config.rotation_property =
12374 drm_mode_create_rotation_property(dev,
12375 BIT(DRM_ROTATE_0) |
12376 BIT(DRM_ROTATE_180));
12377 if (dev->mode_config.rotation_property)
12378 drm_object_attach_property(&cursor->base.base,
12379 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080012380 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012381 }
12382
Matt Roperea2c67b2014-12-23 10:41:52 -080012383 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
12384
Matt Roper3d7d6512014-06-10 08:28:13 -070012385 return &cursor->base;
12386}
12387
Hannes Ederb358d0a2008-12-18 21:18:47 +010012388static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080012389{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012390 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080012391 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012392 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070012393 struct drm_plane *primary = NULL;
12394 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070012395 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080012396
Daniel Vetter955382f2013-09-19 14:05:45 +020012397 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080012398 if (intel_crtc == NULL)
12399 return;
12400
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012401 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
12402 if (!crtc_state)
12403 goto fail;
12404 intel_crtc_set_state(intel_crtc, crtc_state);
Matt Roper07878242015-02-25 11:43:26 -080012405 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012406
Matt Roper465c1202014-05-29 08:06:54 -070012407 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012408 if (!primary)
12409 goto fail;
12410
12411 cursor = intel_cursor_plane_create(dev, pipe);
12412 if (!cursor)
12413 goto fail;
12414
Matt Roper465c1202014-05-29 08:06:54 -070012415 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070012416 cursor, &intel_crtc_funcs);
12417 if (ret)
12418 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080012419
12420 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080012421 for (i = 0; i < 256; i++) {
12422 intel_crtc->lut_r[i] = i;
12423 intel_crtc->lut_g[i] = i;
12424 intel_crtc->lut_b[i] = i;
12425 }
12426
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012427 /*
12428 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020012429 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012430 */
Jesse Barnes80824002009-09-10 15:28:06 -070012431 intel_crtc->pipe = pipe;
12432 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010012433 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080012434 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010012435 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070012436 }
12437
Chris Wilson4b0e3332014-05-30 16:35:26 +030012438 intel_crtc->cursor_base = ~0;
12439 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030012440 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030012441
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080012442 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12443 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12444 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12445 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12446
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020012447 INIT_WORK(&intel_crtc->mmio_flip.work, intel_mmio_flip_work_func);
12448
Jesse Barnes79e53942008-11-07 14:24:08 -080012449 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020012450
12451 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012452 return;
12453
12454fail:
12455 if (primary)
12456 drm_plane_cleanup(primary);
12457 if (cursor)
12458 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012459 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070012460 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080012461}
12462
Jesse Barnes752aa882013-10-31 18:55:49 +020012463enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12464{
12465 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012466 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020012467
Rob Clark51fd3712013-11-19 12:10:12 -050012468 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020012469
Ville Syrjäläd3babd32014-11-07 11:16:01 +020012470 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020012471 return INVALID_PIPE;
12472
12473 return to_intel_crtc(encoder->crtc)->pipe;
12474}
12475
Carl Worth08d7b3d2009-04-29 14:43:54 -070012476int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000012477 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070012478{
Carl Worth08d7b3d2009-04-29 14:43:54 -070012479 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040012480 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020012481 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012482
Rob Clark7707e652014-07-17 23:30:04 -040012483 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070012484
Rob Clark7707e652014-07-17 23:30:04 -040012485 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012486 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012487 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012488 }
12489
Rob Clark7707e652014-07-17 23:30:04 -040012490 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012491 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012492
Daniel Vetterc05422d2009-08-11 16:05:30 +020012493 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012494}
12495
Daniel Vetter66a92782012-07-12 20:08:18 +020012496static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012497{
Daniel Vetter66a92782012-07-12 20:08:18 +020012498 struct drm_device *dev = encoder->base.dev;
12499 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012500 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012501 int entry = 0;
12502
Damien Lespiaub2784e12014-08-05 11:29:37 +010012503 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012504 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012505 index_mask |= (1 << entry);
12506
Jesse Barnes79e53942008-11-07 14:24:08 -080012507 entry++;
12508 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012509
Jesse Barnes79e53942008-11-07 14:24:08 -080012510 return index_mask;
12511}
12512
Chris Wilson4d302442010-12-14 19:21:29 +000012513static bool has_edp_a(struct drm_device *dev)
12514{
12515 struct drm_i915_private *dev_priv = dev->dev_private;
12516
12517 if (!IS_MOBILE(dev))
12518 return false;
12519
12520 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12521 return false;
12522
Damien Lespiaue3589902014-02-07 19:12:50 +000012523 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012524 return false;
12525
12526 return true;
12527}
12528
Jesse Barnes84b4e042014-06-25 08:24:29 -070012529static bool intel_crt_present(struct drm_device *dev)
12530{
12531 struct drm_i915_private *dev_priv = dev->dev_private;
12532
Damien Lespiau884497e2013-12-03 13:56:23 +000012533 if (INTEL_INFO(dev)->gen >= 9)
12534 return false;
12535
Damien Lespiaucf404ce2014-10-01 20:04:15 +010012536 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070012537 return false;
12538
12539 if (IS_CHERRYVIEW(dev))
12540 return false;
12541
12542 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12543 return false;
12544
12545 return true;
12546}
12547
Jesse Barnes79e53942008-11-07 14:24:08 -080012548static void intel_setup_outputs(struct drm_device *dev)
12549{
Eric Anholt725e30a2009-01-22 13:01:02 -080012550 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012551 struct intel_encoder *encoder;
Matt Roperc6f95f22015-01-22 16:50:32 -080012552 struct drm_connector *connector;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012553 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012554
Daniel Vetterc9093352013-06-06 22:22:47 +020012555 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012556
Jesse Barnes84b4e042014-06-25 08:24:29 -070012557 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012558 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012559
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012560 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012561 int found;
12562
12563 /* Haswell uses DDI functions to detect digital outputs */
12564 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12565 /* DDI A only supports eDP */
12566 if (found)
12567 intel_ddi_init(dev, PORT_A);
12568
12569 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12570 * register */
12571 found = I915_READ(SFUSE_STRAP);
12572
12573 if (found & SFUSE_STRAP_DDIB_DETECTED)
12574 intel_ddi_init(dev, PORT_B);
12575 if (found & SFUSE_STRAP_DDIC_DETECTED)
12576 intel_ddi_init(dev, PORT_C);
12577 if (found & SFUSE_STRAP_DDID_DETECTED)
12578 intel_ddi_init(dev, PORT_D);
12579 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012580 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012581 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012582
12583 if (has_edp_a(dev))
12584 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012585
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012586 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012587 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012588 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012589 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012590 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012591 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012592 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012593 }
12594
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012595 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012596 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012597
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012598 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012599 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012600
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012601 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012602 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012603
Daniel Vetter270b3042012-10-27 15:52:05 +020012604 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012605 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012606 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012607 /*
12608 * The DP_DETECTED bit is the latched state of the DDC
12609 * SDA pin at boot. However since eDP doesn't require DDC
12610 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12611 * eDP ports may have been muxed to an alternate function.
12612 * Thus we can't rely on the DP_DETECTED bit alone to detect
12613 * eDP ports. Consult the VBT as well as DP_DETECTED to
12614 * detect eDP ports.
12615 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012616 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
12617 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012618 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12619 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012620 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12621 intel_dp_is_edp(dev, PORT_B))
12622 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012623
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012624 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
12625 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012626 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12627 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012628 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12629 intel_dp_is_edp(dev, PORT_C))
12630 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053012631
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012632 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012633 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012634 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12635 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012636 /* eDP not supported on port D, so don't check VBT */
12637 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12638 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012639 }
12640
Jani Nikula3cfca972013-08-27 15:12:26 +030012641 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012642 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012643 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012644
Paulo Zanonie2debe92013-02-18 19:00:27 -030012645 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012646 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012647 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012648 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12649 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012650 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012651 }
Ma Ling27185ae2009-08-24 13:50:23 +080012652
Imre Deake7281ea2013-05-08 13:14:08 +030012653 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012654 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012655 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012656
12657 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012658
Paulo Zanonie2debe92013-02-18 19:00:27 -030012659 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012660 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012661 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012662 }
Ma Ling27185ae2009-08-24 13:50:23 +080012663
Paulo Zanonie2debe92013-02-18 19:00:27 -030012664 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012665
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012666 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12667 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012668 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012669 }
Imre Deake7281ea2013-05-08 13:14:08 +030012670 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012671 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012672 }
Ma Ling27185ae2009-08-24 13:50:23 +080012673
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012674 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012675 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012676 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012677 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012678 intel_dvo_init(dev);
12679
Zhenyu Wang103a1962009-11-27 11:44:36 +080012680 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012681 intel_tv_init(dev);
12682
Matt Roperc6f95f22015-01-22 16:50:32 -080012683 /*
12684 * FIXME: We don't have full atomic support yet, but we want to be
12685 * able to enable/test plane updates via the atomic interface in the
12686 * meantime. However as soon as we flip DRIVER_ATOMIC on, the DRM core
12687 * will take some atomic codepaths to lookup properties during
12688 * drmModeGetConnector() that unconditionally dereference
12689 * connector->state.
12690 *
12691 * We create a dummy connector state here for each connector to ensure
12692 * the DRM core doesn't try to dereference a NULL connector->state.
12693 * The actual connector properties will never be updated or contain
12694 * useful information, but since we're doing this specifically for
12695 * testing/debug of the plane operations (and only when a specific
12696 * kernel module option is given), that shouldn't really matter.
12697 *
12698 * Once atomic support for crtc's + connectors lands, this loop should
12699 * be removed since we'll be setting up real connector state, which
12700 * will contain Intel-specific properties.
12701 */
12702 if (drm_core_check_feature(dev, DRIVER_ATOMIC)) {
12703 list_for_each_entry(connector,
12704 &dev->mode_config.connector_list,
12705 head) {
12706 if (!WARN_ON(connector->state)) {
12707 connector->state =
12708 kzalloc(sizeof(*connector->state),
12709 GFP_KERNEL);
12710 }
12711 }
12712 }
12713
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080012714 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012715
Damien Lespiaub2784e12014-08-05 11:29:37 +010012716 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012717 encoder->base.possible_crtcs = encoder->crtc_mask;
12718 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012719 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012720 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012721
Paulo Zanonidde86e22012-12-01 12:04:25 -020012722 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012723
12724 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012725}
12726
12727static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12728{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012729 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012730 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012731
Daniel Vetteref2d6332014-02-10 18:00:38 +010012732 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012733 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012734 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012735 drm_gem_object_unreference(&intel_fb->obj->base);
12736 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012737 kfree(intel_fb);
12738}
12739
12740static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012741 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012742 unsigned int *handle)
12743{
12744 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012745 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012746
Chris Wilson05394f32010-11-08 19:18:58 +000012747 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012748}
12749
12750static const struct drm_framebuffer_funcs intel_fb_funcs = {
12751 .destroy = intel_user_framebuffer_destroy,
12752 .create_handle = intel_user_framebuffer_create_handle,
12753};
12754
Damien Lespiaub3218032015-02-27 11:15:18 +000012755static
12756u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
12757 uint32_t pixel_format)
12758{
12759 u32 gen = INTEL_INFO(dev)->gen;
12760
12761 if (gen >= 9) {
12762 /* "The stride in bytes must not exceed the of the size of 8K
12763 * pixels and 32K bytes."
12764 */
12765 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
12766 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
12767 return 32*1024;
12768 } else if (gen >= 4) {
12769 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
12770 return 16*1024;
12771 else
12772 return 32*1024;
12773 } else if (gen >= 3) {
12774 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
12775 return 8*1024;
12776 else
12777 return 16*1024;
12778 } else {
12779 /* XXX DSPC is limited to 4k tiled */
12780 return 8*1024;
12781 }
12782}
12783
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012784static int intel_framebuffer_init(struct drm_device *dev,
12785 struct intel_framebuffer *intel_fb,
12786 struct drm_mode_fb_cmd2 *mode_cmd,
12787 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012788{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012789 int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080012790 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000012791 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080012792
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012793 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12794
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012795 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
12796 /* Enforce that fb modifier and tiling mode match, but only for
12797 * X-tiled. This is needed for FBC. */
12798 if (!!(obj->tiling_mode == I915_TILING_X) !=
12799 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
12800 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
12801 return -EINVAL;
12802 }
12803 } else {
12804 if (obj->tiling_mode == I915_TILING_X)
12805 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
12806 else if (obj->tiling_mode == I915_TILING_Y) {
12807 DRM_DEBUG("No Y tiling for legacy addfb\n");
12808 return -EINVAL;
12809 }
12810 }
12811
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000012812 /* Passed in modifier sanity checking. */
12813 switch (mode_cmd->modifier[0]) {
12814 case I915_FORMAT_MOD_Y_TILED:
12815 case I915_FORMAT_MOD_Yf_TILED:
12816 if (INTEL_INFO(dev)->gen < 9) {
12817 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
12818 mode_cmd->modifier[0]);
12819 return -EINVAL;
12820 }
12821 case DRM_FORMAT_MOD_NONE:
12822 case I915_FORMAT_MOD_X_TILED:
12823 break;
12824 default:
12825 DRM_ERROR("Unsupported fb modifier 0x%llx!\n",
12826 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012827 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012828 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012829
Damien Lespiaub3218032015-02-27 11:15:18 +000012830 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
12831 mode_cmd->pixel_format);
12832 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
12833 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
12834 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010012835 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012836 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012837
Damien Lespiaub3218032015-02-27 11:15:18 +000012838 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
12839 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012840 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000012841 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
12842 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012843 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012844 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012845 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012846 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012847
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012848 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012849 mode_cmd->pitches[0] != obj->stride) {
12850 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12851 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012852 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012853 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012854
Ville Syrjälä57779d02012-10-31 17:50:14 +020012855 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012856 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012857 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012858 case DRM_FORMAT_RGB565:
12859 case DRM_FORMAT_XRGB8888:
12860 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012861 break;
12862 case DRM_FORMAT_XRGB1555:
12863 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012864 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012865 DRM_DEBUG("unsupported pixel format: %s\n",
12866 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012867 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012868 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012869 break;
12870 case DRM_FORMAT_XBGR8888:
12871 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012872 case DRM_FORMAT_XRGB2101010:
12873 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012874 case DRM_FORMAT_XBGR2101010:
12875 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012876 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012877 DRM_DEBUG("unsupported pixel format: %s\n",
12878 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012879 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012880 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012881 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012882 case DRM_FORMAT_YUYV:
12883 case DRM_FORMAT_UYVY:
12884 case DRM_FORMAT_YVYU:
12885 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012886 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012887 DRM_DEBUG("unsupported pixel format: %s\n",
12888 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012889 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012890 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012891 break;
12892 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012893 DRM_DEBUG("unsupported pixel format: %s\n",
12894 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012895 return -EINVAL;
12896 }
12897
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012898 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12899 if (mode_cmd->offsets[0] != 0)
12900 return -EINVAL;
12901
Damien Lespiauec2c9812015-01-20 12:51:45 +000012902 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000012903 mode_cmd->pixel_format,
12904 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020012905 /* FIXME drm helper for size checks (especially planar formats)? */
12906 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12907 return -EINVAL;
12908
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012909 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12910 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012911 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012912
Jesse Barnes79e53942008-11-07 14:24:08 -080012913 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12914 if (ret) {
12915 DRM_ERROR("framebuffer init failed %d\n", ret);
12916 return ret;
12917 }
12918
Jesse Barnes79e53942008-11-07 14:24:08 -080012919 return 0;
12920}
12921
Jesse Barnes79e53942008-11-07 14:24:08 -080012922static struct drm_framebuffer *
12923intel_user_framebuffer_create(struct drm_device *dev,
12924 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012925 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012926{
Chris Wilson05394f32010-11-08 19:18:58 +000012927 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012928
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012929 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12930 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012931 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012932 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012933
Chris Wilsond2dff872011-04-19 08:36:26 +010012934 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012935}
12936
Daniel Vetter4520f532013-10-09 09:18:51 +020012937#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012938static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012939{
12940}
12941#endif
12942
Jesse Barnes79e53942008-11-07 14:24:08 -080012943static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012944 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012945 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080012946 .atomic_check = intel_atomic_check,
12947 .atomic_commit = intel_atomic_commit,
Jesse Barnes79e53942008-11-07 14:24:08 -080012948};
12949
Jesse Barnese70236a2009-09-21 10:42:27 -070012950/* Set up chip specific display functions */
12951static void intel_init_display(struct drm_device *dev)
12952{
12953 struct drm_i915_private *dev_priv = dev->dev_private;
12954
Daniel Vetteree9300b2013-06-03 22:40:22 +020012955 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12956 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012957 else if (IS_CHERRYVIEW(dev))
12958 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012959 else if (IS_VALLEYVIEW(dev))
12960 dev_priv->display.find_dpll = vlv_find_best_dpll;
12961 else if (IS_PINEVIEW(dev))
12962 dev_priv->display.find_dpll = pnv_find_best_dpll;
12963 else
12964 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12965
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000012966 if (INTEL_INFO(dev)->gen >= 9) {
12967 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012968 dev_priv->display.get_initial_plane_config =
12969 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000012970 dev_priv->display.crtc_compute_clock =
12971 haswell_crtc_compute_clock;
12972 dev_priv->display.crtc_enable = haswell_crtc_enable;
12973 dev_priv->display.crtc_disable = haswell_crtc_disable;
12974 dev_priv->display.off = ironlake_crtc_off;
12975 dev_priv->display.update_primary_plane =
12976 skylake_update_primary_plane;
12977 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012978 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012979 dev_priv->display.get_initial_plane_config =
12980 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020012981 dev_priv->display.crtc_compute_clock =
12982 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012983 dev_priv->display.crtc_enable = haswell_crtc_enable;
12984 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012985 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000012986 dev_priv->display.update_primary_plane =
12987 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012988 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012989 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012990 dev_priv->display.get_initial_plane_config =
12991 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020012992 dev_priv->display.crtc_compute_clock =
12993 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012994 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12995 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012996 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012997 dev_priv->display.update_primary_plane =
12998 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012999 } else if (IS_VALLEYVIEW(dev)) {
13000 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013001 dev_priv->display.get_initial_plane_config =
13002 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020013003 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070013004 dev_priv->display.crtc_enable = valleyview_crtc_enable;
13005 dev_priv->display.crtc_disable = i9xx_crtc_disable;
13006 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070013007 dev_priv->display.update_primary_plane =
13008 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070013009 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013010 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013011 dev_priv->display.get_initial_plane_config =
13012 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020013013 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020013014 dev_priv->display.crtc_enable = i9xx_crtc_enable;
13015 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013016 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070013017 dev_priv->display.update_primary_plane =
13018 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070013019 }
Jesse Barnese70236a2009-09-21 10:42:27 -070013020
Jesse Barnese70236a2009-09-21 10:42:27 -070013021 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070013022 if (IS_VALLEYVIEW(dev))
13023 dev_priv->display.get_display_clock_speed =
13024 valleyview_get_display_clock_speed;
13025 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070013026 dev_priv->display.get_display_clock_speed =
13027 i945_get_display_clock_speed;
13028 else if (IS_I915G(dev))
13029 dev_priv->display.get_display_clock_speed =
13030 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020013031 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070013032 dev_priv->display.get_display_clock_speed =
13033 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020013034 else if (IS_PINEVIEW(dev))
13035 dev_priv->display.get_display_clock_speed =
13036 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070013037 else if (IS_I915GM(dev))
13038 dev_priv->display.get_display_clock_speed =
13039 i915gm_get_display_clock_speed;
13040 else if (IS_I865G(dev))
13041 dev_priv->display.get_display_clock_speed =
13042 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020013043 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070013044 dev_priv->display.get_display_clock_speed =
13045 i855_get_display_clock_speed;
13046 else /* 852, 830 */
13047 dev_priv->display.get_display_clock_speed =
13048 i830_get_display_clock_speed;
13049
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013050 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013051 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013052 } else if (IS_GEN6(dev)) {
13053 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013054 } else if (IS_IVYBRIDGE(dev)) {
13055 /* FIXME: detect B0+ stepping and use auto training */
13056 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013057 dev_priv->display.modeset_global_resources =
13058 ivb_modeset_global_resources;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030013059 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013060 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Jesse Barnes30a970c2013-11-04 13:48:12 -080013061 } else if (IS_VALLEYVIEW(dev)) {
13062 dev_priv->display.modeset_global_resources =
13063 valleyview_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070013064 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070013065
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070013066 switch (INTEL_INFO(dev)->gen) {
13067 case 2:
13068 dev_priv->display.queue_flip = intel_gen2_queue_flip;
13069 break;
13070
13071 case 3:
13072 dev_priv->display.queue_flip = intel_gen3_queue_flip;
13073 break;
13074
13075 case 4:
13076 case 5:
13077 dev_priv->display.queue_flip = intel_gen4_queue_flip;
13078 break;
13079
13080 case 6:
13081 dev_priv->display.queue_flip = intel_gen6_queue_flip;
13082 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070013083 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070013084 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070013085 dev_priv->display.queue_flip = intel_gen7_queue_flip;
13086 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000013087 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000013088 /* Drop through - unsupported since execlist only. */
13089 default:
13090 /* Default just returns -ENODEV to indicate unsupported */
13091 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070013092 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020013093
13094 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030013095
13096 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070013097}
13098
Jesse Barnesb690e962010-07-19 13:53:12 -070013099/*
13100 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
13101 * resume, or other times. This quirk makes sure that's the case for
13102 * affected systems.
13103 */
Akshay Joshi0206e352011-08-16 15:34:10 -040013104static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070013105{
13106 struct drm_i915_private *dev_priv = dev->dev_private;
13107
13108 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013109 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070013110}
13111
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030013112static void quirk_pipeb_force(struct drm_device *dev)
13113{
13114 struct drm_i915_private *dev_priv = dev->dev_private;
13115
13116 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
13117 DRM_INFO("applying pipe b force quirk\n");
13118}
13119
Keith Packard435793d2011-07-12 14:56:22 -070013120/*
13121 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
13122 */
13123static void quirk_ssc_force_disable(struct drm_device *dev)
13124{
13125 struct drm_i915_private *dev_priv = dev->dev_private;
13126 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013127 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070013128}
13129
Carsten Emde4dca20e2012-03-15 15:56:26 +010013130/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010013131 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
13132 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010013133 */
13134static void quirk_invert_brightness(struct drm_device *dev)
13135{
13136 struct drm_i915_private *dev_priv = dev->dev_private;
13137 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013138 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070013139}
13140
Scot Doyle9c72cc62014-07-03 23:27:50 +000013141/* Some VBT's incorrectly indicate no backlight is present */
13142static void quirk_backlight_present(struct drm_device *dev)
13143{
13144 struct drm_i915_private *dev_priv = dev->dev_private;
13145 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
13146 DRM_INFO("applying backlight present quirk\n");
13147}
13148
Jesse Barnesb690e962010-07-19 13:53:12 -070013149struct intel_quirk {
13150 int device;
13151 int subsystem_vendor;
13152 int subsystem_device;
13153 void (*hook)(struct drm_device *dev);
13154};
13155
Egbert Eich5f85f172012-10-14 15:46:38 +020013156/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
13157struct intel_dmi_quirk {
13158 void (*hook)(struct drm_device *dev);
13159 const struct dmi_system_id (*dmi_id_list)[];
13160};
13161
13162static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
13163{
13164 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
13165 return 1;
13166}
13167
13168static const struct intel_dmi_quirk intel_dmi_quirks[] = {
13169 {
13170 .dmi_id_list = &(const struct dmi_system_id[]) {
13171 {
13172 .callback = intel_dmi_reverse_brightness,
13173 .ident = "NCR Corporation",
13174 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
13175 DMI_MATCH(DMI_PRODUCT_NAME, ""),
13176 },
13177 },
13178 { } /* terminating entry */
13179 },
13180 .hook = quirk_invert_brightness,
13181 },
13182};
13183
Ben Widawskyc43b5632012-04-16 14:07:40 -070013184static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070013185 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040013186 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070013187
Jesse Barnesb690e962010-07-19 13:53:12 -070013188 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
13189 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
13190
Jesse Barnesb690e962010-07-19 13:53:12 -070013191 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
13192 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
13193
Ville Syrjälä5f080c02014-08-15 01:22:06 +030013194 /* 830 needs to leave pipe A & dpll A up */
13195 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
13196
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030013197 /* 830 needs to leave pipe B & dpll B up */
13198 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
13199
Keith Packard435793d2011-07-12 14:56:22 -070013200 /* Lenovo U160 cannot use SSC on LVDS */
13201 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020013202
13203 /* Sony Vaio Y cannot use SSC on LVDS */
13204 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010013205
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010013206 /* Acer Aspire 5734Z must invert backlight brightness */
13207 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
13208
13209 /* Acer/eMachines G725 */
13210 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
13211
13212 /* Acer/eMachines e725 */
13213 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
13214
13215 /* Acer/Packard Bell NCL20 */
13216 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
13217
13218 /* Acer Aspire 4736Z */
13219 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020013220
13221 /* Acer Aspire 5336 */
13222 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000013223
13224 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
13225 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000013226
Scot Doyledfb3d47b2014-08-21 16:08:02 +000013227 /* Acer C720 Chromebook (Core i3 4005U) */
13228 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
13229
jens steinb2a96012014-10-28 20:25:53 +010013230 /* Apple Macbook 2,1 (Core 2 T7400) */
13231 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
13232
Scot Doyled4967d82014-07-03 23:27:52 +000013233 /* Toshiba CB35 Chromebook (Celeron 2955U) */
13234 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000013235
13236 /* HP Chromebook 14 (Celeron 2955U) */
13237 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020013238
13239 /* Dell Chromebook 11 */
13240 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070013241};
13242
13243static void intel_init_quirks(struct drm_device *dev)
13244{
13245 struct pci_dev *d = dev->pdev;
13246 int i;
13247
13248 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
13249 struct intel_quirk *q = &intel_quirks[i];
13250
13251 if (d->device == q->device &&
13252 (d->subsystem_vendor == q->subsystem_vendor ||
13253 q->subsystem_vendor == PCI_ANY_ID) &&
13254 (d->subsystem_device == q->subsystem_device ||
13255 q->subsystem_device == PCI_ANY_ID))
13256 q->hook(dev);
13257 }
Egbert Eich5f85f172012-10-14 15:46:38 +020013258 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
13259 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
13260 intel_dmi_quirks[i].hook(dev);
13261 }
Jesse Barnesb690e962010-07-19 13:53:12 -070013262}
13263
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013264/* Disable the VGA plane that we never use */
13265static void i915_disable_vga(struct drm_device *dev)
13266{
13267 struct drm_i915_private *dev_priv = dev->dev_private;
13268 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013269 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013270
Ville Syrjälä2b37c612014-01-22 21:32:38 +020013271 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013272 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070013273 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013274 sr1 = inb(VGA_SR_DATA);
13275 outb(sr1 | 1<<5, VGA_SR_DATA);
13276 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
13277 udelay(300);
13278
Ville Syrjälä01f5a622014-12-16 18:38:37 +020013279 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013280 POSTING_READ(vga_reg);
13281}
13282
Daniel Vetterf8175862012-04-10 15:50:11 +020013283void intel_modeset_init_hw(struct drm_device *dev)
13284{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030013285 intel_prepare_ddi(dev);
13286
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030013287 if (IS_VALLEYVIEW(dev))
13288 vlv_update_cdclk(dev);
13289
Daniel Vetterf8175862012-04-10 15:50:11 +020013290 intel_init_clock_gating(dev);
13291
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013292 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020013293}
13294
Jesse Barnes79e53942008-11-07 14:24:08 -080013295void intel_modeset_init(struct drm_device *dev)
13296{
Jesse Barnes652c3932009-08-17 13:31:43 -070013297 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000013298 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013299 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080013300 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080013301
13302 drm_mode_config_init(dev);
13303
13304 dev->mode_config.min_width = 0;
13305 dev->mode_config.min_height = 0;
13306
Dave Airlie019d96c2011-09-29 16:20:42 +010013307 dev->mode_config.preferred_depth = 24;
13308 dev->mode_config.prefer_shadow = 1;
13309
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000013310 dev->mode_config.allow_fb_modifiers = true;
13311
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020013312 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080013313
Jesse Barnesb690e962010-07-19 13:53:12 -070013314 intel_init_quirks(dev);
13315
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030013316 intel_init_pm(dev);
13317
Ben Widawskye3c74752013-04-05 13:12:39 -070013318 if (INTEL_INFO(dev)->num_pipes == 0)
13319 return;
13320
Jesse Barnese70236a2009-09-21 10:42:27 -070013321 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013322 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013323
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013324 if (IS_GEN2(dev)) {
13325 dev->mode_config.max_width = 2048;
13326 dev->mode_config.max_height = 2048;
13327 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070013328 dev->mode_config.max_width = 4096;
13329 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080013330 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013331 dev->mode_config.max_width = 8192;
13332 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080013333 }
Damien Lespiau068be562014-03-28 14:17:49 +000013334
Ville Syrjälädc41c152014-08-13 11:57:05 +030013335 if (IS_845G(dev) || IS_I865G(dev)) {
13336 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
13337 dev->mode_config.cursor_height = 1023;
13338 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000013339 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
13340 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
13341 } else {
13342 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
13343 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
13344 }
13345
Ben Widawsky5d4545a2013-01-17 12:45:15 -080013346 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080013347
Zhao Yakui28c97732009-10-09 11:39:41 +080013348 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013349 INTEL_INFO(dev)->num_pipes,
13350 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080013351
Damien Lespiau055e3932014-08-18 13:49:10 +010013352 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013353 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000013354 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000013355 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013356 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030013357 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000013358 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013359 }
Jesse Barnes79e53942008-11-07 14:24:08 -080013360 }
13361
Jesse Barnesf42bb702013-12-16 16:34:23 -080013362 intel_init_dpio(dev);
13363
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013364 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013365
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013366 /* Just disable it once at startup */
13367 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013368 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000013369
13370 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013371 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013372
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013373 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013374 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013375 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013376
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013377 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080013378 if (!crtc->active)
13379 continue;
13380
Jesse Barnes46f297f2014-03-07 08:57:48 -080013381 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080013382 * Note that reserving the BIOS fb up front prevents us
13383 * from stuffing other stolen allocations like the ring
13384 * on top. This prevents some ugliness at boot time, and
13385 * can even allow for smooth boot transitions if the BIOS
13386 * fb is large enough for the active pipe configuration.
13387 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013388 if (dev_priv->display.get_initial_plane_config) {
13389 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080013390 &crtc->plane_config);
13391 /*
13392 * If the fb is shared between multiple heads, we'll
13393 * just get the first one.
13394 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080013395 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013396 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080013397 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010013398}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080013399
Daniel Vetter7fad7982012-07-04 17:51:47 +020013400static void intel_enable_pipe_a(struct drm_device *dev)
13401{
13402 struct intel_connector *connector;
13403 struct drm_connector *crt = NULL;
13404 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013405 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020013406
13407 /* We can't just switch on the pipe A, we need to set things up with a
13408 * proper mode and output configuration. As a gross hack, enable pipe A
13409 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013410 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020013411 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
13412 crt = &connector->base;
13413 break;
13414 }
13415 }
13416
13417 if (!crt)
13418 return;
13419
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013420 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
13421 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020013422}
13423
Daniel Vetterfa555832012-10-10 23:14:00 +020013424static bool
13425intel_check_plane_mapping(struct intel_crtc *crtc)
13426{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013427 struct drm_device *dev = crtc->base.dev;
13428 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013429 u32 reg, val;
13430
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013431 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020013432 return true;
13433
13434 reg = DSPCNTR(!crtc->plane);
13435 val = I915_READ(reg);
13436
13437 if ((val & DISPLAY_PLANE_ENABLE) &&
13438 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13439 return false;
13440
13441 return true;
13442}
13443
Daniel Vetter24929352012-07-02 20:28:59 +020013444static void intel_sanitize_crtc(struct intel_crtc *crtc)
13445{
13446 struct drm_device *dev = crtc->base.dev;
13447 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013448 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020013449
Daniel Vetter24929352012-07-02 20:28:59 +020013450 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013451 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013452 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13453
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013454 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010013455 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030013456 if (crtc->active) {
13457 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010013458 drm_crtc_vblank_on(&crtc->base);
13459 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013460
Daniel Vetter24929352012-07-02 20:28:59 +020013461 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020013462 * disable the crtc (and hence change the state) if it is wrong. Note
13463 * that gen4+ has a fixed plane -> pipe mapping. */
13464 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020013465 struct intel_connector *connector;
13466 bool plane;
13467
Daniel Vetter24929352012-07-02 20:28:59 +020013468 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13469 crtc->base.base.id);
13470
13471 /* Pipe has the wrong plane attached and the plane is active.
13472 * Temporarily change the plane mapping and disable everything
13473 * ... */
13474 plane = crtc->plane;
13475 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020013476 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020013477 dev_priv->display.crtc_disable(&crtc->base);
13478 crtc->plane = plane;
13479
13480 /* ... and break all links. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013481 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020013482 if (connector->encoder->base.crtc != &crtc->base)
13483 continue;
13484
Egbert Eich7f1950f2014-04-25 10:56:22 +020013485 connector->base.dpms = DRM_MODE_DPMS_OFF;
13486 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013487 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013488 /* multiple connectors may have the same encoder:
13489 * handle them and break crtc link separately */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013490 for_each_intel_connector(dev, connector)
Egbert Eich7f1950f2014-04-25 10:56:22 +020013491 if (connector->encoder->base.crtc == &crtc->base) {
13492 connector->encoder->base.crtc = NULL;
13493 connector->encoder->connectors_active = false;
13494 }
Daniel Vetter24929352012-07-02 20:28:59 +020013495
13496 WARN_ON(crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080013497 crtc->base.state->enable = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013498 crtc->base.enabled = false;
13499 }
Daniel Vetter24929352012-07-02 20:28:59 +020013500
Daniel Vetter7fad7982012-07-04 17:51:47 +020013501 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13502 crtc->pipe == PIPE_A && !crtc->active) {
13503 /* BIOS forgot to enable pipe A, this mostly happens after
13504 * resume. Force-enable the pipe to fix this, the update_dpms
13505 * call below we restore the pipe to the right state, but leave
13506 * the required bits on. */
13507 intel_enable_pipe_a(dev);
13508 }
13509
Daniel Vetter24929352012-07-02 20:28:59 +020013510 /* Adjust the state of the output pipe according to whether we
13511 * have active connectors/encoders. */
13512 intel_crtc_update_dpms(&crtc->base);
13513
Matt Roper83d65732015-02-25 13:12:16 -080013514 if (crtc->active != crtc->base.state->enable) {
Daniel Vetter24929352012-07-02 20:28:59 +020013515 struct intel_encoder *encoder;
13516
13517 /* This can happen either due to bugs in the get_hw_state
13518 * functions or because the pipe is force-enabled due to the
13519 * pipe A quirk. */
13520 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13521 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080013522 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020013523 crtc->active ? "enabled" : "disabled");
13524
Matt Roper83d65732015-02-25 13:12:16 -080013525 crtc->base.state->enable = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020013526 crtc->base.enabled = crtc->active;
13527
13528 /* Because we only establish the connector -> encoder ->
13529 * crtc links if something is active, this means the
13530 * crtc is now deactivated. Break the links. connector
13531 * -> encoder links are only establish when things are
13532 * actually up, hence no need to break them. */
13533 WARN_ON(crtc->active);
13534
13535 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13536 WARN_ON(encoder->connectors_active);
13537 encoder->base.crtc = NULL;
13538 }
13539 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013540
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030013541 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010013542 /*
13543 * We start out with underrun reporting disabled to avoid races.
13544 * For correct bookkeeping mark this on active crtcs.
13545 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013546 * Also on gmch platforms we dont have any hardware bits to
13547 * disable the underrun reporting. Which means we need to start
13548 * out with underrun reporting disabled also on inactive pipes,
13549 * since otherwise we'll complain about the garbage we read when
13550 * e.g. coming up after runtime pm.
13551 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010013552 * No protection against concurrent access is required - at
13553 * worst a fifo underrun happens which also sets this to false.
13554 */
13555 crtc->cpu_fifo_underrun_disabled = true;
13556 crtc->pch_fifo_underrun_disabled = true;
13557 }
Daniel Vetter24929352012-07-02 20:28:59 +020013558}
13559
13560static void intel_sanitize_encoder(struct intel_encoder *encoder)
13561{
13562 struct intel_connector *connector;
13563 struct drm_device *dev = encoder->base.dev;
13564
13565 /* We need to check both for a crtc link (meaning that the
13566 * encoder is active and trying to read from a pipe) and the
13567 * pipe itself being active. */
13568 bool has_active_crtc = encoder->base.crtc &&
13569 to_intel_crtc(encoder->base.crtc)->active;
13570
13571 if (encoder->connectors_active && !has_active_crtc) {
13572 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13573 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013574 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013575
13576 /* Connector is active, but has no active pipe. This is
13577 * fallout from our resume register restoring. Disable
13578 * the encoder manually again. */
13579 if (encoder->base.crtc) {
13580 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13581 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013582 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013583 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013584 if (encoder->post_disable)
13585 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013586 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013587 encoder->base.crtc = NULL;
13588 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013589
13590 /* Inconsistent output/port/pipe state happens presumably due to
13591 * a bug in one of the get_hw_state functions. Or someplace else
13592 * in our code, like the register restore mess on resume. Clamp
13593 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013594 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020013595 if (connector->encoder != encoder)
13596 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013597 connector->base.dpms = DRM_MODE_DPMS_OFF;
13598 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013599 }
13600 }
13601 /* Enabled encoders without active connectors will be fixed in
13602 * the crtc fixup. */
13603}
13604
Imre Deak04098752014-02-18 00:02:16 +020013605void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013606{
13607 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013608 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013609
Imre Deak04098752014-02-18 00:02:16 +020013610 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13611 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13612 i915_disable_vga(dev);
13613 }
13614}
13615
13616void i915_redisable_vga(struct drm_device *dev)
13617{
13618 struct drm_i915_private *dev_priv = dev->dev_private;
13619
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013620 /* This function can be called both from intel_modeset_setup_hw_state or
13621 * at a very early point in our resume sequence, where the power well
13622 * structures are not yet restored. Since this function is at a very
13623 * paranoid "someone might have enabled VGA while we were not looking"
13624 * level, just check if the power well is enabled instead of trying to
13625 * follow the "don't touch the power well if we don't need it" policy
13626 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013627 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013628 return;
13629
Imre Deak04098752014-02-18 00:02:16 +020013630 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013631}
13632
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013633static bool primary_get_hw_state(struct intel_crtc *crtc)
13634{
13635 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13636
13637 if (!crtc->active)
13638 return false;
13639
13640 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13641}
13642
Daniel Vetter30e984d2013-06-05 13:34:17 +020013643static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013644{
13645 struct drm_i915_private *dev_priv = dev->dev_private;
13646 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013647 struct intel_crtc *crtc;
13648 struct intel_encoder *encoder;
13649 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013650 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013651
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013652 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013653 memset(crtc->config, 0, sizeof(*crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013654
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013655 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020013656
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013657 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013658 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013659
Matt Roper83d65732015-02-25 13:12:16 -080013660 crtc->base.state->enable = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020013661 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013662 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013663
13664 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13665 crtc->base.base.id,
13666 crtc->active ? "enabled" : "disabled");
13667 }
13668
Daniel Vetter53589012013-06-05 13:34:16 +020013669 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13670 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13671
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013672 pll->on = pll->get_hw_state(dev_priv, pll,
13673 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020013674 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013675 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013676 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013677 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020013678 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013679 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013680 }
Daniel Vetter53589012013-06-05 13:34:16 +020013681 }
Daniel Vetter53589012013-06-05 13:34:16 +020013682
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013683 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013684 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013685
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013686 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013687 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013688 }
13689
Damien Lespiaub2784e12014-08-05 11:29:37 +010013690 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013691 pipe = 0;
13692
13693 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013694 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13695 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013696 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013697 } else {
13698 encoder->base.crtc = NULL;
13699 }
13700
13701 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013702 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013703 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013704 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013705 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013706 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013707 }
13708
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013709 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020013710 if (connector->get_hw_state(connector)) {
13711 connector->base.dpms = DRM_MODE_DPMS_ON;
13712 connector->encoder->connectors_active = true;
13713 connector->base.encoder = &connector->encoder->base;
13714 } else {
13715 connector->base.dpms = DRM_MODE_DPMS_OFF;
13716 connector->base.encoder = NULL;
13717 }
13718 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13719 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013720 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013721 connector->base.encoder ? "enabled" : "disabled");
13722 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013723}
13724
13725/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13726 * and i915 state tracking structures. */
13727void intel_modeset_setup_hw_state(struct drm_device *dev,
13728 bool force_restore)
13729{
13730 struct drm_i915_private *dev_priv = dev->dev_private;
13731 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013732 struct intel_crtc *crtc;
13733 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013734 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013735
13736 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013737
Jesse Barnesbabea612013-06-26 18:57:38 +030013738 /*
13739 * Now that we have the config, copy it to each CRTC struct
13740 * Note that this could go away if we move to using crtc_config
13741 * checking everywhere.
13742 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013743 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013744 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013745 intel_mode_from_pipe_config(&crtc->base.mode,
13746 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013747 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13748 crtc->base.base.id);
13749 drm_mode_debug_printmodeline(&crtc->base.mode);
13750 }
13751 }
13752
Daniel Vetter24929352012-07-02 20:28:59 +020013753 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013754 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013755 intel_sanitize_encoder(encoder);
13756 }
13757
Damien Lespiau055e3932014-08-18 13:49:10 +010013758 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013759 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13760 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013761 intel_dump_pipe_config(crtc, crtc->config,
13762 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013763 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013764
Daniel Vetter35c95372013-07-17 06:55:04 +020013765 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13766 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13767
13768 if (!pll->on || pll->active)
13769 continue;
13770
13771 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13772
13773 pll->disable(dev_priv, pll);
13774 pll->on = false;
13775 }
13776
Pradeep Bhat30789992014-11-04 17:06:45 +000013777 if (IS_GEN9(dev))
13778 skl_wm_get_hw_state(dev);
13779 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013780 ilk_wm_get_hw_state(dev);
13781
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013782 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013783 i915_redisable_vga(dev);
13784
Daniel Vetterf30da182013-04-11 20:22:50 +020013785 /*
13786 * We need to use raw interfaces for restoring state to avoid
13787 * checking (bogus) intermediate states.
13788 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013789 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013790 struct drm_crtc *crtc =
13791 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013792
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013793 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
13794 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013795 }
13796 } else {
13797 intel_modeset_update_staged_output_state(dev);
13798 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013799
13800 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013801}
13802
13803void intel_modeset_gem_init(struct drm_device *dev)
13804{
Jesse Barnes92122782014-10-09 12:57:42 -070013805 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013806 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013807 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013808
Imre Deakae484342014-03-31 15:10:44 +030013809 mutex_lock(&dev->struct_mutex);
13810 intel_init_gt_powersave(dev);
13811 mutex_unlock(&dev->struct_mutex);
13812
Jesse Barnes92122782014-10-09 12:57:42 -070013813 /*
13814 * There may be no VBT; and if the BIOS enabled SSC we can
13815 * just keep using it to avoid unnecessary flicker. Whereas if the
13816 * BIOS isn't using it, don't assume it will work even if the VBT
13817 * indicates as much.
13818 */
13819 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
13820 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
13821 DREF_SSC1_ENABLE);
13822
Chris Wilson1833b132012-05-09 11:56:28 +010013823 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013824
13825 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013826
13827 /*
13828 * Make sure any fbs we allocated at startup are properly
13829 * pinned & fenced. When we do the allocation it's too early
13830 * for this.
13831 */
13832 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013833 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013834 obj = intel_fb_obj(c->primary->fb);
13835 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013836 continue;
13837
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000013838 if (intel_pin_and_fence_fb_obj(c->primary,
13839 c->primary->fb,
13840 NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013841 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13842 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013843 drm_framebuffer_unreference(c->primary->fb);
13844 c->primary->fb = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080013845 update_state_fb(c->primary);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013846 }
13847 }
13848 mutex_unlock(&dev->struct_mutex);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013849
13850 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013851}
13852
Imre Deak4932e2c2014-02-11 17:12:48 +020013853void intel_connector_unregister(struct intel_connector *intel_connector)
13854{
13855 struct drm_connector *connector = &intel_connector->base;
13856
13857 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013858 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013859}
13860
Jesse Barnes79e53942008-11-07 14:24:08 -080013861void intel_modeset_cleanup(struct drm_device *dev)
13862{
Jesse Barnes652c3932009-08-17 13:31:43 -070013863 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013864 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013865
Imre Deak2eb52522014-11-19 15:30:05 +020013866 intel_disable_gt_powersave(dev);
13867
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013868 intel_backlight_unregister(dev);
13869
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013870 /*
13871 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020013872 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013873 * experience fancy races otherwise.
13874 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020013875 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070013876
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013877 /*
13878 * Due to the hpd irq storm handling the hotplug work can re-arm the
13879 * poll handlers. Hence disable polling after hpd handling is shut down.
13880 */
Keith Packardf87ea762010-10-03 19:36:26 -070013881 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013882
Jesse Barnes652c3932009-08-17 13:31:43 -070013883 mutex_lock(&dev->struct_mutex);
13884
Jesse Barnes723bfd72010-10-07 16:01:13 -070013885 intel_unregister_dsm_handler();
13886
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013887 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013888
Daniel Vetter930ebb42012-06-29 23:32:16 +020013889 ironlake_teardown_rc6(dev);
13890
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013891 mutex_unlock(&dev->struct_mutex);
13892
Chris Wilson1630fe72011-07-08 12:22:42 +010013893 /* flush any delayed tasks or pending work */
13894 flush_scheduled_work();
13895
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013896 /* destroy the backlight and sysfs files before encoders/connectors */
13897 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013898 struct intel_connector *intel_connector;
13899
13900 intel_connector = to_intel_connector(connector);
13901 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013902 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013903
Jesse Barnes79e53942008-11-07 14:24:08 -080013904 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013905
13906 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013907
13908 mutex_lock(&dev->struct_mutex);
13909 intel_cleanup_gt_powersave(dev);
13910 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013911}
13912
Dave Airlie28d52042009-09-21 14:33:58 +100013913/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013914 * Return which encoder is currently attached for connector.
13915 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013916struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013917{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013918 return &intel_attached_encoder(connector)->base;
13919}
Jesse Barnes79e53942008-11-07 14:24:08 -080013920
Chris Wilsondf0e9242010-09-09 16:20:55 +010013921void intel_connector_attach_encoder(struct intel_connector *connector,
13922 struct intel_encoder *encoder)
13923{
13924 connector->encoder = encoder;
13925 drm_mode_connector_attach_encoder(&connector->base,
13926 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013927}
Dave Airlie28d52042009-09-21 14:33:58 +100013928
13929/*
13930 * set vga decode state - true == enable VGA decode
13931 */
13932int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13933{
13934 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013935 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013936 u16 gmch_ctrl;
13937
Chris Wilson75fa0412014-02-07 18:37:02 -020013938 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13939 DRM_ERROR("failed to read control word\n");
13940 return -EIO;
13941 }
13942
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013943 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13944 return 0;
13945
Dave Airlie28d52042009-09-21 14:33:58 +100013946 if (state)
13947 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13948 else
13949 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013950
13951 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13952 DRM_ERROR("failed to write control word\n");
13953 return -EIO;
13954 }
13955
Dave Airlie28d52042009-09-21 14:33:58 +100013956 return 0;
13957}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013958
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013959struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013960
13961 u32 power_well_driver;
13962
Chris Wilson63b66e52013-08-08 15:12:06 +020013963 int num_transcoders;
13964
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013965 struct intel_cursor_error_state {
13966 u32 control;
13967 u32 position;
13968 u32 base;
13969 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013970 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013971
13972 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013973 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013974 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013975 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013976 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013977
13978 struct intel_plane_error_state {
13979 u32 control;
13980 u32 stride;
13981 u32 size;
13982 u32 pos;
13983 u32 addr;
13984 u32 surface;
13985 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013986 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013987
13988 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013989 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013990 enum transcoder cpu_transcoder;
13991
13992 u32 conf;
13993
13994 u32 htotal;
13995 u32 hblank;
13996 u32 hsync;
13997 u32 vtotal;
13998 u32 vblank;
13999 u32 vsync;
14000 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014001};
14002
14003struct intel_display_error_state *
14004intel_display_capture_error_state(struct drm_device *dev)
14005{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014006 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014007 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020014008 int transcoders[] = {
14009 TRANSCODER_A,
14010 TRANSCODER_B,
14011 TRANSCODER_C,
14012 TRANSCODER_EDP,
14013 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014014 int i;
14015
Chris Wilson63b66e52013-08-08 15:12:06 +020014016 if (INTEL_INFO(dev)->num_pipes == 0)
14017 return NULL;
14018
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020014019 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014020 if (error == NULL)
14021 return NULL;
14022
Imre Deak190be112013-11-25 17:15:31 +020014023 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030014024 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
14025
Damien Lespiau055e3932014-08-18 13:49:10 +010014026 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020014027 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020014028 __intel_display_power_is_enabled(dev_priv,
14029 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020014030 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020014031 continue;
14032
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030014033 error->cursor[i].control = I915_READ(CURCNTR(i));
14034 error->cursor[i].position = I915_READ(CURPOS(i));
14035 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014036
14037 error->plane[i].control = I915_READ(DSPCNTR(i));
14038 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014039 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030014040 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014041 error->plane[i].pos = I915_READ(DSPPOS(i));
14042 }
Paulo Zanonica291362013-03-06 20:03:14 -030014043 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
14044 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014045 if (INTEL_INFO(dev)->gen >= 4) {
14046 error->plane[i].surface = I915_READ(DSPSURF(i));
14047 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
14048 }
14049
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014050 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030014051
Sonika Jindal3abfce72014-07-21 15:23:43 +053014052 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030014053 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020014054 }
14055
14056 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
14057 if (HAS_DDI(dev_priv->dev))
14058 error->num_transcoders++; /* Account for eDP. */
14059
14060 for (i = 0; i < error->num_transcoders; i++) {
14061 enum transcoder cpu_transcoder = transcoders[i];
14062
Imre Deakddf9c532013-11-27 22:02:02 +020014063 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020014064 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020014065 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020014066 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020014067 continue;
14068
Chris Wilson63b66e52013-08-08 15:12:06 +020014069 error->transcoder[i].cpu_transcoder = cpu_transcoder;
14070
14071 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
14072 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
14073 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
14074 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
14075 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
14076 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
14077 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014078 }
14079
14080 return error;
14081}
14082
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014083#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
14084
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014085void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014086intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014087 struct drm_device *dev,
14088 struct intel_display_error_state *error)
14089{
Damien Lespiau055e3932014-08-18 13:49:10 +010014090 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014091 int i;
14092
Chris Wilson63b66e52013-08-08 15:12:06 +020014093 if (!error)
14094 return;
14095
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014096 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020014097 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014098 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030014099 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010014100 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014101 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020014102 err_printf(m, " Power: %s\n",
14103 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014104 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030014105 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014106
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014107 err_printf(m, "Plane [%d]:\n", i);
14108 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
14109 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014110 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014111 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
14112 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014113 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030014114 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014115 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014116 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014117 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
14118 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014119 }
14120
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014121 err_printf(m, "Cursor [%d]:\n", i);
14122 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
14123 err_printf(m, " POS: %08x\n", error->cursor[i].position);
14124 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014125 }
Chris Wilson63b66e52013-08-08 15:12:06 +020014126
14127 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010014128 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020014129 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020014130 err_printf(m, " Power: %s\n",
14131 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020014132 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
14133 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
14134 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
14135 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
14136 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
14137 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
14138 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
14139 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014140}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014141
14142void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
14143{
14144 struct intel_crtc *crtc;
14145
14146 for_each_intel_crtc(dev, crtc) {
14147 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014148
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020014149 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014150
14151 work = crtc->unpin_work;
14152
14153 if (work && work->event &&
14154 work->event->base.file_priv == file) {
14155 kfree(work->event);
14156 work->event = NULL;
14157 }
14158
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020014159 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014160 }
14161}