blob: b92ee06555c5f354ebdd7d812ad56a97bf3ca1db [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Vasundhara Volamd19261b2015-05-06 05:30:39 -04002 * Copyright (C) 2005 - 2015 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
Parav Pandit6a4ab662012-03-26 14:27:12 +000018#include <linux/module.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070019#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000020#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070021
Vasundhara Volam21252372015-02-06 08:18:42 -050022static char *be_port_misconfig_evt_desc[] = {
23 "A valid SFP module detected",
24 "Optics faulted/ incorrectly installed/ not installed.",
25 "Optics of two types installed.",
26 "Incompatible optics.",
27 "Unknown port SFP status"
28};
29
30static char *be_port_misconfig_remedy_desc[] = {
31 "",
32 "Reseat optics. If issue not resolved, replace",
33 "Remove one optic or install matching pair of optics",
34 "Replace with compatible optics for card to function",
35 ""
36};
37
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +000038static struct be_cmd_priv_map cmd_priv_map[] = {
39 {
40 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
41 CMD_SUBSYSTEM_ETH,
42 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
43 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
44 },
45 {
46 OPCODE_COMMON_GET_FLOW_CONTROL,
47 CMD_SUBSYSTEM_COMMON,
48 BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
49 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
50 },
51 {
52 OPCODE_COMMON_SET_FLOW_CONTROL,
53 CMD_SUBSYSTEM_COMMON,
54 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
55 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
56 },
57 {
58 OPCODE_ETH_GET_PPORT_STATS,
59 CMD_SUBSYSTEM_ETH,
60 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
61 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
62 },
63 {
64 OPCODE_COMMON_GET_PHY_DETAILS,
65 CMD_SUBSYSTEM_COMMON,
66 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
67 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
68 }
69};
70
Sathya Perlaa2cc4e02014-05-09 13:29:14 +053071static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode, u8 subsystem)
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +000072{
73 int i;
74 int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
75 u32 cmd_privileges = adapter->cmd_privileges;
76
77 for (i = 0; i < num_entries; i++)
78 if (opcode == cmd_priv_map[i].opcode &&
79 subsystem == cmd_priv_map[i].subsystem)
80 if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
81 return false;
82
83 return true;
84}
85
Somnath Kotur3de09452011-09-30 07:25:05 +000086static inline void *embedded_payload(struct be_mcc_wrb *wrb)
87{
88 return wrb->payload.embedded_payload;
89}
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000090
Suresh Reddyefaa4082015-07-10 05:32:48 -040091static int be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000092{
Sathya Perla8788fdc2009-07-27 22:52:03 +000093 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000094 u32 val = 0;
95
Venkata Duvvuru954f6822015-05-13 13:00:13 +053096 if (be_check_error(adapter, BE_ERROR_ANY))
Suresh Reddyefaa4082015-07-10 05:32:48 -040097 return -EIO;
Ajit Khaparde7acc2082011-02-11 13:38:17 +000098
Sathya Perla5fb379e2009-06-18 00:02:59 +000099 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
100 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perlaf3eb62d2010-06-29 00:11:17 +0000101
102 wmb();
Sathya Perla8788fdc2009-07-27 22:52:03 +0000103 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Suresh Reddyefaa4082015-07-10 05:32:48 -0400104
105 return 0;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000106}
107
108/* To check if valid bit is set, check the entire word as we don't know
109 * the endianness of the data (old entry is host endian while a new entry is
110 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000111static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000112{
Sathya Perla9e9ff4b2013-02-12 23:05:19 +0000113 u32 flags;
114
Sathya Perla5fb379e2009-06-18 00:02:59 +0000115 if (compl->flags != 0) {
Sathya Perla9e9ff4b2013-02-12 23:05:19 +0000116 flags = le32_to_cpu(compl->flags);
117 if (flags & CQE_FLAGS_VALID_MASK) {
118 compl->flags = flags;
119 return true;
120 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000121 }
Sathya Perla9e9ff4b2013-02-12 23:05:19 +0000122 return false;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000123}
124
125/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000126static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000127{
128 compl->flags = 0;
129}
130
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000131static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
132{
133 unsigned long addr;
134
135 addr = tag1;
136 addr = ((addr << 16) << 16) | tag0;
137 return (void *)addr;
138}
139
Kalesh AP4c600052014-05-30 19:06:26 +0530140static bool be_skip_err_log(u8 opcode, u16 base_status, u16 addl_status)
141{
142 if (base_status == MCC_STATUS_NOT_SUPPORTED ||
143 base_status == MCC_STATUS_ILLEGAL_REQUEST ||
144 addl_status == MCC_ADDL_STATUS_TOO_MANY_INTERFACES ||
Kalesh AP77be8c12015-05-06 05:30:35 -0400145 addl_status == MCC_ADDL_STATUS_INSUFFICIENT_VLANS ||
Kalesh AP4c600052014-05-30 19:06:26 +0530146 (opcode == OPCODE_COMMON_WRITE_FLASHROM &&
147 (base_status == MCC_STATUS_ILLEGAL_FIELD ||
148 addl_status == MCC_ADDL_STATUS_FLASH_IMAGE_CRC_MISMATCH)))
149 return true;
150 else
151 return false;
152}
153
Sathya Perla559b6332014-05-30 19:06:27 +0530154/* Place holder for all the async MCC cmds wherein the caller is not in a busy
155 * loop (has not issued be_mcc_notify_wait())
156 */
157static void be_async_cmd_process(struct be_adapter *adapter,
158 struct be_mcc_compl *compl,
159 struct be_cmd_resp_hdr *resp_hdr)
160{
161 enum mcc_base_status base_status = base_status(compl->status);
162 u8 opcode = 0, subsystem = 0;
163
164 if (resp_hdr) {
165 opcode = resp_hdr->opcode;
166 subsystem = resp_hdr->subsystem;
167 }
168
169 if (opcode == OPCODE_LOWLEVEL_LOOPBACK_TEST &&
170 subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
171 complete(&adapter->et_cmd_compl);
172 return;
173 }
174
Suresh Reddy9c855972015-07-10 05:32:50 -0400175 if (opcode == OPCODE_LOWLEVEL_SET_LOOPBACK_MODE &&
176 subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
177 complete(&adapter->et_cmd_compl);
178 return;
179 }
180
Sathya Perla559b6332014-05-30 19:06:27 +0530181 if ((opcode == OPCODE_COMMON_WRITE_FLASHROM ||
182 opcode == OPCODE_COMMON_WRITE_OBJECT) &&
183 subsystem == CMD_SUBSYSTEM_COMMON) {
184 adapter->flash_status = compl->status;
185 complete(&adapter->et_cmd_compl);
186 return;
187 }
188
189 if ((opcode == OPCODE_ETH_GET_STATISTICS ||
190 opcode == OPCODE_ETH_GET_PPORT_STATS) &&
191 subsystem == CMD_SUBSYSTEM_ETH &&
192 base_status == MCC_STATUS_SUCCESS) {
193 be_parse_stats(adapter);
194 adapter->stats_cmd_sent = false;
195 return;
196 }
197
198 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
199 subsystem == CMD_SUBSYSTEM_COMMON) {
200 if (base_status == MCC_STATUS_SUCCESS) {
201 struct be_cmd_resp_get_cntl_addnl_attribs *resp =
202 (void *)resp_hdr;
Venkata Duvvuru29e91222015-05-13 13:00:12 +0530203 adapter->hwmon_info.be_on_die_temp =
Sathya Perla559b6332014-05-30 19:06:27 +0530204 resp->on_die_temperature;
205 } else {
206 adapter->be_get_temp_freq = 0;
Venkata Duvvuru29e91222015-05-13 13:00:12 +0530207 adapter->hwmon_info.be_on_die_temp =
208 BE_INVALID_DIE_TEMP;
Sathya Perla559b6332014-05-30 19:06:27 +0530209 }
210 return;
211 }
212}
213
Sathya Perla8788fdc2009-07-27 22:52:03 +0000214static int be_mcc_compl_process(struct be_adapter *adapter,
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000215 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000216{
Kalesh AP4c600052014-05-30 19:06:26 +0530217 enum mcc_base_status base_status;
218 enum mcc_addl_status addl_status;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000219 struct be_cmd_resp_hdr *resp_hdr;
220 u8 opcode = 0, subsystem = 0;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000221
222 /* Just swap the status to host endian; mcc tag is opaquely copied
223 * from mcc_wrb */
224 be_dws_le_to_cpu(compl, 4);
225
Kalesh AP4c600052014-05-30 19:06:26 +0530226 base_status = base_status(compl->status);
227 addl_status = addl_status(compl->status);
Vasundhara Volam96c9b2e2014-05-30 19:06:25 +0530228
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000229 resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000230 if (resp_hdr) {
231 opcode = resp_hdr->opcode;
232 subsystem = resp_hdr->subsystem;
233 }
234
Sathya Perla559b6332014-05-30 19:06:27 +0530235 be_async_cmd_process(adapter, compl, resp_hdr);
Suresh Reddy5eeff632014-01-06 13:02:24 +0530236
Sathya Perla559b6332014-05-30 19:06:27 +0530237 if (base_status != MCC_STATUS_SUCCESS &&
238 !be_skip_err_log(opcode, base_status, addl_status)) {
Kalesh AP4c600052014-05-30 19:06:26 +0530239 if (base_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000240 dev_warn(&adapter->pdev->dev,
Vasundhara Volam522609f2012-08-28 20:37:44 +0000241 "VF is not privileged to issue opcode %d-%d\n",
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000242 opcode, subsystem);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000243 } else {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000244 dev_err(&adapter->pdev->dev,
245 "opcode %d-%d failed:status %d-%d\n",
Kalesh AP4c600052014-05-30 19:06:26 +0530246 opcode, subsystem, base_status, addl_status);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000247 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000248 }
Kalesh AP4c600052014-05-30 19:06:26 +0530249 return compl->status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000250}
251
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000252/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000253static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530254 struct be_mcc_compl *compl)
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000255{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530256 struct be_async_event_link_state *evt =
257 (struct be_async_event_link_state *)compl;
258
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000259 /* When link status changes, link speed must be re-queried from FW */
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000260 adapter->phy.link_speed = -1;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000261
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530262 /* On BEx the FW does not send a separate link status
263 * notification for physical and logical link.
264 * On other chips just process the logical link
265 * status notification
266 */
267 if (!BEx_chip(adapter) &&
Padmanabh Ratnakar2e177a52012-07-18 02:52:15 +0000268 !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
269 return;
270
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000271 /* For the initial link status do not rely on the ASYNC event as
272 * it may not be received in some cases.
273 */
274 if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530275 be_link_status_update(adapter,
276 evt->port_link_status & LINK_STATUS_MASK);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000277}
278
Vasundhara Volam21252372015-02-06 08:18:42 -0500279static void be_async_port_misconfig_event_process(struct be_adapter *adapter,
280 struct be_mcc_compl *compl)
281{
282 struct be_async_event_misconfig_port *evt =
283 (struct be_async_event_misconfig_port *)compl;
284 u32 sfp_mismatch_evt = le32_to_cpu(evt->event_data_word1);
285 struct device *dev = &adapter->pdev->dev;
286 u8 port_misconfig_evt;
287
288 port_misconfig_evt =
289 ((sfp_mismatch_evt >> (adapter->hba_port_num * 8)) & 0xff);
290
291 /* Log an error message that would allow a user to determine
292 * whether the SFPs have an issue
293 */
294 dev_info(dev, "Port %c: %s %s", adapter->port_name,
295 be_port_misconfig_evt_desc[port_misconfig_evt],
296 be_port_misconfig_remedy_desc[port_misconfig_evt]);
297
298 if (port_misconfig_evt == INCOMPATIBLE_SFP)
299 adapter->flags |= BE_FLAGS_EVT_INCOMPATIBLE_SFP;
300}
301
Somnath Koturcc4ce022010-10-21 07:11:14 -0700302/* Grp5 CoS Priority evt */
303static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530304 struct be_mcc_compl *compl)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700305{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530306 struct be_async_event_grp5_cos_priority *evt =
307 (struct be_async_event_grp5_cos_priority *)compl;
308
Somnath Koturcc4ce022010-10-21 07:11:14 -0700309 if (evt->valid) {
310 adapter->vlan_prio_bmap = evt->available_priority_bmap;
Sathya Perlafdf81bf2015-12-30 01:29:01 -0500311 adapter->recommended_prio_bits =
Somnath Koturcc4ce022010-10-21 07:11:14 -0700312 evt->reco_default_priority << VLAN_PRIO_SHIFT;
313 }
314}
315
Sathya Perla323ff712012-09-28 04:39:43 +0000316/* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
Somnath Koturcc4ce022010-10-21 07:11:14 -0700317static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530318 struct be_mcc_compl *compl)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700319{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530320 struct be_async_event_grp5_qos_link_speed *evt =
321 (struct be_async_event_grp5_qos_link_speed *)compl;
322
Sathya Perla323ff712012-09-28 04:39:43 +0000323 if (adapter->phy.link_speed >= 0 &&
324 evt->physical_port == adapter->port_num)
325 adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700326}
327
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000328/*Grp5 PVID evt*/
329static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530330 struct be_mcc_compl *compl)
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000331{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530332 struct be_async_event_grp5_pvid_state *evt =
333 (struct be_async_event_grp5_pvid_state *)compl;
334
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530335 if (evt->enabled) {
Somnath Kotur939cf302011-08-18 21:51:49 -0700336 adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530337 dev_info(&adapter->pdev->dev, "LPVID: %d\n", adapter->pvid);
338 } else {
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000339 adapter->pvid = 0;
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530340 }
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000341}
342
Venkata Duvvuru760c2952015-05-13 13:00:14 +0530343#define MGMT_ENABLE_MASK 0x4
344static void be_async_grp5_fw_control_process(struct be_adapter *adapter,
345 struct be_mcc_compl *compl)
346{
347 struct be_async_fw_control *evt = (struct be_async_fw_control *)compl;
348 u32 evt_dw1 = le32_to_cpu(evt->event_data_word1);
349
350 if (evt_dw1 & MGMT_ENABLE_MASK) {
351 adapter->flags |= BE_FLAGS_OS2BMC;
352 adapter->bmc_filt_mask = le32_to_cpu(evt->event_data_word2);
353 } else {
354 adapter->flags &= ~BE_FLAGS_OS2BMC;
355 }
356}
357
Somnath Koturcc4ce022010-10-21 07:11:14 -0700358static void be_async_grp5_evt_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530359 struct be_mcc_compl *compl)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700360{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530361 u8 event_type = (compl->flags >> ASYNC_EVENT_TYPE_SHIFT) &
362 ASYNC_EVENT_TYPE_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700363
364 switch (event_type) {
365 case ASYNC_EVENT_COS_PRIORITY:
Sathya Perla3acf19d2014-05-30 19:06:28 +0530366 be_async_grp5_cos_priority_process(adapter, compl);
367 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700368 case ASYNC_EVENT_QOS_SPEED:
Sathya Perla3acf19d2014-05-30 19:06:28 +0530369 be_async_grp5_qos_speed_process(adapter, compl);
370 break;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000371 case ASYNC_EVENT_PVID_STATE:
Sathya Perla3acf19d2014-05-30 19:06:28 +0530372 be_async_grp5_pvid_state_process(adapter, compl);
373 break;
Venkata Duvvuru760c2952015-05-13 13:00:14 +0530374 /* Async event to disable/enable os2bmc and/or mac-learning */
375 case ASYNC_EVENT_FW_CONTROL:
376 be_async_grp5_fw_control_process(adapter, compl);
377 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700378 default:
Somnath Koturcc4ce022010-10-21 07:11:14 -0700379 break;
380 }
381}
382
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000383static void be_async_dbg_evt_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530384 struct be_mcc_compl *cmp)
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000385{
386 u8 event_type = 0;
Kalesh AP504fbf12014-09-19 15:47:00 +0530387 struct be_async_event_qnq *evt = (struct be_async_event_qnq *)cmp;
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000388
Sathya Perla3acf19d2014-05-30 19:06:28 +0530389 event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
390 ASYNC_EVENT_TYPE_MASK;
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000391
392 switch (event_type) {
393 case ASYNC_DEBUG_EVENT_TYPE_QNQ:
394 if (evt->valid)
395 adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
396 adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
397 break;
398 default:
Vasundhara Volam05ccaa22013-08-06 09:27:19 +0530399 dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
400 event_type);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000401 break;
402 }
403}
404
Vasundhara Volam21252372015-02-06 08:18:42 -0500405static void be_async_sliport_evt_process(struct be_adapter *adapter,
406 struct be_mcc_compl *cmp)
407{
408 u8 event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
409 ASYNC_EVENT_TYPE_MASK;
410
411 if (event_type == ASYNC_EVENT_PORT_MISCONFIG)
412 be_async_port_misconfig_event_process(adapter, cmp);
413}
414
Sathya Perla3acf19d2014-05-30 19:06:28 +0530415static inline bool is_link_state_evt(u32 flags)
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000416{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530417 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
418 ASYNC_EVENT_CODE_LINK_STATE;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000419}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000420
Sathya Perla3acf19d2014-05-30 19:06:28 +0530421static inline bool is_grp5_evt(u32 flags)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700422{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530423 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
424 ASYNC_EVENT_CODE_GRP_5;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700425}
426
Sathya Perla3acf19d2014-05-30 19:06:28 +0530427static inline bool is_dbg_evt(u32 flags)
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000428{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530429 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
430 ASYNC_EVENT_CODE_QNQ;
431}
432
Vasundhara Volam21252372015-02-06 08:18:42 -0500433static inline bool is_sliport_evt(u32 flags)
434{
435 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
436 ASYNC_EVENT_CODE_SLIPORT;
437}
438
Sathya Perla3acf19d2014-05-30 19:06:28 +0530439static void be_mcc_event_process(struct be_adapter *adapter,
440 struct be_mcc_compl *compl)
441{
442 if (is_link_state_evt(compl->flags))
443 be_async_link_state_process(adapter, compl);
444 else if (is_grp5_evt(compl->flags))
445 be_async_grp5_evt_process(adapter, compl);
446 else if (is_dbg_evt(compl->flags))
447 be_async_dbg_evt_process(adapter, compl);
Vasundhara Volam21252372015-02-06 08:18:42 -0500448 else if (is_sliport_evt(compl->flags))
449 be_async_sliport_evt_process(adapter, compl);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000450}
451
Sathya Perlaefd2e402009-07-27 22:53:10 +0000452static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000453{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000454 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000455 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000456
457 if (be_mcc_compl_is_new(compl)) {
458 queue_tail_inc(mcc_cq);
459 return compl;
460 }
461 return NULL;
462}
463
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000464void be_async_mcc_enable(struct be_adapter *adapter)
465{
466 spin_lock_bh(&adapter->mcc_cq_lock);
467
468 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
469 adapter->mcc_obj.rearm_cq = true;
470
471 spin_unlock_bh(&adapter->mcc_cq_lock);
472}
473
474void be_async_mcc_disable(struct be_adapter *adapter)
475{
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000476 spin_lock_bh(&adapter->mcc_cq_lock);
477
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000478 adapter->mcc_obj.rearm_cq = false;
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000479 be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
480
481 spin_unlock_bh(&adapter->mcc_cq_lock);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000482}
483
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000484int be_process_mcc(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000485{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000486 struct be_mcc_compl *compl;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000487 int num = 0, status = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000488 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000489
Amerigo Wang072a9c42012-08-24 21:41:11 +0000490 spin_lock(&adapter->mcc_cq_lock);
Sathya Perla3acf19d2014-05-30 19:06:28 +0530491
Sathya Perla8788fdc2009-07-27 22:52:03 +0000492 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000493 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
Sathya Perla3acf19d2014-05-30 19:06:28 +0530494 be_mcc_event_process(adapter, compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700495 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perla3acf19d2014-05-30 19:06:28 +0530496 status = be_mcc_compl_process(adapter, compl);
497 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000498 }
499 be_mcc_compl_use(compl);
500 num++;
501 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700502
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000503 if (num)
504 be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
505
Amerigo Wang072a9c42012-08-24 21:41:11 +0000506 spin_unlock(&adapter->mcc_cq_lock);
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000507 return status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000508}
509
Sathya Perla6ac7b682009-06-18 00:05:54 +0000510/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700511static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000512{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700513#define mcc_timeout 120000 /* 12s timeout */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000514 int i, status = 0;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800515 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700516
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800517 for (i = 0; i < mcc_timeout; i++) {
Venkata Duvvuru954f6822015-05-13 13:00:13 +0530518 if (be_check_error(adapter, BE_ERROR_ANY))
Sathya Perla6589ade2011-11-10 19:18:00 +0000519 return -EIO;
520
Amerigo Wang072a9c42012-08-24 21:41:11 +0000521 local_bh_disable();
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000522 status = be_process_mcc(adapter);
Amerigo Wang072a9c42012-08-24 21:41:11 +0000523 local_bh_enable();
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800524
525 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000526 break;
527 udelay(100);
528 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700529 if (i == mcc_timeout) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000530 dev_err(&adapter->pdev->dev, "FW not responding\n");
Venkata Duvvuru954f6822015-05-13 13:00:13 +0530531 be_set_error(adapter, BE_ERROR_FW);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000532 return -EIO;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700533 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800534 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000535}
536
537/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700538static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000539{
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000540 int status;
541 struct be_mcc_wrb *wrb;
542 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
543 u16 index = mcc_obj->q.head;
544 struct be_cmd_resp_hdr *resp;
545
546 index_dec(&index, mcc_obj->q.len);
547 wrb = queue_index_node(&mcc_obj->q, index);
548
549 resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
550
Suresh Reddyefaa4082015-07-10 05:32:48 -0400551 status = be_mcc_notify(adapter);
552 if (status)
553 goto out;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000554
555 status = be_mcc_wait_compl(adapter);
556 if (status == -EIO)
557 goto out;
558
Kalesh AP4c600052014-05-30 19:06:26 +0530559 status = (resp->base_status |
560 ((resp->addl_status & CQE_ADDL_STATUS_MASK) <<
561 CQE_ADDL_STATUS_SHIFT));
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000562out:
563 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000564}
565
Sathya Perla5f0b8492009-07-27 22:52:56 +0000566static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700567{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000568 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700569 u32 ready;
570
571 do {
Venkata Duvvuru954f6822015-05-13 13:00:13 +0530572 if (be_check_error(adapter, BE_ERROR_ANY))
Sathya Perla6589ade2011-11-10 19:18:00 +0000573 return -EIO;
574
Sathya Perlacf588472010-02-14 21:22:01 +0000575 ready = ioread32(db);
Sathya Perla434b3642011-11-10 19:17:59 +0000576 if (ready == 0xffffffff)
Sathya Perlacf588472010-02-14 21:22:01 +0000577 return -1;
Sathya Perlacf588472010-02-14 21:22:01 +0000578
579 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700580 if (ready)
581 break;
582
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000583 if (msecs > 4000) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000584 dev_err(&adapter->pdev->dev, "FW not responding\n");
Venkata Duvvuru954f6822015-05-13 13:00:13 +0530585 be_set_error(adapter, BE_ERROR_FW);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000586 be_detect_error(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700587 return -1;
588 }
589
Sathya Perla1dbf53a2011-05-12 19:32:16 +0000590 msleep(1);
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000591 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700592 } while (true);
593
594 return 0;
595}
596
597/*
598 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000599 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700600 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700601static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700602{
603 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700604 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000605 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
606 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700607 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000608 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700609
Sathya Perlacf588472010-02-14 21:22:01 +0000610 /* wait for ready to be set */
611 status = be_mbox_db_ready_wait(adapter, db);
612 if (status != 0)
613 return status;
614
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700615 val |= MPU_MAILBOX_DB_HI_MASK;
616 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
617 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
618 iowrite32(val, db);
619
620 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000621 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700622 if (status != 0)
623 return status;
624
625 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700626 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
627 val |= (u32)(mbox_mem->dma >> 4) << 2;
628 iowrite32(val, db);
629
Sathya Perla5f0b8492009-07-27 22:52:56 +0000630 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700631 if (status != 0)
632 return status;
633
Sathya Perla5fb379e2009-06-18 00:02:59 +0000634 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000635 if (be_mcc_compl_is_new(compl)) {
636 status = be_mcc_compl_process(adapter, &mbox->compl);
637 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000638 if (status)
639 return status;
640 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000641 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700642 return -1;
643 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000644 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700645}
646
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000647static u16 be_POST_stage_get(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700648{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000649 u32 sem;
650
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000651 if (BEx_chip(adapter))
652 sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700653 else
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000654 pci_read_config_dword(adapter->pdev,
655 SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
656
657 return sem & POST_STAGE_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700658}
659
Gavin Shan87f20c22013-10-29 17:30:57 +0800660static int lancer_wait_ready(struct be_adapter *adapter)
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000661{
662#define SLIPORT_READY_TIMEOUT 30
663 u32 sliport_status;
Kalesh APe6732442015-01-20 03:51:46 -0500664 int i;
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000665
666 for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
667 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
668 if (sliport_status & SLIPORT_STATUS_RDY_MASK)
Sathya Perla9fa465c2015-02-23 04:20:13 -0500669 return 0;
670
671 if (sliport_status & SLIPORT_STATUS_ERR_MASK &&
672 !(sliport_status & SLIPORT_STATUS_RN_MASK))
673 return -EIO;
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000674
675 msleep(1000);
676 }
677
Sathya Perla9fa465c2015-02-23 04:20:13 -0500678 return sliport_status ? : -1;
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000679}
680
681int be_fw_wait_ready(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700682{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000683 u16 stage;
684 int status, timeout = 0;
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000685 struct device *dev = &adapter->pdev->dev;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700686
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000687 if (lancer_chip(adapter)) {
688 status = lancer_wait_ready(adapter);
Kalesh APe6732442015-01-20 03:51:46 -0500689 if (status) {
690 stage = status;
691 goto err;
692 }
693 return 0;
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000694 }
695
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000696 do {
Sathya Perlaca3de6b2015-02-23 04:20:10 -0500697 /* There's no means to poll POST state on BE2/3 VFs */
698 if (BEx_chip(adapter) && be_virtfn(adapter))
699 return 0;
700
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000701 stage = be_POST_stage_get(adapter);
Gavin Shan66d29cb2013-03-03 21:48:46 +0000702 if (stage == POST_STAGE_ARMFW_RDY)
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000703 return 0;
Gavin Shan66d29cb2013-03-03 21:48:46 +0000704
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530705 dev_info(dev, "Waiting for POST, %ds elapsed\n", timeout);
Gavin Shan66d29cb2013-03-03 21:48:46 +0000706 if (msleep_interruptible(2000)) {
707 dev_err(dev, "Waiting for POST aborted\n");
708 return -EINTR;
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000709 }
Gavin Shan66d29cb2013-03-03 21:48:46 +0000710 timeout += 2;
Somnath Kotur3ab81b52011-10-03 08:10:57 +0000711 } while (timeout < 60);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700712
Kalesh APe6732442015-01-20 03:51:46 -0500713err:
714 dev_err(dev, "POST timeout; stage=%#x\n", stage);
Sathya Perla9fa465c2015-02-23 04:20:13 -0500715 return -ETIMEDOUT;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700716}
717
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700718static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
719{
720 return &wrb->payload.sgl[0];
721}
722
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530723static inline void fill_wrb_tags(struct be_mcc_wrb *wrb, unsigned long addr)
Sathya Perlabea50982013-08-27 16:57:33 +0530724{
725 wrb->tag0 = addr & 0xFFFFFFFF;
726 wrb->tag1 = upper_32_bits(addr);
727}
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700728
729/* Don't touch the hdr after it's prepared */
Somnath Kotur106df1e2011-10-27 07:12:13 +0000730/* mem will be NULL for embedded commands */
731static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530732 u8 subsystem, u8 opcode, int cmd_len,
733 struct be_mcc_wrb *wrb,
734 struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700735{
Somnath Kotur106df1e2011-10-27 07:12:13 +0000736 struct be_sge *sge;
737
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700738 req_hdr->opcode = opcode;
739 req_hdr->subsystem = subsystem;
740 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000741 req_hdr->version = 0;
Sathya Perlabea50982013-08-27 16:57:33 +0530742 fill_wrb_tags(wrb, (ulong) req_hdr);
Somnath Kotur106df1e2011-10-27 07:12:13 +0000743 wrb->payload_length = cmd_len;
744 if (mem) {
745 wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
746 MCC_WRB_SGE_CNT_SHIFT;
747 sge = nonembedded_sgl(wrb);
748 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
749 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
750 sge->len = cpu_to_le32(mem->size);
751 } else
752 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
753 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700754}
755
756static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530757 struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700758{
759 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
760 u64 dma = (u64)mem->dma;
761
762 for (i = 0; i < buf_pages; i++) {
763 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
764 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
765 dma += PAGE_SIZE_4K;
766 }
767}
768
Sathya Perlab31c50a2009-09-17 10:30:13 -0700769static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700770{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700771 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
772 struct be_mcc_wrb *wrb
773 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
774 memset(wrb, 0, sizeof(*wrb));
775 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700776}
777
Sathya Perlab31c50a2009-09-17 10:30:13 -0700778static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000779{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700780 struct be_queue_info *mccq = &adapter->mcc_obj.q;
781 struct be_mcc_wrb *wrb;
782
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +0000783 if (!mccq->created)
784 return NULL;
785
Vasundhara Volam4d277122013-04-21 23:28:15 +0000786 if (atomic_read(&mccq->used) >= mccq->len)
Sathya Perla713d03942009-11-22 22:02:45 +0000787 return NULL;
Sathya Perla713d03942009-11-22 22:02:45 +0000788
Sathya Perlab31c50a2009-09-17 10:30:13 -0700789 wrb = queue_head_node(mccq);
790 queue_head_inc(mccq);
791 atomic_inc(&mccq->used);
792 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000793 return wrb;
794}
795
Sathya Perlabea50982013-08-27 16:57:33 +0530796static bool use_mcc(struct be_adapter *adapter)
797{
798 return adapter->mcc_obj.q.created;
799}
800
801/* Must be used only in process context */
802static int be_cmd_lock(struct be_adapter *adapter)
803{
804 if (use_mcc(adapter)) {
805 spin_lock_bh(&adapter->mcc_lock);
806 return 0;
807 } else {
808 return mutex_lock_interruptible(&adapter->mbox_lock);
809 }
810}
811
812/* Must be used only in process context */
813static void be_cmd_unlock(struct be_adapter *adapter)
814{
815 if (use_mcc(adapter))
816 spin_unlock_bh(&adapter->mcc_lock);
817 else
818 return mutex_unlock(&adapter->mbox_lock);
819}
820
821static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
822 struct be_mcc_wrb *wrb)
823{
824 struct be_mcc_wrb *dest_wrb;
825
826 if (use_mcc(adapter)) {
827 dest_wrb = wrb_from_mccq(adapter);
828 if (!dest_wrb)
829 return NULL;
830 } else {
831 dest_wrb = wrb_from_mbox(adapter);
832 }
833
834 memcpy(dest_wrb, wrb, sizeof(*wrb));
835 if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
836 fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));
837
838 return dest_wrb;
839}
840
841/* Must be used only in process context */
842static int be_cmd_notify_wait(struct be_adapter *adapter,
843 struct be_mcc_wrb *wrb)
844{
845 struct be_mcc_wrb *dest_wrb;
846 int status;
847
848 status = be_cmd_lock(adapter);
849 if (status)
850 return status;
851
852 dest_wrb = be_cmd_copy(adapter, wrb);
Suresh Reddy0c884562015-10-12 03:47:18 -0400853 if (!dest_wrb) {
854 status = -EBUSY;
855 goto unlock;
856 }
Sathya Perlabea50982013-08-27 16:57:33 +0530857
858 if (use_mcc(adapter))
859 status = be_mcc_notify_wait(adapter);
860 else
861 status = be_mbox_notify_wait(adapter);
862
863 if (!status)
864 memcpy(wrb, dest_wrb, sizeof(*wrb));
865
Suresh Reddy0c884562015-10-12 03:47:18 -0400866unlock:
Sathya Perlabea50982013-08-27 16:57:33 +0530867 be_cmd_unlock(adapter);
868 return status;
869}
870
Sathya Perla2243e2e2009-11-22 22:02:03 +0000871/* Tell fw we're about to start firing cmds by writing a
872 * special pattern across the wrb hdr; uses mbox
873 */
874int be_cmd_fw_init(struct be_adapter *adapter)
875{
876 u8 *wrb;
877 int status;
878
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000879 if (lancer_chip(adapter))
880 return 0;
881
Ivan Vecera29849612010-12-14 05:43:19 +0000882 if (mutex_lock_interruptible(&adapter->mbox_lock))
883 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000884
885 wrb = (u8 *)wrb_from_mbox(adapter);
Sathya Perla359a9722010-12-01 01:03:36 +0000886 *wrb++ = 0xFF;
887 *wrb++ = 0x12;
888 *wrb++ = 0x34;
889 *wrb++ = 0xFF;
890 *wrb++ = 0xFF;
891 *wrb++ = 0x56;
892 *wrb++ = 0x78;
893 *wrb = 0xFF;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000894
895 status = be_mbox_notify_wait(adapter);
896
Ivan Vecera29849612010-12-14 05:43:19 +0000897 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000898 return status;
899}
900
901/* Tell fw we're done with firing cmds by writing a
902 * special pattern across the wrb hdr; uses mbox
903 */
904int be_cmd_fw_clean(struct be_adapter *adapter)
905{
906 u8 *wrb;
907 int status;
908
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000909 if (lancer_chip(adapter))
910 return 0;
911
Ivan Vecera29849612010-12-14 05:43:19 +0000912 if (mutex_lock_interruptible(&adapter->mbox_lock))
913 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000914
915 wrb = (u8 *)wrb_from_mbox(adapter);
916 *wrb++ = 0xFF;
917 *wrb++ = 0xAA;
918 *wrb++ = 0xBB;
919 *wrb++ = 0xFF;
920 *wrb++ = 0xFF;
921 *wrb++ = 0xCC;
922 *wrb++ = 0xDD;
923 *wrb = 0xFF;
924
925 status = be_mbox_notify_wait(adapter);
926
Ivan Vecera29849612010-12-14 05:43:19 +0000927 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000928 return status;
929}
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000930
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530931int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700932{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700933 struct be_mcc_wrb *wrb;
934 struct be_cmd_req_eq_create *req;
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530935 struct be_dma_mem *q_mem = &eqo->q.dma_mem;
936 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700937
Ivan Vecera29849612010-12-14 05:43:19 +0000938 if (mutex_lock_interruptible(&adapter->mbox_lock))
939 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700940
941 wrb = wrb_from_mbox(adapter);
942 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700943
Somnath Kotur106df1e2011-10-27 07:12:13 +0000944 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530945 OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb,
946 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700947
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530948 /* Support for EQ_CREATEv2 available only SH-R onwards */
949 if (!(BEx_chip(adapter) || lancer_chip(adapter)))
950 ver = 2;
951
952 req->hdr.version = ver;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700953 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
954
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700955 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
956 /* 4byte eqe*/
957 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
958 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530959 __ilog2_u32(eqo->q.len / 256));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700960 be_dws_cpu_to_le(req->context, sizeof(req->context));
961
962 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
963
Sathya Perlab31c50a2009-09-17 10:30:13 -0700964 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700965 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700966 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +0530967
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530968 eqo->q.id = le16_to_cpu(resp->eq_id);
969 eqo->msix_idx =
970 (ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
971 eqo->q.created = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700972 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700973
Ivan Vecera29849612010-12-14 05:43:19 +0000974 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700975 return status;
976}
977
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000978/* Use MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000979int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla5ee49792012-09-28 04:39:41 +0000980 bool permanent, u32 if_handle, u32 pmac_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700981{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700982 struct be_mcc_wrb *wrb;
983 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700984 int status;
985
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000986 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700987
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000988 wrb = wrb_from_mccq(adapter);
989 if (!wrb) {
990 status = -EBUSY;
991 goto err;
992 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700993 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700994
Somnath Kotur106df1e2011-10-27 07:12:13 +0000995 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530996 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb,
997 NULL);
Sathya Perla5ee49792012-09-28 04:39:41 +0000998 req->type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700999 if (permanent) {
1000 req->permanent = 1;
1001 } else {
Kalesh AP504fbf12014-09-19 15:47:00 +05301002 req->if_id = cpu_to_le16((u16)if_handle);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001003 req->pmac_id = cpu_to_le32(pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001004 req->permanent = 0;
1005 }
1006
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001007 status = be_mcc_notify_wait(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001008 if (!status) {
1009 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301010
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001011 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001012 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001013
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001014err:
1015 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001016 return status;
1017}
1018
Sathya Perlab31c50a2009-09-17 10:30:13 -07001019/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001020int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301021 u32 if_id, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001022{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001023 struct be_mcc_wrb *wrb;
1024 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001025 int status;
1026
Sathya Perlab31c50a2009-09-17 10:30:13 -07001027 spin_lock_bh(&adapter->mcc_lock);
1028
1029 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001030 if (!wrb) {
1031 status = -EBUSY;
1032 goto err;
1033 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001034 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001035
Somnath Kotur106df1e2011-10-27 07:12:13 +00001036 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301037 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb,
1038 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001039
Ajit Khapardef8617e02011-02-11 13:36:37 +00001040 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001041 req->if_id = cpu_to_le32(if_id);
1042 memcpy(req->mac_address, mac_addr, ETH_ALEN);
1043
Sathya Perlab31c50a2009-09-17 10:30:13 -07001044 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001045 if (!status) {
1046 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301047
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001048 *pmac_id = le32_to_cpu(resp->pmac_id);
1049 }
1050
Sathya Perla713d03942009-11-22 22:02:45 +00001051err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001052 spin_unlock_bh(&adapter->mcc_lock);
Somnath Koture3a7ae22011-10-27 07:14:05 +00001053
1054 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
1055 status = -EPERM;
1056
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001057 return status;
1058}
1059
Sathya Perlab31c50a2009-09-17 10:30:13 -07001060/* Uses synchronous MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001061int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001062{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001063 struct be_mcc_wrb *wrb;
1064 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001065 int status;
1066
Sathya Perla30128032011-11-10 19:17:57 +00001067 if (pmac_id == -1)
1068 return 0;
1069
Sathya Perlab31c50a2009-09-17 10:30:13 -07001070 spin_lock_bh(&adapter->mcc_lock);
1071
1072 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001073 if (!wrb) {
1074 status = -EBUSY;
1075 goto err;
1076 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001077 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001078
Somnath Kotur106df1e2011-10-27 07:12:13 +00001079 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Kalesh APcd3307aa2014-09-19 15:47:02 +05301080 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req),
1081 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001082
Ajit Khapardef8617e02011-02-11 13:36:37 +00001083 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001084 req->if_id = cpu_to_le32(if_id);
1085 req->pmac_id = cpu_to_le32(pmac_id);
1086
Sathya Perlab31c50a2009-09-17 10:30:13 -07001087 status = be_mcc_notify_wait(adapter);
1088
Sathya Perla713d03942009-11-22 22:02:45 +00001089err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001090 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001091 return status;
1092}
1093
Sathya Perlab31c50a2009-09-17 10:30:13 -07001094/* Uses Mbox */
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001095int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301096 struct be_queue_info *eq, bool no_delay, int coalesce_wm)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001097{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001098 struct be_mcc_wrb *wrb;
1099 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001100 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001101 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001102 int status;
1103
Ivan Vecera29849612010-12-14 05:43:19 +00001104 if (mutex_lock_interruptible(&adapter->mbox_lock))
1105 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001106
1107 wrb = wrb_from_mbox(adapter);
1108 req = embedded_payload(wrb);
1109 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001110
Somnath Kotur106df1e2011-10-27 07:12:13 +00001111 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301112 OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb,
1113 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001114
1115 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001116
1117 if (BEx_chip(adapter)) {
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001118 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301119 coalesce_wm);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001120 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301121 ctxt, no_delay);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001122 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301123 __ilog2_u32(cq->len / 256));
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001124 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001125 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
1126 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001127 } else {
1128 req->hdr.version = 2;
1129 req->page_size = 1; /* 1 for 4K */
Ajit Khaparde09e83a92013-11-22 12:51:20 -06001130
1131 /* coalesce-wm field in this cmd is not relevant to Lancer.
1132 * Lancer uses COMMON_MODIFY_CQ to set this field
1133 */
1134 if (!lancer_chip(adapter))
1135 AMAP_SET_BITS(struct amap_cq_context_v2, coalescwm,
1136 ctxt, coalesce_wm);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001137 AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301138 no_delay);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001139 AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301140 __ilog2_u32(cq->len / 256));
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001141 AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301142 AMAP_SET_BITS(struct amap_cq_context_v2, eventable, ctxt, 1);
1143 AMAP_SET_BITS(struct amap_cq_context_v2, eqid, ctxt, eq->id);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001144 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001145
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001146 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1147
1148 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1149
Sathya Perlab31c50a2009-09-17 10:30:13 -07001150 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001151 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -07001152 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301153
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001154 cq->id = le16_to_cpu(resp->cq_id);
1155 cq->created = true;
1156 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001157
Ivan Vecera29849612010-12-14 05:43:19 +00001158 mutex_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001159
1160 return status;
1161}
1162
1163static u32 be_encoded_q_len(int q_len)
1164{
1165 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
Kalesh AP03d28ff2014-09-19 15:46:56 +05301166
Sathya Perla5fb379e2009-06-18 00:02:59 +00001167 if (len_encoded == 16)
1168 len_encoded = 0;
1169 return len_encoded;
1170}
1171
Jingoo Han4188e7d2013-08-05 18:02:02 +09001172static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301173 struct be_queue_info *mccq,
1174 struct be_queue_info *cq)
Sathya Perla5fb379e2009-06-18 00:02:59 +00001175{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001176 struct be_mcc_wrb *wrb;
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001177 struct be_cmd_req_mcc_ext_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001178 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001179 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001180 int status;
1181
Ivan Vecera29849612010-12-14 05:43:19 +00001182 if (mutex_lock_interruptible(&adapter->mbox_lock))
1183 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001184
1185 wrb = wrb_from_mbox(adapter);
1186 req = embedded_payload(wrb);
1187 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001188
Somnath Kotur106df1e2011-10-27 07:12:13 +00001189 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301190 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb,
1191 NULL);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001192
Ajit Khaparded4a2ac32010-03-11 01:35:59 +00001193 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301194 if (BEx_chip(adapter)) {
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001195 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1196 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301197 be_encoded_q_len(mccq->len));
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001198 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301199 } else {
1200 req->hdr.version = 1;
1201 req->cq_id = cpu_to_le16(cq->id);
1202
1203 AMAP_SET_BITS(struct amap_mcc_context_v1, ring_size, ctxt,
1204 be_encoded_q_len(mccq->len));
1205 AMAP_SET_BITS(struct amap_mcc_context_v1, valid, ctxt, 1);
1206 AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_id,
1207 ctxt, cq->id);
1208 AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_valid,
1209 ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001210 }
1211
Vasundhara Volam21252372015-02-06 08:18:42 -05001212 /* Subscribe to Link State, Sliport Event and Group 5 Events
1213 * (bits 1, 5 and 17 set)
1214 */
1215 req->async_event_bitmap[0] =
1216 cpu_to_le32(BIT(ASYNC_EVENT_CODE_LINK_STATE) |
1217 BIT(ASYNC_EVENT_CODE_GRP_5) |
1218 BIT(ASYNC_EVENT_CODE_QNQ) |
1219 BIT(ASYNC_EVENT_CODE_SLIPORT));
1220
Sathya Perla5fb379e2009-06-18 00:02:59 +00001221 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1222
1223 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1224
Sathya Perlab31c50a2009-09-17 10:30:13 -07001225 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001226 if (!status) {
1227 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301228
Sathya Perla5fb379e2009-06-18 00:02:59 +00001229 mccq->id = le16_to_cpu(resp->id);
1230 mccq->created = true;
1231 }
Ivan Vecera29849612010-12-14 05:43:19 +00001232 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001233
1234 return status;
1235}
1236
Jingoo Han4188e7d2013-08-05 18:02:02 +09001237static int be_cmd_mccq_org_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301238 struct be_queue_info *mccq,
1239 struct be_queue_info *cq)
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001240{
1241 struct be_mcc_wrb *wrb;
1242 struct be_cmd_req_mcc_create *req;
1243 struct be_dma_mem *q_mem = &mccq->dma_mem;
1244 void *ctxt;
1245 int status;
1246
1247 if (mutex_lock_interruptible(&adapter->mbox_lock))
1248 return -1;
1249
1250 wrb = wrb_from_mbox(adapter);
1251 req = embedded_payload(wrb);
1252 ctxt = &req->context;
1253
Somnath Kotur106df1e2011-10-27 07:12:13 +00001254 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301255 OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb,
1256 NULL);
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001257
1258 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1259
1260 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1261 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301262 be_encoded_q_len(mccq->len));
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001263 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1264
1265 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1266
1267 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1268
1269 status = be_mbox_notify_wait(adapter);
1270 if (!status) {
1271 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301272
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001273 mccq->id = le16_to_cpu(resp->id);
1274 mccq->created = true;
1275 }
1276
1277 mutex_unlock(&adapter->mbox_lock);
1278 return status;
1279}
1280
1281int be_cmd_mccq_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301282 struct be_queue_info *mccq, struct be_queue_info *cq)
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001283{
1284 int status;
1285
1286 status = be_cmd_mccq_ext_create(adapter, mccq, cq);
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301287 if (status && BEx_chip(adapter)) {
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001288 dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
1289 "or newer to avoid conflicting priorities between NIC "
1290 "and FCoE traffic");
1291 status = be_cmd_mccq_org_create(adapter, mccq, cq);
1292 }
1293 return status;
1294}
1295
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001296int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001297{
Sathya Perla77071332013-08-27 16:57:34 +05301298 struct be_mcc_wrb wrb = {0};
Sathya Perlab31c50a2009-09-17 10:30:13 -07001299 struct be_cmd_req_eth_tx_create *req;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001300 struct be_queue_info *txq = &txo->q;
1301 struct be_queue_info *cq = &txo->cq;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001302 struct be_dma_mem *q_mem = &txq->dma_mem;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001303 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001304
Sathya Perla77071332013-08-27 16:57:34 +05301305 req = embedded_payload(&wrb);
Somnath Kotur106df1e2011-10-27 07:12:13 +00001306 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301307 OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001308
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001309 if (lancer_chip(adapter)) {
1310 req->hdr.version = 1;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001311 } else if (BEx_chip(adapter)) {
1312 if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
1313 req->hdr.version = 2;
1314 } else { /* For SH */
1315 req->hdr.version = 2;
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001316 }
1317
Vasundhara Volam81b02652013-10-01 15:59:57 +05301318 if (req->hdr.version > 0)
1319 req->if_id = cpu_to_le16(adapter->if_handle);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001320 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
1321 req->ulp_num = BE_ULP1_NUM;
1322 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001323 req->cq_id = cpu_to_le16(cq->id);
1324 req->queue_size = be_encoded_q_len(txq->len);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001325 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001326 ver = req->hdr.version;
1327
Sathya Perla77071332013-08-27 16:57:34 +05301328 status = be_cmd_notify_wait(adapter, &wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001329 if (!status) {
Sathya Perla77071332013-08-27 16:57:34 +05301330 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301331
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001332 txq->id = le16_to_cpu(resp->cid);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001333 if (ver == 2)
1334 txo->db_offset = le32_to_cpu(resp->db_offset);
1335 else
1336 txo->db_offset = DB_TXULP1_OFFSET;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001337 txq->created = true;
1338 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001339
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001340 return status;
1341}
1342
Sathya Perla482c9e72011-06-29 23:33:17 +00001343/* Uses MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001344int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301345 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
1346 u32 if_id, u32 rss, u8 *rss_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001347{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001348 struct be_mcc_wrb *wrb;
1349 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001350 struct be_dma_mem *q_mem = &rxq->dma_mem;
1351 int status;
1352
Sathya Perla482c9e72011-06-29 23:33:17 +00001353 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001354
Sathya Perla482c9e72011-06-29 23:33:17 +00001355 wrb = wrb_from_mccq(adapter);
1356 if (!wrb) {
1357 status = -EBUSY;
1358 goto err;
1359 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001360 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001361
Somnath Kotur106df1e2011-10-27 07:12:13 +00001362 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301363 OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001364
1365 req->cq_id = cpu_to_le16(cq_id);
1366 req->frag_size = fls(frag_size) - 1;
1367 req->num_pages = 2;
1368 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1369 req->interface_id = cpu_to_le32(if_id);
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001370 req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001371 req->rss_queue = cpu_to_le32(rss);
1372
Sathya Perla482c9e72011-06-29 23:33:17 +00001373 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001374 if (!status) {
1375 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301376
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001377 rxq->id = le16_to_cpu(resp->id);
1378 rxq->created = true;
Sathya Perla3abcded2010-10-03 22:12:27 -07001379 *rss_id = resp->rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001380 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001381
Sathya Perla482c9e72011-06-29 23:33:17 +00001382err:
1383 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001384 return status;
1385}
1386
Sathya Perlab31c50a2009-09-17 10:30:13 -07001387/* Generic destroyer function for all types of queues
1388 * Uses Mbox
1389 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001390int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301391 int queue_type)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001392{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001393 struct be_mcc_wrb *wrb;
1394 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001395 u8 subsys = 0, opcode = 0;
1396 int status;
1397
Ivan Vecera29849612010-12-14 05:43:19 +00001398 if (mutex_lock_interruptible(&adapter->mbox_lock))
1399 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001400
Sathya Perlab31c50a2009-09-17 10:30:13 -07001401 wrb = wrb_from_mbox(adapter);
1402 req = embedded_payload(wrb);
1403
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001404 switch (queue_type) {
1405 case QTYPE_EQ:
1406 subsys = CMD_SUBSYSTEM_COMMON;
1407 opcode = OPCODE_COMMON_EQ_DESTROY;
1408 break;
1409 case QTYPE_CQ:
1410 subsys = CMD_SUBSYSTEM_COMMON;
1411 opcode = OPCODE_COMMON_CQ_DESTROY;
1412 break;
1413 case QTYPE_TXQ:
1414 subsys = CMD_SUBSYSTEM_ETH;
1415 opcode = OPCODE_ETH_TX_DESTROY;
1416 break;
1417 case QTYPE_RXQ:
1418 subsys = CMD_SUBSYSTEM_ETH;
1419 opcode = OPCODE_ETH_RX_DESTROY;
1420 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001421 case QTYPE_MCCQ:
1422 subsys = CMD_SUBSYSTEM_COMMON;
1423 opcode = OPCODE_COMMON_MCC_DESTROY;
1424 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001425 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +00001426 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001427 }
Ajit Khaparded744b442009-12-03 06:12:06 +00001428
Somnath Kotur106df1e2011-10-27 07:12:13 +00001429 be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301430 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001431 req->id = cpu_to_le16(q->id);
1432
Sathya Perlab31c50a2009-09-17 10:30:13 -07001433 status = be_mbox_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001434 q->created = false;
Sathya Perla5f0b8492009-07-27 22:52:56 +00001435
Ivan Vecera29849612010-12-14 05:43:19 +00001436 mutex_unlock(&adapter->mbox_lock);
Sathya Perla482c9e72011-06-29 23:33:17 +00001437 return status;
1438}
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001439
Sathya Perla482c9e72011-06-29 23:33:17 +00001440/* Uses MCC */
1441int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
1442{
1443 struct be_mcc_wrb *wrb;
1444 struct be_cmd_req_q_destroy *req;
1445 int status;
1446
1447 spin_lock_bh(&adapter->mcc_lock);
1448
1449 wrb = wrb_from_mccq(adapter);
1450 if (!wrb) {
1451 status = -EBUSY;
1452 goto err;
1453 }
1454 req = embedded_payload(wrb);
1455
Somnath Kotur106df1e2011-10-27 07:12:13 +00001456 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301457 OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
Sathya Perla482c9e72011-06-29 23:33:17 +00001458 req->id = cpu_to_le16(q->id);
1459
1460 status = be_mcc_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001461 q->created = false;
Sathya Perla482c9e72011-06-29 23:33:17 +00001462
1463err:
1464 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001465 return status;
1466}
1467
Sathya Perlab31c50a2009-09-17 10:30:13 -07001468/* Create an rx filtering policy configuration on an i/f
Sathya Perlabea50982013-08-27 16:57:33 +05301469 * Will use MBOX only if MCCQ has not been created.
Sathya Perlab31c50a2009-09-17 10:30:13 -07001470 */
Sathya Perla73d540f2009-10-14 20:20:42 +00001471int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001472 u32 *if_handle, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001473{
Sathya Perlabea50982013-08-27 16:57:33 +05301474 struct be_mcc_wrb wrb = {0};
Sathya Perlab31c50a2009-09-17 10:30:13 -07001475 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001476 int status;
1477
Sathya Perlabea50982013-08-27 16:57:33 +05301478 req = embedded_payload(&wrb);
Somnath Kotur106df1e2011-10-27 07:12:13 +00001479 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301480 OPCODE_COMMON_NTWK_INTERFACE_CREATE,
1481 sizeof(*req), &wrb, NULL);
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001482 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +00001483 req->capability_flags = cpu_to_le32(cap_flags);
1484 req->enable_flags = cpu_to_le32(en_flags);
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001485 req->pmac_invalid = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001486
Sathya Perlabea50982013-08-27 16:57:33 +05301487 status = be_cmd_notify_wait(adapter, &wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001488 if (!status) {
Sathya Perlabea50982013-08-27 16:57:33 +05301489 struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301490
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001491 *if_handle = le32_to_cpu(resp->interface_id);
Sathya Perlab5bb9772013-07-23 15:25:01 +05301492
1493 /* Hack to retrieve VF's pmac-id on BE3 */
Kalesh AP18c57c72015-05-06 05:30:38 -04001494 if (BE3_chip(adapter) && be_virtfn(adapter))
Sathya Perlab5bb9772013-07-23 15:25:01 +05301495 adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001496 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001497 return status;
1498}
1499
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001500/* Uses MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001501int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001502{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001503 struct be_mcc_wrb *wrb;
1504 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001505 int status;
1506
Sathya Perla30128032011-11-10 19:17:57 +00001507 if (interface_id == -1)
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001508 return 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001509
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001510 spin_lock_bh(&adapter->mcc_lock);
1511
1512 wrb = wrb_from_mccq(adapter);
1513 if (!wrb) {
1514 status = -EBUSY;
1515 goto err;
1516 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001517 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001518
Somnath Kotur106df1e2011-10-27 07:12:13 +00001519 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301520 OPCODE_COMMON_NTWK_INTERFACE_DESTROY,
1521 sizeof(*req), wrb, NULL);
Ajit Khaparde658681f2011-02-11 13:34:46 +00001522 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001523 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001524
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001525 status = be_mcc_notify_wait(adapter);
1526err:
1527 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001528 return status;
1529}
1530
1531/* Get stats is a non embedded command: the request is not embedded inside
1532 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -07001533 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001534 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001535int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001536{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001537 struct be_mcc_wrb *wrb;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001538 struct be_cmd_req_hdr *hdr;
Sathya Perla713d03942009-11-22 22:02:45 +00001539 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001540
Sathya Perlab31c50a2009-09-17 10:30:13 -07001541 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001542
Sathya Perlab31c50a2009-09-17 10:30:13 -07001543 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001544 if (!wrb) {
1545 status = -EBUSY;
1546 goto err;
1547 }
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001548 hdr = nonemb_cmd->va;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001549
Somnath Kotur106df1e2011-10-27 07:12:13 +00001550 be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301551 OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb,
1552 nonemb_cmd);
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001553
Sathya Perlaca34fe32012-11-06 17:48:56 +00001554 /* version 1 of the cmd is not supported only by BE2 */
Ajit Khaparde61000862013-10-03 16:16:33 -05001555 if (BE2_chip(adapter))
1556 hdr->version = 0;
1557 if (BE3_chip(adapter) || lancer_chip(adapter))
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001558 hdr->version = 1;
Ajit Khaparde61000862013-10-03 16:16:33 -05001559 else
1560 hdr->version = 2;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001561
Suresh Reddyefaa4082015-07-10 05:32:48 -04001562 status = be_mcc_notify(adapter);
1563 if (status)
1564 goto err;
1565
Ajit Khapardeb2aebe62011-02-20 11:41:39 +00001566 adapter->stats_cmd_sent = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001567
Sathya Perla713d03942009-11-22 22:02:45 +00001568err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001569 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001570 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001571}
1572
Selvin Xavier005d5692011-05-16 07:36:35 +00001573/* Lancer Stats */
1574int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301575 struct be_dma_mem *nonemb_cmd)
Selvin Xavier005d5692011-05-16 07:36:35 +00001576{
Selvin Xavier005d5692011-05-16 07:36:35 +00001577 struct be_mcc_wrb *wrb;
1578 struct lancer_cmd_req_pport_stats *req;
Selvin Xavier005d5692011-05-16 07:36:35 +00001579 int status = 0;
1580
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001581 if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
1582 CMD_SUBSYSTEM_ETH))
1583 return -EPERM;
1584
Selvin Xavier005d5692011-05-16 07:36:35 +00001585 spin_lock_bh(&adapter->mcc_lock);
1586
1587 wrb = wrb_from_mccq(adapter);
1588 if (!wrb) {
1589 status = -EBUSY;
1590 goto err;
1591 }
1592 req = nonemb_cmd->va;
Selvin Xavier005d5692011-05-16 07:36:35 +00001593
Somnath Kotur106df1e2011-10-27 07:12:13 +00001594 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301595 OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size,
1596 wrb, nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001597
Padmanabh Ratnakard51ebd32012-04-25 01:46:52 +00001598 req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
Selvin Xavier005d5692011-05-16 07:36:35 +00001599 req->cmd_params.params.reset_stats = 0;
1600
Suresh Reddyefaa4082015-07-10 05:32:48 -04001601 status = be_mcc_notify(adapter);
1602 if (status)
1603 goto err;
1604
Selvin Xavier005d5692011-05-16 07:36:35 +00001605 adapter->stats_cmd_sent = true;
1606
1607err:
1608 spin_unlock_bh(&adapter->mcc_lock);
1609 return status;
1610}
1611
Sathya Perla323ff712012-09-28 04:39:43 +00001612static int be_mac_to_link_speed(int mac_speed)
1613{
1614 switch (mac_speed) {
1615 case PHY_LINK_SPEED_ZERO:
1616 return 0;
1617 case PHY_LINK_SPEED_10MBPS:
1618 return 10;
1619 case PHY_LINK_SPEED_100MBPS:
1620 return 100;
1621 case PHY_LINK_SPEED_1GBPS:
1622 return 1000;
1623 case PHY_LINK_SPEED_10GBPS:
1624 return 10000;
Vasundhara Volamb971f842013-08-06 09:27:15 +05301625 case PHY_LINK_SPEED_20GBPS:
1626 return 20000;
1627 case PHY_LINK_SPEED_25GBPS:
1628 return 25000;
1629 case PHY_LINK_SPEED_40GBPS:
1630 return 40000;
Sathya Perla323ff712012-09-28 04:39:43 +00001631 }
1632 return 0;
1633}
1634
1635/* Uses synchronous mcc
1636 * Returns link_speed in Mbps
1637 */
1638int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
1639 u8 *link_status, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001640{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001641 struct be_mcc_wrb *wrb;
1642 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001643 int status;
1644
Sathya Perlab31c50a2009-09-17 10:30:13 -07001645 spin_lock_bh(&adapter->mcc_lock);
1646
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001647 if (link_status)
1648 *link_status = LINK_DOWN;
1649
Sathya Perlab31c50a2009-09-17 10:30:13 -07001650 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001651 if (!wrb) {
1652 status = -EBUSY;
1653 goto err;
1654 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001655 req = embedded_payload(wrb);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001656
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001657 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301658 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY,
1659 sizeof(*req), wrb, NULL);
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001660
Sathya Perlaca34fe32012-11-06 17:48:56 +00001661 /* version 1 of the cmd is not supported only by BE2 */
1662 if (!BE2_chip(adapter))
Padmanabh Ratnakardaad6162011-11-16 02:03:45 +00001663 req->hdr.version = 1;
1664
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001665 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001666
Sathya Perlab31c50a2009-09-17 10:30:13 -07001667 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001668 if (!status) {
1669 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301670
Sathya Perla323ff712012-09-28 04:39:43 +00001671 if (link_speed) {
1672 *link_speed = resp->link_speed ?
1673 le16_to_cpu(resp->link_speed) * 10 :
1674 be_mac_to_link_speed(resp->mac_speed);
1675
1676 if (!resp->logical_link_status)
1677 *link_speed = 0;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001678 }
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001679 if (link_status)
1680 *link_status = resp->logical_link_status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001681 }
1682
Sathya Perla713d03942009-11-22 22:02:45 +00001683err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001684 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001685 return status;
1686}
1687
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001688/* Uses synchronous mcc */
1689int be_cmd_get_die_temperature(struct be_adapter *adapter)
1690{
1691 struct be_mcc_wrb *wrb;
1692 struct be_cmd_req_get_cntl_addnl_attribs *req;
Vasundhara Volam117affe2013-08-06 09:27:20 +05301693 int status = 0;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001694
1695 spin_lock_bh(&adapter->mcc_lock);
1696
1697 wrb = wrb_from_mccq(adapter);
1698 if (!wrb) {
1699 status = -EBUSY;
1700 goto err;
1701 }
1702 req = embedded_payload(wrb);
1703
Somnath Kotur106df1e2011-10-27 07:12:13 +00001704 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301705 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES,
1706 sizeof(*req), wrb, NULL);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001707
Suresh Reddyefaa4082015-07-10 05:32:48 -04001708 status = be_mcc_notify(adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001709err:
1710 spin_unlock_bh(&adapter->mcc_lock);
1711 return status;
1712}
1713
Somnath Kotur311fddc2011-03-16 21:22:43 +00001714/* Uses synchronous mcc */
1715int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
1716{
1717 struct be_mcc_wrb *wrb;
1718 struct be_cmd_req_get_fat *req;
1719 int status;
1720
1721 spin_lock_bh(&adapter->mcc_lock);
1722
1723 wrb = wrb_from_mccq(adapter);
1724 if (!wrb) {
1725 status = -EBUSY;
1726 goto err;
1727 }
1728 req = embedded_payload(wrb);
1729
Somnath Kotur106df1e2011-10-27 07:12:13 +00001730 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301731 OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb,
1732 NULL);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001733 req->fat_operation = cpu_to_le32(QUERY_FAT);
1734 status = be_mcc_notify_wait(adapter);
1735 if (!status) {
1736 struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301737
Somnath Kotur311fddc2011-03-16 21:22:43 +00001738 if (log_size && resp->log_size)
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001739 *log_size = le32_to_cpu(resp->log_size) -
1740 sizeof(u32);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001741 }
1742err:
1743 spin_unlock_bh(&adapter->mcc_lock);
1744 return status;
1745}
1746
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301747int be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
Somnath Kotur311fddc2011-03-16 21:22:43 +00001748{
1749 struct be_dma_mem get_fat_cmd;
1750 struct be_mcc_wrb *wrb;
1751 struct be_cmd_req_get_fat *req;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001752 u32 offset = 0, total_size, buf_size,
1753 log_offset = sizeof(u32), payload_len;
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301754 int status = 0;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001755
1756 if (buf_len == 0)
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301757 return -EIO;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001758
1759 total_size = buf_len;
1760
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001761 get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05301762 get_fat_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
1763 get_fat_cmd.size,
1764 &get_fat_cmd.dma, GFP_ATOMIC);
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001765 if (!get_fat_cmd.va) {
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001766 dev_err(&adapter->pdev->dev,
Kalesh APcd3307aa2014-09-19 15:47:02 +05301767 "Memory allocation failure while reading FAT data\n");
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301768 return -ENOMEM;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001769 }
1770
Somnath Kotur311fddc2011-03-16 21:22:43 +00001771 spin_lock_bh(&adapter->mcc_lock);
1772
Somnath Kotur311fddc2011-03-16 21:22:43 +00001773 while (total_size) {
1774 buf_size = min(total_size, (u32)60*1024);
1775 total_size -= buf_size;
1776
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001777 wrb = wrb_from_mccq(adapter);
1778 if (!wrb) {
1779 status = -EBUSY;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001780 goto err;
1781 }
1782 req = get_fat_cmd.va;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001783
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001784 payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
Somnath Kotur106df1e2011-10-27 07:12:13 +00001785 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301786 OPCODE_COMMON_MANAGE_FAT, payload_len,
1787 wrb, &get_fat_cmd);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001788
1789 req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
1790 req->read_log_offset = cpu_to_le32(log_offset);
1791 req->read_log_length = cpu_to_le32(buf_size);
1792 req->data_buffer_size = cpu_to_le32(buf_size);
1793
1794 status = be_mcc_notify_wait(adapter);
1795 if (!status) {
1796 struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
Kalesh AP03d28ff2014-09-19 15:46:56 +05301797
Somnath Kotur311fddc2011-03-16 21:22:43 +00001798 memcpy(buf + offset,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301799 resp->data_buffer,
1800 le32_to_cpu(resp->read_log_length));
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001801 } else {
Somnath Kotur311fddc2011-03-16 21:22:43 +00001802 dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001803 goto err;
1804 }
Somnath Kotur311fddc2011-03-16 21:22:43 +00001805 offset += buf_size;
1806 log_offset += buf_size;
1807 }
1808err:
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05301809 dma_free_coherent(&adapter->pdev->dev, get_fat_cmd.size,
1810 get_fat_cmd.va, get_fat_cmd.dma);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001811 spin_unlock_bh(&adapter->mcc_lock);
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301812 return status;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001813}
1814
Sathya Perla04b71172011-09-27 13:30:27 -04001815/* Uses synchronous mcc */
Kalesh APe97e3cd2014-07-17 16:20:26 +05301816int be_cmd_get_fw_ver(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001817{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001818 struct be_mcc_wrb *wrb;
1819 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001820 int status;
1821
Sathya Perla04b71172011-09-27 13:30:27 -04001822 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001823
Sathya Perla04b71172011-09-27 13:30:27 -04001824 wrb = wrb_from_mccq(adapter);
1825 if (!wrb) {
1826 status = -EBUSY;
1827 goto err;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001828 }
1829
Sathya Perla04b71172011-09-27 13:30:27 -04001830 req = embedded_payload(wrb);
Sathya Perla04b71172011-09-27 13:30:27 -04001831
Somnath Kotur106df1e2011-10-27 07:12:13 +00001832 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301833 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb,
1834 NULL);
Sathya Perla04b71172011-09-27 13:30:27 -04001835 status = be_mcc_notify_wait(adapter);
1836 if (!status) {
1837 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
Sathya Perlaacbafeb2014-09-02 09:56:46 +05301838
Vasundhara Volam242eb472014-09-12 17:39:15 +05301839 strlcpy(adapter->fw_ver, resp->firmware_version_string,
1840 sizeof(adapter->fw_ver));
1841 strlcpy(adapter->fw_on_flash, resp->fw_on_flash_version_string,
1842 sizeof(adapter->fw_on_flash));
Sathya Perla04b71172011-09-27 13:30:27 -04001843 }
1844err:
1845 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001846 return status;
1847}
1848
Sathya Perlab31c50a2009-09-17 10:30:13 -07001849/* set the EQ delay interval of an EQ to specified value
1850 * Uses async mcc
1851 */
Kalesh APb502ae82014-09-19 15:46:51 +05301852static int __be_cmd_modify_eqd(struct be_adapter *adapter,
1853 struct be_set_eqd *set_eqd, int num)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001854{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001855 struct be_mcc_wrb *wrb;
1856 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla2632baf2013-10-01 16:00:00 +05301857 int status = 0, i;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001858
Sathya Perlab31c50a2009-09-17 10:30:13 -07001859 spin_lock_bh(&adapter->mcc_lock);
1860
1861 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001862 if (!wrb) {
1863 status = -EBUSY;
1864 goto err;
1865 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001866 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001867
Somnath Kotur106df1e2011-10-27 07:12:13 +00001868 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301869 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb,
1870 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001871
Sathya Perla2632baf2013-10-01 16:00:00 +05301872 req->num_eq = cpu_to_le32(num);
1873 for (i = 0; i < num; i++) {
1874 req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
1875 req->set_eqd[i].phase = 0;
1876 req->set_eqd[i].delay_multiplier =
1877 cpu_to_le32(set_eqd[i].delay_multiplier);
1878 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001879
Suresh Reddyefaa4082015-07-10 05:32:48 -04001880 status = be_mcc_notify(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001881err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001882 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001883 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001884}
1885
Kalesh AP93676702014-09-12 17:39:20 +05301886int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
1887 int num)
1888{
1889 int num_eqs, i = 0;
1890
Suresh Reddyc8ba4ad02015-03-20 06:28:24 -04001891 while (num) {
1892 num_eqs = min(num, 8);
1893 __be_cmd_modify_eqd(adapter, &set_eqd[i], num_eqs);
1894 i += num_eqs;
1895 num -= num_eqs;
Kalesh AP93676702014-09-12 17:39:20 +05301896 }
1897
1898 return 0;
1899}
1900
Sathya Perlab31c50a2009-09-17 10:30:13 -07001901/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001902int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Vasundhara Volam435452a2015-03-20 06:28:23 -04001903 u32 num, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001904{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001905 struct be_mcc_wrb *wrb;
1906 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001907 int status;
1908
Sathya Perlab31c50a2009-09-17 10:30:13 -07001909 spin_lock_bh(&adapter->mcc_lock);
1910
1911 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001912 if (!wrb) {
1913 status = -EBUSY;
1914 goto err;
1915 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001916 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001917
Somnath Kotur106df1e2011-10-27 07:12:13 +00001918 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301919 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req),
1920 wrb, NULL);
Vasundhara Volam435452a2015-03-20 06:28:23 -04001921 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001922
1923 req->interface_id = if_id;
Ajit Khaparde012bd382013-11-18 10:44:24 -06001924 req->untagged = BE_IF_FLAGS_UNTAGGED & be_if_cap_flags(adapter) ? 1 : 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001925 req->num_vlan = num;
Kalesh AP4d567d92014-05-09 13:29:17 +05301926 memcpy(req->normal_vlan, vtag_array,
1927 req->num_vlan * sizeof(vtag_array[0]));
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001928
Sathya Perlab31c50a2009-09-17 10:30:13 -07001929 status = be_mcc_notify_wait(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001930err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001931 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001932 return status;
1933}
1934
Sathya Perlaac34b742015-02-06 08:18:40 -05001935static int __be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001936{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001937 struct be_mcc_wrb *wrb;
Sathya Perla5b8821b2011-08-02 19:57:44 +00001938 struct be_dma_mem *mem = &adapter->rx_filter;
1939 struct be_cmd_req_rx_filter *req = mem->va;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001940 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001941
Sathya Perla8788fdc2009-07-27 22:52:03 +00001942 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001943
Sathya Perlab31c50a2009-09-17 10:30:13 -07001944 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001945 if (!wrb) {
1946 status = -EBUSY;
1947 goto err;
1948 }
Sathya Perla5b8821b2011-08-02 19:57:44 +00001949 memset(req, 0, sizeof(*req));
Somnath Kotur106df1e2011-10-27 07:12:13 +00001950 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301951 OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
1952 wrb, mem);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001953
Sathya Perla5b8821b2011-08-02 19:57:44 +00001954 req->if_id = cpu_to_le32(adapter->if_handle);
Sathya Perlaac34b742015-02-06 08:18:40 -05001955 req->if_flags_mask = cpu_to_le32(flags);
1956 req->if_flags = (value == ON) ? req->if_flags_mask : 0;
Ajit Khaparded9d604f2013-09-27 15:17:58 -05001957
Sathya Perlaac34b742015-02-06 08:18:40 -05001958 if (flags & BE_IF_FLAGS_MULTICAST) {
Sathya Perla5b8821b2011-08-02 19:57:44 +00001959 struct netdev_hw_addr *ha;
1960 int i = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001961
Padmanabh Ratnakar1610c792011-11-03 01:49:27 +00001962 /* Reset mcast promisc mode if already set by setting mask
1963 * and not setting flags field
1964 */
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001965 req->if_flags_mask |=
1966 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
Sathya Perla92bf14a2013-08-27 16:57:32 +05301967 be_if_cap_flags(adapter));
Padmanabh Ratnakar016f97b2011-11-03 01:49:13 +00001968 req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
Sathya Perla5b8821b2011-08-02 19:57:44 +00001969 netdev_for_each_mc_addr(ha, adapter->netdev)
1970 memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
1971 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001972
Sathya Perlab6588872015-09-03 07:41:53 -04001973 status = be_mcc_notify_wait(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001974err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001975 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001976 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001977}
1978
Sathya Perlaac34b742015-02-06 08:18:40 -05001979int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
1980{
1981 struct device *dev = &adapter->pdev->dev;
1982
1983 if ((flags & be_if_cap_flags(adapter)) != flags) {
1984 dev_warn(dev, "Cannot set rx filter flags 0x%x\n", flags);
1985 dev_warn(dev, "Interface is capable of 0x%x flags only\n",
1986 be_if_cap_flags(adapter));
1987 }
1988 flags &= be_if_cap_flags(adapter);
Kalesh AP196e3732015-10-12 03:47:21 -04001989 if (!flags)
1990 return -ENOTSUPP;
Sathya Perlaac34b742015-02-06 08:18:40 -05001991
1992 return __be_cmd_rx_filter(adapter, flags, value);
1993}
1994
Sathya Perlab31c50a2009-09-17 10:30:13 -07001995/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001996int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001997{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001998 struct be_mcc_wrb *wrb;
1999 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002000 int status;
2001
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002002 if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
2003 CMD_SUBSYSTEM_COMMON))
2004 return -EPERM;
2005
Sathya Perlab31c50a2009-09-17 10:30:13 -07002006 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002007
Sathya Perlab31c50a2009-09-17 10:30:13 -07002008 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002009 if (!wrb) {
2010 status = -EBUSY;
2011 goto err;
2012 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07002013 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002014
Somnath Kotur106df1e2011-10-27 07:12:13 +00002015 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302016 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req),
2017 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002018
Suresh Reddyb29812c2014-09-12 17:39:17 +05302019 req->hdr.version = 1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002020 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
2021 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
2022
Sathya Perlab31c50a2009-09-17 10:30:13 -07002023 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002024
Sathya Perla713d03942009-11-22 22:02:45 +00002025err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07002026 spin_unlock_bh(&adapter->mcc_lock);
Suresh Reddyb29812c2014-09-12 17:39:17 +05302027
2028 if (base_status(status) == MCC_STATUS_FEATURE_NOT_SUPPORTED)
2029 return -EOPNOTSUPP;
2030
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002031 return status;
2032}
2033
Sathya Perlab31c50a2009-09-17 10:30:13 -07002034/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00002035int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002036{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002037 struct be_mcc_wrb *wrb;
2038 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002039 int status;
2040
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002041 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
2042 CMD_SUBSYSTEM_COMMON))
2043 return -EPERM;
2044
Sathya Perlab31c50a2009-09-17 10:30:13 -07002045 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002046
Sathya Perlab31c50a2009-09-17 10:30:13 -07002047 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002048 if (!wrb) {
2049 status = -EBUSY;
2050 goto err;
2051 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07002052 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002053
Somnath Kotur106df1e2011-10-27 07:12:13 +00002054 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302055 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req),
2056 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002057
Sathya Perlab31c50a2009-09-17 10:30:13 -07002058 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002059 if (!status) {
2060 struct be_cmd_resp_get_flow_control *resp =
2061 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302062
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002063 *tx_fc = le16_to_cpu(resp->tx_flow_control);
2064 *rx_fc = le16_to_cpu(resp->rx_flow_control);
2065 }
2066
Sathya Perla713d03942009-11-22 22:02:45 +00002067err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07002068 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002069 return status;
2070}
2071
Sathya Perlab31c50a2009-09-17 10:30:13 -07002072/* Uses mbox */
Kalesh APe97e3cd2014-07-17 16:20:26 +05302073int be_cmd_query_fw_cfg(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002074{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002075 struct be_mcc_wrb *wrb;
2076 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002077 int status;
2078
Ivan Vecera29849612010-12-14 05:43:19 +00002079 if (mutex_lock_interruptible(&adapter->mbox_lock))
2080 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002081
Sathya Perlab31c50a2009-09-17 10:30:13 -07002082 wrb = wrb_from_mbox(adapter);
2083 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002084
Somnath Kotur106df1e2011-10-27 07:12:13 +00002085 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302086 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG,
2087 sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002088
Sathya Perlab31c50a2009-09-17 10:30:13 -07002089 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002090 if (!status) {
2091 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302092
Kalesh APe97e3cd2014-07-17 16:20:26 +05302093 adapter->port_num = le32_to_cpu(resp->phys_port);
2094 adapter->function_mode = le32_to_cpu(resp->function_mode);
2095 adapter->function_caps = le32_to_cpu(resp->function_caps);
2096 adapter->asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
Sathya Perlaacbafeb2014-09-02 09:56:46 +05302097 dev_info(&adapter->pdev->dev,
2098 "FW config: function_mode=0x%x, function_caps=0x%x\n",
2099 adapter->function_mode, adapter->function_caps);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002100 }
2101
Ivan Vecera29849612010-12-14 05:43:19 +00002102 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002103 return status;
2104}
sarveshwarb14074ea2009-08-05 13:05:24 -07002105
Sathya Perlab31c50a2009-09-17 10:30:13 -07002106/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07002107int be_cmd_reset_function(struct be_adapter *adapter)
2108{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002109 struct be_mcc_wrb *wrb;
2110 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07002111 int status;
2112
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00002113 if (lancer_chip(adapter)) {
Sathya Perla9fa465c2015-02-23 04:20:13 -05002114 iowrite32(SLI_PORT_CONTROL_IP_MASK,
2115 adapter->db + SLIPORT_CONTROL_OFFSET);
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00002116 status = lancer_wait_ready(adapter);
Sathya Perla9fa465c2015-02-23 04:20:13 -05002117 if (status)
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00002118 dev_err(&adapter->pdev->dev,
2119 "Adapter in non recoverable error\n");
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00002120 return status;
2121 }
2122
Ivan Vecera29849612010-12-14 05:43:19 +00002123 if (mutex_lock_interruptible(&adapter->mbox_lock))
2124 return -1;
sarveshwarb14074ea2009-08-05 13:05:24 -07002125
Sathya Perlab31c50a2009-09-17 10:30:13 -07002126 wrb = wrb_from_mbox(adapter);
2127 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07002128
Somnath Kotur106df1e2011-10-27 07:12:13 +00002129 be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302130 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb,
2131 NULL);
sarveshwarb14074ea2009-08-05 13:05:24 -07002132
Sathya Perlab31c50a2009-09-17 10:30:13 -07002133 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07002134
Ivan Vecera29849612010-12-14 05:43:19 +00002135 mutex_unlock(&adapter->mbox_lock);
sarveshwarb14074ea2009-08-05 13:05:24 -07002136 return status;
2137}
Ajit Khaparde84517482009-09-04 03:12:16 +00002138
Suresh Reddy594ad542013-04-25 23:03:20 +00002139int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
Ben Hutchings33cb0fa2014-05-15 02:01:23 +01002140 u32 rss_hash_opts, u16 table_size, const u8 *rss_hkey)
Sathya Perla3abcded2010-10-03 22:12:27 -07002141{
2142 struct be_mcc_wrb *wrb;
2143 struct be_cmd_req_rss_config *req;
Sathya Perla3abcded2010-10-03 22:12:27 -07002144 int status;
2145
Vasundhara Volamda1388d2014-01-06 13:02:23 +05302146 if (!(be_if_cap_flags(adapter) & BE_IF_FLAGS_RSS))
2147 return 0;
2148
Kalesh APb51aa362014-05-09 13:29:19 +05302149 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07002150
Kalesh APb51aa362014-05-09 13:29:19 +05302151 wrb = wrb_from_mccq(adapter);
2152 if (!wrb) {
2153 status = -EBUSY;
2154 goto err;
2155 }
Sathya Perla3abcded2010-10-03 22:12:27 -07002156 req = embedded_payload(wrb);
2157
Somnath Kotur106df1e2011-10-27 07:12:13 +00002158 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302159 OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla3abcded2010-10-03 22:12:27 -07002160
2161 req->if_id = cpu_to_le32(adapter->if_handle);
Suresh Reddy594ad542013-04-25 23:03:20 +00002162 req->enable_rss = cpu_to_le16(rss_hash_opts);
Sathya Perla3abcded2010-10-03 22:12:27 -07002163 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
Suresh Reddy594ad542013-04-25 23:03:20 +00002164
Kalesh APb51aa362014-05-09 13:29:19 +05302165 if (!BEx_chip(adapter))
Suresh Reddy594ad542013-04-25 23:03:20 +00002166 req->hdr.version = 1;
2167
Sathya Perla3abcded2010-10-03 22:12:27 -07002168 memcpy(req->cpu_table, rsstable, table_size);
Venkata Duvvurue2557872014-04-21 15:38:00 +05302169 memcpy(req->hash, rss_hkey, RSS_HASH_KEY_LEN);
Sathya Perla3abcded2010-10-03 22:12:27 -07002170 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
2171
Kalesh APb51aa362014-05-09 13:29:19 +05302172 status = be_mcc_notify_wait(adapter);
2173err:
2174 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07002175 return status;
2176}
2177
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002178/* Uses sync mcc */
2179int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302180 u8 bcn, u8 sts, u8 state)
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002181{
2182 struct be_mcc_wrb *wrb;
2183 struct be_cmd_req_enable_disable_beacon *req;
2184 int status;
2185
2186 spin_lock_bh(&adapter->mcc_lock);
2187
2188 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002189 if (!wrb) {
2190 status = -EBUSY;
2191 goto err;
2192 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002193 req = embedded_payload(wrb);
2194
Somnath Kotur106df1e2011-10-27 07:12:13 +00002195 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302196 OPCODE_COMMON_ENABLE_DISABLE_BEACON,
2197 sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002198
2199 req->port_num = port_num;
2200 req->beacon_state = state;
2201 req->beacon_duration = bcn;
2202 req->status_duration = sts;
2203
2204 status = be_mcc_notify_wait(adapter);
2205
Sathya Perla713d03942009-11-22 22:02:45 +00002206err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002207 spin_unlock_bh(&adapter->mcc_lock);
2208 return status;
2209}
2210
2211/* Uses sync mcc */
2212int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
2213{
2214 struct be_mcc_wrb *wrb;
2215 struct be_cmd_req_get_beacon_state *req;
2216 int status;
2217
2218 spin_lock_bh(&adapter->mcc_lock);
2219
2220 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002221 if (!wrb) {
2222 status = -EBUSY;
2223 goto err;
2224 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002225 req = embedded_payload(wrb);
2226
Somnath Kotur106df1e2011-10-27 07:12:13 +00002227 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302228 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req),
2229 wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002230
2231 req->port_num = port_num;
2232
2233 status = be_mcc_notify_wait(adapter);
2234 if (!status) {
2235 struct be_cmd_resp_get_beacon_state *resp =
2236 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302237
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002238 *state = resp->beacon_state;
2239 }
2240
Sathya Perla713d03942009-11-22 22:02:45 +00002241err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002242 spin_unlock_bh(&adapter->mcc_lock);
2243 return status;
2244}
2245
Mark Leonarde36edd92014-09-12 17:39:18 +05302246/* Uses sync mcc */
2247int be_cmd_read_port_transceiver_data(struct be_adapter *adapter,
2248 u8 page_num, u8 *data)
2249{
2250 struct be_dma_mem cmd;
2251 struct be_mcc_wrb *wrb;
2252 struct be_cmd_req_port_type *req;
2253 int status;
2254
2255 if (page_num > TR_PAGE_A2)
2256 return -EINVAL;
2257
2258 cmd.size = sizeof(struct be_cmd_resp_port_type);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05302259 cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
2260 GFP_ATOMIC);
Mark Leonarde36edd92014-09-12 17:39:18 +05302261 if (!cmd.va) {
2262 dev_err(&adapter->pdev->dev, "Memory allocation failed\n");
2263 return -ENOMEM;
2264 }
Mark Leonarde36edd92014-09-12 17:39:18 +05302265
2266 spin_lock_bh(&adapter->mcc_lock);
2267
2268 wrb = wrb_from_mccq(adapter);
2269 if (!wrb) {
2270 status = -EBUSY;
2271 goto err;
2272 }
2273 req = cmd.va;
2274
2275 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2276 OPCODE_COMMON_READ_TRANSRECV_DATA,
2277 cmd.size, wrb, &cmd);
2278
2279 req->port = cpu_to_le32(adapter->hba_port_num);
2280 req->page_num = cpu_to_le32(page_num);
2281 status = be_mcc_notify_wait(adapter);
2282 if (!status) {
2283 struct be_cmd_resp_port_type *resp = cmd.va;
2284
2285 memcpy(data, resp->page_data, PAGE_DATA_LEN);
2286 }
2287err:
2288 spin_unlock_bh(&adapter->mcc_lock);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05302289 dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
Mark Leonarde36edd92014-09-12 17:39:18 +05302290 return status;
2291}
2292
Suresh Reddya23113b2015-12-30 01:28:59 -05002293static int lancer_cmd_write_object(struct be_adapter *adapter,
2294 struct be_dma_mem *cmd, u32 data_size,
2295 u32 data_offset, const char *obj_name,
2296 u32 *data_written, u8 *change_status,
2297 u8 *addn_status)
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002298{
2299 struct be_mcc_wrb *wrb;
2300 struct lancer_cmd_req_write_object *req;
2301 struct lancer_cmd_resp_write_object *resp;
2302 void *ctxt = NULL;
2303 int status;
2304
2305 spin_lock_bh(&adapter->mcc_lock);
2306 adapter->flash_status = 0;
2307
2308 wrb = wrb_from_mccq(adapter);
2309 if (!wrb) {
2310 status = -EBUSY;
2311 goto err_unlock;
2312 }
2313
2314 req = embedded_payload(wrb);
2315
Somnath Kotur106df1e2011-10-27 07:12:13 +00002316 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302317 OPCODE_COMMON_WRITE_OBJECT,
2318 sizeof(struct lancer_cmd_req_write_object), wrb,
2319 NULL);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002320
2321 ctxt = &req->context;
2322 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302323 write_length, ctxt, data_size);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002324
2325 if (data_size == 0)
2326 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302327 eof, ctxt, 1);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002328 else
2329 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302330 eof, ctxt, 0);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002331
2332 be_dws_cpu_to_le(ctxt, sizeof(req->context));
2333 req->write_offset = cpu_to_le32(data_offset);
Vasundhara Volam242eb472014-09-12 17:39:15 +05302334 strlcpy(req->object_name, obj_name, sizeof(req->object_name));
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002335 req->descriptor_count = cpu_to_le32(1);
2336 req->buf_len = cpu_to_le32(data_size);
2337 req->addr_low = cpu_to_le32((cmd->dma +
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302338 sizeof(struct lancer_cmd_req_write_object))
2339 & 0xFFFFFFFF);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002340 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
2341 sizeof(struct lancer_cmd_req_write_object)));
2342
Suresh Reddyefaa4082015-07-10 05:32:48 -04002343 status = be_mcc_notify(adapter);
2344 if (status)
2345 goto err_unlock;
2346
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002347 spin_unlock_bh(&adapter->mcc_lock);
2348
Suresh Reddy5eeff632014-01-06 13:02:24 +05302349 if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
Somnath Kotur701962d2013-05-02 03:36:34 +00002350 msecs_to_jiffies(60000)))
Kalesh APfd451602014-07-17 16:20:21 +05302351 status = -ETIMEDOUT;
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002352 else
2353 status = adapter->flash_status;
2354
2355 resp = embedded_payload(wrb);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002356 if (!status) {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002357 *data_written = le32_to_cpu(resp->actual_write_len);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002358 *change_status = resp->change_status;
2359 } else {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002360 *addn_status = resp->additional_status;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002361 }
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002362
2363 return status;
2364
2365err_unlock:
2366 spin_unlock_bh(&adapter->mcc_lock);
2367 return status;
2368}
2369
Ravikumar Nelavelli6809cee2014-09-12 17:39:19 +05302370int be_cmd_query_cable_type(struct be_adapter *adapter)
2371{
2372 u8 page_data[PAGE_DATA_LEN];
2373 int status;
2374
2375 status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
2376 page_data);
2377 if (!status) {
2378 switch (adapter->phy.interface_type) {
2379 case PHY_TYPE_QSFP:
2380 adapter->phy.cable_type =
2381 page_data[QSFP_PLUS_CABLE_TYPE_OFFSET];
2382 break;
2383 case PHY_TYPE_SFP_PLUS_10GB:
2384 adapter->phy.cable_type =
2385 page_data[SFP_PLUS_CABLE_TYPE_OFFSET];
2386 break;
2387 default:
2388 adapter->phy.cable_type = 0;
2389 break;
2390 }
2391 }
2392 return status;
2393}
2394
Vasundhara Volam21252372015-02-06 08:18:42 -05002395int be_cmd_query_sfp_info(struct be_adapter *adapter)
2396{
2397 u8 page_data[PAGE_DATA_LEN];
2398 int status;
2399
2400 status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
2401 page_data);
2402 if (!status) {
2403 strlcpy(adapter->phy.vendor_name, page_data +
2404 SFP_VENDOR_NAME_OFFSET, SFP_VENDOR_NAME_LEN - 1);
2405 strlcpy(adapter->phy.vendor_pn,
2406 page_data + SFP_VENDOR_PN_OFFSET,
2407 SFP_VENDOR_NAME_LEN - 1);
2408 }
2409
2410 return status;
2411}
2412
Suresh Reddya23113b2015-12-30 01:28:59 -05002413static int lancer_cmd_delete_object(struct be_adapter *adapter,
2414 const char *obj_name)
Kalesh APf0613382014-08-01 17:47:32 +05302415{
2416 struct lancer_cmd_req_delete_object *req;
2417 struct be_mcc_wrb *wrb;
2418 int status;
2419
2420 spin_lock_bh(&adapter->mcc_lock);
2421
2422 wrb = wrb_from_mccq(adapter);
2423 if (!wrb) {
2424 status = -EBUSY;
2425 goto err;
2426 }
2427
2428 req = embedded_payload(wrb);
2429
2430 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2431 OPCODE_COMMON_DELETE_OBJECT,
2432 sizeof(*req), wrb, NULL);
2433
Vasundhara Volam242eb472014-09-12 17:39:15 +05302434 strlcpy(req->object_name, obj_name, sizeof(req->object_name));
Kalesh APf0613382014-08-01 17:47:32 +05302435
2436 status = be_mcc_notify_wait(adapter);
2437err:
2438 spin_unlock_bh(&adapter->mcc_lock);
2439 return status;
2440}
2441
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002442int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302443 u32 data_size, u32 data_offset, const char *obj_name,
2444 u32 *data_read, u32 *eof, u8 *addn_status)
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002445{
2446 struct be_mcc_wrb *wrb;
2447 struct lancer_cmd_req_read_object *req;
2448 struct lancer_cmd_resp_read_object *resp;
2449 int status;
2450
2451 spin_lock_bh(&adapter->mcc_lock);
2452
2453 wrb = wrb_from_mccq(adapter);
2454 if (!wrb) {
2455 status = -EBUSY;
2456 goto err_unlock;
2457 }
2458
2459 req = embedded_payload(wrb);
2460
2461 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302462 OPCODE_COMMON_READ_OBJECT,
2463 sizeof(struct lancer_cmd_req_read_object), wrb,
2464 NULL);
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002465
2466 req->desired_read_len = cpu_to_le32(data_size);
2467 req->read_offset = cpu_to_le32(data_offset);
2468 strcpy(req->object_name, obj_name);
2469 req->descriptor_count = cpu_to_le32(1);
2470 req->buf_len = cpu_to_le32(data_size);
2471 req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
2472 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
2473
2474 status = be_mcc_notify_wait(adapter);
2475
2476 resp = embedded_payload(wrb);
2477 if (!status) {
2478 *data_read = le32_to_cpu(resp->actual_read_len);
2479 *eof = le32_to_cpu(resp->eof);
2480 } else {
2481 *addn_status = resp->additional_status;
2482 }
2483
2484err_unlock:
2485 spin_unlock_bh(&adapter->mcc_lock);
2486 return status;
2487}
2488
Suresh Reddya23113b2015-12-30 01:28:59 -05002489static int be_cmd_write_flashrom(struct be_adapter *adapter,
2490 struct be_dma_mem *cmd, u32 flash_type,
2491 u32 flash_opcode, u32 img_offset, u32 buf_size)
Ajit Khaparde84517482009-09-04 03:12:16 +00002492{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002493 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002494 struct be_cmd_write_flashrom *req;
Ajit Khaparde84517482009-09-04 03:12:16 +00002495 int status;
2496
Sathya Perlab31c50a2009-09-17 10:30:13 -07002497 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002498 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002499
2500 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002501 if (!wrb) {
2502 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002503 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00002504 }
2505 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002506
Somnath Kotur106df1e2011-10-27 07:12:13 +00002507 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302508 OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb,
2509 cmd);
Ajit Khaparde84517482009-09-04 03:12:16 +00002510
2511 req->params.op_type = cpu_to_le32(flash_type);
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002512 if (flash_type == OPTYPE_OFFSET_SPECIFIED)
2513 req->params.offset = cpu_to_le32(img_offset);
2514
Ajit Khaparde84517482009-09-04 03:12:16 +00002515 req->params.op_code = cpu_to_le32(flash_opcode);
2516 req->params.data_buf_size = cpu_to_le32(buf_size);
2517
Suresh Reddyefaa4082015-07-10 05:32:48 -04002518 status = be_mcc_notify(adapter);
2519 if (status)
2520 goto err_unlock;
2521
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002522 spin_unlock_bh(&adapter->mcc_lock);
2523
Suresh Reddy5eeff632014-01-06 13:02:24 +05302524 if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
2525 msecs_to_jiffies(40000)))
Kalesh APfd451602014-07-17 16:20:21 +05302526 status = -ETIMEDOUT;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002527 else
2528 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00002529
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002530 return status;
2531
2532err_unlock:
2533 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00002534 return status;
2535}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002536
Suresh Reddya23113b2015-12-30 01:28:59 -05002537static int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
2538 u16 img_optype, u32 img_offset, u32 crc_offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002539{
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002540 struct be_cmd_read_flash_crc *req;
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002541 struct be_mcc_wrb *wrb;
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002542 int status;
2543
2544 spin_lock_bh(&adapter->mcc_lock);
2545
2546 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002547 if (!wrb) {
2548 status = -EBUSY;
2549 goto err;
2550 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002551 req = embedded_payload(wrb);
2552
Somnath Kotur106df1e2011-10-27 07:12:13 +00002553 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002554 OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
2555 wrb, NULL);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002556
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002557 req->params.op_type = cpu_to_le32(img_optype);
2558 if (img_optype == OPTYPE_OFFSET_SPECIFIED)
2559 req->params.offset = cpu_to_le32(img_offset + crc_offset);
2560 else
2561 req->params.offset = cpu_to_le32(crc_offset);
2562
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002563 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00002564 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002565
2566 status = be_mcc_notify_wait(adapter);
2567 if (!status)
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002568 memcpy(flashed_crc, req->crc, 4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002569
Sathya Perla713d03942009-11-22 22:02:45 +00002570err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002571 spin_unlock_bh(&adapter->mcc_lock);
2572 return status;
2573}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002574
Suresh Reddya23113b2015-12-30 01:28:59 -05002575static char flash_cookie[2][16] = {"*** SE FLAS", "H DIRECTORY *** "};
2576
2577static bool phy_flashing_required(struct be_adapter *adapter)
2578{
2579 return (adapter->phy.phy_type == PHY_TYPE_TN_8022 &&
2580 adapter->phy.interface_type == PHY_TYPE_BASET_10GB);
2581}
2582
2583static bool is_comp_in_ufi(struct be_adapter *adapter,
2584 struct flash_section_info *fsec, int type)
2585{
2586 int i = 0, img_type = 0;
2587 struct flash_section_info_g2 *fsec_g2 = NULL;
2588
2589 if (BE2_chip(adapter))
2590 fsec_g2 = (struct flash_section_info_g2 *)fsec;
2591
2592 for (i = 0; i < MAX_FLASH_COMP; i++) {
2593 if (fsec_g2)
2594 img_type = le32_to_cpu(fsec_g2->fsec_entry[i].type);
2595 else
2596 img_type = le32_to_cpu(fsec->fsec_entry[i].type);
2597
2598 if (img_type == type)
2599 return true;
2600 }
2601 return false;
2602}
2603
2604static struct flash_section_info *get_fsec_info(struct be_adapter *adapter,
2605 int header_size,
2606 const struct firmware *fw)
2607{
2608 struct flash_section_info *fsec = NULL;
2609 const u8 *p = fw->data;
2610
2611 p += header_size;
2612 while (p < (fw->data + fw->size)) {
2613 fsec = (struct flash_section_info *)p;
2614 if (!memcmp(flash_cookie, fsec->cookie, sizeof(flash_cookie)))
2615 return fsec;
2616 p += 32;
2617 }
2618 return NULL;
2619}
2620
2621static int be_check_flash_crc(struct be_adapter *adapter, const u8 *p,
2622 u32 img_offset, u32 img_size, int hdr_size,
2623 u16 img_optype, bool *crc_match)
2624{
2625 u32 crc_offset;
2626 int status;
2627 u8 crc[4];
2628
2629 status = be_cmd_get_flash_crc(adapter, crc, img_optype, img_offset,
2630 img_size - 4);
2631 if (status)
2632 return status;
2633
2634 crc_offset = hdr_size + img_offset + img_size - 4;
2635
2636 /* Skip flashing, if crc of flashed region matches */
2637 if (!memcmp(crc, p + crc_offset, 4))
2638 *crc_match = true;
2639 else
2640 *crc_match = false;
2641
2642 return status;
2643}
2644
2645static int be_flash(struct be_adapter *adapter, const u8 *img,
2646 struct be_dma_mem *flash_cmd, int optype, int img_size,
2647 u32 img_offset)
2648{
2649 u32 flash_op, num_bytes, total_bytes = img_size, bytes_sent = 0;
2650 struct be_cmd_write_flashrom *req = flash_cmd->va;
2651 int status;
2652
2653 while (total_bytes) {
2654 num_bytes = min_t(u32, 32 * 1024, total_bytes);
2655
2656 total_bytes -= num_bytes;
2657
2658 if (!total_bytes) {
2659 if (optype == OPTYPE_PHY_FW)
2660 flash_op = FLASHROM_OPER_PHY_FLASH;
2661 else
2662 flash_op = FLASHROM_OPER_FLASH;
2663 } else {
2664 if (optype == OPTYPE_PHY_FW)
2665 flash_op = FLASHROM_OPER_PHY_SAVE;
2666 else
2667 flash_op = FLASHROM_OPER_SAVE;
2668 }
2669
2670 memcpy(req->data_buf, img, num_bytes);
2671 img += num_bytes;
2672 status = be_cmd_write_flashrom(adapter, flash_cmd, optype,
2673 flash_op, img_offset +
2674 bytes_sent, num_bytes);
2675 if (base_status(status) == MCC_STATUS_ILLEGAL_REQUEST &&
2676 optype == OPTYPE_PHY_FW)
2677 break;
2678 else if (status)
2679 return status;
2680
2681 bytes_sent += num_bytes;
2682 }
2683 return 0;
2684}
2685
2686/* For BE2, BE3 and BE3-R */
2687static int be_flash_BEx(struct be_adapter *adapter,
2688 const struct firmware *fw,
2689 struct be_dma_mem *flash_cmd, int num_of_images)
2690{
2691 int img_hdrs_size = (num_of_images * sizeof(struct image_hdr));
2692 struct device *dev = &adapter->pdev->dev;
2693 struct flash_section_info *fsec = NULL;
2694 int status, i, filehdr_size, num_comp;
2695 const struct flash_comp *pflashcomp;
2696 bool crc_match;
2697 const u8 *p;
2698
2699 struct flash_comp gen3_flash_types[] = {
2700 { BE3_ISCSI_PRIMARY_IMAGE_START, OPTYPE_ISCSI_ACTIVE,
2701 BE3_COMP_MAX_SIZE, IMAGE_FIRMWARE_ISCSI},
2702 { BE3_REDBOOT_START, OPTYPE_REDBOOT,
2703 BE3_REDBOOT_COMP_MAX_SIZE, IMAGE_BOOT_CODE},
2704 { BE3_ISCSI_BIOS_START, OPTYPE_BIOS,
2705 BE3_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_ISCSI},
2706 { BE3_PXE_BIOS_START, OPTYPE_PXE_BIOS,
2707 BE3_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_PXE},
2708 { BE3_FCOE_BIOS_START, OPTYPE_FCOE_BIOS,
2709 BE3_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_FCOE},
2710 { BE3_ISCSI_BACKUP_IMAGE_START, OPTYPE_ISCSI_BACKUP,
2711 BE3_COMP_MAX_SIZE, IMAGE_FIRMWARE_BACKUP_ISCSI},
2712 { BE3_FCOE_PRIMARY_IMAGE_START, OPTYPE_FCOE_FW_ACTIVE,
2713 BE3_COMP_MAX_SIZE, IMAGE_FIRMWARE_FCOE},
2714 { BE3_FCOE_BACKUP_IMAGE_START, OPTYPE_FCOE_FW_BACKUP,
2715 BE3_COMP_MAX_SIZE, IMAGE_FIRMWARE_BACKUP_FCOE},
2716 { BE3_NCSI_START, OPTYPE_NCSI_FW,
2717 BE3_NCSI_COMP_MAX_SIZE, IMAGE_NCSI},
2718 { BE3_PHY_FW_START, OPTYPE_PHY_FW,
2719 BE3_PHY_FW_COMP_MAX_SIZE, IMAGE_FIRMWARE_PHY}
2720 };
2721
2722 struct flash_comp gen2_flash_types[] = {
2723 { BE2_ISCSI_PRIMARY_IMAGE_START, OPTYPE_ISCSI_ACTIVE,
2724 BE2_COMP_MAX_SIZE, IMAGE_FIRMWARE_ISCSI},
2725 { BE2_REDBOOT_START, OPTYPE_REDBOOT,
2726 BE2_REDBOOT_COMP_MAX_SIZE, IMAGE_BOOT_CODE},
2727 { BE2_ISCSI_BIOS_START, OPTYPE_BIOS,
2728 BE2_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_ISCSI},
2729 { BE2_PXE_BIOS_START, OPTYPE_PXE_BIOS,
2730 BE2_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_PXE},
2731 { BE2_FCOE_BIOS_START, OPTYPE_FCOE_BIOS,
2732 BE2_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_FCOE},
2733 { BE2_ISCSI_BACKUP_IMAGE_START, OPTYPE_ISCSI_BACKUP,
2734 BE2_COMP_MAX_SIZE, IMAGE_FIRMWARE_BACKUP_ISCSI},
2735 { BE2_FCOE_PRIMARY_IMAGE_START, OPTYPE_FCOE_FW_ACTIVE,
2736 BE2_COMP_MAX_SIZE, IMAGE_FIRMWARE_FCOE},
2737 { BE2_FCOE_BACKUP_IMAGE_START, OPTYPE_FCOE_FW_BACKUP,
2738 BE2_COMP_MAX_SIZE, IMAGE_FIRMWARE_BACKUP_FCOE}
2739 };
2740
2741 if (BE3_chip(adapter)) {
2742 pflashcomp = gen3_flash_types;
2743 filehdr_size = sizeof(struct flash_file_hdr_g3);
2744 num_comp = ARRAY_SIZE(gen3_flash_types);
2745 } else {
2746 pflashcomp = gen2_flash_types;
2747 filehdr_size = sizeof(struct flash_file_hdr_g2);
2748 num_comp = ARRAY_SIZE(gen2_flash_types);
2749 img_hdrs_size = 0;
2750 }
2751
2752 /* Get flash section info*/
2753 fsec = get_fsec_info(adapter, filehdr_size + img_hdrs_size, fw);
2754 if (!fsec) {
2755 dev_err(dev, "Invalid Cookie. FW image may be corrupted\n");
2756 return -1;
2757 }
2758 for (i = 0; i < num_comp; i++) {
2759 if (!is_comp_in_ufi(adapter, fsec, pflashcomp[i].img_type))
2760 continue;
2761
2762 if ((pflashcomp[i].optype == OPTYPE_NCSI_FW) &&
2763 memcmp(adapter->fw_ver, "3.102.148.0", 11) < 0)
2764 continue;
2765
2766 if (pflashcomp[i].optype == OPTYPE_PHY_FW &&
2767 !phy_flashing_required(adapter))
2768 continue;
2769
2770 if (pflashcomp[i].optype == OPTYPE_REDBOOT) {
2771 status = be_check_flash_crc(adapter, fw->data,
2772 pflashcomp[i].offset,
2773 pflashcomp[i].size,
2774 filehdr_size +
2775 img_hdrs_size,
2776 OPTYPE_REDBOOT, &crc_match);
2777 if (status) {
2778 dev_err(dev,
2779 "Could not get CRC for 0x%x region\n",
2780 pflashcomp[i].optype);
2781 continue;
2782 }
2783
2784 if (crc_match)
2785 continue;
2786 }
2787
2788 p = fw->data + filehdr_size + pflashcomp[i].offset +
2789 img_hdrs_size;
2790 if (p + pflashcomp[i].size > fw->data + fw->size)
2791 return -1;
2792
2793 status = be_flash(adapter, p, flash_cmd, pflashcomp[i].optype,
2794 pflashcomp[i].size, 0);
2795 if (status) {
2796 dev_err(dev, "Flashing section type 0x%x failed\n",
2797 pflashcomp[i].img_type);
2798 return status;
2799 }
2800 }
2801 return 0;
2802}
2803
2804static u16 be_get_img_optype(struct flash_section_entry fsec_entry)
2805{
2806 u32 img_type = le32_to_cpu(fsec_entry.type);
2807 u16 img_optype = le16_to_cpu(fsec_entry.optype);
2808
2809 if (img_optype != 0xFFFF)
2810 return img_optype;
2811
2812 switch (img_type) {
2813 case IMAGE_FIRMWARE_ISCSI:
2814 img_optype = OPTYPE_ISCSI_ACTIVE;
2815 break;
2816 case IMAGE_BOOT_CODE:
2817 img_optype = OPTYPE_REDBOOT;
2818 break;
2819 case IMAGE_OPTION_ROM_ISCSI:
2820 img_optype = OPTYPE_BIOS;
2821 break;
2822 case IMAGE_OPTION_ROM_PXE:
2823 img_optype = OPTYPE_PXE_BIOS;
2824 break;
2825 case IMAGE_OPTION_ROM_FCOE:
2826 img_optype = OPTYPE_FCOE_BIOS;
2827 break;
2828 case IMAGE_FIRMWARE_BACKUP_ISCSI:
2829 img_optype = OPTYPE_ISCSI_BACKUP;
2830 break;
2831 case IMAGE_NCSI:
2832 img_optype = OPTYPE_NCSI_FW;
2833 break;
2834 case IMAGE_FLASHISM_JUMPVECTOR:
2835 img_optype = OPTYPE_FLASHISM_JUMPVECTOR;
2836 break;
2837 case IMAGE_FIRMWARE_PHY:
2838 img_optype = OPTYPE_SH_PHY_FW;
2839 break;
2840 case IMAGE_REDBOOT_DIR:
2841 img_optype = OPTYPE_REDBOOT_DIR;
2842 break;
2843 case IMAGE_REDBOOT_CONFIG:
2844 img_optype = OPTYPE_REDBOOT_CONFIG;
2845 break;
2846 case IMAGE_UFI_DIR:
2847 img_optype = OPTYPE_UFI_DIR;
2848 break;
2849 default:
2850 break;
2851 }
2852
2853 return img_optype;
2854}
2855
2856static int be_flash_skyhawk(struct be_adapter *adapter,
2857 const struct firmware *fw,
2858 struct be_dma_mem *flash_cmd, int num_of_images)
2859{
2860 int img_hdrs_size = num_of_images * sizeof(struct image_hdr);
2861 bool crc_match, old_fw_img, flash_offset_support = true;
2862 struct device *dev = &adapter->pdev->dev;
2863 struct flash_section_info *fsec = NULL;
2864 u32 img_offset, img_size, img_type;
2865 u16 img_optype, flash_optype;
2866 int status, i, filehdr_size;
2867 const u8 *p;
2868
2869 filehdr_size = sizeof(struct flash_file_hdr_g3);
2870 fsec = get_fsec_info(adapter, filehdr_size + img_hdrs_size, fw);
2871 if (!fsec) {
2872 dev_err(dev, "Invalid Cookie. FW image may be corrupted\n");
2873 return -EINVAL;
2874 }
2875
2876retry_flash:
2877 for (i = 0; i < le32_to_cpu(fsec->fsec_hdr.num_images); i++) {
2878 img_offset = le32_to_cpu(fsec->fsec_entry[i].offset);
2879 img_size = le32_to_cpu(fsec->fsec_entry[i].pad_size);
2880 img_type = le32_to_cpu(fsec->fsec_entry[i].type);
2881 img_optype = be_get_img_optype(fsec->fsec_entry[i]);
2882 old_fw_img = fsec->fsec_entry[i].optype == 0xFFFF;
2883
2884 if (img_optype == 0xFFFF)
2885 continue;
2886
2887 if (flash_offset_support)
2888 flash_optype = OPTYPE_OFFSET_SPECIFIED;
2889 else
2890 flash_optype = img_optype;
2891
2892 /* Don't bother verifying CRC if an old FW image is being
2893 * flashed
2894 */
2895 if (old_fw_img)
2896 goto flash;
2897
2898 status = be_check_flash_crc(adapter, fw->data, img_offset,
2899 img_size, filehdr_size +
2900 img_hdrs_size, flash_optype,
2901 &crc_match);
2902 if (base_status(status) == MCC_STATUS_ILLEGAL_REQUEST ||
2903 base_status(status) == MCC_STATUS_ILLEGAL_FIELD) {
2904 /* The current FW image on the card does not support
2905 * OFFSET based flashing. Retry using older mechanism
2906 * of OPTYPE based flashing
2907 */
2908 if (flash_optype == OPTYPE_OFFSET_SPECIFIED) {
2909 flash_offset_support = false;
2910 goto retry_flash;
2911 }
2912
2913 /* The current FW image on the card does not recognize
2914 * the new FLASH op_type. The FW download is partially
2915 * complete. Reboot the server now to enable FW image
2916 * to recognize the new FLASH op_type. To complete the
2917 * remaining process, download the same FW again after
2918 * the reboot.
2919 */
2920 dev_err(dev, "Flash incomplete. Reset the server\n");
2921 dev_err(dev, "Download FW image again after reset\n");
2922 return -EAGAIN;
2923 } else if (status) {
2924 dev_err(dev, "Could not get CRC for 0x%x region\n",
2925 img_optype);
2926 return -EFAULT;
2927 }
2928
2929 if (crc_match)
2930 continue;
2931
2932flash:
2933 p = fw->data + filehdr_size + img_offset + img_hdrs_size;
2934 if (p + img_size > fw->data + fw->size)
2935 return -1;
2936
2937 status = be_flash(adapter, p, flash_cmd, flash_optype, img_size,
2938 img_offset);
2939
2940 /* The current FW image on the card does not support OFFSET
2941 * based flashing. Retry using older mechanism of OPTYPE based
2942 * flashing
2943 */
2944 if (base_status(status) == MCC_STATUS_ILLEGAL_FIELD &&
2945 flash_optype == OPTYPE_OFFSET_SPECIFIED) {
2946 flash_offset_support = false;
2947 goto retry_flash;
2948 }
2949
2950 /* For old FW images ignore ILLEGAL_FIELD error or errors on
2951 * UFI_DIR region
2952 */
2953 if (old_fw_img &&
2954 (base_status(status) == MCC_STATUS_ILLEGAL_FIELD ||
2955 (img_optype == OPTYPE_UFI_DIR &&
2956 base_status(status) == MCC_STATUS_FAILED))) {
2957 continue;
2958 } else if (status) {
2959 dev_err(dev, "Flashing section type 0x%x failed\n",
2960 img_type);
Suresh Reddy6b525782015-12-30 01:29:00 -05002961
2962 switch (addl_status(status)) {
2963 case MCC_ADDL_STATUS_MISSING_SIGNATURE:
2964 dev_err(dev,
2965 "Digital signature missing in FW\n");
2966 return -EINVAL;
2967 case MCC_ADDL_STATUS_INVALID_SIGNATURE:
2968 dev_err(dev,
2969 "Invalid digital signature in FW\n");
2970 return -EINVAL;
2971 default:
2972 return -EFAULT;
2973 }
Suresh Reddya23113b2015-12-30 01:28:59 -05002974 }
2975 }
2976 return 0;
2977}
2978
2979int lancer_fw_download(struct be_adapter *adapter,
2980 const struct firmware *fw)
2981{
2982 struct device *dev = &adapter->pdev->dev;
2983 struct be_dma_mem flash_cmd;
2984 const u8 *data_ptr = NULL;
2985 u8 *dest_image_ptr = NULL;
2986 size_t image_size = 0;
2987 u32 chunk_size = 0;
2988 u32 data_written = 0;
2989 u32 offset = 0;
2990 int status = 0;
2991 u8 add_status = 0;
2992 u8 change_status;
2993
2994 if (!IS_ALIGNED(fw->size, sizeof(u32))) {
2995 dev_err(dev, "FW image size should be multiple of 4\n");
2996 return -EINVAL;
2997 }
2998
2999 flash_cmd.size = sizeof(struct lancer_cmd_req_write_object)
3000 + LANCER_FW_DOWNLOAD_CHUNK;
3001 flash_cmd.va = dma_zalloc_coherent(dev, flash_cmd.size,
3002 &flash_cmd.dma, GFP_KERNEL);
3003 if (!flash_cmd.va)
3004 return -ENOMEM;
3005
3006 dest_image_ptr = flash_cmd.va +
3007 sizeof(struct lancer_cmd_req_write_object);
3008 image_size = fw->size;
3009 data_ptr = fw->data;
3010
3011 while (image_size) {
3012 chunk_size = min_t(u32, image_size, LANCER_FW_DOWNLOAD_CHUNK);
3013
3014 /* Copy the image chunk content. */
3015 memcpy(dest_image_ptr, data_ptr, chunk_size);
3016
3017 status = lancer_cmd_write_object(adapter, &flash_cmd,
3018 chunk_size, offset,
3019 LANCER_FW_DOWNLOAD_LOCATION,
3020 &data_written, &change_status,
3021 &add_status);
3022 if (status)
3023 break;
3024
3025 offset += data_written;
3026 data_ptr += data_written;
3027 image_size -= data_written;
3028 }
3029
3030 if (!status) {
3031 /* Commit the FW written */
3032 status = lancer_cmd_write_object(adapter, &flash_cmd,
3033 0, offset,
3034 LANCER_FW_DOWNLOAD_LOCATION,
3035 &data_written, &change_status,
3036 &add_status);
3037 }
3038
3039 dma_free_coherent(dev, flash_cmd.size, flash_cmd.va, flash_cmd.dma);
3040 if (status) {
3041 dev_err(dev, "Firmware load error\n");
3042 return be_cmd_status(status);
3043 }
3044
3045 dev_info(dev, "Firmware flashed successfully\n");
3046
3047 if (change_status == LANCER_FW_RESET_NEEDED) {
3048 dev_info(dev, "Resetting adapter to activate new FW\n");
3049 status = lancer_physdev_ctrl(adapter,
3050 PHYSDEV_CONTROL_FW_RESET_MASK);
3051 if (status) {
3052 dev_err(dev, "Adapter busy, could not reset FW\n");
3053 dev_err(dev, "Reboot server to activate new FW\n");
3054 }
3055 } else if (change_status != LANCER_NO_RESET_NEEDED) {
3056 dev_info(dev, "Reboot server to activate new FW\n");
3057 }
3058
3059 return 0;
3060}
3061
3062/* Check if the flash image file is compatible with the adapter that
3063 * is being flashed.
3064 */
3065static bool be_check_ufi_compatibility(struct be_adapter *adapter,
3066 struct flash_file_hdr_g3 *fhdr)
3067{
3068 if (!fhdr) {
3069 dev_err(&adapter->pdev->dev, "Invalid FW UFI file");
3070 return false;
3071 }
3072
3073 /* First letter of the build version is used to identify
3074 * which chip this image file is meant for.
3075 */
3076 switch (fhdr->build[0]) {
3077 case BLD_STR_UFI_TYPE_SH:
3078 if (!skyhawk_chip(adapter))
3079 return false;
3080 break;
3081 case BLD_STR_UFI_TYPE_BE3:
3082 if (!BE3_chip(adapter))
3083 return false;
3084 break;
3085 case BLD_STR_UFI_TYPE_BE2:
3086 if (!BE2_chip(adapter))
3087 return false;
3088 break;
3089 default:
3090 return false;
3091 }
3092
3093 /* In BE3 FW images the "asic_type_rev" field doesn't track the
3094 * asic_rev of the chips it is compatible with.
3095 * When asic_type_rev is 0 the image is compatible only with
3096 * pre-BE3-R chips (asic_rev < 0x10)
3097 */
3098 if (BEx_chip(adapter) && fhdr->asic_type_rev == 0)
3099 return adapter->asic_rev < 0x10;
3100 else
3101 return (fhdr->asic_type_rev >= adapter->asic_rev);
3102}
3103
3104int be_fw_download(struct be_adapter *adapter, const struct firmware *fw)
3105{
3106 struct device *dev = &adapter->pdev->dev;
3107 struct flash_file_hdr_g3 *fhdr3;
3108 struct image_hdr *img_hdr_ptr;
3109 int status = 0, i, num_imgs;
3110 struct be_dma_mem flash_cmd;
3111
3112 fhdr3 = (struct flash_file_hdr_g3 *)fw->data;
3113 if (!be_check_ufi_compatibility(adapter, fhdr3)) {
3114 dev_err(dev, "Flash image is not compatible with adapter\n");
3115 return -EINVAL;
3116 }
3117
3118 flash_cmd.size = sizeof(struct be_cmd_write_flashrom);
3119 flash_cmd.va = dma_zalloc_coherent(dev, flash_cmd.size, &flash_cmd.dma,
3120 GFP_KERNEL);
3121 if (!flash_cmd.va)
3122 return -ENOMEM;
3123
3124 num_imgs = le32_to_cpu(fhdr3->num_imgs);
3125 for (i = 0; i < num_imgs; i++) {
3126 img_hdr_ptr = (struct image_hdr *)(fw->data +
3127 (sizeof(struct flash_file_hdr_g3) +
3128 i * sizeof(struct image_hdr)));
3129 if (!BE2_chip(adapter) &&
3130 le32_to_cpu(img_hdr_ptr->imageid) != 1)
3131 continue;
3132
3133 if (skyhawk_chip(adapter))
3134 status = be_flash_skyhawk(adapter, fw, &flash_cmd,
3135 num_imgs);
3136 else
3137 status = be_flash_BEx(adapter, fw, &flash_cmd,
3138 num_imgs);
3139 }
3140
3141 dma_free_coherent(dev, flash_cmd.size, flash_cmd.va, flash_cmd.dma);
3142 if (!status)
3143 dev_info(dev, "Firmware flashed successfully\n");
3144
3145 return status;
3146}
3147
Dan Carpenterc196b022010-05-26 04:47:39 +00003148int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303149 struct be_dma_mem *nonemb_cmd)
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00003150{
3151 struct be_mcc_wrb *wrb;
3152 struct be_cmd_req_acpi_wol_magic_config *req;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00003153 int status;
3154
3155 spin_lock_bh(&adapter->mcc_lock);
3156
3157 wrb = wrb_from_mccq(adapter);
3158 if (!wrb) {
3159 status = -EBUSY;
3160 goto err;
3161 }
3162 req = nonemb_cmd->va;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00003163
Somnath Kotur106df1e2011-10-27 07:12:13 +00003164 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303165 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req),
3166 wrb, nonemb_cmd);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00003167 memcpy(req->magic_mac, mac, ETH_ALEN);
3168
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00003169 status = be_mcc_notify_wait(adapter);
3170
3171err:
3172 spin_unlock_bh(&adapter->mcc_lock);
3173 return status;
3174}
Suresh Rff33a6e2009-12-03 16:15:52 -08003175
Sarveshwar Bandifced9992009-12-23 04:41:44 +00003176int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
3177 u8 loopback_type, u8 enable)
3178{
3179 struct be_mcc_wrb *wrb;
3180 struct be_cmd_req_set_lmode *req;
3181 int status;
3182
3183 spin_lock_bh(&adapter->mcc_lock);
3184
3185 wrb = wrb_from_mccq(adapter);
3186 if (!wrb) {
3187 status = -EBUSY;
Suresh Reddy9c855972015-07-10 05:32:50 -04003188 goto err_unlock;
Sarveshwar Bandifced9992009-12-23 04:41:44 +00003189 }
3190
3191 req = embedded_payload(wrb);
3192
Somnath Kotur106df1e2011-10-27 07:12:13 +00003193 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303194 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req),
3195 wrb, NULL);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00003196
3197 req->src_port = port_num;
3198 req->dest_port = port_num;
3199 req->loopback_type = loopback_type;
3200 req->loopback_state = enable;
3201
Suresh Reddy9c855972015-07-10 05:32:50 -04003202 status = be_mcc_notify(adapter);
3203 if (status)
3204 goto err_unlock;
3205
3206 spin_unlock_bh(&adapter->mcc_lock);
3207
3208 if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
3209 msecs_to_jiffies(SET_LB_MODE_TIMEOUT)))
3210 status = -ETIMEDOUT;
3211
3212 return status;
3213
3214err_unlock:
Sarveshwar Bandifced9992009-12-23 04:41:44 +00003215 spin_unlock_bh(&adapter->mcc_lock);
3216 return status;
3217}
3218
Suresh Rff33a6e2009-12-03 16:15:52 -08003219int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303220 u32 loopback_type, u32 pkt_size, u32 num_pkts,
3221 u64 pattern)
Suresh Rff33a6e2009-12-03 16:15:52 -08003222{
3223 struct be_mcc_wrb *wrb;
3224 struct be_cmd_req_loopback_test *req;
Suresh Reddy5eeff632014-01-06 13:02:24 +05303225 struct be_cmd_resp_loopback_test *resp;
Suresh Rff33a6e2009-12-03 16:15:52 -08003226 int status;
3227
3228 spin_lock_bh(&adapter->mcc_lock);
3229
3230 wrb = wrb_from_mccq(adapter);
3231 if (!wrb) {
3232 status = -EBUSY;
3233 goto err;
3234 }
3235
3236 req = embedded_payload(wrb);
3237
Somnath Kotur106df1e2011-10-27 07:12:13 +00003238 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303239 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb,
3240 NULL);
Suresh Rff33a6e2009-12-03 16:15:52 -08003241
Suresh Reddy5eeff632014-01-06 13:02:24 +05303242 req->hdr.timeout = cpu_to_le32(15);
Suresh Rff33a6e2009-12-03 16:15:52 -08003243 req->pattern = cpu_to_le64(pattern);
3244 req->src_port = cpu_to_le32(port_num);
3245 req->dest_port = cpu_to_le32(port_num);
3246 req->pkt_size = cpu_to_le32(pkt_size);
3247 req->num_pkts = cpu_to_le32(num_pkts);
3248 req->loopback_type = cpu_to_le32(loopback_type);
3249
Suresh Reddyefaa4082015-07-10 05:32:48 -04003250 status = be_mcc_notify(adapter);
3251 if (status)
3252 goto err;
Suresh Rff33a6e2009-12-03 16:15:52 -08003253
Suresh Reddy5eeff632014-01-06 13:02:24 +05303254 spin_unlock_bh(&adapter->mcc_lock);
3255
3256 wait_for_completion(&adapter->et_cmd_compl);
3257 resp = embedded_payload(wrb);
3258 status = le32_to_cpu(resp->status);
3259
3260 return status;
Suresh Rff33a6e2009-12-03 16:15:52 -08003261err:
3262 spin_unlock_bh(&adapter->mcc_lock);
3263 return status;
3264}
3265
3266int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303267 u32 byte_cnt, struct be_dma_mem *cmd)
Suresh Rff33a6e2009-12-03 16:15:52 -08003268{
3269 struct be_mcc_wrb *wrb;
3270 struct be_cmd_req_ddrdma_test *req;
Suresh Rff33a6e2009-12-03 16:15:52 -08003271 int status;
3272 int i, j = 0;
3273
3274 spin_lock_bh(&adapter->mcc_lock);
3275
3276 wrb = wrb_from_mccq(adapter);
3277 if (!wrb) {
3278 status = -EBUSY;
3279 goto err;
3280 }
3281 req = cmd->va;
Somnath Kotur106df1e2011-10-27 07:12:13 +00003282 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303283 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb,
3284 cmd);
Suresh Rff33a6e2009-12-03 16:15:52 -08003285
3286 req->pattern = cpu_to_le64(pattern);
3287 req->byte_count = cpu_to_le32(byte_cnt);
3288 for (i = 0; i < byte_cnt; i++) {
3289 req->snd_buff[i] = (u8)(pattern >> (j*8));
3290 j++;
3291 if (j > 7)
3292 j = 0;
3293 }
3294
3295 status = be_mcc_notify_wait(adapter);
3296
3297 if (!status) {
3298 struct be_cmd_resp_ddrdma_test *resp;
Kalesh AP03d28ff2014-09-19 15:46:56 +05303299
Suresh Rff33a6e2009-12-03 16:15:52 -08003300 resp = cmd->va;
3301 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
Kalesh APcd3307aa2014-09-19 15:47:02 +05303302 resp->snd_err) {
Suresh Rff33a6e2009-12-03 16:15:52 -08003303 status = -1;
3304 }
3305 }
3306
3307err:
3308 spin_unlock_bh(&adapter->mcc_lock);
3309 return status;
3310}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08003311
Dan Carpenterc196b022010-05-26 04:47:39 +00003312int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303313 struct be_dma_mem *nonemb_cmd)
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08003314{
3315 struct be_mcc_wrb *wrb;
3316 struct be_cmd_req_seeprom_read *req;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08003317 int status;
3318
3319 spin_lock_bh(&adapter->mcc_lock);
3320
3321 wrb = wrb_from_mccq(adapter);
Ajit Khapardee45ff012011-02-04 17:18:28 +00003322 if (!wrb) {
3323 status = -EBUSY;
3324 goto err;
3325 }
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08003326 req = nonemb_cmd->va;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08003327
Somnath Kotur106df1e2011-10-27 07:12:13 +00003328 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303329 OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
3330 nonemb_cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08003331
3332 status = be_mcc_notify_wait(adapter);
3333
Ajit Khapardee45ff012011-02-04 17:18:28 +00003334err:
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08003335 spin_unlock_bh(&adapter->mcc_lock);
3336 return status;
3337}
Ajit Khapardeee3cb622010-07-01 03:51:00 +00003338
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00003339int be_cmd_get_phy_info(struct be_adapter *adapter)
Ajit Khapardeee3cb622010-07-01 03:51:00 +00003340{
3341 struct be_mcc_wrb *wrb;
3342 struct be_cmd_req_get_phy_info *req;
Sathya Perla306f1342011-08-02 19:57:45 +00003343 struct be_dma_mem cmd;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00003344 int status;
3345
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00003346 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
3347 CMD_SUBSYSTEM_COMMON))
3348 return -EPERM;
3349
Ajit Khapardeee3cb622010-07-01 03:51:00 +00003350 spin_lock_bh(&adapter->mcc_lock);
3351
3352 wrb = wrb_from_mccq(adapter);
3353 if (!wrb) {
3354 status = -EBUSY;
3355 goto err;
3356 }
Sathya Perla306f1342011-08-02 19:57:45 +00003357 cmd.size = sizeof(struct be_cmd_req_get_phy_info);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05303358 cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
3359 GFP_ATOMIC);
Sathya Perla306f1342011-08-02 19:57:45 +00003360 if (!cmd.va) {
3361 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
3362 status = -ENOMEM;
3363 goto err;
3364 }
Ajit Khapardeee3cb622010-07-01 03:51:00 +00003365
Sathya Perla306f1342011-08-02 19:57:45 +00003366 req = cmd.va;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00003367
Somnath Kotur106df1e2011-10-27 07:12:13 +00003368 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303369 OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
3370 wrb, &cmd);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00003371
3372 status = be_mcc_notify_wait(adapter);
Sathya Perla306f1342011-08-02 19:57:45 +00003373 if (!status) {
3374 struct be_phy_info *resp_phy_info =
3375 cmd.va + sizeof(struct be_cmd_req_hdr);
Kalesh AP03d28ff2014-09-19 15:46:56 +05303376
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00003377 adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
3378 adapter->phy.interface_type =
Sathya Perla306f1342011-08-02 19:57:45 +00003379 le16_to_cpu(resp_phy_info->interface_type);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00003380 adapter->phy.auto_speeds_supported =
3381 le16_to_cpu(resp_phy_info->auto_speeds_supported);
3382 adapter->phy.fixed_speeds_supported =
3383 le16_to_cpu(resp_phy_info->fixed_speeds_supported);
3384 adapter->phy.misc_params =
3385 le32_to_cpu(resp_phy_info->misc_params);
Vasundhara Volam68cb7e42013-08-06 09:27:18 +05303386
3387 if (BE2_chip(adapter)) {
3388 adapter->phy.fixed_speeds_supported =
3389 BE_SUPPORTED_SPEED_10GBPS |
3390 BE_SUPPORTED_SPEED_1GBPS;
3391 }
Sathya Perla306f1342011-08-02 19:57:45 +00003392 }
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05303393 dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00003394err:
3395 spin_unlock_bh(&adapter->mcc_lock);
3396 return status;
3397}
Ajit Khapardee1d18732010-07-23 01:52:13 +00003398
Lad, Prabhakarbc0ee162015-02-05 15:24:43 +00003399static int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
Ajit Khapardee1d18732010-07-23 01:52:13 +00003400{
3401 struct be_mcc_wrb *wrb;
3402 struct be_cmd_req_set_qos *req;
3403 int status;
3404
3405 spin_lock_bh(&adapter->mcc_lock);
3406
3407 wrb = wrb_from_mccq(adapter);
3408 if (!wrb) {
3409 status = -EBUSY;
3410 goto err;
3411 }
3412
3413 req = embedded_payload(wrb);
3414
Somnath Kotur106df1e2011-10-27 07:12:13 +00003415 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303416 OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
Ajit Khapardee1d18732010-07-23 01:52:13 +00003417
3418 req->hdr.domain = domain;
Ajit Khaparde6bff57a2011-02-11 13:33:02 +00003419 req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
3420 req->max_bps_nic = cpu_to_le32(bps);
Ajit Khapardee1d18732010-07-23 01:52:13 +00003421
3422 status = be_mcc_notify_wait(adapter);
3423
3424err:
3425 spin_unlock_bh(&adapter->mcc_lock);
3426 return status;
3427}
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00003428
3429int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
3430{
3431 struct be_mcc_wrb *wrb;
3432 struct be_cmd_req_cntl_attribs *req;
3433 struct be_cmd_resp_cntl_attribs *resp;
Sriharsha Basavapatnaa155a5d2015-07-22 11:15:12 +05303434 int status, i;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00003435 int payload_len = max(sizeof(*req), sizeof(*resp));
3436 struct mgmt_controller_attrib *attribs;
3437 struct be_dma_mem attribs_cmd;
Sriharsha Basavapatnaa155a5d2015-07-22 11:15:12 +05303438 u32 *serial_num;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00003439
Suresh Reddyd98ef502013-04-25 00:56:55 +00003440 if (mutex_lock_interruptible(&adapter->mbox_lock))
3441 return -1;
3442
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00003443 memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
3444 attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05303445 attribs_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
3446 attribs_cmd.size,
3447 &attribs_cmd.dma, GFP_ATOMIC);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00003448 if (!attribs_cmd.va) {
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303449 dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003450 status = -ENOMEM;
3451 goto err;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00003452 }
3453
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00003454 wrb = wrb_from_mbox(adapter);
3455 if (!wrb) {
3456 status = -EBUSY;
3457 goto err;
3458 }
3459 req = attribs_cmd.va;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00003460
Somnath Kotur106df1e2011-10-27 07:12:13 +00003461 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303462 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len,
3463 wrb, &attribs_cmd);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00003464
3465 status = be_mbox_notify_wait(adapter);
3466 if (!status) {
Joe Perches43d620c2011-06-16 19:08:06 +00003467 attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00003468 adapter->hba_port_num = attribs->hba_attribs.phy_port;
Sriharsha Basavapatnaa155a5d2015-07-22 11:15:12 +05303469 serial_num = attribs->hba_attribs.controller_serial_number;
3470 for (i = 0; i < CNTL_SERIAL_NUM_WORDS; i++)
3471 adapter->serial_num[i] = le32_to_cpu(serial_num[i]) &
3472 (BIT_MASK(16) - 1);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00003473 }
3474
3475err:
3476 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003477 if (attribs_cmd.va)
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05303478 dma_free_coherent(&adapter->pdev->dev, attribs_cmd.size,
3479 attribs_cmd.va, attribs_cmd.dma);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00003480 return status;
3481}
Sathya Perla2e588f82011-03-11 02:49:26 +00003482
3483/* Uses mbox */
Sathya Perla2dc1deb2011-07-19 19:52:33 +00003484int be_cmd_req_native_mode(struct be_adapter *adapter)
Sathya Perla2e588f82011-03-11 02:49:26 +00003485{
3486 struct be_mcc_wrb *wrb;
3487 struct be_cmd_req_set_func_cap *req;
3488 int status;
3489
3490 if (mutex_lock_interruptible(&adapter->mbox_lock))
3491 return -1;
3492
3493 wrb = wrb_from_mbox(adapter);
3494 if (!wrb) {
3495 status = -EBUSY;
3496 goto err;
3497 }
3498
3499 req = embedded_payload(wrb);
3500
Somnath Kotur106df1e2011-10-27 07:12:13 +00003501 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303502 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP,
3503 sizeof(*req), wrb, NULL);
Sathya Perla2e588f82011-03-11 02:49:26 +00003504
3505 req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
3506 CAPABILITY_BE3_NATIVE_ERX_API);
3507 req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
3508
3509 status = be_mbox_notify_wait(adapter);
3510 if (!status) {
3511 struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05303512
Sathya Perla2e588f82011-03-11 02:49:26 +00003513 adapter->be3_native = le32_to_cpu(resp->cap_flags) &
3514 CAPABILITY_BE3_NATIVE_ERX_API;
Sathya Perlad3791422012-09-28 04:39:44 +00003515 if (!adapter->be3_native)
3516 dev_warn(&adapter->pdev->dev,
3517 "adapter not in advanced mode\n");
Sathya Perla2e588f82011-03-11 02:49:26 +00003518 }
3519err:
3520 mutex_unlock(&adapter->mbox_lock);
3521 return status;
3522}
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003523
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00003524/* Get privilege(s) for a function */
3525int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
3526 u32 domain)
3527{
3528 struct be_mcc_wrb *wrb;
3529 struct be_cmd_req_get_fn_privileges *req;
3530 int status;
3531
3532 spin_lock_bh(&adapter->mcc_lock);
3533
3534 wrb = wrb_from_mccq(adapter);
3535 if (!wrb) {
3536 status = -EBUSY;
3537 goto err;
3538 }
3539
3540 req = embedded_payload(wrb);
3541
3542 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3543 OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
3544 wrb, NULL);
3545
3546 req->hdr.domain = domain;
3547
3548 status = be_mcc_notify_wait(adapter);
3549 if (!status) {
3550 struct be_cmd_resp_get_fn_privileges *resp =
3551 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05303552
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00003553 *privilege = le32_to_cpu(resp->privilege_mask);
Suresh Reddy02308d72014-01-15 13:23:36 +05303554
3555 /* In UMC mode FW does not return right privileges.
3556 * Override with correct privilege equivalent to PF.
3557 */
3558 if (BEx_chip(adapter) && be_is_mc(adapter) &&
3559 be_physfn(adapter))
3560 *privilege = MAX_PRIVILEGES;
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00003561 }
3562
3563err:
3564 spin_unlock_bh(&adapter->mcc_lock);
3565 return status;
3566}
3567
Sathya Perla04a06022013-07-23 15:25:00 +05303568/* Set privilege(s) for a function */
3569int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
3570 u32 domain)
3571{
3572 struct be_mcc_wrb *wrb;
3573 struct be_cmd_req_set_fn_privileges *req;
3574 int status;
3575
3576 spin_lock_bh(&adapter->mcc_lock);
3577
3578 wrb = wrb_from_mccq(adapter);
3579 if (!wrb) {
3580 status = -EBUSY;
3581 goto err;
3582 }
3583
3584 req = embedded_payload(wrb);
3585 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3586 OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
3587 wrb, NULL);
3588 req->hdr.domain = domain;
3589 if (lancer_chip(adapter))
3590 req->privileges_lancer = cpu_to_le32(privileges);
3591 else
3592 req->privileges = cpu_to_le32(privileges);
3593
3594 status = be_mcc_notify_wait(adapter);
3595err:
3596 spin_unlock_bh(&adapter->mcc_lock);
3597 return status;
3598}
3599
Sathya Perla5a712c12013-07-23 15:24:59 +05303600/* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
3601 * pmac_id_valid: false => pmac_id or MAC address is requested.
3602 * If pmac_id is returned, pmac_id_valid is returned as true
3603 */
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00003604int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
Suresh Reddyb188f092014-01-15 13:23:39 +05303605 bool *pmac_id_valid, u32 *pmac_id, u32 if_handle,
3606 u8 domain)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003607{
3608 struct be_mcc_wrb *wrb;
3609 struct be_cmd_req_get_mac_list *req;
3610 int status;
3611 int mac_count;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003612 struct be_dma_mem get_mac_list_cmd;
3613 int i;
3614
3615 memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
3616 get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05303617 get_mac_list_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
3618 get_mac_list_cmd.size,
3619 &get_mac_list_cmd.dma,
3620 GFP_ATOMIC);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003621
3622 if (!get_mac_list_cmd.va) {
3623 dev_err(&adapter->pdev->dev,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303624 "Memory allocation failure during GET_MAC_LIST\n");
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003625 return -ENOMEM;
3626 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003627
3628 spin_lock_bh(&adapter->mcc_lock);
3629
3630 wrb = wrb_from_mccq(adapter);
3631 if (!wrb) {
3632 status = -EBUSY;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003633 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003634 }
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003635
3636 req = get_mac_list_cmd.va;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003637
3638 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlabf591f52013-05-08 02:05:48 +00003639 OPCODE_COMMON_GET_MAC_LIST,
3640 get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003641 req->hdr.domain = domain;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003642 req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla5a712c12013-07-23 15:24:59 +05303643 if (*pmac_id_valid) {
3644 req->mac_id = cpu_to_le32(*pmac_id);
Suresh Reddyb188f092014-01-15 13:23:39 +05303645 req->iface_id = cpu_to_le16(if_handle);
Sathya Perla5a712c12013-07-23 15:24:59 +05303646 req->perm_override = 0;
3647 } else {
3648 req->perm_override = 1;
3649 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003650
3651 status = be_mcc_notify_wait(adapter);
3652 if (!status) {
3653 struct be_cmd_resp_get_mac_list *resp =
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003654 get_mac_list_cmd.va;
Sathya Perla5a712c12013-07-23 15:24:59 +05303655
3656 if (*pmac_id_valid) {
3657 memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
3658 ETH_ALEN);
3659 goto out;
3660 }
3661
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003662 mac_count = resp->true_mac_count + resp->pseudo_mac_count;
3663 /* Mac list returned could contain one or more active mac_ids
Joe Perchesdbedd442015-03-06 20:49:12 -08003664 * or one or more true or pseudo permanent mac addresses.
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00003665 * If an active mac_id is present, return first active mac_id
3666 * found.
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003667 */
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003668 for (i = 0; i < mac_count; i++) {
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003669 struct get_list_macaddr *mac_entry;
3670 u16 mac_addr_size;
3671 u32 mac_id;
3672
3673 mac_entry = &resp->macaddr_list[i];
3674 mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
3675 /* mac_id is a 32 bit value and mac_addr size
3676 * is 6 bytes
3677 */
3678 if (mac_addr_size == sizeof(u32)) {
Sathya Perla5a712c12013-07-23 15:24:59 +05303679 *pmac_id_valid = true;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003680 mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
3681 *pmac_id = le32_to_cpu(mac_id);
3682 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003683 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003684 }
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00003685 /* If no active mac_id found, return first mac addr */
Sathya Perla5a712c12013-07-23 15:24:59 +05303686 *pmac_id_valid = false;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003687 memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303688 ETH_ALEN);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003689 }
3690
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003691out:
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003692 spin_unlock_bh(&adapter->mcc_lock);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05303693 dma_free_coherent(&adapter->pdev->dev, get_mac_list_cmd.size,
3694 get_mac_list_cmd.va, get_mac_list_cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003695 return status;
3696}
3697
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303698int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id,
3699 u8 *mac, u32 if_handle, bool active, u32 domain)
Sathya Perla5a712c12013-07-23 15:24:59 +05303700{
Suresh Reddyb188f092014-01-15 13:23:39 +05303701 if (!active)
3702 be_cmd_get_mac_from_list(adapter, mac, &active, &curr_pmac_id,
3703 if_handle, domain);
Sathya Perla3175d8c2013-07-23 15:25:03 +05303704 if (BEx_chip(adapter))
Sathya Perla5a712c12013-07-23 15:24:59 +05303705 return be_cmd_mac_addr_query(adapter, mac, false,
Suresh Reddyb188f092014-01-15 13:23:39 +05303706 if_handle, curr_pmac_id);
Sathya Perla3175d8c2013-07-23 15:25:03 +05303707 else
3708 /* Fetch the MAC address using pmac_id */
3709 return be_cmd_get_mac_from_list(adapter, mac, &active,
Suresh Reddyb188f092014-01-15 13:23:39 +05303710 &curr_pmac_id,
3711 if_handle, domain);
Sathya Perla5a712c12013-07-23 15:24:59 +05303712}
3713
Sathya Perla95046b92013-07-23 15:25:02 +05303714int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
3715{
3716 int status;
3717 bool pmac_valid = false;
3718
Joe Perchesc7bf7162015-03-02 19:54:47 -08003719 eth_zero_addr(mac);
Sathya Perla95046b92013-07-23 15:25:02 +05303720
Sathya Perla3175d8c2013-07-23 15:25:03 +05303721 if (BEx_chip(adapter)) {
3722 if (be_physfn(adapter))
3723 status = be_cmd_mac_addr_query(adapter, mac, true, 0,
3724 0);
3725 else
3726 status = be_cmd_mac_addr_query(adapter, mac, false,
3727 adapter->if_handle, 0);
3728 } else {
Sathya Perla95046b92013-07-23 15:25:02 +05303729 status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
Suresh Reddyb188f092014-01-15 13:23:39 +05303730 NULL, adapter->if_handle, 0);
Sathya Perla3175d8c2013-07-23 15:25:03 +05303731 }
3732
Sathya Perla95046b92013-07-23 15:25:02 +05303733 return status;
3734}
3735
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003736/* Uses synchronous MCCQ */
3737int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
3738 u8 mac_count, u32 domain)
3739{
3740 struct be_mcc_wrb *wrb;
3741 struct be_cmd_req_set_mac_list *req;
3742 int status;
3743 struct be_dma_mem cmd;
3744
3745 memset(&cmd, 0, sizeof(struct be_dma_mem));
3746 cmd.size = sizeof(struct be_cmd_req_set_mac_list);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05303747 cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
3748 GFP_KERNEL);
Joe Perchesd0320f72013-03-14 13:07:21 +00003749 if (!cmd.va)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003750 return -ENOMEM;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003751
3752 spin_lock_bh(&adapter->mcc_lock);
3753
3754 wrb = wrb_from_mccq(adapter);
3755 if (!wrb) {
3756 status = -EBUSY;
3757 goto err;
3758 }
3759
3760 req = cmd.va;
3761 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303762 OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
3763 wrb, &cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003764
3765 req->hdr.domain = domain;
3766 req->mac_count = mac_count;
3767 if (mac_count)
3768 memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
3769
3770 status = be_mcc_notify_wait(adapter);
3771
3772err:
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303773 dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003774 spin_unlock_bh(&adapter->mcc_lock);
3775 return status;
3776}
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003777
Sathya Perla3175d8c2013-07-23 15:25:03 +05303778/* Wrapper to delete any active MACs and provision the new mac.
3779 * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
3780 * current list are active.
3781 */
3782int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
3783{
3784 bool active_mac = false;
3785 u8 old_mac[ETH_ALEN];
3786 u32 pmac_id;
3787 int status;
3788
3789 status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
Suresh Reddyb188f092014-01-15 13:23:39 +05303790 &pmac_id, if_id, dom);
3791
Sathya Perla3175d8c2013-07-23 15:25:03 +05303792 if (!status && active_mac)
3793 be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
3794
3795 return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
3796}
3797
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003798int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
Kalesh APe7bcbd72015-05-06 05:30:32 -04003799 u32 domain, u16 intf_id, u16 hsw_mode, u8 spoofchk)
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003800{
3801 struct be_mcc_wrb *wrb;
3802 struct be_cmd_req_set_hsw_config *req;
3803 void *ctxt;
3804 int status;
3805
3806 spin_lock_bh(&adapter->mcc_lock);
3807
3808 wrb = wrb_from_mccq(adapter);
3809 if (!wrb) {
3810 status = -EBUSY;
3811 goto err;
3812 }
3813
3814 req = embedded_payload(wrb);
3815 ctxt = &req->context;
3816
3817 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303818 OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb,
3819 NULL);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003820
3821 req->hdr.domain = domain;
3822 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
3823 if (pvid) {
3824 AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
3825 AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
3826 }
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003827 if (!BEx_chip(adapter) && hsw_mode) {
3828 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
3829 ctxt, adapter->hba_port_num);
3830 AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
3831 AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
3832 ctxt, hsw_mode);
3833 }
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003834
Kalesh APe7bcbd72015-05-06 05:30:32 -04003835 /* Enable/disable both mac and vlan spoof checking */
3836 if (!BEx_chip(adapter) && spoofchk) {
3837 AMAP_SET_BITS(struct amap_set_hsw_context, mac_spoofchk,
3838 ctxt, spoofchk);
3839 AMAP_SET_BITS(struct amap_set_hsw_context, vlan_spoofchk,
3840 ctxt, spoofchk);
3841 }
3842
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003843 be_dws_cpu_to_le(req->context, sizeof(req->context));
3844 status = be_mcc_notify_wait(adapter);
3845
3846err:
3847 spin_unlock_bh(&adapter->mcc_lock);
3848 return status;
3849}
3850
3851/* Get Hyper switch config */
3852int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
Kalesh APe7bcbd72015-05-06 05:30:32 -04003853 u32 domain, u16 intf_id, u8 *mode, bool *spoofchk)
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003854{
3855 struct be_mcc_wrb *wrb;
3856 struct be_cmd_req_get_hsw_config *req;
3857 void *ctxt;
3858 int status;
3859 u16 vid;
3860
3861 spin_lock_bh(&adapter->mcc_lock);
3862
3863 wrb = wrb_from_mccq(adapter);
3864 if (!wrb) {
3865 status = -EBUSY;
3866 goto err;
3867 }
3868
3869 req = embedded_payload(wrb);
3870 ctxt = &req->context;
3871
3872 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303873 OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb,
3874 NULL);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003875
3876 req->hdr.domain = domain;
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003877 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
3878 ctxt, intf_id);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003879 AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003880
Vasundhara Volam2c07c1d2014-01-15 13:23:32 +05303881 if (!BEx_chip(adapter) && mode) {
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003882 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
3883 ctxt, adapter->hba_port_num);
3884 AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
3885 }
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003886 be_dws_cpu_to_le(req->context, sizeof(req->context));
3887
3888 status = be_mcc_notify_wait(adapter);
3889 if (!status) {
3890 struct be_cmd_resp_get_hsw_config *resp =
3891 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05303892
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303893 be_dws_le_to_cpu(&resp->context, sizeof(resp->context));
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003894 vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303895 pvid, &resp->context);
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003896 if (pvid)
3897 *pvid = le16_to_cpu(vid);
3898 if (mode)
3899 *mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
3900 port_fwd_type, &resp->context);
Kalesh APe7bcbd72015-05-06 05:30:32 -04003901 if (spoofchk)
3902 *spoofchk =
3903 AMAP_GET_BITS(struct amap_get_hsw_resp_context,
3904 spoofchk, &resp->context);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003905 }
3906
3907err:
3908 spin_unlock_bh(&adapter->mcc_lock);
3909 return status;
3910}
3911
Sathya Perlaf7062ee2015-02-06 08:18:35 -05003912static bool be_is_wol_excluded(struct be_adapter *adapter)
3913{
3914 struct pci_dev *pdev = adapter->pdev;
3915
Kalesh AP18c57c72015-05-06 05:30:38 -04003916 if (be_virtfn(adapter))
Sathya Perlaf7062ee2015-02-06 08:18:35 -05003917 return true;
3918
3919 switch (pdev->subsystem_device) {
3920 case OC_SUBSYS_DEVICE_ID1:
3921 case OC_SUBSYS_DEVICE_ID2:
3922 case OC_SUBSYS_DEVICE_ID3:
3923 case OC_SUBSYS_DEVICE_ID4:
3924 return true;
3925 default:
3926 return false;
3927 }
3928}
3929
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003930int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
3931{
3932 struct be_mcc_wrb *wrb;
3933 struct be_cmd_req_acpi_wol_magic_config_v1 *req;
Suresh Reddy76a9e082014-01-15 13:23:40 +05303934 int status = 0;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003935 struct be_dma_mem cmd;
3936
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00003937 if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
3938 CMD_SUBSYSTEM_ETH))
3939 return -EPERM;
3940
Suresh Reddy76a9e082014-01-15 13:23:40 +05303941 if (be_is_wol_excluded(adapter))
3942 return status;
3943
Suresh Reddyd98ef502013-04-25 00:56:55 +00003944 if (mutex_lock_interruptible(&adapter->mbox_lock))
3945 return -1;
3946
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003947 memset(&cmd, 0, sizeof(struct be_dma_mem));
3948 cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05303949 cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
3950 GFP_ATOMIC);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003951 if (!cmd.va) {
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303952 dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003953 status = -ENOMEM;
3954 goto err;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003955 }
3956
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003957 wrb = wrb_from_mbox(adapter);
3958 if (!wrb) {
3959 status = -EBUSY;
3960 goto err;
3961 }
3962
3963 req = cmd.va;
3964
3965 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
3966 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
Suresh Reddy76a9e082014-01-15 13:23:40 +05303967 sizeof(*req), wrb, &cmd);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003968
3969 req->hdr.version = 1;
3970 req->query_options = BE_GET_WOL_CAP;
3971
3972 status = be_mbox_notify_wait(adapter);
3973 if (!status) {
3974 struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
Kalesh AP03d28ff2014-09-19 15:46:56 +05303975
Kalesh AP504fbf12014-09-19 15:47:00 +05303976 resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *)cmd.va;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003977
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003978 adapter->wol_cap = resp->wol_settings;
Suresh Reddy76a9e082014-01-15 13:23:40 +05303979 if (adapter->wol_cap & BE_WOL_CAP)
3980 adapter->wol_en = true;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003981 }
3982err:
3983 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003984 if (cmd.va)
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05303985 dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
3986 cmd.dma);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003987 return status;
Somnath Kotur941a77d2012-05-17 22:59:03 +00003988
3989}
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05303990
3991int be_cmd_set_fw_log_level(struct be_adapter *adapter, u32 level)
3992{
3993 struct be_dma_mem extfat_cmd;
3994 struct be_fat_conf_params *cfgs;
3995 int status;
3996 int i, j;
3997
3998 memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
3999 extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05304000 extfat_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
4001 extfat_cmd.size, &extfat_cmd.dma,
4002 GFP_ATOMIC);
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05304003 if (!extfat_cmd.va)
4004 return -ENOMEM;
4005
4006 status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
4007 if (status)
4008 goto err;
4009
4010 cfgs = (struct be_fat_conf_params *)
4011 (extfat_cmd.va + sizeof(struct be_cmd_resp_hdr));
4012 for (i = 0; i < le32_to_cpu(cfgs->num_modules); i++) {
4013 u32 num_modes = le32_to_cpu(cfgs->module[i].num_modes);
Kalesh AP03d28ff2014-09-19 15:46:56 +05304014
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05304015 for (j = 0; j < num_modes; j++) {
4016 if (cfgs->module[i].trace_lvl[j].mode == MODE_UART)
4017 cfgs->module[i].trace_lvl[j].dbg_lvl =
4018 cpu_to_le32(level);
4019 }
4020 }
4021
4022 status = be_cmd_set_ext_fat_capabilites(adapter, &extfat_cmd, cfgs);
4023err:
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05304024 dma_free_coherent(&adapter->pdev->dev, extfat_cmd.size, extfat_cmd.va,
4025 extfat_cmd.dma);
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05304026 return status;
4027}
4028
4029int be_cmd_get_fw_log_level(struct be_adapter *adapter)
4030{
4031 struct be_dma_mem extfat_cmd;
4032 struct be_fat_conf_params *cfgs;
4033 int status, j;
4034 int level = 0;
4035
4036 memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
4037 extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05304038 extfat_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
4039 extfat_cmd.size, &extfat_cmd.dma,
4040 GFP_ATOMIC);
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05304041
4042 if (!extfat_cmd.va) {
4043 dev_err(&adapter->pdev->dev, "%s: Memory allocation failure\n",
4044 __func__);
4045 goto err;
4046 }
4047
4048 status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
4049 if (!status) {
4050 cfgs = (struct be_fat_conf_params *)(extfat_cmd.va +
4051 sizeof(struct be_cmd_resp_hdr));
Kalesh AP03d28ff2014-09-19 15:46:56 +05304052
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05304053 for (j = 0; j < le32_to_cpu(cfgs->module[0].num_modes); j++) {
4054 if (cfgs->module[0].trace_lvl[j].mode == MODE_UART)
4055 level = cfgs->module[0].trace_lvl[j].dbg_lvl;
4056 }
4057 }
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05304058 dma_free_coherent(&adapter->pdev->dev, extfat_cmd.size, extfat_cmd.va,
4059 extfat_cmd.dma);
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05304060err:
4061 return level;
4062}
4063
Somnath Kotur941a77d2012-05-17 22:59:03 +00004064int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
4065 struct be_dma_mem *cmd)
4066{
4067 struct be_mcc_wrb *wrb;
4068 struct be_cmd_req_get_ext_fat_caps *req;
4069 int status;
4070
4071 if (mutex_lock_interruptible(&adapter->mbox_lock))
4072 return -1;
4073
4074 wrb = wrb_from_mbox(adapter);
4075 if (!wrb) {
4076 status = -EBUSY;
4077 goto err;
4078 }
4079
4080 req = cmd->va;
4081 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4082 OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
4083 cmd->size, wrb, cmd);
4084 req->parameter_type = cpu_to_le32(1);
4085
4086 status = be_mbox_notify_wait(adapter);
4087err:
4088 mutex_unlock(&adapter->mbox_lock);
4089 return status;
4090}
4091
4092int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
4093 struct be_dma_mem *cmd,
4094 struct be_fat_conf_params *configs)
4095{
4096 struct be_mcc_wrb *wrb;
4097 struct be_cmd_req_set_ext_fat_caps *req;
4098 int status;
4099
4100 spin_lock_bh(&adapter->mcc_lock);
4101
4102 wrb = wrb_from_mccq(adapter);
4103 if (!wrb) {
4104 status = -EBUSY;
4105 goto err;
4106 }
4107
4108 req = cmd->va;
4109 memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
4110 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4111 OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
4112 cmd->size, wrb, cmd);
4113
4114 status = be_mcc_notify_wait(adapter);
4115err:
4116 spin_unlock_bh(&adapter->mcc_lock);
4117 return status;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00004118}
Parav Pandit6a4ab662012-03-26 14:27:12 +00004119
Vasundhara Volam21252372015-02-06 08:18:42 -05004120int be_cmd_query_port_name(struct be_adapter *adapter)
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00004121{
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00004122 struct be_cmd_req_get_port_name *req;
Vasundhara Volam21252372015-02-06 08:18:42 -05004123 struct be_mcc_wrb *wrb;
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00004124 int status;
4125
Vasundhara Volam21252372015-02-06 08:18:42 -05004126 if (mutex_lock_interruptible(&adapter->mbox_lock))
4127 return -1;
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00004128
Vasundhara Volam21252372015-02-06 08:18:42 -05004129 wrb = wrb_from_mbox(adapter);
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00004130 req = embedded_payload(wrb);
4131
4132 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4133 OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
4134 NULL);
Vasundhara Volam21252372015-02-06 08:18:42 -05004135 if (!BEx_chip(adapter))
4136 req->hdr.version = 1;
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00004137
Vasundhara Volam21252372015-02-06 08:18:42 -05004138 status = be_mbox_notify_wait(adapter);
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00004139 if (!status) {
4140 struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05304141
Vasundhara Volam21252372015-02-06 08:18:42 -05004142 adapter->port_name = resp->port_name[adapter->hba_port_num];
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00004143 } else {
Vasundhara Volam21252372015-02-06 08:18:42 -05004144 adapter->port_name = adapter->hba_port_num + '0';
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00004145 }
Vasundhara Volam21252372015-02-06 08:18:42 -05004146
4147 mutex_unlock(&adapter->mbox_lock);
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00004148 return status;
4149}
4150
Suresh Reddy980df242015-12-30 01:29:03 -05004151/* When more than 1 NIC descriptor is present in the descriptor list,
4152 * the caller must specify the pf_num to obtain the NIC descriptor
4153 * corresponding to its pci function.
4154 * get_vft must be true when the caller wants the VF-template desc of the
4155 * PF-pool.
4156 * The pf_num should be set to PF_NUM_IGNORE when the caller knows
4157 * that only it's NIC descriptor is present in the descriptor list.
4158 */
Vasundhara Volam10cccf62014-06-30 13:01:31 +05304159static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
Suresh Reddy980df242015-12-30 01:29:03 -05004160 bool get_vft, u8 pf_num)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004161{
Vasundhara Volam150d58c2013-08-27 16:57:31 +05304162 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
Vasundhara Volam10cccf62014-06-30 13:01:31 +05304163 struct be_nic_res_desc *nic;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004164 int i;
4165
4166 for (i = 0; i < desc_count; i++) {
Vasundhara Volam150d58c2013-08-27 16:57:31 +05304167 if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
Vasundhara Volam10cccf62014-06-30 13:01:31 +05304168 hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1) {
4169 nic = (struct be_nic_res_desc *)hdr;
Suresh Reddy980df242015-12-30 01:29:03 -05004170
4171 if ((pf_num == PF_NUM_IGNORE ||
4172 nic->pf_num == pf_num) &&
4173 (!get_vft || nic->flags & BIT(VFT_SHIFT)))
Vasundhara Volam10cccf62014-06-30 13:01:31 +05304174 return nic;
4175 }
Vasundhara Volam150d58c2013-08-27 16:57:31 +05304176 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
4177 hdr = (void *)hdr + hdr->desc_len;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004178 }
Vasundhara Volam150d58c2013-08-27 16:57:31 +05304179 return NULL;
4180}
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004181
Suresh Reddy980df242015-12-30 01:29:03 -05004182static struct be_nic_res_desc *be_get_vft_desc(u8 *buf, u32 desc_count,
4183 u8 pf_num)
Vasundhara Volam10cccf62014-06-30 13:01:31 +05304184{
Suresh Reddy980df242015-12-30 01:29:03 -05004185 return be_get_nic_desc(buf, desc_count, true, pf_num);
Vasundhara Volam10cccf62014-06-30 13:01:31 +05304186}
4187
Suresh Reddy980df242015-12-30 01:29:03 -05004188static struct be_nic_res_desc *be_get_func_nic_desc(u8 *buf, u32 desc_count,
4189 u8 pf_num)
Vasundhara Volam10cccf62014-06-30 13:01:31 +05304190{
Suresh Reddy980df242015-12-30 01:29:03 -05004191 return be_get_nic_desc(buf, desc_count, false, pf_num);
Vasundhara Volam10cccf62014-06-30 13:01:31 +05304192}
4193
Suresh Reddy980df242015-12-30 01:29:03 -05004194static struct be_pcie_res_desc *be_get_pcie_desc(u8 *buf, u32 desc_count,
4195 u8 pf_num)
Vasundhara Volam150d58c2013-08-27 16:57:31 +05304196{
4197 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
4198 struct be_pcie_res_desc *pcie;
4199 int i;
4200
4201 for (i = 0; i < desc_count; i++) {
Suresh Reddy980df242015-12-30 01:29:03 -05004202 if (hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
4203 hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1) {
4204 pcie = (struct be_pcie_res_desc *)hdr;
4205 if (pcie->pf_num == pf_num)
Vasundhara Volam150d58c2013-08-27 16:57:31 +05304206 return pcie;
4207 }
4208
4209 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
4210 hdr = (void *)hdr + hdr->desc_len;
4211 }
Wei Yang950e2952013-05-22 15:58:22 +00004212 return NULL;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004213}
4214
Vasundhara Volamf93f1602014-02-12 16:09:25 +05304215static struct be_port_res_desc *be_get_port_desc(u8 *buf, u32 desc_count)
4216{
4217 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
4218 int i;
4219
4220 for (i = 0; i < desc_count; i++) {
4221 if (hdr->desc_type == PORT_RESOURCE_DESC_TYPE_V1)
4222 return (struct be_port_res_desc *)hdr;
4223
4224 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
4225 hdr = (void *)hdr + hdr->desc_len;
4226 }
4227 return NULL;
4228}
4229
Sathya Perla92bf14a2013-08-27 16:57:32 +05304230static void be_copy_nic_desc(struct be_resources *res,
4231 struct be_nic_res_desc *desc)
4232{
4233 res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
4234 res->max_vlans = le16_to_cpu(desc->vlan_count);
4235 res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
4236 res->max_tx_qs = le16_to_cpu(desc->txq_count);
4237 res->max_rss_qs = le16_to_cpu(desc->rssq_count);
4238 res->max_rx_qs = le16_to_cpu(desc->rq_count);
4239 res->max_evt_qs = le16_to_cpu(desc->eq_count);
Vasundhara Volamf2858732015-03-04 00:44:33 -05004240 res->max_cq_count = le16_to_cpu(desc->cq_count);
4241 res->max_iface_count = le16_to_cpu(desc->iface_count);
4242 res->max_mcc_count = le16_to_cpu(desc->mcc_count);
Sathya Perla92bf14a2013-08-27 16:57:32 +05304243 /* Clear flags that driver is not interested in */
4244 res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
4245 BE_IF_CAP_FLAGS_WANT;
Sathya Perla92bf14a2013-08-27 16:57:32 +05304246}
4247
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004248/* Uses Mbox */
Sathya Perla92bf14a2013-08-27 16:57:32 +05304249int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004250{
4251 struct be_mcc_wrb *wrb;
4252 struct be_cmd_req_get_func_config *req;
4253 int status;
4254 struct be_dma_mem cmd;
4255
Suresh Reddyd98ef502013-04-25 00:56:55 +00004256 if (mutex_lock_interruptible(&adapter->mbox_lock))
4257 return -1;
4258
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004259 memset(&cmd, 0, sizeof(struct be_dma_mem));
4260 cmd.size = sizeof(struct be_cmd_resp_get_func_config);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05304261 cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
4262 GFP_ATOMIC);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004263 if (!cmd.va) {
4264 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00004265 status = -ENOMEM;
4266 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004267 }
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004268
4269 wrb = wrb_from_mbox(adapter);
4270 if (!wrb) {
4271 status = -EBUSY;
4272 goto err;
4273 }
4274
4275 req = cmd.va;
4276
4277 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4278 OPCODE_COMMON_GET_FUNC_CONFIG,
4279 cmd.size, wrb, &cmd);
4280
Kalesh AP28710c52013-04-28 22:21:13 +00004281 if (skyhawk_chip(adapter))
4282 req->hdr.version = 1;
4283
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004284 status = be_mbox_notify_wait(adapter);
4285 if (!status) {
4286 struct be_cmd_resp_get_func_config *resp = cmd.va;
4287 u32 desc_count = le32_to_cpu(resp->desc_count);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05304288 struct be_nic_res_desc *desc;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004289
Suresh Reddy980df242015-12-30 01:29:03 -05004290 /* GET_FUNC_CONFIG returns resource descriptors of the
4291 * current function only. So, pf_num should be set to
4292 * PF_NUM_IGNORE.
4293 */
4294 desc = be_get_func_nic_desc(resp->func_param, desc_count,
4295 PF_NUM_IGNORE);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004296 if (!desc) {
4297 status = -EINVAL;
4298 goto err;
4299 }
Suresh Reddy980df242015-12-30 01:29:03 -05004300
4301 /* Store pf_num & vf_num for later use in GET_PROFILE_CONFIG */
4302 adapter->pf_num = desc->pf_num;
4303 adapter->vf_num = desc->vf_num;
4304
4305 if (res)
4306 be_copy_nic_desc(res, desc);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004307 }
4308err:
4309 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00004310 if (cmd.va)
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05304311 dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
4312 cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004313 return status;
4314}
4315
Suresh Reddy980df242015-12-30 01:29:03 -05004316/* Will use MBOX only if MCCQ has not been created */
Sathya Perla92bf14a2013-08-27 16:57:32 +05304317int be_cmd_get_profile_config(struct be_adapter *adapter,
Vasundhara Volamf2858732015-03-04 00:44:33 -05004318 struct be_resources *res, u8 query, u8 domain)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00004319{
Vasundhara Volam150d58c2013-08-27 16:57:31 +05304320 struct be_cmd_resp_get_profile_config *resp;
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05304321 struct be_cmd_req_get_profile_config *req;
Vasundhara Volam10cccf62014-06-30 13:01:31 +05304322 struct be_nic_res_desc *vf_res;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05304323 struct be_pcie_res_desc *pcie;
Vasundhara Volamf93f1602014-02-12 16:09:25 +05304324 struct be_port_res_desc *port;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05304325 struct be_nic_res_desc *nic;
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05304326 struct be_mcc_wrb wrb = {0};
Vasundhara Volama05f99d2013-04-21 23:28:17 +00004327 struct be_dma_mem cmd;
Vasundhara Volamf2858732015-03-04 00:44:33 -05004328 u16 desc_count;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00004329 int status;
4330
4331 memset(&cmd, 0, sizeof(struct be_dma_mem));
Vasundhara Volam150d58c2013-08-27 16:57:31 +05304332 cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05304333 cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
4334 GFP_ATOMIC);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05304335 if (!cmd.va)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00004336 return -ENOMEM;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00004337
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05304338 req = cmd.va;
4339 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4340 OPCODE_COMMON_GET_PROFILE_CONFIG,
4341 cmd.size, &wrb, &cmd);
4342
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05304343 if (!lancer_chip(adapter))
4344 req->hdr.version = 1;
4345 req->type = ACTIVE_PROFILE_TYPE;
Somnath Kotur72ef3a82015-10-12 03:47:20 -04004346 req->hdr.domain = domain;
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05304347
Vasundhara Volamf2858732015-03-04 00:44:33 -05004348 /* When QUERY_MODIFIABLE_FIELDS_TYPE bit is set, cmd returns the
4349 * descriptors with all bits set to "1" for the fields which can be
4350 * modified using SET_PROFILE_CONFIG cmd.
4351 */
4352 if (query == RESOURCE_MODIFIABLE)
4353 req->type |= QUERY_MODIFIABLE_FIELDS_TYPE;
4354
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05304355 status = be_cmd_notify_wait(adapter, &wrb);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05304356 if (status)
4357 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004358
Vasundhara Volam150d58c2013-08-27 16:57:31 +05304359 resp = cmd.va;
Vasundhara Volamf2858732015-03-04 00:44:33 -05004360 desc_count = le16_to_cpu(resp->desc_count);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004361
Suresh Reddy980df242015-12-30 01:29:03 -05004362 pcie = be_get_pcie_desc(resp->func_param, desc_count,
4363 adapter->pf_num);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05304364 if (pcie)
Sathya Perla92bf14a2013-08-27 16:57:32 +05304365 res->max_vfs = le16_to_cpu(pcie->num_vfs);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05304366
Vasundhara Volamf93f1602014-02-12 16:09:25 +05304367 port = be_get_port_desc(resp->func_param, desc_count);
4368 if (port)
4369 adapter->mc_type = port->mc_type;
4370
Suresh Reddy980df242015-12-30 01:29:03 -05004371 nic = be_get_func_nic_desc(resp->func_param, desc_count,
4372 adapter->pf_num);
Sathya Perla92bf14a2013-08-27 16:57:32 +05304373 if (nic)
4374 be_copy_nic_desc(res, nic);
4375
Suresh Reddy980df242015-12-30 01:29:03 -05004376 vf_res = be_get_vft_desc(resp->func_param, desc_count,
4377 adapter->pf_num);
Vasundhara Volam10cccf62014-06-30 13:01:31 +05304378 if (vf_res)
4379 res->vf_if_cap_flags = vf_res->cap_flags;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004380err:
Vasundhara Volama05f99d2013-04-21 23:28:17 +00004381 if (cmd.va)
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05304382 dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
4383 cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004384 return status;
4385}
4386
Vasundhara Volambec84e62014-06-30 13:01:32 +05304387/* Will use MBOX only if MCCQ has not been created */
4388static int be_cmd_set_profile_config(struct be_adapter *adapter, void *desc,
4389 int size, int count, u8 version, u8 domain)
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00004390{
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00004391 struct be_cmd_req_set_profile_config *req;
Vasundhara Volambec84e62014-06-30 13:01:32 +05304392 struct be_mcc_wrb wrb = {0};
4393 struct be_dma_mem cmd;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00004394 int status;
4395
Vasundhara Volambec84e62014-06-30 13:01:32 +05304396 memset(&cmd, 0, sizeof(struct be_dma_mem));
4397 cmd.size = sizeof(struct be_cmd_req_set_profile_config);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05304398 cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
4399 GFP_ATOMIC);
Vasundhara Volambec84e62014-06-30 13:01:32 +05304400 if (!cmd.va)
4401 return -ENOMEM;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00004402
Vasundhara Volambec84e62014-06-30 13:01:32 +05304403 req = cmd.va;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00004404 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Vasundhara Volambec84e62014-06-30 13:01:32 +05304405 OPCODE_COMMON_SET_PROFILE_CONFIG, cmd.size,
4406 &wrb, &cmd);
Sathya Perlaa4018012014-03-27 10:46:18 +05304407 req->hdr.version = version;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00004408 req->hdr.domain = domain;
Vasundhara Volambec84e62014-06-30 13:01:32 +05304409 req->desc_count = cpu_to_le32(count);
Sathya Perlaa4018012014-03-27 10:46:18 +05304410 memcpy(req->desc, desc, size);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00004411
Vasundhara Volambec84e62014-06-30 13:01:32 +05304412 status = be_cmd_notify_wait(adapter, &wrb);
4413
4414 if (cmd.va)
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05304415 dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
4416 cmd.dma);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00004417 return status;
4418}
4419
Sathya Perlaa4018012014-03-27 10:46:18 +05304420/* Mark all fields invalid */
Vasundhara Volambec84e62014-06-30 13:01:32 +05304421static void be_reset_nic_desc(struct be_nic_res_desc *nic)
Sathya Perlaa4018012014-03-27 10:46:18 +05304422{
4423 memset(nic, 0, sizeof(*nic));
4424 nic->unicast_mac_count = 0xFFFF;
4425 nic->mcc_count = 0xFFFF;
4426 nic->vlan_count = 0xFFFF;
4427 nic->mcast_mac_count = 0xFFFF;
4428 nic->txq_count = 0xFFFF;
4429 nic->rq_count = 0xFFFF;
4430 nic->rssq_count = 0xFFFF;
4431 nic->lro_count = 0xFFFF;
4432 nic->cq_count = 0xFFFF;
4433 nic->toe_conn_count = 0xFFFF;
4434 nic->eq_count = 0xFFFF;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05304435 nic->iface_count = 0xFFFF;
Sathya Perlaa4018012014-03-27 10:46:18 +05304436 nic->link_param = 0xFF;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05304437 nic->channel_id_param = cpu_to_le16(0xF000);
Sathya Perlaa4018012014-03-27 10:46:18 +05304438 nic->acpi_params = 0xFF;
4439 nic->wol_param = 0x0F;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05304440 nic->tunnel_iface_count = 0xFFFF;
4441 nic->direct_tenant_iface_count = 0xFFFF;
Vasundhara Volambec84e62014-06-30 13:01:32 +05304442 nic->bw_min = 0xFFFFFFFF;
Sathya Perlaa4018012014-03-27 10:46:18 +05304443 nic->bw_max = 0xFFFFFFFF;
4444}
4445
Vasundhara Volambec84e62014-06-30 13:01:32 +05304446/* Mark all fields invalid */
4447static void be_reset_pcie_desc(struct be_pcie_res_desc *pcie)
4448{
4449 memset(pcie, 0, sizeof(*pcie));
4450 pcie->sriov_state = 0xFF;
4451 pcie->pf_state = 0xFF;
4452 pcie->pf_type = 0xFF;
4453 pcie->num_vfs = 0xFFFF;
4454}
4455
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05304456int be_cmd_config_qos(struct be_adapter *adapter, u32 max_rate, u16 link_speed,
4457 u8 domain)
Sathya Perlaa4018012014-03-27 10:46:18 +05304458{
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05304459 struct be_nic_res_desc nic_desc;
4460 u32 bw_percent;
4461 u16 version = 0;
Sathya Perlaa4018012014-03-27 10:46:18 +05304462
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05304463 if (BE3_chip(adapter))
4464 return be_cmd_set_qos(adapter, max_rate / 10, domain);
4465
4466 be_reset_nic_desc(&nic_desc);
Suresh Reddy980df242015-12-30 01:29:03 -05004467 nic_desc.pf_num = adapter->pf_num;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05304468 nic_desc.vf_num = domain;
Kalesh AP58bdeaa2015-01-20 03:51:49 -05004469 nic_desc.bw_min = 0;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05304470 if (lancer_chip(adapter)) {
Sathya Perlaa4018012014-03-27 10:46:18 +05304471 nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
4472 nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
4473 nic_desc.flags = (1 << QUN_SHIFT) | (1 << IMM_SHIFT) |
4474 (1 << NOSV_SHIFT);
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05304475 nic_desc.bw_max = cpu_to_le32(max_rate / 10);
Sathya Perlaa4018012014-03-27 10:46:18 +05304476 } else {
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05304477 version = 1;
4478 nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
4479 nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
4480 nic_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
4481 bw_percent = max_rate ? (max_rate * 100) / link_speed : 100;
4482 nic_desc.bw_max = cpu_to_le32(bw_percent);
Sathya Perlaa4018012014-03-27 10:46:18 +05304483 }
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05304484
4485 return be_cmd_set_profile_config(adapter, &nic_desc,
4486 nic_desc.hdr.desc_len,
Vasundhara Volambec84e62014-06-30 13:01:32 +05304487 1, version, domain);
4488}
4489
Vasundhara Volamf2858732015-03-04 00:44:33 -05004490static void be_fill_vf_res_template(struct be_adapter *adapter,
4491 struct be_resources pool_res,
4492 u16 num_vfs, u16 num_vf_qs,
4493 struct be_nic_res_desc *nic_vft)
4494{
4495 u32 vf_if_cap_flags = pool_res.vf_if_cap_flags;
4496 struct be_resources res_mod = {0};
4497
4498 /* Resource with fields set to all '1's by GET_PROFILE_CONFIG cmd,
4499 * which are modifiable using SET_PROFILE_CONFIG cmd.
4500 */
4501 be_cmd_get_profile_config(adapter, &res_mod, RESOURCE_MODIFIABLE, 0);
4502
4503 /* If RSS IFACE capability flags are modifiable for a VF, set the
4504 * capability flag as valid and set RSS and DEFQ_RSS IFACE flags if
4505 * more than 1 RSSQ is available for a VF.
4506 * Otherwise, provision only 1 queue pair for VF.
4507 */
4508 if (res_mod.vf_if_cap_flags & BE_IF_FLAGS_RSS) {
4509 nic_vft->flags |= BIT(IF_CAPS_FLAGS_VALID_SHIFT);
4510 if (num_vf_qs > 1) {
4511 vf_if_cap_flags |= BE_IF_FLAGS_RSS;
4512 if (pool_res.if_cap_flags & BE_IF_FLAGS_DEFQ_RSS)
4513 vf_if_cap_flags |= BE_IF_FLAGS_DEFQ_RSS;
4514 } else {
4515 vf_if_cap_flags &= ~(BE_IF_FLAGS_RSS |
4516 BE_IF_FLAGS_DEFQ_RSS);
4517 }
Vasundhara Volamf2858732015-03-04 00:44:33 -05004518 } else {
4519 num_vf_qs = 1;
4520 }
4521
Kalesh AP196e3732015-10-12 03:47:21 -04004522 if (res_mod.vf_if_cap_flags & BE_IF_FLAGS_VLAN_PROMISCUOUS) {
4523 nic_vft->flags |= BIT(IF_CAPS_FLAGS_VALID_SHIFT);
4524 vf_if_cap_flags &= ~BE_IF_FLAGS_VLAN_PROMISCUOUS;
4525 }
4526
4527 nic_vft->cap_flags = cpu_to_le32(vf_if_cap_flags);
Vasundhara Volamf2858732015-03-04 00:44:33 -05004528 nic_vft->rq_count = cpu_to_le16(num_vf_qs);
4529 nic_vft->txq_count = cpu_to_le16(num_vf_qs);
4530 nic_vft->rssq_count = cpu_to_le16(num_vf_qs);
4531 nic_vft->cq_count = cpu_to_le16(pool_res.max_cq_count /
4532 (num_vfs + 1));
4533
4534 /* Distribute unicast MACs, VLANs, IFACE count and MCCQ count equally
4535 * among the PF and it's VFs, if the fields are changeable
4536 */
4537 if (res_mod.max_uc_mac == FIELD_MODIFIABLE)
4538 nic_vft->unicast_mac_count = cpu_to_le16(pool_res.max_uc_mac /
4539 (num_vfs + 1));
4540
4541 if (res_mod.max_vlans == FIELD_MODIFIABLE)
4542 nic_vft->vlan_count = cpu_to_le16(pool_res.max_vlans /
4543 (num_vfs + 1));
4544
4545 if (res_mod.max_iface_count == FIELD_MODIFIABLE)
4546 nic_vft->iface_count = cpu_to_le16(pool_res.max_iface_count /
4547 (num_vfs + 1));
4548
4549 if (res_mod.max_mcc_count == FIELD_MODIFIABLE)
4550 nic_vft->mcc_count = cpu_to_le16(pool_res.max_mcc_count /
4551 (num_vfs + 1));
4552}
4553
Vasundhara Volambec84e62014-06-30 13:01:32 +05304554int be_cmd_set_sriov_config(struct be_adapter *adapter,
Vasundhara Volamf2858732015-03-04 00:44:33 -05004555 struct be_resources pool_res, u16 num_vfs,
4556 u16 num_vf_qs)
Vasundhara Volambec84e62014-06-30 13:01:32 +05304557{
4558 struct {
4559 struct be_pcie_res_desc pcie;
4560 struct be_nic_res_desc nic_vft;
4561 } __packed desc;
Vasundhara Volambec84e62014-06-30 13:01:32 +05304562
Vasundhara Volambec84e62014-06-30 13:01:32 +05304563 /* PF PCIE descriptor */
4564 be_reset_pcie_desc(&desc.pcie);
4565 desc.pcie.hdr.desc_type = PCIE_RESOURCE_DESC_TYPE_V1;
4566 desc.pcie.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
Vasundhara Volamf2858732015-03-04 00:44:33 -05004567 desc.pcie.flags = BIT(IMM_SHIFT) | BIT(NOSV_SHIFT);
Vasundhara Volambec84e62014-06-30 13:01:32 +05304568 desc.pcie.pf_num = adapter->pdev->devfn;
4569 desc.pcie.sriov_state = num_vfs ? 1 : 0;
4570 desc.pcie.num_vfs = cpu_to_le16(num_vfs);
4571
4572 /* VF NIC Template descriptor */
4573 be_reset_nic_desc(&desc.nic_vft);
4574 desc.nic_vft.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
4575 desc.nic_vft.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
Vasundhara Volamf2858732015-03-04 00:44:33 -05004576 desc.nic_vft.flags = BIT(VFT_SHIFT) | BIT(IMM_SHIFT) | BIT(NOSV_SHIFT);
Vasundhara Volambec84e62014-06-30 13:01:32 +05304577 desc.nic_vft.pf_num = adapter->pdev->devfn;
4578 desc.nic_vft.vf_num = 0;
4579
Vasundhara Volamf2858732015-03-04 00:44:33 -05004580 be_fill_vf_res_template(adapter, pool_res, num_vfs, num_vf_qs,
4581 &desc.nic_vft);
Vasundhara Volambec84e62014-06-30 13:01:32 +05304582
4583 return be_cmd_set_profile_config(adapter, &desc,
4584 2 * RESOURCE_DESC_SIZE_V1, 2, 1, 0);
Sathya Perlaa4018012014-03-27 10:46:18 +05304585}
4586
4587int be_cmd_manage_iface(struct be_adapter *adapter, u32 iface, u8 op)
4588{
4589 struct be_mcc_wrb *wrb;
4590 struct be_cmd_req_manage_iface_filters *req;
4591 int status;
4592
4593 if (iface == 0xFFFFFFFF)
4594 return -1;
4595
4596 spin_lock_bh(&adapter->mcc_lock);
4597
4598 wrb = wrb_from_mccq(adapter);
4599 if (!wrb) {
4600 status = -EBUSY;
4601 goto err;
4602 }
4603 req = embedded_payload(wrb);
4604
4605 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4606 OPCODE_COMMON_MANAGE_IFACE_FILTERS, sizeof(*req),
4607 wrb, NULL);
4608 req->op = op;
4609 req->target_iface_id = cpu_to_le32(iface);
4610
4611 status = be_mcc_notify_wait(adapter);
4612err:
4613 spin_unlock_bh(&adapter->mcc_lock);
4614 return status;
4615}
4616
4617int be_cmd_set_vxlan_port(struct be_adapter *adapter, __be16 port)
4618{
4619 struct be_port_res_desc port_desc;
4620
4621 memset(&port_desc, 0, sizeof(port_desc));
4622 port_desc.hdr.desc_type = PORT_RESOURCE_DESC_TYPE_V1;
4623 port_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
4624 port_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
4625 port_desc.link_num = adapter->hba_port_num;
4626 if (port) {
4627 port_desc.nv_flags = NV_TYPE_VXLAN | (1 << SOCVID_SHIFT) |
4628 (1 << RCVID_SHIFT);
4629 port_desc.nv_port = swab16(port);
4630 } else {
4631 port_desc.nv_flags = NV_TYPE_DISABLED;
4632 port_desc.nv_port = 0;
4633 }
4634
4635 return be_cmd_set_profile_config(adapter, &port_desc,
Vasundhara Volambec84e62014-06-30 13:01:32 +05304636 RESOURCE_DESC_SIZE_V1, 1, 1, 0);
Sathya Perlaa4018012014-03-27 10:46:18 +05304637}
4638
Sathya Perla4c876612013-02-03 20:30:11 +00004639int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
4640 int vf_num)
4641{
4642 struct be_mcc_wrb *wrb;
4643 struct be_cmd_req_get_iface_list *req;
4644 struct be_cmd_resp_get_iface_list *resp;
4645 int status;
4646
4647 spin_lock_bh(&adapter->mcc_lock);
4648
4649 wrb = wrb_from_mccq(adapter);
4650 if (!wrb) {
4651 status = -EBUSY;
4652 goto err;
4653 }
4654 req = embedded_payload(wrb);
4655
4656 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4657 OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
4658 wrb, NULL);
4659 req->hdr.domain = vf_num + 1;
4660
4661 status = be_mcc_notify_wait(adapter);
4662 if (!status) {
4663 resp = (struct be_cmd_resp_get_iface_list *)req;
4664 vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
4665 }
4666
4667err:
4668 spin_unlock_bh(&adapter->mcc_lock);
4669 return status;
4670}
4671
Somnath Kotur5c510812013-05-30 02:52:23 +00004672static int lancer_wait_idle(struct be_adapter *adapter)
4673{
4674#define SLIPORT_IDLE_TIMEOUT 30
4675 u32 reg_val;
4676 int status = 0, i;
4677
4678 for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
4679 reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
4680 if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
4681 break;
4682
4683 ssleep(1);
4684 }
4685
4686 if (i == SLIPORT_IDLE_TIMEOUT)
4687 status = -1;
4688
4689 return status;
4690}
4691
4692int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
4693{
4694 int status = 0;
4695
4696 status = lancer_wait_idle(adapter);
4697 if (status)
4698 return status;
4699
4700 iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
4701
4702 return status;
4703}
4704
4705/* Routine to check whether dump image is present or not */
4706bool dump_present(struct be_adapter *adapter)
4707{
4708 u32 sliport_status = 0;
4709
4710 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
4711 return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
4712}
4713
4714int lancer_initiate_dump(struct be_adapter *adapter)
4715{
Kalesh APf0613382014-08-01 17:47:32 +05304716 struct device *dev = &adapter->pdev->dev;
Somnath Kotur5c510812013-05-30 02:52:23 +00004717 int status;
4718
Kalesh APf0613382014-08-01 17:47:32 +05304719 if (dump_present(adapter)) {
4720 dev_info(dev, "Previous dump not cleared, not forcing dump\n");
4721 return -EEXIST;
4722 }
4723
Somnath Kotur5c510812013-05-30 02:52:23 +00004724 /* give firmware reset and diagnostic dump */
4725 status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
4726 PHYSDEV_CONTROL_DD_MASK);
4727 if (status < 0) {
Kalesh APf0613382014-08-01 17:47:32 +05304728 dev_err(dev, "FW reset failed\n");
Somnath Kotur5c510812013-05-30 02:52:23 +00004729 return status;
4730 }
4731
4732 status = lancer_wait_idle(adapter);
4733 if (status)
4734 return status;
4735
4736 if (!dump_present(adapter)) {
Kalesh APf0613382014-08-01 17:47:32 +05304737 dev_err(dev, "FW dump not generated\n");
4738 return -EIO;
Somnath Kotur5c510812013-05-30 02:52:23 +00004739 }
4740
4741 return 0;
4742}
4743
Kalesh APf0613382014-08-01 17:47:32 +05304744int lancer_delete_dump(struct be_adapter *adapter)
4745{
4746 int status;
4747
4748 status = lancer_cmd_delete_object(adapter, LANCER_FW_DUMP_FILE);
4749 return be_cmd_status(status);
4750}
4751
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00004752/* Uses sync mcc */
4753int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
4754{
4755 struct be_mcc_wrb *wrb;
4756 struct be_cmd_enable_disable_vf *req;
4757 int status;
4758
Vasundhara Volam05998632013-10-01 15:59:59 +05304759 if (BEx_chip(adapter))
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00004760 return 0;
4761
4762 spin_lock_bh(&adapter->mcc_lock);
4763
4764 wrb = wrb_from_mccq(adapter);
4765 if (!wrb) {
4766 status = -EBUSY;
4767 goto err;
4768 }
4769
4770 req = embedded_payload(wrb);
4771
4772 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4773 OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
4774 wrb, NULL);
4775
4776 req->hdr.domain = domain;
4777 req->enable = 1;
4778 status = be_mcc_notify_wait(adapter);
4779err:
4780 spin_unlock_bh(&adapter->mcc_lock);
4781 return status;
4782}
4783
Somnath Kotur68c45a22013-03-14 02:42:07 +00004784int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
4785{
4786 struct be_mcc_wrb *wrb;
4787 struct be_cmd_req_intr_set *req;
4788 int status;
4789
4790 if (mutex_lock_interruptible(&adapter->mbox_lock))
4791 return -1;
4792
4793 wrb = wrb_from_mbox(adapter);
4794
4795 req = embedded_payload(wrb);
4796
4797 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4798 OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
4799 wrb, NULL);
4800
4801 req->intr_enabled = intr_enable;
4802
4803 status = be_mbox_notify_wait(adapter);
4804
4805 mutex_unlock(&adapter->mbox_lock);
4806 return status;
4807}
4808
Vasundhara Volam542963b2014-01-15 13:23:33 +05304809/* Uses MBOX */
4810int be_cmd_get_active_profile(struct be_adapter *adapter, u16 *profile_id)
4811{
4812 struct be_cmd_req_get_active_profile *req;
4813 struct be_mcc_wrb *wrb;
4814 int status;
4815
4816 if (mutex_lock_interruptible(&adapter->mbox_lock))
4817 return -1;
4818
4819 wrb = wrb_from_mbox(adapter);
4820 if (!wrb) {
4821 status = -EBUSY;
4822 goto err;
4823 }
4824
4825 req = embedded_payload(wrb);
4826
4827 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4828 OPCODE_COMMON_GET_ACTIVE_PROFILE, sizeof(*req),
4829 wrb, NULL);
4830
4831 status = be_mbox_notify_wait(adapter);
4832 if (!status) {
4833 struct be_cmd_resp_get_active_profile *resp =
4834 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05304835
Vasundhara Volam542963b2014-01-15 13:23:33 +05304836 *profile_id = le16_to_cpu(resp->active_profile_id);
4837 }
4838
4839err:
4840 mutex_unlock(&adapter->mbox_lock);
4841 return status;
4842}
4843
Suresh Reddyd9d426a2015-12-30 01:28:56 -05004844int __be_cmd_set_logical_link_config(struct be_adapter *adapter,
4845 int link_state, int version, u8 domain)
Suresh Reddybdce2ad2014-03-11 18:53:04 +05304846{
4847 struct be_mcc_wrb *wrb;
4848 struct be_cmd_req_set_ll_link *req;
4849 int status;
4850
Suresh Reddybdce2ad2014-03-11 18:53:04 +05304851 spin_lock_bh(&adapter->mcc_lock);
4852
4853 wrb = wrb_from_mccq(adapter);
4854 if (!wrb) {
4855 status = -EBUSY;
4856 goto err;
4857 }
4858
4859 req = embedded_payload(wrb);
4860
4861 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4862 OPCODE_COMMON_SET_LOGICAL_LINK_CONFIG,
4863 sizeof(*req), wrb, NULL);
4864
Suresh Reddyd9d426a2015-12-30 01:28:56 -05004865 req->hdr.version = version;
Suresh Reddybdce2ad2014-03-11 18:53:04 +05304866 req->hdr.domain = domain;
4867
Suresh Reddyd9d426a2015-12-30 01:28:56 -05004868 if (link_state == IFLA_VF_LINK_STATE_ENABLE ||
4869 link_state == IFLA_VF_LINK_STATE_AUTO)
4870 req->link_config |= PLINK_ENABLE;
Suresh Reddybdce2ad2014-03-11 18:53:04 +05304871
4872 if (link_state == IFLA_VF_LINK_STATE_AUTO)
Suresh Reddyd9d426a2015-12-30 01:28:56 -05004873 req->link_config |= PLINK_TRACK;
Suresh Reddybdce2ad2014-03-11 18:53:04 +05304874
4875 status = be_mcc_notify_wait(adapter);
4876err:
4877 spin_unlock_bh(&adapter->mcc_lock);
4878 return status;
4879}
4880
Suresh Reddyd9d426a2015-12-30 01:28:56 -05004881int be_cmd_set_logical_link_config(struct be_adapter *adapter,
4882 int link_state, u8 domain)
4883{
4884 int status;
4885
4886 if (BEx_chip(adapter))
4887 return -EOPNOTSUPP;
4888
4889 status = __be_cmd_set_logical_link_config(adapter, link_state,
4890 2, domain);
4891
4892 /* Version 2 of the command will not be recognized by older FW.
4893 * On such a failure issue version 1 of the command.
4894 */
4895 if (base_status(status) == MCC_STATUS_ILLEGAL_REQUEST)
4896 status = __be_cmd_set_logical_link_config(adapter, link_state,
4897 1, domain);
4898 return status;
4899}
Parav Pandit6a4ab662012-03-26 14:27:12 +00004900int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05304901 int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
Parav Pandit6a4ab662012-03-26 14:27:12 +00004902{
4903 struct be_adapter *adapter = netdev_priv(netdev_handle);
4904 struct be_mcc_wrb *wrb;
Kalesh AP504fbf12014-09-19 15:47:00 +05304905 struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *)wrb_payload;
Parav Pandit6a4ab662012-03-26 14:27:12 +00004906 struct be_cmd_req_hdr *req;
4907 struct be_cmd_resp_hdr *resp;
4908 int status;
4909
4910 spin_lock_bh(&adapter->mcc_lock);
4911
4912 wrb = wrb_from_mccq(adapter);
4913 if (!wrb) {
4914 status = -EBUSY;
4915 goto err;
4916 }
4917 req = embedded_payload(wrb);
4918 resp = embedded_payload(wrb);
4919
4920 be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
4921 hdr->opcode, wrb_payload_size, wrb, NULL);
4922 memcpy(req, wrb_payload, wrb_payload_size);
4923 be_dws_cpu_to_le(req, wrb_payload_size);
4924
4925 status = be_mcc_notify_wait(adapter);
4926 if (cmd_status)
4927 *cmd_status = (status & 0xffff);
4928 if (ext_status)
4929 *ext_status = 0;
4930 memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
4931 be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
4932err:
4933 spin_unlock_bh(&adapter->mcc_lock);
4934 return status;
4935}
4936EXPORT_SYMBOL(be_roce_mcc_cmd);