blob: 04b86494dd23d96b032de34769bb7b98807195bb [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng78011362011-08-23 20:15:21 +000021#include "llvm/MC/MCInstrDesc.h"
Evan Cheng94b95502011-07-26 00:24:13 +000022#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000023#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000024#include "llvm/MC/MCTargetAsmParser.h"
Jim Grosbach89df9962011-08-26 21:43:41 +000025#include "llvm/Support/MathExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000026#include "llvm/Support/SourceMgr.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000027#include "llvm/Support/TargetRegistry.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000028#include "llvm/Support/raw_ostream.h"
Jim Grosbach11e03e72011-08-22 18:50:36 +000029#include "llvm/ADT/BitVector.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000030#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000031#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000033#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000034#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000035#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000036
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000037using namespace llvm;
38
Chris Lattner3a697562010-10-28 17:20:03 +000039namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000040
41class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000042
Evan Cheng94b95502011-07-26 00:24:13 +000043class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000044 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmParser &Parser;
46
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +000047 struct {
48 ARMCC::CondCodes Cond; // Condition for IT block.
49 unsigned Mask:4; // Condition mask for instructions.
50 // Starting at first 1 (from lsb).
51 // '1' condition as indicated in IT.
52 // '0' inverse of condition (else).
53 // Count of instructions in IT block is
54 // 4 - trailingzeroes(mask)
55
56 bool FirstCond; // Explicit flag for when we're parsing the
57 // First instruction in the IT block. It's
58 // implied in the mask, so needs special
59 // handling.
60
61 unsigned CurPosition; // Current position in parsing of IT
62 // block. In range [0,3]. Initialized
63 // according to count of instructions in block.
64 // ~0U if no active IT block.
65 } ITState;
66 bool inITBlock() { return ITState.CurPosition != ~0U;}
Jim Grosbacha1109882011-09-02 23:22:08 +000067 void forwardITPosition() {
68 if (!inITBlock()) return;
69 // Move to the next instruction in the IT block, if there is one. If not,
70 // mark the block as done.
71 unsigned TZ = CountTrailingZeros_32(ITState.Mask);
72 if (++ITState.CurPosition == 5 - TZ)
73 ITState.CurPosition = ~0U; // Done with the IT block after this.
74 }
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +000075
76
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000077 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000078 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
79
80 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000081 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
82
Jim Grosbach1355cf12011-07-26 17:10:22 +000083 int tryParseRegister();
84 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000085 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000086 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +000087 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000088 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
89 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
90 const MCExpr *applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +000091 MCSymbolRefExpr::VariantKind Variant);
92
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000093
Jim Grosbach7ce05792011-08-03 23:50:40 +000094 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
95 unsigned &ShiftAmount);
Jim Grosbach1355cf12011-07-26 17:10:22 +000096 bool parseDirectiveWord(unsigned Size, SMLoc L);
97 bool parseDirectiveThumb(SMLoc L);
98 bool parseDirectiveThumbFunc(SMLoc L);
99 bool parseDirectiveCode(SMLoc L);
100 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +0000101
Jim Grosbach1355cf12011-07-26 17:10:22 +0000102 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach89df9962011-08-26 21:43:41 +0000103 bool &CarrySetting, unsigned &ProcessorIMod,
104 StringRef &ITMask);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000105 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +0000106 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +0000107
Evan Chengebdeeab2011-07-08 01:53:10 +0000108 bool isThumb() const {
109 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +0000110 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +0000111 }
Evan Chengebdeeab2011-07-08 01:53:10 +0000112 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +0000113 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +0000114 }
Jim Grosbach47a0d522011-08-16 20:45:50 +0000115 bool isThumbTwo() const {
116 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2);
117 }
Jim Grosbach194bd892011-08-16 22:20:01 +0000118 bool hasV6Ops() const {
119 return STI.getFeatureBits() & ARM::HasV6Ops;
120 }
Evan Cheng32869202011-07-08 22:36:29 +0000121 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +0000122 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
123 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +0000124 }
Evan Chengebdeeab2011-07-08 01:53:10 +0000125
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000126 /// @name Auto-generated Match Functions
127 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000128
Chris Lattner0692ee62010-09-06 19:11:01 +0000129#define GET_ASSEMBLER_HEADER
130#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000131
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000132 /// }
133
Jim Grosbach89df9962011-08-26 21:43:41 +0000134 OperandMatchResultTy parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000135 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000136 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000137 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000138 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000139 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000140 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000141 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000142 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000143 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000144 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000145 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
146 StringRef Op, int Low, int High);
147 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
148 return parsePKHImm(O, "lsl", 0, 31);
149 }
150 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
151 return parsePKHImm(O, "asr", 1, 32);
152 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000153 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000154 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000155 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000156 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000157 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach251bf252011-08-10 21:56:18 +0000158 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000159
160 // Asm Match Converter Methods
Jim Grosbacha77295d2011-09-08 22:07:06 +0000161 bool cvtT2LdrdPre(MCInst &Inst, unsigned Opcode,
162 const SmallVectorImpl<MCParsedAsmOperand*> &);
163 bool cvtT2StrdPre(MCInst &Inst, unsigned Opcode,
164 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbacheeec0252011-09-08 00:39:19 +0000165 bool cvtLdWriteBackRegT2AddrModeImm8(MCInst &Inst, unsigned Opcode,
166 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000167 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000168 const SmallVectorImpl<MCParsedAsmOperand*> &);
Owen Anderson9ab0f252011-08-26 20:43:14 +0000169 bool cvtLdWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
170 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach548340c2011-08-11 19:22:40 +0000171 bool cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
172 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000173 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000174 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7b8f46c2011-08-11 21:17:22 +0000175 bool cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
176 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000177 bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
178 const SmallVectorImpl<MCParsedAsmOperand*> &);
179 bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
180 const SmallVectorImpl<MCParsedAsmOperand*> &);
181 bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
182 const SmallVectorImpl<MCParsedAsmOperand*> &);
183 bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
184 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000185 bool cvtLdrdPre(MCInst &Inst, unsigned Opcode,
186 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach14605d12011-08-11 20:28:23 +0000187 bool cvtStrdPre(MCInst &Inst, unsigned Opcode,
188 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach623a4542011-08-10 22:42:16 +0000189 bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
190 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach88ae2bc2011-08-19 22:07:46 +0000191 bool cvtThumbMultiply(MCInst &Inst, unsigned Opcode,
192 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach189610f2011-07-26 18:25:39 +0000193
194 bool validateInstruction(MCInst &Inst,
195 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachf8fce712011-08-11 17:35:48 +0000196 void processInstruction(MCInst &Inst,
197 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachd54b4e62011-08-16 21:12:37 +0000198 bool shouldOmitCCOutOperand(StringRef Mnemonic,
199 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach189610f2011-07-26 18:25:39 +0000200
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000201public:
Jim Grosbach47a0d522011-08-16 20:45:50 +0000202 enum ARMMatchResultTy {
Jim Grosbach194bd892011-08-16 22:20:01 +0000203 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +0000204 Match_RequiresNotITBlock,
Jim Grosbach194bd892011-08-16 22:20:01 +0000205 Match_RequiresV6,
206 Match_RequiresThumb2
Jim Grosbach47a0d522011-08-16 20:45:50 +0000207 };
208
Evan Chengffc0e732011-07-09 05:47:46 +0000209 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000210 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000211 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000212
Evan Chengebdeeab2011-07-08 01:53:10 +0000213 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000214 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +0000215
216 // Not in an ITBlock to start with.
217 ITState.CurPosition = ~0U;
Evan Chengebdeeab2011-07-08 01:53:10 +0000218 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000219
Jim Grosbach1355cf12011-07-26 17:10:22 +0000220 // Implementation of the MCTargetAsmParser interface:
221 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
222 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000223 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000224 bool ParseDirective(AsmToken DirectiveID);
225
Jim Grosbach47a0d522011-08-16 20:45:50 +0000226 unsigned checkTargetMatchPredicate(MCInst &Inst);
227
Jim Grosbach1355cf12011-07-26 17:10:22 +0000228 bool MatchAndEmitInstruction(SMLoc IDLoc,
229 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
230 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000231};
Jim Grosbach16c74252010-10-29 14:46:02 +0000232} // end anonymous namespace
233
Chris Lattner3a697562010-10-28 17:20:03 +0000234namespace {
235
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000236/// ARMOperand - Instances of this class represent a parsed ARM machine
237/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000238class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000239 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000240 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000241 CCOut,
Jim Grosbach89df9962011-08-26 21:43:41 +0000242 ITCondMask,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000243 CoprocNum,
244 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000245 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000246 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000247 Memory,
Jim Grosbach7ce05792011-08-03 23:50:40 +0000248 PostIndexRegister,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000249 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000250 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000251 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000252 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000253 DPRRegisterList,
254 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000255 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000256 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000257 ShifterImmediate,
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000258 RotateImmediate,
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000259 BitfieldDescriptor,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000260 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000261 } Kind;
262
Sean Callanan76264762010-04-02 22:27:05 +0000263 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000264 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000265
266 union {
267 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000268 ARMCC::CondCodes Val;
269 } CC;
270
271 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000272 unsigned Val;
273 } Cop;
274
275 struct {
Jim Grosbach89df9962011-08-26 21:43:41 +0000276 unsigned Mask:4;
277 } ITMask;
278
279 struct {
280 ARM_MB::MemBOpt Val;
281 } MBOpt;
282
283 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000284 ARM_PROC::IFlags Val;
285 } IFlags;
286
287 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000288 unsigned Val;
289 } MMask;
290
291 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000292 const char *Data;
293 unsigned Length;
294 } Tok;
295
296 struct {
297 unsigned RegNum;
298 } Reg;
299
Bill Wendling8155e5b2010-11-06 22:19:43 +0000300 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000301 const MCExpr *Val;
302 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000303
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000304 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000305 struct {
306 unsigned BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000307 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
308 // was specified.
309 const MCConstantExpr *OffsetImm; // Offset immediate value
310 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
311 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000312 unsigned ShiftImm; // shift for OffsetReg.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000313 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000314 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000315
316 struct {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000317 unsigned RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000318 bool isAdd;
319 ARM_AM::ShiftOpc ShiftTy;
320 unsigned ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000321 } PostIdxReg;
322
323 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000324 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000325 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000326 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000327 struct {
328 ARM_AM::ShiftOpc ShiftTy;
329 unsigned SrcReg;
330 unsigned ShiftReg;
331 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000332 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000333 struct {
334 ARM_AM::ShiftOpc ShiftTy;
335 unsigned SrcReg;
336 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000337 } RegShiftedImm;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000338 struct {
339 unsigned Imm;
340 } RotImm;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000341 struct {
342 unsigned LSB;
343 unsigned Width;
344 } Bitfield;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000345 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000346
Bill Wendling146018f2010-11-06 21:42:12 +0000347 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
348public:
Sean Callanan76264762010-04-02 22:27:05 +0000349 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
350 Kind = o.Kind;
351 StartLoc = o.StartLoc;
352 EndLoc = o.EndLoc;
353 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000354 case CondCode:
355 CC = o.CC;
356 break;
Jim Grosbach89df9962011-08-26 21:43:41 +0000357 case ITCondMask:
358 ITMask = o.ITMask;
359 break;
Sean Callanan76264762010-04-02 22:27:05 +0000360 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000361 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000362 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000363 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000364 case Register:
365 Reg = o.Reg;
366 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000367 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000368 case DPRRegisterList:
369 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000370 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000371 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000372 case CoprocNum:
373 case CoprocReg:
374 Cop = o.Cop;
375 break;
Sean Callanan76264762010-04-02 22:27:05 +0000376 case Immediate:
377 Imm = o.Imm;
378 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000379 case MemBarrierOpt:
380 MBOpt = o.MBOpt;
381 break;
Sean Callanan76264762010-04-02 22:27:05 +0000382 case Memory:
383 Mem = o.Mem;
384 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000385 case PostIndexRegister:
386 PostIdxReg = o.PostIdxReg;
387 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000388 case MSRMask:
389 MMask = o.MMask;
390 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000391 case ProcIFlags:
392 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000393 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000394 case ShifterImmediate:
395 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000396 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000397 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000398 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000399 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000400 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000401 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000402 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000403 case RotateImmediate:
404 RotImm = o.RotImm;
405 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000406 case BitfieldDescriptor:
407 Bitfield = o.Bitfield;
408 break;
Sean Callanan76264762010-04-02 22:27:05 +0000409 }
410 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000411
Sean Callanan76264762010-04-02 22:27:05 +0000412 /// getStartLoc - Get the location of the first token of this operand.
413 SMLoc getStartLoc() const { return StartLoc; }
414 /// getEndLoc - Get the location of the last token of this operand.
415 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000416
Daniel Dunbar8462b302010-08-11 06:36:53 +0000417 ARMCC::CondCodes getCondCode() const {
418 assert(Kind == CondCode && "Invalid access!");
419 return CC.Val;
420 }
421
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000422 unsigned getCoproc() const {
423 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
424 return Cop.Val;
425 }
426
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000427 StringRef getToken() const {
428 assert(Kind == Token && "Invalid access!");
429 return StringRef(Tok.Data, Tok.Length);
430 }
431
432 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000433 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000434 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000435 }
436
Bill Wendling5fa22a12010-11-09 23:28:44 +0000437 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000438 assert((Kind == RegisterList || Kind == DPRRegisterList ||
439 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000440 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000441 }
442
Kevin Enderbycfe07242009-10-13 22:19:02 +0000443 const MCExpr *getImm() const {
444 assert(Kind == Immediate && "Invalid access!");
445 return Imm.Val;
446 }
447
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000448 ARM_MB::MemBOpt getMemBarrierOpt() const {
449 assert(Kind == MemBarrierOpt && "Invalid access!");
450 return MBOpt.Val;
451 }
452
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000453 ARM_PROC::IFlags getProcIFlags() const {
454 assert(Kind == ProcIFlags && "Invalid access!");
455 return IFlags.Val;
456 }
457
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000458 unsigned getMSRMask() const {
459 assert(Kind == MSRMask && "Invalid access!");
460 return MMask.Val;
461 }
462
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000463 bool isCoprocNum() const { return Kind == CoprocNum; }
464 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000465 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000466 bool isCCOut() const { return Kind == CCOut; }
Jim Grosbach89df9962011-08-26 21:43:41 +0000467 bool isITMask() const { return Kind == ITCondMask; }
468 bool isITCondCode() const { return Kind == CondCode; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000469 bool isImm() const { return Kind == Immediate; }
Jim Grosbacha77295d2011-09-08 22:07:06 +0000470 bool isImm8s4() const {
471 if (Kind != Immediate)
472 return false;
473 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
474 if (!CE) return false;
475 int64_t Value = CE->getValue();
476 return ((Value & 3) == 0) && Value >= -1020 && Value <= 1020;
477 }
Jim Grosbach72f39f82011-08-24 21:22:15 +0000478 bool isImm0_1020s4() const {
479 if (Kind != Immediate)
480 return false;
481 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
482 if (!CE) return false;
483 int64_t Value = CE->getValue();
484 return ((Value & 3) == 0) && Value >= 0 && Value <= 1020;
485 }
486 bool isImm0_508s4() const {
487 if (Kind != Immediate)
488 return false;
489 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
490 if (!CE) return false;
491 int64_t Value = CE->getValue();
492 return ((Value & 3) == 0) && Value >= 0 && Value <= 508;
493 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000494 bool isImm0_255() const {
495 if (Kind != Immediate)
496 return false;
497 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
498 if (!CE) return false;
499 int64_t Value = CE->getValue();
500 return Value >= 0 && Value < 256;
501 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000502 bool isImm0_7() const {
503 if (Kind != Immediate)
504 return false;
505 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
506 if (!CE) return false;
507 int64_t Value = CE->getValue();
508 return Value >= 0 && Value < 8;
509 }
510 bool isImm0_15() const {
511 if (Kind != Immediate)
512 return false;
513 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
514 if (!CE) return false;
515 int64_t Value = CE->getValue();
516 return Value >= 0 && Value < 16;
517 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000518 bool isImm0_31() const {
519 if (Kind != Immediate)
520 return false;
521 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
522 if (!CE) return false;
523 int64_t Value = CE->getValue();
524 return Value >= 0 && Value < 32;
525 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000526 bool isImm1_16() const {
527 if (Kind != Immediate)
528 return false;
529 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
530 if (!CE) return false;
531 int64_t Value = CE->getValue();
532 return Value > 0 && Value < 17;
533 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000534 bool isImm1_32() const {
535 if (Kind != Immediate)
536 return false;
537 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
538 if (!CE) return false;
539 int64_t Value = CE->getValue();
540 return Value > 0 && Value < 33;
541 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000542 bool isImm0_65535() const {
543 if (Kind != Immediate)
544 return false;
545 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
546 if (!CE) return false;
547 int64_t Value = CE->getValue();
548 return Value >= 0 && Value < 65536;
549 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000550 bool isImm0_65535Expr() const {
551 if (Kind != Immediate)
552 return false;
553 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
554 // If it's not a constant expression, it'll generate a fixup and be
555 // handled later.
556 if (!CE) return true;
557 int64_t Value = CE->getValue();
558 return Value >= 0 && Value < 65536;
559 }
Jim Grosbached838482011-07-26 16:24:27 +0000560 bool isImm24bit() const {
561 if (Kind != Immediate)
562 return false;
563 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
564 if (!CE) return false;
565 int64_t Value = CE->getValue();
566 return Value >= 0 && Value <= 0xffffff;
567 }
Jim Grosbach70939ee2011-08-17 21:51:27 +0000568 bool isImmThumbSR() const {
569 if (Kind != Immediate)
570 return false;
571 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
572 if (!CE) return false;
573 int64_t Value = CE->getValue();
574 return Value > 0 && Value < 33;
575 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000576 bool isPKHLSLImm() const {
577 if (Kind != Immediate)
578 return false;
579 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
580 if (!CE) return false;
581 int64_t Value = CE->getValue();
582 return Value >= 0 && Value < 32;
583 }
584 bool isPKHASRImm() const {
585 if (Kind != Immediate)
586 return false;
587 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
588 if (!CE) return false;
589 int64_t Value = CE->getValue();
590 return Value > 0 && Value <= 32;
591 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000592 bool isARMSOImm() const {
593 if (Kind != Immediate)
594 return false;
595 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
596 if (!CE) return false;
597 int64_t Value = CE->getValue();
598 return ARM_AM::getSOImmVal(Value) != -1;
599 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000600 bool isT2SOImm() const {
601 if (Kind != Immediate)
602 return false;
603 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
604 if (!CE) return false;
605 int64_t Value = CE->getValue();
606 return ARM_AM::getT2SOImmVal(Value) != -1;
607 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000608 bool isSetEndImm() const {
609 if (Kind != Immediate)
610 return false;
611 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
612 if (!CE) return false;
613 int64_t Value = CE->getValue();
614 return Value == 1 || Value == 0;
615 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000616 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000617 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000618 bool isDPRRegList() const { return Kind == DPRRegisterList; }
619 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000620 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000621 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000622 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000623 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000624 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
625 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000626 bool isRotImm() const { return Kind == RotateImmediate; }
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000627 bool isBitfield() const { return Kind == BitfieldDescriptor; }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000628 bool isPostIdxRegShifted() const { return Kind == PostIndexRegister; }
629 bool isPostIdxReg() const {
630 return Kind == PostIndexRegister && PostIdxReg.ShiftTy == ARM_AM::no_shift;
631 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000632 bool isMemNoOffset() const {
633 if (Kind != Memory)
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000634 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000635 // No offset of any kind.
636 return Mem.OffsetRegNum == 0 && Mem.OffsetImm == 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000637 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000638 bool isAddrMode2() const {
639 if (Kind != Memory)
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000640 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000641 // Check for register offset.
642 if (Mem.OffsetRegNum) return true;
643 // Immediate offset in range [-4095, 4095].
644 if (!Mem.OffsetImm) return true;
645 int64_t Val = Mem.OffsetImm->getValue();
646 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000647 }
Jim Grosbach039c2e12011-08-04 23:01:30 +0000648 bool isAM2OffsetImm() const {
649 if (Kind != Immediate)
650 return false;
651 // Immediate offset in range [-4095, 4095].
652 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
653 if (!CE) return false;
654 int64_t Val = CE->getValue();
655 return Val > -4096 && Val < 4096;
656 }
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000657 bool isAddrMode3() const {
658 if (Kind != Memory)
659 return false;
660 // No shifts are legal for AM3.
661 if (Mem.ShiftType != ARM_AM::no_shift) return false;
662 // Check for register offset.
663 if (Mem.OffsetRegNum) return true;
664 // Immediate offset in range [-255, 255].
665 if (!Mem.OffsetImm) return true;
666 int64_t Val = Mem.OffsetImm->getValue();
667 return Val > -256 && Val < 256;
668 }
669 bool isAM3Offset() const {
670 if (Kind != Immediate && Kind != PostIndexRegister)
671 return false;
672 if (Kind == PostIndexRegister)
673 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
674 // Immediate offset in range [-255, 255].
675 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
676 if (!CE) return false;
677 int64_t Val = CE->getValue();
Jim Grosbach251bf252011-08-10 21:56:18 +0000678 // Special case, #-0 is INT32_MIN.
679 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000680 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000681 bool isAddrMode5() const {
682 if (Kind != Memory)
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000683 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000684 // Check for register offset.
685 if (Mem.OffsetRegNum) return false;
686 // Immediate offset in range [-1020, 1020] and a multiple of 4.
687 if (!Mem.OffsetImm) return true;
688 int64_t Val = Mem.OffsetImm->getValue();
Owen Anderson0da10cf2011-08-29 19:36:44 +0000689 return (Val >= -1020 && Val <= 1020 && ((Val & 3) == 0)) ||
690 Val == INT32_MIN;
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000691 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000692 bool isMemRegOffset() const {
693 if (Kind != Memory || !Mem.OffsetRegNum)
Bill Wendlingf4caf692010-12-14 03:36:38 +0000694 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000695 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000696 }
Jim Grosbachab899c12011-09-07 23:10:15 +0000697 bool isT2MemRegOffset() const {
698 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative)
699 return false;
700 // Only lsl #{0, 1, 2, 3} allowed.
701 if (Mem.ShiftType == ARM_AM::no_shift)
702 return true;
703 if (Mem.ShiftType != ARM_AM::lsl || Mem.ShiftImm > 3)
704 return false;
705 return true;
706 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000707 bool isMemThumbRR() const {
708 // Thumb reg+reg addressing is simple. Just two registers, a base and
709 // an offset. No shifts, negations or any other complicating factors.
710 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative ||
711 Mem.ShiftType != ARM_AM::no_shift)
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000712 return false;
Jim Grosbach60f91a32011-08-19 17:55:24 +0000713 return isARMLowRegister(Mem.BaseRegNum) &&
714 (!Mem.OffsetRegNum || isARMLowRegister(Mem.OffsetRegNum));
715 }
716 bool isMemThumbRIs4() const {
717 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
718 !isARMLowRegister(Mem.BaseRegNum))
719 return false;
720 // Immediate offset, multiple of 4 in range [0, 124].
721 if (!Mem.OffsetImm) return true;
722 int64_t Val = Mem.OffsetImm->getValue();
Jim Grosbachecd85892011-08-19 18:13:48 +0000723 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
724 }
Jim Grosbach38466302011-08-19 18:55:51 +0000725 bool isMemThumbRIs2() const {
726 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
727 !isARMLowRegister(Mem.BaseRegNum))
728 return false;
729 // Immediate offset, multiple of 4 in range [0, 62].
730 if (!Mem.OffsetImm) return true;
731 int64_t Val = Mem.OffsetImm->getValue();
732 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
733 }
Jim Grosbach48ff5ff2011-08-19 18:49:59 +0000734 bool isMemThumbRIs1() const {
735 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
736 !isARMLowRegister(Mem.BaseRegNum))
737 return false;
738 // Immediate offset in range [0, 31].
739 if (!Mem.OffsetImm) return true;
740 int64_t Val = Mem.OffsetImm->getValue();
741 return Val >= 0 && Val <= 31;
742 }
Jim Grosbachecd85892011-08-19 18:13:48 +0000743 bool isMemThumbSPI() const {
744 if (Kind != Memory || Mem.OffsetRegNum != 0 || Mem.BaseRegNum != ARM::SP)
745 return false;
746 // Immediate offset, multiple of 4 in range [0, 1020].
747 if (!Mem.OffsetImm) return true;
748 int64_t Val = Mem.OffsetImm->getValue();
749 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000750 }
Jim Grosbacha77295d2011-09-08 22:07:06 +0000751 bool isMemImm8s4Offset() const {
752 if (Kind != Memory || Mem.OffsetRegNum != 0)
753 return false;
754 // Immediate offset a multiple of 4 in range [-1020, 1020].
755 if (!Mem.OffsetImm) return true;
756 int64_t Val = Mem.OffsetImm->getValue();
757 return Val >= -1020 && Val <= 1020 && (Val & 3) == 0;
758 }
Jim Grosbachb6aed502011-09-09 18:37:27 +0000759 bool isMemImm0_1020s4Offset() const {
760 if (Kind != Memory || Mem.OffsetRegNum != 0)
761 return false;
762 // Immediate offset a multiple of 4 in range [0, 1020].
763 if (!Mem.OffsetImm) return true;
764 int64_t Val = Mem.OffsetImm->getValue();
765 return Val >= 0 && Val <= 1020 && (Val & 3) == 0;
766 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000767 bool isMemImm8Offset() const {
768 if (Kind != Memory || Mem.OffsetRegNum != 0)
769 return false;
770 // Immediate offset in range [-255, 255].
771 if (!Mem.OffsetImm) return true;
772 int64_t Val = Mem.OffsetImm->getValue();
773 return Val > -256 && Val < 256;
774 }
Jim Grosbachf0eee6e2011-09-07 23:39:14 +0000775 bool isMemPosImm8Offset() const {
776 if (Kind != Memory || Mem.OffsetRegNum != 0)
777 return false;
778 // Immediate offset in range [0, 255].
779 if (!Mem.OffsetImm) return true;
780 int64_t Val = Mem.OffsetImm->getValue();
781 return Val >= 0 && Val < 256;
782 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000783 bool isMemNegImm8Offset() const {
784 if (Kind != Memory || Mem.OffsetRegNum != 0)
785 return false;
786 // Immediate offset in range [-255, -1].
787 if (!Mem.OffsetImm) return true;
788 int64_t Val = Mem.OffsetImm->getValue();
789 return Val > -256 && Val < 0;
790 }
791 bool isMemUImm12Offset() const {
792 // If we have an immediate that's not a constant, treat it as a label
793 // reference needing a fixup. If it is a constant, it's something else
794 // and we reject it.
795 if (Kind == Immediate && !isa<MCConstantExpr>(getImm()))
796 return true;
797
798 if (Kind != Memory || Mem.OffsetRegNum != 0)
799 return false;
800 // Immediate offset in range [0, 4095].
801 if (!Mem.OffsetImm) return true;
802 int64_t Val = Mem.OffsetImm->getValue();
803 return (Val >= 0 && Val < 4096);
804 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000805 bool isMemImm12Offset() const {
Jim Grosbach09176e12011-08-08 20:59:31 +0000806 // If we have an immediate that's not a constant, treat it as a label
807 // reference needing a fixup. If it is a constant, it's something else
808 // and we reject it.
809 if (Kind == Immediate && !isa<MCConstantExpr>(getImm()))
810 return true;
811
Jim Grosbach7ce05792011-08-03 23:50:40 +0000812 if (Kind != Memory || Mem.OffsetRegNum != 0)
813 return false;
814 // Immediate offset in range [-4095, 4095].
815 if (!Mem.OffsetImm) return true;
816 int64_t Val = Mem.OffsetImm->getValue();
Owen Anderson0da10cf2011-08-29 19:36:44 +0000817 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000818 }
819 bool isPostIdxImm8() const {
820 if (Kind != Immediate)
821 return false;
822 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
823 if (!CE) return false;
824 int64_t Val = CE->getValue();
Owen Anderson63553c72011-08-29 17:17:09 +0000825 return (Val > -256 && Val < 256) || (Val == INT32_MIN);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000826 }
827
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000828 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000829 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000830
831 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000832 // Add as immediates when possible. Null MCExpr = 0.
833 if (Expr == 0)
834 Inst.addOperand(MCOperand::CreateImm(0));
835 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000836 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
837 else
838 Inst.addOperand(MCOperand::CreateExpr(Expr));
839 }
840
Daniel Dunbar8462b302010-08-11 06:36:53 +0000841 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000842 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000843 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000844 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
845 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000846 }
847
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000848 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
849 assert(N == 1 && "Invalid number of operands!");
850 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
851 }
852
Jim Grosbach89df9962011-08-26 21:43:41 +0000853 void addITMaskOperands(MCInst &Inst, unsigned N) const {
854 assert(N == 1 && "Invalid number of operands!");
855 Inst.addOperand(MCOperand::CreateImm(ITMask.Mask));
856 }
857
858 void addITCondCodeOperands(MCInst &Inst, unsigned N) const {
859 assert(N == 1 && "Invalid number of operands!");
860 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
861 }
862
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000863 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
864 assert(N == 1 && "Invalid number of operands!");
865 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
866 }
867
Jim Grosbachd67641b2010-12-06 18:21:12 +0000868 void addCCOutOperands(MCInst &Inst, unsigned N) const {
869 assert(N == 1 && "Invalid number of operands!");
870 Inst.addOperand(MCOperand::CreateReg(getReg()));
871 }
872
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000873 void addRegOperands(MCInst &Inst, unsigned N) const {
874 assert(N == 1 && "Invalid number of operands!");
875 Inst.addOperand(MCOperand::CreateReg(getReg()));
876 }
877
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000878 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000879 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000880 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
881 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
882 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000883 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000884 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000885 }
886
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000887 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000888 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000889 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
890 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000891 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000892 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000893 }
894
Jim Grosbach580f4a92011-07-25 22:20:28 +0000895 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000896 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000897 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
898 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000899 }
900
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000901 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000902 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000903 const SmallVectorImpl<unsigned> &RegList = getRegList();
904 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000905 I = RegList.begin(), E = RegList.end(); I != E; ++I)
906 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000907 }
908
Bill Wendling0f630752010-11-17 04:32:08 +0000909 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
910 addRegListOperands(Inst, N);
911 }
912
913 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
914 addRegListOperands(Inst, N);
915 }
916
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000917 void addRotImmOperands(MCInst &Inst, unsigned N) const {
918 assert(N == 1 && "Invalid number of operands!");
919 // Encoded as val>>3. The printer handles display as 8, 16, 24.
920 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
921 }
922
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000923 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
924 assert(N == 1 && "Invalid number of operands!");
925 // Munge the lsb/width into a bitfield mask.
926 unsigned lsb = Bitfield.LSB;
927 unsigned width = Bitfield.Width;
928 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
929 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
930 (32 - (lsb + width)));
931 Inst.addOperand(MCOperand::CreateImm(Mask));
932 }
933
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000934 void addImmOperands(MCInst &Inst, unsigned N) const {
935 assert(N == 1 && "Invalid number of operands!");
936 addExpr(Inst, getImm());
937 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000938
Jim Grosbacha77295d2011-09-08 22:07:06 +0000939 void addImm8s4Operands(MCInst &Inst, unsigned N) const {
940 assert(N == 1 && "Invalid number of operands!");
941 // FIXME: We really want to scale the value here, but the LDRD/STRD
942 // instruction don't encode operands that way yet.
943 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
944 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
945 }
946
Jim Grosbach72f39f82011-08-24 21:22:15 +0000947 void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const {
948 assert(N == 1 && "Invalid number of operands!");
949 // The immediate is scaled by four in the encoding and is stored
950 // in the MCInst as such. Lop off the low two bits here.
951 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
952 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
953 }
954
955 void addImm0_508s4Operands(MCInst &Inst, unsigned N) const {
956 assert(N == 1 && "Invalid number of operands!");
957 // The immediate is scaled by four in the encoding and is stored
958 // in the MCInst as such. Lop off the low two bits here.
959 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
960 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
961 }
962
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000963 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
964 assert(N == 1 && "Invalid number of operands!");
965 addExpr(Inst, getImm());
966 }
967
Jim Grosbach83ab0702011-07-13 22:01:08 +0000968 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
969 assert(N == 1 && "Invalid number of operands!");
970 addExpr(Inst, getImm());
971 }
972
973 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
974 assert(N == 1 && "Invalid number of operands!");
975 addExpr(Inst, getImm());
976 }
977
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000978 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
979 assert(N == 1 && "Invalid number of operands!");
980 addExpr(Inst, getImm());
981 }
982
Jim Grosbachf4943352011-07-25 23:09:14 +0000983 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
984 assert(N == 1 && "Invalid number of operands!");
985 // The constant encodes as the immediate-1, and we store in the instruction
986 // the bits as encoded, so subtract off one here.
987 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
988 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
989 }
990
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000991 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
992 assert(N == 1 && "Invalid number of operands!");
993 // The constant encodes as the immediate-1, and we store in the instruction
994 // the bits as encoded, so subtract off one here.
995 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
996 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
997 }
998
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000999 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
1000 assert(N == 1 && "Invalid number of operands!");
1001 addExpr(Inst, getImm());
1002 }
1003
Jim Grosbachffa32252011-07-19 19:13:28 +00001004 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
1005 assert(N == 1 && "Invalid number of operands!");
1006 addExpr(Inst, getImm());
1007 }
1008
Jim Grosbached838482011-07-26 16:24:27 +00001009 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
1010 assert(N == 1 && "Invalid number of operands!");
1011 addExpr(Inst, getImm());
1012 }
1013
Jim Grosbach70939ee2011-08-17 21:51:27 +00001014 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
1015 assert(N == 1 && "Invalid number of operands!");
1016 // The constant encodes as the immediate, except for 32, which encodes as
1017 // zero.
1018 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1019 unsigned Imm = CE->getValue();
1020 Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm)));
1021 }
1022
Jim Grosbachf6c05252011-07-21 17:23:04 +00001023 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
1024 assert(N == 1 && "Invalid number of operands!");
1025 addExpr(Inst, getImm());
1026 }
1027
1028 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
1029 assert(N == 1 && "Invalid number of operands!");
1030 // An ASR value of 32 encodes as 0, so that's how we want to add it to
1031 // the instruction as well.
1032 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1033 int Val = CE->getValue();
1034 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
1035 }
1036
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +00001037 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
1038 assert(N == 1 && "Invalid number of operands!");
1039 addExpr(Inst, getImm());
1040 }
1041
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001042 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
1043 assert(N == 1 && "Invalid number of operands!");
1044 addExpr(Inst, getImm());
1045 }
1046
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001047 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
1048 assert(N == 1 && "Invalid number of operands!");
1049 addExpr(Inst, getImm());
1050 }
1051
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001052 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
1053 assert(N == 1 && "Invalid number of operands!");
1054 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
1055 }
1056
Jim Grosbach7ce05792011-08-03 23:50:40 +00001057 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
1058 assert(N == 1 && "Invalid number of operands!");
1059 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00001060 }
1061
Jim Grosbach7ce05792011-08-03 23:50:40 +00001062 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
1063 assert(N == 3 && "Invalid number of operands!");
1064 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1065 if (!Mem.OffsetRegNum) {
1066 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1067 // Special case for #-0
1068 if (Val == INT32_MIN) Val = 0;
1069 if (Val < 0) Val = -Val;
1070 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
1071 } else {
1072 // For register offset, we encode the shift type and negation flag
1073 // here.
1074 Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbachdd32ba32011-08-11 22:05:09 +00001075 Mem.ShiftImm, Mem.ShiftType);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001076 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00001077 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1078 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1079 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001080 }
1081
Jim Grosbach039c2e12011-08-04 23:01:30 +00001082 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
1083 assert(N == 2 && "Invalid number of operands!");
1084 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1085 assert(CE && "non-constant AM2OffsetImm operand!");
1086 int32_t Val = CE->getValue();
1087 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1088 // Special case for #-0
1089 if (Val == INT32_MIN) Val = 0;
1090 if (Val < 0) Val = -Val;
1091 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
1092 Inst.addOperand(MCOperand::CreateReg(0));
1093 Inst.addOperand(MCOperand::CreateImm(Val));
1094 }
1095
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001096 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
1097 assert(N == 3 && "Invalid number of operands!");
1098 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1099 if (!Mem.OffsetRegNum) {
1100 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1101 // Special case for #-0
1102 if (Val == INT32_MIN) Val = 0;
1103 if (Val < 0) Val = -Val;
1104 Val = ARM_AM::getAM3Opc(AddSub, Val);
1105 } else {
1106 // For register offset, we encode the shift type and negation flag
1107 // here.
1108 Val = ARM_AM::getAM3Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
1109 }
1110 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1111 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1112 Inst.addOperand(MCOperand::CreateImm(Val));
1113 }
1114
1115 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
1116 assert(N == 2 && "Invalid number of operands!");
1117 if (Kind == PostIndexRegister) {
1118 int32_t Val =
1119 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
1120 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1121 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach251bf252011-08-10 21:56:18 +00001122 return;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001123 }
1124
1125 // Constant offset.
1126 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
1127 int32_t Val = CE->getValue();
1128 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1129 // Special case for #-0
1130 if (Val == INT32_MIN) Val = 0;
1131 if (Val < 0) Val = -Val;
Jim Grosbach251bf252011-08-10 21:56:18 +00001132 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001133 Inst.addOperand(MCOperand::CreateReg(0));
1134 Inst.addOperand(MCOperand::CreateImm(Val));
1135 }
1136
Jim Grosbach7ce05792011-08-03 23:50:40 +00001137 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
1138 assert(N == 2 && "Invalid number of operands!");
1139 // The lower two bits are always zero and as such are not encoded.
1140 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0;
1141 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1142 // Special case for #-0
1143 if (Val == INT32_MIN) Val = 0;
1144 if (Val < 0) Val = -Val;
1145 Val = ARM_AM::getAM5Opc(AddSub, Val);
1146 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1147 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001148 }
1149
Jim Grosbacha77295d2011-09-08 22:07:06 +00001150 void addMemImm8s4OffsetOperands(MCInst &Inst, unsigned N) const {
1151 assert(N == 2 && "Invalid number of operands!");
1152 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1153 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1154 Inst.addOperand(MCOperand::CreateImm(Val));
1155 }
1156
Jim Grosbachb6aed502011-09-09 18:37:27 +00001157 void addMemImm0_1020s4OffsetOperands(MCInst &Inst, unsigned N) const {
1158 assert(N == 2 && "Invalid number of operands!");
1159 // The lower two bits are always zero and as such are not encoded.
1160 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0;
1161 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1162 Inst.addOperand(MCOperand::CreateImm(Val));
1163 }
1164
Jim Grosbach7ce05792011-08-03 23:50:40 +00001165 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
1166 assert(N == 2 && "Invalid number of operands!");
1167 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1168 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1169 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner14b93852010-10-29 00:27:31 +00001170 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001171
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001172 void addMemPosImm8OffsetOperands(MCInst &Inst, unsigned N) const {
1173 addMemImm8OffsetOperands(Inst, N);
1174 }
1175
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001176 void addMemNegImm8OffsetOperands(MCInst &Inst, unsigned N) const {
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001177 addMemImm8OffsetOperands(Inst, N);
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001178 }
1179
1180 void addMemUImm12OffsetOperands(MCInst &Inst, unsigned N) const {
1181 assert(N == 2 && "Invalid number of operands!");
1182 // If this is an immediate, it's a label reference.
1183 if (Kind == Immediate) {
1184 addExpr(Inst, getImm());
1185 Inst.addOperand(MCOperand::CreateImm(0));
1186 return;
1187 }
1188
1189 // Otherwise, it's a normal memory reg+offset.
1190 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1191 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1192 Inst.addOperand(MCOperand::CreateImm(Val));
1193 }
1194
Jim Grosbach7ce05792011-08-03 23:50:40 +00001195 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
1196 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach09176e12011-08-08 20:59:31 +00001197 // If this is an immediate, it's a label reference.
1198 if (Kind == Immediate) {
1199 addExpr(Inst, getImm());
1200 Inst.addOperand(MCOperand::CreateImm(0));
1201 return;
1202 }
1203
1204 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach7ce05792011-08-03 23:50:40 +00001205 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1206 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1207 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendlingf4caf692010-12-14 03:36:38 +00001208 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001209
Jim Grosbach7ce05792011-08-03 23:50:40 +00001210 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
1211 assert(N == 3 && "Invalid number of operands!");
1212 unsigned Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001213 Mem.ShiftImm, Mem.ShiftType);
Jim Grosbach7ce05792011-08-03 23:50:40 +00001214 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1215 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1216 Inst.addOperand(MCOperand::CreateImm(Val));
1217 }
1218
Jim Grosbachab899c12011-09-07 23:10:15 +00001219 void addT2MemRegOffsetOperands(MCInst &Inst, unsigned N) const {
1220 assert(N == 3 && "Invalid number of operands!");
1221 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1222 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1223 Inst.addOperand(MCOperand::CreateImm(Mem.ShiftImm));
1224 }
1225
Jim Grosbach7ce05792011-08-03 23:50:40 +00001226 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
1227 assert(N == 2 && "Invalid number of operands!");
1228 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1229 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1230 }
1231
Jim Grosbach60f91a32011-08-19 17:55:24 +00001232 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
1233 assert(N == 2 && "Invalid number of operands!");
1234 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
1235 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1236 Inst.addOperand(MCOperand::CreateImm(Val));
1237 }
1238
Jim Grosbach38466302011-08-19 18:55:51 +00001239 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
1240 assert(N == 2 && "Invalid number of operands!");
1241 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 2) : 0;
1242 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1243 Inst.addOperand(MCOperand::CreateImm(Val));
1244 }
1245
Jim Grosbach48ff5ff2011-08-19 18:49:59 +00001246 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
1247 assert(N == 2 && "Invalid number of operands!");
1248 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue()) : 0;
1249 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1250 Inst.addOperand(MCOperand::CreateImm(Val));
1251 }
1252
Jim Grosbachecd85892011-08-19 18:13:48 +00001253 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
1254 assert(N == 2 && "Invalid number of operands!");
1255 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
1256 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1257 Inst.addOperand(MCOperand::CreateImm(Val));
1258 }
1259
Jim Grosbach7ce05792011-08-03 23:50:40 +00001260 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
1261 assert(N == 1 && "Invalid number of operands!");
1262 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1263 assert(CE && "non-constant post-idx-imm8 operand!");
1264 int Imm = CE->getValue();
1265 bool isAdd = Imm >= 0;
Owen Anderson63553c72011-08-29 17:17:09 +00001266 if (Imm == INT32_MIN) Imm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001267 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
1268 Inst.addOperand(MCOperand::CreateImm(Imm));
1269 }
1270
1271 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
1272 assert(N == 2 && "Invalid number of operands!");
1273 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001274 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
1275 }
1276
1277 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
1278 assert(N == 2 && "Invalid number of operands!");
1279 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1280 // The sign, shift type, and shift amount are encoded in a single operand
1281 // using the AM2 encoding helpers.
1282 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
1283 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
1284 PostIdxReg.ShiftTy);
1285 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001286 }
1287
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001288 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
1289 assert(N == 1 && "Invalid number of operands!");
1290 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
1291 }
1292
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001293 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
1294 assert(N == 1 && "Invalid number of operands!");
1295 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
1296 }
1297
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001298 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +00001299
Jim Grosbach89df9962011-08-26 21:43:41 +00001300 static ARMOperand *CreateITMask(unsigned Mask, SMLoc S) {
1301 ARMOperand *Op = new ARMOperand(ITCondMask);
1302 Op->ITMask.Mask = Mask;
1303 Op->StartLoc = S;
1304 Op->EndLoc = S;
1305 return Op;
1306 }
1307
Chris Lattner3a697562010-10-28 17:20:03 +00001308 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
1309 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001310 Op->CC.Val = CC;
1311 Op->StartLoc = S;
1312 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001313 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001314 }
1315
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001316 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
1317 ARMOperand *Op = new ARMOperand(CoprocNum);
1318 Op->Cop.Val = CopVal;
1319 Op->StartLoc = S;
1320 Op->EndLoc = S;
1321 return Op;
1322 }
1323
1324 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
1325 ARMOperand *Op = new ARMOperand(CoprocReg);
1326 Op->Cop.Val = CopVal;
1327 Op->StartLoc = S;
1328 Op->EndLoc = S;
1329 return Op;
1330 }
1331
Jim Grosbachd67641b2010-12-06 18:21:12 +00001332 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
1333 ARMOperand *Op = new ARMOperand(CCOut);
1334 Op->Reg.RegNum = RegNum;
1335 Op->StartLoc = S;
1336 Op->EndLoc = S;
1337 return Op;
1338 }
1339
Chris Lattner3a697562010-10-28 17:20:03 +00001340 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
1341 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +00001342 Op->Tok.Data = Str.data();
1343 Op->Tok.Length = Str.size();
1344 Op->StartLoc = S;
1345 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001346 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001347 }
1348
Bill Wendling50d0f582010-11-18 23:43:05 +00001349 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +00001350 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +00001351 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001352 Op->StartLoc = S;
1353 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001354 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001355 }
1356
Jim Grosbache8606dc2011-07-13 17:50:29 +00001357 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
1358 unsigned SrcReg,
1359 unsigned ShiftReg,
1360 unsigned ShiftImm,
1361 SMLoc S, SMLoc E) {
1362 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001363 Op->RegShiftedReg.ShiftTy = ShTy;
1364 Op->RegShiftedReg.SrcReg = SrcReg;
1365 Op->RegShiftedReg.ShiftReg = ShiftReg;
1366 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001367 Op->StartLoc = S;
1368 Op->EndLoc = E;
1369 return Op;
1370 }
1371
Owen Anderson92a20222011-07-21 18:54:16 +00001372 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
1373 unsigned SrcReg,
1374 unsigned ShiftImm,
1375 SMLoc S, SMLoc E) {
1376 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001377 Op->RegShiftedImm.ShiftTy = ShTy;
1378 Op->RegShiftedImm.SrcReg = SrcReg;
1379 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +00001380 Op->StartLoc = S;
1381 Op->EndLoc = E;
1382 return Op;
1383 }
1384
Jim Grosbach580f4a92011-07-25 22:20:28 +00001385 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001386 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +00001387 ARMOperand *Op = new ARMOperand(ShifterImmediate);
1388 Op->ShifterImm.isASR = isASR;
1389 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +00001390 Op->StartLoc = S;
1391 Op->EndLoc = E;
1392 return Op;
1393 }
1394
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001395 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
1396 ARMOperand *Op = new ARMOperand(RotateImmediate);
1397 Op->RotImm.Imm = Imm;
1398 Op->StartLoc = S;
1399 Op->EndLoc = E;
1400 return Op;
1401 }
1402
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001403 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
1404 SMLoc S, SMLoc E) {
1405 ARMOperand *Op = new ARMOperand(BitfieldDescriptor);
1406 Op->Bitfield.LSB = LSB;
1407 Op->Bitfield.Width = Width;
1408 Op->StartLoc = S;
1409 Op->EndLoc = E;
1410 return Op;
1411 }
1412
Bill Wendling7729e062010-11-09 22:44:22 +00001413 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +00001414 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001415 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +00001416 KindTy Kind = RegisterList;
1417
Jim Grosbachd300b942011-09-13 22:56:44 +00001418 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001419 Kind = DPRRegisterList;
Jim Grosbachd300b942011-09-13 22:56:44 +00001420 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].
Evan Cheng275944a2011-07-25 21:32:49 +00001421 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001422 Kind = SPRRegisterList;
1423
1424 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00001425 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001426 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00001427 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00001428 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001429 Op->StartLoc = StartLoc;
1430 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001431 return Op;
1432 }
1433
Chris Lattner3a697562010-10-28 17:20:03 +00001434 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1435 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001436 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001437 Op->StartLoc = S;
1438 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001439 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001440 }
1441
Jim Grosbach7ce05792011-08-03 23:50:40 +00001442 static ARMOperand *CreateMem(unsigned BaseRegNum,
1443 const MCConstantExpr *OffsetImm,
1444 unsigned OffsetRegNum,
1445 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001446 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001447 bool isNegative,
Chris Lattner3a697562010-10-28 17:20:03 +00001448 SMLoc S, SMLoc E) {
1449 ARMOperand *Op = new ARMOperand(Memory);
Sean Callanan76264762010-04-02 22:27:05 +00001450 Op->Mem.BaseRegNum = BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001451 Op->Mem.OffsetImm = OffsetImm;
1452 Op->Mem.OffsetRegNum = OffsetRegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001453 Op->Mem.ShiftType = ShiftType;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001454 Op->Mem.ShiftImm = ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001455 Op->Mem.isNegative = isNegative;
1456 Op->StartLoc = S;
1457 Op->EndLoc = E;
1458 return Op;
1459 }
Jim Grosbach16c74252010-10-29 14:46:02 +00001460
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001461 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
1462 ARM_AM::ShiftOpc ShiftTy,
1463 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001464 SMLoc S, SMLoc E) {
1465 ARMOperand *Op = new ARMOperand(PostIndexRegister);
1466 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001467 Op->PostIdxReg.isAdd = isAdd;
1468 Op->PostIdxReg.ShiftTy = ShiftTy;
1469 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan76264762010-04-02 22:27:05 +00001470 Op->StartLoc = S;
1471 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001472 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001473 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001474
1475 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1476 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1477 Op->MBOpt.Val = Opt;
1478 Op->StartLoc = S;
1479 Op->EndLoc = S;
1480 return Op;
1481 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001482
1483 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1484 ARMOperand *Op = new ARMOperand(ProcIFlags);
1485 Op->IFlags.Val = IFlags;
1486 Op->StartLoc = S;
1487 Op->EndLoc = S;
1488 return Op;
1489 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001490
1491 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1492 ARMOperand *Op = new ARMOperand(MSRMask);
1493 Op->MMask.Val = MMask;
1494 Op->StartLoc = S;
1495 Op->EndLoc = S;
1496 return Op;
1497 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001498};
1499
1500} // end anonymous namespace.
1501
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001502void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001503 switch (Kind) {
1504 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001505 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001506 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001507 case CCOut:
1508 OS << "<ccout " << getReg() << ">";
1509 break;
Jim Grosbach89df9962011-08-26 21:43:41 +00001510 case ITCondMask: {
1511 static char MaskStr[][6] = { "()", "(t)", "(e)", "(tt)", "(et)", "(te)",
1512 "(ee)", "(ttt)", "(ett)", "(tet)", "(eet)", "(tte)", "(ete)",
1513 "(tee)", "(eee)" };
1514 assert((ITMask.Mask & 0xf) == ITMask.Mask);
1515 OS << "<it-mask " << MaskStr[ITMask.Mask] << ">";
1516 break;
1517 }
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001518 case CoprocNum:
1519 OS << "<coprocessor number: " << getCoproc() << ">";
1520 break;
1521 case CoprocReg:
1522 OS << "<coprocessor register: " << getCoproc() << ">";
1523 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001524 case MSRMask:
1525 OS << "<mask: " << getMSRMask() << ">";
1526 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001527 case Immediate:
1528 getImm()->print(OS);
1529 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001530 case MemBarrierOpt:
1531 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1532 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001533 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001534 OS << "<memory "
Jim Grosbach7ce05792011-08-03 23:50:40 +00001535 << " base:" << Mem.BaseRegNum;
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001536 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001537 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001538 case PostIndexRegister:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001539 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
1540 << PostIdxReg.RegNum;
1541 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
1542 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
1543 << PostIdxReg.ShiftImm;
1544 OS << ">";
Jim Grosbach7ce05792011-08-03 23:50:40 +00001545 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001546 case ProcIFlags: {
1547 OS << "<ARM_PROC::";
1548 unsigned IFlags = getProcIFlags();
1549 for (int i=2; i >= 0; --i)
1550 if (IFlags & (1 << i))
1551 OS << ARM_PROC::IFlagsToString(1 << i);
1552 OS << ">";
1553 break;
1554 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001555 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001556 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001557 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001558 case ShifterImmediate:
1559 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1560 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001561 break;
1562 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001563 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001564 << RegShiftedReg.SrcReg
1565 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1566 << ", " << RegShiftedReg.ShiftReg << ", "
1567 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001568 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001569 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001570 case ShiftedImmediate:
1571 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001572 << RegShiftedImm.SrcReg
1573 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1574 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001575 << ">";
1576 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001577 case RotateImmediate:
1578 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
1579 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001580 case BitfieldDescriptor:
1581 OS << "<bitfield " << "lsb: " << Bitfield.LSB
1582 << ", width: " << Bitfield.Width << ">";
1583 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001584 case RegisterList:
1585 case DPRRegisterList:
1586 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001587 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001588
Bill Wendling5fa22a12010-11-09 23:28:44 +00001589 const SmallVectorImpl<unsigned> &RegList = getRegList();
1590 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001591 I = RegList.begin(), E = RegList.end(); I != E; ) {
1592 OS << *I;
1593 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001594 }
1595
1596 OS << ">";
1597 break;
1598 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001599 case Token:
1600 OS << "'" << getToken() << "'";
1601 break;
1602 }
1603}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001604
1605/// @name Auto-generated Match Functions
1606/// {
1607
1608static unsigned MatchRegisterName(StringRef Name);
1609
1610/// }
1611
Bob Wilson69df7232011-02-03 21:46:10 +00001612bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1613 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001614 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001615
1616 return (RegNo == (unsigned)-1);
1617}
1618
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001619/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001620/// and if it is a register name the token is eaten and the register number is
1621/// returned. Otherwise return -1.
1622///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001623int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001624 const AsmToken &Tok = Parser.getTok();
Jim Grosbach7ce05792011-08-03 23:50:40 +00001625 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001626
Chris Lattnere5658fa2010-10-30 04:09:10 +00001627 // FIXME: Validate register for the current architecture; we have to do
1628 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001629 std::string upperCase = Tok.getString().str();
1630 std::string lowerCase = LowercaseString(upperCase);
1631 unsigned RegNum = MatchRegisterName(lowerCase);
1632 if (!RegNum) {
1633 RegNum = StringSwitch<unsigned>(lowerCase)
1634 .Case("r13", ARM::SP)
1635 .Case("r14", ARM::LR)
1636 .Case("r15", ARM::PC)
1637 .Case("ip", ARM::R12)
1638 .Default(0);
1639 }
1640 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001641
Chris Lattnere5658fa2010-10-30 04:09:10 +00001642 Parser.Lex(); // Eat identifier token.
1643 return RegNum;
1644}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001645
Jim Grosbach19906722011-07-13 18:49:30 +00001646// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1647// If a recoverable error occurs, return 1. If an irrecoverable error
1648// occurs, return -1. An irrecoverable error is one where tokens have been
1649// consumed in the process of trying to parse the shifter (i.e., when it is
1650// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00001651int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001652 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1653 SMLoc S = Parser.getTok().getLoc();
1654 const AsmToken &Tok = Parser.getTok();
1655 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1656
1657 std::string upperCase = Tok.getString().str();
1658 std::string lowerCase = LowercaseString(upperCase);
1659 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1660 .Case("lsl", ARM_AM::lsl)
1661 .Case("lsr", ARM_AM::lsr)
1662 .Case("asr", ARM_AM::asr)
1663 .Case("ror", ARM_AM::ror)
1664 .Case("rrx", ARM_AM::rrx)
1665 .Default(ARM_AM::no_shift);
1666
1667 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001668 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001669
Jim Grosbache8606dc2011-07-13 17:50:29 +00001670 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001671
Jim Grosbache8606dc2011-07-13 17:50:29 +00001672 // The source register for the shift has already been added to the
1673 // operand list, so we need to pop it off and combine it into the shifted
1674 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001675 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001676 if (!PrevOp->isReg())
1677 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1678 int SrcReg = PrevOp->getReg();
1679 int64_t Imm = 0;
1680 int ShiftReg = 0;
1681 if (ShiftTy == ARM_AM::rrx) {
1682 // RRX Doesn't have an explicit shift amount. The encoder expects
1683 // the shift register to be the same as the source register. Seems odd,
1684 // but OK.
1685 ShiftReg = SrcReg;
1686 } else {
1687 // Figure out if this is shifted by a constant or a register (for non-RRX).
1688 if (Parser.getTok().is(AsmToken::Hash)) {
1689 Parser.Lex(); // Eat hash.
1690 SMLoc ImmLoc = Parser.getTok().getLoc();
1691 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001692 if (getParser().ParseExpression(ShiftExpr)) {
1693 Error(ImmLoc, "invalid immediate shift value");
1694 return -1;
1695 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001696 // The expression must be evaluatable as an immediate.
1697 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001698 if (!CE) {
1699 Error(ImmLoc, "invalid immediate shift value");
1700 return -1;
1701 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001702 // Range check the immediate.
1703 // lsl, ror: 0 <= imm <= 31
1704 // lsr, asr: 0 <= imm <= 32
1705 Imm = CE->getValue();
1706 if (Imm < 0 ||
1707 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1708 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001709 Error(ImmLoc, "immediate shift value out of range");
1710 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001711 }
1712 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001713 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001714 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001715 if (ShiftReg == -1) {
1716 Error (L, "expected immediate or register in shift operand");
1717 return -1;
1718 }
1719 } else {
1720 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001721 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001722 return -1;
1723 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001724 }
1725
Owen Anderson92a20222011-07-21 18:54:16 +00001726 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1727 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001728 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001729 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001730 else
1731 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1732 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001733
Jim Grosbach19906722011-07-13 18:49:30 +00001734 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001735}
1736
1737
Bill Wendling50d0f582010-11-18 23:43:05 +00001738/// Try to parse a register name. The token must be an Identifier when called.
1739/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1740/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001741///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001742/// TODO this is likely to change to allow different register types and or to
1743/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001744bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001745tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001746 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001747 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001748 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001749 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001750
Bill Wendling50d0f582010-11-18 23:43:05 +00001751 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001752
Chris Lattnere5658fa2010-10-30 04:09:10 +00001753 const AsmToken &ExclaimTok = Parser.getTok();
1754 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001755 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1756 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001757 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001758 }
1759
Bill Wendling50d0f582010-11-18 23:43:05 +00001760 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001761}
1762
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001763/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1764/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1765/// "c5", ...
1766static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001767 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1768 // but efficient.
1769 switch (Name.size()) {
1770 default: break;
1771 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001772 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001773 return -1;
1774 switch (Name[1]) {
1775 default: return -1;
1776 case '0': return 0;
1777 case '1': return 1;
1778 case '2': return 2;
1779 case '3': return 3;
1780 case '4': return 4;
1781 case '5': return 5;
1782 case '6': return 6;
1783 case '7': return 7;
1784 case '8': return 8;
1785 case '9': return 9;
1786 }
1787 break;
1788 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001789 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001790 return -1;
1791 switch (Name[2]) {
1792 default: return -1;
1793 case '0': return 10;
1794 case '1': return 11;
1795 case '2': return 12;
1796 case '3': return 13;
1797 case '4': return 14;
1798 case '5': return 15;
1799 }
1800 break;
1801 }
1802
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001803 return -1;
1804}
1805
Jim Grosbach89df9962011-08-26 21:43:41 +00001806/// parseITCondCode - Try to parse a condition code for an IT instruction.
1807ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1808parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1809 SMLoc S = Parser.getTok().getLoc();
1810 const AsmToken &Tok = Parser.getTok();
1811 if (!Tok.is(AsmToken::Identifier))
1812 return MatchOperand_NoMatch;
1813 unsigned CC = StringSwitch<unsigned>(Tok.getString())
1814 .Case("eq", ARMCC::EQ)
1815 .Case("ne", ARMCC::NE)
1816 .Case("hs", ARMCC::HS)
1817 .Case("cs", ARMCC::HS)
1818 .Case("lo", ARMCC::LO)
1819 .Case("cc", ARMCC::LO)
1820 .Case("mi", ARMCC::MI)
1821 .Case("pl", ARMCC::PL)
1822 .Case("vs", ARMCC::VS)
1823 .Case("vc", ARMCC::VC)
1824 .Case("hi", ARMCC::HI)
1825 .Case("ls", ARMCC::LS)
1826 .Case("ge", ARMCC::GE)
1827 .Case("lt", ARMCC::LT)
1828 .Case("gt", ARMCC::GT)
1829 .Case("le", ARMCC::LE)
1830 .Case("al", ARMCC::AL)
1831 .Default(~0U);
1832 if (CC == ~0U)
1833 return MatchOperand_NoMatch;
1834 Parser.Lex(); // Eat the token.
1835
1836 Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), S));
1837
1838 return MatchOperand_Success;
1839}
1840
Jim Grosbach43904292011-07-25 20:14:50 +00001841/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001842/// token must be an Identifier when called, and if it is a coprocessor
1843/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001844ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001845parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001846 SMLoc S = Parser.getTok().getLoc();
1847 const AsmToken &Tok = Parser.getTok();
1848 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1849
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001850 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001851 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001852 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001853
1854 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001855 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001856 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001857}
1858
Jim Grosbach43904292011-07-25 20:14:50 +00001859/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001860/// token must be an Identifier when called, and if it is a coprocessor
1861/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001862ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001863parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001864 SMLoc S = Parser.getTok().getLoc();
1865 const AsmToken &Tok = Parser.getTok();
1866 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1867
1868 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1869 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001870 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001871
1872 Parser.Lex(); // Eat identifier token.
1873 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001874 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001875}
1876
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001877/// Parse a register list, return it if successful else return null. The first
1878/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001879bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001880parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001881 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001882 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001883 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001884
Bill Wendling7729e062010-11-09 22:44:22 +00001885 // Read the rest of the registers in the list.
1886 unsigned PrevRegNum = 0;
Jim Grosbachd7a2b3b2011-09-13 20:35:57 +00001887 SmallVector<std::pair<unsigned, SMLoc>, 16> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001888
Bill Wendling7729e062010-11-09 22:44:22 +00001889 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001890 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001891 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001892
Sean Callanan18b83232010-01-19 21:44:56 +00001893 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001894 SMLoc RegLoc = RegTok.getLoc();
Jim Grosbach2d539692011-09-12 23:36:42 +00001895 if (RegTok.isNot(AsmToken::Identifier))
1896 return Error(RegLoc, "register expected");
Bill Wendlinge7176102010-11-06 22:36:58 +00001897
Jim Grosbach1355cf12011-07-26 17:10:22 +00001898 int RegNum = tryParseRegister();
Jim Grosbach2d539692011-09-12 23:36:42 +00001899 if (RegNum == -1)
1900 return Error(RegLoc, "register expected");
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001901
Bill Wendlinge7176102010-11-06 22:36:58 +00001902 if (IsRange) {
1903 int Reg = PrevRegNum;
1904 do {
1905 ++Reg;
1906 Registers.push_back(std::make_pair(Reg, RegLoc));
1907 } while (Reg != RegNum);
Jim Grosbach2d539692011-09-12 23:36:42 +00001908 } else
Bill Wendlinge7176102010-11-06 22:36:58 +00001909 Registers.push_back(std::make_pair(RegNum, RegLoc));
Bill Wendlinge7176102010-11-06 22:36:58 +00001910
1911 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001912 } while (Parser.getTok().is(AsmToken::Comma) ||
1913 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001914
1915 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001916 const AsmToken &RCurlyTok = Parser.getTok();
Jim Grosbach2d539692011-09-12 23:36:42 +00001917 if (RCurlyTok.isNot(AsmToken::RCurly))
1918 return Error(RCurlyTok.getLoc(), "'}' expected");
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001919
Bill Wendlinge7176102010-11-06 22:36:58 +00001920 SMLoc E = RCurlyTok.getLoc();
1921 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001922
Bill Wendlinge7176102010-11-06 22:36:58 +00001923 // Verify the register list.
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001924 bool EmittedWarning = false;
Jim Grosbach11e03e72011-08-22 18:50:36 +00001925 unsigned HighRegNum = 0;
1926 BitVector RegMap(32);
1927 for (unsigned i = 0, e = Registers.size(); i != e; ++i) {
1928 const std::pair<unsigned, SMLoc> &RegInfo = Registers[i];
Bill Wendling7caebff2011-01-12 21:20:59 +00001929 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001930
Jim Grosbach2d539692011-09-12 23:36:42 +00001931 if (RegMap[Reg])
1932 return Error(RegInfo.second, "register duplicated in register list");
Bill Wendlinge7176102010-11-06 22:36:58 +00001933
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001934 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001935 Warning(RegInfo.second,
1936 "register not in ascending order in register list");
1937
Jim Grosbach11e03e72011-08-22 18:50:36 +00001938 RegMap.set(Reg);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001939 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001940 }
1941
Bill Wendling50d0f582010-11-18 23:43:05 +00001942 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1943 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001944}
1945
Jim Grosbach43904292011-07-25 20:14:50 +00001946/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001947ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001948parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001949 SMLoc S = Parser.getTok().getLoc();
1950 const AsmToken &Tok = Parser.getTok();
1951 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1952 StringRef OptStr = Tok.getString();
1953
1954 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1955 .Case("sy", ARM_MB::SY)
1956 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001957 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001958 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001959 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001960 .Case("ishst", ARM_MB::ISHST)
1961 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001962 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001963 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001964 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001965 .Case("osh", ARM_MB::OSH)
1966 .Case("oshst", ARM_MB::OSHST)
1967 .Default(~0U);
1968
1969 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001970 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001971
1972 Parser.Lex(); // Eat identifier token.
1973 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001974 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001975}
1976
Jim Grosbach43904292011-07-25 20:14:50 +00001977/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001978ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001979parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001980 SMLoc S = Parser.getTok().getLoc();
1981 const AsmToken &Tok = Parser.getTok();
1982 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1983 StringRef IFlagsStr = Tok.getString();
1984
1985 unsigned IFlags = 0;
1986 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1987 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1988 .Case("a", ARM_PROC::A)
1989 .Case("i", ARM_PROC::I)
1990 .Case("f", ARM_PROC::F)
1991 .Default(~0U);
1992
1993 // If some specific iflag is already set, it means that some letter is
1994 // present more than once, this is not acceptable.
1995 if (Flag == ~0U || (IFlags & Flag))
1996 return MatchOperand_NoMatch;
1997
1998 IFlags |= Flag;
1999 }
2000
2001 Parser.Lex(); // Eat identifier token.
2002 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
2003 return MatchOperand_Success;
2004}
2005
Jim Grosbach43904292011-07-25 20:14:50 +00002006/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00002007ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00002008parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00002009 SMLoc S = Parser.getTok().getLoc();
2010 const AsmToken &Tok = Parser.getTok();
2011 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
2012 StringRef Mask = Tok.getString();
2013
2014 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
2015 size_t Start = 0, Next = Mask.find('_');
2016 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00002017 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00002018 if (Next != StringRef::npos)
2019 Flags = Mask.slice(Next+1, Mask.size());
2020
2021 // FlagsVal contains the complete mask:
2022 // 3-0: Mask
2023 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
2024 unsigned FlagsVal = 0;
2025
2026 if (SpecReg == "apsr") {
2027 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00002028 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00002029 .Case("g", 0x4) // same as CPSR_s
2030 .Case("nzcvqg", 0xc) // same as CPSR_fs
2031 .Default(~0U);
2032
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00002033 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00002034 if (!Flags.empty())
2035 return MatchOperand_NoMatch;
2036 else
2037 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00002038 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00002039 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00002040 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
2041 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00002042 for (int i = 0, e = Flags.size(); i != e; ++i) {
2043 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
2044 .Case("c", 1)
2045 .Case("x", 2)
2046 .Case("s", 4)
2047 .Case("f", 8)
2048 .Default(~0U);
2049
2050 // If some specific flag is already set, it means that some letter is
2051 // present more than once, this is not acceptable.
2052 if (FlagsVal == ~0U || (FlagsVal & Flag))
2053 return MatchOperand_NoMatch;
2054 FlagsVal |= Flag;
2055 }
2056 } else // No match for special register.
2057 return MatchOperand_NoMatch;
2058
2059 // Special register without flags are equivalent to "fc" flags.
2060 if (!FlagsVal)
2061 FlagsVal = 0x9;
2062
2063 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
2064 if (SpecReg == "spsr")
2065 FlagsVal |= 16;
2066
2067 Parser.Lex(); // Eat identifier token.
2068 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
2069 return MatchOperand_Success;
2070}
2071
Jim Grosbachf6c05252011-07-21 17:23:04 +00002072ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2073parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
2074 int Low, int High) {
2075 const AsmToken &Tok = Parser.getTok();
2076 if (Tok.isNot(AsmToken::Identifier)) {
2077 Error(Parser.getTok().getLoc(), Op + " operand expected.");
2078 return MatchOperand_ParseFail;
2079 }
2080 StringRef ShiftName = Tok.getString();
2081 std::string LowerOp = LowercaseString(Op);
2082 std::string UpperOp = UppercaseString(Op);
2083 if (ShiftName != LowerOp && ShiftName != UpperOp) {
2084 Error(Parser.getTok().getLoc(), Op + " operand expected.");
2085 return MatchOperand_ParseFail;
2086 }
2087 Parser.Lex(); // Eat shift type token.
2088
2089 // There must be a '#' and a shift amount.
2090 if (Parser.getTok().isNot(AsmToken::Hash)) {
2091 Error(Parser.getTok().getLoc(), "'#' expected");
2092 return MatchOperand_ParseFail;
2093 }
2094 Parser.Lex(); // Eat hash token.
2095
2096 const MCExpr *ShiftAmount;
2097 SMLoc Loc = Parser.getTok().getLoc();
2098 if (getParser().ParseExpression(ShiftAmount)) {
2099 Error(Loc, "illegal expression");
2100 return MatchOperand_ParseFail;
2101 }
2102 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
2103 if (!CE) {
2104 Error(Loc, "constant expression expected");
2105 return MatchOperand_ParseFail;
2106 }
2107 int Val = CE->getValue();
2108 if (Val < Low || Val > High) {
2109 Error(Loc, "immediate value out of range");
2110 return MatchOperand_ParseFail;
2111 }
2112
2113 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
2114
2115 return MatchOperand_Success;
2116}
2117
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002118ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2119parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2120 const AsmToken &Tok = Parser.getTok();
2121 SMLoc S = Tok.getLoc();
2122 if (Tok.isNot(AsmToken::Identifier)) {
2123 Error(Tok.getLoc(), "'be' or 'le' operand expected");
2124 return MatchOperand_ParseFail;
2125 }
2126 int Val = StringSwitch<int>(Tok.getString())
2127 .Case("be", 1)
2128 .Case("le", 0)
2129 .Default(-1);
2130 Parser.Lex(); // Eat the token.
2131
2132 if (Val == -1) {
2133 Error(Tok.getLoc(), "'be' or 'le' operand expected");
2134 return MatchOperand_ParseFail;
2135 }
2136 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
2137 getContext()),
2138 S, Parser.getTok().getLoc()));
2139 return MatchOperand_Success;
2140}
2141
Jim Grosbach580f4a92011-07-25 22:20:28 +00002142/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
2143/// instructions. Legal values are:
2144/// lsl #n 'n' in [0,31]
2145/// asr #n 'n' in [1,32]
2146/// n == 32 encoded as n == 0.
2147ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2148parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2149 const AsmToken &Tok = Parser.getTok();
2150 SMLoc S = Tok.getLoc();
2151 if (Tok.isNot(AsmToken::Identifier)) {
2152 Error(S, "shift operator 'asr' or 'lsl' expected");
2153 return MatchOperand_ParseFail;
2154 }
2155 StringRef ShiftName = Tok.getString();
2156 bool isASR;
2157 if (ShiftName == "lsl" || ShiftName == "LSL")
2158 isASR = false;
2159 else if (ShiftName == "asr" || ShiftName == "ASR")
2160 isASR = true;
2161 else {
2162 Error(S, "shift operator 'asr' or 'lsl' expected");
2163 return MatchOperand_ParseFail;
2164 }
2165 Parser.Lex(); // Eat the operator.
2166
2167 // A '#' and a shift amount.
2168 if (Parser.getTok().isNot(AsmToken::Hash)) {
2169 Error(Parser.getTok().getLoc(), "'#' expected");
2170 return MatchOperand_ParseFail;
2171 }
2172 Parser.Lex(); // Eat hash token.
2173
2174 const MCExpr *ShiftAmount;
2175 SMLoc E = Parser.getTok().getLoc();
2176 if (getParser().ParseExpression(ShiftAmount)) {
2177 Error(E, "malformed shift expression");
2178 return MatchOperand_ParseFail;
2179 }
2180 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
2181 if (!CE) {
2182 Error(E, "shift amount must be an immediate");
2183 return MatchOperand_ParseFail;
2184 }
2185
2186 int64_t Val = CE->getValue();
2187 if (isASR) {
2188 // Shift amount must be in [1,32]
2189 if (Val < 1 || Val > 32) {
2190 Error(E, "'asr' shift amount must be in range [1,32]");
2191 return MatchOperand_ParseFail;
2192 }
2193 // asr #32 encoded as asr #0.
2194 if (Val == 32) Val = 0;
2195 } else {
2196 // Shift amount must be in [1,32]
2197 if (Val < 0 || Val > 31) {
2198 Error(E, "'lsr' shift amount must be in range [0,31]");
2199 return MatchOperand_ParseFail;
2200 }
2201 }
2202
2203 E = Parser.getTok().getLoc();
2204 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
2205
2206 return MatchOperand_Success;
2207}
2208
Jim Grosbach7e1547e2011-07-27 20:15:40 +00002209/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
2210/// of instructions. Legal values are:
2211/// ror #n 'n' in {0, 8, 16, 24}
2212ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2213parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2214 const AsmToken &Tok = Parser.getTok();
2215 SMLoc S = Tok.getLoc();
2216 if (Tok.isNot(AsmToken::Identifier)) {
2217 Error(S, "rotate operator 'ror' expected");
2218 return MatchOperand_ParseFail;
2219 }
2220 StringRef ShiftName = Tok.getString();
2221 if (ShiftName != "ror" && ShiftName != "ROR") {
2222 Error(S, "rotate operator 'ror' expected");
2223 return MatchOperand_ParseFail;
2224 }
2225 Parser.Lex(); // Eat the operator.
2226
2227 // A '#' and a rotate amount.
2228 if (Parser.getTok().isNot(AsmToken::Hash)) {
2229 Error(Parser.getTok().getLoc(), "'#' expected");
2230 return MatchOperand_ParseFail;
2231 }
2232 Parser.Lex(); // Eat hash token.
2233
2234 const MCExpr *ShiftAmount;
2235 SMLoc E = Parser.getTok().getLoc();
2236 if (getParser().ParseExpression(ShiftAmount)) {
2237 Error(E, "malformed rotate expression");
2238 return MatchOperand_ParseFail;
2239 }
2240 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
2241 if (!CE) {
2242 Error(E, "rotate amount must be an immediate");
2243 return MatchOperand_ParseFail;
2244 }
2245
2246 int64_t Val = CE->getValue();
2247 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
2248 // normally, zero is represented in asm by omitting the rotate operand
2249 // entirely.
2250 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
2251 Error(E, "'ror' rotate amount must be 8, 16, or 24");
2252 return MatchOperand_ParseFail;
2253 }
2254
2255 E = Parser.getTok().getLoc();
2256 Operands.push_back(ARMOperand::CreateRotImm(Val, S, E));
2257
2258 return MatchOperand_Success;
2259}
2260
Jim Grosbach293a2ee2011-07-28 21:34:26 +00002261ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2262parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2263 SMLoc S = Parser.getTok().getLoc();
2264 // The bitfield descriptor is really two operands, the LSB and the width.
2265 if (Parser.getTok().isNot(AsmToken::Hash)) {
2266 Error(Parser.getTok().getLoc(), "'#' expected");
2267 return MatchOperand_ParseFail;
2268 }
2269 Parser.Lex(); // Eat hash token.
2270
2271 const MCExpr *LSBExpr;
2272 SMLoc E = Parser.getTok().getLoc();
2273 if (getParser().ParseExpression(LSBExpr)) {
2274 Error(E, "malformed immediate expression");
2275 return MatchOperand_ParseFail;
2276 }
2277 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
2278 if (!CE) {
2279 Error(E, "'lsb' operand must be an immediate");
2280 return MatchOperand_ParseFail;
2281 }
2282
2283 int64_t LSB = CE->getValue();
2284 // The LSB must be in the range [0,31]
2285 if (LSB < 0 || LSB > 31) {
2286 Error(E, "'lsb' operand must be in the range [0,31]");
2287 return MatchOperand_ParseFail;
2288 }
2289 E = Parser.getTok().getLoc();
2290
2291 // Expect another immediate operand.
2292 if (Parser.getTok().isNot(AsmToken::Comma)) {
2293 Error(Parser.getTok().getLoc(), "too few operands");
2294 return MatchOperand_ParseFail;
2295 }
2296 Parser.Lex(); // Eat hash token.
2297 if (Parser.getTok().isNot(AsmToken::Hash)) {
2298 Error(Parser.getTok().getLoc(), "'#' expected");
2299 return MatchOperand_ParseFail;
2300 }
2301 Parser.Lex(); // Eat hash token.
2302
2303 const MCExpr *WidthExpr;
2304 if (getParser().ParseExpression(WidthExpr)) {
2305 Error(E, "malformed immediate expression");
2306 return MatchOperand_ParseFail;
2307 }
2308 CE = dyn_cast<MCConstantExpr>(WidthExpr);
2309 if (!CE) {
2310 Error(E, "'width' operand must be an immediate");
2311 return MatchOperand_ParseFail;
2312 }
2313
2314 int64_t Width = CE->getValue();
2315 // The LSB must be in the range [1,32-lsb]
2316 if (Width < 1 || Width > 32 - LSB) {
2317 Error(E, "'width' operand must be in the range [1,32-lsb]");
2318 return MatchOperand_ParseFail;
2319 }
2320 E = Parser.getTok().getLoc();
2321
2322 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E));
2323
2324 return MatchOperand_Success;
2325}
2326
Jim Grosbach7ce05792011-08-03 23:50:40 +00002327ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2328parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2329 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002330 // postidx_reg := '+' register {, shift}
2331 // | '-' register {, shift}
2332 // | register {, shift}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002333
2334 // This method must return MatchOperand_NoMatch without consuming any tokens
2335 // in the case where there is no match, as other alternatives take other
2336 // parse methods.
2337 AsmToken Tok = Parser.getTok();
2338 SMLoc S = Tok.getLoc();
2339 bool haveEaten = false;
Jim Grosbach16578b52011-08-05 16:11:38 +00002340 bool isAdd = true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002341 int Reg = -1;
2342 if (Tok.is(AsmToken::Plus)) {
2343 Parser.Lex(); // Eat the '+' token.
2344 haveEaten = true;
2345 } else if (Tok.is(AsmToken::Minus)) {
2346 Parser.Lex(); // Eat the '-' token.
Jim Grosbach16578b52011-08-05 16:11:38 +00002347 isAdd = false;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002348 haveEaten = true;
2349 }
2350 if (Parser.getTok().is(AsmToken::Identifier))
2351 Reg = tryParseRegister();
2352 if (Reg == -1) {
2353 if (!haveEaten)
2354 return MatchOperand_NoMatch;
2355 Error(Parser.getTok().getLoc(), "register expected");
2356 return MatchOperand_ParseFail;
2357 }
2358 SMLoc E = Parser.getTok().getLoc();
2359
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002360 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
2361 unsigned ShiftImm = 0;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002362 if (Parser.getTok().is(AsmToken::Comma)) {
2363 Parser.Lex(); // Eat the ','.
2364 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
2365 return MatchOperand_ParseFail;
2366 }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002367
2368 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
2369 ShiftImm, S, E));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002370
2371 return MatchOperand_Success;
2372}
2373
Jim Grosbach251bf252011-08-10 21:56:18 +00002374ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2375parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2376 // Check for a post-index addressing register operand. Specifically:
2377 // am3offset := '+' register
2378 // | '-' register
2379 // | register
2380 // | # imm
2381 // | # + imm
2382 // | # - imm
2383
2384 // This method must return MatchOperand_NoMatch without consuming any tokens
2385 // in the case where there is no match, as other alternatives take other
2386 // parse methods.
2387 AsmToken Tok = Parser.getTok();
2388 SMLoc S = Tok.getLoc();
2389
2390 // Do immediates first, as we always parse those if we have a '#'.
2391 if (Parser.getTok().is(AsmToken::Hash)) {
2392 Parser.Lex(); // Eat the '#'.
2393 // Explicitly look for a '-', as we need to encode negative zero
2394 // differently.
2395 bool isNegative = Parser.getTok().is(AsmToken::Minus);
2396 const MCExpr *Offset;
2397 if (getParser().ParseExpression(Offset))
2398 return MatchOperand_ParseFail;
2399 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2400 if (!CE) {
2401 Error(S, "constant expression expected");
2402 return MatchOperand_ParseFail;
2403 }
2404 SMLoc E = Tok.getLoc();
2405 // Negative zero is encoded as the flag value INT32_MIN.
2406 int32_t Val = CE->getValue();
2407 if (isNegative && Val == 0)
2408 Val = INT32_MIN;
2409
2410 Operands.push_back(
2411 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
2412
2413 return MatchOperand_Success;
2414 }
2415
2416
2417 bool haveEaten = false;
2418 bool isAdd = true;
2419 int Reg = -1;
2420 if (Tok.is(AsmToken::Plus)) {
2421 Parser.Lex(); // Eat the '+' token.
2422 haveEaten = true;
2423 } else if (Tok.is(AsmToken::Minus)) {
2424 Parser.Lex(); // Eat the '-' token.
2425 isAdd = false;
2426 haveEaten = true;
2427 }
2428 if (Parser.getTok().is(AsmToken::Identifier))
2429 Reg = tryParseRegister();
2430 if (Reg == -1) {
2431 if (!haveEaten)
2432 return MatchOperand_NoMatch;
2433 Error(Parser.getTok().getLoc(), "register expected");
2434 return MatchOperand_ParseFail;
2435 }
2436 SMLoc E = Parser.getTok().getLoc();
2437
2438 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
2439 0, S, E));
2440
2441 return MatchOperand_Success;
2442}
2443
Jim Grosbacha77295d2011-09-08 22:07:06 +00002444/// cvtT2LdrdPre - Convert parsed operands to MCInst.
2445/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2446/// when they refer multiple MIOperands inside a single one.
2447bool ARMAsmParser::
2448cvtT2LdrdPre(MCInst &Inst, unsigned Opcode,
2449 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2450 // Rt, Rt2
2451 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2452 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2453 // Create a writeback register dummy placeholder.
2454 Inst.addOperand(MCOperand::CreateReg(0));
2455 // addr
2456 ((ARMOperand*)Operands[4])->addMemImm8s4OffsetOperands(Inst, 2);
2457 // pred
2458 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2459 return true;
2460}
2461
2462/// cvtT2StrdPre - Convert parsed operands to MCInst.
2463/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2464/// when they refer multiple MIOperands inside a single one.
2465bool ARMAsmParser::
2466cvtT2StrdPre(MCInst &Inst, unsigned Opcode,
2467 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2468 // Create a writeback register dummy placeholder.
2469 Inst.addOperand(MCOperand::CreateReg(0));
2470 // Rt, Rt2
2471 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2472 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2473 // addr
2474 ((ARMOperand*)Operands[4])->addMemImm8s4OffsetOperands(Inst, 2);
2475 // pred
2476 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2477 return true;
2478}
2479
Jim Grosbacheeec0252011-09-08 00:39:19 +00002480/// cvtLdWriteBackRegT2AddrModeImm8 - Convert parsed operands to MCInst.
2481/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2482/// when they refer multiple MIOperands inside a single one.
2483bool ARMAsmParser::
2484cvtLdWriteBackRegT2AddrModeImm8(MCInst &Inst, unsigned Opcode,
2485 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2486 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2487
2488 // Create a writeback register dummy placeholder.
2489 Inst.addOperand(MCOperand::CreateImm(0));
2490
2491 ((ARMOperand*)Operands[3])->addMemImm8OffsetOperands(Inst, 2);
2492 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2493 return true;
2494}
2495
Jim Grosbach1355cf12011-07-26 17:10:22 +00002496/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002497/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2498/// when they refer multiple MIOperands inside a single one.
2499bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002500cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002501 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2502 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2503
2504 // Create a writeback register dummy placeholder.
2505 Inst.addOperand(MCOperand::CreateImm(0));
2506
Jim Grosbach7ce05792011-08-03 23:50:40 +00002507 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002508 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2509 return true;
2510}
2511
Owen Anderson9ab0f252011-08-26 20:43:14 +00002512/// cvtLdWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2513/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2514/// when they refer multiple MIOperands inside a single one.
2515bool ARMAsmParser::
2516cvtLdWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2517 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2518 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2519
2520 // Create a writeback register dummy placeholder.
2521 Inst.addOperand(MCOperand::CreateImm(0));
2522
2523 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2524 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2525 return true;
2526}
2527
2528
Jim Grosbach548340c2011-08-11 19:22:40 +00002529/// cvtStWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2530/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2531/// when they refer multiple MIOperands inside a single one.
2532bool ARMAsmParser::
2533cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2534 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2535 // Create a writeback register dummy placeholder.
2536 Inst.addOperand(MCOperand::CreateImm(0));
2537 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2538 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2539 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2540 return true;
2541}
2542
Jim Grosbach1355cf12011-07-26 17:10:22 +00002543/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002544/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2545/// when they refer multiple MIOperands inside a single one.
2546bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002547cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002548 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2549 // Create a writeback register dummy placeholder.
2550 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach548340c2011-08-11 19:22:40 +00002551 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2552 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
2553 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002554 return true;
2555}
2556
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002557/// cvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2558/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2559/// when they refer multiple MIOperands inside a single one.
2560bool ARMAsmParser::
2561cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2562 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2563 // Create a writeback register dummy placeholder.
2564 Inst.addOperand(MCOperand::CreateImm(0));
2565 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2566 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2567 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2568 return true;
2569}
2570
Jim Grosbach7ce05792011-08-03 23:50:40 +00002571/// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst.
2572/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2573/// when they refer multiple MIOperands inside a single one.
2574bool ARMAsmParser::
2575cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2576 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2577 // Rt
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002578 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002579 // Create a writeback register dummy placeholder.
2580 Inst.addOperand(MCOperand::CreateImm(0));
2581 // addr
2582 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2583 // offset
2584 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2585 // pred
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002586 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2587 return true;
2588}
2589
Jim Grosbach7ce05792011-08-03 23:50:40 +00002590/// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002591/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2592/// when they refer multiple MIOperands inside a single one.
2593bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002594cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2595 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2596 // Rt
Owen Andersonaa3402e2011-07-28 17:18:57 +00002597 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002598 // Create a writeback register dummy placeholder.
2599 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002600 // addr
2601 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2602 // offset
2603 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2604 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002605 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2606 return true;
2607}
2608
Jim Grosbach7ce05792011-08-03 23:50:40 +00002609/// cvtStExtTWriteBackImm - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002610/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2611/// when they refer multiple MIOperands inside a single one.
2612bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002613cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2614 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002615 // Create a writeback register dummy placeholder.
2616 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002617 // Rt
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002618 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002619 // addr
2620 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2621 // offset
2622 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2623 // pred
2624 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2625 return true;
2626}
2627
2628/// cvtStExtTWriteBackReg - Convert parsed operands to MCInst.
2629/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2630/// when they refer multiple MIOperands inside a single one.
2631bool ARMAsmParser::
2632cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2633 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2634 // Create a writeback register dummy placeholder.
2635 Inst.addOperand(MCOperand::CreateImm(0));
2636 // Rt
2637 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2638 // addr
2639 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2640 // offset
2641 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2642 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002643 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2644 return true;
2645}
2646
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002647/// cvtLdrdPre - Convert parsed operands to MCInst.
2648/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2649/// when they refer multiple MIOperands inside a single one.
2650bool ARMAsmParser::
2651cvtLdrdPre(MCInst &Inst, unsigned Opcode,
2652 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2653 // Rt, Rt2
2654 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2655 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2656 // Create a writeback register dummy placeholder.
2657 Inst.addOperand(MCOperand::CreateImm(0));
2658 // addr
2659 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2660 // pred
2661 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2662 return true;
2663}
2664
Jim Grosbach14605d12011-08-11 20:28:23 +00002665/// cvtStrdPre - Convert parsed operands to MCInst.
2666/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2667/// when they refer multiple MIOperands inside a single one.
2668bool ARMAsmParser::
2669cvtStrdPre(MCInst &Inst, unsigned Opcode,
2670 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2671 // Create a writeback register dummy placeholder.
2672 Inst.addOperand(MCOperand::CreateImm(0));
2673 // Rt, Rt2
2674 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2675 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2676 // addr
2677 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2678 // pred
2679 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2680 return true;
2681}
2682
Jim Grosbach623a4542011-08-10 22:42:16 +00002683/// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2684/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2685/// when they refer multiple MIOperands inside a single one.
2686bool ARMAsmParser::
2687cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2688 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2689 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2690 // Create a writeback register dummy placeholder.
2691 Inst.addOperand(MCOperand::CreateImm(0));
2692 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2693 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2694 return true;
2695}
2696
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002697/// cvtThumbMultiple- Convert parsed operands to MCInst.
2698/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2699/// when they refer multiple MIOperands inside a single one.
2700bool ARMAsmParser::
2701cvtThumbMultiply(MCInst &Inst, unsigned Opcode,
2702 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2703 // The second source operand must be the same register as the destination
2704 // operand.
2705 if (Operands.size() == 6 &&
Jim Grosbach7a010692011-08-19 22:30:46 +00002706 (((ARMOperand*)Operands[3])->getReg() !=
2707 ((ARMOperand*)Operands[5])->getReg()) &&
2708 (((ARMOperand*)Operands[3])->getReg() !=
2709 ((ARMOperand*)Operands[4])->getReg())) {
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002710 Error(Operands[3]->getStartLoc(),
Jim Grosbach7a010692011-08-19 22:30:46 +00002711 "destination register must match source register");
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002712 return false;
2713 }
2714 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2715 ((ARMOperand*)Operands[1])->addCCOutOperands(Inst, 1);
2716 ((ARMOperand*)Operands[4])->addRegOperands(Inst, 1);
Jim Grosbach7a010692011-08-19 22:30:46 +00002717 // If we have a three-operand form, use that, else the second source operand
2718 // is just the destination operand again.
2719 if (Operands.size() == 6)
2720 ((ARMOperand*)Operands[5])->addRegOperands(Inst, 1);
2721 else
2722 Inst.addOperand(Inst.getOperand(0));
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002723 ((ARMOperand*)Operands[2])->addCondCodeOperands(Inst, 2);
2724
2725 return true;
2726}
Jim Grosbach623a4542011-08-10 22:42:16 +00002727
Bill Wendlinge7176102010-11-06 22:36:58 +00002728/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002729/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00002730bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002731parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan76264762010-04-02 22:27:05 +00002732 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00002733 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00002734 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00002735 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002736 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002737
Sean Callanan18b83232010-01-19 21:44:56 +00002738 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002739 int BaseRegNum = tryParseRegister();
Jim Grosbach7ce05792011-08-03 23:50:40 +00002740 if (BaseRegNum == -1)
2741 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002742
Daniel Dunbar05710932011-01-18 05:34:17 +00002743 // The next token must either be a comma or a closing bracket.
2744 const AsmToken &Tok = Parser.getTok();
2745 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002746 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar05710932011-01-18 05:34:17 +00002747
Jim Grosbach7ce05792011-08-03 23:50:40 +00002748 if (Tok.is(AsmToken::RBrac)) {
Sean Callanan76264762010-04-02 22:27:05 +00002749 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002750 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002751
Jim Grosbach7ce05792011-08-03 23:50:40 +00002752 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
2753 0, false, S, E));
Jim Grosbach03f44a02010-11-29 23:18:01 +00002754
Jim Grosbach7ce05792011-08-03 23:50:40 +00002755 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002756 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002757
Jim Grosbach7ce05792011-08-03 23:50:40 +00002758 assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!");
2759 Parser.Lex(); // Eat the comma.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002760
Jim Grosbach7ce05792011-08-03 23:50:40 +00002761 // If we have a '#' it's an immediate offset, else assume it's a register
2762 // offset.
2763 if (Parser.getTok().is(AsmToken::Hash)) {
2764 Parser.Lex(); // Eat the '#'.
2765 E = Parser.getTok().getLoc();
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002766
Owen Anderson0da10cf2011-08-29 19:36:44 +00002767 bool isNegative = getParser().getTok().is(AsmToken::Minus);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002768 const MCExpr *Offset;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002769 if (getParser().ParseExpression(Offset))
2770 return true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002771
2772 // The expression has to be a constant. Memory references with relocations
2773 // don't come through here, as they use the <label> forms of the relevant
2774 // instructions.
2775 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2776 if (!CE)
2777 return Error (E, "constant expression expected");
2778
Owen Anderson0da10cf2011-08-29 19:36:44 +00002779 // If the constant was #-0, represent it as INT32_MIN.
2780 int32_t Val = CE->getValue();
2781 if (isNegative && Val == 0)
2782 CE = MCConstantExpr::Create(INT32_MIN, getContext());
2783
Jim Grosbach7ce05792011-08-03 23:50:40 +00002784 // Now we should have the closing ']'
2785 E = Parser.getTok().getLoc();
2786 if (Parser.getTok().isNot(AsmToken::RBrac))
2787 return Error(E, "']' expected");
2788 Parser.Lex(); // Eat right bracket token.
2789
2790 // Don't worry about range checking the value here. That's handled by
2791 // the is*() predicates.
2792 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
2793 ARM_AM::no_shift, 0, false, S,E));
2794
2795 // If there's a pre-indexing writeback marker, '!', just add it as a token
2796 // operand.
2797 if (Parser.getTok().is(AsmToken::Exclaim)) {
2798 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2799 Parser.Lex(); // Eat the '!'.
2800 }
2801
2802 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002803 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002804
2805 // The register offset is optionally preceded by a '+' or '-'
2806 bool isNegative = false;
2807 if (Parser.getTok().is(AsmToken::Minus)) {
2808 isNegative = true;
2809 Parser.Lex(); // Eat the '-'.
2810 } else if (Parser.getTok().is(AsmToken::Plus)) {
2811 // Nothing to do.
2812 Parser.Lex(); // Eat the '+'.
2813 }
2814
2815 E = Parser.getTok().getLoc();
2816 int OffsetRegNum = tryParseRegister();
2817 if (OffsetRegNum == -1)
2818 return Error(E, "register expected");
2819
2820 // If there's a shift operator, handle it.
2821 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002822 unsigned ShiftImm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002823 if (Parser.getTok().is(AsmToken::Comma)) {
2824 Parser.Lex(); // Eat the ','.
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002825 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002826 return true;
2827 }
2828
2829 // Now we should have the closing ']'
2830 E = Parser.getTok().getLoc();
2831 if (Parser.getTok().isNot(AsmToken::RBrac))
2832 return Error(E, "']' expected");
2833 Parser.Lex(); // Eat right bracket token.
2834
2835 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002836 ShiftType, ShiftImm, isNegative,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002837 S, E));
2838
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002839 // If there's a pre-indexing writeback marker, '!', just add it as a token
2840 // operand.
2841 if (Parser.getTok().is(AsmToken::Exclaim)) {
2842 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2843 Parser.Lex(); // Eat the '!'.
2844 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002845
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002846 return false;
2847}
2848
Jim Grosbach7ce05792011-08-03 23:50:40 +00002849/// parseMemRegOffsetShift - one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002850/// ( lsl | lsr | asr | ror ) , # shift_amount
2851/// rrx
Jim Grosbach7ce05792011-08-03 23:50:40 +00002852/// return true if it parses a shift otherwise it returns false.
2853bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
2854 unsigned &Amount) {
2855 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan18b83232010-01-19 21:44:56 +00002856 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002857 if (Tok.isNot(AsmToken::Identifier))
2858 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002859 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002860 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002861 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002862 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002863 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002864 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002865 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002866 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002867 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002868 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002869 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002870 else
Jim Grosbach7ce05792011-08-03 23:50:40 +00002871 return Error(Loc, "illegal shift operator");
Sean Callananb9a25b72010-01-19 20:27:46 +00002872 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002873
Jim Grosbach7ce05792011-08-03 23:50:40 +00002874 // rrx stands alone.
2875 Amount = 0;
2876 if (St != ARM_AM::rrx) {
2877 Loc = Parser.getTok().getLoc();
2878 // A '#' and a shift amount.
2879 const AsmToken &HashTok = Parser.getTok();
2880 if (HashTok.isNot(AsmToken::Hash))
2881 return Error(HashTok.getLoc(), "'#' expected");
2882 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002883
Jim Grosbach7ce05792011-08-03 23:50:40 +00002884 const MCExpr *Expr;
2885 if (getParser().ParseExpression(Expr))
2886 return true;
2887 // Range check the immediate.
2888 // lsl, ror: 0 <= imm <= 31
2889 // lsr, asr: 0 <= imm <= 32
2890 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
2891 if (!CE)
2892 return Error(Loc, "shift amount must be an immediate");
2893 int64_t Imm = CE->getValue();
2894 if (Imm < 0 ||
2895 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
2896 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
2897 return Error(Loc, "immediate shift value out of range");
2898 Amount = Imm;
2899 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002900
2901 return false;
2902}
2903
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002904/// Parse a arm instruction operand. For now this parses the operand regardless
2905/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002906bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002907 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002908 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002909
2910 // Check if the current operand has a custom associated parser, if so, try to
2911 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002912 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2913 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002914 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002915 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2916 // there was a match, but an error occurred, in which case, just return that
2917 // the operand parsing failed.
2918 if (ResTy == MatchOperand_ParseFail)
2919 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002920
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002921 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002922 default:
2923 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002924 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002925 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002926 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00002927 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00002928 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00002929 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002930 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002931 else if (Res == -1) // irrecoverable error
2932 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002933
2934 // Fall though for the Identifier case that is not a register or a
2935 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002936 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002937 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2938 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002939 // This was not a register so parse other operands that start with an
2940 // identifier (like labels) as expressions and create them as immediates.
2941 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002942 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002943 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002944 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002945 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002946 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2947 return false;
2948 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002949 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002950 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002951 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002952 return parseRegisterList(Operands);
Owen Anderson63553c72011-08-29 17:17:09 +00002953 case AsmToken::Hash: {
Kevin Enderby079469f2009-10-13 23:33:38 +00002954 // #42 -> immediate.
2955 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002956 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002957 Parser.Lex();
Owen Anderson63553c72011-08-29 17:17:09 +00002958 bool isNegative = Parser.getTok().is(AsmToken::Minus);
Kevin Enderby515d5092009-10-15 20:48:48 +00002959 const MCExpr *ImmVal;
2960 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002961 return true;
Owen Anderson63553c72011-08-29 17:17:09 +00002962 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ImmVal);
2963 if (!CE) {
2964 Error(S, "constant expression expected");
2965 return MatchOperand_ParseFail;
2966 }
2967 int32_t Val = CE->getValue();
2968 if (isNegative && Val == 0)
2969 ImmVal = MCConstantExpr::Create(INT32_MIN, getContext());
Sean Callanan76264762010-04-02 22:27:05 +00002970 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002971 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2972 return false;
Owen Anderson63553c72011-08-29 17:17:09 +00002973 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002974 case AsmToken::Colon: {
2975 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002976 // FIXME: Check it's an expression prefix,
2977 // e.g. (FOO - :lower16:BAR) isn't legal.
2978 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002979 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002980 return true;
2981
Evan Cheng75972122011-01-13 07:58:56 +00002982 const MCExpr *SubExprVal;
2983 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002984 return true;
2985
Evan Cheng75972122011-01-13 07:58:56 +00002986 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2987 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002988 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002989 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002990 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002991 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002992 }
2993}
2994
Jim Grosbach1355cf12011-07-26 17:10:22 +00002995// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00002996// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002997bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00002998 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002999
3000 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00003001 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00003002 Parser.Lex(); // Eat ':'
3003
3004 if (getLexer().isNot(AsmToken::Identifier)) {
3005 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
3006 return true;
3007 }
3008
3009 StringRef IDVal = Parser.getTok().getIdentifier();
3010 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00003011 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00003012 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00003013 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00003014 } else {
3015 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
3016 return true;
3017 }
3018 Parser.Lex();
3019
3020 if (getLexer().isNot(AsmToken::Colon)) {
3021 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
3022 return true;
3023 }
3024 Parser.Lex(); // Eat the last ':'
3025 return false;
3026}
3027
3028const MCExpr *
Jim Grosbach1355cf12011-07-26 17:10:22 +00003029ARMAsmParser::applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +00003030 MCSymbolRefExpr::VariantKind Variant) {
3031 // Recurse over the given expression, rebuilding it to apply the given variant
3032 // to the leftmost symbol.
3033 if (Variant == MCSymbolRefExpr::VK_None)
3034 return E;
3035
3036 switch (E->getKind()) {
3037 case MCExpr::Target:
3038 llvm_unreachable("Can't handle target expr yet");
3039 case MCExpr::Constant:
3040 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
3041
3042 case MCExpr::SymbolRef: {
3043 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
3044
3045 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
3046 return 0;
3047
3048 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
3049 }
3050
3051 case MCExpr::Unary:
3052 llvm_unreachable("Can't handle unary expressions yet");
3053
3054 case MCExpr::Binary: {
3055 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
Jim Grosbach1355cf12011-07-26 17:10:22 +00003056 const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant);
Jason W Kim9081b4b2011-01-11 23:53:41 +00003057 const MCExpr *RHS = BE->getRHS();
3058 if (!LHS)
3059 return 0;
3060
3061 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
3062 }
3063 }
3064
3065 assert(0 && "Invalid expression kind!");
3066 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003067}
3068
Daniel Dunbar352e1482011-01-11 15:59:50 +00003069/// \brief Given a mnemonic, split out possible predication code and carry
3070/// setting letters to form a canonical mnemonic and flags.
3071//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003072// FIXME: Would be nice to autogen this.
Jim Grosbach89df9962011-08-26 21:43:41 +00003073// FIXME: This is a bit of a maze of special cases.
Jim Grosbach1355cf12011-07-26 17:10:22 +00003074StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00003075 unsigned &PredicationCode,
3076 bool &CarrySetting,
Jim Grosbach89df9962011-08-26 21:43:41 +00003077 unsigned &ProcessorIMod,
3078 StringRef &ITMask) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00003079 PredicationCode = ARMCC::AL;
3080 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003081 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00003082
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003083 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00003084 //
3085 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00003086 if ((Mnemonic == "movs" && isThumb()) ||
3087 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
3088 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
3089 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
3090 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
3091 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
3092 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
3093 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00003094 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00003095
Jim Grosbach3f00e312011-07-11 17:09:57 +00003096 // First, split out any predication code. Ignore mnemonics we know aren't
3097 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00003098 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach71725a02011-07-27 21:58:11 +00003099 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach04d55f12011-08-22 23:55:58 +00003100 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" &&
Jim Grosbach2f25d9b2011-09-01 18:22:13 +00003101 Mnemonic != "sbcs" && Mnemonic != "rscs") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00003102 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
3103 .Case("eq", ARMCC::EQ)
3104 .Case("ne", ARMCC::NE)
3105 .Case("hs", ARMCC::HS)
3106 .Case("cs", ARMCC::HS)
3107 .Case("lo", ARMCC::LO)
3108 .Case("cc", ARMCC::LO)
3109 .Case("mi", ARMCC::MI)
3110 .Case("pl", ARMCC::PL)
3111 .Case("vs", ARMCC::VS)
3112 .Case("vc", ARMCC::VC)
3113 .Case("hi", ARMCC::HI)
3114 .Case("ls", ARMCC::LS)
3115 .Case("ge", ARMCC::GE)
3116 .Case("lt", ARMCC::LT)
3117 .Case("gt", ARMCC::GT)
3118 .Case("le", ARMCC::LE)
3119 .Case("al", ARMCC::AL)
3120 .Default(~0U);
3121 if (CC != ~0U) {
3122 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
3123 PredicationCode = CC;
3124 }
Bill Wendling52925b62010-10-29 23:50:21 +00003125 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00003126
Daniel Dunbar352e1482011-01-11 15:59:50 +00003127 // Next, determine if we have a carry setting bit. We explicitly ignore all
3128 // the instructions we know end in 's'.
3129 if (Mnemonic.endswith("s") &&
Jim Grosbach00f5d982011-08-17 22:49:09 +00003130 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00003131 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
3132 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
3133 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00003134 Mnemonic == "vrsqrts" || Mnemonic == "srs" ||
3135 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00003136 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
3137 CarrySetting = true;
3138 }
3139
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003140 // The "cps" instruction can have a interrupt mode operand which is glued into
3141 // the mnemonic. Check if this is the case, split it and parse the imod op
3142 if (Mnemonic.startswith("cps")) {
3143 // Split out any imod code.
3144 unsigned IMod =
3145 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
3146 .Case("ie", ARM_PROC::IE)
3147 .Case("id", ARM_PROC::ID)
3148 .Default(~0U);
3149 if (IMod != ~0U) {
3150 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
3151 ProcessorIMod = IMod;
3152 }
3153 }
3154
Jim Grosbach89df9962011-08-26 21:43:41 +00003155 // The "it" instruction has the condition mask on the end of the mnemonic.
3156 if (Mnemonic.startswith("it")) {
3157 ITMask = Mnemonic.slice(2, Mnemonic.size());
3158 Mnemonic = Mnemonic.slice(0, 2);
3159 }
3160
Daniel Dunbar352e1482011-01-11 15:59:50 +00003161 return Mnemonic;
3162}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003163
3164/// \brief Given a canonical mnemonic, determine if the instruction ever allows
3165/// inclusion of carry set or predication code operands.
3166//
3167// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00003168void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00003169getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00003170 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003171 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
3172 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
3173 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
3174 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00003175 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003176 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
Jim Grosbach468709e2011-09-09 20:24:45 +00003177 Mnemonic == "sbc" || Mnemonic == "umull" ||
Jim Grosbach2c3f70e2011-08-19 22:51:03 +00003178 Mnemonic == "eor" || Mnemonic == "smlal" || Mnemonic == "neg" ||
Jim Grosbach468709e2011-09-09 20:24:45 +00003179 ((Mnemonic == "mov" || Mnemonic == "mla") && !isThumb())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003180 CanAcceptCarrySet = true;
3181 } else {
3182 CanAcceptCarrySet = false;
3183 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003184
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003185 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
3186 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
3187 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
3188 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbachad2dad92011-09-06 20:27:04 +00003189 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "setend" ||
3190 (Mnemonic == "clrex" && !isThumb()) ||
Jim Grosbach0780b632011-08-19 23:24:36 +00003191 (Mnemonic == "nop" && isThumbOne()) ||
Jim Grosbach4af54a42011-08-26 22:21:51 +00003192 ((Mnemonic == "pld" || Mnemonic == "pli" || Mnemonic == "pldw") &&
3193 !isThumb()) ||
3194 ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs")) &&
3195 !isThumb()) ||
Jim Grosbach1ad60c22011-09-10 00:15:36 +00003196 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumbOne())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003197 CanAcceptPredicationCode = false;
3198 } else {
3199 CanAcceptPredicationCode = true;
3200 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00003201
Evan Chengebdeeab2011-07-08 01:53:10 +00003202 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00003203 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00003204 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00003205 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003206}
3207
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003208bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
3209 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003210 // FIXME: This is all horribly hacky. We really need a better way to deal
3211 // with optional operands like this in the matcher table.
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003212
3213 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
3214 // another does not. Specifically, the MOVW instruction does not. So we
3215 // special case it here and remove the defaulted (non-setting) cc_out
3216 // operand if that's the instruction we're trying to match.
3217 //
3218 // We do this as post-processing of the explicit operands rather than just
3219 // conditionally adding the cc_out in the first place because we need
3220 // to check the type of the parsed immediate operand.
3221 if (Mnemonic == "mov" && Operands.size() > 4 &&
3222 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
3223 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
3224 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3225 return true;
Jim Grosbach3912b732011-08-16 21:34:08 +00003226
3227 // Register-register 'add' for thumb does not have a cc_out operand
3228 // when there are only two register operands.
3229 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
3230 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3231 static_cast<ARMOperand*>(Operands[4])->isReg() &&
3232 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3233 return true;
Jim Grosbach72f39f82011-08-24 21:22:15 +00003234 // Register-register 'add' for thumb does not have a cc_out operand
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003235 // when it's an ADD Rdm, SP, {Rdm|#imm0_255} instruction. We do
3236 // have to check the immediate range here since Thumb2 has a variant
3237 // that can handle a different range and has a cc_out operand.
Jim Grosbach72f39f82011-08-24 21:22:15 +00003238 if (isThumb() && Mnemonic == "add" && Operands.size() == 6 &&
3239 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3240 static_cast<ARMOperand*>(Operands[4])->isReg() &&
3241 static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::SP &&
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003242 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
3243 (static_cast<ARMOperand*>(Operands[5])->isReg() ||
3244 static_cast<ARMOperand*>(Operands[5])->isImm0_1020s4()))
Jim Grosbach72f39f82011-08-24 21:22:15 +00003245 return true;
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003246 // For Thumb2, add immediate does not have a cc_out operand for the
3247 // imm0_4096 variant. That's the least-preferred variant when
3248 // selecting via the generic "add" mnemonic, so to know that we
3249 // should remove the cc_out operand, we have to explicitly check that
3250 // it's not one of the other variants. Ugh.
3251 if (isThumbTwo() && Mnemonic == "add" && Operands.size() == 6 &&
3252 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3253 static_cast<ARMOperand*>(Operands[4])->isReg() &&
3254 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3255 // Nest conditions rather than one big 'if' statement for readability.
3256 //
3257 // If either register is a high reg, it's either one of the SP
3258 // variants (handled above) or a 32-bit encoding, so we just
3259 // check against T3.
3260 if ((!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) ||
3261 !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg())) &&
3262 static_cast<ARMOperand*>(Operands[5])->isT2SOImm())
3263 return false;
3264 // If both registers are low, we're in an IT block, and the immediate is
3265 // in range, we should use encoding T1 instead, which has a cc_out.
3266 if (inITBlock() &&
3267 isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) &&
3268 isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) &&
3269 static_cast<ARMOperand*>(Operands[5])->isImm0_7())
3270 return false;
3271
3272 // Otherwise, we use encoding T4, which does not have a cc_out
3273 // operand.
3274 return true;
3275 }
3276
3277
Jim Grosbachf69c8042011-08-24 21:42:27 +00003278 // Register-register 'add/sub' for thumb does not have a cc_out operand
3279 // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also
3280 // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't
3281 // right, this will result in better diagnostics (which operand is off)
3282 // anyway.
3283 if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") &&
3284 (Operands.size() == 5 || Operands.size() == 6) &&
Jim Grosbach72f39f82011-08-24 21:22:15 +00003285 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3286 static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::SP &&
3287 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3288 return true;
Jim Grosbach3912b732011-08-16 21:34:08 +00003289
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003290 return false;
3291}
3292
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003293/// Parse an arm instruction mnemonic followed by its operands.
3294bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
3295 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3296 // Create the leading tokens for the mnemonic, split by '.' characters.
3297 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00003298 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003299
Daniel Dunbar352e1482011-01-11 15:59:50 +00003300 // Split out the predication code and carry setting flag from the mnemonic.
3301 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003302 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00003303 bool CarrySetting;
Jim Grosbach89df9962011-08-26 21:43:41 +00003304 StringRef ITMask;
Jim Grosbach1355cf12011-07-26 17:10:22 +00003305 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbach89df9962011-08-26 21:43:41 +00003306 ProcessorIMod, ITMask);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003307
Jim Grosbach0c49ac02011-08-25 17:23:55 +00003308 // In Thumb1, only the branch (B) instruction can be predicated.
3309 if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") {
3310 Parser.EatToEndOfStatement();
3311 return Error(NameLoc, "conditional execution not supported in Thumb1");
3312 }
3313
Jim Grosbachffa32252011-07-19 19:13:28 +00003314 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
3315
Jim Grosbach89df9962011-08-26 21:43:41 +00003316 // Handle the IT instruction ITMask. Convert it to a bitmask. This
3317 // is the mask as it will be for the IT encoding if the conditional
3318 // encoding has a '1' as it's bit0 (i.e. 't' ==> '1'). In the case
3319 // where the conditional bit0 is zero, the instruction post-processing
3320 // will adjust the mask accordingly.
3321 if (Mnemonic == "it") {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003322 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + 2);
3323 if (ITMask.size() > 3) {
3324 Parser.EatToEndOfStatement();
3325 return Error(Loc, "too many conditions on IT instruction");
3326 }
Jim Grosbach89df9962011-08-26 21:43:41 +00003327 unsigned Mask = 8;
3328 for (unsigned i = ITMask.size(); i != 0; --i) {
3329 char pos = ITMask[i - 1];
3330 if (pos != 't' && pos != 'e') {
3331 Parser.EatToEndOfStatement();
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003332 return Error(Loc, "illegal IT block condition mask '" + ITMask + "'");
Jim Grosbach89df9962011-08-26 21:43:41 +00003333 }
3334 Mask >>= 1;
3335 if (ITMask[i - 1] == 't')
3336 Mask |= 8;
3337 }
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003338 Operands.push_back(ARMOperand::CreateITMask(Mask, Loc));
Jim Grosbach89df9962011-08-26 21:43:41 +00003339 }
3340
Jim Grosbachffa32252011-07-19 19:13:28 +00003341 // FIXME: This is all a pretty gross hack. We should automatically handle
3342 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00003343
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003344 // Next, add the CCOut and ConditionCode operands, if needed.
3345 //
3346 // For mnemonics which can ever incorporate a carry setting bit or predication
3347 // code, our matching model involves us always generating CCOut and
3348 // ConditionCode operands to match the mnemonic "as written" and then we let
3349 // the matcher deal with finding the right instruction or generating an
3350 // appropriate error.
3351 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00003352 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003353
Jim Grosbach33c16a22011-07-14 22:04:21 +00003354 // If we had a carry-set on an instruction that can't do that, issue an
3355 // error.
3356 if (!CanAcceptCarrySet && CarrySetting) {
3357 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00003358 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00003359 "' can not set flags, but 's' suffix specified");
3360 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00003361 // If we had a predication code on an instruction that can't do that, issue an
3362 // error.
3363 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
3364 Parser.EatToEndOfStatement();
3365 return Error(NameLoc, "instruction '" + Mnemonic +
3366 "' is not predicable, but condition code specified");
3367 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00003368
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003369 // Add the carry setting operand, if necessary.
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003370 if (CanAcceptCarrySet) {
3371 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size());
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003372 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003373 Loc));
3374 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003375
3376 // Add the predication code operand, if necessary.
3377 if (CanAcceptPredicationCode) {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003378 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size() +
3379 CarrySetting);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003380 Operands.push_back(ARMOperand::CreateCondCode(
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003381 ARMCC::CondCodes(PredicationCode), Loc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003382 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00003383
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003384 // Add the processor imod operand, if necessary.
3385 if (ProcessorIMod) {
3386 Operands.push_back(ARMOperand::CreateImm(
3387 MCConstantExpr::Create(ProcessorIMod, getContext()),
3388 NameLoc, NameLoc));
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003389 }
3390
Daniel Dunbar345a9a62010-08-11 06:37:20 +00003391 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00003392 while (Next != StringRef::npos) {
3393 Start = Next;
3394 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003395 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003396
Jim Grosbach4d23e992011-08-24 22:19:48 +00003397 // For now, we're only parsing Thumb1 (for the most part), so
3398 // just ignore ".n" qualifiers. We'll use them to restrict
3399 // matching when we do Thumb2.
Jim Grosbach81d2e392011-09-07 16:06:04 +00003400 if (ExtraToken != ".n") {
3401 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
3402 Operands.push_back(ARMOperand::CreateToken(ExtraToken, Loc));
3403 }
Daniel Dunbar5747b132010-08-11 06:37:16 +00003404 }
3405
3406 // Read the remaining operands.
3407 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003408 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00003409 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00003410 Parser.EatToEndOfStatement();
3411 return true;
3412 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003413
3414 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00003415 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003416
3417 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00003418 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00003419 Parser.EatToEndOfStatement();
3420 return true;
3421 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003422 }
3423 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003424
Chris Lattnercbf8a982010-09-11 16:18:25 +00003425 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3426 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00003427 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00003428 }
Bill Wendling146018f2010-11-06 21:42:12 +00003429
Chris Lattner34e53142010-09-08 05:10:46 +00003430 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00003431
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003432 // Some instructions, mostly Thumb, have forms for the same mnemonic that
3433 // do and don't have a cc_out optional-def operand. With some spot-checks
3434 // of the operand list, we can figure out which variant we're trying to
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003435 // parse and adjust accordingly before actually matching. We shouldn't ever
3436 // try to remove a cc_out operand that was explicitly set on the the
3437 // mnemonic, of course (CarrySetting == true). Reason number #317 the
3438 // table driven matcher doesn't fit well with the ARM instruction set.
3439 if (!CarrySetting && shouldOmitCCOutOperand(Mnemonic, Operands)) {
Jim Grosbachffa32252011-07-19 19:13:28 +00003440 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
3441 Operands.erase(Operands.begin() + 1);
3442 delete Op;
3443 }
3444
Jim Grosbachcf121c32011-07-28 21:57:55 +00003445 // ARM mode 'blx' need special handling, as the register operand version
3446 // is predicable, but the label operand version is not. So, we can't rely
3447 // on the Mnemonic based checking to correctly figure out when to put
3448 // a CondCode operand in the list. If we're trying to match the label
3449 // version, remove the CondCode operand here.
3450 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
3451 static_cast<ARMOperand*>(Operands[2])->isImm()) {
3452 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
3453 Operands.erase(Operands.begin() + 1);
3454 delete Op;
3455 }
Jim Grosbach857e1a72011-08-11 23:51:13 +00003456
3457 // The vector-compare-to-zero instructions have a literal token "#0" at
3458 // the end that comes to here as an immediate operand. Convert it to a
3459 // token to play nicely with the matcher.
3460 if ((Mnemonic == "vceq" || Mnemonic == "vcge" || Mnemonic == "vcgt" ||
3461 Mnemonic == "vcle" || Mnemonic == "vclt") && Operands.size() == 6 &&
3462 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3463 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
3464 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
3465 if (CE && CE->getValue() == 0) {
3466 Operands.erase(Operands.begin() + 5);
3467 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
3468 delete Op;
3469 }
3470 }
Jim Grosbach934755a2011-08-22 23:47:13 +00003471 // Similarly, the Thumb1 "RSB" instruction has a literal "#0" on the
3472 // end. Convert it to a token here.
3473 if (Mnemonic == "rsb" && isThumb() && Operands.size() == 6 &&
3474 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3475 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
3476 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
3477 if (CE && CE->getValue() == 0) {
3478 Operands.erase(Operands.begin() + 5);
3479 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
3480 delete Op;
3481 }
3482 }
3483
Chris Lattner98986712010-01-14 22:21:20 +00003484 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003485}
3486
Jim Grosbach189610f2011-07-26 18:25:39 +00003487// Validate context-sensitive operand constraints.
Jim Grosbachaa875f82011-08-23 18:13:04 +00003488
3489// return 'true' if register list contains non-low GPR registers,
3490// 'false' otherwise. If Reg is in the register list or is HiReg, set
3491// 'containsReg' to true.
3492static bool checkLowRegisterList(MCInst Inst, unsigned OpNo, unsigned Reg,
3493 unsigned HiReg, bool &containsReg) {
3494 containsReg = false;
3495 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
3496 unsigned OpReg = Inst.getOperand(i).getReg();
3497 if (OpReg == Reg)
3498 containsReg = true;
3499 // Anything other than a low register isn't legal here.
3500 if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg))
3501 return true;
3502 }
3503 return false;
3504}
3505
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003506// Check if the specified regisgter is in the register list of the inst,
3507// starting at the indicated operand number.
3508static bool listContainsReg(MCInst &Inst, unsigned OpNo, unsigned Reg) {
3509 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
3510 unsigned OpReg = Inst.getOperand(i).getReg();
3511 if (OpReg == Reg)
3512 return true;
3513 }
3514 return false;
3515}
3516
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003517// FIXME: We would really prefer to have MCInstrInfo (the wrapper around
3518// the ARMInsts array) instead. Getting that here requires awkward
3519// API changes, though. Better way?
3520namespace llvm {
3521extern MCInstrDesc ARMInsts[];
3522}
3523static MCInstrDesc &getInstDesc(unsigned Opcode) {
3524 return ARMInsts[Opcode];
3525}
3526
Jim Grosbach189610f2011-07-26 18:25:39 +00003527// FIXME: We would really like to be able to tablegen'erate this.
3528bool ARMAsmParser::
3529validateInstruction(MCInst &Inst,
3530 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003531 MCInstrDesc &MCID = getInstDesc(Inst.getOpcode());
3532 SMLoc Loc = Operands[0]->getStartLoc();
3533 // Check the IT block state first.
Owen Andersonb6b7f512011-09-13 17:59:19 +00003534 // NOTE: In Thumb mode, the BKPT instruction has the interesting property of
3535 // being allowed in IT blocks, but not being predicable. It just always
3536 // executes.
3537 if (inITBlock() && Inst.getOpcode() != ARM::tBKPT) {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003538 unsigned bit = 1;
3539 if (ITState.FirstCond)
3540 ITState.FirstCond = false;
3541 else
Jim Grosbacha1109882011-09-02 23:22:08 +00003542 bit = (ITState.Mask >> (5 - ITState.CurPosition)) & 1;
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003543 // The instruction must be predicable.
3544 if (!MCID.isPredicable())
3545 return Error(Loc, "instructions in IT block must be predicable");
3546 unsigned Cond = Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm();
3547 unsigned ITCond = bit ? ITState.Cond :
3548 ARMCC::getOppositeCondition(ITState.Cond);
3549 if (Cond != ITCond) {
3550 // Find the condition code Operand to get its SMLoc information.
3551 SMLoc CondLoc;
3552 for (unsigned i = 1; i < Operands.size(); ++i)
3553 if (static_cast<ARMOperand*>(Operands[i])->isCondCode())
3554 CondLoc = Operands[i]->getStartLoc();
3555 return Error(CondLoc, "incorrect condition in IT block; got '" +
3556 StringRef(ARMCondCodeToString(ARMCC::CondCodes(Cond))) +
3557 "', but expected '" +
3558 ARMCondCodeToString(ARMCC::CondCodes(ITCond)) + "'");
3559 }
Jim Grosbachc9a9b442011-08-31 18:29:05 +00003560 // Check for non-'al' condition codes outside of the IT block.
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003561 } else if (isThumbTwo() && MCID.isPredicable() &&
3562 Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm() !=
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003563 ARMCC::AL && Inst.getOpcode() != ARM::tB &&
3564 Inst.getOpcode() != ARM::t2B)
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003565 return Error(Loc, "predicated instructions must be in IT block");
3566
Jim Grosbach189610f2011-07-26 18:25:39 +00003567 switch (Inst.getOpcode()) {
Jim Grosbach2fd2b872011-08-10 20:29:19 +00003568 case ARM::LDRD:
3569 case ARM::LDRD_PRE:
3570 case ARM::LDRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00003571 case ARM::LDREXD: {
3572 // Rt2 must be Rt + 1.
3573 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
3574 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3575 if (Rt2 != Rt + 1)
3576 return Error(Operands[3]->getStartLoc(),
3577 "destination operands must be sequential");
3578 return false;
3579 }
Jim Grosbach14605d12011-08-11 20:28:23 +00003580 case ARM::STRD: {
3581 // Rt2 must be Rt + 1.
3582 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
3583 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3584 if (Rt2 != Rt + 1)
3585 return Error(Operands[3]->getStartLoc(),
3586 "source operands must be sequential");
3587 return false;
3588 }
Jim Grosbach53642c52011-08-10 20:49:18 +00003589 case ARM::STRD_PRE:
3590 case ARM::STRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00003591 case ARM::STREXD: {
3592 // Rt2 must be Rt + 1.
3593 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3594 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg());
3595 if (Rt2 != Rt + 1)
Jim Grosbach14605d12011-08-11 20:28:23 +00003596 return Error(Operands[3]->getStartLoc(),
Jim Grosbach189610f2011-07-26 18:25:39 +00003597 "source operands must be sequential");
3598 return false;
3599 }
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003600 case ARM::SBFX:
3601 case ARM::UBFX: {
3602 // width must be in range [1, 32-lsb]
3603 unsigned lsb = Inst.getOperand(2).getImm();
3604 unsigned widthm1 = Inst.getOperand(3).getImm();
3605 if (widthm1 >= 32 - lsb)
3606 return Error(Operands[5]->getStartLoc(),
3607 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach00c9a512011-08-16 21:42:31 +00003608 return false;
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003609 }
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003610 case ARM::tLDMIA: {
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003611 // If we're parsing Thumb2, the .w variant is available and handles
3612 // most cases that are normally illegal for a Thumb1 LDM
3613 // instruction. We'll make the transformation in processInstruction()
3614 // if necessary.
3615 //
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003616 // Thumb LDM instructions are writeback iff the base register is not
3617 // in the register list.
3618 unsigned Rn = Inst.getOperand(0).getReg();
Jim Grosbach7260c6a2011-08-22 23:01:07 +00003619 bool hasWritebackToken =
3620 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
3621 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
Jim Grosbachaa875f82011-08-23 18:13:04 +00003622 bool listContainsBase;
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003623 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) && !isThumbTwo())
Jim Grosbachaa875f82011-08-23 18:13:04 +00003624 return Error(Operands[3 + hasWritebackToken]->getStartLoc(),
3625 "registers must be in range r0-r7");
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003626 // If we should have writeback, then there should be a '!' token.
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003627 if (!listContainsBase && !hasWritebackToken && !isThumbTwo())
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003628 return Error(Operands[2]->getStartLoc(),
3629 "writeback operator '!' expected");
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003630 // If we should not have writeback, there must not be a '!'. This is
3631 // true even for the 32-bit wide encodings.
Jim Grosbachaa875f82011-08-23 18:13:04 +00003632 if (listContainsBase && hasWritebackToken)
Jim Grosbach7260c6a2011-08-22 23:01:07 +00003633 return Error(Operands[3]->getStartLoc(),
3634 "writeback operator '!' not allowed when base register "
3635 "in register list");
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003636
3637 break;
3638 }
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003639 case ARM::t2LDMIA_UPD: {
3640 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
3641 return Error(Operands[4]->getStartLoc(),
3642 "writeback operator '!' not allowed when base register "
3643 "in register list");
3644 break;
3645 }
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003646 case ARM::tPOP: {
Jim Grosbachaa875f82011-08-23 18:13:04 +00003647 bool listContainsBase;
3648 if (checkLowRegisterList(Inst, 3, 0, ARM::PC, listContainsBase))
3649 return Error(Operands[2]->getStartLoc(),
3650 "registers must be in range r0-r7 or pc");
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003651 break;
3652 }
3653 case ARM::tPUSH: {
Jim Grosbachaa875f82011-08-23 18:13:04 +00003654 bool listContainsBase;
3655 if (checkLowRegisterList(Inst, 3, 0, ARM::LR, listContainsBase))
3656 return Error(Operands[2]->getStartLoc(),
3657 "registers must be in range r0-r7 or lr");
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003658 break;
3659 }
Jim Grosbach1e84f192011-08-23 18:15:37 +00003660 case ARM::tSTMIA_UPD: {
3661 bool listContainsBase;
Jim Grosbachf95aaf92011-08-24 18:19:42 +00003662 if (checkLowRegisterList(Inst, 4, 0, 0, listContainsBase))
Jim Grosbach1e84f192011-08-23 18:15:37 +00003663 return Error(Operands[4]->getStartLoc(),
3664 "registers must be in range r0-r7");
3665 break;
3666 }
Jim Grosbach189610f2011-07-26 18:25:39 +00003667 }
3668
3669 return false;
3670}
3671
Jim Grosbachf8fce712011-08-11 17:35:48 +00003672void ARMAsmParser::
3673processInstruction(MCInst &Inst,
3674 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3675 switch (Inst.getOpcode()) {
3676 case ARM::LDMIA_UPD:
3677 // If this is a load of a single register via a 'pop', then we should use
3678 // a post-indexed LDR instruction instead, per the ARM ARM.
3679 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
3680 Inst.getNumOperands() == 5) {
3681 MCInst TmpInst;
3682 TmpInst.setOpcode(ARM::LDR_POST_IMM);
3683 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3684 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3685 TmpInst.addOperand(Inst.getOperand(1)); // Rn
3686 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
3687 TmpInst.addOperand(MCOperand::CreateImm(4));
3688 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3689 TmpInst.addOperand(Inst.getOperand(3));
3690 Inst = TmpInst;
3691 }
3692 break;
Jim Grosbachf6713912011-08-11 18:07:11 +00003693 case ARM::STMDB_UPD:
3694 // If this is a store of a single register via a 'push', then we should use
3695 // a pre-indexed STR instruction instead, per the ARM ARM.
3696 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" &&
3697 Inst.getNumOperands() == 5) {
3698 MCInst TmpInst;
3699 TmpInst.setOpcode(ARM::STR_PRE_IMM);
3700 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3701 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3702 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
3703 TmpInst.addOperand(MCOperand::CreateImm(-4));
3704 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3705 TmpInst.addOperand(Inst.getOperand(3));
3706 Inst = TmpInst;
3707 }
3708 break;
Jim Grosbach89e2aa62011-08-16 23:57:34 +00003709 case ARM::tADDi8:
Jim Grosbach0f3abd82011-08-31 17:07:33 +00003710 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
3711 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
3712 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
3713 // to encoding T1 if <Rd> is omitted."
3714 if (Inst.getOperand(3).getImm() < 8 && Operands.size() == 6)
Jim Grosbach89e2aa62011-08-16 23:57:34 +00003715 Inst.setOpcode(ARM::tADDi3);
3716 break;
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003717 case ARM::tB:
3718 // A Thumb conditional branch outside of an IT block is a tBcc.
3719 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock())
3720 Inst.setOpcode(ARM::tBcc);
3721 break;
3722 case ARM::t2B:
3723 // A Thumb2 conditional branch outside of an IT block is a t2Bcc.
3724 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock())
3725 Inst.setOpcode(ARM::t2Bcc);
3726 break;
Jim Grosbachc0755102011-08-31 21:17:31 +00003727 case ARM::t2Bcc:
Jim Grosbacha1109882011-09-02 23:22:08 +00003728 // If the conditional is AL or we're in an IT block, we really want t2B.
3729 if (Inst.getOperand(1).getImm() == ARMCC::AL || inITBlock())
Jim Grosbachc0755102011-08-31 21:17:31 +00003730 Inst.setOpcode(ARM::t2B);
3731 break;
Jim Grosbach395b4532011-08-17 22:57:40 +00003732 case ARM::tBcc:
3733 // If the conditional is AL, we really want tB.
3734 if (Inst.getOperand(1).getImm() == ARMCC::AL)
3735 Inst.setOpcode(ARM::tB);
Jim Grosbach3ce23d32011-08-18 16:08:39 +00003736 break;
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003737 case ARM::tLDMIA: {
3738 // If the register list contains any high registers, or if the writeback
3739 // doesn't match what tLDMIA can do, we need to use the 32-bit encoding
3740 // instead if we're in Thumb2. Otherwise, this should have generated
3741 // an error in validateInstruction().
3742 unsigned Rn = Inst.getOperand(0).getReg();
3743 bool hasWritebackToken =
3744 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
3745 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
3746 bool listContainsBase;
3747 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) ||
3748 (!listContainsBase && !hasWritebackToken) ||
3749 (listContainsBase && hasWritebackToken)) {
3750 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
3751 assert (isThumbTwo());
3752 Inst.setOpcode(hasWritebackToken ? ARM::t2LDMIA_UPD : ARM::t2LDMIA);
3753 // If we're switching to the updating version, we need to insert
3754 // the writeback tied operand.
3755 if (hasWritebackToken)
3756 Inst.insert(Inst.begin(),
3757 MCOperand::CreateReg(Inst.getOperand(0).getReg()));
3758 }
3759 break;
3760 }
Jim Grosbach1ad60c22011-09-10 00:15:36 +00003761 case ARM::t2MOVi: {
3762 // If we can use the 16-bit encoding and the user didn't explicitly
3763 // request the 32-bit variant, transform it here.
3764 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
3765 Inst.getOperand(1).getImm() <= 255 &&
3766 Inst.getOperand(2).getImm() == ARMCC::AL &&
3767 Inst.getOperand(4).getReg() == ARM::CPSR &&
3768 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
3769 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
3770 // The operands aren't in the same order for tMOVi8...
3771 MCInst TmpInst;
3772 TmpInst.setOpcode(ARM::tMOVi8);
3773 TmpInst.addOperand(Inst.getOperand(0));
3774 TmpInst.addOperand(Inst.getOperand(4));
3775 TmpInst.addOperand(Inst.getOperand(1));
3776 TmpInst.addOperand(Inst.getOperand(2));
3777 TmpInst.addOperand(Inst.getOperand(3));
3778 Inst = TmpInst;
3779 }
3780 break;
3781 }
3782 case ARM::t2MOVr: {
3783 // If we can use the 16-bit encoding and the user didn't explicitly
3784 // request the 32-bit variant, transform it here.
3785 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
3786 isARMLowRegister(Inst.getOperand(1).getReg()) &&
3787 Inst.getOperand(2).getImm() == ARMCC::AL &&
3788 Inst.getOperand(4).getReg() == ARM::CPSR &&
3789 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
3790 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
3791 // The operands aren't the same for tMOV[S]r... (no cc_out)
3792 MCInst TmpInst;
3793 TmpInst.setOpcode(Inst.getOperand(4).getReg() ? ARM::tMOVSr : ARM::tMOVr);
3794 TmpInst.addOperand(Inst.getOperand(0));
3795 TmpInst.addOperand(Inst.getOperand(1));
3796 TmpInst.addOperand(Inst.getOperand(2));
3797 TmpInst.addOperand(Inst.getOperand(3));
3798 Inst = TmpInst;
3799 }
3800 break;
3801 }
Jim Grosbach89df9962011-08-26 21:43:41 +00003802 case ARM::t2IT: {
3803 // The mask bits for all but the first condition are represented as
3804 // the low bit of the condition code value implies 't'. We currently
3805 // always have 1 implies 't', so XOR toggle the bits if the low bit
3806 // of the condition code is zero. The encoding also expects the low
3807 // bit of the condition to be encoded as bit 4 of the mask operand,
3808 // so mask that in if needed
3809 MCOperand &MO = Inst.getOperand(1);
3810 unsigned Mask = MO.getImm();
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003811 unsigned OrigMask = Mask;
3812 unsigned TZ = CountTrailingZeros_32(Mask);
Jim Grosbach89df9962011-08-26 21:43:41 +00003813 if ((Inst.getOperand(0).getImm() & 1) == 0) {
Jim Grosbach89df9962011-08-26 21:43:41 +00003814 assert(Mask && TZ <= 3 && "illegal IT mask value!");
3815 for (unsigned i = 3; i != TZ; --i)
3816 Mask ^= 1 << i;
3817 } else
3818 Mask |= 0x10;
3819 MO.setImm(Mask);
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003820
3821 // Set up the IT block state according to the IT instruction we just
3822 // matched.
3823 assert(!inITBlock() && "nested IT blocks?!");
3824 ITState.Cond = ARMCC::CondCodes(Inst.getOperand(0).getImm());
3825 ITState.Mask = OrigMask; // Use the original mask, not the updated one.
3826 ITState.CurPosition = 0;
3827 ITState.FirstCond = true;
Jim Grosbach89df9962011-08-26 21:43:41 +00003828 break;
3829 }
Jim Grosbachf8fce712011-08-11 17:35:48 +00003830 }
3831}
3832
Jim Grosbach47a0d522011-08-16 20:45:50 +00003833unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
3834 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
3835 // suffix depending on whether they're in an IT block or not.
Jim Grosbach194bd892011-08-16 22:20:01 +00003836 unsigned Opc = Inst.getOpcode();
3837 MCInstrDesc &MCID = getInstDesc(Opc);
Jim Grosbach47a0d522011-08-16 20:45:50 +00003838 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
3839 assert(MCID.hasOptionalDef() &&
3840 "optionally flag setting instruction missing optional def operand");
3841 assert(MCID.NumOperands == Inst.getNumOperands() &&
3842 "operand count mismatch!");
3843 // Find the optional-def operand (cc_out).
3844 unsigned OpNo;
3845 for (OpNo = 0;
3846 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
3847 ++OpNo)
3848 ;
3849 // If we're parsing Thumb1, reject it completely.
3850 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
3851 return Match_MnemonicFail;
3852 // If we're parsing Thumb2, which form is legal depends on whether we're
3853 // in an IT block.
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003854 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR &&
3855 !inITBlock())
Jim Grosbach47a0d522011-08-16 20:45:50 +00003856 return Match_RequiresITBlock;
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003857 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() == ARM::CPSR &&
3858 inITBlock())
3859 return Match_RequiresNotITBlock;
Jim Grosbach47a0d522011-08-16 20:45:50 +00003860 }
Jim Grosbach194bd892011-08-16 22:20:01 +00003861 // Some high-register supporting Thumb1 encodings only allow both registers
3862 // to be from r0-r7 when in Thumb2.
3863 else if (Opc == ARM::tADDhirr && isThumbOne() &&
3864 isARMLowRegister(Inst.getOperand(1).getReg()) &&
3865 isARMLowRegister(Inst.getOperand(2).getReg()))
3866 return Match_RequiresThumb2;
3867 // Others only require ARMv6 or later.
Jim Grosbach4ec6e882011-08-19 20:46:54 +00003868 else if (Opc == ARM::tMOVr && isThumbOne() && !hasV6Ops() &&
Jim Grosbach194bd892011-08-16 22:20:01 +00003869 isARMLowRegister(Inst.getOperand(0).getReg()) &&
3870 isARMLowRegister(Inst.getOperand(1).getReg()))
3871 return Match_RequiresV6;
Jim Grosbach47a0d522011-08-16 20:45:50 +00003872 return Match_Success;
3873}
3874
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003875bool ARMAsmParser::
3876MatchAndEmitInstruction(SMLoc IDLoc,
3877 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
3878 MCStreamer &Out) {
3879 MCInst Inst;
3880 unsigned ErrorInfo;
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003881 unsigned MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003882 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003883 switch (MatchResult) {
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003884 default: break;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003885 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00003886 // Context sensitive operand constraints aren't handled by the matcher,
3887 // so check them here.
Jim Grosbacha1109882011-09-02 23:22:08 +00003888 if (validateInstruction(Inst, Operands)) {
3889 // Still progress the IT block, otherwise one wrong condition causes
3890 // nasty cascading errors.
3891 forwardITPosition();
Jim Grosbach189610f2011-07-26 18:25:39 +00003892 return true;
Jim Grosbacha1109882011-09-02 23:22:08 +00003893 }
Jim Grosbach189610f2011-07-26 18:25:39 +00003894
Jim Grosbachf8fce712011-08-11 17:35:48 +00003895 // Some instructions need post-processing to, for example, tweak which
3896 // encoding is selected.
3897 processInstruction(Inst, Operands);
3898
Jim Grosbacha1109882011-09-02 23:22:08 +00003899 // Only move forward at the very end so that everything in validate
3900 // and process gets a consistent answer about whether we're in an IT
3901 // block.
3902 forwardITPosition();
3903
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003904 Out.EmitInstruction(Inst);
3905 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003906 case Match_MissingFeature:
3907 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
3908 return true;
3909 case Match_InvalidOperand: {
3910 SMLoc ErrorLoc = IDLoc;
3911 if (ErrorInfo != ~0U) {
3912 if (ErrorInfo >= Operands.size())
3913 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00003914
Chris Lattnere73d4f82010-10-28 21:41:58 +00003915 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
3916 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
3917 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003918
Chris Lattnere73d4f82010-10-28 21:41:58 +00003919 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003920 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00003921 case Match_MnemonicFail:
Jim Grosbach47a0d522011-08-16 20:45:50 +00003922 return Error(IDLoc, "invalid instruction");
Daniel Dunbarb4129152011-02-04 17:12:23 +00003923 case Match_ConversionFail:
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00003924 // The converter function will have already emited a diagnostic.
3925 return true;
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003926 case Match_RequiresNotITBlock:
3927 return Error(IDLoc, "flag setting instruction only valid outside IT block");
Jim Grosbach47a0d522011-08-16 20:45:50 +00003928 case Match_RequiresITBlock:
3929 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbach194bd892011-08-16 22:20:01 +00003930 case Match_RequiresV6:
3931 return Error(IDLoc, "instruction variant requires ARMv6 or later");
3932 case Match_RequiresThumb2:
3933 return Error(IDLoc, "instruction variant requires Thumb2");
Chris Lattnere73d4f82010-10-28 21:41:58 +00003934 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003935
Eric Christopherc223e2b2010-10-29 09:26:59 +00003936 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00003937 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003938}
3939
Jim Grosbach1355cf12011-07-26 17:10:22 +00003940/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003941bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
3942 StringRef IDVal = DirectiveID.getIdentifier();
3943 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003944 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003945 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003946 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003947 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003948 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003949 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003950 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003951 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003952 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003953 return true;
3954}
3955
Jim Grosbach1355cf12011-07-26 17:10:22 +00003956/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003957/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00003958bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003959 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3960 for (;;) {
3961 const MCExpr *Value;
3962 if (getParser().ParseExpression(Value))
3963 return true;
3964
Chris Lattneraaec2052010-01-19 19:46:13 +00003965 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003966
3967 if (getLexer().is(AsmToken::EndOfStatement))
3968 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00003969
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003970 // FIXME: Improve diagnostic.
3971 if (getLexer().isNot(AsmToken::Comma))
3972 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003973 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003974 }
3975 }
3976
Sean Callananb9a25b72010-01-19 20:27:46 +00003977 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003978 return false;
3979}
3980
Jim Grosbach1355cf12011-07-26 17:10:22 +00003981/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00003982/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00003983bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00003984 if (getLexer().isNot(AsmToken::EndOfStatement))
3985 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003986 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003987
3988 // TODO: set thumb mode
3989 // TODO: tell the MC streamer the mode
3990 // getParser().getStreamer().Emit???();
3991 return false;
3992}
3993
Jim Grosbach1355cf12011-07-26 17:10:22 +00003994/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00003995/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00003996bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00003997 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
3998 bool isMachO = MAI.hasSubsectionsViaSymbols();
3999 StringRef Name;
4000
4001 // Darwin asm has function name after .thumb_func direction
4002 // ELF doesn't
4003 if (isMachO) {
4004 const AsmToken &Tok = Parser.getTok();
4005 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
4006 return Error(L, "unexpected token in .thumb_func directive");
4007 Name = Tok.getString();
4008 Parser.Lex(); // Consume the identifier token.
4009 }
4010
Kevin Enderby515d5092009-10-15 20:48:48 +00004011 if (getLexer().isNot(AsmToken::EndOfStatement))
4012 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00004013 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00004014
Rafael Espindola64695402011-05-16 16:17:21 +00004015 // FIXME: assuming function name will be the line following .thumb_func
4016 if (!isMachO) {
4017 Name = Parser.getTok().getString();
4018 }
4019
Jim Grosbach642fc9c2010-11-05 22:33:53 +00004020 // Mark symbol as a thumb symbol.
4021 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
4022 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00004023 return false;
4024}
4025
Jim Grosbach1355cf12011-07-26 17:10:22 +00004026/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00004027/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00004028bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00004029 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00004030 if (Tok.isNot(AsmToken::Identifier))
4031 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00004032 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00004033 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00004034 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00004035 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00004036 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00004037 else
4038 return Error(L, "unrecognized syntax mode in .syntax directive");
4039
4040 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00004041 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00004042 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00004043
4044 // TODO tell the MC streamer the mode
4045 // getParser().getStreamer().Emit???();
4046 return false;
4047}
4048
Jim Grosbach1355cf12011-07-26 17:10:22 +00004049/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00004050/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00004051bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00004052 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00004053 if (Tok.isNot(AsmToken::Integer))
4054 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00004055 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00004056 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00004057 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00004058 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00004059 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00004060 else
4061 return Error(L, "invalid operand to .code directive");
4062
4063 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00004064 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00004065 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00004066
Evan Cheng32869202011-07-08 22:36:29 +00004067 if (Val == 16) {
Jim Grosbach98447da2011-09-06 18:46:23 +00004068 if (!isThumb())
Evan Chengffc0e732011-07-09 05:47:46 +00004069 SwitchMode();
Jim Grosbach98447da2011-09-06 18:46:23 +00004070 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
Evan Cheng32869202011-07-08 22:36:29 +00004071 } else {
Jim Grosbach98447da2011-09-06 18:46:23 +00004072 if (isThumb())
Evan Chengffc0e732011-07-09 05:47:46 +00004073 SwitchMode();
Jim Grosbach98447da2011-09-06 18:46:23 +00004074 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Evan Chengeb0caa12011-07-08 22:49:55 +00004075 }
Jim Grosbach2a301702010-11-05 22:40:53 +00004076
Kevin Enderby515d5092009-10-15 20:48:48 +00004077 return false;
4078}
4079
Sean Callanan90b70972010-04-07 20:29:34 +00004080extern "C" void LLVMInitializeARMAsmLexer();
4081
Kevin Enderby9c41fa82009-10-30 22:55:57 +00004082/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00004083extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00004084 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
4085 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00004086 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00004087}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00004088
Chris Lattner0692ee62010-09-06 19:11:01 +00004089#define GET_REGISTER_MATCHER
4090#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00004091#include "ARMGenAsmMatcher.inc"