blob: 5e11f01b49395567bd3a23afbfbc3d88e1eae478 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000020#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000025#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000026#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000027#include "llvm/IR/CallingConv.h"
28#include "llvm/IR/Constants.h"
29#include "llvm/IR/DerivedTypes.h"
30#include "llvm/IR/Function.h"
31#include "llvm/IR/Intrinsics.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Bill Schmidt212af6a2013-02-06 17:33:58 +000039static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
40 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
43static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Bill Schmidt212af6a2013-02-06 17:33:58 +000048static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
49 MVT &LocVT,
50 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
Tilmann Schellerffd02002009-07-03 06:45:56 +000053
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Hal Finkel2d37f7b2013-03-15 15:27:13 +000060static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
61cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
62
Chris Lattnerf0144122009-07-28 03:13:23 +000063static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
64 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000065 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000066
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000067 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000068}
69
Chris Lattner331d1bc2006-11-02 01:44:04 +000070PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000071 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000072 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Hal Finkel7ee74a62013-03-21 21:37:52 +000073 PPCRegInfo = TM.getRegisterInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +000074
Nate Begeman405e3ec2005-10-21 00:02:42 +000075 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000076
Chris Lattnerd145a612005-09-27 22:18:25 +000077 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000078 setUseUnderscoreSetJmp(true);
79 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000080
Chris Lattner749dc722010-10-10 18:34:00 +000081 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
82 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000083 bool isPPC64 = Subtarget->isPPC64();
84 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000085
Chris Lattner7c5a3d32005-08-16 17:14:42 +000086 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000087 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
88 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
89 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000090
Evan Chengc5484282006-10-04 00:56:09 +000091 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
93 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000094
Owen Anderson825b72b2009-08-11 20:47:22 +000095 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000096
Chris Lattner94e509c2006-11-10 23:58:45 +000097 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000098 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
99 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
100 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
101 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
102 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
104 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
105 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
106 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
107 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000108
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000109 // This is used in the ppcf128->int sequence. Note it has different semantics
110 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000112
Roman Divacky0016f732012-08-16 18:19:29 +0000113 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000114 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
115 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
116 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
117 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
118 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
119
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000120 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setOperationAction(ISD::SREM, MVT::i32, Expand);
122 setOperationAction(ISD::UREM, MVT::i32, Expand);
123 setOperationAction(ISD::SREM, MVT::i64, Expand);
124 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000125
126 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
128 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
129 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
130 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
131 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
132 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
133 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
134 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000135
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000136 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::FSIN , MVT::f64, Expand);
138 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000139 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::FREM , MVT::f64, Expand);
141 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::FSIN , MVT::f32, Expand);
144 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000145 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 setOperationAction(ISD::FREM , MVT::f32, Expand);
147 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000148 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000149
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000152 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000153 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
155 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000156 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000157
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
159 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000160
Nate Begemand88fc032006-01-14 03:14:10 +0000161 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
163 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
164 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000165 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
166 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
168 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
169 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000170 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
171 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000172
Nate Begeman35ef9132006-01-11 21:21:00 +0000173 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000174 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
175 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000176
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000177 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SELECT, MVT::i32, Expand);
179 setOperationAction(ISD::SELECT, MVT::i64, Expand);
180 setOperationAction(ISD::SELECT, MVT::f32, Expand);
181 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000182
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000183 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
185 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000186
Nate Begeman750ac1b2006-02-01 07:19:44 +0000187 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000189
Nate Begeman81e80972006-03-17 01:40:33 +0000190 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000191 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000192
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000194
Chris Lattnerf7605322005-08-31 21:09:52 +0000195 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000197
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000198 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
200 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000201
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000202 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
203 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
204 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
205 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000206
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000207 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000209
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
211 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
212 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
213 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000214
Hal Finkel7ee74a62013-03-21 21:37:52 +0000215 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intened to support
216 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
217 // support continuation, user-level threading, and etc.. As a result, no
218 // other SjLj exception interfaces are implemented and please don't build
219 // your own exception handling based on them.
220 // LLVM/Clang supports zero-cost DWARF exception handling.
221 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
222 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000223
224 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000225 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
227 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000228 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
230 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
231 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
232 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000233 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
235 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000236
Nate Begeman1db3c922008-08-11 17:36:31 +0000237 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000239
240 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000241 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
242 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000243
Nate Begemanacc398c2006-01-25 18:21:52 +0000244 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000246
Evan Cheng769951f2012-07-02 22:39:56 +0000247 if (Subtarget->isSVR4ABI()) {
248 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000249 // VAARG always uses double-word chunks, so promote anything smaller.
250 setOperationAction(ISD::VAARG, MVT::i1, Promote);
251 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
252 setOperationAction(ISD::VAARG, MVT::i8, Promote);
253 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
254 setOperationAction(ISD::VAARG, MVT::i16, Promote);
255 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
256 setOperationAction(ISD::VAARG, MVT::i32, Promote);
257 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
258 setOperationAction(ISD::VAARG, MVT::Other, Expand);
259 } else {
260 // VAARG is custom lowered with the 32-bit SVR4 ABI.
261 setOperationAction(ISD::VAARG, MVT::Other, Custom);
262 setOperationAction(ISD::VAARG, MVT::i64, Custom);
263 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000264 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000266
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000267 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
269 setOperationAction(ISD::VAEND , MVT::Other, Expand);
270 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
271 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
272 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
273 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000274
Chris Lattner6d92cad2006-03-26 10:06:40 +0000275 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Dale Johannesen53e4e442008-11-07 22:54:33 +0000278 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
280 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
281 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
282 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
283 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
284 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
285 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
286 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
287 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
288 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
289 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
290 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000291
Evan Cheng769951f2012-07-02 22:39:56 +0000292 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000293 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
295 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
296 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
297 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000298 // This is just the low 32 bits of a (signed) fp->i64 conversion.
299 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000301
Chris Lattner7fbcef72006-03-24 07:53:47 +0000302 // FIXME: disable this lowered code. This generates 64-bit register values,
303 // and we don't model the fact that the top part is clobbered by calls. We
304 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000306 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000307 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000309 }
310
Evan Cheng769951f2012-07-02 22:39:56 +0000311 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000312 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000313 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000314 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000316 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
318 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
319 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000320 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000321 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
323 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
324 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000325 }
Evan Chengd30bf012006-03-01 01:11:20 +0000326
Evan Cheng769951f2012-07-02 22:39:56 +0000327 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000328 // First set operation action for all vector types to expand. Then we
329 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
331 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
332 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000334 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::ADD , VT, Legal);
336 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000337
Chris Lattner7ff7e672006-04-04 17:25:31 +0000338 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000341
342 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000343 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000345 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000347 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000349 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000351 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000353 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000355
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000356 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000357 setOperationAction(ISD::MUL , VT, Expand);
358 setOperationAction(ISD::SDIV, VT, Expand);
359 setOperationAction(ISD::SREM, VT, Expand);
360 setOperationAction(ISD::UDIV, VT, Expand);
361 setOperationAction(ISD::UREM, VT, Expand);
362 setOperationAction(ISD::FDIV, VT, Expand);
363 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topper44e394c2012-11-15 08:02:19 +0000364 setOperationAction(ISD::FSQRT, VT, Expand);
365 setOperationAction(ISD::FLOG, VT, Expand);
366 setOperationAction(ISD::FLOG10, VT, Expand);
367 setOperationAction(ISD::FLOG2, VT, Expand);
368 setOperationAction(ISD::FEXP, VT, Expand);
369 setOperationAction(ISD::FEXP2, VT, Expand);
370 setOperationAction(ISD::FSIN, VT, Expand);
371 setOperationAction(ISD::FCOS, VT, Expand);
372 setOperationAction(ISD::FABS, VT, Expand);
373 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topper1ab489a2012-11-14 08:11:25 +0000374 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000375 setOperationAction(ISD::FCEIL, VT, Expand);
376 setOperationAction(ISD::FTRUNC, VT, Expand);
377 setOperationAction(ISD::FRINT, VT, Expand);
378 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000379 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
380 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
381 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
382 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
383 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
384 setOperationAction(ISD::UDIVREM, VT, Expand);
385 setOperationAction(ISD::SDIVREM, VT, Expand);
386 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
387 setOperationAction(ISD::FPOW, VT, Expand);
388 setOperationAction(ISD::CTPOP, VT, Expand);
389 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000390 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000391 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000392 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramer91223a42012-12-19 15:49:14 +0000393 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000394 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
395
396 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
397 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
398 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
399 setTruncStoreAction(VT, InnerVT, Expand);
400 }
401 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
402 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
403 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000404 }
405
Chris Lattner7ff7e672006-04-04 17:25:31 +0000406 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
407 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000409
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::AND , MVT::v4i32, Legal);
411 setOperationAction(ISD::OR , MVT::v4i32, Legal);
412 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
413 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
414 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
415 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000416 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
417 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
418 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
419 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellae95ed2b2012-11-15 20:56:03 +0000420 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
421 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
422 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
423 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000424
Craig Topperc9099502012-04-20 06:31:50 +0000425 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
426 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
427 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
428 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000429
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000431 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
433 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
434 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000435
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
437 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000438
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
440 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
441 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
442 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000443
444 // Altivec does not contain unordered floating-point compare instructions
445 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
446 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
447 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
448 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
449 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
450 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000451 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000452
Hal Finkel8cc34742012-08-04 14:10:46 +0000453 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000454 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000455 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
456 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000457
Eli Friedman4db5aca2011-08-29 18:23:02 +0000458 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
459 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkelcd9ea512012-12-25 17:22:53 +0000460 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
461 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000462
Duncan Sands03228082008-11-23 15:47:28 +0000463 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000464 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000465
Evan Cheng769951f2012-07-02 22:39:56 +0000466 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000467 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000468 setExceptionPointerRegister(PPC::X3);
469 setExceptionSelectorRegister(PPC::X4);
470 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000471 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000472 setExceptionPointerRegister(PPC::R3);
473 setExceptionSelectorRegister(PPC::R4);
474 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000475
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000476 // We have target-specific dag combine patterns for the following nodes:
477 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000478 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000479 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000480 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000481
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000482 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000483 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000484 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000485 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
486 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000487 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
488 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000489 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
490 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
491 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
492 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
493 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000494 }
495
Hal Finkelc6129162011-10-17 18:53:03 +0000496 setMinFunctionAlignment(2);
497 if (PPCSubTarget.isDarwin())
498 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000499
Evan Cheng769951f2012-07-02 22:39:56 +0000500 if (isPPC64 && Subtarget->isJITCodeModel())
501 // Temporary workaround for the inability of PPC64 JIT to handle jump
502 // tables.
503 setSupportJumpTables(false);
504
Eli Friedman26689ac2011-08-03 21:06:02 +0000505 setInsertFencesForAtomic(true);
506
Hal Finkel768c65f2011-11-22 16:21:04 +0000507 setSchedulingPreference(Sched::Hybrid);
508
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000509 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000510
511 // The Freescale cores does better with aggressive inlining of memcpy and
512 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
513 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
514 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach3450f802013-02-20 21:13:59 +0000515 MaxStoresPerMemset = 32;
516 MaxStoresPerMemsetOptSize = 16;
517 MaxStoresPerMemcpy = 32;
518 MaxStoresPerMemcpyOptSize = 8;
519 MaxStoresPerMemmove = 32;
520 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel621b77a2012-08-28 16:12:39 +0000521
522 setPrefFunctionAlignment(4);
Jim Grosbach3450f802013-02-20 21:13:59 +0000523 BenefitFromCodePlacementOpt = true;
Hal Finkel621b77a2012-08-28 16:12:39 +0000524 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000525}
526
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000527/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
528/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000529unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000530 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000531 // Darwin passes everything on 4 byte boundary.
532 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
533 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000534
535 // 16byte and wider vectors are passed on 16byte boundary.
536 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
537 if (VTy->getBitWidth() >= 128)
538 return 16;
539
540 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
541 if (PPCSubTarget.isPPC64())
542 return 8;
543
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000544 return 4;
545}
546
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000547const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
548 switch (Opcode) {
549 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000550 case PPCISD::FSEL: return "PPCISD::FSEL";
551 case PPCISD::FCFID: return "PPCISD::FCFID";
552 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
553 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
554 case PPCISD::STFIWX: return "PPCISD::STFIWX";
555 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
556 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
557 case PPCISD::VPERM: return "PPCISD::VPERM";
558 case PPCISD::Hi: return "PPCISD::Hi";
559 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000560 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000561 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
562 case PPCISD::LOAD: return "PPCISD::LOAD";
563 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000564 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
565 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
566 case PPCISD::SRL: return "PPCISD::SRL";
567 case PPCISD::SRA: return "PPCISD::SRA";
568 case PPCISD::SHL: return "PPCISD::SHL";
569 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
570 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000571 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000572 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000573 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000574 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000575 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000576 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
577 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000578 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel7ee74a62013-03-21 21:37:52 +0000579 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
580 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Evan Cheng53301922008-07-12 02:23:19 +0000581 case PPCISD::MFCR: return "PPCISD::MFCR";
582 case PPCISD::VCMP: return "PPCISD::VCMP";
583 case PPCISD::VCMPo: return "PPCISD::VCMPo";
584 case PPCISD::LBRX: return "PPCISD::LBRX";
585 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000586 case PPCISD::LARX: return "PPCISD::LARX";
587 case PPCISD::STCX: return "PPCISD::STCX";
588 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
589 case PPCISD::MFFS: return "PPCISD::MFFS";
590 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
591 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
592 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
593 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000594 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000595 case PPCISD::CR6SET: return "PPCISD::CR6SET";
596 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000597 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
598 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
599 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Bill Schmidtb453e162012-12-14 17:02:38 +0000600 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
601 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000602 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000603 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
604 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
605 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt349c2782012-12-12 19:29:35 +0000606 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
607 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
608 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
609 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
610 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidtb34c79e2013-02-20 15:50:31 +0000611 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000612 }
613}
614
Duncan Sands28b77e92011-09-06 19:07:46 +0000615EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000616 if (!VT.isVector())
617 return MVT::i32;
618 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000619}
620
Chris Lattner1a635d62006-04-14 06:01:58 +0000621//===----------------------------------------------------------------------===//
622// Node matching predicates, for use by the tblgen matching code.
623//===----------------------------------------------------------------------===//
624
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000625/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000626static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000627 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000628 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000629 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000630 // Maybe this has already been legalized into the constant pool?
631 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000632 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000633 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000634 }
635 return false;
636}
637
Chris Lattnerddb739e2006-04-06 17:23:16 +0000638/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
639/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000640static bool isConstantOrUndef(int Op, int Val) {
641 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000642}
643
644/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
645/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000646bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000647 if (!isUnary) {
648 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000649 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000650 return false;
651 } else {
652 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000653 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
654 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000655 return false;
656 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000657 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000658}
659
660/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
661/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000662bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000663 if (!isUnary) {
664 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000665 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
666 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000667 return false;
668 } else {
669 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000670 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
671 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
672 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
673 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000674 return false;
675 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000676 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000677}
678
Chris Lattnercaad1632006-04-06 22:02:42 +0000679/// isVMerge - Common function, used to match vmrg* shuffles.
680///
Nate Begeman9008ca62009-04-27 18:41:29 +0000681static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000682 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000684 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000685 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
686 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000687
Chris Lattner116cc482006-04-06 21:11:54 +0000688 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
689 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000690 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000691 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000692 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000693 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000694 return false;
695 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000696 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000697}
698
699/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
700/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000701bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000702 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000703 if (!isUnary)
704 return isVMerge(N, UnitSize, 8, 24);
705 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000706}
707
708/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
709/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000710bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000711 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000712 if (!isUnary)
713 return isVMerge(N, UnitSize, 0, 16);
714 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000715}
716
717
Chris Lattnerd0608e12006-04-06 18:26:28 +0000718/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
719/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000720int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000722 "PPC only supports shuffles by bytes!");
723
724 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000725
Chris Lattnerd0608e12006-04-06 18:26:28 +0000726 // Find the first non-undef value in the shuffle mask.
727 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000728 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000729 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000730
Chris Lattnerd0608e12006-04-06 18:26:28 +0000731 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000732
Nate Begeman9008ca62009-04-27 18:41:29 +0000733 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000734 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000735 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000736 if (ShiftAmt < i) return -1;
737 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000738
Chris Lattnerf24380e2006-04-06 22:28:36 +0000739 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000740 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000741 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000742 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000743 return -1;
744 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000745 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000746 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000747 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000748 return -1;
749 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000750 return ShiftAmt;
751}
Chris Lattneref819f82006-03-20 06:33:01 +0000752
753/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
754/// specifies a splat of a single element that is suitable for input to
755/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000756bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000757 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000758 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000759
Chris Lattner88a99ef2006-03-20 06:37:44 +0000760 // This is a splat operation if each element of the permute is the same, and
761 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000762 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000763
Nate Begeman9008ca62009-04-27 18:41:29 +0000764 // FIXME: Handle UNDEF elements too!
765 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000766 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000767
Nate Begeman9008ca62009-04-27 18:41:29 +0000768 // Check that the indices are consecutive, in the case of a multi-byte element
769 // splatted with a v16i8 mask.
770 for (unsigned i = 1; i != EltSize; ++i)
771 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000772 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000773
Chris Lattner7ff7e672006-04-04 17:25:31 +0000774 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000775 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000776 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000777 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000778 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000779 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000780 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000781}
782
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000783/// isAllNegativeZeroVector - Returns true if all elements of build_vector
784/// are -0.0.
785bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000786 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
787
788 APInt APVal, APUndef;
789 unsigned BitSize;
790 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000791
Dale Johannesen1e608812009-11-13 01:45:18 +0000792 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000793 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000794 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000795
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000796 return false;
797}
798
Chris Lattneref819f82006-03-20 06:33:01 +0000799/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
800/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000801unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000802 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
803 assert(isSplatShuffleMask(SVOp, EltSize));
804 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000805}
806
Chris Lattnere87192a2006-04-12 17:37:20 +0000807/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000808/// by using a vspltis[bhw] instruction of the specified element size, return
809/// the constant being splatted. The ByteSize field indicates the number of
810/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000811SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
812 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000813
814 // If ByteSize of the splat is bigger than the element size of the
815 // build_vector, then we have a case where we are checking for a splat where
816 // multiple elements of the buildvector are folded together into a single
817 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
818 unsigned EltSize = 16/N->getNumOperands();
819 if (EltSize < ByteSize) {
820 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000821 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000822 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000823
Chris Lattner79d9a882006-04-08 07:14:26 +0000824 // See if all of the elements in the buildvector agree across.
825 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
826 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
827 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000828 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000829
Scott Michelfdc40a02009-02-17 22:15:04 +0000830
Gabor Greifba36cb52008-08-28 21:40:38 +0000831 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000832 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
833 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000834 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000835 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000836
Chris Lattner79d9a882006-04-08 07:14:26 +0000837 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
838 // either constant or undef values that are identical for each chunk. See
839 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000840
Chris Lattner79d9a882006-04-08 07:14:26 +0000841 // Check to see if all of the leading entries are either 0 or -1. If
842 // neither, then this won't fit into the immediate field.
843 bool LeadingZero = true;
844 bool LeadingOnes = true;
845 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000846 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000847
Chris Lattner79d9a882006-04-08 07:14:26 +0000848 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
849 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
850 }
851 // Finally, check the least significant entry.
852 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000853 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000855 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000856 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000857 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000858 }
859 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000860 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000861 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000862 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000863 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000865 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000866
Dan Gohman475871a2008-07-27 21:46:04 +0000867 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000868 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000869
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000870 // Check to see if this buildvec has a single non-undef value in its elements.
871 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
872 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000873 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000874 OpVal = N->getOperand(i);
875 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000876 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000877 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000878
Gabor Greifba36cb52008-08-28 21:40:38 +0000879 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000880
Eli Friedman1a8229b2009-05-24 02:03:36 +0000881 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000882 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000883 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000884 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000885 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000886 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000887 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000888 }
889
890 // If the splat value is larger than the element value, then we can never do
891 // this splat. The only case that we could fit the replicated bits into our
892 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000893 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000894
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000895 // If the element value is larger than the splat value, cut it in half and
896 // check to see if the two halves are equal. Continue doing this until we
897 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
898 while (ValSizeInBytes > ByteSize) {
899 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000900
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000901 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000902 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
903 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000904 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000905 }
906
907 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000908 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000909
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000910 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000911 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000912
Chris Lattner140a58f2006-04-08 06:46:53 +0000913 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000914 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000916 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000917}
918
Chris Lattner1a635d62006-04-14 06:01:58 +0000919//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000920// Addressing Mode Selection
921//===----------------------------------------------------------------------===//
922
923/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
924/// or 64-bit immediate, and if the value can be accurately represented as a
925/// sign extension from a 16-bit value. If so, this returns true and the
926/// immediate.
927static bool isIntS16Immediate(SDNode *N, short &Imm) {
928 if (N->getOpcode() != ISD::Constant)
929 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000930
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000931 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000933 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000934 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000935 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000936}
Dan Gohman475871a2008-07-27 21:46:04 +0000937static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000938 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000939}
940
941
942/// SelectAddressRegReg - Given the specified addressed, check to see if it
943/// can be represented as an indexed [r+r] operation. Returns false if it
944/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000945bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
946 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000947 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000948 short imm = 0;
949 if (N.getOpcode() == ISD::ADD) {
950 if (isIntS16Immediate(N.getOperand(1), imm))
951 return false; // r+i
952 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
953 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000954
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000955 Base = N.getOperand(0);
956 Index = N.getOperand(1);
957 return true;
958 } else if (N.getOpcode() == ISD::OR) {
959 if (isIntS16Immediate(N.getOperand(1), imm))
960 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000961
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000962 // If this is an or of disjoint bitfields, we can codegen this as an add
963 // (for better address arithmetic) if the LHS and RHS of the OR are provably
964 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000965 APInt LHSKnownZero, LHSKnownOne;
966 APInt RHSKnownZero, RHSKnownOne;
967 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000968 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000969
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000970 if (LHSKnownZero.getBoolValue()) {
971 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000972 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000973 // If all of the bits are known zero on the LHS or RHS, the add won't
974 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000975 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000976 Base = N.getOperand(0);
977 Index = N.getOperand(1);
978 return true;
979 }
980 }
981 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000982
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000983 return false;
984}
985
986/// Returns true if the address N can be represented by a base register plus
987/// a signed 16-bit displacement [r+imm], and if it is not better
988/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000989bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000990 SDValue &Base,
991 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000992 // FIXME dl should come from parent load or store, not from address
993 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000994 // If this can be more profitably realized as r+r, fail.
995 if (SelectAddressRegReg(N, Disp, Base, DAG))
996 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000997
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000998 if (N.getOpcode() == ISD::ADD) {
999 short imm = 0;
1000 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001001 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001002 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1003 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1004 } else {
1005 Base = N.getOperand(0);
1006 }
1007 return true; // [r+i]
1008 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1009 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001010 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001011 && "Cannot handle constant offsets yet!");
1012 Disp = N.getOperand(1).getOperand(0); // The global address.
1013 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +00001014 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001015 Disp.getOpcode() == ISD::TargetConstantPool ||
1016 Disp.getOpcode() == ISD::TargetJumpTable);
1017 Base = N.getOperand(0);
1018 return true; // [&g+r]
1019 }
1020 } else if (N.getOpcode() == ISD::OR) {
1021 short imm = 0;
1022 if (isIntS16Immediate(N.getOperand(1), imm)) {
1023 // If this is an or of disjoint bitfields, we can codegen this as an add
1024 // (for better address arithmetic) if the LHS and RHS of the OR are
1025 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001026 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001027 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +00001028
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001029 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001030 // If all of the bits are known zero on the LHS or RHS, the add won't
1031 // carry.
1032 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001033 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001034 return true;
1035 }
1036 }
1037 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1038 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +00001039
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001040 // If this address fits entirely in a 16-bit sext immediate field, codegen
1041 // this as "d, 0"
1042 short Imm;
1043 if (isIntS16Immediate(CN, Imm)) {
1044 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Hal Finkela548afc2013-03-19 18:51:05 +00001045 Base = DAG.getRegister(PPC::ZERO, CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001046 return true;
1047 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001048
1049 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001050 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001051 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1052 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001053
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001054 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001055 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001056
Owen Anderson825b72b2009-08-11 20:47:22 +00001057 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1058 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001059 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001060 return true;
1061 }
1062 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001063
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001064 Disp = DAG.getTargetConstant(0, getPointerTy());
1065 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1066 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1067 else
1068 Base = N;
1069 return true; // [r+0]
1070}
1071
1072/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1073/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001074bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1075 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001076 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001077 // Check to see if we can easily represent this as an [r+r] address. This
1078 // will fail if it thinks that the address is more profitably represented as
1079 // reg+imm, e.g. where imm = 0.
1080 if (SelectAddressRegReg(N, Base, Index, DAG))
1081 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001082
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001083 // If the operand is an addition, always emit this as [r+r], since this is
1084 // better (for code size, and execution, as the memop does the add for free)
1085 // than emitting an explicit add.
1086 if (N.getOpcode() == ISD::ADD) {
1087 Base = N.getOperand(0);
1088 Index = N.getOperand(1);
1089 return true;
1090 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001091
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001092 // Otherwise, do it the hard way, using R0 as the base register.
Hal Finkela548afc2013-03-19 18:51:05 +00001093 Base = DAG.getRegister(PPC::ZERO, N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001094 Index = N;
1095 return true;
1096}
1097
1098/// SelectAddressRegImmShift - Returns true if the address N can be
1099/// represented by a base register plus a signed 14-bit displacement
1100/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001101bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1102 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001103 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001104 // FIXME dl should come from the parent load or store, not the address
1105 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001106 // If this can be more profitably realized as r+r, fail.
1107 if (SelectAddressRegReg(N, Disp, Base, DAG))
1108 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001109
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001110 if (N.getOpcode() == ISD::ADD) {
1111 short imm = 0;
1112 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001113 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001114 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1115 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1116 } else {
1117 Base = N.getOperand(0);
1118 }
1119 return true; // [r+i]
1120 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1121 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001122 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001123 && "Cannot handle constant offsets yet!");
1124 Disp = N.getOperand(1).getOperand(0); // The global address.
1125 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1126 Disp.getOpcode() == ISD::TargetConstantPool ||
1127 Disp.getOpcode() == ISD::TargetJumpTable);
1128 Base = N.getOperand(0);
1129 return true; // [&g+r]
1130 }
1131 } else if (N.getOpcode() == ISD::OR) {
1132 short imm = 0;
1133 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1134 // If this is an or of disjoint bitfields, we can codegen this as an add
1135 // (for better address arithmetic) if the LHS and RHS of the OR are
1136 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001137 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001138 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001139 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001140 // If all of the bits are known zero on the LHS or RHS, the add won't
1141 // carry.
1142 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001143 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001144 return true;
1145 }
1146 }
1147 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001148 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001149 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001150 // If this address fits entirely in a 14-bit sext immediate field, codegen
1151 // this as "d, 0"
1152 short Imm;
1153 if (isIntS16Immediate(CN, Imm)) {
1154 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Hal Finkela548afc2013-03-19 18:51:05 +00001155 Base = DAG.getRegister(PPC::ZERO, CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001156 return true;
1157 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001158
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001159 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001160 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001161 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1162 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001163
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001164 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001165 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1166 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1167 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001168 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001169 return true;
1170 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001171 }
1172 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001173
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001174 Disp = DAG.getTargetConstant(0, getPointerTy());
1175 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1176 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1177 else
1178 Base = N;
1179 return true; // [r+0]
1180}
1181
1182
1183/// getPreIndexedAddressParts - returns true by value, base pointer and
1184/// offset pointer and addressing mode by reference if the node's address
1185/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001186bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1187 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001188 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001189 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001190 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001191
Dan Gohman475871a2008-07-27 21:46:04 +00001192 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001193 EVT VT;
Hal Finkel08a215c2013-03-18 23:00:58 +00001194 unsigned Alignment;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001195 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1196 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001197 VT = LD->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001198 Alignment = LD->getAlignment();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001199 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001200 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001201 VT = ST->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001202 Alignment = ST->getAlignment();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001203 } else
1204 return false;
1205
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001206 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001207 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001208 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001209
Hal Finkelac81cc32012-06-19 02:34:32 +00001210 if (SelectAddressRegReg(Ptr, Offset, Base, DAG)) {
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001211 AM = ISD::PRE_INC;
1212 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001213 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001214
Chris Lattner0851b4f2006-11-15 19:55:13 +00001215 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001216 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001217 // reg + imm
1218 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1219 return false;
1220 } else {
Hal Finkel08a215c2013-03-18 23:00:58 +00001221 // LDU/STU need an address with at least 4-byte alignment.
1222 if (Alignment < 4)
1223 return false;
1224
Chris Lattner0851b4f2006-11-15 19:55:13 +00001225 // reg + imm * 4.
1226 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1227 return false;
1228 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001229
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001230 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001231 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1232 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001233 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001234 LD->getExtensionType() == ISD::SEXTLOAD &&
1235 isa<ConstantSDNode>(Offset))
1236 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001237 }
1238
Chris Lattner4eab7142006-11-10 02:08:47 +00001239 AM = ISD::PRE_INC;
1240 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001241}
1242
1243//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001244// LowerOperation implementation
1245//===----------------------------------------------------------------------===//
1246
Chris Lattner1e61e692010-11-15 02:46:57 +00001247/// GetLabelAccessInfo - Return true if we should reference labels using a
1248/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1249static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001250 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1251 HiOpFlags = PPCII::MO_HA16;
1252 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001253
Chris Lattner1e61e692010-11-15 02:46:57 +00001254 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1255 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001256 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001257 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001258 if (isPIC) {
1259 HiOpFlags |= PPCII::MO_PIC_FLAG;
1260 LoOpFlags |= PPCII::MO_PIC_FLAG;
1261 }
1262
1263 // If this is a reference to a global value that requires a non-lazy-ptr, make
1264 // sure that instruction lowering adds it.
1265 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1266 HiOpFlags |= PPCII::MO_NLP_FLAG;
1267 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001268
Chris Lattner6d2ff122010-11-15 03:13:19 +00001269 if (GV->hasHiddenVisibility()) {
1270 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1271 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1272 }
1273 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001274
Chris Lattner1e61e692010-11-15 02:46:57 +00001275 return isPIC;
1276}
1277
1278static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1279 SelectionDAG &DAG) {
1280 EVT PtrVT = HiPart.getValueType();
1281 SDValue Zero = DAG.getConstant(0, PtrVT);
1282 DebugLoc DL = HiPart.getDebugLoc();
1283
1284 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1285 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001286
Chris Lattner1e61e692010-11-15 02:46:57 +00001287 // With PIC, the first instruction is actually "GR+hi(&G)".
1288 if (isPIC)
1289 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1290 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001291
Chris Lattner1e61e692010-11-15 02:46:57 +00001292 // Generate non-pic code that has direct accesses to the constant pool.
1293 // The address of the global is just (hi(&g)+lo(&g)).
1294 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1295}
1296
Scott Michelfdc40a02009-02-17 22:15:04 +00001297SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001298 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001299 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001300 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001301 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001302
Roman Divacky9fb8b492012-08-24 16:26:02 +00001303 // 64-bit SVR4 ABI code is always position-independent.
1304 // The actual address of the GlobalValue is stored in the TOC.
1305 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1306 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1307 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1308 DAG.getRegister(PPC::X2, MVT::i64));
1309 }
1310
Chris Lattner1e61e692010-11-15 02:46:57 +00001311 unsigned MOHiFlag, MOLoFlag;
1312 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1313 SDValue CPIHi =
1314 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1315 SDValue CPILo =
1316 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1317 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001318}
1319
Dan Gohmand858e902010-04-17 15:26:15 +00001320SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001321 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001322 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001323
Roman Divacky9fb8b492012-08-24 16:26:02 +00001324 // 64-bit SVR4 ABI code is always position-independent.
1325 // The actual address of the GlobalValue is stored in the TOC.
1326 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1327 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1328 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1329 DAG.getRegister(PPC::X2, MVT::i64));
1330 }
1331
Chris Lattner1e61e692010-11-15 02:46:57 +00001332 unsigned MOHiFlag, MOLoFlag;
1333 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1334 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1335 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1336 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001337}
1338
Dan Gohmand858e902010-04-17 15:26:15 +00001339SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1340 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001341 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001342
Dan Gohman46510a72010-04-15 01:51:59 +00001343 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001344
Chris Lattner1e61e692010-11-15 02:46:57 +00001345 unsigned MOHiFlag, MOLoFlag;
1346 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001347 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1348 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001349 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1350}
1351
Roman Divackyfd42ed62012-06-04 17:36:38 +00001352SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1353 SelectionDAG &DAG) const {
1354
1355 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1356 DebugLoc dl = GA->getDebugLoc();
1357 const GlobalValue *GV = GA->getGlobal();
1358 EVT PtrVT = getPointerTy();
1359 bool is64bit = PPCSubTarget.isPPC64();
1360
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001361 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001362
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001363 if (Model == TLSModel::LocalExec) {
1364 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1365 PPCII::MO_TPREL16_HA);
1366 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1367 PPCII::MO_TPREL16_LO);
1368 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1369 is64bit ? MVT::i64 : MVT::i32);
1370 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1371 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1372 }
Roman Divackyfd42ed62012-06-04 17:36:38 +00001373
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001374 if (!is64bit)
1375 llvm_unreachable("only local-exec is currently supported for ppc32");
1376
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001377 if (Model == TLSModel::InitialExec) {
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001378 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1379 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
Bill Schmidtb453e162012-12-14 17:02:38 +00001380 SDValue TPOffsetHi = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1381 PtrVT, GOTReg, TGA);
1382 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
1383 PtrVT, TGA, TPOffsetHi);
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001384 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGA);
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001385 }
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001386
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001387 if (Model == TLSModel::GeneralDynamic) {
1388 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1389 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1390 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1391 GOTReg, TGA);
1392 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1393 GOTEntryHi, TGA);
1394
1395 // We need a chain node, and don't have one handy. The underlying
1396 // call has no side effects, so using the function entry node
1397 // suffices.
1398 SDValue Chain = DAG.getEntryNode();
1399 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1400 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1401 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1402 PtrVT, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001403 // The return value from GET_TLS_ADDR really is in X3 already, but
1404 // some hacks are needed here to tie everything together. The extra
1405 // copies dissolve during subsequent transforms.
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001406 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1407 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1408 }
1409
Bill Schmidt349c2782012-12-12 19:29:35 +00001410 if (Model == TLSModel::LocalDynamic) {
1411 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1412 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1413 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1414 GOTReg, TGA);
1415 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1416 GOTEntryHi, TGA);
1417
1418 // We need a chain node, and don't have one handy. The underlying
1419 // call has no side effects, so using the function entry node
1420 // suffices.
1421 SDValue Chain = DAG.getEntryNode();
1422 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1423 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1424 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1425 PtrVT, ParmReg, TGA);
1426 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1427 // some hacks are needed here to tie everything together. The extra
1428 // copies dissolve during subsequent transforms.
1429 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1430 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt1e18b862012-12-13 20:57:10 +00001431 Chain, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001432 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1433 }
1434
1435 llvm_unreachable("Unknown TLS model!");
Roman Divackyfd42ed62012-06-04 17:36:38 +00001436}
1437
Chris Lattner1e61e692010-11-15 02:46:57 +00001438SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1439 SelectionDAG &DAG) const {
1440 EVT PtrVT = Op.getValueType();
1441 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1442 DebugLoc DL = GSDN->getDebugLoc();
1443 const GlobalValue *GV = GSDN->getGlobal();
1444
Chris Lattner1e61e692010-11-15 02:46:57 +00001445 // 64-bit SVR4 ABI code is always position-independent.
1446 // The actual address of the GlobalValue is stored in the TOC.
1447 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1448 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1449 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1450 DAG.getRegister(PPC::X2, MVT::i64));
1451 }
1452
Chris Lattner6d2ff122010-11-15 03:13:19 +00001453 unsigned MOHiFlag, MOLoFlag;
1454 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001455
Chris Lattner6d2ff122010-11-15 03:13:19 +00001456 SDValue GAHi =
1457 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1458 SDValue GALo =
1459 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001460
Chris Lattner6d2ff122010-11-15 03:13:19 +00001461 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001462
Chris Lattner6d2ff122010-11-15 03:13:19 +00001463 // If the global reference is actually to a non-lazy-pointer, we have to do an
1464 // extra load to get the address of the global.
1465 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1466 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001467 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001468 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001469}
1470
Dan Gohmand858e902010-04-17 15:26:15 +00001471SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001472 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001473 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001474
Chris Lattner1a635d62006-04-14 06:01:58 +00001475 // If we're comparing for equality to zero, expose the fact that this is
1476 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1477 // fold the new nodes.
1478 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1479 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001480 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001481 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001482 if (VT.bitsLT(MVT::i32)) {
1483 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001484 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001485 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001486 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001487 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1488 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001489 DAG.getConstant(Log2b, MVT::i32));
1490 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001491 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001492 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001493 // optimized. FIXME: revisit this when we can custom lower all setcc
1494 // optimizations.
1495 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001496 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001497 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001498
Chris Lattner1a635d62006-04-14 06:01:58 +00001499 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001500 // by xor'ing the rhs with the lhs, which is faster than setting a
1501 // condition register, reading it back out, and masking the correct bit. The
1502 // normal approach here uses sub to do this instead of xor. Using xor exposes
1503 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001504 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001505 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001506 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001507 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001508 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001509 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001510 }
Dan Gohman475871a2008-07-27 21:46:04 +00001511 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001512}
1513
Dan Gohman475871a2008-07-27 21:46:04 +00001514SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001515 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001516 SDNode *Node = Op.getNode();
1517 EVT VT = Node->getValueType(0);
1518 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1519 SDValue InChain = Node->getOperand(0);
1520 SDValue VAListPtr = Node->getOperand(1);
1521 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1522 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001523
Roman Divackybdb226e2011-06-28 15:30:42 +00001524 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1525
1526 // gpr_index
1527 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1528 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1529 false, false, 0);
1530 InChain = GprIndex.getValue(1);
1531
1532 if (VT == MVT::i64) {
1533 // Check if GprIndex is even
1534 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1535 DAG.getConstant(1, MVT::i32));
1536 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1537 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1538 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1539 DAG.getConstant(1, MVT::i32));
1540 // Align GprIndex to be even if it isn't
1541 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1542 GprIndex);
1543 }
1544
1545 // fpr index is 1 byte after gpr
1546 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1547 DAG.getConstant(1, MVT::i32));
1548
1549 // fpr
1550 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1551 FprPtr, MachinePointerInfo(SV), MVT::i8,
1552 false, false, 0);
1553 InChain = FprIndex.getValue(1);
1554
1555 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1556 DAG.getConstant(8, MVT::i32));
1557
1558 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1559 DAG.getConstant(4, MVT::i32));
1560
1561 // areas
1562 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001563 MachinePointerInfo(), false, false,
1564 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001565 InChain = OverflowArea.getValue(1);
1566
1567 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001568 MachinePointerInfo(), false, false,
1569 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001570 InChain = RegSaveArea.getValue(1);
1571
1572 // select overflow_area if index > 8
1573 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1574 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1575
Roman Divackybdb226e2011-06-28 15:30:42 +00001576 // adjustment constant gpr_index * 4/8
1577 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1578 VT.isInteger() ? GprIndex : FprIndex,
1579 DAG.getConstant(VT.isInteger() ? 4 : 8,
1580 MVT::i32));
1581
1582 // OurReg = RegSaveArea + RegConstant
1583 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1584 RegConstant);
1585
1586 // Floating types are 32 bytes into RegSaveArea
1587 if (VT.isFloatingPoint())
1588 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1589 DAG.getConstant(32, MVT::i32));
1590
1591 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1592 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1593 VT.isInteger() ? GprIndex : FprIndex,
1594 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1595 MVT::i32));
1596
1597 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1598 VT.isInteger() ? VAListPtr : FprPtr,
1599 MachinePointerInfo(SV),
1600 MVT::i8, false, false, 0);
1601
1602 // determine if we should load from reg_save_area or overflow_area
1603 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1604
1605 // increase overflow_area by 4/8 if gpr/fpr > 8
1606 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1607 DAG.getConstant(VT.isInteger() ? 4 : 8,
1608 MVT::i32));
1609
1610 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1611 OverflowAreaPlusN);
1612
1613 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1614 OverflowAreaPtr,
1615 MachinePointerInfo(),
1616 MVT::i32, false, false, 0);
1617
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001618 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001619 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001620}
1621
Duncan Sands4a544a72011-09-06 13:37:06 +00001622SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1623 SelectionDAG &DAG) const {
1624 return Op.getOperand(0);
1625}
1626
1627SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1628 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001629 SDValue Chain = Op.getOperand(0);
1630 SDValue Trmp = Op.getOperand(1); // trampoline
1631 SDValue FPtr = Op.getOperand(2); // nested function
1632 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001633 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001634
Owen Andersone50ed302009-08-10 22:56:29 +00001635 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001636 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001637 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001638 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001639 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001640
Scott Michelfdc40a02009-02-17 22:15:04 +00001641 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001642 TargetLowering::ArgListEntry Entry;
1643
1644 Entry.Ty = IntPtrTy;
1645 Entry.Node = Trmp; Args.push_back(Entry);
1646
1647 // TrampSize == (isPPC64 ? 48 : 40);
1648 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001649 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001650 Args.push_back(Entry);
1651
1652 Entry.Node = FPtr; Args.push_back(Entry);
1653 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001654
Bill Wendling77959322008-09-17 00:30:57 +00001655 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001656 TargetLowering::CallLoweringInfo CLI(Chain,
1657 Type::getVoidTy(*DAG.getContext()),
1658 false, false, false, false, 0,
1659 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001660 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001661 /*doesNotRet=*/false,
1662 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001663 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001664 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001665 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001666
Duncan Sands4a544a72011-09-06 13:37:06 +00001667 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001668}
1669
Dan Gohman475871a2008-07-27 21:46:04 +00001670SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001671 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001672 MachineFunction &MF = DAG.getMachineFunction();
1673 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1674
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001675 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001676
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001677 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001678 // vastart just stores the address of the VarArgsFrameIndex slot into the
1679 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001680 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001681 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001682 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001683 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1684 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001685 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001686 }
1687
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001688 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001689 // We suppose the given va_list is already allocated.
1690 //
1691 // typedef struct {
1692 // char gpr; /* index into the array of 8 GPRs
1693 // * stored in the register save area
1694 // * gpr=0 corresponds to r3,
1695 // * gpr=1 to r4, etc.
1696 // */
1697 // char fpr; /* index into the array of 8 FPRs
1698 // * stored in the register save area
1699 // * fpr=0 corresponds to f1,
1700 // * fpr=1 to f2, etc.
1701 // */
1702 // char *overflow_arg_area;
1703 // /* location on stack that holds
1704 // * the next overflow argument
1705 // */
1706 // char *reg_save_area;
1707 // /* where r3:r10 and f1:f8 (if saved)
1708 // * are stored
1709 // */
1710 // } va_list[1];
1711
1712
Dan Gohman1e93df62010-04-17 14:41:14 +00001713 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1714 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001715
Nicolas Geoffray01119992007-04-03 13:59:52 +00001716
Owen Andersone50ed302009-08-10 22:56:29 +00001717 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001718
Dan Gohman1e93df62010-04-17 14:41:14 +00001719 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1720 PtrVT);
1721 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1722 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001723
Duncan Sands83ec4b62008-06-06 12:08:01 +00001724 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001725 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001726
Duncan Sands83ec4b62008-06-06 12:08:01 +00001727 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001728 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001729
1730 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001731 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001732
Dan Gohman69de1932008-02-06 22:27:42 +00001733 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001734
Nicolas Geoffray01119992007-04-03 13:59:52 +00001735 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001736 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001737 Op.getOperand(1),
1738 MachinePointerInfo(SV),
1739 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001740 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001741 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001742 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001743
Nicolas Geoffray01119992007-04-03 13:59:52 +00001744 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001745 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001746 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1747 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001748 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001749 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001750 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001751
Nicolas Geoffray01119992007-04-03 13:59:52 +00001752 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001753 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001754 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1755 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001756 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001757 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001758 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001759
1760 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001761 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1762 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001763 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001764
Chris Lattner1a635d62006-04-14 06:01:58 +00001765}
1766
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001767#include "PPCGenCallingConv.inc"
1768
Bill Schmidt212af6a2013-02-06 17:33:58 +00001769static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
1770 CCValAssign::LocInfo &LocInfo,
1771 ISD::ArgFlagsTy &ArgFlags,
1772 CCState &State) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001773 return true;
1774}
1775
Bill Schmidt212af6a2013-02-06 17:33:58 +00001776static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
1777 MVT &LocVT,
1778 CCValAssign::LocInfo &LocInfo,
1779 ISD::ArgFlagsTy &ArgFlags,
1780 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001781 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001782 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1783 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1784 };
1785 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001786
Tilmann Schellerffd02002009-07-03 06:45:56 +00001787 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1788
1789 // Skip one register if the first unallocated register has an even register
1790 // number and there are still argument registers available which have not been
1791 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1792 // need to skip a register if RegNum is odd.
1793 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1794 State.AllocateReg(ArgRegs[RegNum]);
1795 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001796
Tilmann Schellerffd02002009-07-03 06:45:56 +00001797 // Always return false here, as this function only makes sure that the first
1798 // unallocated register has an odd register number and does not actually
1799 // allocate a register for the current argument.
1800 return false;
1801}
1802
Bill Schmidt212af6a2013-02-06 17:33:58 +00001803static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
1804 MVT &LocVT,
1805 CCValAssign::LocInfo &LocInfo,
1806 ISD::ArgFlagsTy &ArgFlags,
1807 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001808 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001809 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1810 PPC::F8
1811 };
1812
1813 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001814
Tilmann Schellerffd02002009-07-03 06:45:56 +00001815 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1816
1817 // If there is only one Floating-point register left we need to put both f64
1818 // values of a split ppc_fp128 value on the stack.
1819 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1820 State.AllocateReg(ArgRegs[RegNum]);
1821 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001822
Tilmann Schellerffd02002009-07-03 06:45:56 +00001823 // Always return false here, as this function only makes sure that the two f64
1824 // values a ppc_fp128 value is split into are both passed in registers or both
1825 // passed on the stack and does not actually allocate a register for the
1826 // current argument.
1827 return false;
1828}
1829
Chris Lattner9f0bc652007-02-25 05:34:32 +00001830/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001831/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001832static const uint16_t *GetFPR() {
1833 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001834 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001835 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001836 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001837
Chris Lattner9f0bc652007-02-25 05:34:32 +00001838 return FPR;
1839}
1840
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001841/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1842/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001843static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001844 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001845 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001846 if (Flags.isByVal())
1847 ArgSize = Flags.getByValSize();
1848 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1849
1850 return ArgSize;
1851}
1852
Dan Gohman475871a2008-07-27 21:46:04 +00001853SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001854PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001855 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001856 const SmallVectorImpl<ISD::InputArg>
1857 &Ins,
1858 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001859 SmallVectorImpl<SDValue> &InVals)
1860 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001861 if (PPCSubTarget.isSVR4ABI()) {
1862 if (PPCSubTarget.isPPC64())
1863 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1864 dl, DAG, InVals);
1865 else
1866 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1867 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001868 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001869 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1870 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001871 }
1872}
1873
1874SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001875PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001876 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001877 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001878 const SmallVectorImpl<ISD::InputArg>
1879 &Ins,
1880 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001881 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001882
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001883 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001884 // +-----------------------------------+
1885 // +--> | Back chain |
1886 // | +-----------------------------------+
1887 // | | Floating-point register save area |
1888 // | +-----------------------------------+
1889 // | | General register save area |
1890 // | +-----------------------------------+
1891 // | | CR save word |
1892 // | +-----------------------------------+
1893 // | | VRSAVE save word |
1894 // | +-----------------------------------+
1895 // | | Alignment padding |
1896 // | +-----------------------------------+
1897 // | | Vector register save area |
1898 // | +-----------------------------------+
1899 // | | Local variable space |
1900 // | +-----------------------------------+
1901 // | | Parameter list area |
1902 // | +-----------------------------------+
1903 // | | LR save word |
1904 // | +-----------------------------------+
1905 // SP--> +--- | Back chain |
1906 // +-----------------------------------+
1907 //
1908 // Specifications:
1909 // System V Application Binary Interface PowerPC Processor Supplement
1910 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001911
Tilmann Schellerffd02002009-07-03 06:45:56 +00001912 MachineFunction &MF = DAG.getMachineFunction();
1913 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001914 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001915
Owen Andersone50ed302009-08-10 22:56:29 +00001916 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001917 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001918 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1919 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001920 unsigned PtrByteSize = 4;
1921
1922 // Assign locations to all of the incoming arguments.
1923 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001924 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001925 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001926
1927 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001928 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001929
Bill Schmidt212af6a2013-02-06 17:33:58 +00001930 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001931
Tilmann Schellerffd02002009-07-03 06:45:56 +00001932 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1933 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001934
Tilmann Schellerffd02002009-07-03 06:45:56 +00001935 // Arguments stored in registers.
1936 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001937 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001938 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001939
Owen Anderson825b72b2009-08-11 20:47:22 +00001940 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001941 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001942 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001943 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001944 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001945 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001946 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001947 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001948 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001949 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001950 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001951 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001952 case MVT::v16i8:
1953 case MVT::v8i16:
1954 case MVT::v4i32:
1955 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001956 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001957 break;
1958 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001959
Tilmann Schellerffd02002009-07-03 06:45:56 +00001960 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001961 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001962 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001963
Dan Gohman98ca4f22009-08-05 01:29:28 +00001964 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001965 } else {
1966 // Argument stored in memory.
1967 assert(VA.isMemLoc());
1968
1969 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1970 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001971 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001972
1973 // Create load nodes to retrieve arguments from the stack.
1974 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001975 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1976 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001977 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001978 }
1979 }
1980
1981 // Assign locations to all of the incoming aggregate by value arguments.
1982 // Aggregates passed by value are stored in the local variable space of the
1983 // caller's stack frame, right above the parameter list area.
1984 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001985 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001986 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001987
1988 // Reserve stack space for the allocations in CCInfo.
1989 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1990
Bill Schmidt212af6a2013-02-06 17:33:58 +00001991 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001992
1993 // Area that is at least reserved in the caller of this function.
1994 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001995
Tilmann Schellerffd02002009-07-03 06:45:56 +00001996 // Set the size that is at least reserved in caller of this function. Tail
1997 // call optimized function's reserved stack space needs to be aligned so that
1998 // taking the difference between two stack areas will result in an aligned
1999 // stack.
2000 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2001
2002 MinReservedArea =
2003 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002004 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002005
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002006 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00002007 getStackAlignment();
2008 unsigned AlignMask = TargetAlign-1;
2009 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002010
Tilmann Schellerffd02002009-07-03 06:45:56 +00002011 FI->setMinReservedArea(MinReservedArea);
2012
2013 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002014
Tilmann Schellerffd02002009-07-03 06:45:56 +00002015 // If the function takes variable number of arguments, make a frame index for
2016 // the start of the first vararg value... for expansion of llvm.va_start.
2017 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002018 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002019 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2020 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2021 };
2022 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2023
Craig Topperc5eaae42012-03-11 07:57:25 +00002024 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002025 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2026 PPC::F8
2027 };
2028 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2029
Dan Gohman1e93df62010-04-17 14:41:14 +00002030 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2031 NumGPArgRegs));
2032 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2033 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002034
2035 // Make room for NumGPArgRegs and NumFPArgRegs.
2036 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00002037 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002038
Dan Gohman1e93df62010-04-17 14:41:14 +00002039 FuncInfo->setVarArgsStackOffset(
2040 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002041 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002042
Dan Gohman1e93df62010-04-17 14:41:14 +00002043 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2044 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002045
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002046 // The fixed integer arguments of a variadic function are stored to the
2047 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2048 // the result of va_next.
2049 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2050 // Get an existing live-in vreg, or add a new one.
2051 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2052 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002053 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002054
Dan Gohman98ca4f22009-08-05 01:29:28 +00002055 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002056 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2057 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002058 MemOps.push_back(Store);
2059 // Increment the address by four for the next argument to store
2060 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2061 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2062 }
2063
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002064 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2065 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00002066 // The double arguments are stored to the VarArgsFrameIndex
2067 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002068 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2069 // Get an existing live-in vreg, or add a new one.
2070 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2071 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002072 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002073
Owen Anderson825b72b2009-08-11 20:47:22 +00002074 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002075 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2076 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002077 MemOps.push_back(Store);
2078 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00002079 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002080 PtrVT);
2081 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2082 }
2083 }
2084
2085 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002086 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002087 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002088
Dan Gohman98ca4f22009-08-05 01:29:28 +00002089 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002090}
2091
Bill Schmidt726c2372012-10-23 15:51:16 +00002092// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2093// value to MVT::i64 and then truncate to the correct register size.
2094SDValue
2095PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2096 SelectionDAG &DAG, SDValue ArgVal,
2097 DebugLoc dl) const {
2098 if (Flags.isSExt())
2099 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2100 DAG.getValueType(ObjectVT));
2101 else if (Flags.isZExt())
2102 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2103 DAG.getValueType(ObjectVT));
2104
2105 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2106}
2107
2108// Set the size that is at least reserved in caller of this function. Tail
2109// call optimized functions' reserved stack space needs to be aligned so that
2110// taking the difference between two stack areas will result in an aligned
2111// stack.
2112void
2113PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2114 unsigned nAltivecParamsAtEnd,
2115 unsigned MinReservedArea,
2116 bool isPPC64) const {
2117 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2118 // Add the Altivec parameters at the end, if needed.
2119 if (nAltivecParamsAtEnd) {
2120 MinReservedArea = ((MinReservedArea+15)/16)*16;
2121 MinReservedArea += 16*nAltivecParamsAtEnd;
2122 }
2123 MinReservedArea =
2124 std::max(MinReservedArea,
2125 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2126 unsigned TargetAlign
2127 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2128 getStackAlignment();
2129 unsigned AlignMask = TargetAlign-1;
2130 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2131 FI->setMinReservedArea(MinReservedArea);
2132}
2133
Tilmann Schellerffd02002009-07-03 06:45:56 +00002134SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002135PPCTargetLowering::LowerFormalArguments_64SVR4(
2136 SDValue Chain,
2137 CallingConv::ID CallConv, bool isVarArg,
2138 const SmallVectorImpl<ISD::InputArg>
2139 &Ins,
2140 DebugLoc dl, SelectionDAG &DAG,
2141 SmallVectorImpl<SDValue> &InVals) const {
2142 // TODO: add description of PPC stack frame format, or at least some docs.
2143 //
2144 MachineFunction &MF = DAG.getMachineFunction();
2145 MachineFrameInfo *MFI = MF.getFrameInfo();
2146 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2147
2148 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2149 // Potential tail calls could cause overwriting of argument stack slots.
2150 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2151 (CallConv == CallingConv::Fast));
2152 unsigned PtrByteSize = 8;
2153
2154 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2155 // Area that is at least reserved in caller of this function.
2156 unsigned MinReservedArea = ArgOffset;
2157
2158 static const uint16_t GPR[] = {
2159 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2160 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2161 };
2162
2163 static const uint16_t *FPR = GetFPR();
2164
2165 static const uint16_t VR[] = {
2166 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2167 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2168 };
2169
2170 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2171 const unsigned Num_FPR_Regs = 13;
2172 const unsigned Num_VR_Regs = array_lengthof(VR);
2173
2174 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2175
2176 // Add DAG nodes to load the arguments or copy them out of registers. On
2177 // entry to a function on PPC, the arguments start after the linkage area,
2178 // although the first ones are often in registers.
2179
2180 SmallVector<SDValue, 8> MemOps;
2181 unsigned nAltivecParamsAtEnd = 0;
2182 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt49deebb2013-02-20 17:31:41 +00002183 unsigned CurArgIdx = 0;
2184 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002185 SDValue ArgVal;
2186 bool needsLoad = false;
2187 EVT ObjectVT = Ins[ArgNo].VT;
2188 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2189 unsigned ArgSize = ObjSize;
2190 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002191 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2192 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002193
2194 unsigned CurArgOffset = ArgOffset;
2195
2196 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2197 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2198 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2199 if (isVarArg) {
2200 MinReservedArea = ((MinReservedArea+15)/16)*16;
2201 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2202 Flags,
2203 PtrByteSize);
2204 } else
2205 nAltivecParamsAtEnd++;
2206 } else
2207 // Calculate min reserved area.
2208 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2209 Flags,
2210 PtrByteSize);
2211
2212 // FIXME the codegen can be much improved in some cases.
2213 // We do not have to keep everything in memory.
2214 if (Flags.isByVal()) {
2215 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2216 ObjSize = Flags.getByValSize();
2217 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002218 // Empty aggregate parameters do not take up registers. Examples:
2219 // struct { } a;
2220 // union { } b;
2221 // int c[0];
2222 // etc. However, we have to provide a place-holder in InVals, so
2223 // pretend we have an 8-byte item at the current address for that
2224 // purpose.
2225 if (!ObjSize) {
2226 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2227 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2228 InVals.push_back(FIN);
2229 continue;
2230 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002231 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002232 if (ObjSize < PtrByteSize)
2233 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002234 // The value of the object is its address.
2235 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2236 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2237 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002238
2239 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002240 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002241 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002242 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002243 SDValue Store;
2244
2245 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2246 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2247 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2248 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2249 MachinePointerInfo(FuncArg, CurArgOffset),
2250 ObjType, false, false, 0);
2251 } else {
2252 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2253 // store the whole register as-is to the parameter save area
2254 // slot. The address of the parameter was already calculated
2255 // above (InVals.push_back(FIN)) to be the right-justified
2256 // offset within the slot. For this store, we need a new
2257 // frame index that points at the beginning of the slot.
2258 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2259 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2260 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2261 MachinePointerInfo(FuncArg, ArgOffset),
2262 false, false, 0);
2263 }
2264
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002265 MemOps.push_back(Store);
2266 ++GPR_idx;
2267 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002268 // Whether we copied from a register or not, advance the offset
2269 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002270 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002271 continue;
2272 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002273
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002274 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2275 // Store whatever pieces of the object are in registers
2276 // to memory. ArgOffset will be the address of the beginning
2277 // of the object.
2278 if (GPR_idx != Num_GPR_Regs) {
2279 unsigned VReg;
2280 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2281 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2282 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2283 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002284 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002285 MachinePointerInfo(FuncArg, ArgOffset),
2286 false, false, 0);
2287 MemOps.push_back(Store);
2288 ++GPR_idx;
2289 ArgOffset += PtrByteSize;
2290 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002291 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002292 break;
2293 }
2294 }
2295 continue;
2296 }
2297
2298 switch (ObjectVT.getSimpleVT().SimpleTy) {
2299 default: llvm_unreachable("Unhandled argument type!");
2300 case MVT::i32:
2301 case MVT::i64:
2302 if (GPR_idx != Num_GPR_Regs) {
2303 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2304 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2305
Bill Schmidt726c2372012-10-23 15:51:16 +00002306 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002307 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2308 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002309 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002310
2311 ++GPR_idx;
2312 } else {
2313 needsLoad = true;
2314 ArgSize = PtrByteSize;
2315 }
2316 ArgOffset += 8;
2317 break;
2318
2319 case MVT::f32:
2320 case MVT::f64:
2321 // Every 8 bytes of argument space consumes one of the GPRs available for
2322 // argument passing.
2323 if (GPR_idx != Num_GPR_Regs) {
2324 ++GPR_idx;
2325 }
2326 if (FPR_idx != Num_FPR_Regs) {
2327 unsigned VReg;
2328
2329 if (ObjectVT == MVT::f32)
2330 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2331 else
2332 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2333
2334 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2335 ++FPR_idx;
2336 } else {
2337 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002338 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002339 }
2340
2341 ArgOffset += 8;
2342 break;
2343 case MVT::v4f32:
2344 case MVT::v4i32:
2345 case MVT::v8i16:
2346 case MVT::v16i8:
2347 // Note that vector arguments in registers don't reserve stack space,
2348 // except in varargs functions.
2349 if (VR_idx != Num_VR_Regs) {
2350 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2351 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2352 if (isVarArg) {
2353 while ((ArgOffset % 16) != 0) {
2354 ArgOffset += PtrByteSize;
2355 if (GPR_idx != Num_GPR_Regs)
2356 GPR_idx++;
2357 }
2358 ArgOffset += 16;
2359 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2360 }
2361 ++VR_idx;
2362 } else {
2363 // Vectors are aligned.
2364 ArgOffset = ((ArgOffset+15)/16)*16;
2365 CurArgOffset = ArgOffset;
2366 ArgOffset += 16;
2367 needsLoad = true;
2368 }
2369 break;
2370 }
2371
2372 // We need to load the argument to a virtual register if we determined
2373 // above that we ran out of physical registers of the appropriate type.
2374 if (needsLoad) {
2375 int FI = MFI->CreateFixedObject(ObjSize,
2376 CurArgOffset + (ArgSize - ObjSize),
2377 isImmutable);
2378 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2379 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2380 false, false, false, 0);
2381 }
2382
2383 InVals.push_back(ArgVal);
2384 }
2385
2386 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002387 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002388 // taking the difference between two stack areas will result in an aligned
2389 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002390 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002391
2392 // If the function takes variable number of arguments, make a frame index for
2393 // the start of the first vararg value... for expansion of llvm.va_start.
2394 if (isVarArg) {
2395 int Depth = ArgOffset;
2396
2397 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002398 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002399 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2400
2401 // If this function is vararg, store any remaining integer argument regs
2402 // to their spots on the stack so that they may be loaded by deferencing the
2403 // result of va_next.
2404 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2405 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2406 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2407 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2408 MachinePointerInfo(), false, false, 0);
2409 MemOps.push_back(Store);
2410 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002411 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002412 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2413 }
2414 }
2415
2416 if (!MemOps.empty())
2417 Chain = DAG.getNode(ISD::TokenFactor, dl,
2418 MVT::Other, &MemOps[0], MemOps.size());
2419
2420 return Chain;
2421}
2422
2423SDValue
2424PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002425 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002426 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002427 const SmallVectorImpl<ISD::InputArg>
2428 &Ins,
2429 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002430 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002431 // TODO: add description of PPC stack frame format, or at least some docs.
2432 //
2433 MachineFunction &MF = DAG.getMachineFunction();
2434 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002435 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002436
Owen Andersone50ed302009-08-10 22:56:29 +00002437 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002438 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002439 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002440 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2441 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002442 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002443
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002444 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002445 // Area that is at least reserved in caller of this function.
2446 unsigned MinReservedArea = ArgOffset;
2447
Craig Topperb78ca422012-03-11 07:16:55 +00002448 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002449 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2450 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2451 };
Craig Topperb78ca422012-03-11 07:16:55 +00002452 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002453 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2454 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2455 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002456
Craig Topperb78ca422012-03-11 07:16:55 +00002457 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002458
Craig Topperb78ca422012-03-11 07:16:55 +00002459 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002460 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2461 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2462 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002463
Owen Anderson718cb662007-09-07 04:06:50 +00002464 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002465 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002466 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002467
2468 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002469
Craig Topperb78ca422012-03-11 07:16:55 +00002470 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002471
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002472 // In 32-bit non-varargs functions, the stack space for vectors is after the
2473 // stack space for non-vectors. We do not use this space unless we have
2474 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002475 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002476 // that out...for the pathological case, compute VecArgOffset as the
2477 // start of the vector parameter area. Computing VecArgOffset is the
2478 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002479 unsigned VecArgOffset = ArgOffset;
2480 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002481 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002482 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002483 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002484 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002485
Duncan Sands276dcbd2008-03-21 09:14:45 +00002486 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002487 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002488 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002489 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002490 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2491 VecArgOffset += ArgSize;
2492 continue;
2493 }
2494
Owen Anderson825b72b2009-08-11 20:47:22 +00002495 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002496 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002497 case MVT::i32:
2498 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002499 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002500 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002501 case MVT::i64: // PPC64
2502 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002503 // FIXME: We are guaranteed to be !isPPC64 at this point.
2504 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002505 VecArgOffset += 8;
2506 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002507 case MVT::v4f32:
2508 case MVT::v4i32:
2509 case MVT::v8i16:
2510 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002511 // Nothing to do, we're only looking at Nonvector args here.
2512 break;
2513 }
2514 }
2515 }
2516 // We've found where the vector parameter area in memory is. Skip the
2517 // first 12 parameters; these don't use that memory.
2518 VecArgOffset = ((VecArgOffset+15)/16)*16;
2519 VecArgOffset += 12*16;
2520
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002521 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002522 // entry to a function on PPC, the arguments start after the linkage area,
2523 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002524
Dan Gohman475871a2008-07-27 21:46:04 +00002525 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002526 unsigned nAltivecParamsAtEnd = 0;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002527 // FIXME: FuncArg and Ins[ArgNo] must reference the same argument.
2528 // When passing anonymous aggregates, this is currently not true.
2529 // See LowerFormalArguments_64SVR4 for a fix.
Roman Divacky5236ab32012-09-24 20:47:19 +00002530 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2531 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002532 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002533 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002534 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002535 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002536 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002537 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002538
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002539 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002540
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002541 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002542 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2543 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002544 if (isVarArg || isPPC64) {
2545 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002546 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002547 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002548 PtrByteSize);
2549 } else nAltivecParamsAtEnd++;
2550 } else
2551 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002552 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002553 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002554 PtrByteSize);
2555
Dale Johannesen8419dd62008-03-07 20:27:40 +00002556 // FIXME the codegen can be much improved in some cases.
2557 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002558 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002559 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002560 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002561 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002562 // Objects of size 1 and 2 are right justified, everything else is
2563 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002564 if (ObjSize==1 || ObjSize==2) {
2565 CurArgOffset = CurArgOffset + (4 - ObjSize);
2566 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002567 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002568 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002569 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002570 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002571 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002572 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002573 unsigned VReg;
2574 if (isPPC64)
2575 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2576 else
2577 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002578 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002579 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002580 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002581 MachinePointerInfo(FuncArg,
2582 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002583 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002584 MemOps.push_back(Store);
2585 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002586 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002587
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002588 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002589
Dale Johannesen7f96f392008-03-08 01:41:42 +00002590 continue;
2591 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002592 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2593 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002594 // to memory. ArgOffset will be the address of the beginning
2595 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002596 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002597 unsigned VReg;
2598 if (isPPC64)
2599 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2600 else
2601 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002602 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002603 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002604 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002605 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002606 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002607 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002608 MemOps.push_back(Store);
2609 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002610 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002611 } else {
2612 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2613 break;
2614 }
2615 }
2616 continue;
2617 }
2618
Owen Anderson825b72b2009-08-11 20:47:22 +00002619 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002620 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002621 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002622 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002623 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002624 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002625 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002626 ++GPR_idx;
2627 } else {
2628 needsLoad = true;
2629 ArgSize = PtrByteSize;
2630 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002631 // All int arguments reserve stack space in the Darwin ABI.
2632 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002633 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002634 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002635 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002636 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002637 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002638 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002639 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002640
Bill Schmidt726c2372012-10-23 15:51:16 +00002641 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002642 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002643 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002644 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002645
Chris Lattnerc91a4752006-06-26 22:48:35 +00002646 ++GPR_idx;
2647 } else {
2648 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002649 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002650 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002651 // All int arguments reserve stack space in the Darwin ABI.
2652 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002653 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002654
Owen Anderson825b72b2009-08-11 20:47:22 +00002655 case MVT::f32:
2656 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002657 // Every 4 bytes of argument space consumes one of the GPRs available for
2658 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002659 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002660 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002661 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002662 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002663 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002664 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002665 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002666
Owen Anderson825b72b2009-08-11 20:47:22 +00002667 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002668 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002669 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002670 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002671
Dan Gohman98ca4f22009-08-05 01:29:28 +00002672 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002673 ++FPR_idx;
2674 } else {
2675 needsLoad = true;
2676 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002677
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002678 // All FP arguments reserve stack space in the Darwin ABI.
2679 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002680 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002681 case MVT::v4f32:
2682 case MVT::v4i32:
2683 case MVT::v8i16:
2684 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002685 // Note that vector arguments in registers don't reserve stack space,
2686 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002687 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002688 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002689 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002690 if (isVarArg) {
2691 while ((ArgOffset % 16) != 0) {
2692 ArgOffset += PtrByteSize;
2693 if (GPR_idx != Num_GPR_Regs)
2694 GPR_idx++;
2695 }
2696 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002697 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002698 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002699 ++VR_idx;
2700 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002701 if (!isVarArg && !isPPC64) {
2702 // Vectors go after all the nonvectors.
2703 CurArgOffset = VecArgOffset;
2704 VecArgOffset += 16;
2705 } else {
2706 // Vectors are aligned.
2707 ArgOffset = ((ArgOffset+15)/16)*16;
2708 CurArgOffset = ArgOffset;
2709 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002710 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002711 needsLoad = true;
2712 }
2713 break;
2714 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002715
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002716 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002717 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002718 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002719 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002720 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002721 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002722 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002723 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002724 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002725 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002726
Dan Gohman98ca4f22009-08-05 01:29:28 +00002727 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002728 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002729
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002730 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002731 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002732 // taking the difference between two stack areas will result in an aligned
2733 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002734 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002735
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002736 // If the function takes variable number of arguments, make a frame index for
2737 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002738 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002739 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002740
Dan Gohman1e93df62010-04-17 14:41:14 +00002741 FuncInfo->setVarArgsFrameIndex(
2742 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002743 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002744 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002745
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002746 // If this function is vararg, store any remaining integer argument regs
2747 // to their spots on the stack so that they may be loaded by deferencing the
2748 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002749 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002750 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002751
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002752 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002753 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002754 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002755 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002756
Dan Gohman98ca4f22009-08-05 01:29:28 +00002757 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002758 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2759 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002760 MemOps.push_back(Store);
2761 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002762 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002763 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002764 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002765 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002766
Dale Johannesen8419dd62008-03-07 20:27:40 +00002767 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002768 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002769 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002770
Dan Gohman98ca4f22009-08-05 01:29:28 +00002771 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002772}
2773
Bill Schmidt419f3762012-09-19 15:42:13 +00002774/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2775/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002776static unsigned
2777CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2778 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002779 bool isVarArg,
2780 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002781 const SmallVectorImpl<ISD::OutputArg>
2782 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002783 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002784 unsigned &nAltivecParamsAtEnd) {
2785 // Count how many bytes are to be pushed on the stack, including the linkage
2786 // area, and parameter passing area. We start with 24/48 bytes, which is
2787 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002788 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002789 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002790 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2791
2792 // Add up all the space actually used.
2793 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2794 // they all go in registers, but we must reserve stack space for them for
2795 // possible use by the caller. In varargs or 64-bit calls, parameters are
2796 // assigned stack space in order, with padding so Altivec parameters are
2797 // 16-byte aligned.
2798 nAltivecParamsAtEnd = 0;
2799 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002800 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002801 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002802 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002803 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2804 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002805 if (!isVarArg && !isPPC64) {
2806 // Non-varargs Altivec parameters go after all the non-Altivec
2807 // parameters; handle those later so we know how much padding we need.
2808 nAltivecParamsAtEnd++;
2809 continue;
2810 }
2811 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2812 NumBytes = ((NumBytes+15)/16)*16;
2813 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002814 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002815 }
2816
2817 // Allow for Altivec parameters at the end, if needed.
2818 if (nAltivecParamsAtEnd) {
2819 NumBytes = ((NumBytes+15)/16)*16;
2820 NumBytes += 16*nAltivecParamsAtEnd;
2821 }
2822
2823 // The prolog code of the callee may store up to 8 GPR argument registers to
2824 // the stack, allowing va_start to index over them in memory if its varargs.
2825 // Because we cannot tell if this is needed on the caller side, we have to
2826 // conservatively assume that it is needed. As such, make sure we have at
2827 // least enough stack space for the caller to store the 8 GPRs.
2828 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002829 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002830
2831 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002832 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2833 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2834 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002835 unsigned AlignMask = TargetAlign-1;
2836 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2837 }
2838
2839 return NumBytes;
2840}
2841
2842/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002843/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002844static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002845 unsigned ParamSize) {
2846
Dale Johannesenb60d5192009-11-24 01:09:07 +00002847 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002848
2849 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2850 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2851 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2852 // Remember only if the new adjustement is bigger.
2853 if (SPDiff < FI->getTailCallSPDelta())
2854 FI->setTailCallSPDelta(SPDiff);
2855
2856 return SPDiff;
2857}
2858
Dan Gohman98ca4f22009-08-05 01:29:28 +00002859/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2860/// for tail call optimization. Targets which want to do tail call
2861/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002862bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002863PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002864 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002865 bool isVarArg,
2866 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002867 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002868 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002869 return false;
2870
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002871 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002872 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002873 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002874
Dan Gohman98ca4f22009-08-05 01:29:28 +00002875 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002876 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002877 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2878 // Functions containing by val parameters are not supported.
2879 for (unsigned i = 0; i != Ins.size(); i++) {
2880 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2881 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002882 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002883
2884 // Non PIC/GOT tail calls are supported.
2885 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2886 return true;
2887
2888 // At the moment we can only do local tail calls (in same module, hidden
2889 // or protected) if we are generating PIC.
2890 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2891 return G->getGlobal()->hasHiddenVisibility()
2892 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002893 }
2894
2895 return false;
2896}
2897
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002898/// isCallCompatibleAddress - Return the immediate to use if the specified
2899/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002900static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002901 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2902 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002903
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002904 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002905 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002906 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002907 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002908
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002909 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002910 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002911}
2912
Dan Gohman844731a2008-05-13 00:00:25 +00002913namespace {
2914
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002915struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002916 SDValue Arg;
2917 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002918 int FrameIdx;
2919
2920 TailCallArgumentInfo() : FrameIdx(0) {}
2921};
2922
Dan Gohman844731a2008-05-13 00:00:25 +00002923}
2924
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002925/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2926static void
2927StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002928 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002929 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002930 SmallVector<SDValue, 8> &MemOpChains,
2931 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002932 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002933 SDValue Arg = TailCallArgs[i].Arg;
2934 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002935 int FI = TailCallArgs[i].FrameIdx;
2936 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002937 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002938 MachinePointerInfo::getFixedStack(FI),
2939 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002940 }
2941}
2942
2943/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2944/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002945static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002946 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002947 SDValue Chain,
2948 SDValue OldRetAddr,
2949 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002950 int SPDiff,
2951 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002952 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002953 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002954 if (SPDiff) {
2955 // Calculate the new stack slot for the return address.
2956 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002957 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002958 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002959 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002960 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002961 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002962 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002963 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002964 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002965 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002966
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002967 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2968 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002969 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002970 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002971 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002972 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002973 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002974 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2975 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002976 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002977 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002978 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002979 }
2980 return Chain;
2981}
2982
2983/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2984/// the position of the argument.
2985static void
2986CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002987 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002988 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2989 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002990 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002991 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002992 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002993 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002994 TailCallArgumentInfo Info;
2995 Info.Arg = Arg;
2996 Info.FrameIdxOp = FIN;
2997 Info.FrameIdx = FI;
2998 TailCallArguments.push_back(Info);
2999}
3000
3001/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3002/// stack slot. Returns the chain as result and the loaded frame pointers in
3003/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00003004SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003005 int SPDiff,
3006 SDValue Chain,
3007 SDValue &LROpOut,
3008 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003009 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00003010 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003011 if (SPDiff) {
3012 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00003013 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003014 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003015 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003016 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00003017 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003018
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003019 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3020 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003021 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003022 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003023 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003024 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003025 Chain = SDValue(FPOpOut.getNode(), 1);
3026 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003027 }
3028 return Chain;
3029}
3030
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003031/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00003032/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003033/// specified by the specific parameter attribute. The copy will be passed as
3034/// a byval function parameter.
3035/// Sometimes what we are copying is the end of a larger object, the part that
3036/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00003037static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003038CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00003039 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003040 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003041 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00003042 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00003043 false, false, MachinePointerInfo(0),
3044 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003045}
Chris Lattner9f0bc652007-02-25 05:34:32 +00003046
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003047/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3048/// tail calls.
3049static void
Dan Gohman475871a2008-07-27 21:46:04 +00003050LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3051 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003052 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00003053 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003054 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003055 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003056 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003057 if (!isTailCall) {
3058 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00003059 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003060 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003061 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003062 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003063 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003064 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003065 DAG.getConstant(ArgOffset, PtrVT));
3066 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00003067 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3068 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003069 // Calculate and remember argument location.
3070 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3071 TailCallArguments);
3072}
3073
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003074static
3075void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
3076 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
3077 SDValue LROp, SDValue FPOp, bool isDarwinABI,
3078 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
3079 MachineFunction &MF = DAG.getMachineFunction();
3080
3081 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3082 // might overwrite each other in case of tail call optimization.
3083 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003084 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003085 InFlag = SDValue();
3086 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3087 MemOpChains2, dl);
3088 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003089 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003090 &MemOpChains2[0], MemOpChains2.size());
3091
3092 // Store the return address to the appropriate stack slot.
3093 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3094 isPPC64, isDarwinABI, dl);
3095
3096 // Emit callseq_end just before tailcall node.
3097 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3098 DAG.getIntPtrConstant(0, true), InFlag);
3099 InFlag = Chain.getValue(1);
3100}
3101
3102static
3103unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
3104 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
3105 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00003106 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003107 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003108
Chris Lattnerb9082582010-11-14 23:42:06 +00003109 bool isPPC64 = PPCSubTarget.isPPC64();
3110 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3111
Owen Andersone50ed302009-08-10 22:56:29 +00003112 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003113 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003114 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003115
3116 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
3117
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003118 bool needIndirectCall = true;
3119 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003120 // If this is an absolute destination address, use the munged value.
3121 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003122 needIndirectCall = false;
3123 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003124
Chris Lattnerb9082582010-11-14 23:42:06 +00003125 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3126 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3127 // Use indirect calls for ALL functions calls in JIT mode, since the
3128 // far-call stubs may be outside relocation limits for a BL instruction.
3129 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3130 unsigned OpFlags = 0;
3131 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003132 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003133 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003134 (G->getGlobal()->isDeclaration() ||
3135 G->getGlobal()->isWeakForLinker())) {
3136 // PC-relative references to external symbols should go through $stub,
3137 // unless we're building with the leopard linker or later, which
3138 // automatically synthesizes these stubs.
3139 OpFlags = PPCII::MO_DARWIN_STUB;
3140 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003141
Chris Lattnerb9082582010-11-14 23:42:06 +00003142 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3143 // every direct call is) turn it into a TargetGlobalAddress /
3144 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003145 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003146 Callee.getValueType(),
3147 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003148 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003149 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003150 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003151
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003152 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003153 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003154
Chris Lattnerb9082582010-11-14 23:42:06 +00003155 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003156 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003157 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003158 // PC-relative references to external symbols should go through $stub,
3159 // unless we're building with the leopard linker or later, which
3160 // automatically synthesizes these stubs.
3161 OpFlags = PPCII::MO_DARWIN_STUB;
3162 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003163
Chris Lattnerb9082582010-11-14 23:42:06 +00003164 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3165 OpFlags);
3166 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003167 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003168
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003169 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003170 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3171 // to do the call, we can't use PPCISD::CALL.
3172 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003173
3174 if (isSVR4ABI && isPPC64) {
3175 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3176 // entry point, but to the function descriptor (the function entry point
3177 // address is part of the function descriptor though).
3178 // The function descriptor is a three doubleword structure with the
3179 // following fields: function entry point, TOC base address and
3180 // environment pointer.
3181 // Thus for a call through a function pointer, the following actions need
3182 // to be performed:
3183 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003184 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003185 // 2. Load the address of the function entry point from the function
3186 // descriptor.
3187 // 3. Load the TOC of the callee from the function descriptor into r2.
3188 // 4. Load the environment pointer from the function descriptor into
3189 // r11.
3190 // 5. Branch to the function entry point address.
3191 // 6. On return of the callee, the TOC of the caller needs to be
3192 // restored (this is done in FinishCall()).
3193 //
3194 // All those operations are flagged together to ensure that no other
3195 // operations can be scheduled in between. E.g. without flagging the
3196 // operations together, a TOC access in the caller could be scheduled
3197 // between the load of the callee TOC and the branch to the callee, which
3198 // results in the TOC access going through the TOC of the callee instead
3199 // of going through the TOC of the caller, which leads to incorrect code.
3200
3201 // Load the address of the function entry point from the function
3202 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003203 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003204 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3205 InFlag.getNode() ? 3 : 2);
3206 Chain = LoadFuncPtr.getValue(1);
3207 InFlag = LoadFuncPtr.getValue(2);
3208
3209 // Load environment pointer into r11.
3210 // Offset of the environment pointer within the function descriptor.
3211 SDValue PtrOff = DAG.getIntPtrConstant(16);
3212
3213 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3214 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3215 InFlag);
3216 Chain = LoadEnvPtr.getValue(1);
3217 InFlag = LoadEnvPtr.getValue(2);
3218
3219 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3220 InFlag);
3221 Chain = EnvVal.getValue(0);
3222 InFlag = EnvVal.getValue(1);
3223
3224 // Load TOC of the callee into r2. We are using a target-specific load
3225 // with r2 hard coded, because the result of a target-independent load
3226 // would never go directly into r2, since r2 is a reserved register (which
3227 // prevents the register allocator from allocating it), resulting in an
3228 // additional register being allocated and an unnecessary move instruction
3229 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003230 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003231 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3232 Callee, InFlag);
3233 Chain = LoadTOCPtr.getValue(0);
3234 InFlag = LoadTOCPtr.getValue(1);
3235
3236 MTCTROps[0] = Chain;
3237 MTCTROps[1] = LoadFuncPtr;
3238 MTCTROps[2] = InFlag;
3239 }
3240
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003241 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3242 2 + (InFlag.getNode() != 0));
3243 InFlag = Chain.getValue(1);
3244
3245 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003246 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003247 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003248 Ops.push_back(Chain);
3249 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
3250 Callee.setNode(0);
3251 // Add CTR register as callee so a bctr can be emitted later.
3252 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003253 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003254 }
3255
3256 // If this is a direct call, pass the chain and the callee.
3257 if (Callee.getNode()) {
3258 Ops.push_back(Chain);
3259 Ops.push_back(Callee);
3260 }
3261 // If this is a tail call add stack pointer delta.
3262 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003263 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003264
3265 // Add argument registers to the end of the list so that they are known live
3266 // into the call.
3267 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3268 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3269 RegsToPass[i].second.getValueType()));
3270
3271 return CallOpc;
3272}
3273
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003274static
3275bool isLocalCall(const SDValue &Callee)
3276{
3277 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003278 return !G->getGlobal()->isDeclaration() &&
3279 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003280 return false;
3281}
3282
Dan Gohman98ca4f22009-08-05 01:29:28 +00003283SDValue
3284PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003285 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003286 const SmallVectorImpl<ISD::InputArg> &Ins,
3287 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003288 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003289
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003290 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003291 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003292 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003293 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003294
3295 // Copy all of the result registers out of their specified physreg.
3296 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3297 CCValAssign &VA = RVLocs[i];
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003298 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00003299
3300 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3301 VA.getLocReg(), VA.getLocVT(), InFlag);
3302 Chain = Val.getValue(1);
3303 InFlag = Val.getValue(2);
3304
3305 switch (VA.getLocInfo()) {
3306 default: llvm_unreachable("Unknown loc info!");
3307 case CCValAssign::Full: break;
3308 case CCValAssign::AExt:
3309 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3310 break;
3311 case CCValAssign::ZExt:
3312 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3313 DAG.getValueType(VA.getValVT()));
3314 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3315 break;
3316 case CCValAssign::SExt:
3317 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3318 DAG.getValueType(VA.getValVT()));
3319 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3320 break;
3321 }
3322
3323 InVals.push_back(Val);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003324 }
3325
Dan Gohman98ca4f22009-08-05 01:29:28 +00003326 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003327}
3328
Dan Gohman98ca4f22009-08-05 01:29:28 +00003329SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003330PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3331 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003332 SelectionDAG &DAG,
3333 SmallVector<std::pair<unsigned, SDValue>, 8>
3334 &RegsToPass,
3335 SDValue InFlag, SDValue Chain,
3336 SDValue &Callee,
3337 int SPDiff, unsigned NumBytes,
3338 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003339 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003340 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003341 SmallVector<SDValue, 8> Ops;
3342 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3343 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003344 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003345
Hal Finkel82b38212012-08-28 02:10:27 +00003346 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3347 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3348 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3349
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003350 // When performing tail call optimization the callee pops its arguments off
3351 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky700ed802013-02-21 20:05:00 +00003352 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003353 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003354 (CallConv == CallingConv::Fast &&
3355 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003356
Roman Divackye46137f2012-03-06 16:41:49 +00003357 // Add a register mask operand representing the call-preserved registers.
3358 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3359 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3360 assert(Mask && "Missing call preserved mask for calling convention");
3361 Ops.push_back(DAG.getRegisterMask(Mask));
3362
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003363 if (InFlag.getNode())
3364 Ops.push_back(InFlag);
3365
3366 // Emit tail call.
3367 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003368 assert(((Callee.getOpcode() == ISD::Register &&
3369 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3370 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3371 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3372 isa<ConstantSDNode>(Callee)) &&
3373 "Expecting an global address, external symbol, absolute value or register");
3374
Owen Anderson825b72b2009-08-11 20:47:22 +00003375 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003376 }
3377
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003378 // Add a NOP immediately after the branch instruction when using the 64-bit
3379 // SVR4 ABI. At link time, if caller and callee are in a different module and
3380 // thus have a different TOC, the call will be replaced with a call to a stub
3381 // function which saves the current TOC, loads the TOC of the callee and
3382 // branches to the callee. The NOP will be replaced with a load instruction
3383 // which restores the TOC of the caller from the TOC save slot of the current
3384 // stack frame. If caller and callee belong to the same module (and have the
3385 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003386
3387 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003388 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003389 if (CallOpc == PPCISD::BCTRL_SVR4) {
3390 // This is a call through a function pointer.
3391 // Restore the caller TOC from the save area into R2.
3392 // See PrepareCall() for more information about calls through function
3393 // pointers in the 64-bit SVR4 ABI.
3394 // We are using a target-specific load with r2 hard coded, because the
3395 // result of a target-independent load would never go directly into r2,
3396 // since r2 is a reserved register (which prevents the register allocator
3397 // from allocating it), resulting in an additional register being
3398 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003399 needsTOCRestore = true;
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003400 } else if ((CallOpc == PPCISD::CALL_SVR4) && !isLocalCall(Callee)) {
3401 // Otherwise insert NOP for non-local calls.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003402 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003403 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003404 }
3405
Hal Finkel5b00cea2012-03-31 14:45:15 +00003406 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3407 InFlag = Chain.getValue(1);
3408
3409 if (needsTOCRestore) {
3410 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3411 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3412 InFlag = Chain.getValue(1);
3413 }
3414
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003415 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3416 DAG.getIntPtrConstant(BytesCalleePops, true),
3417 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003418 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003419 InFlag = Chain.getValue(1);
3420
Dan Gohman98ca4f22009-08-05 01:29:28 +00003421 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3422 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003423}
3424
Dan Gohman98ca4f22009-08-05 01:29:28 +00003425SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003426PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003427 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003428 SelectionDAG &DAG = CLI.DAG;
3429 DebugLoc &dl = CLI.DL;
3430 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3431 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3432 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3433 SDValue Chain = CLI.Chain;
3434 SDValue Callee = CLI.Callee;
3435 bool &isTailCall = CLI.IsTailCall;
3436 CallingConv::ID CallConv = CLI.CallConv;
3437 bool isVarArg = CLI.IsVarArg;
3438
Evan Cheng0c439eb2010-01-27 00:07:07 +00003439 if (isTailCall)
3440 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3441 Ins, DAG);
3442
Bill Schmidt726c2372012-10-23 15:51:16 +00003443 if (PPCSubTarget.isSVR4ABI()) {
3444 if (PPCSubTarget.isPPC64())
3445 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3446 isTailCall, Outs, OutVals, Ins,
3447 dl, DAG, InVals);
3448 else
3449 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3450 isTailCall, Outs, OutVals, Ins,
3451 dl, DAG, InVals);
3452 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003453
Bill Schmidt726c2372012-10-23 15:51:16 +00003454 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3455 isTailCall, Outs, OutVals, Ins,
3456 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003457}
3458
3459SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003460PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3461 CallingConv::ID CallConv, bool isVarArg,
3462 bool isTailCall,
3463 const SmallVectorImpl<ISD::OutputArg> &Outs,
3464 const SmallVectorImpl<SDValue> &OutVals,
3465 const SmallVectorImpl<ISD::InputArg> &Ins,
3466 DebugLoc dl, SelectionDAG &DAG,
3467 SmallVectorImpl<SDValue> &InVals) const {
3468 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003469 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003470
Dan Gohman98ca4f22009-08-05 01:29:28 +00003471 assert((CallConv == CallingConv::C ||
3472 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003473
Tilmann Schellerffd02002009-07-03 06:45:56 +00003474 unsigned PtrByteSize = 4;
3475
3476 MachineFunction &MF = DAG.getMachineFunction();
3477
3478 // Mark this function as potentially containing a function that contains a
3479 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3480 // and restoring the callers stack pointer in this functions epilog. This is
3481 // done because by tail calling the called function might overwrite the value
3482 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003483 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3484 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003485 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003486
Tilmann Schellerffd02002009-07-03 06:45:56 +00003487 // Count how many bytes are to be pushed on the stack, including the linkage
3488 // area, parameter list area and the part of the local variable space which
3489 // contains copies of aggregates which are passed by value.
3490
3491 // Assign locations to all of the outgoing arguments.
3492 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003493 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003494 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003495
3496 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003497 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003498
3499 if (isVarArg) {
3500 // Handle fixed and variable vector arguments differently.
3501 // Fixed vector arguments go into registers as long as registers are
3502 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003503 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003504
Tilmann Schellerffd02002009-07-03 06:45:56 +00003505 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003506 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003507 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003508 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003509
Dan Gohman98ca4f22009-08-05 01:29:28 +00003510 if (Outs[i].IsFixed) {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003511 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3512 CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003513 } else {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003514 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3515 ArgFlags, CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003516 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003517
Tilmann Schellerffd02002009-07-03 06:45:56 +00003518 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003519#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003520 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003521 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003522#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003523 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003524 }
3525 }
3526 } else {
3527 // All arguments are treated the same.
Bill Schmidt212af6a2013-02-06 17:33:58 +00003528 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003529 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003530
Tilmann Schellerffd02002009-07-03 06:45:56 +00003531 // Assign locations to all of the outgoing aggregate by value arguments.
3532 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003533 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003534 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003535
3536 // Reserve stack space for the allocations in CCInfo.
3537 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3538
Bill Schmidt212af6a2013-02-06 17:33:58 +00003539 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003540
3541 // Size of the linkage area, parameter list area and the part of the local
3542 // space variable where copies of aggregates which are passed by value are
3543 // stored.
3544 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003545
Tilmann Schellerffd02002009-07-03 06:45:56 +00003546 // Calculate by how many bytes the stack has to be adjusted in case of tail
3547 // call optimization.
3548 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3549
3550 // Adjust the stack pointer for the new arguments...
3551 // These operations are automatically eliminated by the prolog/epilog pass
3552 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3553 SDValue CallSeqStart = Chain;
3554
3555 // Load the return address and frame pointer so it can be moved somewhere else
3556 // later.
3557 SDValue LROp, FPOp;
3558 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3559 dl);
3560
3561 // Set up a copy of the stack pointer for use loading and storing any
3562 // arguments that may not fit in the registers available for argument
3563 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003564 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003565
Tilmann Schellerffd02002009-07-03 06:45:56 +00003566 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3567 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3568 SmallVector<SDValue, 8> MemOpChains;
3569
Roman Divacky0aaa9192011-08-30 17:04:16 +00003570 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003571 // Walk the register/memloc assignments, inserting copies/loads.
3572 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3573 i != e;
3574 ++i) {
3575 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003576 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003577 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003578
Tilmann Schellerffd02002009-07-03 06:45:56 +00003579 if (Flags.isByVal()) {
3580 // Argument is an aggregate which is passed by value, thus we need to
3581 // create a copy of it in the local variable space of the current stack
3582 // frame (which is the stack frame of the caller) and pass the address of
3583 // this copy to the callee.
3584 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3585 CCValAssign &ByValVA = ByValArgLocs[j++];
3586 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003587
Tilmann Schellerffd02002009-07-03 06:45:56 +00003588 // Memory reserved in the local variable space of the callers stack frame.
3589 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003590
Tilmann Schellerffd02002009-07-03 06:45:56 +00003591 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3592 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003593
Tilmann Schellerffd02002009-07-03 06:45:56 +00003594 // Create a copy of the argument in the local area of the current
3595 // stack frame.
3596 SDValue MemcpyCall =
3597 CreateCopyOfByValArgument(Arg, PtrOff,
3598 CallSeqStart.getNode()->getOperand(0),
3599 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003600
Tilmann Schellerffd02002009-07-03 06:45:56 +00003601 // This must go outside the CALLSEQ_START..END.
3602 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3603 CallSeqStart.getNode()->getOperand(1));
3604 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3605 NewCallSeqStart.getNode());
3606 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003607
Tilmann Schellerffd02002009-07-03 06:45:56 +00003608 // Pass the address of the aggregate copy on the stack either in a
3609 // physical register or in the parameter list area of the current stack
3610 // frame to the callee.
3611 Arg = PtrOff;
3612 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003613
Tilmann Schellerffd02002009-07-03 06:45:56 +00003614 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003615 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003616 // Put argument in a physical register.
3617 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3618 } else {
3619 // Put argument in the parameter list area of the current stack frame.
3620 assert(VA.isMemLoc());
3621 unsigned LocMemOffset = VA.getLocMemOffset();
3622
3623 if (!isTailCall) {
3624 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3625 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3626
3627 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003628 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003629 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003630 } else {
3631 // Calculate and remember argument location.
3632 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3633 TailCallArguments);
3634 }
3635 }
3636 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003637
Tilmann Schellerffd02002009-07-03 06:45:56 +00003638 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003639 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003640 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003641
Tilmann Schellerffd02002009-07-03 06:45:56 +00003642 // Build a sequence of copy-to-reg nodes chained together with token chain
3643 // and flag operands which copy the outgoing args into the appropriate regs.
3644 SDValue InFlag;
3645 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3646 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3647 RegsToPass[i].second, InFlag);
3648 InFlag = Chain.getValue(1);
3649 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003650
Hal Finkel82b38212012-08-28 02:10:27 +00003651 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3652 // registers.
3653 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003654 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3655 SDValue Ops[] = { Chain, InFlag };
3656
Hal Finkel82b38212012-08-28 02:10:27 +00003657 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003658 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3659
Hal Finkel82b38212012-08-28 02:10:27 +00003660 InFlag = Chain.getValue(1);
3661 }
3662
Chris Lattnerb9082582010-11-14 23:42:06 +00003663 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003664 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3665 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003666
Dan Gohman98ca4f22009-08-05 01:29:28 +00003667 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3668 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3669 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003670}
3671
Bill Schmidt726c2372012-10-23 15:51:16 +00003672// Copy an argument into memory, being careful to do this outside the
3673// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003674SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003675PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3676 SDValue CallSeqStart,
3677 ISD::ArgFlagsTy Flags,
3678 SelectionDAG &DAG,
3679 DebugLoc dl) const {
3680 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3681 CallSeqStart.getNode()->getOperand(0),
3682 Flags, DAG, dl);
3683 // The MEMCPY must go outside the CALLSEQ_START..END.
3684 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3685 CallSeqStart.getNode()->getOperand(1));
3686 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3687 NewCallSeqStart.getNode());
3688 return NewCallSeqStart;
3689}
3690
3691SDValue
3692PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003693 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003694 bool isTailCall,
3695 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003696 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003697 const SmallVectorImpl<ISD::InputArg> &Ins,
3698 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003699 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003700
Bill Schmidt726c2372012-10-23 15:51:16 +00003701 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003702
Bill Schmidt726c2372012-10-23 15:51:16 +00003703 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3704 unsigned PtrByteSize = 8;
3705
3706 MachineFunction &MF = DAG.getMachineFunction();
3707
3708 // Mark this function as potentially containing a function that contains a
3709 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3710 // and restoring the callers stack pointer in this functions epilog. This is
3711 // done because by tail calling the called function might overwrite the value
3712 // in this function's (MF) stack pointer stack slot 0(SP).
3713 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3714 CallConv == CallingConv::Fast)
3715 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3716
3717 unsigned nAltivecParamsAtEnd = 0;
3718
3719 // Count how many bytes are to be pushed on the stack, including the linkage
3720 // area, and parameter passing area. We start with at least 48 bytes, which
3721 // is reserved space for [SP][CR][LR][3 x unused].
3722 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3723 // of this call.
3724 unsigned NumBytes =
3725 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3726 Outs, OutVals, nAltivecParamsAtEnd);
3727
3728 // Calculate by how many bytes the stack has to be adjusted in case of tail
3729 // call optimization.
3730 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3731
3732 // To protect arguments on the stack from being clobbered in a tail call,
3733 // force all the loads to happen before doing any other lowering.
3734 if (isTailCall)
3735 Chain = DAG.getStackArgumentTokenFactor(Chain);
3736
3737 // Adjust the stack pointer for the new arguments...
3738 // These operations are automatically eliminated by the prolog/epilog pass
3739 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3740 SDValue CallSeqStart = Chain;
3741
3742 // Load the return address and frame pointer so it can be move somewhere else
3743 // later.
3744 SDValue LROp, FPOp;
3745 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3746 dl);
3747
3748 // Set up a copy of the stack pointer for use loading and storing any
3749 // arguments that may not fit in the registers available for argument
3750 // passing.
3751 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3752
3753 // Figure out which arguments are going to go in registers, and which in
3754 // memory. Also, if this is a vararg function, floating point operations
3755 // must be stored to our stack, and loaded into integer regs as well, if
3756 // any integer regs are available for argument passing.
3757 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3758 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3759
3760 static const uint16_t GPR[] = {
3761 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3762 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3763 };
3764 static const uint16_t *FPR = GetFPR();
3765
3766 static const uint16_t VR[] = {
3767 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3768 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3769 };
3770 const unsigned NumGPRs = array_lengthof(GPR);
3771 const unsigned NumFPRs = 13;
3772 const unsigned NumVRs = array_lengthof(VR);
3773
3774 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3775 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3776
3777 SmallVector<SDValue, 8> MemOpChains;
3778 for (unsigned i = 0; i != NumOps; ++i) {
3779 SDValue Arg = OutVals[i];
3780 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3781
3782 // PtrOff will be used to store the current argument to the stack if a
3783 // register cannot be found for it.
3784 SDValue PtrOff;
3785
3786 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3787
3788 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3789
3790 // Promote integers to 64-bit values.
3791 if (Arg.getValueType() == MVT::i32) {
3792 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3793 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3794 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3795 }
3796
3797 // FIXME memcpy is used way more than necessary. Correctness first.
3798 // Note: "by value" is code for passing a structure by value, not
3799 // basic types.
3800 if (Flags.isByVal()) {
3801 // Note: Size includes alignment padding, so
3802 // struct x { short a; char b; }
3803 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3804 // These are the proper values we need for right-justifying the
3805 // aggregate in a parameter register.
3806 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003807
3808 // An empty aggregate parameter takes up no storage and no
3809 // registers.
3810 if (Size == 0)
3811 continue;
3812
Bill Schmidt726c2372012-10-23 15:51:16 +00003813 // All aggregates smaller than 8 bytes must be passed right-justified.
3814 if (Size==1 || Size==2 || Size==4) {
3815 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3816 if (GPR_idx != NumGPRs) {
3817 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3818 MachinePointerInfo(), VT,
3819 false, false, 0);
3820 MemOpChains.push_back(Load.getValue(1));
3821 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3822
3823 ArgOffset += PtrByteSize;
3824 continue;
3825 }
3826 }
3827
3828 if (GPR_idx == NumGPRs && Size < 8) {
3829 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3830 PtrOff.getValueType());
3831 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3832 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3833 CallSeqStart,
3834 Flags, DAG, dl);
3835 ArgOffset += PtrByteSize;
3836 continue;
3837 }
3838 // Copy entire object into memory. There are cases where gcc-generated
3839 // code assumes it is there, even if it could be put entirely into
3840 // registers. (This is not what the doc says.)
3841
3842 // FIXME: The above statement is likely due to a misunderstanding of the
3843 // documents. All arguments must be copied into the parameter area BY
3844 // THE CALLEE in the event that the callee takes the address of any
3845 // formal argument. That has not yet been implemented. However, it is
3846 // reasonable to use the stack area as a staging area for the register
3847 // load.
3848
3849 // Skip this for small aggregates, as we will use the same slot for a
3850 // right-justified copy, below.
3851 if (Size >= 8)
3852 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3853 CallSeqStart,
3854 Flags, DAG, dl);
3855
3856 // When a register is available, pass a small aggregate right-justified.
3857 if (Size < 8 && GPR_idx != NumGPRs) {
3858 // The easiest way to get this right-justified in a register
3859 // is to copy the structure into the rightmost portion of a
3860 // local variable slot, then load the whole slot into the
3861 // register.
3862 // FIXME: The memcpy seems to produce pretty awful code for
3863 // small aggregates, particularly for packed ones.
3864 // FIXME: It would be preferable to use the slot in the
3865 // parameter save area instead of a new local variable.
3866 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3867 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3868 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3869 CallSeqStart,
3870 Flags, DAG, dl);
3871
3872 // Load the slot into the register.
3873 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3874 MachinePointerInfo(),
3875 false, false, false, 0);
3876 MemOpChains.push_back(Load.getValue(1));
3877 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3878
3879 // Done with this argument.
3880 ArgOffset += PtrByteSize;
3881 continue;
3882 }
3883
3884 // For aggregates larger than PtrByteSize, copy the pieces of the
3885 // object that fit into registers from the parameter save area.
3886 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3887 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3888 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3889 if (GPR_idx != NumGPRs) {
3890 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3891 MachinePointerInfo(),
3892 false, false, false, 0);
3893 MemOpChains.push_back(Load.getValue(1));
3894 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3895 ArgOffset += PtrByteSize;
3896 } else {
3897 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3898 break;
3899 }
3900 }
3901 continue;
3902 }
3903
3904 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3905 default: llvm_unreachable("Unexpected ValueType for argument!");
3906 case MVT::i32:
3907 case MVT::i64:
3908 if (GPR_idx != NumGPRs) {
3909 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3910 } else {
3911 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3912 true, isTailCall, false, MemOpChains,
3913 TailCallArguments, dl);
3914 }
3915 ArgOffset += PtrByteSize;
3916 break;
3917 case MVT::f32:
3918 case MVT::f64:
3919 if (FPR_idx != NumFPRs) {
3920 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3921
3922 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003923 // A single float or an aggregate containing only a single float
3924 // must be passed right-justified in the stack doubleword, and
3925 // in the GPR, if one is available.
3926 SDValue StoreOff;
3927 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
3928 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3929 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3930 } else
3931 StoreOff = PtrOff;
3932
3933 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00003934 MachinePointerInfo(), false, false, 0);
3935 MemOpChains.push_back(Store);
3936
3937 // Float varargs are always shadowed in available integer registers
3938 if (GPR_idx != NumGPRs) {
3939 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3940 MachinePointerInfo(), false, false,
3941 false, 0);
3942 MemOpChains.push_back(Load.getValue(1));
3943 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3944 }
3945 } else if (GPR_idx != NumGPRs)
3946 // If we have any FPRs remaining, we may also have GPRs remaining.
3947 ++GPR_idx;
3948 } else {
3949 // Single-precision floating-point values are mapped to the
3950 // second (rightmost) word of the stack doubleword.
3951 if (Arg.getValueType() == MVT::f32) {
3952 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3953 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3954 }
3955
3956 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3957 true, isTailCall, false, MemOpChains,
3958 TailCallArguments, dl);
3959 }
3960 ArgOffset += 8;
3961 break;
3962 case MVT::v4f32:
3963 case MVT::v4i32:
3964 case MVT::v8i16:
3965 case MVT::v16i8:
3966 if (isVarArg) {
3967 // These go aligned on the stack, or in the corresponding R registers
3968 // when within range. The Darwin PPC ABI doc claims they also go in
3969 // V registers; in fact gcc does this only for arguments that are
3970 // prototyped, not for those that match the ... We do it for all
3971 // arguments, seems to work.
3972 while (ArgOffset % 16 !=0) {
3973 ArgOffset += PtrByteSize;
3974 if (GPR_idx != NumGPRs)
3975 GPR_idx++;
3976 }
3977 // We could elide this store in the case where the object fits
3978 // entirely in R registers. Maybe later.
3979 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
3980 DAG.getConstant(ArgOffset, PtrVT));
3981 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3982 MachinePointerInfo(), false, false, 0);
3983 MemOpChains.push_back(Store);
3984 if (VR_idx != NumVRs) {
3985 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
3986 MachinePointerInfo(),
3987 false, false, false, 0);
3988 MemOpChains.push_back(Load.getValue(1));
3989 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3990 }
3991 ArgOffset += 16;
3992 for (unsigned i=0; i<16; i+=PtrByteSize) {
3993 if (GPR_idx == NumGPRs)
3994 break;
3995 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
3996 DAG.getConstant(i, PtrVT));
3997 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
3998 false, false, false, 0);
3999 MemOpChains.push_back(Load.getValue(1));
4000 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4001 }
4002 break;
4003 }
4004
4005 // Non-varargs Altivec params generally go in registers, but have
4006 // stack space allocated at the end.
4007 if (VR_idx != NumVRs) {
4008 // Doesn't have GPR space allocated.
4009 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4010 } else {
4011 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4012 true, isTailCall, true, MemOpChains,
4013 TailCallArguments, dl);
4014 ArgOffset += 16;
4015 }
4016 break;
4017 }
4018 }
4019
4020 if (!MemOpChains.empty())
4021 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4022 &MemOpChains[0], MemOpChains.size());
4023
4024 // Check if this is an indirect call (MTCTR/BCTRL).
4025 // See PrepareCall() for more information about calls through function
4026 // pointers in the 64-bit SVR4 ABI.
4027 if (!isTailCall &&
4028 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4029 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4030 !isBLACompatibleAddress(Callee, DAG)) {
4031 // Load r2 into a virtual register and store it to the TOC save area.
4032 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4033 // TOC save area offset.
4034 SDValue PtrOff = DAG.getIntPtrConstant(40);
4035 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4036 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4037 false, false, 0);
4038 // R12 must contain the address of an indirect callee. This does not
4039 // mean the MTCTR instruction must use R12; it's easier to model this
4040 // as an extra parameter, so do that.
4041 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
4042 }
4043
4044 // Build a sequence of copy-to-reg nodes chained together with token chain
4045 // and flag operands which copy the outgoing args into the appropriate regs.
4046 SDValue InFlag;
4047 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4048 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4049 RegsToPass[i].second, InFlag);
4050 InFlag = Chain.getValue(1);
4051 }
4052
4053 if (isTailCall)
4054 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4055 FPOp, true, TailCallArguments);
4056
4057 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4058 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4059 Ins, InVals);
4060}
4061
4062SDValue
4063PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4064 CallingConv::ID CallConv, bool isVarArg,
4065 bool isTailCall,
4066 const SmallVectorImpl<ISD::OutputArg> &Outs,
4067 const SmallVectorImpl<SDValue> &OutVals,
4068 const SmallVectorImpl<ISD::InputArg> &Ins,
4069 DebugLoc dl, SelectionDAG &DAG,
4070 SmallVectorImpl<SDValue> &InVals) const {
4071
4072 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00004073
Owen Andersone50ed302009-08-10 22:56:29 +00004074 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00004075 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004076 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004077
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004078 MachineFunction &MF = DAG.getMachineFunction();
4079
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004080 // Mark this function as potentially containing a function that contains a
4081 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4082 // and restoring the callers stack pointer in this functions epilog. This is
4083 // done because by tail calling the called function might overwrite the value
4084 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00004085 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4086 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004087 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4088
4089 unsigned nAltivecParamsAtEnd = 0;
4090
Chris Lattnerabde4602006-05-16 22:56:08 +00004091 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00004092 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004093 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004094 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00004095 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00004096 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004097 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00004098
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004099 // Calculate by how many bytes the stack has to be adjusted in case of tail
4100 // call optimization.
4101 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00004102
Dan Gohman98ca4f22009-08-05 01:29:28 +00004103 // To protect arguments on the stack from being clobbered in a tail call,
4104 // force all the loads to happen before doing any other lowering.
4105 if (isTailCall)
4106 Chain = DAG.getStackArgumentTokenFactor(Chain);
4107
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004108 // Adjust the stack pointer for the new arguments...
4109 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00004110 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00004111 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00004112
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004113 // Load the return address and frame pointer so it can be move somewhere else
4114 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00004115 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00004116 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4117 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004118
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004119 // Set up a copy of the stack pointer for use loading and storing any
4120 // arguments that may not fit in the registers available for argument
4121 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00004122 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004123 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00004124 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004125 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004126 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004127
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004128 // Figure out which arguments are going to go in registers, and which in
4129 // memory. Also, if this is a vararg function, floating point operations
4130 // must be stored to our stack, and loaded into integer regs as well, if
4131 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004132 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004133 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004134
Craig Topperb78ca422012-03-11 07:16:55 +00004135 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004136 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4137 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4138 };
Craig Topperb78ca422012-03-11 07:16:55 +00004139 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004140 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4141 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4142 };
Craig Topperb78ca422012-03-11 07:16:55 +00004143 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004144
Craig Topperb78ca422012-03-11 07:16:55 +00004145 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004146 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4147 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4148 };
Owen Anderson718cb662007-09-07 04:06:50 +00004149 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004150 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004151 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004152
Craig Topperb78ca422012-03-11 07:16:55 +00004153 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004154
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004155 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004156 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4157
Dan Gohman475871a2008-07-27 21:46:04 +00004158 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004159 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004160 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004161 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004162
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004163 // PtrOff will be used to store the current argument to the stack if a
4164 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004165 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004166
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004167 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004168
Dale Johannesen39355f92009-02-04 02:34:38 +00004169 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004170
4171 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004172 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004173 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4174 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004175 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004176 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004177
Dale Johannesen8419dd62008-03-07 20:27:40 +00004178 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004179 // Note: "by value" is code for passing a structure by value, not
4180 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004181 if (Flags.isByVal()) {
4182 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004183 // Very small objects are passed right-justified. Everything else is
4184 // passed left-justified.
4185 if (Size==1 || Size==2) {
4186 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004187 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004188 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004189 MachinePointerInfo(), VT,
4190 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004191 MemOpChains.push_back(Load.getValue(1));
4192 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004193
4194 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004195 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004196 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4197 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004198 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004199 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4200 CallSeqStart,
4201 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004202 ArgOffset += PtrByteSize;
4203 }
4204 continue;
4205 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004206 // Copy entire object into memory. There are cases where gcc-generated
4207 // code assumes it is there, even if it could be put entirely into
4208 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004209 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4210 CallSeqStart,
4211 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004212
4213 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4214 // copy the pieces of the object that fit into registers from the
4215 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004216 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004217 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004218 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004219 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004220 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4221 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004222 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004223 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004224 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004225 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004226 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004227 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004228 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004229 }
4230 }
4231 continue;
4232 }
4233
Owen Anderson825b72b2009-08-11 20:47:22 +00004234 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004235 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004236 case MVT::i32:
4237 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004238 if (GPR_idx != NumGPRs) {
4239 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004240 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004241 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4242 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004243 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004244 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004245 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004246 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004247 case MVT::f32:
4248 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004249 if (FPR_idx != NumFPRs) {
4250 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4251
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004252 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004253 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4254 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004255 MemOpChains.push_back(Store);
4256
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004257 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004258 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004259 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004260 MachinePointerInfo(), false, false,
4261 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004262 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004263 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004264 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004265 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004266 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004267 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004268 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4269 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004270 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004271 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004272 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004273 }
4274 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004275 // If we have any FPRs remaining, we may also have GPRs remaining.
4276 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4277 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004278 if (GPR_idx != NumGPRs)
4279 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004280 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004281 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4282 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004283 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004284 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004285 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4286 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004287 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004288 if (isPPC64)
4289 ArgOffset += 8;
4290 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004291 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004292 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004293 case MVT::v4f32:
4294 case MVT::v4i32:
4295 case MVT::v8i16:
4296 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004297 if (isVarArg) {
4298 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004299 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004300 // V registers; in fact gcc does this only for arguments that are
4301 // prototyped, not for those that match the ... We do it for all
4302 // arguments, seems to work.
4303 while (ArgOffset % 16 !=0) {
4304 ArgOffset += PtrByteSize;
4305 if (GPR_idx != NumGPRs)
4306 GPR_idx++;
4307 }
4308 // We could elide this store in the case where the object fits
4309 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004310 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004311 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004312 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4313 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004314 MemOpChains.push_back(Store);
4315 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004316 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004317 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004318 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004319 MemOpChains.push_back(Load.getValue(1));
4320 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4321 }
4322 ArgOffset += 16;
4323 for (unsigned i=0; i<16; i+=PtrByteSize) {
4324 if (GPR_idx == NumGPRs)
4325 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004326 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004327 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004328 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004329 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004330 MemOpChains.push_back(Load.getValue(1));
4331 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4332 }
4333 break;
4334 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004335
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004336 // Non-varargs Altivec params generally go in registers, but have
4337 // stack space allocated at the end.
4338 if (VR_idx != NumVRs) {
4339 // Doesn't have GPR space allocated.
4340 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4341 } else if (nAltivecParamsAtEnd==0) {
4342 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004343 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4344 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004345 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004346 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004347 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004348 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004349 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004350 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004351 // If all Altivec parameters fit in registers, as they usually do,
4352 // they get stack space following the non-Altivec parameters. We
4353 // don't track this here because nobody below needs it.
4354 // If there are more Altivec parameters than fit in registers emit
4355 // the stores here.
4356 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4357 unsigned j = 0;
4358 // Offset is aligned; skip 1st 12 params which go in V registers.
4359 ArgOffset = ((ArgOffset+15)/16)*16;
4360 ArgOffset += 12*16;
4361 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004362 SDValue Arg = OutVals[i];
4363 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004364 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4365 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004366 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004367 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004368 // We are emitting Altivec params in order.
4369 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4370 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004371 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004372 ArgOffset += 16;
4373 }
4374 }
4375 }
4376 }
4377
Chris Lattner9a2a4972006-05-17 06:01:33 +00004378 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004379 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004380 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004381
Dale Johannesenf7b73042010-03-09 20:15:42 +00004382 // On Darwin, R12 must contain the address of an indirect callee. This does
4383 // not mean the MTCTR instruction must use R12; it's easier to model this as
4384 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004385 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004386 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4387 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4388 !isBLACompatibleAddress(Callee, DAG))
4389 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4390 PPC::R12), Callee));
4391
Chris Lattner9a2a4972006-05-17 06:01:33 +00004392 // Build a sequence of copy-to-reg nodes chained together with token chain
4393 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004394 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004395 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004396 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004397 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004398 InFlag = Chain.getValue(1);
4399 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004400
Chris Lattnerb9082582010-11-14 23:42:06 +00004401 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004402 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4403 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004404
Dan Gohman98ca4f22009-08-05 01:29:28 +00004405 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4406 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4407 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004408}
4409
Hal Finkeld712f932011-10-14 19:51:36 +00004410bool
4411PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4412 MachineFunction &MF, bool isVarArg,
4413 const SmallVectorImpl<ISD::OutputArg> &Outs,
4414 LLVMContext &Context) const {
4415 SmallVector<CCValAssign, 16> RVLocs;
4416 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4417 RVLocs, Context);
4418 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4419}
4420
Dan Gohman98ca4f22009-08-05 01:29:28 +00004421SDValue
4422PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004423 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004424 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004425 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00004426 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004427
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004428 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004429 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004430 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004431 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004432
Dan Gohman475871a2008-07-27 21:46:04 +00004433 SDValue Flag;
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004434 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelfdc40a02009-02-17 22:15:04 +00004435
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004436 // Copy the result values into the output registers.
4437 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4438 CCValAssign &VA = RVLocs[i];
4439 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00004440
4441 SDValue Arg = OutVals[i];
4442
4443 switch (VA.getLocInfo()) {
4444 default: llvm_unreachable("Unknown loc info!");
4445 case CCValAssign::Full: break;
4446 case CCValAssign::AExt:
4447 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4448 break;
4449 case CCValAssign::ZExt:
4450 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4451 break;
4452 case CCValAssign::SExt:
4453 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4454 break;
4455 }
4456
4457 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004458 Flag = Chain.getValue(1);
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004459 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004460 }
4461
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004462 RetOps[0] = Chain; // Update chain.
4463
4464 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00004465 if (Flag.getNode())
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004466 RetOps.push_back(Flag);
4467
4468 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other,
4469 &RetOps[0], RetOps.size());
Chris Lattner1a635d62006-04-14 06:01:58 +00004470}
4471
Dan Gohman475871a2008-07-27 21:46:04 +00004472SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004473 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004474 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004475 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004476
Jim Laskeyefc7e522006-12-04 22:04:42 +00004477 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004478 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004479
4480 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004481 bool isPPC64 = Subtarget.isPPC64();
4482 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004483 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004484
4485 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004486 SDValue Chain = Op.getOperand(0);
4487 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004488
Jim Laskeyefc7e522006-12-04 22:04:42 +00004489 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004490 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4491 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004492 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004493
Jim Laskeyefc7e522006-12-04 22:04:42 +00004494 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004495 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004496
Jim Laskeyefc7e522006-12-04 22:04:42 +00004497 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004498 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004499 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004500}
4501
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004502
4503
Dan Gohman475871a2008-07-27 21:46:04 +00004504SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004505PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004506 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004507 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004508 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004509 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004510
4511 // Get current frame pointer save index. The users of this index will be
4512 // primarily DYNALLOC instructions.
4513 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4514 int RASI = FI->getReturnAddrSaveIndex();
4515
4516 // If the frame pointer save index hasn't been defined yet.
4517 if (!RASI) {
4518 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004519 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004520 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004521 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004522 // Save the result.
4523 FI->setReturnAddrSaveIndex(RASI);
4524 }
4525 return DAG.getFrameIndex(RASI, PtrVT);
4526}
4527
Dan Gohman475871a2008-07-27 21:46:04 +00004528SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004529PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4530 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004531 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004532 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004533 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004534
4535 // Get current frame pointer save index. The users of this index will be
4536 // primarily DYNALLOC instructions.
4537 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4538 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004539
Jim Laskey2f616bf2006-11-16 22:43:37 +00004540 // If the frame pointer save index hasn't been defined yet.
4541 if (!FPSI) {
4542 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004543 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004544 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004545
Jim Laskey2f616bf2006-11-16 22:43:37 +00004546 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004547 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004548 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004549 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004550 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004551 return DAG.getFrameIndex(FPSI, PtrVT);
4552}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004553
Dan Gohman475871a2008-07-27 21:46:04 +00004554SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004555 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004556 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004557 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004558 SDValue Chain = Op.getOperand(0);
4559 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004560 DebugLoc dl = Op.getDebugLoc();
4561
Jim Laskey2f616bf2006-11-16 22:43:37 +00004562 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004563 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004564 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004565 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004566 DAG.getConstant(0, PtrVT), Size);
4567 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004568 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004569 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004570 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004571 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004572 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004573}
4574
Hal Finkel7ee74a62013-03-21 21:37:52 +00004575SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
4576 SelectionDAG &DAG) const {
4577 DebugLoc DL = Op.getDebugLoc();
4578 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
4579 DAG.getVTList(MVT::i32, MVT::Other),
4580 Op.getOperand(0), Op.getOperand(1));
4581}
4582
4583SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
4584 SelectionDAG &DAG) const {
4585 DebugLoc DL = Op.getDebugLoc();
4586 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
4587 Op.getOperand(0), Op.getOperand(1));
4588}
4589
Chris Lattner1a635d62006-04-14 06:01:58 +00004590/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4591/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004592SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004593 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004594 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4595 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004596 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004597
Chris Lattner1a635d62006-04-14 06:01:58 +00004598 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004599
Chris Lattner1a635d62006-04-14 06:01:58 +00004600 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00004601 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004602
Owen Andersone50ed302009-08-10 22:56:29 +00004603 EVT ResVT = Op.getValueType();
4604 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004605 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4606 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004607 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004608
Chris Lattner1a635d62006-04-14 06:01:58 +00004609 // If the RHS of the comparison is a 0.0, we don't need to do the
4610 // subtraction at all.
4611 if (isFloatingPointZero(RHS))
4612 switch (CC) {
4613 default: break; // SETUO etc aren't handled by fsel.
4614 case ISD::SETULT:
4615 case ISD::SETLT:
4616 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004617 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004618 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004619 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4620 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004621 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004622 case ISD::SETUGT:
4623 case ISD::SETGT:
4624 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004625 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004626 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004627 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4628 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004629 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004630 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004631 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004632
Dan Gohman475871a2008-07-27 21:46:04 +00004633 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004634 switch (CC) {
4635 default: break; // SETUO etc aren't handled by fsel.
4636 case ISD::SETULT:
4637 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004638 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004639 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4640 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004641 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004642 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004643 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004644 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004645 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4646 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004647 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004648 case ISD::SETUGT:
4649 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004650 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004651 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4652 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004653 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004654 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004655 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004656 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004657 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4658 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004659 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004660 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004661 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004662}
4663
Chris Lattner1f873002007-11-28 18:44:47 +00004664// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004665SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004666 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004667 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004668 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004669 if (Src.getValueType() == MVT::f32)
4670 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004671
Dan Gohman475871a2008-07-27 21:46:04 +00004672 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004673 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004674 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004675 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004676 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004677 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00004678 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004679 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004680 case MVT::i64:
4681 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004682 break;
4683 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004684
Chris Lattner1a635d62006-04-14 06:01:58 +00004685 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00004686 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004687
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004688 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004689 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4690 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004691
4692 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4693 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00004694 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004695 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004696 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004697 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004698 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004699}
4700
Dan Gohmand858e902010-04-17 15:26:15 +00004701SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
4702 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004703 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004704 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004705 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004706 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004707
Owen Anderson825b72b2009-08-11 20:47:22 +00004708 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004709 SDValue SINT = Op.getOperand(0);
4710 // When converting to single-precision, we actually need to convert
4711 // to double-precision first and then round to single-precision.
4712 // To avoid double-rounding effects during that operation, we have
4713 // to prepare the input operand. Bits that might be truncated when
4714 // converting to double-precision are replaced by a bit that won't
4715 // be lost at this stage, but is below the single-precision rounding
4716 // position.
4717 //
4718 // However, if -enable-unsafe-fp-math is in effect, accept double
4719 // rounding to avoid the extra overhead.
4720 if (Op.getValueType() == MVT::f32 &&
4721 !DAG.getTarget().Options.UnsafeFPMath) {
4722
4723 // Twiddle input to make sure the low 11 bits are zero. (If this
4724 // is the case, we are guaranteed the value will fit into the 53 bit
4725 // mantissa of an IEEE double-precision value without rounding.)
4726 // If any of those low 11 bits were not zero originally, make sure
4727 // bit 12 (value 2048) is set instead, so that the final rounding
4728 // to single-precision gets the correct result.
4729 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4730 SINT, DAG.getConstant(2047, MVT::i64));
4731 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4732 Round, DAG.getConstant(2047, MVT::i64));
4733 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4734 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4735 Round, DAG.getConstant(-2048, MVT::i64));
4736
4737 // However, we cannot use that value unconditionally: if the magnitude
4738 // of the input value is small, the bit-twiddling we did above might
4739 // end up visibly changing the output. Fortunately, in that case, we
4740 // don't need to twiddle bits since the original input will convert
4741 // exactly to double-precision floating-point already. Therefore,
4742 // construct a conditional to use the original value if the top 11
4743 // bits are all sign-bit copies, and use the rounded value computed
4744 // above otherwise.
4745 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4746 SINT, DAG.getConstant(53, MVT::i32));
4747 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4748 Cond, DAG.getConstant(1, MVT::i64));
4749 Cond = DAG.getSetCC(dl, MVT::i32,
4750 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4751
4752 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4753 }
4754 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Owen Anderson825b72b2009-08-11 20:47:22 +00004755 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
4756 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00004757 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004758 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004759 return FP;
4760 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004761
Owen Anderson825b72b2009-08-11 20:47:22 +00004762 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00004763 "Unhandled SINT_TO_FP type in custom expander!");
4764 // Since we only generate this in 64-bit mode, we can take advantage of
4765 // 64-bit registers. In particular, sign extend the input value into the
4766 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4767 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004768 MachineFunction &MF = DAG.getMachineFunction();
4769 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004770 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00004771 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004772 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004773
Owen Anderson825b72b2009-08-11 20:47:22 +00004774 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00004775 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00004776
Chris Lattner1a635d62006-04-14 06:01:58 +00004777 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004778 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004779 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00004780 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00004781 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
4782 SDValue Store =
4783 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
4784 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00004785 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004786 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004787 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004788
Chris Lattner1a635d62006-04-14 06:01:58 +00004789 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004790 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
4791 if (Op.getValueType() == MVT::f32)
4792 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004793 return FP;
4794}
4795
Dan Gohmand858e902010-04-17 15:26:15 +00004796SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4797 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004798 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004799 /*
4800 The rounding mode is in bits 30:31 of FPSR, and has the following
4801 settings:
4802 00 Round to nearest
4803 01 Round to 0
4804 10 Round to +inf
4805 11 Round to -inf
4806
4807 FLT_ROUNDS, on the other hand, expects the following:
4808 -1 Undefined
4809 0 Round to 0
4810 1 Round to nearest
4811 2 Round to +inf
4812 3 Round to -inf
4813
4814 To perform the conversion, we do:
4815 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4816 */
4817
4818 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004819 EVT VT = Op.getValueType();
4820 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004821 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004822
4823 // Save FP Control Word to register
Benjamin Kramer3853f742013-03-07 20:33:29 +00004824 EVT NodeTys[] = {
4825 MVT::f64, // return register
4826 MVT::Glue // unused in this context
4827 };
Dale Johannesen33c960f2009-02-04 20:06:27 +00004828 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004829
4830 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004831 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004832 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004833 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004834 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004835
4836 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004837 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004838 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004839 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004840 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004841
4842 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004843 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004844 DAG.getNode(ISD::AND, dl, MVT::i32,
4845 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004846 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004847 DAG.getNode(ISD::SRL, dl, MVT::i32,
4848 DAG.getNode(ISD::AND, dl, MVT::i32,
4849 DAG.getNode(ISD::XOR, dl, MVT::i32,
4850 CWD, DAG.getConstant(3, MVT::i32)),
4851 DAG.getConstant(3, MVT::i32)),
4852 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004853
Dan Gohman475871a2008-07-27 21:46:04 +00004854 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004855 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004856
Duncan Sands83ec4b62008-06-06 12:08:01 +00004857 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004858 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004859}
4860
Dan Gohmand858e902010-04-17 15:26:15 +00004861SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004862 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004863 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004864 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004865 assert(Op.getNumOperands() == 3 &&
4866 VT == Op.getOperand(1).getValueType() &&
4867 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004868
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004869 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004870 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004871 SDValue Lo = Op.getOperand(0);
4872 SDValue Hi = Op.getOperand(1);
4873 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004874 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004875
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004876 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004877 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004878 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
4879 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
4880 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
4881 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004882 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004883 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
4884 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4885 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004886 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004887 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004888}
4889
Dan Gohmand858e902010-04-17 15:26:15 +00004890SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004891 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004892 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004893 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004894 assert(Op.getNumOperands() == 3 &&
4895 VT == Op.getOperand(1).getValueType() &&
4896 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004897
Dan Gohman9ed06db2008-03-07 20:36:53 +00004898 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004899 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004900 SDValue Lo = Op.getOperand(0);
4901 SDValue Hi = Op.getOperand(1);
4902 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004903 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004904
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004905 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004906 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004907 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4908 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4909 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4910 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004911 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004912 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
4913 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4914 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004915 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004916 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004917}
4918
Dan Gohmand858e902010-04-17 15:26:15 +00004919SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004920 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004921 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004922 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004923 assert(Op.getNumOperands() == 3 &&
4924 VT == Op.getOperand(1).getValueType() &&
4925 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004926
Dan Gohman9ed06db2008-03-07 20:36:53 +00004927 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00004928 SDValue Lo = Op.getOperand(0);
4929 SDValue Hi = Op.getOperand(1);
4930 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004931 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004932
Dale Johannesenf5d97892009-02-04 01:48:28 +00004933 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004934 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00004935 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4936 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4937 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4938 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004939 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00004940 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
4941 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
4942 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004943 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00004944 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004945 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004946}
4947
4948//===----------------------------------------------------------------------===//
4949// Vector related lowering.
4950//
4951
Chris Lattner4a998b92006-04-17 06:00:21 +00004952/// BuildSplatI - Build a canonical splati of Val with an element size of
4953/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00004954static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00004955 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00004956 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00004957
Owen Andersone50ed302009-08-10 22:56:29 +00004958 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00004959 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00004960 };
Chris Lattner70fa4932006-12-01 01:45:39 +00004961
Owen Anderson825b72b2009-08-11 20:47:22 +00004962 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004963
Chris Lattner70fa4932006-12-01 01:45:39 +00004964 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
4965 if (Val == -1)
4966 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004967
Owen Andersone50ed302009-08-10 22:56:29 +00004968 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004969
Chris Lattner4a998b92006-04-17 06:00:21 +00004970 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00004971 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00004972 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004973 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00004974 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
4975 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004976 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004977}
4978
Chris Lattnere7c768e2006-04-18 03:24:30 +00004979/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00004980/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004981static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00004982 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004983 EVT DestVT = MVT::Other) {
4984 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004985 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004986 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00004987}
4988
Chris Lattnere7c768e2006-04-18 03:24:30 +00004989/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
4990/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004991static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00004992 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00004993 DebugLoc dl, EVT DestVT = MVT::Other) {
4994 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004995 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004996 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004997}
4998
4999
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005000/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5001/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00005002static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00005003 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005004 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005005 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5006 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00005007
Nate Begeman9008ca62009-04-27 18:41:29 +00005008 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005009 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005010 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00005011 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005012 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005013}
5014
Chris Lattnerf1b47082006-04-14 05:19:18 +00005015// If this is a case we can't handle, return null and let the default
5016// expansion code take care of it. If we CAN select this case, and if it
5017// selects to a single instruction, return Op. Otherwise, if we can codegen
5018// this case more efficiently than a constant pool load, lower it to the
5019// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00005020SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5021 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005022 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005023 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5024 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00005025
Bob Wilson24e338e2009-03-02 23:24:16 +00005026 // Check if this is a splat of a constant value.
5027 APInt APSplatBits, APSplatUndef;
5028 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005029 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00005030 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00005031 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00005032 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00005033
Bob Wilsonf2950b02009-03-03 19:26:27 +00005034 unsigned SplatBits = APSplatBits.getZExtValue();
5035 unsigned SplatUndef = APSplatUndef.getZExtValue();
5036 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005037
Bob Wilsonf2950b02009-03-03 19:26:27 +00005038 // First, handle single instruction cases.
5039
5040 // All zeros?
5041 if (SplatBits == 0) {
5042 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00005043 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5044 SDValue Z = DAG.getConstant(0, MVT::i32);
5045 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005046 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005047 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005048 return Op;
5049 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00005050
Bob Wilsonf2950b02009-03-03 19:26:27 +00005051 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5052 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5053 (32-SplatBitSize));
5054 if (SextVal >= -16 && SextVal <= 15)
5055 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005056
5057
Bob Wilsonf2950b02009-03-03 19:26:27 +00005058 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00005059
Bob Wilsonf2950b02009-03-03 19:26:27 +00005060 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtabc40282013-02-20 20:41:42 +00005061 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5062 // If this value is in the range [17,31] and is odd, use:
5063 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5064 // If this value is in the range [-31,-17] and is odd, use:
5065 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5066 // Note the last two are three-instruction sequences.
5067 if (SextVal >= -32 && SextVal <= 31) {
5068 // To avoid having these optimizations undone by constant folding,
5069 // we convert to a pseudo that will be expanded later into one of
5070 // the above forms.
5071 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidtb34c79e2013-02-20 15:50:31 +00005072 EVT VT = Op.getValueType();
5073 int Size = VT == MVT::v16i8 ? 1 : (VT == MVT::v8i16 ? 2 : 4);
5074 SDValue EltSize = DAG.getConstant(Size, MVT::i32);
5075 return DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005076 }
5077
5078 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5079 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5080 // for fneg/fabs.
5081 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5082 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00005083 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005084
5085 // Make the VSLW intrinsic, computing 0x8000_0000.
5086 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5087 OnesV, DAG, dl);
5088
5089 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00005090 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005091 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005092 }
5093
5094 // Check to see if this is a wide variety of vsplti*, binop self cases.
5095 static const signed char SplatCsts[] = {
5096 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5097 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5098 };
5099
5100 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5101 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5102 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5103 int i = SplatCsts[idx];
5104
5105 // Figure out what shift amount will be used by altivec if shifted by i in
5106 // this splat size.
5107 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5108
5109 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00005110 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005111 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005112 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5113 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5114 Intrinsic::ppc_altivec_vslw
5115 };
5116 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005117 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005118 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005119
Bob Wilsonf2950b02009-03-03 19:26:27 +00005120 // vsplti + srl self.
5121 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005122 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005123 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5124 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5125 Intrinsic::ppc_altivec_vsrw
5126 };
5127 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005128 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005129 }
5130
Bob Wilsonf2950b02009-03-03 19:26:27 +00005131 // vsplti + sra self.
5132 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005133 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005134 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5135 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5136 Intrinsic::ppc_altivec_vsraw
5137 };
5138 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005139 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005140 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005141
Bob Wilsonf2950b02009-03-03 19:26:27 +00005142 // vsplti + rol self.
5143 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5144 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005145 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005146 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5147 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5148 Intrinsic::ppc_altivec_vrlw
5149 };
5150 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005151 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005152 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005153
Bob Wilsonf2950b02009-03-03 19:26:27 +00005154 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00005155 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005156 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005157 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00005158 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005159 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00005160 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005161 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005162 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005163 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005164 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00005165 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005166 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005167 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5168 }
5169 }
5170
Dan Gohman475871a2008-07-27 21:46:04 +00005171 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005172}
5173
Chris Lattner59138102006-04-17 05:28:54 +00005174/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5175/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005176static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005177 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00005178 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005179 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005180 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005181 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005182
Chris Lattner59138102006-04-17 05:28:54 +00005183 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005184 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005185 OP_VMRGHW,
5186 OP_VMRGLW,
5187 OP_VSPLTISW0,
5188 OP_VSPLTISW1,
5189 OP_VSPLTISW2,
5190 OP_VSPLTISW3,
5191 OP_VSLDOI4,
5192 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005193 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005194 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005195
Chris Lattner59138102006-04-17 05:28:54 +00005196 if (OpNum == OP_COPY) {
5197 if (LHSID == (1*9+2)*9+3) return LHS;
5198 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5199 return RHS;
5200 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005201
Dan Gohman475871a2008-07-27 21:46:04 +00005202 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005203 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5204 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005205
Nate Begeman9008ca62009-04-27 18:41:29 +00005206 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005207 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005208 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005209 case OP_VMRGHW:
5210 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5211 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5212 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5213 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5214 break;
5215 case OP_VMRGLW:
5216 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5217 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5218 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5219 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5220 break;
5221 case OP_VSPLTISW0:
5222 for (unsigned i = 0; i != 16; ++i)
5223 ShufIdxs[i] = (i&3)+0;
5224 break;
5225 case OP_VSPLTISW1:
5226 for (unsigned i = 0; i != 16; ++i)
5227 ShufIdxs[i] = (i&3)+4;
5228 break;
5229 case OP_VSPLTISW2:
5230 for (unsigned i = 0; i != 16; ++i)
5231 ShufIdxs[i] = (i&3)+8;
5232 break;
5233 case OP_VSPLTISW3:
5234 for (unsigned i = 0; i != 16; ++i)
5235 ShufIdxs[i] = (i&3)+12;
5236 break;
5237 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005238 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005239 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005240 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005241 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005242 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005243 }
Owen Andersone50ed302009-08-10 22:56:29 +00005244 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005245 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5246 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005247 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005248 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005249}
5250
Chris Lattnerf1b47082006-04-14 05:19:18 +00005251/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5252/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5253/// return the code it can be lowered into. Worst case, it can always be
5254/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005255SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005256 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005257 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005258 SDValue V1 = Op.getOperand(0);
5259 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005260 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005261 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005262
Chris Lattnerf1b47082006-04-14 05:19:18 +00005263 // Cases that are handled by instructions that take permute immediates
5264 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5265 // selected by the instruction selector.
5266 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005267 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5268 PPC::isSplatShuffleMask(SVOp, 2) ||
5269 PPC::isSplatShuffleMask(SVOp, 4) ||
5270 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5271 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5272 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5273 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5274 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5275 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5276 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5277 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5278 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005279 return Op;
5280 }
5281 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005282
Chris Lattnerf1b47082006-04-14 05:19:18 +00005283 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5284 // and produce a fixed permutation. If any of these match, do not lower to
5285 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005286 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5287 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5288 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5289 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5290 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5291 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5292 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5293 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5294 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005295 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005296
Chris Lattner59138102006-04-17 05:28:54 +00005297 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5298 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005299 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005300
Chris Lattner59138102006-04-17 05:28:54 +00005301 unsigned PFIndexes[4];
5302 bool isFourElementShuffle = true;
5303 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5304 unsigned EltNo = 8; // Start out undef.
5305 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005306 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005307 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005308
Nate Begeman9008ca62009-04-27 18:41:29 +00005309 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005310 if ((ByteSource & 3) != j) {
5311 isFourElementShuffle = false;
5312 break;
5313 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005314
Chris Lattner59138102006-04-17 05:28:54 +00005315 if (EltNo == 8) {
5316 EltNo = ByteSource/4;
5317 } else if (EltNo != ByteSource/4) {
5318 isFourElementShuffle = false;
5319 break;
5320 }
5321 }
5322 PFIndexes[i] = EltNo;
5323 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005324
5325 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005326 // perfect shuffle vector to determine if it is cost effective to do this as
5327 // discrete instructions, or whether we should use a vperm.
5328 if (isFourElementShuffle) {
5329 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005330 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005331 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005332
Chris Lattner59138102006-04-17 05:28:54 +00005333 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5334 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005335
Chris Lattner59138102006-04-17 05:28:54 +00005336 // Determining when to avoid vperm is tricky. Many things affect the cost
5337 // of vperm, particularly how many times the perm mask needs to be computed.
5338 // For example, if the perm mask can be hoisted out of a loop or is already
5339 // used (perhaps because there are multiple permutes with the same shuffle
5340 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5341 // the loop requires an extra register.
5342 //
5343 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005344 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005345 // available, if this block is within a loop, we should avoid using vperm
5346 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005347 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005348 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005349 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005350
Chris Lattnerf1b47082006-04-14 05:19:18 +00005351 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5352 // vector that will get spilled to the constant pool.
5353 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005354
Chris Lattnerf1b47082006-04-14 05:19:18 +00005355 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5356 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005357 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005358 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005359
Dan Gohman475871a2008-07-27 21:46:04 +00005360 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005361 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5362 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005363
Chris Lattnerf1b47082006-04-14 05:19:18 +00005364 for (unsigned j = 0; j != BytesPerElement; ++j)
5365 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005366 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005367 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005368
Owen Anderson825b72b2009-08-11 20:47:22 +00005369 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005370 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005371 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005372}
5373
Chris Lattner90564f22006-04-18 17:59:36 +00005374/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5375/// altivec comparison. If it is, return true and fill in Opc/isDot with
5376/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005377static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005378 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005379 unsigned IntrinsicID =
5380 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005381 CompareOpc = -1;
5382 isDot = false;
5383 switch (IntrinsicID) {
5384 default: return false;
5385 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005386 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5387 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5388 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5389 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5390 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5391 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5392 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5393 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5394 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5395 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5396 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5397 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5398 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005399
Chris Lattner1a635d62006-04-14 06:01:58 +00005400 // Normal Comparisons.
5401 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5402 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5403 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5404 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5405 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5406 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5407 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5408 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5409 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5410 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5411 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5412 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5413 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5414 }
Chris Lattner90564f22006-04-18 17:59:36 +00005415 return true;
5416}
5417
5418/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5419/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005420SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005421 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005422 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5423 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00005424 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00005425 int CompareOpc;
5426 bool isDot;
5427 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005428 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005429
Chris Lattner90564f22006-04-18 17:59:36 +00005430 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005431 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005432 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005433 Op.getOperand(1), Op.getOperand(2),
5434 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005435 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005436 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005437
Chris Lattner1a635d62006-04-14 06:01:58 +00005438 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005439 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005440 Op.getOperand(2), // LHS
5441 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005442 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005443 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00005444 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00005445 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005446
Chris Lattner1a635d62006-04-14 06:01:58 +00005447 // Now that we have the comparison, emit a copy from the CR to a GPR.
5448 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005449 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5450 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005451 CompNode.getValue(1));
5452
Chris Lattner1a635d62006-04-14 06:01:58 +00005453 // Unpack the result based on how the target uses it.
5454 unsigned BitNo; // Bit # of CR6.
5455 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005456 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005457 default: // Can't happen, don't crash on invalid number though.
5458 case 0: // Return the value of the EQ bit of CR6.
5459 BitNo = 0; InvertBit = false;
5460 break;
5461 case 1: // Return the inverted value of the EQ bit of CR6.
5462 BitNo = 0; InvertBit = true;
5463 break;
5464 case 2: // Return the value of the LT bit of CR6.
5465 BitNo = 2; InvertBit = false;
5466 break;
5467 case 3: // Return the inverted value of the LT bit of CR6.
5468 BitNo = 2; InvertBit = true;
5469 break;
5470 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005471
Chris Lattner1a635d62006-04-14 06:01:58 +00005472 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005473 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5474 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005475 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005476 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5477 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005478
Chris Lattner1a635d62006-04-14 06:01:58 +00005479 // If we are supposed to, toggle the bit.
5480 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005481 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5482 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005483 return Flags;
5484}
5485
Scott Michelfdc40a02009-02-17 22:15:04 +00005486SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005487 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005488 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00005489 // Create a stack slot that is 16-byte aligned.
5490 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005491 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005492 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005493 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005494
Chris Lattner1a635d62006-04-14 06:01:58 +00005495 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005496 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005497 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005498 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005499 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005500 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005501 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005502}
5503
Dan Gohmand858e902010-04-17 15:26:15 +00005504SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005505 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005506 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005507 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005508
Owen Anderson825b72b2009-08-11 20:47:22 +00005509 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5510 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005511
Dan Gohman475871a2008-07-27 21:46:04 +00005512 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005513 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005514
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005515 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005516 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5517 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5518 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005519
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005520 // Low parts multiplied together, generating 32-bit results (we ignore the
5521 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005522 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005523 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005524
Dan Gohman475871a2008-07-27 21:46:04 +00005525 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005526 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005527 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005528 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005529 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005530 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5531 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005532 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005533
Owen Anderson825b72b2009-08-11 20:47:22 +00005534 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005535
Chris Lattnercea2aa72006-04-18 04:28:57 +00005536 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005537 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005538 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005539 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005540
Chris Lattner19a81522006-04-18 03:57:35 +00005541 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005542 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005543 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005544 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005545
Chris Lattner19a81522006-04-18 03:57:35 +00005546 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005547 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005548 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005549 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005550
Chris Lattner19a81522006-04-18 03:57:35 +00005551 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005552 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005553 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005554 Ops[i*2 ] = 2*i+1;
5555 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005556 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005557 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005558 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005559 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005560 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005561}
5562
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005563/// LowerOperation - Provide custom lowering hooks for some operations.
5564///
Dan Gohmand858e902010-04-17 15:26:15 +00005565SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005566 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005567 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005568 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005569 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005570 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005571 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005572 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005573 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005574 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5575 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005576 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005577 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005578
5579 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005580 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005581
Jim Laskeyefc7e522006-12-04 22:04:42 +00005582 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005583 case ISD::DYNAMIC_STACKALLOC:
5584 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005585
Hal Finkel7ee74a62013-03-21 21:37:52 +00005586 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
5587 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
5588
Chris Lattner1a635d62006-04-14 06:01:58 +00005589 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005590 case ISD::FP_TO_UINT:
5591 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005592 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00005593 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005594 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005595
Chris Lattner1a635d62006-04-14 06:01:58 +00005596 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005597 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5598 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5599 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005600
Chris Lattner1a635d62006-04-14 06:01:58 +00005601 // Vector-related lowering.
5602 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5603 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5604 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5605 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005606 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005607
Chris Lattner3fc027d2007-12-08 06:59:59 +00005608 // Frame & Return address.
5609 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005610 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005611 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005612}
5613
Duncan Sands1607f052008-12-01 11:39:25 +00005614void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5615 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005616 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005617 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005618 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005619 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005620 default:
Craig Topperbc219812012-02-07 02:50:20 +00005621 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005622 case ISD::VAARG: {
5623 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5624 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5625 return;
5626
5627 EVT VT = N->getValueType(0);
5628
5629 if (VT == MVT::i64) {
5630 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5631
5632 Results.push_back(NewNode);
5633 Results.push_back(NewNode.getValue(1));
5634 }
5635 return;
5636 }
Duncan Sands1607f052008-12-01 11:39:25 +00005637 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005638 assert(N->getValueType(0) == MVT::ppcf128);
5639 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005640 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005641 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005642 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005643 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005644 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005645 DAG.getIntPtrConstant(1));
5646
5647 // This sequence changes FPSCR to do round-to-zero, adds the two halves
5648 // of the long double, and puts FPSCR back the way it was. We do not
5649 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00005650 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00005651 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
5652
Owen Anderson825b72b2009-08-11 20:47:22 +00005653 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005654 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00005655 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00005656 MFFSreg = Result.getValue(0);
5657 InFlag = Result.getValue(1);
5658
5659 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005660 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005661 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005662 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005663 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005664 InFlag = Result.getValue(0);
5665
5666 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005667 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005668 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005669 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005670 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005671 InFlag = Result.getValue(0);
5672
5673 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005674 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005675 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00005676 Ops[0] = Lo;
5677 Ops[1] = Hi;
5678 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005679 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00005680 FPreg = Result.getValue(0);
5681 InFlag = Result.getValue(1);
5682
5683 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005684 NodeTys.push_back(MVT::f64);
5685 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005686 Ops[1] = MFFSreg;
5687 Ops[2] = FPreg;
5688 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005689 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00005690 FPreg = Result.getValue(0);
5691
5692 // We know the low half is about to be thrown away, so just use something
5693 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005694 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005695 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005696 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005697 }
Duncan Sands1607f052008-12-01 11:39:25 +00005698 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005699 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005700 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005701 }
5702}
5703
5704
Chris Lattner1a635d62006-04-14 06:01:58 +00005705//===----------------------------------------------------------------------===//
5706// Other Lowering Code
5707//===----------------------------------------------------------------------===//
5708
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005709MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005710PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005711 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005712 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005713 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5714
5715 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5716 MachineFunction *F = BB->getParent();
5717 MachineFunction::iterator It = BB;
5718 ++It;
5719
5720 unsigned dest = MI->getOperand(0).getReg();
5721 unsigned ptrA = MI->getOperand(1).getReg();
5722 unsigned ptrB = MI->getOperand(2).getReg();
5723 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005724 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005725
5726 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5727 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5728 F->insert(It, loopMBB);
5729 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005730 exitMBB->splice(exitMBB->begin(), BB,
5731 llvm::next(MachineBasicBlock::iterator(MI)),
5732 BB->end());
5733 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005734
5735 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005736 unsigned TmpReg = (!BinOpcode) ? incr :
5737 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005738 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5739 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005740
5741 // thisMBB:
5742 // ...
5743 // fallthrough --> loopMBB
5744 BB->addSuccessor(loopMBB);
5745
5746 // loopMBB:
5747 // l[wd]arx dest, ptr
5748 // add r0, dest, incr
5749 // st[wd]cx. r0, ptr
5750 // bne- loopMBB
5751 // fallthrough --> exitMBB
5752 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005753 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005754 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005755 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005756 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5757 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005758 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005759 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005760 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005761 BB->addSuccessor(loopMBB);
5762 BB->addSuccessor(exitMBB);
5763
5764 // exitMBB:
5765 // ...
5766 BB = exitMBB;
5767 return BB;
5768}
5769
5770MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005771PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005772 MachineBasicBlock *BB,
5773 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005774 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005775 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005776 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5777 // In 64 bit mode we have to use 64 bits for addresses, even though the
5778 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5779 // registers without caring whether they're 32 or 64, but here we're
5780 // doing actual arithmetic on the addresses.
5781 bool is64bit = PPCSubTarget.isPPC64();
Hal Finkela548afc2013-03-19 18:51:05 +00005782 unsigned ZeroReg = PPC::ZERO;
Dale Johannesen97efa362008-08-28 17:53:09 +00005783
5784 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5785 MachineFunction *F = BB->getParent();
5786 MachineFunction::iterator It = BB;
5787 ++It;
5788
5789 unsigned dest = MI->getOperand(0).getReg();
5790 unsigned ptrA = MI->getOperand(1).getReg();
5791 unsigned ptrB = MI->getOperand(2).getReg();
5792 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005793 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005794
5795 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5796 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5797 F->insert(It, loopMBB);
5798 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005799 exitMBB->splice(exitMBB->begin(), BB,
5800 llvm::next(MachineBasicBlock::iterator(MI)),
5801 BB->end());
5802 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005803
5804 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005805 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005806 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5807 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005808 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5809 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5810 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5811 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5812 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5813 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5814 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5815 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5816 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5817 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005818 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005819 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005820 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005821
5822 // thisMBB:
5823 // ...
5824 // fallthrough --> loopMBB
5825 BB->addSuccessor(loopMBB);
5826
5827 // The 4-byte load must be aligned, while a char or short may be
5828 // anywhere in the word. Hence all this nasty bookkeeping code.
5829 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5830 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005831 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005832 // rlwinm ptr, ptr1, 0, 0, 29
5833 // slw incr2, incr, shift
5834 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5835 // slw mask, mask2, shift
5836 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005837 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005838 // add tmp, tmpDest, incr2
5839 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005840 // and tmp3, tmp, mask
5841 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005842 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005843 // bne- loopMBB
5844 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005845 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005846 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005847 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005848 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005849 .addReg(ptrA).addReg(ptrB);
5850 } else {
5851 Ptr1Reg = ptrB;
5852 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005853 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005854 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005855 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005856 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5857 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005858 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005859 .addReg(Ptr1Reg).addImm(0).addImm(61);
5860 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005861 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005862 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005863 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005864 .addReg(incr).addReg(ShiftReg);
5865 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005866 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005867 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005868 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5869 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005870 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005871 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005872 .addReg(Mask2Reg).addReg(ShiftReg);
5873
5874 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005875 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005876 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005877 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005878 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005879 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005880 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005881 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005882 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005883 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005884 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005885 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00005886 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005887 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005888 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005889 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005890 BB->addSuccessor(loopMBB);
5891 BB->addSuccessor(exitMBB);
5892
5893 // exitMBB:
5894 // ...
5895 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005896 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5897 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005898 return BB;
5899}
5900
Hal Finkel7ee74a62013-03-21 21:37:52 +00005901llvm::MachineBasicBlock*
5902PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
5903 MachineBasicBlock *MBB) const {
5904 DebugLoc DL = MI->getDebugLoc();
5905 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5906
5907 MachineFunction *MF = MBB->getParent();
5908 MachineRegisterInfo &MRI = MF->getRegInfo();
5909
5910 const BasicBlock *BB = MBB->getBasicBlock();
5911 MachineFunction::iterator I = MBB;
5912 ++I;
5913
5914 // Memory Reference
5915 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
5916 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
5917
5918 unsigned DstReg = MI->getOperand(0).getReg();
5919 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
5920 assert(RC->hasType(MVT::i32) && "Invalid destination!");
5921 unsigned mainDstReg = MRI.createVirtualRegister(RC);
5922 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
5923
5924 MVT PVT = getPointerTy();
5925 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
5926 "Invalid Pointer Size!");
5927 // For v = setjmp(buf), we generate
5928 //
5929 // thisMBB:
5930 // SjLjSetup mainMBB
5931 // bl mainMBB
5932 // v_restore = 1
5933 // b sinkMBB
5934 //
5935 // mainMBB:
5936 // buf[LabelOffset] = LR
5937 // v_main = 0
5938 //
5939 // sinkMBB:
5940 // v = phi(main, restore)
5941 //
5942
5943 MachineBasicBlock *thisMBB = MBB;
5944 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
5945 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
5946 MF->insert(I, mainMBB);
5947 MF->insert(I, sinkMBB);
5948
5949 MachineInstrBuilder MIB;
5950
5951 // Transfer the remainder of BB and its successor edges to sinkMBB.
5952 sinkMBB->splice(sinkMBB->begin(), MBB,
5953 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
5954 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
5955
5956 // Note that the structure of the jmp_buf used here is not compatible
5957 // with that used by libc, and is not designed to be. Specifically, it
5958 // stores only those 'reserved' registers that LLVM does not otherwise
5959 // understand how to spill. Also, by convention, by the time this
5960 // intrinsic is called, Clang has already stored the frame address in the
5961 // first slot of the buffer and stack address in the third. Following the
5962 // X86 target code, we'll store the jump address in the second slot. We also
5963 // need to save the TOC pointer (R2) to handle jumps between shared
5964 // libraries, and that will be stored in the fourth slot. The thread
5965 // identifier (R13) is not affected.
5966
5967 // thisMBB:
5968 const int64_t LabelOffset = 1 * PVT.getStoreSize();
5969 const int64_t TOCOffset = 3 * PVT.getStoreSize();
5970
5971 // Prepare IP either in reg.
5972 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
5973 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
5974 unsigned BufReg = MI->getOperand(1).getReg();
5975
5976 if (PPCSubTarget.isPPC64() && PPCSubTarget.isSVR4ABI()) {
5977 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
5978 .addReg(PPC::X2)
5979 .addImm(TOCOffset / 4)
5980 .addReg(BufReg);
5981
5982 MIB.setMemRefs(MMOBegin, MMOEnd);
5983 }
5984
5985 // Setup
5986 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCL)).addMBB(mainMBB);
5987 MIB.addRegMask(PPCRegInfo->getNoPreservedMask());
5988
5989 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
5990
5991 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
5992 .addMBB(mainMBB);
5993 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
5994
5995 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
5996 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
5997
5998 // mainMBB:
5999 // mainDstReg = 0
6000 MIB = BuildMI(mainMBB, DL,
6001 TII->get(PPCSubTarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
6002
6003 // Store IP
6004 if (PPCSubTarget.isPPC64()) {
6005 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6006 .addReg(LabelReg)
6007 .addImm(LabelOffset / 4)
6008 .addReg(BufReg);
6009 } else {
6010 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6011 .addReg(LabelReg)
6012 .addImm(LabelOffset)
6013 .addReg(BufReg);
6014 }
6015
6016 MIB.setMemRefs(MMOBegin, MMOEnd);
6017
6018 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6019 mainMBB->addSuccessor(sinkMBB);
6020
6021 // sinkMBB:
6022 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6023 TII->get(PPC::PHI), DstReg)
6024 .addReg(mainDstReg).addMBB(mainMBB)
6025 .addReg(restoreDstReg).addMBB(thisMBB);
6026
6027 MI->eraseFromParent();
6028 return sinkMBB;
6029}
6030
6031MachineBasicBlock *
6032PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6033 MachineBasicBlock *MBB) const {
6034 DebugLoc DL = MI->getDebugLoc();
6035 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6036
6037 MachineFunction *MF = MBB->getParent();
6038 MachineRegisterInfo &MRI = MF->getRegInfo();
6039
6040 // Memory Reference
6041 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6042 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6043
6044 MVT PVT = getPointerTy();
6045 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6046 "Invalid Pointer Size!");
6047
6048 const TargetRegisterClass *RC =
6049 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6050 unsigned Tmp = MRI.createVirtualRegister(RC);
6051 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6052 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6053 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
6054
6055 MachineInstrBuilder MIB;
6056
6057 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6058 const int64_t SPOffset = 2 * PVT.getStoreSize();
6059 const int64_t TOCOffset = 3 * PVT.getStoreSize();
6060
6061 unsigned BufReg = MI->getOperand(0).getReg();
6062
6063 // Reload FP (the jumped-to function may not have had a
6064 // frame pointer, and if so, then its r31 will be restored
6065 // as necessary).
6066 if (PVT == MVT::i64) {
6067 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6068 .addImm(0)
6069 .addReg(BufReg);
6070 } else {
6071 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6072 .addImm(0)
6073 .addReg(BufReg);
6074 }
6075 MIB.setMemRefs(MMOBegin, MMOEnd);
6076
6077 // Reload IP
6078 if (PVT == MVT::i64) {
6079 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
6080 .addImm(LabelOffset / 4)
6081 .addReg(BufReg);
6082 } else {
6083 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6084 .addImm(LabelOffset)
6085 .addReg(BufReg);
6086 }
6087 MIB.setMemRefs(MMOBegin, MMOEnd);
6088
6089 // Reload SP
6090 if (PVT == MVT::i64) {
6091 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
6092 .addImm(SPOffset / 4)
6093 .addReg(BufReg);
6094 } else {
6095 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6096 .addImm(SPOffset)
6097 .addReg(BufReg);
6098 }
6099 MIB.setMemRefs(MMOBegin, MMOEnd);
6100
6101 // FIXME: When we also support base pointers, that register must also be
6102 // restored here.
6103
6104 // Reload TOC
6105 if (PVT == MVT::i64 && PPCSubTarget.isSVR4ABI()) {
6106 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
6107 .addImm(TOCOffset / 4)
6108 .addReg(BufReg);
6109
6110 MIB.setMemRefs(MMOBegin, MMOEnd);
6111 }
6112
6113 // Jump
6114 BuildMI(*MBB, MI, DL,
6115 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6116 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6117
6118 MI->eraseFromParent();
6119 return MBB;
6120}
6121
Dale Johannesen97efa362008-08-28 17:53:09 +00006122MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00006123PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00006124 MachineBasicBlock *BB) const {
Hal Finkel7ee74a62013-03-21 21:37:52 +00006125 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6126 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6127 return emitEHSjLjSetJmp(MI, BB);
6128 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
6129 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
6130 return emitEHSjLjLongJmp(MI, BB);
6131 }
6132
Evan Chengc0f64ff2006-11-27 23:37:22 +00006133 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00006134
6135 // To "insert" these instructions we actually have to insert their
6136 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006137 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006138 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006139 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00006140
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006141 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00006142
Hal Finkel009f7af2012-06-22 23:10:08 +00006143 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6144 MI->getOpcode() == PPC::SELECT_CC_I8)) {
6145 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
6146 PPC::ISEL8 : PPC::ISEL;
6147 unsigned SelectPred = MI->getOperand(4).getImm();
6148 DebugLoc dl = MI->getDebugLoc();
6149
6150 // The SelectPred is ((BI << 5) | BO) for a BCC
6151 unsigned BO = SelectPred & 0xF;
6152 assert((BO == 12 || BO == 4) && "invalid predicate BO field for isel");
6153
6154 unsigned TrueOpNo, FalseOpNo;
6155 if (BO == 12) {
6156 TrueOpNo = 2;
6157 FalseOpNo = 3;
6158 } else {
6159 TrueOpNo = 3;
6160 FalseOpNo = 2;
6161 SelectPred = PPC::InvertPredicate((PPC::Predicate)SelectPred);
6162 }
6163
6164 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
6165 .addReg(MI->getOperand(TrueOpNo).getReg())
6166 .addReg(MI->getOperand(FalseOpNo).getReg())
6167 .addImm(SelectPred).addReg(MI->getOperand(1).getReg());
6168 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6169 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6170 MI->getOpcode() == PPC::SELECT_CC_F4 ||
6171 MI->getOpcode() == PPC::SELECT_CC_F8 ||
6172 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
6173
Evan Cheng53301922008-07-12 02:23:19 +00006174
6175 // The incoming instruction knows the destination vreg to set, the
6176 // condition code register to branch on, the true/false values to
6177 // select between, and a branch opcode to use.
6178
6179 // thisMBB:
6180 // ...
6181 // TrueVal = ...
6182 // cmpTY ccX, r1, r2
6183 // bCC copy1MBB
6184 // fallthrough --> copy0MBB
6185 MachineBasicBlock *thisMBB = BB;
6186 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6187 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
6188 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006189 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006190 F->insert(It, copy0MBB);
6191 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006192
6193 // Transfer the remainder of BB and its successor edges to sinkMBB.
6194 sinkMBB->splice(sinkMBB->begin(), BB,
6195 llvm::next(MachineBasicBlock::iterator(MI)),
6196 BB->end());
6197 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
6198
Evan Cheng53301922008-07-12 02:23:19 +00006199 // Next, add the true and fallthrough blocks as its successors.
6200 BB->addSuccessor(copy0MBB);
6201 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006202
Dan Gohman14152b42010-07-06 20:24:04 +00006203 BuildMI(BB, dl, TII->get(PPC::BCC))
6204 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6205
Evan Cheng53301922008-07-12 02:23:19 +00006206 // copy0MBB:
6207 // %FalseValue = ...
6208 // # fallthrough to sinkMBB
6209 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00006210
Evan Cheng53301922008-07-12 02:23:19 +00006211 // Update machine-CFG edges
6212 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006213
Evan Cheng53301922008-07-12 02:23:19 +00006214 // sinkMBB:
6215 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6216 // ...
6217 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00006218 BuildMI(*BB, BB->begin(), dl,
6219 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00006220 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
6221 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6222 }
Dale Johannesen97efa362008-08-28 17:53:09 +00006223 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
6224 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
6225 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
6226 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006227 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
6228 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
6229 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
6230 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006231
6232 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
6233 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
6234 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
6235 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006236 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
6237 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
6238 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
6239 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006240
6241 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
6242 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
6243 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
6244 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006245 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
6246 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
6247 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
6248 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006249
6250 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
6251 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
6252 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
6253 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006254 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
6255 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
6256 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
6257 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006258
6259 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00006260 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00006261 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00006262 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006263 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00006264 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006265 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00006266 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006267
6268 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
6269 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
6270 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
6271 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006272 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
6273 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
6274 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
6275 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006276
Dale Johannesen0e55f062008-08-29 18:29:46 +00006277 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
6278 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
6279 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
6280 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
6281 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
6282 BB = EmitAtomicBinary(MI, BB, false, 0);
6283 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
6284 BB = EmitAtomicBinary(MI, BB, true, 0);
6285
Evan Cheng53301922008-07-12 02:23:19 +00006286 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6287 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6288 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6289
6290 unsigned dest = MI->getOperand(0).getReg();
6291 unsigned ptrA = MI->getOperand(1).getReg();
6292 unsigned ptrB = MI->getOperand(2).getReg();
6293 unsigned oldval = MI->getOperand(3).getReg();
6294 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006295 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006296
Dale Johannesen65e39732008-08-25 18:53:26 +00006297 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6298 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6299 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00006300 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006301 F->insert(It, loop1MBB);
6302 F->insert(It, loop2MBB);
6303 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00006304 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006305 exitMBB->splice(exitMBB->begin(), BB,
6306 llvm::next(MachineBasicBlock::iterator(MI)),
6307 BB->end());
6308 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00006309
6310 // thisMBB:
6311 // ...
6312 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006313 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006314
Dale Johannesen65e39732008-08-25 18:53:26 +00006315 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006316 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00006317 // cmp[wd] dest, oldval
6318 // bne- midMBB
6319 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006320 // st[wd]cx. newval, ptr
6321 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006322 // b exitBB
6323 // midMBB:
6324 // st[wd]cx. dest, ptr
6325 // exitBB:
6326 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006327 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00006328 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006329 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00006330 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006331 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006332 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6333 BB->addSuccessor(loop2MBB);
6334 BB->addSuccessor(midMBB);
6335
6336 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006337 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00006338 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006339 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006340 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006341 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006342 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006343 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006344
Dale Johannesen65e39732008-08-25 18:53:26 +00006345 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006346 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00006347 .addReg(dest).addReg(ptrA).addReg(ptrB);
6348 BB->addSuccessor(exitMBB);
6349
Evan Cheng53301922008-07-12 02:23:19 +00006350 // exitMBB:
6351 // ...
6352 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006353 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6354 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6355 // We must use 64-bit registers for addresses when targeting 64-bit,
6356 // since we're actually doing arithmetic on them. Other registers
6357 // can be 32-bit.
6358 bool is64bit = PPCSubTarget.isPPC64();
6359 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6360
6361 unsigned dest = MI->getOperand(0).getReg();
6362 unsigned ptrA = MI->getOperand(1).getReg();
6363 unsigned ptrB = MI->getOperand(2).getReg();
6364 unsigned oldval = MI->getOperand(3).getReg();
6365 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006366 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006367
6368 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6369 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6370 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6371 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6372 F->insert(It, loop1MBB);
6373 F->insert(It, loop2MBB);
6374 F->insert(It, midMBB);
6375 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006376 exitMBB->splice(exitMBB->begin(), BB,
6377 llvm::next(MachineBasicBlock::iterator(MI)),
6378 BB->end());
6379 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006380
6381 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006382 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006383 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6384 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006385 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6386 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6387 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6388 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6389 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6390 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6391 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6392 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6393 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6394 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6395 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6396 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6397 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6398 unsigned Ptr1Reg;
6399 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkela548afc2013-03-19 18:51:05 +00006400 unsigned ZeroReg = PPC::ZERO;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006401 // thisMBB:
6402 // ...
6403 // fallthrough --> loopMBB
6404 BB->addSuccessor(loop1MBB);
6405
6406 // The 4-byte load must be aligned, while a char or short may be
6407 // anywhere in the word. Hence all this nasty bookkeeping code.
6408 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6409 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006410 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006411 // rlwinm ptr, ptr1, 0, 0, 29
6412 // slw newval2, newval, shift
6413 // slw oldval2, oldval,shift
6414 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6415 // slw mask, mask2, shift
6416 // and newval3, newval2, mask
6417 // and oldval3, oldval2, mask
6418 // loop1MBB:
6419 // lwarx tmpDest, ptr
6420 // and tmp, tmpDest, mask
6421 // cmpw tmp, oldval3
6422 // bne- midMBB
6423 // loop2MBB:
6424 // andc tmp2, tmpDest, mask
6425 // or tmp4, tmp2, newval3
6426 // stwcx. tmp4, ptr
6427 // bne- loop1MBB
6428 // b exitBB
6429 // midMBB:
6430 // stwcx. tmpDest, ptr
6431 // exitBB:
6432 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006433 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006434 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006435 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006436 .addReg(ptrA).addReg(ptrB);
6437 } else {
6438 Ptr1Reg = ptrB;
6439 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006440 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006441 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006442 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006443 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6444 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006445 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006446 .addReg(Ptr1Reg).addImm(0).addImm(61);
6447 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006448 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006449 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006450 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006451 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006452 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006453 .addReg(oldval).addReg(ShiftReg);
6454 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006455 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006456 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006457 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6458 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6459 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006460 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006461 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006462 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006463 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006464 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006465 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006466 .addReg(OldVal2Reg).addReg(MaskReg);
6467
6468 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006469 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006470 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006471 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6472 .addReg(TmpDestReg).addReg(MaskReg);
6473 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006474 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006475 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006476 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6477 BB->addSuccessor(loop2MBB);
6478 BB->addSuccessor(midMBB);
6479
6480 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006481 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6482 .addReg(TmpDestReg).addReg(MaskReg);
6483 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6484 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6485 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006486 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006487 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006488 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006489 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006490 BB->addSuccessor(loop1MBB);
6491 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006492
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006493 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006494 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006495 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006496 BB->addSuccessor(exitMBB);
6497
6498 // exitMBB:
6499 // ...
6500 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006501 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6502 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006503 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006504 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006505 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006506
Dan Gohman14152b42010-07-06 20:24:04 +00006507 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006508 return BB;
6509}
6510
Chris Lattner1a635d62006-04-14 06:01:58 +00006511//===----------------------------------------------------------------------===//
6512// Target Optimization Hooks
6513//===----------------------------------------------------------------------===//
6514
Duncan Sands25cf2272008-11-24 14:53:14 +00006515SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6516 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006517 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006518 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00006519 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006520 switch (N->getOpcode()) {
6521 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006522 case PPCISD::SHL:
6523 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006524 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006525 return N->getOperand(0);
6526 }
6527 break;
6528 case PPCISD::SRL:
6529 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006530 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006531 return N->getOperand(0);
6532 }
6533 break;
6534 case PPCISD::SRA:
6535 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006536 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006537 C->isAllOnesValue()) // -1 >>s V -> -1.
6538 return N->getOperand(0);
6539 }
6540 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006541
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006542 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006543 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006544 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6545 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6546 // We allow the src/dst to be either f32/f64, but the intermediate
6547 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006548 if (N->getOperand(0).getValueType() == MVT::i64 &&
6549 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006550 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006551 if (Val.getValueType() == MVT::f32) {
6552 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006553 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006554 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006555
Owen Anderson825b72b2009-08-11 20:47:22 +00006556 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006557 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006558 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006559 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006560 if (N->getValueType(0) == MVT::f32) {
6561 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006562 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006563 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006564 }
6565 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006566 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006567 // If the intermediate type is i32, we can avoid the load/store here
6568 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006569 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006570 }
6571 }
6572 break;
Chris Lattner51269842006-03-01 05:50:56 +00006573 case ISD::STORE:
6574 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
6575 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00006576 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00006577 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006578 N->getOperand(1).getValueType() == MVT::i32 &&
6579 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006580 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006581 if (Val.getValueType() == MVT::f32) {
6582 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006583 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006584 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006585 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006586 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006587
Owen Anderson825b72b2009-08-11 20:47:22 +00006588 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00006589 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00006590 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006591 return Val;
6592 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006593
Chris Lattnerd9989382006-07-10 20:56:58 +00006594 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00006595 if (cast<StoreSDNode>(N)->isUnindexed() &&
6596 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00006597 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006598 (N->getOperand(1).getValueType() == MVT::i32 ||
6599 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006600 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006601 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00006602 if (BSwapOp.getValueType() == MVT::i16)
6603 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00006604
Dan Gohmanc76909a2009-09-25 20:36:54 +00006605 SDValue Ops[] = {
6606 N->getOperand(0), BSwapOp, N->getOperand(2),
6607 DAG.getValueType(N->getOperand(1).getValueType())
6608 };
6609 return
6610 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
6611 Ops, array_lengthof(Ops),
6612 cast<StoreSDNode>(N)->getMemoryVT(),
6613 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006614 }
6615 break;
6616 case ISD::BSWAP:
6617 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00006618 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00006619 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006620 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006621 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00006622 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00006623 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00006624 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00006625 LD->getChain(), // Chain
6626 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00006627 DAG.getValueType(N->getValueType(0)) // VT
6628 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00006629 SDValue BSLoad =
6630 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
6631 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
6632 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006633
Scott Michelfdc40a02009-02-17 22:15:04 +00006634 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00006635 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00006636 if (N->getValueType(0) == MVT::i16)
6637 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00006638
Chris Lattnerd9989382006-07-10 20:56:58 +00006639 // First, combine the bswap away. This makes the value produced by the
6640 // load dead.
6641 DCI.CombineTo(N, ResVal);
6642
6643 // Next, combine the load away, we give it a bogus result value but a real
6644 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00006645 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00006646
Chris Lattnerd9989382006-07-10 20:56:58 +00006647 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00006648 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006649 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006650
Chris Lattner51269842006-03-01 05:50:56 +00006651 break;
Chris Lattner4468c222006-03-31 06:02:07 +00006652 case PPCISD::VCMP: {
6653 // If a VCMPo node already exists with exactly the same operands as this
6654 // node, use its result instead of this node (VCMPo computes both a CR6 and
6655 // a normal output).
6656 //
6657 if (!N->getOperand(0).hasOneUse() &&
6658 !N->getOperand(1).hasOneUse() &&
6659 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006660
Chris Lattner4468c222006-03-31 06:02:07 +00006661 // Scan all of the users of the LHS, looking for VCMPo's that match.
6662 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006663
Gabor Greifba36cb52008-08-28 21:40:38 +00006664 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00006665 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
6666 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00006667 if (UI->getOpcode() == PPCISD::VCMPo &&
6668 UI->getOperand(1) == N->getOperand(1) &&
6669 UI->getOperand(2) == N->getOperand(2) &&
6670 UI->getOperand(0) == N->getOperand(0)) {
6671 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00006672 break;
6673 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006674
Chris Lattner00901202006-04-18 18:28:22 +00006675 // If there is no VCMPo node, or if the flag value has a single use, don't
6676 // transform this.
6677 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
6678 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006679
6680 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00006681 // chain, this transformation is more complex. Note that multiple things
6682 // could use the value result, which we should ignore.
6683 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006684 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00006685 FlagUser == 0; ++UI) {
6686 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00006687 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00006688 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00006689 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00006690 FlagUser = User;
6691 break;
6692 }
6693 }
6694 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006695
Chris Lattner00901202006-04-18 18:28:22 +00006696 // If the user is a MFCR instruction, we know this is safe. Otherwise we
6697 // give up for right now.
6698 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00006699 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00006700 }
6701 break;
6702 }
Chris Lattner90564f22006-04-18 17:59:36 +00006703 case ISD::BR_CC: {
6704 // If this is a branch on an altivec predicate comparison, lower this so
6705 // that we don't have to do a MFCR: instead, branch directly on CR6. This
6706 // lowering is done pre-legalize, because the legalizer lowers the predicate
6707 // compare down to code that is difficult to reassemble.
6708 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00006709 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00006710 int CompareOpc;
6711 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00006712
Chris Lattner90564f22006-04-18 17:59:36 +00006713 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
6714 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
6715 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
6716 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006717
Chris Lattner90564f22006-04-18 17:59:36 +00006718 // If this is a comparison against something other than 0/1, then we know
6719 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006720 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00006721 if (Val != 0 && Val != 1) {
6722 if (CC == ISD::SETEQ) // Cond never true, remove branch.
6723 return N->getOperand(0);
6724 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00006725 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00006726 N->getOperand(0), N->getOperand(4));
6727 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006728
Chris Lattner90564f22006-04-18 17:59:36 +00006729 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006730
Chris Lattner90564f22006-04-18 17:59:36 +00006731 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00006732 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00006733 LHS.getOperand(2), // LHS of compare
6734 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00006735 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00006736 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00006737 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00006738 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00006739
Chris Lattner90564f22006-04-18 17:59:36 +00006740 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006741 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006742 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00006743 default: // Can't happen, don't crash on invalid number though.
6744 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006745 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00006746 break;
6747 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006748 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00006749 break;
6750 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006751 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00006752 break;
6753 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006754 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00006755 break;
6756 }
6757
Owen Anderson825b72b2009-08-11 20:47:22 +00006758 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
6759 DAG.getConstant(CompOpc, MVT::i32),
6760 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00006761 N->getOperand(4), CompNode.getValue(1));
6762 }
6763 break;
6764 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006765 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006766
Dan Gohman475871a2008-07-27 21:46:04 +00006767 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006768}
6769
Chris Lattner1a635d62006-04-14 06:01:58 +00006770//===----------------------------------------------------------------------===//
6771// Inline Assembly Support
6772//===----------------------------------------------------------------------===//
6773
Dan Gohman475871a2008-07-27 21:46:04 +00006774void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00006775 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006776 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006777 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006778 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00006779 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006780 switch (Op.getOpcode()) {
6781 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00006782 case PPCISD::LBRX: {
6783 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00006784 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00006785 KnownZero = 0xFFFF0000;
6786 break;
6787 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006788 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006789 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006790 default: break;
6791 case Intrinsic::ppc_altivec_vcmpbfp_p:
6792 case Intrinsic::ppc_altivec_vcmpeqfp_p:
6793 case Intrinsic::ppc_altivec_vcmpequb_p:
6794 case Intrinsic::ppc_altivec_vcmpequh_p:
6795 case Intrinsic::ppc_altivec_vcmpequw_p:
6796 case Intrinsic::ppc_altivec_vcmpgefp_p:
6797 case Intrinsic::ppc_altivec_vcmpgtfp_p:
6798 case Intrinsic::ppc_altivec_vcmpgtsb_p:
6799 case Intrinsic::ppc_altivec_vcmpgtsh_p:
6800 case Intrinsic::ppc_altivec_vcmpgtsw_p:
6801 case Intrinsic::ppc_altivec_vcmpgtub_p:
6802 case Intrinsic::ppc_altivec_vcmpgtuh_p:
6803 case Intrinsic::ppc_altivec_vcmpgtuw_p:
6804 KnownZero = ~1U; // All bits but the low one are known to be zero.
6805 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006806 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006807 }
6808 }
6809}
6810
6811
Chris Lattner4234f572007-03-25 02:14:49 +00006812/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006813/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00006814PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006815PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
6816 if (Constraint.size() == 1) {
6817 switch (Constraint[0]) {
6818 default: break;
6819 case 'b':
6820 case 'r':
6821 case 'f':
6822 case 'v':
6823 case 'y':
6824 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00006825 case 'Z':
6826 // FIXME: While Z does indicate a memory constraint, it specifically
6827 // indicates an r+r address (used in conjunction with the 'y' modifier
6828 // in the replacement string). Currently, we're forcing the base
6829 // register to be r0 in the asm printer (which is interpreted as zero)
6830 // and forming the complete address in the second register. This is
6831 // suboptimal.
6832 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00006833 }
6834 }
6835 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006836}
6837
John Thompson44ab89e2010-10-29 17:29:13 +00006838/// Examine constraint type and operand type and determine a weight value.
6839/// This object must already have been set up with the operand type
6840/// and the current alternative constraint selected.
6841TargetLowering::ConstraintWeight
6842PPCTargetLowering::getSingleConstraintMatchWeight(
6843 AsmOperandInfo &info, const char *constraint) const {
6844 ConstraintWeight weight = CW_Invalid;
6845 Value *CallOperandVal = info.CallOperandVal;
6846 // If we don't have a value, we can't do a match,
6847 // but allow it at the lowest weight.
6848 if (CallOperandVal == NULL)
6849 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006850 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00006851 // Look at the constraint type.
6852 switch (*constraint) {
6853 default:
6854 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6855 break;
6856 case 'b':
6857 if (type->isIntegerTy())
6858 weight = CW_Register;
6859 break;
6860 case 'f':
6861 if (type->isFloatTy())
6862 weight = CW_Register;
6863 break;
6864 case 'd':
6865 if (type->isDoubleTy())
6866 weight = CW_Register;
6867 break;
6868 case 'v':
6869 if (type->isVectorTy())
6870 weight = CW_Register;
6871 break;
6872 case 'y':
6873 weight = CW_Register;
6874 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00006875 case 'Z':
6876 weight = CW_Memory;
6877 break;
John Thompson44ab89e2010-10-29 17:29:13 +00006878 }
6879 return weight;
6880}
6881
Scott Michelfdc40a02009-02-17 22:15:04 +00006882std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00006883PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006884 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00006885 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00006886 // GCC RS6000 Constraint Letters
6887 switch (Constraint[0]) {
6888 case 'b': // R1-R31
Hal Finkela548afc2013-03-19 18:51:05 +00006889 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
6890 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
6891 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006892 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00006893 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00006894 return std::make_pair(0U, &PPC::G8RCRegClass);
6895 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006896 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00006897 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00006898 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00006899 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00006900 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006901 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006902 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00006903 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006904 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00006905 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006906 }
6907 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006908
Chris Lattner331d1bc2006-11-02 01:44:04 +00006909 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006910}
Chris Lattner763317d2006-02-07 00:47:13 +00006911
Chris Lattner331d1bc2006-11-02 01:44:04 +00006912
Chris Lattner48884cd2007-08-25 00:47:38 +00006913/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00006914/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00006915void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00006916 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00006917 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00006918 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006919 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00006920
Eric Christopher100c8332011-06-02 23:16:42 +00006921 // Only support length 1 constraints.
6922 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00006923
Eric Christopher100c8332011-06-02 23:16:42 +00006924 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00006925 switch (Letter) {
6926 default: break;
6927 case 'I':
6928 case 'J':
6929 case 'K':
6930 case 'L':
6931 case 'M':
6932 case 'N':
6933 case 'O':
6934 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00006935 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00006936 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006937 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00006938 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006939 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00006940 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006941 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006942 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006943 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006944 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
6945 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006946 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006947 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006948 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006949 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006950 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006951 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006952 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006953 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006954 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00006955 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006956 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006957 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006958 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00006959 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006960 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006961 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006962 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006963 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006964 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006965 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006966 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006967 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006968 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006969 }
6970 break;
6971 }
6972 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006973
Gabor Greifba36cb52008-08-28 21:40:38 +00006974 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00006975 Ops.push_back(Result);
6976 return;
6977 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006978
Chris Lattner763317d2006-02-07 00:47:13 +00006979 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00006980 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00006981}
Evan Chengc4c62572006-03-13 23:20:37 +00006982
Chris Lattnerc9addb72007-03-30 23:15:24 +00006983// isLegalAddressingMode - Return true if the addressing mode represented
6984// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00006985bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006986 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00006987 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00006988
Chris Lattnerc9addb72007-03-30 23:15:24 +00006989 // PPC allows a sign-extended 16-bit immediate field.
6990 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
6991 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006992
Chris Lattnerc9addb72007-03-30 23:15:24 +00006993 // No global is ever allowed as a base.
6994 if (AM.BaseGV)
6995 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006996
6997 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00006998 switch (AM.Scale) {
6999 case 0: // "r+i" or just "i", depending on HasBaseReg.
7000 break;
7001 case 1:
7002 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
7003 return false;
7004 // Otherwise we have r+r or r+i.
7005 break;
7006 case 2:
7007 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
7008 return false;
7009 // Allow 2*r as r+r.
7010 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00007011 default:
7012 // No other scales are supported.
7013 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007014 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007015
Chris Lattnerc9addb72007-03-30 23:15:24 +00007016 return true;
7017}
7018
Evan Chengc4c62572006-03-13 23:20:37 +00007019/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00007020/// as the offset of the target addressing mode for load / store of the
7021/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007022bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00007023 // PPC allows a sign-extended 16-bit immediate field.
7024 return (V > -(1 << 16) && V < (1 << 16)-1);
7025}
Reid Spencer3a9ec242006-08-28 01:02:49 +00007026
Craig Topperc89c7442012-03-27 07:21:54 +00007027bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00007028 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00007029}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007030
Dan Gohmand858e902010-04-17 15:26:15 +00007031SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
7032 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007033 MachineFunction &MF = DAG.getMachineFunction();
7034 MachineFrameInfo *MFI = MF.getFrameInfo();
7035 MFI->setReturnAddressIsTaken(true);
7036
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007037 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00007038 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00007039
Dale Johannesen08673d22010-05-03 22:59:34 +00007040 // Make sure the function does not optimize away the store of the RA to
7041 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00007042 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00007043 FuncInfo->setLRStoreRequired();
7044 bool isPPC64 = PPCSubTarget.isPPC64();
7045 bool isDarwinABI = PPCSubTarget.isDarwinABI();
7046
7047 if (Depth > 0) {
7048 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7049 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007050
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00007051 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00007052 isPPC64? MVT::i64 : MVT::i32);
7053 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
7054 DAG.getNode(ISD::ADD, dl, getPointerTy(),
7055 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007056 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007057 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00007058
Chris Lattner3fc027d2007-12-08 06:59:59 +00007059 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00007060 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00007061 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007062 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00007063}
7064
Dan Gohmand858e902010-04-17 15:26:15 +00007065SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
7066 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00007067 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00007068 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007069
Owen Andersone50ed302009-08-10 22:56:29 +00007070 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00007071 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00007072
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007073 MachineFunction &MF = DAG.getMachineFunction();
7074 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00007075 MFI->setFrameAddressIsTaken(true);
Hal Finkele9cc0a02013-03-21 19:03:19 +00007076
7077 // Naked functions never have a frame pointer, and so we use r1. For all
7078 // other functions, this decision must be delayed until during PEI.
7079 unsigned FrameReg;
7080 if (MF.getFunction()->getAttributes().hasAttribute(
7081 AttributeSet::FunctionIndex, Attribute::Naked))
7082 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
7083 else
7084 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
7085
Dale Johannesen08673d22010-05-03 22:59:34 +00007086 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
7087 PtrVT);
7088 while (Depth--)
7089 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007090 FrameAddr, MachinePointerInfo(), false, false,
7091 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007092 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007093}
Dan Gohman54aeea32008-10-21 03:41:46 +00007094
7095bool
7096PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
7097 // The PowerPC target isn't yet aware of offsets.
7098 return false;
7099}
Tilmann Schellerffd02002009-07-03 06:45:56 +00007100
Evan Cheng42642d02010-04-01 20:10:42 +00007101/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00007102/// and store operations as a result of memset, memcpy, and memmove
7103/// lowering. If DstAlign is zero that means it's safe to destination
7104/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
7105/// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +00007106/// probably because the source does not need to be loaded. If 'IsMemset' is
7107/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
7108/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
7109/// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00007110/// It returns EVT::Other if the type should be determined using generic
7111/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00007112EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
7113 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00007114 bool IsMemset, bool ZeroMemset,
Evan Chengc3b0c342010-04-08 07:37:57 +00007115 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00007116 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00007117 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007118 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007119 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00007120 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007121 }
7122}
Hal Finkel3f31d492012-04-01 19:23:08 +00007123
Hal Finkel2d37f7b2013-03-15 15:27:13 +00007124bool PPCTargetLowering::allowsUnalignedMemoryAccesses(EVT VT,
7125 bool *Fast) const {
7126 if (DisablePPCUnaligned)
7127 return false;
7128
7129 // PowerPC supports unaligned memory access for simple non-vector types.
7130 // Although accessing unaligned addresses is not as efficient as accessing
7131 // aligned addresses, it is generally more efficient than manual expansion,
7132 // and generally only traps for software emulation when crossing page
7133 // boundaries.
7134
7135 if (!VT.isSimple())
7136 return false;
7137
7138 if (VT.getSimpleVT().isVector())
7139 return false;
7140
7141 if (VT == MVT::ppcf128)
7142 return false;
7143
7144 if (Fast)
7145 *Fast = true;
7146
7147 return true;
7148}
7149
Hal Finkel070b8db2012-06-22 00:49:52 +00007150/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
7151/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
7152/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
7153/// is expanded to mul + add.
7154bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
7155 if (!VT.isSimple())
7156 return false;
7157
7158 switch (VT.getSimpleVT().SimpleTy) {
7159 case MVT::f32:
7160 case MVT::f64:
7161 case MVT::v4f32:
7162 return true;
7163 default:
7164 break;
7165 }
7166
7167 return false;
7168}
7169
Hal Finkel3f31d492012-04-01 19:23:08 +00007170Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007171 if (DisableILPPref)
7172 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00007173
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007174 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00007175}
7176