blob: ec728b8b2784f0348f52f91678f9cc34d5e82c0a [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
Evan Cheng8fb90362009-08-08 03:20:32 +000017#include "ARMBaseInstrInfo.h"
Craig Topper0e5233a2012-03-26 00:45:15 +000018#include "ARMBaseRegisterInfo.h"
Evan Cheng603b83e2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000020#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000021#include "llvm/ADT/DenseMap.h"
22#include "llvm/ADT/STLExtras.h"
23#include "llvm/ADT/SmallPtrSet.h"
24#include "llvm/ADT/SmallSet.h"
25#include "llvm/ADT/SmallVector.h"
26#include "llvm/ADT/Statistic.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CodeGen/MachineBasicBlock.h"
28#include "llvm/CodeGen/MachineFunctionPass.h"
29#include "llvm/CodeGen/MachineInstr.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengcc1c4272007-03-06 18:02:41 +000032#include "llvm/CodeGen/RegisterScavenging.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000033#include "llvm/CodeGen/SelectionDAGNodes.h"
Micah Villmow3574eca2012-10-08 16:38:25 +000034#include "llvm/DataLayout.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000035#include "llvm/DerivedTypes.h"
36#include "llvm/Function.h"
37#include "llvm/Support/Debug.h"
38#include "llvm/Support/ErrorHandling.h"
39#include "llvm/Support/raw_ostream.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040#include "llvm/Target/TargetInstrInfo.h"
41#include "llvm/Target/TargetMachine.h"
Evan Cheng358dec52009-06-15 08:28:29 +000042#include "llvm/Target/TargetRegisterInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000043using namespace llvm;
44
45STATISTIC(NumLDMGened , "Number of ldm instructions generated");
46STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbache5165492009-11-09 00:11:35 +000047STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
48STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Chenge7d6df72009-06-13 09:12:55 +000049STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Chengf9f1da12009-06-18 02:04:01 +000050STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
51STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
52STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
53STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
54STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
55STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Chenge7d6df72009-06-13 09:12:55 +000056
57/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
58/// load / store instructions to form ldm / stm instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000059
60namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000061 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000062 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000063 ARMLoadStoreOpt() : MachineFunctionPass(ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000064
Evan Chenga8e29892007-01-19 07:51:42 +000065 const TargetInstrInfo *TII;
Dan Gohman6f0d0242008-02-10 18:45:23 +000066 const TargetRegisterInfo *TRI;
Evan Cheng3568a102011-11-08 21:21:09 +000067 const ARMSubtarget *STI;
Evan Cheng603b83e2007-03-07 20:30:36 +000068 ARMFunctionInfo *AFI;
Evan Chengcc1c4272007-03-06 18:02:41 +000069 RegScavenger *RS;
Evan Cheng45032f22009-07-09 23:11:34 +000070 bool isThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +000071
72 virtual bool runOnMachineFunction(MachineFunction &Fn);
73
74 virtual const char *getPassName() const {
75 return "ARM load / store optimization pass";
76 }
77
78 private:
79 struct MemOpQueueEntry {
80 int Offset;
Evan Chengd95ea2d2010-06-21 21:21:14 +000081 unsigned Reg;
82 bool isKill;
Evan Chenga8e29892007-01-19 07:51:42 +000083 unsigned Position;
84 MachineBasicBlock::iterator MBBI;
85 bool Merged;
Owen Anderson848b0c32011-03-29 16:45:53 +000086 MemOpQueueEntry(int o, unsigned r, bool k, unsigned p,
Evan Chengd95ea2d2010-06-21 21:21:14 +000087 MachineBasicBlock::iterator i)
88 : Offset(o), Reg(r), isKill(k), Position(p), MBBI(i), Merged(false) {}
Evan Chenga8e29892007-01-19 07:51:42 +000089 };
90 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
91 typedef MemOpQueue::iterator MemOpQueueIter;
92
Evan Cheng92549222009-06-05 19:08:58 +000093 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng87d59e42009-06-05 18:19:23 +000094 int Offset, unsigned Base, bool BaseKill, int Opcode,
95 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
Jakob Stoklund Olesendc909bf2012-03-28 22:50:56 +000096 DebugLoc dl,
97 ArrayRef<std::pair<unsigned, bool> > Regs,
98 ArrayRef<unsigned> ImpDefs);
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000099 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000100 MemOpQueue &MemOps,
101 unsigned memOpsBegin,
102 unsigned memOpsEnd,
103 unsigned insertAfter,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000104 int Offset,
105 unsigned Base,
106 bool BaseKill,
107 int Opcode,
108 ARMCC::CondCodes Pred,
109 unsigned PredReg,
110 unsigned Scratch,
111 DebugLoc dl,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000112 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000113 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
114 int Opcode, unsigned Size,
115 ARMCC::CondCodes Pred, unsigned PredReg,
116 unsigned Scratch, MemOpQueue &MemOps,
117 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Chenga8e29892007-01-19 07:51:42 +0000118
Evan Cheng11788fd2007-03-08 02:55:08 +0000119 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng358dec52009-06-15 08:28:29 +0000120 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
121 MachineBasicBlock::iterator &MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +0000122 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
123 MachineBasicBlock::iterator MBBI,
124 const TargetInstrInfo *TII,
125 bool &Advance,
126 MachineBasicBlock::iterator &I);
127 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
128 MachineBasicBlock::iterator MBBI,
129 bool &Advance,
130 MachineBasicBlock::iterator &I);
Evan Chenga8e29892007-01-19 07:51:42 +0000131 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
132 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
133 };
Devang Patel19974732007-05-03 01:11:54 +0000134 char ARMLoadStoreOpt::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000135}
136
Bill Wendling73fe34a2010-11-16 01:16:36 +0000137static int getLoadStoreMultipleOpcode(int Opcode, ARM_AM::AMSubMode Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000138 switch (Opcode) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000139 default: llvm_unreachable("Unhandled opcode!");
Jim Grosbach3e556122010-10-26 22:37:02 +0000140 case ARM::LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000141 ++NumLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000142 switch (Mode) {
143 default: llvm_unreachable("Unhandled submode!");
144 case ARM_AM::ia: return ARM::LDMIA;
145 case ARM_AM::da: return ARM::LDMDA;
146 case ARM_AM::db: return ARM::LDMDB;
147 case ARM_AM::ib: return ARM::LDMIB;
148 }
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000149 case ARM::STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000150 ++NumSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000151 switch (Mode) {
152 default: llvm_unreachable("Unhandled submode!");
153 case ARM_AM::ia: return ARM::STMIA;
154 case ARM_AM::da: return ARM::STMDA;
155 case ARM_AM::db: return ARM::STMDB;
156 case ARM_AM::ib: return ARM::STMIB;
157 }
Evan Cheng45032f22009-07-09 23:11:34 +0000158 case ARM::t2LDRi8:
159 case ARM::t2LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000160 ++NumLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000161 switch (Mode) {
162 default: llvm_unreachable("Unhandled submode!");
163 case ARM_AM::ia: return ARM::t2LDMIA;
164 case ARM_AM::db: return ARM::t2LDMDB;
165 }
Evan Cheng45032f22009-07-09 23:11:34 +0000166 case ARM::t2STRi8:
167 case ARM::t2STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000168 ++NumSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000169 switch (Mode) {
170 default: llvm_unreachable("Unhandled submode!");
171 case ARM_AM::ia: return ARM::t2STMIA;
172 case ARM_AM::db: return ARM::t2STMDB;
173 }
Jim Grosbache5165492009-11-09 00:11:35 +0000174 case ARM::VLDRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000175 ++NumVLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000176 switch (Mode) {
177 default: llvm_unreachable("Unhandled submode!");
178 case ARM_AM::ia: return ARM::VLDMSIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000179 case ARM_AM::db: return 0; // Only VLDMSDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000180 }
Jim Grosbache5165492009-11-09 00:11:35 +0000181 case ARM::VSTRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000182 ++NumVSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000183 switch (Mode) {
184 default: llvm_unreachable("Unhandled submode!");
185 case ARM_AM::ia: return ARM::VSTMSIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000186 case ARM_AM::db: return 0; // Only VSTMSDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000187 }
Jim Grosbache5165492009-11-09 00:11:35 +0000188 case ARM::VLDRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000189 ++NumVLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000190 switch (Mode) {
191 default: llvm_unreachable("Unhandled submode!");
192 case ARM_AM::ia: return ARM::VLDMDIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000193 case ARM_AM::db: return 0; // Only VLDMDDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000194 }
Jim Grosbache5165492009-11-09 00:11:35 +0000195 case ARM::VSTRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000196 ++NumVSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000197 switch (Mode) {
198 default: llvm_unreachable("Unhandled submode!");
199 case ARM_AM::ia: return ARM::VSTMDIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000200 case ARM_AM::db: return 0; // Only VSTMDDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000201 }
Evan Chenga8e29892007-01-19 07:51:42 +0000202 }
Evan Chenga8e29892007-01-19 07:51:42 +0000203}
204
Bill Wendling2567eec2010-11-17 05:31:09 +0000205namespace llvm {
206 namespace ARM_AM {
207
208AMSubMode getLoadStoreMultipleSubMode(int Opcode) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000209 switch (Opcode) {
210 default: llvm_unreachable("Unhandled opcode!");
Bill Wendling70712002010-11-18 19:44:29 +0000211 case ARM::LDMIA_RET:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000212 case ARM::LDMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000213 case ARM::LDMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000214 case ARM::STMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000215 case ARM::STMIA_UPD:
Bill Wendling70712002010-11-18 19:44:29 +0000216 case ARM::t2LDMIA_RET:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000217 case ARM::t2LDMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000218 case ARM::t2LDMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000219 case ARM::t2STMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000220 case ARM::t2STMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000221 case ARM::VLDMSIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000222 case ARM::VLDMSIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000223 case ARM::VSTMSIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000224 case ARM::VSTMSIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000225 case ARM::VLDMDIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000226 case ARM::VLDMDIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000227 case ARM::VSTMDIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000228 case ARM::VSTMDIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000229 return ARM_AM::ia;
230
231 case ARM::LDMDA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000232 case ARM::LDMDA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000233 case ARM::STMDA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000234 case ARM::STMDA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000235 return ARM_AM::da;
236
237 case ARM::LDMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000238 case ARM::LDMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000239 case ARM::STMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000240 case ARM::STMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000241 case ARM::t2LDMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000242 case ARM::t2LDMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000243 case ARM::t2STMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000244 case ARM::t2STMDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000245 case ARM::VLDMSDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000246 case ARM::VSTMSDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000247 case ARM::VLDMDDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000248 case ARM::VSTMDDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000249 return ARM_AM::db;
250
251 case ARM::LDMIB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000252 case ARM::LDMIB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000253 case ARM::STMIB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000254 case ARM::STMIB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000255 return ARM_AM::ib;
256 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000257}
258
Bill Wendling2567eec2010-11-17 05:31:09 +0000259 } // end namespace ARM_AM
260} // end namespace llvm
261
Evan Cheng27934da2009-08-04 01:43:45 +0000262static bool isT2i32Load(unsigned Opc) {
263 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
264}
265
Evan Cheng45032f22009-07-09 23:11:34 +0000266static bool isi32Load(unsigned Opc) {
Jim Grosbach3e556122010-10-26 22:37:02 +0000267 return Opc == ARM::LDRi12 || isT2i32Load(Opc);
Evan Cheng27934da2009-08-04 01:43:45 +0000268}
269
270static bool isT2i32Store(unsigned Opc) {
271 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng45032f22009-07-09 23:11:34 +0000272}
273
274static bool isi32Store(unsigned Opc) {
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000275 return Opc == ARM::STRi12 || isT2i32Store(Opc);
Evan Cheng45032f22009-07-09 23:11:34 +0000276}
277
Evan Cheng92549222009-06-05 19:08:58 +0000278/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Chenga8e29892007-01-19 07:51:42 +0000279/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbach764ab522009-08-11 15:33:49 +0000280/// It returns true if the transformation is done.
Evan Cheng87d59e42009-06-05 18:19:23 +0000281bool
Evan Cheng92549222009-06-05 19:08:58 +0000282ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng87d59e42009-06-05 18:19:23 +0000283 MachineBasicBlock::iterator MBBI,
284 int Offset, unsigned Base, bool BaseKill,
285 int Opcode, ARMCC::CondCodes Pred,
286 unsigned PredReg, unsigned Scratch, DebugLoc dl,
Jakob Stoklund Olesendc909bf2012-03-28 22:50:56 +0000287 ArrayRef<std::pair<unsigned, bool> > Regs,
288 ArrayRef<unsigned> ImpDefs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000289 // Only a single register to load / store. Don't bother.
290 unsigned NumRegs = Regs.size();
291 if (NumRegs <= 1)
292 return false;
293
294 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Bob Wilson14805e22010-08-27 23:57:52 +0000295 // VFP and Thumb2 do not support IB or DA modes.
Bob Wilsond4bfd542010-08-27 23:18:17 +0000296 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Bob Wilson14805e22010-08-27 23:57:52 +0000297 bool haveIBAndDA = isNotVFP && !isThumb2;
298 if (Offset == 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000299 Mode = ARM_AM::ib;
Bob Wilson14805e22010-08-27 23:57:52 +0000300 else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000301 Mode = ARM_AM::da;
Bob Wilson14805e22010-08-27 23:57:52 +0000302 else if (Offset == -4 * (int)NumRegs && isNotVFP)
303 // VLDM/VSTM do not support DB mode without also updating the base reg.
Evan Chenga8e29892007-01-19 07:51:42 +0000304 Mode = ARM_AM::db;
Bob Wilson14805e22010-08-27 23:57:52 +0000305 else if (Offset != 0) {
Owen Andersond0cfc992011-03-29 20:27:38 +0000306 // Check if this is a supported opcode before we insert instructions to
307 // calculate a new base register.
308 if (!getLoadStoreMultipleOpcode(Opcode, Mode)) return false;
309
Evan Chenga8e29892007-01-19 07:51:42 +0000310 // If starting offset isn't zero, insert a MI to materialize a new base.
311 // But only do so if it is cost effective, i.e. merging more than two
312 // loads / stores.
313 if (NumRegs <= 2)
314 return false;
315
316 unsigned NewBase;
Evan Cheng45032f22009-07-09 23:11:34 +0000317 if (isi32Load(Opcode))
Evan Chenga8e29892007-01-19 07:51:42 +0000318 // If it is a load, then just use one of the destination register to
319 // use as the new base.
Evan Chenga90f3402007-03-06 21:59:20 +0000320 NewBase = Regs[NumRegs-1].first;
Evan Chenga8e29892007-01-19 07:51:42 +0000321 else {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000322 // Use the scratch register to use as a new base.
323 NewBase = Scratch;
Evan Chenga90f3402007-03-06 21:59:20 +0000324 if (NewBase == 0)
325 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000326 }
Jim Grosbachf6fd9092011-06-29 23:25:04 +0000327 int BaseOpc = !isThumb2 ? ARM::ADDri : ARM::t2ADDri;
Evan Chenga8e29892007-01-19 07:51:42 +0000328 if (Offset < 0) {
Jim Grosbachf6fd9092011-06-29 23:25:04 +0000329 BaseOpc = !isThumb2 ? ARM::SUBri : ARM::t2SUBri;
Evan Chenga8e29892007-01-19 07:51:42 +0000330 Offset = - Offset;
331 }
Evan Cheng45032f22009-07-09 23:11:34 +0000332 int ImmedOffset = isThumb2
333 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
334 if (ImmedOffset == -1)
335 // FIXME: Try t2ADDri12 or t2SUBri12?
Evan Chenga8e29892007-01-19 07:51:42 +0000336 return false; // Probably not worth it then.
Evan Chenga90f3402007-03-06 21:59:20 +0000337
Dale Johannesenb6728402009-02-13 02:25:56 +0000338 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Chenge7cbe412009-07-08 21:03:57 +0000339 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Evan Cheng13ab0202007-07-10 18:08:01 +0000340 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000341 Base = NewBase;
Evan Chenga90f3402007-03-06 21:59:20 +0000342 BaseKill = true; // New base is always killed right its use.
Evan Chenga8e29892007-01-19 07:51:42 +0000343 }
344
Bob Wilson8d95e0b2010-03-16 00:31:15 +0000345 bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS ||
346 Opcode == ARM::VLDRD);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000347 Opcode = getLoadStoreMultipleOpcode(Opcode, Mode);
Owen Anderson9eae8002011-03-29 17:42:25 +0000348 if (!Opcode) return false;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000349 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode))
350 .addReg(Base, getKillRegState(BaseKill))
Bill Wendling73fe34a2010-11-16 01:16:36 +0000351 .addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000352 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendling587daed2009-05-13 21:33:08 +0000353 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
354 | getKillRegState(Regs[i].second));
Evan Chenga8e29892007-01-19 07:51:42 +0000355
Jakob Stoklund Olesendc909bf2012-03-28 22:50:56 +0000356 // Add implicit defs for super-registers.
357 for (unsigned i = 0, e = ImpDefs.size(); i != e; ++i)
358 MIB.addReg(ImpDefs[i], RegState::ImplicitDefine);
359
Evan Chenga8e29892007-01-19 07:51:42 +0000360 return true;
361}
362
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000363// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
364// success.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000365void ARMLoadStoreOpt::MergeOpsUpdate(MachineBasicBlock &MBB,
366 MemOpQueue &memOps,
367 unsigned memOpsBegin, unsigned memOpsEnd,
368 unsigned insertAfter, int Offset,
369 unsigned Base, bool BaseKill,
370 int Opcode,
371 ARMCC::CondCodes Pred, unsigned PredReg,
372 unsigned Scratch,
373 DebugLoc dl,
374 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000375 // First calculate which of the registers should be killed by the merged
376 // instruction.
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000377 const unsigned insertPos = memOps[insertAfter].Position;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000378 SmallSet<unsigned, 4> KilledRegs;
379 DenseMap<unsigned, unsigned> Killer;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000380 for (unsigned i = 0, e = memOps.size(); i != e; ++i) {
381 if (i == memOpsBegin) {
382 i = memOpsEnd;
383 if (i == e)
384 break;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000385 }
Evan Chengd95ea2d2010-06-21 21:21:14 +0000386 if (memOps[i].Position < insertPos && memOps[i].isKill) {
387 unsigned Reg = memOps[i].Reg;
388 KilledRegs.insert(Reg);
389 Killer[Reg] = i;
390 }
391 }
392
393 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesendc909bf2012-03-28 22:50:56 +0000394 SmallVector<unsigned, 8> ImpDefs;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000395 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Evan Chengd95ea2d2010-06-21 21:21:14 +0000396 unsigned Reg = memOps[i].Reg;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000397 // If we are inserting the merged operation after an operation that
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000398 // uses the same register, make sure to transfer any kill flag.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000399 bool isKill = memOps[i].isKill || KilledRegs.count(Reg);
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000400 Regs.push_back(std::make_pair(Reg, isKill));
Jakob Stoklund Olesendc909bf2012-03-28 22:50:56 +0000401
402 // Collect any implicit defs of super-registers. They must be preserved.
403 for (MIOperands MO(memOps[i].MBBI); MO.isValid(); ++MO) {
404 if (!MO->isReg() || !MO->isDef() || !MO->isImplicit() || MO->isDead())
405 continue;
406 unsigned DefReg = MO->getReg();
407 if (std::find(ImpDefs.begin(), ImpDefs.end(), DefReg) == ImpDefs.end())
408 ImpDefs.push_back(DefReg);
409 }
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000410 }
411
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000412 // Try to do the merge.
413 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
Dan Gohmanfe601042010-06-22 15:08:57 +0000414 ++Loc;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000415 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesendc909bf2012-03-28 22:50:56 +0000416 Pred, PredReg, Scratch, dl, Regs, ImpDefs))
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000417 return;
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000418
419 // Merge succeeded, update records.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000420 Merges.push_back(prior(Loc));
421 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000422 // Remove kill flags from any memops that come before insertPos.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000423 if (Regs[i-memOpsBegin].second) {
424 unsigned Reg = Regs[i-memOpsBegin].first;
425 if (KilledRegs.count(Reg)) {
426 unsigned j = Killer[Reg];
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000427 int Idx = memOps[j].MBBI->findRegisterUseOperandIdx(Reg, true);
428 assert(Idx >= 0 && "Cannot find killing operand");
429 memOps[j].MBBI->getOperand(Idx).setIsKill(false);
Jakob Stoklund Olesen25362792010-08-30 21:52:40 +0000430 memOps[j].isKill = false;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000431 }
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000432 memOps[i].isKill = true;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000433 }
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000434 MBB.erase(memOps[i].MBBI);
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000435 // Update this memop to refer to the merged instruction.
436 // We may need to move kill flags again.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000437 memOps[i].Merged = true;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000438 memOps[i].MBBI = Merges.back();
439 memOps[i].Position = insertPos;
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000440 }
441}
442
Evan Chenga90f3402007-03-06 21:59:20 +0000443/// MergeLDR_STR - Merge a number of load / store instructions into one or more
444/// load / store multiple instructions.
Evan Cheng5ba71882009-06-05 17:56:14 +0000445void
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000446ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Cheng5ba71882009-06-05 17:56:14 +0000447 unsigned Base, int Opcode, unsigned Size,
448 ARMCC::CondCodes Pred, unsigned PredReg,
449 unsigned Scratch, MemOpQueue &MemOps,
450 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Bob Wilsond4bfd542010-08-27 23:18:17 +0000451 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000452 int Offset = MemOps[SIndex].Offset;
453 int SOffset = Offset;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000454 unsigned insertAfter = SIndex;
Evan Chenga8e29892007-01-19 07:51:42 +0000455 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng87d59e42009-06-05 18:19:23 +0000456 DebugLoc dl = Loc->getDebugLoc();
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000457 const MachineOperand &PMO = Loc->getOperand(0);
458 unsigned PReg = PMO.getReg();
Eric Christopherdf1c6372012-08-09 22:10:21 +0000459 unsigned PRegNum = PMO.isUndef() ? UINT_MAX : TRI->getEncodingValue(PReg);
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000460 unsigned Count = 1;
Bob Wilson61f3cf32011-04-05 23:03:25 +0000461 unsigned Limit = ~0U;
462
463 // vldm / vstm limit are 32 for S variants, 16 for D variants.
464
465 switch (Opcode) {
466 default: break;
467 case ARM::VSTRS:
468 Limit = 32;
469 break;
470 case ARM::VSTRD:
471 Limit = 16;
472 break;
473 case ARM::VLDRD:
474 Limit = 16;
475 break;
476 case ARM::VLDRS:
477 Limit = 32;
478 break;
479 }
Evan Cheng44bec522007-05-15 01:29:07 +0000480
Evan Chenga8e29892007-01-19 07:51:42 +0000481 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
482 int NewOffset = MemOps[i].Offset;
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000483 const MachineOperand &MO = MemOps[i].MBBI->getOperand(0);
484 unsigned Reg = MO.getReg();
Eric Christopherdf1c6372012-08-09 22:10:21 +0000485 unsigned RegNum = MO.isUndef() ? UINT_MAX : TRI->getEncodingValue(Reg);
Bob Wilson61f3cf32011-04-05 23:03:25 +0000486 // Register numbers must be in ascending order. For VFP / NEON load and
487 // store multiples, the registers must also be consecutive and within the
488 // limit on the number of registers per instruction.
Evan Cheng3f7aa792010-02-12 22:17:21 +0000489 if (Reg != ARM::SP &&
490 NewOffset == Offset + (int)Size &&
Bob Wilson61f3cf32011-04-05 23:03:25 +0000491 ((isNotVFP && RegNum > PRegNum) ||
492 ((Count < Limit) && RegNum == PRegNum+1))) {
Evan Chenga8e29892007-01-19 07:51:42 +0000493 Offset += Size;
Evan Chenga8e29892007-01-19 07:51:42 +0000494 PRegNum = RegNum;
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000495 ++Count;
Evan Chenga8e29892007-01-19 07:51:42 +0000496 } else {
497 // Can't merge this in. Try merge the earlier ones first.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000498 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset,
499 Base, false, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000500 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
501 MemOps, Merges);
502 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000503 }
504
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000505 if (MemOps[i].Position > MemOps[insertAfter].Position)
506 insertAfter = i;
Evan Chenga8e29892007-01-19 07:51:42 +0000507 }
508
Evan Chengfaa51072007-04-26 19:00:32 +0000509 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000510 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
511 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000512 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000513}
514
Evan Cheng4ee1c5c2012-02-07 07:09:28 +0000515static bool definesCPSR(MachineInstr *MI) {
516 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
517 const MachineOperand &MO = MI->getOperand(i);
518 if (!MO.isReg())
519 continue;
520 if (MO.isDef() && MO.getReg() == ARM::CPSR && !MO.isDead())
521 // If the instruction has live CPSR def, then it's not safe to fold it
522 // into load / store.
523 return true;
524 }
525
526 return false;
527}
528
529static bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
530 unsigned Bytes, unsigned Limit,
531 ARMCC::CondCodes Pred, unsigned PredReg) {
Evan Cheng0e1d3792007-07-05 07:18:20 +0000532 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000533 if (!MI)
534 return false;
Evan Cheng4ee1c5c2012-02-07 07:09:28 +0000535
536 bool CheckCPSRDef = false;
537 switch (MI->getOpcode()) {
538 default: return false;
539 case ARM::t2SUBri:
540 case ARM::SUBri:
541 CheckCPSRDef = true;
542 // fallthrough
543 case ARM::tSUBspi:
544 break;
545 }
Evan Cheng27934da2009-08-04 01:43:45 +0000546
547 // Make sure the offset fits in 8 bits.
Bob Wilson3d38e832010-08-27 21:44:35 +0000548 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng27934da2009-08-04 01:43:45 +0000549 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000550
Evan Cheng86198642009-08-07 00:34:42 +0000551 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME
Evan Cheng4ee1c5c2012-02-07 07:09:28 +0000552 if (!(MI->getOperand(0).getReg() == Base &&
553 MI->getOperand(1).getReg() == Base &&
554 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Craig Topperc89c7442012-03-27 07:21:54 +0000555 getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng4ee1c5c2012-02-07 07:09:28 +0000556 MyPredReg == PredReg))
557 return false;
558
559 return CheckCPSRDef ? !definesCPSR(MI) : true;
Evan Chenga8e29892007-01-19 07:51:42 +0000560}
561
Evan Cheng4ee1c5c2012-02-07 07:09:28 +0000562static bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
563 unsigned Bytes, unsigned Limit,
564 ARMCC::CondCodes Pred, unsigned PredReg) {
Evan Cheng0e1d3792007-07-05 07:18:20 +0000565 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000566 if (!MI)
567 return false;
Evan Cheng4ee1c5c2012-02-07 07:09:28 +0000568
569 bool CheckCPSRDef = false;
570 switch (MI->getOpcode()) {
571 default: return false;
572 case ARM::t2ADDri:
573 case ARM::ADDri:
574 CheckCPSRDef = true;
575 // fallthrough
576 case ARM::tADDspi:
577 break;
578 }
Evan Cheng27934da2009-08-04 01:43:45 +0000579
Bob Wilson3d38e832010-08-27 21:44:35 +0000580 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng45032f22009-07-09 23:11:34 +0000581 // Make sure the offset fits in 8 bits.
Evan Cheng27934da2009-08-04 01:43:45 +0000582 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000583
Evan Cheng86198642009-08-07 00:34:42 +0000584 unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME
Evan Cheng4ee1c5c2012-02-07 07:09:28 +0000585 if (!(MI->getOperand(0).getReg() == Base &&
586 MI->getOperand(1).getReg() == Base &&
587 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Craig Topperc89c7442012-03-27 07:21:54 +0000588 getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng4ee1c5c2012-02-07 07:09:28 +0000589 MyPredReg == PredReg))
590 return false;
591
592 return CheckCPSRDef ? !definesCPSR(MI) : true;
Evan Chenga8e29892007-01-19 07:51:42 +0000593}
594
595static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
596 switch (MI->getOpcode()) {
597 default: return 0;
Jim Grosbach3e556122010-10-26 22:37:02 +0000598 case ARM::LDRi12:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000599 case ARM::STRi12:
Evan Cheng45032f22009-07-09 23:11:34 +0000600 case ARM::t2LDRi8:
601 case ARM::t2LDRi12:
602 case ARM::t2STRi8:
603 case ARM::t2STRi12:
Jim Grosbache5165492009-11-09 00:11:35 +0000604 case ARM::VLDRS:
605 case ARM::VSTRS:
Evan Chenga8e29892007-01-19 07:51:42 +0000606 return 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000607 case ARM::VLDRD:
608 case ARM::VSTRD:
Evan Chenga8e29892007-01-19 07:51:42 +0000609 return 8;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000610 case ARM::LDMIA:
611 case ARM::LDMDA:
612 case ARM::LDMDB:
613 case ARM::LDMIB:
614 case ARM::STMIA:
615 case ARM::STMDA:
616 case ARM::STMDB:
617 case ARM::STMIB:
618 case ARM::t2LDMIA:
619 case ARM::t2LDMDB:
620 case ARM::t2STMIA:
621 case ARM::t2STMDB:
622 case ARM::VLDMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000623 case ARM::VSTMSIA:
Bob Wilson979927a2010-09-10 18:25:35 +0000624 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000625 case ARM::VLDMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000626 case ARM::VSTMDIA:
Bob Wilson979927a2010-09-10 18:25:35 +0000627 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8;
Evan Chenga8e29892007-01-19 07:51:42 +0000628 }
629}
630
Bill Wendling73fe34a2010-11-16 01:16:36 +0000631static unsigned getUpdatingLSMultipleOpcode(unsigned Opc,
632 ARM_AM::AMSubMode Mode) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000633 switch (Opc) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000634 default: llvm_unreachable("Unhandled opcode!");
Bill Wendling73fe34a2010-11-16 01:16:36 +0000635 case ARM::LDMIA:
636 case ARM::LDMDA:
637 case ARM::LDMDB:
638 case ARM::LDMIB:
639 switch (Mode) {
640 default: llvm_unreachable("Unhandled submode!");
641 case ARM_AM::ia: return ARM::LDMIA_UPD;
642 case ARM_AM::ib: return ARM::LDMIB_UPD;
643 case ARM_AM::da: return ARM::LDMDA_UPD;
644 case ARM_AM::db: return ARM::LDMDB_UPD;
645 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000646 case ARM::STMIA:
647 case ARM::STMDA:
648 case ARM::STMDB:
649 case ARM::STMIB:
650 switch (Mode) {
651 default: llvm_unreachable("Unhandled submode!");
652 case ARM_AM::ia: return ARM::STMIA_UPD;
653 case ARM_AM::ib: return ARM::STMIB_UPD;
654 case ARM_AM::da: return ARM::STMDA_UPD;
655 case ARM_AM::db: return ARM::STMDB_UPD;
656 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000657 case ARM::t2LDMIA:
658 case ARM::t2LDMDB:
659 switch (Mode) {
660 default: llvm_unreachable("Unhandled submode!");
661 case ARM_AM::ia: return ARM::t2LDMIA_UPD;
662 case ARM_AM::db: return ARM::t2LDMDB_UPD;
663 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000664 case ARM::t2STMIA:
665 case ARM::t2STMDB:
666 switch (Mode) {
667 default: llvm_unreachable("Unhandled submode!");
668 case ARM_AM::ia: return ARM::t2STMIA_UPD;
669 case ARM_AM::db: return ARM::t2STMDB_UPD;
670 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000671 case ARM::VLDMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000672 switch (Mode) {
673 default: llvm_unreachable("Unhandled submode!");
674 case ARM_AM::ia: return ARM::VLDMSIA_UPD;
675 case ARM_AM::db: return ARM::VLDMSDB_UPD;
676 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000677 case ARM::VLDMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000678 switch (Mode) {
679 default: llvm_unreachable("Unhandled submode!");
680 case ARM_AM::ia: return ARM::VLDMDIA_UPD;
681 case ARM_AM::db: return ARM::VLDMDDB_UPD;
682 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000683 case ARM::VSTMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000684 switch (Mode) {
685 default: llvm_unreachable("Unhandled submode!");
686 case ARM_AM::ia: return ARM::VSTMSIA_UPD;
687 case ARM_AM::db: return ARM::VSTMSDB_UPD;
688 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000689 case ARM::VSTMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000690 switch (Mode) {
691 default: llvm_unreachable("Unhandled submode!");
692 case ARM_AM::ia: return ARM::VSTMDIA_UPD;
693 case ARM_AM::db: return ARM::VSTMDDB_UPD;
694 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000695 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000696}
697
Evan Cheng45032f22009-07-09 23:11:34 +0000698/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbache5165492009-11-09 00:11:35 +0000699/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Chenga8e29892007-01-19 07:51:42 +0000700///
701/// stmia rn, <ra, rb, rc>
702/// rn := rn + 4 * 3;
703/// =>
704/// stmia rn!, <ra, rb, rc>
705///
706/// rn := rn - 4 * 3;
707/// ldmia rn, <ra, rb, rc>
708/// =>
709/// ldmdb rn!, <ra, rb, rc>
Evan Cheng45032f22009-07-09 23:11:34 +0000710bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
711 MachineBasicBlock::iterator MBBI,
712 bool &Advance,
713 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000714 MachineInstr *MI = MBBI;
715 unsigned Base = MI->getOperand(0).getReg();
Bob Wilson815baeb2010-03-13 01:08:20 +0000716 bool BaseKill = MI->getOperand(0).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000717 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000718 unsigned PredReg = 0;
Craig Topperc89c7442012-03-27 07:21:54 +0000719 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000720 int Opcode = MI->getOpcode();
Bob Wilson815baeb2010-03-13 01:08:20 +0000721 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000722
Bob Wilsond4bfd542010-08-27 23:18:17 +0000723 // Can't use an updating ld/st if the base register is also a dest
724 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000725 for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i)
Bob Wilsond4bfd542010-08-27 23:18:17 +0000726 if (MI->getOperand(i).getReg() == Base)
727 return false;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000728
729 bool DoMerge = false;
Bill Wendling2567eec2010-11-17 05:31:09 +0000730 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000731
Bob Wilson815baeb2010-03-13 01:08:20 +0000732 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000733 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
734 if (MBBI != BeginMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000735 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000736 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
737 --PrevMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000738 if (Mode == ARM_AM::ia &&
739 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
740 Mode = ARM_AM::db;
741 DoMerge = true;
742 } else if (Mode == ARM_AM::ib &&
743 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
744 Mode = ARM_AM::da;
745 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000746 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000747 if (DoMerge)
748 MBB.erase(PrevMBBI);
749 }
Evan Chenga8e29892007-01-19 07:51:42 +0000750
Bob Wilson815baeb2010-03-13 01:08:20 +0000751 // Try merging with the next instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000752 MachineBasicBlock::iterator EndMBBI = MBB.end();
753 if (!DoMerge && MBBI != EndMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000754 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000755 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
756 ++NextMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000757 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
758 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
759 DoMerge = true;
760 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
761 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
762 DoMerge = true;
Bob Wilson815baeb2010-03-13 01:08:20 +0000763 }
764 if (DoMerge) {
765 if (NextMBBI == I) {
766 Advance = true;
767 ++I;
768 }
769 MBB.erase(NextMBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000770 }
771 }
772
Bob Wilson815baeb2010-03-13 01:08:20 +0000773 if (!DoMerge)
774 return false;
775
Bill Wendling73fe34a2010-11-16 01:16:36 +0000776 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode);
Bob Wilson815baeb2010-03-13 01:08:20 +0000777 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
778 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilsond4bfd542010-08-27 23:18:17 +0000779 .addReg(Base, getKillRegState(BaseKill))
Bob Wilsond4bfd542010-08-27 23:18:17 +0000780 .addImm(Pred).addReg(PredReg);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000781
Bob Wilson815baeb2010-03-13 01:08:20 +0000782 // Transfer the rest of operands.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000783 for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum)
Bob Wilson815baeb2010-03-13 01:08:20 +0000784 MIB.addOperand(MI->getOperand(OpNum));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000785
Bob Wilson815baeb2010-03-13 01:08:20 +0000786 // Transfer memoperands.
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000787 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
Bob Wilson815baeb2010-03-13 01:08:20 +0000788
789 MBB.erase(MBBI);
790 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000791}
792
Bill Wendling73fe34a2010-11-16 01:16:36 +0000793static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc,
794 ARM_AM::AddrOpc Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000795 switch (Opc) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000796 case ARM::LDRi12:
Owen Anderson9ab0f252011-08-26 20:43:14 +0000797 return ARM::LDR_PRE_IMM;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000798 case ARM::STRi12:
Owen Anderson793e7962011-07-26 20:54:26 +0000799 return ARM::STR_PRE_IMM;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000800 case ARM::VLDRS:
801 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
802 case ARM::VLDRD:
803 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
804 case ARM::VSTRS:
805 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
806 case ARM::VSTRD:
807 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000808 case ARM::t2LDRi8:
809 case ARM::t2LDRi12:
810 return ARM::t2LDR_PRE;
811 case ARM::t2STRi8:
812 case ARM::t2STRi12:
813 return ARM::t2STR_PRE;
Torok Edwinc23197a2009-07-14 16:55:14 +0000814 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000815 }
Evan Chenga8e29892007-01-19 07:51:42 +0000816}
817
Bill Wendling73fe34a2010-11-16 01:16:36 +0000818static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc,
819 ARM_AM::AddrOpc Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000820 switch (Opc) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000821 case ARM::LDRi12:
Owen Anderson793e7962011-07-26 20:54:26 +0000822 return ARM::LDR_POST_IMM;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000823 case ARM::STRi12:
Owen Anderson793e7962011-07-26 20:54:26 +0000824 return ARM::STR_POST_IMM;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000825 case ARM::VLDRS:
826 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
827 case ARM::VLDRD:
828 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
829 case ARM::VSTRS:
830 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
831 case ARM::VSTRD:
832 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000833 case ARM::t2LDRi8:
834 case ARM::t2LDRi12:
835 return ARM::t2LDR_POST;
836 case ARM::t2STRi8:
837 case ARM::t2STRi12:
838 return ARM::t2STR_POST;
Torok Edwinc23197a2009-07-14 16:55:14 +0000839 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000840 }
Evan Chenga8e29892007-01-19 07:51:42 +0000841}
842
Evan Cheng45032f22009-07-09 23:11:34 +0000843/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Chenga8e29892007-01-19 07:51:42 +0000844/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng45032f22009-07-09 23:11:34 +0000845bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
846 MachineBasicBlock::iterator MBBI,
847 const TargetInstrInfo *TII,
848 bool &Advance,
849 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000850 MachineInstr *MI = MBBI;
851 unsigned Base = MI->getOperand(1).getReg();
Evan Chenga90f3402007-03-06 21:59:20 +0000852 bool BaseKill = MI->getOperand(1).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000853 unsigned Bytes = getLSMultipleTransferSize(MI);
854 int Opcode = MI->getOpcode();
Dale Johannesenb6728402009-02-13 02:25:56 +0000855 DebugLoc dl = MI->getDebugLoc();
Bob Wilsone4193b22010-03-12 22:50:09 +0000856 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
857 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000858 bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12);
859 if (isi32Load(Opcode) || isi32Store(Opcode))
Jim Grosbach3e556122010-10-26 22:37:02 +0000860 if (MI->getOperand(2).getImm() != 0)
861 return false;
Bob Wilsone4193b22010-03-12 22:50:09 +0000862 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng45032f22009-07-09 23:11:34 +0000863 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000864
Jim Grosbache5165492009-11-09 00:11:35 +0000865 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000866 // Can't do the merge if the destination register is the same as the would-be
867 // writeback register.
868 if (isLd && MI->getOperand(0).getReg() == Base)
869 return false;
870
Evan Cheng0e1d3792007-07-05 07:18:20 +0000871 unsigned PredReg = 0;
Craig Topperc89c7442012-03-27 07:21:54 +0000872 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000873 bool DoMerge = false;
874 ARM_AM::AddrOpc AddSub = ARM_AM::add;
875 unsigned NewOpc = 0;
Evan Cheng27934da2009-08-04 01:43:45 +0000876 // AM2 - 12 bits, thumb2 - 8 bits.
877 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Bob Wilsone4193b22010-03-12 22:50:09 +0000878
879 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000880 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
881 if (MBBI != BeginMBBI) {
Evan Chenga8e29892007-01-19 07:51:42 +0000882 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000883 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
884 --PrevMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000885 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000886 DoMerge = true;
887 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000888 } else if (!isAM5 &&
889 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000890 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000891 }
Bob Wilsone4193b22010-03-12 22:50:09 +0000892 if (DoMerge) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000893 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chenga8e29892007-01-19 07:51:42 +0000894 MBB.erase(PrevMBBI);
Bob Wilsone4193b22010-03-12 22:50:09 +0000895 }
Evan Chenga8e29892007-01-19 07:51:42 +0000896 }
897
Bob Wilsone4193b22010-03-12 22:50:09 +0000898 // Try merging with the next instruction.
Jim Grosbach6335ac62010-06-08 22:53:32 +0000899 MachineBasicBlock::iterator EndMBBI = MBB.end();
Jim Grosbach3de755b2010-06-03 22:41:15 +0000900 if (!DoMerge && MBBI != EndMBBI) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000901 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000902 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
903 ++NextMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000904 if (!isAM5 &&
905 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000906 DoMerge = true;
907 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000908 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000909 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000910 }
Evan Chenge71bff72007-09-19 21:48:07 +0000911 if (DoMerge) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000912 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chenge71bff72007-09-19 21:48:07 +0000913 if (NextMBBI == I) {
914 Advance = true;
915 ++I;
916 }
Evan Chenga8e29892007-01-19 07:51:42 +0000917 MBB.erase(NextMBBI);
Evan Chenge71bff72007-09-19 21:48:07 +0000918 }
Evan Chenga8e29892007-01-19 07:51:42 +0000919 }
920
921 if (!DoMerge)
922 return false;
923
Bob Wilson3943ac32010-03-13 00:43:32 +0000924 if (isAM5) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000925 // VLDM[SD}_UPD, VSTM[SD]_UPD
Bob Wilsond4bfd542010-08-27 23:18:17 +0000926 // (There are no base-updating versions of VLDR/VSTR instructions, but the
927 // updating load/store-multiple instructions can be used with only one
928 // register.)
Bob Wilson3943ac32010-03-13 00:43:32 +0000929 MachineOperand &MO = MI->getOperand(0);
930 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bob Wilson815baeb2010-03-13 01:08:20 +0000931 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson3943ac32010-03-13 00:43:32 +0000932 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
Bob Wilson3943ac32010-03-13 00:43:32 +0000933 .addImm(Pred).addReg(PredReg)
Bob Wilson3943ac32010-03-13 00:43:32 +0000934 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
935 getKillRegState(MO.isKill())));
936 } else if (isLd) {
Jim Grosbach10342122011-08-12 22:20:41 +0000937 if (isAM2) {
Owen Anderson07700d42011-08-29 17:59:41 +0000938 // LDR_PRE, LDR_POST
939 if (NewOpc == ARM::LDR_PRE_IMM || NewOpc == ARM::LDRB_PRE_IMM) {
Owen Andersonacb274b2011-08-29 21:14:19 +0000940 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Owen Anderson07700d42011-08-29 17:59:41 +0000941 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
942 .addReg(Base, RegState::Define)
943 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
944 } else {
Owen Andersonacb274b2011-08-29 21:14:19 +0000945 int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Owen Anderson07700d42011-08-29 17:59:41 +0000946 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
947 .addReg(Base, RegState::Define)
948 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
949 }
Jim Grosbach10342122011-08-12 22:20:41 +0000950 } else {
951 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Cheng27934da2009-08-04 01:43:45 +0000952 // t2LDR_PRE, t2LDR_POST
953 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
954 .addReg(Base, RegState::Define)
955 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach10342122011-08-12 22:20:41 +0000956 }
Evan Cheng27934da2009-08-04 01:43:45 +0000957 } else {
958 MachineOperand &MO = MI->getOperand(0);
Jim Grosbach19dec202011-08-05 20:35:44 +0000959 // FIXME: post-indexed stores use am2offset_imm, which still encodes
960 // the vestigal zero-reg offset register. When that's fixed, this clause
961 // can be removed entirely.
Jim Grosbach10342122011-08-12 22:20:41 +0000962 if (isAM2 && NewOpc == ARM::STR_POST_IMM) {
963 int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Evan Cheng27934da2009-08-04 01:43:45 +0000964 // STR_PRE, STR_POST
965 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
966 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
967 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach10342122011-08-12 22:20:41 +0000968 } else {
969 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Cheng27934da2009-08-04 01:43:45 +0000970 // t2STR_PRE, t2STR_POST
971 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
972 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
973 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach10342122011-08-12 22:20:41 +0000974 }
Evan Chenga8e29892007-01-19 07:51:42 +0000975 }
976 MBB.erase(MBBI);
977
978 return true;
979}
980
Eric Christopher7bb1c402011-05-25 21:19:19 +0000981/// isMemoryOp - Returns true if instruction is a memory operation that this
982/// pass is capable of operating on.
Evan Cheng45032f22009-07-09 23:11:34 +0000983static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000984 // When no memory operands are present, conservatively assume unaligned,
985 // volatile, unfoldable.
986 if (!MI->hasOneMemOperand())
987 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000988
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000989 const MachineMemOperand *MMO = *MI->memoperands_begin();
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000990
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000991 // Don't touch volatile memory accesses - we may be changing their order.
992 if (MMO->isVolatile())
993 return false;
994
995 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
996 // not.
997 if (MMO->getAlignment() < 4)
998 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000999
Jakob Stoklund Olesen9e6396d2010-02-24 18:57:08 +00001000 // str <undef> could probably be eliminated entirely, but for now we just want
1001 // to avoid making a mess of it.
1002 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
1003 if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() &&
1004 MI->getOperand(0).isUndef())
1005 return false;
1006
Bob Wilsonbbf39b02010-03-04 21:04:38 +00001007 // Likewise don't mess with references to undefined addresses.
1008 if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() &&
1009 MI->getOperand(1).isUndef())
1010 return false;
1011
Evan Chengcc1c4272007-03-06 18:02:41 +00001012 int Opcode = MI->getOpcode();
1013 switch (Opcode) {
1014 default: break;
Jim Grosbache5165492009-11-09 00:11:35 +00001015 case ARM::VLDRS:
1016 case ARM::VSTRS:
Dan Gohmand735b802008-10-03 15:45:36 +00001017 return MI->getOperand(1).isReg();
Jim Grosbache5165492009-11-09 00:11:35 +00001018 case ARM::VLDRD:
1019 case ARM::VSTRD:
Dan Gohmand735b802008-10-03 15:45:36 +00001020 return MI->getOperand(1).isReg();
Jim Grosbach3e556122010-10-26 22:37:02 +00001021 case ARM::LDRi12:
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001022 case ARM::STRi12:
Evan Cheng45032f22009-07-09 23:11:34 +00001023 case ARM::t2LDRi8:
1024 case ARM::t2LDRi12:
1025 case ARM::t2STRi8:
1026 case ARM::t2STRi12:
Evan Chenge298ab22009-09-27 09:46:04 +00001027 return MI->getOperand(1).isReg();
Evan Chengcc1c4272007-03-06 18:02:41 +00001028 }
1029 return false;
1030}
1031
Evan Cheng11788fd2007-03-08 02:55:08 +00001032/// AdvanceRS - Advance register scavenger to just before the earliest memory
1033/// op that is being merged.
1034void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
1035 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
1036 unsigned Position = MemOps[0].Position;
1037 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
1038 if (MemOps[i].Position < Position) {
1039 Position = MemOps[i].Position;
1040 Loc = MemOps[i].MBBI;
1041 }
1042 }
1043
1044 if (Loc != MBB.begin())
1045 RS->forward(prior(Loc));
1046}
1047
Evan Chenge7d6df72009-06-13 09:12:55 +00001048static int getMemoryOpOffset(const MachineInstr *MI) {
1049 int Opcode = MI->getOpcode();
Evan Cheng358dec52009-06-15 08:28:29 +00001050 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001051 unsigned NumOperands = MI->getDesc().getNumOperands();
1052 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng45032f22009-07-09 23:11:34 +00001053
1054 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
1055 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
Jim Grosbach3e556122010-10-26 22:37:02 +00001056 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 ||
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001057 Opcode == ARM::LDRi12 || Opcode == ARM::STRi12)
Evan Cheng45032f22009-07-09 23:11:34 +00001058 return OffField;
1059
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001060 int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField)
1061 : ARM_AM::getAM5Offset(OffField) * 4;
1062 if (isAM3) {
Evan Cheng358dec52009-06-15 08:28:29 +00001063 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
1064 Offset = -Offset;
Evan Chenge7d6df72009-06-13 09:12:55 +00001065 } else {
1066 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
1067 Offset = -Offset;
1068 }
1069 return Offset;
1070}
1071
Evan Cheng358dec52009-06-15 08:28:29 +00001072static void InsertLDR_STR(MachineBasicBlock &MBB,
1073 MachineBasicBlock::iterator &MBBI,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001074 int Offset, bool isDef,
Evan Cheng358dec52009-06-15 08:28:29 +00001075 DebugLoc dl, unsigned NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001076 unsigned Reg, bool RegDeadKill, bool RegUndef,
1077 unsigned BaseReg, bool BaseKill, bool BaseUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001078 bool OffKill, bool OffUndef,
Evan Cheng358dec52009-06-15 08:28:29 +00001079 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001080 const TargetInstrInfo *TII, bool isT2) {
Evan Chenge298ab22009-09-27 09:46:04 +00001081 if (isDef) {
1082 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1083 TII->get(NewOpc))
Evan Cheng974fe5d2009-06-19 01:59:04 +00001084 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenge298ab22009-09-27 09:46:04 +00001085 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenge298ab22009-09-27 09:46:04 +00001086 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1087 } else {
1088 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1089 TII->get(NewOpc))
1090 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
1091 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenge298ab22009-09-27 09:46:04 +00001092 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1093 }
Evan Cheng358dec52009-06-15 08:28:29 +00001094}
1095
1096bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
1097 MachineBasicBlock::iterator &MBBI) {
1098 MachineInstr *MI = &*MBBI;
1099 unsigned Opcode = MI->getOpcode();
Evan Chenge298ab22009-09-27 09:46:04 +00001100 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
1101 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Cheng3568a102011-11-08 21:21:09 +00001102 const MachineOperand &BaseOp = MI->getOperand(2);
1103 unsigned BaseReg = BaseOp.getReg();
Evan Cheng358dec52009-06-15 08:28:29 +00001104 unsigned EvenReg = MI->getOperand(0).getReg();
1105 unsigned OddReg = MI->getOperand(1).getReg();
1106 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
1107 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
Evan Cheng3568a102011-11-08 21:21:09 +00001108 // ARM errata 602117: LDRD with base in list may result in incorrect base
1109 // register when interrupted or faulted.
Evan Cheng44ee4712011-11-09 01:57:03 +00001110 bool Errata602117 = EvenReg == BaseReg && STI->isCortexM3();
Evan Cheng3568a102011-11-08 21:21:09 +00001111 if (!Errata602117 &&
1112 ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum))
Evan Cheng358dec52009-06-15 08:28:29 +00001113 return false;
1114
Evan Chengd95ea2d2010-06-21 21:21:14 +00001115 MachineBasicBlock::iterator NewBBI = MBBI;
Evan Chenge298ab22009-09-27 09:46:04 +00001116 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
1117 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng974fe5d2009-06-19 01:59:04 +00001118 bool EvenDeadKill = isLd ?
1119 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001120 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng974fe5d2009-06-19 01:59:04 +00001121 bool OddDeadKill = isLd ?
1122 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001123 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +00001124 bool BaseKill = BaseOp.isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001125 bool BaseUndef = BaseOp.isUndef();
Evan Chenge298ab22009-09-27 09:46:04 +00001126 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
1127 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +00001128 int OffImm = getMemoryOpOffset(MI);
1129 unsigned PredReg = 0;
Craig Topperc89c7442012-03-27 07:21:54 +00001130 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Cheng358dec52009-06-15 08:28:29 +00001131
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001132 if (OddRegNum > EvenRegNum && OffImm == 0) {
Evan Cheng358dec52009-06-15 08:28:29 +00001133 // Ascending register numbers and no offset. It's safe to change it to a
1134 // ldm or stm.
Evan Chenge298ab22009-09-27 09:46:04 +00001135 unsigned NewOpc = (isLd)
Bill Wendling73fe34a2010-11-16 01:16:36 +00001136 ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA)
1137 : (isT2 ? ARM::t2STMIA : ARM::STMIA);
Evan Chengf9f1da12009-06-18 02:04:01 +00001138 if (isLd) {
1139 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1140 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Chengf9f1da12009-06-18 02:04:01 +00001141 .addImm(Pred).addReg(PredReg)
Evan Cheng974fe5d2009-06-19 01:59:04 +00001142 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Chengd20d6582009-10-01 01:33:39 +00001143 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Chengf9f1da12009-06-18 02:04:01 +00001144 ++NumLDRD2LDM;
1145 } else {
1146 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1147 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Chengf9f1da12009-06-18 02:04:01 +00001148 .addImm(Pred).addReg(PredReg)
Evan Chenge298ab22009-09-27 09:46:04 +00001149 .addReg(EvenReg,
1150 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
1151 .addReg(OddReg,
Evan Chengd20d6582009-10-01 01:33:39 +00001152 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Chengf9f1da12009-06-18 02:04:01 +00001153 ++NumSTRD2STM;
1154 }
Evan Chengd95ea2d2010-06-21 21:21:14 +00001155 NewBBI = llvm::prior(MBBI);
Evan Cheng358dec52009-06-15 08:28:29 +00001156 } else {
1157 // Split into two instructions.
Evan Chenge298ab22009-09-27 09:46:04 +00001158 unsigned NewOpc = (isLd)
Jim Grosbach3e556122010-10-26 22:37:02 +00001159 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001160 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
Jim Grosbach2d620c52012-04-10 00:13:07 +00001161 // Be extra careful for thumb2. t2LDRi8 can't reference a zero offset,
1162 // so adjust and use t2LDRi12 here for that.
1163 unsigned NewOpc2 = (isLd)
1164 ? (isT2 ? (OffImm+4 < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
1165 : (isT2 ? (OffImm+4 < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
Evan Cheng358dec52009-06-15 08:28:29 +00001166 DebugLoc dl = MBBI->getDebugLoc();
1167 // If this is a load and base register is killed, it may have been
1168 // re-defed by the load, make sure the first load does not clobber it.
Evan Chengf9f1da12009-06-18 02:04:01 +00001169 if (isLd &&
Evan Cheng358dec52009-06-15 08:28:29 +00001170 (BaseKill || OffKill) &&
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001171 (TRI->regsOverlap(EvenReg, BaseReg))) {
1172 assert(!TRI->regsOverlap(OddReg, BaseReg));
Jim Grosbach2d620c52012-04-10 00:13:07 +00001173 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2,
Evan Chenge298ab22009-09-27 09:46:04 +00001174 OddReg, OddDeadKill, false,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001175 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001176 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001177 NewBBI = llvm::prior(MBBI);
Evan Chenge298ab22009-09-27 09:46:04 +00001178 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1179 EvenReg, EvenDeadKill, false,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001180 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001181 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +00001182 } else {
Evan Cheng0cd22dd2009-11-14 01:50:00 +00001183 if (OddReg == EvenReg && EvenDeadKill) {
Jim Grosbach18f30e62010-06-02 21:53:11 +00001184 // If the two source operands are the same, the kill marker is
1185 // probably on the first one. e.g.
Evan Cheng0cd22dd2009-11-14 01:50:00 +00001186 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
1187 EvenDeadKill = false;
1188 OddDeadKill = true;
1189 }
Jakob Stoklund Olesen892143f2012-03-28 23:07:03 +00001190 // Never kill the base register in the first instruction.
1191 // <rdar://problem/11101911>
1192 if (EvenReg == BaseReg)
1193 EvenDeadKill = false;
Evan Cheng974fe5d2009-06-19 01:59:04 +00001194 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001195 EvenReg, EvenDeadKill, EvenUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001196 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001197 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001198 NewBBI = llvm::prior(MBBI);
Jim Grosbach2d620c52012-04-10 00:13:07 +00001199 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2,
Evan Chenge298ab22009-09-27 09:46:04 +00001200 OddReg, OddDeadKill, OddUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001201 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001202 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +00001203 }
Evan Chengf9f1da12009-06-18 02:04:01 +00001204 if (isLd)
1205 ++NumLDRD2LDR;
1206 else
1207 ++NumSTRD2STR;
Evan Cheng358dec52009-06-15 08:28:29 +00001208 }
1209
Evan Cheng358dec52009-06-15 08:28:29 +00001210 MBB.erase(MI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001211 MBBI = NewBBI;
1212 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001213 }
1214 return false;
1215}
1216
Evan Chenga8e29892007-01-19 07:51:42 +00001217/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
1218/// ops of the same base and incrementing offset into LDM / STM ops.
1219bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
1220 unsigned NumMerges = 0;
1221 unsigned NumMemOps = 0;
1222 MemOpQueue MemOps;
1223 unsigned CurrBase = 0;
1224 int CurrOpc = -1;
1225 unsigned CurrSize = 0;
Evan Cheng44bec522007-05-15 01:29:07 +00001226 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001227 unsigned CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001228 unsigned Position = 0;
Evan Cheng5ba71882009-06-05 17:56:14 +00001229 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengcc1c4272007-03-06 18:02:41 +00001230
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001231 RS->enterBasicBlock(&MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001232 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1233 while (MBBI != E) {
Evan Cheng358dec52009-06-15 08:28:29 +00001234 if (FixInvalidRegPairOp(MBB, MBBI))
1235 continue;
1236
Evan Chenga8e29892007-01-19 07:51:42 +00001237 bool Advance = false;
1238 bool TryMerge = false;
1239 bool Clobber = false;
1240
Evan Chengcc1c4272007-03-06 18:02:41 +00001241 bool isMemOp = isMemoryOp(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001242 if (isMemOp) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001243 int Opcode = MBBI->getOpcode();
Evan Chengcc1c4272007-03-06 18:02:41 +00001244 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001245 const MachineOperand &MO = MBBI->getOperand(0);
1246 unsigned Reg = MO.getReg();
1247 bool isKill = MO.isDef() ? false : MO.isKill();
Evan Chenga8e29892007-01-19 07:51:42 +00001248 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng0e1d3792007-07-05 07:18:20 +00001249 unsigned PredReg = 0;
Craig Topperc89c7442012-03-27 07:21:54 +00001250 ARMCC::CondCodes Pred = getInstrPredicate(MBBI, PredReg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001251 int Offset = getMemoryOpOffset(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001252 // Watch out for:
1253 // r4 := ldr [r5]
1254 // r5 := ldr [r5, #4]
1255 // r6 := ldr [r5, #8]
1256 //
1257 // The second ldr has effectively broken the chain even though it
1258 // looks like the later ldr(s) use the same base register. Try to
1259 // merge the ldr's so far, including this one. But don't try to
1260 // combine the following ldr(s).
Evan Cheng45032f22009-07-09 23:11:34 +00001261 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001262 if (CurrBase == 0 && !Clobber) {
1263 // Start of a new chain.
1264 CurrBase = Base;
1265 CurrOpc = Opcode;
1266 CurrSize = Size;
Evan Cheng44bec522007-05-15 01:29:07 +00001267 CurrPred = Pred;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001268 CurrPredReg = PredReg;
Evan Chengd95ea2d2010-06-21 21:21:14 +00001269 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001270 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001271 Advance = true;
1272 } else {
1273 if (Clobber) {
1274 TryMerge = true;
1275 Advance = true;
1276 }
1277
Evan Cheng44bec522007-05-15 01:29:07 +00001278 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng0e1d3792007-07-05 07:18:20 +00001279 // No need to match PredReg.
Evan Chenga8e29892007-01-19 07:51:42 +00001280 // Continue adding to the queue.
1281 if (Offset > MemOps.back().Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001282 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill,
1283 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001284 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001285 Advance = true;
1286 } else {
1287 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
1288 I != E; ++I) {
1289 if (Offset < I->Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001290 MemOps.insert(I, MemOpQueueEntry(Offset, Reg, isKill,
1291 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001292 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001293 Advance = true;
1294 break;
1295 } else if (Offset == I->Offset) {
1296 // Collision! This can't be merged!
1297 break;
1298 }
1299 }
1300 }
1301 }
1302 }
1303 }
1304
Jim Grosbachdb03adb2010-06-09 22:21:24 +00001305 if (MBBI->isDebugValue()) {
1306 ++MBBI;
1307 if (MBBI == E)
1308 // Reach the end of the block, try merging the memory instructions.
1309 TryMerge = true;
1310 } else if (Advance) {
Evan Chenga8e29892007-01-19 07:51:42 +00001311 ++Position;
1312 ++MBBI;
Evan Chengfaf93aa2009-10-22 06:47:35 +00001313 if (MBBI == E)
1314 // Reach the end of the block, try merging the memory instructions.
1315 TryMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +00001316 } else
1317 TryMerge = true;
1318
1319 if (TryMerge) {
1320 if (NumMemOps > 1) {
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001321 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001322 // First advance to the instruction just before the start of the chain.
Evan Cheng11788fd2007-03-08 02:55:08 +00001323 AdvanceRS(MBB, MemOps);
Jakob Stoklund Olesenc0823fe2009-08-18 21:14:54 +00001324 // Find a scratch register.
Craig Topper420761a2012-04-20 07:30:17 +00001325 unsigned Scratch = RS->FindUnusedReg(&ARM::GPRRegClass);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001326 // Process the load / store instructions.
1327 RS->forward(prior(MBBI));
1328
1329 // Merge ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001330 Merges.clear();
1331 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1332 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001333
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001334 // Try folding preceding/trailing base inc/dec into the generated
Evan Chenga8e29892007-01-19 07:51:42 +00001335 // LDM/STM ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001336 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng45032f22009-07-09 23:11:34 +00001337 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001338 ++NumMerges;
Evan Cheng5ba71882009-06-05 17:56:14 +00001339 NumMerges += Merges.size();
Evan Chenga8e29892007-01-19 07:51:42 +00001340
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001341 // Try folding preceding/trailing base inc/dec into those load/store
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001342 // that were not merged to form LDM/STM ops.
1343 for (unsigned i = 0; i != NumMemOps; ++i)
1344 if (!MemOps[i].Merged)
Evan Cheng45032f22009-07-09 23:11:34 +00001345 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001346 ++NumMerges;
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001347
Jim Grosbach764ab522009-08-11 15:33:49 +00001348 // RS may be pointing to an instruction that's deleted.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001349 RS->skipTo(prior(MBBI));
Evan Cheng14883262009-06-04 01:15:28 +00001350 } else if (NumMemOps == 1) {
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001351 // Try folding preceding/trailing base inc/dec into the single
Evan Cheng14883262009-06-04 01:15:28 +00001352 // load/store.
Evan Cheng45032f22009-07-09 23:11:34 +00001353 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng14883262009-06-04 01:15:28 +00001354 ++NumMerges;
1355 RS->forward(prior(MBBI));
1356 }
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001357 }
Evan Chenga8e29892007-01-19 07:51:42 +00001358
1359 CurrBase = 0;
1360 CurrOpc = -1;
Evan Cheng44bec522007-05-15 01:29:07 +00001361 CurrSize = 0;
1362 CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001363 CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001364 if (NumMemOps) {
1365 MemOps.clear();
1366 NumMemOps = 0;
1367 }
1368
1369 // If iterator hasn't been advanced and this is not a memory op, skip it.
1370 // It can't start a new chain anyway.
1371 if (!Advance && !isMemOp && MBBI != E) {
1372 ++Position;
1373 ++MBBI;
1374 }
1375 }
1376 }
1377 return NumMerges > 0;
1378}
1379
Bob Wilsonc88d0722010-03-20 22:20:40 +00001380/// MergeReturnIntoLDM - If this is a exit BB, try merging the return ops
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001381/// ("bx lr" and "mov pc, lr") into the preceding stack restore so it
Bob Wilsonc88d0722010-03-20 22:20:40 +00001382/// directly restore the value of LR into pc.
1383/// ldmfd sp!, {..., lr}
Evan Chenga8e29892007-01-19 07:51:42 +00001384/// bx lr
Bob Wilsonc88d0722010-03-20 22:20:40 +00001385/// or
1386/// ldmfd sp!, {..., lr}
1387/// mov pc, lr
Evan Chenga8e29892007-01-19 07:51:42 +00001388/// =>
Bob Wilsonc88d0722010-03-20 22:20:40 +00001389/// ldmfd sp!, {..., pc}
Evan Chenga8e29892007-01-19 07:51:42 +00001390bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1391 if (MBB.empty()) return false;
1392
Jakob Stoklund Olesenf7ca9762011-01-13 22:47:43 +00001393 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Evan Cheng45032f22009-07-09 23:11:34 +00001394 if (MBBI != MBB.begin() &&
Bob Wilsonc88d0722010-03-20 22:20:40 +00001395 (MBBI->getOpcode() == ARM::BX_RET ||
1396 MBBI->getOpcode() == ARM::tBX_RET ||
1397 MBBI->getOpcode() == ARM::MOVPCLR)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001398 MachineInstr *PrevMI = prior(MBBI);
Bill Wendling73fe34a2010-11-16 01:16:36 +00001399 unsigned Opcode = PrevMI->getOpcode();
1400 if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD ||
1401 Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD ||
1402 Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Evan Chenga8e29892007-01-19 07:51:42 +00001403 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng27934da2009-08-04 01:43:45 +00001404 if (MO.getReg() != ARM::LR)
1405 return false;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001406 unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET);
1407 assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) ||
1408 Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!");
Evan Cheng27934da2009-08-04 01:43:45 +00001409 PrevMI->setDesc(TII->get(NewOpc));
1410 MO.setReg(ARM::PC);
Jakob Stoklund Olesenbe06aac2012-12-20 22:54:02 +00001411 PrevMI->copyImplicitOps(*MBB.getParent(), &*MBBI);
Evan Cheng27934da2009-08-04 01:43:45 +00001412 MBB.erase(MBBI);
1413 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001414 }
1415 }
1416 return false;
1417}
1418
1419bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001420 const TargetMachine &TM = Fn.getTarget();
Evan Cheng603b83e2007-03-07 20:30:36 +00001421 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengcc1c4272007-03-06 18:02:41 +00001422 TII = TM.getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001423 TRI = TM.getRegisterInfo();
Evan Cheng3568a102011-11-08 21:21:09 +00001424 STI = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001425 RS = new RegScavenger();
Evan Cheng45032f22009-07-09 23:11:34 +00001426 isThumb2 = AFI->isThumb2Function();
Evan Chengcc1c4272007-03-06 18:02:41 +00001427
Evan Chenga8e29892007-01-19 07:51:42 +00001428 bool Modified = false;
1429 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1430 ++MFI) {
1431 MachineBasicBlock &MBB = *MFI;
1432 Modified |= LoadStoreMultipleOpti(MBB);
Bob Wilson6819dbb2011-01-06 19:24:41 +00001433 if (TM.getSubtarget<ARMSubtarget>().hasV5TOps())
1434 Modified |= MergeReturnIntoLDM(MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001435 }
Evan Chengcc1c4272007-03-06 18:02:41 +00001436
1437 delete RS;
Evan Chenga8e29892007-01-19 07:51:42 +00001438 return Modified;
1439}
Evan Chenge7d6df72009-06-13 09:12:55 +00001440
1441
1442/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1443/// load / stores from consecutive locations close to make it more
1444/// likely they will be combined later.
1445
1446namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +00001447 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Chenge7d6df72009-06-13 09:12:55 +00001448 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +00001449 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {}
Evan Chenge7d6df72009-06-13 09:12:55 +00001450
Micah Villmow3574eca2012-10-08 16:38:25 +00001451 const DataLayout *TD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001452 const TargetInstrInfo *TII;
1453 const TargetRegisterInfo *TRI;
Evan Cheng358dec52009-06-15 08:28:29 +00001454 const ARMSubtarget *STI;
Evan Chenge7d6df72009-06-13 09:12:55 +00001455 MachineRegisterInfo *MRI;
Evan Chengeef490f2009-09-25 21:44:53 +00001456 MachineFunction *MF;
Evan Chenge7d6df72009-06-13 09:12:55 +00001457
1458 virtual bool runOnMachineFunction(MachineFunction &Fn);
1459
1460 virtual const char *getPassName() const {
1461 return "ARM pre- register allocation load / store optimization pass";
1462 }
1463
1464 private:
Evan Chengd780f352009-06-15 20:54:56 +00001465 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1466 unsigned &NewOpc, unsigned &EvenReg,
1467 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001468 int &Offset,
Evan Chengeef490f2009-09-25 21:44:53 +00001469 unsigned &PredReg, ARMCC::CondCodes &Pred,
1470 bool &isT2);
Evan Chenge7d6df72009-06-13 09:12:55 +00001471 bool RescheduleOps(MachineBasicBlock *MBB,
1472 SmallVector<MachineInstr*, 4> &Ops,
1473 unsigned Base, bool isLd,
1474 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1475 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1476 };
1477 char ARMPreAllocLoadStoreOpt::ID = 0;
1478}
1479
1480bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Micah Villmow3574eca2012-10-08 16:38:25 +00001481 TD = Fn.getTarget().getDataLayout();
Evan Chenge7d6df72009-06-13 09:12:55 +00001482 TII = Fn.getTarget().getInstrInfo();
1483 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng358dec52009-06-15 08:28:29 +00001484 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Chenge7d6df72009-06-13 09:12:55 +00001485 MRI = &Fn.getRegInfo();
Evan Chengeef490f2009-09-25 21:44:53 +00001486 MF = &Fn;
Evan Chenge7d6df72009-06-13 09:12:55 +00001487
1488 bool Modified = false;
1489 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1490 ++MFI)
1491 Modified |= RescheduleLoadStoreInstrs(MFI);
1492
1493 return Modified;
1494}
1495
Evan Chengae69a2a2009-06-19 23:17:27 +00001496static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1497 MachineBasicBlock::iterator I,
1498 MachineBasicBlock::iterator E,
1499 SmallPtrSet<MachineInstr*, 4> &MemOps,
1500 SmallSet<unsigned, 4> &MemRegs,
1501 const TargetRegisterInfo *TRI) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001502 // Are there stores / loads / calls between them?
1503 // FIXME: This is overly conservative. We should make use of alias information
1504 // some day.
Evan Chengae69a2a2009-06-19 23:17:27 +00001505 SmallSet<unsigned, 4> AddedRegPressure;
Evan Chenge7d6df72009-06-13 09:12:55 +00001506 while (++I != E) {
Jim Grosbach958e4e12010-06-04 01:23:30 +00001507 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengae69a2a2009-06-19 23:17:27 +00001508 continue;
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001509 if (I->isCall() || I->isTerminator() || I->hasUnmodeledSideEffects())
Evan Chenge7d6df72009-06-13 09:12:55 +00001510 return false;
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001511 if (isLd && I->mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001512 return false;
1513 if (!isLd) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001514 if (I->mayLoad())
Evan Chenge7d6df72009-06-13 09:12:55 +00001515 return false;
1516 // It's not safe to move the first 'str' down.
1517 // str r1, [r0]
1518 // strh r5, [r0]
1519 // str r4, [r0, #+4]
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001520 if (I->mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001521 return false;
1522 }
1523 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1524 MachineOperand &MO = I->getOperand(j);
Evan Chengae69a2a2009-06-19 23:17:27 +00001525 if (!MO.isReg())
1526 continue;
1527 unsigned Reg = MO.getReg();
1528 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Chenge7d6df72009-06-13 09:12:55 +00001529 return false;
Evan Chengae69a2a2009-06-19 23:17:27 +00001530 if (Reg != Base && !MemRegs.count(Reg))
1531 AddedRegPressure.insert(Reg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001532 }
1533 }
Evan Chengae69a2a2009-06-19 23:17:27 +00001534
1535 // Estimate register pressure increase due to the transformation.
1536 if (MemRegs.size() <= 4)
1537 // Ok if we are moving small number of instructions.
1538 return true;
1539 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Chenge7d6df72009-06-13 09:12:55 +00001540}
1541
Andrew Trick95bc85e2011-11-11 22:18:09 +00001542
1543/// Copy Op0 and Op1 operands into a new array assigned to MI.
1544static void concatenateMemOperands(MachineInstr *MI, MachineInstr *Op0,
1545 MachineInstr *Op1) {
1546 assert(MI->memoperands_empty() && "expected a new machineinstr");
1547 size_t numMemRefs = (Op0->memoperands_end() - Op0->memoperands_begin())
1548 + (Op1->memoperands_end() - Op1->memoperands_begin());
1549
1550 MachineFunction *MF = MI->getParent()->getParent();
1551 MachineSDNode::mmo_iterator MemBegin = MF->allocateMemRefsArray(numMemRefs);
1552 MachineSDNode::mmo_iterator MemEnd =
1553 std::copy(Op0->memoperands_begin(), Op0->memoperands_end(), MemBegin);
1554 MemEnd =
1555 std::copy(Op1->memoperands_begin(), Op1->memoperands_end(), MemEnd);
1556 MI->setMemRefs(MemBegin, MemEnd);
1557}
1558
Evan Chengd780f352009-06-15 20:54:56 +00001559bool
1560ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1561 DebugLoc &dl,
1562 unsigned &NewOpc, unsigned &EvenReg,
1563 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001564 int &Offset, unsigned &PredReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001565 ARMCC::CondCodes &Pred,
1566 bool &isT2) {
Evan Chengfa1be5d2009-09-29 07:07:30 +00001567 // Make sure we're allowed to generate LDRD/STRD.
1568 if (!STI->hasV5TEOps())
1569 return false;
1570
Jim Grosbache5165492009-11-09 00:11:35 +00001571 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengeef490f2009-09-25 21:44:53 +00001572 unsigned Scale = 1;
Evan Chengd780f352009-06-15 20:54:56 +00001573 unsigned Opcode = Op0->getOpcode();
Jim Grosbach3e556122010-10-26 22:37:02 +00001574 if (Opcode == ARM::LDRi12)
Evan Chengd780f352009-06-15 20:54:56 +00001575 NewOpc = ARM::LDRD;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001576 else if (Opcode == ARM::STRi12)
Evan Chengd780f352009-06-15 20:54:56 +00001577 NewOpc = ARM::STRD;
Evan Chengeef490f2009-09-25 21:44:53 +00001578 else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
1579 NewOpc = ARM::t2LDRDi8;
1580 Scale = 4;
1581 isT2 = true;
1582 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1583 NewOpc = ARM::t2STRDi8;
1584 Scale = 4;
1585 isT2 = true;
1586 } else
1587 return false;
1588
Jim Grosbach0eb7d062010-10-26 19:34:41 +00001589 // Make sure the base address satisfies i64 ld / st alignment requirement.
Evan Chengd780f352009-06-15 20:54:56 +00001590 if (!Op0->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +00001591 !(*Op0->memoperands_begin())->getValue() ||
1592 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng358dec52009-06-15 08:28:29 +00001593 return false;
1594
Dan Gohmanc76909a2009-09-25 20:36:54 +00001595 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohmanae541aa2010-04-15 04:33:49 +00001596 const Function *Func = MF->getFunction();
Evan Cheng358dec52009-06-15 08:28:29 +00001597 unsigned ReqAlign = STI->hasV6Ops()
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001598 ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext()))
Evan Chengeef490f2009-09-25 21:44:53 +00001599 : 8; // Pre-v6 need 8-byte align
Evan Chengd780f352009-06-15 20:54:56 +00001600 if (Align < ReqAlign)
1601 return false;
1602
1603 // Then make sure the immediate offset fits.
1604 int OffImm = getMemoryOpOffset(Op0);
Evan Chenge298ab22009-09-27 09:46:04 +00001605 if (isT2) {
Evan Cheng01919522011-03-15 18:41:52 +00001606 int Limit = (1 << 8) * Scale;
1607 if (OffImm >= Limit || (OffImm <= -Limit) || (OffImm & (Scale-1)))
1608 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001609 Offset = OffImm;
Evan Chenge298ab22009-09-27 09:46:04 +00001610 } else {
1611 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1612 if (OffImm < 0) {
1613 AddSub = ARM_AM::sub;
1614 OffImm = - OffImm;
1615 }
1616 int Limit = (1 << 8) * Scale;
1617 if (OffImm >= Limit || (OffImm & (Scale-1)))
1618 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001619 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenge298ab22009-09-27 09:46:04 +00001620 }
Evan Chengd780f352009-06-15 20:54:56 +00001621 EvenReg = Op0->getOperand(0).getReg();
Evan Cheng67586072009-06-15 21:18:20 +00001622 OddReg = Op1->getOperand(0).getReg();
Evan Chengd780f352009-06-15 20:54:56 +00001623 if (EvenReg == OddReg)
1624 return false;
1625 BaseReg = Op0->getOperand(1).getReg();
Craig Topperc89c7442012-03-27 07:21:54 +00001626 Pred = getInstrPredicate(Op0, PredReg);
Evan Chengd780f352009-06-15 20:54:56 +00001627 dl = Op0->getDebugLoc();
1628 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001629}
1630
Bob Wilson4e97e8e2011-02-07 17:43:03 +00001631namespace {
1632 struct OffsetCompare {
1633 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
1634 int LOffset = getMemoryOpOffset(LHS);
1635 int ROffset = getMemoryOpOffset(RHS);
1636 assert(LHS == RHS || LOffset != ROffset);
1637 return LOffset > ROffset;
1638 }
1639 };
1640}
1641
Evan Chenge7d6df72009-06-13 09:12:55 +00001642bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
1643 SmallVector<MachineInstr*, 4> &Ops,
1644 unsigned Base, bool isLd,
1645 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1646 bool RetVal = false;
1647
1648 // Sort by offset (in reverse order).
1649 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
1650
1651 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbachd089a7a2010-06-04 00:15:00 +00001652 // last and check for the following:
Evan Chenge7d6df72009-06-13 09:12:55 +00001653 // 1. Any def of base.
1654 // 2. Any gaps.
1655 while (Ops.size() > 1) {
1656 unsigned FirstLoc = ~0U;
1657 unsigned LastLoc = 0;
1658 MachineInstr *FirstOp = 0;
1659 MachineInstr *LastOp = 0;
1660 int LastOffset = 0;
Evan Chengf9f1da12009-06-18 02:04:01 +00001661 unsigned LastOpcode = 0;
Evan Chenge7d6df72009-06-13 09:12:55 +00001662 unsigned LastBytes = 0;
1663 unsigned NumMove = 0;
1664 for (int i = Ops.size() - 1; i >= 0; --i) {
1665 MachineInstr *Op = Ops[i];
1666 unsigned Loc = MI2LocMap[Op];
1667 if (Loc <= FirstLoc) {
1668 FirstLoc = Loc;
1669 FirstOp = Op;
1670 }
1671 if (Loc >= LastLoc) {
1672 LastLoc = Loc;
1673 LastOp = Op;
1674 }
1675
Andrew Trick08c66642012-01-11 03:56:08 +00001676 unsigned LSMOpcode
1677 = getLoadStoreMultipleOpcode(Op->getOpcode(), ARM_AM::ia);
1678 if (LastOpcode && LSMOpcode != LastOpcode)
Evan Chengf9f1da12009-06-18 02:04:01 +00001679 break;
1680
Evan Chenge7d6df72009-06-13 09:12:55 +00001681 int Offset = getMemoryOpOffset(Op);
1682 unsigned Bytes = getLSMultipleTransferSize(Op);
1683 if (LastBytes) {
1684 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1685 break;
1686 }
1687 LastOffset = Offset;
1688 LastBytes = Bytes;
Andrew Trick08c66642012-01-11 03:56:08 +00001689 LastOpcode = LSMOpcode;
Evan Chengeef490f2009-09-25 21:44:53 +00001690 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Chenge7d6df72009-06-13 09:12:55 +00001691 break;
1692 }
1693
1694 if (NumMove <= 1)
1695 Ops.pop_back();
1696 else {
Evan Chengae69a2a2009-06-19 23:17:27 +00001697 SmallPtrSet<MachineInstr*, 4> MemOps;
1698 SmallSet<unsigned, 4> MemRegs;
1699 for (int i = NumMove-1; i >= 0; --i) {
1700 MemOps.insert(Ops[i]);
1701 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1702 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001703
1704 // Be conservative, if the instructions are too far apart, don't
1705 // move them. We want to limit the increase of register pressure.
Evan Chengae69a2a2009-06-19 23:17:27 +00001706 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Chenge7d6df72009-06-13 09:12:55 +00001707 if (DoMove)
Evan Chengae69a2a2009-06-19 23:17:27 +00001708 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1709 MemOps, MemRegs, TRI);
Evan Chenge7d6df72009-06-13 09:12:55 +00001710 if (!DoMove) {
1711 for (unsigned i = 0; i != NumMove; ++i)
1712 Ops.pop_back();
1713 } else {
1714 // This is the new location for the loads / stores.
1715 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Jim Grosbach400c95f2010-06-15 00:41:09 +00001716 while (InsertPos != MBB->end()
1717 && (MemOps.count(InsertPos) || InsertPos->isDebugValue()))
Evan Chenge7d6df72009-06-13 09:12:55 +00001718 ++InsertPos;
Evan Cheng358dec52009-06-15 08:28:29 +00001719
1720 // If we are moving a pair of loads / stores, see if it makes sense
1721 // to try to allocate a pair of registers that can form register pairs.
Evan Chengd780f352009-06-15 20:54:56 +00001722 MachineInstr *Op0 = Ops.back();
1723 MachineInstr *Op1 = Ops[Ops.size()-2];
1724 unsigned EvenReg = 0, OddReg = 0;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001725 unsigned BaseReg = 0, PredReg = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001726 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengeef490f2009-09-25 21:44:53 +00001727 bool isT2 = false;
Evan Chengd780f352009-06-15 20:54:56 +00001728 unsigned NewOpc = 0;
Evan Chenge298ab22009-09-27 09:46:04 +00001729 int Offset = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001730 DebugLoc dl;
1731 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001732 EvenReg, OddReg, BaseReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001733 Offset, PredReg, Pred, isT2)) {
Evan Chengd780f352009-06-15 20:54:56 +00001734 Ops.pop_back();
1735 Ops.pop_back();
Evan Cheng358dec52009-06-15 08:28:29 +00001736
Evan Chenge837dea2011-06-28 19:10:37 +00001737 const MCInstrDesc &MCID = TII->get(NewOpc);
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +00001738 const TargetRegisterClass *TRC = TII->getRegClass(MCID, 0, TRI, *MF);
Cameron Zwarich955db422011-05-18 21:25:14 +00001739 MRI->constrainRegClass(EvenReg, TRC);
1740 MRI->constrainRegClass(OddReg, TRC);
1741
Evan Chengd780f352009-06-15 20:54:56 +00001742 // Form the pair instruction.
Evan Chengf9f1da12009-06-18 02:04:01 +00001743 if (isLd) {
Evan Chenge837dea2011-06-28 19:10:37 +00001744 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Evan Cheng358dec52009-06-15 08:28:29 +00001745 .addReg(EvenReg, RegState::Define)
1746 .addReg(OddReg, RegState::Define)
Evan Chengeef490f2009-09-25 21:44:53 +00001747 .addReg(BaseReg);
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001748 // FIXME: We're converting from LDRi12 to an insn that still
Jim Grosbach3e556122010-10-26 22:37:02 +00001749 // uses addrmode2, so we need an explicit offset reg. It should
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001750 // always by reg0 since we're transforming LDRi12s.
Evan Chengeef490f2009-09-25 21:44:53 +00001751 if (!isT2)
Jim Grosbach3e556122010-10-26 22:37:02 +00001752 MIB.addReg(0);
Evan Chengeef490f2009-09-25 21:44:53 +00001753 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Andrew Trick95bc85e2011-11-11 22:18:09 +00001754 concatenateMemOperands(MIB, Op0, Op1);
1755 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Chengf9f1da12009-06-18 02:04:01 +00001756 ++NumLDRDFormed;
1757 } else {
Evan Chenge837dea2011-06-28 19:10:37 +00001758 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Evan Cheng358dec52009-06-15 08:28:29 +00001759 .addReg(EvenReg)
1760 .addReg(OddReg)
Evan Chengeef490f2009-09-25 21:44:53 +00001761 .addReg(BaseReg);
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001762 // FIXME: We're converting from LDRi12 to an insn that still
1763 // uses addrmode2, so we need an explicit offset reg. It should
1764 // always by reg0 since we're transforming STRi12s.
Evan Chengeef490f2009-09-25 21:44:53 +00001765 if (!isT2)
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001766 MIB.addReg(0);
Evan Chengeef490f2009-09-25 21:44:53 +00001767 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Andrew Trick95bc85e2011-11-11 22:18:09 +00001768 concatenateMemOperands(MIB, Op0, Op1);
1769 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Chengf9f1da12009-06-18 02:04:01 +00001770 ++NumSTRDFormed;
1771 }
1772 MBB->erase(Op0);
1773 MBB->erase(Op1);
Evan Cheng358dec52009-06-15 08:28:29 +00001774
1775 // Add register allocation hints to form register pairs.
1776 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1777 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengd780f352009-06-15 20:54:56 +00001778 } else {
1779 for (unsigned i = 0; i != NumMove; ++i) {
1780 MachineInstr *Op = Ops.back();
1781 Ops.pop_back();
1782 MBB->splice(InsertPos, MBB, Op);
1783 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001784 }
1785
1786 NumLdStMoved += NumMove;
1787 RetVal = true;
1788 }
1789 }
1790 }
1791
1792 return RetVal;
1793}
1794
1795bool
1796ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1797 bool RetVal = false;
1798
1799 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1800 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1801 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1802 SmallVector<unsigned, 4> LdBases;
1803 SmallVector<unsigned, 4> StBases;
1804
1805 unsigned Loc = 0;
1806 MachineBasicBlock::iterator MBBI = MBB->begin();
1807 MachineBasicBlock::iterator E = MBB->end();
1808 while (MBBI != E) {
1809 for (; MBBI != E; ++MBBI) {
1810 MachineInstr *MI = MBBI;
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001811 if (MI->isCall() || MI->isTerminator()) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001812 // Stop at barriers.
1813 ++MBBI;
1814 break;
1815 }
1816
Jim Grosbach958e4e12010-06-04 01:23:30 +00001817 if (!MI->isDebugValue())
1818 MI2LocMap[MI] = ++Loc;
1819
Evan Chenge7d6df72009-06-13 09:12:55 +00001820 if (!isMemoryOp(MI))
1821 continue;
1822 unsigned PredReg = 0;
Craig Topperc89c7442012-03-27 07:21:54 +00001823 if (getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Chenge7d6df72009-06-13 09:12:55 +00001824 continue;
1825
Evan Chengeef490f2009-09-25 21:44:53 +00001826 int Opc = MI->getOpcode();
Jim Grosbache5165492009-11-09 00:11:35 +00001827 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001828 unsigned Base = MI->getOperand(1).getReg();
1829 int Offset = getMemoryOpOffset(MI);
1830
1831 bool StopHere = false;
1832 if (isLd) {
1833 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1834 Base2LdsMap.find(Base);
1835 if (BI != Base2LdsMap.end()) {
1836 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1837 if (Offset == getMemoryOpOffset(BI->second[i])) {
1838 StopHere = true;
1839 break;
1840 }
1841 }
1842 if (!StopHere)
1843 BI->second.push_back(MI);
1844 } else {
1845 SmallVector<MachineInstr*, 4> MIs;
1846 MIs.push_back(MI);
1847 Base2LdsMap[Base] = MIs;
1848 LdBases.push_back(Base);
1849 }
1850 } else {
1851 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1852 Base2StsMap.find(Base);
1853 if (BI != Base2StsMap.end()) {
1854 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1855 if (Offset == getMemoryOpOffset(BI->second[i])) {
1856 StopHere = true;
1857 break;
1858 }
1859 }
1860 if (!StopHere)
1861 BI->second.push_back(MI);
1862 } else {
1863 SmallVector<MachineInstr*, 4> MIs;
1864 MIs.push_back(MI);
1865 Base2StsMap[Base] = MIs;
1866 StBases.push_back(Base);
1867 }
1868 }
1869
1870 if (StopHere) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001871 // Found a duplicate (a base+offset combination that's seen earlier).
1872 // Backtrack.
Evan Chenge7d6df72009-06-13 09:12:55 +00001873 --Loc;
1874 break;
1875 }
1876 }
1877
1878 // Re-schedule loads.
1879 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1880 unsigned Base = LdBases[i];
1881 SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base];
1882 if (Lds.size() > 1)
1883 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1884 }
1885
1886 // Re-schedule stores.
1887 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1888 unsigned Base = StBases[i];
1889 SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base];
1890 if (Sts.size() > 1)
1891 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1892 }
1893
1894 if (MBBI != E) {
1895 Base2LdsMap.clear();
1896 Base2StsMap.clear();
1897 LdBases.clear();
1898 StBases.clear();
1899 }
1900 }
1901
1902 return RetVal;
1903}
1904
1905
1906/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1907/// optimization pass.
1908FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1909 if (PreAlloc)
1910 return new ARMPreAllocLoadStoreOpt();
1911 return new ARMLoadStoreOpt();
1912}