Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1 | //===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 10 | #include "MCTargetDesc/ARMBaseInfo.h" |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 11 | #include "MCTargetDesc/ARMAddressingModes.h" |
| 12 | #include "MCTargetDesc/ARMMCExpr.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 13 | #include "llvm/MC/MCParser/MCAsmLexer.h" |
| 14 | #include "llvm/MC/MCParser/MCAsmParser.h" |
| 15 | #include "llvm/MC/MCParser/MCParsedAsmOperand.h" |
Rafael Espindola | 6469540 | 2011-05-16 16:17:21 +0000 | [diff] [blame] | 16 | #include "llvm/MC/MCAsmInfo.h" |
Jim Grosbach | 642fc9c | 2010-11-05 22:33:53 +0000 | [diff] [blame] | 17 | #include "llvm/MC/MCContext.h" |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCStreamer.h" |
| 19 | #include "llvm/MC/MCExpr.h" |
| 20 | #include "llvm/MC/MCInst.h" |
Evan Cheng | 7801136 | 2011-08-23 20:15:21 +0000 | [diff] [blame] | 21 | #include "llvm/MC/MCInstrDesc.h" |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 22 | #include "llvm/MC/MCRegisterInfo.h" |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 23 | #include "llvm/MC/MCSubtargetInfo.h" |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 24 | #include "llvm/MC/MCTargetAsmParser.h" |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 25 | #include "llvm/Support/MathExtras.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 26 | #include "llvm/Support/SourceMgr.h" |
Evan Cheng | 3e74d6f | 2011-08-24 18:08:43 +0000 | [diff] [blame] | 27 | #include "llvm/Support/TargetRegistry.h" |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 28 | #include "llvm/Support/raw_ostream.h" |
Jim Grosbach | 11e03e7 | 2011-08-22 18:50:36 +0000 | [diff] [blame] | 29 | #include "llvm/ADT/BitVector.h" |
Benjamin Kramer | 75ca4b9 | 2011-07-08 21:06:23 +0000 | [diff] [blame] | 30 | #include "llvm/ADT/OwningPtr.h" |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 31 | #include "llvm/ADT/STLExtras.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 32 | #include "llvm/ADT/SmallVector.h" |
Owen Anderson | 0c9f250 | 2011-01-13 22:50:36 +0000 | [diff] [blame] | 33 | #include "llvm/ADT/StringExtras.h" |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 34 | #include "llvm/ADT/StringSwitch.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 35 | #include "llvm/ADT/Twine.h" |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 36 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 37 | using namespace llvm; |
| 38 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 39 | namespace { |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 40 | |
| 41 | class ARMOperand; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 42 | |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 43 | class ARMAsmParser : public MCTargetAsmParser { |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 44 | MCSubtargetInfo &STI; |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 45 | MCAsmParser &Parser; |
| 46 | |
Jim Grosbach | f8e1e3e | 2011-08-29 22:24:09 +0000 | [diff] [blame] | 47 | struct { |
| 48 | ARMCC::CondCodes Cond; // Condition for IT block. |
| 49 | unsigned Mask:4; // Condition mask for instructions. |
| 50 | // Starting at first 1 (from lsb). |
| 51 | // '1' condition as indicated in IT. |
| 52 | // '0' inverse of condition (else). |
| 53 | // Count of instructions in IT block is |
| 54 | // 4 - trailingzeroes(mask) |
| 55 | |
| 56 | bool FirstCond; // Explicit flag for when we're parsing the |
| 57 | // First instruction in the IT block. It's |
| 58 | // implied in the mask, so needs special |
| 59 | // handling. |
| 60 | |
| 61 | unsigned CurPosition; // Current position in parsing of IT |
| 62 | // block. In range [0,3]. Initialized |
| 63 | // according to count of instructions in block. |
| 64 | // ~0U if no active IT block. |
| 65 | } ITState; |
| 66 | bool inITBlock() { return ITState.CurPosition != ~0U;} |
Jim Grosbach | a110988 | 2011-09-02 23:22:08 +0000 | [diff] [blame] | 67 | void forwardITPosition() { |
| 68 | if (!inITBlock()) return; |
| 69 | // Move to the next instruction in the IT block, if there is one. If not, |
| 70 | // mark the block as done. |
| 71 | unsigned TZ = CountTrailingZeros_32(ITState.Mask); |
| 72 | if (++ITState.CurPosition == 5 - TZ) |
| 73 | ITState.CurPosition = ~0U; // Done with the IT block after this. |
| 74 | } |
Jim Grosbach | f8e1e3e | 2011-08-29 22:24:09 +0000 | [diff] [blame] | 75 | |
| 76 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 77 | MCAsmParser &getParser() const { return Parser; } |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 78 | MCAsmLexer &getLexer() const { return Parser.getLexer(); } |
| 79 | |
| 80 | void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); } |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 81 | bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); } |
| 82 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 83 | int tryParseRegister(); |
| 84 | bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 0d87ec2 | 2011-07-26 20:41:24 +0000 | [diff] [blame] | 85 | int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 86 | bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 87 | bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 88 | bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic); |
| 89 | bool parsePrefix(ARMMCExpr::VariantKind &RefKind); |
| 90 | const MCExpr *applyPrefixToExpr(const MCExpr *E, |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 91 | MCSymbolRefExpr::VariantKind Variant); |
| 92 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 93 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 94 | bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType, |
| 95 | unsigned &ShiftAmount); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 96 | bool parseDirectiveWord(unsigned Size, SMLoc L); |
| 97 | bool parseDirectiveThumb(SMLoc L); |
| 98 | bool parseDirectiveThumbFunc(SMLoc L); |
| 99 | bool parseDirectiveCode(SMLoc L); |
| 100 | bool parseDirectiveSyntax(SMLoc L); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 101 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 102 | StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode, |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 103 | bool &CarrySetting, unsigned &ProcessorIMod, |
| 104 | StringRef &ITMask); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 105 | void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet, |
Bruno Cardoso Lopes | fdcee77 | 2011-01-18 20:55:11 +0000 | [diff] [blame] | 106 | bool &CanAcceptPredicationCode); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 107 | |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 108 | bool isThumb() const { |
| 109 | // FIXME: Can tablegen auto-generate this? |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 110 | return (STI.getFeatureBits() & ARM::ModeThumb) != 0; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 111 | } |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 112 | bool isThumbOne() const { |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 113 | return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 114 | } |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 115 | bool isThumbTwo() const { |
| 116 | return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2); |
| 117 | } |
Jim Grosbach | 194bd89 | 2011-08-16 22:20:01 +0000 | [diff] [blame] | 118 | bool hasV6Ops() const { |
| 119 | return STI.getFeatureBits() & ARM::HasV6Ops; |
| 120 | } |
Evan Cheng | 3286920 | 2011-07-08 22:36:29 +0000 | [diff] [blame] | 121 | void SwitchMode() { |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 122 | unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb)); |
| 123 | setAvailableFeatures(FB); |
Evan Cheng | 3286920 | 2011-07-08 22:36:29 +0000 | [diff] [blame] | 124 | } |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 125 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 126 | /// @name Auto-generated Match Functions |
| 127 | /// { |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 128 | |
Chris Lattner | 0692ee6 | 2010-09-06 19:11:01 +0000 | [diff] [blame] | 129 | #define GET_ASSEMBLER_HEADER |
| 130 | #include "ARMGenAsmMatcher.inc" |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 131 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 132 | /// } |
| 133 | |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 134 | OperandMatchResultTy parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 135 | OperandMatchResultTy parseCoprocNumOperand( |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 136 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 137 | OperandMatchResultTy parseCoprocRegOperand( |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 138 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 139 | OperandMatchResultTy parseMemBarrierOptOperand( |
Bruno Cardoso Lopes | 8bba1a5 | 2011-02-18 19:49:06 +0000 | [diff] [blame] | 140 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 141 | OperandMatchResultTy parseProcIFlagsOperand( |
Bruno Cardoso Lopes | 8bba1a5 | 2011-02-18 19:49:06 +0000 | [diff] [blame] | 142 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 143 | OperandMatchResultTy parseMSRMaskOperand( |
Bruno Cardoso Lopes | 8bba1a5 | 2011-02-18 19:49:06 +0000 | [diff] [blame] | 144 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | f6c0525 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 145 | OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O, |
| 146 | StringRef Op, int Low, int High); |
| 147 | OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) { |
| 148 | return parsePKHImm(O, "lsl", 0, 31); |
| 149 | } |
| 150 | OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) { |
| 151 | return parsePKHImm(O, "asr", 1, 32); |
| 152 | } |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 153 | OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 154 | OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 155 | OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 156 | OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 157 | OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 251bf25 | 2011-08-10 21:56:18 +0000 | [diff] [blame] | 158 | OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&); |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 159 | |
| 160 | // Asm Match Converter Methods |
Jim Grosbach | a77295d | 2011-09-08 22:07:06 +0000 | [diff] [blame] | 161 | bool cvtT2LdrdPre(MCInst &Inst, unsigned Opcode, |
| 162 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
| 163 | bool cvtT2StrdPre(MCInst &Inst, unsigned Opcode, |
| 164 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | eeec025 | 2011-09-08 00:39:19 +0000 | [diff] [blame] | 165 | bool cvtLdWriteBackRegT2AddrModeImm8(MCInst &Inst, unsigned Opcode, |
| 166 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 167 | bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode, |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 168 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 169 | bool cvtLdWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode, |
| 170 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 548340c | 2011-08-11 19:22:40 +0000 | [diff] [blame] | 171 | bool cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode, |
| 172 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 173 | bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode, |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 174 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 7b8f46c | 2011-08-11 21:17:22 +0000 | [diff] [blame] | 175 | bool cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode, |
| 176 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 177 | bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode, |
| 178 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
| 179 | bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode, |
| 180 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
| 181 | bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode, |
| 182 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
| 183 | bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode, |
| 184 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 185 | bool cvtLdrdPre(MCInst &Inst, unsigned Opcode, |
| 186 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 14605d1 | 2011-08-11 20:28:23 +0000 | [diff] [blame] | 187 | bool cvtStrdPre(MCInst &Inst, unsigned Opcode, |
| 188 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 623a454 | 2011-08-10 22:42:16 +0000 | [diff] [blame] | 189 | bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode, |
| 190 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 88ae2bc | 2011-08-19 22:07:46 +0000 | [diff] [blame] | 191 | bool cvtThumbMultiply(MCInst &Inst, unsigned Opcode, |
| 192 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 193 | |
| 194 | bool validateInstruction(MCInst &Inst, |
| 195 | const SmallVectorImpl<MCParsedAsmOperand*> &Ops); |
Jim Grosbach | f8fce71 | 2011-08-11 17:35:48 +0000 | [diff] [blame] | 196 | void processInstruction(MCInst &Inst, |
| 197 | const SmallVectorImpl<MCParsedAsmOperand*> &Ops); |
Jim Grosbach | d54b4e6 | 2011-08-16 21:12:37 +0000 | [diff] [blame] | 198 | bool shouldOmitCCOutOperand(StringRef Mnemonic, |
| 199 | SmallVectorImpl<MCParsedAsmOperand*> &Operands); |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 200 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 201 | public: |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 202 | enum ARMMatchResultTy { |
Jim Grosbach | 194bd89 | 2011-08-16 22:20:01 +0000 | [diff] [blame] | 203 | Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY, |
Jim Grosbach | f8e1e3e | 2011-08-29 22:24:09 +0000 | [diff] [blame] | 204 | Match_RequiresNotITBlock, |
Jim Grosbach | 194bd89 | 2011-08-16 22:20:01 +0000 | [diff] [blame] | 205 | Match_RequiresV6, |
| 206 | Match_RequiresThumb2 |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 207 | }; |
| 208 | |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 209 | ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser) |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 210 | : MCTargetAsmParser(), STI(_STI), Parser(_Parser) { |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 211 | MCAsmParserExtension::Initialize(_Parser); |
Evan Cheng | 3286920 | 2011-07-08 22:36:29 +0000 | [diff] [blame] | 212 | |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 213 | // Initialize the set of available features. |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 214 | setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits())); |
Jim Grosbach | f8e1e3e | 2011-08-29 22:24:09 +0000 | [diff] [blame] | 215 | |
| 216 | // Not in an ITBlock to start with. |
| 217 | ITState.CurPosition = ~0U; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 218 | } |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 219 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 220 | // Implementation of the MCTargetAsmParser interface: |
| 221 | bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc); |
| 222 | bool ParseInstruction(StringRef Name, SMLoc NameLoc, |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 223 | SmallVectorImpl<MCParsedAsmOperand*> &Operands); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 224 | bool ParseDirective(AsmToken DirectiveID); |
| 225 | |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 226 | unsigned checkTargetMatchPredicate(MCInst &Inst); |
| 227 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 228 | bool MatchAndEmitInstruction(SMLoc IDLoc, |
| 229 | SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
| 230 | MCStreamer &Out); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 231 | }; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 232 | } // end anonymous namespace |
| 233 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 234 | namespace { |
| 235 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 236 | /// ARMOperand - Instances of this class represent a parsed ARM machine |
| 237 | /// instruction. |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 238 | class ARMOperand : public MCParsedAsmOperand { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 239 | enum KindTy { |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 240 | CondCode, |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 241 | CCOut, |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 242 | ITCondMask, |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 243 | CoprocNum, |
| 244 | CoprocReg, |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 245 | Immediate, |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 246 | MemBarrierOpt, |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 247 | Memory, |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 248 | PostIndexRegister, |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 249 | MSRMask, |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 250 | ProcIFlags, |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 251 | Register, |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 252 | RegisterList, |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 253 | DPRRegisterList, |
| 254 | SPRRegisterList, |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 255 | ShiftedRegister, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 256 | ShiftedImmediate, |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 257 | ShifterImmediate, |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 258 | RotateImmediate, |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 259 | BitfieldDescriptor, |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 260 | Token |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 261 | } Kind; |
| 262 | |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 263 | SMLoc StartLoc, EndLoc; |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 264 | SmallVector<unsigned, 8> Registers; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 265 | |
| 266 | union { |
| 267 | struct { |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 268 | ARMCC::CondCodes Val; |
| 269 | } CC; |
| 270 | |
| 271 | struct { |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 272 | unsigned Val; |
| 273 | } Cop; |
| 274 | |
| 275 | struct { |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 276 | unsigned Mask:4; |
| 277 | } ITMask; |
| 278 | |
| 279 | struct { |
| 280 | ARM_MB::MemBOpt Val; |
| 281 | } MBOpt; |
| 282 | |
| 283 | struct { |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 284 | ARM_PROC::IFlags Val; |
| 285 | } IFlags; |
| 286 | |
| 287 | struct { |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 288 | unsigned Val; |
| 289 | } MMask; |
| 290 | |
| 291 | struct { |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 292 | const char *Data; |
| 293 | unsigned Length; |
| 294 | } Tok; |
| 295 | |
| 296 | struct { |
| 297 | unsigned RegNum; |
| 298 | } Reg; |
| 299 | |
Bill Wendling | 8155e5b | 2010-11-06 22:19:43 +0000 | [diff] [blame] | 300 | struct { |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 301 | const MCExpr *Val; |
| 302 | } Imm; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 303 | |
Daniel Dunbar | 6a5c22e | 2011-01-10 15:26:21 +0000 | [diff] [blame] | 304 | /// Combined record for all forms of ARM address expressions. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 305 | struct { |
| 306 | unsigned BaseRegNum; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 307 | // Offset is in OffsetReg or OffsetImm. If both are zero, no offset |
| 308 | // was specified. |
| 309 | const MCConstantExpr *OffsetImm; // Offset immediate value |
| 310 | unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL |
| 311 | ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg |
Jim Grosbach | 0d6fac3 | 2011-08-05 22:03:36 +0000 | [diff] [blame] | 312 | unsigned ShiftImm; // shift for OffsetReg. |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 313 | unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit) |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 314 | } Mem; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 315 | |
| 316 | struct { |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 317 | unsigned RegNum; |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 318 | bool isAdd; |
| 319 | ARM_AM::ShiftOpc ShiftTy; |
| 320 | unsigned ShiftImm; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 321 | } PostIdxReg; |
| 322 | |
| 323 | struct { |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 324 | bool isASR; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 325 | unsigned Imm; |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 326 | } ShifterImm; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 327 | struct { |
| 328 | ARM_AM::ShiftOpc ShiftTy; |
| 329 | unsigned SrcReg; |
| 330 | unsigned ShiftReg; |
| 331 | unsigned ShiftImm; |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 332 | } RegShiftedReg; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 333 | struct { |
| 334 | ARM_AM::ShiftOpc ShiftTy; |
| 335 | unsigned SrcReg; |
| 336 | unsigned ShiftImm; |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 337 | } RegShiftedImm; |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 338 | struct { |
| 339 | unsigned Imm; |
| 340 | } RotImm; |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 341 | struct { |
| 342 | unsigned LSB; |
| 343 | unsigned Width; |
| 344 | } Bitfield; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 345 | }; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 346 | |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 347 | ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {} |
| 348 | public: |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 349 | ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() { |
| 350 | Kind = o.Kind; |
| 351 | StartLoc = o.StartLoc; |
| 352 | EndLoc = o.EndLoc; |
| 353 | switch (Kind) { |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 354 | case CondCode: |
| 355 | CC = o.CC; |
| 356 | break; |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 357 | case ITCondMask: |
| 358 | ITMask = o.ITMask; |
| 359 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 360 | case Token: |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 361 | Tok = o.Tok; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 362 | break; |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 363 | case CCOut: |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 364 | case Register: |
| 365 | Reg = o.Reg; |
| 366 | break; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 367 | case RegisterList: |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 368 | case DPRRegisterList: |
| 369 | case SPRRegisterList: |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 370 | Registers = o.Registers; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 371 | break; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 372 | case CoprocNum: |
| 373 | case CoprocReg: |
| 374 | Cop = o.Cop; |
| 375 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 376 | case Immediate: |
| 377 | Imm = o.Imm; |
| 378 | break; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 379 | case MemBarrierOpt: |
| 380 | MBOpt = o.MBOpt; |
| 381 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 382 | case Memory: |
| 383 | Mem = o.Mem; |
| 384 | break; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 385 | case PostIndexRegister: |
| 386 | PostIdxReg = o.PostIdxReg; |
| 387 | break; |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 388 | case MSRMask: |
| 389 | MMask = o.MMask; |
| 390 | break; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 391 | case ProcIFlags: |
| 392 | IFlags = o.IFlags; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 393 | break; |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 394 | case ShifterImmediate: |
| 395 | ShifterImm = o.ShifterImm; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 396 | break; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 397 | case ShiftedRegister: |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 398 | RegShiftedReg = o.RegShiftedReg; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 399 | break; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 400 | case ShiftedImmediate: |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 401 | RegShiftedImm = o.RegShiftedImm; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 402 | break; |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 403 | case RotateImmediate: |
| 404 | RotImm = o.RotImm; |
| 405 | break; |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 406 | case BitfieldDescriptor: |
| 407 | Bitfield = o.Bitfield; |
| 408 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 409 | } |
| 410 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 411 | |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 412 | /// getStartLoc - Get the location of the first token of this operand. |
| 413 | SMLoc getStartLoc() const { return StartLoc; } |
| 414 | /// getEndLoc - Get the location of the last token of this operand. |
| 415 | SMLoc getEndLoc() const { return EndLoc; } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 416 | |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 417 | ARMCC::CondCodes getCondCode() const { |
| 418 | assert(Kind == CondCode && "Invalid access!"); |
| 419 | return CC.Val; |
| 420 | } |
| 421 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 422 | unsigned getCoproc() const { |
| 423 | assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!"); |
| 424 | return Cop.Val; |
| 425 | } |
| 426 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 427 | StringRef getToken() const { |
| 428 | assert(Kind == Token && "Invalid access!"); |
| 429 | return StringRef(Tok.Data, Tok.Length); |
| 430 | } |
| 431 | |
| 432 | unsigned getReg() const { |
Benjamin Kramer | 6aa4943 | 2010-12-07 15:50:35 +0000 | [diff] [blame] | 433 | assert((Kind == Register || Kind == CCOut) && "Invalid access!"); |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 434 | return Reg.RegNum; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 435 | } |
| 436 | |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 437 | const SmallVectorImpl<unsigned> &getRegList() const { |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 438 | assert((Kind == RegisterList || Kind == DPRRegisterList || |
| 439 | Kind == SPRRegisterList) && "Invalid access!"); |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 440 | return Registers; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 441 | } |
| 442 | |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 443 | const MCExpr *getImm() const { |
| 444 | assert(Kind == Immediate && "Invalid access!"); |
| 445 | return Imm.Val; |
| 446 | } |
| 447 | |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 448 | ARM_MB::MemBOpt getMemBarrierOpt() const { |
| 449 | assert(Kind == MemBarrierOpt && "Invalid access!"); |
| 450 | return MBOpt.Val; |
| 451 | } |
| 452 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 453 | ARM_PROC::IFlags getProcIFlags() const { |
| 454 | assert(Kind == ProcIFlags && "Invalid access!"); |
| 455 | return IFlags.Val; |
| 456 | } |
| 457 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 458 | unsigned getMSRMask() const { |
| 459 | assert(Kind == MSRMask && "Invalid access!"); |
| 460 | return MMask.Val; |
| 461 | } |
| 462 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 463 | bool isCoprocNum() const { return Kind == CoprocNum; } |
| 464 | bool isCoprocReg() const { return Kind == CoprocReg; } |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 465 | bool isCondCode() const { return Kind == CondCode; } |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 466 | bool isCCOut() const { return Kind == CCOut; } |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 467 | bool isITMask() const { return Kind == ITCondMask; } |
| 468 | bool isITCondCode() const { return Kind == CondCode; } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 469 | bool isImm() const { return Kind == Immediate; } |
Jim Grosbach | a77295d | 2011-09-08 22:07:06 +0000 | [diff] [blame] | 470 | bool isImm8s4() const { |
| 471 | if (Kind != Immediate) |
| 472 | return false; |
| 473 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 474 | if (!CE) return false; |
| 475 | int64_t Value = CE->getValue(); |
| 476 | return ((Value & 3) == 0) && Value >= -1020 && Value <= 1020; |
| 477 | } |
Jim Grosbach | 72f39f8 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 478 | bool isImm0_1020s4() const { |
| 479 | if (Kind != Immediate) |
| 480 | return false; |
| 481 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 482 | if (!CE) return false; |
| 483 | int64_t Value = CE->getValue(); |
| 484 | return ((Value & 3) == 0) && Value >= 0 && Value <= 1020; |
| 485 | } |
| 486 | bool isImm0_508s4() const { |
| 487 | if (Kind != Immediate) |
| 488 | return false; |
| 489 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 490 | if (!CE) return false; |
| 491 | int64_t Value = CE->getValue(); |
| 492 | return ((Value & 3) == 0) && Value >= 0 && Value <= 508; |
| 493 | } |
Jim Grosbach | 6b8f1e3 | 2011-06-27 23:54:06 +0000 | [diff] [blame] | 494 | bool isImm0_255() const { |
| 495 | if (Kind != Immediate) |
| 496 | return false; |
| 497 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 498 | if (!CE) return false; |
| 499 | int64_t Value = CE->getValue(); |
| 500 | return Value >= 0 && Value < 256; |
| 501 | } |
Jim Grosbach | 83ab070 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 502 | bool isImm0_7() const { |
| 503 | if (Kind != Immediate) |
| 504 | return false; |
| 505 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 506 | if (!CE) return false; |
| 507 | int64_t Value = CE->getValue(); |
| 508 | return Value >= 0 && Value < 8; |
| 509 | } |
| 510 | bool isImm0_15() const { |
| 511 | if (Kind != Immediate) |
| 512 | return false; |
| 513 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 514 | if (!CE) return false; |
| 515 | int64_t Value = CE->getValue(); |
| 516 | return Value >= 0 && Value < 16; |
| 517 | } |
Jim Grosbach | 7c6e42e | 2011-07-21 23:26:25 +0000 | [diff] [blame] | 518 | bool isImm0_31() const { |
| 519 | if (Kind != Immediate) |
| 520 | return false; |
| 521 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 522 | if (!CE) return false; |
| 523 | int64_t Value = CE->getValue(); |
| 524 | return Value >= 0 && Value < 32; |
| 525 | } |
Jim Grosbach | f494335 | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 526 | bool isImm1_16() const { |
| 527 | if (Kind != Immediate) |
| 528 | return false; |
| 529 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 530 | if (!CE) return false; |
| 531 | int64_t Value = CE->getValue(); |
| 532 | return Value > 0 && Value < 17; |
| 533 | } |
Jim Grosbach | 4a5ffb3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 534 | bool isImm1_32() const { |
| 535 | if (Kind != Immediate) |
| 536 | return false; |
| 537 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 538 | if (!CE) return false; |
| 539 | int64_t Value = CE->getValue(); |
| 540 | return Value > 0 && Value < 33; |
| 541 | } |
Jim Grosbach | fff76ee | 2011-07-13 20:10:10 +0000 | [diff] [blame] | 542 | bool isImm0_65535() const { |
| 543 | if (Kind != Immediate) |
| 544 | return false; |
| 545 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 546 | if (!CE) return false; |
| 547 | int64_t Value = CE->getValue(); |
| 548 | return Value >= 0 && Value < 65536; |
| 549 | } |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 550 | bool isImm0_65535Expr() const { |
| 551 | if (Kind != Immediate) |
| 552 | return false; |
| 553 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 554 | // If it's not a constant expression, it'll generate a fixup and be |
| 555 | // handled later. |
| 556 | if (!CE) return true; |
| 557 | int64_t Value = CE->getValue(); |
| 558 | return Value >= 0 && Value < 65536; |
| 559 | } |
Jim Grosbach | ed83848 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 560 | bool isImm24bit() const { |
| 561 | if (Kind != Immediate) |
| 562 | return false; |
| 563 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 564 | if (!CE) return false; |
| 565 | int64_t Value = CE->getValue(); |
| 566 | return Value >= 0 && Value <= 0xffffff; |
| 567 | } |
Jim Grosbach | 70939ee | 2011-08-17 21:51:27 +0000 | [diff] [blame] | 568 | bool isImmThumbSR() const { |
| 569 | if (Kind != Immediate) |
| 570 | return false; |
| 571 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 572 | if (!CE) return false; |
| 573 | int64_t Value = CE->getValue(); |
| 574 | return Value > 0 && Value < 33; |
| 575 | } |
Jim Grosbach | f6c0525 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 576 | bool isPKHLSLImm() const { |
| 577 | if (Kind != Immediate) |
| 578 | return false; |
| 579 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 580 | if (!CE) return false; |
| 581 | int64_t Value = CE->getValue(); |
| 582 | return Value >= 0 && Value < 32; |
| 583 | } |
| 584 | bool isPKHASRImm() const { |
| 585 | if (Kind != Immediate) |
| 586 | return false; |
| 587 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 588 | if (!CE) return false; |
| 589 | int64_t Value = CE->getValue(); |
| 590 | return Value > 0 && Value <= 32; |
| 591 | } |
Jim Grosbach | 6bc1dbc | 2011-07-19 16:50:30 +0000 | [diff] [blame] | 592 | bool isARMSOImm() const { |
| 593 | if (Kind != Immediate) |
| 594 | return false; |
| 595 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 596 | if (!CE) return false; |
| 597 | int64_t Value = CE->getValue(); |
| 598 | return ARM_AM::getSOImmVal(Value) != -1; |
| 599 | } |
Jim Grosbach | 6b8f1e3 | 2011-06-27 23:54:06 +0000 | [diff] [blame] | 600 | bool isT2SOImm() const { |
| 601 | if (Kind != Immediate) |
| 602 | return false; |
| 603 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 604 | if (!CE) return false; |
| 605 | int64_t Value = CE->getValue(); |
| 606 | return ARM_AM::getT2SOImmVal(Value) != -1; |
| 607 | } |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 608 | bool isSetEndImm() const { |
| 609 | if (Kind != Immediate) |
| 610 | return false; |
| 611 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 612 | if (!CE) return false; |
| 613 | int64_t Value = CE->getValue(); |
| 614 | return Value == 1 || Value == 0; |
| 615 | } |
Bill Wendling | b32e784 | 2010-11-08 00:32:40 +0000 | [diff] [blame] | 616 | bool isReg() const { return Kind == Register; } |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 617 | bool isRegList() const { return Kind == RegisterList; } |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 618 | bool isDPRRegList() const { return Kind == DPRRegisterList; } |
| 619 | bool isSPRRegList() const { return Kind == SPRRegisterList; } |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 620 | bool isToken() const { return Kind == Token; } |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 621 | bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; } |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 622 | bool isMemory() const { return Kind == Memory; } |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 623 | bool isShifterImm() const { return Kind == ShifterImmediate; } |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 624 | bool isRegShiftedReg() const { return Kind == ShiftedRegister; } |
| 625 | bool isRegShiftedImm() const { return Kind == ShiftedImmediate; } |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 626 | bool isRotImm() const { return Kind == RotateImmediate; } |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 627 | bool isBitfield() const { return Kind == BitfieldDescriptor; } |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 628 | bool isPostIdxRegShifted() const { return Kind == PostIndexRegister; } |
| 629 | bool isPostIdxReg() const { |
| 630 | return Kind == PostIndexRegister && PostIdxReg.ShiftTy == ARM_AM::no_shift; |
| 631 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 632 | bool isMemNoOffset() const { |
| 633 | if (Kind != Memory) |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 634 | return false; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 635 | // No offset of any kind. |
| 636 | return Mem.OffsetRegNum == 0 && Mem.OffsetImm == 0; |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 637 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 638 | bool isAddrMode2() const { |
| 639 | if (Kind != Memory) |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 640 | return false; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 641 | // Check for register offset. |
| 642 | if (Mem.OffsetRegNum) return true; |
| 643 | // Immediate offset in range [-4095, 4095]. |
| 644 | if (!Mem.OffsetImm) return true; |
| 645 | int64_t Val = Mem.OffsetImm->getValue(); |
| 646 | return Val > -4096 && Val < 4096; |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 647 | } |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 648 | bool isAM2OffsetImm() const { |
| 649 | if (Kind != Immediate) |
| 650 | return false; |
| 651 | // Immediate offset in range [-4095, 4095]. |
| 652 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 653 | if (!CE) return false; |
| 654 | int64_t Val = CE->getValue(); |
| 655 | return Val > -4096 && Val < 4096; |
| 656 | } |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 657 | bool isAddrMode3() const { |
| 658 | if (Kind != Memory) |
| 659 | return false; |
| 660 | // No shifts are legal for AM3. |
| 661 | if (Mem.ShiftType != ARM_AM::no_shift) return false; |
| 662 | // Check for register offset. |
| 663 | if (Mem.OffsetRegNum) return true; |
| 664 | // Immediate offset in range [-255, 255]. |
| 665 | if (!Mem.OffsetImm) return true; |
| 666 | int64_t Val = Mem.OffsetImm->getValue(); |
| 667 | return Val > -256 && Val < 256; |
| 668 | } |
| 669 | bool isAM3Offset() const { |
| 670 | if (Kind != Immediate && Kind != PostIndexRegister) |
| 671 | return false; |
| 672 | if (Kind == PostIndexRegister) |
| 673 | return PostIdxReg.ShiftTy == ARM_AM::no_shift; |
| 674 | // Immediate offset in range [-255, 255]. |
| 675 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 676 | if (!CE) return false; |
| 677 | int64_t Val = CE->getValue(); |
Jim Grosbach | 251bf25 | 2011-08-10 21:56:18 +0000 | [diff] [blame] | 678 | // Special case, #-0 is INT32_MIN. |
| 679 | return (Val > -256 && Val < 256) || Val == INT32_MIN; |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 680 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 681 | bool isAddrMode5() const { |
| 682 | if (Kind != Memory) |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 683 | return false; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 684 | // Check for register offset. |
| 685 | if (Mem.OffsetRegNum) return false; |
| 686 | // Immediate offset in range [-1020, 1020] and a multiple of 4. |
| 687 | if (!Mem.OffsetImm) return true; |
| 688 | int64_t Val = Mem.OffsetImm->getValue(); |
Owen Anderson | 0da10cf | 2011-08-29 19:36:44 +0000 | [diff] [blame] | 689 | return (Val >= -1020 && Val <= 1020 && ((Val & 3) == 0)) || |
| 690 | Val == INT32_MIN; |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 691 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 692 | bool isMemRegOffset() const { |
| 693 | if (Kind != Memory || !Mem.OffsetRegNum) |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 694 | return false; |
Daniel Dunbar | d3df5f3 | 2011-01-18 05:34:11 +0000 | [diff] [blame] | 695 | return true; |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 696 | } |
Jim Grosbach | ab899c1 | 2011-09-07 23:10:15 +0000 | [diff] [blame] | 697 | bool isT2MemRegOffset() const { |
| 698 | if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative) |
| 699 | return false; |
| 700 | // Only lsl #{0, 1, 2, 3} allowed. |
| 701 | if (Mem.ShiftType == ARM_AM::no_shift) |
| 702 | return true; |
| 703 | if (Mem.ShiftType != ARM_AM::lsl || Mem.ShiftImm > 3) |
| 704 | return false; |
| 705 | return true; |
| 706 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 707 | bool isMemThumbRR() const { |
| 708 | // Thumb reg+reg addressing is simple. Just two registers, a base and |
| 709 | // an offset. No shifts, negations or any other complicating factors. |
| 710 | if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative || |
| 711 | Mem.ShiftType != ARM_AM::no_shift) |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 712 | return false; |
Jim Grosbach | 60f91a3 | 2011-08-19 17:55:24 +0000 | [diff] [blame] | 713 | return isARMLowRegister(Mem.BaseRegNum) && |
| 714 | (!Mem.OffsetRegNum || isARMLowRegister(Mem.OffsetRegNum)); |
| 715 | } |
| 716 | bool isMemThumbRIs4() const { |
| 717 | if (Kind != Memory || Mem.OffsetRegNum != 0 || |
| 718 | !isARMLowRegister(Mem.BaseRegNum)) |
| 719 | return false; |
| 720 | // Immediate offset, multiple of 4 in range [0, 124]. |
| 721 | if (!Mem.OffsetImm) return true; |
| 722 | int64_t Val = Mem.OffsetImm->getValue(); |
Jim Grosbach | ecd8589 | 2011-08-19 18:13:48 +0000 | [diff] [blame] | 723 | return Val >= 0 && Val <= 124 && (Val % 4) == 0; |
| 724 | } |
Jim Grosbach | 3846630 | 2011-08-19 18:55:51 +0000 | [diff] [blame] | 725 | bool isMemThumbRIs2() const { |
| 726 | if (Kind != Memory || Mem.OffsetRegNum != 0 || |
| 727 | !isARMLowRegister(Mem.BaseRegNum)) |
| 728 | return false; |
| 729 | // Immediate offset, multiple of 4 in range [0, 62]. |
| 730 | if (!Mem.OffsetImm) return true; |
| 731 | int64_t Val = Mem.OffsetImm->getValue(); |
| 732 | return Val >= 0 && Val <= 62 && (Val % 2) == 0; |
| 733 | } |
Jim Grosbach | 48ff5ff | 2011-08-19 18:49:59 +0000 | [diff] [blame] | 734 | bool isMemThumbRIs1() const { |
| 735 | if (Kind != Memory || Mem.OffsetRegNum != 0 || |
| 736 | !isARMLowRegister(Mem.BaseRegNum)) |
| 737 | return false; |
| 738 | // Immediate offset in range [0, 31]. |
| 739 | if (!Mem.OffsetImm) return true; |
| 740 | int64_t Val = Mem.OffsetImm->getValue(); |
| 741 | return Val >= 0 && Val <= 31; |
| 742 | } |
Jim Grosbach | ecd8589 | 2011-08-19 18:13:48 +0000 | [diff] [blame] | 743 | bool isMemThumbSPI() const { |
| 744 | if (Kind != Memory || Mem.OffsetRegNum != 0 || Mem.BaseRegNum != ARM::SP) |
| 745 | return false; |
| 746 | // Immediate offset, multiple of 4 in range [0, 1020]. |
| 747 | if (!Mem.OffsetImm) return true; |
| 748 | int64_t Val = Mem.OffsetImm->getValue(); |
| 749 | return Val >= 0 && Val <= 1020 && (Val % 4) == 0; |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 750 | } |
Jim Grosbach | a77295d | 2011-09-08 22:07:06 +0000 | [diff] [blame] | 751 | bool isMemImm8s4Offset() const { |
| 752 | if (Kind != Memory || Mem.OffsetRegNum != 0) |
| 753 | return false; |
| 754 | // Immediate offset a multiple of 4 in range [-1020, 1020]. |
| 755 | if (!Mem.OffsetImm) return true; |
| 756 | int64_t Val = Mem.OffsetImm->getValue(); |
| 757 | return Val >= -1020 && Val <= 1020 && (Val & 3) == 0; |
| 758 | } |
Jim Grosbach | b6aed50 | 2011-09-09 18:37:27 +0000 | [diff] [blame] | 759 | bool isMemImm0_1020s4Offset() const { |
| 760 | if (Kind != Memory || Mem.OffsetRegNum != 0) |
| 761 | return false; |
| 762 | // Immediate offset a multiple of 4 in range [0, 1020]. |
| 763 | if (!Mem.OffsetImm) return true; |
| 764 | int64_t Val = Mem.OffsetImm->getValue(); |
| 765 | return Val >= 0 && Val <= 1020 && (Val & 3) == 0; |
| 766 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 767 | bool isMemImm8Offset() const { |
| 768 | if (Kind != Memory || Mem.OffsetRegNum != 0) |
| 769 | return false; |
| 770 | // Immediate offset in range [-255, 255]. |
| 771 | if (!Mem.OffsetImm) return true; |
| 772 | int64_t Val = Mem.OffsetImm->getValue(); |
| 773 | return Val > -256 && Val < 256; |
| 774 | } |
Jim Grosbach | f0eee6e | 2011-09-07 23:39:14 +0000 | [diff] [blame] | 775 | bool isMemPosImm8Offset() const { |
| 776 | if (Kind != Memory || Mem.OffsetRegNum != 0) |
| 777 | return false; |
| 778 | // Immediate offset in range [0, 255]. |
| 779 | if (!Mem.OffsetImm) return true; |
| 780 | int64_t Val = Mem.OffsetImm->getValue(); |
| 781 | return Val >= 0 && Val < 256; |
| 782 | } |
Jim Grosbach | a8307dd | 2011-09-07 20:58:57 +0000 | [diff] [blame] | 783 | bool isMemNegImm8Offset() const { |
| 784 | if (Kind != Memory || Mem.OffsetRegNum != 0) |
| 785 | return false; |
| 786 | // Immediate offset in range [-255, -1]. |
| 787 | if (!Mem.OffsetImm) return true; |
| 788 | int64_t Val = Mem.OffsetImm->getValue(); |
| 789 | return Val > -256 && Val < 0; |
| 790 | } |
| 791 | bool isMemUImm12Offset() const { |
| 792 | // If we have an immediate that's not a constant, treat it as a label |
| 793 | // reference needing a fixup. If it is a constant, it's something else |
| 794 | // and we reject it. |
| 795 | if (Kind == Immediate && !isa<MCConstantExpr>(getImm())) |
| 796 | return true; |
| 797 | |
| 798 | if (Kind != Memory || Mem.OffsetRegNum != 0) |
| 799 | return false; |
| 800 | // Immediate offset in range [0, 4095]. |
| 801 | if (!Mem.OffsetImm) return true; |
| 802 | int64_t Val = Mem.OffsetImm->getValue(); |
| 803 | return (Val >= 0 && Val < 4096); |
| 804 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 805 | bool isMemImm12Offset() const { |
Jim Grosbach | 09176e1 | 2011-08-08 20:59:31 +0000 | [diff] [blame] | 806 | // If we have an immediate that's not a constant, treat it as a label |
| 807 | // reference needing a fixup. If it is a constant, it's something else |
| 808 | // and we reject it. |
| 809 | if (Kind == Immediate && !isa<MCConstantExpr>(getImm())) |
| 810 | return true; |
| 811 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 812 | if (Kind != Memory || Mem.OffsetRegNum != 0) |
| 813 | return false; |
| 814 | // Immediate offset in range [-4095, 4095]. |
| 815 | if (!Mem.OffsetImm) return true; |
| 816 | int64_t Val = Mem.OffsetImm->getValue(); |
Owen Anderson | 0da10cf | 2011-08-29 19:36:44 +0000 | [diff] [blame] | 817 | return (Val > -4096 && Val < 4096) || (Val == INT32_MIN); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 818 | } |
| 819 | bool isPostIdxImm8() const { |
| 820 | if (Kind != Immediate) |
| 821 | return false; |
| 822 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 823 | if (!CE) return false; |
| 824 | int64_t Val = CE->getValue(); |
Owen Anderson | 63553c7 | 2011-08-29 17:17:09 +0000 | [diff] [blame] | 825 | return (Val > -256 && Val < 256) || (Val == INT32_MIN); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 826 | } |
| 827 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 828 | bool isMSRMask() const { return Kind == MSRMask; } |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 829 | bool isProcIFlags() const { return Kind == ProcIFlags; } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 830 | |
| 831 | void addExpr(MCInst &Inst, const MCExpr *Expr) const { |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 832 | // Add as immediates when possible. Null MCExpr = 0. |
| 833 | if (Expr == 0) |
| 834 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 835 | else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr)) |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 836 | Inst.addOperand(MCOperand::CreateImm(CE->getValue())); |
| 837 | else |
| 838 | Inst.addOperand(MCOperand::CreateExpr(Expr)); |
| 839 | } |
| 840 | |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 841 | void addCondCodeOperands(MCInst &Inst, unsigned N) const { |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 842 | assert(N == 2 && "Invalid number of operands!"); |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 843 | Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode()))); |
Jim Grosbach | 04f7494 | 2010-12-06 18:30:57 +0000 | [diff] [blame] | 844 | unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR; |
| 845 | Inst.addOperand(MCOperand::CreateReg(RegNum)); |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 846 | } |
| 847 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 848 | void addCoprocNumOperands(MCInst &Inst, unsigned N) const { |
| 849 | assert(N == 1 && "Invalid number of operands!"); |
| 850 | Inst.addOperand(MCOperand::CreateImm(getCoproc())); |
| 851 | } |
| 852 | |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 853 | void addITMaskOperands(MCInst &Inst, unsigned N) const { |
| 854 | assert(N == 1 && "Invalid number of operands!"); |
| 855 | Inst.addOperand(MCOperand::CreateImm(ITMask.Mask)); |
| 856 | } |
| 857 | |
| 858 | void addITCondCodeOperands(MCInst &Inst, unsigned N) const { |
| 859 | assert(N == 1 && "Invalid number of operands!"); |
| 860 | Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode()))); |
| 861 | } |
| 862 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 863 | void addCoprocRegOperands(MCInst &Inst, unsigned N) const { |
| 864 | assert(N == 1 && "Invalid number of operands!"); |
| 865 | Inst.addOperand(MCOperand::CreateImm(getCoproc())); |
| 866 | } |
| 867 | |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 868 | void addCCOutOperands(MCInst &Inst, unsigned N) const { |
| 869 | assert(N == 1 && "Invalid number of operands!"); |
| 870 | Inst.addOperand(MCOperand::CreateReg(getReg())); |
| 871 | } |
| 872 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 873 | void addRegOperands(MCInst &Inst, unsigned N) const { |
| 874 | assert(N == 1 && "Invalid number of operands!"); |
| 875 | Inst.addOperand(MCOperand::CreateReg(getReg())); |
| 876 | } |
| 877 | |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 878 | void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const { |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 879 | assert(N == 3 && "Invalid number of operands!"); |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 880 | assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!"); |
| 881 | Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg)); |
| 882 | Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg)); |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 883 | Inst.addOperand(MCOperand::CreateImm( |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 884 | ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm))); |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 885 | } |
| 886 | |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 887 | void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const { |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 888 | assert(N == 2 && "Invalid number of operands!"); |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 889 | assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!"); |
| 890 | Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg)); |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 891 | Inst.addOperand(MCOperand::CreateImm( |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 892 | ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm))); |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 893 | } |
| 894 | |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 895 | void addShifterImmOperands(MCInst &Inst, unsigned N) const { |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 896 | assert(N == 1 && "Invalid number of operands!"); |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 897 | Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) | |
| 898 | ShifterImm.Imm)); |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 899 | } |
| 900 | |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 901 | void addRegListOperands(MCInst &Inst, unsigned N) const { |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 902 | assert(N == 1 && "Invalid number of operands!"); |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 903 | const SmallVectorImpl<unsigned> &RegList = getRegList(); |
| 904 | for (SmallVectorImpl<unsigned>::const_iterator |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 905 | I = RegList.begin(), E = RegList.end(); I != E; ++I) |
| 906 | Inst.addOperand(MCOperand::CreateReg(*I)); |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 907 | } |
| 908 | |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 909 | void addDPRRegListOperands(MCInst &Inst, unsigned N) const { |
| 910 | addRegListOperands(Inst, N); |
| 911 | } |
| 912 | |
| 913 | void addSPRRegListOperands(MCInst &Inst, unsigned N) const { |
| 914 | addRegListOperands(Inst, N); |
| 915 | } |
| 916 | |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 917 | void addRotImmOperands(MCInst &Inst, unsigned N) const { |
| 918 | assert(N == 1 && "Invalid number of operands!"); |
| 919 | // Encoded as val>>3. The printer handles display as 8, 16, 24. |
| 920 | Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3)); |
| 921 | } |
| 922 | |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 923 | void addBitfieldOperands(MCInst &Inst, unsigned N) const { |
| 924 | assert(N == 1 && "Invalid number of operands!"); |
| 925 | // Munge the lsb/width into a bitfield mask. |
| 926 | unsigned lsb = Bitfield.LSB; |
| 927 | unsigned width = Bitfield.Width; |
| 928 | // Make a 32-bit mask w/ the referenced bits clear and all other bits set. |
| 929 | uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >> |
| 930 | (32 - (lsb + width))); |
| 931 | Inst.addOperand(MCOperand::CreateImm(Mask)); |
| 932 | } |
| 933 | |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 934 | void addImmOperands(MCInst &Inst, unsigned N) const { |
| 935 | assert(N == 1 && "Invalid number of operands!"); |
| 936 | addExpr(Inst, getImm()); |
| 937 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 938 | |
Jim Grosbach | a77295d | 2011-09-08 22:07:06 +0000 | [diff] [blame] | 939 | void addImm8s4Operands(MCInst &Inst, unsigned N) const { |
| 940 | assert(N == 1 && "Invalid number of operands!"); |
| 941 | // FIXME: We really want to scale the value here, but the LDRD/STRD |
| 942 | // instruction don't encode operands that way yet. |
| 943 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 944 | Inst.addOperand(MCOperand::CreateImm(CE->getValue())); |
| 945 | } |
| 946 | |
Jim Grosbach | 72f39f8 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 947 | void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const { |
| 948 | assert(N == 1 && "Invalid number of operands!"); |
| 949 | // The immediate is scaled by four in the encoding and is stored |
| 950 | // in the MCInst as such. Lop off the low two bits here. |
| 951 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 952 | Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4)); |
| 953 | } |
| 954 | |
| 955 | void addImm0_508s4Operands(MCInst &Inst, unsigned N) const { |
| 956 | assert(N == 1 && "Invalid number of operands!"); |
| 957 | // The immediate is scaled by four in the encoding and is stored |
| 958 | // in the MCInst as such. Lop off the low two bits here. |
| 959 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 960 | Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4)); |
| 961 | } |
| 962 | |
Jim Grosbach | 6b8f1e3 | 2011-06-27 23:54:06 +0000 | [diff] [blame] | 963 | void addImm0_255Operands(MCInst &Inst, unsigned N) const { |
| 964 | assert(N == 1 && "Invalid number of operands!"); |
| 965 | addExpr(Inst, getImm()); |
| 966 | } |
| 967 | |
Jim Grosbach | 83ab070 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 968 | void addImm0_7Operands(MCInst &Inst, unsigned N) const { |
| 969 | assert(N == 1 && "Invalid number of operands!"); |
| 970 | addExpr(Inst, getImm()); |
| 971 | } |
| 972 | |
| 973 | void addImm0_15Operands(MCInst &Inst, unsigned N) const { |
| 974 | assert(N == 1 && "Invalid number of operands!"); |
| 975 | addExpr(Inst, getImm()); |
| 976 | } |
| 977 | |
Jim Grosbach | 7c6e42e | 2011-07-21 23:26:25 +0000 | [diff] [blame] | 978 | void addImm0_31Operands(MCInst &Inst, unsigned N) const { |
| 979 | assert(N == 1 && "Invalid number of operands!"); |
| 980 | addExpr(Inst, getImm()); |
| 981 | } |
| 982 | |
Jim Grosbach | f494335 | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 983 | void addImm1_16Operands(MCInst &Inst, unsigned N) const { |
| 984 | assert(N == 1 && "Invalid number of operands!"); |
| 985 | // The constant encodes as the immediate-1, and we store in the instruction |
| 986 | // the bits as encoded, so subtract off one here. |
| 987 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 988 | Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1)); |
| 989 | } |
| 990 | |
Jim Grosbach | 4a5ffb3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 991 | void addImm1_32Operands(MCInst &Inst, unsigned N) const { |
| 992 | assert(N == 1 && "Invalid number of operands!"); |
| 993 | // The constant encodes as the immediate-1, and we store in the instruction |
| 994 | // the bits as encoded, so subtract off one here. |
| 995 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 996 | Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1)); |
| 997 | } |
| 998 | |
Jim Grosbach | fff76ee | 2011-07-13 20:10:10 +0000 | [diff] [blame] | 999 | void addImm0_65535Operands(MCInst &Inst, unsigned N) const { |
| 1000 | assert(N == 1 && "Invalid number of operands!"); |
| 1001 | addExpr(Inst, getImm()); |
| 1002 | } |
| 1003 | |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 1004 | void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const { |
| 1005 | assert(N == 1 && "Invalid number of operands!"); |
| 1006 | addExpr(Inst, getImm()); |
| 1007 | } |
| 1008 | |
Jim Grosbach | ed83848 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 1009 | void addImm24bitOperands(MCInst &Inst, unsigned N) const { |
| 1010 | assert(N == 1 && "Invalid number of operands!"); |
| 1011 | addExpr(Inst, getImm()); |
| 1012 | } |
| 1013 | |
Jim Grosbach | 70939ee | 2011-08-17 21:51:27 +0000 | [diff] [blame] | 1014 | void addImmThumbSROperands(MCInst &Inst, unsigned N) const { |
| 1015 | assert(N == 1 && "Invalid number of operands!"); |
| 1016 | // The constant encodes as the immediate, except for 32, which encodes as |
| 1017 | // zero. |
| 1018 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 1019 | unsigned Imm = CE->getValue(); |
| 1020 | Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm))); |
| 1021 | } |
| 1022 | |
Jim Grosbach | f6c0525 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 1023 | void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const { |
| 1024 | assert(N == 1 && "Invalid number of operands!"); |
| 1025 | addExpr(Inst, getImm()); |
| 1026 | } |
| 1027 | |
| 1028 | void addPKHASRImmOperands(MCInst &Inst, unsigned N) const { |
| 1029 | assert(N == 1 && "Invalid number of operands!"); |
| 1030 | // An ASR value of 32 encodes as 0, so that's how we want to add it to |
| 1031 | // the instruction as well. |
| 1032 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 1033 | int Val = CE->getValue(); |
| 1034 | Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val)); |
| 1035 | } |
| 1036 | |
Jim Grosbach | 6bc1dbc | 2011-07-19 16:50:30 +0000 | [diff] [blame] | 1037 | void addARMSOImmOperands(MCInst &Inst, unsigned N) const { |
| 1038 | assert(N == 1 && "Invalid number of operands!"); |
| 1039 | addExpr(Inst, getImm()); |
| 1040 | } |
| 1041 | |
Jim Grosbach | 6b8f1e3 | 2011-06-27 23:54:06 +0000 | [diff] [blame] | 1042 | void addT2SOImmOperands(MCInst &Inst, unsigned N) const { |
| 1043 | assert(N == 1 && "Invalid number of operands!"); |
| 1044 | addExpr(Inst, getImm()); |
| 1045 | } |
| 1046 | |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 1047 | void addSetEndImmOperands(MCInst &Inst, unsigned N) const { |
| 1048 | assert(N == 1 && "Invalid number of operands!"); |
| 1049 | addExpr(Inst, getImm()); |
| 1050 | } |
| 1051 | |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1052 | void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const { |
| 1053 | assert(N == 1 && "Invalid number of operands!"); |
| 1054 | Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt()))); |
| 1055 | } |
| 1056 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1057 | void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const { |
| 1058 | assert(N == 1 && "Invalid number of operands!"); |
| 1059 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 1060 | } |
| 1061 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1062 | void addAddrMode2Operands(MCInst &Inst, unsigned N) const { |
| 1063 | assert(N == 3 && "Invalid number of operands!"); |
| 1064 | int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0; |
| 1065 | if (!Mem.OffsetRegNum) { |
| 1066 | ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add; |
| 1067 | // Special case for #-0 |
| 1068 | if (Val == INT32_MIN) Val = 0; |
| 1069 | if (Val < 0) Val = -Val; |
| 1070 | Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift); |
| 1071 | } else { |
| 1072 | // For register offset, we encode the shift type and negation flag |
| 1073 | // here. |
| 1074 | Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, |
Jim Grosbach | dd32ba3 | 2011-08-11 22:05:09 +0000 | [diff] [blame] | 1075 | Mem.ShiftImm, Mem.ShiftType); |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1076 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1077 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1078 | Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum)); |
| 1079 | Inst.addOperand(MCOperand::CreateImm(Val)); |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1080 | } |
| 1081 | |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 1082 | void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const { |
| 1083 | assert(N == 2 && "Invalid number of operands!"); |
| 1084 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 1085 | assert(CE && "non-constant AM2OffsetImm operand!"); |
| 1086 | int32_t Val = CE->getValue(); |
| 1087 | ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add; |
| 1088 | // Special case for #-0 |
| 1089 | if (Val == INT32_MIN) Val = 0; |
| 1090 | if (Val < 0) Val = -Val; |
| 1091 | Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift); |
| 1092 | Inst.addOperand(MCOperand::CreateReg(0)); |
| 1093 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 1094 | } |
| 1095 | |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 1096 | void addAddrMode3Operands(MCInst &Inst, unsigned N) const { |
| 1097 | assert(N == 3 && "Invalid number of operands!"); |
| 1098 | int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0; |
| 1099 | if (!Mem.OffsetRegNum) { |
| 1100 | ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add; |
| 1101 | // Special case for #-0 |
| 1102 | if (Val == INT32_MIN) Val = 0; |
| 1103 | if (Val < 0) Val = -Val; |
| 1104 | Val = ARM_AM::getAM3Opc(AddSub, Val); |
| 1105 | } else { |
| 1106 | // For register offset, we encode the shift type and negation flag |
| 1107 | // here. |
| 1108 | Val = ARM_AM::getAM3Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, 0); |
| 1109 | } |
| 1110 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1111 | Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum)); |
| 1112 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 1113 | } |
| 1114 | |
| 1115 | void addAM3OffsetOperands(MCInst &Inst, unsigned N) const { |
| 1116 | assert(N == 2 && "Invalid number of operands!"); |
| 1117 | if (Kind == PostIndexRegister) { |
| 1118 | int32_t Val = |
| 1119 | ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0); |
| 1120 | Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum)); |
| 1121 | Inst.addOperand(MCOperand::CreateImm(Val)); |
Jim Grosbach | 251bf25 | 2011-08-10 21:56:18 +0000 | [diff] [blame] | 1122 | return; |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 1123 | } |
| 1124 | |
| 1125 | // Constant offset. |
| 1126 | const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm()); |
| 1127 | int32_t Val = CE->getValue(); |
| 1128 | ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add; |
| 1129 | // Special case for #-0 |
| 1130 | if (Val == INT32_MIN) Val = 0; |
| 1131 | if (Val < 0) Val = -Val; |
Jim Grosbach | 251bf25 | 2011-08-10 21:56:18 +0000 | [diff] [blame] | 1132 | Val = ARM_AM::getAM3Opc(AddSub, Val); |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 1133 | Inst.addOperand(MCOperand::CreateReg(0)); |
| 1134 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 1135 | } |
| 1136 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1137 | void addAddrMode5Operands(MCInst &Inst, unsigned N) const { |
| 1138 | assert(N == 2 && "Invalid number of operands!"); |
| 1139 | // The lower two bits are always zero and as such are not encoded. |
| 1140 | int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0; |
| 1141 | ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add; |
| 1142 | // Special case for #-0 |
| 1143 | if (Val == INT32_MIN) Val = 0; |
| 1144 | if (Val < 0) Val = -Val; |
| 1145 | Val = ARM_AM::getAM5Opc(AddSub, Val); |
| 1146 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1147 | Inst.addOperand(MCOperand::CreateImm(Val)); |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 1148 | } |
| 1149 | |
Jim Grosbach | a77295d | 2011-09-08 22:07:06 +0000 | [diff] [blame] | 1150 | void addMemImm8s4OffsetOperands(MCInst &Inst, unsigned N) const { |
| 1151 | assert(N == 2 && "Invalid number of operands!"); |
| 1152 | int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0; |
| 1153 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1154 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 1155 | } |
| 1156 | |
Jim Grosbach | b6aed50 | 2011-09-09 18:37:27 +0000 | [diff] [blame] | 1157 | void addMemImm0_1020s4OffsetOperands(MCInst &Inst, unsigned N) const { |
| 1158 | assert(N == 2 && "Invalid number of operands!"); |
| 1159 | // The lower two bits are always zero and as such are not encoded. |
| 1160 | int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0; |
| 1161 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1162 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 1163 | } |
| 1164 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1165 | void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const { |
| 1166 | assert(N == 2 && "Invalid number of operands!"); |
| 1167 | int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0; |
| 1168 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1169 | Inst.addOperand(MCOperand::CreateImm(Val)); |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 1170 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 1171 | |
Jim Grosbach | f0eee6e | 2011-09-07 23:39:14 +0000 | [diff] [blame] | 1172 | void addMemPosImm8OffsetOperands(MCInst &Inst, unsigned N) const { |
| 1173 | addMemImm8OffsetOperands(Inst, N); |
| 1174 | } |
| 1175 | |
Jim Grosbach | a8307dd | 2011-09-07 20:58:57 +0000 | [diff] [blame] | 1176 | void addMemNegImm8OffsetOperands(MCInst &Inst, unsigned N) const { |
Jim Grosbach | f0eee6e | 2011-09-07 23:39:14 +0000 | [diff] [blame] | 1177 | addMemImm8OffsetOperands(Inst, N); |
Jim Grosbach | a8307dd | 2011-09-07 20:58:57 +0000 | [diff] [blame] | 1178 | } |
| 1179 | |
| 1180 | void addMemUImm12OffsetOperands(MCInst &Inst, unsigned N) const { |
| 1181 | assert(N == 2 && "Invalid number of operands!"); |
| 1182 | // If this is an immediate, it's a label reference. |
| 1183 | if (Kind == Immediate) { |
| 1184 | addExpr(Inst, getImm()); |
| 1185 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 1186 | return; |
| 1187 | } |
| 1188 | |
| 1189 | // Otherwise, it's a normal memory reg+offset. |
| 1190 | int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0; |
| 1191 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1192 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 1193 | } |
| 1194 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1195 | void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const { |
| 1196 | assert(N == 2 && "Invalid number of operands!"); |
Jim Grosbach | 09176e1 | 2011-08-08 20:59:31 +0000 | [diff] [blame] | 1197 | // If this is an immediate, it's a label reference. |
| 1198 | if (Kind == Immediate) { |
| 1199 | addExpr(Inst, getImm()); |
| 1200 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 1201 | return; |
| 1202 | } |
| 1203 | |
| 1204 | // Otherwise, it's a normal memory reg+offset. |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1205 | int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0; |
| 1206 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1207 | Inst.addOperand(MCOperand::CreateImm(Val)); |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1208 | } |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 1209 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1210 | void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const { |
| 1211 | assert(N == 3 && "Invalid number of operands!"); |
| 1212 | unsigned Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, |
Jim Grosbach | 0d6fac3 | 2011-08-05 22:03:36 +0000 | [diff] [blame] | 1213 | Mem.ShiftImm, Mem.ShiftType); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1214 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1215 | Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum)); |
| 1216 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 1217 | } |
| 1218 | |
Jim Grosbach | ab899c1 | 2011-09-07 23:10:15 +0000 | [diff] [blame] | 1219 | void addT2MemRegOffsetOperands(MCInst &Inst, unsigned N) const { |
| 1220 | assert(N == 3 && "Invalid number of operands!"); |
| 1221 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1222 | Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum)); |
| 1223 | Inst.addOperand(MCOperand::CreateImm(Mem.ShiftImm)); |
| 1224 | } |
| 1225 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1226 | void addMemThumbRROperands(MCInst &Inst, unsigned N) const { |
| 1227 | assert(N == 2 && "Invalid number of operands!"); |
| 1228 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1229 | Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum)); |
| 1230 | } |
| 1231 | |
Jim Grosbach | 60f91a3 | 2011-08-19 17:55:24 +0000 | [diff] [blame] | 1232 | void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const { |
| 1233 | assert(N == 2 && "Invalid number of operands!"); |
| 1234 | int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0; |
| 1235 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1236 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 1237 | } |
| 1238 | |
Jim Grosbach | 3846630 | 2011-08-19 18:55:51 +0000 | [diff] [blame] | 1239 | void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const { |
| 1240 | assert(N == 2 && "Invalid number of operands!"); |
| 1241 | int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 2) : 0; |
| 1242 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1243 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 1244 | } |
| 1245 | |
Jim Grosbach | 48ff5ff | 2011-08-19 18:49:59 +0000 | [diff] [blame] | 1246 | void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const { |
| 1247 | assert(N == 2 && "Invalid number of operands!"); |
| 1248 | int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue()) : 0; |
| 1249 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1250 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 1251 | } |
| 1252 | |
Jim Grosbach | ecd8589 | 2011-08-19 18:13:48 +0000 | [diff] [blame] | 1253 | void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const { |
| 1254 | assert(N == 2 && "Invalid number of operands!"); |
| 1255 | int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0; |
| 1256 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1257 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 1258 | } |
| 1259 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1260 | void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const { |
| 1261 | assert(N == 1 && "Invalid number of operands!"); |
| 1262 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 1263 | assert(CE && "non-constant post-idx-imm8 operand!"); |
| 1264 | int Imm = CE->getValue(); |
| 1265 | bool isAdd = Imm >= 0; |
Owen Anderson | 63553c7 | 2011-08-29 17:17:09 +0000 | [diff] [blame] | 1266 | if (Imm == INT32_MIN) Imm = 0; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1267 | Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8; |
| 1268 | Inst.addOperand(MCOperand::CreateImm(Imm)); |
| 1269 | } |
| 1270 | |
| 1271 | void addPostIdxRegOperands(MCInst &Inst, unsigned N) const { |
| 1272 | assert(N == 2 && "Invalid number of operands!"); |
| 1273 | Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum)); |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 1274 | Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd)); |
| 1275 | } |
| 1276 | |
| 1277 | void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const { |
| 1278 | assert(N == 2 && "Invalid number of operands!"); |
| 1279 | Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum)); |
| 1280 | // The sign, shift type, and shift amount are encoded in a single operand |
| 1281 | // using the AM2 encoding helpers. |
| 1282 | ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub; |
| 1283 | unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm, |
| 1284 | PostIdxReg.ShiftTy); |
| 1285 | Inst.addOperand(MCOperand::CreateImm(Imm)); |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 1286 | } |
| 1287 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1288 | void addMSRMaskOperands(MCInst &Inst, unsigned N) const { |
| 1289 | assert(N == 1 && "Invalid number of operands!"); |
| 1290 | Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask()))); |
| 1291 | } |
| 1292 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1293 | void addProcIFlagsOperands(MCInst &Inst, unsigned N) const { |
| 1294 | assert(N == 1 && "Invalid number of operands!"); |
| 1295 | Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags()))); |
| 1296 | } |
| 1297 | |
Jim Grosbach | b7f689b | 2011-07-13 15:34:57 +0000 | [diff] [blame] | 1298 | virtual void print(raw_ostream &OS) const; |
Daniel Dunbar | b3cb696 | 2010-08-11 06:37:04 +0000 | [diff] [blame] | 1299 | |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 1300 | static ARMOperand *CreateITMask(unsigned Mask, SMLoc S) { |
| 1301 | ARMOperand *Op = new ARMOperand(ITCondMask); |
| 1302 | Op->ITMask.Mask = Mask; |
| 1303 | Op->StartLoc = S; |
| 1304 | Op->EndLoc = S; |
| 1305 | return Op; |
| 1306 | } |
| 1307 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1308 | static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) { |
| 1309 | ARMOperand *Op = new ARMOperand(CondCode); |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 1310 | Op->CC.Val = CC; |
| 1311 | Op->StartLoc = S; |
| 1312 | Op->EndLoc = S; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1313 | return Op; |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 1314 | } |
| 1315 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1316 | static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) { |
| 1317 | ARMOperand *Op = new ARMOperand(CoprocNum); |
| 1318 | Op->Cop.Val = CopVal; |
| 1319 | Op->StartLoc = S; |
| 1320 | Op->EndLoc = S; |
| 1321 | return Op; |
| 1322 | } |
| 1323 | |
| 1324 | static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) { |
| 1325 | ARMOperand *Op = new ARMOperand(CoprocReg); |
| 1326 | Op->Cop.Val = CopVal; |
| 1327 | Op->StartLoc = S; |
| 1328 | Op->EndLoc = S; |
| 1329 | return Op; |
| 1330 | } |
| 1331 | |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 1332 | static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) { |
| 1333 | ARMOperand *Op = new ARMOperand(CCOut); |
| 1334 | Op->Reg.RegNum = RegNum; |
| 1335 | Op->StartLoc = S; |
| 1336 | Op->EndLoc = S; |
| 1337 | return Op; |
| 1338 | } |
| 1339 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1340 | static ARMOperand *CreateToken(StringRef Str, SMLoc S) { |
| 1341 | ARMOperand *Op = new ARMOperand(Token); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1342 | Op->Tok.Data = Str.data(); |
| 1343 | Op->Tok.Length = Str.size(); |
| 1344 | Op->StartLoc = S; |
| 1345 | Op->EndLoc = S; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1346 | return Op; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1347 | } |
| 1348 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1349 | static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) { |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1350 | ARMOperand *Op = new ARMOperand(Register); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1351 | Op->Reg.RegNum = RegNum; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1352 | Op->StartLoc = S; |
| 1353 | Op->EndLoc = E; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1354 | return Op; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1355 | } |
| 1356 | |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1357 | static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy, |
| 1358 | unsigned SrcReg, |
| 1359 | unsigned ShiftReg, |
| 1360 | unsigned ShiftImm, |
| 1361 | SMLoc S, SMLoc E) { |
| 1362 | ARMOperand *Op = new ARMOperand(ShiftedRegister); |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 1363 | Op->RegShiftedReg.ShiftTy = ShTy; |
| 1364 | Op->RegShiftedReg.SrcReg = SrcReg; |
| 1365 | Op->RegShiftedReg.ShiftReg = ShiftReg; |
| 1366 | Op->RegShiftedReg.ShiftImm = ShiftImm; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1367 | Op->StartLoc = S; |
| 1368 | Op->EndLoc = E; |
| 1369 | return Op; |
| 1370 | } |
| 1371 | |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1372 | static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy, |
| 1373 | unsigned SrcReg, |
| 1374 | unsigned ShiftImm, |
| 1375 | SMLoc S, SMLoc E) { |
| 1376 | ARMOperand *Op = new ARMOperand(ShiftedImmediate); |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 1377 | Op->RegShiftedImm.ShiftTy = ShTy; |
| 1378 | Op->RegShiftedImm.SrcReg = SrcReg; |
| 1379 | Op->RegShiftedImm.ShiftImm = ShiftImm; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1380 | Op->StartLoc = S; |
| 1381 | Op->EndLoc = E; |
| 1382 | return Op; |
| 1383 | } |
| 1384 | |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 1385 | static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm, |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1386 | SMLoc S, SMLoc E) { |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 1387 | ARMOperand *Op = new ARMOperand(ShifterImmediate); |
| 1388 | Op->ShifterImm.isASR = isASR; |
| 1389 | Op->ShifterImm.Imm = Imm; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1390 | Op->StartLoc = S; |
| 1391 | Op->EndLoc = E; |
| 1392 | return Op; |
| 1393 | } |
| 1394 | |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 1395 | static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) { |
| 1396 | ARMOperand *Op = new ARMOperand(RotateImmediate); |
| 1397 | Op->RotImm.Imm = Imm; |
| 1398 | Op->StartLoc = S; |
| 1399 | Op->EndLoc = E; |
| 1400 | return Op; |
| 1401 | } |
| 1402 | |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 1403 | static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width, |
| 1404 | SMLoc S, SMLoc E) { |
| 1405 | ARMOperand *Op = new ARMOperand(BitfieldDescriptor); |
| 1406 | Op->Bitfield.LSB = LSB; |
| 1407 | Op->Bitfield.Width = Width; |
| 1408 | Op->StartLoc = S; |
| 1409 | Op->EndLoc = E; |
| 1410 | return Op; |
| 1411 | } |
| 1412 | |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1413 | static ARMOperand * |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 1414 | CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs, |
Matt Beaumont-Gay | cc8d10e | 2010-11-10 00:08:58 +0000 | [diff] [blame] | 1415 | SMLoc StartLoc, SMLoc EndLoc) { |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 1416 | KindTy Kind = RegisterList; |
| 1417 | |
Jim Grosbach | d300b94 | 2011-09-13 22:56:44 +0000 | [diff] [blame] | 1418 | if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Regs.front().first)) |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 1419 | Kind = DPRRegisterList; |
Jim Grosbach | d300b94 | 2011-09-13 22:56:44 +0000 | [diff] [blame] | 1420 | else if (ARMMCRegisterClasses[ARM::SPRRegClassID]. |
Evan Cheng | 275944a | 2011-07-25 21:32:49 +0000 | [diff] [blame] | 1421 | contains(Regs.front().first)) |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 1422 | Kind = SPRRegisterList; |
| 1423 | |
| 1424 | ARMOperand *Op = new ARMOperand(Kind); |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 1425 | for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1426 | I = Regs.begin(), E = Regs.end(); I != E; ++I) |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 1427 | Op->Registers.push_back(I->first); |
Bill Wendling | cb21d1c | 2010-11-19 00:38:19 +0000 | [diff] [blame] | 1428 | array_pod_sort(Op->Registers.begin(), Op->Registers.end()); |
Matt Beaumont-Gay | cc8d10e | 2010-11-10 00:08:58 +0000 | [diff] [blame] | 1429 | Op->StartLoc = StartLoc; |
| 1430 | Op->EndLoc = EndLoc; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 1431 | return Op; |
| 1432 | } |
| 1433 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1434 | static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) { |
| 1435 | ARMOperand *Op = new ARMOperand(Immediate); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1436 | Op->Imm.Val = Val; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1437 | Op->StartLoc = S; |
| 1438 | Op->EndLoc = E; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1439 | return Op; |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 1440 | } |
| 1441 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1442 | static ARMOperand *CreateMem(unsigned BaseRegNum, |
| 1443 | const MCConstantExpr *OffsetImm, |
| 1444 | unsigned OffsetRegNum, |
| 1445 | ARM_AM::ShiftOpc ShiftType, |
Jim Grosbach | 0d6fac3 | 2011-08-05 22:03:36 +0000 | [diff] [blame] | 1446 | unsigned ShiftImm, |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1447 | bool isNegative, |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1448 | SMLoc S, SMLoc E) { |
| 1449 | ARMOperand *Op = new ARMOperand(Memory); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1450 | Op->Mem.BaseRegNum = BaseRegNum; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1451 | Op->Mem.OffsetImm = OffsetImm; |
| 1452 | Op->Mem.OffsetRegNum = OffsetRegNum; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1453 | Op->Mem.ShiftType = ShiftType; |
Jim Grosbach | 0d6fac3 | 2011-08-05 22:03:36 +0000 | [diff] [blame] | 1454 | Op->Mem.ShiftImm = ShiftImm; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1455 | Op->Mem.isNegative = isNegative; |
| 1456 | Op->StartLoc = S; |
| 1457 | Op->EndLoc = E; |
| 1458 | return Op; |
| 1459 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 1460 | |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 1461 | static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd, |
| 1462 | ARM_AM::ShiftOpc ShiftTy, |
| 1463 | unsigned ShiftImm, |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1464 | SMLoc S, SMLoc E) { |
| 1465 | ARMOperand *Op = new ARMOperand(PostIndexRegister); |
| 1466 | Op->PostIdxReg.RegNum = RegNum; |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 1467 | Op->PostIdxReg.isAdd = isAdd; |
| 1468 | Op->PostIdxReg.ShiftTy = ShiftTy; |
| 1469 | Op->PostIdxReg.ShiftImm = ShiftImm; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1470 | Op->StartLoc = S; |
| 1471 | Op->EndLoc = E; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1472 | return Op; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1473 | } |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1474 | |
| 1475 | static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) { |
| 1476 | ARMOperand *Op = new ARMOperand(MemBarrierOpt); |
| 1477 | Op->MBOpt.Val = Opt; |
| 1478 | Op->StartLoc = S; |
| 1479 | Op->EndLoc = S; |
| 1480 | return Op; |
| 1481 | } |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1482 | |
| 1483 | static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) { |
| 1484 | ARMOperand *Op = new ARMOperand(ProcIFlags); |
| 1485 | Op->IFlags.Val = IFlags; |
| 1486 | Op->StartLoc = S; |
| 1487 | Op->EndLoc = S; |
| 1488 | return Op; |
| 1489 | } |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1490 | |
| 1491 | static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) { |
| 1492 | ARMOperand *Op = new ARMOperand(MSRMask); |
| 1493 | Op->MMask.Val = MMask; |
| 1494 | Op->StartLoc = S; |
| 1495 | Op->EndLoc = S; |
| 1496 | return Op; |
| 1497 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1498 | }; |
| 1499 | |
| 1500 | } // end anonymous namespace. |
| 1501 | |
Jim Grosbach | b7f689b | 2011-07-13 15:34:57 +0000 | [diff] [blame] | 1502 | void ARMOperand::print(raw_ostream &OS) const { |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1503 | switch (Kind) { |
| 1504 | case CondCode: |
Daniel Dunbar | 6a5c22e | 2011-01-10 15:26:21 +0000 | [diff] [blame] | 1505 | OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">"; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1506 | break; |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 1507 | case CCOut: |
| 1508 | OS << "<ccout " << getReg() << ">"; |
| 1509 | break; |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 1510 | case ITCondMask: { |
| 1511 | static char MaskStr[][6] = { "()", "(t)", "(e)", "(tt)", "(et)", "(te)", |
| 1512 | "(ee)", "(ttt)", "(ett)", "(tet)", "(eet)", "(tte)", "(ete)", |
| 1513 | "(tee)", "(eee)" }; |
| 1514 | assert((ITMask.Mask & 0xf) == ITMask.Mask); |
| 1515 | OS << "<it-mask " << MaskStr[ITMask.Mask] << ">"; |
| 1516 | break; |
| 1517 | } |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1518 | case CoprocNum: |
| 1519 | OS << "<coprocessor number: " << getCoproc() << ">"; |
| 1520 | break; |
| 1521 | case CoprocReg: |
| 1522 | OS << "<coprocessor register: " << getCoproc() << ">"; |
| 1523 | break; |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1524 | case MSRMask: |
| 1525 | OS << "<mask: " << getMSRMask() << ">"; |
| 1526 | break; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1527 | case Immediate: |
| 1528 | getImm()->print(OS); |
| 1529 | break; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1530 | case MemBarrierOpt: |
| 1531 | OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">"; |
| 1532 | break; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1533 | case Memory: |
Daniel Dunbar | 6ec5620 | 2011-01-18 05:55:21 +0000 | [diff] [blame] | 1534 | OS << "<memory " |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1535 | << " base:" << Mem.BaseRegNum; |
Daniel Dunbar | 6ec5620 | 2011-01-18 05:55:21 +0000 | [diff] [blame] | 1536 | OS << ">"; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1537 | break; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1538 | case PostIndexRegister: |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 1539 | OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-") |
| 1540 | << PostIdxReg.RegNum; |
| 1541 | if (PostIdxReg.ShiftTy != ARM_AM::no_shift) |
| 1542 | OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " " |
| 1543 | << PostIdxReg.ShiftImm; |
| 1544 | OS << ">"; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1545 | break; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1546 | case ProcIFlags: { |
| 1547 | OS << "<ARM_PROC::"; |
| 1548 | unsigned IFlags = getProcIFlags(); |
| 1549 | for (int i=2; i >= 0; --i) |
| 1550 | if (IFlags & (1 << i)) |
| 1551 | OS << ARM_PROC::IFlagsToString(1 << i); |
| 1552 | OS << ">"; |
| 1553 | break; |
| 1554 | } |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1555 | case Register: |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1556 | OS << "<register " << getReg() << ">"; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1557 | break; |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 1558 | case ShifterImmediate: |
| 1559 | OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl") |
| 1560 | << " #" << ShifterImm.Imm << ">"; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1561 | break; |
| 1562 | case ShiftedRegister: |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1563 | OS << "<so_reg_reg " |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 1564 | << RegShiftedReg.SrcReg |
| 1565 | << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm)) |
| 1566 | << ", " << RegShiftedReg.ShiftReg << ", " |
| 1567 | << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm) |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1568 | << ">"; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1569 | break; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1570 | case ShiftedImmediate: |
| 1571 | OS << "<so_reg_imm " |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 1572 | << RegShiftedImm.SrcReg |
| 1573 | << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm)) |
| 1574 | << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm) |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1575 | << ">"; |
| 1576 | break; |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 1577 | case RotateImmediate: |
| 1578 | OS << "<ror " << " #" << (RotImm.Imm * 8) << ">"; |
| 1579 | break; |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 1580 | case BitfieldDescriptor: |
| 1581 | OS << "<bitfield " << "lsb: " << Bitfield.LSB |
| 1582 | << ", width: " << Bitfield.Width << ">"; |
| 1583 | break; |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 1584 | case RegisterList: |
| 1585 | case DPRRegisterList: |
| 1586 | case SPRRegisterList: { |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 1587 | OS << "<register_list "; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 1588 | |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 1589 | const SmallVectorImpl<unsigned> &RegList = getRegList(); |
| 1590 | for (SmallVectorImpl<unsigned>::const_iterator |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1591 | I = RegList.begin(), E = RegList.end(); I != E; ) { |
| 1592 | OS << *I; |
| 1593 | if (++I < E) OS << ", "; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 1594 | } |
| 1595 | |
| 1596 | OS << ">"; |
| 1597 | break; |
| 1598 | } |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1599 | case Token: |
| 1600 | OS << "'" << getToken() << "'"; |
| 1601 | break; |
| 1602 | } |
| 1603 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 1604 | |
| 1605 | /// @name Auto-generated Match Functions |
| 1606 | /// { |
| 1607 | |
| 1608 | static unsigned MatchRegisterName(StringRef Name); |
| 1609 | |
| 1610 | /// } |
| 1611 | |
Bob Wilson | 69df723 | 2011-02-03 21:46:10 +0000 | [diff] [blame] | 1612 | bool ARMAsmParser::ParseRegister(unsigned &RegNo, |
| 1613 | SMLoc &StartLoc, SMLoc &EndLoc) { |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1614 | RegNo = tryParseRegister(); |
Roman Divacky | bf75532 | 2011-01-27 17:14:22 +0000 | [diff] [blame] | 1615 | |
| 1616 | return (RegNo == (unsigned)-1); |
| 1617 | } |
| 1618 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1619 | /// Try to parse a register name. The token must be an Identifier when called, |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1620 | /// and if it is a register name the token is eaten and the register number is |
| 1621 | /// returned. Otherwise return -1. |
| 1622 | /// |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1623 | int ARMAsmParser::tryParseRegister() { |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1624 | const AsmToken &Tok = Parser.getTok(); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1625 | if (Tok.isNot(AsmToken::Identifier)) return -1; |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 1626 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1627 | // FIXME: Validate register for the current architecture; we have to do |
| 1628 | // validation later, so maybe there is no need for this here. |
Owen Anderson | 0c9f250 | 2011-01-13 22:50:36 +0000 | [diff] [blame] | 1629 | std::string upperCase = Tok.getString().str(); |
| 1630 | std::string lowerCase = LowercaseString(upperCase); |
| 1631 | unsigned RegNum = MatchRegisterName(lowerCase); |
| 1632 | if (!RegNum) { |
| 1633 | RegNum = StringSwitch<unsigned>(lowerCase) |
| 1634 | .Case("r13", ARM::SP) |
| 1635 | .Case("r14", ARM::LR) |
| 1636 | .Case("r15", ARM::PC) |
| 1637 | .Case("ip", ARM::R12) |
| 1638 | .Default(0); |
| 1639 | } |
| 1640 | if (!RegNum) return -1; |
Bob Wilson | 69df723 | 2011-02-03 21:46:10 +0000 | [diff] [blame] | 1641 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1642 | Parser.Lex(); // Eat identifier token. |
| 1643 | return RegNum; |
| 1644 | } |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 1645 | |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1646 | // Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0. |
| 1647 | // If a recoverable error occurs, return 1. If an irrecoverable error |
| 1648 | // occurs, return -1. An irrecoverable error is one where tokens have been |
| 1649 | // consumed in the process of trying to parse the shifter (i.e., when it is |
| 1650 | // indeed a shifter operand, but malformed). |
Jim Grosbach | 0d87ec2 | 2011-07-26 20:41:24 +0000 | [diff] [blame] | 1651 | int ARMAsmParser::tryParseShiftRegister( |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1652 | SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1653 | SMLoc S = Parser.getTok().getLoc(); |
| 1654 | const AsmToken &Tok = Parser.getTok(); |
| 1655 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1656 | |
| 1657 | std::string upperCase = Tok.getString().str(); |
| 1658 | std::string lowerCase = LowercaseString(upperCase); |
| 1659 | ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase) |
| 1660 | .Case("lsl", ARM_AM::lsl) |
| 1661 | .Case("lsr", ARM_AM::lsr) |
| 1662 | .Case("asr", ARM_AM::asr) |
| 1663 | .Case("ror", ARM_AM::ror) |
| 1664 | .Case("rrx", ARM_AM::rrx) |
| 1665 | .Default(ARM_AM::no_shift); |
| 1666 | |
| 1667 | if (ShiftTy == ARM_AM::no_shift) |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1668 | return 1; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1669 | |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1670 | Parser.Lex(); // Eat the operator. |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1671 | |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1672 | // The source register for the shift has already been added to the |
| 1673 | // operand list, so we need to pop it off and combine it into the shifted |
| 1674 | // register operand instead. |
Benjamin Kramer | eac0796 | 2011-07-14 18:41:22 +0000 | [diff] [blame] | 1675 | OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val()); |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1676 | if (!PrevOp->isReg()) |
| 1677 | return Error(PrevOp->getStartLoc(), "shift must be of a register"); |
| 1678 | int SrcReg = PrevOp->getReg(); |
| 1679 | int64_t Imm = 0; |
| 1680 | int ShiftReg = 0; |
| 1681 | if (ShiftTy == ARM_AM::rrx) { |
| 1682 | // RRX Doesn't have an explicit shift amount. The encoder expects |
| 1683 | // the shift register to be the same as the source register. Seems odd, |
| 1684 | // but OK. |
| 1685 | ShiftReg = SrcReg; |
| 1686 | } else { |
| 1687 | // Figure out if this is shifted by a constant or a register (for non-RRX). |
| 1688 | if (Parser.getTok().is(AsmToken::Hash)) { |
| 1689 | Parser.Lex(); // Eat hash. |
| 1690 | SMLoc ImmLoc = Parser.getTok().getLoc(); |
| 1691 | const MCExpr *ShiftExpr = 0; |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1692 | if (getParser().ParseExpression(ShiftExpr)) { |
| 1693 | Error(ImmLoc, "invalid immediate shift value"); |
| 1694 | return -1; |
| 1695 | } |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1696 | // The expression must be evaluatable as an immediate. |
| 1697 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr); |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1698 | if (!CE) { |
| 1699 | Error(ImmLoc, "invalid immediate shift value"); |
| 1700 | return -1; |
| 1701 | } |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1702 | // Range check the immediate. |
| 1703 | // lsl, ror: 0 <= imm <= 31 |
| 1704 | // lsr, asr: 0 <= imm <= 32 |
| 1705 | Imm = CE->getValue(); |
| 1706 | if (Imm < 0 || |
| 1707 | ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) || |
| 1708 | ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) { |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1709 | Error(ImmLoc, "immediate shift value out of range"); |
| 1710 | return -1; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1711 | } |
| 1712 | } else if (Parser.getTok().is(AsmToken::Identifier)) { |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1713 | ShiftReg = tryParseRegister(); |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1714 | SMLoc L = Parser.getTok().getLoc(); |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1715 | if (ShiftReg == -1) { |
| 1716 | Error (L, "expected immediate or register in shift operand"); |
| 1717 | return -1; |
| 1718 | } |
| 1719 | } else { |
| 1720 | Error (Parser.getTok().getLoc(), |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1721 | "expected immediate or register in shift operand"); |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1722 | return -1; |
| 1723 | } |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1724 | } |
| 1725 | |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1726 | if (ShiftReg && ShiftTy != ARM_AM::rrx) |
| 1727 | Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg, |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 1728 | ShiftReg, Imm, |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1729 | S, Parser.getTok().getLoc())); |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1730 | else |
| 1731 | Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm, |
| 1732 | S, Parser.getTok().getLoc())); |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1733 | |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1734 | return 0; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1735 | } |
| 1736 | |
| 1737 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1738 | /// Try to parse a register name. The token must be an Identifier when called. |
| 1739 | /// If it's a register, an AsmOperand is created. Another AsmOperand is created |
| 1740 | /// if there is a "writeback". 'true' if it's not a register. |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1741 | /// |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1742 | /// TODO this is likely to change to allow different register types and or to |
| 1743 | /// parse for a specific register type. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1744 | bool ARMAsmParser:: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1745 | tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1746 | SMLoc S = Parser.getTok().getLoc(); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1747 | int RegNo = tryParseRegister(); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1748 | if (RegNo == -1) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1749 | return true; |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 1750 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1751 | Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc())); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1752 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1753 | const AsmToken &ExclaimTok = Parser.getTok(); |
| 1754 | if (ExclaimTok.is(AsmToken::Exclaim)) { |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1755 | Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(), |
| 1756 | ExclaimTok.getLoc())); |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1757 | Parser.Lex(); // Eat exclaim token |
Kevin Enderby | 99e6d4e | 2009-10-07 18:01:35 +0000 | [diff] [blame] | 1758 | } |
| 1759 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1760 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1761 | } |
| 1762 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1763 | /// MatchCoprocessorOperandName - Try to parse an coprocessor related |
| 1764 | /// instruction with a symbolic operand name. Example: "p1", "p7", "c3", |
| 1765 | /// "c5", ... |
| 1766 | static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) { |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1767 | // Use the same layout as the tablegen'erated register name matcher. Ugly, |
| 1768 | // but efficient. |
| 1769 | switch (Name.size()) { |
| 1770 | default: break; |
| 1771 | case 2: |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1772 | if (Name[0] != CoprocOp) |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1773 | return -1; |
| 1774 | switch (Name[1]) { |
| 1775 | default: return -1; |
| 1776 | case '0': return 0; |
| 1777 | case '1': return 1; |
| 1778 | case '2': return 2; |
| 1779 | case '3': return 3; |
| 1780 | case '4': return 4; |
| 1781 | case '5': return 5; |
| 1782 | case '6': return 6; |
| 1783 | case '7': return 7; |
| 1784 | case '8': return 8; |
| 1785 | case '9': return 9; |
| 1786 | } |
| 1787 | break; |
| 1788 | case 3: |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1789 | if (Name[0] != CoprocOp || Name[1] != '1') |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1790 | return -1; |
| 1791 | switch (Name[2]) { |
| 1792 | default: return -1; |
| 1793 | case '0': return 10; |
| 1794 | case '1': return 11; |
| 1795 | case '2': return 12; |
| 1796 | case '3': return 13; |
| 1797 | case '4': return 14; |
| 1798 | case '5': return 15; |
| 1799 | } |
| 1800 | break; |
| 1801 | } |
| 1802 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1803 | return -1; |
| 1804 | } |
| 1805 | |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 1806 | /// parseITCondCode - Try to parse a condition code for an IT instruction. |
| 1807 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 1808 | parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1809 | SMLoc S = Parser.getTok().getLoc(); |
| 1810 | const AsmToken &Tok = Parser.getTok(); |
| 1811 | if (!Tok.is(AsmToken::Identifier)) |
| 1812 | return MatchOperand_NoMatch; |
| 1813 | unsigned CC = StringSwitch<unsigned>(Tok.getString()) |
| 1814 | .Case("eq", ARMCC::EQ) |
| 1815 | .Case("ne", ARMCC::NE) |
| 1816 | .Case("hs", ARMCC::HS) |
| 1817 | .Case("cs", ARMCC::HS) |
| 1818 | .Case("lo", ARMCC::LO) |
| 1819 | .Case("cc", ARMCC::LO) |
| 1820 | .Case("mi", ARMCC::MI) |
| 1821 | .Case("pl", ARMCC::PL) |
| 1822 | .Case("vs", ARMCC::VS) |
| 1823 | .Case("vc", ARMCC::VC) |
| 1824 | .Case("hi", ARMCC::HI) |
| 1825 | .Case("ls", ARMCC::LS) |
| 1826 | .Case("ge", ARMCC::GE) |
| 1827 | .Case("lt", ARMCC::LT) |
| 1828 | .Case("gt", ARMCC::GT) |
| 1829 | .Case("le", ARMCC::LE) |
| 1830 | .Case("al", ARMCC::AL) |
| 1831 | .Default(~0U); |
| 1832 | if (CC == ~0U) |
| 1833 | return MatchOperand_NoMatch; |
| 1834 | Parser.Lex(); // Eat the token. |
| 1835 | |
| 1836 | Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), S)); |
| 1837 | |
| 1838 | return MatchOperand_Success; |
| 1839 | } |
| 1840 | |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1841 | /// parseCoprocNumOperand - Try to parse an coprocessor number operand. The |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1842 | /// token must be an Identifier when called, and if it is a coprocessor |
| 1843 | /// number, the token is eaten and the operand is added to the operand list. |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1844 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1845 | parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1846 | SMLoc S = Parser.getTok().getLoc(); |
| 1847 | const AsmToken &Tok = Parser.getTok(); |
| 1848 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1849 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1850 | int Num = MatchCoprocessorOperandName(Tok.getString(), 'p'); |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1851 | if (Num == -1) |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1852 | return MatchOperand_NoMatch; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1853 | |
| 1854 | Parser.Lex(); // Eat identifier token. |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1855 | Operands.push_back(ARMOperand::CreateCoprocNum(Num, S)); |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1856 | return MatchOperand_Success; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1857 | } |
| 1858 | |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1859 | /// parseCoprocRegOperand - Try to parse an coprocessor register operand. The |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1860 | /// token must be an Identifier when called, and if it is a coprocessor |
| 1861 | /// number, the token is eaten and the operand is added to the operand list. |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1862 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1863 | parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1864 | SMLoc S = Parser.getTok().getLoc(); |
| 1865 | const AsmToken &Tok = Parser.getTok(); |
| 1866 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1867 | |
| 1868 | int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c'); |
| 1869 | if (Reg == -1) |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1870 | return MatchOperand_NoMatch; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1871 | |
| 1872 | Parser.Lex(); // Eat identifier token. |
| 1873 | Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S)); |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1874 | return MatchOperand_Success; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1875 | } |
| 1876 | |
Jim Grosbach | d0588e2 | 2011-09-14 18:08:35 +0000 | [diff] [blame] | 1877 | // For register list parsing, we need to map from raw GPR register numbering |
| 1878 | // to the enumeration values. The enumeration values aren't sorted by |
| 1879 | // register number due to our using "sp", "lr" and "pc" as canonical names. |
| 1880 | static unsigned getNextRegister(unsigned Reg) { |
| 1881 | // If this is a GPR, we need to do it manually, otherwise we can rely |
| 1882 | // on the sort ordering of the enumeration since the other reg-classes |
| 1883 | // are sane. |
| 1884 | if (!ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg)) |
| 1885 | return Reg + 1; |
| 1886 | switch(Reg) { |
| 1887 | default: assert(0 && "Invalid GPR number!"); |
| 1888 | case ARM::R0: return ARM::R1; case ARM::R1: return ARM::R2; |
| 1889 | case ARM::R2: return ARM::R3; case ARM::R3: return ARM::R4; |
| 1890 | case ARM::R4: return ARM::R5; case ARM::R5: return ARM::R6; |
| 1891 | case ARM::R6: return ARM::R7; case ARM::R7: return ARM::R8; |
| 1892 | case ARM::R8: return ARM::R9; case ARM::R9: return ARM::R10; |
| 1893 | case ARM::R10: return ARM::R11; case ARM::R11: return ARM::R12; |
| 1894 | case ARM::R12: return ARM::SP; case ARM::SP: return ARM::LR; |
| 1895 | case ARM::LR: return ARM::PC; case ARM::PC: return ARM::R0; |
| 1896 | } |
| 1897 | } |
| 1898 | |
| 1899 | /// Parse a register list. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1900 | bool ARMAsmParser:: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1901 | parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1902 | assert(Parser.getTok().is(AsmToken::LCurly) && |
Bill Wendling | a60f157 | 2010-11-06 10:48:18 +0000 | [diff] [blame] | 1903 | "Token is not a Left Curly Brace"); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1904 | SMLoc S = Parser.getTok().getLoc(); |
Jim Grosbach | d0588e2 | 2011-09-14 18:08:35 +0000 | [diff] [blame] | 1905 | Parser.Lex(); // Eat '{' token. |
| 1906 | SMLoc RegLoc = Parser.getTok().getLoc(); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1907 | |
Jim Grosbach | d0588e2 | 2011-09-14 18:08:35 +0000 | [diff] [blame] | 1908 | // Check the first register in the list to see what register class |
| 1909 | // this is a list of. |
| 1910 | int Reg = tryParseRegister(); |
| 1911 | if (Reg == -1) |
| 1912 | return Error(RegLoc, "register expected"); |
| 1913 | |
| 1914 | MCRegisterClass *RC; |
| 1915 | if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg)) |
| 1916 | RC = &ARMMCRegisterClasses[ARM::GPRRegClassID]; |
| 1917 | else if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg)) |
| 1918 | RC = &ARMMCRegisterClasses[ARM::DPRRegClassID]; |
| 1919 | else if (ARMMCRegisterClasses[ARM::SPRRegClassID].contains(Reg)) |
| 1920 | RC = &ARMMCRegisterClasses[ARM::SPRRegClassID]; |
| 1921 | else |
| 1922 | return Error(RegLoc, "invalid register in register list"); |
| 1923 | |
| 1924 | // The reglist instructions have at most 16 registers, so reserve |
| 1925 | // space for that many. |
Jim Grosbach | d7a2b3b | 2011-09-13 20:35:57 +0000 | [diff] [blame] | 1926 | SmallVector<std::pair<unsigned, SMLoc>, 16> Registers; |
Jim Grosbach | d0588e2 | 2011-09-14 18:08:35 +0000 | [diff] [blame] | 1927 | // Store the first register. |
| 1928 | Registers.push_back(std::pair<unsigned, SMLoc>(Reg, RegLoc)); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1929 | |
Jim Grosbach | d0588e2 | 2011-09-14 18:08:35 +0000 | [diff] [blame] | 1930 | // This starts immediately after the first register token in the list, |
| 1931 | // so we can see either a comma or a minus (range separator) as a legal |
| 1932 | // next token. |
| 1933 | while (Parser.getTok().is(AsmToken::Comma) || |
| 1934 | Parser.getTok().is(AsmToken::Minus)) { |
| 1935 | if (Parser.getTok().is(AsmToken::Minus)) { |
| 1936 | Parser.Lex(); // Eat the comma. |
| 1937 | SMLoc EndLoc = Parser.getTok().getLoc(); |
| 1938 | int EndReg = tryParseRegister(); |
| 1939 | if (EndReg == -1) |
| 1940 | return Error(EndLoc, "register expected"); |
| 1941 | // If the register is the same as the start reg, there's nothing |
| 1942 | // more to do. |
| 1943 | if (Reg == EndReg) |
| 1944 | continue; |
| 1945 | // The register must be in the same register class as the first. |
| 1946 | if (!RC->contains(EndReg)) |
| 1947 | return Error(EndLoc, "invalid register in register list"); |
| 1948 | // Ranges must go from low to high. |
| 1949 | if (getARMRegisterNumbering(Reg) > getARMRegisterNumbering(EndReg)) |
| 1950 | return Error(EndLoc, "bad range in register list"); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1951 | |
Jim Grosbach | d0588e2 | 2011-09-14 18:08:35 +0000 | [diff] [blame] | 1952 | // Add all the registers in the range to the register list. |
| 1953 | while (Reg != EndReg) { |
| 1954 | Reg = getNextRegister(Reg); |
| 1955 | Registers.push_back(std::pair<unsigned, SMLoc>(Reg, RegLoc)); |
| 1956 | } |
| 1957 | continue; |
| 1958 | } |
| 1959 | Parser.Lex(); // Eat the comma. |
| 1960 | RegLoc = Parser.getTok().getLoc(); |
| 1961 | int OldReg = Reg; |
| 1962 | Reg = tryParseRegister(); |
| 1963 | if (Reg == -1) |
Jim Grosbach | 2d53969 | 2011-09-12 23:36:42 +0000 | [diff] [blame] | 1964 | return Error(RegLoc, "register expected"); |
Jim Grosbach | d0588e2 | 2011-09-14 18:08:35 +0000 | [diff] [blame] | 1965 | // The register must be in the same register class as the first. |
| 1966 | if (!RC->contains(Reg)) |
| 1967 | return Error(RegLoc, "invalid register in register list"); |
| 1968 | // List must be monotonically increasing. |
| 1969 | if (getARMRegisterNumbering(Reg) <= getARMRegisterNumbering(OldReg)) |
| 1970 | return Error(RegLoc, "register list not in ascending order"); |
| 1971 | // VFP register lists must also be contiguous. |
| 1972 | // It's OK to use the enumeration values directly here rather, as the |
| 1973 | // VFP register classes have the enum sorted properly. |
| 1974 | if (RC != &ARMMCRegisterClasses[ARM::GPRRegClassID] && |
| 1975 | Reg != OldReg + 1) |
| 1976 | return Error(RegLoc, "non-contiguous register range"); |
| 1977 | Registers.push_back(std::pair<unsigned, SMLoc>(Reg, RegLoc)); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1978 | } |
| 1979 | |
Jim Grosbach | d0588e2 | 2011-09-14 18:08:35 +0000 | [diff] [blame] | 1980 | SMLoc E = Parser.getTok().getLoc(); |
| 1981 | if (Parser.getTok().isNot(AsmToken::RCurly)) |
| 1982 | return Error(E, "'}' expected"); |
| 1983 | Parser.Lex(); // Eat '}' token. |
| 1984 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1985 | Operands.push_back(ARMOperand::CreateRegList(Registers, S, E)); |
| 1986 | return false; |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1987 | } |
| 1988 | |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1989 | /// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options. |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1990 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1991 | parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1992 | SMLoc S = Parser.getTok().getLoc(); |
| 1993 | const AsmToken &Tok = Parser.getTok(); |
| 1994 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1995 | StringRef OptStr = Tok.getString(); |
| 1996 | |
| 1997 | unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size())) |
| 1998 | .Case("sy", ARM_MB::SY) |
| 1999 | .Case("st", ARM_MB::ST) |
Jim Grosbach | 032434d | 2011-07-13 23:40:38 +0000 | [diff] [blame] | 2000 | .Case("sh", ARM_MB::ISH) |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 2001 | .Case("ish", ARM_MB::ISH) |
Jim Grosbach | 032434d | 2011-07-13 23:40:38 +0000 | [diff] [blame] | 2002 | .Case("shst", ARM_MB::ISHST) |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 2003 | .Case("ishst", ARM_MB::ISHST) |
| 2004 | .Case("nsh", ARM_MB::NSH) |
Jim Grosbach | 032434d | 2011-07-13 23:40:38 +0000 | [diff] [blame] | 2005 | .Case("un", ARM_MB::NSH) |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 2006 | .Case("nshst", ARM_MB::NSHST) |
Jim Grosbach | 032434d | 2011-07-13 23:40:38 +0000 | [diff] [blame] | 2007 | .Case("unst", ARM_MB::NSHST) |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 2008 | .Case("osh", ARM_MB::OSH) |
| 2009 | .Case("oshst", ARM_MB::OSHST) |
| 2010 | .Default(~0U); |
| 2011 | |
| 2012 | if (Opt == ~0U) |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 2013 | return MatchOperand_NoMatch; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 2014 | |
| 2015 | Parser.Lex(); // Eat identifier token. |
| 2016 | Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S)); |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 2017 | return MatchOperand_Success; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 2018 | } |
| 2019 | |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 2020 | /// parseProcIFlagsOperand - Try to parse iflags from CPS instruction. |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 2021 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 2022 | parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 2023 | SMLoc S = Parser.getTok().getLoc(); |
| 2024 | const AsmToken &Tok = Parser.getTok(); |
| 2025 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 2026 | StringRef IFlagsStr = Tok.getString(); |
| 2027 | |
| 2028 | unsigned IFlags = 0; |
| 2029 | for (int i = 0, e = IFlagsStr.size(); i != e; ++i) { |
| 2030 | unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1)) |
| 2031 | .Case("a", ARM_PROC::A) |
| 2032 | .Case("i", ARM_PROC::I) |
| 2033 | .Case("f", ARM_PROC::F) |
| 2034 | .Default(~0U); |
| 2035 | |
| 2036 | // If some specific iflag is already set, it means that some letter is |
| 2037 | // present more than once, this is not acceptable. |
| 2038 | if (Flag == ~0U || (IFlags & Flag)) |
| 2039 | return MatchOperand_NoMatch; |
| 2040 | |
| 2041 | IFlags |= Flag; |
| 2042 | } |
| 2043 | |
| 2044 | Parser.Lex(); // Eat identifier token. |
| 2045 | Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S)); |
| 2046 | return MatchOperand_Success; |
| 2047 | } |
| 2048 | |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 2049 | /// parseMSRMaskOperand - Try to parse mask flags from MSR instruction. |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 2050 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 2051 | parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 2052 | SMLoc S = Parser.getTok().getLoc(); |
| 2053 | const AsmToken &Tok = Parser.getTok(); |
| 2054 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 2055 | StringRef Mask = Tok.getString(); |
| 2056 | |
| 2057 | // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf" |
| 2058 | size_t Start = 0, Next = Mask.find('_'); |
| 2059 | StringRef Flags = ""; |
Jim Grosbach | b29b4dd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 2060 | std::string SpecReg = LowercaseString(Mask.slice(Start, Next)); |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 2061 | if (Next != StringRef::npos) |
| 2062 | Flags = Mask.slice(Next+1, Mask.size()); |
| 2063 | |
| 2064 | // FlagsVal contains the complete mask: |
| 2065 | // 3-0: Mask |
| 2066 | // 4: Special Reg (cpsr, apsr => 0; spsr => 1) |
| 2067 | unsigned FlagsVal = 0; |
| 2068 | |
| 2069 | if (SpecReg == "apsr") { |
| 2070 | FlagsVal = StringSwitch<unsigned>(Flags) |
Jim Grosbach | b29b4dd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 2071 | .Case("nzcvq", 0x8) // same as CPSR_f |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 2072 | .Case("g", 0x4) // same as CPSR_s |
| 2073 | .Case("nzcvqg", 0xc) // same as CPSR_fs |
| 2074 | .Default(~0U); |
| 2075 | |
Joerg Sonnenberger | 4b19c98 | 2011-02-19 00:43:45 +0000 | [diff] [blame] | 2076 | if (FlagsVal == ~0U) { |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 2077 | if (!Flags.empty()) |
| 2078 | return MatchOperand_NoMatch; |
| 2079 | else |
| 2080 | FlagsVal = 0; // No flag |
Joerg Sonnenberger | 4b19c98 | 2011-02-19 00:43:45 +0000 | [diff] [blame] | 2081 | } |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 2082 | } else if (SpecReg == "cpsr" || SpecReg == "spsr") { |
Bruno Cardoso Lopes | 56926a3 | 2011-05-25 00:35:03 +0000 | [diff] [blame] | 2083 | if (Flags == "all") // cpsr_all is an alias for cpsr_fc |
| 2084 | Flags = "fc"; |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 2085 | for (int i = 0, e = Flags.size(); i != e; ++i) { |
| 2086 | unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1)) |
| 2087 | .Case("c", 1) |
| 2088 | .Case("x", 2) |
| 2089 | .Case("s", 4) |
| 2090 | .Case("f", 8) |
| 2091 | .Default(~0U); |
| 2092 | |
| 2093 | // If some specific flag is already set, it means that some letter is |
| 2094 | // present more than once, this is not acceptable. |
| 2095 | if (FlagsVal == ~0U || (FlagsVal & Flag)) |
| 2096 | return MatchOperand_NoMatch; |
| 2097 | FlagsVal |= Flag; |
| 2098 | } |
| 2099 | } else // No match for special register. |
| 2100 | return MatchOperand_NoMatch; |
| 2101 | |
| 2102 | // Special register without flags are equivalent to "fc" flags. |
| 2103 | if (!FlagsVal) |
| 2104 | FlagsVal = 0x9; |
| 2105 | |
| 2106 | // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1) |
| 2107 | if (SpecReg == "spsr") |
| 2108 | FlagsVal |= 16; |
| 2109 | |
| 2110 | Parser.Lex(); // Eat identifier token. |
| 2111 | Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S)); |
| 2112 | return MatchOperand_Success; |
| 2113 | } |
| 2114 | |
Jim Grosbach | f6c0525 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 2115 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 2116 | parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op, |
| 2117 | int Low, int High) { |
| 2118 | const AsmToken &Tok = Parser.getTok(); |
| 2119 | if (Tok.isNot(AsmToken::Identifier)) { |
| 2120 | Error(Parser.getTok().getLoc(), Op + " operand expected."); |
| 2121 | return MatchOperand_ParseFail; |
| 2122 | } |
| 2123 | StringRef ShiftName = Tok.getString(); |
| 2124 | std::string LowerOp = LowercaseString(Op); |
| 2125 | std::string UpperOp = UppercaseString(Op); |
| 2126 | if (ShiftName != LowerOp && ShiftName != UpperOp) { |
| 2127 | Error(Parser.getTok().getLoc(), Op + " operand expected."); |
| 2128 | return MatchOperand_ParseFail; |
| 2129 | } |
| 2130 | Parser.Lex(); // Eat shift type token. |
| 2131 | |
| 2132 | // There must be a '#' and a shift amount. |
| 2133 | if (Parser.getTok().isNot(AsmToken::Hash)) { |
| 2134 | Error(Parser.getTok().getLoc(), "'#' expected"); |
| 2135 | return MatchOperand_ParseFail; |
| 2136 | } |
| 2137 | Parser.Lex(); // Eat hash token. |
| 2138 | |
| 2139 | const MCExpr *ShiftAmount; |
| 2140 | SMLoc Loc = Parser.getTok().getLoc(); |
| 2141 | if (getParser().ParseExpression(ShiftAmount)) { |
| 2142 | Error(Loc, "illegal expression"); |
| 2143 | return MatchOperand_ParseFail; |
| 2144 | } |
| 2145 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount); |
| 2146 | if (!CE) { |
| 2147 | Error(Loc, "constant expression expected"); |
| 2148 | return MatchOperand_ParseFail; |
| 2149 | } |
| 2150 | int Val = CE->getValue(); |
| 2151 | if (Val < Low || Val > High) { |
| 2152 | Error(Loc, "immediate value out of range"); |
| 2153 | return MatchOperand_ParseFail; |
| 2154 | } |
| 2155 | |
| 2156 | Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc())); |
| 2157 | |
| 2158 | return MatchOperand_Success; |
| 2159 | } |
| 2160 | |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 2161 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 2162 | parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2163 | const AsmToken &Tok = Parser.getTok(); |
| 2164 | SMLoc S = Tok.getLoc(); |
| 2165 | if (Tok.isNot(AsmToken::Identifier)) { |
| 2166 | Error(Tok.getLoc(), "'be' or 'le' operand expected"); |
| 2167 | return MatchOperand_ParseFail; |
| 2168 | } |
| 2169 | int Val = StringSwitch<int>(Tok.getString()) |
| 2170 | .Case("be", 1) |
| 2171 | .Case("le", 0) |
| 2172 | .Default(-1); |
| 2173 | Parser.Lex(); // Eat the token. |
| 2174 | |
| 2175 | if (Val == -1) { |
| 2176 | Error(Tok.getLoc(), "'be' or 'le' operand expected"); |
| 2177 | return MatchOperand_ParseFail; |
| 2178 | } |
| 2179 | Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val, |
| 2180 | getContext()), |
| 2181 | S, Parser.getTok().getLoc())); |
| 2182 | return MatchOperand_Success; |
| 2183 | } |
| 2184 | |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 2185 | /// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT |
| 2186 | /// instructions. Legal values are: |
| 2187 | /// lsl #n 'n' in [0,31] |
| 2188 | /// asr #n 'n' in [1,32] |
| 2189 | /// n == 32 encoded as n == 0. |
| 2190 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 2191 | parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2192 | const AsmToken &Tok = Parser.getTok(); |
| 2193 | SMLoc S = Tok.getLoc(); |
| 2194 | if (Tok.isNot(AsmToken::Identifier)) { |
| 2195 | Error(S, "shift operator 'asr' or 'lsl' expected"); |
| 2196 | return MatchOperand_ParseFail; |
| 2197 | } |
| 2198 | StringRef ShiftName = Tok.getString(); |
| 2199 | bool isASR; |
| 2200 | if (ShiftName == "lsl" || ShiftName == "LSL") |
| 2201 | isASR = false; |
| 2202 | else if (ShiftName == "asr" || ShiftName == "ASR") |
| 2203 | isASR = true; |
| 2204 | else { |
| 2205 | Error(S, "shift operator 'asr' or 'lsl' expected"); |
| 2206 | return MatchOperand_ParseFail; |
| 2207 | } |
| 2208 | Parser.Lex(); // Eat the operator. |
| 2209 | |
| 2210 | // A '#' and a shift amount. |
| 2211 | if (Parser.getTok().isNot(AsmToken::Hash)) { |
| 2212 | Error(Parser.getTok().getLoc(), "'#' expected"); |
| 2213 | return MatchOperand_ParseFail; |
| 2214 | } |
| 2215 | Parser.Lex(); // Eat hash token. |
| 2216 | |
| 2217 | const MCExpr *ShiftAmount; |
| 2218 | SMLoc E = Parser.getTok().getLoc(); |
| 2219 | if (getParser().ParseExpression(ShiftAmount)) { |
| 2220 | Error(E, "malformed shift expression"); |
| 2221 | return MatchOperand_ParseFail; |
| 2222 | } |
| 2223 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount); |
| 2224 | if (!CE) { |
| 2225 | Error(E, "shift amount must be an immediate"); |
| 2226 | return MatchOperand_ParseFail; |
| 2227 | } |
| 2228 | |
| 2229 | int64_t Val = CE->getValue(); |
| 2230 | if (isASR) { |
| 2231 | // Shift amount must be in [1,32] |
| 2232 | if (Val < 1 || Val > 32) { |
| 2233 | Error(E, "'asr' shift amount must be in range [1,32]"); |
| 2234 | return MatchOperand_ParseFail; |
| 2235 | } |
| 2236 | // asr #32 encoded as asr #0. |
| 2237 | if (Val == 32) Val = 0; |
| 2238 | } else { |
| 2239 | // Shift amount must be in [1,32] |
| 2240 | if (Val < 0 || Val > 31) { |
| 2241 | Error(E, "'lsr' shift amount must be in range [0,31]"); |
| 2242 | return MatchOperand_ParseFail; |
| 2243 | } |
| 2244 | } |
| 2245 | |
| 2246 | E = Parser.getTok().getLoc(); |
| 2247 | Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E)); |
| 2248 | |
| 2249 | return MatchOperand_Success; |
| 2250 | } |
| 2251 | |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 2252 | /// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family |
| 2253 | /// of instructions. Legal values are: |
| 2254 | /// ror #n 'n' in {0, 8, 16, 24} |
| 2255 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 2256 | parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2257 | const AsmToken &Tok = Parser.getTok(); |
| 2258 | SMLoc S = Tok.getLoc(); |
| 2259 | if (Tok.isNot(AsmToken::Identifier)) { |
| 2260 | Error(S, "rotate operator 'ror' expected"); |
| 2261 | return MatchOperand_ParseFail; |
| 2262 | } |
| 2263 | StringRef ShiftName = Tok.getString(); |
| 2264 | if (ShiftName != "ror" && ShiftName != "ROR") { |
| 2265 | Error(S, "rotate operator 'ror' expected"); |
| 2266 | return MatchOperand_ParseFail; |
| 2267 | } |
| 2268 | Parser.Lex(); // Eat the operator. |
| 2269 | |
| 2270 | // A '#' and a rotate amount. |
| 2271 | if (Parser.getTok().isNot(AsmToken::Hash)) { |
| 2272 | Error(Parser.getTok().getLoc(), "'#' expected"); |
| 2273 | return MatchOperand_ParseFail; |
| 2274 | } |
| 2275 | Parser.Lex(); // Eat hash token. |
| 2276 | |
| 2277 | const MCExpr *ShiftAmount; |
| 2278 | SMLoc E = Parser.getTok().getLoc(); |
| 2279 | if (getParser().ParseExpression(ShiftAmount)) { |
| 2280 | Error(E, "malformed rotate expression"); |
| 2281 | return MatchOperand_ParseFail; |
| 2282 | } |
| 2283 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount); |
| 2284 | if (!CE) { |
| 2285 | Error(E, "rotate amount must be an immediate"); |
| 2286 | return MatchOperand_ParseFail; |
| 2287 | } |
| 2288 | |
| 2289 | int64_t Val = CE->getValue(); |
| 2290 | // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension) |
| 2291 | // normally, zero is represented in asm by omitting the rotate operand |
| 2292 | // entirely. |
| 2293 | if (Val != 8 && Val != 16 && Val != 24 && Val != 0) { |
| 2294 | Error(E, "'ror' rotate amount must be 8, 16, or 24"); |
| 2295 | return MatchOperand_ParseFail; |
| 2296 | } |
| 2297 | |
| 2298 | E = Parser.getTok().getLoc(); |
| 2299 | Operands.push_back(ARMOperand::CreateRotImm(Val, S, E)); |
| 2300 | |
| 2301 | return MatchOperand_Success; |
| 2302 | } |
| 2303 | |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 2304 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 2305 | parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2306 | SMLoc S = Parser.getTok().getLoc(); |
| 2307 | // The bitfield descriptor is really two operands, the LSB and the width. |
| 2308 | if (Parser.getTok().isNot(AsmToken::Hash)) { |
| 2309 | Error(Parser.getTok().getLoc(), "'#' expected"); |
| 2310 | return MatchOperand_ParseFail; |
| 2311 | } |
| 2312 | Parser.Lex(); // Eat hash token. |
| 2313 | |
| 2314 | const MCExpr *LSBExpr; |
| 2315 | SMLoc E = Parser.getTok().getLoc(); |
| 2316 | if (getParser().ParseExpression(LSBExpr)) { |
| 2317 | Error(E, "malformed immediate expression"); |
| 2318 | return MatchOperand_ParseFail; |
| 2319 | } |
| 2320 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr); |
| 2321 | if (!CE) { |
| 2322 | Error(E, "'lsb' operand must be an immediate"); |
| 2323 | return MatchOperand_ParseFail; |
| 2324 | } |
| 2325 | |
| 2326 | int64_t LSB = CE->getValue(); |
| 2327 | // The LSB must be in the range [0,31] |
| 2328 | if (LSB < 0 || LSB > 31) { |
| 2329 | Error(E, "'lsb' operand must be in the range [0,31]"); |
| 2330 | return MatchOperand_ParseFail; |
| 2331 | } |
| 2332 | E = Parser.getTok().getLoc(); |
| 2333 | |
| 2334 | // Expect another immediate operand. |
| 2335 | if (Parser.getTok().isNot(AsmToken::Comma)) { |
| 2336 | Error(Parser.getTok().getLoc(), "too few operands"); |
| 2337 | return MatchOperand_ParseFail; |
| 2338 | } |
| 2339 | Parser.Lex(); // Eat hash token. |
| 2340 | if (Parser.getTok().isNot(AsmToken::Hash)) { |
| 2341 | Error(Parser.getTok().getLoc(), "'#' expected"); |
| 2342 | return MatchOperand_ParseFail; |
| 2343 | } |
| 2344 | Parser.Lex(); // Eat hash token. |
| 2345 | |
| 2346 | const MCExpr *WidthExpr; |
| 2347 | if (getParser().ParseExpression(WidthExpr)) { |
| 2348 | Error(E, "malformed immediate expression"); |
| 2349 | return MatchOperand_ParseFail; |
| 2350 | } |
| 2351 | CE = dyn_cast<MCConstantExpr>(WidthExpr); |
| 2352 | if (!CE) { |
| 2353 | Error(E, "'width' operand must be an immediate"); |
| 2354 | return MatchOperand_ParseFail; |
| 2355 | } |
| 2356 | |
| 2357 | int64_t Width = CE->getValue(); |
| 2358 | // The LSB must be in the range [1,32-lsb] |
| 2359 | if (Width < 1 || Width > 32 - LSB) { |
| 2360 | Error(E, "'width' operand must be in the range [1,32-lsb]"); |
| 2361 | return MatchOperand_ParseFail; |
| 2362 | } |
| 2363 | E = Parser.getTok().getLoc(); |
| 2364 | |
| 2365 | Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E)); |
| 2366 | |
| 2367 | return MatchOperand_Success; |
| 2368 | } |
| 2369 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2370 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 2371 | parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2372 | // Check for a post-index addressing register operand. Specifically: |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 2373 | // postidx_reg := '+' register {, shift} |
| 2374 | // | '-' register {, shift} |
| 2375 | // | register {, shift} |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2376 | |
| 2377 | // This method must return MatchOperand_NoMatch without consuming any tokens |
| 2378 | // in the case where there is no match, as other alternatives take other |
| 2379 | // parse methods. |
| 2380 | AsmToken Tok = Parser.getTok(); |
| 2381 | SMLoc S = Tok.getLoc(); |
| 2382 | bool haveEaten = false; |
Jim Grosbach | 16578b5 | 2011-08-05 16:11:38 +0000 | [diff] [blame] | 2383 | bool isAdd = true; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2384 | int Reg = -1; |
| 2385 | if (Tok.is(AsmToken::Plus)) { |
| 2386 | Parser.Lex(); // Eat the '+' token. |
| 2387 | haveEaten = true; |
| 2388 | } else if (Tok.is(AsmToken::Minus)) { |
| 2389 | Parser.Lex(); // Eat the '-' token. |
Jim Grosbach | 16578b5 | 2011-08-05 16:11:38 +0000 | [diff] [blame] | 2390 | isAdd = false; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2391 | haveEaten = true; |
| 2392 | } |
| 2393 | if (Parser.getTok().is(AsmToken::Identifier)) |
| 2394 | Reg = tryParseRegister(); |
| 2395 | if (Reg == -1) { |
| 2396 | if (!haveEaten) |
| 2397 | return MatchOperand_NoMatch; |
| 2398 | Error(Parser.getTok().getLoc(), "register expected"); |
| 2399 | return MatchOperand_ParseFail; |
| 2400 | } |
| 2401 | SMLoc E = Parser.getTok().getLoc(); |
| 2402 | |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 2403 | ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift; |
| 2404 | unsigned ShiftImm = 0; |
Jim Grosbach | 0d6fac3 | 2011-08-05 22:03:36 +0000 | [diff] [blame] | 2405 | if (Parser.getTok().is(AsmToken::Comma)) { |
| 2406 | Parser.Lex(); // Eat the ','. |
| 2407 | if (parseMemRegOffsetShift(ShiftTy, ShiftImm)) |
| 2408 | return MatchOperand_ParseFail; |
| 2409 | } |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 2410 | |
| 2411 | Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy, |
| 2412 | ShiftImm, S, E)); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2413 | |
| 2414 | return MatchOperand_Success; |
| 2415 | } |
| 2416 | |
Jim Grosbach | 251bf25 | 2011-08-10 21:56:18 +0000 | [diff] [blame] | 2417 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 2418 | parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2419 | // Check for a post-index addressing register operand. Specifically: |
| 2420 | // am3offset := '+' register |
| 2421 | // | '-' register |
| 2422 | // | register |
| 2423 | // | # imm |
| 2424 | // | # + imm |
| 2425 | // | # - imm |
| 2426 | |
| 2427 | // This method must return MatchOperand_NoMatch without consuming any tokens |
| 2428 | // in the case where there is no match, as other alternatives take other |
| 2429 | // parse methods. |
| 2430 | AsmToken Tok = Parser.getTok(); |
| 2431 | SMLoc S = Tok.getLoc(); |
| 2432 | |
| 2433 | // Do immediates first, as we always parse those if we have a '#'. |
| 2434 | if (Parser.getTok().is(AsmToken::Hash)) { |
| 2435 | Parser.Lex(); // Eat the '#'. |
| 2436 | // Explicitly look for a '-', as we need to encode negative zero |
| 2437 | // differently. |
| 2438 | bool isNegative = Parser.getTok().is(AsmToken::Minus); |
| 2439 | const MCExpr *Offset; |
| 2440 | if (getParser().ParseExpression(Offset)) |
| 2441 | return MatchOperand_ParseFail; |
| 2442 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset); |
| 2443 | if (!CE) { |
| 2444 | Error(S, "constant expression expected"); |
| 2445 | return MatchOperand_ParseFail; |
| 2446 | } |
| 2447 | SMLoc E = Tok.getLoc(); |
| 2448 | // Negative zero is encoded as the flag value INT32_MIN. |
| 2449 | int32_t Val = CE->getValue(); |
| 2450 | if (isNegative && Val == 0) |
| 2451 | Val = INT32_MIN; |
| 2452 | |
| 2453 | Operands.push_back( |
| 2454 | ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E)); |
| 2455 | |
| 2456 | return MatchOperand_Success; |
| 2457 | } |
| 2458 | |
| 2459 | |
| 2460 | bool haveEaten = false; |
| 2461 | bool isAdd = true; |
| 2462 | int Reg = -1; |
| 2463 | if (Tok.is(AsmToken::Plus)) { |
| 2464 | Parser.Lex(); // Eat the '+' token. |
| 2465 | haveEaten = true; |
| 2466 | } else if (Tok.is(AsmToken::Minus)) { |
| 2467 | Parser.Lex(); // Eat the '-' token. |
| 2468 | isAdd = false; |
| 2469 | haveEaten = true; |
| 2470 | } |
| 2471 | if (Parser.getTok().is(AsmToken::Identifier)) |
| 2472 | Reg = tryParseRegister(); |
| 2473 | if (Reg == -1) { |
| 2474 | if (!haveEaten) |
| 2475 | return MatchOperand_NoMatch; |
| 2476 | Error(Parser.getTok().getLoc(), "register expected"); |
| 2477 | return MatchOperand_ParseFail; |
| 2478 | } |
| 2479 | SMLoc E = Parser.getTok().getLoc(); |
| 2480 | |
| 2481 | Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift, |
| 2482 | 0, S, E)); |
| 2483 | |
| 2484 | return MatchOperand_Success; |
| 2485 | } |
| 2486 | |
Jim Grosbach | a77295d | 2011-09-08 22:07:06 +0000 | [diff] [blame] | 2487 | /// cvtT2LdrdPre - Convert parsed operands to MCInst. |
| 2488 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2489 | /// when they refer multiple MIOperands inside a single one. |
| 2490 | bool ARMAsmParser:: |
| 2491 | cvtT2LdrdPre(MCInst &Inst, unsigned Opcode, |
| 2492 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2493 | // Rt, Rt2 |
| 2494 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2495 | ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1); |
| 2496 | // Create a writeback register dummy placeholder. |
| 2497 | Inst.addOperand(MCOperand::CreateReg(0)); |
| 2498 | // addr |
| 2499 | ((ARMOperand*)Operands[4])->addMemImm8s4OffsetOperands(Inst, 2); |
| 2500 | // pred |
| 2501 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2502 | return true; |
| 2503 | } |
| 2504 | |
| 2505 | /// cvtT2StrdPre - Convert parsed operands to MCInst. |
| 2506 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2507 | /// when they refer multiple MIOperands inside a single one. |
| 2508 | bool ARMAsmParser:: |
| 2509 | cvtT2StrdPre(MCInst &Inst, unsigned Opcode, |
| 2510 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2511 | // Create a writeback register dummy placeholder. |
| 2512 | Inst.addOperand(MCOperand::CreateReg(0)); |
| 2513 | // Rt, Rt2 |
| 2514 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2515 | ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1); |
| 2516 | // addr |
| 2517 | ((ARMOperand*)Operands[4])->addMemImm8s4OffsetOperands(Inst, 2); |
| 2518 | // pred |
| 2519 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2520 | return true; |
| 2521 | } |
| 2522 | |
Jim Grosbach | eeec025 | 2011-09-08 00:39:19 +0000 | [diff] [blame] | 2523 | /// cvtLdWriteBackRegT2AddrModeImm8 - Convert parsed operands to MCInst. |
| 2524 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2525 | /// when they refer multiple MIOperands inside a single one. |
| 2526 | bool ARMAsmParser:: |
| 2527 | cvtLdWriteBackRegT2AddrModeImm8(MCInst &Inst, unsigned Opcode, |
| 2528 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2529 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2530 | |
| 2531 | // Create a writeback register dummy placeholder. |
| 2532 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2533 | |
| 2534 | ((ARMOperand*)Operands[3])->addMemImm8OffsetOperands(Inst, 2); |
| 2535 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2536 | return true; |
| 2537 | } |
| 2538 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2539 | /// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst. |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2540 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2541 | /// when they refer multiple MIOperands inside a single one. |
| 2542 | bool ARMAsmParser:: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2543 | cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode, |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2544 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2545 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2546 | |
| 2547 | // Create a writeback register dummy placeholder. |
| 2548 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2549 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2550 | ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3); |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2551 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2552 | return true; |
| 2553 | } |
| 2554 | |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 2555 | /// cvtLdWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst. |
| 2556 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2557 | /// when they refer multiple MIOperands inside a single one. |
| 2558 | bool ARMAsmParser:: |
| 2559 | cvtLdWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode, |
| 2560 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2561 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2562 | |
| 2563 | // Create a writeback register dummy placeholder. |
| 2564 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2565 | |
| 2566 | ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2); |
| 2567 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2568 | return true; |
| 2569 | } |
| 2570 | |
| 2571 | |
Jim Grosbach | 548340c | 2011-08-11 19:22:40 +0000 | [diff] [blame] | 2572 | /// cvtStWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst. |
| 2573 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2574 | /// when they refer multiple MIOperands inside a single one. |
| 2575 | bool ARMAsmParser:: |
| 2576 | cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode, |
| 2577 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2578 | // Create a writeback register dummy placeholder. |
| 2579 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2580 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2581 | ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2); |
| 2582 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2583 | return true; |
| 2584 | } |
| 2585 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2586 | /// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst. |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2587 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2588 | /// when they refer multiple MIOperands inside a single one. |
| 2589 | bool ARMAsmParser:: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2590 | cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode, |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2591 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2592 | // Create a writeback register dummy placeholder. |
| 2593 | Inst.addOperand(MCOperand::CreateImm(0)); |
Jim Grosbach | 548340c | 2011-08-11 19:22:40 +0000 | [diff] [blame] | 2594 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2595 | ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3); |
| 2596 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2597 | return true; |
| 2598 | } |
| 2599 | |
Jim Grosbach | 7b8f46c | 2011-08-11 21:17:22 +0000 | [diff] [blame] | 2600 | /// cvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst. |
| 2601 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2602 | /// when they refer multiple MIOperands inside a single one. |
| 2603 | bool ARMAsmParser:: |
| 2604 | cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode, |
| 2605 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2606 | // Create a writeback register dummy placeholder. |
| 2607 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2608 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2609 | ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3); |
| 2610 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2611 | return true; |
| 2612 | } |
| 2613 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2614 | /// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst. |
| 2615 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2616 | /// when they refer multiple MIOperands inside a single one. |
| 2617 | bool ARMAsmParser:: |
| 2618 | cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode, |
| 2619 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2620 | // Rt |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2621 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2622 | // Create a writeback register dummy placeholder. |
| 2623 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2624 | // addr |
| 2625 | ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1); |
| 2626 | // offset |
| 2627 | ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1); |
| 2628 | // pred |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2629 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2630 | return true; |
| 2631 | } |
| 2632 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2633 | /// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst. |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2634 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2635 | /// when they refer multiple MIOperands inside a single one. |
| 2636 | bool ARMAsmParser:: |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2637 | cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode, |
| 2638 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2639 | // Rt |
Owen Anderson | aa3402e | 2011-07-28 17:18:57 +0000 | [diff] [blame] | 2640 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2641 | // Create a writeback register dummy placeholder. |
| 2642 | Inst.addOperand(MCOperand::CreateImm(0)); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2643 | // addr |
| 2644 | ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1); |
| 2645 | // offset |
| 2646 | ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2); |
| 2647 | // pred |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2648 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2649 | return true; |
| 2650 | } |
| 2651 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2652 | /// cvtStExtTWriteBackImm - Convert parsed operands to MCInst. |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2653 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2654 | /// when they refer multiple MIOperands inside a single one. |
| 2655 | bool ARMAsmParser:: |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2656 | cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode, |
| 2657 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2658 | // Create a writeback register dummy placeholder. |
| 2659 | Inst.addOperand(MCOperand::CreateImm(0)); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2660 | // Rt |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2661 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2662 | // addr |
| 2663 | ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1); |
| 2664 | // offset |
| 2665 | ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1); |
| 2666 | // pred |
| 2667 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2668 | return true; |
| 2669 | } |
| 2670 | |
| 2671 | /// cvtStExtTWriteBackReg - Convert parsed operands to MCInst. |
| 2672 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2673 | /// when they refer multiple MIOperands inside a single one. |
| 2674 | bool ARMAsmParser:: |
| 2675 | cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode, |
| 2676 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2677 | // Create a writeback register dummy placeholder. |
| 2678 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2679 | // Rt |
| 2680 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2681 | // addr |
| 2682 | ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1); |
| 2683 | // offset |
| 2684 | ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2); |
| 2685 | // pred |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2686 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2687 | return true; |
| 2688 | } |
| 2689 | |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 2690 | /// cvtLdrdPre - Convert parsed operands to MCInst. |
| 2691 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2692 | /// when they refer multiple MIOperands inside a single one. |
| 2693 | bool ARMAsmParser:: |
| 2694 | cvtLdrdPre(MCInst &Inst, unsigned Opcode, |
| 2695 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2696 | // Rt, Rt2 |
| 2697 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2698 | ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1); |
| 2699 | // Create a writeback register dummy placeholder. |
| 2700 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2701 | // addr |
| 2702 | ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3); |
| 2703 | // pred |
| 2704 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2705 | return true; |
| 2706 | } |
| 2707 | |
Jim Grosbach | 14605d1 | 2011-08-11 20:28:23 +0000 | [diff] [blame] | 2708 | /// cvtStrdPre - Convert parsed operands to MCInst. |
| 2709 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2710 | /// when they refer multiple MIOperands inside a single one. |
| 2711 | bool ARMAsmParser:: |
| 2712 | cvtStrdPre(MCInst &Inst, unsigned Opcode, |
| 2713 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2714 | // Create a writeback register dummy placeholder. |
| 2715 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2716 | // Rt, Rt2 |
| 2717 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2718 | ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1); |
| 2719 | // addr |
| 2720 | ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3); |
| 2721 | // pred |
| 2722 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2723 | return true; |
| 2724 | } |
| 2725 | |
Jim Grosbach | 623a454 | 2011-08-10 22:42:16 +0000 | [diff] [blame] | 2726 | /// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst. |
| 2727 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2728 | /// when they refer multiple MIOperands inside a single one. |
| 2729 | bool ARMAsmParser:: |
| 2730 | cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode, |
| 2731 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2732 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2733 | // Create a writeback register dummy placeholder. |
| 2734 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2735 | ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3); |
| 2736 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2737 | return true; |
| 2738 | } |
| 2739 | |
Jim Grosbach | 88ae2bc | 2011-08-19 22:07:46 +0000 | [diff] [blame] | 2740 | /// cvtThumbMultiple- Convert parsed operands to MCInst. |
| 2741 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2742 | /// when they refer multiple MIOperands inside a single one. |
| 2743 | bool ARMAsmParser:: |
| 2744 | cvtThumbMultiply(MCInst &Inst, unsigned Opcode, |
| 2745 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2746 | // The second source operand must be the same register as the destination |
| 2747 | // operand. |
| 2748 | if (Operands.size() == 6 && |
Jim Grosbach | 7a01069 | 2011-08-19 22:30:46 +0000 | [diff] [blame] | 2749 | (((ARMOperand*)Operands[3])->getReg() != |
| 2750 | ((ARMOperand*)Operands[5])->getReg()) && |
| 2751 | (((ARMOperand*)Operands[3])->getReg() != |
| 2752 | ((ARMOperand*)Operands[4])->getReg())) { |
Jim Grosbach | 88ae2bc | 2011-08-19 22:07:46 +0000 | [diff] [blame] | 2753 | Error(Operands[3]->getStartLoc(), |
Jim Grosbach | 7a01069 | 2011-08-19 22:30:46 +0000 | [diff] [blame] | 2754 | "destination register must match source register"); |
Jim Grosbach | 88ae2bc | 2011-08-19 22:07:46 +0000 | [diff] [blame] | 2755 | return false; |
| 2756 | } |
| 2757 | ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1); |
| 2758 | ((ARMOperand*)Operands[1])->addCCOutOperands(Inst, 1); |
| 2759 | ((ARMOperand*)Operands[4])->addRegOperands(Inst, 1); |
Jim Grosbach | 7a01069 | 2011-08-19 22:30:46 +0000 | [diff] [blame] | 2760 | // If we have a three-operand form, use that, else the second source operand |
| 2761 | // is just the destination operand again. |
| 2762 | if (Operands.size() == 6) |
| 2763 | ((ARMOperand*)Operands[5])->addRegOperands(Inst, 1); |
| 2764 | else |
| 2765 | Inst.addOperand(Inst.getOperand(0)); |
Jim Grosbach | 88ae2bc | 2011-08-19 22:07:46 +0000 | [diff] [blame] | 2766 | ((ARMOperand*)Operands[2])->addCondCodeOperands(Inst, 2); |
| 2767 | |
| 2768 | return true; |
| 2769 | } |
Jim Grosbach | 623a454 | 2011-08-10 22:42:16 +0000 | [diff] [blame] | 2770 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 2771 | /// Parse an ARM memory expression, return false if successful else return true |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2772 | /// or an error. The first token must be a '[' when called. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2773 | bool ARMAsmParser:: |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2774 | parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2775 | SMLoc S, E; |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2776 | assert(Parser.getTok().is(AsmToken::LBrac) && |
Bill Wendling | a60f157 | 2010-11-06 10:48:18 +0000 | [diff] [blame] | 2777 | "Token is not a Left Bracket"); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2778 | S = Parser.getTok().getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2779 | Parser.Lex(); // Eat left bracket token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2780 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2781 | const AsmToken &BaseRegTok = Parser.getTok(); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2782 | int BaseRegNum = tryParseRegister(); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2783 | if (BaseRegNum == -1) |
| 2784 | return Error(BaseRegTok.getLoc(), "register expected"); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2785 | |
Daniel Dunbar | 0571093 | 2011-01-18 05:34:17 +0000 | [diff] [blame] | 2786 | // The next token must either be a comma or a closing bracket. |
| 2787 | const AsmToken &Tok = Parser.getTok(); |
| 2788 | if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac)) |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2789 | return Error(Tok.getLoc(), "malformed memory operand"); |
Daniel Dunbar | 0571093 | 2011-01-18 05:34:17 +0000 | [diff] [blame] | 2790 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2791 | if (Tok.is(AsmToken::RBrac)) { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2792 | E = Tok.getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2793 | Parser.Lex(); // Eat right bracket token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2794 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2795 | Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift, |
| 2796 | 0, false, S, E)); |
Jim Grosbach | 03f44a0 | 2010-11-29 23:18:01 +0000 | [diff] [blame] | 2797 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2798 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2799 | } |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 2800 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2801 | assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!"); |
| 2802 | Parser.Lex(); // Eat the comma. |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 2803 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2804 | // If we have a '#' it's an immediate offset, else assume it's a register |
| 2805 | // offset. |
| 2806 | if (Parser.getTok().is(AsmToken::Hash)) { |
| 2807 | Parser.Lex(); // Eat the '#'. |
| 2808 | E = Parser.getTok().getLoc(); |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 2809 | |
Owen Anderson | 0da10cf | 2011-08-29 19:36:44 +0000 | [diff] [blame] | 2810 | bool isNegative = getParser().getTok().is(AsmToken::Minus); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2811 | const MCExpr *Offset; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2812 | if (getParser().ParseExpression(Offset)) |
| 2813 | return true; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2814 | |
| 2815 | // The expression has to be a constant. Memory references with relocations |
| 2816 | // don't come through here, as they use the <label> forms of the relevant |
| 2817 | // instructions. |
| 2818 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset); |
| 2819 | if (!CE) |
| 2820 | return Error (E, "constant expression expected"); |
| 2821 | |
Owen Anderson | 0da10cf | 2011-08-29 19:36:44 +0000 | [diff] [blame] | 2822 | // If the constant was #-0, represent it as INT32_MIN. |
| 2823 | int32_t Val = CE->getValue(); |
| 2824 | if (isNegative && Val == 0) |
| 2825 | CE = MCConstantExpr::Create(INT32_MIN, getContext()); |
| 2826 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2827 | // Now we should have the closing ']' |
| 2828 | E = Parser.getTok().getLoc(); |
| 2829 | if (Parser.getTok().isNot(AsmToken::RBrac)) |
| 2830 | return Error(E, "']' expected"); |
| 2831 | Parser.Lex(); // Eat right bracket token. |
| 2832 | |
| 2833 | // Don't worry about range checking the value here. That's handled by |
| 2834 | // the is*() predicates. |
| 2835 | Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0, |
| 2836 | ARM_AM::no_shift, 0, false, S,E)); |
| 2837 | |
| 2838 | // If there's a pre-indexing writeback marker, '!', just add it as a token |
| 2839 | // operand. |
| 2840 | if (Parser.getTok().is(AsmToken::Exclaim)) { |
| 2841 | Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc())); |
| 2842 | Parser.Lex(); // Eat the '!'. |
| 2843 | } |
| 2844 | |
| 2845 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2846 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2847 | |
| 2848 | // The register offset is optionally preceded by a '+' or '-' |
| 2849 | bool isNegative = false; |
| 2850 | if (Parser.getTok().is(AsmToken::Minus)) { |
| 2851 | isNegative = true; |
| 2852 | Parser.Lex(); // Eat the '-'. |
| 2853 | } else if (Parser.getTok().is(AsmToken::Plus)) { |
| 2854 | // Nothing to do. |
| 2855 | Parser.Lex(); // Eat the '+'. |
| 2856 | } |
| 2857 | |
| 2858 | E = Parser.getTok().getLoc(); |
| 2859 | int OffsetRegNum = tryParseRegister(); |
| 2860 | if (OffsetRegNum == -1) |
| 2861 | return Error(E, "register expected"); |
| 2862 | |
| 2863 | // If there's a shift operator, handle it. |
| 2864 | ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift; |
Jim Grosbach | 0d6fac3 | 2011-08-05 22:03:36 +0000 | [diff] [blame] | 2865 | unsigned ShiftImm = 0; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2866 | if (Parser.getTok().is(AsmToken::Comma)) { |
| 2867 | Parser.Lex(); // Eat the ','. |
Jim Grosbach | 0d6fac3 | 2011-08-05 22:03:36 +0000 | [diff] [blame] | 2868 | if (parseMemRegOffsetShift(ShiftType, ShiftImm)) |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2869 | return true; |
| 2870 | } |
| 2871 | |
| 2872 | // Now we should have the closing ']' |
| 2873 | E = Parser.getTok().getLoc(); |
| 2874 | if (Parser.getTok().isNot(AsmToken::RBrac)) |
| 2875 | return Error(E, "']' expected"); |
| 2876 | Parser.Lex(); // Eat right bracket token. |
| 2877 | |
| 2878 | Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum, |
Jim Grosbach | 0d6fac3 | 2011-08-05 22:03:36 +0000 | [diff] [blame] | 2879 | ShiftType, ShiftImm, isNegative, |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2880 | S, E)); |
| 2881 | |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 2882 | // If there's a pre-indexing writeback marker, '!', just add it as a token |
| 2883 | // operand. |
| 2884 | if (Parser.getTok().is(AsmToken::Exclaim)) { |
| 2885 | Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc())); |
| 2886 | Parser.Lex(); // Eat the '!'. |
| 2887 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2888 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2889 | return false; |
| 2890 | } |
| 2891 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2892 | /// parseMemRegOffsetShift - one of these two: |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2893 | /// ( lsl | lsr | asr | ror ) , # shift_amount |
| 2894 | /// rrx |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2895 | /// return true if it parses a shift otherwise it returns false. |
| 2896 | bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St, |
| 2897 | unsigned &Amount) { |
| 2898 | SMLoc Loc = Parser.getTok().getLoc(); |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2899 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2900 | if (Tok.isNot(AsmToken::Identifier)) |
| 2901 | return true; |
Benjamin Kramer | 38e5989 | 2010-07-14 22:38:02 +0000 | [diff] [blame] | 2902 | StringRef ShiftName = Tok.getString(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2903 | if (ShiftName == "lsl" || ShiftName == "LSL") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 2904 | St = ARM_AM::lsl; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2905 | else if (ShiftName == "lsr" || ShiftName == "LSR") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 2906 | St = ARM_AM::lsr; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2907 | else if (ShiftName == "asr" || ShiftName == "ASR") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 2908 | St = ARM_AM::asr; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2909 | else if (ShiftName == "ror" || ShiftName == "ROR") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 2910 | St = ARM_AM::ror; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2911 | else if (ShiftName == "rrx" || ShiftName == "RRX") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 2912 | St = ARM_AM::rrx; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2913 | else |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2914 | return Error(Loc, "illegal shift operator"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2915 | Parser.Lex(); // Eat shift type token. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2916 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2917 | // rrx stands alone. |
| 2918 | Amount = 0; |
| 2919 | if (St != ARM_AM::rrx) { |
| 2920 | Loc = Parser.getTok().getLoc(); |
| 2921 | // A '#' and a shift amount. |
| 2922 | const AsmToken &HashTok = Parser.getTok(); |
| 2923 | if (HashTok.isNot(AsmToken::Hash)) |
| 2924 | return Error(HashTok.getLoc(), "'#' expected"); |
| 2925 | Parser.Lex(); // Eat hash token. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2926 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2927 | const MCExpr *Expr; |
| 2928 | if (getParser().ParseExpression(Expr)) |
| 2929 | return true; |
| 2930 | // Range check the immediate. |
| 2931 | // lsl, ror: 0 <= imm <= 31 |
| 2932 | // lsr, asr: 0 <= imm <= 32 |
| 2933 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr); |
| 2934 | if (!CE) |
| 2935 | return Error(Loc, "shift amount must be an immediate"); |
| 2936 | int64_t Imm = CE->getValue(); |
| 2937 | if (Imm < 0 || |
| 2938 | ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) || |
| 2939 | ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32)) |
| 2940 | return Error(Loc, "immediate shift value out of range"); |
| 2941 | Amount = Imm; |
| 2942 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2943 | |
| 2944 | return false; |
| 2945 | } |
| 2946 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2947 | /// Parse a arm instruction operand. For now this parses the operand regardless |
| 2948 | /// of the mnemonic. |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2949 | bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 2950 | StringRef Mnemonic) { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2951 | SMLoc S, E; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 2952 | |
| 2953 | // Check if the current operand has a custom associated parser, if so, try to |
| 2954 | // custom parse the operand, or fallback to the general approach. |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 2955 | OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic); |
| 2956 | if (ResTy == MatchOperand_Success) |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 2957 | return false; |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 2958 | // If there wasn't a custom match, try the generic matcher below. Otherwise, |
| 2959 | // there was a match, but an error occurred, in which case, just return that |
| 2960 | // the operand parsing failed. |
| 2961 | if (ResTy == MatchOperand_ParseFail) |
| 2962 | return true; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 2963 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2964 | switch (getLexer().getKind()) { |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 2965 | default: |
| 2966 | Error(Parser.getTok().getLoc(), "unexpected token in operand"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2967 | return true; |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 2968 | case AsmToken::Identifier: { |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2969 | if (!tryParseRegisterWithWriteBack(Operands)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2970 | return false; |
Jim Grosbach | 0d87ec2 | 2011-07-26 20:41:24 +0000 | [diff] [blame] | 2971 | int Res = tryParseShiftRegister(Operands); |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 2972 | if (Res == 0) // success |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 2973 | return false; |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 2974 | else if (Res == -1) // irrecoverable error |
| 2975 | return true; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 2976 | |
| 2977 | // Fall though for the Identifier case that is not a register or a |
| 2978 | // special name. |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 2979 | } |
Kevin Enderby | 67b212e | 2011-01-13 20:32:36 +0000 | [diff] [blame] | 2980 | case AsmToken::Integer: // things like 1f and 2b as a branch targets |
| 2981 | case AsmToken::Dot: { // . as a branch target |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2982 | // This was not a register so parse other operands that start with an |
| 2983 | // identifier (like labels) as expressions and create them as immediates. |
| 2984 | const MCExpr *IdVal; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2985 | S = Parser.getTok().getLoc(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2986 | if (getParser().ParseExpression(IdVal)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2987 | return true; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2988 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2989 | Operands.push_back(ARMOperand::CreateImm(IdVal, S, E)); |
| 2990 | return false; |
| 2991 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2992 | case AsmToken::LBrac: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2993 | return parseMemory(Operands); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 2994 | case AsmToken::LCurly: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2995 | return parseRegisterList(Operands); |
Owen Anderson | 63553c7 | 2011-08-29 17:17:09 +0000 | [diff] [blame] | 2996 | case AsmToken::Hash: { |
Kevin Enderby | 079469f | 2009-10-13 23:33:38 +0000 | [diff] [blame] | 2997 | // #42 -> immediate. |
| 2998 | // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2999 | S = Parser.getTok().getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 3000 | Parser.Lex(); |
Owen Anderson | 63553c7 | 2011-08-29 17:17:09 +0000 | [diff] [blame] | 3001 | bool isNegative = Parser.getTok().is(AsmToken::Minus); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3002 | const MCExpr *ImmVal; |
| 3003 | if (getParser().ParseExpression(ImmVal)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 3004 | return true; |
Owen Anderson | 63553c7 | 2011-08-29 17:17:09 +0000 | [diff] [blame] | 3005 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ImmVal); |
| 3006 | if (!CE) { |
| 3007 | Error(S, "constant expression expected"); |
| 3008 | return MatchOperand_ParseFail; |
| 3009 | } |
| 3010 | int32_t Val = CE->getValue(); |
| 3011 | if (isNegative && Val == 0) |
| 3012 | ImmVal = MCConstantExpr::Create(INT32_MIN, getContext()); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 3013 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 3014 | Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E)); |
| 3015 | return false; |
Owen Anderson | 63553c7 | 2011-08-29 17:17:09 +0000 | [diff] [blame] | 3016 | } |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 3017 | case AsmToken::Colon: { |
| 3018 | // ":lower16:" and ":upper16:" expression prefixes |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 3019 | // FIXME: Check it's an expression prefix, |
| 3020 | // e.g. (FOO - :lower16:BAR) isn't legal. |
| 3021 | ARMMCExpr::VariantKind RefKind; |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3022 | if (parsePrefix(RefKind)) |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 3023 | return true; |
| 3024 | |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 3025 | const MCExpr *SubExprVal; |
| 3026 | if (getParser().ParseExpression(SubExprVal)) |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 3027 | return true; |
| 3028 | |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 3029 | const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal, |
| 3030 | getContext()); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 3031 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 3032 | Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E)); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 3033 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 3034 | } |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 3035 | } |
| 3036 | } |
| 3037 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3038 | // parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e. |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 3039 | // :lower16: and :upper16:. |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3040 | bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) { |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 3041 | RefKind = ARMMCExpr::VK_ARM_None; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 3042 | |
| 3043 | // :lower16: and :upper16: modifiers |
Jason W Kim | 8a8696d | 2011-01-13 00:27:00 +0000 | [diff] [blame] | 3044 | assert(getLexer().is(AsmToken::Colon) && "expected a :"); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 3045 | Parser.Lex(); // Eat ':' |
| 3046 | |
| 3047 | if (getLexer().isNot(AsmToken::Identifier)) { |
| 3048 | Error(Parser.getTok().getLoc(), "expected prefix identifier in operand"); |
| 3049 | return true; |
| 3050 | } |
| 3051 | |
| 3052 | StringRef IDVal = Parser.getTok().getIdentifier(); |
| 3053 | if (IDVal == "lower16") { |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 3054 | RefKind = ARMMCExpr::VK_ARM_LO16; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 3055 | } else if (IDVal == "upper16") { |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 3056 | RefKind = ARMMCExpr::VK_ARM_HI16; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 3057 | } else { |
| 3058 | Error(Parser.getTok().getLoc(), "unexpected prefix in operand"); |
| 3059 | return true; |
| 3060 | } |
| 3061 | Parser.Lex(); |
| 3062 | |
| 3063 | if (getLexer().isNot(AsmToken::Colon)) { |
| 3064 | Error(Parser.getTok().getLoc(), "unexpected token after prefix"); |
| 3065 | return true; |
| 3066 | } |
| 3067 | Parser.Lex(); // Eat the last ':' |
| 3068 | return false; |
| 3069 | } |
| 3070 | |
| 3071 | const MCExpr * |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3072 | ARMAsmParser::applyPrefixToExpr(const MCExpr *E, |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 3073 | MCSymbolRefExpr::VariantKind Variant) { |
| 3074 | // Recurse over the given expression, rebuilding it to apply the given variant |
| 3075 | // to the leftmost symbol. |
| 3076 | if (Variant == MCSymbolRefExpr::VK_None) |
| 3077 | return E; |
| 3078 | |
| 3079 | switch (E->getKind()) { |
| 3080 | case MCExpr::Target: |
| 3081 | llvm_unreachable("Can't handle target expr yet"); |
| 3082 | case MCExpr::Constant: |
| 3083 | llvm_unreachable("Can't handle lower16/upper16 of constant yet"); |
| 3084 | |
| 3085 | case MCExpr::SymbolRef: { |
| 3086 | const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E); |
| 3087 | |
| 3088 | if (SRE->getKind() != MCSymbolRefExpr::VK_None) |
| 3089 | return 0; |
| 3090 | |
| 3091 | return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext()); |
| 3092 | } |
| 3093 | |
| 3094 | case MCExpr::Unary: |
| 3095 | llvm_unreachable("Can't handle unary expressions yet"); |
| 3096 | |
| 3097 | case MCExpr::Binary: { |
| 3098 | const MCBinaryExpr *BE = cast<MCBinaryExpr>(E); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3099 | const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 3100 | const MCExpr *RHS = BE->getRHS(); |
| 3101 | if (!LHS) |
| 3102 | return 0; |
| 3103 | |
| 3104 | return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext()); |
| 3105 | } |
| 3106 | } |
| 3107 | |
| 3108 | assert(0 && "Invalid expression kind!"); |
| 3109 | return 0; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 3110 | } |
| 3111 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 3112 | /// \brief Given a mnemonic, split out possible predication code and carry |
| 3113 | /// setting letters to form a canonical mnemonic and flags. |
| 3114 | // |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 3115 | // FIXME: Would be nice to autogen this. |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 3116 | // FIXME: This is a bit of a maze of special cases. |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3117 | StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic, |
Jim Grosbach | 5f16057 | 2011-07-19 20:10:31 +0000 | [diff] [blame] | 3118 | unsigned &PredicationCode, |
| 3119 | bool &CarrySetting, |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 3120 | unsigned &ProcessorIMod, |
| 3121 | StringRef &ITMask) { |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 3122 | PredicationCode = ARMCC::AL; |
| 3123 | CarrySetting = false; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 3124 | ProcessorIMod = 0; |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 3125 | |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 3126 | // Ignore some mnemonics we know aren't predicated forms. |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 3127 | // |
| 3128 | // FIXME: Would be nice to autogen this. |
Jim Grosbach | 5f16057 | 2011-07-19 20:10:31 +0000 | [diff] [blame] | 3129 | if ((Mnemonic == "movs" && isThumb()) || |
| 3130 | Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" || |
| 3131 | Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" || |
| 3132 | Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" || |
| 3133 | Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" || |
| 3134 | Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" || |
| 3135 | Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" || |
| 3136 | Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal") |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 3137 | return Mnemonic; |
Daniel Dunbar | 5747b13 | 2010-08-11 06:37:16 +0000 | [diff] [blame] | 3138 | |
Jim Grosbach | 3f00e31 | 2011-07-11 17:09:57 +0000 | [diff] [blame] | 3139 | // First, split out any predication code. Ignore mnemonics we know aren't |
| 3140 | // predicated but do have a carry-set and so weren't caught above. |
Jim Grosbach | ab40f4b | 2011-07-20 18:20:31 +0000 | [diff] [blame] | 3141 | if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" && |
Jim Grosbach | 71725a0 | 2011-07-27 21:58:11 +0000 | [diff] [blame] | 3142 | Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" && |
Jim Grosbach | 04d55f1 | 2011-08-22 23:55:58 +0000 | [diff] [blame] | 3143 | Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" && |
Jim Grosbach | 2f25d9b | 2011-09-01 18:22:13 +0000 | [diff] [blame] | 3144 | Mnemonic != "sbcs" && Mnemonic != "rscs") { |
Jim Grosbach | 3f00e31 | 2011-07-11 17:09:57 +0000 | [diff] [blame] | 3145 | unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2)) |
| 3146 | .Case("eq", ARMCC::EQ) |
| 3147 | .Case("ne", ARMCC::NE) |
| 3148 | .Case("hs", ARMCC::HS) |
| 3149 | .Case("cs", ARMCC::HS) |
| 3150 | .Case("lo", ARMCC::LO) |
| 3151 | .Case("cc", ARMCC::LO) |
| 3152 | .Case("mi", ARMCC::MI) |
| 3153 | .Case("pl", ARMCC::PL) |
| 3154 | .Case("vs", ARMCC::VS) |
| 3155 | .Case("vc", ARMCC::VC) |
| 3156 | .Case("hi", ARMCC::HI) |
| 3157 | .Case("ls", ARMCC::LS) |
| 3158 | .Case("ge", ARMCC::GE) |
| 3159 | .Case("lt", ARMCC::LT) |
| 3160 | .Case("gt", ARMCC::GT) |
| 3161 | .Case("le", ARMCC::LE) |
| 3162 | .Case("al", ARMCC::AL) |
| 3163 | .Default(~0U); |
| 3164 | if (CC != ~0U) { |
| 3165 | Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2); |
| 3166 | PredicationCode = CC; |
| 3167 | } |
Bill Wendling | 52925b6 | 2010-10-29 23:50:21 +0000 | [diff] [blame] | 3168 | } |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 3169 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 3170 | // Next, determine if we have a carry setting bit. We explicitly ignore all |
| 3171 | // the instructions we know end in 's'. |
| 3172 | if (Mnemonic.endswith("s") && |
Jim Grosbach | 00f5d98 | 2011-08-17 22:49:09 +0000 | [diff] [blame] | 3173 | !(Mnemonic == "cps" || Mnemonic == "mls" || |
Jim Grosbach | 5f16057 | 2011-07-19 20:10:31 +0000 | [diff] [blame] | 3174 | Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" || |
| 3175 | Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" || |
| 3176 | Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" || |
Jim Grosbach | e1cf590 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 3177 | Mnemonic == "vrsqrts" || Mnemonic == "srs" || |
| 3178 | (Mnemonic == "movs" && isThumb()))) { |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 3179 | Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1); |
| 3180 | CarrySetting = true; |
| 3181 | } |
| 3182 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 3183 | // The "cps" instruction can have a interrupt mode operand which is glued into |
| 3184 | // the mnemonic. Check if this is the case, split it and parse the imod op |
| 3185 | if (Mnemonic.startswith("cps")) { |
| 3186 | // Split out any imod code. |
| 3187 | unsigned IMod = |
| 3188 | StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2)) |
| 3189 | .Case("ie", ARM_PROC::IE) |
| 3190 | .Case("id", ARM_PROC::ID) |
| 3191 | .Default(~0U); |
| 3192 | if (IMod != ~0U) { |
| 3193 | Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2); |
| 3194 | ProcessorIMod = IMod; |
| 3195 | } |
| 3196 | } |
| 3197 | |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 3198 | // The "it" instruction has the condition mask on the end of the mnemonic. |
| 3199 | if (Mnemonic.startswith("it")) { |
| 3200 | ITMask = Mnemonic.slice(2, Mnemonic.size()); |
| 3201 | Mnemonic = Mnemonic.slice(0, 2); |
| 3202 | } |
| 3203 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 3204 | return Mnemonic; |
| 3205 | } |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 3206 | |
| 3207 | /// \brief Given a canonical mnemonic, determine if the instruction ever allows |
| 3208 | /// inclusion of carry set or predication code operands. |
| 3209 | // |
| 3210 | // FIXME: It would be nice to autogen this. |
Bruno Cardoso Lopes | fdcee77 | 2011-01-18 20:55:11 +0000 | [diff] [blame] | 3211 | void ARMAsmParser:: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3212 | getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet, |
Bruno Cardoso Lopes | fdcee77 | 2011-01-18 20:55:11 +0000 | [diff] [blame] | 3213 | bool &CanAcceptPredicationCode) { |
Daniel Dunbar | eb9f3f9 | 2011-01-11 19:06:29 +0000 | [diff] [blame] | 3214 | if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" || |
| 3215 | Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" || |
| 3216 | Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" || |
| 3217 | Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" || |
Bruno Cardoso Lopes | be64b39 | 2011-05-27 23:46:09 +0000 | [diff] [blame] | 3218 | Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" || |
Daniel Dunbar | eb9f3f9 | 2011-01-11 19:06:29 +0000 | [diff] [blame] | 3219 | Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" || |
Jim Grosbach | 468709e | 2011-09-09 20:24:45 +0000 | [diff] [blame] | 3220 | Mnemonic == "sbc" || Mnemonic == "umull" || |
Jim Grosbach | 2c3f70e | 2011-08-19 22:51:03 +0000 | [diff] [blame] | 3221 | Mnemonic == "eor" || Mnemonic == "smlal" || Mnemonic == "neg" || |
Jim Grosbach | 468709e | 2011-09-09 20:24:45 +0000 | [diff] [blame] | 3222 | ((Mnemonic == "mov" || Mnemonic == "mla") && !isThumb())) { |
Daniel Dunbar | eb9f3f9 | 2011-01-11 19:06:29 +0000 | [diff] [blame] | 3223 | CanAcceptCarrySet = true; |
| 3224 | } else { |
| 3225 | CanAcceptCarrySet = false; |
| 3226 | } |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 3227 | |
Daniel Dunbar | eb9f3f9 | 2011-01-11 19:06:29 +0000 | [diff] [blame] | 3228 | if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" || |
| 3229 | Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" || |
| 3230 | Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" || |
| 3231 | Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" || |
Jim Grosbach | ad2dad9 | 2011-09-06 20:27:04 +0000 | [diff] [blame] | 3232 | Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "setend" || |
| 3233 | (Mnemonic == "clrex" && !isThumb()) || |
Jim Grosbach | 0780b63 | 2011-08-19 23:24:36 +0000 | [diff] [blame] | 3234 | (Mnemonic == "nop" && isThumbOne()) || |
Jim Grosbach | 4af54a4 | 2011-08-26 22:21:51 +0000 | [diff] [blame] | 3235 | ((Mnemonic == "pld" || Mnemonic == "pli" || Mnemonic == "pldw") && |
| 3236 | !isThumb()) || |
| 3237 | ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs")) && |
| 3238 | !isThumb()) || |
Jim Grosbach | 1ad60c2 | 2011-09-10 00:15:36 +0000 | [diff] [blame] | 3239 | Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumbOne())) { |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 3240 | CanAcceptPredicationCode = false; |
| 3241 | } else { |
| 3242 | CanAcceptPredicationCode = true; |
| 3243 | } |
Bruno Cardoso Lopes | fa5bd27 | 2011-01-20 16:35:57 +0000 | [diff] [blame] | 3244 | |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 3245 | if (isThumb()) |
Bruno Cardoso Lopes | fa5bd27 | 2011-01-20 16:35:57 +0000 | [diff] [blame] | 3246 | if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" || |
Jim Grosbach | 63b46fa | 2011-06-30 22:10:46 +0000 | [diff] [blame] | 3247 | Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp") |
Bruno Cardoso Lopes | fa5bd27 | 2011-01-20 16:35:57 +0000 | [diff] [blame] | 3248 | CanAcceptPredicationCode = false; |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 3249 | } |
| 3250 | |
Jim Grosbach | d54b4e6 | 2011-08-16 21:12:37 +0000 | [diff] [blame] | 3251 | bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic, |
| 3252 | SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Jim Grosbach | 20ed2e7 | 2011-09-01 00:28:52 +0000 | [diff] [blame] | 3253 | // FIXME: This is all horribly hacky. We really need a better way to deal |
| 3254 | // with optional operands like this in the matcher table. |
Jim Grosbach | d54b4e6 | 2011-08-16 21:12:37 +0000 | [diff] [blame] | 3255 | |
| 3256 | // The 'mov' mnemonic is special. One variant has a cc_out operand, while |
| 3257 | // another does not. Specifically, the MOVW instruction does not. So we |
| 3258 | // special case it here and remove the defaulted (non-setting) cc_out |
| 3259 | // operand if that's the instruction we're trying to match. |
| 3260 | // |
| 3261 | // We do this as post-processing of the explicit operands rather than just |
| 3262 | // conditionally adding the cc_out in the first place because we need |
| 3263 | // to check the type of the parsed immediate operand. |
| 3264 | if (Mnemonic == "mov" && Operands.size() > 4 && |
| 3265 | !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() && |
| 3266 | static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() && |
| 3267 | static_cast<ARMOperand*>(Operands[1])->getReg() == 0) |
| 3268 | return true; |
Jim Grosbach | 3912b73 | 2011-08-16 21:34:08 +0000 | [diff] [blame] | 3269 | |
| 3270 | // Register-register 'add' for thumb does not have a cc_out operand |
| 3271 | // when there are only two register operands. |
| 3272 | if (isThumb() && Mnemonic == "add" && Operands.size() == 5 && |
| 3273 | static_cast<ARMOperand*>(Operands[3])->isReg() && |
| 3274 | static_cast<ARMOperand*>(Operands[4])->isReg() && |
| 3275 | static_cast<ARMOperand*>(Operands[1])->getReg() == 0) |
| 3276 | return true; |
Jim Grosbach | 72f39f8 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 3277 | // Register-register 'add' for thumb does not have a cc_out operand |
Jim Grosbach | 20ed2e7 | 2011-09-01 00:28:52 +0000 | [diff] [blame] | 3278 | // when it's an ADD Rdm, SP, {Rdm|#imm0_255} instruction. We do |
| 3279 | // have to check the immediate range here since Thumb2 has a variant |
| 3280 | // that can handle a different range and has a cc_out operand. |
Jim Grosbach | 72f39f8 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 3281 | if (isThumb() && Mnemonic == "add" && Operands.size() == 6 && |
| 3282 | static_cast<ARMOperand*>(Operands[3])->isReg() && |
| 3283 | static_cast<ARMOperand*>(Operands[4])->isReg() && |
| 3284 | static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::SP && |
Jim Grosbach | 20ed2e7 | 2011-09-01 00:28:52 +0000 | [diff] [blame] | 3285 | static_cast<ARMOperand*>(Operands[1])->getReg() == 0 && |
| 3286 | (static_cast<ARMOperand*>(Operands[5])->isReg() || |
| 3287 | static_cast<ARMOperand*>(Operands[5])->isImm0_1020s4())) |
Jim Grosbach | 72f39f8 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 3288 | return true; |
Jim Grosbach | 20ed2e7 | 2011-09-01 00:28:52 +0000 | [diff] [blame] | 3289 | // For Thumb2, add immediate does not have a cc_out operand for the |
| 3290 | // imm0_4096 variant. That's the least-preferred variant when |
| 3291 | // selecting via the generic "add" mnemonic, so to know that we |
| 3292 | // should remove the cc_out operand, we have to explicitly check that |
| 3293 | // it's not one of the other variants. Ugh. |
| 3294 | if (isThumbTwo() && Mnemonic == "add" && Operands.size() == 6 && |
| 3295 | static_cast<ARMOperand*>(Operands[3])->isReg() && |
| 3296 | static_cast<ARMOperand*>(Operands[4])->isReg() && |
| 3297 | static_cast<ARMOperand*>(Operands[5])->isImm()) { |
| 3298 | // Nest conditions rather than one big 'if' statement for readability. |
| 3299 | // |
| 3300 | // If either register is a high reg, it's either one of the SP |
| 3301 | // variants (handled above) or a 32-bit encoding, so we just |
| 3302 | // check against T3. |
| 3303 | if ((!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) || |
| 3304 | !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg())) && |
| 3305 | static_cast<ARMOperand*>(Operands[5])->isT2SOImm()) |
| 3306 | return false; |
| 3307 | // If both registers are low, we're in an IT block, and the immediate is |
| 3308 | // in range, we should use encoding T1 instead, which has a cc_out. |
| 3309 | if (inITBlock() && |
| 3310 | isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) && |
| 3311 | isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) && |
| 3312 | static_cast<ARMOperand*>(Operands[5])->isImm0_7()) |
| 3313 | return false; |
| 3314 | |
| 3315 | // Otherwise, we use encoding T4, which does not have a cc_out |
| 3316 | // operand. |
| 3317 | return true; |
| 3318 | } |
| 3319 | |
| 3320 | |
Jim Grosbach | f69c804 | 2011-08-24 21:42:27 +0000 | [diff] [blame] | 3321 | // Register-register 'add/sub' for thumb does not have a cc_out operand |
| 3322 | // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also |
| 3323 | // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't |
| 3324 | // right, this will result in better diagnostics (which operand is off) |
| 3325 | // anyway. |
| 3326 | if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") && |
| 3327 | (Operands.size() == 5 || Operands.size() == 6) && |
Jim Grosbach | 72f39f8 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 3328 | static_cast<ARMOperand*>(Operands[3])->isReg() && |
| 3329 | static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::SP && |
| 3330 | static_cast<ARMOperand*>(Operands[1])->getReg() == 0) |
| 3331 | return true; |
Jim Grosbach | 3912b73 | 2011-08-16 21:34:08 +0000 | [diff] [blame] | 3332 | |
Jim Grosbach | d54b4e6 | 2011-08-16 21:12:37 +0000 | [diff] [blame] | 3333 | return false; |
| 3334 | } |
| 3335 | |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 3336 | /// Parse an arm instruction mnemonic followed by its operands. |
| 3337 | bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc, |
| 3338 | SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 3339 | // Create the leading tokens for the mnemonic, split by '.' characters. |
| 3340 | size_t Start = 0, Next = Name.find('.'); |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 3341 | StringRef Mnemonic = Name.slice(Start, Next); |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 3342 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 3343 | // Split out the predication code and carry setting flag from the mnemonic. |
| 3344 | unsigned PredicationCode; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 3345 | unsigned ProcessorIMod; |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 3346 | bool CarrySetting; |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 3347 | StringRef ITMask; |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3348 | Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting, |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 3349 | ProcessorIMod, ITMask); |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 3350 | |
Jim Grosbach | 0c49ac0 | 2011-08-25 17:23:55 +0000 | [diff] [blame] | 3351 | // In Thumb1, only the branch (B) instruction can be predicated. |
| 3352 | if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") { |
| 3353 | Parser.EatToEndOfStatement(); |
| 3354 | return Error(NameLoc, "conditional execution not supported in Thumb1"); |
| 3355 | } |
| 3356 | |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 3357 | Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc)); |
| 3358 | |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 3359 | // Handle the IT instruction ITMask. Convert it to a bitmask. This |
| 3360 | // is the mask as it will be for the IT encoding if the conditional |
| 3361 | // encoding has a '1' as it's bit0 (i.e. 't' ==> '1'). In the case |
| 3362 | // where the conditional bit0 is zero, the instruction post-processing |
| 3363 | // will adjust the mask accordingly. |
| 3364 | if (Mnemonic == "it") { |
Jim Grosbach | f8e1e3e | 2011-08-29 22:24:09 +0000 | [diff] [blame] | 3365 | SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + 2); |
| 3366 | if (ITMask.size() > 3) { |
| 3367 | Parser.EatToEndOfStatement(); |
| 3368 | return Error(Loc, "too many conditions on IT instruction"); |
| 3369 | } |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 3370 | unsigned Mask = 8; |
| 3371 | for (unsigned i = ITMask.size(); i != 0; --i) { |
| 3372 | char pos = ITMask[i - 1]; |
| 3373 | if (pos != 't' && pos != 'e') { |
| 3374 | Parser.EatToEndOfStatement(); |
Jim Grosbach | f8e1e3e | 2011-08-29 22:24:09 +0000 | [diff] [blame] | 3375 | return Error(Loc, "illegal IT block condition mask '" + ITMask + "'"); |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 3376 | } |
| 3377 | Mask >>= 1; |
| 3378 | if (ITMask[i - 1] == 't') |
| 3379 | Mask |= 8; |
| 3380 | } |
Jim Grosbach | f8e1e3e | 2011-08-29 22:24:09 +0000 | [diff] [blame] | 3381 | Operands.push_back(ARMOperand::CreateITMask(Mask, Loc)); |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 3382 | } |
| 3383 | |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 3384 | // FIXME: This is all a pretty gross hack. We should automatically handle |
| 3385 | // optional operands like this via tblgen. |
Bill Wendling | 9717fa9 | 2010-11-21 10:56:05 +0000 | [diff] [blame] | 3386 | |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 3387 | // Next, add the CCOut and ConditionCode operands, if needed. |
| 3388 | // |
| 3389 | // For mnemonics which can ever incorporate a carry setting bit or predication |
| 3390 | // code, our matching model involves us always generating CCOut and |
| 3391 | // ConditionCode operands to match the mnemonic "as written" and then we let |
| 3392 | // the matcher deal with finding the right instruction or generating an |
| 3393 | // appropriate error. |
| 3394 | bool CanAcceptCarrySet, CanAcceptPredicationCode; |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3395 | getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode); |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 3396 | |
Jim Grosbach | 33c16a2 | 2011-07-14 22:04:21 +0000 | [diff] [blame] | 3397 | // If we had a carry-set on an instruction that can't do that, issue an |
| 3398 | // error. |
| 3399 | if (!CanAcceptCarrySet && CarrySetting) { |
| 3400 | Parser.EatToEndOfStatement(); |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 3401 | return Error(NameLoc, "instruction '" + Mnemonic + |
Jim Grosbach | 33c16a2 | 2011-07-14 22:04:21 +0000 | [diff] [blame] | 3402 | "' can not set flags, but 's' suffix specified"); |
| 3403 | } |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 3404 | // If we had a predication code on an instruction that can't do that, issue an |
| 3405 | // error. |
| 3406 | if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) { |
| 3407 | Parser.EatToEndOfStatement(); |
| 3408 | return Error(NameLoc, "instruction '" + Mnemonic + |
| 3409 | "' is not predicable, but condition code specified"); |
| 3410 | } |
Jim Grosbach | 33c16a2 | 2011-07-14 22:04:21 +0000 | [diff] [blame] | 3411 | |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 3412 | // Add the carry setting operand, if necessary. |
Jim Grosbach | f8e1e3e | 2011-08-29 22:24:09 +0000 | [diff] [blame] | 3413 | if (CanAcceptCarrySet) { |
| 3414 | SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size()); |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 3415 | Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0, |
Jim Grosbach | f8e1e3e | 2011-08-29 22:24:09 +0000 | [diff] [blame] | 3416 | Loc)); |
| 3417 | } |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 3418 | |
| 3419 | // Add the predication code operand, if necessary. |
| 3420 | if (CanAcceptPredicationCode) { |
Jim Grosbach | f8e1e3e | 2011-08-29 22:24:09 +0000 | [diff] [blame] | 3421 | SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size() + |
| 3422 | CarrySetting); |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 3423 | Operands.push_back(ARMOperand::CreateCondCode( |
Jim Grosbach | f8e1e3e | 2011-08-29 22:24:09 +0000 | [diff] [blame] | 3424 | ARMCC::CondCodes(PredicationCode), Loc)); |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 3425 | } |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 3426 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 3427 | // Add the processor imod operand, if necessary. |
| 3428 | if (ProcessorIMod) { |
| 3429 | Operands.push_back(ARMOperand::CreateImm( |
| 3430 | MCConstantExpr::Create(ProcessorIMod, getContext()), |
| 3431 | NameLoc, NameLoc)); |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 3432 | } |
| 3433 | |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 3434 | // Add the remaining tokens in the mnemonic. |
Daniel Dunbar | 5747b13 | 2010-08-11 06:37:16 +0000 | [diff] [blame] | 3435 | while (Next != StringRef::npos) { |
| 3436 | Start = Next; |
| 3437 | Next = Name.find('.', Start + 1); |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 3438 | StringRef ExtraToken = Name.slice(Start, Next); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 3439 | |
Jim Grosbach | 4d23e99 | 2011-08-24 22:19:48 +0000 | [diff] [blame] | 3440 | // For now, we're only parsing Thumb1 (for the most part), so |
| 3441 | // just ignore ".n" qualifiers. We'll use them to restrict |
| 3442 | // matching when we do Thumb2. |
Jim Grosbach | 81d2e39 | 2011-09-07 16:06:04 +0000 | [diff] [blame] | 3443 | if (ExtraToken != ".n") { |
| 3444 | SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start); |
| 3445 | Operands.push_back(ARMOperand::CreateToken(ExtraToken, Loc)); |
| 3446 | } |
Daniel Dunbar | 5747b13 | 2010-08-11 06:37:16 +0000 | [diff] [blame] | 3447 | } |
| 3448 | |
| 3449 | // Read the remaining operands. |
| 3450 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 3451 | // Read the first operand. |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3452 | if (parseOperand(Operands, Mnemonic)) { |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 3453 | Parser.EatToEndOfStatement(); |
| 3454 | return true; |
| 3455 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 3456 | |
| 3457 | while (getLexer().is(AsmToken::Comma)) { |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 3458 | Parser.Lex(); // Eat the comma. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 3459 | |
| 3460 | // Parse and remember the operand. |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3461 | if (parseOperand(Operands, Mnemonic)) { |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 3462 | Parser.EatToEndOfStatement(); |
| 3463 | return true; |
| 3464 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 3465 | } |
| 3466 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 3467 | |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 3468 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
| 3469 | Parser.EatToEndOfStatement(); |
Chris Lattner | 34e5314 | 2010-09-08 05:10:46 +0000 | [diff] [blame] | 3470 | return TokError("unexpected token in argument list"); |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 3471 | } |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 3472 | |
Chris Lattner | 34e5314 | 2010-09-08 05:10:46 +0000 | [diff] [blame] | 3473 | Parser.Lex(); // Consume the EndOfStatement |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 3474 | |
Jim Grosbach | d54b4e6 | 2011-08-16 21:12:37 +0000 | [diff] [blame] | 3475 | // Some instructions, mostly Thumb, have forms for the same mnemonic that |
| 3476 | // do and don't have a cc_out optional-def operand. With some spot-checks |
| 3477 | // of the operand list, we can figure out which variant we're trying to |
Jim Grosbach | 20ed2e7 | 2011-09-01 00:28:52 +0000 | [diff] [blame] | 3478 | // parse and adjust accordingly before actually matching. We shouldn't ever |
| 3479 | // try to remove a cc_out operand that was explicitly set on the the |
| 3480 | // mnemonic, of course (CarrySetting == true). Reason number #317 the |
| 3481 | // table driven matcher doesn't fit well with the ARM instruction set. |
| 3482 | if (!CarrySetting && shouldOmitCCOutOperand(Mnemonic, Operands)) { |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 3483 | ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]); |
| 3484 | Operands.erase(Operands.begin() + 1); |
| 3485 | delete Op; |
| 3486 | } |
| 3487 | |
Jim Grosbach | cf121c3 | 2011-07-28 21:57:55 +0000 | [diff] [blame] | 3488 | // ARM mode 'blx' need special handling, as the register operand version |
| 3489 | // is predicable, but the label operand version is not. So, we can't rely |
| 3490 | // on the Mnemonic based checking to correctly figure out when to put |
| 3491 | // a CondCode operand in the list. If we're trying to match the label |
| 3492 | // version, remove the CondCode operand here. |
| 3493 | if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 && |
| 3494 | static_cast<ARMOperand*>(Operands[2])->isImm()) { |
| 3495 | ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]); |
| 3496 | Operands.erase(Operands.begin() + 1); |
| 3497 | delete Op; |
| 3498 | } |
Jim Grosbach | 857e1a7 | 2011-08-11 23:51:13 +0000 | [diff] [blame] | 3499 | |
| 3500 | // The vector-compare-to-zero instructions have a literal token "#0" at |
| 3501 | // the end that comes to here as an immediate operand. Convert it to a |
| 3502 | // token to play nicely with the matcher. |
| 3503 | if ((Mnemonic == "vceq" || Mnemonic == "vcge" || Mnemonic == "vcgt" || |
| 3504 | Mnemonic == "vcle" || Mnemonic == "vclt") && Operands.size() == 6 && |
| 3505 | static_cast<ARMOperand*>(Operands[5])->isImm()) { |
| 3506 | ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]); |
| 3507 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm()); |
| 3508 | if (CE && CE->getValue() == 0) { |
| 3509 | Operands.erase(Operands.begin() + 5); |
| 3510 | Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc())); |
| 3511 | delete Op; |
| 3512 | } |
| 3513 | } |
Jim Grosbach | 934755a | 2011-08-22 23:47:13 +0000 | [diff] [blame] | 3514 | // Similarly, the Thumb1 "RSB" instruction has a literal "#0" on the |
| 3515 | // end. Convert it to a token here. |
| 3516 | if (Mnemonic == "rsb" && isThumb() && Operands.size() == 6 && |
| 3517 | static_cast<ARMOperand*>(Operands[5])->isImm()) { |
| 3518 | ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]); |
| 3519 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm()); |
| 3520 | if (CE && CE->getValue() == 0) { |
| 3521 | Operands.erase(Operands.begin() + 5); |
| 3522 | Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc())); |
| 3523 | delete Op; |
| 3524 | } |
| 3525 | } |
| 3526 | |
Chris Lattner | 9898671 | 2010-01-14 22:21:20 +0000 | [diff] [blame] | 3527 | return false; |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3528 | } |
| 3529 | |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 3530 | // Validate context-sensitive operand constraints. |
Jim Grosbach | aa875f8 | 2011-08-23 18:13:04 +0000 | [diff] [blame] | 3531 | |
| 3532 | // return 'true' if register list contains non-low GPR registers, |
| 3533 | // 'false' otherwise. If Reg is in the register list or is HiReg, set |
| 3534 | // 'containsReg' to true. |
| 3535 | static bool checkLowRegisterList(MCInst Inst, unsigned OpNo, unsigned Reg, |
| 3536 | unsigned HiReg, bool &containsReg) { |
| 3537 | containsReg = false; |
| 3538 | for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) { |
| 3539 | unsigned OpReg = Inst.getOperand(i).getReg(); |
| 3540 | if (OpReg == Reg) |
| 3541 | containsReg = true; |
| 3542 | // Anything other than a low register isn't legal here. |
| 3543 | if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg)) |
| 3544 | return true; |
| 3545 | } |
| 3546 | return false; |
| 3547 | } |
| 3548 | |
Jim Grosbach | 76ecc3d | 2011-09-07 18:05:34 +0000 | [diff] [blame] | 3549 | // Check if the specified regisgter is in the register list of the inst, |
| 3550 | // starting at the indicated operand number. |
| 3551 | static bool listContainsReg(MCInst &Inst, unsigned OpNo, unsigned Reg) { |
| 3552 | for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) { |
| 3553 | unsigned OpReg = Inst.getOperand(i).getReg(); |
| 3554 | if (OpReg == Reg) |
| 3555 | return true; |
| 3556 | } |
| 3557 | return false; |
| 3558 | } |
| 3559 | |
Jim Grosbach | f8e1e3e | 2011-08-29 22:24:09 +0000 | [diff] [blame] | 3560 | // FIXME: We would really prefer to have MCInstrInfo (the wrapper around |
| 3561 | // the ARMInsts array) instead. Getting that here requires awkward |
| 3562 | // API changes, though. Better way? |
| 3563 | namespace llvm { |
| 3564 | extern MCInstrDesc ARMInsts[]; |
| 3565 | } |
| 3566 | static MCInstrDesc &getInstDesc(unsigned Opcode) { |
| 3567 | return ARMInsts[Opcode]; |
| 3568 | } |
| 3569 | |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 3570 | // FIXME: We would really like to be able to tablegen'erate this. |
| 3571 | bool ARMAsmParser:: |
| 3572 | validateInstruction(MCInst &Inst, |
| 3573 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Jim Grosbach | f8e1e3e | 2011-08-29 22:24:09 +0000 | [diff] [blame] | 3574 | MCInstrDesc &MCID = getInstDesc(Inst.getOpcode()); |
| 3575 | SMLoc Loc = Operands[0]->getStartLoc(); |
| 3576 | // Check the IT block state first. |
Owen Anderson | b6b7f51 | 2011-09-13 17:59:19 +0000 | [diff] [blame] | 3577 | // NOTE: In Thumb mode, the BKPT instruction has the interesting property of |
| 3578 | // being allowed in IT blocks, but not being predicable. It just always |
| 3579 | // executes. |
| 3580 | if (inITBlock() && Inst.getOpcode() != ARM::tBKPT) { |
Jim Grosbach | f8e1e3e | 2011-08-29 22:24:09 +0000 | [diff] [blame] | 3581 | unsigned bit = 1; |
| 3582 | if (ITState.FirstCond) |
| 3583 | ITState.FirstCond = false; |
| 3584 | else |
Jim Grosbach | a110988 | 2011-09-02 23:22:08 +0000 | [diff] [blame] | 3585 | bit = (ITState.Mask >> (5 - ITState.CurPosition)) & 1; |
Jim Grosbach | f8e1e3e | 2011-08-29 22:24:09 +0000 | [diff] [blame] | 3586 | // The instruction must be predicable. |
| 3587 | if (!MCID.isPredicable()) |
| 3588 | return Error(Loc, "instructions in IT block must be predicable"); |
| 3589 | unsigned Cond = Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm(); |
| 3590 | unsigned ITCond = bit ? ITState.Cond : |
| 3591 | ARMCC::getOppositeCondition(ITState.Cond); |
| 3592 | if (Cond != ITCond) { |
| 3593 | // Find the condition code Operand to get its SMLoc information. |
| 3594 | SMLoc CondLoc; |
| 3595 | for (unsigned i = 1; i < Operands.size(); ++i) |
| 3596 | if (static_cast<ARMOperand*>(Operands[i])->isCondCode()) |
| 3597 | CondLoc = Operands[i]->getStartLoc(); |
| 3598 | return Error(CondLoc, "incorrect condition in IT block; got '" + |
| 3599 | StringRef(ARMCondCodeToString(ARMCC::CondCodes(Cond))) + |
| 3600 | "', but expected '" + |
| 3601 | ARMCondCodeToString(ARMCC::CondCodes(ITCond)) + "'"); |
| 3602 | } |
Jim Grosbach | c9a9b44 | 2011-08-31 18:29:05 +0000 | [diff] [blame] | 3603 | // Check for non-'al' condition codes outside of the IT block. |
Jim Grosbach | f8e1e3e | 2011-08-29 22:24:09 +0000 | [diff] [blame] | 3604 | } else if (isThumbTwo() && MCID.isPredicable() && |
| 3605 | Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm() != |
Owen Anderson | 51f6a7a | 2011-09-09 21:48:23 +0000 | [diff] [blame] | 3606 | ARMCC::AL && Inst.getOpcode() != ARM::tB && |
| 3607 | Inst.getOpcode() != ARM::t2B) |
Jim Grosbach | f8e1e3e | 2011-08-29 22:24:09 +0000 | [diff] [blame] | 3608 | return Error(Loc, "predicated instructions must be in IT block"); |
| 3609 | |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 3610 | switch (Inst.getOpcode()) { |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 3611 | case ARM::LDRD: |
| 3612 | case ARM::LDRD_PRE: |
| 3613 | case ARM::LDRD_POST: |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 3614 | case ARM::LDREXD: { |
| 3615 | // Rt2 must be Rt + 1. |
| 3616 | unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg()); |
| 3617 | unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg()); |
| 3618 | if (Rt2 != Rt + 1) |
| 3619 | return Error(Operands[3]->getStartLoc(), |
| 3620 | "destination operands must be sequential"); |
| 3621 | return false; |
| 3622 | } |
Jim Grosbach | 14605d1 | 2011-08-11 20:28:23 +0000 | [diff] [blame] | 3623 | case ARM::STRD: { |
| 3624 | // Rt2 must be Rt + 1. |
| 3625 | unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg()); |
| 3626 | unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg()); |
| 3627 | if (Rt2 != Rt + 1) |
| 3628 | return Error(Operands[3]->getStartLoc(), |
| 3629 | "source operands must be sequential"); |
| 3630 | return false; |
| 3631 | } |
Jim Grosbach | 53642c5 | 2011-08-10 20:49:18 +0000 | [diff] [blame] | 3632 | case ARM::STRD_PRE: |
| 3633 | case ARM::STRD_POST: |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 3634 | case ARM::STREXD: { |
| 3635 | // Rt2 must be Rt + 1. |
| 3636 | unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg()); |
| 3637 | unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg()); |
| 3638 | if (Rt2 != Rt + 1) |
Jim Grosbach | 14605d1 | 2011-08-11 20:28:23 +0000 | [diff] [blame] | 3639 | return Error(Operands[3]->getStartLoc(), |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 3640 | "source operands must be sequential"); |
| 3641 | return false; |
| 3642 | } |
Jim Grosbach | fb8989e | 2011-07-27 21:09:25 +0000 | [diff] [blame] | 3643 | case ARM::SBFX: |
| 3644 | case ARM::UBFX: { |
| 3645 | // width must be in range [1, 32-lsb] |
| 3646 | unsigned lsb = Inst.getOperand(2).getImm(); |
| 3647 | unsigned widthm1 = Inst.getOperand(3).getImm(); |
| 3648 | if (widthm1 >= 32 - lsb) |
| 3649 | return Error(Operands[5]->getStartLoc(), |
| 3650 | "bitfield width must be in range [1,32-lsb]"); |
Jim Grosbach | 00c9a51 | 2011-08-16 21:42:31 +0000 | [diff] [blame] | 3651 | return false; |
Jim Grosbach | fb8989e | 2011-07-27 21:09:25 +0000 | [diff] [blame] | 3652 | } |
Jim Grosbach | 93b3eff | 2011-08-18 21:50:53 +0000 | [diff] [blame] | 3653 | case ARM::tLDMIA: { |
Jim Grosbach | 76ecc3d | 2011-09-07 18:05:34 +0000 | [diff] [blame] | 3654 | // If we're parsing Thumb2, the .w variant is available and handles |
| 3655 | // most cases that are normally illegal for a Thumb1 LDM |
| 3656 | // instruction. We'll make the transformation in processInstruction() |
| 3657 | // if necessary. |
| 3658 | // |
Jim Grosbach | 93b3eff | 2011-08-18 21:50:53 +0000 | [diff] [blame] | 3659 | // Thumb LDM instructions are writeback iff the base register is not |
| 3660 | // in the register list. |
| 3661 | unsigned Rn = Inst.getOperand(0).getReg(); |
Jim Grosbach | 7260c6a | 2011-08-22 23:01:07 +0000 | [diff] [blame] | 3662 | bool hasWritebackToken = |
| 3663 | (static_cast<ARMOperand*>(Operands[3])->isToken() && |
| 3664 | static_cast<ARMOperand*>(Operands[3])->getToken() == "!"); |
Jim Grosbach | aa875f8 | 2011-08-23 18:13:04 +0000 | [diff] [blame] | 3665 | bool listContainsBase; |
Jim Grosbach | 76ecc3d | 2011-09-07 18:05:34 +0000 | [diff] [blame] | 3666 | if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) && !isThumbTwo()) |
Jim Grosbach | aa875f8 | 2011-08-23 18:13:04 +0000 | [diff] [blame] | 3667 | return Error(Operands[3 + hasWritebackToken]->getStartLoc(), |
| 3668 | "registers must be in range r0-r7"); |
Jim Grosbach | 93b3eff | 2011-08-18 21:50:53 +0000 | [diff] [blame] | 3669 | // If we should have writeback, then there should be a '!' token. |
Jim Grosbach | 76ecc3d | 2011-09-07 18:05:34 +0000 | [diff] [blame] | 3670 | if (!listContainsBase && !hasWritebackToken && !isThumbTwo()) |
Jim Grosbach | 93b3eff | 2011-08-18 21:50:53 +0000 | [diff] [blame] | 3671 | return Error(Operands[2]->getStartLoc(), |
| 3672 | "writeback operator '!' expected"); |
Jim Grosbach | 76ecc3d | 2011-09-07 18:05:34 +0000 | [diff] [blame] | 3673 | // If we should not have writeback, there must not be a '!'. This is |
| 3674 | // true even for the 32-bit wide encodings. |
Jim Grosbach | aa875f8 | 2011-08-23 18:13:04 +0000 | [diff] [blame] | 3675 | if (listContainsBase && hasWritebackToken) |
Jim Grosbach | 7260c6a | 2011-08-22 23:01:07 +0000 | [diff] [blame] | 3676 | return Error(Operands[3]->getStartLoc(), |
| 3677 | "writeback operator '!' not allowed when base register " |
| 3678 | "in register list"); |
Jim Grosbach | 93b3eff | 2011-08-18 21:50:53 +0000 | [diff] [blame] | 3679 | |
| 3680 | break; |
| 3681 | } |
Jim Grosbach | 76ecc3d | 2011-09-07 18:05:34 +0000 | [diff] [blame] | 3682 | case ARM::t2LDMIA_UPD: { |
| 3683 | if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg())) |
| 3684 | return Error(Operands[4]->getStartLoc(), |
| 3685 | "writeback operator '!' not allowed when base register " |
| 3686 | "in register list"); |
| 3687 | break; |
| 3688 | } |
Jim Grosbach | 6dcafc0 | 2011-08-22 23:17:34 +0000 | [diff] [blame] | 3689 | case ARM::tPOP: { |
Jim Grosbach | aa875f8 | 2011-08-23 18:13:04 +0000 | [diff] [blame] | 3690 | bool listContainsBase; |
| 3691 | if (checkLowRegisterList(Inst, 3, 0, ARM::PC, listContainsBase)) |
| 3692 | return Error(Operands[2]->getStartLoc(), |
| 3693 | "registers must be in range r0-r7 or pc"); |
Jim Grosbach | 6dcafc0 | 2011-08-22 23:17:34 +0000 | [diff] [blame] | 3694 | break; |
| 3695 | } |
| 3696 | case ARM::tPUSH: { |
Jim Grosbach | aa875f8 | 2011-08-23 18:13:04 +0000 | [diff] [blame] | 3697 | bool listContainsBase; |
| 3698 | if (checkLowRegisterList(Inst, 3, 0, ARM::LR, listContainsBase)) |
| 3699 | return Error(Operands[2]->getStartLoc(), |
| 3700 | "registers must be in range r0-r7 or lr"); |
Jim Grosbach | 6dcafc0 | 2011-08-22 23:17:34 +0000 | [diff] [blame] | 3701 | break; |
| 3702 | } |
Jim Grosbach | 1e84f19 | 2011-08-23 18:15:37 +0000 | [diff] [blame] | 3703 | case ARM::tSTMIA_UPD: { |
| 3704 | bool listContainsBase; |
Jim Grosbach | f95aaf9 | 2011-08-24 18:19:42 +0000 | [diff] [blame] | 3705 | if (checkLowRegisterList(Inst, 4, 0, 0, listContainsBase)) |
Jim Grosbach | 1e84f19 | 2011-08-23 18:15:37 +0000 | [diff] [blame] | 3706 | return Error(Operands[4]->getStartLoc(), |
| 3707 | "registers must be in range r0-r7"); |
| 3708 | break; |
| 3709 | } |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 3710 | } |
| 3711 | |
| 3712 | return false; |
| 3713 | } |
| 3714 | |
Jim Grosbach | f8fce71 | 2011-08-11 17:35:48 +0000 | [diff] [blame] | 3715 | void ARMAsmParser:: |
| 3716 | processInstruction(MCInst &Inst, |
| 3717 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 3718 | switch (Inst.getOpcode()) { |
| 3719 | case ARM::LDMIA_UPD: |
| 3720 | // If this is a load of a single register via a 'pop', then we should use |
| 3721 | // a post-indexed LDR instruction instead, per the ARM ARM. |
| 3722 | if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" && |
| 3723 | Inst.getNumOperands() == 5) { |
| 3724 | MCInst TmpInst; |
| 3725 | TmpInst.setOpcode(ARM::LDR_POST_IMM); |
| 3726 | TmpInst.addOperand(Inst.getOperand(4)); // Rt |
| 3727 | TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb |
| 3728 | TmpInst.addOperand(Inst.getOperand(1)); // Rn |
| 3729 | TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset |
| 3730 | TmpInst.addOperand(MCOperand::CreateImm(4)); |
| 3731 | TmpInst.addOperand(Inst.getOperand(2)); // CondCode |
| 3732 | TmpInst.addOperand(Inst.getOperand(3)); |
| 3733 | Inst = TmpInst; |
| 3734 | } |
| 3735 | break; |
Jim Grosbach | f671391 | 2011-08-11 18:07:11 +0000 | [diff] [blame] | 3736 | case ARM::STMDB_UPD: |
| 3737 | // If this is a store of a single register via a 'push', then we should use |
| 3738 | // a pre-indexed STR instruction instead, per the ARM ARM. |
| 3739 | if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" && |
| 3740 | Inst.getNumOperands() == 5) { |
| 3741 | MCInst TmpInst; |
| 3742 | TmpInst.setOpcode(ARM::STR_PRE_IMM); |
| 3743 | TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb |
| 3744 | TmpInst.addOperand(Inst.getOperand(4)); // Rt |
| 3745 | TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12 |
| 3746 | TmpInst.addOperand(MCOperand::CreateImm(-4)); |
| 3747 | TmpInst.addOperand(Inst.getOperand(2)); // CondCode |
| 3748 | TmpInst.addOperand(Inst.getOperand(3)); |
| 3749 | Inst = TmpInst; |
| 3750 | } |
| 3751 | break; |
Jim Grosbach | 89e2aa6 | 2011-08-16 23:57:34 +0000 | [diff] [blame] | 3752 | case ARM::tADDi8: |
Jim Grosbach | 0f3abd8 | 2011-08-31 17:07:33 +0000 | [diff] [blame] | 3753 | // If the immediate is in the range 0-7, we want tADDi3 iff Rd was |
| 3754 | // explicitly specified. From the ARM ARM: "Encoding T1 is preferred |
| 3755 | // to encoding T2 if <Rd> is specified and encoding T2 is preferred |
| 3756 | // to encoding T1 if <Rd> is omitted." |
| 3757 | if (Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) |
Jim Grosbach | 89e2aa6 | 2011-08-16 23:57:34 +0000 | [diff] [blame] | 3758 | Inst.setOpcode(ARM::tADDi3); |
| 3759 | break; |
Owen Anderson | 51f6a7a | 2011-09-09 21:48:23 +0000 | [diff] [blame] | 3760 | case ARM::tB: |
| 3761 | // A Thumb conditional branch outside of an IT block is a tBcc. |
| 3762 | if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()) |
| 3763 | Inst.setOpcode(ARM::tBcc); |
| 3764 | break; |
| 3765 | case ARM::t2B: |
| 3766 | // A Thumb2 conditional branch outside of an IT block is a t2Bcc. |
| 3767 | if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()) |
| 3768 | Inst.setOpcode(ARM::t2Bcc); |
| 3769 | break; |
Jim Grosbach | c075510 | 2011-08-31 21:17:31 +0000 | [diff] [blame] | 3770 | case ARM::t2Bcc: |
Jim Grosbach | a110988 | 2011-09-02 23:22:08 +0000 | [diff] [blame] | 3771 | // If the conditional is AL or we're in an IT block, we really want t2B. |
| 3772 | if (Inst.getOperand(1).getImm() == ARMCC::AL || inITBlock()) |
Jim Grosbach | c075510 | 2011-08-31 21:17:31 +0000 | [diff] [blame] | 3773 | Inst.setOpcode(ARM::t2B); |
| 3774 | break; |
Jim Grosbach | 395b453 | 2011-08-17 22:57:40 +0000 | [diff] [blame] | 3775 | case ARM::tBcc: |
| 3776 | // If the conditional is AL, we really want tB. |
| 3777 | if (Inst.getOperand(1).getImm() == ARMCC::AL) |
| 3778 | Inst.setOpcode(ARM::tB); |
Jim Grosbach | 3ce23d3 | 2011-08-18 16:08:39 +0000 | [diff] [blame] | 3779 | break; |
Jim Grosbach | 76ecc3d | 2011-09-07 18:05:34 +0000 | [diff] [blame] | 3780 | case ARM::tLDMIA: { |
| 3781 | // If the register list contains any high registers, or if the writeback |
| 3782 | // doesn't match what tLDMIA can do, we need to use the 32-bit encoding |
| 3783 | // instead if we're in Thumb2. Otherwise, this should have generated |
| 3784 | // an error in validateInstruction(). |
| 3785 | unsigned Rn = Inst.getOperand(0).getReg(); |
| 3786 | bool hasWritebackToken = |
| 3787 | (static_cast<ARMOperand*>(Operands[3])->isToken() && |
| 3788 | static_cast<ARMOperand*>(Operands[3])->getToken() == "!"); |
| 3789 | bool listContainsBase; |
| 3790 | if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) || |
| 3791 | (!listContainsBase && !hasWritebackToken) || |
| 3792 | (listContainsBase && hasWritebackToken)) { |
| 3793 | // 16-bit encoding isn't sufficient. Switch to the 32-bit version. |
| 3794 | assert (isThumbTwo()); |
| 3795 | Inst.setOpcode(hasWritebackToken ? ARM::t2LDMIA_UPD : ARM::t2LDMIA); |
| 3796 | // If we're switching to the updating version, we need to insert |
| 3797 | // the writeback tied operand. |
| 3798 | if (hasWritebackToken) |
| 3799 | Inst.insert(Inst.begin(), |
| 3800 | MCOperand::CreateReg(Inst.getOperand(0).getReg())); |
| 3801 | } |
| 3802 | break; |
| 3803 | } |
Jim Grosbach | 1ad60c2 | 2011-09-10 00:15:36 +0000 | [diff] [blame] | 3804 | case ARM::t2MOVi: { |
| 3805 | // If we can use the 16-bit encoding and the user didn't explicitly |
| 3806 | // request the 32-bit variant, transform it here. |
| 3807 | if (isARMLowRegister(Inst.getOperand(0).getReg()) && |
| 3808 | Inst.getOperand(1).getImm() <= 255 && |
Jim Grosbach | c2d3164 | 2011-09-14 19:12:11 +0000 | [diff] [blame^] | 3809 | ((!inITBlock() && Inst.getOperand(2).getImm() == ARMCC::AL && |
| 3810 | Inst.getOperand(4).getReg() == ARM::CPSR) || |
| 3811 | (inITBlock() && Inst.getOperand(4).getReg() == 0)) && |
Jim Grosbach | 1ad60c2 | 2011-09-10 00:15:36 +0000 | [diff] [blame] | 3812 | (!static_cast<ARMOperand*>(Operands[2])->isToken() || |
| 3813 | static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) { |
| 3814 | // The operands aren't in the same order for tMOVi8... |
| 3815 | MCInst TmpInst; |
| 3816 | TmpInst.setOpcode(ARM::tMOVi8); |
| 3817 | TmpInst.addOperand(Inst.getOperand(0)); |
| 3818 | TmpInst.addOperand(Inst.getOperand(4)); |
| 3819 | TmpInst.addOperand(Inst.getOperand(1)); |
| 3820 | TmpInst.addOperand(Inst.getOperand(2)); |
| 3821 | TmpInst.addOperand(Inst.getOperand(3)); |
| 3822 | Inst = TmpInst; |
| 3823 | } |
| 3824 | break; |
| 3825 | } |
| 3826 | case ARM::t2MOVr: { |
| 3827 | // If we can use the 16-bit encoding and the user didn't explicitly |
| 3828 | // request the 32-bit variant, transform it here. |
| 3829 | if (isARMLowRegister(Inst.getOperand(0).getReg()) && |
| 3830 | isARMLowRegister(Inst.getOperand(1).getReg()) && |
| 3831 | Inst.getOperand(2).getImm() == ARMCC::AL && |
| 3832 | Inst.getOperand(4).getReg() == ARM::CPSR && |
| 3833 | (!static_cast<ARMOperand*>(Operands[2])->isToken() || |
| 3834 | static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) { |
| 3835 | // The operands aren't the same for tMOV[S]r... (no cc_out) |
| 3836 | MCInst TmpInst; |
| 3837 | TmpInst.setOpcode(Inst.getOperand(4).getReg() ? ARM::tMOVSr : ARM::tMOVr); |
| 3838 | TmpInst.addOperand(Inst.getOperand(0)); |
| 3839 | TmpInst.addOperand(Inst.getOperand(1)); |
| 3840 | TmpInst.addOperand(Inst.getOperand(2)); |
| 3841 | TmpInst.addOperand(Inst.getOperand(3)); |
| 3842 | Inst = TmpInst; |
| 3843 | } |
| 3844 | break; |
| 3845 | } |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 3846 | case ARM::t2IT: { |
| 3847 | // The mask bits for all but the first condition are represented as |
| 3848 | // the low bit of the condition code value implies 't'. We currently |
| 3849 | // always have 1 implies 't', so XOR toggle the bits if the low bit |
| 3850 | // of the condition code is zero. The encoding also expects the low |
| 3851 | // bit of the condition to be encoded as bit 4 of the mask operand, |
| 3852 | // so mask that in if needed |
| 3853 | MCOperand &MO = Inst.getOperand(1); |
| 3854 | unsigned Mask = MO.getImm(); |
Jim Grosbach | f8e1e3e | 2011-08-29 22:24:09 +0000 | [diff] [blame] | 3855 | unsigned OrigMask = Mask; |
| 3856 | unsigned TZ = CountTrailingZeros_32(Mask); |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 3857 | if ((Inst.getOperand(0).getImm() & 1) == 0) { |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 3858 | assert(Mask && TZ <= 3 && "illegal IT mask value!"); |
| 3859 | for (unsigned i = 3; i != TZ; --i) |
| 3860 | Mask ^= 1 << i; |
| 3861 | } else |
| 3862 | Mask |= 0x10; |
| 3863 | MO.setImm(Mask); |
Jim Grosbach | f8e1e3e | 2011-08-29 22:24:09 +0000 | [diff] [blame] | 3864 | |
| 3865 | // Set up the IT block state according to the IT instruction we just |
| 3866 | // matched. |
| 3867 | assert(!inITBlock() && "nested IT blocks?!"); |
| 3868 | ITState.Cond = ARMCC::CondCodes(Inst.getOperand(0).getImm()); |
| 3869 | ITState.Mask = OrigMask; // Use the original mask, not the updated one. |
| 3870 | ITState.CurPosition = 0; |
| 3871 | ITState.FirstCond = true; |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 3872 | break; |
| 3873 | } |
Jim Grosbach | f8fce71 | 2011-08-11 17:35:48 +0000 | [diff] [blame] | 3874 | } |
| 3875 | } |
| 3876 | |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 3877 | unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) { |
| 3878 | // 16-bit thumb arithmetic instructions either require or preclude the 'S' |
| 3879 | // suffix depending on whether they're in an IT block or not. |
Jim Grosbach | 194bd89 | 2011-08-16 22:20:01 +0000 | [diff] [blame] | 3880 | unsigned Opc = Inst.getOpcode(); |
| 3881 | MCInstrDesc &MCID = getInstDesc(Opc); |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 3882 | if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) { |
| 3883 | assert(MCID.hasOptionalDef() && |
| 3884 | "optionally flag setting instruction missing optional def operand"); |
| 3885 | assert(MCID.NumOperands == Inst.getNumOperands() && |
| 3886 | "operand count mismatch!"); |
| 3887 | // Find the optional-def operand (cc_out). |
| 3888 | unsigned OpNo; |
| 3889 | for (OpNo = 0; |
| 3890 | !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands; |
| 3891 | ++OpNo) |
| 3892 | ; |
| 3893 | // If we're parsing Thumb1, reject it completely. |
| 3894 | if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR) |
| 3895 | return Match_MnemonicFail; |
| 3896 | // If we're parsing Thumb2, which form is legal depends on whether we're |
| 3897 | // in an IT block. |
Jim Grosbach | f8e1e3e | 2011-08-29 22:24:09 +0000 | [diff] [blame] | 3898 | if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR && |
| 3899 | !inITBlock()) |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 3900 | return Match_RequiresITBlock; |
Jim Grosbach | f8e1e3e | 2011-08-29 22:24:09 +0000 | [diff] [blame] | 3901 | if (isThumbTwo() && Inst.getOperand(OpNo).getReg() == ARM::CPSR && |
| 3902 | inITBlock()) |
| 3903 | return Match_RequiresNotITBlock; |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 3904 | } |
Jim Grosbach | 194bd89 | 2011-08-16 22:20:01 +0000 | [diff] [blame] | 3905 | // Some high-register supporting Thumb1 encodings only allow both registers |
| 3906 | // to be from r0-r7 when in Thumb2. |
| 3907 | else if (Opc == ARM::tADDhirr && isThumbOne() && |
| 3908 | isARMLowRegister(Inst.getOperand(1).getReg()) && |
| 3909 | isARMLowRegister(Inst.getOperand(2).getReg())) |
| 3910 | return Match_RequiresThumb2; |
| 3911 | // Others only require ARMv6 or later. |
Jim Grosbach | 4ec6e88 | 2011-08-19 20:46:54 +0000 | [diff] [blame] | 3912 | else if (Opc == ARM::tMOVr && isThumbOne() && !hasV6Ops() && |
Jim Grosbach | 194bd89 | 2011-08-16 22:20:01 +0000 | [diff] [blame] | 3913 | isARMLowRegister(Inst.getOperand(0).getReg()) && |
| 3914 | isARMLowRegister(Inst.getOperand(1).getReg())) |
| 3915 | return Match_RequiresV6; |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 3916 | return Match_Success; |
| 3917 | } |
| 3918 | |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 3919 | bool ARMAsmParser:: |
| 3920 | MatchAndEmitInstruction(SMLoc IDLoc, |
| 3921 | SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
| 3922 | MCStreamer &Out) { |
| 3923 | MCInst Inst; |
| 3924 | unsigned ErrorInfo; |
Jim Grosbach | 19cb7f4 | 2011-08-15 23:03:29 +0000 | [diff] [blame] | 3925 | unsigned MatchResult; |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 3926 | MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo); |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 3927 | switch (MatchResult) { |
Jim Grosbach | 19cb7f4 | 2011-08-15 23:03:29 +0000 | [diff] [blame] | 3928 | default: break; |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 3929 | case Match_Success: |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 3930 | // Context sensitive operand constraints aren't handled by the matcher, |
| 3931 | // so check them here. |
Jim Grosbach | a110988 | 2011-09-02 23:22:08 +0000 | [diff] [blame] | 3932 | if (validateInstruction(Inst, Operands)) { |
| 3933 | // Still progress the IT block, otherwise one wrong condition causes |
| 3934 | // nasty cascading errors. |
| 3935 | forwardITPosition(); |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 3936 | return true; |
Jim Grosbach | a110988 | 2011-09-02 23:22:08 +0000 | [diff] [blame] | 3937 | } |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 3938 | |
Jim Grosbach | f8fce71 | 2011-08-11 17:35:48 +0000 | [diff] [blame] | 3939 | // Some instructions need post-processing to, for example, tweak which |
| 3940 | // encoding is selected. |
| 3941 | processInstruction(Inst, Operands); |
| 3942 | |
Jim Grosbach | a110988 | 2011-09-02 23:22:08 +0000 | [diff] [blame] | 3943 | // Only move forward at the very end so that everything in validate |
| 3944 | // and process gets a consistent answer about whether we're in an IT |
| 3945 | // block. |
| 3946 | forwardITPosition(); |
| 3947 | |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 3948 | Out.EmitInstruction(Inst); |
| 3949 | return false; |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 3950 | case Match_MissingFeature: |
| 3951 | Error(IDLoc, "instruction requires a CPU feature not currently enabled"); |
| 3952 | return true; |
| 3953 | case Match_InvalidOperand: { |
| 3954 | SMLoc ErrorLoc = IDLoc; |
| 3955 | if (ErrorInfo != ~0U) { |
| 3956 | if (ErrorInfo >= Operands.size()) |
| 3957 | return Error(IDLoc, "too few operands for instruction"); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 3958 | |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 3959 | ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc(); |
| 3960 | if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc; |
| 3961 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 3962 | |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 3963 | return Error(ErrorLoc, "invalid operand for instruction"); |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 3964 | } |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 3965 | case Match_MnemonicFail: |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 3966 | return Error(IDLoc, "invalid instruction"); |
Daniel Dunbar | b412915 | 2011-02-04 17:12:23 +0000 | [diff] [blame] | 3967 | case Match_ConversionFail: |
Jim Grosbach | 88ae2bc | 2011-08-19 22:07:46 +0000 | [diff] [blame] | 3968 | // The converter function will have already emited a diagnostic. |
| 3969 | return true; |
Jim Grosbach | f8e1e3e | 2011-08-29 22:24:09 +0000 | [diff] [blame] | 3970 | case Match_RequiresNotITBlock: |
| 3971 | return Error(IDLoc, "flag setting instruction only valid outside IT block"); |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 3972 | case Match_RequiresITBlock: |
| 3973 | return Error(IDLoc, "instruction only valid inside IT block"); |
Jim Grosbach | 194bd89 | 2011-08-16 22:20:01 +0000 | [diff] [blame] | 3974 | case Match_RequiresV6: |
| 3975 | return Error(IDLoc, "instruction variant requires ARMv6 or later"); |
| 3976 | case Match_RequiresThumb2: |
| 3977 | return Error(IDLoc, "instruction variant requires Thumb2"); |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 3978 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 3979 | |
Eric Christopher | c223e2b | 2010-10-29 09:26:59 +0000 | [diff] [blame] | 3980 | llvm_unreachable("Implement any new match types added!"); |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 3981 | return true; |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 3982 | } |
| 3983 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3984 | /// parseDirective parses the arm specific directives |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3985 | bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) { |
| 3986 | StringRef IDVal = DirectiveID.getIdentifier(); |
| 3987 | if (IDVal == ".word") |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3988 | return parseDirectiveWord(4, DirectiveID.getLoc()); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3989 | else if (IDVal == ".thumb") |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3990 | return parseDirectiveThumb(DirectiveID.getLoc()); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3991 | else if (IDVal == ".thumb_func") |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3992 | return parseDirectiveThumbFunc(DirectiveID.getLoc()); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3993 | else if (IDVal == ".code") |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3994 | return parseDirectiveCode(DirectiveID.getLoc()); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3995 | else if (IDVal == ".syntax") |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3996 | return parseDirectiveSyntax(DirectiveID.getLoc()); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3997 | return true; |
| 3998 | } |
| 3999 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 4000 | /// parseDirectiveWord |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 4001 | /// ::= .word [ expression (, expression)* ] |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 4002 | bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) { |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 4003 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
| 4004 | for (;;) { |
| 4005 | const MCExpr *Value; |
| 4006 | if (getParser().ParseExpression(Value)) |
| 4007 | return true; |
| 4008 | |
Chris Lattner | aaec205 | 2010-01-19 19:46:13 +0000 | [diff] [blame] | 4009 | getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 4010 | |
| 4011 | if (getLexer().is(AsmToken::EndOfStatement)) |
| 4012 | break; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 4013 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 4014 | // FIXME: Improve diagnostic. |
| 4015 | if (getLexer().isNot(AsmToken::Comma)) |
| 4016 | return Error(L, "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 4017 | Parser.Lex(); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 4018 | } |
| 4019 | } |
| 4020 | |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 4021 | Parser.Lex(); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 4022 | return false; |
| 4023 | } |
| 4024 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 4025 | /// parseDirectiveThumb |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 4026 | /// ::= .thumb |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 4027 | bool ARMAsmParser::parseDirectiveThumb(SMLoc L) { |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 4028 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
| 4029 | return Error(L, "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 4030 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 4031 | |
| 4032 | // TODO: set thumb mode |
| 4033 | // TODO: tell the MC streamer the mode |
| 4034 | // getParser().getStreamer().Emit???(); |
| 4035 | return false; |
| 4036 | } |
| 4037 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 4038 | /// parseDirectiveThumbFunc |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 4039 | /// ::= .thumbfunc symbol_name |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 4040 | bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) { |
Rafael Espindola | 6469540 | 2011-05-16 16:17:21 +0000 | [diff] [blame] | 4041 | const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo(); |
| 4042 | bool isMachO = MAI.hasSubsectionsViaSymbols(); |
| 4043 | StringRef Name; |
| 4044 | |
| 4045 | // Darwin asm has function name after .thumb_func direction |
| 4046 | // ELF doesn't |
| 4047 | if (isMachO) { |
| 4048 | const AsmToken &Tok = Parser.getTok(); |
| 4049 | if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String)) |
| 4050 | return Error(L, "unexpected token in .thumb_func directive"); |
| 4051 | Name = Tok.getString(); |
| 4052 | Parser.Lex(); // Consume the identifier token. |
| 4053 | } |
| 4054 | |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 4055 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
| 4056 | return Error(L, "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 4057 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 4058 | |
Rafael Espindola | 6469540 | 2011-05-16 16:17:21 +0000 | [diff] [blame] | 4059 | // FIXME: assuming function name will be the line following .thumb_func |
| 4060 | if (!isMachO) { |
| 4061 | Name = Parser.getTok().getString(); |
| 4062 | } |
| 4063 | |
Jim Grosbach | 642fc9c | 2010-11-05 22:33:53 +0000 | [diff] [blame] | 4064 | // Mark symbol as a thumb symbol. |
| 4065 | MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name); |
| 4066 | getParser().getStreamer().EmitThumbFunc(Func); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 4067 | return false; |
| 4068 | } |
| 4069 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 4070 | /// parseDirectiveSyntax |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 4071 | /// ::= .syntax unified | divided |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 4072 | bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 4073 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 4074 | if (Tok.isNot(AsmToken::Identifier)) |
| 4075 | return Error(L, "unexpected token in .syntax directive"); |
Benjamin Kramer | 38e5989 | 2010-07-14 22:38:02 +0000 | [diff] [blame] | 4076 | StringRef Mode = Tok.getString(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 4077 | if (Mode == "unified" || Mode == "UNIFIED") |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 4078 | Parser.Lex(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 4079 | else if (Mode == "divided" || Mode == "DIVIDED") |
Kevin Enderby | 9e56fb1 | 2011-01-27 23:22:36 +0000 | [diff] [blame] | 4080 | return Error(L, "'.syntax divided' arm asssembly not supported"); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 4081 | else |
| 4082 | return Error(L, "unrecognized syntax mode in .syntax directive"); |
| 4083 | |
| 4084 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 4085 | return Error(Parser.getTok().getLoc(), "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 4086 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 4087 | |
| 4088 | // TODO tell the MC streamer the mode |
| 4089 | // getParser().getStreamer().Emit???(); |
| 4090 | return false; |
| 4091 | } |
| 4092 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 4093 | /// parseDirectiveCode |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 4094 | /// ::= .code 16 | 32 |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 4095 | bool ARMAsmParser::parseDirectiveCode(SMLoc L) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 4096 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 4097 | if (Tok.isNot(AsmToken::Integer)) |
| 4098 | return Error(L, "unexpected token in .code directive"); |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 4099 | int64_t Val = Parser.getTok().getIntVal(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 4100 | if (Val == 16) |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 4101 | Parser.Lex(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 4102 | else if (Val == 32) |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 4103 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 4104 | else |
| 4105 | return Error(L, "invalid operand to .code directive"); |
| 4106 | |
| 4107 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 4108 | return Error(Parser.getTok().getLoc(), "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 4109 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 4110 | |
Evan Cheng | 3286920 | 2011-07-08 22:36:29 +0000 | [diff] [blame] | 4111 | if (Val == 16) { |
Jim Grosbach | 98447da | 2011-09-06 18:46:23 +0000 | [diff] [blame] | 4112 | if (!isThumb()) |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 4113 | SwitchMode(); |
Jim Grosbach | 98447da | 2011-09-06 18:46:23 +0000 | [diff] [blame] | 4114 | getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16); |
Evan Cheng | 3286920 | 2011-07-08 22:36:29 +0000 | [diff] [blame] | 4115 | } else { |
Jim Grosbach | 98447da | 2011-09-06 18:46:23 +0000 | [diff] [blame] | 4116 | if (isThumb()) |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 4117 | SwitchMode(); |
Jim Grosbach | 98447da | 2011-09-06 18:46:23 +0000 | [diff] [blame] | 4118 | getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32); |
Evan Cheng | eb0caa1 | 2011-07-08 22:49:55 +0000 | [diff] [blame] | 4119 | } |
Jim Grosbach | 2a30170 | 2010-11-05 22:40:53 +0000 | [diff] [blame] | 4120 | |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 4121 | return false; |
| 4122 | } |
| 4123 | |
Sean Callanan | 90b7097 | 2010-04-07 20:29:34 +0000 | [diff] [blame] | 4124 | extern "C" void LLVMInitializeARMAsmLexer(); |
| 4125 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 4126 | /// Force static initialization. |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 4127 | extern "C" void LLVMInitializeARMAsmParser() { |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 4128 | RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget); |
| 4129 | RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget); |
Sean Callanan | 90b7097 | 2010-04-07 20:29:34 +0000 | [diff] [blame] | 4130 | LLVMInitializeARMAsmLexer(); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 4131 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 4132 | |
Chris Lattner | 0692ee6 | 2010-09-06 19:11:01 +0000 | [diff] [blame] | 4133 | #define GET_REGISTER_MATCHER |
| 4134 | #define GET_MATCHER_IMPLEMENTATION |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 4135 | #include "ARMGenAsmMatcher.inc" |