blob: 0ffbe89211eeafb4ea88e55eab3cd055d59d812e [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
33 // The GPR register class that can hold the write mask. Use GR8 for fewer
34 // than 8 elements. Use shift-right and equal to work around the lack of
35 // !lt in tablegen.
36 RegisterClass MRC =
37 !cast<RegisterClass>("GR" #
38 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
39
40 // Suffix used in the instruction mnemonic.
41 string Suffix = suffix;
42
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000043 // VTName is a string name for vector VT. For vector types it will be
44 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
45 // It is a little bit complex for scalar types, where NumElts = 1.
46 // In this case we build v4f32 or v2f64
47 string VTName = "v" # !if (!eq (NumElts, 1),
48 !if (!eq (EltVT.Size, 32), 4,
49 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000050
Adam Nemet5ed17da2014-08-21 19:50:07 +000051 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000053
54 string EltTypeName = !cast<string>(EltVT);
55 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
57 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000058
59 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000061
62 // Size of RC in bits, e.g. 512 for VR512.
63 int Size = VT.Size;
64
65 // The corresponding memory operand, e.g. i512mem for VR512.
66 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
68
69 // Load patterns
70 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
71 // due to load promotion during legalization
72 PatFrag LdFrag = !cast<PatFrag>("load" #
73 !if (!eq (TypeVariantName, "i"),
74 !if (!eq (Size, 128), "v2i64",
75 !if (!eq (Size, 256), "v4i64",
76 VTName)), VTName));
77 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000078
79 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000080 // Note: For EltSize < 32, FloatVT is illegal and TableGen
81 // fails to compile, so we choose FloatVT = VT
82 ValueType FloatVT = !cast<ValueType>(
83 !if (!eq (!srl(EltSize,5),0),
84 VTName,
85 !if (!eq(TypeVariantName, "i"),
86 "v" # NumElts # "f" # EltSize,
87 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000088
89 // The string to specify embedded broadcast in assembly.
90 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +000091
Adam Nemet449b3f02014-10-15 23:42:09 +000092 // 8-bit compressed displacement tuple/subvector format. This is only
93 // defined for NumElts <= 8.
94 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
95 !cast<CD8VForm>("CD8VT" # NumElts), ?);
96
Adam Nemet55536c62014-09-25 23:48:45 +000097 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
98 !if (!eq (Size, 256), sub_ymm, ?));
99
100 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
101 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
102 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000103
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000104 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
105
Adam Nemet09377232014-10-08 23:25:31 +0000106 // A vector type of the same width with element type i32. This is used to
107 // create the canonical constant zero node ImmAllZerosV.
108 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
109 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000110}
111
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000112def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
113def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000114def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
115def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000116def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
117def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000118
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000119// "x" in v32i8x_info means RC = VR256X
120def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
121def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
122def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
123def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000124def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
125def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000126
127def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
128def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
129def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
130def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000131def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
132def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000133
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000134// We map scalar types to the smallest (128-bit) vector type
135// with the appropriate element type. This allows to use the same masking logic.
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000136def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
137def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
138
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000139class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
140 X86VectorVTInfo i128> {
141 X86VectorVTInfo info512 = i512;
142 X86VectorVTInfo info256 = i256;
143 X86VectorVTInfo info128 = i128;
144}
145
146def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
147 v16i8x_info>;
148def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
149 v8i16x_info>;
150def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
151 v4i32x_info>;
152def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
153 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000154def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
155 v4f32x_info>;
156def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
157 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000158
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000159// This multiclass generates the masking variants from the non-masking
160// variant. It only provides the assembly pieces for the masking variants.
161// It assumes custom ISel patterns for masking which can be provided as
162// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000163multiclass AVX512_maskable_custom<bits<8> O, Format F,
164 dag Outs,
165 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
166 string OpcodeStr,
167 string AttSrcAsm, string IntelSrcAsm,
168 list<dag> Pattern,
169 list<dag> MaskingPattern,
170 list<dag> ZeroMaskingPattern,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000171 string Round = "",
Adam Nemet34801422014-10-08 23:25:39 +0000172 string MaskingConstraint = "",
173 InstrItinClass itin = NoItinerary,
174 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000175 let isCommutable = IsCommutable in
176 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000177 OpcodeStr#"\t{"#AttSrcAsm#", $dst "#Round#"|"#
178 "$dst "#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000179 Pattern, itin>;
180
181 // Prefer over VMOV*rrk Pat<>
182 let AddedComplexity = 20 in
183 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000184 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}"#Round#"|"#
185 "$dst {${mask}}"#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000186 MaskingPattern, itin>,
187 EVEX_K {
188 // In case of the 3src subclass this is overridden with a let.
189 string Constraints = MaskingConstraint;
190 }
191 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
192 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000193 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}"#Round#"|"#
194 "$dst {${mask}} {z}"#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000195 ZeroMaskingPattern,
196 itin>,
197 EVEX_KZ;
198}
199
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000200
Adam Nemet34801422014-10-08 23:25:39 +0000201// Common base class of AVX512_maskable and AVX512_maskable_3src.
202multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
203 dag Outs,
204 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
205 string OpcodeStr,
206 string AttSrcAsm, string IntelSrcAsm,
207 dag RHS, dag MaskingRHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000208 SDNode Select = vselect, string Round = "",
Adam Nemet34801422014-10-08 23:25:39 +0000209 string MaskingConstraint = "",
210 InstrItinClass itin = NoItinerary,
211 bit IsCommutable = 0> :
212 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
213 AttSrcAsm, IntelSrcAsm,
214 [(set _.RC:$dst, RHS)],
215 [(set _.RC:$dst, MaskingRHS)],
216 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000217 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000218 Round, MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000219
Adam Nemet2e91ee52014-08-14 17:13:19 +0000220// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000221// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000222// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000223multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
224 dag Outs, dag Ins, string OpcodeStr,
225 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000226 dag RHS, string Round = "",
227 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000228 bit IsCommutable = 0> :
229 AVX512_maskable_common<O, F, _, Outs, Ins,
230 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
231 !con((ins _.KRCWM:$mask), Ins),
232 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000233 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
234 Round, "$src0 = $dst", itin, IsCommutable>;
235
236// This multiclass generates the unconditional/non-masking, the masking and
237// the zero-masking variant of the scalar instruction.
238multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
239 dag Outs, dag Ins, string OpcodeStr,
240 string AttSrcAsm, string IntelSrcAsm,
241 dag RHS, string Round = "",
242 InstrItinClass itin = NoItinerary,
243 bit IsCommutable = 0> :
244 AVX512_maskable_common<O, F, _, Outs, Ins,
245 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
246 !con((ins _.KRCWM:$mask), Ins),
247 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
248 (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select,
249 Round, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000250
Adam Nemet34801422014-10-08 23:25:39 +0000251// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000252// ($src1) is already tied to $dst so we just use that for the preserved
253// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
254// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000255multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
256 dag Outs, dag NonTiedIns, string OpcodeStr,
257 string AttSrcAsm, string IntelSrcAsm,
258 dag RHS> :
259 AVX512_maskable_common<O, F, _, Outs,
260 !con((ins _.RC:$src1), NonTiedIns),
261 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
262 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
263 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
264 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000265
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000266
Adam Nemet34801422014-10-08 23:25:39 +0000267multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
268 dag Outs, dag Ins,
269 string OpcodeStr,
270 string AttSrcAsm, string IntelSrcAsm,
271 list<dag> Pattern> :
272 AVX512_maskable_custom<O, F, Outs, Ins,
273 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
274 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000275 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [], "",
Adam Nemet34801422014-10-08 23:25:39 +0000276 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000277
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000278// Bitcasts between 512-bit vector types. Return the original type since
279// no instruction is needed for the conversion
280let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000281 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000282 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000283 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
284 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
285 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000286 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000287 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
288 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
289 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000290 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000291 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000292 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
293 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000294 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000295 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
296 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000297 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000298 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
299 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000300 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000301 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
302 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
303 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
304 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
305 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
306 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
307 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
308 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
309 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
310 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
311 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000312
313 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
314 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
315 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
316 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
317 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
318 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
319 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
320 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
321 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
322 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
323 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
324 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
325 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
326 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
327 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
328 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
329 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
330 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
331 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
332 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
333 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
334 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
335 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
336 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
337 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
338 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
339 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
340 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
341 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
342 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
343
344// Bitcasts between 256-bit vector types. Return the original type since
345// no instruction is needed for the conversion
346 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
347 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
348 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
349 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
350 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
351 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
352 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
353 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
354 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
355 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
356 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
357 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
358 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
359 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
360 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
361 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
362 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
363 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
364 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
365 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
366 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
367 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
368 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
369 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
370 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
371 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
372 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
373 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
374 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
375 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
376}
377
378//
379// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
380//
381
382let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
383 isPseudo = 1, Predicates = [HasAVX512] in {
384def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
385 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
386}
387
Craig Topperfb1746b2014-01-30 06:03:19 +0000388let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000389def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
390def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
391def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000392}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000393
394//===----------------------------------------------------------------------===//
395// AVX-512 - VECTOR INSERT
396//
Adam Nemet4e2ef472014-10-02 23:18:28 +0000397
Adam Nemet4285c1f2014-10-15 23:42:17 +0000398multiclass vinsert_for_size_no_alt<int Opcode,
399 X86VectorVTInfo From, X86VectorVTInfo To,
400 PatFrag vinsert_insert,
401 SDNodeXForm INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000402 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
403 def rr : AVX512AIi8<Opcode, MRMSrcReg, (outs VR512:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000404 (ins VR512:$src1, From.RC:$src2, u8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000405 "vinsert" # From.EltTypeName # "x" # From.NumElts #
406 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000407 "$dst, $src1, $src2, $src3}",
Adam Nemet4dca3ce2014-10-02 23:18:30 +0000408 [(set To.RC:$dst, (vinsert_insert:$src3 (To.VT VR512:$src1),
409 (From.VT From.RC:$src2),
410 (iPTR imm)))]>,
411 EVEX_4V, EVEX_V512;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000412
413 let mayLoad = 1 in
414 def rm : AVX512AIi8<Opcode, MRMSrcMem, (outs VR512:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000415 (ins VR512:$src1, From.MemOp:$src2, u8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000416 "vinsert" # From.EltTypeName # "x" # From.NumElts #
417 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000418 "$dst, $src1, $src2, $src3}",
Adam Nemet449b3f02014-10-15 23:42:09 +0000419 []>,
420 EVEX_4V, EVEX_V512, EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000421 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000422}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000423
Adam Nemet4285c1f2014-10-15 23:42:17 +0000424multiclass vinsert_for_size<int Opcode,
425 X86VectorVTInfo From, X86VectorVTInfo To,
426 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
427 PatFrag vinsert_insert,
428 SDNodeXForm INSERT_get_vinsert_imm> :
429 vinsert_for_size_no_alt<Opcode, From, To,
430 vinsert_insert, INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000431 // Codegen pattern with the alternative types, e.g. v2i64 -> v8i64 for
Adam Nemet4285c1f2014-10-15 23:42:17 +0000432 // vinserti32x4. Only add this if 64x2 and friends are not supported
433 // natively via AVX512DQ.
434 let Predicates = [NoDQI] in
435 def : Pat<(vinsert_insert:$ins
436 (AltTo.VT VR512:$src1), (AltFrom.VT From.RC:$src2), (iPTR imm)),
437 (AltTo.VT (!cast<Instruction>(NAME # From.EltSize # "x4rr")
438 VR512:$src1, From.RC:$src2,
439 (INSERT_get_vinsert_imm VR512:$ins)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000440}
441
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000442multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
443 ValueType EltVT64, int Opcode256> {
444 defm NAME # "32x4" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000445 X86VectorVTInfo< 4, EltVT32, VR128X>,
446 X86VectorVTInfo<16, EltVT32, VR512>,
447 X86VectorVTInfo< 2, EltVT64, VR128X>,
448 X86VectorVTInfo< 8, EltVT64, VR512>,
449 vinsert128_insert,
450 INSERT_get_vinsert128_imm>;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000451 let Predicates = [HasDQI] in
452 defm NAME # "64x2" : vinsert_for_size_no_alt<Opcode128,
453 X86VectorVTInfo< 2, EltVT64, VR128X>,
454 X86VectorVTInfo< 8, EltVT64, VR512>,
455 vinsert128_insert,
456 INSERT_get_vinsert128_imm>, VEX_W;
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000457 defm NAME # "64x4" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000458 X86VectorVTInfo< 4, EltVT64, VR256X>,
459 X86VectorVTInfo< 8, EltVT64, VR512>,
460 X86VectorVTInfo< 8, EltVT32, VR256>,
461 X86VectorVTInfo<16, EltVT32, VR512>,
462 vinsert256_insert,
463 INSERT_get_vinsert256_imm>, VEX_W;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000464 let Predicates = [HasDQI] in
465 defm NAME # "32x8" : vinsert_for_size_no_alt<Opcode256,
466 X86VectorVTInfo< 8, EltVT32, VR256X>,
467 X86VectorVTInfo<16, EltVT32, VR512>,
468 vinsert256_insert,
469 INSERT_get_vinsert256_imm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000470}
471
Adam Nemet4e2ef472014-10-02 23:18:28 +0000472defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
473defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000474
475// vinsertps - insert f32 to XMM
476def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000477 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000478 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000479 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000480 EVEX_4V;
481def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000482 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000483 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000484 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000485 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
486 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
487
488//===----------------------------------------------------------------------===//
489// AVX-512 VECTOR EXTRACT
490//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000491
Adam Nemet55536c62014-09-25 23:48:45 +0000492multiclass vextract_for_size<int Opcode,
493 X86VectorVTInfo From, X86VectorVTInfo To,
494 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
495 PatFrag vextract_extract,
496 SDNodeXForm EXTRACT_get_vextract_imm> {
497 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +0000498 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000499 (ins VR512:$src1, u8imm:$idx),
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000500 "vextract" # To.EltTypeName # "x4",
501 "$idx, $src1", "$src1, $idx",
502 [(set To.RC:$dst, (vextract_extract:$idx (From.VT VR512:$src1),
503 (iPTR imm)))]>,
504 AVX512AIi8Base, EVEX, EVEX_V512;
Adam Nemet55536c62014-09-25 23:48:45 +0000505 let mayStore = 1 in
506 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000507 (ins To.MemOp:$dst, VR512:$src1, u8imm:$src2),
Adam Nemet55536c62014-09-25 23:48:45 +0000508 "vextract" # To.EltTypeName # "x4\t{$src2, $src1, $dst|"
509 "$dst, $src1, $src2}",
510 []>, EVEX, EVEX_V512, EVEX_CD8<To.EltSize, CD8VT4>;
511 }
512
Adam Nemet55536c62014-09-25 23:48:45 +0000513 // Codegen pattern with the alternative types, e.g. v8i64 -> v2i64 for
514 // vextracti32x4
515 def : Pat<(vextract_extract:$ext (AltFrom.VT VR512:$src1), (iPTR imm)),
516 (AltTo.VT (!cast<Instruction>(NAME # To.EltSize # "x4rr")
517 VR512:$src1,
518 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
519
520 // A 128/256-bit subvector extract from the first 512-bit vector position is
521 // a subregister copy that needs no instruction.
522 def : Pat<(To.VT (extract_subvector (From.VT VR512:$src), (iPTR 0))),
523 (To.VT
524 (EXTRACT_SUBREG (From.VT VR512:$src), To.SubRegIdx))>;
525
526 // And for the alternative types.
527 def : Pat<(AltTo.VT (extract_subvector (AltFrom.VT VR512:$src), (iPTR 0))),
528 (AltTo.VT
529 (EXTRACT_SUBREG (AltFrom.VT VR512:$src), AltTo.SubRegIdx))>;
Adam Nemet47b2d5f2014-10-08 23:25:37 +0000530
531 // Intrinsic call with masking.
532 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
533 "x4_512")
534 VR512:$src1, (iPTR imm:$idx), To.RC:$src0, GR8:$mask),
535 (!cast<Instruction>(NAME # To.EltSize # "x4rrk") To.RC:$src0,
536 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
537 VR512:$src1, imm:$idx)>;
538
539 // Intrinsic call with zero-masking.
540 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
541 "x4_512")
542 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, GR8:$mask),
543 (!cast<Instruction>(NAME # To.EltSize # "x4rrkz")
544 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
545 VR512:$src1, imm:$idx)>;
546
547 // Intrinsic call without masking.
548 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
549 "x4_512")
550 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
551 (!cast<Instruction>(NAME # To.EltSize # "x4rr")
552 VR512:$src1, imm:$idx)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000553}
554
Adam Nemet55536c62014-09-25 23:48:45 +0000555multiclass vextract_for_type<ValueType EltVT32, int Opcode32,
556 ValueType EltVT64, int Opcode64> {
557 defm NAME # "32x4" : vextract_for_size<Opcode32,
558 X86VectorVTInfo<16, EltVT32, VR512>,
559 X86VectorVTInfo< 4, EltVT32, VR128X>,
560 X86VectorVTInfo< 8, EltVT64, VR512>,
561 X86VectorVTInfo< 2, EltVT64, VR128X>,
562 vextract128_extract,
563 EXTRACT_get_vextract128_imm>;
564 defm NAME # "64x4" : vextract_for_size<Opcode64,
565 X86VectorVTInfo< 8, EltVT64, VR512>,
566 X86VectorVTInfo< 4, EltVT64, VR256X>,
567 X86VectorVTInfo<16, EltVT32, VR512>,
568 X86VectorVTInfo< 8, EltVT32, VR256>,
569 vextract256_extract,
570 EXTRACT_get_vextract256_imm>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000571}
572
Adam Nemet55536c62014-09-25 23:48:45 +0000573defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
574defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000575
576// A 128-bit subvector insert to the first 512-bit vector position
577// is a subregister copy that needs no instruction.
578def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
579 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
580 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
581 sub_ymm)>;
582def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
583 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
584 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
585 sub_ymm)>;
586def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
587 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
588 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
589 sub_ymm)>;
590def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
591 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
592 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
593 sub_ymm)>;
594
595def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
596 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
597def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
598 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
599def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
600 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
601def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
602 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
603
604// vextractps - extract 32 bits from XMM
605def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000606 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000607 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000608 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
609 EVEX;
610
611def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000612 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000613 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000614 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000615 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000616
617//===---------------------------------------------------------------------===//
618// AVX-512 BROADCAST
619//---
Robert Khasanovaf318f72014-10-30 14:21:47 +0000620multiclass avx512_fp_broadcast<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
621 ValueType svt, X86VectorVTInfo _> {
622 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
623 (ins SrcRC:$src), "vbroadcast"## !subst("p", "s", _.Suffix),
624 "$src", "$src", (_.VT (OpNode (svt SrcRC:$src)))>,
625 T8PD, EVEX;
626
627 let mayLoad = 1 in {
628 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
629 (ins _.ScalarMemOp:$src),
630 "vbroadcast"##!subst("p", "s", _.Suffix), "$src", "$src",
631 (_.VT (OpNode (_.ScalarLdFrag addr:$src)))>,
632 T8PD, EVEX;
633 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000634}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000635
636multiclass avx512_fp_broadcast_vl<bits<8> opc, SDNode OpNode,
637 AVX512VLVectorVTInfo _> {
638 defm Z : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info512>,
639 EVEX_V512;
640
641 let Predicates = [HasVLX] in {
642 defm Z256 : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info256>,
643 EVEX_V256;
644 }
645}
646
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000647let ExeDomain = SSEPackedSingle in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000648 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, X86VBroadcast,
649 avx512vl_f32_info>, EVEX_CD8<32, CD8VT1>;
650 let Predicates = [HasVLX] in {
651 defm VBROADCASTSSZ128 : avx512_fp_broadcast<0x18, X86VBroadcast, VR128X,
652 v4f32, v4f32x_info>, EVEX_V128,
653 EVEX_CD8<32, CD8VT1>;
654 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000655}
656
657let ExeDomain = SSEPackedDouble in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000658 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, X86VBroadcast,
659 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000660}
661
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000662// avx512_broadcast_pat introduces patterns for broadcast with a scalar argument.
663// Later, we can canonize broadcast instructions before ISel phase and
664// eliminate additional patterns on ISel.
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000665// SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar
666// representations of source
667multiclass avx512_broadcast_pat<string InstName, SDNode OpNode,
668 X86VectorVTInfo _, RegisterClass SrcRC_v,
669 RegisterClass SrcRC_s> {
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000670 def : Pat<(_.VT (OpNode (_.EltVT SrcRC_s:$src))),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000671 (!cast<Instruction>(InstName##"r")
672 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
673
674 let AddedComplexity = 30 in {
675 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000676 (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000677 (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask,
678 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
679
680 def : Pat<(_.VT(vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000681 (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000682 (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask,
683 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
684 }
685}
686
687defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info,
688 VR128X, FR32X>;
689defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info,
690 VR128X, FR64X>;
691
692let Predicates = [HasVLX] in {
693 defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast,
694 v8f32x_info, VR128X, FR32X>;
695 defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast,
696 v4f32x_info, VR128X, FR32X>;
697 defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast,
698 v4f64x_info, VR128X, FR64X>;
699}
700
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000701def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000702 (VBROADCASTSSZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000703def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000704 (VBROADCASTSDZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000705
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000706def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000707 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000708def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000709 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000710
Robert Khasanovcbc57032014-12-09 16:38:41 +0000711multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
712 RegisterClass SrcRC> {
713 defm r : AVX512_maskable_in_asm<opc, MRMSrcReg, _, (outs _.RC:$dst),
714 (ins SrcRC:$src), "vpbroadcast"##_.Suffix,
715 "$src", "$src", []>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000716}
717
Robert Khasanovcbc57032014-12-09 16:38:41 +0000718multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
719 RegisterClass SrcRC, Predicate prd> {
720 let Predicates = [prd] in
721 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
722 let Predicates = [prd, HasVLX] in {
723 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
724 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
725 }
726}
727
728defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR32,
729 HasBWI>;
730defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR32,
731 HasBWI>;
732defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
733 HasAVX512>;
734defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
735 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000736
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000737def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000738 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000739
740def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000741 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000742
743def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000744 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +0000745def : Pat<(v16i32 (X86VBroadcastm VK16WM:$mask, (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000746 (VPBROADCASTDrZrkz VK16WM:$mask, GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000747def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000748 (VPBROADCASTQrZr GR64:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000749def : Pat<(v8i64 (X86VBroadcastm VK8WM:$mask, (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000750 (VPBROADCASTQrZrkz VK8WM:$mask, GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000751
Cameron McInally394d5572013-10-31 13:56:31 +0000752def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000753 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000754def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000755 (VPBROADCASTQrZr GR64:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000756
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000757def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
758 (v16i32 immAllZerosV), (i16 GR16:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000759 (VPBROADCASTDrZrkz (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000760def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
761 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000762 (VPBROADCASTQrZrkz (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000763
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000764multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
765 X86MemOperand x86memop, PatFrag ld_frag,
766 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
767 RegisterClass KRC> {
768 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000769 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000770 [(set DstRC:$dst,
771 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
772 def krr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
773 VR128X:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000774 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000775 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000776 [(set DstRC:$dst,
777 (OpVT (X86VBroadcastm KRC:$mask, (SrcVT VR128X:$src))))]>,
778 EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000779 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000780 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000781 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Michael Liao5bf95782014-12-04 05:20:33 +0000782 [(set DstRC:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000783 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
784 def krm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
785 x86memop:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000786 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000787 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Michael Liao5bf95782014-12-04 05:20:33 +0000788 [(set DstRC:$dst, (OpVT (X86VBroadcastm KRC:$mask,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000789 (ld_frag addr:$src))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000790 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000791}
792
793defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
794 loadi32, VR512, v16i32, v4i32, VK16WM>,
795 EVEX_V512, EVEX_CD8<32, CD8VT1>;
796defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
797 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
798 EVEX_CD8<64, CD8VT1>;
799
Adam Nemet73f72e12014-06-27 00:43:38 +0000800multiclass avx512_int_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
801 X86MemOperand x86memop, PatFrag ld_frag,
802 RegisterClass KRC> {
803 let mayLoad = 1 in {
804 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000805 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000806 []>, EVEX;
807 def krm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins KRC:$mask,
808 x86memop:$src),
809 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000810 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000811 []>, EVEX, EVEX_KZ;
812 }
813}
814
815defm VBROADCASTI32X4 : avx512_int_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
816 i128mem, loadv2i64, VK16WM>,
817 EVEX_V512, EVEX_CD8<32, CD8VT4>;
818defm VBROADCASTI64X4 : avx512_int_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
819 i256mem, loadv4i64, VK16WM>, VEX_W,
820 EVEX_V512, EVEX_CD8<64, CD8VT4>;
821
Cameron McInally394d5572013-10-31 13:56:31 +0000822def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
823 (VPBROADCASTDZrr VR128X:$src)>;
824def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
825 (VPBROADCASTQZrr VR128X:$src)>;
826
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000827def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000828 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000829def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000830 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000831
832def : Pat<(v16i32 (X86VBroadcast (v16i32 VR512:$src))),
833 (VPBROADCASTDZrr (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
834def : Pat<(v8i64 (X86VBroadcast (v8i64 VR512:$src))),
835 (VPBROADCASTQZrr (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
836
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000837def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000838 (VBROADCASTSSZr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000839def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000840 (VBROADCASTSDZr VR128X:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +0000841
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000842// Provide fallback in case the load node that is used in the patterns above
843// is used by additional users, which prevents the pattern selection.
844def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000845 (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000846def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000847 (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000848
849
850let Predicates = [HasAVX512] in {
851def : Pat<(v8i32 (X86VBroadcastm (v8i1 VK8WM:$mask), (loadi32 addr:$src))),
Michael Liao5bf95782014-12-04 05:20:33 +0000852 (EXTRACT_SUBREG
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000853 (v16i32 (VPBROADCASTDZkrm (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
854 addr:$src)), sub_ymm)>;
855}
856//===----------------------------------------------------------------------===//
857// AVX-512 BROADCAST MASK TO VECTOR REGISTER
858//---
859
860multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000861 RegisterClass KRC> {
862let Predicates = [HasCDI] in
863def Zrr : AVX512XS8I<opc, MRMSrcReg, (outs VR512:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000864 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000865 []>, EVEX, EVEX_V512;
Michael Liao5bf95782014-12-04 05:20:33 +0000866
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000867let Predicates = [HasCDI, HasVLX] in {
868def Z128rr : AVX512XS8I<opc, MRMSrcReg, (outs VR128:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000869 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000870 []>, EVEX, EVEX_V128;
871def Z256rr : AVX512XS8I<opc, MRMSrcReg, (outs VR256:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000872 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000873 []>, EVEX, EVEX_V256;
874}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000875}
876
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000877let Predicates = [HasCDI] in {
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000878defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
879 VK16>;
880defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
881 VK8>, VEX_W;
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000882}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000883
884//===----------------------------------------------------------------------===//
885// AVX-512 - VPERM
886//
887// -- immediate form --
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000888multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
889 X86VectorVTInfo _> {
890 let ExeDomain = _.ExeDomain in {
891 def ri : AVX512AIi8<opc, MRMSrcReg, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000892 (ins _.RC:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000893 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000894 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000895 [(set _.RC:$dst,
896 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000897 EVEX;
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000898 def mi : AVX512AIi8<opc, MRMSrcMem, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000899 (ins _.MemOp:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000900 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000901 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000902 [(set _.RC:$dst,
Craig Topper820d4922015-02-09 04:04:50 +0000903 (_.VT (OpNode (_.LdFrag addr:$src1),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000904 (i8 imm:$src2))))]>,
905 EVEX, EVEX_CD8<_.EltSize, CD8VF>;
906}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000907}
908
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000909multiclass avx512_permil<bits<8> OpcImm, bits<8> OpcVar, X86VectorVTInfo _,
910 X86VectorVTInfo Ctrl> :
911 avx512_perm_imm<OpcImm, "vpermil" # _.Suffix, X86VPermilpi, _> {
912 let ExeDomain = _.ExeDomain in {
913 def rr : AVX5128I<OpcVar, MRMSrcReg, (outs _.RC:$dst),
914 (ins _.RC:$src1, _.RC:$src2),
915 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +0000916 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000917 [(set _.RC:$dst,
918 (_.VT (X86VPermilpv _.RC:$src1,
919 (Ctrl.VT Ctrl.RC:$src2))))]>,
920 EVEX_4V;
921 def rm : AVX5128I<OpcVar, MRMSrcMem, (outs _.RC:$dst),
922 (ins _.RC:$src1, Ctrl.MemOp:$src2),
923 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +0000924 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000925 [(set _.RC:$dst,
926 (_.VT (X86VPermilpv _.RC:$src1,
Craig Topper820d4922015-02-09 04:04:50 +0000927 (Ctrl.VT (Ctrl.LdFrag addr:$src2)))))]>,
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000928 EVEX_4V;
929 }
930}
931
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000932defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", X86VPermi, v8i64_info>,
933 EVEX_V512, VEX_W;
934defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", X86VPermi, v8f64_info>,
935 EVEX_V512, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000936
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000937defm VPERMILPSZ : avx512_permil<0x04, 0x0C, v16f32_info, v16i32_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000938 EVEX_V512;
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000939defm VPERMILPDZ : avx512_permil<0x05, 0x0D, v8f64_info, v8i64_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000940 EVEX_V512, VEX_W;
Adam Nemet9aad1312014-10-27 23:08:34 +0000941
942def : Pat<(v16i32 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
943 (VPERMILPSZri VR512:$src1, imm:$imm)>;
944def : Pat<(v8i64 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
945 (VPERMILPDZri VR512:$src1, imm:$imm)>;
946
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000947// -- VPERM - register form --
Michael Liao5bf95782014-12-04 05:20:33 +0000948multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000949 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
950
951 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
952 (ins RC:$src1, RC:$src2),
953 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000954 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000955 [(set RC:$dst,
956 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
957
958 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
959 (ins RC:$src1, x86memop:$src2),
960 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000961 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000962 [(set RC:$dst,
963 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
964 EVEX_4V;
965}
966
Craig Topper820d4922015-02-09 04:04:50 +0000967defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, loadv16i32, i512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000968 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +0000969defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, loadv8i64, i512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000970 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
971let ExeDomain = SSEPackedSingle in
Craig Topper820d4922015-02-09 04:04:50 +0000972defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, loadv16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000973 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
974let ExeDomain = SSEPackedDouble in
Craig Topper820d4922015-02-09 04:04:50 +0000975defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, loadv8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000976 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
977
978// -- VPERM2I - 3 source operands form --
979multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
980 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet2415a492014-07-02 21:25:54 +0000981 SDNode OpNode, ValueType OpVT, RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000982let Constraints = "$src1 = $dst" in {
983 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
984 (ins RC:$src1, RC:$src2, RC:$src3),
985 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000986 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000987 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000988 (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000989 EVEX_4V;
990
Adam Nemet2415a492014-07-02 21:25:54 +0000991 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
992 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
993 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000994 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +0000995 "$dst {${mask}}, $src2, $src3}"),
996 [(set RC:$dst, (OpVT (vselect KRC:$mask,
997 (OpNode RC:$src1, RC:$src2,
998 RC:$src3),
999 RC:$src1)))]>,
1000 EVEX_4V, EVEX_K;
1001
1002 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
1003 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1004 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
1005 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001006 "\t{$src3, $src2, $dst {${mask}} {z} |",
Adam Nemet2415a492014-07-02 21:25:54 +00001007 "$dst {${mask}} {z}, $src2, $src3}"),
1008 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1009 (OpNode RC:$src1, RC:$src2,
1010 RC:$src3),
1011 (OpVT (bitconvert
1012 (v16i32 immAllZerosV))))))]>,
1013 EVEX_4V, EVEX_KZ;
1014
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001015 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1016 (ins RC:$src1, RC:$src2, x86memop:$src3),
1017 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001018 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001019 [(set RC:$dst,
Adam Nemet2415a492014-07-02 21:25:54 +00001020 (OpVT (OpNode RC:$src1, RC:$src2,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001021 (mem_frag addr:$src3))))]>, EVEX_4V;
Adam Nemet2415a492014-07-02 21:25:54 +00001022
1023 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1024 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
1025 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001026 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001027 "$dst {${mask}}, $src2, $src3}"),
1028 [(set RC:$dst,
1029 (OpVT (vselect KRC:$mask,
1030 (OpNode RC:$src1, RC:$src2,
1031 (mem_frag addr:$src3)),
1032 RC:$src1)))]>,
1033 EVEX_4V, EVEX_K;
1034
1035 let AddedComplexity = 10 in // Prefer over the rrkz variant
1036 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1037 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
1038 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001039 "\t{$src3, $src2, $dst {${mask}} {z}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001040 "$dst {${mask}} {z}, $src2, $src3}"),
1041 [(set RC:$dst,
1042 (OpVT (vselect KRC:$mask,
1043 (OpNode RC:$src1, RC:$src2,
1044 (mem_frag addr:$src3)),
1045 (OpVT (bitconvert
1046 (v16i32 immAllZerosV))))))]>,
1047 EVEX_4V, EVEX_KZ;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001048 }
1049}
Craig Topper820d4922015-02-09 04:04:50 +00001050defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, loadv16i32,
Adam Nemet2415a492014-07-02 21:25:54 +00001051 i512mem, X86VPermiv3, v16i32, VK16WM>,
1052 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001053defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, loadv8i64,
Adam Nemet2415a492014-07-02 21:25:54 +00001054 i512mem, X86VPermiv3, v8i64, VK8WM>,
1055 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001056defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, loadv16f32,
Adam Nemet2415a492014-07-02 21:25:54 +00001057 i512mem, X86VPermiv3, v16f32, VK16WM>,
1058 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001059defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, loadv8f64,
Adam Nemet2415a492014-07-02 21:25:54 +00001060 i512mem, X86VPermiv3, v8f64, VK8WM>,
1061 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001062
Adam Nemetefe9c982014-07-02 21:25:58 +00001063multiclass avx512_perm_table_3src<bits<8> opc, string Suffix, RegisterClass RC,
1064 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001065 SDNode OpNode, ValueType OpVT, RegisterClass KRC,
1066 ValueType MaskVT, RegisterClass MRC> :
Adam Nemetefe9c982014-07-02 21:25:58 +00001067 avx512_perm_3src<opc, "vpermt2"##Suffix, RC, mem_frag, x86memop, OpNode,
1068 OpVT, KRC> {
1069 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
1070 VR512:$idx, VR512:$src1, VR512:$src2, -1)),
1071 (!cast<Instruction>(NAME#rr) VR512:$src1, VR512:$idx, VR512:$src2)>;
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001072
1073 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
1074 VR512:$idx, VR512:$src1, VR512:$src2, MRC:$mask)),
1075 (!cast<Instruction>(NAME#rrk) VR512:$src1,
1076 (MaskVT (COPY_TO_REGCLASS MRC:$mask, KRC)), VR512:$idx, VR512:$src2)>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001077}
1078
Craig Topper820d4922015-02-09 04:04:50 +00001079defm VPERMT2D : avx512_perm_table_3src<0x7E, "d", VR512, loadv16i32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001080 X86VPermv3, v16i32, VK16WM, v16i1, GR16>,
1081 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001082defm VPERMT2Q : avx512_perm_table_3src<0x7E, "q", VR512, loadv8i64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001083 X86VPermv3, v8i64, VK8WM, v8i1, GR8>,
1084 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001085defm VPERMT2PS : avx512_perm_table_3src<0x7F, "ps", VR512, loadv16f32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001086 X86VPermv3, v16f32, VK16WM, v16i1, GR16>,
1087 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001088defm VPERMT2PD : avx512_perm_table_3src<0x7F, "pd", VR512, loadv8f64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001089 X86VPermv3, v8f64, VK8WM, v8i1, GR8>,
1090 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001091
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001092//===----------------------------------------------------------------------===//
1093// AVX-512 - BLEND using mask
1094//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001095multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1096 let ExeDomain = _.ExeDomain in {
1097 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1098 (ins _.RC:$src1, _.RC:$src2),
1099 !strconcat(OpcodeStr,
1100 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1101 []>, EVEX_4V;
1102 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1103 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001104 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001105 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001106 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1107 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1108 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1109 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1110 !strconcat(OpcodeStr,
1111 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1112 []>, EVEX_4V, EVEX_KZ;
1113 let mayLoad = 1 in {
1114 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1115 (ins _.RC:$src1, _.MemOp:$src2),
1116 !strconcat(OpcodeStr,
1117 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1118 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1119 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1120 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001121 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001122 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001123 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1124 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1125 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1126 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1127 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1128 !strconcat(OpcodeStr,
1129 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1130 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1131 }
1132 }
1133}
1134multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1135
1136 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1137 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1138 !strconcat(OpcodeStr,
1139 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1140 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1141 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1142 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001143 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001144
1145 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1146 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1147 !strconcat(OpcodeStr,
1148 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1149 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001150 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001151
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001152}
1153
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001154multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1155 AVX512VLVectorVTInfo VTInfo> {
1156 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1157 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001158
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001159 let Predicates = [HasVLX] in {
1160 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1161 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1162 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1163 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1164 }
1165}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001166
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001167multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1168 AVX512VLVectorVTInfo VTInfo> {
1169 let Predicates = [HasBWI] in
1170 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001171
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001172 let Predicates = [HasBWI, HasVLX] in {
1173 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1174 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1175 }
1176}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001177
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001178
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001179defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1180defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1181defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1182defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1183defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1184defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001185
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001186
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001187let Predicates = [HasAVX512] in {
1188def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1189 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001190 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001191 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001192 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1193 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1194
1195def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1196 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001197 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001198 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001199 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1200 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1201}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001202//===----------------------------------------------------------------------===//
1203// Compare Instructions
1204//===----------------------------------------------------------------------===//
1205
1206// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
1207multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
Craig Topper1d609522015-01-25 08:49:19 +00001208 SDNode OpNode, ValueType VT,
1209 PatFrag ld_frag, string Suffix> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001210 def rr : AVX512Ii8<0xC2, MRMSrcReg,
Craig Topper1d609522015-01-25 08:49:19 +00001211 (outs VK1:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
1212 !strconcat("vcmp${cc}", Suffix,
1213 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001214 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001215 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
1216 def rm : AVX512Ii8<0xC2, MRMSrcMem,
Craig Topper1d609522015-01-25 08:49:19 +00001217 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
1218 !strconcat("vcmp${cc}", Suffix,
1219 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001220 [(set VK1:$dst, (OpNode (VT RC:$src1),
1221 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +00001222 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001223 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
Craig Topperf38dea12015-01-21 06:07:53 +00001224 (outs VK1:$dst), (ins RC:$src1, RC:$src2, u8imm:$cc),
Craig Topper1d609522015-01-25 08:49:19 +00001225 !strconcat("vcmp", Suffix,
1226 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
1227 [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001228 let mayLoad = 1 in
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001229 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
Craig Topperf38dea12015-01-21 06:07:53 +00001230 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, u8imm:$cc),
Craig Topper1d609522015-01-25 08:49:19 +00001231 !strconcat("vcmp", Suffix,
1232 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
1233 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001234 }
1235}
1236
1237let Predicates = [HasAVX512] in {
Craig Topper1d609522015-01-25 08:49:19 +00001238defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, X86cmpms, f32, loadf32, "ss">,
1239 XS;
1240defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, X86cmpms, f64, loadf64, "sd">,
1241 XD, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001242}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001243
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001244multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1245 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001246 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001247 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1248 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1249 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001250 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001251 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001252 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001253 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1254 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1255 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1256 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001257 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001258 def rrk : AVX512BI<opc, MRMSrcReg,
1259 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1260 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1261 "$dst {${mask}}, $src1, $src2}"),
1262 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1263 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1264 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1265 let mayLoad = 1 in
1266 def rmk : AVX512BI<opc, MRMSrcMem,
1267 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1268 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1269 "$dst {${mask}}, $src1, $src2}"),
1270 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1271 (OpNode (_.VT _.RC:$src1),
1272 (_.VT (bitconvert
1273 (_.LdFrag addr:$src2))))))],
1274 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001275}
1276
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001277multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001278 X86VectorVTInfo _> :
1279 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001280 let mayLoad = 1 in {
1281 def rmb : AVX512BI<opc, MRMSrcMem,
1282 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1283 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1284 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1285 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1286 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1287 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1288 def rmbk : AVX512BI<opc, MRMSrcMem,
1289 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1290 _.ScalarMemOp:$src2),
1291 !strconcat(OpcodeStr,
1292 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1293 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1294 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1295 (OpNode (_.VT _.RC:$src1),
1296 (X86VBroadcast
1297 (_.ScalarLdFrag addr:$src2)))))],
1298 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1299 }
1300}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001301
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001302multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1303 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1304 let Predicates = [prd] in
1305 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1306 EVEX_V512;
1307
1308 let Predicates = [prd, HasVLX] in {
1309 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1310 EVEX_V256;
1311 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1312 EVEX_V128;
1313 }
1314}
1315
1316multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1317 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1318 Predicate prd> {
1319 let Predicates = [prd] in
1320 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1321 EVEX_V512;
1322
1323 let Predicates = [prd, HasVLX] in {
1324 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1325 EVEX_V256;
1326 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1327 EVEX_V128;
1328 }
1329}
1330
1331defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1332 avx512vl_i8_info, HasBWI>,
1333 EVEX_CD8<8, CD8VF>;
1334
1335defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1336 avx512vl_i16_info, HasBWI>,
1337 EVEX_CD8<16, CD8VF>;
1338
Robert Khasanovf70f7982014-09-18 14:06:55 +00001339defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001340 avx512vl_i32_info, HasAVX512>,
1341 EVEX_CD8<32, CD8VF>;
1342
Robert Khasanovf70f7982014-09-18 14:06:55 +00001343defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001344 avx512vl_i64_info, HasAVX512>,
1345 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1346
1347defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1348 avx512vl_i8_info, HasBWI>,
1349 EVEX_CD8<8, CD8VF>;
1350
1351defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1352 avx512vl_i16_info, HasBWI>,
1353 EVEX_CD8<16, CD8VF>;
1354
Robert Khasanovf70f7982014-09-18 14:06:55 +00001355defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001356 avx512vl_i32_info, HasAVX512>,
1357 EVEX_CD8<32, CD8VF>;
1358
Robert Khasanovf70f7982014-09-18 14:06:55 +00001359defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001360 avx512vl_i64_info, HasAVX512>,
1361 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001362
1363def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001364 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001365 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1366 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1367
1368def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001369 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001370 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1371 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1372
Robert Khasanov29e3b962014-08-27 09:34:37 +00001373multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1374 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001375 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001376 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001377 !strconcat("vpcmp${cc}", Suffix,
1378 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001379 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1380 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001381 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001382 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001383 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001384 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001385 !strconcat("vpcmp${cc}", Suffix,
1386 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001387 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1388 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001389 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001390 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1391 def rrik : AVX512AIi8<opc, MRMSrcReg,
1392 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001393 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001394 !strconcat("vpcmp${cc}", Suffix,
1395 "\t{$src2, $src1, $dst {${mask}}|",
1396 "$dst {${mask}}, $src1, $src2}"),
1397 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1398 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001399 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001400 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1401 let mayLoad = 1 in
1402 def rmik : AVX512AIi8<opc, MRMSrcMem,
1403 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001404 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001405 !strconcat("vpcmp${cc}", Suffix,
1406 "\t{$src2, $src1, $dst {${mask}}|",
1407 "$dst {${mask}}, $src1, $src2}"),
1408 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1409 (OpNode (_.VT _.RC:$src1),
1410 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001411 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001412 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1413
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001414 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001415 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001416 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001417 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001418 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1419 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001420 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001421 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001422 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001423 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001424 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1425 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001426 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001427 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1428 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001429 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001430 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001431 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1432 "$dst {${mask}}, $src1, $src2, $cc}"),
1433 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001434 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001435 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1436 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001437 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001438 !strconcat("vpcmp", Suffix,
1439 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1440 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001441 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001442 }
1443}
1444
Robert Khasanov29e3b962014-08-27 09:34:37 +00001445multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001446 X86VectorVTInfo _> :
1447 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001448 def rmib : AVX512AIi8<opc, MRMSrcMem,
1449 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001450 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001451 !strconcat("vpcmp${cc}", Suffix,
1452 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1453 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1454 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1455 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001456 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001457 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1458 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1459 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001460 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001461 !strconcat("vpcmp${cc}", Suffix,
1462 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1463 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1464 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1465 (OpNode (_.VT _.RC:$src1),
1466 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001467 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001468 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001469
Robert Khasanov29e3b962014-08-27 09:34:37 +00001470 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001471 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001472 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1473 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001474 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001475 !strconcat("vpcmp", Suffix,
1476 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1477 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1478 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1479 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1480 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001481 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001482 !strconcat("vpcmp", Suffix,
1483 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1484 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1485 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1486 }
1487}
1488
1489multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1490 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1491 let Predicates = [prd] in
1492 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1493
1494 let Predicates = [prd, HasVLX] in {
1495 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1496 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1497 }
1498}
1499
1500multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1501 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1502 let Predicates = [prd] in
1503 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1504 EVEX_V512;
1505
1506 let Predicates = [prd, HasVLX] in {
1507 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1508 EVEX_V256;
1509 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1510 EVEX_V128;
1511 }
1512}
1513
1514defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1515 HasBWI>, EVEX_CD8<8, CD8VF>;
1516defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1517 HasBWI>, EVEX_CD8<8, CD8VF>;
1518
1519defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1520 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1521defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1522 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1523
Robert Khasanovf70f7982014-09-18 14:06:55 +00001524defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001525 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001526defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001527 HasAVX512>, EVEX_CD8<32, CD8VF>;
1528
Robert Khasanovf70f7982014-09-18 14:06:55 +00001529defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001530 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001531defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001532 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001533
Adam Nemet905832b2014-06-26 00:21:12 +00001534// avx512_cmp_packed - compare packed instructions
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001535multiclass avx512_cmp_packed<RegisterClass KRC, RegisterClass RC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001536 X86MemOperand x86memop, ValueType vt,
1537 string suffix, Domain d> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001538 def rri : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001539 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
1540 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001541 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001542 [(set KRC:$dst, (X86cmpm (vt RC:$src1), (vt RC:$src2), imm:$cc))], d>;
Craig Topper9f4d4852015-01-20 12:15:30 +00001543 let hasSideEffects = 0 in
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001544 def rrib: AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001545 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001546 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001547 "\t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001548 [], d>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001549 def rmi : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001550 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001551 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001552 "\t{$src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001553 [(set KRC:$dst,
Craig Topper820d4922015-02-09 04:04:50 +00001554 (X86cmpm (vt RC:$src1), (load addr:$src2), imm:$cc))], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001555
1556 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001557 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Craig Toppera328ee42013-10-09 04:24:38 +00001558 def rri_alt : AVX512PIi8<0xC2, MRMSrcReg,
Craig Topperf38dea12015-01-21 06:07:53 +00001559 (outs KRC:$dst), (ins RC:$src1, RC:$src2, u8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001560 !strconcat("vcmp", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001561 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Craig Topper09b27e72015-03-02 00:22:29 +00001562 def rrib_alt: AVX512PIi8<0xC2, MRMSrcReg,
1563 (outs KRC:$dst), (ins RC:$src1, RC:$src2, u8imm:$cc),
1564 !strconcat("vcmp", suffix,
1565 "\t{{sae}, $cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc, {sae}}"),
1566 [], d>, EVEX_B;
Craig Topper9f4d4852015-01-20 12:15:30 +00001567 let mayLoad = 1 in
Craig Toppera328ee42013-10-09 04:24:38 +00001568 def rmi_alt : AVX512PIi8<0xC2, MRMSrcMem,
Craig Topperf38dea12015-01-21 06:07:53 +00001569 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, u8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001570 !strconcat("vcmp", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001571 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001572 }
1573}
1574
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001575defm VCMPPSZ : avx512_cmp_packed<VK16, VR512, f512mem, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00001576 "ps", SSEPackedSingle>, PS, EVEX_4V, EVEX_V512,
Craig Topperda7160d2014-02-01 08:17:56 +00001577 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001578defm VCMPPDZ : avx512_cmp_packed<VK8, VR512, f512mem, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00001579 "pd", SSEPackedDouble>, PD, EVEX_4V, VEX_W, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001580 EVEX_CD8<64, CD8VF>;
1581
1582def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1583 (COPY_TO_REGCLASS (VCMPPSZrri
1584 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1585 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1586 imm:$cc), VK8)>;
1587def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1588 (COPY_TO_REGCLASS (VPCMPDZrri
1589 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1590 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1591 imm:$cc), VK8)>;
1592def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1593 (COPY_TO_REGCLASS (VPCMPUDZrri
1594 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1595 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1596 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001597
1598def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001599 (v16f32 VR512:$src2), i8immZExt5:$cc, (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001600 FROUND_NO_EXC)),
1601 (COPY_TO_REGCLASS (VCMPPSZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001602 (I8Imm imm:$cc)), GR16)>;
Michael Liao5bf95782014-12-04 05:20:33 +00001603
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001604def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001605 (v8f64 VR512:$src2), i8immZExt5:$cc, (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001606 FROUND_NO_EXC)),
1607 (COPY_TO_REGCLASS (VCMPPDZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001608 (I8Imm imm:$cc)), GR8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001609
1610def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001611 (v16f32 VR512:$src2), i8immZExt5:$cc, (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001612 FROUND_CURRENT)),
1613 (COPY_TO_REGCLASS (VCMPPSZrri VR512:$src1, VR512:$src2,
1614 (I8Imm imm:$cc)), GR16)>;
1615
1616def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001617 (v8f64 VR512:$src2), i8immZExt5:$cc, (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001618 FROUND_CURRENT)),
1619 (COPY_TO_REGCLASS (VCMPPDZrri VR512:$src1, VR512:$src2,
1620 (I8Imm imm:$cc)), GR8)>;
1621
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001622// Mask register copy, including
1623// - copy between mask registers
1624// - load/store mask registers
1625// - copy from GPR to mask register and vice versa
1626//
1627multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1628 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00001629 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001630 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001631 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001632 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001633 let mayLoad = 1 in
1634 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001635 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00001636 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001637 let mayStore = 1 in
1638 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00001639 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1640 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001641 }
1642}
1643
1644multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
1645 string OpcodeStr,
1646 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001647 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001648 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001649 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001650 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001651 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001652 }
1653}
1654
Robert Khasanov74acbb72014-07-23 14:49:42 +00001655let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001656 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001657 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
1658 VEX, PD;
1659
1660let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001661 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001662 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001663 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001664
1665let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001666 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
1667 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001668 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
1669 VEX, XD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001670}
1671
Robert Khasanov74acbb72014-07-23 14:49:42 +00001672let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001673 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
1674 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001675 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
1676 VEX, XD, VEX_W;
1677}
1678
1679// GR from/to mask register
1680let Predicates = [HasDQI] in {
1681 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1682 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
1683 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1684 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
1685}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001686let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001687 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
1688 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
1689 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
1690 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001691}
1692let Predicates = [HasBWI] in {
1693 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
1694 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
1695}
1696let Predicates = [HasBWI] in {
1697 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
1698 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
1699}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001700
Robert Khasanov74acbb72014-07-23 14:49:42 +00001701// Load/store kreg
1702let Predicates = [HasDQI] in {
1703 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1704 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001705 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
1706 (KMOVBkm addr:$src)>;
1707}
1708let Predicates = [HasAVX512, NoDQI] in {
1709 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1710 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
1711 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
1712 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001713}
1714let Predicates = [HasAVX512] in {
1715 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001716 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001717 def : Pat<(i1 (load addr:$src)),
1718 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001719 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
1720 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001721}
1722let Predicates = [HasBWI] in {
1723 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
1724 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001725 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
1726 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001727}
1728let Predicates = [HasBWI] in {
1729 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
1730 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001731 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
1732 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001733}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001734
Robert Khasanov74acbb72014-07-23 14:49:42 +00001735let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00001736 def : Pat<(i1 (trunc (i64 GR64:$src))),
1737 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
1738 (i32 1))), VK1)>;
1739
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001740 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001741 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001742
1743 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001744 (COPY_TO_REGCLASS
1745 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
1746 VK1)>;
1747 def : Pat<(i1 (trunc (i16 GR16:$src))),
1748 (COPY_TO_REGCLASS
1749 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
1750 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001751
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001752 def : Pat<(i32 (zext VK1:$src)),
1753 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001754 def : Pat<(i8 (zext VK1:$src)),
1755 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001756 (AND32ri (KMOVWrk
1757 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001758 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001759 (AND64ri8 (SUBREG_TO_REG (i64 0),
1760 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00001761 def : Pat<(i16 (zext VK1:$src)),
1762 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001763 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
1764 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001765 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
1766 (COPY_TO_REGCLASS VK1:$src, VK16)>;
1767 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
1768 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001769}
Robert Khasanov74acbb72014-07-23 14:49:42 +00001770let Predicates = [HasBWI] in {
1771 def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
1772 (COPY_TO_REGCLASS VK1:$src, VK32)>;
1773 def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
1774 (COPY_TO_REGCLASS VK1:$src, VK64)>;
1775}
1776
1777
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001778// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1779let Predicates = [HasAVX512] in {
1780 // GR from/to 8-bit mask without native support
1781 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1782 (COPY_TO_REGCLASS
1783 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
1784 VK8)>;
1785 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1786 (EXTRACT_SUBREG
1787 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
1788 sub_8bit)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001789
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001790 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001791 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001792 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001793 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001794}
1795let Predicates = [HasBWI] in {
1796 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
1797 (COPY_TO_REGCLASS VK32:$src, VK1)>;
1798 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
1799 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001800}
1801
1802// Mask unary operation
1803// - KNOT
1804multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001805 RegisterClass KRC, SDPatternOperator OpNode,
1806 Predicate prd> {
1807 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001808 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001809 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001810 [(set KRC:$dst, (OpNode KRC:$src))]>;
1811}
1812
Robert Khasanov74acbb72014-07-23 14:49:42 +00001813multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
1814 SDPatternOperator OpNode> {
1815 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1816 HasDQI>, VEX, PD;
1817 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1818 HasAVX512>, VEX, PS;
1819 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1820 HasBWI>, VEX, PD, VEX_W;
1821 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1822 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001823}
1824
Robert Khasanov74acbb72014-07-23 14:49:42 +00001825defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001826
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001827multiclass avx512_mask_unop_int<string IntName, string InstName> {
1828 let Predicates = [HasAVX512] in
1829 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1830 (i16 GR16:$src)),
1831 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1832 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1833}
1834defm : avx512_mask_unop_int<"knot", "KNOT">;
1835
Robert Khasanov74acbb72014-07-23 14:49:42 +00001836let Predicates = [HasDQI] in
1837def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
1838let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001839def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001840let Predicates = [HasBWI] in
1841def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
1842let Predicates = [HasBWI] in
1843def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
1844
1845// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00001846let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001847def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1848 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
1849
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001850def : Pat<(not VK8:$src),
1851 (COPY_TO_REGCLASS
1852 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001853}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001854
1855// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001856// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001857multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00001858 RegisterClass KRC, SDPatternOperator OpNode,
1859 Predicate prd> {
1860 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001861 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
1862 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001863 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001864 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
1865}
1866
Robert Khasanov595683d2014-07-28 13:46:45 +00001867multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
1868 SDPatternOperator OpNode> {
1869 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1870 HasDQI>, VEX_4V, VEX_L, PD;
1871 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1872 HasAVX512>, VEX_4V, VEX_L, PS;
1873 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1874 HasBWI>, VEX_4V, VEX_L, VEX_W, PD;
1875 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1876 HasBWI>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001877}
1878
1879def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
1880def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
1881
1882let isCommutable = 1 in {
Robert Khasanov595683d2014-07-28 13:46:45 +00001883 defm KAND : avx512_mask_binop_all<0x41, "kand", and>;
1884 defm KOR : avx512_mask_binop_all<0x45, "kor", or>;
1885 defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor>;
1886 defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001887}
Robert Khasanov595683d2014-07-28 13:46:45 +00001888let isCommutable = 0 in
1889 defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001890
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001891def : Pat<(xor VK1:$src1, VK1:$src2),
1892 (COPY_TO_REGCLASS (KXORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1893 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1894
1895def : Pat<(or VK1:$src1, VK1:$src2),
1896 (COPY_TO_REGCLASS (KORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1897 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1898
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00001899def : Pat<(and VK1:$src1, VK1:$src2),
1900 (COPY_TO_REGCLASS (KANDWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1901 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1902
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001903multiclass avx512_mask_binop_int<string IntName, string InstName> {
1904 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001905 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1906 (i16 GR16:$src1), (i16 GR16:$src2)),
1907 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1908 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1909 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001910}
1911
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001912defm : avx512_mask_binop_int<"kand", "KAND">;
1913defm : avx512_mask_binop_int<"kandn", "KANDN">;
1914defm : avx512_mask_binop_int<"kor", "KOR">;
1915defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
1916defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001917
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001918// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1919multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
1920 let Predicates = [HasAVX512] in
1921 def : Pat<(OpNode VK8:$src1, VK8:$src2),
1922 (COPY_TO_REGCLASS
1923 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
1924 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
1925}
1926
1927defm : avx512_binop_pat<and, KANDWrr>;
1928defm : avx512_binop_pat<andn, KANDNWrr>;
1929defm : avx512_binop_pat<or, KORWrr>;
1930defm : avx512_binop_pat<xnor, KXNORWrr>;
1931defm : avx512_binop_pat<xor, KXORWrr>;
1932
1933// Mask unpacking
1934multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001935 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001936 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001937 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001938 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001939 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001940}
1941
1942multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001943 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00001944 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001945}
1946
1947defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001948def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
1949 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
1950 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
1951
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001952
1953multiclass avx512_mask_unpck_int<string IntName, string InstName> {
1954 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001955 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
1956 (i16 GR16:$src1), (i16 GR16:$src2)),
1957 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
1958 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1959 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001960}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001961defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001962
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001963// Mask bit testing
1964multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1965 SDNode OpNode> {
1966 let Predicates = [HasAVX512], Defs = [EFLAGS] in
1967 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00001968 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001969 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
1970}
1971
1972multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1973 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001974 VEX, PS;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00001975 let Predicates = [HasDQI] in
1976 defm B : avx512_mask_testop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
1977 VEX, PD;
1978 let Predicates = [HasBWI] in {
1979 defm Q : avx512_mask_testop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
1980 VEX, PS, VEX_W;
1981 defm D : avx512_mask_testop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
1982 VEX, PD, VEX_W;
1983 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001984}
1985
1986defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001987
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001988// Mask shift
1989multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1990 SDNode OpNode> {
1991 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00001992 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001993 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001994 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001995 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
1996}
1997
1998multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
1999 SDNode OpNode> {
2000 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002001 VEX, TAPD, VEX_W;
2002 let Predicates = [HasDQI] in
2003 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2004 VEX, TAPD;
2005 let Predicates = [HasBWI] in {
2006 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2007 VEX, TAPD, VEX_W;
2008 let Predicates = [HasDQI] in
2009 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2010 VEX, TAPD;
2011 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002012}
2013
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002014defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2015defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002016
2017// Mask setting all 0s or 1s
2018multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2019 let Predicates = [HasAVX512] in
2020 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2021 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2022 [(set KRC:$dst, (VT Val))]>;
2023}
2024
2025multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002026 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002027 defm W : avx512_mask_setop<VK16, v16i1, Val>;
2028}
2029
2030defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2031defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2032
2033// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2034let Predicates = [HasAVX512] in {
2035 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2036 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002037 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
2038 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
2039 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002040}
2041def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
2042 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
2043
2044def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
2045 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
2046
2047def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2048 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
2049
Robert Khasanov5aa44452014-09-30 11:41:54 +00002050let Predicates = [HasVLX] in {
2051 def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))),
2052 (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>;
2053 def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2054 (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>;
2055 def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2056 (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>;
2057 def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2058 (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>;
2059}
2060
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002061def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002062 (v8i1 (COPY_TO_REGCLASS
2063 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2064 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002065
2066def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002067 (v8i1 (COPY_TO_REGCLASS
2068 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16),
2069 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002070//===----------------------------------------------------------------------===//
2071// AVX-512 - Aligned and unaligned load and store
2072//
2073
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002074multiclass avx512_load<bits<8> opc, string OpcodeStr, PatFrag ld_frag,
2075 RegisterClass KRC, RegisterClass RC,
2076 ValueType vt, ValueType zvt, X86MemOperand memop,
2077 Domain d, bit IsReMaterializable = 1> {
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002078let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002079 def rr : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002080 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
2081 d>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002082 def rrkz : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002083 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
2084 "${dst} {${mask}} {z}, $src}"), [], d>, EVEX, EVEX_KZ;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002085 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002086 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2087 SchedRW = [WriteLoad] in
2088 def rm : AVX512PI<opc, MRMSrcMem, (outs RC:$dst), (ins memop:$src),
2089 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2090 [(set RC:$dst, (vt (bitconvert (ld_frag addr:$src))))],
2091 d>, EVEX;
2092
2093 let AddedComplexity = 20 in {
2094 let Constraints = "$src0 = $dst", hasSideEffects = 0 in {
2095 let hasSideEffects = 0 in
2096 def rrk : AVX512PI<opc, MRMSrcReg, (outs RC:$dst),
2097 (ins RC:$src0, KRC:$mask, RC:$src1),
2098 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2099 "${dst} {${mask}}, $src1}"),
2100 [(set RC:$dst, (vt (vselect KRC:$mask,
2101 (vt RC:$src1),
2102 (vt RC:$src0))))],
2103 d>, EVEX, EVEX_K;
2104 let mayLoad = 1, SchedRW = [WriteLoad] in
2105 def rmk : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
2106 (ins RC:$src0, KRC:$mask, memop:$src1),
2107 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2108 "${dst} {${mask}}, $src1}"),
2109 [(set RC:$dst, (vt
2110 (vselect KRC:$mask,
2111 (vt (bitconvert (ld_frag addr:$src1))),
2112 (vt RC:$src0))))],
2113 d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002114 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002115 let mayLoad = 1, SchedRW = [WriteLoad] in
2116 def rmkz : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
2117 (ins KRC:$mask, memop:$src),
2118 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
2119 "${dst} {${mask}} {z}, $src}"),
2120 [(set RC:$dst, (vt
2121 (vselect KRC:$mask,
2122 (vt (bitconvert (ld_frag addr:$src))),
2123 (vt (bitconvert (zvt immAllZerosV))))))],
2124 d>, EVEX, EVEX_KZ;
2125 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002126}
2127
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002128multiclass avx512_load_vl<bits<8> opc, string OpcodeStr, string ld_pat,
2129 string elty, string elsz, string vsz512,
2130 string vsz256, string vsz128, Domain d,
2131 Predicate prd, bit IsReMaterializable = 1> {
2132 let Predicates = [prd] in
2133 defm Z : avx512_load<opc, OpcodeStr,
2134 !cast<PatFrag>(ld_pat##"v"##vsz512##elty##elsz),
2135 !cast<RegisterClass>("VK"##vsz512##"WM"), VR512,
2136 !cast<ValueType>("v"##vsz512##elty##elsz), v16i32,
2137 !cast<X86MemOperand>(elty##"512mem"), d,
2138 IsReMaterializable>, EVEX_V512;
2139
2140 let Predicates = [prd, HasVLX] in {
2141 defm Z256 : avx512_load<opc, OpcodeStr,
2142 !cast<PatFrag>(ld_pat##!if(!eq(elty,"f"),
2143 "v"##vsz256##elty##elsz, "v4i64")),
2144 !cast<RegisterClass>("VK"##vsz256##"WM"), VR256X,
2145 !cast<ValueType>("v"##vsz256##elty##elsz), v8i32,
2146 !cast<X86MemOperand>(elty##"256mem"), d,
2147 IsReMaterializable>, EVEX_V256;
2148
2149 defm Z128 : avx512_load<opc, OpcodeStr,
2150 !cast<PatFrag>(ld_pat##!if(!eq(elty,"f"),
2151 "v"##vsz128##elty##elsz, "v2i64")),
2152 !cast<RegisterClass>("VK"##vsz128##"WM"), VR128X,
2153 !cast<ValueType>("v"##vsz128##elty##elsz), v4i32,
2154 !cast<X86MemOperand>(elty##"128mem"), d,
2155 IsReMaterializable>, EVEX_V128;
2156 }
2157}
2158
2159
2160multiclass avx512_store<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2161 ValueType OpVT, RegisterClass KRC, RegisterClass RC,
2162 X86MemOperand memop, Domain d> {
Craig Topper9fdd0782015-01-15 09:37:15 +00002163 let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002164 def rr_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst), (ins RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002165 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [], d>,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002166 EVEX;
2167 let Constraints = "$src1 = $dst" in
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002168 def rrk_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
2169 (ins RC:$src1, KRC:$mask, RC:$src2),
2170 !strconcat(OpcodeStr,
2171 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), [], d>,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002172 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002173 def rrkz_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002174 (ins KRC:$mask, RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002175 !strconcat(OpcodeStr,
2176 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002177 [], d>, EVEX, EVEX_KZ;
2178 }
2179 let mayStore = 1 in {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002180 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
2181 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2182 [(st_frag (OpVT RC:$src), addr:$dst)], d>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002183 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002184 (ins memop:$dst, KRC:$mask, RC:$src),
2185 !strconcat(OpcodeStr,
2186 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002187 [], d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002188 }
2189}
2190
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002191
2192multiclass avx512_store_vl<bits<8> opc, string OpcodeStr, string st_pat,
2193 string st_suff_512, string st_suff_256,
2194 string st_suff_128, string elty, string elsz,
2195 string vsz512, string vsz256, string vsz128,
2196 Domain d, Predicate prd> {
2197 let Predicates = [prd] in
2198 defm Z : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_512),
2199 !cast<ValueType>("v"##vsz512##elty##elsz),
2200 !cast<RegisterClass>("VK"##vsz512##"WM"), VR512,
2201 !cast<X86MemOperand>(elty##"512mem"), d>, EVEX_V512;
2202
2203 let Predicates = [prd, HasVLX] in {
2204 defm Z256 : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_256),
2205 !cast<ValueType>("v"##vsz256##elty##elsz),
2206 !cast<RegisterClass>("VK"##vsz256##"WM"), VR256X,
2207 !cast<X86MemOperand>(elty##"256mem"), d>, EVEX_V256;
2208
2209 defm Z128 : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_128),
2210 !cast<ValueType>("v"##vsz128##elty##elsz),
2211 !cast<RegisterClass>("VK"##vsz128##"WM"), VR128X,
2212 !cast<X86MemOperand>(elty##"128mem"), d>, EVEX_V128;
2213 }
2214}
2215
2216defm VMOVAPS : avx512_load_vl<0x28, "vmovaps", "alignedload", "f", "32",
2217 "16", "8", "4", SSEPackedSingle, HasAVX512>,
2218 avx512_store_vl<0x29, "vmovaps", "alignedstore",
2219 "512", "256", "", "f", "32", "16", "8", "4",
2220 SSEPackedSingle, HasAVX512>,
2221 PS, EVEX_CD8<32, CD8VF>;
2222
2223defm VMOVAPD : avx512_load_vl<0x28, "vmovapd", "alignedload", "f", "64",
2224 "8", "4", "2", SSEPackedDouble, HasAVX512>,
2225 avx512_store_vl<0x29, "vmovapd", "alignedstore",
2226 "512", "256", "", "f", "64", "8", "4", "2",
2227 SSEPackedDouble, HasAVX512>,
2228 PD, VEX_W, EVEX_CD8<64, CD8VF>;
2229
2230defm VMOVUPS : avx512_load_vl<0x10, "vmovups", "load", "f", "32",
2231 "16", "8", "4", SSEPackedSingle, HasAVX512>,
2232 avx512_store_vl<0x11, "vmovups", "store", "", "", "", "f", "32",
2233 "16", "8", "4", SSEPackedSingle, HasAVX512>,
2234 PS, EVEX_CD8<32, CD8VF>;
2235
2236defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", "load", "f", "64",
2237 "8", "4", "2", SSEPackedDouble, HasAVX512, 0>,
2238 avx512_store_vl<0x11, "vmovupd", "store", "", "", "", "f", "64",
2239 "8", "4", "2", SSEPackedDouble, HasAVX512>,
2240 PD, VEX_W, EVEX_CD8<64, CD8VF>;
2241
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002242def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002243 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002244 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002245
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002246def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
2247 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2248 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002249
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002250def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2251 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
2252 (VMOVAPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
2253
2254def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2255 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2256 (VMOVAPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
2257
2258def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2259 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
2260 (VMOVAPDZrm addr:$ptr)>;
2261
2262def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2263 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
2264 (VMOVAPSZrm addr:$ptr)>;
2265
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002266def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
2267 GR16:$mask),
2268 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2269 VR512:$src)>;
2270def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
2271 GR8:$mask),
2272 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2273 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002274
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002275def: Pat<(int_x86_avx512_mask_store_ps_512 addr:$ptr, (v16f32 VR512:$src),
2276 GR16:$mask),
2277 (VMOVAPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2278 VR512:$src)>;
2279def: Pat<(int_x86_avx512_mask_store_pd_512 addr:$ptr, (v8f64 VR512:$src),
2280 GR8:$mask),
2281 (VMOVAPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2282 VR512:$src)>;
2283
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002284def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src)),
2285 (VMOVUPSZmrk addr:$ptr,
2286 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2287 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2288
2289def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2290 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmkz
2291 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2292
2293def: Pat<(masked_store addr:$ptr, VK16WM:$mask, (v16f32 VR512:$src)),
2294 (VMOVUPSZmrk addr:$ptr, VK16WM:$mask, VR512:$src)>;
2295
2296def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8f64 VR512:$src)),
2297 (VMOVUPDZmrk addr:$ptr, VK8WM:$mask, VR512:$src)>;
2298
2299def: Pat<(v16f32 (masked_load addr:$ptr, VK16WM:$mask, undef)),
2300 (VMOVUPSZrmkz VK16WM:$mask, addr:$ptr)>;
2301
2302def: Pat<(v16f32 (masked_load addr:$ptr, VK16WM:$mask,
2303 (bc_v16f32 (v16i32 immAllZerosV)))),
2304 (VMOVUPSZrmkz VK16WM:$mask, addr:$ptr)>;
2305
2306def: Pat<(v16f32 (masked_load addr:$ptr, VK16WM:$mask, (v16f32 VR512:$src0))),
2307 (VMOVUPSZrmk VR512:$src0, VK16WM:$mask, addr:$ptr)>;
2308
2309def: Pat<(v8f64 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2310 (VMOVUPDZrmkz VK8WM:$mask, addr:$ptr)>;
2311
2312def: Pat<(v8f64 (masked_load addr:$ptr, VK8WM:$mask,
2313 (bc_v8f64 (v16i32 immAllZerosV)))),
2314 (VMOVUPDZrmkz VK8WM:$mask, addr:$ptr)>;
2315
2316def: Pat<(v8f64 (masked_load addr:$ptr, VK8WM:$mask, (v8f64 VR512:$src0))),
2317 (VMOVUPDZrmk VR512:$src0, VK8WM:$mask, addr:$ptr)>;
2318
Elena Demikhovskyfb73ca52014-12-19 23:27:57 +00002319def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src0))),
2320 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmk
2321 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src0, sub_ymm),
2322 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2323
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002324defm VMOVDQA32 : avx512_load_vl<0x6F, "vmovdqa32", "alignedload", "i", "32",
2325 "16", "8", "4", SSEPackedInt, HasAVX512>,
2326 avx512_store_vl<0x7F, "vmovdqa32", "alignedstore",
2327 "512", "256", "", "i", "32", "16", "8", "4",
2328 SSEPackedInt, HasAVX512>,
2329 PD, EVEX_CD8<32, CD8VF>;
2330
2331defm VMOVDQA64 : avx512_load_vl<0x6F, "vmovdqa64", "alignedload", "i", "64",
2332 "8", "4", "2", SSEPackedInt, HasAVX512>,
2333 avx512_store_vl<0x7F, "vmovdqa64", "alignedstore",
2334 "512", "256", "", "i", "64", "8", "4", "2",
2335 SSEPackedInt, HasAVX512>,
2336 PD, VEX_W, EVEX_CD8<64, CD8VF>;
2337
2338defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", "load", "i", "8",
2339 "64", "32", "16", SSEPackedInt, HasBWI>,
2340 avx512_store_vl<0x7F, "vmovdqu8", "store", "", "", "",
2341 "i", "8", "64", "32", "16", SSEPackedInt,
2342 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2343
2344defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", "load", "i", "16",
2345 "32", "16", "8", SSEPackedInt, HasBWI>,
2346 avx512_store_vl<0x7F, "vmovdqu16", "store", "", "", "",
2347 "i", "16", "32", "16", "8", SSEPackedInt,
2348 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2349
2350defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", "load", "i", "32",
2351 "16", "8", "4", SSEPackedInt, HasAVX512>,
2352 avx512_store_vl<0x7F, "vmovdqu32", "store", "", "", "",
2353 "i", "32", "16", "8", "4", SSEPackedInt,
2354 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2355
2356defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", "load", "i", "64",
2357 "8", "4", "2", SSEPackedInt, HasAVX512>,
2358 avx512_store_vl<0x7F, "vmovdqu64", "store", "", "", "",
2359 "i", "64", "8", "4", "2", SSEPackedInt,
2360 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002361
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002362def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
2363 (v16i32 immAllZerosV), GR16:$mask)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002364 (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002365
2366def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002367 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
2368 (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002369
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002370def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002371 GR16:$mask),
2372 (VMOVDQU32Zmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002373 VR512:$src)>;
2374def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002375 GR8:$mask),
2376 (VMOVDQU64Zmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002377 VR512:$src)>;
2378
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002379let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002380def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002381 (bc_v8i64 (v16i32 immAllZerosV)))),
2382 (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002383
2384def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002385 (v8i64 VR512:$src))),
2386 (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002387 VK8), VR512:$src)>;
2388
2389def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
2390 (v16i32 immAllZerosV))),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002391 (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002392
2393def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002394 (v16i32 VR512:$src))),
2395 (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002396}
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002397
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002398def: Pat<(v16i32 (masked_load addr:$ptr, VK16WM:$mask, (v16i32 immAllZerosV))),
2399 (VMOVDQU32Zrmkz VK16WM:$mask, addr:$ptr)>;
2400
2401def: Pat<(v16i32 (masked_load addr:$ptr, VK16WM:$mask, undef)),
2402 (VMOVDQU32Zrmkz VK16WM:$mask, addr:$ptr)>;
2403
2404def: Pat<(v16i32 (masked_load addr:$ptr, VK16WM:$mask, (v16i32 VR512:$src0))),
2405 (VMOVDQU32Zrmk VR512:$src0, VK16WM:$mask, addr:$ptr)>;
2406
2407def: Pat<(v8i64 (masked_load addr:$ptr, VK8WM:$mask,
2408 (bc_v8i64 (v16i32 immAllZerosV)))),
2409 (VMOVDQU64Zrmkz VK8WM:$mask, addr:$ptr)>;
2410
2411def: Pat<(v8i64 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2412 (VMOVDQU64Zrmkz VK8WM:$mask, addr:$ptr)>;
2413
2414def: Pat<(v8i64 (masked_load addr:$ptr, VK8WM:$mask, (v8i64 VR512:$src0))),
2415 (VMOVDQU64Zrmk VR512:$src0, VK8WM:$mask, addr:$ptr)>;
2416
2417def: Pat<(masked_store addr:$ptr, VK16WM:$mask, (v16i32 VR512:$src)),
2418 (VMOVDQU32Zmrk addr:$ptr, VK16WM:$mask, VR512:$src)>;
2419
2420def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i64 VR512:$src)),
2421 (VMOVDQU64Zmrk addr:$ptr, VK8WM:$mask, VR512:$src)>;
2422
2423// SKX replacement
2424def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i32 VR256:$src)),
2425 (VMOVDQU32Z256mrk addr:$ptr, VK8WM:$mask, VR256:$src)>;
2426
2427// KNL replacement
2428def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i32 VR256:$src)),
2429 (VMOVDQU32Zmrk addr:$ptr,
2430 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2431 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2432
2433def: Pat<(v8i32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2434 (v8i32 (EXTRACT_SUBREG (v16i32 (VMOVDQU32Zrmkz
2435 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2436
2437
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002438// Move Int Doubleword to Packed Double Int
2439//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002440def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002441 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002442 [(set VR128X:$dst,
2443 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
2444 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002445def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002446 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002447 [(set VR128X:$dst,
2448 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
2449 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002450def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002451 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002452 [(set VR128X:$dst,
2453 (v2i64 (scalar_to_vector GR64:$src)))],
2454 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00002455let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002456def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002457 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002458 [(set FR64:$dst, (bitconvert GR64:$src))],
2459 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002460def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002461 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002462 [(set GR64:$dst, (bitconvert FR64:$src))],
2463 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002464}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002465def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002466 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002467 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
2468 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2469 EVEX_CD8<64, CD8VT1>;
2470
2471// Move Int Doubleword to Single Scalar
2472//
Craig Topper88adf2a2013-10-12 05:41:08 +00002473let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002474def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002475 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002476 [(set FR32X:$dst, (bitconvert GR32:$src))],
2477 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
2478
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002479def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002480 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002481 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
2482 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002483}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002484
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002485// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002486//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002487def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002488 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002489 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
2490 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
2491 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002492def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002493 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002494 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002495 [(store (i32 (vector_extract (v4i32 VR128X:$src),
2496 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
2497 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
2498
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002499// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002500//
2501def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002502 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002503 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2504 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00002505 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002506 Requires<[HasAVX512, In64BitMode]>;
2507
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00002508def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002509 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002510 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002511 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2512 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00002513 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002514 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2515
2516// Move Scalar Single to Double Int
2517//
Craig Topper88adf2a2013-10-12 05:41:08 +00002518let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002519def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002520 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002521 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002522 [(set GR32:$dst, (bitconvert FR32X:$src))],
2523 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002524def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002525 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002526 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002527 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
2528 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002529}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002530
2531// Move Quadword Int to Packed Quadword Int
2532//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002533def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002534 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002535 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002536 [(set VR128X:$dst,
2537 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
2538 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
2539
2540//===----------------------------------------------------------------------===//
2541// AVX-512 MOVSS, MOVSD
2542//===----------------------------------------------------------------------===//
2543
Michael Liao5bf95782014-12-04 05:20:33 +00002544multiclass avx512_move_scalar <string asm, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002545 SDNode OpNode, ValueType vt,
2546 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002547 let hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00002548 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002549 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002550 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
2551 (scalar_to_vector RC:$src2))))],
2552 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002553 let Constraints = "$src1 = $dst" in
2554 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
2555 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
2556 !strconcat(asm,
Craig Topperedb09112014-11-25 20:11:23 +00002557 "\t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002558 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002559 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002560 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002561 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
2562 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002563 let mayStore = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002564 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002565 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002566 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
2567 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002568 def mrk: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, VK1WM:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002569 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002570 [], IIC_SSE_MOV_S_MR>,
2571 EVEX, VEX_LIG, EVEX_K;
2572 } // mayStore
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002573 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002574}
2575
2576let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002577defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002578 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
2579
2580let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002581defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002582 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2583
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002584def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
2585 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2586 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
2587
2588def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
2589 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2590 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002591
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002592def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2593 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2594 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2595
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002596// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00002597let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002598 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2599 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002600 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002601 IIC_SSE_MOV_S_RR>,
2602 XS, EVEX_4V, VEX_LIG;
2603 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2604 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002605 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002606 IIC_SSE_MOV_S_RR>,
2607 XD, EVEX_4V, VEX_LIG, VEX_W;
2608}
2609
2610let Predicates = [HasAVX512] in {
2611 let AddedComplexity = 15 in {
2612 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2613 // MOVS{S,D} to the lower bits.
2614 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2615 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2616 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2617 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2618 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2619 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2620 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2621 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2622
2623 // Move low f32 and clear high bits.
2624 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2625 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00002626 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002627 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2628 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2629 (SUBREG_TO_REG (i32 0),
2630 (VMOVSSZrr (v4i32 (V_SET0)),
2631 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2632 }
2633
2634 let AddedComplexity = 20 in {
2635 // MOVSSrm zeros the high parts of the register; represent this
2636 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2637 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2638 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2639 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
2640 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2641 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
2642 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2643
2644 // MOVSDrm zeros the high parts of the register; represent this
2645 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2646 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
2647 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2648 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
2649 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2650 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2651 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2652 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
2653 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2654 def : Pat<(v2f64 (X86vzload addr:$src)),
2655 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2656
2657 // Represent the same patterns above but in the form they appear for
2658 // 256-bit types
2659 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2660 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002661 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002662 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2663 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
2664 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
2665 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2666 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
2667 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
2668 }
2669 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2670 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
2671 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
2672 FR32X:$src)), sub_xmm)>;
2673 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2674 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
2675 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
2676 FR64X:$src)), sub_xmm)>;
2677 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2678 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002679 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002680
2681 // Move low f64 and clear high bits.
2682 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
2683 (SUBREG_TO_REG (i32 0),
2684 (VMOVSDZrr (v2f64 (V_SET0)),
2685 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
2686
2687 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
2688 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
2689 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
2690
2691 // Extract and store.
2692 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
2693 addr:$dst),
2694 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
2695 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
2696 addr:$dst),
2697 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
2698
2699 // Shuffle with VMOVSS
2700 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
2701 (VMOVSSZrr (v4i32 VR128X:$src1),
2702 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
2703 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
2704 (VMOVSSZrr (v4f32 VR128X:$src1),
2705 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
2706
2707 // 256-bit variants
2708 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
2709 (SUBREG_TO_REG (i32 0),
2710 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
2711 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
2712 sub_xmm)>;
2713 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
2714 (SUBREG_TO_REG (i32 0),
2715 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
2716 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
2717 sub_xmm)>;
2718
2719 // Shuffle with VMOVSD
2720 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2721 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2722 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2723 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2724 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2725 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2726 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2727 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2728
2729 // 256-bit variants
2730 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2731 (SUBREG_TO_REG (i32 0),
2732 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
2733 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
2734 sub_xmm)>;
2735 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2736 (SUBREG_TO_REG (i32 0),
2737 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
2738 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
2739 sub_xmm)>;
2740
2741 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2742 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2743 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2744 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2745 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2746 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2747 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2748 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2749}
2750
2751let AddedComplexity = 15 in
2752def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
2753 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002754 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00002755 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002756 (v2i64 VR128X:$src))))],
2757 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
2758
2759let AddedComplexity = 20 in
2760def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
2761 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002762 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002763 [(set VR128X:$dst, (v2i64 (X86vzmovl
2764 (loadv2i64 addr:$src))))],
2765 IIC_SSE_MOVDQ>, EVEX, VEX_W,
2766 EVEX_CD8<8, CD8VT8>;
2767
2768let Predicates = [HasAVX512] in {
2769 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
2770 let AddedComplexity = 20 in {
2771 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
2772 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002773 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
2774 (VMOV64toPQIZrr GR64:$src)>;
2775 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
2776 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00002777
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002778 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2779 (VMOVDI2PDIZrm addr:$src)>;
2780 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2781 (VMOVDI2PDIZrm addr:$src)>;
2782 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2783 (VMOVZPQILo2PQIZrm addr:$src)>;
2784 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
2785 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00002786 def : Pat<(v2i64 (X86vzload addr:$src)),
2787 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002788 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002789
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002790 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
2791 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2792 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
2793 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
2794 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2795 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
2796 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
2797}
2798
2799def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
2800 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2801
2802def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
2803 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2804
2805def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
2806 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2807
2808def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
2809 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2810
2811//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00002812// AVX-512 - Non-temporals
2813//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00002814let SchedRW = [WriteLoad] in {
2815 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
2816 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
2817 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
2818 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
2819 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002820
Robert Khasanoved882972014-08-13 10:46:00 +00002821 let Predicates = [HasAVX512, HasVLX] in {
2822 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
2823 (ins i256mem:$src),
2824 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2825 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
2826 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002827
Robert Khasanoved882972014-08-13 10:46:00 +00002828 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
2829 (ins i128mem:$src),
2830 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2831 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
2832 EVEX_CD8<64, CD8VF>;
2833 }
Adam Nemetefd07852014-06-18 16:51:10 +00002834}
2835
Robert Khasanoved882972014-08-13 10:46:00 +00002836multiclass avx512_movnt<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2837 ValueType OpVT, RegisterClass RC, X86MemOperand memop,
2838 Domain d, InstrItinClass itin = IIC_SSE_MOVNT> {
2839 let SchedRW = [WriteStore], mayStore = 1,
2840 AddedComplexity = 400 in
2841 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
2842 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2843 [(st_frag (OpVT RC:$src), addr:$dst)], d, itin>, EVEX;
2844}
2845
2846multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2847 string elty, string elsz, string vsz512,
2848 string vsz256, string vsz128, Domain d,
2849 Predicate prd, InstrItinClass itin = IIC_SSE_MOVNT> {
2850 let Predicates = [prd] in
2851 defm Z : avx512_movnt<opc, OpcodeStr, st_frag,
2852 !cast<ValueType>("v"##vsz512##elty##elsz), VR512,
2853 !cast<X86MemOperand>(elty##"512mem"), d, itin>,
2854 EVEX_V512;
2855
2856 let Predicates = [prd, HasVLX] in {
2857 defm Z256 : avx512_movnt<opc, OpcodeStr, st_frag,
2858 !cast<ValueType>("v"##vsz256##elty##elsz), VR256X,
2859 !cast<X86MemOperand>(elty##"256mem"), d, itin>,
2860 EVEX_V256;
2861
2862 defm Z128 : avx512_movnt<opc, OpcodeStr, st_frag,
2863 !cast<ValueType>("v"##vsz128##elty##elsz), VR128X,
2864 !cast<X86MemOperand>(elty##"128mem"), d, itin>,
2865 EVEX_V128;
2866 }
2867}
2868
2869defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", alignednontemporalstore,
2870 "i", "64", "8", "4", "2", SSEPackedInt,
2871 HasAVX512>, PD, EVEX_CD8<64, CD8VF>;
2872
2873defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", alignednontemporalstore,
2874 "f", "64", "8", "4", "2", SSEPackedDouble,
2875 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2876
2877defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", alignednontemporalstore,
2878 "f", "32", "16", "8", "4", SSEPackedSingle,
2879 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2880
Adam Nemet7f62b232014-06-10 16:39:53 +00002881//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002882// AVX-512 - Integer arithmetic
2883//
2884multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00002885 X86VectorVTInfo _, OpndItins itins,
2886 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00002887 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002888 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
2889 "$src2, $src1", "$src1, $src2",
2890 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002891 "", itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00002892 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002893
Robert Khasanov545d1b72014-10-14 14:36:19 +00002894 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002895 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002896 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
2897 "$src2, $src1", "$src1, $src2",
2898 (_.VT (OpNode _.RC:$src1,
2899 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002900 "", itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00002901 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00002902}
2903
2904multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
2905 X86VectorVTInfo _, OpndItins itins,
2906 bit IsCommutable = 0> :
2907 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
2908 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002909 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002910 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
2911 "${src2}"##_.BroadcastStr##", $src1",
2912 "$src1, ${src2}"##_.BroadcastStr,
2913 (_.VT (OpNode _.RC:$src1,
2914 (X86VBroadcast
2915 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002916 "", itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00002917 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002918}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002919
Robert Khasanovd5b14f72014-10-09 08:38:48 +00002920multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2921 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2922 Predicate prd, bit IsCommutable = 0> {
2923 let Predicates = [prd] in
2924 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2925 IsCommutable>, EVEX_V512;
2926
2927 let Predicates = [prd, HasVLX] in {
2928 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
2929 IsCommutable>, EVEX_V256;
2930 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
2931 IsCommutable>, EVEX_V128;
2932 }
2933}
2934
Robert Khasanov545d1b72014-10-14 14:36:19 +00002935multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2936 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2937 Predicate prd, bit IsCommutable = 0> {
2938 let Predicates = [prd] in
2939 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2940 IsCommutable>, EVEX_V512;
2941
2942 let Predicates = [prd, HasVLX] in {
2943 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
2944 IsCommutable>, EVEX_V256;
2945 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
2946 IsCommutable>, EVEX_V128;
2947 }
2948}
2949
2950multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
2951 OpndItins itins, Predicate prd,
2952 bit IsCommutable = 0> {
2953 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
2954 itins, prd, IsCommutable>,
2955 VEX_W, EVEX_CD8<64, CD8VF>;
2956}
2957
2958multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
2959 OpndItins itins, Predicate prd,
2960 bit IsCommutable = 0> {
2961 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
2962 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
2963}
2964
2965multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2966 OpndItins itins, Predicate prd,
2967 bit IsCommutable = 0> {
2968 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
2969 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
2970}
2971
2972multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
2973 OpndItins itins, Predicate prd,
2974 bit IsCommutable = 0> {
2975 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
2976 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
2977}
2978
2979multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
2980 SDNode OpNode, OpndItins itins, Predicate prd,
2981 bit IsCommutable = 0> {
2982 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr, OpNode, itins, prd,
2983 IsCommutable>;
2984
2985 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr, OpNode, itins, prd,
2986 IsCommutable>;
2987}
2988
2989multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
2990 SDNode OpNode, OpndItins itins, Predicate prd,
2991 bit IsCommutable = 0> {
2992 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr, OpNode, itins, prd,
2993 IsCommutable>;
2994
2995 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr, OpNode, itins, prd,
2996 IsCommutable>;
2997}
2998
2999multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3000 bits<8> opc_d, bits<8> opc_q,
3001 string OpcodeStr, SDNode OpNode,
3002 OpndItins itins, bit IsCommutable = 0> {
3003 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3004 itins, HasAVX512, IsCommutable>,
3005 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3006 itins, HasBWI, IsCommutable>;
3007}
3008
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003009multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, ValueType DstVT,
3010 ValueType SrcVT, RegisterClass KRC, RegisterClass RC,
3011 PatFrag memop_frag, X86MemOperand x86memop,
3012 PatFrag scalar_mfrag, X86MemOperand x86scalar_mop,
3013 string BrdcstStr, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003014 let isCommutable = IsCommutable in
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003015 {
3016 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003017 (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003018 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003019 []>, EVEX_4V;
3020 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3021 (ins KRC:$mask, RC:$src1, RC:$src2),
3022 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003023 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003024 [], itins.rr>, EVEX_4V, EVEX_K;
3025 def rrkz : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3026 (ins KRC:$mask, RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003027 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}} {z}" ,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003028 "|$dst {${mask}} {z}, $src1, $src2}"),
3029 [], itins.rr>, EVEX_4V, EVEX_KZ;
3030 }
3031 let mayLoad = 1 in {
3032 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3033 (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003034 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003035 []>, EVEX_4V;
3036 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3037 (ins KRC:$mask, RC:$src1, x86memop:$src2),
3038 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003039 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003040 [], itins.rm>, EVEX_4V, EVEX_K;
3041 def rmkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3042 (ins KRC:$mask, RC:$src1, x86memop:$src2),
3043 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003044 "\t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003045 [], itins.rm>, EVEX_4V, EVEX_KZ;
3046 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3047 (ins RC:$src1, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003048 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003049 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
3050 [], itins.rm>, EVEX_4V, EVEX_B;
3051 def rmbk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3052 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003053 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003054 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}",
3055 BrdcstStr, "}"),
3056 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_K;
3057 def rmbkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3058 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003059 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003060 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
3061 BrdcstStr, "}"),
3062 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_KZ;
3063 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003064}
3065
Robert Khasanov545d1b72014-10-14 14:36:19 +00003066defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3067 SSE_INTALU_ITINS_P, 1>;
3068defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3069 SSE_INTALU_ITINS_P, 0>;
3070defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmull", mul,
3071 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
3072defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmull", mul,
3073 SSE_INTALU_ITINS_P, HasBWI, 1>;
Robert Khasanov1a77f662014-10-14 15:13:56 +00003074defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmull", mul,
3075 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003076
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003077defm VPMULDQZ : avx512_binop_rm2<0x28, "vpmuldq", v8i64, v16i32, VK8WM, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00003078 loadv8i64, i512mem, loadi64, i64mem, "{1to8}",
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003079 SSE_INTALU_ITINS_P, 1>, T8PD, EVEX_V512,
3080 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003081
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003082defm VPMULUDQZ : avx512_binop_rm2<0xF4, "vpmuludq", v8i64, v16i32, VK8WM, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00003083 loadv8i64, i512mem, loadi64, i64mem, "{1to8}",
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003084 SSE_INTMUL_ITINS_P, 1>, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003085
3086def : Pat<(v8i64 (X86pmuludq (v16i32 VR512:$src1), (v16i32 VR512:$src2))),
3087 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
3088
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003089def : Pat<(v8i64 (int_x86_avx512_mask_pmulu_dq_512 (v16i32 VR512:$src1),
3090 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3091 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
3092def : Pat<(v8i64 (int_x86_avx512_mask_pmul_dq_512 (v16i32 VR512:$src1),
3093 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3094 (VPMULDQZrr VR512:$src1, VR512:$src2)>;
3095
Robert Khasanov545d1b72014-10-14 14:36:19 +00003096defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxs", X86smax,
3097 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3098defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxs", X86smax,
3099 SSE_INTALU_ITINS_P, HasBWI, 1>;
3100defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", X86smax,
3101 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003102
Robert Khasanov545d1b72014-10-14 14:36:19 +00003103defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxu", X86umax,
3104 SSE_INTALU_ITINS_P, HasBWI, 1>;
3105defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxu", X86umax,
3106 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3107defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", X86umax,
3108 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003109
Robert Khasanov545d1b72014-10-14 14:36:19 +00003110defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpmins", X86smin,
3111 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3112defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpmins", X86smin,
3113 SSE_INTALU_ITINS_P, HasBWI, 1>;
3114defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", X86smin,
3115 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003116
Robert Khasanov545d1b72014-10-14 14:36:19 +00003117defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminu", X86umin,
3118 SSE_INTALU_ITINS_P, HasBWI, 1>;
3119defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminu", X86umin,
3120 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3121defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", X86umin,
3122 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003123
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003124def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
3125 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3126 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
3127def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
3128 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3129 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
3130def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
3131 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3132 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
3133def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
3134 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3135 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
3136def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
3137 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3138 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
3139def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
3140 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3141 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
3142def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
3143 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3144 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
3145def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
3146 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3147 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003148//===----------------------------------------------------------------------===//
3149// AVX-512 - Unpack Instructions
3150//===----------------------------------------------------------------------===//
3151
3152multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
3153 PatFrag mem_frag, RegisterClass RC,
3154 X86MemOperand x86memop, string asm,
3155 Domain d> {
3156 def rr : AVX512PI<opc, MRMSrcReg,
3157 (outs RC:$dst), (ins RC:$src1, RC:$src2),
3158 asm, [(set RC:$dst,
3159 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003160 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003161 def rm : AVX512PI<opc, MRMSrcMem,
3162 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
3163 asm, [(set RC:$dst,
3164 (vt (OpNode RC:$src1,
3165 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003166 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003167}
3168
Craig Topper820d4922015-02-09 04:04:50 +00003169defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003170 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00003171 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003172defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003173 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00003174 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003175defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003176 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00003177 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003178defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003179 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00003180 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003181
3182multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
3183 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
3184 X86MemOperand x86memop> {
3185 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3186 (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003187 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00003188 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003189 IIC_SSE_UNPCK>, EVEX_4V;
3190 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3191 (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003192 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003193 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
3194 (bitconvert (memop_frag addr:$src2)))))],
3195 IIC_SSE_UNPCK>, EVEX_4V;
3196}
3197defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
Craig Topper820d4922015-02-09 04:04:50 +00003198 VR512, loadv16i32, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003199 EVEX_CD8<32, CD8VF>;
3200defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
Craig Topper820d4922015-02-09 04:04:50 +00003201 VR512, loadv8i64, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003202 VEX_W, EVEX_CD8<64, CD8VF>;
3203defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
Craig Topper820d4922015-02-09 04:04:50 +00003204 VR512, loadv16i32, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003205 EVEX_CD8<32, CD8VF>;
3206defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
Craig Topper820d4922015-02-09 04:04:50 +00003207 VR512, loadv8i64, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003208 VEX_W, EVEX_CD8<64, CD8VF>;
3209//===----------------------------------------------------------------------===//
3210// AVX-512 - PSHUFD
3211//
3212
3213multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
Michael Liao5bf95782014-12-04 05:20:33 +00003214 SDNode OpNode, PatFrag mem_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003215 X86MemOperand x86memop, ValueType OpVT> {
3216 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003217 (ins RC:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003218 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003219 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003220 [(set RC:$dst,
3221 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
3222 EVEX;
3223 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003224 (ins x86memop:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003225 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003226 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003227 [(set RC:$dst,
3228 (OpVT (OpNode (mem_frag addr:$src1),
3229 (i8 imm:$src2))))]>, EVEX;
3230}
3231
Craig Topper820d4922015-02-09 04:04:50 +00003232defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, loadv16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00003233 i512mem, v16i32>, PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003234
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003235//===----------------------------------------------------------------------===//
3236// AVX-512 Logical Instructions
3237//===----------------------------------------------------------------------===//
3238
Robert Khasanov545d1b72014-10-14 14:36:19 +00003239defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3240 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3241defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3242 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3243defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3244 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3245defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
3246 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003247
3248//===----------------------------------------------------------------------===//
3249// AVX-512 FP arithmetic
3250//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003251multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3252 SDNode OpNode, SDNode VecNode, OpndItins itins,
3253 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003254
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003255 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3256 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3257 "$src2, $src1", "$src1, $src2",
3258 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3259 (i32 FROUND_CURRENT)),
3260 "", itins.rr, IsCommutable>;
3261
3262 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
3263 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3264 "$src2, $src1", "$src1, $src2",
3265 (VecNode (_.VT _.RC:$src1),
3266 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3267 (i32 FROUND_CURRENT)),
3268 "", itins.rm, IsCommutable>;
3269 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3270 Predicates = [HasAVX512] in {
3271 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
3272 (ins _.FRC:$src1, _.FRC:$src2),
3273 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3274 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3275 itins.rr>;
3276 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
3277 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
3278 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3279 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3280 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3281 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003282}
3283
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003284multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3285 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3286
3287 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3288 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3289 "$rc, $src2, $src1", "$src1, $src2, $rc",
3290 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3291 (i32 imm:$rc)), "", itins.rr, IsCommutable>,
3292 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003293}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003294multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3295 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3296
3297 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3298 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3299 "$src2, $src1", "$src1, $src2",
3300 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3301 (i32 FROUND_NO_EXC)), "{sae}">, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003302}
3303
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003304multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3305 SDNode VecNode,
3306 SizeItins itins, bit IsCommutable> {
3307 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3308 itins.s, IsCommutable>,
3309 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3310 itins.s, IsCommutable>,
3311 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3312 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3313 itins.d, IsCommutable>,
3314 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3315 itins.d, IsCommutable>,
3316 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3317}
3318
3319multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3320 SDNode VecNode,
3321 SizeItins itins, bit IsCommutable> {
3322 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3323 itins.s, IsCommutable>,
3324 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3325 itins.s, IsCommutable>,
3326 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3327 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3328 itins.d, IsCommutable>,
3329 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3330 itins.d, IsCommutable>,
3331 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3332}
3333defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3334defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3335defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3336defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3337defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3338defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3339
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003340multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003341 X86VectorVTInfo _, bit IsCommutable> {
3342 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3343 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3344 "$src2, $src1", "$src1, $src2",
3345 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003346 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003347 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3348 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3349 "$src2, $src1", "$src1, $src2",
3350 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3351 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3352 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3353 "${src2}"##_.BroadcastStr##", $src1",
3354 "$src1, ${src2}"##_.BroadcastStr,
3355 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3356 (_.ScalarLdFrag addr:$src2))))>,
3357 EVEX_4V, EVEX_B;
3358 }//let mayLoad = 1
3359}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003360
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003361multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
3362 X86VectorVTInfo _, bit IsCommutable> {
3363 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3364 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3365 "$rc, $src2, $src1", "$src1, $src2, $rc",
3366 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3367 EVEX_4V, EVEX_B, EVEX_RC;
3368}
3369
3370multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003371 bit IsCommutable = 0> {
3372 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3373 IsCommutable>, EVEX_V512, PS,
3374 EVEX_CD8<32, CD8VF>;
3375 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3376 IsCommutable>, EVEX_V512, PD, VEX_W,
3377 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003378
Robert Khasanov595e5982014-10-29 15:43:02 +00003379 // Define only if AVX512VL feature is present.
3380 let Predicates = [HasVLX] in {
3381 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3382 IsCommutable>, EVEX_V128, PS,
3383 EVEX_CD8<32, CD8VF>;
3384 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3385 IsCommutable>, EVEX_V256, PS,
3386 EVEX_CD8<32, CD8VF>;
3387 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3388 IsCommutable>, EVEX_V128, PD, VEX_W,
3389 EVEX_CD8<64, CD8VF>;
3390 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3391 IsCommutable>, EVEX_V256, PD, VEX_W,
3392 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003393 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003394}
3395
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003396multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
3397 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info, 0>,
3398 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
3399 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info, 0>,
3400 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3401}
3402
3403defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>,
3404 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
3405defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>,
3406 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
3407defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>,
3408 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
3409defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>,
3410 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Robert Khasanov595e5982014-10-29 15:43:02 +00003411defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>;
3412defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003413
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003414def : Pat<(v16f32 (int_x86_avx512_mask_max_ps_512 (v16f32 VR512:$src1),
3415 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
3416 (i16 -1), FROUND_CURRENT)),
3417 (VMAXPSZrr VR512:$src1, VR512:$src2)>;
3418
3419def : Pat<(v8f64 (int_x86_avx512_mask_max_pd_512 (v8f64 VR512:$src1),
3420 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
3421 (i8 -1), FROUND_CURRENT)),
3422 (VMAXPDZrr VR512:$src1, VR512:$src2)>;
3423
3424def : Pat<(v16f32 (int_x86_avx512_mask_min_ps_512 (v16f32 VR512:$src1),
3425 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
3426 (i16 -1), FROUND_CURRENT)),
3427 (VMINPSZrr VR512:$src1, VR512:$src2)>;
3428
3429def : Pat<(v8f64 (int_x86_avx512_mask_min_pd_512 (v8f64 VR512:$src1),
3430 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
3431 (i8 -1), FROUND_CURRENT)),
3432 (VMINPDZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003433//===----------------------------------------------------------------------===//
3434// AVX-512 VPTESTM instructions
3435//===----------------------------------------------------------------------===//
3436
Michael Liao5bf95782014-12-04 05:20:33 +00003437multiclass avx512_vptest<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3438 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003439 SDNode OpNode, ValueType vt> {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003440 def rr : AVX512PI<opc, MRMSrcReg,
Michael Liao5bf95782014-12-04 05:20:33 +00003441 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003442 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003443 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
3444 SSEPackedInt>, EVEX_4V;
3445 def rm : AVX512PI<opc, MRMSrcMem,
Michael Liao5bf95782014-12-04 05:20:33 +00003446 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003447 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00003448 [(set KRC:$dst, (OpNode (vt RC:$src1),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003449 (bitconvert (memop_frag addr:$src2))))], SSEPackedInt>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003450}
3451
3452defm VPTESTMDZ : avx512_vptest<0x27, "vptestmd", VK16, VR512, f512mem,
Craig Topper820d4922015-02-09 04:04:50 +00003453 loadv16i32, X86testm, v16i32>, T8PD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003454 EVEX_CD8<32, CD8VF>;
3455defm VPTESTMQZ : avx512_vptest<0x27, "vptestmq", VK8, VR512, f512mem,
Craig Topper820d4922015-02-09 04:04:50 +00003456 loadv8i64, X86testm, v8i64>, T8PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003457 EVEX_CD8<64, CD8VF>;
3458
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003459let Predicates = [HasCDI] in {
3460defm VPTESTNMDZ : avx512_vptest<0x27, "vptestnmd", VK16, VR512, f512mem,
Craig Topper820d4922015-02-09 04:04:50 +00003461 loadv16i32, X86testnm, v16i32>, T8XS, EVEX_V512,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003462 EVEX_CD8<32, CD8VF>;
3463defm VPTESTNMQZ : avx512_vptest<0x27, "vptestnmq", VK8, VR512, f512mem,
Craig Topper820d4922015-02-09 04:04:50 +00003464 loadv8i64, X86testnm, v8i64>, T8XS, EVEX_V512, VEX_W,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003465 EVEX_CD8<64, CD8VF>;
3466}
3467
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003468def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
3469 (v16i32 VR512:$src2), (i16 -1))),
3470 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
3471
3472def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
3473 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003474 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003475
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003476//===----------------------------------------------------------------------===//
3477// AVX-512 Shift instructions
3478//===----------------------------------------------------------------------===//
3479multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003480 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003481 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003482 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003483 "$src2, $src1", "$src1, $src2",
3484 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
3485 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX512BIi8Base, EVEX_4V;
3486 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003487 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003488 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003489 (_.VT (OpNode (_.LdFrag addr:$src1), (i8 imm:$src2))),
Cameron McInally04400442014-11-14 15:43:00 +00003490 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003491}
3492
3493multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003494 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
3495 // src2 is always 128-bit
3496 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3497 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
3498 "$src2, $src1", "$src1, $src2",
3499 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
3500 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
3501 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3502 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
3503 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003504 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003505 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase, EVEX_4V;
3506}
3507
Cameron McInally5fb084e2014-12-11 17:13:05 +00003508multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003509 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
3510 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag, _>, EVEX_V512;
3511}
3512
Cameron McInally5fb084e2014-12-11 17:13:05 +00003513multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, string OpcodeStr,
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003514 SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00003515 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Michael Liao5bf95782014-12-04 05:20:33 +00003516 v16i32_info>, EVEX_CD8<32, CD8VQ>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003517 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003518 v8i64_info>, EVEX_CD8<64, CD8VQ>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003519}
3520
3521defm VPSRLDZ : avx512_shift_rmi<0x72, MRM2r, MRM2m, "vpsrld", X86vsrli,
Cameron McInally04400442014-11-14 15:43:00 +00003522 v16i32_info>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003523 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003524defm VPSRLQZ : avx512_shift_rmi<0x73, MRM2r, MRM2m, "vpsrlq", X86vsrli,
Cameron McInally04400442014-11-14 15:43:00 +00003525 v8i64_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003526 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003527
3528defm VPSLLDZ : avx512_shift_rmi<0x72, MRM6r, MRM6m, "vpslld", X86vshli,
Cameron McInally04400442014-11-14 15:43:00 +00003529 v16i32_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003530 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003531defm VPSLLQZ : avx512_shift_rmi<0x73, MRM6r, MRM6m, "vpsllq", X86vshli,
Cameron McInally04400442014-11-14 15:43:00 +00003532 v8i64_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003533 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003534
3535defm VPSRADZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsrad", X86vsrai,
Cameron McInally04400442014-11-14 15:43:00 +00003536 v16i32_info>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003537 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003538defm VPSRAQZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsraq", X86vsrai,
Cameron McInally04400442014-11-14 15:43:00 +00003539 v8i64_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003540 EVEX_CD8<64, CD8VF>, VEX_W;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003541
Cameron McInally5fb084e2014-12-11 17:13:05 +00003542defm VPSLL : avx512_shift_types<0xF2, 0xF3, "vpsll", X86vshl>;
3543defm VPSRA : avx512_shift_types<0xE2, 0xE2, "vpsra", X86vsra>;
3544defm VPSRL : avx512_shift_types<0xD2, 0xD3, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003545
3546//===-------------------------------------------------------------------===//
3547// Variable Bit Shifts
3548//===-------------------------------------------------------------------===//
3549multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00003550 X86VectorVTInfo _> {
3551 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3552 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3553 "$src2, $src1", "$src1, $src2",
3554 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
3555 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
3556 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3557 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3558 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003559 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2))),
Cameron McInally5fb084e2014-12-11 17:13:05 +00003560 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003561}
3562
Cameron McInally5fb084e2014-12-11 17:13:05 +00003563multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3564 AVX512VLVectorVTInfo _> {
3565 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3566}
3567
3568multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
3569 SDNode OpNode> {
3570 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
3571 avx512vl_i32_info>, EVEX_CD8<32, CD8VQ>;
3572 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
3573 avx512vl_i64_info>, EVEX_CD8<64, CD8VQ>, VEX_W;
3574}
3575
3576defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>;
3577defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>;
3578defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003579
3580//===----------------------------------------------------------------------===//
3581// AVX-512 - MOVDDUP
3582//===----------------------------------------------------------------------===//
3583
Michael Liao5bf95782014-12-04 05:20:33 +00003584multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003585 X86MemOperand x86memop, PatFrag memop_frag> {
3586def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003587 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003588 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
3589def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003590 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003591 [(set RC:$dst,
3592 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
3593}
3594
Craig Topper820d4922015-02-09 04:04:50 +00003595defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, loadv8f64>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003596 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3597def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
3598 (VMOVDDUPZrm addr:$src)>;
3599
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003600//===---------------------------------------------------------------------===//
3601// Replicate Single FP - MOVSHDUP and MOVSLDUP
3602//===---------------------------------------------------------------------===//
3603multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
3604 ValueType vt, RegisterClass RC, PatFrag mem_frag,
3605 X86MemOperand x86memop> {
3606 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003607 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003608 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
3609 let mayLoad = 1 in
3610 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003611 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003612 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
3613}
3614
3615defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
Craig Topper820d4922015-02-09 04:04:50 +00003616 v16f32, VR512, loadv16f32, f512mem>, EVEX_V512,
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003617 EVEX_CD8<32, CD8VF>;
3618defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
Craig Topper820d4922015-02-09 04:04:50 +00003619 v16f32, VR512, loadv16f32, f512mem>, EVEX_V512,
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003620 EVEX_CD8<32, CD8VF>;
3621
3622def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00003623def : Pat<(v16i32 (X86Movshdup (loadv16i32 addr:$src))),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003624 (VMOVSHDUPZrm addr:$src)>;
3625def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00003626def : Pat<(v16i32 (X86Movsldup (loadv16i32 addr:$src))),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003627 (VMOVSLDUPZrm addr:$src)>;
3628
3629//===----------------------------------------------------------------------===//
3630// Move Low to High and High to Low packed FP Instructions
3631//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003632def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
3633 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003634 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003635 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
3636 IIC_SSE_MOV_LH>, EVEX_4V;
3637def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
3638 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003639 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003640 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
3641 IIC_SSE_MOV_LH>, EVEX_4V;
3642
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003643let Predicates = [HasAVX512] in {
3644 // MOVLHPS patterns
3645 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3646 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
3647 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3648 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003649
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003650 // MOVHLPS patterns
3651 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
3652 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
3653}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003654
3655//===----------------------------------------------------------------------===//
3656// FMA - Fused Multiply Operations
3657//
Adam Nemet26371ce2014-10-24 00:02:55 +00003658
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003659let Constraints = "$src1 = $dst" in {
Adam Nemet26371ce2014-10-24 00:02:55 +00003660// Omitting the parameter OpNode (= null_frag) disables ISel pattern matching.
3661multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3662 SDPatternOperator OpNode = null_frag> {
Adam Nemet34801422014-10-08 23:25:39 +00003663 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003664 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00003665 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003666 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00003667 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003668
3669 let mayLoad = 1 in
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003670 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
3671 (ins _.RC:$src2, _.MemOp:$src3),
3672 OpcodeStr, "$src3, $src2", "$src2, $src3",
3673 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
3674 AVX512FMA3Base;
3675
3676 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
3677 (ins _.RC:$src2, _.ScalarMemOp:$src3),
3678 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"), !strconcat("$src2, ${src3}", _.BroadcastStr ),
3679 (OpNode _.RC:$src1, _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
3680 AVX512FMA3Base, EVEX_B;
3681 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003682} // Constraints = "$src1 = $dst"
3683
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003684let Constraints = "$src1 = $dst" in {
3685// Omitting the parameter OpNode (= null_frag) disables ISel pattern matching.
3686multiclass avx512_fma3_round_rrb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3687 SDPatternOperator OpNode> {
3688 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
3689 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
3690 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
3691 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
3692 AVX512FMA3Base, EVEX_B, EVEX_RC;
3693 }
3694} // Constraints = "$src1 = $dst"
3695
3696multiclass avx512_fma3_round_forms<bits<8> opc213, string OpcodeStr,
3697 X86VectorVTInfo VTI, SDPatternOperator OpNode> {
3698 defm v213r : avx512_fma3_round_rrb<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix),
3699 VTI, OpNode>, EVEX_CD8<VTI.EltSize, CD8VF>;
3700}
3701
Adam Nemet832ec5e2014-10-24 00:03:00 +00003702multiclass avx512_fma3p_forms<bits<8> opc213, bits<8> opc231,
Adam Nemet26371ce2014-10-24 00:02:55 +00003703 string OpcodeStr, X86VectorVTInfo VTI,
3704 SDPatternOperator OpNode> {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003705 defm v213r : avx512_fma3p_rm<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix),
3706 VTI, OpNode>, EVEX_CD8<VTI.EltSize, CD8VF>;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003707
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003708 defm v231r : avx512_fma3p_rm<opc231, !strconcat(OpcodeStr, "231", VTI.Suffix),
3709 VTI>, EVEX_CD8<VTI.EltSize, CD8VF>;
Adam Nemet26371ce2014-10-24 00:02:55 +00003710}
3711
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003712multiclass avx512_fma3p<bits<8> opc213, bits<8> opc231,
3713 string OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003714 SDPatternOperator OpNode,
3715 SDPatternOperator OpNodeRnd> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003716let ExeDomain = SSEPackedSingle in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003717 defm NAME##PSZ : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003718 v16f32_info, OpNode>,
3719 avx512_fma3_round_forms<opc213, OpcodeStr,
3720 v16f32_info, OpNodeRnd>, EVEX_V512;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003721 defm NAME##PSZ256 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
3722 v8f32x_info, OpNode>, EVEX_V256;
3723 defm NAME##PSZ128 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
3724 v4f32x_info, OpNode>, EVEX_V128;
3725 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003726let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003727 defm NAME##PDZ : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003728 v8f64_info, OpNode>,
3729 avx512_fma3_round_forms<opc213, OpcodeStr,
3730 v8f64_info, OpNodeRnd>, EVEX_V512, VEX_W;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003731 defm NAME##PDZ256 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
3732 v4f64x_info, OpNode>, EVEX_V256, VEX_W;
3733 defm NAME##PDZ128 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
3734 v2f64x_info, OpNode>, EVEX_V128, VEX_W;
3735 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003736}
3737
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003738defm VFMADD : avx512_fma3p<0xA8, 0xB8, "vfmadd", X86Fmadd, X86FmaddRnd>;
3739defm VFMSUB : avx512_fma3p<0xAA, 0xBA, "vfmsub", X86Fmsub, X86FmsubRnd>;
3740defm VFMADDSUB : avx512_fma3p<0xA6, 0xB6, "vfmaddsub", X86Fmaddsub, X86FmaddsubRnd>;
3741defm VFMSUBADD : avx512_fma3p<0xA7, 0xB7, "vfmsubadd", X86Fmsubadd, X86FmsubaddRnd>;
3742defm VFNMADD : avx512_fma3p<0xAC, 0xBC, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
3743defm VFNMSUB : avx512_fma3p<0xAE, 0xBE, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003744
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003745let Constraints = "$src1 = $dst" in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003746multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr, SDNode OpNode,
3747 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003748 let mayLoad = 1 in
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003749 def m: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3750 (ins _.RC:$src1, _.RC:$src3, _.MemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003751 !strconcat(OpcodeStr, "\t{$src2, $src3, $dst|$dst, $src3, $src2}"),
Craig Topper820d4922015-02-09 04:04:50 +00003752 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003753 _.RC:$src3)))]>;
3754 def mb: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3755 (ins _.RC:$src1, _.RC:$src3, _.ScalarMemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003756 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003757 ", $src3, $dst|$dst, $src3, ${src2}", _.BroadcastStr, "}"),
3758 [(set _.RC:$dst,
3759 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3760 (_.ScalarLdFrag addr:$src2))),
3761 _.RC:$src3))]>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003762}
3763} // Constraints = "$src1 = $dst"
3764
3765
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003766multiclass avx512_fma3p_m132_f<bits<8> opc,
3767 string OpcodeStr,
3768 SDNode OpNode> {
3769
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003770let ExeDomain = SSEPackedSingle in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003771 defm NAME##PSZ : avx512_fma3p_m132<opc, OpcodeStr##ps,
3772 OpNode,v16f32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
3773 defm NAME##PSZ256 : avx512_fma3p_m132<opc, OpcodeStr##ps,
3774 OpNode, v8f32x_info>, EVEX_V256, EVEX_CD8<32, CD8VF>;
3775 defm NAME##PSZ128 : avx512_fma3p_m132<opc, OpcodeStr##ps,
3776 OpNode, v4f32x_info>, EVEX_V128, EVEX_CD8<32, CD8VF>;
3777 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003778let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003779 defm NAME##PDZ : avx512_fma3p_m132<opc, OpcodeStr##pd,
3780 OpNode, v8f64_info>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VF>;
3781 defm NAME##PDZ256 : avx512_fma3p_m132<opc, OpcodeStr##pd,
3782 OpNode, v4f64x_info>, EVEX_V256, VEX_W, EVEX_CD8<32, CD8VF>;
3783 defm NAME##PDZ128 : avx512_fma3p_m132<opc, OpcodeStr##pd,
3784 OpNode, v2f64x_info>, EVEX_V128, VEX_W, EVEX_CD8<32, CD8VF>;
3785 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003786}
3787
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003788defm VFMADD132 : avx512_fma3p_m132_f<0x98, "vfmadd132", X86Fmadd>;
3789defm VFMSUB132 : avx512_fma3p_m132_f<0x9A, "vfmsub132", X86Fmsub>;
3790defm VFMADDSUB132 : avx512_fma3p_m132_f<0x96, "vfmaddsub132", X86Fmaddsub>;
3791defm VFMSUBADD132 : avx512_fma3p_m132_f<0x97, "vfmsubadd132", X86Fmsubadd>;
3792defm VFNMADD132 : avx512_fma3p_m132_f<0x9C, "vfnmadd132", X86Fnmadd>;
3793defm VFNMSUB132 : avx512_fma3p_m132_f<0x9E, "vfnmsub132", X86Fnmsub>;
3794
3795
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003796// Scalar FMA
3797let Constraints = "$src1 = $dst" in {
Michael Liao5bf95782014-12-04 05:20:33 +00003798multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3799 RegisterClass RC, ValueType OpVT,
3800 X86MemOperand x86memop, Operand memop,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003801 PatFrag mem_frag> {
3802 let isCommutable = 1 in
3803 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
3804 (ins RC:$src1, RC:$src2, RC:$src3),
3805 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003806 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003807 [(set RC:$dst,
3808 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
3809 let mayLoad = 1 in
3810 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
3811 (ins RC:$src1, RC:$src2, f128mem:$src3),
3812 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003813 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003814 [(set RC:$dst,
3815 (OpVT (OpNode RC:$src2, RC:$src1,
3816 (mem_frag addr:$src3))))]>;
3817}
3818
3819} // Constraints = "$src1 = $dst"
3820
Elena Demikhovskycf088092013-12-11 14:31:04 +00003821defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003822 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003823defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003824 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003825defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003826 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003827defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003828 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003829defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003830 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003831defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003832 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003833defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003834 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003835defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003836 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
3837
3838//===----------------------------------------------------------------------===//
3839// AVX-512 Scalar convert from sign integer to float/double
3840//===----------------------------------------------------------------------===//
3841
3842multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3843 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003844let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003845 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003846 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003847 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003848 let mayLoad = 1 in
3849 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
3850 (ins DstRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003851 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003852 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003853} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003854}
Andrew Trick15a47742013-10-09 05:11:10 +00003855let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00003856defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003857 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003858defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003859 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003860defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003861 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003862defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003863 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3864
3865def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
3866 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3867def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003868 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003869def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
3870 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3871def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003872 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003873
3874def : Pat<(f32 (sint_to_fp GR32:$src)),
3875 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3876def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003877 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003878def : Pat<(f64 (sint_to_fp GR32:$src)),
3879 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3880def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003881 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
3882
Elena Demikhovskycf088092013-12-11 14:31:04 +00003883defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003884 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003885defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003886 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003887defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003888 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003889defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003890 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3891
3892def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
3893 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3894def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
3895 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3896def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
3897 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3898def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
3899 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3900
3901def : Pat<(f32 (uint_to_fp GR32:$src)),
3902 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3903def : Pat<(f32 (uint_to_fp GR64:$src)),
3904 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
3905def : Pat<(f64 (uint_to_fp GR32:$src)),
3906 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3907def : Pat<(f64 (uint_to_fp GR64:$src)),
3908 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00003909}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003910
3911//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003912// AVX-512 Scalar convert from float/double to integer
3913//===----------------------------------------------------------------------===//
3914multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3915 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
3916 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003917let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003918 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003919 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003920 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
3921 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003922 let mayLoad = 1 in
3923 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003924 !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003925 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003926} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003927}
3928let Predicates = [HasAVX512] in {
3929// Convert float/double to signed/unsigned int 32/64
3930defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003931 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003932 XS, EVEX_CD8<32, CD8VT1>;
3933defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003934 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003935 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
3936defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003937 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003938 XS, EVEX_CD8<32, CD8VT1>;
3939defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3940 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003941 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003942 EVEX_CD8<32, CD8VT1>;
3943defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003944 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003945 XD, EVEX_CD8<64, CD8VT1>;
3946defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003947 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003948 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
3949defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003950 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003951 XD, EVEX_CD8<64, CD8VT1>;
3952defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3953 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003954 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003955 EVEX_CD8<64, CD8VT1>;
3956
Craig Topper9dd48c82014-01-02 17:28:14 +00003957let isCodeGenOnly = 1 in {
3958 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3959 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
3960 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3961 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3962 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
3963 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3964 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3965 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
3966 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3967 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3968 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
3969 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003970
Craig Topper9dd48c82014-01-02 17:28:14 +00003971 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3972 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
3973 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3974 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3975 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
3976 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3977 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3978 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
3979 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3980 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3981 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
3982 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
3983} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003984
3985// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00003986let isCodeGenOnly = 1 in {
3987 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
3988 ssmem, sse_load_f32, "cvttss2si">,
3989 XS, EVEX_CD8<32, CD8VT1>;
3990 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3991 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
3992 "cvttss2si">, XS, VEX_W,
3993 EVEX_CD8<32, CD8VT1>;
3994 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
3995 sdmem, sse_load_f64, "cvttsd2si">, XD,
3996 EVEX_CD8<64, CD8VT1>;
3997 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3998 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
3999 "cvttsd2si">, XD, VEX_W,
4000 EVEX_CD8<64, CD8VT1>;
4001 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
4002 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
4003 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
4004 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
4005 int_x86_avx512_cvttss2usi64, ssmem,
4006 sse_load_f32, "cvttss2usi">, XS, VEX_W,
4007 EVEX_CD8<32, CD8VT1>;
4008 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
4009 int_x86_avx512_cvttsd2usi,
4010 sdmem, sse_load_f64, "cvttsd2usi">, XD,
4011 EVEX_CD8<64, CD8VT1>;
4012 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
4013 int_x86_avx512_cvttsd2usi64, sdmem,
4014 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
4015 EVEX_CD8<64, CD8VT1>;
4016} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004017
4018multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
4019 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
4020 string asm> {
4021 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004022 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004023 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
4024 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004025 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004026 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
4027}
4028
4029defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004030 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004031 EVEX_CD8<32, CD8VT1>;
4032defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004033 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004034 EVEX_CD8<32, CD8VT1>;
4035defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004036 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004037 EVEX_CD8<32, CD8VT1>;
4038defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004039 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004040 EVEX_CD8<32, CD8VT1>;
4041defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004042 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004043 EVEX_CD8<64, CD8VT1>;
4044defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004045 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004046 EVEX_CD8<64, CD8VT1>;
4047defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004048 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004049 EVEX_CD8<64, CD8VT1>;
4050defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004051 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004052 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004053} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004054//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004055// AVX-512 Convert form float to double and back
4056//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004057let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004058def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
4059 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004060 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004061 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
4062let mayLoad = 1 in
4063def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
4064 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004065 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004066 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
4067 EVEX_CD8<32, CD8VT1>;
4068
4069// Convert scalar double to scalar single
4070def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
4071 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004072 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004073 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
4074let mayLoad = 1 in
4075def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
4076 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004077 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004078 []>, EVEX_4V, VEX_LIG, VEX_W,
4079 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
4080}
4081
4082def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
4083 Requires<[HasAVX512]>;
4084def : Pat<(fextend (loadf32 addr:$src)),
4085 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
4086
4087def : Pat<(extloadf32 addr:$src),
4088 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
4089 Requires<[HasAVX512, OptForSize]>;
4090
4091def : Pat<(extloadf32 addr:$src),
4092 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
4093 Requires<[HasAVX512, OptForSpeed]>;
4094
4095def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
4096 Requires<[HasAVX512]>;
4097
Michael Liao5bf95782014-12-04 05:20:33 +00004098multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
4099 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004100 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
4101 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004102let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004103 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004104 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004105 [(set DstRC:$dst,
4106 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004107 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00004108 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004109 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004110 let mayLoad = 1 in
4111 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004112 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004113 [(set DstRC:$dst,
4114 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004115} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004116}
4117
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004118multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004119 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
4120 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
4121 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004122let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004123 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004124 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004125 [(set DstRC:$dst,
4126 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
4127 let mayLoad = 1 in
4128 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004129 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004130 [(set DstRC:$dst,
4131 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004132} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004133}
4134
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004135defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Craig Topper820d4922015-02-09 04:04:50 +00004136 loadv8f64, f512mem, v8f32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004137 SSEPackedSingle>, EVEX_V512, VEX_W, PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004138 EVEX_CD8<64, CD8VF>;
4139
4140defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
Craig Topper820d4922015-02-09 04:04:50 +00004141 loadv4f64, f256mem, v8f64, v8f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004142 SSEPackedDouble>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00004143 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004144def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4145 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004146
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00004147def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
4148 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
4149 (VCVTPD2PSZrr VR512:$src)>;
4150
4151def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
4152 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
4153 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004154
4155//===----------------------------------------------------------------------===//
4156// AVX-512 Vector convert from sign integer to float/double
4157//===----------------------------------------------------------------------===//
4158
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004159defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004160 loadv8i64, i512mem, v16f32, v16i32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004161 SSEPackedSingle>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00004162 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004163
4164defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004165 loadv4i64, i256mem, v8f64, v8i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004166 SSEPackedDouble>, EVEX_V512, XS,
4167 EVEX_CD8<32, CD8VH>;
4168
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004169defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Craig Topper820d4922015-02-09 04:04:50 +00004170 loadv16f32, f512mem, v16i32, v16f32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004171 SSEPackedSingle>, EVEX_V512, XS,
4172 EVEX_CD8<32, CD8VF>;
4173
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004174defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Craig Topper820d4922015-02-09 04:04:50 +00004175 loadv8f64, f512mem, v8i32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004176 SSEPackedDouble>, EVEX_V512, PD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004177 EVEX_CD8<64, CD8VF>;
4178
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004179defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Craig Topper820d4922015-02-09 04:04:50 +00004180 loadv16f32, f512mem, v16i32, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004181 SSEPackedSingle>, EVEX_V512, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004182 EVEX_CD8<32, CD8VF>;
4183
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004184// cvttps2udq (src, 0, mask-all-ones, sae-current)
4185def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
4186 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
4187 (VCVTTPS2UDQZrr VR512:$src)>;
4188
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004189defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Craig Topper820d4922015-02-09 04:04:50 +00004190 loadv8f64, f512mem, v8i32, v8f64,
Craig Topper5ccb6172014-02-18 00:21:49 +00004191 SSEPackedDouble>, EVEX_V512, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004192 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00004193
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004194// cvttpd2udq (src, 0, mask-all-ones, sae-current)
4195def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
4196 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
4197 (VCVTTPD2UDQZrr VR512:$src)>;
4198
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004199defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004200 loadv4i64, f256mem, v8f64, v8i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004201 SSEPackedDouble>, EVEX_V512, XS,
4202 EVEX_CD8<32, CD8VH>;
Michael Liao5bf95782014-12-04 05:20:33 +00004203
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004204defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004205 loadv16i32, f512mem, v16f32, v16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004206 SSEPackedSingle>, EVEX_V512, XD,
4207 EVEX_CD8<32, CD8VF>;
4208
4209def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00004210 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004211 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004212
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004213def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
4214 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
4215 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
4216
4217def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
4218 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4219 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004220
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004221def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
4222 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4223 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004224
Cameron McInallyf10a7c92014-06-18 14:04:37 +00004225def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
4226 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
4227 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
4228
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004229def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004230 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004231 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004232def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
4233 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4234 (VCVTDQ2PDZrr VR256X:$src)>;
4235def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
4236 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
4237 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
4238def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
4239 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4240 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004241
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004242multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
4243 RegisterClass DstRC, PatFrag mem_frag,
4244 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004245let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004246 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004247 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004248 [], d>, EVEX;
4249 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00004250 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004251 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004252 let mayLoad = 1 in
4253 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004254 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004255 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004256} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004257}
4258
4259defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004260 loadv16f32, f512mem, SSEPackedSingle>, PD,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004261 EVEX_V512, EVEX_CD8<32, CD8VF>;
4262defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
Craig Topper820d4922015-02-09 04:04:50 +00004263 loadv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004264 EVEX_V512, EVEX_CD8<64, CD8VF>;
4265
4266def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
4267 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4268 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
4269
4270def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
4271 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4272 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
4273
4274defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004275 loadv16f32, f512mem, SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00004276 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004277defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
Craig Topper820d4922015-02-09 04:04:50 +00004278 loadv8f64, f512mem, SSEPackedDouble>, VEX_W,
Craig Topper5ccb6172014-02-18 00:21:49 +00004279 PS, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004280
4281def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
4282 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4283 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
4284
4285def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
4286 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4287 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004288
4289let Predicates = [HasAVX512] in {
4290 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
4291 (VCVTPD2PSZrm addr:$src)>;
4292 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4293 (VCVTPS2PDZrm addr:$src)>;
4294}
4295
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004296//===----------------------------------------------------------------------===//
4297// Half precision conversion instructions
4298//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004299multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
4300 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004301 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
4302 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004303 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004304 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004305 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
4306 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
4307}
4308
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004309multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
4310 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004311 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
Craig Topper53a84672015-01-25 02:21:16 +00004312 (ins srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004313 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004314 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004315 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004316 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
Craig Topper53a84672015-01-25 02:21:16 +00004317 (ins x86memop:$dst, srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004318 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004319}
4320
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004321defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004322 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004323defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004324 EVEX_CD8<32, CD8VH>;
4325
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004326def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
4327 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
4328 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
4329
4330def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
4331 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
4332 (VCVTPH2PSZrr VR256X:$src)>;
4333
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004334let Defs = [EFLAGS], Predicates = [HasAVX512] in {
4335 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004336 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004337 EVEX_CD8<32, CD8VT1>;
4338 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00004339 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004340 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4341 let Pattern = []<dag> in {
4342 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Craig Topper5ccb6172014-02-18 00:21:49 +00004343 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004344 EVEX_CD8<32, CD8VT1>;
4345 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Craig Topperae11aed2014-01-14 07:41:20 +00004346 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004347 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4348 }
Craig Topper9dd48c82014-01-02 17:28:14 +00004349 let isCodeGenOnly = 1 in {
4350 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004351 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004352 EVEX_CD8<32, CD8VT1>;
4353 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004354 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004355 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004356
Craig Topper9dd48c82014-01-02 17:28:14 +00004357 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004358 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004359 EVEX_CD8<32, CD8VT1>;
4360 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004361 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004362 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4363 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004364}
Michael Liao5bf95782014-12-04 05:20:33 +00004365
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004366/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
4367multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
4368 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004369 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004370 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4371 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004372 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004373 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004374 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004375 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4376 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004377 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004378 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004379 }
4380}
4381}
4382
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004383defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
4384 EVEX_CD8<32, CD8VT1>;
4385defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
4386 VEX_W, EVEX_CD8<64, CD8VT1>;
4387defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
4388 EVEX_CD8<32, CD8VT1>;
4389defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
4390 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004391
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004392def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
4393 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4394 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4395 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004396
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004397def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
4398 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4399 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4400 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004401
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004402def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
4403 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4404 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4405 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004406
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004407def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
4408 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4409 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4410 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004411
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004412/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
4413multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00004414 X86VectorVTInfo _> {
4415 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4416 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4417 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
4418 let mayLoad = 1 in {
4419 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4420 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4421 (OpNode (_.FloatVT
4422 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
4423 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4424 (ins _.ScalarMemOp:$src), OpcodeStr,
4425 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4426 (OpNode (_.FloatVT
4427 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4428 EVEX, T8PD, EVEX_B;
4429 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004430}
Robert Khasanov3e534c92014-10-28 16:37:13 +00004431
4432multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4433 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
4434 EVEX_V512, EVEX_CD8<32, CD8VF>;
4435 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
4436 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
4437
4438 // Define only if AVX512VL feature is present.
4439 let Predicates = [HasVLX] in {
4440 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4441 OpNode, v4f32x_info>,
4442 EVEX_V128, EVEX_CD8<32, CD8VF>;
4443 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4444 OpNode, v8f32x_info>,
4445 EVEX_V256, EVEX_CD8<32, CD8VF>;
4446 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4447 OpNode, v2f64x_info>,
4448 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4449 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4450 OpNode, v4f64x_info>,
4451 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4452 }
4453}
4454
4455defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
4456defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004457
4458def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
4459 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4460 (VRSQRT14PSZr VR512:$src)>;
4461def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
4462 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4463 (VRSQRT14PDZr VR512:$src)>;
4464
4465def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
4466 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4467 (VRCP14PSZr VR512:$src)>;
4468def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
4469 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4470 (VRCP14PDZr VR512:$src)>;
4471
4472/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004473multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4474 SDNode OpNode> {
4475
4476 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4477 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4478 "$src2, $src1", "$src1, $src2",
4479 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4480 (i32 FROUND_CURRENT))>;
4481
4482 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4483 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4484 "$src2, $src1", "$src1, $src2",
4485 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4486 (i32 FROUND_NO_EXC)), "{sae}">, EVEX_B;
4487
4488 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4489 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4490 "$src2, $src1", "$src1, $src2",
4491 (OpNode (_.VT _.RC:$src1),
4492 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4493 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004494}
4495
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004496multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4497 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
4498 EVEX_CD8<32, CD8VT1>;
4499 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
4500 EVEX_CD8<64, CD8VT1>, VEX_W;
4501}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004502
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004503let hasSideEffects = 0, Predicates = [HasERI] in {
4504 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
4505 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
4506}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004507/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004508
4509multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4510 SDNode OpNode> {
4511
4512 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4513 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4514 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
4515
4516 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4517 (ins _.RC:$src), OpcodeStr,
4518 "$src", "$src",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004519 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC)),
4520 "{sae}">, EVEX_B;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004521
4522 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4523 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4524 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004525 (bitconvert (_.LdFrag addr:$src))),
4526 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004527
4528 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4529 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4530 (OpNode (_.FloatVT
4531 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
4532 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004533}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004534
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004535multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4536 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
4537 EVEX_CD8<32, CD8VF>;
4538 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
4539 VEX_W, EVEX_CD8<32, CD8VF>;
4540}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004541
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004542let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00004543
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004544 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX, EVEX_V512, T8PD;
4545 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX, EVEX_V512, T8PD;
4546 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX, EVEX_V512, T8PD;
4547}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004548
Robert Khasanoveb126392014-10-28 18:15:20 +00004549multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
4550 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004551 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004552 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4553 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
4554 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004555 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004556 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4557 (OpNode (_.FloatVT
4558 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004559
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004560 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004561 (ins _.ScalarMemOp:$src), OpcodeStr,
4562 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4563 (OpNode (_.FloatVT
4564 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4565 EVEX, EVEX_B;
4566 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004567}
4568
4569multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
4570 Intrinsic F32Int, Intrinsic F64Int,
4571 OpndItins itins_s, OpndItins itins_d> {
4572 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
4573 (ins FR32X:$src1, FR32X:$src2),
4574 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004575 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004576 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00004577 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004578 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4579 (ins VR128X:$src1, VR128X:$src2),
4580 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004581 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004582 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004583 (F32Int VR128X:$src1, VR128X:$src2))],
4584 itins_s.rr>, XS, EVEX_4V;
4585 let mayLoad = 1 in {
4586 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
4587 (ins FR32X:$src1, f32mem:$src2),
4588 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004589 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004590 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004591 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004592 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4593 (ins VR128X:$src1, ssmem:$src2),
4594 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004595 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004596 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004597 (F32Int VR128X:$src1, sse_load_f32:$src2))],
4598 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
4599 }
4600 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
4601 (ins FR64X:$src1, FR64X:$src2),
4602 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004603 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004604 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00004605 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004606 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4607 (ins VR128X:$src1, VR128X:$src2),
4608 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004609 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004610 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004611 (F64Int VR128X:$src1, VR128X:$src2))],
4612 itins_s.rr>, XD, EVEX_4V, VEX_W;
4613 let mayLoad = 1 in {
4614 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
4615 (ins FR64X:$src1, f64mem:$src2),
4616 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004617 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004618 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004619 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004620 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4621 (ins VR128X:$src1, sdmem:$src2),
4622 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004623 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004624 [(set VR128X:$dst,
4625 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004626 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
4627 }
4628}
4629
Robert Khasanoveb126392014-10-28 18:15:20 +00004630multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
4631 SDNode OpNode> {
4632 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
4633 v16f32_info>,
4634 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
4635 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
4636 v8f64_info>,
4637 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4638 // Define only if AVX512VL feature is present.
4639 let Predicates = [HasVLX] in {
4640 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
4641 OpNode, v4f32x_info>,
4642 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
4643 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
4644 OpNode, v8f32x_info>,
4645 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
4646 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
4647 OpNode, v2f64x_info>,
4648 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4649 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
4650 OpNode, v4f64x_info>,
4651 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4652 }
4653}
4654
4655defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004656
Michael Liao5bf95782014-12-04 05:20:33 +00004657defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
4658 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
Robert Khasanoveb126392014-10-28 18:15:20 +00004659 SSE_SQRTSS, SSE_SQRTSD>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004660
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004661let Predicates = [HasAVX512] in {
Elena Demikhovskyf1648592014-07-22 11:07:31 +00004662 def : Pat<(v16f32 (int_x86_avx512_sqrt_ps_512 (v16f32 VR512:$src1),
4663 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_CURRENT)),
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004664 (VSQRTPSZr VR512:$src1)>;
Elena Demikhovskyf1648592014-07-22 11:07:31 +00004665 def : Pat<(v8f64 (int_x86_avx512_sqrt_pd_512 (v8f64 VR512:$src1),
4666 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_CURRENT)),
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004667 (VSQRTPDZr VR512:$src1)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004668
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004669 def : Pat<(f32 (fsqrt FR32X:$src)),
4670 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
4671 def : Pat<(f32 (fsqrt (load addr:$src))),
4672 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
4673 Requires<[OptForSize]>;
4674 def : Pat<(f64 (fsqrt FR64X:$src)),
4675 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
4676 def : Pat<(f64 (fsqrt (load addr:$src))),
4677 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
4678 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004679
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004680 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004681 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004682 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004683 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004684 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004685
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004686 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004687 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004688 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004689 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004690 Requires<[OptForSize]>;
4691
4692 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
4693 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
4694 (COPY_TO_REGCLASS VR128X:$src, FR32)),
4695 VR128X)>;
4696 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
4697 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
4698
4699 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
4700 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
4701 (COPY_TO_REGCLASS VR128X:$src, FR64)),
4702 VR128X)>;
4703 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
4704 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
4705}
4706
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004707
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004708multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
4709 X86MemOperand x86memop, RegisterClass RC,
4710 PatFrag mem_frag, Domain d> {
4711let ExeDomain = d in {
4712 // Intrinsic operation, reg.
4713 // Vector intrinsic operation, reg
4714 def r : AVX512AIi8<opc, MRMSrcReg,
Craig Topper53a84672015-01-25 02:21:16 +00004715 (outs RC:$dst), (ins RC:$src1, i32u8imm:$src2),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004716 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004717 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004718 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004719
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004720 // Vector intrinsic operation, mem
4721 def m : AVX512AIi8<opc, MRMSrcMem,
Craig Topper53a84672015-01-25 02:21:16 +00004722 (outs RC:$dst), (ins x86memop:$src1, i32u8imm:$src2),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004723 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004724 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004725 []>, EVEX;
4726} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004727}
4728
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004729defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004730 loadv16f32, SSEPackedSingle>, EVEX_V512,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004731 EVEX_CD8<32, CD8VF>;
4732
4733def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004734 imm:$src2, (v16f32 VR512:$src1), (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004735 FROUND_CURRENT)),
4736 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
4737
4738
4739defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004740 loadv8f64, SSEPackedDouble>, EVEX_V512,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004741 VEX_W, EVEX_CD8<64, CD8VF>;
4742
4743def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004744 imm:$src2, (v8f64 VR512:$src1), (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004745 FROUND_CURRENT)),
4746 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
4747
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00004748multiclass
4749avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004750
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00004751 let ExeDomain = _.ExeDomain in {
4752 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4753 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
4754 "$src3, $src2, $src1", "$src1, $src2, $src3",
4755 (_.VT (X86RndScale (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4756 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
4757
4758 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4759 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
4760 "$src3, $src2, $src1", "$src1, $src2, $src3",
4761 (_.VT (X86RndScale (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4762 (i32 imm:$src3), (i32 FROUND_NO_EXC))), "{sae}">, EVEX_B;
4763
4764 let mayLoad = 1 in
4765 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4766 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), OpcodeStr,
4767 "$src3, $src2, $src1", "$src1, $src2, $src3",
4768 (_.VT (X86RndScale (_.VT _.RC:$src1),
4769 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4770 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
4771 }
4772 let Predicates = [HasAVX512] in {
4773 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
4774 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
4775 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
4776 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
4777 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
4778 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
4779 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
4780 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
4781 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
4782 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
4783 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
4784 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
4785 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
4786 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
4787 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
4788
4789 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
4790 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
4791 addr:$src, (i32 0x1))), _.FRC)>;
4792 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
4793 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
4794 addr:$src, (i32 0x2))), _.FRC)>;
4795 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
4796 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
4797 addr:$src, (i32 0x3))), _.FRC)>;
4798 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
4799 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
4800 addr:$src, (i32 0x4))), _.FRC)>;
4801 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
4802 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
4803 addr:$src, (i32 0xc))), _.FRC)>;
4804 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004805}
4806
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00004807defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
4808 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00004809
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00004810defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
4811 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00004812
4813let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004814def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004815 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004816def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004817 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004818def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004819 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004820def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004821 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004822def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004823 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004824
4825def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004826 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004827def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004828 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004829def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004830 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004831def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004832 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004833def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004834 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00004835}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004836//-------------------------------------------------
4837// Integer truncate and extend operations
4838//-------------------------------------------------
4839
4840multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
4841 RegisterClass dstRC, RegisterClass srcRC,
4842 RegisterClass KRC, X86MemOperand x86memop> {
4843 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4844 (ins srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004845 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004846 []>, EVEX;
4847
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004848 def rrk : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4849 (ins KRC:$mask, srcRC:$src),
4850 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004851 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004852 []>, EVEX, EVEX_K;
4853
4854 def rrkz : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004855 (ins KRC:$mask, srcRC:$src),
4856 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004857 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004858 []>, EVEX, EVEX_KZ;
4859
4860 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004861 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004862 []>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004863
4864 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
4865 (ins x86memop:$dst, KRC:$mask, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004866 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004867 []>, EVEX, EVEX_K;
4868
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004869}
Michael Liao5bf95782014-12-04 05:20:33 +00004870defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004871 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4872defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
4873 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4874defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
4875 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4876defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
4877 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4878defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
4879 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4880defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
4881 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4882defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
4883 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4884defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
4885 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4886defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
4887 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4888defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
4889 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4890defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
4891 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4892defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
4893 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4894defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
4895 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4896defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
4897 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4898defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
4899 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4900
4901def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
4902def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
4903def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
4904def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
4905def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
4906
4907def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004908 (VPMOVDBrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004909def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004910 (VPMOVDWrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004911def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004912 (VPMOVQWrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004913def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004914 (VPMOVQDrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004915
4916
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004917multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4918 RegisterClass DstRC, RegisterClass SrcRC, SDNode OpNode,
4919 PatFrag mem_frag, X86MemOperand x86memop,
4920 ValueType OpVT, ValueType InVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004921
4922 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4923 (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004924 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004925 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004926
4927 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4928 (ins KRC:$mask, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004929 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004930 []>, EVEX, EVEX_K;
4931
4932 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4933 (ins KRC:$mask, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004934 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004935 []>, EVEX, EVEX_KZ;
4936
4937 let mayLoad = 1 in {
4938 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004939 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004940 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004941 [(set DstRC:$dst,
4942 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
4943 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004944
4945 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4946 (ins KRC:$mask, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004947 !strconcat(OpcodeStr,"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004948 []>,
4949 EVEX, EVEX_K;
4950
4951 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4952 (ins KRC:$mask, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004953 !strconcat(OpcodeStr,"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004954 []>,
4955 EVEX, EVEX_KZ;
4956 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004957}
4958
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004959defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VK16WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00004960 loadv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004961 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004962defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VK8WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00004963 loadv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004964 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004965defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VK16WM, VR512, VR256X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00004966 loadv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004967 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004968defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VK8WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00004969 loadv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004970 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004971defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VK8WM, VR512, VR256X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00004972 loadv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004973 EVEX_CD8<32, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004974
4975defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VK16WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00004976 loadv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004977 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004978defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VK8WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00004979 loadv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004980 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004981defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VK16WM, VR512, VR256X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00004982 loadv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004983 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004984defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VK8WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00004985 loadv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004986 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004987defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VK8WM, VR512, VR256X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00004988 loadv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004989 EVEX_CD8<32, CD8VH>;
4990
4991//===----------------------------------------------------------------------===//
4992// GATHER - SCATTER Operations
4993
Elena Demikhovsky09954792015-03-01 08:23:41 +00004994multiclass avx512_gather<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4995 RegisterClass RC, X86MemOperand memop> {
4996let mayLoad = 1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004997 Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
Elena Demikhovsky09954792015-03-01 08:23:41 +00004998 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst, KRC:$mask_wb),
4999 (ins RC:$src1, KRC:$mask, memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005000 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005001 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky09954792015-03-01 08:23:41 +00005002 []>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005003}
Cameron McInally45325962014-03-26 13:50:50 +00005004
5005let ExeDomain = SSEPackedDouble in {
Elena Demikhovsky09954792015-03-01 08:23:41 +00005006defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", VK8WM, VR512, vy64xmem>,
5007 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5008defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", VK8WM, VR512, vz64mem>,
5009 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00005010}
5011
5012let ExeDomain = SSEPackedSingle in {
Elena Demikhovsky09954792015-03-01 08:23:41 +00005013defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", VK16WM, VR512, vz32mem>,
5014 EVEX_V512, EVEX_CD8<32, CD8VT1>;
5015defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", VK8WM, VR256X, vz64mem>,
5016 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00005017}
Michael Liao5bf95782014-12-04 05:20:33 +00005018
Elena Demikhovsky09954792015-03-01 08:23:41 +00005019defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", VK8WM, VR512, vy64xmem>,
5020 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5021defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", VK16WM, VR512, vz32mem>,
5022 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005023
Elena Demikhovsky09954792015-03-01 08:23:41 +00005024defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", VK8WM, VR512, vz64mem>,
5025 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5026defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", VK8WM, VR256X, vz64mem>,
5027 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005028
Elena Demikhovsky09954792015-03-01 08:23:41 +00005029multiclass avx512_scatter<bits<8> opc, string OpcodeStr, RegisterClass KRC,
5030 RegisterClass RC, X86MemOperand memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005031let mayStore = 1, Constraints = "$mask = $mask_wb" in
Elena Demikhovsky09954792015-03-01 08:23:41 +00005032 def mr : AVX5128I<opc, MRMDestMem, (outs KRC:$mask_wb),
5033 (ins memop:$dst, KRC:$mask, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005034 !strconcat(OpcodeStr,
Elena Demikhovsky09954792015-03-01 08:23:41 +00005035 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
5036 []>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005037}
5038
Cameron McInally45325962014-03-26 13:50:50 +00005039let ExeDomain = SSEPackedDouble in {
Elena Demikhovsky09954792015-03-01 08:23:41 +00005040defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", VK8WM, VR512, vy64xmem>,
5041 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5042defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", VK8WM, VR512, vz64mem>,
5043 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00005044}
5045
5046let ExeDomain = SSEPackedSingle in {
Elena Demikhovsky09954792015-03-01 08:23:41 +00005047defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", VK16WM, VR512, vz32mem>,
5048 EVEX_V512, EVEX_CD8<32, CD8VT1>;
5049defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", VK8WM, VR256X, vz64mem>,
5050 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00005051}
5052
Elena Demikhovsky09954792015-03-01 08:23:41 +00005053defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", VK8WM, VR512, vy64xmem>,
5054 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5055defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", VK16WM, VR512, vz32mem>,
5056 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005057
Elena Demikhovsky09954792015-03-01 08:23:41 +00005058defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", VK8WM, VR512, vz64mem>,
5059 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5060defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", VK8WM, VR256X, vz64mem>,
5061 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005062
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005063// prefetch
5064multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
5065 RegisterClass KRC, X86MemOperand memop> {
5066 let Predicates = [HasPFI], hasSideEffects = 1 in
5067 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005068 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005069 []>, EVEX, EVEX_K;
5070}
5071
5072defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
5073 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5074
5075defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
5076 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5077
5078defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
5079 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5080
5081defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
5082 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00005083
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005084defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
5085 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5086
5087defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
5088 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5089
5090defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
5091 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5092
5093defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
5094 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5095
5096defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
5097 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5098
5099defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
5100 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5101
5102defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
5103 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5104
5105defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
5106 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5107
5108defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
5109 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5110
5111defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
5112 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5113
5114defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
5115 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5116
5117defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
5118 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005119//===----------------------------------------------------------------------===//
5120// VSHUFPS - VSHUFPD Operations
5121
5122multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
5123 ValueType vt, string OpcodeStr, PatFrag mem_frag,
5124 Domain d> {
5125 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005126 (ins RC:$src1, x86memop:$src2, u8imm:$src3),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005127 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005128 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005129 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
5130 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00005131 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005132 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005133 (ins RC:$src1, RC:$src2, u8imm:$src3),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005134 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005135 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005136 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
5137 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00005138 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005139}
5140
Craig Topper820d4922015-02-09 04:04:50 +00005141defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", loadv16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005142 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00005143defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", loadv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00005144 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005145
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005146def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
5147 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
5148def : Pat<(v16i32 (X86Shufp VR512:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00005149 (loadv16i32 addr:$src2), (i8 imm:$imm))),
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005150 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
5151
5152def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
5153 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
5154def : Pat<(v8i64 (X86Shufp VR512:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00005155 (loadv8i64 addr:$src2), (i8 imm:$imm))),
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005156 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005157
Adam Nemet5ed17da2014-08-21 19:50:07 +00005158multiclass avx512_valign<X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00005159 defm rri : AVX512_maskable<0x03, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005160 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
Adam Nemet5ed17da2014-08-21 19:50:07 +00005161 "valign"##_.Suffix,
Adam Nemet2e2537f2014-08-07 17:53:55 +00005162 "$src3, $src2, $src1", "$src1, $src2, $src3",
Adam Nemet5ed17da2014-08-21 19:50:07 +00005163 (_.VT (X86VAlign _.RC:$src2, _.RC:$src1,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005164 (i8 imm:$src3)))>,
Adam Nemet2e2537f2014-08-07 17:53:55 +00005165 AVX512AIi8Base, EVEX_4V;
Adam Nemetfd2161b2014-08-05 17:23:04 +00005166
Adam Nemetf92139d2014-08-05 17:22:50 +00005167 // Also match valign of packed floats.
Adam Nemet5ed17da2014-08-21 19:50:07 +00005168 def : Pat<(_.FloatVT (X86VAlign _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
5169 (!cast<Instruction>(NAME##rri) _.RC:$src2, _.RC:$src1, imm:$imm)>;
Adam Nemetf92139d2014-08-05 17:22:50 +00005170
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005171 let mayLoad = 1 in
Adam Nemet5ed17da2014-08-21 19:50:07 +00005172 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005173 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
Adam Nemet5ed17da2014-08-21 19:50:07 +00005174 !strconcat("valign"##_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00005175 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet1c752d82014-08-05 17:22:47 +00005176 "$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005177 []>, EVEX_4V;
5178}
Adam Nemet5ed17da2014-08-21 19:50:07 +00005179defm VALIGND : avx512_valign<v16i32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
5180defm VALIGNQ : avx512_valign<v8i64_info>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005181
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005182// Helper fragments to match sext vXi1 to vXiY.
5183def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
5184def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
5185
5186multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, ValueType OpVT,
5187 RegisterClass KRC, RegisterClass RC,
5188 X86MemOperand x86memop, X86MemOperand x86scalar_mop,
5189 string BrdcstStr> {
5190 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005191 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005192 []>, EVEX;
5193 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005194 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005195 []>, EVEX, EVEX_K;
5196 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
5197 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005198 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005199 []>, EVEX, EVEX_KZ;
5200 let mayLoad = 1 in {
5201 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5202 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005203 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005204 []>, EVEX;
5205 def rmk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5206 (ins KRC:$mask, x86memop:$src),
5207 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005208 "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005209 []>, EVEX, EVEX_K;
5210 def rmkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5211 (ins KRC:$mask, x86memop:$src),
5212 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005213 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005214 []>, EVEX, EVEX_KZ;
5215 def rmb : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5216 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005217 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005218 ", $dst|$dst, ${src}", BrdcstStr, "}"),
5219 []>, EVEX, EVEX_B;
5220 def rmbk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5221 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005222 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005223 ", $dst {${mask}}|$dst {${mask}}, ${src}", BrdcstStr, "}"),
5224 []>, EVEX, EVEX_B, EVEX_K;
5225 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5226 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005227 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005228 ", $dst {${mask}} {z}|$dst {${mask}} {z}, ${src}",
5229 BrdcstStr, "}"),
5230 []>, EVEX, EVEX_B, EVEX_KZ;
5231 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005232}
5233
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005234defm VPABSDZ : avx512_vpabs<0x1E, "vpabsd", v16i32, VK16WM, VR512,
5235 i512mem, i32mem, "{1to16}">, EVEX_V512,
5236 EVEX_CD8<32, CD8VF>;
5237defm VPABSQZ : avx512_vpabs<0x1F, "vpabsq", v8i64, VK8WM, VR512,
5238 i512mem, i64mem, "{1to8}">, EVEX_V512, VEX_W,
5239 EVEX_CD8<64, CD8VF>;
5240
5241def : Pat<(xor
5242 (bc_v16i32 (v16i1sextv16i32)),
5243 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
5244 (VPABSDZrr VR512:$src)>;
5245def : Pat<(xor
5246 (bc_v8i64 (v8i1sextv8i64)),
5247 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
5248 (VPABSQZrr VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005249
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005250def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
5251 (v16i32 immAllZerosV), (i16 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005252 (VPABSDZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005253def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
5254 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005255 (VPABSQZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005256
Michael Liao5bf95782014-12-04 05:20:33 +00005257multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005258 RegisterClass RC, RegisterClass KRC,
5259 X86MemOperand x86memop,
5260 X86MemOperand x86scalar_mop, string BrdcstStr> {
Craig Topper46469aa2015-01-23 06:11:45 +00005261 let hasSideEffects = 0 in {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005262 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5263 (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005264 !strconcat(OpcodeStr, "\t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005265 []>, EVEX;
Craig Topper46469aa2015-01-23 06:11:45 +00005266 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005267 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5268 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005269 !strconcat(OpcodeStr, "\t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005270 []>, EVEX;
Craig Topper46469aa2015-01-23 06:11:45 +00005271 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005272 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5273 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005274 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005275 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
5276 []>, EVEX, EVEX_B;
5277 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5278 (ins KRC:$mask, RC:$src),
5279 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005280 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005281 []>, EVEX, EVEX_KZ;
Craig Topper46469aa2015-01-23 06:11:45 +00005282 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005283 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5284 (ins KRC:$mask, x86memop:$src),
5285 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005286 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005287 []>, EVEX, EVEX_KZ;
Craig Topper46469aa2015-01-23 06:11:45 +00005288 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005289 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5290 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005291 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005292 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
5293 BrdcstStr, "}"),
5294 []>, EVEX, EVEX_KZ, EVEX_B;
Michael Liao5bf95782014-12-04 05:20:33 +00005295
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005296 let Constraints = "$src1 = $dst" in {
5297 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5298 (ins RC:$src1, KRC:$mask, RC:$src2),
5299 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005300 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005301 []>, EVEX, EVEX_K;
Craig Topper46469aa2015-01-23 06:11:45 +00005302 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005303 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5304 (ins RC:$src1, KRC:$mask, x86memop:$src2),
5305 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005306 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005307 []>, EVEX, EVEX_K;
Craig Topper46469aa2015-01-23 06:11:45 +00005308 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005309 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5310 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00005311 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005312 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
5313 []>, EVEX, EVEX_K, EVEX_B;
Craig Topper46469aa2015-01-23 06:11:45 +00005314 }
5315 }
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005316}
5317
5318let Predicates = [HasCDI] in {
5319defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005320 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005321 EVEX_V512, EVEX_CD8<32, CD8VF>;
5322
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005323
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005324defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005325 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005326 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005327
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005328}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005329
5330def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
5331 GR16:$mask),
5332 (VPCONFLICTDrrk VR512:$src1,
5333 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5334
5335def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
5336 GR8:$mask),
5337 (VPCONFLICTQrrk VR512:$src1,
5338 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005339
Cameron McInally5d1b7b92014-06-11 12:54:45 +00005340let Predicates = [HasCDI] in {
5341defm VPLZCNTD : avx512_conflict<0x44, "vplzcntd", VR512, VK16WM,
5342 i512mem, i32mem, "{1to16}">,
5343 EVEX_V512, EVEX_CD8<32, CD8VF>;
5344
5345
5346defm VPLZCNTQ : avx512_conflict<0x44, "vplzcntq", VR512, VK8WM,
5347 i512mem, i64mem, "{1to8}">,
5348 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5349
5350}
5351
5352def : Pat<(int_x86_avx512_mask_lzcnt_d_512 VR512:$src2, VR512:$src1,
5353 GR16:$mask),
5354 (VPLZCNTDrrk VR512:$src1,
5355 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5356
5357def : Pat<(int_x86_avx512_mask_lzcnt_q_512 VR512:$src2, VR512:$src1,
5358 GR8:$mask),
5359 (VPLZCNTQrrk VR512:$src1,
5360 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
5361
Craig Topper820d4922015-02-09 04:04:50 +00005362def : Pat<(v16i32 (ctlz (loadv16i32 addr:$src))),
Cameron McInally0d0489c2014-06-16 14:12:28 +00005363 (VPLZCNTDrm addr:$src)>;
5364def : Pat<(v16i32 (ctlz (v16i32 VR512:$src))),
5365 (VPLZCNTDrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00005366def : Pat<(v8i64 (ctlz (loadv8i64 addr:$src))),
Cameron McInally0d0489c2014-06-16 14:12:28 +00005367 (VPLZCNTQrm addr:$src)>;
5368def : Pat<(v8i64 (ctlz (v8i64 VR512:$src))),
5369 (VPLZCNTQrr VR512:$src)>;
5370
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005371def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5372def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5373def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005374
5375def : Pat<(store VK1:$src, addr:$dst),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00005376 (MOV8mr addr:$dst,
5377 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
5378 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
5379
5380def : Pat<(store VK8:$src, addr:$dst),
5381 (MOV8mr addr:$dst,
5382 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
5383 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005384
5385def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
5386 (truncstore node:$val, node:$ptr), [{
5387 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
5388}]>;
5389
5390def : Pat<(truncstorei1 GR8:$src, addr:$dst),
5391 (MOV8mr addr:$dst, GR8:$src)>;
5392
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005393multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
5394def rr : AVX512XS8I<opc, MRMDestReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005395 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005396 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
5397}
Michael Liao5bf95782014-12-04 05:20:33 +00005398
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005399multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
5400 string OpcodeStr, Predicate prd> {
5401let Predicates = [prd] in
5402 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5403
5404 let Predicates = [prd, HasVLX] in {
5405 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5406 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5407 }
5408}
5409
5410multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
5411 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
5412 HasBWI>;
5413 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
5414 HasBWI>, VEX_W;
5415 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
5416 HasDQI>;
5417 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
5418 HasDQI>, VEX_W;
5419}
Michael Liao5bf95782014-12-04 05:20:33 +00005420
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005421defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00005422
5423//===----------------------------------------------------------------------===//
5424// AVX-512 - COMPRESS and EXPAND
5425//
5426multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
5427 string OpcodeStr> {
5428 def rrkz : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst),
5429 (ins _.KRCWM:$mask, _.RC:$src),
5430 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5431 [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src,
5432 _.ImmAllZerosV)))]>, EVEX_KZ;
5433
5434 let Constraints = "$src0 = $dst" in
5435 def rrk : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst),
5436 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src),
5437 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5438 [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src,
5439 _.RC:$src0)))]>, EVEX_K;
5440
5441 let mayStore = 1 in {
5442 def mrk : AVX5128I<opc, MRMDestMem, (outs),
5443 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
5444 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5445 [(store (_.VT (X86compress _.KRCWM:$mask, _.RC:$src, undef)),
5446 addr:$dst)]>,
5447 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
5448 }
5449}
5450
5451multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
5452 AVX512VLVectorVTInfo VTInfo> {
5453 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5454
5455 let Predicates = [HasVLX] in {
5456 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5457 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5458 }
5459}
5460
5461defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
5462 EVEX;
5463defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
5464 EVEX, VEX_W;
5465defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
5466 EVEX;
5467defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
5468 EVEX, VEX_W;
5469
Elena Demikhovsky72860c32014-12-15 10:03:52 +00005470// expand
5471multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
5472 string OpcodeStr> {
5473 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
5474 (ins _.KRCWM:$mask, _.RC:$src),
5475 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5476 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask, (_.VT _.RC:$src),
5477 _.ImmAllZerosV)))]>, EVEX_KZ;
5478
5479 let Constraints = "$src0 = $dst" in
5480 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
5481 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src),
5482 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5483 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5484 (_.VT _.RC:$src), _.RC:$src0)))]>, EVEX_K;
5485
5486 let mayLoad = 1, Constraints = "$src0 = $dst" in
5487 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
5488 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src),
5489 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5490 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5491 (_.VT (bitconvert
5492 (_.LdFrag addr:$src))),
5493 _.RC:$src0)))]>,
5494 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
5495
5496 let mayLoad = 1 in
5497 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
5498 (ins _.KRCWM:$mask, _.MemOp:$src),
5499 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5500 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5501 (_.VT (bitconvert (_.LdFrag addr:$src))),
5502 _.ImmAllZerosV)))]>,
5503 EVEX_KZ, EVEX_CD8<_.EltSize, CD8VT1>;
5504
5505}
5506
5507multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
5508 AVX512VLVectorVTInfo VTInfo> {
5509 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5510
5511 let Predicates = [HasVLX] in {
5512 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5513 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5514 }
5515}
5516
5517defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
5518 EVEX;
5519defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
5520 EVEX, VEX_W;
5521defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
5522 EVEX;
5523defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
5524 EVEX, VEX_W;