blob: d967f2546af6ddeeb6cdb5109b36d9e263ba9d5f [file] [log] [blame]
Jia Liue1d61962012-02-19 02:03:36 +00001//===-- X86InstrFragmentsSIMD.td - x86 SIMD ISA ------------*- tablegen -*-===//
David Greene509be1f2010-02-09 23:52:19 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
David Greene509be1f2010-02-09 23:52:19 +00008//===----------------------------------------------------------------------===//
9//
10// This file provides pattern fragments useful for SIMD instructions.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese446aef2015-02-05 13:22:50 +000015// MMX specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18// Low word of MMX to GPR.
19def MMX_X86movd2w : SDNode<"X86ISD::MMX_MOVD2W", SDTypeProfile<1, 1,
20 [SDTCisVT<0, i32>, SDTCisVT<1, x86mmx>]>>;
Bruno Cardoso Lopesab9ae872015-02-05 13:23:07 +000021// GPR to low word of MMX.
22def MMX_X86movw2d : SDNode<"X86ISD::MMX_MOVW2D", SDTypeProfile<1, 1,
23 [SDTCisVT<0, x86mmx>, SDTCisVT<1, i32>]>>;
Bruno Cardoso Lopese446aef2015-02-05 13:22:50 +000024
25//===----------------------------------------------------------------------===//
David Greene509be1f2010-02-09 23:52:19 +000026// MMX Pattern Fragments
27//===----------------------------------------------------------------------===//
28
Dale Johannesendd224d22010-09-30 23:57:10 +000029def load_mmx : PatFrag<(ops node:$ptr), (x86mmx (load node:$ptr))>;
Bruno Cardoso Lopes9e1c4c12015-02-23 15:23:14 +000030def load_mvmmx : PatFrag<(ops node:$ptr),
31 (x86mmx (MMX_X86movw2d (load node:$ptr)))>;
Dale Johannesendd224d22010-09-30 23:57:10 +000032def bc_mmx : PatFrag<(ops node:$in), (x86mmx (bitconvert node:$in))>;
David Greene03264ef2010-07-12 23:41:28 +000033
34//===----------------------------------------------------------------------===//
35// SSE specific DAG Nodes.
36//===----------------------------------------------------------------------===//
37
David Greene03264ef2010-07-12 23:41:28 +000038def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
Craig Topperaefaab62014-01-26 04:59:39 +000039 SDTCisFP<1>, SDTCisVT<3, i8>,
40 SDTCisVec<1>]>;
Asaf Badouh2489f352015-12-02 08:17:51 +000041def SDTX86CmpTestSae : SDTypeProfile<1, 3, [SDTCisVT<0, i32>,
42 SDTCisSameAs<1, 2>, SDTCisInt<3>]>;
David Greene03264ef2010-07-12 23:41:28 +000043
44def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
45def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
Nadav Rotem178250a2012-08-19 13:06:16 +000046
47// Commutative and Associative FMIN and FMAX.
48def X86fminc : SDNode<"X86ISD::FMINC", SDTFPBinOp,
49 [SDNPCommutative, SDNPAssociative]>;
50def X86fmaxc : SDNode<"X86ISD::FMAXC", SDTFPBinOp,
51 [SDNPCommutative, SDNPAssociative]>;
52
David Greene03264ef2010-07-12 23:41:28 +000053def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
54 [SDNPCommutative, SDNPAssociative]>;
55def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
56 [SDNPCommutative, SDNPAssociative]>;
57def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
58 [SDNPCommutative, SDNPAssociative]>;
Benjamin Kramer5bc180c2013-08-04 12:05:16 +000059def X86fandn : SDNode<"X86ISD::FANDN", SDTFPBinOp,
60 [SDNPCommutative, SDNPAssociative]>;
David Greene03264ef2010-07-12 23:41:28 +000061def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
62def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
Asaf Badouheaf2da12015-09-21 10:23:53 +000063def X86frsqrt14s: SDNode<"X86ISD::FRSQRT", SDTFPBinOp>;
64def X86frcp14s : SDNode<"X86ISD::FRCP", SDTFPBinOp>;
Stuart Hastings9f208042011-06-01 04:39:42 +000065def X86fgetsign: SDNode<"X86ISD::FGETSIGNx86",SDTFPToIntOp>;
Duncan Sands0e4fcb82011-09-22 20:15:48 +000066def X86fhadd : SDNode<"X86ISD::FHADD", SDTFPBinOp>;
67def X86fhsub : SDNode<"X86ISD::FHSUB", SDTFPBinOp>;
Craig Topperf984efb2011-11-19 09:02:40 +000068def X86hadd : SDNode<"X86ISD::HADD", SDTIntBinOp>;
69def X86hsub : SDNode<"X86ISD::HSUB", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +000070def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Asaf Badouh2489f352015-12-02 08:17:51 +000071def X86comiSae : SDNode<"X86ISD::COMI", SDTX86CmpTestSae>;
David Greene03264ef2010-07-12 23:41:28 +000072def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Asaf Badouh2489f352015-12-02 08:17:51 +000073def X86ucomiSae: SDNode<"X86ISD::UCOMI", SDTX86CmpTestSae>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +000074def X86cmps : SDNode<"X86ISD::FSETCC", SDTX86Cmps>;
75//def X86cmpsd : SDNode<"X86ISD::FSETCCsd", SDTX86Cmpsd>;
Simon Pilgrimcae7b942015-06-16 21:40:28 +000076def X86cvtdq2pd: SDNode<"X86ISD::CVTDQ2PD",
77 SDTypeProfile<1, 1, [SDTCisVT<0, v2f64>,
78 SDTCisVT<1, v4i32>]>>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +000079def X86cvtudq2pd: SDNode<"X86ISD::CVTUDQ2PD",
80 SDTypeProfile<1, 1, [SDTCisVT<0, v2f64>,
81 SDTCisVT<1, v4i32>]>>;
David Greene03264ef2010-07-12 23:41:28 +000082def X86pshufb : SDNode<"X86ISD::PSHUFB",
Craig Toppera3ac7382015-11-26 07:58:20 +000083 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i8>, SDTCisSameAs<0,1>,
David Greene03264ef2010-07-12 23:41:28 +000084 SDTCisSameAs<0,2>]>>;
Chandler Carruth6ba97302015-05-30 03:20:59 +000085def X86psadbw : SDNode<"X86ISD::PSADBW",
Craig Topper4c175cd2015-11-26 07:02:21 +000086 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i64>,
87 SDTCVecEltisVT<1, i8>,
88 SDTCisSameSizeAs<0,1>,
Cong Houdb6220f2015-11-24 19:51:26 +000089 SDTCisSameAs<1,2>]>>;
Igor Bregerf3ded812015-08-31 13:09:30 +000090def X86dbpsadbw : SDNode<"X86ISD::DBPSADBW",
Craig Topper4c175cd2015-11-26 07:02:21 +000091 SDTypeProfile<1, 3, [SDTCVecEltisVT<0, i16>,
92 SDTCVecEltisVT<1, i8>,
93 SDTCisSameSizeAs<0,1>,
Igor Bregerf3ded812015-08-31 13:09:30 +000094 SDTCisSameAs<1,2>, SDTCisInt<3>]>>;
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +000095def X86andnp : SDNode<"X86ISD::ANDNP",
Bruno Cardoso Lopes9613b642011-07-13 21:36:51 +000096 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000097 SDTCisSameAs<0,2>]>>;
Craig Topper81390be2011-11-19 07:33:10 +000098def X86psign : SDNode<"X86ISD::PSIGN",
Craig Topperde6b73b2011-11-19 07:07:26 +000099 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +0000100 SDTCisSameAs<0,2>]>>;
David Greene03264ef2010-07-12 23:41:28 +0000101def X86pextrb : SDNode<"X86ISD::PEXTRB",
Craig Toppera3ac7382015-11-26 07:58:20 +0000102 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisVT<1, v16i8>,
103 SDTCisPtrTy<2>]>>;
David Greene03264ef2010-07-12 23:41:28 +0000104def X86pextrw : SDNode<"X86ISD::PEXTRW",
Craig Toppera3ac7382015-11-26 07:58:20 +0000105 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisVT<1, v8i16>,
106 SDTCisPtrTy<2>]>>;
David Greene03264ef2010-07-12 23:41:28 +0000107def X86pinsrb : SDNode<"X86ISD::PINSRB",
108 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
109 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
110def X86pinsrw : SDNode<"X86ISD::PINSRW",
111 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
112 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000113def X86insertps : SDNode<"X86ISD::INSERTPS",
David Greene03264ef2010-07-12 23:41:28 +0000114 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
Chandler Carruth373b2b12014-09-06 10:00:01 +0000115 SDTCisVT<2, v4f32>, SDTCisVT<3, i8>]>>;
David Greene03264ef2010-07-12 23:41:28 +0000116def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
117 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
Elena Demikhovsky8d7e56c2012-04-22 09:39:03 +0000118
David Greene03264ef2010-07-12 23:41:28 +0000119def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
Chris Lattner54e53292010-09-22 00:34:38 +0000120 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
Michael Liao34107b92012-08-14 21:24:47 +0000121
Michael Liao1be96bb2012-10-23 17:34:00 +0000122def X86vzext : SDNode<"X86ISD::VZEXT",
123 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000124 SDTCisInt<0>, SDTCisInt<1>,
125 SDTCisOpSmallerThanOp<1, 0>]>>;
Michael Liao1be96bb2012-10-23 17:34:00 +0000126
127def X86vsext : SDNode<"X86ISD::VSEXT",
128 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000129 SDTCisInt<0>, SDTCisInt<1>,
130 SDTCisOpSmallerThanOp<1, 0>]>>;
Michael Liao1be96bb2012-10-23 17:34:00 +0000131
Igor Breger074a64e2015-07-24 17:24:15 +0000132def SDTVtrunc : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
133 SDTCisInt<0>, SDTCisInt<1>,
134 SDTCisOpSmallerThanOp<0, 1>]>;
135
136def X86vtrunc : SDNode<"X86ISD::VTRUNC", SDTVtrunc>;
137def X86vtruncs : SDNode<"X86ISD::VTRUNCS", SDTVtrunc>;
138def X86vtruncus : SDNode<"X86ISD::VTRUNCUS", SDTVtrunc>;
139
Elena Demikhovskyc5f67262013-12-17 08:33:15 +0000140def X86trunc : SDNode<"X86ISD::TRUNC",
Craig Topperaefaab62014-01-26 04:59:39 +0000141 SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisInt<1>,
142 SDTCisOpSmallerThanOp<0, 1>]>>;
Michael Liao34107b92012-08-14 21:24:47 +0000143def X86vfpext : SDNode<"X86ISD::VFPEXT",
144 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000145 SDTCisFP<0>, SDTCisFP<1>,
146 SDTCisOpSmallerThanOp<1, 0>]>>;
Michael Liaoe999b862012-10-10 16:53:28 +0000147def X86vfpround: SDNode<"X86ISD::VFPROUND",
148 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000149 SDTCisFP<0>, SDTCisFP<1>,
150 SDTCisOpSmallerThanOp<0, 1>]>>;
Michael Liao34107b92012-08-14 21:24:47 +0000151
Asaf Badouh2744d212015-09-20 14:31:19 +0000152def X86fround: SDNode<"X86ISD::VFPROUND",
153 SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
154 SDTCVecEltisVT<0, f32>,
155 SDTCVecEltisVT<1, f64>,
156 SDTCVecEltisVT<2, f64>,
157 SDTCisOpSmallerThanOp<0, 1>]>>;
158def X86froundRnd: SDNode<"X86ISD::VFPROUND",
159 SDTypeProfile<1, 3, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
160 SDTCVecEltisVT<0, f32>,
161 SDTCVecEltisVT<1, f64>,
162 SDTCVecEltisVT<2, f64>,
163 SDTCisOpSmallerThanOp<0, 1>,
164 SDTCisInt<3>]>>;
165
166def X86fpext : SDNode<"X86ISD::VFPEXT",
167 SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
168 SDTCVecEltisVT<0, f64>,
169 SDTCVecEltisVT<1, f32>,
170 SDTCVecEltisVT<2, f32>,
171 SDTCisOpSmallerThanOp<1, 0>]>>;
172
173def X86fpextRnd : SDNode<"X86ISD::VFPEXT",
174 SDTypeProfile<1, 3, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
175 SDTCVecEltisVT<0, f64>,
176 SDTCVecEltisVT<1, f32>,
177 SDTCVecEltisVT<2, f32>,
178 SDTCisOpSmallerThanOp<1, 0>,
179 SDTCisInt<3>]>>;
180
Craig Topper09462642012-01-22 19:15:14 +0000181def X86vshldq : SDNode<"X86ISD::VSHLDQ", SDTIntShiftOp>;
182def X86vshrdq : SDNode<"X86ISD::VSRLDQ", SDTIntShiftOp>;
Craig Topper0b7ad762012-01-22 23:36:02 +0000183def X86cmpp : SDNode<"X86ISD::CMPP", SDTX86VFCMP>;
Craig Topperbd4884372012-01-22 22:42:16 +0000184def X86pcmpeq : SDNode<"X86ISD::PCMPEQ", SDTIntBinOp, [SDNPCommutative]>;
185def X86pcmpgt : SDNode<"X86ISD::PCMPGT", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +0000186
Elena Demikhovsky60b1f282013-08-13 13:24:07 +0000187def X86IntCmpMask : SDTypeProfile<1, 2,
188 [SDTCisVec<0>, SDTCisSameAs<1, 2>, SDTCisInt<1>]>;
189def X86pcmpeqm : SDNode<"X86ISD::PCMPEQM", X86IntCmpMask, [SDNPCommutative]>;
190def X86pcmpgtm : SDNode<"X86ISD::PCMPGTM", X86IntCmpMask>;
191
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000192def X86CmpMaskCC :
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000193 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCVecEltisVT<0, i1>,
194 SDTCisVec<1>, SDTCisSameAs<2, 1>,
195 SDTCisSameNumEltsAs<0, 1>, SDTCisVT<3, i8>]>;
196def X86CmpMaskCCRound :
197 SDTypeProfile<1, 4, [SDTCisVec<0>,SDTCVecEltisVT<0, i1>,
198 SDTCisVec<1>, SDTCisSameAs<2, 1>,
199 SDTCisSameNumEltsAs<0, 1>, SDTCisVT<3, i8>,
200 SDTCisInt<4>]>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000201def X86CmpMaskCCScalar :
202 SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, i8>]>;
203
Igor Bregerb7e1f9d2015-09-20 15:15:10 +0000204def X86CmpMaskCCScalarRound :
205 SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, i8>,
206 SDTCisInt<4>]>;
207
208def X86cmpm : SDNode<"X86ISD::CMPM", X86CmpMaskCC>;
209def X86cmpmRnd : SDNode<"X86ISD::CMPM_RND", X86CmpMaskCCRound>;
210def X86cmpmu : SDNode<"X86ISD::CMPMU", X86CmpMaskCC>;
211def X86cmpms : SDNode<"X86ISD::FSETCC", X86CmpMaskCCScalar>;
212def X86cmpmsRnd : SDNode<"X86ISD::FSETCC", X86CmpMaskCCScalarRound>;
Elena Demikhovsky60b1f282013-08-13 13:24:07 +0000213
Craig Topper09462642012-01-22 19:15:14 +0000214def X86vshl : SDNode<"X86ISD::VSHL",
215 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
216 SDTCisVec<2>]>>;
217def X86vsrl : SDNode<"X86ISD::VSRL",
218 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
219 SDTCisVec<2>]>>;
220def X86vsra : SDNode<"X86ISD::VSRA",
221 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
222 SDTCisVec<2>]>>;
223
224def X86vshli : SDNode<"X86ISD::VSHLI", SDTIntShiftOp>;
225def X86vsrli : SDNode<"X86ISD::VSRLI", SDTIntShiftOp>;
226def X86vsrai : SDNode<"X86ISD::VSRAI", SDTIntShiftOp>;
227
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +0000228def X86vrotli : SDNode<"X86ISD::VROTLI", SDTIntShiftOp>;
229
Simon Pilgrim86c5e852015-10-17 19:04:24 +0000230def X86vprot : SDNode<"X86ISD::VPROT",
231 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000232 SDTCisSameAs<0,2>]>>;
Simon Pilgrim86c5e852015-10-17 19:04:24 +0000233def X86vproti : SDNode<"X86ISD::VPROTI",
234 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000235 SDTCisVT<2, i8>]>>;
Simon Pilgrim86c5e852015-10-17 19:04:24 +0000236
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000237def X86vpshl : SDNode<"X86ISD::VPSHL",
238 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000239 SDTCisSameAs<0,2>]>>;
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000240def X86vpsha : SDNode<"X86ISD::VPSHA",
241 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000242 SDTCisSameAs<0,2>]>>;
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000243
Simon Pilgrim52d47e52015-10-11 14:15:17 +0000244def X86vpcom : SDNode<"X86ISD::VPCOM",
245 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000246 SDTCisSameAs<0,2>,
247 SDTCisVT<3, i8>]>>;
Simon Pilgrim52d47e52015-10-11 14:15:17 +0000248def X86vpcomu : SDNode<"X86ISD::VPCOMU",
249 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000250 SDTCisSameAs<0,2>,
251 SDTCisVT<3, i8>]>>;
Simon Pilgrim52d47e52015-10-11 14:15:17 +0000252
David Greene03264ef2010-07-12 23:41:28 +0000253def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000254 SDTCisVec<1>,
255 SDTCisSameAs<2, 1>]>;
Elena Demikhovsky52266382015-05-04 12:35:55 +0000256def X86addus : SDNode<"X86ISD::ADDUS", SDTIntBinOp>;
Benjamin Kramerb16ccde2012-12-15 16:47:44 +0000257def X86subus : SDNode<"X86ISD::SUBUS", SDTIntBinOp>;
Elena Demikhovsky52266382015-05-04 12:35:55 +0000258def X86adds : SDNode<"X86ISD::ADDS", SDTIntBinOp>;
259def X86subs : SDNode<"X86ISD::SUBS", SDTIntBinOp>;
Asaf Badouhc6f3c822015-07-06 14:03:40 +0000260def X86mulhrs : SDNode<"X86ISD::MULHRS" , SDTIntBinOp>;
Asaf Badouh81f03c32015-06-18 12:30:53 +0000261def X86avg : SDNode<"X86ISD::AVG" , SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +0000262def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000263def X86testp : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
Elena Demikhovsky40864b62013-08-05 08:52:21 +0000264def X86kortest : SDNode<"X86ISD::KORTEST", SDTX86CmpPTest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +0000265def X86ktest : SDNode<"X86ISD::KTEST", SDTX86CmpPTest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000266def X86testm : SDNode<"X86ISD::TESTM", SDTypeProfile<1, 2, [SDTCisVec<0>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000267 SDTCisVec<1>, SDTCisSameAs<2, 1>,
268 SDTCVecEltisVT<0, i1>,
269 SDTCisSameNumEltsAs<0, 1>]>>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000270def X86testnm : SDNode<"X86ISD::TESTNM", SDTypeProfile<1, 2, [SDTCisVec<0>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000271 SDTCisVec<1>, SDTCisSameAs<2, 1>,
272 SDTCVecEltisVT<0, i1>,
273 SDTCisSameNumEltsAs<0, 1>]>>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000274def X86select : SDNode<"X86ISD::SELECT" , SDTSelect>;
David Greene03264ef2010-07-12 23:41:28 +0000275
Craig Topper1d471e32012-02-05 03:14:49 +0000276def X86pmuludq : SDNode<"X86ISD::PMULUDQ",
Craig Toppera3ac7382015-11-26 07:58:20 +0000277 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i64>,
278 SDTCVecEltisVT<1, i32>,
279 SDTCisSameSizeAs<0,1>,
280 SDTCisSameAs<1,2>]>>;
Benjamin Kramer6d2dff62014-04-26 14:12:19 +0000281def X86pmuldq : SDNode<"X86ISD::PMULDQ",
Craig Toppera3ac7382015-11-26 07:58:20 +0000282 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i64>,
283 SDTCVecEltisVT<1, i32>,
284 SDTCisSameSizeAs<0,1>,
285 SDTCisSameAs<1,2>]>>;
Craig Topper1d471e32012-02-05 03:14:49 +0000286
Simon Pilgrimd85cae32015-07-06 20:46:41 +0000287def X86extrqi : SDNode<"X86ISD::EXTRQI",
288 SDTypeProfile<1, 3, [SDTCisVT<0, v2i64>, SDTCisSameAs<0,1>,
289 SDTCisVT<2, i8>, SDTCisVT<3, i8>]>>;
290def X86insertqi : SDNode<"X86ISD::INSERTQI",
291 SDTypeProfile<1, 4, [SDTCisVT<0, v2i64>, SDTCisSameAs<0,1>,
292 SDTCisSameAs<1,2>, SDTCisVT<3, i8>,
293 SDTCisVT<4, i8>]>>;
294
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000295// Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get
296// translated into one of the target nodes below during lowering.
297// Note: this is a work in progress...
298def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>;
299def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
300 SDTCisSameAs<0,2>]>;
301
Chandler Carruth6d5916a2014-09-23 10:08:29 +0000302def SDTShuff2OpM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000303 SDTCisSameSizeAs<0,2>,
304 SDTCisSameNumEltsAs<0,2>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000305def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000306 SDTCisSameAs<0,1>, SDTCisVT<2, i8>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000307def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000308 SDTCisSameAs<0,2>, SDTCisVT<3, i8>]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +0000309def SDTFPBinOpImmRound: SDTypeProfile<1, 4, [SDTCisVec<0>, SDTCisSameAs<0,1>,
310 SDTCisSameAs<0,2>, SDTCisInt<3>, SDTCisInt<4>]>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +0000311def SDTFPUnaryOpImmRound: SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
312 SDTCisInt<2>, SDTCisInt<3>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000313
Elena Demikhovsky45c54ad2013-08-07 12:34:55 +0000314def SDTVBroadcast : SDTypeProfile<1, 1, [SDTCisVec<0>]>;
Asaf Badouh0d957b82015-11-18 09:42:45 +0000315def SDTVBroadcastm : SDTypeProfile<1, 1, [SDTCisVec<0>,
316 SDTCisInt<0>, SDTCisInt<1>]>;
Elena Demikhovsky45c54ad2013-08-07 12:34:55 +0000317
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000318def SDTBlend : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Chandler Carruth373b2b12014-09-06 10:00:01 +0000319 SDTCisSameAs<1,2>, SDTCisVT<3, i8>]>;
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000320
Igor Bregerb4bb1902015-10-15 12:33:24 +0000321def SDTTernlog : SDTypeProfile<1, 4, [SDTCisVec<0>, SDTCisSameAs<0,1>,
322 SDTCisSameAs<0,2>, SDTCisSameAs<0,3>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000323 SDTCisVT<4, i8>]>;
Igor Bregerb4bb1902015-10-15 12:33:24 +0000324
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000325def SDTFPBinOpRound : SDTypeProfile<1, 3, [ // fadd_round, fmul_round, etc.
326 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisFP<0>, SDTCisInt<3>]>;
327
Asaf Badouh402ebb32015-06-03 13:41:48 +0000328def SDTFPUnaryOpRound : SDTypeProfile<1, 2, [ // fsqrt_round, fgetexp_round, etc.
329 SDTCisSameAs<0, 1>, SDTCisFP<0>, SDTCisInt<2>]>;
330
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000331def SDTFma : SDTypeProfile<1, 3, [SDTCisSameAs<0,1>,
332 SDTCisSameAs<1,2>, SDTCisSameAs<1,3>]>;
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +0000333def SDTFmaRound : SDTypeProfile<1, 4, [SDTCisSameAs<0,1>,
334 SDTCisSameAs<1,2>, SDTCisSameAs<1,3>, SDTCisInt<4>]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000335def STDFp1SrcRm : SDTypeProfile<1, 2, [SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000336 SDTCisVec<0>, SDTCisVT<2, i32>]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000337def STDFp2SrcRm : SDTypeProfile<1, 3, [SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000338 SDTCisVec<0>, SDTCisVT<3, i32>]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000339def STDFp3SrcRm : SDTypeProfile<1, 4, [SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000340 SDTCisVec<0>, SDTCisVT<3, i32>, SDTCisVT<4, i32>]>;
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000341
Craig Topper8fb09f02013-01-28 06:48:25 +0000342def X86PAlignr : SDNode<"X86ISD::PALIGNR", SDTShuff3OpI>;
Adam Nemet2f10cc62014-08-05 17:22:55 +0000343def X86VAlign : SDNode<"X86ISD::VALIGN", SDTShuff3OpI>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +0000344
345def X86Abs : SDNode<"X86ISD::ABS", SDTIntUnaryOp>;
346def X86Conflict : SDNode<"X86ISD::CONFLICT", SDTIntUnaryOp>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000347
348def X86PShufd : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>;
349def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>;
350def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>;
351
Elena Demikhovsky9e380862015-06-03 10:56:40 +0000352def X86Shufp : SDNode<"X86ISD::SHUFP", SDTShuff3OpI>;
353def X86Shuf128 : SDNode<"X86ISD::SHUF128", SDTShuff3OpI>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000354
355def X86Movddup : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>;
356def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>;
357def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>;
358
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000359def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>;
360def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>;
361
362def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000363def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>;
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000364def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000365
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000366def X86Movlps : SDNode<"X86ISD::MOVLPS", SDTShuff2Op>;
367def X86Movlpd : SDNode<"X86ISD::MOVLPD", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000368
Craig Toppera3ac7382015-11-26 07:58:20 +0000369def SDTPack : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
370 SDTCisSameSizeAs<0,1>,
371 SDTCisSameAs<1,2>]>;
Chandler Carruth8366ceb2014-06-20 01:05:28 +0000372def X86Packss : SDNode<"X86ISD::PACKSS", SDTPack>;
373def X86Packus : SDNode<"X86ISD::PACKUS", SDTPack>;
374
Craig Topper8d4ba192011-12-06 08:21:25 +0000375def X86Unpckl : SDNode<"X86ISD::UNPCKL", SDTShuff2Op>;
376def X86Unpckh : SDNode<"X86ISD::UNPCKH", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000377
Igor Bregerf7fd5472015-07-21 07:11:28 +0000378def X86vpmaddubsw : SDNode<"X86ISD::VPMADDUBSW" , SDTPack>;
379def X86vpmaddwd : SDNode<"X86ISD::VPMADDWD" , SDTPack>;
380
Chandler Carruth6d5916a2014-09-23 10:08:29 +0000381def X86VPermilpv : SDNode<"X86ISD::VPERMILPV", SDTShuff2OpM>;
Chandler Carruthed5dfff2014-09-22 22:29:42 +0000382def X86VPermilpi : SDNode<"X86ISD::VPERMILPI", SDTShuff2OpI>;
Craig Topperecae4762015-11-29 22:53:22 +0000383def X86VPermv : SDNode<"X86ISD::VPERMV",
384 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisInt<1>,
385 SDTCisSameNumEltsAs<0,1>,
386 SDTCisSameSizeAs<0,1>,
387 SDTCisSameAs<0,2>]>>;
Chandler Carruthed5dfff2014-09-22 22:29:42 +0000388def X86VPermi : SDNode<"X86ISD::VPERMI", SDTShuff2OpI>;
Craig Topper05858f52015-11-26 20:02:01 +0000389def X86VPermt2 : SDNode<"X86ISD::VPERMV3",
390 SDTypeProfile<1, 3, [SDTCisVec<0>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +0000391 SDTCisSameAs<0,1>, SDTCisInt<2>,
392 SDTCisVec<2>, SDTCisSameNumEltsAs<0, 2>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000393 SDTCisSameSizeAs<0,2>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +0000394 SDTCisSameAs<0,3>]>, []>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +0000395
Craig Topperaad5f112015-11-30 00:13:24 +0000396def X86VPermi2X : SDNode<"X86ISD::VPERMIV3",
397 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisInt<1>,
398 SDTCisVec<1>, SDTCisSameNumEltsAs<0, 1>,
399 SDTCisSameSizeAs<0,1>,
400 SDTCisSameAs<0,2>,
401 SDTCisSameAs<0,3>]>, []>;
402
Igor Bregerb4bb1902015-10-15 12:33:24 +0000403def X86vpternlog : SDNode<"X86ISD::VPTERNLOG", SDTTernlog>;
Bruno Cardoso Lopesb878caa2011-07-21 01:55:47 +0000404
Craig Topper0a672ea2011-11-30 07:47:51 +0000405def X86VPerm2x128 : SDNode<"X86ISD::VPERM2X128", SDTShuff3OpI>;
Bruno Cardoso Lopesf15dfe52011-08-12 21:48:26 +0000406
Igor Breger1e58e8a2015-09-02 11:18:55 +0000407def X86VFixupimm : SDNode<"X86ISD::VFIXUPIMM", SDTFPBinOpImmRound>;
408def X86VRange : SDNode<"X86ISD::VRANGE", SDTFPBinOpImmRound>;
409def X86VReduce : SDNode<"X86ISD::VREDUCE", SDTFPUnaryOpImmRound>;
410def X86VRndScale : SDNode<"X86ISD::VRNDSCALE", SDTFPUnaryOpImmRound>;
411def X86VGetMant : SDNode<"X86ISD::VGETMANT", SDTFPUnaryOpImmRound>;
Craig Topper9d1deb42015-11-26 18:31:19 +0000412def X86Vfpclass : SDNode<"X86ISD::VFPCLASS",
Asaf Badouh572bbce2015-09-20 08:46:07 +0000413 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCVecEltisVT<0, i1>,
Craig Topper00096562015-11-26 19:41:34 +0000414 SDTCisVec<1>, SDTCisFP<1>,
415 SDTCisSameNumEltsAs<0,1>,
416 SDTCisVT<2, i32>]>, []>;
417def X86Vfpclasss : SDNode<"X86ISD::VFPCLASSS",
418 SDTypeProfile<1, 2, [SDTCisVT<0, i1>,
419 SDTCisFP<1>, SDTCisVT<2, i32>]>,[]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +0000420
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000421def X86SubVBroadcast : SDNode<"X86ISD::SUBV_BROADCAST",
422 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
423 SDTCisSubVecOfVec<1, 0>]>, []>;
Igor Bregerfa798a92015-11-02 07:39:36 +0000424// SDTCisSubVecOfVec restriction cannot be applied for 128 bit version of VBROADCASTI32x2.
425def X86SubV32x2Broadcast : SDNode<"X86ISD::SUBV_BROADCAST",
Craig Topper9d1deb42015-11-26 18:31:19 +0000426 SDTypeProfile<1, 1, [SDTCisVec<0>,
427 SDTCisSameAs<0,1>]>, []>;
Igor Bregerfa798a92015-11-02 07:39:36 +0000428
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000429def X86VBroadcast : SDNode<"X86ISD::VBROADCAST", SDTVBroadcast>;
Asaf Badouh0d957b82015-11-18 09:42:45 +0000430def X86VBroadcastm : SDNode<"X86ISD::VBROADCASTM", SDTVBroadcastm>;
Elena Demikhovsky89529742013-09-12 08:55:00 +0000431def X86Vinsert : SDNode<"X86ISD::VINSERT", SDTypeProfile<1, 3,
Craig Topper9d1deb42015-11-26 18:31:19 +0000432 [SDTCisSameAs<0, 1>, SDTCisEltOfVec<2, 1>,
433 SDTCisPtrTy<3>]>, []>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +0000434def X86Vextract : SDNode<"X86ISD::VEXTRACT", SDTypeProfile<1, 2,
Craig Topper9d1deb42015-11-26 18:31:19 +0000435 [SDTCisEltOfVec<0, 1>, SDTCisVec<1>,
436 SDTCisPtrTy<2>]>, []>;
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000437
Elena Demikhovskycd3c1c42012-12-05 09:24:57 +0000438def X86Blendi : SDNode<"X86ISD::BLENDI", SDTBlend>;
Chandler Carruth204ad4c2014-09-15 20:09:47 +0000439
440def X86Addsub : SDNode<"X86ISD::ADDSUB", SDTFPBinOp>;
441
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000442def X86faddRnd : SDNode<"X86ISD::FADD_RND", SDTFPBinOpRound>;
443def X86fsubRnd : SDNode<"X86ISD::FSUB_RND", SDTFPBinOpRound>;
444def X86fmulRnd : SDNode<"X86ISD::FMUL_RND", SDTFPBinOpRound>;
445def X86fdivRnd : SDNode<"X86ISD::FDIV_RND", SDTFPBinOpRound>;
Igor Breger4c4cd782015-09-20 09:13:41 +0000446def X86fmaxRnd : SDNode<"X86ISD::FMAX_RND", SDTFPBinOpRound>;
447def X86scalef : SDNode<"X86ISD::SCALEF", SDTFPBinOpRound>;
448def X86fminRnd : SDNode<"X86ISD::FMIN_RND", SDTFPBinOpRound>;
449def X86fsqrtRnd : SDNode<"X86ISD::FSQRT_RND", SDTFPUnaryOpRound>;
450def X86fsqrtRnds : SDNode<"X86ISD::FSQRT_RND", STDFp2SrcRm>;
Igor Breger8352a0d2015-07-28 06:53:28 +0000451def X86fgetexpRnd : SDNode<"X86ISD::FGETEXP_RND", SDTFPUnaryOpRound>;
452def X86fgetexpRnds : SDNode<"X86ISD::FGETEXP_RND", STDFp2SrcRm>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000453
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000454def X86Fmadd : SDNode<"X86ISD::FMADD", SDTFma>;
455def X86Fnmadd : SDNode<"X86ISD::FNMADD", SDTFma>;
456def X86Fmsub : SDNode<"X86ISD::FMSUB", SDTFma>;
457def X86Fnmsub : SDNode<"X86ISD::FNMSUB", SDTFma>;
Craig Toppera999c662012-08-29 07:18:25 +0000458def X86Fmaddsub : SDNode<"X86ISD::FMADDSUB", SDTFma>;
459def X86Fmsubadd : SDNode<"X86ISD::FMSUBADD", SDTFma>;
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000460
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +0000461def X86FmaddRnd : SDNode<"X86ISD::FMADD_RND", SDTFmaRound>;
462def X86FnmaddRnd : SDNode<"X86ISD::FNMADD_RND", SDTFmaRound>;
463def X86FmsubRnd : SDNode<"X86ISD::FMSUB_RND", SDTFmaRound>;
464def X86FnmsubRnd : SDNode<"X86ISD::FNMSUB_RND", SDTFmaRound>;
465def X86FmaddsubRnd : SDNode<"X86ISD::FMADDSUB_RND", SDTFmaRound>;
466def X86FmsubaddRnd : SDNode<"X86ISD::FMSUBADD_RND", SDTFmaRound>;
467
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000468def X86rsqrt28 : SDNode<"X86ISD::RSQRT28", STDFp1SrcRm>;
469def X86rcp28 : SDNode<"X86ISD::RCP28", STDFp1SrcRm>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000470def X86exp2 : SDNode<"X86ISD::EXP2", STDFp1SrcRm>;
471
Igor Breger1e58e8a2015-09-02 11:18:55 +0000472def X86rsqrt28s : SDNode<"X86ISD::RSQRT28", STDFp2SrcRm>;
473def X86rcp28s : SDNode<"X86ISD::RCP28", STDFp2SrcRm>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +0000474def X86RndScales : SDNode<"X86ISD::VRNDSCALE", STDFp3SrcRm>;
Igor Breger1e58e8a2015-09-02 11:18:55 +0000475def X86Reduces : SDNode<"X86ISD::VREDUCE", STDFp3SrcRm>;
476def X86GetMants : SDNode<"X86ISD::VGETMANT", STDFp3SrcRm>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000477
Craig Topperab47fe42012-08-06 06:22:36 +0000478def SDT_PCMPISTRI : SDTypeProfile<2, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
479 SDTCisVT<2, v16i8>, SDTCisVT<3, v16i8>,
480 SDTCisVT<4, i8>]>;
481def SDT_PCMPESTRI : SDTypeProfile<2, 5, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
482 SDTCisVT<2, v16i8>, SDTCisVT<3, i32>,
483 SDTCisVT<4, v16i8>, SDTCisVT<5, i32>,
484 SDTCisVT<6, i8>]>;
485
486def X86pcmpistri : SDNode<"X86ISD::PCMPISTRI", SDT_PCMPISTRI>;
487def X86pcmpestri : SDNode<"X86ISD::PCMPESTRI", SDT_PCMPESTRI>;
488
Elena Demikhovskyba5ab322015-06-22 11:16:30 +0000489def X86compress: SDNode<"X86ISD::COMPRESS", SDTypeProfile<1, 1,
490 [SDTCisSameAs<0, 1>, SDTCisVec<1>]>, []>;
491def X86expand : SDNode<"X86ISD::EXPAND", SDTypeProfile<1, 1,
492 [SDTCisSameAs<0, 1>, SDTCisVec<1>]>, []>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +0000493
Igor Bregerabe4a792015-06-14 12:44:55 +0000494def SDTintToFPRound: SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisFP<0>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000495 SDTCisSameAs<0,1>, SDTCisInt<2>,
496 SDTCisVT<3, i32>]>;
Igor Bregerabe4a792015-06-14 12:44:55 +0000497
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000498def SDTDoubleToInt: SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
499 SDTCisInt<0>, SDTCVecEltisVT<1, f64>]>;
500def SDTFloatToInt: SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
501 SDTCisInt<0>, SDTCVecEltisVT<1, f32>]>;
502
503def SDTDoubleToIntRnd: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
504 SDTCisInt<0>, SDTCVecEltisVT<1, f64>]>;
Asaf Badouh2744d212015-09-20 14:31:19 +0000505def SDTSDoubleToIntRnd: SDTypeProfile<1, 2, [SDTCisInt<0>,SDTCisFP<1>,
506 SDTCVecEltisVT<1, f64>, SDTCisInt<2>]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000507def SDTFloatToIntRnd: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
508 SDTCisInt<0>, SDTCVecEltisVT<1, f32>]>;
Asaf Badouh2744d212015-09-20 14:31:19 +0000509def SDTSFloatToIntRnd: SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisFP<1>,
510 SDTCVecEltisVT<1, f32>, SDTCisInt<2>]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000511def SDTVintToFPRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
512 SDTCisFP<0>, SDTCVecEltisVT<1, i32>,
513 SDTCisInt<2>]>;
514def SDTVlongToFPRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
515 SDTCisFP<0>, SDTCVecEltisVT<1, i64>,
516 SDTCisInt<2>]>;
517
518def SDTVFPToIntRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
519 SDTCisFP<1>, SDTCVecEltisVT<0, i32>,
520 SDTCisInt<2>]>;
521def SDTVFPToLongRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
522 SDTCisFP<1>, SDTCVecEltisVT<0, i64>,
523 SDTCisInt<2>]>;
524
525// Scalar
526def X86SintToFpRnd : SDNode<"X86ISD::SINT_TO_FP_RND", SDTintToFPRound>;
527def X86UintToFpRnd : SDNode<"X86ISD::UINT_TO_FP_RND", SDTintToFPRound>;
528
Asaf Badouh2744d212015-09-20 14:31:19 +0000529def X86cvttss2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTSFloatToIntRnd>;
530def X86cvttss2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTSFloatToIntRnd>;
531def X86cvttsd2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTSDoubleToIntRnd>;
532def X86cvttsd2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTSDoubleToIntRnd>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000533// Vector with rounding mode
534
535// cvtt fp-to-int staff
536def X86VFpToSintRnd : SDNode<"ISD::FP_TO_SINT", SDTVFPToIntRound>;
537def X86VFpToUintRnd : SDNode<"ISD::FP_TO_UINT", SDTVFPToIntRound>;
538def X86VFpToSlongRnd : SDNode<"ISD::FP_TO_SINT", SDTVFPToLongRound>;
539def X86VFpToUlongRnd : SDNode<"ISD::FP_TO_UINT", SDTVFPToLongRound>;
540
541def X86VSintToFpRnd : SDNode<"ISD::SINT_TO_FP", SDTVintToFPRound>;
542def X86VUintToFpRnd : SDNode<"ISD::UINT_TO_FP", SDTVintToFPRound>;
543def X86VSlongToFpRnd : SDNode<"ISD::SINT_TO_FP", SDTVlongToFPRound>;
544def X86VUlongToFpRnd : SDNode<"ISD::UINT_TO_FP", SDTVlongToFPRound>;
545
546// cvt fp-to-int staff
547def X86cvtps2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTFloatToIntRnd>;
548def X86cvtps2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTFloatToIntRnd>;
549def X86cvtpd2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTDoubleToIntRnd>;
550def X86cvtpd2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTDoubleToIntRnd>;
551
552// Vector without rounding mode
553def X86cvtps2Int : SDNode<"X86ISD::FP_TO_SINT_RND", SDTFloatToInt>;
554def X86cvtps2UInt : SDNode<"X86ISD::FP_TO_UINT_RND", SDTFloatToInt>;
555def X86cvtpd2Int : SDNode<"X86ISD::FP_TO_SINT_RND", SDTDoubleToInt>;
556def X86cvtpd2UInt : SDNode<"X86ISD::FP_TO_UINT_RND", SDTDoubleToInt>;
557
Asaf Badouh7c522452015-10-22 14:01:16 +0000558def X86cvtph2ps : SDNode<"ISD::FP16_TO_FP",
559 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
560 SDTCVecEltisVT<0, f32>,
561 SDTCVecEltisVT<1, i16>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000562 SDTCisFP<0>,
563 SDTCisVT<2, i32>]> >;
Asaf Badouh7c522452015-10-22 14:01:16 +0000564
Asaf Badouhc7cb8802015-10-27 15:37:17 +0000565def X86cvtps2ph : SDNode<"ISD::FP_TO_FP16",
566 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisVec<1>,
567 SDTCVecEltisVT<0, i16>,
568 SDTCVecEltisVT<1, f32>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000569 SDTCisFP<1>, SDTCisVT<2, i32>,
570 SDTCisVT<3, i32>]> >;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000571def X86vfpextRnd : SDNode<"X86ISD::VFPEXT",
572 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
573 SDTCisFP<0>, SDTCisFP<1>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000574 SDTCVecEltisVT<0, f64>,
575 SDTCVecEltisVT<1, f32>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000576 SDTCisOpSmallerThanOp<1, 0>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000577 SDTCisVT<2, i32>]>>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000578def X86vfproundRnd: SDNode<"X86ISD::VFPROUND",
579 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
580 SDTCisFP<0>, SDTCisFP<1>,
581 SDTCVecEltisVT<0, f32>,
582 SDTCVecEltisVT<1, f64>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000583 SDTCisOpSmallerThanOp<0, 1>,
584 SDTCisVT<2, i32>]>>;
Igor Bregerabe4a792015-06-14 12:44:55 +0000585
Igor Breger756c2892015-12-27 13:56:16 +0000586def X86cvt2mask : SDNode<"X86ISD::CVT2MASK", SDTIntTruncOp>;
587
David Greene03264ef2010-07-12 23:41:28 +0000588//===----------------------------------------------------------------------===//
589// SSE Complex Patterns
590//===----------------------------------------------------------------------===//
591
592// These are 'extloads' from a scalar to the low element of a vector, zeroing
593// the top elements. These are used for the SSE 'ss' and 'sd' instruction
594// forms.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000595def sse_load_f32 : ComplexPattern<v4f32, 5, "selectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000596 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
597 SDNPWantRoot]>;
Sanjay Patel85030aa2015-10-13 16:23:00 +0000598def sse_load_f64 : ComplexPattern<v2f64, 5, "selectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000599 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
600 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000601
602def ssmem : Operand<v4f32> {
603 let PrintMethod = "printf32mem";
604 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Craig Topper6269f492013-08-26 00:39:04 +0000605 let ParserMatchClass = X86Mem32AsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000606 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000607}
608def sdmem : Operand<v2f64> {
609 let PrintMethod = "printf64mem";
610 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Craig Topper6269f492013-08-26 00:39:04 +0000611 let ParserMatchClass = X86Mem64AsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000612 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000613}
614
615//===----------------------------------------------------------------------===//
616// SSE pattern fragments
617//===----------------------------------------------------------------------===//
618
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000619// 128-bit load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000620// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000621def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
622def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000623def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
624
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000625// 256-bit load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000626// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000627def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
628def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000629def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
630
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000631// 512-bit load pattern fragments
632def loadv16f32 : PatFrag<(ops node:$ptr), (v16f32 (load node:$ptr))>;
633def loadv8f64 : PatFrag<(ops node:$ptr), (v8f64 (load node:$ptr))>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +0000634def loadv64i8 : PatFrag<(ops node:$ptr), (v64i8 (load node:$ptr))>;
635def loadv32i16 : PatFrag<(ops node:$ptr), (v32i16 (load node:$ptr))>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +0000636def loadv16i32 : PatFrag<(ops node:$ptr), (v16i32 (load node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000637def loadv8i64 : PatFrag<(ops node:$ptr), (v8i64 (load node:$ptr))>;
638
639// 128-/256-/512-bit extload pattern fragments
Michael Liao400f7ef2012-09-10 18:33:51 +0000640def extloadv2f32 : PatFrag<(ops node:$ptr), (v2f64 (extloadvf32 node:$ptr))>;
641def extloadv4f32 : PatFrag<(ops node:$ptr), (v4f64 (extloadvf32 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000642def extloadv8f32 : PatFrag<(ops node:$ptr), (v8f64 (extloadvf32 node:$ptr))>;
Michael Liao400f7ef2012-09-10 18:33:51 +0000643
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000644// These are needed to match a scalar load that is used in a vector-only
645// math instruction such as the FP logical ops: andps, andnps, orps, xorps.
646// The memory operand is required to be a 128-bit load, so it must be converted
647// from a vector to a scalar.
648def loadf32_128 : PatFrag<(ops node:$ptr),
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000649 (f32 (extractelt (loadv4f32 node:$ptr), (iPTR 0)))>;
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000650def loadf64_128 : PatFrag<(ops node:$ptr),
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000651 (f64 (extractelt (loadv2f64 node:$ptr), (iPTR 0)))>;
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000652
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000653// Like 'store', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000654def alignedstore : PatFrag<(ops node:$val, node:$ptr),
655 (store node:$val, node:$ptr), [{
656 return cast<StoreSDNode>(N)->getAlignment() >= 16;
657}]>;
658
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000659// Like 'store', but always requires 256-bit vector alignment.
660def alignedstore256 : PatFrag<(ops node:$val, node:$ptr),
661 (store node:$val, node:$ptr), [{
662 return cast<StoreSDNode>(N)->getAlignment() >= 32;
663}]>;
664
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000665// Like 'store', but always requires 512-bit vector alignment.
666def alignedstore512 : PatFrag<(ops node:$val, node:$ptr),
667 (store node:$val, node:$ptr), [{
668 return cast<StoreSDNode>(N)->getAlignment() >= 64;
669}]>;
670
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000671// Like 'load', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000672def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
673 return cast<LoadSDNode>(N)->getAlignment() >= 16;
674}]>;
675
Chad Rosiera281afc2012-03-09 02:00:48 +0000676// Like 'X86vzload', but always requires 128-bit vector alignment.
677def alignedX86vzload : PatFrag<(ops node:$ptr), (X86vzload node:$ptr), [{
678 return cast<MemSDNode>(N)->getAlignment() >= 16;
679}]>;
680
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000681// Like 'load', but always requires 256-bit vector alignment.
682def alignedload256 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
683 return cast<LoadSDNode>(N)->getAlignment() >= 32;
684}]>;
685
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000686// Like 'load', but always requires 512-bit vector alignment.
687def alignedload512 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
688 return cast<LoadSDNode>(N)->getAlignment() >= 64;
689}]>;
690
David Greene03264ef2010-07-12 23:41:28 +0000691def alignedloadfsf32 : PatFrag<(ops node:$ptr),
692 (f32 (alignedload node:$ptr))>;
693def alignedloadfsf64 : PatFrag<(ops node:$ptr),
694 (f64 (alignedload node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000695
696// 128-bit aligned load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000697// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000698def alignedloadv4f32 : PatFrag<(ops node:$ptr),
699 (v4f32 (alignedload node:$ptr))>;
700def alignedloadv2f64 : PatFrag<(ops node:$ptr),
701 (v2f64 (alignedload node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000702def alignedloadv2i64 : PatFrag<(ops node:$ptr),
703 (v2i64 (alignedload node:$ptr))>;
704
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000705// 256-bit aligned load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000706// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000707def alignedloadv8f32 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000708 (v8f32 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000709def alignedloadv4f64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000710 (v4f64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000711def alignedloadv4i64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000712 (v4i64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000713
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000714// 512-bit aligned load pattern fragments
715def alignedloadv16f32 : PatFrag<(ops node:$ptr),
716 (v16f32 (alignedload512 node:$ptr))>;
Elena Demikhovsky3ce8dbb2013-08-18 13:08:57 +0000717def alignedloadv16i32 : PatFrag<(ops node:$ptr),
718 (v16i32 (alignedload512 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000719def alignedloadv8f64 : PatFrag<(ops node:$ptr),
720 (v8f64 (alignedload512 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000721def alignedloadv8i64 : PatFrag<(ops node:$ptr),
722 (v8i64 (alignedload512 node:$ptr))>;
723
David Greene03264ef2010-07-12 23:41:28 +0000724// Like 'load', but uses special alignment checks suitable for use in
725// memory operands in most SSE instructions, which are required to
726// be naturally aligned on some targets but not on others. If the subtarget
727// allows unaligned accesses, match any load, though this may require
728// setting a feature bit in the processor (on startup, for example).
729// Opteron 10h and later implement such a feature.
730def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Sanjay Patelffd039b2015-02-03 17:13:04 +0000731 return Subtarget->hasSSEUnalignedMem()
David Greene03264ef2010-07-12 23:41:28 +0000732 || cast<LoadSDNode>(N)->getAlignment() >= 16;
733}]>;
734
735def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
736def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000737
738// 128-bit memop pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000739// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000740def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
741def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000742def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000743
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000744// These are needed to match a scalar memop that is used in a vector-only
745// math instruction such as the FP logical ops: andps, andnps, orps, xorps.
746// The memory operand is required to be a 128-bit load, so it must be converted
747// from a vector to a scalar.
748def memopfsf32_128 : PatFrag<(ops node:$ptr),
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000749 (f32 (extractelt (memopv4f32 node:$ptr), (iPTR 0)))>;
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000750def memopfsf64_128 : PatFrag<(ops node:$ptr),
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000751 (f64 (extractelt (memopv2f64 node:$ptr), (iPTR 0)))>;
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000752
753
David Greene03264ef2010-07-12 23:41:28 +0000754// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
755// 16-byte boundary.
756// FIXME: 8 byte alignment for mmx reads is not required
757def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
758 return cast<LoadSDNode>(N)->getAlignment() >= 8;
759}]>;
760
Dale Johannesendd224d22010-09-30 23:57:10 +0000761def memopmmx : PatFrag<(ops node:$ptr), (x86mmx (memop64 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000762
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +0000763def mgatherv4i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
764 (masked_gather node:$src1, node:$src2, node:$src3) , [{
765 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
766 return (Mgt->getIndex().getValueType() == MVT::v4i32 ||
767 Mgt->getBasePtr().getValueType() == MVT::v4i32);
768 return false;
769}]>;
770
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000771def mgatherv8i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
772 (masked_gather node:$src1, node:$src2, node:$src3) , [{
773 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
774 return (Mgt->getIndex().getValueType() == MVT::v8i32 ||
775 Mgt->getBasePtr().getValueType() == MVT::v8i32);
776 return false;
777}]>;
778
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +0000779def mgatherv2i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
780 (masked_gather node:$src1, node:$src2, node:$src3) , [{
781 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
782 return (Mgt->getIndex().getValueType() == MVT::v2i64 ||
783 Mgt->getBasePtr().getValueType() == MVT::v2i64);
784 return false;
785}]>;
786def mgatherv4i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
787 (masked_gather node:$src1, node:$src2, node:$src3) , [{
788 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
789 return (Mgt->getIndex().getValueType() == MVT::v4i64 ||
790 Mgt->getBasePtr().getValueType() == MVT::v4i64);
791 return false;
792}]>;
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000793def mgatherv8i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
794 (masked_gather node:$src1, node:$src2, node:$src3) , [{
795 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
796 return (Mgt->getIndex().getValueType() == MVT::v8i64 ||
797 Mgt->getBasePtr().getValueType() == MVT::v8i64);
798 return false;
799}]>;
800def mgatherv16i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
801 (masked_gather node:$src1, node:$src2, node:$src3) , [{
802 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
803 return (Mgt->getIndex().getValueType() == MVT::v16i32 ||
804 Mgt->getBasePtr().getValueType() == MVT::v16i32);
805 return false;
806}]>;
807
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +0000808def mscatterv2i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
809 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
810 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
811 return (Sc->getIndex().getValueType() == MVT::v2i64 ||
812 Sc->getBasePtr().getValueType() == MVT::v2i64);
813 return false;
814}]>;
815
816def mscatterv4i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
817 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
818 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
819 return (Sc->getIndex().getValueType() == MVT::v4i32 ||
820 Sc->getBasePtr().getValueType() == MVT::v4i32);
821 return false;
822}]>;
823
824def mscatterv4i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
825 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
826 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
827 return (Sc->getIndex().getValueType() == MVT::v4i64 ||
828 Sc->getBasePtr().getValueType() == MVT::v4i64);
829 return false;
830}]>;
831
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000832def mscatterv8i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
833 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
834 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
835 return (Sc->getIndex().getValueType() == MVT::v8i32 ||
836 Sc->getBasePtr().getValueType() == MVT::v8i32);
837 return false;
838}]>;
839
840def mscatterv8i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
841 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
842 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
843 return (Sc->getIndex().getValueType() == MVT::v8i64 ||
844 Sc->getBasePtr().getValueType() == MVT::v8i64);
845 return false;
846}]>;
847def mscatterv16i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
848 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
849 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
850 return (Sc->getIndex().getValueType() == MVT::v16i32 ||
851 Sc->getBasePtr().getValueType() == MVT::v16i32);
852 return false;
853}]>;
854
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000855// 128-bit bitconvert pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000856def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
857def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
858def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
859def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
860def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
861def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
862
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000863// 256-bit bitconvert pattern fragments
Craig Topper682b8502011-11-02 04:42:13 +0000864def bc_v32i8 : PatFrag<(ops node:$in), (v32i8 (bitconvert node:$in))>;
865def bc_v16i16 : PatFrag<(ops node:$in), (v16i16 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000866def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
Bruno Cardoso Lopes1021b4a2011-07-13 01:15:33 +0000867def bc_v4i64 : PatFrag<(ops node:$in), (v4i64 (bitconvert node:$in))>;
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +0000868def bc_v8f32 : PatFrag<(ops node:$in), (v8f32 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000869
Craig Topper8c929622013-08-16 06:07:34 +0000870// 512-bit bitconvert pattern fragments
871def bc_v16i32 : PatFrag<(ops node:$in), (v16i32 (bitconvert node:$in))>;
872def bc_v8i64 : PatFrag<(ops node:$in), (v8i64 (bitconvert node:$in))>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000873def bc_v8f64 : PatFrag<(ops node:$in), (v8f64 (bitconvert node:$in))>;
874def bc_v16f32 : PatFrag<(ops node:$in), (v16f32 (bitconvert node:$in))>;
Craig Topper8c929622013-08-16 06:07:34 +0000875
David Greene03264ef2010-07-12 23:41:28 +0000876def vzmovl_v2i64 : PatFrag<(ops node:$src),
877 (bitconvert (v2i64 (X86vzmovl
878 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
879def vzmovl_v4i32 : PatFrag<(ops node:$src),
880 (bitconvert (v4i32 (X86vzmovl
881 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
882
883def vzload_v2i64 : PatFrag<(ops node:$src),
884 (bitconvert (v2i64 (X86vzload node:$src)))>;
885
886
887def fp32imm0 : PatLeaf<(f32 fpimm), [{
888 return N->isExactlyValue(+0.0);
889}]>;
890
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000891def I8Imm : SDNodeXForm<imm, [{
892 // Transformation function: get the low 8 bits.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000893 return getI8Imm((uint8_t)N->getZExtValue(), SDLoc(N));
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000894}]>;
895
896def FROUND_NO_EXC : ImmLeaf<i32, [{ return Imm == 8; }]>;
Adam Nemet50b83f02014-08-14 17:13:26 +0000897def FROUND_CURRENT : ImmLeaf<i32, [{
898 return Imm == X86::STATIC_ROUNDING::CUR_DIRECTION;
899}]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000900
David Greene03264ef2010-07-12 23:41:28 +0000901// BYTE_imm - Transform bit immediates into byte immediates.
902def BYTE_imm : SDNodeXForm<imm, [{
903 // Transformation function: imm >> 3
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000904 return getI32Imm(N->getZExtValue() >> 3, SDLoc(N));
David Greene03264ef2010-07-12 23:41:28 +0000905}]>;
906
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000907// EXTRACT_get_vextract128_imm xform function: convert extract_subvector index
908// to VEXTRACTF128/VEXTRACTI128 imm.
909def EXTRACT_get_vextract128_imm : SDNodeXForm<extract_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000910 return getI8Imm(X86::getExtractVEXTRACT128Immediate(N), SDLoc(N));
David Greenec4da1102011-02-03 15:50:00 +0000911}]>;
912
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000913// INSERT_get_vinsert128_imm xform function: convert insert_subvector index to
914// VINSERTF128/VINSERTI128 imm.
915def INSERT_get_vinsert128_imm : SDNodeXForm<insert_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000916 return getI8Imm(X86::getInsertVINSERT128Immediate(N), SDLoc(N));
David Greene653f1ee2011-02-04 16:08:29 +0000917}]>;
918
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000919// EXTRACT_get_vextract256_imm xform function: convert extract_subvector index
920// to VEXTRACTF64x4 imm.
921def EXTRACT_get_vextract256_imm : SDNodeXForm<extract_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000922 return getI8Imm(X86::getExtractVEXTRACT256Immediate(N), SDLoc(N));
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000923}]>;
924
925// INSERT_get_vinsert256_imm xform function: convert insert_subvector index to
926// VINSERTF64x4 imm.
927def INSERT_get_vinsert256_imm : SDNodeXForm<insert_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000928 return getI8Imm(X86::getInsertVINSERT256Immediate(N), SDLoc(N));
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000929}]>;
930
931def vextract128_extract : PatFrag<(ops node:$bigvec, node:$index),
David Greenec4da1102011-02-03 15:50:00 +0000932 (extract_subvector node:$bigvec,
933 node:$index), [{
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000934 return X86::isVEXTRACT128Index(N);
935}], EXTRACT_get_vextract128_imm>;
David Greene653f1ee2011-02-04 16:08:29 +0000936
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000937def vinsert128_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
David Greene653f1ee2011-02-04 16:08:29 +0000938 node:$index),
939 (insert_subvector node:$bigvec, node:$smallvec,
940 node:$index), [{
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000941 return X86::isVINSERT128Index(N);
942}], INSERT_get_vinsert128_imm>;
943
944
945def vextract256_extract : PatFrag<(ops node:$bigvec, node:$index),
946 (extract_subvector node:$bigvec,
947 node:$index), [{
948 return X86::isVEXTRACT256Index(N);
949}], EXTRACT_get_vextract256_imm>;
950
951def vinsert256_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
952 node:$index),
953 (insert_subvector node:$bigvec, node:$smallvec,
954 node:$index), [{
955 return X86::isVINSERT256Index(N);
956}], INSERT_get_vinsert256_imm>;
Bruno Cardoso Lopes123dff02011-07-25 23:05:25 +0000957
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000958def masked_load_aligned128 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
959 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000960 if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
961 return Load->getAlignment() >= 16;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000962 return false;
963}]>;
964
965def masked_load_aligned256 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
966 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000967 if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
968 return Load->getAlignment() >= 32;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000969 return false;
970}]>;
971
972def masked_load_aligned512 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
973 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000974 if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
975 return Load->getAlignment() >= 64;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000976 return false;
977}]>;
978
979def masked_load_unaligned : PatFrag<(ops node:$src1, node:$src2, node:$src3),
980 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000981 return isa<MaskedLoadSDNode>(N);
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000982}]>;
983
Igor Breger074a64e2015-07-24 17:24:15 +0000984// masked store fragments.
985// X86mstore can't be implemented in core DAG files because some targets
986// doesn't support vector type ( llvm-tblgen will fail)
987def X86mstore : PatFrag<(ops node:$src1, node:$src2, node:$src3),
988 (masked_store node:$src1, node:$src2, node:$src3), [{
989 return !cast<MaskedStoreSDNode>(N)->isTruncatingStore();
990}]>;
991
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000992def masked_store_aligned128 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000993 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000994 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
995 return Store->getAlignment() >= 16;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000996 return false;
997}]>;
998
999def masked_store_aligned256 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +00001000 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +00001001 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
1002 return Store->getAlignment() >= 32;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00001003 return false;
1004}]>;
1005
1006def masked_store_aligned512 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +00001007 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +00001008 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
1009 return Store->getAlignment() >= 64;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00001010 return false;
1011}]>;
1012
1013def masked_store_unaligned : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +00001014 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +00001015 return isa<MaskedStoreSDNode>(N);
Elena Demikhovskyd207f172015-03-03 15:03:35 +00001016}]>;
1017
Igor Breger074a64e2015-07-24 17:24:15 +00001018// masked truncstore fragments
1019// X86mtruncstore can't be implemented in core DAG files because some targets
1020// doesn't support vector type ( llvm-tblgen will fail)
1021def X86mtruncstore : PatFrag<(ops node:$src1, node:$src2, node:$src3),
1022 (masked_store node:$src1, node:$src2, node:$src3), [{
1023 return cast<MaskedStoreSDNode>(N)->isTruncatingStore();
1024}]>;
1025def masked_truncstorevi8 :
1026 PatFrag<(ops node:$src1, node:$src2, node:$src3),
1027 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
1028 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i8;
1029}]>;
1030def masked_truncstorevi16 :
1031 PatFrag<(ops node:$src1, node:$src2, node:$src3),
1032 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
1033 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i16;
1034}]>;
1035def masked_truncstorevi32 :
1036 PatFrag<(ops node:$src1, node:$src2, node:$src3),
1037 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
1038 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i32;
1039}]>;