blob: 8082d3254ef2620c99108abdd34a277f618152de [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000029def isSI : Predicate<"Subtarget.getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +000031
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000032def isCI : Predicate<"Subtarget.getGeneration() "
33 ">= AMDGPUSubtarget::SEA_ISLANDS">;
Matt Arsenault3f981402014-09-15 15:41:53 +000034def HasFlatAddressSpace : Predicate<"Subtarget.hasFlatAddressSpace()">;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000035
Tom Stellard58ac7442014-04-29 23:12:48 +000036def isCFDepth0 : Predicate<"isCFDepth0()">;
Vincent Lejeuned6cbede2013-10-13 17:56:28 +000037
Tom Stellard58ac7442014-04-29 23:12:48 +000038def WAIT_FLAG : InstFlag<"printWaitFlag">;
Tom Stellard75aadc22012-12-11 21:25:42 +000039
Tom Stellard0e70de52014-05-16 20:56:45 +000040let SubtargetPredicate = isSI in {
41let OtherPredicates = [isCFDepth0] in {
42
Tom Stellard8d6d4492014-04-22 16:33:57 +000043//===----------------------------------------------------------------------===//
44// SMRD Instructions
45//===----------------------------------------------------------------------===//
46
47let mayLoad = 1 in {
48
49// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
50// SMRD instructions, because the SGPR_32 register class does not include M0
51// and writing to M0 from an SMRD instruction will hang the GPU.
52defm S_LOAD_DWORD : SMRD_Helper <0x00, "S_LOAD_DWORD", SReg_64, SGPR_32>;
53defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "S_LOAD_DWORDX2", SReg_64, SReg_64>;
54defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "S_LOAD_DWORDX4", SReg_64, SReg_128>;
55defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "S_LOAD_DWORDX8", SReg_64, SReg_256>;
56defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "S_LOAD_DWORDX16", SReg_64, SReg_512>;
57
58defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
59 0x08, "S_BUFFER_LOAD_DWORD", SReg_128, SGPR_32
60>;
61
62defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
63 0x09, "S_BUFFER_LOAD_DWORDX2", SReg_128, SReg_64
64>;
65
66defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
67 0x0a, "S_BUFFER_LOAD_DWORDX4", SReg_128, SReg_128
68>;
69
70defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
71 0x0b, "S_BUFFER_LOAD_DWORDX8", SReg_128, SReg_256
72>;
73
74defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
75 0x0c, "S_BUFFER_LOAD_DWORDX16", SReg_128, SReg_512
76>;
77
78} // mayLoad = 1
79
80//def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>;
81//def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>;
82
83//===----------------------------------------------------------------------===//
84// SOP1 Instructions
85//===----------------------------------------------------------------------===//
86
Christian Konig76edd4f2013-02-26 17:52:29 +000087let isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +000088def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>;
89def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>;
90def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>;
91def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +000092} // End isMoveImm = 1
93
Matt Arsenault2c335622014-04-09 07:16:16 +000094def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32",
95 [(set i32:$dst, (not i32:$src0))]
96>;
97
Matt Arsenault689f3252014-06-09 16:36:31 +000098def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64",
99 [(set i64:$dst, (not i64:$src0))]
100>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000101def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>;
102def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>;
Matt Arsenault43160e72014-06-18 17:13:57 +0000103def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32",
104 [(set i32:$dst, (AMDGPUbrev i32:$src0))]
105>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000106def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000107
Tom Stellard75aadc22012-12-11 21:25:42 +0000108////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>;
109////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>;
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000110def S_BCNT1_I32_B32 : SOP1_32 <0x0000000f, "S_BCNT1_I32_B32",
111 [(set i32:$dst, (ctpop i32:$src0))]
112>;
Matt Arsenault8333e432014-06-10 19:18:24 +0000113def S_BCNT1_I32_B64 : SOP1_32_64 <0x00000010, "S_BCNT1_I32_B64", []>;
114
Matt Arsenault85796012014-06-17 17:36:24 +0000115////def S_FF0_I32_B32 : SOP1_32 <0x00000011, "S_FF0_I32_B32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000116////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000117def S_FF1_I32_B32 : SOP1_32 <0x00000013, "S_FF1_I32_B32",
118 [(set i32:$dst, (cttz_zero_undef i32:$src0))]
119>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000120////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000121
Matt Arsenault85796012014-06-17 17:36:24 +0000122def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32",
123 [(set i32:$dst, (ctlz_zero_undef i32:$src0))]
124>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000125
Tom Stellard75aadc22012-12-11 21:25:42 +0000126//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>;
127def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>;
128//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>;
Matt Arsenault27cc9582014-04-18 01:53:18 +0000129def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8",
130 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
131>;
132def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16",
133 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
134>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000135
Tom Stellard75aadc22012-12-11 21:25:42 +0000136////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>;
137////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>;
138////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>;
139////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>;
Tom Stellard067c8152014-07-21 14:01:14 +0000140def S_GETPC_B64 : SOP1 <
141 0x0000001f, (outs SReg_64:$dst), (ins), "S_GETPC_B64 $dst", []
142> {
143 let SSRC0 = 0;
144}
Tom Stellard75aadc22012-12-11 21:25:42 +0000145def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>;
146def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>;
147def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>;
148
149let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
150
151def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>;
152def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>;
153def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>;
154def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>;
155def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>;
156def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>;
157def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>;
158def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>;
159
160} // End hasSideEffects = 1
161
162def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>;
163def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>;
164def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>;
165def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>;
166def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>;
167def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>;
168//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>;
169def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>;
170def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>;
171def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000172
173//===----------------------------------------------------------------------===//
174// SOP2 Instructions
175//===----------------------------------------------------------------------===//
176
177let Defs = [SCC] in { // Carry out goes to SCC
178let isCommutable = 1 in {
179def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>;
180def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32",
181 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
182>;
183} // End isCommutable = 1
184
185def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>;
186def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32",
187 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
188>;
189
190let Uses = [SCC] in { // Carry in comes from SCC
191let isCommutable = 1 in {
192def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32",
193 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
194} // End isCommutable = 1
195
196def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32",
197 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
198} // End Uses = [SCC]
199} // End Defs = [SCC]
200
201def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32",
202 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
203>;
204def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32",
205 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
206>;
207def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32",
208 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
209>;
210def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32",
211 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
212>;
213
214def S_CSELECT_B32 : SOP2 <
215 0x0000000a, (outs SReg_32:$dst),
216 (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32",
217 []
218>;
219
220def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>;
221
222def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32",
223 [(set i32:$dst, (and i32:$src0, i32:$src1))]
224>;
225
226def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64",
227 [(set i64:$dst, (and i64:$src0, i64:$src1))]
228>;
229
Tom Stellard8d6d4492014-04-22 16:33:57 +0000230def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32",
231 [(set i32:$dst, (or i32:$src0, i32:$src1))]
232>;
233
234def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64",
235 [(set i64:$dst, (or i64:$src0, i64:$src1))]
236>;
237
Tom Stellard8d6d4492014-04-22 16:33:57 +0000238def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32",
239 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
240>;
241
242def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64",
Tom Stellard58ac7442014-04-29 23:12:48 +0000243 [(set i64:$dst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000244>;
245def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>;
246def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>;
247def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>;
248def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>;
249def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>;
250def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>;
251def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>;
252def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>;
253def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>;
254def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>;
255
256// Use added complexity so these patterns are preferred to the VALU patterns.
257let AddedComplexity = 1 in {
258
259def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32",
260 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
261>;
262def S_LSHL_B64 : SOP2_SHIFT_64 <0x0000001f, "S_LSHL_B64",
263 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
264>;
265def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32",
266 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
267>;
268def S_LSHR_B64 : SOP2_SHIFT_64 <0x00000021, "S_LSHR_B64",
269 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
270>;
271def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32",
272 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
273>;
274def S_ASHR_I64 : SOP2_SHIFT_64 <0x00000023, "S_ASHR_I64",
275 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
276>;
277
Tom Stellard8d6d4492014-04-22 16:33:57 +0000278
279def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>;
280def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>;
Matt Arsenault869cd072014-09-03 23:24:35 +0000281def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32",
282 [(set i32:$dst, (mul i32:$src0, i32:$src1))]
283>;
284
285} // End AddedComplexity = 1
286
Tom Stellard8d6d4492014-04-22 16:33:57 +0000287def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>;
288def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>;
289def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>;
290def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>;
291//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>;
292def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>;
293
294//===----------------------------------------------------------------------===//
295// SOPC Instructions
296//===----------------------------------------------------------------------===//
297
298def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32">;
299def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32">;
300def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32">;
301def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32">;
302def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32">;
303def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32">;
304def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32">;
305def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32">;
306def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32">;
307def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32">;
308def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32">;
309def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32">;
310////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>;
311////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>;
312////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>;
313////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>;
314//def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>;
315
316//===----------------------------------------------------------------------===//
317// SOPK Instructions
318//===----------------------------------------------------------------------===//
319
Tom Stellard75aadc22012-12-11 21:25:42 +0000320def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>;
321def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>;
322
323/*
324This instruction is disabled for now until we can figure out how to teach
325the instruction selector to correctly use the S_CMP* vs V_CMP*
326instructions.
327
328When this instruction is enabled the code generator sometimes produces this
329invalid sequence:
330
331SCC = S_CMPK_EQ_I32 SGPR0, imm
332VCC = COPY SCC
333VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
334
335def S_CMPK_EQ_I32 : SOPK <
336 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
337 "S_CMPK_EQ_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000338 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000339>;
340*/
341
Matt Arsenault520e7c42014-06-18 16:53:48 +0000342let isCompare = 1, Defs = [SCC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000343def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>;
344def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>;
345def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>;
346def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>;
347def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>;
348def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>;
349def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>;
350def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>;
351def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>;
352def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>;
353def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000354} // End isCompare = 1, Defs = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +0000355
Matt Arsenault3383eec2013-11-14 22:32:49 +0000356let Defs = [SCC], isCommutable = 1 in {
357 def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>;
358 def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>;
359}
360
Tom Stellard75aadc22012-12-11 21:25:42 +0000361//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>;
362def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>;
363def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>;
364def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>;
365//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>;
366//def EXP : EXP_ <0x00000000, "EXP", []>;
367
Tom Stellard0e70de52014-05-16 20:56:45 +0000368} // End let OtherPredicates = [isCFDepth0]
Tom Stellard58ac7442014-04-29 23:12:48 +0000369
Tom Stellard8d6d4492014-04-22 16:33:57 +0000370//===----------------------------------------------------------------------===//
371// SOPP Instructions
372//===----------------------------------------------------------------------===//
373
Tom Stellarde08fe682014-07-21 14:01:05 +0000374def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "S_NOP $simm16", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000375
376let isTerminator = 1 in {
377
378def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM",
379 [(IL_retflag)]> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000380 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000381 let isBarrier = 1;
382 let hasCtrlDep = 1;
383}
384
385let isBranch = 1 in {
386def S_BRANCH : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000387 0x00000002, (ins sopp_brtarget:$simm16), "S_BRANCH $simm16",
Tom Stellarde08fe682014-07-21 14:01:05 +0000388 [(br bb:$simm16)]> {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000389 let isBarrier = 1;
390}
391
392let DisableEncoding = "$scc" in {
393def S_CBRANCH_SCC0 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000394 0x00000004, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000395 "S_CBRANCH_SCC0 $simm16", []
Tom Stellard8d6d4492014-04-22 16:33:57 +0000396>;
397def S_CBRANCH_SCC1 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000398 0x00000005, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000399 "S_CBRANCH_SCC1 $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000400 []
401>;
402} // End DisableEncoding = "$scc"
403
404def S_CBRANCH_VCCZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000405 0x00000006, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000406 "S_CBRANCH_VCCZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000407 []
408>;
409def S_CBRANCH_VCCNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000410 0x00000007, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000411 "S_CBRANCH_VCCNZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000412 []
413>;
414
415let DisableEncoding = "$exec" in {
416def S_CBRANCH_EXECZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000417 0x00000008, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellarde08fe682014-07-21 14:01:05 +0000418 "S_CBRANCH_EXECZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000419 []
420>;
421def S_CBRANCH_EXECNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000422 0x00000009, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellarde08fe682014-07-21 14:01:05 +0000423 "S_CBRANCH_EXECNZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000424 []
425>;
426} // End DisableEncoding = "$exec"
427
428
429} // End isBranch = 1
430} // End isTerminator = 1
431
432let hasSideEffects = 1 in {
433def S_BARRIER : SOPP <0x0000000a, (ins), "S_BARRIER",
434 [(int_AMDGPU_barrier_local)]
435> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000436 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000437 let isBarrier = 1;
438 let hasCtrlDep = 1;
439 let mayLoad = 1;
440 let mayStore = 1;
441}
442
443def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "S_WAITCNT $simm16",
444 []
445>;
446//def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>;
447//def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>;
448//def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>;
449
450let Uses = [EXEC] in {
451 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16, M0Reg:$m0), "S_SENDMSG $simm16",
452 [(int_SI_sendmsg imm:$simm16, M0Reg:$m0)]
453 > {
454 let DisableEncoding = "$m0";
455 }
456} // End Uses = [EXEC]
457
458//def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>;
459//def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>;
460//def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>;
461//def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>;
462//def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>;
463//def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>;
464} // End hasSideEffects
465
466//===----------------------------------------------------------------------===//
467// VOPC Instructions
468//===----------------------------------------------------------------------===//
469
Christian Konig76edd4f2013-02-26 17:52:29 +0000470let isCompare = 1 in {
471
Tom Stellardb4a313a2014-08-01 00:32:39 +0000472defm V_CMP_F_F32 : VOPC_F32 <0x00000000, "V_CMP_F_F32">;
473defm V_CMP_LT_F32 : VOPC_F32 <0x00000001, "V_CMP_LT_F32", COND_OLT>;
474defm V_CMP_EQ_F32 : VOPC_F32 <0x00000002, "V_CMP_EQ_F32", COND_OEQ>;
475defm V_CMP_LE_F32 : VOPC_F32 <0x00000003, "V_CMP_LE_F32", COND_OLE>;
476defm V_CMP_GT_F32 : VOPC_F32 <0x00000004, "V_CMP_GT_F32", COND_OGT>;
477defm V_CMP_LG_F32 : VOPC_F32 <0x00000005, "V_CMP_LG_F32">;
478defm V_CMP_GE_F32 : VOPC_F32 <0x00000006, "V_CMP_GE_F32", COND_OGE>;
479defm V_CMP_O_F32 : VOPC_F32 <0x00000007, "V_CMP_O_F32", COND_O>;
480defm V_CMP_U_F32 : VOPC_F32 <0x00000008, "V_CMP_U_F32", COND_UO>;
481defm V_CMP_NGE_F32 : VOPC_F32 <0x00000009, "V_CMP_NGE_F32">;
482defm V_CMP_NLG_F32 : VOPC_F32 <0x0000000a, "V_CMP_NLG_F32">;
483defm V_CMP_NGT_F32 : VOPC_F32 <0x0000000b, "V_CMP_NGT_F32">;
484defm V_CMP_NLE_F32 : VOPC_F32 <0x0000000c, "V_CMP_NLE_F32">;
485defm V_CMP_NEQ_F32 : VOPC_F32 <0x0000000d, "V_CMP_NEQ_F32", COND_UNE>;
486defm V_CMP_NLT_F32 : VOPC_F32 <0x0000000e, "V_CMP_NLT_F32">;
487defm V_CMP_TRU_F32 : VOPC_F32 <0x0000000f, "V_CMP_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000488
Matt Arsenault520e7c42014-06-18 16:53:48 +0000489let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000490
Tom Stellardb4a313a2014-08-01 00:32:39 +0000491defm V_CMPX_F_F32 : VOPCX_F32 <0x00000010, "V_CMPX_F_F32">;
492defm V_CMPX_LT_F32 : VOPCX_F32 <0x00000011, "V_CMPX_LT_F32">;
493defm V_CMPX_EQ_F32 : VOPCX_F32 <0x00000012, "V_CMPX_EQ_F32">;
494defm V_CMPX_LE_F32 : VOPCX_F32 <0x00000013, "V_CMPX_LE_F32">;
495defm V_CMPX_GT_F32 : VOPCX_F32 <0x00000014, "V_CMPX_GT_F32">;
496defm V_CMPX_LG_F32 : VOPCX_F32 <0x00000015, "V_CMPX_LG_F32">;
497defm V_CMPX_GE_F32 : VOPCX_F32 <0x00000016, "V_CMPX_GE_F32">;
498defm V_CMPX_O_F32 : VOPCX_F32 <0x00000017, "V_CMPX_O_F32">;
499defm V_CMPX_U_F32 : VOPCX_F32 <0x00000018, "V_CMPX_U_F32">;
500defm V_CMPX_NGE_F32 : VOPCX_F32 <0x00000019, "V_CMPX_NGE_F32">;
501defm V_CMPX_NLG_F32 : VOPCX_F32 <0x0000001a, "V_CMPX_NLG_F32">;
502defm V_CMPX_NGT_F32 : VOPCX_F32 <0x0000001b, "V_CMPX_NGT_F32">;
503defm V_CMPX_NLE_F32 : VOPCX_F32 <0x0000001c, "V_CMPX_NLE_F32">;
504defm V_CMPX_NEQ_F32 : VOPCX_F32 <0x0000001d, "V_CMPX_NEQ_F32">;
505defm V_CMPX_NLT_F32 : VOPCX_F32 <0x0000001e, "V_CMPX_NLT_F32">;
506defm V_CMPX_TRU_F32 : VOPCX_F32 <0x0000001f, "V_CMPX_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000507
Matt Arsenault520e7c42014-06-18 16:53:48 +0000508} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000509
Tom Stellardb4a313a2014-08-01 00:32:39 +0000510defm V_CMP_F_F64 : VOPC_F64 <0x00000020, "V_CMP_F_F64">;
511defm V_CMP_LT_F64 : VOPC_F64 <0x00000021, "V_CMP_LT_F64", COND_OLT>;
512defm V_CMP_EQ_F64 : VOPC_F64 <0x00000022, "V_CMP_EQ_F64", COND_OEQ>;
513defm V_CMP_LE_F64 : VOPC_F64 <0x00000023, "V_CMP_LE_F64", COND_OLE>;
514defm V_CMP_GT_F64 : VOPC_F64 <0x00000024, "V_CMP_GT_F64", COND_OGT>;
515defm V_CMP_LG_F64 : VOPC_F64 <0x00000025, "V_CMP_LG_F64">;
516defm V_CMP_GE_F64 : VOPC_F64 <0x00000026, "V_CMP_GE_F64", COND_OGE>;
517defm V_CMP_O_F64 : VOPC_F64 <0x00000027, "V_CMP_O_F64", COND_O>;
518defm V_CMP_U_F64 : VOPC_F64 <0x00000028, "V_CMP_U_F64", COND_UO>;
519defm V_CMP_NGE_F64 : VOPC_F64 <0x00000029, "V_CMP_NGE_F64">;
520defm V_CMP_NLG_F64 : VOPC_F64 <0x0000002a, "V_CMP_NLG_F64">;
521defm V_CMP_NGT_F64 : VOPC_F64 <0x0000002b, "V_CMP_NGT_F64">;
522defm V_CMP_NLE_F64 : VOPC_F64 <0x0000002c, "V_CMP_NLE_F64">;
523defm V_CMP_NEQ_F64 : VOPC_F64 <0x0000002d, "V_CMP_NEQ_F64", COND_UNE>;
524defm V_CMP_NLT_F64 : VOPC_F64 <0x0000002e, "V_CMP_NLT_F64">;
525defm V_CMP_TRU_F64 : VOPC_F64 <0x0000002f, "V_CMP_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000526
Matt Arsenault520e7c42014-06-18 16:53:48 +0000527let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000528
Tom Stellardb4a313a2014-08-01 00:32:39 +0000529defm V_CMPX_F_F64 : VOPCX_F64 <0x00000030, "V_CMPX_F_F64">;
530defm V_CMPX_LT_F64 : VOPCX_F64 <0x00000031, "V_CMPX_LT_F64">;
531defm V_CMPX_EQ_F64 : VOPCX_F64 <0x00000032, "V_CMPX_EQ_F64">;
532defm V_CMPX_LE_F64 : VOPCX_F64 <0x00000033, "V_CMPX_LE_F64">;
533defm V_CMPX_GT_F64 : VOPCX_F64 <0x00000034, "V_CMPX_GT_F64">;
534defm V_CMPX_LG_F64 : VOPCX_F64 <0x00000035, "V_CMPX_LG_F64">;
535defm V_CMPX_GE_F64 : VOPCX_F64 <0x00000036, "V_CMPX_GE_F64">;
536defm V_CMPX_O_F64 : VOPCX_F64 <0x00000037, "V_CMPX_O_F64">;
537defm V_CMPX_U_F64 : VOPCX_F64 <0x00000038, "V_CMPX_U_F64">;
538defm V_CMPX_NGE_F64 : VOPCX_F64 <0x00000039, "V_CMPX_NGE_F64">;
539defm V_CMPX_NLG_F64 : VOPCX_F64 <0x0000003a, "V_CMPX_NLG_F64">;
540defm V_CMPX_NGT_F64 : VOPCX_F64 <0x0000003b, "V_CMPX_NGT_F64">;
541defm V_CMPX_NLE_F64 : VOPCX_F64 <0x0000003c, "V_CMPX_NLE_F64">;
542defm V_CMPX_NEQ_F64 : VOPCX_F64 <0x0000003d, "V_CMPX_NEQ_F64">;
543defm V_CMPX_NLT_F64 : VOPCX_F64 <0x0000003e, "V_CMPX_NLT_F64">;
544defm V_CMPX_TRU_F64 : VOPCX_F64 <0x0000003f, "V_CMPX_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000545
Matt Arsenault520e7c42014-06-18 16:53:48 +0000546} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000547
Tom Stellardb4a313a2014-08-01 00:32:39 +0000548defm V_CMPS_F_F32 : VOPC_F32 <0x00000040, "V_CMPS_F_F32">;
549defm V_CMPS_LT_F32 : VOPC_F32 <0x00000041, "V_CMPS_LT_F32">;
550defm V_CMPS_EQ_F32 : VOPC_F32 <0x00000042, "V_CMPS_EQ_F32">;
551defm V_CMPS_LE_F32 : VOPC_F32 <0x00000043, "V_CMPS_LE_F32">;
552defm V_CMPS_GT_F32 : VOPC_F32 <0x00000044, "V_CMPS_GT_F32">;
553defm V_CMPS_LG_F32 : VOPC_F32 <0x00000045, "V_CMPS_LG_F32">;
554defm V_CMPS_GE_F32 : VOPC_F32 <0x00000046, "V_CMPS_GE_F32">;
555defm V_CMPS_O_F32 : VOPC_F32 <0x00000047, "V_CMPS_O_F32">;
556defm V_CMPS_U_F32 : VOPC_F32 <0x00000048, "V_CMPS_U_F32">;
557defm V_CMPS_NGE_F32 : VOPC_F32 <0x00000049, "V_CMPS_NGE_F32">;
558defm V_CMPS_NLG_F32 : VOPC_F32 <0x0000004a, "V_CMPS_NLG_F32">;
559defm V_CMPS_NGT_F32 : VOPC_F32 <0x0000004b, "V_CMPS_NGT_F32">;
560defm V_CMPS_NLE_F32 : VOPC_F32 <0x0000004c, "V_CMPS_NLE_F32">;
561defm V_CMPS_NEQ_F32 : VOPC_F32 <0x0000004d, "V_CMPS_NEQ_F32">;
562defm V_CMPS_NLT_F32 : VOPC_F32 <0x0000004e, "V_CMPS_NLT_F32">;
563defm V_CMPS_TRU_F32 : VOPC_F32 <0x0000004f, "V_CMPS_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000564
Matt Arsenault520e7c42014-06-18 16:53:48 +0000565let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000566
Tom Stellardb4a313a2014-08-01 00:32:39 +0000567defm V_CMPSX_F_F32 : VOPCX_F32 <0x00000050, "V_CMPSX_F_F32">;
568defm V_CMPSX_LT_F32 : VOPCX_F32 <0x00000051, "V_CMPSX_LT_F32">;
569defm V_CMPSX_EQ_F32 : VOPCX_F32 <0x00000052, "V_CMPSX_EQ_F32">;
570defm V_CMPSX_LE_F32 : VOPCX_F32 <0x00000053, "V_CMPSX_LE_F32">;
571defm V_CMPSX_GT_F32 : VOPCX_F32 <0x00000054, "V_CMPSX_GT_F32">;
572defm V_CMPSX_LG_F32 : VOPCX_F32 <0x00000055, "V_CMPSX_LG_F32">;
573defm V_CMPSX_GE_F32 : VOPCX_F32 <0x00000056, "V_CMPSX_GE_F32">;
574defm V_CMPSX_O_F32 : VOPCX_F32 <0x00000057, "V_CMPSX_O_F32">;
575defm V_CMPSX_U_F32 : VOPCX_F32 <0x00000058, "V_CMPSX_U_F32">;
576defm V_CMPSX_NGE_F32 : VOPCX_F32 <0x00000059, "V_CMPSX_NGE_F32">;
577defm V_CMPSX_NLG_F32 : VOPCX_F32 <0x0000005a, "V_CMPSX_NLG_F32">;
578defm V_CMPSX_NGT_F32 : VOPCX_F32 <0x0000005b, "V_CMPSX_NGT_F32">;
579defm V_CMPSX_NLE_F32 : VOPCX_F32 <0x0000005c, "V_CMPSX_NLE_F32">;
580defm V_CMPSX_NEQ_F32 : VOPCX_F32 <0x0000005d, "V_CMPSX_NEQ_F32">;
581defm V_CMPSX_NLT_F32 : VOPCX_F32 <0x0000005e, "V_CMPSX_NLT_F32">;
582defm V_CMPSX_TRU_F32 : VOPCX_F32 <0x0000005f, "V_CMPSX_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000583
Matt Arsenault520e7c42014-06-18 16:53:48 +0000584} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000585
Tom Stellardb4a313a2014-08-01 00:32:39 +0000586defm V_CMPS_F_F64 : VOPC_F64 <0x00000060, "V_CMPS_F_F64">;
587defm V_CMPS_LT_F64 : VOPC_F64 <0x00000061, "V_CMPS_LT_F64">;
588defm V_CMPS_EQ_F64 : VOPC_F64 <0x00000062, "V_CMPS_EQ_F64">;
589defm V_CMPS_LE_F64 : VOPC_F64 <0x00000063, "V_CMPS_LE_F64">;
590defm V_CMPS_GT_F64 : VOPC_F64 <0x00000064, "V_CMPS_GT_F64">;
591defm V_CMPS_LG_F64 : VOPC_F64 <0x00000065, "V_CMPS_LG_F64">;
592defm V_CMPS_GE_F64 : VOPC_F64 <0x00000066, "V_CMPS_GE_F64">;
593defm V_CMPS_O_F64 : VOPC_F64 <0x00000067, "V_CMPS_O_F64">;
594defm V_CMPS_U_F64 : VOPC_F64 <0x00000068, "V_CMPS_U_F64">;
595defm V_CMPS_NGE_F64 : VOPC_F64 <0x00000069, "V_CMPS_NGE_F64">;
596defm V_CMPS_NLG_F64 : VOPC_F64 <0x0000006a, "V_CMPS_NLG_F64">;
597defm V_CMPS_NGT_F64 : VOPC_F64 <0x0000006b, "V_CMPS_NGT_F64">;
598defm V_CMPS_NLE_F64 : VOPC_F64 <0x0000006c, "V_CMPS_NLE_F64">;
599defm V_CMPS_NEQ_F64 : VOPC_F64 <0x0000006d, "V_CMPS_NEQ_F64">;
600defm V_CMPS_NLT_F64 : VOPC_F64 <0x0000006e, "V_CMPS_NLT_F64">;
601defm V_CMPS_TRU_F64 : VOPC_F64 <0x0000006f, "V_CMPS_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000602
603let hasSideEffects = 1, Defs = [EXEC] in {
604
Tom Stellardb4a313a2014-08-01 00:32:39 +0000605defm V_CMPSX_F_F64 : VOPC_F64 <0x00000070, "V_CMPSX_F_F64">;
606defm V_CMPSX_LT_F64 : VOPC_F64 <0x00000071, "V_CMPSX_LT_F64">;
607defm V_CMPSX_EQ_F64 : VOPC_F64 <0x00000072, "V_CMPSX_EQ_F64">;
608defm V_CMPSX_LE_F64 : VOPC_F64 <0x00000073, "V_CMPSX_LE_F64">;
609defm V_CMPSX_GT_F64 : VOPC_F64 <0x00000074, "V_CMPSX_GT_F64">;
610defm V_CMPSX_LG_F64 : VOPC_F64 <0x00000075, "V_CMPSX_LG_F64">;
611defm V_CMPSX_GE_F64 : VOPC_F64 <0x00000076, "V_CMPSX_GE_F64">;
612defm V_CMPSX_O_F64 : VOPC_F64 <0x00000077, "V_CMPSX_O_F64">;
613defm V_CMPSX_U_F64 : VOPC_F64 <0x00000078, "V_CMPSX_U_F64">;
614defm V_CMPSX_NGE_F64 : VOPC_F64 <0x00000079, "V_CMPSX_NGE_F64">;
615defm V_CMPSX_NLG_F64 : VOPC_F64 <0x0000007a, "V_CMPSX_NLG_F64">;
616defm V_CMPSX_NGT_F64 : VOPC_F64 <0x0000007b, "V_CMPSX_NGT_F64">;
617defm V_CMPSX_NLE_F64 : VOPC_F64 <0x0000007c, "V_CMPSX_NLE_F64">;
618defm V_CMPSX_NEQ_F64 : VOPC_F64 <0x0000007d, "V_CMPSX_NEQ_F64">;
619defm V_CMPSX_NLT_F64 : VOPC_F64 <0x0000007e, "V_CMPSX_NLT_F64">;
620defm V_CMPSX_TRU_F64 : VOPC_F64 <0x0000007f, "V_CMPSX_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000621
622} // End hasSideEffects = 1, Defs = [EXEC]
623
Tom Stellardb4a313a2014-08-01 00:32:39 +0000624defm V_CMP_F_I32 : VOPC_I32 <0x00000080, "V_CMP_F_I32">;
625defm V_CMP_LT_I32 : VOPC_I32 <0x00000081, "V_CMP_LT_I32", COND_SLT>;
626defm V_CMP_EQ_I32 : VOPC_I32 <0x00000082, "V_CMP_EQ_I32", COND_EQ>;
627defm V_CMP_LE_I32 : VOPC_I32 <0x00000083, "V_CMP_LE_I32", COND_SLE>;
628defm V_CMP_GT_I32 : VOPC_I32 <0x00000084, "V_CMP_GT_I32", COND_SGT>;
629defm V_CMP_NE_I32 : VOPC_I32 <0x00000085, "V_CMP_NE_I32", COND_NE>;
630defm V_CMP_GE_I32 : VOPC_I32 <0x00000086, "V_CMP_GE_I32", COND_SGE>;
631defm V_CMP_T_I32 : VOPC_I32 <0x00000087, "V_CMP_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000632
Matt Arsenault520e7c42014-06-18 16:53:48 +0000633let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000634
Tom Stellardb4a313a2014-08-01 00:32:39 +0000635defm V_CMPX_F_I32 : VOPCX_I32 <0x00000090, "V_CMPX_F_I32">;
636defm V_CMPX_LT_I32 : VOPCX_I32 <0x00000091, "V_CMPX_LT_I32">;
637defm V_CMPX_EQ_I32 : VOPCX_I32 <0x00000092, "V_CMPX_EQ_I32">;
638defm V_CMPX_LE_I32 : VOPCX_I32 <0x00000093, "V_CMPX_LE_I32">;
639defm V_CMPX_GT_I32 : VOPCX_I32 <0x00000094, "V_CMPX_GT_I32">;
640defm V_CMPX_NE_I32 : VOPCX_I32 <0x00000095, "V_CMPX_NE_I32">;
641defm V_CMPX_GE_I32 : VOPCX_I32 <0x00000096, "V_CMPX_GE_I32">;
642defm V_CMPX_T_I32 : VOPCX_I32 <0x00000097, "V_CMPX_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000643
Matt Arsenault520e7c42014-06-18 16:53:48 +0000644} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000645
Tom Stellardb4a313a2014-08-01 00:32:39 +0000646defm V_CMP_F_I64 : VOPC_I64 <0x000000a0, "V_CMP_F_I64">;
647defm V_CMP_LT_I64 : VOPC_I64 <0x000000a1, "V_CMP_LT_I64", COND_SLT>;
648defm V_CMP_EQ_I64 : VOPC_I64 <0x000000a2, "V_CMP_EQ_I64", COND_EQ>;
649defm V_CMP_LE_I64 : VOPC_I64 <0x000000a3, "V_CMP_LE_I64", COND_SLE>;
650defm V_CMP_GT_I64 : VOPC_I64 <0x000000a4, "V_CMP_GT_I64", COND_SGT>;
651defm V_CMP_NE_I64 : VOPC_I64 <0x000000a5, "V_CMP_NE_I64", COND_NE>;
652defm V_CMP_GE_I64 : VOPC_I64 <0x000000a6, "V_CMP_GE_I64", COND_SGE>;
653defm V_CMP_T_I64 : VOPC_I64 <0x000000a7, "V_CMP_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000654
Matt Arsenault520e7c42014-06-18 16:53:48 +0000655let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000656
Tom Stellardb4a313a2014-08-01 00:32:39 +0000657defm V_CMPX_F_I64 : VOPCX_I64 <0x000000b0, "V_CMPX_F_I64">;
658defm V_CMPX_LT_I64 : VOPCX_I64 <0x000000b1, "V_CMPX_LT_I64">;
659defm V_CMPX_EQ_I64 : VOPCX_I64 <0x000000b2, "V_CMPX_EQ_I64">;
660defm V_CMPX_LE_I64 : VOPCX_I64 <0x000000b3, "V_CMPX_LE_I64">;
661defm V_CMPX_GT_I64 : VOPCX_I64 <0x000000b4, "V_CMPX_GT_I64">;
662defm V_CMPX_NE_I64 : VOPCX_I64 <0x000000b5, "V_CMPX_NE_I64">;
663defm V_CMPX_GE_I64 : VOPCX_I64 <0x000000b6, "V_CMPX_GE_I64">;
664defm V_CMPX_T_I64 : VOPCX_I64 <0x000000b7, "V_CMPX_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000665
Matt Arsenault520e7c42014-06-18 16:53:48 +0000666} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000667
Tom Stellardb4a313a2014-08-01 00:32:39 +0000668defm V_CMP_F_U32 : VOPC_I32 <0x000000c0, "V_CMP_F_U32">;
669defm V_CMP_LT_U32 : VOPC_I32 <0x000000c1, "V_CMP_LT_U32", COND_ULT>;
670defm V_CMP_EQ_U32 : VOPC_I32 <0x000000c2, "V_CMP_EQ_U32", COND_EQ>;
671defm V_CMP_LE_U32 : VOPC_I32 <0x000000c3, "V_CMP_LE_U32", COND_ULE>;
672defm V_CMP_GT_U32 : VOPC_I32 <0x000000c4, "V_CMP_GT_U32", COND_UGT>;
673defm V_CMP_NE_U32 : VOPC_I32 <0x000000c5, "V_CMP_NE_U32", COND_NE>;
674defm V_CMP_GE_U32 : VOPC_I32 <0x000000c6, "V_CMP_GE_U32", COND_UGE>;
675defm V_CMP_T_U32 : VOPC_I32 <0x000000c7, "V_CMP_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000676
Matt Arsenault520e7c42014-06-18 16:53:48 +0000677let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000678
Tom Stellardb4a313a2014-08-01 00:32:39 +0000679defm V_CMPX_F_U32 : VOPCX_I32 <0x000000d0, "V_CMPX_F_U32">;
680defm V_CMPX_LT_U32 : VOPCX_I32 <0x000000d1, "V_CMPX_LT_U32">;
681defm V_CMPX_EQ_U32 : VOPCX_I32 <0x000000d2, "V_CMPX_EQ_U32">;
682defm V_CMPX_LE_U32 : VOPCX_I32 <0x000000d3, "V_CMPX_LE_U32">;
683defm V_CMPX_GT_U32 : VOPCX_I32 <0x000000d4, "V_CMPX_GT_U32">;
684defm V_CMPX_NE_U32 : VOPCX_I32 <0x000000d5, "V_CMPX_NE_U32">;
685defm V_CMPX_GE_U32 : VOPCX_I32 <0x000000d6, "V_CMPX_GE_U32">;
686defm V_CMPX_T_U32 : VOPCX_I32 <0x000000d7, "V_CMPX_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000687
Matt Arsenault520e7c42014-06-18 16:53:48 +0000688} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000689
Tom Stellardb4a313a2014-08-01 00:32:39 +0000690defm V_CMP_F_U64 : VOPC_I64 <0x000000e0, "V_CMP_F_U64">;
691defm V_CMP_LT_U64 : VOPC_I64 <0x000000e1, "V_CMP_LT_U64", COND_ULT>;
692defm V_CMP_EQ_U64 : VOPC_I64 <0x000000e2, "V_CMP_EQ_U64", COND_EQ>;
693defm V_CMP_LE_U64 : VOPC_I64 <0x000000e3, "V_CMP_LE_U64", COND_ULE>;
694defm V_CMP_GT_U64 : VOPC_I64 <0x000000e4, "V_CMP_GT_U64", COND_UGT>;
695defm V_CMP_NE_U64 : VOPC_I64 <0x000000e5, "V_CMP_NE_U64", COND_NE>;
696defm V_CMP_GE_U64 : VOPC_I64 <0x000000e6, "V_CMP_GE_U64", COND_UGE>;
697defm V_CMP_T_U64 : VOPC_I64 <0x000000e7, "V_CMP_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000698
Matt Arsenault520e7c42014-06-18 16:53:48 +0000699let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000700
Tom Stellardb4a313a2014-08-01 00:32:39 +0000701defm V_CMPX_F_U64 : VOPCX_I64 <0x000000f0, "V_CMPX_F_U64">;
702defm V_CMPX_LT_U64 : VOPCX_I64 <0x000000f1, "V_CMPX_LT_U64">;
703defm V_CMPX_EQ_U64 : VOPCX_I64 <0x000000f2, "V_CMPX_EQ_U64">;
704defm V_CMPX_LE_U64 : VOPCX_I64 <0x000000f3, "V_CMPX_LE_U64">;
705defm V_CMPX_GT_U64 : VOPCX_I64 <0x000000f4, "V_CMPX_GT_U64">;
706defm V_CMPX_NE_U64 : VOPCX_I64 <0x000000f5, "V_CMPX_NE_U64">;
707defm V_CMPX_GE_U64 : VOPCX_I64 <0x000000f6, "V_CMPX_GE_U64">;
708defm V_CMPX_T_U64 : VOPCX_I64 <0x000000f7, "V_CMPX_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000709
Matt Arsenault520e7c42014-06-18 16:53:48 +0000710} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000711
Tom Stellardb4a313a2014-08-01 00:32:39 +0000712defm V_CMP_CLASS_F32 : VOPC_F32 <0x00000088, "V_CMP_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000713
Matt Arsenault520e7c42014-06-18 16:53:48 +0000714let hasSideEffects = 1 in {
Tom Stellardb4a313a2014-08-01 00:32:39 +0000715defm V_CMPX_CLASS_F32 : VOPCX_F32 <0x00000098, "V_CMPX_CLASS_F32">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000716} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000717
Tom Stellardb4a313a2014-08-01 00:32:39 +0000718defm V_CMP_CLASS_F64 : VOPC_F64 <0x000000a8, "V_CMP_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000719
Matt Arsenault520e7c42014-06-18 16:53:48 +0000720let hasSideEffects = 1 in {
Tom Stellardb4a313a2014-08-01 00:32:39 +0000721defm V_CMPX_CLASS_F64 : VOPCX_F64 <0x000000b8, "V_CMPX_CLASS_F64">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000722} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000723
724} // End isCompare = 1
725
Tom Stellard8d6d4492014-04-22 16:33:57 +0000726//===----------------------------------------------------------------------===//
727// DS Instructions
728//===----------------------------------------------------------------------===//
729
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000730
731def DS_ADD_U32 : DS_1A1D_NORET <0x0, "DS_ADD_U32", VReg_32>;
732def DS_SUB_U32 : DS_1A1D_NORET <0x1, "DS_SUB_U32", VReg_32>;
733def DS_RSUB_U32 : DS_1A1D_NORET <0x2, "DS_RSUB_U32", VReg_32>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000734def DS_INC_U32 : DS_1A1D_NORET <0x3, "DS_INC_U32", VReg_32>;
735def DS_DEC_U32 : DS_1A1D_NORET <0x4, "DS_DEC_U32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000736def DS_MIN_I32 : DS_1A1D_NORET <0x5, "DS_MIN_I32", VReg_32>;
737def DS_MAX_I32 : DS_1A1D_NORET <0x6, "DS_MAX_I32", VReg_32>;
738def DS_MIN_U32 : DS_1A1D_NORET <0x7, "DS_MIN_U32", VReg_32>;
739def DS_MAX_U32 : DS_1A1D_NORET <0x8, "DS_MAX_U32", VReg_32>;
740def DS_AND_B32 : DS_1A1D_NORET <0x9, "DS_AND_B32", VReg_32>;
741def DS_OR_B32 : DS_1A1D_NORET <0xa, "DS_OR_B32", VReg_32>;
742def DS_XOR_B32 : DS_1A1D_NORET <0xb, "DS_XOR_B32", VReg_32>;
743def DS_MSKOR_B32 : DS_1A1D_NORET <0xc, "DS_MSKOR_B32", VReg_32>;
744def DS_CMPST_B32 : DS_1A2D_NORET <0x10, "DS_CMPST_B32", VReg_32>;
745def DS_CMPST_F32 : DS_1A2D_NORET <0x11, "DS_CMPST_F32", VReg_32>;
746def DS_MIN_F32 : DS_1A1D_NORET <0x12, "DS_MIN_F32", VReg_32>;
747def DS_MAX_F32 : DS_1A1D_NORET <0x13, "DS_MAX_F32", VReg_32>;
748
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000749def DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "DS_ADD_RTN_U32", VReg_32, "DS_ADD_U32">;
750def DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "DS_SUB_RTN_U32", VReg_32, "DS_SUB_U32">;
751def DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "DS_RSUB_RTN_U32", VReg_32, "DS_RSUB_U32">;
752def DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "DS_INC_RTN_U32", VReg_32, "DS_INC_U32">;
753def DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "DS_DEC_RTN_U32", VReg_32, "DS_DEC_U32">;
754def DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "DS_MIN_RTN_I32", VReg_32, "DS_MIN_I32">;
755def DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "DS_MAX_RTN_I32", VReg_32, "DS_MAX_I32">;
756def DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "DS_MIN_RTN_U32", VReg_32, "DS_MIN_U32">;
757def DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "DS_MAX_RTN_U32", VReg_32, "DS_MAX_U32">;
758def DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "DS_AND_RTN_B32", VReg_32, "DS_AND_B32">;
759def DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "DS_OR_RTN_B32", VReg_32, "DS_OR_B32">;
760def DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "DS_XOR_RTN_B32", VReg_32, "DS_XOR_B32">;
761def DS_MSKOR_RTN_B32 : DS_1A1D_RET <0x2c, "DS_MSKOR_RTN_B32", VReg_32, "DS_MSKOR_B32">;
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +0000762def DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "DS_WRXCHG_RTN_B32", VReg_32>;
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000763//def DS_WRXCHG2_RTN_B32 : DS_2A0D_RET <0x2e, "DS_WRXCHG2_RTN_B32", VReg_32, "DS_WRXCHG2_B32">;
764//def DS_WRXCHG2ST64_RTN_B32 : DS_2A0D_RET <0x2f, "DS_WRXCHG2_RTN_B32", VReg_32, "DS_WRXCHG2ST64_B32">;
765def DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "DS_CMPST_RTN_B32", VReg_32, "DS_CMPST_B32">;
766def DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "DS_CMPST_RTN_F32", VReg_32, "DS_CMPST_F32">;
767def DS_MIN_RTN_F32 : DS_1A1D_RET <0x32, "DS_MIN_RTN_F32", VReg_32, "DS_MIN_F32">;
768def DS_MAX_RTN_F32 : DS_1A1D_RET <0x33, "DS_MAX_RTN_F32", VReg_32, "DS_MAX_F32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000769
770let SubtargetPredicate = isCI in {
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000771def DS_WRAP_RTN_F32 : DS_1A1D_RET <0x34, "DS_WRAP_RTN_F32", VReg_32, "DS_WRAP_F32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000772} // End isCI
773
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000774
Matt Arsenault76803bd2014-09-07 00:46:20 +0000775def DS_ADD_U64 : DS_1A1D_NORET <0x40, "DS_ADD_U64", VReg_64>;
776def DS_SUB_U64 : DS_1A1D_NORET <0x41, "DS_SUB_U64", VReg_64>;
777def DS_RSUB_U64 : DS_1A1D_NORET <0x42, "DS_RSUB_U64", VReg_64>;
778def DS_INC_U64 : DS_1A1D_NORET <0x43, "DS_INC_U64", VReg_64>;
779def DS_DEC_U64 : DS_1A1D_NORET <0x44, "DS_DEC_U64", VReg_64>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000780def DS_MIN_I64 : DS_1A1D_NORET <0x45, "DS_MIN_I64", VReg_64>;
781def DS_MAX_I64 : DS_1A1D_NORET <0x46, "DS_MAX_I64", VReg_64>;
782def DS_MIN_U64 : DS_1A1D_NORET <0x47, "DS_MIN_U64", VReg_64>;
783def DS_MAX_U64 : DS_1A1D_NORET <0x48, "DS_MAX_U64", VReg_64>;
784def DS_AND_B64 : DS_1A1D_NORET <0x49, "DS_AND_B64", VReg_64>;
785def DS_OR_B64 : DS_1A1D_NORET <0x4a, "DS_OR_B64", VReg_64>;
786def DS_XOR_B64 : DS_1A1D_NORET <0x4b, "DS_XOR_B64", VReg_64>;
787def DS_MSKOR_B64 : DS_1A1D_NORET <0x4c, "DS_MSKOR_B64", VReg_64>;
788def DS_CMPST_B64 : DS_1A2D_NORET <0x50, "DS_CMPST_B64", VReg_64>;
789def DS_CMPST_F64 : DS_1A2D_NORET <0x51, "DS_CMPST_F64", VReg_64>;
790def DS_MIN_F64 : DS_1A1D_NORET <0x52, "DS_MIN_F64", VReg_64>;
791def DS_MAX_F64 : DS_1A1D_NORET <0x53, "DS_MAX_F64", VReg_64>;
792
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000793def DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "DS_ADD_RTN_U64", VReg_64, "DS_ADD_U64">;
794def DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "DS_SUB_RTN_U64", VReg_64, "DS_SUB_U64">;
795def DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "DS_RSUB_RTN_U64", VReg_64, "DS_RSUB_U64">;
796def DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "DS_INC_RTN_U64", VReg_64, "DS_INC_U64">;
797def DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "DS_DEC_RTN_U64", VReg_64, "DS_DEC_U64">;
798def DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "DS_MIN_RTN_I64", VReg_64, "DS_MIN_I64">;
799def DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "DS_MAX_RTN_I64", VReg_64, "DS_MAX_I64">;
800def DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "DS_MIN_RTN_U64", VReg_64, "DS_MIN_U64">;
801def DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "DS_MAX_RTN_U64", VReg_64, "DS_MAX_U64">;
802def DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "DS_AND_RTN_B64", VReg_64, "DS_AND_B64">;
803def DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "DS_OR_RTN_B64", VReg_64, "DS_OR_B64">;
804def DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "DS_XOR_RTN_B64", VReg_64, "DS_XOR_B64">;
805def DS_MSKOR_RTN_B64 : DS_1A1D_RET <0x6c, "DS_MSKOR_RTN_B64", VReg_64, "DS_MSKOR_B64">;
806def DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "DS_WRXCHG_RTN_B64", VReg_64, "DS_WRXCHG_B64">;
807//def DS_WRXCHG2_RTN_B64 : DS_2A0D_RET <0x6e, "DS_WRXCHG2_RTN_B64", VReg_64, "DS_WRXCHG2_B64">;
808//def DS_WRXCHG2ST64_RTN_B64 : DS_2A0D_RET <0x6f, "DS_WRXCHG2_RTN_B64", VReg_64, "DS_WRXCHG2ST64_B64">;
809def DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "DS_CMPST_RTN_B64", VReg_64, "DS_CMPST_B64">;
810def DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "DS_CMPST_RTN_F64", VReg_64, "DS_CMPST_F64">;
811def DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "DS_MIN_F64", VReg_64, "DS_MIN_F64">;
812def DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "DS_MAX_F64", VReg_64, "DS_MAX_F64">;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000813
814//let SubtargetPredicate = isCI in {
815// DS_CONDXCHG32_RTN_B64
816// DS_CONDXCHG32_RTN_B128
817//} // End isCI
818
819// TODO: _SRC2_* forms
820
Michel Danzer1c454302013-07-10 16:36:43 +0000821def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "DS_WRITE_B32", VReg_32>;
Tom Stellardf3d166a2013-08-26 15:05:49 +0000822def DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "DS_WRITE_B8", VReg_32>;
823def DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "DS_WRITE_B16", VReg_32>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +0000824def DS_WRITE_B64 : DS_Store_Helper <0x00000004d, "DS_WRITE_B64", VReg_64>;
825
Michel Danzer1c454302013-07-10 16:36:43 +0000826def DS_READ_B32 : DS_Load_Helper <0x00000036, "DS_READ_B32", VReg_32>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000827def DS_READ_I8 : DS_Load_Helper <0x00000039, "DS_READ_I8", VReg_32>;
828def DS_READ_U8 : DS_Load_Helper <0x0000003a, "DS_READ_U8", VReg_32>;
829def DS_READ_I16 : DS_Load_Helper <0x0000003b, "DS_READ_I16", VReg_32>;
830def DS_READ_U16 : DS_Load_Helper <0x0000003c, "DS_READ_U16", VReg_32>;
Matt Arsenaultb9433482014-03-19 22:19:52 +0000831def DS_READ_B64 : DS_Load_Helper <0x00000076, "DS_READ_B64", VReg_64>;
Michel Danzer1c454302013-07-10 16:36:43 +0000832
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000833// 2 forms.
Matt Arsenaultfa097f82014-08-04 18:49:22 +0000834def DS_WRITE2_B32 : DS_Store2_Helper <0x0000000E, "DS_WRITE2_B32", VReg_32>;
Matt Arsenault10705112014-08-05 23:53:20 +0000835def DS_WRITE2ST64_B32 : DS_Store2_Helper <0x0000000F, "DS_WRITE2ST64_B32", VReg_32>;
Matt Arsenaultfa097f82014-08-04 18:49:22 +0000836def DS_WRITE2_B64 : DS_Store2_Helper <0x0000004E, "DS_WRITE2_B64", VReg_64>;
Matt Arsenault10705112014-08-05 23:53:20 +0000837def DS_WRITE2ST64_B64 : DS_Store2_Helper <0x0000004F, "DS_WRITE2ST64_B64", VReg_64>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000838
839def DS_READ2_B32 : DS_Load2_Helper <0x00000037, "DS_READ2_B32", VReg_64>;
Matt Arsenault10705112014-08-05 23:53:20 +0000840def DS_READ2ST64_B32 : DS_Load2_Helper <0x00000038, "DS_READ2ST64_B32", VReg_64>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000841def DS_READ2_B64 : DS_Load2_Helper <0x00000075, "DS_READ2_B64", VReg_128>;
Matt Arsenault10705112014-08-05 23:53:20 +0000842def DS_READ2ST64_B64 : DS_Load2_Helper <0x00000076, "DS_READ2ST64_B64", VReg_128>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000843
Tom Stellard8d6d4492014-04-22 16:33:57 +0000844//===----------------------------------------------------------------------===//
845// MUBUF Instructions
846//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000847
Tom Stellard75aadc22012-12-11 21:25:42 +0000848//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>;
849//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>;
850//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000851defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000852//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>;
853//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>;
854//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>;
855//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>;
Tom Stellard7c1838d2014-07-02 20:53:56 +0000856defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <
857 0x00000008, "BUFFER_LOAD_UBYTE", VReg_32, i32, az_extloadi8_global
858>;
859defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <
860 0x00000009, "BUFFER_LOAD_SBYTE", VReg_32, i32, sextloadi8_global
861>;
862defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <
863 0x0000000a, "BUFFER_LOAD_USHORT", VReg_32, i32, az_extloadi16_global
864>;
865defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <
866 0x0000000b, "BUFFER_LOAD_SSHORT", VReg_32, i32, sextloadi16_global
867>;
868defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <
869 0x0000000c, "BUFFER_LOAD_DWORD", VReg_32, i32, global_load
870>;
871defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <
872 0x0000000d, "BUFFER_LOAD_DWORDX2", VReg_64, v2i32, global_load
873>;
874defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <
875 0x0000000e, "BUFFER_LOAD_DWORDX4", VReg_128, v4i32, global_load
876>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000877
Tom Stellardb02094e2014-07-21 15:45:01 +0000878defm BUFFER_STORE_BYTE : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000879 0x00000018, "BUFFER_STORE_BYTE", VReg_32, i32, truncstorei8_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000880>;
881
Tom Stellardb02094e2014-07-21 15:45:01 +0000882defm BUFFER_STORE_SHORT : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000883 0x0000001a, "BUFFER_STORE_SHORT", VReg_32, i32, truncstorei16_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000884>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000885
Tom Stellardb02094e2014-07-21 15:45:01 +0000886defm BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000887 0x0000001c, "BUFFER_STORE_DWORD", VReg_32, i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000888>;
889
Tom Stellardb02094e2014-07-21 15:45:01 +0000890defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000891 0x0000001d, "BUFFER_STORE_DWORDX2", VReg_64, v2i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000892>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000893
Tom Stellardb02094e2014-07-21 15:45:01 +0000894defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000895 0x0000001e, "BUFFER_STORE_DWORDX4", VReg_128, v4i32, global_store
Tom Stellard556d9aa2013-06-03 17:39:37 +0000896>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000897//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>;
898//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>;
899//def BUFFER_ATOMIC_ADD : MUBUF_ <0x00000032, "BUFFER_ATOMIC_ADD", []>;
900//def BUFFER_ATOMIC_SUB : MUBUF_ <0x00000033, "BUFFER_ATOMIC_SUB", []>;
901//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>;
902//def BUFFER_ATOMIC_SMIN : MUBUF_ <0x00000035, "BUFFER_ATOMIC_SMIN", []>;
903//def BUFFER_ATOMIC_UMIN : MUBUF_ <0x00000036, "BUFFER_ATOMIC_UMIN", []>;
904//def BUFFER_ATOMIC_SMAX : MUBUF_ <0x00000037, "BUFFER_ATOMIC_SMAX", []>;
905//def BUFFER_ATOMIC_UMAX : MUBUF_ <0x00000038, "BUFFER_ATOMIC_UMAX", []>;
906//def BUFFER_ATOMIC_AND : MUBUF_ <0x00000039, "BUFFER_ATOMIC_AND", []>;
907//def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>;
908//def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>;
909//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>;
910//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>;
911//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>;
912//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>;
913//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>;
914//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>;
915//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>;
916//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>;
917//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>;
918//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>;
919//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>;
920//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>;
921//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>;
922//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>;
923//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>;
924//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>;
925//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>;
926//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>;
927//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>;
928//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>;
929//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>;
930//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>;
931//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>;
932//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000933
934//===----------------------------------------------------------------------===//
935// MTBUF Instructions
936//===----------------------------------------------------------------------===//
937
Tom Stellard75aadc22012-12-11 21:25:42 +0000938//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>;
939//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>;
940//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>;
941def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellardafcf12f2013-09-12 02:55:14 +0000942def TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "TBUFFER_STORE_FORMAT_X", VReg_32>;
943def TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "TBUFFER_STORE_FORMAT_XY", VReg_64>;
944def TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", VReg_128>;
945def TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000946
Tom Stellard8d6d4492014-04-22 16:33:57 +0000947//===----------------------------------------------------------------------===//
948// MIMG Instructions
949//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +0000950
Tom Stellard16a9a202013-08-14 23:24:17 +0000951defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "IMAGE_LOAD">;
952defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "IMAGE_LOAD_MIP">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000953//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>;
954//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>;
955//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>;
956//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>;
957//def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>;
958//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>;
959//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>;
960//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>;
Tom Stellard682bfbc2013-10-10 17:11:24 +0000961defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "IMAGE_GET_RESINFO">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000962//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>;
963//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>;
964//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>;
965//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>;
966//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>;
967//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>;
968//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>;
969//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>;
970//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>;
971//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>;
972//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>;
973//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>;
974//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>;
975//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>;
976//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>;
977//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>;
978//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>;
Marek Olsakd8ecaee2014-07-11 17:11:46 +0000979defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "IMAGE_SAMPLE">;
980defm IMAGE_SAMPLE_CL : MIMG_Sampler <0x00000021, "IMAGE_SAMPLE_CL">;
981defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "IMAGE_SAMPLE_D">;
982defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "IMAGE_SAMPLE_D_CL">;
983defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "IMAGE_SAMPLE_L">;
984defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "IMAGE_SAMPLE_B">;
985defm IMAGE_SAMPLE_B_CL : MIMG_Sampler <0x00000026, "IMAGE_SAMPLE_B_CL">;
986defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "IMAGE_SAMPLE_LZ">;
987defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "IMAGE_SAMPLE_C">;
988defm IMAGE_SAMPLE_C_CL : MIMG_Sampler <0x00000029, "IMAGE_SAMPLE_C_CL">;
989defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "IMAGE_SAMPLE_C_D">;
990defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "IMAGE_SAMPLE_C_D_CL">;
991defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "IMAGE_SAMPLE_C_L">;
992defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "IMAGE_SAMPLE_C_B">;
993defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler <0x0000002e, "IMAGE_SAMPLE_C_B_CL">;
994defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "IMAGE_SAMPLE_C_LZ">;
995defm IMAGE_SAMPLE_O : MIMG_Sampler <0x00000030, "IMAGE_SAMPLE_O">;
996defm IMAGE_SAMPLE_CL_O : MIMG_Sampler <0x00000031, "IMAGE_SAMPLE_CL_O">;
997defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "IMAGE_SAMPLE_D_O">;
998defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "IMAGE_SAMPLE_D_CL_O">;
999defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "IMAGE_SAMPLE_L_O">;
1000defm IMAGE_SAMPLE_B_O : MIMG_Sampler <0x00000035, "IMAGE_SAMPLE_B_O">;
1001defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler <0x00000036, "IMAGE_SAMPLE_B_CL_O">;
1002defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "IMAGE_SAMPLE_LZ_O">;
1003defm IMAGE_SAMPLE_C_O : MIMG_Sampler <0x00000038, "IMAGE_SAMPLE_C_O">;
1004defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler <0x00000039, "IMAGE_SAMPLE_C_CL_O">;
1005defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "IMAGE_SAMPLE_C_D_O">;
1006defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "IMAGE_SAMPLE_C_D_CL_O">;
1007defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "IMAGE_SAMPLE_C_L_O">;
1008defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler <0x0000003d, "IMAGE_SAMPLE_C_B_O">;
1009defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler <0x0000003e, "IMAGE_SAMPLE_C_B_CL_O">;
1010defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "IMAGE_SAMPLE_C_LZ_O">;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001011defm IMAGE_GATHER4 : MIMG_Gather <0x00000040, "IMAGE_GATHER4">;
1012defm IMAGE_GATHER4_CL : MIMG_Gather <0x00000041, "IMAGE_GATHER4_CL">;
1013defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "IMAGE_GATHER4_L">;
1014defm IMAGE_GATHER4_B : MIMG_Gather <0x00000045, "IMAGE_GATHER4_B">;
1015defm IMAGE_GATHER4_B_CL : MIMG_Gather <0x00000046, "IMAGE_GATHER4_B_CL">;
1016defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "IMAGE_GATHER4_LZ">;
1017defm IMAGE_GATHER4_C : MIMG_Gather <0x00000048, "IMAGE_GATHER4_C">;
1018defm IMAGE_GATHER4_C_CL : MIMG_Gather <0x00000049, "IMAGE_GATHER4_C_CL">;
1019defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "IMAGE_GATHER4_C_L">;
1020defm IMAGE_GATHER4_C_B : MIMG_Gather <0x0000004d, "IMAGE_GATHER4_C_B">;
1021defm IMAGE_GATHER4_C_B_CL : MIMG_Gather <0x0000004e, "IMAGE_GATHER4_C_B_CL">;
1022defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "IMAGE_GATHER4_C_LZ">;
1023defm IMAGE_GATHER4_O : MIMG_Gather <0x00000050, "IMAGE_GATHER4_O">;
1024defm IMAGE_GATHER4_CL_O : MIMG_Gather <0x00000051, "IMAGE_GATHER4_CL_O">;
1025defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "IMAGE_GATHER4_L_O">;
1026defm IMAGE_GATHER4_B_O : MIMG_Gather <0x00000055, "IMAGE_GATHER4_B_O">;
1027defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "IMAGE_GATHER4_B_CL_O">;
1028defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "IMAGE_GATHER4_LZ_O">;
1029defm IMAGE_GATHER4_C_O : MIMG_Gather <0x00000058, "IMAGE_GATHER4_C_O">;
1030defm IMAGE_GATHER4_C_CL_O : MIMG_Gather <0x00000059, "IMAGE_GATHER4_C_CL_O">;
1031defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "IMAGE_GATHER4_C_L_O">;
1032defm IMAGE_GATHER4_C_B_O : MIMG_Gather <0x0000005d, "IMAGE_GATHER4_C_B_O">;
1033defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather <0x0000005e, "IMAGE_GATHER4_C_B_CL_O">;
1034defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "IMAGE_GATHER4_C_LZ_O">;
Marek Olsakd8ecaee2014-07-11 17:11:46 +00001035defm IMAGE_GET_LOD : MIMG_Sampler <0x00000060, "IMAGE_GET_LOD">;
1036defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "IMAGE_SAMPLE_CD">;
1037defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "IMAGE_SAMPLE_CD_CL">;
1038defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "IMAGE_SAMPLE_C_CD">;
1039defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "IMAGE_SAMPLE_C_CD_CL">;
1040defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "IMAGE_SAMPLE_CD_O">;
1041defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "IMAGE_SAMPLE_CD_CL_O">;
1042defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "IMAGE_SAMPLE_C_CD_O">;
1043defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "IMAGE_SAMPLE_C_CD_CL_O">;
Tom Stellard75aadc22012-12-11 21:25:42 +00001044//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>;
1045//def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001046
Tom Stellard8d6d4492014-04-22 16:33:57 +00001047//===----------------------------------------------------------------------===//
Matt Arsenault3f981402014-09-15 15:41:53 +00001048// Flat Instructions
1049//===----------------------------------------------------------------------===//
1050
1051let Predicates = [HasFlatAddressSpace] in {
1052def FLAT_LOAD_UBYTE : FLAT_Load_Helper <0x00000008, "FLAT_LOAD_UBYTE", VReg_32>;
1053def FLAT_LOAD_SBYTE : FLAT_Load_Helper <0x00000009, "FLAT_LOAD_SBYTE", VReg_32>;
1054def FLAT_LOAD_USHORT : FLAT_Load_Helper <0x0000000a, "FLAT_LOAD_USHORT", VReg_32>;
1055def FLAT_LOAD_SSHORT : FLAT_Load_Helper <0x0000000b, "FLAT_LOAD_SSHORT", VReg_32>;
1056def FLAT_LOAD_DWORD : FLAT_Load_Helper <0x0000000c, "FLAT_LOAD_DWORD", VReg_32>;
1057def FLAT_LOAD_DWORDX2 : FLAT_Load_Helper <0x0000000d, "FLAT_LOAD_DWORDX2", VReg_64>;
1058def FLAT_LOAD_DWORDX4 : FLAT_Load_Helper <0x0000000e, "FLAT_LOAD_DWORDX4", VReg_128>;
1059def FLAT_LOAD_DWORDX3 : FLAT_Load_Helper <0x00000010, "FLAT_LOAD_DWORDX3", VReg_96>;
1060
1061def FLAT_STORE_BYTE : FLAT_Store_Helper <
1062 0x00000018, "FLAT_STORE_BYTE", VReg_32
1063>;
1064
1065def FLAT_STORE_SHORT : FLAT_Store_Helper <
1066 0x0000001a, "FLAT_STORE_SHORT", VReg_32
1067>;
1068
1069def FLAT_STORE_DWORD : FLAT_Store_Helper <
1070 0x0000001c, "FLAT_STORE_DWORD", VReg_32
1071>;
1072
1073def FLAT_STORE_DWORDX2 : FLAT_Store_Helper <
1074 0x0000001d, "FLAT_STORE_DWORDX2", VReg_64
1075>;
1076
1077def FLAT_STORE_DWORDX4 : FLAT_Store_Helper <
1078 0x0000001e, "FLAT_STORE_DWORDX4", VReg_128
1079>;
1080
1081def FLAT_STORE_DWORDX3 : FLAT_Store_Helper <
1082 0x0000001e, "FLAT_STORE_DWORDX3", VReg_96
1083>;
1084
1085//def FLAT_ATOMIC_SWAP : FLAT_ <0x00000030, "FLAT_ATOMIC_SWAP", []>;
1086//def FLAT_ATOMIC_CMPSWAP : FLAT_ <0x00000031, "FLAT_ATOMIC_CMPSWAP", []>;
1087//def FLAT_ATOMIC_ADD : FLAT_ <0x00000032, "FLAT_ATOMIC_ADD", []>;
1088//def FLAT_ATOMIC_SUB : FLAT_ <0x00000033, "FLAT_ATOMIC_SUB", []>;
1089//def FLAT_ATOMIC_RSUB : FLAT_ <0x00000034, "FLAT_ATOMIC_RSUB", []>;
1090//def FLAT_ATOMIC_SMIN : FLAT_ <0x00000035, "FLAT_ATOMIC_SMIN", []>;
1091//def FLAT_ATOMIC_UMIN : FLAT_ <0x00000036, "FLAT_ATOMIC_UMIN", []>;
1092//def FLAT_ATOMIC_SMAX : FLAT_ <0x00000037, "FLAT_ATOMIC_SMAX", []>;
1093//def FLAT_ATOMIC_UMAX : FLAT_ <0x00000038, "FLAT_ATOMIC_UMAX", []>;
1094//def FLAT_ATOMIC_AND : FLAT_ <0x00000039, "FLAT_ATOMIC_AND", []>;
1095//def FLAT_ATOMIC_OR : FLAT_ <0x0000003a, "FLAT_ATOMIC_OR", []>;
1096//def FLAT_ATOMIC_XOR : FLAT_ <0x0000003b, "FLAT_ATOMIC_XOR", []>;
1097//def FLAT_ATOMIC_INC : FLAT_ <0x0000003c, "FLAT_ATOMIC_INC", []>;
1098//def FLAT_ATOMIC_DEC : FLAT_ <0x0000003d, "FLAT_ATOMIC_DEC", []>;
1099//def FLAT_ATOMIC_FCMPSWAP : FLAT_ <0x0000003e, "FLAT_ATOMIC_FCMPSWAP", []>;
1100//def FLAT_ATOMIC_FMIN : FLAT_ <0x0000003f, "FLAT_ATOMIC_FMIN", []>;
1101//def FLAT_ATOMIC_FMAX : FLAT_ <0x00000040, "FLAT_ATOMIC_FMAX", []>;
1102//def FLAT_ATOMIC_SWAP_X2 : FLAT_X2 <0x00000050, "FLAT_ATOMIC_SWAP_X2", []>;
1103//def FLAT_ATOMIC_CMPSWAP_X2 : FLAT_X2 <0x00000051, "FLAT_ATOMIC_CMPSWAP_X2", []>;
1104//def FLAT_ATOMIC_ADD_X2 : FLAT_X2 <0x00000052, "FLAT_ATOMIC_ADD_X2", []>;
1105//def FLAT_ATOMIC_SUB_X2 : FLAT_X2 <0x00000053, "FLAT_ATOMIC_SUB_X2", []>;
1106//def FLAT_ATOMIC_RSUB_X2 : FLAT_X2 <0x00000054, "FLAT_ATOMIC_RSUB_X2", []>;
1107//def FLAT_ATOMIC_SMIN_X2 : FLAT_X2 <0x00000055, "FLAT_ATOMIC_SMIN_X2", []>;
1108//def FLAT_ATOMIC_UMIN_X2 : FLAT_X2 <0x00000056, "FLAT_ATOMIC_UMIN_X2", []>;
1109//def FLAT_ATOMIC_SMAX_X2 : FLAT_X2 <0x00000057, "FLAT_ATOMIC_SMAX_X2", []>;
1110//def FLAT_ATOMIC_UMAX_X2 : FLAT_X2 <0x00000058, "FLAT_ATOMIC_UMAX_X2", []>;
1111//def FLAT_ATOMIC_AND_X2 : FLAT_X2 <0x00000059, "FLAT_ATOMIC_AND_X2", []>;
1112//def FLAT_ATOMIC_OR_X2 : FLAT_X2 <0x0000005a, "FLAT_ATOMIC_OR_X2", []>;
1113//def FLAT_ATOMIC_XOR_X2 : FLAT_X2 <0x0000005b, "FLAT_ATOMIC_XOR_X2", []>;
1114//def FLAT_ATOMIC_INC_X2 : FLAT_X2 <0x0000005c, "FLAT_ATOMIC_INC_X2", []>;
1115//def FLAT_ATOMIC_DEC_X2 : FLAT_X2 <0x0000005d, "FLAT_ATOMIC_DEC_X2", []>;
1116//def FLAT_ATOMIC_FCMPSWAP_X2 : FLAT_X2 <0x0000005e, "FLAT_ATOMIC_FCMPSWAP_X2", []>;
1117//def FLAT_ATOMIC_FMIN_X2 : FLAT_X2 <0x0000005f, "FLAT_ATOMIC_FMIN_X2", []>;
1118//def FLAT_ATOMIC_FMAX_X2 : FLAT_X2 <0x00000060, "FLAT_ATOMIC_FMAX_X2", []>;
1119
1120} // End HasFlatAddressSpace predicate
1121//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +00001122// VOP1 Instructions
1123//===----------------------------------------------------------------------===//
1124
1125//def V_NOP : VOP1_ <0x00000000, "V_NOP", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001126
Matt Arsenaultf2733702014-07-30 03:18:57 +00001127let isMoveImm = 1 in {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001128defm V_MOV_B32 : VOP1Inst <0x00000001, "V_MOV_B32", VOP_I32_I32>;
Matt Arsenaultf2733702014-07-30 03:18:57 +00001129} // End isMoveImm = 1
Christian Konig76edd4f2013-02-26 17:52:29 +00001130
Tom Stellardfbe435d2014-03-17 17:03:51 +00001131let Uses = [EXEC] in {
1132
1133def V_READFIRSTLANE_B32 : VOP1 <
1134 0x00000002,
1135 (outs SReg_32:$vdst),
1136 (ins VReg_32:$src0),
1137 "V_READFIRSTLANE_B32 $vdst, $src0",
1138 []
1139>;
1140
1141}
1142
Tom Stellardb4a313a2014-08-01 00:32:39 +00001143defm V_CVT_I32_F64 : VOP1Inst <0x00000003, "V_CVT_I32_F64",
1144 VOP_I32_F64, fp_to_sint
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001145>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001146defm V_CVT_F64_I32 : VOP1Inst <0x00000004, "V_CVT_F64_I32",
1147 VOP_F64_I32, sint_to_fp
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001148>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001149defm V_CVT_F32_I32 : VOP1Inst <0x00000005, "V_CVT_F32_I32",
1150 VOP_F32_I32, sint_to_fp
Tom Stellard75aadc22012-12-11 21:25:42 +00001151>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001152defm V_CVT_F32_U32 : VOP1Inst <0x00000006, "V_CVT_F32_U32",
1153 VOP_F32_I32, uint_to_fp
Tom Stellardc932d732013-05-06 23:02:07 +00001154>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001155defm V_CVT_U32_F32 : VOP1Inst <0x00000007, "V_CVT_U32_F32",
1156 VOP_I32_F32, fp_to_uint
Tom Stellard73c31d52013-08-14 22:21:57 +00001157>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001158defm V_CVT_I32_F32 : VOP1Inst <0x00000008, "V_CVT_I32_F32",
1159 VOP_I32_F32, fp_to_sint
Tom Stellard75aadc22012-12-11 21:25:42 +00001160>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001161defm V_MOV_FED_B32 : VOP1Inst <0x00000009, "V_MOV_FED_B32", VOP_I32_I32>;
1162defm V_CVT_F16_F32 : VOP1Inst <0x0000000a, "V_CVT_F16_F32",
1163 VOP_I32_F32, fp_to_f16
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001164>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001165defm V_CVT_F32_F16 : VOP1Inst <0x0000000b, "V_CVT_F32_F16",
1166 VOP_F32_I32, f16_to_fp
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001167>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001168//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>;
1169//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>;
1170//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001171defm V_CVT_F32_F64 : VOP1Inst <0x0000000f, "V_CVT_F32_F64",
1172 VOP_F32_F64, fround
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001173>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001174defm V_CVT_F64_F32 : VOP1Inst <0x00000010, "V_CVT_F64_F32",
1175 VOP_F64_F32, fextend
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001176>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001177defm V_CVT_F32_UBYTE0 : VOP1Inst <0x00000011, "V_CVT_F32_UBYTE0",
1178 VOP_F32_I32, AMDGPUcvt_f32_ubyte0
Matt Arsenault364a6742014-06-11 17:50:44 +00001179>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001180defm V_CVT_F32_UBYTE1 : VOP1Inst <0x00000012, "V_CVT_F32_UBYTE1",
1181 VOP_F32_I32, AMDGPUcvt_f32_ubyte1
Matt Arsenault364a6742014-06-11 17:50:44 +00001182>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001183defm V_CVT_F32_UBYTE2 : VOP1Inst <0x00000013, "V_CVT_F32_UBYTE2",
1184 VOP_F32_I32, AMDGPUcvt_f32_ubyte2
Matt Arsenault364a6742014-06-11 17:50:44 +00001185>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001186defm V_CVT_F32_UBYTE3 : VOP1Inst <0x00000014, "V_CVT_F32_UBYTE3",
1187 VOP_F32_I32, AMDGPUcvt_f32_ubyte3
Matt Arsenault364a6742014-06-11 17:50:44 +00001188>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001189defm V_CVT_U32_F64 : VOP1Inst <0x00000015, "V_CVT_U32_F64",
1190 VOP_I32_F64, fp_to_uint
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001191>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001192defm V_CVT_F64_U32 : VOP1Inst <0x00000016, "V_CVT_F64_U32",
1193 VOP_F64_I32, uint_to_fp
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001194>;
1195
Tom Stellardb4a313a2014-08-01 00:32:39 +00001196defm V_FRACT_F32 : VOP1Inst <0x00000020, "V_FRACT_F32",
1197 VOP_F32_F32, AMDGPUfract
Tom Stellard75aadc22012-12-11 21:25:42 +00001198>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001199defm V_TRUNC_F32 : VOP1Inst <0x00000021, "V_TRUNC_F32",
1200 VOP_F32_F32, ftrunc
Tom Stellard9b3d2532013-05-06 23:02:00 +00001201>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001202defm V_CEIL_F32 : VOP1Inst <0x00000022, "V_CEIL_F32",
1203 VOP_F32_F32, fceil
Michel Danzerc3ea4042013-02-22 11:22:49 +00001204>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001205defm V_RNDNE_F32 : VOP1Inst <0x00000023, "V_RNDNE_F32",
1206 VOP_F32_F32, frint
Tom Stellard75aadc22012-12-11 21:25:42 +00001207>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001208defm V_FLOOR_F32 : VOP1Inst <0x00000024, "V_FLOOR_F32",
1209 VOP_F32_F32, ffloor
Tom Stellard75aadc22012-12-11 21:25:42 +00001210>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001211defm V_EXP_F32 : VOP1Inst <0x00000025, "V_EXP_F32",
1212 VOP_F32_F32, fexp2
Tom Stellard75aadc22012-12-11 21:25:42 +00001213>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001214defm V_LOG_CLAMP_F32 : VOP1Inst <0x00000026, "V_LOG_CLAMP_F32", VOP_F32_F32>;
1215defm V_LOG_F32 : VOP1Inst <0x00000027, "V_LOG_F32",
1216 VOP_F32_F32, flog2
Michel Danzer349cabe2013-02-07 14:55:16 +00001217>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001218
Tom Stellardb4a313a2014-08-01 00:32:39 +00001219defm V_RCP_CLAMP_F32 : VOP1Inst <0x00000028, "V_RCP_CLAMP_F32", VOP_F32_F32>;
1220defm V_RCP_LEGACY_F32 : VOP1Inst <0x00000029, "V_RCP_LEGACY_F32", VOP_F32_F32>;
1221defm V_RCP_F32 : VOP1Inst <0x0000002a, "V_RCP_F32",
1222 VOP_F32_F32, AMDGPUrcp
Tom Stellard75aadc22012-12-11 21:25:42 +00001223>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001224defm V_RCP_IFLAG_F32 : VOP1Inst <0x0000002b, "V_RCP_IFLAG_F32", VOP_F32_F32>;
1225defm V_RSQ_CLAMP_F32 : VOP1Inst <0x0000002c, "V_RSQ_CLAMP_F32",
1226 VOP_F32_F32, AMDGPUrsq_clamped
Matt Arsenault257d48d2014-06-24 22:13:39 +00001227>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001228defm V_RSQ_LEGACY_F32 : VOP1Inst <
Tom Stellard75aadc22012-12-11 21:25:42 +00001229 0x0000002d, "V_RSQ_LEGACY_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001230 VOP_F32_F32, AMDGPUrsq_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001231>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001232defm V_RSQ_F32 : VOP1Inst <0x0000002e, "V_RSQ_F32",
1233 VOP_F32_F32, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001234>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001235defm V_RCP_F64 : VOP1Inst <0x0000002f, "V_RCP_F64",
1236 VOP_F64_F64, AMDGPUrcp
Tom Stellard7512c082013-07-12 18:14:56 +00001237>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001238defm V_RCP_CLAMP_F64 : VOP1Inst <0x00000030, "V_RCP_CLAMP_F64", VOP_F64_F64>;
1239defm V_RSQ_F64 : VOP1Inst <0x00000031, "V_RSQ_F64",
1240 VOP_F64_F64, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001241>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001242defm V_RSQ_CLAMP_F64 : VOP1Inst <0x00000032, "V_RSQ_CLAMP_F64",
1243 VOP_F64_F64, AMDGPUrsq_clamped
Matt Arsenault257d48d2014-06-24 22:13:39 +00001244>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001245defm V_SQRT_F32 : VOP1Inst <0x00000033, "V_SQRT_F32",
1246 VOP_F32_F32, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001247>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001248defm V_SQRT_F64 : VOP1Inst <0x00000034, "V_SQRT_F64",
1249 VOP_F64_F64, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001250>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001251defm V_SIN_F32 : VOP1Inst <0x00000035, "V_SIN_F32",
1252 VOP_F32_F32, AMDGPUsin
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001253>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001254defm V_COS_F32 : VOP1Inst <0x00000036, "V_COS_F32",
1255 VOP_F32_F32, AMDGPUcos
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001256>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001257defm V_NOT_B32 : VOP1Inst <0x00000037, "V_NOT_B32", VOP_I32_I32>;
1258defm V_BFREV_B32 : VOP1Inst <0x00000038, "V_BFREV_B32", VOP_I32_I32>;
1259defm V_FFBH_U32 : VOP1Inst <0x00000039, "V_FFBH_U32", VOP_I32_I32>;
1260defm V_FFBL_B32 : VOP1Inst <0x0000003a, "V_FFBL_B32", VOP_I32_I32>;
1261defm V_FFBH_I32 : VOP1Inst <0x0000003b, "V_FFBH_I32", VOP_I32_I32>;
1262//defm V_FREXP_EXP_I32_F64 : VOPInst <0x0000003c, "V_FREXP_EXP_I32_F64", VOP_I32_F32>;
1263defm V_FREXP_MANT_F64 : VOP1Inst <0x0000003d, "V_FREXP_MANT_F64", VOP_F64_F64>;
1264defm V_FRACT_F64 : VOP1Inst <0x0000003e, "V_FRACT_F64", VOP_F64_F64>;
1265//defm V_FREXP_EXP_I32_F32 : VOPInst <0x0000003f, "V_FREXP_EXP_I32_F32", VOP_I32_F32>;
1266defm V_FREXP_MANT_F32 : VOP1Inst <0x00000040, "V_FREXP_MANT_F32", VOP_F32_F32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001267//def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001268defm V_MOVRELD_B32 : VOP1Inst <0x00000042, "V_MOVRELD_B32", VOP_I32_I32>;
1269defm V_MOVRELS_B32 : VOP1Inst <0x00000043, "V_MOVRELS_B32", VOP_I32_I32>;
1270defm V_MOVRELSD_B32 : VOP1Inst <0x00000044, "V_MOVRELSD_B32", VOP_I32_I32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001271
Tom Stellard8d6d4492014-04-22 16:33:57 +00001272
1273//===----------------------------------------------------------------------===//
1274// VINTRP Instructions
1275//===----------------------------------------------------------------------===//
1276
Tom Stellard75aadc22012-12-11 21:25:42 +00001277def V_INTERP_P1_F32 : VINTRP <
1278 0x00000000,
1279 (outs VReg_32:$dst),
1280 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001281 "V_INTERP_P1_F32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001282 []> {
1283 let DisableEncoding = "$m0";
1284}
1285
1286def V_INTERP_P2_F32 : VINTRP <
1287 0x00000001,
1288 (outs VReg_32:$dst),
1289 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001290 "V_INTERP_P2_F32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001291 []> {
1292
1293 let Constraints = "$src0 = $dst";
1294 let DisableEncoding = "$src0,$m0";
1295
1296}
1297
1298def V_INTERP_MOV_F32 : VINTRP <
1299 0x00000002,
1300 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +00001301 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001302 "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001303 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +00001304 let DisableEncoding = "$m0";
1305}
1306
Tom Stellard8d6d4492014-04-22 16:33:57 +00001307//===----------------------------------------------------------------------===//
1308// VOP2 Instructions
1309//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001310
1311def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +00001312 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
1313 "V_CNDMASK_B32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001314 []
1315>{
1316 let DisableEncoding = "$vcc";
1317}
1318
1319def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Christian Konigf82901a2013-02-26 17:52:23 +00001320 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2,
Christian Konigbf114b42013-02-21 15:17:22 +00001321 InstFlag:$abs, InstFlag:$clamp, InstFlag:$omod, InstFlag:$neg),
1322 "V_CNDMASK_B32_e64 $dst, $src0, $src1, $src2, $abs, $clamp, $omod, $neg",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001323 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))]
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001324> {
1325 let src0_modifiers = 0;
1326 let src1_modifiers = 0;
1327 let src2_modifiers = 0;
1328}
Tom Stellard75aadc22012-12-11 21:25:42 +00001329
Tom Stellardc149dc02013-11-27 21:23:35 +00001330def V_READLANE_B32 : VOP2 <
1331 0x00000001,
1332 (outs SReg_32:$vdst),
1333 (ins VReg_32:$src0, SSrc_32:$vsrc1),
1334 "V_READLANE_B32 $vdst, $src0, $vsrc1",
1335 []
1336>;
1337
1338def V_WRITELANE_B32 : VOP2 <
1339 0x00000002,
1340 (outs VReg_32:$vdst),
1341 (ins SReg_32:$src0, SSrc_32:$vsrc1),
1342 "V_WRITELANE_B32 $vdst, $src0, $vsrc1",
1343 []
1344>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001345
Christian Konig76edd4f2013-02-26 17:52:29 +00001346let isCommutable = 1 in {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001347defm V_ADD_F32 : VOP2Inst <0x00000003, "V_ADD_F32",
1348 VOP_F32_F32_F32, fadd
Christian Konig71088e62013-02-21 15:17:41 +00001349>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001350
Tom Stellardb4a313a2014-08-01 00:32:39 +00001351defm V_SUB_F32 : VOP2Inst <0x00000004, "V_SUB_F32", VOP_F32_F32_F32, fsub>;
1352defm V_SUBREV_F32 : VOP2Inst <0x00000005, "V_SUBREV_F32",
1353 VOP_F32_F32_F32, null_frag, "V_SUB_F32"
Tom Stellard75aadc22012-12-11 21:25:42 +00001354>;
Christian Konig3c145802013-03-27 09:12:59 +00001355} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001356
Tom Stellardb4a313a2014-08-01 00:32:39 +00001357defm V_MAC_LEGACY_F32 : VOP2Inst <0x00000006, "V_MAC_LEGACY_F32",
1358 VOP_F32_F32_F32
1359>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001360
1361let isCommutable = 1 in {
1362
Tom Stellardb4a313a2014-08-01 00:32:39 +00001363defm V_MUL_LEGACY_F32 : VOP2Inst <
Tom Stellard75aadc22012-12-11 21:25:42 +00001364 0x00000007, "V_MUL_LEGACY_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001365 VOP_F32_F32_F32, int_AMDGPU_mul
Tom Stellard75aadc22012-12-11 21:25:42 +00001366>;
1367
Tom Stellardb4a313a2014-08-01 00:32:39 +00001368defm V_MUL_F32 : VOP2Inst <0x00000008, "V_MUL_F32",
1369 VOP_F32_F32_F32, fmul
Tom Stellard75aadc22012-12-11 21:25:42 +00001370>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001371
Christian Konig76edd4f2013-02-26 17:52:29 +00001372
Tom Stellardb4a313a2014-08-01 00:32:39 +00001373defm V_MUL_I32_I24 : VOP2Inst <0x00000009, "V_MUL_I32_I24",
1374 VOP_I32_I32_I32, AMDGPUmul_i24
Tom Stellard41fc7852013-07-23 01:48:42 +00001375>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001376//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001377defm V_MUL_U32_U24 : VOP2Inst <0x0000000b, "V_MUL_U32_U24",
1378 VOP_I32_I32_I32, AMDGPUmul_u24
Tom Stellard41fc7852013-07-23 01:48:42 +00001379>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001380//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001381
Christian Konig76edd4f2013-02-26 17:52:29 +00001382
Tom Stellardb4a313a2014-08-01 00:32:39 +00001383defm V_MIN_LEGACY_F32 : VOP2Inst <0x0000000d, "V_MIN_LEGACY_F32",
1384 VOP_F32_F32_F32, AMDGPUfmin
Tom Stellard75aadc22012-12-11 21:25:42 +00001385>;
1386
Tom Stellardb4a313a2014-08-01 00:32:39 +00001387defm V_MAX_LEGACY_F32 : VOP2Inst <0x0000000e, "V_MAX_LEGACY_F32",
1388 VOP_F32_F32_F32, AMDGPUfmax
Tom Stellard75aadc22012-12-11 21:25:42 +00001389>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001390
Tom Stellardb4a313a2014-08-01 00:32:39 +00001391defm V_MIN_F32 : VOP2Inst <0x0000000f, "V_MIN_F32", VOP_F32_F32_F32>;
1392defm V_MAX_F32 : VOP2Inst <0x00000010, "V_MAX_F32", VOP_F32_F32_F32>;
1393defm V_MIN_I32 : VOP2Inst <0x00000011, "V_MIN_I32", VOP_I32_I32_I32, AMDGPUsmin>;
1394defm V_MAX_I32 : VOP2Inst <0x00000012, "V_MAX_I32", VOP_I32_I32_I32, AMDGPUsmax>;
1395defm V_MIN_U32 : VOP2Inst <0x00000013, "V_MIN_U32", VOP_I32_I32_I32, AMDGPUumin>;
1396defm V_MAX_U32 : VOP2Inst <0x00000014, "V_MAX_U32", VOP_I32_I32_I32, AMDGPUumax>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001397
Tom Stellardb4a313a2014-08-01 00:32:39 +00001398defm V_LSHR_B32 : VOP2Inst <0x00000015, "V_LSHR_B32", VOP_I32_I32_I32, srl>;
1399
1400defm V_LSHRREV_B32 : VOP2Inst <
1401 0x00000016, "V_LSHRREV_B32", VOP_I32_I32_I32, null_frag, "V_LSHR_B32"
Tom Stellard58ac7442014-04-29 23:12:48 +00001402>;
1403
Tom Stellardb4a313a2014-08-01 00:32:39 +00001404defm V_ASHR_I32 : VOP2Inst <0x00000017, "V_ASHR_I32",
1405 VOP_I32_I32_I32, sra
Tom Stellard58ac7442014-04-29 23:12:48 +00001406>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001407defm V_ASHRREV_I32 : VOP2Inst <
1408 0x00000018, "V_ASHRREV_I32", VOP_I32_I32_I32, null_frag, "V_ASHR_I32"
1409>;
Christian Konig3c145802013-03-27 09:12:59 +00001410
Tom Stellard82166022013-11-13 23:36:37 +00001411let hasPostISelHook = 1 in {
1412
Tom Stellardb4a313a2014-08-01 00:32:39 +00001413defm V_LSHL_B32 : VOP2Inst <0x00000019, "V_LSHL_B32", VOP_I32_I32_I32, shl>;
Tom Stellard82166022013-11-13 23:36:37 +00001414
1415}
Tom Stellardb4a313a2014-08-01 00:32:39 +00001416defm V_LSHLREV_B32 : VOP2Inst <
1417 0x0000001a, "V_LSHLREV_B32", VOP_I32_I32_I32, null_frag, "V_LSHL_B32"
Tom Stellard58ac7442014-04-29 23:12:48 +00001418>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001419
1420defm V_AND_B32 : VOP2Inst <0x0000001b, "V_AND_B32",
1421 VOP_I32_I32_I32, and>;
1422defm V_OR_B32 : VOP2Inst <0x0000001c, "V_OR_B32",
1423 VOP_I32_I32_I32, or
1424>;
1425defm V_XOR_B32 : VOP2Inst <0x0000001d, "V_XOR_B32",
1426 VOP_I32_I32_I32, xor
Tom Stellard58ac7442014-04-29 23:12:48 +00001427>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001428
1429} // End isCommutable = 1
1430
Tom Stellardb4a313a2014-08-01 00:32:39 +00001431defm V_BFM_B32 : VOP2Inst <0x0000001e, "V_BFM_B32",
1432 VOP_I32_I32_I32, AMDGPUbfm>;
1433defm V_MAC_F32 : VOP2Inst <0x0000001f, "V_MAC_F32", VOP_F32_F32_F32>;
1434defm V_MADMK_F32 : VOP2Inst <0x00000020, "V_MADMK_F32", VOP_F32_F32_F32>;
1435defm V_MADAK_F32 : VOP2Inst <0x00000021, "V_MADAK_F32", VOP_F32_F32_F32>;
1436defm V_BCNT_U32_B32 : VOP2Inst <0x00000022, "V_BCNT_U32_B32", VOP_I32_I32_I32>;
1437defm V_MBCNT_LO_U32_B32 : VOP2Inst <0x00000023, "V_MBCNT_LO_U32_B32",
1438 VOP_I32_I32_I32
1439>;
1440defm V_MBCNT_HI_U32_B32 : VOP2Inst <0x00000024, "V_MBCNT_HI_U32_B32",
1441 VOP_I32_I32_I32
1442>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001443
Christian Konig3c145802013-03-27 09:12:59 +00001444let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001445// No patterns so that the scalar instructions are always selected.
1446// The scalar versions will be replaced with vector when needed later.
Tom Stellardb4a313a2014-08-01 00:32:39 +00001447defm V_ADD_I32 : VOP2bInst <0x00000025, "V_ADD_I32",
1448 VOP_I32_I32_I32, add
1449>;
1450defm V_SUB_I32 : VOP2bInst <0x00000026, "V_SUB_I32",
1451 VOP_I32_I32_I32, sub
1452>;
1453defm V_SUBREV_I32 : VOP2bInst <0x00000027, "V_SUBREV_I32",
1454 VOP_I32_I32_I32, null_frag, "V_SUB_I32"
1455>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001456
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001457let Uses = [VCC] in { // Carry-in comes from VCC
Tom Stellardb4a313a2014-08-01 00:32:39 +00001458defm V_ADDC_U32 : VOP2bInst <0x00000028, "V_ADDC_U32",
1459 VOP_I32_I32_I32_VCC, adde
1460>;
1461defm V_SUBB_U32 : VOP2bInst <0x00000029, "V_SUBB_U32",
1462 VOP_I32_I32_I32_VCC, sube
1463>;
1464defm V_SUBBREV_U32 : VOP2bInst <0x0000002a, "V_SUBBREV_U32",
1465 VOP_I32_I32_I32_VCC, null_frag, "V_SUBB_U32"
1466>;
1467
Christian Konigd3039962013-02-26 17:52:09 +00001468} // End Uses = [VCC]
Christian Konig3c145802013-03-27 09:12:59 +00001469} // End isCommutable = 1, Defs = [VCC]
1470
Tom Stellardb4a313a2014-08-01 00:32:39 +00001471defm V_LDEXP_F32 : VOP2Inst <0x0000002b, "V_LDEXP_F32",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001472 VOP_F32_F32_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001473>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001474////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>;
1475////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>;
1476////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001477defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <0x0000002f, "V_CVT_PKRTZ_F16_F32",
1478 VOP_I32_F32_F32, int_SI_packf16
Tom Stellard75aadc22012-12-11 21:25:42 +00001479>;
1480////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>;
1481////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001482
1483//===----------------------------------------------------------------------===//
1484// VOP3 Instructions
1485//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001486
Tom Stellardb4a313a2014-08-01 00:32:39 +00001487defm V_MAD_LEGACY_F32 : VOP3Inst <0x00000140, "V_MAD_LEGACY_F32",
1488 VOP_F32_F32_F32_F32
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001489>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001490defm V_MAD_F32 : VOP3Inst <0x00000141, "V_MAD_F32",
1491 VOP_F32_F32_F32_F32, fmad
Tom Stellard52639482013-07-23 01:48:49 +00001492>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001493defm V_MAD_I32_I24 : VOP3Inst <0x00000142, "V_MAD_I32_I24",
1494 VOP_I32_I32_I32_I32, AMDGPUmad_i24
1495>;
1496defm V_MAD_U32_U24 : VOP3Inst <0x00000143, "V_MAD_U32_U24",
1497 VOP_I32_I32_I32_I32, AMDGPUmad_u24
Tom Stellard52639482013-07-23 01:48:49 +00001498>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001499
Tom Stellardb4a313a2014-08-01 00:32:39 +00001500defm V_CUBEID_F32 : VOP3Inst <0x00000144, "V_CUBEID_F32",
1501 VOP_F32_F32_F32_F32
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001502>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001503defm V_CUBESC_F32 : VOP3Inst <0x00000145, "V_CUBESC_F32",
1504 VOP_F32_F32_F32_F32
1505>;
1506defm V_CUBETC_F32 : VOP3Inst <0x00000146, "V_CUBETC_F32",
1507 VOP_F32_F32_F32_F32
1508>;
1509defm V_CUBEMA_F32 : VOP3Inst <0x00000147, "V_CUBEMA_F32",
1510 VOP_F32_F32_F32_F32
1511>;
1512
1513let neverHasSideEffects = 1, mayLoad = 0, mayStore = 0 in {
1514defm V_BFE_U32 : VOP3Inst <0x00000148, "V_BFE_U32",
1515 VOP_I32_I32_I32_I32, AMDGPUbfe_u32
1516>;
1517defm V_BFE_I32 : VOP3Inst <0x00000149, "V_BFE_I32",
1518 VOP_I32_I32_I32_I32, AMDGPUbfe_i32
1519>;
1520}
1521
1522defm V_BFI_B32 : VOP3Inst <0x0000014a, "V_BFI_B32",
1523 VOP_I32_I32_I32_I32, AMDGPUbfi
1524>;
1525defm V_FMA_F32 : VOP3Inst <0x0000014b, "V_FMA_F32",
1526 VOP_F32_F32_F32_F32, fma
1527>;
1528defm V_FMA_F64 : VOP3Inst <0x0000014c, "V_FMA_F64",
1529 VOP_F64_F64_F64_F64, fma
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001530>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001531//def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001532defm V_ALIGNBIT_B32 : VOP3Inst <0x0000014e, "V_ALIGNBIT_B32",
1533 VOP_I32_I32_I32_I32
1534>;
1535defm V_ALIGNBYTE_B32 : VOP3Inst <0x0000014f, "V_ALIGNBYTE_B32",
1536 VOP_I32_I32_I32_I32
1537>;
1538defm V_MULLIT_F32 : VOP3Inst <0x00000150, "V_MULLIT_F32",
1539 VOP_F32_F32_F32_F32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001540////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>;
1541////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>;
1542////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>;
1543////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>;
1544////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>;
1545////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>;
1546////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>;
1547////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>;
1548////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>;
1549//def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>;
1550//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>;
1551//def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001552defm V_SAD_U32 : VOP3Inst <0x0000015d, "V_SAD_U32",
1553 VOP_I32_I32_I32_I32
1554>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001555////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001556defm V_DIV_FIXUP_F32 : VOP3Inst <
1557 0x0000015f, "V_DIV_FIXUP_F32", VOP_F32_F32_F32_F32, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001558>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001559defm V_DIV_FIXUP_F64 : VOP3Inst <
1560 0x00000160, "V_DIV_FIXUP_F64", VOP_F64_F64_F64_F64, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001561>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001562
Tom Stellardb4a313a2014-08-01 00:32:39 +00001563defm V_LSHL_B64 : VOP3Inst <0x00000161, "V_LSHL_B64",
1564 VOP_I64_I64_I32, shl
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001565>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001566defm V_LSHR_B64 : VOP3Inst <0x00000162, "V_LSHR_B64",
1567 VOP_I64_I64_I32, srl
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001568>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001569defm V_ASHR_I64 : VOP3Inst <0x00000163, "V_ASHR_I64",
1570 VOP_I64_I64_I32, sra
Tom Stellard31209cc2013-07-15 19:00:09 +00001571>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001572
Tom Stellard7512c082013-07-12 18:14:56 +00001573let isCommutable = 1 in {
1574
Tom Stellardb4a313a2014-08-01 00:32:39 +00001575defm V_ADD_F64 : VOP3Inst <0x00000164, "V_ADD_F64",
1576 VOP_F64_F64_F64, fadd
1577>;
1578defm V_MUL_F64 : VOP3Inst <0x00000165, "V_MUL_F64",
1579 VOP_F64_F64_F64, fmul
1580>;
1581defm V_MIN_F64 : VOP3Inst <0x00000166, "V_MIN_F64",
1582 VOP_F64_F64_F64
1583>;
1584defm V_MAX_F64 : VOP3Inst <0x00000167, "V_MAX_F64",
1585 VOP_F64_F64_F64
1586>;
Tom Stellard7512c082013-07-12 18:14:56 +00001587
1588} // isCommutable = 1
1589
Tom Stellardb4a313a2014-08-01 00:32:39 +00001590defm V_LDEXP_F64 : VOP3Inst <0x00000168, "V_LDEXP_F64",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001591 VOP_F64_F64_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001592>;
Christian Konig70a50322013-03-27 09:12:51 +00001593
1594let isCommutable = 1 in {
1595
Tom Stellardb4a313a2014-08-01 00:32:39 +00001596defm V_MUL_LO_U32 : VOP3Inst <0x00000169, "V_MUL_LO_U32",
1597 VOP_I32_I32_I32
1598>;
1599defm V_MUL_HI_U32 : VOP3Inst <0x0000016a, "V_MUL_HI_U32",
1600 VOP_I32_I32_I32
1601>;
1602defm V_MUL_LO_I32 : VOP3Inst <0x0000016b, "V_MUL_LO_I32",
1603 VOP_I32_I32_I32
1604>;
1605defm V_MUL_HI_I32 : VOP3Inst <0x0000016c, "V_MUL_HI_I32",
1606 VOP_I32_I32_I32
1607>;
Christian Konig70a50322013-03-27 09:12:51 +00001608
1609} // isCommutable = 1
1610
Tom Stellardb4a313a2014-08-01 00:32:39 +00001611defm V_DIV_SCALE_F32 : VOP3b_32 <0x0000016d, "V_DIV_SCALE_F32", []>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001612
1613// Double precision division pre-scale.
Tom Stellardb4a313a2014-08-01 00:32:39 +00001614defm V_DIV_SCALE_F64 : VOP3b_64 <0x0000016e, "V_DIV_SCALE_F64", []>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001615
Tom Stellardb4a313a2014-08-01 00:32:39 +00001616defm V_DIV_FMAS_F32 : VOP3Inst <0x0000016f, "V_DIV_FMAS_F32",
1617 VOP_F32_F32_F32_F32, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001618>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001619defm V_DIV_FMAS_F64 : VOP3Inst <0x00000170, "V_DIV_FMAS_F64",
1620 VOP_F64_F64_F64_F64, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001621>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001622//def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>;
1623//def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>;
1624//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001625defm V_TRIG_PREOP_F64 : VOP3Inst <
1626 0x00000174, "V_TRIG_PREOP_F64", VOP_F64_F64_I32, AMDGPUtrig_preop
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001627>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001628
Tom Stellard8d6d4492014-04-22 16:33:57 +00001629//===----------------------------------------------------------------------===//
1630// Pseudo Instructions
1631//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001632
Tom Stellard75aadc22012-12-11 21:25:42 +00001633let isCodeGenOnly = 1, isPseudo = 1 in {
1634
Tom Stellard1bd80722014-04-30 15:31:33 +00001635def V_MOV_I1 : InstSI <
1636 (outs VReg_1:$dst),
1637 (ins i1imm:$src),
1638 "", [(set i1:$dst, (imm:$src))]
1639>;
1640
Tom Stellard365a2b42014-05-15 14:41:50 +00001641def V_AND_I1 : InstSI <
1642 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1643 [(set i1:$dst, (and i1:$src0, i1:$src1))]
1644>;
1645
1646def V_OR_I1 : InstSI <
1647 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1648 [(set i1:$dst, (or i1:$src0, i1:$src1))]
1649>;
1650
Tom Stellard54a3b652014-07-21 14:01:10 +00001651def V_XOR_I1 : InstSI <
1652 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1653 [(set i1:$dst, (xor i1:$src0, i1:$src1))]
1654>;
1655
Matt Arsenault8fb37382013-10-11 21:03:36 +00001656// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001657// and should be lowered to ISA instructions prior to codegen.
1658
Tom Stellardf8794352012-12-19 22:10:31 +00001659let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1660 Uses = [EXEC], Defs = [EXEC] in {
1661
1662let isBranch = 1, isTerminator = 1 in {
1663
Tom Stellard919bb6b2014-04-29 23:12:53 +00001664def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001665 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001666 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001667 "",
1668 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001669>;
1670
Tom Stellardf8794352012-12-19 22:10:31 +00001671def SI_ELSE : InstSI <
1672 (outs SReg_64:$dst),
1673 (ins SReg_64:$src, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001674 "",
1675 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]
Tom Stellard919bb6b2014-04-29 23:12:53 +00001676> {
Tom Stellardf8794352012-12-19 22:10:31 +00001677 let Constraints = "$src = $dst";
1678}
1679
1680def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001681 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001682 (ins SReg_64:$saved, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001683 "SI_LOOP $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001684 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001685>;
Tom Stellardf8794352012-12-19 22:10:31 +00001686
1687} // end isBranch = 1, isTerminator = 1
1688
1689def SI_BREAK : InstSI <
1690 (outs SReg_64:$dst),
1691 (ins SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001692 "SI_ELSE $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001693 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001694>;
1695
1696def SI_IF_BREAK : InstSI <
1697 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001698 (ins SReg_64:$vcc, SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001699 "SI_IF_BREAK $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001700 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001701>;
1702
1703def SI_ELSE_BREAK : InstSI <
1704 (outs SReg_64:$dst),
1705 (ins SReg_64:$src0, SReg_64:$src1),
Christian Konigbf114b42013-02-21 15:17:22 +00001706 "SI_ELSE_BREAK $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001707 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001708>;
1709
1710def SI_END_CF : InstSI <
1711 (outs),
1712 (ins SReg_64:$saved),
Christian Konigbf114b42013-02-21 15:17:22 +00001713 "SI_END_CF $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001714 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001715>;
1716
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001717def SI_KILL : InstSI <
1718 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001719 (ins VSrc_32:$src),
Matt Arsenaultcb34f842013-12-16 20:58:33 +00001720 "SI_KILL $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001721 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001722>;
1723
Tom Stellardf8794352012-12-19 22:10:31 +00001724} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1725 // Uses = [EXEC], Defs = [EXEC]
1726
Christian Konig2989ffc2013-03-18 11:34:16 +00001727let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1728
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001729//defm SI_ : RegisterLoadStore <VReg_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001730
1731let UseNamedOperandTable = 1 in {
1732
Tom Stellard0e70de52014-05-16 20:56:45 +00001733def SI_RegisterLoad : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001734 (outs VReg_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001735 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001736 "", []
1737> {
1738 let isRegisterLoad = 1;
1739 let mayLoad = 1;
1740}
1741
Tom Stellard0e70de52014-05-16 20:56:45 +00001742class SIRegStore<dag outs> : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001743 outs,
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001744 (ins VReg_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001745 "", []
1746> {
1747 let isRegisterStore = 1;
1748 let mayStore = 1;
1749}
1750
1751let usesCustomInserter = 1 in {
1752def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1753} // End usesCustomInserter = 1
1754def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1755
1756
1757} // End UseNamedOperandTable = 1
1758
Christian Konig2989ffc2013-03-18 11:34:16 +00001759def SI_INDIRECT_SRC : InstSI <
1760 (outs VReg_32:$dst, SReg_64:$temp),
1761 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
1762 "SI_INDIRECT_SRC $dst, $temp, $src, $idx, $off",
1763 []
1764>;
1765
1766class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1767 (outs rc:$dst, SReg_64:$temp),
1768 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
1769 "SI_INDIRECT_DST $dst, $temp, $src, $idx, $off, $val",
1770 []
1771> {
1772 let Constraints = "$src = $dst";
1773}
1774
Tom Stellard81d871d2013-11-13 23:36:50 +00001775def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VReg_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001776def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1777def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1778def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1779def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1780
1781} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1782
Tom Stellard556d9aa2013-06-03 17:39:37 +00001783let usesCustomInserter = 1 in {
1784
Matt Arsenault22658062013-10-15 23:44:48 +00001785// This pseudo instruction takes a pointer as input and outputs a resource
Tom Stellard2a6a61052013-07-12 18:15:08 +00001786// constant that can be used with the ADDR64 MUBUF instructions.
Tom Stellard556d9aa2013-06-03 17:39:37 +00001787def SI_ADDR64_RSRC : InstSI <
1788 (outs SReg_128:$srsrc),
Tom Stellarda305f932014-07-02 20:53:44 +00001789 (ins SSrc_64:$ptr),
Tom Stellard556d9aa2013-06-03 17:39:37 +00001790 "", []
1791>;
1792
Tom Stellardb02094e2014-07-21 15:45:01 +00001793def SI_BUFFER_RSRC : InstSI <
1794 (outs SReg_128:$srsrc),
1795 (ins SReg_32:$ptr_lo, SReg_32:$ptr_hi, SSrc_32:$data_lo, SSrc_32:$data_hi),
1796 "", []
1797>;
1798
Tom Stellard2a6a61052013-07-12 18:15:08 +00001799def V_SUB_F64 : InstSI <
1800 (outs VReg_64:$dst),
1801 (ins VReg_64:$src0, VReg_64:$src1),
1802 "V_SUB_F64 $dst, $src0, $src1",
Matt Arsenaultbd469d52014-06-24 17:17:06 +00001803 [(set f64:$dst, (fsub f64:$src0, f64:$src1))]
Tom Stellard2a6a61052013-07-12 18:15:08 +00001804>;
1805
Tom Stellard556d9aa2013-06-03 17:39:37 +00001806} // end usesCustomInserter
1807
Tom Stellardeba61072014-05-02 15:41:42 +00001808multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
1809
1810 def _SAVE : InstSI <
Tom Stellardc5cf2f02014-08-21 20:40:54 +00001811 (outs),
Tom Stellardeba61072014-05-02 15:41:42 +00001812 (ins sgpr_class:$src, i32imm:$frame_idx),
1813 "", []
1814 >;
1815
1816 def _RESTORE : InstSI <
1817 (outs sgpr_class:$dst),
Tom Stellardc5cf2f02014-08-21 20:40:54 +00001818 (ins i32imm:$frame_idx),
Tom Stellardeba61072014-05-02 15:41:42 +00001819 "", []
1820 >;
1821
1822}
1823
Tom Stellard060ae392014-06-10 21:20:38 +00001824defm SI_SPILL_S32 : SI_SPILL_SGPR <SReg_32>;
Tom Stellardeba61072014-05-02 15:41:42 +00001825defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
1826defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
1827defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
1828defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
1829
Tom Stellard067c8152014-07-21 14:01:14 +00001830let Defs = [SCC] in {
1831
1832def SI_CONSTDATA_PTR : InstSI <
1833 (outs SReg_64:$dst),
1834 (ins),
1835 "", [(set SReg_64:$dst, (i64 SIconstdata_ptr))]
1836>;
1837
1838} // End Defs = [SCC]
1839
Tom Stellard75aadc22012-12-11 21:25:42 +00001840} // end IsCodeGenOnly, isPseudo
1841
Tom Stellard0e70de52014-05-16 20:56:45 +00001842} // end SubtargetPredicate = SI
1843
1844let Predicates = [isSI] in {
1845
Christian Konig2aca0432013-02-21 15:17:32 +00001846def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001847 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001848 (V_CNDMASK_B32_e64 $src2, $src1,
1849 (V_CMP_GT_F32_e64 SRCMODS.NONE, 0, SRCMODS.NONE, $src0,
1850 DSTCLAMP.NONE, DSTOMOD.NONE))
Christian Konig2aca0432013-02-21 15:17:32 +00001851>;
1852
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001853def : Pat <
1854 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001855 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001856>;
1857
Tom Stellard75aadc22012-12-11 21:25:42 +00001858/* int_SI_vs_load_input */
1859def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00001860 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Michel Danzer13736222014-01-27 07:20:51 +00001861 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001862>;
1863
1864/* int_SI_export */
1865def : Pat <
1866 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001867 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001868 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001869 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001870>;
1871
Tom Stellard8d6d4492014-04-22 16:33:57 +00001872//===----------------------------------------------------------------------===//
1873// SMRD Patterns
1874//===----------------------------------------------------------------------===//
1875
1876multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
1877
1878 // 1. Offset as 8bit DWORD immediate
1879 def : Pat <
1880 (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))),
1881 (vt (Instr_IMM $sbase, (as_dword_i32imm $offset)))
1882 >;
1883
1884 // 2. Offset loaded in an 32bit SGPR
1885 def : Pat <
Tom Stellardd6cb8e82014-05-09 16:42:21 +00001886 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
1887 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
Tom Stellard8d6d4492014-04-22 16:33:57 +00001888 >;
1889
1890 // 3. No offset at all
1891 def : Pat <
1892 (constant_load i64:$sbase),
1893 (vt (Instr_IMM $sbase, 0))
1894 >;
1895}
1896
1897defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1898defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001899defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
1900defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
1901defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
1902defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
1903defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
1904
1905// 1. Offset as 8bit DWORD immediate
1906def : Pat <
1907 (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset),
1908 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset))
1909>;
1910
1911// 2. Offset loaded in an 32bit SGPR
1912def : Pat <
1913 (SIload_constant v4i32:$sbase, imm:$offset),
1914 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
1915>;
1916
Tom Stellardae4c9e72014-06-20 17:06:11 +00001917} // Predicates = [isSI] in {
1918
1919//===----------------------------------------------------------------------===//
1920// SOP1 Patterns
1921//===----------------------------------------------------------------------===//
1922
1923let Predicates = [isSI, isCFDepth0] in {
1924
1925def : Pat <
1926 (i64 (ctpop i64:$src)),
1927 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1928 (S_BCNT1_I32_B64 $src), sub0),
1929 (S_MOV_B32 0), sub1)
1930>;
1931
Tom Stellard58ac7442014-04-29 23:12:48 +00001932//===----------------------------------------------------------------------===//
1933// SOP2 Patterns
1934//===----------------------------------------------------------------------===//
1935
Tom Stellard80942a12014-09-05 14:07:59 +00001936// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
Tom Stellardb2114ca2014-07-21 14:01:12 +00001937// case, the sgpr-copies pass will fix this to use the vector version.
1938def : Pat <
1939 (i32 (addc i32:$src0, i32:$src1)),
Tom Stellard80942a12014-09-05 14:07:59 +00001940 (S_ADD_U32 $src0, $src1)
Tom Stellardb2114ca2014-07-21 14:01:12 +00001941>;
1942
1943} // Predicates = [isSI, isCFDepth0]
1944
1945let Predicates = [isSI] in {
1946
Tom Stellard58ac7442014-04-29 23:12:48 +00001947//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00001948// SOPP Patterns
1949//===----------------------------------------------------------------------===//
1950
1951def : Pat <
1952 (int_AMDGPU_barrier_global),
1953 (S_BARRIER)
1954>;
1955
1956//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001957// VOP1 Patterns
1958//===----------------------------------------------------------------------===//
1959
Matt Arsenault22ca3f82014-07-15 23:50:10 +00001960let Predicates = [UnsafeFPMath] in {
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001961def : RcpPat<V_RCP_F64_e32, f64>;
Matt Arsenault257d48d2014-06-24 22:13:39 +00001962defm : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00001963defm : RsqPat<V_RSQ_F32_e32, f32>;
1964}
1965
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001966//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00001967// VOP2 Patterns
1968//===----------------------------------------------------------------------===//
1969
Tom Stellardc9dedb82014-06-20 17:05:57 +00001970class BinOp64Pat <SDNode node, Instruction inst> : Pat <
1971 (node i64:$src0, i64:$src1),
Tom Stellard58ac7442014-04-29 23:12:48 +00001972 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Tom Stellardc9dedb82014-06-20 17:05:57 +00001973 (inst (EXTRACT_SUBREG i64:$src0, sub0),
Tom Stellard58ac7442014-04-29 23:12:48 +00001974 (EXTRACT_SUBREG i64:$src1, sub0)), sub0),
Tom Stellardc9dedb82014-06-20 17:05:57 +00001975 (inst (EXTRACT_SUBREG i64:$src0, sub1),
Tom Stellard58ac7442014-04-29 23:12:48 +00001976 (EXTRACT_SUBREG i64:$src1, sub1)), sub1)
1977>;
1978
Tom Stellard102c6872014-09-03 15:22:41 +00001979def : BinOp64Pat <and, V_AND_B32_e32>;
Tom Stellardc9dedb82014-06-20 17:05:57 +00001980def : BinOp64Pat <or, V_OR_B32_e32>;
1981def : BinOp64Pat <xor, V_XOR_B32_e32>;
1982
Tom Stellard58ac7442014-04-29 23:12:48 +00001983class SextInReg <ValueType vt, int ShiftAmt> : Pat <
1984 (sext_inreg i32:$src0, vt),
1985 (V_ASHRREV_I32_e32 ShiftAmt, (V_LSHLREV_B32_e32 ShiftAmt, $src0))
1986>;
1987
1988def : SextInReg <i8, 24>;
1989def : SextInReg <i16, 16>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001990
Tom Stellardae4c9e72014-06-20 17:06:11 +00001991def : Pat <
1992 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
1993 (V_BCNT_U32_B32_e32 $popcnt, $val)
1994>;
1995
1996def : Pat <
1997 (i32 (ctpop i32:$popcnt)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001998 (V_BCNT_U32_B32_e64 $popcnt, 0)
Tom Stellardae4c9e72014-06-20 17:06:11 +00001999>;
2000
2001def : Pat <
2002 (i64 (ctpop i64:$src)),
2003 (INSERT_SUBREG
2004 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2005 (V_BCNT_U32_B32_e32 (EXTRACT_SUBREG $src, sub1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002006 (V_BCNT_U32_B32_e64 (EXTRACT_SUBREG $src, sub0), 0)),
Tom Stellardae4c9e72014-06-20 17:06:11 +00002007 sub0),
2008 (V_MOV_B32_e32 0), sub1)
2009>;
2010
Tom Stellardb2114ca2014-07-21 14:01:12 +00002011def : Pat <
2012 (addc i32:$src0, i32:$src1),
2013 (V_ADD_I32_e32 $src0, $src1)
2014>;
2015
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002016/********** ======================= **********/
2017/********** Image sampling patterns **********/
2018/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00002019
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002020// Image + sampler
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002021class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002022 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002023 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2024 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2025 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2026 $addr, $rsrc, $sampler)
2027>;
2028
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002029multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
2030 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2031 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2032 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2033 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
2034 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
2035}
2036
2037// Image only
2038class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002039 (name vt:$addr, v8i32:$rsrc, i32:$dmask, i32:$unorm,
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002040 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2041 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2042 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2043 $addr, $rsrc)
2044>;
2045
2046multiclass ImagePatterns<SDPatternOperator name, string opcode> {
2047 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2048 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2049 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2050}
2051
2052// Basic sample
2053defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
2054defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
2055defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
2056defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
2057defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
2058defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
2059defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
2060defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
2061defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
2062defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
2063
2064// Sample with comparison
2065defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
2066defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
2067defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
2068defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
2069defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
2070defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
2071defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
2072defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
2073defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
2074defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
2075
2076// Sample with offsets
2077defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
2078defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
2079defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
2080defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
2081defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
2082defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
2083defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
2084defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
2085defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
2086defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
2087
2088// Sample with comparison and offsets
2089defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
2090defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
2091defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
2092defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
2093defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
2094defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
2095defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
2096defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
2097defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
2098defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
2099
2100// Gather opcodes
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002101// Only the variants which make sense are defined.
2102def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
2103def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
2104def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
2105def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
2106def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
2107def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
2108def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
2109def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
2110def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
2111
2112def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
2113def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
2114def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
2115def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
2116def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
2117def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
2118def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
2119def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
2120def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
2121
2122def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
2123def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
2124def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
2125def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
2126def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
2127def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
2128def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
2129def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
2130def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
2131
2132def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
2133def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
2134def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
2135def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
2136def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
2137def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
2138def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
2139def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
2140
2141def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
2142def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
2143def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
2144
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002145def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
2146defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
2147defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
2148
Tom Stellard9fa17912013-08-14 23:24:45 +00002149/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00002150def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002151 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002152 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002153>;
2154
Tom Stellard9fa17912013-08-14 23:24:45 +00002155class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002156 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002157 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00002158>;
2159
Tom Stellard9fa17912013-08-14 23:24:45 +00002160class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002161 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002162 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002163>;
2164
Tom Stellard9fa17912013-08-14 23:24:45 +00002165class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002166 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002167 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002168>;
2169
Tom Stellard9fa17912013-08-14 23:24:45 +00002170class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002171 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002172 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002173 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002174>;
2175
Tom Stellard9fa17912013-08-14 23:24:45 +00002176class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002177 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002178 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002179 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002180>;
2181
Tom Stellard9fa17912013-08-14 23:24:45 +00002182/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00002183multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
2184 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
2185MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00002186 def : SamplePattern <SIsample, sample, addr_type>;
2187 def : SampleRectPattern <SIsample, sample, addr_type>;
2188 def : SampleArrayPattern <SIsample, sample, addr_type>;
2189 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
2190 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002191
Tom Stellard9fa17912013-08-14 23:24:45 +00002192 def : SamplePattern <SIsamplel, sample_l, addr_type>;
2193 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
2194 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
2195 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002196
Tom Stellard9fa17912013-08-14 23:24:45 +00002197 def : SamplePattern <SIsampleb, sample_b, addr_type>;
2198 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
2199 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
2200 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00002201
Tom Stellard9fa17912013-08-14 23:24:45 +00002202 def : SamplePattern <SIsampled, sample_d, addr_type>;
2203 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
2204 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
2205 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002206}
2207
Tom Stellard682bfbc2013-10-10 17:11:24 +00002208defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
2209 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
2210 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
2211 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00002212 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002213defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
2214 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
2215 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
2216 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00002217 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002218defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
2219 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
2220 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
2221 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00002222 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002223defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
2224 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
2225 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
2226 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00002227 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002228
Tom Stellard353b3362013-05-06 23:02:12 +00002229/* int_SI_imageload for texture fetches consuming varying address parameters */
2230class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2231 (name addr_type:$addr, v32i8:$rsrc, imm),
2232 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2233>;
2234
2235class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2236 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
2237 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2238>;
2239
Tom Stellard3494b7e2013-08-14 22:22:14 +00002240class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2241 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
2242 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2243>;
2244
2245class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2246 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
2247 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2248>;
2249
Tom Stellard16a9a202013-08-14 23:24:17 +00002250multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
2251 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
2252 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00002253}
2254
Tom Stellard16a9a202013-08-14 23:24:17 +00002255multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
2256 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
2257 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
2258}
2259
Tom Stellard682bfbc2013-10-10 17:11:24 +00002260defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
2261defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002262
Tom Stellard682bfbc2013-10-10 17:11:24 +00002263defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
2264defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00002265
Tom Stellardf787ef12013-05-06 23:02:19 +00002266/* Image resource information */
2267def : Pat <
2268 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002269 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002270>;
2271
2272def : Pat <
2273 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002274 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002275>;
2276
Tom Stellard3494b7e2013-08-14 22:22:14 +00002277def : Pat <
2278 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002279 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00002280>;
2281
Christian Konig4a1b9c32013-03-18 11:34:10 +00002282/********** ============================================ **********/
2283/********** Extraction, Insertion, Building and Casting **********/
2284/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00002285
Christian Konig4a1b9c32013-03-18 11:34:10 +00002286foreach Index = 0-2 in {
2287 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002288 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002289 >;
2290 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002291 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002292 >;
2293
2294 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002295 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002296 >;
2297 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002298 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002299 >;
2300}
2301
2302foreach Index = 0-3 in {
2303 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002304 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002305 >;
2306 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002307 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002308 >;
2309
2310 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002311 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002312 >;
2313 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002314 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002315 >;
2316}
2317
2318foreach Index = 0-7 in {
2319 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002320 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002321 >;
2322 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002323 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002324 >;
2325
2326 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002327 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002328 >;
2329 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002330 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002331 >;
2332}
2333
2334foreach Index = 0-15 in {
2335 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002336 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002337 >;
2338 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002339 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002340 >;
2341
2342 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002343 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002344 >;
2345 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002346 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002347 >;
2348}
Tom Stellard75aadc22012-12-11 21:25:42 +00002349
Tom Stellard75aadc22012-12-11 21:25:42 +00002350def : BitConvert <i32, f32, SReg_32>;
2351def : BitConvert <i32, f32, VReg_32>;
2352
2353def : BitConvert <f32, i32, SReg_32>;
2354def : BitConvert <f32, i32, VReg_32>;
2355
Tom Stellard7512c082013-07-12 18:14:56 +00002356def : BitConvert <i64, f64, VReg_64>;
2357
2358def : BitConvert <f64, i64, VReg_64>;
2359
Tom Stellarded2f6142013-07-18 21:43:42 +00002360def : BitConvert <v2f32, v2i32, VReg_64>;
2361def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00002362def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002363def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00002364def : BitConvert <v2f32, i64, VReg_64>;
2365def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002366def : BitConvert <v2i32, f64, VReg_64>;
2367def : BitConvert <f64, v2i32, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00002368def : BitConvert <v4f32, v4i32, VReg_128>;
2369def : BitConvert <v4i32, v4f32, VReg_128>;
2370
Tom Stellard967bf582014-02-13 23:34:15 +00002371def : BitConvert <v8f32, v8i32, SReg_256>;
2372def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002373def : BitConvert <v8i32, v32i8, SReg_256>;
2374def : BitConvert <v32i8, v8i32, SReg_256>;
2375def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002376def : BitConvert <v8i32, v8f32, VReg_256>;
2377def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002378def : BitConvert <v32i8, v8i32, VReg_256>;
2379
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002380def : BitConvert <v16i32, v16f32, VReg_512>;
2381def : BitConvert <v16f32, v16i32, VReg_512>;
2382
Christian Konig8dbe6f62013-02-21 15:17:27 +00002383/********** =================== **********/
2384/********** Src & Dst modifiers **********/
2385/********** =================== **********/
2386
Vincent Lejeune79a58342014-05-10 19:18:25 +00002387def FCLAMP_SI : AMDGPUShaderInst <
2388 (outs VReg_32:$dst),
2389 (ins VSrc_32:$src0),
2390 "FCLAMP_SI $dst, $src0",
2391 []
2392> {
2393 let usesCustomInserter = 1;
2394}
2395
Christian Konig8dbe6f62013-02-21 15:17:27 +00002396def : Pat <
Matt Arsenault5d47d4a2014-06-12 21:15:44 +00002397 (AMDGPUclamp f32:$src, (f32 FP_ZERO), (f32 FP_ONE)),
Vincent Lejeune79a58342014-05-10 19:18:25 +00002398 (FCLAMP_SI f32:$src)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002399>;
2400
Michel Danzer624b02a2014-02-04 07:12:38 +00002401/********** ================================ **********/
2402/********** Floating point absolute/negative **********/
2403/********** ================================ **********/
2404
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002405// Prevent expanding both fneg and fabs.
Michel Danzer624b02a2014-02-04 07:12:38 +00002406
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002407// FIXME: Should use S_OR_B32
Michel Danzer624b02a2014-02-04 07:12:38 +00002408def : Pat <
2409 (fneg (fabs f32:$src)),
2410 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
2411>;
2412
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002413// FIXME: Should use S_OR_B32
Matt Arsenault13623d02014-08-15 18:42:18 +00002414def : Pat <
2415 (fneg (fabs f64:$src)),
2416 (f64 (INSERT_SUBREG
2417 (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
2418 (i32 (EXTRACT_SUBREG f64:$src, sub0)), sub0),
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002419 (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
2420 (V_MOV_B32_e32 0x80000000)), sub1)) // Set sign bit.
Matt Arsenault13623d02014-08-15 18:42:18 +00002421>;
2422
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002423def : Pat <
2424 (fabs f32:$src),
2425 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff))
2426>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002427
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002428def : Pat <
2429 (fneg f32:$src),
2430 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000))
2431>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002432
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002433def : Pat <
2434 (fabs f64:$src),
2435 (f64 (INSERT_SUBREG
2436 (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
2437 (i32 (EXTRACT_SUBREG f64:$src, sub0)), sub0),
2438 (V_AND_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
2439 (V_MOV_B32_e32 0x7fffffff)), sub1)) // Set sign bit.
2440>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002441
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002442def : Pat <
2443 (fneg f64:$src),
2444 (f64 (INSERT_SUBREG
2445 (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
2446 (i32 (EXTRACT_SUBREG f64:$src, sub0)), sub0),
2447 (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
2448 (V_MOV_B32_e32 0x80000000)), sub1))
2449>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002450
Christian Konigc756cb992013-02-16 11:28:22 +00002451/********** ================== **********/
2452/********** Immediate Patterns **********/
2453/********** ================== **********/
2454
2455def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00002456 (SGPRImm<(i32 imm)>:$imm),
2457 (S_MOV_B32 imm:$imm)
2458>;
2459
2460def : Pat <
2461 (SGPRImm<(f32 fpimm)>:$imm),
2462 (S_MOV_B32 fpimm:$imm)
2463>;
2464
2465def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00002466 (i32 imm:$imm),
2467 (V_MOV_B32_e32 imm:$imm)
2468>;
2469
2470def : Pat <
2471 (f32 fpimm:$imm),
2472 (V_MOV_B32_e32 fpimm:$imm)
2473>;
2474
2475def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00002476 (i64 InlineImm<i64>:$imm),
2477 (S_MOV_B64 InlineImm<i64>:$imm)
2478>;
2479
Tom Stellard75aadc22012-12-11 21:25:42 +00002480/********** ===================== **********/
2481/********** Interpolation Paterns **********/
2482/********** ===================== **********/
2483
2484def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002485 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
2486 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params)
Michel Danzere9bb18b2013-02-14 19:03:25 +00002487>;
2488
2489def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002490 (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij),
2491 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
2492 imm:$attr_chan, imm:$attr, i32:$params),
2493 (EXTRACT_SUBREG $ij, sub1),
2494 imm:$attr_chan, imm:$attr, $params)
Tom Stellard75aadc22012-12-11 21:25:42 +00002495>;
2496
2497/********** ================== **********/
2498/********** Intrinsic Patterns **********/
2499/********** ================== **********/
2500
2501/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002502def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002503
2504def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002505 (int_AMDGPU_div f32:$src0, f32:$src1),
2506 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002507>;
2508
2509def : Pat<
Tom Stellard7512c082013-07-12 18:14:56 +00002510 (fdiv f64:$src0, f64:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002511 (V_MUL_F64 0 /* src0_modifiers */, $src0,
2512 0 /* src1_modifiers */, (V_RCP_F64_e32 $src1),
2513 0 /* clamp */, 0 /* omod */)
Tom Stellard7512c082013-07-12 18:14:56 +00002514>;
2515
Tom Stellard75aadc22012-12-11 21:25:42 +00002516def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002517 (int_AMDGPU_cube v4f32:$src),
Tom Stellard75aadc22012-12-11 21:25:42 +00002518 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002519 (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2520 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1),
2521 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2),
2522 0 /* clamp */, 0 /* omod */),
2523 sub0),
2524 (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2525 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2526 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2),
2527 0 /* clamp */, 0 /* omod */),
2528 sub1),
2529 (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2530 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2531 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
2532 0 /* clamp */, 0 /* omod */),
2533 sub2),
2534 (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2535 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2536 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
2537 0 /* clamp */, 0 /* omod */),
2538 sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002539>;
2540
Michel Danzer0cc991e2013-02-22 11:22:58 +00002541def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002542 (i32 (sext i1:$src0)),
2543 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002544>;
2545
Tom Stellardf16d38c2014-02-13 23:34:13 +00002546class Ext32Pat <SDNode ext> : Pat <
2547 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002548 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2549>;
2550
Tom Stellardf16d38c2014-02-13 23:34:13 +00002551def : Ext32Pat <zext>;
2552def : Ext32Pat <anyext>;
2553
Tom Stellard8d6d4492014-04-22 16:33:57 +00002554// Offset in an 32Bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002555def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002556 (SIload_constant v4i32:$sbase, i32:$voff),
Tom Stellardb02094e2014-07-21 15:45:01 +00002557 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff, 0, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002558>;
2559
Michel Danzer8caa9042013-04-10 17:17:56 +00002560// The multiplication scales from [0,1] to the unsigned integer range
2561def : Pat <
2562 (AMDGPUurecip i32:$src0),
2563 (V_CVT_U32_F32_e32
2564 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2565 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2566>;
2567
Michel Danzer8d696172013-07-10 16:36:52 +00002568def : Pat <
2569 (int_SI_tid),
2570 (V_MBCNT_HI_U32_B32_e32 0xffffffff,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002571 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0))
Michel Danzer8d696172013-07-10 16:36:52 +00002572>;
2573
Tom Stellard0289ff42014-05-16 20:56:44 +00002574//===----------------------------------------------------------------------===//
2575// VOP3 Patterns
2576//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002577
Matt Arsenaulteb260202014-05-22 18:00:15 +00002578def : IMad24Pat<V_MAD_I32_I24>;
2579def : UMad24Pat<V_MAD_U32_U24>;
2580
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002581def : Pat <
Matt Arsenault51b7e812014-09-03 23:28:57 +00002582 (mul i32:$src0, i32:$src1),
2583 (V_MUL_LO_I32 $src0, $src1)
2584>;
2585
2586def : Pat <
Tom Stellard0289ff42014-05-16 20:56:44 +00002587 (mulhu i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002588 (V_MUL_HI_U32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002589>;
2590
2591def : Pat <
2592 (mulhs i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002593 (V_MUL_HI_I32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002594>;
2595
Matt Arsenault8675db12014-08-29 16:01:14 +00002596def : Vop3ModPat<V_MAD_F32, VOP_F32_F32_F32_F32, AMDGPUmad>;
2597
2598
Matt Arsenault6e439652014-06-10 19:00:20 +00002599defm : BFIPatterns <V_BFI_B32, S_MOV_B32>;
Tom Stellard0289ff42014-05-16 20:56:44 +00002600def : ROTRPattern <V_ALIGNBIT_B32>;
2601
Michel Danzer49812b52013-07-10 16:37:07 +00002602/********** ======================= **********/
2603/********** Load/Store Patterns **********/
2604/********** ======================= **********/
2605
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002606class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat <
2607 (vt (frag (DS1Addr1Offset i32:$ptr, i32:$offset))),
2608 (inst (i1 0), $ptr, (as_i16imm $offset))
2609>;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002610
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002611def : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
2612def : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
2613def : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
2614def : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
2615def : DSReadPat <DS_READ_B32, i32, local_load>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002616
2617let AddedComplexity = 100 in {
2618
2619def : DSReadPat <DS_READ_B64, v2i32, local_load_aligned8bytes>;
2620
2621} // End AddedComplexity = 100
2622
2623def : Pat <
2624 (v2i32 (local_load (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2625 i8:$offset1))),
2626 (DS_READ2_B32 (i1 0), $ptr, $offset0, $offset1)
2627>;
Michel Danzer49812b52013-07-10 16:37:07 +00002628
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002629class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat <
2630 (frag vt:$value, (DS1Addr1Offset i32:$ptr, i32:$offset)),
2631 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2632>;
Michel Danzer49812b52013-07-10 16:37:07 +00002633
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002634def : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
2635def : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
2636def : DSWritePat <DS_WRITE_B32, i32, local_store>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002637
2638let AddedComplexity = 100 in {
2639
2640def : DSWritePat <DS_WRITE_B64, v2i32, local_store_aligned8bytes>;
2641} // End AddedComplexity = 100
2642
2643def : Pat <
2644 (local_store v2i32:$value, (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2645 i8:$offset1)),
2646 (DS_WRITE2_B32 (i1 0), $ptr, (EXTRACT_SUBREG $value, sub0),
2647 (EXTRACT_SUBREG $value, sub1), $offset0, $offset1)
2648>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002649
Matt Arsenault8ae59612014-09-05 16:24:58 +00002650class DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> : Pat <
2651 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$value),
2652 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2653>;
Matt Arsenault72574102014-06-11 18:08:34 +00002654
Matt Arsenault9e874542014-06-11 18:08:45 +00002655// Special case of DSAtomicRetPat for add / sub 1 -> inc / dec
Matt Arsenault2c819942014-06-12 08:21:54 +00002656//
2657// We need to use something for the data0, so we set a register to
2658// -1. For the non-rtn variants, the manual says it does
2659// DS[A] = (DS[A] >= D0) ? 0 : DS[A] + 1, and setting D0 to uint_max
2660// will always do the increment so I'm assuming it's the same.
2661//
2662// We also load this -1 with s_mov_b32 / s_mov_b64 even though this
2663// needs to be a VGPR. The SGPR copy pass will fix this, and it's
2664// easier since there is no v_mov_b64.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002665class DSAtomicIncRetPat<DS inst, ValueType vt,
2666 Instruction LoadImm, PatFrag frag> : Pat <
2667 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), (vt 1)),
2668 (inst (i1 0), $ptr, (LoadImm (vt -1)), (as_i16imm $offset))
2669>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002670
Matt Arsenault9e874542014-06-11 18:08:45 +00002671
Matt Arsenault8ae59612014-09-05 16:24:58 +00002672class DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> : Pat <
2673 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$cmp, vt:$swap),
2674 (inst (i1 0), $ptr, $cmp, $swap, (as_i16imm $offset))
2675>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002676
2677
2678// 32-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002679def : DSAtomicIncRetPat<DS_INC_RTN_U32, i32,
2680 S_MOV_B32, atomic_load_add_local>;
2681def : DSAtomicIncRetPat<DS_DEC_RTN_U32, i32,
2682 S_MOV_B32, atomic_load_sub_local>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002683
Matt Arsenault8ae59612014-09-05 16:24:58 +00002684def : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, atomic_swap_local>;
2685def : DSAtomicRetPat<DS_ADD_RTN_U32, i32, atomic_load_add_local>;
2686def : DSAtomicRetPat<DS_SUB_RTN_U32, i32, atomic_load_sub_local>;
2687def : DSAtomicRetPat<DS_AND_RTN_B32, i32, atomic_load_and_local>;
2688def : DSAtomicRetPat<DS_OR_RTN_B32, i32, atomic_load_or_local>;
2689def : DSAtomicRetPat<DS_XOR_RTN_B32, i32, atomic_load_xor_local>;
2690def : DSAtomicRetPat<DS_MIN_RTN_I32, i32, atomic_load_min_local>;
2691def : DSAtomicRetPat<DS_MAX_RTN_I32, i32, atomic_load_max_local>;
2692def : DSAtomicRetPat<DS_MIN_RTN_U32, i32, atomic_load_umin_local>;
2693def : DSAtomicRetPat<DS_MAX_RTN_U32, i32, atomic_load_umax_local>;
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002694
Matt Arsenault8ae59612014-09-05 16:24:58 +00002695def : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, atomic_cmp_swap_32_local>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002696
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002697// 64-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002698def : DSAtomicIncRetPat<DS_INC_RTN_U64, i64,
2699 S_MOV_B64, atomic_load_add_local>;
2700def : DSAtomicIncRetPat<DS_DEC_RTN_U64, i64,
2701 S_MOV_B64, atomic_load_sub_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002702
Matt Arsenault8ae59612014-09-05 16:24:58 +00002703def : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, atomic_swap_local>;
2704def : DSAtomicRetPat<DS_ADD_RTN_U64, i64, atomic_load_add_local>;
2705def : DSAtomicRetPat<DS_SUB_RTN_U64, i64, atomic_load_sub_local>;
2706def : DSAtomicRetPat<DS_AND_RTN_B64, i64, atomic_load_and_local>;
2707def : DSAtomicRetPat<DS_OR_RTN_B64, i64, atomic_load_or_local>;
2708def : DSAtomicRetPat<DS_XOR_RTN_B64, i64, atomic_load_xor_local>;
2709def : DSAtomicRetPat<DS_MIN_RTN_I64, i64, atomic_load_min_local>;
2710def : DSAtomicRetPat<DS_MAX_RTN_I64, i64, atomic_load_max_local>;
2711def : DSAtomicRetPat<DS_MIN_RTN_U64, i64, atomic_load_umin_local>;
2712def : DSAtomicRetPat<DS_MAX_RTN_U64, i64, atomic_load_umax_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002713
Matt Arsenault8ae59612014-09-05 16:24:58 +00002714def : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, atomic_cmp_swap_64_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002715
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002716
Tom Stellard556d9aa2013-06-03 17:39:37 +00002717//===----------------------------------------------------------------------===//
2718// MUBUF Patterns
2719//===----------------------------------------------------------------------===//
2720
Tom Stellard07a10a32013-06-03 17:39:43 +00002721multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002722 PatFrag constant_ld> {
Tom Stellard07a10a32013-06-03 17:39:43 +00002723 def : Pat <
2724 (vt (constant_ld (add i64:$ptr, i64:$offset))),
2725 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
2726 >;
Tom Stellardb02094e2014-07-21 15:45:01 +00002727
Tom Stellard07a10a32013-06-03 17:39:43 +00002728}
2729
Tom Stellardb02094e2014-07-21 15:45:01 +00002730defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
2731defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
2732defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
2733defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
2734defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32, constant_load>;
2735defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32, constant_load>;
2736defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32, constant_load>;
2737
2738class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat <
2739 (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr,
2740 i32:$soffset, u16imm:$offset))),
2741 (Instr $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
2742>;
2743
2744def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>;
2745def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>;
2746def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>;
2747def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>;
2748def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>;
2749def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>;
2750def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002751
Michel Danzer13736222014-01-27 07:20:51 +00002752// BUFFER_LOAD_DWORD*, addr64=0
2753multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2754 MUBUF bothen> {
2755
2756 def : Pat <
Tom Stellard8e44d942014-07-21 15:44:55 +00002757 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002758 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2759 imm:$tfe)),
Tom Stellard8e44d942014-07-21 15:44:55 +00002760 (offset $rsrc, (as_i16imm $offset), $soffset, (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00002761 (as_i1imm $slc), (as_i1imm $tfe))
2762 >;
2763
2764 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002765 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Tom Stellardb02094e2014-07-21 15:45:01 +00002766 imm:$offset, 1, 0, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00002767 imm:$tfe)),
Tom Stellardb02094e2014-07-21 15:45:01 +00002768 (offen $rsrc, $vaddr, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00002769 (as_i1imm $tfe))
2770 >;
2771
2772 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002773 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002774 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2775 imm:$tfe)),
2776 (idxen $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2777 (as_i1imm $slc), (as_i1imm $tfe))
2778 >;
2779
2780 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002781 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002782 imm, 1, 1, imm:$glc, imm:$slc,
2783 imm:$tfe)),
2784 (bothen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2785 (as_i1imm $tfe))
2786 >;
2787}
2788
2789defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2790 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2791defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2792 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2793defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2794 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
2795
Tom Stellardb02094e2014-07-21 15:45:01 +00002796class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
Tom Stellardddea4862014-08-11 22:18:14 +00002797 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset,
2798 u16imm:$offset)),
2799 (Instr $value, $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00002800>;
2801
Tom Stellardddea4862014-08-11 22:18:14 +00002802def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>;
2803def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>;
2804def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>;
2805def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>;
2806def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>;
Tom Stellardb02094e2014-07-21 15:45:01 +00002807
2808/*
2809class MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
2810 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i64:$vaddr, u16imm:$offset)),
2811 (Instr $value, $srsrc, $vaddr, $offset)
2812>;
2813
2814def : MUBUFStore_Pattern <BUFFER_STORE_BYTE_ADDR64, i32, truncstorei8_private>;
2815def : MUBUFStore_Pattern <BUFFER_STORE_SHORT_ADDR64, i32, truncstorei16_private>;
2816def : MUBUFStore_Pattern <BUFFER_STORE_DWORD_ADDR64, i32, store_private>;
2817def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2_ADDR64, v2i32, store_private>;
2818def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4_ADDR64, v4i32, store_private>;
2819
2820*/
2821
Tom Stellardafcf12f2013-09-12 02:55:14 +00002822//===----------------------------------------------------------------------===//
2823// MTBUF Patterns
2824//===----------------------------------------------------------------------===//
2825
2826// TBUFFER_STORE_FORMAT_*, addr64=0
2827class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00002828 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00002829 i32:$soffset, imm:$inst_offset, imm:$dfmt,
2830 imm:$nfmt, imm:$offen, imm:$idxen,
2831 imm:$glc, imm:$slc, imm:$tfe),
2832 (opcode
2833 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
2834 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
2835 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
2836>;
2837
2838def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
2839def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
2840def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
2841def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
2842
Matt Arsenault84543822014-06-11 18:11:34 +00002843let SubtargetPredicate = isCI in {
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002844
2845// Sea island new arithmetic instructinos
Tom Stellardb4a313a2014-08-01 00:32:39 +00002846defm V_TRUNC_F64 : VOP1Inst <0x00000017, "V_TRUNC_F64",
2847 VOP_F64_F64, ftrunc
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002848>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00002849defm V_CEIL_F64 : VOP1Inst <0x00000018, "V_CEIL_F64",
2850 VOP_F64_F64, fceil
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002851>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00002852defm V_FLOOR_F64 : VOP1Inst <0x0000001A, "V_FLOOR_F64",
2853 VOP_F64_F64, ffloor
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002854>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00002855defm V_RNDNE_F64 : VOP1Inst <0x00000019, "V_RNDNE_F64",
2856 VOP_F64_F64, frint
Matt Arsenaulta90d22f2014-04-17 17:06:37 +00002857>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002858
Tom Stellardb4a313a2014-08-01 00:32:39 +00002859defm V_QSAD_PK_U16_U8 : VOP3Inst <0x00000173, "V_QSAD_PK_U16_U8",
2860 VOP_I32_I32_I32
2861>;
2862defm V_MQSAD_U16_U8 : VOP3Inst <0x000000172, "V_MQSAD_U16_U8",
2863 VOP_I32_I32_I32
2864>;
2865defm V_MQSAD_U32_U8 : VOP3Inst <0x00000175, "V_MQSAD_U32_U8",
2866 VOP_I32_I32_I32
2867>;
2868defm V_MAD_U64_U32 : VOP3Inst <0x00000176, "V_MAD_U64_U32",
2869 VOP_I64_I32_I32_I64
2870>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002871
2872// XXX - Does this set VCC?
Tom Stellardb4a313a2014-08-01 00:32:39 +00002873defm V_MAD_I64_I32 : VOP3Inst <0x00000177, "V_MAD_I64_I32",
2874 VOP_I64_I32_I32_I64
2875>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002876
2877// Remaining instructions:
2878// FLAT_*
2879// S_CBRANCH_CDBGUSER
2880// S_CBRANCH_CDBGSYS
2881// S_CBRANCH_CDBGSYS_OR_USER
2882// S_CBRANCH_CDBGSYS_AND_USER
2883// S_DCACHE_INV_VOL
2884// V_EXP_LEGACY_F32
2885// V_LOG_LEGACY_F32
2886// DS_NOP
2887// DS_GWS_SEMA_RELEASE_ALL
2888// DS_WRAP_RTN_B32
2889// DS_CNDXCHG32_RTN_B64
2890// DS_WRITE_B96
2891// DS_WRITE_B128
2892// DS_CONDXCHG32_RTN_B128
2893// DS_READ_B96
2894// DS_READ_B128
2895// BUFFER_LOAD_DWORDX3
2896// BUFFER_STORE_DWORDX3
2897
Matt Arsenault84543822014-06-11 18:11:34 +00002898} // End iSCI
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002899
Matt Arsenault3f981402014-09-15 15:41:53 +00002900//===----------------------------------------------------------------------===//
2901// Flat Patterns
2902//===----------------------------------------------------------------------===//
2903
2904class FLATLoad_Pattern <FLAT Instr_ADDR64, ValueType vt,
2905 PatFrag flat_ld> :
2906 Pat <(vt (flat_ld i64:$ptr)),
2907 (Instr_ADDR64 $ptr)
2908>;
2909
2910def : FLATLoad_Pattern <FLAT_LOAD_SBYTE, i32, sextloadi8_flat>;
2911def : FLATLoad_Pattern <FLAT_LOAD_UBYTE, i32, az_extloadi8_flat>;
2912def : FLATLoad_Pattern <FLAT_LOAD_SSHORT, i32, sextloadi16_flat>;
2913def : FLATLoad_Pattern <FLAT_LOAD_USHORT, i32, az_extloadi16_flat>;
2914def : FLATLoad_Pattern <FLAT_LOAD_DWORD, i32, flat_load>;
2915def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, flat_load>;
2916def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, az_extloadi32_flat>;
2917def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, v2i32, flat_load>;
2918def : FLATLoad_Pattern <FLAT_LOAD_DWORDX4, v4i32, flat_load>;
2919
2920class FLATStore_Pattern <FLAT Instr, ValueType vt, PatFrag st> :
2921 Pat <(st vt:$value, i64:$ptr),
2922 (Instr $value, $ptr)
2923 >;
2924
2925def : FLATStore_Pattern <FLAT_STORE_BYTE, i32, truncstorei8_flat>;
2926def : FLATStore_Pattern <FLAT_STORE_SHORT, i32, truncstorei16_flat>;
2927def : FLATStore_Pattern <FLAT_STORE_DWORD, i32, flat_store>;
2928def : FLATStore_Pattern <FLAT_STORE_DWORDX2, i64, flat_store>;
2929def : FLATStore_Pattern <FLAT_STORE_DWORDX2, v2i32, flat_store>;
2930def : FLATStore_Pattern <FLAT_STORE_DWORDX4, v4i32, flat_store>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002931
Christian Konig2989ffc2013-03-18 11:34:16 +00002932/********** ====================== **********/
2933/********** Indirect adressing **********/
2934/********** ====================== **********/
2935
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002936multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002937
Christian Konig2989ffc2013-03-18 11:34:16 +00002938 // 1. Extract with offset
2939 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002940 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard880a80a2014-06-17 16:53:14 +00002941 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00002942 >;
2943
2944 // 2. Extract without offset
2945 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002946 (vector_extract vt:$vec, i32:$idx),
Tom Stellard880a80a2014-06-17 16:53:14 +00002947 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00002948 >;
2949
2950 // 3. Insert with offset
2951 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002952 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002953 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002954 >;
2955
2956 // 4. Insert without offset
2957 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002958 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002959 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002960 >;
2961}
2962
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002963defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
2964defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
2965defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
2966defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
2967
2968defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
2969defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
2970defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
2971defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002972
Tom Stellard81d871d2013-11-13 23:36:50 +00002973//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002974// Conversion Patterns
2975//===----------------------------------------------------------------------===//
2976
2977def : Pat<(i32 (sext_inreg i32:$src, i1)),
2978 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
2979
2980// TODO: Match 64-bit BFE. SI has a 64-bit BFE, but it's scalar only so it
2981// might not be worth the effort, and will need to expand to shifts when
2982// fixing SGPR copies.
2983
2984// Handle sext_inreg in i64
2985def : Pat <
2986 (i64 (sext_inreg i64:$src, i1)),
2987 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2988 (S_BFE_I32 (EXTRACT_SUBREG i64:$src, sub0), 65536), sub0), // 0 | 1 << 16
2989 (S_MOV_B32 -1), sub1)
2990>;
2991
2992def : Pat <
2993 (i64 (sext_inreg i64:$src, i8)),
2994 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2995 (S_SEXT_I32_I8 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
2996 (S_MOV_B32 -1), sub1)
2997>;
2998
2999def : Pat <
3000 (i64 (sext_inreg i64:$src, i16)),
3001 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
3002 (S_SEXT_I32_I16 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
3003 (S_MOV_B32 -1), sub1)
3004>;
3005
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003006class ZExt_i64_i32_Pat <SDNode ext> : Pat <
3007 (i64 (ext i32:$src)),
3008 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $src, sub0),
3009 (S_MOV_B32 0), sub1)
3010>;
3011
3012class ZExt_i64_i1_Pat <SDNode ext> : Pat <
3013 (i64 (ext i1:$src)),
3014 (INSERT_SUBREG
3015 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
3016 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0),
3017 (S_MOV_B32 0), sub1)
3018>;
3019
3020
3021def : ZExt_i64_i32_Pat<zext>;
3022def : ZExt_i64_i32_Pat<anyext>;
3023def : ZExt_i64_i1_Pat<zext>;
3024def : ZExt_i64_i1_Pat<anyext>;
3025
3026def : Pat <
3027 (i64 (sext i32:$src)),
3028 (INSERT_SUBREG
3029 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $src, sub0),
3030 (S_ASHR_I32 $src, 31), sub1)
3031>;
3032
3033def : Pat <
3034 (i64 (sext i1:$src)),
3035 (INSERT_SUBREG
3036 (INSERT_SUBREG
3037 (i64 (IMPLICIT_DEF)),
3038 (V_CNDMASK_B32_e64 0, -1, $src), sub0),
3039 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
3040>;
3041
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003042def : Pat <
3043 (f32 (sint_to_fp i1:$src)),
3044 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
3045>;
3046
3047def : Pat <
3048 (f32 (uint_to_fp i1:$src)),
3049 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
3050>;
3051
3052def : Pat <
3053 (f64 (sint_to_fp i1:$src)),
3054 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
3055>;
3056
3057def : Pat <
3058 (f64 (uint_to_fp i1:$src)),
3059 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
3060>;
3061
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003062//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00003063// Miscellaneous Patterns
3064//===----------------------------------------------------------------------===//
3065
3066def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00003067 (i32 (trunc i64:$a)),
3068 (EXTRACT_SUBREG $a, sub0)
3069>;
3070
Michel Danzerbf1a6412014-01-28 03:01:16 +00003071def : Pat <
3072 (i1 (trunc i32:$a)),
3073 (V_CMP_EQ_I32_e64 (V_AND_B32_e32 (i32 1), $a), 1)
3074>;
3075
Tom Stellardfb961692013-10-23 00:44:19 +00003076//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00003077// Miscellaneous Optimization Patterns
3078//============================================================================//
3079
3080def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e32>;
3081
Tom Stellard75aadc22012-12-11 21:25:42 +00003082} // End isSI predicate