blob: 2b047279d21d9844445e2278ccb079e84322662e [file] [log] [blame]
Bill Wendling0480e282010-12-01 02:36:55 +00001//===- ARMInstrThumb.td - Thumb support for ARM ------------*- tablegen -*-===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000019 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000020 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Jim Grosbach70939ee2011-08-17 21:51:27 +000022def imm_sr_XFORM: SDNodeXForm<imm, [{
23 unsigned Imm = N->getZExtValue();
24 return CurDAG->getTargetConstant((Imm == 32 ? 0 : Imm), MVT::i32);
25}]>;
26def ThumbSRImmAsmOperand: AsmOperandClass { let Name = "ImmThumbSR"; }
27def imm_sr : Operand<i32>, PatLeaf<(imm), [{
28 uint64_t Imm = N->getZExtValue();
Owen Anderson6d746312011-08-08 20:42:17 +000029 return Imm > 0 && Imm <= 32;
Jim Grosbach70939ee2011-08-17 21:51:27 +000030}], imm_sr_XFORM> {
31 let PrintMethod = "printThumbSRImm";
32 let ParserMatchClass = ThumbSRImmAsmOperand;
Owen Anderson6d746312011-08-08 20:42:17 +000033}
34
Evan Chenga8e29892007-01-19 07:51:42 +000035def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000036 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000037}]>;
38def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000039 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000040}]>;
41
Evan Chenga8e29892007-01-19 07:51:42 +000042def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000043 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000044}], imm_neg_XFORM>;
45
Evan Chenga8e29892007-01-19 07:51:42 +000046def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000047 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000048}]>;
49
Eric Christopher8f232d32011-04-28 05:49:04 +000050def imm8_255 : ImmLeaf<i32, [{
51 return Imm >= 8 && Imm < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000052}]>;
53def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000054 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000055 return Val >= 8 && Val < 256;
56}], imm_neg_XFORM>;
57
Bill Wendling0480e282010-12-01 02:36:55 +000058// Break imm's up into two pieces: an immediate + a left shift. This uses
59// thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt
60// to get the val/shift pieces.
Evan Chenga8e29892007-01-19 07:51:42 +000061def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000062 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000063}]>;
64
65def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000067 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000068}]>;
69
70def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000071 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000072 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000073}]>;
74
Jim Grosbachd40963c2010-12-14 22:28:03 +000075// ADR instruction labels.
76def t_adrlabel : Operand<i32> {
77 let EncoderMethod = "getThumbAdrLabelOpValue";
78}
79
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000080// Scaled 4 immediate.
81def t_imm_s4 : Operand<i32> {
82 let PrintMethod = "printThumbS4ImmOperand";
Benjamin Kramer151bd172011-07-14 21:47:24 +000083 let OperandType = "OPERAND_IMMEDIATE";
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000084}
85
Evan Chenga8e29892007-01-19 07:51:42 +000086// Define Thumb specific addressing modes.
87
Benjamin Kramer151bd172011-07-14 21:47:24 +000088let OperandType = "OPERAND_PCREL" in {
Jim Grosbache2467172010-12-10 18:21:33 +000089def t_brtarget : Operand<OtherVT> {
90 let EncoderMethod = "getThumbBRTargetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000091 let DecoderMethod = "DecodeThumbBROperand";
Jim Grosbache2467172010-12-10 18:21:33 +000092}
93
Jim Grosbach01086452010-12-10 17:13:40 +000094def t_bcctarget : Operand<i32> {
95 let EncoderMethod = "getThumbBCCTargetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000096 let DecoderMethod = "DecodeThumbBCCTargetOperand";
Jim Grosbach01086452010-12-10 17:13:40 +000097}
98
Jim Grosbachcf6220a2010-12-09 19:01:46 +000099def t_cbtarget : Operand<i32> {
Jim Grosbach027d6e82010-12-09 19:04:53 +0000100 let EncoderMethod = "getThumbCBTargetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000101 let DecoderMethod = "DecodeThumbCmpBROperand";
Bill Wendlingdff2f712010-12-08 23:01:43 +0000102}
103
Jim Grosbach662a8162010-12-06 23:57:07 +0000104def t_bltarget : Operand<i32> {
105 let EncoderMethod = "getThumbBLTargetOpValue";
Owen Anderson648f9a72011-08-08 23:25:22 +0000106 let DecoderMethod = "DecodeThumbBLTargetOperand";
Jim Grosbach662a8162010-12-06 23:57:07 +0000107}
108
Bill Wendling09aa3f02010-12-09 00:39:08 +0000109def t_blxtarget : Operand<i32> {
110 let EncoderMethod = "getThumbBLXTargetOpValue";
Owen Anderson6d746312011-08-08 20:42:17 +0000111 let DecoderMethod = "DecodeThumbBLXOffset";
Bill Wendling09aa3f02010-12-09 00:39:08 +0000112}
Benjamin Kramer151bd172011-07-14 21:47:24 +0000113}
Bill Wendling09aa3f02010-12-09 00:39:08 +0000114
Evan Chenga8e29892007-01-19 07:51:42 +0000115// t_addrmode_rr := reg + reg
116//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000117def t_addrmode_rr_asm_operand : AsmOperandClass { let Name = "MemThumbRR"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000118def t_addrmode_rr : Operand<i32>,
119 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
Bill Wendlingf4caf692010-12-14 03:36:38 +0000120 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000121 let PrintMethod = "printThumbAddrModeRROperand";
Owen Anderson305e0462011-08-15 19:00:06 +0000122 let DecoderMethod = "DecodeThumbAddrModeRR";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000123 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000124}
125
Bill Wendlingf4caf692010-12-14 03:36:38 +0000126// t_addrmode_rrs := reg + reg
Evan Chenga8e29892007-01-19 07:51:42 +0000127//
Bill Wendlingf4caf692010-12-14 03:36:38 +0000128def t_addrmode_rrs1 : Operand<i32>,
129 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S1", []> {
130 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
131 let PrintMethod = "printThumbAddrModeRROperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000132 let DecoderMethod = "DecodeThumbAddrModeRR";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000133 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000134 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000135}
Bill Wendlingf4caf692010-12-14 03:36:38 +0000136def t_addrmode_rrs2 : Operand<i32>,
137 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S2", []> {
138 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000139 let DecoderMethod = "DecodeThumbAddrModeRR";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000140 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000141 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000142 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000143}
144def t_addrmode_rrs4 : Operand<i32>,
145 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S4", []> {
146 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000147 let DecoderMethod = "DecodeThumbAddrModeRR";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000148 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000149 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000150 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000151}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000152
Bill Wendlingf4caf692010-12-14 03:36:38 +0000153// t_addrmode_is4 := reg + imm5 * 4
Evan Chengc38f2bc2007-01-23 22:59:13 +0000154//
Bill Wendlingf4caf692010-12-14 03:36:38 +0000155def t_addrmode_is4 : Operand<i32>,
156 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S4", []> {
157 let EncoderMethod = "getAddrModeISOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000158 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000159 let PrintMethod = "printThumbAddrModeImm5S4Operand";
160 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000161}
162
163// t_addrmode_is2 := reg + imm5 * 2
164//
165def t_addrmode_is2 : Operand<i32>,
166 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S2", []> {
167 let EncoderMethod = "getAddrModeISOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000168 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000169 let PrintMethod = "printThumbAddrModeImm5S2Operand";
170 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000171}
172
173// t_addrmode_is1 := reg + imm5
174//
175def t_addrmode_is1 : Operand<i32>,
176 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S1", []> {
177 let EncoderMethod = "getAddrModeISOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000178 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000179 let PrintMethod = "printThumbAddrModeImm5S1Operand";
180 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000181}
182
183// t_addrmode_sp := sp + imm8 * 4
184//
185def t_addrmode_sp : Operand<i32>,
186 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
Jim Grosbachd967cd02010-12-07 21:50:47 +0000187 let EncoderMethod = "getAddrModeThumbSPOpValue";
Owen Anderson648f9a72011-08-08 23:25:22 +0000188 let DecoderMethod = "DecodeThumbAddrModeSP";
Evan Chenga8e29892007-01-19 07:51:42 +0000189 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000190 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000191}
192
Bill Wendlingb8958b02010-12-08 01:57:09 +0000193// t_addrmode_pc := <label> => pc + imm8 * 4
194//
195def t_addrmode_pc : Operand<i32> {
196 let EncoderMethod = "getAddrModePCOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000197 let DecoderMethod = "DecodeThumbAddrModePC";
Bill Wendlingb8958b02010-12-08 01:57:09 +0000198}
199
Evan Chenga8e29892007-01-19 07:51:42 +0000200//===----------------------------------------------------------------------===//
201// Miscellaneous Instructions.
202//
203
Jim Grosbach4642ad32010-02-22 23:10:38 +0000204// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
205// from removing one half of the matched pairs. That breaks PEI, which assumes
206// these will always be in pairs, and asserts if it finds otherwise. Better way?
207let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000208def tADJCALLSTACKUP :
Bill Wendlinga8981662010-11-19 22:02:18 +0000209 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
210 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
211 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000212
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000213def tADJCALLSTACKDOWN :
Bill Wendlinga8981662010-11-19 22:02:18 +0000214 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
215 [(ARMcallseq_start imm:$amt)]>,
216 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000217}
Evan Cheng44bec522007-05-15 01:29:07 +0000218
Jim Grosbach421993f2011-08-17 23:08:57 +0000219class T1SystemEncoding<bits<8> opc>
Bill Wendlinga46a4932010-11-29 22:15:03 +0000220 : T1Encoding<0b101111> {
Jim Grosbach421993f2011-08-17 23:08:57 +0000221 let Inst{9-8} = 0b11;
222 let Inst{7-0} = opc;
Bill Wendlinga46a4932010-11-29 22:15:03 +0000223}
224
Jim Grosbach421993f2011-08-17 23:08:57 +0000225def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "", []>,
226 T1SystemEncoding<0x00>; // A8.6.110
Johnny Chenbd2c6232010-02-25 03:28:51 +0000227
Jim Grosbach421993f2011-08-17 23:08:57 +0000228def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "", []>,
229 T1SystemEncoding<0x10>; // A8.6.410
Johnny Chend86d2692010-02-25 17:51:03 +0000230
Jim Grosbach421993f2011-08-17 23:08:57 +0000231def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "", []>,
232 T1SystemEncoding<0x20>; // A8.6.408
Johnny Chend86d2692010-02-25 17:51:03 +0000233
Jim Grosbach421993f2011-08-17 23:08:57 +0000234def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "", []>,
235 T1SystemEncoding<0x30>; // A8.6.409
Johnny Chend86d2692010-02-25 17:51:03 +0000236
Jim Grosbach421993f2011-08-17 23:08:57 +0000237def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "", []>,
238 T1SystemEncoding<0x40>; // A8.6.157
Bill Wendlinga46a4932010-11-29 22:15:03 +0000239
Jim Grosbach421993f2011-08-17 23:08:57 +0000240// The imm operand $val can be used by a debugger to store more information
Bill Wendlinga46a4932010-11-29 22:15:03 +0000241// about the breakpoint.
Jim Grosbach421993f2011-08-17 23:08:57 +0000242def tBKPT : T1I<(outs), (ins imm0_255:$val), NoItinerary, "bkpt\t$val",
243 []>,
244 T1Encoding<0b101111> {
245 let Inst{9-8} = 0b10;
Bill Wendlinga46a4932010-11-29 22:15:03 +0000246 // A8.6.22
247 bits<8> val;
248 let Inst{7-0} = val;
249}
Johnny Chend86d2692010-02-25 17:51:03 +0000250
Jim Grosbach06322472011-07-22 17:52:23 +0000251def tSETEND : T1I<(outs), (ins setend_op:$end), NoItinerary, "setend\t$end",
252 []>, T1Encoding<0b101101> {
253 bits<1> end;
Bill Wendling7d0affd2010-11-21 10:55:23 +0000254 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000255 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000256 let Inst{4} = 1;
Jim Grosbach06322472011-07-22 17:52:23 +0000257 let Inst{3} = end;
Bill Wendlinga8981662010-11-19 22:02:18 +0000258 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000259}
260
Johnny Chen93042d12010-03-02 18:14:57 +0000261// Change Processor State is a system instruction -- for disassembly only.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000262def tCPS : T1I<(outs), (ins imod_op:$imod, iflags_op:$iflags),
263 NoItinerary, "cps$imod $iflags",
264 [/* For disassembly only; pattern left blank */]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000265 T1Misc<0b0110011> {
266 // A8.6.38 & B6.1.1
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000267 bit imod;
268 bits<3> iflags;
269
270 let Inst{4} = imod;
271 let Inst{3} = 0;
272 let Inst{2-0} = iflags;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000273 let DecoderMethod = "DecodeThumbCPS";
Bill Wendling849f2e32010-11-29 00:18:15 +0000274}
Johnny Chen93042d12010-03-02 18:14:57 +0000275
Evan Cheng35d6c412009-08-04 23:47:55 +0000276// For both thumb1 and thumb2.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000277let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000278def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendling0ae28e42010-11-19 22:37:33 +0000279 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000280 T1Special<{0,0,?,?}> {
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000281 // A8.6.6
Bill Wendling0ae28e42010-11-19 22:37:33 +0000282 bits<3> dst;
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000283 let Inst{6-3} = 0b1111; // Rm = pc
Bill Wendling0ae28e42010-11-19 22:37:33 +0000284 let Inst{2-0} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000285}
Evan Chenga8e29892007-01-19 07:51:42 +0000286
Bill Wendling0ae28e42010-11-19 22:37:33 +0000287// ADD <Rd>, sp, #<imm8>
288// This is rematerializable, which is particularly useful for taking the
289// address of locals.
290let isReMaterializable = 1 in
291def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
292 "add\t$dst, $sp, $rhs", []>,
293 T1Encoding<{1,0,1,0,1,?}> {
294 // A6.2 & A8.6.8
295 bits<3> dst;
296 bits<8> rhs;
297 let Inst{10-8} = dst;
298 let Inst{7-0} = rhs;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000299 let DecoderMethod = "DecodeThumbAddSpecialReg";
Bill Wendling0ae28e42010-11-19 22:37:33 +0000300}
301
302// ADD sp, sp, #<imm7>
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000303def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000304 "add\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000305 T1Misc<{0,0,0,0,0,?,?}> {
306 // A6.2.5 & A8.6.8
307 bits<7> rhs;
308 let Inst{6-0} = rhs;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000309 let DecoderMethod = "DecodeThumbAddSPImm";
Bill Wendling0ae28e42010-11-19 22:37:33 +0000310}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000311
Bill Wendling0ae28e42010-11-19 22:37:33 +0000312// SUB sp, sp, #<imm7>
313// FIXME: The encoding and the ASM string don't match up.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000314def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000315 "sub\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000316 T1Misc<{0,0,0,0,1,?,?}> {
317 // A6.2.5 & A8.6.214
318 bits<7> rhs;
319 let Inst{6-0} = rhs;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000320 let DecoderMethod = "DecodeThumbAddSPImm";
Bill Wendling0ae28e42010-11-19 22:37:33 +0000321}
Evan Cheng86198642009-08-07 00:34:42 +0000322
Bill Wendling0ae28e42010-11-19 22:37:33 +0000323// ADD <Rm>, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000324def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000325 "add\t$dst, $rhs", []>,
326 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000327 // A8.6.9 Encoding T1
328 bits<4> dst;
329 let Inst{7} = dst{3};
330 let Inst{6-3} = 0b1101;
331 let Inst{2-0} = dst{2-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000332 let DecoderMethod = "DecodeThumbAddSPReg";
Johnny Chend68e1192009-12-15 17:24:14 +0000333}
Evan Cheng86198642009-08-07 00:34:42 +0000334
Bill Wendling0ae28e42010-11-19 22:37:33 +0000335// ADD sp, <Rm>
David Goodwin5d598aa2009-08-19 18:00:44 +0000336def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000337 "add\t$dst, $rhs", []>,
338 T1Special<{0,0,?,?}> {
339 // A8.6.9 Encoding T2
Bill Wendling0ae28e42010-11-19 22:37:33 +0000340 bits<4> dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000341 let Inst{7} = 1;
Bill Wendling0ae28e42010-11-19 22:37:33 +0000342 let Inst{6-3} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000343 let Inst{2-0} = 0b101;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000344 let DecoderMethod = "DecodeThumbAddSPReg";
Johnny Chend68e1192009-12-15 17:24:14 +0000345}
Evan Cheng86198642009-08-07 00:34:42 +0000346
Evan Chenga8e29892007-01-19 07:51:42 +0000347//===----------------------------------------------------------------------===//
348// Control Flow Instructions.
349//
350
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000351// Indirect branches
352let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Cameron Zwarich421b1062011-05-26 03:41:12 +0000353 def tBX : TI<(outs), (ins GPR:$Rm, pred:$p), IIC_Br, "bx${p}\t$Rm", []>,
354 T1Special<{1,1,0,?}> {
355 // A6.2.3 & A8.6.25
356 bits<4> Rm;
357 let Inst{6-3} = Rm;
358 let Inst{2-0} = 0b000;
359 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000360}
361
Jim Grosbachead77cd2011-07-08 21:04:05 +0000362let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Owen Anderson16884412011-07-13 23:22:26 +0000363 def tBX_RET : tPseudoExpand<(outs), (ins pred:$p), 2, IIC_Br,
Jim Grosbach25e6d482011-07-08 21:50:04 +0000364 [(ARMretflag)], (tBX LR, pred:$p)>;
Jim Grosbachead77cd2011-07-08 21:04:05 +0000365
366 // Alternative return instruction used by vararg functions.
Jim Grosbach25e6d482011-07-08 21:50:04 +0000367 def tBX_RET_vararg : tPseudoExpand<(outs), (ins tGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +0000368 2, IIC_Br, [],
Jim Grosbach25e6d482011-07-08 21:50:04 +0000369 (tBX GPR:$Rm, pred:$p)>;
Jim Grosbachead77cd2011-07-08 21:04:05 +0000370}
371
Bill Wendling0480e282010-12-01 02:36:55 +0000372// All calls clobber the non-callee saved registers. SP is marked as a use to
373// prevent stack-pointer assignments that appear immediately before calls from
374// potentially appearing dead.
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000375let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000376 // On non-Darwin platforms R9 is callee-saved.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +0000377 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +0000378 Uses = [SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000379 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000380 def tBL : TIx2<0b11110, 0b11, 1,
Owen Anderson0af0dc82011-07-18 18:50:52 +0000381 (outs), (ins pred:$p, t_bltarget:$func, variable_ops), IIC_Br,
382 "bl${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000383 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000384 Requires<[IsThumb, IsNotDarwin]> {
Owen Anderson648f9a72011-08-08 23:25:22 +0000385 bits<22> func;
386 let Inst{26} = func{21};
Jim Grosbach662a8162010-12-06 23:57:07 +0000387 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000388 let Inst{13} = 1;
389 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000390 let Inst{10-0} = func{10-0};
Bill Wendling534a5e42010-12-03 01:55:47 +0000391 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000392
Evan Chengb6207242009-08-01 00:16:10 +0000393 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000394 def tBLXi : TIx2<0b11110, 0b11, 0,
Jim Grosbach5f687de2011-08-18 16:50:45 +0000395 (outs), (ins pred:$p, t_blxtarget:$func, variable_ops), IIC_Br,
Owen Anderson0af0dc82011-07-18 18:50:52 +0000396 "blx${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000397 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000398 Requires<[IsThumb, HasV5T, IsNotDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000399 bits<21> func;
400 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000401 let Inst{13} = 1;
402 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000403 let Inst{10-1} = func{10-1};
404 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000405 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000406
Evan Chengb6207242009-08-01 00:16:10 +0000407 // Also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000408 def tBLXr : TI<(outs), (ins pred:$p, GPR:$func, variable_ops), IIC_Br,
409 "blx${p}\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000410 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000411 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
Owen Anderson18901d62011-05-11 17:00:48 +0000412 T1Special<{1,1,1,?}> { // A6.2.3 & A8.6.24;
413 bits<4> func;
414 let Inst{6-3} = func;
415 let Inst{2-0} = 0b000;
416 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000417
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000418 // ARMv4T
Cameron Zwarichad70f6d2011-05-25 21:53:50 +0000419 def tBX_CALL : tPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000420 4, IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000421 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000422 Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000423}
424
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000425let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000426 // On Darwin R9 is call-clobbered.
427 // R7 is marked as a use to prevent frame-pointer assignments from being
428 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +0000429 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +0000430 Uses = [R7, SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000431 // Also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000432 def tBLr9 : tPseudoExpand<(outs), (ins pred:$p, t_bltarget:$func, variable_ops),
433 4, IIC_Br, [(ARMtcall tglobaladdr:$func)],
434 (tBL pred:$p, t_bltarget:$func)>,
435 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000436
Evan Chengb6207242009-08-01 00:16:10 +0000437 // ARMv5T and above, also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000438 def tBLXi_r9 : tPseudoExpand<(outs), (ins pred:$p, t_blxtarget:$func, variable_ops),
439 4, IIC_Br, [(ARMcall tglobaladdr:$func)],
440 (tBLXi pred:$p, t_blxtarget:$func)>,
441 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000442
Evan Chengb6207242009-08-01 00:16:10 +0000443 // Also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000444 def tBLXr_r9 : tPseudoExpand<(outs), (ins pred:$p, GPR:$func, variable_ops),
445 2, IIC_Br, [(ARMtcall GPR:$func)],
446 (tBLXr pred:$p, GPR:$func)>,
447 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000448
449 // ARMv4T
Cameron Zwarichad70f6d2011-05-25 21:53:50 +0000450 def tBXr9_CALL : tPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000451 4, IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000452 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000453 Requires<[IsThumb, IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000454}
455
Bill Wendling0480e282010-12-01 02:36:55 +0000456let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
457 let isPredicable = 1 in
Jim Grosbache2467172010-12-10 18:21:33 +0000458 def tB : T1I<(outs), (ins t_brtarget:$target), IIC_Br,
Bill Wendling0480e282010-12-01 02:36:55 +0000459 "b\t$target", [(br bb:$target)]>,
Jim Grosbache2467172010-12-10 18:21:33 +0000460 T1Encoding<{1,1,1,0,0,?}> {
461 bits<11> target;
462 let Inst{10-0} = target;
463 }
Evan Chenga8e29892007-01-19 07:51:42 +0000464
Evan Cheng225dfe92007-01-30 01:13:37 +0000465 // Far jump
Jim Grosbach3efad8f2010-12-16 19:11:16 +0000466 // Just a pseudo for a tBL instruction. Needed to let regalloc know about
467 // the clobber of LR.
Evan Cheng53c67c02009-08-07 05:45:07 +0000468 let Defs = [LR] in
Owen Anderson0af0dc82011-07-18 18:50:52 +0000469 def tBfar : tPseudoExpand<(outs), (ins t_bltarget:$target, pred:$p),
470 4, IIC_Br, [], (tBL pred:$p, t_bltarget:$target)>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000471
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000472 def tBR_JTr : tPseudoInst<(outs),
473 (ins tGPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +0000474 0, IIC_Br,
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000475 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]> {
476 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Johnny Chenbbc71b22009-12-16 02:32:54 +0000477 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000478}
479
Evan Chengc85e8322007-07-05 07:13:32 +0000480// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000481// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000482let isBranch = 1, isTerminator = 1 in
Jim Grosbach01086452010-12-10 17:13:40 +0000483 def tBcc : T1I<(outs), (ins t_bcctarget:$target, pred:$p), IIC_Br,
Jim Grosbachceab5012010-12-04 00:20:40 +0000484 "b${p}\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000485 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
Eric Christopher33281b22011-05-27 03:50:53 +0000486 T1BranchCond<{1,1,0,1}> {
Jim Grosbachceab5012010-12-04 00:20:40 +0000487 bits<4> p;
Jim Grosbach01086452010-12-10 17:13:40 +0000488 bits<8> target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000489 let Inst{11-8} = p;
Jim Grosbach01086452010-12-10 17:13:40 +0000490 let Inst{7-0} = target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000491}
Evan Chenga8e29892007-01-19 07:51:42 +0000492
Jim Grosbache36e21e2011-07-08 20:13:35 +0000493// Tail calls
494let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
495 // Darwin versions.
496 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
497 Uses = [SP] in {
Jim Grosbachaf7f2d62011-07-08 20:32:21 +0000498 // tTAILJMPd: Darwin version uses a Thumb2 branch (no Thumb1 tail calls
499 // on Darwin), so it's in ARMInstrThumb2.td.
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000500 def tTAILJMPr : tPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000501 4, IIC_Br, [],
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000502 (tBX GPR:$dst, (ops 14, zero_reg))>,
503 Requires<[IsThumb, IsDarwin]>;
Jim Grosbache36e21e2011-07-08 20:13:35 +0000504 }
505 // Non-Darwin versions (the difference is R9).
506 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
507 Uses = [SP] in {
Jim Grosbachaf7f2d62011-07-08 20:32:21 +0000508 def tTAILJMPdND : tPseudoExpand<(outs), (ins t_brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000509 4, IIC_Br, [],
Jim Grosbachaf7f2d62011-07-08 20:32:21 +0000510 (tB t_brtarget:$dst)>,
511 Requires<[IsThumb, IsNotDarwin]>;
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000512 def tTAILJMPrND : tPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000513 4, IIC_Br, [],
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000514 (tBX GPR:$dst, (ops 14, zero_reg))>,
515 Requires<[IsThumb, IsNotDarwin]>;
Jim Grosbache36e21e2011-07-08 20:13:35 +0000516 }
517}
518
519
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000520// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
521// A8.6.16 B: Encoding T1
522// If Inst{11-8} == 0b1111 then SEE SVC
Evan Cheng1e0eab12010-11-29 22:43:27 +0000523let isCall = 1, Uses = [SP] in
Jim Grosbached838482011-07-26 16:24:27 +0000524def tSVC : T1pI<(outs), (ins imm0_255:$imm), IIC_Br,
Bill Wendling6179c312010-11-20 00:53:35 +0000525 "svc", "\t$imm", []>, Encoding16 {
526 bits<8> imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000527 let Inst{15-12} = 0b1101;
Bill Wendling6179c312010-11-20 00:53:35 +0000528 let Inst{11-8} = 0b1111;
529 let Inst{7-0} = imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000530}
531
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000532// The assembler uses 0xDEFE for a trap instruction.
Evan Chengfb3611d2010-05-11 07:26:32 +0000533let isBarrier = 1, isTerminator = 1 in
Owen Anderson18901d62011-05-11 17:00:48 +0000534def tTRAP : TI<(outs), (ins), IIC_Br,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000535 "trap", [(trap)]>, Encoding16 {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000536 let Inst = 0xdefe;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000537}
538
Evan Chenga8e29892007-01-19 07:51:42 +0000539//===----------------------------------------------------------------------===//
540// Load Store Instructions.
541//
542
Bill Wendlingb6faf652010-12-14 22:10:49 +0000543// Loads: reg/reg and reg/imm5
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000544let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendlingb6faf652010-12-14 22:10:49 +0000545multiclass thumb_ld_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
546 Operand AddrMode_r, Operand AddrMode_i,
547 AddrMode am, InstrItinClass itin_r,
548 InstrItinClass itin_i, string asm,
549 PatFrag opnode> {
Bill Wendling345cdb62010-12-14 23:42:48 +0000550 def r : // reg/reg
Bill Wendlingb6faf652010-12-14 22:10:49 +0000551 T1pILdStEncode<reg_opc,
552 (outs tGPR:$Rt), (ins AddrMode_r:$addr),
553 am, itin_r, asm, "\t$Rt, $addr",
554 [(set tGPR:$Rt, (opnode AddrMode_r:$addr))]>;
Bill Wendling345cdb62010-12-14 23:42:48 +0000555 def i : // reg/imm5
Bill Wendlingb6faf652010-12-14 22:10:49 +0000556 T1pILdStEncodeImm<imm_opc, 1 /* Load */,
557 (outs tGPR:$Rt), (ins AddrMode_i:$addr),
558 am, itin_i, asm, "\t$Rt, $addr",
559 [(set tGPR:$Rt, (opnode AddrMode_i:$addr))]>;
560}
561// Stores: reg/reg and reg/imm5
562multiclass thumb_st_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
563 Operand AddrMode_r, Operand AddrMode_i,
564 AddrMode am, InstrItinClass itin_r,
565 InstrItinClass itin_i, string asm,
566 PatFrag opnode> {
Bill Wendling345cdb62010-12-14 23:42:48 +0000567 def r : // reg/reg
Bill Wendlingb6faf652010-12-14 22:10:49 +0000568 T1pILdStEncode<reg_opc,
569 (outs), (ins tGPR:$Rt, AddrMode_r:$addr),
570 am, itin_r, asm, "\t$Rt, $addr",
571 [(opnode tGPR:$Rt, AddrMode_r:$addr)]>;
Bill Wendling345cdb62010-12-14 23:42:48 +0000572 def i : // reg/imm5
Bill Wendlingb6faf652010-12-14 22:10:49 +0000573 T1pILdStEncodeImm<imm_opc, 0 /* Store */,
574 (outs), (ins tGPR:$Rt, AddrMode_i:$addr),
575 am, itin_i, asm, "\t$Rt, $addr",
576 [(opnode tGPR:$Rt, AddrMode_i:$addr)]>;
577}
Bill Wendling6179c312010-11-20 00:53:35 +0000578
Bill Wendlingb6faf652010-12-14 22:10:49 +0000579// A8.6.57 & A8.6.60
580defm tLDR : thumb_ld_rr_ri_enc<0b100, 0b0110, t_addrmode_rrs4,
581 t_addrmode_is4, AddrModeT1_4,
582 IIC_iLoad_r, IIC_iLoad_i, "ldr",
583 UnOpFrag<(load node:$Src)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000584
Bill Wendlingb6faf652010-12-14 22:10:49 +0000585// A8.6.64 & A8.6.61
586defm tLDRB : thumb_ld_rr_ri_enc<0b110, 0b0111, t_addrmode_rrs1,
587 t_addrmode_is1, AddrModeT1_1,
588 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrb",
589 UnOpFrag<(zextloadi8 node:$Src)>>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000590
Bill Wendlingb6faf652010-12-14 22:10:49 +0000591// A8.6.76 & A8.6.73
592defm tLDRH : thumb_ld_rr_ri_enc<0b101, 0b1000, t_addrmode_rrs2,
593 t_addrmode_is2, AddrModeT1_2,
594 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrh",
595 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000596
Evan Cheng2f297df2009-07-11 07:08:13 +0000597let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000598def tLDRSB : // A8.6.80
Owen Anderson305e0462011-08-15 19:00:06 +0000599 T1pILdStEncode<0b011, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000600 AddrModeT1_1, IIC_iLoad_bh_r,
Owen Anderson305e0462011-08-15 19:00:06 +0000601 "ldrsb", "\t$Rt, $addr",
602 [(set tGPR:$Rt, (sextloadi8 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000603
Evan Cheng2f297df2009-07-11 07:08:13 +0000604let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000605def tLDRSH : // A8.6.84
Owen Anderson305e0462011-08-15 19:00:06 +0000606 T1pILdStEncode<0b111, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000607 AddrModeT1_2, IIC_iLoad_bh_r,
Owen Anderson305e0462011-08-15 19:00:06 +0000608 "ldrsh", "\t$Rt, $addr",
609 [(set tGPR:$Rt, (sextloadi16 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000610
Dan Gohman15511cf2008-12-03 18:15:48 +0000611let canFoldAsLoad = 1 in
Jim Grosbachd967cd02010-12-07 21:50:47 +0000612def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Bill Wendlingdc381372010-12-15 23:31:24 +0000613 "ldr", "\t$Rt, $addr",
614 [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>,
Jim Grosbachd967cd02010-12-07 21:50:47 +0000615 T1LdStSP<{1,?,?}> {
616 bits<3> Rt;
617 bits<8> addr;
618 let Inst{10-8} = Rt;
619 let Inst{7-0} = addr;
620}
Evan Cheng012f2d92007-01-24 08:53:17 +0000621
622// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000623// FIXME: Use ldr.n to work around a Darwin assembler bug.
Owen Anderson91614ae2011-07-18 22:14:02 +0000624let canFoldAsLoad = 1, isReMaterializable = 1, isCodeGenOnly = 1 in
Bill Wendlingb8958b02010-12-08 01:57:09 +0000625def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
Bill Wendling3f8c1102010-11-30 23:54:45 +0000626 "ldr", ".n\t$Rt, $addr",
627 [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>,
628 T1Encoding<{0,1,0,0,1,?}> {
629 // A6.2 & A8.6.59
630 bits<3> Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000631 bits<8> addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000632 let Inst{10-8} = Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000633 let Inst{7-0} = addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000634}
Evan Chengfa775d02007-03-19 07:20:03 +0000635
Johnny Chen597fa652011-04-22 19:12:43 +0000636// FIXME: Remove this entry when the above ldr.n workaround is fixed.
637// For disassembly use only.
638def tLDRpciDIS : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
639 "ldr", "\t$Rt, $addr",
640 [/* disassembly only */]>,
641 T1Encoding<{0,1,0,0,1,?}> {
642 // A6.2 & A8.6.59
643 bits<3> Rt;
644 bits<8> addr;
645 let Inst{10-8} = Rt;
646 let Inst{7-0} = addr;
647}
648
Bill Wendlingb6faf652010-12-14 22:10:49 +0000649// A8.6.194 & A8.6.192
650defm tSTR : thumb_st_rr_ri_enc<0b000, 0b0110, t_addrmode_rrs4,
651 t_addrmode_is4, AddrModeT1_4,
652 IIC_iStore_r, IIC_iStore_i, "str",
653 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000654
Bill Wendlingb6faf652010-12-14 22:10:49 +0000655// A8.6.197 & A8.6.195
656defm tSTRB : thumb_st_rr_ri_enc<0b010, 0b0111, t_addrmode_rrs1,
657 t_addrmode_is1, AddrModeT1_1,
658 IIC_iStore_bh_r, IIC_iStore_bh_i, "strb",
659 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000660
Bill Wendlingb6faf652010-12-14 22:10:49 +0000661// A8.6.207 & A8.6.205
662defm tSTRH : thumb_st_rr_ri_enc<0b001, 0b1000, t_addrmode_rrs2,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000663 t_addrmode_is2, AddrModeT1_2,
664 IIC_iStore_bh_r, IIC_iStore_bh_i, "strh",
665 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000666
Evan Chenga8e29892007-01-19 07:51:42 +0000667
Jim Grosbachd967cd02010-12-07 21:50:47 +0000668def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i,
Bill Wendlingf4caf692010-12-14 03:36:38 +0000669 "str", "\t$Rt, $addr",
670 [(store tGPR:$Rt, t_addrmode_sp:$addr)]>,
Jim Grosbachd967cd02010-12-07 21:50:47 +0000671 T1LdStSP<{0,?,?}> {
672 bits<3> Rt;
673 bits<8> addr;
674 let Inst{10-8} = Rt;
675 let Inst{7-0} = addr;
676}
Evan Cheng8e59ea92007-02-07 00:06:56 +0000677
Evan Chenga8e29892007-01-19 07:51:42 +0000678//===----------------------------------------------------------------------===//
679// Load / store multiple Instructions.
680//
681
Bill Wendling6c470b82010-11-13 09:09:38 +0000682multiclass thumb_ldst_mult<string asm, InstrItinClass itin,
683 InstrItinClass itin_upd, bits<6> T1Enc,
Owen Anderson565a0362011-07-18 23:25:34 +0000684 bit L_bit, string baseOpc> {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000685 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +0000686 T1I<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000687 itin, !strconcat(asm, "ia${p}\t$Rn, $regs"), []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000688 T1Encoding<T1Enc> {
689 bits<3> Rn;
690 bits<8> regs;
691 let Inst{10-8} = Rn;
692 let Inst{7-0} = regs;
693 }
Owen Anderson565a0362011-07-18 23:25:34 +0000694
Bill Wendling73fe34a2010-11-16 01:16:36 +0000695 def IA_UPD :
Owen Anderson565a0362011-07-18 23:25:34 +0000696 InstTemplate<AddrModeNone, 0, IndexModeNone, Pseudo, GenericDomain,
697 "$Rn = $wb", itin_upd>,
698 PseudoInstExpansion<(!cast<Instruction>(!strconcat(baseOpc, "IA"))
699 GPR:$Rn, pred:$p, reglist:$regs)> {
700 let Size = 2;
701 let OutOperandList = (outs GPR:$wb);
702 let InOperandList = (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops);
703 let Pattern = [];
704 let isCodeGenOnly = 1;
705 let isPseudo = 1;
706 list<Predicate> Predicates = [IsThumb];
Bill Wendling6179c312010-11-20 00:53:35 +0000707 }
Bill Wendling6c470b82010-11-13 09:09:38 +0000708}
709
Bill Wendling73fe34a2010-11-16 01:16:36 +0000710// These require base address to be written back or one of the loaded regs.
Bill Wendlingddc918b2010-11-13 10:57:02 +0000711let neverHasSideEffects = 1 in {
712
713let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
714defm tLDM : thumb_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu,
Owen Anderson565a0362011-07-18 23:25:34 +0000715 {1,1,0,0,1,?}, 1, "tLDM">;
Bill Wendlingddc918b2010-11-13 10:57:02 +0000716
717let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
718defm tSTM : thumb_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu,
Owen Anderson565a0362011-07-18 23:25:34 +0000719 {1,1,0,0,0,?}, 0, "tSTM">;
Owen Anderson18901d62011-05-11 17:00:48 +0000720
Bill Wendlingddc918b2010-11-13 10:57:02 +0000721} // neverHasSideEffects
Evan Cheng4b322e52009-08-11 21:11:32 +0000722
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000723let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000724def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000725 IIC_iPop,
Bill Wendling602890d2010-11-19 01:33:10 +0000726 "pop${p}\t$regs", []>,
727 T1Misc<{1,1,0,?,?,?,?}> {
728 bits<16> regs;
Bill Wendling602890d2010-11-19 01:33:10 +0000729 let Inst{8} = regs{15};
730 let Inst{7-0} = regs{7-0};
731}
Evan Cheng4b322e52009-08-11 21:11:32 +0000732
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000733let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000734def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000735 IIC_iStore_m,
Bill Wendling6179c312010-11-20 00:53:35 +0000736 "push${p}\t$regs", []>,
737 T1Misc<{0,1,0,?,?,?,?}> {
738 bits<16> regs;
739 let Inst{8} = regs{14};
740 let Inst{7-0} = regs{7-0};
741}
Evan Chenga8e29892007-01-19 07:51:42 +0000742
743//===----------------------------------------------------------------------===//
744// Arithmetic Instructions.
745//
746
Bill Wendling1d045ee2010-12-01 02:28:08 +0000747// Helper classes for encoding T1pI patterns:
748class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
749 string opc, string asm, list<dag> pattern>
750 : T1pI<oops, iops, itin, opc, asm, pattern>,
751 T1DataProcessing<opA> {
752 bits<3> Rm;
753 bits<3> Rn;
754 let Inst{5-3} = Rm;
755 let Inst{2-0} = Rn;
756}
757class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin,
758 string opc, string asm, list<dag> pattern>
759 : T1pI<oops, iops, itin, opc, asm, pattern>,
760 T1Misc<opA> {
761 bits<3> Rm;
762 bits<3> Rd;
763 let Inst{5-3} = Rm;
764 let Inst{2-0} = Rd;
765}
766
Bill Wendling76f4e102010-12-01 01:20:15 +0000767// Helper classes for encoding T1sI patterns:
768class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
769 string opc, string asm, list<dag> pattern>
770 : T1sI<oops, iops, itin, opc, asm, pattern>,
771 T1DataProcessing<opA> {
772 bits<3> Rd;
773 bits<3> Rn;
774 let Inst{5-3} = Rn;
775 let Inst{2-0} = Rd;
776}
777class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
778 string opc, string asm, list<dag> pattern>
779 : T1sI<oops, iops, itin, opc, asm, pattern>,
780 T1General<opA> {
781 bits<3> Rm;
782 bits<3> Rn;
783 bits<3> Rd;
784 let Inst{8-6} = Rm;
785 let Inst{5-3} = Rn;
786 let Inst{2-0} = Rd;
787}
788class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
789 string opc, string asm, list<dag> pattern>
790 : T1sI<oops, iops, itin, opc, asm, pattern>,
791 T1General<opA> {
792 bits<3> Rd;
793 bits<3> Rm;
794 let Inst{5-3} = Rm;
795 let Inst{2-0} = Rd;
796}
797
798// Helper classes for encoding T1sIt patterns:
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000799class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
800 string opc, string asm, list<dag> pattern>
801 : T1sIt<oops, iops, itin, opc, asm, pattern>,
802 T1DataProcessing<opA> {
Bill Wendling3f8c1102010-11-30 23:54:45 +0000803 bits<3> Rdn;
804 bits<3> Rm;
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000805 let Inst{5-3} = Rm;
806 let Inst{2-0} = Rdn;
Bill Wendling95a6d172010-11-20 01:00:29 +0000807}
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000808class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
809 string opc, string asm, list<dag> pattern>
810 : T1sIt<oops, iops, itin, opc, asm, pattern>,
811 T1General<opA> {
812 bits<3> Rdn;
813 bits<8> imm8;
814 let Inst{10-8} = Rdn;
815 let Inst{7-0} = imm8;
816}
817
818// Add with carry register
819let isCommutable = 1, Uses = [CPSR] in
820def tADC : // A8.6.2
821 T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
822 "adc", "\t$Rdn, $Rm",
823 [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000824
David Goodwinc9ee1182009-06-25 22:49:55 +0000825// Add immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000826def tADDi3 : // A8.6.4 T1
Jim Grosbach89e2aa62011-08-16 23:57:34 +0000827 T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000828 IIC_iALUi,
Bill Wendling76f4e102010-12-01 01:20:15 +0000829 "add", "\t$Rd, $Rm, $imm3",
830 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]> {
Bill Wendling95a6d172010-11-20 01:00:29 +0000831 bits<3> imm3;
832 let Inst{8-6} = imm3;
Bill Wendling95a6d172010-11-20 01:00:29 +0000833}
Evan Chenga8e29892007-01-19 07:51:42 +0000834
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000835def tADDi8 : // A8.6.4 T2
Jim Grosbach89e2aa62011-08-16 23:57:34 +0000836 T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn),
837 (ins tGPR:$Rn, imm0_255:$imm8), IIC_iALUi,
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000838 "add", "\t$Rdn, $imm8",
839 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000840
David Goodwinc9ee1182009-06-25 22:49:55 +0000841// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000842let isCommutable = 1 in
Bill Wendling76f4e102010-12-01 01:20:15 +0000843def tADDrr : // A8.6.6 T1
844 T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
845 IIC_iALUr,
846 "add", "\t$Rd, $Rn, $Rm",
847 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000848
Evan Chengcd799b92009-06-12 20:46:18 +0000849let neverHasSideEffects = 1 in
Bill Wendling0b424dc2010-12-01 01:32:02 +0000850def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr,
851 "add", "\t$Rdn, $Rm", []>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000852 T1Special<{0,0,?,?}> {
853 // A8.6.6 T2
Bill Wendling0b424dc2010-12-01 01:32:02 +0000854 bits<4> Rdn;
855 bits<4> Rm;
856 let Inst{7} = Rdn{3};
857 let Inst{6-3} = Rm;
858 let Inst{2-0} = Rdn{2-0};
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000859}
Evan Chenga8e29892007-01-19 07:51:42 +0000860
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000861// AND register
Evan Cheng446c4282009-07-11 06:43:01 +0000862let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000863def tAND : // A8.6.12
864 T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
865 IIC_iBITr,
866 "and", "\t$Rdn, $Rm",
867 [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000868
David Goodwinc9ee1182009-06-25 22:49:55 +0000869// ASR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000870def tASRri : // A8.6.14
Owen Anderson6d746312011-08-08 20:42:17 +0000871 T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5),
Bill Wendling76f4e102010-12-01 01:20:15 +0000872 IIC_iMOVsi,
873 "asr", "\t$Rd, $Rm, $imm5",
Owen Anderson6d746312011-08-08 20:42:17 +0000874 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm_sr:$imm5)))]> {
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000875 bits<5> imm5;
876 let Inst{10-6} = imm5;
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000877}
Evan Chenga8e29892007-01-19 07:51:42 +0000878
David Goodwinc9ee1182009-06-25 22:49:55 +0000879// ASR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000880def tASRrr : // A8.6.15
881 T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
882 IIC_iMOVsr,
883 "asr", "\t$Rdn, $Rm",
884 [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000885
David Goodwinc9ee1182009-06-25 22:49:55 +0000886// BIC register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000887def tBIC : // A8.6.20
888 T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
889 IIC_iBITr,
890 "bic", "\t$Rdn, $Rm",
891 [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000892
David Goodwinc9ee1182009-06-25 22:49:55 +0000893// CMN register
Gabor Greiff7d10f52010-09-14 22:00:50 +0000894let isCompare = 1, Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000895//FIXME: Disable CMN, as CCodes are backwards from compare expectations
896// Compare-to-zero still works out, just not the relationals
Bill Wendling0480e282010-12-01 02:36:55 +0000897//def tCMN : // A8.6.33
898// T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs),
899// IIC_iCMPr,
900// "cmn", "\t$lhs, $rhs",
901// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>;
Bill Wendling1d045ee2010-12-01 02:28:08 +0000902
903def tCMNz : // A8.6.33
904 T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm),
905 IIC_iCMPr,
906 "cmn", "\t$Rn, $Rm",
907 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>;
908
909} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000910
David Goodwinc9ee1182009-06-25 22:49:55 +0000911// CMP immediate
Gabor Greiff7d10f52010-09-14 22:00:50 +0000912let isCompare = 1, Defs = [CPSR] in {
Jim Grosbach0d1511c2011-08-18 18:08:29 +0000913def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, imm0_255:$imm8), IIC_iCMPi,
Bill Wendling5cc88a22010-11-20 22:52:33 +0000914 "cmp", "\t$Rn, $imm8",
915 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
916 T1General<{1,0,1,?,?}> {
917 // A8.6.35
918 bits<3> Rn;
919 bits<8> imm8;
920 let Inst{10-8} = Rn;
921 let Inst{7-0} = imm8;
922}
923
David Goodwinc9ee1182009-06-25 22:49:55 +0000924// CMP register
Bill Wendling1d045ee2010-12-01 02:28:08 +0000925def tCMPr : // A8.6.36 T1
926 T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm),
927 IIC_iCMPr,
928 "cmp", "\t$Rn, $Rm",
929 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>;
930
Bill Wendling849f2e32010-11-29 00:18:15 +0000931def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
932 "cmp", "\t$Rn, $Rm", []>,
933 T1Special<{0,1,?,?}> {
934 // A8.6.36 T2
935 bits<4> Rm;
936 bits<4> Rn;
937 let Inst{7} = Rn{3};
938 let Inst{6-3} = Rm;
939 let Inst{2-0} = Rn{2-0};
940}
Bill Wendling5cc88a22010-11-20 22:52:33 +0000941} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000942
Evan Chenga8e29892007-01-19 07:51:42 +0000943
David Goodwinc9ee1182009-06-25 22:49:55 +0000944// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000945let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000946def tEOR : // A8.6.45
947 T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
948 IIC_iBITr,
949 "eor", "\t$Rdn, $Rm",
950 [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000951
David Goodwinc9ee1182009-06-25 22:49:55 +0000952// LSL immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000953def tLSLri : // A8.6.88
954 T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
955 IIC_iMOVsi,
956 "lsl", "\t$Rd, $Rm, $imm5",
957 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000958 bits<5> imm5;
959 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000960}
Evan Chenga8e29892007-01-19 07:51:42 +0000961
David Goodwinc9ee1182009-06-25 22:49:55 +0000962// LSL register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000963def tLSLrr : // A8.6.89
964 T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
965 IIC_iMOVsr,
966 "lsl", "\t$Rdn, $Rm",
967 [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000968
David Goodwinc9ee1182009-06-25 22:49:55 +0000969// LSR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000970def tLSRri : // A8.6.90
Owen Anderson6d746312011-08-08 20:42:17 +0000971 T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5),
Bill Wendling76f4e102010-12-01 01:20:15 +0000972 IIC_iMOVsi,
973 "lsr", "\t$Rd, $Rm, $imm5",
Owen Anderson6d746312011-08-08 20:42:17 +0000974 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm_sr:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000975 bits<5> imm5;
976 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000977}
Evan Chenga8e29892007-01-19 07:51:42 +0000978
David Goodwinc9ee1182009-06-25 22:49:55 +0000979// LSR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000980def tLSRrr : // A8.6.91
981 T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
982 IIC_iMOVsr,
983 "lsr", "\t$Rdn, $Rm",
984 [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000985
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000986// Move register
Evan Chengc4af4632010-11-17 20:13:28 +0000987let isMoveImm = 1 in
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000988def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins imm0_255:$imm8), IIC_iMOVi,
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000989 "mov", "\t$Rd, $imm8",
990 [(set tGPR:$Rd, imm0_255:$imm8)]>,
991 T1General<{1,0,0,?,?}> {
992 // A8.6.96
993 bits<3> Rd;
994 bits<8> imm8;
995 let Inst{10-8} = Rd;
996 let Inst{7-0} = imm8;
997}
Evan Chenga8e29892007-01-19 07:51:42 +0000998
Jim Grosbachefeedce2011-07-01 17:14:11 +0000999// A7-73: MOV(2) - mov setting flag.
Evan Chenga8e29892007-01-19 07:51:42 +00001000
Evan Chengcd799b92009-06-12 20:46:18 +00001001let neverHasSideEffects = 1 in {
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001002def tMOVr : Thumb1pI<(outs GPR:$Rd), (ins GPR:$Rm), AddrModeNone,
Owen Anderson16884412011-07-13 23:22:26 +00001003 2, IIC_iMOVr,
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001004 "mov", "\t$Rd, $Rm", "", []>,
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001005 T1Special<{1,0,?,?}> {
Bill Wendling534a5e42010-12-03 01:55:47 +00001006 // A8.6.97
1007 bits<4> Rd;
1008 bits<4> Rm;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001009 let Inst{7} = Rd{3};
1010 let Inst{6-3} = Rm;
Bill Wendling534a5e42010-12-03 01:55:47 +00001011 let Inst{2-0} = Rd{2-0};
1012}
Evan Cheng446c4282009-07-11 06:43:01 +00001013let Defs = [CPSR] in
Bill Wendling534a5e42010-12-03 01:55:47 +00001014def tMOVSr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1015 "movs\t$Rd, $Rm", []>, Encoding16 {
1016 // A8.6.97
1017 bits<3> Rd;
1018 bits<3> Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00001019 let Inst{15-6} = 0b0000000000;
Bill Wendling534a5e42010-12-03 01:55:47 +00001020 let Inst{5-3} = Rm;
1021 let Inst{2-0} = Rd;
Johnny Chend68e1192009-12-15 17:24:14 +00001022}
Evan Chengcd799b92009-06-12 20:46:18 +00001023} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001024
Bill Wendling0480e282010-12-01 02:36:55 +00001025// Multiply register
Evan Cheng446c4282009-07-11 06:43:01 +00001026let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001027def tMUL : // A8.6.105 T1
1028 T1sItDPEncode<0b1101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1029 IIC_iMUL32,
1030 "mul", "\t$Rdn, $Rm, $Rdn",
1031 [(set tGPR:$Rdn, (mul tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001032
Bill Wendling76f4e102010-12-01 01:20:15 +00001033// Move inverse register
1034def tMVN : // A8.6.107
1035 T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr,
1036 "mvn", "\t$Rd, $Rn",
1037 [(set tGPR:$Rd, (not tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001038
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001039// Bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +00001040let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001041def tORR : // A8.6.114
1042 T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1043 IIC_iBITr,
1044 "orr", "\t$Rdn, $Rm",
1045 [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001046
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001047// Swaps
Bill Wendling1d045ee2010-12-01 02:28:08 +00001048def tREV : // A8.6.134
1049 T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1050 IIC_iUNAr,
1051 "rev", "\t$Rd, $Rm",
1052 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
1053 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001054
Bill Wendling1d045ee2010-12-01 02:28:08 +00001055def tREV16 : // A8.6.135
1056 T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1057 IIC_iUNAr,
1058 "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00001059 [(set tGPR:$Rd, (rotr (bswap tGPR:$Rm), (i32 16)))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001060 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001061
Bill Wendling1d045ee2010-12-01 02:28:08 +00001062def tREVSH : // A8.6.136
1063 T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1064 IIC_iUNAr,
1065 "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00001066 [(set tGPR:$Rd, (sra (bswap tGPR:$Rm), (i32 16)))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001067 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001068
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001069// Rotate right register
1070def tROR : // A8.6.139
1071 T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1072 IIC_iMOVsr,
1073 "ror", "\t$Rdn, $Rm",
1074 [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001075
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001076// Negate register
Bill Wendling76f4e102010-12-01 01:20:15 +00001077def tRSB : // A8.6.141
1078 T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn),
1079 IIC_iALUi,
1080 "rsb", "\t$Rd, $Rn, #0",
1081 [(set tGPR:$Rd, (ineg tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001082
David Goodwinc9ee1182009-06-25 22:49:55 +00001083// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +00001084let Uses = [CPSR] in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001085def tSBC : // A8.6.151
1086 T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1087 IIC_iALUr,
1088 "sbc", "\t$Rdn, $Rm",
1089 [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001090
David Goodwinc9ee1182009-06-25 22:49:55 +00001091// Subtract immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001092def tSUBi3 : // A8.6.210 T1
1093 T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3),
1094 IIC_iALUi,
1095 "sub", "\t$Rd, $Rm, $imm3",
1096 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]> {
Bill Wendling5cbbf682010-11-29 01:00:43 +00001097 bits<3> imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001098 let Inst{8-6} = imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001099}
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001100
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001101def tSUBi8 : // A8.6.210 T2
1102 T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
1103 IIC_iALUi,
1104 "sub", "\t$Rdn, $imm8",
1105 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001106
Bill Wendling76f4e102010-12-01 01:20:15 +00001107// Subtract register
1108def tSUBrr : // A8.6.212
1109 T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
1110 IIC_iALUr,
1111 "sub", "\t$Rd, $Rn, $Rm",
1112 [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001113
1114// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +00001115
Bill Wendling76f4e102010-12-01 01:20:15 +00001116// Sign-extend byte
Bill Wendling1d045ee2010-12-01 02:28:08 +00001117def tSXTB : // A8.6.222
1118 T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1119 IIC_iUNAr,
1120 "sxtb", "\t$Rd, $Rm",
1121 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>,
1122 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001123
Bill Wendling1d045ee2010-12-01 02:28:08 +00001124// Sign-extend short
1125def tSXTH : // A8.6.224
1126 T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1127 IIC_iUNAr,
1128 "sxth", "\t$Rd, $Rm",
1129 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>,
1130 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001131
Bill Wendling1d045ee2010-12-01 02:28:08 +00001132// Test
Gabor Greif007248b2010-09-14 20:47:43 +00001133let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Bill Wendling1d045ee2010-12-01 02:28:08 +00001134def tTST : // A8.6.230
1135 T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr,
1136 "tst", "\t$Rn, $Rm",
1137 [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001138
Bill Wendling1d045ee2010-12-01 02:28:08 +00001139// Zero-extend byte
1140def tUXTB : // A8.6.262
1141 T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1142 IIC_iUNAr,
1143 "uxtb", "\t$Rd, $Rm",
1144 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>,
1145 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001146
Bill Wendling1d045ee2010-12-01 02:28:08 +00001147// Zero-extend short
1148def tUXTH : // A8.6.264
1149 T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1150 IIC_iUNAr,
1151 "uxth", "\t$Rd, $Rm",
1152 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>,
1153 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001154
Jim Grosbach80dc1162010-02-16 21:23:02 +00001155// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +00001156// Expanded after instruction selection into a branch sequence.
1157let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +00001158 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +00001159 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001160 NoItinerary,
Evan Chengc9721652009-08-12 02:03:03 +00001161 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001162
1163// tLEApcrel - Load a pc-relative address into a register without offending the
1164// assembler.
Jim Grosbachd40963c2010-12-14 22:28:03 +00001165
1166def tADR : T1I<(outs tGPR:$Rd), (ins t_adrlabel:$addr, pred:$p),
Jim Grosbach5a1cd042011-08-17 20:37:40 +00001167 IIC_iALUi, "adr{$p}\t$Rd, $addr", []>,
Jim Grosbachd40963c2010-12-14 22:28:03 +00001168 T1Encoding<{1,0,1,0,0,?}> {
Bill Wendling67077412010-11-30 00:18:30 +00001169 bits<3> Rd;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001170 bits<8> addr;
Bill Wendling67077412010-11-30 00:18:30 +00001171 let Inst{10-8} = Rd;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001172 let Inst{7-0} = addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001173 let DecoderMethod = "DecodeThumbAddSpecialReg";
Bill Wendling67077412010-11-30 00:18:30 +00001174}
Evan Chenga8e29892007-01-19 07:51:42 +00001175
Jim Grosbachd40963c2010-12-14 22:28:03 +00001176let neverHasSideEffects = 1, isReMaterializable = 1 in
1177def tLEApcrel : tPseudoInst<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001178 2, IIC_iALUi, []>;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001179
1180def tLEApcrelJT : tPseudoInst<(outs tGPR:$Rd),
1181 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001182 2, IIC_iALUi, []>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001183
Evan Chenga8e29892007-01-19 07:51:42 +00001184//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001185// TLS Instructions
1186//
1187
1188// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachff97eb02011-06-30 19:38:01 +00001189// This is a pseudo inst so that we can get the encoding right,
1190// complete with fixup for the aeabi_read_tp function.
1191let isCall = 1, Defs = [R0, R12, LR, CPSR], Uses = [SP] in
Owen Anderson16884412011-07-13 23:22:26 +00001192def tTPsoft : tPseudoInst<(outs), (ins), 4, IIC_Br,
Jim Grosbachff97eb02011-06-30 19:38:01 +00001193 [(set R0, ARMthread_pointer)]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001194
Bill Wendling0480e282010-12-01 02:36:55 +00001195//===----------------------------------------------------------------------===//
Jim Grosbachd1228742009-12-01 18:10:36 +00001196// SJLJ Exception handling intrinsics
Owen Anderson18901d62011-05-11 17:00:48 +00001197//
Bill Wendling0480e282010-12-01 02:36:55 +00001198
1199// eh_sjlj_setjmp() is an instruction sequence to store the return address and
1200// save #0 in R0 for the non-longjmp case. Since by its nature we may be coming
1201// from some other function to get here, and we're using the stack frame for the
1202// containing function to save/restore registers, we can't keep anything live in
1203// regs across the eh_sjlj_setjmp(), else it will almost certainly have been
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001204// tromped upon when we get here from a longjmp(). We force everything out of
Bill Wendling0480e282010-12-01 02:36:55 +00001205// registers except for our own input by listing the relevant registers in
1206// Defs. By doing so, we also cause the prologue/epilogue code to actively
1207// preserve all of the callee-saved resgisters, which is exactly what we want.
1208// $val is a scratch register for our use.
Andrew Tricka1099f12011-06-07 00:08:49 +00001209let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12, CPSR ],
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001210 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in
1211def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00001212 AddrModeNone, 0, NoItinerary, "","",
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001213 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001214
1215// FIXME: Non-Darwin version(s)
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001216let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001217 Defs = [ R7, LR, SP ] in
Jim Grosbach5eb19512010-05-22 01:06:18 +00001218def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
Owen Anderson16884412011-07-13 23:22:26 +00001219 AddrModeNone, 0, IndexModeNone,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001220 Pseudo, NoItinerary, "", "",
1221 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
1222 Requires<[IsThumb, IsDarwin]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001223
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001224//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001225// Non-Instruction Patterns
1226//
1227
Jim Grosbach97a884d2010-12-07 20:41:06 +00001228// Comparisons
1229def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8),
1230 (tCMPi8 tGPR:$Rn, imm0_255:$imm8)>;
1231def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm),
1232 (tCMPr tGPR:$Rn, tGPR:$Rm)>;
1233
Evan Cheng892837a2009-07-10 02:09:04 +00001234// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001235def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1236 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1237def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +00001238 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +00001239def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1240 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001241
1242// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001243def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1244 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1245def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1246 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1247def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1248 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001249
Evan Chenga8e29892007-01-19 07:51:42 +00001250// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +00001251def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
1252def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001253
Evan Chengd85ac4d2007-01-27 02:29:45 +00001254// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +00001255def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1256 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001257
Evan Chenga8e29892007-01-19 07:51:42 +00001258// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001259def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001260 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001261def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001262 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001263
1264def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001265 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001266def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001267 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001268
1269// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +00001270def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
1271 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
1272def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
1273 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001274
1275// zextload i1 -> zextload i8
Bill Wendlingf4caf692010-12-14 03:36:38 +00001276def : T1Pat<(zextloadi1 t_addrmode_rrs1:$addr),
1277 (tLDRBr t_addrmode_rrs1:$addr)>;
1278def : T1Pat<(zextloadi1 t_addrmode_is1:$addr),
1279 (tLDRBi t_addrmode_is1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001280
Evan Chengb60c02e2007-01-26 19:13:16 +00001281// extload -> zextload
Bill Wendlingf4caf692010-12-14 03:36:38 +00001282def : T1Pat<(extloadi1 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1283def : T1Pat<(extloadi1 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1284def : T1Pat<(extloadi8 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1285def : T1Pat<(extloadi8 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1286def : T1Pat<(extloadi16 t_addrmode_rrs2:$addr), (tLDRHr t_addrmode_rrs2:$addr)>;
1287def : T1Pat<(extloadi16 t_addrmode_is2:$addr), (tLDRHi t_addrmode_is2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +00001288
Evan Cheng0e87e232009-08-28 00:31:43 +00001289// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +00001290// ldr{b|h} + sxt{b|h} instead.
Bill Wendling415af342010-12-15 00:58:57 +00001291def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1292 (tSXTB (tLDRBi t_addrmode_is1:$addr))>,
1293 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001294def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1295 (tSXTB (tLDRBr t_addrmode_rrs1:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001296 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendling415af342010-12-15 00:58:57 +00001297def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1298 (tSXTH (tLDRHi t_addrmode_is2:$addr))>,
1299 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001300def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1301 (tSXTH (tLDRHr t_addrmode_rrs2:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001302 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001303
Bill Wendlingf4caf692010-12-14 03:36:38 +00001304def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1305 (tASRri (tLSLri (tLDRBr t_addrmode_rrs1:$addr), 24), 24)>;
Bill Wendling415af342010-12-15 00:58:57 +00001306def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1307 (tASRri (tLSLri (tLDRBi t_addrmode_is1:$addr), 24), 24)>;
1308def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1309 (tASRri (tLSLri (tLDRHr t_addrmode_rrs2:$addr), 16), 16)>;
1310def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1311 (tASRri (tLSLri (tLDRHi t_addrmode_is2:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001312
Evan Chenga8e29892007-01-19 07:51:42 +00001313// Large immediate handling.
1314
1315// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001316def : T1Pat<(i32 thumb_immshifted:$src),
1317 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1318 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001319
Evan Cheng9cb9e672009-06-27 02:26:13 +00001320def : T1Pat<(i32 imm0_255_comp:$src),
1321 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001322
1323// Pseudo instruction that combines ldr from constpool and add pc. This should
1324// be expanded into two instructions late to allow if-conversion and
1325// scheduling.
1326let isReMaterializable = 1 in
1327def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Bill Wendling0480e282010-12-01 02:36:55 +00001328 NoItinerary,
Evan Chengb9803a82009-11-06 23:52:48 +00001329 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1330 imm:$cp))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001331 Requires<[IsThumb, IsThumb1Only]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001332
1333// Pseudo-instruction for merged POP and return.
1334// FIXME: remove when we have a way to marking a MI with these properties.
1335let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1336 hasExtraDefRegAllocReq = 1 in
1337def tPOP_RET : tPseudoExpand<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001338 2, IIC_iPop_Br, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001339 (tPOP pred:$p, reglist:$regs)>;
1340
Jim Grosbachaa8d1b82011-07-08 22:25:23 +00001341// Indirect branch using "mov pc, $Rm"
1342let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Jim Grosbach7e61a312011-07-08 22:33:49 +00001343 def tBRIND : tPseudoExpand<(outs), (ins GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001344 2, IIC_Br, [(brind GPR:$Rm)],
Jim Grosbach7e61a312011-07-08 22:33:49 +00001345 (tMOVr PC, GPR:$Rm, pred:$p)>;
Jim Grosbachaa8d1b82011-07-08 22:25:23 +00001346}