blob: 85ffe928a9dd927d4cbb10ec52a411c802670db3 [file] [log] [blame]
Bill Wendling0480e282010-12-01 02:36:55 +00001//===- ARMInstrThumb.td - Thumb support for ARM ------------*- tablegen -*-===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000019 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000020 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Owen Anderson6d746312011-08-08 20:42:17 +000022def imm_sr : Operand<i32>, ImmLeaf<i32, [{
23 return Imm > 0 && Imm <= 32;
24}]> {
25 let EncoderMethod = "getThumbSRImmOpValue";
26 let DecoderMethod = "DecodeThumbSRImm";
27}
28
Evan Chenga8e29892007-01-19 07:51:42 +000029def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000030 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000031}]>;
32def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000033 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000034}]>;
35
Evan Chenga8e29892007-01-19 07:51:42 +000036def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000037 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000038}], imm_neg_XFORM>;
39
Evan Chenga8e29892007-01-19 07:51:42 +000040def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000041 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000042}]>;
43
Eric Christopher8f232d32011-04-28 05:49:04 +000044def imm8_255 : ImmLeaf<i32, [{
45 return Imm >= 8 && Imm < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000046}]>;
47def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000048 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000049 return Val >= 8 && Val < 256;
50}], imm_neg_XFORM>;
51
Bill Wendling0480e282010-12-01 02:36:55 +000052// Break imm's up into two pieces: an immediate + a left shift. This uses
53// thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt
54// to get the val/shift pieces.
Evan Chenga8e29892007-01-19 07:51:42 +000055def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000056 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000057}]>;
58
59def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000060 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000061 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000062}]>;
63
64def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000065 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000066 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000067}]>;
68
Jim Grosbachd40963c2010-12-14 22:28:03 +000069// ADR instruction labels.
70def t_adrlabel : Operand<i32> {
71 let EncoderMethod = "getThumbAdrLabelOpValue";
72}
73
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000074// Scaled 4 immediate.
75def t_imm_s4 : Operand<i32> {
76 let PrintMethod = "printThumbS4ImmOperand";
Benjamin Kramer151bd172011-07-14 21:47:24 +000077 let OperandType = "OPERAND_IMMEDIATE";
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000078}
79
Evan Chenga8e29892007-01-19 07:51:42 +000080// Define Thumb specific addressing modes.
81
Benjamin Kramer151bd172011-07-14 21:47:24 +000082let OperandType = "OPERAND_PCREL" in {
Jim Grosbache2467172010-12-10 18:21:33 +000083def t_brtarget : Operand<OtherVT> {
84 let EncoderMethod = "getThumbBRTargetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000085 let DecoderMethod = "DecodeThumbBROperand";
Jim Grosbache2467172010-12-10 18:21:33 +000086}
87
Jim Grosbach01086452010-12-10 17:13:40 +000088def t_bcctarget : Operand<i32> {
89 let EncoderMethod = "getThumbBCCTargetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000090 let DecoderMethod = "DecodeThumbBCCTargetOperand";
Jim Grosbach01086452010-12-10 17:13:40 +000091}
92
Jim Grosbachcf6220a2010-12-09 19:01:46 +000093def t_cbtarget : Operand<i32> {
Jim Grosbach027d6e82010-12-09 19:04:53 +000094 let EncoderMethod = "getThumbCBTargetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000095 let DecoderMethod = "DecodeThumbCmpBROperand";
Bill Wendlingdff2f712010-12-08 23:01:43 +000096}
97
Jim Grosbach662a8162010-12-06 23:57:07 +000098def t_bltarget : Operand<i32> {
99 let EncoderMethod = "getThumbBLTargetOpValue";
Owen Anderson648f9a72011-08-08 23:25:22 +0000100 let DecoderMethod = "DecodeThumbBLTargetOperand";
Jim Grosbach662a8162010-12-06 23:57:07 +0000101}
102
Bill Wendling09aa3f02010-12-09 00:39:08 +0000103def t_blxtarget : Operand<i32> {
104 let EncoderMethod = "getThumbBLXTargetOpValue";
Owen Anderson6d746312011-08-08 20:42:17 +0000105 let DecoderMethod = "DecodeThumbBLXOffset";
Bill Wendling09aa3f02010-12-09 00:39:08 +0000106}
Benjamin Kramer151bd172011-07-14 21:47:24 +0000107}
Bill Wendling09aa3f02010-12-09 00:39:08 +0000108
Evan Chenga8e29892007-01-19 07:51:42 +0000109// t_addrmode_rr := reg + reg
110//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000111def t_addrmode_rr_asm_operand : AsmOperandClass { let Name = "MemThumbRR"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000112def t_addrmode_rr : Operand<i32>,
113 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
Bill Wendlingf4caf692010-12-14 03:36:38 +0000114 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000115 let PrintMethod = "printThumbAddrModeRROperand";
Owen Anderson305e0462011-08-15 19:00:06 +0000116 let DecoderMethod = "DecodeThumbAddrModeRR";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000117 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000118}
119
Bill Wendlingf4caf692010-12-14 03:36:38 +0000120// t_addrmode_rrs := reg + reg
Evan Chenga8e29892007-01-19 07:51:42 +0000121//
Bill Wendlingf4caf692010-12-14 03:36:38 +0000122def t_addrmode_rrs1 : Operand<i32>,
123 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S1", []> {
124 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
125 let PrintMethod = "printThumbAddrModeRROperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000126 let DecoderMethod = "DecodeThumbAddrModeRR";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000127 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000128 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000129}
Bill Wendlingf4caf692010-12-14 03:36:38 +0000130def t_addrmode_rrs2 : Operand<i32>,
131 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S2", []> {
132 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000133 let DecoderMethod = "DecodeThumbAddrModeRR";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000134 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000135 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000136 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000137}
138def t_addrmode_rrs4 : Operand<i32>,
139 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S4", []> {
140 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000141 let DecoderMethod = "DecodeThumbAddrModeRR";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000142 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000143 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000144 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000145}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000146
Bill Wendlingf4caf692010-12-14 03:36:38 +0000147// t_addrmode_is4 := reg + imm5 * 4
Evan Chengc38f2bc2007-01-23 22:59:13 +0000148//
Bill Wendlingf4caf692010-12-14 03:36:38 +0000149def t_addrmode_is4 : Operand<i32>,
150 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S4", []> {
151 let EncoderMethod = "getAddrModeISOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000152 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000153 let PrintMethod = "printThumbAddrModeImm5S4Operand";
154 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000155}
156
157// t_addrmode_is2 := reg + imm5 * 2
158//
159def t_addrmode_is2 : Operand<i32>,
160 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S2", []> {
161 let EncoderMethod = "getAddrModeISOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000162 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000163 let PrintMethod = "printThumbAddrModeImm5S2Operand";
164 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000165}
166
167// t_addrmode_is1 := reg + imm5
168//
169def t_addrmode_is1 : Operand<i32>,
170 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S1", []> {
171 let EncoderMethod = "getAddrModeISOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000172 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000173 let PrintMethod = "printThumbAddrModeImm5S1Operand";
174 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000175}
176
177// t_addrmode_sp := sp + imm8 * 4
178//
179def t_addrmode_sp : Operand<i32>,
180 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
Jim Grosbachd967cd02010-12-07 21:50:47 +0000181 let EncoderMethod = "getAddrModeThumbSPOpValue";
Owen Anderson648f9a72011-08-08 23:25:22 +0000182 let DecoderMethod = "DecodeThumbAddrModeSP";
Evan Chenga8e29892007-01-19 07:51:42 +0000183 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000184 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000185}
186
Bill Wendlingb8958b02010-12-08 01:57:09 +0000187// t_addrmode_pc := <label> => pc + imm8 * 4
188//
189def t_addrmode_pc : Operand<i32> {
190 let EncoderMethod = "getAddrModePCOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000191 let DecoderMethod = "DecodeThumbAddrModePC";
Bill Wendlingb8958b02010-12-08 01:57:09 +0000192}
193
Evan Chenga8e29892007-01-19 07:51:42 +0000194//===----------------------------------------------------------------------===//
195// Miscellaneous Instructions.
196//
197
Jim Grosbach4642ad32010-02-22 23:10:38 +0000198// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
199// from removing one half of the matched pairs. That breaks PEI, which assumes
200// these will always be in pairs, and asserts if it finds otherwise. Better way?
201let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000202def tADJCALLSTACKUP :
Bill Wendlinga8981662010-11-19 22:02:18 +0000203 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
204 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
205 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000206
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000207def tADJCALLSTACKDOWN :
Bill Wendlinga8981662010-11-19 22:02:18 +0000208 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
209 [(ARMcallseq_start imm:$amt)]>,
210 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000211}
Evan Cheng44bec522007-05-15 01:29:07 +0000212
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000213// T1Disassembly - A simple class to make encoding some disassembly patterns
214// easier and less verbose.
Bill Wendlinga46a4932010-11-29 22:15:03 +0000215class T1Disassembly<bits<2> op1, bits<8> op2>
216 : T1Encoding<0b101111> {
217 let Inst{9-8} = op1;
218 let Inst{7-0} = op2;
219}
220
Johnny Chenbd2c6232010-02-25 03:28:51 +0000221def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "",
222 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000223 T1Disassembly<0b11, 0x00>; // A8.6.110
Johnny Chenbd2c6232010-02-25 03:28:51 +0000224
Johnny Chend86d2692010-02-25 17:51:03 +0000225def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "",
226 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000227 T1Disassembly<0b11, 0x10>; // A8.6.410
Johnny Chend86d2692010-02-25 17:51:03 +0000228
229def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "",
230 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000231 T1Disassembly<0b11, 0x20>; // A8.6.408
Johnny Chend86d2692010-02-25 17:51:03 +0000232
233def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "",
234 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000235 T1Disassembly<0b11, 0x30>; // A8.6.409
Johnny Chend86d2692010-02-25 17:51:03 +0000236
237def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "",
238 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000239 T1Disassembly<0b11, 0x40>; // A8.6.157
240
241// The i32imm operand $val can be used by a debugger to store more information
242// about the breakpoint.
243def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val",
244 [/* For disassembly only; pattern left blank */]>,
245 T1Disassembly<0b10, {?,?,?,?,?,?,?,?}> {
246 // A8.6.22
247 bits<8> val;
248 let Inst{7-0} = val;
249}
Johnny Chend86d2692010-02-25 17:51:03 +0000250
Jim Grosbach06322472011-07-22 17:52:23 +0000251def tSETEND : T1I<(outs), (ins setend_op:$end), NoItinerary, "setend\t$end",
252 []>, T1Encoding<0b101101> {
253 bits<1> end;
Bill Wendling7d0affd2010-11-21 10:55:23 +0000254 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000255 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000256 let Inst{4} = 1;
Jim Grosbach06322472011-07-22 17:52:23 +0000257 let Inst{3} = end;
Bill Wendlinga8981662010-11-19 22:02:18 +0000258 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000259}
260
Johnny Chen93042d12010-03-02 18:14:57 +0000261// Change Processor State is a system instruction -- for disassembly only.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000262def tCPS : T1I<(outs), (ins imod_op:$imod, iflags_op:$iflags),
263 NoItinerary, "cps$imod $iflags",
264 [/* For disassembly only; pattern left blank */]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000265 T1Misc<0b0110011> {
266 // A8.6.38 & B6.1.1
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000267 bit imod;
268 bits<3> iflags;
269
270 let Inst{4} = imod;
271 let Inst{3} = 0;
272 let Inst{2-0} = iflags;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000273 let DecoderMethod = "DecodeThumbCPS";
Bill Wendling849f2e32010-11-29 00:18:15 +0000274}
Johnny Chen93042d12010-03-02 18:14:57 +0000275
Evan Cheng35d6c412009-08-04 23:47:55 +0000276// For both thumb1 and thumb2.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000277let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000278def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendling0ae28e42010-11-19 22:37:33 +0000279 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000280 T1Special<{0,0,?,?}> {
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000281 // A8.6.6
Bill Wendling0ae28e42010-11-19 22:37:33 +0000282 bits<3> dst;
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000283 let Inst{6-3} = 0b1111; // Rm = pc
Bill Wendling0ae28e42010-11-19 22:37:33 +0000284 let Inst{2-0} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000285}
Evan Chenga8e29892007-01-19 07:51:42 +0000286
Bill Wendling0ae28e42010-11-19 22:37:33 +0000287// ADD <Rd>, sp, #<imm8>
288// This is rematerializable, which is particularly useful for taking the
289// address of locals.
290let isReMaterializable = 1 in
291def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
292 "add\t$dst, $sp, $rhs", []>,
293 T1Encoding<{1,0,1,0,1,?}> {
294 // A6.2 & A8.6.8
295 bits<3> dst;
296 bits<8> rhs;
297 let Inst{10-8} = dst;
298 let Inst{7-0} = rhs;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000299 let DecoderMethod = "DecodeThumbAddSpecialReg";
Bill Wendling0ae28e42010-11-19 22:37:33 +0000300}
301
302// ADD sp, sp, #<imm7>
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000303def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000304 "add\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000305 T1Misc<{0,0,0,0,0,?,?}> {
306 // A6.2.5 & A8.6.8
307 bits<7> rhs;
308 let Inst{6-0} = rhs;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000309 let DecoderMethod = "DecodeThumbAddSPImm";
Bill Wendling0ae28e42010-11-19 22:37:33 +0000310}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000311
Bill Wendling0ae28e42010-11-19 22:37:33 +0000312// SUB sp, sp, #<imm7>
313// FIXME: The encoding and the ASM string don't match up.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000314def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000315 "sub\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000316 T1Misc<{0,0,0,0,1,?,?}> {
317 // A6.2.5 & A8.6.214
318 bits<7> rhs;
319 let Inst{6-0} = rhs;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000320 let DecoderMethod = "DecodeThumbAddSPImm";
Bill Wendling0ae28e42010-11-19 22:37:33 +0000321}
Evan Cheng86198642009-08-07 00:34:42 +0000322
Bill Wendling0ae28e42010-11-19 22:37:33 +0000323// ADD <Rm>, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000324def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000325 "add\t$dst, $rhs", []>,
326 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000327 // A8.6.9 Encoding T1
328 bits<4> dst;
329 let Inst{7} = dst{3};
330 let Inst{6-3} = 0b1101;
331 let Inst{2-0} = dst{2-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000332 let DecoderMethod = "DecodeThumbAddSPReg";
Johnny Chend68e1192009-12-15 17:24:14 +0000333}
Evan Cheng86198642009-08-07 00:34:42 +0000334
Bill Wendling0ae28e42010-11-19 22:37:33 +0000335// ADD sp, <Rm>
David Goodwin5d598aa2009-08-19 18:00:44 +0000336def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000337 "add\t$dst, $rhs", []>,
338 T1Special<{0,0,?,?}> {
339 // A8.6.9 Encoding T2
Bill Wendling0ae28e42010-11-19 22:37:33 +0000340 bits<4> dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000341 let Inst{7} = 1;
Bill Wendling0ae28e42010-11-19 22:37:33 +0000342 let Inst{6-3} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000343 let Inst{2-0} = 0b101;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000344 let DecoderMethod = "DecodeThumbAddSPReg";
Johnny Chend68e1192009-12-15 17:24:14 +0000345}
Evan Cheng86198642009-08-07 00:34:42 +0000346
Evan Chenga8e29892007-01-19 07:51:42 +0000347//===----------------------------------------------------------------------===//
348// Control Flow Instructions.
349//
350
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000351// Indirect branches
352let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Cameron Zwarich421b1062011-05-26 03:41:12 +0000353 def tBX : TI<(outs), (ins GPR:$Rm, pred:$p), IIC_Br, "bx${p}\t$Rm", []>,
354 T1Special<{1,1,0,?}> {
355 // A6.2.3 & A8.6.25
356 bits<4> Rm;
357 let Inst{6-3} = Rm;
358 let Inst{2-0} = 0b000;
359 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000360}
361
Jim Grosbachead77cd2011-07-08 21:04:05 +0000362let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Owen Anderson16884412011-07-13 23:22:26 +0000363 def tBX_RET : tPseudoExpand<(outs), (ins pred:$p), 2, IIC_Br,
Jim Grosbach25e6d482011-07-08 21:50:04 +0000364 [(ARMretflag)], (tBX LR, pred:$p)>;
Jim Grosbachead77cd2011-07-08 21:04:05 +0000365
366 // Alternative return instruction used by vararg functions.
Jim Grosbach25e6d482011-07-08 21:50:04 +0000367 def tBX_RET_vararg : tPseudoExpand<(outs), (ins tGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +0000368 2, IIC_Br, [],
Jim Grosbach25e6d482011-07-08 21:50:04 +0000369 (tBX GPR:$Rm, pred:$p)>;
Jim Grosbachead77cd2011-07-08 21:04:05 +0000370}
371
Bill Wendling0480e282010-12-01 02:36:55 +0000372// All calls clobber the non-callee saved registers. SP is marked as a use to
373// prevent stack-pointer assignments that appear immediately before calls from
374// potentially appearing dead.
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000375let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000376 // On non-Darwin platforms R9 is callee-saved.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +0000377 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +0000378 Uses = [SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000379 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000380 def tBL : TIx2<0b11110, 0b11, 1,
Owen Anderson0af0dc82011-07-18 18:50:52 +0000381 (outs), (ins pred:$p, t_bltarget:$func, variable_ops), IIC_Br,
382 "bl${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000383 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000384 Requires<[IsThumb, IsNotDarwin]> {
Owen Anderson648f9a72011-08-08 23:25:22 +0000385 bits<22> func;
386 let Inst{26} = func{21};
Jim Grosbach662a8162010-12-06 23:57:07 +0000387 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000388 let Inst{13} = 1;
389 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000390 let Inst{10-0} = func{10-0};
Bill Wendling534a5e42010-12-03 01:55:47 +0000391 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000392
Evan Chengb6207242009-08-01 00:16:10 +0000393 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000394 def tBLXi : TIx2<0b11110, 0b11, 0,
Owen Anderson0af0dc82011-07-18 18:50:52 +0000395 (outs), (ins pred:$p, t_blxtarget:$func, variable_ops), IIC_Br,
396 "blx${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000397 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000398 Requires<[IsThumb, HasV5T, IsNotDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000399 bits<21> func;
400 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000401 let Inst{13} = 1;
402 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000403 let Inst{10-1} = func{10-1};
404 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000405 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000406
Evan Chengb6207242009-08-01 00:16:10 +0000407 // Also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000408 def tBLXr : TI<(outs), (ins pred:$p, GPR:$func, variable_ops), IIC_Br,
409 "blx${p}\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000410 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000411 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
Owen Anderson18901d62011-05-11 17:00:48 +0000412 T1Special<{1,1,1,?}> { // A6.2.3 & A8.6.24;
413 bits<4> func;
414 let Inst{6-3} = func;
415 let Inst{2-0} = 0b000;
416 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000417
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000418 // ARMv4T
Cameron Zwarichad70f6d2011-05-25 21:53:50 +0000419 def tBX_CALL : tPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000420 4, IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000421 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000422 Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000423}
424
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000425let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000426 // On Darwin R9 is call-clobbered.
427 // R7 is marked as a use to prevent frame-pointer assignments from being
428 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +0000429 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +0000430 Uses = [R7, SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000431 // Also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000432 def tBLr9 : tPseudoExpand<(outs), (ins pred:$p, t_bltarget:$func, variable_ops),
433 4, IIC_Br, [(ARMtcall tglobaladdr:$func)],
434 (tBL pred:$p, t_bltarget:$func)>,
435 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000436
Evan Chengb6207242009-08-01 00:16:10 +0000437 // ARMv5T and above, also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000438 def tBLXi_r9 : tPseudoExpand<(outs), (ins pred:$p, t_blxtarget:$func, variable_ops),
439 4, IIC_Br, [(ARMcall tglobaladdr:$func)],
440 (tBLXi pred:$p, t_blxtarget:$func)>,
441 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000442
Evan Chengb6207242009-08-01 00:16:10 +0000443 // Also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000444 def tBLXr_r9 : tPseudoExpand<(outs), (ins pred:$p, GPR:$func, variable_ops),
445 2, IIC_Br, [(ARMtcall GPR:$func)],
446 (tBLXr pred:$p, GPR:$func)>,
447 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000448
449 // ARMv4T
Cameron Zwarichad70f6d2011-05-25 21:53:50 +0000450 def tBXr9_CALL : tPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000451 4, IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000452 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000453 Requires<[IsThumb, IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000454}
455
Bill Wendling0480e282010-12-01 02:36:55 +0000456let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
457 let isPredicable = 1 in
Jim Grosbache2467172010-12-10 18:21:33 +0000458 def tB : T1I<(outs), (ins t_brtarget:$target), IIC_Br,
Bill Wendling0480e282010-12-01 02:36:55 +0000459 "b\t$target", [(br bb:$target)]>,
Jim Grosbache2467172010-12-10 18:21:33 +0000460 T1Encoding<{1,1,1,0,0,?}> {
461 bits<11> target;
462 let Inst{10-0} = target;
463 }
Evan Chenga8e29892007-01-19 07:51:42 +0000464
Evan Cheng225dfe92007-01-30 01:13:37 +0000465 // Far jump
Jim Grosbach3efad8f2010-12-16 19:11:16 +0000466 // Just a pseudo for a tBL instruction. Needed to let regalloc know about
467 // the clobber of LR.
Evan Cheng53c67c02009-08-07 05:45:07 +0000468 let Defs = [LR] in
Owen Anderson0af0dc82011-07-18 18:50:52 +0000469 def tBfar : tPseudoExpand<(outs), (ins t_bltarget:$target, pred:$p),
470 4, IIC_Br, [], (tBL pred:$p, t_bltarget:$target)>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000471
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000472 def tBR_JTr : tPseudoInst<(outs),
473 (ins tGPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +0000474 0, IIC_Br,
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000475 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]> {
476 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Johnny Chenbbc71b22009-12-16 02:32:54 +0000477 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000478}
479
Evan Chengc85e8322007-07-05 07:13:32 +0000480// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000481// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000482let isBranch = 1, isTerminator = 1 in
Jim Grosbach01086452010-12-10 17:13:40 +0000483 def tBcc : T1I<(outs), (ins t_bcctarget:$target, pred:$p), IIC_Br,
Jim Grosbachceab5012010-12-04 00:20:40 +0000484 "b${p}\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000485 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
Eric Christopher33281b22011-05-27 03:50:53 +0000486 T1BranchCond<{1,1,0,1}> {
Jim Grosbachceab5012010-12-04 00:20:40 +0000487 bits<4> p;
Jim Grosbach01086452010-12-10 17:13:40 +0000488 bits<8> target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000489 let Inst{11-8} = p;
Jim Grosbach01086452010-12-10 17:13:40 +0000490 let Inst{7-0} = target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000491}
Evan Chenga8e29892007-01-19 07:51:42 +0000492
Evan Chengde17fb62009-10-31 23:46:45 +0000493// Compare and branch on zero / non-zero
494let isBranch = 1, isTerminator = 1 in {
Jim Grosbachcf6220a2010-12-09 19:01:46 +0000495 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
Bill Wendling12280382010-11-19 23:14:32 +0000496 "cbz\t$Rn, $target", []>,
497 T1Misc<{0,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000498 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000499 bits<6> target;
500 bits<3> Rn;
501 let Inst{9} = target{5};
502 let Inst{7-3} = target{4-0};
503 let Inst{2-0} = Rn;
504 }
Evan Chengde17fb62009-10-31 23:46:45 +0000505
Owen Anderson0bc8bbb2011-08-03 23:21:48 +0000506 def tCBNZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
507 "cbnz\t$Rn, $target", []>,
Bill Wendling12280382010-11-19 23:14:32 +0000508 T1Misc<{1,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000509 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000510 bits<6> target;
511 bits<3> Rn;
512 let Inst{9} = target{5};
513 let Inst{7-3} = target{4-0};
514 let Inst{2-0} = Rn;
515 }
Evan Chengde17fb62009-10-31 23:46:45 +0000516}
517
Jim Grosbache36e21e2011-07-08 20:13:35 +0000518// Tail calls
519let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
520 // Darwin versions.
521 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
522 Uses = [SP] in {
Jim Grosbachaf7f2d62011-07-08 20:32:21 +0000523 // tTAILJMPd: Darwin version uses a Thumb2 branch (no Thumb1 tail calls
524 // on Darwin), so it's in ARMInstrThumb2.td.
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000525 def tTAILJMPr : tPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000526 4, IIC_Br, [],
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000527 (tBX GPR:$dst, (ops 14, zero_reg))>,
528 Requires<[IsThumb, IsDarwin]>;
Jim Grosbache36e21e2011-07-08 20:13:35 +0000529 }
530 // Non-Darwin versions (the difference is R9).
531 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
532 Uses = [SP] in {
Jim Grosbachaf7f2d62011-07-08 20:32:21 +0000533 def tTAILJMPdND : tPseudoExpand<(outs), (ins t_brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000534 4, IIC_Br, [],
Jim Grosbachaf7f2d62011-07-08 20:32:21 +0000535 (tB t_brtarget:$dst)>,
536 Requires<[IsThumb, IsNotDarwin]>;
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000537 def tTAILJMPrND : tPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000538 4, IIC_Br, [],
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000539 (tBX GPR:$dst, (ops 14, zero_reg))>,
540 Requires<[IsThumb, IsNotDarwin]>;
Jim Grosbache36e21e2011-07-08 20:13:35 +0000541 }
542}
543
544
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000545// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
546// A8.6.16 B: Encoding T1
547// If Inst{11-8} == 0b1111 then SEE SVC
Evan Cheng1e0eab12010-11-29 22:43:27 +0000548let isCall = 1, Uses = [SP] in
Jim Grosbached838482011-07-26 16:24:27 +0000549def tSVC : T1pI<(outs), (ins imm0_255:$imm), IIC_Br,
Bill Wendling6179c312010-11-20 00:53:35 +0000550 "svc", "\t$imm", []>, Encoding16 {
551 bits<8> imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000552 let Inst{15-12} = 0b1101;
Bill Wendling6179c312010-11-20 00:53:35 +0000553 let Inst{11-8} = 0b1111;
554 let Inst{7-0} = imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000555}
556
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000557// The assembler uses 0xDEFE for a trap instruction.
Evan Chengfb3611d2010-05-11 07:26:32 +0000558let isBarrier = 1, isTerminator = 1 in
Owen Anderson18901d62011-05-11 17:00:48 +0000559def tTRAP : TI<(outs), (ins), IIC_Br,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000560 "trap", [(trap)]>, Encoding16 {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000561 let Inst = 0xdefe;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000562}
563
Evan Chenga8e29892007-01-19 07:51:42 +0000564//===----------------------------------------------------------------------===//
565// Load Store Instructions.
566//
567
Bill Wendlingb6faf652010-12-14 22:10:49 +0000568// Loads: reg/reg and reg/imm5
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000569let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendlingb6faf652010-12-14 22:10:49 +0000570multiclass thumb_ld_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
571 Operand AddrMode_r, Operand AddrMode_i,
572 AddrMode am, InstrItinClass itin_r,
573 InstrItinClass itin_i, string asm,
574 PatFrag opnode> {
Bill Wendling345cdb62010-12-14 23:42:48 +0000575 def r : // reg/reg
Bill Wendlingb6faf652010-12-14 22:10:49 +0000576 T1pILdStEncode<reg_opc,
577 (outs tGPR:$Rt), (ins AddrMode_r:$addr),
578 am, itin_r, asm, "\t$Rt, $addr",
579 [(set tGPR:$Rt, (opnode AddrMode_r:$addr))]>;
Bill Wendling345cdb62010-12-14 23:42:48 +0000580 def i : // reg/imm5
Bill Wendlingb6faf652010-12-14 22:10:49 +0000581 T1pILdStEncodeImm<imm_opc, 1 /* Load */,
582 (outs tGPR:$Rt), (ins AddrMode_i:$addr),
583 am, itin_i, asm, "\t$Rt, $addr",
584 [(set tGPR:$Rt, (opnode AddrMode_i:$addr))]>;
585}
586// Stores: reg/reg and reg/imm5
587multiclass thumb_st_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
588 Operand AddrMode_r, Operand AddrMode_i,
589 AddrMode am, InstrItinClass itin_r,
590 InstrItinClass itin_i, string asm,
591 PatFrag opnode> {
Bill Wendling345cdb62010-12-14 23:42:48 +0000592 def r : // reg/reg
Bill Wendlingb6faf652010-12-14 22:10:49 +0000593 T1pILdStEncode<reg_opc,
594 (outs), (ins tGPR:$Rt, AddrMode_r:$addr),
595 am, itin_r, asm, "\t$Rt, $addr",
596 [(opnode tGPR:$Rt, AddrMode_r:$addr)]>;
Bill Wendling345cdb62010-12-14 23:42:48 +0000597 def i : // reg/imm5
Bill Wendlingb6faf652010-12-14 22:10:49 +0000598 T1pILdStEncodeImm<imm_opc, 0 /* Store */,
599 (outs), (ins tGPR:$Rt, AddrMode_i:$addr),
600 am, itin_i, asm, "\t$Rt, $addr",
601 [(opnode tGPR:$Rt, AddrMode_i:$addr)]>;
602}
Bill Wendling6179c312010-11-20 00:53:35 +0000603
Bill Wendlingb6faf652010-12-14 22:10:49 +0000604// A8.6.57 & A8.6.60
605defm tLDR : thumb_ld_rr_ri_enc<0b100, 0b0110, t_addrmode_rrs4,
606 t_addrmode_is4, AddrModeT1_4,
607 IIC_iLoad_r, IIC_iLoad_i, "ldr",
608 UnOpFrag<(load node:$Src)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000609
Bill Wendlingb6faf652010-12-14 22:10:49 +0000610// A8.6.64 & A8.6.61
611defm tLDRB : thumb_ld_rr_ri_enc<0b110, 0b0111, t_addrmode_rrs1,
612 t_addrmode_is1, AddrModeT1_1,
613 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrb",
614 UnOpFrag<(zextloadi8 node:$Src)>>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000615
Bill Wendlingb6faf652010-12-14 22:10:49 +0000616// A8.6.76 & A8.6.73
617defm tLDRH : thumb_ld_rr_ri_enc<0b101, 0b1000, t_addrmode_rrs2,
618 t_addrmode_is2, AddrModeT1_2,
619 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrh",
620 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000621
Evan Cheng2f297df2009-07-11 07:08:13 +0000622let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000623def tLDRSB : // A8.6.80
Owen Anderson305e0462011-08-15 19:00:06 +0000624 T1pILdStEncode<0b011, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000625 AddrModeT1_1, IIC_iLoad_bh_r,
Owen Anderson305e0462011-08-15 19:00:06 +0000626 "ldrsb", "\t$Rt, $addr",
627 [(set tGPR:$Rt, (sextloadi8 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000628
Evan Cheng2f297df2009-07-11 07:08:13 +0000629let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000630def tLDRSH : // A8.6.84
Owen Anderson305e0462011-08-15 19:00:06 +0000631 T1pILdStEncode<0b111, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000632 AddrModeT1_2, IIC_iLoad_bh_r,
Owen Anderson305e0462011-08-15 19:00:06 +0000633 "ldrsh", "\t$Rt, $addr",
634 [(set tGPR:$Rt, (sextloadi16 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000635
Dan Gohman15511cf2008-12-03 18:15:48 +0000636let canFoldAsLoad = 1 in
Jim Grosbachd967cd02010-12-07 21:50:47 +0000637def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Bill Wendlingdc381372010-12-15 23:31:24 +0000638 "ldr", "\t$Rt, $addr",
639 [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>,
Jim Grosbachd967cd02010-12-07 21:50:47 +0000640 T1LdStSP<{1,?,?}> {
641 bits<3> Rt;
642 bits<8> addr;
643 let Inst{10-8} = Rt;
644 let Inst{7-0} = addr;
645}
Evan Cheng012f2d92007-01-24 08:53:17 +0000646
647// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000648// FIXME: Use ldr.n to work around a Darwin assembler bug.
Owen Anderson91614ae2011-07-18 22:14:02 +0000649let canFoldAsLoad = 1, isReMaterializable = 1, isCodeGenOnly = 1 in
Bill Wendlingb8958b02010-12-08 01:57:09 +0000650def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
Bill Wendling3f8c1102010-11-30 23:54:45 +0000651 "ldr", ".n\t$Rt, $addr",
652 [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>,
653 T1Encoding<{0,1,0,0,1,?}> {
654 // A6.2 & A8.6.59
655 bits<3> Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000656 bits<8> addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000657 let Inst{10-8} = Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000658 let Inst{7-0} = addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000659}
Evan Chengfa775d02007-03-19 07:20:03 +0000660
Johnny Chen597fa652011-04-22 19:12:43 +0000661// FIXME: Remove this entry when the above ldr.n workaround is fixed.
662// For disassembly use only.
663def tLDRpciDIS : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
664 "ldr", "\t$Rt, $addr",
665 [/* disassembly only */]>,
666 T1Encoding<{0,1,0,0,1,?}> {
667 // A6.2 & A8.6.59
668 bits<3> Rt;
669 bits<8> addr;
670 let Inst{10-8} = Rt;
671 let Inst{7-0} = addr;
672}
673
Bill Wendlingb6faf652010-12-14 22:10:49 +0000674// A8.6.194 & A8.6.192
675defm tSTR : thumb_st_rr_ri_enc<0b000, 0b0110, t_addrmode_rrs4,
676 t_addrmode_is4, AddrModeT1_4,
677 IIC_iStore_r, IIC_iStore_i, "str",
678 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000679
Bill Wendlingb6faf652010-12-14 22:10:49 +0000680// A8.6.197 & A8.6.195
681defm tSTRB : thumb_st_rr_ri_enc<0b010, 0b0111, t_addrmode_rrs1,
682 t_addrmode_is1, AddrModeT1_1,
683 IIC_iStore_bh_r, IIC_iStore_bh_i, "strb",
684 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000685
Bill Wendlingb6faf652010-12-14 22:10:49 +0000686// A8.6.207 & A8.6.205
687defm tSTRH : thumb_st_rr_ri_enc<0b001, 0b1000, t_addrmode_rrs2,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000688 t_addrmode_is2, AddrModeT1_2,
689 IIC_iStore_bh_r, IIC_iStore_bh_i, "strh",
690 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000691
Evan Chenga8e29892007-01-19 07:51:42 +0000692
Jim Grosbachd967cd02010-12-07 21:50:47 +0000693def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i,
Bill Wendlingf4caf692010-12-14 03:36:38 +0000694 "str", "\t$Rt, $addr",
695 [(store tGPR:$Rt, t_addrmode_sp:$addr)]>,
Jim Grosbachd967cd02010-12-07 21:50:47 +0000696 T1LdStSP<{0,?,?}> {
697 bits<3> Rt;
698 bits<8> addr;
699 let Inst{10-8} = Rt;
700 let Inst{7-0} = addr;
701}
Evan Cheng8e59ea92007-02-07 00:06:56 +0000702
Evan Chenga8e29892007-01-19 07:51:42 +0000703//===----------------------------------------------------------------------===//
704// Load / store multiple Instructions.
705//
706
Bill Wendling6c470b82010-11-13 09:09:38 +0000707multiclass thumb_ldst_mult<string asm, InstrItinClass itin,
708 InstrItinClass itin_upd, bits<6> T1Enc,
Owen Anderson565a0362011-07-18 23:25:34 +0000709 bit L_bit, string baseOpc> {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000710 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +0000711 T1I<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000712 itin, !strconcat(asm, "ia${p}\t$Rn, $regs"), []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000713 T1Encoding<T1Enc> {
714 bits<3> Rn;
715 bits<8> regs;
716 let Inst{10-8} = Rn;
717 let Inst{7-0} = regs;
718 }
Owen Anderson565a0362011-07-18 23:25:34 +0000719
Bill Wendling73fe34a2010-11-16 01:16:36 +0000720 def IA_UPD :
Owen Anderson565a0362011-07-18 23:25:34 +0000721 InstTemplate<AddrModeNone, 0, IndexModeNone, Pseudo, GenericDomain,
722 "$Rn = $wb", itin_upd>,
723 PseudoInstExpansion<(!cast<Instruction>(!strconcat(baseOpc, "IA"))
724 GPR:$Rn, pred:$p, reglist:$regs)> {
725 let Size = 2;
726 let OutOperandList = (outs GPR:$wb);
727 let InOperandList = (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops);
728 let Pattern = [];
729 let isCodeGenOnly = 1;
730 let isPseudo = 1;
731 list<Predicate> Predicates = [IsThumb];
Bill Wendling6179c312010-11-20 00:53:35 +0000732 }
Bill Wendling6c470b82010-11-13 09:09:38 +0000733}
734
Bill Wendling73fe34a2010-11-16 01:16:36 +0000735// These require base address to be written back or one of the loaded regs.
Bill Wendlingddc918b2010-11-13 10:57:02 +0000736let neverHasSideEffects = 1 in {
737
738let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
739defm tLDM : thumb_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu,
Owen Anderson565a0362011-07-18 23:25:34 +0000740 {1,1,0,0,1,?}, 1, "tLDM">;
Bill Wendlingddc918b2010-11-13 10:57:02 +0000741
742let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
743defm tSTM : thumb_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu,
Owen Anderson565a0362011-07-18 23:25:34 +0000744 {1,1,0,0,0,?}, 0, "tSTM">;
Owen Anderson18901d62011-05-11 17:00:48 +0000745
Bill Wendlingddc918b2010-11-13 10:57:02 +0000746} // neverHasSideEffects
Evan Cheng4b322e52009-08-11 21:11:32 +0000747
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000748let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000749def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000750 IIC_iPop,
Bill Wendling602890d2010-11-19 01:33:10 +0000751 "pop${p}\t$regs", []>,
752 T1Misc<{1,1,0,?,?,?,?}> {
753 bits<16> regs;
Bill Wendling602890d2010-11-19 01:33:10 +0000754 let Inst{8} = regs{15};
755 let Inst{7-0} = regs{7-0};
756}
Evan Cheng4b322e52009-08-11 21:11:32 +0000757
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000758let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000759def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000760 IIC_iStore_m,
Bill Wendling6179c312010-11-20 00:53:35 +0000761 "push${p}\t$regs", []>,
762 T1Misc<{0,1,0,?,?,?,?}> {
763 bits<16> regs;
764 let Inst{8} = regs{14};
765 let Inst{7-0} = regs{7-0};
766}
Evan Chenga8e29892007-01-19 07:51:42 +0000767
768//===----------------------------------------------------------------------===//
769// Arithmetic Instructions.
770//
771
Bill Wendling1d045ee2010-12-01 02:28:08 +0000772// Helper classes for encoding T1pI patterns:
773class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
774 string opc, string asm, list<dag> pattern>
775 : T1pI<oops, iops, itin, opc, asm, pattern>,
776 T1DataProcessing<opA> {
777 bits<3> Rm;
778 bits<3> Rn;
779 let Inst{5-3} = Rm;
780 let Inst{2-0} = Rn;
781}
782class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin,
783 string opc, string asm, list<dag> pattern>
784 : T1pI<oops, iops, itin, opc, asm, pattern>,
785 T1Misc<opA> {
786 bits<3> Rm;
787 bits<3> Rd;
788 let Inst{5-3} = Rm;
789 let Inst{2-0} = Rd;
790}
791
Bill Wendling76f4e102010-12-01 01:20:15 +0000792// Helper classes for encoding T1sI patterns:
793class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
794 string opc, string asm, list<dag> pattern>
795 : T1sI<oops, iops, itin, opc, asm, pattern>,
796 T1DataProcessing<opA> {
797 bits<3> Rd;
798 bits<3> Rn;
799 let Inst{5-3} = Rn;
800 let Inst{2-0} = Rd;
801}
802class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
803 string opc, string asm, list<dag> pattern>
804 : T1sI<oops, iops, itin, opc, asm, pattern>,
805 T1General<opA> {
806 bits<3> Rm;
807 bits<3> Rn;
808 bits<3> Rd;
809 let Inst{8-6} = Rm;
810 let Inst{5-3} = Rn;
811 let Inst{2-0} = Rd;
812}
813class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
814 string opc, string asm, list<dag> pattern>
815 : T1sI<oops, iops, itin, opc, asm, pattern>,
816 T1General<opA> {
817 bits<3> Rd;
818 bits<3> Rm;
819 let Inst{5-3} = Rm;
820 let Inst{2-0} = Rd;
821}
822
823// Helper classes for encoding T1sIt patterns:
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000824class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
825 string opc, string asm, list<dag> pattern>
826 : T1sIt<oops, iops, itin, opc, asm, pattern>,
827 T1DataProcessing<opA> {
Bill Wendling3f8c1102010-11-30 23:54:45 +0000828 bits<3> Rdn;
829 bits<3> Rm;
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000830 let Inst{5-3} = Rm;
831 let Inst{2-0} = Rdn;
Bill Wendling95a6d172010-11-20 01:00:29 +0000832}
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000833class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
834 string opc, string asm, list<dag> pattern>
835 : T1sIt<oops, iops, itin, opc, asm, pattern>,
836 T1General<opA> {
837 bits<3> Rdn;
838 bits<8> imm8;
839 let Inst{10-8} = Rdn;
840 let Inst{7-0} = imm8;
841}
842
843// Add with carry register
844let isCommutable = 1, Uses = [CPSR] in
845def tADC : // A8.6.2
846 T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
847 "adc", "\t$Rdn, $Rm",
848 [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000849
David Goodwinc9ee1182009-06-25 22:49:55 +0000850// Add immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000851def tADDi3 : // A8.6.4 T1
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000852 T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3),
853 IIC_iALUi,
Bill Wendling76f4e102010-12-01 01:20:15 +0000854 "add", "\t$Rd, $Rm, $imm3",
855 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]> {
Bill Wendling95a6d172010-11-20 01:00:29 +0000856 bits<3> imm3;
857 let Inst{8-6} = imm3;
Bill Wendling95a6d172010-11-20 01:00:29 +0000858}
Evan Chenga8e29892007-01-19 07:51:42 +0000859
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000860def tADDi8 : // A8.6.4 T2
861 T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
862 IIC_iALUi,
863 "add", "\t$Rdn, $imm8",
864 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000865
David Goodwinc9ee1182009-06-25 22:49:55 +0000866// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000867let isCommutable = 1 in
Bill Wendling76f4e102010-12-01 01:20:15 +0000868def tADDrr : // A8.6.6 T1
869 T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
870 IIC_iALUr,
871 "add", "\t$Rd, $Rn, $Rm",
872 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000873
Evan Chengcd799b92009-06-12 20:46:18 +0000874let neverHasSideEffects = 1 in
Bill Wendling0b424dc2010-12-01 01:32:02 +0000875def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr,
876 "add", "\t$Rdn, $Rm", []>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000877 T1Special<{0,0,?,?}> {
878 // A8.6.6 T2
Bill Wendling0b424dc2010-12-01 01:32:02 +0000879 bits<4> Rdn;
880 bits<4> Rm;
881 let Inst{7} = Rdn{3};
882 let Inst{6-3} = Rm;
883 let Inst{2-0} = Rdn{2-0};
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000884}
Evan Chenga8e29892007-01-19 07:51:42 +0000885
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000886// AND register
Evan Cheng446c4282009-07-11 06:43:01 +0000887let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000888def tAND : // A8.6.12
889 T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
890 IIC_iBITr,
891 "and", "\t$Rdn, $Rm",
892 [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000893
David Goodwinc9ee1182009-06-25 22:49:55 +0000894// ASR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000895def tASRri : // A8.6.14
Owen Anderson6d746312011-08-08 20:42:17 +0000896 T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5),
Bill Wendling76f4e102010-12-01 01:20:15 +0000897 IIC_iMOVsi,
898 "asr", "\t$Rd, $Rm, $imm5",
Owen Anderson6d746312011-08-08 20:42:17 +0000899 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm_sr:$imm5)))]> {
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000900 bits<5> imm5;
901 let Inst{10-6} = imm5;
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000902}
Evan Chenga8e29892007-01-19 07:51:42 +0000903
David Goodwinc9ee1182009-06-25 22:49:55 +0000904// ASR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000905def tASRrr : // A8.6.15
906 T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
907 IIC_iMOVsr,
908 "asr", "\t$Rdn, $Rm",
909 [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000910
David Goodwinc9ee1182009-06-25 22:49:55 +0000911// BIC register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000912def tBIC : // A8.6.20
913 T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
914 IIC_iBITr,
915 "bic", "\t$Rdn, $Rm",
916 [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000917
David Goodwinc9ee1182009-06-25 22:49:55 +0000918// CMN register
Gabor Greiff7d10f52010-09-14 22:00:50 +0000919let isCompare = 1, Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000920//FIXME: Disable CMN, as CCodes are backwards from compare expectations
921// Compare-to-zero still works out, just not the relationals
Bill Wendling0480e282010-12-01 02:36:55 +0000922//def tCMN : // A8.6.33
923// T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs),
924// IIC_iCMPr,
925// "cmn", "\t$lhs, $rhs",
926// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>;
Bill Wendling1d045ee2010-12-01 02:28:08 +0000927
928def tCMNz : // A8.6.33
929 T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm),
930 IIC_iCMPr,
931 "cmn", "\t$Rn, $Rm",
932 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>;
933
934} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000935
David Goodwinc9ee1182009-06-25 22:49:55 +0000936// CMP immediate
Gabor Greiff7d10f52010-09-14 22:00:50 +0000937let isCompare = 1, Defs = [CPSR] in {
Bill Wendling5cc88a22010-11-20 22:52:33 +0000938def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, i32imm:$imm8), IIC_iCMPi,
939 "cmp", "\t$Rn, $imm8",
940 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
941 T1General<{1,0,1,?,?}> {
942 // A8.6.35
943 bits<3> Rn;
944 bits<8> imm8;
945 let Inst{10-8} = Rn;
946 let Inst{7-0} = imm8;
947}
948
David Goodwinc9ee1182009-06-25 22:49:55 +0000949// CMP register
Bill Wendling1d045ee2010-12-01 02:28:08 +0000950def tCMPr : // A8.6.36 T1
951 T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm),
952 IIC_iCMPr,
953 "cmp", "\t$Rn, $Rm",
954 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>;
955
Bill Wendling849f2e32010-11-29 00:18:15 +0000956def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
957 "cmp", "\t$Rn, $Rm", []>,
958 T1Special<{0,1,?,?}> {
959 // A8.6.36 T2
960 bits<4> Rm;
961 bits<4> Rn;
962 let Inst{7} = Rn{3};
963 let Inst{6-3} = Rm;
964 let Inst{2-0} = Rn{2-0};
965}
Bill Wendling5cc88a22010-11-20 22:52:33 +0000966} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000967
Evan Chenga8e29892007-01-19 07:51:42 +0000968
David Goodwinc9ee1182009-06-25 22:49:55 +0000969// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000970let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000971def tEOR : // A8.6.45
972 T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
973 IIC_iBITr,
974 "eor", "\t$Rdn, $Rm",
975 [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000976
David Goodwinc9ee1182009-06-25 22:49:55 +0000977// LSL immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000978def tLSLri : // A8.6.88
979 T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
980 IIC_iMOVsi,
981 "lsl", "\t$Rd, $Rm, $imm5",
982 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000983 bits<5> imm5;
984 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000985}
Evan Chenga8e29892007-01-19 07:51:42 +0000986
David Goodwinc9ee1182009-06-25 22:49:55 +0000987// LSL register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000988def tLSLrr : // A8.6.89
989 T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
990 IIC_iMOVsr,
991 "lsl", "\t$Rdn, $Rm",
992 [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000993
David Goodwinc9ee1182009-06-25 22:49:55 +0000994// LSR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000995def tLSRri : // A8.6.90
Owen Anderson6d746312011-08-08 20:42:17 +0000996 T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5),
Bill Wendling76f4e102010-12-01 01:20:15 +0000997 IIC_iMOVsi,
998 "lsr", "\t$Rd, $Rm, $imm5",
Owen Anderson6d746312011-08-08 20:42:17 +0000999 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm_sr:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001000 bits<5> imm5;
1001 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001002}
Evan Chenga8e29892007-01-19 07:51:42 +00001003
David Goodwinc9ee1182009-06-25 22:49:55 +00001004// LSR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001005def tLSRrr : // A8.6.91
1006 T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1007 IIC_iMOVsr,
1008 "lsr", "\t$Rdn, $Rm",
1009 [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001010
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001011// Move register
Evan Chengc4af4632010-11-17 20:13:28 +00001012let isMoveImm = 1 in
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001013def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins imm0_255:$imm8), IIC_iMOVi,
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001014 "mov", "\t$Rd, $imm8",
1015 [(set tGPR:$Rd, imm0_255:$imm8)]>,
1016 T1General<{1,0,0,?,?}> {
1017 // A8.6.96
1018 bits<3> Rd;
1019 bits<8> imm8;
1020 let Inst{10-8} = Rd;
1021 let Inst{7-0} = imm8;
1022}
Evan Chenga8e29892007-01-19 07:51:42 +00001023
Jim Grosbachefeedce2011-07-01 17:14:11 +00001024// A7-73: MOV(2) - mov setting flag.
Evan Chenga8e29892007-01-19 07:51:42 +00001025
Evan Chengcd799b92009-06-12 20:46:18 +00001026let neverHasSideEffects = 1 in {
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001027def tMOVr : Thumb1pI<(outs GPR:$Rd), (ins GPR:$Rm), AddrModeNone,
Owen Anderson16884412011-07-13 23:22:26 +00001028 2, IIC_iMOVr,
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001029 "mov", "\t$Rd, $Rm", "", []>,
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001030 T1Special<{1,0,?,?}> {
Bill Wendling534a5e42010-12-03 01:55:47 +00001031 // A8.6.97
1032 bits<4> Rd;
1033 bits<4> Rm;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001034 let Inst{7} = Rd{3};
1035 let Inst{6-3} = Rm;
Bill Wendling534a5e42010-12-03 01:55:47 +00001036 let Inst{2-0} = Rd{2-0};
1037}
Evan Cheng446c4282009-07-11 06:43:01 +00001038let Defs = [CPSR] in
Bill Wendling534a5e42010-12-03 01:55:47 +00001039def tMOVSr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1040 "movs\t$Rd, $Rm", []>, Encoding16 {
1041 // A8.6.97
1042 bits<3> Rd;
1043 bits<3> Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00001044 let Inst{15-6} = 0b0000000000;
Bill Wendling534a5e42010-12-03 01:55:47 +00001045 let Inst{5-3} = Rm;
1046 let Inst{2-0} = Rd;
Johnny Chend68e1192009-12-15 17:24:14 +00001047}
Evan Chengcd799b92009-06-12 20:46:18 +00001048} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001049
Bill Wendling0480e282010-12-01 02:36:55 +00001050// Multiply register
Evan Cheng446c4282009-07-11 06:43:01 +00001051let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001052def tMUL : // A8.6.105 T1
1053 T1sItDPEncode<0b1101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1054 IIC_iMUL32,
1055 "mul", "\t$Rdn, $Rm, $Rdn",
1056 [(set tGPR:$Rdn, (mul tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001057
Bill Wendling76f4e102010-12-01 01:20:15 +00001058// Move inverse register
1059def tMVN : // A8.6.107
1060 T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr,
1061 "mvn", "\t$Rd, $Rn",
1062 [(set tGPR:$Rd, (not tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001063
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001064// Bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +00001065let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001066def tORR : // A8.6.114
1067 T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1068 IIC_iBITr,
1069 "orr", "\t$Rdn, $Rm",
1070 [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001071
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001072// Swaps
Bill Wendling1d045ee2010-12-01 02:28:08 +00001073def tREV : // A8.6.134
1074 T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1075 IIC_iUNAr,
1076 "rev", "\t$Rd, $Rm",
1077 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
1078 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001079
Bill Wendling1d045ee2010-12-01 02:28:08 +00001080def tREV16 : // A8.6.135
1081 T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1082 IIC_iUNAr,
1083 "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00001084 [(set tGPR:$Rd, (rotr (bswap tGPR:$Rm), (i32 16)))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001085 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001086
Bill Wendling1d045ee2010-12-01 02:28:08 +00001087def tREVSH : // A8.6.136
1088 T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1089 IIC_iUNAr,
1090 "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00001091 [(set tGPR:$Rd, (sra (bswap tGPR:$Rm), (i32 16)))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001092 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001093
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001094// Rotate right register
1095def tROR : // A8.6.139
1096 T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1097 IIC_iMOVsr,
1098 "ror", "\t$Rdn, $Rm",
1099 [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001100
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001101// Negate register
Bill Wendling76f4e102010-12-01 01:20:15 +00001102def tRSB : // A8.6.141
1103 T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn),
1104 IIC_iALUi,
1105 "rsb", "\t$Rd, $Rn, #0",
1106 [(set tGPR:$Rd, (ineg tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001107
David Goodwinc9ee1182009-06-25 22:49:55 +00001108// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +00001109let Uses = [CPSR] in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001110def tSBC : // A8.6.151
1111 T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1112 IIC_iALUr,
1113 "sbc", "\t$Rdn, $Rm",
1114 [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001115
David Goodwinc9ee1182009-06-25 22:49:55 +00001116// Subtract immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001117def tSUBi3 : // A8.6.210 T1
1118 T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3),
1119 IIC_iALUi,
1120 "sub", "\t$Rd, $Rm, $imm3",
1121 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]> {
Bill Wendling5cbbf682010-11-29 01:00:43 +00001122 bits<3> imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001123 let Inst{8-6} = imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001124}
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001125
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001126def tSUBi8 : // A8.6.210 T2
1127 T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
1128 IIC_iALUi,
1129 "sub", "\t$Rdn, $imm8",
1130 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001131
Bill Wendling76f4e102010-12-01 01:20:15 +00001132// Subtract register
1133def tSUBrr : // A8.6.212
1134 T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
1135 IIC_iALUr,
1136 "sub", "\t$Rd, $Rn, $Rm",
1137 [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001138
1139// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +00001140
Bill Wendling76f4e102010-12-01 01:20:15 +00001141// Sign-extend byte
Bill Wendling1d045ee2010-12-01 02:28:08 +00001142def tSXTB : // A8.6.222
1143 T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1144 IIC_iUNAr,
1145 "sxtb", "\t$Rd, $Rm",
1146 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>,
1147 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001148
Bill Wendling1d045ee2010-12-01 02:28:08 +00001149// Sign-extend short
1150def tSXTH : // A8.6.224
1151 T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1152 IIC_iUNAr,
1153 "sxth", "\t$Rd, $Rm",
1154 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>,
1155 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001156
Bill Wendling1d045ee2010-12-01 02:28:08 +00001157// Test
Gabor Greif007248b2010-09-14 20:47:43 +00001158let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Bill Wendling1d045ee2010-12-01 02:28:08 +00001159def tTST : // A8.6.230
1160 T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr,
1161 "tst", "\t$Rn, $Rm",
1162 [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001163
Bill Wendling1d045ee2010-12-01 02:28:08 +00001164// Zero-extend byte
1165def tUXTB : // A8.6.262
1166 T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1167 IIC_iUNAr,
1168 "uxtb", "\t$Rd, $Rm",
1169 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>,
1170 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001171
Bill Wendling1d045ee2010-12-01 02:28:08 +00001172// Zero-extend short
1173def tUXTH : // A8.6.264
1174 T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1175 IIC_iUNAr,
1176 "uxth", "\t$Rd, $Rm",
1177 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>,
1178 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001179
Jim Grosbach80dc1162010-02-16 21:23:02 +00001180// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +00001181// Expanded after instruction selection into a branch sequence.
1182let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +00001183 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +00001184 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001185 NoItinerary,
Evan Chengc9721652009-08-12 02:03:03 +00001186 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001187
1188// tLEApcrel - Load a pc-relative address into a register without offending the
1189// assembler.
Jim Grosbachd40963c2010-12-14 22:28:03 +00001190
1191def tADR : T1I<(outs tGPR:$Rd), (ins t_adrlabel:$addr, pred:$p),
1192 IIC_iALUi, "adr{$p}\t$Rd, #$addr", []>,
1193 T1Encoding<{1,0,1,0,0,?}> {
Bill Wendling67077412010-11-30 00:18:30 +00001194 bits<3> Rd;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001195 bits<8> addr;
Bill Wendling67077412010-11-30 00:18:30 +00001196 let Inst{10-8} = Rd;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001197 let Inst{7-0} = addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001198 let DecoderMethod = "DecodeThumbAddSpecialReg";
Bill Wendling67077412010-11-30 00:18:30 +00001199}
Evan Chenga8e29892007-01-19 07:51:42 +00001200
Jim Grosbachd40963c2010-12-14 22:28:03 +00001201let neverHasSideEffects = 1, isReMaterializable = 1 in
1202def tLEApcrel : tPseudoInst<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001203 2, IIC_iALUi, []>;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001204
1205def tLEApcrelJT : tPseudoInst<(outs tGPR:$Rd),
1206 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001207 2, IIC_iALUi, []>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001208
Evan Chenga8e29892007-01-19 07:51:42 +00001209//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001210// TLS Instructions
1211//
1212
1213// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachff97eb02011-06-30 19:38:01 +00001214// This is a pseudo inst so that we can get the encoding right,
1215// complete with fixup for the aeabi_read_tp function.
1216let isCall = 1, Defs = [R0, R12, LR, CPSR], Uses = [SP] in
Owen Anderson16884412011-07-13 23:22:26 +00001217def tTPsoft : tPseudoInst<(outs), (ins), 4, IIC_Br,
Jim Grosbachff97eb02011-06-30 19:38:01 +00001218 [(set R0, ARMthread_pointer)]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001219
Bill Wendling0480e282010-12-01 02:36:55 +00001220//===----------------------------------------------------------------------===//
Jim Grosbachd1228742009-12-01 18:10:36 +00001221// SJLJ Exception handling intrinsics
Owen Anderson18901d62011-05-11 17:00:48 +00001222//
Bill Wendling0480e282010-12-01 02:36:55 +00001223
1224// eh_sjlj_setjmp() is an instruction sequence to store the return address and
1225// save #0 in R0 for the non-longjmp case. Since by its nature we may be coming
1226// from some other function to get here, and we're using the stack frame for the
1227// containing function to save/restore registers, we can't keep anything live in
1228// regs across the eh_sjlj_setjmp(), else it will almost certainly have been
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001229// tromped upon when we get here from a longjmp(). We force everything out of
Bill Wendling0480e282010-12-01 02:36:55 +00001230// registers except for our own input by listing the relevant registers in
1231// Defs. By doing so, we also cause the prologue/epilogue code to actively
1232// preserve all of the callee-saved resgisters, which is exactly what we want.
1233// $val is a scratch register for our use.
Andrew Tricka1099f12011-06-07 00:08:49 +00001234let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12, CPSR ],
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001235 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in
1236def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00001237 AddrModeNone, 0, NoItinerary, "","",
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001238 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001239
1240// FIXME: Non-Darwin version(s)
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001241let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001242 Defs = [ R7, LR, SP ] in
Jim Grosbach5eb19512010-05-22 01:06:18 +00001243def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
Owen Anderson16884412011-07-13 23:22:26 +00001244 AddrModeNone, 0, IndexModeNone,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001245 Pseudo, NoItinerary, "", "",
1246 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
1247 Requires<[IsThumb, IsDarwin]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001248
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001249//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001250// Non-Instruction Patterns
1251//
1252
Jim Grosbach97a884d2010-12-07 20:41:06 +00001253// Comparisons
1254def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8),
1255 (tCMPi8 tGPR:$Rn, imm0_255:$imm8)>;
1256def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm),
1257 (tCMPr tGPR:$Rn, tGPR:$Rm)>;
1258
Evan Cheng892837a2009-07-10 02:09:04 +00001259// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001260def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1261 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1262def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +00001263 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +00001264def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1265 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001266
1267// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001268def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1269 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1270def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1271 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1272def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1273 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001274
Evan Chenga8e29892007-01-19 07:51:42 +00001275// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +00001276def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
1277def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001278
Evan Chengd85ac4d2007-01-27 02:29:45 +00001279// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +00001280def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1281 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001282
Evan Chenga8e29892007-01-19 07:51:42 +00001283// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001284def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001285 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001286def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001287 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001288
1289def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001290 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001291def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001292 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001293
1294// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +00001295def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
1296 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
1297def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
1298 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001299
1300// zextload i1 -> zextload i8
Bill Wendlingf4caf692010-12-14 03:36:38 +00001301def : T1Pat<(zextloadi1 t_addrmode_rrs1:$addr),
1302 (tLDRBr t_addrmode_rrs1:$addr)>;
1303def : T1Pat<(zextloadi1 t_addrmode_is1:$addr),
1304 (tLDRBi t_addrmode_is1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001305
Evan Chengb60c02e2007-01-26 19:13:16 +00001306// extload -> zextload
Bill Wendlingf4caf692010-12-14 03:36:38 +00001307def : T1Pat<(extloadi1 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1308def : T1Pat<(extloadi1 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1309def : T1Pat<(extloadi8 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1310def : T1Pat<(extloadi8 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1311def : T1Pat<(extloadi16 t_addrmode_rrs2:$addr), (tLDRHr t_addrmode_rrs2:$addr)>;
1312def : T1Pat<(extloadi16 t_addrmode_is2:$addr), (tLDRHi t_addrmode_is2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +00001313
Evan Cheng0e87e232009-08-28 00:31:43 +00001314// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +00001315// ldr{b|h} + sxt{b|h} instead.
Bill Wendling415af342010-12-15 00:58:57 +00001316def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1317 (tSXTB (tLDRBi t_addrmode_is1:$addr))>,
1318 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001319def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1320 (tSXTB (tLDRBr t_addrmode_rrs1:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001321 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendling415af342010-12-15 00:58:57 +00001322def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1323 (tSXTH (tLDRHi t_addrmode_is2:$addr))>,
1324 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001325def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1326 (tSXTH (tLDRHr t_addrmode_rrs2:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001327 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001328
Bill Wendlingf4caf692010-12-14 03:36:38 +00001329def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1330 (tASRri (tLSLri (tLDRBr t_addrmode_rrs1:$addr), 24), 24)>;
Bill Wendling415af342010-12-15 00:58:57 +00001331def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1332 (tASRri (tLSLri (tLDRBi t_addrmode_is1:$addr), 24), 24)>;
1333def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1334 (tASRri (tLSLri (tLDRHr t_addrmode_rrs2:$addr), 16), 16)>;
1335def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1336 (tASRri (tLSLri (tLDRHi t_addrmode_is2:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001337
Evan Chenga8e29892007-01-19 07:51:42 +00001338// Large immediate handling.
1339
1340// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001341def : T1Pat<(i32 thumb_immshifted:$src),
1342 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1343 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001344
Evan Cheng9cb9e672009-06-27 02:26:13 +00001345def : T1Pat<(i32 imm0_255_comp:$src),
1346 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001347
1348// Pseudo instruction that combines ldr from constpool and add pc. This should
1349// be expanded into two instructions late to allow if-conversion and
1350// scheduling.
1351let isReMaterializable = 1 in
1352def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Bill Wendling0480e282010-12-01 02:36:55 +00001353 NoItinerary,
Evan Chengb9803a82009-11-06 23:52:48 +00001354 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1355 imm:$cp))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001356 Requires<[IsThumb, IsThumb1Only]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001357
1358// Pseudo-instruction for merged POP and return.
1359// FIXME: remove when we have a way to marking a MI with these properties.
1360let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1361 hasExtraDefRegAllocReq = 1 in
1362def tPOP_RET : tPseudoExpand<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001363 2, IIC_iPop_Br, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001364 (tPOP pred:$p, reglist:$regs)>;
1365
Jim Grosbachaa8d1b82011-07-08 22:25:23 +00001366// Indirect branch using "mov pc, $Rm"
1367let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Jim Grosbach7e61a312011-07-08 22:33:49 +00001368 def tBRIND : tPseudoExpand<(outs), (ins GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001369 2, IIC_Br, [(brind GPR:$Rm)],
Jim Grosbach7e61a312011-07-08 22:33:49 +00001370 (tMOVr PC, GPR:$Rm, pred:$p)>;
Jim Grosbachaa8d1b82011-07-08 22:25:23 +00001371}