blob: d3d7dc66c9a0581c97bb39c55e053245d36b675d [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- PPCInstrInfo.td - The PowerPC Instruction Set ------*- tablegen -*-===//
2//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liu31d157a2012-02-18 12:03:15 +00007//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000023def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
24def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
25 SDTCisVT<1, i32> ]>;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000026def SDT_PPCvperm : SDTypeProfile<1, 3, [
27 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
28]>;
29
Chris Lattnera17b1552006-03-31 05:13:27 +000030def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6d92cad2006-03-26 10:06:40 +000031 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
32]>;
33
Chris Lattner90564f22006-04-18 17:59:36 +000034def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattner18258c62006-11-17 22:37:34 +000035 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner90564f22006-04-18 17:59:36 +000036]>;
37
Dan Gohmanc76909a2009-09-25 20:36:54 +000038def SDT_PPClbrx : SDTypeProfile<1, 2, [
Hal Finkelefdd4672013-03-28 19:25:55 +000039 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnerd9989382006-07-10 20:56:58 +000040]>;
Dan Gohmanc76909a2009-09-25 20:36:54 +000041def SDT_PPCstbrx : SDTypeProfile<0, 3, [
Hal Finkelefdd4672013-03-28 19:25:55 +000042 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnerd9989382006-07-10 20:56:58 +000043]>;
44
Evan Cheng53301922008-07-12 02:23:19 +000045def SDT_PPClarx : SDTypeProfile<1, 1, [
46 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000047]>;
Evan Cheng53301922008-07-12 02:23:19 +000048def SDT_PPCstcx : SDTypeProfile<0, 2, [
49 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000050]>;
51
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000052def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
53 SDTCisPtrTy<0>, SDTCisVT<1, i32>
54]>;
55
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000056
Chris Lattner51269842006-03-01 05:50:56 +000057//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000058// PowerPC specific DAG Nodes.
59//
60
61def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
62def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
63def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattnerc8478d82008-01-06 06:44:58 +000064def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
65 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000066
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +000067// Extract FPSCR (not modeled at the DAG level).
68def PPCmffs : SDNode<"PPCISD::MFFS",
69 SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>, []>;
70
71// Perform FADD in round-to-zero mode.
72def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp, []>;
73
Dale Johannesen6eaeff22007-10-10 01:01:31 +000074
Chris Lattner9c73f092005-10-25 20:55:47 +000075def PPCfsel : SDNode<"PPCISD::FSEL",
76 // Type constraint for fsel.
77 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
78 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000079
Nate Begeman993aeb22005-12-13 22:55:22 +000080def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
81def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000082def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp, [SDNPMayLoad]>;
Nate Begeman993aeb22005-12-13 22:55:22 +000083def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
84def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000085
Bill Schmidtb453e162012-12-14 17:02:38 +000086def PPCaddisGotTprelHA : SDNode<"PPCISD::ADDIS_GOT_TPREL_HA", SDTIntBinOp>;
87def PPCldGotTprelL : SDNode<"PPCISD::LD_GOT_TPREL_L", SDTIntBinOp,
88 [SDNPMayLoad]>;
Bill Schmidtd7802bf2012-12-04 16:18:08 +000089def PPCaddTls : SDNode<"PPCISD::ADD_TLS", SDTIntBinOp, []>;
Bill Schmidt57ac1f42012-12-11 20:30:11 +000090def PPCaddisTlsgdHA : SDNode<"PPCISD::ADDIS_TLSGD_HA", SDTIntBinOp>;
91def PPCaddiTlsgdL : SDNode<"PPCISD::ADDI_TLSGD_L", SDTIntBinOp>;
92def PPCgetTlsAddr : SDNode<"PPCISD::GET_TLS_ADDR", SDTIntBinOp>;
Bill Schmidt349c2782012-12-12 19:29:35 +000093def PPCaddisTlsldHA : SDNode<"PPCISD::ADDIS_TLSLD_HA", SDTIntBinOp>;
94def PPCaddiTlsldL : SDNode<"PPCISD::ADDI_TLSLD_L", SDTIntBinOp>;
95def PPCgetTlsldAddr : SDNode<"PPCISD::GET_TLSLD_ADDR", SDTIntBinOp>;
96def PPCaddisDtprelHA : SDNode<"PPCISD::ADDIS_DTPREL_HA", SDTIntBinOp,
97 [SDNPHasChain]>;
98def PPCaddiDtprelL : SDNode<"PPCISD::ADDI_DTPREL_L", SDTIntBinOp>;
Bill Schmidtd7802bf2012-12-04 16:18:08 +000099
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000100def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +0000101
Chris Lattner4172b102005-12-06 02:10:38 +0000102// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
103// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattneraf8ee842008-03-07 20:18:24 +0000104def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
105def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
106def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattner4172b102005-12-06 02:10:38 +0000107
Chris Lattner937a79d2005-12-04 19:01:59 +0000108// These are target-independent nodes, but have target-specific formats.
Bill Wendlingc69107c2007-11-13 09:19:02 +0000109def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +0000110 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +0000111def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Chris Lattner937a79d2005-12-04 19:01:59 +0000113
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000114def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000115def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall,
116 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
117 SDNPVariadic]>;
118def PPCcall_nop : SDNode<"PPCISD::CALL_NOP", SDT_PPCCall,
119 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
120 SDNPVariadic]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000121def PPCload : SDNode<"PPCISD::LOAD", SDTypeProfile<1, 1, []>,
Chris Lattner036609b2010-12-23 18:28:41 +0000122 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000123def PPCload_toc : SDNode<"PPCISD::LOAD_TOC", SDTypeProfile<0, 1, []>,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000124 [SDNPHasChain, SDNPSideEffect,
125 SDNPInGlue, SDNPOutGlue]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000126def PPCtoc_restore : SDNode<"PPCISD::TOC_RESTORE", SDTypeProfile<0, 0, []>,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000127 [SDNPHasChain, SDNPSideEffect,
128 SDNPInGlue, SDNPOutGlue]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000129def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
Chris Lattner036609b2010-12-23 18:28:41 +0000130 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000131def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTNone,
132 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
133 SDNPVariadic]>;
Chris Lattner9a2a4972006-05-17 06:01:33 +0000134
Chris Lattner48be23c2008-01-15 22:02:54 +0000135def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000136 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000137
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000138def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
Chris Lattner036609b2010-12-23 18:28:41 +0000139 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000140
Hal Finkel7ee74a62013-03-21 21:37:52 +0000141def PPCeh_sjlj_setjmp : SDNode<"PPCISD::EH_SJLJ_SETJMP",
142 SDTypeProfile<1, 1, [SDTCisInt<0>,
143 SDTCisPtrTy<1>]>,
144 [SDNPHasChain, SDNPSideEffect]>;
145def PPCeh_sjlj_longjmp : SDNode<"PPCISD::EH_SJLJ_LONGJMP",
146 SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>,
147 [SDNPHasChain, SDNPSideEffect]>;
148
Chris Lattnera17b1552006-03-31 05:13:27 +0000149def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
Chris Lattner036609b2010-12-23 18:28:41 +0000150def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutGlue]>;
Chris Lattner6d92cad2006-03-26 10:06:40 +0000151
Chris Lattner90564f22006-04-18 17:59:36 +0000152def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
Chris Lattner036609b2010-12-23 18:28:41 +0000153 [SDNPHasChain, SDNPOptInGlue]>;
Chris Lattner90564f22006-04-18 17:59:36 +0000154
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000155def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
156 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000157def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
158 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerd9989382006-07-10 20:56:58 +0000159
Hal Finkel82b38212012-08-28 02:10:27 +0000160// Instructions to set/unset CR bit 6 for SVR4 vararg calls
161def PPCcr6set : SDNode<"PPCISD::CR6SET", SDTNone,
162 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
163def PPCcr6unset : SDNode<"PPCISD::CR6UNSET", SDTNone,
164 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
165
Evan Cheng53301922008-07-12 02:23:19 +0000166// Instructions to support atomic operations
Evan Cheng8608f2e2008-04-19 02:30:38 +0000167def PPClarx : SDNode<"PPCISD::LARX", SDT_PPClarx,
168 [SDNPHasChain, SDNPMayLoad]>;
169def PPCstcx : SDNode<"PPCISD::STCX", SDT_PPCstcx,
170 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng54fc97d2008-04-19 01:30:48 +0000171
Bill Schmidt53b0b0e2013-02-21 17:12:27 +0000172// Instructions to support medium and large code model
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000173def PPCaddisTocHA : SDNode<"PPCISD::ADDIS_TOC_HA", SDTIntBinOp, []>;
174def PPCldTocL : SDNode<"PPCISD::LD_TOC_L", SDTIntBinOp, [SDNPMayLoad]>;
175def PPCaddiTocL : SDNode<"PPCISD::ADDI_TOC_L", SDTIntBinOp, []>;
176
177
Jim Laskey2f616bf2006-11-16 22:43:37 +0000178// Instructions to support dynamic alloca.
179def SDTDynOp : SDTypeProfile<1, 2, []>;
180def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
181
Chris Lattner47f01f12005-09-08 19:50:41 +0000182//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000183// PowerPC specific transformation functions and pattern fragments.
184//
Nate Begeman8d948322005-10-19 01:12:32 +0000185
Nate Begeman2d5aff72005-10-19 18:42:01 +0000186def SHL32 : SDNodeXForm<imm, [{
187 // Transformation function: 31 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000188 return getI32Imm(31 - N->getZExtValue());
Nate Begeman2d5aff72005-10-19 18:42:01 +0000189}]>;
190
Nate Begeman2d5aff72005-10-19 18:42:01 +0000191def SRL32 : SDNodeXForm<imm, [{
192 // Transformation function: 32 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000193 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue()) : getI32Imm(0);
Nate Begeman2d5aff72005-10-19 18:42:01 +0000194}]>;
195
Chris Lattner2eb25172005-09-09 00:39:56 +0000196def LO16 : SDNodeXForm<imm, [{
197 // Transformation function: get the low 16 bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000198 return getI32Imm((unsigned short)N->getZExtValue());
Chris Lattner2eb25172005-09-09 00:39:56 +0000199}]>;
200
201def HI16 : SDNodeXForm<imm, [{
202 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000203 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Chris Lattner2eb25172005-09-09 00:39:56 +0000204}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000205
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000206def HA16 : SDNodeXForm<imm, [{
207 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000208 signed int Val = N->getZExtValue();
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000209 return getI32Imm((Val - (signed short)Val) >> 16);
210}]>;
Nate Begemanf42f1332006-09-22 05:01:56 +0000211def MB : SDNodeXForm<imm, [{
212 // Transformation function: get the start bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000213 unsigned mb = 0, me;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000215 return getI32Imm(mb);
216}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000217
Nate Begemanf42f1332006-09-22 05:01:56 +0000218def ME : SDNodeXForm<imm, [{
219 // Transformation function: get the end bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000220 unsigned mb, me = 0;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000222 return getI32Imm(me);
223}]>;
224def maskimm32 : PatLeaf<(imm), [{
225 // maskImm predicate - True if immediate is a run of ones.
226 unsigned mb, me;
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000228 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000229 else
230 return false;
231}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000232
Chris Lattner3e63ead2005-09-08 17:33:10 +0000233def immSExt16 : PatLeaf<(imm), [{
234 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
235 // field. Used by instructions like 'addi'.
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000237 return (int32_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000238 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 return (int64_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner3e63ead2005-09-08 17:33:10 +0000240}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000241def immZExt16 : PatLeaf<(imm), [{
242 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
243 // field. Used by instructions like 'ori'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000244 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000245}], LO16>;
246
Chris Lattner0ea70b22006-06-20 22:34:10 +0000247// imm16Shifted* - These match immediates where the low 16-bits are zero. There
248// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
249// identical in 32-bit mode, but in 64-bit mode, they return true if the
250// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
251// clear).
252def imm16ShiftedZExt : PatLeaf<(imm), [{
253 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
254 // immediate are set. Used by instructions like 'xoris'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000255 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000256}], HI16>;
257
258def imm16ShiftedSExt : PatLeaf<(imm), [{
259 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
260 // immediate are set. Used by instructions like 'addis'. Identical to
261 // imm16ShiftedZExt in 32-bit mode.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000262 if (N->getZExtValue() & 0xFFFF) return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 if (N->getValueType(0) == MVT::i32)
Chris Lattnerdd583432006-06-20 21:39:30 +0000264 return true;
265 // For 64-bit, make sure it is sext right.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000266 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000267}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000268
Hal Finkel08a215c2013-03-18 23:00:58 +0000269// Some r+i load/store instructions (such as LD, STD, LDU, etc.) that require
270// restricted memrix (offset/4) constants are alignment sensitive. If these
271// offsets are hidden behind TOC entries than the values of the lower-order
272// bits cannot be checked directly. As a result, we need to also incorporate
273// an alignment check into the relevant patterns.
274
275def aligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
276 return cast<LoadSDNode>(N)->getAlignment() >= 4;
277}]>;
278def aligned4store : PatFrag<(ops node:$val, node:$ptr),
279 (store node:$val, node:$ptr), [{
280 return cast<StoreSDNode>(N)->getAlignment() >= 4;
281}]>;
282def aligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
283 return cast<LoadSDNode>(N)->getAlignment() >= 4;
284}]>;
285def aligned4pre_store : PatFrag<
286 (ops node:$val, node:$base, node:$offset),
287 (pre_store node:$val, node:$base, node:$offset), [{
288 return cast<StoreSDNode>(N)->getAlignment() >= 4;
289}]>;
290
291def unaligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
292 return cast<LoadSDNode>(N)->getAlignment() < 4;
293}]>;
294def unaligned4store : PatFrag<(ops node:$val, node:$ptr),
295 (store node:$val, node:$ptr), [{
296 return cast<StoreSDNode>(N)->getAlignment() < 4;
297}]>;
298def unaligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
299 return cast<LoadSDNode>(N)->getAlignment() < 4;
300}]>;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000301
Chris Lattner47f01f12005-09-08 19:50:41 +0000302//===----------------------------------------------------------------------===//
303// PowerPC Flag Definitions.
304
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000305class isPPC64 { bit PPC64 = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000306class isDOT {
307 list<Register> Defs = [CR0];
308 bit RC = 1;
309}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000310
Chris Lattner302bf9c2006-11-08 02:13:12 +0000311class RegConstraint<string C> {
312 string Constraints = C;
313}
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000314class NoEncode<string E> {
315 string DisableEncoding = E;
316}
Chris Lattner47f01f12005-09-08 19:50:41 +0000317
318
319//===----------------------------------------------------------------------===//
320// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000321
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000322def s5imm : Operand<i32> {
323 let PrintMethod = "printS5ImmOperand";
324}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000325def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000326 let PrintMethod = "printU5ImmOperand";
327}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000328def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000329 let PrintMethod = "printU6ImmOperand";
330}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000331def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000332 let PrintMethod = "printS16ImmOperand";
333}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000334def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000335 let PrintMethod = "printU16ImmOperand";
336}
Chris Lattner8d704112010-11-15 06:09:35 +0000337def directbrtarget : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000338 let PrintMethod = "printBranchOperand";
Chris Lattner8d704112010-11-15 06:09:35 +0000339 let EncoderMethod = "getDirectBrEncoding";
340}
341def condbrtarget : Operand<OtherVT> {
Chris Lattnerb8efa6b2010-11-16 01:45:05 +0000342 let PrintMethod = "printBranchOperand";
Chris Lattner8d704112010-11-15 06:09:35 +0000343 let EncoderMethod = "getCondBrEncoding";
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000344}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000345def calltarget : Operand<iPTR> {
Chris Lattner8d704112010-11-15 06:09:35 +0000346 let EncoderMethod = "getDirectBrEncoding";
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000347}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000348def aaddr : Operand<iPTR> {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000349 let PrintMethod = "printAbsAddrOperand";
350}
Nate Begemaned428532004-09-04 05:00:00 +0000351def symbolHi: Operand<i32> {
352 let PrintMethod = "printSymbolHi";
Chris Lattner85cf7d72010-11-15 06:33:39 +0000353 let EncoderMethod = "getHA16Encoding";
Nate Begemaned428532004-09-04 05:00:00 +0000354}
355def symbolLo: Operand<i32> {
356 let PrintMethod = "printSymbolLo";
Chris Lattner85cf7d72010-11-15 06:33:39 +0000357 let EncoderMethod = "getLO16Encoding";
Nate Begemaned428532004-09-04 05:00:00 +0000358}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000359def crbitm: Operand<i8> {
360 let PrintMethod = "printcrbitm";
Chris Lattner7192eb82010-11-15 05:19:25 +0000361 let EncoderMethod = "get_crbitm_encoding";
Nate Begemanadeb43d2005-07-20 22:42:00 +0000362}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000363// Address operands
Hal Finkela548afc2013-03-19 18:51:05 +0000364// A version of ptr_rc which excludes R0 (or X0 in 64-bit mode).
365def ptr_rc_nor0 : PointerLikeRegClass<1>;
366
Ulrich Weigandd67768d2013-03-26 10:55:45 +0000367def dispRI : Operand<iPTR>;
368def dispRIX : Operand<iPTR>;
369
Chris Lattner059ca0f2006-06-16 21:01:35 +0000370def memri : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000371 let PrintMethod = "printMemRegImm";
Ulrich Weigandd67768d2013-03-26 10:55:45 +0000372 let MIOperandInfo = (ops dispRI:$imm, ptr_rc_nor0:$reg);
Chris Lattnerb7035d02010-11-15 08:22:03 +0000373 let EncoderMethod = "getMemRIEncoding";
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000374}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000375def memrr : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000376 let PrintMethod = "printMemRegReg";
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000377 let MIOperandInfo = (ops ptr_rc_nor0:$ptrreg, ptr_rc:$offreg);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000378}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000379def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000380 let PrintMethod = "printMemRegImmShifted";
Ulrich Weigandd67768d2013-03-26 10:55:45 +0000381 let MIOperandInfo = (ops dispRIX:$imm, ptr_rc_nor0:$reg);
Chris Lattner17e2c182010-11-15 08:02:41 +0000382 let EncoderMethod = "getMemRIXEncoding";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000383}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000384
Hal Finkel7ee74a62013-03-21 21:37:52 +0000385// A single-register address. This is used with the SjLj
386// pseudo-instructions.
387def memr : Operand<iPTR> {
388 let MIOperandInfo = (ops ptr_rc:$ptrreg);
389}
390
Ulrich Weigand3b255292013-03-26 10:53:27 +0000391// PowerPC Predicate operand.
392def pred : Operand<OtherVT> {
Chris Lattneraf53a872006-11-04 05:27:39 +0000393 let PrintMethod = "printPredicateOperand";
Ulrich Weigand3b255292013-03-26 10:53:27 +0000394 let MIOperandInfo = (ops i32imm:$bibo, CRRC:$reg);
Chris Lattneraf53a872006-11-04 05:27:39 +0000395}
Chris Lattner0638b262006-11-03 23:53:25 +0000396
Chris Lattnera613d262006-01-12 02:05:36 +0000397// Define PowerPC specific addressing mode.
Evan Chengaf9db752006-10-11 21:03:53 +0000398def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
399def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
400def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
401def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000402
Hal Finkel7ee74a62013-03-21 21:37:52 +0000403// The address in a single register. This is used with the SjLj
404// pseudo-instructions.
405def addr : ComplexPattern<iPTR, 1, "SelectAddr",[], []>;
406
Chris Lattner74531e42006-11-16 00:41:37 +0000407/// This is just the offset part of iaddr, used for preinc.
408def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000409
Evan Cheng8c75ef92005-12-14 22:07:12 +0000410//===----------------------------------------------------------------------===//
411// PowerPC Instruction Predicate Definitions.
Evan Cheng152b7e12007-10-23 06:42:42 +0000412def In32BitMode : Predicate<"!PPCSubTarget.isPPC64()">;
413def In64BitMode : Predicate<"PPCSubTarget.isPPC64()">;
Hal Finkelc6d08f12011-10-17 04:03:49 +0000414def IsBookE : Predicate<"PPCSubTarget.isBookE()">;
Chris Lattner6a5339b2006-11-14 18:44:47 +0000415
Chris Lattner47f01f12005-09-08 19:50:41 +0000416//===----------------------------------------------------------------------===//
417// PowerPC Instruction Definitions.
418
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000419// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000420
Chris Lattner88d211f2006-03-12 09:13:49 +0000421let hasCtrlDep = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000422let Defs = [R1], Uses = [R1] in {
Will Schmidt91638152012-10-04 18:14:28 +0000423def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt), "#ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000424 [(callseq_start timm:$amt)]>;
Will Schmidt91638152012-10-04 18:14:28 +0000425def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), "#ADJCALLSTACKUP $amt1 $amt2",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000426 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000427}
Chris Lattner1877ec92006-03-13 21:52:10 +0000428
Evan Cheng64d80e32007-07-19 01:14:50 +0000429def UPDATE_VRSAVE : Pseudo<(outs GPRC:$rD), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +0000430 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000431}
Jim Laskey2f616bf2006-11-16 22:43:37 +0000432
Evan Cheng071a2792007-09-11 19:55:27 +0000433let Defs = [R1], Uses = [R1] in
Will Schmidt91638152012-10-04 18:14:28 +0000434def DYNALLOC : Pseudo<(outs GPRC:$result), (ins GPRC:$negsize, memri:$fpsi), "#DYNALLOC",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000435 [(set i32:$result,
436 (PPCdynalloc i32:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000437
Dan Gohman533297b2009-10-29 18:10:34 +0000438// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
439// instruction selection into a branch sequence.
440let usesCustomInserter = 1, // Expanded after instruction selection.
Chris Lattner88d211f2006-03-12 09:13:49 +0000441 PPC970_Single = 1 in {
Hal Finkelab42ec22013-03-27 05:57:58 +0000442 // Note that SELECT_CC_I4 and SELECT_CC_I8 use the no-r0 register classes
443 // because either operand might become the first operand in an isel, and
444 // that operand cannot be r0.
445 def SELECT_CC_I4 : Pseudo<(outs GPRC:$dst), (ins CRRC:$cond,
446 GPRC_NOR0:$T, GPRC_NOR0:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000447 i32imm:$BROPC), "#SELECT_CC_I4",
Chris Lattner54689662006-09-27 02:55:21 +0000448 []>;
Hal Finkelab42ec22013-03-27 05:57:58 +0000449 def SELECT_CC_I8 : Pseudo<(outs G8RC:$dst), (ins CRRC:$cond,
450 G8RC_NOX0:$T, G8RC_NOX0:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000451 i32imm:$BROPC), "#SELECT_CC_I8",
Chris Lattner54689662006-09-27 02:55:21 +0000452 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000453 def SELECT_CC_F4 : Pseudo<(outs F4RC:$dst), (ins CRRC:$cond, F4RC:$T, F4RC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000454 i32imm:$BROPC), "#SELECT_CC_F4",
Chris Lattner54689662006-09-27 02:55:21 +0000455 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000456 def SELECT_CC_F8 : Pseudo<(outs F8RC:$dst), (ins CRRC:$cond, F8RC:$T, F8RC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000457 i32imm:$BROPC), "#SELECT_CC_F8",
Chris Lattner54689662006-09-27 02:55:21 +0000458 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000459 def SELECT_CC_VRRC: Pseudo<(outs VRRC:$dst), (ins CRRC:$cond, VRRC:$T, VRRC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000460 i32imm:$BROPC), "#SELECT_CC_VRRC",
Chris Lattner54689662006-09-27 02:55:21 +0000461 []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000462}
463
Bill Wendling7194aaf2008-03-03 22:19:16 +0000464// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
465// scavenge a register for it.
Hal Finkelae37cd02011-12-07 06:33:57 +0000466let mayStore = 1 in
467def SPILL_CR : Pseudo<(outs), (ins CRRC:$cond, memri:$F),
Will Schmidt91638152012-10-04 18:14:28 +0000468 "#SPILL_CR", []>;
Bill Wendling7194aaf2008-03-03 22:19:16 +0000469
Hal Finkeld21e9302011-12-06 20:55:36 +0000470// RESTORE_CR - Indicate that we're restoring the CR register (previously
471// spilled), so we'll need to scavenge a register for it.
Hal Finkelae37cd02011-12-07 06:33:57 +0000472let mayLoad = 1 in
473def RESTORE_CR : Pseudo<(outs CRRC:$cond), (ins memri:$F),
Will Schmidt91638152012-10-04 18:14:28 +0000474 "#RESTORE_CR", []>;
Hal Finkeld21e9302011-12-06 20:55:36 +0000475
Evan Chengffbacca2007-07-21 00:34:19 +0000476let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Ulrich Weigand3b255292013-03-26 10:53:27 +0000477 let isReturn = 1, Uses = [LR, RM] in
478 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (outs), (ins), "blr", BrB,
479 [(retflag)]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000480 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in
Owen Anderson20ab2902007-11-12 07:39:39 +0000481 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000482}
483
Chris Lattner7a823bd2005-02-15 20:26:49 +0000484let Defs = [LR] in
Will Schmidt91638152012-10-04 18:14:28 +0000485 def MovePCtoLR : Pseudo<(outs), (ins), "#MovePCtoLR", []>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000486 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000487
Evan Chengffbacca2007-07-21 00:34:19 +0000488let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattner594f4c62006-10-13 19:10:34 +0000489 let isBarrier = 1 in {
Chris Lattner8d704112010-11-15 06:09:35 +0000490 def B : IForm<18, 0, 0, (outs), (ins directbrtarget:$dst),
Chris Lattner1e484782005-12-04 18:42:54 +0000491 "b $dst", BrB,
492 [(br bb:$dst)]>;
Chris Lattner594f4c62006-10-13 19:10:34 +0000493 }
Chris Lattnerdd998852004-11-22 23:07:01 +0000494
Chris Lattner18258c62006-11-17 22:37:34 +0000495 // BCC represents an arbitrary conditional branch on a predicate.
496 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
Will Schmidtd8755332012-10-05 15:16:11 +0000497 // a two-value operand where a dag node expects two operands. :(
498 let isCodeGenOnly = 1 in
499 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, condbrtarget:$dst),
500 "b${cond:cc} ${cond:reg}, $dst"
501 /*[(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]*/>;
Hal Finkel99f823f2012-06-08 15:38:21 +0000502
503 let Defs = [CTR], Uses = [CTR] in {
Ulrich Weigand18430432012-11-13 19:15:52 +0000504 def BDZ : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
505 "bdz $dst">;
506 def BDNZ : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
507 "bdnz $dst">;
Hal Finkel99f823f2012-06-08 15:38:21 +0000508 }
Misha Brukmanb2edb442004-06-28 18:23:35 +0000509}
510
Hal Finkel7ee74a62013-03-21 21:37:52 +0000511// The direct BCL used by the SjLj setjmp code.
Ulrich Weigand3d386422013-03-26 10:57:16 +0000512let isCall = 1, hasCtrlDep = 1, isCodeGenOnly = 1, PPC970_Unit = 7 in {
Hal Finkel7ee74a62013-03-21 21:37:52 +0000513 let Defs = [LR], Uses = [RM] in {
514 def BCL : BForm_2<16, 20, 31, 0, 1, (outs), (ins condbrtarget:$dst),
515 "bcl 20, 31, $dst">;
516 }
517}
518
Roman Divackye46137f2012-03-06 16:41:49 +0000519let isCall = 1, PPC970_Unit = 7, Defs = [LR] in {
Misha Brukmanc661c302004-06-30 22:00:45 +0000520 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +0000521 let Uses = [RM] in {
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000522 def BL : IForm<18, 0, 1, (outs), (ins calltarget:$func),
523 "bl $func", BrB, []>; // See Pat patterns below.
524 def BLA : IForm<18, 1, 1, (outs), (ins aaddr:$func),
525 "bla $func", BrB, [(PPCcall (i32 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000526 }
527 let Uses = [CTR, RM] in {
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000528 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins),
529 "bctrl", BrB, [(PPCbctrl)]>,
530 Requires<[In32BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000531 }
Chris Lattner9f0bc652007-02-25 05:34:32 +0000532}
533
Dale Johannesenb384ab92008-10-29 18:26:45 +0000534let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000535def TCRETURNdi :Pseudo< (outs),
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000536 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000537 "#TC_RETURNd $dst $offset",
538 []>;
539
540
Dale Johannesenb384ab92008-10-29 18:26:45 +0000541let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000542def TCRETURNai :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000543 "#TC_RETURNa $func $offset",
544 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
545
Dale Johannesenb384ab92008-10-29 18:26:45 +0000546let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000547def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000548 "#TC_RETURNr $dst $offset",
549 []>;
550
551
Ulrich Weigand3d386422013-03-26 10:57:16 +0000552let isCodeGenOnly = 1 in {
553
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000554let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000555 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000556def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
557 Requires<[In32BitMode]>;
558
559
560
561let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000562 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000563def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
564 "b $dst", BrB,
565 []>;
566
Ulrich Weigand3d386422013-03-26 10:57:16 +0000567}
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000568
569let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000570 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000571def TAILBA : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
572 "ba $dst", BrB,
573 []>;
574
Ulrich Weigand3d386422013-03-26 10:57:16 +0000575let hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Hal Finkel7ee74a62013-03-21 21:37:52 +0000576 def EH_SjLj_SetJmp32 : Pseudo<(outs GPRC:$dst), (ins memr:$buf),
577 "#EH_SJLJ_SETJMP32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000578 [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>,
Hal Finkel7ee74a62013-03-21 21:37:52 +0000579 Requires<[In32BitMode]>;
580 let isTerminator = 1 in
581 def EH_SjLj_LongJmp32 : Pseudo<(outs), (ins memr:$buf),
582 "#EH_SJLJ_LONGJMP32",
583 [(PPCeh_sjlj_longjmp addr:$buf)]>,
584 Requires<[In32BitMode]>;
585}
586
Ulrich Weigand3d386422013-03-26 10:57:16 +0000587let isBranch = 1, isTerminator = 1 in {
Hal Finkel7ee74a62013-03-21 21:37:52 +0000588 def EH_SjLj_Setup : Pseudo<(outs), (ins directbrtarget:$dst),
589 "#EH_SjLj_Setup\t$dst", []>;
590}
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000591
Chris Lattner001db452006-06-06 21:29:23 +0000592// DCB* instructions.
Evan Cheng64d80e32007-07-19 01:14:50 +0000593def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000594 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
595 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000596def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000597 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
598 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000599def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000600 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
601 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000602def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000603 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
604 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000605def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000606 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
607 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000608def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000609 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
610 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000611def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000612 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
613 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000614def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000615 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
616 PPC970_DGroup_Single;
Chris Lattner26e552b2006-11-14 19:19:53 +0000617
Hal Finkel19aa2b52012-04-01 20:08:17 +0000618def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 1)),
619 (DCBT xoaddr:$dst)>;
620
Evan Cheng53301922008-07-12 02:23:19 +0000621// Atomic operations
Dan Gohman533297b2009-10-29 18:10:34 +0000622let usesCustomInserter = 1 in {
Jakob Stoklund Olesencf3a7482011-04-04 17:07:09 +0000623 let Defs = [CR0] in {
Dale Johannesen97efa362008-08-28 17:53:09 +0000624 def ATOMIC_LOAD_ADD_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000625 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_ADD_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000626 [(set i32:$dst, (atomic_load_add_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000627 def ATOMIC_LOAD_SUB_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000628 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_SUB_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000629 [(set i32:$dst, (atomic_load_sub_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000630 def ATOMIC_LOAD_AND_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000631 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_AND_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000632 [(set i32:$dst, (atomic_load_and_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000633 def ATOMIC_LOAD_OR_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000634 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_OR_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000635 [(set i32:$dst, (atomic_load_or_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000636 def ATOMIC_LOAD_XOR_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000637 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "ATOMIC_LOAD_XOR_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000638 [(set i32:$dst, (atomic_load_xor_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000639 def ATOMIC_LOAD_NAND_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000640 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_NAND_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000641 [(set i32:$dst, (atomic_load_nand_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000642 def ATOMIC_LOAD_ADD_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000643 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_ADD_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000644 [(set i32:$dst, (atomic_load_add_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000645 def ATOMIC_LOAD_SUB_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000646 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_SUB_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000647 [(set i32:$dst, (atomic_load_sub_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000648 def ATOMIC_LOAD_AND_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000649 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_AND_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000650 [(set i32:$dst, (atomic_load_and_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000651 def ATOMIC_LOAD_OR_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000652 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_OR_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000653 [(set i32:$dst, (atomic_load_or_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000654 def ATOMIC_LOAD_XOR_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000655 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_XOR_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000656 [(set i32:$dst, (atomic_load_xor_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000657 def ATOMIC_LOAD_NAND_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000658 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_NAND_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000659 [(set i32:$dst, (atomic_load_nand_16 xoaddr:$ptr, i32:$incr))]>;
Evan Cheng53301922008-07-12 02:23:19 +0000660 def ATOMIC_LOAD_ADD_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000661 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_ADD_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000662 [(set i32:$dst, (atomic_load_add_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000663 def ATOMIC_LOAD_SUB_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000664 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_SUB_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000665 [(set i32:$dst, (atomic_load_sub_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000666 def ATOMIC_LOAD_AND_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000667 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_AND_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000668 [(set i32:$dst, (atomic_load_and_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000669 def ATOMIC_LOAD_OR_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000670 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_OR_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000671 [(set i32:$dst, (atomic_load_or_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000672 def ATOMIC_LOAD_XOR_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000673 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_XOR_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000674 [(set i32:$dst, (atomic_load_xor_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000675 def ATOMIC_LOAD_NAND_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000676 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_NAND_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000677 [(set i32:$dst, (atomic_load_nand_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000678
Dale Johannesen97efa362008-08-28 17:53:09 +0000679 def ATOMIC_CMP_SWAP_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000680 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "#ATOMIC_CMP_SWAP_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000681 [(set i32:$dst, (atomic_cmp_swap_8 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000682 def ATOMIC_CMP_SWAP_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000683 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "#ATOMIC_CMP_SWAP_I16 $dst $ptr $old $new",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000684 [(set i32:$dst, (atomic_cmp_swap_16 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000685 def ATOMIC_CMP_SWAP_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000686 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "#ATOMIC_CMP_SWAP_I32 $dst $ptr $old $new",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000687 [(set i32:$dst, (atomic_cmp_swap_32 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000688
Dale Johannesen97efa362008-08-28 17:53:09 +0000689 def ATOMIC_SWAP_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000690 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "#ATOMIC_SWAP_i8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000691 [(set i32:$dst, (atomic_swap_8 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000692 def ATOMIC_SWAP_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000693 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "#ATOMIC_SWAP_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000694 [(set i32:$dst, (atomic_swap_16 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000695 def ATOMIC_SWAP_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000696 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "#ATOMIC_SWAP_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000697 [(set i32:$dst, (atomic_swap_32 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000698 }
Evan Cheng54fc97d2008-04-19 01:30:48 +0000699}
700
Evan Cheng53301922008-07-12 02:23:19 +0000701// Instructions to support atomic operations
702def LWARX : XForm_1<31, 20, (outs GPRC:$rD), (ins memrr:$src),
703 "lwarx $rD, $src", LdStLWARX,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000704 [(set i32:$rD, (PPClarx xoaddr:$src))]>;
Evan Cheng53301922008-07-12 02:23:19 +0000705
706let Defs = [CR0] in
707def STWCX : XForm_1<31, 150, (outs), (ins GPRC:$rS, memrr:$dst),
708 "stwcx. $rS, $dst", LdStSTWCX,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000709 [(PPCstcx i32:$rS, xoaddr:$dst)]>,
Evan Cheng53301922008-07-12 02:23:19 +0000710 isDOT;
711
Dan Gohmaneffc8c52010-05-14 16:46:02 +0000712let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in
Hal Finkel20b529b2012-04-01 04:44:16 +0000713def TRAP : XForm_24<31, 4, (outs), (ins), "trap", LdStLoad, [(trap)]>;
Nate Begeman1db3c922008-08-11 17:36:31 +0000714
Chris Lattner26e552b2006-11-14 19:19:53 +0000715//===----------------------------------------------------------------------===//
716// PPC32 Load Instructions.
Nate Begeman07aada82004-08-30 02:28:06 +0000717//
Chris Lattner26e552b2006-11-14 19:19:53 +0000718
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000719// Unindexed (r+i) Loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000720let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000721def LBZ : DForm_1<34, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000722 "lbz $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000723 [(set i32:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000724def LHA : DForm_1<42, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000725 "lha $rD, $src", LdStLHA,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000726 [(set i32:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000727 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000728def LHZ : DForm_1<40, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000729 "lhz $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000730 [(set i32:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000731def LWZ : DForm_1<32, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000732 "lwz $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000733 [(set i32:$rD, (load iaddr:$src))]>;
Chris Lattner302bf9c2006-11-08 02:13:12 +0000734
Evan Cheng64d80e32007-07-19 01:14:50 +0000735def LFS : DForm_1<48, (outs F4RC:$rD), (ins memri:$src),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000736 "lfs $rD, $src", LdStLFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000737 [(set f32:$rD, (load iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000738def LFD : DForm_1<50, (outs F8RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000739 "lfd $rD, $src", LdStLFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000740 [(set f64:$rD, (load iaddr:$src))]>;
Chris Lattner4eab7142006-11-10 02:08:47 +0000741
Chris Lattner4eab7142006-11-10 02:08:47 +0000742
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000743// Unindexed (r+i) Loads with Update (preinc).
Dan Gohman41474ba2008-12-03 02:30:17 +0000744let mayLoad = 1 in {
Hal Finkela548afc2013-03-19 18:51:05 +0000745def LBZU : DForm_1<35, (outs GPRC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000746 "lbzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000747 []>, RegConstraint<"$addr.reg = $ea_result">,
748 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000749
Hal Finkela548afc2013-03-19 18:51:05 +0000750def LHAU : DForm_1<43, (outs GPRC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000751 "lhau $rD, $addr", LdStLHAU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000752 []>, RegConstraint<"$addr.reg = $ea_result">,
753 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000754
Hal Finkela548afc2013-03-19 18:51:05 +0000755def LHZU : DForm_1<41, (outs GPRC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000756 "lhzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000757 []>, RegConstraint<"$addr.reg = $ea_result">,
758 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000759
Hal Finkela548afc2013-03-19 18:51:05 +0000760def LWZU : DForm_1<33, (outs GPRC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000761 "lwzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000762 []>, RegConstraint<"$addr.reg = $ea_result">,
763 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000764
Hal Finkela548afc2013-03-19 18:51:05 +0000765def LFSU : DForm_1<49, (outs F4RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000766 "lfsu $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000767 []>, RegConstraint<"$addr.reg = $ea_result">,
768 NoEncode<"$ea_result">;
769
Hal Finkela548afc2013-03-19 18:51:05 +0000770def LFDU : DForm_1<51, (outs F8RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000771 "lfdu $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000772 []>, RegConstraint<"$addr.reg = $ea_result">,
773 NoEncode<"$ea_result">;
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000774
775
776// Indexed (r+r) Loads with Update (preinc).
Hal Finkela548afc2013-03-19 18:51:05 +0000777def LBZUX : XForm_1<31, 119, (outs GPRC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000778 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000779 "lbzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000780 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000781 NoEncode<"$ea_result">;
782
Hal Finkela548afc2013-03-19 18:51:05 +0000783def LHAUX : XForm_1<31, 375, (outs GPRC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000784 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000785 "lhaux $rD, $addr", LdStLHAU,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000786 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000787 NoEncode<"$ea_result">;
788
Hal Finkela548afc2013-03-19 18:51:05 +0000789def LHZUX : XForm_1<31, 311, (outs GPRC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000790 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000791 "lhzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000792 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000793 NoEncode<"$ea_result">;
794
Hal Finkela548afc2013-03-19 18:51:05 +0000795def LWZUX : XForm_1<31, 55, (outs GPRC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000796 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000797 "lwzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000798 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000799 NoEncode<"$ea_result">;
800
Hal Finkela548afc2013-03-19 18:51:05 +0000801def LFSUX : XForm_1<31, 567, (outs F4RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000802 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000803 "lfsux $rD, $addr", LdStLFDU,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000804 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000805 NoEncode<"$ea_result">;
806
Hal Finkela548afc2013-03-19 18:51:05 +0000807def LFDUX : XForm_1<31, 631, (outs F8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000808 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000809 "lfdux $rD, $addr", LdStLFDU,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000810 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000811 NoEncode<"$ea_result">;
Nate Begemanb816f022004-10-07 22:30:03 +0000812}
Dan Gohman41474ba2008-12-03 02:30:17 +0000813}
Chris Lattner302bf9c2006-11-08 02:13:12 +0000814
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000815// Indexed (r+r) Loads.
Chris Lattner26e552b2006-11-14 19:19:53 +0000816//
Dan Gohman15511cf2008-12-03 18:15:48 +0000817let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000818def LBZX : XForm_1<31, 87, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000819 "lbzx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000820 [(set i32:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000821def LHAX : XForm_1<31, 343, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000822 "lhax $rD, $src", LdStLHA,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000823 [(set i32:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000824 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000825def LHZX : XForm_1<31, 279, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000826 "lhzx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000827 [(set i32:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000828def LWZX : XForm_1<31, 23, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000829 "lwzx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000830 [(set i32:$rD, (load xaddr:$src))]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000831
832
Evan Cheng64d80e32007-07-19 01:14:50 +0000833def LHBRX : XForm_1<31, 790, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000834 "lhbrx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000835 [(set i32:$rD, (PPClbrx xoaddr:$src, i16))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000836def LWBRX : XForm_1<31, 534, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000837 "lwbrx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000838 [(set i32:$rD, (PPClbrx xoaddr:$src, i32))]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000839
Evan Cheng64d80e32007-07-19 01:14:50 +0000840def LFSX : XForm_25<31, 535, (outs F4RC:$frD), (ins memrr:$src),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000841 "lfsx $frD, $src", LdStLFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000842 [(set f32:$frD, (load xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000843def LFDX : XForm_25<31, 599, (outs F8RC:$frD), (ins memrr:$src),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000844 "lfdx $frD, $src", LdStLFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000845 [(set f64:$frD, (load xaddr:$src))]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000846}
847
848//===----------------------------------------------------------------------===//
849// PPC32 Store Instructions.
850//
851
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000852// Unindexed (r+i) Stores.
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000853let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000854def STB : DForm_1<38, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000855 "stb $rS, $src", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000856 [(truncstorei8 i32:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000857def STH : DForm_1<44, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000858 "sth $rS, $src", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000859 [(truncstorei16 i32:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000860def STW : DForm_1<36, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000861 "stw $rS, $src", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000862 [(store i32:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000863def STFS : DForm_1<52, (outs), (ins F4RC:$rS, memri:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000864 "stfs $rS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000865 [(store f32:$rS, iaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000866def STFD : DForm_1<54, (outs), (ins F8RC:$rS, memri:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000867 "stfd $rS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000868 [(store f64:$rS, iaddr:$dst)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000869}
870
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000871// Unindexed (r+i) Stores with Update (preinc).
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000872let PPC970_Unit = 2, mayStore = 1 in {
873def STBU : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memri:$dst),
874 "stbu $rS, $dst", LdStStoreUpd, []>,
875 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
876def STHU : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memri:$dst),
877 "sthu $rS, $dst", LdStStoreUpd, []>,
878 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
879def STWU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memri:$dst),
880 "stwu $rS, $dst", LdStStoreUpd, []>,
881 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
882def STFSU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins F4RC:$rS, memri:$dst),
883 "stfsu $rS, $dst", LdStSTFDU, []>,
884 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
885def STFDU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins F8RC:$rS, memri:$dst),
886 "stfdu $rS, $dst", LdStSTFDU, []>,
887 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000888}
889
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000890// Patterns to match the pre-inc stores. We can't put the patterns on
891// the instruction definitions directly as ISel wants the address base
892// and offset to be separate operands, not a single complex operand.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +0000893def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
894 (STBU $rS, iaddroff:$ptroff, $ptrreg)>;
895def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
896 (STHU $rS, iaddroff:$ptroff, $ptrreg)>;
897def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
898 (STWU $rS, iaddroff:$ptroff, $ptrreg)>;
899def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
900 (STFSU $rS, iaddroff:$ptroff, $ptrreg)>;
901def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
902 (STFDU $rS, iaddroff:$ptroff, $ptrreg)>;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000903
Chris Lattner26e552b2006-11-14 19:19:53 +0000904// Indexed (r+r) Stores.
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000905let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000906def STBX : XForm_8<31, 215, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000907 "stbx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000908 [(truncstorei8 i32:$rS, xaddr:$dst)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000909 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000910def STHX : XForm_8<31, 407, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000911 "sthx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000912 [(truncstorei16 i32:$rS, xaddr:$dst)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000913 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000914def STWX : XForm_8<31, 151, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000915 "stwx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000916 [(store i32:$rS, xaddr:$dst)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000917 PPC970_DGroup_Cracked;
Hal Finkelac81cc32012-06-19 02:34:32 +0000918
Evan Cheng64d80e32007-07-19 01:14:50 +0000919def STHBRX: XForm_8<31, 918, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000920 "sthbrx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000921 [(PPCstbrx i32:$rS, xoaddr:$dst, i16)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000922 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000923def STWBRX: XForm_8<31, 662, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000924 "stwbrx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000925 [(PPCstbrx i32:$rS, xoaddr:$dst, i32)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000926 PPC970_DGroup_Cracked;
927
Evan Cheng64d80e32007-07-19 01:14:50 +0000928def STFIWX: XForm_28<31, 983, (outs), (ins F8RC:$frS, memrr:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000929 "stfiwx $frS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000930 [(PPCstfiwx f64:$frS, xoaddr:$dst)]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000931
Evan Cheng64d80e32007-07-19 01:14:50 +0000932def STFSX : XForm_28<31, 663, (outs), (ins F4RC:$frS, memrr:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000933 "stfsx $frS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000934 [(store f32:$frS, xaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000935def STFDX : XForm_28<31, 727, (outs), (ins F8RC:$frS, memrr:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000936 "stfdx $frS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000937 [(store f64:$frS, xaddr:$dst)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000938}
939
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000940// Indexed (r+r) Stores with Update (preinc).
941let PPC970_Unit = 2, mayStore = 1 in {
942def STBUX : XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memrr:$dst),
943 "stbux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000944 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000945 PPC970_DGroup_Cracked;
946def STHUX : XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memrr:$dst),
947 "sthux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000948 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000949 PPC970_DGroup_Cracked;
950def STWUX : XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memrr:$dst),
951 "stwux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000952 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000953 PPC970_DGroup_Cracked;
954def STFSUX: XForm_8<31, 695, (outs ptr_rc_nor0:$ea_res), (ins F4RC:$rS, memrr:$dst),
955 "stfsux $rS, $dst", LdStSTFDU, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000956 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000957 PPC970_DGroup_Cracked;
958def STFDUX: XForm_8<31, 759, (outs ptr_rc_nor0:$ea_res), (ins F8RC:$rS, memrr:$dst),
959 "stfdux $rS, $dst", LdStSTFDU, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000960 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000961 PPC970_DGroup_Cracked;
962}
963
964// Patterns to match the pre-inc stores. We can't put the patterns on
965// the instruction definitions directly as ISel wants the address base
966// and offset to be separate operands, not a single complex operand.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +0000967def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
968 (STBUX $rS, $ptrreg, $ptroff)>;
969def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
970 (STHUX $rS, $ptrreg, $ptroff)>;
971def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
972 (STWUX $rS, $ptrreg, $ptroff)>;
973def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
974 (STFSUX $rS, $ptrreg, $ptroff)>;
975def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
976 (STFDUX $rS, $ptrreg, $ptroff)>;
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000977
Dale Johannesenf87d6c02008-08-22 17:20:54 +0000978def SYNC : XForm_24_sync<31, 598, (outs), (ins),
979 "sync", LdStSync,
980 [(int_ppc_sync)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000981
982//===----------------------------------------------------------------------===//
983// PPC32 Arithmetic Instructions.
984//
Chris Lattner302bf9c2006-11-08 02:13:12 +0000985
Chris Lattner88d211f2006-03-12 09:13:49 +0000986let PPC970_Unit = 1 in { // FXU Operations.
Ulrich Weigand2b0850b2013-03-26 10:55:20 +0000987def ADDI : DForm_2<14, (outs GPRC:$rD), (ins GPRC_NOR0:$rA, symbolLo:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000988 "addi $rD, $rA, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000989 [(set i32:$rD, (add i32:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000990let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000991def ADDIC : DForm_2<12, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000992 "addic $rD, $rA, $imm", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000993 [(set i32:$rD, (addc i32:$rA, immSExt16:$imm))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000994 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000995def ADDICo : DForm_2<13, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000996 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000997 []>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000998}
Hal Finkela548afc2013-03-19 18:51:05 +0000999def ADDIS : DForm_2<15, (outs GPRC:$rD), (ins GPRC_NOR0:$rA, symbolHi:$imm),
Hal Finkel16803092012-06-12 19:01:24 +00001000 "addis $rD, $rA, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001001 [(set i32:$rD, (add i32:$rA, imm16ShiftedSExt:$imm))]>;
Ulrich Weigand3d386422013-03-26 10:57:16 +00001002let isCodeGenOnly = 1 in
Hal Finkela548afc2013-03-19 18:51:05 +00001003def LA : DForm_2<14, (outs GPRC:$rD), (ins GPRC_NOR0:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +00001004 "la $rD, $sym($rA)", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001005 [(set i32:$rD, (add i32:$rA,
Chris Lattner490ad082005-11-17 17:52:01 +00001006 (PPClo tglobaladdr:$sym, 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001007def MULLI : DForm_2< 7, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001008 "mulli $rD, $rA, $imm", IntMulLI,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001009 [(set i32:$rD, (mul i32:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001010let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001011def SUBFIC : DForm_2< 8, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001012 "subfic $rD, $rA, $imm", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001013 [(set i32:$rD, (subc immSExt16:$imm, i32:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001014}
Bill Wendling0f940c92007-12-07 21:42:31 +00001015
Hal Finkelf3c38282012-08-28 02:10:33 +00001016let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Bill Wendling0f940c92007-12-07 21:42:31 +00001017 def LI : DForm_2_r0<14, (outs GPRC:$rD), (ins symbolLo:$imm),
Hal Finkel16803092012-06-12 19:01:24 +00001018 "li $rD, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001019 [(set i32:$rD, immSExt16:$imm)]>;
Bill Wendling0f940c92007-12-07 21:42:31 +00001020 def LIS : DForm_2_r0<15, (outs GPRC:$rD), (ins symbolHi:$imm),
Hal Finkel16803092012-06-12 19:01:24 +00001021 "lis $rD, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001022 [(set i32:$rD, imm16ShiftedSExt:$imm)]>;
Bill Wendling0f940c92007-12-07 21:42:31 +00001023}
Chris Lattner88d211f2006-03-12 09:13:49 +00001024}
Chris Lattner26e552b2006-11-14 19:19:53 +00001025
Chris Lattner88d211f2006-03-12 09:13:49 +00001026let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +00001027def ANDIo : DForm_4<28, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +00001028 "andi. $dst, $src1, $src2", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001029 [(set i32:$dst, (and i32:$src1, immZExt16:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +00001030 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +00001031def ANDISo : DForm_4<29, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +00001032 "andis. $dst, $src1, $src2", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001033 [(set i32:$dst, (and i32:$src1, imm16ShiftedZExt:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +00001034 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +00001035def ORI : DForm_4<24, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001036 "ori $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001037 [(set i32:$dst, (or i32:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001038def ORIS : DForm_4<25, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001039 "oris $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001040 [(set i32:$dst, (or i32:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001041def XORI : DForm_4<26, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001042 "xori $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001043 [(set i32:$dst, (xor i32:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001044def XORIS : DForm_4<27, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001045 "xoris $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001046 [(set i32:$dst, (xor i32:$src1, imm16ShiftedZExt:$src2))]>;
Hal Finkel16803092012-06-12 19:01:24 +00001047def NOP : DForm_4_zero<24, (outs), (ins), "nop", IntSimple,
Nate Begeman09761222005-12-09 23:54:18 +00001048 []>;
Evan Chengcaf778a2007-08-01 23:07:38 +00001049def CMPWI : DForm_5_ext<11, (outs CRRC:$crD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001050 "cmpwi $crD, $rA, $imm", IntCompare>;
Evan Chengcaf778a2007-08-01 23:07:38 +00001051def CMPLWI : DForm_6_ext<10, (outs CRRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +00001052 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001053}
Nate Begemaned428532004-09-04 05:00:00 +00001054
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001055
Chris Lattner88d211f2006-03-12 09:13:49 +00001056let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +00001057def NAND : XForm_6<31, 476, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001058 "nand $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001059 [(set i32:$rA, (not (and i32:$rS, i32:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001060def AND : XForm_6<31, 28, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001061 "and $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001062 [(set i32:$rA, (and i32:$rS, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001063def ANDC : XForm_6<31, 60, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001064 "andc $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001065 [(set i32:$rA, (and i32:$rS, (not i32:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001066def OR : XForm_6<31, 444, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001067 "or $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001068 [(set i32:$rA, (or i32:$rS, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001069def NOR : XForm_6<31, 124, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001070 "nor $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001071 [(set i32:$rA, (not (or i32:$rS, i32:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001072def ORC : XForm_6<31, 412, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001073 "orc $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001074 [(set i32:$rA, (or i32:$rS, (not i32:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001075def EQV : XForm_6<31, 284, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001076 "eqv $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001077 [(set i32:$rA, (not (xor i32:$rS, i32:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001078def XOR : XForm_6<31, 316, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001079 "xor $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001080 [(set i32:$rA, (xor i32:$rS, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001081def SLW : XForm_6<31, 24, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001082 "slw $rA, $rS, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001083 [(set i32:$rA, (PPCshl i32:$rS, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001084def SRW : XForm_6<31, 536, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001085 "srw $rA, $rS, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001086 [(set i32:$rA, (PPCsrl i32:$rS, i32:$rB))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001087let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001088def SRAW : XForm_6<31, 792, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001089 "sraw $rA, $rS, $rB", IntShift,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001090 [(set i32:$rA, (PPCsra i32:$rS, i32:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001091}
Dale Johannesen8dffc812009-09-18 20:15:22 +00001092}
Chris Lattner26e552b2006-11-14 19:19:53 +00001093
Chris Lattner88d211f2006-03-12 09:13:49 +00001094let PPC970_Unit = 1 in { // FXU Operations.
Dale Johannesen8dffc812009-09-18 20:15:22 +00001095let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001096def SRAWI : XForm_10<31, 824, (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +00001097 "srawi $rA, $rS, $SH", IntShift,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001098 [(set i32:$rA, (sra i32:$rS, (i32 imm:$SH)))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001099}
Evan Cheng64d80e32007-07-19 01:14:50 +00001100def CNTLZW : XForm_11<31, 26, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +00001101 "cntlzw $rA, $rS", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001102 [(set i32:$rA, (ctlz i32:$rS))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001103def EXTSB : XForm_11<31, 954, (outs GPRC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +00001104 "extsb $rA, $rS", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001105 [(set i32:$rA, (sext_inreg i32:$rS, i8))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001106def EXTSH : XForm_11<31, 922, (outs GPRC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +00001107 "extsh $rA, $rS", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001108 [(set i32:$rA, (sext_inreg i32:$rS, i16))]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +00001109
Evan Cheng64d80e32007-07-19 01:14:50 +00001110def CMPW : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001111 "cmpw $crD, $rA, $rB", IntCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001112def CMPLW : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001113 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001114}
1115let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +00001116//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001117// "fcmpo $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001118def FCMPUS : XForm_17<63, 0, (outs CRRC:$crD), (ins F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001119 "fcmpu $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001120def FCMPUD : XForm_17<63, 0, (outs CRRC:$crD), (ins F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001121 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner26e552b2006-11-14 19:19:53 +00001122
Dale Johannesenb384ab92008-10-29 18:26:45 +00001123let Uses = [RM] in {
1124 def FCTIWZ : XForm_26<63, 15, (outs F8RC:$frD), (ins F8RC:$frB),
1125 "fctiwz $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001126 [(set f64:$frD, (PPCfctiwz f64:$frB))]>;
Hal Finkelf5d5c432013-03-29 08:57:48 +00001127
Dale Johannesenb384ab92008-10-29 18:26:45 +00001128 def FRSP : XForm_26<63, 12, (outs F4RC:$frD), (ins F8RC:$frB),
1129 "frsp $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001130 [(set f32:$frD, (fround f64:$frB))]>;
Hal Finkelf5d5c432013-03-29 08:57:48 +00001131
1132 // The frin -> nearbyint mapping is valid only in fast-math mode.
1133 def FRIND : XForm_26<63, 392, (outs F8RC:$frD), (ins F8RC:$frB),
1134 "frin $frD, $frB", FPGeneral,
1135 [(set f64:$frD, (fnearbyint f64:$frB))]>;
1136 def FRINS : XForm_26<63, 392, (outs F4RC:$frD), (ins F4RC:$frB),
1137 "frin $frD, $frB", FPGeneral,
1138 [(set f32:$frD, (fnearbyint f32:$frB))]>;
1139
Hal Finkel0882fd62013-03-29 19:41:55 +00001140 // These pseudos expand to rint but also set FE_INEXACT when the result does
1141 // not equal the argument.
1142 let usesCustomInserter = 1, Defs = [RM] in { // FIXME: Model FPSCR!
1143 def FRINDrint : Pseudo<(outs F8RC:$frD), (ins F8RC:$frB),
1144 "#FRINDrint", [(set f64:$frD, (frint f64:$frB))]>;
1145 def FRINSrint : Pseudo<(outs F4RC:$frD), (ins F4RC:$frB),
1146 "#FRINSrint", [(set f32:$frD, (frint f32:$frB))]>;
1147 }
1148
Hal Finkelf5d5c432013-03-29 08:57:48 +00001149 def FRIPD : XForm_26<63, 456, (outs F8RC:$frD), (ins F8RC:$frB),
1150 "frip $frD, $frB", FPGeneral,
1151 [(set f64:$frD, (fceil f64:$frB))]>;
1152 def FRIPS : XForm_26<63, 456, (outs F4RC:$frD), (ins F4RC:$frB),
1153 "frip $frD, $frB", FPGeneral,
1154 [(set f32:$frD, (fceil f32:$frB))]>;
1155 def FRIZD : XForm_26<63, 424, (outs F8RC:$frD), (ins F8RC:$frB),
1156 "friz $frD, $frB", FPGeneral,
1157 [(set f64:$frD, (ftrunc f64:$frB))]>;
1158 def FRIZS : XForm_26<63, 424, (outs F4RC:$frD), (ins F4RC:$frB),
1159 "friz $frD, $frB", FPGeneral,
1160 [(set f32:$frD, (ftrunc f32:$frB))]>;
1161 def FRIMD : XForm_26<63, 488, (outs F8RC:$frD), (ins F8RC:$frB),
1162 "frim $frD, $frB", FPGeneral,
1163 [(set f64:$frD, (ffloor f64:$frB))]>;
1164 def FRIMS : XForm_26<63, 488, (outs F4RC:$frD), (ins F4RC:$frB),
1165 "frim $frD, $frB", FPGeneral,
1166 [(set f32:$frD, (ffloor f32:$frB))]>;
1167
Dale Johannesenb384ab92008-10-29 18:26:45 +00001168 def FSQRT : XForm_26<63, 22, (outs F8RC:$frD), (ins F8RC:$frB),
1169 "fsqrt $frD, $frB", FPSqrt,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001170 [(set f64:$frD, (fsqrt f64:$frB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001171 def FSQRTS : XForm_26<59, 22, (outs F4RC:$frD), (ins F4RC:$frB),
1172 "fsqrts $frD, $frB", FPSqrt,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001173 [(set f32:$frD, (fsqrt f32:$frB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001174 }
Chris Lattner88d211f2006-03-12 09:13:49 +00001175}
Chris Lattner919c0322005-10-01 01:35:02 +00001176
Jakob Stoklund Olesena90c3f62010-07-16 21:03:52 +00001177/// Note that FMR is defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +00001178/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +00001179/// that they will fill slots (which could cause the load of a LSU reject to
1180/// sneak into a d-group with a store).
Jakob Stoklund Olesenbaafcbb42010-02-26 21:53:24 +00001181def FMR : XForm_26<63, 72, (outs F4RC:$frD), (ins F4RC:$frB),
1182 "fmr $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001183 []>, // (set f32:$frD, f32:$frB)
Jakob Stoklund Olesenbaafcbb42010-02-26 21:53:24 +00001184 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +00001185
Chris Lattner88d211f2006-03-12 09:13:49 +00001186let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +00001187// These are artificially split into two different forms, for 4/8 byte FP.
Evan Cheng64d80e32007-07-19 01:14:50 +00001188def FABSS : XForm_26<63, 264, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001189 "fabs $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001190 [(set f32:$frD, (fabs f32:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001191def FABSD : XForm_26<63, 264, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001192 "fabs $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001193 [(set f64:$frD, (fabs f64:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001194def FNABSS : XForm_26<63, 136, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001195 "fnabs $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001196 [(set f32:$frD, (fneg (fabs f32:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001197def FNABSD : XForm_26<63, 136, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001198 "fnabs $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001199 [(set f64:$frD, (fneg (fabs f64:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001200def FNEGS : XForm_26<63, 40, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001201 "fneg $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001202 [(set f32:$frD, (fneg f32:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001203def FNEGD : XForm_26<63, 40, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001204 "fneg $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001205 [(set f64:$frD, (fneg f64:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001206}
Chris Lattner919c0322005-10-01 01:35:02 +00001207
Nate Begeman6b3dc552004-08-29 22:45:13 +00001208
Nate Begeman07aada82004-08-30 02:28:06 +00001209// XL-Form instructions. condition register logical ops.
1210//
Evan Cheng64d80e32007-07-19 01:14:50 +00001211def MCRF : XLForm_3<19, 0, (outs CRRC:$BF), (ins CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +00001212 "mcrf $BF, $BFA", BrMCR>,
1213 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001214
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001215def CREQV : XLForm_1<19, 289, (outs CRBITRC:$CRD),
1216 (ins CRBITRC:$CRA, CRBITRC:$CRB),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001217 "creqv $CRD, $CRA, $CRB", BrCR,
1218 []>;
1219
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001220def CROR : XLForm_1<19, 449, (outs CRBITRC:$CRD),
1221 (ins CRBITRC:$CRA, CRBITRC:$CRB),
1222 "cror $CRD, $CRA, $CRB", BrCR,
1223 []>;
1224
Ulrich Weigand3d386422013-03-26 10:57:16 +00001225let isCodeGenOnly = 1 in {
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001226def CRSET : XLForm_1_ext<19, 289, (outs CRBITRC:$dst), (ins),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001227 "creqv $dst, $dst, $dst", BrCR,
1228 []>;
1229
Roman Divacky0aaa9192011-08-30 17:04:16 +00001230def CRUNSET: XLForm_1_ext<19, 193, (outs CRBITRC:$dst), (ins),
1231 "crxor $dst, $dst, $dst", BrCR,
1232 []>;
1233
Hal Finkel82b38212012-08-28 02:10:27 +00001234let Defs = [CR1EQ], CRD = 6 in {
1235def CR6SET : XLForm_1_ext<19, 289, (outs), (ins),
1236 "creqv 6, 6, 6", BrCR,
1237 [(PPCcr6set)]>;
1238
1239def CR6UNSET: XLForm_1_ext<19, 193, (outs), (ins),
1240 "crxor 6, 6, 6", BrCR,
1241 [(PPCcr6unset)]>;
1242}
Ulrich Weigand3d386422013-03-26 10:57:16 +00001243}
Hal Finkel82b38212012-08-28 02:10:27 +00001244
Chris Lattner88d211f2006-03-12 09:13:49 +00001245// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +00001246//
Dale Johannesen639076f2008-10-23 20:41:28 +00001247let Uses = [CTR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001248def MFCTR : XFXForm_1_ext<31, 339, 9, (outs GPRC:$rT), (ins),
1249 "mfctr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001250 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001251}
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001252let Defs = [CTR], Pattern = [(PPCmtctr i32:$rS)] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001253def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins GPRC:$rS),
1254 "mtctr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001255 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001256}
Chris Lattner1877ec92006-03-13 21:52:10 +00001257
Dale Johannesen639076f2008-10-23 20:41:28 +00001258let Defs = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001259def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins GPRC:$rS),
1260 "mtlr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001261 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001262}
1263let Uses = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001264def MFLR : XFXForm_1_ext<31, 339, 8, (outs GPRC:$rT), (ins),
1265 "mflr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001266 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001267}
Chris Lattner1877ec92006-03-13 21:52:10 +00001268
1269// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
1270// a GPR on the PPC970. As such, copies in and out have the same performance
1271// characteristics as an OR instruction.
Evan Cheng64d80e32007-07-19 01:14:50 +00001272def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +00001273 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001274 PPC970_DGroup_Single, PPC970_Unit_FXU;
Evan Cheng64d80e32007-07-19 01:14:50 +00001275def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT), (ins),
Chris Lattner1877ec92006-03-13 21:52:10 +00001276 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001277 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +00001278
Hal Finkel10f7f2a2013-03-21 19:03:21 +00001279let isCodeGenOnly = 1 in {
1280 def MTVRSAVEv : XFXForm_7_ext<31, 467, 256,
1281 (outs VRSAVERC:$reg), (ins GPRC:$rS),
1282 "mtspr 256, $rS", IntGeneral>,
1283 PPC970_DGroup_Single, PPC970_Unit_FXU;
1284 def MFVRSAVEv : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT),
1285 (ins VRSAVERC:$reg),
1286 "mfspr $rT, 256", IntGeneral>,
1287 PPC970_DGroup_First, PPC970_Unit_FXU;
1288}
1289
1290// SPILL_VRSAVE - Indicate that we're dumping the VRSAVE register,
1291// so we'll need to scavenge a register for it.
1292let mayStore = 1 in
1293def SPILL_VRSAVE : Pseudo<(outs), (ins VRSAVERC:$vrsave, memri:$F),
1294 "#SPILL_VRSAVE", []>;
1295
1296// RESTORE_VRSAVE - Indicate that we're restoring the VRSAVE register (previously
1297// spilled), so we'll need to scavenge a register for it.
1298let mayLoad = 1 in
1299def RESTORE_VRSAVE : Pseudo<(outs VRSAVERC:$vrsave), (ins memri:$F),
1300 "#RESTORE_VRSAVE", []>;
1301
Hal Finkel234bb382011-12-07 06:34:06 +00001302def MTCRF : XFXForm_5<31, 144, (outs crbitm:$FXM), (ins GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +00001303 "mtcrf $FXM, $rS", BrMCRX>,
1304 PPC970_MicroCode, PPC970_Unit_CRU;
Dale Johannesen5f07d522010-05-20 17:48:26 +00001305
1306// This is a pseudo for MFCR, which implicitly uses all 8 of its subregisters;
1307// declaring that here gives the local register allocator problems with this:
Dale Johannesenb384ab92008-10-29 18:26:45 +00001308// vreg = MCRF CR0
1309// MFCR <kill of whatever preg got assigned to vreg>
Dale Johannesen5f07d522010-05-20 17:48:26 +00001310// while not declaring it breaks DeadMachineInstructionElimination.
1311// As it turns out, in all cases where we currently use this,
1312// we're only interested in one subregister of it. Represent this in the
1313// instruction to keep the register allocator from becoming confused.
Chris Lattner2ead4582010-11-14 22:03:15 +00001314//
1315// FIXME: Make this a real Pseudo instruction when the JIT switches to MC.
Ulrich Weigand3d386422013-03-26 10:57:16 +00001316let isCodeGenOnly = 1 in
Dale Johannesen5f07d522010-05-20 17:48:26 +00001317def MFCRpseud: XFXForm_3<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Will Schmidt91638152012-10-04 18:14:28 +00001318 "#MFCRpseud", SprMFCR>,
Chris Lattner6d92cad2006-03-26 10:06:40 +00001319 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner2ead4582010-11-14 22:03:15 +00001320
1321def MFCR : XFXForm_3<31, 19, (outs GPRC:$rT), (ins),
1322 "mfcr $rT", SprMFCR>,
1323 PPC970_MicroCode, PPC970_Unit_CRU;
1324
Evan Cheng64d80e32007-07-19 01:14:50 +00001325def MFOCRF: XFXForm_5a<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Hal Finkel0a1852b2012-06-11 15:43:15 +00001326 "mfocrf $rT, $FXM", SprMFCR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001327 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001328
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00001329// Pseudo instruction to perform FADD in round-to-zero mode.
1330let usesCustomInserter = 1, Uses = [RM] in {
1331 def FADDrtz: Pseudo<(outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB), "",
1332 [(set f64:$FRT, (PPCfaddrtz f64:$FRA, f64:$FRB))]>;
1333}
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001334
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00001335// The above pseudo gets expanded to make use of the following instructions
1336// to manipulate FPSCR. Note that FPSCR is not modeled at the DAG level.
Dale Johannesenb384ab92008-10-29 18:26:45 +00001337let Uses = [RM], Defs = [RM] in {
1338 def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00001339 "mtfsb0 $FM", IntMTFSB0, []>,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001340 PPC970_DGroup_Single, PPC970_Unit_FPU;
1341 def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00001342 "mtfsb1 $FM", IntMTFSB0, []>,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001343 PPC970_DGroup_Single, PPC970_Unit_FPU;
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00001344 def MTFSF : XFLForm<63, 711, (outs), (ins i32imm:$FM, F8RC:$rT),
1345 "mtfsf $FM, $rT", IntMTFSB0, []>,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001346 PPC970_DGroup_Single, PPC970_Unit_FPU;
1347}
1348let Uses = [RM] in {
1349 def MFFS : XForm_42<63, 583, (outs F8RC:$rT), (ins),
1350 "mffs $rT", IntMFFS,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001351 [(set f64:$rT, (PPCmffs))]>,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001352 PPC970_DGroup_Single, PPC970_Unit_FPU;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001353}
1354
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001355
Chris Lattner88d211f2006-03-12 09:13:49 +00001356let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman07aada82004-08-30 02:28:06 +00001357
1358// XO-Form instructions. Arithmetic instructions that can set overflow bit
1359//
Evan Cheng64d80e32007-07-19 01:14:50 +00001360def ADD4 : XOForm_1<31, 266, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001361 "add $rT, $rA, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001362 [(set i32:$rT, (add i32:$rA, i32:$rB))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001363let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001364def ADDC : XOForm_1<31, 10, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001365 "addc $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001366 [(set i32:$rT, (addc i32:$rA, i32:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001367 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001368}
Evan Cheng64d80e32007-07-19 01:14:50 +00001369def DIVW : XOForm_1<31, 491, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001370 "divw $rT, $rA, $rB", IntDivW,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001371 [(set i32:$rT, (sdiv i32:$rA, i32:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001372 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001373def DIVWU : XOForm_1<31, 459, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001374 "divwu $rT, $rA, $rB", IntDivW,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001375 [(set i32:$rT, (udiv i32:$rA, i32:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001376 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001377def MULHW : XOForm_1<31, 75, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001378 "mulhw $rT, $rA, $rB", IntMulHW,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001379 [(set i32:$rT, (mulhs i32:$rA, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001380def MULHWU : XOForm_1<31, 11, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001381 "mulhwu $rT, $rA, $rB", IntMulHWU,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001382 [(set i32:$rT, (mulhu i32:$rA, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001383def MULLW : XOForm_1<31, 235, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001384 "mullw $rT, $rA, $rB", IntMulHW,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001385 [(set i32:$rT, (mul i32:$rA, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001386def SUBF : XOForm_1<31, 40, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001387 "subf $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001388 [(set i32:$rT, (sub i32:$rB, i32:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001389let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001390def SUBFC : XOForm_1<31, 8, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001391 "subfc $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001392 [(set i32:$rT, (subc i32:$rB, i32:$rA))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001393 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001394}
1395def NEG : XOForm_3<31, 104, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Hal Finkel16803092012-06-12 19:01:24 +00001396 "neg $rT, $rA", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001397 [(set i32:$rT, (ineg i32:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001398let Uses = [CARRY], Defs = [CARRY] in {
1399def ADDE : XOForm_1<31, 138, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1400 "adde $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001401 [(set i32:$rT, (adde i32:$rA, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001402def ADDME : XOForm_3<31, 234, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001403 "addme $rT, $rA", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001404 [(set i32:$rT, (adde i32:$rA, -1))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001405def ADDZE : XOForm_3<31, 202, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001406 "addze $rT, $rA", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001407 [(set i32:$rT, (adde i32:$rA, 0))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001408def SUBFE : XOForm_1<31, 136, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1409 "subfe $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001410 [(set i32:$rT, (sube i32:$rB, i32:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001411def SUBFME : XOForm_3<31, 232, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001412 "subfme $rT, $rA", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001413 [(set i32:$rT, (sube -1, i32:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001414def SUBFZE : XOForm_3<31, 200, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001415 "subfze $rT, $rA", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001416 [(set i32:$rT, (sube 0, i32:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001417}
Dale Johannesen8dffc812009-09-18 20:15:22 +00001418}
Nate Begeman07aada82004-08-30 02:28:06 +00001419
1420// A-Form instructions. Most of the instructions executed in the FPU are of
1421// this type.
1422//
Chris Lattner88d211f2006-03-12 09:13:49 +00001423let PPC970_Unit = 3 in { // FPU Operations.
Dale Johannesenb384ab92008-10-29 18:26:45 +00001424let Uses = [RM] in {
1425 def FMADD : AForm_1<63, 29,
1426 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1427 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001428 [(set f64:$FRT, (fma f64:$FRA, f64:$FRC, f64:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001429 def FMADDS : AForm_1<59, 29,
1430 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1431 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001432 [(set f32:$FRT, (fma f32:$FRA, f32:$FRC, f32:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001433 def FMSUB : AForm_1<63, 28,
1434 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1435 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001436 [(set f64:$FRT,
1437 (fma f64:$FRA, f64:$FRC, (fneg f64:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001438 def FMSUBS : AForm_1<59, 28,
1439 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1440 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001441 [(set f32:$FRT,
1442 (fma f32:$FRA, f32:$FRC, (fneg f32:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001443 def FNMADD : AForm_1<63, 31,
1444 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1445 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001446 [(set f64:$FRT,
1447 (fneg (fma f64:$FRA, f64:$FRC, f64:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001448 def FNMADDS : AForm_1<59, 31,
1449 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1450 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001451 [(set f32:$FRT,
1452 (fneg (fma f32:$FRA, f32:$FRC, f32:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001453 def FNMSUB : AForm_1<63, 30,
1454 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1455 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001456 [(set f64:$FRT, (fneg (fma f64:$FRA, f64:$FRC,
1457 (fneg f64:$FRB))))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001458 def FNMSUBS : AForm_1<59, 30,
1459 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1460 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001461 [(set f32:$FRT, (fneg (fma f32:$FRA, f32:$FRC,
1462 (fneg f32:$FRB))))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001463}
Chris Lattner43f07a42005-10-02 07:07:49 +00001464// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
1465// having 4 of these, force the comparison to always be an 8-byte double (code
1466// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +00001467// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +00001468def FSELD : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001469 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001470 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001471 [(set f64:$FRT, (PPCfsel f64:$FRA, f64:$FRC, f64:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +00001472def FSELS : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001473 (outs F4RC:$FRT), (ins F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001474 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001475 [(set f32:$FRT, (PPCfsel f64:$FRA, f32:$FRC, f32:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001476let Uses = [RM] in {
1477 def FADD : AForm_2<63, 21,
1478 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Hal Finkel8dc440a2012-08-28 02:49:14 +00001479 "fadd $FRT, $FRA, $FRB", FPAddSub,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001480 [(set f64:$FRT, (fadd f64:$FRA, f64:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001481 def FADDS : AForm_2<59, 21,
1482 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1483 "fadds $FRT, $FRA, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001484 [(set f32:$FRT, (fadd f32:$FRA, f32:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001485 def FDIV : AForm_2<63, 18,
1486 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1487 "fdiv $FRT, $FRA, $FRB", FPDivD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001488 [(set f64:$FRT, (fdiv f64:$FRA, f64:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001489 def FDIVS : AForm_2<59, 18,
1490 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1491 "fdivs $FRT, $FRA, $FRB", FPDivS,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001492 [(set f32:$FRT, (fdiv f32:$FRA, f32:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001493 def FMUL : AForm_3<63, 25,
Ulrich Weigand4ff09812012-11-13 19:19:46 +00001494 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC),
1495 "fmul $FRT, $FRA, $FRC", FPFused,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001496 [(set f64:$FRT, (fmul f64:$FRA, f64:$FRC))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001497 def FMULS : AForm_3<59, 25,
Ulrich Weigand4ff09812012-11-13 19:19:46 +00001498 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC),
1499 "fmuls $FRT, $FRA, $FRC", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001500 [(set f32:$FRT, (fmul f32:$FRA, f32:$FRC))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001501 def FSUB : AForm_2<63, 20,
1502 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Hal Finkel8dc440a2012-08-28 02:49:14 +00001503 "fsub $FRT, $FRA, $FRB", FPAddSub,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001504 [(set f64:$FRT, (fsub f64:$FRA, f64:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001505 def FSUBS : AForm_2<59, 20,
1506 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1507 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001508 [(set f32:$FRT, (fsub f32:$FRA, f32:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001509 }
Chris Lattner88d211f2006-03-12 09:13:49 +00001510}
Nate Begeman07aada82004-08-30 02:28:06 +00001511
Chris Lattner88d211f2006-03-12 09:13:49 +00001512let PPC970_Unit = 1 in { // FXU Operations.
Ulrich Weigandbc40df32012-11-13 19:14:19 +00001513 def ISEL : AForm_4<31, 15,
Ulrich Weiganda01c7db2013-03-26 10:54:54 +00001514 (outs GPRC:$rT), (ins GPRC_NOR0:$rA, GPRC:$rB, CRBITRC:$cond),
Hal Finkel009f7af2012-06-22 23:10:08 +00001515 "isel $rT, $rA, $rB, $cond", IntGeneral,
1516 []>;
1517}
1518
1519let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001520// M-Form instructions. rotate and mask instructions.
1521//
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001522let isCommutable = 1 in {
Chris Lattner043870d2005-09-09 18:17:41 +00001523// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +00001524def RLWIMI : MForm_2<20,
Evan Cheng64d80e32007-07-19 01:14:50 +00001525 (outs GPRC:$rA), (ins GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +00001526 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001527 []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">,
1528 NoEncode<"$rSi">;
Nate Begeman2d4c98d2004-10-16 20:43:38 +00001529}
Chris Lattner14522e32005-04-19 05:21:30 +00001530def RLWINM : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001531 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001532 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001533 []>;
Chris Lattner14522e32005-04-19 05:21:30 +00001534def RLWINMo : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001535 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001536 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001537 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +00001538def RLWNM : MForm_2<23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001539 (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001540 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001541 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001542}
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001543
Chris Lattner3c0f9cc2006-03-20 06:15:45 +00001544
Chris Lattner2eb25172005-09-09 00:39:56 +00001545//===----------------------------------------------------------------------===//
1546// PowerPC Instruction Patterns
1547//
1548
Chris Lattner30e21a42005-09-26 22:20:16 +00001549// Arbitrary immediate support. Implement in terms of LIS/ORI.
1550def : Pat<(i32 imm:$imm),
1551 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +00001552
1553// Implement the 'not' operation with the NOR instruction.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001554def NOT : Pat<(not i32:$in),
1555 (NOR $in, $in)>;
Chris Lattner91da8622005-09-28 17:13:15 +00001556
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001557// ADD an arbitrary immediate.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001558def : Pat<(add i32:$in, imm:$imm),
1559 (ADDIS (ADDI $in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001560// OR an arbitrary immediate.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001561def : Pat<(or i32:$in, imm:$imm),
1562 (ORIS (ORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001563// XOR an arbitrary immediate.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001564def : Pat<(xor i32:$in, imm:$imm),
1565 (XORIS (XORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +00001566// SUBFIC
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001567def : Pat<(sub immSExt16:$imm, i32:$in),
1568 (SUBFIC $in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +00001569
Chris Lattner956f43c2006-06-16 20:22:01 +00001570// SHL/SRL
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001571def : Pat<(shl i32:$in, (i32 imm:$imm)),
1572 (RLWINM $in, imm:$imm, 0, (SHL32 imm:$imm))>;
1573def : Pat<(srl i32:$in, (i32 imm:$imm)),
1574 (RLWINM $in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman2d5aff72005-10-19 18:42:01 +00001575
Nate Begeman35ef9132006-01-11 21:21:00 +00001576// ROTL
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001577def : Pat<(rotl i32:$in, i32:$sh),
1578 (RLWNM $in, $sh, 0, 31)>;
1579def : Pat<(rotl i32:$in, (i32 imm:$imm)),
1580 (RLWINM $in, imm:$imm, 0, 31)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001581
Nate Begemanf42f1332006-09-22 05:01:56 +00001582// RLWNM
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001583def : Pat<(and (rotl i32:$in, i32:$sh), maskimm32:$imm),
1584 (RLWNM $in, $sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
Nate Begemanf42f1332006-09-22 05:01:56 +00001585
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001586// Calls
Ulrich Weigand86765fb2013-03-22 15:24:13 +00001587def : Pat<(PPCcall (i32 tglobaladdr:$dst)),
1588 (BL tglobaladdr:$dst)>;
1589def : Pat<(PPCcall (i32 texternalsym:$dst)),
1590 (BL texternalsym:$dst)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001591
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001592
1593def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
1594 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
1595
1596def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
1597 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
1598
1599def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
1600 (TCRETURNri CTRRC:$dst, imm:$imm)>;
1601
1602
1603
Chris Lattner860e8862005-11-17 07:30:41 +00001604// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001605def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1606def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1607def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1608def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001609def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1610def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001611def : Pat<(PPChi tblockaddress:$in, 0), (LIS tblockaddress:$in)>;
1612def : Pat<(PPClo tblockaddress:$in, 0), (LI tblockaddress:$in)>;
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001613def : Pat<(PPChi tglobaltlsaddr:$g, i32:$in),
1614 (ADDIS $in, tglobaltlsaddr:$g)>;
1615def : Pat<(PPClo tglobaltlsaddr:$g, i32:$in),
Ulrich Weigand2b0850b2013-03-26 10:55:20 +00001616 (ADDI $in, tglobaltlsaddr:$g)>;
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001617def : Pat<(add i32:$in, (PPChi tglobaladdr:$g, 0)),
1618 (ADDIS $in, tglobaladdr:$g)>;
1619def : Pat<(add i32:$in, (PPChi tconstpool:$g, 0)),
1620 (ADDIS $in, tconstpool:$g)>;
1621def : Pat<(add i32:$in, (PPChi tjumptable:$g, 0)),
1622 (ADDIS $in, tjumptable:$g)>;
1623def : Pat<(add i32:$in, (PPChi tblockaddress:$g, 0)),
1624 (ADDIS $in, tblockaddress:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001625
Chris Lattner4172b102005-12-06 02:10:38 +00001626// Standard shifts. These are represented separately from the real shifts above
1627// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1628// amounts.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001629def : Pat<(sra i32:$rS, i32:$rB),
1630 (SRAW $rS, $rB)>;
1631def : Pat<(srl i32:$rS, i32:$rB),
1632 (SRW $rS, $rB)>;
1633def : Pat<(shl i32:$rS, i32:$rB),
1634 (SLW $rS, $rB)>;
Chris Lattner4172b102005-12-06 02:10:38 +00001635
Evan Cheng466685d2006-10-09 20:57:25 +00001636def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001637 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001638def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001639 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001640def : Pat<(extloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001641 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001642def : Pat<(extloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001643 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001644def : Pat<(extloadi8 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001645 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001646def : Pat<(extloadi8 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001647 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001648def : Pat<(extloadi16 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001649 (LHZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001650def : Pat<(extloadi16 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001651 (LHZX xaddr:$src)>;
Jakob Stoklund Olesena90c3f62010-07-16 21:03:52 +00001652def : Pat<(f64 (extloadf32 iaddr:$src)),
1653 (COPY_TO_REGCLASS (LFS iaddr:$src), F8RC)>;
1654def : Pat<(f64 (extloadf32 xaddr:$src)),
1655 (COPY_TO_REGCLASS (LFSX xaddr:$src), F8RC)>;
1656
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001657def : Pat<(f64 (fextend f32:$src)),
1658 (COPY_TO_REGCLASS $src, F8RC)>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001659
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001660// Memory barriers
Chris Lattner6d9f86b2010-02-23 06:54:29 +00001661def : Pat<(membarrier (i32 imm /*ll*/),
1662 (i32 imm /*ls*/),
1663 (i32 imm /*sl*/),
1664 (i32 imm /*ss*/),
1665 (i32 imm /*device*/)),
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001666 (SYNC)>;
1667
Eli Friedman14648462011-07-27 22:21:52 +00001668def : Pat<(atomic_fence (imm), (imm)), (SYNC)>;
1669
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001670include "PPCInstrAltivec.td"
Chris Lattner956f43c2006-06-16 20:22:01 +00001671include "PPCInstr64Bit.td"