blob: 76dc5e75559a9fefdef43ac030b64f6fee7bdcc3 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Chenga8e29892007-01-19 07:51:42 +000041def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
42
43def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
44 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
45
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000046def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000047def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
48 SDTCisInt<2>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000049
Jim Grosbach7c03dbd2009-12-14 21:24:16 +000050def SDT_ARMMEMBARRIERV7 : SDTypeProfile<0, 0, []>;
51def SDT_ARMSYNCBARRIERV7 : SDTypeProfile<0, 0, []>;
52def SDT_ARMMEMBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
53def SDT_ARMSYNCBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000054
Evan Chenga8e29892007-01-19 07:51:42 +000055// Node definitions.
56def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000057def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
58
Bill Wendlingc69107c2007-11-13 09:19:02 +000059def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000060 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000061def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000062 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000063
64def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
65 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng277f0742007-06-19 21:05:09 +000066def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
67 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000068def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
69 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
70
Chris Lattner48be23c2008-01-15 22:02:54 +000071def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000072 [SDNPHasChain, SDNPOptInFlag]>;
73
74def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
75 [SDNPInFlag]>;
76def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
77 [SDNPInFlag]>;
78
79def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
80 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
81
82def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
83 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000084def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
85 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086
87def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
88 [SDNPOutFlag]>;
89
David Goodwinc0309b42009-06-29 15:33:01 +000090def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
91 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000092
Evan Chenga8e29892007-01-19 07:51:42 +000093def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
94
95def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
96def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
97def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000098
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000099def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +0000100def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000101
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000102def ARMMemBarrierV7 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV7,
Jim Grosbach3728e962009-12-10 00:11:09 +0000103 [SDNPHasChain]>;
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000104def ARMSyncBarrierV7 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV7,
105 [SDNPHasChain]>;
106def ARMMemBarrierV6 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV6,
107 [SDNPHasChain]>;
108def ARMSyncBarrierV6 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV6,
Jim Grosbach3728e962009-12-10 00:11:09 +0000109 [SDNPHasChain]>;
110
Evan Chengf609bb82010-01-19 00:44:15 +0000111def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
112
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000113//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000114// ARM Instruction Predicate Definitions.
115//
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000116def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
117def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
118def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000119def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000120def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000121def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
122def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
123def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
124def HasNEON : Predicate<"Subtarget->hasNEON()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000125def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
126def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000127def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000128def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000129def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000130def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000131def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
132def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000133
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000134// FIXME: Eventually this will be just "hasV6T2Ops".
135def UseMovt : Predicate<"Subtarget->useMovt()">;
136def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
137
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000138//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000139// ARM Flag Definitions.
140
141class RegConstraint<string C> {
142 string Constraints = C;
143}
144
145//===----------------------------------------------------------------------===//
146// ARM specific transformation functions and pattern fragments.
147//
148
Evan Chenga8e29892007-01-19 07:51:42 +0000149// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
150// so_imm_neg def below.
151def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000153}]>;
154
155// so_imm_not_XFORM - Return a so_imm value packed into the format described for
156// so_imm_not def below.
157def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000159}]>;
160
161// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
162def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000163 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000164 return v == 8 || v == 16 || v == 24;
165}]>;
166
167/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
168def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000169 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000170}]>;
171
172/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
173def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000174 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000175}]>;
176
Jim Grosbach64171712010-02-16 21:07:46 +0000177def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000178 PatLeaf<(imm), [{
179 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
180 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000181
Evan Chenga2515702007-03-19 07:09:02 +0000182def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000183 PatLeaf<(imm), [{
184 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
185 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000186
187// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
188def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000189 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000190}]>;
191
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000192/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
193/// e.g., 0xf000ffff
194def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000195 PatLeaf<(imm), [{
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000196 uint32_t v = (uint32_t)N->getZExtValue();
197 if (v == 0xffffffff)
198 return 0;
David Goodwinc2ffd282009-07-14 00:57:56 +0000199 // there can be 1's on either or both "outsides", all the "inside"
200 // bits must be 0's
201 unsigned int lsb = 0, msb = 31;
202 while (v & (1 << msb)) --msb;
203 while (v & (1 << lsb)) ++lsb;
204 for (unsigned int i = lsb; i <= msb; ++i) {
205 if (v & (1 << i))
206 return 0;
207 }
208 return 1;
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000209}] > {
210 let PrintMethod = "printBitfieldInvMaskImmOperand";
211}
212
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000213/// Split a 32-bit immediate into two 16 bit parts.
214def lo16 : SDNodeXForm<imm, [{
215 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
216 MVT::i32);
217}]>;
218
219def hi16 : SDNodeXForm<imm, [{
220 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
221}]>;
222
223def lo16AllZero : PatLeaf<(i32 imm), [{
224 // Returns true if all low 16-bits are 0.
225 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000226}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000227
Jim Grosbach64171712010-02-16 21:07:46 +0000228/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000229/// [0.65535].
230def imm0_65535 : PatLeaf<(i32 imm), [{
231 return (uint32_t)N->getZExtValue() < 65536;
232}]>;
233
Evan Cheng37f25d92008-08-28 23:39:26 +0000234class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
235class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000236
Jim Grosbach0a145f32010-02-16 20:17:57 +0000237/// adde and sube predicates - True based on whether the carry flag output
238/// will be needed or not.
239def adde_dead_carry :
240 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
241 [{return !N->hasAnyUseOfValue(1);}]>;
242def sube_dead_carry :
243 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
244 [{return !N->hasAnyUseOfValue(1);}]>;
245def adde_live_carry :
246 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
247 [{return N->hasAnyUseOfValue(1);}]>;
248def sube_live_carry :
249 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
250 [{return N->hasAnyUseOfValue(1);}]>;
251
Evan Chenga8e29892007-01-19 07:51:42 +0000252//===----------------------------------------------------------------------===//
253// Operand Definitions.
254//
255
256// Branch target.
257def brtarget : Operand<OtherVT>;
258
Evan Chenga8e29892007-01-19 07:51:42 +0000259// A list of registers separated by comma. Used by load/store multiple.
260def reglist : Operand<i32> {
261 let PrintMethod = "printRegisterList";
262}
263
264// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
265def cpinst_operand : Operand<i32> {
266 let PrintMethod = "printCPInstOperand";
267}
268
269def jtblock_operand : Operand<i32> {
270 let PrintMethod = "printJTBlockOperand";
271}
Evan Cheng66ac5312009-07-25 00:33:29 +0000272def jt2block_operand : Operand<i32> {
273 let PrintMethod = "printJT2BlockOperand";
274}
Evan Chenga8e29892007-01-19 07:51:42 +0000275
276// Local PC labels.
277def pclabel : Operand<i32> {
278 let PrintMethod = "printPCLabel";
279}
280
281// shifter_operand operands: so_reg and so_imm.
282def so_reg : Operand<i32>, // reg reg imm
283 ComplexPattern<i32, 3, "SelectShifterOperandReg",
284 [shl,srl,sra,rotr]> {
285 let PrintMethod = "printSORegOperand";
286 let MIOperandInfo = (ops GPR, GPR, i32imm);
287}
288
289// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
290// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
291// represented in the imm field in the same 12-bit form that they are encoded
292// into so_imm instructions: the 8-bit immediate is the least significant bits
293// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
294def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000295 PatLeaf<(imm), [{
296 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
297 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000298 let PrintMethod = "printSOImmOperand";
299}
300
Evan Chengc70d1842007-03-20 08:11:30 +0000301// Break so_imm's up into two pieces. This handles immediates with up to 16
302// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
303// get the first/second pieces.
304def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000305 PatLeaf<(imm), [{
306 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
307 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000308 let PrintMethod = "printSOImm2PartOperand";
309}
310
311def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000312 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000314}]>;
315
316def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000317 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000319}]>;
320
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000321def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
322 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
323 }]> {
324 let PrintMethod = "printSOImm2PartOperand";
325}
326
327def so_neg_imm2part_1 : SDNodeXForm<imm, [{
328 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
329 return CurDAG->getTargetConstant(V, MVT::i32);
330}]>;
331
332def so_neg_imm2part_2 : SDNodeXForm<imm, [{
333 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
334 return CurDAG->getTargetConstant(V, MVT::i32);
335}]>;
336
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000337/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
338def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
339 return (int32_t)N->getZExtValue() < 32;
340}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000341
342// Define ARM specific addressing modes.
343
344// addrmode2 := reg +/- reg shop imm
345// addrmode2 := reg +/- imm12
346//
347def addrmode2 : Operand<i32>,
348 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
349 let PrintMethod = "printAddrMode2Operand";
350 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
351}
352
353def am2offset : Operand<i32>,
354 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
355 let PrintMethod = "printAddrMode2OffsetOperand";
356 let MIOperandInfo = (ops GPR, i32imm);
357}
358
359// addrmode3 := reg +/- reg
360// addrmode3 := reg +/- imm8
361//
362def addrmode3 : Operand<i32>,
363 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
364 let PrintMethod = "printAddrMode3Operand";
365 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
366}
367
368def am3offset : Operand<i32>,
369 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
370 let PrintMethod = "printAddrMode3OffsetOperand";
371 let MIOperandInfo = (ops GPR, i32imm);
372}
373
374// addrmode4 := reg, <mode|W>
375//
376def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000377 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000378 let PrintMethod = "printAddrMode4Operand";
379 let MIOperandInfo = (ops GPR, i32imm);
380}
381
382// addrmode5 := reg +/- imm8*4
383//
384def addrmode5 : Operand<i32>,
385 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
386 let PrintMethod = "printAddrMode5Operand";
387 let MIOperandInfo = (ops GPR, i32imm);
388}
389
Bob Wilson8b024a52009-07-01 23:16:05 +0000390// addrmode6 := reg with optional writeback
391//
392def addrmode6 : Operand<i32>,
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000393 ComplexPattern<i32, 4, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000394 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000395 let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm, i32imm);
Bob Wilson8b024a52009-07-01 23:16:05 +0000396}
397
Evan Chenga8e29892007-01-19 07:51:42 +0000398// addrmodepc := pc + reg
399//
400def addrmodepc : Operand<i32>,
401 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
402 let PrintMethod = "printAddrModePCOperand";
403 let MIOperandInfo = (ops GPR, i32imm);
404}
405
Bob Wilson4f38b382009-08-21 21:58:55 +0000406def nohash_imm : Operand<i32> {
407 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000408}
409
Evan Chenga8e29892007-01-19 07:51:42 +0000410//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000411
Evan Cheng37f25d92008-08-28 23:39:26 +0000412include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000413
414//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000415// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000416//
417
Evan Cheng3924f782008-08-29 07:36:24 +0000418/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000419/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000420multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
421 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000422 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000423 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000424 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
425 let Inst{25} = 1;
426 }
Evan Chengedda31c2008-11-05 18:35:52 +0000427 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000428 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000429 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000430 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000431 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000432 let isCommutable = Commutable;
433 }
Evan Chengedda31c2008-11-05 18:35:52 +0000434 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000435 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000436 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
437 let Inst{25} = 0;
438 }
Evan Chenga8e29892007-01-19 07:51:42 +0000439}
440
Evan Cheng1e249e32009-06-25 20:59:23 +0000441/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000442/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000443let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000444multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
445 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000446 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000447 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000448 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000449 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000450 let Inst{25} = 1;
451 }
Evan Chengedda31c2008-11-05 18:35:52 +0000452 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000453 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000454 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
455 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000456 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000457 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000458 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000459 }
Evan Chengedda31c2008-11-05 18:35:52 +0000460 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000461 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000462 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000463 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000464 let Inst{25} = 0;
465 }
Evan Cheng071a2792007-09-11 19:55:27 +0000466}
Evan Chengc85e8322007-07-05 07:13:32 +0000467}
468
469/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000470/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000471/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000472let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000473multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
474 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000475 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng162e3092009-10-26 23:45:59 +0000476 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000477 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000478 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000479 let Inst{25} = 1;
480 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000481 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng162e3092009-10-26 23:45:59 +0000482 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000483 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000484 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000485 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000486 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000487 let isCommutable = Commutable;
488 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000489 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000490 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000491 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000492 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000493 let Inst{25} = 0;
494 }
Evan Cheng071a2792007-09-11 19:55:27 +0000495}
Evan Chenga8e29892007-01-19 07:51:42 +0000496}
497
Evan Chenga8e29892007-01-19 07:51:42 +0000498/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
499/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000500/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
501multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000502 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng162e3092009-10-26 23:45:59 +0000503 IIC_iUNAr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000504 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000505 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000506 let Inst{11-10} = 0b00;
507 let Inst{19-16} = 0b1111;
508 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000509 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000510 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000511 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000512 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000513 let Inst{19-16} = 0b1111;
514 }
Evan Chenga8e29892007-01-19 07:51:42 +0000515}
516
517/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
518/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000519multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
520 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng162e3092009-10-26 23:45:59 +0000521 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000522 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000523 Requires<[IsARM, HasV6]> {
524 let Inst{11-10} = 0b00;
525 }
Evan Cheng97f48c32008-11-06 22:15:19 +0000526 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000527 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000528 [(set GPR:$dst, (opnode GPR:$LHS,
529 (rotr GPR:$RHS, rot_imm:$rot)))]>,
530 Requires<[IsARM, HasV6]>;
531}
532
Evan Cheng62674222009-06-25 23:34:10 +0000533/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
534let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000535multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
536 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000537 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000538 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000539 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000540 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000541 let Inst{25} = 1;
542 }
Evan Cheng62674222009-06-25 23:34:10 +0000543 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000544 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000545 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000546 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000547 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000548 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000549 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000550 }
Evan Cheng62674222009-06-25 23:34:10 +0000551 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000552 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000553 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000554 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000555 let Inst{25} = 0;
556 }
Jim Grosbache5165492009-11-09 00:11:35 +0000557}
558// Carry setting variants
559let Defs = [CPSR] in {
560multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
561 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000562 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000563 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000564 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000565 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000566 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000567 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000568 }
Evan Cheng62674222009-06-25 23:34:10 +0000569 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000570 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000571 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000572 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000573 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000574 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000575 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000576 }
Evan Cheng62674222009-06-25 23:34:10 +0000577 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000578 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000579 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000580 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000581 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000582 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000583 }
Evan Cheng071a2792007-09-11 19:55:27 +0000584}
Evan Chengc85e8322007-07-05 07:13:32 +0000585}
Jim Grosbache5165492009-11-09 00:11:35 +0000586}
Evan Chengc85e8322007-07-05 07:13:32 +0000587
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000588//===----------------------------------------------------------------------===//
589// Instructions
590//===----------------------------------------------------------------------===//
591
Evan Chenga8e29892007-01-19 07:51:42 +0000592//===----------------------------------------------------------------------===//
593// Miscellaneous Instructions.
594//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000595
Evan Chenga8e29892007-01-19 07:51:42 +0000596/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
597/// the function. The first operand is the ID# for this instruction, the second
598/// is the index into the MachineConstantPool that this is, the third is the
599/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000600let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000601def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000602PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000603 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000604 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000605
Evan Cheng071a2792007-09-11 19:55:27 +0000606let Defs = [SP], Uses = [SP] in {
Evan Chenga8e29892007-01-19 07:51:42 +0000607def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000608PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000609 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000610 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000611
Jim Grosbach64171712010-02-16 21:07:46 +0000612def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000613PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000614 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000615 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000616}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000617
Johnny Chenf4d81052010-02-12 22:53:19 +0000618def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000619 [/* For disassembly only; pattern left blank */]>,
620 Requires<[IsARM, HasV6T2]> {
621 let Inst{27-16} = 0b001100100000;
622 let Inst{7-0} = 0b00000000;
623}
624
Johnny Chenf4d81052010-02-12 22:53:19 +0000625def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
626 [/* For disassembly only; pattern left blank */]>,
627 Requires<[IsARM, HasV6T2]> {
628 let Inst{27-16} = 0b001100100000;
629 let Inst{7-0} = 0b00000001;
630}
631
632def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
633 [/* For disassembly only; pattern left blank */]>,
634 Requires<[IsARM, HasV6T2]> {
635 let Inst{27-16} = 0b001100100000;
636 let Inst{7-0} = 0b00000010;
637}
638
639def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
640 [/* For disassembly only; pattern left blank */]>,
641 Requires<[IsARM, HasV6T2]> {
642 let Inst{27-16} = 0b001100100000;
643 let Inst{7-0} = 0b00000011;
644}
645
646def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
647 [/* For disassembly only; pattern left blank */]>,
648 Requires<[IsARM, HasV6T2]> {
649 let Inst{27-16} = 0b001100100000;
650 let Inst{7-0} = 0b00000100;
651}
652
Johnny Chenc6f7b272010-02-11 18:12:29 +0000653// The i32imm operand $val can be used by a debugger to store more information
654// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000655def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000656 [/* For disassembly only; pattern left blank */]>,
657 Requires<[IsARM]> {
658 let Inst{27-20} = 0b00010010;
659 let Inst{7-4} = 0b0111;
660}
661
Johnny Chenb98e1602010-02-12 18:55:33 +0000662// Change Processor State is a system instruction -- for disassembly only.
663// The singleton $opt operand contains the following information:
664// opt{4-0} = mode from Inst{4-0}
665// opt{5} = changemode from Inst{17}
666// opt{8-6} = AIF from Inst{8-6}
667// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chenf4d81052010-02-12 22:53:19 +0000668def CPS : AXI<(outs),(ins i32imm:$opt), MiscFrm, NoItinerary, "cps${opt:cps}",
Johnny Chenb98e1602010-02-12 18:55:33 +0000669 [/* For disassembly only; pattern left blank */]>,
670 Requires<[IsARM]> {
671 let Inst{31-28} = 0b1111;
672 let Inst{27-20} = 0b00010000;
673 let Inst{16} = 0;
674 let Inst{5} = 0;
675}
676
Johnny Chena1e76212010-02-13 02:51:09 +0000677def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
678 [/* For disassembly only; pattern left blank */]>,
679 Requires<[IsARM]> {
680 let Inst{31-28} = 0b1111;
681 let Inst{27-20} = 0b00010000;
682 let Inst{16} = 1;
683 let Inst{9} = 1;
684 let Inst{7-4} = 0b0000;
685}
686
687def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
688 [/* For disassembly only; pattern left blank */]>,
689 Requires<[IsARM]> {
690 let Inst{31-28} = 0b1111;
691 let Inst{27-20} = 0b00010000;
692 let Inst{16} = 1;
693 let Inst{9} = 0;
694 let Inst{7-4} = 0b0000;
695}
696
Johnny Chenf4d81052010-02-12 22:53:19 +0000697def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000698 [/* For disassembly only; pattern left blank */]>,
699 Requires<[IsARM, HasV7]> {
700 let Inst{27-16} = 0b001100100000;
701 let Inst{7-4} = 0b1111;
702}
703
Johnny Chenba6e0332010-02-11 17:14:31 +0000704// A5.4 Permanently UNDEFINED instructions.
Johnny Chenf4d81052010-02-12 22:53:19 +0000705def TRAP : AI<(outs), (ins), MiscFrm, NoItinerary, "trap", "",
Johnny Chenba6e0332010-02-11 17:14:31 +0000706 [/* For disassembly only; pattern left blank */]>,
707 Requires<[IsARM]> {
708 let Inst{27-25} = 0b011;
709 let Inst{24-20} = 0b11111;
710 let Inst{7-5} = 0b111;
711 let Inst{4} = 0b1;
712}
713
Evan Cheng12c3a532008-11-06 17:48:05 +0000714// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000715let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000716def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000717 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000718 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000719
Evan Cheng325474e2008-01-07 23:56:57 +0000720let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000721def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000722 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000723 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000724
Evan Chengd87293c2008-11-06 08:47:38 +0000725def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000726 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000727 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
728
Evan Chengd87293c2008-11-06 08:47:38 +0000729def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000730 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000731 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
732
Evan Chengd87293c2008-11-06 08:47:38 +0000733def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000734 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000735 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
736
Evan Chengd87293c2008-11-06 08:47:38 +0000737def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000738 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000739 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
740}
Chris Lattner13c63102008-01-06 05:55:01 +0000741let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000742def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000743 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000744 [(store GPR:$src, addrmodepc:$addr)]>;
745
Evan Chengd87293c2008-11-06 08:47:38 +0000746def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000747 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000748 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
749
Evan Chengd87293c2008-11-06 08:47:38 +0000750def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000751 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000752 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
753}
Evan Cheng12c3a532008-11-06 17:48:05 +0000754} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000755
Evan Chenge07715c2009-06-23 05:25:29 +0000756
757// LEApcrel - Load a pc-relative address into a register without offending the
758// assembler.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000759def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000760 Pseudo, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +0000761 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, ($label-(",
762 "${:private}PCRELL${:uid}+8))\n"),
763 !strconcat("${:private}PCRELL${:uid}:\n\t",
764 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chenge07715c2009-06-23 05:25:29 +0000765 []>;
766
Evan Cheng023dd3f2009-06-24 23:14:45 +0000767def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000768 (ins i32imm:$label, nohash_imm:$id, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000769 Pseudo, IIC_iALUi,
Evan Chengeadf0492009-07-22 22:03:29 +0000770 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, "
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000771 "(${label}_${id}-(",
Evan Chengeadf0492009-07-22 22:03:29 +0000772 "${:private}PCRELL${:uid}+8))\n"),
773 !strconcat("${:private}PCRELL${:uid}:\n\t",
Evan Cheng162e3092009-10-26 23:45:59 +0000774 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chengbc8a9452009-07-07 23:40:25 +0000775 []> {
776 let Inst{25} = 1;
777}
Evan Chenge07715c2009-06-23 05:25:29 +0000778
Evan Chenga8e29892007-01-19 07:51:42 +0000779//===----------------------------------------------------------------------===//
780// Control Flow Instructions.
781//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000782
Jim Grosbachc732adf2009-09-30 01:35:11 +0000783let isReturn = 1, isTerminator = 1, isBarrier = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +0000784 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +0000785 "bx", "\tlr", [(ARMretflag)]> {
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000786 let Inst{3-0} = 0b1110;
Jim Grosbach26421962008-10-14 20:36:24 +0000787 let Inst{7-4} = 0b0001;
788 let Inst{19-8} = 0b111111111111;
789 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000790}
Rafael Espindola27185192006-09-29 21:20:16 +0000791
Bob Wilson04ea6e52009-10-28 00:37:03 +0000792// Indirect branches
793let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000794 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Bob Wilson04ea6e52009-10-28 00:37:03 +0000795 [(brind GPR:$dst)]> {
796 let Inst{7-4} = 0b0001;
797 let Inst{19-8} = 0b111111111111;
798 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000799 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000800 }
801}
802
Evan Chenga8e29892007-01-19 07:51:42 +0000803// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000804// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000805let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
806 hasExtraDefRegAllocReq = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000807 def LDM_RET : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000808 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +0000809 LdStMulFrm, IIC_Br, "ldm${addr:submode}${p}\t$addr, $wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000810 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000811
Bob Wilson54fc1242009-06-22 21:01:46 +0000812// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000813let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000814 Defs = [R0, R1, R2, R3, R12, LR,
815 D0, D1, D2, D3, D4, D5, D6, D7,
816 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000817 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000818 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000819 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000820 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000821 Requires<[IsARM, IsNotDarwin]> {
822 let Inst{31-28} = 0b1110;
823 }
Evan Cheng277f0742007-06-19 21:05:09 +0000824
Evan Cheng12c3a532008-11-06 17:48:05 +0000825 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000826 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000827 [(ARMcall_pred tglobaladdr:$func)]>,
828 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000829
Evan Chenga8e29892007-01-19 07:51:42 +0000830 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000831 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000832 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000833 [(ARMcall GPR:$func)]>,
834 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000835 let Inst{7-4} = 0b0011;
836 let Inst{19-8} = 0b111111111111;
837 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000838 }
839
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000840 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000841 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
842 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000843 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000844 [(ARMcall_nolink tGPR:$func)]>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000845 Requires<[IsARM, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000846 let Inst{7-4} = 0b0001;
847 let Inst{19-8} = 0b111111111111;
848 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000849 }
850}
851
852// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000853let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000854 Defs = [R0, R1, R2, R3, R9, R12, LR,
855 D0, D1, D2, D3, D4, D5, D6, D7,
856 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000857 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000858 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000859 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +0000860 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
861 let Inst{31-28} = 0b1110;
862 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000863
864 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000865 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000866 [(ARMcall_pred tglobaladdr:$func)]>,
867 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000868
869 // ARMv5T and above
870 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000871 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000872 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
873 let Inst{7-4} = 0b0011;
874 let Inst{19-8} = 0b111111111111;
875 let Inst{27-20} = 0b00010010;
876 }
877
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000878 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000879 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
880 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000881 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000882 [(ARMcall_nolink tGPR:$func)]>, Requires<[IsARM, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000883 let Inst{7-4} = 0b0001;
884 let Inst{19-8} = 0b111111111111;
885 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000886 }
Rafael Espindola35574632006-07-18 17:00:30 +0000887}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000888
David Goodwin1a8f36e2009-08-12 18:31:53 +0000889let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000890 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +0000891 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000892 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000893 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +0000894 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000895
Owen Anderson20ab2902007-11-12 07:39:39 +0000896 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +0000897 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000898 IIC_Br, "mov\tpc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000899 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +0000900 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000901 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000902 let Inst{20} = 0; // S Bit
903 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000904 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +0000905 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000906 def BR_JTm : JTI<(outs),
907 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000908 IIC_Br, "ldr\tpc, $target \n$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000909 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
910 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000911 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000912 let Inst{20} = 1; // L bit
913 let Inst{21} = 0; // W bit
914 let Inst{22} = 0; // B bit
915 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000916 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +0000917 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000918 def BR_JTadd : JTI<(outs),
919 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000920 IIC_Br, "add\tpc, $target, $idx \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000921 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
922 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000923 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000924 let Inst{20} = 0; // S bit
925 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000926 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +0000927 }
928 } // isNotDuplicable = 1, isIndirectBranch = 1
929 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +0000930
Evan Chengc85e8322007-07-05 07:13:32 +0000931 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +0000932 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +0000933 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +0000934 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +0000935 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000936}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000937
Johnny Chena1e76212010-02-13 02:51:09 +0000938// Branch and Exchange Jazelle -- for disassembly only
939def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
940 [/* For disassembly only; pattern left blank */]> {
941 let Inst{23-20} = 0b0010;
942 //let Inst{19-8} = 0xfff;
943 let Inst{7-4} = 0b0010;
944}
945
Johnny Chen64dfb782010-02-16 20:04:27 +0000946// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +0000947let isCall = 1 in {
948def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
949 [/* For disassembly only; pattern left blank */]>;
950}
951
Johnny Chen64dfb782010-02-16 20:04:27 +0000952// Store Return State -- for disassembly only
953def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$opt),
954 NoItinerary, "srs${addr:submode}\tsp!, $opt",
955 [/* For disassembly only; pattern left blank */]> {
956 let Inst{31-28} = 0b1111;
957 let Inst{22-20} = 0b110; // W = 1
958}
959
960def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
961 NoItinerary, "srs${addr:submode}\tsp, $mode",
962 [/* For disassembly only; pattern left blank */]> {
963 let Inst{31-28} = 0b1111;
964 let Inst{22-20} = 0b100; // W = 0
965}
966
Evan Chenga8e29892007-01-19 07:51:42 +0000967//===----------------------------------------------------------------------===//
968// Load / store Instructions.
969//
Rafael Espindola82c678b2006-10-16 17:17:22 +0000970
Evan Chenga8e29892007-01-19 07:51:42 +0000971// Load
Jim Grosbach64171712010-02-16 21:07:46 +0000972let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000973def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +0000974 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000975 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000976
Evan Chengfa775d02007-03-19 07:20:03 +0000977// Special LDR for loads from non-pc-relative constpools.
Evan Cheng4aedb612009-11-20 19:57:15 +0000978let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1,
979 mayHaveSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000980def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +0000981 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +0000982
Evan Chenga8e29892007-01-19 07:51:42 +0000983// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +0000984def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000985 IIC_iLoadr, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +0000986 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000987
Jim Grosbach64171712010-02-16 21:07:46 +0000988def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000989 IIC_iLoadr, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +0000990 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000991
Evan Chenga8e29892007-01-19 07:51:42 +0000992// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +0000993def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000994 IIC_iLoadr, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +0000995 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000996
David Goodwin5d598aa2009-08-19 18:00:44 +0000997def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000998 IIC_iLoadr, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +0000999 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001000
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001001let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001002// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001003def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001004 IIC_iLoadr, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001005 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001006
Evan Chenga8e29892007-01-19 07:51:42 +00001007// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001008def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001009 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001010 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001011
Evan Chengd87293c2008-11-06 08:47:38 +00001012def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001013 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001014 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001015
Evan Chengd87293c2008-11-06 08:47:38 +00001016def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001017 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001018 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001019
Evan Chengd87293c2008-11-06 08:47:38 +00001020def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001021 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001022 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001023
Evan Chengd87293c2008-11-06 08:47:38 +00001024def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001025 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001026 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001027
Evan Chengd87293c2008-11-06 08:47:38 +00001028def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001029 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001030 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001031
Evan Chengd87293c2008-11-06 08:47:38 +00001032def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001033 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001034 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001035
Evan Chengd87293c2008-11-06 08:47:38 +00001036def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001037 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001038 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001039
Evan Chengd87293c2008-11-06 08:47:38 +00001040def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001041 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001042 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001043
Evan Chengd87293c2008-11-06 08:47:38 +00001044def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001045 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001046 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Chris Lattner9b37aaf2008-01-10 05:12:37 +00001047}
Evan Chenga8e29892007-01-19 07:51:42 +00001048
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001049// LDRT and LDRBT are for disassembly only.
1050
1051def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
1052 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
1053 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1054 let Inst{21} = 1; // overwrite
1055}
1056
1057def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
1058 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
1059 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1060 let Inst{21} = 1; // overwrite
1061}
1062
Evan Chenga8e29892007-01-19 07:51:42 +00001063// Store
David Goodwin5d598aa2009-08-19 18:00:44 +00001064def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +00001065 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001066 [(store GPR:$src, addrmode2:$addr)]>;
1067
1068// Stores with truncate
David Goodwin5d598aa2009-08-19 18:00:44 +00001069def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001070 "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001071 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1072
David Goodwin5d598aa2009-08-19 18:00:44 +00001073def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001074 "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001075 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1076
1077// Store doubleword
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001078let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001079def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001080 StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001081 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001082
1083// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001084def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001085 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001086 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001087 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001088 [(set GPR:$base_wb,
1089 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1090
Evan Chengd87293c2008-11-06 08:47:38 +00001091def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001092 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001093 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001094 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001095 [(set GPR:$base_wb,
1096 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1097
Evan Chengd87293c2008-11-06 08:47:38 +00001098def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001099 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001100 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001101 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001102 [(set GPR:$base_wb,
1103 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1104
Evan Chengd87293c2008-11-06 08:47:38 +00001105def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001106 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001107 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001108 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001109 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1110 GPR:$base, am3offset:$offset))]>;
1111
Evan Chengd87293c2008-11-06 08:47:38 +00001112def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001113 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001114 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001115 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001116 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1117 GPR:$base, am2offset:$offset))]>;
1118
Evan Chengd87293c2008-11-06 08:47:38 +00001119def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001120 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001121 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001122 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001123 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1124 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001125
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001126// STRT and STRBT are for disassembly only.
1127
1128def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001129 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001130 StFrm, IIC_iStoreru,
1131 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1132 [/* For disassembly only; pattern left blank */]> {
1133 let Inst{21} = 1; // overwrite
1134}
1135
1136def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001137 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001138 StFrm, IIC_iStoreru,
1139 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1140 [/* For disassembly only; pattern left blank */]> {
1141 let Inst{21} = 1; // overwrite
1142}
1143
Evan Chenga8e29892007-01-19 07:51:42 +00001144//===----------------------------------------------------------------------===//
1145// Load / store multiple Instructions.
1146//
1147
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001148let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +00001149def LDM : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +00001150 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +00001151 LdStMulFrm, IIC_iLoadm, "ldm${addr:submode}${p}\t$addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +00001152 []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001153
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001154let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +00001155def STM : AXI4st<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +00001156 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +00001157 LdStMulFrm, IIC_iStorem, "stm${addr:submode}${p}\t$addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +00001158 []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001159
1160//===----------------------------------------------------------------------===//
1161// Move Instructions.
1162//
1163
Evan Chengcd799b92009-06-12 20:46:18 +00001164let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001165def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001166 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001167 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001168 let Inst{25} = 0;
1169}
1170
Jim Grosbach64171712010-02-16 21:07:46 +00001171def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001172 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001173 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001174 let Inst{25} = 0;
1175}
Evan Chenga2515702007-03-19 07:09:02 +00001176
Evan Chengb3379fb2009-02-05 08:42:55 +00001177let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001178def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001179 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001180 let Inst{25} = 1;
1181}
1182
1183let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001184def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001185 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001186 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001187 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001188 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001189 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001190 let Inst{25} = 1;
1191}
1192
Evan Cheng5adb66a2009-09-28 09:14:39 +00001193let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001194def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1195 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001196 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001197 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001198 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001199 lo16AllZero:$imm))]>, UnaryDP,
1200 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001201 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001202 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001203}
Evan Cheng13ab0202007-07-10 18:08:01 +00001204
Evan Cheng20956592009-10-21 08:15:52 +00001205def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1206 Requires<[IsARM, HasV6T2]>;
1207
David Goodwinca01a8d2009-09-01 18:32:09 +00001208let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001209def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001210 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001211 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001212
1213// These aren't really mov instructions, but we have to define them this way
1214// due to flag operands.
1215
Evan Cheng071a2792007-09-11 19:55:27 +00001216let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001217def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001218 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001219 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001220def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001221 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001222 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001223}
Evan Chenga8e29892007-01-19 07:51:42 +00001224
Evan Chenga8e29892007-01-19 07:51:42 +00001225//===----------------------------------------------------------------------===//
1226// Extend Instructions.
1227//
1228
1229// Sign extenders
1230
Evan Cheng97f48c32008-11-06 22:15:19 +00001231defm SXTB : AI_unary_rrot<0b01101010,
1232 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1233defm SXTH : AI_unary_rrot<0b01101011,
1234 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001235
Evan Cheng97f48c32008-11-06 22:15:19 +00001236defm SXTAB : AI_bin_rrot<0b01101010,
1237 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1238defm SXTAH : AI_bin_rrot<0b01101011,
1239 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001240
1241// TODO: SXT(A){B|H}16
1242
1243// Zero extenders
1244
1245let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001246defm UXTB : AI_unary_rrot<0b01101110,
1247 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1248defm UXTH : AI_unary_rrot<0b01101111,
1249 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1250defm UXTB16 : AI_unary_rrot<0b01101100,
1251 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001252
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001253def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001254 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001255def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001256 (UXTB16r_rot GPR:$Src, 8)>;
1257
Evan Cheng97f48c32008-11-06 22:15:19 +00001258defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001259 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001260defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001261 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001262}
1263
Evan Chenga8e29892007-01-19 07:51:42 +00001264// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
1265//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001266
Evan Chenga8e29892007-01-19 07:51:42 +00001267// TODO: UXT(A){B|H}16
1268
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001269def SBFX : I<(outs GPR:$dst),
1270 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1271 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001272 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001273 Requires<[IsARM, HasV6T2]> {
1274 let Inst{27-21} = 0b0111101;
1275 let Inst{6-4} = 0b101;
1276}
1277
1278def UBFX : I<(outs GPR:$dst),
1279 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1280 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001281 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001282 Requires<[IsARM, HasV6T2]> {
1283 let Inst{27-21} = 0b0111111;
1284 let Inst{6-4} = 0b101;
1285}
1286
Evan Chenga8e29892007-01-19 07:51:42 +00001287//===----------------------------------------------------------------------===//
1288// Arithmetic Instructions.
1289//
1290
Jim Grosbach26421962008-10-14 20:36:24 +00001291defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001292 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001293defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001294 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001295
Evan Chengc85e8322007-07-05 07:13:32 +00001296// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001297defm ADDS : AI1_bin_s_irs<0b0100, "adds",
1298 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1299defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng1e249e32009-06-25 20:59:23 +00001300 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001301
Evan Cheng62674222009-06-25 23:34:10 +00001302defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001303 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001304defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001305 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001306defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001307 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001308defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001309 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001310
Evan Chengc85e8322007-07-05 07:13:32 +00001311// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +00001312def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001313 IIC_iALUi, "rsb", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001314 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
1315 let Inst{25} = 1;
1316}
Evan Cheng13ab0202007-07-10 18:08:01 +00001317
Evan Chengedda31c2008-11-05 18:35:52 +00001318def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001319 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001320 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001321 let Inst{25} = 0;
1322}
Evan Chengc85e8322007-07-05 07:13:32 +00001323
1324// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001325let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001326def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001327 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001328 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001329 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001330 let Inst{25} = 1;
1331}
Evan Chengedda31c2008-11-05 18:35:52 +00001332def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001333 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001334 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001335 let Inst{20} = 1;
1336 let Inst{25} = 0;
1337}
Evan Cheng071a2792007-09-11 19:55:27 +00001338}
Evan Chengc85e8322007-07-05 07:13:32 +00001339
Evan Cheng62674222009-06-25 23:34:10 +00001340let Uses = [CPSR] in {
1341def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001342 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001343 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1344 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001345 let Inst{25} = 1;
1346}
Evan Cheng62674222009-06-25 23:34:10 +00001347def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001348 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001349 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1350 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001351 let Inst{25} = 0;
1352}
Evan Cheng62674222009-06-25 23:34:10 +00001353}
1354
1355// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001356let Defs = [CPSR], Uses = [CPSR] in {
1357def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001358 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001359 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1360 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001361 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001362 let Inst{25} = 1;
1363}
Evan Cheng1e249e32009-06-25 20:59:23 +00001364def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001365 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001366 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1367 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001368 let Inst{20} = 1;
1369 let Inst{25} = 0;
1370}
Evan Cheng071a2792007-09-11 19:55:27 +00001371}
Evan Cheng2c614c52007-06-06 10:17:05 +00001372
Evan Chenga8e29892007-01-19 07:51:42 +00001373// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1374def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1375 (SUBri GPR:$src, so_imm_neg:$imm)>;
1376
1377//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1378// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1379//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1380// (SBCri GPR:$src, so_imm_neg:$imm)>;
1381
1382// Note: These are implemented in C++ code, because they have to generate
1383// ADD/SUBrs instructions, which use a complex pattern that a xform function
1384// cannot produce.
1385// (mul X, 2^n+1) -> (add (X << n), X)
1386// (mul X, 2^n-1) -> (rsb X, (X << n))
1387
Johnny Chen08b85f32010-02-13 01:21:01 +00001388// Saturating adds/subtracts -- for disassembly only
1389
Johnny Chen2faf3912010-02-14 06:32:20 +00001390// GPR:$dst = GPR:$a op GPR:$b
Bob Wilson7dc97472010-02-15 23:43:47 +00001391class AQI<bits<8> op27_20, bits<4> op7_4, string opc>
Johnny Chen2faf3912010-02-14 06:32:20 +00001392 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Bob Wilson7dc97472010-02-15 23:43:47 +00001393 opc, "\t$dst, $a, $b",
1394 [/* For disassembly only; pattern left blank */]> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001395 let Inst{27-20} = op27_20;
1396 let Inst{7-4} = op7_4;
1397}
1398
Bob Wilson7dc97472010-02-15 23:43:47 +00001399def QADD : AQI<0b00010000, 0b0101, "qadd">;
1400def QADD16 : AQI<0b01100010, 0b0001, "qadd16">;
1401def QADD8 : AQI<0b01100010, 0b1001, "qadd8">;
1402def QASX : AQI<0b01100010, 0b0011, "qasx">;
1403def QDADD : AQI<0b00010100, 0b0101, "qdadd">;
1404def QDSUB : AQI<0b00010110, 0b0101, "qdsub">;
1405def QSAX : AQI<0b01100010, 0b0101, "qsax">;
1406def QSUB : AQI<0b00010010, 0b0101, "qsub">;
1407def QSUB16 : AQI<0b01100010, 0b0111, "qsub16">;
1408def QSUB8 : AQI<0b01100010, 0b1111, "qsub8">;
1409def UQADD16 : AQI<0b01100110, 0b0001, "uqadd16">;
1410def UQADD8 : AQI<0b01100110, 0b1001, "uqadd8">;
1411def UQASX : AQI<0b01100110, 0b0011, "uqasx">;
1412def UQSAX : AQI<0b01100110, 0b0101, "uqsax">;
1413def UQSUB16 : AQI<0b01100110, 0b0111, "uqsub16">;
1414def UQSUB8 : AQI<0b01100110, 0b1111, "uqsub8">;
Evan Chenga8e29892007-01-19 07:51:42 +00001415
1416//===----------------------------------------------------------------------===//
1417// Bitwise Instructions.
1418//
1419
Jim Grosbach26421962008-10-14 20:36:24 +00001420defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001421 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001422defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001423 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001424defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001425 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001426defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001427 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001428
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001429def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001430 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001431 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001432 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1433 Requires<[IsARM, HasV6T2]> {
1434 let Inst{27-21} = 0b0111110;
1435 let Inst{6-0} = 0b0011111;
1436}
1437
David Goodwin5d598aa2009-08-19 18:00:44 +00001438def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001439 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001440 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001441 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001442 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001443}
Evan Chengedda31c2008-11-05 18:35:52 +00001444def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001445 IIC_iMOVsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001446 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1447 let Inst{25} = 0;
1448}
Evan Chengb3379fb2009-02-05 08:42:55 +00001449let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001450def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001451 IIC_iMOVi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001452 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1453 let Inst{25} = 1;
1454}
Evan Chenga8e29892007-01-19 07:51:42 +00001455
1456def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1457 (BICri GPR:$src, so_imm_not:$imm)>;
1458
1459//===----------------------------------------------------------------------===//
1460// Multiply Instructions.
1461//
1462
Evan Cheng8de898a2009-06-26 00:19:44 +00001463let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001464def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001465 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001466 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001467
Evan Chengfbc9d412008-11-06 01:21:28 +00001468def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001469 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001470 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001471
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001472def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001473 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001474 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1475 Requires<[IsARM, HasV6T2]>;
1476
Evan Chenga8e29892007-01-19 07:51:42 +00001477// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001478let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001479let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001480def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001481 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001482 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001483
Evan Chengfbc9d412008-11-06 01:21:28 +00001484def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001485 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001486 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001487}
Evan Chenga8e29892007-01-19 07:51:42 +00001488
1489// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001490def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001491 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001492 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001493
Evan Chengfbc9d412008-11-06 01:21:28 +00001494def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001495 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001496 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001497
Evan Chengfbc9d412008-11-06 01:21:28 +00001498def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001499 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001500 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001501 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001502} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001503
1504// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001505def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001506 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001507 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001508 Requires<[IsARM, HasV6]> {
1509 let Inst{7-4} = 0b0001;
1510 let Inst{15-12} = 0b1111;
1511}
Evan Cheng13ab0202007-07-10 18:08:01 +00001512
Evan Chengfbc9d412008-11-06 01:21:28 +00001513def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001514 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001515 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001516 Requires<[IsARM, HasV6]> {
1517 let Inst{7-4} = 0b0001;
1518}
Evan Chenga8e29892007-01-19 07:51:42 +00001519
1520
Evan Chengfbc9d412008-11-06 01:21:28 +00001521def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001522 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001523 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001524 Requires<[IsARM, HasV6]> {
1525 let Inst{7-4} = 0b1101;
1526}
Evan Chenga8e29892007-01-19 07:51:42 +00001527
Raul Herbster37fb5b12007-08-30 23:25:47 +00001528multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001529 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001530 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001531 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1532 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001533 Requires<[IsARM, HasV5TE]> {
1534 let Inst{5} = 0;
1535 let Inst{6} = 0;
1536 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001537
Evan Chengeb4f52e2008-11-06 03:35:07 +00001538 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001539 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001540 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001541 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001542 Requires<[IsARM, HasV5TE]> {
1543 let Inst{5} = 0;
1544 let Inst{6} = 1;
1545 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001546
Evan Chengeb4f52e2008-11-06 03:35:07 +00001547 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001548 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001549 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001550 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001551 Requires<[IsARM, HasV5TE]> {
1552 let Inst{5} = 1;
1553 let Inst{6} = 0;
1554 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001555
Evan Chengeb4f52e2008-11-06 03:35:07 +00001556 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001557 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001558 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1559 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001560 Requires<[IsARM, HasV5TE]> {
1561 let Inst{5} = 1;
1562 let Inst{6} = 1;
1563 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001564
Evan Chengeb4f52e2008-11-06 03:35:07 +00001565 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001566 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001567 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001568 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001569 Requires<[IsARM, HasV5TE]> {
1570 let Inst{5} = 1;
1571 let Inst{6} = 0;
1572 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001573
Evan Chengeb4f52e2008-11-06 03:35:07 +00001574 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001575 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001576 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001577 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001578 Requires<[IsARM, HasV5TE]> {
1579 let Inst{5} = 1;
1580 let Inst{6} = 1;
1581 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001582}
1583
Raul Herbster37fb5b12007-08-30 23:25:47 +00001584
1585multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001586 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001587 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001588 [(set GPR:$dst, (add GPR:$acc,
1589 (opnode (sext_inreg GPR:$a, i16),
1590 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001591 Requires<[IsARM, HasV5TE]> {
1592 let Inst{5} = 0;
1593 let Inst{6} = 0;
1594 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001595
Evan Chengeb4f52e2008-11-06 03:35:07 +00001596 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001597 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001598 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001599 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001600 Requires<[IsARM, HasV5TE]> {
1601 let Inst{5} = 0;
1602 let Inst{6} = 1;
1603 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001604
Evan Chengeb4f52e2008-11-06 03:35:07 +00001605 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001606 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001607 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001608 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001609 Requires<[IsARM, HasV5TE]> {
1610 let Inst{5} = 1;
1611 let Inst{6} = 0;
1612 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001613
Evan Chengeb4f52e2008-11-06 03:35:07 +00001614 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001615 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
1616 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1617 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001618 Requires<[IsARM, HasV5TE]> {
1619 let Inst{5} = 1;
1620 let Inst{6} = 1;
1621 }
Evan Chenga8e29892007-01-19 07:51:42 +00001622
Evan Chengeb4f52e2008-11-06 03:35:07 +00001623 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001624 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001625 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001626 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001627 Requires<[IsARM, HasV5TE]> {
1628 let Inst{5} = 0;
1629 let Inst{6} = 0;
1630 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001631
Evan Chengeb4f52e2008-11-06 03:35:07 +00001632 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001633 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001634 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001635 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001636 Requires<[IsARM, HasV5TE]> {
1637 let Inst{5} = 0;
1638 let Inst{6} = 1;
1639 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001640}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001641
Raul Herbster37fb5b12007-08-30 23:25:47 +00001642defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1643defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001644
Johnny Chen83498e52010-02-12 21:59:23 +00001645// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
1646def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1647 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
1648 [/* For disassembly only; pattern left blank */]>,
1649 Requires<[IsARM, HasV5TE]> {
1650 let Inst{5} = 0;
1651 let Inst{6} = 0;
1652}
1653
1654def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1655 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
1656 [/* For disassembly only; pattern left blank */]>,
1657 Requires<[IsARM, HasV5TE]> {
1658 let Inst{5} = 0;
1659 let Inst{6} = 1;
1660}
1661
1662def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1663 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
1664 [/* For disassembly only; pattern left blank */]>,
1665 Requires<[IsARM, HasV5TE]> {
1666 let Inst{5} = 1;
1667 let Inst{6} = 0;
1668}
1669
1670def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1671 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
1672 [/* For disassembly only; pattern left blank */]>,
1673 Requires<[IsARM, HasV5TE]> {
1674 let Inst{5} = 1;
1675 let Inst{6} = 1;
1676}
1677
Evan Chenga8e29892007-01-19 07:51:42 +00001678// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola42b62f32006-10-13 13:14:59 +00001679
Evan Chenga8e29892007-01-19 07:51:42 +00001680//===----------------------------------------------------------------------===//
1681// Misc. Arithmetic Instructions.
1682//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00001683
David Goodwin5d598aa2009-08-19 18:00:44 +00001684def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001685 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001686 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1687 let Inst{7-4} = 0b0001;
1688 let Inst{11-8} = 0b1111;
1689 let Inst{19-16} = 0b1111;
1690}
Rafael Espindola199dd672006-10-17 13:13:23 +00001691
Jim Grosbach3482c802010-01-18 19:58:49 +00001692def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00001693 "rbit", "\t$dst, $src",
1694 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
1695 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00001696 let Inst{7-4} = 0b0011;
1697 let Inst{11-8} = 0b1111;
1698 let Inst{19-16} = 0b1111;
1699}
1700
David Goodwin5d598aa2009-08-19 18:00:44 +00001701def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001702 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001703 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
1704 let Inst{7-4} = 0b0011;
1705 let Inst{11-8} = 0b1111;
1706 let Inst{19-16} = 0b1111;
1707}
Rafael Espindola199dd672006-10-17 13:13:23 +00001708
David Goodwin5d598aa2009-08-19 18:00:44 +00001709def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001710 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001711 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001712 (or (and (srl GPR:$src, (i32 8)), 0xFF),
1713 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
1714 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
1715 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001716 Requires<[IsARM, HasV6]> {
1717 let Inst{7-4} = 0b1011;
1718 let Inst{11-8} = 0b1111;
1719 let Inst{19-16} = 0b1111;
1720}
Rafael Espindola27185192006-09-29 21:20:16 +00001721
David Goodwin5d598aa2009-08-19 18:00:44 +00001722def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001723 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001724 [(set GPR:$dst,
1725 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001726 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
1727 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001728 Requires<[IsARM, HasV6]> {
1729 let Inst{7-4} = 0b1011;
1730 let Inst{11-8} = 0b1111;
1731 let Inst{19-16} = 0b1111;
1732}
Rafael Espindola27185192006-09-29 21:20:16 +00001733
Evan Cheng8b59db32008-11-07 01:41:35 +00001734def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
1735 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng162e3092009-10-26 23:45:59 +00001736 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, LSL $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001737 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1738 (and (shl GPR:$src2, (i32 imm:$shamt)),
1739 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001740 Requires<[IsARM, HasV6]> {
1741 let Inst{6-4} = 0b001;
1742}
Rafael Espindola27185192006-09-29 21:20:16 +00001743
Evan Chenga8e29892007-01-19 07:51:42 +00001744// Alternate cases for PKHBT where identities eliminate some nodes.
1745def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1746 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1747def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1748 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001749
Rafael Espindolaa2845842006-10-05 16:48:49 +00001750
Evan Cheng8b59db32008-11-07 01:41:35 +00001751def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
1752 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng162e3092009-10-26 23:45:59 +00001753 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, ASR $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001754 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1755 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00001756 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
1757 let Inst{6-4} = 0b101;
1758}
Rafael Espindola9e071f02006-10-02 19:30:56 +00001759
Evan Chenga8e29892007-01-19 07:51:42 +00001760// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1761// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001762def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00001763 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1764def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1765 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1766 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001767
Evan Chenga8e29892007-01-19 07:51:42 +00001768//===----------------------------------------------------------------------===//
1769// Comparison Instructions...
1770//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001771
Jim Grosbach26421962008-10-14 20:36:24 +00001772defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001773 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00001774//FIXME: Disable CMN, as CCodes are backwards from compare expectations
1775// Compare-to-zero still works out, just not the relationals
1776//defm CMN : AI1_cmp_irs<0b1011, "cmn",
1777// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001778
Evan Chenga8e29892007-01-19 07:51:42 +00001779// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00001780defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00001781 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00001782defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00001783 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001784
David Goodwinc0309b42009-06-29 15:33:01 +00001785defm CMPz : AI1_cmp_irs<0b1010, "cmp",
1786 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
1787defm CMNz : AI1_cmp_irs<0b1011, "cmn",
1788 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001789
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00001790//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1791// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001792
David Goodwinc0309b42009-06-29 15:33:01 +00001793def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00001794 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001795
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001796
Evan Chenga8e29892007-01-19 07:51:42 +00001797// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00001798// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001799// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00001800def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001801 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001802 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00001803 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001804 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001805 let Inst{25} = 0;
1806}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001807
Evan Chengd87293c2008-11-06 08:47:38 +00001808def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001809 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001810 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001811 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00001812 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001813 let Inst{25} = 0;
1814}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00001815
Evan Chengd87293c2008-11-06 08:47:38 +00001816def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001817 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001818 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001819 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00001820 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001821 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001822}
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001823
Jim Grosbach3728e962009-12-10 00:11:09 +00001824//===----------------------------------------------------------------------===//
1825// Atomic operations intrinsics
1826//
1827
1828// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00001829let hasSideEffects = 1 in {
1830def Int_MemBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00001831 Pseudo, NoItinerary,
1832 "dmb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001833 [(ARMMemBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00001834 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00001835 let Inst{31-4} = 0xf57ff05;
1836 // FIXME: add support for options other than a full system DMB
1837 let Inst{3-0} = 0b1111;
1838}
Jim Grosbach3728e962009-12-10 00:11:09 +00001839
Jim Grosbachf6b28622009-12-14 18:31:20 +00001840def Int_SyncBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00001841 Pseudo, NoItinerary,
1842 "dsb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001843 [(ARMSyncBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00001844 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00001845 let Inst{31-4} = 0xf57ff04;
1846 // FIXME: add support for options other than a full system DSB
1847 let Inst{3-0} = 0b1111;
1848}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001849
1850def Int_MemBarrierV6 : AInoP<(outs), (ins GPR:$zero),
1851 Pseudo, NoItinerary,
1852 "mcr", "\tp15, 0, $zero, c7, c10, 5",
1853 [(ARMMemBarrierV6 GPR:$zero)]>,
1854 Requires<[IsARM, HasV6]> {
1855 // FIXME: add support for options other than a full system DMB
1856 // FIXME: add encoding
1857}
1858
1859def Int_SyncBarrierV6 : AInoP<(outs), (ins GPR:$zero),
1860 Pseudo, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00001861 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001862 [(ARMSyncBarrierV6 GPR:$zero)]>,
1863 Requires<[IsARM, HasV6]> {
1864 // FIXME: add support for options other than a full system DSB
1865 // FIXME: add encoding
1866}
Jim Grosbach3728e962009-12-10 00:11:09 +00001867}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00001868
Jim Grosbach66869102009-12-11 18:52:41 +00001869let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00001870 let Uses = [CPSR] in {
1871 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
1872 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1873 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
1874 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
1875 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
1876 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1877 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
1878 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
1879 def ATOMIC_LOAD_AND_I8 : PseudoInst<
1880 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1881 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
1882 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
1883 def ATOMIC_LOAD_OR_I8 : PseudoInst<
1884 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1885 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
1886 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
1887 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
1888 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1889 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
1890 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
1891 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
1892 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1893 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
1894 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
1895 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
1896 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1897 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
1898 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
1899 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
1900 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1901 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
1902 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
1903 def ATOMIC_LOAD_AND_I16 : PseudoInst<
1904 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1905 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
1906 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
1907 def ATOMIC_LOAD_OR_I16 : PseudoInst<
1908 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1909 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
1910 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
1911 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
1912 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1913 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
1914 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
1915 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
1916 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1917 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
1918 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
1919 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
1920 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1921 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
1922 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
1923 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
1924 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1925 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
1926 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
1927 def ATOMIC_LOAD_AND_I32 : PseudoInst<
1928 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1929 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
1930 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
1931 def ATOMIC_LOAD_OR_I32 : PseudoInst<
1932 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1933 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
1934 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
1935 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
1936 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1937 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
1938 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
1939 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
1940 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1941 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
1942 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
1943
1944 def ATOMIC_SWAP_I8 : PseudoInst<
1945 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
1946 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
1947 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
1948 def ATOMIC_SWAP_I16 : PseudoInst<
1949 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
1950 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
1951 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
1952 def ATOMIC_SWAP_I32 : PseudoInst<
1953 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
1954 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
1955 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
1956
Jim Grosbache801dc42009-12-12 01:40:06 +00001957 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
1958 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
1959 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
1960 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
1961 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
1962 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
1963 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
1964 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
1965 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
1966 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
1967 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
1968 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
1969}
Jim Grosbach5278eb82009-12-11 01:42:04 +00001970}
1971
1972let mayLoad = 1 in {
1973def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
1974 "ldrexb", "\t$dest, [$ptr]",
1975 []>;
1976def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
1977 "ldrexh", "\t$dest, [$ptr]",
1978 []>;
1979def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
1980 "ldrex", "\t$dest, [$ptr]",
1981 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00001982def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00001983 NoItinerary,
1984 "ldrexd", "\t$dest, $dest2, [$ptr]",
1985 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00001986}
1987
Jim Grosbach587b0722009-12-16 19:44:06 +00001988let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00001989def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00001990 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00001991 "strexb", "\t$success, $src, [$ptr]",
1992 []>;
1993def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
1994 NoItinerary,
1995 "strexh", "\t$success, $src, [$ptr]",
1996 []>;
1997def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00001998 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00001999 "strex", "\t$success, $src, [$ptr]",
2000 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002001def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002002 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2003 NoItinerary,
2004 "strexd", "\t$success, $src, $src2, [$ptr]",
2005 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002006}
2007
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002008// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2009let mayLoad = 1 in {
2010def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2011 "swp", "\t$dst, $src, [$ptr]",
2012 [/* For disassembly only; pattern left blank */]> {
2013 let Inst{27-23} = 0b00010;
2014 let Inst{22} = 0; // B = 0
2015 let Inst{21-20} = 0b00;
2016 let Inst{7-4} = 0b1001;
2017}
2018
2019def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2020 "swpb", "\t$dst, $src, [$ptr]",
2021 [/* For disassembly only; pattern left blank */]> {
2022 let Inst{27-23} = 0b00010;
2023 let Inst{22} = 1; // B = 1
2024 let Inst{21-20} = 0b00;
2025 let Inst{7-4} = 0b1001;
2026}
2027}
2028
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002029//===----------------------------------------------------------------------===//
2030// TLS Instructions
2031//
2032
2033// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002034let isCall = 1,
2035 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002036 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002037 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002038 [(set R0, ARMthread_pointer)]>;
2039}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002040
Evan Chenga8e29892007-01-19 07:51:42 +00002041//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002042// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002043// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002044// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002045// Since by its nature we may be coming from some other function to get
2046// here, and we're using the stack frame for the containing function to
2047// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002048// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002049// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002050// except for our own input by listing the relevant registers in Defs. By
2051// doing so, we also cause the prologue/epilogue code to actively preserve
2052// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002053// A constant value is passed in $val, and we use the location as a scratch.
2054let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002055 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2056 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002057 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Evan Cheng756da122009-07-22 06:46:53 +00002058 D31 ] in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002059 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002060 AddrModeNone, SizeSpecial, IndexModeNone,
2061 Pseudo, NoItinerary,
Evan Cheng162e3092009-10-26 23:45:59 +00002062 "str\tsp, [$src, #+8] @ eh_setjmp begin\n\t"
Jim Grosbacha87ded22010-02-08 23:22:00 +00002063 "add\t$val, pc, #8\n\t"
2064 "str\t$val, [$src, #+4]\n\t"
Evan Cheng162e3092009-10-26 23:45:59 +00002065 "mov\tr0, #0\n\t"
2066 "add\tpc, pc, #0\n\t"
2067 "mov\tr0, #1 @ eh_setjmp end", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +00002068 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002069}
2070
2071//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002072// Non-Instruction Patterns
2073//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002074
Evan Chenga8e29892007-01-19 07:51:42 +00002075// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002076
Evan Chenga8e29892007-01-19 07:51:42 +00002077// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002078let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002079def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00002080 Pseudo, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002081 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002082 [(set GPR:$dst, so_imm2part:$src)]>,
2083 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002084
Evan Chenga8e29892007-01-19 07:51:42 +00002085def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002086 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2087 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002088def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002089 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2090 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002091def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2092 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2093 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002094def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2095 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2096 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002097
Evan Cheng5adb66a2009-09-28 09:14:39 +00002098// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002099// This is a single pseudo instruction, the benefit is that it can be remat'd
2100// as a single unit instead of having to handle reg inputs.
2101// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002102let isReMaterializable = 1 in
2103def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002104 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002105 [(set GPR:$dst, (i32 imm:$src))]>,
2106 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002107
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002108// ConstantPool, GlobalAddress, and JumpTable
2109def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2110 Requires<[IsARM, DontUseMovt]>;
2111def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2112def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2113 Requires<[IsARM, UseMovt]>;
2114def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2115 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2116
Evan Chenga8e29892007-01-19 07:51:42 +00002117// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002118
Rafael Espindola24357862006-10-19 17:05:03 +00002119
Evan Chenga8e29892007-01-19 07:51:42 +00002120// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002121def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002122 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002123def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002124 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002125
Evan Chenga8e29892007-01-19 07:51:42 +00002126// zextload i1 -> zextload i8
2127def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002128
Evan Chenga8e29892007-01-19 07:51:42 +00002129// extload -> zextload
2130def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2131def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2132def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002133
Evan Cheng83b5cf02008-11-05 23:22:34 +00002134def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2135def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2136
Evan Cheng34b12d22007-01-19 20:27:35 +00002137// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002138def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2139 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002140 (SMULBB GPR:$a, GPR:$b)>;
2141def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2142 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002143def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2144 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002145 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002146def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002147 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002148def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2149 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002150 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002151def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002152 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002153def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2154 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002155 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002156def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002157 (SMULWB GPR:$a, GPR:$b)>;
2158
2159def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002160 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2161 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002162 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2163def : ARMV5TEPat<(add GPR:$acc,
2164 (mul sext_16_node:$a, sext_16_node:$b)),
2165 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2166def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002167 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2168 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002169 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2170def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002171 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002172 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2173def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002174 (mul (sra GPR:$a, (i32 16)),
2175 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002176 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2177def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002178 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002179 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2180def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002181 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2182 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002183 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2184def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002185 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002186 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2187
Evan Chenga8e29892007-01-19 07:51:42 +00002188//===----------------------------------------------------------------------===//
2189// Thumb Support
2190//
2191
2192include "ARMInstrThumb.td"
2193
2194//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002195// Thumb2 Support
2196//
2197
2198include "ARMInstrThumb2.td"
2199
2200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002201// Floating Point Support
2202//
2203
2204include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002205
2206//===----------------------------------------------------------------------===//
2207// Advanced SIMD (NEON) Support
2208//
2209
2210include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002211
2212//===----------------------------------------------------------------------===//
2213// Coprocessor Instructions. For disassembly only.
2214//
2215
2216def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2217 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2218 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2219 [/* For disassembly only; pattern left blank */]> {
2220 let Inst{4} = 0;
2221}
2222
2223def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2224 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2225 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2226 [/* For disassembly only; pattern left blank */]> {
2227 let Inst{31-28} = 0b1111;
2228 let Inst{4} = 0;
2229}
2230
Johnny Chen64dfb782010-02-16 20:04:27 +00002231class ACI<dag oops, dag iops, string opc, string asm>
2232 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2233 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2234 let Inst{27-25} = 0b110;
2235}
2236
2237multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2238
2239 def _OFFSET : ACI<(outs),
2240 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2241 opc, "\tp$cop, cr$CRd, $addr"> {
2242 let Inst{31-28} = op31_28;
2243 let Inst{24} = 1; // P = 1
2244 let Inst{21} = 0; // W = 0
2245 let Inst{22} = 0; // D = 0
2246 let Inst{20} = load;
2247 }
2248
2249 def _PRE : ACI<(outs),
2250 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2251 opc, "\tp$cop, cr$CRd, $addr!"> {
2252 let Inst{31-28} = op31_28;
2253 let Inst{24} = 1; // P = 1
2254 let Inst{21} = 1; // W = 1
2255 let Inst{22} = 0; // D = 0
2256 let Inst{20} = load;
2257 }
2258
2259 def _POST : ACI<(outs),
2260 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2261 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2262 let Inst{31-28} = op31_28;
2263 let Inst{24} = 0; // P = 0
2264 let Inst{21} = 1; // W = 1
2265 let Inst{22} = 0; // D = 0
2266 let Inst{20} = load;
2267 }
2268
2269 def _OPTION : ACI<(outs),
2270 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2271 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2272 let Inst{31-28} = op31_28;
2273 let Inst{24} = 0; // P = 0
2274 let Inst{23} = 1; // U = 1
2275 let Inst{21} = 0; // W = 0
2276 let Inst{22} = 0; // D = 0
2277 let Inst{20} = load;
2278 }
2279
2280 def L_OFFSET : ACI<(outs),
2281 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2282 opc, "l\tp$cop, cr$CRd, $addr"> {
2283 let Inst{31-28} = op31_28;
2284 let Inst{24} = 1; // P = 1
2285 let Inst{21} = 0; // W = 0
2286 let Inst{22} = 1; // D = 1
2287 let Inst{20} = load;
2288 }
2289
2290 def L_PRE : ACI<(outs),
2291 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2292 opc, "l\tp$cop, cr$CRd, $addr!"> {
2293 let Inst{31-28} = op31_28;
2294 let Inst{24} = 1; // P = 1
2295 let Inst{21} = 1; // W = 1
2296 let Inst{22} = 1; // D = 1
2297 let Inst{20} = load;
2298 }
2299
2300 def L_POST : ACI<(outs),
2301 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2302 opc, "l\tp$cop, cr$CRd, [$base], $offset"> {
2303 let Inst{31-28} = op31_28;
2304 let Inst{24} = 0; // P = 0
2305 let Inst{21} = 1; // W = 1
2306 let Inst{22} = 1; // D = 1
2307 let Inst{20} = load;
2308 }
2309
2310 def L_OPTION : ACI<(outs),
2311 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
2312 opc, "l\tp$cop, cr$CRd, [$base], $option"> {
2313 let Inst{31-28} = op31_28;
2314 let Inst{24} = 0; // P = 0
2315 let Inst{23} = 1; // U = 1
2316 let Inst{21} = 0; // W = 0
2317 let Inst{22} = 1; // D = 1
2318 let Inst{20} = load;
2319 }
2320}
2321
2322defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
2323defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
2324defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
2325defm STC2 : LdStCop<0b1111, 0, "stc2">;
2326
Johnny Chen906d57f2010-02-12 01:44:23 +00002327def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2328 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2329 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2330 [/* For disassembly only; pattern left blank */]> {
2331 let Inst{20} = 0;
2332 let Inst{4} = 1;
2333}
2334
2335def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2336 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2337 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2338 [/* For disassembly only; pattern left blank */]> {
2339 let Inst{31-28} = 0b1111;
2340 let Inst{20} = 0;
2341 let Inst{4} = 1;
2342}
2343
2344def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2345 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2346 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2347 [/* For disassembly only; pattern left blank */]> {
2348 let Inst{20} = 1;
2349 let Inst{4} = 1;
2350}
2351
2352def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2353 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2354 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2355 [/* For disassembly only; pattern left blank */]> {
2356 let Inst{31-28} = 0b1111;
2357 let Inst{20} = 1;
2358 let Inst{4} = 1;
2359}
2360
2361def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2362 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2363 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2364 [/* For disassembly only; pattern left blank */]> {
2365 let Inst{23-20} = 0b0100;
2366}
2367
2368def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2369 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2370 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2371 [/* For disassembly only; pattern left blank */]> {
2372 let Inst{31-28} = 0b1111;
2373 let Inst{23-20} = 0b0100;
2374}
2375
2376def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2377 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2378 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2379 [/* For disassembly only; pattern left blank */]> {
2380 let Inst{23-20} = 0b0101;
2381}
2382
2383def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2384 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2385 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2386 [/* For disassembly only; pattern left blank */]> {
2387 let Inst{31-28} = 0b1111;
2388 let Inst{23-20} = 0b0101;
2389}
2390
Johnny Chenb98e1602010-02-12 18:55:33 +00002391//===----------------------------------------------------------------------===//
2392// Move between special register and ARM core register -- for disassembly only
2393//
2394
2395def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
2396 [/* For disassembly only; pattern left blank */]> {
2397 let Inst{23-20} = 0b0000;
2398 let Inst{7-4} = 0b0000;
2399}
2400
2401def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
2402 [/* For disassembly only; pattern left blank */]> {
2403 let Inst{23-20} = 0b0100;
2404 let Inst{7-4} = 0b0000;
2405}
2406
2407// FIXME: mask is ignored for the time being.
Johnny Chen64dfb782010-02-16 20:04:27 +00002408def MSR : ABI<0b0001,(outs),(ins GPR:$src), NoItinerary, "msr", "\tcpsr, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00002409 [/* For disassembly only; pattern left blank */]> {
2410 let Inst{23-20} = 0b0010;
2411 let Inst{7-4} = 0b0000;
2412}
2413
2414// FIXME: mask is ignored for the time being.
Johnny Chen64dfb782010-02-16 20:04:27 +00002415def MSRi : ABI<0b0011,(outs),(ins so_imm:$a), NoItinerary, "msr", "\tcpsr, $a",
2416 [/* For disassembly only; pattern left blank */]> {
2417 let Inst{23-20} = 0b0010;
2418 let Inst{7-4} = 0b0000;
2419}
2420
2421// FIXME: mask is ignored for the time being.
2422def MSRsys : ABI<0b0001,(outs),(ins GPR:$src),NoItinerary,"msr","\tspsr, $src",
2423 [/* For disassembly only; pattern left blank */]> {
2424 let Inst{23-20} = 0b0110;
2425 let Inst{7-4} = 0b0000;
2426}
2427
2428// FIXME: mask is ignored for the time being.
2429def MSRsysi : ABI<0b0011,(outs),(ins so_imm:$a),NoItinerary,"msr","\tspsr, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00002430 [/* For disassembly only; pattern left blank */]> {
2431 let Inst{23-20} = 0b0110;
2432 let Inst{7-4} = 0b0000;
2433}