Anton Korobeynikov | d4022c3 | 2009-05-29 23:41:08 +0000 | [diff] [blame] | 1 | //===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the Thumb2 instruction set. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 13 | |
Evan Cheng | 06e1658 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 14 | // IT block predicate field |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 15 | def it_pred_asmoperand : AsmOperandClass { |
| 16 | let Name = "ITCondCode"; |
| 17 | let ParserMethod = "parseITCondCode"; |
| 18 | } |
Evan Cheng | 06e1658 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 19 | def it_pred : Operand<i32> { |
Johnny Chen | 9d3acaa | 2010-03-02 17:57:15 +0000 | [diff] [blame] | 20 | let PrintMethod = "printMandatoryPredicateOperand"; |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 21 | let ParserMatchClass = it_pred_asmoperand; |
Evan Cheng | 06e1658 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 22 | } |
| 23 | |
| 24 | // IT block condition mask |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 25 | def it_mask_asmoperand : AsmOperandClass { let Name = "ITMask"; } |
Evan Cheng | 06e1658 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 26 | def it_mask : Operand<i32> { |
| 27 | let PrintMethod = "printThumbITMask"; |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 28 | let ParserMatchClass = it_mask_asmoperand; |
Evan Cheng | 06e1658 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 29 | } |
| 30 | |
Owen Anderson | 0afa009 | 2011-09-26 21:06:22 +0000 | [diff] [blame] | 31 | // t2_shift_imm: An integer that encodes a shift amount and the type of shift |
| 32 | // (asr or lsl). The 6-bit immediate encodes as: |
| 33 | // {5} 0 ==> lsl |
| 34 | // 1 asr |
| 35 | // {4-0} imm5 shift amount. |
| 36 | // asr #32 not allowed |
| 37 | def t2_shift_imm : Operand<i32> { |
| 38 | let PrintMethod = "printShiftImmOperand"; |
| 39 | let ParserMatchClass = ShifterImmAsmOperand; |
| 40 | let DecoderMethod = "DecodeT2ShifterImmOperand"; |
| 41 | } |
| 42 | |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 43 | // Shifted operands. No register controlled shifts for Thumb2. |
| 44 | // Note: We do not support rrx shifted operands yet. |
| 45 | def t2_so_reg : Operand<i32>, // reg imm |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 46 | ComplexPattern<i32, 2, "SelectT2ShifterOperandReg", |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 47 | [shl,srl,sra,rotr]> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 48 | let EncoderMethod = "getT2SORegOpValue"; |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 49 | let PrintMethod = "printT2SOOperand"; |
Owen Anderson | 2c9f835 | 2011-08-22 23:10:16 +0000 | [diff] [blame] | 50 | let DecoderMethod = "DecodeSORegImmOperand"; |
Jim Grosbach | 72335d5 | 2011-08-31 18:23:08 +0000 | [diff] [blame] | 51 | let ParserMatchClass = ShiftedImmAsmOperand; |
| 52 | let MIOperandInfo = (ops rGPR, i32imm); |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 53 | } |
| 54 | |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 55 | // t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value |
| 56 | def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 57 | return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32); |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 58 | }]>; |
| 59 | |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 60 | // t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value |
| 61 | def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 62 | return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32); |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 63 | }]>; |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 64 | |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 65 | // t2_so_imm - Match a 32-bit immediate operand, which is an |
| 66 | // 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit |
Bob Wilson | 0998994 | 2011-02-07 17:43:06 +0000 | [diff] [blame] | 67 | // immediate splatted into multiple bytes of the word. |
Jim Grosbach | 9588c10 | 2011-11-12 00:58:43 +0000 | [diff] [blame] | 68 | def t2_so_imm_asmoperand : ImmAsmOperand { let Name = "T2SOImm"; } |
Eli Friedman | c573e2c | 2011-04-29 22:48:03 +0000 | [diff] [blame] | 69 | def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{ |
| 70 | return ARM_AM::getT2SOImmVal(Imm) != -1; |
| 71 | }]> { |
Jim Grosbach | 6b8f1e3 | 2011-06-27 23:54:06 +0000 | [diff] [blame] | 72 | let ParserMatchClass = t2_so_imm_asmoperand; |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 73 | let EncoderMethod = "getT2SOImmOpValue"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 74 | let DecoderMethod = "DecodeT2SOImm"; |
Owen Anderson | 5de6d84 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 75 | } |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 76 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 77 | // t2_so_imm_not - Match an immediate that is a complement |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 78 | // of a t2_so_imm. |
Jim Grosbach | 89a6337 | 2011-10-28 22:36:30 +0000 | [diff] [blame] | 79 | // Note: this pattern doesn't require an encoder method and such, as it's |
| 80 | // only used on aliases (Pat<> and InstAlias<>). The actual encoding |
| 81 | // is handled by the destination instructions, which use t2_so_imm. |
| 82 | def t2_so_imm_not_asmoperand : AsmOperandClass { let Name = "T2SOImmNot"; } |
Jim Grosbach | 3bc8a3d | 2011-12-08 00:31:07 +0000 | [diff] [blame] | 83 | def t2_so_imm_not : Operand<i32>, PatLeaf<(imm), [{ |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 84 | return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1; |
Jim Grosbach | 89a6337 | 2011-10-28 22:36:30 +0000 | [diff] [blame] | 85 | }], t2_so_imm_not_XFORM> { |
| 86 | let ParserMatchClass = t2_so_imm_not_asmoperand; |
| 87 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 88 | |
| 89 | // t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm. |
Jim Grosbach | 3bc8a3d | 2011-12-08 00:31:07 +0000 | [diff] [blame] | 90 | def t2_so_imm_neg_asmoperand : AsmOperandClass { let Name = "T2SOImmNeg"; } |
| 91 | def t2_so_imm_neg : Operand<i32>, PatLeaf<(imm), [{ |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 92 | return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1; |
Jim Grosbach | 3bc8a3d | 2011-12-08 00:31:07 +0000 | [diff] [blame] | 93 | }], t2_so_imm_neg_XFORM> { |
| 94 | let ParserMatchClass = t2_so_imm_neg_asmoperand; |
| 95 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 96 | |
| 97 | /// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095]. |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 98 | def imm0_4095 : Operand<i32>, |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 99 | ImmLeaf<i32, [{ |
| 100 | return Imm >= 0 && Imm < 4096; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 101 | }]>; |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 102 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 103 | def imm0_4095_neg : PatLeaf<(i32 imm), [{ |
| 104 | return (uint32_t)(-N->getZExtValue()) < 4096; |
| 105 | }], imm_neg_XFORM>; |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 106 | |
Evan Cheng | fa2ea1a | 2009-08-04 01:41:15 +0000 | [diff] [blame] | 107 | def imm0_255_neg : PatLeaf<(i32 imm), [{ |
| 108 | return (uint32_t)(-N->getZExtValue()) < 255; |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 109 | }], imm_neg_XFORM>; |
Evan Cheng | fa2ea1a | 2009-08-04 01:41:15 +0000 | [diff] [blame] | 110 | |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 111 | def imm0_255_not : PatLeaf<(i32 imm), [{ |
| 112 | return (uint32_t)(~N->getZExtValue()) < 255; |
| 113 | }], imm_comp_XFORM>; |
| 114 | |
Andrew Trick | d49ffe8 | 2011-04-29 14:18:15 +0000 | [diff] [blame] | 115 | def lo5AllOne : PatLeaf<(i32 imm), [{ |
| 116 | // Returns true if all low 5-bits are 1. |
| 117 | return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL; |
| 118 | }]>; |
| 119 | |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 120 | // Define Thumb2 specific addressing modes. |
| 121 | |
| 122 | // t2addrmode_imm12 := reg + imm12 |
Jim Grosbach | a8307dd | 2011-09-07 20:58:57 +0000 | [diff] [blame] | 123 | def t2addrmode_imm12_asmoperand : AsmOperandClass {let Name="MemUImm12Offset";} |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 124 | def t2addrmode_imm12 : Operand<i32>, |
| 125 | ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> { |
Jim Grosbach | 458f2dc | 2010-10-25 20:00:01 +0000 | [diff] [blame] | 126 | let PrintMethod = "printAddrModeImm12Operand"; |
Jim Grosbach | 683fc3e | 2010-12-10 20:53:44 +0000 | [diff] [blame] | 127 | let EncoderMethod = "getAddrModeImm12OpValue"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 128 | let DecoderMethod = "DecodeT2AddrModeImm12"; |
Jim Grosbach | a8307dd | 2011-09-07 20:58:57 +0000 | [diff] [blame] | 129 | let ParserMatchClass = t2addrmode_imm12_asmoperand; |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 130 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); |
| 131 | } |
| 132 | |
Owen Anderson | c9bd496 | 2011-03-18 17:42:55 +0000 | [diff] [blame] | 133 | // t2ldrlabel := imm12 |
| 134 | def t2ldrlabel : Operand<i32> { |
| 135 | let EncoderMethod = "getAddrModeImm12OpValue"; |
Owen Anderson | e136872 | 2011-09-21 23:44:46 +0000 | [diff] [blame] | 136 | let PrintMethod = "printT2LdrLabelOperand"; |
Owen Anderson | c9bd496 | 2011-03-18 17:42:55 +0000 | [diff] [blame] | 137 | } |
| 138 | |
| 139 | |
Owen Anderson | a838a25 | 2010-12-14 00:36:49 +0000 | [diff] [blame] | 140 | // ADR instruction labels. |
| 141 | def t2adrlabel : Operand<i32> { |
| 142 | let EncoderMethod = "getT2AdrLabelOpValue"; |
| 143 | } |
| 144 | |
| 145 | |
Jim Grosbach | f0eee6e | 2011-09-07 23:39:14 +0000 | [diff] [blame] | 146 | // t2addrmode_posimm8 := reg + imm8 |
| 147 | def MemPosImm8OffsetAsmOperand : AsmOperandClass {let Name="MemPosImm8Offset";} |
| 148 | def t2addrmode_posimm8 : Operand<i32> { |
| 149 | let PrintMethod = "printT2AddrModeImm8Operand"; |
| 150 | let EncoderMethod = "getT2AddrModeImm8OpValue"; |
| 151 | let DecoderMethod = "DecodeT2AddrModeImm8"; |
| 152 | let ParserMatchClass = MemPosImm8OffsetAsmOperand; |
| 153 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); |
| 154 | } |
| 155 | |
Jim Grosbach | a8307dd | 2011-09-07 20:58:57 +0000 | [diff] [blame] | 156 | // t2addrmode_negimm8 := reg - imm8 |
| 157 | def MemNegImm8OffsetAsmOperand : AsmOperandClass {let Name="MemNegImm8Offset";} |
| 158 | def t2addrmode_negimm8 : Operand<i32>, |
| 159 | ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> { |
| 160 | let PrintMethod = "printT2AddrModeImm8Operand"; |
| 161 | let EncoderMethod = "getT2AddrModeImm8OpValue"; |
| 162 | let DecoderMethod = "DecodeT2AddrModeImm8"; |
| 163 | let ParserMatchClass = MemNegImm8OffsetAsmOperand; |
| 164 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); |
| 165 | } |
| 166 | |
Johnny Chen | 0635fc5 | 2010-03-04 17:40:44 +0000 | [diff] [blame] | 167 | // t2addrmode_imm8 := reg +/- imm8 |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 168 | def MemImm8OffsetAsmOperand : AsmOperandClass { let Name = "MemImm8Offset"; } |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 169 | def t2addrmode_imm8 : Operand<i32>, |
| 170 | ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> { |
| 171 | let PrintMethod = "printT2AddrModeImm8Operand"; |
Jim Grosbach | 683fc3e | 2010-12-10 20:53:44 +0000 | [diff] [blame] | 172 | let EncoderMethod = "getT2AddrModeImm8OpValue"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 173 | let DecoderMethod = "DecodeT2AddrModeImm8"; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 174 | let ParserMatchClass = MemImm8OffsetAsmOperand; |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 175 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); |
| 176 | } |
| 177 | |
Evan Cheng | 6d94f11 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 178 | def t2am_imm8_offset : Operand<i32>, |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 179 | ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset", |
| 180 | [], [SDNPWantRoot]> { |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 181 | let PrintMethod = "printT2AddrModeImm8OffsetOperand"; |
Jim Grosbach | 683fc3e | 2010-12-10 20:53:44 +0000 | [diff] [blame] | 182 | let EncoderMethod = "getT2AddrModeImm8OffsetOpValue"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 183 | let DecoderMethod = "DecodeT2Imm8"; |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 184 | } |
| 185 | |
Evan Cheng | 5c87417 | 2009-07-09 22:21:59 +0000 | [diff] [blame] | 186 | // t2addrmode_imm8s4 := reg +/- (imm8 << 2) |
Jim Grosbach | a77295d | 2011-09-08 22:07:06 +0000 | [diff] [blame] | 187 | def MemImm8s4OffsetAsmOperand : AsmOperandClass {let Name = "MemImm8s4Offset";} |
Chris Lattner | 979b061 | 2010-09-05 22:51:11 +0000 | [diff] [blame] | 188 | def t2addrmode_imm8s4 : Operand<i32> { |
Evan Cheng | 5c87417 | 2009-07-09 22:21:59 +0000 | [diff] [blame] | 189 | let PrintMethod = "printT2AddrModeImm8s4Operand"; |
Jim Grosbach | 683fc3e | 2010-12-10 20:53:44 +0000 | [diff] [blame] | 190 | let EncoderMethod = "getT2AddrModeImm8s4OpValue"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 191 | let DecoderMethod = "DecodeT2AddrModeImm8s4"; |
Jim Grosbach | a77295d | 2011-09-08 22:07:06 +0000 | [diff] [blame] | 192 | let ParserMatchClass = MemImm8s4OffsetAsmOperand; |
David Goodwin | 6647cea | 2009-06-30 22:50:01 +0000 | [diff] [blame] | 193 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); |
| 194 | } |
| 195 | |
Jim Grosbach | a77295d | 2011-09-08 22:07:06 +0000 | [diff] [blame] | 196 | def t2am_imm8s4_offset_asmoperand : AsmOperandClass { let Name = "Imm8s4"; } |
Johnny Chen | ae1757b | 2010-03-11 01:13:36 +0000 | [diff] [blame] | 197 | def t2am_imm8s4_offset : Operand<i32> { |
| 198 | let PrintMethod = "printT2AddrModeImm8s4OffsetOperand"; |
Jim Grosbach | a77295d | 2011-09-08 22:07:06 +0000 | [diff] [blame] | 199 | let EncoderMethod = "getT2Imm8s4OpValue"; |
Owen Anderson | 14c903a | 2011-08-04 23:18:05 +0000 | [diff] [blame] | 200 | let DecoderMethod = "DecodeT2Imm8S4"; |
Johnny Chen | ae1757b | 2010-03-11 01:13:36 +0000 | [diff] [blame] | 201 | } |
| 202 | |
Jim Grosbach | b6aed50 | 2011-09-09 18:37:27 +0000 | [diff] [blame] | 203 | // t2addrmode_imm0_1020s4 := reg + (imm8 << 2) |
| 204 | def MemImm0_1020s4OffsetAsmOperand : AsmOperandClass { |
| 205 | let Name = "MemImm0_1020s4Offset"; |
| 206 | } |
| 207 | def t2addrmode_imm0_1020s4 : Operand<i32> { |
| 208 | let PrintMethod = "printT2AddrModeImm0_1020s4Operand"; |
| 209 | let EncoderMethod = "getT2AddrModeImm0_1020s4OpValue"; |
| 210 | let DecoderMethod = "DecodeT2AddrModeImm0_1020s4"; |
| 211 | let ParserMatchClass = MemImm0_1020s4OffsetAsmOperand; |
| 212 | let MIOperandInfo = (ops GPRnopc:$base, i32imm:$offsimm); |
| 213 | } |
| 214 | |
Evan Cheng | cba962d | 2009-07-09 20:40:44 +0000 | [diff] [blame] | 215 | // t2addrmode_so_reg := reg + (reg << imm2) |
Jim Grosbach | ab899c1 | 2011-09-07 23:10:15 +0000 | [diff] [blame] | 216 | def t2addrmode_so_reg_asmoperand : AsmOperandClass {let Name="T2MemRegOffset";} |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 217 | def t2addrmode_so_reg : Operand<i32>, |
| 218 | ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> { |
| 219 | let PrintMethod = "printT2AddrModeSoRegOperand"; |
Jim Grosbach | 683fc3e | 2010-12-10 20:53:44 +0000 | [diff] [blame] | 220 | let EncoderMethod = "getT2AddrModeSORegOpValue"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 221 | let DecoderMethod = "DecodeT2AddrModeSOReg"; |
Jim Grosbach | ab899c1 | 2011-09-07 23:10:15 +0000 | [diff] [blame] | 222 | let ParserMatchClass = t2addrmode_so_reg_asmoperand; |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 223 | let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm); |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 224 | } |
| 225 | |
Jim Grosbach | 7f739be | 2011-09-19 22:21:13 +0000 | [diff] [blame] | 226 | // Addresses for the TBB/TBH instructions. |
| 227 | def addrmode_tbb_asmoperand : AsmOperandClass { let Name = "MemTBB"; } |
| 228 | def addrmode_tbb : Operand<i32> { |
| 229 | let PrintMethod = "printAddrModeTBB"; |
| 230 | let ParserMatchClass = addrmode_tbb_asmoperand; |
| 231 | let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm); |
| 232 | } |
| 233 | def addrmode_tbh_asmoperand : AsmOperandClass { let Name = "MemTBH"; } |
| 234 | def addrmode_tbh : Operand<i32> { |
| 235 | let PrintMethod = "printAddrModeTBH"; |
| 236 | let ParserMatchClass = addrmode_tbh_asmoperand; |
| 237 | let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm); |
| 238 | } |
| 239 | |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 240 | //===----------------------------------------------------------------------===// |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 241 | // Multiclass helpers... |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 242 | // |
| 243 | |
Owen Anderson | a99e778 | 2010-11-15 18:45:17 +0000 | [diff] [blame] | 244 | |
| 245 | class T2OneRegImm<dag oops, dag iops, InstrItinClass itin, |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 246 | string opc, string asm, list<dag> pattern> |
| 247 | : T2I<oops, iops, itin, opc, asm, pattern> { |
| 248 | bits<4> Rd; |
Owen Anderson | a99e778 | 2010-11-15 18:45:17 +0000 | [diff] [blame] | 249 | bits<12> imm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 250 | |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 251 | let Inst{11-8} = Rd; |
Owen Anderson | a99e778 | 2010-11-15 18:45:17 +0000 | [diff] [blame] | 252 | let Inst{26} = imm{11}; |
| 253 | let Inst{14-12} = imm{10-8}; |
| 254 | let Inst{7-0} = imm{7-0}; |
| 255 | } |
| 256 | |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 257 | |
Owen Anderson | a99e778 | 2010-11-15 18:45:17 +0000 | [diff] [blame] | 258 | class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin, |
| 259 | string opc, string asm, list<dag> pattern> |
| 260 | : T2sI<oops, iops, itin, opc, asm, pattern> { |
| 261 | bits<4> Rd; |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 262 | bits<4> Rn; |
| 263 | bits<12> imm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 264 | |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 265 | let Inst{11-8} = Rd; |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 266 | let Inst{26} = imm{11}; |
| 267 | let Inst{14-12} = imm{10-8}; |
| 268 | let Inst{7-0} = imm{7-0}; |
| 269 | } |
| 270 | |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 271 | class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin, |
| 272 | string opc, string asm, list<dag> pattern> |
| 273 | : T2I<oops, iops, itin, opc, asm, pattern> { |
| 274 | bits<4> Rn; |
| 275 | bits<12> imm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 276 | |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 277 | let Inst{19-16} = Rn; |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 278 | let Inst{26} = imm{11}; |
| 279 | let Inst{14-12} = imm{10-8}; |
| 280 | let Inst{7-0} = imm{7-0}; |
| 281 | } |
| 282 | |
| 283 | |
Owen Anderson | a99e778 | 2010-11-15 18:45:17 +0000 | [diff] [blame] | 284 | class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin, |
| 285 | string opc, string asm, list<dag> pattern> |
| 286 | : T2I<oops, iops, itin, opc, asm, pattern> { |
| 287 | bits<4> Rd; |
| 288 | bits<12> ShiftedRm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 289 | |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 290 | let Inst{11-8} = Rd; |
Owen Anderson | a99e778 | 2010-11-15 18:45:17 +0000 | [diff] [blame] | 291 | let Inst{3-0} = ShiftedRm{3-0}; |
| 292 | let Inst{5-4} = ShiftedRm{6-5}; |
| 293 | let Inst{14-12} = ShiftedRm{11-9}; |
| 294 | let Inst{7-6} = ShiftedRm{8-7}; |
| 295 | } |
| 296 | |
| 297 | class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin, |
| 298 | string opc, string asm, list<dag> pattern> |
Owen Anderson | bdf7144 | 2010-12-07 20:50:15 +0000 | [diff] [blame] | 299 | : T2sI<oops, iops, itin, opc, asm, pattern> { |
Owen Anderson | a99e778 | 2010-11-15 18:45:17 +0000 | [diff] [blame] | 300 | bits<4> Rd; |
| 301 | bits<12> ShiftedRm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 302 | |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 303 | let Inst{11-8} = Rd; |
Owen Anderson | a99e778 | 2010-11-15 18:45:17 +0000 | [diff] [blame] | 304 | let Inst{3-0} = ShiftedRm{3-0}; |
| 305 | let Inst{5-4} = ShiftedRm{6-5}; |
| 306 | let Inst{14-12} = ShiftedRm{11-9}; |
| 307 | let Inst{7-6} = ShiftedRm{8-7}; |
| 308 | } |
| 309 | |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 310 | class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin, |
| 311 | string opc, string asm, list<dag> pattern> |
| 312 | : T2I<oops, iops, itin, opc, asm, pattern> { |
| 313 | bits<4> Rn; |
| 314 | bits<12> ShiftedRm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 315 | |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 316 | let Inst{19-16} = Rn; |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 317 | let Inst{3-0} = ShiftedRm{3-0}; |
| 318 | let Inst{5-4} = ShiftedRm{6-5}; |
| 319 | let Inst{14-12} = ShiftedRm{11-9}; |
| 320 | let Inst{7-6} = ShiftedRm{8-7}; |
| 321 | } |
| 322 | |
Owen Anderson | a99e778 | 2010-11-15 18:45:17 +0000 | [diff] [blame] | 323 | class T2TwoReg<dag oops, dag iops, InstrItinClass itin, |
| 324 | string opc, string asm, list<dag> pattern> |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 325 | : T2I<oops, iops, itin, opc, asm, pattern> { |
Owen Anderson | a99e778 | 2010-11-15 18:45:17 +0000 | [diff] [blame] | 326 | bits<4> Rd; |
| 327 | bits<4> Rm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 328 | |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 329 | let Inst{11-8} = Rd; |
| 330 | let Inst{3-0} = Rm; |
Owen Anderson | a99e778 | 2010-11-15 18:45:17 +0000 | [diff] [blame] | 331 | } |
| 332 | |
| 333 | class T2sTwoReg<dag oops, dag iops, InstrItinClass itin, |
| 334 | string opc, string asm, list<dag> pattern> |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 335 | : T2sI<oops, iops, itin, opc, asm, pattern> { |
Owen Anderson | a99e778 | 2010-11-15 18:45:17 +0000 | [diff] [blame] | 336 | bits<4> Rd; |
| 337 | bits<4> Rm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 338 | |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 339 | let Inst{11-8} = Rd; |
| 340 | let Inst{3-0} = Rm; |
Owen Anderson | a99e778 | 2010-11-15 18:45:17 +0000 | [diff] [blame] | 341 | } |
| 342 | |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 343 | class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin, |
| 344 | string opc, string asm, list<dag> pattern> |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 345 | : T2I<oops, iops, itin, opc, asm, pattern> { |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 346 | bits<4> Rn; |
| 347 | bits<4> Rm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 348 | |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 349 | let Inst{19-16} = Rn; |
| 350 | let Inst{3-0} = Rm; |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 351 | } |
| 352 | |
Owen Anderson | a99e778 | 2010-11-15 18:45:17 +0000 | [diff] [blame] | 353 | |
| 354 | class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin, |
| 355 | string opc, string asm, list<dag> pattern> |
| 356 | : T2I<oops, iops, itin, opc, asm, pattern> { |
| 357 | bits<4> Rd; |
Jim Grosbach | 07e9b26 | 2010-12-08 23:04:16 +0000 | [diff] [blame] | 358 | bits<4> Rn; |
Jim Grosbach | 20e0fa6 | 2010-12-08 23:24:29 +0000 | [diff] [blame] | 359 | bits<12> imm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 360 | |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 361 | let Inst{11-8} = Rd; |
Jim Grosbach | 20e0fa6 | 2010-12-08 23:24:29 +0000 | [diff] [blame] | 362 | let Inst{19-16} = Rn; |
| 363 | let Inst{26} = imm{11}; |
| 364 | let Inst{14-12} = imm{10-8}; |
| 365 | let Inst{7-0} = imm{7-0}; |
Owen Anderson | a99e778 | 2010-11-15 18:45:17 +0000 | [diff] [blame] | 366 | } |
| 367 | |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 368 | class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin, |
Owen Anderson | 5de6d84 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 369 | string opc, string asm, list<dag> pattern> |
| 370 | : T2sI<oops, iops, itin, opc, asm, pattern> { |
| 371 | bits<4> Rd; |
| 372 | bits<4> Rn; |
| 373 | bits<12> imm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 374 | |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 375 | let Inst{11-8} = Rd; |
| 376 | let Inst{19-16} = Rn; |
Owen Anderson | 5de6d84 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 377 | let Inst{26} = imm{11}; |
| 378 | let Inst{14-12} = imm{10-8}; |
| 379 | let Inst{7-0} = imm{7-0}; |
| 380 | } |
| 381 | |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 382 | class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin, |
| 383 | string opc, string asm, list<dag> pattern> |
| 384 | : T2I<oops, iops, itin, opc, asm, pattern> { |
| 385 | bits<4> Rd; |
| 386 | bits<4> Rm; |
| 387 | bits<5> imm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 388 | |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 389 | let Inst{11-8} = Rd; |
| 390 | let Inst{3-0} = Rm; |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 391 | let Inst{14-12} = imm{4-2}; |
| 392 | let Inst{7-6} = imm{1-0}; |
| 393 | } |
| 394 | |
| 395 | class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin, |
| 396 | string opc, string asm, list<dag> pattern> |
| 397 | : T2sI<oops, iops, itin, opc, asm, pattern> { |
| 398 | bits<4> Rd; |
| 399 | bits<4> Rm; |
| 400 | bits<5> imm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 401 | |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 402 | let Inst{11-8} = Rd; |
| 403 | let Inst{3-0} = Rm; |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 404 | let Inst{14-12} = imm{4-2}; |
| 405 | let Inst{7-6} = imm{1-0}; |
| 406 | } |
| 407 | |
Owen Anderson | 5de6d84 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 408 | class T2ThreeReg<dag oops, dag iops, InstrItinClass itin, |
| 409 | string opc, string asm, list<dag> pattern> |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 410 | : T2I<oops, iops, itin, opc, asm, pattern> { |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 411 | bits<4> Rd; |
| 412 | bits<4> Rn; |
| 413 | bits<4> Rm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 414 | |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 415 | let Inst{11-8} = Rd; |
| 416 | let Inst{19-16} = Rn; |
| 417 | let Inst{3-0} = Rm; |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 418 | } |
| 419 | |
| 420 | class T2sThreeReg<dag oops, dag iops, InstrItinClass itin, |
| 421 | string opc, string asm, list<dag> pattern> |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 422 | : T2sI<oops, iops, itin, opc, asm, pattern> { |
Owen Anderson | 5de6d84 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 423 | bits<4> Rd; |
| 424 | bits<4> Rn; |
| 425 | bits<4> Rm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 426 | |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 427 | let Inst{11-8} = Rd; |
| 428 | let Inst{19-16} = Rn; |
| 429 | let Inst{3-0} = Rm; |
Owen Anderson | 5de6d84 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 430 | } |
| 431 | |
| 432 | class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin, |
| 433 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 434 | : T2I<oops, iops, itin, opc, asm, pattern> { |
| 435 | bits<4> Rd; |
| 436 | bits<4> Rn; |
| 437 | bits<12> ShiftedRm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 438 | |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 439 | let Inst{11-8} = Rd; |
| 440 | let Inst{19-16} = Rn; |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 441 | let Inst{3-0} = ShiftedRm{3-0}; |
| 442 | let Inst{5-4} = ShiftedRm{6-5}; |
| 443 | let Inst{14-12} = ShiftedRm{11-9}; |
| 444 | let Inst{7-6} = ShiftedRm{8-7}; |
| 445 | } |
| 446 | |
| 447 | class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin, |
| 448 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 5de6d84 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 449 | : T2sI<oops, iops, itin, opc, asm, pattern> { |
| 450 | bits<4> Rd; |
| 451 | bits<4> Rn; |
| 452 | bits<12> ShiftedRm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 453 | |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 454 | let Inst{11-8} = Rd; |
| 455 | let Inst{19-16} = Rn; |
Owen Anderson | 5de6d84 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 456 | let Inst{3-0} = ShiftedRm{3-0}; |
| 457 | let Inst{5-4} = ShiftedRm{6-5}; |
| 458 | let Inst{14-12} = ShiftedRm{11-9}; |
| 459 | let Inst{7-6} = ShiftedRm{8-7}; |
| 460 | } |
| 461 | |
Owen Anderson | 35141a9 | 2010-11-18 01:08:42 +0000 | [diff] [blame] | 462 | class T2FourReg<dag oops, dag iops, InstrItinClass itin, |
| 463 | string opc, string asm, list<dag> pattern> |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 464 | : T2I<oops, iops, itin, opc, asm, pattern> { |
Owen Anderson | 35141a9 | 2010-11-18 01:08:42 +0000 | [diff] [blame] | 465 | bits<4> Rd; |
| 466 | bits<4> Rn; |
| 467 | bits<4> Rm; |
| 468 | bits<4> Ra; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 469 | |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 470 | let Inst{19-16} = Rn; |
| 471 | let Inst{15-12} = Ra; |
| 472 | let Inst{11-8} = Rd; |
| 473 | let Inst{3-0} = Rm; |
Owen Anderson | 35141a9 | 2010-11-18 01:08:42 +0000 | [diff] [blame] | 474 | } |
| 475 | |
Jim Grosbach | 7c6d85a | 2010-12-08 22:38:41 +0000 | [diff] [blame] | 476 | class T2MulLong<bits<3> opc22_20, bits<4> opc7_4, |
| 477 | dag oops, dag iops, InstrItinClass itin, |
| 478 | string opc, string asm, list<dag> pattern> |
Jim Grosbach | 5208204 | 2010-12-08 22:29:28 +0000 | [diff] [blame] | 479 | : T2I<oops, iops, itin, opc, asm, pattern> { |
| 480 | bits<4> RdLo; |
| 481 | bits<4> RdHi; |
| 482 | bits<4> Rn; |
| 483 | bits<4> Rm; |
| 484 | |
Jim Grosbach | 7c6d85a | 2010-12-08 22:38:41 +0000 | [diff] [blame] | 485 | let Inst{31-23} = 0b111110111; |
| 486 | let Inst{22-20} = opc22_20; |
Jim Grosbach | 5208204 | 2010-12-08 22:29:28 +0000 | [diff] [blame] | 487 | let Inst{19-16} = Rn; |
| 488 | let Inst{15-12} = RdLo; |
| 489 | let Inst{11-8} = RdHi; |
Jim Grosbach | 7c6d85a | 2010-12-08 22:38:41 +0000 | [diff] [blame] | 490 | let Inst{7-4} = opc7_4; |
Jim Grosbach | 5208204 | 2010-12-08 22:29:28 +0000 | [diff] [blame] | 491 | let Inst{3-0} = Rm; |
| 492 | } |
| 493 | |
Owen Anderson | 35141a9 | 2010-11-18 01:08:42 +0000 | [diff] [blame] | 494 | |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 495 | /// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a |
Bob Wilson | 4876bdb | 2010-05-25 04:43:08 +0000 | [diff] [blame] | 496 | /// binary operation that produces a value. These are predicable and can be |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 497 | /// changed to modify CPSR. |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 498 | multiclass T2I_bin_irs<bits<4> opcod, string opc, |
| 499 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
Jim Grosbach | adf7366 | 2011-06-28 00:19:13 +0000 | [diff] [blame] | 500 | PatFrag opnode, string baseOpc, bit Commutable = 0, |
| 501 | string wide = ""> { |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 502 | // shifted imm |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 503 | def ri : T2sTwoRegImm< |
| 504 | (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii, |
| 505 | opc, "\t$Rd, $Rn, $imm", |
| 506 | [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 507 | let Inst{31-27} = 0b11110; |
| 508 | let Inst{25} = 0; |
| 509 | let Inst{24-21} = opcod; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 510 | let Inst{15} = 0; |
| 511 | } |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 512 | // register |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 513 | def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir, |
| 514 | opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"), |
| 515 | [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 516 | let isCommutable = Commutable; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 517 | let Inst{31-27} = 0b11101; |
| 518 | let Inst{26-25} = 0b01; |
| 519 | let Inst{24-21} = opcod; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 520 | let Inst{14-12} = 0b000; // imm3 |
| 521 | let Inst{7-6} = 0b00; // imm2 |
| 522 | let Inst{5-4} = 0b00; // type |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 523 | } |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 524 | // shifted register |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 525 | def rs : T2sTwoRegShiftedReg< |
| 526 | (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis, |
| 527 | opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"), |
| 528 | [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 529 | let Inst{31-27} = 0b11101; |
| 530 | let Inst{26-25} = 0b01; |
| 531 | let Inst{24-21} = opcod; |
Bill Wendling | 4822bce | 2010-08-30 01:47:35 +0000 | [diff] [blame] | 532 | } |
Jim Grosbach | adf7366 | 2011-06-28 00:19:13 +0000 | [diff] [blame] | 533 | // Assembly aliases for optional destination operand when it's the same |
| 534 | // as the source operand. |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 535 | def : t2InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"), |
Jim Grosbach | adf7366 | 2011-06-28 00:19:13 +0000 | [diff] [blame] | 536 | (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn, |
| 537 | t2_so_imm:$imm, pred:$p, |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 538 | cc_out:$s)>; |
| 539 | def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $Rm"), |
Jim Grosbach | adf7366 | 2011-06-28 00:19:13 +0000 | [diff] [blame] | 540 | (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn, |
| 541 | rGPR:$Rm, pred:$p, |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 542 | cc_out:$s)>; |
| 543 | def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $shift"), |
Jim Grosbach | adf7366 | 2011-06-28 00:19:13 +0000 | [diff] [blame] | 544 | (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn, |
| 545 | t2_so_reg:$shift, pred:$p, |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 546 | cc_out:$s)>; |
Bill Wendling | 4822bce | 2010-08-30 01:47:35 +0000 | [diff] [blame] | 547 | } |
| 548 | |
David Goodwin | 1f09627 | 2009-07-27 23:34:12 +0000 | [diff] [blame] | 549 | /// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need |
Jim Grosbach | adf7366 | 2011-06-28 00:19:13 +0000 | [diff] [blame] | 550 | // the ".w" suffix to indicate that they are wide. |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 551 | multiclass T2I_bin_w_irs<bits<4> opcod, string opc, |
| 552 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
Jim Grosbach | adf7366 | 2011-06-28 00:19:13 +0000 | [diff] [blame] | 553 | PatFrag opnode, string baseOpc, bit Commutable = 0> : |
Jim Grosbach | 5c1ac55 | 2011-09-02 18:41:35 +0000 | [diff] [blame] | 554 | T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, baseOpc, Commutable, ".w"> { |
| 555 | // Assembler aliases w/o the ".w" suffix. |
| 556 | def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"), |
| 557 | (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn, |
| 558 | rGPR:$Rm, pred:$p, |
| 559 | cc_out:$s)>; |
| 560 | def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $shift"), |
| 561 | (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rd, rGPR:$Rn, |
| 562 | t2_so_reg:$shift, pred:$p, |
| 563 | cc_out:$s)>; |
| 564 | |
| 565 | // and with the optional destination operand, too. |
| 566 | def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"), |
| 567 | (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn, |
| 568 | rGPR:$Rm, pred:$p, |
| 569 | cc_out:$s)>; |
| 570 | def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $shift"), |
| 571 | (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn, |
| 572 | t2_so_reg:$shift, pred:$p, |
| 573 | cc_out:$s)>; |
| 574 | } |
Bill Wendling | 1f7bf0e | 2010-08-29 03:55:31 +0000 | [diff] [blame] | 575 | |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 576 | /// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are |
Bob Wilson | 20d8e4e | 2010-08-13 23:24:25 +0000 | [diff] [blame] | 577 | /// reversed. The 'rr' form is only defined for the disassembler; for codegen |
| 578 | /// it is equivalent to the T2I_bin_irs counterpart. |
| 579 | multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> { |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 580 | // shifted imm |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 581 | def ri : T2sTwoRegImm< |
| 582 | (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi, |
| 583 | opc, ".w\t$Rd, $Rn, $imm", |
| 584 | [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 585 | let Inst{31-27} = 0b11110; |
| 586 | let Inst{25} = 0; |
| 587 | let Inst{24-21} = opcod; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 588 | let Inst{15} = 0; |
| 589 | } |
Bob Wilson | 20d8e4e | 2010-08-13 23:24:25 +0000 | [diff] [blame] | 590 | // register |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 591 | def rr : T2sThreeReg< |
| 592 | (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr, |
| 593 | opc, "\t$Rd, $Rn, $Rm", |
Bob Wilson | 136e491 | 2010-08-14 03:18:29 +0000 | [diff] [blame] | 594 | [/* For disassembly only; pattern left blank */]> { |
Bob Wilson | 20d8e4e | 2010-08-13 23:24:25 +0000 | [diff] [blame] | 595 | let Inst{31-27} = 0b11101; |
| 596 | let Inst{26-25} = 0b01; |
| 597 | let Inst{24-21} = opcod; |
Bob Wilson | 20d8e4e | 2010-08-13 23:24:25 +0000 | [diff] [blame] | 598 | let Inst{14-12} = 0b000; // imm3 |
| 599 | let Inst{7-6} = 0b00; // imm2 |
| 600 | let Inst{5-4} = 0b00; // type |
| 601 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 602 | // shifted register |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 603 | def rs : T2sTwoRegShiftedReg< |
| 604 | (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), |
| 605 | IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm", |
| 606 | [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 607 | let Inst{31-27} = 0b11101; |
| 608 | let Inst{26-25} = 0b01; |
| 609 | let Inst{24-21} = opcod; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 610 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 611 | } |
| 612 | |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 613 | /// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 614 | /// instruction modifies the CPSR register. |
Andrew Trick | 3be654f | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 615 | /// |
| 616 | /// These opcodes will be converted to the real non-S opcodes by |
| 617 | /// AdjustInstrPostInstrSelection after giving then an optional CPSR operand. |
Andrew Trick | 90b7b12 | 2011-10-18 19:18:52 +0000 | [diff] [blame] | 618 | let hasPostISelHook = 1, Defs = [CPSR] in { |
| 619 | multiclass T2I_bin_s_irs<InstrItinClass iii, InstrItinClass iir, |
| 620 | InstrItinClass iis, PatFrag opnode, |
| 621 | bit Commutable = 0> { |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 622 | // shifted imm |
Andrew Trick | 90b7b12 | 2011-10-18 19:18:52 +0000 | [diff] [blame] | 623 | def ri : t2PseudoInst<(outs rGPR:$Rd), |
| 624 | (ins GPRnopc:$Rn, t2_so_imm:$imm, pred:$p), |
| 625 | 4, iii, |
| 626 | [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn, |
| 627 | t2_so_imm:$imm))]>; |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 628 | // register |
Andrew Trick | 90b7b12 | 2011-10-18 19:18:52 +0000 | [diff] [blame] | 629 | def rr : t2PseudoInst<(outs rGPR:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm, pred:$p), |
| 630 | 4, iir, |
| 631 | [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn, |
| 632 | rGPR:$Rm))]> { |
| 633 | let isCommutable = Commutable; |
| 634 | } |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 635 | // shifted register |
Andrew Trick | 90b7b12 | 2011-10-18 19:18:52 +0000 | [diff] [blame] | 636 | def rs : t2PseudoInst<(outs rGPR:$Rd), |
| 637 | (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm, pred:$p), |
| 638 | 4, iis, |
| 639 | [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn, |
| 640 | t2_so_reg:$ShiftedRm))]>; |
| 641 | } |
| 642 | } |
| 643 | |
| 644 | /// T2I_rbin_s_is - Same as T2I_bin_s_irs, except selection DAG |
| 645 | /// operands are reversed. |
| 646 | let hasPostISelHook = 1, Defs = [CPSR] in { |
| 647 | multiclass T2I_rbin_s_is<PatFrag opnode> { |
| 648 | // shifted imm |
| 649 | def ri : t2PseudoInst<(outs rGPR:$Rd), |
| 650 | (ins GPRnopc:$Rn, t2_so_imm:$imm, pred:$p), |
| 651 | 4, IIC_iALUi, |
| 652 | [(set rGPR:$Rd, CPSR, (opnode t2_so_imm:$imm, |
| 653 | GPRnopc:$Rn))]>; |
| 654 | // shifted register |
| 655 | def rs : t2PseudoInst<(outs rGPR:$Rd), |
| 656 | (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm, pred:$p), |
| 657 | 4, IIC_iALUsi, |
| 658 | [(set rGPR:$Rd, CPSR, (opnode t2_so_reg:$ShiftedRm, |
| 659 | GPRnopc:$Rn))]>; |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 660 | } |
| 661 | } |
| 662 | |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 663 | /// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg}) |
| 664 | /// patterns for a binary operation that produces a value. |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 665 | multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode, |
| 666 | bit Commutable = 0> { |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 667 | // shifted imm |
Jim Grosbach | 663e339 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 668 | // The register-immediate version is re-materializable. This is useful |
| 669 | // in particular for taking the address of a local. |
| 670 | let isReMaterializable = 1 in { |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 671 | def ri : T2sTwoRegImm< |
Jim Grosbach | b95ed6e | 2011-10-03 20:51:59 +0000 | [diff] [blame] | 672 | (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, t2_so_imm:$imm), IIC_iALUi, |
| 673 | opc, ".w\t$Rd, $Rn, $imm", |
| 674 | [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, t2_so_imm:$imm))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 675 | let Inst{31-27} = 0b11110; |
| 676 | let Inst{25} = 0; |
| 677 | let Inst{24} = 1; |
| 678 | let Inst{23-21} = op23_21; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 679 | let Inst{15} = 0; |
| 680 | } |
Jim Grosbach | 663e339 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 681 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 682 | // 12-bit imm |
Jim Grosbach | 07e9b26 | 2010-12-08 23:04:16 +0000 | [diff] [blame] | 683 | def ri12 : T2I< |
Jim Grosbach | b95ed6e | 2011-10-03 20:51:59 +0000 | [diff] [blame] | 684 | (outs GPRnopc:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi, |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 685 | !strconcat(opc, "w"), "\t$Rd, $Rn, $imm", |
Jim Grosbach | b95ed6e | 2011-10-03 20:51:59 +0000 | [diff] [blame] | 686 | [(set GPRnopc:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> { |
Jim Grosbach | 07e9b26 | 2010-12-08 23:04:16 +0000 | [diff] [blame] | 687 | bits<4> Rd; |
| 688 | bits<4> Rn; |
| 689 | bits<12> imm; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 690 | let Inst{31-27} = 0b11110; |
Jim Grosbach | 07e9b26 | 2010-12-08 23:04:16 +0000 | [diff] [blame] | 691 | let Inst{26} = imm{11}; |
| 692 | let Inst{25-24} = 0b10; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 693 | let Inst{23-21} = op23_21; |
| 694 | let Inst{20} = 0; // The S bit. |
Jim Grosbach | 07e9b26 | 2010-12-08 23:04:16 +0000 | [diff] [blame] | 695 | let Inst{19-16} = Rn; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 696 | let Inst{15} = 0; |
Jim Grosbach | 07e9b26 | 2010-12-08 23:04:16 +0000 | [diff] [blame] | 697 | let Inst{14-12} = imm{10-8}; |
| 698 | let Inst{11-8} = Rd; |
| 699 | let Inst{7-0} = imm{7-0}; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 700 | } |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 701 | // register |
Jim Grosbach | b95ed6e | 2011-10-03 20:51:59 +0000 | [diff] [blame] | 702 | def rr : T2sThreeReg<(outs GPRnopc:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm), |
| 703 | IIC_iALUr, opc, ".w\t$Rd, $Rn, $Rm", |
| 704 | [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, rGPR:$Rm))]> { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 705 | let isCommutable = Commutable; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 706 | let Inst{31-27} = 0b11101; |
| 707 | let Inst{26-25} = 0b01; |
| 708 | let Inst{24} = 1; |
| 709 | let Inst{23-21} = op23_21; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 710 | let Inst{14-12} = 0b000; // imm3 |
| 711 | let Inst{7-6} = 0b00; // imm2 |
| 712 | let Inst{5-4} = 0b00; // type |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 713 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 714 | // shifted register |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 715 | def rs : T2sTwoRegShiftedReg< |
Jim Grosbach | b95ed6e | 2011-10-03 20:51:59 +0000 | [diff] [blame] | 716 | (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm), |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 717 | IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm", |
Jim Grosbach | b95ed6e | 2011-10-03 20:51:59 +0000 | [diff] [blame] | 718 | [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 719 | let Inst{31-27} = 0b11101; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 720 | let Inst{26-25} = 0b01; |
Johnny Chen | d248ffb | 2010-01-08 17:41:33 +0000 | [diff] [blame] | 721 | let Inst{24} = 1; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 722 | let Inst{23-21} = op23_21; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 723 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 724 | } |
| 725 | |
Jim Grosbach | 6935efc | 2009-11-24 00:20:27 +0000 | [diff] [blame] | 726 | /// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns |
Jim Grosbach | 39be8fc | 2010-02-16 20:42:29 +0000 | [diff] [blame] | 727 | /// for a binary operation that produces a value and use the carry |
Jim Grosbach | 6935efc | 2009-11-24 00:20:27 +0000 | [diff] [blame] | 728 | /// bit. It's not predicable. |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 729 | let Defs = [CPSR], Uses = [CPSR] in { |
Jim Grosbach | 80dc116 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 730 | multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 731 | bit Commutable = 0> { |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 732 | // shifted imm |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 733 | def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), |
Owen Anderson | 5de6d84 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 734 | IIC_iALUi, opc, "\t$Rd, $Rn, $imm", |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 735 | [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_imm:$imm, CPSR))]>, |
Jim Grosbach | 39be8fc | 2010-02-16 20:42:29 +0000 | [diff] [blame] | 736 | Requires<[IsThumb2]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 737 | let Inst{31-27} = 0b11110; |
| 738 | let Inst{25} = 0; |
| 739 | let Inst{24-21} = opcod; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 740 | let Inst{15} = 0; |
| 741 | } |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 742 | // register |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 743 | def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr, |
Owen Anderson | 5de6d84 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 744 | opc, ".w\t$Rd, $Rn, $Rm", |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 745 | [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, rGPR:$Rm, CPSR))]>, |
Jim Grosbach | 39be8fc | 2010-02-16 20:42:29 +0000 | [diff] [blame] | 746 | Requires<[IsThumb2]> { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 747 | let isCommutable = Commutable; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 748 | let Inst{31-27} = 0b11101; |
| 749 | let Inst{26-25} = 0b01; |
| 750 | let Inst{24-21} = opcod; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 751 | let Inst{14-12} = 0b000; // imm3 |
| 752 | let Inst{7-6} = 0b00; // imm2 |
| 753 | let Inst{5-4} = 0b00; // type |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 754 | } |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 755 | // shifted register |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 756 | def rs : T2sTwoRegShiftedReg< |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 757 | (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), |
Owen Anderson | 5de6d84 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 758 | IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm", |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 759 | [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm, CPSR))]>, |
Jim Grosbach | 39be8fc | 2010-02-16 20:42:29 +0000 | [diff] [blame] | 760 | Requires<[IsThumb2]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 761 | let Inst{31-27} = 0b11101; |
| 762 | let Inst{26-25} = 0b01; |
| 763 | let Inst{24-21} = opcod; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 764 | } |
Jim Grosbach | 39be8fc | 2010-02-16 20:42:29 +0000 | [diff] [blame] | 765 | } |
Andrew Trick | 1c3af77 | 2011-04-23 03:55:32 +0000 | [diff] [blame] | 766 | } |
Jim Grosbach | 39be8fc | 2010-02-16 20:42:29 +0000 | [diff] [blame] | 767 | |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 768 | /// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift / |
| 769 | // rotate operation that produces a value. |
Jim Grosbach | 5f25fb0 | 2011-09-02 21:28:54 +0000 | [diff] [blame] | 770 | multiclass T2I_sh_ir<bits<2> opcod, string opc, Operand ty, PatFrag opnode, |
| 771 | string baseOpc> { |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 772 | // 5-bit imm |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 773 | def ri : T2sTwoRegShiftImm< |
Owen Anderson | 6d74631 | 2011-08-08 20:42:17 +0000 | [diff] [blame] | 774 | (outs rGPR:$Rd), (ins rGPR:$Rm, ty:$imm), IIC_iMOVsi, |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 775 | opc, ".w\t$Rd, $Rm, $imm", |
Jim Grosbach | 70939ee | 2011-08-17 21:51:27 +0000 | [diff] [blame] | 776 | [(set rGPR:$Rd, (opnode rGPR:$Rm, (i32 ty:$imm)))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 777 | let Inst{31-27} = 0b11101; |
| 778 | let Inst{26-21} = 0b010010; |
| 779 | let Inst{19-16} = 0b1111; // Rn |
| 780 | let Inst{5-4} = opcod; |
| 781 | } |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 782 | // register |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 783 | def rr : T2sThreeReg< |
| 784 | (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr, |
| 785 | opc, ".w\t$Rd, $Rn, $Rm", |
| 786 | [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 787 | let Inst{31-27} = 0b11111; |
| 788 | let Inst{26-23} = 0b0100; |
| 789 | let Inst{22-21} = opcod; |
| 790 | let Inst{15-12} = 0b1111; |
| 791 | let Inst{7-4} = 0b0000; |
| 792 | } |
Jim Grosbach | 5f25fb0 | 2011-09-02 21:28:54 +0000 | [diff] [blame] | 793 | |
| 794 | // Optional destination register |
| 795 | def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $imm"), |
| 796 | (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn, |
| 797 | ty:$imm, pred:$p, |
| 798 | cc_out:$s)>; |
| 799 | def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $Rm"), |
| 800 | (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn, |
| 801 | rGPR:$Rm, pred:$p, |
| 802 | cc_out:$s)>; |
| 803 | |
| 804 | // Assembler aliases w/o the ".w" suffix. |
| 805 | def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $imm"), |
| 806 | (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rd, rGPR:$Rn, |
| 807 | ty:$imm, pred:$p, |
Jim Grosbach | ef88a92 | 2011-09-06 21:44:58 +0000 | [diff] [blame] | 808 | cc_out:$s)>; |
Jim Grosbach | 5f25fb0 | 2011-09-02 21:28:54 +0000 | [diff] [blame] | 809 | def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"), |
| 810 | (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn, |
| 811 | rGPR:$Rm, pred:$p, |
| 812 | cc_out:$s)>; |
| 813 | |
| 814 | // and with the optional destination operand, too. |
| 815 | def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $imm"), |
| 816 | (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn, |
| 817 | ty:$imm, pred:$p, |
| 818 | cc_out:$s)>; |
| 819 | def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"), |
| 820 | (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn, |
| 821 | rGPR:$Rm, pred:$p, |
| 822 | cc_out:$s)>; |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 823 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 824 | |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 825 | /// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 826 | /// patterns. Similar to T2I_bin_irs except the instruction does not produce |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 827 | /// a explicit result, only implicitly set CPSR. |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 828 | multiclass T2I_cmp_irs<bits<4> opcod, string opc, |
| 829 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
Jim Grosbach | ef88a92 | 2011-09-06 21:44:58 +0000 | [diff] [blame] | 830 | PatFrag opnode, string baseOpc> { |
| 831 | let isCompare = 1, Defs = [CPSR] in { |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 832 | // shifted imm |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 833 | def ri : T2OneRegCmpImm< |
Jim Grosbach | ef88a92 | 2011-09-06 21:44:58 +0000 | [diff] [blame] | 834 | (outs), (ins GPRnopc:$Rn, t2_so_imm:$imm), iii, |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 835 | opc, ".w\t$Rn, $imm", |
Jim Grosbach | ef88a92 | 2011-09-06 21:44:58 +0000 | [diff] [blame] | 836 | [(opnode GPRnopc:$Rn, t2_so_imm:$imm)]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 837 | let Inst{31-27} = 0b11110; |
| 838 | let Inst{25} = 0; |
| 839 | let Inst{24-21} = opcod; |
| 840 | let Inst{20} = 1; // The S bit. |
| 841 | let Inst{15} = 0; |
| 842 | let Inst{11-8} = 0b1111; // Rd |
| 843 | } |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 844 | // register |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 845 | def rr : T2TwoRegCmp< |
Jim Grosbach | ef88a92 | 2011-09-06 21:44:58 +0000 | [diff] [blame] | 846 | (outs), (ins GPRnopc:$Rn, rGPR:$Rm), iir, |
Owen Anderson | e732cb0 | 2011-08-23 17:37:32 +0000 | [diff] [blame] | 847 | opc, ".w\t$Rn, $Rm", |
Jim Grosbach | ef88a92 | 2011-09-06 21:44:58 +0000 | [diff] [blame] | 848 | [(opnode GPRnopc:$Rn, rGPR:$Rm)]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 849 | let Inst{31-27} = 0b11101; |
| 850 | let Inst{26-25} = 0b01; |
| 851 | let Inst{24-21} = opcod; |
| 852 | let Inst{20} = 1; // The S bit. |
| 853 | let Inst{14-12} = 0b000; // imm3 |
| 854 | let Inst{11-8} = 0b1111; // Rd |
| 855 | let Inst{7-6} = 0b00; // imm2 |
| 856 | let Inst{5-4} = 0b00; // type |
| 857 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 858 | // shifted register |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 859 | def rs : T2OneRegCmpShiftedReg< |
Jim Grosbach | ef88a92 | 2011-09-06 21:44:58 +0000 | [diff] [blame] | 860 | (outs), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm), iis, |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 861 | opc, ".w\t$Rn, $ShiftedRm", |
Jim Grosbach | ef88a92 | 2011-09-06 21:44:58 +0000 | [diff] [blame] | 862 | [(opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm)]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 863 | let Inst{31-27} = 0b11101; |
| 864 | let Inst{26-25} = 0b01; |
| 865 | let Inst{24-21} = opcod; |
| 866 | let Inst{20} = 1; // The S bit. |
| 867 | let Inst{11-8} = 0b1111; // Rd |
| 868 | } |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 869 | } |
Jim Grosbach | ef88a92 | 2011-09-06 21:44:58 +0000 | [diff] [blame] | 870 | |
| 871 | // Assembler aliases w/o the ".w" suffix. |
| 872 | // No alias here for 'rr' version as not all instantiations of this |
| 873 | // multiclass want one (CMP in particular, does not). |
| 874 | def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $imm"), |
| 875 | (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPRnopc:$Rn, |
| 876 | t2_so_imm:$imm, pred:$p)>; |
| 877 | def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $shift"), |
| 878 | (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPRnopc:$Rn, |
| 879 | t2_so_reg:$shift, |
| 880 | pred:$p)>; |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 881 | } |
| 882 | |
Evan Cheng | f3c21b8 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 883 | /// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns. |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 884 | multiclass T2I_ld<bit signed, bits<2> opcod, string opc, |
Owen Anderson | 9fe72bc | 2011-08-11 20:40:40 +0000 | [diff] [blame] | 885 | InstrItinClass iii, InstrItinClass iis, RegisterClass target, |
| 886 | PatFrag opnode> { |
| 887 | def i12 : T2Ii12<(outs target:$Rt), (ins t2addrmode_imm12:$addr), iii, |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 888 | opc, ".w\t$Rt, $addr", |
Owen Anderson | 9fe72bc | 2011-08-11 20:40:40 +0000 | [diff] [blame] | 889 | [(set target:$Rt, (opnode t2addrmode_imm12:$addr))]> { |
Jim Grosbach | a8307dd | 2011-09-07 20:58:57 +0000 | [diff] [blame] | 890 | bits<4> Rt; |
| 891 | bits<17> addr; |
| 892 | let Inst{31-25} = 0b1111100; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 893 | let Inst{24} = signed; |
| 894 | let Inst{23} = 1; |
| 895 | let Inst{22-21} = opcod; |
| 896 | let Inst{20} = 1; // load |
Owen Anderson | 80dd3e0 | 2010-11-30 22:45:47 +0000 | [diff] [blame] | 897 | let Inst{19-16} = addr{16-13}; // Rn |
Jim Grosbach | a8307dd | 2011-09-07 20:58:57 +0000 | [diff] [blame] | 898 | let Inst{15-12} = Rt; |
Owen Anderson | 80dd3e0 | 2010-11-30 22:45:47 +0000 | [diff] [blame] | 899 | let Inst{11-0} = addr{11-0}; // imm |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 900 | } |
Jim Grosbach | a8307dd | 2011-09-07 20:58:57 +0000 | [diff] [blame] | 901 | def i8 : T2Ii8 <(outs target:$Rt), (ins t2addrmode_negimm8:$addr), iii, |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 902 | opc, "\t$Rt, $addr", |
Jim Grosbach | a8307dd | 2011-09-07 20:58:57 +0000 | [diff] [blame] | 903 | [(set target:$Rt, (opnode t2addrmode_negimm8:$addr))]> { |
| 904 | bits<4> Rt; |
| 905 | bits<13> addr; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 906 | let Inst{31-27} = 0b11111; |
| 907 | let Inst{26-25} = 0b00; |
| 908 | let Inst{24} = signed; |
| 909 | let Inst{23} = 0; |
| 910 | let Inst{22-21} = opcod; |
| 911 | let Inst{20} = 1; // load |
Jim Grosbach | a8307dd | 2011-09-07 20:58:57 +0000 | [diff] [blame] | 912 | let Inst{19-16} = addr{12-9}; // Rn |
| 913 | let Inst{15-12} = Rt; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 914 | let Inst{11} = 1; |
| 915 | // Offset: index==TRUE, wback==FALSE |
| 916 | let Inst{10} = 1; // The P bit. |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 917 | let Inst{9} = addr{8}; // U |
Jim Grosbach | a8307dd | 2011-09-07 20:58:57 +0000 | [diff] [blame] | 918 | let Inst{8} = 0; // The W bit. |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 919 | let Inst{7-0} = addr{7-0}; // imm |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 920 | } |
Owen Anderson | 9fe72bc | 2011-08-11 20:40:40 +0000 | [diff] [blame] | 921 | def s : T2Iso <(outs target:$Rt), (ins t2addrmode_so_reg:$addr), iis, |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 922 | opc, ".w\t$Rt, $addr", |
Owen Anderson | 9fe72bc | 2011-08-11 20:40:40 +0000 | [diff] [blame] | 923 | [(set target:$Rt, (opnode t2addrmode_so_reg:$addr))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 924 | let Inst{31-27} = 0b11111; |
| 925 | let Inst{26-25} = 0b00; |
| 926 | let Inst{24} = signed; |
| 927 | let Inst{23} = 0; |
| 928 | let Inst{22-21} = opcod; |
| 929 | let Inst{20} = 1; // load |
| 930 | let Inst{11-6} = 0b000000; |
Jim Grosbach | 7721e7f | 2010-12-02 23:05:38 +0000 | [diff] [blame] | 931 | |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 932 | bits<4> Rt; |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 933 | let Inst{15-12} = Rt; |
Jim Grosbach | 7721e7f | 2010-12-02 23:05:38 +0000 | [diff] [blame] | 934 | |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 935 | bits<10> addr; |
| 936 | let Inst{19-16} = addr{9-6}; // Rn |
| 937 | let Inst{3-0} = addr{5-2}; // Rm |
| 938 | let Inst{5-4} = addr{1-0}; // imm |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 939 | |
| 940 | let DecoderMethod = "DecodeT2LoadShift"; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 941 | } |
Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 942 | |
Owen Anderson | 971b83b | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 943 | // FIXME: Is the pci variant actually needed? |
Owen Anderson | 9fe72bc | 2011-08-11 20:40:40 +0000 | [diff] [blame] | 944 | def pci : T2Ipc <(outs target:$Rt), (ins t2ldrlabel:$addr), iii, |
Owen Anderson | 971b83b | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 945 | opc, ".w\t$Rt, $addr", |
Owen Anderson | 9fe72bc | 2011-08-11 20:40:40 +0000 | [diff] [blame] | 946 | [(set target:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> { |
Owen Anderson | 971b83b | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 947 | let isReMaterializable = 1; |
| 948 | let Inst{31-27} = 0b11111; |
| 949 | let Inst{26-25} = 0b00; |
| 950 | let Inst{24} = signed; |
| 951 | let Inst{23} = ?; // add = (U == '1') |
| 952 | let Inst{22-21} = opcod; |
| 953 | let Inst{20} = 1; // load |
| 954 | let Inst{19-16} = 0b1111; // Rn |
| 955 | bits<4> Rt; |
| 956 | bits<12> addr; |
| 957 | let Inst{15-12} = Rt{3-0}; |
| 958 | let Inst{11-0} = addr{11-0}; |
| 959 | } |
Evan Cheng | f3c21b8 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 960 | } |
| 961 | |
David Goodwin | 73b8f16 | 2009-06-30 22:11:34 +0000 | [diff] [blame] | 962 | /// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns. |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 963 | multiclass T2I_st<bits<2> opcod, string opc, |
Owen Anderson | 9fe72bc | 2011-08-11 20:40:40 +0000 | [diff] [blame] | 964 | InstrItinClass iii, InstrItinClass iis, RegisterClass target, |
| 965 | PatFrag opnode> { |
| 966 | def i12 : T2Ii12<(outs), (ins target:$Rt, t2addrmode_imm12:$addr), iii, |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 967 | opc, ".w\t$Rt, $addr", |
Owen Anderson | 9fe72bc | 2011-08-11 20:40:40 +0000 | [diff] [blame] | 968 | [(opnode target:$Rt, t2addrmode_imm12:$addr)]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 969 | let Inst{31-27} = 0b11111; |
| 970 | let Inst{26-23} = 0b0001; |
| 971 | let Inst{22-21} = opcod; |
| 972 | let Inst{20} = 0; // !load |
Jim Grosbach | 7721e7f | 2010-12-02 23:05:38 +0000 | [diff] [blame] | 973 | |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 974 | bits<4> Rt; |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 975 | let Inst{15-12} = Rt; |
Jim Grosbach | 7721e7f | 2010-12-02 23:05:38 +0000 | [diff] [blame] | 976 | |
Owen Anderson | 80dd3e0 | 2010-11-30 22:45:47 +0000 | [diff] [blame] | 977 | bits<17> addr; |
Johnny Chen | f9ce2cb | 2011-04-12 18:48:00 +0000 | [diff] [blame] | 978 | let addr{12} = 1; // add = TRUE |
Owen Anderson | 80dd3e0 | 2010-11-30 22:45:47 +0000 | [diff] [blame] | 979 | let Inst{19-16} = addr{16-13}; // Rn |
| 980 | let Inst{23} = addr{12}; // U |
| 981 | let Inst{11-0} = addr{11-0}; // imm |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 982 | } |
Jim Grosbach | a8307dd | 2011-09-07 20:58:57 +0000 | [diff] [blame] | 983 | def i8 : T2Ii8 <(outs), (ins target:$Rt, t2addrmode_negimm8:$addr), iii, |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 984 | opc, "\t$Rt, $addr", |
Jim Grosbach | a8307dd | 2011-09-07 20:58:57 +0000 | [diff] [blame] | 985 | [(opnode target:$Rt, t2addrmode_negimm8:$addr)]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 986 | let Inst{31-27} = 0b11111; |
| 987 | let Inst{26-23} = 0b0000; |
| 988 | let Inst{22-21} = opcod; |
| 989 | let Inst{20} = 0; // !load |
| 990 | let Inst{11} = 1; |
| 991 | // Offset: index==TRUE, wback==FALSE |
| 992 | let Inst{10} = 1; // The P bit. |
| 993 | let Inst{8} = 0; // The W bit. |
Jim Grosbach | 7721e7f | 2010-12-02 23:05:38 +0000 | [diff] [blame] | 994 | |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 995 | bits<4> Rt; |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 996 | let Inst{15-12} = Rt; |
Jim Grosbach | 7721e7f | 2010-12-02 23:05:38 +0000 | [diff] [blame] | 997 | |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 998 | bits<13> addr; |
| 999 | let Inst{19-16} = addr{12-9}; // Rn |
| 1000 | let Inst{9} = addr{8}; // U |
| 1001 | let Inst{7-0} = addr{7-0}; // imm |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1002 | } |
Owen Anderson | 9fe72bc | 2011-08-11 20:40:40 +0000 | [diff] [blame] | 1003 | def s : T2Iso <(outs), (ins target:$Rt, t2addrmode_so_reg:$addr), iis, |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 1004 | opc, ".w\t$Rt, $addr", |
Owen Anderson | 9fe72bc | 2011-08-11 20:40:40 +0000 | [diff] [blame] | 1005 | [(opnode target:$Rt, t2addrmode_so_reg:$addr)]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1006 | let Inst{31-27} = 0b11111; |
| 1007 | let Inst{26-23} = 0b0000; |
| 1008 | let Inst{22-21} = opcod; |
| 1009 | let Inst{20} = 0; // !load |
| 1010 | let Inst{11-6} = 0b000000; |
Jim Grosbach | 7721e7f | 2010-12-02 23:05:38 +0000 | [diff] [blame] | 1011 | |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 1012 | bits<4> Rt; |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 1013 | let Inst{15-12} = Rt; |
Jim Grosbach | 7721e7f | 2010-12-02 23:05:38 +0000 | [diff] [blame] | 1014 | |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 1015 | bits<10> addr; |
| 1016 | let Inst{19-16} = addr{9-6}; // Rn |
| 1017 | let Inst{3-0} = addr{5-2}; // Rm |
| 1018 | let Inst{5-4} = addr{1-0}; // imm |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1019 | } |
David Goodwin | 73b8f16 | 2009-06-30 22:11:34 +0000 | [diff] [blame] | 1020 | } |
| 1021 | |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1022 | /// T2I_ext_rrot - A unary operation with two forms: one whose operand is a |
Evan Cheng | d27c9fc | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 1023 | /// register and one whose operand is a register rotated by 8/16/24. |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 1024 | class T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode> |
| 1025 | : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr, |
| 1026 | opc, ".w\t$Rd, $Rm$rot", |
Eli Friedman | 2cb1dfa | 2011-08-08 19:49:37 +0000 | [diff] [blame] | 1027 | [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>, |
| 1028 | Requires<[IsThumb2]> { |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 1029 | let Inst{31-27} = 0b11111; |
| 1030 | let Inst{26-23} = 0b0100; |
| 1031 | let Inst{22-20} = opcod; |
| 1032 | let Inst{19-16} = 0b1111; // Rn |
| 1033 | let Inst{15-12} = 0b1111; |
| 1034 | let Inst{7} = 1; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 1035 | |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 1036 | bits<2> rot; |
| 1037 | let Inst{5-4} = rot{1-0}; // rotate |
Evan Cheng | d27c9fc | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 1038 | } |
| 1039 | |
Eli Friedman | 761fa7a | 2010-06-24 18:20:04 +0000 | [diff] [blame] | 1040 | // UXTB16 - Requres T2ExtractPack, does not need the .w qualifier. |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1041 | class T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode> |
Owen Anderson | e732cb0 | 2011-08-23 17:37:32 +0000 | [diff] [blame] | 1042 | : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), |
| 1043 | IIC_iEXTr, opc, "\t$Rd, $Rm$rot", |
| 1044 | [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>, |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1045 | Requires<[HasT2ExtractPack, IsThumb2]> { |
| 1046 | bits<2> rot; |
| 1047 | let Inst{31-27} = 0b11111; |
| 1048 | let Inst{26-23} = 0b0100; |
| 1049 | let Inst{22-20} = opcod; |
| 1050 | let Inst{19-16} = 0b1111; // Rn |
| 1051 | let Inst{15-12} = 0b1111; |
| 1052 | let Inst{7} = 1; |
| 1053 | let Inst{5-4} = rot; |
Johnny Chen | 267124c | 2010-03-04 22:24:41 +0000 | [diff] [blame] | 1054 | } |
| 1055 | |
Eli Friedman | 761fa7a | 2010-06-24 18:20:04 +0000 | [diff] [blame] | 1056 | // SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern |
| 1057 | // supported yet. |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1058 | class T2I_ext_rrot_sxtb16<bits<3> opcod, string opc> |
| 1059 | : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr, |
| 1060 | opc, "\t$Rd, $Rm$rot", []>, |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 1061 | Requires<[IsThumb2, HasT2ExtractPack]> { |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1062 | bits<2> rot; |
| 1063 | let Inst{31-27} = 0b11111; |
| 1064 | let Inst{26-23} = 0b0100; |
| 1065 | let Inst{22-20} = opcod; |
| 1066 | let Inst{19-16} = 0b1111; // Rn |
| 1067 | let Inst{15-12} = 0b1111; |
| 1068 | let Inst{7} = 1; |
| 1069 | let Inst{5-4} = rot; |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 1070 | } |
| 1071 | |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1072 | /// T2I_exta_rrot - A binary operation with two forms: one whose operand is a |
Evan Cheng | d27c9fc | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 1073 | /// register and one whose operand is a register rotated by 8/16/24. |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1074 | class T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode> |
| 1075 | : T2ThreeReg<(outs rGPR:$Rd), |
| 1076 | (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot), |
| 1077 | IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot", |
| 1078 | [(set rGPR:$Rd, (opnode rGPR:$Rn, (rotr rGPR:$Rm,rot_imm:$rot)))]>, |
| 1079 | Requires<[HasT2ExtractPack, IsThumb2]> { |
| 1080 | bits<2> rot; |
| 1081 | let Inst{31-27} = 0b11111; |
| 1082 | let Inst{26-23} = 0b0100; |
| 1083 | let Inst{22-20} = opcod; |
| 1084 | let Inst{15-12} = 0b1111; |
| 1085 | let Inst{7} = 1; |
| 1086 | let Inst{5-4} = rot; |
Evan Cheng | d27c9fc | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 1087 | } |
| 1088 | |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1089 | class T2I_exta_rrot_np<bits<3> opcod, string opc> |
| 1090 | : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm,rot_imm:$rot), |
| 1091 | IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot", []> { |
| 1092 | bits<2> rot; |
| 1093 | let Inst{31-27} = 0b11111; |
| 1094 | let Inst{26-23} = 0b0100; |
| 1095 | let Inst{22-20} = opcod; |
| 1096 | let Inst{15-12} = 0b1111; |
| 1097 | let Inst{7} = 1; |
| 1098 | let Inst{5-4} = rot; |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 1099 | } |
| 1100 | |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 1101 | //===----------------------------------------------------------------------===// |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1102 | // Instructions |
| 1103 | //===----------------------------------------------------------------------===// |
| 1104 | |
| 1105 | //===----------------------------------------------------------------------===// |
Evan Cheng | a09b9ca | 2009-06-24 23:47:58 +0000 | [diff] [blame] | 1106 | // Miscellaneous Instructions. |
| 1107 | // |
| 1108 | |
Owen Anderson | da663f7 | 2010-11-15 21:30:39 +0000 | [diff] [blame] | 1109 | class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin, |
| 1110 | string asm, list<dag> pattern> |
| 1111 | : T2XI<oops, iops, itin, asm, pattern> { |
| 1112 | bits<4> Rd; |
| 1113 | bits<12> label; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 1114 | |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 1115 | let Inst{11-8} = Rd; |
Owen Anderson | da663f7 | 2010-11-15 21:30:39 +0000 | [diff] [blame] | 1116 | let Inst{26} = label{11}; |
| 1117 | let Inst{14-12} = label{10-8}; |
| 1118 | let Inst{7-0} = label{7-0}; |
| 1119 | } |
| 1120 | |
Evan Cheng | a09b9ca | 2009-06-24 23:47:58 +0000 | [diff] [blame] | 1121 | // LEApcrel - Load a pc-relative address into a register without offending the |
| 1122 | // assembler. |
Owen Anderson | a838a25 | 2010-12-14 00:36:49 +0000 | [diff] [blame] | 1123 | def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd), |
| 1124 | (ins t2adrlabel:$addr, pred:$p), |
Owen Anderson | 08fef88 | 2011-09-09 22:24:36 +0000 | [diff] [blame] | 1125 | IIC_iALUi, "adr{$p}.w\t$Rd, $addr", []> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1126 | let Inst{31-27} = 0b11110; |
| 1127 | let Inst{25-24} = 0b10; |
| 1128 | // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE) |
| 1129 | let Inst{22} = 0; |
| 1130 | let Inst{20} = 0; |
| 1131 | let Inst{19-16} = 0b1111; // Rn |
| 1132 | let Inst{15} = 0; |
Jim Grosbach | 00f25fa | 2010-12-14 20:46:39 +0000 | [diff] [blame] | 1133 | |
Owen Anderson | a838a25 | 2010-12-14 00:36:49 +0000 | [diff] [blame] | 1134 | bits<4> Rd; |
| 1135 | bits<13> addr; |
| 1136 | let Inst{11-8} = Rd; |
| 1137 | let Inst{23} = addr{12}; |
| 1138 | let Inst{21} = addr{12}; |
| 1139 | let Inst{26} = addr{11}; |
| 1140 | let Inst{14-12} = addr{10-8}; |
| 1141 | let Inst{7-0} = addr{7-0}; |
Owen Anderson | 08fef88 | 2011-09-09 22:24:36 +0000 | [diff] [blame] | 1142 | |
| 1143 | let DecoderMethod = "DecodeT2Adr"; |
Owen Anderson | 6b8719f | 2010-12-13 22:51:08 +0000 | [diff] [blame] | 1144 | } |
Owen Anderson | a838a25 | 2010-12-14 00:36:49 +0000 | [diff] [blame] | 1145 | |
| 1146 | let neverHasSideEffects = 1, isReMaterializable = 1 in |
Jim Grosbach | 41b1d4e | 2010-12-15 18:48:45 +0000 | [diff] [blame] | 1147 | def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1148 | 4, IIC_iALUi, []>; |
Jim Grosbach | 41b1d4e | 2010-12-15 18:48:45 +0000 | [diff] [blame] | 1149 | def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd), |
| 1150 | (ins i32imm:$label, nohash_imm:$id, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1151 | 4, IIC_iALUi, |
Jim Grosbach | 41b1d4e | 2010-12-15 18:48:45 +0000 | [diff] [blame] | 1152 | []>; |
Evan Cheng | a09b9ca | 2009-06-24 23:47:58 +0000 | [diff] [blame] | 1153 | |
Jim Grosbach | 60fc2ed | 2010-12-08 23:30:19 +0000 | [diff] [blame] | 1154 | |
Evan Cheng | a09b9ca | 2009-06-24 23:47:58 +0000 | [diff] [blame] | 1155 | //===----------------------------------------------------------------------===// |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1156 | // Load / store Instructions. |
| 1157 | // |
| 1158 | |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1159 | // Load |
Dan Gohman | bc9d98b | 2010-02-27 23:47:46 +0000 | [diff] [blame] | 1160 | let canFoldAsLoad = 1, isReMaterializable = 1 in |
Owen Anderson | 9fe72bc | 2011-08-11 20:40:40 +0000 | [diff] [blame] | 1161 | defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si, GPR, |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1162 | UnOpFrag<(load node:$Src)>>; |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1163 | |
Evan Cheng | f3c21b8 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 1164 | // Loads with zero extension |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1165 | defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si, |
Owen Anderson | 9fe72bc | 2011-08-11 20:40:40 +0000 | [diff] [blame] | 1166 | rGPR, UnOpFrag<(zextloadi16 node:$Src)>>; |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1167 | defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si, |
Owen Anderson | 9fe72bc | 2011-08-11 20:40:40 +0000 | [diff] [blame] | 1168 | rGPR, UnOpFrag<(zextloadi8 node:$Src)>>; |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1169 | |
Evan Cheng | f3c21b8 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 1170 | // Loads with sign extension |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1171 | defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si, |
Owen Anderson | 9fe72bc | 2011-08-11 20:40:40 +0000 | [diff] [blame] | 1172 | rGPR, UnOpFrag<(sextloadi16 node:$Src)>>; |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1173 | defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si, |
Owen Anderson | 9fe72bc | 2011-08-11 20:40:40 +0000 | [diff] [blame] | 1174 | rGPR, UnOpFrag<(sextloadi8 node:$Src)>>; |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1175 | |
Owen Anderson | 9d63d90 | 2010-12-01 19:18:46 +0000 | [diff] [blame] | 1176 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { |
Evan Cheng | f3c21b8 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 1177 | // Load doubleword |
Owen Anderson | 9d63d90 | 2010-12-01 19:18:46 +0000 | [diff] [blame] | 1178 | def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2), |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1179 | (ins t2addrmode_imm8s4:$addr), |
Jim Grosbach | a77295d | 2011-09-08 22:07:06 +0000 | [diff] [blame] | 1180 | IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", "", []>; |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1181 | } // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 |
Evan Cheng | f3c21b8 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 1182 | |
| 1183 | // zextload i1 -> zextload i8 |
| 1184 | def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr), |
| 1185 | (t2LDRBi12 t2addrmode_imm12:$addr)>; |
Jim Grosbach | a8307dd | 2011-09-07 20:58:57 +0000 | [diff] [blame] | 1186 | def : T2Pat<(zextloadi1 t2addrmode_negimm8:$addr), |
| 1187 | (t2LDRBi8 t2addrmode_negimm8:$addr)>; |
Evan Cheng | f3c21b8 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 1188 | def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr), |
| 1189 | (t2LDRBs t2addrmode_so_reg:$addr)>; |
| 1190 | def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)), |
| 1191 | (t2LDRBpci tconstpool:$addr)>; |
| 1192 | |
| 1193 | // extload -> zextload |
| 1194 | // FIXME: Reduce the number of patterns by legalizing extload to zextload |
| 1195 | // earlier? |
| 1196 | def : T2Pat<(extloadi1 t2addrmode_imm12:$addr), |
| 1197 | (t2LDRBi12 t2addrmode_imm12:$addr)>; |
Jim Grosbach | a8307dd | 2011-09-07 20:58:57 +0000 | [diff] [blame] | 1198 | def : T2Pat<(extloadi1 t2addrmode_negimm8:$addr), |
| 1199 | (t2LDRBi8 t2addrmode_negimm8:$addr)>; |
Evan Cheng | f3c21b8 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 1200 | def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr), |
| 1201 | (t2LDRBs t2addrmode_so_reg:$addr)>; |
| 1202 | def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)), |
| 1203 | (t2LDRBpci tconstpool:$addr)>; |
| 1204 | |
| 1205 | def : T2Pat<(extloadi8 t2addrmode_imm12:$addr), |
| 1206 | (t2LDRBi12 t2addrmode_imm12:$addr)>; |
Jim Grosbach | a8307dd | 2011-09-07 20:58:57 +0000 | [diff] [blame] | 1207 | def : T2Pat<(extloadi8 t2addrmode_negimm8:$addr), |
| 1208 | (t2LDRBi8 t2addrmode_negimm8:$addr)>; |
Evan Cheng | f3c21b8 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 1209 | def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr), |
| 1210 | (t2LDRBs t2addrmode_so_reg:$addr)>; |
| 1211 | def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)), |
| 1212 | (t2LDRBpci tconstpool:$addr)>; |
| 1213 | |
| 1214 | def : T2Pat<(extloadi16 t2addrmode_imm12:$addr), |
| 1215 | (t2LDRHi12 t2addrmode_imm12:$addr)>; |
Jim Grosbach | a8307dd | 2011-09-07 20:58:57 +0000 | [diff] [blame] | 1216 | def : T2Pat<(extloadi16 t2addrmode_negimm8:$addr), |
| 1217 | (t2LDRHi8 t2addrmode_negimm8:$addr)>; |
Evan Cheng | f3c21b8 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 1218 | def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr), |
| 1219 | (t2LDRHs t2addrmode_so_reg:$addr)>; |
| 1220 | def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)), |
| 1221 | (t2LDRHpci tconstpool:$addr)>; |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1222 | |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 1223 | // FIXME: The destination register of the loads and stores can't be PC, but |
| 1224 | // can be SP. We need another regclass (similar to rGPR) to represent |
| 1225 | // that. Not a pressing issue since these are selected manually, |
| 1226 | // not via pattern. |
| 1227 | |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1228 | // Indexed loads |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1229 | |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1230 | let mayLoad = 1, neverHasSideEffects = 1 in { |
Jim Grosbach | eeec025 | 2011-09-08 00:39:19 +0000 | [diff] [blame] | 1231 | def t2LDR_PRE : T2Ipreldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb), |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1232 | (ins t2addrmode_imm8:$addr), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1233 | AddrModeT2_i8, IndexModePre, IIC_iLoad_iu, |
Jim Grosbach | eeec025 | 2011-09-08 00:39:19 +0000 | [diff] [blame] | 1234 | "ldr", "\t$Rt, $addr!", "$addr.base = $Rn_wb", |
| 1235 | []> { |
| 1236 | let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8"; |
| 1237 | } |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1238 | |
Jim Grosbach | eeec025 | 2011-09-08 00:39:19 +0000 | [diff] [blame] | 1239 | def t2LDR_POST : T2Ipostldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
Jim Grosbach | e64fb28 | 2011-09-08 01:01:32 +0000 | [diff] [blame] | 1240 | (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset), |
| 1241 | AddrModeT2_i8, IndexModePost, IIC_iLoad_iu, |
Owen Anderson | 0781c1f | 2011-09-23 21:26:40 +0000 | [diff] [blame] | 1242 | "ldr", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>; |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1243 | |
Jim Grosbach | eeec025 | 2011-09-08 00:39:19 +0000 | [diff] [blame] | 1244 | def t2LDRB_PRE : T2Ipreldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb), |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1245 | (ins t2addrmode_imm8:$addr), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1246 | AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu, |
Jim Grosbach | eeec025 | 2011-09-08 00:39:19 +0000 | [diff] [blame] | 1247 | "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn_wb", |
| 1248 | []> { |
| 1249 | let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8"; |
| 1250 | } |
| 1251 | def t2LDRB_POST : T2Ipostldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
Jim Grosbach | e64fb28 | 2011-09-08 01:01:32 +0000 | [diff] [blame] | 1252 | (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset), |
| 1253 | AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu, |
Owen Anderson | 0781c1f | 2011-09-23 21:26:40 +0000 | [diff] [blame] | 1254 | "ldrb", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>; |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1255 | |
Jim Grosbach | eeec025 | 2011-09-08 00:39:19 +0000 | [diff] [blame] | 1256 | def t2LDRH_PRE : T2Ipreldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb), |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1257 | (ins t2addrmode_imm8:$addr), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1258 | AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu, |
Jim Grosbach | eeec025 | 2011-09-08 00:39:19 +0000 | [diff] [blame] | 1259 | "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", |
| 1260 | []> { |
| 1261 | let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8"; |
| 1262 | } |
| 1263 | def t2LDRH_POST : T2Ipostldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
Jim Grosbach | e64fb28 | 2011-09-08 01:01:32 +0000 | [diff] [blame] | 1264 | (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset), |
| 1265 | AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu, |
Owen Anderson | 0781c1f | 2011-09-23 21:26:40 +0000 | [diff] [blame] | 1266 | "ldrh", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>; |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1267 | |
Jim Grosbach | eeec025 | 2011-09-08 00:39:19 +0000 | [diff] [blame] | 1268 | def t2LDRSB_PRE : T2Ipreldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb), |
Evan Cheng | 4fbb996 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 1269 | (ins t2addrmode_imm8:$addr), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1270 | AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu, |
Jim Grosbach | eeec025 | 2011-09-08 00:39:19 +0000 | [diff] [blame] | 1271 | "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn_wb", |
| 1272 | []> { |
| 1273 | let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8"; |
| 1274 | } |
| 1275 | def t2LDRSB_POST : T2Ipostldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
Jim Grosbach | e64fb28 | 2011-09-08 01:01:32 +0000 | [diff] [blame] | 1276 | (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset), |
| 1277 | AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu, |
Owen Anderson | 0781c1f | 2011-09-23 21:26:40 +0000 | [diff] [blame] | 1278 | "ldrsb", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>; |
Evan Cheng | 4fbb996 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 1279 | |
Jim Grosbach | eeec025 | 2011-09-08 00:39:19 +0000 | [diff] [blame] | 1280 | def t2LDRSH_PRE : T2Ipreldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb), |
Evan Cheng | 4fbb996 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 1281 | (ins t2addrmode_imm8:$addr), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1282 | AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu, |
Jim Grosbach | eeec025 | 2011-09-08 00:39:19 +0000 | [diff] [blame] | 1283 | "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", |
| 1284 | []> { |
| 1285 | let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8"; |
| 1286 | } |
| 1287 | def t2LDRSH_POST : T2Ipostldst<1, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
Jim Grosbach | e64fb28 | 2011-09-08 01:01:32 +0000 | [diff] [blame] | 1288 | (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset), |
| 1289 | AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu, |
Owen Anderson | 0781c1f | 2011-09-23 21:26:40 +0000 | [diff] [blame] | 1290 | "ldrsh", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 1291 | } // mayLoad = 1, neverHasSideEffects = 1 |
Evan Cheng | 4fbb996 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 1292 | |
Jim Grosbach | f0eee6e | 2011-09-07 23:39:14 +0000 | [diff] [blame] | 1293 | // LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110). |
Johnny Chen | e54a3ef | 2010-03-03 18:45:36 +0000 | [diff] [blame] | 1294 | // Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4 |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1295 | class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii> |
Jim Grosbach | f0eee6e | 2011-09-07 23:39:14 +0000 | [diff] [blame] | 1296 | : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_posimm8:$addr), ii, opc, |
Owen Anderson | eb05a8d | 2010-11-30 18:38:28 +0000 | [diff] [blame] | 1297 | "\t$Rt, $addr", []> { |
Jim Grosbach | f0eee6e | 2011-09-07 23:39:14 +0000 | [diff] [blame] | 1298 | bits<4> Rt; |
| 1299 | bits<13> addr; |
Johnny Chen | e54a3ef | 2010-03-03 18:45:36 +0000 | [diff] [blame] | 1300 | let Inst{31-27} = 0b11111; |
| 1301 | let Inst{26-25} = 0b00; |
| 1302 | let Inst{24} = signed; |
| 1303 | let Inst{23} = 0; |
| 1304 | let Inst{22-21} = type; |
| 1305 | let Inst{20} = 1; // load |
Jim Grosbach | f0eee6e | 2011-09-07 23:39:14 +0000 | [diff] [blame] | 1306 | let Inst{19-16} = addr{12-9}; |
| 1307 | let Inst{15-12} = Rt; |
Johnny Chen | e54a3ef | 2010-03-03 18:45:36 +0000 | [diff] [blame] | 1308 | let Inst{11} = 1; |
| 1309 | let Inst{10-8} = 0b110; // PUW. |
Jim Grosbach | f0eee6e | 2011-09-07 23:39:14 +0000 | [diff] [blame] | 1310 | let Inst{7-0} = addr{7-0}; |
Johnny Chen | e54a3ef | 2010-03-03 18:45:36 +0000 | [diff] [blame] | 1311 | } |
| 1312 | |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1313 | def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>; |
| 1314 | def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>; |
| 1315 | def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>; |
| 1316 | def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>; |
| 1317 | def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>; |
Johnny Chen | e54a3ef | 2010-03-03 18:45:36 +0000 | [diff] [blame] | 1318 | |
David Goodwin | 73b8f16 | 2009-06-30 22:11:34 +0000 | [diff] [blame] | 1319 | // Store |
Owen Anderson | 9fe72bc | 2011-08-11 20:40:40 +0000 | [diff] [blame] | 1320 | defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si, GPR, |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1321 | BinOpFrag<(store node:$LHS, node:$RHS)>>; |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1322 | defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si, |
Owen Anderson | 9fe72bc | 2011-08-11 20:40:40 +0000 | [diff] [blame] | 1323 | rGPR, BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>; |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1324 | defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si, |
Owen Anderson | 9fe72bc | 2011-08-11 20:40:40 +0000 | [diff] [blame] | 1325 | rGPR, BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>; |
David Goodwin | 73b8f16 | 2009-06-30 22:11:34 +0000 | [diff] [blame] | 1326 | |
David Goodwin | 6647cea | 2009-06-30 22:50:01 +0000 | [diff] [blame] | 1327 | // Store doubleword |
Cameron Zwarich | d575137 | 2011-10-16 06:38:06 +0000 | [diff] [blame] | 1328 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1329 | def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs), |
Owen Anderson | 9d63d90 | 2010-12-01 19:18:46 +0000 | [diff] [blame] | 1330 | (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr), |
Jim Grosbach | a77295d | 2011-09-08 22:07:06 +0000 | [diff] [blame] | 1331 | IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", "", []>; |
David Goodwin | 6647cea | 2009-06-30 22:50:01 +0000 | [diff] [blame] | 1332 | |
Evan Cheng | 6d94f11 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 1333 | // Indexed stores |
Cameron Zwarich | daada34 | 2011-10-16 06:38:10 +0000 | [diff] [blame] | 1334 | |
| 1335 | let mayStore = 1, neverHasSideEffects = 1 in { |
Jim Grosbach | eeec025 | 2011-09-08 00:39:19 +0000 | [diff] [blame] | 1336 | def t2STR_PRE : T2Ipreldst<0, 0b10, 0, 1, (outs GPRnopc:$Rn_wb), |
Jim Grosbach | b065987 | 2011-12-13 21:10:25 +0000 | [diff] [blame] | 1337 | (ins GPRnopc:$Rt, t2addrmode_imm8:$addr), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1338 | AddrModeT2_i8, IndexModePre, IIC_iStore_iu, |
Jim Grosbach | ee2c2a4 | 2011-09-16 21:55:56 +0000 | [diff] [blame] | 1339 | "str", "\t$Rt, $addr!", |
| 1340 | "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> { |
| 1341 | let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8"; |
| 1342 | } |
| 1343 | def t2STRH_PRE : T2Ipreldst<0, 0b01, 0, 1, (outs GPRnopc:$Rn_wb), |
| 1344 | (ins rGPR:$Rt, t2addrmode_imm8:$addr), |
| 1345 | AddrModeT2_i8, IndexModePre, IIC_iStore_iu, |
| 1346 | "strh", "\t$Rt, $addr!", |
| 1347 | "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> { |
| 1348 | let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8"; |
| 1349 | } |
| 1350 | |
| 1351 | def t2STRB_PRE : T2Ipreldst<0, 0b00, 0, 1, (outs GPRnopc:$Rn_wb), |
| 1352 | (ins rGPR:$Rt, t2addrmode_imm8:$addr), |
| 1353 | AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu, |
| 1354 | "strb", "\t$Rt, $addr!", |
| 1355 | "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> { |
| 1356 | let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8"; |
| 1357 | } |
Eli Friedman | 0851a29 | 2011-10-18 03:17:34 +0000 | [diff] [blame] | 1358 | } // mayStore = 1, neverHasSideEffects = 1 |
Evan Cheng | 6d94f11 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 1359 | |
Jim Grosbach | eeec025 | 2011-09-08 00:39:19 +0000 | [diff] [blame] | 1360 | def t2STR_POST : T2Ipostldst<0, 0b10, 0, 0, (outs GPRnopc:$Rn_wb), |
Jim Grosbach | b065987 | 2011-12-13 21:10:25 +0000 | [diff] [blame] | 1361 | (ins GPRnopc:$Rt, addr_offset_none:$Rn, |
Jim Grosbach | 947a24c | 2011-09-16 21:09:00 +0000 | [diff] [blame] | 1362 | t2am_imm8_offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1363 | AddrModeT2_i8, IndexModePost, IIC_iStore_iu, |
Owen Anderson | 0781c1f | 2011-09-23 21:26:40 +0000 | [diff] [blame] | 1364 | "str", "\t$Rt, $Rn$offset", |
Jim Grosbach | eeec025 | 2011-09-08 00:39:19 +0000 | [diff] [blame] | 1365 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
| 1366 | [(set GPRnopc:$Rn_wb, |
Jim Grosbach | b065987 | 2011-12-13 21:10:25 +0000 | [diff] [blame] | 1367 | (post_store GPRnopc:$Rt, addr_offset_none:$Rn, |
Jim Grosbach | 947a24c | 2011-09-16 21:09:00 +0000 | [diff] [blame] | 1368 | t2am_imm8_offset:$offset))]>; |
Evan Cheng | 6d94f11 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 1369 | |
Jim Grosbach | eeec025 | 2011-09-08 00:39:19 +0000 | [diff] [blame] | 1370 | def t2STRH_POST : T2Ipostldst<0, 0b01, 0, 0, (outs GPRnopc:$Rn_wb), |
Jim Grosbach | 947a24c | 2011-09-16 21:09:00 +0000 | [diff] [blame] | 1371 | (ins rGPR:$Rt, addr_offset_none:$Rn, |
| 1372 | t2am_imm8_offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1373 | AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu, |
Owen Anderson | 0781c1f | 2011-09-23 21:26:40 +0000 | [diff] [blame] | 1374 | "strh", "\t$Rt, $Rn$offset", |
Jim Grosbach | eeec025 | 2011-09-08 00:39:19 +0000 | [diff] [blame] | 1375 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
| 1376 | [(set GPRnopc:$Rn_wb, |
Jim Grosbach | 947a24c | 2011-09-16 21:09:00 +0000 | [diff] [blame] | 1377 | (post_truncsti16 rGPR:$Rt, addr_offset_none:$Rn, |
| 1378 | t2am_imm8_offset:$offset))]>; |
Evan Cheng | 6d94f11 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 1379 | |
Jim Grosbach | eeec025 | 2011-09-08 00:39:19 +0000 | [diff] [blame] | 1380 | def t2STRB_POST : T2Ipostldst<0, 0b00, 0, 0, (outs GPRnopc:$Rn_wb), |
Jim Grosbach | 947a24c | 2011-09-16 21:09:00 +0000 | [diff] [blame] | 1381 | (ins rGPR:$Rt, addr_offset_none:$Rn, |
| 1382 | t2am_imm8_offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1383 | AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu, |
Owen Anderson | 0781c1f | 2011-09-23 21:26:40 +0000 | [diff] [blame] | 1384 | "strb", "\t$Rt, $Rn$offset", |
Jim Grosbach | eeec025 | 2011-09-08 00:39:19 +0000 | [diff] [blame] | 1385 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
| 1386 | [(set GPRnopc:$Rn_wb, |
Jim Grosbach | 947a24c | 2011-09-16 21:09:00 +0000 | [diff] [blame] | 1387 | (post_truncsti8 rGPR:$Rt, addr_offset_none:$Rn, |
| 1388 | t2am_imm8_offset:$offset))]>; |
Evan Cheng | 6d94f11 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 1389 | |
Jim Grosbach | ee2c2a4 | 2011-09-16 21:55:56 +0000 | [diff] [blame] | 1390 | // Pseudo-instructions for pattern matching the pre-indexed stores. We can't |
| 1391 | // put the patterns on the instruction definitions directly as ISel wants |
| 1392 | // the address base and offset to be separate operands, not a single |
| 1393 | // complex operand like we represent the instructions themselves. The |
| 1394 | // pseudos map between the two. |
| 1395 | let usesCustomInserter = 1, |
| 1396 | Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in { |
| 1397 | def t2STR_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb), |
| 1398 | (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p), |
| 1399 | 4, IIC_iStore_ru, |
| 1400 | [(set GPRnopc:$Rn_wb, |
| 1401 | (pre_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>; |
| 1402 | def t2STRB_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb), |
| 1403 | (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p), |
| 1404 | 4, IIC_iStore_ru, |
| 1405 | [(set GPRnopc:$Rn_wb, |
| 1406 | (pre_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>; |
| 1407 | def t2STRH_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb), |
| 1408 | (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p), |
| 1409 | 4, IIC_iStore_ru, |
| 1410 | [(set GPRnopc:$Rn_wb, |
| 1411 | (pre_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>; |
| 1412 | } |
Jim Grosbach | ee2c2a4 | 2011-09-16 21:55:56 +0000 | [diff] [blame] | 1413 | |
Johnny Chen | e54a3ef | 2010-03-03 18:45:36 +0000 | [diff] [blame] | 1414 | // STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly |
| 1415 | // only. |
| 1416 | // Ref: A8.6.193 STR (immediate, Thumb) Encoding T4 |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1417 | class T2IstT<bits<2> type, string opc, InstrItinClass ii> |
Johnny Chen | 471d73d | 2011-04-13 21:04:32 +0000 | [diff] [blame] | 1418 | : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc, |
Owen Anderson | eb05a8d | 2010-11-30 18:38:28 +0000 | [diff] [blame] | 1419 | "\t$Rt, $addr", []> { |
Johnny Chen | e54a3ef | 2010-03-03 18:45:36 +0000 | [diff] [blame] | 1420 | let Inst{31-27} = 0b11111; |
| 1421 | let Inst{26-25} = 0b00; |
| 1422 | let Inst{24} = 0; // not signed |
| 1423 | let Inst{23} = 0; |
| 1424 | let Inst{22-21} = type; |
| 1425 | let Inst{20} = 0; // store |
| 1426 | let Inst{11} = 1; |
| 1427 | let Inst{10-8} = 0b110; // PUW |
Jim Grosbach | 7721e7f | 2010-12-02 23:05:38 +0000 | [diff] [blame] | 1428 | |
Owen Anderson | eb05a8d | 2010-11-30 18:38:28 +0000 | [diff] [blame] | 1429 | bits<4> Rt; |
| 1430 | bits<13> addr; |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 1431 | let Inst{15-12} = Rt; |
Owen Anderson | eb05a8d | 2010-11-30 18:38:28 +0000 | [diff] [blame] | 1432 | let Inst{19-16} = addr{12-9}; |
| 1433 | let Inst{7-0} = addr{7-0}; |
Johnny Chen | e54a3ef | 2010-03-03 18:45:36 +0000 | [diff] [blame] | 1434 | } |
| 1435 | |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1436 | def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>; |
| 1437 | def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>; |
| 1438 | def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>; |
David Goodwin | d1fa120 | 2009-07-01 00:01:13 +0000 | [diff] [blame] | 1439 | |
Johnny Chen | ae1757b | 2010-03-11 01:13:36 +0000 | [diff] [blame] | 1440 | // ldrd / strd pre / post variants |
| 1441 | // For disassembly only. |
| 1442 | |
Jim Grosbach | a77295d | 2011-09-08 22:07:06 +0000 | [diff] [blame] | 1443 | def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb), |
| 1444 | (ins t2addrmode_imm8s4:$addr), IIC_iLoad_d_ru, |
| 1445 | "ldrd", "\t$Rt, $Rt2, $addr!", "$addr.base = $wb", []> { |
| 1446 | let AsmMatchConverter = "cvtT2LdrdPre"; |
| 1447 | let DecoderMethod = "DecodeT2LDRDPreInstruction"; |
| 1448 | } |
Johnny Chen | ae1757b | 2010-03-11 01:13:36 +0000 | [diff] [blame] | 1449 | |
Jim Grosbach | a77295d | 2011-09-08 22:07:06 +0000 | [diff] [blame] | 1450 | def t2LDRD_POST : T2Ii8s4post<0, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb), |
| 1451 | (ins addr_offset_none:$addr, t2am_imm8s4_offset:$imm), |
Owen Anderson | 7782a58 | 2011-09-13 20:46:26 +0000 | [diff] [blame] | 1452 | IIC_iLoad_d_ru, "ldrd", "\t$Rt, $Rt2, $addr$imm", |
Jim Grosbach | a77295d | 2011-09-08 22:07:06 +0000 | [diff] [blame] | 1453 | "$addr.base = $wb", []>; |
Johnny Chen | ae1757b | 2010-03-11 01:13:36 +0000 | [diff] [blame] | 1454 | |
Jim Grosbach | a77295d | 2011-09-08 22:07:06 +0000 | [diff] [blame] | 1455 | def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs GPR:$wb), |
| 1456 | (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_imm8s4:$addr), |
| 1457 | IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr!", |
| 1458 | "$addr.base = $wb", []> { |
| 1459 | let AsmMatchConverter = "cvtT2StrdPre"; |
| 1460 | let DecoderMethod = "DecodeT2STRDPreInstruction"; |
| 1461 | } |
Johnny Chen | ae1757b | 2010-03-11 01:13:36 +0000 | [diff] [blame] | 1462 | |
Jim Grosbach | a77295d | 2011-09-08 22:07:06 +0000 | [diff] [blame] | 1463 | def t2STRD_POST : T2Ii8s4post<0, 1, 0, (outs GPR:$wb), |
| 1464 | (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr, |
| 1465 | t2am_imm8s4_offset:$imm), |
Owen Anderson | 7782a58 | 2011-09-13 20:46:26 +0000 | [diff] [blame] | 1466 | IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr$imm", |
Jim Grosbach | a77295d | 2011-09-08 22:07:06 +0000 | [diff] [blame] | 1467 | "$addr.base = $wb", []>; |
Evan Cheng | 2889cce | 2009-07-03 00:18:36 +0000 | [diff] [blame] | 1468 | |
Johnny Chen | 0635fc5 | 2010-03-04 17:40:44 +0000 | [diff] [blame] | 1469 | // T2Ipl (Preload Data/Instruction) signals the memory system of possible future |
Jim Grosbach | a581328 | 2011-10-26 22:22:01 +0000 | [diff] [blame] | 1470 | // data/instruction access. |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 1471 | // instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0), |
| 1472 | // (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1). |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1473 | multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> { |
Johnny Chen | 0635fc5 | 2010-03-04 17:40:44 +0000 | [diff] [blame] | 1474 | |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 1475 | def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc, |
Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1476 | "\t$addr", |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1477 | [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> { |
Johnny Chen | 0635fc5 | 2010-03-04 17:40:44 +0000 | [diff] [blame] | 1478 | let Inst{31-25} = 0b1111100; |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1479 | let Inst{24} = instr; |
Johnny Chen | 0635fc5 | 2010-03-04 17:40:44 +0000 | [diff] [blame] | 1480 | let Inst{22} = 0; |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1481 | let Inst{21} = write; |
Johnny Chen | 0635fc5 | 2010-03-04 17:40:44 +0000 | [diff] [blame] | 1482 | let Inst{20} = 1; |
| 1483 | let Inst{15-12} = 0b1111; |
Jim Grosbach | 7721e7f | 2010-12-02 23:05:38 +0000 | [diff] [blame] | 1484 | |
Owen Anderson | 80dd3e0 | 2010-11-30 22:45:47 +0000 | [diff] [blame] | 1485 | bits<17> addr; |
Johnny Chen | f9ce2cb | 2011-04-12 18:48:00 +0000 | [diff] [blame] | 1486 | let addr{12} = 1; // add = TRUE |
Owen Anderson | 80dd3e0 | 2010-11-30 22:45:47 +0000 | [diff] [blame] | 1487 | let Inst{19-16} = addr{16-13}; // Rn |
| 1488 | let Inst{23} = addr{12}; // U |
Owen Anderson | 0e1bcdf | 2010-11-30 19:19:31 +0000 | [diff] [blame] | 1489 | let Inst{11-0} = addr{11-0}; // imm12 |
Johnny Chen | 0635fc5 | 2010-03-04 17:40:44 +0000 | [diff] [blame] | 1490 | } |
| 1491 | |
Jim Grosbach | a8307dd | 2011-09-07 20:58:57 +0000 | [diff] [blame] | 1492 | def i8 : T2Ii8<(outs), (ins t2addrmode_negimm8:$addr), IIC_Preload, opc, |
Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1493 | "\t$addr", |
Jim Grosbach | a8307dd | 2011-09-07 20:58:57 +0000 | [diff] [blame] | 1494 | [(ARMPreload t2addrmode_negimm8:$addr, (i32 write), (i32 instr))]> { |
Johnny Chen | 0635fc5 | 2010-03-04 17:40:44 +0000 | [diff] [blame] | 1495 | let Inst{31-25} = 0b1111100; |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1496 | let Inst{24} = instr; |
Johnny Chen | 0635fc5 | 2010-03-04 17:40:44 +0000 | [diff] [blame] | 1497 | let Inst{23} = 0; // U = 0 |
| 1498 | let Inst{22} = 0; |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1499 | let Inst{21} = write; |
Johnny Chen | 0635fc5 | 2010-03-04 17:40:44 +0000 | [diff] [blame] | 1500 | let Inst{20} = 1; |
| 1501 | let Inst{15-12} = 0b1111; |
| 1502 | let Inst{11-8} = 0b1100; |
Jim Grosbach | 7721e7f | 2010-12-02 23:05:38 +0000 | [diff] [blame] | 1503 | |
Owen Anderson | 0e1bcdf | 2010-11-30 19:19:31 +0000 | [diff] [blame] | 1504 | bits<13> addr; |
| 1505 | let Inst{19-16} = addr{12-9}; // Rn |
| 1506 | let Inst{7-0} = addr{7-0}; // imm8 |
Johnny Chen | 0635fc5 | 2010-03-04 17:40:44 +0000 | [diff] [blame] | 1507 | } |
| 1508 | |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 1509 | def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc, |
Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1510 | "\t$addr", |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1511 | [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> { |
Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1512 | let Inst{31-25} = 0b1111100; |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1513 | let Inst{24} = instr; |
Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1514 | let Inst{23} = 0; // add = TRUE for T1 |
| 1515 | let Inst{22} = 0; |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1516 | let Inst{21} = write; |
Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1517 | let Inst{20} = 1; |
| 1518 | let Inst{15-12} = 0b1111; |
| 1519 | let Inst{11-6} = 0000000; |
Jim Grosbach | 7721e7f | 2010-12-02 23:05:38 +0000 | [diff] [blame] | 1520 | |
Owen Anderson | 0e1bcdf | 2010-11-30 19:19:31 +0000 | [diff] [blame] | 1521 | bits<10> addr; |
| 1522 | let Inst{19-16} = addr{9-6}; // Rn |
| 1523 | let Inst{3-0} = addr{5-2}; // Rm |
| 1524 | let Inst{5-4} = addr{1-0}; // imm2 |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1525 | |
| 1526 | let DecoderMethod = "DecodeT2LoadShift"; |
Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1527 | } |
Jim Grosbach | a581328 | 2011-10-26 22:22:01 +0000 | [diff] [blame] | 1528 | // FIXME: We should have a separate 'pci' variant here. As-is we represent |
| 1529 | // it via the i12 variant, which it's related to, but that means we can |
| 1530 | // represent negative immediates, which aren't legal for anything except |
| 1531 | // the 'pci' case (Rn == 15). |
Johnny Chen | 0635fc5 | 2010-03-04 17:40:44 +0000 | [diff] [blame] | 1532 | } |
| 1533 | |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1534 | defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>; |
| 1535 | defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>; |
| 1536 | defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>; |
Johnny Chen | 0635fc5 | 2010-03-04 17:40:44 +0000 | [diff] [blame] | 1537 | |
Evan Cheng | 2889cce | 2009-07-03 00:18:36 +0000 | [diff] [blame] | 1538 | //===----------------------------------------------------------------------===// |
| 1539 | // Load / store multiple Instructions. |
| 1540 | // |
| 1541 | |
Owen Anderson | cd00dc6 | 2011-09-12 21:28:46 +0000 | [diff] [blame] | 1542 | multiclass thumb2_ld_mult<string asm, InstrItinClass itin, |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1543 | InstrItinClass itin_upd, bit L_bit> { |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1544 | def IA : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1545 | T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
Jim Grosbach | ffa5a76 | 2011-09-07 16:22:42 +0000 | [diff] [blame] | 1546 | itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> { |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1547 | bits<4> Rn; |
| 1548 | bits<16> regs; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 1549 | |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1550 | let Inst{31-27} = 0b11101; |
| 1551 | let Inst{26-25} = 0b00; |
| 1552 | let Inst{24-23} = 0b01; // Increment After |
| 1553 | let Inst{22} = 0; |
| 1554 | let Inst{21} = 0; // No writeback |
| 1555 | let Inst{20} = L_bit; |
| 1556 | let Inst{19-16} = Rn; |
Jim Grosbach | f8e74f8 | 2011-10-24 17:16:24 +0000 | [diff] [blame] | 1557 | let Inst{15-0} = regs; |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1558 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1559 | def IA_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1560 | T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
Jim Grosbach | ffa5a76 | 2011-09-07 16:22:42 +0000 | [diff] [blame] | 1561 | itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> { |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1562 | bits<4> Rn; |
| 1563 | bits<16> regs; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 1564 | |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1565 | let Inst{31-27} = 0b11101; |
| 1566 | let Inst{26-25} = 0b00; |
| 1567 | let Inst{24-23} = 0b01; // Increment After |
| 1568 | let Inst{22} = 0; |
| 1569 | let Inst{21} = 1; // Writeback |
| 1570 | let Inst{20} = L_bit; |
| 1571 | let Inst{19-16} = Rn; |
Jim Grosbach | f8e74f8 | 2011-10-24 17:16:24 +0000 | [diff] [blame] | 1572 | let Inst{15-0} = regs; |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1573 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1574 | def DB : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1575 | T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
Jim Grosbach | cfbb3a7 | 2011-09-07 18:39:47 +0000 | [diff] [blame] | 1576 | itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> { |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1577 | bits<4> Rn; |
| 1578 | bits<16> regs; |
| 1579 | |
| 1580 | let Inst{31-27} = 0b11101; |
| 1581 | let Inst{26-25} = 0b00; |
| 1582 | let Inst{24-23} = 0b10; // Decrement Before |
| 1583 | let Inst{22} = 0; |
| 1584 | let Inst{21} = 0; // No writeback |
| 1585 | let Inst{20} = L_bit; |
| 1586 | let Inst{19-16} = Rn; |
Jim Grosbach | f8e74f8 | 2011-10-24 17:16:24 +0000 | [diff] [blame] | 1587 | let Inst{15-0} = regs; |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1588 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1589 | def DB_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1590 | T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
Jim Grosbach | cfbb3a7 | 2011-09-07 18:39:47 +0000 | [diff] [blame] | 1591 | itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1592 | bits<4> Rn; |
| 1593 | bits<16> regs; |
| 1594 | |
| 1595 | let Inst{31-27} = 0b11101; |
| 1596 | let Inst{26-25} = 0b00; |
| 1597 | let Inst{24-23} = 0b10; // Decrement Before |
| 1598 | let Inst{22} = 0; |
| 1599 | let Inst{21} = 1; // Writeback |
| 1600 | let Inst{20} = L_bit; |
| 1601 | let Inst{19-16} = Rn; |
Jim Grosbach | f8e74f8 | 2011-10-24 17:16:24 +0000 | [diff] [blame] | 1602 | let Inst{15-0} = regs; |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1603 | } |
| 1604 | } |
| 1605 | |
Bill Wendling | c93989a | 2010-11-13 11:20:05 +0000 | [diff] [blame] | 1606 | let neverHasSideEffects = 1 in { |
Bill Wendling | ddc918b | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 1607 | |
| 1608 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in |
Owen Anderson | cd00dc6 | 2011-09-12 21:28:46 +0000 | [diff] [blame] | 1609 | defm t2LDM : thumb2_ld_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>; |
| 1610 | |
| 1611 | multiclass thumb2_st_mult<string asm, InstrItinClass itin, |
| 1612 | InstrItinClass itin_upd, bit L_bit> { |
| 1613 | def IA : |
| 1614 | T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 1615 | itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> { |
| 1616 | bits<4> Rn; |
| 1617 | bits<16> regs; |
| 1618 | |
| 1619 | let Inst{31-27} = 0b11101; |
| 1620 | let Inst{26-25} = 0b00; |
| 1621 | let Inst{24-23} = 0b01; // Increment After |
| 1622 | let Inst{22} = 0; |
| 1623 | let Inst{21} = 0; // No writeback |
| 1624 | let Inst{20} = L_bit; |
| 1625 | let Inst{19-16} = Rn; |
| 1626 | let Inst{15} = 0; |
| 1627 | let Inst{14} = regs{14}; |
| 1628 | let Inst{13} = 0; |
| 1629 | let Inst{12-0} = regs{12-0}; |
| 1630 | } |
| 1631 | def IA_UPD : |
| 1632 | T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 1633 | itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> { |
| 1634 | bits<4> Rn; |
| 1635 | bits<16> regs; |
| 1636 | |
| 1637 | let Inst{31-27} = 0b11101; |
| 1638 | let Inst{26-25} = 0b00; |
| 1639 | let Inst{24-23} = 0b01; // Increment After |
| 1640 | let Inst{22} = 0; |
| 1641 | let Inst{21} = 1; // Writeback |
| 1642 | let Inst{20} = L_bit; |
| 1643 | let Inst{19-16} = Rn; |
| 1644 | let Inst{15} = 0; |
| 1645 | let Inst{14} = regs{14}; |
| 1646 | let Inst{13} = 0; |
| 1647 | let Inst{12-0} = regs{12-0}; |
| 1648 | } |
| 1649 | def DB : |
| 1650 | T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 1651 | itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> { |
| 1652 | bits<4> Rn; |
| 1653 | bits<16> regs; |
| 1654 | |
| 1655 | let Inst{31-27} = 0b11101; |
| 1656 | let Inst{26-25} = 0b00; |
| 1657 | let Inst{24-23} = 0b10; // Decrement Before |
| 1658 | let Inst{22} = 0; |
| 1659 | let Inst{21} = 0; // No writeback |
| 1660 | let Inst{20} = L_bit; |
| 1661 | let Inst{19-16} = Rn; |
| 1662 | let Inst{15} = 0; |
| 1663 | let Inst{14} = regs{14}; |
| 1664 | let Inst{13} = 0; |
| 1665 | let Inst{12-0} = regs{12-0}; |
| 1666 | } |
| 1667 | def DB_UPD : |
| 1668 | T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 1669 | itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
| 1670 | bits<4> Rn; |
| 1671 | bits<16> regs; |
| 1672 | |
| 1673 | let Inst{31-27} = 0b11101; |
| 1674 | let Inst{26-25} = 0b00; |
| 1675 | let Inst{24-23} = 0b10; // Decrement Before |
| 1676 | let Inst{22} = 0; |
| 1677 | let Inst{21} = 1; // Writeback |
| 1678 | let Inst{20} = L_bit; |
| 1679 | let Inst{19-16} = Rn; |
| 1680 | let Inst{15} = 0; |
| 1681 | let Inst{14} = regs{14}; |
| 1682 | let Inst{13} = 0; |
| 1683 | let Inst{12-0} = regs{12-0}; |
| 1684 | } |
| 1685 | } |
| 1686 | |
Bill Wendling | ddc918b | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 1687 | |
| 1688 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in |
Owen Anderson | cd00dc6 | 2011-09-12 21:28:46 +0000 | [diff] [blame] | 1689 | defm t2STM : thumb2_st_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>; |
Bill Wendling | ddc918b | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 1690 | |
| 1691 | } // neverHasSideEffects |
| 1692 | |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1693 | |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1694 | //===----------------------------------------------------------------------===// |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 1695 | // Move Instructions. |
| 1696 | // |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 1697 | |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1698 | let neverHasSideEffects = 1 in |
Jim Grosbach | 1ad60c2 | 2011-09-10 00:15:36 +0000 | [diff] [blame] | 1699 | def t2MOVr : T2sTwoReg<(outs GPRnopc:$Rd), (ins GPR:$Rm), IIC_iMOVr, |
Owen Anderson | c56dcbf | 2010-11-16 00:29:56 +0000 | [diff] [blame] | 1700 | "mov", ".w\t$Rd, $Rm", []> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1701 | let Inst{31-27} = 0b11101; |
| 1702 | let Inst{26-25} = 0b01; |
| 1703 | let Inst{24-21} = 0b0010; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1704 | let Inst{19-16} = 0b1111; // Rn |
| 1705 | let Inst{14-12} = 0b000; |
| 1706 | let Inst{7-4} = 0b0000; |
| 1707 | } |
Jim Grosbach | 9858a48 | 2011-10-18 17:09:35 +0000 | [diff] [blame] | 1708 | def : t2InstAlias<"mov${p}.w $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm, |
| 1709 | pred:$p, zero_reg)>; |
Jim Grosbach | 1ad60c2 | 2011-09-10 00:15:36 +0000 | [diff] [blame] | 1710 | def : t2InstAlias<"movs${p}.w $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm, |
| 1711 | pred:$p, CPSR)>; |
| 1712 | def : t2InstAlias<"movs${p} $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm, |
| 1713 | pred:$p, CPSR)>; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1714 | |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 1715 | // AddedComplexity to ensure isel tries t2MOVi before t2MOVi16. |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 1716 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1, |
| 1717 | AddedComplexity = 1 in |
Owen Anderson | c56dcbf | 2010-11-16 00:29:56 +0000 | [diff] [blame] | 1718 | def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi, |
| 1719 | "mov", ".w\t$Rd, $imm", |
| 1720 | [(set rGPR:$Rd, t2_so_imm:$imm)]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1721 | let Inst{31-27} = 0b11110; |
| 1722 | let Inst{25} = 0; |
| 1723 | let Inst{24-21} = 0b0010; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1724 | let Inst{19-16} = 0b1111; // Rn |
| 1725 | let Inst{15} = 0; |
| 1726 | } |
David Goodwin | 83b3593 | 2009-06-26 16:10:07 +0000 | [diff] [blame] | 1727 | |
Jim Grosbach | 1ad60c2 | 2011-09-10 00:15:36 +0000 | [diff] [blame] | 1728 | // cc_out is handled as part of the explicit mnemonic in the parser for 'mov'. |
| 1729 | // Use aliases to get that to play nice here. |
| 1730 | def : t2InstAlias<"movs${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm, |
| 1731 | pred:$p, CPSR)>; |
| 1732 | def : t2InstAlias<"movs${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm, |
| 1733 | pred:$p, CPSR)>; |
| 1734 | |
| 1735 | def : t2InstAlias<"mov${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm, |
| 1736 | pred:$p, zero_reg)>; |
| 1737 | def : t2InstAlias<"mov${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm, |
| 1738 | pred:$p, zero_reg)>; |
Jim Grosbach | 6b8f1e3 | 2011-06-27 23:54:06 +0000 | [diff] [blame] | 1739 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 1740 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 1741 | def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins imm0_65535_expr:$imm), IIC_iMOVi, |
Owen Anderson | c56dcbf | 2010-11-16 00:29:56 +0000 | [diff] [blame] | 1742 | "movw", "\t$Rd, $imm", |
| 1743 | [(set rGPR:$Rd, imm0_65535:$imm)]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1744 | let Inst{31-27} = 0b11110; |
| 1745 | let Inst{25} = 1; |
| 1746 | let Inst{24-21} = 0b0010; |
| 1747 | let Inst{20} = 0; // The S bit. |
| 1748 | let Inst{15} = 0; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 1749 | |
Owen Anderson | c56dcbf | 2010-11-16 00:29:56 +0000 | [diff] [blame] | 1750 | bits<4> Rd; |
| 1751 | bits<16> imm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 1752 | |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 1753 | let Inst{11-8} = Rd; |
Owen Anderson | c56dcbf | 2010-11-16 00:29:56 +0000 | [diff] [blame] | 1754 | let Inst{19-16} = imm{15-12}; |
| 1755 | let Inst{26} = imm{11}; |
| 1756 | let Inst{14-12} = imm{10-8}; |
| 1757 | let Inst{7-0} = imm{7-0}; |
Kevin Enderby | 9e5887b | 2011-10-04 22:44:48 +0000 | [diff] [blame] | 1758 | let DecoderMethod = "DecodeT2MOVTWInstruction"; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1759 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1760 | |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1761 | def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd), |
Evan Cheng | 5de5d4b | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1762 | (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>; |
| 1763 | |
| 1764 | let Constraints = "$src = $Rd" in { |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1765 | def t2MOVTi16 : T2I<(outs rGPR:$Rd), |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 1766 | (ins rGPR:$src, imm0_65535_expr:$imm), IIC_iMOVi, |
Owen Anderson | c56dcbf | 2010-11-16 00:29:56 +0000 | [diff] [blame] | 1767 | "movt", "\t$Rd, $imm", |
| 1768 | [(set rGPR:$Rd, |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 1769 | (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1770 | let Inst{31-27} = 0b11110; |
| 1771 | let Inst{25} = 1; |
| 1772 | let Inst{24-21} = 0b0110; |
| 1773 | let Inst{20} = 0; // The S bit. |
| 1774 | let Inst{15} = 0; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 1775 | |
Owen Anderson | c56dcbf | 2010-11-16 00:29:56 +0000 | [diff] [blame] | 1776 | bits<4> Rd; |
| 1777 | bits<16> imm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 1778 | |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 1779 | let Inst{11-8} = Rd; |
Owen Anderson | c56dcbf | 2010-11-16 00:29:56 +0000 | [diff] [blame] | 1780 | let Inst{19-16} = imm{15-12}; |
| 1781 | let Inst{26} = imm{11}; |
| 1782 | let Inst{14-12} = imm{10-8}; |
| 1783 | let Inst{7-0} = imm{7-0}; |
Kevin Enderby | 9e5887b | 2011-10-04 22:44:48 +0000 | [diff] [blame] | 1784 | let DecoderMethod = "DecodeT2MOVTWInstruction"; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1785 | } |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 1786 | |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1787 | def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd), |
Evan Cheng | 5de5d4b | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1788 | (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>; |
| 1789 | } // Constraints |
| 1790 | |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 1791 | def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>; |
Evan Cheng | 2095659 | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 1792 | |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 1793 | //===----------------------------------------------------------------------===// |
Evan Cheng | d27c9fc | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 1794 | // Extend Instructions. |
| 1795 | // |
| 1796 | |
| 1797 | // Sign extenders |
| 1798 | |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 1799 | def t2SXTB : T2I_ext_rrot<0b100, "sxtb", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1800 | UnOpFrag<(sext_inreg node:$Src, i8)>>; |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 1801 | def t2SXTH : T2I_ext_rrot<0b000, "sxth", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1802 | UnOpFrag<(sext_inreg node:$Src, i16)>>; |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1803 | def t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">; |
Evan Cheng | d27c9fc | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 1804 | |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1805 | def t2SXTAB : T2I_exta_rrot<0b100, "sxtab", |
Evan Cheng | d27c9fc | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 1806 | BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>; |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1807 | def t2SXTAH : T2I_exta_rrot<0b000, "sxtah", |
Evan Cheng | d27c9fc | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 1808 | BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>; |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1809 | def t2SXTAB16 : T2I_exta_rrot_np<0b010, "sxtab16">; |
Evan Cheng | d27c9fc | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 1810 | |
Evan Cheng | d27c9fc | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 1811 | // Zero extenders |
| 1812 | |
| 1813 | let AddedComplexity = 16 in { |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 1814 | def t2UXTB : T2I_ext_rrot<0b101, "uxtb", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1815 | UnOpFrag<(and node:$Src, 0x000000FF)>>; |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 1816 | def t2UXTH : T2I_ext_rrot<0b001, "uxth", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1817 | UnOpFrag<(and node:$Src, 0x0000FFFF)>>; |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1818 | def t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1819 | UnOpFrag<(and node:$Src, 0x00FF00FF)>>; |
Evan Cheng | d27c9fc | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 1820 | |
Jim Grosbach | 7946494 | 2010-07-28 23:17:45 +0000 | [diff] [blame] | 1821 | // FIXME: This pattern incorrectly assumes the shl operator is a rotate. |
| 1822 | // The transformation should probably be done as a combiner action |
| 1823 | // instead so we can include a check for masking back in the upper |
| 1824 | // eight bits of the source into the lower eight bits of the result. |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 1825 | //def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF), |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1826 | // (t2UXTB16 rGPR:$Src, 3)>, |
Jim Grosbach | 9729d2e | 2010-11-01 15:59:52 +0000 | [diff] [blame] | 1827 | // Requires<[HasT2ExtractPack, IsThumb2]>; |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 1828 | def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF), |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1829 | (t2UXTB16 rGPR:$Src, 1)>, |
Jim Grosbach | 9729d2e | 2010-11-01 15:59:52 +0000 | [diff] [blame] | 1830 | Requires<[HasT2ExtractPack, IsThumb2]>; |
Evan Cheng | d27c9fc | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 1831 | |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1832 | def t2UXTAB : T2I_exta_rrot<0b101, "uxtab", |
Jim Grosbach | 6935efc | 2009-11-24 00:20:27 +0000 | [diff] [blame] | 1833 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>; |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1834 | def t2UXTAH : T2I_exta_rrot<0b001, "uxtah", |
Jim Grosbach | 6935efc | 2009-11-24 00:20:27 +0000 | [diff] [blame] | 1835 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>; |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1836 | def t2UXTAB16 : T2I_exta_rrot_np<0b011, "uxtab16">; |
Evan Cheng | d27c9fc | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 1837 | } |
| 1838 | |
| 1839 | //===----------------------------------------------------------------------===// |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 1840 | // Arithmetic Instructions. |
| 1841 | // |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 1842 | |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1843 | defm t2ADD : T2I_bin_ii12rs<0b000, "add", |
| 1844 | BinOpFrag<(add node:$LHS, node:$RHS)>, 1>; |
| 1845 | defm t2SUB : T2I_bin_ii12rs<0b101, "sub", |
| 1846 | BinOpFrag<(sub node:$LHS, node:$RHS)>>; |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 1847 | |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1848 | // ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants. |
Andrew Trick | 3be654f | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 1849 | // |
| 1850 | // Currently, t2ADDS/t2SUBS are pseudo opcodes that exist only in the |
| 1851 | // selection DAG. They are "lowered" to real t2ADD/t2SUB opcodes by |
| 1852 | // AdjustInstrPostInstrSelection where we determine whether or not to |
| 1853 | // set the "s" bit based on CPSR liveness. |
| 1854 | // |
| 1855 | // FIXME: Eliminate t2ADDS/t2SUBS pseudo opcodes after adding tablegen |
| 1856 | // support for an optional CPSR definition that corresponds to the DAG |
| 1857 | // node's second value. We can then eliminate the implicit def of CPSR. |
Andrew Trick | 90b7b12 | 2011-10-18 19:18:52 +0000 | [diff] [blame] | 1858 | defm t2ADDS : T2I_bin_s_irs <IIC_iALUi, IIC_iALUr, IIC_iALUsi, |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1859 | BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>; |
Andrew Trick | 90b7b12 | 2011-10-18 19:18:52 +0000 | [diff] [blame] | 1860 | defm t2SUBS : T2I_bin_s_irs <IIC_iALUi, IIC_iALUr, IIC_iALUsi, |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1861 | BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>; |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 1862 | |
Andrew Trick | 83a8031 | 2011-09-20 18:22:31 +0000 | [diff] [blame] | 1863 | let hasPostISelHook = 1 in { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1864 | defm t2ADC : T2I_adde_sube_irs<0b1010, "adc", |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1865 | BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>, 1>; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1866 | defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc", |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1867 | BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>>; |
Andrew Trick | 83a8031 | 2011-09-20 18:22:31 +0000 | [diff] [blame] | 1868 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1869 | |
David Goodwin | 752aa7d | 2009-07-27 16:39:05 +0000 | [diff] [blame] | 1870 | // RSB |
Bob Wilson | 20d8e4e | 2010-08-13 23:24:25 +0000 | [diff] [blame] | 1871 | defm t2RSB : T2I_rbin_irs <0b1110, "rsb", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1872 | BinOpFrag<(sub node:$LHS, node:$RHS)>>; |
Evan Cheng | 4a51708 | 2011-09-06 18:52:20 +0000 | [diff] [blame] | 1873 | |
| 1874 | // FIXME: Eliminate them if we can write def : Pat patterns which defines |
| 1875 | // CPSR and the implicit def of CPSR is not needed. |
Andrew Trick | 90b7b12 | 2011-10-18 19:18:52 +0000 | [diff] [blame] | 1876 | defm t2RSBS : T2I_rbin_s_is <BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1877 | |
| 1878 | // (sub X, imm) gets canonicalized to (add X, -imm). Match this form. |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 1879 | // The assume-no-carry-in form uses the negation of the input since add/sub |
| 1880 | // assume opposite meanings of the carry flag (i.e., carry == !borrow). |
| 1881 | // See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory |
| 1882 | // details. |
| 1883 | // The AddedComplexity preferences the first variant over the others since |
| 1884 | // it can be shrunk to a 16-bit wide encoding, while the others cannot. |
Evan Cheng | fa2ea1a | 2009-08-04 01:41:15 +0000 | [diff] [blame] | 1885 | let AddedComplexity = 1 in |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 1886 | def : T2Pat<(add GPR:$src, imm0_255_neg:$imm), |
| 1887 | (t2SUBri GPR:$src, imm0_255_neg:$imm)>; |
| 1888 | def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm), |
| 1889 | (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>; |
| 1890 | def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm), |
| 1891 | (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>; |
| 1892 | let AddedComplexity = 1 in |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1893 | def : T2Pat<(ARMaddc rGPR:$src, imm0_255_neg:$imm), |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 1894 | (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>; |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1895 | def : T2Pat<(ARMaddc rGPR:$src, t2_so_imm_neg:$imm), |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 1896 | (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>; |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 1897 | // The with-carry-in form matches bitwise not instead of the negation. |
| 1898 | // Effectively, the inverse interpretation of the carry flag already accounts |
| 1899 | // for part of the negation. |
| 1900 | let AddedComplexity = 1 in |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1901 | def : T2Pat<(ARMadde rGPR:$src, imm0_255_not:$imm, CPSR), |
Andrew Trick | 1c3af77 | 2011-04-23 03:55:32 +0000 | [diff] [blame] | 1902 | (t2SBCri rGPR:$src, imm0_255_not:$imm)>; |
Evan Cheng | 342e316 | 2011-08-30 01:34:54 +0000 | [diff] [blame] | 1903 | def : T2Pat<(ARMadde rGPR:$src, t2_so_imm_not:$imm, CPSR), |
Andrew Trick | 1c3af77 | 2011-04-23 03:55:32 +0000 | [diff] [blame] | 1904 | (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>; |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 1905 | |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 1906 | // Select Bytes -- for disassembly only |
| 1907 | |
Owen Anderson | c7373f8 | 2010-11-30 20:00:01 +0000 | [diff] [blame] | 1908 | def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 1909 | NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []>, |
| 1910 | Requires<[IsThumb2, HasThumb2DSP]> { |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 1911 | let Inst{31-27} = 0b11111; |
| 1912 | let Inst{26-24} = 0b010; |
| 1913 | let Inst{23} = 0b1; |
| 1914 | let Inst{22-20} = 0b010; |
| 1915 | let Inst{15-12} = 0b1111; |
| 1916 | let Inst{7} = 0b1; |
| 1917 | let Inst{6-4} = 0b000; |
| 1918 | } |
| 1919 | |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 1920 | // A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned) |
| 1921 | // And Miscellaneous operations -- for disassembly only |
Nate Begeman | 692433b | 2010-07-29 17:56:55 +0000 | [diff] [blame] | 1922 | class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc, |
Bruno Cardoso Lopes | 0301600 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 1923 | list<dag> pat = [/* For disassembly only; pattern left blank */], |
| 1924 | dag iops = (ins rGPR:$Rn, rGPR:$Rm), |
| 1925 | string asm = "\t$Rd, $Rn, $Rm"> |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 1926 | : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat>, |
| 1927 | Requires<[IsThumb2, HasThumb2DSP]> { |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 1928 | let Inst{31-27} = 0b11111; |
| 1929 | let Inst{26-23} = 0b0101; |
| 1930 | let Inst{22-20} = op22_20; |
| 1931 | let Inst{15-12} = 0b1111; |
| 1932 | let Inst{7-4} = op7_4; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 1933 | |
Owen Anderson | 46c478e | 2010-11-17 19:57:38 +0000 | [diff] [blame] | 1934 | bits<4> Rd; |
| 1935 | bits<4> Rn; |
| 1936 | bits<4> Rm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 1937 | |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 1938 | let Inst{11-8} = Rd; |
| 1939 | let Inst{19-16} = Rn; |
| 1940 | let Inst{3-0} = Rm; |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 1941 | } |
| 1942 | |
| 1943 | // Saturating add/subtract -- for disassembly only |
| 1944 | |
Nate Begeman | 692433b | 2010-07-29 17:56:55 +0000 | [diff] [blame] | 1945 | def t2QADD : T2I_pam<0b000, 0b1000, "qadd", |
Bruno Cardoso Lopes | 0301600 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 1946 | [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))], |
| 1947 | (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">; |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 1948 | def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">; |
| 1949 | def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">; |
| 1950 | def t2QASX : T2I_pam<0b010, 0b0001, "qasx">; |
Bruno Cardoso Lopes | 0301600 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 1951 | def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [], |
| 1952 | (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">; |
| 1953 | def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [], |
| 1954 | (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">; |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 1955 | def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">; |
Nate Begeman | 692433b | 2010-07-29 17:56:55 +0000 | [diff] [blame] | 1956 | def t2QSUB : T2I_pam<0b000, 0b1010, "qsub", |
Bruno Cardoso Lopes | 0301600 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 1957 | [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))], |
| 1958 | (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">; |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 1959 | def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">; |
| 1960 | def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">; |
| 1961 | def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">; |
| 1962 | def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">; |
| 1963 | def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">; |
| 1964 | def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">; |
| 1965 | def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">; |
| 1966 | def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">; |
| 1967 | |
| 1968 | // Signed/Unsigned add/subtract -- for disassembly only |
| 1969 | |
| 1970 | def t2SASX : T2I_pam<0b010, 0b0000, "sasx">; |
| 1971 | def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">; |
| 1972 | def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">; |
| 1973 | def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">; |
| 1974 | def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">; |
| 1975 | def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">; |
| 1976 | def t2UASX : T2I_pam<0b010, 0b0100, "uasx">; |
| 1977 | def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">; |
| 1978 | def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">; |
| 1979 | def t2USAX : T2I_pam<0b110, 0b0100, "usax">; |
| 1980 | def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">; |
| 1981 | def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">; |
| 1982 | |
| 1983 | // Signed/Unsigned halving add/subtract -- for disassembly only |
| 1984 | |
| 1985 | def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">; |
| 1986 | def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">; |
| 1987 | def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">; |
| 1988 | def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">; |
| 1989 | def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">; |
| 1990 | def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">; |
| 1991 | def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">; |
| 1992 | def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">; |
| 1993 | def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">; |
| 1994 | def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">; |
| 1995 | def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">; |
| 1996 | def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">; |
| 1997 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 1998 | // Helper class for disassembly only |
| 1999 | // A6.3.16 & A6.3.17 |
| 2000 | // T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions. |
| 2001 | class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops, |
| 2002 | dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 2003 | : T2ThreeReg<oops, iops, itin, opc, asm, pattern> { |
| 2004 | let Inst{31-27} = 0b11111; |
| 2005 | let Inst{26-24} = 0b011; |
| 2006 | let Inst{23} = long; |
| 2007 | let Inst{22-20} = op22_20; |
| 2008 | let Inst{7-4} = op7_4; |
| 2009 | } |
| 2010 | |
| 2011 | class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops, |
| 2012 | dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 2013 | : T2FourReg<oops, iops, itin, opc, asm, pattern> { |
| 2014 | let Inst{31-27} = 0b11111; |
| 2015 | let Inst{26-24} = 0b011; |
| 2016 | let Inst{23} = long; |
| 2017 | let Inst{22-20} = op22_20; |
| 2018 | let Inst{7-4} = op7_4; |
| 2019 | } |
| 2020 | |
Jim Grosbach | 8c98984 | 2011-09-20 00:26:34 +0000 | [diff] [blame] | 2021 | // Unsigned Sum of Absolute Differences [and Accumulate]. |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2022 | def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd), |
| 2023 | (ins rGPR:$Rn, rGPR:$Rm), |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2024 | NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []>, |
| 2025 | Requires<[IsThumb2, HasThumb2DSP]> { |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2026 | let Inst{15-12} = 0b1111; |
| 2027 | } |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2028 | def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd), |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 2029 | (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary, |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2030 | "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>, |
| 2031 | Requires<[IsThumb2, HasThumb2DSP]>; |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2032 | |
Jim Grosbach | 8c98984 | 2011-09-20 00:26:34 +0000 | [diff] [blame] | 2033 | // Signed/Unsigned saturate. |
Owen Anderson | 46c478e | 2010-11-17 19:57:38 +0000 | [diff] [blame] | 2034 | class T2SatI<dag oops, dag iops, InstrItinClass itin, |
| 2035 | string opc, string asm, list<dag> pattern> |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 2036 | : T2I<oops, iops, itin, opc, asm, pattern> { |
Owen Anderson | 46c478e | 2010-11-17 19:57:38 +0000 | [diff] [blame] | 2037 | bits<4> Rd; |
| 2038 | bits<4> Rn; |
| 2039 | bits<5> sat_imm; |
| 2040 | bits<7> sh; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 2041 | |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 2042 | let Inst{11-8} = Rd; |
| 2043 | let Inst{19-16} = Rn; |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 2044 | let Inst{4-0} = sat_imm; |
| 2045 | let Inst{21} = sh{5}; |
Owen Anderson | 46c478e | 2010-11-17 19:57:38 +0000 | [diff] [blame] | 2046 | let Inst{14-12} = sh{4-2}; |
| 2047 | let Inst{7-6} = sh{1-0}; |
| 2048 | } |
| 2049 | |
Owen Anderson | c7373f8 | 2010-11-30 20:00:01 +0000 | [diff] [blame] | 2050 | def t2SSAT: T2SatI< |
Owen Anderson | 0afa009 | 2011-09-26 21:06:22 +0000 | [diff] [blame] | 2051 | (outs rGPR:$Rd), |
| 2052 | (ins imm1_32:$sat_imm, rGPR:$Rn, t2_shift_imm:$sh), |
Jim Grosbach | 8c98984 | 2011-09-20 00:26:34 +0000 | [diff] [blame] | 2053 | NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> { |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2054 | let Inst{31-27} = 0b11110; |
| 2055 | let Inst{25-22} = 0b1100; |
| 2056 | let Inst{20} = 0; |
| 2057 | let Inst{15} = 0; |
Owen Anderson | 061c3c4 | 2011-09-19 20:00:02 +0000 | [diff] [blame] | 2058 | let Inst{5} = 0; |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2059 | } |
| 2060 | |
Owen Anderson | c7373f8 | 2010-11-30 20:00:01 +0000 | [diff] [blame] | 2061 | def t2SSAT16: T2SatI< |
Jim Grosbach | f494335 | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 2062 | (outs rGPR:$Rd), (ins imm1_16:$sat_imm, rGPR:$Rn), NoItinerary, |
Jim Grosbach | 8c98984 | 2011-09-20 00:26:34 +0000 | [diff] [blame] | 2063 | "ssat16", "\t$Rd, $sat_imm, $Rn", []>, |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2064 | Requires<[IsThumb2, HasThumb2DSP]> { |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2065 | let Inst{31-27} = 0b11110; |
| 2066 | let Inst{25-22} = 0b1100; |
| 2067 | let Inst{20} = 0; |
| 2068 | let Inst{15} = 0; |
| 2069 | let Inst{21} = 1; // sh = '1' |
| 2070 | let Inst{14-12} = 0b000; // imm3 = '000' |
| 2071 | let Inst{7-6} = 0b00; // imm2 = '00' |
Owen Anderson | 8a28bdc | 2011-09-16 22:17:02 +0000 | [diff] [blame] | 2072 | let Inst{5-4} = 0b00; |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2073 | } |
| 2074 | |
Owen Anderson | c7373f8 | 2010-11-30 20:00:01 +0000 | [diff] [blame] | 2075 | def t2USAT: T2SatI< |
Owen Anderson | 0afa009 | 2011-09-26 21:06:22 +0000 | [diff] [blame] | 2076 | (outs rGPR:$Rd), |
| 2077 | (ins imm0_31:$sat_imm, rGPR:$Rn, t2_shift_imm:$sh), |
Jim Grosbach | 8c98984 | 2011-09-20 00:26:34 +0000 | [diff] [blame] | 2078 | NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> { |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2079 | let Inst{31-27} = 0b11110; |
| 2080 | let Inst{25-22} = 0b1110; |
| 2081 | let Inst{20} = 0; |
| 2082 | let Inst{15} = 0; |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2083 | } |
| 2084 | |
Jim Grosbach | b105b99 | 2011-09-16 18:32:30 +0000 | [diff] [blame] | 2085 | def t2USAT16: T2SatI<(outs rGPR:$Rd), (ins imm0_15:$sat_imm, rGPR:$Rn), |
Jim Grosbach | f921c0fe | 2011-06-13 22:54:22 +0000 | [diff] [blame] | 2086 | NoItinerary, |
Jim Grosbach | 8c98984 | 2011-09-20 00:26:34 +0000 | [diff] [blame] | 2087 | "usat16", "\t$Rd, $sat_imm, $Rn", []>, |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2088 | Requires<[IsThumb2, HasThumb2DSP]> { |
Owen Anderson | 4a71357 | 2011-09-23 21:57:50 +0000 | [diff] [blame] | 2089 | let Inst{31-22} = 0b1111001110; |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2090 | let Inst{20} = 0; |
| 2091 | let Inst{15} = 0; |
| 2092 | let Inst{21} = 1; // sh = '1' |
| 2093 | let Inst{14-12} = 0b000; // imm3 = '000' |
| 2094 | let Inst{7-6} = 0b00; // imm2 = '00' |
Owen Anderson | 4a71357 | 2011-09-23 21:57:50 +0000 | [diff] [blame] | 2095 | let Inst{5-4} = 0b00; |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2096 | } |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 2097 | |
Bob Wilson | 38aa287 | 2010-08-13 21:48:10 +0000 | [diff] [blame] | 2098 | def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>; |
| 2099 | def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>; |
Nate Begeman | 0e0a20e | 2010-07-29 22:48:09 +0000 | [diff] [blame] | 2100 | |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2101 | //===----------------------------------------------------------------------===// |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 2102 | // Shift and rotate Instructions. |
| 2103 | // |
| 2104 | |
Jim Grosbach | 5f25fb0 | 2011-09-02 21:28:54 +0000 | [diff] [blame] | 2105 | defm t2LSL : T2I_sh_ir<0b00, "lsl", imm0_31, |
| 2106 | BinOpFrag<(shl node:$LHS, node:$RHS)>, "t2LSL">; |
Jim Grosbach | d299010 | 2011-09-02 18:43:25 +0000 | [diff] [blame] | 2107 | defm t2LSR : T2I_sh_ir<0b01, "lsr", imm_sr, |
Jim Grosbach | 5f25fb0 | 2011-09-02 21:28:54 +0000 | [diff] [blame] | 2108 | BinOpFrag<(srl node:$LHS, node:$RHS)>, "t2LSR">; |
Jim Grosbach | d299010 | 2011-09-02 18:43:25 +0000 | [diff] [blame] | 2109 | defm t2ASR : T2I_sh_ir<0b10, "asr", imm_sr, |
Jim Grosbach | 5f25fb0 | 2011-09-02 21:28:54 +0000 | [diff] [blame] | 2110 | BinOpFrag<(sra node:$LHS, node:$RHS)>, "t2ASR">; |
| 2111 | defm t2ROR : T2I_sh_ir<0b11, "ror", imm0_31, |
| 2112 | BinOpFrag<(rotr node:$LHS, node:$RHS)>, "t2ROR">; |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 2113 | |
Andrew Trick | d49ffe8 | 2011-04-29 14:18:15 +0000 | [diff] [blame] | 2114 | // (rotr x, (and y, 0x...1f)) ==> (ROR x, y) |
| 2115 | def : Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)), |
| 2116 | (t2RORrr rGPR:$lhs, rGPR:$rhs)>; |
| 2117 | |
David Goodwin | ca01a8d | 2009-09-01 18:32:09 +0000 | [diff] [blame] | 2118 | let Uses = [CPSR] in { |
Owen Anderson | 46c478e | 2010-11-17 19:57:38 +0000 | [diff] [blame] | 2119 | def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi, |
| 2120 | "rrx", "\t$Rd, $Rm", |
| 2121 | [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2122 | let Inst{31-27} = 0b11101; |
| 2123 | let Inst{26-25} = 0b01; |
| 2124 | let Inst{24-21} = 0b0010; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2125 | let Inst{19-16} = 0b1111; // Rn |
| 2126 | let Inst{14-12} = 0b000; |
| 2127 | let Inst{7-4} = 0b0011; |
| 2128 | } |
David Goodwin | ca01a8d | 2009-09-01 18:32:09 +0000 | [diff] [blame] | 2129 | } |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 2130 | |
Daniel Dunbar | 8d66b78 | 2011-01-10 15:26:39 +0000 | [diff] [blame] | 2131 | let isCodeGenOnly = 1, Defs = [CPSR] in { |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 2132 | def t2MOVsrl_flag : T2TwoRegShiftImm< |
| 2133 | (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi, |
| 2134 | "lsrs", ".w\t$Rd, $Rm, #1", |
| 2135 | [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2136 | let Inst{31-27} = 0b11101; |
| 2137 | let Inst{26-25} = 0b01; |
| 2138 | let Inst{24-21} = 0b0010; |
| 2139 | let Inst{20} = 1; // The S bit. |
| 2140 | let Inst{19-16} = 0b1111; // Rn |
| 2141 | let Inst{5-4} = 0b01; // Shift type. |
| 2142 | // Shift amount = Inst{14-12:7-6} = 1. |
| 2143 | let Inst{14-12} = 0b000; |
| 2144 | let Inst{7-6} = 0b01; |
| 2145 | } |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 2146 | def t2MOVsra_flag : T2TwoRegShiftImm< |
| 2147 | (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi, |
| 2148 | "asrs", ".w\t$Rd, $Rm, #1", |
| 2149 | [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2150 | let Inst{31-27} = 0b11101; |
| 2151 | let Inst{26-25} = 0b01; |
| 2152 | let Inst{24-21} = 0b0010; |
| 2153 | let Inst{20} = 1; // The S bit. |
| 2154 | let Inst{19-16} = 0b1111; // Rn |
| 2155 | let Inst{5-4} = 0b10; // Shift type. |
| 2156 | // Shift amount = Inst{14-12:7-6} = 1. |
| 2157 | let Inst{14-12} = 0b000; |
| 2158 | let Inst{7-6} = 0b01; |
| 2159 | } |
David Goodwin | 3583df7 | 2009-07-28 17:06:49 +0000 | [diff] [blame] | 2160 | } |
| 2161 | |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 2162 | //===----------------------------------------------------------------------===// |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2163 | // Bitwise Instructions. |
| 2164 | // |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 2165 | |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2166 | defm t2AND : T2I_bin_w_irs<0b0000, "and", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2167 | IIC_iBITi, IIC_iBITr, IIC_iBITsi, |
Jim Grosbach | adf7366 | 2011-06-28 00:19:13 +0000 | [diff] [blame] | 2168 | BinOpFrag<(and node:$LHS, node:$RHS)>, "t2AND", 1>; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2169 | defm t2ORR : T2I_bin_w_irs<0b0010, "orr", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2170 | IIC_iBITi, IIC_iBITr, IIC_iBITsi, |
Jim Grosbach | adf7366 | 2011-06-28 00:19:13 +0000 | [diff] [blame] | 2171 | BinOpFrag<(or node:$LHS, node:$RHS)>, "t2ORR", 1>; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2172 | defm t2EOR : T2I_bin_w_irs<0b0100, "eor", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2173 | IIC_iBITi, IIC_iBITr, IIC_iBITsi, |
Jim Grosbach | adf7366 | 2011-06-28 00:19:13 +0000 | [diff] [blame] | 2174 | BinOpFrag<(xor node:$LHS, node:$RHS)>, "t2EOR", 1>; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2175 | |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2176 | defm t2BIC : T2I_bin_w_irs<0b0001, "bic", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2177 | IIC_iBITi, IIC_iBITr, IIC_iBITsi, |
Jim Grosbach | adf7366 | 2011-06-28 00:19:13 +0000 | [diff] [blame] | 2178 | BinOpFrag<(and node:$LHS, (not node:$RHS))>, |
| 2179 | "t2BIC">; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2180 | |
Owen Anderson | 2f7aed3 | 2010-11-17 22:16:31 +0000 | [diff] [blame] | 2181 | class T2BitFI<dag oops, dag iops, InstrItinClass itin, |
| 2182 | string opc, string asm, list<dag> pattern> |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 2183 | : T2I<oops, iops, itin, opc, asm, pattern> { |
Owen Anderson | 2f7aed3 | 2010-11-17 22:16:31 +0000 | [diff] [blame] | 2184 | bits<4> Rd; |
| 2185 | bits<5> msb; |
| 2186 | bits<5> lsb; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 2187 | |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 2188 | let Inst{11-8} = Rd; |
Owen Anderson | 2f7aed3 | 2010-11-17 22:16:31 +0000 | [diff] [blame] | 2189 | let Inst{4-0} = msb{4-0}; |
| 2190 | let Inst{14-12} = lsb{4-2}; |
| 2191 | let Inst{7-6} = lsb{1-0}; |
| 2192 | } |
| 2193 | |
| 2194 | class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin, |
| 2195 | string opc, string asm, list<dag> pattern> |
| 2196 | : T2BitFI<oops, iops, itin, opc, asm, pattern> { |
| 2197 | bits<4> Rn; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 2198 | |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 2199 | let Inst{19-16} = Rn; |
Owen Anderson | 2f7aed3 | 2010-11-17 22:16:31 +0000 | [diff] [blame] | 2200 | } |
| 2201 | |
| 2202 | let Constraints = "$src = $Rd" in |
| 2203 | def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm), |
| 2204 | IIC_iUNAsi, "bfc", "\t$Rd, $imm", |
| 2205 | [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2206 | let Inst{31-27} = 0b11110; |
Johnny Chen | 3a96122 | 2011-04-15 22:52:15 +0000 | [diff] [blame] | 2207 | let Inst{26} = 0; // should be 0. |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2208 | let Inst{25} = 1; |
| 2209 | let Inst{24-20} = 0b10110; |
| 2210 | let Inst{19-16} = 0b1111; // Rn |
| 2211 | let Inst{15} = 0; |
Johnny Chen | 3a96122 | 2011-04-15 22:52:15 +0000 | [diff] [blame] | 2212 | let Inst{5} = 0; // should be 0. |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 2213 | |
Owen Anderson | 2f7aed3 | 2010-11-17 22:16:31 +0000 | [diff] [blame] | 2214 | bits<10> imm; |
| 2215 | let msb{4-0} = imm{9-5}; |
| 2216 | let lsb{4-0} = imm{4-0}; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2217 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2218 | |
Owen Anderson | 2f7aed3 | 2010-11-17 22:16:31 +0000 | [diff] [blame] | 2219 | def t2SBFX: T2TwoRegBitFI< |
Jim Grosbach | fb8989e | 2011-07-27 21:09:25 +0000 | [diff] [blame] | 2220 | (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb), |
Owen Anderson | 2f7aed3 | 2010-11-17 22:16:31 +0000 | [diff] [blame] | 2221 | IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2222 | let Inst{31-27} = 0b11110; |
| 2223 | let Inst{25} = 1; |
| 2224 | let Inst{24-20} = 0b10100; |
| 2225 | let Inst{15} = 0; |
| 2226 | } |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2227 | |
Owen Anderson | 2f7aed3 | 2010-11-17 22:16:31 +0000 | [diff] [blame] | 2228 | def t2UBFX: T2TwoRegBitFI< |
Jim Grosbach | fb8989e | 2011-07-27 21:09:25 +0000 | [diff] [blame] | 2229 | (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb), |
Owen Anderson | 2f7aed3 | 2010-11-17 22:16:31 +0000 | [diff] [blame] | 2230 | IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2231 | let Inst{31-27} = 0b11110; |
| 2232 | let Inst{25} = 1; |
| 2233 | let Inst{24-20} = 0b11100; |
| 2234 | let Inst{15} = 0; |
| 2235 | } |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2236 | |
Johnny Chen | 9474d55 | 2010-02-02 19:31:58 +0000 | [diff] [blame] | 2237 | // A8.6.18 BFI - Bitfield insert (Encoding T1) |
Bruno Cardoso Lopes | a461d42 | 2011-01-18 20:45:56 +0000 | [diff] [blame] | 2238 | let Constraints = "$src = $Rd" in { |
| 2239 | def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd), |
| 2240 | (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm), |
| 2241 | IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm", |
| 2242 | [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn, |
| 2243 | bf_inv_mask_imm:$imm))]> { |
| 2244 | let Inst{31-27} = 0b11110; |
Johnny Chen | 188ce9c | 2011-04-15 00:35:08 +0000 | [diff] [blame] | 2245 | let Inst{26} = 0; // should be 0. |
Bruno Cardoso Lopes | a461d42 | 2011-01-18 20:45:56 +0000 | [diff] [blame] | 2246 | let Inst{25} = 1; |
| 2247 | let Inst{24-20} = 0b10110; |
| 2248 | let Inst{15} = 0; |
Johnny Chen | 188ce9c | 2011-04-15 00:35:08 +0000 | [diff] [blame] | 2249 | let Inst{5} = 0; // should be 0. |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 2250 | |
Bruno Cardoso Lopes | a461d42 | 2011-01-18 20:45:56 +0000 | [diff] [blame] | 2251 | bits<10> imm; |
| 2252 | let msb{4-0} = imm{9-5}; |
| 2253 | let lsb{4-0} = imm{4-0}; |
| 2254 | } |
Johnny Chen | 9474d55 | 2010-02-02 19:31:58 +0000 | [diff] [blame] | 2255 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2256 | |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2257 | defm t2ORN : T2I_bin_irs<0b0011, "orn", |
| 2258 | IIC_iBITi, IIC_iBITr, IIC_iBITsi, |
Jim Grosbach | adf7366 | 2011-06-28 00:19:13 +0000 | [diff] [blame] | 2259 | BinOpFrag<(or node:$LHS, (not node:$RHS))>, |
| 2260 | "t2ORN", 0, "">; |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2261 | |
Jim Grosbach | d32872f | 2011-09-14 21:24:41 +0000 | [diff] [blame] | 2262 | /// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a |
| 2263 | /// unary operation that produces a value. These are predicable and can be |
| 2264 | /// changed to modify CPSR. |
| 2265 | multiclass T2I_un_irs<bits<4> opcod, string opc, |
| 2266 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 2267 | PatFrag opnode, bit Cheap = 0, bit ReMat = 0> { |
| 2268 | // shifted imm |
| 2269 | def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii, |
| 2270 | opc, "\t$Rd, $imm", |
| 2271 | [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> { |
| 2272 | let isAsCheapAsAMove = Cheap; |
| 2273 | let isReMaterializable = ReMat; |
| 2274 | let Inst{31-27} = 0b11110; |
| 2275 | let Inst{25} = 0; |
| 2276 | let Inst{24-21} = opcod; |
| 2277 | let Inst{19-16} = 0b1111; // Rn |
| 2278 | let Inst{15} = 0; |
| 2279 | } |
| 2280 | // register |
| 2281 | def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir, |
| 2282 | opc, ".w\t$Rd, $Rm", |
| 2283 | [(set rGPR:$Rd, (opnode rGPR:$Rm))]> { |
| 2284 | let Inst{31-27} = 0b11101; |
| 2285 | let Inst{26-25} = 0b01; |
| 2286 | let Inst{24-21} = opcod; |
| 2287 | let Inst{19-16} = 0b1111; // Rn |
| 2288 | let Inst{14-12} = 0b000; // imm3 |
| 2289 | let Inst{7-6} = 0b00; // imm2 |
| 2290 | let Inst{5-4} = 0b00; // type |
| 2291 | } |
| 2292 | // shifted register |
| 2293 | def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis, |
| 2294 | opc, ".w\t$Rd, $ShiftedRm", |
| 2295 | [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> { |
| 2296 | let Inst{31-27} = 0b11101; |
| 2297 | let Inst{26-25} = 0b01; |
| 2298 | let Inst{24-21} = opcod; |
| 2299 | let Inst{19-16} = 0b1111; // Rn |
| 2300 | } |
| 2301 | } |
| 2302 | |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2303 | // Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version |
| 2304 | let AddedComplexity = 1 in |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2305 | defm t2MVN : T2I_un_irs <0b0011, "mvn", |
Evan Cheng | 3881cb7 | 2010-09-29 22:42:35 +0000 | [diff] [blame] | 2306 | IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi, |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2307 | UnOpFrag<(not node:$Src)>, 1, 1>; |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2308 | |
Jim Grosbach | f084a5e | 2010-07-20 16:07:04 +0000 | [diff] [blame] | 2309 | let AddedComplexity = 1 in |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 2310 | def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm), |
| 2311 | (t2BICri rGPR:$src, t2_so_imm_not:$imm)>; |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2312 | |
Evan Cheng | 25f7cfc | 2009-08-01 06:13:52 +0000 | [diff] [blame] | 2313 | // FIXME: Disable this pattern on Darwin to workaround an assembler bug. |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 2314 | def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm), |
| 2315 | (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>, |
Evan Cheng | ea253b9 | 2009-08-12 01:56:42 +0000 | [diff] [blame] | 2316 | Requires<[IsThumb2]>; |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2317 | |
| 2318 | def : T2Pat<(t2_so_imm_not:$src), |
| 2319 | (t2MVNi t2_so_imm_not:$src)>; |
| 2320 | |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2321 | //===----------------------------------------------------------------------===// |
| 2322 | // Multiply Instructions. |
| 2323 | // |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2324 | let isCommutable = 1 in |
Owen Anderson | 35141a9 | 2010-11-18 01:08:42 +0000 | [diff] [blame] | 2325 | def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32, |
| 2326 | "mul", "\t$Rd, $Rn, $Rm", |
| 2327 | [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2328 | let Inst{31-27} = 0b11111; |
| 2329 | let Inst{26-23} = 0b0110; |
| 2330 | let Inst{22-20} = 0b000; |
| 2331 | let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate) |
| 2332 | let Inst{7-4} = 0b0000; // Multiply |
| 2333 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2334 | |
Owen Anderson | 35141a9 | 2010-11-18 01:08:42 +0000 | [diff] [blame] | 2335 | def t2MLA: T2FourReg< |
| 2336 | (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, |
| 2337 | "mla", "\t$Rd, $Rn, $Rm, $Ra", |
| 2338 | [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2339 | let Inst{31-27} = 0b11111; |
| 2340 | let Inst{26-23} = 0b0110; |
| 2341 | let Inst{22-20} = 0b000; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2342 | let Inst{7-4} = 0b0000; // Multiply |
| 2343 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2344 | |
Owen Anderson | 35141a9 | 2010-11-18 01:08:42 +0000 | [diff] [blame] | 2345 | def t2MLS: T2FourReg< |
| 2346 | (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, |
| 2347 | "mls", "\t$Rd, $Rn, $Rm, $Ra", |
| 2348 | [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2349 | let Inst{31-27} = 0b11111; |
| 2350 | let Inst{26-23} = 0b0110; |
| 2351 | let Inst{22-20} = 0b000; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2352 | let Inst{7-4} = 0b0001; // Multiply and Subtract |
| 2353 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2354 | |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2355 | // Extra precision multiplies with low / high results |
| 2356 | let neverHasSideEffects = 1 in { |
| 2357 | let isCommutable = 1 in { |
Jim Grosbach | 7c6d85a | 2010-12-08 22:38:41 +0000 | [diff] [blame] | 2358 | def t2SMULL : T2MulLong<0b000, 0b0000, |
Owen Anderson | 796c365 | 2011-08-22 23:16:48 +0000 | [diff] [blame] | 2359 | (outs rGPR:$RdLo, rGPR:$RdHi), |
Owen Anderson | 35141a9 | 2010-11-18 01:08:42 +0000 | [diff] [blame] | 2360 | (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64, |
Owen Anderson | 796c365 | 2011-08-22 23:16:48 +0000 | [diff] [blame] | 2361 | "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>; |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2362 | |
Jim Grosbach | 7c6d85a | 2010-12-08 22:38:41 +0000 | [diff] [blame] | 2363 | def t2UMULL : T2MulLong<0b010, 0b0000, |
Jim Grosbach | 5208204 | 2010-12-08 22:29:28 +0000 | [diff] [blame] | 2364 | (outs rGPR:$RdLo, rGPR:$RdHi), |
Owen Anderson | 35141a9 | 2010-11-18 01:08:42 +0000 | [diff] [blame] | 2365 | (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64, |
Jim Grosbach | 7c6d85a | 2010-12-08 22:38:41 +0000 | [diff] [blame] | 2366 | "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2367 | } // isCommutable |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2368 | |
| 2369 | // Multiply + accumulate |
Jim Grosbach | 7c6d85a | 2010-12-08 22:38:41 +0000 | [diff] [blame] | 2370 | def t2SMLAL : T2MulLong<0b100, 0b0000, |
| 2371 | (outs rGPR:$RdLo, rGPR:$RdHi), |
Owen Anderson | 35141a9 | 2010-11-18 01:08:42 +0000 | [diff] [blame] | 2372 | (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64, |
Jim Grosbach | 7c6d85a | 2010-12-08 22:38:41 +0000 | [diff] [blame] | 2373 | "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>; |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2374 | |
Jim Grosbach | 7c6d85a | 2010-12-08 22:38:41 +0000 | [diff] [blame] | 2375 | def t2UMLAL : T2MulLong<0b110, 0b0000, |
| 2376 | (outs rGPR:$RdLo, rGPR:$RdHi), |
Owen Anderson | 35141a9 | 2010-11-18 01:08:42 +0000 | [diff] [blame] | 2377 | (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64, |
Jim Grosbach | 7c6d85a | 2010-12-08 22:38:41 +0000 | [diff] [blame] | 2378 | "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>; |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2379 | |
Jim Grosbach | 7c6d85a | 2010-12-08 22:38:41 +0000 | [diff] [blame] | 2380 | def t2UMAAL : T2MulLong<0b110, 0b0110, |
| 2381 | (outs rGPR:$RdLo, rGPR:$RdHi), |
Owen Anderson | 35141a9 | 2010-11-18 01:08:42 +0000 | [diff] [blame] | 2382 | (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64, |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2383 | "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 2384 | Requires<[IsThumb2, HasThumb2DSP]>; |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2385 | } // neverHasSideEffects |
| 2386 | |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 2387 | // Rounding variants of the below included for disassembly only |
| 2388 | |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2389 | // Most significant word multiply |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2390 | def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32, |
| 2391 | "smmul", "\t$Rd, $Rn, $Rm", |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2392 | [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]>, |
| 2393 | Requires<[IsThumb2, HasThumb2DSP]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2394 | let Inst{31-27} = 0b11111; |
| 2395 | let Inst{26-23} = 0b0110; |
| 2396 | let Inst{22-20} = 0b101; |
| 2397 | let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate) |
| 2398 | let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0) |
| 2399 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2400 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2401 | def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32, |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2402 | "smmulr", "\t$Rd, $Rn, $Rm", []>, |
| 2403 | Requires<[IsThumb2, HasThumb2DSP]> { |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 2404 | let Inst{31-27} = 0b11111; |
| 2405 | let Inst{26-23} = 0b0110; |
| 2406 | let Inst{22-20} = 0b101; |
| 2407 | let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate) |
| 2408 | let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1) |
| 2409 | } |
| 2410 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2411 | def t2SMMLA : T2FourReg< |
| 2412 | (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, |
| 2413 | "smmla", "\t$Rd, $Rn, $Rm, $Ra", |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2414 | [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]>, |
| 2415 | Requires<[IsThumb2, HasThumb2DSP]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2416 | let Inst{31-27} = 0b11111; |
| 2417 | let Inst{26-23} = 0b0110; |
| 2418 | let Inst{22-20} = 0b101; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2419 | let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0) |
| 2420 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2421 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2422 | def t2SMMLAR: T2FourReg< |
| 2423 | (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2424 | "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>, |
| 2425 | Requires<[IsThumb2, HasThumb2DSP]> { |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 2426 | let Inst{31-27} = 0b11111; |
| 2427 | let Inst{26-23} = 0b0110; |
| 2428 | let Inst{22-20} = 0b101; |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 2429 | let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1) |
| 2430 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2431 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2432 | def t2SMMLS: T2FourReg< |
| 2433 | (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, |
| 2434 | "smmls", "\t$Rd, $Rn, $Rm, $Ra", |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2435 | [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]>, |
| 2436 | Requires<[IsThumb2, HasThumb2DSP]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2437 | let Inst{31-27} = 0b11111; |
| 2438 | let Inst{26-23} = 0b0110; |
| 2439 | let Inst{22-20} = 0b110; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2440 | let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0) |
| 2441 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2442 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2443 | def t2SMMLSR:T2FourReg< |
| 2444 | (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2445 | "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>, |
| 2446 | Requires<[IsThumb2, HasThumb2DSP]> { |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 2447 | let Inst{31-27} = 0b11111; |
| 2448 | let Inst{26-23} = 0b0110; |
| 2449 | let Inst{22-20} = 0b110; |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 2450 | let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1) |
| 2451 | } |
| 2452 | |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2453 | multiclass T2I_smul<string opc, PatFrag opnode> { |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2454 | def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16, |
| 2455 | !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm", |
| 2456 | [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16), |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2457 | (sext_inreg rGPR:$Rm, i16)))]>, |
| 2458 | Requires<[IsThumb2, HasThumb2DSP]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2459 | let Inst{31-27} = 0b11111; |
| 2460 | let Inst{26-23} = 0b0110; |
| 2461 | let Inst{22-20} = 0b001; |
| 2462 | let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate) |
| 2463 | let Inst{7-6} = 0b00; |
| 2464 | let Inst{5-4} = 0b00; |
| 2465 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2466 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2467 | def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16, |
| 2468 | !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm", |
| 2469 | [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16), |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2470 | (sra rGPR:$Rm, (i32 16))))]>, |
| 2471 | Requires<[IsThumb2, HasThumb2DSP]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2472 | let Inst{31-27} = 0b11111; |
| 2473 | let Inst{26-23} = 0b0110; |
| 2474 | let Inst{22-20} = 0b001; |
| 2475 | let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate) |
| 2476 | let Inst{7-6} = 0b00; |
| 2477 | let Inst{5-4} = 0b01; |
| 2478 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2479 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2480 | def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16, |
| 2481 | !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm", |
| 2482 | [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)), |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2483 | (sext_inreg rGPR:$Rm, i16)))]>, |
| 2484 | Requires<[IsThumb2, HasThumb2DSP]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2485 | let Inst{31-27} = 0b11111; |
| 2486 | let Inst{26-23} = 0b0110; |
| 2487 | let Inst{22-20} = 0b001; |
| 2488 | let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate) |
| 2489 | let Inst{7-6} = 0b00; |
| 2490 | let Inst{5-4} = 0b10; |
| 2491 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2492 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2493 | def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16, |
| 2494 | !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm", |
| 2495 | [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)), |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2496 | (sra rGPR:$Rm, (i32 16))))]>, |
| 2497 | Requires<[IsThumb2, HasThumb2DSP]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2498 | let Inst{31-27} = 0b11111; |
| 2499 | let Inst{26-23} = 0b0110; |
| 2500 | let Inst{22-20} = 0b001; |
| 2501 | let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate) |
| 2502 | let Inst{7-6} = 0b00; |
| 2503 | let Inst{5-4} = 0b11; |
| 2504 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2505 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2506 | def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16, |
| 2507 | !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm", |
| 2508 | [(set rGPR:$Rd, (sra (opnode rGPR:$Rn, |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2509 | (sext_inreg rGPR:$Rm, i16)), (i32 16)))]>, |
| 2510 | Requires<[IsThumb2, HasThumb2DSP]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2511 | let Inst{31-27} = 0b11111; |
| 2512 | let Inst{26-23} = 0b0110; |
| 2513 | let Inst{22-20} = 0b011; |
| 2514 | let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate) |
| 2515 | let Inst{7-6} = 0b00; |
| 2516 | let Inst{5-4} = 0b00; |
| 2517 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2518 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2519 | def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16, |
| 2520 | !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm", |
| 2521 | [(set rGPR:$Rd, (sra (opnode rGPR:$Rn, |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2522 | (sra rGPR:$Rm, (i32 16))), (i32 16)))]>, |
| 2523 | Requires<[IsThumb2, HasThumb2DSP]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2524 | let Inst{31-27} = 0b11111; |
| 2525 | let Inst{26-23} = 0b0110; |
| 2526 | let Inst{22-20} = 0b011; |
| 2527 | let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate) |
| 2528 | let Inst{7-6} = 0b00; |
| 2529 | let Inst{5-4} = 0b01; |
| 2530 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2531 | } |
| 2532 | |
| 2533 | |
| 2534 | multiclass T2I_smla<string opc, PatFrag opnode> { |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2535 | def BB : T2FourReg< |
| 2536 | (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16, |
| 2537 | !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2538 | [(set rGPR:$Rd, (add rGPR:$Ra, |
| 2539 | (opnode (sext_inreg rGPR:$Rn, i16), |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2540 | (sext_inreg rGPR:$Rm, i16))))]>, |
| 2541 | Requires<[IsThumb2, HasThumb2DSP]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2542 | let Inst{31-27} = 0b11111; |
| 2543 | let Inst{26-23} = 0b0110; |
| 2544 | let Inst{22-20} = 0b001; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2545 | let Inst{7-6} = 0b00; |
| 2546 | let Inst{5-4} = 0b00; |
| 2547 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2548 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2549 | def BT : T2FourReg< |
| 2550 | (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16, |
| 2551 | !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2552 | [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16), |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2553 | (sra rGPR:$Rm, (i32 16)))))]>, |
| 2554 | Requires<[IsThumb2, HasThumb2DSP]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2555 | let Inst{31-27} = 0b11111; |
| 2556 | let Inst{26-23} = 0b0110; |
| 2557 | let Inst{22-20} = 0b001; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2558 | let Inst{7-6} = 0b00; |
| 2559 | let Inst{5-4} = 0b01; |
| 2560 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2561 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2562 | def TB : T2FourReg< |
| 2563 | (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16, |
| 2564 | !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2565 | [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)), |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2566 | (sext_inreg rGPR:$Rm, i16))))]>, |
| 2567 | Requires<[IsThumb2, HasThumb2DSP]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2568 | let Inst{31-27} = 0b11111; |
| 2569 | let Inst{26-23} = 0b0110; |
| 2570 | let Inst{22-20} = 0b001; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2571 | let Inst{7-6} = 0b00; |
| 2572 | let Inst{5-4} = 0b10; |
| 2573 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2574 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2575 | def TT : T2FourReg< |
| 2576 | (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16, |
| 2577 | !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2578 | [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)), |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2579 | (sra rGPR:$Rm, (i32 16)))))]>, |
| 2580 | Requires<[IsThumb2, HasThumb2DSP]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2581 | let Inst{31-27} = 0b11111; |
| 2582 | let Inst{26-23} = 0b0110; |
| 2583 | let Inst{22-20} = 0b001; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2584 | let Inst{7-6} = 0b00; |
| 2585 | let Inst{5-4} = 0b11; |
| 2586 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2587 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2588 | def WB : T2FourReg< |
| 2589 | (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16, |
| 2590 | !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2591 | [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn, |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2592 | (sext_inreg rGPR:$Rm, i16)), (i32 16))))]>, |
| 2593 | Requires<[IsThumb2, HasThumb2DSP]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2594 | let Inst{31-27} = 0b11111; |
| 2595 | let Inst{26-23} = 0b0110; |
| 2596 | let Inst{22-20} = 0b011; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2597 | let Inst{7-6} = 0b00; |
| 2598 | let Inst{5-4} = 0b00; |
| 2599 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2600 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2601 | def WT : T2FourReg< |
| 2602 | (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16, |
| 2603 | !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2604 | [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn, |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2605 | (sra rGPR:$Rm, (i32 16))), (i32 16))))]>, |
| 2606 | Requires<[IsThumb2, HasThumb2DSP]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2607 | let Inst{31-27} = 0b11111; |
| 2608 | let Inst{26-23} = 0b0110; |
| 2609 | let Inst{22-20} = 0b011; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2610 | let Inst{7-6} = 0b00; |
| 2611 | let Inst{5-4} = 0b01; |
| 2612 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2613 | } |
| 2614 | |
| 2615 | defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
| 2616 | defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
| 2617 | |
Jim Grosbach | eeca758 | 2011-09-15 23:45:50 +0000 | [diff] [blame] | 2618 | // Halfword multiple accumulate long: SMLAL<x><y> |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2619 | def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd), |
| 2620 | (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm", |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2621 | [/* For disassembly only; pattern left blank */]>, |
| 2622 | Requires<[IsThumb2, HasThumb2DSP]>; |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2623 | def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd), |
| 2624 | (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm", |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2625 | [/* For disassembly only; pattern left blank */]>, |
| 2626 | Requires<[IsThumb2, HasThumb2DSP]>; |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2627 | def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd), |
| 2628 | (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm", |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2629 | [/* For disassembly only; pattern left blank */]>, |
| 2630 | Requires<[IsThumb2, HasThumb2DSP]>; |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2631 | def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd), |
| 2632 | (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm", |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2633 | [/* For disassembly only; pattern left blank */]>, |
| 2634 | Requires<[IsThumb2, HasThumb2DSP]>; |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2635 | |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2636 | // Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2637 | def t2SMUAD: T2ThreeReg_mac< |
| 2638 | 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2639 | IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []>, |
| 2640 | Requires<[IsThumb2, HasThumb2DSP]> { |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2641 | let Inst{15-12} = 0b1111; |
| 2642 | } |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2643 | def t2SMUADX:T2ThreeReg_mac< |
| 2644 | 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2645 | IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []>, |
| 2646 | Requires<[IsThumb2, HasThumb2DSP]> { |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2647 | let Inst{15-12} = 0b1111; |
| 2648 | } |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2649 | def t2SMUSD: T2ThreeReg_mac< |
| 2650 | 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2651 | IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []>, |
| 2652 | Requires<[IsThumb2, HasThumb2DSP]> { |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2653 | let Inst{15-12} = 0b1111; |
| 2654 | } |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2655 | def t2SMUSDX:T2ThreeReg_mac< |
| 2656 | 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2657 | IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []>, |
| 2658 | Requires<[IsThumb2, HasThumb2DSP]> { |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2659 | let Inst{15-12} = 0b1111; |
| 2660 | } |
Owen Anderson | c6788c8 | 2011-08-22 23:31:45 +0000 | [diff] [blame] | 2661 | def t2SMLAD : T2FourReg_mac< |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2662 | 0, 0b010, 0b0000, (outs rGPR:$Rd), |
| 2663 | (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad", |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2664 | "\t$Rd, $Rn, $Rm, $Ra", []>, |
| 2665 | Requires<[IsThumb2, HasThumb2DSP]>; |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2666 | def t2SMLADX : T2FourReg_mac< |
| 2667 | 0, 0b010, 0b0001, (outs rGPR:$Rd), |
| 2668 | (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx", |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2669 | "\t$Rd, $Rn, $Rm, $Ra", []>, |
| 2670 | Requires<[IsThumb2, HasThumb2DSP]>; |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2671 | def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd), |
| 2672 | (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd", |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2673 | "\t$Rd, $Rn, $Rm, $Ra", []>, |
| 2674 | Requires<[IsThumb2, HasThumb2DSP]>; |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2675 | def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd), |
| 2676 | (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx", |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2677 | "\t$Rd, $Rn, $Rm, $Ra", []>, |
| 2678 | Requires<[IsThumb2, HasThumb2DSP]>; |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2679 | def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd), |
Jim Grosbach | 231948f | 2011-09-16 16:58:03 +0000 | [diff] [blame] | 2680 | (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64, "smlald", |
| 2681 | "\t$Ra, $Rd, $Rn, $Rm", []>, |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2682 | Requires<[IsThumb2, HasThumb2DSP]>; |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2683 | def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd), |
Jim Grosbach | 231948f | 2011-09-16 16:58:03 +0000 | [diff] [blame] | 2684 | (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaldx", |
| 2685 | "\t$Ra, $Rd, $Rn, $Rm", []>, |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2686 | Requires<[IsThumb2, HasThumb2DSP]>; |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2687 | def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd), |
Jim Grosbach | 7ff2472 | 2011-09-16 17:10:44 +0000 | [diff] [blame] | 2688 | (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlsld", |
| 2689 | "\t$Ra, $Rd, $Rn, $Rm", []>, |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2690 | Requires<[IsThumb2, HasThumb2DSP]>; |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2691 | def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd), |
| 2692 | (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx", |
Jim Grosbach | 7ff2472 | 2011-09-16 17:10:44 +0000 | [diff] [blame] | 2693 | "\t$Ra, $Rd, $Rn, $Rm", []>, |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 2694 | Requires<[IsThumb2, HasThumb2DSP]>; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2695 | |
| 2696 | //===----------------------------------------------------------------------===// |
Evan Cheng | 734f63b | 2011-06-21 19:00:54 +0000 | [diff] [blame] | 2697 | // Division Instructions. |
| 2698 | // Signed and unsigned division on v7-M |
| 2699 | // |
| 2700 | def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi, |
| 2701 | "sdiv", "\t$Rd, $Rn, $Rm", |
| 2702 | [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>, |
| 2703 | Requires<[HasDivide, IsThumb2]> { |
| 2704 | let Inst{31-27} = 0b11111; |
| 2705 | let Inst{26-21} = 0b011100; |
| 2706 | let Inst{20} = 0b1; |
| 2707 | let Inst{15-12} = 0b1111; |
| 2708 | let Inst{7-4} = 0b1111; |
| 2709 | } |
| 2710 | |
| 2711 | def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi, |
| 2712 | "udiv", "\t$Rd, $Rn, $Rm", |
| 2713 | [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>, |
| 2714 | Requires<[HasDivide, IsThumb2]> { |
| 2715 | let Inst{31-27} = 0b11111; |
| 2716 | let Inst{26-21} = 0b011101; |
| 2717 | let Inst{20} = 0b1; |
| 2718 | let Inst{15-12} = 0b1111; |
| 2719 | let Inst{7-4} = 0b1111; |
| 2720 | } |
| 2721 | |
| 2722 | //===----------------------------------------------------------------------===// |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2723 | // Misc. Arithmetic Instructions. |
| 2724 | // |
| 2725 | |
Jim Grosbach | 80dc116 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 2726 | class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops, |
| 2727 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
Owen Anderson | 612fb5b | 2010-11-18 21:15:19 +0000 | [diff] [blame] | 2728 | : T2ThreeReg<oops, iops, itin, opc, asm, pattern> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2729 | let Inst{31-27} = 0b11111; |
| 2730 | let Inst{26-22} = 0b01010; |
| 2731 | let Inst{21-20} = op1; |
| 2732 | let Inst{15-12} = 0b1111; |
| 2733 | let Inst{7-6} = 0b10; |
| 2734 | let Inst{5-4} = op2; |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 2735 | let Rn{3-0} = Rm; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2736 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2737 | |
Owen Anderson | 612fb5b | 2010-11-18 21:15:19 +0000 | [diff] [blame] | 2738 | def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr, |
| 2739 | "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2740 | |
Owen Anderson | 612fb5b | 2010-11-18 21:15:19 +0000 | [diff] [blame] | 2741 | def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr, |
| 2742 | "rbit", "\t$Rd, $Rm", |
| 2743 | [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>; |
Jim Grosbach | 3482c80 | 2010-01-18 19:58:49 +0000 | [diff] [blame] | 2744 | |
Owen Anderson | 612fb5b | 2010-11-18 21:15:19 +0000 | [diff] [blame] | 2745 | def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr, |
| 2746 | "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2747 | |
Owen Anderson | 612fb5b | 2010-11-18 21:15:19 +0000 | [diff] [blame] | 2748 | def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr, |
| 2749 | "rev16", ".w\t$Rd, $Rm", |
Evan Cheng | 9568e5c | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 2750 | [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>; |
Evan Cheng | 6d6c55b | 2011-06-17 20:47:21 +0000 | [diff] [blame] | 2751 | |
Owen Anderson | 612fb5b | 2010-11-18 21:15:19 +0000 | [diff] [blame] | 2752 | def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr, |
| 2753 | "revsh", ".w\t$Rd, $Rm", |
Evan Cheng | 9568e5c | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 2754 | [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>; |
Evan Cheng | 3f30af3 | 2011-03-18 21:52:42 +0000 | [diff] [blame] | 2755 | |
Evan Cheng | f60ceac | 2011-06-15 17:17:48 +0000 | [diff] [blame] | 2756 | def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)), |
Evan Cheng | 9568e5c | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 2757 | (and (srl rGPR:$Rm, (i32 8)), 0xFF)), |
Evan Cheng | f60ceac | 2011-06-15 17:17:48 +0000 | [diff] [blame] | 2758 | (t2REVSH rGPR:$Rm)>; |
| 2759 | |
Owen Anderson | 612fb5b | 2010-11-18 21:15:19 +0000 | [diff] [blame] | 2760 | def t2PKHBT : T2ThreeReg< |
Jim Grosbach | 0b69247 | 2011-09-14 23:16:41 +0000 | [diff] [blame] | 2761 | (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_lsl_amt:$sh), |
| 2762 | IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh", |
Owen Anderson | 612fb5b | 2010-11-18 21:15:19 +0000 | [diff] [blame] | 2763 | [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF), |
Jim Grosbach | 1769a3d | 2011-07-20 20:49:03 +0000 | [diff] [blame] | 2764 | (and (shl rGPR:$Rm, pkh_lsl_amt:$sh), |
Jim Grosbach | b1dc393 | 2010-05-05 20:44:35 +0000 | [diff] [blame] | 2765 | 0xFFFF0000)))]>, |
Jim Grosbach | 9729d2e | 2010-11-01 15:59:52 +0000 | [diff] [blame] | 2766 | Requires<[HasT2ExtractPack, IsThumb2]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2767 | let Inst{31-27} = 0b11101; |
| 2768 | let Inst{26-25} = 0b01; |
| 2769 | let Inst{24-20} = 0b01100; |
| 2770 | let Inst{5} = 0; // BT form |
| 2771 | let Inst{4} = 0; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 2772 | |
Jim Grosbach | a0472dc | 2011-07-20 20:32:09 +0000 | [diff] [blame] | 2773 | bits<5> sh; |
| 2774 | let Inst{14-12} = sh{4-2}; |
| 2775 | let Inst{7-6} = sh{1-0}; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2776 | } |
Evan Cheng | 40289b0 | 2009-07-07 05:35:52 +0000 | [diff] [blame] | 2777 | |
| 2778 | // Alternate cases for PKHBT where identities eliminate some nodes. |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 2779 | def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)), |
| 2780 | (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>, |
Jim Grosbach | 9729d2e | 2010-11-01 15:59:52 +0000 | [diff] [blame] | 2781 | Requires<[HasT2ExtractPack, IsThumb2]>; |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2782 | def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)), |
Jim Grosbach | a0472dc | 2011-07-20 20:32:09 +0000 | [diff] [blame] | 2783 | (t2PKHBT rGPR:$src1, rGPR:$src2, imm16_31:$sh)>, |
Jim Grosbach | 9729d2e | 2010-11-01 15:59:52 +0000 | [diff] [blame] | 2784 | Requires<[HasT2ExtractPack, IsThumb2]>; |
Evan Cheng | 40289b0 | 2009-07-07 05:35:52 +0000 | [diff] [blame] | 2785 | |
Bob Wilson | dc66eda | 2010-08-16 22:26:55 +0000 | [diff] [blame] | 2786 | // Note: Shifts of 1-15 bits will be transformed to srl instead of sra and |
| 2787 | // will match the pattern below. |
Owen Anderson | 612fb5b | 2010-11-18 21:15:19 +0000 | [diff] [blame] | 2788 | def t2PKHTB : T2ThreeReg< |
Jim Grosbach | 0b69247 | 2011-09-14 23:16:41 +0000 | [diff] [blame] | 2789 | (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_asr_amt:$sh), |
| 2790 | IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh", |
Owen Anderson | 612fb5b | 2010-11-18 21:15:19 +0000 | [diff] [blame] | 2791 | [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000), |
Jim Grosbach | 1769a3d | 2011-07-20 20:49:03 +0000 | [diff] [blame] | 2792 | (and (sra rGPR:$Rm, pkh_asr_amt:$sh), |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2793 | 0xFFFF)))]>, |
Jim Grosbach | 9729d2e | 2010-11-01 15:59:52 +0000 | [diff] [blame] | 2794 | Requires<[HasT2ExtractPack, IsThumb2]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2795 | let Inst{31-27} = 0b11101; |
| 2796 | let Inst{26-25} = 0b01; |
| 2797 | let Inst{24-20} = 0b01100; |
| 2798 | let Inst{5} = 1; // TB form |
| 2799 | let Inst{4} = 0; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 2800 | |
Jim Grosbach | a0472dc | 2011-07-20 20:32:09 +0000 | [diff] [blame] | 2801 | bits<5> sh; |
| 2802 | let Inst{14-12} = sh{4-2}; |
| 2803 | let Inst{7-6} = sh{1-0}; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2804 | } |
Evan Cheng | 40289b0 | 2009-07-07 05:35:52 +0000 | [diff] [blame] | 2805 | |
| 2806 | // Alternate cases for PKHTB where identities eliminate some nodes. Note that |
| 2807 | // a shift amount of 0 is *not legal* here, it is PKHBT instead. |
Bob Wilson | dc66eda | 2010-08-16 22:26:55 +0000 | [diff] [blame] | 2808 | def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)), |
Jim Grosbach | a0472dc | 2011-07-20 20:32:09 +0000 | [diff] [blame] | 2809 | (t2PKHTB rGPR:$src1, rGPR:$src2, imm16_31:$sh)>, |
Jim Grosbach | 9729d2e | 2010-11-01 15:59:52 +0000 | [diff] [blame] | 2810 | Requires<[HasT2ExtractPack, IsThumb2]>; |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 2811 | def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2812 | (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)), |
Jim Grosbach | a0472dc | 2011-07-20 20:32:09 +0000 | [diff] [blame] | 2813 | (t2PKHTB rGPR:$src1, rGPR:$src2, imm1_15:$sh)>, |
Jim Grosbach | 9729d2e | 2010-11-01 15:59:52 +0000 | [diff] [blame] | 2814 | Requires<[HasT2ExtractPack, IsThumb2]>; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2815 | |
| 2816 | //===----------------------------------------------------------------------===// |
| 2817 | // Comparison Instructions... |
| 2818 | // |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2819 | defm t2CMP : T2I_cmp_irs<0b1101, "cmp", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2820 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi, |
Jim Grosbach | ef88a92 | 2011-09-06 21:44:58 +0000 | [diff] [blame] | 2821 | BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>, "t2CMP">; |
Jim Grosbach | 97a884d | 2010-12-07 20:41:06 +0000 | [diff] [blame] | 2822 | |
Jim Grosbach | ef88a92 | 2011-09-06 21:44:58 +0000 | [diff] [blame] | 2823 | def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_imm:$imm), |
| 2824 | (t2CMPri GPRnopc:$lhs, t2_so_imm:$imm)>; |
| 2825 | def : T2Pat<(ARMcmpZ GPRnopc:$lhs, rGPR:$rhs), |
| 2826 | (t2CMPrr GPRnopc:$lhs, rGPR:$rhs)>; |
| 2827 | def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_reg:$rhs), |
| 2828 | (t2CMPrs GPRnopc:$lhs, t2_so_reg:$rhs)>; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2829 | |
Dan Gohman | 4b7dff9 | 2010-08-26 15:50:25 +0000 | [diff] [blame] | 2830 | //FIXME: Disable CMN, as CCodes are backwards from compare expectations |
| 2831 | // Compare-to-zero still works out, just not the relationals |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 2832 | //defm t2CMN : T2I_cmp_irs<0b1000, "cmn", |
| 2833 | // BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>; |
Dan Gohman | 4b7dff9 | 2010-08-26 15:50:25 +0000 | [diff] [blame] | 2834 | defm t2CMNz : T2I_cmp_irs<0b1000, "cmn", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2835 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi, |
Jim Grosbach | ef88a92 | 2011-09-06 21:44:58 +0000 | [diff] [blame] | 2836 | BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>, |
| 2837 | "t2CMNz">; |
Dan Gohman | 4b7dff9 | 2010-08-26 15:50:25 +0000 | [diff] [blame] | 2838 | |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 2839 | //def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm), |
| 2840 | // (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>; |
Dan Gohman | 4b7dff9 | 2010-08-26 15:50:25 +0000 | [diff] [blame] | 2841 | |
Jim Grosbach | ef88a92 | 2011-09-06 21:44:58 +0000 | [diff] [blame] | 2842 | def : T2Pat<(ARMcmpZ GPRnopc:$src, t2_so_imm_neg:$imm), |
| 2843 | (t2CMNzri GPRnopc:$src, t2_so_imm_neg:$imm)>; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2844 | |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2845 | defm t2TST : T2I_cmp_irs<0b0000, "tst", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2846 | IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi, |
Jim Grosbach | ef88a92 | 2011-09-06 21:44:58 +0000 | [diff] [blame] | 2847 | BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, |
| 2848 | "t2TST">; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2849 | defm t2TEQ : T2I_cmp_irs<0b0100, "teq", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2850 | IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi, |
Jim Grosbach | ef88a92 | 2011-09-06 21:44:58 +0000 | [diff] [blame] | 2851 | BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, |
| 2852 | "t2TEQ">; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2853 | |
Evan Cheng | e253c95 | 2009-07-07 20:39:03 +0000 | [diff] [blame] | 2854 | // Conditional moves |
| 2855 | // FIXME: should be able to write a pattern for ARMcmov, but can't use |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 2856 | // a two-value operand where a dag node expects two operands. :( |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 2857 | let neverHasSideEffects = 1 in { |
Jim Grosbach | efeedce | 2011-07-01 17:14:11 +0000 | [diff] [blame] | 2858 | def t2MOVCCr : t2PseudoInst<(outs rGPR:$Rd), |
| 2859 | (ins rGPR:$false, rGPR:$Rm, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2860 | 4, IIC_iCMOVr, |
Owen Anderson | 8ee9779 | 2010-11-18 21:46:31 +0000 | [diff] [blame] | 2861 | [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>, |
Jim Grosbach | efeedce | 2011-07-01 17:14:11 +0000 | [diff] [blame] | 2862 | RegConstraint<"$false = $Rd">; |
| 2863 | |
| 2864 | let isMoveImm = 1 in |
| 2865 | def t2MOVCCi : t2PseudoInst<(outs rGPR:$Rd), |
| 2866 | (ins rGPR:$false, t2_so_imm:$imm, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2867 | 4, IIC_iCMOVi, |
Jim Grosbach | efeedce | 2011-07-01 17:14:11 +0000 | [diff] [blame] | 2868 | [/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>, |
| 2869 | RegConstraint<"$false = $Rd">; |
Evan Cheng | e253c95 | 2009-07-07 20:39:03 +0000 | [diff] [blame] | 2870 | |
Jim Grosbach | 6b8f1e3 | 2011-06-27 23:54:06 +0000 | [diff] [blame] | 2871 | // FIXME: Pseudo-ize these. For now, just mark codegen only. |
| 2872 | let isCodeGenOnly = 1 in { |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 2873 | let isMoveImm = 1 in |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 2874 | def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, imm0_65535_expr:$imm), |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 2875 | IIC_iCMOVi, |
Owen Anderson | c56dcbf | 2010-11-16 00:29:56 +0000 | [diff] [blame] | 2876 | "movw", "\t$Rd, $imm", []>, |
| 2877 | RegConstraint<"$false = $Rd"> { |
Jim Grosbach | a425716 | 2010-10-07 00:53:56 +0000 | [diff] [blame] | 2878 | let Inst{31-27} = 0b11110; |
| 2879 | let Inst{25} = 1; |
| 2880 | let Inst{24-21} = 0b0010; |
| 2881 | let Inst{20} = 0; // The S bit. |
| 2882 | let Inst{15} = 0; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 2883 | |
Owen Anderson | c56dcbf | 2010-11-16 00:29:56 +0000 | [diff] [blame] | 2884 | bits<4> Rd; |
| 2885 | bits<16> imm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 2886 | |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 2887 | let Inst{11-8} = Rd; |
Owen Anderson | c56dcbf | 2010-11-16 00:29:56 +0000 | [diff] [blame] | 2888 | let Inst{19-16} = imm{15-12}; |
| 2889 | let Inst{26} = imm{11}; |
| 2890 | let Inst{14-12} = imm{10-8}; |
| 2891 | let Inst{7-0} = imm{7-0}; |
Jim Grosbach | a425716 | 2010-10-07 00:53:56 +0000 | [diff] [blame] | 2892 | } |
| 2893 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 2894 | let isMoveImm = 1 in |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 2895 | def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst), |
| 2896 | (ins rGPR:$false, i32imm:$src, pred:$p), |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 2897 | IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">; |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 2898 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 2899 | let isMoveImm = 1 in |
Owen Anderson | 8ee9779 | 2010-11-18 21:46:31 +0000 | [diff] [blame] | 2900 | def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm), |
Jim Grosbach | 9c5edc0 | 2011-10-26 17:28:15 +0000 | [diff] [blame] | 2901 | IIC_iCMOVi, "mvn", "\t$Rd, $imm", |
Owen Anderson | 8ee9779 | 2010-11-18 21:46:31 +0000 | [diff] [blame] | 2902 | [/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm, |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 2903 | imm:$cc, CCR:$ccr))*/]>, |
Owen Anderson | 8ee9779 | 2010-11-18 21:46:31 +0000 | [diff] [blame] | 2904 | RegConstraint<"$false = $Rd"> { |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 2905 | let Inst{31-27} = 0b11110; |
| 2906 | let Inst{25} = 0; |
| 2907 | let Inst{24-21} = 0b0011; |
| 2908 | let Inst{20} = 0; // The S bit. |
| 2909 | let Inst{19-16} = 0b1111; // Rn |
| 2910 | let Inst{15} = 0; |
| 2911 | } |
| 2912 | |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2913 | class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin, |
| 2914 | string opc, string asm, list<dag> pattern> |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 2915 | : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2916 | let Inst{31-27} = 0b11101; |
| 2917 | let Inst{26-25} = 0b01; |
| 2918 | let Inst{24-21} = 0b0010; |
| 2919 | let Inst{20} = 0; // The S bit. |
| 2920 | let Inst{19-16} = 0b1111; // Rn |
| 2921 | let Inst{5-4} = opcod; // Shift type. |
| 2922 | } |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 2923 | def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd), |
| 2924 | (ins rGPR:$false, rGPR:$Rm, i32imm:$imm), |
| 2925 | IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>, |
| 2926 | RegConstraint<"$false = $Rd">; |
| 2927 | def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd), |
| 2928 | (ins rGPR:$false, rGPR:$Rm, i32imm:$imm), |
| 2929 | IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>, |
| 2930 | RegConstraint<"$false = $Rd">; |
| 2931 | def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd), |
| 2932 | (ins rGPR:$false, rGPR:$Rm, i32imm:$imm), |
| 2933 | IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>, |
| 2934 | RegConstraint<"$false = $Rd">; |
| 2935 | def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd), |
| 2936 | (ins rGPR:$false, rGPR:$Rm, i32imm:$imm), |
| 2937 | IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>, |
| 2938 | RegConstraint<"$false = $Rd">; |
Jim Grosbach | 6b8f1e3 | 2011-06-27 23:54:06 +0000 | [diff] [blame] | 2939 | } // isCodeGenOnly = 1 |
Jim Grosbach | efeedce | 2011-07-01 17:14:11 +0000 | [diff] [blame] | 2940 | } // neverHasSideEffects |
Evan Cheng | 13f8b36 | 2009-08-01 01:43:45 +0000 | [diff] [blame] | 2941 | |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 2942 | //===----------------------------------------------------------------------===// |
Jim Grosbach | c219e4d | 2009-12-14 18:56:47 +0000 | [diff] [blame] | 2943 | // Atomic operations intrinsics |
| 2944 | // |
| 2945 | |
| 2946 | // memory barriers protect the atomic sequences |
| 2947 | let hasSideEffects = 1 in { |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 2948 | def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary, |
| 2949 | "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>, |
| 2950 | Requires<[IsThumb, HasDB]> { |
| 2951 | bits<4> opt; |
| 2952 | let Inst{31-4} = 0xf3bf8f5; |
| 2953 | let Inst{3-0} = opt; |
Jim Grosbach | c219e4d | 2009-12-14 18:56:47 +0000 | [diff] [blame] | 2954 | } |
| 2955 | } |
| 2956 | |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 2957 | def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary, |
Jim Grosbach | aa833e5 | 2011-09-06 22:53:27 +0000 | [diff] [blame] | 2958 | "dsb", "\t$opt", []>, |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 2959 | Requires<[IsThumb, HasDB]> { |
| 2960 | bits<4> opt; |
| 2961 | let Inst{31-4} = 0xf3bf8f4; |
| 2962 | let Inst{3-0} = opt; |
Johnny Chen | a433982 | 2010-03-03 00:16:28 +0000 | [diff] [blame] | 2963 | } |
| 2964 | |
Jim Grosbach | aa833e5 | 2011-09-06 22:53:27 +0000 | [diff] [blame] | 2965 | def t2ISB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary, |
| 2966 | "isb", "\t$opt", |
Jim Grosbach | 218affc | 2011-09-06 23:09:19 +0000 | [diff] [blame] | 2967 | []>, Requires<[IsThumb2, HasDB]> { |
Jim Grosbach | aa833e5 | 2011-09-06 22:53:27 +0000 | [diff] [blame] | 2968 | bits<4> opt; |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 2969 | let Inst{31-4} = 0xf3bf8f6; |
Jim Grosbach | aa833e5 | 2011-09-06 22:53:27 +0000 | [diff] [blame] | 2970 | let Inst{3-0} = opt; |
Johnny Chen | a433982 | 2010-03-03 00:16:28 +0000 | [diff] [blame] | 2971 | } |
| 2972 | |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2973 | class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2974 | InstrItinClass itin, string opc, string asm, string cstr, |
| 2975 | list<dag> pattern, bits<4> rt2 = 0b1111> |
| 2976 | : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> { |
| 2977 | let Inst{31-27} = 0b11101; |
| 2978 | let Inst{26-20} = 0b0001101; |
| 2979 | let Inst{11-8} = rt2; |
| 2980 | let Inst{7-6} = 0b01; |
| 2981 | let Inst{5-4} = opcod; |
| 2982 | let Inst{3-0} = 0b1111; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 2983 | |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 2984 | bits<4> addr; |
Owen Anderson | 91a7c59 | 2010-11-19 00:28:38 +0000 | [diff] [blame] | 2985 | bits<4> Rt; |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 2986 | let Inst{19-16} = addr; |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 2987 | let Inst{15-12} = Rt; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2988 | } |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2989 | class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2990 | InstrItinClass itin, string opc, string asm, string cstr, |
| 2991 | list<dag> pattern, bits<4> rt2 = 0b1111> |
| 2992 | : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> { |
| 2993 | let Inst{31-27} = 0b11101; |
| 2994 | let Inst{26-20} = 0b0001100; |
| 2995 | let Inst{11-8} = rt2; |
| 2996 | let Inst{7-6} = 0b01; |
| 2997 | let Inst{5-4} = opcod; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 2998 | |
Owen Anderson | 91a7c59 | 2010-11-19 00:28:38 +0000 | [diff] [blame] | 2999 | bits<4> Rd; |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 3000 | bits<4> addr; |
Owen Anderson | 91a7c59 | 2010-11-19 00:28:38 +0000 | [diff] [blame] | 3001 | bits<4> Rt; |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 3002 | let Inst{3-0} = Rd; |
| 3003 | let Inst{19-16} = addr; |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 3004 | let Inst{15-12} = Rt; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 3005 | } |
| 3006 | |
Jim Grosbach | c219e4d | 2009-12-14 18:56:47 +0000 | [diff] [blame] | 3007 | let mayLoad = 1 in { |
Jim Grosbach | b6aed50 | 2011-09-09 18:37:27 +0000 | [diff] [blame] | 3008 | def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins addr_offset_none:$addr), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3009 | AddrModeNone, 4, NoItinerary, |
Jim Grosbach | f921c0fe | 2011-06-13 22:54:22 +0000 | [diff] [blame] | 3010 | "ldrexb", "\t$Rt, $addr", "", []>; |
Jim Grosbach | b6aed50 | 2011-09-09 18:37:27 +0000 | [diff] [blame] | 3011 | def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins addr_offset_none:$addr), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3012 | AddrModeNone, 4, NoItinerary, |
Jim Grosbach | f921c0fe | 2011-06-13 22:54:22 +0000 | [diff] [blame] | 3013 | "ldrexh", "\t$Rt, $addr", "", []>; |
Jim Grosbach | b6aed50 | 2011-09-09 18:37:27 +0000 | [diff] [blame] | 3014 | def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_imm0_1020s4:$addr), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3015 | AddrModeNone, 4, NoItinerary, |
Jim Grosbach | f921c0fe | 2011-06-13 22:54:22 +0000 | [diff] [blame] | 3016 | "ldrex", "\t$Rt, $addr", "", []> { |
Jim Grosbach | b6aed50 | 2011-09-09 18:37:27 +0000 | [diff] [blame] | 3017 | bits<4> Rt; |
| 3018 | bits<12> addr; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 3019 | let Inst{31-27} = 0b11101; |
| 3020 | let Inst{26-20} = 0b0000101; |
Jim Grosbach | b6aed50 | 2011-09-09 18:37:27 +0000 | [diff] [blame] | 3021 | let Inst{19-16} = addr{11-8}; |
Owen Anderson | 808c7d1 | 2010-12-10 21:52:38 +0000 | [diff] [blame] | 3022 | let Inst{15-12} = Rt; |
Jim Grosbach | b6aed50 | 2011-09-09 18:37:27 +0000 | [diff] [blame] | 3023 | let Inst{11-8} = 0b1111; |
| 3024 | let Inst{7-0} = addr{7-0}; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 3025 | } |
Bruno Cardoso Lopes | a0112d0 | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3026 | let hasExtraDefRegAllocReq = 1 in |
| 3027 | def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2), |
Jim Grosbach | b6aed50 | 2011-09-09 18:37:27 +0000 | [diff] [blame] | 3028 | (ins addr_offset_none:$addr), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3029 | AddrModeNone, 4, NoItinerary, |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 3030 | "ldrexd", "\t$Rt, $Rt2, $addr", "", |
Owen Anderson | 91a7c59 | 2010-11-19 00:28:38 +0000 | [diff] [blame] | 3031 | [], {?, ?, ?, ?}> { |
| 3032 | bits<4> Rt2; |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 3033 | let Inst{11-8} = Rt2; |
Owen Anderson | 91a7c59 | 2010-11-19 00:28:38 +0000 | [diff] [blame] | 3034 | } |
Jim Grosbach | c219e4d | 2009-12-14 18:56:47 +0000 | [diff] [blame] | 3035 | } |
| 3036 | |
Owen Anderson | 91a7c59 | 2010-11-19 00:28:38 +0000 | [diff] [blame] | 3037 | let mayStore = 1, Constraints = "@earlyclobber $Rd" in { |
Jim Grosbach | f921c0fe | 2011-06-13 22:54:22 +0000 | [diff] [blame] | 3038 | def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd), |
Jim Grosbach | b6aed50 | 2011-09-09 18:37:27 +0000 | [diff] [blame] | 3039 | (ins rGPR:$Rt, addr_offset_none:$addr), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3040 | AddrModeNone, 4, NoItinerary, |
Jim Grosbach | f921c0fe | 2011-06-13 22:54:22 +0000 | [diff] [blame] | 3041 | "strexb", "\t$Rd, $Rt, $addr", "", []>; |
| 3042 | def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd), |
Jim Grosbach | b6aed50 | 2011-09-09 18:37:27 +0000 | [diff] [blame] | 3043 | (ins rGPR:$Rt, addr_offset_none:$addr), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3044 | AddrModeNone, 4, NoItinerary, |
Jim Grosbach | f921c0fe | 2011-06-13 22:54:22 +0000 | [diff] [blame] | 3045 | "strexh", "\t$Rd, $Rt, $addr", "", []>; |
Jim Grosbach | b6aed50 | 2011-09-09 18:37:27 +0000 | [diff] [blame] | 3046 | def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, |
| 3047 | t2addrmode_imm0_1020s4:$addr), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3048 | AddrModeNone, 4, NoItinerary, |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 3049 | "strex", "\t$Rd, $Rt, $addr", "", |
| 3050 | []> { |
Jim Grosbach | b6aed50 | 2011-09-09 18:37:27 +0000 | [diff] [blame] | 3051 | bits<4> Rd; |
| 3052 | bits<4> Rt; |
| 3053 | bits<12> addr; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 3054 | let Inst{31-27} = 0b11101; |
| 3055 | let Inst{26-20} = 0b0000100; |
Jim Grosbach | b6aed50 | 2011-09-09 18:37:27 +0000 | [diff] [blame] | 3056 | let Inst{19-16} = addr{11-8}; |
Owen Anderson | 808c7d1 | 2010-12-10 21:52:38 +0000 | [diff] [blame] | 3057 | let Inst{15-12} = Rt; |
Jim Grosbach | b6aed50 | 2011-09-09 18:37:27 +0000 | [diff] [blame] | 3058 | let Inst{11-8} = Rd; |
| 3059 | let Inst{7-0} = addr{7-0}; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 3060 | } |
Bruno Cardoso Lopes | a0112d0 | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3061 | } |
| 3062 | |
| 3063 | let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in |
Owen Anderson | 91a7c59 | 2010-11-19 00:28:38 +0000 | [diff] [blame] | 3064 | def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd), |
Jim Grosbach | b6aed50 | 2011-09-09 18:37:27 +0000 | [diff] [blame] | 3065 | (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3066 | AddrModeNone, 4, NoItinerary, |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 3067 | "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [], |
Owen Anderson | 91a7c59 | 2010-11-19 00:28:38 +0000 | [diff] [blame] | 3068 | {?, ?, ?, ?}> { |
| 3069 | bits<4> Rt2; |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 3070 | let Inst{11-8} = Rt2; |
Owen Anderson | 91a7c59 | 2010-11-19 00:28:38 +0000 | [diff] [blame] | 3071 | } |
Jim Grosbach | c219e4d | 2009-12-14 18:56:47 +0000 | [diff] [blame] | 3072 | |
Jim Grosbach | ad2dad9 | 2011-09-06 20:27:04 +0000 | [diff] [blame] | 3073 | def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "", []>, |
Bruno Cardoso Lopes | e47f375 | 2011-01-20 19:18:32 +0000 | [diff] [blame] | 3074 | Requires<[IsThumb2, HasV7]> { |
| 3075 | let Inst{31-16} = 0xf3bf; |
Johnny Chen | 10a77e1 | 2010-03-02 22:11:06 +0000 | [diff] [blame] | 3076 | let Inst{15-14} = 0b10; |
Bruno Cardoso Lopes | e47f375 | 2011-01-20 19:18:32 +0000 | [diff] [blame] | 3077 | let Inst{13} = 0; |
Johnny Chen | 10a77e1 | 2010-03-02 22:11:06 +0000 | [diff] [blame] | 3078 | let Inst{12} = 0; |
Bruno Cardoso Lopes | e47f375 | 2011-01-20 19:18:32 +0000 | [diff] [blame] | 3079 | let Inst{11-8} = 0b1111; |
Johnny Chen | 10a77e1 | 2010-03-02 22:11:06 +0000 | [diff] [blame] | 3080 | let Inst{7-4} = 0b0010; |
Bruno Cardoso Lopes | e47f375 | 2011-01-20 19:18:32 +0000 | [diff] [blame] | 3081 | let Inst{3-0} = 0b1111; |
Johnny Chen | 10a77e1 | 2010-03-02 22:11:06 +0000 | [diff] [blame] | 3082 | } |
| 3083 | |
Jim Grosbach | c219e4d | 2009-12-14 18:56:47 +0000 | [diff] [blame] | 3084 | //===----------------------------------------------------------------------===// |
Jim Grosbach | 5aa1684 | 2009-08-11 19:42:21 +0000 | [diff] [blame] | 3085 | // SJLJ Exception handling intrinsics |
Jim Grosbach | 1add659 | 2009-08-13 15:11:43 +0000 | [diff] [blame] | 3086 | // eh_sjlj_setjmp() is an instruction sequence to store the return |
Jim Grosbach | 5aa1684 | 2009-08-11 19:42:21 +0000 | [diff] [blame] | 3087 | // address and save #0 in R0 for the non-longjmp case. |
| 3088 | // Since by its nature we may be coming from some other function to get |
| 3089 | // here, and we're using the stack frame for the containing function to |
| 3090 | // save/restore registers, we can't keep anything live in regs across |
| 3091 | // the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon |
Chris Lattner | 7a2bdde | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 3092 | // when we get here from a longjmp(). We force everything out of registers |
Jim Grosbach | 5aa1684 | 2009-08-11 19:42:21 +0000 | [diff] [blame] | 3093 | // except for our own input by listing the relevant registers in Defs. By |
| 3094 | // doing so, we also cause the prologue/epilogue code to actively preserve |
| 3095 | // all of the callee-saved resgisters, which is exactly what we want. |
Jim Grosbach | 0798edd | 2010-05-27 23:49:24 +0000 | [diff] [blame] | 3096 | // $val is a scratch register for our use. |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 3097 | let Defs = |
Andrew Trick | a1099f1 | 2011-06-07 00:08:49 +0000 | [diff] [blame] | 3098 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR, |
Jakob Stoklund Olesen | 2944b4f | 2011-05-03 22:31:24 +0000 | [diff] [blame] | 3099 | QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], |
Bill Wendling | 13a7121 | 2011-10-17 22:26:23 +0000 | [diff] [blame] | 3100 | hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1, |
| 3101 | usesCustomInserter = 1 in { |
Jim Grosbach | 9f134b5 | 2010-08-26 17:02:47 +0000 | [diff] [blame] | 3102 | def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3103 | AddrModeNone, 0, NoItinerary, "", "", |
Jim Grosbach | 9f134b5 | 2010-08-26 17:02:47 +0000 | [diff] [blame] | 3104 | [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>, |
Bob Wilson | ec80e26 | 2010-04-09 20:41:18 +0000 | [diff] [blame] | 3105 | Requires<[IsThumb2, HasVFP2]>; |
Jim Grosbach | 5aa1684 | 2009-08-11 19:42:21 +0000 | [diff] [blame] | 3106 | } |
| 3107 | |
Bob Wilson | ec80e26 | 2010-04-09 20:41:18 +0000 | [diff] [blame] | 3108 | let Defs = |
Andrew Trick | a1099f1 | 2011-06-07 00:08:49 +0000 | [diff] [blame] | 3109 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ], |
Bill Wendling | 13a7121 | 2011-10-17 22:26:23 +0000 | [diff] [blame] | 3110 | hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1, |
| 3111 | usesCustomInserter = 1 in { |
Jim Grosbach | 9f134b5 | 2010-08-26 17:02:47 +0000 | [diff] [blame] | 3112 | def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3113 | AddrModeNone, 0, NoItinerary, "", "", |
Jim Grosbach | 9f134b5 | 2010-08-26 17:02:47 +0000 | [diff] [blame] | 3114 | [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>, |
Bob Wilson | ec80e26 | 2010-04-09 20:41:18 +0000 | [diff] [blame] | 3115 | Requires<[IsThumb2, NoVFP]>; |
| 3116 | } |
Jim Grosbach | 5aa1684 | 2009-08-11 19:42:21 +0000 | [diff] [blame] | 3117 | |
| 3118 | |
| 3119 | //===----------------------------------------------------------------------===// |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 3120 | // Control-Flow Instructions |
| 3121 | // |
| 3122 | |
Evan Cheng | c50a1cb | 2009-07-09 22:58:39 +0000 | [diff] [blame] | 3123 | // FIXME: remove when we have a way to marking a MI with these properties. |
Evan Cheng | c50a1cb | 2009-07-09 22:58:39 +0000 | [diff] [blame] | 3124 | // FIXME: Should pc be an implicit operand like PICADD, etc? |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 3125 | let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, |
Chris Lattner | 39ee036 | 2010-10-31 19:10:56 +0000 | [diff] [blame] | 3126 | hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3127 | def t2LDMIA_RET: t2PseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, |
Jim Grosbach | 16f9924 | 2011-06-30 18:25:42 +0000 | [diff] [blame] | 3128 | reglist:$regs, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3129 | 4, IIC_iLoad_mBr, [], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3130 | (t2LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>, |
Jim Grosbach | 16f9924 | 2011-06-30 18:25:42 +0000 | [diff] [blame] | 3131 | RegConstraint<"$Rn = $wb">; |
Evan Cheng | c50a1cb | 2009-07-09 22:58:39 +0000 | [diff] [blame] | 3132 | |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 3133 | let isBranch = 1, isTerminator = 1, isBarrier = 1 in { |
| 3134 | let isPredicable = 1 in |
Owen Anderson | 51f6a7a | 2011-09-09 21:48:23 +0000 | [diff] [blame] | 3135 | def t2B : T2I<(outs), (ins uncondbrtarget:$target), IIC_Br, |
| 3136 | "b", ".w\t$target", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 3137 | [(br bb:$target)]> { |
| 3138 | let Inst{31-27} = 0b11110; |
| 3139 | let Inst{15-14} = 0b10; |
| 3140 | let Inst{12} = 1; |
Owen Anderson | 05bf595 | 2010-11-29 18:54:38 +0000 | [diff] [blame] | 3141 | |
| 3142 | bits<20> target; |
| 3143 | let Inst{26} = target{19}; |
| 3144 | let Inst{11} = target{18}; |
| 3145 | let Inst{13} = target{17}; |
| 3146 | let Inst{21-16} = target{16-11}; |
| 3147 | let Inst{10-0} = target{10-0}; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 3148 | } |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 3149 | |
Jim Grosbach | a0bb253 | 2010-11-29 22:40:58 +0000 | [diff] [blame] | 3150 | let isNotDuplicable = 1, isIndirectBranch = 1 in { |
Jim Grosbach | d481110 | 2010-12-15 19:03:16 +0000 | [diff] [blame] | 3151 | def t2BR_JT : t2PseudoInst<(outs), |
Jim Grosbach | 5ca6669 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 3152 | (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3153 | 0, IIC_Br, |
Jim Grosbach | 5ca6669 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 3154 | [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>; |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 3155 | |
Evan Cheng | 25f7cfc | 2009-08-01 06:13:52 +0000 | [diff] [blame] | 3156 | // FIXME: Add a non-pc based case that can be predicated. |
Jim Grosbach | d481110 | 2010-12-15 19:03:16 +0000 | [diff] [blame] | 3157 | def t2TBB_JT : t2PseudoInst<(outs), |
Jim Grosbach | bc80e94 | 2011-09-19 20:31:59 +0000 | [diff] [blame] | 3158 | (ins GPR:$index, i32imm:$jt, i32imm:$id), 0, IIC_Br, []>; |
Jim Grosbach | 5ca6669 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 3159 | |
Jim Grosbach | d481110 | 2010-12-15 19:03:16 +0000 | [diff] [blame] | 3160 | def t2TBH_JT : t2PseudoInst<(outs), |
Jim Grosbach | bc80e94 | 2011-09-19 20:31:59 +0000 | [diff] [blame] | 3161 | (ins GPR:$index, i32imm:$jt, i32imm:$id), 0, IIC_Br, []>; |
Jim Grosbach | 5ca6669 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 3162 | |
Jim Grosbach | 7f739be | 2011-09-19 22:21:13 +0000 | [diff] [blame] | 3163 | def t2TBB : T2I<(outs), (ins addrmode_tbb:$addr), IIC_Br, |
| 3164 | "tbb", "\t$addr", []> { |
Jim Grosbach | 5ca6669 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 3165 | bits<4> Rn; |
| 3166 | bits<4> Rm; |
Jim Grosbach | f0db261 | 2010-12-17 18:42:56 +0000 | [diff] [blame] | 3167 | let Inst{31-20} = 0b111010001101; |
Jim Grosbach | 5ca6669 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 3168 | let Inst{19-16} = Rn; |
| 3169 | let Inst{15-5} = 0b11110000000; |
| 3170 | let Inst{4} = 0; // B form |
| 3171 | let Inst{3-0} = Rm; |
Jim Grosbach | 7f739be | 2011-09-19 22:21:13 +0000 | [diff] [blame] | 3172 | |
| 3173 | let DecoderMethod = "DecodeThumbTableBranch"; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 3174 | } |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 3175 | |
Jim Grosbach | 7f739be | 2011-09-19 22:21:13 +0000 | [diff] [blame] | 3176 | def t2TBH : T2I<(outs), (ins addrmode_tbh:$addr), IIC_Br, |
| 3177 | "tbh", "\t$addr", []> { |
Jim Grosbach | 5ca6669 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 3178 | bits<4> Rn; |
| 3179 | bits<4> Rm; |
Jim Grosbach | f0db261 | 2010-12-17 18:42:56 +0000 | [diff] [blame] | 3180 | let Inst{31-20} = 0b111010001101; |
Jim Grosbach | 5ca6669 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 3181 | let Inst{19-16} = Rn; |
| 3182 | let Inst{15-5} = 0b11110000000; |
| 3183 | let Inst{4} = 1; // H form |
| 3184 | let Inst{3-0} = Rm; |
Jim Grosbach | 7f739be | 2011-09-19 22:21:13 +0000 | [diff] [blame] | 3185 | |
| 3186 | let DecoderMethod = "DecodeThumbTableBranch"; |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 3187 | } |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 3188 | } // isNotDuplicable, isIndirectBranch |
| 3189 | |
David Goodwin | c9a59b5 | 2009-06-30 19:50:22 +0000 | [diff] [blame] | 3190 | } // isBranch, isTerminator, isBarrier |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 3191 | |
| 3192 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use |
Owen Anderson | 51f6a7a | 2011-09-09 21:48:23 +0000 | [diff] [blame] | 3193 | // a two-value operand where a dag node expects ", "two operands. :( |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 3194 | let isBranch = 1, isTerminator = 1 in |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 3195 | def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 3196 | "b", ".w\t$target", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 3197 | [/*(ARMbrcond bb:$target, imm:$cc)*/]> { |
| 3198 | let Inst{31-27} = 0b11110; |
| 3199 | let Inst{15-14} = 0b10; |
| 3200 | let Inst{12} = 0; |
Jim Grosbach | 00f25fa | 2010-12-14 20:46:39 +0000 | [diff] [blame] | 3201 | |
Owen Anderson | fb20d89 | 2010-12-09 00:27:41 +0000 | [diff] [blame] | 3202 | bits<4> p; |
| 3203 | let Inst{25-22} = p; |
Jim Grosbach | 7721e7f | 2010-12-02 23:05:38 +0000 | [diff] [blame] | 3204 | |
Owen Anderson | fb20d89 | 2010-12-09 00:27:41 +0000 | [diff] [blame] | 3205 | bits<21> target; |
| 3206 | let Inst{26} = target{20}; |
| 3207 | let Inst{11} = target{19}; |
| 3208 | let Inst{13} = target{18}; |
| 3209 | let Inst{21-16} = target{17-12}; |
| 3210 | let Inst{10-0} = target{11-1}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 3211 | |
| 3212 | let DecoderMethod = "DecodeThumb2BCCInstruction"; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 3213 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 3214 | |
Jim Grosbach | af7f2d6 | 2011-07-08 20:32:21 +0000 | [diff] [blame] | 3215 | // Tail calls. The Darwin version of thumb tail calls uses a t2 branch, so |
| 3216 | // it goes here. |
| 3217 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in { |
| 3218 | // Darwin version. |
| 3219 | let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC], |
| 3220 | Uses = [SP] in |
Owen Anderson | 51f6a7a | 2011-09-09 21:48:23 +0000 | [diff] [blame] | 3221 | def tTAILJMPd: tPseudoExpand<(outs), |
| 3222 | (ins uncondbrtarget:$dst, pred:$p, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3223 | 4, IIC_Br, [], |
Owen Anderson | 51f6a7a | 2011-09-09 21:48:23 +0000 | [diff] [blame] | 3224 | (t2B uncondbrtarget:$dst, pred:$p)>, |
Jim Grosbach | af7f2d6 | 2011-07-08 20:32:21 +0000 | [diff] [blame] | 3225 | Requires<[IsThumb2, IsDarwin]>; |
| 3226 | } |
Evan Cheng | 06e1658 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 3227 | |
| 3228 | // IT block |
Evan Cheng | 86050dc | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 3229 | let Defs = [ITSTATE] in |
Evan Cheng | 06e1658 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 3230 | def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3231 | AddrModeNone, 2, IIC_iALUx, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 3232 | "it$mask\t$cc", "", []> { |
| 3233 | // 16-bit instruction. |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 3234 | let Inst{31-16} = 0x0000; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 3235 | let Inst{15-8} = 0b10111111; |
Owen Anderson | 05bf595 | 2010-11-29 18:54:38 +0000 | [diff] [blame] | 3236 | |
| 3237 | bits<4> cc; |
| 3238 | bits<4> mask; |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 3239 | let Inst{7-4} = cc; |
| 3240 | let Inst{3-0} = mask; |
Owen Anderson | eaca928 | 2011-08-30 22:58:27 +0000 | [diff] [blame] | 3241 | |
| 3242 | let DecoderMethod = "DecodeIT"; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 3243 | } |
Evan Cheng | 06e1658 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 3244 | |
Johnny Chen | ce6275f | 2010-02-25 19:05:29 +0000 | [diff] [blame] | 3245 | // Branch and Exchange Jazelle -- for disassembly only |
| 3246 | // Rm = Inst{19-16} |
Jim Grosbach | 6c3e11e | 2011-09-02 23:43:09 +0000 | [diff] [blame] | 3247 | def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func", []> { |
| 3248 | bits<4> func; |
Johnny Chen | ce6275f | 2010-02-25 19:05:29 +0000 | [diff] [blame] | 3249 | let Inst{31-27} = 0b11110; |
| 3250 | let Inst{26} = 0; |
| 3251 | let Inst{25-20} = 0b111100; |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 3252 | let Inst{19-16} = func; |
Jim Grosbach | 6c3e11e | 2011-09-02 23:43:09 +0000 | [diff] [blame] | 3253 | let Inst{15-0} = 0b1000111100000000; |
Johnny Chen | ce6275f | 2010-02-25 19:05:29 +0000 | [diff] [blame] | 3254 | } |
| 3255 | |
Jim Grosbach | 11cca7a | 2011-08-18 17:51:36 +0000 | [diff] [blame] | 3256 | // Compare and branch on zero / non-zero |
| 3257 | let isBranch = 1, isTerminator = 1 in { |
| 3258 | def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br, |
| 3259 | "cbz\t$Rn, $target", []>, |
| 3260 | T1Misc<{0,0,?,1,?,?,?}>, |
| 3261 | Requires<[IsThumb2]> { |
| 3262 | // A8.6.27 |
| 3263 | bits<6> target; |
| 3264 | bits<3> Rn; |
| 3265 | let Inst{9} = target{5}; |
| 3266 | let Inst{7-3} = target{4-0}; |
| 3267 | let Inst{2-0} = Rn; |
| 3268 | } |
| 3269 | |
| 3270 | def tCBNZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br, |
| 3271 | "cbnz\t$Rn, $target", []>, |
| 3272 | T1Misc<{1,0,?,1,?,?,?}>, |
| 3273 | Requires<[IsThumb2]> { |
| 3274 | // A8.6.27 |
| 3275 | bits<6> target; |
| 3276 | bits<3> Rn; |
| 3277 | let Inst{9} = target{5}; |
| 3278 | let Inst{7-3} = target{4-0}; |
| 3279 | let Inst{2-0} = Rn; |
| 3280 | } |
| 3281 | } |
| 3282 | |
| 3283 | |
Jim Grosbach | 32f3689 | 2011-09-19 23:38:34 +0000 | [diff] [blame] | 3284 | // Change Processor State is a system instruction. |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 3285 | // FIXME: Since the asm parser has currently no clean way to handle optional |
| 3286 | // operands, create 3 versions of the same instruction. Once there's a clean |
| 3287 | // framework to represent optional operands, change this behavior. |
| 3288 | class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary, |
Jim Grosbach | 32f3689 | 2011-09-19 23:38:34 +0000 | [diff] [blame] | 3289 | !strconcat("cps", asm_op), []> { |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 3290 | bits<2> imod; |
| 3291 | bits<3> iflags; |
| 3292 | bits<5> mode; |
| 3293 | bit M; |
| 3294 | |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 3295 | let Inst{31-27} = 0b11110; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 3296 | let Inst{26} = 0; |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 3297 | let Inst{25-20} = 0b111010; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 3298 | let Inst{19-16} = 0b1111; |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 3299 | let Inst{15-14} = 0b10; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 3300 | let Inst{12} = 0; |
| 3301 | let Inst{10-9} = imod; |
| 3302 | let Inst{8} = M; |
| 3303 | let Inst{7-5} = iflags; |
| 3304 | let Inst{4-0} = mode; |
Owen Anderson | 6153a03 | 2011-08-23 17:45:18 +0000 | [diff] [blame] | 3305 | let DecoderMethod = "DecodeT2CPSInstruction"; |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 3306 | } |
| 3307 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 3308 | let M = 1 in |
| 3309 | def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode), |
| 3310 | "$imod.w\t$iflags, $mode">; |
| 3311 | let mode = 0, M = 0 in |
| 3312 | def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags), |
| 3313 | "$imod.w\t$iflags">; |
| 3314 | let imod = 0, iflags = 0, M = 1 in |
Jim Grosbach | 0efe213 | 2011-09-19 23:58:31 +0000 | [diff] [blame] | 3315 | def t2CPS1p : t2CPS<(ins imm0_31:$mode), "\t$mode">; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 3316 | |
Johnny Chen | 0f7866e | 2010-03-03 02:09:43 +0000 | [diff] [blame] | 3317 | // A6.3.4 Branches and miscellaneous control |
| 3318 | // Table A6-14 Change Processor State, and hint instructions |
Johnny Chen | 0f7866e | 2010-03-03 02:09:43 +0000 | [diff] [blame] | 3319 | class T2I_hint<bits<8> op7_0, string opc, string asm> |
Jim Grosbach | 32f3689 | 2011-09-19 23:38:34 +0000 | [diff] [blame] | 3320 | : T2I<(outs), (ins), NoItinerary, opc, asm, []> { |
Johnny Chen | 0f7866e | 2010-03-03 02:09:43 +0000 | [diff] [blame] | 3321 | let Inst{31-20} = 0xf3a; |
Bruno Cardoso Lopes | 1b10d5b | 2011-01-26 13:28:14 +0000 | [diff] [blame] | 3322 | let Inst{19-16} = 0b1111; |
Johnny Chen | 0f7866e | 2010-03-03 02:09:43 +0000 | [diff] [blame] | 3323 | let Inst{15-14} = 0b10; |
| 3324 | let Inst{12} = 0; |
| 3325 | let Inst{10-8} = 0b000; |
| 3326 | let Inst{7-0} = op7_0; |
| 3327 | } |
| 3328 | |
| 3329 | def t2NOP : T2I_hint<0b00000000, "nop", ".w">; |
| 3330 | def t2YIELD : T2I_hint<0b00000001, "yield", ".w">; |
| 3331 | def t2WFE : T2I_hint<0b00000010, "wfe", ".w">; |
| 3332 | def t2WFI : T2I_hint<0b00000011, "wfi", ".w">; |
| 3333 | def t2SEV : T2I_hint<0b00000100, "sev", ".w">; |
| 3334 | |
Jim Grosbach | 6f9f884 | 2011-07-13 22:59:38 +0000 | [diff] [blame] | 3335 | def t2DBG : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "dbg", "\t$opt", []> { |
Owen Anderson | c7373f8 | 2010-11-30 20:00:01 +0000 | [diff] [blame] | 3336 | bits<4> opt; |
Jim Grosbach | 7795190 | 2011-09-06 22:06:40 +0000 | [diff] [blame] | 3337 | let Inst{31-20} = 0b111100111010; |
| 3338 | let Inst{19-16} = 0b1111; |
| 3339 | let Inst{15-8} = 0b10000000; |
| 3340 | let Inst{7-4} = 0b1111; |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 3341 | let Inst{3-0} = opt; |
Johnny Chen | 0f7866e | 2010-03-03 02:09:43 +0000 | [diff] [blame] | 3342 | } |
| 3343 | |
Jim Grosbach | 32f3689 | 2011-09-19 23:38:34 +0000 | [diff] [blame] | 3344 | // Secure Monitor Call is a system instruction. |
Johnny Chen | 6341c5a | 2010-02-25 20:25:24 +0000 | [diff] [blame] | 3345 | // Option = Inst{19-16} |
Jim Grosbach | 32f3689 | 2011-09-19 23:38:34 +0000 | [diff] [blame] | 3346 | def t2SMC : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt", []> { |
Johnny Chen | 6341c5a | 2010-02-25 20:25:24 +0000 | [diff] [blame] | 3347 | let Inst{31-27} = 0b11110; |
| 3348 | let Inst{26-20} = 0b1111111; |
| 3349 | let Inst{15-12} = 0b1000; |
Jim Grosbach | 7721e7f | 2010-12-02 23:05:38 +0000 | [diff] [blame] | 3350 | |
Owen Anderson | d18a9c9 | 2010-11-29 19:22:08 +0000 | [diff] [blame] | 3351 | bits<4> opt; |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 3352 | let Inst{19-16} = opt; |
Owen Anderson | d18a9c9 | 2010-11-29 19:22:08 +0000 | [diff] [blame] | 3353 | } |
| 3354 | |
Jim Grosbach | 05ec8f7 | 2011-09-16 18:25:22 +0000 | [diff] [blame] | 3355 | class T2SRS<bits<2> Op, bit W, dag oops, dag iops, InstrItinClass itin, |
| 3356 | string opc, string asm, list<dag> pattern> |
Owen Anderson | d18a9c9 | 2010-11-29 19:22:08 +0000 | [diff] [blame] | 3357 | : T2I<oops, iops, itin, opc, asm, pattern> { |
| 3358 | bits<5> mode; |
Jim Grosbach | 05ec8f7 | 2011-09-16 18:25:22 +0000 | [diff] [blame] | 3359 | let Inst{31-25} = 0b1110100; |
| 3360 | let Inst{24-23} = Op; |
| 3361 | let Inst{22} = 0; |
| 3362 | let Inst{21} = W; |
| 3363 | let Inst{20-16} = 0b01101; |
| 3364 | let Inst{15-5} = 0b11000000000; |
Owen Anderson | d18a9c9 | 2010-11-29 19:22:08 +0000 | [diff] [blame] | 3365 | let Inst{4-0} = mode{4-0}; |
Johnny Chen | 6341c5a | 2010-02-25 20:25:24 +0000 | [diff] [blame] | 3366 | } |
| 3367 | |
Jim Grosbach | 05ec8f7 | 2011-09-16 18:25:22 +0000 | [diff] [blame] | 3368 | // Store Return State is a system instruction. |
| 3369 | def t2SRSDB_UPD : T2SRS<0b00, 1, (outs), (ins imm0_31:$mode), NoItinerary, |
| 3370 | "srsdb", "\tsp!, $mode", []>; |
| 3371 | def t2SRSDB : T2SRS<0b00, 0, (outs), (ins imm0_31:$mode), NoItinerary, |
| 3372 | "srsdb","\tsp, $mode", []>; |
| 3373 | def t2SRSIA_UPD : T2SRS<0b11, 1, (outs), (ins imm0_31:$mode), NoItinerary, |
| 3374 | "srsia","\tsp!, $mode", []>; |
| 3375 | def t2SRSIA : T2SRS<0b11, 0, (outs), (ins imm0_31:$mode), NoItinerary, |
| 3376 | "srsia","\tsp, $mode", []>; |
Johnny Chen | 6341c5a | 2010-02-25 20:25:24 +0000 | [diff] [blame] | 3377 | |
Jim Grosbach | 05ec8f7 | 2011-09-16 18:25:22 +0000 | [diff] [blame] | 3378 | // Return From Exception is a system instruction. |
Owen Anderson | 5404c2b | 2010-11-29 20:38:48 +0000 | [diff] [blame] | 3379 | class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin, |
Owen Anderson | d18a9c9 | 2010-11-29 19:22:08 +0000 | [diff] [blame] | 3380 | string opc, string asm, list<dag> pattern> |
| 3381 | : T2I<oops, iops, itin, opc, asm, pattern> { |
Owen Anderson | 5404c2b | 2010-11-29 20:38:48 +0000 | [diff] [blame] | 3382 | let Inst{31-20} = op31_20{11-0}; |
Jim Grosbach | 7721e7f | 2010-12-02 23:05:38 +0000 | [diff] [blame] | 3383 | |
Owen Anderson | d18a9c9 | 2010-11-29 19:22:08 +0000 | [diff] [blame] | 3384 | bits<4> Rn; |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 3385 | let Inst{19-16} = Rn; |
Johnny Chen | ec51a62 | 2011-04-12 21:41:51 +0000 | [diff] [blame] | 3386 | let Inst{15-0} = 0xc000; |
Owen Anderson | d18a9c9 | 2010-11-29 19:22:08 +0000 | [diff] [blame] | 3387 | } |
| 3388 | |
Owen Anderson | 5404c2b | 2010-11-29 20:38:48 +0000 | [diff] [blame] | 3389 | def t2RFEDBW : T2RFE<0b111010000011, |
Johnny Chen | ec51a62 | 2011-04-12 21:41:51 +0000 | [diff] [blame] | 3390 | (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!", |
Owen Anderson | 5404c2b | 2010-11-29 20:38:48 +0000 | [diff] [blame] | 3391 | [/* For disassembly only; pattern left blank */]>; |
| 3392 | def t2RFEDB : T2RFE<0b111010000001, |
Johnny Chen | ec51a62 | 2011-04-12 21:41:51 +0000 | [diff] [blame] | 3393 | (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn", |
Owen Anderson | 5404c2b | 2010-11-29 20:38:48 +0000 | [diff] [blame] | 3394 | [/* For disassembly only; pattern left blank */]>; |
| 3395 | def t2RFEIAW : T2RFE<0b111010011011, |
Johnny Chen | ec51a62 | 2011-04-12 21:41:51 +0000 | [diff] [blame] | 3396 | (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!", |
Owen Anderson | 5404c2b | 2010-11-29 20:38:48 +0000 | [diff] [blame] | 3397 | [/* For disassembly only; pattern left blank */]>; |
| 3398 | def t2RFEIA : T2RFE<0b111010011001, |
Johnny Chen | ec51a62 | 2011-04-12 21:41:51 +0000 | [diff] [blame] | 3399 | (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn", |
Owen Anderson | 5404c2b | 2010-11-29 20:38:48 +0000 | [diff] [blame] | 3400 | [/* For disassembly only; pattern left blank */]>; |
Johnny Chen | 6341c5a | 2010-02-25 20:25:24 +0000 | [diff] [blame] | 3401 | |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 3402 | //===----------------------------------------------------------------------===// |
| 3403 | // Non-Instruction Patterns |
| 3404 | // |
| 3405 | |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 3406 | // 32-bit immediate using movw + movt. |
Evan Cheng | 5be3922 | 2010-09-24 22:03:46 +0000 | [diff] [blame] | 3407 | // This is a single pseudo instruction to make it re-materializable. |
| 3408 | // FIXME: Remove this when we can do generalized remat. |
Evan Cheng | fc8475b | 2011-01-19 02:16:49 +0000 | [diff] [blame] | 3409 | let isReMaterializable = 1, isMoveImm = 1 in |
Jim Grosbach | 3c38f96 | 2010-10-06 22:01:26 +0000 | [diff] [blame] | 3410 | def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2, |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3411 | [(set rGPR:$dst, (i32 imm:$src))]>, |
Jim Grosbach | 3c38f96 | 2010-10-06 22:01:26 +0000 | [diff] [blame] | 3412 | Requires<[IsThumb, HasV6T2]>; |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 3413 | |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 3414 | // Pseudo instruction that combines movw + movt + add pc (if pic). |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 3415 | // It also makes it possible to rematerialize the instructions. |
| 3416 | // FIXME: Remove this when we can do generalized remat and when machine licm |
| 3417 | // can properly the instructions. |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 3418 | let isReMaterializable = 1 in { |
| 3419 | def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr), |
| 3420 | IIC_iMOVix2addpc, |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 3421 | [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>, |
| 3422 | Requires<[IsThumb2, UseMovt]>; |
Evan Cheng | 5de5d4b | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 3423 | |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 3424 | def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr), |
| 3425 | IIC_iMOVix2, |
| 3426 | [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>, |
| 3427 | Requires<[IsThumb2, UseMovt]>; |
| 3428 | } |
| 3429 | |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 3430 | // ConstantPool, GlobalAddress, and JumpTable |
| 3431 | def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>, |
| 3432 | Requires<[IsThumb2, DontUseMovt]>; |
| 3433 | def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>; |
| 3434 | def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>, |
| 3435 | Requires<[IsThumb2, UseMovt]>; |
| 3436 | |
| 3437 | def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id), |
| 3438 | (t2LEApcrelJT tjumptable:$dst, imm:$id)>; |
| 3439 | |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 3440 | // Pseudo instruction that combines ldr from constpool and add pc. This should |
| 3441 | // be expanded into two instructions late to allow if-conversion and |
| 3442 | // scheduling. |
Dan Gohman | bc9d98b | 2010-02-27 23:47:46 +0000 | [diff] [blame] | 3443 | let canFoldAsLoad = 1, isReMaterializable = 1 in |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 3444 | def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp), |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3445 | IIC_iLoadiALU, |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 3446 | [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)), |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 3447 | imm:$cp))]>, |
| 3448 | Requires<[IsThumb2]>; |
Bill Wendling | ef2c86f | 2011-10-10 22:59:55 +0000 | [diff] [blame] | 3449 | |
Andrew Trick | 7f5f0da | 2011-10-18 18:40:53 +0000 | [diff] [blame] | 3450 | // Pseudo isntruction that combines movs + predicated rsbmi |
Bill Wendling | ef2c86f | 2011-10-10 22:59:55 +0000 | [diff] [blame] | 3451 | // to implement integer ABS |
| 3452 | let usesCustomInserter = 1, Defs = [CPSR] in { |
| 3453 | def t2ABS : PseudoInst<(outs rGPR:$dst), (ins rGPR:$src), |
| 3454 | NoItinerary, []>, Requires<[IsThumb2]>; |
| 3455 | } |
| 3456 | |
Owen Anderson | 8a83f71 | 2011-09-07 21:10:42 +0000 | [diff] [blame] | 3457 | //===----------------------------------------------------------------------===// |
| 3458 | // Coprocessor load/store -- for disassembly only |
| 3459 | // |
Jim Grosbach | c66e7af | 2011-10-12 20:54:17 +0000 | [diff] [blame] | 3460 | class T2CI<bits<4> op31_28, dag oops, dag iops, string opc, string asm> |
Owen Anderson | 8a83f71 | 2011-09-07 21:10:42 +0000 | [diff] [blame] | 3461 | : T2I<oops, iops, NoItinerary, opc, asm, []> { |
Jim Grosbach | c66e7af | 2011-10-12 20:54:17 +0000 | [diff] [blame] | 3462 | let Inst{31-28} = op31_28; |
Owen Anderson | 8a83f71 | 2011-09-07 21:10:42 +0000 | [diff] [blame] | 3463 | let Inst{27-25} = 0b110; |
| 3464 | } |
| 3465 | |
Jim Grosbach | c66e7af | 2011-10-12 20:54:17 +0000 | [diff] [blame] | 3466 | multiclass t2LdStCop<bits<4> op31_28, bit load, bit Dbit, string asm> { |
| 3467 | def _OFFSET : T2CI<op31_28, |
| 3468 | (outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr), |
| 3469 | asm, "\t$cop, $CRd, $addr"> { |
| 3470 | bits<13> addr; |
| 3471 | bits<4> cop; |
| 3472 | bits<4> CRd; |
Owen Anderson | 8a83f71 | 2011-09-07 21:10:42 +0000 | [diff] [blame] | 3473 | let Inst{24} = 1; // P = 1 |
Jim Grosbach | c66e7af | 2011-10-12 20:54:17 +0000 | [diff] [blame] | 3474 | let Inst{23} = addr{8}; |
| 3475 | let Inst{22} = Dbit; |
Owen Anderson | 8a83f71 | 2011-09-07 21:10:42 +0000 | [diff] [blame] | 3476 | let Inst{21} = 0; // W = 0 |
Owen Anderson | 8a83f71 | 2011-09-07 21:10:42 +0000 | [diff] [blame] | 3477 | let Inst{20} = load; |
Jim Grosbach | c66e7af | 2011-10-12 20:54:17 +0000 | [diff] [blame] | 3478 | let Inst{19-16} = addr{12-9}; |
| 3479 | let Inst{15-12} = CRd; |
| 3480 | let Inst{11-8} = cop; |
| 3481 | let Inst{7-0} = addr{7-0}; |
Owen Anderson | 8a83f71 | 2011-09-07 21:10:42 +0000 | [diff] [blame] | 3482 | let DecoderMethod = "DecodeCopMemInstruction"; |
| 3483 | } |
Jim Grosbach | c66e7af | 2011-10-12 20:54:17 +0000 | [diff] [blame] | 3484 | def _PRE : T2CI<op31_28, |
| 3485 | (outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr), |
| 3486 | asm, "\t$cop, $CRd, $addr!"> { |
| 3487 | bits<13> addr; |
| 3488 | bits<4> cop; |
| 3489 | bits<4> CRd; |
Owen Anderson | 8a83f71 | 2011-09-07 21:10:42 +0000 | [diff] [blame] | 3490 | let Inst{24} = 1; // P = 1 |
Jim Grosbach | c66e7af | 2011-10-12 20:54:17 +0000 | [diff] [blame] | 3491 | let Inst{23} = addr{8}; |
| 3492 | let Inst{22} = Dbit; |
Owen Anderson | 8a83f71 | 2011-09-07 21:10:42 +0000 | [diff] [blame] | 3493 | let Inst{21} = 1; // W = 1 |
Owen Anderson | 8a83f71 | 2011-09-07 21:10:42 +0000 | [diff] [blame] | 3494 | let Inst{20} = load; |
Jim Grosbach | c66e7af | 2011-10-12 20:54:17 +0000 | [diff] [blame] | 3495 | let Inst{19-16} = addr{12-9}; |
| 3496 | let Inst{15-12} = CRd; |
| 3497 | let Inst{11-8} = cop; |
| 3498 | let Inst{7-0} = addr{7-0}; |
Owen Anderson | 8a83f71 | 2011-09-07 21:10:42 +0000 | [diff] [blame] | 3499 | let DecoderMethod = "DecodeCopMemInstruction"; |
| 3500 | } |
Jim Grosbach | c66e7af | 2011-10-12 20:54:17 +0000 | [diff] [blame] | 3501 | def _POST: T2CI<op31_28, |
| 3502 | (outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr, |
| 3503 | postidx_imm8s4:$offset), |
| 3504 | asm, "\t$cop, $CRd, $addr, $offset"> { |
| 3505 | bits<9> offset; |
| 3506 | bits<4> addr; |
| 3507 | bits<4> cop; |
| 3508 | bits<4> CRd; |
Owen Anderson | 8a83f71 | 2011-09-07 21:10:42 +0000 | [diff] [blame] | 3509 | let Inst{24} = 0; // P = 0 |
Jim Grosbach | c66e7af | 2011-10-12 20:54:17 +0000 | [diff] [blame] | 3510 | let Inst{23} = offset{8}; |
| 3511 | let Inst{22} = Dbit; |
Owen Anderson | 8a83f71 | 2011-09-07 21:10:42 +0000 | [diff] [blame] | 3512 | let Inst{21} = 1; // W = 1 |
Owen Anderson | 8a83f71 | 2011-09-07 21:10:42 +0000 | [diff] [blame] | 3513 | let Inst{20} = load; |
Jim Grosbach | c66e7af | 2011-10-12 20:54:17 +0000 | [diff] [blame] | 3514 | let Inst{19-16} = addr; |
| 3515 | let Inst{15-12} = CRd; |
| 3516 | let Inst{11-8} = cop; |
| 3517 | let Inst{7-0} = offset{7-0}; |
Owen Anderson | 8a83f71 | 2011-09-07 21:10:42 +0000 | [diff] [blame] | 3518 | let DecoderMethod = "DecodeCopMemInstruction"; |
| 3519 | } |
Jim Grosbach | c66e7af | 2011-10-12 20:54:17 +0000 | [diff] [blame] | 3520 | def _OPTION : T2CI<op31_28, (outs), |
| 3521 | (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr, |
| 3522 | coproc_option_imm:$option), |
| 3523 | asm, "\t$cop, $CRd, $addr, $option"> { |
| 3524 | bits<8> option; |
| 3525 | bits<4> addr; |
| 3526 | bits<4> cop; |
| 3527 | bits<4> CRd; |
Owen Anderson | 8a83f71 | 2011-09-07 21:10:42 +0000 | [diff] [blame] | 3528 | let Inst{24} = 0; // P = 0 |
| 3529 | let Inst{23} = 1; // U = 1 |
Jim Grosbach | c66e7af | 2011-10-12 20:54:17 +0000 | [diff] [blame] | 3530 | let Inst{22} = Dbit; |
Owen Anderson | 8a83f71 | 2011-09-07 21:10:42 +0000 | [diff] [blame] | 3531 | let Inst{21} = 0; // W = 0 |
Owen Anderson | 8a83f71 | 2011-09-07 21:10:42 +0000 | [diff] [blame] | 3532 | let Inst{20} = load; |
Jim Grosbach | c66e7af | 2011-10-12 20:54:17 +0000 | [diff] [blame] | 3533 | let Inst{19-16} = addr; |
| 3534 | let Inst{15-12} = CRd; |
| 3535 | let Inst{11-8} = cop; |
| 3536 | let Inst{7-0} = option; |
Owen Anderson | 8a83f71 | 2011-09-07 21:10:42 +0000 | [diff] [blame] | 3537 | let DecoderMethod = "DecodeCopMemInstruction"; |
| 3538 | } |
| 3539 | } |
| 3540 | |
Jim Grosbach | c66e7af | 2011-10-12 20:54:17 +0000 | [diff] [blame] | 3541 | defm t2LDC : t2LdStCop<0b1110, 1, 0, "ldc">; |
| 3542 | defm t2LDCL : t2LdStCop<0b1110, 1, 1, "ldcl">; |
| 3543 | defm t2STC : t2LdStCop<0b1110, 0, 0, "stc">; |
| 3544 | defm t2STCL : t2LdStCop<0b1110, 0, 1, "stcl">; |
| 3545 | defm t2LDC2 : t2LdStCop<0b1111, 1, 0, "ldc2">; |
| 3546 | defm t2LDC2L : t2LdStCop<0b1111, 1, 1, "ldc2l">; |
| 3547 | defm t2STC2 : t2LdStCop<0b1111, 0, 0, "stc2">; |
| 3548 | defm t2STC2L : t2LdStCop<0b1111, 0, 1, "stc2l">; |
Owen Anderson | 8a83f71 | 2011-09-07 21:10:42 +0000 | [diff] [blame] | 3549 | |
Johnny Chen | 2333655 | 2010-02-25 18:46:43 +0000 | [diff] [blame] | 3550 | |
| 3551 | //===----------------------------------------------------------------------===// |
| 3552 | // Move between special register and ARM core register -- for disassembly only |
| 3553 | // |
Jim Grosbach | bf841cf | 2011-09-14 20:03:46 +0000 | [diff] [blame] | 3554 | // Move to ARM core register from Special Register |
James Molloy | acad68d | 2011-09-28 14:21:38 +0000 | [diff] [blame] | 3555 | |
| 3556 | // A/R class MRS. |
| 3557 | // |
| 3558 | // A/R class can only move from CPSR or SPSR. |
| 3559 | def t2MRS_AR : T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, apsr", []>, |
| 3560 | Requires<[IsThumb2,IsARClass]> { |
Owen Anderson | 00a035f | 2010-11-29 19:29:15 +0000 | [diff] [blame] | 3561 | bits<4> Rd; |
Jim Grosbach | bf841cf | 2011-09-14 20:03:46 +0000 | [diff] [blame] | 3562 | let Inst{31-12} = 0b11110011111011111000; |
Jim Grosbach | 8638692 | 2010-12-08 22:10:43 +0000 | [diff] [blame] | 3563 | let Inst{11-8} = Rd; |
Jim Grosbach | bf841cf | 2011-09-14 20:03:46 +0000 | [diff] [blame] | 3564 | let Inst{7-0} = 0b0000; |
Owen Anderson | 00a035f | 2010-11-29 19:29:15 +0000 | [diff] [blame] | 3565 | } |
| 3566 | |
James Molloy | acad68d | 2011-09-28 14:21:38 +0000 | [diff] [blame] | 3567 | def : t2InstAlias<"mrs${p} $Rd, cpsr", (t2MRS_AR GPR:$Rd, pred:$p)>; |
Jim Grosbach | bf841cf | 2011-09-14 20:03:46 +0000 | [diff] [blame] | 3568 | |
James Molloy | acad68d | 2011-09-28 14:21:38 +0000 | [diff] [blame] | 3569 | def t2MRSsys_AR: T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr", []>, |
| 3570 | Requires<[IsThumb2,IsARClass]> { |
Jim Grosbach | bf841cf | 2011-09-14 20:03:46 +0000 | [diff] [blame] | 3571 | bits<4> Rd; |
| 3572 | let Inst{31-12} = 0b11110011111111111000; |
| 3573 | let Inst{11-8} = Rd; |
| 3574 | let Inst{7-0} = 0b0000; |
| 3575 | } |
Johnny Chen | 2333655 | 2010-02-25 18:46:43 +0000 | [diff] [blame] | 3576 | |
James Molloy | acad68d | 2011-09-28 14:21:38 +0000 | [diff] [blame] | 3577 | // M class MRS. |
| 3578 | // |
| 3579 | // This MRS has a mask field in bits 7-0 and can take more values than |
| 3580 | // the A/R class (a full msr_mask). |
| 3581 | def t2MRS_M : T2I<(outs rGPR:$Rd), (ins msr_mask:$mask), NoItinerary, |
| 3582 | "mrs", "\t$Rd, $mask", []>, |
| 3583 | Requires<[IsThumb2,IsMClass]> { |
| 3584 | bits<4> Rd; |
| 3585 | bits<8> mask; |
| 3586 | let Inst{31-12} = 0b11110011111011111000; |
| 3587 | let Inst{11-8} = Rd; |
| 3588 | let Inst{19-16} = 0b1111; |
| 3589 | let Inst{7-0} = mask; |
| 3590 | } |
| 3591 | |
| 3592 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 3593 | // Move from ARM core register to Special Register |
| 3594 | // |
James Molloy | acad68d | 2011-09-28 14:21:38 +0000 | [diff] [blame] | 3595 | // A/R class MSR. |
| 3596 | // |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 3597 | // No need to have both system and application versions, the encodings are the |
| 3598 | // same and the assembly parser has no way to distinguish between them. The mask |
| 3599 | // operand contains the special register (R Bit) in bit 4 and bits 3-0 contains |
| 3600 | // the mask with the fields to be accessed in the special register. |
James Molloy | acad68d | 2011-09-28 14:21:38 +0000 | [diff] [blame] | 3601 | def t2MSR_AR : T2I<(outs), (ins msr_mask:$mask, rGPR:$Rn), |
| 3602 | NoItinerary, "msr", "\t$mask, $Rn", []>, |
| 3603 | Requires<[IsThumb2,IsARClass]> { |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 3604 | bits<5> mask; |
Owen Anderson | 00a035f | 2010-11-29 19:29:15 +0000 | [diff] [blame] | 3605 | bits<4> Rn; |
Jim Grosbach | bf841cf | 2011-09-14 20:03:46 +0000 | [diff] [blame] | 3606 | let Inst{31-21} = 0b11110011100; |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 3607 | let Inst{20} = mask{4}; // R Bit |
Jim Grosbach | bf841cf | 2011-09-14 20:03:46 +0000 | [diff] [blame] | 3608 | let Inst{19-16} = Rn; |
| 3609 | let Inst{15-12} = 0b1000; |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 3610 | let Inst{11-8} = mask{3-0}; |
Jim Grosbach | bf841cf | 2011-09-14 20:03:46 +0000 | [diff] [blame] | 3611 | let Inst{7-0} = 0; |
Owen Anderson | 00a035f | 2010-11-29 19:29:15 +0000 | [diff] [blame] | 3612 | } |
| 3613 | |
James Molloy | acad68d | 2011-09-28 14:21:38 +0000 | [diff] [blame] | 3614 | // M class MSR. |
| 3615 | // |
| 3616 | // Move from ARM core register to Special Register |
| 3617 | def t2MSR_M : T2I<(outs), (ins msr_mask:$SYSm, rGPR:$Rn), |
| 3618 | NoItinerary, "msr", "\t$SYSm, $Rn", []>, |
| 3619 | Requires<[IsThumb2,IsMClass]> { |
| 3620 | bits<8> SYSm; |
| 3621 | bits<4> Rn; |
| 3622 | let Inst{31-21} = 0b11110011100; |
| 3623 | let Inst{20} = 0b0; |
| 3624 | let Inst{19-16} = Rn; |
| 3625 | let Inst{15-12} = 0b1000; |
| 3626 | let Inst{7-0} = SYSm; |
| 3627 | } |
| 3628 | |
| 3629 | |
Bruno Cardoso Lopes | 6b3a999 | 2011-01-20 16:58:48 +0000 | [diff] [blame] | 3630 | //===----------------------------------------------------------------------===// |
Jim Grosbach | 9bb098a | 2011-07-13 21:14:23 +0000 | [diff] [blame] | 3631 | // Move between coprocessor and ARM core register |
Bruno Cardoso Lopes | 6b3a999 | 2011-01-20 16:58:48 +0000 | [diff] [blame] | 3632 | // |
| 3633 | |
Jim Grosbach | e35c5e0 | 2011-07-13 21:35:10 +0000 | [diff] [blame] | 3634 | class t2MovRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops, |
| 3635 | list<dag> pattern> |
| 3636 | : T2Cop<Op, oops, iops, |
Jim Grosbach | 0d8dae2 | 2011-07-13 21:17:59 +0000 | [diff] [blame] | 3637 | !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), |
Jim Grosbach | 9bb098a | 2011-07-13 21:14:23 +0000 | [diff] [blame] | 3638 | pattern> { |
| 3639 | let Inst{27-24} = 0b1110; |
| 3640 | let Inst{20} = direction; |
| 3641 | let Inst{4} = 1; |
| 3642 | |
| 3643 | bits<4> Rt; |
| 3644 | bits<4> cop; |
| 3645 | bits<3> opc1; |
| 3646 | bits<3> opc2; |
| 3647 | bits<4> CRm; |
| 3648 | bits<4> CRn; |
| 3649 | |
| 3650 | let Inst{15-12} = Rt; |
| 3651 | let Inst{11-8} = cop; |
| 3652 | let Inst{23-21} = opc1; |
| 3653 | let Inst{7-5} = opc2; |
| 3654 | let Inst{3-0} = CRm; |
| 3655 | let Inst{19-16} = CRn; |
| 3656 | } |
| 3657 | |
Jim Grosbach | e35c5e0 | 2011-07-13 21:35:10 +0000 | [diff] [blame] | 3658 | class t2MovRRCopro<bits<4> Op, string opc, bit direction, |
| 3659 | list<dag> pattern = []> |
| 3660 | : T2Cop<Op, (outs), |
Jim Grosbach | c8ae39e | 2011-07-14 21:26:42 +0000 | [diff] [blame] | 3661 | (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm), |
Jim Grosbach | e35c5e0 | 2011-07-13 21:35:10 +0000 | [diff] [blame] | 3662 | !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> { |
| 3663 | let Inst{27-24} = 0b1100; |
| 3664 | let Inst{23-21} = 0b010; |
| 3665 | let Inst{20} = direction; |
| 3666 | |
| 3667 | bits<4> Rt; |
| 3668 | bits<4> Rt2; |
| 3669 | bits<4> cop; |
| 3670 | bits<4> opc1; |
| 3671 | bits<4> CRm; |
| 3672 | |
| 3673 | let Inst{15-12} = Rt; |
| 3674 | let Inst{19-16} = Rt2; |
| 3675 | let Inst{11-8} = cop; |
| 3676 | let Inst{7-4} = opc1; |
| 3677 | let Inst{3-0} = CRm; |
| 3678 | } |
| 3679 | |
| 3680 | /* from ARM core register to coprocessor */ |
| 3681 | def t2MCR : t2MovRCopro<0b1110, "mcr", 0, |
Jim Grosbach | 9bb098a | 2011-07-13 21:14:23 +0000 | [diff] [blame] | 3682 | (outs), |
Jim Grosbach | e540c74 | 2011-07-14 21:19:17 +0000 | [diff] [blame] | 3683 | (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn, |
| 3684 | c_imm:$CRm, imm0_7:$opc2), |
Jim Grosbach | 9bb098a | 2011-07-13 21:14:23 +0000 | [diff] [blame] | 3685 | [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn, |
| 3686 | imm:$CRm, imm:$opc2)]>; |
Jim Grosbach | e35c5e0 | 2011-07-13 21:35:10 +0000 | [diff] [blame] | 3687 | def t2MCR2 : t2MovRCopro<0b1111, "mcr2", 0, |
Jim Grosbach | e540c74 | 2011-07-14 21:19:17 +0000 | [diff] [blame] | 3688 | (outs), (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn, |
| 3689 | c_imm:$CRm, imm0_7:$opc2), |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3690 | [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn, |
| 3691 | imm:$CRm, imm:$opc2)]>; |
Jim Grosbach | e35c5e0 | 2011-07-13 21:35:10 +0000 | [diff] [blame] | 3692 | |
| 3693 | /* from coprocessor to ARM core register */ |
| 3694 | def t2MRC : t2MovRCopro<0b1110, "mrc", 1, |
Jim Grosbach | ccfd931 | 2011-07-19 20:35:35 +0000 | [diff] [blame] | 3695 | (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, |
| 3696 | c_imm:$CRm, imm0_7:$opc2), []>; |
Jim Grosbach | e35c5e0 | 2011-07-13 21:35:10 +0000 | [diff] [blame] | 3697 | |
| 3698 | def t2MRC2 : t2MovRCopro<0b1111, "mrc2", 1, |
Jim Grosbach | ccfd931 | 2011-07-19 20:35:35 +0000 | [diff] [blame] | 3699 | (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, |
| 3700 | c_imm:$CRm, imm0_7:$opc2), []>; |
Bruno Cardoso Lopes | 6b3a999 | 2011-01-20 16:58:48 +0000 | [diff] [blame] | 3701 | |
Jim Grosbach | e35c5e0 | 2011-07-13 21:35:10 +0000 | [diff] [blame] | 3702 | def : T2v6Pat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2), |
| 3703 | (t2MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>; |
| 3704 | |
| 3705 | def : T2v6Pat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2), |
Bruno Cardoso Lopes | 54ad87a | 2011-05-03 17:29:22 +0000 | [diff] [blame] | 3706 | (t2MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>; |
| 3707 | |
Bruno Cardoso Lopes | 6b3a999 | 2011-01-20 16:58:48 +0000 | [diff] [blame] | 3708 | |
Jim Grosbach | e35c5e0 | 2011-07-13 21:35:10 +0000 | [diff] [blame] | 3709 | /* from ARM core register to coprocessor */ |
| 3710 | def t2MCRR : t2MovRRCopro<0b1110, "mcrr", 0, |
| 3711 | [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2, |
| 3712 | imm:$CRm)]>; |
| 3713 | def t2MCRR2 : t2MovRRCopro<0b1111, "mcrr2", 0, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3714 | [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, |
| 3715 | GPR:$Rt2, imm:$CRm)]>; |
Jim Grosbach | e35c5e0 | 2011-07-13 21:35:10 +0000 | [diff] [blame] | 3716 | /* from coprocessor to ARM core register */ |
| 3717 | def t2MRRC : t2MovRRCopro<0b1110, "mrrc", 1>; |
| 3718 | |
| 3719 | def t2MRRC2 : t2MovRRCopro<0b1111, "mrrc2", 1>; |
Bruno Cardoso Lopes | 6b3a999 | 2011-01-20 16:58:48 +0000 | [diff] [blame] | 3720 | |
Bruno Cardoso Lopes | 8dd37f7 | 2011-01-20 18:32:09 +0000 | [diff] [blame] | 3721 | //===----------------------------------------------------------------------===// |
Jim Grosbach | 9bb098a | 2011-07-13 21:14:23 +0000 | [diff] [blame] | 3722 | // Other Coprocessor Instructions. |
Bruno Cardoso Lopes | 8dd37f7 | 2011-01-20 18:32:09 +0000 | [diff] [blame] | 3723 | // |
| 3724 | |
Jim Grosbach | 1cbb0c1 | 2011-07-13 22:06:11 +0000 | [diff] [blame] | 3725 | def tCDP : T2Cop<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1, |
Jim Grosbach | 83ab070 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 3726 | c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2), |
Jim Grosbach | 9bb098a | 2011-07-13 21:14:23 +0000 | [diff] [blame] | 3727 | "cdp\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2", |
| 3728 | [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn, |
| 3729 | imm:$CRm, imm:$opc2)]> { |
| 3730 | let Inst{27-24} = 0b1110; |
| 3731 | |
| 3732 | bits<4> opc1; |
| 3733 | bits<4> CRn; |
| 3734 | bits<4> CRd; |
| 3735 | bits<4> cop; |
| 3736 | bits<3> opc2; |
| 3737 | bits<4> CRm; |
| 3738 | |
| 3739 | let Inst{3-0} = CRm; |
| 3740 | let Inst{4} = 0; |
| 3741 | let Inst{7-5} = opc2; |
| 3742 | let Inst{11-8} = cop; |
| 3743 | let Inst{15-12} = CRd; |
| 3744 | let Inst{19-16} = CRn; |
| 3745 | let Inst{23-20} = opc1; |
| 3746 | } |
| 3747 | |
Jim Grosbach | 1cbb0c1 | 2011-07-13 22:06:11 +0000 | [diff] [blame] | 3748 | def t2CDP2 : T2Cop<0b1111, (outs), (ins p_imm:$cop, imm0_15:$opc1, |
Jim Grosbach | 83ab070 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 3749 | c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2), |
Bruno Cardoso Lopes | 8dd37f7 | 2011-01-20 18:32:09 +0000 | [diff] [blame] | 3750 | "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2", |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3751 | [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn, |
| 3752 | imm:$CRm, imm:$opc2)]> { |
Bruno Cardoso Lopes | 8dd37f7 | 2011-01-20 18:32:09 +0000 | [diff] [blame] | 3753 | let Inst{27-24} = 0b1110; |
| 3754 | |
| 3755 | bits<4> opc1; |
| 3756 | bits<4> CRn; |
| 3757 | bits<4> CRd; |
| 3758 | bits<4> cop; |
| 3759 | bits<3> opc2; |
| 3760 | bits<4> CRm; |
| 3761 | |
| 3762 | let Inst{3-0} = CRm; |
| 3763 | let Inst{4} = 0; |
| 3764 | let Inst{7-5} = opc2; |
| 3765 | let Inst{11-8} = cop; |
| 3766 | let Inst{15-12} = CRd; |
| 3767 | let Inst{19-16} = CRn; |
| 3768 | let Inst{23-20} = opc1; |
| 3769 | } |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 3770 | |
| 3771 | |
| 3772 | |
| 3773 | //===----------------------------------------------------------------------===// |
| 3774 | // Non-Instruction Patterns |
| 3775 | // |
| 3776 | |
| 3777 | // SXT/UXT with no rotate |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 3778 | let AddedComplexity = 16 in { |
| 3779 | def : T2Pat<(and rGPR:$Rm, 0x000000FF), (t2UXTB rGPR:$Rm, 0)>, |
Eli Friedman | 2cb1dfa | 2011-08-08 19:49:37 +0000 | [diff] [blame] | 3780 | Requires<[IsThumb2]>; |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 3781 | def : T2Pat<(and rGPR:$Rm, 0x0000FFFF), (t2UXTH rGPR:$Rm, 0)>, |
Eli Friedman | 2cb1dfa | 2011-08-08 19:49:37 +0000 | [diff] [blame] | 3782 | Requires<[IsThumb2]>; |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 3783 | def : T2Pat<(and rGPR:$Rm, 0x00FF00FF), (t2UXTB16 rGPR:$Rm, 0)>, |
| 3784 | Requires<[HasT2ExtractPack, IsThumb2]>; |
| 3785 | def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0x00FF)), |
| 3786 | (t2UXTAB rGPR:$Rn, rGPR:$Rm, 0)>, |
| 3787 | Requires<[HasT2ExtractPack, IsThumb2]>; |
| 3788 | def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0xFFFF)), |
| 3789 | (t2UXTAH rGPR:$Rn, rGPR:$Rm, 0)>, |
| 3790 | Requires<[HasT2ExtractPack, IsThumb2]>; |
| 3791 | } |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 3792 | |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 3793 | def : T2Pat<(sext_inreg rGPR:$Src, i8), (t2SXTB rGPR:$Src, 0)>, |
Eli Friedman | 2cb1dfa | 2011-08-08 19:49:37 +0000 | [diff] [blame] | 3794 | Requires<[IsThumb2]>; |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 3795 | def : T2Pat<(sext_inreg rGPR:$Src, i16), (t2SXTH rGPR:$Src, 0)>, |
Eli Friedman | 2cb1dfa | 2011-08-08 19:49:37 +0000 | [diff] [blame] | 3796 | Requires<[IsThumb2]>; |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 3797 | def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i8)), |
| 3798 | (t2SXTAB rGPR:$Rn, rGPR:$Rm, 0)>, |
| 3799 | Requires<[HasT2ExtractPack, IsThumb2]>; |
| 3800 | def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i16)), |
| 3801 | (t2SXTAH rGPR:$Rn, rGPR:$Rm, 0)>, |
| 3802 | Requires<[HasT2ExtractPack, IsThumb2]>; |
Eli Friedman | 069e2ed | 2011-08-26 02:59:24 +0000 | [diff] [blame] | 3803 | |
| 3804 | // Atomic load/store patterns |
| 3805 | def : T2Pat<(atomic_load_8 t2addrmode_imm12:$addr), |
| 3806 | (t2LDRBi12 t2addrmode_imm12:$addr)>; |
Jim Grosbach | a8307dd | 2011-09-07 20:58:57 +0000 | [diff] [blame] | 3807 | def : T2Pat<(atomic_load_8 t2addrmode_negimm8:$addr), |
| 3808 | (t2LDRBi8 t2addrmode_negimm8:$addr)>; |
Eli Friedman | 069e2ed | 2011-08-26 02:59:24 +0000 | [diff] [blame] | 3809 | def : T2Pat<(atomic_load_8 t2addrmode_so_reg:$addr), |
| 3810 | (t2LDRBs t2addrmode_so_reg:$addr)>; |
| 3811 | def : T2Pat<(atomic_load_16 t2addrmode_imm12:$addr), |
| 3812 | (t2LDRHi12 t2addrmode_imm12:$addr)>; |
Jim Grosbach | a8307dd | 2011-09-07 20:58:57 +0000 | [diff] [blame] | 3813 | def : T2Pat<(atomic_load_16 t2addrmode_negimm8:$addr), |
| 3814 | (t2LDRHi8 t2addrmode_negimm8:$addr)>; |
Eli Friedman | 069e2ed | 2011-08-26 02:59:24 +0000 | [diff] [blame] | 3815 | def : T2Pat<(atomic_load_16 t2addrmode_so_reg:$addr), |
| 3816 | (t2LDRHs t2addrmode_so_reg:$addr)>; |
| 3817 | def : T2Pat<(atomic_load_32 t2addrmode_imm12:$addr), |
| 3818 | (t2LDRi12 t2addrmode_imm12:$addr)>; |
Jim Grosbach | a8307dd | 2011-09-07 20:58:57 +0000 | [diff] [blame] | 3819 | def : T2Pat<(atomic_load_32 t2addrmode_negimm8:$addr), |
| 3820 | (t2LDRi8 t2addrmode_negimm8:$addr)>; |
Eli Friedman | 069e2ed | 2011-08-26 02:59:24 +0000 | [diff] [blame] | 3821 | def : T2Pat<(atomic_load_32 t2addrmode_so_reg:$addr), |
| 3822 | (t2LDRs t2addrmode_so_reg:$addr)>; |
| 3823 | def : T2Pat<(atomic_store_8 t2addrmode_imm12:$addr, GPR:$val), |
| 3824 | (t2STRBi12 GPR:$val, t2addrmode_imm12:$addr)>; |
Jim Grosbach | a8307dd | 2011-09-07 20:58:57 +0000 | [diff] [blame] | 3825 | def : T2Pat<(atomic_store_8 t2addrmode_negimm8:$addr, GPR:$val), |
| 3826 | (t2STRBi8 GPR:$val, t2addrmode_negimm8:$addr)>; |
Eli Friedman | 069e2ed | 2011-08-26 02:59:24 +0000 | [diff] [blame] | 3827 | def : T2Pat<(atomic_store_8 t2addrmode_so_reg:$addr, GPR:$val), |
| 3828 | (t2STRBs GPR:$val, t2addrmode_so_reg:$addr)>; |
| 3829 | def : T2Pat<(atomic_store_16 t2addrmode_imm12:$addr, GPR:$val), |
| 3830 | (t2STRHi12 GPR:$val, t2addrmode_imm12:$addr)>; |
Jim Grosbach | a8307dd | 2011-09-07 20:58:57 +0000 | [diff] [blame] | 3831 | def : T2Pat<(atomic_store_16 t2addrmode_negimm8:$addr, GPR:$val), |
| 3832 | (t2STRHi8 GPR:$val, t2addrmode_negimm8:$addr)>; |
Eli Friedman | 069e2ed | 2011-08-26 02:59:24 +0000 | [diff] [blame] | 3833 | def : T2Pat<(atomic_store_16 t2addrmode_so_reg:$addr, GPR:$val), |
| 3834 | (t2STRHs GPR:$val, t2addrmode_so_reg:$addr)>; |
| 3835 | def : T2Pat<(atomic_store_32 t2addrmode_imm12:$addr, GPR:$val), |
| 3836 | (t2STRi12 GPR:$val, t2addrmode_imm12:$addr)>; |
Jim Grosbach | a8307dd | 2011-09-07 20:58:57 +0000 | [diff] [blame] | 3837 | def : T2Pat<(atomic_store_32 t2addrmode_negimm8:$addr, GPR:$val), |
| 3838 | (t2STRi8 GPR:$val, t2addrmode_negimm8:$addr)>; |
Eli Friedman | 069e2ed | 2011-08-26 02:59:24 +0000 | [diff] [blame] | 3839 | def : T2Pat<(atomic_store_32 t2addrmode_so_reg:$addr, GPR:$val), |
| 3840 | (t2STRs GPR:$val, t2addrmode_so_reg:$addr)>; |
Jim Grosbach | 72335d5 | 2011-08-31 18:23:08 +0000 | [diff] [blame] | 3841 | |
| 3842 | |
| 3843 | //===----------------------------------------------------------------------===// |
| 3844 | // Assembler aliases |
| 3845 | // |
| 3846 | |
| 3847 | // Aliases for ADC without the ".w" optional width specifier. |
| 3848 | def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $Rm", |
| 3849 | (t2ADCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>; |
| 3850 | def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $ShiftedRm", |
| 3851 | (t2ADCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm, |
| 3852 | pred:$p, cc_out:$s)>; |
| 3853 | |
| 3854 | // Aliases for SBC without the ".w" optional width specifier. |
| 3855 | def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $Rm", |
| 3856 | (t2SBCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>; |
| 3857 | def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $ShiftedRm", |
| 3858 | (t2SBCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm, |
| 3859 | pred:$p, cc_out:$s)>; |
| 3860 | |
Jim Grosbach | f0851e5 | 2011-09-02 18:14:46 +0000 | [diff] [blame] | 3861 | // Aliases for ADD without the ".w" optional width specifier. |
Jim Grosbach | 20ed2e7 | 2011-09-01 00:28:52 +0000 | [diff] [blame] | 3862 | def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm", |
Jim Grosbach | b95ed6e | 2011-10-03 20:51:59 +0000 | [diff] [blame] | 3863 | (t2ADDri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>; |
Jim Grosbach | 20ed2e7 | 2011-09-01 00:28:52 +0000 | [diff] [blame] | 3864 | def : t2InstAlias<"add${p} $Rd, $Rn, $imm", |
Jim Grosbach | b95ed6e | 2011-10-03 20:51:59 +0000 | [diff] [blame] | 3865 | (t2ADDri12 GPRnopc:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>; |
Jim Grosbach | f0851e5 | 2011-09-02 18:14:46 +0000 | [diff] [blame] | 3866 | def : t2InstAlias<"add${s}${p} $Rd, $Rn, $Rm", |
Jim Grosbach | b95ed6e | 2011-10-03 20:51:59 +0000 | [diff] [blame] | 3867 | (t2ADDrr GPRnopc:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>; |
Jim Grosbach | f0851e5 | 2011-09-02 18:14:46 +0000 | [diff] [blame] | 3868 | def : t2InstAlias<"add${s}${p} $Rd, $Rn, $ShiftedRm", |
Jim Grosbach | b95ed6e | 2011-10-03 20:51:59 +0000 | [diff] [blame] | 3869 | (t2ADDrs GPRnopc:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm, |
Jim Grosbach | f0851e5 | 2011-09-02 18:14:46 +0000 | [diff] [blame] | 3870 | pred:$p, cc_out:$s)>; |
Jim Grosbach | 5d0492c | 2011-10-28 16:57:07 +0000 | [diff] [blame] | 3871 | // ... and with the destination and source register combined. |
| 3872 | def : t2InstAlias<"add${s}${p} $Rdn, $imm", |
| 3873 | (t2ADDri GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>; |
| 3874 | def : t2InstAlias<"add${p} $Rdn, $imm", |
| 3875 | (t2ADDri12 GPRnopc:$Rdn, GPRnopc:$Rdn, imm0_4095:$imm, pred:$p)>; |
| 3876 | def : t2InstAlias<"add${s}${p} $Rdn, $Rm", |
| 3877 | (t2ADDrr GPRnopc:$Rdn, GPRnopc:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>; |
| 3878 | def : t2InstAlias<"add${s}${p} $Rdn, $ShiftedRm", |
| 3879 | (t2ADDrs GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_reg:$ShiftedRm, |
| 3880 | pred:$p, cc_out:$s)>; |
Jim Grosbach | ef88a92 | 2011-09-06 21:44:58 +0000 | [diff] [blame] | 3881 | |
Jim Grosbach | f67e855 | 2011-09-16 22:58:42 +0000 | [diff] [blame] | 3882 | // Aliases for SUB without the ".w" optional width specifier. |
| 3883 | def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $imm", |
Jim Grosbach | b95ed6e | 2011-10-03 20:51:59 +0000 | [diff] [blame] | 3884 | (t2SUBri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>; |
Jim Grosbach | f67e855 | 2011-09-16 22:58:42 +0000 | [diff] [blame] | 3885 | def : t2InstAlias<"sub${p} $Rd, $Rn, $imm", |
Jim Grosbach | b95ed6e | 2011-10-03 20:51:59 +0000 | [diff] [blame] | 3886 | (t2SUBri12 GPRnopc:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>; |
Jim Grosbach | f67e855 | 2011-09-16 22:58:42 +0000 | [diff] [blame] | 3887 | def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $Rm", |
Jim Grosbach | b95ed6e | 2011-10-03 20:51:59 +0000 | [diff] [blame] | 3888 | (t2SUBrr GPRnopc:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>; |
Jim Grosbach | f67e855 | 2011-09-16 22:58:42 +0000 | [diff] [blame] | 3889 | def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $ShiftedRm", |
Jim Grosbach | b95ed6e | 2011-10-03 20:51:59 +0000 | [diff] [blame] | 3890 | (t2SUBrs GPRnopc:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm, |
Jim Grosbach | f67e855 | 2011-09-16 22:58:42 +0000 | [diff] [blame] | 3891 | pred:$p, cc_out:$s)>; |
Jim Grosbach | 5d0492c | 2011-10-28 16:57:07 +0000 | [diff] [blame] | 3892 | // ... and with the destination and source register combined. |
| 3893 | def : t2InstAlias<"sub${s}${p} $Rdn, $imm", |
| 3894 | (t2SUBri GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>; |
| 3895 | def : t2InstAlias<"sub${p} $Rdn, $imm", |
| 3896 | (t2SUBri12 GPRnopc:$Rdn, GPRnopc:$Rdn, imm0_4095:$imm, pred:$p)>; |
| 3897 | def : t2InstAlias<"sub${s}${p} $Rdn, $Rm", |
| 3898 | (t2SUBrr GPRnopc:$Rdn, GPRnopc:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>; |
| 3899 | def : t2InstAlias<"sub${s}${p} $Rdn, $ShiftedRm", |
| 3900 | (t2SUBrs GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_reg:$ShiftedRm, |
| 3901 | pred:$p, cc_out:$s)>; |
| 3902 | |
Jim Grosbach | f67e855 | 2011-09-16 22:58:42 +0000 | [diff] [blame] | 3903 | |
Jim Grosbach | ef88a92 | 2011-09-06 21:44:58 +0000 | [diff] [blame] | 3904 | // Alias for compares without the ".w" optional width specifier. |
| 3905 | def : t2InstAlias<"cmn${p} $Rn, $Rm", |
| 3906 | (t2CMNzrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>; |
| 3907 | def : t2InstAlias<"teq${p} $Rn, $Rm", |
| 3908 | (t2TEQrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>; |
| 3909 | def : t2InstAlias<"tst${p} $Rn, $Rm", |
| 3910 | (t2TSTrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>; |
| 3911 | |
Jim Grosbach | 06c1a51 | 2011-09-06 22:14:58 +0000 | [diff] [blame] | 3912 | // Memory barriers |
| 3913 | def : InstAlias<"dmb", (t2DMB 0xf)>, Requires<[IsThumb2, HasDB]>; |
| 3914 | def : InstAlias<"dsb", (t2DSB 0xf)>, Requires<[IsThumb2, HasDB]>; |
Jim Grosbach | aa833e5 | 2011-09-06 22:53:27 +0000 | [diff] [blame] | 3915 | def : InstAlias<"isb", (t2ISB 0xf)>, Requires<[IsThumb2, HasDB]>; |
Jim Grosbach | a8307dd | 2011-09-07 20:58:57 +0000 | [diff] [blame] | 3916 | |
Jim Grosbach | 0811fe1 | 2011-09-09 19:42:40 +0000 | [diff] [blame] | 3917 | // Alias for LDR, LDRB, LDRH, LDRSB, and LDRSH without the ".w" optional |
| 3918 | // width specifier. |
Jim Grosbach | 8bb5a86 | 2011-09-07 21:41:25 +0000 | [diff] [blame] | 3919 | def : t2InstAlias<"ldr${p} $Rt, $addr", |
| 3920 | (t2LDRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>; |
| 3921 | def : t2InstAlias<"ldrb${p} $Rt, $addr", |
| 3922 | (t2LDRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>; |
| 3923 | def : t2InstAlias<"ldrh${p} $Rt, $addr", |
| 3924 | (t2LDRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>; |
Jim Grosbach | 0811fe1 | 2011-09-09 19:42:40 +0000 | [diff] [blame] | 3925 | def : t2InstAlias<"ldrsb${p} $Rt, $addr", |
| 3926 | (t2LDRSBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>; |
| 3927 | def : t2InstAlias<"ldrsh${p} $Rt, $addr", |
| 3928 | (t2LDRSHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>; |
| 3929 | |
Jim Grosbach | ab899c1 | 2011-09-07 23:10:15 +0000 | [diff] [blame] | 3930 | def : t2InstAlias<"ldr${p} $Rt, $addr", |
| 3931 | (t2LDRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>; |
| 3932 | def : t2InstAlias<"ldrb${p} $Rt, $addr", |
| 3933 | (t2LDRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>; |
| 3934 | def : t2InstAlias<"ldrh${p} $Rt, $addr", |
| 3935 | (t2LDRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>; |
Jim Grosbach | 0811fe1 | 2011-09-09 19:42:40 +0000 | [diff] [blame] | 3936 | def : t2InstAlias<"ldrsb${p} $Rt, $addr", |
| 3937 | (t2LDRSBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>; |
| 3938 | def : t2InstAlias<"ldrsh${p} $Rt, $addr", |
| 3939 | (t2LDRSHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>; |
Jim Grosbach | d32872f | 2011-09-14 21:24:41 +0000 | [diff] [blame] | 3940 | |
Jim Grosbach | a581328 | 2011-10-26 22:22:01 +0000 | [diff] [blame] | 3941 | def : t2InstAlias<"ldr${p} $Rt, $addr", |
| 3942 | (t2LDRpci GPR:$Rt, t2ldrlabel:$addr, pred:$p)>; |
| 3943 | def : t2InstAlias<"ldrb${p} $Rt, $addr", |
| 3944 | (t2LDRBpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>; |
| 3945 | def : t2InstAlias<"ldrh${p} $Rt, $addr", |
| 3946 | (t2LDRHpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>; |
| 3947 | def : t2InstAlias<"ldrsb${p} $Rt, $addr", |
| 3948 | (t2LDRSBpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>; |
| 3949 | def : t2InstAlias<"ldrsh${p} $Rt, $addr", |
| 3950 | (t2LDRSHpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>; |
| 3951 | |
Jim Grosbach | 036a67d | 2011-10-27 17:16:55 +0000 | [diff] [blame] | 3952 | // Alias for MVN with(out) the ".w" optional width specifier. |
| 3953 | def : t2InstAlias<"mvn${s}${p}.w $Rd, $imm", |
| 3954 | (t2MVNi rGPR:$Rd, t2_so_imm:$imm, pred:$p, cc_out:$s)>; |
Jim Grosbach | d32872f | 2011-09-14 21:24:41 +0000 | [diff] [blame] | 3955 | def : t2InstAlias<"mvn${s}${p} $Rd, $Rm", |
| 3956 | (t2MVNr rGPR:$Rd, rGPR:$Rm, pred:$p, cc_out:$s)>; |
| 3957 | def : t2InstAlias<"mvn${s}${p} $Rd, $ShiftedRm", |
| 3958 | (t2MVNs rGPR:$Rd, t2_so_reg:$ShiftedRm, pred:$p, cc_out:$s)>; |
Jim Grosbach | 0b69247 | 2011-09-14 23:16:41 +0000 | [diff] [blame] | 3959 | |
| 3960 | // PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the |
| 3961 | // shift amount is zero (i.e., unspecified). |
| 3962 | def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm", |
| 3963 | (t2PKHBT rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>, |
| 3964 | Requires<[HasT2ExtractPack, IsThumb2]>; |
| 3965 | def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm", |
| 3966 | (t2PKHBT rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>, |
| 3967 | Requires<[HasT2ExtractPack, IsThumb2]>; |
| 3968 | |
Jim Grosbach | 57b21e4 | 2011-09-15 15:55:04 +0000 | [diff] [blame] | 3969 | // PUSH/POP aliases for STM/LDM |
| 3970 | def : t2InstAlias<"push${p}.w $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>; |
| 3971 | def : t2InstAlias<"push${p} $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>; |
| 3972 | def : t2InstAlias<"pop${p}.w $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>; |
| 3973 | def : t2InstAlias<"pop${p} $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>; |
| 3974 | |
Jim Grosbach | 8524bca | 2011-12-07 18:32:28 +0000 | [diff] [blame] | 3975 | // STMIA/STMIA_UPD aliases w/o the optional .w suffix |
| 3976 | def : t2InstAlias<"stm${p} $Rn, $regs", |
| 3977 | (t2STMIA GPR:$Rn, pred:$p, reglist:$regs)>; |
| 3978 | def : t2InstAlias<"stm${p} $Rn!, $regs", |
| 3979 | (t2STMIA_UPD GPR:$Rn, pred:$p, reglist:$regs)>; |
| 3980 | |
| 3981 | // LDMIA/LDMIA_UPD aliases w/o the optional .w suffix |
| 3982 | def : t2InstAlias<"ldm${p} $Rn, $regs", |
| 3983 | (t2LDMIA GPR:$Rn, pred:$p, reglist:$regs)>; |
| 3984 | def : t2InstAlias<"ldm${p} $Rn!, $regs", |
| 3985 | (t2LDMIA_UPD GPR:$Rn, pred:$p, reglist:$regs)>; |
| 3986 | |
Jim Grosbach | 3c5d6e4 | 2011-11-09 23:44:23 +0000 | [diff] [blame] | 3987 | // STMDB/STMDB_UPD aliases w/ the optional .w suffix |
| 3988 | def : t2InstAlias<"stmdb${p}.w $Rn, $regs", |
| 3989 | (t2STMDB GPR:$Rn, pred:$p, reglist:$regs)>; |
| 3990 | def : t2InstAlias<"stmdb${p}.w $Rn!, $regs", |
| 3991 | (t2STMDB_UPD GPR:$Rn, pred:$p, reglist:$regs)>; |
| 3992 | |
Jim Grosbach | 88484c0 | 2011-10-27 17:33:59 +0000 | [diff] [blame] | 3993 | // LDMDB/LDMDB_UPD aliases w/ the optional .w suffix |
| 3994 | def : t2InstAlias<"ldmdb${p}.w $Rn, $regs", |
| 3995 | (t2LDMDB GPR:$Rn, pred:$p, reglist:$regs)>; |
| 3996 | def : t2InstAlias<"ldmdb${p}.w $Rn!, $regs", |
| 3997 | (t2LDMDB_UPD GPR:$Rn, pred:$p, reglist:$regs)>; |
| 3998 | |
Jim Grosbach | 689b86e | 2011-09-15 19:46:13 +0000 | [diff] [blame] | 3999 | // Alias for REV/REV16/REVSH without the ".w" optional width specifier. |
Jim Grosbach | 1b69a12 | 2011-09-15 18:13:30 +0000 | [diff] [blame] | 4000 | def : t2InstAlias<"rev${p} $Rd, $Rm", (t2REV rGPR:$Rd, rGPR:$Rm, pred:$p)>; |
Jim Grosbach | 689b86e | 2011-09-15 19:46:13 +0000 | [diff] [blame] | 4001 | def : t2InstAlias<"rev16${p} $Rd, $Rm", (t2REV16 rGPR:$Rd, rGPR:$Rm, pred:$p)>; |
| 4002 | def : t2InstAlias<"revsh${p} $Rd, $Rm", (t2REVSH rGPR:$Rd, rGPR:$Rm, pred:$p)>; |
Jim Grosbach | 191d33f | 2011-09-15 20:54:14 +0000 | [diff] [blame] | 4003 | |
| 4004 | |
| 4005 | // Alias for RSB without the ".w" optional width specifier, and with optional |
| 4006 | // implied destination register. |
| 4007 | def : t2InstAlias<"rsb${s}${p} $Rd, $Rn, $imm", |
| 4008 | (t2RSBri rGPR:$Rd, rGPR:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>; |
| 4009 | def : t2InstAlias<"rsb${s}${p} $Rdn, $imm", |
| 4010 | (t2RSBri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>; |
| 4011 | def : t2InstAlias<"rsb${s}${p} $Rdn, $Rm", |
| 4012 | (t2RSBrr rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>; |
| 4013 | def : t2InstAlias<"rsb${s}${p} $Rdn, $ShiftedRm", |
| 4014 | (t2RSBrs rGPR:$Rdn, rGPR:$Rdn, t2_so_reg:$ShiftedRm, pred:$p, |
| 4015 | cc_out:$s)>; |
Jim Grosbach | b105b99 | 2011-09-16 18:32:30 +0000 | [diff] [blame] | 4016 | |
| 4017 | // SSAT/USAT optional shift operand. |
| 4018 | def : t2InstAlias<"ssat${p} $Rd, $sat_imm, $Rn", |
| 4019 | (t2SSAT rGPR:$Rd, imm1_32:$sat_imm, rGPR:$Rn, 0, pred:$p)>; |
| 4020 | def : t2InstAlias<"usat${p} $Rd, $sat_imm, $Rn", |
| 4021 | (t2USAT rGPR:$Rd, imm0_31:$sat_imm, rGPR:$Rn, 0, pred:$p)>; |
| 4022 | |
Jim Grosbach | 8213c96 | 2011-09-16 20:50:13 +0000 | [diff] [blame] | 4023 | // STM w/o the .w suffix. |
| 4024 | def : t2InstAlias<"stm${p} $Rn, $regs", |
| 4025 | (t2STMIA GPR:$Rn, pred:$p, reglist:$regs)>; |
Jim Grosbach | 642caea | 2011-09-16 21:06:12 +0000 | [diff] [blame] | 4026 | |
| 4027 | // Alias for STR, STRB, and STRH without the ".w" optional |
| 4028 | // width specifier. |
| 4029 | def : t2InstAlias<"str${p} $Rt, $addr", |
| 4030 | (t2STRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>; |
| 4031 | def : t2InstAlias<"strb${p} $Rt, $addr", |
| 4032 | (t2STRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>; |
| 4033 | def : t2InstAlias<"strh${p} $Rt, $addr", |
| 4034 | (t2STRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>; |
| 4035 | |
| 4036 | def : t2InstAlias<"str${p} $Rt, $addr", |
| 4037 | (t2STRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>; |
| 4038 | def : t2InstAlias<"strb${p} $Rt, $addr", |
| 4039 | (t2STRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>; |
| 4040 | def : t2InstAlias<"strh${p} $Rt, $addr", |
| 4041 | (t2STRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>; |
Jim Grosbach | 8a8d28b | 2011-09-19 17:56:37 +0000 | [diff] [blame] | 4042 | |
| 4043 | // Extend instruction optional rotate operand. |
| 4044 | def : t2InstAlias<"sxtab${p} $Rd, $Rn, $Rm", |
| 4045 | (t2SXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>; |
| 4046 | def : t2InstAlias<"sxtah${p} $Rd, $Rn, $Rm", |
| 4047 | (t2SXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>; |
| 4048 | def : t2InstAlias<"sxtab16${p} $Rd, $Rn, $Rm", |
| 4049 | (t2SXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>; |
Jim Grosbach | 25ddc2b | 2011-09-27 22:18:54 +0000 | [diff] [blame] | 4050 | |
Jim Grosbach | 326efe5 | 2011-09-19 20:29:33 +0000 | [diff] [blame] | 4051 | def : t2InstAlias<"sxtb${p} $Rd, $Rm", |
| 4052 | (t2SXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>; |
| 4053 | def : t2InstAlias<"sxtb16${p} $Rd, $Rm", |
| 4054 | (t2SXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>; |
| 4055 | def : t2InstAlias<"sxth${p} $Rd, $Rm", |
| 4056 | (t2SXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>; |
Jim Grosbach | 25ddc2b | 2011-09-27 22:18:54 +0000 | [diff] [blame] | 4057 | def : t2InstAlias<"sxtb${p}.w $Rd, $Rm", |
| 4058 | (t2SXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>; |
| 4059 | def : t2InstAlias<"sxth${p}.w $Rd, $Rm", |
| 4060 | (t2SXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>; |
Jim Grosbach | 326efe5 | 2011-09-19 20:29:33 +0000 | [diff] [blame] | 4061 | |
Jim Grosbach | 50f1c37 | 2011-09-20 00:46:54 +0000 | [diff] [blame] | 4062 | def : t2InstAlias<"uxtab${p} $Rd, $Rn, $Rm", |
| 4063 | (t2UXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>; |
| 4064 | def : t2InstAlias<"uxtah${p} $Rd, $Rn, $Rm", |
| 4065 | (t2UXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>; |
| 4066 | def : t2InstAlias<"uxtab16${p} $Rd, $Rn, $Rm", |
| 4067 | (t2UXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>; |
| 4068 | def : t2InstAlias<"uxtb${p} $Rd, $Rm", |
| 4069 | (t2UXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>; |
| 4070 | def : t2InstAlias<"uxtb16${p} $Rd, $Rm", |
| 4071 | (t2UXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>; |
| 4072 | def : t2InstAlias<"uxth${p} $Rd, $Rm", |
| 4073 | (t2UXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>; |
| 4074 | |
Jim Grosbach | 25ddc2b | 2011-09-27 22:18:54 +0000 | [diff] [blame] | 4075 | def : t2InstAlias<"uxtb${p}.w $Rd, $Rm", |
| 4076 | (t2UXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>; |
| 4077 | def : t2InstAlias<"uxth${p}.w $Rd, $Rm", |
| 4078 | (t2UXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>; |
| 4079 | |
Jim Grosbach | 326efe5 | 2011-09-19 20:29:33 +0000 | [diff] [blame] | 4080 | // Extend instruction w/o the ".w" optional width specifier. |
Jim Grosbach | 50f1c37 | 2011-09-20 00:46:54 +0000 | [diff] [blame] | 4081 | def : t2InstAlias<"uxtb${p} $Rd, $Rm$rot", |
| 4082 | (t2UXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>; |
| 4083 | def : t2InstAlias<"uxtb16${p} $Rd, $Rm$rot", |
| 4084 | (t2UXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>; |
| 4085 | def : t2InstAlias<"uxth${p} $Rd, $Rm$rot", |
| 4086 | (t2UXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>; |
| 4087 | |
Jim Grosbach | 326efe5 | 2011-09-19 20:29:33 +0000 | [diff] [blame] | 4088 | def : t2InstAlias<"sxtb${p} $Rd, $Rm$rot", |
| 4089 | (t2SXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>; |
| 4090 | def : t2InstAlias<"sxtb16${p} $Rd, $Rm$rot", |
| 4091 | (t2SXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>; |
| 4092 | def : t2InstAlias<"sxth${p} $Rd, $Rm$rot", |
| 4093 | (t2SXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>; |
Jim Grosbach | 89a6337 | 2011-10-28 22:36:30 +0000 | [diff] [blame] | 4094 | |
| 4095 | |
| 4096 | // "mov Rd, t2_so_imm_not" can be handled via "mvn" in assembly, just like |
| 4097 | // for isel. |
| 4098 | def : t2InstAlias<"mov${p} $Rd, $imm", |
| 4099 | (t2MVNi rGPR:$Rd, t2_so_imm_not:$imm, pred:$p, zero_reg)>; |
Jim Grosbach | 840bf7e | 2011-12-09 22:02:17 +0000 | [diff] [blame] | 4100 | // Same for AND <--> BIC |
| 4101 | def : t2InstAlias<"bic${s}${p} $Rd, $Rn, $imm", |
| 4102 | (t2ANDri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm, |
| 4103 | pred:$p, cc_out:$s)>; |
| 4104 | def : t2InstAlias<"bic${s}${p} $Rdn, $imm", |
| 4105 | (t2ANDri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm, |
| 4106 | pred:$p, cc_out:$s)>; |
| 4107 | def : t2InstAlias<"and${s}${p} $Rd, $Rn, $imm", |
| 4108 | (t2BICri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm, |
| 4109 | pred:$p, cc_out:$s)>; |
| 4110 | def : t2InstAlias<"and${s}${p} $Rdn, $imm", |
| 4111 | (t2BICri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm, |
| 4112 | pred:$p, cc_out:$s)>; |
Jim Grosbach | 3bc8a3d | 2011-12-08 00:31:07 +0000 | [diff] [blame] | 4113 | // Likewise, "add Rd, so_imm_neg" -> sub |
| 4114 | def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm", |
| 4115 | (t2SUBri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm_neg:$imm, |
| 4116 | pred:$p, cc_out:$s)>; |
| 4117 | def : t2InstAlias<"add${s}${p} $Rd, $imm", |
| 4118 | (t2SUBri GPRnopc:$Rd, GPRnopc:$Rd, t2_so_imm_neg:$imm, |
| 4119 | pred:$p, cc_out:$s)>; |
Jim Grosbach | 7f1ec95 | 2011-11-15 19:55:16 +0000 | [diff] [blame] | 4120 | |
| 4121 | |
| 4122 | // Wide 'mul' encoding can be specified with only two operands. |
| 4123 | def : t2InstAlias<"mul${p} $Rn, $Rm", |
Jim Grosbach | cf9814d | 2011-12-06 05:03:45 +0000 | [diff] [blame] | 4124 | (t2MUL rGPR:$Rn, rGPR:$Rm, rGPR:$Rn, pred:$p)>; |
Jim Grosbach | e91e7bc | 2011-12-13 20:23:22 +0000 | [diff] [blame] | 4125 | |
| 4126 | // "neg" is and alias for "rsb rd, rn, #0" |
| 4127 | def : t2InstAlias<"neg${s}${p} $Rd, $Rm", |
| 4128 | (t2RSBri rGPR:$Rd, rGPR:$Rm, 0, pred:$p, cc_out:$s)>; |
Jim Grosbach | 863d2af | 2011-12-13 22:45:11 +0000 | [diff] [blame^] | 4129 | |
| 4130 | // MOV so_reg assembler pseudos. InstAlias isn't expressive enough for |
| 4131 | // these, unfortunately. |
| 4132 | def t2MOVsi: t2AsmPseudo<"mov${p} $Rd, $shift", |
| 4133 | (ins rGPR:$Rd, t2_so_reg:$shift, pred:$p)>; |
| 4134 | def t2MOVSsi: t2AsmPseudo<"movs${p} $Rd, $shift", |
| 4135 | (ins rGPR:$Rd, t2_so_reg:$shift, pred:$p)>; |