blob: c8ab59fc6f1293baee5982e1b29e7c2aaf267ec2 [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
Jim Grosbach89df9962011-08-26 21:43:41 +000015def it_pred_asmoperand : AsmOperandClass {
16 let Name = "ITCondCode";
17 let ParserMethod = "parseITCondCode";
18}
Evan Cheng06e16582009-07-10 01:54:42 +000019def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000020 let PrintMethod = "printMandatoryPredicateOperand";
Jim Grosbach89df9962011-08-26 21:43:41 +000021 let ParserMatchClass = it_pred_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000022}
23
24// IT block condition mask
Jim Grosbach89df9962011-08-26 21:43:41 +000025def it_mask_asmoperand : AsmOperandClass { let Name = "ITMask"; }
Evan Cheng06e16582009-07-10 01:54:42 +000026def it_mask : Operand<i32> {
27 let PrintMethod = "printThumbITMask";
Jim Grosbach89df9962011-08-26 21:43:41 +000028 let ParserMatchClass = it_mask_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000029}
30
Owen Anderson0afa0092011-09-26 21:06:22 +000031// t2_shift_imm: An integer that encodes a shift amount and the type of shift
32// (asr or lsl). The 6-bit immediate encodes as:
33// {5} 0 ==> lsl
34// 1 asr
35// {4-0} imm5 shift amount.
36// asr #32 not allowed
37def t2_shift_imm : Operand<i32> {
38 let PrintMethod = "printShiftImmOperand";
39 let ParserMatchClass = ShifterImmAsmOperand;
40 let DecoderMethod = "DecodeT2ShifterImmOperand";
41}
42
Anton Korobeynikov52237112009-06-17 18:13:58 +000043// Shifted operands. No register controlled shifts for Thumb2.
44// Note: We do not support rrx shifted operands yet.
45def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000046 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000047 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000048 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000049 let PrintMethod = "printT2SOOperand";
Owen Anderson2c9f8352011-08-22 23:10:16 +000050 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach72335d52011-08-31 18:23:08 +000051 let ParserMatchClass = ShiftedImmAsmOperand;
52 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000053}
54
Evan Chengf49810c2009-06-23 17:48:47 +000055// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
56def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000057 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000058}]>;
59
Evan Chengf49810c2009-06-23 17:48:47 +000060// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
61def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000062 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000063}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000064
Evan Chengf49810c2009-06-23 17:48:47 +000065// t2_so_imm - Match a 32-bit immediate operand, which is an
66// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000067// immediate splatted into multiple bytes of the word.
Jim Grosbach9588c102011-11-12 00:58:43 +000068def t2_so_imm_asmoperand : ImmAsmOperand { let Name = "T2SOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +000069def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{
70 return ARM_AM::getT2SOImmVal(Imm) != -1;
71 }]> {
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000072 let ParserMatchClass = t2_so_imm_asmoperand;
Chris Lattner2ac19022010-11-15 05:19:05 +000073 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000074 let DecoderMethod = "DecodeT2SOImm";
Owen Anderson5de6d842010-11-12 21:12:40 +000075}
Anton Korobeynikov52237112009-06-17 18:13:58 +000076
Jim Grosbach64171712010-02-16 21:07:46 +000077// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000078// of a t2_so_imm.
Jim Grosbach89a63372011-10-28 22:36:30 +000079// Note: this pattern doesn't require an encoder method and such, as it's
80// only used on aliases (Pat<> and InstAlias<>). The actual encoding
81// is handled by the destination instructions, which use t2_so_imm.
82def t2_so_imm_not_asmoperand : AsmOperandClass { let Name = "T2SOImmNot"; }
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +000083def t2_so_imm_not : Operand<i32>, PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000084 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
Jim Grosbach89a63372011-10-28 22:36:30 +000085}], t2_so_imm_not_XFORM> {
86 let ParserMatchClass = t2_so_imm_not_asmoperand;
87}
Evan Chengf49810c2009-06-23 17:48:47 +000088
89// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +000090def t2_so_imm_neg_asmoperand : AsmOperandClass { let Name = "T2SOImmNeg"; }
91def t2_so_imm_neg : Operand<i32>, PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000092 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +000093}], t2_so_imm_neg_XFORM> {
94 let ParserMatchClass = t2_so_imm_neg_asmoperand;
95}
Evan Chengf49810c2009-06-23 17:48:47 +000096
97/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +000098def imm0_4095 : Operand<i32>,
Eric Christopher8f232d32011-04-28 05:49:04 +000099 ImmLeaf<i32, [{
100 return Imm >= 0 && Imm < 4096;
Evan Chengf49810c2009-06-23 17:48:47 +0000101}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000102
Jim Grosbach64171712010-02-16 21:07:46 +0000103def imm0_4095_neg : PatLeaf<(i32 imm), [{
104 return (uint32_t)(-N->getZExtValue()) < 4096;
105}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000106
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000107def imm0_255_neg : PatLeaf<(i32 imm), [{
108 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +0000109}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000110
Jim Grosbach502e0aa2010-07-14 17:45:16 +0000111def imm0_255_not : PatLeaf<(i32 imm), [{
112 return (uint32_t)(~N->getZExtValue()) < 255;
113}], imm_comp_XFORM>;
114
Andrew Trickd49ffe82011-04-29 14:18:15 +0000115def lo5AllOne : PatLeaf<(i32 imm), [{
116 // Returns true if all low 5-bits are 1.
117 return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL;
118}]>;
119
Evan Cheng055b0312009-06-29 07:51:04 +0000120// Define Thumb2 specific addressing modes.
121
122// t2addrmode_imm12 := reg + imm12
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000123def t2addrmode_imm12_asmoperand : AsmOperandClass {let Name="MemUImm12Offset";}
Evan Cheng055b0312009-06-29 07:51:04 +0000124def t2addrmode_imm12 : Operand<i32>,
125 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000126 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000127 let EncoderMethod = "getAddrModeImm12OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000128 let DecoderMethod = "DecodeT2AddrModeImm12";
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000129 let ParserMatchClass = t2addrmode_imm12_asmoperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000130 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
131}
132
Owen Andersonc9bd4962011-03-18 17:42:55 +0000133// t2ldrlabel := imm12
134def t2ldrlabel : Operand<i32> {
135 let EncoderMethod = "getAddrModeImm12OpValue";
Owen Andersone1368722011-09-21 23:44:46 +0000136 let PrintMethod = "printT2LdrLabelOperand";
Owen Andersonc9bd4962011-03-18 17:42:55 +0000137}
138
139
Owen Andersona838a252010-12-14 00:36:49 +0000140// ADR instruction labels.
141def t2adrlabel : Operand<i32> {
142 let EncoderMethod = "getT2AdrLabelOpValue";
143}
144
145
Jim Grosbachf0eee6e2011-09-07 23:39:14 +0000146// t2addrmode_posimm8 := reg + imm8
147def MemPosImm8OffsetAsmOperand : AsmOperandClass {let Name="MemPosImm8Offset";}
148def t2addrmode_posimm8 : Operand<i32> {
149 let PrintMethod = "printT2AddrModeImm8Operand";
150 let EncoderMethod = "getT2AddrModeImm8OpValue";
151 let DecoderMethod = "DecodeT2AddrModeImm8";
152 let ParserMatchClass = MemPosImm8OffsetAsmOperand;
153 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
154}
155
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000156// t2addrmode_negimm8 := reg - imm8
157def MemNegImm8OffsetAsmOperand : AsmOperandClass {let Name="MemNegImm8Offset";}
158def t2addrmode_negimm8 : Operand<i32>,
159 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
160 let PrintMethod = "printT2AddrModeImm8Operand";
161 let EncoderMethod = "getT2AddrModeImm8OpValue";
162 let DecoderMethod = "DecodeT2AddrModeImm8";
163 let ParserMatchClass = MemNegImm8OffsetAsmOperand;
164 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
165}
166
Johnny Chen0635fc52010-03-04 17:40:44 +0000167// t2addrmode_imm8 := reg +/- imm8
Jim Grosbach7ce05792011-08-03 23:50:40 +0000168def MemImm8OffsetAsmOperand : AsmOperandClass { let Name = "MemImm8Offset"; }
Evan Cheng055b0312009-06-29 07:51:04 +0000169def t2addrmode_imm8 : Operand<i32>,
170 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
171 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000172 let EncoderMethod = "getT2AddrModeImm8OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000173 let DecoderMethod = "DecodeT2AddrModeImm8";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000174 let ParserMatchClass = MemImm8OffsetAsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000175 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
176}
177
Evan Cheng6d94f112009-07-03 00:06:39 +0000178def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000179 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
180 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000181 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000182 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000183 let DecoderMethod = "DecodeT2Imm8";
Evan Chenge88d5ce2009-07-02 07:28:31 +0000184}
185
Evan Cheng5c874172009-07-09 22:21:59 +0000186// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Jim Grosbacha77295d2011-09-08 22:07:06 +0000187def MemImm8s4OffsetAsmOperand : AsmOperandClass {let Name = "MemImm8s4Offset";}
Chris Lattner979b0612010-09-05 22:51:11 +0000188def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000189 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000190 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000191 let DecoderMethod = "DecodeT2AddrModeImm8s4";
Jim Grosbacha77295d2011-09-08 22:07:06 +0000192 let ParserMatchClass = MemImm8s4OffsetAsmOperand;
David Goodwin6647cea2009-06-30 22:50:01 +0000193 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
194}
195
Jim Grosbacha77295d2011-09-08 22:07:06 +0000196def t2am_imm8s4_offset_asmoperand : AsmOperandClass { let Name = "Imm8s4"; }
Johnny Chenae1757b2010-03-11 01:13:36 +0000197def t2am_imm8s4_offset : Operand<i32> {
198 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
Jim Grosbacha77295d2011-09-08 22:07:06 +0000199 let EncoderMethod = "getT2Imm8s4OpValue";
Owen Anderson14c903a2011-08-04 23:18:05 +0000200 let DecoderMethod = "DecodeT2Imm8S4";
Johnny Chenae1757b2010-03-11 01:13:36 +0000201}
202
Jim Grosbachb6aed502011-09-09 18:37:27 +0000203// t2addrmode_imm0_1020s4 := reg + (imm8 << 2)
204def MemImm0_1020s4OffsetAsmOperand : AsmOperandClass {
205 let Name = "MemImm0_1020s4Offset";
206}
207def t2addrmode_imm0_1020s4 : Operand<i32> {
208 let PrintMethod = "printT2AddrModeImm0_1020s4Operand";
209 let EncoderMethod = "getT2AddrModeImm0_1020s4OpValue";
210 let DecoderMethod = "DecodeT2AddrModeImm0_1020s4";
211 let ParserMatchClass = MemImm0_1020s4OffsetAsmOperand;
212 let MIOperandInfo = (ops GPRnopc:$base, i32imm:$offsimm);
213}
214
Evan Chengcba962d2009-07-09 20:40:44 +0000215// t2addrmode_so_reg := reg + (reg << imm2)
Jim Grosbachab899c12011-09-07 23:10:15 +0000216def t2addrmode_so_reg_asmoperand : AsmOperandClass {let Name="T2MemRegOffset";}
Evan Cheng055b0312009-06-29 07:51:04 +0000217def t2addrmode_so_reg : Operand<i32>,
218 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
219 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000220 let EncoderMethod = "getT2AddrModeSORegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000221 let DecoderMethod = "DecodeT2AddrModeSOReg";
Jim Grosbachab899c12011-09-07 23:10:15 +0000222 let ParserMatchClass = t2addrmode_so_reg_asmoperand;
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000223 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000224}
225
Jim Grosbach7f739be2011-09-19 22:21:13 +0000226// Addresses for the TBB/TBH instructions.
227def addrmode_tbb_asmoperand : AsmOperandClass { let Name = "MemTBB"; }
228def addrmode_tbb : Operand<i32> {
229 let PrintMethod = "printAddrModeTBB";
230 let ParserMatchClass = addrmode_tbb_asmoperand;
231 let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm);
232}
233def addrmode_tbh_asmoperand : AsmOperandClass { let Name = "MemTBH"; }
234def addrmode_tbh : Operand<i32> {
235 let PrintMethod = "printAddrModeTBH";
236 let ParserMatchClass = addrmode_tbh_asmoperand;
237 let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm);
238}
239
Anton Korobeynikov52237112009-06-17 18:13:58 +0000240//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000241// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000242//
243
Owen Andersona99e7782010-11-15 18:45:17 +0000244
245class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000246 string opc, string asm, list<dag> pattern>
247 : T2I<oops, iops, itin, opc, asm, pattern> {
248 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000249 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000250
Jim Grosbach86386922010-12-08 22:10:43 +0000251 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000252 let Inst{26} = imm{11};
253 let Inst{14-12} = imm{10-8};
254 let Inst{7-0} = imm{7-0};
255}
256
Owen Andersonbb6315d2010-11-15 19:58:36 +0000257
Owen Andersona99e7782010-11-15 18:45:17 +0000258class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
259 string opc, string asm, list<dag> pattern>
260 : T2sI<oops, iops, itin, opc, asm, pattern> {
261 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000262 bits<4> Rn;
263 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000264
Jim Grosbach86386922010-12-08 22:10:43 +0000265 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000266 let Inst{26} = imm{11};
267 let Inst{14-12} = imm{10-8};
268 let Inst{7-0} = imm{7-0};
269}
270
Owen Andersonbb6315d2010-11-15 19:58:36 +0000271class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
272 string opc, string asm, list<dag> pattern>
273 : T2I<oops, iops, itin, opc, asm, pattern> {
274 bits<4> Rn;
275 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000276
Jim Grosbach86386922010-12-08 22:10:43 +0000277 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000278 let Inst{26} = imm{11};
279 let Inst{14-12} = imm{10-8};
280 let Inst{7-0} = imm{7-0};
281}
282
283
Owen Andersona99e7782010-11-15 18:45:17 +0000284class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
285 string opc, string asm, list<dag> pattern>
286 : T2I<oops, iops, itin, opc, asm, pattern> {
287 bits<4> Rd;
288 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000289
Jim Grosbach86386922010-12-08 22:10:43 +0000290 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000291 let Inst{3-0} = ShiftedRm{3-0};
292 let Inst{5-4} = ShiftedRm{6-5};
293 let Inst{14-12} = ShiftedRm{11-9};
294 let Inst{7-6} = ShiftedRm{8-7};
295}
296
297class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
298 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000299 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000300 bits<4> Rd;
301 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000302
Jim Grosbach86386922010-12-08 22:10:43 +0000303 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000304 let Inst{3-0} = ShiftedRm{3-0};
305 let Inst{5-4} = ShiftedRm{6-5};
306 let Inst{14-12} = ShiftedRm{11-9};
307 let Inst{7-6} = ShiftedRm{8-7};
308}
309
Owen Andersonbb6315d2010-11-15 19:58:36 +0000310class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
311 string opc, string asm, list<dag> pattern>
312 : T2I<oops, iops, itin, opc, asm, pattern> {
313 bits<4> Rn;
314 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000315
Jim Grosbach86386922010-12-08 22:10:43 +0000316 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000317 let Inst{3-0} = ShiftedRm{3-0};
318 let Inst{5-4} = ShiftedRm{6-5};
319 let Inst{14-12} = ShiftedRm{11-9};
320 let Inst{7-6} = ShiftedRm{8-7};
321}
322
Owen Andersona99e7782010-11-15 18:45:17 +0000323class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
324 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000325 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000326 bits<4> Rd;
327 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000328
Jim Grosbach86386922010-12-08 22:10:43 +0000329 let Inst{11-8} = Rd;
330 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000331}
332
333class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
334 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000335 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000336 bits<4> Rd;
337 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000338
Jim Grosbach86386922010-12-08 22:10:43 +0000339 let Inst{11-8} = Rd;
340 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000341}
342
Owen Andersonbb6315d2010-11-15 19:58:36 +0000343class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
344 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000345 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000346 bits<4> Rn;
347 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000348
Jim Grosbach86386922010-12-08 22:10:43 +0000349 let Inst{19-16} = Rn;
350 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000351}
352
Owen Andersona99e7782010-11-15 18:45:17 +0000353
354class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
355 string opc, string asm, list<dag> pattern>
356 : T2I<oops, iops, itin, opc, asm, pattern> {
357 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000358 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000359 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000360
Jim Grosbach86386922010-12-08 22:10:43 +0000361 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000362 let Inst{19-16} = Rn;
363 let Inst{26} = imm{11};
364 let Inst{14-12} = imm{10-8};
365 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000366}
367
Owen Anderson83da6cd2010-11-14 05:37:38 +0000368class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000369 string opc, string asm, list<dag> pattern>
370 : T2sI<oops, iops, itin, opc, asm, pattern> {
371 bits<4> Rd;
372 bits<4> Rn;
373 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000374
Jim Grosbach86386922010-12-08 22:10:43 +0000375 let Inst{11-8} = Rd;
376 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000377 let Inst{26} = imm{11};
378 let Inst{14-12} = imm{10-8};
379 let Inst{7-0} = imm{7-0};
380}
381
Owen Andersonbb6315d2010-11-15 19:58:36 +0000382class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
383 string opc, string asm, list<dag> pattern>
384 : T2I<oops, iops, itin, opc, asm, pattern> {
385 bits<4> Rd;
386 bits<4> Rm;
387 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000388
Jim Grosbach86386922010-12-08 22:10:43 +0000389 let Inst{11-8} = Rd;
390 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000391 let Inst{14-12} = imm{4-2};
392 let Inst{7-6} = imm{1-0};
393}
394
395class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
396 string opc, string asm, list<dag> pattern>
397 : T2sI<oops, iops, itin, opc, asm, pattern> {
398 bits<4> Rd;
399 bits<4> Rm;
400 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000401
Jim Grosbach86386922010-12-08 22:10:43 +0000402 let Inst{11-8} = Rd;
403 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000404 let Inst{14-12} = imm{4-2};
405 let Inst{7-6} = imm{1-0};
406}
407
Owen Anderson5de6d842010-11-12 21:12:40 +0000408class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
409 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000410 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000411 bits<4> Rd;
412 bits<4> Rn;
413 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000414
Jim Grosbach86386922010-12-08 22:10:43 +0000415 let Inst{11-8} = Rd;
416 let Inst{19-16} = Rn;
417 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000418}
419
420class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
421 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000422 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000423 bits<4> Rd;
424 bits<4> Rn;
425 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000426
Jim Grosbach86386922010-12-08 22:10:43 +0000427 let Inst{11-8} = Rd;
428 let Inst{19-16} = Rn;
429 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000430}
431
432class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
433 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000434 : T2I<oops, iops, itin, opc, asm, pattern> {
435 bits<4> Rd;
436 bits<4> Rn;
437 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000438
Jim Grosbach86386922010-12-08 22:10:43 +0000439 let Inst{11-8} = Rd;
440 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000441 let Inst{3-0} = ShiftedRm{3-0};
442 let Inst{5-4} = ShiftedRm{6-5};
443 let Inst{14-12} = ShiftedRm{11-9};
444 let Inst{7-6} = ShiftedRm{8-7};
445}
446
447class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
448 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000449 : T2sI<oops, iops, itin, opc, asm, pattern> {
450 bits<4> Rd;
451 bits<4> Rn;
452 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000453
Jim Grosbach86386922010-12-08 22:10:43 +0000454 let Inst{11-8} = Rd;
455 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000456 let Inst{3-0} = ShiftedRm{3-0};
457 let Inst{5-4} = ShiftedRm{6-5};
458 let Inst{14-12} = ShiftedRm{11-9};
459 let Inst{7-6} = ShiftedRm{8-7};
460}
461
Owen Anderson35141a92010-11-18 01:08:42 +0000462class T2FourReg<dag oops, dag iops, InstrItinClass itin,
463 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000464 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000465 bits<4> Rd;
466 bits<4> Rn;
467 bits<4> Rm;
468 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000469
Jim Grosbach86386922010-12-08 22:10:43 +0000470 let Inst{19-16} = Rn;
471 let Inst{15-12} = Ra;
472 let Inst{11-8} = Rd;
473 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000474}
475
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000476class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
477 dag oops, dag iops, InstrItinClass itin,
478 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000479 : T2I<oops, iops, itin, opc, asm, pattern> {
480 bits<4> RdLo;
481 bits<4> RdHi;
482 bits<4> Rn;
483 bits<4> Rm;
484
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000485 let Inst{31-23} = 0b111110111;
486 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000487 let Inst{19-16} = Rn;
488 let Inst{15-12} = RdLo;
489 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000490 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000491 let Inst{3-0} = Rm;
492}
493
Owen Anderson35141a92010-11-18 01:08:42 +0000494
Evan Chenga67efd12009-06-23 19:39:13 +0000495/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000496/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000497/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000498multiclass T2I_bin_irs<bits<4> opcod, string opc,
499 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000500 PatFrag opnode, string baseOpc, bit Commutable = 0,
501 string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000502 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000503 def ri : T2sTwoRegImm<
504 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
505 opc, "\t$Rd, $Rn, $imm",
506 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000507 let Inst{31-27} = 0b11110;
508 let Inst{25} = 0;
509 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000510 let Inst{15} = 0;
511 }
Evan Chenga67efd12009-06-23 19:39:13 +0000512 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000513 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
514 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
515 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000516 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000517 let Inst{31-27} = 0b11101;
518 let Inst{26-25} = 0b01;
519 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000520 let Inst{14-12} = 0b000; // imm3
521 let Inst{7-6} = 0b00; // imm2
522 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000523 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000524 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000525 def rs : T2sTwoRegShiftedReg<
526 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
527 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
528 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000529 let Inst{31-27} = 0b11101;
530 let Inst{26-25} = 0b01;
531 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000532 }
Jim Grosbachadf73662011-06-28 00:19:13 +0000533 // Assembly aliases for optional destination operand when it's the same
534 // as the source operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000535 def : t2InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000536 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
537 t2_so_imm:$imm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000538 cc_out:$s)>;
539 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $Rm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000540 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
541 rGPR:$Rm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000542 cc_out:$s)>;
543 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $shift"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000544 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
545 t2_so_reg:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000546 cc_out:$s)>;
Bill Wendling4822bce2010-08-30 01:47:35 +0000547}
548
David Goodwin1f096272009-07-27 23:34:12 +0000549/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
Jim Grosbachadf73662011-06-28 00:19:13 +0000550// the ".w" suffix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000551multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
552 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000553 PatFrag opnode, string baseOpc, bit Commutable = 0> :
Jim Grosbach5c1ac552011-09-02 18:41:35 +0000554 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, baseOpc, Commutable, ".w"> {
555 // Assembler aliases w/o the ".w" suffix.
556 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
557 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
558 rGPR:$Rm, pred:$p,
559 cc_out:$s)>;
560 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $shift"),
561 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rd, rGPR:$Rn,
562 t2_so_reg:$shift, pred:$p,
563 cc_out:$s)>;
564
565 // and with the optional destination operand, too.
566 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
567 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
568 rGPR:$Rm, pred:$p,
569 cc_out:$s)>;
570 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $shift"),
571 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
572 t2_so_reg:$shift, pred:$p,
573 cc_out:$s)>;
574}
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000575
Evan Cheng1e249e32009-06-25 20:59:23 +0000576/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000577/// reversed. The 'rr' form is only defined for the disassembler; for codegen
578/// it is equivalent to the T2I_bin_irs counterpart.
579multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000580 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000581 def ri : T2sTwoRegImm<
582 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
583 opc, ".w\t$Rd, $Rn, $imm",
584 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000585 let Inst{31-27} = 0b11110;
586 let Inst{25} = 0;
587 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000588 let Inst{15} = 0;
589 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000590 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000591 def rr : T2sThreeReg<
592 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
593 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000594 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000595 let Inst{31-27} = 0b11101;
596 let Inst{26-25} = 0b01;
597 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000598 let Inst{14-12} = 0b000; // imm3
599 let Inst{7-6} = 0b00; // imm2
600 let Inst{5-4} = 0b00; // type
601 }
Evan Chengf49810c2009-06-23 17:48:47 +0000602 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000603 def rs : T2sTwoRegShiftedReg<
604 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
605 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
606 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000607 let Inst{31-27} = 0b11101;
608 let Inst{26-25} = 0b01;
609 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000610 }
Evan Chengf49810c2009-06-23 17:48:47 +0000611}
612
Evan Chenga67efd12009-06-23 19:39:13 +0000613/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000614/// instruction modifies the CPSR register.
Andrew Trick3be654f2011-09-21 02:20:46 +0000615///
616/// These opcodes will be converted to the real non-S opcodes by
617/// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
Andrew Trick90b7b122011-10-18 19:18:52 +0000618let hasPostISelHook = 1, Defs = [CPSR] in {
619multiclass T2I_bin_s_irs<InstrItinClass iii, InstrItinClass iir,
620 InstrItinClass iis, PatFrag opnode,
621 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000622 // shifted imm
Andrew Trick90b7b122011-10-18 19:18:52 +0000623 def ri : t2PseudoInst<(outs rGPR:$Rd),
624 (ins GPRnopc:$Rn, t2_so_imm:$imm, pred:$p),
625 4, iii,
626 [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn,
627 t2_so_imm:$imm))]>;
Evan Chenga67efd12009-06-23 19:39:13 +0000628 // register
Andrew Trick90b7b122011-10-18 19:18:52 +0000629 def rr : t2PseudoInst<(outs rGPR:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm, pred:$p),
630 4, iir,
631 [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn,
632 rGPR:$Rm))]> {
633 let isCommutable = Commutable;
634 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000635 // shifted register
Andrew Trick90b7b122011-10-18 19:18:52 +0000636 def rs : t2PseudoInst<(outs rGPR:$Rd),
637 (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm, pred:$p),
638 4, iis,
639 [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn,
640 t2_so_reg:$ShiftedRm))]>;
641}
642}
643
644/// T2I_rbin_s_is - Same as T2I_bin_s_irs, except selection DAG
645/// operands are reversed.
646let hasPostISelHook = 1, Defs = [CPSR] in {
647multiclass T2I_rbin_s_is<PatFrag opnode> {
648 // shifted imm
649 def ri : t2PseudoInst<(outs rGPR:$Rd),
650 (ins GPRnopc:$Rn, t2_so_imm:$imm, pred:$p),
651 4, IIC_iALUi,
652 [(set rGPR:$Rd, CPSR, (opnode t2_so_imm:$imm,
653 GPRnopc:$Rn))]>;
654 // shifted register
655 def rs : t2PseudoInst<(outs rGPR:$Rd),
656 (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm, pred:$p),
657 4, IIC_iALUsi,
658 [(set rGPR:$Rd, CPSR, (opnode t2_so_reg:$ShiftedRm,
659 GPRnopc:$Rn))]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000660}
661}
662
Evan Chenga67efd12009-06-23 19:39:13 +0000663/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
664/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000665multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
666 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000667 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000668 // The register-immediate version is re-materializable. This is useful
669 // in particular for taking the address of a local.
670 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000671 def ri : T2sTwoRegImm<
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000672 (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, t2_so_imm:$imm), IIC_iALUi,
673 opc, ".w\t$Rd, $Rn, $imm",
674 [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000675 let Inst{31-27} = 0b11110;
676 let Inst{25} = 0;
677 let Inst{24} = 1;
678 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000679 let Inst{15} = 0;
680 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000681 }
Evan Chengf49810c2009-06-23 17:48:47 +0000682 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000683 def ri12 : T2I<
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000684 (outs GPRnopc:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000685 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000686 [(set GPRnopc:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000687 bits<4> Rd;
688 bits<4> Rn;
689 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000690 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000691 let Inst{26} = imm{11};
692 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000693 let Inst{23-21} = op23_21;
694 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000695 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000696 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000697 let Inst{14-12} = imm{10-8};
698 let Inst{11-8} = Rd;
699 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000700 }
Evan Chenga67efd12009-06-23 19:39:13 +0000701 // register
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000702 def rr : T2sThreeReg<(outs GPRnopc:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm),
703 IIC_iALUr, opc, ".w\t$Rd, $Rn, $Rm",
704 [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000705 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000706 let Inst{31-27} = 0b11101;
707 let Inst{26-25} = 0b01;
708 let Inst{24} = 1;
709 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000710 let Inst{14-12} = 0b000; // imm3
711 let Inst{7-6} = 0b00; // imm2
712 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000713 }
Evan Chengf49810c2009-06-23 17:48:47 +0000714 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000715 def rs : T2sTwoRegShiftedReg<
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000716 (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000717 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000718 [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000719 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000720 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000721 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000722 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000723 }
Evan Chengf49810c2009-06-23 17:48:47 +0000724}
725
Jim Grosbach6935efc2009-11-24 00:20:27 +0000726/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000727/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000728/// bit. It's not predicable.
Evan Cheng342e3162011-08-30 01:34:54 +0000729let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000730multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
731 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000732 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000733 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000734 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000735 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_imm:$imm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000736 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000737 let Inst{31-27} = 0b11110;
738 let Inst{25} = 0;
739 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000740 let Inst{15} = 0;
741 }
Evan Chenga67efd12009-06-23 19:39:13 +0000742 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000743 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000744 opc, ".w\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +0000745 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, rGPR:$Rm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000746 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000747 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000748 let Inst{31-27} = 0b11101;
749 let Inst{26-25} = 0b01;
750 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000751 let Inst{14-12} = 0b000; // imm3
752 let Inst{7-6} = 0b00; // imm2
753 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000754 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000755 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000756 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000757 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000758 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000759 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000760 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000761 let Inst{31-27} = 0b11101;
762 let Inst{26-25} = 0b01;
763 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000764 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000765}
Andrew Trick1c3af772011-04-23 03:55:32 +0000766}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000767
Evan Chenga67efd12009-06-23 19:39:13 +0000768/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
769// rotate operation that produces a value.
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000770multiclass T2I_sh_ir<bits<2> opcod, string opc, Operand ty, PatFrag opnode,
771 string baseOpc> {
Evan Chenga67efd12009-06-23 19:39:13 +0000772 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000773 def ri : T2sTwoRegShiftImm<
Owen Anderson6d746312011-08-08 20:42:17 +0000774 (outs rGPR:$Rd), (ins rGPR:$Rm, ty:$imm), IIC_iMOVsi,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000775 opc, ".w\t$Rd, $Rm, $imm",
Jim Grosbach70939ee2011-08-17 21:51:27 +0000776 [(set rGPR:$Rd, (opnode rGPR:$Rm, (i32 ty:$imm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000777 let Inst{31-27} = 0b11101;
778 let Inst{26-21} = 0b010010;
779 let Inst{19-16} = 0b1111; // Rn
780 let Inst{5-4} = opcod;
781 }
Evan Chenga67efd12009-06-23 19:39:13 +0000782 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000783 def rr : T2sThreeReg<
784 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
785 opc, ".w\t$Rd, $Rn, $Rm",
786 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000787 let Inst{31-27} = 0b11111;
788 let Inst{26-23} = 0b0100;
789 let Inst{22-21} = opcod;
790 let Inst{15-12} = 0b1111;
791 let Inst{7-4} = 0b0000;
792 }
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000793
794 // Optional destination register
795 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $imm"),
796 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
797 ty:$imm, pred:$p,
798 cc_out:$s)>;
799 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $Rm"),
800 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
801 rGPR:$Rm, pred:$p,
802 cc_out:$s)>;
803
804 // Assembler aliases w/o the ".w" suffix.
805 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $imm"),
806 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rd, rGPR:$Rn,
807 ty:$imm, pred:$p,
Jim Grosbachef88a922011-09-06 21:44:58 +0000808 cc_out:$s)>;
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000809 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
810 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
811 rGPR:$Rm, pred:$p,
812 cc_out:$s)>;
813
814 // and with the optional destination operand, too.
815 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $imm"),
816 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
817 ty:$imm, pred:$p,
818 cc_out:$s)>;
819 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
820 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
821 rGPR:$Rm, pred:$p,
822 cc_out:$s)>;
Evan Chenga67efd12009-06-23 19:39:13 +0000823}
Evan Chengf49810c2009-06-23 17:48:47 +0000824
Johnny Chend68e1192009-12-15 17:24:14 +0000825/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000826/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000827/// a explicit result, only implicitly set CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000828multiclass T2I_cmp_irs<bits<4> opcod, string opc,
829 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachef88a922011-09-06 21:44:58 +0000830 PatFrag opnode, string baseOpc> {
831let isCompare = 1, Defs = [CPSR] in {
Evan Chengf49810c2009-06-23 17:48:47 +0000832 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000833 def ri : T2OneRegCmpImm<
Jim Grosbachef88a922011-09-06 21:44:58 +0000834 (outs), (ins GPRnopc:$Rn, t2_so_imm:$imm), iii,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000835 opc, ".w\t$Rn, $imm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000836 [(opnode GPRnopc:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000837 let Inst{31-27} = 0b11110;
838 let Inst{25} = 0;
839 let Inst{24-21} = opcod;
840 let Inst{20} = 1; // The S bit.
841 let Inst{15} = 0;
842 let Inst{11-8} = 0b1111; // Rd
843 }
Evan Chenga67efd12009-06-23 19:39:13 +0000844 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000845 def rr : T2TwoRegCmp<
Jim Grosbachef88a922011-09-06 21:44:58 +0000846 (outs), (ins GPRnopc:$Rn, rGPR:$Rm), iir,
Owen Andersone732cb02011-08-23 17:37:32 +0000847 opc, ".w\t$Rn, $Rm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000848 [(opnode GPRnopc:$Rn, rGPR:$Rm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000849 let Inst{31-27} = 0b11101;
850 let Inst{26-25} = 0b01;
851 let Inst{24-21} = opcod;
852 let Inst{20} = 1; // The S bit.
853 let Inst{14-12} = 0b000; // imm3
854 let Inst{11-8} = 0b1111; // Rd
855 let Inst{7-6} = 0b00; // imm2
856 let Inst{5-4} = 0b00; // type
857 }
Evan Chengf49810c2009-06-23 17:48:47 +0000858 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000859 def rs : T2OneRegCmpShiftedReg<
Jim Grosbachef88a922011-09-06 21:44:58 +0000860 (outs), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm), iis,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000861 opc, ".w\t$Rn, $ShiftedRm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000862 [(opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000863 let Inst{31-27} = 0b11101;
864 let Inst{26-25} = 0b01;
865 let Inst{24-21} = opcod;
866 let Inst{20} = 1; // The S bit.
867 let Inst{11-8} = 0b1111; // Rd
868 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000869}
Jim Grosbachef88a922011-09-06 21:44:58 +0000870
871 // Assembler aliases w/o the ".w" suffix.
872 // No alias here for 'rr' version as not all instantiations of this
873 // multiclass want one (CMP in particular, does not).
874 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $imm"),
875 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPRnopc:$Rn,
876 t2_so_imm:$imm, pred:$p)>;
877 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $shift"),
878 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPRnopc:$Rn,
879 t2_so_reg:$shift,
880 pred:$p)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000881}
882
Evan Chengf3c21b82009-06-30 02:15:48 +0000883/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000884multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000885 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
886 PatFrag opnode> {
887 def i12 : T2Ii12<(outs target:$Rt), (ins t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000888 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000889 [(set target:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000890 bits<4> Rt;
891 bits<17> addr;
892 let Inst{31-25} = 0b1111100;
Johnny Chend68e1192009-12-15 17:24:14 +0000893 let Inst{24} = signed;
894 let Inst{23} = 1;
895 let Inst{22-21} = opcod;
896 let Inst{20} = 1; // load
Owen Anderson80dd3e02010-11-30 22:45:47 +0000897 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000898 let Inst{15-12} = Rt;
Owen Anderson80dd3e02010-11-30 22:45:47 +0000899 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000900 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000901 def i8 : T2Ii8 <(outs target:$Rt), (ins t2addrmode_negimm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000902 opc, "\t$Rt, $addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000903 [(set target:$Rt, (opnode t2addrmode_negimm8:$addr))]> {
904 bits<4> Rt;
905 bits<13> addr;
Johnny Chend68e1192009-12-15 17:24:14 +0000906 let Inst{31-27} = 0b11111;
907 let Inst{26-25} = 0b00;
908 let Inst{24} = signed;
909 let Inst{23} = 0;
910 let Inst{22-21} = opcod;
911 let Inst{20} = 1; // load
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000912 let Inst{19-16} = addr{12-9}; // Rn
913 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +0000914 let Inst{11} = 1;
915 // Offset: index==TRUE, wback==FALSE
916 let Inst{10} = 1; // The P bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000917 let Inst{9} = addr{8}; // U
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000918 let Inst{8} = 0; // The W bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000919 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000920 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000921 def s : T2Iso <(outs target:$Rt), (ins t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000922 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000923 [(set target:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000924 let Inst{31-27} = 0b11111;
925 let Inst{26-25} = 0b00;
926 let Inst{24} = signed;
927 let Inst{23} = 0;
928 let Inst{22-21} = opcod;
929 let Inst{20} = 1; // load
930 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000931
Owen Anderson75579f72010-11-29 22:44:32 +0000932 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000933 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000934
Owen Anderson75579f72010-11-29 22:44:32 +0000935 bits<10> addr;
936 let Inst{19-16} = addr{9-6}; // Rn
937 let Inst{3-0} = addr{5-2}; // Rm
938 let Inst{5-4} = addr{1-0}; // imm
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000939
940 let DecoderMethod = "DecodeT2LoadShift";
Johnny Chend68e1192009-12-15 17:24:14 +0000941 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000942
Owen Anderson971b83b2011-02-08 22:39:40 +0000943 // FIXME: Is the pci variant actually needed?
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000944 def pci : T2Ipc <(outs target:$Rt), (ins t2ldrlabel:$addr), iii,
Owen Anderson971b83b2011-02-08 22:39:40 +0000945 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000946 [(set target:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
Owen Anderson971b83b2011-02-08 22:39:40 +0000947 let isReMaterializable = 1;
948 let Inst{31-27} = 0b11111;
949 let Inst{26-25} = 0b00;
950 let Inst{24} = signed;
951 let Inst{23} = ?; // add = (U == '1')
952 let Inst{22-21} = opcod;
953 let Inst{20} = 1; // load
954 let Inst{19-16} = 0b1111; // Rn
955 bits<4> Rt;
956 bits<12> addr;
957 let Inst{15-12} = Rt{3-0};
958 let Inst{11-0} = addr{11-0};
959 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000960}
961
David Goodwin73b8f162009-06-30 22:11:34 +0000962/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000963multiclass T2I_st<bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000964 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
965 PatFrag opnode> {
966 def i12 : T2Ii12<(outs), (ins target:$Rt, t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000967 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000968 [(opnode target:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000969 let Inst{31-27} = 0b11111;
970 let Inst{26-23} = 0b0001;
971 let Inst{22-21} = opcod;
972 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000973
Owen Anderson75579f72010-11-29 22:44:32 +0000974 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000975 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000976
Owen Anderson80dd3e02010-11-30 22:45:47 +0000977 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000978 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000979 let Inst{19-16} = addr{16-13}; // Rn
980 let Inst{23} = addr{12}; // U
981 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000982 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000983 def i8 : T2Ii8 <(outs), (ins target:$Rt, t2addrmode_negimm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000984 opc, "\t$Rt, $addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000985 [(opnode target:$Rt, t2addrmode_negimm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000986 let Inst{31-27} = 0b11111;
987 let Inst{26-23} = 0b0000;
988 let Inst{22-21} = opcod;
989 let Inst{20} = 0; // !load
990 let Inst{11} = 1;
991 // Offset: index==TRUE, wback==FALSE
992 let Inst{10} = 1; // The P bit.
993 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000994
Owen Anderson75579f72010-11-29 22:44:32 +0000995 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000996 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000997
Owen Anderson75579f72010-11-29 22:44:32 +0000998 bits<13> addr;
999 let Inst{19-16} = addr{12-9}; // Rn
1000 let Inst{9} = addr{8}; // U
1001 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +00001002 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001003 def s : T2Iso <(outs), (ins target:$Rt, t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +00001004 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001005 [(opnode target:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001006 let Inst{31-27} = 0b11111;
1007 let Inst{26-23} = 0b0000;
1008 let Inst{22-21} = opcod;
1009 let Inst{20} = 0; // !load
1010 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001011
Owen Anderson75579f72010-11-29 22:44:32 +00001012 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00001013 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001014
Owen Anderson75579f72010-11-29 22:44:32 +00001015 bits<10> addr;
1016 let Inst{19-16} = addr{9-6}; // Rn
1017 let Inst{3-0} = addr{5-2}; // Rm
1018 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +00001019 }
David Goodwin73b8f162009-06-30 22:11:34 +00001020}
1021
Evan Cheng0e55fd62010-09-30 01:08:25 +00001022/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001023/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001024class T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode>
1025 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1026 opc, ".w\t$Rd, $Rm$rot",
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00001027 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
1028 Requires<[IsThumb2]> {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001029 let Inst{31-27} = 0b11111;
1030 let Inst{26-23} = 0b0100;
1031 let Inst{22-20} = opcod;
1032 let Inst{19-16} = 0b1111; // Rn
1033 let Inst{15-12} = 0b1111;
1034 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001035
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001036 bits<2> rot;
1037 let Inst{5-4} = rot{1-0}; // rotate
Evan Chengd27c9fc2009-07-03 01:43:10 +00001038}
1039
Eli Friedman761fa7a2010-06-24 18:20:04 +00001040// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Jim Grosbach70327412011-07-27 17:48:13 +00001041class T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode>
Owen Andersone732cb02011-08-23 17:37:32 +00001042 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot),
1043 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
1044 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001045 Requires<[HasT2ExtractPack, IsThumb2]> {
1046 bits<2> rot;
1047 let Inst{31-27} = 0b11111;
1048 let Inst{26-23} = 0b0100;
1049 let Inst{22-20} = opcod;
1050 let Inst{19-16} = 0b1111; // Rn
1051 let Inst{15-12} = 0b1111;
1052 let Inst{7} = 1;
1053 let Inst{5-4} = rot;
Johnny Chen267124c2010-03-04 22:24:41 +00001054}
1055
Eli Friedman761fa7a2010-06-24 18:20:04 +00001056// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1057// supported yet.
Jim Grosbach70327412011-07-27 17:48:13 +00001058class T2I_ext_rrot_sxtb16<bits<3> opcod, string opc>
1059 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1060 opc, "\t$Rd, $Rm$rot", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00001061 Requires<[IsThumb2, HasT2ExtractPack]> {
Jim Grosbach70327412011-07-27 17:48:13 +00001062 bits<2> rot;
1063 let Inst{31-27} = 0b11111;
1064 let Inst{26-23} = 0b0100;
1065 let Inst{22-20} = opcod;
1066 let Inst{19-16} = 0b1111; // Rn
1067 let Inst{15-12} = 0b1111;
1068 let Inst{7} = 1;
1069 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001070}
1071
Evan Cheng0e55fd62010-09-30 01:08:25 +00001072/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001073/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001074class T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode>
1075 : T2ThreeReg<(outs rGPR:$Rd),
1076 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
1077 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot",
1078 [(set rGPR:$Rd, (opnode rGPR:$Rn, (rotr rGPR:$Rm,rot_imm:$rot)))]>,
1079 Requires<[HasT2ExtractPack, IsThumb2]> {
1080 bits<2> rot;
1081 let Inst{31-27} = 0b11111;
1082 let Inst{26-23} = 0b0100;
1083 let Inst{22-20} = opcod;
1084 let Inst{15-12} = 0b1111;
1085 let Inst{7} = 1;
1086 let Inst{5-4} = rot;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001087}
1088
Jim Grosbach70327412011-07-27 17:48:13 +00001089class T2I_exta_rrot_np<bits<3> opcod, string opc>
1090 : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm,rot_imm:$rot),
1091 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot", []> {
1092 bits<2> rot;
1093 let Inst{31-27} = 0b11111;
1094 let Inst{26-23} = 0b0100;
1095 let Inst{22-20} = opcod;
1096 let Inst{15-12} = 0b1111;
1097 let Inst{7} = 1;
1098 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001099}
1100
Anton Korobeynikov52237112009-06-17 18:13:58 +00001101//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001102// Instructions
1103//===----------------------------------------------------------------------===//
1104
1105//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001106// Miscellaneous Instructions.
1107//
1108
Owen Andersonda663f72010-11-15 21:30:39 +00001109class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1110 string asm, list<dag> pattern>
1111 : T2XI<oops, iops, itin, asm, pattern> {
1112 bits<4> Rd;
1113 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001114
Jim Grosbach86386922010-12-08 22:10:43 +00001115 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001116 let Inst{26} = label{11};
1117 let Inst{14-12} = label{10-8};
1118 let Inst{7-0} = label{7-0};
1119}
1120
Evan Chenga09b9ca2009-06-24 23:47:58 +00001121// LEApcrel - Load a pc-relative address into a register without offending the
1122// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001123def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1124 (ins t2adrlabel:$addr, pred:$p),
Owen Anderson08fef882011-09-09 22:24:36 +00001125 IIC_iALUi, "adr{$p}.w\t$Rd, $addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001126 let Inst{31-27} = 0b11110;
1127 let Inst{25-24} = 0b10;
1128 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1129 let Inst{22} = 0;
1130 let Inst{20} = 0;
1131 let Inst{19-16} = 0b1111; // Rn
1132 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001133
Owen Andersona838a252010-12-14 00:36:49 +00001134 bits<4> Rd;
1135 bits<13> addr;
1136 let Inst{11-8} = Rd;
1137 let Inst{23} = addr{12};
1138 let Inst{21} = addr{12};
1139 let Inst{26} = addr{11};
1140 let Inst{14-12} = addr{10-8};
1141 let Inst{7-0} = addr{7-0};
Owen Anderson08fef882011-09-09 22:24:36 +00001142
1143 let DecoderMethod = "DecodeT2Adr";
Owen Anderson6b8719f2010-12-13 22:51:08 +00001144}
Owen Andersona838a252010-12-14 00:36:49 +00001145
1146let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001147def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001148 4, IIC_iALUi, []>;
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001149def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1150 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001151 4, IIC_iALUi,
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001152 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001153
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001154
Evan Chenga09b9ca2009-06-24 23:47:58 +00001155//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001156// Load / store Instructions.
1157//
1158
Evan Cheng055b0312009-06-29 07:51:04 +00001159// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001160let canFoldAsLoad = 1, isReMaterializable = 1 in
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001161defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001162 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001163
Evan Chengf3c21b82009-06-30 02:15:48 +00001164// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001165defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001166 rGPR, UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001167defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001168 rGPR, UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001169
Evan Chengf3c21b82009-06-30 02:15:48 +00001170// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001171defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001172 rGPR, UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001173defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001174 rGPR, UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001175
Owen Anderson9d63d902010-12-01 19:18:46 +00001176let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001177// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001178def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001179 (ins t2addrmode_imm8s4:$addr),
Jim Grosbacha77295d2011-09-08 22:07:06 +00001180 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", "", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001181} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001182
1183// zextload i1 -> zextload i8
1184def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1185 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001186def : T2Pat<(zextloadi1 t2addrmode_negimm8:$addr),
1187 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001188def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1189 (t2LDRBs t2addrmode_so_reg:$addr)>;
1190def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1191 (t2LDRBpci tconstpool:$addr)>;
1192
1193// extload -> zextload
1194// FIXME: Reduce the number of patterns by legalizing extload to zextload
1195// earlier?
1196def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1197 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001198def : T2Pat<(extloadi1 t2addrmode_negimm8:$addr),
1199 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001200def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1201 (t2LDRBs t2addrmode_so_reg:$addr)>;
1202def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1203 (t2LDRBpci tconstpool:$addr)>;
1204
1205def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1206 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001207def : T2Pat<(extloadi8 t2addrmode_negimm8:$addr),
1208 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001209def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1210 (t2LDRBs t2addrmode_so_reg:$addr)>;
1211def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1212 (t2LDRBpci tconstpool:$addr)>;
1213
1214def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1215 (t2LDRHi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001216def : T2Pat<(extloadi16 t2addrmode_negimm8:$addr),
1217 (t2LDRHi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001218def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1219 (t2LDRHs t2addrmode_so_reg:$addr)>;
1220def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1221 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001222
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001223// FIXME: The destination register of the loads and stores can't be PC, but
1224// can be SP. We need another regclass (similar to rGPR) to represent
1225// that. Not a pressing issue since these are selected manually,
1226// not via pattern.
1227
Evan Chenge88d5ce2009-07-02 07:28:31 +00001228// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001229
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001230let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbacheeec0252011-09-08 00:39:19 +00001231def t2LDR_PRE : T2Ipreldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001232 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001233 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001234 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1235 []> {
1236 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1237}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001238
Jim Grosbacheeec0252011-09-08 00:39:19 +00001239def t2LDR_POST : T2Ipostldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001240 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1241 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001242 "ldr", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001243
Jim Grosbacheeec0252011-09-08 00:39:19 +00001244def t2LDRB_PRE : T2Ipreldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001245 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001246 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001247 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1248 []> {
1249 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1250}
1251def t2LDRB_POST : T2Ipostldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001252 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1253 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001254 "ldrb", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001255
Jim Grosbacheeec0252011-09-08 00:39:19 +00001256def t2LDRH_PRE : T2Ipreldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001257 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001258 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001259 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1260 []> {
1261 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1262}
1263def t2LDRH_POST : T2Ipostldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001264 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1265 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001266 "ldrh", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001267
Jim Grosbacheeec0252011-09-08 00:39:19 +00001268def t2LDRSB_PRE : T2Ipreldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001269 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001270 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001271 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1272 []> {
1273 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1274}
1275def t2LDRSB_POST : T2Ipostldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001276 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1277 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001278 "ldrsb", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Cheng4fbb9962009-07-02 23:16:11 +00001279
Jim Grosbacheeec0252011-09-08 00:39:19 +00001280def t2LDRSH_PRE : T2Ipreldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001281 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001282 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001283 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1284 []> {
1285 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1286}
1287def t2LDRSH_POST : T2Ipostldst<1, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001288 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1289 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001290 "ldrsh", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001291} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001292
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001293// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110).
Johnny Chene54a3ef2010-03-03 18:45:36 +00001294// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001295class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001296 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_posimm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001297 "\t$Rt, $addr", []> {
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001298 bits<4> Rt;
1299 bits<13> addr;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001300 let Inst{31-27} = 0b11111;
1301 let Inst{26-25} = 0b00;
1302 let Inst{24} = signed;
1303 let Inst{23} = 0;
1304 let Inst{22-21} = type;
1305 let Inst{20} = 1; // load
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001306 let Inst{19-16} = addr{12-9};
1307 let Inst{15-12} = Rt;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001308 let Inst{11} = 1;
1309 let Inst{10-8} = 0b110; // PUW.
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001310 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001311}
1312
Evan Cheng0e55fd62010-09-30 01:08:25 +00001313def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1314def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1315def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1316def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1317def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001318
David Goodwin73b8f162009-06-30 22:11:34 +00001319// Store
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001320defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001321 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001322defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001323 rGPR, BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001324defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001325 rGPR, BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001326
David Goodwin6647cea2009-06-30 22:50:01 +00001327// Store doubleword
Cameron Zwarichd5751372011-10-16 06:38:06 +00001328let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001329def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001330 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
Jim Grosbacha77295d2011-09-08 22:07:06 +00001331 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", "", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001332
Evan Cheng6d94f112009-07-03 00:06:39 +00001333// Indexed stores
Cameron Zwarichdaada342011-10-16 06:38:10 +00001334
1335let mayStore = 1, neverHasSideEffects = 1 in {
Jim Grosbacheeec0252011-09-08 00:39:19 +00001336def t2STR_PRE : T2Ipreldst<0, 0b10, 0, 1, (outs GPRnopc:$Rn_wb),
Jim Grosbachb0659872011-12-13 21:10:25 +00001337 (ins GPRnopc:$Rt, t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001338 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001339 "str", "\t$Rt, $addr!",
1340 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1341 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1342}
1343def t2STRH_PRE : T2Ipreldst<0, 0b01, 0, 1, (outs GPRnopc:$Rn_wb),
1344 (ins rGPR:$Rt, t2addrmode_imm8:$addr),
1345 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
1346 "strh", "\t$Rt, $addr!",
1347 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1348 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1349}
1350
1351def t2STRB_PRE : T2Ipreldst<0, 0b00, 0, 1, (outs GPRnopc:$Rn_wb),
1352 (ins rGPR:$Rt, t2addrmode_imm8:$addr),
1353 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
1354 "strb", "\t$Rt, $addr!",
1355 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1356 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1357}
Eli Friedman0851a292011-10-18 03:17:34 +00001358} // mayStore = 1, neverHasSideEffects = 1
Evan Cheng6d94f112009-07-03 00:06:39 +00001359
Jim Grosbacheeec0252011-09-08 00:39:19 +00001360def t2STR_POST : T2Ipostldst<0, 0b10, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbachb0659872011-12-13 21:10:25 +00001361 (ins GPRnopc:$Rt, addr_offset_none:$Rn,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001362 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001363 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001364 "str", "\t$Rt, $Rn$offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001365 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1366 [(set GPRnopc:$Rn_wb,
Jim Grosbachb0659872011-12-13 21:10:25 +00001367 (post_store GPRnopc:$Rt, addr_offset_none:$Rn,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001368 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001369
Jim Grosbacheeec0252011-09-08 00:39:19 +00001370def t2STRH_POST : T2Ipostldst<0, 0b01, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbach947a24c2011-09-16 21:09:00 +00001371 (ins rGPR:$Rt, addr_offset_none:$Rn,
1372 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001373 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001374 "strh", "\t$Rt, $Rn$offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001375 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1376 [(set GPRnopc:$Rn_wb,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001377 (post_truncsti16 rGPR:$Rt, addr_offset_none:$Rn,
1378 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001379
Jim Grosbacheeec0252011-09-08 00:39:19 +00001380def t2STRB_POST : T2Ipostldst<0, 0b00, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbach947a24c2011-09-16 21:09:00 +00001381 (ins rGPR:$Rt, addr_offset_none:$Rn,
1382 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001383 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001384 "strb", "\t$Rt, $Rn$offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001385 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1386 [(set GPRnopc:$Rn_wb,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001387 (post_truncsti8 rGPR:$Rt, addr_offset_none:$Rn,
1388 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001389
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001390// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
1391// put the patterns on the instruction definitions directly as ISel wants
1392// the address base and offset to be separate operands, not a single
1393// complex operand like we represent the instructions themselves. The
1394// pseudos map between the two.
1395let usesCustomInserter = 1,
1396 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
1397def t2STR_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1398 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1399 4, IIC_iStore_ru,
1400 [(set GPRnopc:$Rn_wb,
1401 (pre_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1402def t2STRB_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1403 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1404 4, IIC_iStore_ru,
1405 [(set GPRnopc:$Rn_wb,
1406 (pre_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1407def t2STRH_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1408 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1409 4, IIC_iStore_ru,
1410 [(set GPRnopc:$Rn_wb,
1411 (pre_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1412}
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001413
Johnny Chene54a3ef2010-03-03 18:45:36 +00001414// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1415// only.
1416// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001417class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001418 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001419 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001420 let Inst{31-27} = 0b11111;
1421 let Inst{26-25} = 0b00;
1422 let Inst{24} = 0; // not signed
1423 let Inst{23} = 0;
1424 let Inst{22-21} = type;
1425 let Inst{20} = 0; // store
1426 let Inst{11} = 1;
1427 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001428
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001429 bits<4> Rt;
1430 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001431 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001432 let Inst{19-16} = addr{12-9};
1433 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001434}
1435
Evan Cheng0e55fd62010-09-30 01:08:25 +00001436def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1437def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1438def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001439
Johnny Chenae1757b2010-03-11 01:13:36 +00001440// ldrd / strd pre / post variants
1441// For disassembly only.
1442
Jim Grosbacha77295d2011-09-08 22:07:06 +00001443def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
1444 (ins t2addrmode_imm8s4:$addr), IIC_iLoad_d_ru,
1445 "ldrd", "\t$Rt, $Rt2, $addr!", "$addr.base = $wb", []> {
1446 let AsmMatchConverter = "cvtT2LdrdPre";
1447 let DecoderMethod = "DecodeT2LDRDPreInstruction";
1448}
Johnny Chenae1757b2010-03-11 01:13:36 +00001449
Jim Grosbacha77295d2011-09-08 22:07:06 +00001450def t2LDRD_POST : T2Ii8s4post<0, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
1451 (ins addr_offset_none:$addr, t2am_imm8s4_offset:$imm),
Owen Anderson7782a582011-09-13 20:46:26 +00001452 IIC_iLoad_d_ru, "ldrd", "\t$Rt, $Rt2, $addr$imm",
Jim Grosbacha77295d2011-09-08 22:07:06 +00001453 "$addr.base = $wb", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001454
Jim Grosbacha77295d2011-09-08 22:07:06 +00001455def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs GPR:$wb),
1456 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_imm8s4:$addr),
1457 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr!",
1458 "$addr.base = $wb", []> {
1459 let AsmMatchConverter = "cvtT2StrdPre";
1460 let DecoderMethod = "DecodeT2STRDPreInstruction";
1461}
Johnny Chenae1757b2010-03-11 01:13:36 +00001462
Jim Grosbacha77295d2011-09-08 22:07:06 +00001463def t2STRD_POST : T2Ii8s4post<0, 1, 0, (outs GPR:$wb),
1464 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr,
1465 t2am_imm8s4_offset:$imm),
Owen Anderson7782a582011-09-13 20:46:26 +00001466 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr$imm",
Jim Grosbacha77295d2011-09-08 22:07:06 +00001467 "$addr.base = $wb", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001468
Johnny Chen0635fc52010-03-04 17:40:44 +00001469// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
Jim Grosbacha5813282011-10-26 22:22:01 +00001470// data/instruction access.
Evan Chengdfed19f2010-11-03 06:34:55 +00001471// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1472// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001473multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001474
Evan Chengdfed19f2010-11-03 06:34:55 +00001475 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001476 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001477 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001478 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001479 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001480 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001481 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001482 let Inst{20} = 1;
1483 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001484
Owen Anderson80dd3e02010-11-30 22:45:47 +00001485 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001486 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001487 let Inst{19-16} = addr{16-13}; // Rn
1488 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001489 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001490 }
1491
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001492 def i8 : T2Ii8<(outs), (ins t2addrmode_negimm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001493 "\t$addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001494 [(ARMPreload t2addrmode_negimm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001495 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001496 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001497 let Inst{23} = 0; // U = 0
1498 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001499 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001500 let Inst{20} = 1;
1501 let Inst{15-12} = 0b1111;
1502 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001503
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001504 bits<13> addr;
1505 let Inst{19-16} = addr{12-9}; // Rn
1506 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001507 }
1508
Evan Chengdfed19f2010-11-03 06:34:55 +00001509 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001510 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001511 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001512 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001513 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001514 let Inst{23} = 0; // add = TRUE for T1
1515 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001516 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001517 let Inst{20} = 1;
1518 let Inst{15-12} = 0b1111;
1519 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001520
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001521 bits<10> addr;
1522 let Inst{19-16} = addr{9-6}; // Rn
1523 let Inst{3-0} = addr{5-2}; // Rm
1524 let Inst{5-4} = addr{1-0}; // imm2
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001525
1526 let DecoderMethod = "DecodeT2LoadShift";
Evan Chengbc7deb02010-11-03 05:14:24 +00001527 }
Jim Grosbacha5813282011-10-26 22:22:01 +00001528 // FIXME: We should have a separate 'pci' variant here. As-is we represent
1529 // it via the i12 variant, which it's related to, but that means we can
1530 // represent negative immediates, which aren't legal for anything except
1531 // the 'pci' case (Rn == 15).
Johnny Chen0635fc52010-03-04 17:40:44 +00001532}
1533
Evan Cheng416941d2010-11-04 05:19:35 +00001534defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1535defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1536defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001537
Evan Cheng2889cce2009-07-03 00:18:36 +00001538//===----------------------------------------------------------------------===//
1539// Load / store multiple Instructions.
1540//
1541
Owen Andersoncd00dc62011-09-12 21:28:46 +00001542multiclass thumb2_ld_mult<string asm, InstrItinClass itin,
Bill Wendling6c470b82010-11-13 09:09:38 +00001543 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001544 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001545 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachffa5a762011-09-07 16:22:42 +00001546 itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001547 bits<4> Rn;
1548 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001549
Bill Wendling6c470b82010-11-13 09:09:38 +00001550 let Inst{31-27} = 0b11101;
1551 let Inst{26-25} = 0b00;
1552 let Inst{24-23} = 0b01; // Increment After
1553 let Inst{22} = 0;
1554 let Inst{21} = 0; // No writeback
1555 let Inst{20} = L_bit;
1556 let Inst{19-16} = Rn;
Jim Grosbachf8e74f82011-10-24 17:16:24 +00001557 let Inst{15-0} = regs;
Bill Wendling6c470b82010-11-13 09:09:38 +00001558 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001559 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001560 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachffa5a762011-09-07 16:22:42 +00001561 itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001562 bits<4> Rn;
1563 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001564
Bill Wendling6c470b82010-11-13 09:09:38 +00001565 let Inst{31-27} = 0b11101;
1566 let Inst{26-25} = 0b00;
1567 let Inst{24-23} = 0b01; // Increment After
1568 let Inst{22} = 0;
1569 let Inst{21} = 1; // Writeback
1570 let Inst{20} = L_bit;
1571 let Inst{19-16} = Rn;
Jim Grosbachf8e74f82011-10-24 17:16:24 +00001572 let Inst{15-0} = regs;
Bill Wendling6c470b82010-11-13 09:09:38 +00001573 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001574 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001575 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachcfbb3a72011-09-07 18:39:47 +00001576 itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001577 bits<4> Rn;
1578 bits<16> regs;
1579
1580 let Inst{31-27} = 0b11101;
1581 let Inst{26-25} = 0b00;
1582 let Inst{24-23} = 0b10; // Decrement Before
1583 let Inst{22} = 0;
1584 let Inst{21} = 0; // No writeback
1585 let Inst{20} = L_bit;
1586 let Inst{19-16} = Rn;
Jim Grosbachf8e74f82011-10-24 17:16:24 +00001587 let Inst{15-0} = regs;
Bill Wendling6c470b82010-11-13 09:09:38 +00001588 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001589 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001590 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachcfbb3a72011-09-07 18:39:47 +00001591 itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001592 bits<4> Rn;
1593 bits<16> regs;
1594
1595 let Inst{31-27} = 0b11101;
1596 let Inst{26-25} = 0b00;
1597 let Inst{24-23} = 0b10; // Decrement Before
1598 let Inst{22} = 0;
1599 let Inst{21} = 1; // Writeback
1600 let Inst{20} = L_bit;
1601 let Inst{19-16} = Rn;
Jim Grosbachf8e74f82011-10-24 17:16:24 +00001602 let Inst{15-0} = regs;
Bill Wendling6c470b82010-11-13 09:09:38 +00001603 }
1604}
1605
Bill Wendlingc93989a2010-11-13 11:20:05 +00001606let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001607
1608let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Owen Andersoncd00dc62011-09-12 21:28:46 +00001609defm t2LDM : thumb2_ld_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1610
1611multiclass thumb2_st_mult<string asm, InstrItinClass itin,
1612 InstrItinClass itin_upd, bit L_bit> {
1613 def IA :
1614 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1615 itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
1616 bits<4> Rn;
1617 bits<16> regs;
1618
1619 let Inst{31-27} = 0b11101;
1620 let Inst{26-25} = 0b00;
1621 let Inst{24-23} = 0b01; // Increment After
1622 let Inst{22} = 0;
1623 let Inst{21} = 0; // No writeback
1624 let Inst{20} = L_bit;
1625 let Inst{19-16} = Rn;
1626 let Inst{15} = 0;
1627 let Inst{14} = regs{14};
1628 let Inst{13} = 0;
1629 let Inst{12-0} = regs{12-0};
1630 }
1631 def IA_UPD :
1632 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1633 itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
1634 bits<4> Rn;
1635 bits<16> regs;
1636
1637 let Inst{31-27} = 0b11101;
1638 let Inst{26-25} = 0b00;
1639 let Inst{24-23} = 0b01; // Increment After
1640 let Inst{22} = 0;
1641 let Inst{21} = 1; // Writeback
1642 let Inst{20} = L_bit;
1643 let Inst{19-16} = Rn;
1644 let Inst{15} = 0;
1645 let Inst{14} = regs{14};
1646 let Inst{13} = 0;
1647 let Inst{12-0} = regs{12-0};
1648 }
1649 def DB :
1650 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1651 itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
1652 bits<4> Rn;
1653 bits<16> regs;
1654
1655 let Inst{31-27} = 0b11101;
1656 let Inst{26-25} = 0b00;
1657 let Inst{24-23} = 0b10; // Decrement Before
1658 let Inst{22} = 0;
1659 let Inst{21} = 0; // No writeback
1660 let Inst{20} = L_bit;
1661 let Inst{19-16} = Rn;
1662 let Inst{15} = 0;
1663 let Inst{14} = regs{14};
1664 let Inst{13} = 0;
1665 let Inst{12-0} = regs{12-0};
1666 }
1667 def DB_UPD :
1668 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1669 itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1670 bits<4> Rn;
1671 bits<16> regs;
1672
1673 let Inst{31-27} = 0b11101;
1674 let Inst{26-25} = 0b00;
1675 let Inst{24-23} = 0b10; // Decrement Before
1676 let Inst{22} = 0;
1677 let Inst{21} = 1; // Writeback
1678 let Inst{20} = L_bit;
1679 let Inst{19-16} = Rn;
1680 let Inst{15} = 0;
1681 let Inst{14} = regs{14};
1682 let Inst{13} = 0;
1683 let Inst{12-0} = regs{12-0};
1684 }
1685}
1686
Bill Wendlingddc918b2010-11-13 10:57:02 +00001687
1688let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Owen Andersoncd00dc62011-09-12 21:28:46 +00001689defm t2STM : thumb2_st_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00001690
1691} // neverHasSideEffects
1692
Bob Wilson815baeb2010-03-13 01:08:20 +00001693
Evan Cheng9cb9e672009-06-27 02:26:13 +00001694//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001695// Move Instructions.
1696//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001697
Evan Chengf49810c2009-06-23 17:48:47 +00001698let neverHasSideEffects = 1 in
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001699def t2MOVr : T2sTwoReg<(outs GPRnopc:$Rd), (ins GPR:$Rm), IIC_iMOVr,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001700 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001701 let Inst{31-27} = 0b11101;
1702 let Inst{26-25} = 0b01;
1703 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001704 let Inst{19-16} = 0b1111; // Rn
1705 let Inst{14-12} = 0b000;
1706 let Inst{7-4} = 0b0000;
1707}
Jim Grosbach9858a482011-10-18 17:09:35 +00001708def : t2InstAlias<"mov${p}.w $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1709 pred:$p, zero_reg)>;
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001710def : t2InstAlias<"movs${p}.w $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1711 pred:$p, CPSR)>;
1712def : t2InstAlias<"movs${p} $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1713 pred:$p, CPSR)>;
Evan Chengf49810c2009-06-23 17:48:47 +00001714
Evan Cheng5adb66a2009-09-28 09:14:39 +00001715// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001716let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1717 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001718def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1719 "mov", ".w\t$Rd, $imm",
1720 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001721 let Inst{31-27} = 0b11110;
1722 let Inst{25} = 0;
1723 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001724 let Inst{19-16} = 0b1111; // Rn
1725 let Inst{15} = 0;
1726}
David Goodwin83b35932009-06-26 16:10:07 +00001727
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001728// cc_out is handled as part of the explicit mnemonic in the parser for 'mov'.
1729// Use aliases to get that to play nice here.
1730def : t2InstAlias<"movs${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1731 pred:$p, CPSR)>;
1732def : t2InstAlias<"movs${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1733 pred:$p, CPSR)>;
1734
1735def : t2InstAlias<"mov${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1736 pred:$p, zero_reg)>;
1737def : t2InstAlias<"mov${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1738 pred:$p, zero_reg)>;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001739
Evan Chengc4af4632010-11-17 20:13:28 +00001740let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00001741def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001742 "movw", "\t$Rd, $imm",
1743 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001744 let Inst{31-27} = 0b11110;
1745 let Inst{25} = 1;
1746 let Inst{24-21} = 0b0010;
1747 let Inst{20} = 0; // The S bit.
1748 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001749
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001750 bits<4> Rd;
1751 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001752
Jim Grosbach86386922010-12-08 22:10:43 +00001753 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001754 let Inst{19-16} = imm{15-12};
1755 let Inst{26} = imm{11};
1756 let Inst{14-12} = imm{10-8};
1757 let Inst{7-0} = imm{7-0};
Kevin Enderby9e5887b2011-10-04 22:44:48 +00001758 let DecoderMethod = "DecodeT2MOVTWInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00001759}
Evan Chengf49810c2009-06-23 17:48:47 +00001760
Evan Cheng53519f02011-01-21 18:55:51 +00001761def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001762 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1763
1764let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001765def t2MOVTi16 : T2I<(outs rGPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00001766 (ins rGPR:$src, imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001767 "movt", "\t$Rd, $imm",
1768 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001769 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001770 let Inst{31-27} = 0b11110;
1771 let Inst{25} = 1;
1772 let Inst{24-21} = 0b0110;
1773 let Inst{20} = 0; // The S bit.
1774 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001775
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001776 bits<4> Rd;
1777 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001778
Jim Grosbach86386922010-12-08 22:10:43 +00001779 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001780 let Inst{19-16} = imm{15-12};
1781 let Inst{26} = imm{11};
1782 let Inst{14-12} = imm{10-8};
1783 let Inst{7-0} = imm{7-0};
Kevin Enderby9e5887b2011-10-04 22:44:48 +00001784 let DecoderMethod = "DecodeT2MOVTWInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00001785}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001786
Evan Cheng53519f02011-01-21 18:55:51 +00001787def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001788 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1789} // Constraints
1790
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001791def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001792
Anton Korobeynikov52237112009-06-17 18:13:58 +00001793//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001794// Extend Instructions.
1795//
1796
1797// Sign extenders
1798
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001799def t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001800 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001801def t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001802 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001803def t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001804
Jim Grosbach70327412011-07-27 17:48:13 +00001805def t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001806 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001807def t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001808 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001809def t2SXTAB16 : T2I_exta_rrot_np<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001810
Evan Chengd27c9fc2009-07-03 01:43:10 +00001811// Zero extenders
1812
1813let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001814def t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001815 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001816def t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001817 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001818def t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001819 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001820
Jim Grosbach79464942010-07-28 23:17:45 +00001821// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1822// The transformation should probably be done as a combiner action
1823// instead so we can include a check for masking back in the upper
1824// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001825//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001826// (t2UXTB16 rGPR:$Src, 3)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001827// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001828def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001829 (t2UXTB16 rGPR:$Src, 1)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001830 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001831
Jim Grosbach70327412011-07-27 17:48:13 +00001832def t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001833 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001834def t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001835 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001836def t2UXTAB16 : T2I_exta_rrot_np<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001837}
1838
1839//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001840// Arithmetic Instructions.
1841//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001842
Johnny Chend68e1192009-12-15 17:24:14 +00001843defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1844 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1845defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1846 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001847
Evan Chengf49810c2009-06-23 17:48:47 +00001848// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Andrew Trick3be654f2011-09-21 02:20:46 +00001849//
1850// Currently, t2ADDS/t2SUBS are pseudo opcodes that exist only in the
1851// selection DAG. They are "lowered" to real t2ADD/t2SUB opcodes by
1852// AdjustInstrPostInstrSelection where we determine whether or not to
1853// set the "s" bit based on CPSR liveness.
1854//
1855// FIXME: Eliminate t2ADDS/t2SUBS pseudo opcodes after adding tablegen
1856// support for an optional CPSR definition that corresponds to the DAG
1857// node's second value. We can then eliminate the implicit def of CPSR.
Andrew Trick90b7b122011-10-18 19:18:52 +00001858defm t2ADDS : T2I_bin_s_irs <IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001859 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
Andrew Trick90b7b122011-10-18 19:18:52 +00001860defm t2SUBS : T2I_bin_s_irs <IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001861 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001862
Andrew Trick83a80312011-09-20 18:22:31 +00001863let hasPostISelHook = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +00001864defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00001865 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001866defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00001867 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>>;
Andrew Trick83a80312011-09-20 18:22:31 +00001868}
Evan Chengf49810c2009-06-23 17:48:47 +00001869
David Goodwin752aa7d2009-07-27 16:39:05 +00001870// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001871defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001872 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Cheng4a517082011-09-06 18:52:20 +00001873
1874// FIXME: Eliminate them if we can write def : Pat patterns which defines
1875// CPSR and the implicit def of CPSR is not needed.
Andrew Trick90b7b122011-10-18 19:18:52 +00001876defm t2RSBS : T2I_rbin_s_is <BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001877
1878// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001879// The assume-no-carry-in form uses the negation of the input since add/sub
1880// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1881// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1882// details.
1883// The AddedComplexity preferences the first variant over the others since
1884// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001885let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001886def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1887 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1888def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1889 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1890def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1891 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1892let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001893def : T2Pat<(ARMaddc rGPR:$src, imm0_255_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001894 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001895def : T2Pat<(ARMaddc rGPR:$src, t2_so_imm_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001896 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001897// The with-carry-in form matches bitwise not instead of the negation.
1898// Effectively, the inverse interpretation of the carry flag already accounts
1899// for part of the negation.
1900let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001901def : T2Pat<(ARMadde rGPR:$src, imm0_255_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001902 (t2SBCri rGPR:$src, imm0_255_not:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001903def : T2Pat<(ARMadde rGPR:$src, t2_so_imm_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001904 (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001905
Johnny Chen93042d12010-03-02 18:14:57 +00001906// Select Bytes -- for disassembly only
1907
Owen Andersonc7373f82010-11-30 20:00:01 +00001908def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001909 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []>,
1910 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001911 let Inst{31-27} = 0b11111;
1912 let Inst{26-24} = 0b010;
1913 let Inst{23} = 0b1;
1914 let Inst{22-20} = 0b010;
1915 let Inst{15-12} = 0b1111;
1916 let Inst{7} = 0b1;
1917 let Inst{6-4} = 0b000;
1918}
1919
Johnny Chenadc77332010-02-26 22:04:29 +00001920// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1921// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001922class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001923 list<dag> pat = [/* For disassembly only; pattern left blank */],
1924 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1925 string asm = "\t$Rd, $Rn, $Rm">
Jim Grosbacha7603982011-07-01 21:12:19 +00001926 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat>,
1927 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001928 let Inst{31-27} = 0b11111;
1929 let Inst{26-23} = 0b0101;
1930 let Inst{22-20} = op22_20;
1931 let Inst{15-12} = 0b1111;
1932 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001933
Owen Anderson46c478e2010-11-17 19:57:38 +00001934 bits<4> Rd;
1935 bits<4> Rn;
1936 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001937
Jim Grosbach86386922010-12-08 22:10:43 +00001938 let Inst{11-8} = Rd;
1939 let Inst{19-16} = Rn;
1940 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001941}
1942
1943// Saturating add/subtract -- for disassembly only
1944
Nate Begeman692433b2010-07-29 17:56:55 +00001945def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001946 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1947 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001948def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1949def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1950def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001951def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
1952 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
1953def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
1954 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001955def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001956def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001957 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
1958 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001959def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1960def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1961def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1962def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1963def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1964def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1965def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1966def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1967
1968// Signed/Unsigned add/subtract -- for disassembly only
1969
1970def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1971def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1972def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1973def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1974def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1975def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1976def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1977def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1978def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1979def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1980def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1981def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1982
1983// Signed/Unsigned halving add/subtract -- for disassembly only
1984
1985def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1986def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1987def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1988def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1989def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1990def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1991def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1992def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1993def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1994def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1995def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1996def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1997
Owen Anderson821752e2010-11-18 20:32:18 +00001998// Helper class for disassembly only
1999// A6.3.16 & A6.3.17
2000// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
2001class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
2002 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
2003 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
2004 let Inst{31-27} = 0b11111;
2005 let Inst{26-24} = 0b011;
2006 let Inst{23} = long;
2007 let Inst{22-20} = op22_20;
2008 let Inst{7-4} = op7_4;
2009}
2010
2011class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
2012 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
2013 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
2014 let Inst{31-27} = 0b11111;
2015 let Inst{26-24} = 0b011;
2016 let Inst{23} = long;
2017 let Inst{22-20} = op22_20;
2018 let Inst{7-4} = op7_4;
2019}
2020
Jim Grosbach8c989842011-09-20 00:26:34 +00002021// Unsigned Sum of Absolute Differences [and Accumulate].
Owen Anderson821752e2010-11-18 20:32:18 +00002022def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
2023 (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002024 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []>,
2025 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002026 let Inst{15-12} = 0b1111;
2027}
Owen Anderson821752e2010-11-18 20:32:18 +00002028def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00002029 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Jim Grosbacha7603982011-07-01 21:12:19 +00002030 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>,
2031 Requires<[IsThumb2, HasThumb2DSP]>;
Johnny Chenadc77332010-02-26 22:04:29 +00002032
Jim Grosbach8c989842011-09-20 00:26:34 +00002033// Signed/Unsigned saturate.
Owen Anderson46c478e2010-11-17 19:57:38 +00002034class T2SatI<dag oops, dag iops, InstrItinClass itin,
2035 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002036 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00002037 bits<4> Rd;
2038 bits<4> Rn;
2039 bits<5> sat_imm;
2040 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00002041
Jim Grosbach86386922010-12-08 22:10:43 +00002042 let Inst{11-8} = Rd;
2043 let Inst{19-16} = Rn;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002044 let Inst{4-0} = sat_imm;
2045 let Inst{21} = sh{5};
Owen Anderson46c478e2010-11-17 19:57:38 +00002046 let Inst{14-12} = sh{4-2};
2047 let Inst{7-6} = sh{1-0};
2048}
2049
Owen Andersonc7373f82010-11-30 20:00:01 +00002050def t2SSAT: T2SatI<
Owen Anderson0afa0092011-09-26 21:06:22 +00002051 (outs rGPR:$Rd),
2052 (ins imm1_32:$sat_imm, rGPR:$Rn, t2_shift_imm:$sh),
Jim Grosbach8c989842011-09-20 00:26:34 +00002053 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002054 let Inst{31-27} = 0b11110;
2055 let Inst{25-22} = 0b1100;
2056 let Inst{20} = 0;
2057 let Inst{15} = 0;
Owen Anderson061c3c42011-09-19 20:00:02 +00002058 let Inst{5} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002059}
2060
Owen Andersonc7373f82010-11-30 20:00:01 +00002061def t2SSAT16: T2SatI<
Jim Grosbachf4943352011-07-25 23:09:14 +00002062 (outs rGPR:$Rd), (ins imm1_16:$sat_imm, rGPR:$Rn), NoItinerary,
Jim Grosbach8c989842011-09-20 00:26:34 +00002063 "ssat16", "\t$Rd, $sat_imm, $Rn", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002064 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002065 let Inst{31-27} = 0b11110;
2066 let Inst{25-22} = 0b1100;
2067 let Inst{20} = 0;
2068 let Inst{15} = 0;
2069 let Inst{21} = 1; // sh = '1'
2070 let Inst{14-12} = 0b000; // imm3 = '000'
2071 let Inst{7-6} = 0b00; // imm2 = '00'
Owen Anderson8a28bdc2011-09-16 22:17:02 +00002072 let Inst{5-4} = 0b00;
Johnny Chenadc77332010-02-26 22:04:29 +00002073}
2074
Owen Andersonc7373f82010-11-30 20:00:01 +00002075def t2USAT: T2SatI<
Owen Anderson0afa0092011-09-26 21:06:22 +00002076 (outs rGPR:$Rd),
2077 (ins imm0_31:$sat_imm, rGPR:$Rn, t2_shift_imm:$sh),
Jim Grosbach8c989842011-09-20 00:26:34 +00002078 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002079 let Inst{31-27} = 0b11110;
2080 let Inst{25-22} = 0b1110;
2081 let Inst{20} = 0;
2082 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002083}
2084
Jim Grosbachb105b992011-09-16 18:32:30 +00002085def t2USAT16: T2SatI<(outs rGPR:$Rd), (ins imm0_15:$sat_imm, rGPR:$Rn),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002086 NoItinerary,
Jim Grosbach8c989842011-09-20 00:26:34 +00002087 "usat16", "\t$Rd, $sat_imm, $Rn", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002088 Requires<[IsThumb2, HasThumb2DSP]> {
Owen Anderson4a713572011-09-23 21:57:50 +00002089 let Inst{31-22} = 0b1111001110;
Johnny Chenadc77332010-02-26 22:04:29 +00002090 let Inst{20} = 0;
2091 let Inst{15} = 0;
2092 let Inst{21} = 1; // sh = '1'
2093 let Inst{14-12} = 0b000; // imm3 = '000'
2094 let Inst{7-6} = 0b00; // imm2 = '00'
Owen Anderson4a713572011-09-23 21:57:50 +00002095 let Inst{5-4} = 0b00;
Johnny Chenadc77332010-02-26 22:04:29 +00002096}
Anton Korobeynikov52237112009-06-17 18:13:58 +00002097
Bob Wilson38aa2872010-08-13 21:48:10 +00002098def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
2099def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002100
Evan Chengf49810c2009-06-23 17:48:47 +00002101//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00002102// Shift and rotate Instructions.
2103//
2104
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002105defm t2LSL : T2I_sh_ir<0b00, "lsl", imm0_31,
2106 BinOpFrag<(shl node:$LHS, node:$RHS)>, "t2LSL">;
Jim Grosbachd2990102011-09-02 18:43:25 +00002107defm t2LSR : T2I_sh_ir<0b01, "lsr", imm_sr,
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002108 BinOpFrag<(srl node:$LHS, node:$RHS)>, "t2LSR">;
Jim Grosbachd2990102011-09-02 18:43:25 +00002109defm t2ASR : T2I_sh_ir<0b10, "asr", imm_sr,
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002110 BinOpFrag<(sra node:$LHS, node:$RHS)>, "t2ASR">;
2111defm t2ROR : T2I_sh_ir<0b11, "ror", imm0_31,
2112 BinOpFrag<(rotr node:$LHS, node:$RHS)>, "t2ROR">;
Evan Chenga67efd12009-06-23 19:39:13 +00002113
Andrew Trickd49ffe82011-04-29 14:18:15 +00002114// (rotr x, (and y, 0x...1f)) ==> (ROR x, y)
2115def : Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)),
2116 (t2RORrr rGPR:$lhs, rGPR:$rhs)>;
2117
David Goodwinca01a8d2009-09-01 18:32:09 +00002118let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00002119def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2120 "rrx", "\t$Rd, $Rm",
2121 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002122 let Inst{31-27} = 0b11101;
2123 let Inst{26-25} = 0b01;
2124 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00002125 let Inst{19-16} = 0b1111; // Rn
2126 let Inst{14-12} = 0b000;
2127 let Inst{7-4} = 0b0011;
2128}
David Goodwinca01a8d2009-09-01 18:32:09 +00002129}
Evan Chenga67efd12009-06-23 19:39:13 +00002130
Daniel Dunbar8d66b782011-01-10 15:26:39 +00002131let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002132def t2MOVsrl_flag : T2TwoRegShiftImm<
2133 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2134 "lsrs", ".w\t$Rd, $Rm, #1",
2135 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002136 let Inst{31-27} = 0b11101;
2137 let Inst{26-25} = 0b01;
2138 let Inst{24-21} = 0b0010;
2139 let Inst{20} = 1; // The S bit.
2140 let Inst{19-16} = 0b1111; // Rn
2141 let Inst{5-4} = 0b01; // Shift type.
2142 // Shift amount = Inst{14-12:7-6} = 1.
2143 let Inst{14-12} = 0b000;
2144 let Inst{7-6} = 0b01;
2145}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002146def t2MOVsra_flag : T2TwoRegShiftImm<
2147 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2148 "asrs", ".w\t$Rd, $Rm, #1",
2149 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002150 let Inst{31-27} = 0b11101;
2151 let Inst{26-25} = 0b01;
2152 let Inst{24-21} = 0b0010;
2153 let Inst{20} = 1; // The S bit.
2154 let Inst{19-16} = 0b1111; // Rn
2155 let Inst{5-4} = 0b10; // Shift type.
2156 // Shift amount = Inst{14-12:7-6} = 1.
2157 let Inst{14-12} = 0b000;
2158 let Inst{7-6} = 0b01;
2159}
David Goodwin3583df72009-07-28 17:06:49 +00002160}
2161
Evan Chenga67efd12009-06-23 19:39:13 +00002162//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002163// Bitwise Instructions.
2164//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002165
Johnny Chend68e1192009-12-15 17:24:14 +00002166defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002167 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002168 BinOpFrag<(and node:$LHS, node:$RHS)>, "t2AND", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002169defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002170 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002171 BinOpFrag<(or node:$LHS, node:$RHS)>, "t2ORR", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002172defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002173 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002174 BinOpFrag<(xor node:$LHS, node:$RHS)>, "t2EOR", 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002175
Johnny Chend68e1192009-12-15 17:24:14 +00002176defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002177 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002178 BinOpFrag<(and node:$LHS, (not node:$RHS))>,
2179 "t2BIC">;
Evan Chengf49810c2009-06-23 17:48:47 +00002180
Owen Anderson2f7aed32010-11-17 22:16:31 +00002181class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2182 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002183 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002184 bits<4> Rd;
2185 bits<5> msb;
2186 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002187
Jim Grosbach86386922010-12-08 22:10:43 +00002188 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002189 let Inst{4-0} = msb{4-0};
2190 let Inst{14-12} = lsb{4-2};
2191 let Inst{7-6} = lsb{1-0};
2192}
2193
2194class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2195 string opc, string asm, list<dag> pattern>
2196 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2197 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002198
Jim Grosbach86386922010-12-08 22:10:43 +00002199 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002200}
2201
2202let Constraints = "$src = $Rd" in
2203def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2204 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2205 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002206 let Inst{31-27} = 0b11110;
Johnny Chen3a961222011-04-15 22:52:15 +00002207 let Inst{26} = 0; // should be 0.
Johnny Chend68e1192009-12-15 17:24:14 +00002208 let Inst{25} = 1;
2209 let Inst{24-20} = 0b10110;
2210 let Inst{19-16} = 0b1111; // Rn
2211 let Inst{15} = 0;
Johnny Chen3a961222011-04-15 22:52:15 +00002212 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002213
Owen Anderson2f7aed32010-11-17 22:16:31 +00002214 bits<10> imm;
2215 let msb{4-0} = imm{9-5};
2216 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002217}
Evan Chengf49810c2009-06-23 17:48:47 +00002218
Owen Anderson2f7aed32010-11-17 22:16:31 +00002219def t2SBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002220 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002221 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002222 let Inst{31-27} = 0b11110;
2223 let Inst{25} = 1;
2224 let Inst{24-20} = 0b10100;
2225 let Inst{15} = 0;
2226}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002227
Owen Anderson2f7aed32010-11-17 22:16:31 +00002228def t2UBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002229 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002230 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002231 let Inst{31-27} = 0b11110;
2232 let Inst{25} = 1;
2233 let Inst{24-20} = 0b11100;
2234 let Inst{15} = 0;
2235}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002236
Johnny Chen9474d552010-02-02 19:31:58 +00002237// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002238let Constraints = "$src = $Rd" in {
2239 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2240 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2241 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2242 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2243 bf_inv_mask_imm:$imm))]> {
2244 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002245 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002246 let Inst{25} = 1;
2247 let Inst{24-20} = 0b10110;
2248 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002249 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002250
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002251 bits<10> imm;
2252 let msb{4-0} = imm{9-5};
2253 let lsb{4-0} = imm{4-0};
2254 }
Johnny Chen9474d552010-02-02 19:31:58 +00002255}
Evan Chengf49810c2009-06-23 17:48:47 +00002256
Evan Cheng7e1bf302010-09-29 00:27:46 +00002257defm t2ORN : T2I_bin_irs<0b0011, "orn",
2258 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002259 BinOpFrag<(or node:$LHS, (not node:$RHS))>,
2260 "t2ORN", 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002261
Jim Grosbachd32872f2011-09-14 21:24:41 +00002262/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
2263/// unary operation that produces a value. These are predicable and can be
2264/// changed to modify CPSR.
2265multiclass T2I_un_irs<bits<4> opcod, string opc,
2266 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
2267 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
2268 // shifted imm
2269 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
2270 opc, "\t$Rd, $imm",
2271 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
2272 let isAsCheapAsAMove = Cheap;
2273 let isReMaterializable = ReMat;
2274 let Inst{31-27} = 0b11110;
2275 let Inst{25} = 0;
2276 let Inst{24-21} = opcod;
2277 let Inst{19-16} = 0b1111; // Rn
2278 let Inst{15} = 0;
2279 }
2280 // register
2281 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
2282 opc, ".w\t$Rd, $Rm",
2283 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
2284 let Inst{31-27} = 0b11101;
2285 let Inst{26-25} = 0b01;
2286 let Inst{24-21} = opcod;
2287 let Inst{19-16} = 0b1111; // Rn
2288 let Inst{14-12} = 0b000; // imm3
2289 let Inst{7-6} = 0b00; // imm2
2290 let Inst{5-4} = 0b00; // type
2291 }
2292 // shifted register
2293 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
2294 opc, ".w\t$Rd, $ShiftedRm",
2295 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
2296 let Inst{31-27} = 0b11101;
2297 let Inst{26-25} = 0b01;
2298 let Inst{24-21} = opcod;
2299 let Inst{19-16} = 0b1111; // Rn
2300 }
2301}
2302
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002303// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2304let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002305defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002306 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002307 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002308
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002309let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002310def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2311 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002312
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002313// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002314def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2315 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002316 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002317
2318def : T2Pat<(t2_so_imm_not:$src),
2319 (t2MVNi t2_so_imm_not:$src)>;
2320
Evan Chengf49810c2009-06-23 17:48:47 +00002321//===----------------------------------------------------------------------===//
2322// Multiply Instructions.
2323//
Evan Cheng8de898a2009-06-26 00:19:44 +00002324let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002325def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2326 "mul", "\t$Rd, $Rn, $Rm",
2327 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002328 let Inst{31-27} = 0b11111;
2329 let Inst{26-23} = 0b0110;
2330 let Inst{22-20} = 0b000;
2331 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2332 let Inst{7-4} = 0b0000; // Multiply
2333}
Evan Chengf49810c2009-06-23 17:48:47 +00002334
Owen Anderson35141a92010-11-18 01:08:42 +00002335def t2MLA: T2FourReg<
2336 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2337 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2338 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002339 let Inst{31-27} = 0b11111;
2340 let Inst{26-23} = 0b0110;
2341 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002342 let Inst{7-4} = 0b0000; // Multiply
2343}
Evan Chengf49810c2009-06-23 17:48:47 +00002344
Owen Anderson35141a92010-11-18 01:08:42 +00002345def t2MLS: T2FourReg<
2346 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2347 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2348 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002349 let Inst{31-27} = 0b11111;
2350 let Inst{26-23} = 0b0110;
2351 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002352 let Inst{7-4} = 0b0001; // Multiply and Subtract
2353}
Evan Chengf49810c2009-06-23 17:48:47 +00002354
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002355// Extra precision multiplies with low / high results
2356let neverHasSideEffects = 1 in {
2357let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002358def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson796c3652011-08-22 23:16:48 +00002359 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002360 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Owen Anderson796c3652011-08-22 23:16:48 +00002361 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002362
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002363def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002364 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002365 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002366 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002367} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002368
2369// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002370def t2SMLAL : T2MulLong<0b100, 0b0000,
2371 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002372 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002373 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002374
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002375def t2UMLAL : T2MulLong<0b110, 0b0000,
2376 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002377 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002378 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002379
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002380def t2UMAAL : T2MulLong<0b110, 0b0110,
2381 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002382 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbacha7603982011-07-01 21:12:19 +00002383 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2384 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002385} // neverHasSideEffects
2386
Johnny Chen93042d12010-03-02 18:14:57 +00002387// Rounding variants of the below included for disassembly only
2388
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002389// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002390def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2391 "smmul", "\t$Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002392 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]>,
2393 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002394 let Inst{31-27} = 0b11111;
2395 let Inst{26-23} = 0b0110;
2396 let Inst{22-20} = 0b101;
2397 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2398 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2399}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002400
Owen Anderson821752e2010-11-18 20:32:18 +00002401def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002402 "smmulr", "\t$Rd, $Rn, $Rm", []>,
2403 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002404 let Inst{31-27} = 0b11111;
2405 let Inst{26-23} = 0b0110;
2406 let Inst{22-20} = 0b101;
2407 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2408 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2409}
2410
Owen Anderson821752e2010-11-18 20:32:18 +00002411def t2SMMLA : T2FourReg<
2412 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2413 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002414 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]>,
2415 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002416 let Inst{31-27} = 0b11111;
2417 let Inst{26-23} = 0b0110;
2418 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002419 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2420}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002421
Owen Anderson821752e2010-11-18 20:32:18 +00002422def t2SMMLAR: T2FourReg<
2423 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002424 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
2425 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002426 let Inst{31-27} = 0b11111;
2427 let Inst{26-23} = 0b0110;
2428 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002429 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2430}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002431
Owen Anderson821752e2010-11-18 20:32:18 +00002432def t2SMMLS: T2FourReg<
2433 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2434 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002435 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]>,
2436 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002437 let Inst{31-27} = 0b11111;
2438 let Inst{26-23} = 0b0110;
2439 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002440 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2441}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002442
Owen Anderson821752e2010-11-18 20:32:18 +00002443def t2SMMLSR:T2FourReg<
2444 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002445 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
2446 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002447 let Inst{31-27} = 0b11111;
2448 let Inst{26-23} = 0b0110;
2449 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002450 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2451}
2452
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002453multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002454 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2455 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2456 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002457 (sext_inreg rGPR:$Rm, i16)))]>,
2458 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002459 let Inst{31-27} = 0b11111;
2460 let Inst{26-23} = 0b0110;
2461 let Inst{22-20} = 0b001;
2462 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2463 let Inst{7-6} = 0b00;
2464 let Inst{5-4} = 0b00;
2465 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002466
Owen Anderson821752e2010-11-18 20:32:18 +00002467 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2468 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2469 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002470 (sra rGPR:$Rm, (i32 16))))]>,
2471 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002472 let Inst{31-27} = 0b11111;
2473 let Inst{26-23} = 0b0110;
2474 let Inst{22-20} = 0b001;
2475 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2476 let Inst{7-6} = 0b00;
2477 let Inst{5-4} = 0b01;
2478 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002479
Owen Anderson821752e2010-11-18 20:32:18 +00002480 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2481 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2482 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002483 (sext_inreg rGPR:$Rm, i16)))]>,
2484 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002485 let Inst{31-27} = 0b11111;
2486 let Inst{26-23} = 0b0110;
2487 let Inst{22-20} = 0b001;
2488 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2489 let Inst{7-6} = 0b00;
2490 let Inst{5-4} = 0b10;
2491 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002492
Owen Anderson821752e2010-11-18 20:32:18 +00002493 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2494 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2495 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002496 (sra rGPR:$Rm, (i32 16))))]>,
2497 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002498 let Inst{31-27} = 0b11111;
2499 let Inst{26-23} = 0b0110;
2500 let Inst{22-20} = 0b001;
2501 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2502 let Inst{7-6} = 0b00;
2503 let Inst{5-4} = 0b11;
2504 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002505
Owen Anderson821752e2010-11-18 20:32:18 +00002506 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2507 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2508 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002509 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]>,
2510 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002511 let Inst{31-27} = 0b11111;
2512 let Inst{26-23} = 0b0110;
2513 let Inst{22-20} = 0b011;
2514 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2515 let Inst{7-6} = 0b00;
2516 let Inst{5-4} = 0b00;
2517 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002518
Owen Anderson821752e2010-11-18 20:32:18 +00002519 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2520 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2521 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002522 (sra rGPR:$Rm, (i32 16))), (i32 16)))]>,
2523 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002524 let Inst{31-27} = 0b11111;
2525 let Inst{26-23} = 0b0110;
2526 let Inst{22-20} = 0b011;
2527 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2528 let Inst{7-6} = 0b00;
2529 let Inst{5-4} = 0b01;
2530 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002531}
2532
2533
2534multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002535 def BB : T2FourReg<
2536 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2537 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2538 [(set rGPR:$Rd, (add rGPR:$Ra,
2539 (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002540 (sext_inreg rGPR:$Rm, i16))))]>,
2541 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002542 let Inst{31-27} = 0b11111;
2543 let Inst{26-23} = 0b0110;
2544 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002545 let Inst{7-6} = 0b00;
2546 let Inst{5-4} = 0b00;
2547 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002548
Owen Anderson821752e2010-11-18 20:32:18 +00002549 def BT : T2FourReg<
2550 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2551 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2552 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002553 (sra rGPR:$Rm, (i32 16)))))]>,
2554 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002555 let Inst{31-27} = 0b11111;
2556 let Inst{26-23} = 0b0110;
2557 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002558 let Inst{7-6} = 0b00;
2559 let Inst{5-4} = 0b01;
2560 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002561
Owen Anderson821752e2010-11-18 20:32:18 +00002562 def TB : T2FourReg<
2563 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2564 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2565 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002566 (sext_inreg rGPR:$Rm, i16))))]>,
2567 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002568 let Inst{31-27} = 0b11111;
2569 let Inst{26-23} = 0b0110;
2570 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002571 let Inst{7-6} = 0b00;
2572 let Inst{5-4} = 0b10;
2573 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002574
Owen Anderson821752e2010-11-18 20:32:18 +00002575 def TT : T2FourReg<
2576 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2577 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2578 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002579 (sra rGPR:$Rm, (i32 16)))))]>,
2580 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002581 let Inst{31-27} = 0b11111;
2582 let Inst{26-23} = 0b0110;
2583 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002584 let Inst{7-6} = 0b00;
2585 let Inst{5-4} = 0b11;
2586 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002587
Owen Anderson821752e2010-11-18 20:32:18 +00002588 def WB : T2FourReg<
2589 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2590 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2591 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002592 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]>,
2593 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002594 let Inst{31-27} = 0b11111;
2595 let Inst{26-23} = 0b0110;
2596 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002597 let Inst{7-6} = 0b00;
2598 let Inst{5-4} = 0b00;
2599 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002600
Owen Anderson821752e2010-11-18 20:32:18 +00002601 def WT : T2FourReg<
2602 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2603 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2604 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002605 (sra rGPR:$Rm, (i32 16))), (i32 16))))]>,
2606 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002607 let Inst{31-27} = 0b11111;
2608 let Inst{26-23} = 0b0110;
2609 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002610 let Inst{7-6} = 0b00;
2611 let Inst{5-4} = 0b01;
2612 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002613}
2614
2615defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2616defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2617
Jim Grosbacheeca7582011-09-15 23:45:50 +00002618// Halfword multiple accumulate long: SMLAL<x><y>
Owen Anderson821752e2010-11-18 20:32:18 +00002619def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2620 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002621 [/* For disassembly only; pattern left blank */]>,
2622 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002623def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2624 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002625 [/* For disassembly only; pattern left blank */]>,
2626 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002627def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2628 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002629 [/* For disassembly only; pattern left blank */]>,
2630 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002631def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2632 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002633 [/* For disassembly only; pattern left blank */]>,
2634 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002635
Johnny Chenadc77332010-02-26 22:04:29 +00002636// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Owen Anderson821752e2010-11-18 20:32:18 +00002637def t2SMUAD: T2ThreeReg_mac<
2638 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002639 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []>,
2640 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002641 let Inst{15-12} = 0b1111;
2642}
Owen Anderson821752e2010-11-18 20:32:18 +00002643def t2SMUADX:T2ThreeReg_mac<
2644 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002645 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []>,
2646 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002647 let Inst{15-12} = 0b1111;
2648}
Owen Anderson821752e2010-11-18 20:32:18 +00002649def t2SMUSD: T2ThreeReg_mac<
2650 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002651 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []>,
2652 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002653 let Inst{15-12} = 0b1111;
2654}
Owen Anderson821752e2010-11-18 20:32:18 +00002655def t2SMUSDX:T2ThreeReg_mac<
2656 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002657 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []>,
2658 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002659 let Inst{15-12} = 0b1111;
2660}
Owen Andersonc6788c82011-08-22 23:31:45 +00002661def t2SMLAD : T2FourReg_mac<
Owen Anderson821752e2010-11-18 20:32:18 +00002662 0, 0b010, 0b0000, (outs rGPR:$Rd),
2663 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
Jim Grosbacha7603982011-07-01 21:12:19 +00002664 "\t$Rd, $Rn, $Rm, $Ra", []>,
2665 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002666def t2SMLADX : T2FourReg_mac<
2667 0, 0b010, 0b0001, (outs rGPR:$Rd),
2668 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002669 "\t$Rd, $Rn, $Rm, $Ra", []>,
2670 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002671def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2672 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
Jim Grosbacha7603982011-07-01 21:12:19 +00002673 "\t$Rd, $Rn, $Rm, $Ra", []>,
2674 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002675def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2676 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002677 "\t$Rd, $Rn, $Rm, $Ra", []>,
2678 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002679def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach231948f2011-09-16 16:58:03 +00002680 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64, "smlald",
2681 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002682 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002683def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach231948f2011-09-16 16:58:03 +00002684 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaldx",
2685 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002686 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002687def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach7ff24722011-09-16 17:10:44 +00002688 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlsld",
2689 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002690 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002691def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2692 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
Jim Grosbach7ff24722011-09-16 17:10:44 +00002693 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002694 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002695
2696//===----------------------------------------------------------------------===//
Evan Cheng734f63b2011-06-21 19:00:54 +00002697// Division Instructions.
2698// Signed and unsigned division on v7-M
2699//
2700def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2701 "sdiv", "\t$Rd, $Rn, $Rm",
2702 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
2703 Requires<[HasDivide, IsThumb2]> {
2704 let Inst{31-27} = 0b11111;
2705 let Inst{26-21} = 0b011100;
2706 let Inst{20} = 0b1;
2707 let Inst{15-12} = 0b1111;
2708 let Inst{7-4} = 0b1111;
2709}
2710
2711def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2712 "udiv", "\t$Rd, $Rn, $Rm",
2713 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
2714 Requires<[HasDivide, IsThumb2]> {
2715 let Inst{31-27} = 0b11111;
2716 let Inst{26-21} = 0b011101;
2717 let Inst{20} = 0b1;
2718 let Inst{15-12} = 0b1111;
2719 let Inst{7-4} = 0b1111;
2720}
2721
2722//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002723// Misc. Arithmetic Instructions.
2724//
2725
Jim Grosbach80dc1162010-02-16 21:23:02 +00002726class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2727 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002728 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002729 let Inst{31-27} = 0b11111;
2730 let Inst{26-22} = 0b01010;
2731 let Inst{21-20} = op1;
2732 let Inst{15-12} = 0b1111;
2733 let Inst{7-6} = 0b10;
2734 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002735 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002736}
Evan Chengf49810c2009-06-23 17:48:47 +00002737
Owen Anderson612fb5b2010-11-18 21:15:19 +00002738def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2739 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002740
Owen Anderson612fb5b2010-11-18 21:15:19 +00002741def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2742 "rbit", "\t$Rd, $Rm",
2743 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002744
Owen Anderson612fb5b2010-11-18 21:15:19 +00002745def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2746 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002747
Owen Anderson612fb5b2010-11-18 21:15:19 +00002748def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2749 "rev16", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002750 [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng6d6c55b2011-06-17 20:47:21 +00002751
Owen Anderson612fb5b2010-11-18 21:15:19 +00002752def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2753 "revsh", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002754 [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng3f30af32011-03-18 21:52:42 +00002755
Evan Chengf60ceac2011-06-15 17:17:48 +00002756def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)),
Evan Cheng9568e5c2011-06-21 06:01:08 +00002757 (and (srl rGPR:$Rm, (i32 8)), 0xFF)),
Evan Chengf60ceac2011-06-15 17:17:48 +00002758 (t2REVSH rGPR:$Rm)>;
2759
Owen Anderson612fb5b2010-11-18 21:15:19 +00002760def t2PKHBT : T2ThreeReg<
Jim Grosbach0b692472011-09-14 23:16:41 +00002761 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_lsl_amt:$sh),
2762 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002763 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002764 (and (shl rGPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002765 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002766 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002767 let Inst{31-27} = 0b11101;
2768 let Inst{26-25} = 0b01;
2769 let Inst{24-20} = 0b01100;
2770 let Inst{5} = 0; // BT form
2771 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002772
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002773 bits<5> sh;
2774 let Inst{14-12} = sh{4-2};
2775 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002776}
Evan Cheng40289b02009-07-07 05:35:52 +00002777
2778// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002779def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2780 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002781 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002782def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002783 (t2PKHBT rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002784 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002785
Bob Wilsondc66eda2010-08-16 22:26:55 +00002786// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2787// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002788def t2PKHTB : T2ThreeReg<
Jim Grosbach0b692472011-09-14 23:16:41 +00002789 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_asr_amt:$sh),
2790 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002791 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002792 (and (sra rGPR:$Rm, pkh_asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002793 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002794 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002795 let Inst{31-27} = 0b11101;
2796 let Inst{26-25} = 0b01;
2797 let Inst{24-20} = 0b01100;
2798 let Inst{5} = 1; // TB form
2799 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002800
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002801 bits<5> sh;
2802 let Inst{14-12} = sh{4-2};
2803 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002804}
Evan Cheng40289b02009-07-07 05:35:52 +00002805
2806// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2807// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002808def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002809 (t2PKHTB rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002810 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002811def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002812 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002813 (t2PKHTB rGPR:$src1, rGPR:$src2, imm1_15:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002814 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002815
2816//===----------------------------------------------------------------------===//
2817// Comparison Instructions...
2818//
Johnny Chend68e1192009-12-15 17:24:14 +00002819defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002820 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002821 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>, "t2CMP">;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002822
Jim Grosbachef88a922011-09-06 21:44:58 +00002823def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_imm:$imm),
2824 (t2CMPri GPRnopc:$lhs, t2_so_imm:$imm)>;
2825def : T2Pat<(ARMcmpZ GPRnopc:$lhs, rGPR:$rhs),
2826 (t2CMPrr GPRnopc:$lhs, rGPR:$rhs)>;
2827def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_reg:$rhs),
2828 (t2CMPrs GPRnopc:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002829
Dan Gohman4b7dff92010-08-26 15:50:25 +00002830//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2831// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002832//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2833// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002834defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002835 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002836 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>,
2837 "t2CMNz">;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002838
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002839//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2840// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002841
Jim Grosbachef88a922011-09-06 21:44:58 +00002842def : T2Pat<(ARMcmpZ GPRnopc:$src, t2_so_imm_neg:$imm),
2843 (t2CMNzri GPRnopc:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002844
Johnny Chend68e1192009-12-15 17:24:14 +00002845defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002846 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002847 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>,
2848 "t2TST">;
Johnny Chend68e1192009-12-15 17:24:14 +00002849defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002850 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002851 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>,
2852 "t2TEQ">;
Evan Chengf49810c2009-06-23 17:48:47 +00002853
Evan Chenge253c952009-07-07 20:39:03 +00002854// Conditional moves
2855// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002856// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002857let neverHasSideEffects = 1 in {
Jim Grosbachefeedce2011-07-01 17:14:11 +00002858def t2MOVCCr : t2PseudoInst<(outs rGPR:$Rd),
2859 (ins rGPR:$false, rGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002860 4, IIC_iCMOVr,
Owen Anderson8ee97792010-11-18 21:46:31 +00002861 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002862 RegConstraint<"$false = $Rd">;
2863
2864let isMoveImm = 1 in
2865def t2MOVCCi : t2PseudoInst<(outs rGPR:$Rd),
2866 (ins rGPR:$false, t2_so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002867 4, IIC_iCMOVi,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002868[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2869 RegConstraint<"$false = $Rd">;
Evan Chenge253c952009-07-07 20:39:03 +00002870
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002871// FIXME: Pseudo-ize these. For now, just mark codegen only.
2872let isCodeGenOnly = 1 in {
Evan Chengc4af4632010-11-17 20:13:28 +00002873let isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002874def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, imm0_65535_expr:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002875 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002876 "movw", "\t$Rd, $imm", []>,
2877 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002878 let Inst{31-27} = 0b11110;
2879 let Inst{25} = 1;
2880 let Inst{24-21} = 0b0010;
2881 let Inst{20} = 0; // The S bit.
2882 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002883
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002884 bits<4> Rd;
2885 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002886
Jim Grosbach86386922010-12-08 22:10:43 +00002887 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002888 let Inst{19-16} = imm{15-12};
2889 let Inst{26} = imm{11};
2890 let Inst{14-12} = imm{10-8};
2891 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002892}
2893
Evan Chengc4af4632010-11-17 20:13:28 +00002894let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002895def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2896 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002897 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002898
Evan Chengc4af4632010-11-17 20:13:28 +00002899let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002900def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
Jim Grosbach9c5edc02011-10-26 17:28:15 +00002901 IIC_iCMOVi, "mvn", "\t$Rd, $imm",
Owen Anderson8ee97792010-11-18 21:46:31 +00002902[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002903 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002904 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002905 let Inst{31-27} = 0b11110;
2906 let Inst{25} = 0;
2907 let Inst{24-21} = 0b0011;
2908 let Inst{20} = 0; // The S bit.
2909 let Inst{19-16} = 0b1111; // Rn
2910 let Inst{15} = 0;
2911}
2912
Johnny Chend68e1192009-12-15 17:24:14 +00002913class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2914 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002915 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002916 let Inst{31-27} = 0b11101;
2917 let Inst{26-25} = 0b01;
2918 let Inst{24-21} = 0b0010;
2919 let Inst{20} = 0; // The S bit.
2920 let Inst{19-16} = 0b1111; // Rn
2921 let Inst{5-4} = opcod; // Shift type.
2922}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002923def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2924 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2925 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2926 RegConstraint<"$false = $Rd">;
2927def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2928 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2929 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2930 RegConstraint<"$false = $Rd">;
2931def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2932 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2933 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2934 RegConstraint<"$false = $Rd">;
2935def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2936 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2937 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2938 RegConstraint<"$false = $Rd">;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002939} // isCodeGenOnly = 1
Jim Grosbachefeedce2011-07-01 17:14:11 +00002940} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002941
David Goodwin5e47a9a2009-06-30 18:04:13 +00002942//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002943// Atomic operations intrinsics
2944//
2945
2946// memory barriers protect the atomic sequences
2947let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002948def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2949 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2950 Requires<[IsThumb, HasDB]> {
2951 bits<4> opt;
2952 let Inst{31-4} = 0xf3bf8f5;
2953 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002954}
2955}
2956
Bob Wilsonf74a4292010-10-30 00:54:37 +00002957def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
Jim Grosbachaa833e52011-09-06 22:53:27 +00002958 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00002959 Requires<[IsThumb, HasDB]> {
2960 bits<4> opt;
2961 let Inst{31-4} = 0xf3bf8f4;
2962 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002963}
2964
Jim Grosbachaa833e52011-09-06 22:53:27 +00002965def t2ISB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2966 "isb", "\t$opt",
Jim Grosbach218affc2011-09-06 23:09:19 +00002967 []>, Requires<[IsThumb2, HasDB]> {
Jim Grosbachaa833e52011-09-06 22:53:27 +00002968 bits<4> opt;
Bob Wilsonf74a4292010-10-30 00:54:37 +00002969 let Inst{31-4} = 0xf3bf8f6;
Jim Grosbachaa833e52011-09-06 22:53:27 +00002970 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002971}
2972
Owen Anderson16884412011-07-13 23:22:26 +00002973class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002974 InstrItinClass itin, string opc, string asm, string cstr,
2975 list<dag> pattern, bits<4> rt2 = 0b1111>
2976 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2977 let Inst{31-27} = 0b11101;
2978 let Inst{26-20} = 0b0001101;
2979 let Inst{11-8} = rt2;
2980 let Inst{7-6} = 0b01;
2981 let Inst{5-4} = opcod;
2982 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002983
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002984 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002985 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002986 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002987 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002988}
Owen Anderson16884412011-07-13 23:22:26 +00002989class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002990 InstrItinClass itin, string opc, string asm, string cstr,
2991 list<dag> pattern, bits<4> rt2 = 0b1111>
2992 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2993 let Inst{31-27} = 0b11101;
2994 let Inst{26-20} = 0b0001100;
2995 let Inst{11-8} = rt2;
2996 let Inst{7-6} = 0b01;
2997 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002998
Owen Anderson91a7c592010-11-19 00:28:38 +00002999 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003000 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00003001 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003002 let Inst{3-0} = Rd;
3003 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00003004 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00003005}
3006
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003007let mayLoad = 1 in {
Jim Grosbachb6aed502011-09-09 18:37:27 +00003008def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003009 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003010 "ldrexb", "\t$Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003011def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003012 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003013 "ldrexh", "\t$Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003014def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_imm0_1020s4:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003015 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003016 "ldrex", "\t$Rt, $addr", "", []> {
Jim Grosbachb6aed502011-09-09 18:37:27 +00003017 bits<4> Rt;
3018 bits<12> addr;
Johnny Chend68e1192009-12-15 17:24:14 +00003019 let Inst{31-27} = 0b11101;
3020 let Inst{26-20} = 0b0000101;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003021 let Inst{19-16} = addr{11-8};
Owen Anderson808c7d12010-12-10 21:52:38 +00003022 let Inst{15-12} = Rt;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003023 let Inst{11-8} = 0b1111;
3024 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003025}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003026let hasExtraDefRegAllocReq = 1 in
3027def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003028 (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003029 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003030 "ldrexd", "\t$Rt, $Rt2, $addr", "",
Owen Anderson91a7c592010-11-19 00:28:38 +00003031 [], {?, ?, ?, ?}> {
3032 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00003033 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00003034}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003035}
3036
Owen Anderson91a7c592010-11-19 00:28:38 +00003037let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003038def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003039 (ins rGPR:$Rt, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003040 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003041 "strexb", "\t$Rd, $Rt, $addr", "", []>;
3042def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003043 (ins rGPR:$Rt, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003044 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003045 "strexh", "\t$Rd, $Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003046def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt,
3047 t2addrmode_imm0_1020s4:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003048 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003049 "strex", "\t$Rd, $Rt, $addr", "",
3050 []> {
Jim Grosbachb6aed502011-09-09 18:37:27 +00003051 bits<4> Rd;
3052 bits<4> Rt;
3053 bits<12> addr;
Johnny Chend68e1192009-12-15 17:24:14 +00003054 let Inst{31-27} = 0b11101;
3055 let Inst{26-20} = 0b0000100;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003056 let Inst{19-16} = addr{11-8};
Owen Anderson808c7d12010-12-10 21:52:38 +00003057 let Inst{15-12} = Rt;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003058 let Inst{11-8} = Rd;
3059 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003060}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003061}
3062
3063let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Owen Anderson91a7c592010-11-19 00:28:38 +00003064def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003065 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003066 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003067 "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
Owen Anderson91a7c592010-11-19 00:28:38 +00003068 {?, ?, ?, ?}> {
3069 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00003070 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00003071}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003072
Jim Grosbachad2dad92011-09-06 20:27:04 +00003073def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "", []>,
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003074 Requires<[IsThumb2, HasV7]> {
3075 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00003076 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003077 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00003078 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003079 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00003080 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003081 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00003082}
3083
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003084//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00003085// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003086// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00003087// address and save #0 in R0 for the non-longjmp case.
3088// Since by its nature we may be coming from some other function to get
3089// here, and we're using the stack frame for the containing function to
3090// save/restore registers, we can't keep anything live in regs across
3091// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003092// when we get here from a longjmp(). We force everything out of registers
Jim Grosbach5aa16842009-08-11 19:42:21 +00003093// except for our own input by listing the relevant registers in Defs. By
3094// doing so, we also cause the prologue/epilogue code to actively preserve
3095// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00003096// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003097let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003098 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00003099 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ],
Bill Wendling13a71212011-10-17 22:26:23 +00003100 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
3101 usesCustomInserter = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00003102 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00003103 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00003104 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00003105 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00003106}
3107
Bob Wilsonec80e262010-04-09 20:41:18 +00003108let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003109 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Bill Wendling13a71212011-10-17 22:26:23 +00003110 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
3111 usesCustomInserter = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00003112 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00003113 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00003114 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00003115 Requires<[IsThumb2, NoVFP]>;
3116}
Jim Grosbach5aa16842009-08-11 19:42:21 +00003117
3118
3119//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00003120// Control-Flow Instructions
3121//
3122
Evan Chengc50a1cb2009-07-09 22:58:39 +00003123// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengc50a1cb2009-07-09 22:58:39 +00003124// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003125let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00003126 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003127def t2LDMIA_RET: t2PseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Jim Grosbach16f99242011-06-30 18:25:42 +00003128 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003129 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003130 (t2LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbach16f99242011-06-30 18:25:42 +00003131 RegConstraint<"$Rn = $wb">;
Evan Chengc50a1cb2009-07-09 22:58:39 +00003132
David Goodwin5e47a9a2009-06-30 18:04:13 +00003133let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
3134let isPredicable = 1 in
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003135def t2B : T2I<(outs), (ins uncondbrtarget:$target), IIC_Br,
3136 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003137 [(br bb:$target)]> {
3138 let Inst{31-27} = 0b11110;
3139 let Inst{15-14} = 0b10;
3140 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00003141
3142 bits<20> target;
3143 let Inst{26} = target{19};
3144 let Inst{11} = target{18};
3145 let Inst{13} = target{17};
3146 let Inst{21-16} = target{16-11};
3147 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003148}
David Goodwin5e47a9a2009-06-30 18:04:13 +00003149
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003150let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00003151def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003152 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00003153 0, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00003154 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00003155
Evan Cheng25f7cfc2009-08-01 06:13:52 +00003156// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00003157def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbachbc80e942011-09-19 20:31:59 +00003158 (ins GPR:$index, i32imm:$jt, i32imm:$id), 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003159
Jim Grosbachd4811102010-12-15 19:03:16 +00003160def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbachbc80e942011-09-19 20:31:59 +00003161 (ins GPR:$index, i32imm:$jt, i32imm:$id), 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003162
Jim Grosbach7f739be2011-09-19 22:21:13 +00003163def t2TBB : T2I<(outs), (ins addrmode_tbb:$addr), IIC_Br,
3164 "tbb", "\t$addr", []> {
Jim Grosbach5ca66692010-11-29 22:37:40 +00003165 bits<4> Rn;
3166 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003167 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003168 let Inst{19-16} = Rn;
3169 let Inst{15-5} = 0b11110000000;
3170 let Inst{4} = 0; // B form
3171 let Inst{3-0} = Rm;
Jim Grosbach7f739be2011-09-19 22:21:13 +00003172
3173 let DecoderMethod = "DecodeThumbTableBranch";
Johnny Chend68e1192009-12-15 17:24:14 +00003174}
Evan Cheng5657c012009-07-29 02:18:14 +00003175
Jim Grosbach7f739be2011-09-19 22:21:13 +00003176def t2TBH : T2I<(outs), (ins addrmode_tbh:$addr), IIC_Br,
3177 "tbh", "\t$addr", []> {
Jim Grosbach5ca66692010-11-29 22:37:40 +00003178 bits<4> Rn;
3179 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003180 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003181 let Inst{19-16} = Rn;
3182 let Inst{15-5} = 0b11110000000;
3183 let Inst{4} = 1; // H form
3184 let Inst{3-0} = Rm;
Jim Grosbach7f739be2011-09-19 22:21:13 +00003185
3186 let DecoderMethod = "DecodeThumbTableBranch";
Johnny Chen93042d12010-03-02 18:14:57 +00003187}
Evan Cheng5657c012009-07-29 02:18:14 +00003188} // isNotDuplicable, isIndirectBranch
3189
David Goodwinc9a59b52009-06-30 19:50:22 +00003190} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003191
3192// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003193// a two-value operand where a dag node expects ", "two operands. :(
David Goodwin5e47a9a2009-06-30 18:04:13 +00003194let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003195def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003196 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003197 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3198 let Inst{31-27} = 0b11110;
3199 let Inst{15-14} = 0b10;
3200 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00003201
Owen Andersonfb20d892010-12-09 00:27:41 +00003202 bits<4> p;
3203 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003204
Owen Andersonfb20d892010-12-09 00:27:41 +00003205 bits<21> target;
3206 let Inst{26} = target{20};
3207 let Inst{11} = target{19};
3208 let Inst{13} = target{18};
3209 let Inst{21-16} = target{17-12};
3210 let Inst{10-0} = target{11-1};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003211
3212 let DecoderMethod = "DecodeThumb2BCCInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00003213}
Evan Chengf49810c2009-06-23 17:48:47 +00003214
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003215// Tail calls. The Darwin version of thumb tail calls uses a t2 branch, so
3216// it goes here.
3217let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
3218 // Darwin version.
3219 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
3220 Uses = [SP] in
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003221 def tTAILJMPd: tPseudoExpand<(outs),
3222 (ins uncondbrtarget:$dst, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003223 4, IIC_Br, [],
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003224 (t2B uncondbrtarget:$dst, pred:$p)>,
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003225 Requires<[IsThumb2, IsDarwin]>;
3226}
Evan Cheng06e16582009-07-10 01:54:42 +00003227
3228// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003229let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003230def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
Owen Anderson16884412011-07-13 23:22:26 +00003231 AddrModeNone, 2, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003232 "it$mask\t$cc", "", []> {
3233 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003234 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003235 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003236
3237 bits<4> cc;
3238 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003239 let Inst{7-4} = cc;
3240 let Inst{3-0} = mask;
Owen Andersoneaca9282011-08-30 22:58:27 +00003241
3242 let DecoderMethod = "DecodeIT";
Johnny Chend68e1192009-12-15 17:24:14 +00003243}
Evan Cheng06e16582009-07-10 01:54:42 +00003244
Johnny Chence6275f2010-02-25 19:05:29 +00003245// Branch and Exchange Jazelle -- for disassembly only
3246// Rm = Inst{19-16}
Jim Grosbach6c3e11e2011-09-02 23:43:09 +00003247def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func", []> {
3248 bits<4> func;
Johnny Chence6275f2010-02-25 19:05:29 +00003249 let Inst{31-27} = 0b11110;
3250 let Inst{26} = 0;
3251 let Inst{25-20} = 0b111100;
Jim Grosbach86386922010-12-08 22:10:43 +00003252 let Inst{19-16} = func;
Jim Grosbach6c3e11e2011-09-02 23:43:09 +00003253 let Inst{15-0} = 0b1000111100000000;
Johnny Chence6275f2010-02-25 19:05:29 +00003254}
3255
Jim Grosbach11cca7a2011-08-18 17:51:36 +00003256// Compare and branch on zero / non-zero
3257let isBranch = 1, isTerminator = 1 in {
3258 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3259 "cbz\t$Rn, $target", []>,
3260 T1Misc<{0,0,?,1,?,?,?}>,
3261 Requires<[IsThumb2]> {
3262 // A8.6.27
3263 bits<6> target;
3264 bits<3> Rn;
3265 let Inst{9} = target{5};
3266 let Inst{7-3} = target{4-0};
3267 let Inst{2-0} = Rn;
3268 }
3269
3270 def tCBNZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3271 "cbnz\t$Rn, $target", []>,
3272 T1Misc<{1,0,?,1,?,?,?}>,
3273 Requires<[IsThumb2]> {
3274 // A8.6.27
3275 bits<6> target;
3276 bits<3> Rn;
3277 let Inst{9} = target{5};
3278 let Inst{7-3} = target{4-0};
3279 let Inst{2-0} = Rn;
3280 }
3281}
3282
3283
Jim Grosbach32f36892011-09-19 23:38:34 +00003284// Change Processor State is a system instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003285// FIXME: Since the asm parser has currently no clean way to handle optional
3286// operands, create 3 versions of the same instruction. Once there's a clean
3287// framework to represent optional operands, change this behavior.
3288class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
Jim Grosbach32f36892011-09-19 23:38:34 +00003289 !strconcat("cps", asm_op), []> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003290 bits<2> imod;
3291 bits<3> iflags;
3292 bits<5> mode;
3293 bit M;
3294
Johnny Chen93042d12010-03-02 18:14:57 +00003295 let Inst{31-27} = 0b11110;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003296 let Inst{26} = 0;
Johnny Chen93042d12010-03-02 18:14:57 +00003297 let Inst{25-20} = 0b111010;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003298 let Inst{19-16} = 0b1111;
Johnny Chen93042d12010-03-02 18:14:57 +00003299 let Inst{15-14} = 0b10;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003300 let Inst{12} = 0;
3301 let Inst{10-9} = imod;
3302 let Inst{8} = M;
3303 let Inst{7-5} = iflags;
3304 let Inst{4-0} = mode;
Owen Anderson6153a032011-08-23 17:45:18 +00003305 let DecoderMethod = "DecodeT2CPSInstruction";
Johnny Chen93042d12010-03-02 18:14:57 +00003306}
3307
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003308let M = 1 in
3309 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3310 "$imod.w\t$iflags, $mode">;
3311let mode = 0, M = 0 in
3312 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3313 "$imod.w\t$iflags">;
3314let imod = 0, iflags = 0, M = 1 in
Jim Grosbach0efe2132011-09-19 23:58:31 +00003315 def t2CPS1p : t2CPS<(ins imm0_31:$mode), "\t$mode">;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003316
Johnny Chen0f7866e2010-03-03 02:09:43 +00003317// A6.3.4 Branches and miscellaneous control
3318// Table A6-14 Change Processor State, and hint instructions
Johnny Chen0f7866e2010-03-03 02:09:43 +00003319class T2I_hint<bits<8> op7_0, string opc, string asm>
Jim Grosbach32f36892011-09-19 23:38:34 +00003320 : T2I<(outs), (ins), NoItinerary, opc, asm, []> {
Johnny Chen0f7866e2010-03-03 02:09:43 +00003321 let Inst{31-20} = 0xf3a;
Bruno Cardoso Lopes1b10d5b2011-01-26 13:28:14 +00003322 let Inst{19-16} = 0b1111;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003323 let Inst{15-14} = 0b10;
3324 let Inst{12} = 0;
3325 let Inst{10-8} = 0b000;
3326 let Inst{7-0} = op7_0;
3327}
3328
3329def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3330def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3331def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3332def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3333def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3334
Jim Grosbach6f9f8842011-07-13 22:59:38 +00003335def t2DBG : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "dbg", "\t$opt", []> {
Owen Andersonc7373f82010-11-30 20:00:01 +00003336 bits<4> opt;
Jim Grosbach77951902011-09-06 22:06:40 +00003337 let Inst{31-20} = 0b111100111010;
3338 let Inst{19-16} = 0b1111;
3339 let Inst{15-8} = 0b10000000;
3340 let Inst{7-4} = 0b1111;
Jim Grosbach86386922010-12-08 22:10:43 +00003341 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003342}
3343
Jim Grosbach32f36892011-09-19 23:38:34 +00003344// Secure Monitor Call is a system instruction.
Johnny Chen6341c5a2010-02-25 20:25:24 +00003345// Option = Inst{19-16}
Jim Grosbach32f36892011-09-19 23:38:34 +00003346def t2SMC : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt", []> {
Johnny Chen6341c5a2010-02-25 20:25:24 +00003347 let Inst{31-27} = 0b11110;
3348 let Inst{26-20} = 0b1111111;
3349 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003350
Owen Andersond18a9c92010-11-29 19:22:08 +00003351 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003352 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003353}
3354
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003355class T2SRS<bits<2> Op, bit W, dag oops, dag iops, InstrItinClass itin,
3356 string opc, string asm, list<dag> pattern>
Owen Andersond18a9c92010-11-29 19:22:08 +00003357 : T2I<oops, iops, itin, opc, asm, pattern> {
3358 bits<5> mode;
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003359 let Inst{31-25} = 0b1110100;
3360 let Inst{24-23} = Op;
3361 let Inst{22} = 0;
3362 let Inst{21} = W;
3363 let Inst{20-16} = 0b01101;
3364 let Inst{15-5} = 0b11000000000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003365 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003366}
3367
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003368// Store Return State is a system instruction.
3369def t2SRSDB_UPD : T2SRS<0b00, 1, (outs), (ins imm0_31:$mode), NoItinerary,
3370 "srsdb", "\tsp!, $mode", []>;
3371def t2SRSDB : T2SRS<0b00, 0, (outs), (ins imm0_31:$mode), NoItinerary,
3372 "srsdb","\tsp, $mode", []>;
3373def t2SRSIA_UPD : T2SRS<0b11, 1, (outs), (ins imm0_31:$mode), NoItinerary,
3374 "srsia","\tsp!, $mode", []>;
3375def t2SRSIA : T2SRS<0b11, 0, (outs), (ins imm0_31:$mode), NoItinerary,
3376 "srsia","\tsp, $mode", []>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003377
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003378// Return From Exception is a system instruction.
Owen Anderson5404c2b2010-11-29 20:38:48 +00003379class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003380 string opc, string asm, list<dag> pattern>
3381 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003382 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003383
Owen Andersond18a9c92010-11-29 19:22:08 +00003384 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003385 let Inst{19-16} = Rn;
Johnny Chenec51a622011-04-12 21:41:51 +00003386 let Inst{15-0} = 0xc000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003387}
3388
Owen Anderson5404c2b2010-11-29 20:38:48 +00003389def t2RFEDBW : T2RFE<0b111010000011,
Johnny Chenec51a622011-04-12 21:41:51 +00003390 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003391 [/* For disassembly only; pattern left blank */]>;
3392def t2RFEDB : T2RFE<0b111010000001,
Johnny Chenec51a622011-04-12 21:41:51 +00003393 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003394 [/* For disassembly only; pattern left blank */]>;
3395def t2RFEIAW : T2RFE<0b111010011011,
Johnny Chenec51a622011-04-12 21:41:51 +00003396 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003397 [/* For disassembly only; pattern left blank */]>;
3398def t2RFEIA : T2RFE<0b111010011001,
Johnny Chenec51a622011-04-12 21:41:51 +00003399 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003400 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003401
Evan Chengf49810c2009-06-23 17:48:47 +00003402//===----------------------------------------------------------------------===//
3403// Non-Instruction Patterns
3404//
3405
Evan Cheng5adb66a2009-09-28 09:14:39 +00003406// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003407// This is a single pseudo instruction to make it re-materializable.
3408// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003409let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003410def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003411 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003412 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003413
Evan Cheng53519f02011-01-21 18:55:51 +00003414// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003415// It also makes it possible to rematerialize the instructions.
3416// FIXME: Remove this when we can do generalized remat and when machine licm
3417// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003418let isReMaterializable = 1 in {
3419def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3420 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003421 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3422 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003423
Evan Cheng53519f02011-01-21 18:55:51 +00003424def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3425 IIC_iMOVix2,
3426 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3427 Requires<[IsThumb2, UseMovt]>;
3428}
3429
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003430// ConstantPool, GlobalAddress, and JumpTable
3431def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3432 Requires<[IsThumb2, DontUseMovt]>;
3433def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3434def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3435 Requires<[IsThumb2, UseMovt]>;
3436
3437def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3438 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3439
Evan Chengb9803a82009-11-06 23:52:48 +00003440// Pseudo instruction that combines ldr from constpool and add pc. This should
3441// be expanded into two instructions late to allow if-conversion and
3442// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003443let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003444def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003445 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003446 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003447 imm:$cp))]>,
3448 Requires<[IsThumb2]>;
Bill Wendlingef2c86f2011-10-10 22:59:55 +00003449
Andrew Trick7f5f0da2011-10-18 18:40:53 +00003450// Pseudo isntruction that combines movs + predicated rsbmi
Bill Wendlingef2c86f2011-10-10 22:59:55 +00003451// to implement integer ABS
3452let usesCustomInserter = 1, Defs = [CPSR] in {
3453def t2ABS : PseudoInst<(outs rGPR:$dst), (ins rGPR:$src),
3454 NoItinerary, []>, Requires<[IsThumb2]>;
3455}
3456
Owen Anderson8a83f712011-09-07 21:10:42 +00003457//===----------------------------------------------------------------------===//
3458// Coprocessor load/store -- for disassembly only
3459//
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003460class T2CI<bits<4> op31_28, dag oops, dag iops, string opc, string asm>
Owen Anderson8a83f712011-09-07 21:10:42 +00003461 : T2I<oops, iops, NoItinerary, opc, asm, []> {
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003462 let Inst{31-28} = op31_28;
Owen Anderson8a83f712011-09-07 21:10:42 +00003463 let Inst{27-25} = 0b110;
3464}
3465
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003466multiclass t2LdStCop<bits<4> op31_28, bit load, bit Dbit, string asm> {
3467 def _OFFSET : T2CI<op31_28,
3468 (outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
3469 asm, "\t$cop, $CRd, $addr"> {
3470 bits<13> addr;
3471 bits<4> cop;
3472 bits<4> CRd;
Owen Anderson8a83f712011-09-07 21:10:42 +00003473 let Inst{24} = 1; // P = 1
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003474 let Inst{23} = addr{8};
3475 let Inst{22} = Dbit;
Owen Anderson8a83f712011-09-07 21:10:42 +00003476 let Inst{21} = 0; // W = 0
Owen Anderson8a83f712011-09-07 21:10:42 +00003477 let Inst{20} = load;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003478 let Inst{19-16} = addr{12-9};
3479 let Inst{15-12} = CRd;
3480 let Inst{11-8} = cop;
3481 let Inst{7-0} = addr{7-0};
Owen Anderson8a83f712011-09-07 21:10:42 +00003482 let DecoderMethod = "DecodeCopMemInstruction";
3483 }
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003484 def _PRE : T2CI<op31_28,
3485 (outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
3486 asm, "\t$cop, $CRd, $addr!"> {
3487 bits<13> addr;
3488 bits<4> cop;
3489 bits<4> CRd;
Owen Anderson8a83f712011-09-07 21:10:42 +00003490 let Inst{24} = 1; // P = 1
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003491 let Inst{23} = addr{8};
3492 let Inst{22} = Dbit;
Owen Anderson8a83f712011-09-07 21:10:42 +00003493 let Inst{21} = 1; // W = 1
Owen Anderson8a83f712011-09-07 21:10:42 +00003494 let Inst{20} = load;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003495 let Inst{19-16} = addr{12-9};
3496 let Inst{15-12} = CRd;
3497 let Inst{11-8} = cop;
3498 let Inst{7-0} = addr{7-0};
Owen Anderson8a83f712011-09-07 21:10:42 +00003499 let DecoderMethod = "DecodeCopMemInstruction";
3500 }
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003501 def _POST: T2CI<op31_28,
3502 (outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
3503 postidx_imm8s4:$offset),
3504 asm, "\t$cop, $CRd, $addr, $offset"> {
3505 bits<9> offset;
3506 bits<4> addr;
3507 bits<4> cop;
3508 bits<4> CRd;
Owen Anderson8a83f712011-09-07 21:10:42 +00003509 let Inst{24} = 0; // P = 0
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003510 let Inst{23} = offset{8};
3511 let Inst{22} = Dbit;
Owen Anderson8a83f712011-09-07 21:10:42 +00003512 let Inst{21} = 1; // W = 1
Owen Anderson8a83f712011-09-07 21:10:42 +00003513 let Inst{20} = load;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003514 let Inst{19-16} = addr;
3515 let Inst{15-12} = CRd;
3516 let Inst{11-8} = cop;
3517 let Inst{7-0} = offset{7-0};
Owen Anderson8a83f712011-09-07 21:10:42 +00003518 let DecoderMethod = "DecodeCopMemInstruction";
3519 }
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003520 def _OPTION : T2CI<op31_28, (outs),
3521 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
3522 coproc_option_imm:$option),
3523 asm, "\t$cop, $CRd, $addr, $option"> {
3524 bits<8> option;
3525 bits<4> addr;
3526 bits<4> cop;
3527 bits<4> CRd;
Owen Anderson8a83f712011-09-07 21:10:42 +00003528 let Inst{24} = 0; // P = 0
3529 let Inst{23} = 1; // U = 1
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003530 let Inst{22} = Dbit;
Owen Anderson8a83f712011-09-07 21:10:42 +00003531 let Inst{21} = 0; // W = 0
Owen Anderson8a83f712011-09-07 21:10:42 +00003532 let Inst{20} = load;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003533 let Inst{19-16} = addr;
3534 let Inst{15-12} = CRd;
3535 let Inst{11-8} = cop;
3536 let Inst{7-0} = option;
Owen Anderson8a83f712011-09-07 21:10:42 +00003537 let DecoderMethod = "DecodeCopMemInstruction";
3538 }
3539}
3540
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003541defm t2LDC : t2LdStCop<0b1110, 1, 0, "ldc">;
3542defm t2LDCL : t2LdStCop<0b1110, 1, 1, "ldcl">;
3543defm t2STC : t2LdStCop<0b1110, 0, 0, "stc">;
3544defm t2STCL : t2LdStCop<0b1110, 0, 1, "stcl">;
3545defm t2LDC2 : t2LdStCop<0b1111, 1, 0, "ldc2">;
3546defm t2LDC2L : t2LdStCop<0b1111, 1, 1, "ldc2l">;
3547defm t2STC2 : t2LdStCop<0b1111, 0, 0, "stc2">;
3548defm t2STC2L : t2LdStCop<0b1111, 0, 1, "stc2l">;
Owen Anderson8a83f712011-09-07 21:10:42 +00003549
Johnny Chen23336552010-02-25 18:46:43 +00003550
3551//===----------------------------------------------------------------------===//
3552// Move between special register and ARM core register -- for disassembly only
3553//
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003554// Move to ARM core register from Special Register
James Molloyacad68d2011-09-28 14:21:38 +00003555
3556// A/R class MRS.
3557//
3558// A/R class can only move from CPSR or SPSR.
3559def t2MRS_AR : T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, apsr", []>,
3560 Requires<[IsThumb2,IsARClass]> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003561 bits<4> Rd;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003562 let Inst{31-12} = 0b11110011111011111000;
Jim Grosbach86386922010-12-08 22:10:43 +00003563 let Inst{11-8} = Rd;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003564 let Inst{7-0} = 0b0000;
Owen Anderson00a035f2010-11-29 19:29:15 +00003565}
3566
James Molloyacad68d2011-09-28 14:21:38 +00003567def : t2InstAlias<"mrs${p} $Rd, cpsr", (t2MRS_AR GPR:$Rd, pred:$p)>;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003568
James Molloyacad68d2011-09-28 14:21:38 +00003569def t2MRSsys_AR: T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr", []>,
3570 Requires<[IsThumb2,IsARClass]> {
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003571 bits<4> Rd;
3572 let Inst{31-12} = 0b11110011111111111000;
3573 let Inst{11-8} = Rd;
3574 let Inst{7-0} = 0b0000;
3575}
Johnny Chen23336552010-02-25 18:46:43 +00003576
James Molloyacad68d2011-09-28 14:21:38 +00003577// M class MRS.
3578//
3579// This MRS has a mask field in bits 7-0 and can take more values than
3580// the A/R class (a full msr_mask).
3581def t2MRS_M : T2I<(outs rGPR:$Rd), (ins msr_mask:$mask), NoItinerary,
3582 "mrs", "\t$Rd, $mask", []>,
3583 Requires<[IsThumb2,IsMClass]> {
3584 bits<4> Rd;
3585 bits<8> mask;
3586 let Inst{31-12} = 0b11110011111011111000;
3587 let Inst{11-8} = Rd;
3588 let Inst{19-16} = 0b1111;
3589 let Inst{7-0} = mask;
3590}
3591
3592
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003593// Move from ARM core register to Special Register
3594//
James Molloyacad68d2011-09-28 14:21:38 +00003595// A/R class MSR.
3596//
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003597// No need to have both system and application versions, the encodings are the
3598// same and the assembly parser has no way to distinguish between them. The mask
3599// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3600// the mask with the fields to be accessed in the special register.
James Molloyacad68d2011-09-28 14:21:38 +00003601def t2MSR_AR : T2I<(outs), (ins msr_mask:$mask, rGPR:$Rn),
3602 NoItinerary, "msr", "\t$mask, $Rn", []>,
3603 Requires<[IsThumb2,IsARClass]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003604 bits<5> mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003605 bits<4> Rn;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003606 let Inst{31-21} = 0b11110011100;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003607 let Inst{20} = mask{4}; // R Bit
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003608 let Inst{19-16} = Rn;
3609 let Inst{15-12} = 0b1000;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003610 let Inst{11-8} = mask{3-0};
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003611 let Inst{7-0} = 0;
Owen Anderson00a035f2010-11-29 19:29:15 +00003612}
3613
James Molloyacad68d2011-09-28 14:21:38 +00003614// M class MSR.
3615//
3616// Move from ARM core register to Special Register
3617def t2MSR_M : T2I<(outs), (ins msr_mask:$SYSm, rGPR:$Rn),
3618 NoItinerary, "msr", "\t$SYSm, $Rn", []>,
3619 Requires<[IsThumb2,IsMClass]> {
3620 bits<8> SYSm;
3621 bits<4> Rn;
3622 let Inst{31-21} = 0b11110011100;
3623 let Inst{20} = 0b0;
3624 let Inst{19-16} = Rn;
3625 let Inst{15-12} = 0b1000;
3626 let Inst{7-0} = SYSm;
3627}
3628
3629
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003630//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003631// Move between coprocessor and ARM core register
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003632//
3633
Jim Grosbache35c5e02011-07-13 21:35:10 +00003634class t2MovRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops,
3635 list<dag> pattern>
3636 : T2Cop<Op, oops, iops,
Jim Grosbach0d8dae22011-07-13 21:17:59 +00003637 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003638 pattern> {
3639 let Inst{27-24} = 0b1110;
3640 let Inst{20} = direction;
3641 let Inst{4} = 1;
3642
3643 bits<4> Rt;
3644 bits<4> cop;
3645 bits<3> opc1;
3646 bits<3> opc2;
3647 bits<4> CRm;
3648 bits<4> CRn;
3649
3650 let Inst{15-12} = Rt;
3651 let Inst{11-8} = cop;
3652 let Inst{23-21} = opc1;
3653 let Inst{7-5} = opc2;
3654 let Inst{3-0} = CRm;
3655 let Inst{19-16} = CRn;
3656}
3657
Jim Grosbache35c5e02011-07-13 21:35:10 +00003658class t2MovRRCopro<bits<4> Op, string opc, bit direction,
3659 list<dag> pattern = []>
3660 : T2Cop<Op, (outs),
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003661 (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Jim Grosbache35c5e02011-07-13 21:35:10 +00003662 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
3663 let Inst{27-24} = 0b1100;
3664 let Inst{23-21} = 0b010;
3665 let Inst{20} = direction;
3666
3667 bits<4> Rt;
3668 bits<4> Rt2;
3669 bits<4> cop;
3670 bits<4> opc1;
3671 bits<4> CRm;
3672
3673 let Inst{15-12} = Rt;
3674 let Inst{19-16} = Rt2;
3675 let Inst{11-8} = cop;
3676 let Inst{7-4} = opc1;
3677 let Inst{3-0} = CRm;
3678}
3679
3680/* from ARM core register to coprocessor */
3681def t2MCR : t2MovRCopro<0b1110, "mcr", 0,
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003682 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003683 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3684 c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003685 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3686 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003687def t2MCR2 : t2MovRCopro<0b1111, "mcr2", 0,
Jim Grosbache540c742011-07-14 21:19:17 +00003688 (outs), (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3689 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003690 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3691 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003692
3693/* from coprocessor to ARM core register */
3694def t2MRC : t2MovRCopro<0b1110, "mrc", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003695 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3696 c_imm:$CRm, imm0_7:$opc2), []>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003697
3698def t2MRC2 : t2MovRCopro<0b1111, "mrc2", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003699 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3700 c_imm:$CRm, imm0_7:$opc2), []>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003701
Jim Grosbache35c5e02011-07-13 21:35:10 +00003702def : T2v6Pat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3703 (t2MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3704
3705def : T2v6Pat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003706 (t2MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3707
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003708
Jim Grosbache35c5e02011-07-13 21:35:10 +00003709/* from ARM core register to coprocessor */
3710def t2MCRR : t2MovRRCopro<0b1110, "mcrr", 0,
3711 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3712 imm:$CRm)]>;
3713def t2MCRR2 : t2MovRRCopro<0b1111, "mcrr2", 0,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003714 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt,
3715 GPR:$Rt2, imm:$CRm)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003716/* from coprocessor to ARM core register */
3717def t2MRRC : t2MovRRCopro<0b1110, "mrrc", 1>;
3718
3719def t2MRRC2 : t2MovRRCopro<0b1111, "mrrc2", 1>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003720
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003721//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003722// Other Coprocessor Instructions.
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003723//
3724
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003725def tCDP : T2Cop<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003726 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003727 "cdp\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3728 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3729 imm:$CRm, imm:$opc2)]> {
3730 let Inst{27-24} = 0b1110;
3731
3732 bits<4> opc1;
3733 bits<4> CRn;
3734 bits<4> CRd;
3735 bits<4> cop;
3736 bits<3> opc2;
3737 bits<4> CRm;
3738
3739 let Inst{3-0} = CRm;
3740 let Inst{4} = 0;
3741 let Inst{7-5} = opc2;
3742 let Inst{11-8} = cop;
3743 let Inst{15-12} = CRd;
3744 let Inst{19-16} = CRn;
3745 let Inst{23-20} = opc1;
3746}
3747
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003748def t2CDP2 : T2Cop<0b1111, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003749 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003750 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003751 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3752 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003753 let Inst{27-24} = 0b1110;
3754
3755 bits<4> opc1;
3756 bits<4> CRn;
3757 bits<4> CRd;
3758 bits<4> cop;
3759 bits<3> opc2;
3760 bits<4> CRm;
3761
3762 let Inst{3-0} = CRm;
3763 let Inst{4} = 0;
3764 let Inst{7-5} = opc2;
3765 let Inst{11-8} = cop;
3766 let Inst{15-12} = CRd;
3767 let Inst{19-16} = CRn;
3768 let Inst{23-20} = opc1;
3769}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003770
3771
3772
3773//===----------------------------------------------------------------------===//
3774// Non-Instruction Patterns
3775//
3776
3777// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00003778let AddedComplexity = 16 in {
3779def : T2Pat<(and rGPR:$Rm, 0x000000FF), (t2UXTB rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003780 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003781def : T2Pat<(and rGPR:$Rm, 0x0000FFFF), (t2UXTH rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003782 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003783def : T2Pat<(and rGPR:$Rm, 0x00FF00FF), (t2UXTB16 rGPR:$Rm, 0)>,
3784 Requires<[HasT2ExtractPack, IsThumb2]>;
3785def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0x00FF)),
3786 (t2UXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3787 Requires<[HasT2ExtractPack, IsThumb2]>;
3788def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0xFFFF)),
3789 (t2UXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3790 Requires<[HasT2ExtractPack, IsThumb2]>;
3791}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003792
Jim Grosbach70327412011-07-27 17:48:13 +00003793def : T2Pat<(sext_inreg rGPR:$Src, i8), (t2SXTB rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003794 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003795def : T2Pat<(sext_inreg rGPR:$Src, i16), (t2SXTH rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003796 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003797def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i8)),
3798 (t2SXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3799 Requires<[HasT2ExtractPack, IsThumb2]>;
3800def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i16)),
3801 (t2SXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3802 Requires<[HasT2ExtractPack, IsThumb2]>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003803
3804// Atomic load/store patterns
3805def : T2Pat<(atomic_load_8 t2addrmode_imm12:$addr),
3806 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003807def : T2Pat<(atomic_load_8 t2addrmode_negimm8:$addr),
3808 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003809def : T2Pat<(atomic_load_8 t2addrmode_so_reg:$addr),
3810 (t2LDRBs t2addrmode_so_reg:$addr)>;
3811def : T2Pat<(atomic_load_16 t2addrmode_imm12:$addr),
3812 (t2LDRHi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003813def : T2Pat<(atomic_load_16 t2addrmode_negimm8:$addr),
3814 (t2LDRHi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003815def : T2Pat<(atomic_load_16 t2addrmode_so_reg:$addr),
3816 (t2LDRHs t2addrmode_so_reg:$addr)>;
3817def : T2Pat<(atomic_load_32 t2addrmode_imm12:$addr),
3818 (t2LDRi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003819def : T2Pat<(atomic_load_32 t2addrmode_negimm8:$addr),
3820 (t2LDRi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003821def : T2Pat<(atomic_load_32 t2addrmode_so_reg:$addr),
3822 (t2LDRs t2addrmode_so_reg:$addr)>;
3823def : T2Pat<(atomic_store_8 t2addrmode_imm12:$addr, GPR:$val),
3824 (t2STRBi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003825def : T2Pat<(atomic_store_8 t2addrmode_negimm8:$addr, GPR:$val),
3826 (t2STRBi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003827def : T2Pat<(atomic_store_8 t2addrmode_so_reg:$addr, GPR:$val),
3828 (t2STRBs GPR:$val, t2addrmode_so_reg:$addr)>;
3829def : T2Pat<(atomic_store_16 t2addrmode_imm12:$addr, GPR:$val),
3830 (t2STRHi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003831def : T2Pat<(atomic_store_16 t2addrmode_negimm8:$addr, GPR:$val),
3832 (t2STRHi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003833def : T2Pat<(atomic_store_16 t2addrmode_so_reg:$addr, GPR:$val),
3834 (t2STRHs GPR:$val, t2addrmode_so_reg:$addr)>;
3835def : T2Pat<(atomic_store_32 t2addrmode_imm12:$addr, GPR:$val),
3836 (t2STRi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003837def : T2Pat<(atomic_store_32 t2addrmode_negimm8:$addr, GPR:$val),
3838 (t2STRi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003839def : T2Pat<(atomic_store_32 t2addrmode_so_reg:$addr, GPR:$val),
3840 (t2STRs GPR:$val, t2addrmode_so_reg:$addr)>;
Jim Grosbach72335d52011-08-31 18:23:08 +00003841
3842
3843//===----------------------------------------------------------------------===//
3844// Assembler aliases
3845//
3846
3847// Aliases for ADC without the ".w" optional width specifier.
3848def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $Rm",
3849 (t2ADCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3850def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $ShiftedRm",
3851 (t2ADCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3852 pred:$p, cc_out:$s)>;
3853
3854// Aliases for SBC without the ".w" optional width specifier.
3855def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $Rm",
3856 (t2SBCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3857def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $ShiftedRm",
3858 (t2SBCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3859 pred:$p, cc_out:$s)>;
3860
Jim Grosbachf0851e52011-09-02 18:14:46 +00003861// Aliases for ADD without the ".w" optional width specifier.
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003862def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003863 (t2ADDri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003864def : t2InstAlias<"add${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003865 (t2ADDri12 GPRnopc:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
Jim Grosbachf0851e52011-09-02 18:14:46 +00003866def : t2InstAlias<"add${s}${p} $Rd, $Rn, $Rm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003867 (t2ADDrr GPRnopc:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbachf0851e52011-09-02 18:14:46 +00003868def : t2InstAlias<"add${s}${p} $Rd, $Rn, $ShiftedRm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003869 (t2ADDrs GPRnopc:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
Jim Grosbachf0851e52011-09-02 18:14:46 +00003870 pred:$p, cc_out:$s)>;
Jim Grosbach5d0492c2011-10-28 16:57:07 +00003871// ... and with the destination and source register combined.
3872def : t2InstAlias<"add${s}${p} $Rdn, $imm",
3873 (t2ADDri GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
3874def : t2InstAlias<"add${p} $Rdn, $imm",
3875 (t2ADDri12 GPRnopc:$Rdn, GPRnopc:$Rdn, imm0_4095:$imm, pred:$p)>;
3876def : t2InstAlias<"add${s}${p} $Rdn, $Rm",
3877 (t2ADDrr GPRnopc:$Rdn, GPRnopc:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3878def : t2InstAlias<"add${s}${p} $Rdn, $ShiftedRm",
3879 (t2ADDrs GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_reg:$ShiftedRm,
3880 pred:$p, cc_out:$s)>;
Jim Grosbachef88a922011-09-06 21:44:58 +00003881
Jim Grosbachf67e8552011-09-16 22:58:42 +00003882// Aliases for SUB without the ".w" optional width specifier.
3883def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003884 (t2SUBri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
Jim Grosbachf67e8552011-09-16 22:58:42 +00003885def : t2InstAlias<"sub${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003886 (t2SUBri12 GPRnopc:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
Jim Grosbachf67e8552011-09-16 22:58:42 +00003887def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $Rm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003888 (t2SUBrr GPRnopc:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbachf67e8552011-09-16 22:58:42 +00003889def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $ShiftedRm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003890 (t2SUBrs GPRnopc:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
Jim Grosbachf67e8552011-09-16 22:58:42 +00003891 pred:$p, cc_out:$s)>;
Jim Grosbach5d0492c2011-10-28 16:57:07 +00003892// ... and with the destination and source register combined.
3893def : t2InstAlias<"sub${s}${p} $Rdn, $imm",
3894 (t2SUBri GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
3895def : t2InstAlias<"sub${p} $Rdn, $imm",
3896 (t2SUBri12 GPRnopc:$Rdn, GPRnopc:$Rdn, imm0_4095:$imm, pred:$p)>;
3897def : t2InstAlias<"sub${s}${p} $Rdn, $Rm",
3898 (t2SUBrr GPRnopc:$Rdn, GPRnopc:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3899def : t2InstAlias<"sub${s}${p} $Rdn, $ShiftedRm",
3900 (t2SUBrs GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_reg:$ShiftedRm,
3901 pred:$p, cc_out:$s)>;
3902
Jim Grosbachf67e8552011-09-16 22:58:42 +00003903
Jim Grosbachef88a922011-09-06 21:44:58 +00003904// Alias for compares without the ".w" optional width specifier.
3905def : t2InstAlias<"cmn${p} $Rn, $Rm",
3906 (t2CMNzrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3907def : t2InstAlias<"teq${p} $Rn, $Rm",
3908 (t2TEQrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3909def : t2InstAlias<"tst${p} $Rn, $Rm",
3910 (t2TSTrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3911
Jim Grosbach06c1a512011-09-06 22:14:58 +00003912// Memory barriers
3913def : InstAlias<"dmb", (t2DMB 0xf)>, Requires<[IsThumb2, HasDB]>;
3914def : InstAlias<"dsb", (t2DSB 0xf)>, Requires<[IsThumb2, HasDB]>;
Jim Grosbachaa833e52011-09-06 22:53:27 +00003915def : InstAlias<"isb", (t2ISB 0xf)>, Requires<[IsThumb2, HasDB]>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003916
Jim Grosbach0811fe12011-09-09 19:42:40 +00003917// Alias for LDR, LDRB, LDRH, LDRSB, and LDRSH without the ".w" optional
3918// width specifier.
Jim Grosbach8bb5a862011-09-07 21:41:25 +00003919def : t2InstAlias<"ldr${p} $Rt, $addr",
3920 (t2LDRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3921def : t2InstAlias<"ldrb${p} $Rt, $addr",
3922 (t2LDRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3923def : t2InstAlias<"ldrh${p} $Rt, $addr",
3924 (t2LDRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
Jim Grosbach0811fe12011-09-09 19:42:40 +00003925def : t2InstAlias<"ldrsb${p} $Rt, $addr",
3926 (t2LDRSBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3927def : t2InstAlias<"ldrsh${p} $Rt, $addr",
3928 (t2LDRSHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3929
Jim Grosbachab899c12011-09-07 23:10:15 +00003930def : t2InstAlias<"ldr${p} $Rt, $addr",
3931 (t2LDRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3932def : t2InstAlias<"ldrb${p} $Rt, $addr",
3933 (t2LDRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3934def : t2InstAlias<"ldrh${p} $Rt, $addr",
3935 (t2LDRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbach0811fe12011-09-09 19:42:40 +00003936def : t2InstAlias<"ldrsb${p} $Rt, $addr",
3937 (t2LDRSBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3938def : t2InstAlias<"ldrsh${p} $Rt, $addr",
3939 (t2LDRSHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbachd32872f2011-09-14 21:24:41 +00003940
Jim Grosbacha5813282011-10-26 22:22:01 +00003941def : t2InstAlias<"ldr${p} $Rt, $addr",
3942 (t2LDRpci GPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
3943def : t2InstAlias<"ldrb${p} $Rt, $addr",
3944 (t2LDRBpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
3945def : t2InstAlias<"ldrh${p} $Rt, $addr",
3946 (t2LDRHpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
3947def : t2InstAlias<"ldrsb${p} $Rt, $addr",
3948 (t2LDRSBpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
3949def : t2InstAlias<"ldrsh${p} $Rt, $addr",
3950 (t2LDRSHpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
3951
Jim Grosbach036a67d2011-10-27 17:16:55 +00003952// Alias for MVN with(out) the ".w" optional width specifier.
3953def : t2InstAlias<"mvn${s}${p}.w $Rd, $imm",
3954 (t2MVNi rGPR:$Rd, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
Jim Grosbachd32872f2011-09-14 21:24:41 +00003955def : t2InstAlias<"mvn${s}${p} $Rd, $Rm",
3956 (t2MVNr rGPR:$Rd, rGPR:$Rm, pred:$p, cc_out:$s)>;
3957def : t2InstAlias<"mvn${s}${p} $Rd, $ShiftedRm",
3958 (t2MVNs rGPR:$Rd, t2_so_reg:$ShiftedRm, pred:$p, cc_out:$s)>;
Jim Grosbach0b692472011-09-14 23:16:41 +00003959
3960// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
3961// shift amount is zero (i.e., unspecified).
3962def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
3963 (t2PKHBT rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>,
3964 Requires<[HasT2ExtractPack, IsThumb2]>;
3965def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
3966 (t2PKHBT rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>,
3967 Requires<[HasT2ExtractPack, IsThumb2]>;
3968
Jim Grosbach57b21e42011-09-15 15:55:04 +00003969// PUSH/POP aliases for STM/LDM
3970def : t2InstAlias<"push${p}.w $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>;
3971def : t2InstAlias<"push${p} $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>;
3972def : t2InstAlias<"pop${p}.w $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>;
3973def : t2InstAlias<"pop${p} $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>;
3974
Jim Grosbach8524bca2011-12-07 18:32:28 +00003975// STMIA/STMIA_UPD aliases w/o the optional .w suffix
3976def : t2InstAlias<"stm${p} $Rn, $regs",
3977 (t2STMIA GPR:$Rn, pred:$p, reglist:$regs)>;
3978def : t2InstAlias<"stm${p} $Rn!, $regs",
3979 (t2STMIA_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
3980
3981// LDMIA/LDMIA_UPD aliases w/o the optional .w suffix
3982def : t2InstAlias<"ldm${p} $Rn, $regs",
3983 (t2LDMIA GPR:$Rn, pred:$p, reglist:$regs)>;
3984def : t2InstAlias<"ldm${p} $Rn!, $regs",
3985 (t2LDMIA_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
3986
Jim Grosbach3c5d6e42011-11-09 23:44:23 +00003987// STMDB/STMDB_UPD aliases w/ the optional .w suffix
3988def : t2InstAlias<"stmdb${p}.w $Rn, $regs",
3989 (t2STMDB GPR:$Rn, pred:$p, reglist:$regs)>;
3990def : t2InstAlias<"stmdb${p}.w $Rn!, $regs",
3991 (t2STMDB_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
3992
Jim Grosbach88484c02011-10-27 17:33:59 +00003993// LDMDB/LDMDB_UPD aliases w/ the optional .w suffix
3994def : t2InstAlias<"ldmdb${p}.w $Rn, $regs",
3995 (t2LDMDB GPR:$Rn, pred:$p, reglist:$regs)>;
3996def : t2InstAlias<"ldmdb${p}.w $Rn!, $regs",
3997 (t2LDMDB_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
3998
Jim Grosbach689b86e2011-09-15 19:46:13 +00003999// Alias for REV/REV16/REVSH without the ".w" optional width specifier.
Jim Grosbach1b69a122011-09-15 18:13:30 +00004000def : t2InstAlias<"rev${p} $Rd, $Rm", (t2REV rGPR:$Rd, rGPR:$Rm, pred:$p)>;
Jim Grosbach689b86e2011-09-15 19:46:13 +00004001def : t2InstAlias<"rev16${p} $Rd, $Rm", (t2REV16 rGPR:$Rd, rGPR:$Rm, pred:$p)>;
4002def : t2InstAlias<"revsh${p} $Rd, $Rm", (t2REVSH rGPR:$Rd, rGPR:$Rm, pred:$p)>;
Jim Grosbach191d33f2011-09-15 20:54:14 +00004003
4004
4005// Alias for RSB without the ".w" optional width specifier, and with optional
4006// implied destination register.
4007def : t2InstAlias<"rsb${s}${p} $Rd, $Rn, $imm",
4008 (t2RSBri rGPR:$Rd, rGPR:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
4009def : t2InstAlias<"rsb${s}${p} $Rdn, $imm",
4010 (t2RSBri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
4011def : t2InstAlias<"rsb${s}${p} $Rdn, $Rm",
4012 (t2RSBrr rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
4013def : t2InstAlias<"rsb${s}${p} $Rdn, $ShiftedRm",
4014 (t2RSBrs rGPR:$Rdn, rGPR:$Rdn, t2_so_reg:$ShiftedRm, pred:$p,
4015 cc_out:$s)>;
Jim Grosbachb105b992011-09-16 18:32:30 +00004016
4017// SSAT/USAT optional shift operand.
4018def : t2InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
4019 (t2SSAT rGPR:$Rd, imm1_32:$sat_imm, rGPR:$Rn, 0, pred:$p)>;
4020def : t2InstAlias<"usat${p} $Rd, $sat_imm, $Rn",
4021 (t2USAT rGPR:$Rd, imm0_31:$sat_imm, rGPR:$Rn, 0, pred:$p)>;
4022
Jim Grosbach8213c962011-09-16 20:50:13 +00004023// STM w/o the .w suffix.
4024def : t2InstAlias<"stm${p} $Rn, $regs",
4025 (t2STMIA GPR:$Rn, pred:$p, reglist:$regs)>;
Jim Grosbach642caea2011-09-16 21:06:12 +00004026
4027// Alias for STR, STRB, and STRH without the ".w" optional
4028// width specifier.
4029def : t2InstAlias<"str${p} $Rt, $addr",
4030 (t2STRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4031def : t2InstAlias<"strb${p} $Rt, $addr",
4032 (t2STRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4033def : t2InstAlias<"strh${p} $Rt, $addr",
4034 (t2STRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4035
4036def : t2InstAlias<"str${p} $Rt, $addr",
4037 (t2STRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
4038def : t2InstAlias<"strb${p} $Rt, $addr",
4039 (t2STRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
4040def : t2InstAlias<"strh${p} $Rt, $addr",
4041 (t2STRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbach8a8d28b2011-09-19 17:56:37 +00004042
4043// Extend instruction optional rotate operand.
4044def : t2InstAlias<"sxtab${p} $Rd, $Rn, $Rm",
4045 (t2SXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4046def : t2InstAlias<"sxtah${p} $Rd, $Rn, $Rm",
4047 (t2SXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4048def : t2InstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
4049 (t2SXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
Jim Grosbach25ddc2b2011-09-27 22:18:54 +00004050
Jim Grosbach326efe52011-09-19 20:29:33 +00004051def : t2InstAlias<"sxtb${p} $Rd, $Rm",
4052 (t2SXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4053def : t2InstAlias<"sxtb16${p} $Rd, $Rm",
4054 (t2SXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4055def : t2InstAlias<"sxth${p} $Rd, $Rm",
4056 (t2SXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
Jim Grosbach25ddc2b2011-09-27 22:18:54 +00004057def : t2InstAlias<"sxtb${p}.w $Rd, $Rm",
4058 (t2SXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4059def : t2InstAlias<"sxth${p}.w $Rd, $Rm",
4060 (t2SXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
Jim Grosbach326efe52011-09-19 20:29:33 +00004061
Jim Grosbach50f1c372011-09-20 00:46:54 +00004062def : t2InstAlias<"uxtab${p} $Rd, $Rn, $Rm",
4063 (t2UXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4064def : t2InstAlias<"uxtah${p} $Rd, $Rn, $Rm",
4065 (t2UXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4066def : t2InstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
4067 (t2UXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4068def : t2InstAlias<"uxtb${p} $Rd, $Rm",
4069 (t2UXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4070def : t2InstAlias<"uxtb16${p} $Rd, $Rm",
4071 (t2UXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4072def : t2InstAlias<"uxth${p} $Rd, $Rm",
4073 (t2UXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4074
Jim Grosbach25ddc2b2011-09-27 22:18:54 +00004075def : t2InstAlias<"uxtb${p}.w $Rd, $Rm",
4076 (t2UXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4077def : t2InstAlias<"uxth${p}.w $Rd, $Rm",
4078 (t2UXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4079
Jim Grosbach326efe52011-09-19 20:29:33 +00004080// Extend instruction w/o the ".w" optional width specifier.
Jim Grosbach50f1c372011-09-20 00:46:54 +00004081def : t2InstAlias<"uxtb${p} $Rd, $Rm$rot",
4082 (t2UXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4083def : t2InstAlias<"uxtb16${p} $Rd, $Rm$rot",
4084 (t2UXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4085def : t2InstAlias<"uxth${p} $Rd, $Rm$rot",
4086 (t2UXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4087
Jim Grosbach326efe52011-09-19 20:29:33 +00004088def : t2InstAlias<"sxtb${p} $Rd, $Rm$rot",
4089 (t2SXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4090def : t2InstAlias<"sxtb16${p} $Rd, $Rm$rot",
4091 (t2SXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4092def : t2InstAlias<"sxth${p} $Rd, $Rm$rot",
4093 (t2SXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
Jim Grosbach89a63372011-10-28 22:36:30 +00004094
4095
4096// "mov Rd, t2_so_imm_not" can be handled via "mvn" in assembly, just like
4097// for isel.
4098def : t2InstAlias<"mov${p} $Rd, $imm",
4099 (t2MVNi rGPR:$Rd, t2_so_imm_not:$imm, pred:$p, zero_reg)>;
Jim Grosbach840bf7e2011-12-09 22:02:17 +00004100// Same for AND <--> BIC
4101def : t2InstAlias<"bic${s}${p} $Rd, $Rn, $imm",
4102 (t2ANDri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
4103 pred:$p, cc_out:$s)>;
4104def : t2InstAlias<"bic${s}${p} $Rdn, $imm",
4105 (t2ANDri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
4106 pred:$p, cc_out:$s)>;
4107def : t2InstAlias<"and${s}${p} $Rd, $Rn, $imm",
4108 (t2BICri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
4109 pred:$p, cc_out:$s)>;
4110def : t2InstAlias<"and${s}${p} $Rdn, $imm",
4111 (t2BICri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
4112 pred:$p, cc_out:$s)>;
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +00004113// Likewise, "add Rd, so_imm_neg" -> sub
4114def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm",
4115 (t2SUBri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm_neg:$imm,
4116 pred:$p, cc_out:$s)>;
4117def : t2InstAlias<"add${s}${p} $Rd, $imm",
4118 (t2SUBri GPRnopc:$Rd, GPRnopc:$Rd, t2_so_imm_neg:$imm,
4119 pred:$p, cc_out:$s)>;
Jim Grosbach7f1ec952011-11-15 19:55:16 +00004120
4121
4122// Wide 'mul' encoding can be specified with only two operands.
4123def : t2InstAlias<"mul${p} $Rn, $Rm",
Jim Grosbachcf9814d2011-12-06 05:03:45 +00004124 (t2MUL rGPR:$Rn, rGPR:$Rm, rGPR:$Rn, pred:$p)>;
Jim Grosbache91e7bc2011-12-13 20:23:22 +00004125
4126// "neg" is and alias for "rsb rd, rn, #0"
4127def : t2InstAlias<"neg${s}${p} $Rd, $Rm",
4128 (t2RSBri rGPR:$Rd, rGPR:$Rm, 0, pred:$p, cc_out:$s)>;
Jim Grosbach863d2af2011-12-13 22:45:11 +00004129
4130// MOV so_reg assembler pseudos. InstAlias isn't expressive enough for
4131// these, unfortunately.
4132def t2MOVsi: t2AsmPseudo<"mov${p} $Rd, $shift",
4133 (ins rGPR:$Rd, t2_so_reg:$shift, pred:$p)>;
4134def t2MOVSsi: t2AsmPseudo<"movs${p} $Rd, $shift",
4135 (ins rGPR:$Rd, t2_so_reg:$shift, pred:$p)>;