blob: e253a865a08607152e620c2a68a43c628e29e30f [file] [log] [blame]
Jim Grosbach2cee75a2010-10-08 17:28:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
Evan Cheng148b6a42007-07-05 21:15:40 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
Jim Grosbachbade37b2010-10-08 00:21:28 +000077 unsigned getBinaryCodeForInstr(const MachineInstr &MI) const;
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000104 unsigned getAddrModeSBit(const MachineInstr &MI,
105 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000106
Evan Cheng83b5cf02008-11-05 23:22:34 +0000107 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000108 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000109 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000110
Evan Cheng83b5cf02008-11-05 23:22:34 +0000111 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000112 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000113 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000114
Evan Cheng83b5cf02008-11-05 23:22:34 +0000115 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
116 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000117
118 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
119
Evan Chengfbc9d412008-11-06 01:21:28 +0000120 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000121
Evan Cheng97f48c32008-11-06 22:15:19 +0000122 void emitExtendInstruction(const MachineInstr &MI);
123
Evan Cheng8b59db32008-11-07 01:41:35 +0000124 void emitMiscArithInstruction(const MachineInstr &MI);
125
Bob Wilson9a1c1892010-08-11 00:01:18 +0000126 void emitSaturateInstruction(const MachineInstr &MI);
127
Evan Chengedda31c2008-11-05 18:35:52 +0000128 void emitBranchInstruction(const MachineInstr &MI);
129
Evan Cheng437c1732008-11-07 22:30:53 +0000130 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000131
Evan Chengedda31c2008-11-05 18:35:52 +0000132 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000133
Evan Cheng96581d32008-11-11 02:11:05 +0000134 void emitVFPArithInstruction(const MachineInstr &MI);
135
Evan Cheng78be83d2008-11-11 19:40:26 +0000136 void emitVFPConversionInstruction(const MachineInstr &MI);
137
Evan Chengcd8e66a2008-11-11 21:48:44 +0000138 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
139
140 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
141
Bob Wilsond5a563d2010-06-29 17:34:07 +0000142 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000143 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000144 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
145 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000146 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000147
Evan Cheng7602e112008-09-02 06:52:38 +0000148 /// getMachineOpValue - Return binary encoding of operand. If the machine
149 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach3e094132010-10-08 17:45:54 +0000150 unsigned getMachineOpValue(const MachineInstr &MI,
151 const MachineOperand &MO) const;
152 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) const {
Evan Cheng7602e112008-09-02 06:52:38 +0000153 return getMachineOpValue(MI, MI.getOperand(OpIdx));
154 }
Evan Cheng7602e112008-09-02 06:52:38 +0000155
Jim Grosbach08bd5492010-10-12 23:00:24 +0000156 // FIXME: The legacy JIT ARMCodeEmitter doesn't rely on the the
157 // TableGen'erated getBinaryCodeForInstr() function to encode any
158 // operand values, instead querying getMachineOpValue() directly for
159 // each operand it needs to encode. Thus, any of the new encoder
160 // helper functions can simply return 0 as the values the return
161 // are already handled elsewhere. They are placeholders to allow this
162 // encoder to continue to function until the MC encoder is sufficiently
163 // far along that this one can be eliminated entirely.
Owen Andersonc7139a62010-11-11 19:07:48 +0000164 unsigned NEONThumb2DataIPostEncoder(const MachineInstr &MI, unsigned Val)
165 const { return 0; }
Owen Anderson57dac882010-11-11 21:36:43 +0000166 unsigned NEONThumb2LoadStorePostEncoder(const MachineInstr &MI,unsigned Val)
167 const { return 0; }
Owen Anderson8f143912010-11-11 23:12:55 +0000168 unsigned NEONThumb2DupPostEncoder(const MachineInstr &MI,unsigned Val)
169 const { return 0; }
Bill Wendlingcf590262010-12-01 21:54:50 +0000170 unsigned VFPThumb2PostEncoder(const MachineInstr&MI, unsigned Val)
171 const { return 0; }
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000172 unsigned getAdrLabelOpValue(const MachineInstr &MI, unsigned Op)
173 const { return 0; }
Jim Grosbachc466b932010-11-11 18:04:49 +0000174 unsigned getBranchTargetOpValue(const MachineInstr &MI, unsigned Op)
175 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000176 unsigned getCCOutOpValue(const MachineInstr &MI, unsigned Op)
177 const { return 0; }
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000178 unsigned getSOImmOpValue(const MachineInstr &MI, unsigned Op)
179 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000180 unsigned getT2SOImmOpValue(const MachineInstr &MI, unsigned Op)
181 const { return 0; }
Jim Grosbachef324d72010-10-12 23:53:58 +0000182 unsigned getSORegOpValue(const MachineInstr &MI, unsigned Op)
183 const { return 0; }
Owen Anderson75579f72010-11-29 22:44:32 +0000184 unsigned getT2AddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
185 const { return 0; }
186 unsigned getT2AddrModeImm8OpValue(const MachineInstr &MI, unsigned Op)
187 const { return 0; }
Owen Anderson9d63d902010-12-01 19:18:46 +0000188 unsigned getT2AddrModeImm8s4OpValue(const MachineInstr &MI, unsigned Op)
189 const { return 0; }
Owen Anderson6af50f72010-11-30 00:14:31 +0000190 unsigned getT2AddrModeImm8OffsetOpValue(const MachineInstr &MI, unsigned Op)
191 const { return 0; }
Owen Anderson0e1bcdf2010-11-30 19:19:31 +0000192 unsigned getT2AddrModeImm12OffsetOpValue(const MachineInstr &MI,unsigned Op)
193 const { return 0; }
Owen Anderson75579f72010-11-29 22:44:32 +0000194 unsigned getT2AddrModeSORegOpValue(const MachineInstr &MI, unsigned Op)
195 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000196 unsigned getT2SORegOpValue(const MachineInstr &MI, unsigned Op)
197 const { return 0; }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000198 unsigned getRotImmOpValue(const MachineInstr &MI, unsigned Op)
199 const { return 0; }
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000200 unsigned getImmMinusOneOpValue(const MachineInstr &MI, unsigned Op)
201 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000202 unsigned getAddrMode6AddressOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersond9aa7d32010-11-02 00:05:05 +0000203 const { return 0; }
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000204 unsigned getAddrMode6DupAddressOpValue(const MachineInstr &MI, unsigned Op)
205 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000206 unsigned getAddrMode6OffsetOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersoncf667be2010-11-02 01:24:55 +0000207 const { return 0; }
Jim Grosbach3fea191052010-10-21 22:03:21 +0000208 unsigned getBitfieldInvertedMaskOpValue(const MachineInstr &MI,
209 unsigned Op) const { return 0; }
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000210 uint32_t getLdStmModeOpValue(const MachineInstr &MI, unsigned OpIdx)
211 const {return 0; }
Jim Grosbach54fea632010-11-09 17:20:53 +0000212 uint32_t getLdStSORegOpValue(const MachineInstr &MI, unsigned OpIdx)
213 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000214
215 unsigned getAddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
216 const {
217 // {17-13} = reg
218 // {12} = (U)nsigned (add == '1', sub == '0')
219 // {11-0} = imm12
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000220 const MachineOperand &MO = MI.getOperand(Op);
221 const MachineOperand &MO1 = MI.getOperand(Op + 1);
222 if (!MO.isReg()) {
223 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
224 return 0;
Jim Grosbachf31430f2010-10-27 19:55:59 +0000225 }
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000226 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000227 int32_t Imm12 = MO1.getImm();
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000228 uint32_t Binary;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000229 Binary = Imm12 & 0xfff;
230 if (Imm12 >= 0)
231 Binary |= (1 << 12);
232 Binary |= (Reg << 13);
233 return Binary;
234 }
Jason W Kim837caa92010-11-18 23:37:15 +0000235
236 unsigned getMovtImmOpValue(const MachineInstr &MI, unsigned Op) const {
237 return 0;
238 }
239
Jim Grosbach99f53d12010-11-15 20:47:07 +0000240 uint32_t getAddrMode2OpValue(const MachineInstr &MI, unsigned OpIdx)
241 const { return 0;}
242 uint32_t getAddrMode2OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
243 const { return 0;}
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000244 uint32_t getAddrMode3OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
245 const { return 0;}
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000246 uint32_t getAddrMode3OpValue(const MachineInstr &MI, unsigned Op)
247 const { return 0; }
248 uint32_t getAddrModeS4OpValue(const MachineInstr &MI, unsigned Op)
249 const { return 0; }
Bill Wendling1fd374e2010-11-30 22:57:21 +0000250 uint32_t getAddrModeS2OpValue(const MachineInstr &MI, unsigned Op)
251 const { return 0; }
252 uint32_t getAddrModeS1OpValue(const MachineInstr &MI, unsigned Op)
253 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000254 uint32_t getAddrMode5OpValue(const MachineInstr &MI, unsigned Op) const {
Bill Wendling20272a72010-11-20 00:26:37 +0000255 // {17-13} = reg
256 // {12} = (U)nsigned (add == '1', sub == '0')
257 // {11-0} = imm12
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000258 const MachineOperand &MO = MI.getOperand(Op);
259 const MachineOperand &MO1 = MI.getOperand(Op + 1);
260 if (!MO.isReg()) {
261 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
262 return 0;
263 }
264 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling20272a72010-11-20 00:26:37 +0000265 int32_t Imm12 = MO1.getImm();
266
267 // Special value for #-0
268 if (Imm12 == INT32_MIN)
269 Imm12 = 0;
270
271 // Immediate is always encoded as positive. The 'U' bit controls add vs
272 // sub.
273 bool isAdd = true;
274 if (Imm12 < 0) {
275 Imm12 = -Imm12;
276 isAdd = false;
277 }
278
279 uint32_t Binary = Imm12 & 0xfff;
280 if (isAdd)
281 Binary |= (1 << 12);
282 Binary |= (Reg << 13);
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000283 return Binary;
284 }
Jim Grosbachc4bc2112010-10-29 23:21:57 +0000285 unsigned getNEONVcvtImm32OpValue(const MachineInstr &MI, unsigned Op)
286 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000287
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000288 unsigned getRegisterListOpValue(const MachineInstr &MI, unsigned Op)
289 const { return 0; }
290
Shih-wei Liao5170b712010-05-26 00:02:28 +0000291 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000292 /// machine operand requires relocation, record the relocation and return
293 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000294 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000295 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000296
Evan Cheng83b5cf02008-11-05 23:22:34 +0000297 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000298 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000299 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000300
301 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000302 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000303 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000304 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000305 intptr_t ACPV = 0) const;
306 void emitExternalSymbolAddress(const char *ES, unsigned Reloc) const;
307 void emitConstPoolAddress(unsigned CPI, unsigned Reloc) const;
308 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const;
Evan Cheng437c1732008-11-07 22:30:53 +0000309 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
Jim Grosbach3e094132010-10-08 17:45:54 +0000310 intptr_t JTBase = 0) const;
Evan Cheng148b6a42007-07-05 21:15:40 +0000311 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000312}
313
Chris Lattner33fabd72010-02-02 21:48:51 +0000314char ARMCodeEmitter::ID = 0;
315
Bob Wilson87949d42010-03-17 21:16:45 +0000316/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000317/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000318FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
319 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000320 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000321}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000322
Chris Lattner33fabd72010-02-02 21:48:51 +0000323bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000324 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
325 MF.getTarget().getRelocationModel() != Reloc::Static) &&
326 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000327 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
328 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
329 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000330 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000331 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000332 MJTEs = 0;
333 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000334 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000335 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000336 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000337 MMI = &getAnalysis<MachineModuleInfo>();
338 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000339
340 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000341 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000342 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000343 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000344 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000345 MBB != E; ++MBB) {
346 MCE.StartMachineBasicBlock(MBB);
347 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
348 I != E; ++I)
349 emitInstruction(*I);
350 }
351 } while (MCE.finishFunction(MF));
352
353 return false;
354}
355
Evan Cheng83b5cf02008-11-05 23:22:34 +0000356/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000357///
Chris Lattner33fabd72010-02-02 21:48:51 +0000358unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000359 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000360 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000361 case ARM_AM::asr: return 2;
362 case ARM_AM::lsl: return 0;
363 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000364 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000365 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000366 }
Evan Cheng7602e112008-09-02 06:52:38 +0000367 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000368}
369
Shih-wei Liao5170b712010-05-26 00:02:28 +0000370/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000371/// machine operand requires relocation, record the relocation and return zero.
372unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000373 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000374 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000375 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000376 && "Relocation to this function should be for movt or movw");
377
378 if (MO.isImm())
379 return static_cast<unsigned>(MO.getImm());
380 else if (MO.isGlobal())
381 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
382 else if (MO.isSymbol())
383 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
384 else if (MO.isMBB())
385 emitMachineBasicBlock(MO.getMBB(), Reloc);
386 else {
387#ifndef NDEBUG
388 errs() << MO;
389#endif
390 llvm_unreachable("Unsupported operand type for movw/movt");
391 }
392 return 0;
393}
394
Evan Cheng7602e112008-09-02 06:52:38 +0000395/// getMachineOpValue - Return binary encoding of operand. If the machine
396/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000397unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbach3e094132010-10-08 17:45:54 +0000398 const MachineOperand &MO) const {
Dan Gohmand735b802008-10-03 15:45:36 +0000399 if (MO.isReg())
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000400 return getARMRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000401 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000402 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000403 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000404 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000405 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000406 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000407 else if (MO.isCPI()) {
408 const TargetInstrDesc &TID = MI.getDesc();
409 // For VFP load, the immediate offset is multiplied by 4.
410 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
411 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
412 emitConstPoolAddress(MO.getIndex(), Reloc);
413 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000414 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000415 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000416 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Jim Grosbach817c1a62010-11-19 00:27:09 +0000417 else
418 llvm_unreachable("Unable to encode MachineOperand!");
Evan Cheng7602e112008-09-02 06:52:38 +0000419 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000420}
421
Evan Cheng057d0c32008-09-18 07:28:19 +0000422/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000423///
Dan Gohman46510a72010-04-15 01:51:59 +0000424void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000425 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000426 intptr_t ACPV) const {
Evan Cheng08669742009-09-10 01:23:53 +0000427 MachineRelocation MR = Indirect
428 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000429 const_cast<GlobalValue *>(GV),
430 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000431 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000432 const_cast<GlobalValue *>(GV), ACPV,
433 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000434 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000435}
436
437/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
438/// be emitted to the current location in the function, and allow it to be PC
439/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000440void ARMCodeEmitter::
441emitExternalSymbolAddress(const char *ES, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000442 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
443 Reloc, ES));
444}
445
446/// emitConstPoolAddress - Arrange for the address of an constant pool
447/// to be emitted to the current location in the function, and allow it to be PC
448/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000449void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) const {
Evan Cheng0f282432008-10-29 23:55:43 +0000450 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000451 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000452 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000453}
454
455/// emitJumpTableAddress - Arrange for the address of a jump table to
456/// be emitted to the current location in the function, and allow it to be PC
457/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000458void ARMCodeEmitter::
459emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000460 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000461 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000462}
463
Raul Herbster9c1a3822007-08-30 23:29:26 +0000464/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000465void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Jim Grosbach3e094132010-10-08 17:45:54 +0000466 unsigned Reloc,
467 intptr_t JTBase) const {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000468 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000469 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000470}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000471
Chris Lattner33fabd72010-02-02 21:48:51 +0000472void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000473 DEBUG(errs() << " 0x";
474 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000475 MCE.emitWordLE(Binary);
476}
477
Chris Lattner33fabd72010-02-02 21:48:51 +0000478void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000479 DEBUG(errs() << " 0x";
480 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000481 MCE.emitDWordLE(Binary);
482}
483
Chris Lattner33fabd72010-02-02 21:48:51 +0000484void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000485 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000486
Devang Patelaf0e2722009-10-06 02:19:11 +0000487 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000488
Dan Gohmanfe601042010-06-22 15:08:57 +0000489 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000490 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000491 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000492 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000493 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000494 }
Jim Grosbach85eb54c2010-11-17 23:33:14 +0000495 case ARMII::MiscFrm:
496 if (MI.getOpcode() == ARM::LEApcrelJT) {
497 // Materialize jumptable address.
498 emitLEApcrelJTInstruction(MI);
499 break;
500 }
501 llvm_unreachable("Unhandled instruction encoding!");
502 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000503 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000504 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000505 break;
506 case ARMII::DPFrm:
507 case ARMII::DPSoRegFrm:
508 emitDataProcessingInstruction(MI);
509 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000510 case ARMII::LdFrm:
511 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000512 emitLoadStoreInstruction(MI);
513 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000514 case ARMII::LdMiscFrm:
515 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000516 emitMiscLoadStoreInstruction(MI);
517 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000518 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000519 emitLoadStoreMultipleInstruction(MI);
520 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000521 case ARMII::MulFrm:
522 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000523 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000524 case ARMII::ExtFrm:
525 emitExtendInstruction(MI);
526 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000527 case ARMII::ArithMiscFrm:
528 emitMiscArithInstruction(MI);
529 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000530 case ARMII::SatFrm:
531 emitSaturateInstruction(MI);
532 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000533 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000534 emitBranchInstruction(MI);
535 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000536 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000537 emitMiscBranchInstruction(MI);
538 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000539 // VFP instructions.
540 case ARMII::VFPUnaryFrm:
541 case ARMII::VFPBinaryFrm:
542 emitVFPArithInstruction(MI);
543 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000544 case ARMII::VFPConv1Frm:
545 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000546 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000547 case ARMII::VFPConv4Frm:
548 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000549 emitVFPConversionInstruction(MI);
550 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000551 case ARMII::VFPLdStFrm:
552 emitVFPLoadStoreInstruction(MI);
553 break;
554 case ARMII::VFPLdStMulFrm:
555 emitVFPLoadStoreMultipleInstruction(MI);
556 break;
Bill Wendling07fda9f2010-10-15 23:35:12 +0000557
Bob Wilson1a913ed2010-06-11 21:34:50 +0000558 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000559 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000560 case ARMII::NSetLnFrm:
561 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000562 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000563 case ARMII::NDupFrm:
564 emitNEONDupInstruction(MI);
565 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000566 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000567 emitNEON1RegModImmInstruction(MI);
568 break;
569 case ARMII::N2RegFrm:
570 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000571 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000572 case ARMII::N3RegFrm:
573 emitNEON3RegInstruction(MI);
574 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000575 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000576 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000577}
578
Chris Lattner33fabd72010-02-02 21:48:51 +0000579void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000580 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
581 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000582 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000583
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000584 // Remember the CONSTPOOL_ENTRY address for later relocation.
585 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
586
587 // Emit constpool island entry. In most cases, the actual values will be
588 // resolved and relocated after code emission.
589 if (MCPE.isMachineConstantPoolEntry()) {
590 ARMConstantPoolValue *ACPV =
591 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
592
Chris Lattner705e07f2009-08-23 03:41:05 +0000593 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
594 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000595
Bob Wilson28989a82009-11-02 16:59:06 +0000596 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000597 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000598 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000599 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000600 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000601 isa<Function>(GV),
602 Subtarget->GVIsIndirectSymbol(GV, RelocM),
603 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000604 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000605 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
606 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000607 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000608 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000609 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000610
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000611 DEBUG({
612 errs() << " ** Constant pool #" << CPI << " @ "
613 << (void*)MCE.getCurrentPCValue() << " ";
614 if (const Function *F = dyn_cast<Function>(CV))
615 errs() << F->getName();
616 else
617 errs() << *CV;
618 errs() << '\n';
619 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000620
Dan Gohman46510a72010-04-15 01:51:59 +0000621 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000622 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000623 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000624 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Gabor Greif41f31ef2010-10-22 23:16:11 +0000625 uint32_t Val = uint32_t(*CI->getValue().getRawData());
Evan Cheng83b5cf02008-11-05 23:22:34 +0000626 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000627 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000628 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000629 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000630 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000631 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
632 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000633 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000634 }
635 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000636 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000637 }
638 }
639}
640
Zonr Changf86399b2010-05-25 08:42:45 +0000641void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
642 const MachineOperand &MO0 = MI.getOperand(0);
643 const MachineOperand &MO1 = MI.getOperand(1);
644
645 // Emit the 'movw' instruction.
646 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
647
648 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
649
650 // Set the conditional execution predicate.
651 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
652
653 // Encode Rd.
654 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
655
656 // Encode imm16 as imm4:imm12
657 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
658 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
659 emitWordLE(Binary);
660
661 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
662 // Emit the 'movt' instruction.
663 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
664
665 // Set the conditional execution predicate.
666 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
667
668 // Encode Rd.
669 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
670
671 // Encode imm16 as imm4:imm1, same as movw above.
672 Binary |= Hi16 & 0xFFF;
673 Binary |= ((Hi16 >> 12) & 0xF) << 16;
674 emitWordLE(Binary);
675}
676
Chris Lattner33fabd72010-02-02 21:48:51 +0000677void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000678 const MachineOperand &MO0 = MI.getOperand(0);
679 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000680 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
681 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000682 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
683 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
684
685 // Emit the 'mov' instruction.
686 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
687
688 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000689 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000690
691 // Encode Rd.
692 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
693
694 // Encode so_imm.
695 // Set bit I(25) to identify this is the immediate form of <shifter_op>
696 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000697 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000698 emitWordLE(Binary);
699
700 // Now the 'orr' instruction.
701 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
702
703 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000704 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000705
706 // Encode Rd.
707 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
708
709 // Encode Rn.
710 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
711
712 // Encode so_imm.
713 // Set bit I(25) to identify this is the immediate form of <shifter_op>
714 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000715 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000716 emitWordLE(Binary);
717}
718
Chris Lattner33fabd72010-02-02 21:48:51 +0000719void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000720 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000721
Evan Cheng4df60f52008-11-07 09:06:08 +0000722 const TargetInstrDesc &TID = MI.getDesc();
723
724 // Emit the 'add' instruction.
Jim Grosbach0129be22010-11-17 21:57:51 +0000725 unsigned Binary = 0x4 << 21; // add: Insts{24-21} = 0b0100
Evan Cheng4df60f52008-11-07 09:06:08 +0000726
727 // Set the conditional execution predicate
728 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
729
730 // Encode S bit if MI modifies CPSR.
731 Binary |= getAddrModeSBit(MI, TID);
732
733 // Encode Rd.
734 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
735
736 // Encode Rn which is PC.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000737 Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
Evan Cheng4df60f52008-11-07 09:06:08 +0000738
739 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000740 Binary |= 1 << ARMII::I_BitShift;
741 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
742
743 emitWordLE(Binary);
744}
745
Chris Lattner33fabd72010-02-02 21:48:51 +0000746void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000747 unsigned Opcode = MI.getDesc().Opcode;
748
749 // Part of binary is determined by TableGn.
750 unsigned Binary = getBinaryCodeForInstr(MI);
751
752 // Set the conditional execution predicate
753 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
754
755 // Encode S bit if MI modifies CPSR.
756 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
757 Binary |= 1 << ARMII::S_BitShift;
758
759 // Encode register def if there is one.
760 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
761
762 // Encode the shift operation.
763 switch (Opcode) {
764 default: break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000765 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000766 // rrx
767 Binary |= 0x6 << 4;
768 break;
769 case ARM::MOVsrl_flag:
770 // lsr #1
771 Binary |= (0x2 << 4) | (1 << 7);
772 break;
773 case ARM::MOVsra_flag:
774 // asr #1
775 Binary |= (0x4 << 4) | (1 << 7);
776 break;
777 }
778
779 // Encode register Rm.
780 Binary |= getMachineOpValue(MI, 1);
781
782 emitWordLE(Binary);
783}
784
Chris Lattner33fabd72010-02-02 21:48:51 +0000785void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000786 DEBUG(errs() << " ** LPC" << LabelID << " @ "
787 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000788 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
789}
790
Chris Lattner33fabd72010-02-02 21:48:51 +0000791void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000792 unsigned Opcode = MI.getDesc().Opcode;
793 switch (Opcode) {
794 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000795 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Jim Grosbach532c2f12010-11-30 00:24:05 +0000796 case ARM::BX_CALL:
797 case ARM::BMOVPCRX_CALL:
798 case ARM::BXr9_CALL:
799 case ARM::BMOVPCRXr9_CALL: {
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000800 // First emit mov lr, pc
801 unsigned Binary = 0x01a0e00f;
802 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
803 emitWordLE(Binary);
804
805 // and then emit the branch.
806 emitMiscBranchInstruction(MI);
807 break;
808 }
Chris Lattner518bb532010-02-09 19:54:29 +0000809 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000810 // We allow inline assembler nodes with empty bodies - they can
811 // implicitly define registers, which is ok for JIT.
812 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000813 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000814 }
Evan Chengffa6d962008-11-13 23:36:57 +0000815 break;
816 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000817 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000818 case TargetOpcode::EH_LABEL:
819 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
820 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000821 case TargetOpcode::IMPLICIT_DEF:
822 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000823 // Do nothing.
824 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000825 case ARM::CONSTPOOL_ENTRY:
826 emitConstPoolInstruction(MI);
827 break;
828 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000829 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000830 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000831 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000832 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000833 break;
834 }
835 case ARM::PICLDR:
836 case ARM::PICLDRB:
837 case ARM::PICSTR:
838 case ARM::PICSTRB: {
839 // Remember of the address of the PC label for relocation later.
840 addPCLabel(MI.getOperand(2).getImm());
841 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000842 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000843 break;
844 }
845 case ARM::PICLDRH:
846 case ARM::PICLDRSH:
847 case ARM::PICLDRSB:
848 case ARM::PICSTRH: {
849 // Remember of the address of the PC label for relocation later.
850 addPCLabel(MI.getOperand(2).getImm());
851 // These are just load / store instructions that implicitly read pc.
852 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000853 break;
854 }
Zonr Changf86399b2010-05-25 08:42:45 +0000855
856 case ARM::MOVi32imm:
Evan Cheng893d7fe2010-11-12 23:03:38 +0000857 // Two instructions to materialize a constant.
858 if (Subtarget->hasV6T2Ops())
859 emitMOVi32immInstruction(MI);
860 else
861 emitMOVi2piecesInstruction(MI);
Zonr Changf86399b2010-05-25 08:42:45 +0000862 break;
863
Evan Cheng4df60f52008-11-07 09:06:08 +0000864 case ARM::LEApcrelJT:
865 // Materialize jumptable address.
866 emitLEApcrelJTInstruction(MI);
867 break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000868 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000869 case ARM::MOVsrl_flag:
870 case ARM::MOVsra_flag:
871 emitPseudoMoveInstruction(MI);
872 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000873 }
874}
875
Bob Wilson87949d42010-03-17 21:16:45 +0000876unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000877 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000878 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000879 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000880 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000881
882 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
883 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
884 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
885
886 // Encode the shift opcode.
887 unsigned SBits = 0;
888 unsigned Rs = MO1.getReg();
889 if (Rs) {
890 // Set shift operand (bit[7:4]).
891 // LSL - 0001
892 // LSR - 0011
893 // ASR - 0101
894 // ROR - 0111
895 // RRX - 0110 and bit[11:8] clear.
896 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000897 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000898 case ARM_AM::lsl: SBits = 0x1; break;
899 case ARM_AM::lsr: SBits = 0x3; break;
900 case ARM_AM::asr: SBits = 0x5; break;
901 case ARM_AM::ror: SBits = 0x7; break;
902 case ARM_AM::rrx: SBits = 0x6; break;
903 }
904 } else {
905 // Set shift operand (bit[6:4]).
906 // LSL - 000
907 // LSR - 010
908 // ASR - 100
909 // ROR - 110
910 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000911 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000912 case ARM_AM::lsl: SBits = 0x0; break;
913 case ARM_AM::lsr: SBits = 0x2; break;
914 case ARM_AM::asr: SBits = 0x4; break;
915 case ARM_AM::ror: SBits = 0x6; break;
916 }
917 }
918 Binary |= SBits << 4;
919 if (SOpc == ARM_AM::rrx)
920 return Binary;
921
922 // Encode the shift operation Rs or shift_imm (except rrx).
923 if (Rs) {
924 // Encode Rs bit[11:8].
925 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000926 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000927 }
928
929 // Encode shift_imm bit[11:7].
930 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
931}
932
Chris Lattner33fabd72010-02-02 21:48:51 +0000933unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000934 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
935 assert(SoImmVal != -1 && "Not a valid so_imm value!");
936
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000937 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000938 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000939 << ARMII::SoRotImmShift;
940
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000941 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000942 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000943 return Binary;
944}
945
Chris Lattner33fabd72010-02-02 21:48:51 +0000946unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000947 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000948 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000949 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000950 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000951 return 1 << ARMII::S_BitShift;
952 }
953 return 0;
954}
955
Bob Wilson87949d42010-03-17 21:16:45 +0000956void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000957 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000958 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000959 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000960
961 // Part of binary is determined by TableGn.
962 unsigned Binary = getBinaryCodeForInstr(MI);
963
Jim Grosbach33412622008-10-07 19:05:35 +0000964 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000965 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000966
Evan Cheng49a9f292008-09-12 22:45:55 +0000967 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000968 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000969
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000970 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000971 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000972 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000973 if (NumDefs)
974 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
975 else if (ImplicitRd)
976 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000977 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000978
Zonr Changf86399b2010-05-25 08:42:45 +0000979 if (TID.Opcode == ARM::MOVi16) {
980 // Get immediate from MI.
981 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
982 ARM::reloc_arm_movw);
983 // Encode imm which is the same as in emitMOVi32immInstruction().
984 Binary |= Lo16 & 0xFFF;
985 Binary |= ((Lo16 >> 12) & 0xF) << 16;
986 emitWordLE(Binary);
987 return;
988 } else if(TID.Opcode == ARM::MOVTi16) {
989 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
990 ARM::reloc_arm_movt) >> 16);
991 Binary |= Hi16 & 0xFFF;
992 Binary |= ((Hi16 >> 12) & 0xF) << 16;
993 emitWordLE(Binary);
994 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +0000995 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000996 uint32_t v = ~MI.getOperand(2).getImm();
997 int32_t lsb = CountTrailingZeros_32(v);
998 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000999 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +00001000 Binary |= (msb & 0x1F) << 16;
1001 Binary |= (lsb & 0x1F) << 7;
1002 emitWordLE(Binary);
1003 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +00001004 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
1005 // Encode Rn in Instr{0-3}
1006 Binary |= getMachineOpValue(MI, OpIdx++);
1007
1008 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
1009 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
1010
1011 // Instr{20-16} = widthm1, Instr{11-7} = lsb
1012 Binary |= (widthm1 & 0x1F) << 16;
1013 Binary |= (lsb & 0x1F) << 7;
1014 emitWordLE(Binary);
1015 return;
Zonr Changf86399b2010-05-25 08:42:45 +00001016 }
1017
Evan Chengd87293c2008-11-06 08:47:38 +00001018 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
1019 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1020 ++OpIdx;
1021
Jim Grosbachefd30ba2008-10-01 18:16:49 +00001022 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +00001023 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
1024 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +00001025 if (ImplicitRn)
1026 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001027 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001028 else {
1029 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
1030 ++OpIdx;
1031 }
Evan Cheng7602e112008-09-02 06:52:38 +00001032 }
1033
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001034 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001035 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +00001036 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001037 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001038 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +00001039 return;
1040 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001041
Evan Chengedda31c2008-11-05 18:35:52 +00001042 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001043 // Encode register Rm.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001044 emitWordLE(Binary | getARMRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +00001045 return;
1046 }
Evan Cheng7602e112008-09-02 06:52:38 +00001047
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001048 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +00001049 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +00001050
Evan Cheng83b5cf02008-11-05 23:22:34 +00001051 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001052}
1053
Bob Wilson87949d42010-03-17 21:16:45 +00001054void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +00001055 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +00001056 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001057 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001058 unsigned Form = TID.TSFlags & ARMII::FormMask;
1059 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001060
Evan Chengedda31c2008-11-05 18:35:52 +00001061 // Part of binary is determined by TableGn.
1062 unsigned Binary = getBinaryCodeForInstr(MI);
1063
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001064 // If this is an LDRi12, STRi12 or LDRcp, nothing more needs be done.
1065 if (MI.getOpcode() == ARM::LDRi12 || MI.getOpcode() == ARM::LDRcp ||
1066 MI.getOpcode() == ARM::STRi12) {
Jim Grosbach093177d2010-10-27 17:52:51 +00001067 emitWordLE(Binary);
1068 return;
1069 }
1070
Jim Grosbach33412622008-10-07 19:05:35 +00001071 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001072 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001073
Evan Cheng4df60f52008-11-07 09:06:08 +00001074 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +00001075
1076 // Operand 0 of a pre- and post-indexed store is the address base
1077 // writeback. Skip it.
1078 bool Skipped = false;
1079 if (IsPrePost && Form == ARMII::StFrm) {
1080 ++OpIdx;
1081 Skipped = true;
1082 }
1083
1084 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +00001085 if (ImplicitRd)
1086 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001087 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001088 else
1089 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001090
1091 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001092 if (ImplicitRn)
1093 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001094 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001095 else
1096 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001097
Evan Cheng05c356e2008-11-08 01:44:13 +00001098 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +00001099 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001100 ++OpIdx;
1101
Evan Cheng83b5cf02008-11-05 23:22:34 +00001102 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001103 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001104 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001105
Evan Chenge7de7e32008-09-13 01:44:01 +00001106 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +00001107 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +00001108 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +00001109 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +00001110 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +00001111 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +00001112 Binary |= ARM_AM::getAM2Offset(AM2Opc);
1113 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001114 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001115 }
1116
Bill Wendling7d31a162010-10-20 22:44:54 +00001117 // Set bit I(25), because this is not in immediate encoding.
Evan Cheng7602e112008-09-02 06:52:38 +00001118 Binary |= 1 << ARMII::I_BitShift;
1119 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
1120 // Set bit[3:0] to the corresponding Rm register
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001121 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001122
Evan Cheng70632912008-11-12 07:34:37 +00001123 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +00001124 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001125 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +00001126 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
1127 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +00001128 }
1129
Evan Cheng83b5cf02008-11-05 23:22:34 +00001130 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001131}
1132
Chris Lattner33fabd72010-02-02 21:48:51 +00001133void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +00001134 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001135 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001136 unsigned Form = TID.TSFlags & ARMII::FormMask;
1137 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001138
Evan Chengedda31c2008-11-05 18:35:52 +00001139 // Part of binary is determined by TableGn.
1140 unsigned Binary = getBinaryCodeForInstr(MI);
1141
Jim Grosbach33412622008-10-07 19:05:35 +00001142 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001143 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001144
Evan Cheng148cad82008-11-13 07:34:59 +00001145 unsigned OpIdx = 0;
1146
1147 // Operand 0 of a pre- and post-indexed store is the address base
1148 // writeback. Skip it.
1149 bool Skipped = false;
1150 if (IsPrePost && Form == ARMII::StMiscFrm) {
1151 ++OpIdx;
1152 Skipped = true;
1153 }
1154
Evan Cheng7602e112008-09-02 06:52:38 +00001155 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001156 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001157
Evan Cheng358dec52009-06-15 08:28:29 +00001158 // Skip LDRD and STRD's second operand.
1159 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1160 ++OpIdx;
1161
Evan Cheng7602e112008-09-02 06:52:38 +00001162 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001163 if (ImplicitRn)
1164 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001165 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001166 else
1167 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001168
Evan Cheng05c356e2008-11-08 01:44:13 +00001169 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001170 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001171 ++OpIdx;
1172
Evan Cheng83b5cf02008-11-05 23:22:34 +00001173 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001174 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001175 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001176
Evan Chenge7de7e32008-09-13 01:44:01 +00001177 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001178 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001179 ARMII::U_BitShift);
1180
1181 // If this instr is in register offset/index encoding, set bit[3:0]
1182 // to the corresponding Rm register.
1183 if (MO2.getReg()) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001184 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001185 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001186 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001187 }
1188
Evan Chengd87293c2008-11-06 08:47:38 +00001189 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001190 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001191 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001192 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001193 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1194 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001195 }
1196
Evan Cheng83b5cf02008-11-05 23:22:34 +00001197 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001198}
1199
Evan Chengcd8e66a2008-11-11 21:48:44 +00001200static unsigned getAddrModeUPBits(unsigned Mode) {
1201 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001202
1203 // Set addressing mode by modifying bits U(23) and P(24)
1204 // IA - Increment after - bit U = 1 and bit P = 0
1205 // IB - Increment before - bit U = 1 and bit P = 1
1206 // DA - Decrement after - bit U = 0 and bit P = 0
1207 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001208 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001209 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001210 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001211 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1212 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1213 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001214 }
1215
Evan Chengcd8e66a2008-11-11 21:48:44 +00001216 return Binary;
1217}
1218
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001219void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1220 const TargetInstrDesc &TID = MI.getDesc();
1221 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1222
Evan Chengcd8e66a2008-11-11 21:48:44 +00001223 // Part of binary is determined by TableGn.
1224 unsigned Binary = getBinaryCodeForInstr(MI);
1225
1226 // Set the conditional execution predicate
1227 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1228
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001229 // Skip operand 0 of an instruction with base register update.
1230 unsigned OpIdx = 0;
1231 if (IsUpdating)
1232 ++OpIdx;
1233
Evan Chengcd8e66a2008-11-11 21:48:44 +00001234 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001235 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001236
1237 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001238 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1239 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001240
Evan Cheng7602e112008-09-02 06:52:38 +00001241 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001242 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001243 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001244
1245 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001246 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001247 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001248 if (!MO.isReg() || MO.isImplicit())
1249 break;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001250 unsigned RegNum = getARMRegisterNumbering(MO.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001251 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1252 RegNum < 16);
1253 Binary |= 0x1 << RegNum;
1254 }
1255
Evan Cheng83b5cf02008-11-05 23:22:34 +00001256 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001257}
1258
Chris Lattner33fabd72010-02-02 21:48:51 +00001259void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001260 const TargetInstrDesc &TID = MI.getDesc();
1261
1262 // Part of binary is determined by TableGn.
1263 unsigned Binary = getBinaryCodeForInstr(MI);
1264
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001265 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001266 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001267
1268 // Encode S bit if MI modifies CPSR.
1269 Binary |= getAddrModeSBit(MI, TID);
1270
1271 // 32x32->64bit operations have two destination registers. The number
1272 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001273 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001274 if (TID.getNumDefs() == 2)
1275 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1276
1277 // Encode Rd
1278 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1279
1280 // Encode Rm
1281 Binary |= getMachineOpValue(MI, OpIdx++);
1282
1283 // Encode Rs
1284 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1285
Evan Chengfbc9d412008-11-06 01:21:28 +00001286 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1287 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001288 if (TID.getNumOperands() > OpIdx &&
1289 !TID.OpInfo[OpIdx].isPredicate() &&
1290 !TID.OpInfo[OpIdx].isOptionalDef())
1291 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1292
1293 emitWordLE(Binary);
1294}
1295
Chris Lattner33fabd72010-02-02 21:48:51 +00001296void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001297 const TargetInstrDesc &TID = MI.getDesc();
1298
1299 // Part of binary is determined by TableGn.
1300 unsigned Binary = getBinaryCodeForInstr(MI);
1301
1302 // Set the conditional execution predicate
1303 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1304
1305 unsigned OpIdx = 0;
1306
1307 // Encode Rd
1308 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1309
1310 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1311 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1312 if (MO2.isReg()) {
1313 // Two register operand form.
1314 // Encode Rn.
1315 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1316
1317 // Encode Rm.
1318 Binary |= getMachineOpValue(MI, MO2);
1319 ++OpIdx;
1320 } else {
1321 Binary |= getMachineOpValue(MI, MO1);
1322 }
1323
1324 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1325 if (MI.getOperand(OpIdx).isImm() &&
1326 !TID.OpInfo[OpIdx].isPredicate() &&
1327 !TID.OpInfo[OpIdx].isOptionalDef())
1328 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001329
Evan Cheng83b5cf02008-11-05 23:22:34 +00001330 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001331}
1332
Chris Lattner33fabd72010-02-02 21:48:51 +00001333void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001334 const TargetInstrDesc &TID = MI.getDesc();
1335
1336 // Part of binary is determined by TableGn.
1337 unsigned Binary = getBinaryCodeForInstr(MI);
1338
1339 // Set the conditional execution predicate
1340 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1341
1342 unsigned OpIdx = 0;
1343
1344 // Encode Rd
1345 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1346
1347 const MachineOperand &MO = MI.getOperand(OpIdx++);
1348 if (OpIdx == TID.getNumOperands() ||
1349 TID.OpInfo[OpIdx].isPredicate() ||
1350 TID.OpInfo[OpIdx].isOptionalDef()) {
1351 // Encode Rm and it's done.
1352 Binary |= getMachineOpValue(MI, MO);
1353 emitWordLE(Binary);
1354 return;
1355 }
1356
1357 // Encode Rn.
1358 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1359
1360 // Encode Rm.
1361 Binary |= getMachineOpValue(MI, OpIdx++);
1362
1363 // Encode shift_imm.
1364 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001365 if (TID.Opcode == ARM::PKHTB) {
1366 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1367 if (ShiftAmt == 32)
1368 ShiftAmt = 0;
1369 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001370 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1371 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001372
Evan Cheng8b59db32008-11-07 01:41:35 +00001373 emitWordLE(Binary);
1374}
1375
Bob Wilson9a1c1892010-08-11 00:01:18 +00001376void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1377 const TargetInstrDesc &TID = MI.getDesc();
1378
1379 // Part of binary is determined by TableGen.
1380 unsigned Binary = getBinaryCodeForInstr(MI);
1381
1382 // Set the conditional execution predicate
1383 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1384
1385 // Encode Rd
1386 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1387
1388 // Encode saturate bit position.
1389 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001390 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001391 Pos -= 1;
1392 assert((Pos < 16 || (Pos < 32 &&
1393 TID.Opcode != ARM::SSAT16 &&
1394 TID.Opcode != ARM::USAT16)) &&
1395 "saturate bit position out of range");
1396 Binary |= Pos << 16;
1397
1398 // Encode Rm
1399 Binary |= getMachineOpValue(MI, 2);
1400
1401 // Encode shift_imm.
1402 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001403 unsigned ShiftOp = MI.getOperand(3).getImm();
1404 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1405 if (Opc == ARM_AM::asr)
1406 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001407 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001408 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001409 ShiftAmt = 0;
1410 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1411 Binary |= ShiftAmt << ARMII::ShiftShift;
1412 }
1413
1414 emitWordLE(Binary);
1415}
1416
Chris Lattner33fabd72010-02-02 21:48:51 +00001417void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001418 const TargetInstrDesc &TID = MI.getDesc();
1419
Torok Edwindac237e2009-07-08 20:53:28 +00001420 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001421 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001422 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001423
Evan Cheng7602e112008-09-02 06:52:38 +00001424 // Part of binary is determined by TableGn.
1425 unsigned Binary = getBinaryCodeForInstr(MI);
1426
Evan Chengedda31c2008-11-05 18:35:52 +00001427 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001428 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001429
1430 // Set signed_immed_24 field
1431 Binary |= getMachineOpValue(MI, 0);
1432
Evan Cheng83b5cf02008-11-05 23:22:34 +00001433 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001434}
1435
Chris Lattner33fabd72010-02-02 21:48:51 +00001436void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001437 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001438 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001439 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001440 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1441 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001442
1443 // Now emit the jump table entries.
1444 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1445 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1446 if (IsPIC)
1447 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001448 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001449 else
1450 // Absolute DestBB address.
1451 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1452 emitWordLE(0);
1453 }
1454}
1455
Chris Lattner33fabd72010-02-02 21:48:51 +00001456void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001457 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001458
Evan Cheng437c1732008-11-07 22:30:53 +00001459 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001460 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001461 // First emit a ldr pc, [] instruction.
1462 emitDataProcessingInstruction(MI, ARM::PC);
1463
1464 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001465 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001466 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001467 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1468 emitInlineJumpTable(JTIndex);
1469 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001470 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001471 // First emit a ldr pc, [] instruction.
1472 emitLoadStoreInstruction(MI, ARM::PC);
1473
1474 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001475 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001476 return;
1477 }
1478
Evan Chengedda31c2008-11-05 18:35:52 +00001479 // Part of binary is determined by TableGn.
1480 unsigned Binary = getBinaryCodeForInstr(MI);
1481
1482 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001483 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001484
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001485 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001486 // The return register is LR.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001487 Binary |= getARMRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001488 else
Evan Chengedda31c2008-11-05 18:35:52 +00001489 // otherwise, set the return register
1490 Binary |= getMachineOpValue(MI, 0);
1491
Evan Cheng83b5cf02008-11-05 23:22:34 +00001492 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001493}
Evan Cheng7602e112008-09-02 06:52:38 +00001494
Evan Cheng80a11982008-11-12 06:41:41 +00001495static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001496 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001497 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001498 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001499 RegD = getARMRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001500 if (!isSPVFP)
1501 Binary |= RegD << ARMII::RegRdShift;
1502 else {
1503 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1504 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1505 }
Evan Cheng80a11982008-11-12 06:41:41 +00001506 return Binary;
1507}
Evan Cheng78be83d2008-11-11 19:40:26 +00001508
Evan Cheng80a11982008-11-12 06:41:41 +00001509static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001510 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001511 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001512 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001513 RegN = getARMRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001514 if (!isSPVFP)
1515 Binary |= RegN << ARMII::RegRnShift;
1516 else {
1517 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1518 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1519 }
Evan Cheng80a11982008-11-12 06:41:41 +00001520 return Binary;
1521}
Evan Chengd06d48d2008-11-12 02:19:38 +00001522
Evan Cheng80a11982008-11-12 06:41:41 +00001523static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1524 unsigned RegM = MI.getOperand(OpIdx).getReg();
1525 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001526 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001527 RegM = getARMRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001528 if (!isSPVFP)
1529 Binary |= RegM;
1530 else {
1531 Binary |= ((RegM & 0x1E) >> 1);
1532 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001533 }
Evan Cheng80a11982008-11-12 06:41:41 +00001534 return Binary;
1535}
1536
Chris Lattner33fabd72010-02-02 21:48:51 +00001537void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001538 const TargetInstrDesc &TID = MI.getDesc();
1539
1540 // Part of binary is determined by TableGn.
1541 unsigned Binary = getBinaryCodeForInstr(MI);
1542
1543 // Set the conditional execution predicate
1544 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1545
1546 unsigned OpIdx = 0;
1547 assert((Binary & ARMII::D_BitShift) == 0 &&
1548 (Binary & ARMII::N_BitShift) == 0 &&
1549 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1550
1551 // Encode Dd / Sd.
1552 Binary |= encodeVFPRd(MI, OpIdx++);
1553
1554 // If this is a two-address operand, skip it, e.g. FMACD.
1555 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1556 ++OpIdx;
1557
1558 // Encode Dn / Sn.
1559 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001560 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001561
1562 if (OpIdx == TID.getNumOperands() ||
1563 TID.OpInfo[OpIdx].isPredicate() ||
1564 TID.OpInfo[OpIdx].isOptionalDef()) {
1565 // FCMPEZD etc. has only one operand.
1566 emitWordLE(Binary);
1567 return;
1568 }
1569
1570 // Encode Dm / Sm.
1571 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001572
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001573 emitWordLE(Binary);
1574}
1575
Bob Wilson87949d42010-03-17 21:16:45 +00001576void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001577 const TargetInstrDesc &TID = MI.getDesc();
1578 unsigned Form = TID.TSFlags & ARMII::FormMask;
1579
1580 // Part of binary is determined by TableGn.
1581 unsigned Binary = getBinaryCodeForInstr(MI);
1582
1583 // Set the conditional execution predicate
1584 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1585
1586 switch (Form) {
1587 default: break;
1588 case ARMII::VFPConv1Frm:
1589 case ARMII::VFPConv2Frm:
1590 case ARMII::VFPConv3Frm:
1591 // Encode Dd / Sd.
1592 Binary |= encodeVFPRd(MI, 0);
1593 break;
1594 case ARMII::VFPConv4Frm:
1595 // Encode Dn / Sn.
1596 Binary |= encodeVFPRn(MI, 0);
1597 break;
1598 case ARMII::VFPConv5Frm:
1599 // Encode Dm / Sm.
1600 Binary |= encodeVFPRm(MI, 0);
1601 break;
1602 }
1603
1604 switch (Form) {
1605 default: break;
1606 case ARMII::VFPConv1Frm:
1607 // Encode Dm / Sm.
1608 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001609 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001610 case ARMII::VFPConv2Frm:
1611 case ARMII::VFPConv3Frm:
1612 // Encode Dn / Sn.
1613 Binary |= encodeVFPRn(MI, 1);
1614 break;
1615 case ARMII::VFPConv4Frm:
1616 case ARMII::VFPConv5Frm:
1617 // Encode Dd / Sd.
1618 Binary |= encodeVFPRd(MI, 1);
1619 break;
1620 }
1621
1622 if (Form == ARMII::VFPConv5Frm)
1623 // Encode Dn / Sn.
1624 Binary |= encodeVFPRn(MI, 2);
1625 else if (Form == ARMII::VFPConv3Frm)
1626 // Encode Dm / Sm.
1627 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001628
1629 emitWordLE(Binary);
1630}
1631
Chris Lattner33fabd72010-02-02 21:48:51 +00001632void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001633 // Part of binary is determined by TableGn.
1634 unsigned Binary = getBinaryCodeForInstr(MI);
1635
1636 // Set the conditional execution predicate
1637 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1638
1639 unsigned OpIdx = 0;
1640
1641 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001642 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001643
1644 // Encode address base.
1645 const MachineOperand &Base = MI.getOperand(OpIdx++);
1646 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1647
1648 // If there is a non-zero immediate offset, encode it.
1649 if (Base.isReg()) {
1650 const MachineOperand &Offset = MI.getOperand(OpIdx);
1651 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1652 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1653 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001654 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001655 emitWordLE(Binary);
1656 return;
1657 }
1658 }
1659
1660 // If immediate offset is omitted, default to +0.
1661 Binary |= 1 << ARMII::U_BitShift;
1662
1663 emitWordLE(Binary);
1664}
1665
Bob Wilson87949d42010-03-17 21:16:45 +00001666void
1667ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001668 const TargetInstrDesc &TID = MI.getDesc();
1669 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1670
Evan Chengcd8e66a2008-11-11 21:48:44 +00001671 // Part of binary is determined by TableGn.
1672 unsigned Binary = getBinaryCodeForInstr(MI);
1673
1674 // Set the conditional execution predicate
1675 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1676
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001677 // Skip operand 0 of an instruction with base register update.
1678 unsigned OpIdx = 0;
1679 if (IsUpdating)
1680 ++OpIdx;
1681
Evan Chengcd8e66a2008-11-11 21:48:44 +00001682 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001683 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001684
1685 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001686 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1687 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001688
1689 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001690 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001691 Binary |= 0x1 << ARMII::W_BitShift;
1692
1693 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001694 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001695
Bob Wilsond4bfd542010-08-27 23:18:17 +00001696 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001697 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001698 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001699 const MachineOperand &MO = MI.getOperand(i);
1700 if (!MO.isReg() || MO.isImplicit())
1701 break;
1702 ++NumRegs;
1703 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001704 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1705 // Otherwise, it will be 0, in the case of 32-bit registers.
1706 if(Binary & 0x100)
1707 Binary |= NumRegs * 2;
1708 else
1709 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001710
1711 emitWordLE(Binary);
1712}
1713
Bob Wilson1a913ed2010-06-11 21:34:50 +00001714static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1715 unsigned RegD = MI.getOperand(OpIdx).getReg();
1716 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001717 RegD = getARMRegisterNumbering(RegD);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001718 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1719 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1720 return Binary;
1721}
1722
Bob Wilson5e7b6072010-06-25 22:40:46 +00001723static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1724 unsigned RegN = MI.getOperand(OpIdx).getReg();
1725 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001726 RegN = getARMRegisterNumbering(RegN);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001727 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1728 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1729 return Binary;
1730}
1731
Bob Wilson583a2a02010-06-25 21:17:19 +00001732static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1733 unsigned RegM = MI.getOperand(OpIdx).getReg();
1734 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001735 RegM = getARMRegisterNumbering(RegM);
Bob Wilson583a2a02010-06-25 21:17:19 +00001736 Binary |= (RegM & 0xf);
1737 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1738 return Binary;
1739}
1740
Bob Wilsond896a972010-06-28 21:12:19 +00001741/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1742/// data-processing instruction to the corresponding Thumb encoding.
1743static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1744 assert((Binary & 0xfe000000) == 0xf2000000 &&
1745 "not an ARM NEON data-processing instruction");
1746 unsigned UBit = (Binary >> 24) & 1;
1747 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1748}
1749
Bob Wilsond5a563d2010-06-29 17:34:07 +00001750void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001751 unsigned Binary = getBinaryCodeForInstr(MI);
1752
Bob Wilsond5a563d2010-06-29 17:34:07 +00001753 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1754 const TargetInstrDesc &TID = MI.getDesc();
1755 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1756 RegTOpIdx = 0;
1757 RegNOpIdx = 1;
1758 LnOpIdx = 2;
1759 } else { // ARMII::NSetLnFrm
1760 RegTOpIdx = 2;
1761 RegNOpIdx = 0;
1762 LnOpIdx = 3;
1763 }
1764
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001765 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001766 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001767
Bob Wilsond5a563d2010-06-29 17:34:07 +00001768 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001769 RegT = getARMRegisterNumbering(RegT);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001770 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001771 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001772
1773 unsigned LaneShift;
1774 if ((Binary & (1 << 22)) != 0)
1775 LaneShift = 0; // 8-bit elements
1776 else if ((Binary & (1 << 5)) != 0)
1777 LaneShift = 1; // 16-bit elements
1778 else
1779 LaneShift = 2; // 32-bit elements
1780
Bob Wilsond5a563d2010-06-29 17:34:07 +00001781 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001782 unsigned Opc1 = Lane >> 2;
1783 unsigned Opc2 = Lane & 3;
1784 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1785 Binary |= (Opc1 << 21);
1786 Binary |= (Opc2 << 5);
1787
1788 emitWordLE(Binary);
1789}
1790
Bob Wilson21773e72010-06-29 20:13:29 +00001791void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1792 unsigned Binary = getBinaryCodeForInstr(MI);
1793
1794 // Set the conditional execution predicate
1795 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1796
1797 unsigned RegT = MI.getOperand(1).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001798 RegT = getARMRegisterNumbering(RegT);
Bob Wilson21773e72010-06-29 20:13:29 +00001799 Binary |= (RegT << ARMII::RegRdShift);
1800 Binary |= encodeNEONRn(MI, 0);
1801 emitWordLE(Binary);
1802}
1803
Bob Wilson583a2a02010-06-25 21:17:19 +00001804void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001805 unsigned Binary = getBinaryCodeForInstr(MI);
1806 // Destination register is encoded in Dd.
1807 Binary |= encodeNEONRd(MI, 0);
1808 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1809 unsigned Imm = MI.getOperand(1).getImm();
1810 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001811 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001812 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001813 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001814 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001815 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001816 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001817 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001818 emitWordLE(Binary);
1819}
1820
Bob Wilson583a2a02010-06-25 21:17:19 +00001821void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001822 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001823 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001824 // Destination register is encoded in Dd; source register in Dm.
1825 unsigned OpIdx = 0;
1826 Binary |= encodeNEONRd(MI, OpIdx++);
1827 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1828 ++OpIdx;
1829 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001830 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001831 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001832 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1833 emitWordLE(Binary);
1834}
1835
Bob Wilson5e7b6072010-06-25 22:40:46 +00001836void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1837 const TargetInstrDesc &TID = MI.getDesc();
1838 unsigned Binary = getBinaryCodeForInstr(MI);
1839 // Destination register is encoded in Dd; source registers in Dn and Dm.
1840 unsigned OpIdx = 0;
1841 Binary |= encodeNEONRd(MI, OpIdx++);
1842 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1843 ++OpIdx;
1844 Binary |= encodeNEONRn(MI, OpIdx++);
1845 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1846 ++OpIdx;
1847 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001848 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001849 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001850 // FIXME: This does not handle VMOVDneon or VMOVQ.
1851 emitWordLE(Binary);
1852}
1853
Evan Cheng7602e112008-09-02 06:52:38 +00001854#include "ARMGenCodeEmitter.inc"