blob: 886ff054914ecb569e34a9c93ec96ee634fe1af4 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +000019def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +000020
21def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000022def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000023def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000024def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
25def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000026def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
27def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000028def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
29def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000030def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
31def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
32
33// Types for vector shift by immediates. The "SHX" version is for long and
34// narrow operations where the source and destination vectors have different
35// types. The "SHINS" version is for shift and insert operations.
36def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
37 SDTCisVT<2, i32>]>;
38def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
39 SDTCisVT<2, i32>]>;
40def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
41 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
42
43def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
44def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
45def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
46def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
47def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
48def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
49def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
50
51def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
52def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
53def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
54
55def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
56def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
57def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
58def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
59def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
60def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
61
62def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
63def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
64def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
65
66def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
67def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
68
69def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
70 SDTCisVT<2, i32>]>;
71def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
72def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
73
Bob Wilson7e3f0d22010-07-14 06:31:50 +000074def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
75def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
76def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
77
Owen Andersond9668172010-11-03 22:44:51 +000078def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
79 SDTCisVT<2, i32>]>;
80def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +000081def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +000082
Bob Wilsonc1d287b2009-08-14 05:13:08 +000083def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
84
Bob Wilson0ce37102009-08-14 05:08:32 +000085// VDUPLANE can produce a quad-register result from a double-register source,
86// so the result is not constrained to match the source.
87def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
88 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
89 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000090
Bob Wilsonde95c1b82009-08-19 17:03:43 +000091def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
92 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
93def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
94
Bob Wilsond8e17572009-08-12 22:31:50 +000095def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
96def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
97def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
98def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
99
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000100def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000101 SDTCisSameAs<0, 2>,
102 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000103def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
104def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
105def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000106
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000107def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
108 SDTCisSameAs<1, 2>]>;
109def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
110def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
111
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000112def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
113 SDTCisSameAs<0, 2>]>;
114def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
115def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
116
Bob Wilsoncba270d2010-07-13 21:16:48 +0000117def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
118 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000119 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000120 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
121 return (EltBits == 32 && EltVal == 0);
122}]>;
123
124def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
125 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000126 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000127 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
128 return (EltBits == 8 && EltVal == 0xff);
129}]>;
130
Bob Wilson5bafff32009-06-22 23:27:02 +0000131//===----------------------------------------------------------------------===//
132// NEON operand definitions
133//===----------------------------------------------------------------------===//
134
Bob Wilson1a913ed2010-06-11 21:34:50 +0000135def nModImm : Operand<i32> {
136 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000137}
138
Bob Wilson5bafff32009-06-22 23:27:02 +0000139//===----------------------------------------------------------------------===//
140// NEON load / store instructions
141//===----------------------------------------------------------------------===//
142
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000143// Use VLDM to load a Q register as a D register pair.
144// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000145def VLDMQIA
146 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
147 IIC_fpLoad_m, "",
148 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
149def VLDMQDB
150 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
Jim Grosbache6913602010-11-03 01:01:43 +0000151 IIC_fpLoad_m, "",
152 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000153
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000154// Use VSTM to store a Q register as a D register pair.
155// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000156def VSTMQIA
157 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
158 IIC_fpStore_m, "",
159 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
160def VSTMQDB
161 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
Jim Grosbache6913602010-11-03 01:01:43 +0000162 IIC_fpStore_m, "",
163 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000164
Bob Wilsonffde0802010-09-02 16:00:54 +0000165// Classes for VLD* pseudo-instructions with multi-register operands.
166// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000167class VLDQPseudo<InstrItinClass itin>
168 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
169class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000170 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000171 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000172 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000173class VLDQQPseudo<InstrItinClass itin>
174 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
175class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000176 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000177 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000178 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000179class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000180 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000181 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000182 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000183
Bob Wilson2a0e9742010-11-27 06:35:16 +0000184let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
185
Bob Wilson205a5ca2009-07-08 18:11:30 +0000186// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000187class VLD1D<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000188 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000189 (ins addrmode6:$Rn), IIC_VLD1,
190 "vld1", Dt, "\\{$Vd\\}, $Rn", "", []> {
191 let Rm = 0b1111;
192 let Inst{4} = Rn{4};
Owen Andersond9aa7d32010-11-02 00:05:05 +0000193}
Bob Wilson621f1952010-03-23 05:25:43 +0000194class VLD1Q<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000195 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000196 (ins addrmode6:$Rn), IIC_VLD1x2,
197 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
198 let Rm = 0b1111;
199 let Inst{5-4} = Rn{5-4};
Owen Andersond9aa7d32010-11-02 00:05:05 +0000200}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000201
Owen Andersond9aa7d32010-11-02 00:05:05 +0000202def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
203def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
204def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
205def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000206
Owen Andersond9aa7d32010-11-02 00:05:05 +0000207def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
208def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
209def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
210def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000211
Evan Chengd2ca8132010-10-09 01:03:04 +0000212def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
213def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
214def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
215def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000216
Bob Wilson99493b22010-03-20 17:59:03 +0000217// ...with address register writeback:
218class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000219 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000220 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
221 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
222 "$Rn.addr = $wb", []> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +0000223 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000224}
Bob Wilson99493b22010-03-20 17:59:03 +0000225class VLD1QWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000226 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000227 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
228 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
229 "$Rn.addr = $wb", []> {
230 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000231}
Bob Wilson99493b22010-03-20 17:59:03 +0000232
Owen Andersone85bd772010-11-02 00:24:52 +0000233def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
234def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
235def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
236def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000237
Owen Andersone85bd772010-11-02 00:24:52 +0000238def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
239def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
240def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
241def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000242
Evan Chengd2ca8132010-10-09 01:03:04 +0000243def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
244def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
245def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
246def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000247
Bob Wilson052ba452010-03-22 18:22:06 +0000248// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000249class VLD1D3<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000250 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000251 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
252 "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
253 let Rm = 0b1111;
254 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000255}
Bob Wilson99493b22010-03-20 17:59:03 +0000256class VLD1D3WB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000257 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000258 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
259 "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
260 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000261}
Bob Wilson052ba452010-03-22 18:22:06 +0000262
Owen Andersone85bd772010-11-02 00:24:52 +0000263def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
264def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
265def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
266def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000267
Owen Andersone85bd772010-11-02 00:24:52 +0000268def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
269def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
270def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
271def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000272
Evan Chengd2ca8132010-10-09 01:03:04 +0000273def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
274def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000275
Bob Wilson052ba452010-03-22 18:22:06 +0000276// ...with 4 registers (some of these are only for the disassembler):
277class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000278 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000279 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
280 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
281 let Rm = 0b1111;
282 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000283}
Bob Wilson99493b22010-03-20 17:59:03 +0000284class VLD1D4WB<bits<4> op7_4, string Dt>
285 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersone85bd772010-11-02 00:24:52 +0000286 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000287 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4, "vld1", Dt,
288 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
Owen Andersone85bd772010-11-02 00:24:52 +0000289 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000290 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000291}
Johnny Chend7283d92010-02-23 20:51:23 +0000292
Owen Andersone85bd772010-11-02 00:24:52 +0000293def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
294def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
295def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
296def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000297
Owen Andersone85bd772010-11-02 00:24:52 +0000298def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
299def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
300def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
301def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000302
Evan Chengd2ca8132010-10-09 01:03:04 +0000303def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
304def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000305
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000306// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000307class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000308 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000309 (ins addrmode6:$Rn), IIC_VLD2,
310 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
311 let Rm = 0b1111;
312 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000313}
Bob Wilson95808322010-03-18 20:18:39 +0000314class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000315 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000316 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000317 (ins addrmode6:$Rn), IIC_VLD2x2,
318 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
319 let Rm = 0b1111;
320 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000321}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000322
Owen Andersoncf667be2010-11-02 01:24:55 +0000323def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
324def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
325def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000326
Owen Andersoncf667be2010-11-02 01:24:55 +0000327def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
328def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
329def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000330
Bob Wilson9d84fb32010-09-14 20:59:49 +0000331def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
332def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
333def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000334
Evan Chengd2ca8132010-10-09 01:03:04 +0000335def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
336def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
337def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000338
Bob Wilson92cb9322010-03-20 20:10:51 +0000339// ...with address register writeback:
340class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000341 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000342 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
343 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
344 "$Rn.addr = $wb", []> {
345 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000346}
Bob Wilson92cb9322010-03-20 20:10:51 +0000347class VLD2QWB<bits<4> op7_4, string Dt>
348 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000349 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000350 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
351 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
352 "$Rn.addr = $wb", []> {
353 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000354}
Bob Wilson92cb9322010-03-20 20:10:51 +0000355
Owen Andersoncf667be2010-11-02 01:24:55 +0000356def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
357def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
358def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000359
Owen Andersoncf667be2010-11-02 01:24:55 +0000360def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
361def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
362def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000363
Evan Chengd2ca8132010-10-09 01:03:04 +0000364def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
365def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
366def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000367
Evan Chengd2ca8132010-10-09 01:03:04 +0000368def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
369def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
370def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000371
Bob Wilson00bf1d92010-03-20 18:14:26 +0000372// ...with double-spaced registers (for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000373def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
374def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
375def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
376def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
377def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
378def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000379
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000380// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000381class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000382 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000383 (ins addrmode6:$Rn), IIC_VLD3,
384 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
385 let Rm = 0b1111;
386 let Inst{4} = Rn{4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000387}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000388
Owen Andersoncf667be2010-11-02 01:24:55 +0000389def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
390def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
391def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000392
Bob Wilson9d84fb32010-09-14 20:59:49 +0000393def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
394def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
395def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000396
Bob Wilson92cb9322010-03-20 20:10:51 +0000397// ...with address register writeback:
398class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
399 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000400 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000401 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
402 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
403 "$Rn.addr = $wb", []> {
404 let Inst{4} = Rn{4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000405}
Bob Wilson92cb9322010-03-20 20:10:51 +0000406
Owen Andersoncf667be2010-11-02 01:24:55 +0000407def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
408def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
409def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000410
Evan Cheng84f69e82010-10-09 01:45:34 +0000411def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
412def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
413def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000414
Bob Wilson92cb9322010-03-20 20:10:51 +0000415// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000416def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
417def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
418def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
419def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
420def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
421def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000422
Evan Cheng84f69e82010-10-09 01:45:34 +0000423def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
424def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
425def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000426
Bob Wilson92cb9322010-03-20 20:10:51 +0000427// ...alternate versions to be allocated odd register numbers:
Evan Cheng84f69e82010-10-09 01:45:34 +0000428def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
429def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
430def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000431
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000432// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000433class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
434 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000435 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000436 (ins addrmode6:$Rn), IIC_VLD4,
437 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
438 let Rm = 0b1111;
439 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000440}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000441
Owen Andersoncf667be2010-11-02 01:24:55 +0000442def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
443def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
444def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000445
Bob Wilson9d84fb32010-09-14 20:59:49 +0000446def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
447def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
448def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000449
Bob Wilson92cb9322010-03-20 20:10:51 +0000450// ...with address register writeback:
451class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
452 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000453 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000454 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4,
455 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
456 "$Rn.addr = $wb", []> {
457 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000458}
Bob Wilson92cb9322010-03-20 20:10:51 +0000459
Owen Andersoncf667be2010-11-02 01:24:55 +0000460def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
461def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
462def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000463
Bob Wilson9d84fb32010-09-14 20:59:49 +0000464def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
465def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
466def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000467
Bob Wilson92cb9322010-03-20 20:10:51 +0000468// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000469def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
470def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
471def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
472def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
473def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
474def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000475
Bob Wilson9d84fb32010-09-14 20:59:49 +0000476def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
477def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
478def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000479
Bob Wilson92cb9322010-03-20 20:10:51 +0000480// ...alternate versions to be allocated odd register numbers:
Bob Wilson9d84fb32010-09-14 20:59:49 +0000481def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
482def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
483def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000484
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000485} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
486
Bob Wilson8466fa12010-09-13 23:01:35 +0000487// Classes for VLD*LN pseudo-instructions with multi-register operands.
488// These are expanded to real instructions after register allocation.
489class VLDQLNPseudo<InstrItinClass itin>
490 : PseudoNLdSt<(outs QPR:$dst),
491 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
492 itin, "$src = $dst">;
493class VLDQLNWBPseudo<InstrItinClass itin>
494 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
495 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
496 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
497class VLDQQLNPseudo<InstrItinClass itin>
498 : PseudoNLdSt<(outs QQPR:$dst),
499 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
500 itin, "$src = $dst">;
501class VLDQQLNWBPseudo<InstrItinClass itin>
502 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
503 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
504 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
505class VLDQQQQLNPseudo<InstrItinClass itin>
506 : PseudoNLdSt<(outs QQQQPR:$dst),
507 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
508 itin, "$src = $dst">;
509class VLDQQQQLNWBPseudo<InstrItinClass itin>
510 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
511 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
512 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
513
Bob Wilsonb07c1712009-10-07 21:53:04 +0000514// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000515class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
516 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000517 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000518 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
519 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000520 "$src = $Vd",
521 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000522 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000523 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000524 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000525}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000526class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
527 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
528 (i32 (LoadOp addrmode6:$addr)),
529 imm:$lane))];
530}
531
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000532def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
533 let Inst{7-5} = lane{2-0};
534}
535def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
536 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000537 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000538}
539def VLD1LNd32 : VLD1LN<0b1000, {?,0,?,?}, "32", v2i32, load> {
540 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000541 let Inst{5} = Rn{4};
542 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000543}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000544
545def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
546def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
547def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
548
549let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
550
551// ...with address register writeback:
552class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000553 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000554 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000555 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000556 "\\{$Vd[$lane]\\}, $Rn$Rm",
557 "$src = $Vd, $Rn.addr = $wb", []>;
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000558
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000559def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
560 let Inst{7-5} = lane{2-0};
561}
562def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
563 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000564 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000565}
566def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
567 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000568 let Inst{5} = Rn{4};
569 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000570}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000571
572def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
573def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
574def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000575
Bob Wilson243fcc52009-09-01 04:26:28 +0000576// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000577class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000578 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000579 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
580 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000581 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000582 let Rm = 0b1111;
583 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000584}
Bob Wilson243fcc52009-09-01 04:26:28 +0000585
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000586def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
587 let Inst{7-5} = lane{2-0};
588}
589def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
590 let Inst{7-6} = lane{1-0};
591}
592def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
593 let Inst{7} = lane{0};
594}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000595
Evan Chengd2ca8132010-10-09 01:03:04 +0000596def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
597def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
598def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000599
Bob Wilson41315282010-03-20 20:39:53 +0000600// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000601def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
602 let Inst{7-6} = lane{1-0};
603}
604def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
605 let Inst{7} = lane{0};
606}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000607
Evan Chengd2ca8132010-10-09 01:03:04 +0000608def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
609def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000610
Bob Wilsona1023642010-03-20 20:47:18 +0000611// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000612class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000613 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000614 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000615 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000616 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
617 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
618 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000619}
Bob Wilsona1023642010-03-20 20:47:18 +0000620
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000621def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
622 let Inst{7-5} = lane{2-0};
623}
624def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
625 let Inst{7-6} = lane{1-0};
626}
627def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
628 let Inst{7} = lane{0};
629}
Bob Wilsona1023642010-03-20 20:47:18 +0000630
Evan Chengd2ca8132010-10-09 01:03:04 +0000631def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
632def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
633def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000634
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000635def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
636 let Inst{7-6} = lane{1-0};
637}
638def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
639 let Inst{7} = lane{0};
640}
Bob Wilsona1023642010-03-20 20:47:18 +0000641
Evan Chengd2ca8132010-10-09 01:03:04 +0000642def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
643def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000644
Bob Wilson243fcc52009-09-01 04:26:28 +0000645// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000646class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000647 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000648 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000649 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000650 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000651 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000652 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000653}
Bob Wilson243fcc52009-09-01 04:26:28 +0000654
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000655def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
656 let Inst{7-5} = lane{2-0};
657}
658def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
659 let Inst{7-6} = lane{1-0};
660}
661def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
662 let Inst{7} = lane{0};
663}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000664
Evan Cheng84f69e82010-10-09 01:45:34 +0000665def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
666def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
667def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000668
Bob Wilson41315282010-03-20 20:39:53 +0000669// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000670def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
671 let Inst{7-6} = lane{1-0};
672}
673def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
674 let Inst{7} = lane{0};
675}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000676
Evan Cheng84f69e82010-10-09 01:45:34 +0000677def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
678def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000679
Bob Wilsona1023642010-03-20 20:47:18 +0000680// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000681class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000682 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000683 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000684 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000685 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000686 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000687 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
688 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Andersond138d702010-11-02 20:47:39 +0000689 []>;
Bob Wilsona1023642010-03-20 20:47:18 +0000690
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000691def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
692 let Inst{7-5} = lane{2-0};
693}
694def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
695 let Inst{7-6} = lane{1-0};
696}
697def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
698 let Inst{7} = lane{0};
699}
Bob Wilsona1023642010-03-20 20:47:18 +0000700
Evan Cheng84f69e82010-10-09 01:45:34 +0000701def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
702def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
703def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000704
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000705def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
706 let Inst{7-6} = lane{1-0};
707}
708def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
709 let Inst{7} = lane{0};
710}
Bob Wilsona1023642010-03-20 20:47:18 +0000711
Evan Cheng84f69e82010-10-09 01:45:34 +0000712def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
713def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000714
Bob Wilson243fcc52009-09-01 04:26:28 +0000715// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000716class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000717 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000718 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000719 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000720 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000721 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000722 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000723 let Rm = 0b1111;
724 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000725}
Bob Wilson243fcc52009-09-01 04:26:28 +0000726
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000727def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
728 let Inst{7-5} = lane{2-0};
729}
730def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
731 let Inst{7-6} = lane{1-0};
732}
733def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
734 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000735 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000736}
Bob Wilson62e053e2009-10-08 22:53:57 +0000737
Evan Cheng10dc63f2010-10-09 04:07:58 +0000738def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
739def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
740def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000741
Bob Wilson41315282010-03-20 20:39:53 +0000742// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000743def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
744 let Inst{7-6} = lane{1-0};
745}
746def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
747 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000748 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000749}
Bob Wilson62e053e2009-10-08 22:53:57 +0000750
Evan Cheng10dc63f2010-10-09 04:07:58 +0000751def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
752def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000753
Bob Wilsona1023642010-03-20 20:47:18 +0000754// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000755class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000756 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000757 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000758 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000759 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng10dc63f2010-10-09 04:07:58 +0000760 IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000761"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
762"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000763 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000764 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000765}
Bob Wilsona1023642010-03-20 20:47:18 +0000766
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000767def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
768 let Inst{7-5} = lane{2-0};
769}
770def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
771 let Inst{7-6} = lane{1-0};
772}
773def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
774 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000775 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000776}
Bob Wilsona1023642010-03-20 20:47:18 +0000777
Evan Cheng10dc63f2010-10-09 04:07:58 +0000778def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
779def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
780def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000781
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000782def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
783 let Inst{7-6} = lane{1-0};
784}
785def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
786 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000787 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000788}
Bob Wilsona1023642010-03-20 20:47:18 +0000789
Evan Cheng10dc63f2010-10-09 04:07:58 +0000790def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
791def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000792
Bob Wilson2a0e9742010-11-27 06:35:16 +0000793} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
794
Bob Wilsonb07c1712009-10-07 21:53:04 +0000795// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilson2a0e9742010-11-27 06:35:16 +0000796class VLD1DUP<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
797 PatFrag LoadOp>
798 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$Vd), (ins addrmode6:$Rn),
799 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
800 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6:$Rn)))))]> {
801 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000802 let Inst{4} = Rn{4};
Bob Wilson2a0e9742010-11-27 06:35:16 +0000803}
804class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
805 let Pattern = [(set QPR:$dst,
806 (Ty (NEONvdup (i32 (LoadOp addrmode6:$addr)))))];
807}
808
Bob Wilsonbce55772010-11-27 07:12:02 +0000809def VLD1DUPd8 : VLD1DUP<0b1100, {0,0,0,?}, "8", v8i8, extloadi8>;
810def VLD1DUPd16 : VLD1DUP<0b1100, {0,1,0,?}, "16", v4i16, extloadi16>;
811def VLD1DUPd32 : VLD1DUP<0b1100, {1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000812
813def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
814def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
815def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
816
817let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
818
819class VLD1QDUP<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
820 PatFrag LoadOp>
821 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
822 (ins addrmode6:$Rn), IIC_VLD1dup,
823 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
824 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000825 let Inst{4} = Rn{4};
Bob Wilson2a0e9742010-11-27 06:35:16 +0000826}
827
828def VLD1DUPq8 : VLD1QDUP<0b1100, {0,0,1,0}, "8", v16i8, extloadi8>;
Bob Wilsonbce55772010-11-27 07:12:02 +0000829def VLD1DUPq16 : VLD1QDUP<0b1100, {0,1,1,?}, "16", v8i16, extloadi16>;
830def VLD1DUPq32 : VLD1QDUP<0b1100, {1,0,1,?}, "32", v4i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000831
832// ...with address register writeback:
833class VLD1DUPWB<bits<4> op11_8, bits<4> op7_4, string Dt>
834 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
835 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000836 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
837 let Inst{4} = Rn{4};
838}
Bob Wilson2a0e9742010-11-27 06:35:16 +0000839class VLD1QDUPWB<bits<4> op11_8, bits<4> op7_4, string Dt>
840 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
841 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000842 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
843 let Inst{4} = Rn{4};
844}
Bob Wilson2a0e9742010-11-27 06:35:16 +0000845
846def VLD1DUPd8_UPD : VLD1DUPWB<0b1100, {0,0,0,0}, "8">;
Bob Wilsonbce55772010-11-27 07:12:02 +0000847def VLD1DUPd16_UPD : VLD1DUPWB<0b1100, {0,1,0,?}, "16">;
848def VLD1DUPd32_UPD : VLD1DUPWB<0b1100, {1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000849
850def VLD1DUPq8_UPD : VLD1QDUPWB<0b1100, {0,0,1,0}, "8">;
Bob Wilsonbce55772010-11-27 07:12:02 +0000851def VLD1DUPq16_UPD : VLD1QDUPWB<0b1100, {0,1,1,?}, "16">;
852def VLD1DUPq32_UPD : VLD1QDUPWB<0b1100, {1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000853
854def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
855def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
856def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
857
Bob Wilsonb07c1712009-10-07 21:53:04 +0000858// VLD2DUP : Vector Load (single 2-element structure to all lanes)
859// VLD3DUP : Vector Load (single 3-element structure to all lanes)
860// VLD4DUP : Vector Load (single 4-element structure to all lanes)
861// FIXME: Not yet implemented.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000862} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000863
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000864let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +0000865
Bob Wilson709d5922010-08-25 23:27:42 +0000866// Classes for VST* pseudo-instructions with multi-register operands.
867// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000868class VSTQPseudo<InstrItinClass itin>
869 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
870class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000871 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000872 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000873 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000874class VSTQQPseudo<InstrItinClass itin>
875 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
876class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000877 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000878 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000879 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000880class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000881 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +0000882 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000883 "$addr.addr = $wb">;
884
Bob Wilson11d98992010-03-23 06:20:33 +0000885// VST1 : Vector Store (multiple single elements)
886class VST1D<bits<4> op7_4, string Dt>
Owen Andersonf431eda2010-11-02 23:47:29 +0000887 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, DPR:$Vd),
888 IIC_VST1, "vst1", Dt, "\\{$Vd\\}, $Rn", "", []> {
889 let Rm = 0b1111;
890 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000891}
Bob Wilson11d98992010-03-23 06:20:33 +0000892class VST1Q<bits<4> op7_4, string Dt>
893 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +0000894 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
895 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
896 let Rm = 0b1111;
897 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000898}
Bob Wilson11d98992010-03-23 06:20:33 +0000899
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000900def VST1d8 : VST1D<{0,0,0,?}, "8">;
901def VST1d16 : VST1D<{0,1,0,?}, "16">;
902def VST1d32 : VST1D<{1,0,0,?}, "32">;
903def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +0000904
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000905def VST1q8 : VST1Q<{0,0,?,?}, "8">;
906def VST1q16 : VST1Q<{0,1,?,?}, "16">;
907def VST1q32 : VST1Q<{1,0,?,?}, "32">;
908def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +0000909
Evan Cheng60ff8792010-10-11 22:03:18 +0000910def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
911def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
912def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
913def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000914
Bob Wilson25eb5012010-03-20 20:54:36 +0000915// ...with address register writeback:
916class VST1DWB<bits<4> op7_4, string Dt>
917 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000918 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
919 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
920 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000921}
Bob Wilson25eb5012010-03-20 20:54:36 +0000922class VST1QWB<bits<4> op7_4, string Dt>
923 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000924 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
925 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
926 "$Rn.addr = $wb", []> {
927 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000928}
Bob Wilson25eb5012010-03-20 20:54:36 +0000929
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000930def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
931def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
932def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
933def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000934
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000935def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
936def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
937def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
938def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000939
Evan Cheng60ff8792010-10-11 22:03:18 +0000940def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
941def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
942def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
943def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000944
Bob Wilson052ba452010-03-22 18:22:06 +0000945// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000946class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000947 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +0000948 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
949 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
950 let Rm = 0b1111;
951 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000952}
Bob Wilson25eb5012010-03-20 20:54:36 +0000953class VST1D3WB<bits<4> op7_4, string Dt>
954 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000955 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000956 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000957 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
958 "$Rn.addr = $wb", []> {
959 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000960}
Bob Wilson052ba452010-03-22 18:22:06 +0000961
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000962def VST1d8T : VST1D3<{0,0,0,?}, "8">;
963def VST1d16T : VST1D3<{0,1,0,?}, "16">;
964def VST1d32T : VST1D3<{1,0,0,?}, "32">;
965def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000966
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000967def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
968def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
969def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
970def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000971
Evan Cheng60ff8792010-10-11 22:03:18 +0000972def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
973def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000974
Bob Wilson052ba452010-03-22 18:22:06 +0000975// ...with 4 registers (some of these are only for the disassembler):
976class VST1D4<bits<4> op7_4, string Dt>
977 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +0000978 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
979 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000980 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000981 let Rm = 0b1111;
982 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000983}
Bob Wilson25eb5012010-03-20 20:54:36 +0000984class VST1D4WB<bits<4> op7_4, string Dt>
985 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000986 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000987 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000988 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
989 "$Rn.addr = $wb", []> {
990 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000991}
Bob Wilson25eb5012010-03-20 20:54:36 +0000992
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000993def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
994def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
995def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
996def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000997
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000998def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
999def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
1000def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
1001def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001002
Evan Cheng60ff8792010-10-11 22:03:18 +00001003def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1004def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001005
Bob Wilsonb36ec862009-08-06 18:47:44 +00001006// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001007class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1008 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001009 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1010 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1011 let Rm = 0b1111;
1012 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001013}
Bob Wilson95808322010-03-18 20:18:39 +00001014class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001015 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001016 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1017 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001018 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001019 let Rm = 0b1111;
1020 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001021}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001022
Owen Andersond2f37942010-11-02 21:16:58 +00001023def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1024def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1025def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001026
Owen Andersond2f37942010-11-02 21:16:58 +00001027def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1028def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1029def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001030
Evan Cheng60ff8792010-10-11 22:03:18 +00001031def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1032def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1033def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001034
Evan Cheng60ff8792010-10-11 22:03:18 +00001035def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1036def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1037def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001038
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001039// ...with address register writeback:
1040class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1041 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001042 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1043 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1044 "$Rn.addr = $wb", []> {
1045 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001046}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001047class VST2QWB<bits<4> op7_4, string Dt>
1048 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001049 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001050 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001051 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1052 "$Rn.addr = $wb", []> {
1053 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001054}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001055
Owen Andersond2f37942010-11-02 21:16:58 +00001056def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1057def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1058def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001059
Owen Andersond2f37942010-11-02 21:16:58 +00001060def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1061def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1062def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001063
Evan Cheng60ff8792010-10-11 22:03:18 +00001064def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1065def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1066def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001067
Evan Cheng60ff8792010-10-11 22:03:18 +00001068def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1069def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1070def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001071
Bob Wilson068b18b2010-03-20 21:15:48 +00001072// ...with double-spaced registers (for disassembly only):
Owen Andersond2f37942010-11-02 21:16:58 +00001073def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1074def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1075def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1076def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1077def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1078def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001079
Bob Wilsonb36ec862009-08-06 18:47:44 +00001080// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001081class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1082 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001083 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1084 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1085 let Rm = 0b1111;
1086 let Inst{4} = Rn{4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001087}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001088
Owen Andersona1a45fd2010-11-02 21:47:03 +00001089def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1090def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1091def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001092
Evan Cheng60ff8792010-10-11 22:03:18 +00001093def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1094def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1095def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001096
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001097// ...with address register writeback:
1098class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1099 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001100 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001101 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001102 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1103 "$Rn.addr = $wb", []> {
1104 let Inst{4} = Rn{4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001105}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001106
Owen Andersona1a45fd2010-11-02 21:47:03 +00001107def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1108def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1109def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001110
Evan Cheng60ff8792010-10-11 22:03:18 +00001111def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1112def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1113def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001114
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001115// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersona1a45fd2010-11-02 21:47:03 +00001116def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1117def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1118def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1119def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1120def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1121def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001122
Evan Cheng60ff8792010-10-11 22:03:18 +00001123def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1124def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1125def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001126
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001127// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +00001128def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1129def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1130def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001131
Bob Wilsonb36ec862009-08-06 18:47:44 +00001132// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001133class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1134 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001135 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1136 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001137 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001138 let Rm = 0b1111;
1139 let Inst{5-4} = Rn{5-4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001140}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001141
Owen Andersona1a45fd2010-11-02 21:47:03 +00001142def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1143def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1144def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001145
Evan Cheng60ff8792010-10-11 22:03:18 +00001146def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1147def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1148def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001149
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001150// ...with address register writeback:
1151class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1152 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001153 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001154 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001155 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1156 "$Rn.addr = $wb", []> {
1157 let Inst{5-4} = Rn{5-4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001158}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001159
Owen Andersona1a45fd2010-11-02 21:47:03 +00001160def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1161def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1162def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001163
Evan Cheng60ff8792010-10-11 22:03:18 +00001164def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1165def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1166def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001167
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001168// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersona1a45fd2010-11-02 21:47:03 +00001169def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1170def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1171def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1172def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1173def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1174def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001175
Evan Cheng60ff8792010-10-11 22:03:18 +00001176def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1177def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1178def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001179
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001180// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +00001181def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1182def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1183def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001184
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001185} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1186
Bob Wilson8466fa12010-09-13 23:01:35 +00001187// Classes for VST*LN pseudo-instructions with multi-register operands.
1188// These are expanded to real instructions after register allocation.
1189class VSTQLNPseudo<InstrItinClass itin>
1190 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1191 itin, "">;
1192class VSTQLNWBPseudo<InstrItinClass itin>
1193 : PseudoNLdSt<(outs GPR:$wb),
1194 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1195 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1196class VSTQQLNPseudo<InstrItinClass itin>
1197 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1198 itin, "">;
1199class VSTQQLNWBPseudo<InstrItinClass itin>
1200 : PseudoNLdSt<(outs GPR:$wb),
1201 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1202 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1203class VSTQQQQLNPseudo<InstrItinClass itin>
1204 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1205 itin, "">;
1206class VSTQQQQLNWBPseudo<InstrItinClass itin>
1207 : PseudoNLdSt<(outs GPR:$wb),
1208 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1209 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1210
Bob Wilsonb07c1712009-10-07 21:53:04 +00001211// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001212class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1213 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001214 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001215 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001216 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1217 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001218 let Rm = 0b1111;
Owen Andersone95c9462010-11-02 21:54:45 +00001219}
Bob Wilsond168cef2010-11-03 16:24:53 +00001220class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1221 : VSTQLNPseudo<IIC_VST1ln> {
1222 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1223 addrmode6:$addr)];
1224}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001225
Bob Wilsond168cef2010-11-03 16:24:53 +00001226def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1227 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001228 let Inst{7-5} = lane{2-0};
1229}
Bob Wilsond168cef2010-11-03 16:24:53 +00001230def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1231 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001232 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001233 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001234}
Bob Wilsond168cef2010-11-03 16:24:53 +00001235def VST1LNd32 : VST1LN<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001236 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001237 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001238}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001239
Bob Wilsond168cef2010-11-03 16:24:53 +00001240def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1241def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1242def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001243
1244let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
1245
1246// ...with address register writeback:
1247class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersone95c9462010-11-02 21:54:45 +00001248 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001249 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001250 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001251 "\\{$Vd[$lane]\\}, $Rn$Rm",
1252 "$Rn.addr = $wb", []>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001253
Owen Andersone95c9462010-11-02 21:54:45 +00001254def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8"> {
1255 let Inst{7-5} = lane{2-0};
1256}
1257def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16"> {
1258 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001259 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001260}
1261def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32"> {
1262 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001263 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001264}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001265
1266def VST1LNq8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1267def VST1LNq16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1268def VST1LNq32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
Bob Wilson63c90632009-10-07 20:49:18 +00001269
Bob Wilson8a3198b2009-09-01 18:51:56 +00001270// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001271class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001272 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001273 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1274 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001275 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001276 let Rm = 0b1111;
1277 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001278}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001279
Owen Andersonb20594f2010-11-02 22:18:18 +00001280def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1281 let Inst{7-5} = lane{2-0};
1282}
1283def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1284 let Inst{7-6} = lane{1-0};
1285}
1286def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1287 let Inst{7} = lane{0};
1288}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001289
Evan Cheng60ff8792010-10-11 22:03:18 +00001290def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1291def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1292def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001293
Bob Wilson41315282010-03-20 20:39:53 +00001294// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001295def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1296 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001297 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001298}
1299def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1300 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001301 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001302}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001303
Evan Cheng60ff8792010-10-11 22:03:18 +00001304def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1305def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001306
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001307// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001308class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001309 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001310 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001311 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001312 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001313 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001314 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001315}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001316
Owen Andersonb20594f2010-11-02 22:18:18 +00001317def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1318 let Inst{7-5} = lane{2-0};
1319}
1320def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1321 let Inst{7-6} = lane{1-0};
1322}
1323def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1324 let Inst{7} = lane{0};
1325}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001326
Evan Cheng60ff8792010-10-11 22:03:18 +00001327def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1328def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1329def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001330
Owen Andersonb20594f2010-11-02 22:18:18 +00001331def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1332 let Inst{7-6} = lane{1-0};
1333}
1334def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1335 let Inst{7} = lane{0};
1336}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001337
Evan Cheng60ff8792010-10-11 22:03:18 +00001338def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1339def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001340
Bob Wilson8a3198b2009-09-01 18:51:56 +00001341// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001342class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001343 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001344 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001345 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001346 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1347 let Rm = 0b1111;
Owen Andersonb20594f2010-11-02 22:18:18 +00001348}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001349
Owen Andersonb20594f2010-11-02 22:18:18 +00001350def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1351 let Inst{7-5} = lane{2-0};
1352}
1353def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1354 let Inst{7-6} = lane{1-0};
1355}
1356def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1357 let Inst{7} = lane{0};
1358}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001359
Evan Cheng60ff8792010-10-11 22:03:18 +00001360def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1361def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1362def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001363
Bob Wilson41315282010-03-20 20:39:53 +00001364// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001365def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1366 let Inst{7-6} = lane{1-0};
1367}
1368def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1369 let Inst{7} = lane{0};
1370}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001371
Evan Cheng60ff8792010-10-11 22:03:18 +00001372def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1373def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001374
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001375// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001376class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001377 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001378 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001379 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001380 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001381 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
1382 "$Rn.addr = $wb", []>;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001383
Owen Andersonb20594f2010-11-02 22:18:18 +00001384def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1385 let Inst{7-5} = lane{2-0};
1386}
1387def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1388 let Inst{7-6} = lane{1-0};
1389}
1390def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1391 let Inst{7} = lane{0};
1392}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001393
Evan Cheng60ff8792010-10-11 22:03:18 +00001394def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1395def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1396def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001397
Owen Andersonb20594f2010-11-02 22:18:18 +00001398def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1399 let Inst{7-6} = lane{1-0};
1400}
1401def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1402 let Inst{7} = lane{0};
1403}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001404
Evan Cheng60ff8792010-10-11 22:03:18 +00001405def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1406def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001407
Bob Wilson8a3198b2009-09-01 18:51:56 +00001408// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001409class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001410 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001411 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001412 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001413 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001414 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001415 let Rm = 0b1111;
1416 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001417}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001418
Owen Andersonb20594f2010-11-02 22:18:18 +00001419def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1420 let Inst{7-5} = lane{2-0};
1421}
1422def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1423 let Inst{7-6} = lane{1-0};
1424}
1425def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1426 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001427 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001428}
Bob Wilson56311392009-10-09 00:01:36 +00001429
Evan Cheng60ff8792010-10-11 22:03:18 +00001430def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1431def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1432def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001433
Bob Wilson41315282010-03-20 20:39:53 +00001434// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001435def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1436 let Inst{7-6} = lane{1-0};
1437}
1438def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1439 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001440 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001441}
Bob Wilson56311392009-10-09 00:01:36 +00001442
Evan Cheng60ff8792010-10-11 22:03:18 +00001443def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1444def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001445
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001446// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001447class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001448 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001449 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001450 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001451 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001452 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1453 "$Rn.addr = $wb", []> {
1454 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001455}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001456
Owen Andersonb20594f2010-11-02 22:18:18 +00001457def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1458 let Inst{7-5} = lane{2-0};
1459}
1460def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1461 let Inst{7-6} = lane{1-0};
1462}
1463def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1464 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001465 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001466}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001467
Evan Cheng60ff8792010-10-11 22:03:18 +00001468def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1469def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1470def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001471
Owen Andersonb20594f2010-11-02 22:18:18 +00001472def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1473 let Inst{7-6} = lane{1-0};
1474}
1475def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1476 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001477 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001478}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001479
Evan Cheng60ff8792010-10-11 22:03:18 +00001480def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1481def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001482
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001483} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001484
Bob Wilson205a5ca2009-07-08 18:11:30 +00001485
Bob Wilson5bafff32009-06-22 23:27:02 +00001486//===----------------------------------------------------------------------===//
1487// NEON pattern fragments
1488//===----------------------------------------------------------------------===//
1489
1490// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001491def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001492 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1493 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001494}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001495def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001496 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1497 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001498}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001499def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001500 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1501 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001502}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001503def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001504 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1505 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001506}]>;
1507
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001508// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001509def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001510 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1511 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001512}]>;
1513
Bob Wilson5bafff32009-06-22 23:27:02 +00001514// Translate lane numbers from Q registers to D subregs.
1515def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001516 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001517}]>;
1518def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001519 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001520}]>;
1521def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001522 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001523}]>;
1524
1525//===----------------------------------------------------------------------===//
1526// Instruction Classes
1527//===----------------------------------------------------------------------===//
1528
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001529// Basic 2-register operations: single-, double- and quad-register.
1530class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1531 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1532 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001533 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
1534 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
1535 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001536class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001537 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1538 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001539 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
1540 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
1541 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001542class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001543 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1544 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001545 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
1546 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
1547 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001548
Bob Wilson69bfbd62010-02-17 22:42:54 +00001549// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001550class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001551 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001552 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001553 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1554 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001555 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001556 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1557class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001558 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001559 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001560 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1561 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001562 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001563 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1564
Bob Wilson973a0742010-08-30 20:02:30 +00001565// Narrow 2-register operations.
1566class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1567 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1568 InstrItinClass itin, string OpcodeStr, string Dt,
1569 ValueType TyD, ValueType TyQ, SDNode OpNode>
1570 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
1571 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
1572 [(set DPR:$dst, (TyD (OpNode (TyQ QPR:$src))))]>;
1573
Bob Wilson5bafff32009-06-22 23:27:02 +00001574// Narrow 2-register intrinsics.
1575class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1576 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001577 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001578 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001579 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001580 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001581 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
1582
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001583// Long 2-register operations (currently only used for VMOVL).
1584class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1585 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1586 InstrItinClass itin, string OpcodeStr, string Dt,
1587 ValueType TyQ, ValueType TyD, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001588 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001589 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001590 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001591
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001592// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001593class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001594 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001595 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +00001596 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001597 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001598class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001599 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001600 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001601 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001602 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001603
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001604// Basic 3-register operations: single-, double- and quad-register.
1605class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1606 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
1607 SDNode OpNode, bit Commutable>
1608 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001609 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm,
1610 IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001611 let isCommutable = Commutable;
1612}
1613
Bob Wilson5bafff32009-06-22 23:27:02 +00001614class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001615 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001616 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001617 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001618 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1619 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1620 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001621 let isCommutable = Commutable;
1622}
1623// Same as N3VD but no data type.
1624class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1625 InstrItinClass itin, string OpcodeStr,
1626 ValueType ResTy, ValueType OpTy,
1627 SDNode OpNode, bit Commutable>
1628 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00001629 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1630 OpcodeStr, "$Vd, $Vn, $Vm", "",
1631 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001632 let isCommutable = Commutable;
1633}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001634
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001635class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001636 InstrItinClass itin, string OpcodeStr, string Dt,
1637 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001638 : N3V<0, 1, op21_20, op11_8, 1, 0,
1639 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1640 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1641 [(set (Ty DPR:$dst),
1642 (Ty (ShOp (Ty DPR:$src1),
1643 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001644 let isCommutable = 0;
1645}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001646class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001647 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001648 : N3V<0, 1, op21_20, op11_8, 1, 0,
1649 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1650 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1651 [(set (Ty DPR:$dst),
1652 (Ty (ShOp (Ty DPR:$src1),
1653 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001654 let isCommutable = 0;
1655}
1656
Bob Wilson5bafff32009-06-22 23:27:02 +00001657class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001658 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001659 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001660 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001661 (outs QPR:$Qd), (ins QPR:$Qn, QPR:$Qm), N3RegFrm, itin,
Owen Andersone0e6dc32010-10-21 18:09:17 +00001662 OpcodeStr, Dt, "$Qd, $Qn, $Qm", "",
1663 [(set QPR:$Qd, (ResTy (OpNode (OpTy QPR:$Qn), (OpTy QPR:$Qm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001664 let isCommutable = Commutable;
1665}
1666class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1667 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001668 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001669 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001670 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001671 OpcodeStr, "$dst, $src1, $src2", "",
1672 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001673 let isCommutable = Commutable;
1674}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001675class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001676 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001677 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001678 : N3V<1, 1, op21_20, op11_8, 1, 0,
1679 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1680 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1681 [(set (ResTy QPR:$dst),
1682 (ResTy (ShOp (ResTy QPR:$src1),
1683 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1684 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001685 let isCommutable = 0;
1686}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001687class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001688 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001689 : N3V<1, 1, op21_20, op11_8, 1, 0,
1690 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1691 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1692 [(set (ResTy QPR:$dst),
1693 (ResTy (ShOp (ResTy QPR:$src1),
1694 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1695 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001696 let isCommutable = 0;
1697}
Bob Wilson5bafff32009-06-22 23:27:02 +00001698
1699// Basic 3-register intrinsics, both double- and quad-register.
1700class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001701 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001702 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001703 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001704 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
1705 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1706 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001707 let isCommutable = Commutable;
1708}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001709class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001710 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001711 : N3V<0, 1, op21_20, op11_8, 1, 0,
1712 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1713 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1714 [(set (Ty DPR:$dst),
1715 (Ty (IntOp (Ty DPR:$src1),
1716 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1717 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001718 let isCommutable = 0;
1719}
David Goodwin658ea602009-09-25 18:38:29 +00001720class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001721 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001722 : N3V<0, 1, op21_20, op11_8, 1, 0,
1723 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1724 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1725 [(set (Ty DPR:$dst),
1726 (Ty (IntOp (Ty DPR:$src1),
1727 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001728 let isCommutable = 0;
1729}
Owen Anderson3557d002010-10-26 20:56:57 +00001730class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1731 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001732 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001733 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1734 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
1735 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1736 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001737 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001738}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001739
Bob Wilson5bafff32009-06-22 23:27:02 +00001740class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001741 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001742 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001743 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001744 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
1745 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1746 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001747 let isCommutable = Commutable;
1748}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001749class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001750 string OpcodeStr, string Dt,
1751 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001752 : N3V<1, 1, op21_20, op11_8, 1, 0,
1753 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1754 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1755 [(set (ResTy QPR:$dst),
1756 (ResTy (IntOp (ResTy QPR:$src1),
1757 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1758 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001759 let isCommutable = 0;
1760}
David Goodwin658ea602009-09-25 18:38:29 +00001761class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001762 string OpcodeStr, string Dt,
1763 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001764 : N3V<1, 1, op21_20, op11_8, 1, 0,
1765 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1766 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1767 [(set (ResTy QPR:$dst),
1768 (ResTy (IntOp (ResTy QPR:$src1),
1769 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1770 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001771 let isCommutable = 0;
1772}
Owen Anderson3557d002010-10-26 20:56:57 +00001773class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1774 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001775 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001776 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1777 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
1778 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1779 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001780 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001781}
Bob Wilson5bafff32009-06-22 23:27:02 +00001782
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001783// Multiply-Add/Sub operations: single-, double- and quad-register.
1784class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1785 InstrItinClass itin, string OpcodeStr, string Dt,
1786 ValueType Ty, SDNode MulOp, SDNode OpNode>
1787 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1788 (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001789 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001790 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1791
Bob Wilson5bafff32009-06-22 23:27:02 +00001792class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001793 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001794 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001795 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001796 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1797 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1798 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1799 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
1800
David Goodwin658ea602009-09-25 18:38:29 +00001801class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001802 string OpcodeStr, string Dt,
1803 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001804 : N3V<0, 1, op21_20, op11_8, 1, 0,
1805 (outs DPR:$dst),
1806 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1807 NVMulSLFrm, itin,
1808 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1809 [(set (Ty DPR:$dst),
1810 (Ty (ShOp (Ty DPR:$src1),
1811 (Ty (MulOp DPR:$src2,
1812 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
1813 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001814class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001815 string OpcodeStr, string Dt,
1816 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001817 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00001818 (outs DPR:$Vd),
1819 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001820 NVMulSLFrm, itin,
Owen Anderson18341e92010-10-22 18:54:37 +00001821 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1822 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001823 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00001824 (Ty (MulOp DPR:$Vn,
1825 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001826 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001827
Bob Wilson5bafff32009-06-22 23:27:02 +00001828class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001829 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001830 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001831 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001832 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1833 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1834 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1835 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001836class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001837 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001838 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001839 : N3V<1, 1, op21_20, op11_8, 1, 0,
1840 (outs QPR:$dst),
1841 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1842 NVMulSLFrm, itin,
1843 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1844 [(set (ResTy QPR:$dst),
1845 (ResTy (ShOp (ResTy QPR:$src1),
1846 (ResTy (MulOp QPR:$src2,
1847 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1848 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001849class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001850 string OpcodeStr, string Dt,
1851 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001852 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001853 : N3V<1, 1, op21_20, op11_8, 1, 0,
1854 (outs QPR:$dst),
1855 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1856 NVMulSLFrm, itin,
1857 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1858 [(set (ResTy QPR:$dst),
1859 (ResTy (ShOp (ResTy QPR:$src1),
1860 (ResTy (MulOp QPR:$src2,
1861 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
1862 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001863
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001864// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
1865class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1866 InstrItinClass itin, string OpcodeStr, string Dt,
1867 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1868 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001869 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1870 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1871 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1872 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001873class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1874 InstrItinClass itin, string OpcodeStr, string Dt,
1875 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1876 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001877 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1878 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1879 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1880 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001881
Bob Wilson5bafff32009-06-22 23:27:02 +00001882// Neon 3-argument intrinsics, both double- and quad-register.
1883// The destination register is also used as the first source operand register.
1884class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001885 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001886 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001887 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001888 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001889 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001890 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1891 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1892class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001893 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001894 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001895 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001896 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001897 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001898 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1899 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1900
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001901// Long Multiply-Add/Sub operations.
1902class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1903 InstrItinClass itin, string OpcodeStr, string Dt,
1904 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1905 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00001906 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1907 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1908 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1909 (TyQ (MulOp (TyD DPR:$Vn),
1910 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001911class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1912 InstrItinClass itin, string OpcodeStr, string Dt,
1913 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1914 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1915 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1916 NVMulSLFrm, itin,
1917 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1918 [(set QPR:$dst,
1919 (OpNode (TyQ QPR:$src1),
1920 (TyQ (MulOp (TyD DPR:$src2),
1921 (TyD (NEONvduplane (TyD DPR_VFP2:$src3),
1922 imm:$lane))))))]>;
1923class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1924 InstrItinClass itin, string OpcodeStr, string Dt,
1925 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1926 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1927 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1928 NVMulSLFrm, itin,
1929 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1930 [(set QPR:$dst,
1931 (OpNode (TyQ QPR:$src1),
1932 (TyQ (MulOp (TyD DPR:$src2),
1933 (TyD (NEONvduplane (TyD DPR_8:$src3),
1934 imm:$lane))))))]>;
1935
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001936// Long Intrinsic-Op vector operations with explicit extend (VABAL).
1937class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1938 InstrItinClass itin, string OpcodeStr, string Dt,
1939 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1940 SDNode OpNode>
1941 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00001942 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1943 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1944 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1945 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
1946 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001947
Bob Wilson5bafff32009-06-22 23:27:02 +00001948// Neon Long 3-argument intrinsic. The destination register is
1949// a quad-register and is also used as the first source operand register.
1950class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001951 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001952 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001953 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00001954 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1955 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1956 [(set QPR:$Vd,
1957 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001958class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001959 string OpcodeStr, string Dt,
1960 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001961 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1962 (outs QPR:$dst),
1963 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1964 NVMulSLFrm, itin,
1965 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1966 [(set (ResTy QPR:$dst),
1967 (ResTy (IntOp (ResTy QPR:$src1),
1968 (OpTy DPR:$src2),
1969 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1970 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001971class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1972 InstrItinClass itin, string OpcodeStr, string Dt,
1973 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001974 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1975 (outs QPR:$dst),
1976 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1977 NVMulSLFrm, itin,
1978 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1979 [(set (ResTy QPR:$dst),
1980 (ResTy (IntOp (ResTy QPR:$src1),
1981 (OpTy DPR:$src2),
1982 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1983 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001984
Bob Wilson5bafff32009-06-22 23:27:02 +00001985// Narrowing 3-register intrinsics.
1986class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001987 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001988 Intrinsic IntOp, bit Commutable>
1989 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001990 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001991 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001992 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1993 let isCommutable = Commutable;
1994}
1995
Bob Wilson04d6c282010-08-29 05:57:34 +00001996// Long 3-register operations.
1997class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1998 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001999 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2000 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2001 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
2002 OpcodeStr, Dt, "$dst, $src1, $src2", "",
2003 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src1), (TyD DPR:$src2))))]> {
2004 let isCommutable = Commutable;
2005}
2006class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2007 InstrItinClass itin, string OpcodeStr, string Dt,
2008 ValueType TyQ, ValueType TyD, SDNode OpNode>
2009 : N3V<op24, 1, op21_20, op11_8, 1, 0,
2010 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
2011 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
2012 [(set QPR:$dst,
2013 (TyQ (OpNode (TyD DPR:$src1),
2014 (TyD (NEONvduplane (TyD DPR_VFP2:$src2),imm:$lane)))))]>;
2015class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2016 InstrItinClass itin, string OpcodeStr, string Dt,
2017 ValueType TyQ, ValueType TyD, SDNode OpNode>
2018 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002019 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002020 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
2021 [(set QPR:$dst,
2022 (TyQ (OpNode (TyD DPR:$src1),
2023 (TyD (NEONvduplane (TyD DPR_8:$src2), imm:$lane)))))]>;
2024
2025// Long 3-register operations with explicitly extended operands.
2026class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2027 InstrItinClass itin, string OpcodeStr, string Dt,
2028 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2029 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002030 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersone0e6dc32010-10-21 18:09:17 +00002031 (outs QPR:$Qd), (ins DPR:$Dn, DPR:$Dm), N3RegFrm, itin,
2032 OpcodeStr, Dt, "$Qd, $Dn, $Dm", "",
2033 [(set QPR:$Qd, (OpNode (TyQ (ExtOp (TyD DPR:$Dn))),
2034 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
2035 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002036}
2037
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002038// Long 3-register intrinsics with explicit extend (VABDL).
2039class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2040 InstrItinClass itin, string OpcodeStr, string Dt,
2041 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2042 bit Commutable>
2043 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2044 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
2045 OpcodeStr, Dt, "$dst, $src1, $src2", "",
2046 [(set QPR:$dst, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$src1),
2047 (TyD DPR:$src2))))))]> {
2048 let isCommutable = Commutable;
2049}
2050
Bob Wilson5bafff32009-06-22 23:27:02 +00002051// Long 3-register intrinsics.
2052class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002053 InstrItinClass itin, string OpcodeStr, string Dt,
2054 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002055 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00002056 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002057 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002058 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
2059 let isCommutable = Commutable;
2060}
David Goodwin658ea602009-09-25 18:38:29 +00002061class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002062 string OpcodeStr, string Dt,
2063 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002064 : N3V<op24, 1, op21_20, op11_8, 1, 0,
2065 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
2066 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
2067 [(set (ResTy QPR:$dst),
2068 (ResTy (IntOp (OpTy DPR:$src1),
2069 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
2070 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002071class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2072 InstrItinClass itin, string OpcodeStr, string Dt,
2073 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002074 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002075 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002076 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
2077 [(set (ResTy QPR:$dst),
2078 (ResTy (IntOp (OpTy DPR:$src1),
2079 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
2080 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002081
Bob Wilson04d6c282010-08-29 05:57:34 +00002082// Wide 3-register operations.
2083class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2084 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2085 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002086 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9d505592010-10-21 18:20:25 +00002087 (outs QPR:$Qd), (ins QPR:$Qn, DPR:$Dm), N3RegFrm, IIC_VSUBiD,
2088 OpcodeStr, Dt, "$Qd, $Qn, $Dm", "",
2089 [(set QPR:$Qd, (OpNode (TyQ QPR:$Qn),
2090 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002091 let isCommutable = Commutable;
2092}
2093
2094// Pairwise long 2-register intrinsics, both double- and quad-register.
2095class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002096 bits<2> op17_16, bits<5> op11_7, bit op4,
2097 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002098 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2099 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00002100 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002101 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
2102class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002103 bits<2> op17_16, bits<5> op11_7, bit op4,
2104 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002105 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2106 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00002107 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002108 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
2109
2110// Pairwise long 2-register accumulate intrinsics,
2111// both double- and quad-register.
2112// The destination register is also used as the first source operand register.
2113class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002114 bits<2> op17_16, bits<5> op11_7, bit op4,
2115 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002116 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2117 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002118 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2119 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2120 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002121class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002122 bits<2> op17_16, bits<5> op11_7, bit op4,
2123 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002124 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2125 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002126 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2127 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2128 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002129
2130// Shift by immediate,
2131// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002132class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002133 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002134 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002135 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002136 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002137 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002138 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002139class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002140 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002141 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002142 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002143 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002144 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002145 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
2146
Johnny Chen6c8648b2010-03-17 23:26:50 +00002147// Long shift by immediate.
2148class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2149 string OpcodeStr, string Dt,
2150 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2151 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002152 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chenfa80bec2010-03-25 20:39:04 +00002153 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen6c8648b2010-03-17 23:26:50 +00002154 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
2155 (i32 imm:$SIMM))))]>;
2156
Bob Wilson5bafff32009-06-22 23:27:02 +00002157// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002158class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002159 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002160 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002161 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002162 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002163 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002164 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
2165 (i32 imm:$SIMM))))]>;
2166
2167// Shift right by immediate and accumulate,
2168// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002169class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002170 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002171 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
2172 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
2173 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2174 [(set DPR:$Vd, (Ty (add DPR:$src1,
2175 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002176class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002177 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002178 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2179 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
2180 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2181 [(set QPR:$Vd, (Ty (add QPR:$src1,
2182 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002183
2184// Shift by immediate and insert,
2185// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002186class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002187 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002188 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
2189 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiD,
2190 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2191 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002192class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002193 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002194 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2195 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiQ,
2196 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2197 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002198
2199// Convert, with fractional bits immediate,
2200// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002201class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002202 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002203 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002204 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002205 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2206 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2207 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002208class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002209 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002210 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002211 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002212 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2213 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2214 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002215
2216//===----------------------------------------------------------------------===//
2217// Multiclasses
2218//===----------------------------------------------------------------------===//
2219
Bob Wilson916ac5b2009-10-03 04:44:16 +00002220// Abbreviations used in multiclass suffixes:
2221// Q = quarter int (8 bit) elements
2222// H = half int (16 bit) elements
2223// S = single int (32 bit) elements
2224// D = double int (64 bit) elements
2225
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002226// Neon 2-register vector operations -- for disassembly only.
2227
2228// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002229multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2230 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002231 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002232 // 64-bit vector types.
2233 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
2234 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002235 opc, !strconcat(Dt, "8"), asm, "",
2236 [(set DPR:$dst, (v8i8 (OpNode (v8i8 DPR:$src))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002237 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
2238 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002239 opc, !strconcat(Dt, "16"), asm, "",
2240 [(set DPR:$dst, (v4i16 (OpNode (v4i16 DPR:$src))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002241 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
2242 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002243 opc, !strconcat(Dt, "32"), asm, "",
2244 [(set DPR:$dst, (v2i32 (OpNode (v2i32 DPR:$src))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002245 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
2246 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002247 opc, "f32", asm, "",
2248 [(set DPR:$dst, (v2f32 (OpNode (v2f32 DPR:$src))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002249 let Inst{10} = 1; // overwrite F = 1
2250 }
2251
2252 // 128-bit vector types.
2253 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
2254 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002255 opc, !strconcat(Dt, "8"), asm, "",
2256 [(set QPR:$dst, (v16i8 (OpNode (v16i8 QPR:$src))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002257 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
2258 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002259 opc, !strconcat(Dt, "16"), asm, "",
2260 [(set QPR:$dst, (v8i16 (OpNode (v8i16 QPR:$src))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002261 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
2262 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002263 opc, !strconcat(Dt, "32"), asm, "",
2264 [(set QPR:$dst, (v4i32 (OpNode (v4i32 QPR:$src))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002265 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
2266 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002267 opc, "f32", asm, "",
2268 [(set QPR:$dst, (v4f32 (OpNode (v4f32 QPR:$src))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002269 let Inst{10} = 1; // overwrite F = 1
2270 }
2271}
2272
Bob Wilson5bafff32009-06-22 23:27:02 +00002273// Neon 3-register vector operations.
2274
2275// First with only element sizes of 8, 16 and 32 bits:
2276multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002277 InstrItinClass itinD16, InstrItinClass itinD32,
2278 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002279 string OpcodeStr, string Dt,
2280 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002281 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002282 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002283 OpcodeStr, !strconcat(Dt, "8"),
2284 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002285 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002286 OpcodeStr, !strconcat(Dt, "16"),
2287 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002288 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002289 OpcodeStr, !strconcat(Dt, "32"),
2290 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002291
2292 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002293 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002294 OpcodeStr, !strconcat(Dt, "8"),
2295 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002296 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002297 OpcodeStr, !strconcat(Dt, "16"),
2298 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002299 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002300 OpcodeStr, !strconcat(Dt, "32"),
2301 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002302}
2303
Evan Chengf81bf152009-11-23 21:57:23 +00002304multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2305 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2306 v4i16, ShOp>;
2307 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002308 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002309 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002310 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002311 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002312 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002313}
2314
Bob Wilson5bafff32009-06-22 23:27:02 +00002315// ....then also with element size 64 bits:
2316multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002317 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002318 string OpcodeStr, string Dt,
2319 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002320 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002321 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002322 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002323 OpcodeStr, !strconcat(Dt, "64"),
2324 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002325 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002326 OpcodeStr, !strconcat(Dt, "64"),
2327 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002328}
2329
2330
Bob Wilson973a0742010-08-30 20:02:30 +00002331// Neon Narrowing 2-register vector operations,
2332// source operand element sizes of 16, 32 and 64 bits:
2333multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002334 bits<5> op11_7, bit op6, bit op4,
Bob Wilson973a0742010-08-30 20:02:30 +00002335 InstrItinClass itin, string OpcodeStr, string Dt,
2336 SDNode OpNode> {
2337 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2338 itin, OpcodeStr, !strconcat(Dt, "16"),
2339 v8i8, v8i16, OpNode>;
2340 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2341 itin, OpcodeStr, !strconcat(Dt, "32"),
2342 v4i16, v4i32, OpNode>;
2343 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2344 itin, OpcodeStr, !strconcat(Dt, "64"),
2345 v2i32, v2i64, OpNode>;
2346}
2347
Bob Wilson5bafff32009-06-22 23:27:02 +00002348// Neon Narrowing 2-register vector intrinsics,
2349// source operand element sizes of 16, 32 and 64 bits:
2350multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002351 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002352 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002353 Intrinsic IntOp> {
2354 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002355 itin, OpcodeStr, !strconcat(Dt, "16"),
2356 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002357 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002358 itin, OpcodeStr, !strconcat(Dt, "32"),
2359 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002360 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002361 itin, OpcodeStr, !strconcat(Dt, "64"),
2362 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002363}
2364
2365
2366// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2367// source operand element sizes of 16, 32 and 64 bits:
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002368multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2369 string OpcodeStr, string Dt, SDNode OpNode> {
2370 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2371 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2372 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2373 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2374 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2375 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002376}
2377
2378
2379// Neon 3-register vector intrinsics.
2380
2381// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002382multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002383 InstrItinClass itinD16, InstrItinClass itinD32,
2384 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002385 string OpcodeStr, string Dt,
2386 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002387 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002388 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002389 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002390 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002391 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002392 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002393 v2i32, v2i32, IntOp, Commutable>;
2394
2395 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002396 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002397 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002398 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002399 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002400 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002401 v4i32, v4i32, IntOp, Commutable>;
2402}
Owen Anderson3557d002010-10-26 20:56:57 +00002403multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2404 InstrItinClass itinD16, InstrItinClass itinD32,
2405 InstrItinClass itinQ16, InstrItinClass itinQ32,
2406 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002407 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002408 // 64-bit vector types.
2409 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2410 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002411 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002412 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2413 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002414 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002415
2416 // 128-bit vector types.
2417 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2418 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002419 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002420 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2421 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002422 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002423}
Bob Wilson5bafff32009-06-22 23:27:02 +00002424
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002425multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002426 InstrItinClass itinD16, InstrItinClass itinD32,
2427 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002428 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002429 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002430 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002431 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002432 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002433 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002434 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002435 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002436 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002437}
2438
Bob Wilson5bafff32009-06-22 23:27:02 +00002439// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002440multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002441 InstrItinClass itinD16, InstrItinClass itinD32,
2442 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002443 string OpcodeStr, string Dt,
2444 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002445 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002446 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002447 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002448 OpcodeStr, !strconcat(Dt, "8"),
2449 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002450 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002451 OpcodeStr, !strconcat(Dt, "8"),
2452 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002453}
Owen Anderson3557d002010-10-26 20:56:57 +00002454multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2455 InstrItinClass itinD16, InstrItinClass itinD32,
2456 InstrItinClass itinQ16, InstrItinClass itinQ32,
2457 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002458 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002459 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002460 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002461 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2462 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002463 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002464 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2465 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002466 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002467}
2468
Bob Wilson5bafff32009-06-22 23:27:02 +00002469
2470// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002471multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002472 InstrItinClass itinD16, InstrItinClass itinD32,
2473 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002474 string OpcodeStr, string Dt,
2475 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002476 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002477 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002478 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002479 OpcodeStr, !strconcat(Dt, "64"),
2480 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002481 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002482 OpcodeStr, !strconcat(Dt, "64"),
2483 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002484}
Owen Anderson3557d002010-10-26 20:56:57 +00002485multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2486 InstrItinClass itinD16, InstrItinClass itinD32,
2487 InstrItinClass itinQ16, InstrItinClass itinQ32,
2488 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002489 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002490 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002491 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002492 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2493 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002494 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002495 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2496 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002497 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002498}
Bob Wilson5bafff32009-06-22 23:27:02 +00002499
Bob Wilson5bafff32009-06-22 23:27:02 +00002500// Neon Narrowing 3-register vector intrinsics,
2501// source operand element sizes of 16, 32 and 64 bits:
2502multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002503 string OpcodeStr, string Dt,
2504 Intrinsic IntOp, bit Commutable = 0> {
2505 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2506 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002507 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002508 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2509 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002510 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002511 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2512 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002513 v2i32, v2i64, IntOp, Commutable>;
2514}
2515
2516
Bob Wilson04d6c282010-08-29 05:57:34 +00002517// Neon Long 3-register vector operations.
2518
2519multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2520 InstrItinClass itin16, InstrItinClass itin32,
2521 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002522 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002523 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2524 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002525 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002526 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002527 OpcodeStr, !strconcat(Dt, "16"),
2528 v4i32, v4i16, OpNode, Commutable>;
2529 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2530 OpcodeStr, !strconcat(Dt, "32"),
2531 v2i64, v2i32, OpNode, Commutable>;
2532}
2533
2534multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2535 InstrItinClass itin, string OpcodeStr, string Dt,
2536 SDNode OpNode> {
2537 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2538 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2539 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2540 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2541}
2542
2543multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2544 InstrItinClass itin16, InstrItinClass itin32,
2545 string OpcodeStr, string Dt,
2546 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2547 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2548 OpcodeStr, !strconcat(Dt, "8"),
2549 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002550 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002551 OpcodeStr, !strconcat(Dt, "16"),
2552 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2553 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2554 OpcodeStr, !strconcat(Dt, "32"),
2555 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002556}
2557
Bob Wilson5bafff32009-06-22 23:27:02 +00002558// Neon Long 3-register vector intrinsics.
2559
2560// First with only element sizes of 16 and 32 bits:
2561multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002562 InstrItinClass itin16, InstrItinClass itin32,
2563 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002564 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002565 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002566 OpcodeStr, !strconcat(Dt, "16"),
2567 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002568 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002569 OpcodeStr, !strconcat(Dt, "32"),
2570 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002571}
2572
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002573multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002574 InstrItinClass itin, string OpcodeStr, string Dt,
2575 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002576 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002577 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002578 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002579 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002580}
2581
Bob Wilson5bafff32009-06-22 23:27:02 +00002582// ....then also with element size of 8 bits:
2583multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002584 InstrItinClass itin16, InstrItinClass itin32,
2585 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002586 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002587 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002588 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002589 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002590 OpcodeStr, !strconcat(Dt, "8"),
2591 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002592}
2593
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002594// ....with explicit extend (VABDL).
2595multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2596 InstrItinClass itin, string OpcodeStr, string Dt,
2597 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2598 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2599 OpcodeStr, !strconcat(Dt, "8"),
2600 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002601 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002602 OpcodeStr, !strconcat(Dt, "16"),
2603 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2604 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2605 OpcodeStr, !strconcat(Dt, "32"),
2606 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2607}
2608
Bob Wilson5bafff32009-06-22 23:27:02 +00002609
2610// Neon Wide 3-register vector intrinsics,
2611// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002612multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2613 string OpcodeStr, string Dt,
2614 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2615 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2616 OpcodeStr, !strconcat(Dt, "8"),
2617 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2618 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2619 OpcodeStr, !strconcat(Dt, "16"),
2620 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2621 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2622 OpcodeStr, !strconcat(Dt, "32"),
2623 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002624}
2625
2626
2627// Neon Multiply-Op vector operations,
2628// element sizes of 8, 16 and 32 bits:
2629multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002630 InstrItinClass itinD16, InstrItinClass itinD32,
2631 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002632 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002633 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002634 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002635 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002636 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002637 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002638 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002639 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002640
2641 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002642 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002643 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002644 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002645 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002646 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002647 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002648}
2649
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002650multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002651 InstrItinClass itinD16, InstrItinClass itinD32,
2652 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002653 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002654 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002655 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002656 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002657 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002658 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002659 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2660 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002661 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002662 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2663 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002664}
Bob Wilson5bafff32009-06-22 23:27:02 +00002665
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002666// Neon Intrinsic-Op vector operations,
2667// element sizes of 8, 16 and 32 bits:
2668multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2669 InstrItinClass itinD, InstrItinClass itinQ,
2670 string OpcodeStr, string Dt, Intrinsic IntOp,
2671 SDNode OpNode> {
2672 // 64-bit vector types.
2673 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2674 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2675 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2676 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2677 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2678 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2679
2680 // 128-bit vector types.
2681 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2682 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2683 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2684 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2685 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2686 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2687}
2688
Bob Wilson5bafff32009-06-22 23:27:02 +00002689// Neon 3-argument intrinsics,
2690// element sizes of 8, 16 and 32 bits:
2691multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002692 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002693 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002694 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002695 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002696 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002697 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002698 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002699 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002700 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002701
2702 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002703 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002704 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002705 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002706 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002707 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002708 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002709}
2710
2711
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002712// Neon Long Multiply-Op vector operations,
2713// element sizes of 8, 16 and 32 bits:
2714multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2715 InstrItinClass itin16, InstrItinClass itin32,
2716 string OpcodeStr, string Dt, SDNode MulOp,
2717 SDNode OpNode> {
2718 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2719 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2720 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2721 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2722 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2723 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2724}
2725
2726multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2727 string Dt, SDNode MulOp, SDNode OpNode> {
2728 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2729 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2730 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2731 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2732}
2733
2734
Bob Wilson5bafff32009-06-22 23:27:02 +00002735// Neon Long 3-argument intrinsics.
2736
2737// First with only element sizes of 16 and 32 bits:
2738multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002739 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002740 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00002741 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002742 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002743 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002744 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002745}
2746
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002747multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002748 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002749 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00002750 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002751 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002752 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002753}
2754
Bob Wilson5bafff32009-06-22 23:27:02 +00002755// ....then also with element size of 8 bits:
2756multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002757 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002758 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00002759 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2760 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002761 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002762}
2763
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002764// ....with explicit extend (VABAL).
2765multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2766 InstrItinClass itin, string OpcodeStr, string Dt,
2767 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
2768 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
2769 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
2770 IntOp, ExtOp, OpNode>;
2771 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
2772 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
2773 IntOp, ExtOp, OpNode>;
2774 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
2775 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
2776 IntOp, ExtOp, OpNode>;
2777}
2778
Bob Wilson5bafff32009-06-22 23:27:02 +00002779
2780// Neon 2-register vector intrinsics,
2781// element sizes of 8, 16 and 32 bits:
2782multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002783 bits<5> op11_7, bit op4,
2784 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002785 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002786 // 64-bit vector types.
2787 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002788 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002789 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002790 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002791 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002792 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002793
2794 // 128-bit vector types.
2795 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002796 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002797 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002798 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002799 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002800 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002801}
2802
2803
2804// Neon Pairwise long 2-register intrinsics,
2805// element sizes of 8, 16 and 32 bits:
2806multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2807 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002808 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002809 // 64-bit vector types.
2810 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002811 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002812 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002813 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002814 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002815 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002816
2817 // 128-bit vector types.
2818 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002819 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002820 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002821 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002822 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002823 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002824}
2825
2826
2827// Neon Pairwise long 2-register accumulate intrinsics,
2828// element sizes of 8, 16 and 32 bits:
2829multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2830 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002831 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002832 // 64-bit vector types.
2833 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002834 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002835 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002836 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002837 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002838 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002839
2840 // 128-bit vector types.
2841 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002842 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002843 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002844 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002845 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002846 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002847}
2848
2849
2850// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002851// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002852// element sizes of 8, 16, 32 and 64 bits:
2853multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002854 InstrItinClass itin, string OpcodeStr, string Dt,
2855 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002856 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002857 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002858 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002859 let Inst{21-19} = 0b001; // imm6 = 001xxx
2860 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002861 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002862 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002863 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2864 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002865 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002866 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002867 let Inst{21} = 0b1; // imm6 = 1xxxxx
2868 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002869 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002870 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002871 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002872
2873 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002874 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002875 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002876 let Inst{21-19} = 0b001; // imm6 = 001xxx
2877 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002878 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002879 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002880 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2881 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002882 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002883 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002884 let Inst{21} = 0b1; // imm6 = 1xxxxx
2885 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002886 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002887 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002888 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002889}
2890
Bob Wilson5bafff32009-06-22 23:27:02 +00002891// Neon Shift-Accumulate vector operations,
2892// element sizes of 8, 16, 32 and 64 bits:
2893multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002894 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002895 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002896 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002897 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002898 let Inst{21-19} = 0b001; // imm6 = 001xxx
2899 }
2900 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002901 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002902 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2903 }
2904 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002905 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002906 let Inst{21} = 0b1; // imm6 = 1xxxxx
2907 }
2908 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002909 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002910 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002911
2912 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002913 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002914 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002915 let Inst{21-19} = 0b001; // imm6 = 001xxx
2916 }
2917 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002918 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002919 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2920 }
2921 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002922 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002923 let Inst{21} = 0b1; // imm6 = 1xxxxx
2924 }
2925 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002926 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002927 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002928}
2929
2930
2931// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002932// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002933// element sizes of 8, 16, 32 and 64 bits:
2934multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002935 string OpcodeStr, SDNode ShOp,
2936 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002937 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002938 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002939 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002940 let Inst{21-19} = 0b001; // imm6 = 001xxx
2941 }
2942 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002943 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002944 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2945 }
2946 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002947 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002948 let Inst{21} = 0b1; // imm6 = 1xxxxx
2949 }
2950 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002951 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002952 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002953
2954 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002955 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002956 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002957 let Inst{21-19} = 0b001; // imm6 = 001xxx
2958 }
2959 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002960 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002961 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2962 }
2963 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002964 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002965 let Inst{21} = 0b1; // imm6 = 1xxxxx
2966 }
2967 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002968 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002969 // imm6 = xxxxxx
2970}
2971
2972// Neon Shift Long operations,
2973// element sizes of 8, 16, 32 bits:
2974multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002975 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002976 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002977 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002978 let Inst{21-19} = 0b001; // imm6 = 001xxx
2979 }
2980 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002981 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002982 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2983 }
2984 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002985 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002986 let Inst{21} = 0b1; // imm6 = 1xxxxx
2987 }
2988}
2989
2990// Neon Shift Narrow operations,
2991// element sizes of 16, 32, 64 bits:
2992multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002993 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00002994 SDNode OpNode> {
2995 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002996 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002997 let Inst{21-19} = 0b001; // imm6 = 001xxx
2998 }
2999 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003000 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003001 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3002 }
3003 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003004 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003005 let Inst{21} = 0b1; // imm6 = 1xxxxx
3006 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003007}
3008
3009//===----------------------------------------------------------------------===//
3010// Instruction Definitions.
3011//===----------------------------------------------------------------------===//
3012
3013// Vector Add Operations.
3014
3015// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003016defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003017 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003018def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003019 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003020def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003021 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003022// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003023defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3024 "vaddl", "s", add, sext, 1>;
3025defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3026 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003027// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003028defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3029defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003030// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003031defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3032 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3033 "vhadd", "s", int_arm_neon_vhadds, 1>;
3034defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3035 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3036 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003037// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003038defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3039 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3040 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3041defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3042 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3043 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003044// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003045defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3046 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3047 "vqadd", "s", int_arm_neon_vqadds, 1>;
3048defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3049 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3050 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003051// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003052defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3053 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003054// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003055defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3056 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003057
3058// Vector Multiply Operations.
3059
3060// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003061defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003062 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003063def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3064 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3065def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3066 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003067def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003068 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003069def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003070 v4f32, v4f32, fmul, 1>;
3071defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3072def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3073def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3074 v2f32, fmul>;
3075
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003076def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3077 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3078 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3079 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003080 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003081 (SubReg_i16_lane imm:$lane)))>;
3082def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3083 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3084 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3085 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003086 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003087 (SubReg_i32_lane imm:$lane)))>;
3088def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3089 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3090 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3091 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003092 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003093 (SubReg_i32_lane imm:$lane)))>;
3094
Bob Wilson5bafff32009-06-22 23:27:02 +00003095// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003096defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003097 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003098 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003099defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3100 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003101 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003102def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003103 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3104 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003105 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3106 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003107 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003108 (SubReg_i16_lane imm:$lane)))>;
3109def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003110 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3111 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003112 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3113 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003114 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003115 (SubReg_i32_lane imm:$lane)))>;
3116
Bob Wilson5bafff32009-06-22 23:27:02 +00003117// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003118defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3119 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003120 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003121defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3122 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003123 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003124def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003125 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3126 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003127 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3128 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003129 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003130 (SubReg_i16_lane imm:$lane)))>;
3131def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003132 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3133 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003134 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3135 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003136 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003137 (SubReg_i32_lane imm:$lane)))>;
3138
Bob Wilson5bafff32009-06-22 23:27:02 +00003139// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003140defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3141 "vmull", "s", NEONvmulls, 1>;
3142defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3143 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003144def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003145 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003146defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3147defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003148
Bob Wilson5bafff32009-06-22 23:27:02 +00003149// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003150defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3151 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3152defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3153 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003154
3155// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3156
3157// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003158defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003159 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3160def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003161 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00003162def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003163 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00003164defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003165 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3166def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003167 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00003168def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003169 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003170
3171def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003172 (mul (v8i16 QPR:$src2),
3173 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3174 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003175 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003176 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003177 (SubReg_i16_lane imm:$lane)))>;
3178
3179def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003180 (mul (v4i32 QPR:$src2),
3181 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3182 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003183 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003184 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003185 (SubReg_i32_lane imm:$lane)))>;
3186
3187def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003188 (fmul (v4f32 QPR:$src2),
3189 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003190 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3191 (v4f32 QPR:$src2),
3192 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003193 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003194 (SubReg_i32_lane imm:$lane)))>;
3195
Bob Wilson5bafff32009-06-22 23:27:02 +00003196// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003197defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3198 "vmlal", "s", NEONvmulls, add>;
3199defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3200 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003201
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003202defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3203defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003204
Bob Wilson5bafff32009-06-22 23:27:02 +00003205// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003206defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003207 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003208defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003209
Bob Wilson5bafff32009-06-22 23:27:02 +00003210// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003211defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003212 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3213def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003214 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00003215def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003216 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00003217defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003218 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3219def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003220 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00003221def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003222 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003223
3224def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003225 (mul (v8i16 QPR:$src2),
3226 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3227 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003228 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003229 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003230 (SubReg_i16_lane imm:$lane)))>;
3231
3232def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003233 (mul (v4i32 QPR:$src2),
3234 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3235 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003236 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003237 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003238 (SubReg_i32_lane imm:$lane)))>;
3239
3240def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003241 (fmul (v4f32 QPR:$src2),
3242 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3243 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003244 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003245 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003246 (SubReg_i32_lane imm:$lane)))>;
3247
Bob Wilson5bafff32009-06-22 23:27:02 +00003248// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003249defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3250 "vmlsl", "s", NEONvmulls, sub>;
3251defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3252 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003253
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003254defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3255defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003256
Bob Wilson5bafff32009-06-22 23:27:02 +00003257// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003258defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003259 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003260defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003261
3262// Vector Subtract Operations.
3263
3264// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003265defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003266 "vsub", "i", sub, 0>;
3267def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003268 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003269def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003270 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003271// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003272defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3273 "vsubl", "s", sub, sext, 0>;
3274defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3275 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003276// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003277defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3278defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003279// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003280defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003281 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003282 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003283defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003284 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003285 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003286// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003287defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003288 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003289 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003290defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003291 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003292 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003293// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003294defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3295 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003296// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003297defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3298 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003299
3300// Vector Comparisons.
3301
3302// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003303defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3304 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003305def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003306 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003307def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003308 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003309
Johnny Chen363ac582010-02-23 01:42:58 +00003310defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonc24cb352010-11-08 23:21:22 +00003311 "$dst, $src, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003312
Bob Wilson5bafff32009-06-22 23:27:02 +00003313// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003314defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3315 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003316defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003317 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003318def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3319 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003320def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003321 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003322
Johnny Chen363ac582010-02-23 01:42:58 +00003323defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonc24cb352010-11-08 23:21:22 +00003324 "$dst, $src, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003325defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonc24cb352010-11-08 23:21:22 +00003326 "$dst, $src, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003327
Bob Wilson5bafff32009-06-22 23:27:02 +00003328// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003329defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3330 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3331defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3332 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003333def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003334 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003335def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003336 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003337
Johnny Chen363ac582010-02-23 01:42:58 +00003338defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonc24cb352010-11-08 23:21:22 +00003339 "$dst, $src, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003340defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonc24cb352010-11-08 23:21:22 +00003341 "$dst, $src, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003342
Bob Wilson5bafff32009-06-22 23:27:02 +00003343// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003344def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3345 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3346def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3347 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003348// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003349def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3350 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3351def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3352 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003353// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003354defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003355 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003356
3357// Vector Bitwise Operations.
3358
Bob Wilsoncba270d2010-07-13 21:16:48 +00003359def vnotd : PatFrag<(ops node:$in),
3360 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3361def vnotq : PatFrag<(ops node:$in),
3362 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003363
3364
Bob Wilson5bafff32009-06-22 23:27:02 +00003365// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003366def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3367 v2i32, v2i32, and, 1>;
3368def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3369 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003370
3371// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003372def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3373 v2i32, v2i32, xor, 1>;
3374def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3375 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003376
3377// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003378def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3379 v2i32, v2i32, or, 1>;
3380def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3381 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003382
Owen Andersond9668172010-11-03 22:44:51 +00003383def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
3384 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3385 IIC_VMOVImm,
3386 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3387 [(set DPR:$Vd,
3388 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3389 let Inst{9} = SIMM{9};
3390}
3391
Owen Anderson080c0922010-11-05 19:27:46 +00003392def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Owen Andersond9668172010-11-03 22:44:51 +00003393 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3394 IIC_VMOVImm,
3395 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3396 [(set DPR:$Vd,
3397 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003398 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003399}
3400
3401def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
3402 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3403 IIC_VMOVImm,
3404 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3405 [(set QPR:$Vd,
3406 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3407 let Inst{9} = SIMM{9};
3408}
3409
Owen Anderson080c0922010-11-05 19:27:46 +00003410def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Owen Andersond9668172010-11-03 22:44:51 +00003411 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3412 IIC_VMOVImm,
3413 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3414 [(set QPR:$Vd,
3415 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003416 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003417}
3418
3419
Bob Wilson5bafff32009-06-22 23:27:02 +00003420// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00003421def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003422 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3423 "vbic", "$dst, $src1, $src2", "",
3424 [(set DPR:$dst, (v2i32 (and DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003425 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003426def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003427 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3428 "vbic", "$dst, $src1, $src2", "",
3429 [(set QPR:$dst, (v4i32 (and QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003430 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003431
Owen Anderson080c0922010-11-05 19:27:46 +00003432def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
3433 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3434 IIC_VMOVImm,
3435 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3436 [(set DPR:$Vd,
3437 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3438 let Inst{9} = SIMM{9};
3439}
3440
3441def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
3442 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3443 IIC_VMOVImm,
3444 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3445 [(set DPR:$Vd,
3446 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3447 let Inst{10-9} = SIMM{10-9};
3448}
3449
3450def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
3451 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3452 IIC_VMOVImm,
3453 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3454 [(set QPR:$Vd,
3455 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3456 let Inst{9} = SIMM{9};
3457}
3458
3459def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
3460 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3461 IIC_VMOVImm,
3462 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3463 [(set QPR:$Vd,
3464 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3465 let Inst{10-9} = SIMM{10-9};
3466}
3467
Bob Wilson5bafff32009-06-22 23:27:02 +00003468// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003469def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003470 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3471 "vorn", "$dst, $src1, $src2", "",
3472 [(set DPR:$dst, (v2i32 (or DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003473 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003474def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003475 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3476 "vorn", "$dst, $src1, $src2", "",
3477 [(set QPR:$dst, (v4i32 (or QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003478 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003479
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003480// VMVN : Vector Bitwise NOT (Immediate)
3481
3482let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003483
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003484def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$dst),
3485 (ins nModImm:$SIMM), IIC_VMOVImm,
3486 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003487 [(set DPR:$dst, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
3488 let Inst{9} = SIMM{9};
3489}
3490
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003491def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$dst),
3492 (ins nModImm:$SIMM), IIC_VMOVImm,
3493 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003494 [(set QPR:$dst, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
3495 let Inst{9} = SIMM{9};
3496}
3497
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003498def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$dst),
3499 (ins nModImm:$SIMM), IIC_VMOVImm,
3500 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003501 [(set DPR:$dst, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
3502 let Inst{11-8} = SIMM{11-8};
3503}
3504
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003505def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$dst),
3506 (ins nModImm:$SIMM), IIC_VMOVImm,
3507 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003508 [(set QPR:$dst, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
3509 let Inst{11-8} = SIMM{11-8};
3510}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003511}
3512
Bob Wilson5bafff32009-06-22 23:27:02 +00003513// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003514def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003515 (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003516 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003517 [(set DPR:$dst, (v2i32 (vnotd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003518def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003519 (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003520 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003521 [(set QPR:$dst, (v4i32 (vnotq QPR:$src)))]>;
3522def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3523def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003524
3525// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003526def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3527 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003528 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003529 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3530 [(set DPR:$Vd,
3531 (v2i32 (or (and DPR:$Vn, DPR:$src1),
3532 (and DPR:$Vm, (vnotd DPR:$src1)))))]>;
3533def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3534 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003535 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003536 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3537 [(set QPR:$Vd,
3538 (v4i32 (or (and QPR:$Vn, QPR:$src1),
3539 (and QPR:$Vm, (vnotq QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003540
3541// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003542// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003543// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003544def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003545 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003546 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003547 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003548 [/* For disassembly only; pattern left blank */]>;
3549def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003550 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003551 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003552 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003553 [/* For disassembly only; pattern left blank */]>;
3554
Bob Wilson5bafff32009-06-22 23:27:02 +00003555// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003556// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003557// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003558def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003559 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003560 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003561 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003562 [/* For disassembly only; pattern left blank */]>;
3563def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003564 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003565 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003566 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003567 [/* For disassembly only; pattern left blank */]>;
3568
3569// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003570// for equivalent operations with different register constraints; it just
3571// inserts copies.
3572
3573// Vector Absolute Differences.
3574
3575// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003576defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003577 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003578 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003579defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003580 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003581 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003582def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003583 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003584def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003585 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003586
3587// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003588defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3589 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3590defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3591 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003592
3593// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003594defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3595 "vaba", "s", int_arm_neon_vabds, add>;
3596defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3597 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003598
3599// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003600defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3601 "vabal", "s", int_arm_neon_vabds, zext, add>;
3602defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3603 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003604
3605// Vector Maximum and Minimum.
3606
3607// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003608defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003609 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003610 "vmax", "s", int_arm_neon_vmaxs, 1>;
3611defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003612 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003613 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003614def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3615 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003616 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003617def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3618 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003619 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3620
3621// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003622defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3623 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3624 "vmin", "s", int_arm_neon_vmins, 1>;
3625defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3626 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3627 "vmin", "u", int_arm_neon_vminu, 1>;
3628def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3629 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003630 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003631def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3632 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003633 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003634
3635// Vector Pairwise Operations.
3636
3637// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003638def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3639 "vpadd", "i8",
3640 v8i8, v8i8, int_arm_neon_vpadd, 0>;
3641def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3642 "vpadd", "i16",
3643 v4i16, v4i16, int_arm_neon_vpadd, 0>;
3644def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3645 "vpadd", "i32",
3646 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003647def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00003648 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003649 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003650
3651// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00003652defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003653 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00003654defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003655 int_arm_neon_vpaddlu>;
3656
3657// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00003658defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003659 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00003660defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003661 int_arm_neon_vpadalu>;
3662
3663// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003664def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003665 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003666def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003667 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003668def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003669 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003670def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003671 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003672def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003673 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003674def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003675 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003676def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003677 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003678
3679// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003680def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003681 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003682def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003683 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003684def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003685 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003686def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003687 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003688def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003689 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003690def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003691 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003692def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003693 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003694
3695// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
3696
3697// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003698def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003699 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003700 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003701def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003702 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003703 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003704def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003705 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003706 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003707def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003708 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003709 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003710
3711// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003712def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003713 IIC_VRECSD, "vrecps", "f32",
3714 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003715def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003716 IIC_VRECSQ, "vrecps", "f32",
3717 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003718
3719// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003720def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003721 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003722 v2i32, v2i32, int_arm_neon_vrsqrte>;
3723def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003724 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003725 v4i32, v4i32, int_arm_neon_vrsqrte>;
3726def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003727 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003728 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003729def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003730 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003731 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003732
3733// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003734def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003735 IIC_VRECSD, "vrsqrts", "f32",
3736 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003737def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003738 IIC_VRECSQ, "vrsqrts", "f32",
3739 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003740
3741// Vector Shifts.
3742
3743// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00003744defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003745 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003746 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00003747defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003748 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003749 "vshl", "u", int_arm_neon_vshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003750// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003751defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
3752 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003753// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003754defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
3755 N2RegVShRFrm>;
3756defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
3757 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003758
3759// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00003760defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
3761defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003762
3763// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00003764class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00003765 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00003766 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00003767 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
3768 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003769 let Inst{21-16} = op21_16;
3770}
Evan Chengf81bf152009-11-23 21:57:23 +00003771def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00003772 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003773def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00003774 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003775def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00003776 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003777
3778// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00003779defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003780 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003781
3782// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00003783defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003784 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003785 "vrshl", "s", int_arm_neon_vrshifts>;
3786defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003787 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003788 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003789// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00003790defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
3791 N2RegVShRFrm>;
3792defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
3793 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003794
3795// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003796defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00003797 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003798
3799// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003800defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003801 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003802 "vqshl", "s", int_arm_neon_vqshifts>;
3803defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003804 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003805 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003806// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003807defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
3808 N2RegVShLFrm>;
3809defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
3810 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003811// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003812defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
3813 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003814
3815// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003816defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003817 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003818defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003819 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003820
3821// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003822defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003823 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003824
3825// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003826defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003827 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003828 "vqrshl", "s", int_arm_neon_vqrshifts>;
3829defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003830 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003831 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003832
3833// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003834defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003835 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003836defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003837 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003838
3839// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003840defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003841 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003842
3843// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003844defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
3845defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003846// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003847defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
3848defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003849
3850// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003851defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003852// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003853defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003854
3855// Vector Absolute and Saturating Absolute.
3856
3857// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003858defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003859 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003860 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003861def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003862 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003863 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003864def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003865 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003866 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003867
3868// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003869defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003870 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003871 int_arm_neon_vqabs>;
3872
3873// Vector Negate.
3874
Bob Wilsoncba270d2010-07-13 21:16:48 +00003875def vnegd : PatFrag<(ops node:$in),
3876 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
3877def vnegq : PatFrag<(ops node:$in),
3878 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003879
Evan Chengf81bf152009-11-23 21:57:23 +00003880class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003881 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003882 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003883 [(set DPR:$dst, (Ty (vnegd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003884class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003885 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003886 IIC_VSHLiQ, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003887 [(set QPR:$dst, (Ty (vnegq QPR:$src)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003888
Chris Lattner0a00ed92010-03-28 08:39:10 +00003889// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00003890def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
3891def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
3892def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
3893def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
3894def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
3895def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003896
3897// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003898def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003899 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00003900 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003901 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
3902def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003903 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003904 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003905 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
3906
Bob Wilsoncba270d2010-07-13 21:16:48 +00003907def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
3908def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
3909def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
3910def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
3911def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
3912def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003913
3914// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003915defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003916 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003917 int_arm_neon_vqneg>;
3918
3919// Vector Bit Counting Operations.
3920
3921// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003922defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003923 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003924 int_arm_neon_vcls>;
3925// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003926defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003927 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00003928 int_arm_neon_vclz>;
3929// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003930def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003931 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003932 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00003933def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003934 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003935 v16i8, v16i8, int_arm_neon_vcnt>;
3936
Johnny Chend8836042010-02-24 20:06:07 +00003937// Vector Swap -- for disassembly only.
3938def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
3939 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
3940 "vswp", "$dst, $src", "", []>;
3941def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
3942 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
3943 "vswp", "$dst, $src", "", []>;
3944
Bob Wilson5bafff32009-06-22 23:27:02 +00003945// Vector Move Operations.
3946
3947// VMOV : Vector Move (Register)
3948
Evan Cheng020cc1b2010-05-13 00:16:46 +00003949let neverHasSideEffects = 1 in {
Jim Grosbach7b6ab402010-11-19 22:43:08 +00003950def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$Vd), (ins DPR:$Vm),
Owen Andersonb1692692010-11-19 23:12:43 +00003951 N3RegFrm, IIC_VMOV, "vmov", "$Vd, $Vm", "", []> {
3952 let Vn{4-0} = Vm{4-0};
3953}
Jim Grosbach7b6ab402010-11-19 22:43:08 +00003954def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$Vd), (ins QPR:$Vm),
Owen Andersonb1692692010-11-19 23:12:43 +00003955 N3RegFrm, IIC_VMOV, "vmov", "$Vd, $Vm", "", []> {
3956 let Vn{4-0} = Vm{4-0};
3957}
Bob Wilson5bafff32009-06-22 23:27:02 +00003958
Evan Cheng22c687b2010-05-14 02:13:41 +00003959// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00003960// be expanded after register allocation is completed.
3961def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003962 NoItinerary, []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00003963
3964def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003965 NoItinerary, []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00003966} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00003967
Bob Wilson5bafff32009-06-22 23:27:02 +00003968// VMOV : Vector Move (Immediate)
3969
Evan Cheng47006be2010-05-17 21:54:50 +00003970let isReMaterializable = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +00003971def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003972 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003973 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003974 [(set DPR:$dst, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003975def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003976 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003977 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003978 [(set QPR:$dst, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003979
Bob Wilson1a913ed2010-06-11 21:34:50 +00003980def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst),
3981 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003982 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003983 [(set DPR:$dst, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003984 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00003985}
3986
Bob Wilson1a913ed2010-06-11 21:34:50 +00003987def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst),
3988 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003989 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003990 [(set QPR:$dst, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
3991 let Inst{9} = SIMM{9};
3992}
Bob Wilson5bafff32009-06-22 23:27:02 +00003993
Bob Wilson046afdb2010-07-14 06:30:44 +00003994def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003995 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003996 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003997 [(set DPR:$dst, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
3998 let Inst{11-8} = SIMM{11-8};
3999}
4000
Bob Wilson046afdb2010-07-14 06:30:44 +00004001def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004002 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00004003 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00004004 [(set QPR:$dst, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
4005 let Inst{11-8} = SIMM{11-8};
4006}
Bob Wilson5bafff32009-06-22 23:27:02 +00004007
4008def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004009 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00004010 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00004011 [(set DPR:$dst, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004012def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004013 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00004014 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00004015 [(set QPR:$dst, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004016} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004017
4018// VMOV : Vector Get Lane (move scalar to ARM core register)
4019
Johnny Chen131c4a52009-11-23 17:48:17 +00004020def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004021 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4022 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
4023 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4024 imm:$lane))]> {
4025 let Inst{21} = lane{2};
4026 let Inst{6-5} = lane{1-0};
4027}
Johnny Chen131c4a52009-11-23 17:48:17 +00004028def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004029 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4030 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
4031 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4032 imm:$lane))]> {
4033 let Inst{21} = lane{1};
4034 let Inst{6} = lane{0};
4035}
Johnny Chen131c4a52009-11-23 17:48:17 +00004036def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004037 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4038 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
4039 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4040 imm:$lane))]> {
4041 let Inst{21} = lane{2};
4042 let Inst{6-5} = lane{1-0};
4043}
Johnny Chen131c4a52009-11-23 17:48:17 +00004044def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004045 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4046 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
4047 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4048 imm:$lane))]> {
4049 let Inst{21} = lane{1};
4050 let Inst{6} = lane{0};
4051}
Johnny Chen131c4a52009-11-23 17:48:17 +00004052def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersond2fbdb72010-10-27 21:28:09 +00004053 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4054 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
4055 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4056 imm:$lane))]> {
4057 let Inst{21} = lane{0};
4058}
Bob Wilson5bafff32009-06-22 23:27:02 +00004059// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4060def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4061 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004062 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004063 (SubReg_i8_lane imm:$lane))>;
4064def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4065 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004066 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004067 (SubReg_i16_lane imm:$lane))>;
4068def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4069 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004070 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004071 (SubReg_i8_lane imm:$lane))>;
4072def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4073 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004074 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004075 (SubReg_i16_lane imm:$lane))>;
4076def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4077 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004078 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004079 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004080def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004081 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004082 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004083def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004084 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004085 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004086//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004087// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004088def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004089 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004090
4091
4092// VMOV : Vector Set Lane (move ARM core register to scalar)
4093
Owen Andersond2fbdb72010-10-27 21:28:09 +00004094let Constraints = "$src1 = $V" in {
4095def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
4096 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4097 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
4098 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4099 GPR:$R, imm:$lane))]> {
4100 let Inst{21} = lane{2};
4101 let Inst{6-5} = lane{1-0};
4102}
4103def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
4104 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4105 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
4106 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4107 GPR:$R, imm:$lane))]> {
4108 let Inst{21} = lane{1};
4109 let Inst{6} = lane{0};
4110}
4111def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
4112 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4113 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
4114 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4115 GPR:$R, imm:$lane))]> {
4116 let Inst{21} = lane{0};
4117}
Bob Wilson5bafff32009-06-22 23:27:02 +00004118}
4119def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004120 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004121 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004122 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004123 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004124 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004125def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004126 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004127 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004128 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004129 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004130 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004131def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004132 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004133 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004134 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004135 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004136 (DSubReg_i32_reg imm:$lane)))>;
4137
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004138def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004139 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4140 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004141def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004142 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4143 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004144
4145//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004146// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004147def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004148 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004149
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004150def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004151 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004152def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004153 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004154def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004155 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004156
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004157def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4158 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4159def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4160 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4161def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4162 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4163
4164def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4165 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4166 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004167 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004168def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4169 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4170 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004171 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004172def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4173 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4174 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004175 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004176
Bob Wilson5bafff32009-06-22 23:27:02 +00004177// VDUP : Vector Duplicate (from ARM core register to all elements)
4178
Evan Chengf81bf152009-11-23 21:57:23 +00004179class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00004180 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004181 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004182 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004183class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00004184 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004185 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004186 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004187
Evan Chengf81bf152009-11-23 21:57:23 +00004188def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4189def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4190def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4191def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4192def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4193def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004194
4195def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004196 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004197 [(set DPR:$dst, (v2f32 (NEONvdup
4198 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004199def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004200 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004201 [(set QPR:$dst, (v4f32 (NEONvdup
4202 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004203
4204// VDUP : Vector Duplicate Lane (from scalar to all elements)
4205
Johnny Chene4614f72010-03-25 17:01:27 +00004206class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
4207 ValueType Ty>
4208 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
4209 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
4210 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004211
Johnny Chene4614f72010-03-25 17:01:27 +00004212class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00004213 ValueType ResTy, ValueType OpTy>
Johnny Chene4614f72010-03-25 17:01:27 +00004214 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengcae6a122010-10-01 20:50:58 +00004215 IIC_VMOVQ, OpcodeStr, Dt, "$dst, $src[$lane]",
Johnny Chene4614f72010-03-25 17:01:27 +00004216 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
4217 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004218
Bob Wilson507df402009-10-21 02:15:46 +00004219// Inst{19-16} is partially specified depending on the element size.
4220
Owen Andersonf587a932010-10-27 19:25:54 +00004221def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8> {
4222 let Inst{19-17} = lane{2-0};
4223}
4224def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16> {
4225 let Inst{19-18} = lane{1-0};
4226}
4227def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32> {
4228 let Inst{19} = lane{0};
4229}
4230def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32> {
4231 let Inst{19} = lane{0};
4232}
4233def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8> {
4234 let Inst{19-17} = lane{2-0};
4235}
4236def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16> {
4237 let Inst{19-18} = lane{1-0};
4238}
4239def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32> {
4240 let Inst{19} = lane{0};
4241}
4242def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32> {
4243 let Inst{19} = lane{0};
4244}
Bob Wilson5bafff32009-06-22 23:27:02 +00004245
Bob Wilson0ce37102009-08-14 05:08:32 +00004246def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4247 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4248 (DSubReg_i8_reg imm:$lane))),
4249 (SubReg_i8_lane imm:$lane)))>;
4250def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4251 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4252 (DSubReg_i16_reg imm:$lane))),
4253 (SubReg_i16_lane imm:$lane)))>;
4254def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4255 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4256 (DSubReg_i32_reg imm:$lane))),
4257 (SubReg_i32_lane imm:$lane)))>;
4258def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
4259 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
4260 (DSubReg_i32_reg imm:$lane))),
4261 (SubReg_i32_lane imm:$lane)))>;
4262
Jim Grosbach65dc3032010-10-06 21:16:16 +00004263def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004264 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004265def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004266 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004267
Bob Wilson5bafff32009-06-22 23:27:02 +00004268// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004269defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004270 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004271// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004272defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4273 "vqmovn", "s", int_arm_neon_vqmovns>;
4274defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4275 "vqmovn", "u", int_arm_neon_vqmovnu>;
4276defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4277 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004278// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004279defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4280defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004281
4282// Vector Conversions.
4283
Johnny Chen9e088762010-03-17 17:52:21 +00004284// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004285def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4286 v2i32, v2f32, fp_to_sint>;
4287def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4288 v2i32, v2f32, fp_to_uint>;
4289def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4290 v2f32, v2i32, sint_to_fp>;
4291def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4292 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004293
Johnny Chen6c8648b2010-03-17 23:26:50 +00004294def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4295 v4i32, v4f32, fp_to_sint>;
4296def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4297 v4i32, v4f32, fp_to_uint>;
4298def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4299 v4f32, v4i32, sint_to_fp>;
4300def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4301 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004302
4303// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004304def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004305 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004306def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004307 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004308def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004309 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004310def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004311 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4312
Evan Chengf81bf152009-11-23 21:57:23 +00004313def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004314 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004315def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004316 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004317def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004318 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004319def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004320 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4321
Bob Wilsond8e17572009-08-12 22:31:50 +00004322// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004323
4324// VREV64 : Vector Reverse elements within 64-bit doublewords
4325
Evan Chengf81bf152009-11-23 21:57:23 +00004326class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004327 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4328 (ins DPR:$Vm), IIC_VMOVD,
4329 OpcodeStr, Dt, "$Vd, $Vm", "",
4330 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004331class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004332 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4333 (ins QPR:$Vm), IIC_VMOVQ,
4334 OpcodeStr, Dt, "$Vd, $Vm", "",
4335 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004336
Evan Chengf81bf152009-11-23 21:57:23 +00004337def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4338def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4339def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
4340def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004341
Evan Chengf81bf152009-11-23 21:57:23 +00004342def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4343def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4344def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
4345def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004346
4347// VREV32 : Vector Reverse elements within 32-bit words
4348
Evan Chengf81bf152009-11-23 21:57:23 +00004349class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004350 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4351 (ins DPR:$Vm), IIC_VMOVD,
4352 OpcodeStr, Dt, "$Vd, $Vm", "",
4353 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004354class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004355 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4356 (ins QPR:$Vm), IIC_VMOVQ,
4357 OpcodeStr, Dt, "$Vd, $Vm", "",
4358 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004359
Evan Chengf81bf152009-11-23 21:57:23 +00004360def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4361def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004362
Evan Chengf81bf152009-11-23 21:57:23 +00004363def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4364def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004365
4366// VREV16 : Vector Reverse elements within 16-bit halfwords
4367
Evan Chengf81bf152009-11-23 21:57:23 +00004368class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004369 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4370 (ins DPR:$Vm), IIC_VMOVD,
4371 OpcodeStr, Dt, "$Vd, $Vm", "",
4372 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004373class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004374 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4375 (ins QPR:$Vm), IIC_VMOVQ,
4376 OpcodeStr, Dt, "$Vd, $Vm", "",
4377 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004378
Evan Chengf81bf152009-11-23 21:57:23 +00004379def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4380def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004381
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004382// Other Vector Shuffles.
4383
4384// VEXT : Vector Extract
4385
Evan Chengf81bf152009-11-23 21:57:23 +00004386class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004387 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4388 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4389 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4390 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4391 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004392 bits<4> index;
4393 let Inst{11-8} = index{3-0};
4394}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004395
Evan Chengf81bf152009-11-23 21:57:23 +00004396class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004397 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4398 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4399 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4400 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4401 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004402 bits<4> index;
4403 let Inst{11-8} = index{3-0};
4404}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004405
Owen Anderson7a258252010-11-03 18:16:27 +00004406def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4407 let Inst{11-8} = index{3-0};
4408}
4409def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4410 let Inst{11-9} = index{2-0};
4411 let Inst{8} = 0b0;
4412}
4413def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4414 let Inst{11-10} = index{1-0};
4415 let Inst{9-8} = 0b00;
4416}
4417def VEXTdf : VEXTd<"vext", "32", v2f32> {
4418 let Inst{11} = index{0};
4419 let Inst{10-8} = 0b000;
4420}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004421
Owen Anderson7a258252010-11-03 18:16:27 +00004422def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4423 let Inst{11-8} = index{3-0};
4424}
4425def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4426 let Inst{11-9} = index{2-0};
4427 let Inst{8} = 0b0;
4428}
4429def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4430 let Inst{11-10} = index{1-0};
4431 let Inst{9-8} = 0b00;
4432}
4433def VEXTqf : VEXTq<"vext", "32", v4f32> {
4434 let Inst{11} = index{0};
4435 let Inst{10-8} = 0b000;
4436}
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004437
Bob Wilson64efd902009-08-08 05:53:00 +00004438// VTRN : Vector Transpose
4439
Evan Chengf81bf152009-11-23 21:57:23 +00004440def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4441def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4442def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004443
Evan Chengf81bf152009-11-23 21:57:23 +00004444def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4445def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4446def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004447
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004448// VUZP : Vector Unzip (Deinterleave)
4449
Evan Chengf81bf152009-11-23 21:57:23 +00004450def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4451def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4452def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004453
Evan Chengf81bf152009-11-23 21:57:23 +00004454def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4455def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4456def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004457
4458// VZIP : Vector Zip (Interleave)
4459
Evan Chengf81bf152009-11-23 21:57:23 +00004460def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4461def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4462def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004463
Evan Chengf81bf152009-11-23 21:57:23 +00004464def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4465def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4466def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004467
Bob Wilson114a2662009-08-12 20:51:55 +00004468// Vector Table Lookup and Table Extension.
4469
4470// VTBL : Vector Table Lookup
4471def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004472 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
4473 (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4474 "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "",
4475 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004476let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004477def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004478 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4479 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4480 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004481def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004482 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4483 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4484 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004485def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004486 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4487 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004488 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004489 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004490} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004491
Bob Wilsonbd916c52010-09-13 23:55:10 +00004492def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004493 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004494def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004495 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004496def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004497 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004498
Bob Wilson114a2662009-08-12 20:51:55 +00004499// VTBX : Vector Table Extension
4500def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004501 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
4502 (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4503 "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd",
4504 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
4505 DPR:$orig, DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004506let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004507def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004508 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4509 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4510 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004511def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004512 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4513 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004514 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004515 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4516 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004517def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004518 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4519 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4520 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4521 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004522} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004523
Bob Wilsonbd916c52010-09-13 23:55:10 +00004524def VTBX2Pseudo
4525 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004526 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004527def VTBX3Pseudo
4528 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004529 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004530def VTBX4Pseudo
4531 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004532 IIC_VTBX4, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004533
Bob Wilson5bafff32009-06-22 23:27:02 +00004534//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004535// NEON instructions for single-precision FP math
4536//===----------------------------------------------------------------------===//
4537
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004538class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
4539 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004540 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004541 SPR:$a, ssub_0))),
4542 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004543
4544class N3VSPat<SDNode OpNode, NeonI Inst>
4545 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004546 (EXTRACT_SUBREG (v2f32
4547 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004548 SPR:$a, ssub_0),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004549 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004550 SPR:$b, ssub_0))),
4551 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004552
4553class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4554 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
4555 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004556 SPR:$acc, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004557 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004558 SPR:$a, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004559 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004560 SPR:$b, ssub_0)),
4561 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004562
Evan Cheng1d2426c2009-08-07 19:30:41 +00004563// These need separate instructions because they must use DPR_VFP2 register
4564// class which have SPR sub-registers.
4565
4566// Vector Add Operations used for single-precision FP
4567let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004568def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
4569def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004570
David Goodwin338268c2009-08-10 22:17:39 +00004571// Vector Sub Operations used for single-precision FP
4572let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004573def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
4574def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004575
Evan Cheng1d2426c2009-08-07 19:30:41 +00004576// Vector Multiply Operations used for single-precision FP
4577let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004578def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
4579def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004580
4581// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004582// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
4583// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00004584
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004585//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004586//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004587// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004588//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004589
4590//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004591//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004592// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004593//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004594
David Goodwin338268c2009-08-10 22:17:39 +00004595// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004596let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00004597def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
4598 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4599 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004600def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004601
David Goodwin338268c2009-08-10 22:17:39 +00004602// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004603let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004604def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
4605 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4606 "vneg", "f32", "$dst, $src", "", []>;
4607def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004608
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004609// Vector Maximum used for single-precision FP
4610let neverHasSideEffects = 1 in
4611def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004612 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004613 "vmax", "f32", "$dst, $src1, $src2", "", []>;
4614def : N3VSPat<NEONfmax, VMAXfd_sfp>;
4615
4616// Vector Minimum used for single-precision FP
4617let neverHasSideEffects = 1 in
4618def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004619 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004620 "vmin", "f32", "$dst, $src1, $src2", "", []>;
4621def : N3VSPat<NEONfmin, VMINfd_sfp>;
4622
David Goodwin338268c2009-08-10 22:17:39 +00004623// Vector Convert between single-precision FP and integer
4624let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004625def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4626 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004627def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004628
4629let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004630def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4631 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004632def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004633
4634let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004635def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4636 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004637def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004638
4639let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004640def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4641 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004642def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004643
Evan Cheng1d2426c2009-08-07 19:30:41 +00004644//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00004645// Non-Instruction Patterns
4646//===----------------------------------------------------------------------===//
4647
4648// bit_convert
4649def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4650def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4651def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4652def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4653def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4654def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4655def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4656def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4657def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4658def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4659def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4660def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4661def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4662def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4663def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4664def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4665def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4666def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4667def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4668def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4669def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4670def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4671def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4672def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4673def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4674def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4675def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4676def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4677def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4678def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
4679
4680def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
4681def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
4682def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
4683def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
4684def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
4685def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
4686def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
4687def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
4688def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
4689def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
4690def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
4691def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
4692def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
4693def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
4694def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
4695def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
4696def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
4697def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
4698def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
4699def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
4700def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
4701def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
4702def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
4703def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
4704def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
4705def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
4706def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
4707def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
4708def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
4709def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;