blob: e27cdbe9d524a79dbd4168febc15de0660e82d9f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Jesse Barnese5747e32014-06-12 08:35:47 -070031#include <linux/acpi.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030035#include "i915_trace.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040039#include <linux/module.h>
Imre Deakd6102972014-05-07 19:57:49 +030040#include <linux/pm_runtime.h>
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/drm_crtc_helper.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042
Kristian Høgsberg112b7152009-01-04 16:55:33 -050043static struct drm_driver driver;
44
Antti Koskipaaa57c7742014-02-04 14:22:24 +020045#define GEN_DEFAULT_PIPEOFFSETS \
46 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
47 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
48 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
49 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
Antti Koskipaaa57c7742014-02-04 14:22:24 +020050 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030052#define GEN_CHV_PIPEOFFSETS \
53 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
54 CHV_PIPE_C_OFFSET }, \
55 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
56 CHV_TRANSCODER_C_OFFSET, }, \
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030057 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
58 CHV_PALETTE_C_OFFSET }
Antti Koskipaaa57c7742014-02-04 14:22:24 +020059
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030060#define CURSOR_OFFSETS \
61 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
62
63#define IVB_CURSOR_OFFSETS \
64 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
65
Tobias Klauser9a7e8492010-05-20 10:33:46 +020066static const struct intel_device_info intel_i830_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070067 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +010068 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070069 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020070 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030071 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050072};
73
Tobias Klauser9a7e8492010-05-20 10:33:46 +020074static const struct intel_device_info intel_845g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070075 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010076 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070077 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020078 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030079 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050080};
81
Tobias Klauser9a7e8492010-05-20 10:33:46 +020082static const struct intel_device_info intel_i85x_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070083 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
Adam Jackson5ce8ba72010-04-15 14:03:30 -040084 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010085 .has_overlay = 1, .overlay_needs_physical = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +020086 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070087 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020088 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030089 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050090};
91
Tobias Klauser9a7e8492010-05-20 10:33:46 +020092static const struct intel_device_info intel_i865g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070093 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010094 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070095 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020096 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030097 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050098};
99
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200100static const struct intel_device_info intel_i915g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700101 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100102 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700103 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200104 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300105 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500106};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200107static const struct intel_device_info intel_i915gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700108 .gen = 3, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500109 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100110 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100111 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200112 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700113 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200114 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300115 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500116};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200117static const struct intel_device_info intel_i945g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700118 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100119 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700120 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200121 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300122 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500123};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200124static const struct intel_device_info intel_i945gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700125 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500126 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100127 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100128 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200129 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700130 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200131 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300132 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500133};
134
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200135static const struct intel_device_info intel_i965g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700136 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100137 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100138 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700139 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200140 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300141 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500142};
143
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200144static const struct intel_device_info intel_i965gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700145 .gen = 4, .is_crestline = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000146 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100147 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100148 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700149 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200150 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300151 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500152};
153
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200154static const struct intel_device_info intel_g33_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700155 .gen = 3, .is_g33 = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100156 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100157 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700158 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200159 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300160 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500161};
162
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200163static const struct intel_device_info intel_g45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700164 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100165 .has_pipe_cxsr = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700166 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200167 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300168 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500169};
170
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200171static const struct intel_device_info intel_gm45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700172 .gen = 4, .is_g4x = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000173 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100174 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100175 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700176 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200177 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300178 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500179};
180
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200181static const struct intel_device_info intel_pineview_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700182 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100183 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100184 .has_overlay = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200185 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300186 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500187};
188
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200189static const struct intel_device_info intel_ironlake_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700190 .gen = 5, .num_pipes = 2,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200191 .need_gfx_hws = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700192 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200193 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300194 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500195};
196
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200197static const struct intel_device_info intel_ironlake_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700198 .gen = 5, .is_mobile = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000199 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700200 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700201 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200202 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300203 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500204};
205
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200206static const struct intel_device_info intel_sandybridge_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700207 .gen = 6, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100208 .need_gfx_hws = 1, .has_hotplug = 1,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200209 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700210 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200211 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200212 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300213 CURSOR_OFFSETS,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800214};
215
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200216static const struct intel_device_info intel_sandybridge_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700217 .gen = 6, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100218 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800219 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700220 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200221 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200222 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300223 CURSOR_OFFSETS,
Eric Anholta13e4092010-01-07 15:08:18 -0800224};
225
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700226#define GEN7_FEATURES \
227 .gen = 7, .num_pipes = 3, \
228 .need_gfx_hws = 1, .has_hotplug = 1, \
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200229 .has_fbc = 1, \
Ben Widawsky73ae4782013-10-15 10:02:57 -0700230 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
Ben Widawskyab484f82013-10-05 17:57:11 -0700231 .has_llc = 1
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700232
Jesse Barnesc76b6152011-04-28 14:32:07 -0700233static const struct intel_device_info intel_ivybridge_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700234 GEN7_FEATURES,
235 .is_ivybridge = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200236 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300237 IVB_CURSOR_OFFSETS,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700238};
239
240static const struct intel_device_info intel_ivybridge_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700241 GEN7_FEATURES,
242 .is_ivybridge = 1,
243 .is_mobile = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200244 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300245 IVB_CURSOR_OFFSETS,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700246};
247
Ben Widawsky999bcde2013-04-05 13:12:45 -0700248static const struct intel_device_info intel_ivybridge_q_info = {
249 GEN7_FEATURES,
250 .is_ivybridge = 1,
251 .num_pipes = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200252 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300253 IVB_CURSOR_OFFSETS,
Ben Widawsky999bcde2013-04-05 13:12:45 -0700254};
255
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700256static const struct intel_device_info intel_valleyview_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700257 GEN7_FEATURES,
258 .is_mobile = 1,
259 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700260 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200261 .display_mmio_offset = VLV_DISPLAY_BASE,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200262 .has_fbc = 0, /* legal, last one wins */
Ben Widawsky30ccd962013-04-15 21:48:03 -0700263 .has_llc = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200264 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300265 CURSOR_OFFSETS,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700266};
267
268static const struct intel_device_info intel_valleyview_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700269 GEN7_FEATURES,
270 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700271 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200272 .display_mmio_offset = VLV_DISPLAY_BASE,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200273 .has_fbc = 0, /* legal, last one wins */
Ben Widawsky30ccd962013-04-15 21:48:03 -0700274 .has_llc = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200275 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300276 CURSOR_OFFSETS,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700277};
278
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300279static const struct intel_device_info intel_haswell_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700280 GEN7_FEATURES,
281 .is_haswell = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100282 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100283 .has_fpga_dbg = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700284 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200285 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300286 IVB_CURSOR_OFFSETS,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300287};
288
289static const struct intel_device_info intel_haswell_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700290 GEN7_FEATURES,
291 .is_haswell = 1,
292 .is_mobile = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100293 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100294 .has_fpga_dbg = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700295 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200296 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300297 IVB_CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500298};
299
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800300static const struct intel_device_info intel_broadwell_d_info = {
Damien Lespiau4b305532013-11-02 21:07:32 -0700301 .gen = 8, .num_pipes = 3,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800302 .need_gfx_hws = 1, .has_hotplug = 1,
303 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
304 .has_llc = 1,
305 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300306 .has_fpga_dbg = 1,
Ben Widawsky8f94d242014-02-20 16:01:20 -0800307 .has_fbc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200308 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300309 IVB_CURSOR_OFFSETS,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800310};
311
312static const struct intel_device_info intel_broadwell_m_info = {
Damien Lespiau4b305532013-11-02 21:07:32 -0700313 .gen = 8, .is_mobile = 1, .num_pipes = 3,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800314 .need_gfx_hws = 1, .has_hotplug = 1,
315 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
316 .has_llc = 1,
317 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300318 .has_fpga_dbg = 1,
Ben Widawsky8f94d242014-02-20 16:01:20 -0800319 .has_fbc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200320 GEN_DEFAULT_PIPEOFFSETS,
Rodrigo Vivi15d24aa2014-06-04 17:09:30 -0700321 IVB_CURSOR_OFFSETS,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800322};
323
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800324static const struct intel_device_info intel_broadwell_gt3d_info = {
325 .gen = 8, .num_pipes = 3,
326 .need_gfx_hws = 1, .has_hotplug = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800327 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800328 .has_llc = 1,
329 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300330 .has_fpga_dbg = 1,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800331 .has_fbc = 1,
332 GEN_DEFAULT_PIPEOFFSETS,
Rodrigo Vivi15d24aa2014-06-04 17:09:30 -0700333 IVB_CURSOR_OFFSETS,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800334};
335
336static const struct intel_device_info intel_broadwell_gt3m_info = {
337 .gen = 8, .is_mobile = 1, .num_pipes = 3,
338 .need_gfx_hws = 1, .has_hotplug = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800339 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800340 .has_llc = 1,
341 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300342 .has_fpga_dbg = 1,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800343 .has_fbc = 1,
344 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300345 IVB_CURSOR_OFFSETS,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800346};
347
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300348static const struct intel_device_info intel_cherryview_info = {
349 .is_preliminary = 1,
Ville Syrjälä07fddb12014-04-09 13:28:54 +0300350 .gen = 8, .num_pipes = 3,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300351 .need_gfx_hws = 1, .has_hotplug = 1,
352 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
353 .is_valleyview = 1,
354 .display_mmio_offset = VLV_DISPLAY_BASE,
Rafael Barbalho84fd4f42014-04-28 14:00:42 +0300355 GEN_CHV_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300356 CURSOR_OFFSETS,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300357};
358
Jesse Barnesa0a18072013-07-26 13:32:51 -0700359/*
360 * Make sure any device matches here are from most specific to most
361 * general. For example, since the Quanta match is based on the subsystem
362 * and subvendor IDs, we need it to come before the more general IVB
363 * PCI ID matches, otherwise we'll use the wrong info struct above.
364 */
365#define INTEL_PCI_IDS \
366 INTEL_I830_IDS(&intel_i830_info), \
367 INTEL_I845G_IDS(&intel_845g_info), \
368 INTEL_I85X_IDS(&intel_i85x_info), \
369 INTEL_I865G_IDS(&intel_i865g_info), \
370 INTEL_I915G_IDS(&intel_i915g_info), \
371 INTEL_I915GM_IDS(&intel_i915gm_info), \
372 INTEL_I945G_IDS(&intel_i945g_info), \
373 INTEL_I945GM_IDS(&intel_i945gm_info), \
374 INTEL_I965G_IDS(&intel_i965g_info), \
375 INTEL_G33_IDS(&intel_g33_info), \
376 INTEL_I965GM_IDS(&intel_i965gm_info), \
377 INTEL_GM45_IDS(&intel_gm45_info), \
378 INTEL_G45_IDS(&intel_g45_info), \
379 INTEL_PINEVIEW_IDS(&intel_pineview_info), \
380 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
381 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
382 INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
383 INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
384 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
385 INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
386 INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
387 INTEL_HSW_D_IDS(&intel_haswell_d_info), \
388 INTEL_HSW_M_IDS(&intel_haswell_m_info), \
389 INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800390 INTEL_VLV_D_IDS(&intel_valleyview_d_info), \
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800391 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info), \
392 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info), \
393 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info), \
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300394 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info), \
395 INTEL_CHV_IDS(&intel_cherryview_info)
Jesse Barnesa0a18072013-07-26 13:32:51 -0700396
Chris Wilson6103da02010-07-05 18:01:47 +0100397static const struct pci_device_id pciidlist[] = { /* aka */
Jesse Barnesa0a18072013-07-26 13:32:51 -0700398 INTEL_PCI_IDS,
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500399 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400};
401
Jesse Barnes79e53942008-11-07 14:24:08 -0800402#if defined(CONFIG_DRM_I915_KMS)
403MODULE_DEVICE_TABLE(pci, pciidlist);
404#endif
405
Akshay Joshi0206e352011-08-16 15:34:10 -0400406void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800407{
408 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200409 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800410
Ben Widawskyce1bb322013-04-05 13:12:44 -0700411 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
412 * (which really amounts to a PCH but no South Display).
413 */
414 if (INTEL_INFO(dev)->num_pipes == 0) {
415 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700416 return;
417 }
418
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800419 /*
420 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
421 * make graphics device passthrough work easy for VMM, that only
422 * need to expose ISA bridge to let driver know the real hardware
423 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800424 *
425 * In some virtualized environments (e.g. XEN), there is irrelevant
426 * ISA bridge in the system. To work reliably, we should scan trhough
427 * all the ISA bridge devices and check for the first match, instead
428 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800429 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200430 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800431 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200432 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200433 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800434
Jesse Barnes90711d52011-04-28 14:48:02 -0700435 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
436 dev_priv->pch_type = PCH_IBX;
437 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100438 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700439 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800440 dev_priv->pch_type = PCH_CPT;
441 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100442 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700443 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
444 /* PantherPoint is CPT compatible */
445 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300446 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100447 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300448 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
449 dev_priv->pch_type = PCH_LPT;
450 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100451 WARN_ON(!IS_HASWELL(dev));
Paulo Zanoni08e14132013-04-12 18:16:54 -0300452 WARN_ON(IS_ULT(dev));
Paulo Zanoni018f52c2013-11-02 21:07:35 -0700453 } else if (IS_BROADWELL(dev)) {
454 dev_priv->pch_type = PCH_LPT;
455 dev_priv->pch_id =
456 INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
457 DRM_DEBUG_KMS("This is Broadwell, assuming "
458 "LynxPoint LP PCH\n");
Ben Widawskye76e0632013-11-07 21:40:41 -0800459 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
460 dev_priv->pch_type = PCH_LPT;
461 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
462 WARN_ON(!IS_HASWELL(dev));
463 WARN_ON(!IS_ULT(dev));
Imre Deakbcdb72a2014-02-14 20:23:54 +0200464 } else
465 continue;
466
Rui Guo6a9c4b32013-06-19 21:10:23 +0800467 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800468 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800469 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800470 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200471 DRM_DEBUG_KMS("No PCH found.\n");
472
473 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800474}
475
Ben Widawsky2911a352012-04-05 14:47:36 -0700476bool i915_semaphore_is_enabled(struct drm_device *dev)
477{
478 if (INTEL_INFO(dev)->gen < 6)
Daniel Vettera08acaf2013-12-17 09:56:53 +0100479 return false;
Ben Widawsky2911a352012-04-05 14:47:36 -0700480
Jani Nikulad330a952014-01-21 11:24:25 +0200481 if (i915.semaphores >= 0)
482 return i915.semaphores;
Ben Widawsky2911a352012-04-05 14:47:36 -0700483
Rodrigo Vivibe71eab2014-08-04 11:15:19 -0700484 /* Until we get further testing... */
485 if (IS_GEN8(dev))
486 return false;
487
Daniel Vetter59de3292012-04-02 20:48:43 +0200488#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700489 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200490 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
491 return false;
492#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700493
Daniel Vettera08acaf2013-12-17 09:56:53 +0100494 return true;
Ben Widawsky2911a352012-04-05 14:47:36 -0700495}
496
Imre Deak1d0d3432014-08-18 14:42:44 +0300497void intel_hpd_cancel_work(struct drm_i915_private *dev_priv)
498{
499 spin_lock_irq(&dev_priv->irq_lock);
500
501 dev_priv->long_hpd_port_mask = 0;
502 dev_priv->short_hpd_port_mask = 0;
503 dev_priv->hpd_event_bits = 0;
504
505 spin_unlock_irq(&dev_priv->irq_lock);
506
507 cancel_work_sync(&dev_priv->dig_port_work);
508 cancel_work_sync(&dev_priv->hotplug_work);
509 cancel_delayed_work_sync(&dev_priv->hotplug_reenable_work);
510}
511
Imre Deak07f9cd02014-08-18 14:42:45 +0300512static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
513{
514 struct drm_device *dev = dev_priv->dev;
515 struct drm_encoder *encoder;
516
517 drm_modeset_lock_all(dev);
518 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
519 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
520
521 if (intel_encoder->suspend)
522 intel_encoder->suspend(intel_encoder);
523 }
524 drm_modeset_unlock_all(dev);
525}
526
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100527static int i915_drm_freeze(struct drm_device *dev)
528{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100529 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes24576d22013-03-26 09:25:45 -0700530 struct drm_crtc *crtc;
Jesse Barnese5747e32014-06-12 08:35:47 -0700531 pci_power_t opregion_target_state;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100532
Zhang Ruib8efb172013-02-05 15:41:53 +0800533 /* ignore lid events during suspend */
534 mutex_lock(&dev_priv->modeset_restore_lock);
535 dev_priv->modeset_restore = MODESET_SUSPENDED;
536 mutex_unlock(&dev_priv->modeset_restore_lock);
537
Paulo Zanonic67a4702013-08-19 13:18:09 -0300538 /* We do a lot of poking in a lot of registers, make sure they work
539 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +0200540 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -0200541
Dave Airlie5bcf7192010-12-07 09:20:40 +1000542 drm_kms_helper_poll_disable(dev);
543
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100544 pci_save_state(dev->pdev);
545
546 /* If KMS is active, we do the leavevt stuff here */
547 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200548 int error;
549
Chris Wilson45c5f202013-10-16 11:50:01 +0100550 error = i915_gem_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100551 if (error) {
552 dev_err(&dev->pdev->dev,
553 "GEM idle failed, resume might fail\n");
554 return error;
555 }
Daniel Vettera261b242012-07-26 19:21:47 +0200556
Jesse Barnes24576d22013-03-26 09:25:45 -0700557 /*
558 * Disable CRTCs directly since we want to preserve sw state
Borun Fub04c5bd2014-07-12 10:02:27 +0530559 * for _thaw. Also, power gate the CRTC power wells.
Jesse Barnes24576d22013-03-26 09:25:45 -0700560 */
Daniel Vetter6e9f7982014-05-29 23:54:47 +0200561 drm_modeset_lock_all(dev);
Borun Fub04c5bd2014-07-12 10:02:27 +0530562 for_each_crtc(dev, crtc)
563 intel_crtc_control(crtc, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +0200564 drm_modeset_unlock_all(dev);
Imre Deak7d708ee2013-04-17 14:04:50 +0300565
Dave Airlie0e32b392014-05-02 14:02:48 +1000566 intel_dp_mst_suspend(dev);
Dave Airlie09b64262014-07-23 14:25:24 +1000567
568 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
569
Dave Airlie0e32b392014-05-02 14:02:48 +1000570 intel_runtime_pm_disable_interrupts(dev);
Imre Deak1d0d3432014-08-18 14:42:44 +0300571 intel_hpd_cancel_work(dev_priv);
Dave Airlie0e32b392014-05-02 14:02:48 +1000572
Imre Deak07f9cd02014-08-18 14:42:45 +0300573 intel_suspend_encoders(dev_priv);
574
Dave Airlie09b64262014-07-23 14:25:24 +1000575 intel_suspend_gt_powersave(dev);
576
Imre Deak7d708ee2013-04-17 14:04:50 +0300577 intel_modeset_suspend_hw(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100578 }
579
Ben Widawsky828c7902013-10-16 09:21:30 -0700580 i915_gem_suspend_gtt_mappings(dev);
581
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100582 i915_save_state(dev);
583
Imre Deak95fa2ee2014-06-23 15:46:02 +0300584 opregion_target_state = PCI_D3cold;
585#if IS_ENABLED(CONFIG_ACPI_SLEEP)
586 if (acpi_target_system_state() < ACPI_STATE_S3)
Jesse Barnese5747e32014-06-12 08:35:47 -0700587 opregion_target_state = PCI_D1;
Imre Deak95fa2ee2014-06-23 15:46:02 +0300588#endif
Jesse Barnese5747e32014-06-12 08:35:47 -0700589 intel_opregion_notify_adapter(dev, opregion_target_state);
590
Jesse Barnes156c7ca2014-06-12 08:35:45 -0700591 intel_uncore_forcewake_reset(dev, false);
Chris Wilson44834a62010-08-19 16:09:23 +0100592 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100593
Dave Airlie3fa016a2012-03-28 10:48:49 +0100594 console_lock();
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100595 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100596 console_unlock();
597
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200598 dev_priv->suspend_count++;
599
Kristen Carlson Accardi85e90672014-06-12 08:35:44 -0700600 intel_display_set_init_power(dev_priv, false);
601
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100602 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100603}
604
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000605int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100606{
607 int error;
608
609 if (!dev || !dev->dev_private) {
610 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700611 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000612 return -ENODEV;
613 }
614
Dave Airlieb932ccb2008-02-20 10:02:20 +1000615 if (state.event == PM_EVENT_PRETHAW)
616 return 0;
617
Dave Airlie5bcf7192010-12-07 09:20:40 +1000618
619 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
620 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100621
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100622 error = i915_drm_freeze(dev);
623 if (error)
624 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000625
Dave Airlieb932ccb2008-02-20 10:02:20 +1000626 if (state.event == PM_EVENT_SUSPEND) {
627 /* Shut down the device */
628 pci_disable_device(dev->pdev);
629 pci_set_power_state(dev->pdev, PCI_D3hot);
630 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000631
632 return 0;
633}
634
Jesse Barnes073f34d2012-11-02 11:13:59 -0700635void intel_console_resume(struct work_struct *work)
636{
637 struct drm_i915_private *dev_priv =
638 container_of(work, struct drm_i915_private,
639 console_resume_work);
640 struct drm_device *dev = dev_priv->dev;
641
642 console_lock();
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100643 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700644 console_unlock();
645}
646
Imre Deak76c4b252014-04-01 19:55:22 +0300647static int i915_drm_thaw_early(struct drm_device *dev)
648{
649 struct drm_i915_private *dev_priv = dev->dev_private;
650
Kristen Carlson Accardi8abdc172014-06-12 08:35:48 -0700651 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
652 hsw_disable_pc8(dev_priv);
653
Imre Deak10018602014-06-06 12:59:39 +0300654 intel_uncore_early_sanitize(dev, true);
Imre Deak76c4b252014-04-01 19:55:22 +0300655 intel_uncore_sanitize(dev);
656 intel_power_domains_init_hw(dev_priv);
657
658 return 0;
659}
660
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300661static int __i915_drm_thaw(struct drm_device *dev, bool restore_gtt_mappings)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000662{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800663 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100664
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300665 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
666 restore_gtt_mappings) {
667 mutex_lock(&dev->struct_mutex);
668 i915_gem_restore_gtt_mappings(dev);
669 mutex_unlock(&dev->struct_mutex);
670 }
671
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100672 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100673 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100674
Jesse Barnes5669fca2009-02-17 15:13:31 -0800675 /* KMS EnterVT equivalent */
676 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Paulo Zanonidde86e22012-12-01 12:04:25 -0200677 intel_init_pch_refclk(dev);
Daniel Vetter754970ee2014-01-16 22:28:44 +0100678 drm_mode_config_reset(dev);
Chris Wilson1833b132012-05-09 11:56:28 +0100679
Jesse Barnes5669fca2009-02-17 15:13:31 -0800680 mutex_lock(&dev->struct_mutex);
Chris Wilson074c6ad2014-04-09 09:19:43 +0100681 if (i915_gem_init_hw(dev)) {
682 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
683 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
684 }
Jesse Barnes5669fca2009-02-17 15:13:31 -0800685 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800686
Jesse Barnese11aa362014-06-18 09:52:55 -0700687 intel_runtime_pm_restore_interrupts(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100688
Chris Wilson1833b132012-05-09 11:56:28 +0100689 intel_modeset_init_hw(dev);
Jesse Barnes24576d22013-03-26 09:25:45 -0700690
Dave Airlie0e32b392014-05-02 14:02:48 +1000691 {
692 unsigned long irqflags;
693 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
694 if (dev_priv->display.hpd_irq_setup)
695 dev_priv->display.hpd_irq_setup(dev);
696 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
697 }
698
699 intel_dp_mst_resume(dev);
Jesse Barnes24576d22013-03-26 09:25:45 -0700700 drm_modeset_lock_all(dev);
701 intel_modeset_setup_hw_state(dev, true);
702 drm_modeset_unlock_all(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100703
704 /*
705 * ... but also need to make sure that hotplug processing
706 * doesn't cause havoc. Like in the driver load code we don't
707 * bother with the tiny race here where we might loose hotplug
708 * notifications.
709 * */
Daniel Vetter20afbda2012-12-11 14:05:07 +0100710 intel_hpd_init(dev);
Jesse Barnesbb60b962013-03-26 09:25:46 -0700711 /* Config may have changed between suspend and resume */
Jesse Barnes1ff74cf2014-05-20 15:25:33 -0700712 drm_helper_hpd_irq_event(dev);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800713 }
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800714
Chris Wilson44834a62010-08-19 16:09:23 +0100715 intel_opregion_init(dev);
716
Jesse Barnes073f34d2012-11-02 11:13:59 -0700717 /*
718 * The console lock can be pretty contented on resume due
719 * to all the printk activity. Try to keep it out of the hot
720 * path of resume if possible.
721 */
722 if (console_trylock()) {
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100723 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700724 console_unlock();
725 } else {
726 schedule_work(&dev_priv->console_resume_work);
727 }
728
Zhang Ruib8efb172013-02-05 15:41:53 +0800729 mutex_lock(&dev_priv->modeset_restore_lock);
730 dev_priv->modeset_restore = MODESET_DONE;
731 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200732
Jesse Barnese5747e32014-06-12 08:35:47 -0700733 intel_opregion_notify_adapter(dev, PCI_D0);
734
Chris Wilson074c6ad2014-04-09 09:19:43 +0100735 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100736}
737
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700738static int i915_drm_thaw(struct drm_device *dev)
739{
Daniel Vetter7f16e5c2013-11-04 16:28:47 +0100740 if (drm_core_check_feature(dev, DRIVER_MODESET))
Ben Widawsky828c7902013-10-16 09:21:30 -0700741 i915_check_and_clear_faults(dev);
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700742
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300743 return __i915_drm_thaw(dev, true);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100744}
745
Imre Deak76c4b252014-04-01 19:55:22 +0300746static int i915_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100747{
Dave Airlie5bcf7192010-12-07 09:20:40 +1000748 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
749 return 0;
750
Imre Deak76c4b252014-04-01 19:55:22 +0300751 /*
752 * We have a resume ordering issue with the snd-hda driver also
753 * requiring our device to be power up. Due to the lack of a
754 * parent/child relationship we currently solve this with an early
755 * resume hook.
756 *
757 * FIXME: This should be solved with a special hdmi sink device or
758 * similar so that power domains can be employed.
759 */
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100760 if (pci_enable_device(dev->pdev))
761 return -EIO;
762
763 pci_set_master(dev->pdev);
764
Imre Deak76c4b252014-04-01 19:55:22 +0300765 return i915_drm_thaw_early(dev);
766}
767
768int i915_resume(struct drm_device *dev)
769{
770 struct drm_i915_private *dev_priv = dev->dev_private;
771 int ret;
772
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700773 /*
774 * Platforms with opregion should have sane BIOS, older ones (gen3 and
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300775 * earlier) need to restore the GTT mappings since the BIOS might clear
776 * all our scratch PTEs.
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700777 */
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300778 ret = __i915_drm_thaw(dev, !dev_priv->opregion.header);
Chris Wilson6eecba32010-09-08 09:45:11 +0100779 if (ret)
780 return ret;
781
782 drm_kms_helper_poll_enable(dev);
783 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000784}
785
Imre Deak76c4b252014-04-01 19:55:22 +0300786static int i915_resume_legacy(struct drm_device *dev)
787{
788 i915_resume_early(dev);
789 i915_resume(dev);
790
791 return 0;
792}
793
Ben Gamari11ed50e2009-09-14 17:48:45 -0400794/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200795 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400796 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400797 *
798 * Reset the chip. Useful if a hang is detected. Returns zero on successful
799 * reset or otherwise an error code.
800 *
801 * Procedure is fairly simple:
802 * - reset the chip using the reset reg
803 * - re-init context state
804 * - re-init hardware status page
805 * - re-init ring buffer
806 * - re-init interrupt state
807 * - re-init display
808 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200809int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400810{
Jani Nikula50227e12014-03-31 14:27:21 +0300811 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100812 bool simulated;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700813 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400814
Jani Nikulad330a952014-01-21 11:24:25 +0200815 if (!i915.reset)
Chris Wilsond78cb502010-12-23 13:33:15 +0000816 return 0;
817
Daniel Vetterd54a02c2012-07-04 22:18:39 +0200818 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400819
Chris Wilson069efc12010-09-30 16:53:18 +0100820 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400821
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100822 simulated = dev_priv->gpu_error.stop_rings != 0;
823
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300824 ret = intel_gpu_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200825
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300826 /* Also reset the gpu hangman. */
827 if (simulated) {
828 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
829 dev_priv->gpu_error.stop_rings = 0;
830 if (ret == -ENODEV) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100831 DRM_INFO("Reset not implemented, but ignoring "
832 "error for simulated gpu hangs\n");
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300833 ret = 0;
834 }
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100835 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300836
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700837 if (ret) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100838 DRM_ERROR("Failed to reset chip: %i\n", ret);
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100839 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100840 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400841 }
842
843 /* Ok, now get things going again... */
844
845 /*
846 * Everything depends on having the GTT running, so we need to start
847 * there. Fortunately we don't need to do this unless we reset the
848 * chip at a PCI level.
849 *
850 * Next we need to restore the context, but we don't use those
851 * yet either...
852 *
853 * Ring buffer needs to be re-initialized in the KMS case, or if X
854 * was running at the time of the reset (i.e. we weren't VT
855 * switched away).
856 */
857 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200858 !dev_priv->ums.mm_suspended) {
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200859 dev_priv->ums.mm_suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800860
Ben Widawsky3d57e5b2013-10-14 10:01:36 -0700861 ret = i915_gem_init_hw(dev);
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200862 mutex_unlock(&dev->struct_mutex);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -0700863 if (ret) {
864 DRM_ERROR("Failed hw init on reset %d\n", ret);
865 return ret;
866 }
Daniel Vetterf8175862012-04-10 15:50:11 +0200867
Daniel Vettere090c532013-11-03 20:27:05 +0100868 /*
Daniel Vetter78ad4552014-05-22 22:18:21 +0200869 * FIXME: This races pretty badly against concurrent holders of
870 * ring interrupts. This is possible since we've started to drop
871 * dev->struct_mutex in select places when waiting for the gpu.
Daniel Vettere090c532013-11-03 20:27:05 +0100872 */
Jeff McGeedd0a1aa2014-02-04 11:32:31 -0600873
Daniel Vetter78ad4552014-05-22 22:18:21 +0200874 /*
875 * rps/rc6 re-init is necessary to restore state lost after the
876 * reset and the re-install of gt irqs. Skip for ironlake per
Jeff McGeedd0a1aa2014-02-04 11:32:31 -0600877 * previous concerns that it doesn't respond well to some forms
Daniel Vetter78ad4552014-05-22 22:18:21 +0200878 * of re-init after reset.
879 */
Imre Deakdc1d0132014-04-14 20:24:28 +0300880 if (INTEL_INFO(dev)->gen > 5)
Imre Deakc6df39b2014-04-14 20:24:29 +0300881 intel_reset_gt_powersave(dev);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -0600882
Daniel Vetter20afbda2012-12-11 14:05:07 +0100883 intel_hpd_init(dev);
Daniel Vetterbcbc3242012-04-27 15:17:41 +0200884 } else {
885 mutex_unlock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400886 }
887
Ben Gamari11ed50e2009-09-14 17:48:45 -0400888 return 0;
889}
890
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -0800891static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500892{
Daniel Vetter01a06852012-06-25 15:58:49 +0200893 struct intel_device_info *intel_info =
894 (struct intel_device_info *) ent->driver_data;
895
Jani Nikulad330a952014-01-21 11:24:25 +0200896 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
Ben Widawskyb833d682013-08-23 16:00:07 -0700897 DRM_INFO("This hardware requires preliminary hardware support.\n"
898 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
899 return -ENODEV;
900 }
901
Chris Wilson5fe49d82011-02-01 19:43:02 +0000902 /* Only bind to function 0 of the device. Early generations
903 * used function 1 as a placeholder for multi-head. This causes
904 * us confusion instead, especially on the systems where both
905 * functions have the same PCI-ID!
906 */
907 if (PCI_FUNC(pdev->devfn))
908 return -ENODEV;
909
Daniel Vetter24986ee2013-12-11 11:34:33 +0100910 driver.driver_features &= ~(DRIVER_USE_AGP);
Daniel Vetter01a06852012-06-25 15:58:49 +0200911
Jordan Crousedcdb1672010-05-27 13:40:25 -0600912 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500913}
914
915static void
916i915_pci_remove(struct pci_dev *pdev)
917{
918 struct drm_device *dev = pci_get_drvdata(pdev);
919
920 drm_put_dev(dev);
921}
922
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100923static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500924{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100925 struct pci_dev *pdev = to_pci_dev(dev);
926 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500927
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100928 if (!drm_dev || !drm_dev->dev_private) {
929 dev_err(dev, "DRM not initialized, aborting suspend.\n");
930 return -ENODEV;
931 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500932
Dave Airlie5bcf7192010-12-07 09:20:40 +1000933 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
934 return 0;
935
Imre Deak76c4b252014-04-01 19:55:22 +0300936 return i915_drm_freeze(drm_dev);
937}
938
939static int i915_pm_suspend_late(struct device *dev)
940{
941 struct pci_dev *pdev = to_pci_dev(dev);
942 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Kristen Carlson Accardi8abdc172014-06-12 08:35:48 -0700943 struct drm_i915_private *dev_priv = drm_dev->dev_private;
Imre Deak76c4b252014-04-01 19:55:22 +0300944
945 /*
946 * We have a suspedn ordering issue with the snd-hda driver also
947 * requiring our device to be power up. Due to the lack of a
948 * parent/child relationship we currently solve this with an late
949 * suspend hook.
950 *
951 * FIXME: This should be solved with a special hdmi sink device or
952 * similar so that power domains can be employed.
953 */
954 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
955 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500956
Kristen Carlson Accardi8abdc172014-06-12 08:35:48 -0700957 if (IS_HASWELL(drm_dev) || IS_BROADWELL(drm_dev))
958 hsw_enable_pc8(dev_priv);
959
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100960 pci_disable_device(pdev);
961 pci_set_power_state(pdev, PCI_D3hot);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800962
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800963 return 0;
964}
965
Imre Deak76c4b252014-04-01 19:55:22 +0300966static int i915_pm_resume_early(struct device *dev)
967{
968 struct pci_dev *pdev = to_pci_dev(dev);
969 struct drm_device *drm_dev = pci_get_drvdata(pdev);
970
971 return i915_resume_early(drm_dev);
972}
973
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100974static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800975{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100976 struct pci_dev *pdev = to_pci_dev(dev);
977 struct drm_device *drm_dev = pci_get_drvdata(pdev);
978
979 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800980}
981
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100982static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800983{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100984 struct pci_dev *pdev = to_pci_dev(dev);
985 struct drm_device *drm_dev = pci_get_drvdata(pdev);
986
987 if (!drm_dev || !drm_dev->dev_private) {
988 dev_err(dev, "DRM not initialized, aborting suspend.\n");
989 return -ENODEV;
990 }
991
992 return i915_drm_freeze(drm_dev);
993}
994
Imre Deak76c4b252014-04-01 19:55:22 +0300995static int i915_pm_thaw_early(struct device *dev)
996{
997 struct pci_dev *pdev = to_pci_dev(dev);
998 struct drm_device *drm_dev = pci_get_drvdata(pdev);
999
1000 return i915_drm_thaw_early(drm_dev);
1001}
1002
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001003static int i915_pm_thaw(struct device *dev)
1004{
1005 struct pci_dev *pdev = to_pci_dev(dev);
1006 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1007
1008 return i915_drm_thaw(drm_dev);
1009}
1010
1011static int i915_pm_poweroff(struct device *dev)
1012{
1013 struct pci_dev *pdev = to_pci_dev(dev);
1014 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001015
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001016 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001017}
1018
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001019static int hsw_runtime_suspend(struct drm_i915_private *dev_priv)
Paulo Zanoni97bea202014-03-07 20:12:33 -03001020{
Paulo Zanoni414de7a2014-03-07 20:12:35 -03001021 hsw_enable_pc8(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001022
1023 return 0;
Paulo Zanoni97bea202014-03-07 20:12:33 -03001024}
1025
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001026static int snb_runtime_resume(struct drm_i915_private *dev_priv)
Paulo Zanoni9a952a02014-03-07 20:12:34 -03001027{
1028 struct drm_device *dev = dev_priv->dev;
1029
Paulo Zanoni9a952a02014-03-07 20:12:34 -03001030 intel_init_pch_refclk(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001031
1032 return 0;
Paulo Zanoni9a952a02014-03-07 20:12:34 -03001033}
1034
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001035static int hsw_runtime_resume(struct drm_i915_private *dev_priv)
Paulo Zanoni97bea202014-03-07 20:12:33 -03001036{
Paulo Zanoni414de7a2014-03-07 20:12:35 -03001037 hsw_disable_pc8(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001038
1039 return 0;
Paulo Zanoni97bea202014-03-07 20:12:33 -03001040}
1041
Imre Deakddeea5b2014-05-05 15:19:56 +03001042/*
1043 * Save all Gunit registers that may be lost after a D3 and a subsequent
1044 * S0i[R123] transition. The list of registers needing a save/restore is
1045 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1046 * registers in the following way:
1047 * - Driver: saved/restored by the driver
1048 * - Punit : saved/restored by the Punit firmware
1049 * - No, w/o marking: no need to save/restore, since the register is R/O or
1050 * used internally by the HW in a way that doesn't depend
1051 * keeping the content across a suspend/resume.
1052 * - Debug : used for debugging
1053 *
1054 * We save/restore all registers marked with 'Driver', with the following
1055 * exceptions:
1056 * - Registers out of use, including also registers marked with 'Debug'.
1057 * These have no effect on the driver's operation, so we don't save/restore
1058 * them to reduce the overhead.
1059 * - Registers that are fully setup by an initialization function called from
1060 * the resume path. For example many clock gating and RPS/RC6 registers.
1061 * - Registers that provide the right functionality with their reset defaults.
1062 *
1063 * TODO: Except for registers that based on the above 3 criteria can be safely
1064 * ignored, we save/restore all others, practically treating the HW context as
1065 * a black-box for the driver. Further investigation is needed to reduce the
1066 * saved/restored registers even further, by following the same 3 criteria.
1067 */
1068static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1069{
1070 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1071 int i;
1072
1073 /* GAM 0x4000-0x4770 */
1074 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1075 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1076 s->arb_mode = I915_READ(ARB_MODE);
1077 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1078 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1079
1080 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1081 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS_BASE + i * 4);
1082
1083 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1084 s->gfx_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1085
1086 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1087 s->ecochk = I915_READ(GAM_ECOCHK);
1088 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1089 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1090
1091 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1092
1093 /* MBC 0x9024-0x91D0, 0x8500 */
1094 s->g3dctl = I915_READ(VLV_G3DCTL);
1095 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1096 s->mbctl = I915_READ(GEN6_MBCTL);
1097
1098 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1099 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1100 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1101 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1102 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1103 s->rstctl = I915_READ(GEN6_RSTCTL);
1104 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1105
1106 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1107 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1108 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1109 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1110 s->ecobus = I915_READ(ECOBUS);
1111 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1112 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1113 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1114 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1115 s->rcedata = I915_READ(VLV_RCEDATA);
1116 s->spare2gh = I915_READ(VLV_SPAREG2H);
1117
1118 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1119 s->gt_imr = I915_READ(GTIMR);
1120 s->gt_ier = I915_READ(GTIER);
1121 s->pm_imr = I915_READ(GEN6_PMIMR);
1122 s->pm_ier = I915_READ(GEN6_PMIER);
1123
1124 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1125 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH_BASE + i * 4);
1126
1127 /* GT SA CZ domain, 0x100000-0x138124 */
1128 s->tilectl = I915_READ(TILECTL);
1129 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1130 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1131 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1132 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1133
1134 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1135 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1136 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
1137 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1138
1139 /*
1140 * Not saving any of:
1141 * DFT, 0x9800-0x9EC0
1142 * SARB, 0xB000-0xB1FC
1143 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1144 * PCI CFG
1145 */
1146}
1147
1148static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1149{
1150 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1151 u32 val;
1152 int i;
1153
1154 /* GAM 0x4000-0x4770 */
1155 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1156 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1157 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1158 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1159 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1160
1161 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1162 I915_WRITE(GEN7_LRA_LIMITS_BASE + i * 4, s->lra_limits[i]);
1163
1164 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
1165 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->gfx_max_req_count);
1166
1167 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1168 I915_WRITE(GAM_ECOCHK, s->ecochk);
1169 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1170 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1171
1172 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1173
1174 /* MBC 0x9024-0x91D0, 0x8500 */
1175 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1176 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1177 I915_WRITE(GEN6_MBCTL, s->mbctl);
1178
1179 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1180 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1181 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1182 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1183 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1184 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1185 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1186
1187 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1188 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1189 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1190 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1191 I915_WRITE(ECOBUS, s->ecobus);
1192 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1193 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1194 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1195 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1196 I915_WRITE(VLV_RCEDATA, s->rcedata);
1197 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1198
1199 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1200 I915_WRITE(GTIMR, s->gt_imr);
1201 I915_WRITE(GTIER, s->gt_ier);
1202 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1203 I915_WRITE(GEN6_PMIER, s->pm_ier);
1204
1205 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1206 I915_WRITE(GEN7_GT_SCRATCH_BASE + i * 4, s->gt_scratch[i]);
1207
1208 /* GT SA CZ domain, 0x100000-0x138124 */
1209 I915_WRITE(TILECTL, s->tilectl);
1210 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1211 /*
1212 * Preserve the GT allow wake and GFX force clock bit, they are not
1213 * be restored, as they are used to control the s0ix suspend/resume
1214 * sequence by the caller.
1215 */
1216 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1217 val &= VLV_GTLC_ALLOWWAKEREQ;
1218 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1219 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1220
1221 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1222 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1223 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1224 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1225
1226 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1227
1228 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1229 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1230 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
1231 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1232}
1233
Imre Deak650ad972014-04-18 16:35:02 +03001234int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1235{
1236 u32 val;
1237 int err;
1238
1239 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1240 WARN_ON(!!(val & VLV_GFX_CLK_FORCE_ON_BIT) == force_on);
1241
1242#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
1243 /* Wait for a previous force-off to settle */
1244 if (force_on) {
Imre Deak8d4eee92014-04-14 20:24:43 +03001245 err = wait_for(!COND, 20);
Imre Deak650ad972014-04-18 16:35:02 +03001246 if (err) {
1247 DRM_ERROR("timeout waiting for GFX clock force-off (%08x)\n",
1248 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1249 return err;
1250 }
1251 }
1252
1253 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1254 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1255 if (force_on)
1256 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1257 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1258
1259 if (!force_on)
1260 return 0;
1261
Imre Deak8d4eee92014-04-14 20:24:43 +03001262 err = wait_for(COND, 20);
Imre Deak650ad972014-04-18 16:35:02 +03001263 if (err)
1264 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1265 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1266
1267 return err;
1268#undef COND
1269}
1270
Imre Deakddeea5b2014-05-05 15:19:56 +03001271static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1272{
1273 u32 val;
1274 int err = 0;
1275
1276 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1277 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1278 if (allow)
1279 val |= VLV_GTLC_ALLOWWAKEREQ;
1280 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1281 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1282
1283#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1284 allow)
1285 err = wait_for(COND, 1);
1286 if (err)
1287 DRM_ERROR("timeout disabling GT waking\n");
1288 return err;
1289#undef COND
1290}
1291
1292static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1293 bool wait_for_on)
1294{
1295 u32 mask;
1296 u32 val;
1297 int err;
1298
1299 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1300 val = wait_for_on ? mask : 0;
1301#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1302 if (COND)
1303 return 0;
1304
1305 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1306 wait_for_on ? "on" : "off",
1307 I915_READ(VLV_GTLC_PW_STATUS));
1308
1309 /*
1310 * RC6 transitioning can be delayed up to 2 msec (see
1311 * valleyview_enable_rps), use 3 msec for safety.
1312 */
1313 err = wait_for(COND, 3);
1314 if (err)
1315 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1316 wait_for_on ? "on" : "off");
1317
1318 return err;
1319#undef COND
1320}
1321
1322static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1323{
1324 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1325 return;
1326
1327 DRM_ERROR("GT register access while GT waking disabled\n");
1328 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1329}
1330
1331static int vlv_runtime_suspend(struct drm_i915_private *dev_priv)
1332{
1333 u32 mask;
1334 int err;
1335
1336 /*
1337 * Bspec defines the following GT well on flags as debug only, so
1338 * don't treat them as hard failures.
1339 */
1340 (void)vlv_wait_for_gt_wells(dev_priv, false);
1341
1342 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1343 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1344
1345 vlv_check_no_gt_access(dev_priv);
1346
1347 err = vlv_force_gfx_clock(dev_priv, true);
1348 if (err)
1349 goto err1;
1350
1351 err = vlv_allow_gt_wake(dev_priv, false);
1352 if (err)
1353 goto err2;
1354 vlv_save_gunit_s0ix_state(dev_priv);
1355
1356 err = vlv_force_gfx_clock(dev_priv, false);
1357 if (err)
1358 goto err2;
1359
1360 return 0;
1361
1362err2:
1363 /* For safety always re-enable waking and disable gfx clock forcing */
1364 vlv_allow_gt_wake(dev_priv, true);
1365err1:
1366 vlv_force_gfx_clock(dev_priv, false);
1367
1368 return err;
1369}
1370
1371static int vlv_runtime_resume(struct drm_i915_private *dev_priv)
1372{
1373 struct drm_device *dev = dev_priv->dev;
1374 int err;
1375 int ret;
1376
1377 /*
1378 * If any of the steps fail just try to continue, that's the best we
1379 * can do at this point. Return the first error code (which will also
1380 * leave RPM permanently disabled).
1381 */
1382 ret = vlv_force_gfx_clock(dev_priv, true);
1383
1384 vlv_restore_gunit_s0ix_state(dev_priv);
1385
1386 err = vlv_allow_gt_wake(dev_priv, true);
1387 if (!ret)
1388 ret = err;
1389
1390 err = vlv_force_gfx_clock(dev_priv, false);
1391 if (!ret)
1392 ret = err;
1393
1394 vlv_check_no_gt_access(dev_priv);
1395
1396 intel_init_clock_gating(dev);
1397 i915_gem_restore_fences(dev);
1398
1399 return ret;
1400}
1401
Paulo Zanoni97bea202014-03-07 20:12:33 -03001402static int intel_runtime_suspend(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001403{
1404 struct pci_dev *pdev = to_pci_dev(device);
1405 struct drm_device *dev = pci_get_drvdata(pdev);
1406 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001407 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001408
Imre Deakaeab0b52014-04-14 20:24:36 +03001409 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
Imre Deakc6df39b2014-04-14 20:24:29 +03001410 return -ENODEV;
1411
Paulo Zanoni8a187452013-12-06 20:32:13 -02001412 WARN_ON(!HAS_RUNTIME_PM(dev));
Paulo Zanonie998c402014-02-21 13:52:26 -03001413 assert_force_wake_inactive(dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001414
1415 DRM_DEBUG_KMS("Suspending device\n");
1416
Imre Deak9486db62014-04-22 20:21:07 +03001417 /*
Imre Deakd6102972014-05-07 19:57:49 +03001418 * We could deadlock here in case another thread holding struct_mutex
1419 * calls RPM suspend concurrently, since the RPM suspend will wait
1420 * first for this RPM suspend to finish. In this case the concurrent
1421 * RPM resume will be followed by its RPM suspend counterpart. Still
1422 * for consistency return -EAGAIN, which will reschedule this suspend.
1423 */
1424 if (!mutex_trylock(&dev->struct_mutex)) {
1425 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1426 /*
1427 * Bump the expiration timestamp, otherwise the suspend won't
1428 * be rescheduled.
1429 */
1430 pm_runtime_mark_last_busy(device);
1431
1432 return -EAGAIN;
1433 }
1434 /*
1435 * We are safe here against re-faults, since the fault handler takes
1436 * an RPM reference.
1437 */
1438 i915_gem_release_all_mmaps(dev_priv);
1439 mutex_unlock(&dev->struct_mutex);
1440
1441 /*
Imre Deak9486db62014-04-22 20:21:07 +03001442 * rps.work can't be rearmed here, since we get here only after making
1443 * sure the GPU is idle and the RPS freq is set to the minimum. See
1444 * intel_mark_idle().
1445 */
1446 cancel_work_sync(&dev_priv->rps.work);
Imre Deakb5478bc2014-04-14 20:24:37 +03001447 intel_runtime_pm_disable_interrupts(dev);
1448
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001449 if (IS_GEN6(dev)) {
1450 ret = 0;
1451 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1452 ret = hsw_runtime_suspend(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001453 } else if (IS_VALLEYVIEW(dev)) {
1454 ret = vlv_runtime_suspend(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001455 } else {
1456 ret = -ENODEV;
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03001457 WARN_ON(1);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001458 }
1459
1460 if (ret) {
1461 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
1462 intel_runtime_pm_restore_interrupts(dev);
1463
1464 return ret;
1465 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001466
Paulo Zanoni16a3d6e2013-12-13 15:22:30 -02001467 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001468 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001469
1470 /*
1471 * current versions of firmware which depend on this opregion
1472 * notification have repurposed the D1 definition to mean
1473 * "runtime suspended" vs. what you would normally expect (D3)
1474 * to distinguish it from notifications that might be sent
1475 * via the suspend path.
1476 */
1477 intel_opregion_notify_adapter(dev, PCI_D1);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001478
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001479 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02001480 return 0;
1481}
1482
Paulo Zanoni97bea202014-03-07 20:12:33 -03001483static int intel_runtime_resume(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001484{
1485 struct pci_dev *pdev = to_pci_dev(device);
1486 struct drm_device *dev = pci_get_drvdata(pdev);
1487 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001488 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001489
1490 WARN_ON(!HAS_RUNTIME_PM(dev));
1491
1492 DRM_DEBUG_KMS("Resuming device\n");
1493
Paulo Zanonicd2e9e92013-12-06 20:34:21 -02001494 intel_opregion_notify_adapter(dev, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001495 dev_priv->pm.suspended = false;
1496
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001497 if (IS_GEN6(dev)) {
1498 ret = snb_runtime_resume(dev_priv);
1499 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1500 ret = hsw_runtime_resume(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001501 } else if (IS_VALLEYVIEW(dev)) {
1502 ret = vlv_runtime_resume(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001503 } else {
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03001504 WARN_ON(1);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001505 ret = -ENODEV;
1506 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001507
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001508 /*
1509 * No point of rolling back things in case of an error, as the best
1510 * we can do is to hope that things will still work (and disable RPM).
1511 */
Imre Deak92b806d2014-04-14 20:24:39 +03001512 i915_gem_init_swizzling(dev);
1513 gen6_update_ring_freq(dev);
1514
Imre Deakb5478bc2014-04-14 20:24:37 +03001515 intel_runtime_pm_restore_interrupts(dev);
Imre Deak9486db62014-04-22 20:21:07 +03001516 intel_reset_gt_powersave(dev);
Imre Deakb5478bc2014-04-14 20:24:37 +03001517
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001518 if (ret)
1519 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1520 else
1521 DRM_DEBUG_KMS("Device resumed\n");
1522
1523 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001524}
1525
Chris Wilsonb4b78d12010-06-06 15:40:20 +01001526static const struct dev_pm_ops i915_pm_ops = {
Akshay Joshi0206e352011-08-16 15:34:10 -04001527 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03001528 .suspend_late = i915_pm_suspend_late,
1529 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001530 .resume = i915_pm_resume,
1531 .freeze = i915_pm_freeze,
Imre Deak76c4b252014-04-01 19:55:22 +03001532 .thaw_early = i915_pm_thaw_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001533 .thaw = i915_pm_thaw,
1534 .poweroff = i915_pm_poweroff,
Imre Deak76c4b252014-04-01 19:55:22 +03001535 .restore_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001536 .restore = i915_pm_resume,
Paulo Zanoni97bea202014-03-07 20:12:33 -03001537 .runtime_suspend = intel_runtime_suspend,
1538 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001539};
1540
Laurent Pinchart78b68552012-05-17 13:27:22 +02001541static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001542 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001543 .open = drm_gem_vm_open,
1544 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001545};
1546
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001547static const struct file_operations i915_driver_fops = {
1548 .owner = THIS_MODULE,
1549 .open = drm_open,
1550 .release = drm_release,
1551 .unlocked_ioctl = drm_ioctl,
1552 .mmap = drm_gem_mmap,
1553 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001554 .read = drm_read,
1555#ifdef CONFIG_COMPAT
1556 .compat_ioctl = i915_compat_ioctl,
1557#endif
1558 .llseek = noop_llseek,
1559};
1560
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001562 /* Don't use MTRRs here; the Xserver or userspace app should
1563 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001564 */
Eric Anholt673a3942008-07-30 12:06:12 -07001565 .driver_features =
Daniel Vetter24986ee2013-12-11 11:34:33 +01001566 DRIVER_USE_AGP |
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001567 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1568 DRIVER_RENDER,
Dave Airlie22eae942005-11-10 22:16:34 +11001569 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001570 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001571 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001572 .lastclose = i915_driver_lastclose,
1573 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001574 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001575
1576 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1577 .suspend = i915_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03001578 .resume = i915_resume_legacy,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001579
Dave Airliecda17382005-07-10 17:31:26 +10001580 .device_is_agp = i915_driver_device_is_agp,
Dave Airlie7c1c2872008-11-28 14:22:24 +10001581 .master_create = i915_master_create,
1582 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -05001583#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001584 .debugfs_init = i915_debugfs_init,
1585 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001586#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001587 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001588 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001589
1590 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1591 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1592 .gem_prime_export = i915_gem_prime_export,
1593 .gem_prime_import = i915_gem_prime_import,
1594
Dave Airlieff72145b2011-02-07 12:16:14 +10001595 .dumb_create = i915_gem_dumb_create,
1596 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02001597 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001599 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001600 .name = DRIVER_NAME,
1601 .desc = DRIVER_DESC,
1602 .date = DRIVER_DATE,
1603 .major = DRIVER_MAJOR,
1604 .minor = DRIVER_MINOR,
1605 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606};
1607
Dave Airlie8410ea32010-12-15 03:16:38 +10001608static struct pci_driver i915_pci_driver = {
1609 .name = DRIVER_NAME,
1610 .id_table = pciidlist,
1611 .probe = i915_pci_probe,
1612 .remove = i915_pci_remove,
1613 .driver.pm = &i915_pm_ops,
1614};
1615
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616static int __init i915_init(void)
1617{
1618 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001619
1620 /*
1621 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1622 * explicitly disabled with the module pararmeter.
1623 *
1624 * Otherwise, just follow the parameter (defaulting to off).
1625 *
1626 * Allow optional vga_text_mode_force boot option to override
1627 * the default behavior.
1628 */
1629#if defined(CONFIG_DRM_I915_KMS)
Jani Nikulad330a952014-01-21 11:24:25 +02001630 if (i915.modeset != 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08001631 driver.driver_features |= DRIVER_MODESET;
1632#endif
Jani Nikulad330a952014-01-21 11:24:25 +02001633 if (i915.modeset == 1)
Jesse Barnes79e53942008-11-07 14:24:08 -08001634 driver.driver_features |= DRIVER_MODESET;
1635
1636#ifdef CONFIG_VGA_CONSOLE
Jani Nikulad330a952014-01-21 11:24:25 +02001637 if (vgacon_text_force() && i915.modeset == -1)
Jesse Barnes79e53942008-11-07 14:24:08 -08001638 driver.driver_features &= ~DRIVER_MODESET;
1639#endif
1640
Daniel Vetterb30324a2013-11-13 22:11:25 +01001641 if (!(driver.driver_features & DRIVER_MODESET)) {
Chris Wilson3885c6b2011-01-23 10:45:14 +00001642 driver.get_vblank_timestamp = NULL;
Daniel Vetterb30324a2013-11-13 22:11:25 +01001643#ifndef CONFIG_DRM_I915_UMS
1644 /* Silently fail loading to not upset userspace. */
Jani Nikulac9cd7b62014-06-02 16:58:30 +03001645 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
Daniel Vetterb30324a2013-11-13 22:11:25 +01001646 return 0;
1647#endif
1648 }
Chris Wilson3885c6b2011-01-23 10:45:14 +00001649
Dave Airlie8410ea32010-12-15 03:16:38 +10001650 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651}
1652
1653static void __exit i915_exit(void)
1654{
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001655#ifndef CONFIG_DRM_I915_UMS
1656 if (!(driver.driver_features & DRIVER_MODESET))
1657 return; /* Never loaded a driver. */
1658#endif
1659
Dave Airlie8410ea32010-12-15 03:16:38 +10001660 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661}
1662
1663module_init(i915_init);
1664module_exit(i915_exit);
1665
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001666MODULE_AUTHOR(DRIVER_AUTHOR);
1667MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668MODULE_LICENSE("GPL and additional rights");