blob: 972f1679d1c9f7a397da5206f363ea5d1497b7ab [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020097
98/*
99 * Copy from radeon_drv.h so we don't have to include both and have conflicting
100 * symbol;
101 */
102#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
Jerome Glisse225758d2010-03-09 14:45:10 +0000103#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100104/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105#define RADEON_IB_POOL_SIZE 16
Michael Wittenc245cb92011-09-16 20:45:30 +0000106#define RADEON_DEBUGFS_MAX_COMPONENTS 32
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200107#define RADEONFB_CONN_LIMIT 4
Yang Zhaof657c2a2009-09-15 12:21:01 +1000108#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200109
Alex Deucher1b370782011-11-17 20:13:28 -0500110/* max number of rings */
111#define RADEON_NUM_RINGS 3
112
113/* internal ring indices */
114/* r1xx+ has gfx CP ring */
115#define RADEON_RING_TYPE_GFX_INDEX 0
116
117/* cayman has 2 compute CP rings */
118#define CAYMAN_RING_TYPE_CP1_INDEX 1
119#define CAYMAN_RING_TYPE_CP2_INDEX 2
120
Jerome Glisse721604a2012-01-05 22:11:05 -0500121/* hardcode those limit for now */
122#define RADEON_VA_RESERVED_SIZE (8 << 20)
123#define RADEON_IB_VM_MAX_SIZE (64 << 10)
124
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200125/*
126 * Errata workarounds.
127 */
128enum radeon_pll_errata {
129 CHIP_ERRATA_R300_CG = 0x00000001,
130 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
131 CHIP_ERRATA_PLL_DELAY = 0x00000004
132};
133
134
135struct radeon_device;
136
137
138/*
139 * BIOS.
140 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000141#define ATRM_BIOS_PAGE 4096
142
Dave Airlie8edb3812010-03-01 21:50:01 +1100143#if defined(CONFIG_VGA_SWITCHEROO)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000144bool radeon_atrm_supported(struct pci_dev *pdev);
145int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
Dave Airlie8edb3812010-03-01 21:50:01 +1100146#else
147static inline bool radeon_atrm_supported(struct pci_dev *pdev)
148{
149 return false;
150}
151
152static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
153 return -EINVAL;
154}
155#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200156bool radeon_get_bios(struct radeon_device *rdev);
157
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000158
159/*
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500160 * Mutex which allows recursive locking from the same process.
161 */
162struct radeon_mutex {
163 struct mutex mutex;
164 struct task_struct *owner;
165 int level;
166};
167
168static inline void radeon_mutex_init(struct radeon_mutex *mutex)
169{
170 mutex_init(&mutex->mutex);
171 mutex->owner = NULL;
172 mutex->level = 0;
173}
174
175static inline void radeon_mutex_lock(struct radeon_mutex *mutex)
176{
177 if (mutex_trylock(&mutex->mutex)) {
178 /* The mutex was unlocked before, so it's ours now */
179 mutex->owner = current;
180 } else if (mutex->owner != current) {
181 /* Another process locked the mutex, take it */
182 mutex_lock(&mutex->mutex);
183 mutex->owner = current;
184 }
185 /* Otherwise the mutex was already locked by this process */
186
187 mutex->level++;
188}
189
190static inline void radeon_mutex_unlock(struct radeon_mutex *mutex)
191{
192 if (--mutex->level > 0)
193 return;
194
195 mutex->owner = NULL;
196 mutex_unlock(&mutex->mutex);
197}
198
199
200/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000201 * Dummy page
202 */
203struct radeon_dummy_page {
204 struct page *page;
205 dma_addr_t addr;
206};
207int radeon_dummy_page_init(struct radeon_device *rdev);
208void radeon_dummy_page_fini(struct radeon_device *rdev);
209
210
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200211/*
212 * Clocks
213 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200214struct radeon_clock {
215 struct radeon_pll p1pll;
216 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500217 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200218 struct radeon_pll spll;
219 struct radeon_pll mpll;
220 /* 10 Khz units */
221 uint32_t default_mclk;
222 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500223 uint32_t default_dispclk;
224 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400225 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200226};
227
Rafał Miłecki74338742009-11-03 00:53:02 +0100228/*
229 * Power management
230 */
231int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500232void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100233void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400234void radeon_pm_suspend(struct radeon_device *rdev);
235void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500236void radeon_combios_get_power_modes(struct radeon_device *rdev);
237void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400238void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherf8920342010-06-30 12:02:03 -0400239void rs690_pm_info(struct radeon_device *rdev);
Alex Deucher20d391d2011-02-01 16:12:34 -0500240extern int rv6xx_get_temp(struct radeon_device *rdev);
241extern int rv770_get_temp(struct radeon_device *rdev);
242extern int evergreen_get_temp(struct radeon_device *rdev);
243extern int sumo_get_temp(struct radeon_device *rdev);
Alex Deucher1bd47d22012-03-20 17:18:10 -0400244extern int si_get_temp(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500245extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
246 unsigned *bankh, unsigned *mtaspect,
247 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000248
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200249/*
250 * Fences.
251 */
252struct radeon_fence_driver {
253 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000254 uint64_t gpu_addr;
255 volatile uint32_t *cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200256 atomic_t seq;
257 uint32_t last_seq;
Jerome Glisse225758d2010-03-09 14:45:10 +0000258 unsigned long last_jiffies;
259 unsigned long last_timeout;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200260 wait_queue_head_t queue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200261 struct list_head created;
Christian König851a6bd2011-10-24 15:05:29 +0200262 struct list_head emitted;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200263 struct list_head signaled;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100264 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200265};
266
267struct radeon_fence {
268 struct radeon_device *rdev;
269 struct kref kref;
270 struct list_head list;
271 /* protected by radeon_fence.lock */
272 uint32_t seq;
Christian König851a6bd2011-10-24 15:05:29 +0200273 bool emitted;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200274 bool signaled;
Alex Deucher74652802011-08-25 13:39:48 -0400275 /* RB, DMA, etc. */
276 int ring;
Christian König93504fc2012-01-05 22:11:06 -0500277 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200278};
279
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000280int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
281int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200282void radeon_fence_driver_fini(struct radeon_device *rdev);
Alex Deucher74652802011-08-25 13:39:48 -0400283int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200284int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
Alex Deucher74652802011-08-25 13:39:48 -0400285void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200286bool radeon_fence_signaled(struct radeon_fence *fence);
287int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Alex Deucher74652802011-08-25 13:39:48 -0400288int radeon_fence_wait_next(struct radeon_device *rdev, int ring);
289int radeon_fence_wait_last(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200290struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
291void radeon_fence_unref(struct radeon_fence **fence);
Christian König47492a22011-10-20 12:38:09 +0200292int radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200293
Dave Airliee024e112009-06-24 09:48:08 +1000294/*
295 * Tiling registers
296 */
297struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100298 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000299};
300
301#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200302
303/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100304 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200305 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100306struct radeon_mman {
307 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000308 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100309 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100310 bool mem_global_referenced;
311 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100312};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200313
Jerome Glisse721604a2012-01-05 22:11:05 -0500314/* bo virtual address in a specific vm */
315struct radeon_bo_va {
316 /* bo list is protected by bo being reserved */
317 struct list_head bo_list;
318 /* vm list is protected by vm mutex */
319 struct list_head vm_list;
320 /* constant after initialization */
321 struct radeon_vm *vm;
322 struct radeon_bo *bo;
323 uint64_t soffset;
324 uint64_t eoffset;
325 uint32_t flags;
326 bool valid;
327};
328
Jerome Glisse4c788672009-11-20 14:29:23 +0100329struct radeon_bo {
330 /* Protected by gem.mutex */
331 struct list_head list;
332 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100333 u32 placements[3];
334 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100335 struct ttm_buffer_object tbo;
336 struct ttm_bo_kmap_obj kmap;
337 unsigned pin_count;
338 void *kptr;
339 u32 tiling_flags;
340 u32 pitch;
341 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500342 /* list of all virtual address to which this bo
343 * is associated to
344 */
345 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100346 /* Constant after initialization */
347 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100348 struct drm_gem_object gem_base;
Jerome Glisse4c788672009-11-20 14:29:23 +0100349};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100350#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100351
352struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000353 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100354 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200355 uint64_t gpu_offset;
356 unsigned rdomain;
357 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100358 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200359};
360
Jerome Glisseb15ba512011-11-15 11:48:34 -0500361/* sub-allocation manager, it has to be protected by another lock.
362 * By conception this is an helper for other part of the driver
363 * like the indirect buffer or semaphore, which both have their
364 * locking.
365 *
366 * Principe is simple, we keep a list of sub allocation in offset
367 * order (first entry has offset == 0, last entry has the highest
368 * offset).
369 *
370 * When allocating new object we first check if there is room at
371 * the end total_size - (last_object_offset + last_object_size) >=
372 * alloc_size. If so we allocate new object there.
373 *
374 * When there is not enough room at the end, we start waiting for
375 * each sub object until we reach object_offset+object_size >=
376 * alloc_size, this object then become the sub object we return.
377 *
378 * Alignment can't be bigger than page size.
379 *
380 * Hole are not considered for allocation to keep things simple.
381 * Assumption is that there won't be hole (all object on same
382 * alignment).
383 */
384struct radeon_sa_manager {
385 struct radeon_bo *bo;
386 struct list_head sa_bo;
387 unsigned size;
388 uint64_t gpu_addr;
389 void *cpu_ptr;
390 uint32_t domain;
391};
392
393struct radeon_sa_bo;
394
395/* sub-allocation buffer */
396struct radeon_sa_bo {
397 struct list_head list;
398 struct radeon_sa_manager *manager;
399 unsigned offset;
400 unsigned size;
401};
402
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200403/*
404 * GEM objects.
405 */
406struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100407 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200408 struct list_head objects;
409};
410
411int radeon_gem_init(struct radeon_device *rdev);
412void radeon_gem_fini(struct radeon_device *rdev);
413int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100414 int alignment, int initial_domain,
415 bool discardable, bool kernel,
416 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200417
Dave Airlieff72145b2011-02-07 12:16:14 +1000418int radeon_mode_dumb_create(struct drm_file *file_priv,
419 struct drm_device *dev,
420 struct drm_mode_create_dumb *args);
421int radeon_mode_dumb_mmap(struct drm_file *filp,
422 struct drm_device *dev,
423 uint32_t handle, uint64_t *offset_p);
424int radeon_mode_dumb_destroy(struct drm_file *file_priv,
425 struct drm_device *dev,
426 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200427
428/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500429 * Semaphores.
430 */
431struct radeon_ring;
432
433#define RADEON_SEMAPHORE_BO_SIZE 256
434
435struct radeon_semaphore_driver {
436 rwlock_t lock;
437 struct list_head bo;
438};
439
440struct radeon_semaphore_bo;
441
442/* everything here is constant */
443struct radeon_semaphore {
444 struct list_head list;
445 uint64_t gpu_addr;
446 uint32_t *cpu_ptr;
447 struct radeon_semaphore_bo *bo;
448};
449
450struct radeon_semaphore_bo {
451 struct list_head list;
452 struct radeon_ib *ib;
453 struct list_head free;
454 struct radeon_semaphore semaphores[RADEON_SEMAPHORE_BO_SIZE/8];
455 unsigned nused;
456};
457
458void radeon_semaphore_driver_fini(struct radeon_device *rdev);
459int radeon_semaphore_create(struct radeon_device *rdev,
460 struct radeon_semaphore **semaphore);
461void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
462 struct radeon_semaphore *semaphore);
463void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
464 struct radeon_semaphore *semaphore);
465void radeon_semaphore_free(struct radeon_device *rdev,
466 struct radeon_semaphore *semaphore);
467
468/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200469 * GART structures, functions & helpers
470 */
471struct radeon_mc;
472
Matt Turnera77f1712009-10-14 00:34:41 -0400473#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000474#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400475#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500476#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400477
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200478struct radeon_gart {
479 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400480 struct radeon_bo *robj;
481 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200482 unsigned num_gpu_pages;
483 unsigned num_cpu_pages;
484 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200485 struct page **pages;
486 dma_addr_t *pages_addr;
487 bool ready;
488};
489
490int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
491void radeon_gart_table_ram_free(struct radeon_device *rdev);
492int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
493void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400494int radeon_gart_table_vram_pin(struct radeon_device *rdev);
495void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200496int radeon_gart_init(struct radeon_device *rdev);
497void radeon_gart_fini(struct radeon_device *rdev);
498void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
499 int pages);
500int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500501 int pages, struct page **pagelist,
502 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400503void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200504
505
506/*
507 * GPU MC structures, functions & helpers
508 */
509struct radeon_mc {
510 resource_size_t aper_size;
511 resource_size_t aper_base;
512 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000513 /* for some chips with <= 32MB we need to lie
514 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000515 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000516 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000517 u64 gtt_size;
518 u64 gtt_start;
519 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000520 u64 vram_start;
521 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200522 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000523 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200524 int vram_mtrr;
525 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000526 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400527 u64 gtt_base_align;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200528};
529
Alex Deucher06b64762010-01-05 11:27:29 -0500530bool radeon_combios_sideport_present(struct radeon_device *rdev);
531bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200532
533/*
534 * GPU scratch registers structures, functions & helpers
535 */
536struct radeon_scratch {
537 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400538 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200539 bool free[32];
540 uint32_t reg[32];
541};
542
543int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
544void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
545
546
547/*
548 * IRQS.
549 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500550
551struct radeon_unpin_work {
552 struct work_struct work;
553 struct radeon_device *rdev;
554 int crtc_id;
555 struct radeon_fence *fence;
556 struct drm_pending_vblank_event *event;
557 struct radeon_bo *old_rbo;
558 u64 new_crtc_base;
559};
560
561struct r500_irq_stat_regs {
562 u32 disp_int;
563};
564
565struct r600_irq_stat_regs {
566 u32 disp_int;
567 u32 disp_int_cont;
568 u32 disp_int_cont2;
569 u32 d1grph_int;
570 u32 d2grph_int;
571};
572
573struct evergreen_irq_stat_regs {
574 u32 disp_int;
575 u32 disp_int_cont;
576 u32 disp_int_cont2;
577 u32 disp_int_cont3;
578 u32 disp_int_cont4;
579 u32 disp_int_cont5;
580 u32 d1grph_int;
581 u32 d2grph_int;
582 u32 d3grph_int;
583 u32 d4grph_int;
584 u32 d5grph_int;
585 u32 d6grph_int;
586};
587
588union radeon_irq_stat_regs {
589 struct r500_irq_stat_regs r500;
590 struct r600_irq_stat_regs r600;
591 struct evergreen_irq_stat_regs evergreen;
592};
593
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400594#define RADEON_MAX_HPD_PINS 6
595#define RADEON_MAX_CRTCS 6
596#define RADEON_MAX_HDMI_BLOCKS 2
597
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200598struct radeon_irq {
599 bool installed;
Alex Deucher1b370782011-11-17 20:13:28 -0500600 bool sw_int[RADEON_NUM_RINGS];
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400601 bool crtc_vblank_int[RADEON_MAX_CRTCS];
602 bool pflip[RADEON_MAX_CRTCS];
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100603 wait_queue_head_t vblank_queue;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400604 bool hpd[RADEON_MAX_HPD_PINS];
Alex Deucher2031f772010-04-22 12:52:11 -0400605 bool gui_idle;
606 bool gui_idle_acked;
607 wait_queue_head_t idle_queue;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400608 bool hdmi[RADEON_MAX_HDMI_BLOCKS];
Dave Airlie1614f8b2009-12-01 16:04:56 +1000609 spinlock_t sw_lock;
Alex Deucher1b370782011-11-17 20:13:28 -0500610 int sw_refcount[RADEON_NUM_RINGS];
Alex Deucher6f34be52010-11-21 10:59:01 -0500611 union radeon_irq_stat_regs stat_regs;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400612 spinlock_t pflip_lock[RADEON_MAX_CRTCS];
613 int pflip_refcount[RADEON_MAX_CRTCS];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200614};
615
616int radeon_irq_kms_init(struct radeon_device *rdev);
617void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500618void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
619void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500620void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
621void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200622
623/*
Christian Könige32eb502011-10-23 12:56:27 +0200624 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200625 */
Alex Deucher74652802011-08-25 13:39:48 -0400626
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200627struct radeon_ib {
Jerome Glisseb15ba512011-11-15 11:48:34 -0500628 struct radeon_sa_bo sa_bo;
Jerome Glissee8217672010-02-15 21:36:13 +0100629 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200630 uint32_t length_dw;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500631 uint64_t gpu_addr;
632 uint32_t *ptr;
633 struct radeon_fence *fence;
Jerome Glisse721604a2012-01-05 22:11:05 -0500634 unsigned vm_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200635};
636
Dave Airlieecb114a2009-09-15 11:12:56 +1000637/*
638 * locking -
639 * mutex protects scheduled_ibs, ready, alloc_bm
640 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200641struct radeon_ib_pool {
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500642 struct radeon_mutex mutex;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500643 struct radeon_sa_manager sa_manager;
644 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
645 bool ready;
646 unsigned head_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200647};
648
Christian Könige32eb502011-10-23 12:56:27 +0200649struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100650 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200651 volatile uint32_t *ring;
652 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200653 unsigned rptr_offs;
654 unsigned rptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200655 unsigned wptr;
656 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200657 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200658 unsigned ring_size;
659 unsigned ring_free_dw;
660 int count_dw;
661 uint64_t gpu_addr;
662 uint32_t align_mask;
663 uint32_t ptr_mask;
664 struct mutex mutex;
665 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500666 u32 ptr_reg_shift;
667 u32 ptr_reg_mask;
668 u32 nop;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200669};
670
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500671/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500672 * VM
673 */
674struct radeon_vm {
675 struct list_head list;
676 struct list_head va;
677 int id;
678 unsigned last_pfn;
679 u64 pt_gpu_addr;
680 u64 *pt;
681 struct radeon_sa_bo sa_bo;
682 struct mutex mutex;
683 /* last fence for cs using this vm */
684 struct radeon_fence *fence;
685};
686
687struct radeon_vm_funcs {
688 int (*init)(struct radeon_device *rdev);
689 void (*fini)(struct radeon_device *rdev);
690 /* cs mutex must be lock for schedule_ib */
691 int (*bind)(struct radeon_device *rdev, struct radeon_vm *vm, int id);
692 void (*unbind)(struct radeon_device *rdev, struct radeon_vm *vm);
693 void (*tlb_flush)(struct radeon_device *rdev, struct radeon_vm *vm);
694 uint32_t (*page_flags)(struct radeon_device *rdev,
695 struct radeon_vm *vm,
696 uint32_t flags);
697 void (*set_page)(struct radeon_device *rdev, struct radeon_vm *vm,
698 unsigned pfn, uint64_t addr, uint32_t flags);
699};
700
701struct radeon_vm_manager {
702 struct list_head lru_vm;
703 uint32_t use_bitmap;
704 struct radeon_sa_manager sa_manager;
705 uint32_t max_pfn;
706 /* fields constant after init */
707 const struct radeon_vm_funcs *funcs;
708 /* number of VMIDs */
709 unsigned nvm;
710 /* vram base address for page table entry */
711 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500712 /* is vm enabled? */
713 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500714};
715
716/*
717 * file private structure
718 */
719struct radeon_fpriv {
720 struct radeon_vm vm;
721};
722
723/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500724 * R6xx+ IH ring
725 */
726struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100727 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500728 volatile uint32_t *ring;
729 unsigned rptr;
Christian Königbf852792011-10-13 13:19:22 +0200730 unsigned rptr_offs;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500731 unsigned wptr;
732 unsigned wptr_old;
733 unsigned ring_size;
734 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500735 uint32_t ptr_mask;
736 spinlock_t lock;
737 bool enabled;
738};
739
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400740struct r600_blit_cp_primitives {
741 void (*set_render_target)(struct radeon_device *rdev, int format,
742 int w, int h, u64 gpu_addr);
743 void (*cp_set_surface_sync)(struct radeon_device *rdev,
744 u32 sync_type, u32 size,
745 u64 mc_addr);
746 void (*set_shaders)(struct radeon_device *rdev);
747 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
748 void (*set_tex_resource)(struct radeon_device *rdev,
749 int format, int w, int h, int pitch,
Alex Deucher9bb77032011-10-22 10:07:09 -0400750 u64 gpu_addr, u32 size);
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400751 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
752 int x2, int y2);
753 void (*draw_auto)(struct radeon_device *rdev);
754 void (*set_default_state)(struct radeon_device *rdev);
755};
756
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000757struct r600_blit {
Jerome Glisseff82f052010-01-22 15:19:00 +0100758 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100759 struct radeon_bo *shader_obj;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400760 struct r600_blit_cp_primitives primitives;
761 int max_dim;
762 int ring_size_common;
763 int ring_size_per_loop;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000764 u64 shader_gpu_addr;
765 u32 vs_offset, ps_offset;
766 u32 state_offset;
767 u32 state_len;
768 u32 vb_used, vb_total;
769 struct radeon_ib *vb_ib;
770};
771
Alex Deucher6ddddfe2011-10-14 10:51:22 -0400772void r600_blit_suspend(struct radeon_device *rdev);
773
Jerome Glisse69e130a2011-12-21 12:13:46 -0500774int radeon_ib_get(struct radeon_device *rdev, int ring,
775 struct radeon_ib **ib, unsigned size);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200776void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
Jerome Glissec1341e52011-12-21 12:13:47 -0500777bool radeon_ib_try_free(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200778int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
779int radeon_ib_pool_init(struct radeon_device *rdev);
780void radeon_ib_pool_fini(struct radeon_device *rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500781int radeon_ib_pool_start(struct radeon_device *rdev);
782int radeon_ib_pool_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200783/* Ring access between begin & end cannot sleep */
Christian Könige32eb502011-10-23 12:56:27 +0200784int radeon_ring_index(struct radeon_device *rdev, struct radeon_ring *cp);
785void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
786int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
787int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
788void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
789void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
790void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
791int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
792int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucher78c55602011-11-17 14:25:56 -0500793 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
794 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200795void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200796
797
798/*
799 * CS.
800 */
801struct radeon_cs_reloc {
802 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100803 struct radeon_bo *robj;
804 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200805 uint32_t handle;
806 uint32_t flags;
807};
808
809struct radeon_cs_chunk {
810 uint32_t chunk_id;
811 uint32_t length_dw;
Jerome Glisse721604a2012-01-05 22:11:05 -0500812 int kpage_idx[2];
813 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200814 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500815 void __user *user_ptr;
816 int last_copied_page;
817 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200818};
819
820struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100821 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200822 struct radeon_device *rdev;
823 struct drm_file *filp;
824 /* chunks */
825 unsigned nchunks;
826 struct radeon_cs_chunk *chunks;
827 uint64_t *chunks_array;
828 /* IB */
829 unsigned idx;
830 /* relocations */
831 unsigned nrelocs;
832 struct radeon_cs_reloc *relocs;
833 struct radeon_cs_reloc **relocs_ptr;
834 struct list_head validated;
835 /* indices of various chunks */
836 int chunk_ib_idx;
837 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -0500838 int chunk_flags_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200839 struct radeon_ib *ib;
840 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000841 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +0200842 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -0500843 u32 cs_flags;
844 u32 ring;
845 s32 priority;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200846};
847
Dave Airlie513bcb42009-09-23 16:56:27 +1000848extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
849extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -0700850extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +1000851
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200852struct radeon_cs_packet {
853 unsigned idx;
854 unsigned type;
855 unsigned reg;
856 unsigned opcode;
857 int count;
858 unsigned one_reg_wr;
859};
860
861typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
862 struct radeon_cs_packet *pkt,
863 unsigned idx, unsigned reg);
864typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
865 struct radeon_cs_packet *pkt);
866
867
868/*
869 * AGP
870 */
871int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000872void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200873void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200874void radeon_agp_fini(struct radeon_device *rdev);
875
876
877/*
878 * Writeback
879 */
880struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100881 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200882 volatile uint32_t *wb;
883 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -0400884 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400885 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200886};
887
Alex Deucher724c80e2010-08-27 18:25:25 -0400888#define RADEON_WB_SCRATCH_OFFSET 0
889#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -0500890#define RADEON_WB_CP1_RPTR_OFFSET 1280
891#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher724c80e2010-08-27 18:25:25 -0400892#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherd0f8a852010-09-04 05:04:34 -0400893#define R600_WB_EVENT_OFFSET 3072
Alex Deucher724c80e2010-08-27 18:25:25 -0400894
Jerome Glissec93bb852009-07-13 21:04:08 +0200895/**
896 * struct radeon_pm - power management datas
897 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
898 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
899 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
900 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
901 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
902 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
903 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
904 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
905 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300906 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +0200907 * @needed_bandwidth: current bandwidth needs
908 *
909 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300910 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +0200911 * Equation between gpu/memory clock and available bandwidth is hw dependent
912 * (type of memory, bus size, efficiency, ...)
913 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400914
915enum radeon_pm_method {
916 PM_METHOD_PROFILE,
917 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +0100918};
Alex Deucherce8f5372010-05-07 15:10:16 -0400919
920enum radeon_dynpm_state {
921 DYNPM_STATE_DISABLED,
922 DYNPM_STATE_MINIMUM,
923 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000924 DYNPM_STATE_ACTIVE,
925 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -0400926};
927enum radeon_dynpm_action {
928 DYNPM_ACTION_NONE,
929 DYNPM_ACTION_MINIMUM,
930 DYNPM_ACTION_DOWNCLOCK,
931 DYNPM_ACTION_UPCLOCK,
932 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +0100933};
Alex Deucher56278a82009-12-28 13:58:44 -0500934
935enum radeon_voltage_type {
936 VOLTAGE_NONE = 0,
937 VOLTAGE_GPIO,
938 VOLTAGE_VDDC,
939 VOLTAGE_SW
940};
941
Alex Deucher0ec0e742009-12-23 13:21:58 -0500942enum radeon_pm_state_type {
943 POWER_STATE_TYPE_DEFAULT,
944 POWER_STATE_TYPE_POWERSAVE,
945 POWER_STATE_TYPE_BATTERY,
946 POWER_STATE_TYPE_BALANCED,
947 POWER_STATE_TYPE_PERFORMANCE,
948};
949
Alex Deucherce8f5372010-05-07 15:10:16 -0400950enum radeon_pm_profile_type {
951 PM_PROFILE_DEFAULT,
952 PM_PROFILE_AUTO,
953 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -0400954 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -0400955 PM_PROFILE_HIGH,
956};
957
958#define PM_PROFILE_DEFAULT_IDX 0
959#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -0400960#define PM_PROFILE_MID_SH_IDX 2
961#define PM_PROFILE_HIGH_SH_IDX 3
962#define PM_PROFILE_LOW_MH_IDX 4
963#define PM_PROFILE_MID_MH_IDX 5
964#define PM_PROFILE_HIGH_MH_IDX 6
965#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -0400966
967struct radeon_pm_profile {
968 int dpms_off_ps_idx;
969 int dpms_on_ps_idx;
970 int dpms_off_cm_idx;
971 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -0500972};
973
Alex Deucher21a81222010-07-02 12:58:16 -0400974enum radeon_int_thermal_type {
975 THERMAL_TYPE_NONE,
976 THERMAL_TYPE_RV6XX,
977 THERMAL_TYPE_RV770,
978 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -0500979 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -0500980 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -0400981 THERMAL_TYPE_SI,
Alex Deucher21a81222010-07-02 12:58:16 -0400982};
983
Alex Deucher56278a82009-12-28 13:58:44 -0500984struct radeon_voltage {
985 enum radeon_voltage_type type;
986 /* gpio voltage */
987 struct radeon_gpio_rec gpio;
988 u32 delay; /* delay in usec from voltage drop to sclk change */
989 bool active_high; /* voltage drop is active when bit is high */
990 /* VDDC voltage */
991 u8 vddc_id; /* index into vddc voltage table */
992 u8 vddci_id; /* index into vddci voltage table */
993 bool vddci_enabled;
994 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -0400995 u16 voltage;
996 /* evergreen+ vddci */
997 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -0500998};
999
Alex Deucherd7311172010-05-03 01:13:14 -04001000/* clock mode flags */
1001#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1002
Alex Deucher56278a82009-12-28 13:58:44 -05001003struct radeon_pm_clock_info {
1004 /* memory clock */
1005 u32 mclk;
1006 /* engine clock */
1007 u32 sclk;
1008 /* voltage info */
1009 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001010 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001011 u32 flags;
1012};
1013
Alex Deuchera48b9b42010-04-22 14:03:55 -04001014/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001015#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001016
Alex Deucher56278a82009-12-28 13:58:44 -05001017struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001018 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001019 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001020 /* number of valid clock modes in this power state */
1021 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001022 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001023 /* standardized state flags */
1024 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001025 u32 misc; /* vbios specific flags */
1026 u32 misc2; /* vbios specific flags */
1027 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001028};
1029
Rafał Miłecki27459322010-02-11 22:16:36 +00001030/*
1031 * Some modes are overclocked by very low value, accept them
1032 */
1033#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1034
Jerome Glissec93bb852009-07-13 21:04:08 +02001035struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001036 struct mutex mutex;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001037 u32 active_crtcs;
1038 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001039 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001040 bool vblank_sync;
Alex Deucher2031f772010-04-22 12:52:11 -04001041 bool gui_idle;
Jerome Glissec93bb852009-07-13 21:04:08 +02001042 fixed20_12 max_bandwidth;
1043 fixed20_12 igp_sideport_mclk;
1044 fixed20_12 igp_system_mclk;
1045 fixed20_12 igp_ht_link_clk;
1046 fixed20_12 igp_ht_link_width;
1047 fixed20_12 k8_bandwidth;
1048 fixed20_12 sideport_bandwidth;
1049 fixed20_12 ht_bandwidth;
1050 fixed20_12 core_bandwidth;
1051 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001052 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001053 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001054 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001055 /* number of valid power states */
1056 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001057 int current_power_state_index;
1058 int current_clock_mode_index;
1059 int requested_power_state_index;
1060 int requested_clock_mode_index;
1061 int default_power_state_index;
1062 u32 current_sclk;
1063 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001064 u16 current_vddc;
1065 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001066 u32 default_sclk;
1067 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001068 u16 default_vddc;
1069 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001070 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001071 /* selected pm method */
1072 enum radeon_pm_method pm_method;
1073 /* dynpm power management */
1074 struct delayed_work dynpm_idle_work;
1075 enum radeon_dynpm_state dynpm_state;
1076 enum radeon_dynpm_action dynpm_planned_action;
1077 unsigned long dynpm_action_timeout;
1078 bool dynpm_can_upclock;
1079 bool dynpm_can_downclock;
1080 /* profile-based power management */
1081 enum radeon_pm_profile_type profile;
1082 int profile_index;
1083 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001084 /* internal thermal controller on rv6xx+ */
1085 enum radeon_int_thermal_type int_thermal_type;
1086 struct device *int_hwmon_dev;
Jerome Glissec93bb852009-07-13 21:04:08 +02001087};
1088
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001089int radeon_pm_get_type_index(struct radeon_device *rdev,
1090 enum radeon_pm_state_type ps_type,
1091 int instance);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001092
1093/*
1094 * Benchmarking
1095 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001096void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001097
1098
1099/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001100 * Testing
1101 */
1102void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001103void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001104 struct radeon_ring *cpA,
1105 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001106void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001107
1108
1109/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001110 * Debugfs
1111 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001112struct radeon_debugfs {
1113 struct drm_info_list *files;
1114 unsigned num_files;
1115};
1116
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001117int radeon_debugfs_add_files(struct radeon_device *rdev,
1118 struct drm_info_list *files,
1119 unsigned nfiles);
1120int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001121
1122
1123/*
1124 * ASIC specific functions.
1125 */
1126struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001127 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001128 void (*fini)(struct radeon_device *rdev);
1129 int (*resume)(struct radeon_device *rdev);
1130 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001131 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Christian Könige32eb502011-10-23 12:56:27 +02001132 bool (*gpu_is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001133 int (*asic_reset)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001134 /* ioctl hw specific callback. Some hw might want to perform special
1135 * operation on specific ioctl. For instance on wait idle some hw
1136 * might want to perform and HDP flush through MMIO as it seems that
1137 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1138 * through ring.
1139 */
1140 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1141 /* check if 3D engine is idle */
1142 bool (*gui_idle)(struct radeon_device *rdev);
1143 /* wait for mc_idle */
1144 int (*mc_wait_for_idle)(struct radeon_device *rdev);
1145 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001146 struct {
1147 void (*tlb_flush)(struct radeon_device *rdev);
1148 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1149 } gart;
Alex Deucher54e88e02012-02-23 18:10:29 -05001150 /* ring specific callbacks */
Christian König4c87bc22011-10-19 19:02:21 +02001151 struct {
1152 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse721604a2012-01-05 22:11:05 -05001153 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4c87bc22011-10-19 19:02:21 +02001154 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Christian Könige32eb502011-10-23 12:56:27 +02001155 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König4c87bc22011-10-19 19:02:21 +02001156 struct radeon_semaphore *semaphore, bool emit_wait);
Christian Königeb0c19c2012-02-23 15:18:44 +01001157 int (*cs_parse)(struct radeon_cs_parser *p);
Alex Deucherf7128122012-02-23 17:53:45 -05001158 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1159 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1160 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König4c87bc22011-10-19 19:02:21 +02001161 } ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001162 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001163 struct {
1164 int (*set)(struct radeon_device *rdev);
1165 int (*process)(struct radeon_device *rdev);
1166 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001167 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001168 struct {
1169 /* display watermarks */
1170 void (*bandwidth_update)(struct radeon_device *rdev);
1171 /* get frame count */
1172 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1173 /* wait for vblank */
1174 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
1175 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001176 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001177 struct {
1178 int (*blit)(struct radeon_device *rdev,
1179 uint64_t src_offset,
1180 uint64_t dst_offset,
1181 unsigned num_gpu_pages,
1182 struct radeon_fence *fence);
1183 u32 blit_ring_index;
1184 int (*dma)(struct radeon_device *rdev,
1185 uint64_t src_offset,
1186 uint64_t dst_offset,
1187 unsigned num_gpu_pages,
1188 struct radeon_fence *fence);
1189 u32 dma_ring_index;
1190 /* method used for bo copy */
1191 int (*copy)(struct radeon_device *rdev,
1192 uint64_t src_offset,
1193 uint64_t dst_offset,
1194 unsigned num_gpu_pages,
1195 struct radeon_fence *fence);
1196 /* ring used for bo copies */
1197 u32 copy_ring_index;
1198 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001199 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001200 struct {
1201 int (*set_reg)(struct radeon_device *rdev, int reg,
1202 uint32_t tiling_flags, uint32_t pitch,
1203 uint32_t offset, uint32_t obj_size);
1204 void (*clear_reg)(struct radeon_device *rdev, int reg);
1205 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001206 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001207 struct {
1208 void (*init)(struct radeon_device *rdev);
1209 void (*fini)(struct radeon_device *rdev);
1210 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1211 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1212 } hpd;
Alex Deucherce8f5372010-05-07 15:10:16 -04001213 /* power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001214 struct {
1215 void (*misc)(struct radeon_device *rdev);
1216 void (*prepare)(struct radeon_device *rdev);
1217 void (*finish)(struct radeon_device *rdev);
1218 void (*init_profile)(struct radeon_device *rdev);
1219 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001220 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1221 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1222 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1223 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1224 int (*get_pcie_lanes)(struct radeon_device *rdev);
1225 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1226 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deuchera02fa392012-02-23 17:53:41 -05001227 } pm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001228 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001229 struct {
1230 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1231 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1232 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1233 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001234};
1235
Jerome Glisse21f9a432009-09-11 15:55:33 +02001236/*
1237 * Asic structures
1238 */
Jerome Glisse225758d2010-03-09 14:45:10 +00001239struct r100_gpu_lockup {
1240 unsigned long last_jiffies;
1241 u32 last_cp_rptr;
1242};
1243
Dave Airlie551ebd82009-09-01 15:25:57 +10001244struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001245 const unsigned *reg_safe_bm;
1246 unsigned reg_safe_bm_size;
1247 u32 hdp_cntl;
1248 struct r100_gpu_lockup lockup;
Dave Airlie551ebd82009-09-01 15:25:57 +10001249};
1250
Jerome Glisse21f9a432009-09-11 15:55:33 +02001251struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001252 const unsigned *reg_safe_bm;
1253 unsigned reg_safe_bm_size;
1254 u32 resync_scratch;
1255 u32 hdp_cntl;
1256 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001257};
1258
1259struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001260 unsigned max_pipes;
1261 unsigned max_tile_pipes;
1262 unsigned max_simds;
1263 unsigned max_backends;
1264 unsigned max_gprs;
1265 unsigned max_threads;
1266 unsigned max_stack_entries;
1267 unsigned max_hw_contexts;
1268 unsigned max_gs_threads;
1269 unsigned sx_max_export_size;
1270 unsigned sx_max_export_pos_size;
1271 unsigned sx_max_export_smx_size;
1272 unsigned sq_num_cf_insts;
1273 unsigned tiling_nbanks;
1274 unsigned tiling_npipes;
1275 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001276 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001277 unsigned backend_map;
Jerome Glisse225758d2010-03-09 14:45:10 +00001278 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001279};
1280
1281struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001282 unsigned max_pipes;
1283 unsigned max_tile_pipes;
1284 unsigned max_simds;
1285 unsigned max_backends;
1286 unsigned max_gprs;
1287 unsigned max_threads;
1288 unsigned max_stack_entries;
1289 unsigned max_hw_contexts;
1290 unsigned max_gs_threads;
1291 unsigned sx_max_export_size;
1292 unsigned sx_max_export_pos_size;
1293 unsigned sx_max_export_smx_size;
1294 unsigned sq_num_cf_insts;
1295 unsigned sx_num_of_sets;
1296 unsigned sc_prim_fifo_size;
1297 unsigned sc_hiz_tile_fifo_size;
1298 unsigned sc_earlyz_tile_fifo_fize;
1299 unsigned tiling_nbanks;
1300 unsigned tiling_npipes;
1301 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001302 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001303 unsigned backend_map;
Jerome Glisse225758d2010-03-09 14:45:10 +00001304 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001305};
1306
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001307struct evergreen_asic {
1308 unsigned num_ses;
1309 unsigned max_pipes;
1310 unsigned max_tile_pipes;
1311 unsigned max_simds;
1312 unsigned max_backends;
1313 unsigned max_gprs;
1314 unsigned max_threads;
1315 unsigned max_stack_entries;
1316 unsigned max_hw_contexts;
1317 unsigned max_gs_threads;
1318 unsigned sx_max_export_size;
1319 unsigned sx_max_export_pos_size;
1320 unsigned sx_max_export_smx_size;
1321 unsigned sq_num_cf_insts;
1322 unsigned sx_num_of_sets;
1323 unsigned sc_prim_fifo_size;
1324 unsigned sc_hiz_tile_fifo_size;
1325 unsigned sc_earlyz_tile_fifo_size;
1326 unsigned tiling_nbanks;
1327 unsigned tiling_npipes;
1328 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001329 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001330 unsigned backend_map;
Alex Deucher17db7042010-12-21 16:05:39 -05001331 struct r100_gpu_lockup lockup;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001332};
1333
Alex Deucherfecf1d02011-03-02 20:07:29 -05001334struct cayman_asic {
1335 unsigned max_shader_engines;
1336 unsigned max_pipes_per_simd;
1337 unsigned max_tile_pipes;
1338 unsigned max_simds_per_se;
1339 unsigned max_backends_per_se;
1340 unsigned max_texture_channel_caches;
1341 unsigned max_gprs;
1342 unsigned max_threads;
1343 unsigned max_gs_threads;
1344 unsigned max_stack_entries;
1345 unsigned sx_num_of_sets;
1346 unsigned sx_max_export_size;
1347 unsigned sx_max_export_pos_size;
1348 unsigned sx_max_export_smx_size;
1349 unsigned max_hw_contexts;
1350 unsigned sq_num_cf_insts;
1351 unsigned sc_prim_fifo_size;
1352 unsigned sc_hiz_tile_fifo_size;
1353 unsigned sc_earlyz_tile_fifo_size;
1354
1355 unsigned num_shader_engines;
1356 unsigned num_shader_pipes_per_simd;
1357 unsigned num_tile_pipes;
1358 unsigned num_simds_per_se;
1359 unsigned num_backends_per_se;
1360 unsigned backend_disable_mask_per_asic;
1361 unsigned backend_map;
1362 unsigned num_texture_channel_caches;
1363 unsigned mem_max_burst_length_bytes;
1364 unsigned mem_row_size_in_kb;
1365 unsigned shader_engine_tile_size;
1366 unsigned num_gpus;
1367 unsigned multi_gpu_tile_size;
1368
1369 unsigned tile_config;
1370 struct r100_gpu_lockup lockup;
1371};
1372
Alex Deucher0a96d722012-03-20 17:18:11 -04001373struct si_asic {
1374 unsigned max_shader_engines;
1375 unsigned max_pipes_per_simd;
1376 unsigned max_tile_pipes;
1377 unsigned max_simds_per_se;
1378 unsigned max_backends_per_se;
1379 unsigned max_texture_channel_caches;
1380 unsigned max_gprs;
1381 unsigned max_gs_threads;
1382 unsigned max_hw_contexts;
1383 unsigned sc_prim_fifo_size_frontend;
1384 unsigned sc_prim_fifo_size_backend;
1385 unsigned sc_hiz_tile_fifo_size;
1386 unsigned sc_earlyz_tile_fifo_size;
1387
1388 unsigned num_shader_engines;
1389 unsigned num_tile_pipes;
1390 unsigned num_backends_per_se;
1391 unsigned backend_disable_mask_per_asic;
1392 unsigned backend_map;
1393 unsigned num_texture_channel_caches;
1394 unsigned mem_max_burst_length_bytes;
1395 unsigned mem_row_size_in_kb;
1396 unsigned shader_engine_tile_size;
1397 unsigned num_gpus;
1398 unsigned multi_gpu_tile_size;
1399
1400 unsigned tile_config;
1401 struct r100_gpu_lockup lockup;
1402};
1403
Jerome Glisse068a1172009-06-17 13:28:30 +02001404union radeon_asic_config {
1405 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001406 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001407 struct r600_asic r600;
1408 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001409 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001410 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04001411 struct si_asic si;
Jerome Glisse068a1172009-06-17 13:28:30 +02001412};
1413
Daniel Vetter0a10c852010-03-11 21:19:14 +00001414/*
1415 * asic initizalization from radeon_asic.c
1416 */
1417void radeon_agp_disable(struct radeon_device *rdev);
1418int radeon_asic_init(struct radeon_device *rdev);
1419
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001420
1421/*
1422 * IOCTL.
1423 */
1424int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1425 struct drm_file *filp);
1426int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1427 struct drm_file *filp);
1428int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1429 struct drm_file *file_priv);
1430int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1431 struct drm_file *file_priv);
1432int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1433 struct drm_file *file_priv);
1434int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1435 struct drm_file *file_priv);
1436int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1437 struct drm_file *filp);
1438int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1439 struct drm_file *filp);
1440int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1441 struct drm_file *filp);
1442int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1443 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05001444int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1445 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001446int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001447int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1448 struct drm_file *filp);
1449int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1450 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001451
Alex Deucher16cdf042011-10-28 10:30:02 -04001452/* VRAM scratch page for HDP bug, default vram page */
1453struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001454 struct radeon_bo *robj;
1455 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04001456 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001457};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001458
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001459
1460/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001461 * Core structure, functions and helpers.
1462 */
1463typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1464typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1465
1466struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001467 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001468 struct drm_device *ddev;
1469 struct pci_dev *pdev;
1470 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001471 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001472 enum radeon_family family;
1473 unsigned long flags;
1474 int usec_timeout;
1475 enum radeon_pll_errata pll_errata;
1476 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001477 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001478 int disp_priority;
1479 /* BIOS */
1480 uint8_t *bios;
1481 bool is_atom_bios;
1482 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001483 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001484 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001485 resource_size_t rmmio_base;
1486 resource_size_t rmmio_size;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001487 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001488 radeon_rreg_t mc_rreg;
1489 radeon_wreg_t mc_wreg;
1490 radeon_rreg_t pll_rreg;
1491 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001492 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001493 radeon_rreg_t pciep_rreg;
1494 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001495 /* io port */
1496 void __iomem *rio_mem;
1497 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001498 struct radeon_clock clock;
1499 struct radeon_mc mc;
1500 struct radeon_gart gart;
1501 struct radeon_mode_info mode_info;
1502 struct radeon_scratch scratch;
1503 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04001504 rwlock_t fence_lock;
1505 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Christian König15d33322011-09-15 19:02:22 +02001506 struct radeon_semaphore_driver semaphore_drv;
Christian Könige32eb502011-10-23 12:56:27 +02001507 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001508 struct radeon_ib_pool ib_pool;
1509 struct radeon_irq irq;
1510 struct radeon_asic *asic;
1511 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001512 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001513 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001514 struct radeon_mutex cs_mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001515 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001516 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001517 bool gpu_lockup;
1518 bool shutdown;
1519 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001520 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001521 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +10001522 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001523 const struct firmware *me_fw; /* all family ME firmware */
1524 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001525 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05001526 const struct firmware *mc_fw; /* NI MC firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001527 struct r600_blit r600_blit;
Alex Deucher16cdf042011-10-28 10:30:02 -04001528 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001529 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001530 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucherd4877cf2009-12-04 16:56:37 -05001531 struct work_struct hotplug_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001532 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001533 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Matthew Garrett5876dd22010-04-26 15:52:20 -04001534 struct mutex vram_mutex;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001535
1536 /* audio stuff */
Rafał Miłecki7eea7e92010-06-19 12:24:56 +02001537 bool audio_enabled;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001538 struct timer_list audio_timer;
1539 int audio_channels;
1540 int audio_rate;
1541 int audio_bits_per_sample;
1542 uint8_t audio_status_bits;
1543 uint8_t audio_category_code;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001544
Alex Deucherce8f5372010-05-07 15:10:16 -04001545 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001546 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001547 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001548 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04001549 /* i2c buses */
1550 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02001551 /* debugfs */
1552 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1553 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05001554 /* virtual memory */
1555 struct radeon_vm_manager vm_manager;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001556};
1557
1558int radeon_device_init(struct radeon_device *rdev,
1559 struct drm_device *ddev,
1560 struct pci_dev *pdev,
1561 uint32_t flags);
1562void radeon_device_fini(struct radeon_device *rdev);
1563int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1564
Andi Kleen6fcbef72011-10-13 16:08:42 -07001565uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
1566void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
1567u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1568void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04001569
Jerome Glisse4c788672009-11-20 14:29:23 +01001570/*
1571 * Cast helper
1572 */
1573#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001574
1575/*
1576 * Registers read & write functions.
1577 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001578#define RREG8(reg) readb((rdev->rmmio) + (reg))
1579#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1580#define RREG16(reg) readw((rdev->rmmio) + (reg))
1581#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Dave Airliede1b2892009-08-12 18:43:14 +10001582#define RREG32(reg) r100_mm_rreg(rdev, (reg))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001583#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
Dave Airliede1b2892009-08-12 18:43:14 +10001584#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001585#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1586#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1587#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1588#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1589#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1590#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001591#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1592#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +00001593#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1594#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001595#define WREG32_P(reg, val, mask) \
1596 do { \
1597 uint32_t tmp_ = RREG32(reg); \
1598 tmp_ &= (mask); \
1599 tmp_ |= ((val) & ~(mask)); \
1600 WREG32(reg, tmp_); \
1601 } while (0)
1602#define WREG32_PLL_P(reg, val, mask) \
1603 do { \
1604 uint32_t tmp_ = RREG32_PLL(reg); \
1605 tmp_ &= (mask); \
1606 tmp_ |= ((val) & ~(mask)); \
1607 WREG32_PLL(reg, tmp_); \
1608 } while (0)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001609#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
Alex Deucher351a52a2010-06-30 11:52:50 -04001610#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1611#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001612
Dave Airliede1b2892009-08-12 18:43:14 +10001613/*
1614 * Indirect registers accessor
1615 */
1616static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1617{
1618 uint32_t r;
1619
1620 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1621 r = RREG32(RADEON_PCIE_DATA);
1622 return r;
1623}
1624
1625static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1626{
1627 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1628 WREG32(RADEON_PCIE_DATA, (v));
1629}
1630
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001631void r100_pll_errata_after_index(struct radeon_device *rdev);
1632
1633
1634/*
1635 * ASICs helpers.
1636 */
Dave Airlieb995e432009-07-14 02:02:32 +10001637#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1638 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001639#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1640 (rdev->family == CHIP_RV200) || \
1641 (rdev->family == CHIP_RS100) || \
1642 (rdev->family == CHIP_RS200) || \
1643 (rdev->family == CHIP_RV250) || \
1644 (rdev->family == CHIP_RV280) || \
1645 (rdev->family == CHIP_RS300))
1646#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1647 (rdev->family == CHIP_RV350) || \
1648 (rdev->family == CHIP_R350) || \
1649 (rdev->family == CHIP_RV380) || \
1650 (rdev->family == CHIP_R420) || \
1651 (rdev->family == CHIP_R423) || \
1652 (rdev->family == CHIP_RV410) || \
1653 (rdev->family == CHIP_RS400) || \
1654 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05001655#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1656 (rdev->ddev->pdev->device == 0x9443) || \
1657 (rdev->ddev->pdev->device == 0x944B) || \
1658 (rdev->ddev->pdev->device == 0x9506) || \
1659 (rdev->ddev->pdev->device == 0x9509) || \
1660 (rdev->ddev->pdev->device == 0x950F) || \
1661 (rdev->ddev->pdev->device == 0x689C) || \
1662 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001663#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05001664#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1665 (rdev->family == CHIP_RS690) || \
1666 (rdev->family == CHIP_RS740) || \
1667 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001668#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1669#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001670#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05001671#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1672 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05001673#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deuchercb28bb32012-03-20 17:17:59 -04001674#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_TAHITI))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001675
1676/*
1677 * BIOS helpers.
1678 */
1679#define RBIOS8(i) (rdev->bios[i])
1680#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1681#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1682
1683int radeon_combios_init(struct radeon_device *rdev);
1684void radeon_combios_fini(struct radeon_device *rdev);
1685int radeon_atombios_init(struct radeon_device *rdev);
1686void radeon_atombios_fini(struct radeon_device *rdev);
1687
1688
1689/*
1690 * RING helpers.
1691 */
Andi Kleence580fa2011-10-13 16:08:47 -07001692#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02001693static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001694{
Christian Könige32eb502011-10-23 12:56:27 +02001695 ring->ring[ring->wptr++] = v;
1696 ring->wptr &= ring->ptr_mask;
1697 ring->count_dw--;
1698 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001699}
Andi Kleence580fa2011-10-13 16:08:47 -07001700#else
1701/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02001702void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07001703#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001704
1705/*
1706 * ASICs macro.
1707 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001708#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001709#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1710#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1711#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian Königeb0c19c2012-02-23 15:18:44 +01001712#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001713#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Christian König7b1f2482011-09-23 15:11:23 +02001714#define radeon_gpu_is_lockup(rdev, cp) (rdev)->asic->gpu_is_lockup((rdev), (cp))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001715#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05001716#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
1717#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
Alex Deucherf7128122012-02-23 17:53:45 -05001718#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
1719#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
1720#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
Christian König4c87bc22011-10-19 19:02:21 +02001721#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
Jerome Glisse721604a2012-01-05 22:11:05 -05001722#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001723#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
1724#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001725#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Christian König4c87bc22011-10-19 19:02:21 +02001726#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
1727#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05001728#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
1729#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
1730#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
1731#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
1732#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
1733#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05001734#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
1735#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
1736#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
1737#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
1738#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
1739#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
1740#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001741#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
1742#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001743#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05001744#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
1745#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
1746#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
1747#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04001748#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05001749#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
1750#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
1751#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
1752#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
1753#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher0f9e0062012-02-23 17:53:40 -05001754#define radeon_pre_page_flip(rdev, crtc) rdev->asic->pflip.pre_page_flip((rdev), (crtc))
1755#define radeon_page_flip(rdev, crtc, base) rdev->asic->pflip.page_flip((rdev), (crtc), (base))
1756#define radeon_post_page_flip(rdev, crtc) rdev->asic->pflip.post_page_flip((rdev), (crtc))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001757#define radeon_wait_for_vblank(rdev, crtc) rdev->asic->display.wait_for_vblank((rdev), (crtc))
Alex Deucher89e51812012-02-23 17:53:38 -05001758#define radeon_mc_wait_for_idle(rdev) rdev->asic->mc_wait_for_idle((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001759
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001760/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001761/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001762extern int radeon_gpu_reset(struct radeon_device *rdev);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001763extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001764extern int radeon_modeset_init(struct radeon_device *rdev);
1765extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001766extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001767extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04001768extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001769extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001770extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001771extern void radeon_wb_fini(struct radeon_device *rdev);
1772extern int radeon_wb_init(struct radeon_device *rdev);
1773extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001774extern void radeon_surface_init(struct radeon_device *rdev);
1775extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001776extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001777extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001778extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001779extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001780extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1781extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001782extern int radeon_resume_kms(struct drm_device *dev);
1783extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10001784extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001785
Daniel Vetter3574dda2011-02-18 17:59:19 +01001786/*
Jerome Glisse721604a2012-01-05 22:11:05 -05001787 * vm
1788 */
1789int radeon_vm_manager_init(struct radeon_device *rdev);
1790void radeon_vm_manager_fini(struct radeon_device *rdev);
1791int radeon_vm_manager_start(struct radeon_device *rdev);
1792int radeon_vm_manager_suspend(struct radeon_device *rdev);
1793int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
1794void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
1795int radeon_vm_bind(struct radeon_device *rdev, struct radeon_vm *vm);
1796void radeon_vm_unbind(struct radeon_device *rdev, struct radeon_vm *vm);
1797int radeon_vm_bo_update_pte(struct radeon_device *rdev,
1798 struct radeon_vm *vm,
1799 struct radeon_bo *bo,
1800 struct ttm_mem_reg *mem);
1801void radeon_vm_bo_invalidate(struct radeon_device *rdev,
1802 struct radeon_bo *bo);
1803int radeon_vm_bo_add(struct radeon_device *rdev,
1804 struct radeon_vm *vm,
1805 struct radeon_bo *bo,
1806 uint64_t offset,
1807 uint32_t flags);
1808int radeon_vm_bo_rmv(struct radeon_device *rdev,
1809 struct radeon_vm *vm,
1810 struct radeon_bo *bo);
1811
1812
1813/*
Alex Deucher16cdf042011-10-28 10:30:02 -04001814 * R600 vram scratch functions
1815 */
1816int r600_vram_scratch_init(struct radeon_device *rdev);
1817void r600_vram_scratch_fini(struct radeon_device *rdev);
1818
1819/*
Jerome Glisse285484e2011-12-16 17:03:42 -05001820 * r600 cs checking helper
1821 */
1822unsigned r600_mip_minify(unsigned size, unsigned level);
1823bool r600_fmt_is_valid_color(u32 format);
1824bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
1825int r600_fmt_get_blocksize(u32 format);
1826int r600_fmt_get_nblocksx(u32 format, u32 w);
1827int r600_fmt_get_nblocksy(u32 format, u32 h);
1828
1829/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01001830 * r600 functions used by radeon_encoder.c
1831 */
Rafał Miłecki2cd6218c2010-03-08 22:14:01 +00001832extern void r600_hdmi_enable(struct drm_encoder *encoder);
1833extern void r600_hdmi_disable(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001834extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherfe251e22010-03-24 13:36:43 -04001835
Alex Deucher0af62b02011-01-06 21:19:31 -05001836extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05001837extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05001838
Alberto Miloned7a29522010-07-06 11:40:24 -04001839/* radeon_acpi.c */
1840#if defined(CONFIG_ACPI)
1841extern int radeon_acpi_init(struct radeon_device *rdev);
1842#else
1843static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1844#endif
1845
Jerome Glisse4c788672009-11-20 14:29:23 +01001846#include "radeon_object.h"
1847
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001848#endif