blob: 324431e42fdf7f3f5ecbe0df13892c6ae16e3fff [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include "drmP.h"
34#include "drm.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Zhenyu Wang036a4a72009-06-08 14:40:19 +080040/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010041static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050042ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080043{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000044 if ((dev_priv->irq_mask & mask) != 0) {
45 dev_priv->irq_mask &= ~mask;
46 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000047 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080048 }
49}
50
51static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050052ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080053{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000054 if ((dev_priv->irq_mask & mask) != mask) {
55 dev_priv->irq_mask |= mask;
56 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000057 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080058 }
59}
60
Keith Packard7c463582008-11-04 02:03:27 -080061void
62i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
63{
64 if ((dev_priv->pipestat[pipe] & mask) != mask) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080065 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080066
67 dev_priv->pipestat[pipe] |= mask;
68 /* Enable the interrupt, clear any pending status */
69 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +000070 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080071 }
72}
73
74void
75i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
76{
77 if ((dev_priv->pipestat[pipe] & mask) != 0) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080078 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080079
80 dev_priv->pipestat[pipe] &= ~mask;
81 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +000082 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080083 }
84}
85
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +100086/**
Zhao Yakui01c66882009-10-28 05:10:00 +000087 * intel_enable_asle - enable ASLE interrupt for OpRegion
88 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +000089void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +000090{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000091 drm_i915_private_t *dev_priv = dev->dev_private;
92 unsigned long irqflags;
93
Jesse Barnes7e231dbe2012-03-28 13:39:38 -070094 /* FIXME: opregion/asle for VLV */
95 if (IS_VALLEYVIEW(dev))
96 return;
97
Chris Wilson1ec14ad2010-12-04 11:30:53 +000098 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +000099
Eric Anholtc619eed2010-01-28 16:45:52 -0800100 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500101 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800102 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000103 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700104 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100105 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800106 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700107 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800108 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000109
110 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000111}
112
113/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700114 * i915_pipe_enabled - check if a pipe is enabled
115 * @dev: DRM device
116 * @pipe: pipe to check
117 *
118 * Reading certain registers when the pipe is disabled can hang the chip.
119 * Use this routine to make sure the PLL is running and the pipe is active
120 * before reading such registers if unsure.
121 */
122static int
123i915_pipe_enabled(struct drm_device *dev, int pipe)
124{
125 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson5eddb702010-09-11 13:48:45 +0100126 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700127}
128
Keith Packard42f52ef2008-10-18 19:39:29 -0700129/* Called from drm generic code, passed a 'crtc', which
130 * we use as a pipe index
131 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700132static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700133{
134 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
135 unsigned long high_frame;
136 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100137 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700138
139 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800140 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800141 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700142 return 0;
143 }
144
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800145 high_frame = PIPEFRAME(pipe);
146 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100147
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700148 /*
149 * High & low register fields aren't synchronized, so make sure
150 * we get a low value that's stable across two reads of the high
151 * register.
152 */
153 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100154 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
155 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
156 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700157 } while (high1 != high2);
158
Chris Wilson5eddb702010-09-11 13:48:45 +0100159 high1 >>= PIPE_FRAME_HIGH_SHIFT;
160 low >>= PIPE_FRAME_LOW_SHIFT;
161 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700162}
163
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700164static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800165{
166 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800167 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800168
169 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800170 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800171 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800172 return 0;
173 }
174
175 return I915_READ(reg);
176}
177
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700178static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100179 int *vpos, int *hpos)
180{
181 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
182 u32 vbl = 0, position = 0;
183 int vbl_start, vbl_end, htotal, vtotal;
184 bool in_vbl = true;
185 int ret = 0;
186
187 if (!i915_pipe_enabled(dev, pipe)) {
188 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800189 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100190 return 0;
191 }
192
193 /* Get vtotal. */
194 vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
195
196 if (INTEL_INFO(dev)->gen >= 4) {
197 /* No obvious pixelcount register. Only query vertical
198 * scanout position from Display scan line register.
199 */
200 position = I915_READ(PIPEDSL(pipe));
201
202 /* Decode into vertical scanout position. Don't have
203 * horizontal scanout position.
204 */
205 *vpos = position & 0x1fff;
206 *hpos = 0;
207 } else {
208 /* Have access to pixelcount since start of frame.
209 * We can split this into vertical and horizontal
210 * scanout position.
211 */
212 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
213
214 htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
215 *vpos = position / htotal;
216 *hpos = position - (*vpos * htotal);
217 }
218
219 /* Query vblank area. */
220 vbl = I915_READ(VBLANK(pipe));
221
222 /* Test position against vblank region. */
223 vbl_start = vbl & 0x1fff;
224 vbl_end = (vbl >> 16) & 0x1fff;
225
226 if ((*vpos < vbl_start) || (*vpos > vbl_end))
227 in_vbl = false;
228
229 /* Inside "upper part" of vblank area? Apply corrective offset: */
230 if (in_vbl && (*vpos >= vbl_start))
231 *vpos = *vpos - vtotal;
232
233 /* Readouts valid? */
234 if (vbl > 0)
235 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
236
237 /* In vblank? */
238 if (in_vbl)
239 ret |= DRM_SCANOUTPOS_INVBL;
240
241 return ret;
242}
243
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700244static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100245 int *max_error,
246 struct timeval *vblank_time,
247 unsigned flags)
248{
Chris Wilson4041b852011-01-22 10:07:56 +0000249 struct drm_i915_private *dev_priv = dev->dev_private;
250 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100251
Chris Wilson4041b852011-01-22 10:07:56 +0000252 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
253 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100254 return -EINVAL;
255 }
256
257 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000258 crtc = intel_get_crtc_for_pipe(dev, pipe);
259 if (crtc == NULL) {
260 DRM_ERROR("Invalid crtc %d\n", pipe);
261 return -EINVAL;
262 }
263
264 if (!crtc->enabled) {
265 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
266 return -EBUSY;
267 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100268
269 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000270 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
271 vblank_time, flags,
272 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100273}
274
Jesse Barnes5ca58282009-03-31 14:11:15 -0700275/*
276 * Handle hotplug events outside the interrupt handler proper.
277 */
278static void i915_hotplug_work_func(struct work_struct *work)
279{
280 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
281 hotplug_work);
282 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700283 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100284 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700285
Keith Packarda65e34c2011-07-25 10:04:56 -0700286 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800287 DRM_DEBUG_KMS("running encoder hotplug functions\n");
288
Chris Wilson4ef69c72010-09-09 15:14:28 +0100289 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
290 if (encoder->hot_plug)
291 encoder->hot_plug(encoder);
292
Keith Packard40ee3382011-07-28 15:31:19 -0700293 mutex_unlock(&mode_config->mutex);
294
Jesse Barnes5ca58282009-03-31 14:11:15 -0700295 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000296 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700297}
298
Jesse Barnesf97108d2010-01-29 11:27:07 -0800299static void i915_handle_rps_change(struct drm_device *dev)
300{
301 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000302 u32 busy_up, busy_down, max_avg, min_avg;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800303 u8 new_delay = dev_priv->cur_delay;
304
Jesse Barnes7648fa92010-05-20 14:28:11 -0700305 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000306 busy_up = I915_READ(RCPREVBSYTUPAVG);
307 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800308 max_avg = I915_READ(RCBMAXAVG);
309 min_avg = I915_READ(RCBMINAVG);
310
311 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000312 if (busy_up > max_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800313 if (dev_priv->cur_delay != dev_priv->max_delay)
314 new_delay = dev_priv->cur_delay - 1;
315 if (new_delay < dev_priv->max_delay)
316 new_delay = dev_priv->max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000317 } else if (busy_down < min_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800318 if (dev_priv->cur_delay != dev_priv->min_delay)
319 new_delay = dev_priv->cur_delay + 1;
320 if (new_delay > dev_priv->min_delay)
321 new_delay = dev_priv->min_delay;
322 }
323
Jesse Barnes7648fa92010-05-20 14:28:11 -0700324 if (ironlake_set_drps(dev, new_delay))
325 dev_priv->cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800326
327 return;
328}
329
Chris Wilson549f7362010-10-19 11:19:32 +0100330static void notify_ring(struct drm_device *dev,
331 struct intel_ring_buffer *ring)
332{
333 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9862e602011-01-04 22:22:17 +0000334
Chris Wilson475553d2011-01-20 09:52:56 +0000335 if (ring->obj == NULL)
336 return;
337
Chris Wilson6d171cb2012-04-28 09:00:03 +0100338 trace_i915_gem_request_complete(ring, ring->get_seqno(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000339
Chris Wilson549f7362010-10-19 11:19:32 +0100340 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700341 if (i915_enable_hangcheck) {
342 dev_priv->hangcheck_count = 0;
343 mod_timer(&dev_priv->hangcheck_timer,
344 jiffies +
345 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
346 }
Chris Wilson549f7362010-10-19 11:19:32 +0100347}
348
Ben Widawsky4912d042011-04-25 11:25:20 -0700349static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800350{
Ben Widawsky4912d042011-04-25 11:25:20 -0700351 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
352 rps_work);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800353 u8 new_delay = dev_priv->cur_delay;
Ben Widawsky4912d042011-04-25 11:25:20 -0700354 u32 pm_iir, pm_imr;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800355
Ben Widawsky4912d042011-04-25 11:25:20 -0700356 spin_lock_irq(&dev_priv->rps_lock);
357 pm_iir = dev_priv->pm_iir;
358 dev_priv->pm_iir = 0;
359 pm_imr = I915_READ(GEN6_PMIMR);
Daniel Vettera9e26412011-09-08 14:00:21 +0200360 I915_WRITE(GEN6_PMIMR, 0);
Ben Widawsky4912d042011-04-25 11:25:20 -0700361 spin_unlock_irq(&dev_priv->rps_lock);
362
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800363 if (!pm_iir)
364 return;
365
Ben Widawsky4912d042011-04-25 11:25:20 -0700366 mutex_lock(&dev_priv->dev->struct_mutex);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800367 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
368 if (dev_priv->cur_delay != dev_priv->max_delay)
369 new_delay = dev_priv->cur_delay + 1;
370 if (new_delay > dev_priv->max_delay)
371 new_delay = dev_priv->max_delay;
372 } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
Ben Widawsky4912d042011-04-25 11:25:20 -0700373 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800374 if (dev_priv->cur_delay != dev_priv->min_delay)
375 new_delay = dev_priv->cur_delay - 1;
376 if (new_delay < dev_priv->min_delay) {
377 new_delay = dev_priv->min_delay;
378 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
379 I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
380 ((new_delay << 16) & 0x3f0000));
381 } else {
382 /* Make sure we continue to get down interrupts
383 * until we hit the minimum frequency */
384 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
385 I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
386 }
Ben Widawsky4912d042011-04-25 11:25:20 -0700387 gen6_gt_force_wake_put(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800388 }
389
Ben Widawsky4912d042011-04-25 11:25:20 -0700390 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800391 dev_priv->cur_delay = new_delay;
392
Ben Widawsky4912d042011-04-25 11:25:20 -0700393 /*
394 * rps_lock not held here because clearing is non-destructive. There is
395 * an *extremely* unlikely race with gen6_rps_enable() that is prevented
396 * by holding struct_mutex for the duration of the write.
397 */
Ben Widawsky4912d042011-04-25 11:25:20 -0700398 mutex_unlock(&dev_priv->dev->struct_mutex);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800399}
400
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200401static void snb_gt_irq_handler(struct drm_device *dev,
402 struct drm_i915_private *dev_priv,
403 u32 gt_iir)
404{
405
406 if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
407 GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
408 notify_ring(dev, &dev_priv->ring[RCS]);
409 if (gt_iir & GEN6_BSD_USER_INTERRUPT)
410 notify_ring(dev, &dev_priv->ring[VCS]);
411 if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
412 notify_ring(dev, &dev_priv->ring[BCS]);
413
414 if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
415 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
416 GT_RENDER_CS_ERROR_INTERRUPT)) {
417 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
418 i915_handle_error(dev, false);
419 }
420}
421
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100422static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
423 u32 pm_iir)
424{
425 unsigned long flags;
426
427 /*
428 * IIR bits should never already be set because IMR should
429 * prevent an interrupt from being shown in IIR. The warning
430 * displays a case where we've unsafely cleared
431 * dev_priv->pm_iir. Although missing an interrupt of the same
432 * type is not a problem, it displays a problem in the logic.
433 *
434 * The mask bit in IMR is cleared by rps_work.
435 */
436
437 spin_lock_irqsave(&dev_priv->rps_lock, flags);
438 WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
439 dev_priv->pm_iir |= pm_iir;
440 I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
441 POSTING_READ(GEN6_PMIMR);
442 spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
443
444 queue_work(dev_priv->wq, &dev_priv->rps_work);
445}
446
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700447static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS)
448{
449 struct drm_device *dev = (struct drm_device *) arg;
450 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
451 u32 iir, gt_iir, pm_iir;
452 irqreturn_t ret = IRQ_NONE;
453 unsigned long irqflags;
454 int pipe;
455 u32 pipe_stats[I915_MAX_PIPES];
456 u32 vblank_status;
457 int vblank = 0;
458 bool blc_event;
459
460 atomic_inc(&dev_priv->irq_received);
461
462 vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS |
463 PIPE_VBLANK_INTERRUPT_STATUS;
464
465 while (true) {
466 iir = I915_READ(VLV_IIR);
467 gt_iir = I915_READ(GTIIR);
468 pm_iir = I915_READ(GEN6_PMIIR);
469
470 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
471 goto out;
472
473 ret = IRQ_HANDLED;
474
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200475 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700476
477 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
478 for_each_pipe(pipe) {
479 int reg = PIPESTAT(pipe);
480 pipe_stats[pipe] = I915_READ(reg);
481
482 /*
483 * Clear the PIPE*STAT regs before the IIR
484 */
485 if (pipe_stats[pipe] & 0x8000ffff) {
486 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
487 DRM_DEBUG_DRIVER("pipe %c underrun\n",
488 pipe_name(pipe));
489 I915_WRITE(reg, pipe_stats[pipe]);
490 }
491 }
492 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
493
494 /* Consume port. Then clear IIR or we'll miss events */
495 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
496 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
497
498 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
499 hotplug_status);
500 if (hotplug_status & dev_priv->hotplug_supported_mask)
501 queue_work(dev_priv->wq,
502 &dev_priv->hotplug_work);
503
504 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
505 I915_READ(PORT_HOTPLUG_STAT);
506 }
507
508
509 if (iir & I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT) {
510 drm_handle_vblank(dev, 0);
511 vblank++;
Chris Wilsone0f608d2012-04-24 22:59:43 +0100512 intel_finish_page_flip(dev, 0);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700513 }
514
515 if (iir & I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT) {
516 drm_handle_vblank(dev, 1);
517 vblank++;
Chris Wilsone0f608d2012-04-24 22:59:43 +0100518 intel_finish_page_flip(dev, 0);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700519 }
520
521 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
522 blc_event = true;
523
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100524 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
525 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700526
527 I915_WRITE(GTIIR, gt_iir);
528 I915_WRITE(GEN6_PMIIR, pm_iir);
529 I915_WRITE(VLV_IIR, iir);
530 }
531
532out:
533 return ret;
534}
535
Chris Wilson9adab8b2012-05-09 21:45:43 +0100536static void pch_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -0800537{
538 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800539 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800540
Jesse Barnes776ad802011-01-04 15:09:39 -0800541 if (pch_iir & SDE_AUDIO_POWER_MASK)
542 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
543 (pch_iir & SDE_AUDIO_POWER_MASK) >>
544 SDE_AUDIO_POWER_SHIFT);
545
546 if (pch_iir & SDE_GMBUS)
547 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
548
549 if (pch_iir & SDE_AUDIO_HDCP_MASK)
550 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
551
552 if (pch_iir & SDE_AUDIO_TRANS_MASK)
553 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
554
555 if (pch_iir & SDE_POISON)
556 DRM_ERROR("PCH poison interrupt\n");
557
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800558 if (pch_iir & SDE_FDI_MASK)
559 for_each_pipe(pipe)
560 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
561 pipe_name(pipe),
562 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800563
564 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
565 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
566
567 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
568 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
569
570 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
571 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
572 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
573 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
574}
575
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700576static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700577{
578 struct drm_device *dev = (struct drm_device *) arg;
579 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson0e434062012-05-09 21:45:44 +0100580 u32 de_iir, gt_iir, de_ier, pm_iir;
581 irqreturn_t ret = IRQ_NONE;
582 int i;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700583
584 atomic_inc(&dev_priv->irq_received);
585
586 /* disable master interrupt before clearing iir */
587 de_ier = I915_READ(DEIER);
588 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson0e434062012-05-09 21:45:44 +0100589
590 gt_iir = I915_READ(GTIIR);
591 if (gt_iir) {
592 snb_gt_irq_handler(dev, dev_priv, gt_iir);
593 I915_WRITE(GTIIR, gt_iir);
594 ret = IRQ_HANDLED;
595 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700596
597 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100598 if (de_iir) {
599 if (de_iir & DE_GSE_IVB)
600 intel_opregion_gse_intr(dev);
601
602 for (i = 0; i < 3; i++) {
603 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
604 intel_prepare_page_flip(dev, i);
605 intel_finish_page_flip_plane(dev, i);
606 }
607 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
608 drm_handle_vblank(dev, i);
609 }
610
611 /* check event from PCH */
612 if (de_iir & DE_PCH_EVENT_IVB) {
613 u32 pch_iir = I915_READ(SDEIIR);
614
615 if (pch_iir & SDE_HOTPLUG_MASK_CPT)
616 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
617 pch_irq_handler(dev, pch_iir);
618
619 /* clear PCH hotplug event before clear CPU irq */
620 I915_WRITE(SDEIIR, pch_iir);
621 }
622
623 I915_WRITE(DEIIR, de_iir);
624 ret = IRQ_HANDLED;
625 }
626
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700627 pm_iir = I915_READ(GEN6_PMIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100628 if (pm_iir) {
629 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
630 gen6_queue_rps_work(dev_priv, pm_iir);
631 I915_WRITE(GEN6_PMIIR, pm_iir);
632 ret = IRQ_HANDLED;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700633 }
634
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700635 I915_WRITE(DEIER, de_ier);
636 POSTING_READ(DEIER);
637
638 return ret;
639}
640
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200641static void ilk_gt_irq_handler(struct drm_device *dev,
642 struct drm_i915_private *dev_priv,
643 u32 gt_iir)
644{
645 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
646 notify_ring(dev, &dev_priv->ring[RCS]);
647 if (gt_iir & GT_BSD_USER_INTERRUPT)
648 notify_ring(dev, &dev_priv->ring[VCS]);
649}
650
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700651static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800652{
Jesse Barnes46979952011-04-07 13:53:55 -0700653 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800654 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
655 int ret = IRQ_NONE;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800656 u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100657 u32 hotplug_mask;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100658
Jesse Barnes46979952011-04-07 13:53:55 -0700659 atomic_inc(&dev_priv->irq_received);
660
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000661 /* disable master interrupt before clearing iir */
662 de_ier = I915_READ(DEIER);
663 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000664 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000665
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800666 de_iir = I915_READ(DEIIR);
667 gt_iir = I915_READ(GTIIR);
Zhenyu Wangc6501562009-11-03 18:57:21 +0000668 pch_iir = I915_READ(SDEIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800669 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800670
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800671 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
672 (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800673 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800674
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100675 if (HAS_PCH_CPT(dev))
676 hotplug_mask = SDE_HOTPLUG_MASK_CPT;
677 else
678 hotplug_mask = SDE_HOTPLUG_MASK;
679
Zou Nan haic7c85102010-01-15 10:29:06 +0800680 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800681
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200682 if (IS_GEN5(dev))
683 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
684 else
685 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800686
687 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100688 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800689
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800690 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800691 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100692 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800693 }
694
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800695 if (de_iir & DE_PLANEB_FLIP_DONE) {
696 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100697 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800698 }
Li Pengc062df62010-01-23 00:12:58 +0800699
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800700 if (de_iir & DE_PIPEA_VBLANK)
701 drm_handle_vblank(dev, 0);
702
703 if (de_iir & DE_PIPEB_VBLANK)
704 drm_handle_vblank(dev, 1);
705
Zou Nan haic7c85102010-01-15 10:29:06 +0800706 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800707 if (de_iir & DE_PCH_EVENT) {
708 if (pch_iir & hotplug_mask)
709 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
Chris Wilson9adab8b2012-05-09 21:45:43 +0100710 pch_irq_handler(dev, pch_iir);
Jesse Barnes776ad802011-01-04 15:09:39 -0800711 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800712
Jesse Barnesf97108d2010-01-29 11:27:07 -0800713 if (de_iir & DE_PCU_EVENT) {
Jesse Barnes7648fa92010-05-20 14:28:11 -0700714 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
Jesse Barnesf97108d2010-01-29 11:27:07 -0800715 i915_handle_rps_change(dev);
716 }
717
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100718 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
719 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800720
Zou Nan haic7c85102010-01-15 10:29:06 +0800721 /* should clear PCH hotplug event before clear CPU irq */
722 I915_WRITE(SDEIIR, pch_iir);
723 I915_WRITE(GTIIR, gt_iir);
724 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -0700725 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800726
727done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000728 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000729 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000730
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800731 return ret;
732}
733
Jesse Barnes8a905232009-07-11 16:48:03 -0400734/**
735 * i915_error_work_func - do process context error handling work
736 * @work: work struct
737 *
738 * Fire an error uevent so userspace can see that a hang or error
739 * was detected.
740 */
741static void i915_error_work_func(struct work_struct *work)
742{
743 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
744 error_work);
745 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400746 char *error_event[] = { "ERROR=1", NULL };
747 char *reset_event[] = { "RESET=1", NULL };
748 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400749
Ben Gamarif316a422009-09-14 17:48:46 -0400750 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400751
Ben Gamariba1234d2009-09-14 17:48:47 -0400752 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100753 DRM_DEBUG_DRIVER("resetting chip\n");
754 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200755 if (!i915_reset(dev)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100756 atomic_set(&dev_priv->mm.wedged, 0);
757 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400758 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100759 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400760 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400761}
762
Chris Wilson3bd3c932010-08-19 08:19:30 +0100763#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000764static struct drm_i915_error_object *
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000765i915_error_object_create(struct drm_i915_private *dev_priv,
Chris Wilson05394f32010-11-08 19:18:58 +0000766 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000767{
768 struct drm_i915_error_object *dst;
Chris Wilson9df30792010-02-18 10:24:56 +0000769 int page, page_count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100770 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000771
Chris Wilson05394f32010-11-08 19:18:58 +0000772 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000773 return NULL;
774
Chris Wilson05394f32010-11-08 19:18:58 +0000775 page_count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000776
Akshay Joshi0206e352011-08-16 15:34:10 -0400777 dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000778 if (dst == NULL)
779 return NULL;
780
Chris Wilson05394f32010-11-08 19:18:58 +0000781 reloc_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000782 for (page = 0; page < page_count; page++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700783 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100784 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700785
Chris Wilsone56660d2010-08-07 11:01:26 +0100786 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000787 if (d == NULL)
788 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100789
Andrew Morton788885a2010-05-11 14:07:05 -0700790 local_irq_save(flags);
Daniel Vetter74898d72012-02-15 23:50:22 +0100791 if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
792 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +0100793 void __iomem *s;
794
795 /* Simply ignore tiling or any overlapping fence.
796 * It's part of the error state, and this hopefully
797 * captures what the GPU read.
798 */
799
800 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
801 reloc_offset);
802 memcpy_fromio(d, s, PAGE_SIZE);
803 io_mapping_unmap_atomic(s);
804 } else {
805 void *s;
806
807 drm_clflush_pages(&src->pages[page], 1);
808
809 s = kmap_atomic(src->pages[page]);
810 memcpy(d, s, PAGE_SIZE);
811 kunmap_atomic(s);
812
813 drm_clflush_pages(&src->pages[page], 1);
814 }
Andrew Morton788885a2010-05-11 14:07:05 -0700815 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100816
Chris Wilson9df30792010-02-18 10:24:56 +0000817 dst->pages[page] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100818
819 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000820 }
821 dst->page_count = page_count;
Chris Wilson05394f32010-11-08 19:18:58 +0000822 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000823
824 return dst;
825
826unwind:
827 while (page--)
828 kfree(dst->pages[page]);
829 kfree(dst);
830 return NULL;
831}
832
833static void
834i915_error_object_free(struct drm_i915_error_object *obj)
835{
836 int page;
837
838 if (obj == NULL)
839 return;
840
841 for (page = 0; page < obj->page_count; page++)
842 kfree(obj->pages[page]);
843
844 kfree(obj);
845}
846
Daniel Vetter742cbee2012-04-27 15:17:39 +0200847void
848i915_error_state_free(struct kref *error_ref)
Chris Wilson9df30792010-02-18 10:24:56 +0000849{
Daniel Vetter742cbee2012-04-27 15:17:39 +0200850 struct drm_i915_error_state *error = container_of(error_ref,
851 typeof(*error), ref);
Chris Wilsone2f973d2011-01-27 19:15:11 +0000852 int i;
853
Chris Wilson52d39a22012-02-15 11:25:37 +0000854 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
855 i915_error_object_free(error->ring[i].batchbuffer);
856 i915_error_object_free(error->ring[i].ringbuffer);
857 kfree(error->ring[i].requests);
858 }
Chris Wilsone2f973d2011-01-27 19:15:11 +0000859
Chris Wilson9df30792010-02-18 10:24:56 +0000860 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100861 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +0000862 kfree(error);
863}
Chris Wilson1b502472012-04-24 15:47:30 +0100864static void capture_bo(struct drm_i915_error_buffer *err,
865 struct drm_i915_gem_object *obj)
866{
867 err->size = obj->base.size;
868 err->name = obj->base.name;
869 err->seqno = obj->last_rendering_seqno;
870 err->gtt_offset = obj->gtt_offset;
871 err->read_domains = obj->base.read_domains;
872 err->write_domain = obj->base.write_domain;
873 err->fence_reg = obj->fence_reg;
874 err->pinned = 0;
875 if (obj->pin_count > 0)
876 err->pinned = 1;
877 if (obj->user_pin_count > 0)
878 err->pinned = -1;
879 err->tiling = obj->tiling_mode;
880 err->dirty = obj->dirty;
881 err->purgeable = obj->madv != I915_MADV_WILLNEED;
882 err->ring = obj->ring ? obj->ring->id : -1;
883 err->cache_level = obj->cache_level;
884}
Chris Wilson9df30792010-02-18 10:24:56 +0000885
Chris Wilson1b502472012-04-24 15:47:30 +0100886static u32 capture_active_bo(struct drm_i915_error_buffer *err,
887 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000888{
889 struct drm_i915_gem_object *obj;
890 int i = 0;
891
892 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +0100893 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000894 if (++i == count)
895 break;
Chris Wilson1b502472012-04-24 15:47:30 +0100896 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000897
Chris Wilson1b502472012-04-24 15:47:30 +0100898 return i;
899}
900
901static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
902 int count, struct list_head *head)
903{
904 struct drm_i915_gem_object *obj;
905 int i = 0;
906
907 list_for_each_entry(obj, head, gtt_list) {
908 if (obj->pin_count == 0)
909 continue;
910
911 capture_bo(err++, obj);
912 if (++i == count)
913 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000914 }
915
916 return i;
917}
918
Chris Wilson748ebc62010-10-24 10:28:47 +0100919static void i915_gem_record_fences(struct drm_device *dev,
920 struct drm_i915_error_state *error)
921{
922 struct drm_i915_private *dev_priv = dev->dev_private;
923 int i;
924
925 /* Fences */
926 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +0200927 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +0100928 case 6:
929 for (i = 0; i < 16; i++)
930 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
931 break;
932 case 5:
933 case 4:
934 for (i = 0; i < 16; i++)
935 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
936 break;
937 case 3:
938 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
939 for (i = 0; i < 8; i++)
940 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
941 case 2:
942 for (i = 0; i < 8; i++)
943 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
944 break;
945
946 }
947}
948
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000949static struct drm_i915_error_object *
950i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
951 struct intel_ring_buffer *ring)
952{
953 struct drm_i915_gem_object *obj;
954 u32 seqno;
955
956 if (!ring->get_seqno)
957 return NULL;
958
959 seqno = ring->get_seqno(ring);
960 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
961 if (obj->ring != ring)
962 continue;
963
Chris Wilsonc37d9a52011-01-12 20:33:01 +0000964 if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000965 continue;
966
967 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
968 continue;
969
970 /* We need to copy these to an anonymous buffer as the simplest
971 * method to avoid being overwritten by userspace.
972 */
973 return i915_error_object_create(dev_priv, obj);
974 }
975
976 return NULL;
977}
978
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100979static void i915_record_ring_state(struct drm_device *dev,
980 struct drm_i915_error_state *error,
981 struct intel_ring_buffer *ring)
982{
983 struct drm_i915_private *dev_priv = dev->dev_private;
984
Daniel Vetter33f3f512011-12-14 13:57:39 +0100985 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter33f3f512011-12-14 13:57:39 +0100986 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100987 error->semaphore_mboxes[ring->id][0]
988 = I915_READ(RING_SYNC_0(ring->mmio_base));
989 error->semaphore_mboxes[ring->id][1]
990 = I915_READ(RING_SYNC_1(ring->mmio_base));
Daniel Vetter33f3f512011-12-14 13:57:39 +0100991 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100992
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100993 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +0200994 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100995 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
996 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
997 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100998 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100999 if (ring->id == RCS) {
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001000 error->instdone1 = I915_READ(INSTDONE1);
1001 error->bbaddr = I915_READ64(BB_ADDR);
1002 }
1003 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001004 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001005 error->ipeir[ring->id] = I915_READ(IPEIR);
1006 error->ipehr[ring->id] = I915_READ(IPEHR);
1007 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001008 }
1009
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001010 error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001011 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001012 error->seqno[ring->id] = ring->get_seqno(ring);
1013 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001014 error->head[ring->id] = I915_READ_HEAD(ring);
1015 error->tail[ring->id] = I915_READ_TAIL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001016
1017 error->cpu_ring_head[ring->id] = ring->head;
1018 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001019}
1020
Chris Wilson52d39a22012-02-15 11:25:37 +00001021static void i915_gem_record_rings(struct drm_device *dev,
1022 struct drm_i915_error_state *error)
1023{
1024 struct drm_i915_private *dev_priv = dev->dev_private;
1025 struct drm_i915_gem_request *request;
1026 int i, count;
1027
1028 for (i = 0; i < I915_NUM_RINGS; i++) {
1029 struct intel_ring_buffer *ring = &dev_priv->ring[i];
1030
1031 if (ring->obj == NULL)
1032 continue;
1033
1034 i915_record_ring_state(dev, error, ring);
1035
1036 error->ring[i].batchbuffer =
1037 i915_error_first_batchbuffer(dev_priv, ring);
1038
1039 error->ring[i].ringbuffer =
1040 i915_error_object_create(dev_priv, ring->obj);
1041
1042 count = 0;
1043 list_for_each_entry(request, &ring->request_list, list)
1044 count++;
1045
1046 error->ring[i].num_requests = count;
1047 error->ring[i].requests =
1048 kmalloc(count*sizeof(struct drm_i915_error_request),
1049 GFP_ATOMIC);
1050 if (error->ring[i].requests == NULL) {
1051 error->ring[i].num_requests = 0;
1052 continue;
1053 }
1054
1055 count = 0;
1056 list_for_each_entry(request, &ring->request_list, list) {
1057 struct drm_i915_error_request *erq;
1058
1059 erq = &error->ring[i].requests[count++];
1060 erq->seqno = request->seqno;
1061 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001062 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001063 }
1064 }
1065}
1066
Jesse Barnes8a905232009-07-11 16:48:03 -04001067/**
1068 * i915_capture_error_state - capture an error record for later analysis
1069 * @dev: drm device
1070 *
1071 * Should be called when an error is detected (either a hang or an error
1072 * interrupt) to capture error state from the time of the error. Fills
1073 * out a structure which becomes available in debugfs for user level tools
1074 * to pick up.
1075 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001076static void i915_capture_error_state(struct drm_device *dev)
1077{
1078 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001079 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001080 struct drm_i915_error_state *error;
1081 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001082 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001083
1084 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001085 error = dev_priv->first_error;
1086 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
1087 if (error)
1088 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001089
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001090 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001091 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001092 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001093 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1094 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001095 }
1096
Chris Wilsonb6f78332011-02-01 14:15:55 +00001097 DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
1098 dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +01001099
Daniel Vetter742cbee2012-04-27 15:17:39 +02001100 kref_init(&error->ref);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001101 error->eir = I915_READ(EIR);
1102 error->pgtbl_er = I915_READ(PGTBL_ER);
Ben Widawskybe998e22012-04-26 16:03:00 -07001103
1104 if (HAS_PCH_SPLIT(dev))
1105 error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1106 else if (IS_VALLEYVIEW(dev))
1107 error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1108 else if (IS_GEN2(dev))
1109 error->ier = I915_READ16(IER);
1110 else
1111 error->ier = I915_READ(IER);
1112
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001113 for_each_pipe(pipe)
1114 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001115
Daniel Vetter33f3f512011-12-14 13:57:39 +01001116 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001117 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001118 error->done_reg = I915_READ(DONE_REG);
1119 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001120
Chris Wilson748ebc62010-10-24 10:28:47 +01001121 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001122 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001123
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001124 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +00001125 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001126 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +00001127
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001128 i = 0;
1129 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1130 i++;
1131 error->active_bo_count = i;
Chris Wilson1b502472012-04-24 15:47:30 +01001132 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list)
1133 if (obj->pin_count)
1134 i++;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001135 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001136
Chris Wilson8e934db2011-01-24 12:34:00 +00001137 error->active_bo = NULL;
1138 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001139 if (i) {
1140 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +00001141 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001142 if (error->active_bo)
1143 error->pinned_bo =
1144 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001145 }
1146
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001147 if (error->active_bo)
1148 error->active_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001149 capture_active_bo(error->active_bo,
1150 error->active_bo_count,
1151 &dev_priv->mm.active_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001152
1153 if (error->pinned_bo)
1154 error->pinned_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001155 capture_pinned_bo(error->pinned_bo,
1156 error->pinned_bo_count,
1157 &dev_priv->mm.gtt_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001158
Jesse Barnes8a905232009-07-11 16:48:03 -04001159 do_gettimeofday(&error->time);
1160
Chris Wilson6ef3d422010-08-04 20:26:07 +01001161 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001162 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001163
Chris Wilson9df30792010-02-18 10:24:56 +00001164 spin_lock_irqsave(&dev_priv->error_lock, flags);
1165 if (dev_priv->first_error == NULL) {
1166 dev_priv->first_error = error;
1167 error = NULL;
1168 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001169 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001170
1171 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001172 i915_error_state_free(&error->ref);
Chris Wilson9df30792010-02-18 10:24:56 +00001173}
1174
1175void i915_destroy_error_state(struct drm_device *dev)
1176{
1177 struct drm_i915_private *dev_priv = dev->dev_private;
1178 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001179 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001180
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001181 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001182 error = dev_priv->first_error;
1183 dev_priv->first_error = NULL;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001184 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001185
1186 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001187 kref_put(&error->ref, i915_error_state_free);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001188}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001189#else
1190#define i915_capture_error_state(x)
1191#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001192
Chris Wilson35aed2e2010-05-27 13:18:12 +01001193static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001194{
1195 struct drm_i915_private *dev_priv = dev->dev_private;
1196 u32 eir = I915_READ(EIR);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001197 int pipe;
Jesse Barnes8a905232009-07-11 16:48:03 -04001198
Chris Wilson35aed2e2010-05-27 13:18:12 +01001199 if (!eir)
1200 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001201
Joe Perchesa70491c2012-03-18 13:00:11 -07001202 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001203
1204 if (IS_G4X(dev)) {
1205 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1206 u32 ipeir = I915_READ(IPEIR_I965);
1207
Joe Perchesa70491c2012-03-18 13:00:11 -07001208 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1209 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1210 pr_err(" INSTDONE: 0x%08x\n",
Jesse Barnes8a905232009-07-11 16:48:03 -04001211 I915_READ(INSTDONE_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001212 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
1213 pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
1214 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001215 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001216 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001217 }
1218 if (eir & GM45_ERROR_PAGE_TABLE) {
1219 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001220 pr_err("page table error\n");
1221 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001222 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001223 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001224 }
1225 }
1226
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001227 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001228 if (eir & I915_ERROR_PAGE_TABLE) {
1229 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001230 pr_err("page table error\n");
1231 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001232 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001233 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001234 }
1235 }
1236
1237 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001238 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001239 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001240 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001241 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001242 /* pipestat has already been acked */
1243 }
1244 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001245 pr_err("instruction error\n");
1246 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001247 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001248 u32 ipeir = I915_READ(IPEIR);
1249
Joe Perchesa70491c2012-03-18 13:00:11 -07001250 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1251 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
1252 pr_err(" INSTDONE: 0x%08x\n", I915_READ(INSTDONE));
1253 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001254 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001255 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001256 } else {
1257 u32 ipeir = I915_READ(IPEIR_I965);
1258
Joe Perchesa70491c2012-03-18 13:00:11 -07001259 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1260 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1261 pr_err(" INSTDONE: 0x%08x\n",
Jesse Barnes8a905232009-07-11 16:48:03 -04001262 I915_READ(INSTDONE_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001263 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
1264 pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
1265 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001266 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001267 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001268 }
1269 }
1270
1271 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001272 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001273 eir = I915_READ(EIR);
1274 if (eir) {
1275 /*
1276 * some errors might have become stuck,
1277 * mask them.
1278 */
1279 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1280 I915_WRITE(EMR, I915_READ(EMR) | eir);
1281 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1282 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001283}
1284
1285/**
1286 * i915_handle_error - handle an error interrupt
1287 * @dev: drm device
1288 *
1289 * Do some basic checking of regsiter state at error interrupt time and
1290 * dump it to the syslog. Also call i915_capture_error_state() to make
1291 * sure we get a record and make it available in debugfs. Fire a uevent
1292 * so userspace knows something bad happened (should trigger collection
1293 * of a ring dump etc.).
1294 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001295void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001296{
1297 struct drm_i915_private *dev_priv = dev->dev_private;
1298
1299 i915_capture_error_state(dev);
1300 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001301
Ben Gamariba1234d2009-09-14 17:48:47 -04001302 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001303 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -04001304 atomic_set(&dev_priv->mm.wedged, 1);
1305
Ben Gamari11ed50e2009-09-14 17:48:45 -04001306 /*
1307 * Wakeup waiting processes so they don't hang
1308 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001309 wake_up_all(&dev_priv->ring[RCS].irq_queue);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001310 if (HAS_BSD(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001311 wake_up_all(&dev_priv->ring[VCS].irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001312 if (HAS_BLT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001313 wake_up_all(&dev_priv->ring[BCS].irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001314 }
1315
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001316 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001317}
1318
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001319static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1320{
1321 drm_i915_private_t *dev_priv = dev->dev_private;
1322 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1323 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001324 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001325 struct intel_unpin_work *work;
1326 unsigned long flags;
1327 bool stall_detected;
1328
1329 /* Ignore early vblank irqs */
1330 if (intel_crtc == NULL)
1331 return;
1332
1333 spin_lock_irqsave(&dev->event_lock, flags);
1334 work = intel_crtc->unpin_work;
1335
1336 if (work == NULL || work->pending || !work->enable_stall_check) {
1337 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1338 spin_unlock_irqrestore(&dev->event_lock, flags);
1339 return;
1340 }
1341
1342 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001343 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001344 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001345 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07001346 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1347 obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001348 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001349 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001350 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001351 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001352 crtc->x * crtc->fb->bits_per_pixel/8);
1353 }
1354
1355 spin_unlock_irqrestore(&dev->event_lock, flags);
1356
1357 if (stall_detected) {
1358 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1359 intel_prepare_page_flip(dev, intel_crtc->plane);
1360 }
1361}
1362
Keith Packard42f52ef2008-10-18 19:39:29 -07001363/* Called from drm generic code, passed 'crtc' which
1364 * we use as a pipe index
1365 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001366static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001367{
1368 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001369 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001370
Chris Wilson5eddb702010-09-11 13:48:45 +01001371 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001372 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001373
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001374 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001375 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001376 i915_enable_pipestat(dev_priv, pipe,
1377 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001378 else
Keith Packard7c463582008-11-04 02:03:27 -08001379 i915_enable_pipestat(dev_priv, pipe,
1380 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001381
1382 /* maintain vblank delivery even in deep C-states */
1383 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001384 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001385 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001386
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001387 return 0;
1388}
1389
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001390static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001391{
1392 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1393 unsigned long irqflags;
1394
1395 if (!i915_pipe_enabled(dev, pipe))
1396 return -EINVAL;
1397
1398 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1399 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001400 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001401 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1402
1403 return 0;
1404}
1405
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001406static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001407{
1408 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1409 unsigned long irqflags;
1410
1411 if (!i915_pipe_enabled(dev, pipe))
1412 return -EINVAL;
1413
1414 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001415 ironlake_enable_display_irq(dev_priv,
1416 DE_PIPEA_VBLANK_IVB << (5 * pipe));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001417 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1418
1419 return 0;
1420}
1421
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001422static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
1423{
1424 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1425 unsigned long irqflags;
1426 u32 dpfl, imr;
1427
1428 if (!i915_pipe_enabled(dev, pipe))
1429 return -EINVAL;
1430
1431 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1432 dpfl = I915_READ(VLV_DPFLIPSTAT);
1433 imr = I915_READ(VLV_IMR);
1434 if (pipe == 0) {
1435 dpfl |= PIPEA_VBLANK_INT_EN;
1436 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
1437 } else {
1438 dpfl |= PIPEA_VBLANK_INT_EN;
1439 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
1440 }
1441 I915_WRITE(VLV_DPFLIPSTAT, dpfl);
1442 I915_WRITE(VLV_IMR, imr);
1443 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1444
1445 return 0;
1446}
1447
Keith Packard42f52ef2008-10-18 19:39:29 -07001448/* Called from drm generic code, passed 'crtc' which
1449 * we use as a pipe index
1450 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001451static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001452{
1453 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001454 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001455
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001456 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001457 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001458 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00001459
Jesse Barnesf796cf82011-04-07 13:58:17 -07001460 i915_disable_pipestat(dev_priv, pipe,
1461 PIPE_VBLANK_INTERRUPT_ENABLE |
1462 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1463 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1464}
1465
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001466static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001467{
1468 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1469 unsigned long irqflags;
1470
1471 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1472 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001473 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001474 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001475}
1476
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001477static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001478{
1479 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1480 unsigned long irqflags;
1481
1482 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001483 ironlake_disable_display_irq(dev_priv,
1484 DE_PIPEA_VBLANK_IVB << (pipe * 5));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001485 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1486}
1487
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001488static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
1489{
1490 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1491 unsigned long irqflags;
1492 u32 dpfl, imr;
1493
1494 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1495 dpfl = I915_READ(VLV_DPFLIPSTAT);
1496 imr = I915_READ(VLV_IMR);
1497 if (pipe == 0) {
1498 dpfl &= ~PIPEA_VBLANK_INT_EN;
1499 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
1500 } else {
1501 dpfl &= ~PIPEB_VBLANK_INT_EN;
1502 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
1503 }
1504 I915_WRITE(VLV_IMR, imr);
1505 I915_WRITE(VLV_DPFLIPSTAT, dpfl);
1506 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1507}
1508
Chris Wilson893eead2010-10-27 14:44:35 +01001509static u32
1510ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001511{
Chris Wilson893eead2010-10-27 14:44:35 +01001512 return list_entry(ring->request_list.prev,
1513 struct drm_i915_gem_request, list)->seqno;
1514}
1515
1516static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1517{
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001518 /* We don't check whether the ring even exists before calling this
1519 * function. Hence check whether it's initialized. */
1520 if (ring->obj == NULL)
1521 return true;
1522
Chris Wilson893eead2010-10-27 14:44:35 +01001523 if (list_empty(&ring->request_list) ||
1524 i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
1525 /* Issue a wake-up to catch stuck h/w. */
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001526 if (waitqueue_active(&ring->irq_queue)) {
1527 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
1528 ring->name);
Chris Wilson893eead2010-10-27 14:44:35 +01001529 wake_up_all(&ring->irq_queue);
1530 *err = true;
1531 }
1532 return true;
1533 }
1534 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001535}
1536
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001537static bool kick_ring(struct intel_ring_buffer *ring)
1538{
1539 struct drm_device *dev = ring->dev;
1540 struct drm_i915_private *dev_priv = dev->dev_private;
1541 u32 tmp = I915_READ_CTL(ring);
1542 if (tmp & RING_WAIT) {
1543 DRM_ERROR("Kicking stuck wait on %s\n",
1544 ring->name);
1545 I915_WRITE_CTL(ring, tmp);
1546 return true;
1547 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001548 return false;
1549}
1550
Chris Wilsond1e61e72012-04-10 17:00:41 +01001551static bool i915_hangcheck_hung(struct drm_device *dev)
1552{
1553 drm_i915_private_t *dev_priv = dev->dev_private;
1554
1555 if (dev_priv->hangcheck_count++ > 1) {
1556 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1557 i915_handle_error(dev, true);
1558
1559 if (!IS_GEN2(dev)) {
1560 /* Is the chip hanging on a WAIT_FOR_EVENT?
1561 * If so we can simply poke the RB_WAIT bit
1562 * and break the hang. This should work on
1563 * all but the second generation chipsets.
1564 */
1565 if (kick_ring(&dev_priv->ring[RCS]))
1566 return false;
1567
1568 if (HAS_BSD(dev) && kick_ring(&dev_priv->ring[VCS]))
1569 return false;
1570
1571 if (HAS_BLT(dev) && kick_ring(&dev_priv->ring[BCS]))
1572 return false;
1573 }
1574
1575 return true;
1576 }
1577
1578 return false;
1579}
1580
Ben Gamarif65d9422009-09-14 17:48:44 -04001581/**
1582 * This is called when the chip hasn't reported back with completed
1583 * batchbuffers in a long time. The first time this is called we simply record
1584 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1585 * again, we assume the chip is wedged and try to fix it.
1586 */
1587void i915_hangcheck_elapsed(unsigned long data)
1588{
1589 struct drm_device *dev = (struct drm_device *)data;
1590 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter097354e2011-11-27 18:58:17 +01001591 uint32_t acthd, instdone, instdone1, acthd_bsd, acthd_blt;
Chris Wilson893eead2010-10-27 14:44:35 +01001592 bool err = false;
1593
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001594 if (!i915_enable_hangcheck)
1595 return;
1596
Chris Wilson893eead2010-10-27 14:44:35 +01001597 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001598 if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
1599 i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
1600 i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001601 if (err) {
1602 if (i915_hangcheck_hung(dev))
1603 return;
1604
Chris Wilson893eead2010-10-27 14:44:35 +01001605 goto repeat;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001606 }
1607
1608 dev_priv->hangcheck_count = 0;
Chris Wilson893eead2010-10-27 14:44:35 +01001609 return;
1610 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001611
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001612 if (INTEL_INFO(dev)->gen < 4) {
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001613 instdone = I915_READ(INSTDONE);
1614 instdone1 = 0;
1615 } else {
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001616 instdone = I915_READ(INSTDONE_I965);
1617 instdone1 = I915_READ(INSTDONE1);
1618 }
Daniel Vetter097354e2011-11-27 18:58:17 +01001619 acthd = intel_ring_get_active_head(&dev_priv->ring[RCS]);
1620 acthd_bsd = HAS_BSD(dev) ?
1621 intel_ring_get_active_head(&dev_priv->ring[VCS]) : 0;
1622 acthd_blt = HAS_BLT(dev) ?
1623 intel_ring_get_active_head(&dev_priv->ring[BCS]) : 0;
Ben Gamarif65d9422009-09-14 17:48:44 -04001624
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001625 if (dev_priv->last_acthd == acthd &&
Daniel Vetter097354e2011-11-27 18:58:17 +01001626 dev_priv->last_acthd_bsd == acthd_bsd &&
1627 dev_priv->last_acthd_blt == acthd_blt &&
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001628 dev_priv->last_instdone == instdone &&
1629 dev_priv->last_instdone1 == instdone1) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001630 if (i915_hangcheck_hung(dev))
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001631 return;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001632 } else {
1633 dev_priv->hangcheck_count = 0;
1634
1635 dev_priv->last_acthd = acthd;
Daniel Vetter097354e2011-11-27 18:58:17 +01001636 dev_priv->last_acthd_bsd = acthd_bsd;
1637 dev_priv->last_acthd_blt = acthd_blt;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001638 dev_priv->last_instdone = instdone;
1639 dev_priv->last_instdone1 = instdone1;
1640 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001641
Chris Wilson893eead2010-10-27 14:44:35 +01001642repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001643 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001644 mod_timer(&dev_priv->hangcheck_timer,
1645 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001646}
1647
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648/* drm_dma.h hooks
1649*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001650static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001651{
1652 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1653
Jesse Barnes46979952011-04-07 13:53:55 -07001654 atomic_set(&dev_priv->irq_received, 0);
1655
Jesse Barnes46979952011-04-07 13:53:55 -07001656
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001657 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01001658
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001659 /* XXX hotplug from PCH */
1660
1661 I915_WRITE(DEIMR, 0xffffffff);
1662 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001663 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001664
1665 /* and GT */
1666 I915_WRITE(GTIMR, 0xffffffff);
1667 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001668 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001669
1670 /* south display irq */
1671 I915_WRITE(SDEIMR, 0xffffffff);
1672 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001673 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001674}
1675
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001676static void valleyview_irq_preinstall(struct drm_device *dev)
1677{
1678 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1679 int pipe;
1680
1681 atomic_set(&dev_priv->irq_received, 0);
1682
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001683 /* VLV magic */
1684 I915_WRITE(VLV_IMR, 0);
1685 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
1686 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
1687 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
1688
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001689 /* and GT */
1690 I915_WRITE(GTIIR, I915_READ(GTIIR));
1691 I915_WRITE(GTIIR, I915_READ(GTIIR));
1692 I915_WRITE(GTIMR, 0xffffffff);
1693 I915_WRITE(GTIER, 0x0);
1694 POSTING_READ(GTIER);
1695
1696 I915_WRITE(DPINVGTT, 0xff);
1697
1698 I915_WRITE(PORT_HOTPLUG_EN, 0);
1699 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1700 for_each_pipe(pipe)
1701 I915_WRITE(PIPESTAT(pipe), 0xffff);
1702 I915_WRITE(VLV_IIR, 0xffffffff);
1703 I915_WRITE(VLV_IMR, 0xffffffff);
1704 I915_WRITE(VLV_IER, 0x0);
1705 POSTING_READ(VLV_IER);
1706}
1707
Keith Packard7fe0b972011-09-19 13:31:02 -07001708/*
1709 * Enable digital hotplug on the PCH, and configure the DP short pulse
1710 * duration to 2ms (which is the minimum in the Display Port spec)
1711 *
1712 * This register is the same on all known PCH chips.
1713 */
1714
1715static void ironlake_enable_pch_hotplug(struct drm_device *dev)
1716{
1717 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1718 u32 hotplug;
1719
1720 hotplug = I915_READ(PCH_PORT_HOTPLUG);
1721 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
1722 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
1723 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
1724 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
1725 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
1726}
1727
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001728static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001729{
1730 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1731 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001732 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1733 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001734 u32 render_irqs;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001735 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001736
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001737 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001738
1739 /* should always can generate irq */
1740 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001741 I915_WRITE(DEIMR, dev_priv->irq_mask);
1742 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001743 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001744
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001745 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001746
1747 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001748 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001749
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001750 if (IS_GEN6(dev))
1751 render_irqs =
1752 GT_USER_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001753 GEN6_BSD_USER_INTERRUPT |
1754 GEN6_BLITTER_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001755 else
1756 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00001757 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001758 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001759 GT_BSD_USER_INTERRUPT;
1760 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001761 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001762
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001763 if (HAS_PCH_CPT(dev)) {
Chris Wilson9035a972011-02-16 09:36:05 +00001764 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1765 SDE_PORTB_HOTPLUG_CPT |
1766 SDE_PORTC_HOTPLUG_CPT |
1767 SDE_PORTD_HOTPLUG_CPT);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001768 } else {
Chris Wilson9035a972011-02-16 09:36:05 +00001769 hotplug_mask = (SDE_CRT_HOTPLUG |
1770 SDE_PORTB_HOTPLUG |
1771 SDE_PORTC_HOTPLUG |
1772 SDE_PORTD_HOTPLUG |
1773 SDE_AUX_MASK);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001774 }
1775
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001776 dev_priv->pch_irq_mask = ~hotplug_mask;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001777
1778 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001779 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1780 I915_WRITE(SDEIER, hotplug_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001781 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001782
Keith Packard7fe0b972011-09-19 13:31:02 -07001783 ironlake_enable_pch_hotplug(dev);
1784
Jesse Barnesf97108d2010-01-29 11:27:07 -08001785 if (IS_IRONLAKE_M(dev)) {
1786 /* Clear & enable PCU event interrupts */
1787 I915_WRITE(DEIIR, DE_PCU_EVENT);
1788 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1789 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1790 }
1791
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001792 return 0;
1793}
1794
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001795static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001796{
1797 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1798 /* enable kind of interrupts always enabled */
Chris Wilsonb615b572012-05-02 09:52:12 +01001799 u32 display_mask =
1800 DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
1801 DE_PLANEC_FLIP_DONE_IVB |
1802 DE_PLANEB_FLIP_DONE_IVB |
1803 DE_PLANEA_FLIP_DONE_IVB;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001804 u32 render_irqs;
1805 u32 hotplug_mask;
1806
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001807 dev_priv->irq_mask = ~display_mask;
1808
1809 /* should always can generate irq */
1810 I915_WRITE(DEIIR, I915_READ(DEIIR));
1811 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilsonb615b572012-05-02 09:52:12 +01001812 I915_WRITE(DEIER,
1813 display_mask |
1814 DE_PIPEC_VBLANK_IVB |
1815 DE_PIPEB_VBLANK_IVB |
1816 DE_PIPEA_VBLANK_IVB);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001817 POSTING_READ(DEIER);
1818
1819 dev_priv->gt_irq_mask = ~0;
1820
1821 I915_WRITE(GTIIR, I915_READ(GTIIR));
1822 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1823
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001824 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
1825 GEN6_BLITTER_USER_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001826 I915_WRITE(GTIER, render_irqs);
1827 POSTING_READ(GTIER);
1828
1829 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1830 SDE_PORTB_HOTPLUG_CPT |
1831 SDE_PORTC_HOTPLUG_CPT |
1832 SDE_PORTD_HOTPLUG_CPT);
1833 dev_priv->pch_irq_mask = ~hotplug_mask;
1834
1835 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1836 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1837 I915_WRITE(SDEIER, hotplug_mask);
1838 POSTING_READ(SDEIER);
1839
Keith Packard7fe0b972011-09-19 13:31:02 -07001840 ironlake_enable_pch_hotplug(dev);
1841
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001842 return 0;
1843}
1844
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001845static int valleyview_irq_postinstall(struct drm_device *dev)
1846{
1847 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1848 u32 render_irqs;
1849 u32 enable_mask;
1850 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
1851 u16 msid;
1852
1853 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
1854 enable_mask |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
1855 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
1856
1857 dev_priv->irq_mask = ~enable_mask;
1858
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001859 dev_priv->pipestat[0] = 0;
1860 dev_priv->pipestat[1] = 0;
1861
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001862 /* Hack for broken MSIs on VLV */
1863 pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
1864 pci_read_config_word(dev->pdev, 0x98, &msid);
1865 msid &= 0xff; /* mask out delivery bits */
1866 msid |= (1<<14);
1867 pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
1868
1869 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
1870 I915_WRITE(VLV_IER, enable_mask);
1871 I915_WRITE(VLV_IIR, 0xffffffff);
1872 I915_WRITE(PIPESTAT(0), 0xffff);
1873 I915_WRITE(PIPESTAT(1), 0xffff);
1874 POSTING_READ(VLV_IER);
1875
1876 I915_WRITE(VLV_IIR, 0xffffffff);
1877 I915_WRITE(VLV_IIR, 0xffffffff);
1878
1879 render_irqs = GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT |
1880 GT_GEN6_BLT_CS_ERROR_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001881 GT_GEN6_BLT_USER_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001882 GT_GEN6_BSD_USER_INTERRUPT |
1883 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
1884 GT_GEN7_L3_PARITY_ERROR_INTERRUPT |
1885 GT_PIPE_NOTIFY |
1886 GT_RENDER_CS_ERROR_INTERRUPT |
1887 GT_SYNC_STATUS |
1888 GT_USER_INTERRUPT;
1889
1890 dev_priv->gt_irq_mask = ~render_irqs;
1891
1892 I915_WRITE(GTIIR, I915_READ(GTIIR));
1893 I915_WRITE(GTIIR, I915_READ(GTIIR));
1894 I915_WRITE(GTIMR, 0);
1895 I915_WRITE(GTIER, render_irqs);
1896 POSTING_READ(GTIER);
1897
1898 /* ack & enable invalid PTE error interrupts */
1899#if 0 /* FIXME: add support to irq handler for checking these bits */
1900 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
1901 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
1902#endif
1903
1904 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
1905#if 0 /* FIXME: check register definitions; some have moved */
1906 /* Note HDMI and DP share bits */
1907 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
1908 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
1909 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
1910 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
1911 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
1912 hotplug_en |= HDMID_HOTPLUG_INT_EN;
1913 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
1914 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
1915 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
1916 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
1917 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
1918 hotplug_en |= CRT_HOTPLUG_INT_EN;
1919 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
1920 }
1921#endif
1922
1923 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
1924
1925 return 0;
1926}
1927
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001928static void valleyview_irq_uninstall(struct drm_device *dev)
1929{
1930 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1931 int pipe;
1932
1933 if (!dev_priv)
1934 return;
1935
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001936 for_each_pipe(pipe)
1937 I915_WRITE(PIPESTAT(pipe), 0xffff);
1938
1939 I915_WRITE(HWSTAM, 0xffffffff);
1940 I915_WRITE(PORT_HOTPLUG_EN, 0);
1941 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1942 for_each_pipe(pipe)
1943 I915_WRITE(PIPESTAT(pipe), 0xffff);
1944 I915_WRITE(VLV_IIR, 0xffffffff);
1945 I915_WRITE(VLV_IMR, 0xffffffff);
1946 I915_WRITE(VLV_IER, 0x0);
1947 POSTING_READ(VLV_IER);
1948}
1949
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001950static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001951{
1952 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07001953
1954 if (!dev_priv)
1955 return;
1956
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001957 I915_WRITE(HWSTAM, 0xffffffff);
1958
1959 I915_WRITE(DEIMR, 0xffffffff);
1960 I915_WRITE(DEIER, 0x0);
1961 I915_WRITE(DEIIR, I915_READ(DEIIR));
1962
1963 I915_WRITE(GTIMR, 0xffffffff);
1964 I915_WRITE(GTIER, 0x0);
1965 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07001966
1967 I915_WRITE(SDEIMR, 0xffffffff);
1968 I915_WRITE(SDEIER, 0x0);
1969 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001970}
1971
Chris Wilsonc2798b12012-04-22 21:13:57 +01001972static void i8xx_irq_preinstall(struct drm_device * dev)
1973{
1974 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1975 int pipe;
1976
1977 atomic_set(&dev_priv->irq_received, 0);
1978
1979 for_each_pipe(pipe)
1980 I915_WRITE(PIPESTAT(pipe), 0);
1981 I915_WRITE16(IMR, 0xffff);
1982 I915_WRITE16(IER, 0x0);
1983 POSTING_READ16(IER);
1984}
1985
1986static int i8xx_irq_postinstall(struct drm_device *dev)
1987{
1988 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1989
Chris Wilsonc2798b12012-04-22 21:13:57 +01001990 dev_priv->pipestat[0] = 0;
1991 dev_priv->pipestat[1] = 0;
1992
1993 I915_WRITE16(EMR,
1994 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
1995
1996 /* Unmask the interrupts that we always want on. */
1997 dev_priv->irq_mask =
1998 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
1999 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2000 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2001 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2002 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2003 I915_WRITE16(IMR, dev_priv->irq_mask);
2004
2005 I915_WRITE16(IER,
2006 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2007 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2008 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2009 I915_USER_INTERRUPT);
2010 POSTING_READ16(IER);
2011
2012 return 0;
2013}
2014
2015static irqreturn_t i8xx_irq_handler(DRM_IRQ_ARGS)
2016{
2017 struct drm_device *dev = (struct drm_device *) arg;
2018 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002019 u16 iir, new_iir;
2020 u32 pipe_stats[2];
2021 unsigned long irqflags;
2022 int irq_received;
2023 int pipe;
2024 u16 flip_mask =
2025 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2026 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2027
2028 atomic_inc(&dev_priv->irq_received);
2029
2030 iir = I915_READ16(IIR);
2031 if (iir == 0)
2032 return IRQ_NONE;
2033
2034 while (iir & ~flip_mask) {
2035 /* Can't rely on pipestat interrupt bit in iir as it might
2036 * have been cleared after the pipestat interrupt was received.
2037 * It doesn't set the bit in iir again, but it still produces
2038 * interrupts (for non-MSI).
2039 */
2040 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2041 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2042 i915_handle_error(dev, false);
2043
2044 for_each_pipe(pipe) {
2045 int reg = PIPESTAT(pipe);
2046 pipe_stats[pipe] = I915_READ(reg);
2047
2048 /*
2049 * Clear the PIPE*STAT regs before the IIR
2050 */
2051 if (pipe_stats[pipe] & 0x8000ffff) {
2052 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2053 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2054 pipe_name(pipe));
2055 I915_WRITE(reg, pipe_stats[pipe]);
2056 irq_received = 1;
2057 }
2058 }
2059 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2060
2061 I915_WRITE16(IIR, iir & ~flip_mask);
2062 new_iir = I915_READ16(IIR); /* Flush posted writes */
2063
Daniel Vetterd05c6172012-04-26 23:28:09 +02002064 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002065
2066 if (iir & I915_USER_INTERRUPT)
2067 notify_ring(dev, &dev_priv->ring[RCS]);
2068
2069 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
2070 drm_handle_vblank(dev, 0)) {
2071 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
2072 intel_prepare_page_flip(dev, 0);
2073 intel_finish_page_flip(dev, 0);
2074 flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
2075 }
2076 }
2077
2078 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
2079 drm_handle_vblank(dev, 1)) {
2080 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
2081 intel_prepare_page_flip(dev, 1);
2082 intel_finish_page_flip(dev, 1);
2083 flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2084 }
2085 }
2086
2087 iir = new_iir;
2088 }
2089
2090 return IRQ_HANDLED;
2091}
2092
2093static void i8xx_irq_uninstall(struct drm_device * dev)
2094{
2095 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2096 int pipe;
2097
Chris Wilsonc2798b12012-04-22 21:13:57 +01002098 for_each_pipe(pipe) {
2099 /* Clear enable bits; then clear status bits */
2100 I915_WRITE(PIPESTAT(pipe), 0);
2101 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2102 }
2103 I915_WRITE16(IMR, 0xffff);
2104 I915_WRITE16(IER, 0x0);
2105 I915_WRITE16(IIR, I915_READ16(IIR));
2106}
2107
Chris Wilsona266c7d2012-04-24 22:59:44 +01002108static void i915_irq_preinstall(struct drm_device * dev)
2109{
2110 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2111 int pipe;
2112
2113 atomic_set(&dev_priv->irq_received, 0);
2114
2115 if (I915_HAS_HOTPLUG(dev)) {
2116 I915_WRITE(PORT_HOTPLUG_EN, 0);
2117 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2118 }
2119
Chris Wilson00d98eb2012-04-24 22:59:48 +01002120 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002121 for_each_pipe(pipe)
2122 I915_WRITE(PIPESTAT(pipe), 0);
2123 I915_WRITE(IMR, 0xffffffff);
2124 I915_WRITE(IER, 0x0);
2125 POSTING_READ(IER);
2126}
2127
2128static int i915_irq_postinstall(struct drm_device *dev)
2129{
2130 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002131 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002132
Chris Wilsona266c7d2012-04-24 22:59:44 +01002133 dev_priv->pipestat[0] = 0;
2134 dev_priv->pipestat[1] = 0;
2135
Chris Wilson38bde182012-04-24 22:59:50 +01002136 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2137
2138 /* Unmask the interrupts that we always want on. */
2139 dev_priv->irq_mask =
2140 ~(I915_ASLE_INTERRUPT |
2141 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2142 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2143 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2144 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2145 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2146
2147 enable_mask =
2148 I915_ASLE_INTERRUPT |
2149 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2150 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2151 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2152 I915_USER_INTERRUPT;
2153
Chris Wilsona266c7d2012-04-24 22:59:44 +01002154 if (I915_HAS_HOTPLUG(dev)) {
2155 /* Enable in IER... */
2156 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2157 /* and unmask in IMR */
2158 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2159 }
2160
Chris Wilsona266c7d2012-04-24 22:59:44 +01002161 I915_WRITE(IMR, dev_priv->irq_mask);
2162 I915_WRITE(IER, enable_mask);
2163 POSTING_READ(IER);
2164
2165 if (I915_HAS_HOTPLUG(dev)) {
2166 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2167
Chris Wilsona266c7d2012-04-24 22:59:44 +01002168 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2169 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2170 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2171 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2172 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2173 hotplug_en |= HDMID_HOTPLUG_INT_EN;
2174 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
2175 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2176 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
2177 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2178 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2179 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002180 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2181 }
2182
2183 /* Ignore TV since it's buggy */
2184
2185 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2186 }
2187
2188 intel_opregion_enable_asle(dev);
2189
2190 return 0;
2191}
2192
2193static irqreturn_t i915_irq_handler(DRM_IRQ_ARGS)
2194{
2195 struct drm_device *dev = (struct drm_device *) arg;
2196 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01002197 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002198 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01002199 u32 flip_mask =
2200 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2201 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2202 u32 flip[2] = {
2203 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
2204 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
2205 };
2206 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002207
2208 atomic_inc(&dev_priv->irq_received);
2209
2210 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01002211 do {
2212 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01002213 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002214
2215 /* Can't rely on pipestat interrupt bit in iir as it might
2216 * have been cleared after the pipestat interrupt was received.
2217 * It doesn't set the bit in iir again, but it still produces
2218 * interrupts (for non-MSI).
2219 */
2220 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2221 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2222 i915_handle_error(dev, false);
2223
2224 for_each_pipe(pipe) {
2225 int reg = PIPESTAT(pipe);
2226 pipe_stats[pipe] = I915_READ(reg);
2227
Chris Wilson38bde182012-04-24 22:59:50 +01002228 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002229 if (pipe_stats[pipe] & 0x8000ffff) {
2230 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2231 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2232 pipe_name(pipe));
2233 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01002234 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002235 }
2236 }
2237 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2238
2239 if (!irq_received)
2240 break;
2241
Chris Wilsona266c7d2012-04-24 22:59:44 +01002242 /* Consume port. Then clear IIR or we'll miss events */
2243 if ((I915_HAS_HOTPLUG(dev)) &&
2244 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2245 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2246
2247 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2248 hotplug_status);
2249 if (hotplug_status & dev_priv->hotplug_supported_mask)
2250 queue_work(dev_priv->wq,
2251 &dev_priv->hotplug_work);
2252
2253 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01002254 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002255 }
2256
Chris Wilson38bde182012-04-24 22:59:50 +01002257 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002258 new_iir = I915_READ(IIR); /* Flush posted writes */
2259
Chris Wilsona266c7d2012-04-24 22:59:44 +01002260 if (iir & I915_USER_INTERRUPT)
2261 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002262
Chris Wilsona266c7d2012-04-24 22:59:44 +01002263 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01002264 int plane = pipe;
2265 if (IS_MOBILE(dev))
2266 plane = !plane;
Chris Wilson8291ee92012-04-24 22:59:47 +01002267 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002268 drm_handle_vblank(dev, pipe)) {
Chris Wilson38bde182012-04-24 22:59:50 +01002269 if (iir & flip[plane]) {
2270 intel_prepare_page_flip(dev, plane);
2271 intel_finish_page_flip(dev, pipe);
2272 flip_mask &= ~flip[plane];
2273 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002274 }
2275
2276 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2277 blc_event = true;
2278 }
2279
Chris Wilsona266c7d2012-04-24 22:59:44 +01002280 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2281 intel_opregion_asle_intr(dev);
2282
2283 /* With MSI, interrupts are only generated when iir
2284 * transitions from zero to nonzero. If another bit got
2285 * set while we were handling the existing iir bits, then
2286 * we would never get another interrupt.
2287 *
2288 * This is fine on non-MSI as well, as if we hit this path
2289 * we avoid exiting the interrupt handler only to generate
2290 * another one.
2291 *
2292 * Note that for MSI this could cause a stray interrupt report
2293 * if an interrupt landed in the time between writing IIR and
2294 * the posting read. This should be rare enough to never
2295 * trigger the 99% of 100,000 interrupts test for disabling
2296 * stray interrupts.
2297 */
Chris Wilson38bde182012-04-24 22:59:50 +01002298 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002299 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01002300 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002301
Daniel Vetterd05c6172012-04-26 23:28:09 +02002302 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01002303
Chris Wilsona266c7d2012-04-24 22:59:44 +01002304 return ret;
2305}
2306
2307static void i915_irq_uninstall(struct drm_device * dev)
2308{
2309 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2310 int pipe;
2311
Chris Wilsona266c7d2012-04-24 22:59:44 +01002312 if (I915_HAS_HOTPLUG(dev)) {
2313 I915_WRITE(PORT_HOTPLUG_EN, 0);
2314 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2315 }
2316
Chris Wilson00d98eb2012-04-24 22:59:48 +01002317 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01002318 for_each_pipe(pipe) {
2319 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002320 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01002321 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2322 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002323 I915_WRITE(IMR, 0xffffffff);
2324 I915_WRITE(IER, 0x0);
2325
Chris Wilsona266c7d2012-04-24 22:59:44 +01002326 I915_WRITE(IIR, I915_READ(IIR));
2327}
2328
2329static void i965_irq_preinstall(struct drm_device * dev)
2330{
2331 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2332 int pipe;
2333
2334 atomic_set(&dev_priv->irq_received, 0);
2335
2336 if (I915_HAS_HOTPLUG(dev)) {
2337 I915_WRITE(PORT_HOTPLUG_EN, 0);
2338 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2339 }
2340
2341 I915_WRITE(HWSTAM, 0xeffe);
2342 for_each_pipe(pipe)
2343 I915_WRITE(PIPESTAT(pipe), 0);
2344 I915_WRITE(IMR, 0xffffffff);
2345 I915_WRITE(IER, 0x0);
2346 POSTING_READ(IER);
2347}
2348
2349static int i965_irq_postinstall(struct drm_device *dev)
2350{
2351 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002352 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002353 u32 error_mask;
2354
Chris Wilsona266c7d2012-04-24 22:59:44 +01002355 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002356 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
2357 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2358 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2359 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2360 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2361 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2362
2363 enable_mask = ~dev_priv->irq_mask;
2364 enable_mask |= I915_USER_INTERRUPT;
2365
2366 if (IS_G4X(dev))
2367 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002368
2369 dev_priv->pipestat[0] = 0;
2370 dev_priv->pipestat[1] = 0;
2371
2372 if (I915_HAS_HOTPLUG(dev)) {
2373 /* Enable in IER... */
2374 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2375 /* and unmask in IMR */
2376 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2377 }
2378
2379 /*
2380 * Enable some error detection, note the instruction error mask
2381 * bit is reserved, so we leave it masked.
2382 */
2383 if (IS_G4X(dev)) {
2384 error_mask = ~(GM45_ERROR_PAGE_TABLE |
2385 GM45_ERROR_MEM_PRIV |
2386 GM45_ERROR_CP_PRIV |
2387 I915_ERROR_MEMORY_REFRESH);
2388 } else {
2389 error_mask = ~(I915_ERROR_PAGE_TABLE |
2390 I915_ERROR_MEMORY_REFRESH);
2391 }
2392 I915_WRITE(EMR, error_mask);
2393
2394 I915_WRITE(IMR, dev_priv->irq_mask);
2395 I915_WRITE(IER, enable_mask);
2396 POSTING_READ(IER);
2397
2398 if (I915_HAS_HOTPLUG(dev)) {
2399 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2400
2401 /* Note HDMI and DP share bits */
2402 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2403 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2404 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2405 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2406 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2407 hotplug_en |= HDMID_HOTPLUG_INT_EN;
2408 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
2409 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2410 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
2411 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2412 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2413 hotplug_en |= CRT_HOTPLUG_INT_EN;
2414
2415 /* Programming the CRT detection parameters tends
2416 to generate a spurious hotplug event about three
2417 seconds later. So just do it once.
2418 */
2419 if (IS_G4X(dev))
2420 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2421 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2422 }
2423
2424 /* Ignore TV since it's buggy */
2425
2426 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2427 }
2428
2429 intel_opregion_enable_asle(dev);
2430
2431 return 0;
2432}
2433
2434static irqreturn_t i965_irq_handler(DRM_IRQ_ARGS)
2435{
2436 struct drm_device *dev = (struct drm_device *) arg;
2437 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002438 u32 iir, new_iir;
2439 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002440 unsigned long irqflags;
2441 int irq_received;
2442 int ret = IRQ_NONE, pipe;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002443
2444 atomic_inc(&dev_priv->irq_received);
2445
2446 iir = I915_READ(IIR);
2447
Chris Wilsona266c7d2012-04-24 22:59:44 +01002448 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002449 bool blc_event = false;
2450
Chris Wilsona266c7d2012-04-24 22:59:44 +01002451 irq_received = iir != 0;
2452
2453 /* Can't rely on pipestat interrupt bit in iir as it might
2454 * have been cleared after the pipestat interrupt was received.
2455 * It doesn't set the bit in iir again, but it still produces
2456 * interrupts (for non-MSI).
2457 */
2458 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2459 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2460 i915_handle_error(dev, false);
2461
2462 for_each_pipe(pipe) {
2463 int reg = PIPESTAT(pipe);
2464 pipe_stats[pipe] = I915_READ(reg);
2465
2466 /*
2467 * Clear the PIPE*STAT regs before the IIR
2468 */
2469 if (pipe_stats[pipe] & 0x8000ffff) {
2470 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2471 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2472 pipe_name(pipe));
2473 I915_WRITE(reg, pipe_stats[pipe]);
2474 irq_received = 1;
2475 }
2476 }
2477 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2478
2479 if (!irq_received)
2480 break;
2481
2482 ret = IRQ_HANDLED;
2483
2484 /* Consume port. Then clear IIR or we'll miss events */
2485 if ((I915_HAS_HOTPLUG(dev)) &&
2486 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2487 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2488
2489 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2490 hotplug_status);
2491 if (hotplug_status & dev_priv->hotplug_supported_mask)
2492 queue_work(dev_priv->wq,
2493 &dev_priv->hotplug_work);
2494
2495 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2496 I915_READ(PORT_HOTPLUG_STAT);
2497 }
2498
2499 I915_WRITE(IIR, iir);
2500 new_iir = I915_READ(IIR); /* Flush posted writes */
2501
Chris Wilsona266c7d2012-04-24 22:59:44 +01002502 if (iir & I915_USER_INTERRUPT)
2503 notify_ring(dev, &dev_priv->ring[RCS]);
2504 if (iir & I915_BSD_USER_INTERRUPT)
2505 notify_ring(dev, &dev_priv->ring[VCS]);
2506
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002507 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002508 intel_prepare_page_flip(dev, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002509
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002510 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002511 intel_prepare_page_flip(dev, 1);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002512
2513 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002514 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002515 drm_handle_vblank(dev, pipe)) {
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002516 i915_pageflip_stall_check(dev, pipe);
2517 intel_finish_page_flip(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002518 }
2519
2520 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2521 blc_event = true;
2522 }
2523
2524
2525 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2526 intel_opregion_asle_intr(dev);
2527
2528 /* With MSI, interrupts are only generated when iir
2529 * transitions from zero to nonzero. If another bit got
2530 * set while we were handling the existing iir bits, then
2531 * we would never get another interrupt.
2532 *
2533 * This is fine on non-MSI as well, as if we hit this path
2534 * we avoid exiting the interrupt handler only to generate
2535 * another one.
2536 *
2537 * Note that for MSI this could cause a stray interrupt report
2538 * if an interrupt landed in the time between writing IIR and
2539 * the posting read. This should be rare enough to never
2540 * trigger the 99% of 100,000 interrupts test for disabling
2541 * stray interrupts.
2542 */
2543 iir = new_iir;
2544 }
2545
Daniel Vetterd05c6172012-04-26 23:28:09 +02002546 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01002547
Chris Wilsona266c7d2012-04-24 22:59:44 +01002548 return ret;
2549}
2550
2551static void i965_irq_uninstall(struct drm_device * dev)
2552{
2553 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2554 int pipe;
2555
2556 if (!dev_priv)
2557 return;
2558
Chris Wilsona266c7d2012-04-24 22:59:44 +01002559 if (I915_HAS_HOTPLUG(dev)) {
2560 I915_WRITE(PORT_HOTPLUG_EN, 0);
2561 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2562 }
2563
2564 I915_WRITE(HWSTAM, 0xffffffff);
2565 for_each_pipe(pipe)
2566 I915_WRITE(PIPESTAT(pipe), 0);
2567 I915_WRITE(IMR, 0xffffffff);
2568 I915_WRITE(IER, 0x0);
2569
2570 for_each_pipe(pipe)
2571 I915_WRITE(PIPESTAT(pipe),
2572 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2573 I915_WRITE(IIR, I915_READ(IIR));
2574}
2575
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002576void intel_irq_init(struct drm_device *dev)
2577{
Chris Wilson8b2e3262012-04-24 22:59:41 +01002578 struct drm_i915_private *dev_priv = dev->dev_private;
2579
2580 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
2581 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
2582 INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
2583
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002584 dev->driver->get_vblank_counter = i915_get_vblank_counter;
2585 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002586 if (IS_G4X(dev) || IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev) ||
2587 IS_VALLEYVIEW(dev)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002588 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2589 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2590 }
2591
Keith Packardc3613de2011-08-12 17:05:54 -07002592 if (drm_core_check_feature(dev, DRIVER_MODESET))
2593 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2594 else
2595 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002596 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2597
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002598 if (IS_VALLEYVIEW(dev)) {
2599 dev->driver->irq_handler = valleyview_irq_handler;
2600 dev->driver->irq_preinstall = valleyview_irq_preinstall;
2601 dev->driver->irq_postinstall = valleyview_irq_postinstall;
2602 dev->driver->irq_uninstall = valleyview_irq_uninstall;
2603 dev->driver->enable_vblank = valleyview_enable_vblank;
2604 dev->driver->disable_vblank = valleyview_disable_vblank;
2605 } else if (IS_IVYBRIDGE(dev)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002606 /* Share pre & uninstall handlers with ILK/SNB */
2607 dev->driver->irq_handler = ivybridge_irq_handler;
2608 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2609 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2610 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2611 dev->driver->enable_vblank = ivybridge_enable_vblank;
2612 dev->driver->disable_vblank = ivybridge_disable_vblank;
2613 } else if (HAS_PCH_SPLIT(dev)) {
2614 dev->driver->irq_handler = ironlake_irq_handler;
2615 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2616 dev->driver->irq_postinstall = ironlake_irq_postinstall;
2617 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2618 dev->driver->enable_vblank = ironlake_enable_vblank;
2619 dev->driver->disable_vblank = ironlake_disable_vblank;
2620 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01002621 if (INTEL_INFO(dev)->gen == 2) {
2622 dev->driver->irq_preinstall = i8xx_irq_preinstall;
2623 dev->driver->irq_postinstall = i8xx_irq_postinstall;
2624 dev->driver->irq_handler = i8xx_irq_handler;
2625 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002626 } else if (INTEL_INFO(dev)->gen == 3) {
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002627 /* IIR "flip pending" means done if this bit is set */
2628 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
2629
Chris Wilsona266c7d2012-04-24 22:59:44 +01002630 dev->driver->irq_preinstall = i915_irq_preinstall;
2631 dev->driver->irq_postinstall = i915_irq_postinstall;
2632 dev->driver->irq_uninstall = i915_irq_uninstall;
2633 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002634 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002635 dev->driver->irq_preinstall = i965_irq_preinstall;
2636 dev->driver->irq_postinstall = i965_irq_postinstall;
2637 dev->driver->irq_uninstall = i965_irq_uninstall;
2638 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002639 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002640 dev->driver->enable_vblank = i915_enable_vblank;
2641 dev->driver->disable_vblank = i915_disable_vblank;
2642 }
2643}