blob: 0b0de5239ad5fbe5d7355a577e54effafbb94f65 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Jesse Barnes63eeaf32009-06-18 16:56:52 -070029#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010035#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#define MAX_NOPID ((u32)~0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Keith Packard7c463582008-11-04 02:03:27 -080040/**
41 * Interrupts that are always left unmasked.
42 *
43 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
44 * we leave them always unmasked in IMR and then control enabling them through
45 * PIPESTAT alone.
46 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050047#define I915_INTERRUPT_ENABLE_FIX \
48 (I915_ASLE_INTERRUPT | \
49 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
50 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
51 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
52 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
53 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080054
55/** Interrupts that we mask and unmask at runtime. */
Zou Nan haid1b851f2010-05-21 09:08:57 +080056#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080057
Jesse Barnes79e53942008-11-07 14:24:08 -080058#define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
59 PIPE_VBLANK_INTERRUPT_STATUS)
60
61#define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
62 PIPE_VBLANK_INTERRUPT_ENABLE)
63
64#define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
65 DRM_I915_VBLANK_PIPE_B)
66
Zhenyu Wang036a4a72009-06-08 14:40:19 +080067/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010068static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050069ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080070{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000071 if ((dev_priv->irq_mask & mask) != 0) {
72 dev_priv->irq_mask &= ~mask;
73 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000074 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080075 }
76}
77
78static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050079ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080080{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000081 if ((dev_priv->irq_mask & mask) != mask) {
82 dev_priv->irq_mask |= mask;
83 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000084 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080085 }
86}
87
Keith Packard7c463582008-11-04 02:03:27 -080088void
89i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
90{
91 if ((dev_priv->pipestat[pipe] & mask) != mask) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080092 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080093
94 dev_priv->pipestat[pipe] |= mask;
95 /* Enable the interrupt, clear any pending status */
96 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +000097 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080098 }
99}
100
101void
102i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
103{
104 if ((dev_priv->pipestat[pipe] & mask) != 0) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800105 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -0800106
107 dev_priv->pipestat[pipe] &= ~mask;
108 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000109 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800110 }
111}
112
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000113/**
Zhao Yakui01c66882009-10-28 05:10:00 +0000114 * intel_enable_asle - enable ASLE interrupt for OpRegion
115 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000116void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000117{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000118 drm_i915_private_t *dev_priv = dev->dev_private;
119 unsigned long irqflags;
120
121 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000122
Eric Anholtc619eed2010-01-28 16:45:52 -0800123 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500124 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800125 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000126 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700127 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100128 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800129 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700130 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800131 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000132
133 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000134}
135
136/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700137 * i915_pipe_enabled - check if a pipe is enabled
138 * @dev: DRM device
139 * @pipe: pipe to check
140 *
141 * Reading certain registers when the pipe is disabled can hang the chip.
142 * Use this routine to make sure the PLL is running and the pipe is active
143 * before reading such registers if unsure.
144 */
145static int
146i915_pipe_enabled(struct drm_device *dev, int pipe)
147{
148 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson5eddb702010-09-11 13:48:45 +0100149 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700150}
151
Keith Packard42f52ef2008-10-18 19:39:29 -0700152/* Called from drm generic code, passed a 'crtc', which
153 * we use as a pipe index
154 */
155u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700156{
157 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
158 unsigned long high_frame;
159 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100160 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700161
162 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800163 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800164 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700165 return 0;
166 }
167
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800168 high_frame = PIPEFRAME(pipe);
169 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100170
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700171 /*
172 * High & low register fields aren't synchronized, so make sure
173 * we get a low value that's stable across two reads of the high
174 * register.
175 */
176 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100177 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
178 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
179 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700180 } while (high1 != high2);
181
Chris Wilson5eddb702010-09-11 13:48:45 +0100182 high1 >>= PIPE_FRAME_HIGH_SHIFT;
183 low >>= PIPE_FRAME_LOW_SHIFT;
184 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700185}
186
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800187u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
188{
189 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800190 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800191
192 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800193 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800194 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800195 return 0;
196 }
197
198 return I915_READ(reg);
199}
200
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100201int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
202 int *vpos, int *hpos)
203{
204 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
205 u32 vbl = 0, position = 0;
206 int vbl_start, vbl_end, htotal, vtotal;
207 bool in_vbl = true;
208 int ret = 0;
209
210 if (!i915_pipe_enabled(dev, pipe)) {
211 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800212 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100213 return 0;
214 }
215
216 /* Get vtotal. */
217 vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
218
219 if (INTEL_INFO(dev)->gen >= 4) {
220 /* No obvious pixelcount register. Only query vertical
221 * scanout position from Display scan line register.
222 */
223 position = I915_READ(PIPEDSL(pipe));
224
225 /* Decode into vertical scanout position. Don't have
226 * horizontal scanout position.
227 */
228 *vpos = position & 0x1fff;
229 *hpos = 0;
230 } else {
231 /* Have access to pixelcount since start of frame.
232 * We can split this into vertical and horizontal
233 * scanout position.
234 */
235 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
236
237 htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
238 *vpos = position / htotal;
239 *hpos = position - (*vpos * htotal);
240 }
241
242 /* Query vblank area. */
243 vbl = I915_READ(VBLANK(pipe));
244
245 /* Test position against vblank region. */
246 vbl_start = vbl & 0x1fff;
247 vbl_end = (vbl >> 16) & 0x1fff;
248
249 if ((*vpos < vbl_start) || (*vpos > vbl_end))
250 in_vbl = false;
251
252 /* Inside "upper part" of vblank area? Apply corrective offset: */
253 if (in_vbl && (*vpos >= vbl_start))
254 *vpos = *vpos - vtotal;
255
256 /* Readouts valid? */
257 if (vbl > 0)
258 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
259
260 /* In vblank? */
261 if (in_vbl)
262 ret |= DRM_SCANOUTPOS_INVBL;
263
264 return ret;
265}
266
Chris Wilson4041b852011-01-22 10:07:56 +0000267int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100268 int *max_error,
269 struct timeval *vblank_time,
270 unsigned flags)
271{
Chris Wilson4041b852011-01-22 10:07:56 +0000272 struct drm_i915_private *dev_priv = dev->dev_private;
273 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100274
Chris Wilson4041b852011-01-22 10:07:56 +0000275 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
276 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100277 return -EINVAL;
278 }
279
280 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000281 crtc = intel_get_crtc_for_pipe(dev, pipe);
282 if (crtc == NULL) {
283 DRM_ERROR("Invalid crtc %d\n", pipe);
284 return -EINVAL;
285 }
286
287 if (!crtc->enabled) {
288 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
289 return -EBUSY;
290 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100291
292 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000293 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
294 vblank_time, flags,
295 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100296}
297
Jesse Barnes5ca58282009-03-31 14:11:15 -0700298/*
299 * Handle hotplug events outside the interrupt handler proper.
300 */
301static void i915_hotplug_work_func(struct work_struct *work)
302{
303 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
304 hotplug_work);
305 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700306 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100307 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700308
Jesse Barnese67189ab2011-02-11 14:44:51 -0800309 DRM_DEBUG_KMS("running encoder hotplug functions\n");
310
Chris Wilson4ef69c72010-09-09 15:14:28 +0100311 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
312 if (encoder->hot_plug)
313 encoder->hot_plug(encoder);
314
Jesse Barnes5ca58282009-03-31 14:11:15 -0700315 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000316 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700317}
318
Jesse Barnesf97108d2010-01-29 11:27:07 -0800319static void i915_handle_rps_change(struct drm_device *dev)
320{
321 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000322 u32 busy_up, busy_down, max_avg, min_avg;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800323 u8 new_delay = dev_priv->cur_delay;
324
Jesse Barnes7648fa92010-05-20 14:28:11 -0700325 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000326 busy_up = I915_READ(RCPREVBSYTUPAVG);
327 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800328 max_avg = I915_READ(RCBMAXAVG);
329 min_avg = I915_READ(RCBMINAVG);
330
331 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000332 if (busy_up > max_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800333 if (dev_priv->cur_delay != dev_priv->max_delay)
334 new_delay = dev_priv->cur_delay - 1;
335 if (new_delay < dev_priv->max_delay)
336 new_delay = dev_priv->max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000337 } else if (busy_down < min_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800338 if (dev_priv->cur_delay != dev_priv->min_delay)
339 new_delay = dev_priv->cur_delay + 1;
340 if (new_delay > dev_priv->min_delay)
341 new_delay = dev_priv->min_delay;
342 }
343
Jesse Barnes7648fa92010-05-20 14:28:11 -0700344 if (ironlake_set_drps(dev, new_delay))
345 dev_priv->cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800346
347 return;
348}
349
Chris Wilson549f7362010-10-19 11:19:32 +0100350static void notify_ring(struct drm_device *dev,
351 struct intel_ring_buffer *ring)
352{
353 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson475553d2011-01-20 09:52:56 +0000354 u32 seqno;
Chris Wilson9862e602011-01-04 22:22:17 +0000355
Chris Wilson475553d2011-01-20 09:52:56 +0000356 if (ring->obj == NULL)
357 return;
358
359 seqno = ring->get_seqno(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +0000360 trace_i915_gem_request_complete(ring, seqno);
Chris Wilson9862e602011-01-04 22:22:17 +0000361
362 ring->irq_seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +0100363 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700364 if (i915_enable_hangcheck) {
365 dev_priv->hangcheck_count = 0;
366 mod_timer(&dev_priv->hangcheck_timer,
367 jiffies +
368 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
369 }
Chris Wilson549f7362010-10-19 11:19:32 +0100370}
371
Ben Widawsky4912d042011-04-25 11:25:20 -0700372static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800373{
Ben Widawsky4912d042011-04-25 11:25:20 -0700374 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
375 rps_work);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800376 u8 new_delay = dev_priv->cur_delay;
Ben Widawsky4912d042011-04-25 11:25:20 -0700377 u32 pm_iir, pm_imr;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800378
Ben Widawsky4912d042011-04-25 11:25:20 -0700379 spin_lock_irq(&dev_priv->rps_lock);
380 pm_iir = dev_priv->pm_iir;
381 dev_priv->pm_iir = 0;
382 pm_imr = I915_READ(GEN6_PMIMR);
383 spin_unlock_irq(&dev_priv->rps_lock);
384
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800385 if (!pm_iir)
386 return;
387
Ben Widawsky4912d042011-04-25 11:25:20 -0700388 mutex_lock(&dev_priv->dev->struct_mutex);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800389 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
390 if (dev_priv->cur_delay != dev_priv->max_delay)
391 new_delay = dev_priv->cur_delay + 1;
392 if (new_delay > dev_priv->max_delay)
393 new_delay = dev_priv->max_delay;
394 } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
Ben Widawsky4912d042011-04-25 11:25:20 -0700395 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800396 if (dev_priv->cur_delay != dev_priv->min_delay)
397 new_delay = dev_priv->cur_delay - 1;
398 if (new_delay < dev_priv->min_delay) {
399 new_delay = dev_priv->min_delay;
400 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
401 I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
402 ((new_delay << 16) & 0x3f0000));
403 } else {
404 /* Make sure we continue to get down interrupts
405 * until we hit the minimum frequency */
406 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
407 I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
408 }
Ben Widawsky4912d042011-04-25 11:25:20 -0700409 gen6_gt_force_wake_put(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800410 }
411
Ben Widawsky4912d042011-04-25 11:25:20 -0700412 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800413 dev_priv->cur_delay = new_delay;
414
Ben Widawsky4912d042011-04-25 11:25:20 -0700415 /*
416 * rps_lock not held here because clearing is non-destructive. There is
417 * an *extremely* unlikely race with gen6_rps_enable() that is prevented
418 * by holding struct_mutex for the duration of the write.
419 */
420 I915_WRITE(GEN6_PMIMR, pm_imr & ~pm_iir);
421 mutex_unlock(&dev_priv->dev->struct_mutex);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800422}
423
Jesse Barnes776ad802011-01-04 15:09:39 -0800424static void pch_irq_handler(struct drm_device *dev)
425{
426 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
427 u32 pch_iir;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800428 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800429
430 pch_iir = I915_READ(SDEIIR);
431
432 if (pch_iir & SDE_AUDIO_POWER_MASK)
433 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
434 (pch_iir & SDE_AUDIO_POWER_MASK) >>
435 SDE_AUDIO_POWER_SHIFT);
436
437 if (pch_iir & SDE_GMBUS)
438 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
439
440 if (pch_iir & SDE_AUDIO_HDCP_MASK)
441 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
442
443 if (pch_iir & SDE_AUDIO_TRANS_MASK)
444 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
445
446 if (pch_iir & SDE_POISON)
447 DRM_ERROR("PCH poison interrupt\n");
448
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800449 if (pch_iir & SDE_FDI_MASK)
450 for_each_pipe(pipe)
451 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
452 pipe_name(pipe),
453 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800454
455 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
456 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
457
458 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
459 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
460
461 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
462 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
463 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
464 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
465}
466
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700467irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
468{
469 struct drm_device *dev = (struct drm_device *) arg;
470 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
471 int ret = IRQ_NONE;
472 u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
473 struct drm_i915_master_private *master_priv;
474
475 atomic_inc(&dev_priv->irq_received);
476
477 /* disable master interrupt before clearing iir */
478 de_ier = I915_READ(DEIER);
479 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
480 POSTING_READ(DEIER);
481
482 de_iir = I915_READ(DEIIR);
483 gt_iir = I915_READ(GTIIR);
484 pch_iir = I915_READ(SDEIIR);
485 pm_iir = I915_READ(GEN6_PMIIR);
486
487 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && pm_iir == 0)
488 goto done;
489
490 ret = IRQ_HANDLED;
491
492 if (dev->primary->master) {
493 master_priv = dev->primary->master->driver_priv;
494 if (master_priv->sarea_priv)
495 master_priv->sarea_priv->last_dispatch =
496 READ_BREADCRUMB(dev_priv);
497 }
498
499 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
500 notify_ring(dev, &dev_priv->ring[RCS]);
501 if (gt_iir & GT_GEN6_BSD_USER_INTERRUPT)
502 notify_ring(dev, &dev_priv->ring[VCS]);
503 if (gt_iir & GT_BLT_USER_INTERRUPT)
504 notify_ring(dev, &dev_priv->ring[BCS]);
505
506 if (de_iir & DE_GSE_IVB)
507 intel_opregion_gse_intr(dev);
508
509 if (de_iir & DE_PLANEA_FLIP_DONE_IVB) {
510 intel_prepare_page_flip(dev, 0);
511 intel_finish_page_flip_plane(dev, 0);
512 }
513
514 if (de_iir & DE_PLANEB_FLIP_DONE_IVB) {
515 intel_prepare_page_flip(dev, 1);
516 intel_finish_page_flip_plane(dev, 1);
517 }
518
519 if (de_iir & DE_PIPEA_VBLANK_IVB)
520 drm_handle_vblank(dev, 0);
521
Dan Carpenterf6b07f42011-05-25 12:56:56 +0300522 if (de_iir & DE_PIPEB_VBLANK_IVB)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700523 drm_handle_vblank(dev, 1);
524
525 /* check event from PCH */
526 if (de_iir & DE_PCH_EVENT_IVB) {
527 if (pch_iir & SDE_HOTPLUG_MASK_CPT)
528 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
529 pch_irq_handler(dev);
530 }
531
532 if (pm_iir & GEN6_PM_DEFERRED_EVENTS) {
533 unsigned long flags;
534 spin_lock_irqsave(&dev_priv->rps_lock, flags);
535 WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
536 I915_WRITE(GEN6_PMIMR, pm_iir);
537 dev_priv->pm_iir |= pm_iir;
538 spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
539 queue_work(dev_priv->wq, &dev_priv->rps_work);
540 }
541
542 /* should clear PCH hotplug event before clear CPU irq */
543 I915_WRITE(SDEIIR, pch_iir);
544 I915_WRITE(GTIIR, gt_iir);
545 I915_WRITE(DEIIR, de_iir);
546 I915_WRITE(GEN6_PMIIR, pm_iir);
547
548done:
549 I915_WRITE(DEIER, de_ier);
550 POSTING_READ(DEIER);
551
552 return ret;
553}
554
Jesse Barnes46979952011-04-07 13:53:55 -0700555irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800556{
Jesse Barnes46979952011-04-07 13:53:55 -0700557 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800558 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
559 int ret = IRQ_NONE;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800560 u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100561 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800562 struct drm_i915_master_private *master_priv;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100563 u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
564
Jesse Barnes46979952011-04-07 13:53:55 -0700565 atomic_inc(&dev_priv->irq_received);
566
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100567 if (IS_GEN6(dev))
568 bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800569
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000570 /* disable master interrupt before clearing iir */
571 de_ier = I915_READ(DEIER);
572 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000573 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000574
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800575 de_iir = I915_READ(DEIIR);
576 gt_iir = I915_READ(GTIIR);
Zhenyu Wangc6501562009-11-03 18:57:21 +0000577 pch_iir = I915_READ(SDEIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800578 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800579
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800580 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
581 (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800582 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800583
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100584 if (HAS_PCH_CPT(dev))
585 hotplug_mask = SDE_HOTPLUG_MASK_CPT;
586 else
587 hotplug_mask = SDE_HOTPLUG_MASK;
588
Zou Nan haic7c85102010-01-15 10:29:06 +0800589 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800590
Zou Nan haic7c85102010-01-15 10:29:06 +0800591 if (dev->primary->master) {
592 master_priv = dev->primary->master->driver_priv;
593 if (master_priv->sarea_priv)
594 master_priv->sarea_priv->last_dispatch =
595 READ_BREADCRUMB(dev_priv);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800596 }
597
Chris Wilsonc6df5412010-12-15 09:56:50 +0000598 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000599 notify_ring(dev, &dev_priv->ring[RCS]);
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100600 if (gt_iir & bsd_usr_interrupt)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000601 notify_ring(dev, &dev_priv->ring[VCS]);
602 if (gt_iir & GT_BLT_USER_INTERRUPT)
603 notify_ring(dev, &dev_priv->ring[BCS]);
Zou Nan haic7c85102010-01-15 10:29:06 +0800604
605 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100606 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800607
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800608 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800609 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100610 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800611 }
612
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800613 if (de_iir & DE_PLANEB_FLIP_DONE) {
614 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100615 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800616 }
Li Pengc062df62010-01-23 00:12:58 +0800617
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800618 if (de_iir & DE_PIPEA_VBLANK)
619 drm_handle_vblank(dev, 0);
620
621 if (de_iir & DE_PIPEB_VBLANK)
622 drm_handle_vblank(dev, 1);
623
Zou Nan haic7c85102010-01-15 10:29:06 +0800624 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800625 if (de_iir & DE_PCH_EVENT) {
626 if (pch_iir & hotplug_mask)
627 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
628 pch_irq_handler(dev);
629 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800630
Jesse Barnesf97108d2010-01-29 11:27:07 -0800631 if (de_iir & DE_PCU_EVENT) {
Jesse Barnes7648fa92010-05-20 14:28:11 -0700632 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
Jesse Barnesf97108d2010-01-29 11:27:07 -0800633 i915_handle_rps_change(dev);
634 }
635
Ben Widawsky4912d042011-04-25 11:25:20 -0700636 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS) {
637 /*
638 * IIR bits should never already be set because IMR should
639 * prevent an interrupt from being shown in IIR. The warning
640 * displays a case where we've unsafely cleared
641 * dev_priv->pm_iir. Although missing an interrupt of the same
642 * type is not a problem, it displays a problem in the logic.
643 *
644 * The mask bit in IMR is cleared by rps_work.
645 */
646 unsigned long flags;
647 spin_lock_irqsave(&dev_priv->rps_lock, flags);
648 WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
649 I915_WRITE(GEN6_PMIMR, pm_iir);
650 dev_priv->pm_iir |= pm_iir;
651 spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
652 queue_work(dev_priv->wq, &dev_priv->rps_work);
653 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800654
Zou Nan haic7c85102010-01-15 10:29:06 +0800655 /* should clear PCH hotplug event before clear CPU irq */
656 I915_WRITE(SDEIIR, pch_iir);
657 I915_WRITE(GTIIR, gt_iir);
658 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -0700659 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800660
661done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000662 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000663 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000664
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800665 return ret;
666}
667
Jesse Barnes8a905232009-07-11 16:48:03 -0400668/**
669 * i915_error_work_func - do process context error handling work
670 * @work: work struct
671 *
672 * Fire an error uevent so userspace can see that a hang or error
673 * was detected.
674 */
675static void i915_error_work_func(struct work_struct *work)
676{
677 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
678 error_work);
679 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400680 char *error_event[] = { "ERROR=1", NULL };
681 char *reset_event[] = { "RESET=1", NULL };
682 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400683
Ben Gamarif316a422009-09-14 17:48:46 -0400684 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400685
Ben Gamariba1234d2009-09-14 17:48:47 -0400686 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100687 DRM_DEBUG_DRIVER("resetting chip\n");
688 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
689 if (!i915_reset(dev, GRDOM_RENDER)) {
690 atomic_set(&dev_priv->mm.wedged, 0);
691 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400692 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100693 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400694 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400695}
696
Chris Wilson3bd3c932010-08-19 08:19:30 +0100697#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000698static struct drm_i915_error_object *
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000699i915_error_object_create(struct drm_i915_private *dev_priv,
Chris Wilson05394f32010-11-08 19:18:58 +0000700 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000701{
702 struct drm_i915_error_object *dst;
Chris Wilson9df30792010-02-18 10:24:56 +0000703 int page, page_count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100704 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000705
Chris Wilson05394f32010-11-08 19:18:58 +0000706 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000707 return NULL;
708
Chris Wilson05394f32010-11-08 19:18:58 +0000709 page_count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000710
711 dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
712 if (dst == NULL)
713 return NULL;
714
Chris Wilson05394f32010-11-08 19:18:58 +0000715 reloc_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000716 for (page = 0; page < page_count; page++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700717 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100718 void __iomem *s;
719 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700720
Chris Wilsone56660d2010-08-07 11:01:26 +0100721 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000722 if (d == NULL)
723 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100724
Andrew Morton788885a2010-05-11 14:07:05 -0700725 local_irq_save(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100726 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700727 reloc_offset);
Chris Wilsone56660d2010-08-07 11:01:26 +0100728 memcpy_fromio(d, s, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700729 io_mapping_unmap_atomic(s);
Andrew Morton788885a2010-05-11 14:07:05 -0700730 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100731
Chris Wilson9df30792010-02-18 10:24:56 +0000732 dst->pages[page] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100733
734 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000735 }
736 dst->page_count = page_count;
Chris Wilson05394f32010-11-08 19:18:58 +0000737 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000738
739 return dst;
740
741unwind:
742 while (page--)
743 kfree(dst->pages[page]);
744 kfree(dst);
745 return NULL;
746}
747
748static void
749i915_error_object_free(struct drm_i915_error_object *obj)
750{
751 int page;
752
753 if (obj == NULL)
754 return;
755
756 for (page = 0; page < obj->page_count; page++)
757 kfree(obj->pages[page]);
758
759 kfree(obj);
760}
761
762static void
763i915_error_state_free(struct drm_device *dev,
764 struct drm_i915_error_state *error)
765{
Chris Wilsone2f973d2011-01-27 19:15:11 +0000766 int i;
767
768 for (i = 0; i < ARRAY_SIZE(error->batchbuffer); i++)
769 i915_error_object_free(error->batchbuffer[i]);
770
771 for (i = 0; i < ARRAY_SIZE(error->ringbuffer); i++)
772 i915_error_object_free(error->ringbuffer[i]);
773
Chris Wilson9df30792010-02-18 10:24:56 +0000774 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100775 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +0000776 kfree(error);
777}
778
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000779static u32 capture_bo_list(struct drm_i915_error_buffer *err,
780 int count,
781 struct list_head *head)
782{
783 struct drm_i915_gem_object *obj;
784 int i = 0;
785
786 list_for_each_entry(obj, head, mm_list) {
787 err->size = obj->base.size;
788 err->name = obj->base.name;
789 err->seqno = obj->last_rendering_seqno;
790 err->gtt_offset = obj->gtt_offset;
791 err->read_domains = obj->base.read_domains;
792 err->write_domain = obj->base.write_domain;
793 err->fence_reg = obj->fence_reg;
794 err->pinned = 0;
795 if (obj->pin_count > 0)
796 err->pinned = 1;
797 if (obj->user_pin_count > 0)
798 err->pinned = -1;
799 err->tiling = obj->tiling_mode;
800 err->dirty = obj->dirty;
801 err->purgeable = obj->madv != I915_MADV_WILLNEED;
Chris Wilson36850922010-11-23 08:49:38 +0000802 err->ring = obj->ring ? obj->ring->id : 0;
Chris Wilson93dfb402011-03-29 16:59:50 -0700803 err->cache_level = obj->cache_level;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000804
805 if (++i == count)
806 break;
807
808 err++;
809 }
810
811 return i;
812}
813
Chris Wilson748ebc62010-10-24 10:28:47 +0100814static void i915_gem_record_fences(struct drm_device *dev,
815 struct drm_i915_error_state *error)
816{
817 struct drm_i915_private *dev_priv = dev->dev_private;
818 int i;
819
820 /* Fences */
821 switch (INTEL_INFO(dev)->gen) {
822 case 6:
823 for (i = 0; i < 16; i++)
824 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
825 break;
826 case 5:
827 case 4:
828 for (i = 0; i < 16; i++)
829 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
830 break;
831 case 3:
832 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
833 for (i = 0; i < 8; i++)
834 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
835 case 2:
836 for (i = 0; i < 8; i++)
837 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
838 break;
839
840 }
841}
842
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000843static struct drm_i915_error_object *
844i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
845 struct intel_ring_buffer *ring)
846{
847 struct drm_i915_gem_object *obj;
848 u32 seqno;
849
850 if (!ring->get_seqno)
851 return NULL;
852
853 seqno = ring->get_seqno(ring);
854 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
855 if (obj->ring != ring)
856 continue;
857
Chris Wilsonc37d9a52011-01-12 20:33:01 +0000858 if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000859 continue;
860
861 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
862 continue;
863
864 /* We need to copy these to an anonymous buffer as the simplest
865 * method to avoid being overwritten by userspace.
866 */
867 return i915_error_object_create(dev_priv, obj);
868 }
869
870 return NULL;
871}
872
Jesse Barnes8a905232009-07-11 16:48:03 -0400873/**
874 * i915_capture_error_state - capture an error record for later analysis
875 * @dev: drm device
876 *
877 * Should be called when an error is detected (either a hang or an error
878 * interrupt) to capture error state from the time of the error. Fills
879 * out a structure which becomes available in debugfs for user level tools
880 * to pick up.
881 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700882static void i915_capture_error_state(struct drm_device *dev)
883{
884 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000885 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700886 struct drm_i915_error_state *error;
887 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800888 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700889
890 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000891 error = dev_priv->first_error;
892 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
893 if (error)
894 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700895
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800896 /* Account for pipe specific data like PIPE*STAT */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700897 error = kmalloc(sizeof(*error), GFP_ATOMIC);
898 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +0000899 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
900 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700901 }
902
Chris Wilsonb6f78332011-02-01 14:15:55 +0000903 DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
904 dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +0100905
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000906 error->seqno = dev_priv->ring[RCS].get_seqno(&dev_priv->ring[RCS]);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700907 error->eir = I915_READ(EIR);
908 error->pgtbl_er = I915_READ(PGTBL_ER);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800909 for_each_pipe(pipe)
910 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700911 error->instpm = I915_READ(INSTPM);
Chris Wilsonf4068392010-10-27 20:36:41 +0100912 error->error = 0;
913 if (INTEL_INFO(dev)->gen >= 6) {
914 error->error = I915_READ(ERROR_GEN6);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100915
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100916 error->bcs_acthd = I915_READ(BCS_ACTHD);
917 error->bcs_ipehr = I915_READ(BCS_IPEHR);
918 error->bcs_ipeir = I915_READ(BCS_IPEIR);
919 error->bcs_instdone = I915_READ(BCS_INSTDONE);
920 error->bcs_seqno = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000921 if (dev_priv->ring[BCS].get_seqno)
922 error->bcs_seqno = dev_priv->ring[BCS].get_seqno(&dev_priv->ring[BCS]);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100923
924 error->vcs_acthd = I915_READ(VCS_ACTHD);
925 error->vcs_ipehr = I915_READ(VCS_IPEHR);
926 error->vcs_ipeir = I915_READ(VCS_IPEIR);
927 error->vcs_instdone = I915_READ(VCS_INSTDONE);
928 error->vcs_seqno = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000929 if (dev_priv->ring[VCS].get_seqno)
930 error->vcs_seqno = dev_priv->ring[VCS].get_seqno(&dev_priv->ring[VCS]);
Chris Wilsonf4068392010-10-27 20:36:41 +0100931 }
932 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700933 error->ipeir = I915_READ(IPEIR_I965);
934 error->ipehr = I915_READ(IPEHR_I965);
935 error->instdone = I915_READ(INSTDONE_I965);
936 error->instps = I915_READ(INSTPS);
937 error->instdone1 = I915_READ(INSTDONE1);
938 error->acthd = I915_READ(ACTHD_I965);
Chris Wilson9df30792010-02-18 10:24:56 +0000939 error->bbaddr = I915_READ64(BB_ADDR);
Chris Wilsonf4068392010-10-27 20:36:41 +0100940 } else {
941 error->ipeir = I915_READ(IPEIR);
942 error->ipehr = I915_READ(IPEHR);
943 error->instdone = I915_READ(INSTDONE);
944 error->acthd = I915_READ(ACTHD);
945 error->bbaddr = 0;
Chris Wilson9df30792010-02-18 10:24:56 +0000946 }
Chris Wilson748ebc62010-10-24 10:28:47 +0100947 i915_gem_record_fences(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +0000948
Chris Wilsone2f973d2011-01-27 19:15:11 +0000949 /* Record the active batch and ring buffers */
950 for (i = 0; i < I915_NUM_RINGS; i++) {
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000951 error->batchbuffer[i] =
952 i915_error_first_batchbuffer(dev_priv,
953 &dev_priv->ring[i]);
Chris Wilson9df30792010-02-18 10:24:56 +0000954
Chris Wilsone2f973d2011-01-27 19:15:11 +0000955 error->ringbuffer[i] =
956 i915_error_object_create(dev_priv,
957 dev_priv->ring[i].obj);
958 }
Chris Wilson9df30792010-02-18 10:24:56 +0000959
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000960 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +0000961 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000962 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +0000963
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000964 i = 0;
965 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
966 i++;
967 error->active_bo_count = i;
Chris Wilson05394f32010-11-08 19:18:58 +0000968 list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000969 i++;
970 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000971
Chris Wilson8e934db2011-01-24 12:34:00 +0000972 error->active_bo = NULL;
973 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000974 if (i) {
975 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +0000976 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000977 if (error->active_bo)
978 error->pinned_bo =
979 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700980 }
981
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000982 if (error->active_bo)
983 error->active_bo_count =
984 capture_bo_list(error->active_bo,
985 error->active_bo_count,
986 &dev_priv->mm.active_list);
987
988 if (error->pinned_bo)
989 error->pinned_bo_count =
990 capture_bo_list(error->pinned_bo,
991 error->pinned_bo_count,
992 &dev_priv->mm.pinned_list);
993
Jesse Barnes8a905232009-07-11 16:48:03 -0400994 do_gettimeofday(&error->time);
995
Chris Wilson6ef3d422010-08-04 20:26:07 +0100996 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000997 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100998
Chris Wilson9df30792010-02-18 10:24:56 +0000999 spin_lock_irqsave(&dev_priv->error_lock, flags);
1000 if (dev_priv->first_error == NULL) {
1001 dev_priv->first_error = error;
1002 error = NULL;
1003 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001004 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001005
1006 if (error)
1007 i915_error_state_free(dev, error);
1008}
1009
1010void i915_destroy_error_state(struct drm_device *dev)
1011{
1012 struct drm_i915_private *dev_priv = dev->dev_private;
1013 struct drm_i915_error_state *error;
1014
1015 spin_lock(&dev_priv->error_lock);
1016 error = dev_priv->first_error;
1017 dev_priv->first_error = NULL;
1018 spin_unlock(&dev_priv->error_lock);
1019
1020 if (error)
1021 i915_error_state_free(dev, error);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001022}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001023#else
1024#define i915_capture_error_state(x)
1025#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001026
Chris Wilson35aed2e2010-05-27 13:18:12 +01001027static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001028{
1029 struct drm_i915_private *dev_priv = dev->dev_private;
1030 u32 eir = I915_READ(EIR);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001031 int pipe;
Jesse Barnes8a905232009-07-11 16:48:03 -04001032
Chris Wilson35aed2e2010-05-27 13:18:12 +01001033 if (!eir)
1034 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001035
1036 printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
1037 eir);
1038
1039 if (IS_G4X(dev)) {
1040 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1041 u32 ipeir = I915_READ(IPEIR_I965);
1042
1043 printk(KERN_ERR " IPEIR: 0x%08x\n",
1044 I915_READ(IPEIR_I965));
1045 printk(KERN_ERR " IPEHR: 0x%08x\n",
1046 I915_READ(IPEHR_I965));
1047 printk(KERN_ERR " INSTDONE: 0x%08x\n",
1048 I915_READ(INSTDONE_I965));
1049 printk(KERN_ERR " INSTPS: 0x%08x\n",
1050 I915_READ(INSTPS));
1051 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
1052 I915_READ(INSTDONE1));
1053 printk(KERN_ERR " ACTHD: 0x%08x\n",
1054 I915_READ(ACTHD_I965));
1055 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001056 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001057 }
1058 if (eir & GM45_ERROR_PAGE_TABLE) {
1059 u32 pgtbl_err = I915_READ(PGTBL_ER);
1060 printk(KERN_ERR "page table error\n");
1061 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
1062 pgtbl_err);
1063 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001064 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001065 }
1066 }
1067
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001068 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001069 if (eir & I915_ERROR_PAGE_TABLE) {
1070 u32 pgtbl_err = I915_READ(PGTBL_ER);
1071 printk(KERN_ERR "page table error\n");
1072 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
1073 pgtbl_err);
1074 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001075 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001076 }
1077 }
1078
1079 if (eir & I915_ERROR_MEMORY_REFRESH) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001080 printk(KERN_ERR "memory refresh error:\n");
1081 for_each_pipe(pipe)
1082 printk(KERN_ERR "pipe %c stat: 0x%08x\n",
1083 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001084 /* pipestat has already been acked */
1085 }
1086 if (eir & I915_ERROR_INSTRUCTION) {
1087 printk(KERN_ERR "instruction error\n");
1088 printk(KERN_ERR " INSTPM: 0x%08x\n",
1089 I915_READ(INSTPM));
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001090 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001091 u32 ipeir = I915_READ(IPEIR);
1092
1093 printk(KERN_ERR " IPEIR: 0x%08x\n",
1094 I915_READ(IPEIR));
1095 printk(KERN_ERR " IPEHR: 0x%08x\n",
1096 I915_READ(IPEHR));
1097 printk(KERN_ERR " INSTDONE: 0x%08x\n",
1098 I915_READ(INSTDONE));
1099 printk(KERN_ERR " ACTHD: 0x%08x\n",
1100 I915_READ(ACTHD));
1101 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001102 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001103 } else {
1104 u32 ipeir = I915_READ(IPEIR_I965);
1105
1106 printk(KERN_ERR " IPEIR: 0x%08x\n",
1107 I915_READ(IPEIR_I965));
1108 printk(KERN_ERR " IPEHR: 0x%08x\n",
1109 I915_READ(IPEHR_I965));
1110 printk(KERN_ERR " INSTDONE: 0x%08x\n",
1111 I915_READ(INSTDONE_I965));
1112 printk(KERN_ERR " INSTPS: 0x%08x\n",
1113 I915_READ(INSTPS));
1114 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
1115 I915_READ(INSTDONE1));
1116 printk(KERN_ERR " ACTHD: 0x%08x\n",
1117 I915_READ(ACTHD_I965));
1118 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001119 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001120 }
1121 }
1122
1123 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001124 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001125 eir = I915_READ(EIR);
1126 if (eir) {
1127 /*
1128 * some errors might have become stuck,
1129 * mask them.
1130 */
1131 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1132 I915_WRITE(EMR, I915_READ(EMR) | eir);
1133 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1134 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001135}
1136
1137/**
1138 * i915_handle_error - handle an error interrupt
1139 * @dev: drm device
1140 *
1141 * Do some basic checking of regsiter state at error interrupt time and
1142 * dump it to the syslog. Also call i915_capture_error_state() to make
1143 * sure we get a record and make it available in debugfs. Fire a uevent
1144 * so userspace knows something bad happened (should trigger collection
1145 * of a ring dump etc.).
1146 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001147void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001148{
1149 struct drm_i915_private *dev_priv = dev->dev_private;
1150
1151 i915_capture_error_state(dev);
1152 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001153
Ben Gamariba1234d2009-09-14 17:48:47 -04001154 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001155 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -04001156 atomic_set(&dev_priv->mm.wedged, 1);
1157
Ben Gamari11ed50e2009-09-14 17:48:45 -04001158 /*
1159 * Wakeup waiting processes so they don't hang
1160 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001161 wake_up_all(&dev_priv->ring[RCS].irq_queue);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001162 if (HAS_BSD(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001163 wake_up_all(&dev_priv->ring[VCS].irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001164 if (HAS_BLT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001165 wake_up_all(&dev_priv->ring[BCS].irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001166 }
1167
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001168 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001169}
1170
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001171static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1172{
1173 drm_i915_private_t *dev_priv = dev->dev_private;
1174 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1175 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001176 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001177 struct intel_unpin_work *work;
1178 unsigned long flags;
1179 bool stall_detected;
1180
1181 /* Ignore early vblank irqs */
1182 if (intel_crtc == NULL)
1183 return;
1184
1185 spin_lock_irqsave(&dev->event_lock, flags);
1186 work = intel_crtc->unpin_work;
1187
1188 if (work == NULL || work->pending || !work->enable_stall_check) {
1189 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1190 spin_unlock_irqrestore(&dev->event_lock, flags);
1191 return;
1192 }
1193
1194 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001195 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001196 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001197 int dspsurf = DSPSURF(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001198 stall_detected = I915_READ(dspsurf) == obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001199 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001200 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001201 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001202 crtc->y * crtc->fb->pitch +
1203 crtc->x * crtc->fb->bits_per_pixel/8);
1204 }
1205
1206 spin_unlock_irqrestore(&dev->event_lock, flags);
1207
1208 if (stall_detected) {
1209 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1210 intel_prepare_page_flip(dev, intel_crtc->plane);
1211 }
1212}
1213
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
1215{
Dave Airlie84b1fd12007-07-11 15:53:27 +10001216 struct drm_device *dev = (struct drm_device *) arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001218 struct drm_i915_master_private *master_priv;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001219 u32 iir, new_iir;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001220 u32 pipe_stats[I915_MAX_PIPES];
Keith Packard05eff842008-11-19 14:03:05 -08001221 u32 vblank_status;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001222 int vblank = 0;
Keith Packard7c463582008-11-04 02:03:27 -08001223 unsigned long irqflags;
Keith Packard05eff842008-11-19 14:03:05 -08001224 int irq_received;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001225 int ret = IRQ_NONE, pipe;
1226 bool blc_event = false;
Dave Airlieaf6061a2008-05-07 12:15:39 +10001227
Eric Anholt630681d2008-10-06 15:14:12 -07001228 atomic_inc(&dev_priv->irq_received);
1229
Eric Anholted4cb412008-07-29 12:10:39 -07001230 iir = I915_READ(IIR);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001231
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001232 if (INTEL_INFO(dev)->gen >= 4)
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001233 vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
Jesse Barnese25e6602010-06-30 13:15:19 -07001234 else
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001235 vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236
Keith Packard05eff842008-11-19 14:03:05 -08001237 for (;;) {
1238 irq_received = iir != 0;
1239
1240 /* Can't rely on pipestat interrupt bit in iir as it might
1241 * have been cleared after the pipestat interrupt was received.
1242 * It doesn't set the bit in iir again, but it still produces
1243 * interrupts (for non-MSI).
1244 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001245 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes8a905232009-07-11 16:48:03 -04001246 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Ben Gamariba1234d2009-09-14 17:48:47 -04001247 i915_handle_error(dev, false);
Jesse Barnes8a905232009-07-11 16:48:03 -04001248
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001249 for_each_pipe(pipe) {
1250 int reg = PIPESTAT(pipe);
1251 pipe_stats[pipe] = I915_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -08001252
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001253 /*
1254 * Clear the PIPE*STAT regs before the IIR
1255 */
1256 if (pipe_stats[pipe] & 0x8000ffff) {
1257 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1258 DRM_DEBUG_DRIVER("pipe %c underrun\n",
1259 pipe_name(pipe));
1260 I915_WRITE(reg, pipe_stats[pipe]);
1261 irq_received = 1;
1262 }
Eric Anholtcdfbc412008-11-04 15:50:30 -08001263 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001264 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Keith Packard05eff842008-11-19 14:03:05 -08001265
1266 if (!irq_received)
1267 break;
1268
1269 ret = IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270
Jesse Barnes5ca58282009-03-31 14:11:15 -07001271 /* Consume port. Then clear IIR or we'll miss events */
1272 if ((I915_HAS_HOTPLUG(dev)) &&
1273 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
1274 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1275
Zhao Yakui44d98a62009-10-09 11:39:40 +08001276 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
Jesse Barnes5ca58282009-03-31 14:11:15 -07001277 hotplug_status);
1278 if (hotplug_status & dev_priv->hotplug_supported_mask)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001279 queue_work(dev_priv->wq,
1280 &dev_priv->hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001281
1282 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1283 I915_READ(PORT_HOTPLUG_STAT);
1284 }
1285
Eric Anholtcdfbc412008-11-04 15:50:30 -08001286 I915_WRITE(IIR, iir);
1287 new_iir = I915_READ(IIR); /* Flush posted writes */
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001288
Dave Airlie7c1c2872008-11-28 14:22:24 +10001289 if (dev->primary->master) {
1290 master_priv = dev->primary->master->driver_priv;
1291 if (master_priv->sarea_priv)
1292 master_priv->sarea_priv->last_dispatch =
1293 READ_BREADCRUMB(dev_priv);
1294 }
Keith Packard7c463582008-11-04 02:03:27 -08001295
Chris Wilson549f7362010-10-19 11:19:32 +01001296 if (iir & I915_USER_INTERRUPT)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001297 notify_ring(dev, &dev_priv->ring[RCS]);
1298 if (iir & I915_BSD_USER_INTERRUPT)
1299 notify_ring(dev, &dev_priv->ring[VCS]);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001300
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001301 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001302 intel_prepare_page_flip(dev, 0);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001303 if (dev_priv->flip_pending_is_done)
1304 intel_finish_page_flip_plane(dev, 0);
1305 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001306
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001307 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
Jesse Barnes70565d02010-07-01 04:45:43 -07001308 intel_prepare_page_flip(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001309 if (dev_priv->flip_pending_is_done)
1310 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001311 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001312
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001313 for_each_pipe(pipe) {
1314 if (pipe_stats[pipe] & vblank_status &&
1315 drm_handle_vblank(dev, pipe)) {
1316 vblank++;
1317 if (!dev_priv->flip_pending_is_done) {
1318 i915_pageflip_stall_check(dev, pipe);
1319 intel_finish_page_flip(dev, pipe);
1320 }
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001321 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001322
1323 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1324 blc_event = true;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001325 }
Eric Anholt673a3942008-07-30 12:06:12 -07001326
Keith Packard7c463582008-11-04 02:03:27 -08001327
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001328 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Chris Wilson3b617962010-08-24 09:02:58 +01001329 intel_opregion_asle_intr(dev);
Keith Packard7c463582008-11-04 02:03:27 -08001330
Eric Anholtcdfbc412008-11-04 15:50:30 -08001331 /* With MSI, interrupts are only generated when iir
1332 * transitions from zero to nonzero. If another bit got
1333 * set while we were handling the existing iir bits, then
1334 * we would never get another interrupt.
1335 *
1336 * This is fine on non-MSI as well, as if we hit this path
1337 * we avoid exiting the interrupt handler only to generate
1338 * another one.
1339 *
1340 * Note that for MSI this could cause a stray interrupt report
1341 * if an interrupt landed in the time between writing IIR and
1342 * the posting read. This should be rare enough to never
1343 * trigger the 99% of 100,000 interrupts test for disabling
1344 * stray interrupts.
1345 */
1346 iir = new_iir;
Keith Packard05eff842008-11-19 14:03:05 -08001347 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001348
Keith Packard05eff842008-11-19 14:03:05 -08001349 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350}
1351
Dave Airlieaf6061a2008-05-07 12:15:39 +10001352static int i915_emit_irq(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353{
1354 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001355 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356
1357 i915_kernel_lost_context(dev);
1358
Zhao Yakui44d98a62009-10-09 11:39:40 +08001359 DRM_DEBUG_DRIVER("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001361 dev_priv->counter++;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001362 if (dev_priv->counter > 0x7FFFFFFFUL)
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001363 dev_priv->counter = 1;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001364 if (master_priv->sarea_priv)
1365 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001366
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001367 if (BEGIN_LP_RING(4) == 0) {
1368 OUT_RING(MI_STORE_DWORD_INDEX);
1369 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1370 OUT_RING(dev_priv->counter);
1371 OUT_RING(MI_USER_INTERRUPT);
1372 ADVANCE_LP_RING();
1373 }
Dave Airliebc5f4522007-11-05 12:50:58 +10001374
Alan Hourihanec29b6692006-08-12 16:29:24 +10001375 return dev_priv->counter;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376}
1377
Dave Airlie84b1fd12007-07-11 15:53:27 +10001378static int i915_wait_irq(struct drm_device * dev, int irq_nr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379{
1380 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001381 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382 int ret = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001383 struct intel_ring_buffer *ring = LP_RING(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384
Zhao Yakui44d98a62009-10-09 11:39:40 +08001385 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001386 READ_BREADCRUMB(dev_priv));
1387
Eric Anholted4cb412008-07-29 12:10:39 -07001388 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
Dave Airlie7c1c2872008-11-28 14:22:24 +10001389 if (master_priv->sarea_priv)
1390 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391 return 0;
Eric Anholted4cb412008-07-29 12:10:39 -07001392 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001393
Dave Airlie7c1c2872008-11-28 14:22:24 +10001394 if (master_priv->sarea_priv)
1395 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001397 if (ring->irq_get(ring)) {
1398 DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
1399 READ_BREADCRUMB(dev_priv) >= irq_nr);
1400 ring->irq_put(ring);
Chris Wilson5a9a8d12011-01-23 13:03:24 +00001401 } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
1402 ret = -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403
Eric Anholt20caafa2007-08-25 19:22:43 +10001404 if (ret == -EBUSY) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001405 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406 READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1407 }
1408
Dave Airlieaf6061a2008-05-07 12:15:39 +10001409 return ret;
1410}
1411
Linus Torvalds1da177e2005-04-16 15:20:36 -07001412/* Needs the lock as it touches the ring.
1413 */
Eric Anholtc153f452007-09-03 12:06:45 +10001414int i915_irq_emit(struct drm_device *dev, void *data,
1415 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001418 drm_i915_irq_emit_t *emit = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419 int result;
1420
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001421 if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001422 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001423 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424 }
Eric Anholt299eb932009-02-24 22:14:12 -08001425
1426 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1427
Eric Anholt546b0972008-09-01 16:45:29 -07001428 mutex_lock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001429 result = i915_emit_irq(dev);
Eric Anholt546b0972008-09-01 16:45:29 -07001430 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431
Eric Anholtc153f452007-09-03 12:06:45 +10001432 if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433 DRM_ERROR("copy_to_user\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001434 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435 }
1436
1437 return 0;
1438}
1439
1440/* Doesn't need the hardware lock.
1441 */
Eric Anholtc153f452007-09-03 12:06:45 +10001442int i915_irq_wait(struct drm_device *dev, void *data,
1443 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001446 drm_i915_irq_wait_t *irqwait = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447
1448 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001449 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001450 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451 }
1452
Eric Anholtc153f452007-09-03 12:06:45 +10001453 return i915_wait_irq(dev, irqwait->irq_seq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454}
1455
Keith Packard42f52ef2008-10-18 19:39:29 -07001456/* Called from drm generic code, passed 'crtc' which
1457 * we use as a pipe index
1458 */
1459int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001460{
1461 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001462 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001463
Chris Wilson5eddb702010-09-11 13:48:45 +01001464 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001465 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001466
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001467 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001468 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001469 i915_enable_pipestat(dev_priv, pipe,
1470 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001471 else
Keith Packard7c463582008-11-04 02:03:27 -08001472 i915_enable_pipestat(dev_priv, pipe,
1473 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001474
1475 /* maintain vblank delivery even in deep C-states */
1476 if (dev_priv->info->gen == 3)
1477 I915_WRITE(INSTPM, INSTPM_AGPBUSY_DIS << 16);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001478 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001479
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001480 return 0;
1481}
1482
Jesse Barnesf796cf82011-04-07 13:58:17 -07001483int ironlake_enable_vblank(struct drm_device *dev, int pipe)
1484{
1485 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1486 unsigned long irqflags;
1487
1488 if (!i915_pipe_enabled(dev, pipe))
1489 return -EINVAL;
1490
1491 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1492 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1493 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1494 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1495
1496 return 0;
1497}
1498
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001499int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
1500{
1501 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1502 unsigned long irqflags;
1503
1504 if (!i915_pipe_enabled(dev, pipe))
1505 return -EINVAL;
1506
1507 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1508 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1509 DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
1510 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1511
1512 return 0;
1513}
1514
Keith Packard42f52ef2008-10-18 19:39:29 -07001515/* Called from drm generic code, passed 'crtc' which
1516 * we use as a pipe index
1517 */
1518void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001519{
1520 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001521 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001522
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001523 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001524 if (dev_priv->info->gen == 3)
1525 I915_WRITE(INSTPM,
1526 INSTPM_AGPBUSY_DIS << 16 | INSTPM_AGPBUSY_DIS);
1527
Jesse Barnesf796cf82011-04-07 13:58:17 -07001528 i915_disable_pipestat(dev_priv, pipe,
1529 PIPE_VBLANK_INTERRUPT_ENABLE |
1530 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1531 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1532}
1533
1534void ironlake_disable_vblank(struct drm_device *dev, int pipe)
1535{
1536 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1537 unsigned long irqflags;
1538
1539 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1540 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1541 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001542 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001543}
1544
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001545void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
1546{
1547 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1548 unsigned long irqflags;
1549
1550 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1551 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1552 DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
1553 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1554}
1555
Dave Airlie702880f2006-06-24 17:07:34 +10001556/* Set the vblank monitor pipe
1557 */
Eric Anholtc153f452007-09-03 12:06:45 +10001558int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1559 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001560{
Dave Airlie702880f2006-06-24 17:07:34 +10001561 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie702880f2006-06-24 17:07:34 +10001562
1563 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001564 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001565 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001566 }
1567
=?utf-8?q?Michel_D=C3=A4nzer?=5b516942006-10-25 00:08:23 +10001568 return 0;
Dave Airlie702880f2006-06-24 17:07:34 +10001569}
1570
Eric Anholtc153f452007-09-03 12:06:45 +10001571int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1572 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001573{
Dave Airlie702880f2006-06-24 17:07:34 +10001574 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001575 drm_i915_vblank_pipe_t *pipe = data;
Dave Airlie702880f2006-06-24 17:07:34 +10001576
1577 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001578 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001579 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001580 }
1581
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001582 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Eric Anholtc153f452007-09-03 12:06:45 +10001583
Dave Airlie702880f2006-06-24 17:07:34 +10001584 return 0;
1585}
1586
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001587/**
1588 * Schedule buffer swap at given vertical blank.
1589 */
Eric Anholtc153f452007-09-03 12:06:45 +10001590int i915_vblank_swap(struct drm_device *dev, void *data,
1591 struct drm_file *file_priv)
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001592{
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001593 /* The delayed swap mechanism was fundamentally racy, and has been
1594 * removed. The model was that the client requested a delayed flip/swap
1595 * from the kernel, then waited for vblank before continuing to perform
1596 * rendering. The problem was that the kernel might wake the client
1597 * up before it dispatched the vblank swap (since the lock has to be
1598 * held while touching the ringbuffer), in which case the client would
1599 * clear and start the next frame before the swap occurred, and
1600 * flicker would occur in addition to likely missing the vblank.
1601 *
1602 * In the absence of this ioctl, userland falls back to a correct path
1603 * of waiting for a vblank, then dispatching the swap on its own.
1604 * Context switching to userland and back is plenty fast enough for
1605 * meeting the requirements of vblank swapping.
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001606 */
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001607 return -EINVAL;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001608}
1609
Chris Wilson893eead2010-10-27 14:44:35 +01001610static u32
1611ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001612{
Chris Wilson893eead2010-10-27 14:44:35 +01001613 return list_entry(ring->request_list.prev,
1614 struct drm_i915_gem_request, list)->seqno;
1615}
1616
1617static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1618{
1619 if (list_empty(&ring->request_list) ||
1620 i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
1621 /* Issue a wake-up to catch stuck h/w. */
Chris Wilsonb2223492010-10-27 15:27:33 +01001622 if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
Chris Wilson893eead2010-10-27 14:44:35 +01001623 DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
1624 ring->name,
Chris Wilsonb2223492010-10-27 15:27:33 +01001625 ring->waiting_seqno,
Chris Wilson893eead2010-10-27 14:44:35 +01001626 ring->get_seqno(ring));
1627 wake_up_all(&ring->irq_queue);
1628 *err = true;
1629 }
1630 return true;
1631 }
1632 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001633}
1634
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001635static bool kick_ring(struct intel_ring_buffer *ring)
1636{
1637 struct drm_device *dev = ring->dev;
1638 struct drm_i915_private *dev_priv = dev->dev_private;
1639 u32 tmp = I915_READ_CTL(ring);
1640 if (tmp & RING_WAIT) {
1641 DRM_ERROR("Kicking stuck wait on %s\n",
1642 ring->name);
1643 I915_WRITE_CTL(ring, tmp);
1644 return true;
1645 }
1646 if (IS_GEN6(dev) &&
1647 (tmp & RING_WAIT_SEMAPHORE)) {
1648 DRM_ERROR("Kicking stuck semaphore on %s\n",
1649 ring->name);
1650 I915_WRITE_CTL(ring, tmp);
1651 return true;
1652 }
1653 return false;
1654}
1655
Ben Gamarif65d9422009-09-14 17:48:44 -04001656/**
1657 * This is called when the chip hasn't reported back with completed
1658 * batchbuffers in a long time. The first time this is called we simply record
1659 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1660 * again, we assume the chip is wedged and try to fix it.
1661 */
1662void i915_hangcheck_elapsed(unsigned long data)
1663{
1664 struct drm_device *dev = (struct drm_device *)data;
1665 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001666 uint32_t acthd, instdone, instdone1;
Chris Wilson893eead2010-10-27 14:44:35 +01001667 bool err = false;
1668
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001669 if (!i915_enable_hangcheck)
1670 return;
1671
Chris Wilson893eead2010-10-27 14:44:35 +01001672 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001673 if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
1674 i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
1675 i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
Chris Wilson893eead2010-10-27 14:44:35 +01001676 dev_priv->hangcheck_count = 0;
1677 if (err)
1678 goto repeat;
1679 return;
1680 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001681
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001682 if (INTEL_INFO(dev)->gen < 4) {
Ben Gamarif65d9422009-09-14 17:48:44 -04001683 acthd = I915_READ(ACTHD);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001684 instdone = I915_READ(INSTDONE);
1685 instdone1 = 0;
1686 } else {
Ben Gamarif65d9422009-09-14 17:48:44 -04001687 acthd = I915_READ(ACTHD_I965);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001688 instdone = I915_READ(INSTDONE_I965);
1689 instdone1 = I915_READ(INSTDONE1);
1690 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001691
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001692 if (dev_priv->last_acthd == acthd &&
1693 dev_priv->last_instdone == instdone &&
1694 dev_priv->last_instdone1 == instdone1) {
1695 if (dev_priv->hangcheck_count++ > 1) {
1696 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
Chris Wilson8c80b592010-08-08 20:38:12 +01001697
1698 if (!IS_GEN2(dev)) {
1699 /* Is the chip hanging on a WAIT_FOR_EVENT?
1700 * If so we can simply poke the RB_WAIT bit
1701 * and break the hang. This should work on
1702 * all but the second generation chipsets.
1703 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001704
1705 if (kick_ring(&dev_priv->ring[RCS]))
Chris Wilson893eead2010-10-27 14:44:35 +01001706 goto repeat;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001707
1708 if (HAS_BSD(dev) &&
1709 kick_ring(&dev_priv->ring[VCS]))
1710 goto repeat;
1711
1712 if (HAS_BLT(dev) &&
1713 kick_ring(&dev_priv->ring[BCS]))
1714 goto repeat;
Chris Wilson8c80b592010-08-08 20:38:12 +01001715 }
1716
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001717 i915_handle_error(dev, true);
1718 return;
1719 }
1720 } else {
1721 dev_priv->hangcheck_count = 0;
1722
1723 dev_priv->last_acthd = acthd;
1724 dev_priv->last_instdone = instdone;
1725 dev_priv->last_instdone1 = instdone1;
1726 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001727
Chris Wilson893eead2010-10-27 14:44:35 +01001728repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001729 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001730 mod_timer(&dev_priv->hangcheck_timer,
1731 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001732}
1733
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734/* drm_dma.h hooks
1735*/
Jesse Barnes46979952011-04-07 13:53:55 -07001736void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001737{
1738 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1739
Jesse Barnes46979952011-04-07 13:53:55 -07001740 atomic_set(&dev_priv->irq_received, 0);
1741
1742 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
1743 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Jesse Barnes9e3c2562011-05-18 13:51:43 -07001744 if (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
1745 INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
Jesse Barnes46979952011-04-07 13:53:55 -07001746
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001747 I915_WRITE(HWSTAM, 0xeffe);
Daniel J Blueman498e7202011-06-17 11:32:19 -07001748 if (IS_GEN6(dev)) {
1749 /* Workaround stalls observed on Sandy Bridge GPUs by
1750 * making the blitter command streamer generate a
1751 * write to the Hardware Status Page for
1752 * MI_USER_INTERRUPT. This appears to serialize the
1753 * previous seqno write out before the interrupt
1754 * happens.
1755 */
1756 I915_WRITE(GEN6_BLITTER_HWSTAM, ~GEN6_BLITTER_USER_INTERRUPT);
Chris Wilsonec6a8902011-06-21 18:37:59 +01001757 I915_WRITE(GEN6_BSD_HWSTAM, ~GEN6_BSD_USER_INTERRUPT);
Daniel J Blueman498e7202011-06-17 11:32:19 -07001758 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001759
1760 /* XXX hotplug from PCH */
1761
1762 I915_WRITE(DEIMR, 0xffffffff);
1763 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001764 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001765
1766 /* and GT */
1767 I915_WRITE(GTIMR, 0xffffffff);
1768 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001769 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001770
1771 /* south display irq */
1772 I915_WRITE(SDEIMR, 0xffffffff);
1773 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001774 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001775}
1776
Jesse Barnes46979952011-04-07 13:53:55 -07001777int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001778{
1779 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1780 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001781 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1782 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001783 u32 render_irqs;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001784 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001785
Jesse Barnes46979952011-04-07 13:53:55 -07001786 DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
1787 if (HAS_BSD(dev))
1788 DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
1789 if (HAS_BLT(dev))
1790 DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
1791
1792 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001793 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001794
1795 /* should always can generate irq */
1796 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001797 I915_WRITE(DEIMR, dev_priv->irq_mask);
1798 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001799 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001800
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001801 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001802
1803 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001804 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001805
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001806 if (IS_GEN6(dev))
1807 render_irqs =
1808 GT_USER_INTERRUPT |
1809 GT_GEN6_BSD_USER_INTERRUPT |
1810 GT_BLT_USER_INTERRUPT;
1811 else
1812 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00001813 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001814 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001815 GT_BSD_USER_INTERRUPT;
1816 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001817 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001818
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001819 if (HAS_PCH_CPT(dev)) {
Chris Wilson9035a972011-02-16 09:36:05 +00001820 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1821 SDE_PORTB_HOTPLUG_CPT |
1822 SDE_PORTC_HOTPLUG_CPT |
1823 SDE_PORTD_HOTPLUG_CPT);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001824 } else {
Chris Wilson9035a972011-02-16 09:36:05 +00001825 hotplug_mask = (SDE_CRT_HOTPLUG |
1826 SDE_PORTB_HOTPLUG |
1827 SDE_PORTC_HOTPLUG |
1828 SDE_PORTD_HOTPLUG |
1829 SDE_AUX_MASK);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001830 }
1831
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001832 dev_priv->pch_irq_mask = ~hotplug_mask;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001833
1834 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001835 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1836 I915_WRITE(SDEIER, hotplug_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001837 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001838
Jesse Barnesf97108d2010-01-29 11:27:07 -08001839 if (IS_IRONLAKE_M(dev)) {
1840 /* Clear & enable PCU event interrupts */
1841 I915_WRITE(DEIIR, DE_PCU_EVENT);
1842 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1843 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1844 }
1845
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001846 return 0;
1847}
1848
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001849int ivybridge_irq_postinstall(struct drm_device *dev)
1850{
1851 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1852 /* enable kind of interrupts always enabled */
1853 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
1854 DE_PCH_EVENT_IVB | DE_PLANEA_FLIP_DONE_IVB |
1855 DE_PLANEB_FLIP_DONE_IVB;
1856 u32 render_irqs;
1857 u32 hotplug_mask;
1858
1859 DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
1860 if (HAS_BSD(dev))
1861 DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
1862 if (HAS_BLT(dev))
1863 DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
1864
1865 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
1866 dev_priv->irq_mask = ~display_mask;
1867
1868 /* should always can generate irq */
1869 I915_WRITE(DEIIR, I915_READ(DEIIR));
1870 I915_WRITE(DEIMR, dev_priv->irq_mask);
1871 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK_IVB |
1872 DE_PIPEB_VBLANK_IVB);
1873 POSTING_READ(DEIER);
1874
1875 dev_priv->gt_irq_mask = ~0;
1876
1877 I915_WRITE(GTIIR, I915_READ(GTIIR));
1878 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1879
1880 render_irqs = GT_USER_INTERRUPT | GT_GEN6_BSD_USER_INTERRUPT |
1881 GT_BLT_USER_INTERRUPT;
1882 I915_WRITE(GTIER, render_irqs);
1883 POSTING_READ(GTIER);
1884
1885 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1886 SDE_PORTB_HOTPLUG_CPT |
1887 SDE_PORTC_HOTPLUG_CPT |
1888 SDE_PORTD_HOTPLUG_CPT);
1889 dev_priv->pch_irq_mask = ~hotplug_mask;
1890
1891 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1892 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1893 I915_WRITE(SDEIER, hotplug_mask);
1894 POSTING_READ(SDEIER);
1895
1896 return 0;
1897}
1898
Dave Airlie84b1fd12007-07-11 15:53:27 +10001899void i915_driver_irq_preinstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900{
1901 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001902 int pipe;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001903
Jesse Barnes79e53942008-11-07 14:24:08 -08001904 atomic_set(&dev_priv->irq_received, 0);
1905
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001906 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Jesse Barnes8a905232009-07-11 16:48:03 -04001907 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001908
Jesse Barnes5ca58282009-03-31 14:11:15 -07001909 if (I915_HAS_HOTPLUG(dev)) {
1910 I915_WRITE(PORT_HOTPLUG_EN, 0);
1911 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1912 }
1913
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001914 I915_WRITE(HWSTAM, 0xeffe);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001915 for_each_pipe(pipe)
1916 I915_WRITE(PIPESTAT(pipe), 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001917 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001918 I915_WRITE(IER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001919 POSTING_READ(IER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920}
1921
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001922/*
1923 * Must be called after intel_modeset_init or hotplug interrupts won't be
1924 * enabled correctly.
1925 */
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001926int i915_driver_irq_postinstall(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001927{
1928 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001929 u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001930 u32 error_mask;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001931
1932 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001933
Keith Packard7c463582008-11-04 02:03:27 -08001934 /* Unmask the interrupts that we always want on. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001935 dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001936
Keith Packard7c463582008-11-04 02:03:27 -08001937 dev_priv->pipestat[0] = 0;
1938 dev_priv->pipestat[1] = 0;
1939
Jesse Barnes5ca58282009-03-31 14:11:15 -07001940 if (I915_HAS_HOTPLUG(dev)) {
Adam Jacksonc496fa12010-05-27 17:26:45 -04001941 /* Enable in IER... */
1942 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
1943 /* and unmask in IMR */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001944 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
Adam Jacksonc496fa12010-05-27 17:26:45 -04001945 }
1946
1947 /*
1948 * Enable some error detection, note the instruction error mask
1949 * bit is reserved, so we leave it masked.
1950 */
1951 if (IS_G4X(dev)) {
1952 error_mask = ~(GM45_ERROR_PAGE_TABLE |
1953 GM45_ERROR_MEM_PRIV |
1954 GM45_ERROR_CP_PRIV |
1955 I915_ERROR_MEMORY_REFRESH);
1956 } else {
1957 error_mask = ~(I915_ERROR_PAGE_TABLE |
1958 I915_ERROR_MEMORY_REFRESH);
1959 }
1960 I915_WRITE(EMR, error_mask);
1961
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001962 I915_WRITE(IMR, dev_priv->irq_mask);
Adam Jacksonc496fa12010-05-27 17:26:45 -04001963 I915_WRITE(IER, enable_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001964 POSTING_READ(IER);
Adam Jacksonc496fa12010-05-27 17:26:45 -04001965
1966 if (I915_HAS_HOTPLUG(dev)) {
Jesse Barnes5ca58282009-03-31 14:11:15 -07001967 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
1968
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001969 /* Note HDMI and DP share bits */
1970 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
1971 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
1972 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
1973 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
1974 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
1975 hotplug_en |= HDMID_HOTPLUG_INT_EN;
1976 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
1977 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
1978 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
1979 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001980 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001981 hotplug_en |= CRT_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001982
1983 /* Programming the CRT detection parameters tends
1984 to generate a spurious hotplug event about three
1985 seconds later. So just do it once.
1986 */
1987 if (IS_G4X(dev))
1988 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
1989 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
1990 }
1991
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001992 /* Ignore TV since it's buggy */
1993
Jesse Barnes5ca58282009-03-31 14:11:15 -07001994 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001995 }
1996
Chris Wilson3b617962010-08-24 09:02:58 +01001997 intel_opregion_enable_asle(dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001998
1999 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002000}
2001
Jesse Barnes46979952011-04-07 13:53:55 -07002002void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002003{
2004 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002005
2006 if (!dev_priv)
2007 return;
2008
2009 dev_priv->vblank_pipe = 0;
2010
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002011 I915_WRITE(HWSTAM, 0xffffffff);
2012
2013 I915_WRITE(DEIMR, 0xffffffff);
2014 I915_WRITE(DEIER, 0x0);
2015 I915_WRITE(DEIIR, I915_READ(DEIIR));
2016
2017 I915_WRITE(GTIMR, 0xffffffff);
2018 I915_WRITE(GTIER, 0x0);
2019 I915_WRITE(GTIIR, I915_READ(GTIIR));
2020}
2021
Dave Airlie84b1fd12007-07-11 15:53:27 +10002022void i915_driver_irq_uninstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002023{
2024 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002025 int pipe;
Dave Airlie91e37382006-02-18 15:17:04 +11002026
Linus Torvalds1da177e2005-04-16 15:20:36 -07002027 if (!dev_priv)
2028 return;
2029
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002030 dev_priv->vblank_pipe = 0;
2031
Jesse Barnes5ca58282009-03-31 14:11:15 -07002032 if (I915_HAS_HOTPLUG(dev)) {
2033 I915_WRITE(PORT_HOTPLUG_EN, 0);
2034 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2035 }
2036
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002037 I915_WRITE(HWSTAM, 0xffffffff);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002038 for_each_pipe(pipe)
2039 I915_WRITE(PIPESTAT(pipe), 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002040 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07002041 I915_WRITE(IER, 0x0);
Dave Airlie91e37382006-02-18 15:17:04 +11002042
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002043 for_each_pipe(pipe)
2044 I915_WRITE(PIPESTAT(pipe),
2045 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
Keith Packard7c463582008-11-04 02:03:27 -08002046 I915_WRITE(IIR, I915_READ(IIR));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002047}