blob: c22823bbf9f08768196fe6402b3596365af0de9c [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Jesse Barnes63eeaf32009-06-18 16:56:52 -070029#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010035#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#define MAX_NOPID ((u32)~0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Keith Packard7c463582008-11-04 02:03:27 -080040/**
41 * Interrupts that are always left unmasked.
42 *
43 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
44 * we leave them always unmasked in IMR and then control enabling them through
45 * PIPESTAT alone.
46 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050047#define I915_INTERRUPT_ENABLE_FIX \
48 (I915_ASLE_INTERRUPT | \
49 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
50 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
51 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
52 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
53 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080054
55/** Interrupts that we mask and unmask at runtime. */
Zou Nan haid1b851f2010-05-21 09:08:57 +080056#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080057
Jesse Barnes79e53942008-11-07 14:24:08 -080058#define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
59 PIPE_VBLANK_INTERRUPT_STATUS)
60
61#define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
62 PIPE_VBLANK_INTERRUPT_ENABLE)
63
64#define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
65 DRM_I915_VBLANK_PIPE_B)
66
Zhenyu Wang036a4a72009-06-08 14:40:19 +080067/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010068static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050069ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080070{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000071 if ((dev_priv->irq_mask & mask) != 0) {
72 dev_priv->irq_mask &= ~mask;
73 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000074 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080075 }
76}
77
78static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050079ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080080{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000081 if ((dev_priv->irq_mask & mask) != mask) {
82 dev_priv->irq_mask |= mask;
83 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000084 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080085 }
86}
87
Keith Packard7c463582008-11-04 02:03:27 -080088void
89i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
90{
91 if ((dev_priv->pipestat[pipe] & mask) != mask) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080092 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080093
94 dev_priv->pipestat[pipe] |= mask;
95 /* Enable the interrupt, clear any pending status */
96 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +000097 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080098 }
99}
100
101void
102i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
103{
104 if ((dev_priv->pipestat[pipe] & mask) != 0) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800105 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -0800106
107 dev_priv->pipestat[pipe] &= ~mask;
108 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000109 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800110 }
111}
112
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000113/**
Zhao Yakui01c66882009-10-28 05:10:00 +0000114 * intel_enable_asle - enable ASLE interrupt for OpRegion
115 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000116void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000117{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000118 drm_i915_private_t *dev_priv = dev->dev_private;
119 unsigned long irqflags;
120
121 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000122
Eric Anholtc619eed2010-01-28 16:45:52 -0800123 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500124 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800125 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000126 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700127 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100128 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800129 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700130 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800131 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000132
133 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000134}
135
136/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700137 * i915_pipe_enabled - check if a pipe is enabled
138 * @dev: DRM device
139 * @pipe: pipe to check
140 *
141 * Reading certain registers when the pipe is disabled can hang the chip.
142 * Use this routine to make sure the PLL is running and the pipe is active
143 * before reading such registers if unsure.
144 */
145static int
146i915_pipe_enabled(struct drm_device *dev, int pipe)
147{
148 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson5eddb702010-09-11 13:48:45 +0100149 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700150}
151
Keith Packard42f52ef2008-10-18 19:39:29 -0700152/* Called from drm generic code, passed a 'crtc', which
153 * we use as a pipe index
154 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700155static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700156{
157 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
158 unsigned long high_frame;
159 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100160 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700161
162 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800163 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800164 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700165 return 0;
166 }
167
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800168 high_frame = PIPEFRAME(pipe);
169 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100170
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700171 /*
172 * High & low register fields aren't synchronized, so make sure
173 * we get a low value that's stable across two reads of the high
174 * register.
175 */
176 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100177 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
178 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
179 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700180 } while (high1 != high2);
181
Chris Wilson5eddb702010-09-11 13:48:45 +0100182 high1 >>= PIPE_FRAME_HIGH_SHIFT;
183 low >>= PIPE_FRAME_LOW_SHIFT;
184 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700185}
186
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700187static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800188{
189 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800190 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800191
192 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800193 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800194 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800195 return 0;
196 }
197
198 return I915_READ(reg);
199}
200
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700201static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100202 int *vpos, int *hpos)
203{
204 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
205 u32 vbl = 0, position = 0;
206 int vbl_start, vbl_end, htotal, vtotal;
207 bool in_vbl = true;
208 int ret = 0;
209
210 if (!i915_pipe_enabled(dev, pipe)) {
211 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800212 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100213 return 0;
214 }
215
216 /* Get vtotal. */
217 vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
218
219 if (INTEL_INFO(dev)->gen >= 4) {
220 /* No obvious pixelcount register. Only query vertical
221 * scanout position from Display scan line register.
222 */
223 position = I915_READ(PIPEDSL(pipe));
224
225 /* Decode into vertical scanout position. Don't have
226 * horizontal scanout position.
227 */
228 *vpos = position & 0x1fff;
229 *hpos = 0;
230 } else {
231 /* Have access to pixelcount since start of frame.
232 * We can split this into vertical and horizontal
233 * scanout position.
234 */
235 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
236
237 htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
238 *vpos = position / htotal;
239 *hpos = position - (*vpos * htotal);
240 }
241
242 /* Query vblank area. */
243 vbl = I915_READ(VBLANK(pipe));
244
245 /* Test position against vblank region. */
246 vbl_start = vbl & 0x1fff;
247 vbl_end = (vbl >> 16) & 0x1fff;
248
249 if ((*vpos < vbl_start) || (*vpos > vbl_end))
250 in_vbl = false;
251
252 /* Inside "upper part" of vblank area? Apply corrective offset: */
253 if (in_vbl && (*vpos >= vbl_start))
254 *vpos = *vpos - vtotal;
255
256 /* Readouts valid? */
257 if (vbl > 0)
258 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
259
260 /* In vblank? */
261 if (in_vbl)
262 ret |= DRM_SCANOUTPOS_INVBL;
263
264 return ret;
265}
266
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700267static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100268 int *max_error,
269 struct timeval *vblank_time,
270 unsigned flags)
271{
Chris Wilson4041b852011-01-22 10:07:56 +0000272 struct drm_i915_private *dev_priv = dev->dev_private;
273 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100274
Chris Wilson4041b852011-01-22 10:07:56 +0000275 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
276 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100277 return -EINVAL;
278 }
279
280 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000281 crtc = intel_get_crtc_for_pipe(dev, pipe);
282 if (crtc == NULL) {
283 DRM_ERROR("Invalid crtc %d\n", pipe);
284 return -EINVAL;
285 }
286
287 if (!crtc->enabled) {
288 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
289 return -EBUSY;
290 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100291
292 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000293 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
294 vblank_time, flags,
295 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100296}
297
Jesse Barnes5ca58282009-03-31 14:11:15 -0700298/*
299 * Handle hotplug events outside the interrupt handler proper.
300 */
301static void i915_hotplug_work_func(struct work_struct *work)
302{
303 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
304 hotplug_work);
305 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700306 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100307 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700308
Keith Packarda65e34c2011-07-25 10:04:56 -0700309 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800310 DRM_DEBUG_KMS("running encoder hotplug functions\n");
311
Chris Wilson4ef69c72010-09-09 15:14:28 +0100312 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
313 if (encoder->hot_plug)
314 encoder->hot_plug(encoder);
315
Keith Packard40ee3382011-07-28 15:31:19 -0700316 mutex_unlock(&mode_config->mutex);
317
Jesse Barnes5ca58282009-03-31 14:11:15 -0700318 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000319 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700320}
321
Jesse Barnesf97108d2010-01-29 11:27:07 -0800322static void i915_handle_rps_change(struct drm_device *dev)
323{
324 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000325 u32 busy_up, busy_down, max_avg, min_avg;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800326 u8 new_delay = dev_priv->cur_delay;
327
Jesse Barnes7648fa92010-05-20 14:28:11 -0700328 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000329 busy_up = I915_READ(RCPREVBSYTUPAVG);
330 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800331 max_avg = I915_READ(RCBMAXAVG);
332 min_avg = I915_READ(RCBMINAVG);
333
334 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000335 if (busy_up > max_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800336 if (dev_priv->cur_delay != dev_priv->max_delay)
337 new_delay = dev_priv->cur_delay - 1;
338 if (new_delay < dev_priv->max_delay)
339 new_delay = dev_priv->max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000340 } else if (busy_down < min_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800341 if (dev_priv->cur_delay != dev_priv->min_delay)
342 new_delay = dev_priv->cur_delay + 1;
343 if (new_delay > dev_priv->min_delay)
344 new_delay = dev_priv->min_delay;
345 }
346
Jesse Barnes7648fa92010-05-20 14:28:11 -0700347 if (ironlake_set_drps(dev, new_delay))
348 dev_priv->cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800349
350 return;
351}
352
Chris Wilson549f7362010-10-19 11:19:32 +0100353static void notify_ring(struct drm_device *dev,
354 struct intel_ring_buffer *ring)
355{
356 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson475553d2011-01-20 09:52:56 +0000357 u32 seqno;
Chris Wilson9862e602011-01-04 22:22:17 +0000358
Chris Wilson475553d2011-01-20 09:52:56 +0000359 if (ring->obj == NULL)
360 return;
361
362 seqno = ring->get_seqno(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +0000363 trace_i915_gem_request_complete(ring, seqno);
Chris Wilson9862e602011-01-04 22:22:17 +0000364
365 ring->irq_seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +0100366 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700367 if (i915_enable_hangcheck) {
368 dev_priv->hangcheck_count = 0;
369 mod_timer(&dev_priv->hangcheck_timer,
370 jiffies +
371 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
372 }
Chris Wilson549f7362010-10-19 11:19:32 +0100373}
374
Ben Widawsky4912d042011-04-25 11:25:20 -0700375static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800376{
Ben Widawsky4912d042011-04-25 11:25:20 -0700377 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
378 rps_work);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800379 u8 new_delay = dev_priv->cur_delay;
Ben Widawsky4912d042011-04-25 11:25:20 -0700380 u32 pm_iir, pm_imr;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800381
Ben Widawsky4912d042011-04-25 11:25:20 -0700382 spin_lock_irq(&dev_priv->rps_lock);
383 pm_iir = dev_priv->pm_iir;
384 dev_priv->pm_iir = 0;
385 pm_imr = I915_READ(GEN6_PMIMR);
386 spin_unlock_irq(&dev_priv->rps_lock);
387
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800388 if (!pm_iir)
389 return;
390
Ben Widawsky4912d042011-04-25 11:25:20 -0700391 mutex_lock(&dev_priv->dev->struct_mutex);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800392 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
393 if (dev_priv->cur_delay != dev_priv->max_delay)
394 new_delay = dev_priv->cur_delay + 1;
395 if (new_delay > dev_priv->max_delay)
396 new_delay = dev_priv->max_delay;
397 } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
Ben Widawsky4912d042011-04-25 11:25:20 -0700398 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800399 if (dev_priv->cur_delay != dev_priv->min_delay)
400 new_delay = dev_priv->cur_delay - 1;
401 if (new_delay < dev_priv->min_delay) {
402 new_delay = dev_priv->min_delay;
403 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
404 I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
405 ((new_delay << 16) & 0x3f0000));
406 } else {
407 /* Make sure we continue to get down interrupts
408 * until we hit the minimum frequency */
409 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
410 I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
411 }
Ben Widawsky4912d042011-04-25 11:25:20 -0700412 gen6_gt_force_wake_put(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800413 }
414
Ben Widawsky4912d042011-04-25 11:25:20 -0700415 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800416 dev_priv->cur_delay = new_delay;
417
Ben Widawsky4912d042011-04-25 11:25:20 -0700418 /*
419 * rps_lock not held here because clearing is non-destructive. There is
420 * an *extremely* unlikely race with gen6_rps_enable() that is prevented
421 * by holding struct_mutex for the duration of the write.
422 */
423 I915_WRITE(GEN6_PMIMR, pm_imr & ~pm_iir);
424 mutex_unlock(&dev_priv->dev->struct_mutex);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800425}
426
Jesse Barnes776ad802011-01-04 15:09:39 -0800427static void pch_irq_handler(struct drm_device *dev)
428{
429 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
430 u32 pch_iir;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800431 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800432
433 pch_iir = I915_READ(SDEIIR);
434
435 if (pch_iir & SDE_AUDIO_POWER_MASK)
436 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
437 (pch_iir & SDE_AUDIO_POWER_MASK) >>
438 SDE_AUDIO_POWER_SHIFT);
439
440 if (pch_iir & SDE_GMBUS)
441 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
442
443 if (pch_iir & SDE_AUDIO_HDCP_MASK)
444 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
445
446 if (pch_iir & SDE_AUDIO_TRANS_MASK)
447 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
448
449 if (pch_iir & SDE_POISON)
450 DRM_ERROR("PCH poison interrupt\n");
451
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800452 if (pch_iir & SDE_FDI_MASK)
453 for_each_pipe(pipe)
454 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
455 pipe_name(pipe),
456 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800457
458 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
459 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
460
461 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
462 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
463
464 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
465 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
466 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
467 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
468}
469
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700470static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700471{
472 struct drm_device *dev = (struct drm_device *) arg;
473 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
474 int ret = IRQ_NONE;
475 u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
476 struct drm_i915_master_private *master_priv;
477
478 atomic_inc(&dev_priv->irq_received);
479
480 /* disable master interrupt before clearing iir */
481 de_ier = I915_READ(DEIER);
482 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
483 POSTING_READ(DEIER);
484
485 de_iir = I915_READ(DEIIR);
486 gt_iir = I915_READ(GTIIR);
487 pch_iir = I915_READ(SDEIIR);
488 pm_iir = I915_READ(GEN6_PMIIR);
489
490 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && pm_iir == 0)
491 goto done;
492
493 ret = IRQ_HANDLED;
494
495 if (dev->primary->master) {
496 master_priv = dev->primary->master->driver_priv;
497 if (master_priv->sarea_priv)
498 master_priv->sarea_priv->last_dispatch =
499 READ_BREADCRUMB(dev_priv);
500 }
501
502 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
503 notify_ring(dev, &dev_priv->ring[RCS]);
504 if (gt_iir & GT_GEN6_BSD_USER_INTERRUPT)
505 notify_ring(dev, &dev_priv->ring[VCS]);
506 if (gt_iir & GT_BLT_USER_INTERRUPT)
507 notify_ring(dev, &dev_priv->ring[BCS]);
508
509 if (de_iir & DE_GSE_IVB)
510 intel_opregion_gse_intr(dev);
511
512 if (de_iir & DE_PLANEA_FLIP_DONE_IVB) {
513 intel_prepare_page_flip(dev, 0);
514 intel_finish_page_flip_plane(dev, 0);
515 }
516
517 if (de_iir & DE_PLANEB_FLIP_DONE_IVB) {
518 intel_prepare_page_flip(dev, 1);
519 intel_finish_page_flip_plane(dev, 1);
520 }
521
522 if (de_iir & DE_PIPEA_VBLANK_IVB)
523 drm_handle_vblank(dev, 0);
524
Dan Carpenterf6b07f42011-05-25 12:56:56 +0300525 if (de_iir & DE_PIPEB_VBLANK_IVB)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700526 drm_handle_vblank(dev, 1);
527
528 /* check event from PCH */
529 if (de_iir & DE_PCH_EVENT_IVB) {
530 if (pch_iir & SDE_HOTPLUG_MASK_CPT)
531 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
532 pch_irq_handler(dev);
533 }
534
535 if (pm_iir & GEN6_PM_DEFERRED_EVENTS) {
536 unsigned long flags;
537 spin_lock_irqsave(&dev_priv->rps_lock, flags);
538 WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
539 I915_WRITE(GEN6_PMIMR, pm_iir);
540 dev_priv->pm_iir |= pm_iir;
541 spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
542 queue_work(dev_priv->wq, &dev_priv->rps_work);
543 }
544
545 /* should clear PCH hotplug event before clear CPU irq */
546 I915_WRITE(SDEIIR, pch_iir);
547 I915_WRITE(GTIIR, gt_iir);
548 I915_WRITE(DEIIR, de_iir);
549 I915_WRITE(GEN6_PMIIR, pm_iir);
550
551done:
552 I915_WRITE(DEIER, de_ier);
553 POSTING_READ(DEIER);
554
555 return ret;
556}
557
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700558static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800559{
Jesse Barnes46979952011-04-07 13:53:55 -0700560 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800561 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
562 int ret = IRQ_NONE;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800563 u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100564 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800565 struct drm_i915_master_private *master_priv;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100566 u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
567
Jesse Barnes46979952011-04-07 13:53:55 -0700568 atomic_inc(&dev_priv->irq_received);
569
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100570 if (IS_GEN6(dev))
571 bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800572
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000573 /* disable master interrupt before clearing iir */
574 de_ier = I915_READ(DEIER);
575 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000576 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000577
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800578 de_iir = I915_READ(DEIIR);
579 gt_iir = I915_READ(GTIIR);
Zhenyu Wangc6501562009-11-03 18:57:21 +0000580 pch_iir = I915_READ(SDEIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800581 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800582
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800583 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
584 (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800585 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800586
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100587 if (HAS_PCH_CPT(dev))
588 hotplug_mask = SDE_HOTPLUG_MASK_CPT;
589 else
590 hotplug_mask = SDE_HOTPLUG_MASK;
591
Zou Nan haic7c85102010-01-15 10:29:06 +0800592 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800593
Zou Nan haic7c85102010-01-15 10:29:06 +0800594 if (dev->primary->master) {
595 master_priv = dev->primary->master->driver_priv;
596 if (master_priv->sarea_priv)
597 master_priv->sarea_priv->last_dispatch =
598 READ_BREADCRUMB(dev_priv);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800599 }
600
Chris Wilsonc6df5412010-12-15 09:56:50 +0000601 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000602 notify_ring(dev, &dev_priv->ring[RCS]);
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100603 if (gt_iir & bsd_usr_interrupt)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000604 notify_ring(dev, &dev_priv->ring[VCS]);
605 if (gt_iir & GT_BLT_USER_INTERRUPT)
606 notify_ring(dev, &dev_priv->ring[BCS]);
Zou Nan haic7c85102010-01-15 10:29:06 +0800607
608 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100609 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800610
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800611 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800612 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100613 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800614 }
615
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800616 if (de_iir & DE_PLANEB_FLIP_DONE) {
617 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100618 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800619 }
Li Pengc062df62010-01-23 00:12:58 +0800620
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800621 if (de_iir & DE_PIPEA_VBLANK)
622 drm_handle_vblank(dev, 0);
623
624 if (de_iir & DE_PIPEB_VBLANK)
625 drm_handle_vblank(dev, 1);
626
Zou Nan haic7c85102010-01-15 10:29:06 +0800627 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800628 if (de_iir & DE_PCH_EVENT) {
629 if (pch_iir & hotplug_mask)
630 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
631 pch_irq_handler(dev);
632 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800633
Jesse Barnesf97108d2010-01-29 11:27:07 -0800634 if (de_iir & DE_PCU_EVENT) {
Jesse Barnes7648fa92010-05-20 14:28:11 -0700635 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
Jesse Barnesf97108d2010-01-29 11:27:07 -0800636 i915_handle_rps_change(dev);
637 }
638
Ben Widawsky4912d042011-04-25 11:25:20 -0700639 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS) {
640 /*
641 * IIR bits should never already be set because IMR should
642 * prevent an interrupt from being shown in IIR. The warning
643 * displays a case where we've unsafely cleared
644 * dev_priv->pm_iir. Although missing an interrupt of the same
645 * type is not a problem, it displays a problem in the logic.
646 *
647 * The mask bit in IMR is cleared by rps_work.
648 */
649 unsigned long flags;
650 spin_lock_irqsave(&dev_priv->rps_lock, flags);
651 WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
652 I915_WRITE(GEN6_PMIMR, pm_iir);
653 dev_priv->pm_iir |= pm_iir;
654 spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
655 queue_work(dev_priv->wq, &dev_priv->rps_work);
656 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800657
Zou Nan haic7c85102010-01-15 10:29:06 +0800658 /* should clear PCH hotplug event before clear CPU irq */
659 I915_WRITE(SDEIIR, pch_iir);
660 I915_WRITE(GTIIR, gt_iir);
661 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -0700662 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800663
664done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000665 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000666 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000667
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800668 return ret;
669}
670
Jesse Barnes8a905232009-07-11 16:48:03 -0400671/**
672 * i915_error_work_func - do process context error handling work
673 * @work: work struct
674 *
675 * Fire an error uevent so userspace can see that a hang or error
676 * was detected.
677 */
678static void i915_error_work_func(struct work_struct *work)
679{
680 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
681 error_work);
682 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400683 char *error_event[] = { "ERROR=1", NULL };
684 char *reset_event[] = { "RESET=1", NULL };
685 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400686
Ben Gamarif316a422009-09-14 17:48:46 -0400687 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400688
Ben Gamariba1234d2009-09-14 17:48:47 -0400689 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100690 DRM_DEBUG_DRIVER("resetting chip\n");
691 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
692 if (!i915_reset(dev, GRDOM_RENDER)) {
693 atomic_set(&dev_priv->mm.wedged, 0);
694 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400695 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100696 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400697 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400698}
699
Chris Wilson3bd3c932010-08-19 08:19:30 +0100700#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000701static struct drm_i915_error_object *
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000702i915_error_object_create(struct drm_i915_private *dev_priv,
Chris Wilson05394f32010-11-08 19:18:58 +0000703 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000704{
705 struct drm_i915_error_object *dst;
Chris Wilson9df30792010-02-18 10:24:56 +0000706 int page, page_count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100707 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000708
Chris Wilson05394f32010-11-08 19:18:58 +0000709 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000710 return NULL;
711
Chris Wilson05394f32010-11-08 19:18:58 +0000712 page_count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000713
714 dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
715 if (dst == NULL)
716 return NULL;
717
Chris Wilson05394f32010-11-08 19:18:58 +0000718 reloc_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000719 for (page = 0; page < page_count; page++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700720 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100721 void __iomem *s;
722 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700723
Chris Wilsone56660d2010-08-07 11:01:26 +0100724 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000725 if (d == NULL)
726 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100727
Andrew Morton788885a2010-05-11 14:07:05 -0700728 local_irq_save(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100729 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700730 reloc_offset);
Chris Wilsone56660d2010-08-07 11:01:26 +0100731 memcpy_fromio(d, s, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700732 io_mapping_unmap_atomic(s);
Andrew Morton788885a2010-05-11 14:07:05 -0700733 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100734
Chris Wilson9df30792010-02-18 10:24:56 +0000735 dst->pages[page] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100736
737 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000738 }
739 dst->page_count = page_count;
Chris Wilson05394f32010-11-08 19:18:58 +0000740 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000741
742 return dst;
743
744unwind:
745 while (page--)
746 kfree(dst->pages[page]);
747 kfree(dst);
748 return NULL;
749}
750
751static void
752i915_error_object_free(struct drm_i915_error_object *obj)
753{
754 int page;
755
756 if (obj == NULL)
757 return;
758
759 for (page = 0; page < obj->page_count; page++)
760 kfree(obj->pages[page]);
761
762 kfree(obj);
763}
764
765static void
766i915_error_state_free(struct drm_device *dev,
767 struct drm_i915_error_state *error)
768{
Chris Wilsone2f973d2011-01-27 19:15:11 +0000769 int i;
770
771 for (i = 0; i < ARRAY_SIZE(error->batchbuffer); i++)
772 i915_error_object_free(error->batchbuffer[i]);
773
774 for (i = 0; i < ARRAY_SIZE(error->ringbuffer); i++)
775 i915_error_object_free(error->ringbuffer[i]);
776
Chris Wilson9df30792010-02-18 10:24:56 +0000777 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100778 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +0000779 kfree(error);
780}
781
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000782static u32 capture_bo_list(struct drm_i915_error_buffer *err,
783 int count,
784 struct list_head *head)
785{
786 struct drm_i915_gem_object *obj;
787 int i = 0;
788
789 list_for_each_entry(obj, head, mm_list) {
790 err->size = obj->base.size;
791 err->name = obj->base.name;
792 err->seqno = obj->last_rendering_seqno;
793 err->gtt_offset = obj->gtt_offset;
794 err->read_domains = obj->base.read_domains;
795 err->write_domain = obj->base.write_domain;
796 err->fence_reg = obj->fence_reg;
797 err->pinned = 0;
798 if (obj->pin_count > 0)
799 err->pinned = 1;
800 if (obj->user_pin_count > 0)
801 err->pinned = -1;
802 err->tiling = obj->tiling_mode;
803 err->dirty = obj->dirty;
804 err->purgeable = obj->madv != I915_MADV_WILLNEED;
Chris Wilson36850922010-11-23 08:49:38 +0000805 err->ring = obj->ring ? obj->ring->id : 0;
Chris Wilson93dfb402011-03-29 16:59:50 -0700806 err->cache_level = obj->cache_level;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000807
808 if (++i == count)
809 break;
810
811 err++;
812 }
813
814 return i;
815}
816
Chris Wilson748ebc62010-10-24 10:28:47 +0100817static void i915_gem_record_fences(struct drm_device *dev,
818 struct drm_i915_error_state *error)
819{
820 struct drm_i915_private *dev_priv = dev->dev_private;
821 int i;
822
823 /* Fences */
824 switch (INTEL_INFO(dev)->gen) {
825 case 6:
826 for (i = 0; i < 16; i++)
827 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
828 break;
829 case 5:
830 case 4:
831 for (i = 0; i < 16; i++)
832 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
833 break;
834 case 3:
835 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
836 for (i = 0; i < 8; i++)
837 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
838 case 2:
839 for (i = 0; i < 8; i++)
840 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
841 break;
842
843 }
844}
845
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000846static struct drm_i915_error_object *
847i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
848 struct intel_ring_buffer *ring)
849{
850 struct drm_i915_gem_object *obj;
851 u32 seqno;
852
853 if (!ring->get_seqno)
854 return NULL;
855
856 seqno = ring->get_seqno(ring);
857 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
858 if (obj->ring != ring)
859 continue;
860
Chris Wilsonc37d9a52011-01-12 20:33:01 +0000861 if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000862 continue;
863
864 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
865 continue;
866
867 /* We need to copy these to an anonymous buffer as the simplest
868 * method to avoid being overwritten by userspace.
869 */
870 return i915_error_object_create(dev_priv, obj);
871 }
872
873 return NULL;
874}
875
Jesse Barnes8a905232009-07-11 16:48:03 -0400876/**
877 * i915_capture_error_state - capture an error record for later analysis
878 * @dev: drm device
879 *
880 * Should be called when an error is detected (either a hang or an error
881 * interrupt) to capture error state from the time of the error. Fills
882 * out a structure which becomes available in debugfs for user level tools
883 * to pick up.
884 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700885static void i915_capture_error_state(struct drm_device *dev)
886{
887 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000888 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700889 struct drm_i915_error_state *error;
890 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800891 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700892
893 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000894 error = dev_priv->first_error;
895 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
896 if (error)
897 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700898
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800899 /* Account for pipe specific data like PIPE*STAT */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700900 error = kmalloc(sizeof(*error), GFP_ATOMIC);
901 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +0000902 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
903 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700904 }
905
Chris Wilsonb6f78332011-02-01 14:15:55 +0000906 DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
907 dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +0100908
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000909 error->seqno = dev_priv->ring[RCS].get_seqno(&dev_priv->ring[RCS]);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700910 error->eir = I915_READ(EIR);
911 error->pgtbl_er = I915_READ(PGTBL_ER);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800912 for_each_pipe(pipe)
913 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700914 error->instpm = I915_READ(INSTPM);
Chris Wilsonf4068392010-10-27 20:36:41 +0100915 error->error = 0;
916 if (INTEL_INFO(dev)->gen >= 6) {
917 error->error = I915_READ(ERROR_GEN6);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100918
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100919 error->bcs_acthd = I915_READ(BCS_ACTHD);
920 error->bcs_ipehr = I915_READ(BCS_IPEHR);
921 error->bcs_ipeir = I915_READ(BCS_IPEIR);
922 error->bcs_instdone = I915_READ(BCS_INSTDONE);
923 error->bcs_seqno = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000924 if (dev_priv->ring[BCS].get_seqno)
925 error->bcs_seqno = dev_priv->ring[BCS].get_seqno(&dev_priv->ring[BCS]);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100926
927 error->vcs_acthd = I915_READ(VCS_ACTHD);
928 error->vcs_ipehr = I915_READ(VCS_IPEHR);
929 error->vcs_ipeir = I915_READ(VCS_IPEIR);
930 error->vcs_instdone = I915_READ(VCS_INSTDONE);
931 error->vcs_seqno = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000932 if (dev_priv->ring[VCS].get_seqno)
933 error->vcs_seqno = dev_priv->ring[VCS].get_seqno(&dev_priv->ring[VCS]);
Chris Wilsonf4068392010-10-27 20:36:41 +0100934 }
935 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700936 error->ipeir = I915_READ(IPEIR_I965);
937 error->ipehr = I915_READ(IPEHR_I965);
938 error->instdone = I915_READ(INSTDONE_I965);
939 error->instps = I915_READ(INSTPS);
940 error->instdone1 = I915_READ(INSTDONE1);
941 error->acthd = I915_READ(ACTHD_I965);
Chris Wilson9df30792010-02-18 10:24:56 +0000942 error->bbaddr = I915_READ64(BB_ADDR);
Chris Wilsonf4068392010-10-27 20:36:41 +0100943 } else {
944 error->ipeir = I915_READ(IPEIR);
945 error->ipehr = I915_READ(IPEHR);
946 error->instdone = I915_READ(INSTDONE);
947 error->acthd = I915_READ(ACTHD);
948 error->bbaddr = 0;
Chris Wilson9df30792010-02-18 10:24:56 +0000949 }
Chris Wilson748ebc62010-10-24 10:28:47 +0100950 i915_gem_record_fences(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +0000951
Chris Wilsone2f973d2011-01-27 19:15:11 +0000952 /* Record the active batch and ring buffers */
953 for (i = 0; i < I915_NUM_RINGS; i++) {
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000954 error->batchbuffer[i] =
955 i915_error_first_batchbuffer(dev_priv,
956 &dev_priv->ring[i]);
Chris Wilson9df30792010-02-18 10:24:56 +0000957
Chris Wilsone2f973d2011-01-27 19:15:11 +0000958 error->ringbuffer[i] =
959 i915_error_object_create(dev_priv,
960 dev_priv->ring[i].obj);
961 }
Chris Wilson9df30792010-02-18 10:24:56 +0000962
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000963 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +0000964 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000965 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +0000966
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000967 i = 0;
968 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
969 i++;
970 error->active_bo_count = i;
Chris Wilson05394f32010-11-08 19:18:58 +0000971 list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000972 i++;
973 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000974
Chris Wilson8e934db2011-01-24 12:34:00 +0000975 error->active_bo = NULL;
976 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000977 if (i) {
978 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +0000979 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000980 if (error->active_bo)
981 error->pinned_bo =
982 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700983 }
984
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000985 if (error->active_bo)
986 error->active_bo_count =
987 capture_bo_list(error->active_bo,
988 error->active_bo_count,
989 &dev_priv->mm.active_list);
990
991 if (error->pinned_bo)
992 error->pinned_bo_count =
993 capture_bo_list(error->pinned_bo,
994 error->pinned_bo_count,
995 &dev_priv->mm.pinned_list);
996
Jesse Barnes8a905232009-07-11 16:48:03 -0400997 do_gettimeofday(&error->time);
998
Chris Wilson6ef3d422010-08-04 20:26:07 +0100999 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001000 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001001
Chris Wilson9df30792010-02-18 10:24:56 +00001002 spin_lock_irqsave(&dev_priv->error_lock, flags);
1003 if (dev_priv->first_error == NULL) {
1004 dev_priv->first_error = error;
1005 error = NULL;
1006 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001007 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001008
1009 if (error)
1010 i915_error_state_free(dev, error);
1011}
1012
1013void i915_destroy_error_state(struct drm_device *dev)
1014{
1015 struct drm_i915_private *dev_priv = dev->dev_private;
1016 struct drm_i915_error_state *error;
1017
1018 spin_lock(&dev_priv->error_lock);
1019 error = dev_priv->first_error;
1020 dev_priv->first_error = NULL;
1021 spin_unlock(&dev_priv->error_lock);
1022
1023 if (error)
1024 i915_error_state_free(dev, error);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001025}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001026#else
1027#define i915_capture_error_state(x)
1028#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001029
Chris Wilson35aed2e2010-05-27 13:18:12 +01001030static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001031{
1032 struct drm_i915_private *dev_priv = dev->dev_private;
1033 u32 eir = I915_READ(EIR);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001034 int pipe;
Jesse Barnes8a905232009-07-11 16:48:03 -04001035
Chris Wilson35aed2e2010-05-27 13:18:12 +01001036 if (!eir)
1037 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001038
1039 printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
1040 eir);
1041
1042 if (IS_G4X(dev)) {
1043 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1044 u32 ipeir = I915_READ(IPEIR_I965);
1045
1046 printk(KERN_ERR " IPEIR: 0x%08x\n",
1047 I915_READ(IPEIR_I965));
1048 printk(KERN_ERR " IPEHR: 0x%08x\n",
1049 I915_READ(IPEHR_I965));
1050 printk(KERN_ERR " INSTDONE: 0x%08x\n",
1051 I915_READ(INSTDONE_I965));
1052 printk(KERN_ERR " INSTPS: 0x%08x\n",
1053 I915_READ(INSTPS));
1054 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
1055 I915_READ(INSTDONE1));
1056 printk(KERN_ERR " ACTHD: 0x%08x\n",
1057 I915_READ(ACTHD_I965));
1058 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001059 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001060 }
1061 if (eir & GM45_ERROR_PAGE_TABLE) {
1062 u32 pgtbl_err = I915_READ(PGTBL_ER);
1063 printk(KERN_ERR "page table error\n");
1064 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
1065 pgtbl_err);
1066 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001067 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001068 }
1069 }
1070
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001071 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001072 if (eir & I915_ERROR_PAGE_TABLE) {
1073 u32 pgtbl_err = I915_READ(PGTBL_ER);
1074 printk(KERN_ERR "page table error\n");
1075 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
1076 pgtbl_err);
1077 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001078 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001079 }
1080 }
1081
1082 if (eir & I915_ERROR_MEMORY_REFRESH) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001083 printk(KERN_ERR "memory refresh error:\n");
1084 for_each_pipe(pipe)
1085 printk(KERN_ERR "pipe %c stat: 0x%08x\n",
1086 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001087 /* pipestat has already been acked */
1088 }
1089 if (eir & I915_ERROR_INSTRUCTION) {
1090 printk(KERN_ERR "instruction error\n");
1091 printk(KERN_ERR " INSTPM: 0x%08x\n",
1092 I915_READ(INSTPM));
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001093 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001094 u32 ipeir = I915_READ(IPEIR);
1095
1096 printk(KERN_ERR " IPEIR: 0x%08x\n",
1097 I915_READ(IPEIR));
1098 printk(KERN_ERR " IPEHR: 0x%08x\n",
1099 I915_READ(IPEHR));
1100 printk(KERN_ERR " INSTDONE: 0x%08x\n",
1101 I915_READ(INSTDONE));
1102 printk(KERN_ERR " ACTHD: 0x%08x\n",
1103 I915_READ(ACTHD));
1104 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001105 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001106 } else {
1107 u32 ipeir = I915_READ(IPEIR_I965);
1108
1109 printk(KERN_ERR " IPEIR: 0x%08x\n",
1110 I915_READ(IPEIR_I965));
1111 printk(KERN_ERR " IPEHR: 0x%08x\n",
1112 I915_READ(IPEHR_I965));
1113 printk(KERN_ERR " INSTDONE: 0x%08x\n",
1114 I915_READ(INSTDONE_I965));
1115 printk(KERN_ERR " INSTPS: 0x%08x\n",
1116 I915_READ(INSTPS));
1117 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
1118 I915_READ(INSTDONE1));
1119 printk(KERN_ERR " ACTHD: 0x%08x\n",
1120 I915_READ(ACTHD_I965));
1121 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001122 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001123 }
1124 }
1125
1126 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001127 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001128 eir = I915_READ(EIR);
1129 if (eir) {
1130 /*
1131 * some errors might have become stuck,
1132 * mask them.
1133 */
1134 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1135 I915_WRITE(EMR, I915_READ(EMR) | eir);
1136 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1137 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001138}
1139
1140/**
1141 * i915_handle_error - handle an error interrupt
1142 * @dev: drm device
1143 *
1144 * Do some basic checking of regsiter state at error interrupt time and
1145 * dump it to the syslog. Also call i915_capture_error_state() to make
1146 * sure we get a record and make it available in debugfs. Fire a uevent
1147 * so userspace knows something bad happened (should trigger collection
1148 * of a ring dump etc.).
1149 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001150void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001151{
1152 struct drm_i915_private *dev_priv = dev->dev_private;
1153
1154 i915_capture_error_state(dev);
1155 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001156
Ben Gamariba1234d2009-09-14 17:48:47 -04001157 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001158 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -04001159 atomic_set(&dev_priv->mm.wedged, 1);
1160
Ben Gamari11ed50e2009-09-14 17:48:45 -04001161 /*
1162 * Wakeup waiting processes so they don't hang
1163 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001164 wake_up_all(&dev_priv->ring[RCS].irq_queue);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001165 if (HAS_BSD(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001166 wake_up_all(&dev_priv->ring[VCS].irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001167 if (HAS_BLT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001168 wake_up_all(&dev_priv->ring[BCS].irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001169 }
1170
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001171 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001172}
1173
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001174static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1175{
1176 drm_i915_private_t *dev_priv = dev->dev_private;
1177 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1178 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001179 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001180 struct intel_unpin_work *work;
1181 unsigned long flags;
1182 bool stall_detected;
1183
1184 /* Ignore early vblank irqs */
1185 if (intel_crtc == NULL)
1186 return;
1187
1188 spin_lock_irqsave(&dev->event_lock, flags);
1189 work = intel_crtc->unpin_work;
1190
1191 if (work == NULL || work->pending || !work->enable_stall_check) {
1192 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1193 spin_unlock_irqrestore(&dev->event_lock, flags);
1194 return;
1195 }
1196
1197 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001198 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001199 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001200 int dspsurf = DSPSURF(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001201 stall_detected = I915_READ(dspsurf) == obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001202 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001203 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001204 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001205 crtc->y * crtc->fb->pitch +
1206 crtc->x * crtc->fb->bits_per_pixel/8);
1207 }
1208
1209 spin_unlock_irqrestore(&dev->event_lock, flags);
1210
1211 if (stall_detected) {
1212 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1213 intel_prepare_page_flip(dev, intel_crtc->plane);
1214 }
1215}
1216
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001217static irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218{
Dave Airlie84b1fd12007-07-11 15:53:27 +10001219 struct drm_device *dev = (struct drm_device *) arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001221 struct drm_i915_master_private *master_priv;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001222 u32 iir, new_iir;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001223 u32 pipe_stats[I915_MAX_PIPES];
Keith Packard05eff842008-11-19 14:03:05 -08001224 u32 vblank_status;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001225 int vblank = 0;
Keith Packard7c463582008-11-04 02:03:27 -08001226 unsigned long irqflags;
Keith Packard05eff842008-11-19 14:03:05 -08001227 int irq_received;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001228 int ret = IRQ_NONE, pipe;
1229 bool blc_event = false;
Dave Airlieaf6061a2008-05-07 12:15:39 +10001230
Eric Anholt630681d2008-10-06 15:14:12 -07001231 atomic_inc(&dev_priv->irq_received);
1232
Eric Anholted4cb412008-07-29 12:10:39 -07001233 iir = I915_READ(IIR);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001234
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001235 if (INTEL_INFO(dev)->gen >= 4)
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001236 vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
Jesse Barnese25e6602010-06-30 13:15:19 -07001237 else
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001238 vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239
Keith Packard05eff842008-11-19 14:03:05 -08001240 for (;;) {
1241 irq_received = iir != 0;
1242
1243 /* Can't rely on pipestat interrupt bit in iir as it might
1244 * have been cleared after the pipestat interrupt was received.
1245 * It doesn't set the bit in iir again, but it still produces
1246 * interrupts (for non-MSI).
1247 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001248 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes8a905232009-07-11 16:48:03 -04001249 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Ben Gamariba1234d2009-09-14 17:48:47 -04001250 i915_handle_error(dev, false);
Jesse Barnes8a905232009-07-11 16:48:03 -04001251
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001252 for_each_pipe(pipe) {
1253 int reg = PIPESTAT(pipe);
1254 pipe_stats[pipe] = I915_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -08001255
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001256 /*
1257 * Clear the PIPE*STAT regs before the IIR
1258 */
1259 if (pipe_stats[pipe] & 0x8000ffff) {
1260 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1261 DRM_DEBUG_DRIVER("pipe %c underrun\n",
1262 pipe_name(pipe));
1263 I915_WRITE(reg, pipe_stats[pipe]);
1264 irq_received = 1;
1265 }
Eric Anholtcdfbc412008-11-04 15:50:30 -08001266 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001267 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Keith Packard05eff842008-11-19 14:03:05 -08001268
1269 if (!irq_received)
1270 break;
1271
1272 ret = IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273
Jesse Barnes5ca58282009-03-31 14:11:15 -07001274 /* Consume port. Then clear IIR or we'll miss events */
1275 if ((I915_HAS_HOTPLUG(dev)) &&
1276 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
1277 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1278
Zhao Yakui44d98a62009-10-09 11:39:40 +08001279 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
Jesse Barnes5ca58282009-03-31 14:11:15 -07001280 hotplug_status);
1281 if (hotplug_status & dev_priv->hotplug_supported_mask)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001282 queue_work(dev_priv->wq,
1283 &dev_priv->hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001284
1285 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1286 I915_READ(PORT_HOTPLUG_STAT);
1287 }
1288
Eric Anholtcdfbc412008-11-04 15:50:30 -08001289 I915_WRITE(IIR, iir);
1290 new_iir = I915_READ(IIR); /* Flush posted writes */
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001291
Dave Airlie7c1c2872008-11-28 14:22:24 +10001292 if (dev->primary->master) {
1293 master_priv = dev->primary->master->driver_priv;
1294 if (master_priv->sarea_priv)
1295 master_priv->sarea_priv->last_dispatch =
1296 READ_BREADCRUMB(dev_priv);
1297 }
Keith Packard7c463582008-11-04 02:03:27 -08001298
Chris Wilson549f7362010-10-19 11:19:32 +01001299 if (iir & I915_USER_INTERRUPT)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001300 notify_ring(dev, &dev_priv->ring[RCS]);
1301 if (iir & I915_BSD_USER_INTERRUPT)
1302 notify_ring(dev, &dev_priv->ring[VCS]);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001303
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001304 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001305 intel_prepare_page_flip(dev, 0);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001306 if (dev_priv->flip_pending_is_done)
1307 intel_finish_page_flip_plane(dev, 0);
1308 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001309
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001310 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
Jesse Barnes70565d02010-07-01 04:45:43 -07001311 intel_prepare_page_flip(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001312 if (dev_priv->flip_pending_is_done)
1313 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001314 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001315
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001316 for_each_pipe(pipe) {
1317 if (pipe_stats[pipe] & vblank_status &&
1318 drm_handle_vblank(dev, pipe)) {
1319 vblank++;
1320 if (!dev_priv->flip_pending_is_done) {
1321 i915_pageflip_stall_check(dev, pipe);
1322 intel_finish_page_flip(dev, pipe);
1323 }
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001324 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001325
1326 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1327 blc_event = true;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001328 }
Eric Anholt673a3942008-07-30 12:06:12 -07001329
Keith Packard7c463582008-11-04 02:03:27 -08001330
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001331 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Chris Wilson3b617962010-08-24 09:02:58 +01001332 intel_opregion_asle_intr(dev);
Keith Packard7c463582008-11-04 02:03:27 -08001333
Eric Anholtcdfbc412008-11-04 15:50:30 -08001334 /* With MSI, interrupts are only generated when iir
1335 * transitions from zero to nonzero. If another bit got
1336 * set while we were handling the existing iir bits, then
1337 * we would never get another interrupt.
1338 *
1339 * This is fine on non-MSI as well, as if we hit this path
1340 * we avoid exiting the interrupt handler only to generate
1341 * another one.
1342 *
1343 * Note that for MSI this could cause a stray interrupt report
1344 * if an interrupt landed in the time between writing IIR and
1345 * the posting read. This should be rare enough to never
1346 * trigger the 99% of 100,000 interrupts test for disabling
1347 * stray interrupts.
1348 */
1349 iir = new_iir;
Keith Packard05eff842008-11-19 14:03:05 -08001350 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001351
Keith Packard05eff842008-11-19 14:03:05 -08001352 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353}
1354
Dave Airlieaf6061a2008-05-07 12:15:39 +10001355static int i915_emit_irq(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356{
1357 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001358 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359
1360 i915_kernel_lost_context(dev);
1361
Zhao Yakui44d98a62009-10-09 11:39:40 +08001362 DRM_DEBUG_DRIVER("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001364 dev_priv->counter++;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001365 if (dev_priv->counter > 0x7FFFFFFFUL)
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001366 dev_priv->counter = 1;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001367 if (master_priv->sarea_priv)
1368 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001369
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001370 if (BEGIN_LP_RING(4) == 0) {
1371 OUT_RING(MI_STORE_DWORD_INDEX);
1372 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1373 OUT_RING(dev_priv->counter);
1374 OUT_RING(MI_USER_INTERRUPT);
1375 ADVANCE_LP_RING();
1376 }
Dave Airliebc5f4522007-11-05 12:50:58 +10001377
Alan Hourihanec29b6692006-08-12 16:29:24 +10001378 return dev_priv->counter;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379}
1380
Dave Airlie84b1fd12007-07-11 15:53:27 +10001381static int i915_wait_irq(struct drm_device * dev, int irq_nr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382{
1383 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001384 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001385 int ret = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001386 struct intel_ring_buffer *ring = LP_RING(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387
Zhao Yakui44d98a62009-10-09 11:39:40 +08001388 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389 READ_BREADCRUMB(dev_priv));
1390
Eric Anholted4cb412008-07-29 12:10:39 -07001391 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
Dave Airlie7c1c2872008-11-28 14:22:24 +10001392 if (master_priv->sarea_priv)
1393 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394 return 0;
Eric Anholted4cb412008-07-29 12:10:39 -07001395 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396
Dave Airlie7c1c2872008-11-28 14:22:24 +10001397 if (master_priv->sarea_priv)
1398 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001400 if (ring->irq_get(ring)) {
1401 DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
1402 READ_BREADCRUMB(dev_priv) >= irq_nr);
1403 ring->irq_put(ring);
Chris Wilson5a9a8d12011-01-23 13:03:24 +00001404 } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
1405 ret = -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406
Eric Anholt20caafa2007-08-25 19:22:43 +10001407 if (ret == -EBUSY) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001408 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409 READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1410 }
1411
Dave Airlieaf6061a2008-05-07 12:15:39 +10001412 return ret;
1413}
1414
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415/* Needs the lock as it touches the ring.
1416 */
Eric Anholtc153f452007-09-03 12:06:45 +10001417int i915_irq_emit(struct drm_device *dev, void *data,
1418 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001421 drm_i915_irq_emit_t *emit = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422 int result;
1423
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001424 if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001425 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001426 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427 }
Eric Anholt299eb932009-02-24 22:14:12 -08001428
1429 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1430
Eric Anholt546b0972008-09-01 16:45:29 -07001431 mutex_lock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432 result = i915_emit_irq(dev);
Eric Anholt546b0972008-09-01 16:45:29 -07001433 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434
Eric Anholtc153f452007-09-03 12:06:45 +10001435 if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436 DRM_ERROR("copy_to_user\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001437 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438 }
1439
1440 return 0;
1441}
1442
1443/* Doesn't need the hardware lock.
1444 */
Eric Anholtc153f452007-09-03 12:06:45 +10001445int i915_irq_wait(struct drm_device *dev, void *data,
1446 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001448 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001449 drm_i915_irq_wait_t *irqwait = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450
1451 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001452 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001453 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454 }
1455
Eric Anholtc153f452007-09-03 12:06:45 +10001456 return i915_wait_irq(dev, irqwait->irq_seq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457}
1458
Keith Packard42f52ef2008-10-18 19:39:29 -07001459/* Called from drm generic code, passed 'crtc' which
1460 * we use as a pipe index
1461 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001462static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001463{
1464 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001465 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001466
Chris Wilson5eddb702010-09-11 13:48:45 +01001467 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001468 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001469
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001470 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001471 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001472 i915_enable_pipestat(dev_priv, pipe,
1473 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001474 else
Keith Packard7c463582008-11-04 02:03:27 -08001475 i915_enable_pipestat(dev_priv, pipe,
1476 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001477
1478 /* maintain vblank delivery even in deep C-states */
1479 if (dev_priv->info->gen == 3)
1480 I915_WRITE(INSTPM, INSTPM_AGPBUSY_DIS << 16);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001481 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001482
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001483 return 0;
1484}
1485
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001486static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001487{
1488 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1489 unsigned long irqflags;
1490
1491 if (!i915_pipe_enabled(dev, pipe))
1492 return -EINVAL;
1493
1494 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1495 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1496 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1497 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1498
1499 return 0;
1500}
1501
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001502static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001503{
1504 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1505 unsigned long irqflags;
1506
1507 if (!i915_pipe_enabled(dev, pipe))
1508 return -EINVAL;
1509
1510 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1511 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1512 DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
1513 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1514
1515 return 0;
1516}
1517
Keith Packard42f52ef2008-10-18 19:39:29 -07001518/* Called from drm generic code, passed 'crtc' which
1519 * we use as a pipe index
1520 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001521static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001522{
1523 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001524 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001525
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001526 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001527 if (dev_priv->info->gen == 3)
1528 I915_WRITE(INSTPM,
1529 INSTPM_AGPBUSY_DIS << 16 | INSTPM_AGPBUSY_DIS);
1530
Jesse Barnesf796cf82011-04-07 13:58:17 -07001531 i915_disable_pipestat(dev_priv, pipe,
1532 PIPE_VBLANK_INTERRUPT_ENABLE |
1533 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1534 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1535}
1536
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001537static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001538{
1539 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1540 unsigned long irqflags;
1541
1542 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1543 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1544 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001545 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001546}
1547
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001548static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001549{
1550 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1551 unsigned long irqflags;
1552
1553 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1554 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1555 DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
1556 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1557}
1558
Dave Airlie702880f2006-06-24 17:07:34 +10001559/* Set the vblank monitor pipe
1560 */
Eric Anholtc153f452007-09-03 12:06:45 +10001561int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1562 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001563{
Dave Airlie702880f2006-06-24 17:07:34 +10001564 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie702880f2006-06-24 17:07:34 +10001565
1566 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001567 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001568 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001569 }
1570
=?utf-8?q?Michel_D=C3=A4nzer?=5b516942006-10-25 00:08:23 +10001571 return 0;
Dave Airlie702880f2006-06-24 17:07:34 +10001572}
1573
Eric Anholtc153f452007-09-03 12:06:45 +10001574int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1575 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001576{
Dave Airlie702880f2006-06-24 17:07:34 +10001577 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001578 drm_i915_vblank_pipe_t *pipe = data;
Dave Airlie702880f2006-06-24 17:07:34 +10001579
1580 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001581 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001582 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001583 }
1584
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001585 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Eric Anholtc153f452007-09-03 12:06:45 +10001586
Dave Airlie702880f2006-06-24 17:07:34 +10001587 return 0;
1588}
1589
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001590/**
1591 * Schedule buffer swap at given vertical blank.
1592 */
Eric Anholtc153f452007-09-03 12:06:45 +10001593int i915_vblank_swap(struct drm_device *dev, void *data,
1594 struct drm_file *file_priv)
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001595{
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001596 /* The delayed swap mechanism was fundamentally racy, and has been
1597 * removed. The model was that the client requested a delayed flip/swap
1598 * from the kernel, then waited for vblank before continuing to perform
1599 * rendering. The problem was that the kernel might wake the client
1600 * up before it dispatched the vblank swap (since the lock has to be
1601 * held while touching the ringbuffer), in which case the client would
1602 * clear and start the next frame before the swap occurred, and
1603 * flicker would occur in addition to likely missing the vblank.
1604 *
1605 * In the absence of this ioctl, userland falls back to a correct path
1606 * of waiting for a vblank, then dispatching the swap on its own.
1607 * Context switching to userland and back is plenty fast enough for
1608 * meeting the requirements of vblank swapping.
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001609 */
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001610 return -EINVAL;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001611}
1612
Chris Wilson893eead2010-10-27 14:44:35 +01001613static u32
1614ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001615{
Chris Wilson893eead2010-10-27 14:44:35 +01001616 return list_entry(ring->request_list.prev,
1617 struct drm_i915_gem_request, list)->seqno;
1618}
1619
1620static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1621{
1622 if (list_empty(&ring->request_list) ||
1623 i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
1624 /* Issue a wake-up to catch stuck h/w. */
Chris Wilsonb2223492010-10-27 15:27:33 +01001625 if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
Chris Wilson893eead2010-10-27 14:44:35 +01001626 DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
1627 ring->name,
Chris Wilsonb2223492010-10-27 15:27:33 +01001628 ring->waiting_seqno,
Chris Wilson893eead2010-10-27 14:44:35 +01001629 ring->get_seqno(ring));
1630 wake_up_all(&ring->irq_queue);
1631 *err = true;
1632 }
1633 return true;
1634 }
1635 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001636}
1637
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001638static bool kick_ring(struct intel_ring_buffer *ring)
1639{
1640 struct drm_device *dev = ring->dev;
1641 struct drm_i915_private *dev_priv = dev->dev_private;
1642 u32 tmp = I915_READ_CTL(ring);
1643 if (tmp & RING_WAIT) {
1644 DRM_ERROR("Kicking stuck wait on %s\n",
1645 ring->name);
1646 I915_WRITE_CTL(ring, tmp);
1647 return true;
1648 }
1649 if (IS_GEN6(dev) &&
1650 (tmp & RING_WAIT_SEMAPHORE)) {
1651 DRM_ERROR("Kicking stuck semaphore on %s\n",
1652 ring->name);
1653 I915_WRITE_CTL(ring, tmp);
1654 return true;
1655 }
1656 return false;
1657}
1658
Ben Gamarif65d9422009-09-14 17:48:44 -04001659/**
1660 * This is called when the chip hasn't reported back with completed
1661 * batchbuffers in a long time. The first time this is called we simply record
1662 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1663 * again, we assume the chip is wedged and try to fix it.
1664 */
1665void i915_hangcheck_elapsed(unsigned long data)
1666{
1667 struct drm_device *dev = (struct drm_device *)data;
1668 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001669 uint32_t acthd, instdone, instdone1;
Chris Wilson893eead2010-10-27 14:44:35 +01001670 bool err = false;
1671
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001672 if (!i915_enable_hangcheck)
1673 return;
1674
Chris Wilson893eead2010-10-27 14:44:35 +01001675 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001676 if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
1677 i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
1678 i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
Chris Wilson893eead2010-10-27 14:44:35 +01001679 dev_priv->hangcheck_count = 0;
1680 if (err)
1681 goto repeat;
1682 return;
1683 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001684
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001685 if (INTEL_INFO(dev)->gen < 4) {
Ben Gamarif65d9422009-09-14 17:48:44 -04001686 acthd = I915_READ(ACTHD);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001687 instdone = I915_READ(INSTDONE);
1688 instdone1 = 0;
1689 } else {
Ben Gamarif65d9422009-09-14 17:48:44 -04001690 acthd = I915_READ(ACTHD_I965);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001691 instdone = I915_READ(INSTDONE_I965);
1692 instdone1 = I915_READ(INSTDONE1);
1693 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001694
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001695 if (dev_priv->last_acthd == acthd &&
1696 dev_priv->last_instdone == instdone &&
1697 dev_priv->last_instdone1 == instdone1) {
1698 if (dev_priv->hangcheck_count++ > 1) {
1699 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
Chris Wilson8c80b592010-08-08 20:38:12 +01001700
1701 if (!IS_GEN2(dev)) {
1702 /* Is the chip hanging on a WAIT_FOR_EVENT?
1703 * If so we can simply poke the RB_WAIT bit
1704 * and break the hang. This should work on
1705 * all but the second generation chipsets.
1706 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001707
1708 if (kick_ring(&dev_priv->ring[RCS]))
Chris Wilson893eead2010-10-27 14:44:35 +01001709 goto repeat;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001710
1711 if (HAS_BSD(dev) &&
1712 kick_ring(&dev_priv->ring[VCS]))
1713 goto repeat;
1714
1715 if (HAS_BLT(dev) &&
1716 kick_ring(&dev_priv->ring[BCS]))
1717 goto repeat;
Chris Wilson8c80b592010-08-08 20:38:12 +01001718 }
1719
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001720 i915_handle_error(dev, true);
1721 return;
1722 }
1723 } else {
1724 dev_priv->hangcheck_count = 0;
1725
1726 dev_priv->last_acthd = acthd;
1727 dev_priv->last_instdone = instdone;
1728 dev_priv->last_instdone1 = instdone1;
1729 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001730
Chris Wilson893eead2010-10-27 14:44:35 +01001731repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001732 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001733 mod_timer(&dev_priv->hangcheck_timer,
1734 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001735}
1736
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737/* drm_dma.h hooks
1738*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001739static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001740{
1741 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1742
Jesse Barnes46979952011-04-07 13:53:55 -07001743 atomic_set(&dev_priv->irq_received, 0);
1744
1745 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
1746 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Jesse Barnes9e3c2562011-05-18 13:51:43 -07001747 if (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
1748 INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
Jesse Barnes46979952011-04-07 13:53:55 -07001749
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001750 I915_WRITE(HWSTAM, 0xeffe);
Jesse Barnes2b1ecb72011-07-01 11:08:56 -07001751 if (IS_GEN6(dev) || IS_GEN7(dev)) {
Daniel J Blueman498e7202011-06-17 11:32:19 -07001752 /* Workaround stalls observed on Sandy Bridge GPUs by
1753 * making the blitter command streamer generate a
1754 * write to the Hardware Status Page for
1755 * MI_USER_INTERRUPT. This appears to serialize the
1756 * previous seqno write out before the interrupt
1757 * happens.
1758 */
1759 I915_WRITE(GEN6_BLITTER_HWSTAM, ~GEN6_BLITTER_USER_INTERRUPT);
Chris Wilsonec6a8902011-06-21 18:37:59 +01001760 I915_WRITE(GEN6_BSD_HWSTAM, ~GEN6_BSD_USER_INTERRUPT);
Daniel J Blueman498e7202011-06-17 11:32:19 -07001761 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001762
1763 /* XXX hotplug from PCH */
1764
1765 I915_WRITE(DEIMR, 0xffffffff);
1766 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001767 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001768
1769 /* and GT */
1770 I915_WRITE(GTIMR, 0xffffffff);
1771 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001772 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001773
1774 /* south display irq */
1775 I915_WRITE(SDEIMR, 0xffffffff);
1776 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001777 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001778}
1779
Keith Packard7fe0b972011-09-19 13:31:02 -07001780/*
1781 * Enable digital hotplug on the PCH, and configure the DP short pulse
1782 * duration to 2ms (which is the minimum in the Display Port spec)
1783 *
1784 * This register is the same on all known PCH chips.
1785 */
1786
1787static void ironlake_enable_pch_hotplug(struct drm_device *dev)
1788{
1789 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1790 u32 hotplug;
1791
1792 hotplug = I915_READ(PCH_PORT_HOTPLUG);
1793 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
1794 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
1795 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
1796 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
1797 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
1798}
1799
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001800static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001801{
1802 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1803 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001804 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1805 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001806 u32 render_irqs;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001807 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001808
Jesse Barnes46979952011-04-07 13:53:55 -07001809 DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
1810 if (HAS_BSD(dev))
1811 DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
1812 if (HAS_BLT(dev))
1813 DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
1814
1815 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001816 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001817
1818 /* should always can generate irq */
1819 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001820 I915_WRITE(DEIMR, dev_priv->irq_mask);
1821 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001822 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001823
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001824 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001825
1826 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001827 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001828
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001829 if (IS_GEN6(dev))
1830 render_irqs =
1831 GT_USER_INTERRUPT |
1832 GT_GEN6_BSD_USER_INTERRUPT |
1833 GT_BLT_USER_INTERRUPT;
1834 else
1835 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00001836 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001837 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001838 GT_BSD_USER_INTERRUPT;
1839 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001840 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001841
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001842 if (HAS_PCH_CPT(dev)) {
Chris Wilson9035a972011-02-16 09:36:05 +00001843 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1844 SDE_PORTB_HOTPLUG_CPT |
1845 SDE_PORTC_HOTPLUG_CPT |
1846 SDE_PORTD_HOTPLUG_CPT);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001847 } else {
Chris Wilson9035a972011-02-16 09:36:05 +00001848 hotplug_mask = (SDE_CRT_HOTPLUG |
1849 SDE_PORTB_HOTPLUG |
1850 SDE_PORTC_HOTPLUG |
1851 SDE_PORTD_HOTPLUG |
1852 SDE_AUX_MASK);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001853 }
1854
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001855 dev_priv->pch_irq_mask = ~hotplug_mask;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001856
1857 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001858 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1859 I915_WRITE(SDEIER, hotplug_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001860 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001861
Keith Packard7fe0b972011-09-19 13:31:02 -07001862 ironlake_enable_pch_hotplug(dev);
1863
Jesse Barnesf97108d2010-01-29 11:27:07 -08001864 if (IS_IRONLAKE_M(dev)) {
1865 /* Clear & enable PCU event interrupts */
1866 I915_WRITE(DEIIR, DE_PCU_EVENT);
1867 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1868 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1869 }
1870
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001871 return 0;
1872}
1873
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001874static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001875{
1876 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1877 /* enable kind of interrupts always enabled */
1878 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
1879 DE_PCH_EVENT_IVB | DE_PLANEA_FLIP_DONE_IVB |
1880 DE_PLANEB_FLIP_DONE_IVB;
1881 u32 render_irqs;
1882 u32 hotplug_mask;
1883
1884 DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
1885 if (HAS_BSD(dev))
1886 DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
1887 if (HAS_BLT(dev))
1888 DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
1889
1890 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
1891 dev_priv->irq_mask = ~display_mask;
1892
1893 /* should always can generate irq */
1894 I915_WRITE(DEIIR, I915_READ(DEIIR));
1895 I915_WRITE(DEIMR, dev_priv->irq_mask);
1896 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK_IVB |
1897 DE_PIPEB_VBLANK_IVB);
1898 POSTING_READ(DEIER);
1899
1900 dev_priv->gt_irq_mask = ~0;
1901
1902 I915_WRITE(GTIIR, I915_READ(GTIIR));
1903 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1904
1905 render_irqs = GT_USER_INTERRUPT | GT_GEN6_BSD_USER_INTERRUPT |
1906 GT_BLT_USER_INTERRUPT;
1907 I915_WRITE(GTIER, render_irqs);
1908 POSTING_READ(GTIER);
1909
1910 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1911 SDE_PORTB_HOTPLUG_CPT |
1912 SDE_PORTC_HOTPLUG_CPT |
1913 SDE_PORTD_HOTPLUG_CPT);
1914 dev_priv->pch_irq_mask = ~hotplug_mask;
1915
1916 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1917 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1918 I915_WRITE(SDEIER, hotplug_mask);
1919 POSTING_READ(SDEIER);
1920
Keith Packard7fe0b972011-09-19 13:31:02 -07001921 ironlake_enable_pch_hotplug(dev);
1922
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001923 return 0;
1924}
1925
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001926static void i915_driver_irq_preinstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001927{
1928 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001929 int pipe;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930
Jesse Barnes79e53942008-11-07 14:24:08 -08001931 atomic_set(&dev_priv->irq_received, 0);
1932
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001933 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Jesse Barnes8a905232009-07-11 16:48:03 -04001934 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001935
Jesse Barnes5ca58282009-03-31 14:11:15 -07001936 if (I915_HAS_HOTPLUG(dev)) {
1937 I915_WRITE(PORT_HOTPLUG_EN, 0);
1938 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1939 }
1940
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001941 I915_WRITE(HWSTAM, 0xeffe);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001942 for_each_pipe(pipe)
1943 I915_WRITE(PIPESTAT(pipe), 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001944 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001945 I915_WRITE(IER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001946 POSTING_READ(IER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001947}
1948
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001949/*
1950 * Must be called after intel_modeset_init or hotplug interrupts won't be
1951 * enabled correctly.
1952 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001953static int i915_driver_irq_postinstall(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001954{
1955 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001956 u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001957 u32 error_mask;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001958
1959 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001960
Keith Packard7c463582008-11-04 02:03:27 -08001961 /* Unmask the interrupts that we always want on. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001962 dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001963
Keith Packard7c463582008-11-04 02:03:27 -08001964 dev_priv->pipestat[0] = 0;
1965 dev_priv->pipestat[1] = 0;
1966
Jesse Barnes5ca58282009-03-31 14:11:15 -07001967 if (I915_HAS_HOTPLUG(dev)) {
Adam Jacksonc496fa12010-05-27 17:26:45 -04001968 /* Enable in IER... */
1969 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
1970 /* and unmask in IMR */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001971 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
Adam Jacksonc496fa12010-05-27 17:26:45 -04001972 }
1973
1974 /*
1975 * Enable some error detection, note the instruction error mask
1976 * bit is reserved, so we leave it masked.
1977 */
1978 if (IS_G4X(dev)) {
1979 error_mask = ~(GM45_ERROR_PAGE_TABLE |
1980 GM45_ERROR_MEM_PRIV |
1981 GM45_ERROR_CP_PRIV |
1982 I915_ERROR_MEMORY_REFRESH);
1983 } else {
1984 error_mask = ~(I915_ERROR_PAGE_TABLE |
1985 I915_ERROR_MEMORY_REFRESH);
1986 }
1987 I915_WRITE(EMR, error_mask);
1988
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001989 I915_WRITE(IMR, dev_priv->irq_mask);
Adam Jacksonc496fa12010-05-27 17:26:45 -04001990 I915_WRITE(IER, enable_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001991 POSTING_READ(IER);
Adam Jacksonc496fa12010-05-27 17:26:45 -04001992
1993 if (I915_HAS_HOTPLUG(dev)) {
Jesse Barnes5ca58282009-03-31 14:11:15 -07001994 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
1995
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001996 /* Note HDMI and DP share bits */
1997 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
1998 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
1999 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2000 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2001 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2002 hotplug_en |= HDMID_HOTPLUG_INT_EN;
2003 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
2004 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2005 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
2006 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04002007 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002008 hotplug_en |= CRT_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04002009
2010 /* Programming the CRT detection parameters tends
2011 to generate a spurious hotplug event about three
2012 seconds later. So just do it once.
2013 */
2014 if (IS_G4X(dev))
2015 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2016 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2017 }
2018
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002019 /* Ignore TV since it's buggy */
2020
Jesse Barnes5ca58282009-03-31 14:11:15 -07002021 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Jesse Barnes5ca58282009-03-31 14:11:15 -07002022 }
2023
Chris Wilson3b617962010-08-24 09:02:58 +01002024 intel_opregion_enable_asle(dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002025
2026 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002027}
2028
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002029static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002030{
2031 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002032
2033 if (!dev_priv)
2034 return;
2035
2036 dev_priv->vblank_pipe = 0;
2037
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002038 I915_WRITE(HWSTAM, 0xffffffff);
2039
2040 I915_WRITE(DEIMR, 0xffffffff);
2041 I915_WRITE(DEIER, 0x0);
2042 I915_WRITE(DEIIR, I915_READ(DEIIR));
2043
2044 I915_WRITE(GTIMR, 0xffffffff);
2045 I915_WRITE(GTIER, 0x0);
2046 I915_WRITE(GTIIR, I915_READ(GTIIR));
2047}
2048
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002049static void i915_driver_irq_uninstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002050{
2051 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002052 int pipe;
Dave Airlie91e37382006-02-18 15:17:04 +11002053
Linus Torvalds1da177e2005-04-16 15:20:36 -07002054 if (!dev_priv)
2055 return;
2056
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002057 dev_priv->vblank_pipe = 0;
2058
Jesse Barnes5ca58282009-03-31 14:11:15 -07002059 if (I915_HAS_HOTPLUG(dev)) {
2060 I915_WRITE(PORT_HOTPLUG_EN, 0);
2061 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2062 }
2063
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002064 I915_WRITE(HWSTAM, 0xffffffff);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002065 for_each_pipe(pipe)
2066 I915_WRITE(PIPESTAT(pipe), 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002067 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07002068 I915_WRITE(IER, 0x0);
Dave Airlie91e37382006-02-18 15:17:04 +11002069
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002070 for_each_pipe(pipe)
2071 I915_WRITE(PIPESTAT(pipe),
2072 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
Keith Packard7c463582008-11-04 02:03:27 -08002073 I915_WRITE(IIR, I915_READ(IIR));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002074}
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002075
2076void intel_irq_init(struct drm_device *dev)
2077{
2078 dev->driver->get_vblank_counter = i915_get_vblank_counter;
2079 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
2080 if (IS_G4X(dev) || IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
2081 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2082 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2083 }
2084
Keith Packardc3613de2011-08-12 17:05:54 -07002085 if (drm_core_check_feature(dev, DRIVER_MODESET))
2086 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2087 else
2088 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002089 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2090
2091 if (IS_IVYBRIDGE(dev)) {
2092 /* Share pre & uninstall handlers with ILK/SNB */
2093 dev->driver->irq_handler = ivybridge_irq_handler;
2094 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2095 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2096 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2097 dev->driver->enable_vblank = ivybridge_enable_vblank;
2098 dev->driver->disable_vblank = ivybridge_disable_vblank;
2099 } else if (HAS_PCH_SPLIT(dev)) {
2100 dev->driver->irq_handler = ironlake_irq_handler;
2101 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2102 dev->driver->irq_postinstall = ironlake_irq_postinstall;
2103 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2104 dev->driver->enable_vblank = ironlake_enable_vblank;
2105 dev->driver->disable_vblank = ironlake_disable_vblank;
2106 } else {
2107 dev->driver->irq_preinstall = i915_driver_irq_preinstall;
2108 dev->driver->irq_postinstall = i915_driver_irq_postinstall;
2109 dev->driver->irq_uninstall = i915_driver_irq_uninstall;
2110 dev->driver->irq_handler = i915_driver_irq_handler;
2111 dev->driver->enable_vblank = i915_enable_vblank;
2112 dev->driver->disable_vblank = i915_disable_vblank;
2113 }
2114}