blob: 2dc023d657b0cd7c64134169f456995aefccd4d8 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include "drmP.h"
34#include "drm.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#define MAX_NOPID ((u32)~0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
Keith Packard7c463582008-11-04 02:03:27 -080042/**
43 * Interrupts that are always left unmasked.
44 *
45 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
46 * we leave them always unmasked in IMR and then control enabling them through
47 * PIPESTAT alone.
48 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050049#define I915_INTERRUPT_ENABLE_FIX \
50 (I915_ASLE_INTERRUPT | \
51 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
52 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
53 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
54 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
55 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080056
57/** Interrupts that we mask and unmask at runtime. */
Zou Nan haid1b851f2010-05-21 09:08:57 +080058#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080059
Jesse Barnes79e53942008-11-07 14:24:08 -080060#define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
61 PIPE_VBLANK_INTERRUPT_STATUS)
62
63#define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
64 PIPE_VBLANK_INTERRUPT_ENABLE)
65
66#define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
67 DRM_I915_VBLANK_PIPE_B)
68
Zhenyu Wang036a4a72009-06-08 14:40:19 +080069/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010070static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050071ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080072{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000073 if ((dev_priv->irq_mask & mask) != 0) {
74 dev_priv->irq_mask &= ~mask;
75 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000076 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080077 }
78}
79
80static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050081ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080082{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000083 if ((dev_priv->irq_mask & mask) != mask) {
84 dev_priv->irq_mask |= mask;
85 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000086 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080087 }
88}
89
Keith Packard7c463582008-11-04 02:03:27 -080090void
91i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
92{
93 if ((dev_priv->pipestat[pipe] & mask) != mask) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080094 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080095
96 dev_priv->pipestat[pipe] |= mask;
97 /* Enable the interrupt, clear any pending status */
98 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +000099 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800100 }
101}
102
103void
104i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
105{
106 if ((dev_priv->pipestat[pipe] & mask) != 0) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800107 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -0800108
109 dev_priv->pipestat[pipe] &= ~mask;
110 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000111 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800112 }
113}
114
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000115/**
Zhao Yakui01c66882009-10-28 05:10:00 +0000116 * intel_enable_asle - enable ASLE interrupt for OpRegion
117 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000118void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000119{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000120 drm_i915_private_t *dev_priv = dev->dev_private;
121 unsigned long irqflags;
122
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700123 /* FIXME: opregion/asle for VLV */
124 if (IS_VALLEYVIEW(dev))
125 return;
126
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000127 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000128
Eric Anholtc619eed2010-01-28 16:45:52 -0800129 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500130 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800131 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000132 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700133 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100134 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800135 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700136 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800137 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000138
139 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000140}
141
142/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700143 * i915_pipe_enabled - check if a pipe is enabled
144 * @dev: DRM device
145 * @pipe: pipe to check
146 *
147 * Reading certain registers when the pipe is disabled can hang the chip.
148 * Use this routine to make sure the PLL is running and the pipe is active
149 * before reading such registers if unsure.
150 */
151static int
152i915_pipe_enabled(struct drm_device *dev, int pipe)
153{
154 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson5eddb702010-09-11 13:48:45 +0100155 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700156}
157
Keith Packard42f52ef2008-10-18 19:39:29 -0700158/* Called from drm generic code, passed a 'crtc', which
159 * we use as a pipe index
160 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700161static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700162{
163 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
164 unsigned long high_frame;
165 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100166 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700167
168 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800169 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800170 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700171 return 0;
172 }
173
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800174 high_frame = PIPEFRAME(pipe);
175 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100176
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700177 /*
178 * High & low register fields aren't synchronized, so make sure
179 * we get a low value that's stable across two reads of the high
180 * register.
181 */
182 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100183 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
184 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
185 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700186 } while (high1 != high2);
187
Chris Wilson5eddb702010-09-11 13:48:45 +0100188 high1 >>= PIPE_FRAME_HIGH_SHIFT;
189 low >>= PIPE_FRAME_LOW_SHIFT;
190 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700191}
192
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700193static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800194{
195 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800196 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800197
198 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800199 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800200 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800201 return 0;
202 }
203
204 return I915_READ(reg);
205}
206
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700207static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100208 int *vpos, int *hpos)
209{
210 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
211 u32 vbl = 0, position = 0;
212 int vbl_start, vbl_end, htotal, vtotal;
213 bool in_vbl = true;
214 int ret = 0;
215
216 if (!i915_pipe_enabled(dev, pipe)) {
217 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800218 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100219 return 0;
220 }
221
222 /* Get vtotal. */
223 vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
224
225 if (INTEL_INFO(dev)->gen >= 4) {
226 /* No obvious pixelcount register. Only query vertical
227 * scanout position from Display scan line register.
228 */
229 position = I915_READ(PIPEDSL(pipe));
230
231 /* Decode into vertical scanout position. Don't have
232 * horizontal scanout position.
233 */
234 *vpos = position & 0x1fff;
235 *hpos = 0;
236 } else {
237 /* Have access to pixelcount since start of frame.
238 * We can split this into vertical and horizontal
239 * scanout position.
240 */
241 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
242
243 htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
244 *vpos = position / htotal;
245 *hpos = position - (*vpos * htotal);
246 }
247
248 /* Query vblank area. */
249 vbl = I915_READ(VBLANK(pipe));
250
251 /* Test position against vblank region. */
252 vbl_start = vbl & 0x1fff;
253 vbl_end = (vbl >> 16) & 0x1fff;
254
255 if ((*vpos < vbl_start) || (*vpos > vbl_end))
256 in_vbl = false;
257
258 /* Inside "upper part" of vblank area? Apply corrective offset: */
259 if (in_vbl && (*vpos >= vbl_start))
260 *vpos = *vpos - vtotal;
261
262 /* Readouts valid? */
263 if (vbl > 0)
264 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
265
266 /* In vblank? */
267 if (in_vbl)
268 ret |= DRM_SCANOUTPOS_INVBL;
269
270 return ret;
271}
272
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700273static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100274 int *max_error,
275 struct timeval *vblank_time,
276 unsigned flags)
277{
Chris Wilson4041b852011-01-22 10:07:56 +0000278 struct drm_i915_private *dev_priv = dev->dev_private;
279 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100280
Chris Wilson4041b852011-01-22 10:07:56 +0000281 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
282 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100283 return -EINVAL;
284 }
285
286 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000287 crtc = intel_get_crtc_for_pipe(dev, pipe);
288 if (crtc == NULL) {
289 DRM_ERROR("Invalid crtc %d\n", pipe);
290 return -EINVAL;
291 }
292
293 if (!crtc->enabled) {
294 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
295 return -EBUSY;
296 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100297
298 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000299 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
300 vblank_time, flags,
301 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100302}
303
Jesse Barnes5ca58282009-03-31 14:11:15 -0700304/*
305 * Handle hotplug events outside the interrupt handler proper.
306 */
307static void i915_hotplug_work_func(struct work_struct *work)
308{
309 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
310 hotplug_work);
311 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700312 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100313 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700314
Keith Packarda65e34c2011-07-25 10:04:56 -0700315 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800316 DRM_DEBUG_KMS("running encoder hotplug functions\n");
317
Chris Wilson4ef69c72010-09-09 15:14:28 +0100318 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
319 if (encoder->hot_plug)
320 encoder->hot_plug(encoder);
321
Keith Packard40ee3382011-07-28 15:31:19 -0700322 mutex_unlock(&mode_config->mutex);
323
Jesse Barnes5ca58282009-03-31 14:11:15 -0700324 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000325 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700326}
327
Jesse Barnesf97108d2010-01-29 11:27:07 -0800328static void i915_handle_rps_change(struct drm_device *dev)
329{
330 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000331 u32 busy_up, busy_down, max_avg, min_avg;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800332 u8 new_delay = dev_priv->cur_delay;
333
Jesse Barnes7648fa92010-05-20 14:28:11 -0700334 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000335 busy_up = I915_READ(RCPREVBSYTUPAVG);
336 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800337 max_avg = I915_READ(RCBMAXAVG);
338 min_avg = I915_READ(RCBMINAVG);
339
340 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000341 if (busy_up > max_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800342 if (dev_priv->cur_delay != dev_priv->max_delay)
343 new_delay = dev_priv->cur_delay - 1;
344 if (new_delay < dev_priv->max_delay)
345 new_delay = dev_priv->max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000346 } else if (busy_down < min_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800347 if (dev_priv->cur_delay != dev_priv->min_delay)
348 new_delay = dev_priv->cur_delay + 1;
349 if (new_delay > dev_priv->min_delay)
350 new_delay = dev_priv->min_delay;
351 }
352
Jesse Barnes7648fa92010-05-20 14:28:11 -0700353 if (ironlake_set_drps(dev, new_delay))
354 dev_priv->cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800355
356 return;
357}
358
Chris Wilson549f7362010-10-19 11:19:32 +0100359static void notify_ring(struct drm_device *dev,
360 struct intel_ring_buffer *ring)
361{
362 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson475553d2011-01-20 09:52:56 +0000363 u32 seqno;
Chris Wilson9862e602011-01-04 22:22:17 +0000364
Chris Wilson475553d2011-01-20 09:52:56 +0000365 if (ring->obj == NULL)
366 return;
367
368 seqno = ring->get_seqno(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +0000369 trace_i915_gem_request_complete(ring, seqno);
Chris Wilson9862e602011-01-04 22:22:17 +0000370
371 ring->irq_seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +0100372 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700373 if (i915_enable_hangcheck) {
374 dev_priv->hangcheck_count = 0;
375 mod_timer(&dev_priv->hangcheck_timer,
376 jiffies +
377 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
378 }
Chris Wilson549f7362010-10-19 11:19:32 +0100379}
380
Ben Widawsky4912d042011-04-25 11:25:20 -0700381static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800382{
Ben Widawsky4912d042011-04-25 11:25:20 -0700383 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
384 rps_work);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800385 u8 new_delay = dev_priv->cur_delay;
Ben Widawsky4912d042011-04-25 11:25:20 -0700386 u32 pm_iir, pm_imr;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800387
Ben Widawsky4912d042011-04-25 11:25:20 -0700388 spin_lock_irq(&dev_priv->rps_lock);
389 pm_iir = dev_priv->pm_iir;
390 dev_priv->pm_iir = 0;
391 pm_imr = I915_READ(GEN6_PMIMR);
Daniel Vettera9e26412011-09-08 14:00:21 +0200392 I915_WRITE(GEN6_PMIMR, 0);
Ben Widawsky4912d042011-04-25 11:25:20 -0700393 spin_unlock_irq(&dev_priv->rps_lock);
394
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800395 if (!pm_iir)
396 return;
397
Ben Widawsky4912d042011-04-25 11:25:20 -0700398 mutex_lock(&dev_priv->dev->struct_mutex);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800399 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
400 if (dev_priv->cur_delay != dev_priv->max_delay)
401 new_delay = dev_priv->cur_delay + 1;
402 if (new_delay > dev_priv->max_delay)
403 new_delay = dev_priv->max_delay;
404 } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
Ben Widawsky4912d042011-04-25 11:25:20 -0700405 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800406 if (dev_priv->cur_delay != dev_priv->min_delay)
407 new_delay = dev_priv->cur_delay - 1;
408 if (new_delay < dev_priv->min_delay) {
409 new_delay = dev_priv->min_delay;
410 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
411 I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
412 ((new_delay << 16) & 0x3f0000));
413 } else {
414 /* Make sure we continue to get down interrupts
415 * until we hit the minimum frequency */
416 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
417 I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
418 }
Ben Widawsky4912d042011-04-25 11:25:20 -0700419 gen6_gt_force_wake_put(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800420 }
421
Ben Widawsky4912d042011-04-25 11:25:20 -0700422 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800423 dev_priv->cur_delay = new_delay;
424
Ben Widawsky4912d042011-04-25 11:25:20 -0700425 /*
426 * rps_lock not held here because clearing is non-destructive. There is
427 * an *extremely* unlikely race with gen6_rps_enable() that is prevented
428 * by holding struct_mutex for the duration of the write.
429 */
Ben Widawsky4912d042011-04-25 11:25:20 -0700430 mutex_unlock(&dev_priv->dev->struct_mutex);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800431}
432
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200433static void snb_gt_irq_handler(struct drm_device *dev,
434 struct drm_i915_private *dev_priv,
435 u32 gt_iir)
436{
437
438 if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
439 GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
440 notify_ring(dev, &dev_priv->ring[RCS]);
441 if (gt_iir & GEN6_BSD_USER_INTERRUPT)
442 notify_ring(dev, &dev_priv->ring[VCS]);
443 if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
444 notify_ring(dev, &dev_priv->ring[BCS]);
445
446 if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
447 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
448 GT_RENDER_CS_ERROR_INTERRUPT)) {
449 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
450 i915_handle_error(dev, false);
451 }
452}
453
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100454static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
455 u32 pm_iir)
456{
457 unsigned long flags;
458
459 /*
460 * IIR bits should never already be set because IMR should
461 * prevent an interrupt from being shown in IIR. The warning
462 * displays a case where we've unsafely cleared
463 * dev_priv->pm_iir. Although missing an interrupt of the same
464 * type is not a problem, it displays a problem in the logic.
465 *
466 * The mask bit in IMR is cleared by rps_work.
467 */
468
469 spin_lock_irqsave(&dev_priv->rps_lock, flags);
470 WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
471 dev_priv->pm_iir |= pm_iir;
472 I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
473 POSTING_READ(GEN6_PMIMR);
474 spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
475
476 queue_work(dev_priv->wq, &dev_priv->rps_work);
477}
478
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700479static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS)
480{
481 struct drm_device *dev = (struct drm_device *) arg;
482 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
483 u32 iir, gt_iir, pm_iir;
484 irqreturn_t ret = IRQ_NONE;
485 unsigned long irqflags;
486 int pipe;
487 u32 pipe_stats[I915_MAX_PIPES];
488 u32 vblank_status;
489 int vblank = 0;
490 bool blc_event;
491
492 atomic_inc(&dev_priv->irq_received);
493
494 vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS |
495 PIPE_VBLANK_INTERRUPT_STATUS;
496
497 while (true) {
498 iir = I915_READ(VLV_IIR);
499 gt_iir = I915_READ(GTIIR);
500 pm_iir = I915_READ(GEN6_PMIIR);
501
502 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
503 goto out;
504
505 ret = IRQ_HANDLED;
506
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200507 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700508
509 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
510 for_each_pipe(pipe) {
511 int reg = PIPESTAT(pipe);
512 pipe_stats[pipe] = I915_READ(reg);
513
514 /*
515 * Clear the PIPE*STAT regs before the IIR
516 */
517 if (pipe_stats[pipe] & 0x8000ffff) {
518 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
519 DRM_DEBUG_DRIVER("pipe %c underrun\n",
520 pipe_name(pipe));
521 I915_WRITE(reg, pipe_stats[pipe]);
522 }
523 }
524 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
525
526 /* Consume port. Then clear IIR or we'll miss events */
527 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
528 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
529
530 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
531 hotplug_status);
532 if (hotplug_status & dev_priv->hotplug_supported_mask)
533 queue_work(dev_priv->wq,
534 &dev_priv->hotplug_work);
535
536 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
537 I915_READ(PORT_HOTPLUG_STAT);
538 }
539
540
541 if (iir & I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT) {
542 drm_handle_vblank(dev, 0);
543 vblank++;
544 if (!dev_priv->flip_pending_is_done) {
545 intel_finish_page_flip(dev, 0);
546 }
547 }
548
549 if (iir & I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT) {
550 drm_handle_vblank(dev, 1);
551 vblank++;
552 if (!dev_priv->flip_pending_is_done) {
553 intel_finish_page_flip(dev, 0);
554 }
555 }
556
557 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
558 blc_event = true;
559
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100560 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
561 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700562
563 I915_WRITE(GTIIR, gt_iir);
564 I915_WRITE(GEN6_PMIIR, pm_iir);
565 I915_WRITE(VLV_IIR, iir);
566 }
567
568out:
569 return ret;
570}
571
Jesse Barnes776ad802011-01-04 15:09:39 -0800572static void pch_irq_handler(struct drm_device *dev)
573{
574 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
575 u32 pch_iir;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800576 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800577
578 pch_iir = I915_READ(SDEIIR);
579
580 if (pch_iir & SDE_AUDIO_POWER_MASK)
581 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
582 (pch_iir & SDE_AUDIO_POWER_MASK) >>
583 SDE_AUDIO_POWER_SHIFT);
584
585 if (pch_iir & SDE_GMBUS)
586 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
587
588 if (pch_iir & SDE_AUDIO_HDCP_MASK)
589 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
590
591 if (pch_iir & SDE_AUDIO_TRANS_MASK)
592 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
593
594 if (pch_iir & SDE_POISON)
595 DRM_ERROR("PCH poison interrupt\n");
596
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800597 if (pch_iir & SDE_FDI_MASK)
598 for_each_pipe(pipe)
599 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
600 pipe_name(pipe),
601 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800602
603 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
604 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
605
606 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
607 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
608
609 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
610 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
611 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
612 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
613}
614
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700615static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700616{
617 struct drm_device *dev = (struct drm_device *) arg;
618 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
619 int ret = IRQ_NONE;
620 u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
621 struct drm_i915_master_private *master_priv;
622
623 atomic_inc(&dev_priv->irq_received);
624
625 /* disable master interrupt before clearing iir */
626 de_ier = I915_READ(DEIER);
627 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
628 POSTING_READ(DEIER);
629
630 de_iir = I915_READ(DEIIR);
631 gt_iir = I915_READ(GTIIR);
632 pch_iir = I915_READ(SDEIIR);
633 pm_iir = I915_READ(GEN6_PMIIR);
634
635 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && pm_iir == 0)
636 goto done;
637
638 ret = IRQ_HANDLED;
639
640 if (dev->primary->master) {
641 master_priv = dev->primary->master->driver_priv;
642 if (master_priv->sarea_priv)
643 master_priv->sarea_priv->last_dispatch =
644 READ_BREADCRUMB(dev_priv);
645 }
646
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200647 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700648
649 if (de_iir & DE_GSE_IVB)
650 intel_opregion_gse_intr(dev);
651
652 if (de_iir & DE_PLANEA_FLIP_DONE_IVB) {
653 intel_prepare_page_flip(dev, 0);
654 intel_finish_page_flip_plane(dev, 0);
655 }
656
657 if (de_iir & DE_PLANEB_FLIP_DONE_IVB) {
658 intel_prepare_page_flip(dev, 1);
659 intel_finish_page_flip_plane(dev, 1);
660 }
661
662 if (de_iir & DE_PIPEA_VBLANK_IVB)
663 drm_handle_vblank(dev, 0);
664
Dan Carpenterf6b07f42011-05-25 12:56:56 +0300665 if (de_iir & DE_PIPEB_VBLANK_IVB)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700666 drm_handle_vblank(dev, 1);
667
668 /* check event from PCH */
669 if (de_iir & DE_PCH_EVENT_IVB) {
670 if (pch_iir & SDE_HOTPLUG_MASK_CPT)
671 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
672 pch_irq_handler(dev);
673 }
674
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100675 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
676 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700677
678 /* should clear PCH hotplug event before clear CPU irq */
679 I915_WRITE(SDEIIR, pch_iir);
680 I915_WRITE(GTIIR, gt_iir);
681 I915_WRITE(DEIIR, de_iir);
682 I915_WRITE(GEN6_PMIIR, pm_iir);
683
684done:
685 I915_WRITE(DEIER, de_ier);
686 POSTING_READ(DEIER);
687
688 return ret;
689}
690
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200691static void ilk_gt_irq_handler(struct drm_device *dev,
692 struct drm_i915_private *dev_priv,
693 u32 gt_iir)
694{
695 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
696 notify_ring(dev, &dev_priv->ring[RCS]);
697 if (gt_iir & GT_BSD_USER_INTERRUPT)
698 notify_ring(dev, &dev_priv->ring[VCS]);
699}
700
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700701static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800702{
Jesse Barnes46979952011-04-07 13:53:55 -0700703 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800704 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
705 int ret = IRQ_NONE;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800706 u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100707 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800708 struct drm_i915_master_private *master_priv;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100709
Jesse Barnes46979952011-04-07 13:53:55 -0700710 atomic_inc(&dev_priv->irq_received);
711
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000712 /* disable master interrupt before clearing iir */
713 de_ier = I915_READ(DEIER);
714 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000715 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000716
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800717 de_iir = I915_READ(DEIIR);
718 gt_iir = I915_READ(GTIIR);
Zhenyu Wangc6501562009-11-03 18:57:21 +0000719 pch_iir = I915_READ(SDEIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800720 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800721
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800722 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
723 (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800724 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800725
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100726 if (HAS_PCH_CPT(dev))
727 hotplug_mask = SDE_HOTPLUG_MASK_CPT;
728 else
729 hotplug_mask = SDE_HOTPLUG_MASK;
730
Zou Nan haic7c85102010-01-15 10:29:06 +0800731 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800732
Zou Nan haic7c85102010-01-15 10:29:06 +0800733 if (dev->primary->master) {
734 master_priv = dev->primary->master->driver_priv;
735 if (master_priv->sarea_priv)
736 master_priv->sarea_priv->last_dispatch =
737 READ_BREADCRUMB(dev_priv);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800738 }
739
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200740 if (IS_GEN5(dev))
741 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
742 else
743 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800744
745 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100746 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800747
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800748 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800749 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100750 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800751 }
752
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800753 if (de_iir & DE_PLANEB_FLIP_DONE) {
754 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100755 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800756 }
Li Pengc062df62010-01-23 00:12:58 +0800757
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800758 if (de_iir & DE_PIPEA_VBLANK)
759 drm_handle_vblank(dev, 0);
760
761 if (de_iir & DE_PIPEB_VBLANK)
762 drm_handle_vblank(dev, 1);
763
Zou Nan haic7c85102010-01-15 10:29:06 +0800764 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800765 if (de_iir & DE_PCH_EVENT) {
766 if (pch_iir & hotplug_mask)
767 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
768 pch_irq_handler(dev);
769 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800770
Jesse Barnesf97108d2010-01-29 11:27:07 -0800771 if (de_iir & DE_PCU_EVENT) {
Jesse Barnes7648fa92010-05-20 14:28:11 -0700772 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
Jesse Barnesf97108d2010-01-29 11:27:07 -0800773 i915_handle_rps_change(dev);
774 }
775
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100776 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
777 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800778
Zou Nan haic7c85102010-01-15 10:29:06 +0800779 /* should clear PCH hotplug event before clear CPU irq */
780 I915_WRITE(SDEIIR, pch_iir);
781 I915_WRITE(GTIIR, gt_iir);
782 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -0700783 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800784
785done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000786 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000787 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000788
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800789 return ret;
790}
791
Jesse Barnes8a905232009-07-11 16:48:03 -0400792/**
793 * i915_error_work_func - do process context error handling work
794 * @work: work struct
795 *
796 * Fire an error uevent so userspace can see that a hang or error
797 * was detected.
798 */
799static void i915_error_work_func(struct work_struct *work)
800{
801 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
802 error_work);
803 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400804 char *error_event[] = { "ERROR=1", NULL };
805 char *reset_event[] = { "RESET=1", NULL };
806 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400807
Ben Gamarif316a422009-09-14 17:48:46 -0400808 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400809
Ben Gamariba1234d2009-09-14 17:48:47 -0400810 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100811 DRM_DEBUG_DRIVER("resetting chip\n");
812 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
813 if (!i915_reset(dev, GRDOM_RENDER)) {
814 atomic_set(&dev_priv->mm.wedged, 0);
815 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400816 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100817 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400818 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400819}
820
Chris Wilson3bd3c932010-08-19 08:19:30 +0100821#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000822static struct drm_i915_error_object *
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000823i915_error_object_create(struct drm_i915_private *dev_priv,
Chris Wilson05394f32010-11-08 19:18:58 +0000824 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000825{
826 struct drm_i915_error_object *dst;
Chris Wilson9df30792010-02-18 10:24:56 +0000827 int page, page_count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100828 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000829
Chris Wilson05394f32010-11-08 19:18:58 +0000830 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000831 return NULL;
832
Chris Wilson05394f32010-11-08 19:18:58 +0000833 page_count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000834
Akshay Joshi0206e352011-08-16 15:34:10 -0400835 dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000836 if (dst == NULL)
837 return NULL;
838
Chris Wilson05394f32010-11-08 19:18:58 +0000839 reloc_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000840 for (page = 0; page < page_count; page++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700841 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100842 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700843
Chris Wilsone56660d2010-08-07 11:01:26 +0100844 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000845 if (d == NULL)
846 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100847
Andrew Morton788885a2010-05-11 14:07:05 -0700848 local_irq_save(flags);
Daniel Vetter74898d72012-02-15 23:50:22 +0100849 if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
850 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +0100851 void __iomem *s;
852
853 /* Simply ignore tiling or any overlapping fence.
854 * It's part of the error state, and this hopefully
855 * captures what the GPU read.
856 */
857
858 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
859 reloc_offset);
860 memcpy_fromio(d, s, PAGE_SIZE);
861 io_mapping_unmap_atomic(s);
862 } else {
863 void *s;
864
865 drm_clflush_pages(&src->pages[page], 1);
866
867 s = kmap_atomic(src->pages[page]);
868 memcpy(d, s, PAGE_SIZE);
869 kunmap_atomic(s);
870
871 drm_clflush_pages(&src->pages[page], 1);
872 }
Andrew Morton788885a2010-05-11 14:07:05 -0700873 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100874
Chris Wilson9df30792010-02-18 10:24:56 +0000875 dst->pages[page] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100876
877 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000878 }
879 dst->page_count = page_count;
Chris Wilson05394f32010-11-08 19:18:58 +0000880 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000881
882 return dst;
883
884unwind:
885 while (page--)
886 kfree(dst->pages[page]);
887 kfree(dst);
888 return NULL;
889}
890
891static void
892i915_error_object_free(struct drm_i915_error_object *obj)
893{
894 int page;
895
896 if (obj == NULL)
897 return;
898
899 for (page = 0; page < obj->page_count; page++)
900 kfree(obj->pages[page]);
901
902 kfree(obj);
903}
904
905static void
906i915_error_state_free(struct drm_device *dev,
907 struct drm_i915_error_state *error)
908{
Chris Wilsone2f973d2011-01-27 19:15:11 +0000909 int i;
910
Chris Wilson52d39a22012-02-15 11:25:37 +0000911 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
912 i915_error_object_free(error->ring[i].batchbuffer);
913 i915_error_object_free(error->ring[i].ringbuffer);
914 kfree(error->ring[i].requests);
915 }
Chris Wilsone2f973d2011-01-27 19:15:11 +0000916
Chris Wilson9df30792010-02-18 10:24:56 +0000917 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100918 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +0000919 kfree(error);
920}
Chris Wilson1b502472012-04-24 15:47:30 +0100921static void capture_bo(struct drm_i915_error_buffer *err,
922 struct drm_i915_gem_object *obj)
923{
924 err->size = obj->base.size;
925 err->name = obj->base.name;
926 err->seqno = obj->last_rendering_seqno;
927 err->gtt_offset = obj->gtt_offset;
928 err->read_domains = obj->base.read_domains;
929 err->write_domain = obj->base.write_domain;
930 err->fence_reg = obj->fence_reg;
931 err->pinned = 0;
932 if (obj->pin_count > 0)
933 err->pinned = 1;
934 if (obj->user_pin_count > 0)
935 err->pinned = -1;
936 err->tiling = obj->tiling_mode;
937 err->dirty = obj->dirty;
938 err->purgeable = obj->madv != I915_MADV_WILLNEED;
939 err->ring = obj->ring ? obj->ring->id : -1;
940 err->cache_level = obj->cache_level;
941}
Chris Wilson9df30792010-02-18 10:24:56 +0000942
Chris Wilson1b502472012-04-24 15:47:30 +0100943static u32 capture_active_bo(struct drm_i915_error_buffer *err,
944 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000945{
946 struct drm_i915_gem_object *obj;
947 int i = 0;
948
949 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +0100950 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000951 if (++i == count)
952 break;
Chris Wilson1b502472012-04-24 15:47:30 +0100953 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000954
Chris Wilson1b502472012-04-24 15:47:30 +0100955 return i;
956}
957
958static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
959 int count, struct list_head *head)
960{
961 struct drm_i915_gem_object *obj;
962 int i = 0;
963
964 list_for_each_entry(obj, head, gtt_list) {
965 if (obj->pin_count == 0)
966 continue;
967
968 capture_bo(err++, obj);
969 if (++i == count)
970 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000971 }
972
973 return i;
974}
975
Chris Wilson748ebc62010-10-24 10:28:47 +0100976static void i915_gem_record_fences(struct drm_device *dev,
977 struct drm_i915_error_state *error)
978{
979 struct drm_i915_private *dev_priv = dev->dev_private;
980 int i;
981
982 /* Fences */
983 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +0200984 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +0100985 case 6:
986 for (i = 0; i < 16; i++)
987 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
988 break;
989 case 5:
990 case 4:
991 for (i = 0; i < 16; i++)
992 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
993 break;
994 case 3:
995 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
996 for (i = 0; i < 8; i++)
997 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
998 case 2:
999 for (i = 0; i < 8; i++)
1000 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1001 break;
1002
1003 }
1004}
1005
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001006static struct drm_i915_error_object *
1007i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1008 struct intel_ring_buffer *ring)
1009{
1010 struct drm_i915_gem_object *obj;
1011 u32 seqno;
1012
1013 if (!ring->get_seqno)
1014 return NULL;
1015
1016 seqno = ring->get_seqno(ring);
1017 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1018 if (obj->ring != ring)
1019 continue;
1020
Chris Wilsonc37d9a52011-01-12 20:33:01 +00001021 if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001022 continue;
1023
1024 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1025 continue;
1026
1027 /* We need to copy these to an anonymous buffer as the simplest
1028 * method to avoid being overwritten by userspace.
1029 */
1030 return i915_error_object_create(dev_priv, obj);
1031 }
1032
1033 return NULL;
1034}
1035
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001036static void i915_record_ring_state(struct drm_device *dev,
1037 struct drm_i915_error_state *error,
1038 struct intel_ring_buffer *ring)
1039{
1040 struct drm_i915_private *dev_priv = dev->dev_private;
1041
Daniel Vetter33f3f512011-12-14 13:57:39 +01001042 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter33f3f512011-12-14 13:57:39 +01001043 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001044 error->semaphore_mboxes[ring->id][0]
1045 = I915_READ(RING_SYNC_0(ring->mmio_base));
1046 error->semaphore_mboxes[ring->id][1]
1047 = I915_READ(RING_SYNC_1(ring->mmio_base));
Daniel Vetter33f3f512011-12-14 13:57:39 +01001048 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001049
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001050 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001051 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001052 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1053 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1054 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001055 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001056 if (ring->id == RCS) {
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001057 error->instdone1 = I915_READ(INSTDONE1);
1058 error->bbaddr = I915_READ64(BB_ADDR);
1059 }
1060 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001061 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001062 error->ipeir[ring->id] = I915_READ(IPEIR);
1063 error->ipehr[ring->id] = I915_READ(IPEHR);
1064 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001065 }
1066
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001067 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001068 error->seqno[ring->id] = ring->get_seqno(ring);
1069 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001070 error->head[ring->id] = I915_READ_HEAD(ring);
1071 error->tail[ring->id] = I915_READ_TAIL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001072
1073 error->cpu_ring_head[ring->id] = ring->head;
1074 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001075}
1076
Chris Wilson52d39a22012-02-15 11:25:37 +00001077static void i915_gem_record_rings(struct drm_device *dev,
1078 struct drm_i915_error_state *error)
1079{
1080 struct drm_i915_private *dev_priv = dev->dev_private;
1081 struct drm_i915_gem_request *request;
1082 int i, count;
1083
1084 for (i = 0; i < I915_NUM_RINGS; i++) {
1085 struct intel_ring_buffer *ring = &dev_priv->ring[i];
1086
1087 if (ring->obj == NULL)
1088 continue;
1089
1090 i915_record_ring_state(dev, error, ring);
1091
1092 error->ring[i].batchbuffer =
1093 i915_error_first_batchbuffer(dev_priv, ring);
1094
1095 error->ring[i].ringbuffer =
1096 i915_error_object_create(dev_priv, ring->obj);
1097
1098 count = 0;
1099 list_for_each_entry(request, &ring->request_list, list)
1100 count++;
1101
1102 error->ring[i].num_requests = count;
1103 error->ring[i].requests =
1104 kmalloc(count*sizeof(struct drm_i915_error_request),
1105 GFP_ATOMIC);
1106 if (error->ring[i].requests == NULL) {
1107 error->ring[i].num_requests = 0;
1108 continue;
1109 }
1110
1111 count = 0;
1112 list_for_each_entry(request, &ring->request_list, list) {
1113 struct drm_i915_error_request *erq;
1114
1115 erq = &error->ring[i].requests[count++];
1116 erq->seqno = request->seqno;
1117 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001118 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001119 }
1120 }
1121}
1122
Jesse Barnes8a905232009-07-11 16:48:03 -04001123/**
1124 * i915_capture_error_state - capture an error record for later analysis
1125 * @dev: drm device
1126 *
1127 * Should be called when an error is detected (either a hang or an error
1128 * interrupt) to capture error state from the time of the error. Fills
1129 * out a structure which becomes available in debugfs for user level tools
1130 * to pick up.
1131 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001132static void i915_capture_error_state(struct drm_device *dev)
1133{
1134 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001135 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001136 struct drm_i915_error_state *error;
1137 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001138 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001139
1140 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001141 error = dev_priv->first_error;
1142 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
1143 if (error)
1144 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001145
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001146 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001147 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001148 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001149 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1150 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001151 }
1152
Chris Wilsonb6f78332011-02-01 14:15:55 +00001153 DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
1154 dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +01001155
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001156 error->eir = I915_READ(EIR);
1157 error->pgtbl_er = I915_READ(PGTBL_ER);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001158 for_each_pipe(pipe)
1159 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001160
Daniel Vetter33f3f512011-12-14 13:57:39 +01001161 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001162 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001163 error->done_reg = I915_READ(DONE_REG);
1164 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001165
Chris Wilson748ebc62010-10-24 10:28:47 +01001166 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001167 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001168
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001169 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +00001170 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001171 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +00001172
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001173 i = 0;
1174 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1175 i++;
1176 error->active_bo_count = i;
Chris Wilson1b502472012-04-24 15:47:30 +01001177 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list)
1178 if (obj->pin_count)
1179 i++;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001180 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001181
Chris Wilson8e934db2011-01-24 12:34:00 +00001182 error->active_bo = NULL;
1183 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001184 if (i) {
1185 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +00001186 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001187 if (error->active_bo)
1188 error->pinned_bo =
1189 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001190 }
1191
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001192 if (error->active_bo)
1193 error->active_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001194 capture_active_bo(error->active_bo,
1195 error->active_bo_count,
1196 &dev_priv->mm.active_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001197
1198 if (error->pinned_bo)
1199 error->pinned_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001200 capture_pinned_bo(error->pinned_bo,
1201 error->pinned_bo_count,
1202 &dev_priv->mm.gtt_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001203
Jesse Barnes8a905232009-07-11 16:48:03 -04001204 do_gettimeofday(&error->time);
1205
Chris Wilson6ef3d422010-08-04 20:26:07 +01001206 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001207 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001208
Chris Wilson9df30792010-02-18 10:24:56 +00001209 spin_lock_irqsave(&dev_priv->error_lock, flags);
1210 if (dev_priv->first_error == NULL) {
1211 dev_priv->first_error = error;
1212 error = NULL;
1213 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001214 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001215
1216 if (error)
1217 i915_error_state_free(dev, error);
1218}
1219
1220void i915_destroy_error_state(struct drm_device *dev)
1221{
1222 struct drm_i915_private *dev_priv = dev->dev_private;
1223 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001224 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001225
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001226 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001227 error = dev_priv->first_error;
1228 dev_priv->first_error = NULL;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001229 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001230
1231 if (error)
1232 i915_error_state_free(dev, error);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001233}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001234#else
1235#define i915_capture_error_state(x)
1236#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001237
Chris Wilson35aed2e2010-05-27 13:18:12 +01001238static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001239{
1240 struct drm_i915_private *dev_priv = dev->dev_private;
1241 u32 eir = I915_READ(EIR);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001242 int pipe;
Jesse Barnes8a905232009-07-11 16:48:03 -04001243
Chris Wilson35aed2e2010-05-27 13:18:12 +01001244 if (!eir)
1245 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001246
Joe Perchesa70491c2012-03-18 13:00:11 -07001247 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001248
1249 if (IS_G4X(dev)) {
1250 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1251 u32 ipeir = I915_READ(IPEIR_I965);
1252
Joe Perchesa70491c2012-03-18 13:00:11 -07001253 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1254 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1255 pr_err(" INSTDONE: 0x%08x\n",
Jesse Barnes8a905232009-07-11 16:48:03 -04001256 I915_READ(INSTDONE_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001257 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
1258 pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
1259 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001260 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001261 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001262 }
1263 if (eir & GM45_ERROR_PAGE_TABLE) {
1264 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001265 pr_err("page table error\n");
1266 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001267 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001268 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001269 }
1270 }
1271
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001272 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001273 if (eir & I915_ERROR_PAGE_TABLE) {
1274 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001275 pr_err("page table error\n");
1276 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001277 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001278 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001279 }
1280 }
1281
1282 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001283 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001284 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001285 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001286 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001287 /* pipestat has already been acked */
1288 }
1289 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001290 pr_err("instruction error\n");
1291 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001292 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001293 u32 ipeir = I915_READ(IPEIR);
1294
Joe Perchesa70491c2012-03-18 13:00:11 -07001295 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1296 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
1297 pr_err(" INSTDONE: 0x%08x\n", I915_READ(INSTDONE));
1298 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001299 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001300 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001301 } else {
1302 u32 ipeir = I915_READ(IPEIR_I965);
1303
Joe Perchesa70491c2012-03-18 13:00:11 -07001304 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1305 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1306 pr_err(" INSTDONE: 0x%08x\n",
Jesse Barnes8a905232009-07-11 16:48:03 -04001307 I915_READ(INSTDONE_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001308 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
1309 pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
1310 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001311 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001312 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001313 }
1314 }
1315
1316 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001317 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001318 eir = I915_READ(EIR);
1319 if (eir) {
1320 /*
1321 * some errors might have become stuck,
1322 * mask them.
1323 */
1324 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1325 I915_WRITE(EMR, I915_READ(EMR) | eir);
1326 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1327 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001328}
1329
1330/**
1331 * i915_handle_error - handle an error interrupt
1332 * @dev: drm device
1333 *
1334 * Do some basic checking of regsiter state at error interrupt time and
1335 * dump it to the syslog. Also call i915_capture_error_state() to make
1336 * sure we get a record and make it available in debugfs. Fire a uevent
1337 * so userspace knows something bad happened (should trigger collection
1338 * of a ring dump etc.).
1339 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001340void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001341{
1342 struct drm_i915_private *dev_priv = dev->dev_private;
1343
1344 i915_capture_error_state(dev);
1345 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001346
Ben Gamariba1234d2009-09-14 17:48:47 -04001347 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001348 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -04001349 atomic_set(&dev_priv->mm.wedged, 1);
1350
Ben Gamari11ed50e2009-09-14 17:48:45 -04001351 /*
1352 * Wakeup waiting processes so they don't hang
1353 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001354 wake_up_all(&dev_priv->ring[RCS].irq_queue);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001355 if (HAS_BSD(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001356 wake_up_all(&dev_priv->ring[VCS].irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001357 if (HAS_BLT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001358 wake_up_all(&dev_priv->ring[BCS].irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001359 }
1360
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001361 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001362}
1363
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001364static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1365{
1366 drm_i915_private_t *dev_priv = dev->dev_private;
1367 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1368 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001369 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001370 struct intel_unpin_work *work;
1371 unsigned long flags;
1372 bool stall_detected;
1373
1374 /* Ignore early vblank irqs */
1375 if (intel_crtc == NULL)
1376 return;
1377
1378 spin_lock_irqsave(&dev->event_lock, flags);
1379 work = intel_crtc->unpin_work;
1380
1381 if (work == NULL || work->pending || !work->enable_stall_check) {
1382 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1383 spin_unlock_irqrestore(&dev->event_lock, flags);
1384 return;
1385 }
1386
1387 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001388 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001389 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001390 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07001391 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1392 obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001393 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001394 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001395 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001396 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001397 crtc->x * crtc->fb->bits_per_pixel/8);
1398 }
1399
1400 spin_unlock_irqrestore(&dev->event_lock, flags);
1401
1402 if (stall_detected) {
1403 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1404 intel_prepare_page_flip(dev, intel_crtc->plane);
1405 }
1406}
1407
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001408static irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409{
Dave Airlie84b1fd12007-07-11 15:53:27 +10001410 struct drm_device *dev = (struct drm_device *) arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001412 struct drm_i915_master_private *master_priv;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001413 u32 iir, new_iir;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001414 u32 pipe_stats[I915_MAX_PIPES];
Keith Packard05eff842008-11-19 14:03:05 -08001415 u32 vblank_status;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001416 int vblank = 0;
Keith Packard7c463582008-11-04 02:03:27 -08001417 unsigned long irqflags;
Keith Packard05eff842008-11-19 14:03:05 -08001418 int irq_received;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001419 int ret = IRQ_NONE, pipe;
1420 bool blc_event = false;
Dave Airlieaf6061a2008-05-07 12:15:39 +10001421
Eric Anholt630681d2008-10-06 15:14:12 -07001422 atomic_inc(&dev_priv->irq_received);
1423
Eric Anholted4cb412008-07-29 12:10:39 -07001424 iir = I915_READ(IIR);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001425
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001426 if (INTEL_INFO(dev)->gen >= 4)
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001427 vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
Jesse Barnese25e6602010-06-30 13:15:19 -07001428 else
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001429 vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430
Keith Packard05eff842008-11-19 14:03:05 -08001431 for (;;) {
1432 irq_received = iir != 0;
1433
1434 /* Can't rely on pipestat interrupt bit in iir as it might
1435 * have been cleared after the pipestat interrupt was received.
1436 * It doesn't set the bit in iir again, but it still produces
1437 * interrupts (for non-MSI).
1438 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001439 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes8a905232009-07-11 16:48:03 -04001440 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Ben Gamariba1234d2009-09-14 17:48:47 -04001441 i915_handle_error(dev, false);
Jesse Barnes8a905232009-07-11 16:48:03 -04001442
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001443 for_each_pipe(pipe) {
1444 int reg = PIPESTAT(pipe);
1445 pipe_stats[pipe] = I915_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -08001446
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001447 /*
1448 * Clear the PIPE*STAT regs before the IIR
1449 */
1450 if (pipe_stats[pipe] & 0x8000ffff) {
1451 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1452 DRM_DEBUG_DRIVER("pipe %c underrun\n",
1453 pipe_name(pipe));
1454 I915_WRITE(reg, pipe_stats[pipe]);
1455 irq_received = 1;
1456 }
Eric Anholtcdfbc412008-11-04 15:50:30 -08001457 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001458 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Keith Packard05eff842008-11-19 14:03:05 -08001459
1460 if (!irq_received)
1461 break;
1462
1463 ret = IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001464
Jesse Barnes5ca58282009-03-31 14:11:15 -07001465 /* Consume port. Then clear IIR or we'll miss events */
1466 if ((I915_HAS_HOTPLUG(dev)) &&
1467 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
1468 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1469
Zhao Yakui44d98a62009-10-09 11:39:40 +08001470 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
Jesse Barnes5ca58282009-03-31 14:11:15 -07001471 hotplug_status);
1472 if (hotplug_status & dev_priv->hotplug_supported_mask)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001473 queue_work(dev_priv->wq,
1474 &dev_priv->hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001475
1476 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1477 I915_READ(PORT_HOTPLUG_STAT);
1478 }
1479
Eric Anholtcdfbc412008-11-04 15:50:30 -08001480 I915_WRITE(IIR, iir);
1481 new_iir = I915_READ(IIR); /* Flush posted writes */
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001482
Dave Airlie7c1c2872008-11-28 14:22:24 +10001483 if (dev->primary->master) {
1484 master_priv = dev->primary->master->driver_priv;
1485 if (master_priv->sarea_priv)
1486 master_priv->sarea_priv->last_dispatch =
1487 READ_BREADCRUMB(dev_priv);
1488 }
Keith Packard7c463582008-11-04 02:03:27 -08001489
Chris Wilson549f7362010-10-19 11:19:32 +01001490 if (iir & I915_USER_INTERRUPT)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001491 notify_ring(dev, &dev_priv->ring[RCS]);
1492 if (iir & I915_BSD_USER_INTERRUPT)
1493 notify_ring(dev, &dev_priv->ring[VCS]);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001494
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001495 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001496 intel_prepare_page_flip(dev, 0);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001497 if (dev_priv->flip_pending_is_done)
1498 intel_finish_page_flip_plane(dev, 0);
1499 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001500
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001501 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
Jesse Barnes70565d02010-07-01 04:45:43 -07001502 intel_prepare_page_flip(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001503 if (dev_priv->flip_pending_is_done)
1504 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001505 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001506
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001507 for_each_pipe(pipe) {
1508 if (pipe_stats[pipe] & vblank_status &&
1509 drm_handle_vblank(dev, pipe)) {
1510 vblank++;
1511 if (!dev_priv->flip_pending_is_done) {
1512 i915_pageflip_stall_check(dev, pipe);
1513 intel_finish_page_flip(dev, pipe);
1514 }
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001515 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001516
1517 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1518 blc_event = true;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001519 }
Eric Anholt673a3942008-07-30 12:06:12 -07001520
Keith Packard7c463582008-11-04 02:03:27 -08001521
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001522 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Chris Wilson3b617962010-08-24 09:02:58 +01001523 intel_opregion_asle_intr(dev);
Keith Packard7c463582008-11-04 02:03:27 -08001524
Eric Anholtcdfbc412008-11-04 15:50:30 -08001525 /* With MSI, interrupts are only generated when iir
1526 * transitions from zero to nonzero. If another bit got
1527 * set while we were handling the existing iir bits, then
1528 * we would never get another interrupt.
1529 *
1530 * This is fine on non-MSI as well, as if we hit this path
1531 * we avoid exiting the interrupt handler only to generate
1532 * another one.
1533 *
1534 * Note that for MSI this could cause a stray interrupt report
1535 * if an interrupt landed in the time between writing IIR and
1536 * the posting read. This should be rare enough to never
1537 * trigger the 99% of 100,000 interrupts test for disabling
1538 * stray interrupts.
1539 */
1540 iir = new_iir;
Keith Packard05eff842008-11-19 14:03:05 -08001541 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001542
Keith Packard05eff842008-11-19 14:03:05 -08001543 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544}
1545
Dave Airlieaf6061a2008-05-07 12:15:39 +10001546static int i915_emit_irq(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547{
1548 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001549 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550
1551 i915_kernel_lost_context(dev);
1552
Zhao Yakui44d98a62009-10-09 11:39:40 +08001553 DRM_DEBUG_DRIVER("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001555 dev_priv->counter++;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001556 if (dev_priv->counter > 0x7FFFFFFFUL)
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001557 dev_priv->counter = 1;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001558 if (master_priv->sarea_priv)
1559 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001560
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001561 if (BEGIN_LP_RING(4) == 0) {
1562 OUT_RING(MI_STORE_DWORD_INDEX);
1563 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1564 OUT_RING(dev_priv->counter);
1565 OUT_RING(MI_USER_INTERRUPT);
1566 ADVANCE_LP_RING();
1567 }
Dave Airliebc5f4522007-11-05 12:50:58 +10001568
Alan Hourihanec29b6692006-08-12 16:29:24 +10001569 return dev_priv->counter;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570}
1571
Dave Airlie84b1fd12007-07-11 15:53:27 +10001572static int i915_wait_irq(struct drm_device * dev, int irq_nr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573{
1574 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001575 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576 int ret = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001577 struct intel_ring_buffer *ring = LP_RING(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578
Zhao Yakui44d98a62009-10-09 11:39:40 +08001579 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580 READ_BREADCRUMB(dev_priv));
1581
Eric Anholted4cb412008-07-29 12:10:39 -07001582 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
Dave Airlie7c1c2872008-11-28 14:22:24 +10001583 if (master_priv->sarea_priv)
1584 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585 return 0;
Eric Anholted4cb412008-07-29 12:10:39 -07001586 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587
Dave Airlie7c1c2872008-11-28 14:22:24 +10001588 if (master_priv->sarea_priv)
1589 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001591 if (ring->irq_get(ring)) {
1592 DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
1593 READ_BREADCRUMB(dev_priv) >= irq_nr);
1594 ring->irq_put(ring);
Chris Wilson5a9a8d12011-01-23 13:03:24 +00001595 } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
1596 ret = -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001597
Eric Anholt20caafa2007-08-25 19:22:43 +10001598 if (ret == -EBUSY) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001599 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600 READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1601 }
1602
Dave Airlieaf6061a2008-05-07 12:15:39 +10001603 return ret;
1604}
1605
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606/* Needs the lock as it touches the ring.
1607 */
Eric Anholtc153f452007-09-03 12:06:45 +10001608int i915_irq_emit(struct drm_device *dev, void *data,
1609 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001612 drm_i915_irq_emit_t *emit = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613 int result;
1614
Daniel Vettercd9d4e92012-04-24 08:29:42 +02001615 if (drm_core_check_feature(dev, DRIVER_MODESET))
1616 return -ENODEV;
1617
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001618 if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001619 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001620 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621 }
Eric Anholt299eb932009-02-24 22:14:12 -08001622
1623 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1624
Eric Anholt546b0972008-09-01 16:45:29 -07001625 mutex_lock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626 result = i915_emit_irq(dev);
Eric Anholt546b0972008-09-01 16:45:29 -07001627 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628
Eric Anholtc153f452007-09-03 12:06:45 +10001629 if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001630 DRM_ERROR("copy_to_user\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001631 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632 }
1633
1634 return 0;
1635}
1636
1637/* Doesn't need the hardware lock.
1638 */
Eric Anholtc153f452007-09-03 12:06:45 +10001639int i915_irq_wait(struct drm_device *dev, void *data,
1640 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001643 drm_i915_irq_wait_t *irqwait = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644
Daniel Vettercd9d4e92012-04-24 08:29:42 +02001645 if (drm_core_check_feature(dev, DRIVER_MODESET))
1646 return -ENODEV;
1647
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001649 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001650 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651 }
1652
Eric Anholtc153f452007-09-03 12:06:45 +10001653 return i915_wait_irq(dev, irqwait->irq_seq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654}
1655
Keith Packard42f52ef2008-10-18 19:39:29 -07001656/* Called from drm generic code, passed 'crtc' which
1657 * we use as a pipe index
1658 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001659static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001660{
1661 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001662 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001663
Chris Wilson5eddb702010-09-11 13:48:45 +01001664 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001665 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001666
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001667 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001668 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001669 i915_enable_pipestat(dev_priv, pipe,
1670 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001671 else
Keith Packard7c463582008-11-04 02:03:27 -08001672 i915_enable_pipestat(dev_priv, pipe,
1673 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001674
1675 /* maintain vblank delivery even in deep C-states */
1676 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001677 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001678 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001679
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001680 return 0;
1681}
1682
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001683static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001684{
1685 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1686 unsigned long irqflags;
1687
1688 if (!i915_pipe_enabled(dev, pipe))
1689 return -EINVAL;
1690
1691 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1692 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001693 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001694 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1695
1696 return 0;
1697}
1698
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001699static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001700{
1701 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1702 unsigned long irqflags;
1703
1704 if (!i915_pipe_enabled(dev, pipe))
1705 return -EINVAL;
1706
1707 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1708 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1709 DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
1710 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1711
1712 return 0;
1713}
1714
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001715static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
1716{
1717 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1718 unsigned long irqflags;
1719 u32 dpfl, imr;
1720
1721 if (!i915_pipe_enabled(dev, pipe))
1722 return -EINVAL;
1723
1724 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1725 dpfl = I915_READ(VLV_DPFLIPSTAT);
1726 imr = I915_READ(VLV_IMR);
1727 if (pipe == 0) {
1728 dpfl |= PIPEA_VBLANK_INT_EN;
1729 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
1730 } else {
1731 dpfl |= PIPEA_VBLANK_INT_EN;
1732 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
1733 }
1734 I915_WRITE(VLV_DPFLIPSTAT, dpfl);
1735 I915_WRITE(VLV_IMR, imr);
1736 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1737
1738 return 0;
1739}
1740
Keith Packard42f52ef2008-10-18 19:39:29 -07001741/* Called from drm generic code, passed 'crtc' which
1742 * we use as a pipe index
1743 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001744static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001745{
1746 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001747 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001748
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001749 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001750 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001751 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00001752
Jesse Barnesf796cf82011-04-07 13:58:17 -07001753 i915_disable_pipestat(dev_priv, pipe,
1754 PIPE_VBLANK_INTERRUPT_ENABLE |
1755 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1756 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1757}
1758
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001759static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001760{
1761 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1762 unsigned long irqflags;
1763
1764 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1765 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001766 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001767 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001768}
1769
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001770static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001771{
1772 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1773 unsigned long irqflags;
1774
1775 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1776 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1777 DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
1778 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1779}
1780
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001781static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
1782{
1783 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1784 unsigned long irqflags;
1785 u32 dpfl, imr;
1786
1787 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1788 dpfl = I915_READ(VLV_DPFLIPSTAT);
1789 imr = I915_READ(VLV_IMR);
1790 if (pipe == 0) {
1791 dpfl &= ~PIPEA_VBLANK_INT_EN;
1792 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
1793 } else {
1794 dpfl &= ~PIPEB_VBLANK_INT_EN;
1795 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
1796 }
1797 I915_WRITE(VLV_IMR, imr);
1798 I915_WRITE(VLV_DPFLIPSTAT, dpfl);
1799 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1800}
1801
1802
Dave Airlie702880f2006-06-24 17:07:34 +10001803/* Set the vblank monitor pipe
1804 */
Eric Anholtc153f452007-09-03 12:06:45 +10001805int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1806 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001807{
Dave Airlie702880f2006-06-24 17:07:34 +10001808 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie702880f2006-06-24 17:07:34 +10001809
Daniel Vettercd9d4e92012-04-24 08:29:42 +02001810 if (drm_core_check_feature(dev, DRIVER_MODESET))
1811 return -ENODEV;
1812
Dave Airlie702880f2006-06-24 17:07:34 +10001813 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001814 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001815 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001816 }
1817
=?utf-8?q?Michel_D=C3=A4nzer?=5b516942006-10-25 00:08:23 +10001818 return 0;
Dave Airlie702880f2006-06-24 17:07:34 +10001819}
1820
Eric Anholtc153f452007-09-03 12:06:45 +10001821int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1822 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001823{
Dave Airlie702880f2006-06-24 17:07:34 +10001824 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001825 drm_i915_vblank_pipe_t *pipe = data;
Dave Airlie702880f2006-06-24 17:07:34 +10001826
Daniel Vettercd9d4e92012-04-24 08:29:42 +02001827 if (drm_core_check_feature(dev, DRIVER_MODESET))
1828 return -ENODEV;
1829
Dave Airlie702880f2006-06-24 17:07:34 +10001830 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001831 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001832 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001833 }
1834
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001835 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Eric Anholtc153f452007-09-03 12:06:45 +10001836
Dave Airlie702880f2006-06-24 17:07:34 +10001837 return 0;
1838}
1839
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001840/**
1841 * Schedule buffer swap at given vertical blank.
1842 */
Eric Anholtc153f452007-09-03 12:06:45 +10001843int i915_vblank_swap(struct drm_device *dev, void *data,
1844 struct drm_file *file_priv)
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001845{
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001846 /* The delayed swap mechanism was fundamentally racy, and has been
1847 * removed. The model was that the client requested a delayed flip/swap
1848 * from the kernel, then waited for vblank before continuing to perform
1849 * rendering. The problem was that the kernel might wake the client
1850 * up before it dispatched the vblank swap (since the lock has to be
1851 * held while touching the ringbuffer), in which case the client would
1852 * clear and start the next frame before the swap occurred, and
1853 * flicker would occur in addition to likely missing the vblank.
1854 *
1855 * In the absence of this ioctl, userland falls back to a correct path
1856 * of waiting for a vblank, then dispatching the swap on its own.
1857 * Context switching to userland and back is plenty fast enough for
1858 * meeting the requirements of vblank swapping.
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001859 */
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001860 return -EINVAL;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001861}
1862
Chris Wilson893eead2010-10-27 14:44:35 +01001863static u32
1864ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001865{
Chris Wilson893eead2010-10-27 14:44:35 +01001866 return list_entry(ring->request_list.prev,
1867 struct drm_i915_gem_request, list)->seqno;
1868}
1869
1870static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1871{
1872 if (list_empty(&ring->request_list) ||
1873 i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
1874 /* Issue a wake-up to catch stuck h/w. */
Chris Wilsonb2223492010-10-27 15:27:33 +01001875 if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
Chris Wilson893eead2010-10-27 14:44:35 +01001876 DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
1877 ring->name,
Chris Wilsonb2223492010-10-27 15:27:33 +01001878 ring->waiting_seqno,
Chris Wilson893eead2010-10-27 14:44:35 +01001879 ring->get_seqno(ring));
1880 wake_up_all(&ring->irq_queue);
1881 *err = true;
1882 }
1883 return true;
1884 }
1885 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001886}
1887
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001888static bool kick_ring(struct intel_ring_buffer *ring)
1889{
1890 struct drm_device *dev = ring->dev;
1891 struct drm_i915_private *dev_priv = dev->dev_private;
1892 u32 tmp = I915_READ_CTL(ring);
1893 if (tmp & RING_WAIT) {
1894 DRM_ERROR("Kicking stuck wait on %s\n",
1895 ring->name);
1896 I915_WRITE_CTL(ring, tmp);
1897 return true;
1898 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001899 return false;
1900}
1901
Chris Wilsond1e61e72012-04-10 17:00:41 +01001902static bool i915_hangcheck_hung(struct drm_device *dev)
1903{
1904 drm_i915_private_t *dev_priv = dev->dev_private;
1905
1906 if (dev_priv->hangcheck_count++ > 1) {
1907 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1908 i915_handle_error(dev, true);
1909
1910 if (!IS_GEN2(dev)) {
1911 /* Is the chip hanging on a WAIT_FOR_EVENT?
1912 * If so we can simply poke the RB_WAIT bit
1913 * and break the hang. This should work on
1914 * all but the second generation chipsets.
1915 */
1916 if (kick_ring(&dev_priv->ring[RCS]))
1917 return false;
1918
1919 if (HAS_BSD(dev) && kick_ring(&dev_priv->ring[VCS]))
1920 return false;
1921
1922 if (HAS_BLT(dev) && kick_ring(&dev_priv->ring[BCS]))
1923 return false;
1924 }
1925
1926 return true;
1927 }
1928
1929 return false;
1930}
1931
Ben Gamarif65d9422009-09-14 17:48:44 -04001932/**
1933 * This is called when the chip hasn't reported back with completed
1934 * batchbuffers in a long time. The first time this is called we simply record
1935 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1936 * again, we assume the chip is wedged and try to fix it.
1937 */
1938void i915_hangcheck_elapsed(unsigned long data)
1939{
1940 struct drm_device *dev = (struct drm_device *)data;
1941 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter097354e2011-11-27 18:58:17 +01001942 uint32_t acthd, instdone, instdone1, acthd_bsd, acthd_blt;
Chris Wilson893eead2010-10-27 14:44:35 +01001943 bool err = false;
1944
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001945 if (!i915_enable_hangcheck)
1946 return;
1947
Chris Wilson893eead2010-10-27 14:44:35 +01001948 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001949 if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
1950 i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
1951 i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001952 if (err) {
1953 if (i915_hangcheck_hung(dev))
1954 return;
1955
Chris Wilson893eead2010-10-27 14:44:35 +01001956 goto repeat;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001957 }
1958
1959 dev_priv->hangcheck_count = 0;
Chris Wilson893eead2010-10-27 14:44:35 +01001960 return;
1961 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001962
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001963 if (INTEL_INFO(dev)->gen < 4) {
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001964 instdone = I915_READ(INSTDONE);
1965 instdone1 = 0;
1966 } else {
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001967 instdone = I915_READ(INSTDONE_I965);
1968 instdone1 = I915_READ(INSTDONE1);
1969 }
Daniel Vetter097354e2011-11-27 18:58:17 +01001970 acthd = intel_ring_get_active_head(&dev_priv->ring[RCS]);
1971 acthd_bsd = HAS_BSD(dev) ?
1972 intel_ring_get_active_head(&dev_priv->ring[VCS]) : 0;
1973 acthd_blt = HAS_BLT(dev) ?
1974 intel_ring_get_active_head(&dev_priv->ring[BCS]) : 0;
Ben Gamarif65d9422009-09-14 17:48:44 -04001975
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001976 if (dev_priv->last_acthd == acthd &&
Daniel Vetter097354e2011-11-27 18:58:17 +01001977 dev_priv->last_acthd_bsd == acthd_bsd &&
1978 dev_priv->last_acthd_blt == acthd_blt &&
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001979 dev_priv->last_instdone == instdone &&
1980 dev_priv->last_instdone1 == instdone1) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001981 if (i915_hangcheck_hung(dev))
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001982 return;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001983 } else {
1984 dev_priv->hangcheck_count = 0;
1985
1986 dev_priv->last_acthd = acthd;
Daniel Vetter097354e2011-11-27 18:58:17 +01001987 dev_priv->last_acthd_bsd = acthd_bsd;
1988 dev_priv->last_acthd_blt = acthd_blt;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001989 dev_priv->last_instdone = instdone;
1990 dev_priv->last_instdone1 = instdone1;
1991 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001992
Chris Wilson893eead2010-10-27 14:44:35 +01001993repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001994 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001995 mod_timer(&dev_priv->hangcheck_timer,
1996 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001997}
1998
Linus Torvalds1da177e2005-04-16 15:20:36 -07001999/* drm_dma.h hooks
2000*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002001static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002002{
2003 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2004
Jesse Barnes46979952011-04-07 13:53:55 -07002005 atomic_set(&dev_priv->irq_received, 0);
2006
Jesse Barnes46979952011-04-07 13:53:55 -07002007
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002008 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01002009
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002010 /* XXX hotplug from PCH */
2011
2012 I915_WRITE(DEIMR, 0xffffffff);
2013 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002014 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002015
2016 /* and GT */
2017 I915_WRITE(GTIMR, 0xffffffff);
2018 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002019 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00002020
2021 /* south display irq */
2022 I915_WRITE(SDEIMR, 0xffffffff);
2023 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002024 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002025}
2026
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002027static void valleyview_irq_preinstall(struct drm_device *dev)
2028{
2029 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2030 int pipe;
2031
2032 atomic_set(&dev_priv->irq_received, 0);
2033
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002034 /* VLV magic */
2035 I915_WRITE(VLV_IMR, 0);
2036 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2037 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2038 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2039
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002040 /* and GT */
2041 I915_WRITE(GTIIR, I915_READ(GTIIR));
2042 I915_WRITE(GTIIR, I915_READ(GTIIR));
2043 I915_WRITE(GTIMR, 0xffffffff);
2044 I915_WRITE(GTIER, 0x0);
2045 POSTING_READ(GTIER);
2046
2047 I915_WRITE(DPINVGTT, 0xff);
2048
2049 I915_WRITE(PORT_HOTPLUG_EN, 0);
2050 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2051 for_each_pipe(pipe)
2052 I915_WRITE(PIPESTAT(pipe), 0xffff);
2053 I915_WRITE(VLV_IIR, 0xffffffff);
2054 I915_WRITE(VLV_IMR, 0xffffffff);
2055 I915_WRITE(VLV_IER, 0x0);
2056 POSTING_READ(VLV_IER);
2057}
2058
Keith Packard7fe0b972011-09-19 13:31:02 -07002059/*
2060 * Enable digital hotplug on the PCH, and configure the DP short pulse
2061 * duration to 2ms (which is the minimum in the Display Port spec)
2062 *
2063 * This register is the same on all known PCH chips.
2064 */
2065
2066static void ironlake_enable_pch_hotplug(struct drm_device *dev)
2067{
2068 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2069 u32 hotplug;
2070
2071 hotplug = I915_READ(PCH_PORT_HOTPLUG);
2072 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
2073 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2074 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
2075 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
2076 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
2077}
2078
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002079static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002080{
2081 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2082 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08002083 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
2084 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002085 u32 render_irqs;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01002086 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002087
Jesse Barnes46979952011-04-07 13:53:55 -07002088 DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
2089 if (HAS_BSD(dev))
2090 DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
2091 if (HAS_BLT(dev))
2092 DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
2093
2094 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002095 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002096
2097 /* should always can generate irq */
2098 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002099 I915_WRITE(DEIMR, dev_priv->irq_mask);
2100 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002101 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002102
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002103 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002104
2105 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002106 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002107
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002108 if (IS_GEN6(dev))
2109 render_irqs =
2110 GT_USER_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07002111 GEN6_BSD_USER_INTERRUPT |
2112 GEN6_BLITTER_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002113 else
2114 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00002115 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00002116 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002117 GT_BSD_USER_INTERRUPT;
2118 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002119 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002120
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01002121 if (HAS_PCH_CPT(dev)) {
Chris Wilson9035a972011-02-16 09:36:05 +00002122 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
2123 SDE_PORTB_HOTPLUG_CPT |
2124 SDE_PORTC_HOTPLUG_CPT |
2125 SDE_PORTD_HOTPLUG_CPT);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01002126 } else {
Chris Wilson9035a972011-02-16 09:36:05 +00002127 hotplug_mask = (SDE_CRT_HOTPLUG |
2128 SDE_PORTB_HOTPLUG |
2129 SDE_PORTC_HOTPLUG |
2130 SDE_PORTD_HOTPLUG |
2131 SDE_AUX_MASK);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01002132 }
2133
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002134 dev_priv->pch_irq_mask = ~hotplug_mask;
Zhenyu Wangc6501562009-11-03 18:57:21 +00002135
2136 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002137 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
2138 I915_WRITE(SDEIER, hotplug_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002139 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00002140
Keith Packard7fe0b972011-09-19 13:31:02 -07002141 ironlake_enable_pch_hotplug(dev);
2142
Jesse Barnesf97108d2010-01-29 11:27:07 -08002143 if (IS_IRONLAKE_M(dev)) {
2144 /* Clear & enable PCU event interrupts */
2145 I915_WRITE(DEIIR, DE_PCU_EVENT);
2146 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
2147 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
2148 }
2149
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002150 return 0;
2151}
2152
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002153static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002154{
2155 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2156 /* enable kind of interrupts always enabled */
2157 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
2158 DE_PCH_EVENT_IVB | DE_PLANEA_FLIP_DONE_IVB |
2159 DE_PLANEB_FLIP_DONE_IVB;
2160 u32 render_irqs;
2161 u32 hotplug_mask;
2162
2163 DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
2164 if (HAS_BSD(dev))
2165 DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
2166 if (HAS_BLT(dev))
2167 DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
2168
2169 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
2170 dev_priv->irq_mask = ~display_mask;
2171
2172 /* should always can generate irq */
2173 I915_WRITE(DEIIR, I915_READ(DEIIR));
2174 I915_WRITE(DEIMR, dev_priv->irq_mask);
2175 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK_IVB |
2176 DE_PIPEB_VBLANK_IVB);
2177 POSTING_READ(DEIER);
2178
2179 dev_priv->gt_irq_mask = ~0;
2180
2181 I915_WRITE(GTIIR, I915_READ(GTIIR));
2182 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2183
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07002184 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
2185 GEN6_BLITTER_USER_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002186 I915_WRITE(GTIER, render_irqs);
2187 POSTING_READ(GTIER);
2188
2189 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
2190 SDE_PORTB_HOTPLUG_CPT |
2191 SDE_PORTC_HOTPLUG_CPT |
2192 SDE_PORTD_HOTPLUG_CPT);
2193 dev_priv->pch_irq_mask = ~hotplug_mask;
2194
2195 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2196 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
2197 I915_WRITE(SDEIER, hotplug_mask);
2198 POSTING_READ(SDEIER);
2199
Keith Packard7fe0b972011-09-19 13:31:02 -07002200 ironlake_enable_pch_hotplug(dev);
2201
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002202 return 0;
2203}
2204
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002205static int valleyview_irq_postinstall(struct drm_device *dev)
2206{
2207 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2208 u32 render_irqs;
2209 u32 enable_mask;
2210 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2211 u16 msid;
2212
2213 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
2214 enable_mask |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2215 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
2216
2217 dev_priv->irq_mask = ~enable_mask;
2218
2219
2220 DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
2221 DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
2222 DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
2223
2224 dev_priv->pipestat[0] = 0;
2225 dev_priv->pipestat[1] = 0;
2226
2227 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
2228
2229 /* Hack for broken MSIs on VLV */
2230 pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
2231 pci_read_config_word(dev->pdev, 0x98, &msid);
2232 msid &= 0xff; /* mask out delivery bits */
2233 msid |= (1<<14);
2234 pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
2235
2236 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
2237 I915_WRITE(VLV_IER, enable_mask);
2238 I915_WRITE(VLV_IIR, 0xffffffff);
2239 I915_WRITE(PIPESTAT(0), 0xffff);
2240 I915_WRITE(PIPESTAT(1), 0xffff);
2241 POSTING_READ(VLV_IER);
2242
2243 I915_WRITE(VLV_IIR, 0xffffffff);
2244 I915_WRITE(VLV_IIR, 0xffffffff);
2245
2246 render_irqs = GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT |
2247 GT_GEN6_BLT_CS_ERROR_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07002248 GT_GEN6_BLT_USER_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002249 GT_GEN6_BSD_USER_INTERRUPT |
2250 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
2251 GT_GEN7_L3_PARITY_ERROR_INTERRUPT |
2252 GT_PIPE_NOTIFY |
2253 GT_RENDER_CS_ERROR_INTERRUPT |
2254 GT_SYNC_STATUS |
2255 GT_USER_INTERRUPT;
2256
2257 dev_priv->gt_irq_mask = ~render_irqs;
2258
2259 I915_WRITE(GTIIR, I915_READ(GTIIR));
2260 I915_WRITE(GTIIR, I915_READ(GTIIR));
2261 I915_WRITE(GTIMR, 0);
2262 I915_WRITE(GTIER, render_irqs);
2263 POSTING_READ(GTIER);
2264
2265 /* ack & enable invalid PTE error interrupts */
2266#if 0 /* FIXME: add support to irq handler for checking these bits */
2267 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2268 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2269#endif
2270
2271 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
2272#if 0 /* FIXME: check register definitions; some have moved */
2273 /* Note HDMI and DP share bits */
2274 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2275 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2276 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2277 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2278 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2279 hotplug_en |= HDMID_HOTPLUG_INT_EN;
2280 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
2281 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2282 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
2283 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2284 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2285 hotplug_en |= CRT_HOTPLUG_INT_EN;
2286 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2287 }
2288#endif
2289
2290 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2291
2292 return 0;
2293}
2294
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002295static void i915_driver_irq_preinstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002296{
2297 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002298 int pipe;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002299
Jesse Barnes79e53942008-11-07 14:24:08 -08002300 atomic_set(&dev_priv->irq_received, 0);
2301
Jesse Barnes5ca58282009-03-31 14:11:15 -07002302 if (I915_HAS_HOTPLUG(dev)) {
2303 I915_WRITE(PORT_HOTPLUG_EN, 0);
2304 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2305 }
2306
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002307 I915_WRITE(HWSTAM, 0xeffe);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002308 for_each_pipe(pipe)
2309 I915_WRITE(PIPESTAT(pipe), 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002310 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07002311 I915_WRITE(IER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002312 POSTING_READ(IER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002313}
2314
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002315/*
2316 * Must be called after intel_modeset_init or hotplug interrupts won't be
2317 * enabled correctly.
2318 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002319static int i915_driver_irq_postinstall(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002320{
2321 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes5ca58282009-03-31 14:11:15 -07002322 u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07002323 u32 error_mask;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002324
2325 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002326
Keith Packard7c463582008-11-04 02:03:27 -08002327 /* Unmask the interrupts that we always want on. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002328 dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002329
Keith Packard7c463582008-11-04 02:03:27 -08002330 dev_priv->pipestat[0] = 0;
2331 dev_priv->pipestat[1] = 0;
2332
Jesse Barnes5ca58282009-03-31 14:11:15 -07002333 if (I915_HAS_HOTPLUG(dev)) {
Adam Jacksonc496fa12010-05-27 17:26:45 -04002334 /* Enable in IER... */
2335 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2336 /* and unmask in IMR */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002337 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
Adam Jacksonc496fa12010-05-27 17:26:45 -04002338 }
2339
2340 /*
2341 * Enable some error detection, note the instruction error mask
2342 * bit is reserved, so we leave it masked.
2343 */
2344 if (IS_G4X(dev)) {
2345 error_mask = ~(GM45_ERROR_PAGE_TABLE |
2346 GM45_ERROR_MEM_PRIV |
2347 GM45_ERROR_CP_PRIV |
2348 I915_ERROR_MEMORY_REFRESH);
2349 } else {
2350 error_mask = ~(I915_ERROR_PAGE_TABLE |
2351 I915_ERROR_MEMORY_REFRESH);
2352 }
2353 I915_WRITE(EMR, error_mask);
2354
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002355 I915_WRITE(IMR, dev_priv->irq_mask);
Adam Jacksonc496fa12010-05-27 17:26:45 -04002356 I915_WRITE(IER, enable_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002357 POSTING_READ(IER);
Adam Jacksonc496fa12010-05-27 17:26:45 -04002358
2359 if (I915_HAS_HOTPLUG(dev)) {
Jesse Barnes5ca58282009-03-31 14:11:15 -07002360 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2361
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002362 /* Note HDMI and DP share bits */
2363 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2364 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2365 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2366 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2367 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2368 hotplug_en |= HDMID_HOTPLUG_INT_EN;
2369 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
2370 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2371 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
2372 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04002373 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002374 hotplug_en |= CRT_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04002375
2376 /* Programming the CRT detection parameters tends
2377 to generate a spurious hotplug event about three
2378 seconds later. So just do it once.
2379 */
2380 if (IS_G4X(dev))
2381 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2382 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2383 }
2384
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002385 /* Ignore TV since it's buggy */
2386
Jesse Barnes5ca58282009-03-31 14:11:15 -07002387 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Jesse Barnes5ca58282009-03-31 14:11:15 -07002388 }
2389
Chris Wilson3b617962010-08-24 09:02:58 +01002390 intel_opregion_enable_asle(dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002391
2392 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002393}
2394
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002395static void valleyview_irq_uninstall(struct drm_device *dev)
2396{
2397 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2398 int pipe;
2399
2400 if (!dev_priv)
2401 return;
2402
2403 dev_priv->vblank_pipe = 0;
2404
2405 for_each_pipe(pipe)
2406 I915_WRITE(PIPESTAT(pipe), 0xffff);
2407
2408 I915_WRITE(HWSTAM, 0xffffffff);
2409 I915_WRITE(PORT_HOTPLUG_EN, 0);
2410 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2411 for_each_pipe(pipe)
2412 I915_WRITE(PIPESTAT(pipe), 0xffff);
2413 I915_WRITE(VLV_IIR, 0xffffffff);
2414 I915_WRITE(VLV_IMR, 0xffffffff);
2415 I915_WRITE(VLV_IER, 0x0);
2416 POSTING_READ(VLV_IER);
2417}
2418
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002419static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002420{
2421 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002422
2423 if (!dev_priv)
2424 return;
2425
2426 dev_priv->vblank_pipe = 0;
2427
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002428 I915_WRITE(HWSTAM, 0xffffffff);
2429
2430 I915_WRITE(DEIMR, 0xffffffff);
2431 I915_WRITE(DEIER, 0x0);
2432 I915_WRITE(DEIIR, I915_READ(DEIIR));
2433
2434 I915_WRITE(GTIMR, 0xffffffff);
2435 I915_WRITE(GTIER, 0x0);
2436 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002437
2438 I915_WRITE(SDEIMR, 0xffffffff);
2439 I915_WRITE(SDEIER, 0x0);
2440 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002441}
2442
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002443static void i915_driver_irq_uninstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002444{
2445 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002446 int pipe;
Dave Airlie91e37382006-02-18 15:17:04 +11002447
Linus Torvalds1da177e2005-04-16 15:20:36 -07002448 if (!dev_priv)
2449 return;
2450
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002451 dev_priv->vblank_pipe = 0;
2452
Jesse Barnes5ca58282009-03-31 14:11:15 -07002453 if (I915_HAS_HOTPLUG(dev)) {
2454 I915_WRITE(PORT_HOTPLUG_EN, 0);
2455 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2456 }
2457
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002458 I915_WRITE(HWSTAM, 0xffffffff);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002459 for_each_pipe(pipe)
2460 I915_WRITE(PIPESTAT(pipe), 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002461 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07002462 I915_WRITE(IER, 0x0);
Dave Airlie91e37382006-02-18 15:17:04 +11002463
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002464 for_each_pipe(pipe)
2465 I915_WRITE(PIPESTAT(pipe),
2466 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
Keith Packard7c463582008-11-04 02:03:27 -08002467 I915_WRITE(IIR, I915_READ(IIR));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002468}
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002469
Chris Wilsonc2798b12012-04-22 21:13:57 +01002470static void i8xx_irq_preinstall(struct drm_device * dev)
2471{
2472 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2473 int pipe;
2474
2475 atomic_set(&dev_priv->irq_received, 0);
2476
2477 for_each_pipe(pipe)
2478 I915_WRITE(PIPESTAT(pipe), 0);
2479 I915_WRITE16(IMR, 0xffff);
2480 I915_WRITE16(IER, 0x0);
2481 POSTING_READ16(IER);
2482}
2483
2484static int i8xx_irq_postinstall(struct drm_device *dev)
2485{
2486 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2487
2488 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
2489
2490 dev_priv->pipestat[0] = 0;
2491 dev_priv->pipestat[1] = 0;
2492
2493 I915_WRITE16(EMR,
2494 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2495
2496 /* Unmask the interrupts that we always want on. */
2497 dev_priv->irq_mask =
2498 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2499 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2500 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2501 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2502 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2503 I915_WRITE16(IMR, dev_priv->irq_mask);
2504
2505 I915_WRITE16(IER,
2506 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2507 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2508 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2509 I915_USER_INTERRUPT);
2510 POSTING_READ16(IER);
2511
2512 return 0;
2513}
2514
2515static irqreturn_t i8xx_irq_handler(DRM_IRQ_ARGS)
2516{
2517 struct drm_device *dev = (struct drm_device *) arg;
2518 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2519 struct drm_i915_master_private *master_priv;
2520 u16 iir, new_iir;
2521 u32 pipe_stats[2];
2522 unsigned long irqflags;
2523 int irq_received;
2524 int pipe;
2525 u16 flip_mask =
2526 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2527 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2528
2529 atomic_inc(&dev_priv->irq_received);
2530
2531 iir = I915_READ16(IIR);
2532 if (iir == 0)
2533 return IRQ_NONE;
2534
2535 while (iir & ~flip_mask) {
2536 /* Can't rely on pipestat interrupt bit in iir as it might
2537 * have been cleared after the pipestat interrupt was received.
2538 * It doesn't set the bit in iir again, but it still produces
2539 * interrupts (for non-MSI).
2540 */
2541 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2542 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2543 i915_handle_error(dev, false);
2544
2545 for_each_pipe(pipe) {
2546 int reg = PIPESTAT(pipe);
2547 pipe_stats[pipe] = I915_READ(reg);
2548
2549 /*
2550 * Clear the PIPE*STAT regs before the IIR
2551 */
2552 if (pipe_stats[pipe] & 0x8000ffff) {
2553 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2554 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2555 pipe_name(pipe));
2556 I915_WRITE(reg, pipe_stats[pipe]);
2557 irq_received = 1;
2558 }
2559 }
2560 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2561
2562 I915_WRITE16(IIR, iir & ~flip_mask);
2563 new_iir = I915_READ16(IIR); /* Flush posted writes */
2564
2565 if (dev->primary->master) {
2566 master_priv = dev->primary->master->driver_priv;
2567 if (master_priv->sarea_priv)
2568 master_priv->sarea_priv->last_dispatch =
2569 READ_BREADCRUMB(dev_priv);
2570 }
2571
2572 if (iir & I915_USER_INTERRUPT)
2573 notify_ring(dev, &dev_priv->ring[RCS]);
2574
2575 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
2576 drm_handle_vblank(dev, 0)) {
2577 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
2578 intel_prepare_page_flip(dev, 0);
2579 intel_finish_page_flip(dev, 0);
2580 flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
2581 }
2582 }
2583
2584 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
2585 drm_handle_vblank(dev, 1)) {
2586 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
2587 intel_prepare_page_flip(dev, 1);
2588 intel_finish_page_flip(dev, 1);
2589 flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2590 }
2591 }
2592
2593 iir = new_iir;
2594 }
2595
2596 return IRQ_HANDLED;
2597}
2598
2599static void i8xx_irq_uninstall(struct drm_device * dev)
2600{
2601 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2602 int pipe;
2603
2604 dev_priv->vblank_pipe = 0;
2605
2606 for_each_pipe(pipe) {
2607 /* Clear enable bits; then clear status bits */
2608 I915_WRITE(PIPESTAT(pipe), 0);
2609 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2610 }
2611 I915_WRITE16(IMR, 0xffff);
2612 I915_WRITE16(IER, 0x0);
2613 I915_WRITE16(IIR, I915_READ16(IIR));
2614}
2615
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002616void intel_irq_init(struct drm_device *dev)
2617{
Chris Wilson8b2e3262012-04-24 22:59:41 +01002618 struct drm_i915_private *dev_priv = dev->dev_private;
2619
2620 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
2621 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
2622 INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
2623
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002624 dev->driver->get_vblank_counter = i915_get_vblank_counter;
2625 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002626 if (IS_G4X(dev) || IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev) ||
2627 IS_VALLEYVIEW(dev)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002628 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2629 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2630 }
2631
Keith Packardc3613de2011-08-12 17:05:54 -07002632 if (drm_core_check_feature(dev, DRIVER_MODESET))
2633 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2634 else
2635 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002636 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2637
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002638 if (IS_VALLEYVIEW(dev)) {
2639 dev->driver->irq_handler = valleyview_irq_handler;
2640 dev->driver->irq_preinstall = valleyview_irq_preinstall;
2641 dev->driver->irq_postinstall = valleyview_irq_postinstall;
2642 dev->driver->irq_uninstall = valleyview_irq_uninstall;
2643 dev->driver->enable_vblank = valleyview_enable_vblank;
2644 dev->driver->disable_vblank = valleyview_disable_vblank;
2645 } else if (IS_IVYBRIDGE(dev)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002646 /* Share pre & uninstall handlers with ILK/SNB */
2647 dev->driver->irq_handler = ivybridge_irq_handler;
2648 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2649 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2650 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2651 dev->driver->enable_vblank = ivybridge_enable_vblank;
2652 dev->driver->disable_vblank = ivybridge_disable_vblank;
2653 } else if (HAS_PCH_SPLIT(dev)) {
2654 dev->driver->irq_handler = ironlake_irq_handler;
2655 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2656 dev->driver->irq_postinstall = ironlake_irq_postinstall;
2657 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2658 dev->driver->enable_vblank = ironlake_enable_vblank;
2659 dev->driver->disable_vblank = ironlake_disable_vblank;
2660 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01002661 if (INTEL_INFO(dev)->gen == 2) {
2662 dev->driver->irq_preinstall = i8xx_irq_preinstall;
2663 dev->driver->irq_postinstall = i8xx_irq_postinstall;
2664 dev->driver->irq_handler = i8xx_irq_handler;
2665 dev->driver->irq_uninstall = i8xx_irq_uninstall;
2666 } else {
2667 dev->driver->irq_preinstall = i915_driver_irq_preinstall;
2668 dev->driver->irq_postinstall = i915_driver_irq_postinstall;
2669 dev->driver->irq_uninstall = i915_driver_irq_uninstall;
2670 dev->driver->irq_handler = i915_driver_irq_handler;
2671 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002672 dev->driver->enable_vblank = i915_enable_vblank;
2673 dev->driver->disable_vblank = i915_disable_vblank;
2674 }
2675}