blob: d839e4c24d69347924d417cc5cffce8d31df0d93 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080035#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020039#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020040#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070043
Linus Torvalds1da177e2005-04-16 15:20:36 -070044/* General customization:
45 */
46
47#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
48
49#define DRIVER_NAME "i915"
50#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070051#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Jesse Barnes317c35d2008-08-25 15:11:06 -070053enum pipe {
54 PIPE_A = 0,
55 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080056 PIPE_C,
57 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070058};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080059#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070060
Jesse Barnes80824002009-09-10 15:28:06 -070061enum plane {
62 PLANE_A = 0,
63 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080064 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070065};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080066#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080067
Eugeni Dodonov2b139522012-03-29 12:32:22 -030068enum port {
69 PORT_A = 0,
70 PORT_B,
71 PORT_C,
72 PORT_D,
73 PORT_E,
74 I915_MAX_PORTS
75};
76#define port_name(p) ((p) + 'A')
77
Eric Anholt62fdfea2010-05-21 13:26:39 -070078#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
79
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080080#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
81
Jesse Barnesee7b9f92012-04-20 17:11:53 +010082struct intel_pch_pll {
83 int refcount; /* count of number of CRTCs sharing this PLL */
84 int active; /* count of number of active CRTCs (i.e. DPMS on) */
85 bool on; /* is the PLL actually active? Disabled during modeset */
86 int pll_reg;
87 int fp0_reg;
88 int fp1_reg;
89};
90#define I915_NUM_PLLS 2
91
Linus Torvalds1da177e2005-04-16 15:20:36 -070092/* Interface history:
93 *
94 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110095 * 1.2: Add Power Management
96 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110097 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100098 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100099 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
100 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101 */
102#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000103#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104#define DRIVER_PATCHLEVEL 0
105
Eric Anholt673a3942008-07-30 12:06:12 -0700106#define WATCH_COHERENCY 0
Chris Wilson23bc5982010-09-29 16:10:57 +0100107#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700108
Dave Airlie71acb5e2008-12-30 20:31:46 +1000109#define I915_GEM_PHYS_CURSOR_0 1
110#define I915_GEM_PHYS_CURSOR_1 2
111#define I915_GEM_PHYS_OVERLAY_REGS 3
112#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
113
114struct drm_i915_gem_phys_object {
115 int id;
116 struct page **page_list;
117 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000118 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000119};
120
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121struct mem_block {
122 struct mem_block *next;
123 struct mem_block *prev;
124 int start;
125 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000126 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127};
128
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700129struct opregion_header;
130struct opregion_acpi;
131struct opregion_swsci;
132struct opregion_asle;
Keith Packard8d715f02011-11-18 20:39:01 -0800133struct drm_i915_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700134
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100135struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700136 struct opregion_header __iomem *header;
137 struct opregion_acpi __iomem *acpi;
138 struct opregion_swsci __iomem *swsci;
139 struct opregion_asle __iomem *asle;
140 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000141 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100142};
Chris Wilson44834a62010-08-19 16:09:23 +0100143#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100144
Chris Wilson6ef3d422010-08-04 20:26:07 +0100145struct intel_overlay;
146struct intel_overlay_error_state;
147
Dave Airlie7c1c2872008-11-28 14:22:24 +1000148struct drm_i915_master_private {
149 drm_local_map_t *sarea;
150 struct _drm_i915_sarea *sarea_priv;
151};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800152#define I915_FENCE_REG_NONE -1
Daniel Vetter4b9de732011-10-09 21:52:02 +0200153#define I915_MAX_NUM_FENCES 16
154/* 16 fences + sign bit for FENCE_REG_NONE */
155#define I915_MAX_NUM_FENCE_BITS 5
Jesse Barnesde151cf2008-11-12 10:03:55 -0800156
157struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200158 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000159 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100160 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800161};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000162
yakui_zhao9b9d1722009-05-31 17:17:17 +0800163struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100164 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800165 u8 dvo_port;
166 u8 slave_addr;
167 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100168 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400169 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800170};
171
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000172struct intel_display_error_state;
173
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700174struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200175 struct kref ref;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700176 u32 eir;
177 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700178 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700179 u32 ccid;
Ben Widawsky9574b3f2012-04-26 16:03:01 -0700180 bool waiting[I915_NUM_RINGS];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800181 u32 pipestat[I915_MAX_PIPES];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100182 u32 tail[I915_NUM_RINGS];
183 u32 head[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100184 u32 ipeir[I915_NUM_RINGS];
185 u32 ipehr[I915_NUM_RINGS];
186 u32 instdone[I915_NUM_RINGS];
187 u32 acthd[I915_NUM_RINGS];
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100188 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
189 /* our own tracking of ring head and tail */
190 u32 cpu_ring_head[I915_NUM_RINGS];
191 u32 cpu_ring_tail[I915_NUM_RINGS];
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100192 u32 error; /* gen6+ */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100193 u32 instpm[I915_NUM_RINGS];
194 u32 instps[I915_NUM_RINGS];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700195 u32 instdone1;
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100196 u32 seqno[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000197 u64 bbaddr;
Daniel Vetter33f3f512011-12-14 13:57:39 +0100198 u32 fault_reg[I915_NUM_RINGS];
199 u32 done_reg;
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100200 u32 faddr[I915_NUM_RINGS];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200201 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700202 struct timeval time;
Chris Wilson52d39a22012-02-15 11:25:37 +0000203 struct drm_i915_error_ring {
204 struct drm_i915_error_object {
205 int page_count;
206 u32 gtt_offset;
207 u32 *pages[0];
208 } *ringbuffer, *batchbuffer;
209 struct drm_i915_error_request {
210 long jiffies;
211 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000212 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000213 } *requests;
214 int num_requests;
215 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000216 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000217 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000218 u32 name;
219 u32 seqno;
220 u32 gtt_offset;
221 u32 read_domains;
222 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200223 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000224 s32 pinned:2;
225 u32 tiling:2;
226 u32 dirty:1;
227 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100228 s32 ring:4;
Chris Wilson93dfb402011-03-29 16:59:50 -0700229 u32 cache_level:2;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000230 } *active_bo, *pinned_bo;
231 u32 active_bo_count, pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100232 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000233 struct intel_display_error_state *display;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700234};
235
Jesse Barnese70236a2009-09-21 10:42:27 -0700236struct drm_i915_display_funcs {
237 void (*dpms)(struct drm_crtc *crtc, int mode);
Adam Jacksonee5382a2010-04-23 11:17:39 -0400238 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700239 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
240 void (*disable_fbc)(struct drm_device *dev);
241 int (*get_display_clock_speed)(struct drm_device *dev);
242 int (*get_fifo_size)(struct drm_device *dev, int plane);
Chris Wilsond2102462011-01-24 17:43:27 +0000243 void (*update_wm)(struct drm_device *dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800244 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
245 uint32_t sprite_width, int pixel_size);
Chris Wilson91041832012-04-26 11:28:42 +0100246 void (*sanitize_pm)(struct drm_device *dev);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -0300247 void (*update_linetime_wm)(struct drm_device *dev, int pipe,
248 struct drm_display_mode *mode);
Eric Anholtf564048e2011-03-30 13:01:02 -0700249 int (*crtc_mode_set)(struct drm_crtc *crtc,
250 struct drm_display_mode *mode,
251 struct drm_display_mode *adjusted_mode,
252 int x, int y,
253 struct drm_framebuffer *old_fb);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100254 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800255 void (*write_eld)(struct drm_connector *connector,
256 struct drm_crtc *crtc);
Jesse Barnes674cf962011-04-28 14:27:04 -0700257 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700258 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes645c62a2011-05-11 09:49:31 -0700259 void (*init_pch_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700260 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
261 struct drm_framebuffer *fb,
262 struct drm_i915_gem_object *obj);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700263 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
264 int x, int y);
Jesse Barnese70236a2009-09-21 10:42:27 -0700265 /* clock updates for mode set */
266 /* cursor updates */
267 /* render clock increase/decrease */
268 /* display clock increase/decrease */
269 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700270};
271
Chris Wilson990bbda2012-07-02 11:51:02 -0300272struct drm_i915_gt_funcs {
273 void (*force_wake_get)(struct drm_i915_private *dev_priv);
274 void (*force_wake_put)(struct drm_i915_private *dev_priv);
275};
276
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500277struct intel_device_info {
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100278 u8 gen;
Akshay Joshi0206e352011-08-16 15:34:10 -0400279 u8 is_mobile:1;
280 u8 is_i85x:1;
281 u8 is_i915g:1;
282 u8 is_i945gm:1;
283 u8 is_g33:1;
284 u8 need_gfx_hws:1;
285 u8 is_g4x:1;
286 u8 is_pineview:1;
287 u8 is_broadwater:1;
288 u8 is_crestline:1;
289 u8 is_ivybridge:1;
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700290 u8 is_valleyview:1;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200291 u8 has_force_wake:1;
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300292 u8 is_haswell:1;
Akshay Joshi0206e352011-08-16 15:34:10 -0400293 u8 has_fbc:1;
294 u8 has_pipe_cxsr:1;
295 u8 has_hotplug:1;
296 u8 cursor_needs_physical:1;
297 u8 has_overlay:1;
298 u8 overlay_needs_physical:1;
299 u8 supports_tv:1;
300 u8 has_bsd_ring:1;
301 u8 has_blt_ring:1;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200302 u8 has_llc:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500303};
304
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100305#define I915_PPGTT_PD_ENTRIES 512
306#define I915_PPGTT_PT_ENTRIES 1024
307struct i915_hw_ppgtt {
308 unsigned num_pd_entries;
309 struct page **pt_pages;
310 uint32_t pd_offset;
311 dma_addr_t *pt_dma_addr;
312 dma_addr_t scratch_page_dma_addr;
313};
314
Ben Widawsky40521052012-06-04 14:42:43 -0700315
316/* This must match up with the value previously used for execbuf2.rsvd1. */
317#define DEFAULT_CONTEXT_ID 0
318struct i915_hw_context {
319 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700320 bool is_initialized;
Ben Widawsky40521052012-06-04 14:42:43 -0700321 struct drm_i915_file_private *file_priv;
322 struct intel_ring_buffer *ring;
323 struct drm_i915_gem_object *obj;
324};
325
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800326enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100327 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800328 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
329 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
330 FBC_MODE_TOO_LARGE, /* mode too large for compression */
331 FBC_BAD_PLANE, /* fbc not supported on plane */
332 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700333 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700334 FBC_MODULE_PARAM,
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800335};
336
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800337enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300338 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800339 PCH_IBX, /* Ibexpeak PCH */
340 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300341 PCH_LPT, /* Lynxpoint PCH */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800342};
343
Jesse Barnesb690e962010-07-19 13:53:12 -0700344#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700345#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100346#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700347
Dave Airlie8be48d92010-03-30 05:34:14 +0000348struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100349struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000350
Daniel Vetterc2b91522012-02-14 22:37:19 +0100351struct intel_gmbus {
352 struct i2c_adapter adapter;
Daniel Vetterf6f808c2012-02-14 18:58:49 +0100353 bool force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100354 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100355 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100356 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100357 struct drm_i915_private *dev_priv;
358};
359
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700361 struct drm_device *dev;
362
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500363 const struct intel_device_info *info;
364
Chris Wilson72bfa192010-12-19 11:42:05 +0000365 int relative_constants_mode;
Dave Airlieac5c4e72008-12-19 15:38:34 +1000366
Eric Anholt3043c602008-10-02 12:24:47 -0700367 void __iomem *regs;
Chris Wilson990bbda2012-07-02 11:51:02 -0300368
369 struct drm_i915_gt_funcs gt;
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100370 /** gt_fifo_count and the subsequent register write are synchronized
371 * with dev->struct_mutex. */
372 unsigned gt_fifo_count;
373 /** forcewake_count is protected by gt_lock */
374 unsigned forcewake_count;
375 /** gt_lock is also taken in irq contexts. */
376 struct spinlock gt_lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377
Daniel Kurtzf2c96772012-03-28 02:36:16 +0800378 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
Chris Wilsonf899fc62010-07-20 15:44:45 -0700379
Yufeng Shen8a8ed1f2012-02-13 17:36:54 -0500380 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
381 * controller on different i2c buses. */
382 struct mutex gmbus_mutex;
383
Daniel Vetter110447fc2012-03-23 23:43:36 +0100384 /**
385 * Base address of the gmbus and gpio block.
386 */
387 uint32_t gpio_mmio_base;
388
Dave Airlieec2a4c32009-08-04 11:43:41 +1000389 struct pci_dev *bridge_dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000390 struct intel_ring_buffer ring[I915_NUM_RINGS];
Chris Wilson6f392d5482010-08-07 11:01:22 +0100391 uint32_t next_seqno;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000393 drm_dma_handle_t *status_page_dmah;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700394 uint32_t counter;
Chris Wilson05394f32010-11-08 19:18:58 +0000395 struct drm_i915_gem_object *pwrctx;
396 struct drm_i915_gem_object *renderctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397
Jesse Barnesd7658982009-06-05 14:41:29 +0000398 struct resource mch_res;
399
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000400 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 int back_offset;
402 int front_offset;
403 int current_page;
404 int page_flipping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 atomic_t irq_received;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000407
408 /* protects the irq masks */
409 spinlock_t irq_lock;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700410
411 /* DPIO indirect register protection */
412 spinlock_t dpio_lock;
413
Eric Anholted4cb412008-07-29 12:10:39 -0700414 /** Cached value of IMR to avoid reads in updating the bitfield */
Keith Packard7c463582008-11-04 02:03:27 -0800415 u32 pipestat[2];
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000416 u32 irq_mask;
417 u32 gt_irq_mask;
418 u32 pch_irq_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419
Jesse Barnes5ca58282009-03-31 14:11:15 -0700420 u32 hotplug_supported_mask;
421 struct work_struct hotplug_work;
422
Dave Airlie0d6aa602006-01-02 20:14:23 +1100423 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airliea3524f12010-06-06 18:59:41 +1000424 int num_pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100425 int num_pch_pll;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000426
Ben Gamarif65d9422009-09-14 17:48:44 -0400427 /* For hangcheck timer */
Chris Wilson576ae4b2010-11-12 13:36:26 +0000428#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
Ben Gamarif65d9422009-09-14 17:48:44 -0400429 struct timer_list hangcheck_timer;
430 int hangcheck_count;
Chris Wilsonb4519512012-05-11 14:29:30 +0100431 uint32_t last_acthd[I915_NUM_RINGS];
Chris Wilsoncbb465e2010-06-06 12:16:24 +0100432 uint32_t last_instdone;
433 uint32_t last_instdone1;
Ben Gamarif65d9422009-09-14 17:48:44 -0400434
Daniel Vettere5eb3d62012-05-03 14:48:16 +0200435 unsigned int stop_rings;
436
Jesse Barnes80824002009-09-10 15:28:06 -0700437 unsigned long cfb_size;
Chris Wilson016b9b62011-07-08 12:22:43 +0100438 unsigned int cfb_fb;
439 enum plane cfb_plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +0100440 int cfb_y;
Chris Wilson1630fe72011-07-08 12:22:42 +0100441 struct intel_fbc_work *fbc_work;
Jesse Barnes80824002009-09-10 15:28:06 -0700442
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100443 struct intel_opregion opregion;
444
Daniel Vetter02e792f2009-09-15 22:57:34 +0200445 /* overlay */
446 struct intel_overlay *overlay;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800447 bool sprite_scaling_enabled;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200448
Jesse Barnes79e53942008-11-07 14:24:08 -0800449 /* LVDS info */
Chris Wilsona9573552010-08-22 13:18:16 +0100450 int backlight_level; /* restore backlight to this value */
Chris Wilson47356eb2011-01-11 17:06:04 +0000451 bool backlight_enabled;
Ma Ling88631702009-05-13 11:19:55 +0800452 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
453 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Jesse Barnes79e53942008-11-07 14:24:08 -0800454
455 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100456 unsigned int int_tv_support:1;
457 unsigned int lvds_dither:1;
458 unsigned int lvds_vbt:1;
459 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500460 unsigned int lvds_use_ssc:1;
Keith Packardabd06862011-09-26 14:24:14 -0700461 unsigned int display_clock_mode:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500462 int lvds_ssc_freq;
Takashi Iwaib0354382012-03-20 13:07:05 +0100463 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
464 unsigned int lvds_val; /* used for checking LVDS channel mode */
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100465 struct {
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700466 int rate;
467 int lanes;
468 int preemphasis;
469 int vswing;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100470
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700471 bool initialized;
472 bool support;
473 int bpp;
474 struct edp_power_seq pps;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100475 } edp;
Jesse Barnes89667382010-10-07 16:01:21 -0700476 bool no_aux_handshake;
Jesse Barnes79e53942008-11-07 14:24:08 -0800477
Jesse Barnesc1c7af62009-09-10 15:28:03 -0700478 struct notifier_block lid_notifier;
479
Chris Wilsonf899fc62010-07-20 15:44:45 -0700480 int crt_ddc_pin;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200481 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800482 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
483 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
484
Li Peng95534262010-05-18 18:58:44 +0800485 unsigned int fsb_freq, mem_freq, is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +0800486
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700487 spinlock_t error_lock;
Daniel Vetter742cbee2012-04-27 15:17:39 +0200488 /* Protected by dev->error_lock. */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700489 struct drm_i915_error_state *first_error;
Jesse Barnes8a905232009-07-11 16:48:03 -0400490 struct work_struct error_work;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100491 struct completion error_completion;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700492 struct workqueue_struct *wq;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700493
Jesse Barnese70236a2009-09-21 10:42:27 -0700494 /* Display functions */
495 struct drm_i915_display_funcs display;
496
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800497 /* PCH chipset type */
498 enum intel_pch pch_type;
499
Jesse Barnesb690e962010-07-19 13:53:12 -0700500 unsigned long quirks;
501
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000502 /* Register state */
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800503 bool modeset_on_lid;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000504 u8 saveLBB;
505 u32 saveDSPACNTR;
506 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000507 u32 saveDSPARB;
Chris Wilson968b5032011-03-23 18:16:55 +0000508 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000509 u32 savePIPEACONF;
510 u32 savePIPEBCONF;
511 u32 savePIPEASRC;
512 u32 savePIPEBSRC;
513 u32 saveFPA0;
514 u32 saveFPA1;
515 u32 saveDPLL_A;
516 u32 saveDPLL_A_MD;
517 u32 saveHTOTAL_A;
518 u32 saveHBLANK_A;
519 u32 saveHSYNC_A;
520 u32 saveVTOTAL_A;
521 u32 saveVBLANK_A;
522 u32 saveVSYNC_A;
523 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000524 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800525 u32 saveTRANS_HTOTAL_A;
526 u32 saveTRANS_HBLANK_A;
527 u32 saveTRANS_HSYNC_A;
528 u32 saveTRANS_VTOTAL_A;
529 u32 saveTRANS_VBLANK_A;
530 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000531 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000532 u32 saveDSPASTRIDE;
533 u32 saveDSPASIZE;
534 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700535 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000536 u32 saveDSPASURF;
537 u32 saveDSPATILEOFF;
538 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700539 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000540 u32 saveBLC_PWM_CTL;
541 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800542 u32 saveBLC_CPU_PWM_CTL;
543 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000544 u32 saveFPB0;
545 u32 saveFPB1;
546 u32 saveDPLL_B;
547 u32 saveDPLL_B_MD;
548 u32 saveHTOTAL_B;
549 u32 saveHBLANK_B;
550 u32 saveHSYNC_B;
551 u32 saveVTOTAL_B;
552 u32 saveVBLANK_B;
553 u32 saveVSYNC_B;
554 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000555 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800556 u32 saveTRANS_HTOTAL_B;
557 u32 saveTRANS_HBLANK_B;
558 u32 saveTRANS_HSYNC_B;
559 u32 saveTRANS_VTOTAL_B;
560 u32 saveTRANS_VBLANK_B;
561 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000562 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000563 u32 saveDSPBSTRIDE;
564 u32 saveDSPBSIZE;
565 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700566 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000567 u32 saveDSPBSURF;
568 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700569 u32 saveVGA0;
570 u32 saveVGA1;
571 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000572 u32 saveVGACNTRL;
573 u32 saveADPA;
574 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700575 u32 savePP_ON_DELAYS;
576 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000577 u32 saveDVOA;
578 u32 saveDVOB;
579 u32 saveDVOC;
580 u32 savePP_ON;
581 u32 savePP_OFF;
582 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700583 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000584 u32 savePFIT_CONTROL;
585 u32 save_palette_a[256];
586 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700587 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000588 u32 saveFBC_CFB_BASE;
589 u32 saveFBC_LL_BASE;
590 u32 saveFBC_CONTROL;
591 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000592 u32 saveIER;
593 u32 saveIIR;
594 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800595 u32 saveDEIER;
596 u32 saveDEIMR;
597 u32 saveGTIER;
598 u32 saveGTIMR;
599 u32 saveFDI_RXA_IMR;
600 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800601 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800602 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000603 u32 saveSWF0[16];
604 u32 saveSWF1[16];
605 u32 saveSWF2[3];
606 u8 saveMSR;
607 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800608 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000609 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000610 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000611 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000612 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200613 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000614 u32 saveCURACNTR;
615 u32 saveCURAPOS;
616 u32 saveCURABASE;
617 u32 saveCURBCNTR;
618 u32 saveCURBPOS;
619 u32 saveCURBBASE;
620 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700621 u32 saveDP_B;
622 u32 saveDP_C;
623 u32 saveDP_D;
624 u32 savePIPEA_GMCH_DATA_M;
625 u32 savePIPEB_GMCH_DATA_M;
626 u32 savePIPEA_GMCH_DATA_N;
627 u32 savePIPEB_GMCH_DATA_N;
628 u32 savePIPEA_DP_LINK_M;
629 u32 savePIPEB_DP_LINK_M;
630 u32 savePIPEA_DP_LINK_N;
631 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800632 u32 saveFDI_RXA_CTL;
633 u32 saveFDI_TXA_CTL;
634 u32 saveFDI_RXB_CTL;
635 u32 saveFDI_TXB_CTL;
636 u32 savePFA_CTL_1;
637 u32 savePFB_CTL_1;
638 u32 savePFA_WIN_SZ;
639 u32 savePFB_WIN_SZ;
640 u32 savePFA_WIN_POS;
641 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000642 u32 savePCH_DREF_CONTROL;
643 u32 saveDISP_ARB_CTL;
644 u32 savePIPEA_DATA_M1;
645 u32 savePIPEA_DATA_N1;
646 u32 savePIPEA_LINK_M1;
647 u32 savePIPEA_LINK_N1;
648 u32 savePIPEB_DATA_M1;
649 u32 savePIPEB_DATA_N1;
650 u32 savePIPEB_LINK_M1;
651 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000652 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400653 u32 savePCH_PORT_HOTPLUG;
Eric Anholt673a3942008-07-30 12:06:12 -0700654
655 struct {
Daniel Vetter19966752010-09-06 20:08:44 +0200656 /** Bridge to intel-gtt-ko */
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000657 const struct intel_gtt *gtt;
Daniel Vetter19966752010-09-06 20:08:44 +0200658 /** Memory allocator for GTT stolen memory */
Chris Wilsonfe669bf2010-11-23 12:09:30 +0000659 struct drm_mm stolen;
Daniel Vetter19966752010-09-06 20:08:44 +0200660 /** Memory allocator for GTT */
Eric Anholt673a3942008-07-30 12:06:12 -0700661 struct drm_mm gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100662 /** List of all objects in gtt_space. Used to restore gtt
663 * mappings on resume */
664 struct list_head gtt_list;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000665
666 /** Usable portion of the GTT for GEM */
667 unsigned long gtt_start;
Daniel Vettera6e0aa42010-09-16 15:45:15 +0200668 unsigned long gtt_mappable_end;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000669 unsigned long gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700670
Keith Packard0839ccb2008-10-30 19:38:48 -0700671 struct io_mapping *gtt_mapping;
Daniel Vetterdd2757f2012-06-07 15:55:57 +0200672 phys_addr_t gtt_base_addr;
Eric Anholtab657db12009-01-23 12:57:47 -0800673 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700674
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100675 /** PPGTT used for aliasing the PPGTT with the GTT */
676 struct i915_hw_ppgtt *aliasing_ppgtt;
677
Ben Widawskyb9524a12012-05-25 16:56:24 -0700678 u32 *l3_remap_info;
679
Chris Wilson17250b72010-10-28 12:51:39 +0100680 struct shrinker inactive_shrinker;
Chris Wilson31169712009-09-14 16:50:28 +0100681
Eric Anholt673a3942008-07-30 12:06:12 -0700682 /**
Chris Wilson69dc4982010-10-19 10:36:51 +0100683 * List of objects currently involved in rendering.
684 *
685 * Includes buffers having the contents of their GPU caches
686 * flushed, not necessarily primitives. last_rendering_seqno
687 * represents when the rendering involved will be completed.
688 *
689 * A reference is held on the buffer while on this list.
690 */
691 struct list_head active_list;
692
693 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700694 * List of objects which are not in the ringbuffer but which
695 * still have a write_domain which needs to be flushed before
696 * unbinding.
697 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800698 * last_rendering_seqno is 0 while an object is in this list.
699 *
Eric Anholt673a3942008-07-30 12:06:12 -0700700 * A reference is held on the buffer while on this list.
701 */
702 struct list_head flushing_list;
703
704 /**
705 * LRU list of objects which are not in the ringbuffer and
706 * are ready to unbind, but are still in the GTT.
707 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800708 * last_rendering_seqno is 0 while an object is in this list.
709 *
Eric Anholt673a3942008-07-30 12:06:12 -0700710 * A reference is not held on the buffer while on this list,
711 * as merely being GTT-bound shouldn't prevent its being
712 * freed, and we'll pull it off the list in the free path.
713 */
714 struct list_head inactive_list;
715
Eric Anholta09ba7f2009-08-29 12:49:51 -0700716 /** LRU list of objects with fence regs on them. */
717 struct list_head fence_list;
718
Eric Anholt673a3942008-07-30 12:06:12 -0700719 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700720 * We leave the user IRQ off as much as possible,
721 * but this means that requests will finish and never
722 * be retired once the system goes idle. Set a timer to
723 * fire periodically while the ring is running. When it
724 * fires, go retire requests.
725 */
726 struct delayed_work retire_work;
727
Eric Anholt673a3942008-07-30 12:06:12 -0700728 /**
Chris Wilsonce453d82011-02-21 14:43:56 +0000729 * Are we in a non-interruptible section of code like
730 * modesetting?
731 */
732 bool interruptible;
733
734 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700735 * Flag if the X Server, and thus DRM, is not currently in
736 * control of the device.
737 *
738 * This is set between LeaveVT and EnterVT. It needs to be
739 * replaced with a semaphore. It also needs to be
740 * transitioned away from for kernel modesetting.
741 */
742 int suspended;
743
744 /**
745 * Flag if the hardware appears to be wedged.
746 *
747 * This is set when attempts to idle the device timeout.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300748 * It prevents command submission from occurring and makes
Eric Anholt673a3942008-07-30 12:06:12 -0700749 * every pending request fail
750 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400751 atomic_t wedged;
Eric Anholt673a3942008-07-30 12:06:12 -0700752
753 /** Bit 6 swizzling required for X tiling */
754 uint32_t bit_6_swizzle_x;
755 /** Bit 6 swizzling required for Y tiling */
756 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000757
758 /* storage for physical objects */
759 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Chris Wilson92204342010-09-18 11:02:01 +0100760
Chris Wilson73aa8082010-09-30 11:46:12 +0100761 /* accounting, useful for userland debugging */
Chris Wilson73aa8082010-09-30 11:46:12 +0100762 size_t gtt_total;
Chris Wilson6299f992010-11-24 12:23:44 +0000763 size_t mappable_gtt_total;
764 size_t object_memory;
Chris Wilson73aa8082010-09-30 11:46:12 +0100765 u32 object_count;
Eric Anholt673a3942008-07-30 12:06:12 -0700766 } mm;
Daniel Vetter87813422012-05-02 11:49:32 +0200767
768 /* Old dri1 support infrastructure, beware the dragons ya fools entering
769 * here! */
770 struct {
771 unsigned allow_batchbuffer : 1;
Daniel Vetter316d3882012-04-26 23:28:15 +0200772 u32 __iomem *gfx_hws_cpu_addr;
Daniel Vetter87813422012-05-02 11:49:32 +0200773 } dri1;
774
775 /* Kernel Modesetting */
776
yakui_zhao9b9d1722009-05-31 17:17:17 +0800777 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800778 /* indicate whether the LVDS_BORDER should be enabled or not */
779 unsigned int lvds_border_bits;
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100780 /* Panel fitter placement and size for Ironlake+ */
781 u32 pch_pf_pos, pch_pf_size;
Jesse Barnes652c3932009-08-17 13:31:43 -0700782
Jesse Barnes27f82272011-09-02 12:54:37 -0700783 struct drm_crtc *plane_to_crtc_mapping[3];
784 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500785 wait_queue_head_t pending_flip_queue;
786
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100787 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
788
Jesse Barnes652c3932009-08-17 13:31:43 -0700789 /* Reclocking support */
790 bool render_reclock_avail;
791 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000792 /* indicates the reduced downclock for LVDS*/
793 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700794 struct work_struct idle_work;
795 struct timer_list idle_timer;
796 bool busy;
797 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800798 int child_dev_num;
799 struct child_device_config *child_dev;
Zhao Yakuia2565372009-12-11 09:26:11 +0800800 struct drm_connector *int_lvds_connector;
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200801 struct drm_connector *int_edp_connector;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800802
Zhenyu Wangc48044112009-12-17 14:48:43 +0800803 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800804
Ben Widawsky4912d042011-04-25 11:25:20 -0700805 struct work_struct rps_work;
806 spinlock_t rps_lock;
807 u32 pm_iir;
808
Jesse Barnesf97108d2010-01-29 11:27:07 -0800809 u8 cur_delay;
810 u8 min_delay;
811 u8 max_delay;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700812 u8 fmax;
813 u8 fstart;
814
Chris Wilson05394f32010-11-08 19:18:58 +0000815 u64 last_count1;
816 unsigned long last_time1;
Eugeni Dodonov4ed0b572011-11-10 13:55:15 -0200817 unsigned long chipset_power;
Chris Wilson05394f32010-11-08 19:18:58 +0000818 u64 last_count2;
819 struct timespec last_time2;
820 unsigned long gfx_power;
821 int c_m;
822 int r_t;
823 u8 corr;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700824 spinlock_t *mchdev_lock;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800825
826 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +0000827
Jesse Barnes20bf3772010-04-21 11:39:22 -0700828 struct drm_mm_node *compressed_fb;
829 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -0700830
Chris Wilsonae681d92010-10-01 14:57:56 +0100831 unsigned long last_gpu_reset;
832
Dave Airlie8be48d92010-03-30 05:34:14 +0000833 /* list of fbdev register on this device */
834 struct intel_fbdev *fbdev;
Chris Wilsone953fd72011-02-21 22:23:52 +0000835
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200836 struct backlight_device *backlight;
837
Chris Wilsone953fd72011-02-21 22:23:52 +0000838 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +0100839 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -0700840
841 struct work_struct parity_error_work;
Ben Widawsky254f9652012-06-04 14:42:42 -0700842 bool hw_contexts_disabled;
843 uint32_t hw_context_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844} drm_i915_private_t;
845
Chris Wilsonb4519512012-05-11 14:29:30 +0100846/* Iterate over initialised rings */
847#define for_each_ring(ring__, dev_priv__, i__) \
848 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
849 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
850
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800851enum hdmi_force_audio {
852 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
853 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
854 HDMI_AUDIO_AUTO, /* trust EDID */
855 HDMI_AUDIO_ON, /* force turn on HDMI audio */
856};
857
Chris Wilson93dfb402011-03-29 16:59:50 -0700858enum i915_cache_level {
859 I915_CACHE_NONE,
860 I915_CACHE_LLC,
861 I915_CACHE_LLC_MLC, /* gen6+ */
862};
863
Eric Anholt673a3942008-07-30 12:06:12 -0700864struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +0000865 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -0700866
867 /** Current space allocated to this object in the GTT, if any. */
868 struct drm_mm_node *gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100869 struct list_head gtt_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700870
871 /** This object's place on the active/flushing/inactive lists */
Chris Wilson69dc4982010-10-19 10:36:51 +0100872 struct list_head ring_list;
873 struct list_head mm_list;
Daniel Vetter99fcb762010-02-07 16:20:18 +0100874 /** This object's place on GPU write list */
875 struct list_head gpu_write_list;
Chris Wilson432e58e2010-11-25 19:32:06 +0000876 /** This object's place in the batchbuffer or on the eviction list */
877 struct list_head exec_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700878
879 /**
880 * This is set if the object is on the active or flushing lists
881 * (has pending rendering), and is not set if it's on inactive (ready
882 * to be unbound).
883 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400884 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -0700885
886 /**
887 * This is set if the object has been written to since last bound
888 * to the GTT
889 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400890 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +0200891
892 /**
Chris Wilson87ca9c82010-12-02 09:42:56 +0000893 * This is set if the object has been written to since the last
894 * GPU flush.
895 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400896 unsigned int pending_gpu_write:1;
Chris Wilson87ca9c82010-12-02 09:42:56 +0000897
898 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200899 * Fence register bits (if any) for this object. Will be set
900 * as needed when mapped into the GTT.
901 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +0200902 */
Daniel Vetter4b9de732011-10-09 21:52:02 +0200903 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +0200904
905 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200906 * Advice: are the backing pages purgeable?
907 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400908 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +0200909
910 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200911 * Current tiling mode for the object.
912 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400913 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +0100914 /**
915 * Whether the tiling parameters for the currently associated fence
916 * register have changed. Note that for the purposes of tracking
917 * tiling changes we also treat the unfenced register, the register
918 * slot that the object occupies whilst it executes a fenced
919 * command (such as BLT on gen2/3), as a "fence".
920 */
921 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +0200922
923 /** How many users have pinned this object in GTT space. The following
924 * users can each hold at most one reference: pwrite/pread, pin_ioctl
925 * (via user_pin_count), execbuffer (objects are not allowed multiple
926 * times for the same batchbuffer), and the framebuffer code. When
927 * switching/pageflipping, the framebuffer code has at most two buffers
928 * pinned per crtc.
929 *
930 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
931 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400932 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +0200933#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -0700934
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200935 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +0100936 * Is the object at the current location in the gtt mappable and
937 * fenceable? Used to avoid costly recalculations.
938 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400939 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +0100940
941 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200942 * Whether the current gtt mapping needs to be mappable (and isn't just
943 * mappable by accident). Track pin and fault separate for a more
944 * accurate mappable working set.
945 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400946 unsigned int fault_mappable:1;
947 unsigned int pin_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200948
Chris Wilsoncaea7472010-11-12 13:53:37 +0000949 /*
950 * Is the GPU currently using a fence to access this buffer,
951 */
952 unsigned int pending_fenced_gpu_access:1;
953 unsigned int fenced_gpu_access:1;
954
Chris Wilson93dfb402011-03-29 16:59:50 -0700955 unsigned int cache_level:2;
956
Daniel Vetter7bddb012012-02-09 17:15:47 +0100957 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +0100958 unsigned int has_global_gtt_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +0100959
Eric Anholt856fa192009-03-19 14:10:50 -0700960 struct page **pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700961
962 /**
Daniel Vetter185cbcb2010-11-06 12:12:35 +0100963 * DMAR support
964 */
965 struct scatterlist *sg_list;
966 int num_sg;
967
Daniel Vetter1286ff72012-05-10 15:25:09 +0200968 /* prime dma-buf support */
969 struct sg_table *sg_table;
Dave Airlie9a70cc22012-05-22 13:09:21 +0100970 void *dma_buf_vmapping;
971 int vmapping_count;
972
Daniel Vetter185cbcb2010-11-06 12:12:35 +0100973 /**
Chris Wilson67731b82010-12-08 10:38:14 +0000974 * Used for performing relocations during execbuffer insertion.
975 */
976 struct hlist_node exec_node;
977 unsigned long exec_handle;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000978 struct drm_i915_gem_exec_object2 *exec_entry;
Chris Wilson67731b82010-12-08 10:38:14 +0000979
980 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700981 * Current offset of the object in GTT space.
982 *
983 * This is the same as gtt_space->start
984 */
985 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +0100986
Chris Wilsoncaea7472010-11-12 13:53:37 +0000987 struct intel_ring_buffer *ring;
988
Chris Wilson1c293ea2012-04-17 15:31:27 +0100989 /** Breadcrumb of last rendering to the buffer. */
990 uint32_t last_rendering_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000991 /** Breadcrumb of last fenced GPU access to the buffer. */
992 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -0700993
Daniel Vetter778c3542010-05-13 11:49:44 +0200994 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800995 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700996
Eric Anholt280b7132009-03-12 16:56:27 -0700997 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +0100998 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -0700999
Jesse Barnes79e53942008-11-07 14:24:08 -08001000 /** User space pin count and filp owning the pin */
1001 uint32_t user_pin_count;
1002 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001003
1004 /** for phy allocated objects */
1005 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05001006
1007 /**
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001008 * Number of crtcs where this object is currently the fb, but
1009 * will be page flipped away on the next vblank. When it
1010 * reaches 0, dev_priv->pending_flip_queue will be woken up.
1011 */
1012 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -07001013};
1014
Daniel Vetter62b8b212010-04-09 19:05:08 +00001015#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001016
Eric Anholt673a3942008-07-30 12:06:12 -07001017/**
1018 * Request queue structure.
1019 *
1020 * The request queue allows us to note sequence numbers that have been emitted
1021 * and may be associated with active buffers to be retired.
1022 *
1023 * By keeping this list, we can avoid having to do questionable
1024 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1025 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1026 */
1027struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001028 /** On Which ring this request was generated */
1029 struct intel_ring_buffer *ring;
1030
Eric Anholt673a3942008-07-30 12:06:12 -07001031 /** GEM sequence number associated with this request. */
1032 uint32_t seqno;
1033
Chris Wilsona71d8d92012-02-15 11:25:36 +00001034 /** Postion in the ringbuffer of the end of the request */
1035 u32 tail;
1036
Eric Anholt673a3942008-07-30 12:06:12 -07001037 /** Time at which this request was emitted, in jiffies. */
1038 unsigned long emitted_jiffies;
1039
Eric Anholtb9624422009-06-03 07:27:35 +00001040 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001041 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001042
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001043 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001044 /** file_priv list entry for this request */
1045 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001046};
1047
1048struct drm_i915_file_private {
1049 struct {
Chris Wilson1c255952010-09-26 11:03:27 +01001050 struct spinlock lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001051 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001052 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001053 struct idr context_idr;
Eric Anholt673a3942008-07-30 12:06:12 -07001054};
1055
Zou Nan haicae58522010-11-09 17:17:32 +08001056#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1057
1058#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1059#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1060#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1061#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1062#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1063#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1064#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1065#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1066#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1067#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1068#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1069#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1070#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1071#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1072#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1073#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1074#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1075#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001076#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001077#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001078#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Zou Nan haicae58522010-11-09 17:17:32 +08001079#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1080
Jesse Barnes85436692011-04-06 12:11:14 -07001081/*
1082 * The genX designation typically refers to the render engine, so render
1083 * capability related checks should use IS_GEN, while display and other checks
1084 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1085 * chips, etc.).
1086 */
Zou Nan haicae58522010-11-09 17:17:32 +08001087#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1088#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1089#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1090#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1091#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001092#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Zou Nan haicae58522010-11-09 17:17:32 +08001093
1094#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1095#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001096#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Zou Nan haicae58522010-11-09 17:17:32 +08001097#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1098
Ben Widawsky254f9652012-06-04 14:42:42 -07001099#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Jesse Barnes93553602012-06-15 11:55:23 -07001100#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001101
Chris Wilson05394f32010-11-08 19:18:58 +00001102#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001103#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1104
1105/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1106 * rows, which changed the alignment requirements and fence programming.
1107 */
1108#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1109 IS_I915GM(dev)))
1110#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1111#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1112#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1113#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1114#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1115#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1116/* dsparb controlled by hw only */
1117#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1118
1119#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1120#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1121#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001122
Jesse Barneseceae482011-04-06 12:15:08 -07001123#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
Zou Nan haicae58522010-11-09 17:17:32 +08001124
1125#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001126#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001127#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1128#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03001129#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08001130
Daniel Vetterb7884eb2012-06-04 11:18:15 +02001131#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1132
Chris Wilson05394f32010-11-08 19:18:58 +00001133#include "i915_trace.h"
1134
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -03001135/**
1136 * RC6 is a special power stage which allows the GPU to enter an very
1137 * low-voltage mode when idle, using down to 0V while at this stage. This
1138 * stage is entered automatically when the GPU is idle when RC6 support is
1139 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1140 *
1141 * There are different RC6 modes available in Intel GPU, which differentiate
1142 * among each other with the latency required to enter and leave RC6 and
1143 * voltage consumed by the GPU in different states.
1144 *
1145 * The combination of the following flags define which states GPU is allowed
1146 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1147 * RC6pp is deepest RC6. Their support by hardware varies according to the
1148 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1149 * which brings the most power savings; deeper states save more power, but
1150 * require higher latency to switch to and wake up.
1151 */
1152#define INTEL_RC6_ENABLE (1<<0)
1153#define INTEL_RC6p_ENABLE (1<<1)
1154#define INTEL_RC6pp_ENABLE (1<<2)
1155
Eric Anholtc153f452007-09-03 12:06:45 +10001156extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001157extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001158extern unsigned int i915_fbpercrtc __always_unused;
1159extern int i915_panel_ignore_lid __read_mostly;
1160extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001161extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001162extern unsigned int i915_lvds_downclock __read_mostly;
Takashi Iwai121d5272012-03-20 13:07:06 +01001163extern int i915_lvds_channel_mode __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001164extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001165extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001166extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001167extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001168extern bool i915_enable_hangcheck __read_mostly;
Daniel Vetter650dc072012-04-02 10:08:35 +02001169extern int i915_enable_ppgtt __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001170
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001171extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1172extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001173extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1174extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1175
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02001177void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001178extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001179extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001180extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001181extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001182extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001183extern void i915_driver_preclose(struct drm_device *dev,
1184 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001185extern void i915_driver_postclose(struct drm_device *dev,
1186 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001187extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001188#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11001189extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1190 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001191#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001192extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001193 struct drm_clip_rect *box,
1194 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07001195extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02001196extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001197extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1198extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1199extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1200extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1201
Dave Airlieaf6061a2008-05-07 12:15:39 +10001202
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -04001204void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson527f9e92010-11-11 01:16:58 +00001205void i915_handle_error(struct drm_device *dev, bool wedged);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001207extern void intel_irq_init(struct drm_device *dev);
Chris Wilson990bbda2012-07-02 11:51:02 -03001208extern void intel_gt_init(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001209
Daniel Vetter742cbee2012-04-27 15:17:39 +02001210void i915_error_state_free(struct kref *error_ref);
1211
Keith Packard7c463582008-11-04 02:03:27 -08001212void
1213i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1214
1215void
1216i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1217
Akshay Joshi0206e352011-08-16 15:34:10 -04001218void intel_enable_asle(struct drm_device *dev);
Zhao Yakui01c66882009-10-28 05:10:00 +00001219
Chris Wilson3bd3c932010-08-19 08:19:30 +01001220#ifdef CONFIG_DEBUG_FS
1221extern void i915_destroy_error_state(struct drm_device *dev);
1222#else
1223#define i915_destroy_error_state(x)
1224#endif
1225
Keith Packard7c463582008-11-04 02:03:27 -08001226
Eric Anholt673a3942008-07-30 12:06:12 -07001227/* i915_gem.c */
1228int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1229 struct drm_file *file_priv);
1230int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1231 struct drm_file *file_priv);
1232int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1233 struct drm_file *file_priv);
1234int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1235 struct drm_file *file_priv);
1236int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1237 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001238int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1239 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001240int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1241 struct drm_file *file_priv);
1242int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1243 struct drm_file *file_priv);
1244int i915_gem_execbuffer(struct drm_device *dev, void *data,
1245 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001246int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1247 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001248int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1249 struct drm_file *file_priv);
1250int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1251 struct drm_file *file_priv);
1252int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1253 struct drm_file *file_priv);
1254int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1255 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001256int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1257 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001258int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1259 struct drm_file *file_priv);
1260int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1261 struct drm_file *file_priv);
1262int i915_gem_set_tiling(struct drm_device *dev, void *data,
1263 struct drm_file *file_priv);
1264int i915_gem_get_tiling(struct drm_device *dev, void *data,
1265 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001266int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1267 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07001268int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1269 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001270void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001271int i915_gem_init_object(struct drm_gem_object *obj);
Chris Wilsondb53a302011-02-03 11:57:46 +00001272int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
Chris Wilson88241782011-01-07 17:09:48 +00001273 uint32_t invalidate_domains,
1274 uint32_t flush_domains);
Chris Wilson05394f32010-11-08 19:18:58 +00001275struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1276 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001277void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001278int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1279 uint32_t alignment,
1280 bool map_and_fenceable);
Chris Wilson05394f32010-11-08 19:18:58 +00001281void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001282int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001283void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001284void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001285
Daniel Vetter1286ff72012-05-10 15:25:09 +02001286int i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
1287 gfp_t gfpmask);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001288int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Chris Wilsonce453d82011-02-21 14:43:56 +00001289int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
Ben Widawsky2911a352012-04-05 14:47:36 -07001290int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1291 struct intel_ring_buffer *to);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001292void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001293 struct intel_ring_buffer *ring,
1294 u32 seqno);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001295
Dave Airlieff72145b2011-02-07 12:16:14 +10001296int i915_gem_dumb_create(struct drm_file *file_priv,
1297 struct drm_device *dev,
1298 struct drm_mode_create_dumb *args);
1299int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1300 uint32_t handle, uint64_t *offset);
1301int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
Akshay Joshi0206e352011-08-16 15:34:10 -04001302 uint32_t handle);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001303/**
1304 * Returns true if seq1 is later than seq2.
1305 */
1306static inline bool
1307i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1308{
1309 return (int32_t)(seq1 - seq2) >= 0;
1310}
1311
Daniel Vetter53d227f2012-01-25 16:32:49 +01001312u32 i915_gem_next_request_seqno(struct intel_ring_buffer *ring);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001313
Chris Wilson06d98132012-04-17 15:31:24 +01001314int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001315int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001316
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001317static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01001318i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1319{
1320 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1321 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1322 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001323 return true;
1324 } else
1325 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001326}
1327
1328static inline void
1329i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1330{
1331 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1332 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1333 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1334 }
1335}
1336
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001337void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001338void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
1339
Chris Wilson069efc12010-09-30 16:53:18 +01001340void i915_gem_reset(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001341void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001342int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1343 uint32_t read_domains,
1344 uint32_t write_domain);
Chris Wilsona8198ee2011-04-13 22:04:09 +01001345int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01001346int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001347int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyb9524a12012-05-25 16:56:24 -07001348void i915_gem_l3_remap(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001349void i915_gem_init_swizzling(struct drm_device *dev);
Daniel Vettere21af882012-02-09 20:53:27 +01001350void i915_gem_init_ppgtt(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001351void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001352int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001353int __must_check i915_gem_idle(struct drm_device *dev);
Chris Wilsondb53a302011-02-03 11:57:46 +00001354int __must_check i915_add_request(struct intel_ring_buffer *ring,
1355 struct drm_file *file,
1356 struct drm_i915_gem_request *request);
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001357int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1358 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001359int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00001360int __must_check
1361i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1362 bool write);
1363int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02001364i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1365int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001366i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1367 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00001368 struct intel_ring_buffer *pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001369int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001370 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001371 int id,
1372 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001373void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001374 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001375void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001376void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001377
Chris Wilson467cffb2011-03-07 10:42:03 +00001378uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001379i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1380 uint32_t size,
1381 int tiling_mode);
Chris Wilson467cffb2011-03-07 10:42:03 +00001382
Chris Wilsone4ffd172011-04-04 09:44:39 +01001383int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1384 enum i915_cache_level cache_level);
1385
Daniel Vetter1286ff72012-05-10 15:25:09 +02001386struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1387 struct dma_buf *dma_buf);
1388
1389struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1390 struct drm_gem_object *gem_obj, int flags);
1391
Ben Widawsky254f9652012-06-04 14:42:42 -07001392/* i915_gem_context.c */
1393void i915_gem_context_init(struct drm_device *dev);
1394void i915_gem_context_fini(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07001395void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07001396int i915_switch_context(struct intel_ring_buffer *ring,
1397 struct drm_file *file, int to_id);
Ben Widawsky84624812012-06-04 14:42:54 -07001398int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1399 struct drm_file *file);
1400int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1401 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001402
Daniel Vetter76aaf222010-11-05 22:23:30 +01001403/* i915_gem_gtt.c */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001404int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
1405void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001406void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1407 struct drm_i915_gem_object *obj,
1408 enum i915_cache_level cache_level);
1409void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1410 struct drm_i915_gem_object *obj);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001411
Daniel Vetter76aaf222010-11-05 22:23:30 +01001412void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Daniel Vetter74163902012-02-15 23:50:21 +01001413int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1414void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
Chris Wilsone4ffd172011-04-04 09:44:39 +01001415 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00001416void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter74163902012-02-15 23:50:21 +01001417void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
Daniel Vetter644ec022012-03-26 09:45:40 +02001418void i915_gem_init_global_gtt(struct drm_device *dev,
1419 unsigned long start,
1420 unsigned long mappable_end,
1421 unsigned long end);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001422
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001423/* i915_gem_evict.c */
Chris Wilson20217462010-11-23 15:26:33 +00001424int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1425 unsigned alignment, bool mappable);
Chris Wilsona39d7ef2012-04-24 18:22:52 +01001426int i915_gem_evict_everything(struct drm_device *dev, bool purgeable_only);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001427
Chris Wilson9797fbf2012-04-24 15:47:39 +01001428/* i915_gem_stolen.c */
1429int i915_gem_init_stolen(struct drm_device *dev);
1430void i915_gem_cleanup_stolen(struct drm_device *dev);
1431
Eric Anholt673a3942008-07-30 12:06:12 -07001432/* i915_gem_tiling.c */
1433void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001434void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1435void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001436
1437/* i915_gem_debug.c */
Chris Wilson05394f32010-11-08 19:18:58 +00001438void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001439 const char *where, uint32_t mark);
Chris Wilson23bc5982010-09-29 16:10:57 +01001440#if WATCH_LISTS
1441int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001442#else
Chris Wilson23bc5982010-09-29 16:10:57 +01001443#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07001444#endif
Chris Wilson05394f32010-11-08 19:18:58 +00001445void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1446 int handle);
1447void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001448 const char *where, uint32_t mark);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449
Ben Gamari20172632009-02-17 20:08:50 -05001450/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001451int i915_debugfs_init(struct drm_minor *minor);
1452void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -05001453
Jesse Barnes317c35d2008-08-25 15:11:06 -07001454/* i915_suspend.c */
1455extern int i915_save_state(struct drm_device *dev);
1456extern int i915_restore_state(struct drm_device *dev);
1457
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001458/* i915_suspend.c */
1459extern int i915_save_state(struct drm_device *dev);
1460extern int i915_restore_state(struct drm_device *dev);
1461
Ben Widawsky0136db582012-04-10 21:17:01 -07001462/* i915_sysfs.c */
1463void i915_setup_sysfs(struct drm_device *dev_priv);
1464void i915_teardown_sysfs(struct drm_device *dev_priv);
1465
Chris Wilsonf899fc62010-07-20 15:44:45 -07001466/* intel_i2c.c */
1467extern int intel_setup_gmbus(struct drm_device *dev);
1468extern void intel_teardown_gmbus(struct drm_device *dev);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001469extern inline bool intel_gmbus_is_port_valid(unsigned port)
1470{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001471 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001472}
1473
1474extern struct i2c_adapter *intel_gmbus_get_adapter(
1475 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01001476extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1477extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Chris Wilsonb8232e92010-09-28 16:41:32 +01001478extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1479{
1480 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1481}
Chris Wilsonf899fc62010-07-20 15:44:45 -07001482extern void intel_i2c_reset(struct drm_device *dev);
1483
Chris Wilson3b617962010-08-24 09:02:58 +01001484/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001485extern int intel_opregion_setup(struct drm_device *dev);
1486#ifdef CONFIG_ACPI
1487extern void intel_opregion_init(struct drm_device *dev);
1488extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001489extern void intel_opregion_asle_intr(struct drm_device *dev);
1490extern void intel_opregion_gse_intr(struct drm_device *dev);
1491extern void intel_opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001492#else
Chris Wilson44834a62010-08-19 16:09:23 +01001493static inline void intel_opregion_init(struct drm_device *dev) { return; }
1494static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001495static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1496static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1497static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001498#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001499
Jesse Barnes723bfd72010-10-07 16:01:13 -07001500/* intel_acpi.c */
1501#ifdef CONFIG_ACPI
1502extern void intel_register_dsm_handler(void);
1503extern void intel_unregister_dsm_handler(void);
1504#else
1505static inline void intel_register_dsm_handler(void) { return; }
1506static inline void intel_unregister_dsm_handler(void) { return; }
1507#endif /* CONFIG_ACPI */
1508
Jesse Barnes79e53942008-11-07 14:24:08 -08001509/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02001510extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001511extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01001512extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001513extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001514extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001515extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01001516extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001517extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Keith Packard9fb526d2011-09-26 22:24:57 -07001518extern void ironlake_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001519extern void gen6_set_rps(struct drm_device *dev, u8 val);
Akshay Joshi0206e352011-08-16 15:34:10 -04001520extern void intel_detect_pch(struct drm_device *dev);
1521extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07001522extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001523
Ben Widawsky2911a352012-04-05 14:47:36 -07001524extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Jesse Barnes575155a2012-03-28 13:39:37 -07001525
Chris Wilson6ef3d422010-08-04 20:26:07 +01001526/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001527#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001528extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1529extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001530
1531extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1532extern void intel_display_print_error_state(struct seq_file *m,
1533 struct drm_device *dev,
1534 struct intel_display_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001535#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001536
Ben Widawskyb7287d82011-04-25 11:22:22 -07001537/* On SNB platform, before reading ring registers forcewake bit
1538 * must be set to prevent GT core from power down and stale values being
1539 * returned.
1540 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001541void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1542void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawsky67a37442012-02-09 10:15:20 +01001543int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07001544
Keith Packard5f753772010-11-22 09:24:22 +00001545#define __i915_read(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001546 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001547
Keith Packard5f753772010-11-22 09:24:22 +00001548__i915_read(8, b)
1549__i915_read(16, w)
1550__i915_read(32, l)
1551__i915_read(64, q)
1552#undef __i915_read
1553
1554#define __i915_write(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001555 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1556
Keith Packard5f753772010-11-22 09:24:22 +00001557__i915_write(8, b)
1558__i915_write(16, w)
1559__i915_write(32, l)
1560__i915_write(64, q)
1561#undef __i915_write
1562
1563#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1564#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1565
1566#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1567#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1568#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1569#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1570
1571#define I915_READ(reg) i915_read32(dev_priv, (reg))
1572#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
Zou Nan haicae58522010-11-09 17:17:32 +08001573#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1574#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
Keith Packard5f753772010-11-22 09:24:22 +00001575
1576#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1577#define I915_READ64(reg) i915_read64(dev_priv, (reg))
Zou Nan haicae58522010-11-09 17:17:32 +08001578
1579#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1580#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1581
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08001582
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583#endif