blob: 38b063eb80e9d1324af26794038b8f65180dccf1 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/io.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010040#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010042#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <linux/moduleparam.h>
44#include <linux/init.h>
45#include <linux/slab.h>
46#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010047#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010048#include <linux/reboot.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <sound/core.h>
50#include <sound/initval.h>
51#include "hda_codec.h"
52
53
Takashi Iwai5aba4f82008-01-07 15:16:37 +010054static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
55static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
56static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
57static char *model[SNDRV_CARDS];
58static int position_fix[SNDRV_CARDS];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020059static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010060static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010061static int probe_only[SNDRV_CARDS];
Takashi Iwai27346162006-01-12 18:28:44 +010062static int single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020063static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020064#ifdef CONFIG_SND_HDA_PATCH_LOADER
65static char *patch[SNDRV_CARDS];
66#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010067#ifdef CONFIG_SND_HDA_INPUT_BEEP
68static int beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
69 CONFIG_SND_HDA_INPUT_BEEP_MODE};
70#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Takashi Iwai5aba4f82008-01-07 15:16:37 +010072module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070073MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010074module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070075MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010076module_param_array(enable, bool, NULL, 0444);
77MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
78module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070079MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010080module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020081MODULE_PARM_DESC(position_fix, "DMA pointer read method."
82 "(0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020083module_param_array(bdl_pos_adj, int, NULL, 0644);
84MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010085module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010086MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +010087module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010088MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
Takashi Iwai27346162006-01-12 18:28:44 +010089module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020090MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
91 "(for debugging only).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010092module_param(enable_msi, int, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010093MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020094#ifdef CONFIG_SND_HDA_PATCH_LOADER
95module_param_array(patch, charp, NULL, 0444);
96MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
97#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010098#ifdef CONFIG_SND_HDA_INPUT_BEEP
99module_param_array(beep_mode, int, NULL, 0444);
100MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
101 "(0=off, 1=on, 2=mute switch on/off) (default=1).");
102#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100103
Takashi Iwaidee1b662007-08-13 16:10:30 +0200104#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100105static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
106module_param(power_save, int, 0644);
107MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
108 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
Takashi Iwaidee1b662007-08-13 16:10:30 +0200110/* reset the HD-audio controller in power save mode.
111 * this may give more power-saving, but will take longer time to
112 * wake up.
113 */
114static int power_save_controller = 1;
115module_param(power_save_controller, bool, 0644);
116MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
117#endif
118
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119MODULE_LICENSE("GPL");
120MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
121 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700122 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200123 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100124 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100125 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100126 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700127 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800128 "{Intel, CPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700129 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100130 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200131 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200132 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200133 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200134 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200135 "{ATI, RS780},"
136 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100137 "{ATI, RV630},"
138 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100139 "{ATI, RV670},"
140 "{ATI, RV635},"
141 "{ATI, RV620},"
142 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200143 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200144 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200145 "{SiS, SIS966},"
146 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147MODULE_DESCRIPTION("Intel HDA driver");
148
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200149#ifdef CONFIG_SND_VERBOSE_PRINTK
150#define SFX /* nop */
151#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152#define SFX "hda-intel: "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200153#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200154
155/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156 * registers
157 */
158#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200159#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
160#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
161#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
162#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
163#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164#define ICH6_REG_VMIN 0x02
165#define ICH6_REG_VMAJ 0x03
166#define ICH6_REG_OUTPAY 0x04
167#define ICH6_REG_INPAY 0x06
168#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200169#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200170#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
171#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172#define ICH6_REG_WAKEEN 0x0c
173#define ICH6_REG_STATESTS 0x0e
174#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200175#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176#define ICH6_REG_INTCTL 0x20
177#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200178#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179#define ICH6_REG_SYNC 0x34
180#define ICH6_REG_CORBLBASE 0x40
181#define ICH6_REG_CORBUBASE 0x44
182#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200183#define ICH6_REG_CORBRP 0x4a
184#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200186#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
187#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200189#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190#define ICH6_REG_CORBSIZE 0x4e
191
192#define ICH6_REG_RIRBLBASE 0x50
193#define ICH6_REG_RIRBUBASE 0x54
194#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200195#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196#define ICH6_REG_RINTCNT 0x5a
197#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200198#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
199#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
200#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200202#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
203#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204#define ICH6_REG_RIRBSIZE 0x5e
205
206#define ICH6_REG_IC 0x60
207#define ICH6_REG_IR 0x64
208#define ICH6_REG_IRS 0x68
209#define ICH6_IRS_VALID (1<<1)
210#define ICH6_IRS_BUSY (1<<0)
211
212#define ICH6_REG_DPLBASE 0x70
213#define ICH6_REG_DPUBASE 0x74
214#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
215
216/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
217enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
218
219/* stream register offsets from stream base */
220#define ICH6_REG_SD_CTL 0x00
221#define ICH6_REG_SD_STS 0x03
222#define ICH6_REG_SD_LPIB 0x04
223#define ICH6_REG_SD_CBL 0x08
224#define ICH6_REG_SD_LVI 0x0c
225#define ICH6_REG_SD_FIFOW 0x0e
226#define ICH6_REG_SD_FIFOSIZE 0x10
227#define ICH6_REG_SD_FORMAT 0x12
228#define ICH6_REG_SD_BDLPL 0x18
229#define ICH6_REG_SD_BDLPU 0x1c
230
231/* PCI space */
232#define ICH6_PCIREG_TCSEL 0x44
233
234/*
235 * other constants
236 */
237
238/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200239/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200240#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200241#define ICH6_NUM_PLAYBACK 4
242
243/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200244#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200245#define ULI_NUM_PLAYBACK 6
246
Felix Kuehling778b6e12006-05-17 11:22:21 +0200247/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200248#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200249#define ATIHDMI_NUM_PLAYBACK 1
250
Kailang Yangf2690022008-05-27 11:44:55 +0200251/* TERA has 4 playback and 3 capture */
252#define TERA_NUM_CAPTURE 3
253#define TERA_NUM_PLAYBACK 4
254
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200255/* this number is statically defined for simplicity */
256#define MAX_AZX_DEV 16
257
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100259#define BDL_SIZE 4096
260#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
261#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262/* max buffer size - no h/w limit, you can increase as you like */
263#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264
265/* RIRB int mask: overrun[2], response[0] */
266#define RIRB_INT_RESPONSE 0x01
267#define RIRB_INT_OVERRUN 0x04
268#define RIRB_INT_MASK 0x05
269
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200270/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800271#define AZX_MAX_CODECS 8
272#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800273#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274
275/* SD_CTL bits */
276#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
277#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100278#define SD_CTL_STRIPE (3 << 16) /* stripe control */
279#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
280#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
282#define SD_CTL_STREAM_TAG_SHIFT 20
283
284/* SD_CTL and SD_STS */
285#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
286#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
287#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200288#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
289 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290
291/* SD_STS */
292#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
293
294/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200295#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
296#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
297#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299/* below are so far hardcoded - should read registers in future */
300#define ICH6_MAX_CORB_ENTRIES 256
301#define ICH6_MAX_RIRB_ENTRIES 256
302
Takashi Iwaic74db862005-05-12 14:26:27 +0200303/* position fix mode */
304enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200305 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200306 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200307 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200308 POS_FIX_VIACOMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200309};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310
Frederick Lif5d40b32005-05-12 14:55:20 +0200311/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200312#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
313#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
314
Vinod Gda3fca22005-09-13 18:49:12 +0200315/* Defines for Nvidia HDA support */
316#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
317#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700318#define NVIDIA_HDA_ISTRM_COH 0x4d
319#define NVIDIA_HDA_OSTRM_COH 0x4c
320#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200321
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100322/* Defines for Intel SCH HDA snoop control */
323#define INTEL_SCH_HDA_DEVC 0x78
324#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
325
Joseph Chan0e153472008-08-26 14:38:03 +0200326/* Define IN stream 0 FIFO size offset in VIA controller */
327#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
328/* Define VIA HD Audio Device ID*/
329#define VIA_HDAC_DEVICE_ID 0x3288
330
Yang, Libinc4da29c2008-11-13 11:07:07 +0100331/* HD Audio class code */
332#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100333
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 */
336
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100337struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100338 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200339 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340
Takashi Iwaid01ce992007-07-27 16:52:19 +0200341 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200342 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200343 unsigned int frags; /* number for period in the play buffer */
344 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200345 unsigned long start_wallclk; /* start + minimum wallclk */
346 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347
Takashi Iwaid01ce992007-07-27 16:52:19 +0200348 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
Takashi Iwaid01ce992007-07-27 16:52:19 +0200350 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351
352 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200353 struct snd_pcm_substream *substream; /* assigned substream,
354 * set in PCM open
355 */
356 unsigned int format_val; /* format value to be set in the
357 * controller and the codec
358 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 unsigned char stream_tag; /* assigned stream */
360 unsigned char index; /* stream index */
Wu Fengguangef18bed2009-12-25 13:14:27 +0800361 int device; /* last device number assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362
Pavel Machek927fc862006-08-31 17:03:43 +0200363 unsigned int opened :1;
364 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200365 unsigned int irq_pending :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200366 /*
367 * For VIA:
368 * A flag to ensure DMA position is 0
369 * when link position is not greater than FIFO size
370 */
371 unsigned int insufficient :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372};
373
374/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100375struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 u32 *buf; /* CORB/RIRB buffer
377 * Each CORB entry is 4byte, RIRB is 8byte
378 */
379 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
380 /* for RIRB */
381 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800382 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
383 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384};
385
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100386struct azx {
387 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200389 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200391 /* chip type specific */
392 int driver_type;
393 int playback_streams;
394 int playback_index_offset;
395 int capture_streams;
396 int capture_index_offset;
397 int num_streams;
398
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 /* pci resources */
400 unsigned long addr;
401 void __iomem *remap_addr;
402 int irq;
403
404 /* locks */
405 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100406 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200408 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100409 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410
411 /* PCM */
Takashi Iwaic8936222010-01-28 17:08:53 +0100412 struct snd_pcm *pcm[HDA_MAX_PCMS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413
414 /* HD codec */
415 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100416 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100418 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419
420 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100421 struct azx_rb corb;
422 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100424 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 struct snd_dma_buffer rb;
426 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200427
428 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200429 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200430 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200431 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200432 unsigned int initialized :1;
433 unsigned int single_cmd :1;
434 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200435 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200436 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100437 unsigned int probing :1; /* codec probing phase */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200438
439 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800440 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200441
442 /* for pending irqs */
443 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100444
445 /* reboot notifier (for mysterious hangup problem at power-down) */
446 struct notifier_block reboot_notifier;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447};
448
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200449/* driver types */
450enum {
451 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800452 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100453 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200454 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200455 AZX_DRIVER_ATIHDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200456 AZX_DRIVER_VIA,
457 AZX_DRIVER_SIS,
458 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200459 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200460 AZX_DRIVER_TERA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100461 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200462 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200463};
464
465static char *driver_short_names[] __devinitdata = {
466 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800467 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100468 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200469 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200470 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200471 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
472 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200473 [AZX_DRIVER_ULI] = "HDA ULI M5461",
474 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200475 [AZX_DRIVER_TERA] = "HDA Teradici",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100476 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200477};
478
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479/*
480 * macros for easy use
481 */
482#define azx_writel(chip,reg,value) \
483 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
484#define azx_readl(chip,reg) \
485 readl((chip)->remap_addr + ICH6_REG_##reg)
486#define azx_writew(chip,reg,value) \
487 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
488#define azx_readw(chip,reg) \
489 readw((chip)->remap_addr + ICH6_REG_##reg)
490#define azx_writeb(chip,reg,value) \
491 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
492#define azx_readb(chip,reg) \
493 readb((chip)->remap_addr + ICH6_REG_##reg)
494
495#define azx_sd_writel(dev,reg,value) \
496 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
497#define azx_sd_readl(dev,reg) \
498 readl((dev)->sd_addr + ICH6_REG_##reg)
499#define azx_sd_writew(dev,reg,value) \
500 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
501#define azx_sd_readw(dev,reg) \
502 readw((dev)->sd_addr + ICH6_REG_##reg)
503#define azx_sd_writeb(dev,reg,value) \
504 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
505#define azx_sd_readb(dev,reg) \
506 readb((dev)->sd_addr + ICH6_REG_##reg)
507
508/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100509#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200511static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200512static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513/*
514 * Interface for HD codec
515 */
516
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517/*
518 * CORB / RIRB interface
519 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100520static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521{
522 int err;
523
524 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200525 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
526 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527 PAGE_SIZE, &chip->rb);
528 if (err < 0) {
529 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
530 return err;
531 }
532 return 0;
533}
534
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100535static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800537 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 /* CORB set up */
539 chip->corb.addr = chip->rb.addr;
540 chip->corb.buf = (u32 *)chip->rb.area;
541 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200542 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200544 /* set the corb size to 256 entries (ULI requires explicitly) */
545 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546 /* set the corb write pointer to 0 */
547 azx_writew(chip, CORBWP, 0);
548 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200549 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200551 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552
553 /* RIRB set up */
554 chip->rirb.addr = chip->rb.addr + 2048;
555 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800556 chip->rirb.wp = chip->rirb.rp = 0;
557 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200559 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200561 /* set the rirb size to 256 entries (ULI requires explicitly) */
562 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200564 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565 /* set N=1, get RIRB response interrupt for new entry */
566 azx_writew(chip, RINTCNT, 1);
567 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800569 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570}
571
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100572static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800574 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 /* disable ringbuffer DMAs */
576 azx_writeb(chip, RIRBCTL, 0);
577 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800578 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579}
580
Wu Fengguangdeadff12009-08-01 18:45:16 +0800581static unsigned int azx_command_addr(u32 cmd)
582{
583 unsigned int addr = cmd >> 28;
584
585 if (addr >= AZX_MAX_CODECS) {
586 snd_BUG();
587 addr = 0;
588 }
589
590 return addr;
591}
592
593static unsigned int azx_response_addr(u32 res)
594{
595 unsigned int addr = res & 0xf;
596
597 if (addr >= AZX_MAX_CODECS) {
598 snd_BUG();
599 addr = 0;
600 }
601
602 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603}
604
605/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100606static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100608 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800609 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611
Wu Fengguangc32649f2009-08-01 18:48:12 +0800612 spin_lock_irq(&chip->reg_lock);
613
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614 /* add command to corb */
615 wp = azx_readb(chip, CORBWP);
616 wp++;
617 wp %= ICH6_MAX_CORB_ENTRIES;
618
Wu Fengguangdeadff12009-08-01 18:45:16 +0800619 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620 chip->corb.buf[wp] = cpu_to_le32(val);
621 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800622
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 spin_unlock_irq(&chip->reg_lock);
624
625 return 0;
626}
627
628#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
629
630/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100631static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632{
633 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800634 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 u32 res, res_ex;
636
637 wp = azx_readb(chip, RIRBWP);
638 if (wp == chip->rirb.wp)
639 return;
640 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800641
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 while (chip->rirb.rp != wp) {
643 chip->rirb.rp++;
644 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
645
646 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
647 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
648 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800649 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
651 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800652 else if (chip->rirb.cmds[addr]) {
653 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100654 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800655 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800656 } else
657 snd_printk(KERN_ERR SFX "spurious response %#x:%#x, "
658 "last cmd=%#08x\n",
659 res, res_ex,
660 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 }
662}
663
664/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800665static unsigned int azx_rirb_get_response(struct hda_bus *bus,
666 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100668 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200669 unsigned long timeout;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200670 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200672 again:
673 timeout = jiffies + msecs_to_jiffies(1000);
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100674 for (;;) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200675 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200676 spin_lock_irq(&chip->reg_lock);
677 azx_update_rirb(chip);
678 spin_unlock_irq(&chip->reg_lock);
679 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800680 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100681 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100682 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200683
684 if (!do_poll)
685 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800686 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100687 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100688 if (time_after(jiffies, timeout))
689 break;
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100690 if (bus->needs_damn_long_delay)
Takashi Iwai52987652008-01-16 16:09:47 +0100691 msleep(2); /* temporary workaround */
692 else {
693 udelay(10);
694 cond_resched();
695 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100696 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200697
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200698 if (!chip->polling_mode && chip->poll_count < 2) {
699 snd_printdd(SFX "azx_get_response timeout, "
700 "polling the codec once: last cmd=0x%08x\n",
701 chip->last_cmd[addr]);
702 do_poll = 1;
703 chip->poll_count++;
704 goto again;
705 }
706
707
Takashi Iwai23c4a882009-10-30 13:21:49 +0100708 if (!chip->polling_mode) {
709 snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
710 "switching to polling mode: last cmd=0x%08x\n",
711 chip->last_cmd[addr]);
712 chip->polling_mode = 1;
713 goto again;
714 }
715
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200716 if (chip->msi) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200717 snd_printk(KERN_WARNING SFX "No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800718 "disabling MSI: last cmd=0x%08x\n",
719 chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200720 free_irq(chip->irq, chip);
721 chip->irq = -1;
722 pci_disable_msi(chip->pci);
723 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100724 if (azx_acquire_irq(chip, 1) < 0) {
725 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200726 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100727 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200728 goto again;
729 }
730
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100731 if (chip->probing) {
732 /* If this critical timeout happens during the codec probing
733 * phase, this is likely an access to a non-existing codec
734 * slot. Better to return an error and reset the system.
735 */
736 return -1;
737 }
738
Takashi Iwai8dd78332009-06-02 01:16:07 +0200739 /* a fatal communication error; need either to reset or to fallback
740 * to the single_cmd mode
741 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100742 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200743 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200744 bus->response_reset = 1;
745 return -1; /* give a chance to retry */
746 }
747
748 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
749 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800750 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200751 chip->single_cmd = 1;
752 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100753 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200754 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100755 /* disable unsolicited responses */
756 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200757 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758}
759
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760/*
761 * Use the single immediate command instead of CORB/RIRB for simplicity
762 *
763 * Note: according to Intel, this is not preferred use. The command was
764 * intended for the BIOS only, and may get confused with unsolicited
765 * responses. So, we shouldn't use it for normal operation from the
766 * driver.
767 * I left the codes, however, for debugging/testing purposes.
768 */
769
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200770/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800771static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200772{
773 int timeout = 50;
774
775 while (timeout--) {
776 /* check IRV busy bit */
777 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
778 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800779 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200780 return 0;
781 }
782 udelay(1);
783 }
784 if (printk_ratelimit())
785 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
786 azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800787 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200788 return -EIO;
789}
790
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100792static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100794 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800795 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 int timeout = 50;
797
Takashi Iwai8dd78332009-06-02 01:16:07 +0200798 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 while (timeout--) {
800 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200801 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200803 azx_writew(chip, IRS, azx_readw(chip, IRS) |
804 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200806 azx_writew(chip, IRS, azx_readw(chip, IRS) |
807 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800808 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 }
810 udelay(1);
811 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100812 if (printk_ratelimit())
813 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
814 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 return -EIO;
816}
817
818/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800819static unsigned int azx_single_get_response(struct hda_bus *bus,
820 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100822 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800823 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824}
825
Takashi Iwai111d3af2006-02-16 18:17:58 +0100826/*
827 * The below are the main callbacks from hda_codec.
828 *
829 * They are just the skeleton to call sub-callbacks according to the
830 * current setting of chip->single_cmd.
831 */
832
833/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100834static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100835{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100836 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200837
Wu Fengguangfeb27342009-08-01 19:17:14 +0800838 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100839 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100840 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100841 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100842 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100843}
844
845/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800846static unsigned int azx_get_response(struct hda_bus *bus,
847 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100848{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100849 struct azx *chip = bus->private_data;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100850 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +0800851 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100852 else
Wu Fengguangdeadff12009-08-01 18:45:16 +0800853 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100854}
855
Takashi Iwaicb53c622007-08-10 17:21:45 +0200856#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100857static void azx_power_notify(struct hda_bus *bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +0200858#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100859
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860/* reset codec link */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +0100861static int azx_reset(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862{
863 int count;
864
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +0100865 if (!full_reset)
866 goto __skip;
867
Danny Tholene8a7f132007-09-11 21:41:56 +0200868 /* clear STATESTS */
869 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
870
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871 /* reset controller */
872 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
873
874 count = 50;
875 while (azx_readb(chip, GCTL) && --count)
876 msleep(1);
877
878 /* delay for >= 100us for codec PLL to settle per spec
879 * Rev 0.9 section 5.5.1
880 */
881 msleep(1);
882
883 /* Bring controller out of reset */
884 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
885
886 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200887 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 msleep(1);
889
Pavel Machek927fc862006-08-31 17:03:43 +0200890 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891 msleep(1);
892
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +0100893 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +0200895 if (!azx_readb(chip, GCTL)) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200896 snd_printd(SFX "azx_reset: controller not ready!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 return -EBUSY;
898 }
899
Matt41e2fce2005-07-04 17:49:55 +0200900 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +0100901 if (!chip->single_cmd)
902 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
903 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +0200904
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +0200906 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 chip->codec_mask = azx_readw(chip, STATESTS);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200908 snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909 }
910
911 return 0;
912}
913
914
915/*
916 * Lowlevel interface
917 */
918
919/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100920static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921{
922 /* enable controller CIE and GIE */
923 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
924 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
925}
926
927/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100928static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929{
930 int i;
931
932 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200933 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100934 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 azx_sd_writeb(azx_dev, SD_CTL,
936 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
937 }
938
939 /* disable SIE for all streams */
940 azx_writeb(chip, INTCTL, 0);
941
942 /* disable controller CIE and GIE */
943 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
944 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
945}
946
947/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100948static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949{
950 int i;
951
952 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200953 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100954 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
956 }
957
958 /* clear STATESTS */
959 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
960
961 /* clear rirb status */
962 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
963
964 /* clear int status */
965 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
966}
967
968/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100969static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970{
Joseph Chan0e153472008-08-26 14:38:03 +0200971 /*
972 * Before stream start, initialize parameter
973 */
974 azx_dev->insufficient = 1;
975
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +0800977 azx_writel(chip, INTCTL,
978 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979 /* set DMA start and interrupt mask */
980 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
981 SD_CTL_DMA_START | SD_INT_MASK);
982}
983
Takashi Iwai1dddab42009-03-18 15:15:37 +0100984/* stop DMA */
985static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
988 ~(SD_CTL_DMA_START | SD_INT_MASK));
989 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +0100990}
991
992/* stop a stream */
993static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
994{
995 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +0800997 azx_writel(chip, INTCTL,
998 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999}
1000
1001
1002/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001003 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001005static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001007 if (chip->initialized)
1008 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009
1010 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001011 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012
1013 /* initialize interrupts */
1014 azx_int_clear(chip);
1015 azx_int_enable(chip);
1016
1017 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001018 if (!chip->single_cmd)
1019 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001021 /* program the position buffer */
1022 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001023 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001024
Takashi Iwaicb53c622007-08-10 17:21:45 +02001025 chip->initialized = 1;
1026}
1027
1028/*
1029 * initialize the PCI registers
1030 */
1031/* update bits in a PCI register byte */
1032static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1033 unsigned char mask, unsigned char val)
1034{
1035 unsigned char data;
1036
1037 pci_read_config_byte(pci, reg, &data);
1038 data &= ~mask;
1039 data |= (val & mask);
1040 pci_write_config_byte(pci, reg, data);
1041}
1042
1043static void azx_init_pci(struct azx *chip)
1044{
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001045 unsigned short snoop;
1046
Takashi Iwaicb53c622007-08-10 17:21:45 +02001047 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1048 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1049 * Ensuring these bits are 0 clears playback static on some HD Audio
1050 * codecs
1051 */
1052 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
1053
Vinod Gda3fca22005-09-13 18:49:12 +02001054 switch (chip->driver_type) {
1055 case AZX_DRIVER_ATI:
1056 /* For ATI SB450 azalia HD audio, we need to enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001057 update_pci_byte(chip->pci,
1058 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
1059 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
Vinod Gda3fca22005-09-13 18:49:12 +02001060 break;
1061 case AZX_DRIVER_NVIDIA:
1062 /* For NVIDIA HDA, enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001063 update_pci_byte(chip->pci,
1064 NVIDIA_HDA_TRANSREG_ADDR,
1065 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001066 update_pci_byte(chip->pci,
1067 NVIDIA_HDA_ISTRM_COH,
1068 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1069 update_pci_byte(chip->pci,
1070 NVIDIA_HDA_OSTRM_COH,
1071 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Vinod Gda3fca22005-09-13 18:49:12 +02001072 break;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001073 case AZX_DRIVER_SCH:
Seth Heasley32679f92010-02-22 17:31:09 -08001074 case AZX_DRIVER_PCH:
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001075 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
1076 if (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001077 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC,
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001078 snoop & (~INTEL_SCH_HDA_DEVC_NOSNOOP));
1079 pci_read_config_word(chip->pci,
1080 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001081 snd_printdd(SFX "HDA snoop disabled, enabling ... %s\n",
1082 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001083 ? "Failed" : "OK");
1084 }
1085 break;
1086
Vinod Gda3fca22005-09-13 18:49:12 +02001087 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088}
1089
1090
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001091static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1092
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093/*
1094 * interrupt handler
1095 */
David Howells7d12e782006-10-05 14:55:46 +01001096static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001098 struct azx *chip = dev_id;
1099 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001101 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001102 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103
1104 spin_lock(&chip->reg_lock);
1105
1106 status = azx_readl(chip, INTSTS);
1107 if (status == 0) {
1108 spin_unlock(&chip->reg_lock);
1109 return IRQ_NONE;
1110 }
1111
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001112 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113 azx_dev = &chip->azx_dev[i];
1114 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001115 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001117 if (!azx_dev->substream || !azx_dev->running ||
1118 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001119 continue;
1120 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001121 ok = azx_position_ok(chip, azx_dev);
1122 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001123 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124 spin_unlock(&chip->reg_lock);
1125 snd_pcm_period_elapsed(azx_dev->substream);
1126 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001127 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001128 /* bogus IRQ, process it later */
1129 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001130 queue_work(chip->bus->workq,
1131 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132 }
1133 }
1134 }
1135
1136 /* clear rirb int */
1137 status = azx_readb(chip, RIRBSTS);
1138 if (status & RIRB_INT_MASK) {
Takashi Iwai81740862009-05-26 15:22:00 +02001139 if (status & RIRB_INT_RESPONSE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140 azx_update_rirb(chip);
1141 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1142 }
1143
1144#if 0
1145 /* clear state status int */
1146 if (azx_readb(chip, STATESTS) & 0x04)
1147 azx_writeb(chip, STATESTS, 0x04);
1148#endif
1149 spin_unlock(&chip->reg_lock);
1150
1151 return IRQ_HANDLED;
1152}
1153
1154
1155/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001156 * set up a BDL entry
1157 */
1158static int setup_bdle(struct snd_pcm_substream *substream,
1159 struct azx_dev *azx_dev, u32 **bdlp,
1160 int ofs, int size, int with_ioc)
1161{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001162 u32 *bdl = *bdlp;
1163
1164 while (size > 0) {
1165 dma_addr_t addr;
1166 int chunk;
1167
1168 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1169 return -EINVAL;
1170
Takashi Iwai77a23f22008-08-21 13:00:13 +02001171 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001172 /* program the address field of the BDL entry */
1173 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001174 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001175 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001176 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001177 bdl[2] = cpu_to_le32(chunk);
1178 /* program the IOC to enable interrupt
1179 * only when the whole fragment is processed
1180 */
1181 size -= chunk;
1182 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1183 bdl += 4;
1184 azx_dev->frags++;
1185 ofs += chunk;
1186 }
1187 *bdlp = bdl;
1188 return ofs;
1189}
1190
1191/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192 * set up BDL entries
1193 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001194static int azx_setup_periods(struct azx *chip,
1195 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001196 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001198 u32 *bdl;
1199 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001200 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201
1202 /* reset BDL address */
1203 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1204 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1205
Takashi Iwai97b71c92009-03-18 15:09:13 +01001206 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001207 periods = azx_dev->bufsize / period_bytes;
1208
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001210 bdl = (u32 *)azx_dev->bdl.area;
1211 ofs = 0;
1212 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001213 pos_adj = bdl_pos_adj[chip->dev_index];
1214 if (pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001215 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001216 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001217 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001218 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001219 pos_adj = pos_align;
1220 else
1221 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1222 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001223 pos_adj = frames_to_bytes(runtime, pos_adj);
1224 if (pos_adj >= period_bytes) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001225 snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001226 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001227 pos_adj = 0;
1228 } else {
1229 ofs = setup_bdle(substream, azx_dev,
1230 &bdl, ofs, pos_adj, 1);
1231 if (ofs < 0)
1232 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001233 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001234 } else
1235 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001236 for (i = 0; i < periods; i++) {
1237 if (i == periods - 1 && pos_adj)
1238 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1239 period_bytes - pos_adj, 0);
1240 else
1241 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1242 period_bytes, 1);
1243 if (ofs < 0)
1244 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001246 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001247
1248 error:
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001249 snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
Takashi Iwai675f25d2008-06-10 17:53:20 +02001250 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001251 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252}
1253
Takashi Iwai1dddab42009-03-18 15:15:37 +01001254/* reset stream */
1255static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256{
1257 unsigned char val;
1258 int timeout;
1259
Takashi Iwai1dddab42009-03-18 15:15:37 +01001260 azx_stream_clear(chip, azx_dev);
1261
Takashi Iwaid01ce992007-07-27 16:52:19 +02001262 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1263 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264 udelay(3);
1265 timeout = 300;
1266 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1267 --timeout)
1268 ;
1269 val &= ~SD_CTL_STREAM_RESET;
1270 azx_sd_writeb(azx_dev, SD_CTL, val);
1271 udelay(3);
1272
1273 timeout = 300;
1274 /* waiting for hardware to report that the stream is out of reset */
1275 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1276 --timeout)
1277 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001278
1279 /* reset first position - may not be synced with hw at this time */
1280 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001281}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282
Takashi Iwai1dddab42009-03-18 15:15:37 +01001283/*
1284 * set up the SD for streaming
1285 */
1286static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1287{
1288 /* make sure the run bit is zero for SD */
1289 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290 /* program the stream_tag */
1291 azx_sd_writel(azx_dev, SD_CTL,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001292 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
1294
1295 /* program the length of samples in cyclic buffer */
1296 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1297
1298 /* program the stream format */
1299 /* this value needs to be the same as the one programmed */
1300 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1301
1302 /* program the stream LVI (last valid index) of the BDL */
1303 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1304
1305 /* program the BDL address */
1306 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001307 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001309 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001311 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001312 if (chip->position_fix[0] != POS_FIX_LPIB ||
1313 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001314 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1315 azx_writel(chip, DPLBASE,
1316 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1317 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001318
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001320 azx_sd_writel(azx_dev, SD_CTL,
1321 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322
1323 return 0;
1324}
1325
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001326/*
1327 * Probe the given codec address
1328 */
1329static int probe_codec(struct azx *chip, int addr)
1330{
1331 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1332 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1333 unsigned int res;
1334
Wu Fengguanga678cde2009-08-01 18:46:46 +08001335 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001336 chip->probing = 1;
1337 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001338 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001339 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001340 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001341 if (res == -1)
1342 return -EIO;
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001343 snd_printdd(SFX "codec #%d probed OK\n", addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001344 return 0;
1345}
1346
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001347static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1348 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001349static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350
Takashi Iwai8dd78332009-06-02 01:16:07 +02001351static void azx_bus_reset(struct hda_bus *bus)
1352{
1353 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001354
1355 bus->in_reset = 1;
1356 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001357 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001358#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001359 if (chip->initialized) {
Alexander Beregalov65f75982009-06-04 13:46:16 +04001360 int i;
1361
Takashi Iwaic8936222010-01-28 17:08:53 +01001362 for (i = 0; i < HDA_MAX_PCMS; i++)
Takashi Iwai8dd78332009-06-02 01:16:07 +02001363 snd_pcm_suspend_all(chip->pcm[i]);
1364 snd_hda_suspend(chip->bus);
1365 snd_hda_resume(chip->bus);
1366 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001367#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001368 bus->in_reset = 0;
1369}
1370
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371/*
1372 * Codec initialization
1373 */
1374
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001375/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1376static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] __devinitdata = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001377 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001378 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001379};
1380
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001381static int __devinit azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382{
1383 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001384 int c, codecs, err;
1385 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001386
1387 memset(&bus_temp, 0, sizeof(bus_temp));
1388 bus_temp.private_data = chip;
1389 bus_temp.modelname = model;
1390 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001391 bus_temp.ops.command = azx_send_cmd;
1392 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001393 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001394 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001395#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001396 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001397 bus_temp.ops.pm_notify = azx_power_notify;
1398#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399
Takashi Iwaid01ce992007-07-27 16:52:19 +02001400 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1401 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402 return err;
1403
Wei Nidc9c8e22008-09-26 13:55:56 +08001404 if (chip->driver_type == AZX_DRIVER_NVIDIA)
1405 chip->bus->needs_damn_long_delay = 1;
1406
Takashi Iwai34c25352008-10-28 11:38:58 +01001407 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001408 max_slots = azx_max_codecs[chip->driver_type];
1409 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001410 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001411
1412 /* First try to probe all given codec slots */
1413 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001414 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001415 if (probe_codec(chip, c) < 0) {
1416 /* Some BIOSen give you wrong codec addresses
1417 * that don't exist
1418 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001419 snd_printk(KERN_WARNING SFX
1420 "Codec #%d probe error; "
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001421 "disabling it...\n", c);
1422 chip->codec_mask &= ~(1 << c);
1423 /* More badly, accessing to a non-existing
1424 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001425 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001426 * Thus if an error occurs during probing,
1427 * better to reset the controller chip to
1428 * get back to the sanity state.
1429 */
1430 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001431 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001432 }
1433 }
1434 }
1435
1436 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001437 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001438 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001439 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001440 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441 if (err < 0)
1442 continue;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001443 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001445 }
1446 }
1447 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001448 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1449 return -ENXIO;
1450 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001451 return 0;
1452}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001454/* configure each codec instance */
1455static int __devinit azx_codec_configure(struct azx *chip)
1456{
1457 struct hda_codec *codec;
1458 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1459 snd_hda_codec_configure(codec);
1460 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461 return 0;
1462}
1463
1464
1465/*
1466 * PCM support
1467 */
1468
1469/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001470static inline struct azx_dev *
1471azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001472{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001473 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001474 struct azx_dev *res = NULL;
1475
1476 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001477 dev = chip->playback_index_offset;
1478 nums = chip->playback_streams;
1479 } else {
1480 dev = chip->capture_index_offset;
1481 nums = chip->capture_streams;
1482 }
1483 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001484 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001485 res = &chip->azx_dev[dev];
1486 if (res->device == substream->pcm->device)
1487 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001489 if (res) {
1490 res->opened = 1;
1491 res->device = substream->pcm->device;
1492 }
1493 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494}
1495
1496/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001497static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498{
1499 azx_dev->opened = 0;
1500}
1501
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001502static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001503 .info = (SNDRV_PCM_INFO_MMAP |
1504 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1506 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001507 /* No full-resume yet implemented */
1508 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001509 SNDRV_PCM_INFO_PAUSE |
1510 SNDRV_PCM_INFO_SYNC_START),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1512 .rates = SNDRV_PCM_RATE_48000,
1513 .rate_min = 48000,
1514 .rate_max = 48000,
1515 .channels_min = 2,
1516 .channels_max = 2,
1517 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1518 .period_bytes_min = 128,
1519 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1520 .periods_min = 2,
1521 .periods_max = AZX_MAX_FRAG,
1522 .fifo_size = 0,
1523};
1524
1525struct azx_pcm {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001526 struct azx *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527 struct hda_codec *codec;
1528 struct hda_pcm_stream *hinfo[2];
1529};
1530
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001531static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532{
1533 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1534 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001535 struct azx *chip = apcm->chip;
1536 struct azx_dev *azx_dev;
1537 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538 unsigned long flags;
1539 int err;
1540
Ingo Molnar62932df2006-01-16 16:34:20 +01001541 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001542 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001544 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545 return -EBUSY;
1546 }
1547 runtime->hw = azx_pcm_hw;
1548 runtime->hw.channels_min = hinfo->channels_min;
1549 runtime->hw.channels_max = hinfo->channels_max;
1550 runtime->hw.formats = hinfo->formats;
1551 runtime->hw.rates = hinfo->rates;
1552 snd_pcm_limit_hw_rates(runtime);
1553 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001554 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1555 128);
1556 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1557 128);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001558 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001559 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1560 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001562 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001563 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001564 return err;
1565 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001566 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001567 /* sanity check */
1568 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1569 snd_BUG_ON(!runtime->hw.channels_max) ||
1570 snd_BUG_ON(!runtime->hw.formats) ||
1571 snd_BUG_ON(!runtime->hw.rates)) {
1572 azx_release_device(azx_dev);
1573 hinfo->ops.close(hinfo, apcm->codec, substream);
1574 snd_hda_power_down(apcm->codec);
1575 mutex_unlock(&chip->open_mutex);
1576 return -EINVAL;
1577 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578 spin_lock_irqsave(&chip->reg_lock, flags);
1579 azx_dev->substream = substream;
1580 azx_dev->running = 0;
1581 spin_unlock_irqrestore(&chip->reg_lock, flags);
1582
1583 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001584 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001585 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586 return 0;
1587}
1588
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001589static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590{
1591 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1592 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001593 struct azx *chip = apcm->chip;
1594 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595 unsigned long flags;
1596
Ingo Molnar62932df2006-01-16 16:34:20 +01001597 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598 spin_lock_irqsave(&chip->reg_lock, flags);
1599 azx_dev->substream = NULL;
1600 azx_dev->running = 0;
1601 spin_unlock_irqrestore(&chip->reg_lock, flags);
1602 azx_release_device(azx_dev);
1603 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001604 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001605 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606 return 0;
1607}
1608
Takashi Iwaid01ce992007-07-27 16:52:19 +02001609static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1610 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611{
Takashi Iwai97b71c92009-03-18 15:09:13 +01001612 struct azx_dev *azx_dev = get_azx_dev(substream);
1613
1614 azx_dev->bufsize = 0;
1615 azx_dev->period_bytes = 0;
1616 azx_dev->format_val = 0;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001617 return snd_pcm_lib_malloc_pages(substream,
1618 params_buffer_bytes(hw_params));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619}
1620
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001621static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622{
1623 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001624 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1626
1627 /* reset BDL address */
1628 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1629 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1630 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001631 azx_dev->bufsize = 0;
1632 azx_dev->period_bytes = 0;
1633 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001634
Takashi Iwaieb541332010-08-06 13:48:11 +02001635 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636
1637 return snd_pcm_lib_free_pages(substream);
1638}
1639
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001640static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641{
1642 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001643 struct azx *chip = apcm->chip;
1644 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001646 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001647 unsigned int bufsize, period_bytes, format_val;
1648 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001649
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001650 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001651 format_val = snd_hda_calc_stream_format(runtime->rate,
1652 runtime->channels,
1653 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03001654 hinfo->maxbps,
1655 apcm->codec->spdif_ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001656 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001657 snd_printk(KERN_ERR SFX
1658 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659 runtime->rate, runtime->channels, runtime->format);
1660 return -EINVAL;
1661 }
1662
Takashi Iwai97b71c92009-03-18 15:09:13 +01001663 bufsize = snd_pcm_lib_buffer_bytes(substream);
1664 period_bytes = snd_pcm_lib_period_bytes(substream);
1665
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001666 snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01001667 bufsize, format_val);
1668
1669 if (bufsize != azx_dev->bufsize ||
1670 period_bytes != azx_dev->period_bytes ||
1671 format_val != azx_dev->format_val) {
1672 azx_dev->bufsize = bufsize;
1673 azx_dev->period_bytes = period_bytes;
1674 azx_dev->format_val = format_val;
1675 err = azx_setup_periods(chip, substream, azx_dev);
1676 if (err < 0)
1677 return err;
1678 }
1679
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001680 /* wallclk has 24Mhz clock source */
1681 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
1682 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001683 azx_setup_controller(chip, azx_dev);
1684 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1685 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1686 else
1687 azx_dev->fifo_size = 0;
1688
Takashi Iwaieb541332010-08-06 13:48:11 +02001689 return snd_hda_codec_prepare(apcm->codec, hinfo, azx_dev->stream_tag,
1690 azx_dev->format_val, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691}
1692
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001693static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694{
1695 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001696 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001697 struct azx_dev *azx_dev;
1698 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001699 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001700 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701
Linus Torvalds1da177e2005-04-16 15:20:36 -07001702 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001703 case SNDRV_PCM_TRIGGER_START:
1704 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001705 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1706 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001707 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708 break;
1709 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001710 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001711 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001712 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001713 break;
1714 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001715 return -EINVAL;
1716 }
1717
1718 snd_pcm_group_for_each_entry(s, substream) {
1719 if (s->pcm->card != substream->pcm->card)
1720 continue;
1721 azx_dev = get_azx_dev(s);
1722 sbits |= 1 << azx_dev->index;
1723 nsync++;
1724 snd_pcm_trigger_done(s, substream);
1725 }
1726
1727 spin_lock(&chip->reg_lock);
1728 if (nsync > 1) {
1729 /* first, set SYNC bits of corresponding streams */
1730 azx_writel(chip, SYNC, azx_readl(chip, SYNC) | sbits);
1731 }
1732 snd_pcm_group_for_each_entry(s, substream) {
1733 if (s->pcm->card != substream->pcm->card)
1734 continue;
1735 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001736 if (start) {
1737 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
1738 if (!rstart)
1739 azx_dev->start_wallclk -=
1740 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001741 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001742 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01001743 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001744 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001745 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001746 }
1747 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001748 if (start) {
1749 if (nsync == 1)
1750 return 0;
1751 /* wait until all FIFOs get ready */
1752 for (timeout = 5000; timeout; timeout--) {
1753 nwait = 0;
1754 snd_pcm_group_for_each_entry(s, substream) {
1755 if (s->pcm->card != substream->pcm->card)
1756 continue;
1757 azx_dev = get_azx_dev(s);
1758 if (!(azx_sd_readb(azx_dev, SD_STS) &
1759 SD_STS_FIFO_READY))
1760 nwait++;
1761 }
1762 if (!nwait)
1763 break;
1764 cpu_relax();
1765 }
1766 } else {
1767 /* wait until all RUN bits are cleared */
1768 for (timeout = 5000; timeout; timeout--) {
1769 nwait = 0;
1770 snd_pcm_group_for_each_entry(s, substream) {
1771 if (s->pcm->card != substream->pcm->card)
1772 continue;
1773 azx_dev = get_azx_dev(s);
1774 if (azx_sd_readb(azx_dev, SD_CTL) &
1775 SD_CTL_DMA_START)
1776 nwait++;
1777 }
1778 if (!nwait)
1779 break;
1780 cpu_relax();
1781 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001783 if (nsync > 1) {
1784 spin_lock(&chip->reg_lock);
1785 /* reset SYNC bits */
1786 azx_writel(chip, SYNC, azx_readl(chip, SYNC) & ~sbits);
1787 spin_unlock(&chip->reg_lock);
1788 }
1789 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790}
1791
Joseph Chan0e153472008-08-26 14:38:03 +02001792/* get the current DMA position with correction on VIA chips */
1793static unsigned int azx_via_get_position(struct azx *chip,
1794 struct azx_dev *azx_dev)
1795{
1796 unsigned int link_pos, mini_pos, bound_pos;
1797 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
1798 unsigned int fifo_size;
1799
1800 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
1801 if (azx_dev->index >= 4) {
1802 /* Playback, no problem using link position */
1803 return link_pos;
1804 }
1805
1806 /* Capture */
1807 /* For new chipset,
1808 * use mod to get the DMA position just like old chipset
1809 */
1810 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
1811 mod_dma_pos %= azx_dev->period_bytes;
1812
1813 /* azx_dev->fifo_size can't get FIFO size of in stream.
1814 * Get from base address + offset.
1815 */
1816 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
1817
1818 if (azx_dev->insufficient) {
1819 /* Link position never gather than FIFO size */
1820 if (link_pos <= fifo_size)
1821 return 0;
1822
1823 azx_dev->insufficient = 0;
1824 }
1825
1826 if (link_pos <= fifo_size)
1827 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
1828 else
1829 mini_pos = link_pos - fifo_size;
1830
1831 /* Find nearest previous boudary */
1832 mod_mini_pos = mini_pos % azx_dev->period_bytes;
1833 mod_link_pos = link_pos % azx_dev->period_bytes;
1834 if (mod_link_pos >= fifo_size)
1835 bound_pos = link_pos - mod_link_pos;
1836 else if (mod_dma_pos >= mod_mini_pos)
1837 bound_pos = mini_pos - mod_mini_pos;
1838 else {
1839 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
1840 if (bound_pos >= azx_dev->bufsize)
1841 bound_pos = 0;
1842 }
1843
1844 /* Calculate real DMA position we want */
1845 return bound_pos + mod_dma_pos;
1846}
1847
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001848static unsigned int azx_get_position(struct azx *chip,
1849 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001851 unsigned int pos;
David Henningsson4cb36312010-09-30 10:12:50 +02001852 int stream = azx_dev->substream->stream;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001853
David Henningsson4cb36312010-09-30 10:12:50 +02001854 switch (chip->position_fix[stream]) {
1855 case POS_FIX_LPIB:
1856 /* read LPIB */
1857 pos = azx_sd_readl(azx_dev, SD_LPIB);
1858 break;
1859 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02001860 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02001861 break;
1862 default:
1863 /* use the position buffer */
1864 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwaic74db862005-05-12 14:26:27 +02001865 }
David Henningsson4cb36312010-09-30 10:12:50 +02001866
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867 if (pos >= azx_dev->bufsize)
1868 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001869 return pos;
1870}
1871
1872static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
1873{
1874 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1875 struct azx *chip = apcm->chip;
1876 struct azx_dev *azx_dev = get_azx_dev(substream);
1877 return bytes_to_frames(substream->runtime,
1878 azx_get_position(chip, azx_dev));
1879}
1880
1881/*
1882 * Check whether the current DMA position is acceptable for updating
1883 * periods. Returns non-zero if it's OK.
1884 *
1885 * Many HD-audio controllers appear pretty inaccurate about
1886 * the update-IRQ timing. The IRQ is issued before actually the
1887 * data is processed. So, we need to process it afterwords in a
1888 * workqueue.
1889 */
1890static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
1891{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001892 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001893 unsigned int pos;
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02001894 int stream;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001895
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02001896 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
1897 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001898 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001899
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02001900 stream = azx_dev->substream->stream;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001901 pos = azx_get_position(chip, azx_dev);
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02001902 if (chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001903 if (!pos) {
1904 printk(KERN_WARNING
1905 "hda-intel: Invalid position buffer, "
1906 "using LPIB read method instead.\n");
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02001907 chip->position_fix[stream] = POS_FIX_LPIB;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001908 pos = azx_get_position(chip, azx_dev);
1909 } else
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02001910 chip->position_fix[stream] = POS_FIX_POSBUF;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001911 }
1912
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01001913 if (WARN_ONCE(!azx_dev->period_bytes,
1914 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02001915 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02001916 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02001917 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
1918 /* NG - it's below the first next period boundary */
1919 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02001920 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001921 return 1; /* OK, it's fine */
1922}
1923
1924/*
1925 * The work for pending PCM period updates.
1926 */
1927static void azx_irq_pending_work(struct work_struct *work)
1928{
1929 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001930 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001931
Takashi Iwaia6a950a2008-06-10 17:53:35 +02001932 if (!chip->irq_pending_warned) {
1933 printk(KERN_WARNING
1934 "hda-intel: IRQ timing workaround is activated "
1935 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
1936 chip->card->number);
1937 chip->irq_pending_warned = 1;
1938 }
1939
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001940 for (;;) {
1941 pending = 0;
1942 spin_lock_irq(&chip->reg_lock);
1943 for (i = 0; i < chip->num_streams; i++) {
1944 struct azx_dev *azx_dev = &chip->azx_dev[i];
1945 if (!azx_dev->irq_pending ||
1946 !azx_dev->substream ||
1947 !azx_dev->running)
1948 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001949 ok = azx_position_ok(chip, azx_dev);
1950 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001951 azx_dev->irq_pending = 0;
1952 spin_unlock(&chip->reg_lock);
1953 snd_pcm_period_elapsed(azx_dev->substream);
1954 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001955 } else if (ok < 0) {
1956 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001957 } else
1958 pending++;
1959 }
1960 spin_unlock_irq(&chip->reg_lock);
1961 if (!pending)
1962 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02001963 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001964 }
1965}
1966
1967/* clear irq_pending flags and assure no on-going workq */
1968static void azx_clear_irq_pending(struct azx *chip)
1969{
1970 int i;
1971
1972 spin_lock_irq(&chip->reg_lock);
1973 for (i = 0; i < chip->num_streams; i++)
1974 chip->azx_dev[i].irq_pending = 0;
1975 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001976}
1977
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001978static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979 .open = azx_pcm_open,
1980 .close = azx_pcm_close,
1981 .ioctl = snd_pcm_lib_ioctl,
1982 .hw_params = azx_pcm_hw_params,
1983 .hw_free = azx_pcm_hw_free,
1984 .prepare = azx_pcm_prepare,
1985 .trigger = azx_pcm_trigger,
1986 .pointer = azx_pcm_pointer,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001987 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988};
1989
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001990static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001991{
Takashi Iwai176d5332008-07-30 15:01:44 +02001992 struct azx_pcm *apcm = pcm->private_data;
1993 if (apcm) {
1994 apcm->chip->pcm[pcm->device] = NULL;
1995 kfree(apcm);
1996 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001997}
1998
Takashi Iwai176d5332008-07-30 15:01:44 +02001999static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002000azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2001 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002002{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002003 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002004 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002005 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002006 int pcm_dev = cpcm->device;
2007 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002008
Takashi Iwaic8936222010-01-28 17:08:53 +01002009 if (pcm_dev >= HDA_MAX_PCMS) {
Takashi Iwai176d5332008-07-30 15:01:44 +02002010 snd_printk(KERN_ERR SFX "Invalid PCM device number %d\n",
2011 pcm_dev);
Takashi Iwaida3cec32008-08-08 17:12:14 +02002012 return -EINVAL;
Takashi Iwai176d5332008-07-30 15:01:44 +02002013 }
2014 if (chip->pcm[pcm_dev]) {
2015 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
2016 return -EBUSY;
2017 }
2018 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2019 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2020 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002021 &pcm);
2022 if (err < 0)
2023 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002024 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002025 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002026 if (apcm == NULL)
2027 return -ENOMEM;
2028 apcm->chip = chip;
2029 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002030 pcm->private_data = apcm;
2031 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002032 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2033 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
2034 chip->pcm[pcm_dev] = pcm;
2035 cpcm->pcm = pcm;
2036 for (s = 0; s < 2; s++) {
2037 apcm->hinfo[s] = &cpcm->stream[s];
2038 if (cpcm->stream[s].substreams)
2039 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2040 }
2041 /* buffer pre-allocation */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002042 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002043 snd_dma_pci_data(chip->pci),
Takashi Iwaifc4abee2008-07-30 15:13:34 +02002044 1024 * 64, 32 * 1024 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002045 return 0;
2046}
2047
2048/*
2049 * mixer creation - all stuff is implemented in hda module
2050 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002051static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002052{
2053 return snd_hda_build_controls(chip->bus);
2054}
2055
2056
2057/*
2058 * initialize SD streams
2059 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002060static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002061{
2062 int i;
2063
2064 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002065 * assign the starting bdl address to each stream (device)
2066 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002067 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002068 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002069 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002070 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002071 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2072 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2073 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2074 azx_dev->sd_int_sta_mask = 1 << i;
2075 /* stream tag: must be non-zero and unique */
2076 azx_dev->index = i;
2077 azx_dev->stream_tag = i + 1;
2078 }
2079
2080 return 0;
2081}
2082
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002083static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2084{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002085 if (request_irq(chip->pci->irq, azx_interrupt,
2086 chip->msi ? 0 : IRQF_SHARED,
Maxim Levitsky94928372010-02-04 22:26:37 +02002087 "hda_intel", chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002088 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2089 "disabling device\n", chip->pci->irq);
2090 if (do_disconnect)
2091 snd_card_disconnect(chip->card);
2092 return -1;
2093 }
2094 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002095 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002096 return 0;
2097}
2098
Linus Torvalds1da177e2005-04-16 15:20:36 -07002099
Takashi Iwaicb53c622007-08-10 17:21:45 +02002100static void azx_stop_chip(struct azx *chip)
2101{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002102 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002103 return;
2104
2105 /* disable interrupts */
2106 azx_int_disable(chip);
2107 azx_int_clear(chip);
2108
2109 /* disable CORB/RIRB */
2110 azx_free_cmd_io(chip);
2111
2112 /* disable position buffer */
2113 azx_writel(chip, DPLBASE, 0);
2114 azx_writel(chip, DPUBASE, 0);
2115
2116 chip->initialized = 0;
2117}
2118
2119#ifdef CONFIG_SND_HDA_POWER_SAVE
2120/* power-up/down the controller */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002121static void azx_power_notify(struct hda_bus *bus)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002122{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002123 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002124 struct hda_codec *c;
2125 int power_on = 0;
2126
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002127 list_for_each_entry(c, &bus->codec_list, list) {
Takashi Iwaicb53c622007-08-10 17:21:45 +02002128 if (c->power_on) {
2129 power_on = 1;
2130 break;
2131 }
2132 }
2133 if (power_on)
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01002134 azx_init_chip(chip, 1);
Wu Fengguang0287d972009-12-11 20:15:11 +08002135 else if (chip->running && power_save_controller &&
2136 !bus->power_keep_link_on)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002137 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002138}
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002139#endif /* CONFIG_SND_HDA_POWER_SAVE */
2140
2141#ifdef CONFIG_PM
2142/*
2143 * power management
2144 */
Takashi Iwai986862bd2008-11-27 12:40:13 +01002145
2146static int snd_hda_codecs_inuse(struct hda_bus *bus)
2147{
2148 struct hda_codec *codec;
2149
2150 list_for_each_entry(codec, &bus->codec_list, list) {
2151 if (snd_hda_codec_needs_resume(codec))
2152 return 1;
2153 }
2154 return 0;
2155}
Takashi Iwaicb53c622007-08-10 17:21:45 +02002156
Takashi Iwai421a1252005-11-17 16:11:09 +01002157static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002158{
Takashi Iwai421a1252005-11-17 16:11:09 +01002159 struct snd_card *card = pci_get_drvdata(pci);
2160 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002161 int i;
2162
Takashi Iwai421a1252005-11-17 16:11:09 +01002163 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002164 azx_clear_irq_pending(chip);
Takashi Iwaic8936222010-01-28 17:08:53 +01002165 for (i = 0; i < HDA_MAX_PCMS; i++)
Takashi Iwai421a1252005-11-17 16:11:09 +01002166 snd_pcm_suspend_all(chip->pcm[i]);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002167 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002168 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002169 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002170 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002171 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002172 chip->irq = -1;
2173 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002174 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002175 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002176 pci_disable_device(pci);
2177 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002178 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002179 return 0;
2180}
2181
Takashi Iwai421a1252005-11-17 16:11:09 +01002182static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002183{
Takashi Iwai421a1252005-11-17 16:11:09 +01002184 struct snd_card *card = pci_get_drvdata(pci);
2185 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002186
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002187 pci_set_power_state(pci, PCI_D0);
2188 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002189 if (pci_enable_device(pci) < 0) {
2190 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2191 "disabling device\n");
2192 snd_card_disconnect(card);
2193 return -EIO;
2194 }
2195 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002196 if (chip->msi)
2197 if (pci_enable_msi(pci) < 0)
2198 chip->msi = 0;
2199 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002200 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002201 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002202
2203 if (snd_hda_codecs_inuse(chip->bus))
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01002204 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002205
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002207 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002208 return 0;
2209}
2210#endif /* CONFIG_PM */
2211
2212
2213/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002214 * reboot notifier for hang-up problem at power-down
2215 */
2216static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2217{
2218 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002219 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002220 azx_stop_chip(chip);
2221 return NOTIFY_OK;
2222}
2223
2224static void azx_notifier_register(struct azx *chip)
2225{
2226 chip->reboot_notifier.notifier_call = azx_halt;
2227 register_reboot_notifier(&chip->reboot_notifier);
2228}
2229
2230static void azx_notifier_unregister(struct azx *chip)
2231{
2232 if (chip->reboot_notifier.notifier_call)
2233 unregister_reboot_notifier(&chip->reboot_notifier);
2234}
2235
2236/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002237 * destructor
2238 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002239static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002240{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002241 int i;
2242
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002243 azx_notifier_unregister(chip);
2244
Takashi Iwaice43fba2005-05-30 20:33:44 +02002245 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002246 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002247 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002248 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002249 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002250 }
2251
Jeff Garzikf000fd82008-04-22 13:50:34 +02002252 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002253 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002254 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002255 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002256 if (chip->remap_addr)
2257 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002258
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002259 if (chip->azx_dev) {
2260 for (i = 0; i < chip->num_streams; i++)
2261 if (chip->azx_dev[i].bdl.area)
2262 snd_dma_free_pages(&chip->azx_dev[i].bdl);
2263 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002264 if (chip->rb.area)
2265 snd_dma_free_pages(&chip->rb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002266 if (chip->posbuf.area)
2267 snd_dma_free_pages(&chip->posbuf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002268 pci_release_regions(chip->pci);
2269 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002270 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002271 kfree(chip);
2272
2273 return 0;
2274}
2275
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002276static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002277{
2278 return azx_free(device->device_data);
2279}
2280
2281/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002282 * white/black-listing for position_fix
2283 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002284static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Daniel T Chen7a68be92010-05-22 12:05:41 -04002285 SND_PCI_QUIRK(0x1025, 0x009f, "Acer Aspire 5110", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002286 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2287 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Daniel T Chen9919c762010-03-03 18:24:26 -05002288 SND_PCI_QUIRK(0x1028, 0x01f6, "Dell Latitude 131L", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002289 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002290 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04002291 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04002292 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04002293 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
Daniel T Chen4e0938d2010-05-22 13:12:22 -04002294 SND_PCI_QUIRK(0x1106, 0x3288, "ASUS M2V-MX SE", POS_FIX_LPIB),
2295 SND_PCI_QUIRK(0x1179, 0xff10, "Toshiba A100-259", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04002296 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04002297 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01002298 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Daniel T Chen0321b692010-03-05 09:04:49 -05002299 SND_PCI_QUIRK(0x1565, 0x820f, "Biostar Microtech", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02002300 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04002301 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04002302 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Daniel T Chen572c0e32010-03-14 23:44:03 -04002303 SND_PCI_QUIRK(0x8086, 0xd601, "eMachines T5212", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002304 {}
2305};
2306
2307static int __devinit check_position_fix(struct azx *chip, int fix)
2308{
2309 const struct snd_pci_quirk *q;
2310
Takashi Iwaic673ba12009-03-17 07:49:14 +01002311 switch (fix) {
2312 case POS_FIX_LPIB:
2313 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02002314 case POS_FIX_VIACOMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002315 return fix;
2316 }
2317
2318 /* Check VIA/ATI HD Audio Controller exist */
2319 switch (chip->driver_type) {
2320 case AZX_DRIVER_VIA:
2321 case AZX_DRIVER_ATI:
Joseph Chan0e153472008-08-26 14:38:03 +02002322 /* Use link position directly, avoid any transfer problem. */
David Henningsson4cb36312010-09-30 10:12:50 +02002323 return POS_FIX_VIACOMBO;
Joseph Chan0e153472008-08-26 14:38:03 +02002324 }
Joseph Chan0e153472008-08-26 14:38:03 +02002325
Takashi Iwaic673ba12009-03-17 07:49:14 +01002326 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2327 if (q) {
2328 printk(KERN_INFO
2329 "hda_intel: position_fix set to %d "
2330 "for device %04x:%04x\n",
2331 q->value, q->subvendor, q->subdevice);
2332 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002333 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01002334 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01002335}
2336
2337/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002338 * black-lists for probe_mask
2339 */
2340static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2341 /* Thinkpad often breaks the controller communication when accessing
2342 * to the non-working (or non-existing) modem codec slot.
2343 */
2344 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2345 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2346 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01002347 /* broken BIOS */
2348 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01002349 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2350 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002351 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03002352 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002353 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Takashi Iwai669ba272007-08-17 09:17:36 +02002354 {}
2355};
2356
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002357#define AZX_FORCE_CODEC_MASK 0x100
2358
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002359static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002360{
2361 const struct snd_pci_quirk *q;
2362
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002363 chip->codec_probe_mask = probe_mask[dev];
2364 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002365 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2366 if (q) {
2367 printk(KERN_INFO
2368 "hda_intel: probe_mask set to 0x%x "
2369 "for device %04x:%04x\n",
2370 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002371 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002372 }
2373 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002374
2375 /* check forced option */
2376 if (chip->codec_probe_mask != -1 &&
2377 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
2378 chip->codec_mask = chip->codec_probe_mask & 0xff;
2379 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
2380 chip->codec_mask);
2381 }
Takashi Iwai669ba272007-08-17 09:17:36 +02002382}
2383
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002384/*
Takashi Iwai716238552009-09-28 13:14:04 +02002385 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002386 */
Takashi Iwai716238552009-09-28 13:14:04 +02002387static struct snd_pci_quirk msi_black_list[] __devinitdata = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01002388 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01002389 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01002390 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01002391 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02002392 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002393 {}
2394};
2395
2396static void __devinit check_msi(struct azx *chip)
2397{
2398 const struct snd_pci_quirk *q;
2399
Takashi Iwai716238552009-09-28 13:14:04 +02002400 if (enable_msi >= 0) {
2401 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002402 return;
Takashi Iwai716238552009-09-28 13:14:04 +02002403 }
2404 chip->msi = 1; /* enable MSI as default */
2405 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002406 if (q) {
2407 printk(KERN_INFO
2408 "hda_intel: msi for device %04x:%04x set to %d\n",
2409 q->subvendor, q->subdevice, q->value);
2410 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002411 return;
2412 }
2413
2414 /* NVidia chipsets seem to cause troubles with MSI */
2415 if (chip->driver_type == AZX_DRIVER_NVIDIA) {
2416 printk(KERN_INFO "hda_intel: Disable MSI for Nvidia chipset\n");
2417 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002418 }
2419}
2420
Takashi Iwai669ba272007-08-17 09:17:36 +02002421
2422/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002423 * constructor
2424 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002425static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002426 int dev, int driver_type,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002427 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002428{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002429 struct azx *chip;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002430 int i, err;
Tobin Davisbcd72002008-01-15 11:23:55 +01002431 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002432 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002433 .dev_free = azx_dev_free,
2434 };
2435
2436 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01002437
Pavel Machek927fc862006-08-31 17:03:43 +02002438 err = pci_enable_device(pci);
2439 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002440 return err;
2441
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002442 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002443 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002444 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2445 pci_disable_device(pci);
2446 return -ENOMEM;
2447 }
2448
2449 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01002450 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002451 chip->card = card;
2452 chip->pci = pci;
2453 chip->irq = -1;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002454 chip->driver_type = driver_type;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002455 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02002456 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002457 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002458
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002459 chip->position_fix[0] = chip->position_fix[1] =
2460 check_position_fix(chip, position_fix[dev]);
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002461 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01002462
Takashi Iwai27346162006-01-12 18:28:44 +01002463 chip->single_cmd = single_cmd;
Takashi Iwaic74db862005-05-12 14:26:27 +02002464
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002465 if (bdl_pos_adj[dev] < 0) {
2466 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002467 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08002468 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002469 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002470 break;
2471 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002472 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002473 break;
2474 }
2475 }
2476
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002477#if BITS_PER_LONG != 64
2478 /* Fix up base address on ULI M5461 */
2479 if (chip->driver_type == AZX_DRIVER_ULI) {
2480 u16 tmp3;
2481 pci_read_config_word(pci, 0x40, &tmp3);
2482 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
2483 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
2484 }
2485#endif
2486
Pavel Machek927fc862006-08-31 17:03:43 +02002487 err = pci_request_regions(pci, "ICH HD audio");
2488 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002489 kfree(chip);
2490 pci_disable_device(pci);
2491 return err;
2492 }
2493
Pavel Machek927fc862006-08-31 17:03:43 +02002494 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07002495 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002496 if (chip->remap_addr == NULL) {
2497 snd_printk(KERN_ERR SFX "ioremap error\n");
2498 err = -ENXIO;
2499 goto errout;
2500 }
2501
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002502 if (chip->msi)
2503 if (pci_enable_msi(pci) < 0)
2504 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02002505
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002506 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002507 err = -EBUSY;
2508 goto errout;
2509 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002510
2511 pci_set_master(pci);
2512 synchronize_irq(chip->irq);
2513
Tobin Davisbcd72002008-01-15 11:23:55 +01002514 gcap = azx_readw(chip, GCAP);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002515 snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01002516
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08002517 /* disable SB600 64bit support for safety */
2518 if ((chip->driver_type == AZX_DRIVER_ATI) ||
2519 (chip->driver_type == AZX_DRIVER_ATIHDMI)) {
2520 struct pci_dev *p_smbus;
2521 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
2522 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2523 NULL);
2524 if (p_smbus) {
2525 if (p_smbus->revision < 0x30)
2526 gcap &= ~ICH6_GCAP_64OK;
2527 pci_dev_put(p_smbus);
2528 }
2529 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01002530
Jaroslav Kysela396087e2009-12-09 10:44:47 +01002531 /* disable 64bit DMA address for Teradici */
2532 /* it does not work with device 6549:1200 subsys e4a2:040b */
2533 if (chip->driver_type == AZX_DRIVER_TERA)
2534 gcap &= ~ICH6_GCAP_64OK;
2535
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002536 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02002537 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07002538 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002539 else {
Yang Hongyange9304382009-04-13 14:40:14 -07002540 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
2541 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002542 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002543
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002544 /* read number of streams from GCAP register instead of using
2545 * hardcoded value
2546 */
2547 chip->capture_streams = (gcap >> 8) & 0x0f;
2548 chip->playback_streams = (gcap >> 12) & 0x0f;
2549 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01002550 /* gcap didn't give any info, switching to old method */
2551
2552 switch (chip->driver_type) {
2553 case AZX_DRIVER_ULI:
2554 chip->playback_streams = ULI_NUM_PLAYBACK;
2555 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002556 break;
2557 case AZX_DRIVER_ATIHDMI:
2558 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
2559 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002560 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01002561 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01002562 default:
2563 chip->playback_streams = ICH6_NUM_PLAYBACK;
2564 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002565 break;
2566 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002567 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002568 chip->capture_index_offset = 0;
2569 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002570 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002571 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
2572 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002573 if (!chip->azx_dev) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002574 snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002575 goto errout;
2576 }
2577
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002578 for (i = 0; i < chip->num_streams; i++) {
2579 /* allocate memory for the BDL for each stream */
2580 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2581 snd_dma_pci_data(chip->pci),
2582 BDL_SIZE, &chip->azx_dev[i].bdl);
2583 if (err < 0) {
2584 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
2585 goto errout;
2586 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002587 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002588 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002589 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2590 snd_dma_pci_data(chip->pci),
2591 chip->num_streams * 8, &chip->posbuf);
2592 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002593 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
2594 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002595 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002596 /* allocate CORB/RIRB */
Takashi Iwai81740862009-05-26 15:22:00 +02002597 err = azx_alloc_cmd_io(chip);
2598 if (err < 0)
2599 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002600
2601 /* initialize streams */
2602 azx_init_stream(chip);
2603
2604 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02002605 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01002606 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002607
2608 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02002609 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002610 snd_printk(KERN_ERR SFX "no codecs found!\n");
2611 err = -ENODEV;
2612 goto errout;
2613 }
2614
Takashi Iwaid01ce992007-07-27 16:52:19 +02002615 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
2616 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002617 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
2618 goto errout;
2619 }
2620
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002621 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02002622 strlcpy(card->shortname, driver_short_names[chip->driver_type],
2623 sizeof(card->shortname));
2624 snprintf(card->longname, sizeof(card->longname),
2625 "%s at 0x%lx irq %i",
2626 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002627
Linus Torvalds1da177e2005-04-16 15:20:36 -07002628 *rchip = chip;
2629 return 0;
2630
2631 errout:
2632 azx_free(chip);
2633 return err;
2634}
2635
Takashi Iwaicb53c622007-08-10 17:21:45 +02002636static void power_down_all_codecs(struct azx *chip)
2637{
2638#ifdef CONFIG_SND_HDA_POWER_SAVE
2639 /* The codecs were powered up in snd_hda_codec_new().
2640 * Now all initialization done, so turn them down if possible
2641 */
2642 struct hda_codec *codec;
2643 list_for_each_entry(codec, &chip->bus->codec_list, list) {
2644 snd_hda_power_down(codec);
2645 }
2646#endif
2647}
2648
Takashi Iwaid01ce992007-07-27 16:52:19 +02002649static int __devinit azx_probe(struct pci_dev *pci,
2650 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002651{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002652 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002653 struct snd_card *card;
2654 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02002655 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002656
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002657 if (dev >= SNDRV_CARDS)
2658 return -ENODEV;
2659 if (!enable[dev]) {
2660 dev++;
2661 return -ENOENT;
2662 }
2663
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002664 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
2665 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002666 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002667 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002668 }
2669
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002670 /* set this here since it's referred in snd_hda_load_patch() */
2671 snd_card_set_dev(card, &pci->dev);
2672
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002673 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002674 if (err < 0)
2675 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01002676 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002677
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01002678#ifdef CONFIG_SND_HDA_INPUT_BEEP
2679 chip->beep_mode = beep_mode[dev];
2680#endif
2681
Linus Torvalds1da177e2005-04-16 15:20:36 -07002682 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002683 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002684 if (err < 0)
2685 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002686#ifdef CONFIG_SND_HDA_PATCH_LOADER
2687 if (patch[dev]) {
2688 snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
2689 patch[dev]);
2690 err = snd_hda_load_patch(chip->bus, patch[dev]);
2691 if (err < 0)
2692 goto out_free;
2693 }
2694#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01002695 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002696 err = azx_codec_configure(chip);
2697 if (err < 0)
2698 goto out_free;
2699 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002700
2701 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02002702 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002703 if (err < 0)
2704 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002705
2706 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002707 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002708 if (err < 0)
2709 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002710
Takashi Iwaid01ce992007-07-27 16:52:19 +02002711 err = snd_card_register(card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002712 if (err < 0)
2713 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002714
2715 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002716 chip->running = 1;
2717 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002718 azx_notifier_register(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002719
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01002720 dev++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002721 return err;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002722out_free:
2723 snd_card_free(card);
2724 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002725}
2726
2727static void __devexit azx_remove(struct pci_dev *pci)
2728{
2729 snd_card_free(pci_get_drvdata(pci));
2730 pci_set_drvdata(pci, NULL);
2731}
2732
2733/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02002734static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08002735 /* CPT */
Seth Heasley32679f92010-02-22 17:31:09 -08002736 { PCI_DEVICE(0x8086, 0x1c20), .driver_data = AZX_DRIVER_PCH },
Seth Heasleycea310e2010-09-10 16:29:56 -07002737 /* PBG */
2738 { PCI_DEVICE(0x8086, 0x1d20), .driver_data = AZX_DRIVER_PCH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002739 /* SCH */
2740 { PCI_DEVICE(0x8086, 0x811b), .driver_data = AZX_DRIVER_SCH },
Takashi Iwaib6864532010-09-15 10:17:26 +02002741 /* Generic Intel */
2742 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
2743 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2744 .class_mask = 0xffffff,
2745 .driver_data = AZX_DRIVER_ICH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002746 /* ATI SB 450/600 */
2747 { PCI_DEVICE(0x1002, 0x437b), .driver_data = AZX_DRIVER_ATI },
2748 { PCI_DEVICE(0x1002, 0x4383), .driver_data = AZX_DRIVER_ATI },
2749 /* ATI HDMI */
2750 { PCI_DEVICE(0x1002, 0x793b), .driver_data = AZX_DRIVER_ATIHDMI },
2751 { PCI_DEVICE(0x1002, 0x7919), .driver_data = AZX_DRIVER_ATIHDMI },
2752 { PCI_DEVICE(0x1002, 0x960f), .driver_data = AZX_DRIVER_ATIHDMI },
Libin Yang9e6dd472008-08-12 12:25:46 +02002753 { PCI_DEVICE(0x1002, 0x970f), .driver_data = AZX_DRIVER_ATIHDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01002754 { PCI_DEVICE(0x1002, 0xaa00), .driver_data = AZX_DRIVER_ATIHDMI },
2755 { PCI_DEVICE(0x1002, 0xaa08), .driver_data = AZX_DRIVER_ATIHDMI },
2756 { PCI_DEVICE(0x1002, 0xaa10), .driver_data = AZX_DRIVER_ATIHDMI },
2757 { PCI_DEVICE(0x1002, 0xaa18), .driver_data = AZX_DRIVER_ATIHDMI },
2758 { PCI_DEVICE(0x1002, 0xaa20), .driver_data = AZX_DRIVER_ATIHDMI },
2759 { PCI_DEVICE(0x1002, 0xaa28), .driver_data = AZX_DRIVER_ATIHDMI },
2760 { PCI_DEVICE(0x1002, 0xaa30), .driver_data = AZX_DRIVER_ATIHDMI },
2761 { PCI_DEVICE(0x1002, 0xaa38), .driver_data = AZX_DRIVER_ATIHDMI },
2762 { PCI_DEVICE(0x1002, 0xaa40), .driver_data = AZX_DRIVER_ATIHDMI },
2763 { PCI_DEVICE(0x1002, 0xaa48), .driver_data = AZX_DRIVER_ATIHDMI },
2764 /* VIA VT8251/VT8237A */
2765 { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2766 /* SIS966 */
2767 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
2768 /* ULI M5461 */
2769 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
2770 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01002771 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
2772 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2773 .class_mask = 0xffffff,
2774 .driver_data = AZX_DRIVER_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02002775 /* Teradici */
2776 { PCI_DEVICE(0x6549, 0x1200), .driver_data = AZX_DRIVER_TERA },
Takashi Iwai4e01f542009-04-16 08:53:34 +02002777 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwai313f6e22009-05-18 12:40:52 +02002778#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
2779 /* the following entry conflicts with snd-ctxfi driver,
2780 * as ctxfi driver mutates from HD-audio to native mode with
2781 * a special command sequence.
2782 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02002783 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
2784 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2785 .class_mask = 0xffffff,
2786 .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai313f6e22009-05-18 12:40:52 +02002787#else
2788 /* this entry seems still valid -- i.e. without emu20kx chip */
2789 { PCI_DEVICE(0x1102, 0x0009), .driver_data = AZX_DRIVER_GENERIC },
2790#endif
Otavio Salvadore35d4b12010-09-26 23:35:06 -03002791 /* Vortex86MX */
2792 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08002793 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01002794 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
2795 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2796 .class_mask = 0xffffff,
2797 .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08002798 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
2799 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2800 .class_mask = 0xffffff,
2801 .driver_data = AZX_DRIVER_GENERIC },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002802 { 0, }
2803};
2804MODULE_DEVICE_TABLE(pci, azx_ids);
2805
2806/* pci_driver definition */
2807static struct pci_driver driver = {
2808 .name = "HDA Intel",
2809 .id_table = azx_ids,
2810 .probe = azx_probe,
2811 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01002812#ifdef CONFIG_PM
2813 .suspend = azx_suspend,
2814 .resume = azx_resume,
2815#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002816};
2817
2818static int __init alsa_card_azx_init(void)
2819{
Takashi Iwai01d25d42005-04-11 16:58:24 +02002820 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002821}
2822
2823static void __exit alsa_card_azx_exit(void)
2824{
2825 pci_unregister_driver(&driver);
2826}
2827
2828module_init(alsa_card_azx_init)
2829module_exit(alsa_card_azx_exit)