blob: 7ca1b946d8de1463d8c8d3fb20b5a6876e401bad [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Chris Wilson18393f62014-04-09 09:19:40 +010036/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
37 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
38 * to give some inclination as to some of the magic values used in the various
39 * workarounds!
40 */
41#define CACHELINE_BYTES 64
42
Chris Wilson1cf0ba12014-05-05 09:07:33 +010043static inline int __ring_space(int head, int tail, int size)
44{
45 int space = head - (tail + I915_RING_FREE_SPACE);
46 if (space < 0)
47 space += size;
48 return space;
49}
50
Oscar Mateoa4872ba2014-05-22 14:13:33 +010051static inline int ring_space(struct intel_engine_cs *ring)
Chris Wilsonc7dca472011-01-20 17:00:10 +000052{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010053 struct intel_ringbuffer *ringbuf = ring->buffer;
54 return __ring_space(ringbuf->head & HEAD_ADDR, ringbuf->tail, ringbuf->size);
Chris Wilsonc7dca472011-01-20 17:00:10 +000055}
56
Oscar Mateoa4872ba2014-05-22 14:13:33 +010057static bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010058{
59 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020060 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
61}
Chris Wilson09246732013-08-10 22:16:32 +010062
Oscar Mateoa4872ba2014-05-22 14:13:33 +010063void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020064{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010065 struct intel_ringbuffer *ringbuf = ring->buffer;
66 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020067 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010068 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010069 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010070}
71
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000072static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010073gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010074 u32 invalidate_domains,
75 u32 flush_domains)
76{
77 u32 cmd;
78 int ret;
79
80 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020081 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010082 cmd |= MI_NO_WRITE_FLUSH;
83
84 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
85 cmd |= MI_READ_FLUSH;
86
87 ret = intel_ring_begin(ring, 2);
88 if (ret)
89 return ret;
90
91 intel_ring_emit(ring, cmd);
92 intel_ring_emit(ring, MI_NOOP);
93 intel_ring_advance(ring);
94
95 return 0;
96}
97
98static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010099gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100100 u32 invalidate_domains,
101 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700102{
Chris Wilson78501ea2010-10-27 12:18:21 +0100103 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100104 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000105 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100106
Chris Wilson36d527d2011-03-19 22:26:49 +0000107 /*
108 * read/write caches:
109 *
110 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
111 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
112 * also flushed at 2d versus 3d pipeline switches.
113 *
114 * read-only caches:
115 *
116 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
117 * MI_READ_FLUSH is set, and is always flushed on 965.
118 *
119 * I915_GEM_DOMAIN_COMMAND may not exist?
120 *
121 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
122 * invalidated when MI_EXE_FLUSH is set.
123 *
124 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
125 * invalidated with every MI_FLUSH.
126 *
127 * TLBs:
128 *
129 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
130 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
131 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
132 * are flushed at any MI_FLUSH.
133 */
134
135 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100136 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000137 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000138 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
139 cmd |= MI_EXE_FLUSH;
140
141 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
142 (IS_G4X(dev) || IS_GEN5(dev)))
143 cmd |= MI_INVALIDATE_ISP;
144
145 ret = intel_ring_begin(ring, 2);
146 if (ret)
147 return ret;
148
149 intel_ring_emit(ring, cmd);
150 intel_ring_emit(ring, MI_NOOP);
151 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000152
153 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800154}
155
Jesse Barnes8d315282011-10-16 10:23:31 +0200156/**
157 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
158 * implementing two workarounds on gen6. From section 1.4.7.1
159 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
160 *
161 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
162 * produced by non-pipelined state commands), software needs to first
163 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
164 * 0.
165 *
166 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
167 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
168 *
169 * And the workaround for these two requires this workaround first:
170 *
171 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
172 * BEFORE the pipe-control with a post-sync op and no write-cache
173 * flushes.
174 *
175 * And this last workaround is tricky because of the requirements on
176 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
177 * volume 2 part 1:
178 *
179 * "1 of the following must also be set:
180 * - Render Target Cache Flush Enable ([12] of DW1)
181 * - Depth Cache Flush Enable ([0] of DW1)
182 * - Stall at Pixel Scoreboard ([1] of DW1)
183 * - Depth Stall ([13] of DW1)
184 * - Post-Sync Operation ([13] of DW1)
185 * - Notify Enable ([8] of DW1)"
186 *
187 * The cache flushes require the workaround flush that triggered this
188 * one, so we can't use it. Depth stall would trigger the same.
189 * Post-sync nonzero is what triggered this second workaround, so we
190 * can't use that one either. Notify enable is IRQs, which aren't
191 * really our business. That leaves only stall at scoreboard.
192 */
193static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100194intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200195{
Chris Wilson18393f62014-04-09 09:19:40 +0100196 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200197 int ret;
198
199
200 ret = intel_ring_begin(ring, 6);
201 if (ret)
202 return ret;
203
204 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
205 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
206 PIPE_CONTROL_STALL_AT_SCOREBOARD);
207 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
208 intel_ring_emit(ring, 0); /* low dword */
209 intel_ring_emit(ring, 0); /* high dword */
210 intel_ring_emit(ring, MI_NOOP);
211 intel_ring_advance(ring);
212
213 ret = intel_ring_begin(ring, 6);
214 if (ret)
215 return ret;
216
217 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
218 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
219 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
220 intel_ring_emit(ring, 0);
221 intel_ring_emit(ring, 0);
222 intel_ring_emit(ring, MI_NOOP);
223 intel_ring_advance(ring);
224
225 return 0;
226}
227
228static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100229gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200230 u32 invalidate_domains, u32 flush_domains)
231{
232 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100233 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200234 int ret;
235
Paulo Zanonib3111502012-08-17 18:35:42 -0300236 /* Force SNB workarounds for PIPE_CONTROL flushes */
237 ret = intel_emit_post_sync_nonzero_flush(ring);
238 if (ret)
239 return ret;
240
Jesse Barnes8d315282011-10-16 10:23:31 +0200241 /* Just flush everything. Experiments have shown that reducing the
242 * number of bits based on the write domains has little performance
243 * impact.
244 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100245 if (flush_domains) {
246 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
247 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
248 /*
249 * Ensure that any following seqno writes only happen
250 * when the render cache is indeed flushed.
251 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200252 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100253 }
254 if (invalidate_domains) {
255 flags |= PIPE_CONTROL_TLB_INVALIDATE;
256 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
257 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
258 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
259 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
260 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
261 /*
262 * TLB invalidate requires a post-sync write.
263 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700264 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100265 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200266
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100267 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200268 if (ret)
269 return ret;
270
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100271 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200272 intel_ring_emit(ring, flags);
273 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100274 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200275 intel_ring_advance(ring);
276
277 return 0;
278}
279
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100280static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100281gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300282{
283 int ret;
284
285 ret = intel_ring_begin(ring, 4);
286 if (ret)
287 return ret;
288
289 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
290 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
291 PIPE_CONTROL_STALL_AT_SCOREBOARD);
292 intel_ring_emit(ring, 0);
293 intel_ring_emit(ring, 0);
294 intel_ring_advance(ring);
295
296 return 0;
297}
298
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100299static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300300{
301 int ret;
302
303 if (!ring->fbc_dirty)
304 return 0;
305
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200306 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300307 if (ret)
308 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300309 /* WaFbcNukeOn3DBlt:ivb/hsw */
310 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
311 intel_ring_emit(ring, MSG_FBC_REND_STATE);
312 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200313 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
314 intel_ring_emit(ring, MSG_FBC_REND_STATE);
315 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300316 intel_ring_advance(ring);
317
318 ring->fbc_dirty = false;
319 return 0;
320}
321
Paulo Zanonif3987632012-08-17 18:35:43 -0300322static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100323gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300324 u32 invalidate_domains, u32 flush_domains)
325{
326 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100327 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300328 int ret;
329
Paulo Zanonif3987632012-08-17 18:35:43 -0300330 /*
331 * Ensure that any following seqno writes only happen when the render
332 * cache is indeed flushed.
333 *
334 * Workaround: 4th PIPE_CONTROL command (except the ones with only
335 * read-cache invalidate bits set) must have the CS_STALL bit set. We
336 * don't try to be clever and just set it unconditionally.
337 */
338 flags |= PIPE_CONTROL_CS_STALL;
339
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300340 /* Just flush everything. Experiments have shown that reducing the
341 * number of bits based on the write domains has little performance
342 * impact.
343 */
344 if (flush_domains) {
345 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
346 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300347 }
348 if (invalidate_domains) {
349 flags |= PIPE_CONTROL_TLB_INVALIDATE;
350 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
351 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
352 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
353 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
354 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
355 /*
356 * TLB invalidate requires a post-sync write.
357 */
358 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200359 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300360
361 /* Workaround: we must issue a pipe_control with CS-stall bit
362 * set before a pipe_control command that has the state cache
363 * invalidate bit set. */
364 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300365 }
366
367 ret = intel_ring_begin(ring, 4);
368 if (ret)
369 return ret;
370
371 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
372 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200373 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300374 intel_ring_emit(ring, 0);
375 intel_ring_advance(ring);
376
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200377 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300378 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
379
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300380 return 0;
381}
382
Ben Widawskya5f3d682013-11-02 21:07:27 -0700383static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100384gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700385 u32 invalidate_domains, u32 flush_domains)
386{
387 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100388 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700389 int ret;
390
391 flags |= PIPE_CONTROL_CS_STALL;
392
393 if (flush_domains) {
394 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
395 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
396 }
397 if (invalidate_domains) {
398 flags |= PIPE_CONTROL_TLB_INVALIDATE;
399 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
400 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
401 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
402 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
403 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
404 flags |= PIPE_CONTROL_QW_WRITE;
405 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
406 }
407
408 ret = intel_ring_begin(ring, 6);
409 if (ret)
410 return ret;
411
412 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
413 intel_ring_emit(ring, flags);
414 intel_ring_emit(ring, scratch_addr);
415 intel_ring_emit(ring, 0);
416 intel_ring_emit(ring, 0);
417 intel_ring_emit(ring, 0);
418 intel_ring_advance(ring);
419
420 return 0;
421
422}
423
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100424static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100425 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800426{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300427 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100428 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800429}
430
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100431u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800432{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300433 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000434 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800435
Chris Wilson50877442014-03-21 12:41:53 +0000436 if (INTEL_INFO(ring->dev)->gen >= 8)
437 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
438 RING_ACTHD_UDW(ring->mmio_base));
439 else if (INTEL_INFO(ring->dev)->gen >= 4)
440 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
441 else
442 acthd = I915_READ(ACTHD);
443
444 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800445}
446
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100447static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200448{
449 struct drm_i915_private *dev_priv = ring->dev->dev_private;
450 u32 addr;
451
452 addr = dev_priv->status_page_dmah->busaddr;
453 if (INTEL_INFO(ring->dev)->gen >= 4)
454 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
455 I915_WRITE(HWS_PGA, addr);
456}
457
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100458static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100459{
460 struct drm_i915_private *dev_priv = to_i915(ring->dev);
461
462 if (!IS_GEN2(ring->dev)) {
463 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
464 if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
465 DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
466 return false;
467 }
468 }
469
470 I915_WRITE_CTL(ring, 0);
471 I915_WRITE_HEAD(ring, 0);
472 ring->write_tail(ring, 0);
473
474 if (!IS_GEN2(ring->dev)) {
475 (void)I915_READ_CTL(ring);
476 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
477 }
478
479 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
480}
481
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100482static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800483{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200484 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300485 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100486 struct intel_ringbuffer *ringbuf = ring->buffer;
487 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200488 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800489
Deepak Sc8d9a592013-11-23 14:55:42 +0530490 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200491
Chris Wilson9991ae72014-04-02 16:36:07 +0100492 if (!stop_ring(ring)) {
493 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000494 DRM_DEBUG_KMS("%s head not reset to zero "
495 "ctl %08x head %08x tail %08x start %08x\n",
496 ring->name,
497 I915_READ_CTL(ring),
498 I915_READ_HEAD(ring),
499 I915_READ_TAIL(ring),
500 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800501
Chris Wilson9991ae72014-04-02 16:36:07 +0100502 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000503 DRM_ERROR("failed to set %s head to zero "
504 "ctl %08x head %08x tail %08x start %08x\n",
505 ring->name,
506 I915_READ_CTL(ring),
507 I915_READ_HEAD(ring),
508 I915_READ_TAIL(ring),
509 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100510 ret = -EIO;
511 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000512 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700513 }
514
Chris Wilson9991ae72014-04-02 16:36:07 +0100515 if (I915_NEED_GFX_HWS(dev))
516 intel_ring_setup_status_page(ring);
517 else
518 ring_setup_phys_status_page(ring);
519
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200520 /* Initialize the ring. This must happen _after_ we've cleared the ring
521 * registers with the above sequence (the readback of the HEAD registers
522 * also enforces ordering), otherwise the hw might lose the new ring
523 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700524 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200525 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100526 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000527 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800528
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800529 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400530 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700531 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400532 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000533 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100534 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
535 ring->name,
536 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
537 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
538 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200539 ret = -EIO;
540 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800541 }
542
Chris Wilson78501ea2010-10-27 12:18:21 +0100543 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
544 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800545 else {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100546 ringbuf->head = I915_READ_HEAD(ring);
547 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
548 ringbuf->space = ring_space(ring);
549 ringbuf->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800550 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000551
Chris Wilson50f018d2013-06-10 11:20:19 +0100552 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
553
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200554out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530555 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200556
557 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700558}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800559
Chris Wilsonc6df5412010-12-15 09:56:50 +0000560static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100561init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000562{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000563 int ret;
564
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100565 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000566 return 0;
567
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100568 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
569 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000570 DRM_ERROR("Failed to allocate seqno page\n");
571 ret = -ENOMEM;
572 goto err;
573 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100574
Daniel Vettera9cc7262014-02-14 14:01:13 +0100575 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
576 if (ret)
577 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000578
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100579 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000580 if (ret)
581 goto err_unref;
582
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100583 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
584 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
585 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800586 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000587 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800588 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000589
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200590 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100591 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000592 return 0;
593
594err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800595 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000596err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100597 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000598err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000599 return ret;
600}
601
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100602static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800603{
Chris Wilson78501ea2010-10-27 12:18:21 +0100604 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000605 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100606 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +0200607 if (ret)
608 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800609
Akash Goel61a563a2014-03-25 18:01:50 +0530610 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
611 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200612 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000613
614 /* We need to disable the AsyncFlip performance optimisations in order
615 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
616 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100617 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300618 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000619 */
620 if (INTEL_INFO(dev)->gen >= 6)
621 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
622
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000623 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530624 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000625 if (INTEL_INFO(dev)->gen == 6)
626 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000627 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000628
Akash Goel01fa0302014-03-24 23:00:04 +0530629 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000630 if (IS_GEN7(dev))
631 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530632 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000633 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100634
Jesse Barnes8d315282011-10-16 10:23:31 +0200635 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000636 ret = init_pipe_control(ring);
637 if (ret)
638 return ret;
639 }
640
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200641 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700642 /* From the Sandybridge PRM, volume 1 part 3, page 24:
643 * "If this bit is set, STCunit will have LRA as replacement
644 * policy. [...] This bit must be reset. LRA replacement
645 * policy is not supported."
646 */
647 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200648 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800649 }
650
Daniel Vetter6b26c862012-04-24 14:04:12 +0200651 if (INTEL_INFO(dev)->gen >= 6)
652 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000653
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700654 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700655 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700656
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800657 return ret;
658}
659
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100660static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000661{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100662 struct drm_device *dev = ring->dev;
663
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100664 if (ring->scratch.obj == NULL)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000665 return;
666
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100667 if (INTEL_INFO(dev)->gen >= 5) {
668 kunmap(sg_page(ring->scratch.obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800669 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100670 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100671
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100672 drm_gem_object_unreference(&ring->scratch.obj->base);
673 ring->scratch.obj = NULL;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000674}
675
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100676static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -0700677 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000678{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700679 struct drm_device *dev = signaller->dev;
680 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100681 struct intel_engine_cs *useless;
Ben Widawsky024a43e2014-04-29 14:52:30 -0700682 int i, ret;
Ben Widawsky78325f22014-04-29 14:52:29 -0700683
Ben Widawsky024a43e2014-04-29 14:52:30 -0700684 /* NB: In order to be able to do semaphore MBOX updates for varying
685 * number of rings, it's easiest if we round up each individual update
686 * to a multiple of 2 (since ring updates must always be a multiple of
687 * 2) even though the actual update only requires 3 dwords.
688 */
Ben Widawskyad776f82013-05-28 19:22:18 -0700689#define MBOX_UPDATE_DWORDS 4
Ben Widawsky024a43e2014-04-29 14:52:30 -0700690 if (i915_semaphore_is_enabled(dev))
691 num_dwords += ((I915_NUM_RINGS-1) * MBOX_UPDATE_DWORDS);
Mika Kuoppala6e450ab2014-05-15 20:58:07 +0300692 else
693 return intel_ring_begin(signaller, num_dwords);
Ben Widawsky024a43e2014-04-29 14:52:30 -0700694
695 ret = intel_ring_begin(signaller, num_dwords);
696 if (ret)
697 return ret;
698#undef MBOX_UPDATE_DWORDS
699
Ben Widawsky78325f22014-04-29 14:52:29 -0700700 for_each_ring(useless, dev_priv, i) {
701 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
702 if (mbox_reg != GEN6_NOSYNC) {
703 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
704 intel_ring_emit(signaller, mbox_reg);
705 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
706 intel_ring_emit(signaller, MI_NOOP);
707 } else {
708 intel_ring_emit(signaller, MI_NOOP);
709 intel_ring_emit(signaller, MI_NOOP);
710 intel_ring_emit(signaller, MI_NOOP);
711 intel_ring_emit(signaller, MI_NOOP);
712 }
713 }
Ben Widawsky024a43e2014-04-29 14:52:30 -0700714
715 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000716}
717
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700718/**
719 * gen6_add_request - Update the semaphore mailbox registers
720 *
721 * @ring - ring that is adding a request
722 * @seqno - return seqno stuck into the ring
723 *
724 * Update the mailbox registers in the *other* rings with the current seqno.
725 * This acts like a signal in the canonical semaphore.
726 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000727static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100728gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000729{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700730 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000731
Ben Widawsky707d9cf2014-06-30 09:53:36 -0700732 if (ring->semaphore.signal)
733 ret = ring->semaphore.signal(ring, 4);
734 else
735 ret = intel_ring_begin(ring, 4);
736
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000737 if (ret)
738 return ret;
739
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000740 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
741 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +0100742 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000743 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +0100744 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000745
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000746 return 0;
747}
748
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200749static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
750 u32 seqno)
751{
752 struct drm_i915_private *dev_priv = dev->dev_private;
753 return dev_priv->last_seqno < seqno;
754}
755
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700756/**
757 * intel_ring_sync - sync the waiter to the signaller on seqno
758 *
759 * @waiter - ring that is waiting
760 * @signaller - ring which has, or will signal
761 * @seqno - seqno which the waiter will block on
762 */
763static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100764gen6_ring_sync(struct intel_engine_cs *waiter,
765 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200766 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000767{
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700768 u32 dw1 = MI_SEMAPHORE_MBOX |
769 MI_SEMAPHORE_COMPARE |
770 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -0700771 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
772 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000773
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700774 /* Throughout all of the GEM code, seqno passed implies our current
775 * seqno is >= the last seqno executed. However for hardware the
776 * comparison is strictly greater than.
777 */
778 seqno -= 1;
779
Ben Widawskyebc348b2014-04-29 14:52:28 -0700780 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200781
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700782 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000783 if (ret)
784 return ret;
785
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200786 /* If seqno wrap happened, omit the wait with no-ops */
787 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -0700788 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200789 intel_ring_emit(waiter, seqno);
790 intel_ring_emit(waiter, 0);
791 intel_ring_emit(waiter, MI_NOOP);
792 } else {
793 intel_ring_emit(waiter, MI_NOOP);
794 intel_ring_emit(waiter, MI_NOOP);
795 intel_ring_emit(waiter, MI_NOOP);
796 intel_ring_emit(waiter, MI_NOOP);
797 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700798 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000799
800 return 0;
801}
802
Chris Wilsonc6df5412010-12-15 09:56:50 +0000803#define PIPE_CONTROL_FLUSH(ring__, addr__) \
804do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200805 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
806 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000807 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
808 intel_ring_emit(ring__, 0); \
809 intel_ring_emit(ring__, 0); \
810} while (0)
811
812static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100813pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000814{
Chris Wilson18393f62014-04-09 09:19:40 +0100815 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000816 int ret;
817
818 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
819 * incoherent with writes to memory, i.e. completely fubar,
820 * so we need to use PIPE_NOTIFY instead.
821 *
822 * However, we also need to workaround the qword write
823 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
824 * memory before requesting an interrupt.
825 */
826 ret = intel_ring_begin(ring, 32);
827 if (ret)
828 return ret;
829
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200830 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200831 PIPE_CONTROL_WRITE_FLUSH |
832 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100833 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100834 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000835 intel_ring_emit(ring, 0);
836 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100837 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +0000838 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100839 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000840 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100841 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000842 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100843 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000844 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100845 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000846 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000847
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200848 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200849 PIPE_CONTROL_WRITE_FLUSH |
850 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000851 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100852 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100853 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000854 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +0100855 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000856
Chris Wilsonc6df5412010-12-15 09:56:50 +0000857 return 0;
858}
859
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800860static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100861gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100862{
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100863 /* Workaround to force correct ordering between irq and seqno writes on
864 * ivb (and maybe also on snb) by reading from a CS register (like
865 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +0000866 if (!lazy_coherency) {
867 struct drm_i915_private *dev_priv = ring->dev->dev_private;
868 POSTING_READ(RING_ACTHD(ring->mmio_base));
869 }
870
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100871 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
872}
873
874static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100875ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800876{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000877 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
878}
879
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200880static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100881ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200882{
883 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
884}
885
Chris Wilsonc6df5412010-12-15 09:56:50 +0000886static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100887pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000888{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100889 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +0000890}
891
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200892static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100893pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200894{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100895 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200896}
897
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000898static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100899gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +0200900{
901 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300902 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100903 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200904
905 if (!dev->irq_enabled)
906 return false;
907
Chris Wilson7338aef2012-04-24 21:48:47 +0100908 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300909 if (ring->irq_refcount++ == 0)
910 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +0100911 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200912
913 return true;
914}
915
916static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100917gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +0200918{
919 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300920 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100921 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200922
Chris Wilson7338aef2012-04-24 21:48:47 +0100923 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300924 if (--ring->irq_refcount == 0)
925 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +0100926 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200927}
928
929static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100930i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700931{
Chris Wilson78501ea2010-10-27 12:18:21 +0100932 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300933 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100934 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700935
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000936 if (!dev->irq_enabled)
937 return false;
938
Chris Wilson7338aef2012-04-24 21:48:47 +0100939 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200940 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200941 dev_priv->irq_mask &= ~ring->irq_enable_mask;
942 I915_WRITE(IMR, dev_priv->irq_mask);
943 POSTING_READ(IMR);
944 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100945 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000946
947 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700948}
949
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800950static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100951i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700952{
Chris Wilson78501ea2010-10-27 12:18:21 +0100953 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300954 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100955 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700956
Chris Wilson7338aef2012-04-24 21:48:47 +0100957 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200958 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200959 dev_priv->irq_mask |= ring->irq_enable_mask;
960 I915_WRITE(IMR, dev_priv->irq_mask);
961 POSTING_READ(IMR);
962 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100963 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700964}
965
Chris Wilsonc2798b12012-04-22 21:13:57 +0100966static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100967i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +0100968{
969 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300970 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100971 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100972
973 if (!dev->irq_enabled)
974 return false;
975
Chris Wilson7338aef2012-04-24 21:48:47 +0100976 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200977 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +0100978 dev_priv->irq_mask &= ~ring->irq_enable_mask;
979 I915_WRITE16(IMR, dev_priv->irq_mask);
980 POSTING_READ16(IMR);
981 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100982 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100983
984 return true;
985}
986
987static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100988i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +0100989{
990 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300991 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100992 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100993
Chris Wilson7338aef2012-04-24 21:48:47 +0100994 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200995 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +0100996 dev_priv->irq_mask |= ring->irq_enable_mask;
997 I915_WRITE16(IMR, dev_priv->irq_mask);
998 POSTING_READ16(IMR);
999 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001000 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001001}
1002
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001003void intel_ring_setup_status_page(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001004{
Eric Anholt45930102011-05-06 17:12:35 -07001005 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001006 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -07001007 u32 mmio = 0;
1008
1009 /* The ring status page addresses are no longer next to the rest of
1010 * the ring registers as of gen7.
1011 */
1012 if (IS_GEN7(dev)) {
1013 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +01001014 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -07001015 mmio = RENDER_HWS_PGA_GEN7;
1016 break;
Daniel Vetter96154f22011-12-14 13:57:00 +01001017 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -07001018 mmio = BLT_HWS_PGA_GEN7;
1019 break;
Zhao Yakui77fe2ff2014-04-17 10:37:39 +08001020 /*
1021 * VCS2 actually doesn't exist on Gen7. Only shut up
1022 * gcc switch check warning
1023 */
1024 case VCS2:
Daniel Vetter96154f22011-12-14 13:57:00 +01001025 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -07001026 mmio = BSD_HWS_PGA_GEN7;
1027 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -07001028 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001029 mmio = VEBOX_HWS_PGA_GEN7;
1030 break;
Eric Anholt45930102011-05-06 17:12:35 -07001031 }
1032 } else if (IS_GEN6(ring->dev)) {
1033 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1034 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -08001035 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001036 mmio = RING_HWS_PGA(ring->mmio_base);
1037 }
1038
Chris Wilson78501ea2010-10-27 12:18:21 +01001039 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1040 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001041
Damien Lespiaudc616b82014-03-13 01:40:28 +00001042 /*
1043 * Flush the TLB for this page
1044 *
1045 * FIXME: These two bits have disappeared on gen8, so a question
1046 * arises: do we still need this and if so how should we go about
1047 * invalidating the TLB?
1048 */
1049 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001050 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301051
1052 /* ring should be idle before issuing a sync flush*/
1053 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1054
Chris Wilson884020b2013-08-06 19:01:14 +01001055 I915_WRITE(reg,
1056 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1057 INSTPM_SYNC_FLUSH));
1058 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1059 1000))
1060 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1061 ring->name);
1062 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001063}
1064
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001065static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001066bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001067 u32 invalidate_domains,
1068 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001069{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001070 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001071
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001072 ret = intel_ring_begin(ring, 2);
1073 if (ret)
1074 return ret;
1075
1076 intel_ring_emit(ring, MI_FLUSH);
1077 intel_ring_emit(ring, MI_NOOP);
1078 intel_ring_advance(ring);
1079 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001080}
1081
Chris Wilson3cce4692010-10-27 16:11:02 +01001082static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001083i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001084{
Chris Wilson3cce4692010-10-27 16:11:02 +01001085 int ret;
1086
1087 ret = intel_ring_begin(ring, 4);
1088 if (ret)
1089 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001090
Chris Wilson3cce4692010-10-27 16:11:02 +01001091 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1092 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001093 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson3cce4692010-10-27 16:11:02 +01001094 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001095 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001096
Chris Wilson3cce4692010-10-27 16:11:02 +01001097 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001098}
1099
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001100static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001101gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001102{
1103 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001104 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001105 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001106
1107 if (!dev->irq_enabled)
1108 return false;
1109
Chris Wilson7338aef2012-04-24 21:48:47 +01001110 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001111 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001112 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001113 I915_WRITE_IMR(ring,
1114 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001115 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001116 else
1117 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001118 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001119 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001120 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001121
1122 return true;
1123}
1124
1125static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001126gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001127{
1128 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001129 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001130 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001131
Chris Wilson7338aef2012-04-24 21:48:47 +01001132 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001133 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001134 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001135 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001136 else
1137 I915_WRITE_IMR(ring, ~0);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001138 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001139 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001140 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001141}
1142
Ben Widawskya19d2932013-05-28 19:22:30 -07001143static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001144hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001145{
1146 struct drm_device *dev = ring->dev;
1147 struct drm_i915_private *dev_priv = dev->dev_private;
1148 unsigned long flags;
1149
1150 if (!dev->irq_enabled)
1151 return false;
1152
Daniel Vetter59cdb632013-07-04 23:35:28 +02001153 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001154 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001155 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001156 snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001157 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001158 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001159
1160 return true;
1161}
1162
1163static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001164hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001165{
1166 struct drm_device *dev = ring->dev;
1167 struct drm_i915_private *dev_priv = dev->dev_private;
1168 unsigned long flags;
1169
1170 if (!dev->irq_enabled)
1171 return;
1172
Daniel Vetter59cdb632013-07-04 23:35:28 +02001173 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001174 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001175 I915_WRITE_IMR(ring, ~0);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001176 snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001177 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001178 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001179}
1180
Ben Widawskyabd58f02013-11-02 21:07:09 -07001181static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001182gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001183{
1184 struct drm_device *dev = ring->dev;
1185 struct drm_i915_private *dev_priv = dev->dev_private;
1186 unsigned long flags;
1187
1188 if (!dev->irq_enabled)
1189 return false;
1190
1191 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1192 if (ring->irq_refcount++ == 0) {
1193 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1194 I915_WRITE_IMR(ring,
1195 ~(ring->irq_enable_mask |
1196 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1197 } else {
1198 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1199 }
1200 POSTING_READ(RING_IMR(ring->mmio_base));
1201 }
1202 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1203
1204 return true;
1205}
1206
1207static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001208gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001209{
1210 struct drm_device *dev = ring->dev;
1211 struct drm_i915_private *dev_priv = dev->dev_private;
1212 unsigned long flags;
1213
1214 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1215 if (--ring->irq_refcount == 0) {
1216 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1217 I915_WRITE_IMR(ring,
1218 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1219 } else {
1220 I915_WRITE_IMR(ring, ~0);
1221 }
1222 POSTING_READ(RING_IMR(ring->mmio_base));
1223 }
1224 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1225}
1226
Zou Nan haid1b851f2010-05-21 09:08:57 +08001227static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001228i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001229 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001230 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001231{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001232 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001233
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001234 ret = intel_ring_begin(ring, 2);
1235 if (ret)
1236 return ret;
1237
Chris Wilson78501ea2010-10-27 12:18:21 +01001238 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001239 MI_BATCH_BUFFER_START |
1240 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001241 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001242 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001243 intel_ring_advance(ring);
1244
Zou Nan haid1b851f2010-05-21 09:08:57 +08001245 return 0;
1246}
1247
Daniel Vetterb45305f2012-12-17 16:21:27 +01001248/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1249#define I830_BATCH_LIMIT (256*1024)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001250static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001251i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001252 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001253 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001254{
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001255 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001256
Daniel Vetterb45305f2012-12-17 16:21:27 +01001257 if (flags & I915_DISPATCH_PINNED) {
1258 ret = intel_ring_begin(ring, 4);
1259 if (ret)
1260 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001261
Daniel Vetterb45305f2012-12-17 16:21:27 +01001262 intel_ring_emit(ring, MI_BATCH_BUFFER);
1263 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1264 intel_ring_emit(ring, offset + len - 8);
1265 intel_ring_emit(ring, MI_NOOP);
1266 intel_ring_advance(ring);
1267 } else {
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001268 u32 cs_offset = ring->scratch.gtt_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001269
1270 if (len > I830_BATCH_LIMIT)
1271 return -ENOSPC;
1272
1273 ret = intel_ring_begin(ring, 9+3);
1274 if (ret)
1275 return ret;
1276 /* Blit the batch (which has now all relocs applied) to the stable batch
1277 * scratch bo area (so that the CS never stumbles over its tlb
1278 * invalidation bug) ... */
1279 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1280 XY_SRC_COPY_BLT_WRITE_ALPHA |
1281 XY_SRC_COPY_BLT_WRITE_RGB);
1282 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1283 intel_ring_emit(ring, 0);
1284 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1285 intel_ring_emit(ring, cs_offset);
1286 intel_ring_emit(ring, 0);
1287 intel_ring_emit(ring, 4096);
1288 intel_ring_emit(ring, offset);
1289 intel_ring_emit(ring, MI_FLUSH);
1290
1291 /* ... and execute it. */
1292 intel_ring_emit(ring, MI_BATCH_BUFFER);
1293 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1294 intel_ring_emit(ring, cs_offset + len - 8);
1295 intel_ring_advance(ring);
1296 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001297
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001298 return 0;
1299}
1300
1301static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001302i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001303 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001304 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001305{
1306 int ret;
1307
1308 ret = intel_ring_begin(ring, 2);
1309 if (ret)
1310 return ret;
1311
Chris Wilson65f56872012-04-17 16:38:12 +01001312 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001313 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001314 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001315
Eric Anholt62fdfea2010-05-21 13:26:39 -07001316 return 0;
1317}
1318
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001319static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001320{
Chris Wilson05394f32010-11-08 19:18:58 +00001321 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001322
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001323 obj = ring->status_page.obj;
1324 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001325 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001326
Chris Wilson9da3da62012-06-01 15:20:22 +01001327 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001328 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001329 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001330 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001331}
1332
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001333static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001334{
Chris Wilson05394f32010-11-08 19:18:58 +00001335 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001336
Chris Wilsone3efda42014-04-09 09:19:41 +01001337 if ((obj = ring->status_page.obj) == NULL) {
1338 int ret;
1339
1340 obj = i915_gem_alloc_object(ring->dev, 4096);
1341 if (obj == NULL) {
1342 DRM_ERROR("Failed to allocate status page\n");
1343 return -ENOMEM;
1344 }
1345
1346 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1347 if (ret)
1348 goto err_unref;
1349
1350 ret = i915_gem_obj_ggtt_pin(obj, 4096, 0);
1351 if (ret) {
1352err_unref:
1353 drm_gem_object_unreference(&obj->base);
1354 return ret;
1355 }
1356
1357 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001358 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001359
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001360 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001361 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001362 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001363
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001364 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1365 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001366
1367 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001368}
1369
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001370static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001371{
1372 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001373
1374 if (!dev_priv->status_page_dmah) {
1375 dev_priv->status_page_dmah =
1376 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1377 if (!dev_priv->status_page_dmah)
1378 return -ENOMEM;
1379 }
1380
Chris Wilson6b8294a2012-11-16 11:43:20 +00001381 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1382 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1383
1384 return 0;
1385}
1386
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001387static int allocate_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01001388{
1389 struct drm_device *dev = ring->dev;
1390 struct drm_i915_private *dev_priv = to_i915(dev);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001391 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsone3efda42014-04-09 09:19:41 +01001392 struct drm_i915_gem_object *obj;
1393 int ret;
1394
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001395 if (intel_ring_initialized(ring))
Chris Wilsone3efda42014-04-09 09:19:41 +01001396 return 0;
1397
1398 obj = NULL;
1399 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001400 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001401 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001402 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001403 if (obj == NULL)
1404 return -ENOMEM;
1405
Akash Goel24f3a8c2014-06-17 10:59:42 +05301406 /* mark ring buffers as read-only from GPU side by default */
1407 obj->gt_ro = 1;
1408
Chris Wilsone3efda42014-04-09 09:19:41 +01001409 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1410 if (ret)
1411 goto err_unref;
1412
1413 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1414 if (ret)
1415 goto err_unpin;
1416
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001417 ringbuf->virtual_start =
Chris Wilsone3efda42014-04-09 09:19:41 +01001418 ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001419 ringbuf->size);
1420 if (ringbuf->virtual_start == NULL) {
Chris Wilsone3efda42014-04-09 09:19:41 +01001421 ret = -EINVAL;
1422 goto err_unpin;
1423 }
1424
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001425 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001426 return 0;
1427
1428err_unpin:
1429 i915_gem_object_ggtt_unpin(obj);
1430err_unref:
1431 drm_gem_object_unreference(&obj->base);
1432 return ret;
1433}
1434
Ben Widawskyc43b5632012-04-16 14:07:40 -07001435static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001436 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001437{
Oscar Mateo8ee14972014-05-22 14:13:34 +01001438 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsondd785e32010-08-07 11:01:34 +01001439 int ret;
1440
Oscar Mateo8ee14972014-05-22 14:13:34 +01001441 if (ringbuf == NULL) {
1442 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1443 if (!ringbuf)
1444 return -ENOMEM;
1445 ring->buffer = ringbuf;
1446 }
1447
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001448 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001449 INIT_LIST_HEAD(&ring->active_list);
1450 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001451 ringbuf->size = 32 * PAGE_SIZE;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001452 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001453
Chris Wilsonb259f672011-03-29 13:19:09 +01001454 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001455
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001456 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001457 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001458 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001459 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001460 } else {
1461 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001462 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001463 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001464 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001465 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001466
Chris Wilsone3efda42014-04-09 09:19:41 +01001467 ret = allocate_ring_buffer(ring);
1468 if (ret) {
1469 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001470 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001471 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001472
Chris Wilson55249ba2010-12-22 14:04:47 +00001473 /* Workaround an erratum on the i830 which causes a hang if
1474 * the TAIL pointer points to within the last 2 cachelines
1475 * of the buffer.
1476 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001477 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001478 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001479 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001480
Brad Volkin44e895a2014-05-10 14:10:43 -07001481 ret = i915_cmd_parser_init_ring(ring);
1482 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001483 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001484
Oscar Mateo8ee14972014-05-22 14:13:34 +01001485 ret = ring->init(ring);
1486 if (ret)
1487 goto error;
1488
1489 return 0;
1490
1491error:
1492 kfree(ringbuf);
1493 ring->buffer = NULL;
1494 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001495}
1496
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001497void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001498{
Chris Wilsone3efda42014-04-09 09:19:41 +01001499 struct drm_i915_private *dev_priv = to_i915(ring->dev);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001500 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson33626e62010-10-29 16:18:36 +01001501
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001502 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07001503 return;
1504
Chris Wilsone3efda42014-04-09 09:19:41 +01001505 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03001506 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01001507
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001508 iounmap(ringbuf->virtual_start);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001509
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001510 i915_gem_object_ggtt_unpin(ringbuf->obj);
1511 drm_gem_object_unreference(&ringbuf->obj->base);
1512 ringbuf->obj = NULL;
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001513 ring->preallocated_lazy_request = NULL;
1514 ring->outstanding_lazy_seqno = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01001515
Zou Nan hai8d192152010-11-02 16:31:01 +08001516 if (ring->cleanup)
1517 ring->cleanup(ring);
1518
Chris Wilson78501ea2010-10-27 12:18:21 +01001519 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07001520
1521 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001522
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001523 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001524 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001525}
1526
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001527static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001528{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001529 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001530 struct drm_i915_gem_request *request;
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001531 u32 seqno = 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001532 int ret;
1533
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001534 if (ringbuf->last_retired_head != -1) {
1535 ringbuf->head = ringbuf->last_retired_head;
1536 ringbuf->last_retired_head = -1;
Chris Wilson1f709992014-01-27 22:43:07 +00001537
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001538 ringbuf->space = ring_space(ring);
1539 if (ringbuf->space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001540 return 0;
1541 }
1542
1543 list_for_each_entry(request, &ring->request_list, list) {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001544 if (__ring_space(request->tail, ringbuf->tail, ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00001545 seqno = request->seqno;
1546 break;
1547 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00001548 }
1549
1550 if (seqno == 0)
1551 return -ENOSPC;
1552
Chris Wilson1f709992014-01-27 22:43:07 +00001553 ret = i915_wait_seqno(ring, seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001554 if (ret)
1555 return ret;
1556
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001557 i915_gem_retire_requests_ring(ring);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001558 ringbuf->head = ringbuf->last_retired_head;
1559 ringbuf->last_retired_head = -1;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001560
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001561 ringbuf->space = ring_space(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001562 return 0;
1563}
1564
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001565static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001566{
Chris Wilson78501ea2010-10-27 12:18:21 +01001567 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001568 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001569 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01001570 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001571 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001572
Chris Wilsona71d8d92012-02-15 11:25:36 +00001573 ret = intel_ring_wait_request(ring, n);
1574 if (ret != -ENOSPC)
1575 return ret;
1576
Chris Wilson09246732013-08-10 22:16:32 +01001577 /* force the tail write in case we have been skipping them */
1578 __intel_ring_advance(ring);
1579
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001580 /* With GEM the hangcheck timer should kick us out of the loop,
1581 * leaving it early runs the risk of corrupting GEM state (due
1582 * to running on almost untested codepaths). But on resume
1583 * timers don't work yet, so prevent a complete hang in that
1584 * case by choosing an insanely large timeout. */
1585 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001586
Chris Wilsondcfe0502014-05-05 09:07:32 +01001587 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001588 do {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001589 ringbuf->head = I915_READ_HEAD(ring);
1590 ringbuf->space = ring_space(ring);
1591 if (ringbuf->space >= n) {
Chris Wilsondcfe0502014-05-05 09:07:32 +01001592 ret = 0;
1593 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001594 }
1595
Daniel Vetterfb19e2a2014-02-12 23:44:34 +01001596 if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
1597 dev->primary->master) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001598 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1599 if (master_priv->sarea_priv)
1600 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1601 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001602
Chris Wilsone60a0b12010-10-13 10:09:14 +01001603 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001604
Chris Wilsondcfe0502014-05-05 09:07:32 +01001605 if (dev_priv->mm.interruptible && signal_pending(current)) {
1606 ret = -ERESTARTSYS;
1607 break;
1608 }
1609
Daniel Vetter33196de2012-11-14 17:14:05 +01001610 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1611 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001612 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01001613 break;
1614
1615 if (time_after(jiffies, end)) {
1616 ret = -EBUSY;
1617 break;
1618 }
1619 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00001620 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01001621 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001622}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001623
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001624static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001625{
1626 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001627 struct intel_ringbuffer *ringbuf = ring->buffer;
1628 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001629
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001630 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00001631 int ret = ring_wait_for_space(ring, rem);
1632 if (ret)
1633 return ret;
1634 }
1635
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001636 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001637 rem /= 4;
1638 while (rem--)
1639 iowrite32(MI_NOOP, virt++);
1640
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001641 ringbuf->tail = 0;
1642 ringbuf->space = ring_space(ring);
Chris Wilson3e960502012-11-27 16:22:54 +00001643
1644 return 0;
1645}
1646
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001647int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001648{
1649 u32 seqno;
1650 int ret;
1651
1652 /* We need to add any requests required to flush the objects and ring */
Chris Wilson18235212013-09-04 10:45:51 +01001653 if (ring->outstanding_lazy_seqno) {
Mika Kuoppala0025c072013-06-12 12:35:30 +03001654 ret = i915_add_request(ring, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00001655 if (ret)
1656 return ret;
1657 }
1658
1659 /* Wait upon the last request to be completed */
1660 if (list_empty(&ring->request_list))
1661 return 0;
1662
1663 seqno = list_entry(ring->request_list.prev,
1664 struct drm_i915_gem_request,
1665 list)->seqno;
1666
1667 return i915_wait_seqno(ring, seqno);
1668}
1669
Chris Wilson9d7730912012-11-27 16:22:52 +00001670static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001671intel_ring_alloc_seqno(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00001672{
Chris Wilson18235212013-09-04 10:45:51 +01001673 if (ring->outstanding_lazy_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00001674 return 0;
1675
Chris Wilson3c0e2342013-09-04 10:45:52 +01001676 if (ring->preallocated_lazy_request == NULL) {
1677 struct drm_i915_gem_request *request;
1678
1679 request = kmalloc(sizeof(*request), GFP_KERNEL);
1680 if (request == NULL)
1681 return -ENOMEM;
1682
1683 ring->preallocated_lazy_request = request;
1684 }
1685
Chris Wilson18235212013-09-04 10:45:51 +01001686 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
Chris Wilson9d7730912012-11-27 16:22:52 +00001687}
1688
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001689static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00001690 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001691{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001692 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001693 int ret;
1694
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001695 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001696 ret = intel_wrap_ring_buffer(ring);
1697 if (unlikely(ret))
1698 return ret;
1699 }
1700
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001701 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001702 ret = ring_wait_for_space(ring, bytes);
1703 if (unlikely(ret))
1704 return ret;
1705 }
1706
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001707 return 0;
1708}
1709
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001710int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001711 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001712{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001713 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001714 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001715
Daniel Vetter33196de2012-11-14 17:14:05 +01001716 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1717 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02001718 if (ret)
1719 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001720
Chris Wilson304d6952014-01-02 14:32:35 +00001721 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
1722 if (ret)
1723 return ret;
1724
Chris Wilson9d7730912012-11-27 16:22:52 +00001725 /* Preallocate the olr before touching the ring */
1726 ret = intel_ring_alloc_seqno(ring);
1727 if (ret)
1728 return ret;
1729
Oscar Mateoee1b1e52014-05-22 14:13:35 +01001730 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00001731 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001732}
1733
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001734/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001735int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001736{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01001737 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001738 int ret;
1739
1740 if (num_dwords == 0)
1741 return 0;
1742
Chris Wilson18393f62014-04-09 09:19:40 +01001743 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001744 ret = intel_ring_begin(ring, num_dwords);
1745 if (ret)
1746 return ret;
1747
1748 while (num_dwords--)
1749 intel_ring_emit(ring, MI_NOOP);
1750
1751 intel_ring_advance(ring);
1752
1753 return 0;
1754}
1755
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001756void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001757{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01001758 struct drm_device *dev = ring->dev;
1759 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001760
Chris Wilson18235212013-09-04 10:45:51 +01001761 BUG_ON(ring->outstanding_lazy_seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001762
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01001763 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001764 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
1765 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01001766 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07001767 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01001768 }
Chris Wilson297b0c52010-10-22 17:02:41 +01001769
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001770 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03001771 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01001772}
1773
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001774static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001775 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001776{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001777 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001778
1779 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001780
Chris Wilson12f55812012-07-05 17:14:01 +01001781 /* Disable notification that the ring is IDLE. The GT
1782 * will then assume that it is busy and bring it out of rc6.
1783 */
1784 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1785 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1786
1787 /* Clear the context id. Here be magic! */
1788 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1789
1790 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001791 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01001792 GEN6_BSD_SLEEP_INDICATOR) == 0,
1793 50))
1794 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001795
Chris Wilson12f55812012-07-05 17:14:01 +01001796 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04001797 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01001798 POSTING_READ(RING_TAIL(ring->mmio_base));
1799
1800 /* Let the ring send IDLE messages to the GT again,
1801 * and so let it sleep to conserve power when idle.
1802 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001803 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01001804 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001805}
1806
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001807static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07001808 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001809{
Chris Wilson71a77e02011-02-02 12:13:49 +00001810 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001811 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001812
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001813 ret = intel_ring_begin(ring, 4);
1814 if (ret)
1815 return ret;
1816
Chris Wilson71a77e02011-02-02 12:13:49 +00001817 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001818 if (INTEL_INFO(ring->dev)->gen >= 8)
1819 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07001820 /*
1821 * Bspec vol 1c.5 - video engine command streamer:
1822 * "If ENABLED, all TLBs will be invalidated once the flush
1823 * operation is complete. This bit is only valid when the
1824 * Post-Sync Operation field is a value of 1h or 3h."
1825 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001826 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07001827 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1828 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001829 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001830 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001831 if (INTEL_INFO(ring->dev)->gen >= 8) {
1832 intel_ring_emit(ring, 0); /* upper addr */
1833 intel_ring_emit(ring, 0); /* value */
1834 } else {
1835 intel_ring_emit(ring, 0);
1836 intel_ring_emit(ring, MI_NOOP);
1837 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001838 intel_ring_advance(ring);
1839 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001840}
1841
1842static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001843gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001844 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001845 unsigned flags)
1846{
Ben Widawsky28cf5412013-11-02 21:07:26 -07001847 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1848 bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
1849 !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001850 int ret;
1851
1852 ret = intel_ring_begin(ring, 4);
1853 if (ret)
1854 return ret;
1855
1856 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07001857 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001858 intel_ring_emit(ring, lower_32_bits(offset));
1859 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001860 intel_ring_emit(ring, MI_NOOP);
1861 intel_ring_advance(ring);
1862
1863 return 0;
1864}
1865
1866static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001867hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001868 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001869 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001870{
Akshay Joshi0206e352011-08-16 15:34:10 -04001871 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001872
Akshay Joshi0206e352011-08-16 15:34:10 -04001873 ret = intel_ring_begin(ring, 2);
1874 if (ret)
1875 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001876
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001877 intel_ring_emit(ring,
1878 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
1879 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
1880 /* bit0-7 is the length on GEN6+ */
1881 intel_ring_emit(ring, offset);
1882 intel_ring_advance(ring);
1883
1884 return 0;
1885}
1886
1887static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001888gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001889 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001890 unsigned flags)
1891{
1892 int ret;
1893
1894 ret = intel_ring_begin(ring, 2);
1895 if (ret)
1896 return ret;
1897
1898 intel_ring_emit(ring,
1899 MI_BATCH_BUFFER_START |
1900 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04001901 /* bit0-7 is the length on GEN6+ */
1902 intel_ring_emit(ring, offset);
1903 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001904
Akshay Joshi0206e352011-08-16 15:34:10 -04001905 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001906}
1907
Chris Wilson549f7362010-10-19 11:19:32 +01001908/* Blitter support (SandyBridge+) */
1909
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001910static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07001911 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08001912{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001913 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00001914 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001915 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001916
Daniel Vetter6a233c72011-12-14 13:57:07 +01001917 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001918 if (ret)
1919 return ret;
1920
Chris Wilson71a77e02011-02-02 12:13:49 +00001921 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001922 if (INTEL_INFO(ring->dev)->gen >= 8)
1923 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07001924 /*
1925 * Bspec vol 1c.3 - blitter engine command streamer:
1926 * "If ENABLED, all TLBs will be invalidated once the flush
1927 * operation is complete. This bit is only valid when the
1928 * Post-Sync Operation field is a value of 1h or 3h."
1929 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001930 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07001931 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01001932 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001933 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001934 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001935 if (INTEL_INFO(ring->dev)->gen >= 8) {
1936 intel_ring_emit(ring, 0); /* upper addr */
1937 intel_ring_emit(ring, 0); /* value */
1938 } else {
1939 intel_ring_emit(ring, 0);
1940 intel_ring_emit(ring, MI_NOOP);
1941 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001942 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001943
Ville Syrjälä9688eca2013-11-06 23:02:19 +02001944 if (IS_GEN7(dev) && !invalidate && flush)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001945 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
1946
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001947 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08001948}
1949
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001950int intel_init_render_ring_buffer(struct drm_device *dev)
1951{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001952 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001953 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001954
Daniel Vetter59465b52012-04-11 22:12:48 +02001955 ring->name = "render ring";
1956 ring->id = RCS;
1957 ring->mmio_base = RENDER_RING_BASE;
1958
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001959 if (INTEL_INFO(dev)->gen >= 8) {
1960 ring->add_request = gen6_add_request;
1961 ring->flush = gen8_render_ring_flush;
1962 ring->irq_get = gen8_ring_get_irq;
1963 ring->irq_put = gen8_ring_put_irq;
1964 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
1965 ring->get_seqno = gen6_ring_get_seqno;
1966 ring->set_seqno = ring_set_seqno;
1967 if (i915_semaphore_is_enabled(dev)) {
1968 ring->semaphore.sync_to = gen6_ring_sync;
1969 ring->semaphore.signal = gen6_signal;
1970 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
1971 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
1972 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
1973 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
1974 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
1975 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
1976 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
1977 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
1978 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
1979 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
1980 }
1981 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001982 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03001983 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01001984 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03001985 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001986 ring->irq_get = gen6_ring_get_irq;
1987 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07001988 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001989 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001990 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001991 if (i915_semaphore_is_enabled(dev)) {
1992 ring->semaphore.sync_to = gen6_ring_sync;
1993 ring->semaphore.signal = gen6_signal;
1994 /*
1995 * The current semaphore is only applied on pre-gen8
1996 * platform. And there is no VCS2 ring on the pre-gen8
1997 * platform. So the semaphore between RCS and VCS2 is
1998 * initialized as INVALID. Gen8 will initialize the
1999 * sema between VCS2 and RCS later.
2000 */
2001 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2002 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2003 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2004 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2005 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2006 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2007 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2008 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2009 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2010 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2011 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002012 } else if (IS_GEN5(dev)) {
2013 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002014 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002015 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002016 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002017 ring->irq_get = gen5_ring_get_irq;
2018 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002019 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2020 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002021 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002022 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002023 if (INTEL_INFO(dev)->gen < 4)
2024 ring->flush = gen2_render_ring_flush;
2025 else
2026 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002027 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002028 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002029 if (IS_GEN2(dev)) {
2030 ring->irq_get = i8xx_ring_get_irq;
2031 ring->irq_put = i8xx_ring_put_irq;
2032 } else {
2033 ring->irq_get = i9xx_ring_get_irq;
2034 ring->irq_put = i9xx_ring_put_irq;
2035 }
Daniel Vettere3670312012-04-11 22:12:53 +02002036 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002037 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002038 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002039
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002040 if (IS_HASWELL(dev))
2041 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002042 else if (IS_GEN8(dev))
2043 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002044 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002045 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2046 else if (INTEL_INFO(dev)->gen >= 4)
2047 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2048 else if (IS_I830(dev) || IS_845G(dev))
2049 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2050 else
2051 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002052 ring->init = init_render_ring;
2053 ring->cleanup = render_ring_cleanup;
2054
Daniel Vetterb45305f2012-12-17 16:21:27 +01002055 /* Workaround batchbuffer to combat CS tlb bug. */
2056 if (HAS_BROKEN_CS_TLB(dev)) {
2057 struct drm_i915_gem_object *obj;
2058 int ret;
2059
2060 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
2061 if (obj == NULL) {
2062 DRM_ERROR("Failed to allocate batch bo\n");
2063 return -ENOMEM;
2064 }
2065
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002066 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002067 if (ret != 0) {
2068 drm_gem_object_unreference(&obj->base);
2069 DRM_ERROR("Failed to ping batch bo\n");
2070 return ret;
2071 }
2072
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002073 ring->scratch.obj = obj;
2074 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002075 }
2076
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002077 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002078}
2079
Chris Wilsone8616b62011-01-20 09:57:11 +00002080int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
2081{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002082 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002083 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Oscar Mateo8ee14972014-05-22 14:13:34 +01002084 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002085 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002086
Oscar Mateo8ee14972014-05-22 14:13:34 +01002087 if (ringbuf == NULL) {
2088 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
2089 if (!ringbuf)
2090 return -ENOMEM;
2091 ring->buffer = ringbuf;
2092 }
2093
Daniel Vetter59465b52012-04-11 22:12:48 +02002094 ring->name = "render ring";
2095 ring->id = RCS;
2096 ring->mmio_base = RENDER_RING_BASE;
2097
Chris Wilsone8616b62011-01-20 09:57:11 +00002098 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02002099 /* non-kms not supported on gen6+ */
Oscar Mateo8ee14972014-05-22 14:13:34 +01002100 ret = -ENODEV;
2101 goto err_ringbuf;
Chris Wilsone8616b62011-01-20 09:57:11 +00002102 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002103
2104 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
2105 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
2106 * the special gen5 functions. */
2107 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002108 if (INTEL_INFO(dev)->gen < 4)
2109 ring->flush = gen2_render_ring_flush;
2110 else
2111 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002112 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002113 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002114 if (IS_GEN2(dev)) {
2115 ring->irq_get = i8xx_ring_get_irq;
2116 ring->irq_put = i8xx_ring_put_irq;
2117 } else {
2118 ring->irq_get = i9xx_ring_get_irq;
2119 ring->irq_put = i9xx_ring_put_irq;
2120 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002121 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002122 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002123 if (INTEL_INFO(dev)->gen >= 4)
2124 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2125 else if (IS_I830(dev) || IS_845G(dev))
2126 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2127 else
2128 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002129 ring->init = init_render_ring;
2130 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00002131
2132 ring->dev = dev;
2133 INIT_LIST_HEAD(&ring->active_list);
2134 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00002135
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002136 ringbuf->size = size;
2137 ringbuf->effective_size = ringbuf->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02002138 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002139 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilsone8616b62011-01-20 09:57:11 +00002140
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002141 ringbuf->virtual_start = ioremap_wc(start, size);
2142 if (ringbuf->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00002143 DRM_ERROR("can not ioremap virtual address for"
2144 " ring buffer\n");
Oscar Mateo8ee14972014-05-22 14:13:34 +01002145 ret = -ENOMEM;
2146 goto err_ringbuf;
Chris Wilsone8616b62011-01-20 09:57:11 +00002147 }
2148
Chris Wilson6b8294a2012-11-16 11:43:20 +00002149 if (!I915_NEED_GFX_HWS(dev)) {
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002150 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002151 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002152 goto err_vstart;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002153 }
2154
Chris Wilsone8616b62011-01-20 09:57:11 +00002155 return 0;
Oscar Mateo8ee14972014-05-22 14:13:34 +01002156
2157err_vstart:
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002158 iounmap(ringbuf->virtual_start);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002159err_ringbuf:
2160 kfree(ringbuf);
2161 ring->buffer = NULL;
2162 return ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002163}
2164
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002165int intel_init_bsd_ring_buffer(struct drm_device *dev)
2166{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002167 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002168 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002169
Daniel Vetter58fa3832012-04-11 22:12:49 +02002170 ring->name = "bsd ring";
2171 ring->id = VCS;
2172
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002173 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002174 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002175 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002176 /* gen6 bsd needs a special wa for tail updates */
2177 if (IS_GEN6(dev))
2178 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002179 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002180 ring->add_request = gen6_add_request;
2181 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002182 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002183 if (INTEL_INFO(dev)->gen >= 8) {
2184 ring->irq_enable_mask =
2185 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2186 ring->irq_get = gen8_ring_get_irq;
2187 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002188 ring->dispatch_execbuffer =
2189 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002190 if (i915_semaphore_is_enabled(dev)) {
2191 ring->semaphore.sync_to = gen6_ring_sync;
2192 ring->semaphore.signal = gen6_signal;
2193 /*
2194 * The current semaphore is only applied on
2195 * pre-gen8 platform. And there is no VCS2 ring
2196 * on the pre-gen8 platform. So the semaphore
2197 * between VCS and VCS2 is initialized as
2198 * INVALID. Gen8 will initialize the sema
2199 * between VCS2 and VCS later.
2200 */
2201 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2202 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2203 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2204 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2205 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2206 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2207 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2208 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2209 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2210 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2211 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002212 } else {
2213 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2214 ring->irq_get = gen6_ring_get_irq;
2215 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002216 ring->dispatch_execbuffer =
2217 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002218 if (i915_semaphore_is_enabled(dev)) {
2219 ring->semaphore.sync_to = gen6_ring_sync;
2220 ring->semaphore.signal = gen6_signal;
2221 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2222 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2223 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2224 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2225 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2226 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2227 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2228 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2229 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2230 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2231 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002232 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002233 } else {
2234 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002235 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002236 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002237 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002238 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002239 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002240 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002241 ring->irq_get = gen5_ring_get_irq;
2242 ring->irq_put = gen5_ring_put_irq;
2243 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002244 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002245 ring->irq_get = i9xx_ring_get_irq;
2246 ring->irq_put = i9xx_ring_put_irq;
2247 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002248 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002249 }
2250 ring->init = init_ring_common;
2251
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002252 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002253}
Chris Wilson549f7362010-10-19 11:19:32 +01002254
Zhao Yakui845f74a2014-04-17 10:37:37 +08002255/**
2256 * Initialize the second BSD ring for Broadwell GT3.
2257 * It is noted that this only exists on Broadwell GT3.
2258 */
2259int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2260{
2261 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002262 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002263
2264 if ((INTEL_INFO(dev)->gen != 8)) {
2265 DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
2266 return -EINVAL;
2267 }
2268
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002269 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002270 ring->id = VCS2;
2271
2272 ring->write_tail = ring_write_tail;
2273 ring->mmio_base = GEN8_BSD2_RING_BASE;
2274 ring->flush = gen6_bsd_ring_flush;
2275 ring->add_request = gen6_add_request;
2276 ring->get_seqno = gen6_ring_get_seqno;
2277 ring->set_seqno = ring_set_seqno;
2278 ring->irq_enable_mask =
2279 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2280 ring->irq_get = gen8_ring_get_irq;
2281 ring->irq_put = gen8_ring_put_irq;
2282 ring->dispatch_execbuffer =
2283 gen8_ring_dispatch_execbuffer;
Ben Widawskyebc348b2014-04-29 14:52:28 -07002284 ring->semaphore.sync_to = gen6_ring_sync;
Oscar Mateod1533372014-05-09 13:44:59 +01002285 ring->semaphore.signal = gen6_signal;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002286 /*
2287 * The current semaphore is only applied on the pre-gen8. And there
2288 * is no bsd2 ring on the pre-gen8. So now the semaphore_register
2289 * between VCS2 and other ring is initialized as invalid.
2290 * Gen8 will initialize the sema between VCS2 and other ring later.
2291 */
Ben Widawskyebc348b2014-04-29 14:52:28 -07002292 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2293 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2294 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2295 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2296 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2297 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2298 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2299 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2300 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2301 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002302
2303 ring->init = init_ring_common;
2304
2305 return intel_init_ring_buffer(dev, ring);
2306}
2307
Chris Wilson549f7362010-10-19 11:19:32 +01002308int intel_init_blt_ring_buffer(struct drm_device *dev)
2309{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002310 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002311 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002312
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002313 ring->name = "blitter ring";
2314 ring->id = BCS;
2315
2316 ring->mmio_base = BLT_RING_BASE;
2317 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002318 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002319 ring->add_request = gen6_add_request;
2320 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002321 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002322 if (INTEL_INFO(dev)->gen >= 8) {
2323 ring->irq_enable_mask =
2324 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2325 ring->irq_get = gen8_ring_get_irq;
2326 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002327 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002328 if (i915_semaphore_is_enabled(dev)) {
2329 ring->semaphore.sync_to = gen6_ring_sync;
2330 ring->semaphore.signal = gen6_signal;
2331 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2332 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2333 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2334 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2335 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2336 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2337 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2338 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2339 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2340 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2341 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002342 } else {
2343 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2344 ring->irq_get = gen6_ring_get_irq;
2345 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002346 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002347 if (i915_semaphore_is_enabled(dev)) {
2348 ring->semaphore.signal = gen6_signal;
2349 ring->semaphore.sync_to = gen6_ring_sync;
2350 /*
2351 * The current semaphore is only applied on pre-gen8
2352 * platform. And there is no VCS2 ring on the pre-gen8
2353 * platform. So the semaphore between BCS and VCS2 is
2354 * initialized as INVALID. Gen8 will initialize the
2355 * sema between BCS and VCS2 later.
2356 */
2357 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2358 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2359 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2360 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2361 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2362 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2363 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2364 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2365 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2366 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2367 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002368 }
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002369 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002370
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002371 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002372}
Chris Wilsona7b97612012-07-20 12:41:08 +01002373
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002374int intel_init_vebox_ring_buffer(struct drm_device *dev)
2375{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002376 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002377 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002378
2379 ring->name = "video enhancement ring";
2380 ring->id = VECS;
2381
2382 ring->mmio_base = VEBOX_RING_BASE;
2383 ring->write_tail = ring_write_tail;
2384 ring->flush = gen6_ring_flush;
2385 ring->add_request = gen6_add_request;
2386 ring->get_seqno = gen6_ring_get_seqno;
2387 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002388
2389 if (INTEL_INFO(dev)->gen >= 8) {
2390 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002391 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002392 ring->irq_get = gen8_ring_get_irq;
2393 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002394 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002395 if (i915_semaphore_is_enabled(dev)) {
2396 ring->semaphore.sync_to = gen6_ring_sync;
2397 ring->semaphore.signal = gen6_signal;
2398 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2399 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2400 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2401 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2402 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2403 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2404 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2405 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2406 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2407 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2408 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002409 } else {
2410 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2411 ring->irq_get = hsw_vebox_get_irq;
2412 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002413 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002414 if (i915_semaphore_is_enabled(dev)) {
2415 ring->semaphore.sync_to = gen6_ring_sync;
2416 ring->semaphore.signal = gen6_signal;
2417 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2418 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2419 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2420 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2421 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2422 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2423 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2424 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2425 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2426 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2427 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002428 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002429 ring->init = init_ring_common;
2430
2431 return intel_init_ring_buffer(dev, ring);
2432}
2433
Chris Wilsona7b97612012-07-20 12:41:08 +01002434int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002435intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002436{
2437 int ret;
2438
2439 if (!ring->gpu_caches_dirty)
2440 return 0;
2441
2442 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2443 if (ret)
2444 return ret;
2445
2446 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2447
2448 ring->gpu_caches_dirty = false;
2449 return 0;
2450}
2451
2452int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002453intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002454{
2455 uint32_t flush_domains;
2456 int ret;
2457
2458 flush_domains = 0;
2459 if (ring->gpu_caches_dirty)
2460 flush_domains = I915_GEM_GPU_DOMAINS;
2461
2462 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2463 if (ret)
2464 return ret;
2465
2466 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2467
2468 ring->gpu_caches_dirty = false;
2469 return 0;
2470}
Chris Wilsone3efda42014-04-09 09:19:41 +01002471
2472void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002473intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002474{
2475 int ret;
2476
2477 if (!intel_ring_initialized(ring))
2478 return;
2479
2480 ret = intel_ring_idle(ring);
2481 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2482 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2483 ring->name, ret);
2484
2485 stop_ring(ring);
2486}