blob: 59092997bcfbe308238e3aa5a2a14c435ab2ee3c [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson88241782011-01-07 17:09:48 +000039static __must_check int i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +000040static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
41static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000042static __must_check int i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj,
43 bool write);
44static __must_check int i915_gem_object_set_cpu_read_domain_range(struct drm_i915_gem_object *obj,
45 uint64_t offset,
46 uint64_t size);
Chris Wilson05394f32010-11-08 19:18:58 +000047static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000048static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
49 unsigned alignment,
50 bool map_and_fenceable);
Chris Wilsond9e86c02010-11-10 16:40:20 +000051static void i915_gem_clear_fence_reg(struct drm_device *dev,
52 struct drm_i915_fence_reg *reg);
Chris Wilson05394f32010-11-08 19:18:58 +000053static int i915_gem_phys_pwrite(struct drm_device *dev,
54 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100055 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000056 struct drm_file *file);
57static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -070058
Chris Wilson17250b72010-10-28 12:51:39 +010059static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070060 struct shrink_control *sc);
Daniel Vetter8c599672011-12-14 13:57:31 +010061static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010062
Chris Wilson73aa8082010-09-30 11:46:12 +010063/* some bookkeeping */
64static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
65 size_t size)
66{
67 dev_priv->mm.object_count++;
68 dev_priv->mm.object_memory += size;
69}
70
71static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
72 size_t size)
73{
74 dev_priv->mm.object_count--;
75 dev_priv->mm.object_memory -= size;
76}
77
Chris Wilson21dd3732011-01-26 15:55:56 +000078static int
79i915_gem_wait_for_error(struct drm_device *dev)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010080{
81 struct drm_i915_private *dev_priv = dev->dev_private;
82 struct completion *x = &dev_priv->error_completion;
83 unsigned long flags;
84 int ret;
85
86 if (!atomic_read(&dev_priv->mm.wedged))
87 return 0;
88
89 ret = wait_for_completion_interruptible(x);
90 if (ret)
91 return ret;
92
Chris Wilson21dd3732011-01-26 15:55:56 +000093 if (atomic_read(&dev_priv->mm.wedged)) {
94 /* GPU is hung, bump the completion count to account for
95 * the token we just consumed so that we never hit zero and
96 * end up waiting upon a subsequent completion event that
97 * will never happen.
98 */
99 spin_lock_irqsave(&x->wait.lock, flags);
100 x->done++;
101 spin_unlock_irqrestore(&x->wait.lock, flags);
102 }
103 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100104}
105
Chris Wilson54cf91d2010-11-25 18:00:26 +0000106int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100107{
Chris Wilson76c1dec2010-09-25 11:22:51 +0100108 int ret;
109
Chris Wilson21dd3732011-01-26 15:55:56 +0000110 ret = i915_gem_wait_for_error(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100111 if (ret)
112 return ret;
113
114 ret = mutex_lock_interruptible(&dev->struct_mutex);
115 if (ret)
116 return ret;
117
Chris Wilson23bc5982010-09-29 16:10:57 +0100118 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100119 return 0;
120}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100121
Chris Wilson7d1c4802010-08-07 21:45:03 +0100122static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000123i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100124{
Chris Wilson05394f32010-11-08 19:18:58 +0000125 return obj->gtt_space && !obj->active && obj->pin_count == 0;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100126}
127
Chris Wilson20217462010-11-23 15:26:33 +0000128void i915_gem_do_init(struct drm_device *dev,
129 unsigned long start,
130 unsigned long mappable_end,
131 unsigned long end)
Jesse Barnes79e53942008-11-07 14:24:08 -0800132{
133 drm_i915_private_t *dev_priv = dev->dev_private;
134
Chris Wilsonbee4a182011-01-21 10:54:32 +0000135 drm_mm_init(&dev_priv->mm.gtt_space, start, end - start);
Jesse Barnes79e53942008-11-07 14:24:08 -0800136
Chris Wilsonbee4a182011-01-21 10:54:32 +0000137 dev_priv->mm.gtt_start = start;
138 dev_priv->mm.gtt_mappable_end = mappable_end;
139 dev_priv->mm.gtt_end = end;
Chris Wilson73aa8082010-09-30 11:46:12 +0100140 dev_priv->mm.gtt_total = end - start;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200141 dev_priv->mm.mappable_gtt_total = min(end, mappable_end) - start;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000142
143 /* Take over this portion of the GTT */
144 intel_gtt_clear_range(start / PAGE_SIZE, (end-start) / PAGE_SIZE);
Jesse Barnes79e53942008-11-07 14:24:08 -0800145}
Keith Packard6dbe2772008-10-14 21:41:13 -0700146
Eric Anholt673a3942008-07-30 12:06:12 -0700147int
148i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000149 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700150{
Eric Anholt673a3942008-07-30 12:06:12 -0700151 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000152
153 if (args->gtt_start >= args->gtt_end ||
154 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
155 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700156
157 mutex_lock(&dev->struct_mutex);
Chris Wilson20217462010-11-23 15:26:33 +0000158 i915_gem_do_init(dev, args->gtt_start, args->gtt_end, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700159 mutex_unlock(&dev->struct_mutex);
160
Chris Wilson20217462010-11-23 15:26:33 +0000161 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700162}
163
Eric Anholt5a125c32008-10-22 21:40:13 -0700164int
165i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000166 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700167{
Chris Wilson73aa8082010-09-30 11:46:12 +0100168 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700169 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000170 struct drm_i915_gem_object *obj;
171 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700172
173 if (!(dev->driver->driver_features & DRIVER_GEM))
174 return -ENODEV;
175
Chris Wilson6299f992010-11-24 12:23:44 +0000176 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100177 mutex_lock(&dev->struct_mutex);
Chris Wilson6299f992010-11-24 12:23:44 +0000178 list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
179 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100180 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700181
Chris Wilson6299f992010-11-24 12:23:44 +0000182 args->aper_size = dev_priv->mm.gtt_total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400183 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000184
Eric Anholt5a125c32008-10-22 21:40:13 -0700185 return 0;
186}
187
Dave Airlieff72145b2011-02-07 12:16:14 +1000188static int
189i915_gem_create(struct drm_file *file,
190 struct drm_device *dev,
191 uint64_t size,
192 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700193{
Chris Wilson05394f32010-11-08 19:18:58 +0000194 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300195 int ret;
196 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700197
Dave Airlieff72145b2011-02-07 12:16:14 +1000198 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200199 if (size == 0)
200 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700201
202 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000203 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700204 if (obj == NULL)
205 return -ENOMEM;
206
Chris Wilson05394f32010-11-08 19:18:58 +0000207 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100208 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000209 drm_gem_object_release(&obj->base);
210 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100211 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700212 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100213 }
214
Chris Wilson202f2fe2010-10-14 13:20:40 +0100215 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000216 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100217 trace_i915_gem_object_create(obj);
218
Dave Airlieff72145b2011-02-07 12:16:14 +1000219 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700220 return 0;
221}
222
Dave Airlieff72145b2011-02-07 12:16:14 +1000223int
224i915_gem_dumb_create(struct drm_file *file,
225 struct drm_device *dev,
226 struct drm_mode_create_dumb *args)
227{
228 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000229 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000230 args->size = args->pitch * args->height;
231 return i915_gem_create(file, dev,
232 args->size, &args->handle);
233}
234
235int i915_gem_dumb_destroy(struct drm_file *file,
236 struct drm_device *dev,
237 uint32_t handle)
238{
239 return drm_gem_handle_delete(file, handle);
240}
241
242/**
243 * Creates a new mm object and returns a handle to it.
244 */
245int
246i915_gem_create_ioctl(struct drm_device *dev, void *data,
247 struct drm_file *file)
248{
249 struct drm_i915_gem_create *args = data;
250 return i915_gem_create(file, dev,
251 args->size, &args->handle);
252}
253
Chris Wilson05394f32010-11-08 19:18:58 +0000254static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700255{
Chris Wilson05394f32010-11-08 19:18:58 +0000256 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt280b7132009-03-12 16:56:27 -0700257
258 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson05394f32010-11-08 19:18:58 +0000259 obj->tiling_mode != I915_TILING_NONE;
Eric Anholt280b7132009-03-12 16:56:27 -0700260}
261
Eric Anholt673a3942008-07-30 12:06:12 -0700262/**
Eric Anholteb014592009-03-10 11:44:52 -0700263 * This is the fast shmem pread path, which attempts to copy_from_user directly
264 * from the backing pages of the object to the user's address space. On a
265 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
266 */
267static int
Chris Wilson05394f32010-11-08 19:18:58 +0000268i915_gem_shmem_pread_fast(struct drm_device *dev,
269 struct drm_i915_gem_object *obj,
Eric Anholteb014592009-03-10 11:44:52 -0700270 struct drm_i915_gem_pread *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000271 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700272{
Chris Wilson05394f32010-11-08 19:18:58 +0000273 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholteb014592009-03-10 11:44:52 -0700274 ssize_t remain;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100275 loff_t offset;
Eric Anholteb014592009-03-10 11:44:52 -0700276 char __user *user_data;
277 int page_offset, page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700278
279 user_data = (char __user *) (uintptr_t) args->data_ptr;
280 remain = args->size;
281
Eric Anholteb014592009-03-10 11:44:52 -0700282 offset = args->offset;
283
284 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100285 struct page *page;
286 char *vaddr;
287 int ret;
288
Eric Anholteb014592009-03-10 11:44:52 -0700289 /* Operation in this page
290 *
Eric Anholteb014592009-03-10 11:44:52 -0700291 * page_offset = offset within page
292 * page_length = bytes to copy for this page
293 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100294 page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700295 page_length = remain;
296 if ((page_offset + remain) > PAGE_SIZE)
297 page_length = PAGE_SIZE - page_offset;
298
Hugh Dickins5949eac2011-06-27 16:18:18 -0700299 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100300 if (IS_ERR(page))
301 return PTR_ERR(page);
302
303 vaddr = kmap_atomic(page);
304 ret = __copy_to_user_inatomic(user_data,
305 vaddr + page_offset,
306 page_length);
307 kunmap_atomic(vaddr);
308
309 mark_page_accessed(page);
310 page_cache_release(page);
311 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100312 return -EFAULT;
Eric Anholteb014592009-03-10 11:44:52 -0700313
314 remain -= page_length;
315 user_data += page_length;
316 offset += page_length;
317 }
318
Chris Wilson4f27b752010-10-14 15:26:45 +0100319 return 0;
Eric Anholteb014592009-03-10 11:44:52 -0700320}
321
Daniel Vetter8c599672011-12-14 13:57:31 +0100322static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100323__copy_to_user_swizzled(char __user *cpu_vaddr,
324 const char *gpu_vaddr, int gpu_offset,
325 int length)
326{
327 int ret, cpu_offset = 0;
328
329 while (length > 0) {
330 int cacheline_end = ALIGN(gpu_offset + 1, 64);
331 int this_length = min(cacheline_end - gpu_offset, length);
332 int swizzled_gpu_offset = gpu_offset ^ 64;
333
334 ret = __copy_to_user(cpu_vaddr + cpu_offset,
335 gpu_vaddr + swizzled_gpu_offset,
336 this_length);
337 if (ret)
338 return ret + length;
339
340 cpu_offset += this_length;
341 gpu_offset += this_length;
342 length -= this_length;
343 }
344
345 return 0;
346}
347
348static inline int
Daniel Vetter8c599672011-12-14 13:57:31 +0100349__copy_from_user_swizzled(char __user *gpu_vaddr, int gpu_offset,
350 const char *cpu_vaddr,
351 int length)
352{
353 int ret, cpu_offset = 0;
354
355 while (length > 0) {
356 int cacheline_end = ALIGN(gpu_offset + 1, 64);
357 int this_length = min(cacheline_end - gpu_offset, length);
358 int swizzled_gpu_offset = gpu_offset ^ 64;
359
360 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
361 cpu_vaddr + cpu_offset,
362 this_length);
363 if (ret)
364 return ret + length;
365
366 cpu_offset += this_length;
367 gpu_offset += this_length;
368 length -= this_length;
369 }
370
371 return 0;
372}
373
Eric Anholteb014592009-03-10 11:44:52 -0700374/**
375 * This is the fallback shmem pread path, which allocates temporary storage
376 * in kernel space to copy_to_user into outside of the struct_mutex, so we
377 * can copy out of the object's backing pages while holding the struct mutex
378 * and not take page faults.
379 */
380static int
Chris Wilson05394f32010-11-08 19:18:58 +0000381i915_gem_shmem_pread_slow(struct drm_device *dev,
382 struct drm_i915_gem_object *obj,
Eric Anholteb014592009-03-10 11:44:52 -0700383 struct drm_i915_gem_pread *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000384 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700385{
Chris Wilson05394f32010-11-08 19:18:58 +0000386 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Daniel Vetter8461d222011-12-14 13:57:32 +0100387 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700388 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100389 loff_t offset;
390 int shmem_page_offset, page_length, ret;
391 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Eric Anholteb014592009-03-10 11:44:52 -0700392
Daniel Vetter8461d222011-12-14 13:57:32 +0100393 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholteb014592009-03-10 11:44:52 -0700394 remain = args->size;
395
Daniel Vetter8461d222011-12-14 13:57:32 +0100396 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700397
Eric Anholteb014592009-03-10 11:44:52 -0700398 offset = args->offset;
399
Daniel Vetter8461d222011-12-14 13:57:32 +0100400 mutex_unlock(&dev->struct_mutex);
401
Eric Anholteb014592009-03-10 11:44:52 -0700402 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100403 struct page *page;
Daniel Vetter8461d222011-12-14 13:57:32 +0100404 char *vaddr;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100405
Eric Anholteb014592009-03-10 11:44:52 -0700406 /* Operation in this page
407 *
Eric Anholteb014592009-03-10 11:44:52 -0700408 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700409 * page_length = bytes to copy for this page
410 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100411 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700412 page_length = remain;
413 if ((shmem_page_offset + page_length) > PAGE_SIZE)
414 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700415
Hugh Dickins5949eac2011-06-27 16:18:18 -0700416 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
Jesper Juhlb65552f2011-06-12 20:53:44 +0000417 if (IS_ERR(page)) {
418 ret = PTR_ERR(page);
419 goto out;
420 }
Chris Wilsone5281cc2010-10-28 13:45:36 +0100421
Daniel Vetter8461d222011-12-14 13:57:32 +0100422 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
423 (page_to_phys(page) & (1 << 17)) != 0;
424
425 vaddr = kmap(page);
426 if (page_do_bit17_swizzling)
427 ret = __copy_to_user_swizzled(user_data,
428 vaddr, shmem_page_offset,
429 page_length);
430 else
431 ret = __copy_to_user(user_data,
432 vaddr + shmem_page_offset,
433 page_length);
434 kunmap(page);
Eric Anholteb014592009-03-10 11:44:52 -0700435
Chris Wilsone5281cc2010-10-28 13:45:36 +0100436 mark_page_accessed(page);
437 page_cache_release(page);
438
Daniel Vetter8461d222011-12-14 13:57:32 +0100439 if (ret) {
440 ret = -EFAULT;
441 goto out;
442 }
443
Eric Anholteb014592009-03-10 11:44:52 -0700444 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100445 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700446 offset += page_length;
447 }
448
Chris Wilson4f27b752010-10-14 15:26:45 +0100449out:
Daniel Vetter8461d222011-12-14 13:57:32 +0100450 mutex_lock(&dev->struct_mutex);
451 /* Fixup: Kill any reinstated backing storage pages */
452 if (obj->madv == __I915_MADV_PURGED)
453 i915_gem_object_truncate(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700454
455 return ret;
456}
457
Eric Anholt673a3942008-07-30 12:06:12 -0700458/**
459 * Reads data from the object referenced by handle.
460 *
461 * On error, the contents of *data are undefined.
462 */
463int
464i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000465 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700466{
467 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000468 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100469 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700470
Chris Wilson51311d02010-11-17 09:10:42 +0000471 if (args->size == 0)
472 return 0;
473
474 if (!access_ok(VERIFY_WRITE,
475 (char __user *)(uintptr_t)args->data_ptr,
476 args->size))
477 return -EFAULT;
478
479 ret = fault_in_pages_writeable((char __user *)(uintptr_t)args->data_ptr,
480 args->size);
481 if (ret)
482 return -EFAULT;
483
Chris Wilson4f27b752010-10-14 15:26:45 +0100484 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100485 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100486 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700487
Chris Wilson05394f32010-11-08 19:18:58 +0000488 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000489 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100490 ret = -ENOENT;
491 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100492 }
Eric Anholt673a3942008-07-30 12:06:12 -0700493
Chris Wilson7dcd2492010-09-26 20:21:44 +0100494 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000495 if (args->offset > obj->base.size ||
496 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100497 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100498 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100499 }
500
Chris Wilsondb53a302011-02-03 11:57:46 +0000501 trace_i915_gem_object_pread(obj, args->offset, args->size);
502
Chris Wilson4f27b752010-10-14 15:26:45 +0100503 ret = i915_gem_object_set_cpu_read_domain_range(obj,
504 args->offset,
505 args->size);
506 if (ret)
Chris Wilsone5281cc2010-10-28 13:45:36 +0100507 goto out;
Chris Wilson4f27b752010-10-14 15:26:45 +0100508
509 ret = -EFAULT;
510 if (!i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson05394f32010-11-08 19:18:58 +0000511 ret = i915_gem_shmem_pread_fast(dev, obj, args, file);
Chris Wilson4f27b752010-10-14 15:26:45 +0100512 if (ret == -EFAULT)
Chris Wilson05394f32010-11-08 19:18:58 +0000513 ret = i915_gem_shmem_pread_slow(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700514
Chris Wilson35b62a82010-09-26 20:23:38 +0100515out:
Chris Wilson05394f32010-11-08 19:18:58 +0000516 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100517unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100518 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700519 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700520}
521
Keith Packard0839ccb2008-10-30 19:38:48 -0700522/* This is the fast write path which cannot handle
523 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700524 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700525
Keith Packard0839ccb2008-10-30 19:38:48 -0700526static inline int
527fast_user_write(struct io_mapping *mapping,
528 loff_t page_base, int page_offset,
529 char __user *user_data,
530 int length)
531{
532 char *vaddr_atomic;
533 unsigned long unwritten;
534
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700535 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Keith Packard0839ccb2008-10-30 19:38:48 -0700536 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
537 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700538 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100539 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700540}
541
542/* Here's the write path which can sleep for
543 * page faults
544 */
545
Chris Wilsonab34c222010-05-27 14:15:35 +0100546static inline void
Eric Anholt3de09aa2009-03-09 09:42:23 -0700547slow_kernel_write(struct io_mapping *mapping,
548 loff_t gtt_base, int gtt_offset,
549 struct page *user_page, int user_offset,
550 int length)
Keith Packard0839ccb2008-10-30 19:38:48 -0700551{
Chris Wilsonab34c222010-05-27 14:15:35 +0100552 char __iomem *dst_vaddr;
553 char *src_vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700554
Chris Wilsonab34c222010-05-27 14:15:35 +0100555 dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
556 src_vaddr = kmap(user_page);
557
558 memcpy_toio(dst_vaddr + gtt_offset,
559 src_vaddr + user_offset,
560 length);
561
562 kunmap(user_page);
563 io_mapping_unmap(dst_vaddr);
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700564}
565
Eric Anholt3de09aa2009-03-09 09:42:23 -0700566/**
567 * This is the fast pwrite path, where we copy the data directly from the
568 * user into the GTT, uncached.
569 */
Eric Anholt673a3942008-07-30 12:06:12 -0700570static int
Chris Wilson05394f32010-11-08 19:18:58 +0000571i915_gem_gtt_pwrite_fast(struct drm_device *dev,
572 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700573 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000574 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700575{
Keith Packard0839ccb2008-10-30 19:38:48 -0700576 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700577 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700578 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700579 char __user *user_data;
Keith Packard0839ccb2008-10-30 19:38:48 -0700580 int page_offset, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700581
582 user_data = (char __user *) (uintptr_t) args->data_ptr;
583 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700584
Chris Wilson05394f32010-11-08 19:18:58 +0000585 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700586
587 while (remain > 0) {
588 /* Operation in this page
589 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700590 * page_base = page offset within aperture
591 * page_offset = offset within page
592 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700593 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100594 page_base = offset & PAGE_MASK;
595 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700596 page_length = remain;
597 if ((page_offset + remain) > PAGE_SIZE)
598 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700599
Keith Packard0839ccb2008-10-30 19:38:48 -0700600 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700601 * source page isn't available. Return the error and we'll
602 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700603 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100604 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
605 page_offset, user_data, page_length))
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100606 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700607
Keith Packard0839ccb2008-10-30 19:38:48 -0700608 remain -= page_length;
609 user_data += page_length;
610 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700611 }
Eric Anholt673a3942008-07-30 12:06:12 -0700612
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100613 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700614}
615
Eric Anholt3de09aa2009-03-09 09:42:23 -0700616/**
617 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
618 * the memory and maps it using kmap_atomic for copying.
619 *
620 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
621 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
622 */
Eric Anholt3043c602008-10-02 12:24:47 -0700623static int
Chris Wilson05394f32010-11-08 19:18:58 +0000624i915_gem_gtt_pwrite_slow(struct drm_device *dev,
625 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700626 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000627 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700628{
Eric Anholt3de09aa2009-03-09 09:42:23 -0700629 drm_i915_private_t *dev_priv = dev->dev_private;
630 ssize_t remain;
631 loff_t gtt_page_base, offset;
632 loff_t first_data_page, last_data_page, num_pages;
633 loff_t pinned_pages, i;
634 struct page **user_pages;
635 struct mm_struct *mm = current->mm;
636 int gtt_page_offset, data_page_offset, data_page_index, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700637 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700638 uint64_t data_ptr = args->data_ptr;
639
640 remain = args->size;
641
642 /* Pin the user pages containing the data. We can't fault while
643 * holding the struct mutex, and all of the pwrite implementations
644 * want to hold it while dereferencing the user data.
645 */
646 first_data_page = data_ptr / PAGE_SIZE;
647 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
648 num_pages = last_data_page - first_data_page + 1;
649
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100650 user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
Eric Anholt3de09aa2009-03-09 09:42:23 -0700651 if (user_pages == NULL)
652 return -ENOMEM;
653
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100654 mutex_unlock(&dev->struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700655 down_read(&mm->mmap_sem);
656 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
657 num_pages, 0, 0, user_pages, NULL);
658 up_read(&mm->mmap_sem);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100659 mutex_lock(&dev->struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700660 if (pinned_pages < num_pages) {
661 ret = -EFAULT;
662 goto out_unpin_pages;
663 }
664
Chris Wilsond9e86c02010-11-10 16:40:20 +0000665 ret = i915_gem_object_set_to_gtt_domain(obj, true);
666 if (ret)
667 goto out_unpin_pages;
668
669 ret = i915_gem_object_put_fence(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700670 if (ret)
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100671 goto out_unpin_pages;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700672
Chris Wilson05394f32010-11-08 19:18:58 +0000673 offset = obj->gtt_offset + args->offset;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700674
675 while (remain > 0) {
676 /* Operation in this page
677 *
678 * gtt_page_base = page offset within aperture
679 * gtt_page_offset = offset within page in aperture
680 * data_page_index = page number in get_user_pages return
681 * data_page_offset = offset with data_page_index page.
682 * page_length = bytes to copy for this page
683 */
684 gtt_page_base = offset & PAGE_MASK;
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100685 gtt_page_offset = offset_in_page(offset);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700686 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100687 data_page_offset = offset_in_page(data_ptr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700688
689 page_length = remain;
690 if ((gtt_page_offset + page_length) > PAGE_SIZE)
691 page_length = PAGE_SIZE - gtt_page_offset;
692 if ((data_page_offset + page_length) > PAGE_SIZE)
693 page_length = PAGE_SIZE - data_page_offset;
694
Chris Wilsonab34c222010-05-27 14:15:35 +0100695 slow_kernel_write(dev_priv->mm.gtt_mapping,
696 gtt_page_base, gtt_page_offset,
697 user_pages[data_page_index],
698 data_page_offset,
699 page_length);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700700
701 remain -= page_length;
702 offset += page_length;
703 data_ptr += page_length;
704 }
705
Eric Anholt3de09aa2009-03-09 09:42:23 -0700706out_unpin_pages:
707 for (i = 0; i < pinned_pages; i++)
708 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700709 drm_free_large(user_pages);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700710
711 return ret;
712}
713
Eric Anholt40123c12009-03-09 13:42:30 -0700714/**
715 * This is the fast shmem pwrite path, which attempts to directly
716 * copy_from_user into the kmapped pages backing the object.
717 */
Eric Anholt673a3942008-07-30 12:06:12 -0700718static int
Chris Wilson05394f32010-11-08 19:18:58 +0000719i915_gem_shmem_pwrite_fast(struct drm_device *dev,
720 struct drm_i915_gem_object *obj,
Eric Anholt40123c12009-03-09 13:42:30 -0700721 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000722 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700723{
Chris Wilson05394f32010-11-08 19:18:58 +0000724 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholt40123c12009-03-09 13:42:30 -0700725 ssize_t remain;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100726 loff_t offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700727 char __user *user_data;
728 int page_offset, page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700729
730 user_data = (char __user *) (uintptr_t) args->data_ptr;
731 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700732
Eric Anholt673a3942008-07-30 12:06:12 -0700733 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000734 obj->dirty = 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700735
Eric Anholt40123c12009-03-09 13:42:30 -0700736 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100737 struct page *page;
738 char *vaddr;
739 int ret;
740
Eric Anholt40123c12009-03-09 13:42:30 -0700741 /* Operation in this page
742 *
Eric Anholt40123c12009-03-09 13:42:30 -0700743 * page_offset = offset within page
744 * page_length = bytes to copy for this page
745 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100746 page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700747 page_length = remain;
748 if ((page_offset + remain) > PAGE_SIZE)
749 page_length = PAGE_SIZE - page_offset;
750
Hugh Dickins5949eac2011-06-27 16:18:18 -0700751 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100752 if (IS_ERR(page))
753 return PTR_ERR(page);
754
Daniel Vetter130c2562011-09-17 20:55:46 +0200755 vaddr = kmap_atomic(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100756 ret = __copy_from_user_inatomic(vaddr + page_offset,
757 user_data,
758 page_length);
Daniel Vetter130c2562011-09-17 20:55:46 +0200759 kunmap_atomic(vaddr);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100760
761 set_page_dirty(page);
762 mark_page_accessed(page);
763 page_cache_release(page);
764
765 /* If we get a fault while copying data, then (presumably) our
766 * source page isn't available. Return the error and we'll
767 * retry in the slow path.
768 */
769 if (ret)
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100770 return -EFAULT;
Eric Anholt40123c12009-03-09 13:42:30 -0700771
772 remain -= page_length;
773 user_data += page_length;
774 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700775 }
776
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100777 return 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700778}
779
780/**
781 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
782 * the memory and maps it using kmap_atomic for copying.
783 *
784 * This avoids taking mmap_sem for faulting on the user's address while the
785 * struct_mutex is held.
786 */
787static int
Chris Wilson05394f32010-11-08 19:18:58 +0000788i915_gem_shmem_pwrite_slow(struct drm_device *dev,
789 struct drm_i915_gem_object *obj,
Eric Anholt40123c12009-03-09 13:42:30 -0700790 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000791 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700792{
Chris Wilson05394f32010-11-08 19:18:58 +0000793 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholt40123c12009-03-09 13:42:30 -0700794 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100795 loff_t offset;
796 char __user *user_data;
797 int shmem_page_offset, page_length, ret;
798 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Eric Anholt40123c12009-03-09 13:42:30 -0700799
Daniel Vetter8c599672011-12-14 13:57:31 +0100800 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholt40123c12009-03-09 13:42:30 -0700801 remain = args->size;
802
Daniel Vetter8c599672011-12-14 13:57:31 +0100803 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700804
Eric Anholt40123c12009-03-09 13:42:30 -0700805 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000806 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700807
Daniel Vetter8c599672011-12-14 13:57:31 +0100808 mutex_unlock(&dev->struct_mutex);
809
Eric Anholt40123c12009-03-09 13:42:30 -0700810 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100811 struct page *page;
Daniel Vetter8c599672011-12-14 13:57:31 +0100812 char *vaddr;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100813
Eric Anholt40123c12009-03-09 13:42:30 -0700814 /* Operation in this page
815 *
Eric Anholt40123c12009-03-09 13:42:30 -0700816 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700817 * page_length = bytes to copy for this page
818 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100819 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700820
821 page_length = remain;
822 if ((shmem_page_offset + page_length) > PAGE_SIZE)
823 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700824
Hugh Dickins5949eac2011-06-27 16:18:18 -0700825 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100826 if (IS_ERR(page)) {
827 ret = PTR_ERR(page);
828 goto out;
829 }
830
Daniel Vetter8c599672011-12-14 13:57:31 +0100831 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
832 (page_to_phys(page) & (1 << 17)) != 0;
833
834 vaddr = kmap(page);
835 if (page_do_bit17_swizzling)
836 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
837 user_data,
838 page_length);
839 else
840 ret = __copy_from_user(vaddr + shmem_page_offset,
841 user_data,
842 page_length);
843 kunmap(page);
Eric Anholt40123c12009-03-09 13:42:30 -0700844
Chris Wilsone5281cc2010-10-28 13:45:36 +0100845 set_page_dirty(page);
846 mark_page_accessed(page);
847 page_cache_release(page);
848
Daniel Vetter8c599672011-12-14 13:57:31 +0100849 if (ret) {
850 ret = -EFAULT;
851 goto out;
852 }
853
Eric Anholt40123c12009-03-09 13:42:30 -0700854 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100855 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700856 offset += page_length;
857 }
858
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100859out:
Daniel Vetter8c599672011-12-14 13:57:31 +0100860 mutex_lock(&dev->struct_mutex);
861 /* Fixup: Kill any reinstated backing storage pages */
862 if (obj->madv == __I915_MADV_PURGED)
863 i915_gem_object_truncate(obj);
864 /* and flush dirty cachelines in case the object isn't in the cpu write
865 * domain anymore. */
866 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
867 i915_gem_clflush_object(obj);
868 intel_gtt_chipset_flush();
869 }
Eric Anholt40123c12009-03-09 13:42:30 -0700870
871 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700872}
873
874/**
875 * Writes data to the object referenced by handle.
876 *
877 * On error, the contents of the buffer that were to be modified are undefined.
878 */
879int
880i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100881 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700882{
883 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000884 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000885 int ret;
886
887 if (args->size == 0)
888 return 0;
889
890 if (!access_ok(VERIFY_READ,
891 (char __user *)(uintptr_t)args->data_ptr,
892 args->size))
893 return -EFAULT;
894
895 ret = fault_in_pages_readable((char __user *)(uintptr_t)args->data_ptr,
896 args->size);
897 if (ret)
898 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700899
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100900 ret = i915_mutex_lock_interruptible(dev);
901 if (ret)
902 return ret;
903
Chris Wilson05394f32010-11-08 19:18:58 +0000904 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000905 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100906 ret = -ENOENT;
907 goto unlock;
908 }
Eric Anholt673a3942008-07-30 12:06:12 -0700909
Chris Wilson7dcd2492010-09-26 20:21:44 +0100910 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000911 if (args->offset > obj->base.size ||
912 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100913 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100914 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100915 }
916
Chris Wilsondb53a302011-02-03 11:57:46 +0000917 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
918
Eric Anholt673a3942008-07-30 12:06:12 -0700919 /* We can only do the GTT pwrite on untiled buffers, as otherwise
920 * it would end up going through the fenced access, and we'll get
921 * different detiling behavior between reading and writing.
922 * pread/pwrite currently are reading and writing from the CPU
923 * perspective, requiring manual detiling by the client.
924 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100925 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100926 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100927 goto out;
928 }
929
930 if (obj->gtt_space &&
931 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Daniel Vetter75e9e912010-11-04 17:11:09 +0100932 ret = i915_gem_object_pin(obj, 0, true);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100933 if (ret)
934 goto out;
935
Chris Wilsond9e86c02010-11-10 16:40:20 +0000936 ret = i915_gem_object_set_to_gtt_domain(obj, true);
937 if (ret)
938 goto out_unpin;
939
940 ret = i915_gem_object_put_fence(obj);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100941 if (ret)
942 goto out_unpin;
943
944 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
945 if (ret == -EFAULT)
946 ret = i915_gem_gtt_pwrite_slow(dev, obj, args, file);
947
948out_unpin:
949 i915_gem_object_unpin(obj);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100950
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100951 if (ret != -EFAULT)
952 goto out;
953 /* Fall through to the shmfs paths because the gtt paths might
954 * fail with non-page-backed user pointers (e.g. gtt mappings
955 * when moving data between textures). */
Eric Anholt40123c12009-03-09 13:42:30 -0700956 }
Eric Anholt673a3942008-07-30 12:06:12 -0700957
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100958 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
959 if (ret)
960 goto out;
961
962 ret = -EFAULT;
963 if (!i915_gem_object_needs_bit17_swizzle(obj))
964 ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file);
965 if (ret == -EFAULT)
966 ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file);
967
Chris Wilson35b62a82010-09-26 20:23:38 +0100968out:
Chris Wilson05394f32010-11-08 19:18:58 +0000969 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100970unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100971 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700972 return ret;
973}
974
975/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800976 * Called when user space prepares to use an object with the CPU, either
977 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -0700978 */
979int
980i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000981 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700982{
983 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000984 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800985 uint32_t read_domains = args->read_domains;
986 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -0700987 int ret;
988
989 if (!(dev->driver->driver_features & DRIVER_GEM))
990 return -ENODEV;
991
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800992 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +0100993 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800994 return -EINVAL;
995
Chris Wilson21d509e2009-06-06 09:46:02 +0100996 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800997 return -EINVAL;
998
999 /* Having something in the write domain implies it's in the read
1000 * domain, and only that read domain. Enforce that in the request.
1001 */
1002 if (write_domain != 0 && read_domains != write_domain)
1003 return -EINVAL;
1004
Chris Wilson76c1dec2010-09-25 11:22:51 +01001005 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001006 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001007 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001008
Chris Wilson05394f32010-11-08 19:18:58 +00001009 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001010 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001011 ret = -ENOENT;
1012 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001013 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001014
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001015 if (read_domains & I915_GEM_DOMAIN_GTT) {
1016 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001017
1018 /* Silently promote "you're not bound, there was nothing to do"
1019 * to success, since the client was just asking us to
1020 * make sure everything was done.
1021 */
1022 if (ret == -EINVAL)
1023 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001024 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001025 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001026 }
1027
Chris Wilson05394f32010-11-08 19:18:58 +00001028 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001029unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001030 mutex_unlock(&dev->struct_mutex);
1031 return ret;
1032}
1033
1034/**
1035 * Called when user space has done writes to this buffer
1036 */
1037int
1038i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001039 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001040{
1041 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001042 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001043 int ret = 0;
1044
1045 if (!(dev->driver->driver_features & DRIVER_GEM))
1046 return -ENODEV;
1047
Chris Wilson76c1dec2010-09-25 11:22:51 +01001048 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001049 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001050 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001051
Chris Wilson05394f32010-11-08 19:18:58 +00001052 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001053 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001054 ret = -ENOENT;
1055 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001056 }
1057
Eric Anholt673a3942008-07-30 12:06:12 -07001058 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001059 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001060 i915_gem_object_flush_cpu_write_domain(obj);
1061
Chris Wilson05394f32010-11-08 19:18:58 +00001062 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001063unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001064 mutex_unlock(&dev->struct_mutex);
1065 return ret;
1066}
1067
1068/**
1069 * Maps the contents of an object, returning the address it is mapped
1070 * into.
1071 *
1072 * While the mapping holds a reference on the contents of the object, it doesn't
1073 * imply a ref on the object itself.
1074 */
1075int
1076i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001077 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001078{
1079 struct drm_i915_gem_mmap *args = data;
1080 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001081 unsigned long addr;
1082
1083 if (!(dev->driver->driver_features & DRIVER_GEM))
1084 return -ENODEV;
1085
Chris Wilson05394f32010-11-08 19:18:58 +00001086 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001087 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001088 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001089
Eric Anholt673a3942008-07-30 12:06:12 -07001090 down_write(&current->mm->mmap_sem);
1091 addr = do_mmap(obj->filp, 0, args->size,
1092 PROT_READ | PROT_WRITE, MAP_SHARED,
1093 args->offset);
1094 up_write(&current->mm->mmap_sem);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001095 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001096 if (IS_ERR((void *)addr))
1097 return addr;
1098
1099 args->addr_ptr = (uint64_t) addr;
1100
1101 return 0;
1102}
1103
Jesse Barnesde151cf2008-11-12 10:03:55 -08001104/**
1105 * i915_gem_fault - fault a page into the GTT
1106 * vma: VMA in question
1107 * vmf: fault info
1108 *
1109 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1110 * from userspace. The fault handler takes care of binding the object to
1111 * the GTT (if needed), allocating and programming a fence register (again,
1112 * only if needed based on whether the old reg is still valid or the object
1113 * is tiled) and inserting a new PTE into the faulting process.
1114 *
1115 * Note that the faulting process may involve evicting existing objects
1116 * from the GTT and/or fence registers to make room. So performance may
1117 * suffer if the GTT working set is large or there are few fence registers
1118 * left.
1119 */
1120int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1121{
Chris Wilson05394f32010-11-08 19:18:58 +00001122 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1123 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001124 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001125 pgoff_t page_offset;
1126 unsigned long pfn;
1127 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001128 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001129
1130 /* We don't use vmf->pgoff since that has the fake offset */
1131 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1132 PAGE_SHIFT;
1133
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001134 ret = i915_mutex_lock_interruptible(dev);
1135 if (ret)
1136 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001137
Chris Wilsondb53a302011-02-03 11:57:46 +00001138 trace_i915_gem_object_fault(obj, page_offset, true, write);
1139
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001140 /* Now bind it into the GTT if needed */
Chris Wilson919926a2010-11-12 13:42:53 +00001141 if (!obj->map_and_fenceable) {
1142 ret = i915_gem_object_unbind(obj);
1143 if (ret)
1144 goto unlock;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001145 }
Chris Wilson05394f32010-11-08 19:18:58 +00001146 if (!obj->gtt_space) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01001147 ret = i915_gem_object_bind_to_gtt(obj, 0, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001148 if (ret)
1149 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001150
Eric Anholte92d03b2011-06-14 16:43:09 -07001151 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1152 if (ret)
1153 goto unlock;
1154 }
Chris Wilson4a684a42010-10-28 14:44:08 +01001155
Chris Wilsond9e86c02010-11-10 16:40:20 +00001156 if (obj->tiling_mode == I915_TILING_NONE)
1157 ret = i915_gem_object_put_fence(obj);
1158 else
Chris Wilsonce453d82011-02-21 14:43:56 +00001159 ret = i915_gem_object_get_fence(obj, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001160 if (ret)
1161 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001162
Chris Wilson05394f32010-11-08 19:18:58 +00001163 if (i915_gem_object_is_inactive(obj))
1164 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001165
Chris Wilson6299f992010-11-24 12:23:44 +00001166 obj->fault_mappable = true;
1167
Chris Wilson05394f32010-11-08 19:18:58 +00001168 pfn = ((dev->agp->base + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001169 page_offset;
1170
1171 /* Finally, remap it using the new GTT offset */
1172 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001173unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001174 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001175out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001176 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001177 case -EIO:
Chris Wilson045e7692010-11-07 09:18:22 +00001178 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001179 /* Give the error handler a chance to run and move the
1180 * objects off the GPU active list. Next time we service the
1181 * fault, we should be able to transition the page into the
1182 * GTT without touching the GPU (and so avoid further
1183 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1184 * with coherency, just lost writes.
1185 */
Chris Wilson045e7692010-11-07 09:18:22 +00001186 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001187 case 0:
1188 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001189 case -EINTR:
Chris Wilsonc7150892009-09-23 00:43:56 +01001190 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001191 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001192 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001193 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001194 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001195 }
1196}
1197
1198/**
Chris Wilson901782b2009-07-10 08:18:50 +01001199 * i915_gem_release_mmap - remove physical page mappings
1200 * @obj: obj in question
1201 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001202 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001203 * relinquish ownership of the pages back to the system.
1204 *
1205 * It is vital that we remove the page mapping if we have mapped a tiled
1206 * object through the GTT and then lose the fence register due to
1207 * resource pressure. Similarly if the object has been moved out of the
1208 * aperture, than pages mapped into userspace must be revoked. Removing the
1209 * mapping will then trigger a page fault on the next user access, allowing
1210 * fixup by i915_gem_fault().
1211 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001212void
Chris Wilson05394f32010-11-08 19:18:58 +00001213i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001214{
Chris Wilson6299f992010-11-24 12:23:44 +00001215 if (!obj->fault_mappable)
1216 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001217
Chris Wilsonf6e47882011-03-20 21:09:12 +00001218 if (obj->base.dev->dev_mapping)
1219 unmap_mapping_range(obj->base.dev->dev_mapping,
1220 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1221 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001222
Chris Wilson6299f992010-11-24 12:23:44 +00001223 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001224}
1225
Chris Wilson92b88ae2010-11-09 11:47:32 +00001226static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001227i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001228{
Chris Wilsone28f8712011-07-18 13:11:49 -07001229 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001230
1231 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001232 tiling_mode == I915_TILING_NONE)
1233 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001234
1235 /* Previous chips need a power-of-two fence region when tiling */
1236 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001237 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001238 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001239 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001240
Chris Wilsone28f8712011-07-18 13:11:49 -07001241 while (gtt_size < size)
1242 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001243
Chris Wilsone28f8712011-07-18 13:11:49 -07001244 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001245}
1246
Jesse Barnesde151cf2008-11-12 10:03:55 -08001247/**
1248 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1249 * @obj: object to check
1250 *
1251 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001252 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001253 */
1254static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001255i915_gem_get_gtt_alignment(struct drm_device *dev,
1256 uint32_t size,
1257 int tiling_mode)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001258{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001259 /*
1260 * Minimum alignment is 4k (GTT page size), but might be greater
1261 * if a fence register is needed for the object.
1262 */
Chris Wilsona00b10c2010-09-24 21:15:47 +01001263 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001264 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001265 return 4096;
1266
1267 /*
1268 * Previous chips need to be aligned to the size of the smallest
1269 * fence register that can contain the object.
1270 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001271 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001272}
1273
Daniel Vetter5e783302010-11-14 22:32:36 +01001274/**
1275 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1276 * unfenced object
Chris Wilsone28f8712011-07-18 13:11:49 -07001277 * @dev: the device
1278 * @size: size of the object
1279 * @tiling_mode: tiling mode of the object
Daniel Vetter5e783302010-11-14 22:32:36 +01001280 *
1281 * Return the required GTT alignment for an object, only taking into account
1282 * unfenced tiled surface requirements.
1283 */
Chris Wilson467cffb2011-03-07 10:42:03 +00001284uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001285i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1286 uint32_t size,
1287 int tiling_mode)
Daniel Vetter5e783302010-11-14 22:32:36 +01001288{
Daniel Vetter5e783302010-11-14 22:32:36 +01001289 /*
1290 * Minimum alignment is 4k (GTT page size) for sane hw.
1291 */
1292 if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001293 tiling_mode == I915_TILING_NONE)
Daniel Vetter5e783302010-11-14 22:32:36 +01001294 return 4096;
1295
Chris Wilsone28f8712011-07-18 13:11:49 -07001296 /* Previous hardware however needs to be aligned to a power-of-two
1297 * tile height. The simplest method for determining this is to reuse
1298 * the power-of-tile object size.
Daniel Vetter5e783302010-11-14 22:32:36 +01001299 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001300 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Daniel Vetter5e783302010-11-14 22:32:36 +01001301}
1302
Jesse Barnesde151cf2008-11-12 10:03:55 -08001303int
Dave Airlieff72145b2011-02-07 12:16:14 +10001304i915_gem_mmap_gtt(struct drm_file *file,
1305 struct drm_device *dev,
1306 uint32_t handle,
1307 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001308{
Chris Wilsonda761a62010-10-27 17:37:08 +01001309 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001310 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001311 int ret;
1312
1313 if (!(dev->driver->driver_features & DRIVER_GEM))
1314 return -ENODEV;
1315
Chris Wilson76c1dec2010-09-25 11:22:51 +01001316 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001317 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001318 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001319
Dave Airlieff72145b2011-02-07 12:16:14 +10001320 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001321 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001322 ret = -ENOENT;
1323 goto unlock;
1324 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001325
Chris Wilson05394f32010-11-08 19:18:58 +00001326 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001327 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001328 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001329 }
1330
Chris Wilson05394f32010-11-08 19:18:58 +00001331 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001332 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001333 ret = -EINVAL;
1334 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001335 }
1336
Chris Wilson05394f32010-11-08 19:18:58 +00001337 if (!obj->base.map_list.map) {
Rob Clarkb464e9a2011-08-10 08:09:08 -05001338 ret = drm_gem_create_mmap_offset(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001339 if (ret)
1340 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001341 }
1342
Dave Airlieff72145b2011-02-07 12:16:14 +10001343 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001344
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001345out:
Chris Wilson05394f32010-11-08 19:18:58 +00001346 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001347unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001348 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001349 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001350}
1351
Dave Airlieff72145b2011-02-07 12:16:14 +10001352/**
1353 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1354 * @dev: DRM device
1355 * @data: GTT mapping ioctl data
1356 * @file: GEM object info
1357 *
1358 * Simply returns the fake offset to userspace so it can mmap it.
1359 * The mmap call will end up in drm_gem_mmap(), which will set things
1360 * up so we can get faults in the handler above.
1361 *
1362 * The fault handler will take care of binding the object into the GTT
1363 * (since it may have been evicted to make room for something), allocating
1364 * a fence register, and mapping the appropriate aperture address into
1365 * userspace.
1366 */
1367int
1368i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1369 struct drm_file *file)
1370{
1371 struct drm_i915_gem_mmap_gtt *args = data;
1372
1373 if (!(dev->driver->driver_features & DRIVER_GEM))
1374 return -ENODEV;
1375
1376 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1377}
1378
1379
Chris Wilsone5281cc2010-10-28 13:45:36 +01001380static int
Chris Wilson05394f32010-11-08 19:18:58 +00001381i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001382 gfp_t gfpmask)
1383{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001384 int page_count, i;
1385 struct address_space *mapping;
1386 struct inode *inode;
1387 struct page *page;
1388
1389 /* Get the list of pages out of our struct file. They'll be pinned
1390 * at this point until we release them.
1391 */
Chris Wilson05394f32010-11-08 19:18:58 +00001392 page_count = obj->base.size / PAGE_SIZE;
1393 BUG_ON(obj->pages != NULL);
1394 obj->pages = drm_malloc_ab(page_count, sizeof(struct page *));
1395 if (obj->pages == NULL)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001396 return -ENOMEM;
1397
Chris Wilson05394f32010-11-08 19:18:58 +00001398 inode = obj->base.filp->f_path.dentry->d_inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001399 mapping = inode->i_mapping;
Hugh Dickins5949eac2011-06-27 16:18:18 -07001400 gfpmask |= mapping_gfp_mask(mapping);
1401
Chris Wilsone5281cc2010-10-28 13:45:36 +01001402 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07001403 page = shmem_read_mapping_page_gfp(mapping, i, gfpmask);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001404 if (IS_ERR(page))
1405 goto err_pages;
1406
Chris Wilson05394f32010-11-08 19:18:58 +00001407 obj->pages[i] = page;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001408 }
1409
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001410 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilsone5281cc2010-10-28 13:45:36 +01001411 i915_gem_object_do_bit_17_swizzle(obj);
1412
1413 return 0;
1414
1415err_pages:
1416 while (i--)
Chris Wilson05394f32010-11-08 19:18:58 +00001417 page_cache_release(obj->pages[i]);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001418
Chris Wilson05394f32010-11-08 19:18:58 +00001419 drm_free_large(obj->pages);
1420 obj->pages = NULL;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001421 return PTR_ERR(page);
1422}
1423
Chris Wilson5cdf5882010-09-27 15:51:07 +01001424static void
Chris Wilson05394f32010-11-08 19:18:58 +00001425i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001426{
Chris Wilson05394f32010-11-08 19:18:58 +00001427 int page_count = obj->base.size / PAGE_SIZE;
Eric Anholt673a3942008-07-30 12:06:12 -07001428 int i;
1429
Chris Wilson05394f32010-11-08 19:18:58 +00001430 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001431
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001432 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001433 i915_gem_object_save_bit_17_swizzle(obj);
1434
Chris Wilson05394f32010-11-08 19:18:58 +00001435 if (obj->madv == I915_MADV_DONTNEED)
1436 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001437
1438 for (i = 0; i < page_count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00001439 if (obj->dirty)
1440 set_page_dirty(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001441
Chris Wilson05394f32010-11-08 19:18:58 +00001442 if (obj->madv == I915_MADV_WILLNEED)
1443 mark_page_accessed(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001444
Chris Wilson05394f32010-11-08 19:18:58 +00001445 page_cache_release(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001446 }
Chris Wilson05394f32010-11-08 19:18:58 +00001447 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001448
Chris Wilson05394f32010-11-08 19:18:58 +00001449 drm_free_large(obj->pages);
1450 obj->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001451}
1452
Chris Wilson54cf91d2010-11-25 18:00:26 +00001453void
Chris Wilson05394f32010-11-08 19:18:58 +00001454i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001455 struct intel_ring_buffer *ring,
1456 u32 seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001457{
Chris Wilson05394f32010-11-08 19:18:58 +00001458 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001459 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter617dbe22010-02-11 22:16:02 +01001460
Zou Nan hai852835f2010-05-21 09:08:56 +08001461 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001462 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001463
1464 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001465 if (!obj->active) {
1466 drm_gem_object_reference(&obj->base);
1467 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001468 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001469
Eric Anholt673a3942008-07-30 12:06:12 -07001470 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001471 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1472 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001473
Chris Wilson05394f32010-11-08 19:18:58 +00001474 obj->last_rendering_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001475 if (obj->fenced_gpu_access) {
1476 struct drm_i915_fence_reg *reg;
1477
1478 BUG_ON(obj->fence_reg == I915_FENCE_REG_NONE);
1479
1480 obj->last_fenced_seqno = seqno;
1481 obj->last_fenced_ring = ring;
1482
1483 reg = &dev_priv->fence_regs[obj->fence_reg];
1484 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
1485 }
1486}
1487
1488static void
1489i915_gem_object_move_off_active(struct drm_i915_gem_object *obj)
1490{
1491 list_del_init(&obj->ring_list);
1492 obj->last_rendering_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001493}
1494
Eric Anholtce44b0e2008-11-06 16:00:31 -08001495static void
Chris Wilson05394f32010-11-08 19:18:58 +00001496i915_gem_object_move_to_flushing(struct drm_i915_gem_object *obj)
Eric Anholtce44b0e2008-11-06 16:00:31 -08001497{
Chris Wilson05394f32010-11-08 19:18:58 +00001498 struct drm_device *dev = obj->base.dev;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001499 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001500
Chris Wilson05394f32010-11-08 19:18:58 +00001501 BUG_ON(!obj->active);
1502 list_move_tail(&obj->mm_list, &dev_priv->mm.flushing_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001503
1504 i915_gem_object_move_off_active(obj);
1505}
1506
1507static void
1508i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1509{
1510 struct drm_device *dev = obj->base.dev;
1511 struct drm_i915_private *dev_priv = dev->dev_private;
1512
1513 if (obj->pin_count != 0)
1514 list_move_tail(&obj->mm_list, &dev_priv->mm.pinned_list);
1515 else
1516 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1517
1518 BUG_ON(!list_empty(&obj->gpu_write_list));
1519 BUG_ON(!obj->active);
1520 obj->ring = NULL;
1521
1522 i915_gem_object_move_off_active(obj);
1523 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001524
1525 obj->active = 0;
Chris Wilson87ca9c82010-12-02 09:42:56 +00001526 obj->pending_gpu_write = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001527 drm_gem_object_unreference(&obj->base);
1528
1529 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001530}
Eric Anholt673a3942008-07-30 12:06:12 -07001531
Chris Wilson963b4832009-09-20 23:03:54 +01001532/* Immediately discard the backing storage */
1533static void
Chris Wilson05394f32010-11-08 19:18:58 +00001534i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001535{
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001536 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001537
Chris Wilsonae9fed62010-08-07 11:01:30 +01001538 /* Our goal here is to return as much of the memory as
1539 * is possible back to the system as we are called from OOM.
1540 * To do this we must instruct the shmfs to drop all of its
Hugh Dickinse2377fe2011-06-27 16:18:19 -07001541 * backing pages, *now*.
Chris Wilsonae9fed62010-08-07 11:01:30 +01001542 */
Chris Wilson05394f32010-11-08 19:18:58 +00001543 inode = obj->base.filp->f_path.dentry->d_inode;
Hugh Dickinse2377fe2011-06-27 16:18:19 -07001544 shmem_truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001545
Chris Wilson05394f32010-11-08 19:18:58 +00001546 obj->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001547}
1548
1549static inline int
Chris Wilson05394f32010-11-08 19:18:58 +00001550i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001551{
Chris Wilson05394f32010-11-08 19:18:58 +00001552 return obj->madv == I915_MADV_DONTNEED;
Chris Wilson963b4832009-09-20 23:03:54 +01001553}
1554
Eric Anholt673a3942008-07-30 12:06:12 -07001555static void
Chris Wilsondb53a302011-02-03 11:57:46 +00001556i915_gem_process_flushing_list(struct intel_ring_buffer *ring,
1557 uint32_t flush_domains)
Daniel Vetter63560392010-02-19 11:51:59 +01001558{
Chris Wilson05394f32010-11-08 19:18:58 +00001559 struct drm_i915_gem_object *obj, *next;
Daniel Vetter63560392010-02-19 11:51:59 +01001560
Chris Wilson05394f32010-11-08 19:18:58 +00001561 list_for_each_entry_safe(obj, next,
Chris Wilson64193402010-10-24 12:38:05 +01001562 &ring->gpu_write_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001563 gpu_write_list) {
Chris Wilson05394f32010-11-08 19:18:58 +00001564 if (obj->base.write_domain & flush_domains) {
1565 uint32_t old_write_domain = obj->base.write_domain;
Daniel Vetter63560392010-02-19 11:51:59 +01001566
Chris Wilson05394f32010-11-08 19:18:58 +00001567 obj->base.write_domain = 0;
1568 list_del_init(&obj->gpu_write_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001569 i915_gem_object_move_to_active(obj, ring,
Chris Wilsondb53a302011-02-03 11:57:46 +00001570 i915_gem_next_request_seqno(ring));
Daniel Vetter63560392010-02-19 11:51:59 +01001571
Daniel Vetter63560392010-02-19 11:51:59 +01001572 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00001573 obj->base.read_domains,
Daniel Vetter63560392010-02-19 11:51:59 +01001574 old_write_domain);
1575 }
1576 }
1577}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001578
Chris Wilson3cce4692010-10-27 16:11:02 +01001579int
Chris Wilsondb53a302011-02-03 11:57:46 +00001580i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001581 struct drm_file *file,
Chris Wilsondb53a302011-02-03 11:57:46 +00001582 struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001583{
Chris Wilsondb53a302011-02-03 11:57:46 +00001584 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001585 uint32_t seqno;
1586 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001587 int ret;
1588
1589 BUG_ON(request == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07001590
Chris Wilson3cce4692010-10-27 16:11:02 +01001591 ret = ring->add_request(ring, &seqno);
1592 if (ret)
1593 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001594
Chris Wilsondb53a302011-02-03 11:57:46 +00001595 trace_i915_gem_request_add(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001596
1597 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001598 request->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001599 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001600 was_empty = list_empty(&ring->request_list);
1601 list_add_tail(&request->list, &ring->request_list);
1602
Chris Wilsondb53a302011-02-03 11:57:46 +00001603 if (file) {
1604 struct drm_i915_file_private *file_priv = file->driver_priv;
1605
Chris Wilson1c255952010-09-26 11:03:27 +01001606 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001607 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001608 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001609 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01001610 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00001611 }
Eric Anholt673a3942008-07-30 12:06:12 -07001612
Chris Wilsondb53a302011-02-03 11:57:46 +00001613 ring->outstanding_lazy_request = false;
1614
Ben Gamarif65d9422009-09-14 17:48:44 -04001615 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001616 if (i915_enable_hangcheck) {
1617 mod_timer(&dev_priv->hangcheck_timer,
1618 jiffies +
1619 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
1620 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001621 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001622 queue_delayed_work(dev_priv->wq,
1623 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001624 }
Chris Wilson3cce4692010-10-27 16:11:02 +01001625 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001626}
1627
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001628static inline void
1629i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001630{
Chris Wilson1c255952010-09-26 11:03:27 +01001631 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001632
Chris Wilson1c255952010-09-26 11:03:27 +01001633 if (!file_priv)
1634 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001635
Chris Wilson1c255952010-09-26 11:03:27 +01001636 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00001637 if (request->file_priv) {
1638 list_del(&request->client_list);
1639 request->file_priv = NULL;
1640 }
Chris Wilson1c255952010-09-26 11:03:27 +01001641 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001642}
1643
Chris Wilsondfaae392010-09-22 10:31:52 +01001644static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
1645 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01001646{
Chris Wilsondfaae392010-09-22 10:31:52 +01001647 while (!list_empty(&ring->request_list)) {
1648 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01001649
Chris Wilsondfaae392010-09-22 10:31:52 +01001650 request = list_first_entry(&ring->request_list,
1651 struct drm_i915_gem_request,
1652 list);
1653
1654 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001655 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01001656 kfree(request);
1657 }
1658
1659 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001660 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001661
Chris Wilson05394f32010-11-08 19:18:58 +00001662 obj = list_first_entry(&ring->active_list,
1663 struct drm_i915_gem_object,
1664 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001665
Chris Wilson05394f32010-11-08 19:18:58 +00001666 obj->base.write_domain = 0;
1667 list_del_init(&obj->gpu_write_list);
1668 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001669 }
Eric Anholt673a3942008-07-30 12:06:12 -07001670}
1671
Chris Wilson312817a2010-11-22 11:50:11 +00001672static void i915_gem_reset_fences(struct drm_device *dev)
1673{
1674 struct drm_i915_private *dev_priv = dev->dev_private;
1675 int i;
1676
Daniel Vetter4b9de732011-10-09 21:52:02 +02001677 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00001678 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00001679 struct drm_i915_gem_object *obj = reg->obj;
1680
1681 if (!obj)
1682 continue;
1683
1684 if (obj->tiling_mode)
1685 i915_gem_release_mmap(obj);
1686
Chris Wilsond9e86c02010-11-10 16:40:20 +00001687 reg->obj->fence_reg = I915_FENCE_REG_NONE;
1688 reg->obj->fenced_gpu_access = false;
1689 reg->obj->last_fenced_seqno = 0;
1690 reg->obj->last_fenced_ring = NULL;
1691 i915_gem_clear_fence_reg(dev, reg);
Chris Wilson312817a2010-11-22 11:50:11 +00001692 }
1693}
1694
Chris Wilson069efc12010-09-30 16:53:18 +01001695void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07001696{
Chris Wilsondfaae392010-09-22 10:31:52 +01001697 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001698 struct drm_i915_gem_object *obj;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001699 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001700
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001701 for (i = 0; i < I915_NUM_RINGS; i++)
1702 i915_gem_reset_ring_lists(dev_priv, &dev_priv->ring[i]);
Chris Wilsondfaae392010-09-22 10:31:52 +01001703
1704 /* Remove anything from the flushing lists. The GPU cache is likely
1705 * to be lost on reset along with the data, so simply move the
1706 * lost bo to the inactive list.
1707 */
1708 while (!list_empty(&dev_priv->mm.flushing_list)) {
Akshay Joshi0206e352011-08-16 15:34:10 -04001709 obj = list_first_entry(&dev_priv->mm.flushing_list,
Chris Wilson05394f32010-11-08 19:18:58 +00001710 struct drm_i915_gem_object,
1711 mm_list);
Chris Wilson9375e442010-09-19 12:21:28 +01001712
Chris Wilson05394f32010-11-08 19:18:58 +00001713 obj->base.write_domain = 0;
1714 list_del_init(&obj->gpu_write_list);
1715 i915_gem_object_move_to_inactive(obj);
Chris Wilson9375e442010-09-19 12:21:28 +01001716 }
Chris Wilson9375e442010-09-19 12:21:28 +01001717
Chris Wilsondfaae392010-09-22 10:31:52 +01001718 /* Move everything out of the GPU domains to ensure we do any
1719 * necessary invalidation upon reuse.
1720 */
Chris Wilson05394f32010-11-08 19:18:58 +00001721 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01001722 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001723 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01001724 {
Chris Wilson05394f32010-11-08 19:18:58 +00001725 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01001726 }
Chris Wilson069efc12010-09-30 16:53:18 +01001727
1728 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00001729 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001730}
1731
1732/**
1733 * This function clears the request list as sequence numbers are passed.
1734 */
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001735static void
Chris Wilsondb53a302011-02-03 11:57:46 +00001736i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001737{
Eric Anholt673a3942008-07-30 12:06:12 -07001738 uint32_t seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001739 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001740
Chris Wilsondb53a302011-02-03 11:57:46 +00001741 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001742 return;
1743
Chris Wilsondb53a302011-02-03 11:57:46 +00001744 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001745
Chris Wilson78501ea2010-10-27 12:18:21 +01001746 seqno = ring->get_seqno(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001747
Chris Wilson076e2c02011-01-21 10:07:18 +00001748 for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001749 if (seqno >= ring->sync_seqno[i])
1750 ring->sync_seqno[i] = 0;
1751
Zou Nan hai852835f2010-05-21 09:08:56 +08001752 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001753 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001754
Zou Nan hai852835f2010-05-21 09:08:56 +08001755 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001756 struct drm_i915_gem_request,
1757 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001758
Chris Wilsondfaae392010-09-22 10:31:52 +01001759 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001760 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001761
Chris Wilsondb53a302011-02-03 11:57:46 +00001762 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001763
1764 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001765 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001766 kfree(request);
1767 }
1768
1769 /* Move any buffers on the active list that are no longer referenced
1770 * by the ringbuffer to the flushing/inactive lists as appropriate.
1771 */
1772 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001773 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001774
Akshay Joshi0206e352011-08-16 15:34:10 -04001775 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00001776 struct drm_i915_gem_object,
1777 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001778
Chris Wilson05394f32010-11-08 19:18:58 +00001779 if (!i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001780 break;
1781
Chris Wilson05394f32010-11-08 19:18:58 +00001782 if (obj->base.write_domain != 0)
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001783 i915_gem_object_move_to_flushing(obj);
1784 else
1785 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001786 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001787
Chris Wilsondb53a302011-02-03 11:57:46 +00001788 if (unlikely(ring->trace_irq_seqno &&
1789 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001790 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00001791 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001792 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001793
Chris Wilsondb53a302011-02-03 11:57:46 +00001794 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001795}
1796
1797void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001798i915_gem_retire_requests(struct drm_device *dev)
1799{
1800 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001801 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001802
Chris Wilsonbe726152010-07-23 23:18:50 +01001803 if (!list_empty(&dev_priv->mm.deferred_free_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001804 struct drm_i915_gem_object *obj, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01001805
1806 /* We must be careful that during unbind() we do not
1807 * accidentally infinitely recurse into retire requests.
1808 * Currently:
1809 * retire -> free -> unbind -> wait -> retire_ring
1810 */
Chris Wilson05394f32010-11-08 19:18:58 +00001811 list_for_each_entry_safe(obj, next,
Chris Wilsonbe726152010-07-23 23:18:50 +01001812 &dev_priv->mm.deferred_free_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001813 mm_list)
Chris Wilson05394f32010-11-08 19:18:58 +00001814 i915_gem_free_object_tail(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01001815 }
1816
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001817 for (i = 0; i < I915_NUM_RINGS; i++)
Chris Wilsondb53a302011-02-03 11:57:46 +00001818 i915_gem_retire_requests_ring(&dev_priv->ring[i]);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001819}
1820
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001821static void
Eric Anholt673a3942008-07-30 12:06:12 -07001822i915_gem_retire_work_handler(struct work_struct *work)
1823{
1824 drm_i915_private_t *dev_priv;
1825 struct drm_device *dev;
Chris Wilson0a587052011-01-09 21:05:44 +00001826 bool idle;
1827 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001828
1829 dev_priv = container_of(work, drm_i915_private_t,
1830 mm.retire_work.work);
1831 dev = dev_priv->dev;
1832
Chris Wilson891b48c2010-09-29 12:26:37 +01001833 /* Come back later if the device is busy... */
1834 if (!mutex_trylock(&dev->struct_mutex)) {
1835 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1836 return;
1837 }
1838
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001839 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001840
Chris Wilson0a587052011-01-09 21:05:44 +00001841 /* Send a periodic flush down the ring so we don't hold onto GEM
1842 * objects indefinitely.
1843 */
1844 idle = true;
1845 for (i = 0; i < I915_NUM_RINGS; i++) {
1846 struct intel_ring_buffer *ring = &dev_priv->ring[i];
1847
1848 if (!list_empty(&ring->gpu_write_list)) {
1849 struct drm_i915_gem_request *request;
1850 int ret;
1851
Chris Wilsondb53a302011-02-03 11:57:46 +00001852 ret = i915_gem_flush_ring(ring,
1853 0, I915_GEM_GPU_DOMAINS);
Chris Wilson0a587052011-01-09 21:05:44 +00001854 request = kzalloc(sizeof(*request), GFP_KERNEL);
1855 if (ret || request == NULL ||
Chris Wilsondb53a302011-02-03 11:57:46 +00001856 i915_add_request(ring, NULL, request))
Chris Wilson0a587052011-01-09 21:05:44 +00001857 kfree(request);
1858 }
1859
1860 idle &= list_empty(&ring->request_list);
1861 }
1862
1863 if (!dev_priv->mm.suspended && !idle)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001864 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Chris Wilson0a587052011-01-09 21:05:44 +00001865
Eric Anholt673a3942008-07-30 12:06:12 -07001866 mutex_unlock(&dev->struct_mutex);
1867}
1868
Chris Wilsondb53a302011-02-03 11:57:46 +00001869/**
1870 * Waits for a sequence number to be signaled, and cleans up the
1871 * request and object lists appropriately for that event.
1872 */
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001873int
Chris Wilsondb53a302011-02-03 11:57:46 +00001874i915_wait_request(struct intel_ring_buffer *ring,
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001875 uint32_t seqno,
1876 bool do_retire)
Eric Anholt673a3942008-07-30 12:06:12 -07001877{
Chris Wilsondb53a302011-02-03 11:57:46 +00001878 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001879 u32 ier;
Eric Anholt673a3942008-07-30 12:06:12 -07001880 int ret = 0;
1881
1882 BUG_ON(seqno == 0);
1883
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001884 if (atomic_read(&dev_priv->mm.wedged)) {
1885 struct completion *x = &dev_priv->error_completion;
1886 bool recovery_complete;
1887 unsigned long flags;
1888
1889 /* Give the error handler a chance to run. */
1890 spin_lock_irqsave(&x->wait.lock, flags);
1891 recovery_complete = x->done > 0;
1892 spin_unlock_irqrestore(&x->wait.lock, flags);
1893
1894 return recovery_complete ? -EIO : -EAGAIN;
1895 }
Ben Gamariffed1d02009-09-14 17:48:41 -04001896
Chris Wilson5d97eb62010-11-10 20:40:02 +00001897 if (seqno == ring->outstanding_lazy_request) {
Chris Wilson3cce4692010-10-27 16:11:02 +01001898 struct drm_i915_gem_request *request;
1899
1900 request = kzalloc(sizeof(*request), GFP_KERNEL);
1901 if (request == NULL)
Daniel Vettere35a41d2010-02-11 22:13:59 +01001902 return -ENOMEM;
Chris Wilson3cce4692010-10-27 16:11:02 +01001903
Chris Wilsondb53a302011-02-03 11:57:46 +00001904 ret = i915_add_request(ring, NULL, request);
Chris Wilson3cce4692010-10-27 16:11:02 +01001905 if (ret) {
1906 kfree(request);
1907 return ret;
1908 }
1909
1910 seqno = request->seqno;
Daniel Vettere35a41d2010-02-11 22:13:59 +01001911 }
1912
Chris Wilson78501ea2010-10-27 12:18:21 +01001913 if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001914 if (HAS_PCH_SPLIT(ring->dev))
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001915 ier = I915_READ(DEIER) | I915_READ(GTIER);
1916 else
1917 ier = I915_READ(IER);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001918 if (!ier) {
1919 DRM_ERROR("something (likely vbetool) disabled "
1920 "interrupts, re-enabling\n");
Chris Wilsonf01c22f2011-06-28 11:48:51 +01001921 ring->dev->driver->irq_preinstall(ring->dev);
1922 ring->dev->driver->irq_postinstall(ring->dev);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001923 }
1924
Chris Wilsondb53a302011-02-03 11:57:46 +00001925 trace_i915_gem_request_wait_begin(ring, seqno);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001926
Chris Wilsonb2223492010-10-27 15:27:33 +01001927 ring->waiting_seqno = seqno;
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001928 if (ring->irq_get(ring)) {
Chris Wilsonce453d82011-02-21 14:43:56 +00001929 if (dev_priv->mm.interruptible)
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001930 ret = wait_event_interruptible(ring->irq_queue,
1931 i915_seqno_passed(ring->get_seqno(ring), seqno)
1932 || atomic_read(&dev_priv->mm.wedged));
1933 else
1934 wait_event(ring->irq_queue,
1935 i915_seqno_passed(ring->get_seqno(ring), seqno)
1936 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02001937
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001938 ring->irq_put(ring);
Eric Anholte959b5d2011-12-22 14:55:01 -08001939 } else if (wait_for_atomic(i915_seqno_passed(ring->get_seqno(ring),
1940 seqno) ||
1941 atomic_read(&dev_priv->mm.wedged), 3000))
Chris Wilsonb5ba1772010-12-14 12:17:15 +00001942 ret = -EBUSY;
Chris Wilsonb2223492010-10-27 15:27:33 +01001943 ring->waiting_seqno = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001944
Chris Wilsondb53a302011-02-03 11:57:46 +00001945 trace_i915_gem_request_wait_end(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001946 }
Ben Gamariba1234d2009-09-14 17:48:47 -04001947 if (atomic_read(&dev_priv->mm.wedged))
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001948 ret = -EAGAIN;
Eric Anholt673a3942008-07-30 12:06:12 -07001949
1950 if (ret && ret != -ERESTARTSYS)
Daniel Vetter8bff9172010-02-11 22:19:40 +01001951 DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
Chris Wilson78501ea2010-10-27 12:18:21 +01001952 __func__, ret, seqno, ring->get_seqno(ring),
Daniel Vetter8bff9172010-02-11 22:19:40 +01001953 dev_priv->next_seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001954
1955 /* Directly dispatch request retiring. While we have the work queue
1956 * to handle this, the waiter on a request often wants an associated
1957 * buffer to have made it to the inactive list, and we would need
1958 * a separate wait queue to handle that.
1959 */
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001960 if (ret == 0 && do_retire)
Chris Wilsondb53a302011-02-03 11:57:46 +00001961 i915_gem_retire_requests_ring(ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001962
1963 return ret;
1964}
1965
Daniel Vetter48764bf2009-09-15 22:57:32 +02001966/**
Eric Anholt673a3942008-07-30 12:06:12 -07001967 * Ensures that all rendering to the object has completed and the object is
1968 * safe to unbind from the GTT or access from the CPU.
1969 */
Chris Wilson54cf91d2010-11-25 18:00:26 +00001970int
Chris Wilsonce453d82011-02-21 14:43:56 +00001971i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001972{
Eric Anholt673a3942008-07-30 12:06:12 -07001973 int ret;
1974
Eric Anholte47c68e2008-11-14 13:35:19 -08001975 /* This function only exists to support waiting for existing rendering,
1976 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07001977 */
Chris Wilson05394f32010-11-08 19:18:58 +00001978 BUG_ON((obj->base.write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001979
1980 /* If there is rendering queued on the buffer being evicted, wait for
1981 * it.
1982 */
Chris Wilson05394f32010-11-08 19:18:58 +00001983 if (obj->active) {
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001984 ret = i915_wait_request(obj->ring, obj->last_rendering_seqno,
1985 true);
Chris Wilson2cf34d72010-09-14 13:03:28 +01001986 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07001987 return ret;
1988 }
1989
1990 return 0;
1991}
1992
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01001993static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
1994{
1995 u32 old_write_domain, old_read_domains;
1996
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01001997 /* Act a barrier for all accesses through the GTT */
1998 mb();
1999
2000 /* Force a pagefault for domain tracking on next user access */
2001 i915_gem_release_mmap(obj);
2002
Keith Packardb97c3d92011-06-24 21:02:59 -07002003 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2004 return;
2005
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002006 old_read_domains = obj->base.read_domains;
2007 old_write_domain = obj->base.write_domain;
2008
2009 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2010 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2011
2012 trace_i915_gem_object_change_domain(obj,
2013 old_read_domains,
2014 old_write_domain);
2015}
2016
Eric Anholt673a3942008-07-30 12:06:12 -07002017/**
2018 * Unbinds an object from the GTT aperture.
2019 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002020int
Chris Wilson05394f32010-11-08 19:18:58 +00002021i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002022{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002023 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002024 int ret = 0;
2025
Chris Wilson05394f32010-11-08 19:18:58 +00002026 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002027 return 0;
2028
Chris Wilson05394f32010-11-08 19:18:58 +00002029 if (obj->pin_count != 0) {
Eric Anholt673a3942008-07-30 12:06:12 -07002030 DRM_ERROR("Attempting to unbind pinned buffer\n");
2031 return -EINVAL;
2032 }
2033
Chris Wilsona8198ee2011-04-13 22:04:09 +01002034 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson8dc17752010-07-23 23:18:51 +01002035 if (ret == -ERESTARTSYS)
Eric Anholt673a3942008-07-30 12:06:12 -07002036 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002037 /* Continue on if we fail due to EIO, the GPU is hung so we
2038 * should be safe and we need to cleanup or else we might
2039 * cause memory corruption through use-after-free.
2040 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002041
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002042 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002043
2044 /* Move the object to the CPU domain to ensure that
2045 * any possible CPU writes while it's not in the GTT
2046 * are flushed when we go to remap it.
2047 */
2048 if (ret == 0)
2049 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
2050 if (ret == -ERESTARTSYS)
2051 return ret;
Chris Wilson812ed4922010-09-30 15:08:57 +01002052 if (ret) {
Chris Wilsona8198ee2011-04-13 22:04:09 +01002053 /* In the event of a disaster, abandon all caches and
2054 * hope for the best.
2055 */
Chris Wilson812ed4922010-09-30 15:08:57 +01002056 i915_gem_clflush_object(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002057 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Chris Wilson812ed4922010-09-30 15:08:57 +01002058 }
Eric Anholt673a3942008-07-30 12:06:12 -07002059
Daniel Vetter96b47b62009-12-15 17:50:00 +01002060 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002061 ret = i915_gem_object_put_fence(obj);
2062 if (ret == -ERESTARTSYS)
2063 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002064
Chris Wilsondb53a302011-02-03 11:57:46 +00002065 trace_i915_gem_object_unbind(obj);
2066
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002067 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002068 if (obj->has_aliasing_ppgtt_mapping) {
2069 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2070 obj->has_aliasing_ppgtt_mapping = 0;
2071 }
2072
Chris Wilsone5281cc2010-10-28 13:45:36 +01002073 i915_gem_object_put_pages_gtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002074
Chris Wilson6299f992010-11-24 12:23:44 +00002075 list_del_init(&obj->gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002076 list_del_init(&obj->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002077 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002078 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002079
Chris Wilson05394f32010-11-08 19:18:58 +00002080 drm_mm_put_block(obj->gtt_space);
2081 obj->gtt_space = NULL;
2082 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002083
Chris Wilson05394f32010-11-08 19:18:58 +00002084 if (i915_gem_object_is_purgeable(obj))
Chris Wilson963b4832009-09-20 23:03:54 +01002085 i915_gem_object_truncate(obj);
2086
Chris Wilson8dc17752010-07-23 23:18:51 +01002087 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002088}
2089
Chris Wilson88241782011-01-07 17:09:48 +00002090int
Chris Wilsondb53a302011-02-03 11:57:46 +00002091i915_gem_flush_ring(struct intel_ring_buffer *ring,
Chris Wilson54cf91d2010-11-25 18:00:26 +00002092 uint32_t invalidate_domains,
2093 uint32_t flush_domains)
2094{
Chris Wilson88241782011-01-07 17:09:48 +00002095 int ret;
2096
Chris Wilson36d527d2011-03-19 22:26:49 +00002097 if (((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) == 0)
2098 return 0;
2099
Chris Wilsondb53a302011-02-03 11:57:46 +00002100 trace_i915_gem_ring_flush(ring, invalidate_domains, flush_domains);
2101
Chris Wilson88241782011-01-07 17:09:48 +00002102 ret = ring->flush(ring, invalidate_domains, flush_domains);
2103 if (ret)
2104 return ret;
2105
Chris Wilson36d527d2011-03-19 22:26:49 +00002106 if (flush_domains & I915_GEM_GPU_DOMAINS)
2107 i915_gem_process_flushing_list(ring, flush_domains);
2108
Chris Wilson88241782011-01-07 17:09:48 +00002109 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002110}
2111
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002112static int i915_ring_idle(struct intel_ring_buffer *ring, bool do_retire)
Chris Wilsona56ba562010-09-28 10:07:56 +01002113{
Chris Wilson88241782011-01-07 17:09:48 +00002114 int ret;
2115
Chris Wilson395b70b2010-10-28 21:28:46 +01002116 if (list_empty(&ring->gpu_write_list) && list_empty(&ring->active_list))
Chris Wilson64193402010-10-24 12:38:05 +01002117 return 0;
2118
Chris Wilson88241782011-01-07 17:09:48 +00002119 if (!list_empty(&ring->gpu_write_list)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002120 ret = i915_gem_flush_ring(ring,
Chris Wilson0ac74c62010-12-06 14:36:02 +00002121 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Chris Wilson88241782011-01-07 17:09:48 +00002122 if (ret)
2123 return ret;
2124 }
2125
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002126 return i915_wait_request(ring, i915_gem_next_request_seqno(ring),
2127 do_retire);
Chris Wilsona56ba562010-09-28 10:07:56 +01002128}
2129
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002130int i915_gpu_idle(struct drm_device *dev, bool do_retire)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002131{
2132 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002133 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002134
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002135 /* Flush everything onto the inactive list. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002136 for (i = 0; i < I915_NUM_RINGS; i++) {
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002137 ret = i915_ring_idle(&dev_priv->ring[i], do_retire);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002138 if (ret)
2139 return ret;
2140 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002141
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002142 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002143}
2144
Daniel Vetterc6642782010-11-12 13:46:18 +00002145static int sandybridge_write_fence_reg(struct drm_i915_gem_object *obj,
2146 struct intel_ring_buffer *pipelined)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002147{
Chris Wilson05394f32010-11-08 19:18:58 +00002148 struct drm_device *dev = obj->base.dev;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002149 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002150 u32 size = obj->gtt_space->size;
2151 int regnum = obj->fence_reg;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002152 uint64_t val;
2153
Chris Wilson05394f32010-11-08 19:18:58 +00002154 val = (uint64_t)((obj->gtt_offset + size - 4096) &
Daniel Vetterc6642782010-11-12 13:46:18 +00002155 0xfffff000) << 32;
Chris Wilson05394f32010-11-08 19:18:58 +00002156 val |= obj->gtt_offset & 0xfffff000;
2157 val |= (uint64_t)((obj->stride / 128) - 1) <<
Eric Anholt4e901fd2009-10-26 16:44:17 -07002158 SANDYBRIDGE_FENCE_PITCH_SHIFT;
2159
Chris Wilson05394f32010-11-08 19:18:58 +00002160 if (obj->tiling_mode == I915_TILING_Y)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002161 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2162 val |= I965_FENCE_REG_VALID;
2163
Daniel Vetterc6642782010-11-12 13:46:18 +00002164 if (pipelined) {
2165 int ret = intel_ring_begin(pipelined, 6);
2166 if (ret)
2167 return ret;
2168
2169 intel_ring_emit(pipelined, MI_NOOP);
2170 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(2));
2171 intel_ring_emit(pipelined, FENCE_REG_SANDYBRIDGE_0 + regnum*8);
2172 intel_ring_emit(pipelined, (u32)val);
2173 intel_ring_emit(pipelined, FENCE_REG_SANDYBRIDGE_0 + regnum*8 + 4);
2174 intel_ring_emit(pipelined, (u32)(val >> 32));
2175 intel_ring_advance(pipelined);
2176 } else
2177 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + regnum * 8, val);
2178
2179 return 0;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002180}
2181
Daniel Vetterc6642782010-11-12 13:46:18 +00002182static int i965_write_fence_reg(struct drm_i915_gem_object *obj,
2183 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002184{
Chris Wilson05394f32010-11-08 19:18:58 +00002185 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002186 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002187 u32 size = obj->gtt_space->size;
2188 int regnum = obj->fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002189 uint64_t val;
2190
Chris Wilson05394f32010-11-08 19:18:58 +00002191 val = (uint64_t)((obj->gtt_offset + size - 4096) &
Jesse Barnesde151cf2008-11-12 10:03:55 -08002192 0xfffff000) << 32;
Chris Wilson05394f32010-11-08 19:18:58 +00002193 val |= obj->gtt_offset & 0xfffff000;
2194 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2195 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002196 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2197 val |= I965_FENCE_REG_VALID;
2198
Daniel Vetterc6642782010-11-12 13:46:18 +00002199 if (pipelined) {
2200 int ret = intel_ring_begin(pipelined, 6);
2201 if (ret)
2202 return ret;
2203
2204 intel_ring_emit(pipelined, MI_NOOP);
2205 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(2));
2206 intel_ring_emit(pipelined, FENCE_REG_965_0 + regnum*8);
2207 intel_ring_emit(pipelined, (u32)val);
2208 intel_ring_emit(pipelined, FENCE_REG_965_0 + regnum*8 + 4);
2209 intel_ring_emit(pipelined, (u32)(val >> 32));
2210 intel_ring_advance(pipelined);
2211 } else
2212 I915_WRITE64(FENCE_REG_965_0 + regnum * 8, val);
2213
2214 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002215}
2216
Daniel Vetterc6642782010-11-12 13:46:18 +00002217static int i915_write_fence_reg(struct drm_i915_gem_object *obj,
2218 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002219{
Chris Wilson05394f32010-11-08 19:18:58 +00002220 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002221 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002222 u32 size = obj->gtt_space->size;
Daniel Vetterc6642782010-11-12 13:46:18 +00002223 u32 fence_reg, val, pitch_val;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002224 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002225
Daniel Vetterc6642782010-11-12 13:46:18 +00002226 if (WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2227 (size & -size) != size ||
2228 (obj->gtt_offset & (size - 1)),
2229 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2230 obj->gtt_offset, obj->map_and_fenceable, size))
2231 return -EINVAL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002232
Daniel Vetterc6642782010-11-12 13:46:18 +00002233 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
Jesse Barnes0f973f22009-01-26 17:10:45 -08002234 tile_width = 128;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002235 else
Jesse Barnes0f973f22009-01-26 17:10:45 -08002236 tile_width = 512;
2237
2238 /* Note: pitch better be a power of two tile widths */
Chris Wilson05394f32010-11-08 19:18:58 +00002239 pitch_val = obj->stride / tile_width;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002240 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002241
Chris Wilson05394f32010-11-08 19:18:58 +00002242 val = obj->gtt_offset;
2243 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002244 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002245 val |= I915_FENCE_SIZE_BITS(size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002246 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2247 val |= I830_FENCE_REG_VALID;
2248
Chris Wilson05394f32010-11-08 19:18:58 +00002249 fence_reg = obj->fence_reg;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002250 if (fence_reg < 8)
2251 fence_reg = FENCE_REG_830_0 + fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002252 else
Chris Wilsona00b10c2010-09-24 21:15:47 +01002253 fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
Daniel Vetterc6642782010-11-12 13:46:18 +00002254
2255 if (pipelined) {
2256 int ret = intel_ring_begin(pipelined, 4);
2257 if (ret)
2258 return ret;
2259
2260 intel_ring_emit(pipelined, MI_NOOP);
2261 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(1));
2262 intel_ring_emit(pipelined, fence_reg);
2263 intel_ring_emit(pipelined, val);
2264 intel_ring_advance(pipelined);
2265 } else
2266 I915_WRITE(fence_reg, val);
2267
2268 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002269}
2270
Daniel Vetterc6642782010-11-12 13:46:18 +00002271static int i830_write_fence_reg(struct drm_i915_gem_object *obj,
2272 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002273{
Chris Wilson05394f32010-11-08 19:18:58 +00002274 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002275 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002276 u32 size = obj->gtt_space->size;
2277 int regnum = obj->fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002278 uint32_t val;
2279 uint32_t pitch_val;
2280
Daniel Vetterc6642782010-11-12 13:46:18 +00002281 if (WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2282 (size & -size) != size ||
2283 (obj->gtt_offset & (size - 1)),
2284 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2285 obj->gtt_offset, size))
2286 return -EINVAL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002287
Chris Wilson05394f32010-11-08 19:18:58 +00002288 pitch_val = obj->stride / 128;
Eric Anholte76a16d2009-05-26 17:44:56 -07002289 pitch_val = ffs(pitch_val) - 1;
Eric Anholte76a16d2009-05-26 17:44:56 -07002290
Chris Wilson05394f32010-11-08 19:18:58 +00002291 val = obj->gtt_offset;
2292 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002293 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Daniel Vetterc6642782010-11-12 13:46:18 +00002294 val |= I830_FENCE_SIZE_BITS(size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002295 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2296 val |= I830_FENCE_REG_VALID;
2297
Daniel Vetterc6642782010-11-12 13:46:18 +00002298 if (pipelined) {
2299 int ret = intel_ring_begin(pipelined, 4);
2300 if (ret)
2301 return ret;
2302
2303 intel_ring_emit(pipelined, MI_NOOP);
2304 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(1));
2305 intel_ring_emit(pipelined, FENCE_REG_830_0 + regnum*4);
2306 intel_ring_emit(pipelined, val);
2307 intel_ring_advance(pipelined);
2308 } else
2309 I915_WRITE(FENCE_REG_830_0 + regnum * 4, val);
2310
2311 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002312}
2313
Chris Wilsond9e86c02010-11-10 16:40:20 +00002314static bool ring_passed_seqno(struct intel_ring_buffer *ring, u32 seqno)
2315{
2316 return i915_seqno_passed(ring->get_seqno(ring), seqno);
2317}
2318
2319static int
2320i915_gem_object_flush_fence(struct drm_i915_gem_object *obj,
Chris Wilsonce453d82011-02-21 14:43:56 +00002321 struct intel_ring_buffer *pipelined)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002322{
2323 int ret;
2324
2325 if (obj->fenced_gpu_access) {
Chris Wilson88241782011-01-07 17:09:48 +00002326 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002327 ret = i915_gem_flush_ring(obj->last_fenced_ring,
Chris Wilson88241782011-01-07 17:09:48 +00002328 0, obj->base.write_domain);
2329 if (ret)
2330 return ret;
2331 }
Chris Wilsond9e86c02010-11-10 16:40:20 +00002332
2333 obj->fenced_gpu_access = false;
2334 }
2335
2336 if (obj->last_fenced_seqno && pipelined != obj->last_fenced_ring) {
2337 if (!ring_passed_seqno(obj->last_fenced_ring,
2338 obj->last_fenced_seqno)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002339 ret = i915_wait_request(obj->last_fenced_ring,
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002340 obj->last_fenced_seqno,
2341 true);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002342 if (ret)
2343 return ret;
2344 }
2345
2346 obj->last_fenced_seqno = 0;
2347 obj->last_fenced_ring = NULL;
2348 }
2349
Chris Wilson63256ec2011-01-04 18:42:07 +00002350 /* Ensure that all CPU reads are completed before installing a fence
2351 * and all writes before removing the fence.
2352 */
2353 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2354 mb();
2355
Chris Wilsond9e86c02010-11-10 16:40:20 +00002356 return 0;
2357}
2358
2359int
2360i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2361{
2362 int ret;
2363
2364 if (obj->tiling_mode)
2365 i915_gem_release_mmap(obj);
2366
Chris Wilsonce453d82011-02-21 14:43:56 +00002367 ret = i915_gem_object_flush_fence(obj, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002368 if (ret)
2369 return ret;
2370
2371 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2372 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002373
2374 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002375 i915_gem_clear_fence_reg(obj->base.dev,
2376 &dev_priv->fence_regs[obj->fence_reg]);
2377
2378 obj->fence_reg = I915_FENCE_REG_NONE;
2379 }
2380
2381 return 0;
2382}
2383
2384static struct drm_i915_fence_reg *
2385i915_find_fence_reg(struct drm_device *dev,
2386 struct intel_ring_buffer *pipelined)
Daniel Vetterae3db242010-02-19 11:51:58 +01002387{
Daniel Vetterae3db242010-02-19 11:51:58 +01002388 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002389 struct drm_i915_fence_reg *reg, *first, *avail;
2390 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002391
2392 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002393 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002394 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2395 reg = &dev_priv->fence_regs[i];
2396 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002397 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002398
Chris Wilson1690e1e2011-12-14 13:57:08 +01002399 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002400 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002401 }
2402
Chris Wilsond9e86c02010-11-10 16:40:20 +00002403 if (avail == NULL)
2404 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002405
2406 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002407 avail = first = NULL;
2408 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002409 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002410 continue;
2411
Chris Wilsond9e86c02010-11-10 16:40:20 +00002412 if (first == NULL)
2413 first = reg;
2414
2415 if (!pipelined ||
2416 !reg->obj->last_fenced_ring ||
2417 reg->obj->last_fenced_ring == pipelined) {
2418 avail = reg;
2419 break;
2420 }
Daniel Vetterae3db242010-02-19 11:51:58 +01002421 }
2422
Chris Wilsond9e86c02010-11-10 16:40:20 +00002423 if (avail == NULL)
2424 avail = first;
Daniel Vetterae3db242010-02-19 11:51:58 +01002425
Chris Wilsona00b10c2010-09-24 21:15:47 +01002426 return avail;
Daniel Vetterae3db242010-02-19 11:51:58 +01002427}
2428
Jesse Barnesde151cf2008-11-12 10:03:55 -08002429/**
Chris Wilsond9e86c02010-11-10 16:40:20 +00002430 * i915_gem_object_get_fence - set up a fence reg for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002431 * @obj: object to map through a fence reg
Chris Wilsond9e86c02010-11-10 16:40:20 +00002432 * @pipelined: ring on which to queue the change, or NULL for CPU access
2433 * @interruptible: must we wait uninterruptibly for the register to retire?
Jesse Barnesde151cf2008-11-12 10:03:55 -08002434 *
2435 * When mapping objects through the GTT, userspace wants to be able to write
2436 * to them without having to worry about swizzling if the object is tiled.
2437 *
2438 * This function walks the fence regs looking for a free one for @obj,
2439 * stealing one if it can't find any.
2440 *
2441 * It then sets up the reg based on the object's properties: address, pitch
2442 * and tiling format.
2443 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002444int
Chris Wilsond9e86c02010-11-10 16:40:20 +00002445i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
Chris Wilsonce453d82011-02-21 14:43:56 +00002446 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002447{
Chris Wilson05394f32010-11-08 19:18:58 +00002448 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002449 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002450 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002451 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002452
Chris Wilson6bda10d2010-12-05 21:04:18 +00002453 /* XXX disable pipelining. There are bugs. Shocking. */
2454 pipelined = NULL;
2455
Chris Wilsond9e86c02010-11-10 16:40:20 +00002456 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002457 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2458 reg = &dev_priv->fence_regs[obj->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002459 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002460
Chris Wilson29c5a582011-03-17 15:23:22 +00002461 if (obj->tiling_changed) {
2462 ret = i915_gem_object_flush_fence(obj, pipelined);
2463 if (ret)
2464 return ret;
2465
2466 if (!obj->fenced_gpu_access && !obj->last_fenced_seqno)
2467 pipelined = NULL;
2468
2469 if (pipelined) {
2470 reg->setup_seqno =
2471 i915_gem_next_request_seqno(pipelined);
2472 obj->last_fenced_seqno = reg->setup_seqno;
2473 obj->last_fenced_ring = pipelined;
2474 }
2475
2476 goto update;
2477 }
Chris Wilsond9e86c02010-11-10 16:40:20 +00002478
2479 if (!pipelined) {
2480 if (reg->setup_seqno) {
2481 if (!ring_passed_seqno(obj->last_fenced_ring,
2482 reg->setup_seqno)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002483 ret = i915_wait_request(obj->last_fenced_ring,
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002484 reg->setup_seqno,
2485 true);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002486 if (ret)
2487 return ret;
2488 }
2489
2490 reg->setup_seqno = 0;
2491 }
2492 } else if (obj->last_fenced_ring &&
2493 obj->last_fenced_ring != pipelined) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002494 ret = i915_gem_object_flush_fence(obj, pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002495 if (ret)
2496 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002497 }
2498
Eric Anholta09ba7f2009-08-29 12:49:51 -07002499 return 0;
2500 }
2501
Chris Wilsond9e86c02010-11-10 16:40:20 +00002502 reg = i915_find_fence_reg(dev, pipelined);
2503 if (reg == NULL)
Daniel Vetter39965b32011-12-14 13:57:09 +01002504 return -EDEADLK;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002505
Chris Wilsonce453d82011-02-21 14:43:56 +00002506 ret = i915_gem_object_flush_fence(obj, pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002507 if (ret)
Daniel Vetterae3db242010-02-19 11:51:58 +01002508 return ret;
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002509
Chris Wilsond9e86c02010-11-10 16:40:20 +00002510 if (reg->obj) {
2511 struct drm_i915_gem_object *old = reg->obj;
2512
2513 drm_gem_object_reference(&old->base);
2514
2515 if (old->tiling_mode)
2516 i915_gem_release_mmap(old);
2517
Chris Wilsonce453d82011-02-21 14:43:56 +00002518 ret = i915_gem_object_flush_fence(old, pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002519 if (ret) {
2520 drm_gem_object_unreference(&old->base);
2521 return ret;
2522 }
2523
2524 if (old->last_fenced_seqno == 0 && obj->last_fenced_seqno == 0)
2525 pipelined = NULL;
2526
2527 old->fence_reg = I915_FENCE_REG_NONE;
2528 old->last_fenced_ring = pipelined;
2529 old->last_fenced_seqno =
Chris Wilsondb53a302011-02-03 11:57:46 +00002530 pipelined ? i915_gem_next_request_seqno(pipelined) : 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002531
2532 drm_gem_object_unreference(&old->base);
2533 } else if (obj->last_fenced_seqno == 0)
2534 pipelined = NULL;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002535
Jesse Barnesde151cf2008-11-12 10:03:55 -08002536 reg->obj = obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002537 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
2538 obj->fence_reg = reg - dev_priv->fence_regs;
2539 obj->last_fenced_ring = pipelined;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002540
Chris Wilsond9e86c02010-11-10 16:40:20 +00002541 reg->setup_seqno =
Chris Wilsondb53a302011-02-03 11:57:46 +00002542 pipelined ? i915_gem_next_request_seqno(pipelined) : 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002543 obj->last_fenced_seqno = reg->setup_seqno;
2544
2545update:
2546 obj->tiling_changed = false;
Chris Wilsone259bef2010-09-17 00:32:02 +01002547 switch (INTEL_INFO(dev)->gen) {
Eric Anholt25aebfc32011-05-06 13:55:53 -07002548 case 7:
Chris Wilsone259bef2010-09-17 00:32:02 +01002549 case 6:
Daniel Vetterc6642782010-11-12 13:46:18 +00002550 ret = sandybridge_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002551 break;
2552 case 5:
2553 case 4:
Daniel Vetterc6642782010-11-12 13:46:18 +00002554 ret = i965_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002555 break;
2556 case 3:
Daniel Vetterc6642782010-11-12 13:46:18 +00002557 ret = i915_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002558 break;
2559 case 2:
Daniel Vetterc6642782010-11-12 13:46:18 +00002560 ret = i830_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002561 break;
2562 }
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002563
Daniel Vetterc6642782010-11-12 13:46:18 +00002564 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002565}
2566
2567/**
2568 * i915_gem_clear_fence_reg - clear out fence register info
2569 * @obj: object to clear
2570 *
2571 * Zeroes out the fence register itself and clears out the associated
Chris Wilson05394f32010-11-08 19:18:58 +00002572 * data structures in dev_priv and obj.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002573 */
2574static void
Chris Wilsond9e86c02010-11-10 16:40:20 +00002575i915_gem_clear_fence_reg(struct drm_device *dev,
2576 struct drm_i915_fence_reg *reg)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002577{
Jesse Barnes79e53942008-11-07 14:24:08 -08002578 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002579 uint32_t fence_reg = reg - dev_priv->fence_regs;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002580
Chris Wilsone259bef2010-09-17 00:32:02 +01002581 switch (INTEL_INFO(dev)->gen) {
Eric Anholt25aebfc32011-05-06 13:55:53 -07002582 case 7:
Chris Wilsone259bef2010-09-17 00:32:02 +01002583 case 6:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002584 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + fence_reg*8, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002585 break;
2586 case 5:
2587 case 4:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002588 I915_WRITE64(FENCE_REG_965_0 + fence_reg*8, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002589 break;
2590 case 3:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002591 if (fence_reg >= 8)
2592 fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002593 else
Chris Wilsone259bef2010-09-17 00:32:02 +01002594 case 2:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002595 fence_reg = FENCE_REG_830_0 + fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002596
2597 I915_WRITE(fence_reg, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002598 break;
Eric Anholtdc529a42009-03-10 22:34:49 -07002599 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002600
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002601 list_del_init(&reg->lru_list);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002602 reg->obj = NULL;
2603 reg->setup_seqno = 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002604 reg->pin_count = 0;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002605}
2606
2607/**
Eric Anholt673a3942008-07-30 12:06:12 -07002608 * Finds free space in the GTT aperture and binds the object there.
2609 */
2610static int
Chris Wilson05394f32010-11-08 19:18:58 +00002611i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002612 unsigned alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01002613 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07002614{
Chris Wilson05394f32010-11-08 19:18:58 +00002615 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002616 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002617 struct drm_mm_node *free_space;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002618 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Daniel Vetter5e783302010-11-14 22:32:36 +01002619 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002620 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002621 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002622
Chris Wilson05394f32010-11-08 19:18:58 +00002623 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002624 DRM_ERROR("Attempting to bind a purgeable object\n");
2625 return -EINVAL;
2626 }
2627
Chris Wilsone28f8712011-07-18 13:11:49 -07002628 fence_size = i915_gem_get_gtt_size(dev,
2629 obj->base.size,
2630 obj->tiling_mode);
2631 fence_alignment = i915_gem_get_gtt_alignment(dev,
2632 obj->base.size,
2633 obj->tiling_mode);
2634 unfenced_alignment =
2635 i915_gem_get_unfenced_gtt_alignment(dev,
2636 obj->base.size,
2637 obj->tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002638
Eric Anholt673a3942008-07-30 12:06:12 -07002639 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002640 alignment = map_and_fenceable ? fence_alignment :
2641 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002642 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002643 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2644 return -EINVAL;
2645 }
2646
Chris Wilson05394f32010-11-08 19:18:58 +00002647 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002648
Chris Wilson654fc602010-05-27 13:18:21 +01002649 /* If the object is bigger than the entire aperture, reject it early
2650 * before evicting everything in a vain attempt to find space.
2651 */
Chris Wilson05394f32010-11-08 19:18:58 +00002652 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002653 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002654 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2655 return -E2BIG;
2656 }
2657
Eric Anholt673a3942008-07-30 12:06:12 -07002658 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002659 if (map_and_fenceable)
Daniel Vetter920afa72010-09-16 17:54:23 +02002660 free_space =
2661 drm_mm_search_free_in_range(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002662 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002663 dev_priv->mm.gtt_mappable_end,
2664 0);
2665 else
2666 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002667 size, alignment, 0);
Daniel Vetter920afa72010-09-16 17:54:23 +02002668
2669 if (free_space != NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002670 if (map_and_fenceable)
Chris Wilson05394f32010-11-08 19:18:58 +00002671 obj->gtt_space =
Daniel Vetter920afa72010-09-16 17:54:23 +02002672 drm_mm_get_block_range_generic(free_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002673 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002674 dev_priv->mm.gtt_mappable_end,
2675 0);
2676 else
Chris Wilson05394f32010-11-08 19:18:58 +00002677 obj->gtt_space =
Chris Wilsona00b10c2010-09-24 21:15:47 +01002678 drm_mm_get_block(free_space, size, alignment);
Daniel Vetter920afa72010-09-16 17:54:23 +02002679 }
Chris Wilson05394f32010-11-08 19:18:58 +00002680 if (obj->gtt_space == NULL) {
Eric Anholt673a3942008-07-30 12:06:12 -07002681 /* If the gtt is empty and we're still having trouble
2682 * fitting our object in, we're out of memory.
2683 */
Daniel Vetter75e9e912010-11-04 17:11:09 +01002684 ret = i915_gem_evict_something(dev, size, alignment,
2685 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01002686 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002687 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002688
Eric Anholt673a3942008-07-30 12:06:12 -07002689 goto search_free;
2690 }
2691
Chris Wilsone5281cc2010-10-28 13:45:36 +01002692 ret = i915_gem_object_get_pages_gtt(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002693 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00002694 drm_mm_put_block(obj->gtt_space);
2695 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002696
2697 if (ret == -ENOMEM) {
Chris Wilson809b6332011-01-10 17:33:15 +00002698 /* first try to reclaim some memory by clearing the GTT */
2699 ret = i915_gem_evict_everything(dev, false);
Chris Wilson07f73f62009-09-14 16:50:30 +01002700 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002701 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002702 if (gfpmask) {
2703 gfpmask = 0;
2704 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002705 }
2706
Chris Wilson809b6332011-01-10 17:33:15 +00002707 return -ENOMEM;
Chris Wilson07f73f62009-09-14 16:50:30 +01002708 }
2709
2710 goto search_free;
2711 }
2712
Eric Anholt673a3942008-07-30 12:06:12 -07002713 return ret;
2714 }
2715
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002716 ret = i915_gem_gtt_bind_object(obj);
2717 if (ret) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01002718 i915_gem_object_put_pages_gtt(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002719 drm_mm_put_block(obj->gtt_space);
2720 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002721
Chris Wilson809b6332011-01-10 17:33:15 +00002722 if (i915_gem_evict_everything(dev, false))
Chris Wilson07f73f62009-09-14 16:50:30 +01002723 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002724
2725 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002726 }
Eric Anholt673a3942008-07-30 12:06:12 -07002727
Chris Wilson6299f992010-11-24 12:23:44 +00002728 list_add_tail(&obj->gtt_list, &dev_priv->mm.gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002729 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002730
Eric Anholt673a3942008-07-30 12:06:12 -07002731 /* Assert that the object is not currently in any GPU domain. As it
2732 * wasn't in the GTT, there shouldn't be any way it could have been in
2733 * a GPU cache
2734 */
Chris Wilson05394f32010-11-08 19:18:58 +00002735 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2736 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002737
Chris Wilson6299f992010-11-24 12:23:44 +00002738 obj->gtt_offset = obj->gtt_space->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002739
Daniel Vetter75e9e912010-11-04 17:11:09 +01002740 fenceable =
Chris Wilson05394f32010-11-08 19:18:58 +00002741 obj->gtt_space->size == fence_size &&
Akshay Joshi0206e352011-08-16 15:34:10 -04002742 (obj->gtt_space->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002743
Daniel Vetter75e9e912010-11-04 17:11:09 +01002744 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00002745 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002746
Chris Wilson05394f32010-11-08 19:18:58 +00002747 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002748
Chris Wilsondb53a302011-02-03 11:57:46 +00002749 trace_i915_gem_object_bind(obj, map_and_fenceable);
Eric Anholt673a3942008-07-30 12:06:12 -07002750 return 0;
2751}
2752
2753void
Chris Wilson05394f32010-11-08 19:18:58 +00002754i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002755{
Eric Anholt673a3942008-07-30 12:06:12 -07002756 /* If we don't have a page list set up, then we're not pinned
2757 * to GPU, and we can ignore the cache flush because it'll happen
2758 * again at bind time.
2759 */
Chris Wilson05394f32010-11-08 19:18:58 +00002760 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002761 return;
2762
Chris Wilson9c23f7f2011-03-29 16:59:52 -07002763 /* If the GPU is snooping the contents of the CPU cache,
2764 * we do not need to manually clear the CPU cache lines. However,
2765 * the caches are only snooped when the render cache is
2766 * flushed/invalidated. As we always have to emit invalidations
2767 * and flushes when moving into and out of the RENDER domain, correct
2768 * snooping behaviour occurs naturally as the result of our domain
2769 * tracking.
2770 */
2771 if (obj->cache_level != I915_CACHE_NONE)
2772 return;
2773
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002774 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002775
Chris Wilson05394f32010-11-08 19:18:58 +00002776 drm_clflush_pages(obj->pages, obj->base.size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002777}
2778
Eric Anholte47c68e2008-11-14 13:35:19 -08002779/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson88241782011-01-07 17:09:48 +00002780static int
Chris Wilson3619df02010-11-28 15:37:17 +00002781i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002782{
Chris Wilson05394f32010-11-08 19:18:58 +00002783 if ((obj->base.write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson88241782011-01-07 17:09:48 +00002784 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002785
2786 /* Queue the GPU write cache flushing we need. */
Chris Wilsondb53a302011-02-03 11:57:46 +00002787 return i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002788}
2789
2790/** Flushes the GTT write domain for the object if it's dirty. */
2791static void
Chris Wilson05394f32010-11-08 19:18:58 +00002792i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002793{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002794 uint32_t old_write_domain;
2795
Chris Wilson05394f32010-11-08 19:18:58 +00002796 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08002797 return;
2798
Chris Wilson63256ec2011-01-04 18:42:07 +00002799 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08002800 * to it immediately go to main memory as far as we know, so there's
2801 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00002802 *
2803 * However, we do have to enforce the order so that all writes through
2804 * the GTT land before any writes to the device, such as updates to
2805 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08002806 */
Chris Wilson63256ec2011-01-04 18:42:07 +00002807 wmb();
2808
Chris Wilson05394f32010-11-08 19:18:58 +00002809 old_write_domain = obj->base.write_domain;
2810 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002811
2812 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002813 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002814 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002815}
2816
2817/** Flushes the CPU write domain for the object if it's dirty. */
2818static void
Chris Wilson05394f32010-11-08 19:18:58 +00002819i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002820{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002821 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002822
Chris Wilson05394f32010-11-08 19:18:58 +00002823 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08002824 return;
2825
2826 i915_gem_clflush_object(obj);
Daniel Vetter40ce6572010-11-05 18:12:18 +01002827 intel_gtt_chipset_flush();
Chris Wilson05394f32010-11-08 19:18:58 +00002828 old_write_domain = obj->base.write_domain;
2829 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002830
2831 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002832 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002833 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002834}
2835
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002836/**
2837 * Moves a single object to the GTT read, and possibly write domain.
2838 *
2839 * This function returns when the move is complete, including waiting on
2840 * flushes to occur.
2841 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002842int
Chris Wilson20217462010-11-23 15:26:33 +00002843i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002844{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002845 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002846 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002847
Eric Anholt02354392008-11-26 13:58:13 -08002848 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00002849 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08002850 return -EINVAL;
2851
Chris Wilson8d7e3de2011-02-07 15:23:02 +00002852 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
2853 return 0;
2854
Chris Wilson88241782011-01-07 17:09:48 +00002855 ret = i915_gem_object_flush_gpu_write_domain(obj);
2856 if (ret)
2857 return ret;
2858
Chris Wilson87ca9c82010-12-02 09:42:56 +00002859 if (obj->pending_gpu_write || write) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002860 ret = i915_gem_object_wait_rendering(obj);
Chris Wilson87ca9c82010-12-02 09:42:56 +00002861 if (ret)
2862 return ret;
2863 }
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002864
Chris Wilson72133422010-09-13 23:56:38 +01002865 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002866
Chris Wilson05394f32010-11-08 19:18:58 +00002867 old_write_domain = obj->base.write_domain;
2868 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002869
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002870 /* It should now be out of any other write domains, and we can update
2871 * the domain values for our changes.
2872 */
Chris Wilson05394f32010-11-08 19:18:58 +00002873 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2874 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002875 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00002876 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
2877 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
2878 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08002879 }
2880
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002881 trace_i915_gem_object_change_domain(obj,
2882 old_read_domains,
2883 old_write_domain);
2884
Eric Anholte47c68e2008-11-14 13:35:19 -08002885 return 0;
2886}
2887
Chris Wilsone4ffd172011-04-04 09:44:39 +01002888int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2889 enum i915_cache_level cache_level)
2890{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002891 struct drm_device *dev = obj->base.dev;
2892 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01002893 int ret;
2894
2895 if (obj->cache_level == cache_level)
2896 return 0;
2897
2898 if (obj->pin_count) {
2899 DRM_DEBUG("can not change the cache level of pinned objects\n");
2900 return -EBUSY;
2901 }
2902
2903 if (obj->gtt_space) {
2904 ret = i915_gem_object_finish_gpu(obj);
2905 if (ret)
2906 return ret;
2907
2908 i915_gem_object_finish_gtt(obj);
2909
2910 /* Before SandyBridge, you could not use tiling or fence
2911 * registers with snooped memory, so relinquish any fences
2912 * currently pointing to our region in the aperture.
2913 */
2914 if (INTEL_INFO(obj->base.dev)->gen < 6) {
2915 ret = i915_gem_object_put_fence(obj);
2916 if (ret)
2917 return ret;
2918 }
2919
2920 i915_gem_gtt_rebind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002921 if (obj->has_aliasing_ppgtt_mapping)
2922 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
2923 obj, cache_level);
Chris Wilsone4ffd172011-04-04 09:44:39 +01002924 }
2925
2926 if (cache_level == I915_CACHE_NONE) {
2927 u32 old_read_domains, old_write_domain;
2928
2929 /* If we're coming from LLC cached, then we haven't
2930 * actually been tracking whether the data is in the
2931 * CPU cache or not, since we only allow one bit set
2932 * in obj->write_domain and have been skipping the clflushes.
2933 * Just set it to the CPU cache for now.
2934 */
2935 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
2936 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
2937
2938 old_read_domains = obj->base.read_domains;
2939 old_write_domain = obj->base.write_domain;
2940
2941 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
2942 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2943
2944 trace_i915_gem_object_change_domain(obj,
2945 old_read_domains,
2946 old_write_domain);
2947 }
2948
2949 obj->cache_level = cache_level;
2950 return 0;
2951}
2952
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002953/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002954 * Prepare buffer for display plane (scanout, cursors, etc).
2955 * Can be called from an uninterruptible phase (modesetting) and allows
2956 * any flushes to be pipelined (for pageflips).
2957 *
2958 * For the display plane, we want to be in the GTT but out of any write
2959 * domains. So in many ways this looks like set_to_gtt_domain() apart from the
2960 * ability to pipeline the waits, pinning and any additional subtleties
2961 * that may differentiate the display plane from ordinary buffers.
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002962 */
2963int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002964i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2965 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00002966 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002967{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002968 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002969 int ret;
2970
Chris Wilson88241782011-01-07 17:09:48 +00002971 ret = i915_gem_object_flush_gpu_write_domain(obj);
2972 if (ret)
2973 return ret;
2974
Chris Wilson0be73282010-12-06 14:36:27 +00002975 if (pipelined != obj->ring) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002976 ret = i915_gem_object_wait_rendering(obj);
Keith Packardf0b69ef2011-07-19 16:21:40 -07002977 if (ret == -ERESTARTSYS)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002978 return ret;
2979 }
2980
Eric Anholta7ef0642011-03-29 16:59:54 -07002981 /* The display engine is not coherent with the LLC cache on gen6. As
2982 * a result, we make sure that the pinning that is about to occur is
2983 * done with uncached PTEs. This is lowest common denominator for all
2984 * chipsets.
2985 *
2986 * However for gen6+, we could do better by using the GFDT bit instead
2987 * of uncaching, which would allow us to flush all the LLC-cached data
2988 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
2989 */
2990 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
2991 if (ret)
2992 return ret;
2993
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002994 /* As the user may map the buffer once pinned in the display plane
2995 * (e.g. libkms for the bootup splash), we have to ensure that we
2996 * always use map_and_fenceable for all scanout buffers.
2997 */
2998 ret = i915_gem_object_pin(obj, alignment, true);
2999 if (ret)
3000 return ret;
3001
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003002 i915_gem_object_flush_cpu_write_domain(obj);
3003
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003004 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003005 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003006
3007 /* It should now be out of any other write domains, and we can update
3008 * the domain values for our changes.
3009 */
3010 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003011 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003012
3013 trace_i915_gem_object_change_domain(obj,
3014 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003015 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003016
3017 return 0;
3018}
3019
Chris Wilson85345512010-11-13 09:49:11 +00003020int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003021i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003022{
Chris Wilson88241782011-01-07 17:09:48 +00003023 int ret;
3024
Chris Wilsona8198ee2011-04-13 22:04:09 +01003025 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003026 return 0;
3027
Chris Wilson88241782011-01-07 17:09:48 +00003028 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00003029 ret = i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Chris Wilson88241782011-01-07 17:09:48 +00003030 if (ret)
3031 return ret;
3032 }
Chris Wilson85345512010-11-13 09:49:11 +00003033
Chris Wilsona8198ee2011-04-13 22:04:09 +01003034 /* Ensure that we invalidate the GPU's caches and TLBs. */
3035 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
3036
Chris Wilsonce453d82011-02-21 14:43:56 +00003037 return i915_gem_object_wait_rendering(obj);
Chris Wilson85345512010-11-13 09:49:11 +00003038}
3039
Eric Anholte47c68e2008-11-14 13:35:19 -08003040/**
3041 * Moves a single object to the CPU read, and possibly write domain.
3042 *
3043 * This function returns when the move is complete, including waiting on
3044 * flushes to occur.
3045 */
3046static int
Chris Wilson919926a2010-11-12 13:42:53 +00003047i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003048{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003049 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003050 int ret;
3051
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003052 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3053 return 0;
3054
Chris Wilson88241782011-01-07 17:09:48 +00003055 ret = i915_gem_object_flush_gpu_write_domain(obj);
3056 if (ret)
3057 return ret;
3058
Chris Wilsonce453d82011-02-21 14:43:56 +00003059 ret = i915_gem_object_wait_rendering(obj);
Daniel Vetterde18a292010-11-27 22:30:41 +01003060 if (ret)
Eric Anholte47c68e2008-11-14 13:35:19 -08003061 return ret;
3062
3063 i915_gem_object_flush_gtt_write_domain(obj);
3064
3065 /* If we have a partially-valid cache of the object in the CPU,
3066 * finish invalidating it and free the per-page flags.
3067 */
3068 i915_gem_object_set_to_full_cpu_read_domain(obj);
3069
Chris Wilson05394f32010-11-08 19:18:58 +00003070 old_write_domain = obj->base.write_domain;
3071 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003072
Eric Anholte47c68e2008-11-14 13:35:19 -08003073 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003074 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003075 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003076
Chris Wilson05394f32010-11-08 19:18:58 +00003077 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003078 }
3079
3080 /* It should now be out of any other write domains, and we can update
3081 * the domain values for our changes.
3082 */
Chris Wilson05394f32010-11-08 19:18:58 +00003083 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003084
3085 /* If we're writing through the CPU, then the GPU read domains will
3086 * need to be invalidated at next use.
3087 */
3088 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003089 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3090 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003091 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003092
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003093 trace_i915_gem_object_change_domain(obj,
3094 old_read_domains,
3095 old_write_domain);
3096
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003097 return 0;
3098}
3099
Eric Anholt673a3942008-07-30 12:06:12 -07003100/**
Eric Anholte47c68e2008-11-14 13:35:19 -08003101 * Moves the object from a partially CPU read to a full one.
Eric Anholt673a3942008-07-30 12:06:12 -07003102 *
Eric Anholte47c68e2008-11-14 13:35:19 -08003103 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
3104 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
3105 */
3106static void
Chris Wilson05394f32010-11-08 19:18:58 +00003107i915_gem_object_set_to_full_cpu_read_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003108{
Chris Wilson05394f32010-11-08 19:18:58 +00003109 if (!obj->page_cpu_valid)
Eric Anholte47c68e2008-11-14 13:35:19 -08003110 return;
3111
3112 /* If we're partially in the CPU read domain, finish moving it in.
3113 */
Chris Wilson05394f32010-11-08 19:18:58 +00003114 if (obj->base.read_domains & I915_GEM_DOMAIN_CPU) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003115 int i;
3116
Chris Wilson05394f32010-11-08 19:18:58 +00003117 for (i = 0; i <= (obj->base.size - 1) / PAGE_SIZE; i++) {
3118 if (obj->page_cpu_valid[i])
Eric Anholte47c68e2008-11-14 13:35:19 -08003119 continue;
Chris Wilson05394f32010-11-08 19:18:58 +00003120 drm_clflush_pages(obj->pages + i, 1);
Eric Anholte47c68e2008-11-14 13:35:19 -08003121 }
Eric Anholte47c68e2008-11-14 13:35:19 -08003122 }
3123
3124 /* Free the page_cpu_valid mappings which are now stale, whether
3125 * or not we've got I915_GEM_DOMAIN_CPU.
3126 */
Chris Wilson05394f32010-11-08 19:18:58 +00003127 kfree(obj->page_cpu_valid);
3128 obj->page_cpu_valid = NULL;
Eric Anholte47c68e2008-11-14 13:35:19 -08003129}
3130
3131/**
3132 * Set the CPU read domain on a range of the object.
3133 *
3134 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
3135 * not entirely valid. The page_cpu_valid member of the object flags which
3136 * pages have been flushed, and will be respected by
3137 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
3138 * of the whole object.
3139 *
3140 * This function returns when the move is complete, including waiting on
3141 * flushes to occur.
Eric Anholt673a3942008-07-30 12:06:12 -07003142 */
3143static int
Chris Wilson05394f32010-11-08 19:18:58 +00003144i915_gem_object_set_cpu_read_domain_range(struct drm_i915_gem_object *obj,
Eric Anholte47c68e2008-11-14 13:35:19 -08003145 uint64_t offset, uint64_t size)
Eric Anholt673a3942008-07-30 12:06:12 -07003146{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003147 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003148 int i, ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003149
Chris Wilson05394f32010-11-08 19:18:58 +00003150 if (offset == 0 && size == obj->base.size)
Eric Anholte47c68e2008-11-14 13:35:19 -08003151 return i915_gem_object_set_to_cpu_domain(obj, 0);
3152
Chris Wilson88241782011-01-07 17:09:48 +00003153 ret = i915_gem_object_flush_gpu_write_domain(obj);
3154 if (ret)
3155 return ret;
3156
Chris Wilsonce453d82011-02-21 14:43:56 +00003157 ret = i915_gem_object_wait_rendering(obj);
Daniel Vetterde18a292010-11-27 22:30:41 +01003158 if (ret)
Eric Anholte47c68e2008-11-14 13:35:19 -08003159 return ret;
Daniel Vetterde18a292010-11-27 22:30:41 +01003160
Eric Anholte47c68e2008-11-14 13:35:19 -08003161 i915_gem_object_flush_gtt_write_domain(obj);
3162
3163 /* If we're already fully in the CPU read domain, we're done. */
Chris Wilson05394f32010-11-08 19:18:58 +00003164 if (obj->page_cpu_valid == NULL &&
3165 (obj->base.read_domains & I915_GEM_DOMAIN_CPU) != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003166 return 0;
3167
Eric Anholte47c68e2008-11-14 13:35:19 -08003168 /* Otherwise, create/clear the per-page CPU read domain flag if we're
3169 * newly adding I915_GEM_DOMAIN_CPU
3170 */
Chris Wilson05394f32010-11-08 19:18:58 +00003171 if (obj->page_cpu_valid == NULL) {
3172 obj->page_cpu_valid = kzalloc(obj->base.size / PAGE_SIZE,
3173 GFP_KERNEL);
3174 if (obj->page_cpu_valid == NULL)
Eric Anholte47c68e2008-11-14 13:35:19 -08003175 return -ENOMEM;
Chris Wilson05394f32010-11-08 19:18:58 +00003176 } else if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
3177 memset(obj->page_cpu_valid, 0, obj->base.size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07003178
3179 /* Flush the cache on any pages that are still invalid from the CPU's
3180 * perspective.
3181 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003182 for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
3183 i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00003184 if (obj->page_cpu_valid[i])
Eric Anholt673a3942008-07-30 12:06:12 -07003185 continue;
3186
Chris Wilson05394f32010-11-08 19:18:58 +00003187 drm_clflush_pages(obj->pages + i, 1);
Eric Anholt673a3942008-07-30 12:06:12 -07003188
Chris Wilson05394f32010-11-08 19:18:58 +00003189 obj->page_cpu_valid[i] = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07003190 }
3191
Eric Anholte47c68e2008-11-14 13:35:19 -08003192 /* It should now be out of any other write domains, and we can update
3193 * the domain values for our changes.
3194 */
Chris Wilson05394f32010-11-08 19:18:58 +00003195 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003196
Chris Wilson05394f32010-11-08 19:18:58 +00003197 old_read_domains = obj->base.read_domains;
3198 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003199
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003200 trace_i915_gem_object_change_domain(obj,
3201 old_read_domains,
Chris Wilson05394f32010-11-08 19:18:58 +00003202 obj->base.write_domain);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003203
Eric Anholt673a3942008-07-30 12:06:12 -07003204 return 0;
3205}
3206
Eric Anholt673a3942008-07-30 12:06:12 -07003207/* Throttle our rendering by waiting until the ring has completed our requests
3208 * emitted over 20 msec ago.
3209 *
Eric Anholtb9624422009-06-03 07:27:35 +00003210 * Note that if we were to use the current jiffies each time around the loop,
3211 * we wouldn't escape the function with any frames outstanding if the time to
3212 * render a frame was over 20ms.
3213 *
Eric Anholt673a3942008-07-30 12:06:12 -07003214 * This should get us reasonable parallelism between CPU and GPU but also
3215 * relatively low latency when blocking on a particular request to finish.
3216 */
3217static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003218i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003219{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003220 struct drm_i915_private *dev_priv = dev->dev_private;
3221 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003222 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003223 struct drm_i915_gem_request *request;
3224 struct intel_ring_buffer *ring = NULL;
3225 u32 seqno = 0;
3226 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003227
Chris Wilsone110e8d2011-01-26 15:39:14 +00003228 if (atomic_read(&dev_priv->mm.wedged))
3229 return -EIO;
3230
Chris Wilson1c255952010-09-26 11:03:27 +01003231 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003232 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003233 if (time_after_eq(request->emitted_jiffies, recent_enough))
3234 break;
3235
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003236 ring = request->ring;
3237 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003238 }
Chris Wilson1c255952010-09-26 11:03:27 +01003239 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003240
3241 if (seqno == 0)
3242 return 0;
3243
3244 ret = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01003245 if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003246 /* And wait for the seqno passing without holding any locks and
3247 * causing extra latency for others. This is safe as the irq
3248 * generation is designed to be run atomically and so is
3249 * lockless.
3250 */
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003251 if (ring->irq_get(ring)) {
3252 ret = wait_event_interruptible(ring->irq_queue,
3253 i915_seqno_passed(ring->get_seqno(ring), seqno)
3254 || atomic_read(&dev_priv->mm.wedged));
3255 ring->irq_put(ring);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003256
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003257 if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
3258 ret = -EIO;
Eric Anholte959b5d2011-12-22 14:55:01 -08003259 } else if (wait_for_atomic(i915_seqno_passed(ring->get_seqno(ring),
3260 seqno) ||
Eric Anholt7ea29b12011-12-22 14:54:59 -08003261 atomic_read(&dev_priv->mm.wedged), 3000)) {
3262 ret = -EBUSY;
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003263 }
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003264 }
3265
3266 if (ret == 0)
3267 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003268
Eric Anholt673a3942008-07-30 12:06:12 -07003269 return ret;
3270}
3271
Eric Anholt673a3942008-07-30 12:06:12 -07003272int
Chris Wilson05394f32010-11-08 19:18:58 +00003273i915_gem_object_pin(struct drm_i915_gem_object *obj,
3274 uint32_t alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003275 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07003276{
Chris Wilson05394f32010-11-08 19:18:58 +00003277 struct drm_device *dev = obj->base.dev;
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003278 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003279 int ret;
3280
Chris Wilson05394f32010-11-08 19:18:58 +00003281 BUG_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
Chris Wilson23bc5982010-09-29 16:10:57 +01003282 WARN_ON(i915_verify_lists(dev));
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003283
Chris Wilson05394f32010-11-08 19:18:58 +00003284 if (obj->gtt_space != NULL) {
3285 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3286 (map_and_fenceable && !obj->map_and_fenceable)) {
3287 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003288 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003289 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3290 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003291 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003292 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003293 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003294 ret = i915_gem_object_unbind(obj);
3295 if (ret)
3296 return ret;
3297 }
3298 }
3299
Chris Wilson05394f32010-11-08 19:18:58 +00003300 if (obj->gtt_space == NULL) {
Chris Wilsona00b10c2010-09-24 21:15:47 +01003301 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003302 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01003303 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003304 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00003305 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003306
Chris Wilson05394f32010-11-08 19:18:58 +00003307 if (obj->pin_count++ == 0) {
Chris Wilson05394f32010-11-08 19:18:58 +00003308 if (!obj->active)
3309 list_move_tail(&obj->mm_list,
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003310 &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003311 }
Chris Wilson6299f992010-11-24 12:23:44 +00003312 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003313
Chris Wilson23bc5982010-09-29 16:10:57 +01003314 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003315 return 0;
3316}
3317
3318void
Chris Wilson05394f32010-11-08 19:18:58 +00003319i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003320{
Chris Wilson05394f32010-11-08 19:18:58 +00003321 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003322 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003323
Chris Wilson23bc5982010-09-29 16:10:57 +01003324 WARN_ON(i915_verify_lists(dev));
Chris Wilson05394f32010-11-08 19:18:58 +00003325 BUG_ON(obj->pin_count == 0);
3326 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003327
Chris Wilson05394f32010-11-08 19:18:58 +00003328 if (--obj->pin_count == 0) {
3329 if (!obj->active)
3330 list_move_tail(&obj->mm_list,
Eric Anholt673a3942008-07-30 12:06:12 -07003331 &dev_priv->mm.inactive_list);
Chris Wilson6299f992010-11-24 12:23:44 +00003332 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003333 }
Chris Wilson23bc5982010-09-29 16:10:57 +01003334 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003335}
3336
3337int
3338i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003339 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003340{
3341 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003342 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003343 int ret;
3344
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003345 ret = i915_mutex_lock_interruptible(dev);
3346 if (ret)
3347 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003348
Chris Wilson05394f32010-11-08 19:18:58 +00003349 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003350 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003351 ret = -ENOENT;
3352 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003353 }
Eric Anholt673a3942008-07-30 12:06:12 -07003354
Chris Wilson05394f32010-11-08 19:18:58 +00003355 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003356 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003357 ret = -EINVAL;
3358 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003359 }
3360
Chris Wilson05394f32010-11-08 19:18:58 +00003361 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003362 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3363 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003364 ret = -EINVAL;
3365 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003366 }
3367
Chris Wilson05394f32010-11-08 19:18:58 +00003368 obj->user_pin_count++;
3369 obj->pin_filp = file;
3370 if (obj->user_pin_count == 1) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01003371 ret = i915_gem_object_pin(obj, args->alignment, true);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003372 if (ret)
3373 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003374 }
3375
3376 /* XXX - flush the CPU caches for pinned objects
3377 * as the X server doesn't manage domains yet
3378 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003379 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003380 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003381out:
Chris Wilson05394f32010-11-08 19:18:58 +00003382 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003383unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003384 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003385 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003386}
3387
3388int
3389i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003390 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003391{
3392 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003393 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003394 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003395
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003396 ret = i915_mutex_lock_interruptible(dev);
3397 if (ret)
3398 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003399
Chris Wilson05394f32010-11-08 19:18:58 +00003400 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003401 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003402 ret = -ENOENT;
3403 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003404 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003405
Chris Wilson05394f32010-11-08 19:18:58 +00003406 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003407 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3408 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003409 ret = -EINVAL;
3410 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003411 }
Chris Wilson05394f32010-11-08 19:18:58 +00003412 obj->user_pin_count--;
3413 if (obj->user_pin_count == 0) {
3414 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003415 i915_gem_object_unpin(obj);
3416 }
Eric Anholt673a3942008-07-30 12:06:12 -07003417
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003418out:
Chris Wilson05394f32010-11-08 19:18:58 +00003419 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003420unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003421 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003422 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003423}
3424
3425int
3426i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003427 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003428{
3429 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003430 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003431 int ret;
3432
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003433 ret = i915_mutex_lock_interruptible(dev);
3434 if (ret)
3435 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003436
Chris Wilson05394f32010-11-08 19:18:58 +00003437 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003438 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003439 ret = -ENOENT;
3440 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003441 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003442
Chris Wilson0be555b2010-08-04 15:36:30 +01003443 /* Count all active objects as busy, even if they are currently not used
3444 * by the gpu. Users of this interface expect objects to eventually
3445 * become non-busy without any further actions, therefore emit any
3446 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003447 */
Chris Wilson05394f32010-11-08 19:18:58 +00003448 args->busy = obj->active;
Chris Wilson0be555b2010-08-04 15:36:30 +01003449 if (args->busy) {
3450 /* Unconditionally flush objects, even when the gpu still uses this
3451 * object. Userspace calling this function indicates that it wants to
3452 * use this buffer rather sooner than later, so issuing the required
3453 * flush earlier is beneficial.
3454 */
Chris Wilson1a1c6972010-12-07 23:00:20 +00003455 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00003456 ret = i915_gem_flush_ring(obj->ring,
Chris Wilson88241782011-01-07 17:09:48 +00003457 0, obj->base.write_domain);
Chris Wilson1a1c6972010-12-07 23:00:20 +00003458 } else if (obj->ring->outstanding_lazy_request ==
3459 obj->last_rendering_seqno) {
3460 struct drm_i915_gem_request *request;
3461
Chris Wilson7a194872010-12-07 10:38:40 +00003462 /* This ring is not being cleared by active usage,
3463 * so emit a request to do so.
3464 */
Chris Wilson1a1c6972010-12-07 23:00:20 +00003465 request = kzalloc(sizeof(*request), GFP_KERNEL);
Rakib Mullick457eafc2011-11-16 00:49:28 +06003466 if (request) {
Akshay Joshi0206e352011-08-16 15:34:10 -04003467 ret = i915_add_request(obj->ring, NULL, request);
Rakib Mullick457eafc2011-11-16 00:49:28 +06003468 if (ret)
3469 kfree(request);
3470 } else
Chris Wilson7a194872010-12-07 10:38:40 +00003471 ret = -ENOMEM;
3472 }
Chris Wilson0be555b2010-08-04 15:36:30 +01003473
3474 /* Update the active list for the hardware's current position.
3475 * Otherwise this only updates on a delayed timer or when irqs
3476 * are actually unmasked, and our working set ends up being
3477 * larger than required.
3478 */
Chris Wilsondb53a302011-02-03 11:57:46 +00003479 i915_gem_retire_requests_ring(obj->ring);
Chris Wilson0be555b2010-08-04 15:36:30 +01003480
Chris Wilson05394f32010-11-08 19:18:58 +00003481 args->busy = obj->active;
Chris Wilson0be555b2010-08-04 15:36:30 +01003482 }
Eric Anholt673a3942008-07-30 12:06:12 -07003483
Chris Wilson05394f32010-11-08 19:18:58 +00003484 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003485unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003486 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003487 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003488}
3489
3490int
3491i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3492 struct drm_file *file_priv)
3493{
Akshay Joshi0206e352011-08-16 15:34:10 -04003494 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003495}
3496
Chris Wilson3ef94da2009-09-14 16:50:29 +01003497int
3498i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3499 struct drm_file *file_priv)
3500{
3501 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003502 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003503 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003504
3505 switch (args->madv) {
3506 case I915_MADV_DONTNEED:
3507 case I915_MADV_WILLNEED:
3508 break;
3509 default:
3510 return -EINVAL;
3511 }
3512
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003513 ret = i915_mutex_lock_interruptible(dev);
3514 if (ret)
3515 return ret;
3516
Chris Wilson05394f32010-11-08 19:18:58 +00003517 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003518 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003519 ret = -ENOENT;
3520 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003521 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003522
Chris Wilson05394f32010-11-08 19:18:58 +00003523 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003524 ret = -EINVAL;
3525 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003526 }
3527
Chris Wilson05394f32010-11-08 19:18:58 +00003528 if (obj->madv != __I915_MADV_PURGED)
3529 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003530
Chris Wilson2d7ef392009-09-20 23:13:10 +01003531 /* if the object is no longer bound, discard its backing storage */
Chris Wilson05394f32010-11-08 19:18:58 +00003532 if (i915_gem_object_is_purgeable(obj) &&
3533 obj->gtt_space == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003534 i915_gem_object_truncate(obj);
3535
Chris Wilson05394f32010-11-08 19:18:58 +00003536 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003537
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003538out:
Chris Wilson05394f32010-11-08 19:18:58 +00003539 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003540unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003541 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003542 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003543}
3544
Chris Wilson05394f32010-11-08 19:18:58 +00003545struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3546 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003547{
Chris Wilson73aa8082010-09-30 11:46:12 +01003548 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc397b902010-04-09 19:05:07 +00003549 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003550 struct address_space *mapping;
Daniel Vetterc397b902010-04-09 19:05:07 +00003551
3552 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
3553 if (obj == NULL)
3554 return NULL;
3555
3556 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3557 kfree(obj);
3558 return NULL;
3559 }
3560
Hugh Dickins5949eac2011-06-27 16:18:18 -07003561 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
3562 mapping_set_gfp_mask(mapping, GFP_HIGHUSER | __GFP_RECLAIMABLE);
3563
Chris Wilson73aa8082010-09-30 11:46:12 +01003564 i915_gem_info_add_obj(dev_priv, size);
3565
Daniel Vetterc397b902010-04-09 19:05:07 +00003566 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3567 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3568
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003569 if (HAS_LLC(dev)) {
3570 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003571 * cache) for about a 10% performance improvement
3572 * compared to uncached. Graphics requests other than
3573 * display scanout are coherent with the CPU in
3574 * accessing this cache. This means in this mode we
3575 * don't need to clflush on the CPU side, and on the
3576 * GPU side we only need to flush internal caches to
3577 * get data visible to the CPU.
3578 *
3579 * However, we maintain the display planes as UC, and so
3580 * need to rebind when first used as such.
3581 */
3582 obj->cache_level = I915_CACHE_LLC;
3583 } else
3584 obj->cache_level = I915_CACHE_NONE;
3585
Daniel Vetter62b8b212010-04-09 19:05:08 +00003586 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00003587 obj->fence_reg = I915_FENCE_REG_NONE;
Chris Wilson69dc4982010-10-19 10:36:51 +01003588 INIT_LIST_HEAD(&obj->mm_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003589 INIT_LIST_HEAD(&obj->gtt_list);
Chris Wilson69dc4982010-10-19 10:36:51 +01003590 INIT_LIST_HEAD(&obj->ring_list);
Chris Wilson432e58e2010-11-25 19:32:06 +00003591 INIT_LIST_HEAD(&obj->exec_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003592 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003593 obj->madv = I915_MADV_WILLNEED;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003594 /* Avoid an unnecessary call to unbind on the first bind. */
3595 obj->map_and_fenceable = true;
Daniel Vetterc397b902010-04-09 19:05:07 +00003596
Chris Wilson05394f32010-11-08 19:18:58 +00003597 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003598}
3599
Eric Anholt673a3942008-07-30 12:06:12 -07003600int i915_gem_init_object(struct drm_gem_object *obj)
3601{
Daniel Vetterc397b902010-04-09 19:05:07 +00003602 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003603
Eric Anholt673a3942008-07-30 12:06:12 -07003604 return 0;
3605}
3606
Chris Wilson05394f32010-11-08 19:18:58 +00003607static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003608{
Chris Wilson05394f32010-11-08 19:18:58 +00003609 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003610 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003611 int ret;
3612
3613 ret = i915_gem_object_unbind(obj);
3614 if (ret == -ERESTARTSYS) {
Chris Wilson05394f32010-11-08 19:18:58 +00003615 list_move(&obj->mm_list,
Chris Wilsonbe726152010-07-23 23:18:50 +01003616 &dev_priv->mm.deferred_free_list);
3617 return;
3618 }
3619
Chris Wilson26e12f892011-03-20 11:20:19 +00003620 trace_i915_gem_object_destroy(obj);
3621
Chris Wilson05394f32010-11-08 19:18:58 +00003622 if (obj->base.map_list.map)
Rob Clarkb464e9a2011-08-10 08:09:08 -05003623 drm_gem_free_mmap_offset(&obj->base);
Chris Wilsonbe726152010-07-23 23:18:50 +01003624
Chris Wilson05394f32010-11-08 19:18:58 +00003625 drm_gem_object_release(&obj->base);
3626 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003627
Chris Wilson05394f32010-11-08 19:18:58 +00003628 kfree(obj->page_cpu_valid);
3629 kfree(obj->bit_17);
3630 kfree(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003631}
3632
Chris Wilson05394f32010-11-08 19:18:58 +00003633void i915_gem_free_object(struct drm_gem_object *gem_obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003634{
Chris Wilson05394f32010-11-08 19:18:58 +00003635 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
3636 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003637
Chris Wilson05394f32010-11-08 19:18:58 +00003638 while (obj->pin_count > 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003639 i915_gem_object_unpin(obj);
3640
Chris Wilson05394f32010-11-08 19:18:58 +00003641 if (obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003642 i915_gem_detach_phys_object(dev, obj);
3643
Chris Wilsonbe726152010-07-23 23:18:50 +01003644 i915_gem_free_object_tail(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003645}
3646
Jesse Barnes5669fca2009-02-17 15:13:31 -08003647int
Eric Anholt673a3942008-07-30 12:06:12 -07003648i915_gem_idle(struct drm_device *dev)
3649{
3650 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003651 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003652
Keith Packard6dbe2772008-10-14 21:41:13 -07003653 mutex_lock(&dev->struct_mutex);
3654
Chris Wilson87acb0a2010-10-19 10:13:00 +01003655 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003656 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003657 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003658 }
Eric Anholt673a3942008-07-30 12:06:12 -07003659
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08003660 ret = i915_gpu_idle(dev, true);
Keith Packard6dbe2772008-10-14 21:41:13 -07003661 if (ret) {
3662 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003663 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003664 }
Eric Anholt673a3942008-07-30 12:06:12 -07003665
Chris Wilson29105cc2010-01-07 10:39:13 +00003666 /* Under UMS, be paranoid and evict. */
3667 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson5eac3ab2010-10-31 08:49:47 +00003668 ret = i915_gem_evict_inactive(dev, false);
Chris Wilson29105cc2010-01-07 10:39:13 +00003669 if (ret) {
3670 mutex_unlock(&dev->struct_mutex);
3671 return ret;
3672 }
3673 }
3674
Chris Wilson312817a2010-11-22 11:50:11 +00003675 i915_gem_reset_fences(dev);
3676
Chris Wilson29105cc2010-01-07 10:39:13 +00003677 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3678 * We need to replace this with a semaphore, or something.
3679 * And not confound mm.suspended!
3680 */
3681 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02003682 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003683
3684 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003685 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003686
Keith Packard6dbe2772008-10-14 21:41:13 -07003687 mutex_unlock(&dev->struct_mutex);
3688
Chris Wilson29105cc2010-01-07 10:39:13 +00003689 /* Cancel the retire work handler, which should be idle now. */
3690 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3691
Eric Anholt673a3942008-07-30 12:06:12 -07003692 return 0;
3693}
3694
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003695void i915_gem_init_swizzling(struct drm_device *dev)
3696{
3697 drm_i915_private_t *dev_priv = dev->dev_private;
3698
Daniel Vetter11782b02012-01-31 16:47:55 +01003699 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003700 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3701 return;
3702
3703 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3704 DISP_TILE_SURFACE_SWIZZLING);
3705
Daniel Vetter11782b02012-01-31 16:47:55 +01003706 if (IS_GEN5(dev))
3707 return;
3708
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003709 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3710 if (IS_GEN6(dev))
3711 I915_WRITE(ARB_MODE, ARB_MODE_ENABLE(ARB_MODE_SWIZZLE_SNB));
3712 else
3713 I915_WRITE(ARB_MODE, ARB_MODE_ENABLE(ARB_MODE_SWIZZLE_IVB));
3714}
Eric Anholt673a3942008-07-30 12:06:12 -07003715int
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003716i915_gem_init_hw(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003717{
3718 drm_i915_private_t *dev_priv = dev->dev_private;
3719 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003720
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003721 i915_gem_init_swizzling(dev);
3722
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003723 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003724 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003725 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003726
3727 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003728 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003729 if (ret)
3730 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003731 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003732
Chris Wilson549f7362010-10-19 11:19:32 +01003733 if (HAS_BLT(dev)) {
3734 ret = intel_init_blt_ring_buffer(dev);
3735 if (ret)
3736 goto cleanup_bsd_ring;
3737 }
3738
Chris Wilson6f392d5482010-08-07 11:01:22 +01003739 dev_priv->next_seqno = 1;
3740
Chris Wilson68f95ba2010-05-27 13:18:22 +01003741 return 0;
3742
Chris Wilson549f7362010-10-19 11:19:32 +01003743cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003744 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003745cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003746 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003747 return ret;
3748}
3749
3750void
3751i915_gem_cleanup_ringbuffer(struct drm_device *dev)
3752{
3753 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003754 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003755
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003756 for (i = 0; i < I915_NUM_RINGS; i++)
3757 intel_cleanup_ring_buffer(&dev_priv->ring[i]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003758}
3759
3760int
Eric Anholt673a3942008-07-30 12:06:12 -07003761i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
3762 struct drm_file *file_priv)
3763{
3764 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003765 int ret, i;
Eric Anholt673a3942008-07-30 12:06:12 -07003766
Jesse Barnes79e53942008-11-07 14:24:08 -08003767 if (drm_core_check_feature(dev, DRIVER_MODESET))
3768 return 0;
3769
Ben Gamariba1234d2009-09-14 17:48:47 -04003770 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003771 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04003772 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07003773 }
3774
Eric Anholt673a3942008-07-30 12:06:12 -07003775 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003776 dev_priv->mm.suspended = 0;
3777
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003778 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003779 if (ret != 0) {
3780 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003781 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003782 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003783
Chris Wilson69dc4982010-10-19 10:36:51 +01003784 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07003785 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
3786 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003787 for (i = 0; i < I915_NUM_RINGS; i++) {
3788 BUG_ON(!list_empty(&dev_priv->ring[i].active_list));
3789 BUG_ON(!list_empty(&dev_priv->ring[i].request_list));
3790 }
Eric Anholt673a3942008-07-30 12:06:12 -07003791 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003792
Chris Wilson5f353082010-06-07 14:03:03 +01003793 ret = drm_irq_install(dev);
3794 if (ret)
3795 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003796
Eric Anholt673a3942008-07-30 12:06:12 -07003797 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01003798
3799cleanup_ringbuffer:
3800 mutex_lock(&dev->struct_mutex);
3801 i915_gem_cleanup_ringbuffer(dev);
3802 dev_priv->mm.suspended = 1;
3803 mutex_unlock(&dev->struct_mutex);
3804
3805 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003806}
3807
3808int
3809i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
3810 struct drm_file *file_priv)
3811{
Jesse Barnes79e53942008-11-07 14:24:08 -08003812 if (drm_core_check_feature(dev, DRIVER_MODESET))
3813 return 0;
3814
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003815 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07003816 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003817}
3818
3819void
3820i915_gem_lastclose(struct drm_device *dev)
3821{
3822 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003823
Eric Anholte806b492009-01-22 09:56:58 -08003824 if (drm_core_check_feature(dev, DRIVER_MODESET))
3825 return;
3826
Keith Packard6dbe2772008-10-14 21:41:13 -07003827 ret = i915_gem_idle(dev);
3828 if (ret)
3829 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07003830}
3831
Chris Wilson64193402010-10-24 12:38:05 +01003832static void
3833init_ring_lists(struct intel_ring_buffer *ring)
3834{
3835 INIT_LIST_HEAD(&ring->active_list);
3836 INIT_LIST_HEAD(&ring->request_list);
3837 INIT_LIST_HEAD(&ring->gpu_write_list);
3838}
3839
Eric Anholt673a3942008-07-30 12:06:12 -07003840void
3841i915_gem_load(struct drm_device *dev)
3842{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003843 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07003844 drm_i915_private_t *dev_priv = dev->dev_private;
3845
Chris Wilson69dc4982010-10-19 10:36:51 +01003846 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003847 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
3848 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003849 INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07003850 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilsonbe726152010-07-23 23:18:50 +01003851 INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003852 INIT_LIST_HEAD(&dev_priv->mm.gtt_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003853 for (i = 0; i < I915_NUM_RINGS; i++)
3854 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02003855 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02003856 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003857 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
3858 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003859 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01003860
Dave Airlie94400122010-07-20 13:15:31 +10003861 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
3862 if (IS_GEN3(dev)) {
3863 u32 tmp = I915_READ(MI_ARB_STATE);
3864 if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
3865 /* arb state is a masked write, so set bit + bit in mask */
3866 tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
3867 I915_WRITE(MI_ARB_STATE, tmp);
3868 }
3869 }
3870
Chris Wilson72bfa192010-12-19 11:42:05 +00003871 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
3872
Jesse Barnesde151cf2008-11-12 10:03:55 -08003873 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08003874 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3875 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003876
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003877 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08003878 dev_priv->num_fence_regs = 16;
3879 else
3880 dev_priv->num_fence_regs = 8;
3881
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003882 /* Initialize fence registers to zero */
Eric Anholt10ed13e2011-05-06 13:53:49 -07003883 for (i = 0; i < dev_priv->num_fence_regs; i++) {
3884 i915_gem_clear_fence_reg(dev, &dev_priv->fence_regs[i]);
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003885 }
Eric Anholt10ed13e2011-05-06 13:53:49 -07003886
Eric Anholt673a3942008-07-30 12:06:12 -07003887 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003888 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01003889
Chris Wilsonce453d82011-02-21 14:43:56 +00003890 dev_priv->mm.interruptible = true;
3891
Chris Wilson17250b72010-10-28 12:51:39 +01003892 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
3893 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
3894 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07003895}
Dave Airlie71acb5e2008-12-30 20:31:46 +10003896
3897/*
3898 * Create a physically contiguous memory object for this object
3899 * e.g. for cursor + overlay regs
3900 */
Chris Wilson995b6762010-08-20 13:23:26 +01003901static int i915_gem_init_phys_object(struct drm_device *dev,
3902 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003903{
3904 drm_i915_private_t *dev_priv = dev->dev_private;
3905 struct drm_i915_gem_phys_object *phys_obj;
3906 int ret;
3907
3908 if (dev_priv->mm.phys_objs[id - 1] || !size)
3909 return 0;
3910
Eric Anholt9a298b22009-03-24 12:23:04 -07003911 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003912 if (!phys_obj)
3913 return -ENOMEM;
3914
3915 phys_obj->id = id;
3916
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003917 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003918 if (!phys_obj->handle) {
3919 ret = -ENOMEM;
3920 goto kfree_obj;
3921 }
3922#ifdef CONFIG_X86
3923 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
3924#endif
3925
3926 dev_priv->mm.phys_objs[id - 1] = phys_obj;
3927
3928 return 0;
3929kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07003930 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003931 return ret;
3932}
3933
Chris Wilson995b6762010-08-20 13:23:26 +01003934static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003935{
3936 drm_i915_private_t *dev_priv = dev->dev_private;
3937 struct drm_i915_gem_phys_object *phys_obj;
3938
3939 if (!dev_priv->mm.phys_objs[id - 1])
3940 return;
3941
3942 phys_obj = dev_priv->mm.phys_objs[id - 1];
3943 if (phys_obj->cur_obj) {
3944 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
3945 }
3946
3947#ifdef CONFIG_X86
3948 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
3949#endif
3950 drm_pci_free(dev, phys_obj->handle);
3951 kfree(phys_obj);
3952 dev_priv->mm.phys_objs[id - 1] = NULL;
3953}
3954
3955void i915_gem_free_all_phys_object(struct drm_device *dev)
3956{
3957 int i;
3958
Dave Airlie260883c2009-01-22 17:58:49 +10003959 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003960 i915_gem_free_phys_object(dev, i);
3961}
3962
3963void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00003964 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003965{
Chris Wilson05394f32010-11-08 19:18:58 +00003966 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01003967 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003968 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003969 int page_count;
3970
Chris Wilson05394f32010-11-08 19:18:58 +00003971 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003972 return;
Chris Wilson05394f32010-11-08 19:18:58 +00003973 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003974
Chris Wilson05394f32010-11-08 19:18:58 +00003975 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003976 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07003977 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01003978 if (!IS_ERR(page)) {
3979 char *dst = kmap_atomic(page);
3980 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
3981 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003982
Chris Wilsone5281cc2010-10-28 13:45:36 +01003983 drm_clflush_pages(&page, 1);
3984
3985 set_page_dirty(page);
3986 mark_page_accessed(page);
3987 page_cache_release(page);
3988 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10003989 }
Daniel Vetter40ce6572010-11-05 18:12:18 +01003990 intel_gtt_chipset_flush();
Chris Wilsond78b47b2009-06-17 21:52:49 +01003991
Chris Wilson05394f32010-11-08 19:18:58 +00003992 obj->phys_obj->cur_obj = NULL;
3993 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003994}
3995
3996int
3997i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00003998 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003999 int id,
4000 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004001{
Chris Wilson05394f32010-11-08 19:18:58 +00004002 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004003 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004004 int ret = 0;
4005 int page_count;
4006 int i;
4007
4008 if (id > I915_MAX_PHYS_OBJECT)
4009 return -EINVAL;
4010
Chris Wilson05394f32010-11-08 19:18:58 +00004011 if (obj->phys_obj) {
4012 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004013 return 0;
4014 i915_gem_detach_phys_object(dev, obj);
4015 }
4016
Dave Airlie71acb5e2008-12-30 20:31:46 +10004017 /* create a new object */
4018 if (!dev_priv->mm.phys_objs[id - 1]) {
4019 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004020 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004021 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004022 DRM_ERROR("failed to init phys object %d size: %zu\n",
4023 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004024 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004025 }
4026 }
4027
4028 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004029 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4030 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004031
Chris Wilson05394f32010-11-08 19:18:58 +00004032 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004033
4034 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004035 struct page *page;
4036 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004037
Hugh Dickins5949eac2011-06-27 16:18:18 -07004038 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004039 if (IS_ERR(page))
4040 return PTR_ERR(page);
4041
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004042 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004043 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004044 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004045 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004046
4047 mark_page_accessed(page);
4048 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004049 }
4050
4051 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004052}
4053
4054static int
Chris Wilson05394f32010-11-08 19:18:58 +00004055i915_gem_phys_pwrite(struct drm_device *dev,
4056 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004057 struct drm_i915_gem_pwrite *args,
4058 struct drm_file *file_priv)
4059{
Chris Wilson05394f32010-11-08 19:18:58 +00004060 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004061 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004062
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004063 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4064 unsigned long unwritten;
4065
4066 /* The physical object once assigned is fixed for the lifetime
4067 * of the obj, so we can safely drop the lock and continue
4068 * to access vaddr.
4069 */
4070 mutex_unlock(&dev->struct_mutex);
4071 unwritten = copy_from_user(vaddr, user_data, args->size);
4072 mutex_lock(&dev->struct_mutex);
4073 if (unwritten)
4074 return -EFAULT;
4075 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004076
Daniel Vetter40ce6572010-11-05 18:12:18 +01004077 intel_gtt_chipset_flush();
Dave Airlie71acb5e2008-12-30 20:31:46 +10004078 return 0;
4079}
Eric Anholtb9624422009-06-03 07:27:35 +00004080
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004081void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004082{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004083 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004084
4085 /* Clean up our request list when the client is going away, so that
4086 * later retire_requests won't dereference our soon-to-be-gone
4087 * file_priv.
4088 */
Chris Wilson1c255952010-09-26 11:03:27 +01004089 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004090 while (!list_empty(&file_priv->mm.request_list)) {
4091 struct drm_i915_gem_request *request;
4092
4093 request = list_first_entry(&file_priv->mm.request_list,
4094 struct drm_i915_gem_request,
4095 client_list);
4096 list_del(&request->client_list);
4097 request->file_priv = NULL;
4098 }
Chris Wilson1c255952010-09-26 11:03:27 +01004099 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004100}
Chris Wilson31169712009-09-14 16:50:28 +01004101
Chris Wilson31169712009-09-14 16:50:28 +01004102static int
Chris Wilson1637ef42010-04-20 17:10:35 +01004103i915_gpu_is_active(struct drm_device *dev)
4104{
4105 drm_i915_private_t *dev_priv = dev->dev_private;
4106 int lists_empty;
4107
Chris Wilson1637ef42010-04-20 17:10:35 +01004108 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Chris Wilson17250b72010-10-28 12:51:39 +01004109 list_empty(&dev_priv->mm.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01004110
4111 return !lists_empty;
4112}
4113
4114static int
Ying Han1495f232011-05-24 17:12:27 -07004115i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004116{
Chris Wilson17250b72010-10-28 12:51:39 +01004117 struct drm_i915_private *dev_priv =
4118 container_of(shrinker,
4119 struct drm_i915_private,
4120 mm.inactive_shrinker);
4121 struct drm_device *dev = dev_priv->dev;
4122 struct drm_i915_gem_object *obj, *next;
Ying Han1495f232011-05-24 17:12:27 -07004123 int nr_to_scan = sc->nr_to_scan;
Chris Wilson17250b72010-10-28 12:51:39 +01004124 int cnt;
4125
4126 if (!mutex_trylock(&dev->struct_mutex))
Chris Wilsonbbe2e112010-10-28 22:35:07 +01004127 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01004128
4129 /* "fast-path" to count number of available objects */
4130 if (nr_to_scan == 0) {
Chris Wilson17250b72010-10-28 12:51:39 +01004131 cnt = 0;
4132 list_for_each_entry(obj,
4133 &dev_priv->mm.inactive_list,
4134 mm_list)
4135 cnt++;
4136 mutex_unlock(&dev->struct_mutex);
4137 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01004138 }
4139
Chris Wilson1637ef42010-04-20 17:10:35 +01004140rescan:
Chris Wilson31169712009-09-14 16:50:28 +01004141 /* first scan for clean buffers */
Chris Wilson17250b72010-10-28 12:51:39 +01004142 i915_gem_retire_requests(dev);
Chris Wilson31169712009-09-14 16:50:28 +01004143
Chris Wilson17250b72010-10-28 12:51:39 +01004144 list_for_each_entry_safe(obj, next,
4145 &dev_priv->mm.inactive_list,
4146 mm_list) {
4147 if (i915_gem_object_is_purgeable(obj)) {
Chris Wilson20217462010-11-23 15:26:33 +00004148 if (i915_gem_object_unbind(obj) == 0 &&
4149 --nr_to_scan == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01004150 break;
Chris Wilson31169712009-09-14 16:50:28 +01004151 }
Chris Wilson31169712009-09-14 16:50:28 +01004152 }
4153
4154 /* second pass, evict/count anything still on the inactive list */
Chris Wilson17250b72010-10-28 12:51:39 +01004155 cnt = 0;
4156 list_for_each_entry_safe(obj, next,
4157 &dev_priv->mm.inactive_list,
4158 mm_list) {
Chris Wilson20217462010-11-23 15:26:33 +00004159 if (nr_to_scan &&
4160 i915_gem_object_unbind(obj) == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01004161 nr_to_scan--;
Chris Wilson20217462010-11-23 15:26:33 +00004162 else
Chris Wilson17250b72010-10-28 12:51:39 +01004163 cnt++;
Chris Wilson31169712009-09-14 16:50:28 +01004164 }
4165
Chris Wilson17250b72010-10-28 12:51:39 +01004166 if (nr_to_scan && i915_gpu_is_active(dev)) {
Chris Wilson1637ef42010-04-20 17:10:35 +01004167 /*
4168 * We are desperate for pages, so as a last resort, wait
4169 * for the GPU to finish and discard whatever we can.
4170 * This has a dramatic impact to reduce the number of
4171 * OOM-killer events whilst running the GPU aggressively.
4172 */
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08004173 if (i915_gpu_idle(dev, true) == 0)
Chris Wilson1637ef42010-04-20 17:10:35 +01004174 goto rescan;
4175 }
Chris Wilson17250b72010-10-28 12:51:39 +01004176 mutex_unlock(&dev->struct_mutex);
4177 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01004178}