blob: 7e72800c5d17f6bbea64f0d150e9271ddc4f7ce1 [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b8882013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
Chris Wilsonf13d3f72010-09-20 17:36:15 +010043enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010044 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010045 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010046 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010047};
Ben Gamari433e12f2009-02-17 20:08:51 -050048
Chris Wilson70d39fe2010-08-25 16:03:34 +010049static const char *yesno(int v)
50{
51 return v ? "yes" : "no";
52}
53
Damien Lespiau497666d2013-10-15 18:55:39 +010054/* As the drm_debugfs_init() routines are called before dev->dev_private is
55 * allocated we need to hook into the minor for release. */
56static int
57drm_add_fake_info_node(struct drm_minor *minor,
58 struct dentry *ent,
59 const void *key)
60{
61 struct drm_info_node *node;
62
63 node = kmalloc(sizeof(*node), GFP_KERNEL);
64 if (node == NULL) {
65 debugfs_remove(ent);
66 return -ENOMEM;
67 }
68
69 node->minor = minor;
70 node->dent = ent;
71 node->info_ent = (void *) key;
72
73 mutex_lock(&minor->debugfs_lock);
74 list_add(&node->list, &minor->debugfs_list);
75 mutex_unlock(&minor->debugfs_lock);
76
77 return 0;
78}
79
Chris Wilson70d39fe2010-08-25 16:03:34 +010080static int i915_capabilities(struct seq_file *m, void *data)
81{
Damien Lespiau9f25d002014-05-13 15:30:28 +010082 struct drm_info_node *node = m->private;
Chris Wilson70d39fe2010-08-25 16:03:34 +010083 struct drm_device *dev = node->minor->dev;
84 const struct intel_device_info *info = INTEL_INFO(dev);
85
86 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030087 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010088#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
89#define SEP_SEMICOLON ;
90 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
91#undef PRINT_FLAG
92#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010093
94 return 0;
95}
Ben Gamari433e12f2009-02-17 20:08:51 -050096
Chris Wilson05394f32010-11-08 19:18:58 +000097static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000098{
Chris Wilson05394f32010-11-08 19:18:58 +000099 if (obj->user_pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +0000100 return "P";
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800101 else if (i915_gem_obj_is_pinned(obj))
Chris Wilsona6172a82009-02-11 14:26:38 +0000102 return "p";
103 else
104 return " ";
105}
106
Chris Wilson05394f32010-11-08 19:18:58 +0000107static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000108{
Akshay Joshi0206e352011-08-16 15:34:10 -0400109 switch (obj->tiling_mode) {
110 default:
111 case I915_TILING_NONE: return " ";
112 case I915_TILING_X: return "X";
113 case I915_TILING_Y: return "Y";
114 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000115}
116
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700117static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
118{
119 return obj->has_global_gtt_mapping ? "g" : " ";
120}
121
Chris Wilson37811fc2010-08-25 22:45:57 +0100122static void
123describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
124{
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700125 struct i915_vma *vma;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800126 int pin_count = 0;
127
Ville Syrjäläfb1ae912013-08-22 19:21:30 +0300128 seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100129 &obj->base,
130 get_pin_flag(obj),
131 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700132 get_global_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800133 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100134 obj->base.read_domains,
135 obj->base.write_domain,
Chris Wilson0201f1e2012-07-20 12:41:01 +0100136 obj->last_read_seqno,
137 obj->last_write_seqno,
Chris Wilsoncaea7472010-11-12 13:53:37 +0000138 obj->last_fenced_seqno,
Mika Kuoppala84734a02013-07-12 16:50:57 +0300139 i915_cache_level_str(obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100140 obj->dirty ? " dirty" : "",
141 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
142 if (obj->base.name)
143 seq_printf(m, " (name: %d)", obj->base.name);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800144 list_for_each_entry(vma, &obj->vma_list, vma_link)
145 if (vma->pin_count > 0)
146 pin_count++;
147 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100148 if (obj->pin_display)
149 seq_printf(m, " (display)");
Chris Wilson37811fc2010-08-25 22:45:57 +0100150 if (obj->fence_reg != I915_FENCE_REG_NONE)
151 seq_printf(m, " (fence: %d)", obj->fence_reg);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700152 list_for_each_entry(vma, &obj->vma_list, vma_link) {
153 if (!i915_is_ggtt(vma->vm))
154 seq_puts(m, " (pp");
155 else
156 seq_puts(m, " (g");
157 seq_printf(m, "gtt offset: %08lx, size: %08lx)",
158 vma->node.start, vma->node.size);
159 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000160 if (obj->stolen)
161 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
Chris Wilson6299f992010-11-24 12:23:44 +0000162 if (obj->pin_mappable || obj->fault_mappable) {
163 char s[3], *t = s;
164 if (obj->pin_mappable)
165 *t++ = 'p';
166 if (obj->fault_mappable)
167 *t++ = 'f';
168 *t = '\0';
169 seq_printf(m, " (%s mappable)", s);
170 }
Chris Wilson69dc4982010-10-19 10:36:51 +0100171 if (obj->ring != NULL)
172 seq_printf(m, " (%s)", obj->ring->name);
Daniel Vetterd5a81ef2014-06-18 14:46:49 +0200173 if (obj->frontbuffer_bits)
174 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100175}
176
Oscar Mateo273497e2014-05-22 14:13:37 +0100177static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700178{
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100179 seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700180 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
181 seq_putc(m, ' ');
182}
183
Ben Gamari433e12f2009-02-17 20:08:51 -0500184static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500185{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100186 struct drm_info_node *node = m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500187 uintptr_t list = (uintptr_t) node->info_ent->data;
188 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500189 struct drm_device *dev = node->minor->dev;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700190 struct drm_i915_private *dev_priv = dev->dev_private;
191 struct i915_address_space *vm = &dev_priv->gtt.base;
Ben Widawskyca191b12013-07-31 17:00:14 -0700192 struct i915_vma *vma;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100193 size_t total_obj_size, total_gtt_size;
194 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100195
196 ret = mutex_lock_interruptible(&dev->struct_mutex);
197 if (ret)
198 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500199
Ben Widawskyca191b12013-07-31 17:00:14 -0700200 /* FIXME: the user of this interface might want more than just GGTT */
Ben Gamari433e12f2009-02-17 20:08:51 -0500201 switch (list) {
202 case ACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100203 seq_puts(m, "Active:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700204 head = &vm->active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500205 break;
206 case INACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100207 seq_puts(m, "Inactive:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700208 head = &vm->inactive_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500209 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500210 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100211 mutex_unlock(&dev->struct_mutex);
212 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500213 }
214
Chris Wilson8f2480f2010-09-26 11:44:19 +0100215 total_obj_size = total_gtt_size = count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700216 list_for_each_entry(vma, head, mm_list) {
217 seq_printf(m, " ");
218 describe_obj(m, vma->obj);
219 seq_printf(m, "\n");
220 total_obj_size += vma->obj->base.size;
221 total_gtt_size += vma->node.size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100222 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500223 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100224 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700225
Chris Wilson8f2480f2010-09-26 11:44:19 +0100226 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
227 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500228 return 0;
229}
230
Chris Wilson6d2b8882013-08-07 18:30:54 +0100231static int obj_rank_by_stolen(void *priv,
232 struct list_head *A, struct list_head *B)
233{
234 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200235 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100236 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200237 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100238
239 return a->stolen->start - b->stolen->start;
240}
241
242static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
243{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100244 struct drm_info_node *node = m->private;
Chris Wilson6d2b8882013-08-07 18:30:54 +0100245 struct drm_device *dev = node->minor->dev;
246 struct drm_i915_private *dev_priv = dev->dev_private;
247 struct drm_i915_gem_object *obj;
248 size_t total_obj_size, total_gtt_size;
249 LIST_HEAD(stolen);
250 int count, ret;
251
252 ret = mutex_lock_interruptible(&dev->struct_mutex);
253 if (ret)
254 return ret;
255
256 total_obj_size = total_gtt_size = count = 0;
257 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
258 if (obj->stolen == NULL)
259 continue;
260
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200261 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100262
263 total_obj_size += obj->base.size;
264 total_gtt_size += i915_gem_obj_ggtt_size(obj);
265 count++;
266 }
267 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
268 if (obj->stolen == NULL)
269 continue;
270
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200271 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100272
273 total_obj_size += obj->base.size;
274 count++;
275 }
276 list_sort(NULL, &stolen, obj_rank_by_stolen);
277 seq_puts(m, "Stolen:\n");
278 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200279 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100280 seq_puts(m, " ");
281 describe_obj(m, obj);
282 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200283 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100284 }
285 mutex_unlock(&dev->struct_mutex);
286
287 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
288 count, total_obj_size, total_gtt_size);
289 return 0;
290}
291
Chris Wilson6299f992010-11-24 12:23:44 +0000292#define count_objects(list, member) do { \
293 list_for_each_entry(obj, list, member) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700294 size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000295 ++count; \
296 if (obj->map_and_fenceable) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700297 mappable_size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000298 ++mappable_count; \
299 } \
300 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400301} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000302
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100303struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000304 struct drm_i915_file_private *file_priv;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100305 int count;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000306 size_t total, unbound;
307 size_t global, shared;
308 size_t active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100309};
310
311static int per_file_stats(int id, void *ptr, void *data)
312{
313 struct drm_i915_gem_object *obj = ptr;
314 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000315 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100316
317 stats->count++;
318 stats->total += obj->base.size;
319
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000320 if (obj->base.name || obj->base.dma_buf)
321 stats->shared += obj->base.size;
322
Chris Wilson6313c202014-03-19 13:45:45 +0000323 if (USES_FULL_PPGTT(obj->base.dev)) {
324 list_for_each_entry(vma, &obj->vma_list, vma_link) {
325 struct i915_hw_ppgtt *ppgtt;
326
327 if (!drm_mm_node_allocated(&vma->node))
328 continue;
329
330 if (i915_is_ggtt(vma->vm)) {
331 stats->global += obj->base.size;
332 continue;
333 }
334
335 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
336 if (ppgtt->ctx && ppgtt->ctx->file_priv != stats->file_priv)
337 continue;
338
339 if (obj->ring) /* XXX per-vma statistic */
340 stats->active += obj->base.size;
341 else
342 stats->inactive += obj->base.size;
343
344 return 0;
345 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100346 } else {
Chris Wilson6313c202014-03-19 13:45:45 +0000347 if (i915_gem_obj_ggtt_bound(obj)) {
348 stats->global += obj->base.size;
349 if (obj->ring)
350 stats->active += obj->base.size;
351 else
352 stats->inactive += obj->base.size;
353 return 0;
354 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100355 }
356
Chris Wilson6313c202014-03-19 13:45:45 +0000357 if (!list_empty(&obj->global_list))
358 stats->unbound += obj->base.size;
359
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100360 return 0;
361}
362
Ben Widawskyca191b12013-07-31 17:00:14 -0700363#define count_vmas(list, member) do { \
364 list_for_each_entry(vma, list, member) { \
365 size += i915_gem_obj_ggtt_size(vma->obj); \
366 ++count; \
367 if (vma->obj->map_and_fenceable) { \
368 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
369 ++mappable_count; \
370 } \
371 } \
372} while (0)
373
374static int i915_gem_object_info(struct seq_file *m, void* data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100375{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100376 struct drm_info_node *node = m->private;
Chris Wilson73aa8082010-09-30 11:46:12 +0100377 struct drm_device *dev = node->minor->dev;
378 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200379 u32 count, mappable_count, purgeable_count;
380 size_t size, mappable_size, purgeable_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000381 struct drm_i915_gem_object *obj;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700382 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100383 struct drm_file *file;
Ben Widawskyca191b12013-07-31 17:00:14 -0700384 struct i915_vma *vma;
Chris Wilson73aa8082010-09-30 11:46:12 +0100385 int ret;
386
387 ret = mutex_lock_interruptible(&dev->struct_mutex);
388 if (ret)
389 return ret;
390
Chris Wilson6299f992010-11-24 12:23:44 +0000391 seq_printf(m, "%u objects, %zu bytes\n",
392 dev_priv->mm.object_count,
393 dev_priv->mm.object_memory);
394
395 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700396 count_objects(&dev_priv->mm.bound_list, global_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000397 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
398 count, mappable_count, size, mappable_size);
399
400 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700401 count_vmas(&vm->active_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000402 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
403 count, mappable_count, size, mappable_size);
404
405 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700406 count_vmas(&vm->inactive_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000407 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
408 count, mappable_count, size, mappable_size);
409
Chris Wilsonb7abb712012-08-20 11:33:30 +0200410 size = count = purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700411 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200412 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200413 if (obj->madv == I915_MADV_DONTNEED)
414 purgeable_size += obj->base.size, ++purgeable_count;
415 }
Chris Wilson6c085a72012-08-20 11:40:46 +0200416 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
417
Chris Wilson6299f992010-11-24 12:23:44 +0000418 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700419 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000420 if (obj->fault_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700421 size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000422 ++count;
423 }
424 if (obj->pin_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700425 mappable_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000426 ++mappable_count;
427 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200428 if (obj->madv == I915_MADV_DONTNEED) {
429 purgeable_size += obj->base.size;
430 ++purgeable_count;
431 }
Chris Wilson6299f992010-11-24 12:23:44 +0000432 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200433 seq_printf(m, "%u purgeable objects, %zu bytes\n",
434 purgeable_count, purgeable_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000435 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
436 mappable_count, mappable_size);
437 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
438 count, size);
439
Ben Widawsky93d18792013-01-17 12:45:17 -0800440 seq_printf(m, "%zu [%lu] gtt total\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700441 dev_priv->gtt.base.total,
442 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100443
Damien Lespiau267f0c92013-06-24 22:59:48 +0100444 seq_putc(m, '\n');
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100445 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
446 struct file_stats stats;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900447 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100448
449 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000450 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100451 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100452 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100453 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900454 /*
455 * Although we have a valid reference on file->pid, that does
456 * not guarantee that the task_struct who called get_pid() is
457 * still alive (e.g. get_pid(current) => fork() => exit()).
458 * Therefore, we need to protect this ->comm access using RCU.
459 */
460 rcu_read_lock();
461 task = pid_task(file->pid, PIDTYPE_PID);
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000462 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n",
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900463 task ? task->comm : "<unknown>",
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100464 stats.count,
465 stats.total,
466 stats.active,
467 stats.inactive,
Chris Wilson6313c202014-03-19 13:45:45 +0000468 stats.global,
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000469 stats.shared,
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100470 stats.unbound);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900471 rcu_read_unlock();
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100472 }
473
Chris Wilson73aa8082010-09-30 11:46:12 +0100474 mutex_unlock(&dev->struct_mutex);
475
476 return 0;
477}
478
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100479static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000480{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100481 struct drm_info_node *node = m->private;
Chris Wilson08c18322011-01-10 00:00:24 +0000482 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100483 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000484 struct drm_i915_private *dev_priv = dev->dev_private;
485 struct drm_i915_gem_object *obj;
486 size_t total_obj_size, total_gtt_size;
487 int count, ret;
488
489 ret = mutex_lock_interruptible(&dev->struct_mutex);
490 if (ret)
491 return ret;
492
493 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700494 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800495 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
Chris Wilson1b502472012-04-24 15:47:30 +0100496 continue;
497
Damien Lespiau267f0c92013-06-24 22:59:48 +0100498 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000499 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100500 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000501 total_obj_size += obj->base.size;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700502 total_gtt_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000503 count++;
504 }
505
506 mutex_unlock(&dev->struct_mutex);
507
508 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
509 count, total_obj_size, total_gtt_size);
510
511 return 0;
512}
513
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100514static int i915_gem_pageflip_info(struct seq_file *m, void *data)
515{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100516 struct drm_info_node *node = m->private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100517 struct drm_device *dev = node->minor->dev;
518 unsigned long flags;
519 struct intel_crtc *crtc;
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200520 int ret;
521
522 ret = mutex_lock_interruptible(&dev->struct_mutex);
523 if (ret)
524 return ret;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100525
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100526 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800527 const char pipe = pipe_name(crtc->pipe);
528 const char plane = plane_name(crtc->plane);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100529 struct intel_unpin_work *work;
530
531 spin_lock_irqsave(&dev->event_lock, flags);
532 work = crtc->unpin_work;
533 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800534 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100535 pipe, plane);
536 } else {
Chris Wilsone7d841c2012-12-03 11:36:30 +0000537 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800538 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100539 pipe, plane);
540 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800541 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100542 pipe, plane);
543 }
544 if (work->enable_stall_check)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100545 seq_puts(m, "Stall check enabled, ");
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100546 else
Damien Lespiau267f0c92013-06-24 22:59:48 +0100547 seq_puts(m, "Stall check waiting for page flip ioctl, ");
Chris Wilsone7d841c2012-12-03 11:36:30 +0000548 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100549
550 if (work->old_fb_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000551 struct drm_i915_gem_object *obj = work->old_fb_obj;
552 if (obj)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700553 seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
554 i915_gem_obj_ggtt_offset(obj));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100555 }
556 if (work->pending_flip_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000557 struct drm_i915_gem_object *obj = work->pending_flip_obj;
558 if (obj)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700559 seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
560 i915_gem_obj_ggtt_offset(obj));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100561 }
562 }
563 spin_unlock_irqrestore(&dev->event_lock, flags);
564 }
565
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200566 mutex_unlock(&dev->struct_mutex);
567
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100568 return 0;
569}
570
Ben Gamari20172632009-02-17 20:08:50 -0500571static int i915_gem_request_info(struct seq_file *m, void *data)
572{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100573 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500574 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300575 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100576 struct intel_engine_cs *ring;
Ben Gamari20172632009-02-17 20:08:50 -0500577 struct drm_i915_gem_request *gem_request;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100578 int ret, count, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100579
580 ret = mutex_lock_interruptible(&dev->struct_mutex);
581 if (ret)
582 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500583
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100584 count = 0;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100585 for_each_ring(ring, dev_priv, i) {
586 if (list_empty(&ring->request_list))
587 continue;
588
589 seq_printf(m, "%s requests:\n", ring->name);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100590 list_for_each_entry(gem_request,
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100591 &ring->request_list,
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100592 list) {
593 seq_printf(m, " %d @ %d\n",
594 gem_request->seqno,
595 (int) (jiffies - gem_request->emitted_jiffies));
596 }
597 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500598 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100599 mutex_unlock(&dev->struct_mutex);
600
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100601 if (count == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100602 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100603
Ben Gamari20172632009-02-17 20:08:50 -0500604 return 0;
605}
606
Chris Wilsonb2223492010-10-27 15:27:33 +0100607static void i915_ring_seqno_info(struct seq_file *m,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100608 struct intel_engine_cs *ring)
Chris Wilsonb2223492010-10-27 15:27:33 +0100609{
610 if (ring->get_seqno) {
Mika Kuoppala43a7b922012-12-04 15:12:01 +0200611 seq_printf(m, "Current sequence (%s): %u\n",
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100612 ring->name, ring->get_seqno(ring, false));
Chris Wilsonb2223492010-10-27 15:27:33 +0100613 }
614}
615
Ben Gamari20172632009-02-17 20:08:50 -0500616static int i915_gem_seqno_info(struct seq_file *m, void *data)
617{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100618 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500619 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300620 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100621 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000622 int ret, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100623
624 ret = mutex_lock_interruptible(&dev->struct_mutex);
625 if (ret)
626 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200627 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500628
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100629 for_each_ring(ring, dev_priv, i)
630 i915_ring_seqno_info(m, ring);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100631
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200632 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100633 mutex_unlock(&dev->struct_mutex);
634
Ben Gamari20172632009-02-17 20:08:50 -0500635 return 0;
636}
637
638
639static int i915_interrupt_info(struct seq_file *m, void *data)
640{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100641 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500642 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300643 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100644 struct intel_engine_cs *ring;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800645 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100646
647 ret = mutex_lock_interruptible(&dev->struct_mutex);
648 if (ret)
649 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200650 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500651
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300652 if (IS_CHERRYVIEW(dev)) {
653 int i;
654 seq_printf(m, "Master Interrupt Control:\t%08x\n",
655 I915_READ(GEN8_MASTER_IRQ));
656
657 seq_printf(m, "Display IER:\t%08x\n",
658 I915_READ(VLV_IER));
659 seq_printf(m, "Display IIR:\t%08x\n",
660 I915_READ(VLV_IIR));
661 seq_printf(m, "Display IIR_RW:\t%08x\n",
662 I915_READ(VLV_IIR_RW));
663 seq_printf(m, "Display IMR:\t%08x\n",
664 I915_READ(VLV_IMR));
665 for_each_pipe(pipe)
666 seq_printf(m, "Pipe %c stat:\t%08x\n",
667 pipe_name(pipe),
668 I915_READ(PIPESTAT(pipe)));
669
670 seq_printf(m, "Port hotplug:\t%08x\n",
671 I915_READ(PORT_HOTPLUG_EN));
672 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
673 I915_READ(VLV_DPFLIPSTAT));
674 seq_printf(m, "DPINVGTT:\t%08x\n",
675 I915_READ(DPINVGTT));
676
677 for (i = 0; i < 4; i++) {
678 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
679 i, I915_READ(GEN8_GT_IMR(i)));
680 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
681 i, I915_READ(GEN8_GT_IIR(i)));
682 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
683 i, I915_READ(GEN8_GT_IER(i)));
684 }
685
686 seq_printf(m, "PCU interrupt mask:\t%08x\n",
687 I915_READ(GEN8_PCU_IMR));
688 seq_printf(m, "PCU interrupt identity:\t%08x\n",
689 I915_READ(GEN8_PCU_IIR));
690 seq_printf(m, "PCU interrupt enable:\t%08x\n",
691 I915_READ(GEN8_PCU_IER));
692 } else if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700693 seq_printf(m, "Master Interrupt Control:\t%08x\n",
694 I915_READ(GEN8_MASTER_IRQ));
695
696 for (i = 0; i < 4; i++) {
697 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
698 i, I915_READ(GEN8_GT_IMR(i)));
699 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
700 i, I915_READ(GEN8_GT_IIR(i)));
701 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
702 i, I915_READ(GEN8_GT_IER(i)));
703 }
704
Damien Lespiau07d27e22014-03-03 17:31:46 +0000705 for_each_pipe(pipe) {
Ben Widawskya123f152013-11-02 21:07:10 -0700706 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000707 pipe_name(pipe),
708 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700709 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000710 pipe_name(pipe),
711 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700712 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000713 pipe_name(pipe),
714 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700715 }
716
717 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
718 I915_READ(GEN8_DE_PORT_IMR));
719 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
720 I915_READ(GEN8_DE_PORT_IIR));
721 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
722 I915_READ(GEN8_DE_PORT_IER));
723
724 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
725 I915_READ(GEN8_DE_MISC_IMR));
726 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
727 I915_READ(GEN8_DE_MISC_IIR));
728 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
729 I915_READ(GEN8_DE_MISC_IER));
730
731 seq_printf(m, "PCU interrupt mask:\t%08x\n",
732 I915_READ(GEN8_PCU_IMR));
733 seq_printf(m, "PCU interrupt identity:\t%08x\n",
734 I915_READ(GEN8_PCU_IIR));
735 seq_printf(m, "PCU interrupt enable:\t%08x\n",
736 I915_READ(GEN8_PCU_IER));
737 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700738 seq_printf(m, "Display IER:\t%08x\n",
739 I915_READ(VLV_IER));
740 seq_printf(m, "Display IIR:\t%08x\n",
741 I915_READ(VLV_IIR));
742 seq_printf(m, "Display IIR_RW:\t%08x\n",
743 I915_READ(VLV_IIR_RW));
744 seq_printf(m, "Display IMR:\t%08x\n",
745 I915_READ(VLV_IMR));
746 for_each_pipe(pipe)
747 seq_printf(m, "Pipe %c stat:\t%08x\n",
748 pipe_name(pipe),
749 I915_READ(PIPESTAT(pipe)));
750
751 seq_printf(m, "Master IER:\t%08x\n",
752 I915_READ(VLV_MASTER_IER));
753
754 seq_printf(m, "Render IER:\t%08x\n",
755 I915_READ(GTIER));
756 seq_printf(m, "Render IIR:\t%08x\n",
757 I915_READ(GTIIR));
758 seq_printf(m, "Render IMR:\t%08x\n",
759 I915_READ(GTIMR));
760
761 seq_printf(m, "PM IER:\t\t%08x\n",
762 I915_READ(GEN6_PMIER));
763 seq_printf(m, "PM IIR:\t\t%08x\n",
764 I915_READ(GEN6_PMIIR));
765 seq_printf(m, "PM IMR:\t\t%08x\n",
766 I915_READ(GEN6_PMIMR));
767
768 seq_printf(m, "Port hotplug:\t%08x\n",
769 I915_READ(PORT_HOTPLUG_EN));
770 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
771 I915_READ(VLV_DPFLIPSTAT));
772 seq_printf(m, "DPINVGTT:\t%08x\n",
773 I915_READ(DPINVGTT));
774
775 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800776 seq_printf(m, "Interrupt enable: %08x\n",
777 I915_READ(IER));
778 seq_printf(m, "Interrupt identity: %08x\n",
779 I915_READ(IIR));
780 seq_printf(m, "Interrupt mask: %08x\n",
781 I915_READ(IMR));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800782 for_each_pipe(pipe)
783 seq_printf(m, "Pipe %c stat: %08x\n",
784 pipe_name(pipe),
785 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800786 } else {
787 seq_printf(m, "North Display Interrupt enable: %08x\n",
788 I915_READ(DEIER));
789 seq_printf(m, "North Display Interrupt identity: %08x\n",
790 I915_READ(DEIIR));
791 seq_printf(m, "North Display Interrupt mask: %08x\n",
792 I915_READ(DEIMR));
793 seq_printf(m, "South Display Interrupt enable: %08x\n",
794 I915_READ(SDEIER));
795 seq_printf(m, "South Display Interrupt identity: %08x\n",
796 I915_READ(SDEIIR));
797 seq_printf(m, "South Display Interrupt mask: %08x\n",
798 I915_READ(SDEIMR));
799 seq_printf(m, "Graphics Interrupt enable: %08x\n",
800 I915_READ(GTIER));
801 seq_printf(m, "Graphics Interrupt identity: %08x\n",
802 I915_READ(GTIIR));
803 seq_printf(m, "Graphics Interrupt mask: %08x\n",
804 I915_READ(GTIMR));
805 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100806 for_each_ring(ring, dev_priv, i) {
Ben Widawskya123f152013-11-02 21:07:10 -0700807 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100808 seq_printf(m,
809 "Graphics Interrupt mask (%s): %08x\n",
810 ring->name, I915_READ_IMR(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000811 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100812 i915_ring_seqno_info(m, ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000813 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200814 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100815 mutex_unlock(&dev->struct_mutex);
816
Ben Gamari20172632009-02-17 20:08:50 -0500817 return 0;
818}
819
Chris Wilsona6172a82009-02-11 14:26:38 +0000820static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
821{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100822 struct drm_info_node *node = m->private;
Chris Wilsona6172a82009-02-11 14:26:38 +0000823 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300824 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100825 int i, ret;
826
827 ret = mutex_lock_interruptible(&dev->struct_mutex);
828 if (ret)
829 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000830
831 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
832 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
833 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000834 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000835
Chris Wilson6c085a72012-08-20 11:40:46 +0200836 seq_printf(m, "Fence %d, pin count = %d, object = ",
837 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100838 if (obj == NULL)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100839 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100840 else
Chris Wilson05394f32010-11-08 19:18:58 +0000841 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100842 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000843 }
844
Chris Wilson05394f32010-11-08 19:18:58 +0000845 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000846 return 0;
847}
848
Ben Gamari20172632009-02-17 20:08:50 -0500849static int i915_hws_info(struct seq_file *m, void *data)
850{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100851 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500852 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300853 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100854 struct intel_engine_cs *ring;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100855 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100856 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500857
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000858 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Daniel Vetter1a240d42012-11-29 22:18:51 +0100859 hws = ring->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500860 if (hws == NULL)
861 return 0;
862
863 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
864 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
865 i * 4,
866 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
867 }
868 return 0;
869}
870
Daniel Vetterd5442302012-04-27 15:17:40 +0200871static ssize_t
872i915_error_state_write(struct file *filp,
873 const char __user *ubuf,
874 size_t cnt,
875 loff_t *ppos)
876{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300877 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200878 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200879 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +0200880
881 DRM_DEBUG_DRIVER("Resetting error state\n");
882
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200883 ret = mutex_lock_interruptible(&dev->struct_mutex);
884 if (ret)
885 return ret;
886
Daniel Vetterd5442302012-04-27 15:17:40 +0200887 i915_destroy_error_state(dev);
888 mutex_unlock(&dev->struct_mutex);
889
890 return cnt;
891}
892
893static int i915_error_state_open(struct inode *inode, struct file *file)
894{
895 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +0200896 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +0200897
898 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
899 if (!error_priv)
900 return -ENOMEM;
901
902 error_priv->dev = dev;
903
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300904 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200905
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300906 file->private_data = error_priv;
907
908 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200909}
910
911static int i915_error_state_release(struct inode *inode, struct file *file)
912{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300913 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200914
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300915 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200916 kfree(error_priv);
917
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300918 return 0;
919}
920
921static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
922 size_t count, loff_t *pos)
923{
924 struct i915_error_state_file_priv *error_priv = file->private_data;
925 struct drm_i915_error_state_buf error_str;
926 loff_t tmp_pos = 0;
927 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300928 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300929
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300930 ret = i915_error_state_buf_init(&error_str, count, *pos);
931 if (ret)
932 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300933
Mika Kuoppalafc16b482013-06-06 15:18:39 +0300934 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300935 if (ret)
936 goto out;
937
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300938 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
939 error_str.buf,
940 error_str.bytes);
941
942 if (ret_count < 0)
943 ret = ret_count;
944 else
945 *pos = error_str.start + ret_count;
946out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300947 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300948 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +0200949}
950
951static const struct file_operations i915_error_state_fops = {
952 .owner = THIS_MODULE,
953 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300954 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +0200955 .write = i915_error_state_write,
956 .llseek = default_llseek,
957 .release = i915_error_state_release,
958};
959
Kees Cook647416f2013-03-10 14:10:06 -0700960static int
961i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200962{
Kees Cook647416f2013-03-10 14:10:06 -0700963 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300964 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala40633212012-12-04 15:12:00 +0200965 int ret;
966
967 ret = mutex_lock_interruptible(&dev->struct_mutex);
968 if (ret)
969 return ret;
970
Kees Cook647416f2013-03-10 14:10:06 -0700971 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +0200972 mutex_unlock(&dev->struct_mutex);
973
Kees Cook647416f2013-03-10 14:10:06 -0700974 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +0200975}
976
Kees Cook647416f2013-03-10 14:10:06 -0700977static int
978i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200979{
Kees Cook647416f2013-03-10 14:10:06 -0700980 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +0200981 int ret;
982
Mika Kuoppala40633212012-12-04 15:12:00 +0200983 ret = mutex_lock_interruptible(&dev->struct_mutex);
984 if (ret)
985 return ret;
986
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +0200987 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +0200988 mutex_unlock(&dev->struct_mutex);
989
Kees Cook647416f2013-03-10 14:10:06 -0700990 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +0200991}
992
Kees Cook647416f2013-03-10 14:10:06 -0700993DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
994 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +0300995 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +0200996
Deepak Sadb4bd12014-03-31 11:30:02 +0530997static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800998{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100999 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001000 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001001 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001002 int ret = 0;
1003
1004 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001005
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001006 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1007
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001008 if (IS_GEN5(dev)) {
1009 u16 rgvswctl = I915_READ16(MEMSWCTL);
1010 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1011
1012 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1013 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1014 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1015 MEMSTAT_VID_SHIFT);
1016 seq_printf(m, "Current P-state: %d\n",
1017 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07001018 } else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
1019 IS_BROADWELL(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001020 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1021 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1022 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001023 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001024 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001025 u32 rpupei, rpcurup, rpprevup;
1026 u32 rpdownei, rpcurdown, rpprevdown;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001027 int max_freq;
1028
1029 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001030 ret = mutex_lock_interruptible(&dev->struct_mutex);
1031 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001032 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001033
Deepak Sc8d9a592013-11-23 14:55:42 +05301034 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001035
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001036 reqf = I915_READ(GEN6_RPNSWREQ);
1037 reqf &= ~GEN6_TURBO_DISABLE;
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07001038 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001039 reqf >>= 24;
1040 else
1041 reqf >>= 25;
1042 reqf *= GT_FREQUENCY_MULTIPLIER;
1043
Chris Wilson0d8f9492014-03-27 09:06:14 +00001044 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1045 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1046 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1047
Jesse Barnesccab5c82011-01-18 15:49:25 -08001048 rpstat = I915_READ(GEN6_RPSTAT1);
1049 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1050 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1051 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1052 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1053 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1054 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07001055 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001056 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1057 else
1058 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1059 cagf *= GT_FREQUENCY_MULTIPLIER;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001060
Deepak Sc8d9a592013-11-23 14:55:42 +05301061 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001062 mutex_unlock(&dev->struct_mutex);
1063
Chris Wilson0d8f9492014-03-27 09:06:14 +00001064 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1065 I915_READ(GEN6_PMIER),
1066 I915_READ(GEN6_PMIMR),
1067 I915_READ(GEN6_PMISR),
1068 I915_READ(GEN6_PMIIR),
1069 I915_READ(GEN6_PMINTRMSK));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001070 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001071 seq_printf(m, "Render p-state ratio: %d\n",
1072 (gt_perf_status & 0xff00) >> 8);
1073 seq_printf(m, "Render p-state VID: %d\n",
1074 gt_perf_status & 0xff);
1075 seq_printf(m, "Render p-state limit: %d\n",
1076 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001077 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1078 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1079 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1080 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001081 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001082 seq_printf(m, "CAGF: %dMHz\n", cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001083 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1084 GEN6_CURICONT_MASK);
1085 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1086 GEN6_CURBSYTAVG_MASK);
1087 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1088 GEN6_CURBSYTAVG_MASK);
1089 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1090 GEN6_CURIAVG_MASK);
1091 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1092 GEN6_CURBSYTAVG_MASK);
1093 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1094 GEN6_CURBSYTAVG_MASK);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001095
1096 max_freq = (rp_state_cap & 0xff0000) >> 16;
1097 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001098 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001099
1100 max_freq = (rp_state_cap & 0xff00) >> 8;
1101 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001102 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001103
1104 max_freq = rp_state_cap & 0xff;
1105 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001106 max_freq * GT_FREQUENCY_MULTIPLIER);
Ben Widawsky31c77382013-04-05 14:29:22 -07001107
1108 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07001109 dev_priv->rps.max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001110 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä03af2042014-06-28 02:03:53 +03001111 u32 freq_sts;
Jesse Barnes0a073b82013-04-17 15:54:58 -07001112
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001113 mutex_lock(&dev_priv->rps.hw_lock);
Jani Nikula64936252013-05-22 15:36:20 +03001114 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001115 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1116 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1117
Jesse Barnes0a073b82013-04-17 15:54:58 -07001118 seq_printf(m, "max GPU freq: %d MHz\n",
Ville Syrjälä03af2042014-06-28 02:03:53 +03001119 dev_priv->rps.max_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001120
Jesse Barnes0a073b82013-04-17 15:54:58 -07001121 seq_printf(m, "min GPU freq: %d MHz\n",
Ville Syrjälä03af2042014-06-28 02:03:53 +03001122 dev_priv->rps.min_freq);
1123
1124 seq_printf(m, "efficient (RPe) frequency: %d MHz\n",
1125 dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001126
1127 seq_printf(m, "current GPU freq: %d MHz\n",
Ville Syrjälä2ec38152013-11-05 22:42:29 +02001128 vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001129 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001130 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001131 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001132 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001133
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001134out:
1135 intel_runtime_pm_put(dev_priv);
1136 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001137}
1138
Ben Widawsky4d855292011-12-12 19:34:16 -08001139static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001140{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001141 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001142 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001143 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001144 u32 rgvmodectl, rstdbyctl;
1145 u16 crstandvid;
1146 int ret;
1147
1148 ret = mutex_lock_interruptible(&dev->struct_mutex);
1149 if (ret)
1150 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001151 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001152
1153 rgvmodectl = I915_READ(MEMMODECTL);
1154 rstdbyctl = I915_READ(RSTDBYCTL);
1155 crstandvid = I915_READ16(CRSTANDVID);
1156
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001157 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001158 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001159
1160 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1161 "yes" : "no");
1162 seq_printf(m, "Boost freq: %d\n",
1163 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1164 MEMMODE_BOOST_FREQ_SHIFT);
1165 seq_printf(m, "HW control enabled: %s\n",
1166 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1167 seq_printf(m, "SW control enabled: %s\n",
1168 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1169 seq_printf(m, "Gated voltage change: %s\n",
1170 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1171 seq_printf(m, "Starting frequency: P%d\n",
1172 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001173 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001174 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001175 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1176 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1177 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1178 seq_printf(m, "Render standby enabled: %s\n",
1179 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
Damien Lespiau267f0c92013-06-24 22:59:48 +01001180 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001181 switch (rstdbyctl & RSX_STATUS_MASK) {
1182 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001183 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001184 break;
1185 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001186 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001187 break;
1188 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001189 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001190 break;
1191 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001192 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001193 break;
1194 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001195 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001196 break;
1197 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001198 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001199 break;
1200 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001201 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001202 break;
1203 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001204
1205 return 0;
1206}
1207
Deepak S669ab5a2014-01-10 15:18:26 +05301208static int vlv_drpc_info(struct seq_file *m)
1209{
1210
Damien Lespiau9f25d002014-05-13 15:30:28 +01001211 struct drm_info_node *node = m->private;
Deepak S669ab5a2014-01-10 15:18:26 +05301212 struct drm_device *dev = node->minor->dev;
1213 struct drm_i915_private *dev_priv = dev->dev_private;
1214 u32 rpmodectl1, rcctl1;
1215 unsigned fw_rendercount = 0, fw_mediacount = 0;
1216
Imre Deakd46c0512014-04-14 20:24:27 +03001217 intel_runtime_pm_get(dev_priv);
1218
Deepak S669ab5a2014-01-10 15:18:26 +05301219 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1220 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1221
Imre Deakd46c0512014-04-14 20:24:27 +03001222 intel_runtime_pm_put(dev_priv);
1223
Deepak S669ab5a2014-01-10 15:18:26 +05301224 seq_printf(m, "Video Turbo Mode: %s\n",
1225 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1226 seq_printf(m, "Turbo enabled: %s\n",
1227 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1228 seq_printf(m, "HW control enabled: %s\n",
1229 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1230 seq_printf(m, "SW control enabled: %s\n",
1231 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1232 GEN6_RP_MEDIA_SW_MODE));
1233 seq_printf(m, "RC6 Enabled: %s\n",
1234 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1235 GEN6_RC_CTL_EI_MODE(1))));
1236 seq_printf(m, "Render Power Well: %s\n",
1237 (I915_READ(VLV_GTLC_PW_STATUS) &
1238 VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1239 seq_printf(m, "Media Power Well: %s\n",
1240 (I915_READ(VLV_GTLC_PW_STATUS) &
1241 VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1242
Imre Deak9cc19be2014-04-14 20:24:24 +03001243 seq_printf(m, "Render RC6 residency since boot: %u\n",
1244 I915_READ(VLV_GT_RENDER_RC6));
1245 seq_printf(m, "Media RC6 residency since boot: %u\n",
1246 I915_READ(VLV_GT_MEDIA_RC6));
1247
Deepak S669ab5a2014-01-10 15:18:26 +05301248 spin_lock_irq(&dev_priv->uncore.lock);
1249 fw_rendercount = dev_priv->uncore.fw_rendercount;
1250 fw_mediacount = dev_priv->uncore.fw_mediacount;
1251 spin_unlock_irq(&dev_priv->uncore.lock);
1252
1253 seq_printf(m, "Forcewake Render Count = %u\n", fw_rendercount);
1254 seq_printf(m, "Forcewake Media Count = %u\n", fw_mediacount);
1255
1256
1257 return 0;
1258}
1259
1260
Ben Widawsky4d855292011-12-12 19:34:16 -08001261static int gen6_drpc_info(struct seq_file *m)
1262{
1263
Damien Lespiau9f25d002014-05-13 15:30:28 +01001264 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001265 struct drm_device *dev = node->minor->dev;
1266 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001267 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001268 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001269 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001270
1271 ret = mutex_lock_interruptible(&dev->struct_mutex);
1272 if (ret)
1273 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001274 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001275
Chris Wilson907b28c2013-07-19 20:36:52 +01001276 spin_lock_irq(&dev_priv->uncore.lock);
1277 forcewake_count = dev_priv->uncore.forcewake_count;
1278 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001279
1280 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001281 seq_puts(m, "RC information inaccurate because somebody "
1282 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001283 } else {
1284 /* NB: we cannot use forcewake, else we read the wrong values */
1285 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1286 udelay(10);
1287 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1288 }
1289
1290 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001291 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001292
1293 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1294 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1295 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001296 mutex_lock(&dev_priv->rps.hw_lock);
1297 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1298 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001299
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001300 intel_runtime_pm_put(dev_priv);
1301
Ben Widawsky4d855292011-12-12 19:34:16 -08001302 seq_printf(m, "Video Turbo Mode: %s\n",
1303 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1304 seq_printf(m, "HW control enabled: %s\n",
1305 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1306 seq_printf(m, "SW control enabled: %s\n",
1307 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1308 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001309 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001310 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1311 seq_printf(m, "RC6 Enabled: %s\n",
1312 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1313 seq_printf(m, "Deep RC6 Enabled: %s\n",
1314 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1315 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1316 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001317 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001318 switch (gt_core_status & GEN6_RCn_MASK) {
1319 case GEN6_RC0:
1320 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001321 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001322 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001323 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001324 break;
1325 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001326 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001327 break;
1328 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001329 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001330 break;
1331 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001332 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001333 break;
1334 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001335 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001336 break;
1337 }
1338
1339 seq_printf(m, "Core Power Down: %s\n",
1340 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Ben Widawskycce66a22012-03-27 18:59:38 -07001341
1342 /* Not exactly sure what this is */
1343 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1344 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1345 seq_printf(m, "RC6 residency since boot: %u\n",
1346 I915_READ(GEN6_GT_GFX_RC6));
1347 seq_printf(m, "RC6+ residency since boot: %u\n",
1348 I915_READ(GEN6_GT_GFX_RC6p));
1349 seq_printf(m, "RC6++ residency since boot: %u\n",
1350 I915_READ(GEN6_GT_GFX_RC6pp));
1351
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001352 seq_printf(m, "RC6 voltage: %dmV\n",
1353 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1354 seq_printf(m, "RC6+ voltage: %dmV\n",
1355 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1356 seq_printf(m, "RC6++ voltage: %dmV\n",
1357 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Ben Widawsky4d855292011-12-12 19:34:16 -08001358 return 0;
1359}
1360
1361static int i915_drpc_info(struct seq_file *m, void *unused)
1362{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001363 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001364 struct drm_device *dev = node->minor->dev;
1365
Deepak S669ab5a2014-01-10 15:18:26 +05301366 if (IS_VALLEYVIEW(dev))
1367 return vlv_drpc_info(m);
1368 else if (IS_GEN6(dev) || IS_GEN7(dev))
Ben Widawsky4d855292011-12-12 19:34:16 -08001369 return gen6_drpc_info(m);
1370 else
1371 return ironlake_drpc_info(m);
1372}
1373
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001374static int i915_fbc_status(struct seq_file *m, void *unused)
1375{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001376 struct drm_info_node *node = m->private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001377 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001378 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001379
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01001380 if (!HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001381 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001382 return 0;
1383 }
1384
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001385 intel_runtime_pm_get(dev_priv);
1386
Adam Jacksonee5382a2010-04-23 11:17:39 -04001387 if (intel_fbc_enabled(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001388 seq_puts(m, "FBC enabled\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001389 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001390 seq_puts(m, "FBC disabled: ");
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001391 switch (dev_priv->fbc.no_fbc_reason) {
Chris Wilson29ebf902013-07-27 17:23:55 +01001392 case FBC_OK:
1393 seq_puts(m, "FBC actived, but currently disabled in hardware");
1394 break;
1395 case FBC_UNSUPPORTED:
1396 seq_puts(m, "unsupported by this chipset");
1397 break;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001398 case FBC_NO_OUTPUT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001399 seq_puts(m, "no outputs");
Chris Wilsonbed4a672010-09-11 10:47:47 +01001400 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001401 case FBC_STOLEN_TOO_SMALL:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001402 seq_puts(m, "not enough stolen memory");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001403 break;
1404 case FBC_UNSUPPORTED_MODE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001405 seq_puts(m, "mode not supported");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001406 break;
1407 case FBC_MODE_TOO_LARGE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001408 seq_puts(m, "mode too large");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001409 break;
1410 case FBC_BAD_PLANE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001411 seq_puts(m, "FBC unsupported on plane");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001412 break;
1413 case FBC_NOT_TILED:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001414 seq_puts(m, "scanout buffer not tiled");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001415 break;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001416 case FBC_MULTIPLE_PIPES:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001417 seq_puts(m, "multiple pipes are enabled");
Jesse Barnes9c928d12010-07-23 15:20:00 -07001418 break;
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001419 case FBC_MODULE_PARAM:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001420 seq_puts(m, "disabled per module param (default off)");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001421 break;
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001422 case FBC_CHIP_DEFAULT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001423 seq_puts(m, "disabled per chip default");
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001424 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001425 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001426 seq_puts(m, "unknown reason");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001427 }
Damien Lespiau267f0c92013-06-24 22:59:48 +01001428 seq_putc(m, '\n');
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001429 }
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001430
1431 intel_runtime_pm_put(dev_priv);
1432
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001433 return 0;
1434}
1435
Paulo Zanoni92d44622013-05-31 16:33:24 -03001436static int i915_ips_status(struct seq_file *m, void *unused)
1437{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001438 struct drm_info_node *node = m->private;
Paulo Zanoni92d44622013-05-31 16:33:24 -03001439 struct drm_device *dev = node->minor->dev;
1440 struct drm_i915_private *dev_priv = dev->dev_private;
1441
Damien Lespiauf5adf942013-06-24 18:29:34 +01001442 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001443 seq_puts(m, "not supported\n");
1444 return 0;
1445 }
1446
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001447 intel_runtime_pm_get(dev_priv);
1448
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001449 seq_printf(m, "Enabled by kernel parameter: %s\n",
1450 yesno(i915.enable_ips));
1451
1452 if (INTEL_INFO(dev)->gen >= 8) {
1453 seq_puts(m, "Currently: unknown\n");
1454 } else {
1455 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1456 seq_puts(m, "Currently: enabled\n");
1457 else
1458 seq_puts(m, "Currently: disabled\n");
1459 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001460
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001461 intel_runtime_pm_put(dev_priv);
1462
Paulo Zanoni92d44622013-05-31 16:33:24 -03001463 return 0;
1464}
1465
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001466static int i915_sr_status(struct seq_file *m, void *unused)
1467{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001468 struct drm_info_node *node = m->private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001469 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001470 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001471 bool sr_enabled = false;
1472
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001473 intel_runtime_pm_get(dev_priv);
1474
Yuanhan Liu13982612010-12-15 15:42:31 +08001475 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001476 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001477 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001478 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1479 else if (IS_I915GM(dev))
1480 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1481 else if (IS_PINEVIEW(dev))
1482 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1483
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001484 intel_runtime_pm_put(dev_priv);
1485
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001486 seq_printf(m, "self-refresh: %s\n",
1487 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001488
1489 return 0;
1490}
1491
Jesse Barnes7648fa92010-05-20 14:28:11 -07001492static int i915_emon_status(struct seq_file *m, void *unused)
1493{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001494 struct drm_info_node *node = m->private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001495 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001496 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001497 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001498 int ret;
1499
Chris Wilson582be6b2012-04-30 19:35:02 +01001500 if (!IS_GEN5(dev))
1501 return -ENODEV;
1502
Chris Wilsonde227ef2010-07-03 07:58:38 +01001503 ret = mutex_lock_interruptible(&dev->struct_mutex);
1504 if (ret)
1505 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001506
1507 temp = i915_mch_val(dev_priv);
1508 chipset = i915_chipset_val(dev_priv);
1509 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001510 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001511
1512 seq_printf(m, "GMCH temp: %ld\n", temp);
1513 seq_printf(m, "Chipset power: %ld\n", chipset);
1514 seq_printf(m, "GFX power: %ld\n", gfx);
1515 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1516
1517 return 0;
1518}
1519
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001520static int i915_ring_freq_table(struct seq_file *m, void *unused)
1521{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001522 struct drm_info_node *node = m->private;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001523 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001524 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001525 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001526 int gpu_freq, ia_freq;
1527
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07001528 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001529 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001530 return 0;
1531 }
1532
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001533 intel_runtime_pm_get(dev_priv);
1534
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001535 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1536
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001537 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001538 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001539 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001540
Damien Lespiau267f0c92013-06-24 22:59:48 +01001541 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001542
Ben Widawskyb39fb292014-03-19 18:31:11 -07001543 for (gpu_freq = dev_priv->rps.min_freq_softlimit;
1544 gpu_freq <= dev_priv->rps.max_freq_softlimit;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001545 gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001546 ia_freq = gpu_freq;
1547 sandybridge_pcode_read(dev_priv,
1548 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1549 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001550 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1551 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1552 ((ia_freq >> 0) & 0xff) * 100,
1553 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001554 }
1555
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001556 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001557
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001558out:
1559 intel_runtime_pm_put(dev_priv);
1560 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001561}
1562
Chris Wilson44834a62010-08-19 16:09:23 +01001563static int i915_opregion(struct seq_file *m, void *unused)
1564{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001565 struct drm_info_node *node = m->private;
Chris Wilson44834a62010-08-19 16:09:23 +01001566 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001567 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson44834a62010-08-19 16:09:23 +01001568 struct intel_opregion *opregion = &dev_priv->opregion;
Daniel Vetter0d38f002012-04-21 22:49:10 +02001569 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
Chris Wilson44834a62010-08-19 16:09:23 +01001570 int ret;
1571
Daniel Vetter0d38f002012-04-21 22:49:10 +02001572 if (data == NULL)
1573 return -ENOMEM;
1574
Chris Wilson44834a62010-08-19 16:09:23 +01001575 ret = mutex_lock_interruptible(&dev->struct_mutex);
1576 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001577 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001578
Daniel Vetter0d38f002012-04-21 22:49:10 +02001579 if (opregion->header) {
1580 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1581 seq_write(m, data, OPREGION_SIZE);
1582 }
Chris Wilson44834a62010-08-19 16:09:23 +01001583
1584 mutex_unlock(&dev->struct_mutex);
1585
Daniel Vetter0d38f002012-04-21 22:49:10 +02001586out:
1587 kfree(data);
Chris Wilson44834a62010-08-19 16:09:23 +01001588 return 0;
1589}
1590
Chris Wilson37811fc2010-08-25 22:45:57 +01001591static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1592{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001593 struct drm_info_node *node = m->private;
Chris Wilson37811fc2010-08-25 22:45:57 +01001594 struct drm_device *dev = node->minor->dev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001595 struct intel_fbdev *ifbdev = NULL;
Chris Wilson37811fc2010-08-25 22:45:57 +01001596 struct intel_framebuffer *fb;
Chris Wilson37811fc2010-08-25 22:45:57 +01001597
Daniel Vetter4520f532013-10-09 09:18:51 +02001598#ifdef CONFIG_DRM_I915_FBDEV
1599 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson37811fc2010-08-25 22:45:57 +01001600
1601 ifbdev = dev_priv->fbdev;
1602 fb = to_intel_framebuffer(ifbdev->helper.fb);
1603
Daniel Vetter623f9782012-12-11 16:21:38 +01001604 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001605 fb->base.width,
1606 fb->base.height,
1607 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001608 fb->base.bits_per_pixel,
1609 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001610 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001611 seq_putc(m, '\n');
Daniel Vetter4520f532013-10-09 09:18:51 +02001612#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001613
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001614 mutex_lock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001615 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
Daniel Vetter131a56d2013-10-17 14:35:31 +02001616 if (ifbdev && &fb->base == ifbdev->helper.fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001617 continue;
1618
Daniel Vetter623f9782012-12-11 16:21:38 +01001619 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001620 fb->base.width,
1621 fb->base.height,
1622 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001623 fb->base.bits_per_pixel,
1624 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001625 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001626 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001627 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001628 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001629
1630 return 0;
1631}
1632
Ben Widawskye76d3632011-03-19 18:14:29 -07001633static int i915_context_status(struct seq_file *m, void *unused)
1634{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001635 struct drm_info_node *node = m->private;
Ben Widawskye76d3632011-03-19 18:14:29 -07001636 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001637 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001638 struct intel_engine_cs *ring;
Oscar Mateo273497e2014-05-22 14:13:37 +01001639 struct intel_context *ctx;
Ben Widawskya168c292013-02-14 15:05:12 -08001640 int ret, i;
Ben Widawskye76d3632011-03-19 18:14:29 -07001641
Daniel Vetterf3d28872014-05-29 23:23:08 +02001642 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001643 if (ret)
1644 return ret;
1645
Daniel Vetter3e373942012-11-02 19:55:04 +01001646 if (dev_priv->ips.pwrctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001647 seq_puts(m, "power context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001648 describe_obj(m, dev_priv->ips.pwrctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001649 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001650 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001651
Daniel Vetter3e373942012-11-02 19:55:04 +01001652 if (dev_priv->ips.renderctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001653 seq_puts(m, "render context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001654 describe_obj(m, dev_priv->ips.renderctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001655 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001656 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001657
Ben Widawskya33afea2013-09-17 21:12:45 -07001658 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Oscar Mateoea0c76f2014-07-03 16:27:59 +01001659 if (ctx->legacy_hw_ctx.rcs_state == NULL)
Chris Wilsonb77f6992014-04-30 08:30:00 +01001660 continue;
1661
Ben Widawskya33afea2013-09-17 21:12:45 -07001662 seq_puts(m, "HW context ");
Ben Widawsky3ccfd192013-09-18 19:03:18 -07001663 describe_ctx(m, ctx);
Ben Widawskya33afea2013-09-17 21:12:45 -07001664 for_each_ring(ring, dev_priv, i)
1665 if (ring->default_context == ctx)
1666 seq_printf(m, "(default context %s) ", ring->name);
1667
Oscar Mateoea0c76f2014-07-03 16:27:59 +01001668 describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
Ben Widawskya33afea2013-09-17 21:12:45 -07001669 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001670 }
1671
Daniel Vetterf3d28872014-05-29 23:23:08 +02001672 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001673
1674 return 0;
1675}
1676
Ben Widawsky6d794d42011-04-25 11:25:56 -07001677static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1678{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001679 struct drm_info_node *node = m->private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07001680 struct drm_device *dev = node->minor->dev;
1681 struct drm_i915_private *dev_priv = dev->dev_private;
Deepak S43709ba2013-11-23 14:55:44 +05301682 unsigned forcewake_count = 0, fw_rendercount = 0, fw_mediacount = 0;
Ben Widawsky6d794d42011-04-25 11:25:56 -07001683
Chris Wilson907b28c2013-07-19 20:36:52 +01001684 spin_lock_irq(&dev_priv->uncore.lock);
Deepak S43709ba2013-11-23 14:55:44 +05301685 if (IS_VALLEYVIEW(dev)) {
1686 fw_rendercount = dev_priv->uncore.fw_rendercount;
1687 fw_mediacount = dev_priv->uncore.fw_mediacount;
1688 } else
1689 forcewake_count = dev_priv->uncore.forcewake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001690 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter9f1f46a2011-12-14 13:57:03 +01001691
Deepak S43709ba2013-11-23 14:55:44 +05301692 if (IS_VALLEYVIEW(dev)) {
1693 seq_printf(m, "fw_rendercount = %u\n", fw_rendercount);
1694 seq_printf(m, "fw_mediacount = %u\n", fw_mediacount);
1695 } else
1696 seq_printf(m, "forcewake count = %u\n", forcewake_count);
Ben Widawsky6d794d42011-04-25 11:25:56 -07001697
1698 return 0;
1699}
1700
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001701static const char *swizzle_string(unsigned swizzle)
1702{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001703 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001704 case I915_BIT_6_SWIZZLE_NONE:
1705 return "none";
1706 case I915_BIT_6_SWIZZLE_9:
1707 return "bit9";
1708 case I915_BIT_6_SWIZZLE_9_10:
1709 return "bit9/bit10";
1710 case I915_BIT_6_SWIZZLE_9_11:
1711 return "bit9/bit11";
1712 case I915_BIT_6_SWIZZLE_9_10_11:
1713 return "bit9/bit10/bit11";
1714 case I915_BIT_6_SWIZZLE_9_17:
1715 return "bit9/bit17";
1716 case I915_BIT_6_SWIZZLE_9_10_17:
1717 return "bit9/bit10/bit17";
1718 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09001719 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001720 }
1721
1722 return "bug";
1723}
1724
1725static int i915_swizzle_info(struct seq_file *m, void *data)
1726{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001727 struct drm_info_node *node = m->private;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001728 struct drm_device *dev = node->minor->dev;
1729 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001730 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001731
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001732 ret = mutex_lock_interruptible(&dev->struct_mutex);
1733 if (ret)
1734 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001735 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001736
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001737 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1738 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1739 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1740 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1741
1742 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1743 seq_printf(m, "DDC = 0x%08x\n",
1744 I915_READ(DCC));
1745 seq_printf(m, "C0DRB3 = 0x%04x\n",
1746 I915_READ16(C0DRB3));
1747 seq_printf(m, "C1DRB3 = 0x%04x\n",
1748 I915_READ16(C1DRB3));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07001749 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001750 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1751 I915_READ(MAD_DIMM_C0));
1752 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1753 I915_READ(MAD_DIMM_C1));
1754 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1755 I915_READ(MAD_DIMM_C2));
1756 seq_printf(m, "TILECTL = 0x%08x\n",
1757 I915_READ(TILECTL));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07001758 if (IS_GEN8(dev))
1759 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
1760 I915_READ(GAMTARBMODE));
1761 else
1762 seq_printf(m, "ARB_MODE = 0x%08x\n",
1763 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001764 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1765 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001766 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001767 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001768 mutex_unlock(&dev->struct_mutex);
1769
1770 return 0;
1771}
1772
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001773static int per_file_ctx(int id, void *ptr, void *data)
1774{
Oscar Mateo273497e2014-05-22 14:13:37 +01001775 struct intel_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001776 struct seq_file *m = data;
1777 struct i915_hw_ppgtt *ppgtt = ctx_to_ppgtt(ctx);
1778
Oscar Mateof83d6512014-05-22 14:13:38 +01001779 if (i915_gem_context_is_default(ctx))
1780 seq_puts(m, " default context:\n");
1781 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01001782 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001783 ppgtt->debug_dump(ppgtt, m);
1784
1785 return 0;
1786}
1787
Ben Widawsky77df6772013-11-02 21:07:30 -07001788static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001789{
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001790 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001791 struct intel_engine_cs *ring;
Ben Widawsky77df6772013-11-02 21:07:30 -07001792 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1793 int unused, i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001794
Ben Widawsky77df6772013-11-02 21:07:30 -07001795 if (!ppgtt)
1796 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001797
Ben Widawsky77df6772013-11-02 21:07:30 -07001798 seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
Ben Widawsky5abbcca2014-02-21 13:06:34 -08001799 seq_printf(m, "Page tables: %d\n", ppgtt->num_pd_entries);
Ben Widawsky77df6772013-11-02 21:07:30 -07001800 for_each_ring(ring, dev_priv, unused) {
1801 seq_printf(m, "%s\n", ring->name);
1802 for (i = 0; i < 4; i++) {
1803 u32 offset = 0x270 + i * 8;
1804 u64 pdp = I915_READ(ring->mmio_base + offset + 4);
1805 pdp <<= 32;
1806 pdp |= I915_READ(ring->mmio_base + offset);
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03001807 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07001808 }
1809 }
1810}
1811
1812static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
1813{
1814 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001815 struct intel_engine_cs *ring;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001816 struct drm_file *file;
Ben Widawsky77df6772013-11-02 21:07:30 -07001817 int i;
1818
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001819 if (INTEL_INFO(dev)->gen == 6)
1820 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
1821
Chris Wilsona2c7f6f2012-09-01 20:51:22 +01001822 for_each_ring(ring, dev_priv, i) {
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001823 seq_printf(m, "%s\n", ring->name);
1824 if (INTEL_INFO(dev)->gen == 7)
1825 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
1826 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
1827 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
1828 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
1829 }
1830 if (dev_priv->mm.aliasing_ppgtt) {
1831 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1832
Damien Lespiau267f0c92013-06-24 22:59:48 +01001833 seq_puts(m, "aliasing PPGTT:\n");
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001834 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001835
Ben Widawsky87d60b62013-12-06 14:11:29 -08001836 ppgtt->debug_dump(ppgtt, m);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001837 } else
1838 return;
1839
1840 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
1841 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001842
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001843 seq_printf(m, "proc: %s\n",
1844 get_pid_task(file->pid, PIDTYPE_PID)->comm);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001845 idr_for_each(&file_priv->context_idr, per_file_ctx, m);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001846 }
1847 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07001848}
1849
1850static int i915_ppgtt_info(struct seq_file *m, void *data)
1851{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001852 struct drm_info_node *node = m->private;
Ben Widawsky77df6772013-11-02 21:07:30 -07001853 struct drm_device *dev = node->minor->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001854 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky77df6772013-11-02 21:07:30 -07001855
1856 int ret = mutex_lock_interruptible(&dev->struct_mutex);
1857 if (ret)
1858 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001859 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07001860
1861 if (INTEL_INFO(dev)->gen >= 8)
1862 gen8_ppgtt_info(m, dev);
1863 else if (INTEL_INFO(dev)->gen >= 6)
1864 gen6_ppgtt_info(m, dev);
1865
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001866 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001867 mutex_unlock(&dev->struct_mutex);
1868
1869 return 0;
1870}
1871
Ben Widawsky63573eb2013-07-04 11:02:07 -07001872static int i915_llc(struct seq_file *m, void *data)
1873{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001874 struct drm_info_node *node = m->private;
Ben Widawsky63573eb2013-07-04 11:02:07 -07001875 struct drm_device *dev = node->minor->dev;
1876 struct drm_i915_private *dev_priv = dev->dev_private;
1877
1878 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
1879 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
1880 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
1881
1882 return 0;
1883}
1884
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001885static int i915_edp_psr_status(struct seq_file *m, void *data)
1886{
1887 struct drm_info_node *node = m->private;
1888 struct drm_device *dev = node->minor->dev;
1889 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001890 u32 psrperf = 0;
1891 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001892
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001893 intel_runtime_pm_get(dev_priv);
1894
Daniel Vetterfa128fa2014-07-11 10:30:17 -07001895 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03001896 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
1897 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07001898 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07001899 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07001900 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
1901 dev_priv->psr.busy_frontbuffer_bits);
1902 seq_printf(m, "Re-enable work scheduled: %s\n",
1903 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001904
Rodrigo Vivia031d702013-10-03 16:15:06 -03001905 enabled = HAS_PSR(dev) &&
1906 I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi5755c782014-06-12 10:16:45 -07001907 seq_printf(m, "HW Enabled & Active bit: %s\n", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001908
Rodrigo Vivia031d702013-10-03 16:15:06 -03001909 if (HAS_PSR(dev))
1910 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
1911 EDP_PSR_PERF_CNT_MASK;
1912 seq_printf(m, "Performance_Counter: %u\n", psrperf);
Daniel Vetterfa128fa2014-07-11 10:30:17 -07001913 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001914
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001915 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001916 return 0;
1917}
1918
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02001919static int i915_sink_crc(struct seq_file *m, void *data)
1920{
1921 struct drm_info_node *node = m->private;
1922 struct drm_device *dev = node->minor->dev;
1923 struct intel_encoder *encoder;
1924 struct intel_connector *connector;
1925 struct intel_dp *intel_dp = NULL;
1926 int ret;
1927 u8 crc[6];
1928
1929 drm_modeset_lock_all(dev);
1930 list_for_each_entry(connector, &dev->mode_config.connector_list,
1931 base.head) {
1932
1933 if (connector->base.dpms != DRM_MODE_DPMS_ON)
1934 continue;
1935
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02001936 if (!connector->base.encoder)
1937 continue;
1938
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02001939 encoder = to_intel_encoder(connector->base.encoder);
1940 if (encoder->type != INTEL_OUTPUT_EDP)
1941 continue;
1942
1943 intel_dp = enc_to_intel_dp(&encoder->base);
1944
1945 ret = intel_dp_sink_crc(intel_dp, crc);
1946 if (ret)
1947 goto out;
1948
1949 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
1950 crc[0], crc[1], crc[2],
1951 crc[3], crc[4], crc[5]);
1952 goto out;
1953 }
1954 ret = -ENODEV;
1955out:
1956 drm_modeset_unlock_all(dev);
1957 return ret;
1958}
1959
Jesse Barnesec013e72013-08-20 10:29:23 +01001960static int i915_energy_uJ(struct seq_file *m, void *data)
1961{
1962 struct drm_info_node *node = m->private;
1963 struct drm_device *dev = node->minor->dev;
1964 struct drm_i915_private *dev_priv = dev->dev_private;
1965 u64 power;
1966 u32 units;
1967
1968 if (INTEL_INFO(dev)->gen < 6)
1969 return -ENODEV;
1970
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001971 intel_runtime_pm_get(dev_priv);
1972
Jesse Barnesec013e72013-08-20 10:29:23 +01001973 rdmsrl(MSR_RAPL_POWER_UNIT, power);
1974 power = (power & 0x1f00) >> 8;
1975 units = 1000000 / (1 << power); /* convert to uJ */
1976 power = I915_READ(MCH_SECP_NRG_STTS);
1977 power *= units;
1978
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001979 intel_runtime_pm_put(dev_priv);
1980
Jesse Barnesec013e72013-08-20 10:29:23 +01001981 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03001982
1983 return 0;
1984}
1985
1986static int i915_pc8_status(struct seq_file *m, void *unused)
1987{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001988 struct drm_info_node *node = m->private;
Paulo Zanoni371db662013-08-19 13:18:10 -03001989 struct drm_device *dev = node->minor->dev;
1990 struct drm_i915_private *dev_priv = dev->dev_private;
1991
Zhenyu Wang85b8d5c2014-04-01 19:39:48 -03001992 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Paulo Zanoni371db662013-08-19 13:18:10 -03001993 seq_puts(m, "not supported\n");
1994 return 0;
1995 }
1996
Paulo Zanoni86c4ec02014-02-21 13:52:24 -03001997 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
Paulo Zanoni371db662013-08-19 13:18:10 -03001998 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001999 yesno(!intel_irqs_enabled(dev_priv)));
Paulo Zanoni371db662013-08-19 13:18:10 -03002000
Jesse Barnesec013e72013-08-20 10:29:23 +01002001 return 0;
2002}
2003
Imre Deak1da51582013-11-25 17:15:35 +02002004static const char *power_domain_str(enum intel_display_power_domain domain)
2005{
2006 switch (domain) {
2007 case POWER_DOMAIN_PIPE_A:
2008 return "PIPE_A";
2009 case POWER_DOMAIN_PIPE_B:
2010 return "PIPE_B";
2011 case POWER_DOMAIN_PIPE_C:
2012 return "PIPE_C";
2013 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
2014 return "PIPE_A_PANEL_FITTER";
2015 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
2016 return "PIPE_B_PANEL_FITTER";
2017 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
2018 return "PIPE_C_PANEL_FITTER";
2019 case POWER_DOMAIN_TRANSCODER_A:
2020 return "TRANSCODER_A";
2021 case POWER_DOMAIN_TRANSCODER_B:
2022 return "TRANSCODER_B";
2023 case POWER_DOMAIN_TRANSCODER_C:
2024 return "TRANSCODER_C";
2025 case POWER_DOMAIN_TRANSCODER_EDP:
2026 return "TRANSCODER_EDP";
Imre Deak319be8a2014-03-04 19:22:57 +02002027 case POWER_DOMAIN_PORT_DDI_A_2_LANES:
2028 return "PORT_DDI_A_2_LANES";
2029 case POWER_DOMAIN_PORT_DDI_A_4_LANES:
2030 return "PORT_DDI_A_4_LANES";
2031 case POWER_DOMAIN_PORT_DDI_B_2_LANES:
2032 return "PORT_DDI_B_2_LANES";
2033 case POWER_DOMAIN_PORT_DDI_B_4_LANES:
2034 return "PORT_DDI_B_4_LANES";
2035 case POWER_DOMAIN_PORT_DDI_C_2_LANES:
2036 return "PORT_DDI_C_2_LANES";
2037 case POWER_DOMAIN_PORT_DDI_C_4_LANES:
2038 return "PORT_DDI_C_4_LANES";
2039 case POWER_DOMAIN_PORT_DDI_D_2_LANES:
2040 return "PORT_DDI_D_2_LANES";
2041 case POWER_DOMAIN_PORT_DDI_D_4_LANES:
2042 return "PORT_DDI_D_4_LANES";
2043 case POWER_DOMAIN_PORT_DSI:
2044 return "PORT_DSI";
2045 case POWER_DOMAIN_PORT_CRT:
2046 return "PORT_CRT";
2047 case POWER_DOMAIN_PORT_OTHER:
2048 return "PORT_OTHER";
Imre Deak1da51582013-11-25 17:15:35 +02002049 case POWER_DOMAIN_VGA:
2050 return "VGA";
2051 case POWER_DOMAIN_AUDIO:
2052 return "AUDIO";
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03002053 case POWER_DOMAIN_PLLS:
2054 return "PLLS";
Imre Deak1da51582013-11-25 17:15:35 +02002055 case POWER_DOMAIN_INIT:
2056 return "INIT";
2057 default:
2058 WARN_ON(1);
2059 return "?";
2060 }
2061}
2062
2063static int i915_power_domain_info(struct seq_file *m, void *unused)
2064{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002065 struct drm_info_node *node = m->private;
Imre Deak1da51582013-11-25 17:15:35 +02002066 struct drm_device *dev = node->minor->dev;
2067 struct drm_i915_private *dev_priv = dev->dev_private;
2068 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2069 int i;
2070
2071 mutex_lock(&power_domains->lock);
2072
2073 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2074 for (i = 0; i < power_domains->power_well_count; i++) {
2075 struct i915_power_well *power_well;
2076 enum intel_display_power_domain power_domain;
2077
2078 power_well = &power_domains->power_wells[i];
2079 seq_printf(m, "%-25s %d\n", power_well->name,
2080 power_well->count);
2081
2082 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2083 power_domain++) {
2084 if (!(BIT(power_domain) & power_well->domains))
2085 continue;
2086
2087 seq_printf(m, " %-23s %d\n",
2088 power_domain_str(power_domain),
2089 power_domains->domain_use_count[power_domain]);
2090 }
2091 }
2092
2093 mutex_unlock(&power_domains->lock);
2094
2095 return 0;
2096}
2097
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002098static void intel_seq_print_mode(struct seq_file *m, int tabs,
2099 struct drm_display_mode *mode)
2100{
2101 int i;
2102
2103 for (i = 0; i < tabs; i++)
2104 seq_putc(m, '\t');
2105
2106 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2107 mode->base.id, mode->name,
2108 mode->vrefresh, mode->clock,
2109 mode->hdisplay, mode->hsync_start,
2110 mode->hsync_end, mode->htotal,
2111 mode->vdisplay, mode->vsync_start,
2112 mode->vsync_end, mode->vtotal,
2113 mode->type, mode->flags);
2114}
2115
2116static void intel_encoder_info(struct seq_file *m,
2117 struct intel_crtc *intel_crtc,
2118 struct intel_encoder *intel_encoder)
2119{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002120 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002121 struct drm_device *dev = node->minor->dev;
2122 struct drm_crtc *crtc = &intel_crtc->base;
2123 struct intel_connector *intel_connector;
2124 struct drm_encoder *encoder;
2125
2126 encoder = &intel_encoder->base;
2127 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03002128 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002129 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2130 struct drm_connector *connector = &intel_connector->base;
2131 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2132 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002133 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002134 drm_get_connector_status_name(connector->status));
2135 if (connector->status == connector_status_connected) {
2136 struct drm_display_mode *mode = &crtc->mode;
2137 seq_printf(m, ", mode:\n");
2138 intel_seq_print_mode(m, 2, mode);
2139 } else {
2140 seq_putc(m, '\n');
2141 }
2142 }
2143}
2144
2145static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2146{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002147 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002148 struct drm_device *dev = node->minor->dev;
2149 struct drm_crtc *crtc = &intel_crtc->base;
2150 struct intel_encoder *intel_encoder;
2151
Matt Roper5aa8a932014-06-16 10:12:55 -07002152 if (crtc->primary->fb)
2153 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2154 crtc->primary->fb->base.id, crtc->x, crtc->y,
2155 crtc->primary->fb->width, crtc->primary->fb->height);
2156 else
2157 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002158 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2159 intel_encoder_info(m, intel_crtc, intel_encoder);
2160}
2161
2162static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2163{
2164 struct drm_display_mode *mode = panel->fixed_mode;
2165
2166 seq_printf(m, "\tfixed mode:\n");
2167 intel_seq_print_mode(m, 2, mode);
2168}
2169
2170static void intel_dp_info(struct seq_file *m,
2171 struct intel_connector *intel_connector)
2172{
2173 struct intel_encoder *intel_encoder = intel_connector->encoder;
2174 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2175
2176 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2177 seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
2178 "no");
2179 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2180 intel_panel_info(m, &intel_connector->panel);
2181}
2182
2183static void intel_hdmi_info(struct seq_file *m,
2184 struct intel_connector *intel_connector)
2185{
2186 struct intel_encoder *intel_encoder = intel_connector->encoder;
2187 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2188
2189 seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
2190 "no");
2191}
2192
2193static void intel_lvds_info(struct seq_file *m,
2194 struct intel_connector *intel_connector)
2195{
2196 intel_panel_info(m, &intel_connector->panel);
2197}
2198
2199static void intel_connector_info(struct seq_file *m,
2200 struct drm_connector *connector)
2201{
2202 struct intel_connector *intel_connector = to_intel_connector(connector);
2203 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002204 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002205
2206 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002207 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002208 drm_get_connector_status_name(connector->status));
2209 if (connector->status == connector_status_connected) {
2210 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2211 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2212 connector->display_info.width_mm,
2213 connector->display_info.height_mm);
2214 seq_printf(m, "\tsubpixel order: %s\n",
2215 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2216 seq_printf(m, "\tCEA rev: %d\n",
2217 connector->display_info.cea_rev);
2218 }
2219 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2220 intel_encoder->type == INTEL_OUTPUT_EDP)
2221 intel_dp_info(m, intel_connector);
2222 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2223 intel_hdmi_info(m, intel_connector);
2224 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2225 intel_lvds_info(m, intel_connector);
2226
Jesse Barnesf103fc72014-02-20 12:39:57 -08002227 seq_printf(m, "\tmodes:\n");
2228 list_for_each_entry(mode, &connector->modes, head)
2229 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002230}
2231
Chris Wilson065f2ec2014-03-12 09:13:13 +00002232static bool cursor_active(struct drm_device *dev, int pipe)
2233{
2234 struct drm_i915_private *dev_priv = dev->dev_private;
2235 u32 state;
2236
2237 if (IS_845G(dev) || IS_I865G(dev))
2238 state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002239 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002240 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002241
2242 return state;
2243}
2244
2245static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2246{
2247 struct drm_i915_private *dev_priv = dev->dev_private;
2248 u32 pos;
2249
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002250 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec2014-03-12 09:13:13 +00002251
2252 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2253 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2254 *x = -*x;
2255
2256 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2257 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2258 *y = -*y;
2259
2260 return cursor_active(dev, pipe);
2261}
2262
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002263static int i915_display_info(struct seq_file *m, void *unused)
2264{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002265 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002266 struct drm_device *dev = node->minor->dev;
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002267 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002268 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002269 struct drm_connector *connector;
2270
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002271 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002272 drm_modeset_lock_all(dev);
2273 seq_printf(m, "CRTC info\n");
2274 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002275 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00002276 bool active;
2277 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002278
Chris Wilson57127ef2014-07-04 08:20:11 +01002279 seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00002280 crtc->base.base.id, pipe_name(crtc->pipe),
Chris Wilson57127ef2014-07-04 08:20:11 +01002281 yesno(crtc->active), crtc->config.pipe_src_w, crtc->config.pipe_src_h);
Paulo Zanonia23dc652014-04-01 14:55:11 -03002282 if (crtc->active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00002283 intel_crtc_info(m, crtc);
2284
Paulo Zanonia23dc652014-04-01 14:55:11 -03002285 active = cursor_position(dev, crtc->pipe, &x, &y);
Chris Wilson57127ef2014-07-04 08:20:11 +01002286 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
Chris Wilson4b0e3332014-05-30 16:35:26 +03002287 yesno(crtc->cursor_base),
Chris Wilson57127ef2014-07-04 08:20:11 +01002288 x, y, crtc->cursor_width, crtc->cursor_height,
2289 crtc->cursor_addr, yesno(active));
Paulo Zanonia23dc652014-04-01 14:55:11 -03002290 }
Daniel Vettercace8412014-05-22 17:56:31 +02002291
2292 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
2293 yesno(!crtc->cpu_fifo_underrun_disabled),
2294 yesno(!crtc->pch_fifo_underrun_disabled));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002295 }
2296
2297 seq_printf(m, "\n");
2298 seq_printf(m, "Connector info\n");
2299 seq_printf(m, "--------------\n");
2300 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2301 intel_connector_info(m, connector);
2302 }
2303 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002304 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002305
2306 return 0;
2307}
2308
Ben Widawskye04934c2014-06-30 09:53:42 -07002309static int i915_semaphore_status(struct seq_file *m, void *unused)
2310{
2311 struct drm_info_node *node = (struct drm_info_node *) m->private;
2312 struct drm_device *dev = node->minor->dev;
2313 struct drm_i915_private *dev_priv = dev->dev_private;
2314 struct intel_engine_cs *ring;
2315 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
2316 int i, j, ret;
2317
2318 if (!i915_semaphore_is_enabled(dev)) {
2319 seq_puts(m, "Semaphores are disabled\n");
2320 return 0;
2321 }
2322
2323 ret = mutex_lock_interruptible(&dev->struct_mutex);
2324 if (ret)
2325 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03002326 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07002327
2328 if (IS_BROADWELL(dev)) {
2329 struct page *page;
2330 uint64_t *seqno;
2331
2332 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
2333
2334 seqno = (uint64_t *)kmap_atomic(page);
2335 for_each_ring(ring, dev_priv, i) {
2336 uint64_t offset;
2337
2338 seq_printf(m, "%s\n", ring->name);
2339
2340 seq_puts(m, " Last signal:");
2341 for (j = 0; j < num_rings; j++) {
2342 offset = i * I915_NUM_RINGS + j;
2343 seq_printf(m, "0x%08llx (0x%02llx) ",
2344 seqno[offset], offset * 8);
2345 }
2346 seq_putc(m, '\n');
2347
2348 seq_puts(m, " Last wait: ");
2349 for (j = 0; j < num_rings; j++) {
2350 offset = i + (j * I915_NUM_RINGS);
2351 seq_printf(m, "0x%08llx (0x%02llx) ",
2352 seqno[offset], offset * 8);
2353 }
2354 seq_putc(m, '\n');
2355
2356 }
2357 kunmap_atomic(seqno);
2358 } else {
2359 seq_puts(m, " Last signal:");
2360 for_each_ring(ring, dev_priv, i)
2361 for (j = 0; j < num_rings; j++)
2362 seq_printf(m, "0x%08x\n",
2363 I915_READ(ring->semaphore.mbox.signal[j]));
2364 seq_putc(m, '\n');
2365 }
2366
2367 seq_puts(m, "\nSync seqno:\n");
2368 for_each_ring(ring, dev_priv, i) {
2369 for (j = 0; j < num_rings; j++) {
2370 seq_printf(m, " 0x%08x ", ring->semaphore.sync_seqno[j]);
2371 }
2372 seq_putc(m, '\n');
2373 }
2374 seq_putc(m, '\n');
2375
Paulo Zanoni03872062014-07-09 14:31:57 -03002376 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07002377 mutex_unlock(&dev->struct_mutex);
2378 return 0;
2379}
2380
Daniel Vetter728e29d2014-06-25 22:01:53 +03002381static int i915_shared_dplls_info(struct seq_file *m, void *unused)
2382{
2383 struct drm_info_node *node = (struct drm_info_node *) m->private;
2384 struct drm_device *dev = node->minor->dev;
2385 struct drm_i915_private *dev_priv = dev->dev_private;
2386 int i;
2387
2388 drm_modeset_lock_all(dev);
2389 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
2390 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
2391
2392 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
2393 seq_printf(m, " refcount: %i, active: %i, on: %s\n", pll->refcount,
2394 pll->active, yesno(pll->on));
2395 seq_printf(m, " tracked hardware state:\n");
2396 seq_printf(m, " dpll: 0x%08x\n", pll->hw_state.dpll);
2397 seq_printf(m, " dpll_md: 0x%08x\n", pll->hw_state.dpll_md);
2398 seq_printf(m, " fp0: 0x%08x\n", pll->hw_state.fp0);
2399 seq_printf(m, " fp1: 0x%08x\n", pll->hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03002400 seq_printf(m, " wrpll: 0x%08x\n", pll->hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03002401 }
2402 drm_modeset_unlock_all(dev);
2403
2404 return 0;
2405}
2406
Damien Lespiau07144422013-10-15 18:55:40 +01002407struct pipe_crc_info {
2408 const char *name;
2409 struct drm_device *dev;
2410 enum pipe pipe;
2411};
2412
2413static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002414{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002415 struct pipe_crc_info *info = inode->i_private;
2416 struct drm_i915_private *dev_priv = info->dev->dev_private;
2417 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2418
Daniel Vetter7eb1c492013-11-14 11:30:43 +01002419 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
2420 return -ENODEV;
2421
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002422 spin_lock_irq(&pipe_crc->lock);
2423
2424 if (pipe_crc->opened) {
2425 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002426 return -EBUSY; /* already open */
2427 }
2428
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002429 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01002430 filep->private_data = inode->i_private;
2431
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002432 spin_unlock_irq(&pipe_crc->lock);
2433
Damien Lespiau07144422013-10-15 18:55:40 +01002434 return 0;
2435}
2436
2437static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
2438{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002439 struct pipe_crc_info *info = inode->i_private;
2440 struct drm_i915_private *dev_priv = info->dev->dev_private;
2441 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2442
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002443 spin_lock_irq(&pipe_crc->lock);
2444 pipe_crc->opened = false;
2445 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002446
Damien Lespiau07144422013-10-15 18:55:40 +01002447 return 0;
2448}
2449
2450/* (6 fields, 8 chars each, space separated (5) + '\n') */
2451#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
2452/* account for \'0' */
2453#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
2454
2455static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
2456{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002457 assert_spin_locked(&pipe_crc->lock);
2458 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
2459 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01002460}
Shuang He8bf1e9f2013-10-15 18:55:27 +01002461
Damien Lespiau07144422013-10-15 18:55:40 +01002462static ssize_t
2463i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
2464 loff_t *pos)
2465{
2466 struct pipe_crc_info *info = filep->private_data;
2467 struct drm_device *dev = info->dev;
2468 struct drm_i915_private *dev_priv = dev->dev_private;
2469 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2470 char buf[PIPE_CRC_BUFFER_LEN];
2471 int head, tail, n_entries, n;
2472 ssize_t bytes_read;
2473
2474 /*
2475 * Don't allow user space to provide buffers not big enough to hold
2476 * a line of data.
2477 */
2478 if (count < PIPE_CRC_LINE_LEN)
2479 return -EINVAL;
2480
2481 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
2482 return 0;
2483
2484 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002485 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01002486 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002487 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01002488
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002489 if (filep->f_flags & O_NONBLOCK) {
2490 spin_unlock_irq(&pipe_crc->lock);
2491 return -EAGAIN;
2492 }
2493
2494 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
2495 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
2496 if (ret) {
2497 spin_unlock_irq(&pipe_crc->lock);
2498 return ret;
2499 }
Damien Lespiau07144422013-10-15 18:55:40 +01002500 }
2501
2502 /* We now have one or more entries to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002503 head = pipe_crc->head;
2504 tail = pipe_crc->tail;
Damien Lespiau07144422013-10-15 18:55:40 +01002505 n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
2506 count / PIPE_CRC_LINE_LEN);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002507 spin_unlock_irq(&pipe_crc->lock);
2508
Damien Lespiau07144422013-10-15 18:55:40 +01002509 bytes_read = 0;
2510 n = 0;
2511 do {
2512 struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
2513 int ret;
2514
2515 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
2516 "%8u %8x %8x %8x %8x %8x\n",
2517 entry->frame, entry->crc[0],
2518 entry->crc[1], entry->crc[2],
2519 entry->crc[3], entry->crc[4]);
2520
2521 ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
2522 buf, PIPE_CRC_LINE_LEN);
2523 if (ret == PIPE_CRC_LINE_LEN)
2524 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01002525
2526 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
2527 tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiau07144422013-10-15 18:55:40 +01002528 n++;
2529 } while (--n_entries);
Shuang He8bf1e9f2013-10-15 18:55:27 +01002530
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002531 spin_lock_irq(&pipe_crc->lock);
2532 pipe_crc->tail = tail;
2533 spin_unlock_irq(&pipe_crc->lock);
2534
Damien Lespiau07144422013-10-15 18:55:40 +01002535 return bytes_read;
2536}
2537
2538static const struct file_operations i915_pipe_crc_fops = {
2539 .owner = THIS_MODULE,
2540 .open = i915_pipe_crc_open,
2541 .read = i915_pipe_crc_read,
2542 .release = i915_pipe_crc_release,
2543};
2544
2545static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
2546 {
2547 .name = "i915_pipe_A_crc",
2548 .pipe = PIPE_A,
2549 },
2550 {
2551 .name = "i915_pipe_B_crc",
2552 .pipe = PIPE_B,
2553 },
2554 {
2555 .name = "i915_pipe_C_crc",
2556 .pipe = PIPE_C,
2557 },
2558};
2559
2560static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
2561 enum pipe pipe)
2562{
2563 struct drm_device *dev = minor->dev;
2564 struct dentry *ent;
2565 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
2566
2567 info->dev = dev;
2568 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
2569 &i915_pipe_crc_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08002570 if (!ent)
2571 return -ENOMEM;
Damien Lespiau07144422013-10-15 18:55:40 +01002572
2573 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01002574}
2575
Daniel Vettere8dfcf72013-10-16 11:51:54 +02002576static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02002577 "none",
2578 "plane1",
2579 "plane2",
2580 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002581 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02002582 "TV",
2583 "DP-B",
2584 "DP-C",
2585 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01002586 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02002587};
2588
2589static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
2590{
2591 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
2592 return pipe_crc_sources[source];
2593}
2594
Damien Lespiaubd9db022013-10-15 18:55:36 +01002595static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02002596{
2597 struct drm_device *dev = m->private;
2598 struct drm_i915_private *dev_priv = dev->dev_private;
2599 int i;
2600
2601 for (i = 0; i < I915_MAX_PIPES; i++)
2602 seq_printf(m, "%c %s\n", pipe_name(i),
2603 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
2604
2605 return 0;
2606}
2607
Damien Lespiaubd9db022013-10-15 18:55:36 +01002608static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02002609{
2610 struct drm_device *dev = inode->i_private;
2611
Damien Lespiaubd9db022013-10-15 18:55:36 +01002612 return single_open(file, display_crc_ctl_show, dev);
Daniel Vetter926321d2013-10-16 13:30:34 +02002613}
2614
Daniel Vetter46a19182013-11-01 10:50:20 +01002615static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02002616 uint32_t *val)
2617{
Daniel Vetter46a19182013-11-01 10:50:20 +01002618 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2619 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2620
2621 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02002622 case INTEL_PIPE_CRC_SOURCE_PIPE:
2623 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
2624 break;
2625 case INTEL_PIPE_CRC_SOURCE_NONE:
2626 *val = 0;
2627 break;
2628 default:
2629 return -EINVAL;
2630 }
2631
2632 return 0;
2633}
2634
Daniel Vetter46a19182013-11-01 10:50:20 +01002635static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
2636 enum intel_pipe_crc_source *source)
2637{
2638 struct intel_encoder *encoder;
2639 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01002640 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01002641 int ret = 0;
2642
2643 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2644
Daniel Vetter6e9f7982014-05-29 23:54:47 +02002645 drm_modeset_lock_all(dev);
Daniel Vetter46a19182013-11-01 10:50:20 +01002646 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2647 base.head) {
2648 if (!encoder->base.crtc)
2649 continue;
2650
2651 crtc = to_intel_crtc(encoder->base.crtc);
2652
2653 if (crtc->pipe != pipe)
2654 continue;
2655
2656 switch (encoder->type) {
2657 case INTEL_OUTPUT_TVOUT:
2658 *source = INTEL_PIPE_CRC_SOURCE_TV;
2659 break;
2660 case INTEL_OUTPUT_DISPLAYPORT:
2661 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01002662 dig_port = enc_to_dig_port(&encoder->base);
2663 switch (dig_port->port) {
2664 case PORT_B:
2665 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
2666 break;
2667 case PORT_C:
2668 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
2669 break;
2670 case PORT_D:
2671 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
2672 break;
2673 default:
2674 WARN(1, "nonexisting DP port %c\n",
2675 port_name(dig_port->port));
2676 break;
2677 }
Daniel Vetter46a19182013-11-01 10:50:20 +01002678 break;
2679 }
2680 }
Daniel Vetter6e9f7982014-05-29 23:54:47 +02002681 drm_modeset_unlock_all(dev);
Daniel Vetter46a19182013-11-01 10:50:20 +01002682
2683 return ret;
2684}
2685
2686static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
2687 enum pipe pipe,
2688 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02002689 uint32_t *val)
2690{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002691 struct drm_i915_private *dev_priv = dev->dev_private;
2692 bool need_stable_symbols = false;
2693
Daniel Vetter46a19182013-11-01 10:50:20 +01002694 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2695 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2696 if (ret)
2697 return ret;
2698 }
2699
2700 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02002701 case INTEL_PIPE_CRC_SOURCE_PIPE:
2702 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
2703 break;
2704 case INTEL_PIPE_CRC_SOURCE_DP_B:
2705 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002706 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02002707 break;
2708 case INTEL_PIPE_CRC_SOURCE_DP_C:
2709 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002710 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02002711 break;
2712 case INTEL_PIPE_CRC_SOURCE_NONE:
2713 *val = 0;
2714 break;
2715 default:
2716 return -EINVAL;
2717 }
2718
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002719 /*
2720 * When the pipe CRC tap point is after the transcoders we need
2721 * to tweak symbol-level features to produce a deterministic series of
2722 * symbols for a given frame. We need to reset those features only once
2723 * a frame (instead of every nth symbol):
2724 * - DC-balance: used to ensure a better clock recovery from the data
2725 * link (SDVO)
2726 * - DisplayPort scrambling: used for EMI reduction
2727 */
2728 if (need_stable_symbols) {
2729 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2730
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002731 tmp |= DC_BALANCE_RESET_VLV;
2732 if (pipe == PIPE_A)
2733 tmp |= PIPE_A_SCRAMBLE_RESET;
2734 else
2735 tmp |= PIPE_B_SCRAMBLE_RESET;
2736
2737 I915_WRITE(PORT_DFT2_G4X, tmp);
2738 }
2739
Daniel Vetter7ac01292013-10-18 16:37:06 +02002740 return 0;
2741}
2742
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002743static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
Daniel Vetter46a19182013-11-01 10:50:20 +01002744 enum pipe pipe,
2745 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002746 uint32_t *val)
2747{
Daniel Vetter84093602013-11-01 10:50:21 +01002748 struct drm_i915_private *dev_priv = dev->dev_private;
2749 bool need_stable_symbols = false;
2750
Daniel Vetter46a19182013-11-01 10:50:20 +01002751 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2752 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2753 if (ret)
2754 return ret;
2755 }
2756
2757 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002758 case INTEL_PIPE_CRC_SOURCE_PIPE:
2759 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
2760 break;
2761 case INTEL_PIPE_CRC_SOURCE_TV:
2762 if (!SUPPORTS_TV(dev))
2763 return -EINVAL;
2764 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
2765 break;
2766 case INTEL_PIPE_CRC_SOURCE_DP_B:
2767 if (!IS_G4X(dev))
2768 return -EINVAL;
2769 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002770 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002771 break;
2772 case INTEL_PIPE_CRC_SOURCE_DP_C:
2773 if (!IS_G4X(dev))
2774 return -EINVAL;
2775 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002776 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002777 break;
2778 case INTEL_PIPE_CRC_SOURCE_DP_D:
2779 if (!IS_G4X(dev))
2780 return -EINVAL;
2781 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002782 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002783 break;
2784 case INTEL_PIPE_CRC_SOURCE_NONE:
2785 *val = 0;
2786 break;
2787 default:
2788 return -EINVAL;
2789 }
2790
Daniel Vetter84093602013-11-01 10:50:21 +01002791 /*
2792 * When the pipe CRC tap point is after the transcoders we need
2793 * to tweak symbol-level features to produce a deterministic series of
2794 * symbols for a given frame. We need to reset those features only once
2795 * a frame (instead of every nth symbol):
2796 * - DC-balance: used to ensure a better clock recovery from the data
2797 * link (SDVO)
2798 * - DisplayPort scrambling: used for EMI reduction
2799 */
2800 if (need_stable_symbols) {
2801 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2802
2803 WARN_ON(!IS_G4X(dev));
2804
2805 I915_WRITE(PORT_DFT_I9XX,
2806 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
2807
2808 if (pipe == PIPE_A)
2809 tmp |= PIPE_A_SCRAMBLE_RESET;
2810 else
2811 tmp |= PIPE_B_SCRAMBLE_RESET;
2812
2813 I915_WRITE(PORT_DFT2_G4X, tmp);
2814 }
2815
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002816 return 0;
2817}
2818
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002819static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
2820 enum pipe pipe)
2821{
2822 struct drm_i915_private *dev_priv = dev->dev_private;
2823 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2824
2825 if (pipe == PIPE_A)
2826 tmp &= ~PIPE_A_SCRAMBLE_RESET;
2827 else
2828 tmp &= ~PIPE_B_SCRAMBLE_RESET;
2829 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
2830 tmp &= ~DC_BALANCE_RESET_VLV;
2831 I915_WRITE(PORT_DFT2_G4X, tmp);
2832
2833}
2834
Daniel Vetter84093602013-11-01 10:50:21 +01002835static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
2836 enum pipe pipe)
2837{
2838 struct drm_i915_private *dev_priv = dev->dev_private;
2839 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2840
2841 if (pipe == PIPE_A)
2842 tmp &= ~PIPE_A_SCRAMBLE_RESET;
2843 else
2844 tmp &= ~PIPE_B_SCRAMBLE_RESET;
2845 I915_WRITE(PORT_DFT2_G4X, tmp);
2846
2847 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
2848 I915_WRITE(PORT_DFT_I9XX,
2849 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
2850 }
2851}
2852
Daniel Vetter46a19182013-11-01 10:50:20 +01002853static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002854 uint32_t *val)
2855{
Daniel Vetter46a19182013-11-01 10:50:20 +01002856 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2857 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2858
2859 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002860 case INTEL_PIPE_CRC_SOURCE_PLANE1:
2861 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
2862 break;
2863 case INTEL_PIPE_CRC_SOURCE_PLANE2:
2864 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
2865 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002866 case INTEL_PIPE_CRC_SOURCE_PIPE:
2867 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
2868 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002869 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002870 *val = 0;
2871 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002872 default:
2873 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002874 }
2875
2876 return 0;
2877}
2878
Daniel Vetterfabf6e52014-05-29 14:10:22 +02002879static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
2880{
2881 struct drm_i915_private *dev_priv = dev->dev_private;
2882 struct intel_crtc *crtc =
2883 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
2884
2885 drm_modeset_lock_all(dev);
2886 /*
2887 * If we use the eDP transcoder we need to make sure that we don't
2888 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
2889 * relevant on hsw with pipe A when using the always-on power well
2890 * routing.
2891 */
2892 if (crtc->config.cpu_transcoder == TRANSCODER_EDP &&
2893 !crtc->config.pch_pfit.enabled) {
2894 crtc->config.pch_pfit.force_thru = true;
2895
2896 intel_display_power_get(dev_priv,
2897 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
2898
2899 dev_priv->display.crtc_disable(&crtc->base);
2900 dev_priv->display.crtc_enable(&crtc->base);
2901 }
2902 drm_modeset_unlock_all(dev);
2903}
2904
2905static void hsw_undo_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
2906{
2907 struct drm_i915_private *dev_priv = dev->dev_private;
2908 struct intel_crtc *crtc =
2909 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
2910
2911 drm_modeset_lock_all(dev);
2912 /*
2913 * If we use the eDP transcoder we need to make sure that we don't
2914 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
2915 * relevant on hsw with pipe A when using the always-on power well
2916 * routing.
2917 */
2918 if (crtc->config.pch_pfit.force_thru) {
2919 crtc->config.pch_pfit.force_thru = false;
2920
2921 dev_priv->display.crtc_disable(&crtc->base);
2922 dev_priv->display.crtc_enable(&crtc->base);
2923
2924 intel_display_power_put(dev_priv,
2925 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
2926 }
2927 drm_modeset_unlock_all(dev);
2928}
2929
2930static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
2931 enum pipe pipe,
2932 enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002933 uint32_t *val)
2934{
Daniel Vetter46a19182013-11-01 10:50:20 +01002935 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2936 *source = INTEL_PIPE_CRC_SOURCE_PF;
2937
2938 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002939 case INTEL_PIPE_CRC_SOURCE_PLANE1:
2940 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
2941 break;
2942 case INTEL_PIPE_CRC_SOURCE_PLANE2:
2943 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
2944 break;
2945 case INTEL_PIPE_CRC_SOURCE_PF:
Daniel Vetterfabf6e52014-05-29 14:10:22 +02002946 if (IS_HASWELL(dev) && pipe == PIPE_A)
2947 hsw_trans_edp_pipe_A_crc_wa(dev);
2948
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002949 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
2950 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002951 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002952 *val = 0;
2953 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002954 default:
2955 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002956 }
2957
2958 return 0;
2959}
2960
Daniel Vetter926321d2013-10-16 13:30:34 +02002961static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
2962 enum intel_pipe_crc_source source)
2963{
2964 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiaucc3da172013-10-15 18:55:31 +01002965 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Borislav Petkov432f3342013-11-21 16:49:46 +01002966 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002967 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02002968
Damien Lespiaucc3da172013-10-15 18:55:31 +01002969 if (pipe_crc->source == source)
2970 return 0;
2971
Damien Lespiauae676fc2013-10-15 18:55:32 +01002972 /* forbid changing the source without going back to 'none' */
2973 if (pipe_crc->source && source)
2974 return -EINVAL;
2975
Daniel Vetter52f843f2013-10-21 17:26:38 +02002976 if (IS_GEN2(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01002977 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter52f843f2013-10-21 17:26:38 +02002978 else if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter46a19182013-11-01 10:50:20 +01002979 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter7ac01292013-10-18 16:37:06 +02002980 else if (IS_VALLEYVIEW(dev))
Daniel Vetterfabf6e52014-05-29 14:10:22 +02002981 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002982 else if (IS_GEN5(dev) || IS_GEN6(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01002983 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002984 else
Daniel Vetterfabf6e52014-05-29 14:10:22 +02002985 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002986
2987 if (ret != 0)
2988 return ret;
2989
Damien Lespiau4b584362013-10-15 18:55:33 +01002990 /* none -> real source transition */
2991 if (source) {
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01002992 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
2993 pipe_name(pipe), pipe_crc_source_name(source));
2994
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002995 pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
2996 INTEL_PIPE_CRC_ENTRIES_NR,
2997 GFP_KERNEL);
2998 if (!pipe_crc->entries)
2999 return -ENOMEM;
3000
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003001 spin_lock_irq(&pipe_crc->lock);
3002 pipe_crc->head = 0;
3003 pipe_crc->tail = 0;
3004 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01003005 }
3006
Damien Lespiaucc3da172013-10-15 18:55:31 +01003007 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02003008
Daniel Vetter926321d2013-10-16 13:30:34 +02003009 I915_WRITE(PIPE_CRC_CTL(pipe), val);
3010 POSTING_READ(PIPE_CRC_CTL(pipe));
3011
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003012 /* real source -> none transition */
3013 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003014 struct intel_pipe_crc_entry *entries;
Daniel Vettera33d7102014-06-06 08:22:08 +02003015 struct intel_crtc *crtc =
3016 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003017
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01003018 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
3019 pipe_name(pipe));
3020
Daniel Vettera33d7102014-06-06 08:22:08 +02003021 drm_modeset_lock(&crtc->base.mutex, NULL);
3022 if (crtc->active)
3023 intel_wait_for_vblank(dev, pipe);
3024 drm_modeset_unlock(&crtc->base.mutex);
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02003025
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003026 spin_lock_irq(&pipe_crc->lock);
3027 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003028 pipe_crc->entries = NULL;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003029 spin_unlock_irq(&pipe_crc->lock);
3030
3031 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01003032
3033 if (IS_G4X(dev))
3034 g4x_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003035 else if (IS_VALLEYVIEW(dev))
3036 vlv_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003037 else if (IS_HASWELL(dev) && pipe == PIPE_A)
3038 hsw_undo_trans_edp_pipe_A_crc_wa(dev);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003039 }
3040
Daniel Vetter926321d2013-10-16 13:30:34 +02003041 return 0;
3042}
3043
3044/*
3045 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01003046 * command: wsp* object wsp+ name wsp+ source wsp*
3047 * object: 'pipe'
3048 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02003049 * source: (none | plane1 | plane2 | pf)
3050 * wsp: (#0x20 | #0x9 | #0xA)+
3051 *
3052 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01003053 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
3054 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02003055 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01003056static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02003057{
3058 int n_words = 0;
3059
3060 while (*buf) {
3061 char *end;
3062
3063 /* skip leading white space */
3064 buf = skip_spaces(buf);
3065 if (!*buf)
3066 break; /* end of buffer */
3067
3068 /* find end of word */
3069 for (end = buf; *end && !isspace(*end); end++)
3070 ;
3071
3072 if (n_words == max_words) {
3073 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
3074 max_words);
3075 return -EINVAL; /* ran out of words[] before bytes */
3076 }
3077
3078 if (*end)
3079 *end++ = '\0';
3080 words[n_words++] = buf;
3081 buf = end;
3082 }
3083
3084 return n_words;
3085}
3086
Damien Lespiaub94dec82013-10-15 18:55:35 +01003087enum intel_pipe_crc_object {
3088 PIPE_CRC_OBJECT_PIPE,
3089};
3090
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003091static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003092 "pipe",
3093};
3094
3095static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01003096display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01003097{
3098 int i;
3099
3100 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
3101 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01003102 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003103 return 0;
3104 }
3105
3106 return -EINVAL;
3107}
3108
Damien Lespiaubd9db022013-10-15 18:55:36 +01003109static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02003110{
3111 const char name = buf[0];
3112
3113 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
3114 return -EINVAL;
3115
3116 *pipe = name - 'A';
3117
3118 return 0;
3119}
3120
3121static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01003122display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02003123{
3124 int i;
3125
3126 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
3127 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01003128 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02003129 return 0;
3130 }
3131
3132 return -EINVAL;
3133}
3134
Damien Lespiaubd9db022013-10-15 18:55:36 +01003135static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02003136{
Damien Lespiaub94dec82013-10-15 18:55:35 +01003137#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02003138 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003139 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02003140 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003141 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02003142 enum intel_pipe_crc_source source;
3143
Damien Lespiaubd9db022013-10-15 18:55:36 +01003144 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01003145 if (n_words != N_WORDS) {
3146 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
3147 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02003148 return -EINVAL;
3149 }
3150
Damien Lespiaubd9db022013-10-15 18:55:36 +01003151 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003152 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02003153 return -EINVAL;
3154 }
3155
Damien Lespiaubd9db022013-10-15 18:55:36 +01003156 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003157 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
3158 return -EINVAL;
3159 }
3160
Damien Lespiaubd9db022013-10-15 18:55:36 +01003161 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003162 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02003163 return -EINVAL;
3164 }
3165
3166 return pipe_crc_set_source(dev, pipe, source);
3167}
3168
Damien Lespiaubd9db022013-10-15 18:55:36 +01003169static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
3170 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02003171{
3172 struct seq_file *m = file->private_data;
3173 struct drm_device *dev = m->private;
3174 char *tmpbuf;
3175 int ret;
3176
3177 if (len == 0)
3178 return 0;
3179
3180 if (len > PAGE_SIZE - 1) {
3181 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
3182 PAGE_SIZE);
3183 return -E2BIG;
3184 }
3185
3186 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
3187 if (!tmpbuf)
3188 return -ENOMEM;
3189
3190 if (copy_from_user(tmpbuf, ubuf, len)) {
3191 ret = -EFAULT;
3192 goto out;
3193 }
3194 tmpbuf[len] = '\0';
3195
Damien Lespiaubd9db022013-10-15 18:55:36 +01003196 ret = display_crc_ctl_parse(dev, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02003197
3198out:
3199 kfree(tmpbuf);
3200 if (ret < 0)
3201 return ret;
3202
3203 *offp += len;
3204 return len;
3205}
3206
Damien Lespiaubd9db022013-10-15 18:55:36 +01003207static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003208 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01003209 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02003210 .read = seq_read,
3211 .llseek = seq_lseek,
3212 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01003213 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02003214};
3215
Ville Syrjälä369a1342014-01-22 14:36:08 +02003216static void wm_latency_show(struct seq_file *m, const uint16_t wm[5])
3217{
3218 struct drm_device *dev = m->private;
Damien Lespiau546c81f2014-05-13 15:30:26 +01003219 int num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003220 int level;
3221
3222 drm_modeset_lock_all(dev);
3223
3224 for (level = 0; level < num_levels; level++) {
3225 unsigned int latency = wm[level];
3226
3227 /* WM1+ latency values in 0.5us units */
3228 if (level > 0)
3229 latency *= 5;
3230
3231 seq_printf(m, "WM%d %u (%u.%u usec)\n",
3232 level, wm[level],
3233 latency / 10, latency % 10);
3234 }
3235
3236 drm_modeset_unlock_all(dev);
3237}
3238
3239static int pri_wm_latency_show(struct seq_file *m, void *data)
3240{
3241 struct drm_device *dev = m->private;
3242
3243 wm_latency_show(m, to_i915(dev)->wm.pri_latency);
3244
3245 return 0;
3246}
3247
3248static int spr_wm_latency_show(struct seq_file *m, void *data)
3249{
3250 struct drm_device *dev = m->private;
3251
3252 wm_latency_show(m, to_i915(dev)->wm.spr_latency);
3253
3254 return 0;
3255}
3256
3257static int cur_wm_latency_show(struct seq_file *m, void *data)
3258{
3259 struct drm_device *dev = m->private;
3260
3261 wm_latency_show(m, to_i915(dev)->wm.cur_latency);
3262
3263 return 0;
3264}
3265
3266static int pri_wm_latency_open(struct inode *inode, struct file *file)
3267{
3268 struct drm_device *dev = inode->i_private;
3269
3270 if (!HAS_PCH_SPLIT(dev))
3271 return -ENODEV;
3272
3273 return single_open(file, pri_wm_latency_show, dev);
3274}
3275
3276static int spr_wm_latency_open(struct inode *inode, struct file *file)
3277{
3278 struct drm_device *dev = inode->i_private;
3279
3280 if (!HAS_PCH_SPLIT(dev))
3281 return -ENODEV;
3282
3283 return single_open(file, spr_wm_latency_show, dev);
3284}
3285
3286static int cur_wm_latency_open(struct inode *inode, struct file *file)
3287{
3288 struct drm_device *dev = inode->i_private;
3289
3290 if (!HAS_PCH_SPLIT(dev))
3291 return -ENODEV;
3292
3293 return single_open(file, cur_wm_latency_show, dev);
3294}
3295
3296static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3297 size_t len, loff_t *offp, uint16_t wm[5])
3298{
3299 struct seq_file *m = file->private_data;
3300 struct drm_device *dev = m->private;
3301 uint16_t new[5] = { 0 };
Damien Lespiau546c81f2014-05-13 15:30:26 +01003302 int num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003303 int level;
3304 int ret;
3305 char tmp[32];
3306
3307 if (len >= sizeof(tmp))
3308 return -EINVAL;
3309
3310 if (copy_from_user(tmp, ubuf, len))
3311 return -EFAULT;
3312
3313 tmp[len] = '\0';
3314
3315 ret = sscanf(tmp, "%hu %hu %hu %hu %hu", &new[0], &new[1], &new[2], &new[3], &new[4]);
3316 if (ret != num_levels)
3317 return -EINVAL;
3318
3319 drm_modeset_lock_all(dev);
3320
3321 for (level = 0; level < num_levels; level++)
3322 wm[level] = new[level];
3323
3324 drm_modeset_unlock_all(dev);
3325
3326 return len;
3327}
3328
3329
3330static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
3331 size_t len, loff_t *offp)
3332{
3333 struct seq_file *m = file->private_data;
3334 struct drm_device *dev = m->private;
3335
3336 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.pri_latency);
3337}
3338
3339static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
3340 size_t len, loff_t *offp)
3341{
3342 struct seq_file *m = file->private_data;
3343 struct drm_device *dev = m->private;
3344
3345 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.spr_latency);
3346}
3347
3348static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
3349 size_t len, loff_t *offp)
3350{
3351 struct seq_file *m = file->private_data;
3352 struct drm_device *dev = m->private;
3353
3354 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.cur_latency);
3355}
3356
3357static const struct file_operations i915_pri_wm_latency_fops = {
3358 .owner = THIS_MODULE,
3359 .open = pri_wm_latency_open,
3360 .read = seq_read,
3361 .llseek = seq_lseek,
3362 .release = single_release,
3363 .write = pri_wm_latency_write
3364};
3365
3366static const struct file_operations i915_spr_wm_latency_fops = {
3367 .owner = THIS_MODULE,
3368 .open = spr_wm_latency_open,
3369 .read = seq_read,
3370 .llseek = seq_lseek,
3371 .release = single_release,
3372 .write = spr_wm_latency_write
3373};
3374
3375static const struct file_operations i915_cur_wm_latency_fops = {
3376 .owner = THIS_MODULE,
3377 .open = cur_wm_latency_open,
3378 .read = seq_read,
3379 .llseek = seq_lseek,
3380 .release = single_release,
3381 .write = cur_wm_latency_write
3382};
3383
Kees Cook647416f2013-03-10 14:10:06 -07003384static int
3385i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003386{
Kees Cook647416f2013-03-10 14:10:06 -07003387 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003388 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003389
Kees Cook647416f2013-03-10 14:10:06 -07003390 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003391
Kees Cook647416f2013-03-10 14:10:06 -07003392 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003393}
3394
Kees Cook647416f2013-03-10 14:10:06 -07003395static int
3396i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003397{
Kees Cook647416f2013-03-10 14:10:06 -07003398 struct drm_device *dev = data;
Imre Deakd46c0512014-04-14 20:24:27 +03003399 struct drm_i915_private *dev_priv = dev->dev_private;
3400
3401 intel_runtime_pm_get(dev_priv);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003402
Mika Kuoppala58174462014-02-25 17:11:26 +02003403 i915_handle_error(dev, val,
3404 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03003405
3406 intel_runtime_pm_put(dev_priv);
3407
Kees Cook647416f2013-03-10 14:10:06 -07003408 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003409}
3410
Kees Cook647416f2013-03-10 14:10:06 -07003411DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
3412 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003413 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003414
Kees Cook647416f2013-03-10 14:10:06 -07003415static int
3416i915_ring_stop_get(void *data, u64 *val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003417{
Kees Cook647416f2013-03-10 14:10:06 -07003418 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003419 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003420
Kees Cook647416f2013-03-10 14:10:06 -07003421 *val = dev_priv->gpu_error.stop_rings;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003422
Kees Cook647416f2013-03-10 14:10:06 -07003423 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003424}
3425
Kees Cook647416f2013-03-10 14:10:06 -07003426static int
3427i915_ring_stop_set(void *data, u64 val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003428{
Kees Cook647416f2013-03-10 14:10:06 -07003429 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003430 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07003431 int ret;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003432
Kees Cook647416f2013-03-10 14:10:06 -07003433 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003434
Daniel Vetter22bcfc62012-08-09 15:07:02 +02003435 ret = mutex_lock_interruptible(&dev->struct_mutex);
3436 if (ret)
3437 return ret;
3438
Daniel Vetter99584db2012-11-14 17:14:04 +01003439 dev_priv->gpu_error.stop_rings = val;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003440 mutex_unlock(&dev->struct_mutex);
3441
Kees Cook647416f2013-03-10 14:10:06 -07003442 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003443}
3444
Kees Cook647416f2013-03-10 14:10:06 -07003445DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
3446 i915_ring_stop_get, i915_ring_stop_set,
3447 "0x%08llx\n");
Daniel Vetterd5442302012-04-27 15:17:40 +02003448
Chris Wilson094f9a52013-09-25 17:34:55 +01003449static int
3450i915_ring_missed_irq_get(void *data, u64 *val)
3451{
3452 struct drm_device *dev = data;
3453 struct drm_i915_private *dev_priv = dev->dev_private;
3454
3455 *val = dev_priv->gpu_error.missed_irq_rings;
3456 return 0;
3457}
3458
3459static int
3460i915_ring_missed_irq_set(void *data, u64 val)
3461{
3462 struct drm_device *dev = data;
3463 struct drm_i915_private *dev_priv = dev->dev_private;
3464 int ret;
3465
3466 /* Lock against concurrent debugfs callers */
3467 ret = mutex_lock_interruptible(&dev->struct_mutex);
3468 if (ret)
3469 return ret;
3470 dev_priv->gpu_error.missed_irq_rings = val;
3471 mutex_unlock(&dev->struct_mutex);
3472
3473 return 0;
3474}
3475
3476DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
3477 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
3478 "0x%08llx\n");
3479
3480static int
3481i915_ring_test_irq_get(void *data, u64 *val)
3482{
3483 struct drm_device *dev = data;
3484 struct drm_i915_private *dev_priv = dev->dev_private;
3485
3486 *val = dev_priv->gpu_error.test_irq_rings;
3487
3488 return 0;
3489}
3490
3491static int
3492i915_ring_test_irq_set(void *data, u64 val)
3493{
3494 struct drm_device *dev = data;
3495 struct drm_i915_private *dev_priv = dev->dev_private;
3496 int ret;
3497
3498 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
3499
3500 /* Lock against concurrent debugfs callers */
3501 ret = mutex_lock_interruptible(&dev->struct_mutex);
3502 if (ret)
3503 return ret;
3504
3505 dev_priv->gpu_error.test_irq_rings = val;
3506 mutex_unlock(&dev->struct_mutex);
3507
3508 return 0;
3509}
3510
3511DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
3512 i915_ring_test_irq_get, i915_ring_test_irq_set,
3513 "0x%08llx\n");
3514
Chris Wilsondd624af2013-01-15 12:39:35 +00003515#define DROP_UNBOUND 0x1
3516#define DROP_BOUND 0x2
3517#define DROP_RETIRE 0x4
3518#define DROP_ACTIVE 0x8
3519#define DROP_ALL (DROP_UNBOUND | \
3520 DROP_BOUND | \
3521 DROP_RETIRE | \
3522 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07003523static int
3524i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00003525{
Kees Cook647416f2013-03-10 14:10:06 -07003526 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00003527
Kees Cook647416f2013-03-10 14:10:06 -07003528 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00003529}
3530
Kees Cook647416f2013-03-10 14:10:06 -07003531static int
3532i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00003533{
Kees Cook647416f2013-03-10 14:10:06 -07003534 struct drm_device *dev = data;
Chris Wilsondd624af2013-01-15 12:39:35 +00003535 struct drm_i915_private *dev_priv = dev->dev_private;
3536 struct drm_i915_gem_object *obj, *next;
Ben Widawskyca191b12013-07-31 17:00:14 -07003537 struct i915_address_space *vm;
3538 struct i915_vma *vma, *x;
Kees Cook647416f2013-03-10 14:10:06 -07003539 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00003540
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08003541 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00003542
3543 /* No need to check and wait for gpu resets, only libdrm auto-restarts
3544 * on ioctls on -EAGAIN. */
3545 ret = mutex_lock_interruptible(&dev->struct_mutex);
3546 if (ret)
3547 return ret;
3548
3549 if (val & DROP_ACTIVE) {
3550 ret = i915_gpu_idle(dev);
3551 if (ret)
3552 goto unlock;
3553 }
3554
3555 if (val & (DROP_RETIRE | DROP_ACTIVE))
3556 i915_gem_retire_requests(dev);
3557
3558 if (val & DROP_BOUND) {
Ben Widawskyca191b12013-07-31 17:00:14 -07003559 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3560 list_for_each_entry_safe(vma, x, &vm->inactive_list,
3561 mm_list) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003562 if (vma->pin_count)
Ben Widawskyca191b12013-07-31 17:00:14 -07003563 continue;
Ben Widawsky31a46c92013-07-31 16:59:55 -07003564
Ben Widawskyca191b12013-07-31 17:00:14 -07003565 ret = i915_vma_unbind(vma);
3566 if (ret)
3567 goto unlock;
3568 }
Ben Widawsky31a46c92013-07-31 16:59:55 -07003569 }
Chris Wilsondd624af2013-01-15 12:39:35 +00003570 }
3571
3572 if (val & DROP_UNBOUND) {
Ben Widawsky35c20a62013-05-31 11:28:48 -07003573 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
3574 global_list)
Chris Wilsondd624af2013-01-15 12:39:35 +00003575 if (obj->pages_pin_count == 0) {
3576 ret = i915_gem_object_put_pages(obj);
3577 if (ret)
3578 goto unlock;
3579 }
3580 }
3581
3582unlock:
3583 mutex_unlock(&dev->struct_mutex);
3584
Kees Cook647416f2013-03-10 14:10:06 -07003585 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00003586}
3587
Kees Cook647416f2013-03-10 14:10:06 -07003588DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
3589 i915_drop_caches_get, i915_drop_caches_set,
3590 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00003591
Kees Cook647416f2013-03-10 14:10:06 -07003592static int
3593i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07003594{
Kees Cook647416f2013-03-10 14:10:06 -07003595 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003596 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07003597 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003598
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07003599 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02003600 return -ENODEV;
3601
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003602 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3603
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003604 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003605 if (ret)
3606 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07003607
Jesse Barnes0a073b82013-04-17 15:54:58 -07003608 if (IS_VALLEYVIEW(dev))
Ben Widawskyb39fb292014-03-19 18:31:11 -07003609 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003610 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07003611 *val = dev_priv->rps.max_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003612 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07003613
Kees Cook647416f2013-03-10 14:10:06 -07003614 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07003615}
3616
Kees Cook647416f2013-03-10 14:10:06 -07003617static int
3618i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07003619{
Kees Cook647416f2013-03-10 14:10:06 -07003620 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07003621 struct drm_i915_private *dev_priv = dev->dev_private;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003622 u32 rp_state_cap, hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07003623 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003624
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07003625 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02003626 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07003627
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003628 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3629
Kees Cook647416f2013-03-10 14:10:06 -07003630 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07003631
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003632 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003633 if (ret)
3634 return ret;
3635
Jesse Barnes358733e2011-07-27 11:53:01 -07003636 /*
3637 * Turbo will still be enabled, but won't go above the set value.
3638 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07003639 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003640 val = vlv_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003641
Ville Syrjälä03af2042014-06-28 02:03:53 +03003642 hw_max = dev_priv->rps.max_freq;
3643 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07003644 } else {
3645 do_div(val, GT_FREQUENCY_MULTIPLIER);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003646
3647 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawskyb39fb292014-03-19 18:31:11 -07003648 hw_max = dev_priv->rps.max_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003649 hw_min = (rp_state_cap >> 16) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07003650 }
3651
Ben Widawskyb39fb292014-03-19 18:31:11 -07003652 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003653 mutex_unlock(&dev_priv->rps.hw_lock);
3654 return -EINVAL;
3655 }
3656
Ben Widawskyb39fb292014-03-19 18:31:11 -07003657 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003658
3659 if (IS_VALLEYVIEW(dev))
3660 valleyview_set_rps(dev, val);
3661 else
3662 gen6_set_rps(dev, val);
3663
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003664 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07003665
Kees Cook647416f2013-03-10 14:10:06 -07003666 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07003667}
3668
Kees Cook647416f2013-03-10 14:10:06 -07003669DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
3670 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003671 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07003672
Kees Cook647416f2013-03-10 14:10:06 -07003673static int
3674i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07003675{
Kees Cook647416f2013-03-10 14:10:06 -07003676 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003677 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07003678 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003679
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07003680 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02003681 return -ENODEV;
3682
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003683 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3684
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003685 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003686 if (ret)
3687 return ret;
Jesse Barnes1523c312012-05-25 12:34:54 -07003688
Jesse Barnes0a073b82013-04-17 15:54:58 -07003689 if (IS_VALLEYVIEW(dev))
Ben Widawskyb39fb292014-03-19 18:31:11 -07003690 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003691 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07003692 *val = dev_priv->rps.min_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003693 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07003694
Kees Cook647416f2013-03-10 14:10:06 -07003695 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07003696}
3697
Kees Cook647416f2013-03-10 14:10:06 -07003698static int
3699i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07003700{
Kees Cook647416f2013-03-10 14:10:06 -07003701 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07003702 struct drm_i915_private *dev_priv = dev->dev_private;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003703 u32 rp_state_cap, hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07003704 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003705
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07003706 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02003707 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07003708
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003709 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3710
Kees Cook647416f2013-03-10 14:10:06 -07003711 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07003712
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003713 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003714 if (ret)
3715 return ret;
3716
Jesse Barnes1523c312012-05-25 12:34:54 -07003717 /*
3718 * Turbo will still be enabled, but won't go below the set value.
3719 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07003720 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003721 val = vlv_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003722
Ville Syrjälä03af2042014-06-28 02:03:53 +03003723 hw_max = dev_priv->rps.max_freq;
3724 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07003725 } else {
3726 do_div(val, GT_FREQUENCY_MULTIPLIER);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003727
3728 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawskyb39fb292014-03-19 18:31:11 -07003729 hw_max = dev_priv->rps.max_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003730 hw_min = (rp_state_cap >> 16) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07003731 }
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003732
Ben Widawskyb39fb292014-03-19 18:31:11 -07003733 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003734 mutex_unlock(&dev_priv->rps.hw_lock);
3735 return -EINVAL;
3736 }
3737
Ben Widawskyb39fb292014-03-19 18:31:11 -07003738 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003739
3740 if (IS_VALLEYVIEW(dev))
3741 valleyview_set_rps(dev, val);
3742 else
3743 gen6_set_rps(dev, val);
3744
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003745 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07003746
Kees Cook647416f2013-03-10 14:10:06 -07003747 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07003748}
3749
Kees Cook647416f2013-03-10 14:10:06 -07003750DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
3751 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003752 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07003753
Kees Cook647416f2013-03-10 14:10:06 -07003754static int
3755i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003756{
Kees Cook647416f2013-03-10 14:10:06 -07003757 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003758 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003759 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07003760 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003761
Daniel Vetter004777c2012-08-09 15:07:01 +02003762 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3763 return -ENODEV;
3764
Daniel Vetter22bcfc62012-08-09 15:07:02 +02003765 ret = mutex_lock_interruptible(&dev->struct_mutex);
3766 if (ret)
3767 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003768 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02003769
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003770 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003771
3772 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003773 mutex_unlock(&dev_priv->dev->struct_mutex);
3774
Kees Cook647416f2013-03-10 14:10:06 -07003775 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003776
Kees Cook647416f2013-03-10 14:10:06 -07003777 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003778}
3779
Kees Cook647416f2013-03-10 14:10:06 -07003780static int
3781i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003782{
Kees Cook647416f2013-03-10 14:10:06 -07003783 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003784 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003785 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003786
Daniel Vetter004777c2012-08-09 15:07:01 +02003787 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3788 return -ENODEV;
3789
Kees Cook647416f2013-03-10 14:10:06 -07003790 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003791 return -EINVAL;
3792
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003793 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07003794 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003795
3796 /* Update the cache sharing policy here as well */
3797 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
3798 snpcr &= ~GEN6_MBC_SNPCR_MASK;
3799 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
3800 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
3801
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003802 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07003803 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003804}
3805
Kees Cook647416f2013-03-10 14:10:06 -07003806DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
3807 i915_cache_sharing_get, i915_cache_sharing_set,
3808 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003809
Ben Widawsky6d794d42011-04-25 11:25:56 -07003810static int i915_forcewake_open(struct inode *inode, struct file *file)
3811{
3812 struct drm_device *dev = inode->i_private;
3813 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07003814
Daniel Vetter075edca2012-01-24 09:44:28 +01003815 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07003816 return 0;
3817
Deepak Sc8d9a592013-11-23 14:55:42 +05303818 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07003819
3820 return 0;
3821}
3822
Ben Widawskyc43b5632012-04-16 14:07:40 -07003823static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07003824{
3825 struct drm_device *dev = inode->i_private;
3826 struct drm_i915_private *dev_priv = dev->dev_private;
3827
Daniel Vetter075edca2012-01-24 09:44:28 +01003828 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07003829 return 0;
3830
Deepak Sc8d9a592013-11-23 14:55:42 +05303831 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07003832
3833 return 0;
3834}
3835
3836static const struct file_operations i915_forcewake_fops = {
3837 .owner = THIS_MODULE,
3838 .open = i915_forcewake_open,
3839 .release = i915_forcewake_release,
3840};
3841
3842static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
3843{
3844 struct drm_device *dev = minor->dev;
3845 struct dentry *ent;
3846
3847 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07003848 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07003849 root, dev,
3850 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003851 if (!ent)
3852 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07003853
Ben Widawsky8eb57292011-05-11 15:10:58 -07003854 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07003855}
3856
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003857static int i915_debugfs_create(struct dentry *root,
3858 struct drm_minor *minor,
3859 const char *name,
3860 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07003861{
3862 struct drm_device *dev = minor->dev;
3863 struct dentry *ent;
3864
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003865 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07003866 S_IRUGO | S_IWUSR,
3867 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003868 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003869 if (!ent)
3870 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07003871
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003872 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003873}
3874
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01003875static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00003876 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01003877 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00003878 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01003879 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05003880 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05003881 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilson6d2b8882013-08-07 18:30:54 +01003882 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01003883 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05003884 {"i915_gem_request", i915_gem_request_info, 0},
3885 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00003886 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05003887 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003888 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
3889 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
3890 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07003891 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Deepak Sadb4bd12014-03-31 11:30:02 +05303892 {"i915_frequency_info", i915_frequency_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08003893 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07003894 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07003895 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08003896 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03003897 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08003898 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01003899 {"i915_opregion", i915_opregion, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01003900 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07003901 {"i915_context_status", i915_context_status, 0},
Ben Widawsky6d794d42011-04-25 11:25:56 -07003902 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01003903 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01003904 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07003905 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003906 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003907 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01003908 {"i915_energy_uJ", i915_energy_uJ, 0},
Paulo Zanoni371db662013-08-19 13:18:10 -03003909 {"i915_pc8_status", i915_pc8_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02003910 {"i915_power_domain_info", i915_power_domain_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003911 {"i915_display_info", i915_display_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07003912 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03003913 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05003914};
Ben Gamari27c202a2009-07-01 22:26:52 -04003915#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05003916
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01003917static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02003918 const char *name;
3919 const struct file_operations *fops;
3920} i915_debugfs_files[] = {
3921 {"i915_wedged", &i915_wedged_fops},
3922 {"i915_max_freq", &i915_max_freq_fops},
3923 {"i915_min_freq", &i915_min_freq_fops},
3924 {"i915_cache_sharing", &i915_cache_sharing_fops},
3925 {"i915_ring_stop", &i915_ring_stop_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01003926 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
3927 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02003928 {"i915_gem_drop_caches", &i915_drop_caches_fops},
3929 {"i915_error_state", &i915_error_state_fops},
3930 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01003931 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02003932 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
3933 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
3934 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02003935};
3936
Damien Lespiau07144422013-10-15 18:55:40 +01003937void intel_display_crc_init(struct drm_device *dev)
3938{
3939 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb3783602013-11-14 11:30:42 +01003940 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01003941
Daniel Vetterb3783602013-11-14 11:30:42 +01003942 for_each_pipe(pipe) {
3943 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01003944
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003945 pipe_crc->opened = false;
3946 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01003947 init_waitqueue_head(&pipe_crc->wq);
3948 }
3949}
3950
Ben Gamari27c202a2009-07-01 22:26:52 -04003951int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05003952{
Daniel Vetter34b96742013-07-04 20:49:44 +02003953 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003954
Ben Widawsky6d794d42011-04-25 11:25:56 -07003955 ret = i915_forcewake_create(minor->debugfs_root, minor);
3956 if (ret)
3957 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003958
Damien Lespiau07144422013-10-15 18:55:40 +01003959 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
3960 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
3961 if (ret)
3962 return ret;
3963 }
3964
Daniel Vetter34b96742013-07-04 20:49:44 +02003965 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
3966 ret = i915_debugfs_create(minor->debugfs_root, minor,
3967 i915_debugfs_files[i].name,
3968 i915_debugfs_files[i].fops);
3969 if (ret)
3970 return ret;
3971 }
Mika Kuoppala40633212012-12-04 15:12:00 +02003972
Ben Gamari27c202a2009-07-01 22:26:52 -04003973 return drm_debugfs_create_files(i915_debugfs_list,
3974 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05003975 minor->debugfs_root, minor);
3976}
3977
Ben Gamari27c202a2009-07-01 22:26:52 -04003978void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05003979{
Daniel Vetter34b96742013-07-04 20:49:44 +02003980 int i;
3981
Ben Gamari27c202a2009-07-01 22:26:52 -04003982 drm_debugfs_remove_files(i915_debugfs_list,
3983 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01003984
Ben Widawsky6d794d42011-04-25 11:25:56 -07003985 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
3986 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01003987
Daniel Vettere309a992013-10-16 22:55:51 +02003988 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01003989 struct drm_info_list *info_list =
3990 (struct drm_info_list *)&i915_pipe_crc_data[i];
3991
3992 drm_debugfs_remove_files(info_list, 1, minor);
3993 }
3994
Daniel Vetter34b96742013-07-04 20:49:44 +02003995 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
3996 struct drm_info_list *info_list =
3997 (struct drm_info_list *) i915_debugfs_files[i].fops;
3998
3999 drm_debugfs_remove_files(info_list, 1, minor);
4000 }
Ben Gamari20172632009-02-17 20:08:50 -05004001}