blob: dda85116343e73c16a70512a5fbccb28cde54155 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
55 AHCI_PCI_BAR = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090056};
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
Tejun Heo441577e2010-03-29 10:32:39 +090058enum board_ids {
59 /* board IDs by feature in alphabetical order */
60 board_ahci,
61 board_ahci_ign_iferr,
62 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020063 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090064
65 /* board IDs for specific chipsets in alphabetical order */
66 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090067 board_ahci_mcp77,
68 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090069 board_ahci_mv,
70 board_ahci_sb600,
71 board_ahci_sb700, /* for SB700 and SB800 */
72 board_ahci_vt8251,
73
74 /* aliases */
75 board_ahci_mcp_linux = board_ahci_mcp65,
76 board_ahci_mcp67 = board_ahci_mcp65,
77 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090078 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070079};
80
Jeff Garzik2dcb4072007-10-19 06:42:56 -040081static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Shane Huangbd172432008-06-10 15:52:04 +080082static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
83 unsigned long deadline);
Tejun Heoa1efdab2008-03-25 12:22:50 +090084static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
85 unsigned long deadline);
86static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
87 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090088#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090089static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
90static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090091#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
Tejun Heofad16e72010-09-21 09:25:48 +020093static struct scsi_host_template ahci_sht = {
94 AHCI_SHT("ahci"),
95};
96
Tejun Heo029cfd62008-03-25 12:22:49 +090097static struct ata_port_operations ahci_vt8251_ops = {
98 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +090099 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900100};
101
Tejun Heo029cfd62008-03-25 12:22:49 +0900102static struct ata_port_operations ahci_p5wdh_ops = {
103 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900104 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900105};
106
Shane Huangbd172432008-06-10 15:52:04 +0800107static struct ata_port_operations ahci_sb600_ops = {
108 .inherits = &ahci_ops,
109 .softreset = ahci_sb600_softreset,
110 .pmp_softreset = ahci_sb600_softreset,
111};
112
Tejun Heo417a1a62007-09-23 13:19:55 +0900113#define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
114
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100115static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900116 /* by features */
Jeff Garzik4da646b2009-04-08 02:00:13 -0400117 [board_ahci] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900119 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100120 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400121 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122 .port_ops = &ahci_ops,
123 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400124 [board_ahci_ign_iferr] =
Tejun Heo41669552006-11-29 11:33:14 +0900125 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900126 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
127 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100128 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400129 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900130 .port_ops = &ahci_ops,
131 },
Tejun Heo441577e2010-03-29 10:32:39 +0900132 [board_ahci_nosntf] =
133 {
134 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
135 .flags = AHCI_FLAG_COMMON,
136 .pio_mask = ATA_PIO4,
137 .udma_mask = ATA_UDMA6,
138 .port_ops = &ahci_ops,
139 },
Tejun Heo5f173102010-07-24 16:53:48 +0200140 [board_ahci_yes_fbs] =
141 {
142 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
143 .flags = AHCI_FLAG_COMMON,
144 .pio_mask = ATA_PIO4,
145 .udma_mask = ATA_UDMA6,
146 .port_ops = &ahci_ops,
147 },
Tejun Heo441577e2010-03-29 10:32:39 +0900148 /* by chipsets */
149 [board_ahci_mcp65] =
150 {
Tejun Heo83f2b962010-03-30 10:28:32 +0900151 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
152 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100153 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900154 .pio_mask = ATA_PIO4,
155 .udma_mask = ATA_UDMA6,
156 .port_ops = &ahci_ops,
157 },
158 [board_ahci_mcp77] =
159 {
160 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
161 .flags = AHCI_FLAG_COMMON,
162 .pio_mask = ATA_PIO4,
163 .udma_mask = ATA_UDMA6,
164 .port_ops = &ahci_ops,
165 },
166 [board_ahci_mcp89] =
167 {
168 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900169 .flags = AHCI_FLAG_COMMON,
170 .pio_mask = ATA_PIO4,
171 .udma_mask = ATA_UDMA6,
172 .port_ops = &ahci_ops,
173 },
174 [board_ahci_mv] =
175 {
176 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
177 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300178 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900179 .pio_mask = ATA_PIO4,
180 .udma_mask = ATA_UDMA6,
181 .port_ops = &ahci_ops,
182 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400183 [board_ahci_sb600] =
Conke Hu55a61602007-03-27 18:33:05 +0800184 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900185 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900186 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
187 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900188 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100189 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400190 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800191 .port_ops = &ahci_sb600_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800192 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400193 [board_ahci_sb700] = /* for SB700 and SB800 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800194 {
Shane Huangbd172432008-06-10 15:52:04 +0800195 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800196 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100197 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800198 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800199 .port_ops = &ahci_sb600_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800200 },
Tejun Heo441577e2010-03-29 10:32:39 +0900201 [board_ahci_vt8251] =
Tejun Heoe297d992008-06-10 00:13:04 +0900202 {
Tejun Heo441577e2010-03-29 10:32:39 +0900203 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900204 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100205 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900206 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900207 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800208 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209};
210
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500211static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400212 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400213 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
214 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
215 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
216 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
217 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900218 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400219 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
220 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
221 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
222 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900223 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800224 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900225 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
226 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
227 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
228 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
229 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
230 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
231 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
232 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
233 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
234 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
235 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
236 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
237 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
238 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
239 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400240 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
241 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800242 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500243 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800244 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500245 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
246 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700247 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700248 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500249 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700250 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700251 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500252 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800253 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
254 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
255 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
256 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
257 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
258 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700259 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
260 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
261 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800262 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800263 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700264 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
265 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
266 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
267 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
268 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
269 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400270
Tejun Heoe34bb372007-02-26 20:24:03 +0900271 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
272 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
273 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400274
275 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800276 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800277 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
278 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
279 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
280 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
281 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
282 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400283
Shane Huange2dd90b2009-07-29 11:34:49 +0800284 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800285 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huange2dd90b2009-07-29 11:34:49 +0800286 /* AMD is using RAID class only for ahci controllers */
287 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
288 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
289
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400290 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400291 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900292 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400293
294 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900295 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
296 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
297 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
298 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
299 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
300 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
301 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
302 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900303 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
304 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
305 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
306 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
307 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
308 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
309 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
310 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
311 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
312 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
313 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
314 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
315 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
316 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
317 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
318 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
319 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
320 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
321 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
322 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
323 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
324 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
325 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
326 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
327 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
328 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
329 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
330 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
331 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
332 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
333 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
334 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
335 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
336 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
337 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
338 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
339 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
340 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
341 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
342 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
343 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
344 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
345 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
346 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
347 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
348 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
349 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
350 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
351 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
352 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
353 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
354 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
355 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
356 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
357 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
358 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
359 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
360 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
361 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
362 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
363 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
364 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
365 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
366 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
367 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
368 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
369 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
370 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
371 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
372 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
373 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
374 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
375 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
376 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
377 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
378 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400379
Jeff Garzik95916ed2006-07-29 04:10:14 -0400380 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900381 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
382 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
383 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400384
Jeff Garzikcd70c262007-07-08 02:29:42 -0400385 /* Marvell */
386 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100387 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Tejun Heo5f173102010-07-24 16:53:48 +0200388 { PCI_DEVICE(0x1b4b, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500389 .class = PCI_CLASS_STORAGE_SATA_AHCI,
390 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200391 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Per Jessen467b41c2011-02-08 13:54:32 +0100392 { PCI_DEVICE(0x1b4b, 0x9125),
393 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Tejun Heo50be5e32010-11-29 15:57:14 +0100394 { PCI_DEVICE(0x1b4b, 0x91a3),
395 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400396
Mark Nelsonc77a0362008-10-23 14:08:16 +1100397 /* Promise */
398 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
399
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500400 /* Generic, PCI class code for AHCI */
401 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500402 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500403
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404 { } /* terminate list */
405};
406
407
408static struct pci_driver ahci_pci_driver = {
409 .name = DRV_NAME,
410 .id_table = ahci_pci_tbl,
411 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900412 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900413#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900414 .suspend = ahci_pci_device_suspend,
415 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900416#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417};
418
Alan Cox5b66c822008-09-03 14:48:34 +0100419#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
420static int marvell_enable;
421#else
422static int marvell_enable = 1;
423#endif
424module_param(marvell_enable, int, 0644);
425MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
426
427
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300428static void ahci_pci_save_initial_config(struct pci_dev *pdev,
429 struct ahci_host_priv *hpriv)
430{
431 unsigned int force_port_map = 0;
432 unsigned int mask_port_map = 0;
433
434 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
435 dev_info(&pdev->dev, "JMB361 has only one port\n");
436 force_port_map = 1;
437 }
438
439 /*
440 * Temporary Marvell 6145 hack: PATA port presence
441 * is asserted through the standard AHCI port
442 * presence register, as bit 4 (counting from 0)
443 */
444 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
445 if (pdev->device == 0x6121)
446 mask_port_map = 0x3;
447 else
448 mask_port_map = 0xf;
449 dev_info(&pdev->dev,
450 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
451 }
452
Anton Vorontsov1d513352010-03-03 20:17:37 +0300453 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
454 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300455}
456
Anton Vorontsov33030402010-03-03 20:17:39 +0300457static int ahci_pci_reset_controller(struct ata_host *host)
458{
459 struct pci_dev *pdev = to_pci_dev(host->dev);
460
461 ahci_reset_controller(host);
462
Tejun Heod91542c2006-07-26 15:59:26 +0900463 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300464 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900465 u16 tmp16;
466
467 /* configure PCS */
468 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900469 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
470 tmp16 |= hpriv->port_map;
471 pci_write_config_word(pdev, 0x92, tmp16);
472 }
Tejun Heod91542c2006-07-26 15:59:26 +0900473 }
474
475 return 0;
476}
477
Anton Vorontsov781d6552010-03-03 20:17:42 +0300478static void ahci_pci_init_controller(struct ata_host *host)
479{
480 struct ahci_host_priv *hpriv = host->private_data;
481 struct pci_dev *pdev = to_pci_dev(host->dev);
482 void __iomem *port_mmio;
483 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100484 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900485
Tejun Heo417a1a62007-09-23 13:19:55 +0900486 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100487 if (pdev->device == 0x6121)
488 mv = 2;
489 else
490 mv = 4;
491 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400492
493 writel(0, port_mmio + PORT_IRQ_MASK);
494
495 /* clear port IRQ */
496 tmp = readl(port_mmio + PORT_IRQ_STAT);
497 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
498 if (tmp)
499 writel(tmp, port_mmio + PORT_IRQ_STAT);
500 }
501
Anton Vorontsov781d6552010-03-03 20:17:42 +0300502 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900503}
504
Shane Huangbd172432008-06-10 15:52:04 +0800505static int ahci_sb600_check_ready(struct ata_link *link)
506{
507 void __iomem *port_mmio = ahci_port_base(link->ap);
508 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
509 u32 irq_status = readl(port_mmio + PORT_IRQ_STAT);
510
511 /*
512 * There is no need to check TFDATA if BAD PMP is found due to HW bug,
513 * which can save timeout delay.
514 */
515 if (irq_status & PORT_IRQ_BAD_PMP)
516 return -EIO;
517
518 return ata_check_ready(status);
519}
520
521static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
522 unsigned long deadline)
523{
524 struct ata_port *ap = link->ap;
525 void __iomem *port_mmio = ahci_port_base(ap);
526 int pmp = sata_srst_pmp(link);
527 int rc;
528 u32 irq_sts;
529
530 DPRINTK("ENTER\n");
531
532 rc = ahci_do_softreset(link, class, pmp, deadline,
533 ahci_sb600_check_ready);
534
535 /*
536 * Soft reset fails on some ATI chips with IPMS set when PMP
537 * is enabled but SATA HDD/ODD is connected to SATA port,
538 * do soft reset again to port 0.
539 */
540 if (rc == -EIO) {
541 irq_sts = readl(port_mmio + PORT_IRQ_STAT);
542 if (irq_sts & PORT_IRQ_BAD_PMP) {
543 ata_link_printk(link, KERN_WARNING,
Shane Huangb6931c12009-08-05 10:10:41 +0800544 "applying SB600 PMP SRST workaround "
545 "and retrying\n");
Shane Huangbd172432008-06-10 15:52:04 +0800546 rc = ahci_do_softreset(link, class, 0, deadline,
547 ahci_check_ready);
548 }
549 }
550
551 return rc;
552}
553
Tejun Heocc0680a2007-08-06 18:36:23 +0900554static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900555 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900556{
Tejun Heocc0680a2007-08-06 18:36:23 +0900557 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +0900558 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900559 int rc;
560
561 DPRINTK("ENTER\n");
562
Tejun Heo4447d352007-04-17 23:44:08 +0900563 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900564
Tejun Heocc0680a2007-08-06 18:36:23 +0900565 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900566 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900567
Tejun Heo4447d352007-04-17 23:44:08 +0900568 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900569
570 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
571
572 /* vt8251 doesn't clear BSY on signature FIS reception,
573 * request follow-up softreset.
574 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900575 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900576}
577
Tejun Heoedc93052007-10-25 14:59:16 +0900578static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
579 unsigned long deadline)
580{
581 struct ata_port *ap = link->ap;
582 struct ahci_port_priv *pp = ap->private_data;
583 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
584 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900585 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900586 int rc;
587
588 ahci_stop_engine(ap);
589
590 /* clear D2H reception area to properly wait for D2H FIS */
591 ata_tf_init(link->device, &tf);
592 tf.command = 0x80;
593 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
594
595 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900596 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900597
598 ahci_start_engine(ap);
599
Tejun Heoedc93052007-10-25 14:59:16 +0900600 /* The pseudo configuration device on SIMG4726 attached to
601 * ASUS P5W-DH Deluxe doesn't send signature FIS after
602 * hardreset if no device is attached to the first downstream
603 * port && the pseudo device locks up on SRST w/ PMP==0. To
604 * work around this, wait for !BSY only briefly. If BSY isn't
605 * cleared, perform CLO and proceed to IDENTIFY (achieved by
606 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
607 *
608 * Wait for two seconds. Devices attached to downstream port
609 * which can't process the following IDENTIFY after this will
610 * have to be reset again. For most cases, this should
611 * suffice while making probing snappish enough.
612 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900613 if (online) {
614 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
615 ahci_check_ready);
616 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800617 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900618 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900619 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900620}
621
Tejun Heo438ac6d2007-03-02 17:31:26 +0900622#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900623static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
624{
Jeff Garzikcca39742006-08-24 03:19:22 -0400625 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900626 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300627 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900628 u32 ctl;
629
Tejun Heo9b10ae82009-05-30 20:50:12 +0900630 if (mesg.event & PM_EVENT_SUSPEND &&
631 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700632 dev_err(&pdev->dev,
633 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900634 return -EIO;
635 }
636
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100637 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900638 /* AHCI spec rev1.1 section 8.3.3:
639 * Software must disable interrupts prior to requesting a
640 * transition of the HBA to D3 state.
641 */
642 ctl = readl(mmio + HOST_CTL);
643 ctl &= ~HOST_IRQ_EN;
644 writel(ctl, mmio + HOST_CTL);
645 readl(mmio + HOST_CTL); /* flush */
646 }
647
648 return ata_pci_device_suspend(pdev, mesg);
649}
650
651static int ahci_pci_device_resume(struct pci_dev *pdev)
652{
Jeff Garzikcca39742006-08-24 03:19:22 -0400653 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +0900654 int rc;
655
Tejun Heo553c4aa2006-12-26 19:39:50 +0900656 rc = ata_pci_device_do_resume(pdev);
657 if (rc)
658 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900659
660 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300661 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900662 if (rc)
663 return rc;
664
Anton Vorontsov781d6552010-03-03 20:17:42 +0300665 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900666 }
667
Jeff Garzikcca39742006-08-24 03:19:22 -0400668 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900669
670 return 0;
671}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900672#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900673
Tejun Heo4447d352007-04-17 23:44:08 +0900674static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700679 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
680 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700682 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700684 dev_err(&pdev->dev,
685 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 return rc;
687 }
688 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700690 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700692 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 return rc;
694 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700695 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700697 dev_err(&pdev->dev,
698 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 return rc;
700 }
701 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 return 0;
703}
704
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300705static void ahci_pci_print_info(struct ata_host *host)
706{
707 struct pci_dev *pdev = to_pci_dev(host->dev);
708 u16 cc;
709 const char *scc_s;
710
711 pci_read_config_word(pdev, 0x0a, &cc);
712 if (cc == PCI_CLASS_STORAGE_IDE)
713 scc_s = "IDE";
714 else if (cc == PCI_CLASS_STORAGE_SATA)
715 scc_s = "SATA";
716 else if (cc == PCI_CLASS_STORAGE_RAID)
717 scc_s = "RAID";
718 else
719 scc_s = "unknown";
720
721 ahci_print_info(host, scc_s);
722}
723
Tejun Heoedc93052007-10-25 14:59:16 +0900724/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
725 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
726 * support PMP and the 4726 either directly exports the device
727 * attached to the first downstream port or acts as a hardware storage
728 * controller and emulate a single ATA device (can be RAID 0/1 or some
729 * other configuration).
730 *
731 * When there's no device attached to the first downstream port of the
732 * 4726, "Config Disk" appears, which is a pseudo ATA device to
733 * configure the 4726. However, ATA emulation of the device is very
734 * lame. It doesn't send signature D2H Reg FIS after the initial
735 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
736 *
737 * The following function works around the problem by always using
738 * hardreset on the port and not depending on receiving signature FIS
739 * afterward. If signature FIS isn't received soon, ATA class is
740 * assumed without follow-up softreset.
741 */
742static void ahci_p5wdh_workaround(struct ata_host *host)
743{
744 static struct dmi_system_id sysids[] = {
745 {
746 .ident = "P5W DH Deluxe",
747 .matches = {
748 DMI_MATCH(DMI_SYS_VENDOR,
749 "ASUSTEK COMPUTER INC"),
750 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
751 },
752 },
753 { }
754 };
755 struct pci_dev *pdev = to_pci_dev(host->dev);
756
757 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
758 dmi_check_system(sysids)) {
759 struct ata_port *ap = host->ports[1];
760
Joe Perchesa44fec12011-04-15 15:51:58 -0700761 dev_info(&pdev->dev,
762 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900763
764 ap->ops = &ahci_p5wdh_ops;
765 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
766 }
767}
768
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900769/* only some SB600 ahci controllers can do 64bit DMA */
770static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800771{
772 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900773 /*
774 * The oldest version known to be broken is 0901 and
775 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900776 * Enable 64bit DMA on 1501 and anything newer.
777 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900778 * Please read bko#9412 for more info.
779 */
Shane Huang58a09b32009-05-27 15:04:43 +0800780 {
781 .ident = "ASUS M2A-VM",
782 .matches = {
783 DMI_MATCH(DMI_BOARD_VENDOR,
784 "ASUSTeK Computer INC."),
785 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
786 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900787 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800788 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100789 /*
790 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
791 * support 64bit DMA.
792 *
793 * BIOS versions earlier than 1.5 had the Manufacturer DMI
794 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
795 * This spelling mistake was fixed in BIOS version 1.5, so
796 * 1.5 and later have the Manufacturer as
797 * "MICRO-STAR INTERNATIONAL CO.,LTD".
798 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
799 *
800 * BIOS versions earlier than 1.9 had a Board Product Name
801 * DMI field of "MS-7376". This was changed to be
802 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
803 * match on DMI_BOARD_NAME of "MS-7376".
804 */
805 {
806 .ident = "MSI K9A2 Platinum",
807 .matches = {
808 DMI_MATCH(DMI_BOARD_VENDOR,
809 "MICRO-STAR INTER"),
810 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
811 },
812 },
Shane Huang58a09b32009-05-27 15:04:43 +0800813 { }
814 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900815 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900816 int year, month, date;
817 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800818
Tejun Heo03d783b2009-08-16 21:04:02 +0900819 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800820 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900821 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800822 return false;
823
Mark Nelsone65cc192009-11-03 20:06:48 +1100824 if (!match->driver_data)
825 goto enable_64bit;
826
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900827 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
828 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800829
Mark Nelsone65cc192009-11-03 20:06:48 +1100830 if (strcmp(buf, match->driver_data) >= 0)
831 goto enable_64bit;
832 else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700833 dev_warn(&pdev->dev,
834 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
835 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900836 return false;
837 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100838
839enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -0700840 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +1100841 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800842}
843
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100844static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
845{
846 static const struct dmi_system_id broken_systems[] = {
847 {
848 .ident = "HP Compaq nx6310",
849 .matches = {
850 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
851 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
852 },
853 /* PCI slot number of the controller */
854 .driver_data = (void *)0x1FUL,
855 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100856 {
857 .ident = "HP Compaq 6720s",
858 .matches = {
859 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
860 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
861 },
862 /* PCI slot number of the controller */
863 .driver_data = (void *)0x1FUL,
864 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100865
866 { } /* terminate list */
867 };
868 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
869
870 if (dmi) {
871 unsigned long slot = (unsigned long)dmi->driver_data;
872 /* apply the quirk only to on-board controllers */
873 return slot == PCI_SLOT(pdev->devfn);
874 }
875
876 return false;
877}
878
Tejun Heo9b10ae82009-05-30 20:50:12 +0900879static bool ahci_broken_suspend(struct pci_dev *pdev)
880{
881 static const struct dmi_system_id sysids[] = {
882 /*
883 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
884 * to the harddisk doesn't become online after
885 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900886 *
887 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
888 *
889 * Use dates instead of versions to match as HP is
890 * apparently recycling both product and version
891 * strings.
892 *
893 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +0900894 */
895 {
896 .ident = "dv4",
897 .matches = {
898 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
899 DMI_MATCH(DMI_PRODUCT_NAME,
900 "HP Pavilion dv4 Notebook PC"),
901 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900902 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900903 },
904 {
905 .ident = "dv5",
906 .matches = {
907 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
908 DMI_MATCH(DMI_PRODUCT_NAME,
909 "HP Pavilion dv5 Notebook PC"),
910 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900911 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900912 },
913 {
914 .ident = "dv6",
915 .matches = {
916 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
917 DMI_MATCH(DMI_PRODUCT_NAME,
918 "HP Pavilion dv6 Notebook PC"),
919 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900920 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900921 },
922 {
923 .ident = "HDX18",
924 .matches = {
925 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
926 DMI_MATCH(DMI_PRODUCT_NAME,
927 "HP HDX18 Notebook PC"),
928 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900929 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900930 },
Tejun Heocedc9bf2010-01-28 16:04:15 +0900931 /*
932 * Acer eMachines G725 has the same problem. BIOS
933 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300934 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +0900935 * that we don't have much idea about. For now,
936 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +0900937 *
938 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +0900939 */
940 {
941 .ident = "G725",
942 .matches = {
943 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
944 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
945 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900946 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +0900947 },
Tejun Heo9b10ae82009-05-30 20:50:12 +0900948 { } /* terminate list */
949 };
950 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +0900951 int year, month, date;
952 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +0900953
954 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
955 return false;
956
Tejun Heo9deb3432010-03-16 09:50:26 +0900957 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
958 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900959
Tejun Heo9deb3432010-03-16 09:50:26 +0900960 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +0900961}
962
Tejun Heo55946392009-08-04 14:30:08 +0900963static bool ahci_broken_online(struct pci_dev *pdev)
964{
965#define ENCODE_BUSDEVFN(bus, slot, func) \
966 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
967 static const struct dmi_system_id sysids[] = {
968 /*
969 * There are several gigabyte boards which use
970 * SIMG5723s configured as hardware RAID. Certain
971 * 5723 firmware revisions shipped there keep the link
972 * online but fail to answer properly to SRST or
973 * IDENTIFY when no device is attached downstream
974 * causing libata to retry quite a few times leading
975 * to excessive detection delay.
976 *
977 * As these firmwares respond to the second reset try
978 * with invalid device signature, considering unknown
979 * sig as offline works around the problem acceptably.
980 */
981 {
982 .ident = "EP45-DQ6",
983 .matches = {
984 DMI_MATCH(DMI_BOARD_VENDOR,
985 "Gigabyte Technology Co., Ltd."),
986 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
987 },
988 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
989 },
990 {
991 .ident = "EP45-DS5",
992 .matches = {
993 DMI_MATCH(DMI_BOARD_VENDOR,
994 "Gigabyte Technology Co., Ltd."),
995 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
996 },
997 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
998 },
999 { } /* terminate list */
1000 };
1001#undef ENCODE_BUSDEVFN
1002 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1003 unsigned int val;
1004
1005 if (!dmi)
1006 return false;
1007
1008 val = (unsigned long)dmi->driver_data;
1009
1010 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1011}
1012
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001013#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001014static void ahci_gtf_filter_workaround(struct ata_host *host)
1015{
1016 static const struct dmi_system_id sysids[] = {
1017 /*
1018 * Aspire 3810T issues a bunch of SATA enable commands
1019 * via _GTF including an invalid one and one which is
1020 * rejected by the device. Among the successful ones
1021 * is FPDMA non-zero offset enable which when enabled
1022 * only on the drive side leads to NCQ command
1023 * failures. Filter it out.
1024 */
1025 {
1026 .ident = "Aspire 3810T",
1027 .matches = {
1028 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1029 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1030 },
1031 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1032 },
1033 { }
1034 };
1035 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1036 unsigned int filter;
1037 int i;
1038
1039 if (!dmi)
1040 return;
1041
1042 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001043 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1044 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001045
1046 for (i = 0; i < host->n_ports; i++) {
1047 struct ata_port *ap = host->ports[i];
1048 struct ata_link *link;
1049 struct ata_device *dev;
1050
1051 ata_for_each_link(link, ap, EDGE)
1052 ata_for_each_dev(dev, link, ALL)
1053 dev->gtf_filter |= filter;
1054 }
1055}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001056#else
1057static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1058{}
1059#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001060
Tejun Heo24dc5f32007-01-20 16:00:28 +09001061static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062{
1063 static int printed_version;
Tejun Heoe297d992008-06-10 00:13:04 +09001064 unsigned int board_id = ent->driver_data;
1065 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001066 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001067 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001069 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09001070 int n_ports, i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071
1072 VPRINTK("ENTER\n");
1073
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001074 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001075
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001077 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078
Alan Cox5b66c822008-09-03 14:48:34 +01001079 /* The AHCI driver can only drive the SATA ports, the PATA driver
1080 can drive them all so if both drivers are selected make sure
1081 AHCI stays out of the way */
1082 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1083 return -ENODEV;
1084
Tejun Heoc6353b42010-06-17 11:42:22 +02001085 /*
1086 * For some reason, MCP89 on MacBook 7,1 doesn't work with
1087 * ahci, use ata_generic instead.
1088 */
1089 if (pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1090 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1091 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1092 pdev->subsystem_device == 0xcb89)
1093 return -ENODEV;
1094
Mark Nelson7a022672009-11-22 12:07:41 +11001095 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1096 * At the moment, we can only use the AHCI mode. Let the users know
1097 * that for SAS drives they're out of luck.
1098 */
1099 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001100 dev_info(&pdev->dev,
1101 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001102
Tejun Heo4447d352007-04-17 23:44:08 +09001103 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001104 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105 if (rc)
1106 return rc;
1107
Tejun Heodea55132008-03-11 19:52:31 +09001108 /* AHCI controllers often implement SFF compatible interface.
1109 * Grab all PCI BARs just in case.
1110 */
1111 rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001112 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001113 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001114 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001115 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116
Tejun Heoc4f77922007-12-06 15:09:43 +09001117 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1118 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1119 u8 map;
1120
1121 /* ICH6s share the same PCI ID for both piix and ahci
1122 * modes. Enabling ahci mode while MAP indicates
1123 * combined mode is a bad idea. Yield to ata_piix.
1124 */
1125 pci_read_config_byte(pdev, ICH_MAP, &map);
1126 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001127 dev_info(&pdev->dev,
1128 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001129 return -ENODEV;
1130 }
1131 }
1132
Tejun Heo24dc5f32007-01-20 16:00:28 +09001133 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1134 if (!hpriv)
1135 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001136 hpriv->flags |= (unsigned long)pi.private_data;
1137
Tejun Heoe297d992008-06-10 00:13:04 +09001138 /* MCP65 revision A1 and A2 can't do MSI */
1139 if (board_id == board_ahci_mcp65 &&
1140 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1141 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1142
Shane Huange427fe02008-12-30 10:53:41 +08001143 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1144 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1145 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1146
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001147 /* only some SB600s can do 64bit DMA */
1148 if (ahci_sb600_enable_64bit(pdev))
1149 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001150
Tejun Heo31b239a2009-09-17 00:34:39 +09001151 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
1152 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153
Anton Vorontsovd8993342010-03-03 20:17:34 +03001154 hpriv->mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
1155
Tejun Heo4447d352007-04-17 23:44:08 +09001156 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001157 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158
Tejun Heo4447d352007-04-17 23:44:08 +09001159 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001160 if (hpriv->cap & HOST_CAP_NCQ) {
1161 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001162 /*
1163 * Auto-activate optimization is supposed to be
1164 * supported on all AHCI controllers indicating NCQ
1165 * capability, but it seems to be broken on some
1166 * chipsets including NVIDIAs.
1167 */
1168 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001169 pi.flags |= ATA_FLAG_FPDMA_AA;
1170 }
Tejun Heo4447d352007-04-17 23:44:08 +09001171
Tejun Heo7d50b602007-09-23 13:19:54 +09001172 if (hpriv->cap & HOST_CAP_PMP)
1173 pi.flags |= ATA_FLAG_PMP;
1174
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001175 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001176
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001177 if (ahci_broken_system_poweroff(pdev)) {
1178 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1179 dev_info(&pdev->dev,
1180 "quirky BIOS, skipping spindown on poweroff\n");
1181 }
1182
Tejun Heo9b10ae82009-05-30 20:50:12 +09001183 if (ahci_broken_suspend(pdev)) {
1184 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001185 dev_warn(&pdev->dev,
1186 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001187 }
1188
Tejun Heo55946392009-08-04 14:30:08 +09001189 if (ahci_broken_online(pdev)) {
1190 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1191 dev_info(&pdev->dev,
1192 "online status unreliable, applying workaround\n");
1193 }
1194
Tejun Heo837f5f82008-02-06 15:13:51 +09001195 /* CAP.NP sometimes indicate the index of the last enabled
1196 * port, at other times, that of the last possible port, so
1197 * determining the maximum port number requires looking at
1198 * both CAP.NP and port_map.
1199 */
1200 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1201
1202 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001203 if (!host)
1204 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001205 host->private_data = hpriv;
1206
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001207 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001208 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001209 else
1210 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001211
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001212 if (pi.flags & ATA_FLAG_EM)
1213 ahci_reset_em(host);
1214
Tejun Heo4447d352007-04-17 23:44:08 +09001215 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001216 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001217
Tejun Heocbcdd872007-08-18 13:14:55 +09001218 ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
1219 ata_port_pbar_desc(ap, AHCI_PCI_BAR,
1220 0x100 + ap->port_no * 0x80, "port");
1221
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001222 /* set enclosure management message type */
1223 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001224 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001225
1226
Jeff Garzikdab632e2007-05-28 08:33:01 -04001227 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001228 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001229 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001230 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231
Tejun Heoedc93052007-10-25 14:59:16 +09001232 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1233 ahci_p5wdh_workaround(host);
1234
Tejun Heof80ae7e2009-09-16 04:18:03 +09001235 /* apply gtf filter quirk */
1236 ahci_gtf_filter_workaround(host);
1237
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001239 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001241 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001242
Anton Vorontsov33030402010-03-03 20:17:39 +03001243 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001244 if (rc)
1245 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001246
Anton Vorontsov781d6552010-03-03 20:17:42 +03001247 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001248 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249
Tejun Heo4447d352007-04-17 23:44:08 +09001250 pci_set_master(pdev);
1251 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1252 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001253}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254
1255static int __init ahci_init(void)
1256{
Pavel Roskinb7887192006-08-10 18:13:18 +09001257 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258}
1259
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260static void __exit ahci_exit(void)
1261{
1262 pci_unregister_driver(&ahci_pci_driver);
1263}
1264
1265
1266MODULE_AUTHOR("Jeff Garzik");
1267MODULE_DESCRIPTION("AHCI SATA low-level driver");
1268MODULE_LICENSE("GPL");
1269MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001270MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271
1272module_init(ahci_init);
1273module_exit(ahci_exit);