blob: 4f41a9445961a915aa9b7dc943785de20a32df3f [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
27#include <linux/version.h>
28#include <linux/module.h>
29#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080030#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070031#include <linux/etherdevice.h>
32#include <linux/ethtool.h>
33#include <linux/pci.h>
Stephen Hemminger555382c2007-08-29 12:58:14 -070034#include <linux/aer.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070035#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030036#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070037#include <linux/tcp.h>
38#include <linux/in.h>
39#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080040#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070041#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080042#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070043#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080044#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070045
46#include <asm/irq.h>
47
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070048#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
49#define SKY2_VLAN_TAG_USED 1
50#endif
51
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070052#include "sky2.h"
53
54#define DRV_NAME "sky2"
Stephen Hemmingera7b850e2007-10-11 19:48:40 -070055#define DRV_VERSION "1.19"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070056#define PFX DRV_NAME " "
57
58/*
59 * The Yukon II chipset takes 64 bit command blocks (called list elements)
60 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070061 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070062 */
63
Stephen Hemminger14d02632006-09-26 11:57:43 -070064#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070065#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070066#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080067#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemminger82788c72006-01-17 13:43:10 -080068#define RX_SKB_ALIGN 8
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070069
Stephen Hemminger793b8832005-09-14 16:06:14 -070070#define TX_RING_SIZE 512
71#define TX_DEF_PENDING (TX_RING_SIZE - 1)
72#define TX_MIN_PENDING 64
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080073#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemminger793b8832005-09-14 16:06:14 -070074
75#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070077#define TX_WATCHDOG (5 * HZ)
78#define NAPI_WEIGHT 64
79#define PHY_RETRIES 1000
80
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070081#define SKY2_EEPROM_MAGIC 0x9955aabb
82
83
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070084#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
85
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070086static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070087 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
88 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080089 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070090
Stephen Hemminger793b8832005-09-14 16:06:14 -070091static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070092module_param(debug, int, 0);
93MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
94
Stephen Hemminger14d02632006-09-26 11:57:43 -070095static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080096module_param(copybreak, int, 0);
97MODULE_PARM_DESC(copybreak, "Receive copy threshold");
98
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080099static int disable_msi = 0;
100module_param(disable_msi, int, 0);
101MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
102
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700103static const struct pci_device_id sky2_id_table[] = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
105 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800109 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700137 { 0 }
138};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700139
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700140MODULE_DEVICE_TABLE(pci, sky2_id_table);
141
142/* Avoid conditionals by using array */
143static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
144static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700145static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700146
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800147/* This driver supports yukon2 chipset only */
148static const char *yukon2_name[] = {
149 "XL", /* 0xb3 */
150 "EC Ultra", /* 0xb4 */
Stephen Hemminger93745492007-02-06 10:45:43 -0800151 "Extreme", /* 0xb5 */
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800152 "EC", /* 0xb6 */
153 "FE", /* 0xb7 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700154 "FE+", /* 0xb8 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700155};
156
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100157static void sky2_set_multicast(struct net_device *dev);
158
Stephen Hemminger793b8832005-09-14 16:06:14 -0700159/* Access to external PHY */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800160static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700161{
162 int i;
163
164 gma_write16(hw, port, GM_SMI_DATA, val);
165 gma_write16(hw, port, GM_SMI_CTRL,
166 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
167
168 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700169 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800170 return 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700171 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700172 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800173
Stephen Hemminger793b8832005-09-14 16:06:14 -0700174 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800175 return -ETIMEDOUT;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700176}
177
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800178static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700179{
180 int i;
181
Stephen Hemminger793b8832005-09-14 16:06:14 -0700182 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700183 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
184
185 for (i = 0; i < PHY_RETRIES; i++) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800186 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
187 *val = gma_read16(hw, port, GM_SMI_DATA);
188 return 0;
189 }
190
Stephen Hemminger793b8832005-09-14 16:06:14 -0700191 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700192 }
193
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800194 return -ETIMEDOUT;
195}
196
197static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
198{
199 u16 v;
200
201 if (__gm_phy_read(hw, port, reg, &v) != 0)
202 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
203 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700204}
205
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800206
207static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700208{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800209 /* switch power to VCC (WA for VAUX problem) */
210 sky2_write8(hw, B0_POWER_CTRL,
211 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700212
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800213 /* disable Core Clock Division, */
214 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700215
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800216 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
217 /* enable bits are inverted */
218 sky2_write8(hw, B2_Y2_CLK_GATE,
219 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
220 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
221 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
222 else
223 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700224
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700225 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700226 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700227 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700228
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700229 pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700230
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700231 pci_read_config_dword(pdev, PCI_DEV_REG4, &reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700232 /* set all bits to 0 except bits 15..12 and 8 */
233 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700234 pci_write_config_dword(pdev, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700235
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700236 pci_read_config_dword(pdev, PCI_DEV_REG5, &reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700237 /* set all bits to 0 except bits 28 & 27 */
238 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700239 pci_write_config_dword(pdev, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700240
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700241 pci_write_config_dword(pdev, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700242
243 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
244 reg = sky2_read32(hw, B2_GP_IO);
245 reg |= GLB_GPIO_STAT_RACE_DIS;
246 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700247
248 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700249 }
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800250}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700251
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800252static void sky2_power_aux(struct sky2_hw *hw)
253{
254 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
255 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
256 else
257 /* enable bits are inverted */
258 sky2_write8(hw, B2_Y2_CLK_GATE,
259 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
260 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
261 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
262
263 /* switch power to VAUX */
264 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
265 sky2_write8(hw, B0_POWER_CTRL,
266 (PC_VAUX_ENA | PC_VCC_ENA |
267 PC_VAUX_ON | PC_VCC_OFF));
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700268}
269
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700270static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700271{
272 u16 reg;
273
274 /* disable all GMAC IRQ's */
275 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
276 /* disable PHY IRQs */
277 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700278
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700279 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
280 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
281 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
282 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
283
284 reg = gma_read16(hw, port, GM_RX_CTRL);
285 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
286 gma_write16(hw, port, GM_RX_CTRL, reg);
287}
288
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700289/* flow control to advertise bits */
290static const u16 copper_fc_adv[] = {
291 [FC_NONE] = 0,
292 [FC_TX] = PHY_M_AN_ASP,
293 [FC_RX] = PHY_M_AN_PC,
294 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
295};
296
297/* flow control to advertise bits when using 1000BaseX */
298static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700299 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700300 [FC_TX] = PHY_M_P_ASYM_MD_X,
301 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700302 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700303};
304
305/* flow control to GMA disable bits */
306static const u16 gm_fc_disable[] = {
307 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
308 [FC_TX] = GM_GPCR_FC_RX_DIS,
309 [FC_RX] = GM_GPCR_FC_TX_DIS,
310 [FC_BOTH] = 0,
311};
312
313
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700314static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
315{
316 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700317 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700318
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700319 if (sky2->autoneg == AUTONEG_ENABLE &&
320 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700321 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
322
323 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700324 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700325 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
326
Stephen Hemminger53419c62007-05-14 12:38:11 -0700327 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700328 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700329 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700330 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
331 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700332 /* set master & slave downshift counter to 1x */
333 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700334
335 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
336 }
337
338 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700339 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700340 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700341 /* enable automatic crossover */
342 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700343
344 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
345 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
346 u16 spec;
347
348 /* Enable Class A driver for FE+ A0 */
349 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
350 spec |= PHY_M_FESC_SEL_CL_A;
351 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
352 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700353 } else {
354 /* disable energy detect */
355 ctrl &= ~PHY_M_PC_EN_DET_MSK;
356
357 /* enable automatic crossover */
358 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
359
Stephen Hemminger53419c62007-05-14 12:38:11 -0700360 /* downshift on PHY 88E1112 and 88E1149 is changed */
Stephen Hemminger93745492007-02-06 10:45:43 -0800361 if (sky2->autoneg == AUTONEG_ENABLE
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700362 && (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700363 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700364 ctrl &= ~PHY_M_PC_DSC_MSK;
365 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
366 }
367 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700368 } else {
369 /* workaround for deviation #4.88 (CRC errors) */
370 /* disable Automatic Crossover */
371
372 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700373 }
374
375 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
376
377 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700378 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700379 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
380
381 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
382 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
383 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
384 ctrl &= ~PHY_M_MAC_MD_MSK;
385 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700386 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
387
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700388 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700389 /* select page 1 to access Fiber registers */
390 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700391
392 /* for SFP-module set SIGDET polarity to low */
393 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
394 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700395 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700396 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700397
398 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700399 }
400
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700401 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700402 ct1000 = 0;
403 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700404 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700405
406 if (sky2->autoneg == AUTONEG_ENABLE) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700407 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700408 if (sky2->advertising & ADVERTISED_1000baseT_Full)
409 ct1000 |= PHY_M_1000C_AFD;
410 if (sky2->advertising & ADVERTISED_1000baseT_Half)
411 ct1000 |= PHY_M_1000C_AHD;
412 if (sky2->advertising & ADVERTISED_100baseT_Full)
413 adv |= PHY_M_AN_100_FD;
414 if (sky2->advertising & ADVERTISED_100baseT_Half)
415 adv |= PHY_M_AN_100_HD;
416 if (sky2->advertising & ADVERTISED_10baseT_Full)
417 adv |= PHY_M_AN_10_FD;
418 if (sky2->advertising & ADVERTISED_10baseT_Half)
419 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700420
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700421 adv |= copper_fc_adv[sky2->flow_mode];
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700422 } else { /* special defines for FIBER (88E1040S only) */
423 if (sky2->advertising & ADVERTISED_1000baseT_Full)
424 adv |= PHY_M_AN_1000X_AFD;
425 if (sky2->advertising & ADVERTISED_1000baseT_Half)
426 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700427
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700428 adv |= fiber_fc_adv[sky2->flow_mode];
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700429 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700430
431 /* Restart Auto-negotiation */
432 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
433 } else {
434 /* forced speed/duplex settings */
435 ct1000 = PHY_M_1000C_MSE;
436
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700437 /* Disable auto update for duplex flow control and speed */
438 reg |= GM_GPCR_AU_ALL_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700439
440 switch (sky2->speed) {
441 case SPEED_1000:
442 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700443 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700444 break;
445 case SPEED_100:
446 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700447 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700448 break;
449 }
450
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700451 if (sky2->duplex == DUPLEX_FULL) {
452 reg |= GM_GPCR_DUP_FULL;
453 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700454 } else if (sky2->speed < SPEED_1000)
455 sky2->flow_mode = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700456
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700457
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700458 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700459
460 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700461 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700462 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
463 else
464 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700465 }
466
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700467 gma_write16(hw, port, GM_GP_CTRL, reg);
468
Stephen Hemminger05745c42007-09-19 15:36:45 -0700469 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700470 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
471
472 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
473 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
474
475 /* Setup Phy LED's */
476 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
477 ledover = 0;
478
479 switch (hw->chip_id) {
480 case CHIP_ID_YUKON_FE:
481 /* on 88E3082 these bits are at 11..9 (shifted left) */
482 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
483
484 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
485
486 /* delete ACT LED control bits */
487 ctrl &= ~PHY_M_FELP_LED1_MSK;
488 /* change ACT LED control to blink mode */
489 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
490 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
491 break;
492
Stephen Hemminger05745c42007-09-19 15:36:45 -0700493 case CHIP_ID_YUKON_FE_P:
494 /* Enable Link Partner Next Page */
495 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
496 ctrl |= PHY_M_PC_ENA_LIP_NP;
497
498 /* disable Energy Detect and enable scrambler */
499 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
500 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
501
502 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
503 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
504 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
505 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
506
507 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
508 break;
509
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700510 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700511 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700512
513 /* select page 3 to access LED control register */
514 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
515
516 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700517 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
518 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
519 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
520 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
521 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700522
523 /* set Polarity Control register */
524 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700525 (PHY_M_POLC_LS1_P_MIX(4) |
526 PHY_M_POLC_IS0_P_MIX(4) |
527 PHY_M_POLC_LOS_CTRL(2) |
528 PHY_M_POLC_INIT_CTRL(2) |
529 PHY_M_POLC_STA1_CTRL(2) |
530 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700531
532 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700533 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700534 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800535
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700536 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800537 case CHIP_ID_YUKON_EX:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700538 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
539
540 /* select page 3 to access LED control register */
541 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
542
543 /* set LED Function Control register */
544 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
545 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
546 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
547 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
548 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
549
550 /* set Blink Rate in LED Timer Control Register */
551 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
552 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
553 /* restore page register */
554 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
555 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700556
557 default:
558 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
559 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
560 /* turn off the Rx LED (LED_RX) */
Stephen Hemminger0efdf262006-12-05 12:03:41 -0800561 ledover &= ~PHY_M_LED_MO_RX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700562 }
563
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700564 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
565 hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800566 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700567 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
568
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800569 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700570 gm_phy_write(hw, port, 0x18, 0xaa99);
571 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700572
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800573 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700574 gm_phy_write(hw, port, 0x18, 0xa204);
575 gm_phy_write(hw, port, 0x17, 0x2002);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800576
577 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700578 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700579 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
580 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
581 /* apply workaround for integrated resistors calibration */
582 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
583 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemminger93745492007-02-06 10:45:43 -0800584 } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700585 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800586 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
587
588 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
589 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemminger0efdf262006-12-05 12:03:41 -0800590 ledover |= PHY_M_LED_MO_100;
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800591 }
592
593 if (ledover)
594 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
595
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700596 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700597
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700598 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700599 if (sky2->autoneg == AUTONEG_ENABLE)
600 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
601 else
602 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
603}
604
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700605static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
606{
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700607 struct pci_dev *pdev = hw->pdev;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700608 u32 reg1;
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700609 static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
610 static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700611
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700612 pci_read_config_dword(pdev, PCI_DEV_REG1, &reg1);
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700613 /* Turn on/off phy power saving */
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700614 if (onoff)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700615 reg1 &= ~phy_power[port];
616 else
617 reg1 |= phy_power[port];
618
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700619 if (onoff && hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
620 reg1 |= coma_mode[port];
621
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700622 pci_write_config_dword(pdev, PCI_DEV_REG1, reg1);
623 pci_read_config_dword(pdev, PCI_DEV_REG1, &reg1);
624
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700625 udelay(100);
626}
627
Stephen Hemminger1b537562005-12-20 15:08:07 -0800628/* Force a renegotiation */
629static void sky2_phy_reinit(struct sky2_port *sky2)
630{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800631 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800632 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800633 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800634}
635
Stephen Hemmingere3173832007-02-06 10:45:39 -0800636/* Put device in state to listen for Wake On Lan */
637static void sky2_wol_init(struct sky2_port *sky2)
638{
639 struct sky2_hw *hw = sky2->hw;
640 unsigned port = sky2->port;
641 enum flow_control save_mode;
642 u16 ctrl;
643 u32 reg1;
644
645 /* Bring hardware out of reset */
646 sky2_write16(hw, B0_CTST, CS_RST_CLR);
647 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
648
649 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
650 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
651
652 /* Force to 10/100
653 * sky2_reset will re-enable on resume
654 */
655 save_mode = sky2->flow_mode;
656 ctrl = sky2->advertising;
657
658 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
659 sky2->flow_mode = FC_NONE;
660 sky2_phy_power(hw, port, 1);
661 sky2_phy_reinit(sky2);
662
663 sky2->flow_mode = save_mode;
664 sky2->advertising = ctrl;
665
666 /* Set GMAC to no flow control and auto update for speed/duplex */
667 gma_write16(hw, port, GM_GP_CTRL,
668 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
669 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
670
671 /* Set WOL address */
672 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
673 sky2->netdev->dev_addr, ETH_ALEN);
674
675 /* Turn on appropriate WOL control bits */
676 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
677 ctrl = 0;
678 if (sky2->wol & WAKE_PHY)
679 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
680 else
681 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
682
683 if (sky2->wol & WAKE_MAGIC)
684 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
685 else
686 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
687
688 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
689 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
690
691 /* Turn on legacy PCI-Express PME mode */
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700692 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800693 reg1 |= PCI_Y2_PME_LEGACY;
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700694 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800695
696 /* block receiver */
697 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
698
699}
700
Stephen Hemminger69161612007-06-04 17:23:26 -0700701static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
702{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700703 struct net_device *dev = hw->dev[port];
704
705 if (dev->mtu <= ETH_DATA_LEN)
Stephen Hemminger69161612007-06-04 17:23:26 -0700706 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
Stephen Hemminger05745c42007-09-19 15:36:45 -0700707 TX_JUMBO_DIS | TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700708
Stephen Hemminger05745c42007-09-19 15:36:45 -0700709 else if (hw->chip_id != CHIP_ID_YUKON_EC_U)
710 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
711 TX_STFW_ENA | TX_JUMBO_ENA);
712 else {
713 /* set Tx GMAC FIFO Almost Empty Threshold */
714 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
715 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger69161612007-06-04 17:23:26 -0700716
Stephen Hemminger05745c42007-09-19 15:36:45 -0700717 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
718 TX_JUMBO_ENA | TX_STFW_DIS);
719
720 /* Can't do offload because of lack of store/forward */
721 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
Stephen Hemminger69161612007-06-04 17:23:26 -0700722 }
723}
724
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700725static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
726{
727 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
728 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100729 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700730 int i;
731 const u8 *addr = hw->dev[port]->dev_addr;
732
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700733 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
734 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700735
736 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
737
Stephen Hemminger793b8832005-09-14 16:06:14 -0700738 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700739 /* WA DEV_472 -- looks like crossed wires on port 2 */
740 /* clear GMAC 1 Control reset */
741 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
742 do {
743 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
744 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
745 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
746 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
747 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
748 }
749
Stephen Hemminger793b8832005-09-14 16:06:14 -0700750 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700751
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700752 /* Enable Transmit FIFO Underrun */
753 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
754
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800755 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700756 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800757 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700758
759 /* MIB clear */
760 reg = gma_read16(hw, port, GM_PHY_ADDR);
761 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
762
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700763 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
764 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700765 gma_write16(hw, port, GM_PHY_ADDR, reg);
766
767 /* transmit control */
768 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
769
770 /* receive control reg: unicast + multicast + no FCS */
771 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700772 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700773
774 /* transmit flow control */
775 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
776
777 /* transmit parameter */
778 gma_write16(hw, port, GM_TX_PARAM,
779 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
780 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
781 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
782 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
783
784 /* serial mode register */
785 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700786 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700787
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700788 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700789 reg |= GM_SMOD_JUMBO_ENA;
790
791 gma_write16(hw, port, GM_SERIAL_MODE, reg);
792
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700793 /* virtual address for data */
794 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
795
Stephen Hemminger793b8832005-09-14 16:06:14 -0700796 /* physical address: used for pause frames */
797 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
798
799 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700800 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
801 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
802 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
803
804 /* Configure Rx MAC FIFO */
805 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100806 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700807 if (hw->chip_id == CHIP_ID_YUKON_EX ||
808 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100809 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700810
Al Viro25cccec2007-07-20 16:07:33 +0100811 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700812
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700813 /* Flush Rx MAC FIFO on any flow control or error */
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800814 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700815
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800816 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700817 reg = RX_GMF_FL_THR_DEF + 1;
818 /* Another magic mystery workaround from sk98lin */
819 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
820 hw->chip_rev == CHIP_REV_YU_FE2_A0)
821 reg = 0x178;
822 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700823
824 /* Configure Tx MAC FIFO */
825 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
826 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800827
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700828 /* On chips without ram buffer, pause is controled by MAC level */
829 if (sky2_read8(hw, B2_E_0) == 0) {
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800830 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800831 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700832
Stephen Hemminger69161612007-06-04 17:23:26 -0700833 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800834 }
835
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700836}
837
Stephen Hemminger67712902006-12-04 15:53:45 -0800838/* Assign Ram Buffer allocation to queue */
839static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700840{
Stephen Hemminger67712902006-12-04 15:53:45 -0800841 u32 end;
842
843 /* convert from K bytes to qwords used for hw register */
844 start *= 1024/8;
845 space *= 1024/8;
846 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700847
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700848 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
849 sky2_write32(hw, RB_ADDR(q, RB_START), start);
850 sky2_write32(hw, RB_ADDR(q, RB_END), end);
851 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
852 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
853
854 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800855 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700856
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800857 /* On receive queue's set the thresholds
858 * give receiver priority when > 3/4 full
859 * send pause when down to 2K
860 */
861 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
862 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700863
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800864 tp = space - 2048/8;
865 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
866 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700867 } else {
868 /* Enable store & forward on Tx queue's because
869 * Tx FIFO is only 1K on Yukon
870 */
871 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
872 }
873
874 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700875 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700876}
877
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700878/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800879static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700880{
881 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
882 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
883 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800884 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700885}
886
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700887/* Setup prefetch unit registers. This is the interface between
888 * hardware and driver list elements
889 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800890static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700891 u64 addr, u32 last)
892{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700893 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
894 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
895 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
896 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
897 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
898 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700899
900 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700901}
902
Stephen Hemminger793b8832005-09-14 16:06:14 -0700903static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
904{
905 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
906
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700907 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700908 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700909 return le;
910}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700911
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -0700912static void tx_init(struct sky2_port *sky2)
913{
914 struct sky2_tx_le *le;
915
916 sky2->tx_prod = sky2->tx_cons = 0;
917 sky2->tx_tcpsum = 0;
918 sky2->tx_last_mss = 0;
919
920 le = get_tx_le(sky2);
921 le->addr = 0;
922 le->opcode = OP_ADDR64 | HW_OWNER;
923 sky2->tx_addr64 = 0;
924}
925
Stephen Hemminger291ea612006-09-26 11:57:41 -0700926static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
927 struct sky2_tx_le *le)
928{
929 return sky2->tx_ring + (le - sky2->tx_le);
930}
931
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800932/* Update chip's next pointer */
933static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700934{
Stephen Hemminger50432cb2007-05-14 12:38:15 -0700935 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800936 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -0700937 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
938
939 /* Synchronize I/O on since next processor may write to tail */
940 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700941}
942
Stephen Hemminger793b8832005-09-14 16:06:14 -0700943
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700944static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
945{
946 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700947 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700948 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700949 return le;
950}
951
Stephen Hemminger14d02632006-09-26 11:57:43 -0700952/* Build description to hardware for one receive segment */
953static void sky2_rx_add(struct sky2_port *sky2, u8 op,
954 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700955{
956 struct sky2_rx_le *le;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -0700957 u32 hi = upper_32_bits(map);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700958
Stephen Hemminger793b8832005-09-14 16:06:14 -0700959 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700960 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700961 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700962 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -0700963 sky2->rx_addr64 = upper_32_bits(map + len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700964 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700965
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700966 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -0800967 le->addr = cpu_to_le32((u32) map);
968 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -0700969 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700970}
971
Stephen Hemminger14d02632006-09-26 11:57:43 -0700972/* Build description to hardware for one possibly fragmented skb */
973static void sky2_rx_submit(struct sky2_port *sky2,
974 const struct rx_ring_info *re)
975{
976 int i;
977
978 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
979
980 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
981 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
982}
983
984
985static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
986 unsigned size)
987{
988 struct sk_buff *skb = re->skb;
989 int i;
990
991 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
992 pci_unmap_len_set(re, data_size, size);
993
994 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
995 re->frag_addr[i] = pci_map_page(pdev,
996 skb_shinfo(skb)->frags[i].page,
997 skb_shinfo(skb)->frags[i].page_offset,
998 skb_shinfo(skb)->frags[i].size,
999 PCI_DMA_FROMDEVICE);
1000}
1001
1002static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1003{
1004 struct sk_buff *skb = re->skb;
1005 int i;
1006
1007 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1008 PCI_DMA_FROMDEVICE);
1009
1010 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1011 pci_unmap_page(pdev, re->frag_addr[i],
1012 skb_shinfo(skb)->frags[i].size,
1013 PCI_DMA_FROMDEVICE);
1014}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001015
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001016/* Tell chip where to start receive checksum.
1017 * Actually has two checksums, but set both same to avoid possible byte
1018 * order problems.
1019 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001020static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001021{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001022 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001023
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001024 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1025 le->ctrl = 0;
1026 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001027
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001028 sky2_write32(sky2->hw,
1029 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1030 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001031}
1032
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001033/*
1034 * The RX Stop command will not work for Yukon-2 if the BMU does not
1035 * reach the end of packet and since we can't make sure that we have
1036 * incoming data, we must reset the BMU while it is not doing a DMA
1037 * transfer. Since it is possible that the RX path is still active,
1038 * the RX RAM buffer will be stopped first, so any possible incoming
1039 * data will not trigger a DMA. After the RAM buffer is stopped, the
1040 * BMU is polled until any DMA in progress is ended and only then it
1041 * will be reset.
1042 */
1043static void sky2_rx_stop(struct sky2_port *sky2)
1044{
1045 struct sky2_hw *hw = sky2->hw;
1046 unsigned rxq = rxqaddr[sky2->port];
1047 int i;
1048
1049 /* disable the RAM Buffer receive queue */
1050 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1051
1052 for (i = 0; i < 0xffff; i++)
1053 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1054 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1055 goto stopped;
1056
1057 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1058 sky2->netdev->name);
1059stopped:
1060 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1061
1062 /* reset the Rx prefetch unit */
1063 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001064 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001065}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001066
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001067/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001068static void sky2_rx_clean(struct sky2_port *sky2)
1069{
1070 unsigned i;
1071
1072 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001073 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001074 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001075
1076 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001077 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001078 kfree_skb(re->skb);
1079 re->skb = NULL;
1080 }
1081 }
1082}
1083
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001084/* Basic MII support */
1085static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1086{
1087 struct mii_ioctl_data *data = if_mii(ifr);
1088 struct sky2_port *sky2 = netdev_priv(dev);
1089 struct sky2_hw *hw = sky2->hw;
1090 int err = -EOPNOTSUPP;
1091
1092 if (!netif_running(dev))
1093 return -ENODEV; /* Phy still in reset */
1094
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001095 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001096 case SIOCGMIIPHY:
1097 data->phy_id = PHY_ADDR_MARV;
1098
1099 /* fallthru */
1100 case SIOCGMIIREG: {
1101 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001102
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001103 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001104 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001105 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001106
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001107 data->val_out = val;
1108 break;
1109 }
1110
1111 case SIOCSMIIREG:
1112 if (!capable(CAP_NET_ADMIN))
1113 return -EPERM;
1114
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001115 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001116 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1117 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001118 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001119 break;
1120 }
1121 return err;
1122}
1123
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001124#ifdef SKY2_VLAN_TAG_USED
1125static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1126{
1127 struct sky2_port *sky2 = netdev_priv(dev);
1128 struct sky2_hw *hw = sky2->hw;
1129 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001130
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001131 netif_tx_lock_bh(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001132 napi_disable(&hw->napi);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001133
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001134 sky2->vlgrp = grp;
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001135 if (grp) {
1136 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1137 RX_VLAN_STRIP_ON);
1138 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1139 TX_VLAN_TAG_ON);
1140 } else {
1141 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1142 RX_VLAN_STRIP_OFF);
1143 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1144 TX_VLAN_TAG_OFF);
1145 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001146
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001147 napi_enable(&hw->napi);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001148 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001149}
1150#endif
1151
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001152/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001153 * Allocate an skb for receiving. If the MTU is large enough
1154 * make the skb non-linear with a fragment list of pages.
1155 *
Stephen Hemminger82788c72006-01-17 13:43:10 -08001156 * It appears the hardware has a bug in the FIFO logic that
1157 * cause it to hang if the FIFO gets overrun and the receive buffer
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001158 * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
1159 * aligned except if slab debugging is enabled.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001160 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001161static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001162{
1163 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001164 unsigned long p;
1165 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001166
Stephen Hemminger14d02632006-09-26 11:57:43 -07001167 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
1168 if (!skb)
1169 goto nomem;
1170
1171 p = (unsigned long) skb->data;
1172 skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
1173
1174 for (i = 0; i < sky2->rx_nfrags; i++) {
1175 struct page *page = alloc_page(GFP_ATOMIC);
1176
1177 if (!page)
1178 goto free_partial;
1179 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001180 }
1181
1182 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001183free_partial:
1184 kfree_skb(skb);
1185nomem:
1186 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001187}
1188
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001189static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1190{
1191 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1192}
1193
Stephen Hemminger82788c72006-01-17 13:43:10 -08001194/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001195 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001196 * Normal case this ends up creating one list element for skb
1197 * in the receive ring. Worst case if using large MTU and each
1198 * allocation falls on a different 64 bit region, that results
1199 * in 6 list elements per ring entry.
1200 * One element is used for checksum enable/disable, and one
1201 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001202 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001203static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001204{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001205 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001206 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001207 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger14d02632006-09-26 11:57:43 -07001208 unsigned i, size, space, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001209
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001210 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001211 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001212
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001213 /* On PCI express lowering the watermark gives better performance */
1214 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1215 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1216
1217 /* These chips have no ram buffer?
1218 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001219 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001220 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1221 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001222 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001223
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001224 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1225
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001226 if (!(hw->flags & SKY2_HW_NEW_LE))
1227 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001228
Stephen Hemminger14d02632006-09-26 11:57:43 -07001229 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001230 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001231
1232 /* Stopping point for hardware truncation */
1233 thresh = (size - 8) / sizeof(u32);
1234
1235 /* Account for overhead of skb - to avoid order > 0 allocation */
1236 space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
1237 + sizeof(struct skb_shared_info);
1238
1239 sky2->rx_nfrags = space >> PAGE_SHIFT;
1240 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1241
1242 if (sky2->rx_nfrags != 0) {
1243 /* Compute residue after pages */
1244 space = sky2->rx_nfrags << PAGE_SHIFT;
1245
1246 if (space < size)
1247 size -= space;
1248 else
1249 size = 0;
1250
1251 /* Optimize to handle small packets and headers */
1252 if (size < copybreak)
1253 size = copybreak;
1254 if (size < ETH_HLEN)
1255 size = ETH_HLEN;
1256 }
1257 sky2->rx_data_size = size;
1258
1259 /* Fill Rx ring */
1260 for (i = 0; i < sky2->rx_pending; i++) {
1261 re = sky2->rx_ring + i;
1262
1263 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001264 if (!re->skb)
1265 goto nomem;
1266
Stephen Hemminger14d02632006-09-26 11:57:43 -07001267 sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
1268 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001269 }
1270
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001271 /*
1272 * The receiver hangs if it receives frames larger than the
1273 * packet buffer. As a workaround, truncate oversize frames, but
1274 * the register is limited to 9 bits, so if you do frames > 2052
1275 * you better get the MTU right!
1276 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001277 if (thresh > 0x1ff)
1278 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1279 else {
1280 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1281 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1282 }
1283
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001284 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001285 sky2_rx_update(sky2, rxq);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001286 return 0;
1287nomem:
1288 sky2_rx_clean(sky2);
1289 return -ENOMEM;
1290}
1291
1292/* Bring up network interface. */
1293static int sky2_up(struct net_device *dev)
1294{
1295 struct sky2_port *sky2 = netdev_priv(dev);
1296 struct sky2_hw *hw = sky2->hw;
1297 unsigned port = sky2->port;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001298 u32 imask, ramsize;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001299 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001300 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001301
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001302 /*
1303 * On dual port PCI-X card, there is an problem where status
1304 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001305 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001306 if (otherdev && netif_running(otherdev) &&
1307 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
1308 struct sky2_port *osky2 = netdev_priv(otherdev);
1309 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001310
Stephen Hemminger167f53d2007-09-25 19:01:02 -07001311 pci_read_config_word(hw->pdev, cap + PCI_X_CMD, &cmd);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001312 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemminger167f53d2007-09-25 19:01:02 -07001313 pci_write_config_word(hw->pdev, cap + PCI_X_CMD, cmd);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001314
1315 sky2->rx_csum = 0;
1316 osky2->rx_csum = 0;
1317 }
1318
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001319 if (netif_msg_ifup(sky2))
1320 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1321
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001322 netif_carrier_off(dev);
1323
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001324 /* must be power of 2 */
1325 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001326 TX_RING_SIZE *
1327 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001328 &sky2->tx_le_map);
1329 if (!sky2->tx_le)
1330 goto err_out;
1331
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001332 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001333 GFP_KERNEL);
1334 if (!sky2->tx_ring)
1335 goto err_out;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001336
1337 tx_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001338
1339 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1340 &sky2->rx_le_map);
1341 if (!sky2->rx_le)
1342 goto err_out;
1343 memset(sky2->rx_le, 0, RX_LE_BYTES);
1344
Stephen Hemminger291ea612006-09-26 11:57:41 -07001345 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001346 GFP_KERNEL);
1347 if (!sky2->rx_ring)
1348 goto err_out;
1349
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001350 sky2_phy_power(hw, port, 1);
1351
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001352 sky2_mac_init(hw, port);
1353
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001354 /* Register is number of 4K blocks on internal RAM buffer. */
1355 ramsize = sky2_read8(hw, B2_E_0) * 4;
1356 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001357 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001358
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001359 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001360 if (ramsize < 16)
1361 rxspace = ramsize / 2;
1362 else
1363 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001364
Stephen Hemminger67712902006-12-04 15:53:45 -08001365 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1366 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1367
1368 /* Make sure SyncQ is disabled */
1369 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1370 RB_RST_SET);
1371 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001372
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001373 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001374
Stephen Hemminger69161612007-06-04 17:23:26 -07001375 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1376 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1377 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1378
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001379 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001380 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1381 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001382 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001383
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001384 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1385 TX_RING_SIZE - 1);
1386
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001387 err = sky2_rx_start(sky2);
Stephen Hemminger6de16232007-10-17 13:26:42 -07001388 if (err)
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001389 goto err_out;
1390
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001391 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001392 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001393 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001394 sky2_write32(hw, B0_IMSK, imask);
1395
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001396 return 0;
1397
1398err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001399 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001400 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1401 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001402 sky2->rx_le = NULL;
1403 }
1404 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001405 pci_free_consistent(hw->pdev,
1406 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1407 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001408 sky2->tx_le = NULL;
1409 }
1410 kfree(sky2->tx_ring);
1411 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001412
Stephen Hemminger1b537562005-12-20 15:08:07 -08001413 sky2->tx_ring = NULL;
1414 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001415 return err;
1416}
1417
Stephen Hemminger793b8832005-09-14 16:06:14 -07001418/* Modular subtraction in ring */
1419static inline int tx_dist(unsigned tail, unsigned head)
1420{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001421 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001422}
1423
1424/* Number of list elements available for next tx */
1425static inline int tx_avail(const struct sky2_port *sky2)
1426{
1427 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1428}
1429
1430/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001431static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001432{
1433 unsigned count;
1434
1435 count = sizeof(dma_addr_t) / sizeof(u32);
1436 count += skb_shinfo(skb)->nr_frags * count;
1437
Herbert Xu89114af2006-07-08 13:34:32 -07001438 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001439 ++count;
1440
Patrick McHardy84fa7932006-08-29 16:44:56 -07001441 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001442 ++count;
1443
1444 return count;
1445}
1446
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001447/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001448 * Put one packet in ring for transmit.
1449 * A single packet can generate multiple list elements, and
1450 * the number of ring elements will probably be less than the number
1451 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001452 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001453static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1454{
1455 struct sky2_port *sky2 = netdev_priv(dev);
1456 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001457 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001458 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001459 unsigned i, len;
1460 dma_addr_t mapping;
1461 u32 addr64;
1462 u16 mss;
1463 u8 ctrl;
1464
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001465 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1466 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001467
Stephen Hemminger793b8832005-09-14 16:06:14 -07001468 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001469 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1470 dev->name, sky2->tx_prod, skb->len);
1471
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001472 len = skb_headlen(skb);
1473 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001474 addr64 = upper_32_bits(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001475
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001476 /* Send high bits if changed or crosses boundary */
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001477 if (addr64 != sky2->tx_addr64 ||
1478 upper_32_bits(mapping + len) != sky2->tx_addr64) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001479 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001480 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001481 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001482 sky2->tx_addr64 = upper_32_bits(mapping + len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001483 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001484
1485 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001486 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001487 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001488
1489 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001490 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001491
Stephen Hemminger69161612007-06-04 17:23:26 -07001492 if (mss != sky2->tx_last_mss) {
1493 le = get_tx_le(sky2);
1494 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001495
1496 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001497 le->opcode = OP_MSS | HW_OWNER;
1498 else
1499 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001500 sky2->tx_last_mss = mss;
1501 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001502 }
1503
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001504 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001505#ifdef SKY2_VLAN_TAG_USED
1506 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1507 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1508 if (!le) {
1509 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001510 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001511 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001512 } else
1513 le->opcode |= OP_VLAN;
1514 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1515 ctrl |= INS_VLAN;
1516 }
1517#endif
1518
1519 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001520 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001521 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001522 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001523 ctrl |= CALSUM; /* auto checksum */
1524 else {
1525 const unsigned offset = skb_transport_offset(skb);
1526 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001527
Stephen Hemminger69161612007-06-04 17:23:26 -07001528 tcpsum = offset << 16; /* sum start */
1529 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001530
Stephen Hemminger69161612007-06-04 17:23:26 -07001531 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1532 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1533 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001534
Stephen Hemminger69161612007-06-04 17:23:26 -07001535 if (tcpsum != sky2->tx_tcpsum) {
1536 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001537
Stephen Hemminger69161612007-06-04 17:23:26 -07001538 le = get_tx_le(sky2);
1539 le->addr = cpu_to_le32(tcpsum);
1540 le->length = 0; /* initial checksum value */
1541 le->ctrl = 1; /* one packet */
1542 le->opcode = OP_TCPLISW | HW_OWNER;
1543 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001544 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001545 }
1546
1547 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001548 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001549 le->length = cpu_to_le16(len);
1550 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001551 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001552
Stephen Hemminger291ea612006-09-26 11:57:41 -07001553 re = tx_le_re(sky2, le);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001554 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001555 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001556 pci_unmap_len_set(re, maplen, len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001557
1558 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001559 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001560
1561 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1562 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001563 addr64 = upper_32_bits(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001564 if (addr64 != sky2->tx_addr64) {
1565 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001566 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001567 le->ctrl = 0;
1568 le->opcode = OP_ADDR64 | HW_OWNER;
1569 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001570 }
1571
1572 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001573 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001574 le->length = cpu_to_le16(frag->size);
1575 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001576 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001577
Stephen Hemminger291ea612006-09-26 11:57:41 -07001578 re = tx_le_re(sky2, le);
1579 re->skb = skb;
1580 pci_unmap_addr_set(re, mapaddr, mapping);
1581 pci_unmap_len_set(re, maplen, frag->size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001582 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001583
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001584 le->ctrl |= EOP;
1585
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001586 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1587 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001588
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001589 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001590
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001591 dev->trans_start = jiffies;
1592 return NETDEV_TX_OK;
1593}
1594
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001595/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001596 * Free ring elements from starting at tx_cons until "done"
1597 *
1598 * NB: the hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001599 * buffers so make sure not to free skb to early.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001600 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001601static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001602{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001603 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001604 struct pci_dev *pdev = sky2->hw->pdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001605 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001606
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001607 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001608
Stephen Hemminger291ea612006-09-26 11:57:41 -07001609 for (idx = sky2->tx_cons; idx != done;
1610 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1611 struct sky2_tx_le *le = sky2->tx_le + idx;
1612 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001613
Stephen Hemminger291ea612006-09-26 11:57:41 -07001614 switch(le->opcode & ~HW_OWNER) {
1615 case OP_LARGESEND:
1616 case OP_PACKET:
1617 pci_unmap_single(pdev,
1618 pci_unmap_addr(re, mapaddr),
1619 pci_unmap_len(re, maplen),
1620 PCI_DMA_TODEVICE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001621 break;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001622 case OP_BUFFER:
1623 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1624 pci_unmap_len(re, maplen),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001625 PCI_DMA_TODEVICE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001626 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001627 }
1628
Stephen Hemminger291ea612006-09-26 11:57:41 -07001629 if (le->ctrl & EOP) {
1630 if (unlikely(netif_msg_tx_done(sky2)))
1631 printk(KERN_DEBUG "%s: tx done %u\n",
1632 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001633
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07001634 dev->stats.tx_packets++;
1635 dev->stats.tx_bytes += re->skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001636
Stephen Hemminger794b2bd2006-12-01 14:29:36 -08001637 dev_kfree_skb_any(re->skb);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001638 sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001639 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001640 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001641
Stephen Hemminger291ea612006-09-26 11:57:41 -07001642 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001643 smp_mb();
1644
Stephen Hemminger22e11702006-07-12 15:23:48 -07001645 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001646 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001647}
1648
1649/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001650static void sky2_tx_clean(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001651{
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001652 struct sky2_port *sky2 = netdev_priv(dev);
1653
1654 netif_tx_lock_bh(dev);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001655 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001656 netif_tx_unlock_bh(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001657}
1658
1659/* Network shutdown */
1660static int sky2_down(struct net_device *dev)
1661{
1662 struct sky2_port *sky2 = netdev_priv(dev);
1663 struct sky2_hw *hw = sky2->hw;
1664 unsigned port = sky2->port;
1665 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001666 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001667
Stephen Hemminger1b537562005-12-20 15:08:07 -08001668 /* Never really got started! */
1669 if (!sky2->tx_le)
1670 return 0;
1671
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001672 if (netif_msg_ifdown(sky2))
1673 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1674
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001675 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001676 netif_stop_queue(dev);
1677
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001678 /* Disable port IRQ */
1679 imask = sky2_read32(hw, B0_IMSK);
1680 imask &= ~portirq_msk[port];
1681 sky2_write32(hw, B0_IMSK, imask);
1682
Stephen Hemminger6de16232007-10-17 13:26:42 -07001683 synchronize_irq(hw->pdev->irq);
1684
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001685 sky2_gmac_reset(hw, port);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001686
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001687 /* Stop transmitter */
1688 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1689 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1690
1691 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001692 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001693
1694 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001695 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001696 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1697
Stephen Hemminger6de16232007-10-17 13:26:42 -07001698 /* Make sure no packets are pending */
1699 napi_synchronize(&hw->napi);
1700
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001701 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1702
1703 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001704 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1705 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001706 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1707
1708 /* Disable Force Sync bit and Enable Alloc bit */
1709 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1710 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1711
1712 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1713 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1714 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1715
1716 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001717 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1718 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001719
1720 /* Reset the Tx prefetch units */
1721 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1722 PREF_UNIT_RST_SET);
1723
1724 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1725
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001726 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001727
1728 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1729 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1730
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001731 sky2_phy_power(hw, port, 0);
1732
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001733 netif_carrier_off(dev);
1734
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001735 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001736 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1737
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001738 sky2_tx_clean(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001739 sky2_rx_clean(sky2);
1740
1741 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1742 sky2->rx_le, sky2->rx_le_map);
1743 kfree(sky2->rx_ring);
1744
1745 pci_free_consistent(hw->pdev,
1746 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1747 sky2->tx_le, sky2->tx_le_map);
1748 kfree(sky2->tx_ring);
1749
Stephen Hemminger1b537562005-12-20 15:08:07 -08001750 sky2->tx_le = NULL;
1751 sky2->rx_le = NULL;
1752
1753 sky2->rx_ring = NULL;
1754 sky2->tx_ring = NULL;
1755
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001756 return 0;
1757}
1758
1759static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1760{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001761 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001762 return SPEED_1000;
1763
Stephen Hemminger05745c42007-09-19 15:36:45 -07001764 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1765 if (aux & PHY_M_PS_SPEED_100)
1766 return SPEED_100;
1767 else
1768 return SPEED_10;
1769 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001770
1771 switch (aux & PHY_M_PS_SPEED_MSK) {
1772 case PHY_M_PS_SPEED_1000:
1773 return SPEED_1000;
1774 case PHY_M_PS_SPEED_100:
1775 return SPEED_100;
1776 default:
1777 return SPEED_10;
1778 }
1779}
1780
1781static void sky2_link_up(struct sky2_port *sky2)
1782{
1783 struct sky2_hw *hw = sky2->hw;
1784 unsigned port = sky2->port;
1785 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001786 static const char *fc_name[] = {
1787 [FC_NONE] = "none",
1788 [FC_TX] = "tx",
1789 [FC_RX] = "rx",
1790 [FC_BOTH] = "both",
1791 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001792
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001793 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001794 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001795 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1796 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001797
1798 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1799
1800 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001801
Stephen Hemminger75e80682007-09-19 15:36:46 -07001802 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07001803
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001804 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001805 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001806 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1807
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001808 if (hw->flags & SKY2_HW_NEWER_PHY) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001809 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001810 u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
1811
1812 switch(sky2->speed) {
1813 case SPEED_10:
1814 led |= PHY_M_LEDC_INIT_CTRL(7);
1815 break;
1816
1817 case SPEED_100:
1818 led |= PHY_M_LEDC_STA1_CTRL(7);
1819 break;
1820
1821 case SPEED_1000:
1822 led |= PHY_M_LEDC_STA0_CTRL(7);
1823 break;
1824 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001825
1826 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001827 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001828 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1829 }
1830
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001831 if (netif_msg_link(sky2))
1832 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001833 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001834 sky2->netdev->name, sky2->speed,
1835 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001836 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001837}
1838
1839static void sky2_link_down(struct sky2_port *sky2)
1840{
1841 struct sky2_hw *hw = sky2->hw;
1842 unsigned port = sky2->port;
1843 u16 reg;
1844
1845 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1846
1847 reg = gma_read16(hw, port, GM_GP_CTRL);
1848 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1849 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001850
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001851 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001852
1853 /* Turn on link LED */
1854 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1855
1856 if (netif_msg_link(sky2))
1857 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001858
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001859 sky2_phy_init(hw, port);
1860}
1861
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001862static enum flow_control sky2_flow(int rx, int tx)
1863{
1864 if (rx)
1865 return tx ? FC_BOTH : FC_RX;
1866 else
1867 return tx ? FC_TX : FC_NONE;
1868}
1869
Stephen Hemminger793b8832005-09-14 16:06:14 -07001870static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1871{
1872 struct sky2_hw *hw = sky2->hw;
1873 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001874 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001875
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001876 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001877 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001878 if (lpa & PHY_M_AN_RF) {
1879 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1880 return -1;
1881 }
1882
Stephen Hemminger793b8832005-09-14 16:06:14 -07001883 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1884 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1885 sky2->netdev->name);
1886 return -1;
1887 }
1888
Stephen Hemminger793b8832005-09-14 16:06:14 -07001889 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07001890 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001891
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001892 /* Since the pause result bits seem to in different positions on
1893 * different chips. look at registers.
1894 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001895 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001896 /* Shift for bits in fiber PHY */
1897 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
1898 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001899
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001900 if (advert & ADVERTISE_1000XPAUSE)
1901 advert |= ADVERTISE_PAUSE_CAP;
1902 if (advert & ADVERTISE_1000XPSE_ASYM)
1903 advert |= ADVERTISE_PAUSE_ASYM;
1904 if (lpa & LPA_1000XPAUSE)
1905 lpa |= LPA_PAUSE_CAP;
1906 if (lpa & LPA_1000XPAUSE_ASYM)
1907 lpa |= LPA_PAUSE_ASYM;
1908 }
1909
1910 sky2->flow_status = FC_NONE;
1911 if (advert & ADVERTISE_PAUSE_CAP) {
1912 if (lpa & LPA_PAUSE_CAP)
1913 sky2->flow_status = FC_BOTH;
1914 else if (advert & ADVERTISE_PAUSE_ASYM)
1915 sky2->flow_status = FC_RX;
1916 } else if (advert & ADVERTISE_PAUSE_ASYM) {
1917 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
1918 sky2->flow_status = FC_TX;
1919 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001920
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001921 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger93745492007-02-06 10:45:43 -08001922 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001923 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001924
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001925 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001926 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1927 else
1928 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1929
1930 return 0;
1931}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001932
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001933/* Interrupt from PHY */
1934static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001935{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001936 struct net_device *dev = hw->dev[port];
1937 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001938 u16 istatus, phystat;
1939
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001940 if (!netif_running(dev))
1941 return;
1942
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001943 spin_lock(&sky2->phy_lock);
1944 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1945 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
1946
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001947 if (netif_msg_intr(sky2))
1948 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1949 sky2->netdev->name, istatus, phystat);
1950
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001951 if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001952 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001953 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001954 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001955 }
1956
Stephen Hemminger793b8832005-09-14 16:06:14 -07001957 if (istatus & PHY_M_IS_LSP_CHANGE)
1958 sky2->speed = sky2_phy_speed(hw, phystat);
1959
1960 if (istatus & PHY_M_IS_DUP_CHANGE)
1961 sky2->duplex =
1962 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1963
1964 if (istatus & PHY_M_IS_LST_CHANGE) {
1965 if (phystat & PHY_M_PS_LINK_UP)
1966 sky2_link_up(sky2);
1967 else
1968 sky2_link_down(sky2);
1969 }
1970out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001971 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001972}
1973
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001974/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08001975 * and tx queue is full (stopped).
1976 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001977static void sky2_tx_timeout(struct net_device *dev)
1978{
1979 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001980 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001981
1982 if (netif_msg_timer(sky2))
1983 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1984
Stephen Hemminger8f246642006-03-20 15:48:21 -08001985 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001986 dev->name, sky2->tx_cons, sky2->tx_prod,
1987 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
1988 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001989
Stephen Hemminger81906792007-02-15 16:40:33 -08001990 /* can't restart safely under softirq */
1991 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001992}
1993
1994static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1995{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001996 struct sky2_port *sky2 = netdev_priv(dev);
1997 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001998 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001999 int err;
2000 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002001 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002002
2003 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2004 return -EINVAL;
2005
Stephen Hemminger05745c42007-09-19 15:36:45 -07002006 if (new_mtu > ETH_DATA_LEN &&
2007 (hw->chip_id == CHIP_ID_YUKON_FE ||
2008 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002009 return -EINVAL;
2010
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002011 if (!netif_running(dev)) {
2012 dev->mtu = new_mtu;
2013 return 0;
2014 }
2015
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002016 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002017 sky2_write32(hw, B0_IMSK, 0);
2018
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002019 dev->trans_start = jiffies; /* prevent tx timeout */
2020 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002021 napi_disable(&hw->napi);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002022
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002023 synchronize_irq(hw->pdev->irq);
2024
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002025 if (sky2_read8(hw, B2_E_0) == 0)
Stephen Hemminger69161612007-06-04 17:23:26 -07002026 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002027
2028 ctl = gma_read16(hw, port, GM_GP_CTRL);
2029 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002030 sky2_rx_stop(sky2);
2031 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002032
2033 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002034
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002035 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2036 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002037
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002038 if (dev->mtu > ETH_DATA_LEN)
2039 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002040
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002041 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002042
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002043 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002044
2045 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002046 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002047
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002048 napi_enable(&hw->napi);
2049
Stephen Hemminger1b537562005-12-20 15:08:07 -08002050 if (err)
2051 dev_close(dev);
2052 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002053 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002054
Stephen Hemminger1b537562005-12-20 15:08:07 -08002055 netif_wake_queue(dev);
2056 }
2057
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002058 return err;
2059}
2060
Stephen Hemminger14d02632006-09-26 11:57:43 -07002061/* For small just reuse existing skb for next receive */
2062static struct sk_buff *receive_copy(struct sky2_port *sky2,
2063 const struct rx_ring_info *re,
2064 unsigned length)
2065{
2066 struct sk_buff *skb;
2067
2068 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2069 if (likely(skb)) {
2070 skb_reserve(skb, 2);
2071 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2072 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002073 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002074 skb->ip_summed = re->skb->ip_summed;
2075 skb->csum = re->skb->csum;
2076 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2077 length, PCI_DMA_FROMDEVICE);
2078 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002079 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002080 }
2081 return skb;
2082}
2083
2084/* Adjust length of skb with fragments to match received data */
2085static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2086 unsigned int length)
2087{
2088 int i, num_frags;
2089 unsigned int size;
2090
2091 /* put header into skb */
2092 size = min(length, hdr_space);
2093 skb->tail += size;
2094 skb->len += size;
2095 length -= size;
2096
2097 num_frags = skb_shinfo(skb)->nr_frags;
2098 for (i = 0; i < num_frags; i++) {
2099 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2100
2101 if (length == 0) {
2102 /* don't need this page */
2103 __free_page(frag->page);
2104 --skb_shinfo(skb)->nr_frags;
2105 } else {
2106 size = min(length, (unsigned) PAGE_SIZE);
2107
2108 frag->size = size;
2109 skb->data_len += size;
2110 skb->truesize += size;
2111 skb->len += size;
2112 length -= size;
2113 }
2114 }
2115}
2116
2117/* Normal packet - take skb from ring element and put in a new one */
2118static struct sk_buff *receive_new(struct sky2_port *sky2,
2119 struct rx_ring_info *re,
2120 unsigned int length)
2121{
2122 struct sk_buff *skb, *nskb;
2123 unsigned hdr_space = sky2->rx_data_size;
2124
Stephen Hemminger14d02632006-09-26 11:57:43 -07002125 /* Don't be tricky about reusing pages (yet) */
2126 nskb = sky2_rx_alloc(sky2);
2127 if (unlikely(!nskb))
2128 return NULL;
2129
2130 skb = re->skb;
2131 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2132
2133 prefetch(skb->data);
2134 re->skb = nskb;
2135 sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
2136
2137 if (skb_shinfo(skb)->nr_frags)
2138 skb_put_frags(skb, hdr_space, length);
2139 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002140 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002141 return skb;
2142}
2143
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002144/*
2145 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002146 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002147 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002148static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002149 u16 length, u32 status)
2150{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002151 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002152 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002153 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002154 u16 count = (status & GMR_FS_LEN) >> 16;
2155
2156#ifdef SKY2_VLAN_TAG_USED
2157 /* Account for vlan tag */
2158 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2159 count -= VLAN_HLEN;
2160#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002161
2162 if (unlikely(netif_msg_rx_status(sky2)))
2163 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002164 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002165
Stephen Hemminger793b8832005-09-14 16:06:14 -07002166 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002167 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002168
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002169 /* This chip has hardware problems that generates bogus status.
2170 * So do only marginal checking and expect higher level protocols
2171 * to handle crap frames.
2172 */
2173 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2174 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2175 length != count)
2176 goto okay;
2177
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002178 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002179 goto error;
2180
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002181 if (!(status & GMR_FS_RX_OK))
2182 goto resubmit;
2183
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002184 /* if length reported by DMA does not match PHY, packet was truncated */
2185 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002186 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002187
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002188okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002189 if (length < copybreak)
2190 skb = receive_copy(sky2, re, length);
2191 else
2192 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002193resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002194 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002195
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002196 return skb;
2197
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002198len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002199 /* Truncation of overlength packets
2200 causes PHY length to not match MAC length */
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002201 ++dev->stats.rx_length_errors;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002202 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002203 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2204 dev->name, status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002205 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002206
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002207error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002208 ++dev->stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002209 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002210 dev->stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002211 goto resubmit;
2212 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002213
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002214 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002215 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002216 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002217
2218 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002219 dev->stats.rx_length_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002220 if (status & GMR_FS_FRAGMENT)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002221 dev->stats.rx_frame_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002222 if (status & GMR_FS_CRC_ERR)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002223 dev->stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002224
Stephen Hemminger793b8832005-09-14 16:06:14 -07002225 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002226}
2227
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002228/* Transmit complete */
2229static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002230{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002231 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002232
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002233 if (netif_running(dev)) {
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002234 netif_tx_lock(dev);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002235 sky2_tx_complete(sky2, last);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002236 netif_tx_unlock(dev);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002237 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002238}
2239
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002240/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002241static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002242{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002243 int work_done = 0;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002244 unsigned rx[2] = { 0, 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002245
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002246 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002247 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002248 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002249 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemminger69161612007-06-04 17:23:26 -07002250 unsigned port = le->css & CSS_LINK_BIT;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002251 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002252 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002253 u32 status;
2254 u16 length;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002255
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002256 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002257
Stephen Hemminger69161612007-06-04 17:23:26 -07002258 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002259 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002260 length = le16_to_cpu(le->length);
2261 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002262
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002263 switch (le->opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002264 case OP_RXSTAT:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002265 ++rx[port];
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002266 skb = sky2_receive(dev, length, status);
Stephen Hemminger3225b912007-05-14 12:38:12 -07002267 if (unlikely(!skb)) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002268 dev->stats.rx_dropped++;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002269 break;
Stephen Hemminger3225b912007-05-14 12:38:12 -07002270 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002271
Stephen Hemminger69161612007-06-04 17:23:26 -07002272 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002273 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger69161612007-06-04 17:23:26 -07002274 if (sky2->rx_csum &&
2275 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2276 (le->css & CSS_TCPUDPCSOK))
2277 skb->ip_summed = CHECKSUM_UNNECESSARY;
2278 else
2279 skb->ip_summed = CHECKSUM_NONE;
2280 }
2281
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002282 skb->protocol = eth_type_trans(skb, dev);
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002283 dev->stats.rx_packets++;
2284 dev->stats.rx_bytes += skb->len;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002285 dev->last_rx = jiffies;
2286
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002287#ifdef SKY2_VLAN_TAG_USED
2288 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2289 vlan_hwaccel_receive_skb(skb,
2290 sky2->vlgrp,
2291 be16_to_cpu(sky2->rx_tag));
2292 } else
2293#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002294 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002295
Stephen Hemminger22e11702006-07-12 15:23:48 -07002296 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002297 if (++work_done >= to_do)
2298 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002299 break;
2300
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002301#ifdef SKY2_VLAN_TAG_USED
2302 case OP_RXVLAN:
2303 sky2->rx_tag = length;
2304 break;
2305
2306 case OP_RXCHKSVLAN:
2307 sky2->rx_tag = length;
2308 /* fall through */
2309#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002310 case OP_RXCHKS:
Stephen Hemminger87418302007-03-08 12:42:30 -08002311 if (!sky2->rx_csum)
2312 break;
2313
Stephen Hemminger05745c42007-09-19 15:36:45 -07002314 /* If this happens then driver assuming wrong format */
2315 if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
2316 if (net_ratelimit())
2317 printk(KERN_NOTICE "%s: unexpected"
2318 " checksum status\n",
2319 dev->name);
Stephen Hemminger69161612007-06-04 17:23:26 -07002320 break;
Stephen Hemminger05745c42007-09-19 15:36:45 -07002321 }
Stephen Hemminger69161612007-06-04 17:23:26 -07002322
Stephen Hemminger87418302007-03-08 12:42:30 -08002323 /* Both checksum counters are programmed to start at
2324 * the same offset, so unless there is a problem they
2325 * should match. This failure is an early indication that
2326 * hardware receive checksumming won't work.
2327 */
2328 if (likely(status >> 16 == (status & 0xffff))) {
2329 skb = sky2->rx_ring[sky2->rx_next].skb;
2330 skb->ip_summed = CHECKSUM_COMPLETE;
2331 skb->csum = status & 0xffff;
2332 } else {
2333 printk(KERN_NOTICE PFX "%s: hardware receive "
2334 "checksum problem (status = %#x)\n",
2335 dev->name, status);
2336 sky2->rx_csum = 0;
2337 sky2_write32(sky2->hw,
Stephen Hemminger69161612007-06-04 17:23:26 -07002338 Q_ADDR(rxqaddr[port], Q_CSR),
Stephen Hemminger87418302007-03-08 12:42:30 -08002339 BMU_DIS_RX_CHKSUM);
2340 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002341 break;
2342
2343 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002344 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002345 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2346 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002347 if (hw->dev[1])
2348 sky2_tx_done(hw->dev[1],
2349 ((status >> 24) & 0xff)
2350 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002351 break;
2352
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002353 default:
2354 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002355 printk(KERN_WARNING PFX
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002356 "unknown status opcode 0x%x\n", le->opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002357 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002358 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002359
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002360 /* Fully processed status ring so clear irq */
2361 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2362
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002363exit_loop:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002364 if (rx[0])
2365 sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002366
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002367 if (rx[1])
2368 sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002369
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002370 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002371}
2372
2373static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2374{
2375 struct net_device *dev = hw->dev[port];
2376
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002377 if (net_ratelimit())
2378 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2379 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002380
2381 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002382 if (net_ratelimit())
2383 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2384 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002385 /* Clear IRQ */
2386 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2387 }
2388
2389 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002390 if (net_ratelimit())
2391 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2392 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002393
2394 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2395 }
2396
2397 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002398 if (net_ratelimit())
2399 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002400 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2401 }
2402
2403 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002404 if (net_ratelimit())
2405 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002406 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2407 }
2408
2409 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002410 if (net_ratelimit())
2411 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2412 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002413 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2414 }
2415}
2416
2417static void sky2_hw_intr(struct sky2_hw *hw)
2418{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002419 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002420 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002421 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2422
2423 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002424
Stephen Hemminger793b8832005-09-14 16:06:14 -07002425 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002426 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002427
2428 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002429 u16 pci_err;
2430
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002431 pci_read_config_word(pdev, PCI_STATUS, &pci_err);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002432 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002433 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002434 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002435
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002436 pci_write_config_word(pdev, PCI_STATUS,
2437 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002438 }
2439
2440 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002441 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002442 int pos = pci_find_aer_capability(hw->pdev);
2443 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002444
Stephen Hemminger555382c2007-08-29 12:58:14 -07002445 pci_read_config_dword(pdev, pos + PCI_ERR_UNCOR_STATUS, &err);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002446 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002447 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
2448 pci_cleanup_aer_uncorrect_error_status(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002449 }
2450
2451 if (status & Y2_HWE_L1_MASK)
2452 sky2_hw_error(hw, 0, status);
2453 status >>= 8;
2454 if (status & Y2_HWE_L1_MASK)
2455 sky2_hw_error(hw, 1, status);
2456}
2457
2458static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2459{
2460 struct net_device *dev = hw->dev[port];
2461 struct sky2_port *sky2 = netdev_priv(dev);
2462 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2463
2464 if (netif_msg_intr(sky2))
2465 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2466 dev->name, status);
2467
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002468 if (status & GM_IS_RX_CO_OV)
2469 gma_read16(hw, port, GM_RX_IRQ_SRC);
2470
2471 if (status & GM_IS_TX_CO_OV)
2472 gma_read16(hw, port, GM_TX_IRQ_SRC);
2473
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002474 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002475 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002476 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2477 }
2478
2479 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002480 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002481 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2482 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002483}
2484
Stephen Hemminger40b01722007-04-11 14:47:59 -07002485/* This should never happen it is a bug. */
2486static void sky2_le_error(struct sky2_hw *hw, unsigned port,
2487 u16 q, unsigned ring_size)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002488{
2489 struct net_device *dev = hw->dev[port];
2490 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002491 unsigned idx;
2492 const u64 *le = (q == Q_R1 || q == Q_R2)
2493 ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002494
Stephen Hemminger40b01722007-04-11 14:47:59 -07002495 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2496 printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
2497 dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
2498 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002499
Stephen Hemminger40b01722007-04-11 14:47:59 -07002500 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002501}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002502
Stephen Hemminger75e80682007-09-19 15:36:46 -07002503static int sky2_rx_hung(struct net_device *dev)
2504{
2505 struct sky2_port *sky2 = netdev_priv(dev);
2506 struct sky2_hw *hw = sky2->hw;
2507 unsigned port = sky2->port;
2508 unsigned rxq = rxqaddr[port];
2509 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2510 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2511 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2512 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2513
2514 /* If idle and MAC or PCI is stuck */
2515 if (sky2->check.last == dev->last_rx &&
2516 ((mac_rp == sky2->check.mac_rp &&
2517 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2518 /* Check if the PCI RX hang */
2519 (fifo_rp == sky2->check.fifo_rp &&
2520 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2521 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2522 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2523 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2524 return 1;
2525 } else {
2526 sky2->check.last = dev->last_rx;
2527 sky2->check.mac_rp = mac_rp;
2528 sky2->check.mac_lev = mac_lev;
2529 sky2->check.fifo_rp = fifo_rp;
2530 sky2->check.fifo_lev = fifo_lev;
2531 return 0;
2532 }
2533}
2534
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002535static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002536{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002537 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002538
Stephen Hemminger75e80682007-09-19 15:36:46 -07002539 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002540 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002541 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002542 } else {
2543 int i, active = 0;
2544
2545 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002546 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002547 if (!netif_running(dev))
2548 continue;
2549 ++active;
2550
2551 /* For chips with Rx FIFO, check if stuck */
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002552 if ((hw->flags & SKY2_HW_FIFO_HANG_CHECK) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002553 sky2_rx_hung(dev)) {
2554 pr_info(PFX "%s: receiver hang detected\n",
2555 dev->name);
2556 schedule_work(&hw->restart_work);
2557 return;
2558 }
2559 }
2560
2561 if (active == 0)
2562 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002563 }
2564
Stephen Hemminger75e80682007-09-19 15:36:46 -07002565 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002566}
2567
Stephen Hemminger40b01722007-04-11 14:47:59 -07002568/* Hardware/software error handling */
2569static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002570{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002571 if (net_ratelimit())
2572 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002573
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002574 if (status & Y2_IS_HW_ERR)
2575 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002576
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002577 if (status & Y2_IS_IRQ_MAC1)
2578 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002579
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002580 if (status & Y2_IS_IRQ_MAC2)
2581 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002582
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002583 if (status & Y2_IS_CHK_RX1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002584 sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002585
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002586 if (status & Y2_IS_CHK_RX2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002587 sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002588
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002589 if (status & Y2_IS_CHK_TXA1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002590 sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002591
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002592 if (status & Y2_IS_CHK_TXA2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002593 sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
2594}
2595
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002596static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002597{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002598 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002599 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002600 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002601 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002602
2603 if (unlikely(status & Y2_IS_ERROR))
2604 sky2_err_intr(hw, status);
2605
2606 if (status & Y2_IS_IRQ_PHY1)
2607 sky2_phy_intr(hw, 0);
2608
2609 if (status & Y2_IS_IRQ_PHY2)
2610 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002611
Stephen Hemminger26691832007-10-11 18:31:13 -07002612 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2613 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002614
David S. Miller6f535762007-10-11 18:08:29 -07002615 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07002616 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002617 }
David S. Miller6f535762007-10-11 18:08:29 -07002618
Stephen Hemminger26691832007-10-11 18:31:13 -07002619 /* Bug/Errata workaround?
2620 * Need to kick the TX irq moderation timer.
2621 */
2622 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
2623 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
2624 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2625 }
2626 napi_complete(napi);
2627 sky2_read32(hw, B0_Y2_SP_LISR);
2628done:
2629
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002630 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002631}
2632
David Howells7d12e782006-10-05 14:55:46 +01002633static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002634{
2635 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002636 u32 status;
2637
2638 /* Reading this mask interrupts as side effect */
2639 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2640 if (status == 0 || status == ~0)
2641 return IRQ_NONE;
2642
2643 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002644
2645 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002646
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002647 return IRQ_HANDLED;
2648}
2649
2650#ifdef CONFIG_NET_POLL_CONTROLLER
2651static void sky2_netpoll(struct net_device *dev)
2652{
2653 struct sky2_port *sky2 = netdev_priv(dev);
2654
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002655 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002656}
2657#endif
2658
2659/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002660static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002661{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002662 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002663 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002664 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002665 case CHIP_ID_YUKON_EX:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002666 return 125;
2667
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002668 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002669 return 100;
2670
2671 case CHIP_ID_YUKON_FE_P:
2672 return 50;
2673
2674 case CHIP_ID_YUKON_XL:
2675 return 156;
2676
2677 default:
2678 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002679 }
2680}
2681
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002682static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2683{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002684 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002685}
2686
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002687static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2688{
2689 return clk / sky2_mhz(hw);
2690}
2691
2692
Stephen Hemmingere3173832007-02-06 10:45:39 -08002693static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002694{
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002695 int rc;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002696 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002697
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002698 /* Enable all clocks and check for bad PCI access */
2699 rc = pci_write_config_dword(hw->pdev, PCI_DEV_REG3, 0);
2700 if (rc)
2701 return rc;
Stephen Hemminger451af332007-06-04 17:23:24 -07002702
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002703 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002704
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002705 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002706 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2707
2708 switch(hw->chip_id) {
2709 case CHIP_ID_YUKON_XL:
2710 hw->flags = SKY2_HW_GIGABIT
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002711 | SKY2_HW_NEWER_PHY;
2712 if (hw->chip_rev < 3)
2713 hw->flags |= SKY2_HW_FIFO_HANG_CHECK;
2714
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002715 break;
2716
2717 case CHIP_ID_YUKON_EC_U:
2718 hw->flags = SKY2_HW_GIGABIT
2719 | SKY2_HW_NEWER_PHY
2720 | SKY2_HW_ADV_POWER_CTL;
2721 break;
2722
2723 case CHIP_ID_YUKON_EX:
2724 hw->flags = SKY2_HW_GIGABIT
2725 | SKY2_HW_NEWER_PHY
2726 | SKY2_HW_NEW_LE
2727 | SKY2_HW_ADV_POWER_CTL;
2728
2729 /* New transmit checksum */
2730 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2731 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2732 break;
2733
2734 case CHIP_ID_YUKON_EC:
2735 /* This rev is really old, and requires untested workarounds */
2736 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2737 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2738 return -EOPNOTSUPP;
2739 }
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002740 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_FIFO_HANG_CHECK;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002741 break;
2742
2743 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002744 break;
2745
Stephen Hemminger05745c42007-09-19 15:36:45 -07002746 case CHIP_ID_YUKON_FE_P:
2747 hw->flags = SKY2_HW_NEWER_PHY
2748 | SKY2_HW_NEW_LE
2749 | SKY2_HW_AUTO_TX_SUM
2750 | SKY2_HW_ADV_POWER_CTL;
2751 break;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002752 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002753 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2754 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002755 return -EOPNOTSUPP;
2756 }
2757
Stephen Hemmingere3173832007-02-06 10:45:39 -08002758 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002759 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
2760 hw->flags |= SKY2_HW_FIBRE_PHY;
2761
2762
Stephen Hemmingere3173832007-02-06 10:45:39 -08002763 hw->ports = 1;
2764 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2765 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2766 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2767 ++hw->ports;
2768 }
2769
2770 return 0;
2771}
2772
2773static void sky2_reset(struct sky2_hw *hw)
2774{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002775 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002776 u16 status;
Stephen Hemminger555382c2007-08-29 12:58:14 -07002777 int i, cap;
2778 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002779
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002780 /* disable ASF */
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07002781 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2782 status = sky2_read16(hw, HCU_CCSR);
2783 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2784 HCU_CCSR_UC_STATE_MSK);
2785 sky2_write16(hw, HCU_CCSR, status);
2786 } else
2787 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2788 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002789
2790 /* do a SW reset */
2791 sky2_write8(hw, B0_CTST, CS_RST_SET);
2792 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2793
Stephen Hemmingerac93a392007-11-05 15:52:08 -08002794 /* allow writes to PCI config */
2795 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2796
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002797 /* clear PCI errors, if any */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002798 pci_read_config_word(pdev, PCI_STATUS, &status);
2799 status |= PCI_STATUS_ERROR_BITS;
2800 pci_write_config_word(pdev, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002801
2802 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2803
Stephen Hemminger555382c2007-08-29 12:58:14 -07002804 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
2805 if (cap) {
2806 /* Check for advanced error reporting */
2807 pci_cleanup_aer_uncorrect_error_status(pdev);
2808 pci_cleanup_aer_correct_error_status(pdev);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002809
Stephen Hemminger555382c2007-08-29 12:58:14 -07002810 /* If error bit is stuck on ignore it */
2811 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
2812 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
2813
2814 else if (pci_enable_pcie_error_reporting(pdev))
2815 hwe_mask |= Y2_IS_PCI_EXP;
2816 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002817
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08002818 sky2_power_on(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002819
2820 for (i = 0; i < hw->ports; i++) {
2821 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2822 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07002823
2824 if (hw->chip_id == CHIP_ID_YUKON_EX)
2825 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
2826 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
2827 | GMC_BYP_RETR_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002828 }
2829
Stephen Hemminger793b8832005-09-14 16:06:14 -07002830 /* Clear I2C IRQ noise */
2831 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002832
2833 /* turn off hardware timer (unused) */
2834 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2835 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002836
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002837 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2838
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002839 /* Turn off descriptor polling */
2840 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002841
2842 /* Turn off receive timestamp */
2843 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002844 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002845
2846 /* enable the Tx Arbiters */
2847 for (i = 0; i < hw->ports; i++)
2848 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2849
2850 /* Initialize ram interface */
2851 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002852 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002853
2854 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2855 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2856 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2857 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2858 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2859 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2860 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2861 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2862 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2863 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2864 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2865 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2866 }
2867
Stephen Hemminger555382c2007-08-29 12:58:14 -07002868 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002869
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002870 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002871 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002872
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002873 memset(hw->st_le, 0, STATUS_LE_BYTES);
2874 hw->st_idx = 0;
2875
2876 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2877 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2878
2879 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002880 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002881
2882 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002883 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002884
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002885 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2886 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002887
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002888 /* set Status-FIFO ISR watermark */
2889 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2890 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2891 else
2892 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002893
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002894 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002895 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2896 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002897
Stephen Hemminger793b8832005-09-14 16:06:14 -07002898 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002899 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2900
2901 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2902 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2903 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08002904}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002905
Stephen Hemminger81906792007-02-15 16:40:33 -08002906static void sky2_restart(struct work_struct *work)
2907{
2908 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
2909 struct net_device *dev;
2910 int i, err;
2911
Stephen Hemminger81906792007-02-15 16:40:33 -08002912 rtnl_lock();
2913 sky2_write32(hw, B0_IMSK, 0);
2914 sky2_read32(hw, B0_IMSK);
Stephen Hemminger6de16232007-10-17 13:26:42 -07002915 napi_disable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08002916
Stephen Hemminger81906792007-02-15 16:40:33 -08002917 for (i = 0; i < hw->ports; i++) {
2918 dev = hw->dev[i];
2919 if (netif_running(dev))
2920 sky2_down(dev);
2921 }
2922
2923 sky2_reset(hw);
2924 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07002925 napi_enable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08002926
2927 for (i = 0; i < hw->ports; i++) {
2928 dev = hw->dev[i];
2929 if (netif_running(dev)) {
2930 err = sky2_up(dev);
2931 if (err) {
2932 printk(KERN_INFO PFX "%s: could not restart %d\n",
2933 dev->name, err);
2934 dev_close(dev);
2935 }
2936 }
2937 }
2938
Stephen Hemminger81906792007-02-15 16:40:33 -08002939 rtnl_unlock();
2940}
2941
Stephen Hemmingere3173832007-02-06 10:45:39 -08002942static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
2943{
2944 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
2945}
2946
2947static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2948{
2949 const struct sky2_port *sky2 = netdev_priv(dev);
2950
2951 wol->supported = sky2_wol_supported(sky2->hw);
2952 wol->wolopts = sky2->wol;
2953}
2954
2955static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2956{
2957 struct sky2_port *sky2 = netdev_priv(dev);
2958 struct sky2_hw *hw = sky2->hw;
2959
2960 if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
2961 return -EOPNOTSUPP;
2962
2963 sky2->wol = wol->wolopts;
2964
Stephen Hemminger05745c42007-09-19 15:36:45 -07002965 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
2966 hw->chip_id == CHIP_ID_YUKON_EX ||
2967 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingere3173832007-02-06 10:45:39 -08002968 sky2_write32(hw, B0_CTST, sky2->wol
2969 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
2970
2971 if (!netif_running(dev))
2972 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002973 return 0;
2974}
2975
Stephen Hemminger28bd1812006-01-17 13:43:19 -08002976static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002977{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002978 if (sky2_is_copper(hw)) {
2979 u32 modes = SUPPORTED_10baseT_Half
2980 | SUPPORTED_10baseT_Full
2981 | SUPPORTED_100baseT_Half
2982 | SUPPORTED_100baseT_Full
2983 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002984
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002985 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002986 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002987 | SUPPORTED_1000baseT_Full;
2988 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002989 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002990 return SUPPORTED_1000baseT_Half
2991 | SUPPORTED_1000baseT_Full
2992 | SUPPORTED_Autoneg
2993 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002994}
2995
Stephen Hemminger793b8832005-09-14 16:06:14 -07002996static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002997{
2998 struct sky2_port *sky2 = netdev_priv(dev);
2999 struct sky2_hw *hw = sky2->hw;
3000
3001 ecmd->transceiver = XCVR_INTERNAL;
3002 ecmd->supported = sky2_supported_modes(hw);
3003 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003004 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003005 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003006 ecmd->speed = sky2->speed;
3007 } else {
3008 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003009 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003010 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003011
3012 ecmd->advertising = sky2->advertising;
3013 ecmd->autoneg = sky2->autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003014 ecmd->duplex = sky2->duplex;
3015 return 0;
3016}
3017
3018static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3019{
3020 struct sky2_port *sky2 = netdev_priv(dev);
3021 const struct sky2_hw *hw = sky2->hw;
3022 u32 supported = sky2_supported_modes(hw);
3023
3024 if (ecmd->autoneg == AUTONEG_ENABLE) {
3025 ecmd->advertising = supported;
3026 sky2->duplex = -1;
3027 sky2->speed = -1;
3028 } else {
3029 u32 setting;
3030
Stephen Hemminger793b8832005-09-14 16:06:14 -07003031 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003032 case SPEED_1000:
3033 if (ecmd->duplex == DUPLEX_FULL)
3034 setting = SUPPORTED_1000baseT_Full;
3035 else if (ecmd->duplex == DUPLEX_HALF)
3036 setting = SUPPORTED_1000baseT_Half;
3037 else
3038 return -EINVAL;
3039 break;
3040 case SPEED_100:
3041 if (ecmd->duplex == DUPLEX_FULL)
3042 setting = SUPPORTED_100baseT_Full;
3043 else if (ecmd->duplex == DUPLEX_HALF)
3044 setting = SUPPORTED_100baseT_Half;
3045 else
3046 return -EINVAL;
3047 break;
3048
3049 case SPEED_10:
3050 if (ecmd->duplex == DUPLEX_FULL)
3051 setting = SUPPORTED_10baseT_Full;
3052 else if (ecmd->duplex == DUPLEX_HALF)
3053 setting = SUPPORTED_10baseT_Half;
3054 else
3055 return -EINVAL;
3056 break;
3057 default:
3058 return -EINVAL;
3059 }
3060
3061 if ((setting & supported) == 0)
3062 return -EINVAL;
3063
3064 sky2->speed = ecmd->speed;
3065 sky2->duplex = ecmd->duplex;
3066 }
3067
3068 sky2->autoneg = ecmd->autoneg;
3069 sky2->advertising = ecmd->advertising;
3070
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003071 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003072 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003073 sky2_set_multicast(dev);
3074 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003075
3076 return 0;
3077}
3078
3079static void sky2_get_drvinfo(struct net_device *dev,
3080 struct ethtool_drvinfo *info)
3081{
3082 struct sky2_port *sky2 = netdev_priv(dev);
3083
3084 strcpy(info->driver, DRV_NAME);
3085 strcpy(info->version, DRV_VERSION);
3086 strcpy(info->fw_version, "N/A");
3087 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3088}
3089
3090static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003091 char name[ETH_GSTRING_LEN];
3092 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003093} sky2_stats[] = {
3094 { "tx_bytes", GM_TXO_OK_HI },
3095 { "rx_bytes", GM_RXO_OK_HI },
3096 { "tx_broadcast", GM_TXF_BC_OK },
3097 { "rx_broadcast", GM_RXF_BC_OK },
3098 { "tx_multicast", GM_TXF_MC_OK },
3099 { "rx_multicast", GM_RXF_MC_OK },
3100 { "tx_unicast", GM_TXF_UC_OK },
3101 { "rx_unicast", GM_RXF_UC_OK },
3102 { "tx_mac_pause", GM_TXF_MPAUSE },
3103 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003104 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003105 { "late_collision",GM_TXF_LAT_COL },
3106 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003107 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003108 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003109
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003110 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003111 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003112 { "rx_64_byte_packets", GM_RXF_64B },
3113 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3114 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3115 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3116 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3117 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3118 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003119 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003120 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3121 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003122 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003123
3124 { "tx_64_byte_packets", GM_TXF_64B },
3125 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3126 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3127 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3128 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3129 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3130 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3131 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003132};
3133
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003134static u32 sky2_get_rx_csum(struct net_device *dev)
3135{
3136 struct sky2_port *sky2 = netdev_priv(dev);
3137
3138 return sky2->rx_csum;
3139}
3140
3141static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3142{
3143 struct sky2_port *sky2 = netdev_priv(dev);
3144
3145 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003146
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003147 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3148 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3149
3150 return 0;
3151}
3152
3153static u32 sky2_get_msglevel(struct net_device *netdev)
3154{
3155 struct sky2_port *sky2 = netdev_priv(netdev);
3156 return sky2->msg_enable;
3157}
3158
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003159static int sky2_nway_reset(struct net_device *dev)
3160{
3161 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003162
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003163 if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003164 return -EINVAL;
3165
Stephen Hemminger1b537562005-12-20 15:08:07 -08003166 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003167 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003168
3169 return 0;
3170}
3171
Stephen Hemminger793b8832005-09-14 16:06:14 -07003172static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003173{
3174 struct sky2_hw *hw = sky2->hw;
3175 unsigned port = sky2->port;
3176 int i;
3177
3178 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003179 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003180 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003181 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003182
Stephen Hemminger793b8832005-09-14 16:06:14 -07003183 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003184 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3185}
3186
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003187static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3188{
3189 struct sky2_port *sky2 = netdev_priv(netdev);
3190 sky2->msg_enable = value;
3191}
3192
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003193static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003194{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003195 switch (sset) {
3196 case ETH_SS_STATS:
3197 return ARRAY_SIZE(sky2_stats);
3198 default:
3199 return -EOPNOTSUPP;
3200 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003201}
3202
3203static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003204 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003205{
3206 struct sky2_port *sky2 = netdev_priv(dev);
3207
Stephen Hemminger793b8832005-09-14 16:06:14 -07003208 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003209}
3210
Stephen Hemminger793b8832005-09-14 16:06:14 -07003211static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003212{
3213 int i;
3214
3215 switch (stringset) {
3216 case ETH_SS_STATS:
3217 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3218 memcpy(data + i * ETH_GSTRING_LEN,
3219 sky2_stats[i].name, ETH_GSTRING_LEN);
3220 break;
3221 }
3222}
3223
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003224static int sky2_set_mac_address(struct net_device *dev, void *p)
3225{
3226 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003227 struct sky2_hw *hw = sky2->hw;
3228 unsigned port = sky2->port;
3229 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003230
3231 if (!is_valid_ether_addr(addr->sa_data))
3232 return -EADDRNOTAVAIL;
3233
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003234 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003235 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003236 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003237 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003238 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003239
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003240 /* virtual address for data */
3241 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3242
3243 /* physical address: used for pause frames */
3244 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003245
3246 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003247}
3248
Stephen Hemmingera052b522006-10-17 10:24:23 -07003249static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3250{
3251 u32 bit;
3252
3253 bit = ether_crc(ETH_ALEN, addr) & 63;
3254 filter[bit >> 3] |= 1 << (bit & 7);
3255}
3256
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003257static void sky2_set_multicast(struct net_device *dev)
3258{
3259 struct sky2_port *sky2 = netdev_priv(dev);
3260 struct sky2_hw *hw = sky2->hw;
3261 unsigned port = sky2->port;
3262 struct dev_mc_list *list = dev->mc_list;
3263 u16 reg;
3264 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003265 int rx_pause;
3266 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003267
Stephen Hemmingera052b522006-10-17 10:24:23 -07003268 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003269 memset(filter, 0, sizeof(filter));
3270
3271 reg = gma_read16(hw, port, GM_RX_CTRL);
3272 reg |= GM_RXCR_UCF_ENA;
3273
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003274 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003275 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003276 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003277 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003278 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003279 reg &= ~GM_RXCR_MCF_ENA;
3280 else {
3281 int i;
3282 reg |= GM_RXCR_MCF_ENA;
3283
Stephen Hemmingera052b522006-10-17 10:24:23 -07003284 if (rx_pause)
3285 sky2_add_filter(filter, pause_mc_addr);
3286
3287 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3288 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003289 }
3290
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003291 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003292 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003293 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003294 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003295 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003296 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003297 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003298 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003299
3300 gma_write16(hw, port, GM_RX_CTRL, reg);
3301}
3302
3303/* Can have one global because blinking is controlled by
3304 * ethtool and that is always under RTNL mutex
3305 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003306static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003307{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003308 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003309
Stephen Hemminger793b8832005-09-14 16:06:14 -07003310 switch (hw->chip_id) {
3311 case CHIP_ID_YUKON_XL:
3312 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3313 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3314 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3315 on ? (PHY_M_LEDC_LOS_CTRL(1) |
3316 PHY_M_LEDC_INIT_CTRL(7) |
3317 PHY_M_LEDC_STA1_CTRL(7) |
3318 PHY_M_LEDC_STA0_CTRL(7))
3319 : 0);
3320
3321 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3322 break;
3323
3324 default:
3325 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
Stephen Hemminger0efdf262006-12-05 12:03:41 -08003326 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
3327 on ? PHY_M_LED_ALL : 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003328 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003329}
3330
3331/* blink LED's for finding board */
3332static int sky2_phys_id(struct net_device *dev, u32 data)
3333{
3334 struct sky2_port *sky2 = netdev_priv(dev);
3335 struct sky2_hw *hw = sky2->hw;
3336 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003337 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003338 long ms;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003339 int interrupted;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003340 int onoff = 1;
3341
Stephen Hemminger793b8832005-09-14 16:06:14 -07003342 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003343 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
3344 else
3345 ms = data * 1000;
3346
3347 /* save initial values */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003348 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003349 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3350 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3351 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3352 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
3353 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3354 } else {
3355 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
3356 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
3357 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003358
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003359 interrupted = 0;
3360 while (!interrupted && ms > 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003361 sky2_led(hw, port, onoff);
3362 onoff = !onoff;
3363
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003364 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003365 interrupted = msleep_interruptible(250);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003366 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003367
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003368 ms -= 250;
3369 }
3370
3371 /* resume regularly scheduled programming */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003372 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3373 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3374 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3375 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
3376 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3377 } else {
3378 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
3379 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
3380 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003381 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003382
3383 return 0;
3384}
3385
3386static void sky2_get_pauseparam(struct net_device *dev,
3387 struct ethtool_pauseparam *ecmd)
3388{
3389 struct sky2_port *sky2 = netdev_priv(dev);
3390
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003391 switch (sky2->flow_mode) {
3392 case FC_NONE:
3393 ecmd->tx_pause = ecmd->rx_pause = 0;
3394 break;
3395 case FC_TX:
3396 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3397 break;
3398 case FC_RX:
3399 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3400 break;
3401 case FC_BOTH:
3402 ecmd->tx_pause = ecmd->rx_pause = 1;
3403 }
3404
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003405 ecmd->autoneg = sky2->autoneg;
3406}
3407
3408static int sky2_set_pauseparam(struct net_device *dev,
3409 struct ethtool_pauseparam *ecmd)
3410{
3411 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003412
3413 sky2->autoneg = ecmd->autoneg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003414 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003415
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003416 if (netif_running(dev))
3417 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003418
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003419 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003420}
3421
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003422static int sky2_get_coalesce(struct net_device *dev,
3423 struct ethtool_coalesce *ecmd)
3424{
3425 struct sky2_port *sky2 = netdev_priv(dev);
3426 struct sky2_hw *hw = sky2->hw;
3427
3428 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3429 ecmd->tx_coalesce_usecs = 0;
3430 else {
3431 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3432 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3433 }
3434 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3435
3436 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3437 ecmd->rx_coalesce_usecs = 0;
3438 else {
3439 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3440 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3441 }
3442 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3443
3444 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3445 ecmd->rx_coalesce_usecs_irq = 0;
3446 else {
3447 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3448 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3449 }
3450
3451 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3452
3453 return 0;
3454}
3455
3456/* Note: this affect both ports */
3457static int sky2_set_coalesce(struct net_device *dev,
3458 struct ethtool_coalesce *ecmd)
3459{
3460 struct sky2_port *sky2 = netdev_priv(dev);
3461 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003462 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003463
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003464 if (ecmd->tx_coalesce_usecs > tmax ||
3465 ecmd->rx_coalesce_usecs > tmax ||
3466 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003467 return -EINVAL;
3468
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003469 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003470 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003471 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003472 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003473 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003474 return -EINVAL;
3475
3476 if (ecmd->tx_coalesce_usecs == 0)
3477 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3478 else {
3479 sky2_write32(hw, STAT_TX_TIMER_INI,
3480 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3481 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3482 }
3483 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3484
3485 if (ecmd->rx_coalesce_usecs == 0)
3486 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3487 else {
3488 sky2_write32(hw, STAT_LEV_TIMER_INI,
3489 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3490 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3491 }
3492 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3493
3494 if (ecmd->rx_coalesce_usecs_irq == 0)
3495 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3496 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003497 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003498 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3499 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3500 }
3501 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3502 return 0;
3503}
3504
Stephen Hemminger793b8832005-09-14 16:06:14 -07003505static void sky2_get_ringparam(struct net_device *dev,
3506 struct ethtool_ringparam *ering)
3507{
3508 struct sky2_port *sky2 = netdev_priv(dev);
3509
3510 ering->rx_max_pending = RX_MAX_PENDING;
3511 ering->rx_mini_max_pending = 0;
3512 ering->rx_jumbo_max_pending = 0;
3513 ering->tx_max_pending = TX_RING_SIZE - 1;
3514
3515 ering->rx_pending = sky2->rx_pending;
3516 ering->rx_mini_pending = 0;
3517 ering->rx_jumbo_pending = 0;
3518 ering->tx_pending = sky2->tx_pending;
3519}
3520
3521static int sky2_set_ringparam(struct net_device *dev,
3522 struct ethtool_ringparam *ering)
3523{
3524 struct sky2_port *sky2 = netdev_priv(dev);
3525 int err = 0;
3526
3527 if (ering->rx_pending > RX_MAX_PENDING ||
3528 ering->rx_pending < 8 ||
3529 ering->tx_pending < MAX_SKB_TX_LE ||
3530 ering->tx_pending > TX_RING_SIZE - 1)
3531 return -EINVAL;
3532
3533 if (netif_running(dev))
3534 sky2_down(dev);
3535
3536 sky2->rx_pending = ering->rx_pending;
3537 sky2->tx_pending = ering->tx_pending;
3538
Stephen Hemminger1b537562005-12-20 15:08:07 -08003539 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003540 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003541 if (err)
3542 dev_close(dev);
Stephen Hemminger6ed995b2005-12-20 15:08:08 -08003543 else
3544 sky2_set_multicast(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003545 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003546
3547 return err;
3548}
3549
Stephen Hemminger793b8832005-09-14 16:06:14 -07003550static int sky2_get_regs_len(struct net_device *dev)
3551{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003552 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003553}
3554
3555/*
3556 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003557 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003558 */
3559static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3560 void *p)
3561{
3562 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003563 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003564 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003565
3566 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003567
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003568 for (b = 0; b < 128; b++) {
3569 /* This complicated switch statement is to make sure and
3570 * only access regions that are unreserved.
3571 * Some blocks are only valid on dual port cards.
3572 * and block 3 has some special diagnostic registers that
3573 * are poison.
3574 */
3575 switch (b) {
3576 case 3:
3577 /* skip diagnostic ram region */
3578 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
3579 break;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003580
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003581 /* dual port cards only */
3582 case 5: /* Tx Arbiter 2 */
3583 case 9: /* RX2 */
3584 case 14 ... 15: /* TX2 */
3585 case 17: case 19: /* Ram Buffer 2 */
3586 case 22 ... 23: /* Tx Ram Buffer 2 */
3587 case 25: /* Rx MAC Fifo 1 */
3588 case 27: /* Tx MAC Fifo 2 */
3589 case 31: /* GPHY 2 */
3590 case 40 ... 47: /* Pattern Ram 2 */
3591 case 52: case 54: /* TCP Segmentation 2 */
3592 case 112 ... 116: /* GMAC 2 */
3593 if (sky2->hw->ports == 1)
3594 goto reserved;
3595 /* fall through */
3596 case 0: /* Control */
3597 case 2: /* Mac address */
3598 case 4: /* Tx Arbiter 1 */
3599 case 7: /* PCI express reg */
3600 case 8: /* RX1 */
3601 case 12 ... 13: /* TX1 */
3602 case 16: case 18:/* Rx Ram Buffer 1 */
3603 case 20 ... 21: /* Tx Ram Buffer 1 */
3604 case 24: /* Rx MAC Fifo 1 */
3605 case 26: /* Tx MAC Fifo 1 */
3606 case 28 ... 29: /* Descriptor and status unit */
3607 case 30: /* GPHY 1*/
3608 case 32 ... 39: /* Pattern Ram 1 */
3609 case 48: case 50: /* TCP Segmentation 1 */
3610 case 56 ... 60: /* PCI space */
3611 case 80 ... 84: /* GMAC 1 */
3612 memcpy_fromio(p, io, 128);
3613 break;
3614 default:
3615reserved:
3616 memset(p, 0, 128);
3617 }
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003618
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003619 p += 128;
3620 io += 128;
3621 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003622}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003623
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003624/* In order to do Jumbo packets on these chips, need to turn off the
3625 * transmit store/forward. Therefore checksum offload won't work.
3626 */
3627static int no_tx_offload(struct net_device *dev)
3628{
3629 const struct sky2_port *sky2 = netdev_priv(dev);
3630 const struct sky2_hw *hw = sky2->hw;
3631
Stephen Hemminger69161612007-06-04 17:23:26 -07003632 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003633}
3634
3635static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3636{
3637 if (data && no_tx_offload(dev))
3638 return -EINVAL;
3639
3640 return ethtool_op_set_tx_csum(dev, data);
3641}
3642
3643
3644static int sky2_set_tso(struct net_device *dev, u32 data)
3645{
3646 if (data && no_tx_offload(dev))
3647 return -EINVAL;
3648
3649 return ethtool_op_set_tso(dev, data);
3650}
3651
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003652static int sky2_get_eeprom_len(struct net_device *dev)
3653{
3654 struct sky2_port *sky2 = netdev_priv(dev);
3655 u16 reg2;
3656
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003657 pci_read_config_word(sky2->hw->pdev, PCI_DEV_REG2, &reg2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003658 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3659}
3660
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003661static u32 sky2_vpd_read(struct pci_dev *pdev, int cap, u16 offset)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003662{
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003663 u32 val;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003664
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003665 pci_write_config_word(pdev, cap + PCI_VPD_ADDR, offset);
3666
3667 do {
3668 pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
3669 } while (!(offset & PCI_VPD_ADDR_F));
3670
3671 pci_read_config_dword(pdev, cap + PCI_VPD_DATA, &val);
3672 return val;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003673}
3674
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003675static void sky2_vpd_write(struct pci_dev *pdev, int cap, u16 offset, u32 val)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003676{
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003677 pci_write_config_word(pdev, cap + PCI_VPD_DATA, val);
3678 pci_write_config_dword(pdev, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003679 do {
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003680 pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
3681 } while (offset & PCI_VPD_ADDR_F);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003682}
3683
3684static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3685 u8 *data)
3686{
3687 struct sky2_port *sky2 = netdev_priv(dev);
3688 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3689 int length = eeprom->len;
3690 u16 offset = eeprom->offset;
3691
3692 if (!cap)
3693 return -EINVAL;
3694
3695 eeprom->magic = SKY2_EEPROM_MAGIC;
3696
3697 while (length > 0) {
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003698 u32 val = sky2_vpd_read(sky2->hw->pdev, cap, offset);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003699 int n = min_t(int, length, sizeof(val));
3700
3701 memcpy(data, &val, n);
3702 length -= n;
3703 data += n;
3704 offset += n;
3705 }
3706 return 0;
3707}
3708
3709static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3710 u8 *data)
3711{
3712 struct sky2_port *sky2 = netdev_priv(dev);
3713 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3714 int length = eeprom->len;
3715 u16 offset = eeprom->offset;
3716
3717 if (!cap)
3718 return -EINVAL;
3719
3720 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3721 return -EINVAL;
3722
3723 while (length > 0) {
3724 u32 val;
3725 int n = min_t(int, length, sizeof(val));
3726
3727 if (n < sizeof(val))
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003728 val = sky2_vpd_read(sky2->hw->pdev, cap, offset);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003729 memcpy(&val, data, n);
3730
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003731 sky2_vpd_write(sky2->hw->pdev, cap, offset, val);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003732
3733 length -= n;
3734 data += n;
3735 offset += n;
3736 }
3737 return 0;
3738}
3739
3740
Jeff Garzik7282d492006-09-13 14:30:00 -04003741static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003742 .get_settings = sky2_get_settings,
3743 .set_settings = sky2_set_settings,
3744 .get_drvinfo = sky2_get_drvinfo,
3745 .get_wol = sky2_get_wol,
3746 .set_wol = sky2_set_wol,
3747 .get_msglevel = sky2_get_msglevel,
3748 .set_msglevel = sky2_set_msglevel,
3749 .nway_reset = sky2_nway_reset,
3750 .get_regs_len = sky2_get_regs_len,
3751 .get_regs = sky2_get_regs,
3752 .get_link = ethtool_op_get_link,
3753 .get_eeprom_len = sky2_get_eeprom_len,
3754 .get_eeprom = sky2_get_eeprom,
3755 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003756 .set_sg = ethtool_op_set_sg,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003757 .set_tx_csum = sky2_set_tx_csum,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003758 .set_tso = sky2_set_tso,
3759 .get_rx_csum = sky2_get_rx_csum,
3760 .set_rx_csum = sky2_set_rx_csum,
3761 .get_strings = sky2_get_strings,
3762 .get_coalesce = sky2_get_coalesce,
3763 .set_coalesce = sky2_set_coalesce,
3764 .get_ringparam = sky2_get_ringparam,
3765 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003766 .get_pauseparam = sky2_get_pauseparam,
3767 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003768 .phys_id = sky2_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003769 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003770 .get_ethtool_stats = sky2_get_ethtool_stats,
3771};
3772
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003773#ifdef CONFIG_SKY2_DEBUG
3774
3775static struct dentry *sky2_debug;
3776
3777static int sky2_debug_show(struct seq_file *seq, void *v)
3778{
3779 struct net_device *dev = seq->private;
3780 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003781 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003782 unsigned port = sky2->port;
3783 unsigned idx, last;
3784 int sop;
3785
3786 if (!netif_running(dev))
3787 return -ENETDOWN;
3788
3789 seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
3790 sky2_read32(hw, B0_ISRC),
3791 sky2_read32(hw, B0_IMSK),
3792 sky2_read32(hw, B0_Y2_SP_ICR));
3793
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003794 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003795 last = sky2_read16(hw, STAT_PUT_IDX);
3796
3797 if (hw->st_idx == last)
3798 seq_puts(seq, "Status ring (empty)\n");
3799 else {
3800 seq_puts(seq, "Status ring\n");
3801 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
3802 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
3803 const struct sky2_status_le *le = hw->st_le + idx;
3804 seq_printf(seq, "[%d] %#x %d %#x\n",
3805 idx, le->opcode, le->length, le->status);
3806 }
3807 seq_puts(seq, "\n");
3808 }
3809
3810 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
3811 sky2->tx_cons, sky2->tx_prod,
3812 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
3813 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
3814
3815 /* Dump contents of tx ring */
3816 sop = 1;
3817 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
3818 idx = RING_NEXT(idx, TX_RING_SIZE)) {
3819 const struct sky2_tx_le *le = sky2->tx_le + idx;
3820 u32 a = le32_to_cpu(le->addr);
3821
3822 if (sop)
3823 seq_printf(seq, "%u:", idx);
3824 sop = 0;
3825
3826 switch(le->opcode & ~HW_OWNER) {
3827 case OP_ADDR64:
3828 seq_printf(seq, " %#x:", a);
3829 break;
3830 case OP_LRGLEN:
3831 seq_printf(seq, " mtu=%d", a);
3832 break;
3833 case OP_VLAN:
3834 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
3835 break;
3836 case OP_TCPLISW:
3837 seq_printf(seq, " csum=%#x", a);
3838 break;
3839 case OP_LARGESEND:
3840 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
3841 break;
3842 case OP_PACKET:
3843 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
3844 break;
3845 case OP_BUFFER:
3846 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
3847 break;
3848 default:
3849 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
3850 a, le16_to_cpu(le->length));
3851 }
3852
3853 if (le->ctrl & EOP) {
3854 seq_putc(seq, '\n');
3855 sop = 1;
3856 }
3857 }
3858
3859 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
3860 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
3861 last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
3862 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
3863
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003864 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003865 return 0;
3866}
3867
3868static int sky2_debug_open(struct inode *inode, struct file *file)
3869{
3870 return single_open(file, sky2_debug_show, inode->i_private);
3871}
3872
3873static const struct file_operations sky2_debug_fops = {
3874 .owner = THIS_MODULE,
3875 .open = sky2_debug_open,
3876 .read = seq_read,
3877 .llseek = seq_lseek,
3878 .release = single_release,
3879};
3880
3881/*
3882 * Use network device events to create/remove/rename
3883 * debugfs file entries
3884 */
3885static int sky2_device_event(struct notifier_block *unused,
3886 unsigned long event, void *ptr)
3887{
3888 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003889 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003890
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003891 if (dev->open != sky2_up || !sky2_debug)
3892 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003893
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003894 switch(event) {
3895 case NETDEV_CHANGENAME:
3896 if (sky2->debugfs) {
3897 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
3898 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003899 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003900 break;
3901
3902 case NETDEV_GOING_DOWN:
3903 if (sky2->debugfs) {
3904 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
3905 dev->name);
3906 debugfs_remove(sky2->debugfs);
3907 sky2->debugfs = NULL;
3908 }
3909 break;
3910
3911 case NETDEV_UP:
3912 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
3913 sky2_debug, dev,
3914 &sky2_debug_fops);
3915 if (IS_ERR(sky2->debugfs))
3916 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003917 }
3918
3919 return NOTIFY_DONE;
3920}
3921
3922static struct notifier_block sky2_notifier = {
3923 .notifier_call = sky2_device_event,
3924};
3925
3926
3927static __init void sky2_debug_init(void)
3928{
3929 struct dentry *ent;
3930
3931 ent = debugfs_create_dir("sky2", NULL);
3932 if (!ent || IS_ERR(ent))
3933 return;
3934
3935 sky2_debug = ent;
3936 register_netdevice_notifier(&sky2_notifier);
3937}
3938
3939static __exit void sky2_debug_cleanup(void)
3940{
3941 if (sky2_debug) {
3942 unregister_netdevice_notifier(&sky2_notifier);
3943 debugfs_remove(sky2_debug);
3944 sky2_debug = NULL;
3945 }
3946}
3947
3948#else
3949#define sky2_debug_init()
3950#define sky2_debug_cleanup()
3951#endif
3952
3953
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003954/* Initialize network device */
3955static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08003956 unsigned port,
3957 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003958{
3959 struct sky2_port *sky2;
3960 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
3961
3962 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07003963 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003964 return NULL;
3965 }
3966
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003967 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003968 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003969 dev->open = sky2_up;
3970 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003971 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003972 dev->hard_start_xmit = sky2_xmit_frame;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003973 dev->set_multicast_list = sky2_set_multicast;
3974 dev->set_mac_address = sky2_set_mac_address;
3975 dev->change_mtu = sky2_change_mtu;
3976 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
3977 dev->tx_timeout = sky2_tx_timeout;
3978 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003979#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003980 dev->poll_controller = sky2_netpoll;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003981#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003982
3983 sky2 = netdev_priv(dev);
3984 sky2->netdev = dev;
3985 sky2->hw = hw;
3986 sky2->msg_enable = netif_msg_init(debug, default_msg);
3987
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003988 /* Auto speed and flow control */
3989 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003990 sky2->flow_mode = FC_BOTH;
3991
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003992 sky2->duplex = -1;
3993 sky2->speed = -1;
3994 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07003995 sky2->rx_csum = 1;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003996 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08003997
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003998 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003999 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004000 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004001
4002 hw->dev[port] = dev;
4003
4004 sky2->port = port;
4005
Stephen Hemminger4a50a872007-02-06 10:45:41 -08004006 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004007 if (highmem)
4008 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004009
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004010#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004011 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4012 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
4013 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
4014 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
4015 dev->vlan_rx_register = sky2_vlan_rx_register;
4016 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004017#endif
4018
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004019 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004020 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07004021 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004022
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004023 return dev;
4024}
4025
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004026static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004027{
4028 const struct sky2_port *sky2 = netdev_priv(dev);
Joe Perches0795af52007-10-03 17:59:30 -07004029 DECLARE_MAC_BUF(mac);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004030
4031 if (netif_msg_probe(sky2))
Joe Perches0795af52007-10-03 17:59:30 -07004032 printk(KERN_INFO PFX "%s: addr %s\n",
4033 dev->name, print_mac(mac, dev->dev_addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004034}
4035
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004036/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004037static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004038{
4039 struct sky2_hw *hw = dev_id;
4040 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4041
4042 if (status == 0)
4043 return IRQ_NONE;
4044
4045 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004046 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004047 wake_up(&hw->msi_wait);
4048 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4049 }
4050 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4051
4052 return IRQ_HANDLED;
4053}
4054
4055/* Test interrupt path by forcing a a software IRQ */
4056static int __devinit sky2_test_msi(struct sky2_hw *hw)
4057{
4058 struct pci_dev *pdev = hw->pdev;
4059 int err;
4060
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004061 init_waitqueue_head (&hw->msi_wait);
4062
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004063 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4064
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004065 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004066 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004067 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004068 return err;
4069 }
4070
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004071 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004072 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004073
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004074 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004075
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004076 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004077 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004078 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4079 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004080
4081 err = -EOPNOTSUPP;
4082 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4083 }
4084
4085 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004086 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004087
4088 free_irq(pdev->irq, hw);
4089
4090 return err;
4091}
4092
Stephen Hemmingere3173832007-02-06 10:45:39 -08004093static int __devinit pci_wake_enabled(struct pci_dev *dev)
4094{
4095 int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
4096 u16 value;
4097
4098 if (!pm)
4099 return 0;
4100 if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
4101 return 0;
4102 return value & PCI_PM_CTRL_PME_ENABLE;
4103}
4104
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004105static int __devinit sky2_probe(struct pci_dev *pdev,
4106 const struct pci_device_id *ent)
4107{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004108 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004109 struct sky2_hw *hw;
Stephen Hemmingere3173832007-02-06 10:45:39 -08004110 int err, using_dac = 0, wol_default;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004111
Stephen Hemminger793b8832005-09-14 16:06:14 -07004112 err = pci_enable_device(pdev);
4113 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004114 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004115 goto err_out;
4116 }
4117
Stephen Hemminger793b8832005-09-14 16:06:14 -07004118 err = pci_request_regions(pdev, DRV_NAME);
4119 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004120 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004121 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004122 }
4123
4124 pci_set_master(pdev);
4125
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004126 if (sizeof(dma_addr_t) > sizeof(u32) &&
4127 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
4128 using_dac = 1;
4129 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
4130 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004131 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4132 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004133 goto err_out_free_regions;
4134 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004135 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004136 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
4137 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004138 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004139 goto err_out_free_regions;
4140 }
4141 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004142
Stephen Hemmingere3173832007-02-06 10:45:39 -08004143 wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
4144
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004145 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08004146 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004147 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004148 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004149 goto err_out_free_regions;
4150 }
4151
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004152 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004153
4154 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4155 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004156 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004157 goto err_out_free_hw;
4158 }
4159
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004160#ifdef __BIG_ENDIAN
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07004161 /* The sk98lin vendor driver uses hardware byte swapping but
4162 * this driver uses software swapping.
4163 */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004164 {
4165 u32 reg;
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004166 pci_read_config_dword(pdev,PCI_DEV_REG2, &reg);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07004167 reg &= ~PCI_REV_DESC;
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004168 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004169 }
4170#endif
4171
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004172 /* ring for status responses */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004173 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004174 if (!hw->st_le)
4175 goto err_out_iounmap;
4176
Stephen Hemmingere3173832007-02-06 10:45:39 -08004177 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004178 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004179 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004180
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004181 dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07004182 DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
4183 pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07004184 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004185
Stephen Hemmingere3173832007-02-06 10:45:39 -08004186 sky2_reset(hw);
4187
4188 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004189 if (!dev) {
4190 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004191 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004192 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004193
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004194 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4195 err = sky2_test_msi(hw);
4196 if (err == -EOPNOTSUPP)
4197 pci_disable_msi(pdev);
4198 else if (err)
4199 goto err_out_free_netdev;
4200 }
4201
Stephen Hemminger793b8832005-09-14 16:06:14 -07004202 err = register_netdev(dev);
4203 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004204 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004205 goto err_out_free_netdev;
4206 }
4207
Stephen Hemminger6de16232007-10-17 13:26:42 -07004208 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4209
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004210 err = request_irq(pdev->irq, sky2_intr,
4211 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004212 dev->name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004213 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004214 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004215 goto err_out_unregister;
4216 }
4217 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004218 napi_enable(&hw->napi);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004219
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004220 sky2_show_addr(dev);
4221
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004222 if (hw->ports > 1) {
4223 struct net_device *dev1;
4224
Stephen Hemmingere3173832007-02-06 10:45:39 -08004225 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004226 if (!dev1)
4227 dev_warn(&pdev->dev, "allocation for second device failed\n");
4228 else if ((err = register_netdev(dev1))) {
4229 dev_warn(&pdev->dev,
4230 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004231 hw->dev[1] = NULL;
4232 free_netdev(dev1);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004233 } else
4234 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004235 }
4236
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004237 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004238 INIT_WORK(&hw->restart_work, sky2_restart);
4239
Stephen Hemminger793b8832005-09-14 16:06:14 -07004240 pci_set_drvdata(pdev, hw);
4241
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004242 return 0;
4243
Stephen Hemminger793b8832005-09-14 16:06:14 -07004244err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004245 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004246 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004247 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004248err_out_free_netdev:
4249 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004250err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004251 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004252 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004253err_out_iounmap:
4254 iounmap(hw->regs);
4255err_out_free_hw:
4256 kfree(hw);
4257err_out_free_regions:
4258 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004259err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004260 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004261err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004262 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004263 return err;
4264}
4265
4266static void __devexit sky2_remove(struct pci_dev *pdev)
4267{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004268 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004269 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004270
Stephen Hemminger793b8832005-09-14 16:06:14 -07004271 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004272 return;
4273
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004274 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004275 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004276
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004277 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004278 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08004279
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004280 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004281
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004282 sky2_power_aux(hw);
4283
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004284 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004285 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004286 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004287
4288 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004289 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004290 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004291 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004292 pci_release_regions(pdev);
4293 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004294
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004295 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004296 free_netdev(hw->dev[i]);
4297
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004298 iounmap(hw->regs);
4299 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004300
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004301 pci_set_drvdata(pdev, NULL);
4302}
4303
4304#ifdef CONFIG_PM
4305static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4306{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004307 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004308 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004309
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004310 if (!hw)
4311 return 0;
4312
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004313 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004314 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004315 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004316
Stephen Hemmingere3173832007-02-06 10:45:39 -08004317 if (netif_running(dev))
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004318 sky2_down(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004319
4320 if (sky2->wol)
4321 sky2_wol_init(sky2);
4322
4323 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004324 }
4325
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004326 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004327 napi_disable(&hw->napi);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004328 sky2_power_aux(hw);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004329
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004330 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004331 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004332 pci_set_power_state(pdev, pci_choose_state(pdev, state));
4333
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004334 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004335}
4336
4337static int sky2_resume(struct pci_dev *pdev)
4338{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004339 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004340 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004341
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004342 if (!hw)
4343 return 0;
4344
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004345 err = pci_set_power_state(pdev, PCI_D0);
4346 if (err)
4347 goto out;
4348
4349 err = pci_restore_state(pdev);
4350 if (err)
4351 goto out;
4352
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004353 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004354
4355 /* Re-enable all clocks */
Stephen Hemminger05745c42007-09-19 15:36:45 -07004356 if (hw->chip_id == CHIP_ID_YUKON_EX ||
4357 hw->chip_id == CHIP_ID_YUKON_EC_U ||
4358 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004359 pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004360
Stephen Hemmingere3173832007-02-06 10:45:39 -08004361 sky2_reset(hw);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004362 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004363 napi_enable(&hw->napi);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004364
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004365 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004366 struct net_device *dev = hw->dev[i];
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07004367 if (netif_running(dev)) {
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004368 err = sky2_up(dev);
4369 if (err) {
4370 printk(KERN_ERR PFX "%s: could not up: %d\n",
4371 dev->name, err);
4372 dev_close(dev);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004373 goto out;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004374 }
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01004375
4376 sky2_set_multicast(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004377 }
4378 }
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004379
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004380 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004381out:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004382 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004383 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004384 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004385}
4386#endif
4387
Stephen Hemmingere3173832007-02-06 10:45:39 -08004388static void sky2_shutdown(struct pci_dev *pdev)
4389{
4390 struct sky2_hw *hw = pci_get_drvdata(pdev);
4391 int i, wol = 0;
4392
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004393 if (!hw)
4394 return;
4395
Stephen Hemminger5c0d6b32007-10-14 13:25:22 -07004396 del_timer_sync(&hw->watchdog_timer);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004397
4398 for (i = 0; i < hw->ports; i++) {
4399 struct net_device *dev = hw->dev[i];
4400 struct sky2_port *sky2 = netdev_priv(dev);
4401
4402 if (sky2->wol) {
4403 wol = 1;
4404 sky2_wol_init(sky2);
4405 }
4406 }
4407
4408 if (wol)
4409 sky2_power_aux(hw);
4410
4411 pci_enable_wake(pdev, PCI_D3hot, wol);
4412 pci_enable_wake(pdev, PCI_D3cold, wol);
4413
4414 pci_disable_device(pdev);
4415 pci_set_power_state(pdev, PCI_D3hot);
4416
4417}
4418
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004419static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004420 .name = DRV_NAME,
4421 .id_table = sky2_id_table,
4422 .probe = sky2_probe,
4423 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004424#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004425 .suspend = sky2_suspend,
4426 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004427#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004428 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004429};
4430
4431static int __init sky2_init_module(void)
4432{
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004433 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004434 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004435}
4436
4437static void __exit sky2_cleanup_module(void)
4438{
4439 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004440 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004441}
4442
4443module_init(sky2_init_module);
4444module_exit(sky2_cleanup_module);
4445
4446MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08004447MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004448MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004449MODULE_VERSION(DRV_VERSION);