blob: 7eab619a3eb2c4cf4e68c9340844e979cd73f783 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
Chris Wilson5bab6f62015-10-23 18:43:32 +010027#include <linux/stop_machine.h>
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010030#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080031#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010032#include "i915_trace.h"
33#include "intel_drv.h"
34
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000035/**
36 * DOC: Global GTT views
37 *
38 * Background and previous state
39 *
40 * Historically objects could exists (be bound) in global GTT space only as
41 * singular instances with a view representing all of the object's backing pages
42 * in a linear fashion. This view will be called a normal view.
43 *
44 * To support multiple views of the same object, where the number of mapped
45 * pages is not equal to the backing store, or where the layout of the pages
46 * is not linear, concept of a GGTT view was added.
47 *
48 * One example of an alternative view is a stereo display driven by a single
49 * image. In this case we would have a framebuffer looking like this
50 * (2x2 pages):
51 *
52 * 12
53 * 34
54 *
55 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
56 * rendering. In contrast, fed to the display engine would be an alternative
57 * view which could look something like this:
58 *
59 * 1212
60 * 3434
61 *
62 * In this example both the size and layout of pages in the alternative view is
63 * different from the normal view.
64 *
65 * Implementation and usage
66 *
67 * GGTT views are implemented using VMAs and are distinguished via enum
68 * i915_ggtt_view_type and struct i915_ggtt_view.
69 *
70 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020071 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
72 * renaming in large amounts of code. They take the struct i915_ggtt_view
73 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000074 *
75 * As a helper for callers which are only interested in the normal view,
76 * globally const i915_ggtt_view_normal singleton instance exists. All old core
77 * GEM API functions, the ones not taking the view parameter, are operating on,
78 * or with the normal GGTT view.
79 *
80 * Code wanting to add or use a new GGTT view needs to:
81 *
82 * 1. Add a new enum with a suitable name.
83 * 2. Extend the metadata in the i915_ggtt_view structure if required.
84 * 3. Add support to i915_get_vma_pages().
85 *
86 * New views are required to build a scatter-gather table from within the
87 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
88 * exists for the lifetime of an VMA.
89 *
90 * Core API is designed to have copy semantics which means that passed in
91 * struct i915_ggtt_view does not need to be persistent (left around after
92 * calling the core API functions).
93 *
94 */
95
Chris Wilsonce7fda22016-04-28 09:56:38 +010096static inline struct i915_ggtt *
97i915_vm_to_ggtt(struct i915_address_space *vm)
98{
99 GEM_BUG_ON(!i915_is_ggtt(vm));
100 return container_of(vm, struct i915_ggtt, base);
101}
102
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200103static int
104i915_get_ggtt_vma_pages(struct i915_vma *vma);
105
Ville Syrjäläb5e16982016-01-14 15:22:10 +0200106const struct i915_ggtt_view i915_ggtt_view_normal = {
107 .type = I915_GGTT_VIEW_NORMAL,
108};
Joonas Lahtinen9abc4642015-03-27 13:09:22 +0200109const struct i915_ggtt_view i915_ggtt_view_rotated = {
Ville Syrjäläb5e16982016-01-14 15:22:10 +0200110 .type = I915_GGTT_VIEW_ROTATED,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +0200111};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000112
Chris Wilsonc0336662016-05-06 15:40:21 +0100113int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
114 int enable_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200115{
Chris Wilson1893a712014-09-19 11:56:27 +0100116 bool has_aliasing_ppgtt;
117 bool has_full_ppgtt;
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100118 bool has_full_48bit_ppgtt;
Chris Wilson1893a712014-09-19 11:56:27 +0100119
Chris Wilsonc0336662016-05-06 15:40:21 +0100120 has_aliasing_ppgtt = INTEL_GEN(dev_priv) >= 6;
121 has_full_ppgtt = INTEL_GEN(dev_priv) >= 7;
122 has_full_48bit_ppgtt =
123 IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9;
Chris Wilson1893a712014-09-19 11:56:27 +0100124
Chris Wilsonc0336662016-05-06 15:40:21 +0100125 if (intel_vgpu_active(dev_priv))
Yu Zhang71ba2d62015-02-10 19:05:54 +0800126 has_full_ppgtt = false; /* emulation is too hard */
127
Chris Wilson0e4ca102016-04-29 13:18:22 +0100128 if (!has_aliasing_ppgtt)
129 return 0;
130
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000131 /*
132 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
133 * execlists, the sole mechanism available to submit work.
134 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100135 if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200136 return 0;
137
138 if (enable_ppgtt == 1)
139 return 1;
140
Chris Wilson1893a712014-09-19 11:56:27 +0100141 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200142 return 2;
143
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100144 if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
145 return 3;
146
Daniel Vetter93a25a92014-03-06 09:40:43 +0100147#ifdef CONFIG_INTEL_IOMMU
148 /* Disable ppgtt on SNB if VT-d is on. */
Chris Wilsonc0336662016-05-06 15:40:21 +0100149 if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped) {
Daniel Vetter93a25a92014-03-06 09:40:43 +0100150 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200151 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100152 }
153#endif
154
Jesse Barnes62942ed2014-06-13 09:28:33 -0700155 /* Early VLV doesn't have this */
Chris Wilsonc0336662016-05-06 15:40:21 +0100156 if (IS_VALLEYVIEW(dev_priv) && dev_priv->dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700157 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
158 return 0;
159 }
160
Chris Wilsonc0336662016-05-06 15:40:21 +0100161 if (INTEL_GEN(dev_priv) >= 8 && i915.enable_execlists)
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100162 return has_full_48bit_ppgtt ? 3 : 2;
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000163 else
164 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100165}
166
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200167static int ppgtt_bind_vma(struct i915_vma *vma,
168 enum i915_cache_level cache_level,
169 u32 unused)
Daniel Vetter47552652015-04-14 17:35:24 +0200170{
171 u32 pte_flags = 0;
172
173 /* Currently applicable only to VLV */
174 if (vma->obj->gt_ro)
175 pte_flags |= PTE_READ_ONLY;
176
177 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
178 cache_level, pte_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200179
180 return 0;
Daniel Vetter47552652015-04-14 17:35:24 +0200181}
182
183static void ppgtt_unbind_vma(struct i915_vma *vma)
184{
185 vma->vm->clear_range(vma->vm,
186 vma->node.start,
187 vma->obj->base.size,
188 true);
189}
Ben Widawsky6f65e292013-12-06 14:10:56 -0800190
Daniel Vetter2c642b02015-04-14 17:35:26 +0200191static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
192 enum i915_cache_level level,
193 bool valid)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700194{
Michel Thierry07749ef2015-03-16 16:00:54 +0000195 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700196 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300197
198 switch (level) {
199 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800200 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300201 break;
202 case I915_CACHE_WT:
203 pte |= PPAT_DISPLAY_ELLC_INDEX;
204 break;
205 default:
206 pte |= PPAT_CACHED_INDEX;
207 break;
208 }
209
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700210 return pte;
211}
212
Mika Kuoppalafe36f552015-06-25 18:35:16 +0300213static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
214 const enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800215{
Michel Thierry07749ef2015-03-16 16:00:54 +0000216 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800217 pde |= addr;
218 if (level != I915_CACHE_NONE)
219 pde |= PPAT_CACHED_PDE_INDEX;
220 else
221 pde |= PPAT_UNCACHED_INDEX;
222 return pde;
223}
224
Michel Thierry762d9932015-07-30 11:05:29 +0100225#define gen8_pdpe_encode gen8_pde_encode
226#define gen8_pml4e_encode gen8_pde_encode
227
Michel Thierry07749ef2015-03-16 16:00:54 +0000228static gen6_pte_t snb_pte_encode(dma_addr_t addr,
229 enum i915_cache_level level,
230 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700231{
Michel Thierry07749ef2015-03-16 16:00:54 +0000232 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700233 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700234
235 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100236 case I915_CACHE_L3_LLC:
237 case I915_CACHE_LLC:
238 pte |= GEN6_PTE_CACHE_LLC;
239 break;
240 case I915_CACHE_NONE:
241 pte |= GEN6_PTE_UNCACHED;
242 break;
243 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100244 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100245 }
246
247 return pte;
248}
249
Michel Thierry07749ef2015-03-16 16:00:54 +0000250static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
251 enum i915_cache_level level,
252 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100253{
Michel Thierry07749ef2015-03-16 16:00:54 +0000254 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100255 pte |= GEN6_PTE_ADDR_ENCODE(addr);
256
257 switch (level) {
258 case I915_CACHE_L3_LLC:
259 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700260 break;
261 case I915_CACHE_LLC:
262 pte |= GEN6_PTE_CACHE_LLC;
263 break;
264 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700265 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700266 break;
267 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100268 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700269 }
270
Ben Widawsky54d12522012-09-24 16:44:32 -0700271 return pte;
272}
273
Michel Thierry07749ef2015-03-16 16:00:54 +0000274static gen6_pte_t byt_pte_encode(dma_addr_t addr,
275 enum i915_cache_level level,
276 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700277{
Michel Thierry07749ef2015-03-16 16:00:54 +0000278 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700279 pte |= GEN6_PTE_ADDR_ENCODE(addr);
280
Akash Goel24f3a8c2014-06-17 10:59:42 +0530281 if (!(flags & PTE_READ_ONLY))
282 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700283
284 if (level != I915_CACHE_NONE)
285 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
286
287 return pte;
288}
289
Michel Thierry07749ef2015-03-16 16:00:54 +0000290static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
291 enum i915_cache_level level,
292 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700293{
Michel Thierry07749ef2015-03-16 16:00:54 +0000294 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700295 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700296
297 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700298 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700299
300 return pte;
301}
302
Michel Thierry07749ef2015-03-16 16:00:54 +0000303static gen6_pte_t iris_pte_encode(dma_addr_t addr,
304 enum i915_cache_level level,
305 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700306{
Michel Thierry07749ef2015-03-16 16:00:54 +0000307 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700308 pte |= HSW_PTE_ADDR_ENCODE(addr);
309
Chris Wilson651d7942013-08-08 14:41:10 +0100310 switch (level) {
311 case I915_CACHE_NONE:
312 break;
313 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000314 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100315 break;
316 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000317 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100318 break;
319 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700320
321 return pte;
322}
323
Mika Kuoppalac114f762015-06-25 18:35:13 +0300324static int __setup_page_dma(struct drm_device *dev,
325 struct i915_page_dma *p, gfp_t flags)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000326{
327 struct device *device = &dev->pdev->dev;
328
Mika Kuoppalac114f762015-06-25 18:35:13 +0300329 p->page = alloc_page(flags);
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300330 if (!p->page)
Michel Thierry1266cdb2015-03-24 17:06:33 +0000331 return -ENOMEM;
332
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300333 p->daddr = dma_map_page(device,
334 p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
335
336 if (dma_mapping_error(device, p->daddr)) {
337 __free_page(p->page);
338 return -EINVAL;
339 }
340
Michel Thierry1266cdb2015-03-24 17:06:33 +0000341 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000342}
343
Mika Kuoppalac114f762015-06-25 18:35:13 +0300344static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
345{
346 return __setup_page_dma(dev, p, GFP_KERNEL);
347}
348
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300349static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
350{
351 if (WARN_ON(!p->page))
352 return;
353
354 dma_unmap_page(&dev->pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
355 __free_page(p->page);
356 memset(p, 0, sizeof(*p));
357}
358
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300359static void *kmap_page_dma(struct i915_page_dma *p)
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300360{
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300361 return kmap_atomic(p->page);
362}
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300363
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300364/* We use the flushing unmap only with ppgtt structures:
365 * page directories, page tables and scratch pages.
366 */
367static void kunmap_page_dma(struct drm_device *dev, void *vaddr)
368{
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300369 /* There are only few exceptions for gen >=6. chv and bxt.
370 * And we are not sure about the latter so play safe for now.
371 */
372 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
373 drm_clflush_virt_range(vaddr, PAGE_SIZE);
374
375 kunmap_atomic(vaddr);
376}
377
Mika Kuoppala567047b2015-06-25 18:35:12 +0300378#define kmap_px(px) kmap_page_dma(px_base(px))
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300379#define kunmap_px(ppgtt, vaddr) kunmap_page_dma((ppgtt)->base.dev, (vaddr))
380
Mika Kuoppala567047b2015-06-25 18:35:12 +0300381#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
382#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
383#define fill_px(dev, px, v) fill_page_dma((dev), px_base(px), (v))
384#define fill32_px(dev, px, v) fill_page_dma_32((dev), px_base(px), (v))
385
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300386static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p,
387 const uint64_t val)
388{
389 int i;
390 uint64_t * const vaddr = kmap_page_dma(p);
391
392 for (i = 0; i < 512; i++)
393 vaddr[i] = val;
394
395 kunmap_page_dma(dev, vaddr);
396}
397
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300398static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p,
399 const uint32_t val32)
400{
401 uint64_t v = val32;
402
403 v = v << 32 | val32;
404
405 fill_page_dma(dev, p, v);
406}
407
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300408static struct i915_page_scratch *alloc_scratch_page(struct drm_device *dev)
409{
410 struct i915_page_scratch *sp;
411 int ret;
412
413 sp = kzalloc(sizeof(*sp), GFP_KERNEL);
414 if (sp == NULL)
415 return ERR_PTR(-ENOMEM);
416
417 ret = __setup_page_dma(dev, px_base(sp), GFP_DMA32 | __GFP_ZERO);
418 if (ret) {
419 kfree(sp);
420 return ERR_PTR(ret);
421 }
422
423 set_pages_uc(px_page(sp), 1);
424
425 return sp;
426}
427
428static void free_scratch_page(struct drm_device *dev,
429 struct i915_page_scratch *sp)
430{
431 set_pages_wb(px_page(sp), 1);
432
433 cleanup_px(dev, sp);
434 kfree(sp);
435}
436
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300437static struct i915_page_table *alloc_pt(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000438{
Michel Thierryec565b32015-04-08 12:13:23 +0100439 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000440 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
441 GEN8_PTES : GEN6_PTES;
442 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000443
444 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
445 if (!pt)
446 return ERR_PTR(-ENOMEM);
447
Ben Widawsky678d96f2015-03-16 16:00:56 +0000448 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
449 GFP_KERNEL);
450
451 if (!pt->used_ptes)
452 goto fail_bitmap;
453
Mika Kuoppala567047b2015-06-25 18:35:12 +0300454 ret = setup_px(dev, pt);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000455 if (ret)
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300456 goto fail_page_m;
Ben Widawsky06fda602015-02-24 16:22:36 +0000457
458 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000459
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300460fail_page_m:
Ben Widawsky678d96f2015-03-16 16:00:56 +0000461 kfree(pt->used_ptes);
462fail_bitmap:
463 kfree(pt);
464
465 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000466}
467
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300468static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
Ben Widawsky06fda602015-02-24 16:22:36 +0000469{
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300470 cleanup_px(dev, pt);
471 kfree(pt->used_ptes);
472 kfree(pt);
473}
474
475static void gen8_initialize_pt(struct i915_address_space *vm,
476 struct i915_page_table *pt)
477{
478 gen8_pte_t scratch_pte;
479
480 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
481 I915_CACHE_LLC, true);
482
483 fill_px(vm->dev, pt, scratch_pte);
484}
485
486static void gen6_initialize_pt(struct i915_address_space *vm,
487 struct i915_page_table *pt)
488{
489 gen6_pte_t scratch_pte;
490
491 WARN_ON(px_dma(vm->scratch_page) == 0);
492
493 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
494 I915_CACHE_LLC, true, 0);
495
496 fill32_px(vm->dev, pt, scratch_pte);
Ben Widawsky06fda602015-02-24 16:22:36 +0000497}
498
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300499static struct i915_page_directory *alloc_pd(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000500{
Michel Thierryec565b32015-04-08 12:13:23 +0100501 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100502 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000503
504 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
505 if (!pd)
506 return ERR_PTR(-ENOMEM);
507
Michel Thierry33c88192015-04-08 12:13:33 +0100508 pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
509 sizeof(*pd->used_pdes), GFP_KERNEL);
510 if (!pd->used_pdes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300511 goto fail_bitmap;
Michel Thierry33c88192015-04-08 12:13:33 +0100512
Mika Kuoppala567047b2015-06-25 18:35:12 +0300513 ret = setup_px(dev, pd);
Michel Thierry33c88192015-04-08 12:13:33 +0100514 if (ret)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300515 goto fail_page_m;
Michel Thierrye5815a22015-04-08 12:13:32 +0100516
Ben Widawsky06fda602015-02-24 16:22:36 +0000517 return pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100518
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300519fail_page_m:
Michel Thierry33c88192015-04-08 12:13:33 +0100520 kfree(pd->used_pdes);
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300521fail_bitmap:
Michel Thierry33c88192015-04-08 12:13:33 +0100522 kfree(pd);
523
524 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000525}
526
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300527static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
528{
529 if (px_page(pd)) {
530 cleanup_px(dev, pd);
531 kfree(pd->used_pdes);
532 kfree(pd);
533 }
534}
535
536static void gen8_initialize_pd(struct i915_address_space *vm,
537 struct i915_page_directory *pd)
538{
539 gen8_pde_t scratch_pde;
540
541 scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);
542
543 fill_px(vm->dev, pd, scratch_pde);
544}
545
Michel Thierry6ac18502015-07-29 17:23:46 +0100546static int __pdp_init(struct drm_device *dev,
547 struct i915_page_directory_pointer *pdp)
548{
549 size_t pdpes = I915_PDPES_PER_PDP(dev);
550
551 pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
552 sizeof(unsigned long),
553 GFP_KERNEL);
554 if (!pdp->used_pdpes)
555 return -ENOMEM;
556
557 pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
558 GFP_KERNEL);
559 if (!pdp->page_directory) {
560 kfree(pdp->used_pdpes);
561 /* the PDP might be the statically allocated top level. Keep it
562 * as clean as possible */
563 pdp->used_pdpes = NULL;
564 return -ENOMEM;
565 }
566
567 return 0;
568}
569
570static void __pdp_fini(struct i915_page_directory_pointer *pdp)
571{
572 kfree(pdp->used_pdpes);
573 kfree(pdp->page_directory);
574 pdp->page_directory = NULL;
575}
576
Michel Thierry762d9932015-07-30 11:05:29 +0100577static struct
578i915_page_directory_pointer *alloc_pdp(struct drm_device *dev)
579{
580 struct i915_page_directory_pointer *pdp;
581 int ret = -ENOMEM;
582
583 WARN_ON(!USES_FULL_48BIT_PPGTT(dev));
584
585 pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
586 if (!pdp)
587 return ERR_PTR(-ENOMEM);
588
589 ret = __pdp_init(dev, pdp);
590 if (ret)
591 goto fail_bitmap;
592
593 ret = setup_px(dev, pdp);
594 if (ret)
595 goto fail_page_m;
596
597 return pdp;
598
599fail_page_m:
600 __pdp_fini(pdp);
601fail_bitmap:
602 kfree(pdp);
603
604 return ERR_PTR(ret);
605}
606
Michel Thierry6ac18502015-07-29 17:23:46 +0100607static void free_pdp(struct drm_device *dev,
608 struct i915_page_directory_pointer *pdp)
609{
610 __pdp_fini(pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100611 if (USES_FULL_48BIT_PPGTT(dev)) {
612 cleanup_px(dev, pdp);
613 kfree(pdp);
614 }
615}
616
Michel Thierry69ab76f2015-07-29 17:23:55 +0100617static void gen8_initialize_pdp(struct i915_address_space *vm,
618 struct i915_page_directory_pointer *pdp)
619{
620 gen8_ppgtt_pdpe_t scratch_pdpe;
621
622 scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);
623
624 fill_px(vm->dev, pdp, scratch_pdpe);
625}
626
627static void gen8_initialize_pml4(struct i915_address_space *vm,
628 struct i915_pml4 *pml4)
629{
630 gen8_ppgtt_pml4e_t scratch_pml4e;
631
632 scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
633 I915_CACHE_LLC);
634
635 fill_px(vm->dev, pml4, scratch_pml4e);
636}
637
Michel Thierry762d9932015-07-30 11:05:29 +0100638static void
639gen8_setup_page_directory(struct i915_hw_ppgtt *ppgtt,
640 struct i915_page_directory_pointer *pdp,
641 struct i915_page_directory *pd,
642 int index)
643{
644 gen8_ppgtt_pdpe_t *page_directorypo;
645
646 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
647 return;
648
649 page_directorypo = kmap_px(pdp);
650 page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
651 kunmap_px(ppgtt, page_directorypo);
652}
653
654static void
655gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt,
656 struct i915_pml4 *pml4,
657 struct i915_page_directory_pointer *pdp,
658 int index)
659{
660 gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);
661
662 WARN_ON(!USES_FULL_48BIT_PPGTT(ppgtt->base.dev));
663 pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
664 kunmap_px(ppgtt, pagemap);
Michel Thierry6ac18502015-07-29 17:23:46 +0100665}
666
Ben Widawsky94e409c2013-11-04 22:29:36 -0800667/* Broadwell Page Directory Pointer Descriptors */
John Harrisone85b26d2015-05-29 17:43:56 +0100668static int gen8_write_pdp(struct drm_i915_gem_request *req,
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100669 unsigned entry,
670 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800671{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000672 struct intel_engine_cs *engine = req->engine;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800673 int ret;
674
675 BUG_ON(entry >= 4);
676
John Harrison5fb9de12015-05-29 17:44:07 +0100677 ret = intel_ring_begin(req, 6);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800678 if (ret)
679 return ret;
680
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000681 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
682 intel_ring_emit_reg(engine, GEN8_RING_PDP_UDW(engine, entry));
683 intel_ring_emit(engine, upper_32_bits(addr));
684 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
685 intel_ring_emit_reg(engine, GEN8_RING_PDP_LDW(engine, entry));
686 intel_ring_emit(engine, lower_32_bits(addr));
687 intel_ring_advance(engine);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800688
689 return 0;
690}
691
Michel Thierry2dba3232015-07-30 11:06:23 +0100692static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
693 struct drm_i915_gem_request *req)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800694{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800695 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800696
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100697 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300698 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
699
John Harrisone85b26d2015-05-29 17:43:56 +0100700 ret = gen8_write_pdp(req, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800701 if (ret)
702 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800703 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800704
Ben Widawskyeeb94882013-12-06 14:11:10 -0800705 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800706}
707
Michel Thierry2dba3232015-07-30 11:06:23 +0100708static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
709 struct drm_i915_gem_request *req)
710{
711 return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
712}
713
Michel Thierryf9b5b782015-07-30 11:02:49 +0100714static void gen8_ppgtt_clear_pte_range(struct i915_address_space *vm,
715 struct i915_page_directory_pointer *pdp,
716 uint64_t start,
717 uint64_t length,
718 gen8_pte_t scratch_pte)
Ben Widawsky459108b2013-11-02 21:07:23 -0700719{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300720 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierryf9b5b782015-07-30 11:02:49 +0100721 gen8_pte_t *pt_vaddr;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100722 unsigned pdpe = gen8_pdpe_index(start);
723 unsigned pde = gen8_pde_index(start);
724 unsigned pte = gen8_pte_index(start);
Ben Widawsky782f1492014-02-20 11:50:33 -0800725 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700726 unsigned last_pte, i;
727
Michel Thierryf9b5b782015-07-30 11:02:49 +0100728 if (WARN_ON(!pdp))
729 return;
Ben Widawsky459108b2013-11-02 21:07:23 -0700730
731 while (num_entries) {
Michel Thierryec565b32015-04-08 12:13:23 +0100732 struct i915_page_directory *pd;
733 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000734
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100735 if (WARN_ON(!pdp->page_directory[pdpe]))
Michel Thierry00245262015-06-25 12:59:38 +0100736 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000737
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100738 pd = pdp->page_directory[pdpe];
Ben Widawsky06fda602015-02-24 16:22:36 +0000739
740 if (WARN_ON(!pd->page_table[pde]))
Michel Thierry00245262015-06-25 12:59:38 +0100741 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000742
743 pt = pd->page_table[pde];
744
Mika Kuoppala567047b2015-06-25 18:35:12 +0300745 if (WARN_ON(!px_page(pt)))
Michel Thierry00245262015-06-25 12:59:38 +0100746 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000747
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800748 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000749 if (last_pte > GEN8_PTES)
750 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700751
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300752 pt_vaddr = kmap_px(pt);
Ben Widawsky459108b2013-11-02 21:07:23 -0700753
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800754 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700755 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800756 num_entries--;
757 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700758
Matthew Auld44a71022016-04-12 16:57:42 +0100759 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky459108b2013-11-02 21:07:23 -0700760
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800761 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000762 if (++pde == I915_PDES) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100763 if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
764 break;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800765 pde = 0;
766 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700767 }
768}
769
Michel Thierryf9b5b782015-07-30 11:02:49 +0100770static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
771 uint64_t start,
772 uint64_t length,
773 bool use_scratch)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700774{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300775 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierryf9b5b782015-07-30 11:02:49 +0100776 gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
777 I915_CACHE_LLC, use_scratch);
778
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100779 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
780 gen8_ppgtt_clear_pte_range(vm, &ppgtt->pdp, start, length,
781 scratch_pte);
782 } else {
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000783 uint64_t pml4e;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100784 struct i915_page_directory_pointer *pdp;
785
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000786 gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100787 gen8_ppgtt_clear_pte_range(vm, pdp, start, length,
788 scratch_pte);
789 }
790 }
Michel Thierryf9b5b782015-07-30 11:02:49 +0100791}
792
793static void
794gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
795 struct i915_page_directory_pointer *pdp,
Michel Thierry3387d432015-08-03 09:52:47 +0100796 struct sg_page_iter *sg_iter,
Michel Thierryf9b5b782015-07-30 11:02:49 +0100797 uint64_t start,
798 enum i915_cache_level cache_level)
799{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300800 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry07749ef2015-03-16 16:00:54 +0000801 gen8_pte_t *pt_vaddr;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100802 unsigned pdpe = gen8_pdpe_index(start);
803 unsigned pde = gen8_pde_index(start);
804 unsigned pte = gen8_pte_index(start);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700805
Chris Wilson6f1cc992013-12-31 15:50:31 +0000806 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700807
Michel Thierry3387d432015-08-03 09:52:47 +0100808 while (__sg_page_iter_next(sg_iter)) {
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000809 if (pt_vaddr == NULL) {
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100810 struct i915_page_directory *pd = pdp->page_directory[pdpe];
Michel Thierryec565b32015-04-08 12:13:23 +0100811 struct i915_page_table *pt = pd->page_table[pde];
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300812 pt_vaddr = kmap_px(pt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000813 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800814
815 pt_vaddr[pte] =
Michel Thierry3387d432015-08-03 09:52:47 +0100816 gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
Chris Wilson6f1cc992013-12-31 15:50:31 +0000817 cache_level, true);
Michel Thierry07749ef2015-03-16 16:00:54 +0000818 if (++pte == GEN8_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300819 kunmap_px(ppgtt, pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000820 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000821 if (++pde == I915_PDES) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100822 if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
823 break;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800824 pde = 0;
825 }
826 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700827 }
828 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300829
830 if (pt_vaddr)
831 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700832}
833
Michel Thierryf9b5b782015-07-30 11:02:49 +0100834static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
835 struct sg_table *pages,
836 uint64_t start,
837 enum i915_cache_level cache_level,
838 u32 unused)
839{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300840 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry3387d432015-08-03 09:52:47 +0100841 struct sg_page_iter sg_iter;
Michel Thierryf9b5b782015-07-30 11:02:49 +0100842
Michel Thierry3387d432015-08-03 09:52:47 +0100843 __sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100844
845 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
846 gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
847 cache_level);
848 } else {
849 struct i915_page_directory_pointer *pdp;
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000850 uint64_t pml4e;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100851 uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;
852
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000853 gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100854 gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
855 start, cache_level);
856 }
857 }
Michel Thierryf9b5b782015-07-30 11:02:49 +0100858}
859
Michel Thierryf37c0502015-06-10 17:46:39 +0100860static void gen8_free_page_tables(struct drm_device *dev,
861 struct i915_page_directory *pd)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800862{
863 int i;
864
Mika Kuoppala567047b2015-06-25 18:35:12 +0300865 if (!px_page(pd))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800866 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800867
Michel Thierry33c88192015-04-08 12:13:33 +0100868 for_each_set_bit(i, pd->used_pdes, I915_PDES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000869 if (WARN_ON(!pd->page_table[i]))
870 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800871
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300872 free_pt(dev, pd->page_table[i]);
Ben Widawsky06fda602015-02-24 16:22:36 +0000873 pd->page_table[i] = NULL;
874 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000875}
876
Mika Kuoppala8776f022015-06-30 18:16:40 +0300877static int gen8_init_scratch(struct i915_address_space *vm)
878{
879 struct drm_device *dev = vm->dev;
Matthew Auld64c050d2016-04-27 13:19:25 +0100880 int ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300881
882 vm->scratch_page = alloc_scratch_page(dev);
883 if (IS_ERR(vm->scratch_page))
884 return PTR_ERR(vm->scratch_page);
885
886 vm->scratch_pt = alloc_pt(dev);
887 if (IS_ERR(vm->scratch_pt)) {
Matthew Auld64c050d2016-04-27 13:19:25 +0100888 ret = PTR_ERR(vm->scratch_pt);
889 goto free_scratch_page;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300890 }
891
892 vm->scratch_pd = alloc_pd(dev);
893 if (IS_ERR(vm->scratch_pd)) {
Matthew Auld64c050d2016-04-27 13:19:25 +0100894 ret = PTR_ERR(vm->scratch_pd);
895 goto free_pt;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300896 }
897
Michel Thierry69ab76f2015-07-29 17:23:55 +0100898 if (USES_FULL_48BIT_PPGTT(dev)) {
899 vm->scratch_pdp = alloc_pdp(dev);
900 if (IS_ERR(vm->scratch_pdp)) {
Matthew Auld64c050d2016-04-27 13:19:25 +0100901 ret = PTR_ERR(vm->scratch_pdp);
902 goto free_pd;
Michel Thierry69ab76f2015-07-29 17:23:55 +0100903 }
904 }
905
Mika Kuoppala8776f022015-06-30 18:16:40 +0300906 gen8_initialize_pt(vm, vm->scratch_pt);
907 gen8_initialize_pd(vm, vm->scratch_pd);
Michel Thierry69ab76f2015-07-29 17:23:55 +0100908 if (USES_FULL_48BIT_PPGTT(dev))
909 gen8_initialize_pdp(vm, vm->scratch_pdp);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300910
911 return 0;
Matthew Auld64c050d2016-04-27 13:19:25 +0100912
913free_pd:
914 free_pd(dev, vm->scratch_pd);
915free_pt:
916 free_pt(dev, vm->scratch_pt);
917free_scratch_page:
918 free_scratch_page(dev, vm->scratch_page);
919
920 return ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300921}
922
Zhiyuan Lv650da342015-08-28 15:41:18 +0800923static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
924{
925 enum vgt_g2v_type msg;
Matthew Aulddf285642016-04-22 12:09:25 +0100926 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
Zhiyuan Lv650da342015-08-28 15:41:18 +0800927 int i;
928
Matthew Aulddf285642016-04-22 12:09:25 +0100929 if (USES_FULL_48BIT_PPGTT(dev_priv)) {
Zhiyuan Lv650da342015-08-28 15:41:18 +0800930 u64 daddr = px_dma(&ppgtt->pml4);
931
Ville Syrjäläab75bb52015-11-04 23:20:12 +0200932 I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
933 I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
Zhiyuan Lv650da342015-08-28 15:41:18 +0800934
935 msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
936 VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
937 } else {
938 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
939 u64 daddr = i915_page_dir_dma_addr(ppgtt, i);
940
Ville Syrjäläab75bb52015-11-04 23:20:12 +0200941 I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
942 I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
Zhiyuan Lv650da342015-08-28 15:41:18 +0800943 }
944
945 msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
946 VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
947 }
948
949 I915_WRITE(vgtif_reg(g2v_notify), msg);
950
951 return 0;
952}
953
Mika Kuoppala8776f022015-06-30 18:16:40 +0300954static void gen8_free_scratch(struct i915_address_space *vm)
955{
956 struct drm_device *dev = vm->dev;
957
Michel Thierry69ab76f2015-07-29 17:23:55 +0100958 if (USES_FULL_48BIT_PPGTT(dev))
959 free_pdp(dev, vm->scratch_pdp);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300960 free_pd(dev, vm->scratch_pd);
961 free_pt(dev, vm->scratch_pt);
962 free_scratch_page(dev, vm->scratch_page);
963}
964
Michel Thierry762d9932015-07-30 11:05:29 +0100965static void gen8_ppgtt_cleanup_3lvl(struct drm_device *dev,
966 struct i915_page_directory_pointer *pdp)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800967{
968 int i;
969
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100970 for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev)) {
971 if (WARN_ON(!pdp->page_directory[i]))
Ben Widawsky06fda602015-02-24 16:22:36 +0000972 continue;
973
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100974 gen8_free_page_tables(dev, pdp->page_directory[i]);
975 free_pd(dev, pdp->page_directory[i]);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800976 }
Michel Thierry69876be2015-04-08 12:13:27 +0100977
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100978 free_pdp(dev, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100979}
980
981static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
982{
983 int i;
984
985 for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
986 if (WARN_ON(!ppgtt->pml4.pdps[i]))
987 continue;
988
989 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, ppgtt->pml4.pdps[i]);
990 }
991
992 cleanup_px(ppgtt->base.dev, &ppgtt->pml4);
993}
994
995static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
996{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300997 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +0100998
Chris Wilsonc0336662016-05-06 15:40:21 +0100999 if (intel_vgpu_active(to_i915(vm->dev)))
Zhiyuan Lv650da342015-08-28 15:41:18 +08001000 gen8_ppgtt_notify_vgt(ppgtt, false);
1001
Michel Thierry762d9932015-07-30 11:05:29 +01001002 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
1003 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, &ppgtt->pdp);
1004 else
1005 gen8_ppgtt_cleanup_4lvl(ppgtt);
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001006
Mika Kuoppala8776f022015-06-30 18:16:40 +03001007 gen8_free_scratch(vm);
Ben Widawskyb45a6712014-02-12 14:28:44 -08001008}
1009
Michel Thierryd7b26332015-04-08 12:13:34 +01001010/**
1011 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001012 * @vm: Master vm structure.
1013 * @pd: Page directory for this address range.
Michel Thierryd7b26332015-04-08 12:13:34 +01001014 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001015 * @length: Size of the allocations.
Michel Thierryd7b26332015-04-08 12:13:34 +01001016 * @new_pts: Bitmap set by function with new allocations. Likely used by the
1017 * caller to free on error.
1018 *
1019 * Allocate the required number of page tables. Extremely similar to
1020 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
1021 * the page directory boundary (instead of the page directory pointer). That
1022 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
1023 * possible, and likely that the caller will need to use multiple calls of this
1024 * function to achieve the appropriate allocation.
1025 *
1026 * Return: 0 if success; negative error code otherwise.
1027 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001028static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
Michel Thierrye5815a22015-04-08 12:13:32 +01001029 struct i915_page_directory *pd,
Michel Thierry5441f0c2015-04-08 12:13:28 +01001030 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +01001031 uint64_t length,
1032 unsigned long *new_pts)
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001033{
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001034 struct drm_device *dev = vm->dev;
Michel Thierryd7b26332015-04-08 12:13:34 +01001035 struct i915_page_table *pt;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001036 uint32_t pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001037
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001038 gen8_for_each_pde(pt, pd, start, length, pde) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001039 /* Don't reallocate page tables */
Michel Thierry6ac18502015-07-29 17:23:46 +01001040 if (test_bit(pde, pd->used_pdes)) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001041 /* Scratch is never allocated this way */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001042 WARN_ON(pt == vm->scratch_pt);
Michel Thierryd7b26332015-04-08 12:13:34 +01001043 continue;
1044 }
1045
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001046 pt = alloc_pt(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +01001047 if (IS_ERR(pt))
Ben Widawsky06fda602015-02-24 16:22:36 +00001048 goto unwind_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001049
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001050 gen8_initialize_pt(vm, pt);
Michel Thierryd7b26332015-04-08 12:13:34 +01001051 pd->page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001052 __set_bit(pde, new_pts);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001053 trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001054 }
1055
1056 return 0;
1057
1058unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +01001059 for_each_set_bit(pde, new_pts, I915_PDES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001060 free_pt(dev, pd->page_table[pde]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001061
1062 return -ENOMEM;
1063}
1064
Michel Thierryd7b26332015-04-08 12:13:34 +01001065/**
1066 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001067 * @vm: Master vm structure.
Michel Thierryd7b26332015-04-08 12:13:34 +01001068 * @pdp: Page directory pointer for this address range.
1069 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001070 * @length: Size of the allocations.
1071 * @new_pds: Bitmap set by function with new allocations. Likely used by the
Michel Thierryd7b26332015-04-08 12:13:34 +01001072 * caller to free on error.
1073 *
1074 * Allocate the required number of page directories starting at the pde index of
1075 * @start, and ending at the pde index @start + @length. This function will skip
1076 * over already allocated page directories within the range, and only allocate
1077 * new ones, setting the appropriate pointer within the pdp as well as the
1078 * correct position in the bitmap @new_pds.
1079 *
1080 * The function will only allocate the pages within the range for a give page
1081 * directory pointer. In other words, if @start + @length straddles a virtually
1082 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
1083 * required by the caller, This is not currently possible, and the BUG in the
1084 * code will prevent it.
1085 *
1086 * Return: 0 if success; negative error code otherwise.
1087 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001088static int
1089gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
1090 struct i915_page_directory_pointer *pdp,
1091 uint64_t start,
1092 uint64_t length,
1093 unsigned long *new_pds)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001094{
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001095 struct drm_device *dev = vm->dev;
Michel Thierryd7b26332015-04-08 12:13:34 +01001096 struct i915_page_directory *pd;
Michel Thierry69876be2015-04-08 12:13:27 +01001097 uint32_t pdpe;
Michel Thierry6ac18502015-07-29 17:23:46 +01001098 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001099
Michel Thierry6ac18502015-07-29 17:23:46 +01001100 WARN_ON(!bitmap_empty(new_pds, pdpes));
Michel Thierryd7b26332015-04-08 12:13:34 +01001101
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001102 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierry6ac18502015-07-29 17:23:46 +01001103 if (test_bit(pdpe, pdp->used_pdpes))
Michel Thierryd7b26332015-04-08 12:13:34 +01001104 continue;
Michel Thierry33c88192015-04-08 12:13:33 +01001105
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001106 pd = alloc_pd(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +01001107 if (IS_ERR(pd))
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001108 goto unwind_out;
Michel Thierry69876be2015-04-08 12:13:27 +01001109
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001110 gen8_initialize_pd(vm, pd);
Michel Thierryd7b26332015-04-08 12:13:34 +01001111 pdp->page_directory[pdpe] = pd;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001112 __set_bit(pdpe, new_pds);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001113 trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001114 }
1115
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001116 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001117
1118unwind_out:
Michel Thierry6ac18502015-07-29 17:23:46 +01001119 for_each_set_bit(pdpe, new_pds, pdpes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001120 free_pd(dev, pdp->page_directory[pdpe]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001121
1122 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001123}
1124
Michel Thierry762d9932015-07-30 11:05:29 +01001125/**
1126 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
1127 * @vm: Master vm structure.
1128 * @pml4: Page map level 4 for this address range.
1129 * @start: Starting virtual address to begin allocations.
1130 * @length: Size of the allocations.
1131 * @new_pdps: Bitmap set by function with new allocations. Likely used by the
1132 * caller to free on error.
1133 *
1134 * Allocate the required number of page directory pointers. Extremely similar to
1135 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
1136 * The main difference is here we are limited by the pml4 boundary (instead of
1137 * the page directory pointer).
1138 *
1139 * Return: 0 if success; negative error code otherwise.
1140 */
1141static int
1142gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
1143 struct i915_pml4 *pml4,
1144 uint64_t start,
1145 uint64_t length,
1146 unsigned long *new_pdps)
1147{
1148 struct drm_device *dev = vm->dev;
1149 struct i915_page_directory_pointer *pdp;
Michel Thierry762d9932015-07-30 11:05:29 +01001150 uint32_t pml4e;
1151
1152 WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));
1153
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001154 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierry762d9932015-07-30 11:05:29 +01001155 if (!test_bit(pml4e, pml4->used_pml4es)) {
1156 pdp = alloc_pdp(dev);
1157 if (IS_ERR(pdp))
1158 goto unwind_out;
1159
Michel Thierry69ab76f2015-07-29 17:23:55 +01001160 gen8_initialize_pdp(vm, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +01001161 pml4->pdps[pml4e] = pdp;
1162 __set_bit(pml4e, new_pdps);
1163 trace_i915_page_directory_pointer_entry_alloc(vm,
1164 pml4e,
1165 start,
1166 GEN8_PML4E_SHIFT);
1167 }
1168 }
1169
1170 return 0;
1171
1172unwind_out:
1173 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1174 free_pdp(dev, pml4->pdps[pml4e]);
1175
1176 return -ENOMEM;
1177}
1178
Michel Thierryd7b26332015-04-08 12:13:34 +01001179static void
Michał Winiarski3a41a052015-09-03 19:22:18 +02001180free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
Michel Thierryd7b26332015-04-08 12:13:34 +01001181{
Michel Thierryd7b26332015-04-08 12:13:34 +01001182 kfree(new_pts);
1183 kfree(new_pds);
1184}
1185
1186/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
1187 * of these are based on the number of PDPEs in the system.
1188 */
1189static
1190int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
Michał Winiarski3a41a052015-09-03 19:22:18 +02001191 unsigned long **new_pts,
Michel Thierry6ac18502015-07-29 17:23:46 +01001192 uint32_t pdpes)
Michel Thierryd7b26332015-04-08 12:13:34 +01001193{
Michel Thierryd7b26332015-04-08 12:13:34 +01001194 unsigned long *pds;
Michał Winiarski3a41a052015-09-03 19:22:18 +02001195 unsigned long *pts;
Michel Thierryd7b26332015-04-08 12:13:34 +01001196
Michał Winiarski3a41a052015-09-03 19:22:18 +02001197 pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
Michel Thierryd7b26332015-04-08 12:13:34 +01001198 if (!pds)
1199 return -ENOMEM;
1200
Michał Winiarski3a41a052015-09-03 19:22:18 +02001201 pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
1202 GFP_TEMPORARY);
1203 if (!pts)
1204 goto err_out;
Michel Thierryd7b26332015-04-08 12:13:34 +01001205
1206 *new_pds = pds;
1207 *new_pts = pts;
1208
1209 return 0;
1210
1211err_out:
Michał Winiarski3a41a052015-09-03 19:22:18 +02001212 free_gen8_temp_bitmaps(pds, pts);
Michel Thierryd7b26332015-04-08 12:13:34 +01001213 return -ENOMEM;
1214}
1215
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +03001216/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
1217 * the page table structures, we mark them dirty so that
1218 * context switching/execlist queuing code takes extra steps
1219 * to ensure that tlbs are flushed.
1220 */
1221static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
1222{
1223 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
1224}
1225
Michel Thierry762d9932015-07-30 11:05:29 +01001226static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
1227 struct i915_page_directory_pointer *pdp,
1228 uint64_t start,
1229 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001230{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001231 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michał Winiarski3a41a052015-09-03 19:22:18 +02001232 unsigned long *new_page_dirs, *new_page_tables;
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001233 struct drm_device *dev = vm->dev;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001234 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +01001235 const uint64_t orig_start = start;
1236 const uint64_t orig_length = length;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001237 uint32_t pdpe;
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001238 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001239 int ret;
1240
Michel Thierryd7b26332015-04-08 12:13:34 +01001241 /* Wrap is never okay since we can only represent 48b, and we don't
1242 * actually use the other side of the canonical address space.
1243 */
1244 if (WARN_ON(start + length < start))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001245 return -ENODEV;
1246
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001247 if (WARN_ON(start + length > vm->total))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001248 return -ENODEV;
Michel Thierryd7b26332015-04-08 12:13:34 +01001249
Michel Thierry6ac18502015-07-29 17:23:46 +01001250 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001251 if (ret)
1252 return ret;
1253
Michel Thierryd7b26332015-04-08 12:13:34 +01001254 /* Do the allocations first so we can easily bail out */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001255 ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
1256 new_page_dirs);
Michel Thierryd7b26332015-04-08 12:13:34 +01001257 if (ret) {
Michał Winiarski3a41a052015-09-03 19:22:18 +02001258 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Michel Thierryd7b26332015-04-08 12:13:34 +01001259 return ret;
1260 }
1261
1262 /* For every page directory referenced, allocate page tables */
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001263 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001264 ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
Michał Winiarski3a41a052015-09-03 19:22:18 +02001265 new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
Michel Thierry5441f0c2015-04-08 12:13:28 +01001266 if (ret)
1267 goto err_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001268 }
1269
Michel Thierry33c88192015-04-08 12:13:33 +01001270 start = orig_start;
1271 length = orig_length;
1272
Michel Thierryd7b26332015-04-08 12:13:34 +01001273 /* Allocations have completed successfully, so set the bitmaps, and do
1274 * the mappings. */
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001275 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001276 gen8_pde_t *const page_directory = kmap_px(pd);
Michel Thierry33c88192015-04-08 12:13:33 +01001277 struct i915_page_table *pt;
Michel Thierry09120d42015-07-29 17:23:45 +01001278 uint64_t pd_len = length;
Michel Thierry33c88192015-04-08 12:13:33 +01001279 uint64_t pd_start = start;
1280 uint32_t pde;
1281
Michel Thierryd7b26332015-04-08 12:13:34 +01001282 /* Every pd should be allocated, we just did that above. */
1283 WARN_ON(!pd);
1284
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001285 gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001286 /* Same reasoning as pd */
1287 WARN_ON(!pt);
1288 WARN_ON(!pd_len);
1289 WARN_ON(!gen8_pte_count(pd_start, pd_len));
1290
1291 /* Set our used ptes within the page table */
1292 bitmap_set(pt->used_ptes,
1293 gen8_pte_index(pd_start),
1294 gen8_pte_count(pd_start, pd_len));
1295
1296 /* Our pde is now pointing to the pagetable, pt */
Mika Kuoppala966082c2015-06-25 18:35:19 +03001297 __set_bit(pde, pd->used_pdes);
Michel Thierryd7b26332015-04-08 12:13:34 +01001298
1299 /* Map the PDE to the page table */
Mika Kuoppalafe36f552015-06-25 18:35:16 +03001300 page_directory[pde] = gen8_pde_encode(px_dma(pt),
1301 I915_CACHE_LLC);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001302 trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
1303 gen8_pte_index(start),
1304 gen8_pte_count(start, length),
1305 GEN8_PTES);
Michel Thierryd7b26332015-04-08 12:13:34 +01001306
1307 /* NB: We haven't yet mapped ptes to pages. At this
1308 * point we're still relying on insert_entries() */
Michel Thierry33c88192015-04-08 12:13:33 +01001309 }
Michel Thierryd7b26332015-04-08 12:13:34 +01001310
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001311 kunmap_px(ppgtt, page_directory);
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001312 __set_bit(pdpe, pdp->used_pdpes);
Michel Thierry762d9932015-07-30 11:05:29 +01001313 gen8_setup_page_directory(ppgtt, pdp, pd, pdpe);
Michel Thierry33c88192015-04-08 12:13:33 +01001314 }
1315
Michał Winiarski3a41a052015-09-03 19:22:18 +02001316 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +03001317 mark_tlbs_dirty(ppgtt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001318 return 0;
1319
1320err_out:
Michel Thierryd7b26332015-04-08 12:13:34 +01001321 while (pdpe--) {
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001322 unsigned long temp;
1323
Michał Winiarski3a41a052015-09-03 19:22:18 +02001324 for_each_set_bit(temp, new_page_tables + pdpe *
1325 BITS_TO_LONGS(I915_PDES), I915_PDES)
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001326 free_pt(dev, pdp->page_directory[pdpe]->page_table[temp]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001327 }
1328
Michel Thierry6ac18502015-07-29 17:23:46 +01001329 for_each_set_bit(pdpe, new_page_dirs, pdpes)
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001330 free_pd(dev, pdp->page_directory[pdpe]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001331
Michał Winiarski3a41a052015-09-03 19:22:18 +02001332 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +03001333 mark_tlbs_dirty(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001334 return ret;
1335}
1336
Michel Thierry762d9932015-07-30 11:05:29 +01001337static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
1338 struct i915_pml4 *pml4,
1339 uint64_t start,
1340 uint64_t length)
1341{
1342 DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001343 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +01001344 struct i915_page_directory_pointer *pdp;
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001345 uint64_t pml4e;
Michel Thierry762d9932015-07-30 11:05:29 +01001346 int ret = 0;
1347
1348 /* Do the pml4 allocations first, so we don't need to track the newly
1349 * allocated tables below the pdp */
1350 bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);
1351
1352 /* The pagedirectory and pagetable allocations are done in the shared 3
1353 * and 4 level code. Just allocate the pdps.
1354 */
1355 ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
1356 new_pdps);
1357 if (ret)
1358 return ret;
1359
1360 WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
1361 "The allocation has spanned more than 512GB. "
1362 "It is highly likely this is incorrect.");
1363
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001364 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierry762d9932015-07-30 11:05:29 +01001365 WARN_ON(!pdp);
1366
1367 ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
1368 if (ret)
1369 goto err_out;
1370
1371 gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e);
1372 }
1373
1374 bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
1375 GEN8_PML4ES_PER_PML4);
1376
1377 return 0;
1378
1379err_out:
1380 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1381 gen8_ppgtt_cleanup_3lvl(vm->dev, pml4->pdps[pml4e]);
1382
1383 return ret;
1384}
1385
1386static int gen8_alloc_va_range(struct i915_address_space *vm,
1387 uint64_t start, uint64_t length)
1388{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001389 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +01001390
1391 if (USES_FULL_48BIT_PPGTT(vm->dev))
1392 return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
1393 else
1394 return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
1395}
1396
Michel Thierryea91e402015-07-29 17:23:57 +01001397static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
1398 uint64_t start, uint64_t length,
1399 gen8_pte_t scratch_pte,
1400 struct seq_file *m)
1401{
1402 struct i915_page_directory *pd;
Michel Thierryea91e402015-07-29 17:23:57 +01001403 uint32_t pdpe;
1404
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001405 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierryea91e402015-07-29 17:23:57 +01001406 struct i915_page_table *pt;
1407 uint64_t pd_len = length;
1408 uint64_t pd_start = start;
1409 uint32_t pde;
1410
1411 if (!test_bit(pdpe, pdp->used_pdpes))
1412 continue;
1413
1414 seq_printf(m, "\tPDPE #%d\n", pdpe);
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001415 gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
Michel Thierryea91e402015-07-29 17:23:57 +01001416 uint32_t pte;
1417 gen8_pte_t *pt_vaddr;
1418
1419 if (!test_bit(pde, pd->used_pdes))
1420 continue;
1421
1422 pt_vaddr = kmap_px(pt);
1423 for (pte = 0; pte < GEN8_PTES; pte += 4) {
1424 uint64_t va =
1425 (pdpe << GEN8_PDPE_SHIFT) |
1426 (pde << GEN8_PDE_SHIFT) |
1427 (pte << GEN8_PTE_SHIFT);
1428 int i;
1429 bool found = false;
1430
1431 for (i = 0; i < 4; i++)
1432 if (pt_vaddr[pte + i] != scratch_pte)
1433 found = true;
1434 if (!found)
1435 continue;
1436
1437 seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
1438 for (i = 0; i < 4; i++) {
1439 if (pt_vaddr[pte + i] != scratch_pte)
1440 seq_printf(m, " %llx", pt_vaddr[pte + i]);
1441 else
1442 seq_puts(m, " SCRATCH ");
1443 }
1444 seq_puts(m, "\n");
1445 }
1446 /* don't use kunmap_px, it could trigger
1447 * an unnecessary flush.
1448 */
1449 kunmap_atomic(pt_vaddr);
1450 }
1451 }
1452}
1453
1454static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1455{
1456 struct i915_address_space *vm = &ppgtt->base;
1457 uint64_t start = ppgtt->base.start;
1458 uint64_t length = ppgtt->base.total;
1459 gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
1460 I915_CACHE_LLC, true);
1461
1462 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
1463 gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
1464 } else {
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001465 uint64_t pml4e;
Michel Thierryea91e402015-07-29 17:23:57 +01001466 struct i915_pml4 *pml4 = &ppgtt->pml4;
1467 struct i915_page_directory_pointer *pdp;
1468
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001469 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierryea91e402015-07-29 17:23:57 +01001470 if (!test_bit(pml4e, pml4->used_pml4es))
1471 continue;
1472
1473 seq_printf(m, " PML4E #%llu\n", pml4e);
1474 gen8_dump_pdp(pdp, start, length, scratch_pte, m);
1475 }
1476 }
1477}
1478
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001479static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
1480{
Michał Winiarski3a41a052015-09-03 19:22:18 +02001481 unsigned long *new_page_dirs, *new_page_tables;
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001482 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1483 int ret;
1484
1485 /* We allocate temp bitmap for page tables for no gain
1486 * but as this is for init only, lets keep the things simple
1487 */
1488 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1489 if (ret)
1490 return ret;
1491
1492 /* Allocate for all pdps regardless of how the ppgtt
1493 * was defined.
1494 */
1495 ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
1496 0, 1ULL << 32,
1497 new_page_dirs);
1498 if (!ret)
1499 *ppgtt->pdp.used_pdpes = *new_page_dirs;
1500
Michał Winiarski3a41a052015-09-03 19:22:18 +02001501 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001502
1503 return ret;
1504}
1505
Daniel Vettereb0b44a2015-03-18 14:47:59 +01001506/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001507 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
1508 * with a net effect resembling a 2-level page table in normal x86 terms. Each
1509 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
1510 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -08001511 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001512 */
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001513static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky37aca442013-11-04 20:47:32 -08001514{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001515 int ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001516
Mika Kuoppala8776f022015-06-30 18:16:40 +03001517 ret = gen8_init_scratch(&ppgtt->base);
1518 if (ret)
1519 return ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001520
Michel Thierryd7b26332015-04-08 12:13:34 +01001521 ppgtt->base.start = 0;
Michel Thierryd7b26332015-04-08 12:13:34 +01001522 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001523 ppgtt->base.allocate_va_range = gen8_alloc_va_range;
Michel Thierryd7b26332015-04-08 12:13:34 +01001524 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
Daniel Vetterc7e16f22015-04-14 17:35:11 +02001525 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02001526 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1527 ppgtt->base.bind_vma = ppgtt_bind_vma;
Michel Thierryea91e402015-07-29 17:23:57 +01001528 ppgtt->debug_dump = gen8_dump_ppgtt;
Michel Thierryd7b26332015-04-08 12:13:34 +01001529
Michel Thierry762d9932015-07-30 11:05:29 +01001530 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
1531 ret = setup_px(ppgtt->base.dev, &ppgtt->pml4);
1532 if (ret)
1533 goto free_scratch;
Michel Thierry6ac18502015-07-29 17:23:46 +01001534
Michel Thierry69ab76f2015-07-29 17:23:55 +01001535 gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);
1536
Michel Thierry762d9932015-07-30 11:05:29 +01001537 ppgtt->base.total = 1ULL << 48;
Michel Thierry2dba3232015-07-30 11:06:23 +01001538 ppgtt->switch_mm = gen8_48b_mm_switch;
Michel Thierry762d9932015-07-30 11:05:29 +01001539 } else {
Michel Thierry25f50332015-08-07 17:40:19 +01001540 ret = __pdp_init(ppgtt->base.dev, &ppgtt->pdp);
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001541 if (ret)
1542 goto free_scratch;
1543
1544 ppgtt->base.total = 1ULL << 32;
Michel Thierry2dba3232015-07-30 11:06:23 +01001545 ppgtt->switch_mm = gen8_legacy_mm_switch;
Michel Thierry762d9932015-07-30 11:05:29 +01001546 trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
1547 0, 0,
1548 GEN8_PML4E_SHIFT);
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001549
Chris Wilsonc0336662016-05-06 15:40:21 +01001550 if (intel_vgpu_active(to_i915(ppgtt->base.dev))) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001551 ret = gen8_preallocate_top_level_pdps(ppgtt);
1552 if (ret)
1553 goto free_scratch;
1554 }
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001555 }
Michel Thierry6ac18502015-07-29 17:23:46 +01001556
Chris Wilsonc0336662016-05-06 15:40:21 +01001557 if (intel_vgpu_active(to_i915(ppgtt->base.dev)))
Zhiyuan Lv650da342015-08-28 15:41:18 +08001558 gen8_ppgtt_notify_vgt(ppgtt, true);
1559
Michel Thierryd7b26332015-04-08 12:13:34 +01001560 return 0;
Michel Thierry6ac18502015-07-29 17:23:46 +01001561
1562free_scratch:
1563 gen8_free_scratch(&ppgtt->base);
1564 return ret;
Michel Thierryd7b26332015-04-08 12:13:34 +01001565}
1566
Ben Widawsky87d60b62013-12-06 14:11:29 -08001567static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1568{
Ben Widawsky87d60b62013-12-06 14:11:29 -08001569 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +01001570 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +00001571 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001572 uint32_t pd_entry;
Michel Thierry09942c62015-04-08 12:13:30 +01001573 uint32_t pte, pde, temp;
1574 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001575
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001576 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1577 I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001578
Michel Thierry09942c62015-04-08 12:13:30 +01001579 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001580 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +00001581 gen6_pte_t *pt_vaddr;
Mika Kuoppala567047b2015-06-25 18:35:12 +03001582 const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
Michel Thierry09942c62015-04-08 12:13:30 +01001583 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001584 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
1585
1586 if (pd_entry != expected)
1587 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
1588 pde,
1589 pd_entry,
1590 expected);
1591 seq_printf(m, "\tPDE: %x\n", pd_entry);
1592
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001593 pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);
1594
Michel Thierry07749ef2015-03-16 16:00:54 +00001595 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001596 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +00001597 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -08001598 (pte * PAGE_SIZE);
1599 int i;
1600 bool found = false;
1601 for (i = 0; i < 4; i++)
1602 if (pt_vaddr[pte + i] != scratch_pte)
1603 found = true;
1604 if (!found)
1605 continue;
1606
1607 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1608 for (i = 0; i < 4; i++) {
1609 if (pt_vaddr[pte + i] != scratch_pte)
1610 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1611 else
1612 seq_puts(m, " SCRATCH ");
1613 }
1614 seq_puts(m, "\n");
1615 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001616 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001617 }
1618}
1619
Ben Widawsky678d96f2015-03-16 16:00:56 +00001620/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +01001621static void gen6_write_pde(struct i915_page_directory *pd,
1622 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -07001623{
Ben Widawsky678d96f2015-03-16 16:00:56 +00001624 /* Caller needs to make sure the write completes if necessary */
1625 struct i915_hw_ppgtt *ppgtt =
1626 container_of(pd, struct i915_hw_ppgtt, pd);
1627 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -07001628
Mika Kuoppala567047b2015-06-25 18:35:12 +03001629 pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
Ben Widawsky678d96f2015-03-16 16:00:56 +00001630 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -07001631
Ben Widawsky678d96f2015-03-16 16:00:56 +00001632 writel(pd_entry, ppgtt->pd_addr + pde);
1633}
Ben Widawsky61973492013-04-08 18:43:54 -07001634
Ben Widawsky678d96f2015-03-16 16:00:56 +00001635/* Write all the page tables found in the ppgtt structure to incrementing page
1636 * directories. */
1637static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +01001638 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001639 uint32_t start, uint32_t length)
1640{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001641 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Michel Thierryec565b32015-04-08 12:13:23 +01001642 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001643 uint32_t pde, temp;
1644
1645 gen6_for_each_pde(pt, pd, start, length, temp, pde)
1646 gen6_write_pde(pd, pde, pt);
1647
1648 /* Make sure write is complete before other code can use this page
1649 * table. Also require for WC mapped PTEs */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001650 readl(ggtt->gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -07001651}
1652
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001653static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001654{
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001655 BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -07001656
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001657 return (ppgtt->pd.base.ggtt_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001658}
Ben Widawsky61973492013-04-08 18:43:54 -07001659
Ben Widawsky90252e52013-12-06 14:11:12 -08001660static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001661 struct drm_i915_gem_request *req)
Ben Widawsky90252e52013-12-06 14:11:12 -08001662{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001663 struct intel_engine_cs *engine = req->engine;
Ben Widawsky90252e52013-12-06 14:11:12 -08001664 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -07001665
Ben Widawsky90252e52013-12-06 14:11:12 -08001666 /* NB: TLBs must be flushed and invalidated before a switch */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001667 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001668 if (ret)
1669 return ret;
1670
John Harrison5fb9de12015-05-29 17:44:07 +01001671 ret = intel_ring_begin(req, 6);
Ben Widawsky90252e52013-12-06 14:11:12 -08001672 if (ret)
1673 return ret;
1674
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001675 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(2));
1676 intel_ring_emit_reg(engine, RING_PP_DIR_DCLV(engine));
1677 intel_ring_emit(engine, PP_DIR_DCLV_2G);
1678 intel_ring_emit_reg(engine, RING_PP_DIR_BASE(engine));
1679 intel_ring_emit(engine, get_pd_offset(ppgtt));
1680 intel_ring_emit(engine, MI_NOOP);
1681 intel_ring_advance(engine);
Ben Widawsky90252e52013-12-06 14:11:12 -08001682
1683 return 0;
1684}
1685
Yu Zhang71ba2d62015-02-10 19:05:54 +08001686static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001687 struct drm_i915_gem_request *req)
Yu Zhang71ba2d62015-02-10 19:05:54 +08001688{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001689 struct intel_engine_cs *engine = req->engine;
Yu Zhang71ba2d62015-02-10 19:05:54 +08001690 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1691
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001692 I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
1693 I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
Yu Zhang71ba2d62015-02-10 19:05:54 +08001694 return 0;
1695}
1696
Ben Widawsky48a10382013-12-06 14:11:11 -08001697static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001698 struct drm_i915_gem_request *req)
Ben Widawsky48a10382013-12-06 14:11:11 -08001699{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001700 struct intel_engine_cs *engine = req->engine;
Ben Widawsky48a10382013-12-06 14:11:11 -08001701 int ret;
1702
Ben Widawsky48a10382013-12-06 14:11:11 -08001703 /* NB: TLBs must be flushed and invalidated before a switch */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001704 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky48a10382013-12-06 14:11:11 -08001705 if (ret)
1706 return ret;
1707
John Harrison5fb9de12015-05-29 17:44:07 +01001708 ret = intel_ring_begin(req, 6);
Ben Widawsky48a10382013-12-06 14:11:11 -08001709 if (ret)
1710 return ret;
1711
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001712 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(2));
1713 intel_ring_emit_reg(engine, RING_PP_DIR_DCLV(engine));
1714 intel_ring_emit(engine, PP_DIR_DCLV_2G);
1715 intel_ring_emit_reg(engine, RING_PP_DIR_BASE(engine));
1716 intel_ring_emit(engine, get_pd_offset(ppgtt));
1717 intel_ring_emit(engine, MI_NOOP);
1718 intel_ring_advance(engine);
Ben Widawsky48a10382013-12-06 14:11:11 -08001719
Ben Widawsky90252e52013-12-06 14:11:12 -08001720 /* XXX: RCS is the only one to auto invalidate the TLBs? */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001721 if (engine->id != RCS) {
1722 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001723 if (ret)
1724 return ret;
1725 }
1726
Ben Widawsky48a10382013-12-06 14:11:11 -08001727 return 0;
1728}
1729
Ben Widawskyeeb94882013-12-06 14:11:10 -08001730static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001731 struct drm_i915_gem_request *req)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001732{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001733 struct intel_engine_cs *engine = req->engine;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001734 struct drm_device *dev = ppgtt->base.dev;
1735 struct drm_i915_private *dev_priv = dev->dev_private;
1736
Ben Widawsky48a10382013-12-06 14:11:11 -08001737
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001738 I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
1739 I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001740
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001741 POSTING_READ(RING_PP_DIR_DCLV(engine));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001742
1743 return 0;
1744}
1745
Daniel Vetter82460d92014-08-06 20:19:53 +02001746static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001747{
Ben Widawskyeeb94882013-12-06 14:11:10 -08001748 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001749 struct intel_engine_cs *engine;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001750
Dave Gordonb4ac5af2016-03-24 11:20:38 +00001751 for_each_engine(engine, dev_priv) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001752 u32 four_level = USES_FULL_48BIT_PPGTT(dev) ? GEN8_GFX_PPGTT_48B : 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001753 I915_WRITE(RING_MODE_GEN7(engine),
Michel Thierry2dba3232015-07-30 11:06:23 +01001754 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001755 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001756}
1757
Daniel Vetter82460d92014-08-06 20:19:53 +02001758static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001759{
Jani Nikula50227e12014-03-31 14:27:21 +03001760 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001761 struct intel_engine_cs *engine;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001762 uint32_t ecochk, ecobits;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001763
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001764 ecobits = I915_READ(GAC_ECO_BITS);
1765 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1766
1767 ecochk = I915_READ(GAM_ECOCHK);
1768 if (IS_HASWELL(dev)) {
1769 ecochk |= ECOCHK_PPGTT_WB_HSW;
1770 } else {
1771 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1772 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1773 }
1774 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001775
Dave Gordonb4ac5af2016-03-24 11:20:38 +00001776 for_each_engine(engine, dev_priv) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001777 /* GFX_MODE is per-ring on gen7+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001778 I915_WRITE(RING_MODE_GEN7(engine),
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001779 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001780 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001781}
1782
Daniel Vetter82460d92014-08-06 20:19:53 +02001783static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001784{
Jani Nikula50227e12014-03-31 14:27:21 +03001785 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001786 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001787
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001788 ecobits = I915_READ(GAC_ECO_BITS);
1789 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1790 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001791
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001792 gab_ctl = I915_READ(GAB_CTL);
1793 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001794
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001795 ecochk = I915_READ(GAM_ECOCHK);
1796 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001797
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001798 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001799}
1800
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001801/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001802static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001803 uint64_t start,
1804 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001805 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001806{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001807 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry07749ef2015-03-16 16:00:54 +00001808 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001809 unsigned first_entry = start >> PAGE_SHIFT;
1810 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001811 unsigned act_pt = first_entry / GEN6_PTES;
1812 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001813 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001814
Mika Kuoppalac114f762015-06-25 18:35:13 +03001815 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1816 I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001817
Daniel Vetter7bddb012012-02-09 17:15:47 +01001818 while (num_entries) {
1819 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001820 if (last_pte > GEN6_PTES)
1821 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001822
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001823 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001824
1825 for (i = first_pte; i < last_pte; i++)
1826 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001827
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001828 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001829
Daniel Vetter7bddb012012-02-09 17:15:47 +01001830 num_entries -= last_pte - first_pte;
1831 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001832 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001833 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001834}
1835
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001836static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001837 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001838 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301839 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001840{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001841 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry07749ef2015-03-16 16:00:54 +00001842 gen6_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -08001843 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001844 unsigned act_pt = first_entry / GEN6_PTES;
1845 unsigned act_pte = first_entry % GEN6_PTES;
Imre Deak6e995e22013-02-18 19:28:04 +02001846 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001847
Chris Wilsoncc797142013-12-31 15:50:30 +00001848 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +02001849 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001850 if (pt_vaddr == NULL)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001851 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001852
Chris Wilsoncc797142013-12-31 15:50:30 +00001853 pt_vaddr[act_pte] =
1854 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +05301855 cache_level, true, flags);
1856
Michel Thierry07749ef2015-03-16 16:00:54 +00001857 if (++act_pte == GEN6_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001858 kunmap_px(ppgtt, pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001859 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001860 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001861 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001862 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001863 }
Chris Wilsoncc797142013-12-31 15:50:30 +00001864 if (pt_vaddr)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001865 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001866}
1867
Ben Widawsky678d96f2015-03-16 16:00:56 +00001868static int gen6_alloc_va_range(struct i915_address_space *vm,
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001869 uint64_t start_in, uint64_t length_in)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001870{
Michel Thierry4933d512015-03-24 15:46:22 +00001871 DECLARE_BITMAP(new_page_tables, I915_PDES);
1872 struct drm_device *dev = vm->dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001873 struct drm_i915_private *dev_priv = to_i915(dev);
1874 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001875 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierryec565b32015-04-08 12:13:23 +01001876 struct i915_page_table *pt;
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001877 uint32_t start, length, start_save, length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001878 uint32_t pde, temp;
Michel Thierry4933d512015-03-24 15:46:22 +00001879 int ret;
1880
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001881 if (WARN_ON(start_in + length_in > ppgtt->base.total))
1882 return -ENODEV;
1883
1884 start = start_save = start_in;
1885 length = length_save = length_in;
Michel Thierry4933d512015-03-24 15:46:22 +00001886
1887 bitmap_zero(new_page_tables, I915_PDES);
1888
1889 /* The allocation is done in two stages so that we can bail out with
1890 * minimal amount of pain. The first stage finds new page tables that
1891 * need allocation. The second stage marks use ptes within the page
1892 * tables.
1893 */
1894 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001895 if (pt != vm->scratch_pt) {
Michel Thierry4933d512015-03-24 15:46:22 +00001896 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1897 continue;
1898 }
1899
1900 /* We've already allocated a page table */
1901 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1902
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001903 pt = alloc_pt(dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001904 if (IS_ERR(pt)) {
1905 ret = PTR_ERR(pt);
1906 goto unwind_out;
1907 }
1908
1909 gen6_initialize_pt(vm, pt);
1910
1911 ppgtt->pd.page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001912 __set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001913 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001914 }
1915
1916 start = start_save;
1917 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001918
1919 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1920 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1921
1922 bitmap_zero(tmp_bitmap, GEN6_PTES);
1923 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1924 gen6_pte_count(start, length));
1925
Mika Kuoppala966082c2015-06-25 18:35:19 +03001926 if (__test_and_clear_bit(pde, new_page_tables))
Michel Thierry4933d512015-03-24 15:46:22 +00001927 gen6_write_pde(&ppgtt->pd, pde, pt);
1928
Michel Thierry72744cb2015-03-24 15:46:23 +00001929 trace_i915_page_table_entry_map(vm, pde, pt,
1930 gen6_pte_index(start),
1931 gen6_pte_count(start, length),
1932 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001933 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001934 GEN6_PTES);
1935 }
1936
Michel Thierry4933d512015-03-24 15:46:22 +00001937 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1938
1939 /* Make sure write is complete before other code can use this page
1940 * table. Also require for WC mapped PTEs */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001941 readl(ggtt->gsm);
Michel Thierry4933d512015-03-24 15:46:22 +00001942
Ben Widawsky563222a2015-03-19 12:53:28 +00001943 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001944 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001945
1946unwind_out:
1947 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001948 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001949
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001950 ppgtt->pd.page_table[pde] = vm->scratch_pt;
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001951 free_pt(vm->dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001952 }
1953
1954 mark_tlbs_dirty(ppgtt);
1955 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001956}
1957
Mika Kuoppala8776f022015-06-30 18:16:40 +03001958static int gen6_init_scratch(struct i915_address_space *vm)
1959{
1960 struct drm_device *dev = vm->dev;
1961
1962 vm->scratch_page = alloc_scratch_page(dev);
1963 if (IS_ERR(vm->scratch_page))
1964 return PTR_ERR(vm->scratch_page);
1965
1966 vm->scratch_pt = alloc_pt(dev);
1967 if (IS_ERR(vm->scratch_pt)) {
1968 free_scratch_page(dev, vm->scratch_page);
1969 return PTR_ERR(vm->scratch_pt);
1970 }
1971
1972 gen6_initialize_pt(vm, vm->scratch_pt);
1973
1974 return 0;
1975}
1976
1977static void gen6_free_scratch(struct i915_address_space *vm)
1978{
1979 struct drm_device *dev = vm->dev;
1980
1981 free_pt(dev, vm->scratch_pt);
1982 free_scratch_page(dev, vm->scratch_page);
1983}
1984
Daniel Vetter061dd492015-04-14 17:35:13 +02001985static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawskya00d8252014-02-19 22:05:48 -08001986{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001987 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry09942c62015-04-08 12:13:30 +01001988 struct i915_page_table *pt;
1989 uint32_t pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08001990
Daniel Vetter061dd492015-04-14 17:35:13 +02001991 drm_mm_remove_node(&ppgtt->node);
1992
Michel Thierry09942c62015-04-08 12:13:30 +01001993 gen6_for_all_pdes(pt, ppgtt, pde) {
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001994 if (pt != vm->scratch_pt)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001995 free_pt(ppgtt->base.dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001996 }
1997
Mika Kuoppala8776f022015-06-30 18:16:40 +03001998 gen6_free_scratch(vm);
Daniel Vetter3440d262013-01-24 13:49:56 -08001999}
2000
Ben Widawskyb1465202014-02-19 22:05:49 -08002001static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08002002{
Mika Kuoppala8776f022015-06-30 18:16:40 +03002003 struct i915_address_space *vm = &ppgtt->base;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002004 struct drm_device *dev = ppgtt->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002005 struct drm_i915_private *dev_priv = to_i915(dev);
2006 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskye3cc1992013-12-06 14:11:08 -08002007 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08002008 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002009
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002010 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
2011 * allocator works in address space sizes, so it's multiplied by page
2012 * size. We allocate at the top of the GTT to avoid fragmentation.
2013 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002014 BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
Michel Thierry4933d512015-03-24 15:46:22 +00002015
Mika Kuoppala8776f022015-06-30 18:16:40 +03002016 ret = gen6_init_scratch(vm);
2017 if (ret)
2018 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002019
Ben Widawskye3cc1992013-12-06 14:11:08 -08002020alloc:
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002021 ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002022 &ppgtt->node, GEN6_PD_SIZE,
2023 GEN6_PD_ALIGN, 0,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002024 0, ggtt->base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07002025 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08002026 if (ret == -ENOSPC && !retried) {
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002027 ret = i915_gem_evict_something(dev, &ggtt->base,
Ben Widawskye3cc1992013-12-06 14:11:08 -08002028 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02002029 I915_CACHE_NONE,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002030 0, ggtt->base.total,
Chris Wilsond23db882014-05-23 08:48:08 +02002031 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08002032 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00002033 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08002034
2035 retried = true;
2036 goto alloc;
2037 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002038
Ben Widawskyc8c26622015-01-22 17:01:25 +00002039 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00002040 goto err_out;
2041
Ben Widawskyc8c26622015-01-22 17:01:25 +00002042
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002043 if (ppgtt->node.start < ggtt->mappable_end)
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002044 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002045
Ben Widawskyc8c26622015-01-22 17:01:25 +00002046 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00002047
2048err_out:
Mika Kuoppala8776f022015-06-30 18:16:40 +03002049 gen6_free_scratch(vm);
Ben Widawsky678d96f2015-03-16 16:00:56 +00002050 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08002051}
2052
Ben Widawskyb1465202014-02-19 22:05:49 -08002053static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
2054{
kbuild test robot2f2cf682015-03-27 19:26:35 +08002055 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08002056}
2057
Michel Thierry4933d512015-03-24 15:46:22 +00002058static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
2059 uint64_t start, uint64_t length)
2060{
Michel Thierryec565b32015-04-08 12:13:23 +01002061 struct i915_page_table *unused;
Michel Thierry4933d512015-03-24 15:46:22 +00002062 uint32_t pde, temp;
2063
2064 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
Mika Kuoppala79ab9372015-06-25 18:35:17 +03002065 ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
Michel Thierry4933d512015-03-24 15:46:22 +00002066}
2067
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002068static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawskyb1465202014-02-19 22:05:49 -08002069{
2070 struct drm_device *dev = ppgtt->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002071 struct drm_i915_private *dev_priv = to_i915(dev);
2072 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskyb1465202014-02-19 22:05:49 -08002073 int ret;
2074
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002075 ppgtt->base.pte_encode = ggtt->base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08002076 if (IS_GEN6(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08002077 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08002078 } else if (IS_HASWELL(dev)) {
Ben Widawsky90252e52013-12-06 14:11:12 -08002079 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08002080 } else if (IS_GEN7(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08002081 ppgtt->switch_mm = gen7_mm_switch;
2082 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08002083 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08002084
Chris Wilsonc0336662016-05-06 15:40:21 +01002085 if (intel_vgpu_active(dev_priv))
Yu Zhang71ba2d62015-02-10 19:05:54 +08002086 ppgtt->switch_mm = vgpu_mm_switch;
2087
Ben Widawskyb1465202014-02-19 22:05:49 -08002088 ret = gen6_ppgtt_alloc(ppgtt);
2089 if (ret)
2090 return ret;
2091
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002092 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002093 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
2094 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002095 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
2096 ppgtt->base.bind_vma = ppgtt_bind_vma;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002097 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f62013-11-25 09:54:34 -08002098 ppgtt->base.start = 0;
Michel Thierry09942c62015-04-08 12:13:30 +01002099 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08002100 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002101
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002102 ppgtt->pd.base.ggtt_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00002103 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002104
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002105 ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002106 ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
Ben Widawsky678d96f2015-03-16 16:00:56 +00002107
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002108 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002109
Ben Widawsky678d96f2015-03-16 16:00:56 +00002110 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
2111
Thierry Reding440fd522015-01-23 09:05:06 +01002112 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002113 ppgtt->node.size >> 20,
2114 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002115
Daniel Vetterfa76da32014-08-06 20:19:54 +02002116 DRM_DEBUG("Adding PPGTT at offset %x\n",
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002117 ppgtt->pd.base.ggtt_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002118
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002119 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08002120}
2121
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002122static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08002123{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002124 ppgtt->base.dev = dev;
Daniel Vetter3440d262013-01-24 13:49:56 -08002125
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002126 if (INTEL_INFO(dev)->gen < 8)
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002127 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002128 else
Michel Thierryd7b26332015-04-08 12:13:34 +01002129 return gen8_ppgtt_init(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002130}
Mika Kuoppalac114f762015-06-25 18:35:13 +03002131
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002132static void i915_address_space_init(struct i915_address_space *vm,
2133 struct drm_i915_private *dev_priv)
2134{
2135 drm_mm_init(&vm->mm, vm->start, vm->total);
2136 vm->dev = dev_priv->dev;
2137 INIT_LIST_HEAD(&vm->active_list);
2138 INIT_LIST_HEAD(&vm->inactive_list);
2139 list_add_tail(&vm->global_link, &dev_priv->vm_list);
2140}
2141
Tim Gored5165eb2016-02-04 11:49:34 +00002142static void gtt_write_workarounds(struct drm_device *dev)
2143{
2144 struct drm_i915_private *dev_priv = dev->dev_private;
2145
2146 /* This function is for gtt related workarounds. This function is
2147 * called on driver load and after a GPU reset, so you can place
2148 * workarounds here even if they get overwritten by GPU reset.
2149 */
2150 /* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt */
2151 if (IS_BROADWELL(dev))
2152 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
2153 else if (IS_CHERRYVIEW(dev))
2154 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
2155 else if (IS_SKYLAKE(dev))
2156 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
2157 else if (IS_BROXTON(dev))
2158 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
2159}
2160
Chris Wilsoncba6dba2016-05-05 11:22:47 +01002161static int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
Daniel Vetterfa76da32014-08-06 20:19:54 +02002162{
2163 struct drm_i915_private *dev_priv = dev->dev_private;
2164 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002165
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002166 ret = __hw_ppgtt_init(dev, ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002167 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08002168 kref_init(&ppgtt->ref);
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002169 i915_address_space_init(&ppgtt->base, dev_priv);
Ben Widawsky93bd8642013-07-16 16:50:06 -07002170 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002171
2172 return ret;
2173}
2174
Daniel Vetter82460d92014-08-06 20:19:53 +02002175int i915_ppgtt_init_hw(struct drm_device *dev)
2176{
Tim Gored5165eb2016-02-04 11:49:34 +00002177 gtt_write_workarounds(dev);
2178
Thomas Daniel671b50132014-08-20 16:24:50 +01002179 /* In the case of execlists, PPGTT is enabled by the context descriptor
2180 * and the PDPs are contained within the context itself. We don't
2181 * need to do anything here. */
2182 if (i915.enable_execlists)
2183 return 0;
2184
Daniel Vetter82460d92014-08-06 20:19:53 +02002185 if (!USES_PPGTT(dev))
2186 return 0;
2187
2188 if (IS_GEN6(dev))
2189 gen6_ppgtt_enable(dev);
2190 else if (IS_GEN7(dev))
2191 gen7_ppgtt_enable(dev);
2192 else if (INTEL_INFO(dev)->gen >= 8)
2193 gen8_ppgtt_enable(dev);
2194 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01002195 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02002196
John Harrison4ad2fd82015-06-18 13:11:20 +01002197 return 0;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002198}
John Harrison4ad2fd82015-06-18 13:11:20 +01002199
Daniel Vetter4d884702014-08-06 15:04:47 +02002200struct i915_hw_ppgtt *
2201i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
2202{
2203 struct i915_hw_ppgtt *ppgtt;
2204 int ret;
2205
2206 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2207 if (!ppgtt)
2208 return ERR_PTR(-ENOMEM);
2209
2210 ret = i915_ppgtt_init(dev, ppgtt);
2211 if (ret) {
2212 kfree(ppgtt);
2213 return ERR_PTR(ret);
2214 }
2215
2216 ppgtt->file_priv = fpriv;
2217
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00002218 trace_i915_ppgtt_create(&ppgtt->base);
2219
Daniel Vetter4d884702014-08-06 15:04:47 +02002220 return ppgtt;
2221}
2222
Daniel Vetteree960be2014-08-06 15:04:45 +02002223void i915_ppgtt_release(struct kref *kref)
2224{
2225 struct i915_hw_ppgtt *ppgtt =
2226 container_of(kref, struct i915_hw_ppgtt, ref);
2227
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00002228 trace_i915_ppgtt_release(&ppgtt->base);
2229
Daniel Vetteree960be2014-08-06 15:04:45 +02002230 /* vmas should already be unbound */
2231 WARN_ON(!list_empty(&ppgtt->base.active_list));
2232 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2233
Daniel Vetter19dd1202014-08-06 15:04:55 +02002234 list_del(&ppgtt->base.global_link);
2235 drm_mm_takedown(&ppgtt->base.mm);
2236
Daniel Vetteree960be2014-08-06 15:04:45 +02002237 ppgtt->base.cleanup(&ppgtt->base);
2238 kfree(ppgtt);
2239}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002240
Ben Widawskya81cc002013-01-18 12:30:31 -08002241extern int intel_iommu_gfx_mapped;
2242/* Certain Gen5 chipsets require require idling the GPU before
2243 * unmapping anything from the GTT when VT-d is enabled.
2244 */
Daniel Vetter2c642b02015-04-14 17:35:26 +02002245static bool needs_idle_maps(struct drm_device *dev)
Ben Widawskya81cc002013-01-18 12:30:31 -08002246{
2247#ifdef CONFIG_INTEL_IOMMU
2248 /* Query intel_iommu to see if we need the workaround. Presumably that
2249 * was loaded first.
2250 */
2251 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
2252 return true;
2253#endif
2254 return false;
2255}
2256
Ben Widawsky5c042282011-10-17 15:51:55 -07002257static bool do_idling(struct drm_i915_private *dev_priv)
2258{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002259 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky5c042282011-10-17 15:51:55 -07002260 bool ret = dev_priv->mm.interruptible;
2261
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002262 if (unlikely(ggtt->do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07002263 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002264 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07002265 DRM_ERROR("Couldn't idle GPU\n");
2266 /* Wait a bit, in hopes it avoids the hang */
2267 udelay(10);
2268 }
2269 }
2270
2271 return ret;
2272}
2273
2274static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
2275{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002276 struct i915_ggtt *ggtt = &dev_priv->ggtt;
2277
2278 if (unlikely(ggtt->do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07002279 dev_priv->mm.interruptible = interruptible;
2280}
2281
Chris Wilsondc979972016-05-10 14:10:04 +01002282void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
Ben Widawsky828c7902013-10-16 09:21:30 -07002283{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002284 struct intel_engine_cs *engine;
Ben Widawsky828c7902013-10-16 09:21:30 -07002285
Chris Wilsondc979972016-05-10 14:10:04 +01002286 if (INTEL_INFO(dev_priv)->gen < 6)
Ben Widawsky828c7902013-10-16 09:21:30 -07002287 return;
2288
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002289 for_each_engine(engine, dev_priv) {
Ben Widawsky828c7902013-10-16 09:21:30 -07002290 u32 fault_reg;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002291 fault_reg = I915_READ(RING_FAULT_REG(engine));
Ben Widawsky828c7902013-10-16 09:21:30 -07002292 if (fault_reg & RING_FAULT_VALID) {
2293 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02002294 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07002295 "\tAddress space: %s\n"
2296 "\tSource ID: %d\n"
2297 "\tType: %d\n",
2298 fault_reg & PAGE_MASK,
2299 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
2300 RING_FAULT_SRCID(fault_reg),
2301 RING_FAULT_FAULT_TYPE(fault_reg));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002302 I915_WRITE(RING_FAULT_REG(engine),
Ben Widawsky828c7902013-10-16 09:21:30 -07002303 fault_reg & ~RING_FAULT_VALID);
2304 }
2305 }
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002306 POSTING_READ(RING_FAULT_REG(&dev_priv->engine[RCS]));
Ben Widawsky828c7902013-10-16 09:21:30 -07002307}
2308
Chris Wilson91e56492014-09-25 10:13:12 +01002309static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
2310{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002311 if (INTEL_INFO(dev_priv)->gen < 6) {
Chris Wilson91e56492014-09-25 10:13:12 +01002312 intel_gtt_chipset_flush();
2313 } else {
2314 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2315 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2316 }
2317}
2318
Ben Widawsky828c7902013-10-16 09:21:30 -07002319void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
2320{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002321 struct drm_i915_private *dev_priv = to_i915(dev);
2322 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky828c7902013-10-16 09:21:30 -07002323
2324 /* Don't bother messing with faults pre GEN6 as we have little
2325 * documentation supporting that it's a good idea.
2326 */
2327 if (INTEL_INFO(dev)->gen < 6)
2328 return;
2329
Chris Wilsondc979972016-05-10 14:10:04 +01002330 i915_check_and_clear_faults(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002331
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002332 ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total,
2333 true);
Chris Wilson91e56492014-09-25 10:13:12 +01002334
2335 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002336}
2337
Daniel Vetter74163902012-02-15 23:50:21 +01002338int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002339{
Chris Wilson9da3da62012-06-01 15:20:22 +01002340 if (!dma_map_sg(&obj->base.dev->pdev->dev,
2341 obj->pages->sgl, obj->pages->nents,
2342 PCI_DMA_BIDIRECTIONAL))
2343 return -ENOSPC;
2344
2345 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002346}
2347
Daniel Vetter2c642b02015-04-14 17:35:26 +02002348static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002349{
2350#ifdef writeq
2351 writeq(pte, addr);
2352#else
2353 iowrite32((u32)pte, addr);
2354 iowrite32(pte >> 32, addr + 4);
2355#endif
2356}
2357
2358static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
2359 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08002360 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302361 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002362{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002363 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Chris Wilsonce7fda22016-04-28 09:56:38 +01002364 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Ben Widawsky782f1492014-02-20 11:50:33 -08002365 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002366 gen8_pte_t __iomem *gtt_entries =
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002367 (gen8_pte_t __iomem *)ggtt->gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002368 int i = 0;
2369 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02002370 dma_addr_t addr = 0; /* shut up gcc */
Imre Deakbe694592015-12-15 20:10:38 +02002371 int rpm_atomic_seq;
2372
2373 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002374
2375 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
2376 addr = sg_dma_address(sg_iter.sg) +
2377 (sg_iter.sg_pgoffset << PAGE_SHIFT);
2378 gen8_set_pte(&gtt_entries[i],
2379 gen8_pte_encode(addr, level, true));
2380 i++;
2381 }
2382
2383 /*
2384 * XXX: This serves as a posting read to make sure that the PTE has
2385 * actually been updated. There is some concern that even though
2386 * registers and PTEs are within the same BAR that they are potentially
2387 * of NUMA access patterns. Therefore, even with the way we assume
2388 * hardware should work, we must keep this posting read for paranoia.
2389 */
2390 if (i != 0)
2391 WARN_ON(readq(&gtt_entries[i-1])
2392 != gen8_pte_encode(addr, level, true));
2393
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002394 /* This next bit makes the above posting read even more important. We
2395 * want to flush the TLBs only after we're certain all the PTE updates
2396 * have finished.
2397 */
2398 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2399 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Imre Deakbe694592015-12-15 20:10:38 +02002400
2401 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002402}
2403
Chris Wilsonc1403302015-11-18 15:19:39 +00002404struct insert_entries {
2405 struct i915_address_space *vm;
2406 struct sg_table *st;
2407 uint64_t start;
2408 enum i915_cache_level level;
2409 u32 flags;
2410};
2411
2412static int gen8_ggtt_insert_entries__cb(void *_arg)
2413{
2414 struct insert_entries *arg = _arg;
2415 gen8_ggtt_insert_entries(arg->vm, arg->st,
2416 arg->start, arg->level, arg->flags);
2417 return 0;
2418}
2419
2420static void gen8_ggtt_insert_entries__BKL(struct i915_address_space *vm,
2421 struct sg_table *st,
2422 uint64_t start,
2423 enum i915_cache_level level,
2424 u32 flags)
2425{
2426 struct insert_entries arg = { vm, st, start, level, flags };
2427 stop_machine(gen8_ggtt_insert_entries__cb, &arg, NULL);
2428}
2429
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002430/*
2431 * Binds an object into the global gtt with the specified cache level. The object
2432 * will be accessible to the GPU via commands whose operands reference offsets
2433 * within the global GTT as well as accessible by the GPU through the GMADR
2434 * mapped BAR (dev_priv->mm.gtt->gtt).
2435 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002436static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002437 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08002438 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302439 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002440{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002441 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Chris Wilsonce7fda22016-04-28 09:56:38 +01002442 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Ben Widawsky782f1492014-02-20 11:50:33 -08002443 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002444 gen6_pte_t __iomem *gtt_entries =
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002445 (gen6_pte_t __iomem *)ggtt->gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02002446 int i = 0;
2447 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02002448 dma_addr_t addr = 0;
Imre Deakbe694592015-12-15 20:10:38 +02002449 int rpm_atomic_seq;
2450
2451 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002452
Imre Deak6e995e22013-02-18 19:28:04 +02002453 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02002454 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05302455 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02002456 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002457 }
2458
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002459 /* XXX: This serves as a posting read to make sure that the PTE has
2460 * actually been updated. There is some concern that even though
2461 * registers and PTEs are within the same BAR that they are potentially
2462 * of NUMA access patterns. Therefore, even with the way we assume
2463 * hardware should work, we must keep this posting read for paranoia.
2464 */
Pavel Machek57007df2014-07-28 13:20:58 +02002465 if (i != 0) {
2466 unsigned long gtt = readl(&gtt_entries[i-1]);
2467 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
2468 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08002469
2470 /* This next bit makes the above posting read even more important. We
2471 * want to flush the TLBs only after we're certain all the PTE updates
2472 * have finished.
2473 */
2474 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2475 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Imre Deakbe694592015-12-15 20:10:38 +02002476
2477 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002478}
2479
Chris Wilsonf7770bf2016-05-14 07:26:35 +01002480static void nop_clear_range(struct i915_address_space *vm,
2481 uint64_t start,
2482 uint64_t length,
2483 bool use_scratch)
2484{
2485}
2486
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002487static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002488 uint64_t start,
2489 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002490 bool use_scratch)
2491{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002492 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Chris Wilsonce7fda22016-04-28 09:56:38 +01002493 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Ben Widawsky782f1492014-02-20 11:50:33 -08002494 unsigned first_entry = start >> PAGE_SHIFT;
2495 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002496 gen8_pte_t scratch_pte, __iomem *gtt_base =
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002497 (gen8_pte_t __iomem *)ggtt->gsm + first_entry;
2498 const int max_entries = ggtt_total_entries(ggtt) - first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002499 int i;
Imre Deakbe694592015-12-15 20:10:38 +02002500 int rpm_atomic_seq;
2501
2502 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002503
2504 if (WARN(num_entries > max_entries,
2505 "First entry = %d; Num entries = %d (max=%d)\n",
2506 first_entry, num_entries, max_entries))
2507 num_entries = max_entries;
2508
Mika Kuoppalac114f762015-06-25 18:35:13 +03002509 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002510 I915_CACHE_LLC,
2511 use_scratch);
2512 for (i = 0; i < num_entries; i++)
2513 gen8_set_pte(&gtt_base[i], scratch_pte);
2514 readl(gtt_base);
Imre Deakbe694592015-12-15 20:10:38 +02002515
2516 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002517}
2518
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002519static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002520 uint64_t start,
2521 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07002522 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002523{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002524 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Chris Wilsonce7fda22016-04-28 09:56:38 +01002525 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Ben Widawsky782f1492014-02-20 11:50:33 -08002526 unsigned first_entry = start >> PAGE_SHIFT;
2527 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002528 gen6_pte_t scratch_pte, __iomem *gtt_base =
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002529 (gen6_pte_t __iomem *)ggtt->gsm + first_entry;
2530 const int max_entries = ggtt_total_entries(ggtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002531 int i;
Imre Deakbe694592015-12-15 20:10:38 +02002532 int rpm_atomic_seq;
2533
2534 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002535
2536 if (WARN(num_entries > max_entries,
2537 "First entry = %d; Num entries = %d (max=%d)\n",
2538 first_entry, num_entries, max_entries))
2539 num_entries = max_entries;
2540
Mika Kuoppalac114f762015-06-25 18:35:13 +03002541 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
2542 I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07002543
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002544 for (i = 0; i < num_entries; i++)
2545 iowrite32(scratch_pte, &gtt_base[i]);
2546 readl(gtt_base);
Imre Deakbe694592015-12-15 20:10:38 +02002547
2548 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002549}
2550
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002551static void i915_ggtt_insert_entries(struct i915_address_space *vm,
2552 struct sg_table *pages,
2553 uint64_t start,
2554 enum i915_cache_level cache_level, u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002555{
Imre Deakbe694592015-12-15 20:10:38 +02002556 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002557 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2558 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
Imre Deakbe694592015-12-15 20:10:38 +02002559 int rpm_atomic_seq;
2560
2561 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002562
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002563 intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07002564
Imre Deakbe694592015-12-15 20:10:38 +02002565 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2566
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002567}
2568
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002569static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002570 uint64_t start,
2571 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07002572 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002573{
Imre Deakbe694592015-12-15 20:10:38 +02002574 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08002575 unsigned first_entry = start >> PAGE_SHIFT;
2576 unsigned num_entries = length >> PAGE_SHIFT;
Imre Deakbe694592015-12-15 20:10:38 +02002577 int rpm_atomic_seq;
2578
2579 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2580
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002581 intel_gtt_clear_range(first_entry, num_entries);
Imre Deakbe694592015-12-15 20:10:38 +02002582
2583 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002584}
2585
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002586static int ggtt_bind_vma(struct i915_vma *vma,
2587 enum i915_cache_level cache_level,
2588 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002589{
Daniel Vetter0a878712015-10-15 14:23:01 +02002590 struct drm_i915_gem_object *obj = vma->obj;
2591 u32 pte_flags = 0;
2592 int ret;
2593
2594 ret = i915_get_ggtt_vma_pages(vma);
2595 if (ret)
2596 return ret;
2597
2598 /* Currently applicable only to VLV */
2599 if (obj->gt_ro)
2600 pte_flags |= PTE_READ_ONLY;
2601
2602 vma->vm->insert_entries(vma->vm, vma->ggtt_view.pages,
2603 vma->node.start,
2604 cache_level, pte_flags);
2605
2606 /*
2607 * Without aliasing PPGTT there's no difference between
2608 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
2609 * upgrade to both bound if we bind either to avoid double-binding.
2610 */
2611 vma->bound |= GLOBAL_BIND | LOCAL_BIND;
2612
2613 return 0;
2614}
2615
2616static int aliasing_gtt_bind_vma(struct i915_vma *vma,
2617 enum i915_cache_level cache_level,
2618 u32 flags)
2619{
Chris Wilson321d1782015-11-20 10:27:18 +00002620 u32 pte_flags;
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002621 int ret;
2622
2623 ret = i915_get_ggtt_vma_pages(vma);
2624 if (ret)
2625 return ret;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002626
Akash Goel24f3a8c2014-06-17 10:59:42 +05302627 /* Currently applicable only to VLV */
Chris Wilson321d1782015-11-20 10:27:18 +00002628 pte_flags = 0;
2629 if (vma->obj->gt_ro)
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002630 pte_flags |= PTE_READ_ONLY;
Akash Goel24f3a8c2014-06-17 10:59:42 +05302631
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002632
Daniel Vetter0a878712015-10-15 14:23:01 +02002633 if (flags & GLOBAL_BIND) {
Chris Wilson321d1782015-11-20 10:27:18 +00002634 vma->vm->insert_entries(vma->vm,
2635 vma->ggtt_view.pages,
Daniel Vetter08755462015-04-20 09:04:05 -07002636 vma->node.start,
2637 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002638 }
Daniel Vetter74898d72012-02-15 23:50:22 +01002639
Daniel Vetter0a878712015-10-15 14:23:01 +02002640 if (flags & LOCAL_BIND) {
Chris Wilson321d1782015-11-20 10:27:18 +00002641 struct i915_hw_ppgtt *appgtt =
2642 to_i915(vma->vm->dev)->mm.aliasing_ppgtt;
2643 appgtt->base.insert_entries(&appgtt->base,
2644 vma->ggtt_view.pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08002645 vma->node.start,
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002646 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002647 }
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002648
2649 return 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002650}
2651
2652static void ggtt_unbind_vma(struct i915_vma *vma)
2653{
2654 struct drm_device *dev = vma->vm->dev;
2655 struct drm_i915_private *dev_priv = dev->dev_private;
2656 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002657 const uint64_t size = min_t(uint64_t,
2658 obj->base.size,
2659 vma->node.size);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002660
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002661 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08002662 vma->vm->clear_range(vma->vm,
2663 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002664 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002665 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002666 }
2667
Daniel Vetter08755462015-04-20 09:04:05 -07002668 if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002669 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002670
Ben Widawsky6f65e292013-12-06 14:10:56 -08002671 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08002672 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002673 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002674 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002675 }
Daniel Vetter74163902012-02-15 23:50:21 +01002676}
2677
2678void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2679{
Ben Widawsky5c042282011-10-17 15:51:55 -07002680 struct drm_device *dev = obj->base.dev;
2681 struct drm_i915_private *dev_priv = dev->dev_private;
2682 bool interruptible;
2683
2684 interruptible = do_idling(dev_priv);
2685
Imre Deak5ec5b512015-07-08 19:18:59 +03002686 dma_unmap_sg(&dev->pdev->dev, obj->pages->sgl, obj->pages->nents,
2687 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07002688
2689 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002690}
Daniel Vetter644ec022012-03-26 09:45:40 +02002691
Chris Wilson42d6ab42012-07-26 11:49:32 +01002692static void i915_gtt_color_adjust(struct drm_mm_node *node,
2693 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01002694 u64 *start,
2695 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002696{
2697 if (node->color != color)
2698 *start += 4096;
2699
2700 if (!list_empty(&node->node_list)) {
2701 node = list_entry(node->node_list.next,
2702 struct drm_mm_node,
2703 node_list);
2704 if (node->allocated && node->color != color)
2705 *end -= 4096;
2706 }
2707}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002708
Daniel Vetterf548c0e2014-11-19 21:40:13 +01002709static int i915_gem_setup_global_gtt(struct drm_device *dev,
Michel Thierry088e0df2015-08-07 17:40:17 +01002710 u64 start,
2711 u64 mappable_end,
2712 u64 end)
Daniel Vetter644ec022012-03-26 09:45:40 +02002713{
Ben Widawskye78891c2013-01-25 16:41:04 -08002714 /* Let GEM Manage all of the aperture.
2715 *
2716 * However, leave one page at the end still bound to the scratch page.
2717 * There are a number of places where the hardware apparently prefetches
2718 * past the end of the object, and we've seen multiple hangs with the
2719 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2720 * aperture. One page should be enough to keep any prefetching inside
2721 * of the aperture.
2722 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002723 struct drm_i915_private *dev_priv = to_i915(dev);
2724 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002725 struct drm_mm_node *entry;
2726 struct drm_i915_gem_object *obj;
2727 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002728 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002729
Ben Widawsky35451cb2013-01-17 12:45:13 -08002730 BUG_ON(mappable_end > end);
2731
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002732 ggtt->base.start = start;
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002733
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002734 /* Subtract the guard page before address space initialization to
2735 * shrink the range used by drm_mm */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002736 ggtt->base.total = end - start - PAGE_SIZE;
2737 i915_address_space_init(&ggtt->base, dev_priv);
2738 ggtt->base.total += PAGE_SIZE;
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002739
Chris Wilsonc0336662016-05-06 15:40:21 +01002740 if (intel_vgpu_active(dev_priv)) {
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002741 ret = intel_vgt_balloon(dev);
2742 if (ret)
2743 return ret;
2744 }
2745
Chris Wilson42d6ab42012-07-26 11:49:32 +01002746 if (!HAS_LLC(dev))
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002747 ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02002748
Chris Wilsoned2f3452012-11-15 11:32:19 +00002749 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002750 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002751 struct i915_vma *vma = i915_gem_obj_to_vma(obj, &ggtt->base);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002752
Michel Thierry088e0df2015-08-07 17:40:17 +01002753 DRM_DEBUG_KMS("reserving preallocated space: %llx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002754 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002755
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002756 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002757 ret = drm_mm_reserve_node(&ggtt->base.mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002758 if (ret) {
2759 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
2760 return ret;
2761 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002762 vma->bound |= GLOBAL_BIND;
Chris Wilsond0710ab2015-11-20 14:16:39 +00002763 __i915_vma_set_map_and_fenceable(vma);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002764 list_add_tail(&vma->vm_link, &ggtt->base.inactive_list);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002765 }
2766
Chris Wilsoned2f3452012-11-15 11:32:19 +00002767 /* Clear any non-preallocated blocks */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002768 drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002769 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2770 hole_start, hole_end);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002771 ggtt->base.clear_range(&ggtt->base, hole_start,
Ben Widawsky782f1492014-02-20 11:50:33 -08002772 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002773 }
2774
2775 /* And finally clear the reserved guard page */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002776 ggtt->base.clear_range(&ggtt->base, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002777
Daniel Vetterfa76da32014-08-06 20:19:54 +02002778 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
2779 struct i915_hw_ppgtt *ppgtt;
2780
2781 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2782 if (!ppgtt)
2783 return -ENOMEM;
2784
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002785 ret = __hw_ppgtt_init(dev, ppgtt);
Michel Thierry4933d512015-03-24 15:46:22 +00002786 if (ret) {
Daniel Vetter061dd492015-04-14 17:35:13 +02002787 ppgtt->base.cleanup(&ppgtt->base);
Michel Thierry4933d512015-03-24 15:46:22 +00002788 kfree(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002789 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002790 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002791
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002792 if (ppgtt->base.allocate_va_range)
2793 ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
2794 ppgtt->base.total);
2795 if (ret) {
2796 ppgtt->base.cleanup(&ppgtt->base);
2797 kfree(ppgtt);
2798 return ret;
2799 }
2800
2801 ppgtt->base.clear_range(&ppgtt->base,
2802 ppgtt->base.start,
2803 ppgtt->base.total,
2804 true);
2805
Daniel Vetterfa76da32014-08-06 20:19:54 +02002806 dev_priv->mm.aliasing_ppgtt = ppgtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002807 WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
2808 ggtt->base.bind_vma = aliasing_gtt_bind_vma;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002809 }
2810
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002811 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002812}
2813
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002814/**
2815 * i915_gem_init_ggtt - Initialize GEM for Global GTT
2816 * @dev: DRM device
2817 */
2818void i915_gem_init_ggtt(struct drm_device *dev)
Ben Widawskyd7e50082012-12-18 10:31:25 -08002819{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002820 struct drm_i915_private *dev_priv = to_i915(dev);
2821 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002822
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002823 i915_gem_setup_global_gtt(dev, 0, ggtt->mappable_end, ggtt->base.total);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002824}
2825
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002826/**
2827 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
2828 * @dev: DRM device
2829 */
2830void i915_ggtt_cleanup_hw(struct drm_device *dev)
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002831{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002832 struct drm_i915_private *dev_priv = to_i915(dev);
2833 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002834
Daniel Vetter70e32542014-08-06 15:04:57 +02002835 if (dev_priv->mm.aliasing_ppgtt) {
2836 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2837
2838 ppgtt->base.cleanup(&ppgtt->base);
2839 }
2840
Imre Deaka4eba472016-01-19 15:26:32 +02002841 i915_gem_cleanup_stolen(dev);
2842
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002843 if (drm_mm_initialized(&ggtt->base.mm)) {
Chris Wilsonc0336662016-05-06 15:40:21 +01002844 if (intel_vgpu_active(dev_priv))
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002845 intel_vgt_deballoon();
2846
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002847 drm_mm_takedown(&ggtt->base.mm);
2848 list_del(&ggtt->base.global_link);
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002849 }
2850
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002851 ggtt->base.cleanup(&ggtt->base);
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002852}
Daniel Vetter70e32542014-08-06 15:04:57 +02002853
Daniel Vetter2c642b02015-04-14 17:35:26 +02002854static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002855{
2856 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2857 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2858 return snb_gmch_ctl << 20;
2859}
2860
Daniel Vetter2c642b02015-04-14 17:35:26 +02002861static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002862{
2863 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2864 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2865 if (bdw_gmch_ctl)
2866 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002867
2868#ifdef CONFIG_X86_32
2869 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2870 if (bdw_gmch_ctl > 4)
2871 bdw_gmch_ctl = 4;
2872#endif
2873
Ben Widawsky9459d252013-11-03 16:53:55 -08002874 return bdw_gmch_ctl << 20;
2875}
2876
Daniel Vetter2c642b02015-04-14 17:35:26 +02002877static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002878{
2879 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2880 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2881
2882 if (gmch_ctrl)
2883 return 1 << (20 + gmch_ctrl);
2884
2885 return 0;
2886}
2887
Daniel Vetter2c642b02015-04-14 17:35:26 +02002888static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002889{
2890 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2891 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2892 return snb_gmch_ctl << 25; /* 32 MB units */
2893}
2894
Daniel Vetter2c642b02015-04-14 17:35:26 +02002895static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002896{
2897 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2898 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2899 return bdw_gmch_ctl << 25; /* 32 MB units */
2900}
2901
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002902static size_t chv_get_stolen_size(u16 gmch_ctrl)
2903{
2904 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2905 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2906
2907 /*
2908 * 0x0 to 0x10: 32MB increments starting at 0MB
2909 * 0x11 to 0x16: 4MB increments starting at 8MB
2910 * 0x17 to 0x1d: 4MB increments start at 36MB
2911 */
2912 if (gmch_ctrl < 0x11)
2913 return gmch_ctrl << 25;
2914 else if (gmch_ctrl < 0x17)
2915 return (gmch_ctrl - 0x11 + 2) << 22;
2916 else
2917 return (gmch_ctrl - 0x17 + 9) << 22;
2918}
2919
Damien Lespiau66375012014-01-09 18:02:46 +00002920static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2921{
2922 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2923 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2924
2925 if (gen9_gmch_ctl < 0xf0)
2926 return gen9_gmch_ctl << 25; /* 32 MB units */
2927 else
2928 /* 4MB increments starting at 0xf0 for 4MB */
2929 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2930}
2931
Ben Widawsky63340132013-11-04 19:32:22 -08002932static int ggtt_probe_common(struct drm_device *dev,
2933 size_t gtt_size)
2934{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002935 struct drm_i915_private *dev_priv = to_i915(dev);
2936 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002937 struct i915_page_scratch *scratch_page;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002938 phys_addr_t ggtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08002939
2940 /* For Modern GENs the PTEs and register space are split in the BAR */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002941 ggtt_phys_addr = pci_resource_start(dev->pdev, 0) +
2942 (pci_resource_len(dev->pdev, 0) / 2);
Ben Widawsky63340132013-11-04 19:32:22 -08002943
Imre Deak2a073f892015-03-27 13:07:33 +02002944 /*
2945 * On BXT writes larger than 64 bit to the GTT pagetable range will be
2946 * dropped. For WC mappings in general we have 64 byte burst writes
2947 * when the WC buffer is flushed, so we can't use it, but have to
2948 * resort to an uncached mapping. The WC issue is easily caught by the
2949 * readback check when writing GTT PTE entries.
2950 */
2951 if (IS_BROXTON(dev))
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002952 ggtt->gsm = ioremap_nocache(ggtt_phys_addr, gtt_size);
Imre Deak2a073f892015-03-27 13:07:33 +02002953 else
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002954 ggtt->gsm = ioremap_wc(ggtt_phys_addr, gtt_size);
2955 if (!ggtt->gsm) {
Ben Widawsky63340132013-11-04 19:32:22 -08002956 DRM_ERROR("Failed to map the gtt page table\n");
2957 return -ENOMEM;
2958 }
2959
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002960 scratch_page = alloc_scratch_page(dev);
2961 if (IS_ERR(scratch_page)) {
Ben Widawsky63340132013-11-04 19:32:22 -08002962 DRM_ERROR("Scratch setup failed\n");
2963 /* iounmap will also get called at remove, but meh */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002964 iounmap(ggtt->gsm);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002965 return PTR_ERR(scratch_page);
Ben Widawsky63340132013-11-04 19:32:22 -08002966 }
2967
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002968 ggtt->base.scratch_page = scratch_page;
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002969
2970 return 0;
Ben Widawsky63340132013-11-04 19:32:22 -08002971}
2972
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002973/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2974 * bits. When using advanced contexts each context stores its own PAT, but
2975 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002976static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002977{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002978 uint64_t pat;
2979
2980 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2981 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2982 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2983 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2984 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2985 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2986 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2987 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2988
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002989 if (!USES_PPGTT(dev_priv))
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002990 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2991 * so RTL will always use the value corresponding to
2992 * pat_sel = 000".
2993 * So let's disable cache for GGTT to avoid screen corruptions.
2994 * MOCS still can be used though.
2995 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2996 * before this patch, i.e. the same uncached + snooping access
2997 * like on gen6/7 seems to be in effect.
2998 * - So this just fixes blitter/render access. Again it looks
2999 * like it's not just uncached access, but uncached + snooping.
3000 * So we can still hold onto all our assumptions wrt cpu
3001 * clflushing on LLC machines.
3002 */
3003 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
3004
Ben Widawskyfbe5d362013-11-04 19:56:49 -08003005 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
3006 * write would work. */
Ville Syrjälä7e435ad2015-09-18 20:03:25 +03003007 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
3008 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08003009}
3010
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003011static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
3012{
3013 uint64_t pat;
3014
3015 /*
3016 * Map WB on BDW to snooped on CHV.
3017 *
3018 * Only the snoop bit has meaning for CHV, the rest is
3019 * ignored.
3020 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02003021 * The hardware will never snoop for certain types of accesses:
3022 * - CPU GTT (GMADR->GGTT->no snoop->memory)
3023 * - PPGTT page tables
3024 * - some other special cycles
3025 *
3026 * As with BDW, we also need to consider the following for GT accesses:
3027 * "For GGTT, there is NO pat_sel[2:0] from the entry,
3028 * so RTL will always use the value corresponding to
3029 * pat_sel = 000".
3030 * Which means we must set the snoop bit in PAT entry 0
3031 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003032 */
3033 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
3034 GEN8_PPAT(1, 0) |
3035 GEN8_PPAT(2, 0) |
3036 GEN8_PPAT(3, 0) |
3037 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
3038 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
3039 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
3040 GEN8_PPAT(7, CHV_PPAT_SNOOP);
3041
Ville Syrjälä7e435ad2015-09-18 20:03:25 +03003042 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
3043 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003044}
3045
Joonas Lahtinend507d732016-03-18 10:42:58 +02003046static int gen8_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawsky63340132013-11-04 19:32:22 -08003047{
Joonas Lahtinend507d732016-03-18 10:42:58 +02003048 struct drm_device *dev = ggtt->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003049 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky63340132013-11-04 19:32:22 -08003050 u16 snb_gmch_ctl;
3051 int ret;
3052
3053 /* TODO: We're not aware of mappable constraints on gen8 yet */
Joonas Lahtinend507d732016-03-18 10:42:58 +02003054 ggtt->mappable_base = pci_resource_start(dev->pdev, 2);
3055 ggtt->mappable_end = pci_resource_len(dev->pdev, 2);
Ben Widawsky63340132013-11-04 19:32:22 -08003056
3057 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
3058 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
3059
3060 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
3061
Damien Lespiau66375012014-01-09 18:02:46 +00003062 if (INTEL_INFO(dev)->gen >= 9) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003063 ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
3064 ggtt->size = gen8_get_total_gtt_size(snb_gmch_ctl);
Damien Lespiau66375012014-01-09 18:02:46 +00003065 } else if (IS_CHERRYVIEW(dev)) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003066 ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
3067 ggtt->size = chv_get_total_gtt_size(snb_gmch_ctl);
Damien Lespiaud7f25f22014-05-08 22:19:40 +03003068 } else {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003069 ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
3070 ggtt->size = gen8_get_total_gtt_size(snb_gmch_ctl);
Damien Lespiaud7f25f22014-05-08 22:19:40 +03003071 }
Ben Widawsky63340132013-11-04 19:32:22 -08003072
Joonas Lahtinend507d732016-03-18 10:42:58 +02003073 ggtt->base.total = (ggtt->size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08003074
Sumit Singh5a4e33a2015-03-17 11:39:31 +02003075 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003076 chv_setup_private_ppat(dev_priv);
3077 else
3078 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08003079
Joonas Lahtinend507d732016-03-18 10:42:58 +02003080 ret = ggtt_probe_common(dev, ggtt->size);
Ben Widawsky63340132013-11-04 19:32:22 -08003081
Joonas Lahtinend507d732016-03-18 10:42:58 +02003082 ggtt->base.bind_vma = ggtt_bind_vma;
3083 ggtt->base.unbind_vma = ggtt_unbind_vma;
3084
Chris Wilsonf7770bf2016-05-14 07:26:35 +01003085 ggtt->base.clear_range = nop_clear_range;
3086 if (!USES_FULL_PPGTT(dev_priv))
3087 ggtt->base.clear_range = gen8_ggtt_clear_range;
3088
3089 ggtt->base.insert_entries = gen8_ggtt_insert_entries;
3090 if (IS_CHERRYVIEW(dev_priv))
3091 ggtt->base.insert_entries = gen8_ggtt_insert_entries__BKL;
3092
Ben Widawsky63340132013-11-04 19:32:22 -08003093 return ret;
3094}
3095
Joonas Lahtinend507d732016-03-18 10:42:58 +02003096static int gen6_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003097{
Joonas Lahtinend507d732016-03-18 10:42:58 +02003098 struct drm_device *dev = ggtt->base.dev;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003099 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003100 int ret;
3101
Joonas Lahtinend507d732016-03-18 10:42:58 +02003102 ggtt->mappable_base = pci_resource_start(dev->pdev, 2);
3103 ggtt->mappable_end = pci_resource_len(dev->pdev, 2);
Ben Widawsky41907dd2013-02-08 11:32:47 -08003104
Ben Widawskybaa09f52013-01-24 13:49:57 -08003105 /* 64/512MB is the current min/max we actually know of, but this is just
3106 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003107 */
Joonas Lahtinend507d732016-03-18 10:42:58 +02003108 if ((ggtt->mappable_end < (64<<20) || (ggtt->mappable_end > (512<<20)))) {
3109 DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003110 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003111 }
3112
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003113 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
3114 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08003115 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003116
Joonas Lahtinend507d732016-03-18 10:42:58 +02003117 ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
3118 ggtt->size = gen6_get_total_gtt_size(snb_gmch_ctl);
3119 ggtt->base.total = (ggtt->size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003120
Joonas Lahtinend507d732016-03-18 10:42:58 +02003121 ret = ggtt_probe_common(dev, ggtt->size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003122
Joonas Lahtinend507d732016-03-18 10:42:58 +02003123 ggtt->base.clear_range = gen6_ggtt_clear_range;
3124 ggtt->base.insert_entries = gen6_ggtt_insert_entries;
3125 ggtt->base.bind_vma = ggtt_bind_vma;
3126 ggtt->base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003127
3128 return ret;
3129}
3130
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003131static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003132{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003133 struct i915_ggtt *ggtt = container_of(vm, struct i915_ggtt, base);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003134
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003135 iounmap(ggtt->gsm);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03003136 free_scratch_page(vm->dev, vm->scratch_page);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003137}
3138
Joonas Lahtinend507d732016-03-18 10:42:58 +02003139static int i915_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003140{
Joonas Lahtinend507d732016-03-18 10:42:58 +02003141 struct drm_device *dev = ggtt->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003142 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003143 int ret;
3144
Ben Widawskybaa09f52013-01-24 13:49:57 -08003145 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
3146 if (!ret) {
3147 DRM_ERROR("failed to set up gmch\n");
3148 return -EIO;
3149 }
3150
Joonas Lahtinend507d732016-03-18 10:42:58 +02003151 intel_gtt_get(&ggtt->base.total, &ggtt->stolen_size,
3152 &ggtt->mappable_base, &ggtt->mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003153
Joonas Lahtinend507d732016-03-18 10:42:58 +02003154 ggtt->do_idle_maps = needs_idle_maps(dev_priv->dev);
3155 ggtt->base.insert_entries = i915_ggtt_insert_entries;
3156 ggtt->base.clear_range = i915_ggtt_clear_range;
3157 ggtt->base.bind_vma = ggtt_bind_vma;
3158 ggtt->base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003159
Joonas Lahtinend507d732016-03-18 10:42:58 +02003160 if (unlikely(ggtt->do_idle_maps))
Chris Wilsonc0a7f812013-12-30 12:16:15 +00003161 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
3162
Ben Widawskybaa09f52013-01-24 13:49:57 -08003163 return 0;
3164}
3165
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003166static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003167{
3168 intel_gmch_remove();
3169}
3170
Joonas Lahtinend85489d2016-03-24 16:47:46 +02003171/**
3172 * i915_ggtt_init_hw - Initialize GGTT hardware
3173 * @dev: DRM device
3174 */
3175int i915_ggtt_init_hw(struct drm_device *dev)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003176{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003177 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003178 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003179 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003180
Ben Widawskybaa09f52013-01-24 13:49:57 -08003181 if (INTEL_INFO(dev)->gen <= 5) {
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003182 ggtt->probe = i915_gmch_probe;
3183 ggtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08003184 } else if (INTEL_INFO(dev)->gen < 8) {
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003185 ggtt->probe = gen6_gmch_probe;
3186 ggtt->base.cleanup = gen6_gmch_remove;
Mika Kuoppala3accaf72016-04-13 17:26:43 +03003187
3188 if (HAS_EDRAM(dev))
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003189 ggtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07003190 else if (IS_HASWELL(dev))
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003191 ggtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07003192 else if (IS_VALLEYVIEW(dev))
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003193 ggtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01003194 else if (INTEL_INFO(dev)->gen >= 7)
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003195 ggtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07003196 else
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003197 ggtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08003198 } else {
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003199 ggtt->probe = gen8_gmch_probe;
3200 ggtt->base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003201 }
3202
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003203 ggtt->base.dev = dev;
3204 ggtt->base.is_ggtt = true;
Mika Kuoppalac114f762015-06-25 18:35:13 +03003205
Joonas Lahtinend507d732016-03-18 10:42:58 +02003206 ret = ggtt->probe(ggtt);
Ben Widawskya54c0c22013-01-24 14:45:00 -08003207 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003208 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003209
Chris Wilsonc890e2d2016-03-18 10:42:59 +02003210 if ((ggtt->base.total - 1) >> 32) {
3211 DRM_ERROR("We never expected a Global GTT with more than 32bits"
3212 "of address space! Found %lldM!\n",
3213 ggtt->base.total >> 20);
3214 ggtt->base.total = 1ULL << 32;
3215 ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
3216 }
3217
Imre Deaka4eba472016-01-19 15:26:32 +02003218 /*
3219 * Initialise stolen early so that we may reserve preallocated
3220 * objects for the BIOS to KMS transition.
3221 */
3222 ret = i915_gem_init_stolen(dev);
3223 if (ret)
3224 goto out_gtt_cleanup;
3225
Ben Widawskybaa09f52013-01-24 13:49:57 -08003226 /* GMADR is the PCI mmio aperture into the global GTT. */
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003227 DRM_INFO("Memory usable by graphics device = %lluM\n",
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003228 ggtt->base.total >> 20);
3229 DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
3230 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", ggtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02003231#ifdef CONFIG_INTEL_IOMMU
3232 if (intel_iommu_gfx_mapped)
3233 DRM_INFO("VT-d active for gfx access\n");
3234#endif
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08003235
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003236 return 0;
Imre Deaka4eba472016-01-19 15:26:32 +02003237
3238out_gtt_cleanup:
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003239 ggtt->base.cleanup(&ggtt->base);
Imre Deaka4eba472016-01-19 15:26:32 +02003240
3241 return ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02003242}
Ben Widawsky6f65e292013-12-06 14:10:56 -08003243
Ville Syrjäläac840ae2016-05-06 21:35:55 +03003244int i915_ggtt_enable_hw(struct drm_device *dev)
3245{
3246 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
3247 return -EIO;
3248
3249 return 0;
3250}
3251
Daniel Vetterfa423312015-04-14 17:35:23 +02003252void i915_gem_restore_gtt_mappings(struct drm_device *dev)
3253{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003254 struct drm_i915_private *dev_priv = to_i915(dev);
3255 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Daniel Vetterfa423312015-04-14 17:35:23 +02003256 struct drm_i915_gem_object *obj;
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003257 struct i915_vma *vma;
Daniel Vetterfa423312015-04-14 17:35:23 +02003258
Chris Wilsondc979972016-05-10 14:10:04 +01003259 i915_check_and_clear_faults(dev_priv);
Daniel Vetterfa423312015-04-14 17:35:23 +02003260
3261 /* First fill our portion of the GTT with scratch pages */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003262 ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total,
3263 true);
Daniel Vetterfa423312015-04-14 17:35:23 +02003264
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003265 /* Cache flush objects bound into GGTT and rebind them. */
Daniel Vetterfa423312015-04-14 17:35:23 +02003266 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003267 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003268 if (vma->vm != &ggtt->base)
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003269 continue;
Daniel Vetterfa423312015-04-14 17:35:23 +02003270
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003271 WARN_ON(i915_vma_bind(vma, obj->cache_level,
3272 PIN_UPDATE));
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003273 }
3274
Chris Wilson975f7ff2016-05-14 07:26:34 +01003275 if (obj->pin_display)
3276 WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
Daniel Vetterfa423312015-04-14 17:35:23 +02003277 }
3278
Daniel Vetterfa423312015-04-14 17:35:23 +02003279 if (INTEL_INFO(dev)->gen >= 8) {
3280 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
3281 chv_setup_private_ppat(dev_priv);
3282 else
3283 bdw_setup_private_ppat(dev_priv);
3284
3285 return;
3286 }
3287
3288 if (USES_PPGTT(dev)) {
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003289 struct i915_address_space *vm;
3290
Daniel Vetterfa423312015-04-14 17:35:23 +02003291 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3292 /* TODO: Perhaps it shouldn't be gen6 specific */
3293
Joonas Lahtinene5716f52016-04-07 11:08:03 +03003294 struct i915_hw_ppgtt *ppgtt;
Daniel Vetterfa423312015-04-14 17:35:23 +02003295
Joonas Lahtinene5716f52016-04-07 11:08:03 +03003296 if (vm->is_ggtt)
Daniel Vetterfa423312015-04-14 17:35:23 +02003297 ppgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinene5716f52016-04-07 11:08:03 +03003298 else
3299 ppgtt = i915_vm_to_ppgtt(vm);
Daniel Vetterfa423312015-04-14 17:35:23 +02003300
3301 gen6_write_page_range(dev_priv, &ppgtt->pd,
3302 0, ppgtt->base.total);
3303 }
3304 }
3305
3306 i915_ggtt_flush(dev_priv);
3307}
3308
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003309static struct i915_vma *
3310__i915_gem_vma_create(struct drm_i915_gem_object *obj,
3311 struct i915_address_space *vm,
3312 const struct i915_ggtt_view *ggtt_view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08003313{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03003314 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003315
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003316 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
3317 return ERR_PTR(-EINVAL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01003318
3319 vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03003320 if (vma == NULL)
3321 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003322
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003323 INIT_LIST_HEAD(&vma->vm_link);
3324 INIT_LIST_HEAD(&vma->obj_link);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003325 INIT_LIST_HEAD(&vma->exec_list);
3326 vma->vm = vm;
3327 vma->obj = obj;
Chris Wilson596c5922016-02-26 11:03:20 +00003328 vma->is_ggtt = i915_is_ggtt(vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003329
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003330 if (i915_is_ggtt(vm))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003331 vma->ggtt_view = *ggtt_view;
Chris Wilson596c5922016-02-26 11:03:20 +00003332 else
3333 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08003334
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003335 list_add_tail(&vma->obj_link, &obj->vma_list);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003336
3337 return vma;
3338}
3339
3340struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003341i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
3342 struct i915_address_space *vm)
Ben Widawsky6f65e292013-12-06 14:10:56 -08003343{
3344 struct i915_vma *vma;
3345
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003346 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003347 if (!vma)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003348 vma = __i915_gem_vma_create(obj, vm,
3349 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003350
3351 return vma;
3352}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003353
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003354struct i915_vma *
3355i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3356 const struct i915_ggtt_view *view)
3357{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003358 struct drm_device *dev = obj->base.dev;
3359 struct drm_i915_private *dev_priv = to_i915(dev);
3360 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Matthew Auldade7daa2016-03-24 15:54:20 +00003361 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003362
3363 if (!vma)
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003364 vma = __i915_gem_vma_create(obj, &ggtt->base, view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003365
3366 return vma;
3367
3368}
3369
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003370static struct scatterlist *
Ville Syrjälä2d7f3bd2016-01-14 15:22:11 +02003371rotate_pages(const dma_addr_t *in, unsigned int offset,
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003372 unsigned int width, unsigned int height,
Ville Syrjälä87130252016-01-20 21:05:23 +02003373 unsigned int stride,
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003374 struct sg_table *st, struct scatterlist *sg)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003375{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003376 unsigned int column, row;
3377 unsigned int src_idx;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003378
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003379 for (column = 0; column < width; column++) {
Ville Syrjälä87130252016-01-20 21:05:23 +02003380 src_idx = stride * (height - 1) + column;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003381 for (row = 0; row < height; row++) {
3382 st->nents++;
3383 /* We don't need the pages, but need to initialize
3384 * the entries so the sg list can be happily traversed.
3385 * The only thing we need are DMA addresses.
3386 */
3387 sg_set_page(sg, NULL, PAGE_SIZE, 0);
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003388 sg_dma_address(sg) = in[offset + src_idx];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003389 sg_dma_len(sg) = PAGE_SIZE;
3390 sg = sg_next(sg);
Ville Syrjälä87130252016-01-20 21:05:23 +02003391 src_idx -= stride;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003392 }
3393 }
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003394
3395 return sg;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003396}
3397
3398static struct sg_table *
Ville Syrjälä11d23e62016-01-20 21:05:24 +02003399intel_rotate_fb_obj_pages(struct intel_rotation_info *rot_info,
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003400 struct drm_i915_gem_object *obj)
3401{
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003402 unsigned int size_pages = rot_info->plane[0].width * rot_info->plane[0].height;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003403 unsigned int size_pages_uv;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003404 struct sg_page_iter sg_iter;
3405 unsigned long i;
3406 dma_addr_t *page_addr_list;
3407 struct sg_table *st;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003408 unsigned int uv_start_page;
3409 struct scatterlist *sg;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00003410 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003411
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003412 /* Allocate a temporary list of source pages for random access. */
Chris Wilsonf2a85e12016-04-08 12:11:13 +01003413 page_addr_list = drm_malloc_gfp(obj->base.size / PAGE_SIZE,
3414 sizeof(dma_addr_t),
3415 GFP_TEMPORARY);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003416 if (!page_addr_list)
3417 return ERR_PTR(ret);
3418
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003419 /* Account for UV plane with NV12. */
3420 if (rot_info->pixel_format == DRM_FORMAT_NV12)
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003421 size_pages_uv = rot_info->plane[1].width * rot_info->plane[1].height;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003422 else
3423 size_pages_uv = 0;
3424
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003425 /* Allocate target SG list. */
3426 st = kmalloc(sizeof(*st), GFP_KERNEL);
3427 if (!st)
3428 goto err_st_alloc;
3429
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003430 ret = sg_alloc_table(st, size_pages + size_pages_uv, GFP_KERNEL);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003431 if (ret)
3432 goto err_sg_alloc;
3433
3434 /* Populate source page list from the object. */
3435 i = 0;
3436 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
3437 page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
3438 i++;
3439 }
3440
Ville Syrjälä11f20322016-02-15 22:54:46 +02003441 st->nents = 0;
3442 sg = st->sgl;
3443
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003444 /* Rotate the pages. */
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003445 sg = rotate_pages(page_addr_list, 0,
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003446 rot_info->plane[0].width, rot_info->plane[0].height,
3447 rot_info->plane[0].width,
Ville Syrjälä11f20322016-02-15 22:54:46 +02003448 st, sg);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003449
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003450 /* Append the UV plane if NV12. */
3451 if (rot_info->pixel_format == DRM_FORMAT_NV12) {
3452 uv_start_page = size_pages;
3453
3454 /* Check for tile-row un-alignment. */
3455 if (offset_in_page(rot_info->uv_offset))
3456 uv_start_page--;
3457
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003458 rot_info->uv_start_page = uv_start_page;
3459
Ville Syrjälä11f20322016-02-15 22:54:46 +02003460 sg = rotate_pages(page_addr_list, rot_info->uv_start_page,
3461 rot_info->plane[1].width, rot_info->plane[1].height,
3462 rot_info->plane[1].width,
3463 st, sg);
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003464 }
3465
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003466 DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages (%u plane 0)).\n",
3467 obj->base.size, rot_info->plane[0].width,
3468 rot_info->plane[0].height, size_pages + size_pages_uv,
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003469 size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003470
3471 drm_free_large(page_addr_list);
3472
3473 return st;
3474
3475err_sg_alloc:
3476 kfree(st);
3477err_st_alloc:
3478 drm_free_large(page_addr_list);
3479
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003480 DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%d) (%ux%u tiles, %u pages (%u plane 0))\n",
3481 obj->base.size, ret, rot_info->plane[0].width,
3482 rot_info->plane[0].height, size_pages + size_pages_uv,
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003483 size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003484 return ERR_PTR(ret);
3485}
3486
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003487static struct sg_table *
3488intel_partial_pages(const struct i915_ggtt_view *view,
3489 struct drm_i915_gem_object *obj)
3490{
3491 struct sg_table *st;
3492 struct scatterlist *sg;
3493 struct sg_page_iter obj_sg_iter;
3494 int ret = -ENOMEM;
3495
3496 st = kmalloc(sizeof(*st), GFP_KERNEL);
3497 if (!st)
3498 goto err_st_alloc;
3499
3500 ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
3501 if (ret)
3502 goto err_sg_alloc;
3503
3504 sg = st->sgl;
3505 st->nents = 0;
3506 for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
3507 view->params.partial.offset)
3508 {
3509 if (st->nents >= view->params.partial.size)
3510 break;
3511
3512 sg_set_page(sg, NULL, PAGE_SIZE, 0);
3513 sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
3514 sg_dma_len(sg) = PAGE_SIZE;
3515
3516 sg = sg_next(sg);
3517 st->nents++;
3518 }
3519
3520 return st;
3521
3522err_sg_alloc:
3523 kfree(st);
3524err_st_alloc:
3525 return ERR_PTR(ret);
3526}
3527
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02003528static int
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003529i915_get_ggtt_vma_pages(struct i915_vma *vma)
3530{
3531 int ret = 0;
3532
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003533 if (vma->ggtt_view.pages)
3534 return 0;
3535
3536 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
3537 vma->ggtt_view.pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003538 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
3539 vma->ggtt_view.pages =
Ville Syrjälä11d23e62016-01-20 21:05:24 +02003540 intel_rotate_fb_obj_pages(&vma->ggtt_view.params.rotated, vma->obj);
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003541 else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
3542 vma->ggtt_view.pages =
3543 intel_partial_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003544 else
3545 WARN_ONCE(1, "GGTT view %u not implemented!\n",
3546 vma->ggtt_view.type);
3547
3548 if (!vma->ggtt_view.pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003549 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003550 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003551 ret = -EINVAL;
3552 } else if (IS_ERR(vma->ggtt_view.pages)) {
3553 ret = PTR_ERR(vma->ggtt_view.pages);
3554 vma->ggtt_view.pages = NULL;
3555 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
3556 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003557 }
3558
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003559 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003560}
3561
3562/**
3563 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
3564 * @vma: VMA to map
3565 * @cache_level: mapping cache level
3566 * @flags: flags like global or local mapping
3567 *
3568 * DMA addresses are taken from the scatter-gather table of this object (or of
3569 * this VMA in case of non-default GGTT views) and PTE entries set up.
3570 * Note that DMA addresses are also the only part of the SG table we care about.
3571 */
3572int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3573 u32 flags)
3574{
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003575 int ret;
3576 u32 bind_flags;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03003577
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003578 if (WARN_ON(flags == 0))
3579 return -EINVAL;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03003580
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003581 bind_flags = 0;
Daniel Vetter08755462015-04-20 09:04:05 -07003582 if (flags & PIN_GLOBAL)
3583 bind_flags |= GLOBAL_BIND;
3584 if (flags & PIN_USER)
3585 bind_flags |= LOCAL_BIND;
3586
3587 if (flags & PIN_UPDATE)
3588 bind_flags |= vma->bound;
3589 else
3590 bind_flags &= ~vma->bound;
3591
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003592 if (bind_flags == 0)
3593 return 0;
3594
3595 if (vma->bound == 0 && vma->vm->allocate_va_range) {
Mika Kuoppalab2dd4512015-06-25 18:35:15 +03003596 /* XXX: i915_vma_pin() will fix this +- hack */
3597 vma->pin_count++;
Chris Wilson596c5922016-02-26 11:03:20 +00003598 trace_i915_va_alloc(vma);
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003599 ret = vma->vm->allocate_va_range(vma->vm,
3600 vma->node.start,
3601 vma->node.size);
Mika Kuoppalab2dd4512015-06-25 18:35:15 +03003602 vma->pin_count--;
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003603 if (ret)
3604 return ret;
3605 }
3606
3607 ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02003608 if (ret)
3609 return ret;
Daniel Vetter08755462015-04-20 09:04:05 -07003610
3611 vma->bound |= bind_flags;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003612
3613 return 0;
3614}
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003615
3616/**
3617 * i915_ggtt_view_size - Get the size of a GGTT view.
3618 * @obj: Object the view is of.
3619 * @view: The view in question.
3620 *
3621 * @return The size of the GGTT view in bytes.
3622 */
3623size_t
3624i915_ggtt_view_size(struct drm_i915_gem_object *obj,
3625 const struct i915_ggtt_view *view)
3626{
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01003627 if (view->type == I915_GGTT_VIEW_NORMAL) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003628 return obj->base.size;
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01003629 } else if (view->type == I915_GGTT_VIEW_ROTATED) {
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003630 return intel_rotation_info_size(&view->params.rotated) << PAGE_SHIFT;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003631 } else if (view->type == I915_GGTT_VIEW_PARTIAL) {
3632 return view->params.partial.size << PAGE_SHIFT;
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003633 } else {
3634 WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type);
3635 return obj->base.size;
3636 }
3637}
Chris Wilson8ef85612016-04-28 09:56:39 +01003638
3639void __iomem *i915_vma_pin_iomap(struct i915_vma *vma)
3640{
3641 void __iomem *ptr;
3642
3643 lockdep_assert_held(&vma->vm->dev->struct_mutex);
3644 if (WARN_ON(!vma->obj->map_and_fenceable))
3645 return ERR_PTR(-ENODEV);
3646
3647 GEM_BUG_ON(!vma->is_ggtt);
3648 GEM_BUG_ON((vma->bound & GLOBAL_BIND) == 0);
3649
3650 ptr = vma->iomap;
3651 if (ptr == NULL) {
3652 ptr = io_mapping_map_wc(i915_vm_to_ggtt(vma->vm)->mappable,
3653 vma->node.start,
3654 vma->node.size);
3655 if (ptr == NULL)
3656 return ERR_PTR(-ENOMEM);
3657
3658 vma->iomap = ptr;
3659 }
3660
3661 vma->pin_count++;
3662 return ptr;
3663}