blob: 61ab65b01cc401d5af0d6332221784b714b7d618 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
Chris Wilson5bab6f62015-10-23 18:43:32 +010027#include <linux/stop_machine.h>
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010030#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080031#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010032#include "i915_trace.h"
33#include "intel_drv.h"
34
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +010035#define I915_GFP_DMA (GFP_KERNEL | __GFP_HIGHMEM)
36
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000037/**
38 * DOC: Global GTT views
39 *
40 * Background and previous state
41 *
42 * Historically objects could exists (be bound) in global GTT space only as
43 * singular instances with a view representing all of the object's backing pages
44 * in a linear fashion. This view will be called a normal view.
45 *
46 * To support multiple views of the same object, where the number of mapped
47 * pages is not equal to the backing store, or where the layout of the pages
48 * is not linear, concept of a GGTT view was added.
49 *
50 * One example of an alternative view is a stereo display driven by a single
51 * image. In this case we would have a framebuffer looking like this
52 * (2x2 pages):
53 *
54 * 12
55 * 34
56 *
57 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
58 * rendering. In contrast, fed to the display engine would be an alternative
59 * view which could look something like this:
60 *
61 * 1212
62 * 3434
63 *
64 * In this example both the size and layout of pages in the alternative view is
65 * different from the normal view.
66 *
67 * Implementation and usage
68 *
69 * GGTT views are implemented using VMAs and are distinguished via enum
70 * i915_ggtt_view_type and struct i915_ggtt_view.
71 *
72 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020073 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
74 * renaming in large amounts of code. They take the struct i915_ggtt_view
75 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000076 *
77 * As a helper for callers which are only interested in the normal view,
78 * globally const i915_ggtt_view_normal singleton instance exists. All old core
79 * GEM API functions, the ones not taking the view parameter, are operating on,
80 * or with the normal GGTT view.
81 *
82 * Code wanting to add or use a new GGTT view needs to:
83 *
84 * 1. Add a new enum with a suitable name.
85 * 2. Extend the metadata in the i915_ggtt_view structure if required.
86 * 3. Add support to i915_get_vma_pages().
87 *
88 * New views are required to build a scatter-gather table from within the
89 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
90 * exists for the lifetime of an VMA.
91 *
92 * Core API is designed to have copy semantics which means that passed in
93 * struct i915_ggtt_view does not need to be persistent (left around after
94 * calling the core API functions).
95 *
96 */
97
Chris Wilsonce7fda22016-04-28 09:56:38 +010098static inline struct i915_ggtt *
99i915_vm_to_ggtt(struct i915_address_space *vm)
100{
101 GEM_BUG_ON(!i915_is_ggtt(vm));
102 return container_of(vm, struct i915_ggtt, base);
103}
104
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200105static int
106i915_get_ggtt_vma_pages(struct i915_vma *vma);
107
Ville Syrjäläb5e16982016-01-14 15:22:10 +0200108const struct i915_ggtt_view i915_ggtt_view_normal = {
109 .type = I915_GGTT_VIEW_NORMAL,
110};
Joonas Lahtinen9abc4642015-03-27 13:09:22 +0200111const struct i915_ggtt_view i915_ggtt_view_rotated = {
Ville Syrjäläb5e16982016-01-14 15:22:10 +0200112 .type = I915_GGTT_VIEW_ROTATED,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +0200113};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000114
Chris Wilsonc0336662016-05-06 15:40:21 +0100115int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
116 int enable_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200117{
Chris Wilson1893a712014-09-19 11:56:27 +0100118 bool has_aliasing_ppgtt;
119 bool has_full_ppgtt;
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100120 bool has_full_48bit_ppgtt;
Chris Wilson1893a712014-09-19 11:56:27 +0100121
Chris Wilsonc0336662016-05-06 15:40:21 +0100122 has_aliasing_ppgtt = INTEL_GEN(dev_priv) >= 6;
123 has_full_ppgtt = INTEL_GEN(dev_priv) >= 7;
124 has_full_48bit_ppgtt =
125 IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9;
Chris Wilson1893a712014-09-19 11:56:27 +0100126
Zhi Wange320d402016-09-06 12:04:12 +0800127 if (intel_vgpu_active(dev_priv)) {
128 /* emulation is too hard */
129 has_full_ppgtt = false;
130 has_full_48bit_ppgtt = false;
131 }
Yu Zhang71ba2d62015-02-10 19:05:54 +0800132
Chris Wilson0e4ca102016-04-29 13:18:22 +0100133 if (!has_aliasing_ppgtt)
134 return 0;
135
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000136 /*
137 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
138 * execlists, the sole mechanism available to submit work.
139 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100140 if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200141 return 0;
142
143 if (enable_ppgtt == 1)
144 return 1;
145
Chris Wilson1893a712014-09-19 11:56:27 +0100146 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200147 return 2;
148
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100149 if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
150 return 3;
151
Daniel Vetter93a25a92014-03-06 09:40:43 +0100152#ifdef CONFIG_INTEL_IOMMU
153 /* Disable ppgtt on SNB if VT-d is on. */
Chris Wilsonc0336662016-05-06 15:40:21 +0100154 if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped) {
Daniel Vetter93a25a92014-03-06 09:40:43 +0100155 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200156 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100157 }
158#endif
159
Jesse Barnes62942ed2014-06-13 09:28:33 -0700160 /* Early VLV doesn't have this */
Chris Wilson91c8a322016-07-05 10:40:23 +0100161 if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700162 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
163 return 0;
164 }
165
Zhi Wange320d402016-09-06 12:04:12 +0800166 if (INTEL_GEN(dev_priv) >= 8 && i915.enable_execlists && has_full_ppgtt)
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100167 return has_full_48bit_ppgtt ? 3 : 2;
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000168 else
169 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100170}
171
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200172static int ppgtt_bind_vma(struct i915_vma *vma,
173 enum i915_cache_level cache_level,
174 u32 unused)
Daniel Vetter47552652015-04-14 17:35:24 +0200175{
176 u32 pte_flags = 0;
177
Chris Wilson247177d2016-08-15 10:48:47 +0100178 vma->pages = vma->obj->pages;
179
Daniel Vetter47552652015-04-14 17:35:24 +0200180 /* Currently applicable only to VLV */
181 if (vma->obj->gt_ro)
182 pte_flags |= PTE_READ_ONLY;
183
Chris Wilson247177d2016-08-15 10:48:47 +0100184 vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
Daniel Vetter47552652015-04-14 17:35:24 +0200185 cache_level, pte_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200186
187 return 0;
Daniel Vetter47552652015-04-14 17:35:24 +0200188}
189
190static void ppgtt_unbind_vma(struct i915_vma *vma)
191{
192 vma->vm->clear_range(vma->vm,
193 vma->node.start,
Chris Wilsonde180032016-08-04 16:32:29 +0100194 vma->size,
Daniel Vetter47552652015-04-14 17:35:24 +0200195 true);
196}
Ben Widawsky6f65e292013-12-06 14:10:56 -0800197
Daniel Vetter2c642b02015-04-14 17:35:26 +0200198static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
199 enum i915_cache_level level,
200 bool valid)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700201{
Michel Thierry07749ef2015-03-16 16:00:54 +0000202 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700203 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300204
205 switch (level) {
206 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800207 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300208 break;
209 case I915_CACHE_WT:
210 pte |= PPAT_DISPLAY_ELLC_INDEX;
211 break;
212 default:
213 pte |= PPAT_CACHED_INDEX;
214 break;
215 }
216
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700217 return pte;
218}
219
Mika Kuoppalafe36f552015-06-25 18:35:16 +0300220static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
221 const enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800222{
Michel Thierry07749ef2015-03-16 16:00:54 +0000223 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800224 pde |= addr;
225 if (level != I915_CACHE_NONE)
226 pde |= PPAT_CACHED_PDE_INDEX;
227 else
228 pde |= PPAT_UNCACHED_INDEX;
229 return pde;
230}
231
Michel Thierry762d9932015-07-30 11:05:29 +0100232#define gen8_pdpe_encode gen8_pde_encode
233#define gen8_pml4e_encode gen8_pde_encode
234
Michel Thierry07749ef2015-03-16 16:00:54 +0000235static gen6_pte_t snb_pte_encode(dma_addr_t addr,
236 enum i915_cache_level level,
237 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700238{
Michel Thierry07749ef2015-03-16 16:00:54 +0000239 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700240 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700241
242 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100243 case I915_CACHE_L3_LLC:
244 case I915_CACHE_LLC:
245 pte |= GEN6_PTE_CACHE_LLC;
246 break;
247 case I915_CACHE_NONE:
248 pte |= GEN6_PTE_UNCACHED;
249 break;
250 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100251 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100252 }
253
254 return pte;
255}
256
Michel Thierry07749ef2015-03-16 16:00:54 +0000257static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
258 enum i915_cache_level level,
259 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100260{
Michel Thierry07749ef2015-03-16 16:00:54 +0000261 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100262 pte |= GEN6_PTE_ADDR_ENCODE(addr);
263
264 switch (level) {
265 case I915_CACHE_L3_LLC:
266 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700267 break;
268 case I915_CACHE_LLC:
269 pte |= GEN6_PTE_CACHE_LLC;
270 break;
271 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700272 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700273 break;
274 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100275 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700276 }
277
Ben Widawsky54d12522012-09-24 16:44:32 -0700278 return pte;
279}
280
Michel Thierry07749ef2015-03-16 16:00:54 +0000281static gen6_pte_t byt_pte_encode(dma_addr_t addr,
282 enum i915_cache_level level,
283 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700284{
Michel Thierry07749ef2015-03-16 16:00:54 +0000285 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700286 pte |= GEN6_PTE_ADDR_ENCODE(addr);
287
Akash Goel24f3a8c2014-06-17 10:59:42 +0530288 if (!(flags & PTE_READ_ONLY))
289 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700290
291 if (level != I915_CACHE_NONE)
292 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
293
294 return pte;
295}
296
Michel Thierry07749ef2015-03-16 16:00:54 +0000297static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
298 enum i915_cache_level level,
299 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700300{
Michel Thierry07749ef2015-03-16 16:00:54 +0000301 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700302 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700303
304 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700305 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700306
307 return pte;
308}
309
Michel Thierry07749ef2015-03-16 16:00:54 +0000310static gen6_pte_t iris_pte_encode(dma_addr_t addr,
311 enum i915_cache_level level,
312 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700313{
Michel Thierry07749ef2015-03-16 16:00:54 +0000314 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700315 pte |= HSW_PTE_ADDR_ENCODE(addr);
316
Chris Wilson651d7942013-08-08 14:41:10 +0100317 switch (level) {
318 case I915_CACHE_NONE:
319 break;
320 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000321 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100322 break;
323 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000324 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100325 break;
326 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700327
328 return pte;
329}
330
Mika Kuoppalac114f762015-06-25 18:35:13 +0300331static int __setup_page_dma(struct drm_device *dev,
332 struct i915_page_dma *p, gfp_t flags)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000333{
David Weinehallc49d13e2016-08-22 13:32:42 +0300334 struct device *kdev = &dev->pdev->dev;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000335
Mika Kuoppalac114f762015-06-25 18:35:13 +0300336 p->page = alloc_page(flags);
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300337 if (!p->page)
Michel Thierry1266cdb2015-03-24 17:06:33 +0000338 return -ENOMEM;
339
David Weinehallc49d13e2016-08-22 13:32:42 +0300340 p->daddr = dma_map_page(kdev,
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300341 p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
342
David Weinehallc49d13e2016-08-22 13:32:42 +0300343 if (dma_mapping_error(kdev, p->daddr)) {
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300344 __free_page(p->page);
345 return -EINVAL;
346 }
347
Michel Thierry1266cdb2015-03-24 17:06:33 +0000348 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000349}
350
Mika Kuoppalac114f762015-06-25 18:35:13 +0300351static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
352{
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +0100353 return __setup_page_dma(dev, p, I915_GFP_DMA);
Mika Kuoppalac114f762015-06-25 18:35:13 +0300354}
355
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300356static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
357{
David Weinehall52a05c32016-08-22 13:32:44 +0300358 struct pci_dev *pdev = dev->pdev;
359
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300360 if (WARN_ON(!p->page))
361 return;
362
David Weinehall52a05c32016-08-22 13:32:44 +0300363 dma_unmap_page(&pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300364 __free_page(p->page);
365 memset(p, 0, sizeof(*p));
366}
367
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300368static void *kmap_page_dma(struct i915_page_dma *p)
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300369{
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300370 return kmap_atomic(p->page);
371}
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300372
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300373/* We use the flushing unmap only with ppgtt structures:
374 * page directories, page tables and scratch pages.
375 */
376static void kunmap_page_dma(struct drm_device *dev, void *vaddr)
377{
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300378 /* There are only few exceptions for gen >=6. chv and bxt.
379 * And we are not sure about the latter so play safe for now.
380 */
381 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
382 drm_clflush_virt_range(vaddr, PAGE_SIZE);
383
384 kunmap_atomic(vaddr);
385}
386
Mika Kuoppala567047b2015-06-25 18:35:12 +0300387#define kmap_px(px) kmap_page_dma(px_base(px))
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300388#define kunmap_px(ppgtt, vaddr) kunmap_page_dma((ppgtt)->base.dev, (vaddr))
389
Mika Kuoppala567047b2015-06-25 18:35:12 +0300390#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
391#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
392#define fill_px(dev, px, v) fill_page_dma((dev), px_base(px), (v))
393#define fill32_px(dev, px, v) fill_page_dma_32((dev), px_base(px), (v))
394
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300395static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p,
396 const uint64_t val)
397{
398 int i;
399 uint64_t * const vaddr = kmap_page_dma(p);
400
401 for (i = 0; i < 512; i++)
402 vaddr[i] = val;
403
404 kunmap_page_dma(dev, vaddr);
405}
406
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300407static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p,
408 const uint32_t val32)
409{
410 uint64_t v = val32;
411
412 v = v << 32 | val32;
413
414 fill_page_dma(dev, p, v);
415}
416
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100417static int
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +0100418setup_scratch_page(struct drm_device *dev,
419 struct i915_page_dma *scratch,
420 gfp_t gfp)
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300421{
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +0100422 return __setup_page_dma(dev, scratch, gfp | __GFP_ZERO);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300423}
424
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100425static void cleanup_scratch_page(struct drm_device *dev,
426 struct i915_page_dma *scratch)
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300427{
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100428 cleanup_page_dma(dev, scratch);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300429}
430
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300431static struct i915_page_table *alloc_pt(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000432{
Michel Thierryec565b32015-04-08 12:13:23 +0100433 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000434 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
435 GEN8_PTES : GEN6_PTES;
436 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000437
438 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
439 if (!pt)
440 return ERR_PTR(-ENOMEM);
441
Ben Widawsky678d96f2015-03-16 16:00:56 +0000442 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
443 GFP_KERNEL);
444
445 if (!pt->used_ptes)
446 goto fail_bitmap;
447
Mika Kuoppala567047b2015-06-25 18:35:12 +0300448 ret = setup_px(dev, pt);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000449 if (ret)
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300450 goto fail_page_m;
Ben Widawsky06fda602015-02-24 16:22:36 +0000451
452 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000453
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300454fail_page_m:
Ben Widawsky678d96f2015-03-16 16:00:56 +0000455 kfree(pt->used_ptes);
456fail_bitmap:
457 kfree(pt);
458
459 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000460}
461
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300462static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
Ben Widawsky06fda602015-02-24 16:22:36 +0000463{
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300464 cleanup_px(dev, pt);
465 kfree(pt->used_ptes);
466 kfree(pt);
467}
468
469static void gen8_initialize_pt(struct i915_address_space *vm,
470 struct i915_page_table *pt)
471{
472 gen8_pte_t scratch_pte;
473
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100474 scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300475 I915_CACHE_LLC, true);
476
477 fill_px(vm->dev, pt, scratch_pte);
478}
479
480static void gen6_initialize_pt(struct i915_address_space *vm,
481 struct i915_page_table *pt)
482{
483 gen6_pte_t scratch_pte;
484
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100485 WARN_ON(vm->scratch_page.daddr == 0);
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300486
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100487 scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300488 I915_CACHE_LLC, true, 0);
489
490 fill32_px(vm->dev, pt, scratch_pte);
Ben Widawsky06fda602015-02-24 16:22:36 +0000491}
492
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300493static struct i915_page_directory *alloc_pd(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000494{
Michel Thierryec565b32015-04-08 12:13:23 +0100495 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100496 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000497
498 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
499 if (!pd)
500 return ERR_PTR(-ENOMEM);
501
Michel Thierry33c88192015-04-08 12:13:33 +0100502 pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
503 sizeof(*pd->used_pdes), GFP_KERNEL);
504 if (!pd->used_pdes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300505 goto fail_bitmap;
Michel Thierry33c88192015-04-08 12:13:33 +0100506
Mika Kuoppala567047b2015-06-25 18:35:12 +0300507 ret = setup_px(dev, pd);
Michel Thierry33c88192015-04-08 12:13:33 +0100508 if (ret)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300509 goto fail_page_m;
Michel Thierrye5815a22015-04-08 12:13:32 +0100510
Ben Widawsky06fda602015-02-24 16:22:36 +0000511 return pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100512
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300513fail_page_m:
Michel Thierry33c88192015-04-08 12:13:33 +0100514 kfree(pd->used_pdes);
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300515fail_bitmap:
Michel Thierry33c88192015-04-08 12:13:33 +0100516 kfree(pd);
517
518 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000519}
520
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300521static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
522{
523 if (px_page(pd)) {
524 cleanup_px(dev, pd);
525 kfree(pd->used_pdes);
526 kfree(pd);
527 }
528}
529
530static void gen8_initialize_pd(struct i915_address_space *vm,
531 struct i915_page_directory *pd)
532{
533 gen8_pde_t scratch_pde;
534
535 scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);
536
537 fill_px(vm->dev, pd, scratch_pde);
538}
539
Michel Thierry6ac18502015-07-29 17:23:46 +0100540static int __pdp_init(struct drm_device *dev,
541 struct i915_page_directory_pointer *pdp)
542{
543 size_t pdpes = I915_PDPES_PER_PDP(dev);
544
545 pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
546 sizeof(unsigned long),
547 GFP_KERNEL);
548 if (!pdp->used_pdpes)
549 return -ENOMEM;
550
551 pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
552 GFP_KERNEL);
553 if (!pdp->page_directory) {
554 kfree(pdp->used_pdpes);
555 /* the PDP might be the statically allocated top level. Keep it
556 * as clean as possible */
557 pdp->used_pdpes = NULL;
558 return -ENOMEM;
559 }
560
561 return 0;
562}
563
564static void __pdp_fini(struct i915_page_directory_pointer *pdp)
565{
566 kfree(pdp->used_pdpes);
567 kfree(pdp->page_directory);
568 pdp->page_directory = NULL;
569}
570
Michel Thierry762d9932015-07-30 11:05:29 +0100571static struct
572i915_page_directory_pointer *alloc_pdp(struct drm_device *dev)
573{
574 struct i915_page_directory_pointer *pdp;
575 int ret = -ENOMEM;
576
577 WARN_ON(!USES_FULL_48BIT_PPGTT(dev));
578
579 pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
580 if (!pdp)
581 return ERR_PTR(-ENOMEM);
582
583 ret = __pdp_init(dev, pdp);
584 if (ret)
585 goto fail_bitmap;
586
587 ret = setup_px(dev, pdp);
588 if (ret)
589 goto fail_page_m;
590
591 return pdp;
592
593fail_page_m:
594 __pdp_fini(pdp);
595fail_bitmap:
596 kfree(pdp);
597
598 return ERR_PTR(ret);
599}
600
Michel Thierry6ac18502015-07-29 17:23:46 +0100601static void free_pdp(struct drm_device *dev,
602 struct i915_page_directory_pointer *pdp)
603{
604 __pdp_fini(pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100605 if (USES_FULL_48BIT_PPGTT(dev)) {
606 cleanup_px(dev, pdp);
607 kfree(pdp);
608 }
609}
610
Michel Thierry69ab76f2015-07-29 17:23:55 +0100611static void gen8_initialize_pdp(struct i915_address_space *vm,
612 struct i915_page_directory_pointer *pdp)
613{
614 gen8_ppgtt_pdpe_t scratch_pdpe;
615
616 scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);
617
618 fill_px(vm->dev, pdp, scratch_pdpe);
619}
620
621static void gen8_initialize_pml4(struct i915_address_space *vm,
622 struct i915_pml4 *pml4)
623{
624 gen8_ppgtt_pml4e_t scratch_pml4e;
625
626 scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
627 I915_CACHE_LLC);
628
629 fill_px(vm->dev, pml4, scratch_pml4e);
630}
631
Michel Thierry762d9932015-07-30 11:05:29 +0100632static void
633gen8_setup_page_directory(struct i915_hw_ppgtt *ppgtt,
634 struct i915_page_directory_pointer *pdp,
635 struct i915_page_directory *pd,
636 int index)
637{
638 gen8_ppgtt_pdpe_t *page_directorypo;
639
640 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
641 return;
642
643 page_directorypo = kmap_px(pdp);
644 page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
645 kunmap_px(ppgtt, page_directorypo);
646}
647
648static void
649gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt,
650 struct i915_pml4 *pml4,
651 struct i915_page_directory_pointer *pdp,
652 int index)
653{
654 gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);
655
656 WARN_ON(!USES_FULL_48BIT_PPGTT(ppgtt->base.dev));
657 pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
658 kunmap_px(ppgtt, pagemap);
Michel Thierry6ac18502015-07-29 17:23:46 +0100659}
660
Ben Widawsky94e409c2013-11-04 22:29:36 -0800661/* Broadwell Page Directory Pointer Descriptors */
John Harrisone85b26d2015-05-29 17:43:56 +0100662static int gen8_write_pdp(struct drm_i915_gem_request *req,
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100663 unsigned entry,
664 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800665{
Chris Wilson7e37f882016-08-02 22:50:21 +0100666 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000667 struct intel_engine_cs *engine = req->engine;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800668 int ret;
669
670 BUG_ON(entry >= 4);
671
John Harrison5fb9de12015-05-29 17:44:07 +0100672 ret = intel_ring_begin(req, 6);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800673 if (ret)
674 return ret;
675
Chris Wilsonb5321f32016-08-02 22:50:18 +0100676 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
677 intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, entry));
678 intel_ring_emit(ring, upper_32_bits(addr));
679 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
680 intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, entry));
681 intel_ring_emit(ring, lower_32_bits(addr));
682 intel_ring_advance(ring);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800683
684 return 0;
685}
686
Michel Thierry2dba3232015-07-30 11:06:23 +0100687static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
688 struct drm_i915_gem_request *req)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800689{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800690 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800691
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100692 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300693 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
694
John Harrisone85b26d2015-05-29 17:43:56 +0100695 ret = gen8_write_pdp(req, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800696 if (ret)
697 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800698 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800699
Ben Widawskyeeb94882013-12-06 14:11:10 -0800700 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800701}
702
Michel Thierry2dba3232015-07-30 11:06:23 +0100703static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
704 struct drm_i915_gem_request *req)
705{
706 return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
707}
708
Michel Thierryf9b5b782015-07-30 11:02:49 +0100709static void gen8_ppgtt_clear_pte_range(struct i915_address_space *vm,
710 struct i915_page_directory_pointer *pdp,
711 uint64_t start,
712 uint64_t length,
713 gen8_pte_t scratch_pte)
Ben Widawsky459108b2013-11-02 21:07:23 -0700714{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300715 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierryf9b5b782015-07-30 11:02:49 +0100716 gen8_pte_t *pt_vaddr;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100717 unsigned pdpe = gen8_pdpe_index(start);
718 unsigned pde = gen8_pde_index(start);
719 unsigned pte = gen8_pte_index(start);
Ben Widawsky782f1492014-02-20 11:50:33 -0800720 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700721 unsigned last_pte, i;
722
Michel Thierryf9b5b782015-07-30 11:02:49 +0100723 if (WARN_ON(!pdp))
724 return;
Ben Widawsky459108b2013-11-02 21:07:23 -0700725
726 while (num_entries) {
Michel Thierryec565b32015-04-08 12:13:23 +0100727 struct i915_page_directory *pd;
728 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000729
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100730 if (WARN_ON(!pdp->page_directory[pdpe]))
Michel Thierry00245262015-06-25 12:59:38 +0100731 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000732
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100733 pd = pdp->page_directory[pdpe];
Ben Widawsky06fda602015-02-24 16:22:36 +0000734
735 if (WARN_ON(!pd->page_table[pde]))
Michel Thierry00245262015-06-25 12:59:38 +0100736 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000737
738 pt = pd->page_table[pde];
739
Mika Kuoppala567047b2015-06-25 18:35:12 +0300740 if (WARN_ON(!px_page(pt)))
Michel Thierry00245262015-06-25 12:59:38 +0100741 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000742
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800743 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000744 if (last_pte > GEN8_PTES)
745 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700746
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300747 pt_vaddr = kmap_px(pt);
Ben Widawsky459108b2013-11-02 21:07:23 -0700748
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800749 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700750 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800751 num_entries--;
752 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700753
Matthew Auld44a71022016-04-12 16:57:42 +0100754 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky459108b2013-11-02 21:07:23 -0700755
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800756 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000757 if (++pde == I915_PDES) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100758 if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
759 break;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800760 pde = 0;
761 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700762 }
763}
764
Michel Thierryf9b5b782015-07-30 11:02:49 +0100765static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
766 uint64_t start,
767 uint64_t length,
768 bool use_scratch)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700769{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300770 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100771 gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
Michel Thierryf9b5b782015-07-30 11:02:49 +0100772 I915_CACHE_LLC, use_scratch);
773
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100774 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
775 gen8_ppgtt_clear_pte_range(vm, &ppgtt->pdp, start, length,
776 scratch_pte);
777 } else {
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000778 uint64_t pml4e;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100779 struct i915_page_directory_pointer *pdp;
780
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000781 gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100782 gen8_ppgtt_clear_pte_range(vm, pdp, start, length,
783 scratch_pte);
784 }
785 }
Michel Thierryf9b5b782015-07-30 11:02:49 +0100786}
787
788static void
789gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
790 struct i915_page_directory_pointer *pdp,
Michel Thierry3387d432015-08-03 09:52:47 +0100791 struct sg_page_iter *sg_iter,
Michel Thierryf9b5b782015-07-30 11:02:49 +0100792 uint64_t start,
793 enum i915_cache_level cache_level)
794{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300795 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry07749ef2015-03-16 16:00:54 +0000796 gen8_pte_t *pt_vaddr;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100797 unsigned pdpe = gen8_pdpe_index(start);
798 unsigned pde = gen8_pde_index(start);
799 unsigned pte = gen8_pte_index(start);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700800
Chris Wilson6f1cc992013-12-31 15:50:31 +0000801 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700802
Michel Thierry3387d432015-08-03 09:52:47 +0100803 while (__sg_page_iter_next(sg_iter)) {
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000804 if (pt_vaddr == NULL) {
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100805 struct i915_page_directory *pd = pdp->page_directory[pdpe];
Michel Thierryec565b32015-04-08 12:13:23 +0100806 struct i915_page_table *pt = pd->page_table[pde];
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300807 pt_vaddr = kmap_px(pt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000808 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800809
810 pt_vaddr[pte] =
Michel Thierry3387d432015-08-03 09:52:47 +0100811 gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
Chris Wilson6f1cc992013-12-31 15:50:31 +0000812 cache_level, true);
Michel Thierry07749ef2015-03-16 16:00:54 +0000813 if (++pte == GEN8_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300814 kunmap_px(ppgtt, pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000815 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000816 if (++pde == I915_PDES) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100817 if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
818 break;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800819 pde = 0;
820 }
821 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700822 }
823 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300824
825 if (pt_vaddr)
826 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700827}
828
Michel Thierryf9b5b782015-07-30 11:02:49 +0100829static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
830 struct sg_table *pages,
831 uint64_t start,
832 enum i915_cache_level cache_level,
833 u32 unused)
834{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300835 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry3387d432015-08-03 09:52:47 +0100836 struct sg_page_iter sg_iter;
Michel Thierryf9b5b782015-07-30 11:02:49 +0100837
Michel Thierry3387d432015-08-03 09:52:47 +0100838 __sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100839
840 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
841 gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
842 cache_level);
843 } else {
844 struct i915_page_directory_pointer *pdp;
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000845 uint64_t pml4e;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100846 uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;
847
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000848 gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100849 gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
850 start, cache_level);
851 }
852 }
Michel Thierryf9b5b782015-07-30 11:02:49 +0100853}
854
Michel Thierryf37c0502015-06-10 17:46:39 +0100855static void gen8_free_page_tables(struct drm_device *dev,
856 struct i915_page_directory *pd)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800857{
858 int i;
859
Mika Kuoppala567047b2015-06-25 18:35:12 +0300860 if (!px_page(pd))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800861 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800862
Michel Thierry33c88192015-04-08 12:13:33 +0100863 for_each_set_bit(i, pd->used_pdes, I915_PDES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000864 if (WARN_ON(!pd->page_table[i]))
865 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800866
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300867 free_pt(dev, pd->page_table[i]);
Ben Widawsky06fda602015-02-24 16:22:36 +0000868 pd->page_table[i] = NULL;
869 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000870}
871
Mika Kuoppala8776f022015-06-30 18:16:40 +0300872static int gen8_init_scratch(struct i915_address_space *vm)
873{
874 struct drm_device *dev = vm->dev;
Matthew Auld64c050d2016-04-27 13:19:25 +0100875 int ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300876
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +0100877 ret = setup_scratch_page(dev, &vm->scratch_page, I915_GFP_DMA);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100878 if (ret)
879 return ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300880
881 vm->scratch_pt = alloc_pt(dev);
882 if (IS_ERR(vm->scratch_pt)) {
Matthew Auld64c050d2016-04-27 13:19:25 +0100883 ret = PTR_ERR(vm->scratch_pt);
884 goto free_scratch_page;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300885 }
886
887 vm->scratch_pd = alloc_pd(dev);
888 if (IS_ERR(vm->scratch_pd)) {
Matthew Auld64c050d2016-04-27 13:19:25 +0100889 ret = PTR_ERR(vm->scratch_pd);
890 goto free_pt;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300891 }
892
Michel Thierry69ab76f2015-07-29 17:23:55 +0100893 if (USES_FULL_48BIT_PPGTT(dev)) {
894 vm->scratch_pdp = alloc_pdp(dev);
895 if (IS_ERR(vm->scratch_pdp)) {
Matthew Auld64c050d2016-04-27 13:19:25 +0100896 ret = PTR_ERR(vm->scratch_pdp);
897 goto free_pd;
Michel Thierry69ab76f2015-07-29 17:23:55 +0100898 }
899 }
900
Mika Kuoppala8776f022015-06-30 18:16:40 +0300901 gen8_initialize_pt(vm, vm->scratch_pt);
902 gen8_initialize_pd(vm, vm->scratch_pd);
Michel Thierry69ab76f2015-07-29 17:23:55 +0100903 if (USES_FULL_48BIT_PPGTT(dev))
904 gen8_initialize_pdp(vm, vm->scratch_pdp);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300905
906 return 0;
Matthew Auld64c050d2016-04-27 13:19:25 +0100907
908free_pd:
909 free_pd(dev, vm->scratch_pd);
910free_pt:
911 free_pt(dev, vm->scratch_pt);
912free_scratch_page:
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100913 cleanup_scratch_page(dev, &vm->scratch_page);
Matthew Auld64c050d2016-04-27 13:19:25 +0100914
915 return ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300916}
917
Zhiyuan Lv650da342015-08-28 15:41:18 +0800918static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
919{
920 enum vgt_g2v_type msg;
Matthew Aulddf285642016-04-22 12:09:25 +0100921 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
Zhiyuan Lv650da342015-08-28 15:41:18 +0800922 int i;
923
Matthew Aulddf285642016-04-22 12:09:25 +0100924 if (USES_FULL_48BIT_PPGTT(dev_priv)) {
Zhiyuan Lv650da342015-08-28 15:41:18 +0800925 u64 daddr = px_dma(&ppgtt->pml4);
926
Ville Syrjäläab75bb52015-11-04 23:20:12 +0200927 I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
928 I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
Zhiyuan Lv650da342015-08-28 15:41:18 +0800929
930 msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
931 VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
932 } else {
933 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
934 u64 daddr = i915_page_dir_dma_addr(ppgtt, i);
935
Ville Syrjäläab75bb52015-11-04 23:20:12 +0200936 I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
937 I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
Zhiyuan Lv650da342015-08-28 15:41:18 +0800938 }
939
940 msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
941 VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
942 }
943
944 I915_WRITE(vgtif_reg(g2v_notify), msg);
945
946 return 0;
947}
948
Mika Kuoppala8776f022015-06-30 18:16:40 +0300949static void gen8_free_scratch(struct i915_address_space *vm)
950{
951 struct drm_device *dev = vm->dev;
952
Michel Thierry69ab76f2015-07-29 17:23:55 +0100953 if (USES_FULL_48BIT_PPGTT(dev))
954 free_pdp(dev, vm->scratch_pdp);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300955 free_pd(dev, vm->scratch_pd);
956 free_pt(dev, vm->scratch_pt);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100957 cleanup_scratch_page(dev, &vm->scratch_page);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300958}
959
Michel Thierry762d9932015-07-30 11:05:29 +0100960static void gen8_ppgtt_cleanup_3lvl(struct drm_device *dev,
961 struct i915_page_directory_pointer *pdp)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800962{
963 int i;
964
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100965 for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev)) {
966 if (WARN_ON(!pdp->page_directory[i]))
Ben Widawsky06fda602015-02-24 16:22:36 +0000967 continue;
968
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100969 gen8_free_page_tables(dev, pdp->page_directory[i]);
970 free_pd(dev, pdp->page_directory[i]);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800971 }
Michel Thierry69876be2015-04-08 12:13:27 +0100972
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100973 free_pdp(dev, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100974}
975
976static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
977{
978 int i;
979
980 for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
981 if (WARN_ON(!ppgtt->pml4.pdps[i]))
982 continue;
983
984 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, ppgtt->pml4.pdps[i]);
985 }
986
987 cleanup_px(ppgtt->base.dev, &ppgtt->pml4);
988}
989
990static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
991{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300992 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +0100993
Chris Wilsonc0336662016-05-06 15:40:21 +0100994 if (intel_vgpu_active(to_i915(vm->dev)))
Zhiyuan Lv650da342015-08-28 15:41:18 +0800995 gen8_ppgtt_notify_vgt(ppgtt, false);
996
Michel Thierry762d9932015-07-30 11:05:29 +0100997 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
998 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, &ppgtt->pdp);
999 else
1000 gen8_ppgtt_cleanup_4lvl(ppgtt);
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001001
Mika Kuoppala8776f022015-06-30 18:16:40 +03001002 gen8_free_scratch(vm);
Ben Widawskyb45a6712014-02-12 14:28:44 -08001003}
1004
Michel Thierryd7b26332015-04-08 12:13:34 +01001005/**
1006 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001007 * @vm: Master vm structure.
1008 * @pd: Page directory for this address range.
Michel Thierryd7b26332015-04-08 12:13:34 +01001009 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001010 * @length: Size of the allocations.
Michel Thierryd7b26332015-04-08 12:13:34 +01001011 * @new_pts: Bitmap set by function with new allocations. Likely used by the
1012 * caller to free on error.
1013 *
1014 * Allocate the required number of page tables. Extremely similar to
1015 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
1016 * the page directory boundary (instead of the page directory pointer). That
1017 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
1018 * possible, and likely that the caller will need to use multiple calls of this
1019 * function to achieve the appropriate allocation.
1020 *
1021 * Return: 0 if success; negative error code otherwise.
1022 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001023static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
Michel Thierrye5815a22015-04-08 12:13:32 +01001024 struct i915_page_directory *pd,
Michel Thierry5441f0c2015-04-08 12:13:28 +01001025 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +01001026 uint64_t length,
1027 unsigned long *new_pts)
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001028{
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001029 struct drm_device *dev = vm->dev;
Michel Thierryd7b26332015-04-08 12:13:34 +01001030 struct i915_page_table *pt;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001031 uint32_t pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001032
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001033 gen8_for_each_pde(pt, pd, start, length, pde) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001034 /* Don't reallocate page tables */
Michel Thierry6ac18502015-07-29 17:23:46 +01001035 if (test_bit(pde, pd->used_pdes)) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001036 /* Scratch is never allocated this way */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001037 WARN_ON(pt == vm->scratch_pt);
Michel Thierryd7b26332015-04-08 12:13:34 +01001038 continue;
1039 }
1040
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001041 pt = alloc_pt(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +01001042 if (IS_ERR(pt))
Ben Widawsky06fda602015-02-24 16:22:36 +00001043 goto unwind_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001044
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001045 gen8_initialize_pt(vm, pt);
Michel Thierryd7b26332015-04-08 12:13:34 +01001046 pd->page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001047 __set_bit(pde, new_pts);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001048 trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001049 }
1050
1051 return 0;
1052
1053unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +01001054 for_each_set_bit(pde, new_pts, I915_PDES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001055 free_pt(dev, pd->page_table[pde]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001056
1057 return -ENOMEM;
1058}
1059
Michel Thierryd7b26332015-04-08 12:13:34 +01001060/**
1061 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001062 * @vm: Master vm structure.
Michel Thierryd7b26332015-04-08 12:13:34 +01001063 * @pdp: Page directory pointer for this address range.
1064 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001065 * @length: Size of the allocations.
1066 * @new_pds: Bitmap set by function with new allocations. Likely used by the
Michel Thierryd7b26332015-04-08 12:13:34 +01001067 * caller to free on error.
1068 *
1069 * Allocate the required number of page directories starting at the pde index of
1070 * @start, and ending at the pde index @start + @length. This function will skip
1071 * over already allocated page directories within the range, and only allocate
1072 * new ones, setting the appropriate pointer within the pdp as well as the
1073 * correct position in the bitmap @new_pds.
1074 *
1075 * The function will only allocate the pages within the range for a give page
1076 * directory pointer. In other words, if @start + @length straddles a virtually
1077 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
1078 * required by the caller, This is not currently possible, and the BUG in the
1079 * code will prevent it.
1080 *
1081 * Return: 0 if success; negative error code otherwise.
1082 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001083static int
1084gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
1085 struct i915_page_directory_pointer *pdp,
1086 uint64_t start,
1087 uint64_t length,
1088 unsigned long *new_pds)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001089{
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001090 struct drm_device *dev = vm->dev;
Michel Thierryd7b26332015-04-08 12:13:34 +01001091 struct i915_page_directory *pd;
Michel Thierry69876be2015-04-08 12:13:27 +01001092 uint32_t pdpe;
Michel Thierry6ac18502015-07-29 17:23:46 +01001093 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001094
Michel Thierry6ac18502015-07-29 17:23:46 +01001095 WARN_ON(!bitmap_empty(new_pds, pdpes));
Michel Thierryd7b26332015-04-08 12:13:34 +01001096
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001097 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierry6ac18502015-07-29 17:23:46 +01001098 if (test_bit(pdpe, pdp->used_pdpes))
Michel Thierryd7b26332015-04-08 12:13:34 +01001099 continue;
Michel Thierry33c88192015-04-08 12:13:33 +01001100
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001101 pd = alloc_pd(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +01001102 if (IS_ERR(pd))
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001103 goto unwind_out;
Michel Thierry69876be2015-04-08 12:13:27 +01001104
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001105 gen8_initialize_pd(vm, pd);
Michel Thierryd7b26332015-04-08 12:13:34 +01001106 pdp->page_directory[pdpe] = pd;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001107 __set_bit(pdpe, new_pds);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001108 trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001109 }
1110
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001111 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001112
1113unwind_out:
Michel Thierry6ac18502015-07-29 17:23:46 +01001114 for_each_set_bit(pdpe, new_pds, pdpes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001115 free_pd(dev, pdp->page_directory[pdpe]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001116
1117 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001118}
1119
Michel Thierry762d9932015-07-30 11:05:29 +01001120/**
1121 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
1122 * @vm: Master vm structure.
1123 * @pml4: Page map level 4 for this address range.
1124 * @start: Starting virtual address to begin allocations.
1125 * @length: Size of the allocations.
1126 * @new_pdps: Bitmap set by function with new allocations. Likely used by the
1127 * caller to free on error.
1128 *
1129 * Allocate the required number of page directory pointers. Extremely similar to
1130 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
1131 * The main difference is here we are limited by the pml4 boundary (instead of
1132 * the page directory pointer).
1133 *
1134 * Return: 0 if success; negative error code otherwise.
1135 */
1136static int
1137gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
1138 struct i915_pml4 *pml4,
1139 uint64_t start,
1140 uint64_t length,
1141 unsigned long *new_pdps)
1142{
1143 struct drm_device *dev = vm->dev;
1144 struct i915_page_directory_pointer *pdp;
Michel Thierry762d9932015-07-30 11:05:29 +01001145 uint32_t pml4e;
1146
1147 WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));
1148
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001149 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierry762d9932015-07-30 11:05:29 +01001150 if (!test_bit(pml4e, pml4->used_pml4es)) {
1151 pdp = alloc_pdp(dev);
1152 if (IS_ERR(pdp))
1153 goto unwind_out;
1154
Michel Thierry69ab76f2015-07-29 17:23:55 +01001155 gen8_initialize_pdp(vm, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +01001156 pml4->pdps[pml4e] = pdp;
1157 __set_bit(pml4e, new_pdps);
1158 trace_i915_page_directory_pointer_entry_alloc(vm,
1159 pml4e,
1160 start,
1161 GEN8_PML4E_SHIFT);
1162 }
1163 }
1164
1165 return 0;
1166
1167unwind_out:
1168 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1169 free_pdp(dev, pml4->pdps[pml4e]);
1170
1171 return -ENOMEM;
1172}
1173
Michel Thierryd7b26332015-04-08 12:13:34 +01001174static void
Michał Winiarski3a41a052015-09-03 19:22:18 +02001175free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
Michel Thierryd7b26332015-04-08 12:13:34 +01001176{
Michel Thierryd7b26332015-04-08 12:13:34 +01001177 kfree(new_pts);
1178 kfree(new_pds);
1179}
1180
1181/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
1182 * of these are based on the number of PDPEs in the system.
1183 */
1184static
1185int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
Michał Winiarski3a41a052015-09-03 19:22:18 +02001186 unsigned long **new_pts,
Michel Thierry6ac18502015-07-29 17:23:46 +01001187 uint32_t pdpes)
Michel Thierryd7b26332015-04-08 12:13:34 +01001188{
Michel Thierryd7b26332015-04-08 12:13:34 +01001189 unsigned long *pds;
Michał Winiarski3a41a052015-09-03 19:22:18 +02001190 unsigned long *pts;
Michel Thierryd7b26332015-04-08 12:13:34 +01001191
Michał Winiarski3a41a052015-09-03 19:22:18 +02001192 pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
Michel Thierryd7b26332015-04-08 12:13:34 +01001193 if (!pds)
1194 return -ENOMEM;
1195
Michał Winiarski3a41a052015-09-03 19:22:18 +02001196 pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
1197 GFP_TEMPORARY);
1198 if (!pts)
1199 goto err_out;
Michel Thierryd7b26332015-04-08 12:13:34 +01001200
1201 *new_pds = pds;
1202 *new_pts = pts;
1203
1204 return 0;
1205
1206err_out:
Michał Winiarski3a41a052015-09-03 19:22:18 +02001207 free_gen8_temp_bitmaps(pds, pts);
Michel Thierryd7b26332015-04-08 12:13:34 +01001208 return -ENOMEM;
1209}
1210
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +03001211/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
1212 * the page table structures, we mark them dirty so that
1213 * context switching/execlist queuing code takes extra steps
1214 * to ensure that tlbs are flushed.
1215 */
1216static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
1217{
1218 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
1219}
1220
Michel Thierry762d9932015-07-30 11:05:29 +01001221static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
1222 struct i915_page_directory_pointer *pdp,
1223 uint64_t start,
1224 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001225{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001226 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michał Winiarski3a41a052015-09-03 19:22:18 +02001227 unsigned long *new_page_dirs, *new_page_tables;
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001228 struct drm_device *dev = vm->dev;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001229 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +01001230 const uint64_t orig_start = start;
1231 const uint64_t orig_length = length;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001232 uint32_t pdpe;
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001233 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001234 int ret;
1235
Michel Thierryd7b26332015-04-08 12:13:34 +01001236 /* Wrap is never okay since we can only represent 48b, and we don't
1237 * actually use the other side of the canonical address space.
1238 */
1239 if (WARN_ON(start + length < start))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001240 return -ENODEV;
1241
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001242 if (WARN_ON(start + length > vm->total))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001243 return -ENODEV;
Michel Thierryd7b26332015-04-08 12:13:34 +01001244
Michel Thierry6ac18502015-07-29 17:23:46 +01001245 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001246 if (ret)
1247 return ret;
1248
Michel Thierryd7b26332015-04-08 12:13:34 +01001249 /* Do the allocations first so we can easily bail out */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001250 ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
1251 new_page_dirs);
Michel Thierryd7b26332015-04-08 12:13:34 +01001252 if (ret) {
Michał Winiarski3a41a052015-09-03 19:22:18 +02001253 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Michel Thierryd7b26332015-04-08 12:13:34 +01001254 return ret;
1255 }
1256
1257 /* For every page directory referenced, allocate page tables */
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001258 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001259 ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
Michał Winiarski3a41a052015-09-03 19:22:18 +02001260 new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
Michel Thierry5441f0c2015-04-08 12:13:28 +01001261 if (ret)
1262 goto err_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001263 }
1264
Michel Thierry33c88192015-04-08 12:13:33 +01001265 start = orig_start;
1266 length = orig_length;
1267
Michel Thierryd7b26332015-04-08 12:13:34 +01001268 /* Allocations have completed successfully, so set the bitmaps, and do
1269 * the mappings. */
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001270 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001271 gen8_pde_t *const page_directory = kmap_px(pd);
Michel Thierry33c88192015-04-08 12:13:33 +01001272 struct i915_page_table *pt;
Michel Thierry09120d42015-07-29 17:23:45 +01001273 uint64_t pd_len = length;
Michel Thierry33c88192015-04-08 12:13:33 +01001274 uint64_t pd_start = start;
1275 uint32_t pde;
1276
Michel Thierryd7b26332015-04-08 12:13:34 +01001277 /* Every pd should be allocated, we just did that above. */
1278 WARN_ON(!pd);
1279
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001280 gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001281 /* Same reasoning as pd */
1282 WARN_ON(!pt);
1283 WARN_ON(!pd_len);
1284 WARN_ON(!gen8_pte_count(pd_start, pd_len));
1285
1286 /* Set our used ptes within the page table */
1287 bitmap_set(pt->used_ptes,
1288 gen8_pte_index(pd_start),
1289 gen8_pte_count(pd_start, pd_len));
1290
1291 /* Our pde is now pointing to the pagetable, pt */
Mika Kuoppala966082c2015-06-25 18:35:19 +03001292 __set_bit(pde, pd->used_pdes);
Michel Thierryd7b26332015-04-08 12:13:34 +01001293
1294 /* Map the PDE to the page table */
Mika Kuoppalafe36f552015-06-25 18:35:16 +03001295 page_directory[pde] = gen8_pde_encode(px_dma(pt),
1296 I915_CACHE_LLC);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001297 trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
1298 gen8_pte_index(start),
1299 gen8_pte_count(start, length),
1300 GEN8_PTES);
Michel Thierryd7b26332015-04-08 12:13:34 +01001301
1302 /* NB: We haven't yet mapped ptes to pages. At this
1303 * point we're still relying on insert_entries() */
Michel Thierry33c88192015-04-08 12:13:33 +01001304 }
Michel Thierryd7b26332015-04-08 12:13:34 +01001305
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001306 kunmap_px(ppgtt, page_directory);
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001307 __set_bit(pdpe, pdp->used_pdpes);
Michel Thierry762d9932015-07-30 11:05:29 +01001308 gen8_setup_page_directory(ppgtt, pdp, pd, pdpe);
Michel Thierry33c88192015-04-08 12:13:33 +01001309 }
1310
Michał Winiarski3a41a052015-09-03 19:22:18 +02001311 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +03001312 mark_tlbs_dirty(ppgtt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001313 return 0;
1314
1315err_out:
Michel Thierryd7b26332015-04-08 12:13:34 +01001316 while (pdpe--) {
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001317 unsigned long temp;
1318
Michał Winiarski3a41a052015-09-03 19:22:18 +02001319 for_each_set_bit(temp, new_page_tables + pdpe *
1320 BITS_TO_LONGS(I915_PDES), I915_PDES)
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001321 free_pt(dev, pdp->page_directory[pdpe]->page_table[temp]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001322 }
1323
Michel Thierry6ac18502015-07-29 17:23:46 +01001324 for_each_set_bit(pdpe, new_page_dirs, pdpes)
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001325 free_pd(dev, pdp->page_directory[pdpe]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001326
Michał Winiarski3a41a052015-09-03 19:22:18 +02001327 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +03001328 mark_tlbs_dirty(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001329 return ret;
1330}
1331
Michel Thierry762d9932015-07-30 11:05:29 +01001332static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
1333 struct i915_pml4 *pml4,
1334 uint64_t start,
1335 uint64_t length)
1336{
1337 DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001338 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +01001339 struct i915_page_directory_pointer *pdp;
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001340 uint64_t pml4e;
Michel Thierry762d9932015-07-30 11:05:29 +01001341 int ret = 0;
1342
1343 /* Do the pml4 allocations first, so we don't need to track the newly
1344 * allocated tables below the pdp */
1345 bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);
1346
1347 /* The pagedirectory and pagetable allocations are done in the shared 3
1348 * and 4 level code. Just allocate the pdps.
1349 */
1350 ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
1351 new_pdps);
1352 if (ret)
1353 return ret;
1354
1355 WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
1356 "The allocation has spanned more than 512GB. "
1357 "It is highly likely this is incorrect.");
1358
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001359 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierry762d9932015-07-30 11:05:29 +01001360 WARN_ON(!pdp);
1361
1362 ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
1363 if (ret)
1364 goto err_out;
1365
1366 gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e);
1367 }
1368
1369 bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
1370 GEN8_PML4ES_PER_PML4);
1371
1372 return 0;
1373
1374err_out:
1375 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1376 gen8_ppgtt_cleanup_3lvl(vm->dev, pml4->pdps[pml4e]);
1377
1378 return ret;
1379}
1380
1381static int gen8_alloc_va_range(struct i915_address_space *vm,
1382 uint64_t start, uint64_t length)
1383{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001384 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +01001385
1386 if (USES_FULL_48BIT_PPGTT(vm->dev))
1387 return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
1388 else
1389 return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
1390}
1391
Michel Thierryea91e402015-07-29 17:23:57 +01001392static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
1393 uint64_t start, uint64_t length,
1394 gen8_pte_t scratch_pte,
1395 struct seq_file *m)
1396{
1397 struct i915_page_directory *pd;
Michel Thierryea91e402015-07-29 17:23:57 +01001398 uint32_t pdpe;
1399
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001400 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierryea91e402015-07-29 17:23:57 +01001401 struct i915_page_table *pt;
1402 uint64_t pd_len = length;
1403 uint64_t pd_start = start;
1404 uint32_t pde;
1405
1406 if (!test_bit(pdpe, pdp->used_pdpes))
1407 continue;
1408
1409 seq_printf(m, "\tPDPE #%d\n", pdpe);
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001410 gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
Michel Thierryea91e402015-07-29 17:23:57 +01001411 uint32_t pte;
1412 gen8_pte_t *pt_vaddr;
1413
1414 if (!test_bit(pde, pd->used_pdes))
1415 continue;
1416
1417 pt_vaddr = kmap_px(pt);
1418 for (pte = 0; pte < GEN8_PTES; pte += 4) {
1419 uint64_t va =
1420 (pdpe << GEN8_PDPE_SHIFT) |
1421 (pde << GEN8_PDE_SHIFT) |
1422 (pte << GEN8_PTE_SHIFT);
1423 int i;
1424 bool found = false;
1425
1426 for (i = 0; i < 4; i++)
1427 if (pt_vaddr[pte + i] != scratch_pte)
1428 found = true;
1429 if (!found)
1430 continue;
1431
1432 seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
1433 for (i = 0; i < 4; i++) {
1434 if (pt_vaddr[pte + i] != scratch_pte)
1435 seq_printf(m, " %llx", pt_vaddr[pte + i]);
1436 else
1437 seq_puts(m, " SCRATCH ");
1438 }
1439 seq_puts(m, "\n");
1440 }
1441 /* don't use kunmap_px, it could trigger
1442 * an unnecessary flush.
1443 */
1444 kunmap_atomic(pt_vaddr);
1445 }
1446 }
1447}
1448
1449static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1450{
1451 struct i915_address_space *vm = &ppgtt->base;
1452 uint64_t start = ppgtt->base.start;
1453 uint64_t length = ppgtt->base.total;
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001454 gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
Michel Thierryea91e402015-07-29 17:23:57 +01001455 I915_CACHE_LLC, true);
1456
1457 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
1458 gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
1459 } else {
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001460 uint64_t pml4e;
Michel Thierryea91e402015-07-29 17:23:57 +01001461 struct i915_pml4 *pml4 = &ppgtt->pml4;
1462 struct i915_page_directory_pointer *pdp;
1463
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001464 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierryea91e402015-07-29 17:23:57 +01001465 if (!test_bit(pml4e, pml4->used_pml4es))
1466 continue;
1467
1468 seq_printf(m, " PML4E #%llu\n", pml4e);
1469 gen8_dump_pdp(pdp, start, length, scratch_pte, m);
1470 }
1471 }
1472}
1473
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001474static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
1475{
Michał Winiarski3a41a052015-09-03 19:22:18 +02001476 unsigned long *new_page_dirs, *new_page_tables;
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001477 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1478 int ret;
1479
1480 /* We allocate temp bitmap for page tables for no gain
1481 * but as this is for init only, lets keep the things simple
1482 */
1483 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1484 if (ret)
1485 return ret;
1486
1487 /* Allocate for all pdps regardless of how the ppgtt
1488 * was defined.
1489 */
1490 ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
1491 0, 1ULL << 32,
1492 new_page_dirs);
1493 if (!ret)
1494 *ppgtt->pdp.used_pdpes = *new_page_dirs;
1495
Michał Winiarski3a41a052015-09-03 19:22:18 +02001496 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001497
1498 return ret;
1499}
1500
Daniel Vettereb0b44a2015-03-18 14:47:59 +01001501/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001502 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
1503 * with a net effect resembling a 2-level page table in normal x86 terms. Each
1504 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
1505 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -08001506 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001507 */
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001508static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky37aca442013-11-04 20:47:32 -08001509{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001510 int ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001511
Mika Kuoppala8776f022015-06-30 18:16:40 +03001512 ret = gen8_init_scratch(&ppgtt->base);
1513 if (ret)
1514 return ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001515
Michel Thierryd7b26332015-04-08 12:13:34 +01001516 ppgtt->base.start = 0;
Michel Thierryd7b26332015-04-08 12:13:34 +01001517 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001518 ppgtt->base.allocate_va_range = gen8_alloc_va_range;
Michel Thierryd7b26332015-04-08 12:13:34 +01001519 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
Daniel Vetterc7e16f22015-04-14 17:35:11 +02001520 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02001521 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1522 ppgtt->base.bind_vma = ppgtt_bind_vma;
Michel Thierryea91e402015-07-29 17:23:57 +01001523 ppgtt->debug_dump = gen8_dump_ppgtt;
Michel Thierryd7b26332015-04-08 12:13:34 +01001524
Michel Thierry762d9932015-07-30 11:05:29 +01001525 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
1526 ret = setup_px(ppgtt->base.dev, &ppgtt->pml4);
1527 if (ret)
1528 goto free_scratch;
Michel Thierry6ac18502015-07-29 17:23:46 +01001529
Michel Thierry69ab76f2015-07-29 17:23:55 +01001530 gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);
1531
Michel Thierry762d9932015-07-30 11:05:29 +01001532 ppgtt->base.total = 1ULL << 48;
Michel Thierry2dba3232015-07-30 11:06:23 +01001533 ppgtt->switch_mm = gen8_48b_mm_switch;
Michel Thierry762d9932015-07-30 11:05:29 +01001534 } else {
Michel Thierry25f50332015-08-07 17:40:19 +01001535 ret = __pdp_init(ppgtt->base.dev, &ppgtt->pdp);
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001536 if (ret)
1537 goto free_scratch;
1538
1539 ppgtt->base.total = 1ULL << 32;
Michel Thierry2dba3232015-07-30 11:06:23 +01001540 ppgtt->switch_mm = gen8_legacy_mm_switch;
Michel Thierry762d9932015-07-30 11:05:29 +01001541 trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
1542 0, 0,
1543 GEN8_PML4E_SHIFT);
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001544
Chris Wilsonc0336662016-05-06 15:40:21 +01001545 if (intel_vgpu_active(to_i915(ppgtt->base.dev))) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001546 ret = gen8_preallocate_top_level_pdps(ppgtt);
1547 if (ret)
1548 goto free_scratch;
1549 }
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001550 }
Michel Thierry6ac18502015-07-29 17:23:46 +01001551
Chris Wilsonc0336662016-05-06 15:40:21 +01001552 if (intel_vgpu_active(to_i915(ppgtt->base.dev)))
Zhiyuan Lv650da342015-08-28 15:41:18 +08001553 gen8_ppgtt_notify_vgt(ppgtt, true);
1554
Michel Thierryd7b26332015-04-08 12:13:34 +01001555 return 0;
Michel Thierry6ac18502015-07-29 17:23:46 +01001556
1557free_scratch:
1558 gen8_free_scratch(&ppgtt->base);
1559 return ret;
Michel Thierryd7b26332015-04-08 12:13:34 +01001560}
1561
Ben Widawsky87d60b62013-12-06 14:11:29 -08001562static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1563{
Ben Widawsky87d60b62013-12-06 14:11:29 -08001564 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +01001565 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +00001566 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001567 uint32_t pd_entry;
Dave Gordon731f74c2016-06-24 19:37:46 +01001568 uint32_t pte, pde;
Michel Thierry09942c62015-04-08 12:13:30 +01001569 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001570
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001571 scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001572 I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001573
Dave Gordon731f74c2016-06-24 19:37:46 +01001574 gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001575 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +00001576 gen6_pte_t *pt_vaddr;
Mika Kuoppala567047b2015-06-25 18:35:12 +03001577 const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
Michel Thierry09942c62015-04-08 12:13:30 +01001578 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001579 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
1580
1581 if (pd_entry != expected)
1582 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
1583 pde,
1584 pd_entry,
1585 expected);
1586 seq_printf(m, "\tPDE: %x\n", pd_entry);
1587
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001588 pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);
1589
Michel Thierry07749ef2015-03-16 16:00:54 +00001590 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001591 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +00001592 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -08001593 (pte * PAGE_SIZE);
1594 int i;
1595 bool found = false;
1596 for (i = 0; i < 4; i++)
1597 if (pt_vaddr[pte + i] != scratch_pte)
1598 found = true;
1599 if (!found)
1600 continue;
1601
1602 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1603 for (i = 0; i < 4; i++) {
1604 if (pt_vaddr[pte + i] != scratch_pte)
1605 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1606 else
1607 seq_puts(m, " SCRATCH ");
1608 }
1609 seq_puts(m, "\n");
1610 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001611 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001612 }
1613}
1614
Ben Widawsky678d96f2015-03-16 16:00:56 +00001615/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +01001616static void gen6_write_pde(struct i915_page_directory *pd,
1617 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -07001618{
Ben Widawsky678d96f2015-03-16 16:00:56 +00001619 /* Caller needs to make sure the write completes if necessary */
1620 struct i915_hw_ppgtt *ppgtt =
1621 container_of(pd, struct i915_hw_ppgtt, pd);
1622 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -07001623
Mika Kuoppala567047b2015-06-25 18:35:12 +03001624 pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
Ben Widawsky678d96f2015-03-16 16:00:56 +00001625 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -07001626
Ben Widawsky678d96f2015-03-16 16:00:56 +00001627 writel(pd_entry, ppgtt->pd_addr + pde);
1628}
Ben Widawsky61973492013-04-08 18:43:54 -07001629
Ben Widawsky678d96f2015-03-16 16:00:56 +00001630/* Write all the page tables found in the ppgtt structure to incrementing page
1631 * directories. */
1632static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +01001633 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001634 uint32_t start, uint32_t length)
1635{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001636 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Michel Thierryec565b32015-04-08 12:13:23 +01001637 struct i915_page_table *pt;
Dave Gordon731f74c2016-06-24 19:37:46 +01001638 uint32_t pde;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001639
Dave Gordon731f74c2016-06-24 19:37:46 +01001640 gen6_for_each_pde(pt, pd, start, length, pde)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001641 gen6_write_pde(pd, pde, pt);
1642
1643 /* Make sure write is complete before other code can use this page
1644 * table. Also require for WC mapped PTEs */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001645 readl(ggtt->gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -07001646}
1647
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001648static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001649{
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001650 BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -07001651
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001652 return (ppgtt->pd.base.ggtt_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001653}
Ben Widawsky61973492013-04-08 18:43:54 -07001654
Ben Widawsky90252e52013-12-06 14:11:12 -08001655static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001656 struct drm_i915_gem_request *req)
Ben Widawsky90252e52013-12-06 14:11:12 -08001657{
Chris Wilson7e37f882016-08-02 22:50:21 +01001658 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001659 struct intel_engine_cs *engine = req->engine;
Ben Widawsky90252e52013-12-06 14:11:12 -08001660 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -07001661
Ben Widawsky90252e52013-12-06 14:11:12 -08001662 /* NB: TLBs must be flushed and invalidated before a switch */
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001663 ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
Ben Widawsky90252e52013-12-06 14:11:12 -08001664 if (ret)
1665 return ret;
1666
John Harrison5fb9de12015-05-29 17:44:07 +01001667 ret = intel_ring_begin(req, 6);
Ben Widawsky90252e52013-12-06 14:11:12 -08001668 if (ret)
1669 return ret;
1670
Chris Wilsonb5321f32016-08-02 22:50:18 +01001671 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1672 intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
1673 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1674 intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
1675 intel_ring_emit(ring, get_pd_offset(ppgtt));
1676 intel_ring_emit(ring, MI_NOOP);
1677 intel_ring_advance(ring);
Ben Widawsky90252e52013-12-06 14:11:12 -08001678
1679 return 0;
1680}
1681
Ben Widawsky48a10382013-12-06 14:11:11 -08001682static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001683 struct drm_i915_gem_request *req)
Ben Widawsky48a10382013-12-06 14:11:11 -08001684{
Chris Wilson7e37f882016-08-02 22:50:21 +01001685 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001686 struct intel_engine_cs *engine = req->engine;
Ben Widawsky48a10382013-12-06 14:11:11 -08001687 int ret;
1688
Ben Widawsky48a10382013-12-06 14:11:11 -08001689 /* NB: TLBs must be flushed and invalidated before a switch */
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001690 ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
Ben Widawsky48a10382013-12-06 14:11:11 -08001691 if (ret)
1692 return ret;
1693
John Harrison5fb9de12015-05-29 17:44:07 +01001694 ret = intel_ring_begin(req, 6);
Ben Widawsky48a10382013-12-06 14:11:11 -08001695 if (ret)
1696 return ret;
1697
Chris Wilsonb5321f32016-08-02 22:50:18 +01001698 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1699 intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
1700 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1701 intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
1702 intel_ring_emit(ring, get_pd_offset(ppgtt));
1703 intel_ring_emit(ring, MI_NOOP);
1704 intel_ring_advance(ring);
Ben Widawsky48a10382013-12-06 14:11:11 -08001705
Ben Widawsky90252e52013-12-06 14:11:12 -08001706 /* XXX: RCS is the only one to auto invalidate the TLBs? */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001707 if (engine->id != RCS) {
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001708 ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
Ben Widawsky90252e52013-12-06 14:11:12 -08001709 if (ret)
1710 return ret;
1711 }
1712
Ben Widawsky48a10382013-12-06 14:11:11 -08001713 return 0;
1714}
1715
Ben Widawskyeeb94882013-12-06 14:11:10 -08001716static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001717 struct drm_i915_gem_request *req)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001718{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001719 struct intel_engine_cs *engine = req->engine;
Chris Wilson8eb95202016-07-04 08:48:31 +01001720 struct drm_i915_private *dev_priv = req->i915;
Ben Widawsky48a10382013-12-06 14:11:11 -08001721
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001722 I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
1723 I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001724 return 0;
1725}
1726
Daniel Vetter82460d92014-08-06 20:19:53 +02001727static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001728{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001729 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001730 struct intel_engine_cs *engine;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001731
Dave Gordonb4ac5af2016-03-24 11:20:38 +00001732 for_each_engine(engine, dev_priv) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001733 u32 four_level = USES_FULL_48BIT_PPGTT(dev) ? GEN8_GFX_PPGTT_48B : 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001734 I915_WRITE(RING_MODE_GEN7(engine),
Michel Thierry2dba3232015-07-30 11:06:23 +01001735 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001736 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001737}
1738
Daniel Vetter82460d92014-08-06 20:19:53 +02001739static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001740{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001741 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001742 struct intel_engine_cs *engine;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001743 uint32_t ecochk, ecobits;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001744
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001745 ecobits = I915_READ(GAC_ECO_BITS);
1746 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1747
1748 ecochk = I915_READ(GAM_ECOCHK);
1749 if (IS_HASWELL(dev)) {
1750 ecochk |= ECOCHK_PPGTT_WB_HSW;
1751 } else {
1752 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1753 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1754 }
1755 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001756
Dave Gordonb4ac5af2016-03-24 11:20:38 +00001757 for_each_engine(engine, dev_priv) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001758 /* GFX_MODE is per-ring on gen7+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001759 I915_WRITE(RING_MODE_GEN7(engine),
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001760 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001761 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001762}
1763
Daniel Vetter82460d92014-08-06 20:19:53 +02001764static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001765{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001766 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001767 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001768
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001769 ecobits = I915_READ(GAC_ECO_BITS);
1770 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1771 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001772
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001773 gab_ctl = I915_READ(GAB_CTL);
1774 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001775
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001776 ecochk = I915_READ(GAM_ECOCHK);
1777 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001778
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001779 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001780}
1781
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001782/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001783static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001784 uint64_t start,
1785 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001786 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001787{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001788 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry07749ef2015-03-16 16:00:54 +00001789 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001790 unsigned first_entry = start >> PAGE_SHIFT;
1791 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001792 unsigned act_pt = first_entry / GEN6_PTES;
1793 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001794 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001795
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001796 scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
Mika Kuoppalac114f762015-06-25 18:35:13 +03001797 I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001798
Daniel Vetter7bddb012012-02-09 17:15:47 +01001799 while (num_entries) {
1800 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001801 if (last_pte > GEN6_PTES)
1802 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001803
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001804 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001805
1806 for (i = first_pte; i < last_pte; i++)
1807 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001808
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001809 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001810
Daniel Vetter7bddb012012-02-09 17:15:47 +01001811 num_entries -= last_pte - first_pte;
1812 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001813 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001814 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001815}
1816
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001817static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001818 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001819 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301820 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001821{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001822 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Ben Widawsky782f1492014-02-20 11:50:33 -08001823 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001824 unsigned act_pt = first_entry / GEN6_PTES;
1825 unsigned act_pte = first_entry % GEN6_PTES;
Dave Gordon85d12252016-05-20 11:54:06 +01001826 gen6_pte_t *pt_vaddr = NULL;
1827 struct sgt_iter sgt_iter;
1828 dma_addr_t addr;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001829
Dave Gordon85d12252016-05-20 11:54:06 +01001830 for_each_sgt_dma(addr, sgt_iter, pages) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001831 if (pt_vaddr == NULL)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001832 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001833
Chris Wilsoncc797142013-12-31 15:50:30 +00001834 pt_vaddr[act_pte] =
Dave Gordon85d12252016-05-20 11:54:06 +01001835 vm->pte_encode(addr, cache_level, true, flags);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301836
Michel Thierry07749ef2015-03-16 16:00:54 +00001837 if (++act_pte == GEN6_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001838 kunmap_px(ppgtt, pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001839 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001840 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001841 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001842 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001843 }
Dave Gordon85d12252016-05-20 11:54:06 +01001844
Chris Wilsoncc797142013-12-31 15:50:30 +00001845 if (pt_vaddr)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001846 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001847}
1848
Ben Widawsky678d96f2015-03-16 16:00:56 +00001849static int gen6_alloc_va_range(struct i915_address_space *vm,
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001850 uint64_t start_in, uint64_t length_in)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001851{
Michel Thierry4933d512015-03-24 15:46:22 +00001852 DECLARE_BITMAP(new_page_tables, I915_PDES);
1853 struct drm_device *dev = vm->dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001854 struct drm_i915_private *dev_priv = to_i915(dev);
1855 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001856 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierryec565b32015-04-08 12:13:23 +01001857 struct i915_page_table *pt;
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001858 uint32_t start, length, start_save, length_save;
Dave Gordon731f74c2016-06-24 19:37:46 +01001859 uint32_t pde;
Michel Thierry4933d512015-03-24 15:46:22 +00001860 int ret;
1861
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001862 if (WARN_ON(start_in + length_in > ppgtt->base.total))
1863 return -ENODEV;
1864
1865 start = start_save = start_in;
1866 length = length_save = length_in;
Michel Thierry4933d512015-03-24 15:46:22 +00001867
1868 bitmap_zero(new_page_tables, I915_PDES);
1869
1870 /* The allocation is done in two stages so that we can bail out with
1871 * minimal amount of pain. The first stage finds new page tables that
1872 * need allocation. The second stage marks use ptes within the page
1873 * tables.
1874 */
Dave Gordon731f74c2016-06-24 19:37:46 +01001875 gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001876 if (pt != vm->scratch_pt) {
Michel Thierry4933d512015-03-24 15:46:22 +00001877 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1878 continue;
1879 }
1880
1881 /* We've already allocated a page table */
1882 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1883
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001884 pt = alloc_pt(dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001885 if (IS_ERR(pt)) {
1886 ret = PTR_ERR(pt);
1887 goto unwind_out;
1888 }
1889
1890 gen6_initialize_pt(vm, pt);
1891
1892 ppgtt->pd.page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001893 __set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001894 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001895 }
1896
1897 start = start_save;
1898 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001899
Dave Gordon731f74c2016-06-24 19:37:46 +01001900 gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
Ben Widawsky678d96f2015-03-16 16:00:56 +00001901 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1902
1903 bitmap_zero(tmp_bitmap, GEN6_PTES);
1904 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1905 gen6_pte_count(start, length));
1906
Mika Kuoppala966082c2015-06-25 18:35:19 +03001907 if (__test_and_clear_bit(pde, new_page_tables))
Michel Thierry4933d512015-03-24 15:46:22 +00001908 gen6_write_pde(&ppgtt->pd, pde, pt);
1909
Michel Thierry72744cb2015-03-24 15:46:23 +00001910 trace_i915_page_table_entry_map(vm, pde, pt,
1911 gen6_pte_index(start),
1912 gen6_pte_count(start, length),
1913 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001914 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001915 GEN6_PTES);
1916 }
1917
Michel Thierry4933d512015-03-24 15:46:22 +00001918 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1919
1920 /* Make sure write is complete before other code can use this page
1921 * table. Also require for WC mapped PTEs */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001922 readl(ggtt->gsm);
Michel Thierry4933d512015-03-24 15:46:22 +00001923
Ben Widawsky563222a2015-03-19 12:53:28 +00001924 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001925 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001926
1927unwind_out:
1928 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001929 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001930
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001931 ppgtt->pd.page_table[pde] = vm->scratch_pt;
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001932 free_pt(vm->dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001933 }
1934
1935 mark_tlbs_dirty(ppgtt);
1936 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001937}
1938
Mika Kuoppala8776f022015-06-30 18:16:40 +03001939static int gen6_init_scratch(struct i915_address_space *vm)
1940{
1941 struct drm_device *dev = vm->dev;
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001942 int ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +03001943
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +01001944 ret = setup_scratch_page(dev, &vm->scratch_page, I915_GFP_DMA);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001945 if (ret)
1946 return ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +03001947
1948 vm->scratch_pt = alloc_pt(dev);
1949 if (IS_ERR(vm->scratch_pt)) {
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001950 cleanup_scratch_page(dev, &vm->scratch_page);
Mika Kuoppala8776f022015-06-30 18:16:40 +03001951 return PTR_ERR(vm->scratch_pt);
1952 }
1953
1954 gen6_initialize_pt(vm, vm->scratch_pt);
1955
1956 return 0;
1957}
1958
1959static void gen6_free_scratch(struct i915_address_space *vm)
1960{
1961 struct drm_device *dev = vm->dev;
1962
1963 free_pt(dev, vm->scratch_pt);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001964 cleanup_scratch_page(dev, &vm->scratch_page);
Mika Kuoppala8776f022015-06-30 18:16:40 +03001965}
1966
Daniel Vetter061dd492015-04-14 17:35:13 +02001967static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawskya00d8252014-02-19 22:05:48 -08001968{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001969 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Dave Gordon731f74c2016-06-24 19:37:46 +01001970 struct i915_page_directory *pd = &ppgtt->pd;
1971 struct drm_device *dev = vm->dev;
Michel Thierry09942c62015-04-08 12:13:30 +01001972 struct i915_page_table *pt;
1973 uint32_t pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08001974
Daniel Vetter061dd492015-04-14 17:35:13 +02001975 drm_mm_remove_node(&ppgtt->node);
1976
Dave Gordon731f74c2016-06-24 19:37:46 +01001977 gen6_for_all_pdes(pt, pd, pde)
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001978 if (pt != vm->scratch_pt)
Dave Gordon731f74c2016-06-24 19:37:46 +01001979 free_pt(dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001980
Mika Kuoppala8776f022015-06-30 18:16:40 +03001981 gen6_free_scratch(vm);
Daniel Vetter3440d262013-01-24 13:49:56 -08001982}
1983
Ben Widawskyb1465202014-02-19 22:05:49 -08001984static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001985{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001986 struct i915_address_space *vm = &ppgtt->base;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001987 struct drm_device *dev = ppgtt->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001988 struct drm_i915_private *dev_priv = to_i915(dev);
1989 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001990 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001991 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001992
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001993 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1994 * allocator works in address space sizes, so it's multiplied by page
1995 * size. We allocate at the top of the GTT to avoid fragmentation.
1996 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001997 BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
Michel Thierry4933d512015-03-24 15:46:22 +00001998
Mika Kuoppala8776f022015-06-30 18:16:40 +03001999 ret = gen6_init_scratch(vm);
2000 if (ret)
2001 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002002
Ben Widawskye3cc1992013-12-06 14:11:08 -08002003alloc:
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002004 ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002005 &ppgtt->node, GEN6_PD_SIZE,
2006 GEN6_PD_ALIGN, 0,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002007 0, ggtt->base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07002008 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08002009 if (ret == -ENOSPC && !retried) {
Chris Wilsone522ac22016-08-04 16:32:18 +01002010 ret = i915_gem_evict_something(&ggtt->base,
Ben Widawskye3cc1992013-12-06 14:11:08 -08002011 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02002012 I915_CACHE_NONE,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002013 0, ggtt->base.total,
Chris Wilsond23db882014-05-23 08:48:08 +02002014 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08002015 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00002016 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08002017
2018 retried = true;
2019 goto alloc;
2020 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002021
Ben Widawskyc8c26622015-01-22 17:01:25 +00002022 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00002023 goto err_out;
2024
Ben Widawskyc8c26622015-01-22 17:01:25 +00002025
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002026 if (ppgtt->node.start < ggtt->mappable_end)
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002027 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002028
Ben Widawskyc8c26622015-01-22 17:01:25 +00002029 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00002030
2031err_out:
Mika Kuoppala8776f022015-06-30 18:16:40 +03002032 gen6_free_scratch(vm);
Ben Widawsky678d96f2015-03-16 16:00:56 +00002033 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08002034}
2035
Ben Widawskyb1465202014-02-19 22:05:49 -08002036static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
2037{
kbuild test robot2f2cf682015-03-27 19:26:35 +08002038 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08002039}
2040
Michel Thierry4933d512015-03-24 15:46:22 +00002041static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
2042 uint64_t start, uint64_t length)
2043{
Michel Thierryec565b32015-04-08 12:13:23 +01002044 struct i915_page_table *unused;
Dave Gordon731f74c2016-06-24 19:37:46 +01002045 uint32_t pde;
Michel Thierry4933d512015-03-24 15:46:22 +00002046
Dave Gordon731f74c2016-06-24 19:37:46 +01002047 gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
Mika Kuoppala79ab9372015-06-25 18:35:17 +03002048 ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
Michel Thierry4933d512015-03-24 15:46:22 +00002049}
2050
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002051static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawskyb1465202014-02-19 22:05:49 -08002052{
2053 struct drm_device *dev = ppgtt->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002054 struct drm_i915_private *dev_priv = to_i915(dev);
2055 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskyb1465202014-02-19 22:05:49 -08002056 int ret;
2057
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002058 ppgtt->base.pte_encode = ggtt->base.pte_encode;
Chris Wilson8eb95202016-07-04 08:48:31 +01002059 if (intel_vgpu_active(dev_priv) || IS_GEN6(dev))
Ben Widawsky48a10382013-12-06 14:11:11 -08002060 ppgtt->switch_mm = gen6_mm_switch;
Chris Wilson8eb95202016-07-04 08:48:31 +01002061 else if (IS_HASWELL(dev))
Ben Widawsky90252e52013-12-06 14:11:12 -08002062 ppgtt->switch_mm = hsw_mm_switch;
Chris Wilson8eb95202016-07-04 08:48:31 +01002063 else if (IS_GEN7(dev))
Ben Widawsky48a10382013-12-06 14:11:11 -08002064 ppgtt->switch_mm = gen7_mm_switch;
Chris Wilson8eb95202016-07-04 08:48:31 +01002065 else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08002066 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08002067
2068 ret = gen6_ppgtt_alloc(ppgtt);
2069 if (ret)
2070 return ret;
2071
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002072 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002073 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
2074 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002075 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
2076 ppgtt->base.bind_vma = ppgtt_bind_vma;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002077 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f62013-11-25 09:54:34 -08002078 ppgtt->base.start = 0;
Michel Thierry09942c62015-04-08 12:13:30 +01002079 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08002080 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002081
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002082 ppgtt->pd.base.ggtt_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00002083 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002084
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002085 ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002086 ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
Ben Widawsky678d96f2015-03-16 16:00:56 +00002087
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002088 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002089
Ben Widawsky678d96f2015-03-16 16:00:56 +00002090 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
2091
Thierry Reding440fd522015-01-23 09:05:06 +01002092 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002093 ppgtt->node.size >> 20,
2094 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002095
Daniel Vetterfa76da32014-08-06 20:19:54 +02002096 DRM_DEBUG("Adding PPGTT at offset %x\n",
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002097 ppgtt->pd.base.ggtt_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002098
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002099 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08002100}
2101
Chris Wilson2bfa9962016-08-04 07:52:25 +01002102static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
2103 struct drm_i915_private *dev_priv)
Daniel Vetter3440d262013-01-24 13:49:56 -08002104{
Chris Wilson2bfa9962016-08-04 07:52:25 +01002105 ppgtt->base.dev = &dev_priv->drm;
Daniel Vetter3440d262013-01-24 13:49:56 -08002106
Chris Wilson2bfa9962016-08-04 07:52:25 +01002107 if (INTEL_INFO(dev_priv)->gen < 8)
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002108 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002109 else
Michel Thierryd7b26332015-04-08 12:13:34 +01002110 return gen8_ppgtt_init(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002111}
Mika Kuoppalac114f762015-06-25 18:35:13 +03002112
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002113static void i915_address_space_init(struct i915_address_space *vm,
2114 struct drm_i915_private *dev_priv)
2115{
2116 drm_mm_init(&vm->mm, vm->start, vm->total);
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002117 INIT_LIST_HEAD(&vm->active_list);
2118 INIT_LIST_HEAD(&vm->inactive_list);
Chris Wilson50e046b2016-08-04 07:52:46 +01002119 INIT_LIST_HEAD(&vm->unbound_list);
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002120 list_add_tail(&vm->global_link, &dev_priv->vm_list);
2121}
2122
Tim Gored5165eb2016-02-04 11:49:34 +00002123static void gtt_write_workarounds(struct drm_device *dev)
2124{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002125 struct drm_i915_private *dev_priv = to_i915(dev);
Tim Gored5165eb2016-02-04 11:49:34 +00002126
2127 /* This function is for gtt related workarounds. This function is
2128 * called on driver load and after a GPU reset, so you can place
2129 * workarounds here even if they get overwritten by GPU reset.
2130 */
2131 /* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt */
2132 if (IS_BROADWELL(dev))
2133 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
2134 else if (IS_CHERRYVIEW(dev))
2135 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
2136 else if (IS_SKYLAKE(dev))
2137 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
2138 else if (IS_BROXTON(dev))
2139 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
2140}
2141
Chris Wilson2bfa9962016-08-04 07:52:25 +01002142static int i915_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
2143 struct drm_i915_private *dev_priv,
2144 struct drm_i915_file_private *file_priv)
Daniel Vetterfa76da32014-08-06 20:19:54 +02002145{
Chris Wilson2bfa9962016-08-04 07:52:25 +01002146 int ret;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002147
Chris Wilson2bfa9962016-08-04 07:52:25 +01002148 ret = __hw_ppgtt_init(ppgtt, dev_priv);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002149 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08002150 kref_init(&ppgtt->ref);
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002151 i915_address_space_init(&ppgtt->base, dev_priv);
Chris Wilson2bfa9962016-08-04 07:52:25 +01002152 ppgtt->base.file = file_priv;
Ben Widawsky93bd8642013-07-16 16:50:06 -07002153 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002154
2155 return ret;
2156}
2157
Daniel Vetter82460d92014-08-06 20:19:53 +02002158int i915_ppgtt_init_hw(struct drm_device *dev)
2159{
Tim Gored5165eb2016-02-04 11:49:34 +00002160 gtt_write_workarounds(dev);
2161
Thomas Daniel671b50132014-08-20 16:24:50 +01002162 /* In the case of execlists, PPGTT is enabled by the context descriptor
2163 * and the PDPs are contained within the context itself. We don't
2164 * need to do anything here. */
2165 if (i915.enable_execlists)
2166 return 0;
2167
Daniel Vetter82460d92014-08-06 20:19:53 +02002168 if (!USES_PPGTT(dev))
2169 return 0;
2170
2171 if (IS_GEN6(dev))
2172 gen6_ppgtt_enable(dev);
2173 else if (IS_GEN7(dev))
2174 gen7_ppgtt_enable(dev);
2175 else if (INTEL_INFO(dev)->gen >= 8)
2176 gen8_ppgtt_enable(dev);
2177 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01002178 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02002179
John Harrison4ad2fd82015-06-18 13:11:20 +01002180 return 0;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002181}
John Harrison4ad2fd82015-06-18 13:11:20 +01002182
Daniel Vetter4d884702014-08-06 15:04:47 +02002183struct i915_hw_ppgtt *
Chris Wilson2bfa9962016-08-04 07:52:25 +01002184i915_ppgtt_create(struct drm_i915_private *dev_priv,
2185 struct drm_i915_file_private *fpriv)
Daniel Vetter4d884702014-08-06 15:04:47 +02002186{
2187 struct i915_hw_ppgtt *ppgtt;
2188 int ret;
2189
2190 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2191 if (!ppgtt)
2192 return ERR_PTR(-ENOMEM);
2193
Chris Wilson2bfa9962016-08-04 07:52:25 +01002194 ret = i915_ppgtt_init(ppgtt, dev_priv, fpriv);
Daniel Vetter4d884702014-08-06 15:04:47 +02002195 if (ret) {
2196 kfree(ppgtt);
2197 return ERR_PTR(ret);
2198 }
2199
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00002200 trace_i915_ppgtt_create(&ppgtt->base);
2201
Daniel Vetter4d884702014-08-06 15:04:47 +02002202 return ppgtt;
2203}
2204
Daniel Vetteree960be2014-08-06 15:04:45 +02002205void i915_ppgtt_release(struct kref *kref)
2206{
2207 struct i915_hw_ppgtt *ppgtt =
2208 container_of(kref, struct i915_hw_ppgtt, ref);
2209
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00002210 trace_i915_ppgtt_release(&ppgtt->base);
2211
Chris Wilson50e046b2016-08-04 07:52:46 +01002212 /* vmas should already be unbound and destroyed */
Daniel Vetteree960be2014-08-06 15:04:45 +02002213 WARN_ON(!list_empty(&ppgtt->base.active_list));
2214 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
Chris Wilson50e046b2016-08-04 07:52:46 +01002215 WARN_ON(!list_empty(&ppgtt->base.unbound_list));
Daniel Vetteree960be2014-08-06 15:04:45 +02002216
Daniel Vetter19dd1202014-08-06 15:04:55 +02002217 list_del(&ppgtt->base.global_link);
2218 drm_mm_takedown(&ppgtt->base.mm);
2219
Daniel Vetteree960be2014-08-06 15:04:45 +02002220 ppgtt->base.cleanup(&ppgtt->base);
2221 kfree(ppgtt);
2222}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002223
Ben Widawskya81cc002013-01-18 12:30:31 -08002224/* Certain Gen5 chipsets require require idling the GPU before
2225 * unmapping anything from the GTT when VT-d is enabled.
2226 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002227static bool needs_idle_maps(struct drm_i915_private *dev_priv)
Ben Widawskya81cc002013-01-18 12:30:31 -08002228{
2229#ifdef CONFIG_INTEL_IOMMU
2230 /* Query intel_iommu to see if we need the workaround. Presumably that
2231 * was loaded first.
2232 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002233 if (IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_iommu_gfx_mapped)
Ben Widawskya81cc002013-01-18 12:30:31 -08002234 return true;
2235#endif
2236 return false;
2237}
2238
Chris Wilsondc979972016-05-10 14:10:04 +01002239void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
Ben Widawsky828c7902013-10-16 09:21:30 -07002240{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002241 struct intel_engine_cs *engine;
Ben Widawsky828c7902013-10-16 09:21:30 -07002242
Chris Wilsondc979972016-05-10 14:10:04 +01002243 if (INTEL_INFO(dev_priv)->gen < 6)
Ben Widawsky828c7902013-10-16 09:21:30 -07002244 return;
2245
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002246 for_each_engine(engine, dev_priv) {
Ben Widawsky828c7902013-10-16 09:21:30 -07002247 u32 fault_reg;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002248 fault_reg = I915_READ(RING_FAULT_REG(engine));
Ben Widawsky828c7902013-10-16 09:21:30 -07002249 if (fault_reg & RING_FAULT_VALID) {
2250 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02002251 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07002252 "\tAddress space: %s\n"
2253 "\tSource ID: %d\n"
2254 "\tType: %d\n",
2255 fault_reg & PAGE_MASK,
2256 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
2257 RING_FAULT_SRCID(fault_reg),
2258 RING_FAULT_FAULT_TYPE(fault_reg));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002259 I915_WRITE(RING_FAULT_REG(engine),
Ben Widawsky828c7902013-10-16 09:21:30 -07002260 fault_reg & ~RING_FAULT_VALID);
2261 }
2262 }
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002263 POSTING_READ(RING_FAULT_REG(&dev_priv->engine[RCS]));
Ben Widawsky828c7902013-10-16 09:21:30 -07002264}
2265
Chris Wilson91e56492014-09-25 10:13:12 +01002266static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
2267{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002268 if (INTEL_INFO(dev_priv)->gen < 6) {
Chris Wilson91e56492014-09-25 10:13:12 +01002269 intel_gtt_chipset_flush();
2270 } else {
2271 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2272 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2273 }
2274}
2275
Ben Widawsky828c7902013-10-16 09:21:30 -07002276void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
2277{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002278 struct drm_i915_private *dev_priv = to_i915(dev);
2279 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky828c7902013-10-16 09:21:30 -07002280
2281 /* Don't bother messing with faults pre GEN6 as we have little
2282 * documentation supporting that it's a good idea.
2283 */
2284 if (INTEL_INFO(dev)->gen < 6)
2285 return;
2286
Chris Wilsondc979972016-05-10 14:10:04 +01002287 i915_check_and_clear_faults(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002288
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002289 ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total,
2290 true);
Chris Wilson91e56492014-09-25 10:13:12 +01002291
2292 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002293}
2294
Daniel Vetter74163902012-02-15 23:50:21 +01002295int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002296{
Chris Wilson9da3da62012-06-01 15:20:22 +01002297 if (!dma_map_sg(&obj->base.dev->pdev->dev,
2298 obj->pages->sgl, obj->pages->nents,
2299 PCI_DMA_BIDIRECTIONAL))
2300 return -ENOSPC;
2301
2302 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002303}
2304
Daniel Vetter2c642b02015-04-14 17:35:26 +02002305static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002306{
2307#ifdef writeq
2308 writeq(pte, addr);
2309#else
2310 iowrite32((u32)pte, addr);
2311 iowrite32(pte >> 32, addr + 4);
2312#endif
2313}
2314
Chris Wilsond6473f52016-06-10 14:22:59 +05302315static void gen8_ggtt_insert_page(struct i915_address_space *vm,
2316 dma_addr_t addr,
2317 uint64_t offset,
2318 enum i915_cache_level level,
2319 u32 unused)
2320{
2321 struct drm_i915_private *dev_priv = to_i915(vm->dev);
2322 gen8_pte_t __iomem *pte =
2323 (gen8_pte_t __iomem *)dev_priv->ggtt.gsm +
2324 (offset >> PAGE_SHIFT);
2325 int rpm_atomic_seq;
2326
2327 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2328
2329 gen8_set_pte(pte, gen8_pte_encode(addr, level, true));
2330
2331 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2332 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2333
2334 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2335}
2336
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002337static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
2338 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08002339 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302340 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002341{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002342 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Chris Wilsonce7fda22016-04-28 09:56:38 +01002343 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Dave Gordon85d12252016-05-20 11:54:06 +01002344 struct sgt_iter sgt_iter;
2345 gen8_pte_t __iomem *gtt_entries;
2346 gen8_pte_t gtt_entry;
2347 dma_addr_t addr;
Imre Deakbe694592015-12-15 20:10:38 +02002348 int rpm_atomic_seq;
Dave Gordon85d12252016-05-20 11:54:06 +01002349 int i = 0;
Imre Deakbe694592015-12-15 20:10:38 +02002350
2351 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002352
Dave Gordon85d12252016-05-20 11:54:06 +01002353 gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);
2354
2355 for_each_sgt_dma(addr, sgt_iter, st) {
2356 gtt_entry = gen8_pte_encode(addr, level, true);
2357 gen8_set_pte(&gtt_entries[i++], gtt_entry);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002358 }
2359
2360 /*
2361 * XXX: This serves as a posting read to make sure that the PTE has
2362 * actually been updated. There is some concern that even though
2363 * registers and PTEs are within the same BAR that they are potentially
2364 * of NUMA access patterns. Therefore, even with the way we assume
2365 * hardware should work, we must keep this posting read for paranoia.
2366 */
2367 if (i != 0)
Dave Gordon85d12252016-05-20 11:54:06 +01002368 WARN_ON(readq(&gtt_entries[i-1]) != gtt_entry);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002369
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002370 /* This next bit makes the above posting read even more important. We
2371 * want to flush the TLBs only after we're certain all the PTE updates
2372 * have finished.
2373 */
2374 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2375 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Imre Deakbe694592015-12-15 20:10:38 +02002376
2377 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002378}
2379
Chris Wilsonc1403302015-11-18 15:19:39 +00002380struct insert_entries {
2381 struct i915_address_space *vm;
2382 struct sg_table *st;
2383 uint64_t start;
2384 enum i915_cache_level level;
2385 u32 flags;
2386};
2387
2388static int gen8_ggtt_insert_entries__cb(void *_arg)
2389{
2390 struct insert_entries *arg = _arg;
2391 gen8_ggtt_insert_entries(arg->vm, arg->st,
2392 arg->start, arg->level, arg->flags);
2393 return 0;
2394}
2395
2396static void gen8_ggtt_insert_entries__BKL(struct i915_address_space *vm,
2397 struct sg_table *st,
2398 uint64_t start,
2399 enum i915_cache_level level,
2400 u32 flags)
2401{
2402 struct insert_entries arg = { vm, st, start, level, flags };
2403 stop_machine(gen8_ggtt_insert_entries__cb, &arg, NULL);
2404}
2405
Chris Wilsond6473f52016-06-10 14:22:59 +05302406static void gen6_ggtt_insert_page(struct i915_address_space *vm,
2407 dma_addr_t addr,
2408 uint64_t offset,
2409 enum i915_cache_level level,
2410 u32 flags)
2411{
2412 struct drm_i915_private *dev_priv = to_i915(vm->dev);
2413 gen6_pte_t __iomem *pte =
2414 (gen6_pte_t __iomem *)dev_priv->ggtt.gsm +
2415 (offset >> PAGE_SHIFT);
2416 int rpm_atomic_seq;
2417
2418 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2419
2420 iowrite32(vm->pte_encode(addr, level, true, flags), pte);
2421
2422 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2423 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2424
2425 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2426}
2427
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002428/*
2429 * Binds an object into the global gtt with the specified cache level. The object
2430 * will be accessible to the GPU via commands whose operands reference offsets
2431 * within the global GTT as well as accessible by the GPU through the GMADR
2432 * mapped BAR (dev_priv->mm.gtt->gtt).
2433 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002434static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002435 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08002436 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302437 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002438{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002439 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Chris Wilsonce7fda22016-04-28 09:56:38 +01002440 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Dave Gordon85d12252016-05-20 11:54:06 +01002441 struct sgt_iter sgt_iter;
2442 gen6_pte_t __iomem *gtt_entries;
2443 gen6_pte_t gtt_entry;
2444 dma_addr_t addr;
Imre Deakbe694592015-12-15 20:10:38 +02002445 int rpm_atomic_seq;
Dave Gordon85d12252016-05-20 11:54:06 +01002446 int i = 0;
Imre Deakbe694592015-12-15 20:10:38 +02002447
2448 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002449
Dave Gordon85d12252016-05-20 11:54:06 +01002450 gtt_entries = (gen6_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);
2451
2452 for_each_sgt_dma(addr, sgt_iter, st) {
2453 gtt_entry = vm->pte_encode(addr, level, true, flags);
2454 iowrite32(gtt_entry, &gtt_entries[i++]);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002455 }
2456
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002457 /* XXX: This serves as a posting read to make sure that the PTE has
2458 * actually been updated. There is some concern that even though
2459 * registers and PTEs are within the same BAR that they are potentially
2460 * of NUMA access patterns. Therefore, even with the way we assume
2461 * hardware should work, we must keep this posting read for paranoia.
2462 */
Dave Gordon85d12252016-05-20 11:54:06 +01002463 if (i != 0)
2464 WARN_ON(readl(&gtt_entries[i-1]) != gtt_entry);
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08002465
2466 /* This next bit makes the above posting read even more important. We
2467 * want to flush the TLBs only after we're certain all the PTE updates
2468 * have finished.
2469 */
2470 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2471 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Imre Deakbe694592015-12-15 20:10:38 +02002472
2473 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002474}
2475
Chris Wilsonf7770bf2016-05-14 07:26:35 +01002476static void nop_clear_range(struct i915_address_space *vm,
2477 uint64_t start,
2478 uint64_t length,
2479 bool use_scratch)
2480{
2481}
2482
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002483static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002484 uint64_t start,
2485 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002486 bool use_scratch)
2487{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002488 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Chris Wilsonce7fda22016-04-28 09:56:38 +01002489 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Ben Widawsky782f1492014-02-20 11:50:33 -08002490 unsigned first_entry = start >> PAGE_SHIFT;
2491 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002492 gen8_pte_t scratch_pte, __iomem *gtt_base =
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002493 (gen8_pte_t __iomem *)ggtt->gsm + first_entry;
2494 const int max_entries = ggtt_total_entries(ggtt) - first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002495 int i;
Imre Deakbe694592015-12-15 20:10:38 +02002496 int rpm_atomic_seq;
2497
2498 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002499
2500 if (WARN(num_entries > max_entries,
2501 "First entry = %d; Num entries = %d (max=%d)\n",
2502 first_entry, num_entries, max_entries))
2503 num_entries = max_entries;
2504
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002505 scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002506 I915_CACHE_LLC,
2507 use_scratch);
2508 for (i = 0; i < num_entries; i++)
2509 gen8_set_pte(&gtt_base[i], scratch_pte);
2510 readl(gtt_base);
Imre Deakbe694592015-12-15 20:10:38 +02002511
2512 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002513}
2514
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002515static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002516 uint64_t start,
2517 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07002518 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002519{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002520 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Chris Wilsonce7fda22016-04-28 09:56:38 +01002521 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Ben Widawsky782f1492014-02-20 11:50:33 -08002522 unsigned first_entry = start >> PAGE_SHIFT;
2523 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002524 gen6_pte_t scratch_pte, __iomem *gtt_base =
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002525 (gen6_pte_t __iomem *)ggtt->gsm + first_entry;
2526 const int max_entries = ggtt_total_entries(ggtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002527 int i;
Imre Deakbe694592015-12-15 20:10:38 +02002528 int rpm_atomic_seq;
2529
2530 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002531
2532 if (WARN(num_entries > max_entries,
2533 "First entry = %d; Num entries = %d (max=%d)\n",
2534 first_entry, num_entries, max_entries))
2535 num_entries = max_entries;
2536
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002537 scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
Mika Kuoppalac114f762015-06-25 18:35:13 +03002538 I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07002539
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002540 for (i = 0; i < num_entries; i++)
2541 iowrite32(scratch_pte, &gtt_base[i]);
2542 readl(gtt_base);
Imre Deakbe694592015-12-15 20:10:38 +02002543
2544 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002545}
2546
Chris Wilsond6473f52016-06-10 14:22:59 +05302547static void i915_ggtt_insert_page(struct i915_address_space *vm,
2548 dma_addr_t addr,
2549 uint64_t offset,
2550 enum i915_cache_level cache_level,
2551 u32 unused)
2552{
2553 struct drm_i915_private *dev_priv = to_i915(vm->dev);
2554 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2555 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
2556 int rpm_atomic_seq;
2557
2558 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2559
2560 intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);
2561
2562 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2563}
2564
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002565static void i915_ggtt_insert_entries(struct i915_address_space *vm,
2566 struct sg_table *pages,
2567 uint64_t start,
2568 enum i915_cache_level cache_level, u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002569{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002570 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002571 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2572 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
Imre Deakbe694592015-12-15 20:10:38 +02002573 int rpm_atomic_seq;
2574
2575 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002576
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002577 intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07002578
Imre Deakbe694592015-12-15 20:10:38 +02002579 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2580
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002581}
2582
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002583static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002584 uint64_t start,
2585 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07002586 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002587{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002588 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Ben Widawsky782f1492014-02-20 11:50:33 -08002589 unsigned first_entry = start >> PAGE_SHIFT;
2590 unsigned num_entries = length >> PAGE_SHIFT;
Imre Deakbe694592015-12-15 20:10:38 +02002591 int rpm_atomic_seq;
2592
2593 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2594
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002595 intel_gtt_clear_range(first_entry, num_entries);
Imre Deakbe694592015-12-15 20:10:38 +02002596
2597 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002598}
2599
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002600static int ggtt_bind_vma(struct i915_vma *vma,
2601 enum i915_cache_level cache_level,
2602 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002603{
Daniel Vetter0a878712015-10-15 14:23:01 +02002604 struct drm_i915_gem_object *obj = vma->obj;
2605 u32 pte_flags = 0;
2606 int ret;
2607
2608 ret = i915_get_ggtt_vma_pages(vma);
2609 if (ret)
2610 return ret;
2611
2612 /* Currently applicable only to VLV */
2613 if (obj->gt_ro)
2614 pte_flags |= PTE_READ_ONLY;
2615
Chris Wilson247177d2016-08-15 10:48:47 +01002616 vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
Daniel Vetter0a878712015-10-15 14:23:01 +02002617 cache_level, pte_flags);
2618
2619 /*
2620 * Without aliasing PPGTT there's no difference between
2621 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
2622 * upgrade to both bound if we bind either to avoid double-binding.
2623 */
Chris Wilson3272db52016-08-04 16:32:32 +01002624 vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
Daniel Vetter0a878712015-10-15 14:23:01 +02002625
2626 return 0;
2627}
2628
2629static int aliasing_gtt_bind_vma(struct i915_vma *vma,
2630 enum i915_cache_level cache_level,
2631 u32 flags)
2632{
Chris Wilson321d1782015-11-20 10:27:18 +00002633 u32 pte_flags;
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002634 int ret;
2635
2636 ret = i915_get_ggtt_vma_pages(vma);
2637 if (ret)
2638 return ret;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002639
Akash Goel24f3a8c2014-06-17 10:59:42 +05302640 /* Currently applicable only to VLV */
Chris Wilson321d1782015-11-20 10:27:18 +00002641 pte_flags = 0;
2642 if (vma->obj->gt_ro)
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002643 pte_flags |= PTE_READ_ONLY;
Akash Goel24f3a8c2014-06-17 10:59:42 +05302644
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002645
Chris Wilson3272db52016-08-04 16:32:32 +01002646 if (flags & I915_VMA_GLOBAL_BIND) {
Chris Wilson321d1782015-11-20 10:27:18 +00002647 vma->vm->insert_entries(vma->vm,
Chris Wilson247177d2016-08-15 10:48:47 +01002648 vma->pages, vma->node.start,
Daniel Vetter08755462015-04-20 09:04:05 -07002649 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002650 }
Daniel Vetter74898d72012-02-15 23:50:22 +01002651
Chris Wilson3272db52016-08-04 16:32:32 +01002652 if (flags & I915_VMA_LOCAL_BIND) {
Chris Wilson321d1782015-11-20 10:27:18 +00002653 struct i915_hw_ppgtt *appgtt =
2654 to_i915(vma->vm->dev)->mm.aliasing_ppgtt;
2655 appgtt->base.insert_entries(&appgtt->base,
Chris Wilson247177d2016-08-15 10:48:47 +01002656 vma->pages, vma->node.start,
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002657 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002658 }
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002659
2660 return 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002661}
2662
2663static void ggtt_unbind_vma(struct i915_vma *vma)
2664{
Chris Wilsonde180032016-08-04 16:32:29 +01002665 struct i915_hw_ppgtt *appgtt = to_i915(vma->vm->dev)->mm.aliasing_ppgtt;
2666 const u64 size = min(vma->size, vma->node.size);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002667
Chris Wilson3272db52016-08-04 16:32:32 +01002668 if (vma->flags & I915_VMA_GLOBAL_BIND)
Ben Widawsky782f1492014-02-20 11:50:33 -08002669 vma->vm->clear_range(vma->vm,
Chris Wilsonde180032016-08-04 16:32:29 +01002670 vma->node.start, size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002671 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002672
Chris Wilson3272db52016-08-04 16:32:32 +01002673 if (vma->flags & I915_VMA_LOCAL_BIND && appgtt)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002674 appgtt->base.clear_range(&appgtt->base,
Chris Wilsonde180032016-08-04 16:32:29 +01002675 vma->node.start, size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002676 true);
Daniel Vetter74163902012-02-15 23:50:21 +01002677}
2678
2679void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2680{
David Weinehall52a05c32016-08-22 13:32:44 +03002681 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
2682 struct device *kdev = &dev_priv->drm.pdev->dev;
Chris Wilson307dc252016-08-05 10:14:12 +01002683 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky5c042282011-10-17 15:51:55 -07002684
Chris Wilson307dc252016-08-05 10:14:12 +01002685 if (unlikely(ggtt->do_idle_maps)) {
Chris Wilson22dd3bb2016-09-09 14:11:50 +01002686 if (i915_gem_wait_for_idle(dev_priv, I915_WAIT_LOCKED)) {
Chris Wilson307dc252016-08-05 10:14:12 +01002687 DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
2688 /* Wait a bit, in hopes it avoids the hang */
2689 udelay(10);
2690 }
2691 }
Ben Widawsky5c042282011-10-17 15:51:55 -07002692
David Weinehall52a05c32016-08-22 13:32:44 +03002693 dma_unmap_sg(kdev, obj->pages->sgl, obj->pages->nents,
Imre Deak5ec5b512015-07-08 19:18:59 +03002694 PCI_DMA_BIDIRECTIONAL);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002695}
Daniel Vetter644ec022012-03-26 09:45:40 +02002696
Chris Wilson42d6ab42012-07-26 11:49:32 +01002697static void i915_gtt_color_adjust(struct drm_mm_node *node,
2698 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01002699 u64 *start,
2700 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002701{
2702 if (node->color != color)
2703 *start += 4096;
2704
Chris Wilson2a1d7752016-07-26 12:01:51 +01002705 node = list_first_entry_or_null(&node->node_list,
2706 struct drm_mm_node,
2707 node_list);
2708 if (node && node->allocated && node->color != color)
2709 *end -= 4096;
Chris Wilson42d6ab42012-07-26 11:49:32 +01002710}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002711
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002712int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
Daniel Vetter644ec022012-03-26 09:45:40 +02002713{
Ben Widawskye78891c2013-01-25 16:41:04 -08002714 /* Let GEM Manage all of the aperture.
2715 *
2716 * However, leave one page at the end still bound to the scratch page.
2717 * There are a number of places where the hardware apparently prefetches
2718 * past the end of the object, and we've seen multiple hangs with the
2719 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2720 * aperture. One page should be enough to keep any prefetching inside
2721 * of the aperture.
2722 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002723 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002724 unsigned long hole_start, hole_end;
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002725 struct drm_mm_node *entry;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002726 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002727
Zhi Wangb02d22a2016-06-16 08:06:59 -04002728 ret = intel_vgt_balloon(dev_priv);
2729 if (ret)
2730 return ret;
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002731
Chris Wilsoned2f3452012-11-15 11:32:19 +00002732 /* Clear any non-preallocated blocks */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002733 drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002734 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2735 hole_start, hole_end);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002736 ggtt->base.clear_range(&ggtt->base, hole_start,
Ben Widawsky782f1492014-02-20 11:50:33 -08002737 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002738 }
2739
2740 /* And finally clear the reserved guard page */
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002741 ggtt->base.clear_range(&ggtt->base,
2742 ggtt->base.total - PAGE_SIZE, PAGE_SIZE,
2743 true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002744
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002745 if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
Daniel Vetterfa76da32014-08-06 20:19:54 +02002746 struct i915_hw_ppgtt *ppgtt;
2747
2748 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2749 if (!ppgtt)
2750 return -ENOMEM;
2751
Chris Wilson2bfa9962016-08-04 07:52:25 +01002752 ret = __hw_ppgtt_init(ppgtt, dev_priv);
Michel Thierry4933d512015-03-24 15:46:22 +00002753 if (ret) {
2754 kfree(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002755 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002756 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002757
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002758 if (ppgtt->base.allocate_va_range)
2759 ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
2760 ppgtt->base.total);
2761 if (ret) {
2762 ppgtt->base.cleanup(&ppgtt->base);
2763 kfree(ppgtt);
2764 return ret;
2765 }
2766
2767 ppgtt->base.clear_range(&ppgtt->base,
2768 ppgtt->base.start,
2769 ppgtt->base.total,
2770 true);
2771
Daniel Vetterfa76da32014-08-06 20:19:54 +02002772 dev_priv->mm.aliasing_ppgtt = ppgtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002773 WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
2774 ggtt->base.bind_vma = aliasing_gtt_bind_vma;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002775 }
2776
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002777 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002778}
2779
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002780/**
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002781 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002782 * @dev_priv: i915 device
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002783 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002784void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002785{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002786 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002787
Daniel Vetter70e32542014-08-06 15:04:57 +02002788 if (dev_priv->mm.aliasing_ppgtt) {
2789 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Daniel Vetter70e32542014-08-06 15:04:57 +02002790 ppgtt->base.cleanup(&ppgtt->base);
Matthew Auldcb7f2762016-08-05 19:04:40 +01002791 kfree(ppgtt);
Daniel Vetter70e32542014-08-06 15:04:57 +02002792 }
2793
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002794 i915_gem_cleanup_stolen(&dev_priv->drm);
Imre Deaka4eba472016-01-19 15:26:32 +02002795
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002796 if (drm_mm_initialized(&ggtt->base.mm)) {
Zhi Wangb02d22a2016-06-16 08:06:59 -04002797 intel_vgt_deballoon(dev_priv);
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002798
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002799 drm_mm_takedown(&ggtt->base.mm);
2800 list_del(&ggtt->base.global_link);
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002801 }
2802
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002803 ggtt->base.cleanup(&ggtt->base);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002804
2805 arch_phys_wc_del(ggtt->mtrr);
Chris Wilsonf7bbe782016-08-19 16:54:27 +01002806 io_mapping_fini(&ggtt->mappable);
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002807}
Daniel Vetter70e32542014-08-06 15:04:57 +02002808
Daniel Vetter2c642b02015-04-14 17:35:26 +02002809static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002810{
2811 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2812 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2813 return snb_gmch_ctl << 20;
2814}
2815
Daniel Vetter2c642b02015-04-14 17:35:26 +02002816static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002817{
2818 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2819 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2820 if (bdw_gmch_ctl)
2821 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002822
2823#ifdef CONFIG_X86_32
2824 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2825 if (bdw_gmch_ctl > 4)
2826 bdw_gmch_ctl = 4;
2827#endif
2828
Ben Widawsky9459d252013-11-03 16:53:55 -08002829 return bdw_gmch_ctl << 20;
2830}
2831
Daniel Vetter2c642b02015-04-14 17:35:26 +02002832static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002833{
2834 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2835 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2836
2837 if (gmch_ctrl)
2838 return 1 << (20 + gmch_ctrl);
2839
2840 return 0;
2841}
2842
Daniel Vetter2c642b02015-04-14 17:35:26 +02002843static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002844{
2845 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2846 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2847 return snb_gmch_ctl << 25; /* 32 MB units */
2848}
2849
Daniel Vetter2c642b02015-04-14 17:35:26 +02002850static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002851{
2852 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2853 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2854 return bdw_gmch_ctl << 25; /* 32 MB units */
2855}
2856
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002857static size_t chv_get_stolen_size(u16 gmch_ctrl)
2858{
2859 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2860 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2861
2862 /*
2863 * 0x0 to 0x10: 32MB increments starting at 0MB
2864 * 0x11 to 0x16: 4MB increments starting at 8MB
2865 * 0x17 to 0x1d: 4MB increments start at 36MB
2866 */
2867 if (gmch_ctrl < 0x11)
2868 return gmch_ctrl << 25;
2869 else if (gmch_ctrl < 0x17)
2870 return (gmch_ctrl - 0x11 + 2) << 22;
2871 else
2872 return (gmch_ctrl - 0x17 + 9) << 22;
2873}
2874
Damien Lespiau66375012014-01-09 18:02:46 +00002875static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2876{
2877 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2878 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2879
2880 if (gen9_gmch_ctl < 0xf0)
2881 return gen9_gmch_ctl << 25; /* 32 MB units */
2882 else
2883 /* 4MB increments starting at 0xf0 for 4MB */
2884 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2885}
2886
Chris Wilson34c998b2016-08-04 07:52:24 +01002887static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
Ben Widawsky63340132013-11-04 19:32:22 -08002888{
Chris Wilson34c998b2016-08-04 07:52:24 +01002889 struct pci_dev *pdev = ggtt->base.dev->pdev;
Chris Wilson34c998b2016-08-04 07:52:24 +01002890 phys_addr_t phys_addr;
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002891 int ret;
Ben Widawsky63340132013-11-04 19:32:22 -08002892
2893 /* For Modern GENs the PTEs and register space are split in the BAR */
Chris Wilson34c998b2016-08-04 07:52:24 +01002894 phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
Ben Widawsky63340132013-11-04 19:32:22 -08002895
Imre Deak2a073f892015-03-27 13:07:33 +02002896 /*
2897 * On BXT writes larger than 64 bit to the GTT pagetable range will be
2898 * dropped. For WC mappings in general we have 64 byte burst writes
2899 * when the WC buffer is flushed, so we can't use it, but have to
2900 * resort to an uncached mapping. The WC issue is easily caught by the
2901 * readback check when writing GTT PTE entries.
2902 */
Chris Wilson34c998b2016-08-04 07:52:24 +01002903 if (IS_BROXTON(ggtt->base.dev))
2904 ggtt->gsm = ioremap_nocache(phys_addr, size);
Imre Deak2a073f892015-03-27 13:07:33 +02002905 else
Chris Wilson34c998b2016-08-04 07:52:24 +01002906 ggtt->gsm = ioremap_wc(phys_addr, size);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002907 if (!ggtt->gsm) {
Chris Wilson34c998b2016-08-04 07:52:24 +01002908 DRM_ERROR("Failed to map the ggtt page table\n");
Ben Widawsky63340132013-11-04 19:32:22 -08002909 return -ENOMEM;
2910 }
2911
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +01002912 ret = setup_scratch_page(ggtt->base.dev,
2913 &ggtt->base.scratch_page,
2914 GFP_DMA32);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002915 if (ret) {
Ben Widawsky63340132013-11-04 19:32:22 -08002916 DRM_ERROR("Scratch setup failed\n");
2917 /* iounmap will also get called at remove, but meh */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002918 iounmap(ggtt->gsm);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002919 return ret;
Ben Widawsky63340132013-11-04 19:32:22 -08002920 }
2921
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002922 return 0;
Ben Widawsky63340132013-11-04 19:32:22 -08002923}
2924
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002925/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2926 * bits. When using advanced contexts each context stores its own PAT, but
2927 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002928static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002929{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002930 uint64_t pat;
2931
2932 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2933 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2934 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2935 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2936 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2937 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2938 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2939 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2940
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002941 if (!USES_PPGTT(dev_priv))
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002942 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2943 * so RTL will always use the value corresponding to
2944 * pat_sel = 000".
2945 * So let's disable cache for GGTT to avoid screen corruptions.
2946 * MOCS still can be used though.
2947 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2948 * before this patch, i.e. the same uncached + snooping access
2949 * like on gen6/7 seems to be in effect.
2950 * - So this just fixes blitter/render access. Again it looks
2951 * like it's not just uncached access, but uncached + snooping.
2952 * So we can still hold onto all our assumptions wrt cpu
2953 * clflushing on LLC machines.
2954 */
2955 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2956
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002957 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2958 * write would work. */
Ville Syrjälä7e435ad2015-09-18 20:03:25 +03002959 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
2960 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002961}
2962
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002963static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2964{
2965 uint64_t pat;
2966
2967 /*
2968 * Map WB on BDW to snooped on CHV.
2969 *
2970 * Only the snoop bit has meaning for CHV, the rest is
2971 * ignored.
2972 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002973 * The hardware will never snoop for certain types of accesses:
2974 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2975 * - PPGTT page tables
2976 * - some other special cycles
2977 *
2978 * As with BDW, we also need to consider the following for GT accesses:
2979 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2980 * so RTL will always use the value corresponding to
2981 * pat_sel = 000".
2982 * Which means we must set the snoop bit in PAT entry 0
2983 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002984 */
2985 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2986 GEN8_PPAT(1, 0) |
2987 GEN8_PPAT(2, 0) |
2988 GEN8_PPAT(3, 0) |
2989 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2990 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2991 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2992 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2993
Ville Syrjälä7e435ad2015-09-18 20:03:25 +03002994 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
2995 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002996}
2997
Chris Wilson34c998b2016-08-04 07:52:24 +01002998static void gen6_gmch_remove(struct i915_address_space *vm)
2999{
3000 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
3001
3002 iounmap(ggtt->gsm);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01003003 cleanup_scratch_page(vm->dev, &vm->scratch_page);
Chris Wilson34c998b2016-08-04 07:52:24 +01003004}
3005
Joonas Lahtinend507d732016-03-18 10:42:58 +02003006static int gen8_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawsky63340132013-11-04 19:32:22 -08003007{
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003008 struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
3009 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson34c998b2016-08-04 07:52:24 +01003010 unsigned int size;
Ben Widawsky63340132013-11-04 19:32:22 -08003011 u16 snb_gmch_ctl;
Ben Widawsky63340132013-11-04 19:32:22 -08003012
3013 /* TODO: We're not aware of mappable constraints on gen8 yet */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003014 ggtt->mappable_base = pci_resource_start(pdev, 2);
3015 ggtt->mappable_end = pci_resource_len(pdev, 2);
Ben Widawsky63340132013-11-04 19:32:22 -08003016
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003017 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(39)))
3018 pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
Ben Widawsky63340132013-11-04 19:32:22 -08003019
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003020 pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawsky63340132013-11-04 19:32:22 -08003021
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003022 if (INTEL_GEN(dev_priv) >= 9) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003023 ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
Chris Wilson34c998b2016-08-04 07:52:24 +01003024 size = gen8_get_total_gtt_size(snb_gmch_ctl);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003025 } else if (IS_CHERRYVIEW(dev_priv)) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003026 ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
Chris Wilson34c998b2016-08-04 07:52:24 +01003027 size = chv_get_total_gtt_size(snb_gmch_ctl);
Damien Lespiaud7f25f22014-05-08 22:19:40 +03003028 } else {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003029 ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
Chris Wilson34c998b2016-08-04 07:52:24 +01003030 size = gen8_get_total_gtt_size(snb_gmch_ctl);
Damien Lespiaud7f25f22014-05-08 22:19:40 +03003031 }
Ben Widawsky63340132013-11-04 19:32:22 -08003032
Chris Wilson34c998b2016-08-04 07:52:24 +01003033 ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08003034
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003035 if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003036 chv_setup_private_ppat(dev_priv);
3037 else
3038 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08003039
Chris Wilson34c998b2016-08-04 07:52:24 +01003040 ggtt->base.cleanup = gen6_gmch_remove;
Joonas Lahtinend507d732016-03-18 10:42:58 +02003041 ggtt->base.bind_vma = ggtt_bind_vma;
3042 ggtt->base.unbind_vma = ggtt_unbind_vma;
Chris Wilsond6473f52016-06-10 14:22:59 +05303043 ggtt->base.insert_page = gen8_ggtt_insert_page;
Chris Wilsonf7770bf2016-05-14 07:26:35 +01003044 ggtt->base.clear_range = nop_clear_range;
Chris Wilson48f112f2016-06-24 14:07:14 +01003045 if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
Chris Wilsonf7770bf2016-05-14 07:26:35 +01003046 ggtt->base.clear_range = gen8_ggtt_clear_range;
3047
3048 ggtt->base.insert_entries = gen8_ggtt_insert_entries;
3049 if (IS_CHERRYVIEW(dev_priv))
3050 ggtt->base.insert_entries = gen8_ggtt_insert_entries__BKL;
3051
Chris Wilson34c998b2016-08-04 07:52:24 +01003052 return ggtt_probe_common(ggtt, size);
Ben Widawsky63340132013-11-04 19:32:22 -08003053}
3054
Joonas Lahtinend507d732016-03-18 10:42:58 +02003055static int gen6_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003056{
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003057 struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
3058 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson34c998b2016-08-04 07:52:24 +01003059 unsigned int size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003060 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003061
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003062 ggtt->mappable_base = pci_resource_start(pdev, 2);
3063 ggtt->mappable_end = pci_resource_len(pdev, 2);
Ben Widawsky41907dd2013-02-08 11:32:47 -08003064
Ben Widawskybaa09f52013-01-24 13:49:57 -08003065 /* 64/512MB is the current min/max we actually know of, but this is just
3066 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003067 */
Chris Wilson34c998b2016-08-04 07:52:24 +01003068 if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003069 DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003070 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003071 }
3072
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003073 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
3074 pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
3075 pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003076
Joonas Lahtinend507d732016-03-18 10:42:58 +02003077 ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003078
Chris Wilson34c998b2016-08-04 07:52:24 +01003079 size = gen6_get_total_gtt_size(snb_gmch_ctl);
3080 ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003081
Joonas Lahtinend507d732016-03-18 10:42:58 +02003082 ggtt->base.clear_range = gen6_ggtt_clear_range;
Chris Wilsond6473f52016-06-10 14:22:59 +05303083 ggtt->base.insert_page = gen6_ggtt_insert_page;
Joonas Lahtinend507d732016-03-18 10:42:58 +02003084 ggtt->base.insert_entries = gen6_ggtt_insert_entries;
3085 ggtt->base.bind_vma = ggtt_bind_vma;
3086 ggtt->base.unbind_vma = ggtt_unbind_vma;
Chris Wilson34c998b2016-08-04 07:52:24 +01003087 ggtt->base.cleanup = gen6_gmch_remove;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003088
Chris Wilson34c998b2016-08-04 07:52:24 +01003089 if (HAS_EDRAM(dev_priv))
3090 ggtt->base.pte_encode = iris_pte_encode;
3091 else if (IS_HASWELL(dev_priv))
3092 ggtt->base.pte_encode = hsw_pte_encode;
3093 else if (IS_VALLEYVIEW(dev_priv))
3094 ggtt->base.pte_encode = byt_pte_encode;
3095 else if (INTEL_GEN(dev_priv) >= 7)
3096 ggtt->base.pte_encode = ivb_pte_encode;
3097 else
3098 ggtt->base.pte_encode = snb_pte_encode;
3099
3100 return ggtt_probe_common(ggtt, size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003101}
3102
Chris Wilson34c998b2016-08-04 07:52:24 +01003103static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003104{
Chris Wilson34c998b2016-08-04 07:52:24 +01003105 intel_gmch_remove();
Ben Widawskybaa09f52013-01-24 13:49:57 -08003106}
3107
Joonas Lahtinend507d732016-03-18 10:42:58 +02003108static int i915_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003109{
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003110 struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003111 int ret;
3112
Chris Wilson91c8a322016-07-05 10:40:23 +01003113 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003114 if (!ret) {
3115 DRM_ERROR("failed to set up gmch\n");
3116 return -EIO;
3117 }
3118
Joonas Lahtinend507d732016-03-18 10:42:58 +02003119 intel_gtt_get(&ggtt->base.total, &ggtt->stolen_size,
3120 &ggtt->mappable_base, &ggtt->mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003121
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003122 ggtt->do_idle_maps = needs_idle_maps(dev_priv);
Chris Wilsond6473f52016-06-10 14:22:59 +05303123 ggtt->base.insert_page = i915_ggtt_insert_page;
Joonas Lahtinend507d732016-03-18 10:42:58 +02003124 ggtt->base.insert_entries = i915_ggtt_insert_entries;
3125 ggtt->base.clear_range = i915_ggtt_clear_range;
3126 ggtt->base.bind_vma = ggtt_bind_vma;
3127 ggtt->base.unbind_vma = ggtt_unbind_vma;
Chris Wilson34c998b2016-08-04 07:52:24 +01003128 ggtt->base.cleanup = i915_gmch_remove;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003129
Joonas Lahtinend507d732016-03-18 10:42:58 +02003130 if (unlikely(ggtt->do_idle_maps))
Chris Wilsonc0a7f812013-12-30 12:16:15 +00003131 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
3132
Ben Widawskybaa09f52013-01-24 13:49:57 -08003133 return 0;
3134}
3135
Joonas Lahtinend85489d2016-03-24 16:47:46 +02003136/**
Chris Wilson0088e522016-08-04 07:52:21 +01003137 * i915_ggtt_probe_hw - Probe GGTT hardware location
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003138 * @dev_priv: i915 device
Joonas Lahtinend85489d2016-03-24 16:47:46 +02003139 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003140int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003141{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003142 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003143 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003144
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003145 ggtt->base.dev = &dev_priv->drm;
Mika Kuoppalac114f762015-06-25 18:35:13 +03003146
Chris Wilson34c998b2016-08-04 07:52:24 +01003147 if (INTEL_GEN(dev_priv) <= 5)
3148 ret = i915_gmch_probe(ggtt);
3149 else if (INTEL_GEN(dev_priv) < 8)
3150 ret = gen6_gmch_probe(ggtt);
3151 else
3152 ret = gen8_gmch_probe(ggtt);
Ben Widawskya54c0c22013-01-24 14:45:00 -08003153 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003154 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003155
Chris Wilsonc890e2d2016-03-18 10:42:59 +02003156 if ((ggtt->base.total - 1) >> 32) {
3157 DRM_ERROR("We never expected a Global GTT with more than 32bits"
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003158 " of address space! Found %lldM!\n",
Chris Wilsonc890e2d2016-03-18 10:42:59 +02003159 ggtt->base.total >> 20);
3160 ggtt->base.total = 1ULL << 32;
3161 ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
3162 }
3163
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003164 if (ggtt->mappable_end > ggtt->base.total) {
3165 DRM_ERROR("mappable aperture extends past end of GGTT,"
3166 " aperture=%llx, total=%llx\n",
3167 ggtt->mappable_end, ggtt->base.total);
3168 ggtt->mappable_end = ggtt->base.total;
3169 }
3170
Ben Widawskybaa09f52013-01-24 13:49:57 -08003171 /* GMADR is the PCI mmio aperture into the global GTT. */
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003172 DRM_INFO("Memory usable by graphics device = %lluM\n",
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003173 ggtt->base.total >> 20);
3174 DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
3175 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", ggtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02003176#ifdef CONFIG_INTEL_IOMMU
3177 if (intel_iommu_gfx_mapped)
3178 DRM_INFO("VT-d active for gfx access\n");
3179#endif
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08003180
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003181 return 0;
Chris Wilson0088e522016-08-04 07:52:21 +01003182}
3183
3184/**
3185 * i915_ggtt_init_hw - Initialize GGTT hardware
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003186 * @dev_priv: i915 device
Chris Wilson0088e522016-08-04 07:52:21 +01003187 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003188int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
Chris Wilson0088e522016-08-04 07:52:21 +01003189{
Chris Wilson0088e522016-08-04 07:52:21 +01003190 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3191 int ret;
3192
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003193 INIT_LIST_HEAD(&dev_priv->vm_list);
3194
3195 /* Subtract the guard page before address space initialization to
3196 * shrink the range used by drm_mm.
3197 */
3198 ggtt->base.total -= PAGE_SIZE;
3199 i915_address_space_init(&ggtt->base, dev_priv);
3200 ggtt->base.total += PAGE_SIZE;
3201 if (!HAS_LLC(dev_priv))
3202 ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
3203
Chris Wilsonf7bbe782016-08-19 16:54:27 +01003204 if (!io_mapping_init_wc(&dev_priv->ggtt.mappable,
3205 dev_priv->ggtt.mappable_base,
3206 dev_priv->ggtt.mappable_end)) {
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003207 ret = -EIO;
3208 goto out_gtt_cleanup;
3209 }
3210
3211 ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base, ggtt->mappable_end);
3212
Chris Wilson0088e522016-08-04 07:52:21 +01003213 /*
3214 * Initialise stolen early so that we may reserve preallocated
3215 * objects for the BIOS to KMS transition.
3216 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003217 ret = i915_gem_init_stolen(&dev_priv->drm);
Chris Wilson0088e522016-08-04 07:52:21 +01003218 if (ret)
3219 goto out_gtt_cleanup;
3220
3221 return 0;
Imre Deaka4eba472016-01-19 15:26:32 +02003222
3223out_gtt_cleanup:
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003224 ggtt->base.cleanup(&ggtt->base);
Imre Deaka4eba472016-01-19 15:26:32 +02003225 return ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02003226}
Ben Widawsky6f65e292013-12-06 14:10:56 -08003227
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003228int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
Ville Syrjäläac840ae2016-05-06 21:35:55 +03003229{
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003230 if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
Ville Syrjäläac840ae2016-05-06 21:35:55 +03003231 return -EIO;
3232
3233 return 0;
3234}
3235
Daniel Vetterfa423312015-04-14 17:35:23 +02003236void i915_gem_restore_gtt_mappings(struct drm_device *dev)
3237{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003238 struct drm_i915_private *dev_priv = to_i915(dev);
3239 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonfbb30a52016-09-09 21:19:57 +01003240 struct drm_i915_gem_object *obj, *on;
Daniel Vetterfa423312015-04-14 17:35:23 +02003241
Chris Wilsondc979972016-05-10 14:10:04 +01003242 i915_check_and_clear_faults(dev_priv);
Daniel Vetterfa423312015-04-14 17:35:23 +02003243
3244 /* First fill our portion of the GTT with scratch pages */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003245 ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total,
3246 true);
Daniel Vetterfa423312015-04-14 17:35:23 +02003247
Chris Wilsonfbb30a52016-09-09 21:19:57 +01003248 ggtt->base.closed = true; /* skip rewriting PTE on VMA unbind */
3249
3250 /* clflush objects bound into the GGTT and rebind them. */
3251 list_for_each_entry_safe(obj, on,
3252 &dev_priv->mm.bound_list, global_list) {
3253 bool ggtt_bound = false;
3254 struct i915_vma *vma;
3255
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003256 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003257 if (vma->vm != &ggtt->base)
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003258 continue;
Daniel Vetterfa423312015-04-14 17:35:23 +02003259
Chris Wilsonfbb30a52016-09-09 21:19:57 +01003260 if (!i915_vma_unbind(vma))
3261 continue;
3262
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003263 WARN_ON(i915_vma_bind(vma, obj->cache_level,
3264 PIN_UPDATE));
Chris Wilsonfbb30a52016-09-09 21:19:57 +01003265 ggtt_bound = true;
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003266 }
3267
Chris Wilsonfbb30a52016-09-09 21:19:57 +01003268 if (ggtt_bound)
Chris Wilson975f7ff2016-05-14 07:26:34 +01003269 WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
Daniel Vetterfa423312015-04-14 17:35:23 +02003270 }
3271
Chris Wilsonfbb30a52016-09-09 21:19:57 +01003272 ggtt->base.closed = false;
3273
Daniel Vetterfa423312015-04-14 17:35:23 +02003274 if (INTEL_INFO(dev)->gen >= 8) {
3275 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
3276 chv_setup_private_ppat(dev_priv);
3277 else
3278 bdw_setup_private_ppat(dev_priv);
3279
3280 return;
3281 }
3282
3283 if (USES_PPGTT(dev)) {
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003284 struct i915_address_space *vm;
3285
Daniel Vetterfa423312015-04-14 17:35:23 +02003286 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3287 /* TODO: Perhaps it shouldn't be gen6 specific */
3288
Joonas Lahtinene5716f52016-04-07 11:08:03 +03003289 struct i915_hw_ppgtt *ppgtt;
Daniel Vetterfa423312015-04-14 17:35:23 +02003290
Chris Wilson2bfa9962016-08-04 07:52:25 +01003291 if (i915_is_ggtt(vm))
Daniel Vetterfa423312015-04-14 17:35:23 +02003292 ppgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinene5716f52016-04-07 11:08:03 +03003293 else
3294 ppgtt = i915_vm_to_ppgtt(vm);
Daniel Vetterfa423312015-04-14 17:35:23 +02003295
3296 gen6_write_page_range(dev_priv, &ppgtt->pd,
3297 0, ppgtt->base.total);
3298 }
3299 }
3300
3301 i915_ggtt_flush(dev_priv);
3302}
3303
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003304static void
3305i915_vma_retire(struct i915_gem_active *active,
3306 struct drm_i915_gem_request *rq)
3307{
3308 const unsigned int idx = rq->engine->id;
3309 struct i915_vma *vma =
3310 container_of(active, struct i915_vma, last_read[idx]);
3311
3312 GEM_BUG_ON(!i915_vma_has_active_engine(vma, idx));
3313
3314 i915_vma_clear_active(vma, idx);
3315 if (i915_vma_is_active(vma))
3316 return;
3317
3318 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson3272db52016-08-04 16:32:32 +01003319 if (unlikely(i915_vma_is_closed(vma) && !i915_vma_is_pinned(vma)))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003320 WARN_ON(i915_vma_unbind(vma));
3321}
3322
3323void i915_vma_destroy(struct i915_vma *vma)
3324{
3325 GEM_BUG_ON(vma->node.allocated);
3326 GEM_BUG_ON(i915_vma_is_active(vma));
Chris Wilson3272db52016-08-04 16:32:32 +01003327 GEM_BUG_ON(!i915_vma_is_closed(vma));
Chris Wilson49ef5292016-08-18 17:17:00 +01003328 GEM_BUG_ON(vma->fence);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003329
3330 list_del(&vma->vm_link);
Chris Wilson3272db52016-08-04 16:32:32 +01003331 if (!i915_vma_is_ggtt(vma))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003332 i915_ppgtt_put(i915_vm_to_ppgtt(vma->vm));
3333
3334 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
3335}
3336
3337void i915_vma_close(struct i915_vma *vma)
3338{
Chris Wilson3272db52016-08-04 16:32:32 +01003339 GEM_BUG_ON(i915_vma_is_closed(vma));
3340 vma->flags |= I915_VMA_CLOSED;
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003341
3342 list_del_init(&vma->obj_link);
Chris Wilson20dfbde2016-08-04 16:32:30 +01003343 if (!i915_vma_is_active(vma) && !i915_vma_is_pinned(vma))
Chris Wilsondf0e9a22016-08-04 07:52:47 +01003344 WARN_ON(i915_vma_unbind(vma));
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003345}
3346
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003347static struct i915_vma *
Chris Wilson058d88c2016-08-15 10:49:06 +01003348__i915_vma_create(struct drm_i915_gem_object *obj,
3349 struct i915_address_space *vm,
3350 const struct i915_ggtt_view *view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08003351{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03003352 struct i915_vma *vma;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003353 int i;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003354
Chris Wilson50e046b2016-08-04 07:52:46 +01003355 GEM_BUG_ON(vm->closed);
3356
Chris Wilsone20d2ab2015-04-07 16:20:58 +01003357 vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03003358 if (vma == NULL)
3359 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003360
Ben Widawsky6f65e292013-12-06 14:10:56 -08003361 INIT_LIST_HEAD(&vma->exec_list);
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003362 for (i = 0; i < ARRAY_SIZE(vma->last_read); i++)
3363 init_request_active(&vma->last_read[i], i915_vma_retire);
Chris Wilson49ef5292016-08-18 17:17:00 +01003364 init_request_active(&vma->last_fence, NULL);
Chris Wilson50e046b2016-08-04 07:52:46 +01003365 list_add(&vma->vm_link, &vm->unbound_list);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003366 vma->vm = vm;
3367 vma->obj = obj;
Chris Wilsonde180032016-08-04 16:32:29 +01003368 vma->size = obj->base.size;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003369
Chris Wilson058d88c2016-08-15 10:49:06 +01003370 if (view) {
Chris Wilsonde180032016-08-04 16:32:29 +01003371 vma->ggtt_view = *view;
3372 if (view->type == I915_GGTT_VIEW_PARTIAL) {
3373 vma->size = view->params.partial.size;
3374 vma->size <<= PAGE_SHIFT;
3375 } else if (view->type == I915_GGTT_VIEW_ROTATED) {
3376 vma->size =
3377 intel_rotation_info_size(&view->params.rotated);
3378 vma->size <<= PAGE_SHIFT;
3379 }
Chris Wilson058d88c2016-08-15 10:49:06 +01003380 }
3381
3382 if (i915_is_ggtt(vm)) {
3383 vma->flags |= I915_VMA_GGTT;
Chris Wilsonde180032016-08-04 16:32:29 +01003384 } else {
Chris Wilson596c5922016-02-26 11:03:20 +00003385 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Chris Wilsonde180032016-08-04 16:32:29 +01003386 }
Ben Widawsky6f65e292013-12-06 14:10:56 -08003387
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003388 list_add_tail(&vma->obj_link, &obj->vma_list);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003389 return vma;
3390}
3391
Chris Wilson058d88c2016-08-15 10:49:06 +01003392static inline bool vma_matches(struct i915_vma *vma,
3393 struct i915_address_space *vm,
3394 const struct i915_ggtt_view *view)
3395{
3396 if (vma->vm != vm)
3397 return false;
3398
3399 if (!i915_vma_is_ggtt(vma))
3400 return true;
3401
3402 if (!view)
3403 return vma->ggtt_view.type == 0;
3404
3405 if (vma->ggtt_view.type != view->type)
3406 return false;
3407
3408 return memcmp(&vma->ggtt_view.params,
3409 &view->params,
3410 sizeof(view->params)) == 0;
3411}
3412
Ben Widawsky6f65e292013-12-06 14:10:56 -08003413struct i915_vma *
Chris Wilson81a8aa42016-08-15 10:48:48 +01003414i915_vma_create(struct drm_i915_gem_object *obj,
3415 struct i915_address_space *vm,
3416 const struct i915_ggtt_view *view)
3417{
3418 GEM_BUG_ON(view && !i915_is_ggtt(vm));
Chris Wilson058d88c2016-08-15 10:49:06 +01003419 GEM_BUG_ON(i915_gem_obj_to_vma(obj, vm, view));
Chris Wilson81a8aa42016-08-15 10:48:48 +01003420
Chris Wilson058d88c2016-08-15 10:49:06 +01003421 return __i915_vma_create(obj, vm, view);
3422}
3423
3424struct i915_vma *
3425i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3426 struct i915_address_space *vm,
3427 const struct i915_ggtt_view *view)
3428{
3429 struct i915_vma *vma;
3430
3431 list_for_each_entry_reverse(vma, &obj->vma_list, obj_link)
3432 if (vma_matches(vma, vm, view))
3433 return vma;
3434
3435 return NULL;
Chris Wilson81a8aa42016-08-15 10:48:48 +01003436}
3437
3438struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003439i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Chris Wilson058d88c2016-08-15 10:49:06 +01003440 struct i915_address_space *vm,
3441 const struct i915_ggtt_view *view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08003442{
3443 struct i915_vma *vma;
3444
Chris Wilson058d88c2016-08-15 10:49:06 +01003445 GEM_BUG_ON(view && !i915_is_ggtt(vm));
3446
3447 vma = i915_gem_obj_to_vma(obj, vm, view);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003448 if (!vma)
Chris Wilson058d88c2016-08-15 10:49:06 +01003449 vma = __i915_vma_create(obj, vm, view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003450
Chris Wilson3272db52016-08-04 16:32:32 +01003451 GEM_BUG_ON(i915_vma_is_closed(vma));
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003452 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003453}
3454
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003455static struct scatterlist *
Ville Syrjälä2d7f3bd2016-01-14 15:22:11 +02003456rotate_pages(const dma_addr_t *in, unsigned int offset,
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003457 unsigned int width, unsigned int height,
Ville Syrjälä87130252016-01-20 21:05:23 +02003458 unsigned int stride,
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003459 struct sg_table *st, struct scatterlist *sg)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003460{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003461 unsigned int column, row;
3462 unsigned int src_idx;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003463
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003464 for (column = 0; column < width; column++) {
Ville Syrjälä87130252016-01-20 21:05:23 +02003465 src_idx = stride * (height - 1) + column;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003466 for (row = 0; row < height; row++) {
3467 st->nents++;
3468 /* We don't need the pages, but need to initialize
3469 * the entries so the sg list can be happily traversed.
3470 * The only thing we need are DMA addresses.
3471 */
3472 sg_set_page(sg, NULL, PAGE_SIZE, 0);
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003473 sg_dma_address(sg) = in[offset + src_idx];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003474 sg_dma_len(sg) = PAGE_SIZE;
3475 sg = sg_next(sg);
Ville Syrjälä87130252016-01-20 21:05:23 +02003476 src_idx -= stride;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003477 }
3478 }
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003479
3480 return sg;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003481}
3482
3483static struct sg_table *
Ville Syrjälä6687c902015-09-15 13:16:41 +03003484intel_rotate_fb_obj_pages(const struct intel_rotation_info *rot_info,
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003485 struct drm_i915_gem_object *obj)
3486{
Dave Gordon85d12252016-05-20 11:54:06 +01003487 const size_t n_pages = obj->base.size / PAGE_SIZE;
Ville Syrjälä6687c902015-09-15 13:16:41 +03003488 unsigned int size = intel_rotation_info_size(rot_info);
Dave Gordon85d12252016-05-20 11:54:06 +01003489 struct sgt_iter sgt_iter;
3490 dma_addr_t dma_addr;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003491 unsigned long i;
3492 dma_addr_t *page_addr_list;
3493 struct sg_table *st;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003494 struct scatterlist *sg;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00003495 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003496
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003497 /* Allocate a temporary list of source pages for random access. */
Dave Gordon85d12252016-05-20 11:54:06 +01003498 page_addr_list = drm_malloc_gfp(n_pages,
Chris Wilsonf2a85e12016-04-08 12:11:13 +01003499 sizeof(dma_addr_t),
3500 GFP_TEMPORARY);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003501 if (!page_addr_list)
3502 return ERR_PTR(ret);
3503
3504 /* Allocate target SG list. */
3505 st = kmalloc(sizeof(*st), GFP_KERNEL);
3506 if (!st)
3507 goto err_st_alloc;
3508
Ville Syrjälä6687c902015-09-15 13:16:41 +03003509 ret = sg_alloc_table(st, size, GFP_KERNEL);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003510 if (ret)
3511 goto err_sg_alloc;
3512
3513 /* Populate source page list from the object. */
3514 i = 0;
Dave Gordon85d12252016-05-20 11:54:06 +01003515 for_each_sgt_dma(dma_addr, sgt_iter, obj->pages)
3516 page_addr_list[i++] = dma_addr;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003517
Dave Gordon85d12252016-05-20 11:54:06 +01003518 GEM_BUG_ON(i != n_pages);
Ville Syrjälä11f20322016-02-15 22:54:46 +02003519 st->nents = 0;
3520 sg = st->sgl;
3521
Ville Syrjälä6687c902015-09-15 13:16:41 +03003522 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) {
3523 sg = rotate_pages(page_addr_list, rot_info->plane[i].offset,
3524 rot_info->plane[i].width, rot_info->plane[i].height,
3525 rot_info->plane[i].stride, st, sg);
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003526 }
3527
Ville Syrjälä6687c902015-09-15 13:16:41 +03003528 DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages)\n",
3529 obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003530
3531 drm_free_large(page_addr_list);
3532
3533 return st;
3534
3535err_sg_alloc:
3536 kfree(st);
3537err_st_alloc:
3538 drm_free_large(page_addr_list);
3539
Ville Syrjälä6687c902015-09-15 13:16:41 +03003540 DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%ux%u tiles, %u pages)\n",
3541 obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
3542
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003543 return ERR_PTR(ret);
3544}
3545
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003546static struct sg_table *
3547intel_partial_pages(const struct i915_ggtt_view *view,
3548 struct drm_i915_gem_object *obj)
3549{
3550 struct sg_table *st;
3551 struct scatterlist *sg;
3552 struct sg_page_iter obj_sg_iter;
3553 int ret = -ENOMEM;
3554
3555 st = kmalloc(sizeof(*st), GFP_KERNEL);
3556 if (!st)
3557 goto err_st_alloc;
3558
3559 ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
3560 if (ret)
3561 goto err_sg_alloc;
3562
3563 sg = st->sgl;
3564 st->nents = 0;
3565 for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
3566 view->params.partial.offset)
3567 {
3568 if (st->nents >= view->params.partial.size)
3569 break;
3570
3571 sg_set_page(sg, NULL, PAGE_SIZE, 0);
3572 sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
3573 sg_dma_len(sg) = PAGE_SIZE;
3574
3575 sg = sg_next(sg);
3576 st->nents++;
3577 }
3578
3579 return st;
3580
3581err_sg_alloc:
3582 kfree(st);
3583err_st_alloc:
3584 return ERR_PTR(ret);
3585}
3586
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02003587static int
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003588i915_get_ggtt_vma_pages(struct i915_vma *vma)
3589{
3590 int ret = 0;
3591
Chris Wilson247177d2016-08-15 10:48:47 +01003592 if (vma->pages)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003593 return 0;
3594
3595 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
Chris Wilson247177d2016-08-15 10:48:47 +01003596 vma->pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003597 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
Chris Wilson247177d2016-08-15 10:48:47 +01003598 vma->pages =
Ville Syrjälä11d23e62016-01-20 21:05:24 +02003599 intel_rotate_fb_obj_pages(&vma->ggtt_view.params.rotated, vma->obj);
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003600 else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
Chris Wilson247177d2016-08-15 10:48:47 +01003601 vma->pages = intel_partial_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003602 else
3603 WARN_ONCE(1, "GGTT view %u not implemented!\n",
3604 vma->ggtt_view.type);
3605
Chris Wilson247177d2016-08-15 10:48:47 +01003606 if (!vma->pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003607 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003608 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003609 ret = -EINVAL;
Chris Wilson247177d2016-08-15 10:48:47 +01003610 } else if (IS_ERR(vma->pages)) {
3611 ret = PTR_ERR(vma->pages);
3612 vma->pages = NULL;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003613 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
3614 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003615 }
3616
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003617 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003618}
3619
3620/**
3621 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
3622 * @vma: VMA to map
3623 * @cache_level: mapping cache level
3624 * @flags: flags like global or local mapping
3625 *
3626 * DMA addresses are taken from the scatter-gather table of this object (or of
3627 * this VMA in case of non-default GGTT views) and PTE entries set up.
3628 * Note that DMA addresses are also the only part of the SG table we care about.
3629 */
3630int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3631 u32 flags)
3632{
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003633 u32 bind_flags;
Chris Wilson3272db52016-08-04 16:32:32 +01003634 u32 vma_flags;
3635 int ret;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03003636
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003637 if (WARN_ON(flags == 0))
3638 return -EINVAL;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03003639
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003640 bind_flags = 0;
Daniel Vetter08755462015-04-20 09:04:05 -07003641 if (flags & PIN_GLOBAL)
Chris Wilson3272db52016-08-04 16:32:32 +01003642 bind_flags |= I915_VMA_GLOBAL_BIND;
Daniel Vetter08755462015-04-20 09:04:05 -07003643 if (flags & PIN_USER)
Chris Wilson3272db52016-08-04 16:32:32 +01003644 bind_flags |= I915_VMA_LOCAL_BIND;
Daniel Vetter08755462015-04-20 09:04:05 -07003645
Chris Wilson3272db52016-08-04 16:32:32 +01003646 vma_flags = vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND);
Daniel Vetter08755462015-04-20 09:04:05 -07003647 if (flags & PIN_UPDATE)
Chris Wilson3272db52016-08-04 16:32:32 +01003648 bind_flags |= vma_flags;
Daniel Vetter08755462015-04-20 09:04:05 -07003649 else
Chris Wilson3272db52016-08-04 16:32:32 +01003650 bind_flags &= ~vma_flags;
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003651 if (bind_flags == 0)
3652 return 0;
3653
Chris Wilson3272db52016-08-04 16:32:32 +01003654 if (vma_flags == 0 && vma->vm->allocate_va_range) {
Chris Wilson596c5922016-02-26 11:03:20 +00003655 trace_i915_va_alloc(vma);
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003656 ret = vma->vm->allocate_va_range(vma->vm,
3657 vma->node.start,
3658 vma->node.size);
3659 if (ret)
3660 return ret;
3661 }
3662
3663 ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02003664 if (ret)
3665 return ret;
Daniel Vetter08755462015-04-20 09:04:05 -07003666
Chris Wilson3272db52016-08-04 16:32:32 +01003667 vma->flags |= bind_flags;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003668 return 0;
3669}
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003670
Chris Wilson8ef85612016-04-28 09:56:39 +01003671void __iomem *i915_vma_pin_iomap(struct i915_vma *vma)
3672{
3673 void __iomem *ptr;
3674
Chris Wilsone5cdb222016-08-15 10:48:56 +01003675 /* Access through the GTT requires the device to be awake. */
3676 assert_rpm_wakelock_held(to_i915(vma->vm->dev));
3677
Chris Wilson8ef85612016-04-28 09:56:39 +01003678 lockdep_assert_held(&vma->vm->dev->struct_mutex);
Chris Wilson05a20d02016-08-18 17:16:55 +01003679 if (WARN_ON(!i915_vma_is_map_and_fenceable(vma)))
Chris Wilson406ea8d2016-07-20 13:31:55 +01003680 return IO_ERR_PTR(-ENODEV);
Chris Wilson8ef85612016-04-28 09:56:39 +01003681
Chris Wilson3272db52016-08-04 16:32:32 +01003682 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
3683 GEM_BUG_ON((vma->flags & I915_VMA_GLOBAL_BIND) == 0);
Chris Wilson8ef85612016-04-28 09:56:39 +01003684
3685 ptr = vma->iomap;
3686 if (ptr == NULL) {
Chris Wilsonf7bbe782016-08-19 16:54:27 +01003687 ptr = io_mapping_map_wc(&i915_vm_to_ggtt(vma->vm)->mappable,
Chris Wilson8ef85612016-04-28 09:56:39 +01003688 vma->node.start,
3689 vma->node.size);
3690 if (ptr == NULL)
Chris Wilson406ea8d2016-07-20 13:31:55 +01003691 return IO_ERR_PTR(-ENOMEM);
Chris Wilson8ef85612016-04-28 09:56:39 +01003692
3693 vma->iomap = ptr;
3694 }
3695
Chris Wilson20dfbde2016-08-04 16:32:30 +01003696 __i915_vma_pin(vma);
Chris Wilson8ef85612016-04-28 09:56:39 +01003697 return ptr;
3698}
Chris Wilson19880c42016-08-15 10:49:05 +01003699
3700void i915_vma_unpin_and_release(struct i915_vma **p_vma)
3701{
3702 struct i915_vma *vma;
3703
3704 vma = fetch_and_zero(p_vma);
3705 if (!vma)
3706 return;
3707
3708 i915_vma_unpin(vma);
3709 i915_vma_put(vma);
3710}