blob: 9dc9a85d000853b88d2be77e14fb2be84b829e83 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats supported by all gen */
49#define COMMON_PRIMARY_FORMATS \
50 DRM_FORMAT_C8, \
51 DRM_FORMAT_RGB565, \
52 DRM_FORMAT_XRGB8888, \
53 DRM_FORMAT_ARGB8888
54
55/* Primary plane formats for gen <= 3 */
56static const uint32_t intel_primary_formats_gen2[] = {
57 COMMON_PRIMARY_FORMATS,
58 DRM_FORMAT_XRGB1555,
59 DRM_FORMAT_ARGB1555,
60};
61
62/* Primary plane formats for gen >= 4 */
63static const uint32_t intel_primary_formats_gen4[] = {
64 COMMON_PRIMARY_FORMATS, \
65 DRM_FORMAT_XBGR8888,
66 DRM_FORMAT_ABGR8888,
67 DRM_FORMAT_XRGB2101010,
68 DRM_FORMAT_ARGB2101010,
69 DRM_FORMAT_XBGR2101010,
70 DRM_FORMAT_ABGR2101010,
71};
72
Matt Roper3d7d6512014-06-10 08:28:13 -070073/* Cursor formats */
74static const uint32_t intel_cursor_formats[] = {
75 DRM_FORMAT_ARGB8888,
76};
77
Chris Wilson6b383a72010-09-13 13:54:26 +010078static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080079
Jesse Barnesf1f644d2013-06-27 00:39:25 +030080static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020081 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030082static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020083 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084
Damien Lespiaue7457a92013-08-08 22:28:59 +010085static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
86 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080087static int intel_framebuffer_init(struct drm_device *dev,
88 struct intel_framebuffer *ifb,
89 struct drm_mode_fb_cmd2 *mode_cmd,
90 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020091static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
92static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020093static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070094 struct intel_link_m_n *m_n,
95 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020096static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020097static void haswell_set_pipeconf(struct drm_crtc *crtc);
98static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +020099static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200100 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200101static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200102 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800103static void intel_begin_crtc_commit(struct drm_crtc *crtc);
104static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100105
Dave Airlie0e32b392014-05-02 14:02:48 +1000106static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
107{
108 if (!connector->mst_port)
109 return connector->encoder;
110 else
111 return &connector->mst_port->mst_encoders[pipe]->base;
112}
113
Jesse Barnes79e53942008-11-07 14:24:08 -0800114typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400115 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800116} intel_range_t;
117
118typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400119 int dot_limit;
120 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800121} intel_p2_t;
122
Ma Lingd4906092009-03-18 20:13:27 +0800123typedef struct intel_limit intel_limit_t;
124struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 intel_range_t dot, vco, n, m, m1, m2, p, p1;
126 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800127};
Jesse Barnes79e53942008-11-07 14:24:08 -0800128
Daniel Vetterd2acd212012-10-20 20:57:43 +0200129int
130intel_pch_rawclk(struct drm_device *dev)
131{
132 struct drm_i915_private *dev_priv = dev->dev_private;
133
134 WARN_ON(!HAS_PCH_SPLIT(dev));
135
136 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
137}
138
Chris Wilson021357a2010-09-07 20:54:59 +0100139static inline u32 /* units of 100MHz */
140intel_fdi_link_freq(struct drm_device *dev)
141{
Chris Wilson8b99e682010-10-13 09:59:17 +0100142 if (IS_GEN5(dev)) {
143 struct drm_i915_private *dev_priv = dev->dev_private;
144 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
145 } else
146 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100147}
148
Daniel Vetter5d536e22013-07-06 12:52:06 +0200149static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200151 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200152 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400153 .m = { .min = 96, .max = 140 },
154 .m1 = { .min = 18, .max = 26 },
155 .m2 = { .min = 6, .max = 16 },
156 .p = { .min = 4, .max = 128 },
157 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700158 .p2 = { .dot_limit = 165000,
159 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700160};
161
Daniel Vetter5d536e22013-07-06 12:52:06 +0200162static const intel_limit_t intel_limits_i8xx_dvo = {
163 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200164 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200165 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200166 .m = { .min = 96, .max = 140 },
167 .m1 = { .min = 18, .max = 26 },
168 .m2 = { .min = 6, .max = 16 },
169 .p = { .min = 4, .max = 128 },
170 .p1 = { .min = 2, .max = 33 },
171 .p2 = { .dot_limit = 165000,
172 .p2_slow = 4, .p2_fast = 4 },
173};
174
Keith Packarde4b36692009-06-05 19:22:17 -0700175static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400176 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200177 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200178 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400179 .m = { .min = 96, .max = 140 },
180 .m1 = { .min = 18, .max = 26 },
181 .m2 = { .min = 6, .max = 16 },
182 .p = { .min = 4, .max = 128 },
183 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700184 .p2 = { .dot_limit = 165000,
185 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700186};
Eric Anholt273e27c2011-03-30 13:01:10 -0700187
Keith Packarde4b36692009-06-05 19:22:17 -0700188static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400189 .dot = { .min = 20000, .max = 400000 },
190 .vco = { .min = 1400000, .max = 2800000 },
191 .n = { .min = 1, .max = 6 },
192 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100193 .m1 = { .min = 8, .max = 18 },
194 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400195 .p = { .min = 5, .max = 80 },
196 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700197 .p2 = { .dot_limit = 200000,
198 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700199};
200
201static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400202 .dot = { .min = 20000, .max = 400000 },
203 .vco = { .min = 1400000, .max = 2800000 },
204 .n = { .min = 1, .max = 6 },
205 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100206 .m1 = { .min = 8, .max = 18 },
207 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400208 .p = { .min = 7, .max = 98 },
209 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700210 .p2 = { .dot_limit = 112000,
211 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700212};
213
Eric Anholt273e27c2011-03-30 13:01:10 -0700214
Keith Packarde4b36692009-06-05 19:22:17 -0700215static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700216 .dot = { .min = 25000, .max = 270000 },
217 .vco = { .min = 1750000, .max = 3500000},
218 .n = { .min = 1, .max = 4 },
219 .m = { .min = 104, .max = 138 },
220 .m1 = { .min = 17, .max = 23 },
221 .m2 = { .min = 5, .max = 11 },
222 .p = { .min = 10, .max = 30 },
223 .p1 = { .min = 1, .max = 3},
224 .p2 = { .dot_limit = 270000,
225 .p2_slow = 10,
226 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800227 },
Keith Packarde4b36692009-06-05 19:22:17 -0700228};
229
230static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700231 .dot = { .min = 22000, .max = 400000 },
232 .vco = { .min = 1750000, .max = 3500000},
233 .n = { .min = 1, .max = 4 },
234 .m = { .min = 104, .max = 138 },
235 .m1 = { .min = 16, .max = 23 },
236 .m2 = { .min = 5, .max = 11 },
237 .p = { .min = 5, .max = 80 },
238 .p1 = { .min = 1, .max = 8},
239 .p2 = { .dot_limit = 165000,
240 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700241};
242
243static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700244 .dot = { .min = 20000, .max = 115000 },
245 .vco = { .min = 1750000, .max = 3500000 },
246 .n = { .min = 1, .max = 3 },
247 .m = { .min = 104, .max = 138 },
248 .m1 = { .min = 17, .max = 23 },
249 .m2 = { .min = 5, .max = 11 },
250 .p = { .min = 28, .max = 112 },
251 .p1 = { .min = 2, .max = 8 },
252 .p2 = { .dot_limit = 0,
253 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800254 },
Keith Packarde4b36692009-06-05 19:22:17 -0700255};
256
257static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700258 .dot = { .min = 80000, .max = 224000 },
259 .vco = { .min = 1750000, .max = 3500000 },
260 .n = { .min = 1, .max = 3 },
261 .m = { .min = 104, .max = 138 },
262 .m1 = { .min = 17, .max = 23 },
263 .m2 = { .min = 5, .max = 11 },
264 .p = { .min = 14, .max = 42 },
265 .p1 = { .min = 2, .max = 6 },
266 .p2 = { .dot_limit = 0,
267 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800268 },
Keith Packarde4b36692009-06-05 19:22:17 -0700269};
270
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500271static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .dot = { .min = 20000, .max = 400000},
273 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700274 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400275 .n = { .min = 3, .max = 6 },
276 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700277 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400278 .m1 = { .min = 0, .max = 0 },
279 .m2 = { .min = 0, .max = 254 },
280 .p = { .min = 5, .max = 80 },
281 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700282 .p2 = { .dot_limit = 200000,
283 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700284};
285
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500286static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400287 .dot = { .min = 20000, .max = 400000 },
288 .vco = { .min = 1700000, .max = 3500000 },
289 .n = { .min = 3, .max = 6 },
290 .m = { .min = 2, .max = 256 },
291 .m1 = { .min = 0, .max = 0 },
292 .m2 = { .min = 0, .max = 254 },
293 .p = { .min = 7, .max = 112 },
294 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .p2 = { .dot_limit = 112000,
296 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700297};
298
Eric Anholt273e27c2011-03-30 13:01:10 -0700299/* Ironlake / Sandybridge
300 *
301 * We calculate clock using (register_value + 2) for N/M1/M2, so here
302 * the range value for them is (actual_value - 2).
303 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800304static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700305 .dot = { .min = 25000, .max = 350000 },
306 .vco = { .min = 1760000, .max = 3510000 },
307 .n = { .min = 1, .max = 5 },
308 .m = { .min = 79, .max = 127 },
309 .m1 = { .min = 12, .max = 22 },
310 .m2 = { .min = 5, .max = 9 },
311 .p = { .min = 5, .max = 80 },
312 .p1 = { .min = 1, .max = 8 },
313 .p2 = { .dot_limit = 225000,
314 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700315};
316
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800317static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700318 .dot = { .min = 25000, .max = 350000 },
319 .vco = { .min = 1760000, .max = 3510000 },
320 .n = { .min = 1, .max = 3 },
321 .m = { .min = 79, .max = 118 },
322 .m1 = { .min = 12, .max = 22 },
323 .m2 = { .min = 5, .max = 9 },
324 .p = { .min = 28, .max = 112 },
325 .p1 = { .min = 2, .max = 8 },
326 .p2 = { .dot_limit = 225000,
327 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800328};
329
330static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 .dot = { .min = 25000, .max = 350000 },
332 .vco = { .min = 1760000, .max = 3510000 },
333 .n = { .min = 1, .max = 3 },
334 .m = { .min = 79, .max = 127 },
335 .m1 = { .min = 12, .max = 22 },
336 .m2 = { .min = 5, .max = 9 },
337 .p = { .min = 14, .max = 56 },
338 .p1 = { .min = 2, .max = 8 },
339 .p2 = { .dot_limit = 225000,
340 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800341};
342
Eric Anholt273e27c2011-03-30 13:01:10 -0700343/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800344static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 25000, .max = 350000 },
346 .vco = { .min = 1760000, .max = 3510000 },
347 .n = { .min = 1, .max = 2 },
348 .m = { .min = 79, .max = 126 },
349 .m1 = { .min = 12, .max = 22 },
350 .m2 = { .min = 5, .max = 9 },
351 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400352 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700353 .p2 = { .dot_limit = 225000,
354 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800355};
356
357static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .dot = { .min = 25000, .max = 350000 },
359 .vco = { .min = 1760000, .max = 3510000 },
360 .n = { .min = 1, .max = 3 },
361 .m = { .min = 79, .max = 126 },
362 .m1 = { .min = 12, .max = 22 },
363 .m2 = { .min = 5, .max = 9 },
364 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400365 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700366 .p2 = { .dot_limit = 225000,
367 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800368};
369
Ville Syrjälädc730512013-09-24 21:26:30 +0300370static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300371 /*
372 * These are the data rate limits (measured in fast clocks)
373 * since those are the strictest limits we have. The fast
374 * clock and actual rate limits are more relaxed, so checking
375 * them would make no difference.
376 */
377 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200378 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700379 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700380 .m1 = { .min = 2, .max = 3 },
381 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300382 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300383 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700384};
385
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300386static const intel_limit_t intel_limits_chv = {
387 /*
388 * These are the data rate limits (measured in fast clocks)
389 * since those are the strictest limits we have. The fast
390 * clock and actual rate limits are more relaxed, so checking
391 * them would make no difference.
392 */
393 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200394 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300395 .n = { .min = 1, .max = 1 },
396 .m1 = { .min = 2, .max = 2 },
397 .m2 = { .min = 24 << 22, .max = 175 << 22 },
398 .p1 = { .min = 2, .max = 4 },
399 .p2 = { .p2_slow = 1, .p2_fast = 14 },
400};
401
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300402static void vlv_clock(int refclk, intel_clock_t *clock)
403{
404 clock->m = clock->m1 * clock->m2;
405 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200406 if (WARN_ON(clock->n == 0 || clock->p == 0))
407 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300408 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
409 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300410}
411
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300412/**
413 * Returns whether any output on the specified pipe is of the specified type
414 */
Damien Lespiau40935612014-10-29 11:16:59 +0000415bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300416{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300417 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300418 struct intel_encoder *encoder;
419
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300420 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300421 if (encoder->type == type)
422 return true;
423
424 return false;
425}
426
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200427/**
428 * Returns whether any output on the specified pipe will have the specified
429 * type after a staged modeset is complete, i.e., the same as
430 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
431 * encoder->crtc.
432 */
433static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
434{
435 struct drm_device *dev = crtc->base.dev;
436 struct intel_encoder *encoder;
437
438 for_each_intel_encoder(dev, encoder)
439 if (encoder->new_crtc == crtc && encoder->type == type)
440 return true;
441
442 return false;
443}
444
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300445static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
Chris Wilson1b894b52010-12-14 20:04:54 +0000446 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800447{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300448 struct drm_device *dev = crtc->base.dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800449 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800450
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200451 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100452 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000453 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800454 limit = &intel_limits_ironlake_dual_lvds_100m;
455 else
456 limit = &intel_limits_ironlake_dual_lvds;
457 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000458 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800459 limit = &intel_limits_ironlake_single_lvds_100m;
460 else
461 limit = &intel_limits_ironlake_single_lvds;
462 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200463 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800464 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800465
466 return limit;
467}
468
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300469static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
Ma Ling044c7c42009-03-18 20:13:23 +0800470{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300471 struct drm_device *dev = crtc->base.dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800472 const intel_limit_t *limit;
473
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200474 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100475 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700476 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800477 else
Keith Packarde4b36692009-06-05 19:22:17 -0700478 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200479 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
480 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700481 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200482 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700483 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800484 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700485 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800486
487 return limit;
488}
489
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300490static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800491{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300492 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800493 const intel_limit_t *limit;
494
Eric Anholtbad720f2009-10-22 16:11:14 -0700495 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000496 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800497 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800498 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500499 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200500 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500501 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800502 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500503 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300504 } else if (IS_CHERRYVIEW(dev)) {
505 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700506 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300507 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100508 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200509 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100510 limit = &intel_limits_i9xx_lvds;
511 else
512 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800513 } else {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200514 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700515 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200516 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700517 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200518 else
519 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800520 }
521 return limit;
522}
523
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500524/* m1 is reserved as 0 in Pineview, n is a ring counter */
525static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800526{
Shaohua Li21778322009-02-23 15:19:16 +0800527 clock->m = clock->m2 + 2;
528 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200529 if (WARN_ON(clock->n == 0 || clock->p == 0))
530 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300531 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
532 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800533}
534
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200535static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
536{
537 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
538}
539
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200540static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800541{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200542 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800543 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200544 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
545 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300546 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
547 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800548}
549
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300550static void chv_clock(int refclk, intel_clock_t *clock)
551{
552 clock->m = clock->m1 * clock->m2;
553 clock->p = clock->p1 * clock->p2;
554 if (WARN_ON(clock->n == 0 || clock->p == 0))
555 return;
556 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
557 clock->n << 22);
558 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
559}
560
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800561#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800562/**
563 * Returns whether the given set of divisors are valid for a given refclk with
564 * the given connectors.
565 */
566
Chris Wilson1b894b52010-12-14 20:04:54 +0000567static bool intel_PLL_is_valid(struct drm_device *dev,
568 const intel_limit_t *limit,
569 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800570{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300571 if (clock->n < limit->n.min || limit->n.max < clock->n)
572 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800573 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400574 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800575 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400576 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800577 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400578 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300579
580 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
581 if (clock->m1 <= clock->m2)
582 INTELPllInvalid("m1 <= m2\n");
583
584 if (!IS_VALLEYVIEW(dev)) {
585 if (clock->p < limit->p.min || limit->p.max < clock->p)
586 INTELPllInvalid("p out of range\n");
587 if (clock->m < limit->m.min || limit->m.max < clock->m)
588 INTELPllInvalid("m out of range\n");
589 }
590
Jesse Barnes79e53942008-11-07 14:24:08 -0800591 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400592 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800593 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
594 * connector, etc., rather than just a single range.
595 */
596 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400597 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800598
599 return true;
600}
601
Ma Lingd4906092009-03-18 20:13:27 +0800602static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300603i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800604 int target, int refclk, intel_clock_t *match_clock,
605 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800606{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300607 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800609 int err = target;
610
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200611 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100613 * For LVDS just rely on its current settings for dual-channel.
614 * We haven't figured out how to reliably set up different
615 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800616 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100617 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800618 clock.p2 = limit->p2.p2_fast;
619 else
620 clock.p2 = limit->p2.p2_slow;
621 } else {
622 if (target < limit->p2.dot_limit)
623 clock.p2 = limit->p2.p2_slow;
624 else
625 clock.p2 = limit->p2.p2_fast;
626 }
627
Akshay Joshi0206e352011-08-16 15:34:10 -0400628 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800629
Zhao Yakui42158662009-11-20 11:24:18 +0800630 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
631 clock.m1++) {
632 for (clock.m2 = limit->m2.min;
633 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200634 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800635 break;
636 for (clock.n = limit->n.min;
637 clock.n <= limit->n.max; clock.n++) {
638 for (clock.p1 = limit->p1.min;
639 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800640 int this_err;
641
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200642 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000643 if (!intel_PLL_is_valid(dev, limit,
644 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800645 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800646 if (match_clock &&
647 clock.p != match_clock->p)
648 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800649
650 this_err = abs(clock.dot - target);
651 if (this_err < err) {
652 *best_clock = clock;
653 err = this_err;
654 }
655 }
656 }
657 }
658 }
659
660 return (err != target);
661}
662
Ma Lingd4906092009-03-18 20:13:27 +0800663static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300664pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200665 int target, int refclk, intel_clock_t *match_clock,
666 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200667{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300668 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200669 intel_clock_t clock;
670 int err = target;
671
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200672 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200673 /*
674 * For LVDS just rely on its current settings for dual-channel.
675 * We haven't figured out how to reliably set up different
676 * single/dual channel state, if we even can.
677 */
678 if (intel_is_dual_link_lvds(dev))
679 clock.p2 = limit->p2.p2_fast;
680 else
681 clock.p2 = limit->p2.p2_slow;
682 } else {
683 if (target < limit->p2.dot_limit)
684 clock.p2 = limit->p2.p2_slow;
685 else
686 clock.p2 = limit->p2.p2_fast;
687 }
688
689 memset(best_clock, 0, sizeof(*best_clock));
690
691 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
692 clock.m1++) {
693 for (clock.m2 = limit->m2.min;
694 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200695 for (clock.n = limit->n.min;
696 clock.n <= limit->n.max; clock.n++) {
697 for (clock.p1 = limit->p1.min;
698 clock.p1 <= limit->p1.max; clock.p1++) {
699 int this_err;
700
701 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800702 if (!intel_PLL_is_valid(dev, limit,
703 &clock))
704 continue;
705 if (match_clock &&
706 clock.p != match_clock->p)
707 continue;
708
709 this_err = abs(clock.dot - target);
710 if (this_err < err) {
711 *best_clock = clock;
712 err = this_err;
713 }
714 }
715 }
716 }
717 }
718
719 return (err != target);
720}
721
Ma Lingd4906092009-03-18 20:13:27 +0800722static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300723g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200724 int target, int refclk, intel_clock_t *match_clock,
725 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800726{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300727 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800728 intel_clock_t clock;
729 int max_n;
730 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400731 /* approximately equals target * 0.00585 */
732 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800733 found = false;
734
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200735 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100736 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800737 clock.p2 = limit->p2.p2_fast;
738 else
739 clock.p2 = limit->p2.p2_slow;
740 } else {
741 if (target < limit->p2.dot_limit)
742 clock.p2 = limit->p2.p2_slow;
743 else
744 clock.p2 = limit->p2.p2_fast;
745 }
746
747 memset(best_clock, 0, sizeof(*best_clock));
748 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200749 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800750 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200751 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800752 for (clock.m1 = limit->m1.max;
753 clock.m1 >= limit->m1.min; clock.m1--) {
754 for (clock.m2 = limit->m2.max;
755 clock.m2 >= limit->m2.min; clock.m2--) {
756 for (clock.p1 = limit->p1.max;
757 clock.p1 >= limit->p1.min; clock.p1--) {
758 int this_err;
759
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200760 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000761 if (!intel_PLL_is_valid(dev, limit,
762 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800763 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000764
765 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800766 if (this_err < err_most) {
767 *best_clock = clock;
768 err_most = this_err;
769 max_n = clock.n;
770 found = true;
771 }
772 }
773 }
774 }
775 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800776 return found;
777}
Ma Lingd4906092009-03-18 20:13:27 +0800778
Imre Deakd5dd62b2015-03-17 11:40:03 +0200779/*
780 * Check if the calculated PLL configuration is more optimal compared to the
781 * best configuration and error found so far. Return the calculated error.
782 */
783static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
784 const intel_clock_t *calculated_clock,
785 const intel_clock_t *best_clock,
786 unsigned int best_error_ppm,
787 unsigned int *error_ppm)
788{
789 *error_ppm = div_u64(1000000ULL *
790 abs(target_freq - calculated_clock->dot),
791 target_freq);
792 /*
793 * Prefer a better P value over a better (smaller) error if the error
794 * is small. Ensure this preference for future configurations too by
795 * setting the error to 0.
796 */
797 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
798 *error_ppm = 0;
799
800 return true;
801 }
802
803 return *error_ppm + 10 < best_error_ppm;
804}
805
Zhenyu Wang2c072452009-06-05 15:38:42 +0800806static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300807vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200808 int target, int refclk, intel_clock_t *match_clock,
809 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700810{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300811 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300812 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300813 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300814 /* min update 19.2 MHz */
815 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300816 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700817
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300818 target *= 5; /* fast clock */
819
820 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700821
822 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300823 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300824 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300825 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300826 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300827 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700828 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300829 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200830 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300831
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300832 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
833 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300834
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300835 vlv_clock(refclk, &clock);
836
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300837 if (!intel_PLL_is_valid(dev, limit,
838 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300839 continue;
840
Imre Deakd5dd62b2015-03-17 11:40:03 +0200841 if (!vlv_PLL_is_optimal(dev, target,
842 &clock,
843 best_clock,
844 bestppm, &ppm))
845 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300846
Imre Deakd5dd62b2015-03-17 11:40:03 +0200847 *best_clock = clock;
848 bestppm = ppm;
849 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700850 }
851 }
852 }
853 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700854
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300855 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700856}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700857
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300858static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300859chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300860 int target, int refclk, intel_clock_t *match_clock,
861 intel_clock_t *best_clock)
862{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300863 struct drm_device *dev = crtc->base.dev;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300864 intel_clock_t clock;
865 uint64_t m2;
866 int found = false;
867
868 memset(best_clock, 0, sizeof(*best_clock));
869
870 /*
871 * Based on hardware doc, the n always set to 1, and m1 always
872 * set to 2. If requires to support 200Mhz refclk, we need to
873 * revisit this because n may not 1 anymore.
874 */
875 clock.n = 1, clock.m1 = 2;
876 target *= 5; /* fast clock */
877
878 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
879 for (clock.p2 = limit->p2.p2_fast;
880 clock.p2 >= limit->p2.p2_slow;
881 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
882
883 clock.p = clock.p1 * clock.p2;
884
885 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
886 clock.n) << 22, refclk * clock.m1);
887
888 if (m2 > INT_MAX/clock.m1)
889 continue;
890
891 clock.m2 = m2;
892
893 chv_clock(refclk, &clock);
894
895 if (!intel_PLL_is_valid(dev, limit, &clock))
896 continue;
897
898 /* based on hardware requirement, prefer bigger p
899 */
900 if (clock.p > best_clock->p) {
901 *best_clock = clock;
902 found = true;
903 }
904 }
905 }
906
907 return found;
908}
909
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300910bool intel_crtc_active(struct drm_crtc *crtc)
911{
912 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
913
914 /* Be paranoid as we can arrive here with only partial
915 * state retrieved from the hardware during setup.
916 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100917 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300918 * as Haswell has gained clock readout/fastboot support.
919 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000920 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300921 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700922 *
923 * FIXME: The intel_crtc->active here should be switched to
924 * crtc->state->active once we have proper CRTC states wired up
925 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300926 */
Matt Roperc3d1f432015-03-09 10:19:23 -0700927 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200928 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300929}
930
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200931enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
932 enum pipe pipe)
933{
934 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
935 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
936
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200937 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200938}
939
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300940static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
941{
942 struct drm_i915_private *dev_priv = dev->dev_private;
943 u32 reg = PIPEDSL(pipe);
944 u32 line1, line2;
945 u32 line_mask;
946
947 if (IS_GEN2(dev))
948 line_mask = DSL_LINEMASK_GEN2;
949 else
950 line_mask = DSL_LINEMASK_GEN3;
951
952 line1 = I915_READ(reg) & line_mask;
953 mdelay(5);
954 line2 = I915_READ(reg) & line_mask;
955
956 return line1 == line2;
957}
958
Keith Packardab7ad7f2010-10-03 00:33:06 -0700959/*
960 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300961 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700962 *
963 * After disabling a pipe, we can't wait for vblank in the usual way,
964 * spinning on the vblank interrupt status bit, since we won't actually
965 * see an interrupt when the pipe is disabled.
966 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700967 * On Gen4 and above:
968 * wait for the pipe register state bit to turn off
969 *
970 * Otherwise:
971 * wait for the display line value to settle (it usually
972 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100973 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700974 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300975static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700976{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300977 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700978 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200979 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300980 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700981
Keith Packardab7ad7f2010-10-03 00:33:06 -0700982 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200983 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700984
Keith Packardab7ad7f2010-10-03 00:33:06 -0700985 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100986 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
987 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200988 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700989 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700990 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300991 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200992 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700993 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800994}
995
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000996/*
997 * ibx_digital_port_connected - is the specified port connected?
998 * @dev_priv: i915 private structure
999 * @port: the port to test
1000 *
1001 * Returns true if @port is connected, false otherwise.
1002 */
1003bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1004 struct intel_digital_port *port)
1005{
1006 u32 bit;
1007
Damien Lespiauc36346e2012-12-13 16:09:03 +00001008 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001009 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001010 case PORT_B:
1011 bit = SDE_PORTB_HOTPLUG;
1012 break;
1013 case PORT_C:
1014 bit = SDE_PORTC_HOTPLUG;
1015 break;
1016 case PORT_D:
1017 bit = SDE_PORTD_HOTPLUG;
1018 break;
1019 default:
1020 return true;
1021 }
1022 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001023 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001024 case PORT_B:
1025 bit = SDE_PORTB_HOTPLUG_CPT;
1026 break;
1027 case PORT_C:
1028 bit = SDE_PORTC_HOTPLUG_CPT;
1029 break;
1030 case PORT_D:
1031 bit = SDE_PORTD_HOTPLUG_CPT;
1032 break;
1033 default:
1034 return true;
1035 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001036 }
1037
1038 return I915_READ(SDEISR) & bit;
1039}
1040
Jesse Barnesb24e7172011-01-04 15:09:30 -08001041static const char *state_string(bool enabled)
1042{
1043 return enabled ? "on" : "off";
1044}
1045
1046/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001047void assert_pll(struct drm_i915_private *dev_priv,
1048 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001049{
1050 int reg;
1051 u32 val;
1052 bool cur_state;
1053
1054 reg = DPLL(pipe);
1055 val = I915_READ(reg);
1056 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001057 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001058 "PLL state assertion failure (expected %s, current %s)\n",
1059 state_string(state), state_string(cur_state));
1060}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001061
Jani Nikula23538ef2013-08-27 15:12:22 +03001062/* XXX: the dsi pll is shared between MIPI DSI ports */
1063static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1064{
1065 u32 val;
1066 bool cur_state;
1067
1068 mutex_lock(&dev_priv->dpio_lock);
1069 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1070 mutex_unlock(&dev_priv->dpio_lock);
1071
1072 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001073 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001074 "DSI PLL state assertion failure (expected %s, current %s)\n",
1075 state_string(state), state_string(cur_state));
1076}
1077#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1078#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1079
Daniel Vetter55607e82013-06-16 21:42:39 +02001080struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001081intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001082{
Daniel Vettere2b78262013-06-07 23:10:03 +02001083 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1084
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001085 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001086 return NULL;
1087
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001088 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001089}
1090
Jesse Barnesb24e7172011-01-04 15:09:30 -08001091/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001092void assert_shared_dpll(struct drm_i915_private *dev_priv,
1093 struct intel_shared_dpll *pll,
1094 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001095{
Jesse Barnes040484a2011-01-03 12:14:26 -08001096 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001097 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001098
Chris Wilson92b27b02012-05-20 18:10:50 +01001099 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001100 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001101 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001102
Daniel Vetter53589012013-06-05 13:34:16 +02001103 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001104 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001105 "%s assertion failure (expected %s, current %s)\n",
1106 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001107}
Jesse Barnes040484a2011-01-03 12:14:26 -08001108
1109static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1110 enum pipe pipe, bool state)
1111{
1112 int reg;
1113 u32 val;
1114 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001115 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1116 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001117
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001118 if (HAS_DDI(dev_priv->dev)) {
1119 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001120 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001121 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001122 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001123 } else {
1124 reg = FDI_TX_CTL(pipe);
1125 val = I915_READ(reg);
1126 cur_state = !!(val & FDI_TX_ENABLE);
1127 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001128 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001129 "FDI TX state assertion failure (expected %s, current %s)\n",
1130 state_string(state), state_string(cur_state));
1131}
1132#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1133#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1134
1135static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1136 enum pipe pipe, bool state)
1137{
1138 int reg;
1139 u32 val;
1140 bool cur_state;
1141
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001142 reg = FDI_RX_CTL(pipe);
1143 val = I915_READ(reg);
1144 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001145 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001146 "FDI RX state assertion failure (expected %s, current %s)\n",
1147 state_string(state), state_string(cur_state));
1148}
1149#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1150#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1151
1152static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1153 enum pipe pipe)
1154{
1155 int reg;
1156 u32 val;
1157
1158 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001159 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001160 return;
1161
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001162 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001163 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001164 return;
1165
Jesse Barnes040484a2011-01-03 12:14:26 -08001166 reg = FDI_TX_CTL(pipe);
1167 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001168 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001169}
1170
Daniel Vetter55607e82013-06-16 21:42:39 +02001171void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1172 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001173{
1174 int reg;
1175 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001176 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001177
1178 reg = FDI_RX_CTL(pipe);
1179 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001180 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001181 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001182 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1183 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001184}
1185
Daniel Vetterb680c372014-09-19 18:27:27 +02001186void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1187 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001188{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001189 struct drm_device *dev = dev_priv->dev;
1190 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001191 u32 val;
1192 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001193 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001194
Jani Nikulabedd4db2014-08-22 15:04:13 +03001195 if (WARN_ON(HAS_DDI(dev)))
1196 return;
1197
1198 if (HAS_PCH_SPLIT(dev)) {
1199 u32 port_sel;
1200
Jesse Barnesea0760c2011-01-04 15:09:32 -08001201 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001202 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1203
1204 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1205 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1206 panel_pipe = PIPE_B;
1207 /* XXX: else fix for eDP */
1208 } else if (IS_VALLEYVIEW(dev)) {
1209 /* presumably write lock depends on pipe, not port select */
1210 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1211 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001212 } else {
1213 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001214 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1215 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001216 }
1217
1218 val = I915_READ(pp_reg);
1219 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001220 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001221 locked = false;
1222
Rob Clarke2c719b2014-12-15 13:56:32 -05001223 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001224 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001225 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001226}
1227
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001228static void assert_cursor(struct drm_i915_private *dev_priv,
1229 enum pipe pipe, bool state)
1230{
1231 struct drm_device *dev = dev_priv->dev;
1232 bool cur_state;
1233
Paulo Zanonid9d82082014-02-27 16:30:56 -03001234 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001235 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001236 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001237 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001238
Rob Clarke2c719b2014-12-15 13:56:32 -05001239 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001240 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1241 pipe_name(pipe), state_string(state), state_string(cur_state));
1242}
1243#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1244#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1245
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001246void assert_pipe(struct drm_i915_private *dev_priv,
1247 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001248{
1249 int reg;
1250 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001251 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001252 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1253 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001254
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001255 /* if we need the pipe quirk it must be always on */
1256 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1257 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001258 state = true;
1259
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001260 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001261 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001262 cur_state = false;
1263 } else {
1264 reg = PIPECONF(cpu_transcoder);
1265 val = I915_READ(reg);
1266 cur_state = !!(val & PIPECONF_ENABLE);
1267 }
1268
Rob Clarke2c719b2014-12-15 13:56:32 -05001269 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001270 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001271 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001272}
1273
Chris Wilson931872f2012-01-16 23:01:13 +00001274static void assert_plane(struct drm_i915_private *dev_priv,
1275 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001276{
1277 int reg;
1278 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001279 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001280
1281 reg = DSPCNTR(plane);
1282 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001283 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001284 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001285 "plane %c assertion failure (expected %s, current %s)\n",
1286 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001287}
1288
Chris Wilson931872f2012-01-16 23:01:13 +00001289#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1290#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1291
Jesse Barnesb24e7172011-01-04 15:09:30 -08001292static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1293 enum pipe pipe)
1294{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001295 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001296 int reg, i;
1297 u32 val;
1298 int cur_pipe;
1299
Ville Syrjälä653e1022013-06-04 13:49:05 +03001300 /* Primary planes are fixed to pipes on gen4+ */
1301 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001302 reg = DSPCNTR(pipe);
1303 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001304 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001305 "plane %c assertion failure, should be disabled but not\n",
1306 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001307 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001308 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001309
Jesse Barnesb24e7172011-01-04 15:09:30 -08001310 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001311 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001312 reg = DSPCNTR(i);
1313 val = I915_READ(reg);
1314 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1315 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001316 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001317 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1318 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001319 }
1320}
1321
Jesse Barnes19332d72013-03-28 09:55:38 -07001322static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1323 enum pipe pipe)
1324{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001325 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001326 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001327 u32 val;
1328
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001329 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001330 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001331 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001332 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001333 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1334 sprite, pipe_name(pipe));
1335 }
1336 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001337 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001338 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001339 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001340 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001341 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001342 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001343 }
1344 } else if (INTEL_INFO(dev)->gen >= 7) {
1345 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001346 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001347 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001348 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001349 plane_name(pipe), pipe_name(pipe));
1350 } else if (INTEL_INFO(dev)->gen >= 5) {
1351 reg = DVSCNTR(pipe);
1352 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001353 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001354 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1355 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001356 }
1357}
1358
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001359static void assert_vblank_disabled(struct drm_crtc *crtc)
1360{
Rob Clarke2c719b2014-12-15 13:56:32 -05001361 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001362 drm_crtc_vblank_put(crtc);
1363}
1364
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001365static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001366{
1367 u32 val;
1368 bool enabled;
1369
Rob Clarke2c719b2014-12-15 13:56:32 -05001370 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001371
Jesse Barnes92f25842011-01-04 15:09:34 -08001372 val = I915_READ(PCH_DREF_CONTROL);
1373 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1374 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001375 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001376}
1377
Daniel Vetterab9412b2013-05-03 11:49:46 +02001378static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1379 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001380{
1381 int reg;
1382 u32 val;
1383 bool enabled;
1384
Daniel Vetterab9412b2013-05-03 11:49:46 +02001385 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001386 val = I915_READ(reg);
1387 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001388 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001389 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1390 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001391}
1392
Keith Packard4e634382011-08-06 10:39:45 -07001393static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1394 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001395{
1396 if ((val & DP_PORT_EN) == 0)
1397 return false;
1398
1399 if (HAS_PCH_CPT(dev_priv->dev)) {
1400 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1401 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1402 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1403 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001404 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1405 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1406 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001407 } else {
1408 if ((val & DP_PIPE_MASK) != (pipe << 30))
1409 return false;
1410 }
1411 return true;
1412}
1413
Keith Packard1519b992011-08-06 10:35:34 -07001414static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1415 enum pipe pipe, u32 val)
1416{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001417 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001418 return false;
1419
1420 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001421 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001422 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001423 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1424 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1425 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001426 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001427 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001428 return false;
1429 }
1430 return true;
1431}
1432
1433static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1434 enum pipe pipe, u32 val)
1435{
1436 if ((val & LVDS_PORT_EN) == 0)
1437 return false;
1438
1439 if (HAS_PCH_CPT(dev_priv->dev)) {
1440 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1441 return false;
1442 } else {
1443 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1444 return false;
1445 }
1446 return true;
1447}
1448
1449static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1450 enum pipe pipe, u32 val)
1451{
1452 if ((val & ADPA_DAC_ENABLE) == 0)
1453 return false;
1454 if (HAS_PCH_CPT(dev_priv->dev)) {
1455 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1456 return false;
1457 } else {
1458 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1459 return false;
1460 }
1461 return true;
1462}
1463
Jesse Barnes291906f2011-02-02 12:28:03 -08001464static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001465 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001466{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001467 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001468 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001469 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001470 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001471
Rob Clarke2c719b2014-12-15 13:56:32 -05001472 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001473 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001474 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001475}
1476
1477static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1478 enum pipe pipe, int reg)
1479{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001480 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001481 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001482 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001483 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001484
Rob Clarke2c719b2014-12-15 13:56:32 -05001485 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001486 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001487 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001488}
1489
1490static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1491 enum pipe pipe)
1492{
1493 int reg;
1494 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001495
Keith Packardf0575e92011-07-25 22:12:43 -07001496 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1497 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1498 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001499
1500 reg = PCH_ADPA;
1501 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001502 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001503 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001504 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001505
1506 reg = PCH_LVDS;
1507 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001508 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001509 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001510 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001511
Paulo Zanonie2debe92013-02-18 19:00:27 -03001512 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1513 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1514 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001515}
1516
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001517static void intel_init_dpio(struct drm_device *dev)
1518{
1519 struct drm_i915_private *dev_priv = dev->dev_private;
1520
1521 if (!IS_VALLEYVIEW(dev))
1522 return;
1523
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001524 /*
1525 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1526 * CHV x1 PHY (DP/HDMI D)
1527 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1528 */
1529 if (IS_CHERRYVIEW(dev)) {
1530 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1531 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1532 } else {
1533 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1534 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001535}
1536
Ville Syrjäläd288f652014-10-28 13:20:22 +02001537static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001538 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001539{
Daniel Vetter426115c2013-07-11 22:13:42 +02001540 struct drm_device *dev = crtc->base.dev;
1541 struct drm_i915_private *dev_priv = dev->dev_private;
1542 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001543 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001544
Daniel Vetter426115c2013-07-11 22:13:42 +02001545 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001546
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001547 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001548 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1549
1550 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001551 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001552 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001553
Daniel Vetter426115c2013-07-11 22:13:42 +02001554 I915_WRITE(reg, dpll);
1555 POSTING_READ(reg);
1556 udelay(150);
1557
1558 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1559 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1560
Ville Syrjäläd288f652014-10-28 13:20:22 +02001561 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001562 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001563
1564 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001565 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001566 POSTING_READ(reg);
1567 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001568 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001569 POSTING_READ(reg);
1570 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001571 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001572 POSTING_READ(reg);
1573 udelay(150); /* wait for warmup */
1574}
1575
Ville Syrjäläd288f652014-10-28 13:20:22 +02001576static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001577 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001578{
1579 struct drm_device *dev = crtc->base.dev;
1580 struct drm_i915_private *dev_priv = dev->dev_private;
1581 int pipe = crtc->pipe;
1582 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001583 u32 tmp;
1584
1585 assert_pipe_disabled(dev_priv, crtc->pipe);
1586
1587 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1588
1589 mutex_lock(&dev_priv->dpio_lock);
1590
1591 /* Enable back the 10bit clock to display controller */
1592 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1593 tmp |= DPIO_DCLKP_EN;
1594 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1595
1596 /*
1597 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1598 */
1599 udelay(1);
1600
1601 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001602 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001603
1604 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001605 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001606 DRM_ERROR("PLL %d failed to lock\n", pipe);
1607
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001608 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001609 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001610 POSTING_READ(DPLL_MD(pipe));
1611
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001612 mutex_unlock(&dev_priv->dpio_lock);
1613}
1614
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001615static int intel_num_dvo_pipes(struct drm_device *dev)
1616{
1617 struct intel_crtc *crtc;
1618 int count = 0;
1619
1620 for_each_intel_crtc(dev, crtc)
1621 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001622 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001623
1624 return count;
1625}
1626
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001627static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001628{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001629 struct drm_device *dev = crtc->base.dev;
1630 struct drm_i915_private *dev_priv = dev->dev_private;
1631 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001632 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001633
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001634 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001635
1636 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001637 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001638
1639 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001640 if (IS_MOBILE(dev) && !IS_I830(dev))
1641 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001642
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001643 /* Enable DVO 2x clock on both PLLs if necessary */
1644 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1645 /*
1646 * It appears to be important that we don't enable this
1647 * for the current pipe before otherwise configuring the
1648 * PLL. No idea how this should be handled if multiple
1649 * DVO outputs are enabled simultaneosly.
1650 */
1651 dpll |= DPLL_DVO_2X_MODE;
1652 I915_WRITE(DPLL(!crtc->pipe),
1653 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1654 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001655
1656 /* Wait for the clocks to stabilize. */
1657 POSTING_READ(reg);
1658 udelay(150);
1659
1660 if (INTEL_INFO(dev)->gen >= 4) {
1661 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001662 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001663 } else {
1664 /* The pixel multiplier can only be updated once the
1665 * DPLL is enabled and the clocks are stable.
1666 *
1667 * So write it again.
1668 */
1669 I915_WRITE(reg, dpll);
1670 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001671
1672 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001673 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001674 POSTING_READ(reg);
1675 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001676 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001677 POSTING_READ(reg);
1678 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001679 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001680 POSTING_READ(reg);
1681 udelay(150); /* wait for warmup */
1682}
1683
1684/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001685 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001686 * @dev_priv: i915 private structure
1687 * @pipe: pipe PLL to disable
1688 *
1689 * Disable the PLL for @pipe, making sure the pipe is off first.
1690 *
1691 * Note! This is for pre-ILK only.
1692 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001693static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001694{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001695 struct drm_device *dev = crtc->base.dev;
1696 struct drm_i915_private *dev_priv = dev->dev_private;
1697 enum pipe pipe = crtc->pipe;
1698
1699 /* Disable DVO 2x clock on both PLLs if necessary */
1700 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001701 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001702 intel_num_dvo_pipes(dev) == 1) {
1703 I915_WRITE(DPLL(PIPE_B),
1704 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1705 I915_WRITE(DPLL(PIPE_A),
1706 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1707 }
1708
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001709 /* Don't disable pipe or pipe PLLs if needed */
1710 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1711 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001712 return;
1713
1714 /* Make sure the pipe isn't still relying on us */
1715 assert_pipe_disabled(dev_priv, pipe);
1716
Daniel Vetter50b44a42013-06-05 13:34:33 +02001717 I915_WRITE(DPLL(pipe), 0);
1718 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001719}
1720
Jesse Barnesf6071162013-10-01 10:41:38 -07001721static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1722{
1723 u32 val = 0;
1724
1725 /* Make sure the pipe isn't still relying on us */
1726 assert_pipe_disabled(dev_priv, pipe);
1727
Imre Deake5cbfbf2014-01-09 17:08:16 +02001728 /*
1729 * Leave integrated clock source and reference clock enabled for pipe B.
1730 * The latter is needed for VGA hotplug / manual detection.
1731 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001732 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001733 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001734 I915_WRITE(DPLL(pipe), val);
1735 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001736
1737}
1738
1739static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1740{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001741 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001742 u32 val;
1743
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001744 /* Make sure the pipe isn't still relying on us */
1745 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001746
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001747 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001748 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001749 if (pipe != PIPE_A)
1750 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1751 I915_WRITE(DPLL(pipe), val);
1752 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001753
1754 mutex_lock(&dev_priv->dpio_lock);
1755
1756 /* Disable 10bit clock to display controller */
1757 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1758 val &= ~DPIO_DCLKP_EN;
1759 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1760
Ville Syrjälä61407f62014-05-27 16:32:55 +03001761 /* disable left/right clock distribution */
1762 if (pipe != PIPE_B) {
1763 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1764 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1765 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1766 } else {
1767 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1768 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1769 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1770 }
1771
Ville Syrjäläd7520482014-04-09 13:28:59 +03001772 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001773}
1774
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001775void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1776 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001777{
1778 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001779 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001780
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001781 switch (dport->port) {
1782 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001783 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001784 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001785 break;
1786 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001787 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001788 dpll_reg = DPLL(0);
1789 break;
1790 case PORT_D:
1791 port_mask = DPLL_PORTD_READY_MASK;
1792 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001793 break;
1794 default:
1795 BUG();
1796 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001797
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001798 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001799 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001800 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001801}
1802
Daniel Vetterb14b1052014-04-24 23:55:13 +02001803static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1804{
1805 struct drm_device *dev = crtc->base.dev;
1806 struct drm_i915_private *dev_priv = dev->dev_private;
1807 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1808
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001809 if (WARN_ON(pll == NULL))
1810 return;
1811
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001812 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001813 if (pll->active == 0) {
1814 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1815 WARN_ON(pll->on);
1816 assert_shared_dpll_disabled(dev_priv, pll);
1817
1818 pll->mode_set(dev_priv, pll);
1819 }
1820}
1821
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001822/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001823 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001824 * @dev_priv: i915 private structure
1825 * @pipe: pipe PLL to enable
1826 *
1827 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1828 * drives the transcoder clock.
1829 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001830static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001831{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001832 struct drm_device *dev = crtc->base.dev;
1833 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001834 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001835
Daniel Vetter87a875b2013-06-05 13:34:19 +02001836 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001837 return;
1838
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001839 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001840 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001841
Damien Lespiau74dd6922014-07-29 18:06:17 +01001842 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001843 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001844 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001845
Daniel Vettercdbd2312013-06-05 13:34:03 +02001846 if (pll->active++) {
1847 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001848 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001849 return;
1850 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001851 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001852
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001853 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1854
Daniel Vetter46edb022013-06-05 13:34:12 +02001855 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001856 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001857 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001858}
1859
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001860static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001861{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001862 struct drm_device *dev = crtc->base.dev;
1863 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001864 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001865
Jesse Barnes92f25842011-01-04 15:09:34 -08001866 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001867 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001868 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001869 return;
1870
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001871 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001872 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001873
Daniel Vetter46edb022013-06-05 13:34:12 +02001874 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1875 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001876 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001877
Chris Wilson48da64a2012-05-13 20:16:12 +01001878 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001879 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001880 return;
1881 }
1882
Daniel Vettere9d69442013-06-05 13:34:15 +02001883 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001884 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001885 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001886 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001887
Daniel Vetter46edb022013-06-05 13:34:12 +02001888 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001889 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001890 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001891
1892 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001893}
1894
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001895static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1896 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001897{
Daniel Vetter23670b322012-11-01 09:15:30 +01001898 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001899 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001900 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001901 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001902
1903 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001904 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001905
1906 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001907 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001908 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001909
1910 /* FDI must be feeding us bits for PCH ports */
1911 assert_fdi_tx_enabled(dev_priv, pipe);
1912 assert_fdi_rx_enabled(dev_priv, pipe);
1913
Daniel Vetter23670b322012-11-01 09:15:30 +01001914 if (HAS_PCH_CPT(dev)) {
1915 /* Workaround: Set the timing override bit before enabling the
1916 * pch transcoder. */
1917 reg = TRANS_CHICKEN2(pipe);
1918 val = I915_READ(reg);
1919 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1920 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001921 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001922
Daniel Vetterab9412b2013-05-03 11:49:46 +02001923 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001924 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001925 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001926
1927 if (HAS_PCH_IBX(dev_priv->dev)) {
1928 /*
1929 * make the BPC in transcoder be consistent with
1930 * that in pipeconf reg.
1931 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001932 val &= ~PIPECONF_BPC_MASK;
1933 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001934 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001935
1936 val &= ~TRANS_INTERLACE_MASK;
1937 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001938 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001939 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001940 val |= TRANS_LEGACY_INTERLACED_ILK;
1941 else
1942 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001943 else
1944 val |= TRANS_PROGRESSIVE;
1945
Jesse Barnes040484a2011-01-03 12:14:26 -08001946 I915_WRITE(reg, val | TRANS_ENABLE);
1947 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001948 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001949}
1950
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001951static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001952 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001953{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001954 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001955
1956 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001957 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001958
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001959 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001960 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001961 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001962
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001963 /* Workaround: set timing override bit. */
1964 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001965 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001966 I915_WRITE(_TRANSA_CHICKEN2, val);
1967
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001968 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001969 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001970
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001971 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1972 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001973 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001974 else
1975 val |= TRANS_PROGRESSIVE;
1976
Daniel Vetterab9412b2013-05-03 11:49:46 +02001977 I915_WRITE(LPT_TRANSCONF, val);
1978 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001979 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001980}
1981
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001982static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1983 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001984{
Daniel Vetter23670b322012-11-01 09:15:30 +01001985 struct drm_device *dev = dev_priv->dev;
1986 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001987
1988 /* FDI relies on the transcoder */
1989 assert_fdi_tx_disabled(dev_priv, pipe);
1990 assert_fdi_rx_disabled(dev_priv, pipe);
1991
Jesse Barnes291906f2011-02-02 12:28:03 -08001992 /* Ports must be off as well */
1993 assert_pch_ports_disabled(dev_priv, pipe);
1994
Daniel Vetterab9412b2013-05-03 11:49:46 +02001995 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001996 val = I915_READ(reg);
1997 val &= ~TRANS_ENABLE;
1998 I915_WRITE(reg, val);
1999 /* wait for PCH transcoder off, transcoder state */
2000 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002001 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002002
2003 if (!HAS_PCH_IBX(dev)) {
2004 /* Workaround: Clear the timing override chicken bit again. */
2005 reg = TRANS_CHICKEN2(pipe);
2006 val = I915_READ(reg);
2007 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2008 I915_WRITE(reg, val);
2009 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002010}
2011
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002012static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002013{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002014 u32 val;
2015
Daniel Vetterab9412b2013-05-03 11:49:46 +02002016 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002017 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002018 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002019 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002020 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002021 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002022
2023 /* Workaround: clear timing override bit. */
2024 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002025 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002026 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002027}
2028
2029/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002030 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002031 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002032 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002033 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002034 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002035 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002036static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002037{
Paulo Zanoni03722642014-01-17 13:51:09 -02002038 struct drm_device *dev = crtc->base.dev;
2039 struct drm_i915_private *dev_priv = dev->dev_private;
2040 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002041 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2042 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002043 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002044 int reg;
2045 u32 val;
2046
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002047 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002048 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002049 assert_sprites_disabled(dev_priv, pipe);
2050
Paulo Zanoni681e5812012-12-06 11:12:38 -02002051 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002052 pch_transcoder = TRANSCODER_A;
2053 else
2054 pch_transcoder = pipe;
2055
Jesse Barnesb24e7172011-01-04 15:09:30 -08002056 /*
2057 * A pipe without a PLL won't actually be able to drive bits from
2058 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2059 * need the check.
2060 */
2061 if (!HAS_PCH_SPLIT(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002062 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002063 assert_dsi_pll_enabled(dev_priv);
2064 else
2065 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002066 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002067 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002068 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002069 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002070 assert_fdi_tx_pll_enabled(dev_priv,
2071 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002072 }
2073 /* FIXME: assert CPU port conditions for SNB+ */
2074 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002075
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002076 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002077 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002078 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002079 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2080 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002081 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002082 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002083
2084 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002085 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002086}
2087
2088/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002089 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002090 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002091 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002092 * Disable the pipe of @crtc, making sure that various hardware
2093 * specific requirements are met, if applicable, e.g. plane
2094 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002095 *
2096 * Will wait until the pipe has shut down before returning.
2097 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002098static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002099{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002100 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002101 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002102 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002103 int reg;
2104 u32 val;
2105
2106 /*
2107 * Make sure planes won't keep trying to pump pixels to us,
2108 * or we might hang the display.
2109 */
2110 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002111 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002112 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002113
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002114 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002115 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002116 if ((val & PIPECONF_ENABLE) == 0)
2117 return;
2118
Ville Syrjälä67adc642014-08-15 01:21:57 +03002119 /*
2120 * Double wide has implications for planes
2121 * so best keep it disabled when not needed.
2122 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002123 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002124 val &= ~PIPECONF_DOUBLE_WIDE;
2125
2126 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002127 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2128 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002129 val &= ~PIPECONF_ENABLE;
2130
2131 I915_WRITE(reg, val);
2132 if ((val & PIPECONF_ENABLE) == 0)
2133 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002134}
2135
Keith Packardd74362c2011-07-28 14:47:14 -07002136/*
2137 * Plane regs are double buffered, going from enabled->disabled needs a
2138 * trigger in order to latch. The display address reg provides this.
2139 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002140void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2141 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002142{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002143 struct drm_device *dev = dev_priv->dev;
2144 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002145
2146 I915_WRITE(reg, I915_READ(reg));
2147 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002148}
2149
Jesse Barnesb24e7172011-01-04 15:09:30 -08002150/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002151 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002152 * @plane: plane to be enabled
2153 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002154 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002155 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002156 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002157static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2158 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002159{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002160 struct drm_device *dev = plane->dev;
2161 struct drm_i915_private *dev_priv = dev->dev_private;
2162 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163
2164 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002165 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002166
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002167 if (intel_crtc->primary_enabled)
2168 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002169
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002170 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002171
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002172 dev_priv->display.update_primary_plane(crtc, plane->fb,
2173 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002174
2175 /*
2176 * BDW signals flip done immediately if the plane
2177 * is disabled, even if the plane enable is already
2178 * armed to occur at the next vblank :(
2179 */
2180 if (IS_BROADWELL(dev))
2181 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002182}
2183
Jesse Barnesb24e7172011-01-04 15:09:30 -08002184/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002185 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002186 * @plane: plane to be disabled
2187 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002188 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002189 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002190 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002191static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2192 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002193{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002194 struct drm_device *dev = plane->dev;
2195 struct drm_i915_private *dev_priv = dev->dev_private;
2196 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2197
Matt Roper32b7eee2014-12-24 07:59:06 -08002198 if (WARN_ON(!intel_crtc->active))
2199 return;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002200
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002201 if (!intel_crtc->primary_enabled)
2202 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002203
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002204 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002205
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002206 dev_priv->display.update_primary_plane(crtc, plane->fb,
2207 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002208}
2209
Chris Wilson693db182013-03-05 14:52:39 +00002210static bool need_vtd_wa(struct drm_device *dev)
2211{
2212#ifdef CONFIG_INTEL_IOMMU
2213 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2214 return true;
2215#endif
2216 return false;
2217}
2218
Damien Lespiauec2c9812015-01-20 12:51:45 +00002219int
Daniel Vetter091df6c2015-02-10 17:16:10 +00002220intel_fb_align_height(struct drm_device *dev, int height,
2221 uint32_t pixel_format,
2222 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002223{
2224 int tile_height;
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002225 uint32_t bits_per_pixel;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002226
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002227 switch (fb_format_modifier) {
2228 case DRM_FORMAT_MOD_NONE:
2229 tile_height = 1;
2230 break;
2231 case I915_FORMAT_MOD_X_TILED:
2232 tile_height = IS_GEN2(dev) ? 16 : 8;
2233 break;
2234 case I915_FORMAT_MOD_Y_TILED:
2235 tile_height = 32;
2236 break;
2237 case I915_FORMAT_MOD_Yf_TILED:
2238 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2239 switch (bits_per_pixel) {
2240 default:
2241 case 8:
2242 tile_height = 64;
2243 break;
2244 case 16:
2245 case 32:
2246 tile_height = 32;
2247 break;
2248 case 64:
2249 tile_height = 16;
2250 break;
2251 case 128:
2252 WARN_ONCE(1,
2253 "128-bit pixels are not supported for display!");
2254 tile_height = 16;
2255 break;
2256 }
2257 break;
2258 default:
2259 MISSING_CASE(fb_format_modifier);
2260 tile_height = 1;
2261 break;
2262 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002263
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002264 return ALIGN(height, tile_height);
2265}
2266
Chris Wilson127bd2a2010-07-23 23:32:05 +01002267int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002268intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2269 struct drm_framebuffer *fb,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002270 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002271{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002272 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002273 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002274 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002275 u32 alignment;
2276 int ret;
2277
Matt Roperebcdd392014-07-09 16:22:11 -07002278 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2279
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002280 switch (fb->modifier[0]) {
2281 case DRM_FORMAT_MOD_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002282 if (INTEL_INFO(dev)->gen >= 9)
2283 alignment = 256 * 1024;
2284 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002285 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002286 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002287 alignment = 4 * 1024;
2288 else
2289 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002290 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002291 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002292 if (INTEL_INFO(dev)->gen >= 9)
2293 alignment = 256 * 1024;
2294 else {
2295 /* pin() will align the object as required by fence */
2296 alignment = 0;
2297 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002298 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002299 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002300 case I915_FORMAT_MOD_Yf_TILED:
2301 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2302 "Y tiling bo slipped through, driver bug!\n"))
2303 return -EINVAL;
2304 alignment = 1 * 1024 * 1024;
2305 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002306 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002307 MISSING_CASE(fb->modifier[0]);
2308 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002309 }
2310
Chris Wilson693db182013-03-05 14:52:39 +00002311 /* Note that the w/a also requires 64 PTE of padding following the
2312 * bo. We currently fill all unused PTE with the shadow page and so
2313 * we should always have valid PTE following the scanout preventing
2314 * the VT-d warning.
2315 */
2316 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2317 alignment = 256 * 1024;
2318
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002319 /*
2320 * Global gtt pte registers are special registers which actually forward
2321 * writes to a chunk of system memory. Which means that there is no risk
2322 * that the register values disappear as soon as we call
2323 * intel_runtime_pm_put(), so it is correct to wrap only the
2324 * pin/unpin/fence and not more.
2325 */
2326 intel_runtime_pm_get(dev_priv);
2327
Chris Wilsonce453d82011-02-21 14:43:56 +00002328 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002329 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002330 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002331 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002332
2333 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2334 * fence, whereas 965+ only requires a fence if using
2335 * framebuffer compression. For simplicity, we always install
2336 * a fence as the cost is not that onerous.
2337 */
Chris Wilson06d98132012-04-17 15:31:24 +01002338 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002339 if (ret)
2340 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002341
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002342 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002343
Chris Wilsonce453d82011-02-21 14:43:56 +00002344 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002345 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002346 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002347
2348err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002349 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002350err_interruptible:
2351 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002352 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002353 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002354}
2355
Damien Lespiauf63bdb52015-02-10 19:32:24 +00002356static void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002357{
Matt Roperebcdd392014-07-09 16:22:11 -07002358 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2359
Chris Wilson1690e1e2011-12-14 13:57:08 +01002360 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002361 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002362}
2363
Daniel Vetterc2c75132012-07-05 12:17:30 +02002364/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2365 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002366unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2367 unsigned int tiling_mode,
2368 unsigned int cpp,
2369 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002370{
Chris Wilsonbc752862013-02-21 20:04:31 +00002371 if (tiling_mode != I915_TILING_NONE) {
2372 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002373
Chris Wilsonbc752862013-02-21 20:04:31 +00002374 tile_rows = *y / 8;
2375 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002376
Chris Wilsonbc752862013-02-21 20:04:31 +00002377 tiles = *x / (512/cpp);
2378 *x %= 512/cpp;
2379
2380 return tile_rows * pitch * 8 + tiles * 4096;
2381 } else {
2382 unsigned int offset;
2383
2384 offset = *y * pitch + *x * cpp;
2385 *y = 0;
2386 *x = (offset & 4095) / cpp;
2387 return offset & -4096;
2388 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002389}
2390
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002391static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002392{
2393 switch (format) {
2394 case DISPPLANE_8BPP:
2395 return DRM_FORMAT_C8;
2396 case DISPPLANE_BGRX555:
2397 return DRM_FORMAT_XRGB1555;
2398 case DISPPLANE_BGRX565:
2399 return DRM_FORMAT_RGB565;
2400 default:
2401 case DISPPLANE_BGRX888:
2402 return DRM_FORMAT_XRGB8888;
2403 case DISPPLANE_RGBX888:
2404 return DRM_FORMAT_XBGR8888;
2405 case DISPPLANE_BGRX101010:
2406 return DRM_FORMAT_XRGB2101010;
2407 case DISPPLANE_RGBX101010:
2408 return DRM_FORMAT_XBGR2101010;
2409 }
2410}
2411
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002412static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2413{
2414 switch (format) {
2415 case PLANE_CTL_FORMAT_RGB_565:
2416 return DRM_FORMAT_RGB565;
2417 default:
2418 case PLANE_CTL_FORMAT_XRGB_8888:
2419 if (rgb_order) {
2420 if (alpha)
2421 return DRM_FORMAT_ABGR8888;
2422 else
2423 return DRM_FORMAT_XBGR8888;
2424 } else {
2425 if (alpha)
2426 return DRM_FORMAT_ARGB8888;
2427 else
2428 return DRM_FORMAT_XRGB8888;
2429 }
2430 case PLANE_CTL_FORMAT_XRGB_2101010:
2431 if (rgb_order)
2432 return DRM_FORMAT_XBGR2101010;
2433 else
2434 return DRM_FORMAT_XRGB2101010;
2435 }
2436}
2437
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002438static bool
2439intel_alloc_plane_obj(struct intel_crtc *crtc,
2440 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002441{
2442 struct drm_device *dev = crtc->base.dev;
2443 struct drm_i915_gem_object *obj = NULL;
2444 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002445 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002446 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2447 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2448 PAGE_SIZE);
2449
2450 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002451
Chris Wilsonff2652e2014-03-10 08:07:02 +00002452 if (plane_config->size == 0)
2453 return false;
2454
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002455 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2456 base_aligned,
2457 base_aligned,
2458 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002459 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002460 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002461
Damien Lespiau49af4492015-01-20 12:51:44 +00002462 obj->tiling_mode = plane_config->tiling;
2463 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002464 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002465
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002466 mode_cmd.pixel_format = fb->pixel_format;
2467 mode_cmd.width = fb->width;
2468 mode_cmd.height = fb->height;
2469 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002470 mode_cmd.modifier[0] = fb->modifier[0];
2471 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002472
2473 mutex_lock(&dev->struct_mutex);
2474
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002475 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002476 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002477 DRM_DEBUG_KMS("intel fb init failed\n");
2478 goto out_unref_obj;
2479 }
2480
Daniel Vettera071fa02014-06-18 23:28:09 +02002481 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002482 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002483
2484 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2485 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002486
2487out_unref_obj:
2488 drm_gem_object_unreference(&obj->base);
2489 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002490 return false;
2491}
2492
Matt Roperafd65eb2015-02-03 13:10:04 -08002493/* Update plane->state->fb to match plane->fb after driver-internal updates */
2494static void
2495update_state_fb(struct drm_plane *plane)
2496{
2497 if (plane->fb == plane->state->fb)
2498 return;
2499
2500 if (plane->state->fb)
2501 drm_framebuffer_unreference(plane->state->fb);
2502 plane->state->fb = plane->fb;
2503 if (plane->state->fb)
2504 drm_framebuffer_reference(plane->state->fb);
2505}
2506
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002507static void
2508intel_find_plane_obj(struct intel_crtc *intel_crtc,
2509 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002510{
2511 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002512 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002513 struct drm_crtc *c;
2514 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002515 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002516
Damien Lespiau2d140302015-02-05 17:22:18 +00002517 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002518 return;
2519
Damien Lespiauf55548b2015-02-05 18:30:20 +00002520 if (intel_alloc_plane_obj(intel_crtc, plane_config)) {
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002521 struct drm_plane *primary = intel_crtc->base.primary;
2522
2523 primary->fb = &plane_config->fb->base;
2524 primary->state->crtc = &intel_crtc->base;
2525 update_state_fb(primary);
2526
Jesse Barnes484b41d2014-03-07 08:57:55 -08002527 return;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002528 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002529
Damien Lespiau2d140302015-02-05 17:22:18 +00002530 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002531
2532 /*
2533 * Failed to alloc the obj, check to see if we should share
2534 * an fb with another CRTC instead
2535 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002536 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002537 i = to_intel_crtc(c);
2538
2539 if (c == &intel_crtc->base)
2540 continue;
2541
Matt Roper2ff8fde2014-07-08 07:50:07 -07002542 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002543 continue;
2544
Matt Roper2ff8fde2014-07-08 07:50:07 -07002545 obj = intel_fb_obj(c->primary->fb);
2546 if (obj == NULL)
2547 continue;
2548
2549 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002550 struct drm_plane *primary = intel_crtc->base.primary;
2551
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002552 if (obj->tiling_mode != I915_TILING_NONE)
2553 dev_priv->preserve_bios_swizzle = true;
2554
Dave Airlie66e514c2014-04-03 07:51:54 +10002555 drm_framebuffer_reference(c->primary->fb);
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002556 primary->fb = c->primary->fb;
2557 primary->state->crtc = &intel_crtc->base;
Damien Lespiau5ba76c42015-02-05 17:22:15 +00002558 update_state_fb(intel_crtc->base.primary);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002559 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002560 break;
2561 }
2562 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002563}
2564
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002565static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2566 struct drm_framebuffer *fb,
2567 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002568{
2569 struct drm_device *dev = crtc->dev;
2570 struct drm_i915_private *dev_priv = dev->dev_private;
2571 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002572 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002573 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002574 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002575 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002576 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302577 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002578
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002579 if (!intel_crtc->primary_enabled) {
2580 I915_WRITE(reg, 0);
2581 if (INTEL_INFO(dev)->gen >= 4)
2582 I915_WRITE(DSPSURF(plane), 0);
2583 else
2584 I915_WRITE(DSPADDR(plane), 0);
2585 POSTING_READ(reg);
2586 return;
2587 }
2588
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002589 obj = intel_fb_obj(fb);
2590 if (WARN_ON(obj == NULL))
2591 return;
2592
2593 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2594
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002595 dspcntr = DISPPLANE_GAMMA_ENABLE;
2596
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002597 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002598
2599 if (INTEL_INFO(dev)->gen < 4) {
2600 if (intel_crtc->pipe == PIPE_B)
2601 dspcntr |= DISPPLANE_SEL_PIPE_B;
2602
2603 /* pipesrc and dspsize control the size that is scaled from,
2604 * which should always be the user's requested size.
2605 */
2606 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002607 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2608 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002609 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002610 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2611 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002612 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2613 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002614 I915_WRITE(PRIMPOS(plane), 0);
2615 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002616 }
2617
Ville Syrjälä57779d02012-10-31 17:50:14 +02002618 switch (fb->pixel_format) {
2619 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002620 dspcntr |= DISPPLANE_8BPP;
2621 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002622 case DRM_FORMAT_XRGB1555:
2623 case DRM_FORMAT_ARGB1555:
2624 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002625 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002626 case DRM_FORMAT_RGB565:
2627 dspcntr |= DISPPLANE_BGRX565;
2628 break;
2629 case DRM_FORMAT_XRGB8888:
2630 case DRM_FORMAT_ARGB8888:
2631 dspcntr |= DISPPLANE_BGRX888;
2632 break;
2633 case DRM_FORMAT_XBGR8888:
2634 case DRM_FORMAT_ABGR8888:
2635 dspcntr |= DISPPLANE_RGBX888;
2636 break;
2637 case DRM_FORMAT_XRGB2101010:
2638 case DRM_FORMAT_ARGB2101010:
2639 dspcntr |= DISPPLANE_BGRX101010;
2640 break;
2641 case DRM_FORMAT_XBGR2101010:
2642 case DRM_FORMAT_ABGR2101010:
2643 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002644 break;
2645 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002646 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002647 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002648
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002649 if (INTEL_INFO(dev)->gen >= 4 &&
2650 obj->tiling_mode != I915_TILING_NONE)
2651 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002652
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002653 if (IS_G4X(dev))
2654 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2655
Ville Syrjäläb98971272014-08-27 16:51:22 +03002656 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002657
Daniel Vetterc2c75132012-07-05 12:17:30 +02002658 if (INTEL_INFO(dev)->gen >= 4) {
2659 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002660 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002661 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002662 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002663 linear_offset -= intel_crtc->dspaddr_offset;
2664 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002665 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002666 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002667
Matt Roper8e7d6882015-01-21 16:35:41 -08002668 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302669 dspcntr |= DISPPLANE_ROTATE_180;
2670
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002671 x += (intel_crtc->config->pipe_src_w - 1);
2672 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302673
2674 /* Finding the last pixel of the last line of the display
2675 data and adding to linear_offset*/
2676 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002677 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2678 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302679 }
2680
2681 I915_WRITE(reg, dspcntr);
2682
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002683 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002684 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002685 I915_WRITE(DSPSURF(plane),
2686 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002687 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002688 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002689 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002690 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002691 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002692}
2693
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002694static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2695 struct drm_framebuffer *fb,
2696 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002697{
2698 struct drm_device *dev = crtc->dev;
2699 struct drm_i915_private *dev_priv = dev->dev_private;
2700 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002701 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002702 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002703 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002704 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002705 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302706 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002707
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002708 if (!intel_crtc->primary_enabled) {
2709 I915_WRITE(reg, 0);
2710 I915_WRITE(DSPSURF(plane), 0);
2711 POSTING_READ(reg);
2712 return;
2713 }
2714
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002715 obj = intel_fb_obj(fb);
2716 if (WARN_ON(obj == NULL))
2717 return;
2718
2719 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2720
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002721 dspcntr = DISPPLANE_GAMMA_ENABLE;
2722
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002723 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002724
2725 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2726 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2727
Ville Syrjälä57779d02012-10-31 17:50:14 +02002728 switch (fb->pixel_format) {
2729 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002730 dspcntr |= DISPPLANE_8BPP;
2731 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002732 case DRM_FORMAT_RGB565:
2733 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002734 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002735 case DRM_FORMAT_XRGB8888:
2736 case DRM_FORMAT_ARGB8888:
2737 dspcntr |= DISPPLANE_BGRX888;
2738 break;
2739 case DRM_FORMAT_XBGR8888:
2740 case DRM_FORMAT_ABGR8888:
2741 dspcntr |= DISPPLANE_RGBX888;
2742 break;
2743 case DRM_FORMAT_XRGB2101010:
2744 case DRM_FORMAT_ARGB2101010:
2745 dspcntr |= DISPPLANE_BGRX101010;
2746 break;
2747 case DRM_FORMAT_XBGR2101010:
2748 case DRM_FORMAT_ABGR2101010:
2749 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002750 break;
2751 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002752 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002753 }
2754
2755 if (obj->tiling_mode != I915_TILING_NONE)
2756 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002757
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002758 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002759 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002760
Ville Syrjäläb98971272014-08-27 16:51:22 +03002761 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002762 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002763 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002764 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002765 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002766 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002767 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302768 dspcntr |= DISPPLANE_ROTATE_180;
2769
2770 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002771 x += (intel_crtc->config->pipe_src_w - 1);
2772 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302773
2774 /* Finding the last pixel of the last line of the display
2775 data and adding to linear_offset*/
2776 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002777 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2778 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302779 }
2780 }
2781
2782 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002783
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002784 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002785 I915_WRITE(DSPSURF(plane),
2786 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002787 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002788 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2789 } else {
2790 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2791 I915_WRITE(DSPLINOFF(plane), linear_offset);
2792 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002793 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002794}
2795
Damien Lespiaub3218032015-02-27 11:15:18 +00002796u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2797 uint32_t pixel_format)
2798{
2799 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2800
2801 /*
2802 * The stride is either expressed as a multiple of 64 bytes
2803 * chunks for linear buffers or in number of tiles for tiled
2804 * buffers.
2805 */
2806 switch (fb_modifier) {
2807 case DRM_FORMAT_MOD_NONE:
2808 return 64;
2809 case I915_FORMAT_MOD_X_TILED:
2810 if (INTEL_INFO(dev)->gen == 2)
2811 return 128;
2812 return 512;
2813 case I915_FORMAT_MOD_Y_TILED:
2814 /* No need to check for old gens and Y tiling since this is
2815 * about the display engine and those will be blocked before
2816 * we get here.
2817 */
2818 return 128;
2819 case I915_FORMAT_MOD_Yf_TILED:
2820 if (bits_per_pixel == 8)
2821 return 64;
2822 else
2823 return 128;
2824 default:
2825 MISSING_CASE(fb_modifier);
2826 return 64;
2827 }
2828}
2829
Damien Lespiau70d21f02013-07-03 21:06:04 +01002830static void skylake_update_primary_plane(struct drm_crtc *crtc,
2831 struct drm_framebuffer *fb,
2832 int x, int y)
2833{
2834 struct drm_device *dev = crtc->dev;
2835 struct drm_i915_private *dev_priv = dev->dev_private;
2836 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002837 struct drm_i915_gem_object *obj;
2838 int pipe = intel_crtc->pipe;
Damien Lespiaub3218032015-02-27 11:15:18 +00002839 u32 plane_ctl, stride_div;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002840
2841 if (!intel_crtc->primary_enabled) {
2842 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2843 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2844 POSTING_READ(PLANE_CTL(pipe, 0));
2845 return;
2846 }
2847
2848 plane_ctl = PLANE_CTL_ENABLE |
2849 PLANE_CTL_PIPE_GAMMA_ENABLE |
2850 PLANE_CTL_PIPE_CSC_ENABLE;
2851
2852 switch (fb->pixel_format) {
2853 case DRM_FORMAT_RGB565:
2854 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2855 break;
2856 case DRM_FORMAT_XRGB8888:
2857 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2858 break;
Jani Nikulaf75fb422015-02-10 13:15:49 +02002859 case DRM_FORMAT_ARGB8888:
2860 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2861 plane_ctl |= PLANE_CTL_ALPHA_SW_PREMULTIPLY;
2862 break;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002863 case DRM_FORMAT_XBGR8888:
2864 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2865 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2866 break;
Jani Nikulaf75fb422015-02-10 13:15:49 +02002867 case DRM_FORMAT_ABGR8888:
2868 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2869 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2870 plane_ctl |= PLANE_CTL_ALPHA_SW_PREMULTIPLY;
2871 break;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002872 case DRM_FORMAT_XRGB2101010:
2873 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2874 break;
2875 case DRM_FORMAT_XBGR2101010:
2876 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2877 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2878 break;
2879 default:
2880 BUG();
2881 }
2882
Daniel Vetter30af77c2015-02-10 17:16:11 +00002883 switch (fb->modifier[0]) {
2884 case DRM_FORMAT_MOD_NONE:
Damien Lespiau70d21f02013-07-03 21:06:04 +01002885 break;
Daniel Vetter30af77c2015-02-10 17:16:11 +00002886 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau70d21f02013-07-03 21:06:04 +01002887 plane_ctl |= PLANE_CTL_TILED_X;
Damien Lespiaub3218032015-02-27 11:15:18 +00002888 break;
2889 case I915_FORMAT_MOD_Y_TILED:
2890 plane_ctl |= PLANE_CTL_TILED_Y;
2891 break;
2892 case I915_FORMAT_MOD_Yf_TILED:
2893 plane_ctl |= PLANE_CTL_TILED_YF;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002894 break;
2895 default:
Damien Lespiaub3218032015-02-27 11:15:18 +00002896 MISSING_CASE(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002897 }
2898
2899 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Matt Roper8e7d6882015-01-21 16:35:41 -08002900 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180))
Sonika Jindal1447dde2014-10-04 10:53:31 +01002901 plane_ctl |= PLANE_CTL_ROTATE_180;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002902
Damien Lespiaub3218032015-02-27 11:15:18 +00002903 obj = intel_fb_obj(fb);
2904 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
2905 fb->pixel_format);
2906
Damien Lespiau70d21f02013-07-03 21:06:04 +01002907 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2908
Damien Lespiau70d21f02013-07-03 21:06:04 +01002909 I915_WRITE(PLANE_POS(pipe, 0), 0);
2910 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2911 I915_WRITE(PLANE_SIZE(pipe, 0),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002912 (intel_crtc->config->pipe_src_h - 1) << 16 |
2913 (intel_crtc->config->pipe_src_w - 1));
Damien Lespiaub3218032015-02-27 11:15:18 +00002914 I915_WRITE(PLANE_STRIDE(pipe, 0), fb->pitches[0] / stride_div);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002915 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2916
2917 POSTING_READ(PLANE_SURF(pipe, 0));
2918}
2919
Jesse Barnes17638cd2011-06-24 12:19:23 -07002920/* Assume fb object is pinned & idle & fenced and just update base pointers */
2921static int
2922intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2923 int x, int y, enum mode_set_atomic state)
2924{
2925 struct drm_device *dev = crtc->dev;
2926 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002927
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002928 if (dev_priv->display.disable_fbc)
2929 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07002930
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002931 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2932
2933 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002934}
2935
Ville Syrjälä75147472014-11-24 18:28:11 +02002936static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002937{
Ville Syrjälä96a02912013-02-18 19:08:49 +02002938 struct drm_crtc *crtc;
2939
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002940 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002941 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2942 enum plane plane = intel_crtc->plane;
2943
2944 intel_prepare_page_flip(dev, plane);
2945 intel_finish_page_flip_plane(dev, plane);
2946 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002947}
2948
2949static void intel_update_primary_planes(struct drm_device *dev)
2950{
2951 struct drm_i915_private *dev_priv = dev->dev_private;
2952 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02002953
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002954 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2956
Rob Clark51fd3712013-11-19 12:10:12 -05002957 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002958 /*
2959 * FIXME: Once we have proper support for primary planes (and
2960 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002961 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002962 */
Matt Roperf4510a22014-04-01 15:22:40 -07002963 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002964 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002965 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002966 crtc->x,
2967 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002968 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002969 }
2970}
2971
Ville Syrjälä75147472014-11-24 18:28:11 +02002972void intel_prepare_reset(struct drm_device *dev)
2973{
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002974 struct drm_i915_private *dev_priv = to_i915(dev);
2975 struct intel_crtc *crtc;
2976
Ville Syrjälä75147472014-11-24 18:28:11 +02002977 /* no reset support for gen2 */
2978 if (IS_GEN2(dev))
2979 return;
2980
2981 /* reset doesn't touch the display */
2982 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
2983 return;
2984
2985 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002986
2987 /*
2988 * Disabling the crtcs gracefully seems nicer. Also the
2989 * g33 docs say we should at least disable all the planes.
2990 */
2991 for_each_intel_crtc(dev, crtc) {
2992 if (crtc->active)
2993 dev_priv->display.crtc_disable(&crtc->base);
2994 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002995}
2996
2997void intel_finish_reset(struct drm_device *dev)
2998{
2999 struct drm_i915_private *dev_priv = to_i915(dev);
3000
3001 /*
3002 * Flips in the rings will be nuked by the reset,
3003 * so complete all pending flips so that user space
3004 * will get its events and not get stuck.
3005 */
3006 intel_complete_page_flips(dev);
3007
3008 /* no reset support for gen2 */
3009 if (IS_GEN2(dev))
3010 return;
3011
3012 /* reset doesn't touch the display */
3013 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3014 /*
3015 * Flips in the rings have been nuked by the reset,
3016 * so update the base address of all primary
3017 * planes to the the last fb to make sure we're
3018 * showing the correct fb after a reset.
3019 */
3020 intel_update_primary_planes(dev);
3021 return;
3022 }
3023
3024 /*
3025 * The display has been reset as well,
3026 * so need a full re-initialization.
3027 */
3028 intel_runtime_pm_disable_interrupts(dev_priv);
3029 intel_runtime_pm_enable_interrupts(dev_priv);
3030
3031 intel_modeset_init_hw(dev);
3032
3033 spin_lock_irq(&dev_priv->irq_lock);
3034 if (dev_priv->display.hpd_irq_setup)
3035 dev_priv->display.hpd_irq_setup(dev);
3036 spin_unlock_irq(&dev_priv->irq_lock);
3037
3038 intel_modeset_setup_hw_state(dev, true);
3039
3040 intel_hpd_init(dev_priv);
3041
3042 drm_modeset_unlock_all(dev);
3043}
3044
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003045static int
Chris Wilson14667a42012-04-03 17:58:35 +01003046intel_finish_fb(struct drm_framebuffer *old_fb)
3047{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003048 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01003049 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3050 bool was_interruptible = dev_priv->mm.interruptible;
3051 int ret;
3052
Chris Wilson14667a42012-04-03 17:58:35 +01003053 /* Big Hammer, we also need to ensure that any pending
3054 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3055 * current scanout is retired before unpinning the old
3056 * framebuffer.
3057 *
3058 * This should only fail upon a hung GPU, in which case we
3059 * can safely continue.
3060 */
3061 dev_priv->mm.interruptible = false;
3062 ret = i915_gem_object_finish_gpu(obj);
3063 dev_priv->mm.interruptible = was_interruptible;
3064
3065 return ret;
3066}
3067
Chris Wilson7d5e3792014-03-04 13:15:08 +00003068static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3069{
3070 struct drm_device *dev = crtc->dev;
3071 struct drm_i915_private *dev_priv = dev->dev_private;
3072 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003073 bool pending;
3074
3075 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3076 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3077 return false;
3078
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003079 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003080 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003081 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003082
3083 return pending;
3084}
3085
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003086static void intel_update_pipe_size(struct intel_crtc *crtc)
3087{
3088 struct drm_device *dev = crtc->base.dev;
3089 struct drm_i915_private *dev_priv = dev->dev_private;
3090 const struct drm_display_mode *adjusted_mode;
3091
3092 if (!i915.fastboot)
3093 return;
3094
3095 /*
3096 * Update pipe size and adjust fitter if needed: the reason for this is
3097 * that in compute_mode_changes we check the native mode (not the pfit
3098 * mode) to see if we can flip rather than do a full mode set. In the
3099 * fastboot case, we'll flip, but if we don't update the pipesrc and
3100 * pfit state, we'll end up with a big fb scanned out into the wrong
3101 * sized surface.
3102 *
3103 * To fix this properly, we need to hoist the checks up into
3104 * compute_mode_changes (or above), check the actual pfit state and
3105 * whether the platform allows pfit disable with pipe active, and only
3106 * then update the pipesrc and pfit state, even on the flip path.
3107 */
3108
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003109 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003110
3111 I915_WRITE(PIPESRC(crtc->pipe),
3112 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3113 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003114 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003115 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3116 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003117 I915_WRITE(PF_CTL(crtc->pipe), 0);
3118 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3119 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3120 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003121 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3122 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003123}
3124
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003125static void intel_fdi_normal_train(struct drm_crtc *crtc)
3126{
3127 struct drm_device *dev = crtc->dev;
3128 struct drm_i915_private *dev_priv = dev->dev_private;
3129 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3130 int pipe = intel_crtc->pipe;
3131 u32 reg, temp;
3132
3133 /* enable normal train */
3134 reg = FDI_TX_CTL(pipe);
3135 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003136 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003137 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3138 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003139 } else {
3140 temp &= ~FDI_LINK_TRAIN_NONE;
3141 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003142 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003143 I915_WRITE(reg, temp);
3144
3145 reg = FDI_RX_CTL(pipe);
3146 temp = I915_READ(reg);
3147 if (HAS_PCH_CPT(dev)) {
3148 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3149 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3150 } else {
3151 temp &= ~FDI_LINK_TRAIN_NONE;
3152 temp |= FDI_LINK_TRAIN_NONE;
3153 }
3154 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3155
3156 /* wait one idle pattern time */
3157 POSTING_READ(reg);
3158 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003159
3160 /* IVB wants error correction enabled */
3161 if (IS_IVYBRIDGE(dev))
3162 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3163 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003164}
3165
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003166/* The FDI link training functions for ILK/Ibexpeak. */
3167static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3168{
3169 struct drm_device *dev = crtc->dev;
3170 struct drm_i915_private *dev_priv = dev->dev_private;
3171 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3172 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003173 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003174
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003175 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003176 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003177
Adam Jacksone1a44742010-06-25 15:32:14 -04003178 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3179 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003180 reg = FDI_RX_IMR(pipe);
3181 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003182 temp &= ~FDI_RX_SYMBOL_LOCK;
3183 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003184 I915_WRITE(reg, temp);
3185 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003186 udelay(150);
3187
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003188 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003189 reg = FDI_TX_CTL(pipe);
3190 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003191 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003192 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003193 temp &= ~FDI_LINK_TRAIN_NONE;
3194 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003195 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003196
Chris Wilson5eddb702010-09-11 13:48:45 +01003197 reg = FDI_RX_CTL(pipe);
3198 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003199 temp &= ~FDI_LINK_TRAIN_NONE;
3200 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003201 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3202
3203 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003204 udelay(150);
3205
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003206 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003207 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3208 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3209 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003210
Chris Wilson5eddb702010-09-11 13:48:45 +01003211 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003212 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003213 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003214 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3215
3216 if ((temp & FDI_RX_BIT_LOCK)) {
3217 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003218 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003219 break;
3220 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003221 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003222 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003223 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003224
3225 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003226 reg = FDI_TX_CTL(pipe);
3227 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003228 temp &= ~FDI_LINK_TRAIN_NONE;
3229 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003230 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003231
Chris Wilson5eddb702010-09-11 13:48:45 +01003232 reg = FDI_RX_CTL(pipe);
3233 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003234 temp &= ~FDI_LINK_TRAIN_NONE;
3235 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003236 I915_WRITE(reg, temp);
3237
3238 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003239 udelay(150);
3240
Chris Wilson5eddb702010-09-11 13:48:45 +01003241 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003242 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003243 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003244 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3245
3246 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003247 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003248 DRM_DEBUG_KMS("FDI train 2 done.\n");
3249 break;
3250 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003251 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003252 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003253 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003254
3255 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003256
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003257}
3258
Akshay Joshi0206e352011-08-16 15:34:10 -04003259static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003260 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3261 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3262 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3263 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3264};
3265
3266/* The FDI link training functions for SNB/Cougarpoint. */
3267static void gen6_fdi_link_train(struct drm_crtc *crtc)
3268{
3269 struct drm_device *dev = crtc->dev;
3270 struct drm_i915_private *dev_priv = dev->dev_private;
3271 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3272 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003273 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003274
Adam Jacksone1a44742010-06-25 15:32:14 -04003275 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3276 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003277 reg = FDI_RX_IMR(pipe);
3278 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003279 temp &= ~FDI_RX_SYMBOL_LOCK;
3280 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003281 I915_WRITE(reg, temp);
3282
3283 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003284 udelay(150);
3285
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003286 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003287 reg = FDI_TX_CTL(pipe);
3288 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003289 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003290 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003291 temp &= ~FDI_LINK_TRAIN_NONE;
3292 temp |= FDI_LINK_TRAIN_PATTERN_1;
3293 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3294 /* SNB-B */
3295 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003296 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003297
Daniel Vetterd74cf322012-10-26 10:58:13 +02003298 I915_WRITE(FDI_RX_MISC(pipe),
3299 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3300
Chris Wilson5eddb702010-09-11 13:48:45 +01003301 reg = FDI_RX_CTL(pipe);
3302 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003303 if (HAS_PCH_CPT(dev)) {
3304 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3305 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3306 } else {
3307 temp &= ~FDI_LINK_TRAIN_NONE;
3308 temp |= FDI_LINK_TRAIN_PATTERN_1;
3309 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003310 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3311
3312 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003313 udelay(150);
3314
Akshay Joshi0206e352011-08-16 15:34:10 -04003315 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003316 reg = FDI_TX_CTL(pipe);
3317 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003318 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3319 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003320 I915_WRITE(reg, temp);
3321
3322 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003323 udelay(500);
3324
Sean Paulfa37d392012-03-02 12:53:39 -05003325 for (retry = 0; retry < 5; retry++) {
3326 reg = FDI_RX_IIR(pipe);
3327 temp = I915_READ(reg);
3328 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3329 if (temp & FDI_RX_BIT_LOCK) {
3330 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3331 DRM_DEBUG_KMS("FDI train 1 done.\n");
3332 break;
3333 }
3334 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003335 }
Sean Paulfa37d392012-03-02 12:53:39 -05003336 if (retry < 5)
3337 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003338 }
3339 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003340 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003341
3342 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003343 reg = FDI_TX_CTL(pipe);
3344 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003345 temp &= ~FDI_LINK_TRAIN_NONE;
3346 temp |= FDI_LINK_TRAIN_PATTERN_2;
3347 if (IS_GEN6(dev)) {
3348 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3349 /* SNB-B */
3350 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3351 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003352 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003353
Chris Wilson5eddb702010-09-11 13:48:45 +01003354 reg = FDI_RX_CTL(pipe);
3355 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003356 if (HAS_PCH_CPT(dev)) {
3357 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3358 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3359 } else {
3360 temp &= ~FDI_LINK_TRAIN_NONE;
3361 temp |= FDI_LINK_TRAIN_PATTERN_2;
3362 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003363 I915_WRITE(reg, temp);
3364
3365 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003366 udelay(150);
3367
Akshay Joshi0206e352011-08-16 15:34:10 -04003368 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003369 reg = FDI_TX_CTL(pipe);
3370 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003371 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3372 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003373 I915_WRITE(reg, temp);
3374
3375 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003376 udelay(500);
3377
Sean Paulfa37d392012-03-02 12:53:39 -05003378 for (retry = 0; retry < 5; retry++) {
3379 reg = FDI_RX_IIR(pipe);
3380 temp = I915_READ(reg);
3381 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3382 if (temp & FDI_RX_SYMBOL_LOCK) {
3383 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3384 DRM_DEBUG_KMS("FDI train 2 done.\n");
3385 break;
3386 }
3387 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003388 }
Sean Paulfa37d392012-03-02 12:53:39 -05003389 if (retry < 5)
3390 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003391 }
3392 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003393 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003394
3395 DRM_DEBUG_KMS("FDI train done.\n");
3396}
3397
Jesse Barnes357555c2011-04-28 15:09:55 -07003398/* Manual link training for Ivy Bridge A0 parts */
3399static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3400{
3401 struct drm_device *dev = crtc->dev;
3402 struct drm_i915_private *dev_priv = dev->dev_private;
3403 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3404 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003405 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003406
3407 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3408 for train result */
3409 reg = FDI_RX_IMR(pipe);
3410 temp = I915_READ(reg);
3411 temp &= ~FDI_RX_SYMBOL_LOCK;
3412 temp &= ~FDI_RX_BIT_LOCK;
3413 I915_WRITE(reg, temp);
3414
3415 POSTING_READ(reg);
3416 udelay(150);
3417
Daniel Vetter01a415f2012-10-27 15:58:40 +02003418 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3419 I915_READ(FDI_RX_IIR(pipe)));
3420
Jesse Barnes139ccd32013-08-19 11:04:55 -07003421 /* Try each vswing and preemphasis setting twice before moving on */
3422 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3423 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003424 reg = FDI_TX_CTL(pipe);
3425 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003426 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3427 temp &= ~FDI_TX_ENABLE;
3428 I915_WRITE(reg, temp);
3429
3430 reg = FDI_RX_CTL(pipe);
3431 temp = I915_READ(reg);
3432 temp &= ~FDI_LINK_TRAIN_AUTO;
3433 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3434 temp &= ~FDI_RX_ENABLE;
3435 I915_WRITE(reg, temp);
3436
3437 /* enable CPU FDI TX and PCH FDI RX */
3438 reg = FDI_TX_CTL(pipe);
3439 temp = I915_READ(reg);
3440 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003441 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003442 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003443 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003444 temp |= snb_b_fdi_train_param[j/2];
3445 temp |= FDI_COMPOSITE_SYNC;
3446 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3447
3448 I915_WRITE(FDI_RX_MISC(pipe),
3449 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3450
3451 reg = FDI_RX_CTL(pipe);
3452 temp = I915_READ(reg);
3453 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3454 temp |= FDI_COMPOSITE_SYNC;
3455 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3456
3457 POSTING_READ(reg);
3458 udelay(1); /* should be 0.5us */
3459
3460 for (i = 0; i < 4; i++) {
3461 reg = FDI_RX_IIR(pipe);
3462 temp = I915_READ(reg);
3463 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3464
3465 if (temp & FDI_RX_BIT_LOCK ||
3466 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3467 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3468 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3469 i);
3470 break;
3471 }
3472 udelay(1); /* should be 0.5us */
3473 }
3474 if (i == 4) {
3475 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3476 continue;
3477 }
3478
3479 /* Train 2 */
3480 reg = FDI_TX_CTL(pipe);
3481 temp = I915_READ(reg);
3482 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3483 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3484 I915_WRITE(reg, temp);
3485
3486 reg = FDI_RX_CTL(pipe);
3487 temp = I915_READ(reg);
3488 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3489 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003490 I915_WRITE(reg, temp);
3491
3492 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003493 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003494
Jesse Barnes139ccd32013-08-19 11:04:55 -07003495 for (i = 0; i < 4; i++) {
3496 reg = FDI_RX_IIR(pipe);
3497 temp = I915_READ(reg);
3498 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003499
Jesse Barnes139ccd32013-08-19 11:04:55 -07003500 if (temp & FDI_RX_SYMBOL_LOCK ||
3501 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3502 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3503 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3504 i);
3505 goto train_done;
3506 }
3507 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003508 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003509 if (i == 4)
3510 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003511 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003512
Jesse Barnes139ccd32013-08-19 11:04:55 -07003513train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003514 DRM_DEBUG_KMS("FDI train done.\n");
3515}
3516
Daniel Vetter88cefb62012-08-12 19:27:14 +02003517static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003518{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003519 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003520 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003521 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003522 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003523
Jesse Barnesc64e3112010-09-10 11:27:03 -07003524
Jesse Barnes0e23b992010-09-10 11:10:00 -07003525 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003526 reg = FDI_RX_CTL(pipe);
3527 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003528 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003529 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003530 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003531 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3532
3533 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003534 udelay(200);
3535
3536 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003537 temp = I915_READ(reg);
3538 I915_WRITE(reg, temp | FDI_PCDCLK);
3539
3540 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003541 udelay(200);
3542
Paulo Zanoni20749732012-11-23 15:30:38 -02003543 /* Enable CPU FDI TX PLL, always on for Ironlake */
3544 reg = FDI_TX_CTL(pipe);
3545 temp = I915_READ(reg);
3546 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3547 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003548
Paulo Zanoni20749732012-11-23 15:30:38 -02003549 POSTING_READ(reg);
3550 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003551 }
3552}
3553
Daniel Vetter88cefb62012-08-12 19:27:14 +02003554static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3555{
3556 struct drm_device *dev = intel_crtc->base.dev;
3557 struct drm_i915_private *dev_priv = dev->dev_private;
3558 int pipe = intel_crtc->pipe;
3559 u32 reg, temp;
3560
3561 /* Switch from PCDclk to Rawclk */
3562 reg = FDI_RX_CTL(pipe);
3563 temp = I915_READ(reg);
3564 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3565
3566 /* Disable CPU FDI TX PLL */
3567 reg = FDI_TX_CTL(pipe);
3568 temp = I915_READ(reg);
3569 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3570
3571 POSTING_READ(reg);
3572 udelay(100);
3573
3574 reg = FDI_RX_CTL(pipe);
3575 temp = I915_READ(reg);
3576 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3577
3578 /* Wait for the clocks to turn off. */
3579 POSTING_READ(reg);
3580 udelay(100);
3581}
3582
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003583static void ironlake_fdi_disable(struct drm_crtc *crtc)
3584{
3585 struct drm_device *dev = crtc->dev;
3586 struct drm_i915_private *dev_priv = dev->dev_private;
3587 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3588 int pipe = intel_crtc->pipe;
3589 u32 reg, temp;
3590
3591 /* disable CPU FDI tx and PCH FDI rx */
3592 reg = FDI_TX_CTL(pipe);
3593 temp = I915_READ(reg);
3594 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3595 POSTING_READ(reg);
3596
3597 reg = FDI_RX_CTL(pipe);
3598 temp = I915_READ(reg);
3599 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003600 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003601 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3602
3603 POSTING_READ(reg);
3604 udelay(100);
3605
3606 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003607 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003608 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003609
3610 /* still set train pattern 1 */
3611 reg = FDI_TX_CTL(pipe);
3612 temp = I915_READ(reg);
3613 temp &= ~FDI_LINK_TRAIN_NONE;
3614 temp |= FDI_LINK_TRAIN_PATTERN_1;
3615 I915_WRITE(reg, temp);
3616
3617 reg = FDI_RX_CTL(pipe);
3618 temp = I915_READ(reg);
3619 if (HAS_PCH_CPT(dev)) {
3620 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3621 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3622 } else {
3623 temp &= ~FDI_LINK_TRAIN_NONE;
3624 temp |= FDI_LINK_TRAIN_PATTERN_1;
3625 }
3626 /* BPC in FDI rx is consistent with that in PIPECONF */
3627 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003628 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003629 I915_WRITE(reg, temp);
3630
3631 POSTING_READ(reg);
3632 udelay(100);
3633}
3634
Chris Wilson5dce5b932014-01-20 10:17:36 +00003635bool intel_has_pending_fb_unpin(struct drm_device *dev)
3636{
3637 struct intel_crtc *crtc;
3638
3639 /* Note that we don't need to be called with mode_config.lock here
3640 * as our list of CRTC objects is static for the lifetime of the
3641 * device and so cannot disappear as we iterate. Similarly, we can
3642 * happily treat the predicates as racy, atomic checks as userspace
3643 * cannot claim and pin a new fb without at least acquring the
3644 * struct_mutex and so serialising with us.
3645 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003646 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003647 if (atomic_read(&crtc->unpin_work_count) == 0)
3648 continue;
3649
3650 if (crtc->unpin_work)
3651 intel_wait_for_vblank(dev, crtc->pipe);
3652
3653 return true;
3654 }
3655
3656 return false;
3657}
3658
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003659static void page_flip_completed(struct intel_crtc *intel_crtc)
3660{
3661 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3662 struct intel_unpin_work *work = intel_crtc->unpin_work;
3663
3664 /* ensure that the unpin work is consistent wrt ->pending. */
3665 smp_rmb();
3666 intel_crtc->unpin_work = NULL;
3667
3668 if (work->event)
3669 drm_send_vblank_event(intel_crtc->base.dev,
3670 intel_crtc->pipe,
3671 work->event);
3672
3673 drm_crtc_vblank_put(&intel_crtc->base);
3674
3675 wake_up_all(&dev_priv->pending_flip_queue);
3676 queue_work(dev_priv->wq, &work->work);
3677
3678 trace_i915_flip_complete(intel_crtc->plane,
3679 work->pending_flip_obj);
3680}
3681
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003682void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003683{
Chris Wilson0f911282012-04-17 10:05:38 +01003684 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003685 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003686
Daniel Vetter2c10d572012-12-20 21:24:07 +01003687 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003688 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3689 !intel_crtc_has_pending_flip(crtc),
3690 60*HZ) == 0)) {
3691 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003692
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003693 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003694 if (intel_crtc->unpin_work) {
3695 WARN_ONCE(1, "Removing stuck page flip\n");
3696 page_flip_completed(intel_crtc);
3697 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003698 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003699 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003700
Chris Wilson975d5682014-08-20 13:13:34 +01003701 if (crtc->primary->fb) {
3702 mutex_lock(&dev->struct_mutex);
3703 intel_finish_fb(crtc->primary->fb);
3704 mutex_unlock(&dev->struct_mutex);
3705 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003706}
3707
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003708/* Program iCLKIP clock to the desired frequency */
3709static void lpt_program_iclkip(struct drm_crtc *crtc)
3710{
3711 struct drm_device *dev = crtc->dev;
3712 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003713 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003714 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3715 u32 temp;
3716
Daniel Vetter09153002012-12-12 14:06:44 +01003717 mutex_lock(&dev_priv->dpio_lock);
3718
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003719 /* It is necessary to ungate the pixclk gate prior to programming
3720 * the divisors, and gate it back when it is done.
3721 */
3722 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3723
3724 /* Disable SSCCTL */
3725 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003726 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3727 SBI_SSCCTL_DISABLE,
3728 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003729
3730 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003731 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003732 auxdiv = 1;
3733 divsel = 0x41;
3734 phaseinc = 0x20;
3735 } else {
3736 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003737 * but the adjusted_mode->crtc_clock in in KHz. To get the
3738 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003739 * convert the virtual clock precision to KHz here for higher
3740 * precision.
3741 */
3742 u32 iclk_virtual_root_freq = 172800 * 1000;
3743 u32 iclk_pi_range = 64;
3744 u32 desired_divisor, msb_divisor_value, pi_value;
3745
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003746 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003747 msb_divisor_value = desired_divisor / iclk_pi_range;
3748 pi_value = desired_divisor % iclk_pi_range;
3749
3750 auxdiv = 0;
3751 divsel = msb_divisor_value - 2;
3752 phaseinc = pi_value;
3753 }
3754
3755 /* This should not happen with any sane values */
3756 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3757 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3758 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3759 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3760
3761 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003762 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003763 auxdiv,
3764 divsel,
3765 phasedir,
3766 phaseinc);
3767
3768 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003769 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003770 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3771 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3772 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3773 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3774 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3775 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003776 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003777
3778 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003779 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003780 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3781 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003782 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003783
3784 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003785 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003786 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003787 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003788
3789 /* Wait for initialization time */
3790 udelay(24);
3791
3792 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003793
3794 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003795}
3796
Daniel Vetter275f01b22013-05-03 11:49:47 +02003797static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3798 enum pipe pch_transcoder)
3799{
3800 struct drm_device *dev = crtc->base.dev;
3801 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003802 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02003803
3804 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3805 I915_READ(HTOTAL(cpu_transcoder)));
3806 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3807 I915_READ(HBLANK(cpu_transcoder)));
3808 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3809 I915_READ(HSYNC(cpu_transcoder)));
3810
3811 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3812 I915_READ(VTOTAL(cpu_transcoder)));
3813 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3814 I915_READ(VBLANK(cpu_transcoder)));
3815 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3816 I915_READ(VSYNC(cpu_transcoder)));
3817 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3818 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3819}
3820
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003821static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003822{
3823 struct drm_i915_private *dev_priv = dev->dev_private;
3824 uint32_t temp;
3825
3826 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003827 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003828 return;
3829
3830 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3831 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3832
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003833 temp &= ~FDI_BC_BIFURCATION_SELECT;
3834 if (enable)
3835 temp |= FDI_BC_BIFURCATION_SELECT;
3836
3837 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003838 I915_WRITE(SOUTH_CHICKEN1, temp);
3839 POSTING_READ(SOUTH_CHICKEN1);
3840}
3841
3842static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3843{
3844 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003845
3846 switch (intel_crtc->pipe) {
3847 case PIPE_A:
3848 break;
3849 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003850 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003851 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003852 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003853 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003854
3855 break;
3856 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003857 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003858
3859 break;
3860 default:
3861 BUG();
3862 }
3863}
3864
Jesse Barnesf67a5592011-01-05 10:31:48 -08003865/*
3866 * Enable PCH resources required for PCH ports:
3867 * - PCH PLLs
3868 * - FDI training & RX/TX
3869 * - update transcoder timings
3870 * - DP transcoding bits
3871 * - transcoder
3872 */
3873static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003874{
3875 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003876 struct drm_i915_private *dev_priv = dev->dev_private;
3877 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3878 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003879 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003880
Daniel Vetterab9412b2013-05-03 11:49:46 +02003881 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003882
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003883 if (IS_IVYBRIDGE(dev))
3884 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3885
Daniel Vettercd986ab2012-10-26 10:58:12 +02003886 /* Write the TU size bits before fdi link training, so that error
3887 * detection works. */
3888 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3889 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3890
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003891 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003892 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003893
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003894 /* We need to program the right clock selection before writing the pixel
3895 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003896 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003897 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003898
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003899 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003900 temp |= TRANS_DPLL_ENABLE(pipe);
3901 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003902 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003903 temp |= sel;
3904 else
3905 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003906 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003907 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003908
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003909 /* XXX: pch pll's can be enabled any time before we enable the PCH
3910 * transcoder, and we actually should do this to not upset any PCH
3911 * transcoder that already use the clock when we share it.
3912 *
3913 * Note that enable_shared_dpll tries to do the right thing, but
3914 * get_shared_dpll unconditionally resets the pll - we need that to have
3915 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003916 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003917
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003918 /* set transcoder timing, panel must allow it */
3919 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003920 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003921
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003922 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003923
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003924 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003925 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003926 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003927 reg = TRANS_DP_CTL(pipe);
3928 temp = I915_READ(reg);
3929 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003930 TRANS_DP_SYNC_MASK |
3931 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003932 temp |= (TRANS_DP_OUTPUT_ENABLE |
3933 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003934 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003935
3936 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003937 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003938 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003939 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003940
3941 switch (intel_trans_dp_port_sel(crtc)) {
3942 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003943 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003944 break;
3945 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003946 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003947 break;
3948 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003949 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003950 break;
3951 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003952 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003953 }
3954
Chris Wilson5eddb702010-09-11 13:48:45 +01003955 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003956 }
3957
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003958 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003959}
3960
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003961static void lpt_pch_enable(struct drm_crtc *crtc)
3962{
3963 struct drm_device *dev = crtc->dev;
3964 struct drm_i915_private *dev_priv = dev->dev_private;
3965 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003966 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003967
Daniel Vetterab9412b2013-05-03 11:49:46 +02003968 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003969
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003970 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003971
Paulo Zanoni0540e482012-10-31 18:12:40 -02003972 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003973 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003974
Paulo Zanoni937bb612012-10-31 18:12:47 -02003975 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003976}
3977
Daniel Vetter716c2e52014-06-25 22:02:02 +03003978void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003979{
Daniel Vettere2b78262013-06-07 23:10:03 +02003980 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003981
3982 if (pll == NULL)
3983 return;
3984
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003985 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003986 WARN(1, "bad %s crtc mask\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003987 return;
3988 }
3989
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003990 pll->config.crtc_mask &= ~(1 << crtc->pipe);
3991 if (pll->config.crtc_mask == 0) {
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003992 WARN_ON(pll->on);
3993 WARN_ON(pll->active);
3994 }
3995
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003996 crtc->config->shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003997}
3998
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003999struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4000 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004001{
Daniel Vettere2b78262013-06-07 23:10:03 +02004002 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004003 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004004 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004005
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004006 if (HAS_PCH_IBX(dev_priv->dev)) {
4007 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004008 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004009 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004010
Daniel Vetter46edb022013-06-05 13:34:12 +02004011 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4012 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004013
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004014 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004015
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004016 goto found;
4017 }
4018
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004019 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4020 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004021
4022 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004023 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004024 continue;
4025
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004026 if (memcmp(&crtc_state->dpll_hw_state,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004027 &pll->new_config->hw_state,
4028 sizeof(pll->new_config->hw_state)) == 0) {
4029 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004030 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004031 pll->new_config->crtc_mask,
4032 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004033 goto found;
4034 }
4035 }
4036
4037 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004038 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4039 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004040 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004041 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4042 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004043 goto found;
4044 }
4045 }
4046
4047 return NULL;
4048
4049found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004050 if (pll->new_config->crtc_mask == 0)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004051 pll->new_config->hw_state = crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004052
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004053 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004054 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4055 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004056
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004057 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004058
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004059 return pll;
4060}
4061
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004062/**
4063 * intel_shared_dpll_start_config - start a new PLL staged config
4064 * @dev_priv: DRM device
4065 * @clear_pipes: mask of pipes that will have their PLLs freed
4066 *
4067 * Starts a new PLL staged config, copying the current config but
4068 * releasing the references of pipes specified in clear_pipes.
4069 */
4070static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
4071 unsigned clear_pipes)
4072{
4073 struct intel_shared_dpll *pll;
4074 enum intel_dpll_id i;
4075
4076 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4077 pll = &dev_priv->shared_dplls[i];
4078
4079 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
4080 GFP_KERNEL);
4081 if (!pll->new_config)
4082 goto cleanup;
4083
4084 pll->new_config->crtc_mask &= ~clear_pipes;
4085 }
4086
4087 return 0;
4088
4089cleanup:
4090 while (--i >= 0) {
4091 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveiraf354d732014-11-07 14:07:41 +02004092 kfree(pll->new_config);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004093 pll->new_config = NULL;
4094 }
4095
4096 return -ENOMEM;
4097}
4098
4099static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
4100{
4101 struct intel_shared_dpll *pll;
4102 enum intel_dpll_id i;
4103
4104 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4105 pll = &dev_priv->shared_dplls[i];
4106
4107 WARN_ON(pll->new_config == &pll->config);
4108
4109 pll->config = *pll->new_config;
4110 kfree(pll->new_config);
4111 pll->new_config = NULL;
4112 }
4113}
4114
4115static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4116{
4117 struct intel_shared_dpll *pll;
4118 enum intel_dpll_id i;
4119
4120 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4121 pll = &dev_priv->shared_dplls[i];
4122
4123 WARN_ON(pll->new_config == &pll->config);
4124
4125 kfree(pll->new_config);
4126 pll->new_config = NULL;
4127 }
4128}
4129
Daniel Vettera1520312013-05-03 11:49:50 +02004130static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004131{
4132 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004133 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004134 u32 temp;
4135
4136 temp = I915_READ(dslreg);
4137 udelay(500);
4138 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004139 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004140 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004141 }
4142}
4143
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004144static void skylake_pfit_enable(struct intel_crtc *crtc)
4145{
4146 struct drm_device *dev = crtc->base.dev;
4147 struct drm_i915_private *dev_priv = dev->dev_private;
4148 int pipe = crtc->pipe;
4149
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004150 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004151 I915_WRITE(PS_CTL(pipe), PS_ENABLE);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004152 I915_WRITE(PS_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4153 I915_WRITE(PS_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004154 }
4155}
4156
Jesse Barnesb074cec2013-04-25 12:55:02 -07004157static void ironlake_pfit_enable(struct intel_crtc *crtc)
4158{
4159 struct drm_device *dev = crtc->base.dev;
4160 struct drm_i915_private *dev_priv = dev->dev_private;
4161 int pipe = crtc->pipe;
4162
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004163 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004164 /* Force use of hard-coded filter coefficients
4165 * as some pre-programmed values are broken,
4166 * e.g. x201.
4167 */
4168 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4169 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4170 PF_PIPE_SEL_IVB(pipe));
4171 else
4172 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004173 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4174 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004175 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004176}
4177
Matt Roper4a3b8762014-12-23 10:41:51 -08004178static void intel_enable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004179{
4180 struct drm_device *dev = crtc->dev;
4181 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004182 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004183 struct intel_plane *intel_plane;
4184
Matt Roperaf2b6532014-04-01 15:22:32 -07004185 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4186 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004187 if (intel_plane->pipe == pipe)
4188 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004189 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004190}
4191
Matt Roper0d703d42015-03-04 10:49:04 -08004192/*
4193 * Disable a plane internally without actually modifying the plane's state.
4194 * This will allow us to easily restore the plane later by just reprogramming
4195 * its state.
4196 */
4197static void disable_plane_internal(struct drm_plane *plane)
4198{
4199 struct intel_plane *intel_plane = to_intel_plane(plane);
4200 struct drm_plane_state *state =
4201 plane->funcs->atomic_duplicate_state(plane);
4202 struct intel_plane_state *intel_state = to_intel_plane_state(state);
4203
4204 intel_state->visible = false;
4205 intel_plane->commit_plane(plane, intel_state);
4206
4207 intel_plane_destroy_state(plane, state);
4208}
4209
Matt Roper4a3b8762014-12-23 10:41:51 -08004210static void intel_disable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004211{
4212 struct drm_device *dev = crtc->dev;
4213 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004214 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004215 struct intel_plane *intel_plane;
4216
Matt Roperaf2b6532014-04-01 15:22:32 -07004217 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4218 intel_plane = to_intel_plane(plane);
Matt Roper0d703d42015-03-04 10:49:04 -08004219 if (plane->fb && intel_plane->pipe == pipe)
4220 disable_plane_internal(plane);
Matt Roperaf2b6532014-04-01 15:22:32 -07004221 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004222}
4223
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004224void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004225{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004226 struct drm_device *dev = crtc->base.dev;
4227 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004228
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004229 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004230 return;
4231
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004232 /* We can only enable IPS after we enable a plane and wait for a vblank */
4233 intel_wait_for_vblank(dev, crtc->pipe);
4234
Paulo Zanonid77e4532013-09-24 13:52:55 -03004235 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004236 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004237 mutex_lock(&dev_priv->rps.hw_lock);
4238 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4239 mutex_unlock(&dev_priv->rps.hw_lock);
4240 /* Quoting Art Runyan: "its not safe to expect any particular
4241 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004242 * mailbox." Moreover, the mailbox may return a bogus state,
4243 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004244 */
4245 } else {
4246 I915_WRITE(IPS_CTL, IPS_ENABLE);
4247 /* The bit only becomes 1 in the next vblank, so this wait here
4248 * is essentially intel_wait_for_vblank. If we don't have this
4249 * and don't wait for vblanks until the end of crtc_enable, then
4250 * the HW state readout code will complain that the expected
4251 * IPS_CTL value is not the one we read. */
4252 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4253 DRM_ERROR("Timed out waiting for IPS enable\n");
4254 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004255}
4256
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004257void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004258{
4259 struct drm_device *dev = crtc->base.dev;
4260 struct drm_i915_private *dev_priv = dev->dev_private;
4261
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004262 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004263 return;
4264
4265 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004266 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004267 mutex_lock(&dev_priv->rps.hw_lock);
4268 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4269 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004270 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4271 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4272 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004273 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004274 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004275 POSTING_READ(IPS_CTL);
4276 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004277
4278 /* We need to wait for a vblank before we can disable the plane. */
4279 intel_wait_for_vblank(dev, crtc->pipe);
4280}
4281
4282/** Loads the palette/gamma unit for the CRTC with the prepared values */
4283static void intel_crtc_load_lut(struct drm_crtc *crtc)
4284{
4285 struct drm_device *dev = crtc->dev;
4286 struct drm_i915_private *dev_priv = dev->dev_private;
4287 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4288 enum pipe pipe = intel_crtc->pipe;
4289 int palreg = PALETTE(pipe);
4290 int i;
4291 bool reenable_ips = false;
4292
4293 /* The clocks have to be on to load the palette. */
Matt Roper83d65732015-02-25 13:12:16 -08004294 if (!crtc->state->enable || !intel_crtc->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004295 return;
4296
4297 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004298 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004299 assert_dsi_pll_enabled(dev_priv);
4300 else
4301 assert_pll_enabled(dev_priv, pipe);
4302 }
4303
4304 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304305 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004306 palreg = LGC_PALETTE(pipe);
4307
4308 /* Workaround : Do not read or write the pipe palette/gamma data while
4309 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4310 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004311 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004312 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4313 GAMMA_MODE_MODE_SPLIT)) {
4314 hsw_disable_ips(intel_crtc);
4315 reenable_ips = true;
4316 }
4317
4318 for (i = 0; i < 256; i++) {
4319 I915_WRITE(palreg + 4 * i,
4320 (intel_crtc->lut_r[i] << 16) |
4321 (intel_crtc->lut_g[i] << 8) |
4322 intel_crtc->lut_b[i]);
4323 }
4324
4325 if (reenable_ips)
4326 hsw_enable_ips(intel_crtc);
4327}
4328
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004329static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4330{
4331 if (!enable && intel_crtc->overlay) {
4332 struct drm_device *dev = intel_crtc->base.dev;
4333 struct drm_i915_private *dev_priv = dev->dev_private;
4334
4335 mutex_lock(&dev->struct_mutex);
4336 dev_priv->mm.interruptible = false;
4337 (void) intel_overlay_switch_off(intel_crtc->overlay);
4338 dev_priv->mm.interruptible = true;
4339 mutex_unlock(&dev->struct_mutex);
4340 }
4341
4342 /* Let userspace switch the overlay on again. In most cases userspace
4343 * has to recompute where to put it anyway.
4344 */
4345}
4346
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004347static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004348{
4349 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004350 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4351 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004352
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004353 intel_enable_primary_hw_plane(crtc->primary, crtc);
Matt Roper4a3b8762014-12-23 10:41:51 -08004354 intel_enable_sprite_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004355 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004356 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004357
4358 hsw_enable_ips(intel_crtc);
4359
4360 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004361 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004362 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004363
4364 /*
4365 * FIXME: Once we grow proper nuclear flip support out of this we need
4366 * to compute the mask of flip planes precisely. For the time being
4367 * consider this a flip from a NULL plane.
4368 */
4369 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004370}
4371
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004372static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004373{
4374 struct drm_device *dev = crtc->dev;
4375 struct drm_i915_private *dev_priv = dev->dev_private;
4376 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4377 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004378
4379 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004380
Paulo Zanonie35fef22015-02-09 14:46:29 -02004381 if (dev_priv->fbc.crtc == intel_crtc)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004382 intel_fbc_disable(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004383
4384 hsw_disable_ips(intel_crtc);
4385
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004386 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004387 intel_crtc_update_cursor(crtc, false);
Matt Roper4a3b8762014-12-23 10:41:51 -08004388 intel_disable_sprite_planes(crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004389 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004390
Daniel Vetterf99d7062014-06-19 16:01:59 +02004391 /*
4392 * FIXME: Once we grow proper nuclear flip support out of this we need
4393 * to compute the mask of flip planes precisely. For the time being
4394 * consider this a flip to a NULL plane.
4395 */
4396 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004397}
4398
Jesse Barnesf67a5592011-01-05 10:31:48 -08004399static void ironlake_crtc_enable(struct drm_crtc *crtc)
4400{
4401 struct drm_device *dev = crtc->dev;
4402 struct drm_i915_private *dev_priv = dev->dev_private;
4403 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004404 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004405 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004406
Matt Roper83d65732015-02-25 13:12:16 -08004407 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02004408
Jesse Barnesf67a5592011-01-05 10:31:48 -08004409 if (intel_crtc->active)
4410 return;
4411
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004412 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004413 intel_prepare_shared_dpll(intel_crtc);
4414
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004415 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304416 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004417
4418 intel_set_pipe_timings(intel_crtc);
4419
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004420 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004421 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004422 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004423 }
4424
4425 ironlake_set_pipeconf(crtc);
4426
Jesse Barnesf67a5592011-01-05 10:31:48 -08004427 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004428
Daniel Vettera72e4c92014-09-30 10:56:47 +02004429 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4430 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004431
Daniel Vetterf6736a12013-06-05 13:34:30 +02004432 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004433 if (encoder->pre_enable)
4434 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004435
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004436 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004437 /* Note: FDI PLL enabling _must_ be done before we enable the
4438 * cpu pipes, hence this is separate from all the other fdi/pch
4439 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004440 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004441 } else {
4442 assert_fdi_tx_disabled(dev_priv, pipe);
4443 assert_fdi_rx_disabled(dev_priv, pipe);
4444 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004445
Jesse Barnesb074cec2013-04-25 12:55:02 -07004446 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004447
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004448 /*
4449 * On ILK+ LUT must be loaded before the pipe is running but with
4450 * clocks enabled
4451 */
4452 intel_crtc_load_lut(crtc);
4453
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004454 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004455 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004456
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004457 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004458 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004459
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004460 assert_vblank_disabled(crtc);
4461 drm_crtc_vblank_on(crtc);
4462
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004463 for_each_encoder_on_crtc(dev, crtc, encoder)
4464 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004465
4466 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004467 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004468
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004469 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004470}
4471
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004472/* IPS only exists on ULT machines and is tied to pipe A. */
4473static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4474{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004475 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004476}
4477
Paulo Zanonie4916942013-09-20 16:21:19 -03004478/*
4479 * This implements the workaround described in the "notes" section of the mode
4480 * set sequence documentation. When going from no pipes or single pipe to
4481 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4482 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4483 */
4484static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4485{
4486 struct drm_device *dev = crtc->base.dev;
4487 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4488
4489 /* We want to get the other_active_crtc only if there's only 1 other
4490 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004491 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004492 if (!crtc_it->active || crtc_it == crtc)
4493 continue;
4494
4495 if (other_active_crtc)
4496 return;
4497
4498 other_active_crtc = crtc_it;
4499 }
4500 if (!other_active_crtc)
4501 return;
4502
4503 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4504 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4505}
4506
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004507static void haswell_crtc_enable(struct drm_crtc *crtc)
4508{
4509 struct drm_device *dev = crtc->dev;
4510 struct drm_i915_private *dev_priv = dev->dev_private;
4511 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4512 struct intel_encoder *encoder;
4513 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004514
Matt Roper83d65732015-02-25 13:12:16 -08004515 WARN_ON(!crtc->state->enable);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004516
4517 if (intel_crtc->active)
4518 return;
4519
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004520 if (intel_crtc_to_shared_dpll(intel_crtc))
4521 intel_enable_shared_dpll(intel_crtc);
4522
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004523 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304524 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004525
4526 intel_set_pipe_timings(intel_crtc);
4527
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004528 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4529 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4530 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004531 }
4532
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004533 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004534 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004535 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004536 }
4537
4538 haswell_set_pipeconf(crtc);
4539
4540 intel_set_pipe_csc(crtc);
4541
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004542 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004543
Daniel Vettera72e4c92014-09-30 10:56:47 +02004544 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004545 for_each_encoder_on_crtc(dev, crtc, encoder)
4546 if (encoder->pre_enable)
4547 encoder->pre_enable(encoder);
4548
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004549 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004550 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4551 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004552 dev_priv->display.fdi_link_train(crtc);
4553 }
4554
Paulo Zanoni1f544382012-10-24 11:32:00 -02004555 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004556
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004557 if (IS_SKYLAKE(dev))
4558 skylake_pfit_enable(intel_crtc);
4559 else
4560 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004561
4562 /*
4563 * On ILK+ LUT must be loaded before the pipe is running but with
4564 * clocks enabled
4565 */
4566 intel_crtc_load_lut(crtc);
4567
Paulo Zanoni1f544382012-10-24 11:32:00 -02004568 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004569 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004570
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004571 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004572 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004573
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004574 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004575 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004576
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004577 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004578 intel_ddi_set_vc_payload_alloc(crtc, true);
4579
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004580 assert_vblank_disabled(crtc);
4581 drm_crtc_vblank_on(crtc);
4582
Jani Nikula8807e552013-08-30 19:40:32 +03004583 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004584 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004585 intel_opregion_notify_encoder(encoder, true);
4586 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004587
Paulo Zanonie4916942013-09-20 16:21:19 -03004588 /* If we change the relative order between pipe/planes enabling, we need
4589 * to change the workaround. */
4590 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004591 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004592}
4593
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004594static void skylake_pfit_disable(struct intel_crtc *crtc)
4595{
4596 struct drm_device *dev = crtc->base.dev;
4597 struct drm_i915_private *dev_priv = dev->dev_private;
4598 int pipe = crtc->pipe;
4599
4600 /* To avoid upsetting the power well on haswell only disable the pfit if
4601 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004602 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004603 I915_WRITE(PS_CTL(pipe), 0);
4604 I915_WRITE(PS_WIN_POS(pipe), 0);
4605 I915_WRITE(PS_WIN_SZ(pipe), 0);
4606 }
4607}
4608
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004609static void ironlake_pfit_disable(struct intel_crtc *crtc)
4610{
4611 struct drm_device *dev = crtc->base.dev;
4612 struct drm_i915_private *dev_priv = dev->dev_private;
4613 int pipe = crtc->pipe;
4614
4615 /* To avoid upsetting the power well on haswell only disable the pfit if
4616 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004617 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004618 I915_WRITE(PF_CTL(pipe), 0);
4619 I915_WRITE(PF_WIN_POS(pipe), 0);
4620 I915_WRITE(PF_WIN_SZ(pipe), 0);
4621 }
4622}
4623
Jesse Barnes6be4a602010-09-10 10:26:01 -07004624static void ironlake_crtc_disable(struct drm_crtc *crtc)
4625{
4626 struct drm_device *dev = crtc->dev;
4627 struct drm_i915_private *dev_priv = dev->dev_private;
4628 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004629 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004630 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004631 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004632
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004633 if (!intel_crtc->active)
4634 return;
4635
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004636 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004637
Daniel Vetterea9d7582012-07-10 10:42:52 +02004638 for_each_encoder_on_crtc(dev, crtc, encoder)
4639 encoder->disable(encoder);
4640
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004641 drm_crtc_vblank_off(crtc);
4642 assert_vblank_disabled(crtc);
4643
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004644 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004645 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02004646
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004647 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004648
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004649 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004650
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004651 for_each_encoder_on_crtc(dev, crtc, encoder)
4652 if (encoder->post_disable)
4653 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004654
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004655 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02004656 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004657
Daniel Vetterd925c592013-06-05 13:34:04 +02004658 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004659
Daniel Vetterd925c592013-06-05 13:34:04 +02004660 if (HAS_PCH_CPT(dev)) {
4661 /* disable TRANS_DP_CTL */
4662 reg = TRANS_DP_CTL(pipe);
4663 temp = I915_READ(reg);
4664 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4665 TRANS_DP_PORT_SEL_MASK);
4666 temp |= TRANS_DP_PORT_SEL_NONE;
4667 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004668
Daniel Vetterd925c592013-06-05 13:34:04 +02004669 /* disable DPLL_SEL */
4670 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004671 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004672 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004673 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004674
4675 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004676 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004677
4678 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004679 }
4680
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004681 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004682 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004683
4684 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004685 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004686 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004687}
4688
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004689static void haswell_crtc_disable(struct drm_crtc *crtc)
4690{
4691 struct drm_device *dev = crtc->dev;
4692 struct drm_i915_private *dev_priv = dev->dev_private;
4693 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4694 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004695 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004696
4697 if (!intel_crtc->active)
4698 return;
4699
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004700 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004701
Jani Nikula8807e552013-08-30 19:40:32 +03004702 for_each_encoder_on_crtc(dev, crtc, encoder) {
4703 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004704 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004705 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004706
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004707 drm_crtc_vblank_off(crtc);
4708 assert_vblank_disabled(crtc);
4709
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004710 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004711 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4712 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004713 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004714
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004715 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004716 intel_ddi_set_vc_payload_alloc(crtc, false);
4717
Paulo Zanoniad80a812012-10-24 16:06:19 -02004718 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004719
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004720 if (IS_SKYLAKE(dev))
4721 skylake_pfit_disable(intel_crtc);
4722 else
4723 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004724
Paulo Zanoni1f544382012-10-24 11:32:00 -02004725 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004726
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004727 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004728 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004729 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004730 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004731
Imre Deak97b040a2014-06-25 22:01:50 +03004732 for_each_encoder_on_crtc(dev, crtc, encoder)
4733 if (encoder->post_disable)
4734 encoder->post_disable(encoder);
4735
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004736 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004737 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004738
4739 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004740 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004741 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004742
4743 if (intel_crtc_to_shared_dpll(intel_crtc))
4744 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004745}
4746
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004747static void ironlake_crtc_off(struct drm_crtc *crtc)
4748{
4749 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004750 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004751}
4752
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004753
Jesse Barnes2dd24552013-04-25 12:55:01 -07004754static void i9xx_pfit_enable(struct intel_crtc *crtc)
4755{
4756 struct drm_device *dev = crtc->base.dev;
4757 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004758 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07004759
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02004760 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004761 return;
4762
Daniel Vetterc0b03412013-05-28 12:05:54 +02004763 /*
4764 * The panel fitter should only be adjusted whilst the pipe is disabled,
4765 * according to register description and PRM.
4766 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004767 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4768 assert_pipe_disabled(dev_priv, crtc->pipe);
4769
Jesse Barnesb074cec2013-04-25 12:55:02 -07004770 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4771 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004772
4773 /* Border color in case we don't scale up to the full screen. Black by
4774 * default, change to something else for debugging. */
4775 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004776}
4777
Dave Airlied05410f2014-06-05 13:22:59 +10004778static enum intel_display_power_domain port_to_power_domain(enum port port)
4779{
4780 switch (port) {
4781 case PORT_A:
4782 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4783 case PORT_B:
4784 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4785 case PORT_C:
4786 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4787 case PORT_D:
4788 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4789 default:
4790 WARN_ON_ONCE(1);
4791 return POWER_DOMAIN_PORT_OTHER;
4792 }
4793}
4794
Imre Deak77d22dc2014-03-05 16:20:52 +02004795#define for_each_power_domain(domain, mask) \
4796 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4797 if ((1 << (domain)) & (mask))
4798
Imre Deak319be8a2014-03-04 19:22:57 +02004799enum intel_display_power_domain
4800intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004801{
Imre Deak319be8a2014-03-04 19:22:57 +02004802 struct drm_device *dev = intel_encoder->base.dev;
4803 struct intel_digital_port *intel_dig_port;
4804
4805 switch (intel_encoder->type) {
4806 case INTEL_OUTPUT_UNKNOWN:
4807 /* Only DDI platforms should ever use this output type */
4808 WARN_ON_ONCE(!HAS_DDI(dev));
4809 case INTEL_OUTPUT_DISPLAYPORT:
4810 case INTEL_OUTPUT_HDMI:
4811 case INTEL_OUTPUT_EDP:
4812 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004813 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004814 case INTEL_OUTPUT_DP_MST:
4815 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4816 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004817 case INTEL_OUTPUT_ANALOG:
4818 return POWER_DOMAIN_PORT_CRT;
4819 case INTEL_OUTPUT_DSI:
4820 return POWER_DOMAIN_PORT_DSI;
4821 default:
4822 return POWER_DOMAIN_PORT_OTHER;
4823 }
4824}
4825
4826static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4827{
4828 struct drm_device *dev = crtc->dev;
4829 struct intel_encoder *intel_encoder;
4830 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4831 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004832 unsigned long mask;
4833 enum transcoder transcoder;
4834
4835 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4836
4837 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4838 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004839 if (intel_crtc->config->pch_pfit.enabled ||
4840 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004841 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4842
Imre Deak319be8a2014-03-04 19:22:57 +02004843 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4844 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4845
Imre Deak77d22dc2014-03-05 16:20:52 +02004846 return mask;
4847}
4848
Imre Deak77d22dc2014-03-05 16:20:52 +02004849static void modeset_update_crtc_power_domains(struct drm_device *dev)
4850{
4851 struct drm_i915_private *dev_priv = dev->dev_private;
4852 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4853 struct intel_crtc *crtc;
4854
4855 /*
4856 * First get all needed power domains, then put all unneeded, to avoid
4857 * any unnecessary toggling of the power wells.
4858 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004859 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004860 enum intel_display_power_domain domain;
4861
Matt Roper83d65732015-02-25 13:12:16 -08004862 if (!crtc->base.state->enable)
Imre Deak77d22dc2014-03-05 16:20:52 +02004863 continue;
4864
Imre Deak319be8a2014-03-04 19:22:57 +02004865 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004866
4867 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4868 intel_display_power_get(dev_priv, domain);
4869 }
4870
Ville Syrjälä50f6e502014-11-06 14:49:12 +02004871 if (dev_priv->display.modeset_global_resources)
4872 dev_priv->display.modeset_global_resources(dev);
4873
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004874 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004875 enum intel_display_power_domain domain;
4876
4877 for_each_power_domain(domain, crtc->enabled_power_domains)
4878 intel_display_power_put(dev_priv, domain);
4879
4880 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4881 }
4882
4883 intel_display_set_init_power(dev_priv, false);
4884}
4885
Ville Syrjälädfcab172014-06-13 13:37:47 +03004886/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004887static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004888{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004889 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004890
Jesse Barnes586f49d2013-11-04 16:06:59 -08004891 /* Obtain SKU information */
4892 mutex_lock(&dev_priv->dpio_lock);
4893 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4894 CCK_FUSE_HPLL_FREQ_MASK;
4895 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004896
Ville Syrjälädfcab172014-06-13 13:37:47 +03004897 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004898}
4899
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004900static void vlv_update_cdclk(struct drm_device *dev)
4901{
4902 struct drm_i915_private *dev_priv = dev->dev_private;
4903
4904 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03004905 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004906 dev_priv->vlv_cdclk_freq);
4907
4908 /*
4909 * Program the gmbus_freq based on the cdclk frequency.
4910 * BSpec erroneously claims we should aim for 4MHz, but
4911 * in fact 1MHz is the correct frequency.
4912 */
Ville Syrjälä6be1e3d2014-10-16 20:52:31 +03004913 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->vlv_cdclk_freq, 1000));
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004914}
4915
Jesse Barnes30a970c2013-11-04 13:48:12 -08004916/* Adjust CDclk dividers to allow high res or save power if possible */
4917static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4918{
4919 struct drm_i915_private *dev_priv = dev->dev_private;
4920 u32 val, cmd;
4921
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004922 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004923
Ville Syrjälädfcab172014-06-13 13:37:47 +03004924 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004925 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004926 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004927 cmd = 1;
4928 else
4929 cmd = 0;
4930
4931 mutex_lock(&dev_priv->rps.hw_lock);
4932 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4933 val &= ~DSPFREQGUAR_MASK;
4934 val |= (cmd << DSPFREQGUAR_SHIFT);
4935 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4936 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4937 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4938 50)) {
4939 DRM_ERROR("timed out waiting for CDclk change\n");
4940 }
4941 mutex_unlock(&dev_priv->rps.hw_lock);
4942
Ville Syrjälädfcab172014-06-13 13:37:47 +03004943 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004944 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004945
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004946 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004947
4948 mutex_lock(&dev_priv->dpio_lock);
4949 /* adjust cdclk divider */
4950 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004951 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004952 val |= divider;
4953 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004954
4955 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4956 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4957 50))
4958 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004959 mutex_unlock(&dev_priv->dpio_lock);
4960 }
4961
4962 mutex_lock(&dev_priv->dpio_lock);
4963 /* adjust self-refresh exit latency value */
4964 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4965 val &= ~0x7f;
4966
4967 /*
4968 * For high bandwidth configs, we set a higher latency in the bunit
4969 * so that the core display fetch happens in time to avoid underruns.
4970 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004971 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004972 val |= 4500 / 250; /* 4.5 usec */
4973 else
4974 val |= 3000 / 250; /* 3.0 usec */
4975 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4976 mutex_unlock(&dev_priv->dpio_lock);
4977
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004978 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004979}
4980
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004981static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4982{
4983 struct drm_i915_private *dev_priv = dev->dev_private;
4984 u32 val, cmd;
4985
4986 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4987
4988 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004989 case 333333:
4990 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004991 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004992 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004993 break;
4994 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01004995 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004996 return;
4997 }
4998
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02004999 /*
5000 * Specs are full of misinformation, but testing on actual
5001 * hardware has shown that we just need to write the desired
5002 * CCK divider into the Punit register.
5003 */
5004 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5005
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005006 mutex_lock(&dev_priv->rps.hw_lock);
5007 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5008 val &= ~DSPFREQGUAR_MASK_CHV;
5009 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5010 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5011 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5012 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5013 50)) {
5014 DRM_ERROR("timed out waiting for CDclk change\n");
5015 }
5016 mutex_unlock(&dev_priv->rps.hw_lock);
5017
5018 vlv_update_cdclk(dev);
5019}
5020
Jesse Barnes30a970c2013-11-04 13:48:12 -08005021static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5022 int max_pixclk)
5023{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005024 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005025 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005026
Jesse Barnes30a970c2013-11-04 13:48:12 -08005027 /*
5028 * Really only a few cases to deal with, as only 4 CDclks are supported:
5029 * 200MHz
5030 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005031 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005032 * 400MHz (VLV only)
5033 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5034 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005035 *
5036 * We seem to get an unstable or solid color picture at 200MHz.
5037 * Not sure what's wrong. For now use 200MHz only when all pipes
5038 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005039 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005040 if (!IS_CHERRYVIEW(dev_priv) &&
5041 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005042 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005043 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005044 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005045 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005046 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005047 else
5048 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005049}
5050
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005051/* compute the max pixel clock for new configuration */
5052static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005053{
5054 struct drm_device *dev = dev_priv->dev;
5055 struct intel_crtc *intel_crtc;
5056 int max_pixclk = 0;
5057
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005058 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005059 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005060 max_pixclk = max(max_pixclk,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005061 intel_crtc->new_config->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005062 }
5063
5064 return max_pixclk;
5065}
5066
5067static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005068 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005069{
5070 struct drm_i915_private *dev_priv = dev->dev_private;
5071 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005072 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005073
Imre Deakd60c4472014-03-27 17:45:10 +02005074 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
5075 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005076 return;
5077
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005078 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005079 for_each_intel_crtc(dev, intel_crtc)
Matt Roper83d65732015-02-25 13:12:16 -08005080 if (intel_crtc->base.state->enable)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005081 *prepare_pipes |= (1 << intel_crtc->pipe);
5082}
5083
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005084static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5085{
5086 unsigned int credits, default_credits;
5087
5088 if (IS_CHERRYVIEW(dev_priv))
5089 default_credits = PFI_CREDIT(12);
5090 else
5091 default_credits = PFI_CREDIT(8);
5092
5093 if (DIV_ROUND_CLOSEST(dev_priv->vlv_cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
5094 /* CHV suggested value is 31 or 63 */
5095 if (IS_CHERRYVIEW(dev_priv))
5096 credits = PFI_CREDIT_31;
5097 else
5098 credits = PFI_CREDIT(15);
5099 } else {
5100 credits = default_credits;
5101 }
5102
5103 /*
5104 * WA - write default credits before re-programming
5105 * FIXME: should we also set the resend bit here?
5106 */
5107 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5108 default_credits);
5109
5110 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5111 credits | PFI_CREDIT_RESEND);
5112
5113 /*
5114 * FIXME is this guaranteed to clear
5115 * immediately or should we poll for it?
5116 */
5117 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5118}
5119
Jesse Barnes30a970c2013-11-04 13:48:12 -08005120static void valleyview_modeset_global_resources(struct drm_device *dev)
5121{
5122 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005123 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005124 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
5125
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005126 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02005127 /*
5128 * FIXME: We can end up here with all power domains off, yet
5129 * with a CDCLK frequency other than the minimum. To account
5130 * for this take the PIPE-A power domain, which covers the HW
5131 * blocks needed for the following programming. This can be
5132 * removed once it's guaranteed that we get here either with
5133 * the minimum CDCLK set, or the required power domains
5134 * enabled.
5135 */
5136 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
5137
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005138 if (IS_CHERRYVIEW(dev))
5139 cherryview_set_cdclk(dev, req_cdclk);
5140 else
5141 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02005142
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005143 vlv_program_pfi_credits(dev_priv);
5144
Imre Deak738c05c2014-11-19 16:25:37 +02005145 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005146 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08005147}
5148
Jesse Barnes89b667f2013-04-18 14:51:36 -07005149static void valleyview_crtc_enable(struct drm_crtc *crtc)
5150{
5151 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005152 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005153 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5154 struct intel_encoder *encoder;
5155 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03005156 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005157
Matt Roper83d65732015-02-25 13:12:16 -08005158 WARN_ON(!crtc->state->enable);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005159
5160 if (intel_crtc->active)
5161 return;
5162
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005163 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05305164
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005165 if (!is_dsi) {
5166 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005167 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005168 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005169 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005170 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02005171
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005172 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305173 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005174
5175 intel_set_pipe_timings(intel_crtc);
5176
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005177 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
5178 struct drm_i915_private *dev_priv = dev->dev_private;
5179
5180 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5181 I915_WRITE(CHV_CANVAS(pipe), 0);
5182 }
5183
Daniel Vetter5b18e572014-04-24 23:55:06 +02005184 i9xx_set_pipeconf(intel_crtc);
5185
Jesse Barnes89b667f2013-04-18 14:51:36 -07005186 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005187
Daniel Vettera72e4c92014-09-30 10:56:47 +02005188 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005189
Jesse Barnes89b667f2013-04-18 14:51:36 -07005190 for_each_encoder_on_crtc(dev, crtc, encoder)
5191 if (encoder->pre_pll_enable)
5192 encoder->pre_pll_enable(encoder);
5193
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005194 if (!is_dsi) {
5195 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005196 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005197 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005198 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005199 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005200
5201 for_each_encoder_on_crtc(dev, crtc, encoder)
5202 if (encoder->pre_enable)
5203 encoder->pre_enable(encoder);
5204
Jesse Barnes2dd24552013-04-25 12:55:01 -07005205 i9xx_pfit_enable(intel_crtc);
5206
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005207 intel_crtc_load_lut(crtc);
5208
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005209 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005210 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005211
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005212 assert_vblank_disabled(crtc);
5213 drm_crtc_vblank_on(crtc);
5214
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005215 for_each_encoder_on_crtc(dev, crtc, encoder)
5216 encoder->enable(encoder);
5217
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005218 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005219
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005220 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005221 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005222}
5223
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005224static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5225{
5226 struct drm_device *dev = crtc->base.dev;
5227 struct drm_i915_private *dev_priv = dev->dev_private;
5228
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005229 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5230 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005231}
5232
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005233static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005234{
5235 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005236 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005237 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005238 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005239 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005240
Matt Roper83d65732015-02-25 13:12:16 -08005241 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02005242
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005243 if (intel_crtc->active)
5244 return;
5245
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005246 i9xx_set_pll_dividers(intel_crtc);
5247
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005248 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305249 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005250
5251 intel_set_pipe_timings(intel_crtc);
5252
Daniel Vetter5b18e572014-04-24 23:55:06 +02005253 i9xx_set_pipeconf(intel_crtc);
5254
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005255 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005256
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005257 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005258 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005259
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005260 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005261 if (encoder->pre_enable)
5262 encoder->pre_enable(encoder);
5263
Daniel Vetterf6736a12013-06-05 13:34:30 +02005264 i9xx_enable_pll(intel_crtc);
5265
Jesse Barnes2dd24552013-04-25 12:55:01 -07005266 i9xx_pfit_enable(intel_crtc);
5267
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005268 intel_crtc_load_lut(crtc);
5269
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005270 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005271 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005272
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005273 assert_vblank_disabled(crtc);
5274 drm_crtc_vblank_on(crtc);
5275
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005276 for_each_encoder_on_crtc(dev, crtc, encoder)
5277 encoder->enable(encoder);
5278
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005279 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005280
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005281 /*
5282 * Gen2 reports pipe underruns whenever all planes are disabled.
5283 * So don't enable underrun reporting before at least some planes
5284 * are enabled.
5285 * FIXME: Need to fix the logic to work when we turn off all planes
5286 * but leave the pipe running.
5287 */
5288 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005289 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005290
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005291 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005292 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005293}
5294
Daniel Vetter87476d62013-04-11 16:29:06 +02005295static void i9xx_pfit_disable(struct intel_crtc *crtc)
5296{
5297 struct drm_device *dev = crtc->base.dev;
5298 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02005299
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005300 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005301 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005302
5303 assert_pipe_disabled(dev_priv, crtc->pipe);
5304
Daniel Vetter328d8e82013-05-08 10:36:31 +02005305 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5306 I915_READ(PFIT_CONTROL));
5307 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005308}
5309
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005310static void i9xx_crtc_disable(struct drm_crtc *crtc)
5311{
5312 struct drm_device *dev = crtc->dev;
5313 struct drm_i915_private *dev_priv = dev->dev_private;
5314 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005315 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005316 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005317
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005318 if (!intel_crtc->active)
5319 return;
5320
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005321 /*
5322 * Gen2 reports pipe underruns whenever all planes are disabled.
5323 * So diasble underrun reporting before all the planes get disabled.
5324 * FIXME: Need to fix the logic to work when we turn off all planes
5325 * but leave the pipe running.
5326 */
5327 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005328 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005329
Imre Deak564ed192014-06-13 14:54:21 +03005330 /*
5331 * Vblank time updates from the shadow to live plane control register
5332 * are blocked if the memory self-refresh mode is active at that
5333 * moment. So to make sure the plane gets truly disabled, disable
5334 * first the self-refresh mode. The self-refresh enable bit in turn
5335 * will be checked/applied by the HW only at the next frame start
5336 * event which is after the vblank start event, so we need to have a
5337 * wait-for-vblank between disabling the plane and the pipe.
5338 */
5339 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005340 intel_crtc_disable_planes(crtc);
5341
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005342 /*
5343 * On gen2 planes are double buffered but the pipe isn't, so we must
5344 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03005345 * We also need to wait on all gmch platforms because of the
5346 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005347 */
Imre Deak564ed192014-06-13 14:54:21 +03005348 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005349
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005350 for_each_encoder_on_crtc(dev, crtc, encoder)
5351 encoder->disable(encoder);
5352
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005353 drm_crtc_vblank_off(crtc);
5354 assert_vblank_disabled(crtc);
5355
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005356 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005357
Daniel Vetter87476d62013-04-11 16:29:06 +02005358 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005359
Jesse Barnes89b667f2013-04-18 14:51:36 -07005360 for_each_encoder_on_crtc(dev, crtc, encoder)
5361 if (encoder->post_disable)
5362 encoder->post_disable(encoder);
5363
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005364 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005365 if (IS_CHERRYVIEW(dev))
5366 chv_disable_pll(dev_priv, pipe);
5367 else if (IS_VALLEYVIEW(dev))
5368 vlv_disable_pll(dev_priv, pipe);
5369 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005370 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005371 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005372
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005373 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005374 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005375
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005376 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005377 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005378
Daniel Vetterefa96242014-04-24 23:55:02 +02005379 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005380 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02005381 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005382}
5383
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005384static void i9xx_crtc_off(struct drm_crtc *crtc)
5385{
5386}
5387
Borun Fub04c5bd2014-07-12 10:02:27 +05305388/* Master function to enable/disable CRTC and corresponding power wells */
5389void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005390{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005391 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005392 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005393 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005394 enum intel_display_power_domain domain;
5395 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005396
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005397 if (enable) {
5398 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005399 domains = get_crtc_power_domains(crtc);
5400 for_each_power_domain(domain, domains)
5401 intel_display_power_get(dev_priv, domain);
5402 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005403
5404 dev_priv->display.crtc_enable(crtc);
5405 }
5406 } else {
5407 if (intel_crtc->active) {
5408 dev_priv->display.crtc_disable(crtc);
5409
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005410 domains = intel_crtc->enabled_power_domains;
5411 for_each_power_domain(domain, domains)
5412 intel_display_power_put(dev_priv, domain);
5413 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005414 }
5415 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305416}
5417
5418/**
5419 * Sets the power management mode of the pipe and plane.
5420 */
5421void intel_crtc_update_dpms(struct drm_crtc *crtc)
5422{
5423 struct drm_device *dev = crtc->dev;
5424 struct intel_encoder *intel_encoder;
5425 bool enable = false;
5426
5427 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5428 enable |= intel_encoder->connectors_active;
5429
5430 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005431}
5432
Daniel Vetter976f8a22012-07-08 22:34:21 +02005433static void intel_crtc_disable(struct drm_crtc *crtc)
5434{
5435 struct drm_device *dev = crtc->dev;
5436 struct drm_connector *connector;
5437 struct drm_i915_private *dev_priv = dev->dev_private;
5438
5439 /* crtc should still be enabled when we disable it. */
Matt Roper83d65732015-02-25 13:12:16 -08005440 WARN_ON(!crtc->state->enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005441
5442 dev_priv->display.crtc_disable(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005443 dev_priv->display.off(crtc);
5444
Gustavo Padovan455a6802014-12-01 15:40:11 -08005445 crtc->primary->funcs->disable_plane(crtc->primary);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005446
5447 /* Update computed state. */
5448 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5449 if (!connector->encoder || !connector->encoder->crtc)
5450 continue;
5451
5452 if (connector->encoder->crtc != crtc)
5453 continue;
5454
5455 connector->dpms = DRM_MODE_DPMS_OFF;
5456 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005457 }
5458}
5459
Chris Wilsonea5b2132010-08-04 13:50:23 +01005460void intel_encoder_destroy(struct drm_encoder *encoder)
5461{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005462 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005463
Chris Wilsonea5b2132010-08-04 13:50:23 +01005464 drm_encoder_cleanup(encoder);
5465 kfree(intel_encoder);
5466}
5467
Damien Lespiau92373292013-08-08 22:28:57 +01005468/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005469 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5470 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005471static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005472{
5473 if (mode == DRM_MODE_DPMS_ON) {
5474 encoder->connectors_active = true;
5475
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005476 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005477 } else {
5478 encoder->connectors_active = false;
5479
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005480 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005481 }
5482}
5483
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005484/* Cross check the actual hw state with our own modeset state tracking (and it's
5485 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005486static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005487{
5488 if (connector->get_hw_state(connector)) {
5489 struct intel_encoder *encoder = connector->encoder;
5490 struct drm_crtc *crtc;
5491 bool encoder_enabled;
5492 enum pipe pipe;
5493
5494 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5495 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005496 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005497
Dave Airlie0e32b392014-05-02 14:02:48 +10005498 /* there is no real hw state for MST connectors */
5499 if (connector->mst_port)
5500 return;
5501
Rob Clarke2c719b2014-12-15 13:56:32 -05005502 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005503 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005504 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005505 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005506
Dave Airlie36cd7442014-05-02 13:44:18 +10005507 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05005508 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10005509 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005510
Dave Airlie36cd7442014-05-02 13:44:18 +10005511 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05005512 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
5513 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10005514 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005515
Dave Airlie36cd7442014-05-02 13:44:18 +10005516 crtc = encoder->base.crtc;
5517
Matt Roper83d65732015-02-25 13:12:16 -08005518 I915_STATE_WARN(!crtc->state->enable,
5519 "crtc not enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005520 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5521 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10005522 "encoder active on the wrong pipe\n");
5523 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005524 }
5525}
5526
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005527/* Even simpler default implementation, if there's really no special case to
5528 * consider. */
5529void intel_connector_dpms(struct drm_connector *connector, int mode)
5530{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005531 /* All the simple cases only support two dpms states. */
5532 if (mode != DRM_MODE_DPMS_ON)
5533 mode = DRM_MODE_DPMS_OFF;
5534
5535 if (mode == connector->dpms)
5536 return;
5537
5538 connector->dpms = mode;
5539
5540 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01005541 if (connector->encoder)
5542 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005543
Daniel Vetterb9805142012-08-31 17:37:33 +02005544 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005545}
5546
Daniel Vetterf0947c32012-07-02 13:10:34 +02005547/* Simple connector->get_hw_state implementation for encoders that support only
5548 * one connector and no cloning and hence the encoder state determines the state
5549 * of the connector. */
5550bool intel_connector_get_hw_state(struct intel_connector *connector)
5551{
Daniel Vetter24929352012-07-02 20:28:59 +02005552 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005553 struct intel_encoder *encoder = connector->encoder;
5554
5555 return encoder->get_hw_state(encoder, &pipe);
5556}
5557
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02005558static int pipe_required_fdi_lanes(struct drm_device *dev, enum pipe pipe)
5559{
5560 struct intel_crtc *crtc =
5561 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
5562
5563 if (crtc->base.state->enable &&
5564 crtc->config->has_pch_encoder)
5565 return crtc->config->fdi_lanes;
5566
5567 return 0;
5568}
5569
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005570static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005571 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005572{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005573 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5574 pipe_name(pipe), pipe_config->fdi_lanes);
5575 if (pipe_config->fdi_lanes > 4) {
5576 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5577 pipe_name(pipe), pipe_config->fdi_lanes);
5578 return false;
5579 }
5580
Paulo Zanonibafb6552013-11-02 21:07:44 -07005581 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005582 if (pipe_config->fdi_lanes > 2) {
5583 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5584 pipe_config->fdi_lanes);
5585 return false;
5586 } else {
5587 return true;
5588 }
5589 }
5590
5591 if (INTEL_INFO(dev)->num_pipes == 2)
5592 return true;
5593
5594 /* Ivybridge 3 pipe is really complicated */
5595 switch (pipe) {
5596 case PIPE_A:
5597 return true;
5598 case PIPE_B:
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02005599 if (pipe_config->fdi_lanes > 2 &&
5600 pipe_required_fdi_lanes(dev, PIPE_C) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005601 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5602 pipe_name(pipe), pipe_config->fdi_lanes);
5603 return false;
5604 }
5605 return true;
5606 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02005607 if (pipe_config->fdi_lanes > 2) {
5608 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
5609 pipe_name(pipe), pipe_config->fdi_lanes);
5610 return false;
5611 }
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02005612 if (pipe_required_fdi_lanes(dev, PIPE_B) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005613 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5614 return false;
5615 }
5616 return true;
5617 default:
5618 BUG();
5619 }
5620}
5621
Daniel Vettere29c22c2013-02-21 00:00:16 +01005622#define RETRY 1
5623static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005624 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005625{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005626 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005627 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005628 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005629 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005630
Daniel Vettere29c22c2013-02-21 00:00:16 +01005631retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005632 /* FDI is a binary signal running at ~2.7GHz, encoding
5633 * each output octet as 10 bits. The actual frequency
5634 * is stored as a divider into a 100MHz clock, and the
5635 * mode pixel clock is stored in units of 1KHz.
5636 * Hence the bw of each lane in terms of the mode signal
5637 * is:
5638 */
5639 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5640
Damien Lespiau241bfc32013-09-25 16:45:37 +01005641 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005642
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005643 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005644 pipe_config->pipe_bpp);
5645
5646 pipe_config->fdi_lanes = lane;
5647
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005648 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005649 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005650
Daniel Vettere29c22c2013-02-21 00:00:16 +01005651 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5652 intel_crtc->pipe, pipe_config);
5653 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5654 pipe_config->pipe_bpp -= 2*3;
5655 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5656 pipe_config->pipe_bpp);
5657 needs_recompute = true;
5658 pipe_config->bw_constrained = true;
5659
5660 goto retry;
5661 }
5662
5663 if (needs_recompute)
5664 return RETRY;
5665
5666 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005667}
5668
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005669static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005670 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005671{
Jani Nikulad330a952014-01-21 11:24:25 +02005672 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005673 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005674 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005675}
5676
Daniel Vettera43f6e02013-06-07 23:10:32 +02005677static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005678 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005679{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005680 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02005681 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005682 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005683
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005684 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005685 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005686 int clock_limit =
5687 dev_priv->display.get_display_clock_speed(dev);
5688
5689 /*
5690 * Enable pixel doubling when the dot clock
5691 * is > 90% of the (display) core speed.
5692 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005693 * GDG double wide on either pipe,
5694 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005695 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005696 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005697 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005698 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005699 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005700 }
5701
Damien Lespiau241bfc32013-09-25 16:45:37 +01005702 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005703 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005704 }
Chris Wilson89749352010-09-12 18:25:19 +01005705
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005706 /*
5707 * Pipe horizontal size must be even in:
5708 * - DVO ganged mode
5709 * - LVDS dual channel mode
5710 * - Double wide pipe
5711 */
Ander Conselvan de Oliveirab4f2bf42015-02-26 09:44:45 +02005712 if ((intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005713 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5714 pipe_config->pipe_src_w &= ~1;
5715
Damien Lespiau8693a822013-05-03 18:48:11 +01005716 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5717 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005718 */
5719 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5720 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005721 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005722
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005723 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005724 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005725 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005726 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5727 * for lvds. */
5728 pipe_config->pipe_bpp = 8*3;
5729 }
5730
Damien Lespiauf5adf942013-06-24 18:29:34 +01005731 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005732 hsw_compute_ips_config(crtc, pipe_config);
5733
Daniel Vetter877d48d2013-04-19 11:24:43 +02005734 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005735 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005736
Daniel Vettere29c22c2013-02-21 00:00:16 +01005737 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005738}
5739
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005740static int valleyview_get_display_clock_speed(struct drm_device *dev)
5741{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005742 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005743 u32 val;
5744 int divider;
5745
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005746 if (dev_priv->hpll_freq == 0)
5747 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
5748
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005749 mutex_lock(&dev_priv->dpio_lock);
5750 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5751 mutex_unlock(&dev_priv->dpio_lock);
5752
5753 divider = val & DISPLAY_FREQUENCY_VALUES;
5754
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005755 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5756 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5757 "cdclk change in progress\n");
5758
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005759 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005760}
5761
Jesse Barnese70236a2009-09-21 10:42:27 -07005762static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005763{
Jesse Barnese70236a2009-09-21 10:42:27 -07005764 return 400000;
5765}
Jesse Barnes79e53942008-11-07 14:24:08 -08005766
Jesse Barnese70236a2009-09-21 10:42:27 -07005767static int i915_get_display_clock_speed(struct drm_device *dev)
5768{
5769 return 333000;
5770}
Jesse Barnes79e53942008-11-07 14:24:08 -08005771
Jesse Barnese70236a2009-09-21 10:42:27 -07005772static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5773{
5774 return 200000;
5775}
Jesse Barnes79e53942008-11-07 14:24:08 -08005776
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005777static int pnv_get_display_clock_speed(struct drm_device *dev)
5778{
5779 u16 gcfgc = 0;
5780
5781 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5782
5783 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5784 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5785 return 267000;
5786 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5787 return 333000;
5788 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5789 return 444000;
5790 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5791 return 200000;
5792 default:
5793 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5794 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5795 return 133000;
5796 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5797 return 167000;
5798 }
5799}
5800
Jesse Barnese70236a2009-09-21 10:42:27 -07005801static int i915gm_get_display_clock_speed(struct drm_device *dev)
5802{
5803 u16 gcfgc = 0;
5804
5805 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5806
5807 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005808 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005809 else {
5810 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5811 case GC_DISPLAY_CLOCK_333_MHZ:
5812 return 333000;
5813 default:
5814 case GC_DISPLAY_CLOCK_190_200_MHZ:
5815 return 190000;
5816 }
5817 }
5818}
Jesse Barnes79e53942008-11-07 14:24:08 -08005819
Jesse Barnese70236a2009-09-21 10:42:27 -07005820static int i865_get_display_clock_speed(struct drm_device *dev)
5821{
5822 return 266000;
5823}
5824
5825static int i855_get_display_clock_speed(struct drm_device *dev)
5826{
5827 u16 hpllcc = 0;
5828 /* Assume that the hardware is in the high speed state. This
5829 * should be the default.
5830 */
5831 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5832 case GC_CLOCK_133_200:
5833 case GC_CLOCK_100_200:
5834 return 200000;
5835 case GC_CLOCK_166_250:
5836 return 250000;
5837 case GC_CLOCK_100_133:
5838 return 133000;
5839 }
5840
5841 /* Shouldn't happen */
5842 return 0;
5843}
5844
5845static int i830_get_display_clock_speed(struct drm_device *dev)
5846{
5847 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005848}
5849
Zhenyu Wang2c072452009-06-05 15:38:42 +08005850static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005851intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005852{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005853 while (*num > DATA_LINK_M_N_MASK ||
5854 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005855 *num >>= 1;
5856 *den >>= 1;
5857 }
5858}
5859
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005860static void compute_m_n(unsigned int m, unsigned int n,
5861 uint32_t *ret_m, uint32_t *ret_n)
5862{
5863 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5864 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5865 intel_reduce_m_n_ratio(ret_m, ret_n);
5866}
5867
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005868void
5869intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5870 int pixel_clock, int link_clock,
5871 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005872{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005873 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005874
5875 compute_m_n(bits_per_pixel * pixel_clock,
5876 link_clock * nlanes * 8,
5877 &m_n->gmch_m, &m_n->gmch_n);
5878
5879 compute_m_n(pixel_clock, link_clock,
5880 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005881}
5882
Chris Wilsona7615032011-01-12 17:04:08 +00005883static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5884{
Jani Nikulad330a952014-01-21 11:24:25 +02005885 if (i915.panel_use_ssc >= 0)
5886 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005887 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005888 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005889}
5890
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005891static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005892{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005893 struct drm_device *dev = crtc->base.dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005894 struct drm_i915_private *dev_priv = dev->dev_private;
5895 int refclk;
5896
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005897 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005898 refclk = 100000;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02005899 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005900 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005901 refclk = dev_priv->vbt.lvds_ssc_freq;
5902 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005903 } else if (!IS_GEN2(dev)) {
5904 refclk = 96000;
5905 } else {
5906 refclk = 48000;
5907 }
5908
5909 return refclk;
5910}
5911
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005912static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005913{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005914 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005915}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005916
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005917static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5918{
5919 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005920}
5921
Daniel Vetterf47709a2013-03-28 10:42:02 +01005922static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005923 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005924 intel_clock_t *reduced_clock)
5925{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005926 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005927 u32 fp, fp2 = 0;
5928
5929 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005930 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005931 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005932 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005933 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005934 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005935 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005936 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005937 }
5938
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005939 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005940
Daniel Vetterf47709a2013-03-28 10:42:02 +01005941 crtc->lowfreq_avail = false;
Bob Paauwee1f234b2014-11-11 09:29:18 -08005942 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005943 reduced_clock && i915.powersave) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005944 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005945 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005946 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005947 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005948 }
5949}
5950
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005951static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5952 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005953{
5954 u32 reg_val;
5955
5956 /*
5957 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5958 * and set it to a reasonable value instead.
5959 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005960 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005961 reg_val &= 0xffffff00;
5962 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005963 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005964
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005965 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005966 reg_val &= 0x8cffffff;
5967 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005968 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005969
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005970 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005971 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005972 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005973
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005974 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005975 reg_val &= 0x00ffffff;
5976 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005977 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005978}
5979
Daniel Vetterb5518422013-05-03 11:49:48 +02005980static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5981 struct intel_link_m_n *m_n)
5982{
5983 struct drm_device *dev = crtc->base.dev;
5984 struct drm_i915_private *dev_priv = dev->dev_private;
5985 int pipe = crtc->pipe;
5986
Daniel Vettere3b95f12013-05-03 11:49:49 +02005987 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5988 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5989 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5990 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005991}
5992
5993static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005994 struct intel_link_m_n *m_n,
5995 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005996{
5997 struct drm_device *dev = crtc->base.dev;
5998 struct drm_i915_private *dev_priv = dev->dev_private;
5999 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006000 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006001
6002 if (INTEL_INFO(dev)->gen >= 5) {
6003 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6004 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6005 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6006 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006007 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6008 * for gen < 8) and if DRRS is supported (to make sure the
6009 * registers are not unnecessarily accessed).
6010 */
Durgadoss R44395bf2015-02-13 15:33:02 +05306011 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006012 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006013 I915_WRITE(PIPE_DATA_M2(transcoder),
6014 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6015 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6016 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6017 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6018 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006019 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006020 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6021 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6022 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6023 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006024 }
6025}
6026
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306027void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006028{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306029 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6030
6031 if (m_n == M1_N1) {
6032 dp_m_n = &crtc->config->dp_m_n;
6033 dp_m2_n2 = &crtc->config->dp_m2_n2;
6034 } else if (m_n == M2_N2) {
6035
6036 /*
6037 * M2_N2 registers are not supported. Hence m2_n2 divider value
6038 * needs to be programmed into M1_N1.
6039 */
6040 dp_m_n = &crtc->config->dp_m2_n2;
6041 } else {
6042 DRM_ERROR("Unsupported divider value\n");
6043 return;
6044 }
6045
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006046 if (crtc->config->has_pch_encoder)
6047 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006048 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306049 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006050}
6051
Ville Syrjäläd288f652014-10-28 13:20:22 +02006052static void vlv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006053 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006054{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006055 u32 dpll, dpll_md;
6056
6057 /*
6058 * Enable DPIO clock input. We should never disable the reference
6059 * clock for pipe B, since VGA hotplug / manual detection depends
6060 * on it.
6061 */
6062 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
6063 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
6064 /* We should never disable this, set it here for state tracking */
6065 if (crtc->pipe == PIPE_B)
6066 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6067 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006068 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006069
Ville Syrjäläd288f652014-10-28 13:20:22 +02006070 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006071 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006072 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006073}
6074
Ville Syrjäläd288f652014-10-28 13:20:22 +02006075static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006076 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006077{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006078 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006079 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006080 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006081 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006082 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006083 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006084
Daniel Vetter09153002012-12-12 14:06:44 +01006085 mutex_lock(&dev_priv->dpio_lock);
6086
Ville Syrjäläd288f652014-10-28 13:20:22 +02006087 bestn = pipe_config->dpll.n;
6088 bestm1 = pipe_config->dpll.m1;
6089 bestm2 = pipe_config->dpll.m2;
6090 bestp1 = pipe_config->dpll.p1;
6091 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006092
Jesse Barnes89b667f2013-04-18 14:51:36 -07006093 /* See eDP HDMI DPIO driver vbios notes doc */
6094
6095 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006096 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006097 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006098
6099 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006100 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006101
6102 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006103 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006104 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006105 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006106
6107 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006108 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006109
6110 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006111 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6112 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6113 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006114 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006115
6116 /*
6117 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6118 * but we don't support that).
6119 * Note: don't use the DAC post divider as it seems unstable.
6120 */
6121 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006122 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006123
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006124 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006125 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006126
Jesse Barnes89b667f2013-04-18 14:51:36 -07006127 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006128 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006129 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
6130 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006131 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03006132 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006133 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006134 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006135 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006136
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02006137 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006138 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006139 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006140 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006141 0x0df40000);
6142 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006143 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006144 0x0df70000);
6145 } else { /* HDMI or VGA */
6146 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006147 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006148 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006149 0x0df70000);
6150 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006151 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006152 0x0df40000);
6153 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006154
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006155 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006156 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006157 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
6158 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006159 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006160 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006161
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006162 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01006163 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006164}
6165
Ville Syrjäläd288f652014-10-28 13:20:22 +02006166static void chv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006167 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006168{
Ville Syrjäläd288f652014-10-28 13:20:22 +02006169 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006170 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
6171 DPLL_VCO_ENABLE;
6172 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006173 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006174
Ville Syrjäläd288f652014-10-28 13:20:22 +02006175 pipe_config->dpll_hw_state.dpll_md =
6176 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006177}
6178
Ville Syrjäläd288f652014-10-28 13:20:22 +02006179static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006180 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006181{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006182 struct drm_device *dev = crtc->base.dev;
6183 struct drm_i915_private *dev_priv = dev->dev_private;
6184 int pipe = crtc->pipe;
6185 int dpll_reg = DPLL(crtc->pipe);
6186 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306187 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006188 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306189 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306190 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006191
Ville Syrjäläd288f652014-10-28 13:20:22 +02006192 bestn = pipe_config->dpll.n;
6193 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6194 bestm1 = pipe_config->dpll.m1;
6195 bestm2 = pipe_config->dpll.m2 >> 22;
6196 bestp1 = pipe_config->dpll.p1;
6197 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306198 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306199 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306200 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006201
6202 /*
6203 * Enable Refclk and SSC
6204 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006205 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02006206 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006207
6208 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006209
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006210 /* p1 and p2 divider */
6211 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6212 5 << DPIO_CHV_S1_DIV_SHIFT |
6213 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6214 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6215 1 << DPIO_CHV_K_DIV_SHIFT);
6216
6217 /* Feedback post-divider - m2 */
6218 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6219
6220 /* Feedback refclk divider - n and m1 */
6221 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6222 DPIO_CHV_M1_DIV_BY_2 |
6223 1 << DPIO_CHV_N_DIV_SHIFT);
6224
6225 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306226 if (bestm2_frac)
6227 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006228
6229 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306230 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6231 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6232 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6233 if (bestm2_frac)
6234 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6235 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006236
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306237 /* Program digital lock detect threshold */
6238 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6239 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6240 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6241 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6242 if (!bestm2_frac)
6243 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6244 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6245
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006246 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306247 if (vco == 5400000) {
6248 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6249 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6250 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6251 tribuf_calcntr = 0x9;
6252 } else if (vco <= 6200000) {
6253 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6254 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6255 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6256 tribuf_calcntr = 0x9;
6257 } else if (vco <= 6480000) {
6258 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6259 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6260 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6261 tribuf_calcntr = 0x8;
6262 } else {
6263 /* Not supported. Apply the same limits as in the max case */
6264 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6265 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6266 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6267 tribuf_calcntr = 0;
6268 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006269 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6270
Ville Syrjälä968040b2015-03-11 22:52:08 +02006271 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306272 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6273 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6274 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6275
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006276 /* AFC Recal */
6277 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6278 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6279 DPIO_AFC_RECAL);
6280
6281 mutex_unlock(&dev_priv->dpio_lock);
6282}
6283
Ville Syrjäläd288f652014-10-28 13:20:22 +02006284/**
6285 * vlv_force_pll_on - forcibly enable just the PLL
6286 * @dev_priv: i915 private structure
6287 * @pipe: pipe PLL to enable
6288 * @dpll: PLL configuration
6289 *
6290 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6291 * in cases where we need the PLL enabled even when @pipe is not going to
6292 * be enabled.
6293 */
6294void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6295 const struct dpll *dpll)
6296{
6297 struct intel_crtc *crtc =
6298 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006299 struct intel_crtc_state pipe_config = {
Ville Syrjäläd288f652014-10-28 13:20:22 +02006300 .pixel_multiplier = 1,
6301 .dpll = *dpll,
6302 };
6303
6304 if (IS_CHERRYVIEW(dev)) {
6305 chv_update_pll(crtc, &pipe_config);
6306 chv_prepare_pll(crtc, &pipe_config);
6307 chv_enable_pll(crtc, &pipe_config);
6308 } else {
6309 vlv_update_pll(crtc, &pipe_config);
6310 vlv_prepare_pll(crtc, &pipe_config);
6311 vlv_enable_pll(crtc, &pipe_config);
6312 }
6313}
6314
6315/**
6316 * vlv_force_pll_off - forcibly disable just the PLL
6317 * @dev_priv: i915 private structure
6318 * @pipe: pipe PLL to disable
6319 *
6320 * Disable the PLL for @pipe. To be used in cases where we need
6321 * the PLL enabled even when @pipe is not going to be enabled.
6322 */
6323void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6324{
6325 if (IS_CHERRYVIEW(dev))
6326 chv_disable_pll(to_i915(dev), pipe);
6327 else
6328 vlv_disable_pll(to_i915(dev), pipe);
6329}
6330
Daniel Vetterf47709a2013-03-28 10:42:02 +01006331static void i9xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006332 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006333 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006334 int num_connectors)
6335{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006336 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006337 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006338 u32 dpll;
6339 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006340 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006341
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006342 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306343
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006344 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6345 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006346
6347 dpll = DPLL_VGA_MODE_DIS;
6348
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006349 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006350 dpll |= DPLLB_MODE_LVDS;
6351 else
6352 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006353
Daniel Vetteref1b4602013-06-01 17:17:04 +02006354 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006355 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006356 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006357 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006358
6359 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006360 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006361
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006362 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006363 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006364
6365 /* compute bitmask from p1 value */
6366 if (IS_PINEVIEW(dev))
6367 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6368 else {
6369 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6370 if (IS_G4X(dev) && reduced_clock)
6371 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6372 }
6373 switch (clock->p2) {
6374 case 5:
6375 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6376 break;
6377 case 7:
6378 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6379 break;
6380 case 10:
6381 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6382 break;
6383 case 14:
6384 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6385 break;
6386 }
6387 if (INTEL_INFO(dev)->gen >= 4)
6388 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6389
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006390 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006391 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006392 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006393 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6394 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6395 else
6396 dpll |= PLL_REF_INPUT_DREFCLK;
6397
6398 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006399 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006400
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006401 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006402 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006403 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006404 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006405 }
6406}
6407
Daniel Vetterf47709a2013-03-28 10:42:02 +01006408static void i8xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006409 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006410 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006411 int num_connectors)
6412{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006413 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006414 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006415 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006416 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006417
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006418 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306419
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006420 dpll = DPLL_VGA_MODE_DIS;
6421
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006422 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006423 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6424 } else {
6425 if (clock->p1 == 2)
6426 dpll |= PLL_P1_DIVIDE_BY_TWO;
6427 else
6428 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6429 if (clock->p2 == 4)
6430 dpll |= PLL_P2_DIVIDE_BY_4;
6431 }
6432
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006433 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006434 dpll |= DPLL_DVO_2X_MODE;
6435
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006436 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006437 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6438 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6439 else
6440 dpll |= PLL_REF_INPUT_DREFCLK;
6441
6442 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006443 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006444}
6445
Daniel Vetter8a654f32013-06-01 17:16:22 +02006446static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006447{
6448 struct drm_device *dev = intel_crtc->base.dev;
6449 struct drm_i915_private *dev_priv = dev->dev_private;
6450 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006451 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006452 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006453 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006454 uint32_t crtc_vtotal, crtc_vblank_end;
6455 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006456
6457 /* We need to be careful not to changed the adjusted mode, for otherwise
6458 * the hw state checker will get angry at the mismatch. */
6459 crtc_vtotal = adjusted_mode->crtc_vtotal;
6460 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006461
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006462 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006463 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006464 crtc_vtotal -= 1;
6465 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006466
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006467 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006468 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6469 else
6470 vsyncshift = adjusted_mode->crtc_hsync_start -
6471 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006472 if (vsyncshift < 0)
6473 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006474 }
6475
6476 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006477 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006478
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006479 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006480 (adjusted_mode->crtc_hdisplay - 1) |
6481 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006482 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006483 (adjusted_mode->crtc_hblank_start - 1) |
6484 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006485 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006486 (adjusted_mode->crtc_hsync_start - 1) |
6487 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6488
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006489 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006490 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006491 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006492 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006493 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006494 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006495 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006496 (adjusted_mode->crtc_vsync_start - 1) |
6497 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6498
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006499 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6500 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6501 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6502 * bits. */
6503 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6504 (pipe == PIPE_B || pipe == PIPE_C))
6505 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6506
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006507 /* pipesrc controls the size that is scaled from, which should
6508 * always be the user's requested size.
6509 */
6510 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006511 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6512 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006513}
6514
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006515static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006516 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006517{
6518 struct drm_device *dev = crtc->base.dev;
6519 struct drm_i915_private *dev_priv = dev->dev_private;
6520 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6521 uint32_t tmp;
6522
6523 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006524 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6525 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006526 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006527 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6528 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006529 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006530 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6531 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006532
6533 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006534 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6535 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006536 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006537 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6538 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006539 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006540 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6541 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006542
6543 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006544 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6545 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6546 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006547 }
6548
6549 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006550 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6551 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6552
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006553 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
6554 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006555}
6556
Daniel Vetterf6a83282014-02-11 15:28:57 -08006557void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006558 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006559{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006560 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
6561 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
6562 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
6563 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006564
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006565 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
6566 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
6567 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
6568 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006569
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006570 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006571
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006572 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
6573 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006574}
6575
Daniel Vetter84b046f2013-02-19 18:48:54 +01006576static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6577{
6578 struct drm_device *dev = intel_crtc->base.dev;
6579 struct drm_i915_private *dev_priv = dev->dev_private;
6580 uint32_t pipeconf;
6581
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006582 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006583
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006584 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6585 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6586 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006587
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006588 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006589 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006590
Daniel Vetterff9ce462013-04-24 14:57:17 +02006591 /* only g4x and later have fancy bpc/dither controls */
6592 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006593 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006594 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02006595 pipeconf |= PIPECONF_DITHER_EN |
6596 PIPECONF_DITHER_TYPE_SP;
6597
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006598 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006599 case 18:
6600 pipeconf |= PIPECONF_6BPC;
6601 break;
6602 case 24:
6603 pipeconf |= PIPECONF_8BPC;
6604 break;
6605 case 30:
6606 pipeconf |= PIPECONF_10BPC;
6607 break;
6608 default:
6609 /* Case prevented by intel_choose_pipe_bpp_dither. */
6610 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006611 }
6612 }
6613
6614 if (HAS_PIPE_CXSR(dev)) {
6615 if (intel_crtc->lowfreq_avail) {
6616 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6617 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6618 } else {
6619 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006620 }
6621 }
6622
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006623 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006624 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006625 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006626 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6627 else
6628 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6629 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006630 pipeconf |= PIPECONF_PROGRESSIVE;
6631
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006632 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006633 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006634
Daniel Vetter84b046f2013-02-19 18:48:54 +01006635 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6636 POSTING_READ(PIPECONF(intel_crtc->pipe));
6637}
6638
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006639static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
6640 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08006641{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006642 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006643 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07006644 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006645 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02006646 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006647 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006648 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006649 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006650
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006651 for_each_intel_encoder(dev, encoder) {
6652 if (encoder->new_crtc != crtc)
6653 continue;
6654
Chris Wilson5eddb702010-09-11 13:48:45 +01006655 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006656 case INTEL_OUTPUT_LVDS:
6657 is_lvds = true;
6658 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006659 case INTEL_OUTPUT_DSI:
6660 is_dsi = true;
6661 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02006662 default:
6663 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006664 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006665
Eric Anholtc751ce42010-03-25 11:48:48 -07006666 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006667 }
6668
Jani Nikulaf2335332013-09-13 11:03:09 +03006669 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006670 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006671
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006672 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006673 refclk = i9xx_get_refclk(crtc, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03006674
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006675 /*
6676 * Returns a set of divisors for the desired target clock with
6677 * the given refclk, or FALSE. The returned values represent
6678 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6679 * 2) / p1 / p2.
6680 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006681 limit = intel_limit(crtc, refclk);
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006682 ok = dev_priv->display.find_dpll(limit, crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006683 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006684 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006685 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006686 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6687 return -EINVAL;
6688 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006689
Jani Nikulaf2335332013-09-13 11:03:09 +03006690 if (is_lvds && dev_priv->lvds_downclock_avail) {
6691 /*
6692 * Ensure we match the reduced clock's P to the target
6693 * clock. If the clocks don't match, we can't switch
6694 * the display clock by using the FP0/FP1. In such case
6695 * we will disable the LVDS downclock feature.
6696 */
6697 has_reduced_clock =
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006698 dev_priv->display.find_dpll(limit, crtc,
Jani Nikulaf2335332013-09-13 11:03:09 +03006699 dev_priv->lvds_downclock,
6700 refclk, &clock,
6701 &reduced_clock);
6702 }
6703 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006704 crtc_state->dpll.n = clock.n;
6705 crtc_state->dpll.m1 = clock.m1;
6706 crtc_state->dpll.m2 = clock.m2;
6707 crtc_state->dpll.p1 = clock.p1;
6708 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006709 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006710
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006711 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006712 i8xx_update_pll(crtc, crtc_state,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306713 has_reduced_clock ? &reduced_clock : NULL,
6714 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006715 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006716 chv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006717 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006718 vlv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006719 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006720 i9xx_update_pll(crtc, crtc_state,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006721 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006722 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006723 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006724
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006725 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006726}
6727
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006728static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006729 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006730{
6731 struct drm_device *dev = crtc->base.dev;
6732 struct drm_i915_private *dev_priv = dev->dev_private;
6733 uint32_t tmp;
6734
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006735 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6736 return;
6737
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006738 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006739 if (!(tmp & PFIT_ENABLE))
6740 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006741
Daniel Vetter06922822013-07-11 13:35:40 +02006742 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006743 if (INTEL_INFO(dev)->gen < 4) {
6744 if (crtc->pipe != PIPE_B)
6745 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006746 } else {
6747 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6748 return;
6749 }
6750
Daniel Vetter06922822013-07-11 13:35:40 +02006751 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006752 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6753 if (INTEL_INFO(dev)->gen < 5)
6754 pipe_config->gmch_pfit.lvds_border_bits =
6755 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6756}
6757
Jesse Barnesacbec812013-09-20 11:29:32 -07006758static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006759 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07006760{
6761 struct drm_device *dev = crtc->base.dev;
6762 struct drm_i915_private *dev_priv = dev->dev_private;
6763 int pipe = pipe_config->cpu_transcoder;
6764 intel_clock_t clock;
6765 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006766 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006767
Shobhit Kumarf573de52014-07-30 20:32:37 +05306768 /* In case of MIPI DPLL will not even be used */
6769 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6770 return;
6771
Jesse Barnesacbec812013-09-20 11:29:32 -07006772 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006773 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006774 mutex_unlock(&dev_priv->dpio_lock);
6775
6776 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6777 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6778 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6779 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6780 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6781
Ville Syrjäläf6466282013-10-14 14:50:31 +03006782 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006783
Ville Syrjäläf6466282013-10-14 14:50:31 +03006784 /* clock.dot is the fast clock */
6785 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006786}
6787
Damien Lespiau5724dbd2015-01-20 12:51:52 +00006788static void
6789i9xx_get_initial_plane_config(struct intel_crtc *crtc,
6790 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006791{
6792 struct drm_device *dev = crtc->base.dev;
6793 struct drm_i915_private *dev_priv = dev->dev_private;
6794 u32 val, base, offset;
6795 int pipe = crtc->pipe, plane = crtc->plane;
6796 int fourcc, pixel_format;
6797 int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006798 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00006799 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006800
Damien Lespiau42a7b082015-02-05 19:35:13 +00006801 val = I915_READ(DSPCNTR(plane));
6802 if (!(val & DISPLAY_PLANE_ENABLE))
6803 return;
6804
Damien Lespiaud9806c92015-01-21 14:07:19 +00006805 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00006806 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006807 DRM_DEBUG_KMS("failed to alloc fb\n");
6808 return;
6809 }
6810
Damien Lespiau1b842c82015-01-21 13:50:54 +00006811 fb = &intel_fb->base;
6812
Daniel Vetter18c52472015-02-10 17:16:09 +00006813 if (INTEL_INFO(dev)->gen >= 4) {
6814 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00006815 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00006816 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
6817 }
6818 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006819
6820 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00006821 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006822 fb->pixel_format = fourcc;
6823 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006824
6825 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00006826 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006827 offset = I915_READ(DSPTILEOFF(plane));
6828 else
6829 offset = I915_READ(DSPLINOFF(plane));
6830 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6831 } else {
6832 base = I915_READ(DSPADDR(plane));
6833 }
6834 plane_config->base = base;
6835
6836 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006837 fb->width = ((val >> 16) & 0xfff) + 1;
6838 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006839
6840 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006841 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006842
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006843 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00006844 fb->pixel_format,
6845 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006846
Daniel Vetterf37b5c22015-02-10 23:12:27 +01006847 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006848
Damien Lespiau2844a922015-01-20 12:51:48 +00006849 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
6850 pipe_name(pipe), plane, fb->width, fb->height,
6851 fb->bits_per_pixel, base, fb->pitches[0],
6852 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006853
Damien Lespiau2d140302015-02-05 17:22:18 +00006854 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006855}
6856
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006857static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006858 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006859{
6860 struct drm_device *dev = crtc->base.dev;
6861 struct drm_i915_private *dev_priv = dev->dev_private;
6862 int pipe = pipe_config->cpu_transcoder;
6863 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6864 intel_clock_t clock;
6865 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6866 int refclk = 100000;
6867
6868 mutex_lock(&dev_priv->dpio_lock);
6869 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6870 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6871 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6872 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6873 mutex_unlock(&dev_priv->dpio_lock);
6874
6875 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6876 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6877 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6878 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6879 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6880
6881 chv_clock(refclk, &clock);
6882
6883 /* clock.dot is the fast clock */
6884 pipe_config->port_clock = clock.dot / 5;
6885}
6886
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006887static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006888 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006889{
6890 struct drm_device *dev = crtc->base.dev;
6891 struct drm_i915_private *dev_priv = dev->dev_private;
6892 uint32_t tmp;
6893
Daniel Vetterf458ebb2014-09-30 10:56:39 +02006894 if (!intel_display_power_is_enabled(dev_priv,
6895 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02006896 return false;
6897
Daniel Vettere143a212013-07-04 12:01:15 +02006898 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006899 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006900
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006901 tmp = I915_READ(PIPECONF(crtc->pipe));
6902 if (!(tmp & PIPECONF_ENABLE))
6903 return false;
6904
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006905 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6906 switch (tmp & PIPECONF_BPC_MASK) {
6907 case PIPECONF_6BPC:
6908 pipe_config->pipe_bpp = 18;
6909 break;
6910 case PIPECONF_8BPC:
6911 pipe_config->pipe_bpp = 24;
6912 break;
6913 case PIPECONF_10BPC:
6914 pipe_config->pipe_bpp = 30;
6915 break;
6916 default:
6917 break;
6918 }
6919 }
6920
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006921 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6922 pipe_config->limited_color_range = true;
6923
Ville Syrjälä282740f2013-09-04 18:30:03 +03006924 if (INTEL_INFO(dev)->gen < 4)
6925 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6926
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006927 intel_get_pipe_timings(crtc, pipe_config);
6928
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006929 i9xx_get_pfit_config(crtc, pipe_config);
6930
Daniel Vetter6c49f242013-06-06 12:45:25 +02006931 if (INTEL_INFO(dev)->gen >= 4) {
6932 tmp = I915_READ(DPLL_MD(crtc->pipe));
6933 pipe_config->pixel_multiplier =
6934 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6935 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006936 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006937 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6938 tmp = I915_READ(DPLL(crtc->pipe));
6939 pipe_config->pixel_multiplier =
6940 ((tmp & SDVO_MULTIPLIER_MASK)
6941 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6942 } else {
6943 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6944 * port and will be fixed up in the encoder->get_config
6945 * function. */
6946 pipe_config->pixel_multiplier = 1;
6947 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006948 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6949 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006950 /*
6951 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6952 * on 830. Filter it out here so that we don't
6953 * report errors due to that.
6954 */
6955 if (IS_I830(dev))
6956 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6957
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006958 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6959 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006960 } else {
6961 /* Mask out read-only status bits. */
6962 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6963 DPLL_PORTC_READY_MASK |
6964 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006965 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006966
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006967 if (IS_CHERRYVIEW(dev))
6968 chv_crtc_clock_get(crtc, pipe_config);
6969 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006970 vlv_crtc_clock_get(crtc, pipe_config);
6971 else
6972 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006973
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006974 return true;
6975}
6976
Paulo Zanonidde86e22012-12-01 12:04:25 -02006977static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006978{
6979 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006980 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006981 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006982 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006983 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006984 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006985 bool has_ck505 = false;
6986 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006987
6988 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006989 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006990 switch (encoder->type) {
6991 case INTEL_OUTPUT_LVDS:
6992 has_panel = true;
6993 has_lvds = true;
6994 break;
6995 case INTEL_OUTPUT_EDP:
6996 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006997 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006998 has_cpu_edp = true;
6999 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007000 default:
7001 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007002 }
7003 }
7004
Keith Packard99eb6a02011-09-26 14:29:12 -07007005 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007006 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007007 can_ssc = has_ck505;
7008 } else {
7009 has_ck505 = false;
7010 can_ssc = true;
7011 }
7012
Imre Deak2de69052013-05-08 13:14:04 +03007013 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
7014 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007015
7016 /* Ironlake: try to setup display ref clock before DPLL
7017 * enabling. This is only under driver's control after
7018 * PCH B stepping, previous chipset stepping should be
7019 * ignoring this setting.
7020 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007021 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007022
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007023 /* As we must carefully and slowly disable/enable each source in turn,
7024 * compute the final state we want first and check if we need to
7025 * make any changes at all.
7026 */
7027 final = val;
7028 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007029 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007030 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007031 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007032 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7033
7034 final &= ~DREF_SSC_SOURCE_MASK;
7035 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
7036 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007037
Keith Packard199e5d72011-09-22 12:01:57 -07007038 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007039 final |= DREF_SSC_SOURCE_ENABLE;
7040
7041 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7042 final |= DREF_SSC1_ENABLE;
7043
7044 if (has_cpu_edp) {
7045 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7046 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7047 else
7048 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7049 } else
7050 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
7051 } else {
7052 final |= DREF_SSC_SOURCE_DISABLE;
7053 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
7054 }
7055
7056 if (final == val)
7057 return;
7058
7059 /* Always enable nonspread source */
7060 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7061
7062 if (has_ck505)
7063 val |= DREF_NONSPREAD_CK505_ENABLE;
7064 else
7065 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7066
7067 if (has_panel) {
7068 val &= ~DREF_SSC_SOURCE_MASK;
7069 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007070
Keith Packard199e5d72011-09-22 12:01:57 -07007071 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007072 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007073 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007074 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007075 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007076 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007077
7078 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007079 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007080 POSTING_READ(PCH_DREF_CONTROL);
7081 udelay(200);
7082
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007083 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007084
7085 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007086 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007087 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007088 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007089 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007090 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007091 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007092 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007093 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007094
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007095 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007096 POSTING_READ(PCH_DREF_CONTROL);
7097 udelay(200);
7098 } else {
7099 DRM_DEBUG_KMS("Disabling SSC entirely\n");
7100
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007101 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007102
7103 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007104 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007105
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007106 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007107 POSTING_READ(PCH_DREF_CONTROL);
7108 udelay(200);
7109
7110 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007111 val &= ~DREF_SSC_SOURCE_MASK;
7112 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007113
7114 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007115 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007116
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007117 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007118 POSTING_READ(PCH_DREF_CONTROL);
7119 udelay(200);
7120 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007121
7122 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007123}
7124
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007125static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007126{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007127 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007128
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007129 tmp = I915_READ(SOUTH_CHICKEN2);
7130 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7131 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007132
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007133 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
7134 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
7135 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007136
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007137 tmp = I915_READ(SOUTH_CHICKEN2);
7138 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7139 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007140
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007141 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
7142 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
7143 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007144}
7145
7146/* WaMPhyProgramming:hsw */
7147static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7148{
7149 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007150
7151 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7152 tmp &= ~(0xFF << 24);
7153 tmp |= (0x12 << 24);
7154 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7155
Paulo Zanonidde86e22012-12-01 12:04:25 -02007156 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7157 tmp |= (1 << 11);
7158 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7159
7160 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7161 tmp |= (1 << 11);
7162 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7163
Paulo Zanonidde86e22012-12-01 12:04:25 -02007164 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7165 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7166 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7167
7168 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7169 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7170 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7171
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007172 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7173 tmp &= ~(7 << 13);
7174 tmp |= (5 << 13);
7175 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007176
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007177 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7178 tmp &= ~(7 << 13);
7179 tmp |= (5 << 13);
7180 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007181
7182 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7183 tmp &= ~0xFF;
7184 tmp |= 0x1C;
7185 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7186
7187 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7188 tmp &= ~0xFF;
7189 tmp |= 0x1C;
7190 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7191
7192 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7193 tmp &= ~(0xFF << 16);
7194 tmp |= (0x1C << 16);
7195 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7196
7197 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7198 tmp &= ~(0xFF << 16);
7199 tmp |= (0x1C << 16);
7200 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7201
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007202 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7203 tmp |= (1 << 27);
7204 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007205
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007206 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7207 tmp |= (1 << 27);
7208 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007209
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007210 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7211 tmp &= ~(0xF << 28);
7212 tmp |= (4 << 28);
7213 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007214
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007215 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7216 tmp &= ~(0xF << 28);
7217 tmp |= (4 << 28);
7218 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007219}
7220
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007221/* Implements 3 different sequences from BSpec chapter "Display iCLK
7222 * Programming" based on the parameters passed:
7223 * - Sequence to enable CLKOUT_DP
7224 * - Sequence to enable CLKOUT_DP without spread
7225 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7226 */
7227static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
7228 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007229{
7230 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007231 uint32_t reg, tmp;
7232
7233 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7234 with_spread = true;
7235 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
7236 with_fdi, "LP PCH doesn't have FDI\n"))
7237 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007238
7239 mutex_lock(&dev_priv->dpio_lock);
7240
7241 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7242 tmp &= ~SBI_SSCCTL_DISABLE;
7243 tmp |= SBI_SSCCTL_PATHALT;
7244 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7245
7246 udelay(24);
7247
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007248 if (with_spread) {
7249 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7250 tmp &= ~SBI_SSCCTL_PATHALT;
7251 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007252
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007253 if (with_fdi) {
7254 lpt_reset_fdi_mphy(dev_priv);
7255 lpt_program_fdi_mphy(dev_priv);
7256 }
7257 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007258
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007259 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7260 SBI_GEN0 : SBI_DBUFF0;
7261 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7262 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7263 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007264
7265 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007266}
7267
Paulo Zanoni47701c32013-07-23 11:19:25 -03007268/* Sequence to disable CLKOUT_DP */
7269static void lpt_disable_clkout_dp(struct drm_device *dev)
7270{
7271 struct drm_i915_private *dev_priv = dev->dev_private;
7272 uint32_t reg, tmp;
7273
7274 mutex_lock(&dev_priv->dpio_lock);
7275
7276 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7277 SBI_GEN0 : SBI_DBUFF0;
7278 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7279 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7280 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7281
7282 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7283 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7284 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7285 tmp |= SBI_SSCCTL_PATHALT;
7286 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7287 udelay(32);
7288 }
7289 tmp |= SBI_SSCCTL_DISABLE;
7290 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7291 }
7292
7293 mutex_unlock(&dev_priv->dpio_lock);
7294}
7295
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007296static void lpt_init_pch_refclk(struct drm_device *dev)
7297{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007298 struct intel_encoder *encoder;
7299 bool has_vga = false;
7300
Damien Lespiaub2784e12014-08-05 11:29:37 +01007301 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007302 switch (encoder->type) {
7303 case INTEL_OUTPUT_ANALOG:
7304 has_vga = true;
7305 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007306 default:
7307 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007308 }
7309 }
7310
Paulo Zanoni47701c32013-07-23 11:19:25 -03007311 if (has_vga)
7312 lpt_enable_clkout_dp(dev, true, true);
7313 else
7314 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007315}
7316
Paulo Zanonidde86e22012-12-01 12:04:25 -02007317/*
7318 * Initialize reference clocks when the driver loads
7319 */
7320void intel_init_pch_refclk(struct drm_device *dev)
7321{
7322 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7323 ironlake_init_pch_refclk(dev);
7324 else if (HAS_PCH_LPT(dev))
7325 lpt_init_pch_refclk(dev);
7326}
7327
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007328static int ironlake_get_refclk(struct drm_crtc *crtc)
7329{
7330 struct drm_device *dev = crtc->dev;
7331 struct drm_i915_private *dev_priv = dev->dev_private;
7332 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007333 int num_connectors = 0;
7334 bool is_lvds = false;
7335
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007336 for_each_intel_encoder(dev, encoder) {
7337 if (encoder->new_crtc != to_intel_crtc(crtc))
7338 continue;
7339
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007340 switch (encoder->type) {
7341 case INTEL_OUTPUT_LVDS:
7342 is_lvds = true;
7343 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007344 default:
7345 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007346 }
7347 num_connectors++;
7348 }
7349
7350 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007351 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007352 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007353 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007354 }
7355
7356 return 120000;
7357}
7358
Daniel Vetter6ff93602013-04-19 11:24:36 +02007359static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007360{
7361 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
7362 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7363 int pipe = intel_crtc->pipe;
7364 uint32_t val;
7365
Daniel Vetter78114072013-06-13 00:54:57 +02007366 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007367
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007368 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007369 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007370 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007371 break;
7372 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007373 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007374 break;
7375 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007376 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007377 break;
7378 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007379 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007380 break;
7381 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007382 /* Case prevented by intel_choose_pipe_bpp_dither. */
7383 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007384 }
7385
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007386 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007387 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7388
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007389 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03007390 val |= PIPECONF_INTERLACED_ILK;
7391 else
7392 val |= PIPECONF_PROGRESSIVE;
7393
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007394 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007395 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007396
Paulo Zanonic8203562012-09-12 10:06:29 -03007397 I915_WRITE(PIPECONF(pipe), val);
7398 POSTING_READ(PIPECONF(pipe));
7399}
7400
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007401/*
7402 * Set up the pipe CSC unit.
7403 *
7404 * Currently only full range RGB to limited range RGB conversion
7405 * is supported, but eventually this should handle various
7406 * RGB<->YCbCr scenarios as well.
7407 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01007408static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007409{
7410 struct drm_device *dev = crtc->dev;
7411 struct drm_i915_private *dev_priv = dev->dev_private;
7412 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7413 int pipe = intel_crtc->pipe;
7414 uint16_t coeff = 0x7800; /* 1.0 */
7415
7416 /*
7417 * TODO: Check what kind of values actually come out of the pipe
7418 * with these coeff/postoff values and adjust to get the best
7419 * accuracy. Perhaps we even need to take the bpc value into
7420 * consideration.
7421 */
7422
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007423 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007424 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7425
7426 /*
7427 * GY/GU and RY/RU should be the other way around according
7428 * to BSpec, but reality doesn't agree. Just set them up in
7429 * a way that results in the correct picture.
7430 */
7431 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7432 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7433
7434 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7435 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7436
7437 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7438 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7439
7440 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7441 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7442 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7443
7444 if (INTEL_INFO(dev)->gen > 6) {
7445 uint16_t postoff = 0;
7446
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007447 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02007448 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007449
7450 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7451 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7452 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7453
7454 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7455 } else {
7456 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7457
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007458 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007459 mode |= CSC_BLACK_SCREEN_OFFSET;
7460
7461 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7462 }
7463}
7464
Daniel Vetter6ff93602013-04-19 11:24:36 +02007465static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007466{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007467 struct drm_device *dev = crtc->dev;
7468 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007469 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007470 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007471 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007472 uint32_t val;
7473
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007474 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007475
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007476 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007477 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7478
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007479 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007480 val |= PIPECONF_INTERLACED_ILK;
7481 else
7482 val |= PIPECONF_PROGRESSIVE;
7483
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007484 I915_WRITE(PIPECONF(cpu_transcoder), val);
7485 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007486
7487 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7488 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007489
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05307490 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007491 val = 0;
7492
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007493 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007494 case 18:
7495 val |= PIPEMISC_DITHER_6_BPC;
7496 break;
7497 case 24:
7498 val |= PIPEMISC_DITHER_8_BPC;
7499 break;
7500 case 30:
7501 val |= PIPEMISC_DITHER_10_BPC;
7502 break;
7503 case 36:
7504 val |= PIPEMISC_DITHER_12_BPC;
7505 break;
7506 default:
7507 /* Case prevented by pipe_config_set_bpp. */
7508 BUG();
7509 }
7510
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007511 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007512 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7513
7514 I915_WRITE(PIPEMISC(pipe), val);
7515 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007516}
7517
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007518static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007519 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007520 intel_clock_t *clock,
7521 bool *has_reduced_clock,
7522 intel_clock_t *reduced_clock)
7523{
7524 struct drm_device *dev = crtc->dev;
7525 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007526 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007527 int refclk;
7528 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02007529 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007530
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007531 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007532
7533 refclk = ironlake_get_refclk(crtc);
7534
7535 /*
7536 * Returns a set of divisors for the desired target clock with the given
7537 * refclk, or FALSE. The returned values represent the clock equation:
7538 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7539 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007540 limit = intel_limit(intel_crtc, refclk);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007541 ret = dev_priv->display.find_dpll(limit, intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007542 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007543 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007544 if (!ret)
7545 return false;
7546
7547 if (is_lvds && dev_priv->lvds_downclock_avail) {
7548 /*
7549 * Ensure we match the reduced clock's P to the target clock.
7550 * If the clocks don't match, we can't switch the display clock
7551 * by using the FP0/FP1. In such case we will disable the LVDS
7552 * downclock feature.
7553 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007554 *has_reduced_clock =
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007555 dev_priv->display.find_dpll(limit, intel_crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007556 dev_priv->lvds_downclock,
7557 refclk, clock,
7558 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007559 }
7560
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007561 return true;
7562}
7563
Paulo Zanonid4b19312012-11-29 11:29:32 -02007564int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7565{
7566 /*
7567 * Account for spread spectrum to avoid
7568 * oversubscribing the link. Max center spread
7569 * is 2.5%; use 5% for safety's sake.
7570 */
7571 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007572 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007573}
7574
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007575static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007576{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007577 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007578}
7579
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007580static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007581 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007582 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007583 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007584{
7585 struct drm_crtc *crtc = &intel_crtc->base;
7586 struct drm_device *dev = crtc->dev;
7587 struct drm_i915_private *dev_priv = dev->dev_private;
7588 struct intel_encoder *intel_encoder;
7589 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007590 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007591 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007592
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007593 for_each_intel_encoder(dev, intel_encoder) {
7594 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7595 continue;
7596
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007597 switch (intel_encoder->type) {
7598 case INTEL_OUTPUT_LVDS:
7599 is_lvds = true;
7600 break;
7601 case INTEL_OUTPUT_SDVO:
7602 case INTEL_OUTPUT_HDMI:
7603 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007604 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007605 default:
7606 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007607 }
7608
7609 num_connectors++;
7610 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007611
Chris Wilsonc1858122010-12-03 21:35:48 +00007612 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007613 factor = 21;
7614 if (is_lvds) {
7615 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007616 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007617 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007618 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007619 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007620 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007621
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007622 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007623 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007624
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007625 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7626 *fp2 |= FP_CB_TUNE;
7627
Chris Wilson5eddb702010-09-11 13:48:45 +01007628 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007629
Eric Anholta07d6782011-03-30 13:01:08 -07007630 if (is_lvds)
7631 dpll |= DPLLB_MODE_LVDS;
7632 else
7633 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007634
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007635 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007636 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007637
7638 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007639 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007640 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007641 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007642
Eric Anholta07d6782011-03-30 13:01:08 -07007643 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007644 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007645 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007646 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007647
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007648 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007649 case 5:
7650 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7651 break;
7652 case 7:
7653 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7654 break;
7655 case 10:
7656 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7657 break;
7658 case 14:
7659 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7660 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007661 }
7662
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007663 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007664 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007665 else
7666 dpll |= PLL_REF_INPUT_DREFCLK;
7667
Daniel Vetter959e16d2013-06-05 13:34:21 +02007668 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007669}
7670
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007671static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
7672 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007673{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007674 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007675 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007676 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007677 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007678 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007679 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007680
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007681 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007682
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007683 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7684 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7685
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007686 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007687 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007688 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007689 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7690 return -EINVAL;
7691 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007692 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007693 if (!crtc_state->clock_set) {
7694 crtc_state->dpll.n = clock.n;
7695 crtc_state->dpll.m1 = clock.m1;
7696 crtc_state->dpll.m2 = clock.m2;
7697 crtc_state->dpll.p1 = clock.p1;
7698 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007699 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007700
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007701 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007702 if (crtc_state->has_pch_encoder) {
7703 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007704 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007705 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007706
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007707 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007708 &fp, &reduced_clock,
7709 has_reduced_clock ? &fp2 : NULL);
7710
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007711 crtc_state->dpll_hw_state.dpll = dpll;
7712 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007713 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007714 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007715 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007716 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007717
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007718 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007719 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007720 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007721 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007722 return -EINVAL;
7723 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02007724 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007725
Jani Nikulad330a952014-01-21 11:24:25 +02007726 if (is_lvds && has_reduced_clock && i915.powersave)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007727 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007728 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007729 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007730
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007731 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007732}
7733
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007734static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7735 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007736{
7737 struct drm_device *dev = crtc->base.dev;
7738 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007739 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007740
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007741 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7742 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7743 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7744 & ~TU_SIZE_MASK;
7745 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7746 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7747 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7748}
7749
7750static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7751 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007752 struct intel_link_m_n *m_n,
7753 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007754{
7755 struct drm_device *dev = crtc->base.dev;
7756 struct drm_i915_private *dev_priv = dev->dev_private;
7757 enum pipe pipe = crtc->pipe;
7758
7759 if (INTEL_INFO(dev)->gen >= 5) {
7760 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7761 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7762 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7763 & ~TU_SIZE_MASK;
7764 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7765 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7766 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007767 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7768 * gen < 8) and if DRRS is supported (to make sure the
7769 * registers are not unnecessarily read).
7770 */
7771 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007772 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007773 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7774 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7775 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7776 & ~TU_SIZE_MASK;
7777 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7778 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7779 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7780 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007781 } else {
7782 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7783 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7784 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7785 & ~TU_SIZE_MASK;
7786 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7787 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7788 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7789 }
7790}
7791
7792void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007793 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007794{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007795 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007796 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7797 else
7798 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007799 &pipe_config->dp_m_n,
7800 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007801}
7802
Daniel Vetter72419202013-04-04 13:28:53 +02007803static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007804 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02007805{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007806 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007807 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007808}
7809
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007810static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007811 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007812{
7813 struct drm_device *dev = crtc->base.dev;
7814 struct drm_i915_private *dev_priv = dev->dev_private;
7815 uint32_t tmp;
7816
7817 tmp = I915_READ(PS_CTL(crtc->pipe));
7818
7819 if (tmp & PS_ENABLE) {
7820 pipe_config->pch_pfit.enabled = true;
7821 pipe_config->pch_pfit.pos = I915_READ(PS_WIN_POS(crtc->pipe));
7822 pipe_config->pch_pfit.size = I915_READ(PS_WIN_SZ(crtc->pipe));
7823 }
7824}
7825
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007826static void
7827skylake_get_initial_plane_config(struct intel_crtc *crtc,
7828 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007829{
7830 struct drm_device *dev = crtc->base.dev;
7831 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00007832 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007833 int pipe = crtc->pipe;
7834 int fourcc, pixel_format;
7835 int aligned_height;
7836 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007837 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007838
Damien Lespiaud9806c92015-01-21 14:07:19 +00007839 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007840 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007841 DRM_DEBUG_KMS("failed to alloc fb\n");
7842 return;
7843 }
7844
Damien Lespiau1b842c82015-01-21 13:50:54 +00007845 fb = &intel_fb->base;
7846
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007847 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00007848 if (!(val & PLANE_CTL_ENABLE))
7849 goto error;
7850
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007851 pixel_format = val & PLANE_CTL_FORMAT_MASK;
7852 fourcc = skl_format_to_fourcc(pixel_format,
7853 val & PLANE_CTL_ORDER_RGBX,
7854 val & PLANE_CTL_ALPHA_MASK);
7855 fb->pixel_format = fourcc;
7856 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
7857
Damien Lespiau40f46282015-02-27 11:15:21 +00007858 tiling = val & PLANE_CTL_TILED_MASK;
7859 switch (tiling) {
7860 case PLANE_CTL_TILED_LINEAR:
7861 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
7862 break;
7863 case PLANE_CTL_TILED_X:
7864 plane_config->tiling = I915_TILING_X;
7865 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7866 break;
7867 case PLANE_CTL_TILED_Y:
7868 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
7869 break;
7870 case PLANE_CTL_TILED_YF:
7871 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
7872 break;
7873 default:
7874 MISSING_CASE(tiling);
7875 goto error;
7876 }
7877
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007878 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
7879 plane_config->base = base;
7880
7881 offset = I915_READ(PLANE_OFFSET(pipe, 0));
7882
7883 val = I915_READ(PLANE_SIZE(pipe, 0));
7884 fb->height = ((val >> 16) & 0xfff) + 1;
7885 fb->width = ((val >> 0) & 0x1fff) + 1;
7886
7887 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00007888 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
7889 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007890 fb->pitches[0] = (val & 0x3ff) * stride_mult;
7891
7892 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007893 fb->pixel_format,
7894 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007895
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007896 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007897
7898 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7899 pipe_name(pipe), fb->width, fb->height,
7900 fb->bits_per_pixel, base, fb->pitches[0],
7901 plane_config->size);
7902
Damien Lespiau2d140302015-02-05 17:22:18 +00007903 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007904 return;
7905
7906error:
7907 kfree(fb);
7908}
7909
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007910static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007911 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007912{
7913 struct drm_device *dev = crtc->base.dev;
7914 struct drm_i915_private *dev_priv = dev->dev_private;
7915 uint32_t tmp;
7916
7917 tmp = I915_READ(PF_CTL(crtc->pipe));
7918
7919 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007920 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007921 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7922 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007923
7924 /* We currently do not free assignements of panel fitters on
7925 * ivb/hsw (since we don't use the higher upscaling modes which
7926 * differentiates them) so just WARN about this case for now. */
7927 if (IS_GEN7(dev)) {
7928 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7929 PF_PIPE_SEL_IVB(crtc->pipe));
7930 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007931 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007932}
7933
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007934static void
7935ironlake_get_initial_plane_config(struct intel_crtc *crtc,
7936 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007937{
7938 struct drm_device *dev = crtc->base.dev;
7939 struct drm_i915_private *dev_priv = dev->dev_private;
7940 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007941 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007942 int fourcc, pixel_format;
7943 int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007944 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007945 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007946
Damien Lespiau42a7b082015-02-05 19:35:13 +00007947 val = I915_READ(DSPCNTR(pipe));
7948 if (!(val & DISPLAY_PLANE_ENABLE))
7949 return;
7950
Damien Lespiaud9806c92015-01-21 14:07:19 +00007951 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007952 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007953 DRM_DEBUG_KMS("failed to alloc fb\n");
7954 return;
7955 }
7956
Damien Lespiau1b842c82015-01-21 13:50:54 +00007957 fb = &intel_fb->base;
7958
Daniel Vetter18c52472015-02-10 17:16:09 +00007959 if (INTEL_INFO(dev)->gen >= 4) {
7960 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007961 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007962 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7963 }
7964 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007965
7966 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007967 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007968 fb->pixel_format = fourcc;
7969 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007970
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007971 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007972 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007973 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007974 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00007975 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007976 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007977 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007978 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007979 }
7980 plane_config->base = base;
7981
7982 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007983 fb->width = ((val >> 16) & 0xfff) + 1;
7984 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007985
7986 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007987 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007988
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007989 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007990 fb->pixel_format,
7991 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007992
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007993 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007994
Damien Lespiau2844a922015-01-20 12:51:48 +00007995 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7996 pipe_name(pipe), fb->width, fb->height,
7997 fb->bits_per_pixel, base, fb->pitches[0],
7998 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007999
Damien Lespiau2d140302015-02-05 17:22:18 +00008000 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008001}
8002
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008003static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008004 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008005{
8006 struct drm_device *dev = crtc->base.dev;
8007 struct drm_i915_private *dev_priv = dev->dev_private;
8008 uint32_t tmp;
8009
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008010 if (!intel_display_power_is_enabled(dev_priv,
8011 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008012 return false;
8013
Daniel Vettere143a212013-07-04 12:01:15 +02008014 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008015 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008016
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008017 tmp = I915_READ(PIPECONF(crtc->pipe));
8018 if (!(tmp & PIPECONF_ENABLE))
8019 return false;
8020
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008021 switch (tmp & PIPECONF_BPC_MASK) {
8022 case PIPECONF_6BPC:
8023 pipe_config->pipe_bpp = 18;
8024 break;
8025 case PIPECONF_8BPC:
8026 pipe_config->pipe_bpp = 24;
8027 break;
8028 case PIPECONF_10BPC:
8029 pipe_config->pipe_bpp = 30;
8030 break;
8031 case PIPECONF_12BPC:
8032 pipe_config->pipe_bpp = 36;
8033 break;
8034 default:
8035 break;
8036 }
8037
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008038 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8039 pipe_config->limited_color_range = true;
8040
Daniel Vetterab9412b2013-05-03 11:49:46 +02008041 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008042 struct intel_shared_dpll *pll;
8043
Daniel Vetter88adfff2013-03-28 10:42:01 +01008044 pipe_config->has_pch_encoder = true;
8045
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008046 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8047 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8048 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008049
8050 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008051
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008052 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02008053 pipe_config->shared_dpll =
8054 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008055 } else {
8056 tmp = I915_READ(PCH_DPLL_SEL);
8057 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
8058 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
8059 else
8060 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
8061 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008062
8063 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8064
8065 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8066 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008067
8068 tmp = pipe_config->dpll_hw_state.dpll;
8069 pipe_config->pixel_multiplier =
8070 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8071 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008072
8073 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008074 } else {
8075 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008076 }
8077
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008078 intel_get_pipe_timings(crtc, pipe_config);
8079
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008080 ironlake_get_pfit_config(crtc, pipe_config);
8081
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008082 return true;
8083}
8084
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008085static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8086{
8087 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008088 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008089
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008090 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008091 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008092 pipe_name(crtc->pipe));
8093
Rob Clarke2c719b2014-12-15 13:56:32 -05008094 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8095 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
8096 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8097 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
8098 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
8099 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008100 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03008101 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05008102 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008103 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008104 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008105 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008106 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008107 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008108 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008109
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008110 /*
8111 * In theory we can still leave IRQs enabled, as long as only the HPD
8112 * interrupts remain enabled. We used to check for that, but since it's
8113 * gen-specific and since we only disable LCPLL after we fully disable
8114 * the interrupts, the check below should be enough.
8115 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008116 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008117}
8118
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008119static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8120{
8121 struct drm_device *dev = dev_priv->dev;
8122
8123 if (IS_HASWELL(dev))
8124 return I915_READ(D_COMP_HSW);
8125 else
8126 return I915_READ(D_COMP_BDW);
8127}
8128
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008129static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8130{
8131 struct drm_device *dev = dev_priv->dev;
8132
8133 if (IS_HASWELL(dev)) {
8134 mutex_lock(&dev_priv->rps.hw_lock);
8135 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8136 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03008137 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008138 mutex_unlock(&dev_priv->rps.hw_lock);
8139 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008140 I915_WRITE(D_COMP_BDW, val);
8141 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008142 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008143}
8144
8145/*
8146 * This function implements pieces of two sequences from BSpec:
8147 * - Sequence for display software to disable LCPLL
8148 * - Sequence for display software to allow package C8+
8149 * The steps implemented here are just the steps that actually touch the LCPLL
8150 * register. Callers should take care of disabling all the display engine
8151 * functions, doing the mode unset, fixing interrupts, etc.
8152 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008153static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8154 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008155{
8156 uint32_t val;
8157
8158 assert_can_disable_lcpll(dev_priv);
8159
8160 val = I915_READ(LCPLL_CTL);
8161
8162 if (switch_to_fclk) {
8163 val |= LCPLL_CD_SOURCE_FCLK;
8164 I915_WRITE(LCPLL_CTL, val);
8165
8166 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
8167 LCPLL_CD_SOURCE_FCLK_DONE, 1))
8168 DRM_ERROR("Switching to FCLK failed\n");
8169
8170 val = I915_READ(LCPLL_CTL);
8171 }
8172
8173 val |= LCPLL_PLL_DISABLE;
8174 I915_WRITE(LCPLL_CTL, val);
8175 POSTING_READ(LCPLL_CTL);
8176
8177 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
8178 DRM_ERROR("LCPLL still locked\n");
8179
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008180 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008181 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008182 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008183 ndelay(100);
8184
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008185 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8186 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008187 DRM_ERROR("D_COMP RCOMP still in progress\n");
8188
8189 if (allow_power_down) {
8190 val = I915_READ(LCPLL_CTL);
8191 val |= LCPLL_POWER_DOWN_ALLOW;
8192 I915_WRITE(LCPLL_CTL, val);
8193 POSTING_READ(LCPLL_CTL);
8194 }
8195}
8196
8197/*
8198 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8199 * source.
8200 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008201static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008202{
8203 uint32_t val;
8204
8205 val = I915_READ(LCPLL_CTL);
8206
8207 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8208 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8209 return;
8210
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008211 /*
8212 * Make sure we're not on PC8 state before disabling PC8, otherwise
8213 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008214 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008215 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008216
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008217 if (val & LCPLL_POWER_DOWN_ALLOW) {
8218 val &= ~LCPLL_POWER_DOWN_ALLOW;
8219 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008220 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008221 }
8222
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008223 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008224 val |= D_COMP_COMP_FORCE;
8225 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008226 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008227
8228 val = I915_READ(LCPLL_CTL);
8229 val &= ~LCPLL_PLL_DISABLE;
8230 I915_WRITE(LCPLL_CTL, val);
8231
8232 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
8233 DRM_ERROR("LCPLL not locked yet\n");
8234
8235 if (val & LCPLL_CD_SOURCE_FCLK) {
8236 val = I915_READ(LCPLL_CTL);
8237 val &= ~LCPLL_CD_SOURCE_FCLK;
8238 I915_WRITE(LCPLL_CTL, val);
8239
8240 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
8241 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
8242 DRM_ERROR("Switching back to LCPLL failed\n");
8243 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008244
Mika Kuoppala59bad942015-01-16 11:34:40 +02008245 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008246}
8247
Paulo Zanoni765dab672014-03-07 20:08:18 -03008248/*
8249 * Package states C8 and deeper are really deep PC states that can only be
8250 * reached when all the devices on the system allow it, so even if the graphics
8251 * device allows PC8+, it doesn't mean the system will actually get to these
8252 * states. Our driver only allows PC8+ when going into runtime PM.
8253 *
8254 * The requirements for PC8+ are that all the outputs are disabled, the power
8255 * well is disabled and most interrupts are disabled, and these are also
8256 * requirements for runtime PM. When these conditions are met, we manually do
8257 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8258 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8259 * hang the machine.
8260 *
8261 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8262 * the state of some registers, so when we come back from PC8+ we need to
8263 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8264 * need to take care of the registers kept by RC6. Notice that this happens even
8265 * if we don't put the device in PCI D3 state (which is what currently happens
8266 * because of the runtime PM support).
8267 *
8268 * For more, read "Display Sequences for Package C8" on the hardware
8269 * documentation.
8270 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008271void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008272{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008273 struct drm_device *dev = dev_priv->dev;
8274 uint32_t val;
8275
Paulo Zanonic67a4702013-08-19 13:18:09 -03008276 DRM_DEBUG_KMS("Enabling package C8+\n");
8277
Paulo Zanonic67a4702013-08-19 13:18:09 -03008278 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8279 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8280 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8281 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8282 }
8283
8284 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008285 hsw_disable_lcpll(dev_priv, true, true);
8286}
8287
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008288void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008289{
8290 struct drm_device *dev = dev_priv->dev;
8291 uint32_t val;
8292
Paulo Zanonic67a4702013-08-19 13:18:09 -03008293 DRM_DEBUG_KMS("Disabling package C8+\n");
8294
8295 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008296 lpt_init_pch_refclk(dev);
8297
8298 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8299 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8300 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8301 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8302 }
8303
8304 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008305}
8306
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008307static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8308 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008309{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008310 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008311 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03008312
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008313 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008314
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008315 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008316}
8317
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008318static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8319 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008320 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008321{
Damien Lespiau3148ade2014-11-21 16:14:56 +00008322 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008323
8324 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
8325 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
8326
8327 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00008328 case SKL_DPLL0:
8329 /*
8330 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
8331 * of the shared DPLL framework and thus needs to be read out
8332 * separately
8333 */
8334 dpll_ctl1 = I915_READ(DPLL_CTRL1);
8335 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
8336 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008337 case SKL_DPLL1:
8338 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
8339 break;
8340 case SKL_DPLL2:
8341 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
8342 break;
8343 case SKL_DPLL3:
8344 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
8345 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008346 }
8347}
8348
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008349static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8350 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008351 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008352{
8353 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8354
8355 switch (pipe_config->ddi_pll_sel) {
8356 case PORT_CLK_SEL_WRPLL1:
8357 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
8358 break;
8359 case PORT_CLK_SEL_WRPLL2:
8360 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
8361 break;
8362 }
8363}
8364
Daniel Vetter26804af2014-06-25 22:01:55 +03008365static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008366 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03008367{
8368 struct drm_device *dev = crtc->base.dev;
8369 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008370 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03008371 enum port port;
8372 uint32_t tmp;
8373
8374 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
8375
8376 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
8377
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008378 if (IS_SKYLAKE(dev))
8379 skylake_get_ddi_pll(dev_priv, port, pipe_config);
8380 else
8381 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03008382
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008383 if (pipe_config->shared_dpll >= 0) {
8384 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8385
8386 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8387 &pipe_config->dpll_hw_state));
8388 }
8389
Daniel Vetter26804af2014-06-25 22:01:55 +03008390 /*
8391 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8392 * DDI E. So just check whether this pipe is wired to DDI E and whether
8393 * the PCH transcoder is on.
8394 */
Damien Lespiauca370452013-12-03 13:56:24 +00008395 if (INTEL_INFO(dev)->gen < 9 &&
8396 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03008397 pipe_config->has_pch_encoder = true;
8398
8399 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8400 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8401 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8402
8403 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8404 }
8405}
8406
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008407static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008408 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008409{
8410 struct drm_device *dev = crtc->base.dev;
8411 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008412 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008413 uint32_t tmp;
8414
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008415 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02008416 POWER_DOMAIN_PIPE(crtc->pipe)))
8417 return false;
8418
Daniel Vettere143a212013-07-04 12:01:15 +02008419 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008420 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8421
Daniel Vettereccb1402013-05-22 00:50:22 +02008422 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8423 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8424 enum pipe trans_edp_pipe;
8425 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8426 default:
8427 WARN(1, "unknown pipe linked to edp transcoder\n");
8428 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8429 case TRANS_DDI_EDP_INPUT_A_ON:
8430 trans_edp_pipe = PIPE_A;
8431 break;
8432 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8433 trans_edp_pipe = PIPE_B;
8434 break;
8435 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8436 trans_edp_pipe = PIPE_C;
8437 break;
8438 }
8439
8440 if (trans_edp_pipe == crtc->pipe)
8441 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8442 }
8443
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008444 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02008445 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03008446 return false;
8447
Daniel Vettereccb1402013-05-22 00:50:22 +02008448 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008449 if (!(tmp & PIPECONF_ENABLE))
8450 return false;
8451
Daniel Vetter26804af2014-06-25 22:01:55 +03008452 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008453
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008454 intel_get_pipe_timings(crtc, pipe_config);
8455
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008456 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008457 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
8458 if (IS_SKYLAKE(dev))
8459 skylake_get_pfit_config(crtc, pipe_config);
8460 else
8461 ironlake_get_pfit_config(crtc, pipe_config);
8462 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01008463
Jesse Barnese59150d2014-01-07 13:30:45 -08008464 if (IS_HASWELL(dev))
8465 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8466 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008467
Clint Taylorebb69c92014-09-30 10:30:22 -07008468 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8469 pipe_config->pixel_multiplier =
8470 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8471 } else {
8472 pipe_config->pixel_multiplier = 1;
8473 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008474
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008475 return true;
8476}
8477
Chris Wilson560b85b2010-08-07 11:01:38 +01008478static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8479{
8480 struct drm_device *dev = crtc->dev;
8481 struct drm_i915_private *dev_priv = dev->dev_private;
8482 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008483 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008484
Ville Syrjälädc41c152014-08-13 11:57:05 +03008485 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008486 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
8487 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03008488 unsigned int stride = roundup_pow_of_two(width) * 4;
8489
8490 switch (stride) {
8491 default:
8492 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8493 width, stride);
8494 stride = 256;
8495 /* fallthrough */
8496 case 256:
8497 case 512:
8498 case 1024:
8499 case 2048:
8500 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008501 }
8502
Ville Syrjälädc41c152014-08-13 11:57:05 +03008503 cntl |= CURSOR_ENABLE |
8504 CURSOR_GAMMA_ENABLE |
8505 CURSOR_FORMAT_ARGB |
8506 CURSOR_STRIDE(stride);
8507
8508 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008509 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008510
Ville Syrjälädc41c152014-08-13 11:57:05 +03008511 if (intel_crtc->cursor_cntl != 0 &&
8512 (intel_crtc->cursor_base != base ||
8513 intel_crtc->cursor_size != size ||
8514 intel_crtc->cursor_cntl != cntl)) {
8515 /* On these chipsets we can only modify the base/size/stride
8516 * whilst the cursor is disabled.
8517 */
8518 I915_WRITE(_CURACNTR, 0);
8519 POSTING_READ(_CURACNTR);
8520 intel_crtc->cursor_cntl = 0;
8521 }
8522
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008523 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03008524 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008525 intel_crtc->cursor_base = base;
8526 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03008527
8528 if (intel_crtc->cursor_size != size) {
8529 I915_WRITE(CURSIZE, size);
8530 intel_crtc->cursor_size = size;
8531 }
8532
Chris Wilson4b0e3332014-05-30 16:35:26 +03008533 if (intel_crtc->cursor_cntl != cntl) {
8534 I915_WRITE(_CURACNTR, cntl);
8535 POSTING_READ(_CURACNTR);
8536 intel_crtc->cursor_cntl = cntl;
8537 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008538}
8539
8540static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8541{
8542 struct drm_device *dev = crtc->dev;
8543 struct drm_i915_private *dev_priv = dev->dev_private;
8544 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8545 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008546 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008547
Chris Wilson4b0e3332014-05-30 16:35:26 +03008548 cntl = 0;
8549 if (base) {
8550 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08008551 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308552 case 64:
8553 cntl |= CURSOR_MODE_64_ARGB_AX;
8554 break;
8555 case 128:
8556 cntl |= CURSOR_MODE_128_ARGB_AX;
8557 break;
8558 case 256:
8559 cntl |= CURSOR_MODE_256_ARGB_AX;
8560 break;
8561 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08008562 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308563 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008564 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008565 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03008566
8567 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8568 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01008569 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008570
Matt Roper8e7d6882015-01-21 16:35:41 -08008571 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008572 cntl |= CURSOR_ROTATE_180;
8573
Chris Wilson4b0e3332014-05-30 16:35:26 +03008574 if (intel_crtc->cursor_cntl != cntl) {
8575 I915_WRITE(CURCNTR(pipe), cntl);
8576 POSTING_READ(CURCNTR(pipe));
8577 intel_crtc->cursor_cntl = cntl;
8578 }
8579
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008580 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008581 I915_WRITE(CURBASE(pipe), base);
8582 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008583
8584 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008585}
8586
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008587/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008588static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8589 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008590{
8591 struct drm_device *dev = crtc->dev;
8592 struct drm_i915_private *dev_priv = dev->dev_private;
8593 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8594 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008595 int x = crtc->cursor_x;
8596 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008597 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008598
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008599 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008600 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008601
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008602 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008603 base = 0;
8604
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008605 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008606 base = 0;
8607
8608 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008609 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008610 base = 0;
8611
8612 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8613 x = -x;
8614 }
8615 pos |= x << CURSOR_X_SHIFT;
8616
8617 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008618 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008619 base = 0;
8620
8621 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8622 y = -y;
8623 }
8624 pos |= y << CURSOR_Y_SHIFT;
8625
Chris Wilson4b0e3332014-05-30 16:35:26 +03008626 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008627 return;
8628
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008629 I915_WRITE(CURPOS(pipe), pos);
8630
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008631 /* ILK+ do this automagically */
8632 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08008633 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008634 base += (intel_crtc->base.cursor->state->crtc_h *
8635 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008636 }
8637
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008638 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008639 i845_update_cursor(crtc, base);
8640 else
8641 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008642}
8643
Ville Syrjälädc41c152014-08-13 11:57:05 +03008644static bool cursor_size_ok(struct drm_device *dev,
8645 uint32_t width, uint32_t height)
8646{
8647 if (width == 0 || height == 0)
8648 return false;
8649
8650 /*
8651 * 845g/865g are special in that they are only limited by
8652 * the width of their cursors, the height is arbitrary up to
8653 * the precision of the register. Everything else requires
8654 * square cursors, limited to a few power-of-two sizes.
8655 */
8656 if (IS_845G(dev) || IS_I865G(dev)) {
8657 if ((width & 63) != 0)
8658 return false;
8659
8660 if (width > (IS_845G(dev) ? 64 : 512))
8661 return false;
8662
8663 if (height > 1023)
8664 return false;
8665 } else {
8666 switch (width | height) {
8667 case 256:
8668 case 128:
8669 if (IS_GEN2(dev))
8670 return false;
8671 case 64:
8672 break;
8673 default:
8674 return false;
8675 }
8676 }
8677
8678 return true;
8679}
8680
Jesse Barnes79e53942008-11-07 14:24:08 -08008681static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008682 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008683{
James Simmons72034252010-08-03 01:33:19 +01008684 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008685 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008686
James Simmons72034252010-08-03 01:33:19 +01008687 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008688 intel_crtc->lut_r[i] = red[i] >> 8;
8689 intel_crtc->lut_g[i] = green[i] >> 8;
8690 intel_crtc->lut_b[i] = blue[i] >> 8;
8691 }
8692
8693 intel_crtc_load_lut(crtc);
8694}
8695
Jesse Barnes79e53942008-11-07 14:24:08 -08008696/* VESA 640x480x72Hz mode to set on the pipe */
8697static struct drm_display_mode load_detect_mode = {
8698 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8699 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8700};
8701
Daniel Vettera8bb6812014-02-10 18:00:39 +01008702struct drm_framebuffer *
8703__intel_framebuffer_create(struct drm_device *dev,
8704 struct drm_mode_fb_cmd2 *mode_cmd,
8705 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008706{
8707 struct intel_framebuffer *intel_fb;
8708 int ret;
8709
8710 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8711 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008712 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +01008713 return ERR_PTR(-ENOMEM);
8714 }
8715
8716 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008717 if (ret)
8718 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008719
8720 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008721err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008722 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008723 kfree(intel_fb);
8724
8725 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008726}
8727
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008728static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008729intel_framebuffer_create(struct drm_device *dev,
8730 struct drm_mode_fb_cmd2 *mode_cmd,
8731 struct drm_i915_gem_object *obj)
8732{
8733 struct drm_framebuffer *fb;
8734 int ret;
8735
8736 ret = i915_mutex_lock_interruptible(dev);
8737 if (ret)
8738 return ERR_PTR(ret);
8739 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8740 mutex_unlock(&dev->struct_mutex);
8741
8742 return fb;
8743}
8744
Chris Wilsond2dff872011-04-19 08:36:26 +01008745static u32
8746intel_framebuffer_pitch_for_width(int width, int bpp)
8747{
8748 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8749 return ALIGN(pitch, 64);
8750}
8751
8752static u32
8753intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8754{
8755 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008756 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008757}
8758
8759static struct drm_framebuffer *
8760intel_framebuffer_create_for_mode(struct drm_device *dev,
8761 struct drm_display_mode *mode,
8762 int depth, int bpp)
8763{
8764 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008765 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008766
8767 obj = i915_gem_alloc_object(dev,
8768 intel_framebuffer_size_for_mode(mode, bpp));
8769 if (obj == NULL)
8770 return ERR_PTR(-ENOMEM);
8771
8772 mode_cmd.width = mode->hdisplay;
8773 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008774 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8775 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008776 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008777
8778 return intel_framebuffer_create(dev, &mode_cmd, obj);
8779}
8780
8781static struct drm_framebuffer *
8782mode_fits_in_fbdev(struct drm_device *dev,
8783 struct drm_display_mode *mode)
8784{
Daniel Vetter4520f532013-10-09 09:18:51 +02008785#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008786 struct drm_i915_private *dev_priv = dev->dev_private;
8787 struct drm_i915_gem_object *obj;
8788 struct drm_framebuffer *fb;
8789
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008790 if (!dev_priv->fbdev)
8791 return NULL;
8792
8793 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008794 return NULL;
8795
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008796 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008797 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008798
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008799 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008800 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8801 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008802 return NULL;
8803
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008804 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008805 return NULL;
8806
8807 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008808#else
8809 return NULL;
8810#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008811}
8812
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008813bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008814 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008815 struct intel_load_detect_pipe *old,
8816 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008817{
8818 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008819 struct intel_encoder *intel_encoder =
8820 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008821 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008822 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008823 struct drm_crtc *crtc = NULL;
8824 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008825 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008826 struct drm_mode_config *config = &dev->mode_config;
8827 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008828
Chris Wilsond2dff872011-04-19 08:36:26 +01008829 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008830 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008831 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008832
Rob Clark51fd3712013-11-19 12:10:12 -05008833retry:
8834 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8835 if (ret)
8836 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008837
Jesse Barnes79e53942008-11-07 14:24:08 -08008838 /*
8839 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008840 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008841 * - if the connector already has an assigned crtc, use it (but make
8842 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008843 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008844 * - try to find the first unused crtc that can drive this connector,
8845 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008846 */
8847
8848 /* See if we already have a CRTC for this connector */
8849 if (encoder->crtc) {
8850 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008851
Rob Clark51fd3712013-11-19 12:10:12 -05008852 ret = drm_modeset_lock(&crtc->mutex, ctx);
8853 if (ret)
8854 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008855 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8856 if (ret)
8857 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008858
Daniel Vetter24218aa2012-08-12 19:27:11 +02008859 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008860 old->load_detect_temp = false;
8861
8862 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008863 if (connector->dpms != DRM_MODE_DPMS_ON)
8864 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008865
Chris Wilson71731882011-04-19 23:10:58 +01008866 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008867 }
8868
8869 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008870 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008871 i++;
8872 if (!(encoder->possible_crtcs & (1 << i)))
8873 continue;
Matt Roper83d65732015-02-25 13:12:16 -08008874 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +03008875 continue;
8876 /* This can occur when applying the pipe A quirk on resume. */
8877 if (to_intel_crtc(possible_crtc)->new_enabled)
8878 continue;
8879
8880 crtc = possible_crtc;
8881 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008882 }
8883
8884 /*
8885 * If we didn't find an unused CRTC, don't use any.
8886 */
8887 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008888 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008889 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008890 }
8891
Rob Clark51fd3712013-11-19 12:10:12 -05008892 ret = drm_modeset_lock(&crtc->mutex, ctx);
8893 if (ret)
8894 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008895 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8896 if (ret)
8897 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008898 intel_encoder->new_crtc = to_intel_crtc(crtc);
8899 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008900
8901 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008902 intel_crtc->new_enabled = true;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008903 intel_crtc->new_config = intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008904 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008905 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008906 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008907
Chris Wilson64927112011-04-20 07:25:26 +01008908 if (!mode)
8909 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008910
Chris Wilsond2dff872011-04-19 08:36:26 +01008911 /* We need a framebuffer large enough to accommodate all accesses
8912 * that the plane may generate whilst we perform load detection.
8913 * We can not rely on the fbcon either being present (we get called
8914 * during its initialisation to detect all boot displays, or it may
8915 * not even exist) or that it is large enough to satisfy the
8916 * requested mode.
8917 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008918 fb = mode_fits_in_fbdev(dev, mode);
8919 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008920 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008921 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8922 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008923 } else
8924 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008925 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008926 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008927 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008928 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008929
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008930 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008931 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008932 if (old->release_fb)
8933 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008934 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008935 }
Daniel Vetter9128b042015-03-03 17:31:21 +01008936 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +01008937
Jesse Barnes79e53942008-11-07 14:24:08 -08008938 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008939 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008940 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008941
8942 fail:
Matt Roper83d65732015-02-25 13:12:16 -08008943 intel_crtc->new_enabled = crtc->state->enable;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008944 if (intel_crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008945 intel_crtc->new_config = intel_crtc->config;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008946 else
8947 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008948fail_unlock:
8949 if (ret == -EDEADLK) {
8950 drm_modeset_backoff(ctx);
8951 goto retry;
8952 }
8953
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008954 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008955}
8956
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008957void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008958 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008959{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008960 struct intel_encoder *intel_encoder =
8961 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008962 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008963 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008964 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008965
Chris Wilsond2dff872011-04-19 08:36:26 +01008966 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008967 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008968 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008969
Chris Wilson8261b192011-04-19 23:18:09 +01008970 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008971 to_intel_connector(connector)->new_encoder = NULL;
8972 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008973 intel_crtc->new_enabled = false;
8974 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008975 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008976
Daniel Vetter36206362012-12-10 20:42:17 +01008977 if (old->release_fb) {
8978 drm_framebuffer_unregister_private(old->release_fb);
8979 drm_framebuffer_unreference(old->release_fb);
8980 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008981
Chris Wilson0622a532011-04-21 09:32:11 +01008982 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008983 }
8984
Eric Anholtc751ce42010-03-25 11:48:48 -07008985 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008986 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8987 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008988}
8989
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008990static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008991 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008992{
8993 struct drm_i915_private *dev_priv = dev->dev_private;
8994 u32 dpll = pipe_config->dpll_hw_state.dpll;
8995
8996 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008997 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008998 else if (HAS_PCH_SPLIT(dev))
8999 return 120000;
9000 else if (!IS_GEN2(dev))
9001 return 96000;
9002 else
9003 return 48000;
9004}
9005
Jesse Barnes79e53942008-11-07 14:24:08 -08009006/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009007static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009008 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08009009{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009010 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08009011 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009012 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009013 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009014 u32 fp;
9015 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009016 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08009017
9018 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03009019 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009020 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03009021 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009022
9023 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009024 if (IS_PINEVIEW(dev)) {
9025 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
9026 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08009027 } else {
9028 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
9029 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
9030 }
9031
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009032 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009033 if (IS_PINEVIEW(dev))
9034 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
9035 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08009036 else
9037 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08009038 DPLL_FPA01_P1_POST_DIV_SHIFT);
9039
9040 switch (dpll & DPLL_MODE_MASK) {
9041 case DPLLB_MODE_DAC_SERIAL:
9042 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
9043 5 : 10;
9044 break;
9045 case DPLLB_MODE_LVDS:
9046 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
9047 7 : 14;
9048 break;
9049 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08009050 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08009051 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009052 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08009053 }
9054
Daniel Vetterac58c3f2013-06-01 17:16:17 +02009055 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009056 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02009057 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009058 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009059 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02009060 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009061 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08009062
9063 if (is_lvds) {
9064 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
9065 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009066
9067 if (lvds & LVDS_CLKB_POWER_UP)
9068 clock.p2 = 7;
9069 else
9070 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08009071 } else {
9072 if (dpll & PLL_P1_DIVIDE_BY_TWO)
9073 clock.p1 = 2;
9074 else {
9075 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
9076 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
9077 }
9078 if (dpll & PLL_P2_DIVIDE_BY_4)
9079 clock.p2 = 4;
9080 else
9081 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08009082 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009083
9084 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009085 }
9086
Ville Syrjälä18442d02013-09-13 16:00:08 +03009087 /*
9088 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01009089 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03009090 * encoder's get_config() function.
9091 */
9092 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009093}
9094
Ville Syrjälä6878da02013-09-13 15:59:11 +03009095int intel_dotclock_calculate(int link_freq,
9096 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009097{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009098 /*
9099 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009100 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009101 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009102 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009103 *
9104 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009105 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08009106 */
9107
Ville Syrjälä6878da02013-09-13 15:59:11 +03009108 if (!m_n->link_n)
9109 return 0;
9110
9111 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
9112}
9113
Ville Syrjälä18442d02013-09-13 16:00:08 +03009114static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009115 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03009116{
9117 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009118
9119 /* read out port_clock from the DPLL */
9120 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03009121
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009122 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03009123 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01009124 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03009125 * agree once we know their relationship in the encoder's
9126 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009127 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02009128 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03009129 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
9130 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08009131}
9132
9133/** Returns the currently programmed mode of the given pipe. */
9134struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
9135 struct drm_crtc *crtc)
9136{
Jesse Barnes548f2452011-02-17 10:40:53 -08009137 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08009138 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009139 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009140 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009141 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009142 int htot = I915_READ(HTOTAL(cpu_transcoder));
9143 int hsync = I915_READ(HSYNC(cpu_transcoder));
9144 int vtot = I915_READ(VTOTAL(cpu_transcoder));
9145 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03009146 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08009147
9148 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
9149 if (!mode)
9150 return NULL;
9151
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009152 /*
9153 * Construct a pipe_config sufficient for getting the clock info
9154 * back out of crtc_clock_get.
9155 *
9156 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
9157 * to use a real value here instead.
9158 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03009159 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009160 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009161 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
9162 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
9163 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009164 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
9165
Ville Syrjälä773ae032013-09-23 17:48:20 +03009166 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08009167 mode->hdisplay = (htot & 0xffff) + 1;
9168 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
9169 mode->hsync_start = (hsync & 0xffff) + 1;
9170 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
9171 mode->vdisplay = (vtot & 0xffff) + 1;
9172 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
9173 mode->vsync_start = (vsync & 0xffff) + 1;
9174 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
9175
9176 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009177
9178 return mode;
9179}
9180
Jesse Barnes652c3932009-08-17 13:31:43 -07009181static void intel_decrease_pllclock(struct drm_crtc *crtc)
9182{
9183 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03009184 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07009185 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009186
Sonika Jindalbaff2962014-07-22 11:16:35 +05309187 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07009188 return;
9189
9190 if (!dev_priv->lvds_downclock_avail)
9191 return;
9192
9193 /*
9194 * Since this is called by a timer, we should never get here in
9195 * the manual case.
9196 */
9197 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01009198 int pipe = intel_crtc->pipe;
9199 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02009200 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01009201
Zhao Yakui44d98a62009-10-09 11:39:40 +08009202 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009203
Sean Paul8ac5a6d2012-02-13 13:14:51 -05009204 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009205
Chris Wilson074b5e12012-05-02 12:07:06 +01009206 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07009207 dpll |= DISPLAY_RATE_SELECT_FPA1;
9208 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009209 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009210 dpll = I915_READ(dpll_reg);
9211 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08009212 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009213 }
9214
9215}
9216
Chris Wilsonf047e392012-07-21 12:31:41 +01009217void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07009218{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009219 struct drm_i915_private *dev_priv = dev->dev_private;
9220
Chris Wilsonf62a0072014-02-21 17:55:39 +00009221 if (dev_priv->mm.busy)
9222 return;
9223
Paulo Zanoni43694d62014-03-07 20:08:08 -03009224 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009225 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00009226 if (INTEL_INFO(dev)->gen >= 6)
9227 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00009228 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01009229}
9230
9231void intel_mark_idle(struct drm_device *dev)
9232{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009233 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00009234 struct drm_crtc *crtc;
9235
Chris Wilsonf62a0072014-02-21 17:55:39 +00009236 if (!dev_priv->mm.busy)
9237 return;
9238
9239 dev_priv->mm.busy = false;
9240
Jani Nikulad330a952014-01-21 11:24:25 +02009241 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009242 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00009243
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009244 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07009245 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00009246 continue;
9247
9248 intel_decrease_pllclock(crtc);
9249 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009250
Damien Lespiau3d13ef22014-02-07 19:12:47 +00009251 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009252 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009253
9254out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03009255 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01009256}
9257
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009258static void intel_crtc_set_state(struct intel_crtc *crtc,
9259 struct intel_crtc_state *crtc_state)
9260{
9261 kfree(crtc->config);
9262 crtc->config = crtc_state;
Ander Conselvan de Oliveira16f3f652015-01-15 14:55:27 +02009263 crtc->base.state = &crtc_state->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009264}
9265
Jesse Barnes79e53942008-11-07 14:24:08 -08009266static void intel_crtc_destroy(struct drm_crtc *crtc)
9267{
9268 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009269 struct drm_device *dev = crtc->dev;
9270 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009271
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009272 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009273 work = intel_crtc->unpin_work;
9274 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009275 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009276
9277 if (work) {
9278 cancel_work_sync(&work->work);
9279 kfree(work);
9280 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009281
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009282 intel_crtc_set_state(intel_crtc, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08009283 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009284
Jesse Barnes79e53942008-11-07 14:24:08 -08009285 kfree(intel_crtc);
9286}
9287
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009288static void intel_unpin_work_fn(struct work_struct *__work)
9289{
9290 struct intel_unpin_work *work =
9291 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009292 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009293 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009294
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009295 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009296 intel_unpin_fb_obj(intel_fb_obj(work->old_fb));
Chris Wilson05394f32010-11-08 19:18:58 +00009297 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009298
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009299 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +00009300
9301 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +00009302 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009303 mutex_unlock(&dev->struct_mutex);
9304
Daniel Vetterf99d7062014-06-19 16:01:59 +02009305 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilson89ed88b2015-02-16 14:31:49 +00009306 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009307
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009308 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9309 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9310
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009311 kfree(work);
9312}
9313
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009314static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009315 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009316{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009317 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9318 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009319 unsigned long flags;
9320
9321 /* Ignore early vblank irqs */
9322 if (intel_crtc == NULL)
9323 return;
9324
Daniel Vetterf3260382014-09-15 14:55:23 +02009325 /*
9326 * This is called both by irq handlers and the reset code (to complete
9327 * lost pageflips) so needs the full irqsave spinlocks.
9328 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009329 spin_lock_irqsave(&dev->event_lock, flags);
9330 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009331
9332 /* Ensure we don't miss a work->pending update ... */
9333 smp_rmb();
9334
9335 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009336 spin_unlock_irqrestore(&dev->event_lock, flags);
9337 return;
9338 }
9339
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009340 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009341
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009342 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009343}
9344
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009345void intel_finish_page_flip(struct drm_device *dev, int pipe)
9346{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009347 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009348 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9349
Mario Kleiner49b14a52010-12-09 07:00:07 +01009350 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009351}
9352
9353void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9354{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009355 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009356 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9357
Mario Kleiner49b14a52010-12-09 07:00:07 +01009358 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009359}
9360
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009361/* Is 'a' after or equal to 'b'? */
9362static bool g4x_flip_count_after_eq(u32 a, u32 b)
9363{
9364 return !((a - b) & 0x80000000);
9365}
9366
9367static bool page_flip_finished(struct intel_crtc *crtc)
9368{
9369 struct drm_device *dev = crtc->base.dev;
9370 struct drm_i915_private *dev_priv = dev->dev_private;
9371
Ville Syrjäläbdfa7542014-05-27 21:33:09 +03009372 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
9373 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
9374 return true;
9375
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009376 /*
9377 * The relevant registers doen't exist on pre-ctg.
9378 * As the flip done interrupt doesn't trigger for mmio
9379 * flips on gmch platforms, a flip count check isn't
9380 * really needed there. But since ctg has the registers,
9381 * include it in the check anyway.
9382 */
9383 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9384 return true;
9385
9386 /*
9387 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9388 * used the same base address. In that case the mmio flip might
9389 * have completed, but the CS hasn't even executed the flip yet.
9390 *
9391 * A flip count check isn't enough as the CS might have updated
9392 * the base address just after start of vblank, but before we
9393 * managed to process the interrupt. This means we'd complete the
9394 * CS flip too soon.
9395 *
9396 * Combining both checks should get us a good enough result. It may
9397 * still happen that the CS flip has been executed, but has not
9398 * yet actually completed. But in case the base address is the same
9399 * anyway, we don't really care.
9400 */
9401 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9402 crtc->unpin_work->gtt_offset &&
9403 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9404 crtc->unpin_work->flip_count);
9405}
9406
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009407void intel_prepare_page_flip(struct drm_device *dev, int plane)
9408{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009409 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009410 struct intel_crtc *intel_crtc =
9411 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9412 unsigned long flags;
9413
Daniel Vetterf3260382014-09-15 14:55:23 +02009414
9415 /*
9416 * This is called both by irq handlers and the reset code (to complete
9417 * lost pageflips) so needs the full irqsave spinlocks.
9418 *
9419 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009420 * generate a page-flip completion irq, i.e. every modeset
9421 * is also accompanied by a spurious intel_prepare_page_flip().
9422 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009423 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009424 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009425 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009426 spin_unlock_irqrestore(&dev->event_lock, flags);
9427}
9428
Robin Schroereba905b2014-05-18 02:24:50 +02009429static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009430{
9431 /* Ensure that the work item is consistent when activating it ... */
9432 smp_wmb();
9433 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9434 /* and that it is marked active as soon as the irq could fire. */
9435 smp_wmb();
9436}
9437
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009438static int intel_gen2_queue_flip(struct drm_device *dev,
9439 struct drm_crtc *crtc,
9440 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009441 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009442 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009443 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009444{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009445 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009446 u32 flip_mask;
9447 int ret;
9448
Daniel Vetter6d90c952012-04-26 23:28:05 +02009449 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009450 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009451 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009452
9453 /* Can't queue multiple flips, so wait for the previous
9454 * one to finish before executing the next.
9455 */
9456 if (intel_crtc->plane)
9457 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9458 else
9459 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009460 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9461 intel_ring_emit(ring, MI_NOOP);
9462 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9463 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9464 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009465 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009466 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009467
9468 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009469 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009470 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009471}
9472
9473static int intel_gen3_queue_flip(struct drm_device *dev,
9474 struct drm_crtc *crtc,
9475 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009476 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009477 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009478 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009479{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009480 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009481 u32 flip_mask;
9482 int ret;
9483
Daniel Vetter6d90c952012-04-26 23:28:05 +02009484 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009485 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009486 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009487
9488 if (intel_crtc->plane)
9489 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9490 else
9491 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009492 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9493 intel_ring_emit(ring, MI_NOOP);
9494 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9495 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9496 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009497 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009498 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009499
Chris Wilsone7d841c2012-12-03 11:36:30 +00009500 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009501 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009502 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009503}
9504
9505static int intel_gen4_queue_flip(struct drm_device *dev,
9506 struct drm_crtc *crtc,
9507 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009508 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009509 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009510 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009511{
9512 struct drm_i915_private *dev_priv = dev->dev_private;
9513 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9514 uint32_t pf, pipesrc;
9515 int ret;
9516
Daniel Vetter6d90c952012-04-26 23:28:05 +02009517 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009518 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009519 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009520
9521 /* i965+ uses the linear or tiled offsets from the
9522 * Display Registers (which do not change across a page-flip)
9523 * so we need only reprogram the base address.
9524 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009525 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9526 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9527 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009528 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009529 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009530
9531 /* XXX Enabling the panel-fitter across page-flip is so far
9532 * untested on non-native modes, so ignore it for now.
9533 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9534 */
9535 pf = 0;
9536 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009537 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009538
9539 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009540 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009541 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009542}
9543
9544static int intel_gen6_queue_flip(struct drm_device *dev,
9545 struct drm_crtc *crtc,
9546 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009547 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009548 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009549 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009550{
9551 struct drm_i915_private *dev_priv = dev->dev_private;
9552 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9553 uint32_t pf, pipesrc;
9554 int ret;
9555
Daniel Vetter6d90c952012-04-26 23:28:05 +02009556 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009557 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009558 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009559
Daniel Vetter6d90c952012-04-26 23:28:05 +02009560 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9561 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9562 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009563 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009564
Chris Wilson99d9acd2012-04-17 20:37:00 +01009565 /* Contrary to the suggestions in the documentation,
9566 * "Enable Panel Fitter" does not seem to be required when page
9567 * flipping with a non-native mode, and worse causes a normal
9568 * modeset to fail.
9569 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9570 */
9571 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009572 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009573 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009574
9575 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009576 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009577 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009578}
9579
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009580static int intel_gen7_queue_flip(struct drm_device *dev,
9581 struct drm_crtc *crtc,
9582 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009583 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009584 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009585 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009586{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009587 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009588 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009589 int len, ret;
9590
Robin Schroereba905b2014-05-18 02:24:50 +02009591 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009592 case PLANE_A:
9593 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9594 break;
9595 case PLANE_B:
9596 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9597 break;
9598 case PLANE_C:
9599 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9600 break;
9601 default:
9602 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009603 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009604 }
9605
Chris Wilsonffe74d72013-08-26 20:58:12 +01009606 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009607 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009608 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009609 /*
9610 * On Gen 8, SRM is now taking an extra dword to accommodate
9611 * 48bits addresses, and we need a NOOP for the batch size to
9612 * stay even.
9613 */
9614 if (IS_GEN8(dev))
9615 len += 2;
9616 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009617
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009618 /*
9619 * BSpec MI_DISPLAY_FLIP for IVB:
9620 * "The full packet must be contained within the same cache line."
9621 *
9622 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9623 * cacheline, if we ever start emitting more commands before
9624 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9625 * then do the cacheline alignment, and finally emit the
9626 * MI_DISPLAY_FLIP.
9627 */
9628 ret = intel_ring_cacheline_align(ring);
9629 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009630 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009631
Chris Wilsonffe74d72013-08-26 20:58:12 +01009632 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009633 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009634 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009635
Chris Wilsonffe74d72013-08-26 20:58:12 +01009636 /* Unmask the flip-done completion message. Note that the bspec says that
9637 * we should do this for both the BCS and RCS, and that we must not unmask
9638 * more than one flip event at any time (or ensure that one flip message
9639 * can be sent by waiting for flip-done prior to queueing new flips).
9640 * Experimentation says that BCS works despite DERRMR masking all
9641 * flip-done completion events and that unmasking all planes at once
9642 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9643 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9644 */
9645 if (ring->id == RCS) {
9646 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9647 intel_ring_emit(ring, DERRMR);
9648 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9649 DERRMR_PIPEB_PRI_FLIP_DONE |
9650 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009651 if (IS_GEN8(dev))
9652 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9653 MI_SRM_LRM_GLOBAL_GTT);
9654 else
9655 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9656 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009657 intel_ring_emit(ring, DERRMR);
9658 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009659 if (IS_GEN8(dev)) {
9660 intel_ring_emit(ring, 0);
9661 intel_ring_emit(ring, MI_NOOP);
9662 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009663 }
9664
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009665 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009666 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009667 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009668 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009669
9670 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009671 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009672 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009673}
9674
Sourab Gupta84c33a62014-06-02 16:47:17 +05309675static bool use_mmio_flip(struct intel_engine_cs *ring,
9676 struct drm_i915_gem_object *obj)
9677{
9678 /*
9679 * This is not being used for older platforms, because
9680 * non-availability of flip done interrupt forces us to use
9681 * CS flips. Older platforms derive flip done using some clever
9682 * tricks involving the flip_pending status bits and vblank irqs.
9683 * So using MMIO flips there would disrupt this mechanism.
9684 */
9685
Chris Wilson8e09bf82014-07-08 10:40:30 +01009686 if (ring == NULL)
9687 return true;
9688
Sourab Gupta84c33a62014-06-02 16:47:17 +05309689 if (INTEL_INFO(ring->dev)->gen < 5)
9690 return false;
9691
9692 if (i915.use_mmio_flip < 0)
9693 return false;
9694 else if (i915.use_mmio_flip > 0)
9695 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009696 else if (i915.enable_execlists)
9697 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309698 else
John Harrison41c52412014-11-24 18:49:43 +00009699 return ring != i915_gem_request_get_ring(obj->last_read_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309700}
9701
Damien Lespiauff944562014-11-20 14:58:16 +00009702static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
9703{
9704 struct drm_device *dev = intel_crtc->base.dev;
9705 struct drm_i915_private *dev_priv = dev->dev_private;
9706 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
9707 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
9708 struct drm_i915_gem_object *obj = intel_fb->obj;
9709 const enum pipe pipe = intel_crtc->pipe;
9710 u32 ctl, stride;
9711
9712 ctl = I915_READ(PLANE_CTL(pipe, 0));
9713 ctl &= ~PLANE_CTL_TILED_MASK;
9714 if (obj->tiling_mode == I915_TILING_X)
9715 ctl |= PLANE_CTL_TILED_X;
9716
9717 /*
9718 * The stride is either expressed as a multiple of 64 bytes chunks for
9719 * linear buffers or in number of tiles for tiled buffers.
9720 */
9721 stride = fb->pitches[0] >> 6;
9722 if (obj->tiling_mode == I915_TILING_X)
9723 stride = fb->pitches[0] >> 9; /* X tiles are 512 bytes wide */
9724
9725 /*
9726 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
9727 * PLANE_SURF updates, the update is then guaranteed to be atomic.
9728 */
9729 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
9730 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
9731
9732 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
9733 POSTING_READ(PLANE_SURF(pipe, 0));
9734}
9735
9736static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309737{
9738 struct drm_device *dev = intel_crtc->base.dev;
9739 struct drm_i915_private *dev_priv = dev->dev_private;
9740 struct intel_framebuffer *intel_fb =
9741 to_intel_framebuffer(intel_crtc->base.primary->fb);
9742 struct drm_i915_gem_object *obj = intel_fb->obj;
9743 u32 dspcntr;
9744 u32 reg;
9745
Sourab Gupta84c33a62014-06-02 16:47:17 +05309746 reg = DSPCNTR(intel_crtc->plane);
9747 dspcntr = I915_READ(reg);
9748
Damien Lespiauc5d97472014-10-25 00:11:11 +01009749 if (obj->tiling_mode != I915_TILING_NONE)
9750 dspcntr |= DISPPLANE_TILED;
9751 else
9752 dspcntr &= ~DISPPLANE_TILED;
9753
Sourab Gupta84c33a62014-06-02 16:47:17 +05309754 I915_WRITE(reg, dspcntr);
9755
9756 I915_WRITE(DSPSURF(intel_crtc->plane),
9757 intel_crtc->unpin_work->gtt_offset);
9758 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009759
Damien Lespiauff944562014-11-20 14:58:16 +00009760}
9761
9762/*
9763 * XXX: This is the temporary way to update the plane registers until we get
9764 * around to using the usual plane update functions for MMIO flips
9765 */
9766static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9767{
9768 struct drm_device *dev = intel_crtc->base.dev;
9769 bool atomic_update;
9770 u32 start_vbl_count;
9771
9772 intel_mark_page_flip_active(intel_crtc);
9773
9774 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
9775
9776 if (INTEL_INFO(dev)->gen >= 9)
9777 skl_do_mmio_flip(intel_crtc);
9778 else
9779 /* use_mmio_flip() retricts MMIO flips to ilk+ */
9780 ilk_do_mmio_flip(intel_crtc);
9781
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009782 if (atomic_update)
9783 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309784}
9785
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009786static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309787{
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009788 struct intel_crtc *crtc =
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009789 container_of(work, struct intel_crtc, mmio_flip.work);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009790 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309791
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009792 mmio_flip = &crtc->mmio_flip;
9793 if (mmio_flip->req)
John Harrison9c654812014-11-24 18:49:35 +00009794 WARN_ON(__i915_wait_request(mmio_flip->req,
9795 crtc->reset_counter,
9796 false, NULL, NULL) != 0);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309797
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009798 intel_do_mmio_flip(crtc);
9799 if (mmio_flip->req) {
9800 mutex_lock(&crtc->base.dev->struct_mutex);
John Harrison146d84f2014-12-05 13:49:33 +00009801 i915_gem_request_assign(&mmio_flip->req, NULL);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009802 mutex_unlock(&crtc->base.dev->struct_mutex);
9803 }
Sourab Gupta84c33a62014-06-02 16:47:17 +05309804}
9805
9806static int intel_queue_mmio_flip(struct drm_device *dev,
9807 struct drm_crtc *crtc,
9808 struct drm_framebuffer *fb,
9809 struct drm_i915_gem_object *obj,
9810 struct intel_engine_cs *ring,
9811 uint32_t flags)
9812{
Sourab Gupta84c33a62014-06-02 16:47:17 +05309813 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309814
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009815 i915_gem_request_assign(&intel_crtc->mmio_flip.req,
9816 obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309817
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +02009818 schedule_work(&intel_crtc->mmio_flip.work);
9819
Sourab Gupta84c33a62014-06-02 16:47:17 +05309820 return 0;
9821}
9822
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009823static int intel_default_queue_flip(struct drm_device *dev,
9824 struct drm_crtc *crtc,
9825 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009826 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009827 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009828 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009829{
9830 return -ENODEV;
9831}
9832
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009833static bool __intel_pageflip_stall_check(struct drm_device *dev,
9834 struct drm_crtc *crtc)
9835{
9836 struct drm_i915_private *dev_priv = dev->dev_private;
9837 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9838 struct intel_unpin_work *work = intel_crtc->unpin_work;
9839 u32 addr;
9840
9841 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9842 return true;
9843
9844 if (!work->enable_stall_check)
9845 return false;
9846
9847 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +01009848 if (work->flip_queued_req &&
9849 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009850 return false;
9851
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009852 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009853 }
9854
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009855 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009856 return false;
9857
9858 /* Potential stall - if we see that the flip has happened,
9859 * assume a missed interrupt. */
9860 if (INTEL_INFO(dev)->gen >= 4)
9861 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9862 else
9863 addr = I915_READ(DSPADDR(intel_crtc->plane));
9864
9865 /* There is a potential issue here with a false positive after a flip
9866 * to the same address. We could address this by checking for a
9867 * non-incrementing frame counter.
9868 */
9869 return addr == work->gtt_offset;
9870}
9871
9872void intel_check_page_flip(struct drm_device *dev, int pipe)
9873{
9874 struct drm_i915_private *dev_priv = dev->dev_private;
9875 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9876 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterf3260382014-09-15 14:55:23 +02009877
Dave Gordon6c51d462015-03-06 15:34:26 +00009878 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009879
9880 if (crtc == NULL)
9881 return;
9882
Daniel Vetterf3260382014-09-15 14:55:23 +02009883 spin_lock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009884 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9885 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009886 intel_crtc->unpin_work->flip_queued_vblank,
9887 drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009888 page_flip_completed(intel_crtc);
9889 }
Daniel Vetterf3260382014-09-15 14:55:23 +02009890 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009891}
9892
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009893static int intel_crtc_page_flip(struct drm_crtc *crtc,
9894 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009895 struct drm_pending_vblank_event *event,
9896 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009897{
9898 struct drm_device *dev = crtc->dev;
9899 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009900 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009901 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009902 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -08009903 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +02009904 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009905 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009906 struct intel_engine_cs *ring;
Chris Wilson52e68632010-08-08 10:15:59 +01009907 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009908
Matt Roper2ff8fde2014-07-08 07:50:07 -07009909 /*
9910 * drm_mode_page_flip_ioctl() should already catch this, but double
9911 * check to be safe. In the future we may enable pageflipping from
9912 * a disabled primary plane.
9913 */
9914 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9915 return -EBUSY;
9916
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009917 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009918 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009919 return -EINVAL;
9920
9921 /*
9922 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9923 * Note that pitch changes could also affect these register.
9924 */
9925 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009926 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9927 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009928 return -EINVAL;
9929
Chris Wilsonf900db42014-02-20 09:26:13 +00009930 if (i915_terminally_wedged(&dev_priv->gpu_error))
9931 goto out_hang;
9932
Daniel Vetterb14c5672013-09-19 12:18:32 +02009933 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009934 if (work == NULL)
9935 return -ENOMEM;
9936
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009937 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009938 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009939 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009940 INIT_WORK(&work->work, intel_unpin_work_fn);
9941
Daniel Vetter87b6b102014-05-15 15:33:46 +02009942 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009943 if (ret)
9944 goto free_work;
9945
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009946 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009947 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009948 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009949 /* Before declaring the flip queue wedged, check if
9950 * the hardware completed the operation behind our backs.
9951 */
9952 if (__intel_pageflip_stall_check(dev, crtc)) {
9953 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9954 page_flip_completed(intel_crtc);
9955 } else {
9956 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009957 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +01009958
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009959 drm_crtc_vblank_put(crtc);
9960 kfree(work);
9961 return -EBUSY;
9962 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009963 }
9964 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009965 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009966
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009967 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9968 flush_workqueue(dev_priv->wq);
9969
Jesse Barnes75dfca82010-02-10 15:09:44 -08009970 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009971 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009972 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009973
Matt Roperf4510a22014-04-01 15:22:40 -07009974 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -08009975 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -08009976
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009977 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009978
Chris Wilson89ed88b2015-02-16 14:31:49 +00009979 ret = i915_mutex_lock_interruptible(dev);
9980 if (ret)
9981 goto cleanup;
9982
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009983 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009984 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009985
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009986 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009987 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009988
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009989 if (IS_VALLEYVIEW(dev)) {
9990 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009991 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +01009992 /* vlv: DISPLAY_FLIP fails to change tiling */
9993 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +00009994 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009995 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009996 } else if (INTEL_INFO(dev)->gen >= 7) {
John Harrison41c52412014-11-24 18:49:43 +00009997 ring = i915_gem_request_get_ring(obj->last_read_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009998 if (ring == NULL || ring->id != RCS)
9999 ring = &dev_priv->ring[BCS];
10000 } else {
10001 ring = &dev_priv->ring[RCS];
10002 }
10003
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000010004 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010005 if (ret)
10006 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010007
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010008 work->gtt_offset =
10009 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
10010
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010011 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053010012 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
10013 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010014 if (ret)
10015 goto cleanup_unpin;
10016
John Harrisonf06cc1b2014-11-24 18:49:37 +000010017 i915_gem_request_assign(&work->flip_queued_req,
10018 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010019 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +053010020 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010021 page_flip_flags);
10022 if (ret)
10023 goto cleanup_unpin;
10024
John Harrisonf06cc1b2014-11-24 18:49:37 +000010025 i915_gem_request_assign(&work->flip_queued_req,
10026 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010027 }
10028
Daniel Vetter1e3feef2015-02-13 21:03:45 +010010029 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010030 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010031
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000010032 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Daniel Vettera071fa02014-06-18 23:28:09 +020010033 INTEL_FRONTBUFFER_PRIMARY(pipe));
10034
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020010035 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010036 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010037 mutex_unlock(&dev->struct_mutex);
10038
Jesse Barnese5510fa2010-07-01 16:48:37 -070010039 trace_i915_flip_request(intel_crtc->plane, obj);
10040
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010041 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010010042
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010043cleanup_unpin:
10044 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010045cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010046 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010047 mutex_unlock(&dev->struct_mutex);
10048cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070010049 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080010050 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010010051
Chris Wilson89ed88b2015-02-16 14:31:49 +000010052 drm_gem_object_unreference_unlocked(&obj->base);
10053 drm_framebuffer_unreference(work->old_fb);
10054
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010055 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010010056 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010057 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010010058
Daniel Vetter87b6b102014-05-15 15:33:46 +020010059 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070010060free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010010061 kfree(work);
10062
Chris Wilsonf900db42014-02-20 09:26:13 +000010063 if (ret == -EIO) {
10064out_hang:
Matt Roper53a366b2014-12-23 10:41:53 -080010065 ret = intel_plane_restore(primary);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010010066 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010067 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020010068 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010069 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010010070 }
Chris Wilsonf900db42014-02-20 09:26:13 +000010071 }
Chris Wilson96b099f2010-06-07 14:03:04 +010010072 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010073}
10074
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010075static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010076 .mode_set_base_atomic = intel_pipe_set_base_atomic,
10077 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080010078 .atomic_begin = intel_begin_crtc_commit,
10079 .atomic_flush = intel_finish_crtc_commit,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010080};
10081
Daniel Vetter9a935852012-07-05 22:34:27 +020010082/**
10083 * intel_modeset_update_staged_output_state
10084 *
10085 * Updates the staged output configuration state, e.g. after we've read out the
10086 * current hw state.
10087 */
10088static void intel_modeset_update_staged_output_state(struct drm_device *dev)
10089{
Ville Syrjälä76688512014-01-10 11:28:06 +020010090 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010091 struct intel_encoder *encoder;
10092 struct intel_connector *connector;
10093
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010094 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010095 connector->new_encoder =
10096 to_intel_encoder(connector->base.encoder);
10097 }
10098
Damien Lespiaub2784e12014-08-05 11:29:37 +010010099 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010100 encoder->new_crtc =
10101 to_intel_crtc(encoder->base.crtc);
10102 }
Ville Syrjälä76688512014-01-10 11:28:06 +020010103
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010104 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010105 crtc->new_enabled = crtc->base.state->enable;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010106
10107 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010108 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010109 else
10110 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010111 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010112}
10113
10114/**
10115 * intel_modeset_commit_output_state
10116 *
10117 * This function copies the stage display pipe configuration to the real one.
10118 */
10119static void intel_modeset_commit_output_state(struct drm_device *dev)
10120{
Ville Syrjälä76688512014-01-10 11:28:06 +020010121 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010122 struct intel_encoder *encoder;
10123 struct intel_connector *connector;
10124
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010125 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010126 connector->base.encoder = &connector->new_encoder->base;
10127 }
10128
Damien Lespiaub2784e12014-08-05 11:29:37 +010010129 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010130 encoder->base.crtc = &encoder->new_crtc->base;
10131 }
Ville Syrjälä76688512014-01-10 11:28:06 +020010132
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010133 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010134 crtc->base.state->enable = crtc->new_enabled;
Ville Syrjälä76688512014-01-10 11:28:06 +020010135 crtc->base.enabled = crtc->new_enabled;
10136 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010137}
10138
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010139static void
Robin Schroereba905b2014-05-18 02:24:50 +020010140connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010141 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010142{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010143 int bpp = pipe_config->pipe_bpp;
10144
10145 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
10146 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030010147 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010148
10149 /* Don't use an invalid EDID bpc value */
10150 if (connector->base.display_info.bpc &&
10151 connector->base.display_info.bpc * 3 < bpp) {
10152 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
10153 bpp, connector->base.display_info.bpc*3);
10154 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
10155 }
10156
10157 /* Clamp bpp to 8 on screens without EDID 1.4 */
10158 if (connector->base.display_info.bpc == 0 && bpp > 24) {
10159 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10160 bpp);
10161 pipe_config->pipe_bpp = 24;
10162 }
10163}
10164
10165static int
10166compute_baseline_pipe_bpp(struct intel_crtc *crtc,
10167 struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010168 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010169{
10170 struct drm_device *dev = crtc->base.dev;
10171 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010172 int bpp;
10173
Daniel Vetterd42264b2013-03-28 16:38:08 +010010174 switch (fb->pixel_format) {
10175 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010176 bpp = 8*3; /* since we go through a colormap */
10177 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010178 case DRM_FORMAT_XRGB1555:
10179 case DRM_FORMAT_ARGB1555:
10180 /* checked in intel_framebuffer_init already */
10181 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
10182 return -EINVAL;
10183 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010184 bpp = 6*3; /* min is 18bpp */
10185 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010186 case DRM_FORMAT_XBGR8888:
10187 case DRM_FORMAT_ABGR8888:
10188 /* checked in intel_framebuffer_init already */
10189 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
10190 return -EINVAL;
10191 case DRM_FORMAT_XRGB8888:
10192 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010193 bpp = 8*3;
10194 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010195 case DRM_FORMAT_XRGB2101010:
10196 case DRM_FORMAT_ARGB2101010:
10197 case DRM_FORMAT_XBGR2101010:
10198 case DRM_FORMAT_ABGR2101010:
10199 /* checked in intel_framebuffer_init already */
10200 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +010010201 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010202 bpp = 10*3;
10203 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +010010204 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010205 default:
10206 DRM_DEBUG_KMS("unsupported depth\n");
10207 return -EINVAL;
10208 }
10209
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010210 pipe_config->pipe_bpp = bpp;
10211
10212 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010213 for_each_intel_connector(dev, connector) {
Daniel Vetter1b829e02013-06-02 13:26:24 +020010214 if (!connector->new_encoder ||
10215 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010216 continue;
10217
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010218 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010219 }
10220
10221 return bpp;
10222}
10223
Daniel Vetter644db712013-09-19 14:53:58 +020010224static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10225{
10226 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10227 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010228 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010229 mode->crtc_hdisplay, mode->crtc_hsync_start,
10230 mode->crtc_hsync_end, mode->crtc_htotal,
10231 mode->crtc_vdisplay, mode->crtc_vsync_start,
10232 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10233}
10234
Daniel Vetterc0b03412013-05-28 12:05:54 +020010235static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010236 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010237 const char *context)
10238{
10239 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10240 context, pipe_name(crtc->pipe));
10241
10242 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10243 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10244 pipe_config->pipe_bpp, pipe_config->dither);
10245 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10246 pipe_config->has_pch_encoder,
10247 pipe_config->fdi_lanes,
10248 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10249 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10250 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010251 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10252 pipe_config->has_dp_encoder,
10253 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10254 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10255 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010256
10257 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10258 pipe_config->has_dp_encoder,
10259 pipe_config->dp_m2_n2.gmch_m,
10260 pipe_config->dp_m2_n2.gmch_n,
10261 pipe_config->dp_m2_n2.link_m,
10262 pipe_config->dp_m2_n2.link_n,
10263 pipe_config->dp_m2_n2.tu);
10264
Daniel Vetter55072d12014-11-20 16:10:28 +010010265 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
10266 pipe_config->has_audio,
10267 pipe_config->has_infoframe);
10268
Daniel Vetterc0b03412013-05-28 12:05:54 +020010269 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010270 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010271 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010272 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10273 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030010274 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010275 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10276 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010277 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10278 pipe_config->gmch_pfit.control,
10279 pipe_config->gmch_pfit.pgm_ratios,
10280 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010281 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010282 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010283 pipe_config->pch_pfit.size,
10284 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010285 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010286 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010287}
10288
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010289static bool encoders_cloneable(const struct intel_encoder *a,
10290 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010291{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010292 /* masks could be asymmetric, so check both ways */
10293 return a == b || (a->cloneable & (1 << b->type) &&
10294 b->cloneable & (1 << a->type));
10295}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010296
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010297static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10298 struct intel_encoder *encoder)
10299{
10300 struct drm_device *dev = crtc->base.dev;
10301 struct intel_encoder *source_encoder;
10302
Damien Lespiaub2784e12014-08-05 11:29:37 +010010303 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010304 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010305 continue;
10306
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010307 if (!encoders_cloneable(encoder, source_encoder))
10308 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010309 }
10310
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010311 return true;
10312}
10313
10314static bool check_encoder_cloning(struct intel_crtc *crtc)
10315{
10316 struct drm_device *dev = crtc->base.dev;
10317 struct intel_encoder *encoder;
10318
Damien Lespiaub2784e12014-08-05 11:29:37 +010010319 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010320 if (encoder->new_crtc != crtc)
10321 continue;
10322
10323 if (!check_single_encoder_cloning(crtc, encoder))
10324 return false;
10325 }
10326
10327 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010328}
10329
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010330static bool check_digital_port_conflicts(struct drm_device *dev)
10331{
10332 struct intel_connector *connector;
10333 unsigned int used_ports = 0;
10334
10335 /*
10336 * Walk the connector list instead of the encoder
10337 * list to detect the problem on ddi platforms
10338 * where there's just one encoder per digital port.
10339 */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010340 for_each_intel_connector(dev, connector) {
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010341 struct intel_encoder *encoder = connector->new_encoder;
10342
10343 if (!encoder)
10344 continue;
10345
10346 WARN_ON(!encoder->new_crtc);
10347
10348 switch (encoder->type) {
10349 unsigned int port_mask;
10350 case INTEL_OUTPUT_UNKNOWN:
10351 if (WARN_ON(!HAS_DDI(dev)))
10352 break;
10353 case INTEL_OUTPUT_DISPLAYPORT:
10354 case INTEL_OUTPUT_HDMI:
10355 case INTEL_OUTPUT_EDP:
10356 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
10357
10358 /* the same port mustn't appear more than once */
10359 if (used_ports & port_mask)
10360 return false;
10361
10362 used_ports |= port_mask;
10363 default:
10364 break;
10365 }
10366 }
10367
10368 return true;
10369}
10370
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010371static struct intel_crtc_state *
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010372intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010373 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010374 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010375{
10376 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010377 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010378 struct intel_crtc_state *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010379 int plane_bpp, ret = -EINVAL;
10380 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010381
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010382 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010383 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10384 return ERR_PTR(-EINVAL);
10385 }
10386
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010387 if (!check_digital_port_conflicts(dev)) {
10388 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
10389 return ERR_PTR(-EINVAL);
10390 }
10391
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010392 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10393 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010394 return ERR_PTR(-ENOMEM);
10395
Matt Roper07878242015-02-25 11:43:26 -080010396 pipe_config->base.crtc = crtc;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010397 drm_mode_copy(&pipe_config->base.adjusted_mode, mode);
10398 drm_mode_copy(&pipe_config->base.mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010399
Daniel Vettere143a212013-07-04 12:01:15 +020010400 pipe_config->cpu_transcoder =
10401 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010402 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010403
Imre Deak2960bc92013-07-30 13:36:32 +030010404 /*
10405 * Sanitize sync polarity flags based on requested ones. If neither
10406 * positive or negative polarity is requested, treat this as meaning
10407 * negative polarity.
10408 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010409 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010410 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010411 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010412
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010413 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010414 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010415 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010416
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010417 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10418 * plane pixel format and any sink constraints into account. Returns the
10419 * source plane bpp so that dithering can be selected on mismatches
10420 * after encoders and crtc also have had their say. */
10421 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10422 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010423 if (plane_bpp < 0)
10424 goto fail;
10425
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010426 /*
10427 * Determine the real pipe dimensions. Note that stereo modes can
10428 * increase the actual pipe size due to the frame doubling and
10429 * insertion of additional space for blanks between the frame. This
10430 * is stored in the crtc timings. We use the requested mode to do this
10431 * computation to clearly distinguish it from the adjusted mode, which
10432 * can be changed by the connectors in the below retry loop.
10433 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010434 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010435 &pipe_config->pipe_src_w,
10436 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010437
Daniel Vettere29c22c2013-02-21 00:00:16 +010010438encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010439 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010440 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010441 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010442
Daniel Vetter135c81b2013-07-21 21:37:09 +020010443 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010444 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10445 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010446
Daniel Vetter7758a112012-07-08 19:40:39 +020010447 /* Pass our mode to the connectors and the CRTC to give them a chance to
10448 * adjust it according to limitations or connector properties, and also
10449 * a chance to reject the mode entirely.
10450 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010451 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010452
10453 if (&encoder->new_crtc->base != crtc)
10454 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010455
Daniel Vetterefea6e82013-07-21 21:36:59 +020010456 if (!(encoder->compute_config(encoder, pipe_config))) {
10457 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010458 goto fail;
10459 }
10460 }
10461
Daniel Vetterff9a6752013-06-01 17:16:21 +020010462 /* Set default port clock if not overwritten by the encoder. Needs to be
10463 * done afterwards in case the encoder adjusts the mode. */
10464 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010465 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010010466 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010467
Daniel Vettera43f6e02013-06-07 23:10:32 +020010468 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010469 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010470 DRM_DEBUG_KMS("CRTC fixup failed\n");
10471 goto fail;
10472 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010473
10474 if (ret == RETRY) {
10475 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10476 ret = -EINVAL;
10477 goto fail;
10478 }
10479
10480 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10481 retry = false;
10482 goto encoder_retry;
10483 }
10484
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010485 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10486 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10487 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10488
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010489 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010490fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010491 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010492 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010493}
10494
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010495/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10496 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10497static void
10498intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10499 unsigned *prepare_pipes, unsigned *disable_pipes)
10500{
10501 struct intel_crtc *intel_crtc;
10502 struct drm_device *dev = crtc->dev;
10503 struct intel_encoder *encoder;
10504 struct intel_connector *connector;
10505 struct drm_crtc *tmp_crtc;
10506
10507 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10508
10509 /* Check which crtcs have changed outputs connected to them, these need
10510 * to be part of the prepare_pipes mask. We don't (yet) support global
10511 * modeset across multiple crtcs, so modeset_pipes will only have one
10512 * bit set at most. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010513 for_each_intel_connector(dev, connector) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010514 if (connector->base.encoder == &connector->new_encoder->base)
10515 continue;
10516
10517 if (connector->base.encoder) {
10518 tmp_crtc = connector->base.encoder->crtc;
10519
10520 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10521 }
10522
10523 if (connector->new_encoder)
10524 *prepare_pipes |=
10525 1 << connector->new_encoder->new_crtc->pipe;
10526 }
10527
Damien Lespiaub2784e12014-08-05 11:29:37 +010010528 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010529 if (encoder->base.crtc == &encoder->new_crtc->base)
10530 continue;
10531
10532 if (encoder->base.crtc) {
10533 tmp_crtc = encoder->base.crtc;
10534
10535 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10536 }
10537
10538 if (encoder->new_crtc)
10539 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10540 }
10541
Ville Syrjälä76688512014-01-10 11:28:06 +020010542 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010543 for_each_intel_crtc(dev, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010544 if (intel_crtc->base.state->enable == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010545 continue;
10546
Ville Syrjälä76688512014-01-10 11:28:06 +020010547 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010548 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010549 else
10550 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010551 }
10552
10553
10554 /* set_mode is also used to update properties on life display pipes. */
10555 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010556 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010557 *prepare_pipes |= 1 << intel_crtc->pipe;
10558
Daniel Vetterb6c51642013-04-12 18:48:43 +020010559 /*
10560 * For simplicity do a full modeset on any pipe where the output routing
10561 * changed. We could be more clever, but that would require us to be
10562 * more careful with calling the relevant encoder->mode_set functions.
10563 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010564 if (*prepare_pipes)
10565 *modeset_pipes = *prepare_pipes;
10566
10567 /* ... and mask these out. */
10568 *modeset_pipes &= ~(*disable_pipes);
10569 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010570
10571 /*
10572 * HACK: We don't (yet) fully support global modesets. intel_set_config
10573 * obies this rule, but the modeset restore mode of
10574 * intel_modeset_setup_hw_state does not.
10575 */
10576 *modeset_pipes &= 1 << intel_crtc->pipe;
10577 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010578
10579 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10580 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010581}
10582
Daniel Vetterea9d7582012-07-10 10:42:52 +020010583static bool intel_crtc_in_use(struct drm_crtc *crtc)
10584{
10585 struct drm_encoder *encoder;
10586 struct drm_device *dev = crtc->dev;
10587
10588 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10589 if (encoder->crtc == crtc)
10590 return true;
10591
10592 return false;
10593}
10594
10595static void
10596intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10597{
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010598 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020010599 struct intel_encoder *intel_encoder;
10600 struct intel_crtc *intel_crtc;
10601 struct drm_connector *connector;
10602
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010603 intel_shared_dpll_commit(dev_priv);
10604
Damien Lespiaub2784e12014-08-05 11:29:37 +010010605 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010606 if (!intel_encoder->base.crtc)
10607 continue;
10608
10609 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10610
10611 if (prepare_pipes & (1 << intel_crtc->pipe))
10612 intel_encoder->connectors_active = false;
10613 }
10614
10615 intel_modeset_commit_output_state(dev);
10616
Ville Syrjälä76688512014-01-10 11:28:06 +020010617 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010618 for_each_intel_crtc(dev, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010619 WARN_ON(intel_crtc->base.state->enable != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010620 WARN_ON(intel_crtc->new_config &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010621 intel_crtc->new_config != intel_crtc->config);
Matt Roper83d65732015-02-25 13:12:16 -080010622 WARN_ON(intel_crtc->base.state->enable != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010623 }
10624
10625 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10626 if (!connector->encoder || !connector->encoder->crtc)
10627 continue;
10628
10629 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10630
10631 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010632 struct drm_property *dpms_property =
10633 dev->mode_config.dpms_property;
10634
Daniel Vetterea9d7582012-07-10 10:42:52 +020010635 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010636 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010637 dpms_property,
10638 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010639
10640 intel_encoder = to_intel_encoder(connector->encoder);
10641 intel_encoder->connectors_active = true;
10642 }
10643 }
10644
10645}
10646
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010647static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010648{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010649 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010650
10651 if (clock1 == clock2)
10652 return true;
10653
10654 if (!clock1 || !clock2)
10655 return false;
10656
10657 diff = abs(clock1 - clock2);
10658
10659 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10660 return true;
10661
10662 return false;
10663}
10664
Daniel Vetter25c5b262012-07-08 22:08:04 +020010665#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10666 list_for_each_entry((intel_crtc), \
10667 &(dev)->mode_config.crtc_list, \
10668 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010669 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010670
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010671static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010672intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010673 struct intel_crtc_state *current_config,
10674 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010675{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010676#define PIPE_CONF_CHECK_X(name) \
10677 if (current_config->name != pipe_config->name) { \
10678 DRM_ERROR("mismatch in " #name " " \
10679 "(expected 0x%08x, found 0x%08x)\n", \
10680 current_config->name, \
10681 pipe_config->name); \
10682 return false; \
10683 }
10684
Daniel Vetter08a24032013-04-19 11:25:34 +020010685#define PIPE_CONF_CHECK_I(name) \
10686 if (current_config->name != pipe_config->name) { \
10687 DRM_ERROR("mismatch in " #name " " \
10688 "(expected %i, found %i)\n", \
10689 current_config->name, \
10690 pipe_config->name); \
10691 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010692 }
10693
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010694/* This is required for BDW+ where there is only one set of registers for
10695 * switching between high and low RR.
10696 * This macro can be used whenever a comparison has to be made between one
10697 * hw state and multiple sw state variables.
10698 */
10699#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10700 if ((current_config->name != pipe_config->name) && \
10701 (current_config->alt_name != pipe_config->name)) { \
10702 DRM_ERROR("mismatch in " #name " " \
10703 "(expected %i or %i, found %i)\n", \
10704 current_config->name, \
10705 current_config->alt_name, \
10706 pipe_config->name); \
10707 return false; \
10708 }
10709
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010710#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10711 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010712 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010713 "(expected %i, found %i)\n", \
10714 current_config->name & (mask), \
10715 pipe_config->name & (mask)); \
10716 return false; \
10717 }
10718
Ville Syrjälä5e550652013-09-06 23:29:07 +030010719#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10720 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10721 DRM_ERROR("mismatch in " #name " " \
10722 "(expected %i, found %i)\n", \
10723 current_config->name, \
10724 pipe_config->name); \
10725 return false; \
10726 }
10727
Daniel Vetterbb760062013-06-06 14:55:52 +020010728#define PIPE_CONF_QUIRK(quirk) \
10729 ((current_config->quirks | pipe_config->quirks) & (quirk))
10730
Daniel Vettereccb1402013-05-22 00:50:22 +020010731 PIPE_CONF_CHECK_I(cpu_transcoder);
10732
Daniel Vetter08a24032013-04-19 11:25:34 +020010733 PIPE_CONF_CHECK_I(has_pch_encoder);
10734 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010735 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10736 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10737 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10738 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10739 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010740
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010741 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010742
10743 if (INTEL_INFO(dev)->gen < 8) {
10744 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10745 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10746 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10747 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10748 PIPE_CONF_CHECK_I(dp_m_n.tu);
10749
10750 if (current_config->has_drrs) {
10751 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10752 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10753 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10754 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10755 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10756 }
10757 } else {
10758 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10759 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10760 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10761 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10762 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10763 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010764
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010765 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
10766 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
10767 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
10768 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
10769 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
10770 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010771
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010772 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
10773 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
10774 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
10775 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
10776 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
10777 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010778
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010779 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010780 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010781 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10782 IS_VALLEYVIEW(dev))
10783 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080010784 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010785
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010786 PIPE_CONF_CHECK_I(has_audio);
10787
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010788 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010789 DRM_MODE_FLAG_INTERLACE);
10790
Daniel Vetterbb760062013-06-06 14:55:52 +020010791 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010792 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010793 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010794 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010795 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010796 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010797 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010798 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010799 DRM_MODE_FLAG_NVSYNC);
10800 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010801
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010802 PIPE_CONF_CHECK_I(pipe_src_w);
10803 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010804
Daniel Vetter99535992014-04-13 12:00:33 +020010805 /*
10806 * FIXME: BIOS likes to set up a cloned config with lvds+external
10807 * screen. Since we don't yet re-compute the pipe config when moving
10808 * just the lvds port away to another pipe the sw tracking won't match.
10809 *
10810 * Proper atomic modesets with recomputed global state will fix this.
10811 * Until then just don't check gmch state for inherited modes.
10812 */
10813 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10814 PIPE_CONF_CHECK_I(gmch_pfit.control);
10815 /* pfit ratios are autocomputed by the hw on gen4+ */
10816 if (INTEL_INFO(dev)->gen < 4)
10817 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10818 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10819 }
10820
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010821 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10822 if (current_config->pch_pfit.enabled) {
10823 PIPE_CONF_CHECK_I(pch_pfit.pos);
10824 PIPE_CONF_CHECK_I(pch_pfit.size);
10825 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010826
Jesse Barnese59150d2014-01-07 13:30:45 -080010827 /* BDW+ don't expose a synchronous way to read the state */
10828 if (IS_HASWELL(dev))
10829 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010830
Ville Syrjälä282740f2013-09-04 18:30:03 +030010831 PIPE_CONF_CHECK_I(double_wide);
10832
Daniel Vetter26804af2014-06-25 22:01:55 +030010833 PIPE_CONF_CHECK_X(ddi_pll_sel);
10834
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010835 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010836 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010837 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010838 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10839 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010840 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000010841 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
10842 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
10843 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010844
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010845 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10846 PIPE_CONF_CHECK_I(pipe_bpp);
10847
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010848 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010849 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010850
Daniel Vetter66e985c2013-06-05 13:34:20 +020010851#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010852#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010853#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010854#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010855#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010856#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010857
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010858 return true;
10859}
10860
Damien Lespiau08db6652014-11-04 17:06:52 +000010861static void check_wm_state(struct drm_device *dev)
10862{
10863 struct drm_i915_private *dev_priv = dev->dev_private;
10864 struct skl_ddb_allocation hw_ddb, *sw_ddb;
10865 struct intel_crtc *intel_crtc;
10866 int plane;
10867
10868 if (INTEL_INFO(dev)->gen < 9)
10869 return;
10870
10871 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
10872 sw_ddb = &dev_priv->wm.skl_hw.ddb;
10873
10874 for_each_intel_crtc(dev, intel_crtc) {
10875 struct skl_ddb_entry *hw_entry, *sw_entry;
10876 const enum pipe pipe = intel_crtc->pipe;
10877
10878 if (!intel_crtc->active)
10879 continue;
10880
10881 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000010882 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000010883 hw_entry = &hw_ddb.plane[pipe][plane];
10884 sw_entry = &sw_ddb->plane[pipe][plane];
10885
10886 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10887 continue;
10888
10889 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
10890 "(expected (%u,%u), found (%u,%u))\n",
10891 pipe_name(pipe), plane + 1,
10892 sw_entry->start, sw_entry->end,
10893 hw_entry->start, hw_entry->end);
10894 }
10895
10896 /* cursor */
10897 hw_entry = &hw_ddb.cursor[pipe];
10898 sw_entry = &sw_ddb->cursor[pipe];
10899
10900 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10901 continue;
10902
10903 DRM_ERROR("mismatch in DDB state pipe %c cursor "
10904 "(expected (%u,%u), found (%u,%u))\n",
10905 pipe_name(pipe),
10906 sw_entry->start, sw_entry->end,
10907 hw_entry->start, hw_entry->end);
10908 }
10909}
10910
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010911static void
10912check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010913{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010914 struct intel_connector *connector;
10915
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010916 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010917 /* This also checks the encoder/connector hw state with the
10918 * ->get_hw_state callbacks. */
10919 intel_connector_check_state(connector);
10920
Rob Clarke2c719b2014-12-15 13:56:32 -050010921 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010922 "connector's staged encoder doesn't match current encoder\n");
10923 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010924}
10925
10926static void
10927check_encoder_state(struct drm_device *dev)
10928{
10929 struct intel_encoder *encoder;
10930 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010931
Damien Lespiaub2784e12014-08-05 11:29:37 +010010932 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010933 bool enabled = false;
10934 bool active = false;
10935 enum pipe pipe, tracked_pipe;
10936
10937 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10938 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030010939 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010940
Rob Clarke2c719b2014-12-15 13:56:32 -050010941 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010942 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010943 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010944 "encoder's active_connectors set, but no crtc\n");
10945
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010946 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010947 if (connector->base.encoder != &encoder->base)
10948 continue;
10949 enabled = true;
10950 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10951 active = true;
10952 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010953 /*
10954 * for MST connectors if we unplug the connector is gone
10955 * away but the encoder is still connected to a crtc
10956 * until a modeset happens in response to the hotplug.
10957 */
10958 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10959 continue;
10960
Rob Clarke2c719b2014-12-15 13:56:32 -050010961 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010962 "encoder's enabled state mismatch "
10963 "(expected %i, found %i)\n",
10964 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050010965 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010966 "active encoder with no crtc\n");
10967
Rob Clarke2c719b2014-12-15 13:56:32 -050010968 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010969 "encoder's computed active state doesn't match tracked active state "
10970 "(expected %i, found %i)\n", active, encoder->connectors_active);
10971
10972 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050010973 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010974 "encoder's hw state doesn't match sw tracking "
10975 "(expected %i, found %i)\n",
10976 encoder->connectors_active, active);
10977
10978 if (!encoder->base.crtc)
10979 continue;
10980
10981 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050010982 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010983 "active encoder's pipe doesn't match"
10984 "(expected %i, found %i)\n",
10985 tracked_pipe, pipe);
10986
10987 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010988}
10989
10990static void
10991check_crtc_state(struct drm_device *dev)
10992{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010993 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010994 struct intel_crtc *crtc;
10995 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010996 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010997
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010998 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010999 bool enabled = false;
11000 bool active = false;
11001
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011002 memset(&pipe_config, 0, sizeof(pipe_config));
11003
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011004 DRM_DEBUG_KMS("[CRTC:%d]\n",
11005 crtc->base.base.id);
11006
Matt Roper83d65732015-02-25 13:12:16 -080011007 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011008 "active crtc, but not enabled in sw tracking\n");
11009
Damien Lespiaub2784e12014-08-05 11:29:37 +010011010 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011011 if (encoder->base.crtc != &crtc->base)
11012 continue;
11013 enabled = true;
11014 if (encoder->connectors_active)
11015 active = true;
11016 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020011017
Rob Clarke2c719b2014-12-15 13:56:32 -050011018 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011019 "crtc's computed active state doesn't match tracked active state "
11020 "(expected %i, found %i)\n", active, crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080011021 I915_STATE_WARN(enabled != crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011022 "crtc's computed enabled state doesn't match tracked enabled state "
Matt Roper83d65732015-02-25 13:12:16 -080011023 "(expected %i, found %i)\n", enabled,
11024 crtc->base.state->enable);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011025
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011026 active = dev_priv->display.get_pipe_config(crtc,
11027 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020011028
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030011029 /* hw state is inconsistent with the pipe quirk */
11030 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
11031 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020011032 active = crtc->active;
11033
Damien Lespiaub2784e12014-08-05 11:29:37 +010011034 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030011035 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020011036 if (encoder->base.crtc != &crtc->base)
11037 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011038 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020011039 encoder->get_config(encoder, &pipe_config);
11040 }
11041
Rob Clarke2c719b2014-12-15 13:56:32 -050011042 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011043 "crtc active state doesn't match with hw state "
11044 "(expected %i, found %i)\n", crtc->active, active);
11045
Daniel Vetterc0b03412013-05-28 12:05:54 +020011046 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011047 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050011048 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020011049 intel_dump_pipe_config(crtc, &pipe_config,
11050 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011051 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011052 "[sw state]");
11053 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011054 }
11055}
11056
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011057static void
11058check_shared_dpll_state(struct drm_device *dev)
11059{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011060 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011061 struct intel_crtc *crtc;
11062 struct intel_dpll_hw_state dpll_hw_state;
11063 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020011064
11065 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11066 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11067 int enabled_crtcs = 0, active_crtcs = 0;
11068 bool active;
11069
11070 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
11071
11072 DRM_DEBUG_KMS("%s\n", pll->name);
11073
11074 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
11075
Rob Clarke2c719b2014-12-15 13:56:32 -050011076 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020011077 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011078 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050011079 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020011080 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050011081 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020011082 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050011083 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020011084 "pll on state mismatch (expected %i, found %i)\n",
11085 pll->on, active);
11086
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011087 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011088 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020011089 enabled_crtcs++;
11090 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11091 active_crtcs++;
11092 }
Rob Clarke2c719b2014-12-15 13:56:32 -050011093 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020011094 "pll active crtcs mismatch (expected %i, found %i)\n",
11095 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050011096 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020011097 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011098 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011099
Rob Clarke2c719b2014-12-15 13:56:32 -050011100 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020011101 sizeof(dpll_hw_state)),
11102 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020011103 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011104}
11105
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011106void
11107intel_modeset_check_state(struct drm_device *dev)
11108{
Damien Lespiau08db6652014-11-04 17:06:52 +000011109 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011110 check_connector_state(dev);
11111 check_encoder_state(dev);
11112 check_crtc_state(dev);
11113 check_shared_dpll_state(dev);
11114}
11115
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011116void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030011117 int dotclock)
11118{
11119 /*
11120 * FDI already provided one idea for the dotclock.
11121 * Yell if the encoder disagrees.
11122 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011123 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030011124 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011125 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030011126}
11127
Ville Syrjälä80715b22014-05-15 20:23:23 +030011128static void update_scanline_offset(struct intel_crtc *crtc)
11129{
11130 struct drm_device *dev = crtc->base.dev;
11131
11132 /*
11133 * The scanline counter increments at the leading edge of hsync.
11134 *
11135 * On most platforms it starts counting from vtotal-1 on the
11136 * first active line. That means the scanline counter value is
11137 * always one less than what we would expect. Ie. just after
11138 * start of vblank, which also occurs at start of hsync (on the
11139 * last active line), the scanline counter will read vblank_start-1.
11140 *
11141 * On gen2 the scanline counter starts counting from 1 instead
11142 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11143 * to keep the value positive), instead of adding one.
11144 *
11145 * On HSW+ the behaviour of the scanline counter depends on the output
11146 * type. For DP ports it behaves like most other platforms, but on HDMI
11147 * there's an extra 1 line difference. So we need to add two instead of
11148 * one to the value.
11149 */
11150 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011151 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030011152 int vtotal;
11153
11154 vtotal = mode->crtc_vtotal;
11155 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
11156 vtotal /= 2;
11157
11158 crtc->scanline_offset = vtotal - 1;
11159 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030011160 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030011161 crtc->scanline_offset = 2;
11162 } else
11163 crtc->scanline_offset = 1;
11164}
11165
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011166static struct intel_crtc_state *
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011167intel_modeset_compute_config(struct drm_crtc *crtc,
11168 struct drm_display_mode *mode,
11169 struct drm_framebuffer *fb,
11170 unsigned *modeset_pipes,
11171 unsigned *prepare_pipes,
11172 unsigned *disable_pipes)
11173{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011174 struct intel_crtc_state *pipe_config = NULL;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011175
11176 intel_modeset_affected_pipes(crtc, modeset_pipes,
11177 prepare_pipes, disable_pipes);
11178
11179 if ((*modeset_pipes) == 0)
11180 goto out;
11181
11182 /*
11183 * Note this needs changes when we start tracking multiple modes
11184 * and crtcs. At that point we'll need to compute the whole config
11185 * (i.e. one pipe_config for each crtc) rather than just the one
11186 * for this crtc.
11187 */
11188 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
11189 if (IS_ERR(pipe_config)) {
11190 goto out;
11191 }
11192 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
11193 "[modeset]");
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011194
11195out:
11196 return pipe_config;
11197}
11198
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011199static int __intel_set_mode_setup_plls(struct drm_device *dev,
11200 unsigned modeset_pipes,
11201 unsigned disable_pipes)
11202{
11203 struct drm_i915_private *dev_priv = to_i915(dev);
11204 unsigned clear_pipes = modeset_pipes | disable_pipes;
11205 struct intel_crtc *intel_crtc;
11206 int ret = 0;
11207
11208 if (!dev_priv->display.crtc_compute_clock)
11209 return 0;
11210
11211 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
11212 if (ret)
11213 goto done;
11214
11215 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
11216 struct intel_crtc_state *state = intel_crtc->new_config;
11217 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11218 state);
11219 if (ret) {
11220 intel_shared_dpll_abort_config(dev_priv);
11221 goto done;
11222 }
11223 }
11224
11225done:
11226 return ret;
11227}
11228
Daniel Vetterf30da182013-04-11 20:22:50 +020011229static int __intel_set_mode(struct drm_crtc *crtc,
11230 struct drm_display_mode *mode,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011231 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011232 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011233 unsigned modeset_pipes,
11234 unsigned prepare_pipes,
11235 unsigned disable_pipes)
Daniel Vettera6778b32012-07-02 09:56:42 +020011236{
11237 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030011238 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011239 struct drm_display_mode *saved_mode;
Daniel Vetter25c5b262012-07-08 22:08:04 +020011240 struct intel_crtc *intel_crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011241 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020011242
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011243 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011244 if (!saved_mode)
11245 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020011246
Tim Gardner3ac18232012-12-07 07:54:26 -070011247 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011248
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011249 if (modeset_pipes)
11250 to_intel_crtc(crtc)->new_config = pipe_config;
11251
Jesse Barnes30a970c2013-11-04 13:48:12 -080011252 /*
11253 * See if the config requires any additional preparation, e.g.
11254 * to adjust global state with pipes off. We need to do this
11255 * here so we can get the modeset_pipe updated config for the new
11256 * mode set on this crtc. For other crtcs we need to use the
11257 * adjusted_mode bits in the crtc directly.
11258 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020011259 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020011260 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080011261
Ville Syrjäläc164f832013-11-05 22:34:12 +020011262 /* may have added more to prepare_pipes than we should */
11263 prepare_pipes &= ~disable_pipes;
11264 }
11265
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011266 ret = __intel_set_mode_setup_plls(dev, modeset_pipes, disable_pipes);
11267 if (ret)
11268 goto done;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +020011269
Daniel Vetter460da9162013-03-27 00:44:51 +010011270 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
11271 intel_crtc_disable(&intel_crtc->base);
11272
Daniel Vetterea9d7582012-07-10 10:42:52 +020011273 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011274 if (intel_crtc->base.state->enable)
Daniel Vetterea9d7582012-07-10 10:42:52 +020011275 dev_priv->display.crtc_disable(&intel_crtc->base);
11276 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011277
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011278 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
11279 * to set it here already despite that we pass it down the callchain.
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011280 *
11281 * Note we'll need to fix this up when we start tracking multiple
11282 * pipes; here we assume a single modeset_pipe and only track the
11283 * single crtc and mode.
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011284 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011285 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020011286 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011287 /* mode_set/enable/disable functions rely on a correct pipe
11288 * config. */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020011289 intel_crtc_set_state(to_intel_crtc(crtc), pipe_config);
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020011290
11291 /*
11292 * Calculate and store various constants which
11293 * are later needed by vblank and swap-completion
11294 * timestamping. They are derived from true hwmode.
11295 */
11296 drm_calc_timestamping_constants(crtc,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011297 &pipe_config->base.adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011298 }
Daniel Vetter7758a112012-07-08 19:40:39 +020011299
Daniel Vetterea9d7582012-07-10 10:42:52 +020011300 /* Only after disabling all output pipelines that will be changed can we
11301 * update the the output configuration. */
11302 intel_modeset_update_state(dev, prepare_pipes);
11303
Ville Syrjälä50f6e502014-11-06 14:49:12 +020011304 modeset_update_crtc_power_domains(dev);
Daniel Vetter47fab732012-10-26 10:58:18 +020011305
Daniel Vettera6778b32012-07-02 09:56:42 +020011306 /* Set up the DPLL and any encoders state that needs to adjust or depend
11307 * on the DPLL.
11308 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020011309 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Gustavo Padovan455a6802014-12-01 15:40:11 -080011310 struct drm_plane *primary = intel_crtc->base.primary;
11311 int vdisplay, hdisplay;
Daniel Vetter4c107942014-04-24 23:55:05 +020011312
Gustavo Padovan455a6802014-12-01 15:40:11 -080011313 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11314 ret = primary->funcs->update_plane(primary, &intel_crtc->base,
11315 fb, 0, 0,
11316 hdisplay, vdisplay,
11317 x << 16, y << 16,
11318 hdisplay << 16, vdisplay << 16);
Daniel Vettera6778b32012-07-02 09:56:42 +020011319 }
11320
11321 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030011322 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11323 update_scanline_offset(intel_crtc);
11324
Daniel Vetter25c5b262012-07-08 22:08:04 +020011325 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011326 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011327
Daniel Vettera6778b32012-07-02 09:56:42 +020011328 /* FIXME: add subpixel order */
11329done:
Matt Roper83d65732015-02-25 13:12:16 -080011330 if (ret && crtc->state->enable)
Tim Gardner3ac18232012-12-07 07:54:26 -070011331 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011332
Tim Gardner3ac18232012-12-07 07:54:26 -070011333 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020011334 return ret;
11335}
11336
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011337static int intel_set_mode_pipes(struct drm_crtc *crtc,
11338 struct drm_display_mode *mode,
11339 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011340 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011341 unsigned modeset_pipes,
11342 unsigned prepare_pipes,
11343 unsigned disable_pipes)
11344{
11345 int ret;
11346
11347 ret = __intel_set_mode(crtc, mode, x, y, fb, pipe_config, modeset_pipes,
11348 prepare_pipes, disable_pipes);
11349
11350 if (ret == 0)
11351 intel_modeset_check_state(crtc->dev);
11352
11353 return ret;
11354}
11355
Damien Lespiaue7457a92013-08-08 22:28:59 +010011356static int intel_set_mode(struct drm_crtc *crtc,
11357 struct drm_display_mode *mode,
11358 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020011359{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011360 struct intel_crtc_state *pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011361 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetterf30da182013-04-11 20:22:50 +020011362
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011363 pipe_config = intel_modeset_compute_config(crtc, mode, fb,
11364 &modeset_pipes,
11365 &prepare_pipes,
11366 &disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011367
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011368 if (IS_ERR(pipe_config))
11369 return PTR_ERR(pipe_config);
Daniel Vetterf30da182013-04-11 20:22:50 +020011370
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011371 return intel_set_mode_pipes(crtc, mode, x, y, fb, pipe_config,
11372 modeset_pipes, prepare_pipes,
11373 disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011374}
11375
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011376void intel_crtc_restore_mode(struct drm_crtc *crtc)
11377{
Matt Roperf4510a22014-04-01 15:22:40 -070011378 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011379}
11380
Daniel Vetter25c5b262012-07-08 22:08:04 +020011381#undef for_each_intel_crtc_masked
11382
Daniel Vetterd9e55602012-07-04 22:16:09 +020011383static void intel_set_config_free(struct intel_set_config *config)
11384{
11385 if (!config)
11386 return;
11387
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011388 kfree(config->save_connector_encoders);
11389 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011390 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011391 kfree(config);
11392}
11393
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011394static int intel_set_config_save_state(struct drm_device *dev,
11395 struct intel_set_config *config)
11396{
Ville Syrjälä76688512014-01-10 11:28:06 +020011397 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011398 struct drm_encoder *encoder;
11399 struct drm_connector *connector;
11400 int count;
11401
Ville Syrjälä76688512014-01-10 11:28:06 +020011402 config->save_crtc_enabled =
11403 kcalloc(dev->mode_config.num_crtc,
11404 sizeof(bool), GFP_KERNEL);
11405 if (!config->save_crtc_enabled)
11406 return -ENOMEM;
11407
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011408 config->save_encoder_crtcs =
11409 kcalloc(dev->mode_config.num_encoder,
11410 sizeof(struct drm_crtc *), GFP_KERNEL);
11411 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011412 return -ENOMEM;
11413
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011414 config->save_connector_encoders =
11415 kcalloc(dev->mode_config.num_connector,
11416 sizeof(struct drm_encoder *), GFP_KERNEL);
11417 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011418 return -ENOMEM;
11419
11420 /* Copy data. Note that driver private data is not affected.
11421 * Should anything bad happen only the expected state is
11422 * restored, not the drivers personal bookkeeping.
11423 */
11424 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011425 for_each_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011426 config->save_crtc_enabled[count++] = crtc->state->enable;
Ville Syrjälä76688512014-01-10 11:28:06 +020011427 }
11428
11429 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011430 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011431 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011432 }
11433
11434 count = 0;
11435 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011436 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011437 }
11438
11439 return 0;
11440}
11441
11442static void intel_set_config_restore_state(struct drm_device *dev,
11443 struct intel_set_config *config)
11444{
Ville Syrjälä76688512014-01-10 11:28:06 +020011445 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011446 struct intel_encoder *encoder;
11447 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011448 int count;
11449
11450 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011451 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011452 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011453
11454 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011455 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011456 else
11457 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011458 }
11459
11460 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011461 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011462 encoder->new_crtc =
11463 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011464 }
11465
11466 count = 0;
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011467 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011468 connector->new_encoder =
11469 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011470 }
11471}
11472
Imre Deake3de42b2013-05-03 19:44:07 +020011473static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011474is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011475{
11476 int i;
11477
Chris Wilson2e57f472013-07-17 12:14:40 +010011478 if (set->num_connectors == 0)
11479 return false;
11480
11481 if (WARN_ON(set->connectors == NULL))
11482 return false;
11483
11484 for (i = 0; i < set->num_connectors; i++)
11485 if (set->connectors[i]->encoder &&
11486 set->connectors[i]->encoder->crtc == set->crtc &&
11487 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011488 return true;
11489
11490 return false;
11491}
11492
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011493static void
11494intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11495 struct intel_set_config *config)
11496{
11497
11498 /* We should be able to check here if the fb has the same properties
11499 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011500 if (is_crtc_connector_off(set)) {
11501 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011502 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011503 /*
11504 * If we have no fb, we can only flip as long as the crtc is
11505 * active, otherwise we need a full mode set. The crtc may
11506 * be active if we've only disabled the primary plane, or
11507 * in fastboot situations.
11508 */
Matt Roperf4510a22014-04-01 15:22:40 -070011509 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011510 struct intel_crtc *intel_crtc =
11511 to_intel_crtc(set->crtc);
11512
Matt Roper3b150f02014-05-29 08:06:53 -070011513 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011514 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11515 config->fb_changed = true;
11516 } else {
11517 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11518 config->mode_changed = true;
11519 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011520 } else if (set->fb == NULL) {
11521 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011522 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011523 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011524 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011525 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011526 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011527 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011528 }
11529
Daniel Vetter835c5872012-07-10 18:11:08 +020011530 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011531 config->fb_changed = true;
11532
11533 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11534 DRM_DEBUG_KMS("modes are different, full mode set\n");
11535 drm_mode_debug_printmodeline(&set->crtc->mode);
11536 drm_mode_debug_printmodeline(set->mode);
11537 config->mode_changed = true;
11538 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011539
11540 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11541 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011542}
11543
Daniel Vetter2e431052012-07-04 22:42:15 +020011544static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011545intel_modeset_stage_output_state(struct drm_device *dev,
11546 struct drm_mode_set *set,
11547 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011548{
Daniel Vetter9a935852012-07-05 22:34:27 +020011549 struct intel_connector *connector;
11550 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011551 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011552 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011553
Damien Lespiau9abdda72013-02-13 13:29:23 +000011554 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011555 * of connectors. For paranoia, double-check this. */
11556 WARN_ON(!set->fb && (set->num_connectors != 0));
11557 WARN_ON(set->fb && (set->num_connectors == 0));
11558
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011559 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011560 /* Otherwise traverse passed in connector list and get encoders
11561 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011562 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011563 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011564 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011565 break;
11566 }
11567 }
11568
Daniel Vetter9a935852012-07-05 22:34:27 +020011569 /* If we disable the crtc, disable all its connectors. Also, if
11570 * the connector is on the changing crtc but not on the new
11571 * connector list, disable it. */
11572 if ((!set->fb || ro == set->num_connectors) &&
11573 connector->base.encoder &&
11574 connector->base.encoder->crtc == set->crtc) {
11575 connector->new_encoder = NULL;
11576
11577 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11578 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011579 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011580 }
11581
11582
11583 if (&connector->new_encoder->base != connector->base.encoder) {
Ander Conselvan de Oliveira10634182015-03-03 15:21:57 +020011584 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] encoder changed, full mode switch\n",
11585 connector->base.base.id,
11586 connector->base.name);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011587 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011588 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011589 }
11590 /* connector->new_encoder is now updated for all connectors. */
11591
11592 /* Update crtc of enabled connectors. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011593 for_each_intel_connector(dev, connector) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011594 struct drm_crtc *new_crtc;
11595
Daniel Vetter9a935852012-07-05 22:34:27 +020011596 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011597 continue;
11598
Daniel Vetter9a935852012-07-05 22:34:27 +020011599 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011600
11601 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011602 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011603 new_crtc = set->crtc;
11604 }
11605
11606 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011607 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11608 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011609 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011610 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011611 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011612
11613 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11614 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011615 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011616 new_crtc->base.id);
11617 }
11618
11619 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011620 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011621 int num_connectors = 0;
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011622 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011623 if (connector->new_encoder == encoder) {
11624 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011625 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011626 }
11627 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011628
11629 if (num_connectors == 0)
11630 encoder->new_crtc = NULL;
11631 else if (num_connectors > 1)
11632 return -EINVAL;
11633
Daniel Vetter9a935852012-07-05 22:34:27 +020011634 /* Only now check for crtc changes so we don't miss encoders
11635 * that will be disabled. */
11636 if (&encoder->new_crtc->base != encoder->base.crtc) {
Ander Conselvan de Oliveira10634182015-03-03 15:21:57 +020011637 DRM_DEBUG_KMS("[ENCODER:%d:%s] crtc changed, full mode switch\n",
11638 encoder->base.base.id,
11639 encoder->base.name);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011640 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011641 }
11642 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011643 /* Now we've also updated encoder->new_crtc for all encoders. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011644 for_each_intel_connector(dev, connector) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011645 if (connector->new_encoder)
11646 if (connector->new_encoder != connector->encoder)
11647 connector->encoder = connector->new_encoder;
11648 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011649 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011650 crtc->new_enabled = false;
11651
Damien Lespiaub2784e12014-08-05 11:29:37 +010011652 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011653 if (encoder->new_crtc == crtc) {
11654 crtc->new_enabled = true;
11655 break;
11656 }
11657 }
11658
Matt Roper83d65732015-02-25 13:12:16 -080011659 if (crtc->new_enabled != crtc->base.state->enable) {
Ander Conselvan de Oliveira10634182015-03-03 15:21:57 +020011660 DRM_DEBUG_KMS("[CRTC:%d] %sabled, full mode switch\n",
11661 crtc->base.base.id,
Ville Syrjälä76688512014-01-10 11:28:06 +020011662 crtc->new_enabled ? "en" : "dis");
11663 config->mode_changed = true;
11664 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011665
11666 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011667 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011668 else
11669 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011670 }
11671
Daniel Vetter2e431052012-07-04 22:42:15 +020011672 return 0;
11673}
11674
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011675static void disable_crtc_nofb(struct intel_crtc *crtc)
11676{
11677 struct drm_device *dev = crtc->base.dev;
11678 struct intel_encoder *encoder;
11679 struct intel_connector *connector;
11680
11681 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11682 pipe_name(crtc->pipe));
11683
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011684 for_each_intel_connector(dev, connector) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011685 if (connector->new_encoder &&
11686 connector->new_encoder->new_crtc == crtc)
11687 connector->new_encoder = NULL;
11688 }
11689
Damien Lespiaub2784e12014-08-05 11:29:37 +010011690 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011691 if (encoder->new_crtc == crtc)
11692 encoder->new_crtc = NULL;
11693 }
11694
11695 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011696 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011697}
11698
Daniel Vetter2e431052012-07-04 22:42:15 +020011699static int intel_crtc_set_config(struct drm_mode_set *set)
11700{
11701 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011702 struct drm_mode_set save_set;
11703 struct intel_set_config *config;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011704 struct intel_crtc_state *pipe_config;
Jesse Barnes50f52752014-11-07 13:11:00 -080011705 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetter2e431052012-07-04 22:42:15 +020011706 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011707
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011708 BUG_ON(!set);
11709 BUG_ON(!set->crtc);
11710 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011711
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011712 /* Enforce sane interface api - has been abused by the fb helper. */
11713 BUG_ON(!set->mode && set->fb);
11714 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011715
Daniel Vetter2e431052012-07-04 22:42:15 +020011716 if (set->fb) {
11717 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11718 set->crtc->base.id, set->fb->base.id,
11719 (int)set->num_connectors, set->x, set->y);
11720 } else {
11721 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011722 }
11723
11724 dev = set->crtc->dev;
11725
11726 ret = -ENOMEM;
11727 config = kzalloc(sizeof(*config), GFP_KERNEL);
11728 if (!config)
11729 goto out_config;
11730
11731 ret = intel_set_config_save_state(dev, config);
11732 if (ret)
11733 goto out_config;
11734
11735 save_set.crtc = set->crtc;
11736 save_set.mode = &set->crtc->mode;
11737 save_set.x = set->crtc->x;
11738 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011739 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011740
11741 /* Compute whether we need a full modeset, only an fb base update or no
11742 * change at all. In the future we might also check whether only the
11743 * mode changed, e.g. for LVDS where we only change the panel fitter in
11744 * such cases. */
11745 intel_set_config_compute_mode_changes(set, config);
11746
Daniel Vetter9a935852012-07-05 22:34:27 +020011747 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011748 if (ret)
11749 goto fail;
11750
Jesse Barnes50f52752014-11-07 13:11:00 -080011751 pipe_config = intel_modeset_compute_config(set->crtc, set->mode,
11752 set->fb,
11753 &modeset_pipes,
11754 &prepare_pipes,
11755 &disable_pipes);
Jesse Barnes20664592014-11-05 14:26:09 -080011756 if (IS_ERR(pipe_config)) {
Matt Roper6ac04832014-11-17 09:59:28 -080011757 ret = PTR_ERR(pipe_config);
Jesse Barnes50f52752014-11-07 13:11:00 -080011758 goto fail;
Jesse Barnes20664592014-11-05 14:26:09 -080011759 } else if (pipe_config) {
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011760 if (pipe_config->has_audio !=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011761 to_intel_crtc(set->crtc)->config->has_audio)
Jesse Barnes20664592014-11-05 14:26:09 -080011762 config->mode_changed = true;
11763
Jesse Barnesaf15d2c2014-12-01 09:54:28 -080011764 /*
11765 * Note we have an issue here with infoframes: current code
11766 * only updates them on the full mode set path per hw
11767 * requirements. So here we should be checking for any
11768 * required changes and forcing a mode set.
11769 */
Jesse Barnes20664592014-11-05 14:26:09 -080011770 }
Jesse Barnes50f52752014-11-07 13:11:00 -080011771
11772 /* set_mode will free it in the mode_changed case */
11773 if (!config->mode_changed)
11774 kfree(pipe_config);
11775
Jesse Barnes1f9954d2014-11-05 14:26:10 -080011776 intel_update_pipe_size(to_intel_crtc(set->crtc));
11777
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011778 if (config->mode_changed) {
Jesse Barnes50f52752014-11-07 13:11:00 -080011779 ret = intel_set_mode_pipes(set->crtc, set->mode,
11780 set->x, set->y, set->fb, pipe_config,
11781 modeset_pipes, prepare_pipes,
11782 disable_pipes);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011783 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011784 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011785 struct drm_plane *primary = set->crtc->primary;
11786 int vdisplay, hdisplay;
Matt Roper3b150f02014-05-29 08:06:53 -070011787
Gustavo Padovan455a6802014-12-01 15:40:11 -080011788 drm_crtc_get_hv_timing(set->mode, &hdisplay, &vdisplay);
11789 ret = primary->funcs->update_plane(primary, set->crtc, set->fb,
11790 0, 0, hdisplay, vdisplay,
11791 set->x << 16, set->y << 16,
11792 hdisplay << 16, vdisplay << 16);
Matt Roper3b150f02014-05-29 08:06:53 -070011793
11794 /*
11795 * We need to make sure the primary plane is re-enabled if it
11796 * has previously been turned off.
11797 */
11798 if (!intel_crtc->primary_enabled && ret == 0) {
11799 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011800 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011801 }
11802
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011803 /*
11804 * In the fastboot case this may be our only check of the
11805 * state after boot. It would be better to only do it on
11806 * the first update, but we don't have a nice way of doing that
11807 * (and really, set_config isn't used much for high freq page
11808 * flipping, so increasing its cost here shouldn't be a big
11809 * deal).
11810 */
Jani Nikulad330a952014-01-21 11:24:25 +020011811 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011812 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011813 }
11814
Chris Wilson2d05eae2013-05-03 17:36:25 +010011815 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011816 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11817 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011818fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011819 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011820
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011821 /*
11822 * HACK: if the pipe was on, but we didn't have a framebuffer,
11823 * force the pipe off to avoid oopsing in the modeset code
11824 * due to fb==NULL. This should only happen during boot since
11825 * we don't yet reconstruct the FB from the hardware state.
11826 */
11827 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11828 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11829
Chris Wilson2d05eae2013-05-03 17:36:25 +010011830 /* Try to restore the config */
11831 if (config->mode_changed &&
11832 intel_set_mode(save_set.crtc, save_set.mode,
11833 save_set.x, save_set.y, save_set.fb))
11834 DRM_ERROR("failed to restore config after modeset failure\n");
11835 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011836
Daniel Vetterd9e55602012-07-04 22:16:09 +020011837out_config:
11838 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011839 return ret;
11840}
11841
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011842static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011843 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011844 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011845 .destroy = intel_crtc_destroy,
11846 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080011847 .atomic_duplicate_state = intel_crtc_duplicate_state,
11848 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011849};
11850
Daniel Vetter53589012013-06-05 13:34:16 +020011851static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11852 struct intel_shared_dpll *pll,
11853 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011854{
Daniel Vetter53589012013-06-05 13:34:16 +020011855 uint32_t val;
11856
Daniel Vetterf458ebb2014-09-30 10:56:39 +020011857 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011858 return false;
11859
Daniel Vetter53589012013-06-05 13:34:16 +020011860 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011861 hw_state->dpll = val;
11862 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11863 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011864
11865 return val & DPLL_VCO_ENABLE;
11866}
11867
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011868static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11869 struct intel_shared_dpll *pll)
11870{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011871 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11872 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011873}
11874
Daniel Vettere7b903d2013-06-05 13:34:14 +020011875static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11876 struct intel_shared_dpll *pll)
11877{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011878 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011879 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011880
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011881 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011882
11883 /* Wait for the clocks to stabilize. */
11884 POSTING_READ(PCH_DPLL(pll->id));
11885 udelay(150);
11886
11887 /* The pixel multiplier can only be updated once the
11888 * DPLL is enabled and the clocks are stable.
11889 *
11890 * So write it again.
11891 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011892 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011893 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011894 udelay(200);
11895}
11896
11897static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11898 struct intel_shared_dpll *pll)
11899{
11900 struct drm_device *dev = dev_priv->dev;
11901 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011902
11903 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011904 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011905 if (intel_crtc_to_shared_dpll(crtc) == pll)
11906 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11907 }
11908
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011909 I915_WRITE(PCH_DPLL(pll->id), 0);
11910 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011911 udelay(200);
11912}
11913
Daniel Vetter46edb022013-06-05 13:34:12 +020011914static char *ibx_pch_dpll_names[] = {
11915 "PCH DPLL A",
11916 "PCH DPLL B",
11917};
11918
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011919static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011920{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011921 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011922 int i;
11923
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011924 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011925
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011926 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011927 dev_priv->shared_dplls[i].id = i;
11928 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011929 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011930 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11931 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011932 dev_priv->shared_dplls[i].get_hw_state =
11933 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011934 }
11935}
11936
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011937static void intel_shared_dpll_init(struct drm_device *dev)
11938{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011939 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011940
Daniel Vetter9cd86932014-06-25 22:01:57 +030011941 if (HAS_DDI(dev))
11942 intel_ddi_pll_init(dev);
11943 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011944 ibx_pch_dpll_init(dev);
11945 else
11946 dev_priv->num_shared_dpll = 0;
11947
11948 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011949}
11950
Matt Roper6beb8c232014-12-01 15:40:14 -080011951/**
11952 * intel_prepare_plane_fb - Prepare fb for usage on plane
11953 * @plane: drm plane to prepare for
11954 * @fb: framebuffer to prepare for presentation
11955 *
11956 * Prepares a framebuffer for usage on a display plane. Generally this
11957 * involves pinning the underlying object and updating the frontbuffer tracking
11958 * bits. Some older platforms need special physical address handling for
11959 * cursor planes.
11960 *
11961 * Returns 0 on success, negative error code on failure.
11962 */
11963int
11964intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000011965 struct drm_framebuffer *fb,
11966 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070011967{
11968 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080011969 struct intel_plane *intel_plane = to_intel_plane(plane);
11970 enum pipe pipe = intel_plane->pipe;
11971 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11972 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
11973 unsigned frontbuffer_bits = 0;
11974 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070011975
Matt Roperea2c67b2014-12-23 10:41:52 -080011976 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070011977 return 0;
11978
Matt Roper6beb8c232014-12-01 15:40:14 -080011979 switch (plane->type) {
11980 case DRM_PLANE_TYPE_PRIMARY:
11981 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
11982 break;
11983 case DRM_PLANE_TYPE_CURSOR:
11984 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
11985 break;
11986 case DRM_PLANE_TYPE_OVERLAY:
11987 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
11988 break;
11989 }
Matt Roper465c1202014-05-29 08:06:54 -070011990
Matt Roper4c345742014-07-09 16:22:10 -070011991 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011992
Matt Roper6beb8c232014-12-01 15:40:14 -080011993 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
11994 INTEL_INFO(dev)->cursor_needs_physical) {
11995 int align = IS_I830(dev) ? 16 * 1024 : 256;
11996 ret = i915_gem_object_attach_phys(obj, align);
11997 if (ret)
11998 DRM_DEBUG_KMS("failed to attach phys object\n");
11999 } else {
12000 ret = intel_pin_and_fence_fb_obj(plane, fb, NULL);
12001 }
12002
12003 if (ret == 0)
12004 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
12005
12006 mutex_unlock(&dev->struct_mutex);
12007
12008 return ret;
12009}
12010
Matt Roper38f3ce32014-12-02 07:45:25 -080012011/**
12012 * intel_cleanup_plane_fb - Cleans up an fb after plane use
12013 * @plane: drm plane to clean up for
12014 * @fb: old framebuffer that was on plane
12015 *
12016 * Cleans up a framebuffer that has just been removed from a plane.
12017 */
12018void
12019intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000012020 struct drm_framebuffer *fb,
12021 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080012022{
12023 struct drm_device *dev = plane->dev;
12024 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12025
12026 if (WARN_ON(!obj))
12027 return;
12028
12029 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
12030 !INTEL_INFO(dev)->cursor_needs_physical) {
12031 mutex_lock(&dev->struct_mutex);
12032 intel_unpin_fb_obj(obj);
12033 mutex_unlock(&dev->struct_mutex);
12034 }
Matt Roper465c1202014-05-29 08:06:54 -070012035}
12036
12037static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012038intel_check_primary_plane(struct drm_plane *plane,
12039 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070012040{
Matt Roper32b7eee2014-12-24 07:59:06 -080012041 struct drm_device *dev = plane->dev;
12042 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2b875c22014-12-01 15:40:13 -080012043 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012044 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080012045 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012046 struct drm_rect *dest = &state->dst;
12047 struct drm_rect *src = &state->src;
12048 const struct drm_rect *clip = &state->clip;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012049 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012050
Matt Roperea2c67b2014-12-23 10:41:52 -080012051 crtc = crtc ? crtc : plane->crtc;
12052 intel_crtc = to_intel_crtc(crtc);
12053
Matt Roperc59cb172014-12-01 15:40:16 -080012054 ret = drm_plane_helper_check_update(plane, crtc, fb,
12055 src, dest, clip,
12056 DRM_PLANE_HELPER_NO_SCALING,
12057 DRM_PLANE_HELPER_NO_SCALING,
12058 false, true, &state->visible);
12059 if (ret)
12060 return ret;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012061
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012062 if (intel_crtc->active) {
Matt Roper32b7eee2014-12-24 07:59:06 -080012063 intel_crtc->atomic.wait_for_flips = true;
12064
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012065 /*
12066 * FBC does not work on some platforms for rotated
12067 * planes, so disable it when rotation is not 0 and
12068 * update it when rotation is set back to 0.
12069 *
12070 * FIXME: This is redundant with the fbc update done in
12071 * the primary plane enable function except that that
12072 * one is done too late. We eventually need to unify
12073 * this.
12074 */
12075 if (intel_crtc->primary_enabled &&
12076 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
Paulo Zanonie35fef22015-02-09 14:46:29 -020012077 dev_priv->fbc.crtc == intel_crtc &&
Matt Roper8e7d6882015-01-21 16:35:41 -080012078 state->base.rotation != BIT(DRM_ROTATE_0)) {
Matt Roper32b7eee2014-12-24 07:59:06 -080012079 intel_crtc->atomic.disable_fbc = true;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012080 }
12081
12082 if (state->visible) {
Matt Roper32b7eee2014-12-24 07:59:06 -080012083 /*
12084 * BDW signals flip done immediately if the plane
12085 * is disabled, even if the plane enable is already
12086 * armed to occur at the next vblank :(
12087 */
12088 if (IS_BROADWELL(dev) && !intel_crtc->primary_enabled)
12089 intel_crtc->atomic.wait_vblank = true;
12090 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012091
Matt Roper32b7eee2014-12-24 07:59:06 -080012092 intel_crtc->atomic.fb_bits |=
12093 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
12094
12095 intel_crtc->atomic.update_fbc = true;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +000012096
12097 /* Update watermarks on tiling changes. */
12098 if (!plane->state->fb || !state->base.fb ||
12099 plane->state->fb->modifier[0] !=
12100 state->base.fb->modifier[0])
12101 intel_crtc->atomic.update_wm = true;
Matt Roperc59cb172014-12-01 15:40:16 -080012102 }
12103
12104 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070012105}
12106
Sonika Jindal48404c12014-08-22 14:06:04 +053012107static void
12108intel_commit_primary_plane(struct drm_plane *plane,
12109 struct intel_plane_state *state)
12110{
Matt Roper2b875c22014-12-01 15:40:13 -080012111 struct drm_crtc *crtc = state->base.crtc;
12112 struct drm_framebuffer *fb = state->base.fb;
12113 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053012114 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080012115 struct intel_crtc *intel_crtc;
Sonika Jindalce54d852014-08-21 11:44:39 +053012116 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080012117
Matt Roperea2c67b2014-12-23 10:41:52 -080012118 crtc = crtc ? crtc : plane->crtc;
12119 intel_crtc = to_intel_crtc(crtc);
12120
Matt Ropercf4c7c12014-12-04 10:27:42 -080012121 plane->fb = fb;
Sonika Jindalce54d852014-08-21 11:44:39 +053012122 crtc->x = src->x1 >> 16;
Matt Roper465c1202014-05-29 08:06:54 -070012123 crtc->y = src->y1 >> 16;
12124
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012125 if (intel_crtc->active) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012126 if (state->visible) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012127 /* FIXME: kill this fastboot hack */
12128 intel_update_pipe_size(intel_crtc);
12129
12130 intel_crtc->primary_enabled = true;
12131
12132 dev_priv->display.update_primary_plane(crtc, plane->fb,
12133 crtc->x, crtc->y);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012134 } else {
12135 /*
12136 * If clipping results in a non-visible primary plane,
12137 * we'll disable the primary plane. Note that this is
12138 * a bit different than what happens if userspace
12139 * explicitly disables the plane by passing fb=0
12140 * because plane->fb still gets set and pinned.
12141 */
12142 intel_disable_primary_hw_plane(plane, crtc);
12143 }
Matt Roper32b7eee2014-12-24 07:59:06 -080012144 }
12145}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012146
Matt Roper32b7eee2014-12-24 07:59:06 -080012147static void intel_begin_crtc_commit(struct drm_crtc *crtc)
12148{
12149 struct drm_device *dev = crtc->dev;
12150 struct drm_i915_private *dev_priv = dev->dev_private;
12151 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080012152 struct intel_plane *intel_plane;
12153 struct drm_plane *p;
12154 unsigned fb_bits = 0;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012155
Matt Roperea2c67b2014-12-23 10:41:52 -080012156 /* Track fb's for any planes being disabled */
12157 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
12158 intel_plane = to_intel_plane(p);
12159
12160 if (intel_crtc->atomic.disabled_planes &
12161 (1 << drm_plane_index(p))) {
12162 switch (p->type) {
12163 case DRM_PLANE_TYPE_PRIMARY:
12164 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
12165 break;
12166 case DRM_PLANE_TYPE_CURSOR:
12167 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
12168 break;
12169 case DRM_PLANE_TYPE_OVERLAY:
12170 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
12171 break;
12172 }
12173
12174 mutex_lock(&dev->struct_mutex);
12175 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
12176 mutex_unlock(&dev->struct_mutex);
12177 }
12178 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012179
Matt Roper32b7eee2014-12-24 07:59:06 -080012180 if (intel_crtc->atomic.wait_for_flips)
12181 intel_crtc_wait_for_pending_flips(crtc);
12182
12183 if (intel_crtc->atomic.disable_fbc)
12184 intel_fbc_disable(dev);
12185
12186 if (intel_crtc->atomic.pre_disable_primary)
12187 intel_pre_disable_primary(crtc);
12188
12189 if (intel_crtc->atomic.update_wm)
12190 intel_update_watermarks(crtc);
12191
12192 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080012193
12194 /* Perform vblank evasion around commit operation */
12195 if (intel_crtc->active)
12196 intel_crtc->atomic.evade =
12197 intel_pipe_update_start(intel_crtc,
12198 &intel_crtc->atomic.start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -080012199}
12200
12201static void intel_finish_crtc_commit(struct drm_crtc *crtc)
12202{
12203 struct drm_device *dev = crtc->dev;
12204 struct drm_i915_private *dev_priv = dev->dev_private;
12205 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12206 struct drm_plane *p;
12207
Matt Roperc34c9ee2014-12-23 10:41:50 -080012208 if (intel_crtc->atomic.evade)
12209 intel_pipe_update_end(intel_crtc,
12210 intel_crtc->atomic.start_vbl_count);
12211
Matt Roper32b7eee2014-12-24 07:59:06 -080012212 intel_runtime_pm_put(dev_priv);
12213
12214 if (intel_crtc->atomic.wait_vblank)
12215 intel_wait_for_vblank(dev, intel_crtc->pipe);
12216
12217 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
12218
12219 if (intel_crtc->atomic.update_fbc) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012220 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020012221 intel_fbc_update(dev);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012222 mutex_unlock(&dev->struct_mutex);
12223 }
Matt Roper465c1202014-05-29 08:06:54 -070012224
Matt Roper32b7eee2014-12-24 07:59:06 -080012225 if (intel_crtc->atomic.post_enable_primary)
12226 intel_post_enable_primary(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012227
Matt Roper32b7eee2014-12-24 07:59:06 -080012228 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
12229 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
12230 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
12231 false, false);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012232
Matt Roper32b7eee2014-12-24 07:59:06 -080012233 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012234}
12235
Matt Ropercf4c7c12014-12-04 10:27:42 -080012236/**
Matt Roper4a3b8762014-12-23 10:41:51 -080012237 * intel_plane_destroy - destroy a plane
12238 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080012239 *
Matt Roper4a3b8762014-12-23 10:41:51 -080012240 * Common destruction function for all types of planes (primary, cursor,
12241 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080012242 */
Matt Roper4a3b8762014-12-23 10:41:51 -080012243void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070012244{
12245 struct intel_plane *intel_plane = to_intel_plane(plane);
12246 drm_plane_cleanup(plane);
12247 kfree(intel_plane);
12248}
12249
Matt Roper65a3fea2015-01-21 16:35:42 -080012250const struct drm_plane_funcs intel_plane_funcs = {
Daniel Vetterff42e092015-03-02 16:35:20 +010012251 .update_plane = drm_plane_helper_update,
12252 .disable_plane = drm_plane_helper_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070012253 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080012254 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080012255 .atomic_get_property = intel_plane_atomic_get_property,
12256 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080012257 .atomic_duplicate_state = intel_plane_duplicate_state,
12258 .atomic_destroy_state = intel_plane_destroy_state,
12259
Matt Roper465c1202014-05-29 08:06:54 -070012260};
12261
12262static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
12263 int pipe)
12264{
12265 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080012266 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070012267 const uint32_t *intel_primary_formats;
12268 int num_formats;
12269
12270 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
12271 if (primary == NULL)
12272 return NULL;
12273
Matt Roper8e7d6882015-01-21 16:35:41 -080012274 state = intel_create_plane_state(&primary->base);
12275 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012276 kfree(primary);
12277 return NULL;
12278 }
Matt Roper8e7d6882015-01-21 16:35:41 -080012279 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080012280
Matt Roper465c1202014-05-29 08:06:54 -070012281 primary->can_scale = false;
12282 primary->max_downscale = 1;
12283 primary->pipe = pipe;
12284 primary->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080012285 primary->check_plane = intel_check_primary_plane;
12286 primary->commit_plane = intel_commit_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070012287 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
12288 primary->plane = !pipe;
12289
12290 if (INTEL_INFO(dev)->gen <= 3) {
12291 intel_primary_formats = intel_primary_formats_gen2;
12292 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
12293 } else {
12294 intel_primary_formats = intel_primary_formats_gen4;
12295 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
12296 }
12297
12298 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080012299 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070012300 intel_primary_formats, num_formats,
12301 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053012302
12303 if (INTEL_INFO(dev)->gen >= 4) {
12304 if (!dev->mode_config.rotation_property)
12305 dev->mode_config.rotation_property =
12306 drm_mode_create_rotation_property(dev,
12307 BIT(DRM_ROTATE_0) |
12308 BIT(DRM_ROTATE_180));
12309 if (dev->mode_config.rotation_property)
12310 drm_object_attach_property(&primary->base.base,
12311 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080012312 state->base.rotation);
Sonika Jindal48404c12014-08-22 14:06:04 +053012313 }
12314
Matt Roperea2c67b2014-12-23 10:41:52 -080012315 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
12316
Matt Roper465c1202014-05-29 08:06:54 -070012317 return &primary->base;
12318}
12319
Matt Roper3d7d6512014-06-10 08:28:13 -070012320static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030012321intel_check_cursor_plane(struct drm_plane *plane,
12322 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070012323{
Matt Roper2b875c22014-12-01 15:40:13 -080012324 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012325 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080012326 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012327 struct drm_rect *dest = &state->dst;
12328 struct drm_rect *src = &state->src;
12329 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012330 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Matt Roperea2c67b2014-12-23 10:41:52 -080012331 struct intel_crtc *intel_crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012332 unsigned stride;
12333 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012334
Matt Roperea2c67b2014-12-23 10:41:52 -080012335 crtc = crtc ? crtc : plane->crtc;
12336 intel_crtc = to_intel_crtc(crtc);
12337
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012338 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030012339 src, dest, clip,
12340 DRM_PLANE_HELPER_NO_SCALING,
12341 DRM_PLANE_HELPER_NO_SCALING,
12342 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012343 if (ret)
12344 return ret;
12345
12346
12347 /* if we want to turn off the cursor ignore width and height */
12348 if (!obj)
Matt Roper32b7eee2014-12-24 07:59:06 -080012349 goto finish;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012350
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012351 /* Check for which cursor types we support */
Matt Roperea2c67b2014-12-23 10:41:52 -080012352 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
12353 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
12354 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012355 return -EINVAL;
12356 }
12357
Matt Roperea2c67b2014-12-23 10:41:52 -080012358 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
12359 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012360 DRM_DEBUG_KMS("buffer is too small\n");
12361 return -ENOMEM;
12362 }
12363
Ville Syrjälä3a656b52015-03-09 21:08:37 +020012364 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012365 DRM_DEBUG_KMS("cursor cannot be tiled\n");
12366 ret = -EINVAL;
12367 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012368
Matt Roper32b7eee2014-12-24 07:59:06 -080012369finish:
12370 if (intel_crtc->active) {
Ville Syrjälä3749f462015-03-10 13:15:22 +020012371 if (plane->state->crtc_w != state->base.crtc_w)
Matt Roper32b7eee2014-12-24 07:59:06 -080012372 intel_crtc->atomic.update_wm = true;
12373
12374 intel_crtc->atomic.fb_bits |=
12375 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
12376 }
12377
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012378 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012379}
12380
Matt Roperf4a2cf22014-12-01 15:40:12 -080012381static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030012382intel_commit_cursor_plane(struct drm_plane *plane,
12383 struct intel_plane_state *state)
12384{
Matt Roper2b875c22014-12-01 15:40:13 -080012385 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012386 struct drm_device *dev = plane->dev;
12387 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080012388 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080012389 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070012390
Matt Roperea2c67b2014-12-23 10:41:52 -080012391 crtc = crtc ? crtc : plane->crtc;
12392 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070012393
Matt Roperea2c67b2014-12-23 10:41:52 -080012394 plane->fb = state->base.fb;
12395 crtc->cursor_x = state->base.crtc_x;
12396 crtc->cursor_y = state->base.crtc_y;
12397
Gustavo Padovana912f122014-12-01 15:40:10 -080012398 if (intel_crtc->cursor_bo == obj)
12399 goto update;
12400
Matt Roperf4a2cf22014-12-01 15:40:12 -080012401 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080012402 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080012403 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080012404 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080012405 else
Gustavo Padovana912f122014-12-01 15:40:10 -080012406 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080012407
Gustavo Padovana912f122014-12-01 15:40:10 -080012408 intel_crtc->cursor_addr = addr;
12409 intel_crtc->cursor_bo = obj;
12410update:
Gustavo Padovana912f122014-12-01 15:40:10 -080012411
Matt Roper32b7eee2014-12-24 07:59:06 -080012412 if (intel_crtc->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030012413 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070012414}
Gustavo Padovan852e7872014-09-05 17:22:31 -030012415
Matt Roper3d7d6512014-06-10 08:28:13 -070012416static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12417 int pipe)
12418{
12419 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080012420 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070012421
12422 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12423 if (cursor == NULL)
12424 return NULL;
12425
Matt Roper8e7d6882015-01-21 16:35:41 -080012426 state = intel_create_plane_state(&cursor->base);
12427 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012428 kfree(cursor);
12429 return NULL;
12430 }
Matt Roper8e7d6882015-01-21 16:35:41 -080012431 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080012432
Matt Roper3d7d6512014-06-10 08:28:13 -070012433 cursor->can_scale = false;
12434 cursor->max_downscale = 1;
12435 cursor->pipe = pipe;
12436 cursor->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080012437 cursor->check_plane = intel_check_cursor_plane;
12438 cursor->commit_plane = intel_commit_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070012439
12440 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080012441 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070012442 intel_cursor_formats,
12443 ARRAY_SIZE(intel_cursor_formats),
12444 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012445
12446 if (INTEL_INFO(dev)->gen >= 4) {
12447 if (!dev->mode_config.rotation_property)
12448 dev->mode_config.rotation_property =
12449 drm_mode_create_rotation_property(dev,
12450 BIT(DRM_ROTATE_0) |
12451 BIT(DRM_ROTATE_180));
12452 if (dev->mode_config.rotation_property)
12453 drm_object_attach_property(&cursor->base.base,
12454 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080012455 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012456 }
12457
Matt Roperea2c67b2014-12-23 10:41:52 -080012458 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
12459
Matt Roper3d7d6512014-06-10 08:28:13 -070012460 return &cursor->base;
12461}
12462
Hannes Ederb358d0a2008-12-18 21:18:47 +010012463static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080012464{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012465 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080012466 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012467 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070012468 struct drm_plane *primary = NULL;
12469 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070012470 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080012471
Daniel Vetter955382f2013-09-19 14:05:45 +020012472 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080012473 if (intel_crtc == NULL)
12474 return;
12475
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012476 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
12477 if (!crtc_state)
12478 goto fail;
12479 intel_crtc_set_state(intel_crtc, crtc_state);
Matt Roper07878242015-02-25 11:43:26 -080012480 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012481
Matt Roper465c1202014-05-29 08:06:54 -070012482 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012483 if (!primary)
12484 goto fail;
12485
12486 cursor = intel_cursor_plane_create(dev, pipe);
12487 if (!cursor)
12488 goto fail;
12489
Matt Roper465c1202014-05-29 08:06:54 -070012490 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070012491 cursor, &intel_crtc_funcs);
12492 if (ret)
12493 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080012494
12495 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080012496 for (i = 0; i < 256; i++) {
12497 intel_crtc->lut_r[i] = i;
12498 intel_crtc->lut_g[i] = i;
12499 intel_crtc->lut_b[i] = i;
12500 }
12501
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012502 /*
12503 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020012504 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012505 */
Jesse Barnes80824002009-09-10 15:28:06 -070012506 intel_crtc->pipe = pipe;
12507 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010012508 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080012509 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010012510 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070012511 }
12512
Chris Wilson4b0e3332014-05-30 16:35:26 +030012513 intel_crtc->cursor_base = ~0;
12514 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030012515 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030012516
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080012517 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12518 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12519 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12520 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12521
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020012522 INIT_WORK(&intel_crtc->mmio_flip.work, intel_mmio_flip_work_func);
12523
Jesse Barnes79e53942008-11-07 14:24:08 -080012524 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020012525
12526 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012527 return;
12528
12529fail:
12530 if (primary)
12531 drm_plane_cleanup(primary);
12532 if (cursor)
12533 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012534 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070012535 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080012536}
12537
Jesse Barnes752aa882013-10-31 18:55:49 +020012538enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12539{
12540 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012541 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020012542
Rob Clark51fd3712013-11-19 12:10:12 -050012543 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020012544
Ville Syrjäläd3babd32014-11-07 11:16:01 +020012545 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020012546 return INVALID_PIPE;
12547
12548 return to_intel_crtc(encoder->crtc)->pipe;
12549}
12550
Carl Worth08d7b3d2009-04-29 14:43:54 -070012551int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000012552 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070012553{
Carl Worth08d7b3d2009-04-29 14:43:54 -070012554 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040012555 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020012556 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012557
Rob Clark7707e652014-07-17 23:30:04 -040012558 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070012559
Rob Clark7707e652014-07-17 23:30:04 -040012560 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012561 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012562 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012563 }
12564
Rob Clark7707e652014-07-17 23:30:04 -040012565 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012566 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012567
Daniel Vetterc05422d2009-08-11 16:05:30 +020012568 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012569}
12570
Daniel Vetter66a92782012-07-12 20:08:18 +020012571static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012572{
Daniel Vetter66a92782012-07-12 20:08:18 +020012573 struct drm_device *dev = encoder->base.dev;
12574 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012575 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012576 int entry = 0;
12577
Damien Lespiaub2784e12014-08-05 11:29:37 +010012578 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012579 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012580 index_mask |= (1 << entry);
12581
Jesse Barnes79e53942008-11-07 14:24:08 -080012582 entry++;
12583 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012584
Jesse Barnes79e53942008-11-07 14:24:08 -080012585 return index_mask;
12586}
12587
Chris Wilson4d302442010-12-14 19:21:29 +000012588static bool has_edp_a(struct drm_device *dev)
12589{
12590 struct drm_i915_private *dev_priv = dev->dev_private;
12591
12592 if (!IS_MOBILE(dev))
12593 return false;
12594
12595 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12596 return false;
12597
Damien Lespiaue3589902014-02-07 19:12:50 +000012598 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012599 return false;
12600
12601 return true;
12602}
12603
Jesse Barnes84b4e042014-06-25 08:24:29 -070012604static bool intel_crt_present(struct drm_device *dev)
12605{
12606 struct drm_i915_private *dev_priv = dev->dev_private;
12607
Damien Lespiau884497e2013-12-03 13:56:23 +000012608 if (INTEL_INFO(dev)->gen >= 9)
12609 return false;
12610
Damien Lespiaucf404ce2014-10-01 20:04:15 +010012611 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070012612 return false;
12613
12614 if (IS_CHERRYVIEW(dev))
12615 return false;
12616
12617 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12618 return false;
12619
12620 return true;
12621}
12622
Jesse Barnes79e53942008-11-07 14:24:08 -080012623static void intel_setup_outputs(struct drm_device *dev)
12624{
Eric Anholt725e30a2009-01-22 13:01:02 -080012625 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012626 struct intel_encoder *encoder;
Matt Roperc6f95f22015-01-22 16:50:32 -080012627 struct drm_connector *connector;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012628 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012629
Daniel Vetterc9093352013-06-06 22:22:47 +020012630 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012631
Jesse Barnes84b4e042014-06-25 08:24:29 -070012632 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012633 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012634
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012635 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012636 int found;
12637
Jesse Barnesde31fac2015-03-06 15:53:32 -080012638 /*
12639 * Haswell uses DDI functions to detect digital outputs.
12640 * On SKL pre-D0 the strap isn't connected, so we assume
12641 * it's there.
12642 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012643 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080012644 /* WaIgnoreDDIAStrap: skl */
12645 if (found ||
12646 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012647 intel_ddi_init(dev, PORT_A);
12648
12649 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12650 * register */
12651 found = I915_READ(SFUSE_STRAP);
12652
12653 if (found & SFUSE_STRAP_DDIB_DETECTED)
12654 intel_ddi_init(dev, PORT_B);
12655 if (found & SFUSE_STRAP_DDIC_DETECTED)
12656 intel_ddi_init(dev, PORT_C);
12657 if (found & SFUSE_STRAP_DDID_DETECTED)
12658 intel_ddi_init(dev, PORT_D);
12659 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012660 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012661 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012662
12663 if (has_edp_a(dev))
12664 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012665
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012666 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012667 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012668 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012669 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012670 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012671 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012672 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012673 }
12674
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012675 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012676 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012677
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012678 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012679 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012680
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012681 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012682 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012683
Daniel Vetter270b3042012-10-27 15:52:05 +020012684 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012685 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012686 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012687 /*
12688 * The DP_DETECTED bit is the latched state of the DDC
12689 * SDA pin at boot. However since eDP doesn't require DDC
12690 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12691 * eDP ports may have been muxed to an alternate function.
12692 * Thus we can't rely on the DP_DETECTED bit alone to detect
12693 * eDP ports. Consult the VBT as well as DP_DETECTED to
12694 * detect eDP ports.
12695 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012696 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
12697 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012698 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12699 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012700 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12701 intel_dp_is_edp(dev, PORT_B))
12702 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012703
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012704 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
12705 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012706 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12707 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012708 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12709 intel_dp_is_edp(dev, PORT_C))
12710 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053012711
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012712 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012713 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012714 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12715 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012716 /* eDP not supported on port D, so don't check VBT */
12717 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12718 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012719 }
12720
Jani Nikula3cfca972013-08-27 15:12:26 +030012721 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012722 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012723 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012724
Paulo Zanonie2debe92013-02-18 19:00:27 -030012725 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012726 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012727 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012728 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12729 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012730 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012731 }
Ma Ling27185ae2009-08-24 13:50:23 +080012732
Imre Deake7281ea2013-05-08 13:14:08 +030012733 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012734 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012735 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012736
12737 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012738
Paulo Zanonie2debe92013-02-18 19:00:27 -030012739 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012740 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012741 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012742 }
Ma Ling27185ae2009-08-24 13:50:23 +080012743
Paulo Zanonie2debe92013-02-18 19:00:27 -030012744 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012745
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012746 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12747 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012748 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012749 }
Imre Deake7281ea2013-05-08 13:14:08 +030012750 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012751 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012752 }
Ma Ling27185ae2009-08-24 13:50:23 +080012753
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012754 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012755 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012756 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012757 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012758 intel_dvo_init(dev);
12759
Zhenyu Wang103a1962009-11-27 11:44:36 +080012760 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012761 intel_tv_init(dev);
12762
Matt Roperc6f95f22015-01-22 16:50:32 -080012763 /*
12764 * FIXME: We don't have full atomic support yet, but we want to be
12765 * able to enable/test plane updates via the atomic interface in the
12766 * meantime. However as soon as we flip DRIVER_ATOMIC on, the DRM core
12767 * will take some atomic codepaths to lookup properties during
12768 * drmModeGetConnector() that unconditionally dereference
12769 * connector->state.
12770 *
12771 * We create a dummy connector state here for each connector to ensure
12772 * the DRM core doesn't try to dereference a NULL connector->state.
12773 * The actual connector properties will never be updated or contain
12774 * useful information, but since we're doing this specifically for
12775 * testing/debug of the plane operations (and only when a specific
12776 * kernel module option is given), that shouldn't really matter.
12777 *
12778 * Once atomic support for crtc's + connectors lands, this loop should
12779 * be removed since we'll be setting up real connector state, which
12780 * will contain Intel-specific properties.
12781 */
12782 if (drm_core_check_feature(dev, DRIVER_ATOMIC)) {
12783 list_for_each_entry(connector,
12784 &dev->mode_config.connector_list,
12785 head) {
12786 if (!WARN_ON(connector->state)) {
12787 connector->state =
12788 kzalloc(sizeof(*connector->state),
12789 GFP_KERNEL);
12790 }
12791 }
12792 }
12793
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080012794 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012795
Damien Lespiaub2784e12014-08-05 11:29:37 +010012796 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012797 encoder->base.possible_crtcs = encoder->crtc_mask;
12798 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012799 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012800 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012801
Paulo Zanonidde86e22012-12-01 12:04:25 -020012802 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012803
12804 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012805}
12806
12807static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12808{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012809 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012810 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012811
Daniel Vetteref2d6332014-02-10 18:00:38 +010012812 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012813 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012814 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012815 drm_gem_object_unreference(&intel_fb->obj->base);
12816 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012817 kfree(intel_fb);
12818}
12819
12820static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012821 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012822 unsigned int *handle)
12823{
12824 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012825 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012826
Chris Wilson05394f32010-11-08 19:18:58 +000012827 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012828}
12829
12830static const struct drm_framebuffer_funcs intel_fb_funcs = {
12831 .destroy = intel_user_framebuffer_destroy,
12832 .create_handle = intel_user_framebuffer_create_handle,
12833};
12834
Damien Lespiaub3218032015-02-27 11:15:18 +000012835static
12836u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
12837 uint32_t pixel_format)
12838{
12839 u32 gen = INTEL_INFO(dev)->gen;
12840
12841 if (gen >= 9) {
12842 /* "The stride in bytes must not exceed the of the size of 8K
12843 * pixels and 32K bytes."
12844 */
12845 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
12846 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
12847 return 32*1024;
12848 } else if (gen >= 4) {
12849 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
12850 return 16*1024;
12851 else
12852 return 32*1024;
12853 } else if (gen >= 3) {
12854 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
12855 return 8*1024;
12856 else
12857 return 16*1024;
12858 } else {
12859 /* XXX DSPC is limited to 4k tiled */
12860 return 8*1024;
12861 }
12862}
12863
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012864static int intel_framebuffer_init(struct drm_device *dev,
12865 struct intel_framebuffer *intel_fb,
12866 struct drm_mode_fb_cmd2 *mode_cmd,
12867 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012868{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012869 int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080012870 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000012871 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080012872
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012873 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12874
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012875 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
12876 /* Enforce that fb modifier and tiling mode match, but only for
12877 * X-tiled. This is needed for FBC. */
12878 if (!!(obj->tiling_mode == I915_TILING_X) !=
12879 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
12880 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
12881 return -EINVAL;
12882 }
12883 } else {
12884 if (obj->tiling_mode == I915_TILING_X)
12885 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
12886 else if (obj->tiling_mode == I915_TILING_Y) {
12887 DRM_DEBUG("No Y tiling for legacy addfb\n");
12888 return -EINVAL;
12889 }
12890 }
12891
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000012892 /* Passed in modifier sanity checking. */
12893 switch (mode_cmd->modifier[0]) {
12894 case I915_FORMAT_MOD_Y_TILED:
12895 case I915_FORMAT_MOD_Yf_TILED:
12896 if (INTEL_INFO(dev)->gen < 9) {
12897 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
12898 mode_cmd->modifier[0]);
12899 return -EINVAL;
12900 }
12901 case DRM_FORMAT_MOD_NONE:
12902 case I915_FORMAT_MOD_X_TILED:
12903 break;
12904 default:
12905 DRM_ERROR("Unsupported fb modifier 0x%llx!\n",
12906 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012907 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012908 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012909
Damien Lespiaub3218032015-02-27 11:15:18 +000012910 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
12911 mode_cmd->pixel_format);
12912 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
12913 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
12914 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010012915 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012916 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012917
Damien Lespiaub3218032015-02-27 11:15:18 +000012918 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
12919 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012920 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000012921 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
12922 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012923 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012924 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012925 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012926 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012927
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012928 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012929 mode_cmd->pitches[0] != obj->stride) {
12930 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12931 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012932 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012933 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012934
Ville Syrjälä57779d02012-10-31 17:50:14 +020012935 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012936 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012937 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012938 case DRM_FORMAT_RGB565:
12939 case DRM_FORMAT_XRGB8888:
12940 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012941 break;
12942 case DRM_FORMAT_XRGB1555:
12943 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012944 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012945 DRM_DEBUG("unsupported pixel format: %s\n",
12946 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012947 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012948 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012949 break;
12950 case DRM_FORMAT_XBGR8888:
12951 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012952 case DRM_FORMAT_XRGB2101010:
12953 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012954 case DRM_FORMAT_XBGR2101010:
12955 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012956 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012957 DRM_DEBUG("unsupported pixel format: %s\n",
12958 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012959 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012960 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012961 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012962 case DRM_FORMAT_YUYV:
12963 case DRM_FORMAT_UYVY:
12964 case DRM_FORMAT_YVYU:
12965 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012966 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012967 DRM_DEBUG("unsupported pixel format: %s\n",
12968 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012969 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012970 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012971 break;
12972 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012973 DRM_DEBUG("unsupported pixel format: %s\n",
12974 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012975 return -EINVAL;
12976 }
12977
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012978 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12979 if (mode_cmd->offsets[0] != 0)
12980 return -EINVAL;
12981
Damien Lespiauec2c9812015-01-20 12:51:45 +000012982 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000012983 mode_cmd->pixel_format,
12984 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020012985 /* FIXME drm helper for size checks (especially planar formats)? */
12986 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12987 return -EINVAL;
12988
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012989 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12990 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012991 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012992
Jesse Barnes79e53942008-11-07 14:24:08 -080012993 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12994 if (ret) {
12995 DRM_ERROR("framebuffer init failed %d\n", ret);
12996 return ret;
12997 }
12998
Jesse Barnes79e53942008-11-07 14:24:08 -080012999 return 0;
13000}
13001
Jesse Barnes79e53942008-11-07 14:24:08 -080013002static struct drm_framebuffer *
13003intel_user_framebuffer_create(struct drm_device *dev,
13004 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080013005 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080013006{
Chris Wilson05394f32010-11-08 19:18:58 +000013007 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080013008
Jesse Barnes308e5bc2011-11-14 14:51:28 -080013009 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
13010 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000013011 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010013012 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080013013
Chris Wilsond2dff872011-04-19 08:36:26 +010013014 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080013015}
13016
Daniel Vetter4520f532013-10-09 09:18:51 +020013017#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020013018static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020013019{
13020}
13021#endif
13022
Jesse Barnes79e53942008-11-07 14:24:08 -080013023static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080013024 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020013025 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080013026 .atomic_check = intel_atomic_check,
13027 .atomic_commit = intel_atomic_commit,
Jesse Barnes79e53942008-11-07 14:24:08 -080013028};
13029
Jesse Barnese70236a2009-09-21 10:42:27 -070013030/* Set up chip specific display functions */
13031static void intel_init_display(struct drm_device *dev)
13032{
13033 struct drm_i915_private *dev_priv = dev->dev_private;
13034
Daniel Vetteree9300b2013-06-03 22:40:22 +020013035 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
13036 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030013037 else if (IS_CHERRYVIEW(dev))
13038 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020013039 else if (IS_VALLEYVIEW(dev))
13040 dev_priv->display.find_dpll = vlv_find_best_dpll;
13041 else if (IS_PINEVIEW(dev))
13042 dev_priv->display.find_dpll = pnv_find_best_dpll;
13043 else
13044 dev_priv->display.find_dpll = i9xx_find_best_dpll;
13045
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000013046 if (INTEL_INFO(dev)->gen >= 9) {
13047 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013048 dev_priv->display.get_initial_plane_config =
13049 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000013050 dev_priv->display.crtc_compute_clock =
13051 haswell_crtc_compute_clock;
13052 dev_priv->display.crtc_enable = haswell_crtc_enable;
13053 dev_priv->display.crtc_disable = haswell_crtc_disable;
13054 dev_priv->display.off = ironlake_crtc_off;
13055 dev_priv->display.update_primary_plane =
13056 skylake_update_primary_plane;
13057 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013058 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013059 dev_priv->display.get_initial_plane_config =
13060 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020013061 dev_priv->display.crtc_compute_clock =
13062 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020013063 dev_priv->display.crtc_enable = haswell_crtc_enable;
13064 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030013065 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000013066 dev_priv->display.update_primary_plane =
13067 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030013068 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013069 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013070 dev_priv->display.get_initial_plane_config =
13071 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020013072 dev_priv->display.crtc_compute_clock =
13073 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020013074 dev_priv->display.crtc_enable = ironlake_crtc_enable;
13075 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013076 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070013077 dev_priv->display.update_primary_plane =
13078 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070013079 } else if (IS_VALLEYVIEW(dev)) {
13080 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013081 dev_priv->display.get_initial_plane_config =
13082 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020013083 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070013084 dev_priv->display.crtc_enable = valleyview_crtc_enable;
13085 dev_priv->display.crtc_disable = i9xx_crtc_disable;
13086 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070013087 dev_priv->display.update_primary_plane =
13088 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070013089 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013090 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013091 dev_priv->display.get_initial_plane_config =
13092 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020013093 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020013094 dev_priv->display.crtc_enable = i9xx_crtc_enable;
13095 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013096 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070013097 dev_priv->display.update_primary_plane =
13098 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070013099 }
Jesse Barnese70236a2009-09-21 10:42:27 -070013100
Jesse Barnese70236a2009-09-21 10:42:27 -070013101 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070013102 if (IS_VALLEYVIEW(dev))
13103 dev_priv->display.get_display_clock_speed =
13104 valleyview_get_display_clock_speed;
13105 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070013106 dev_priv->display.get_display_clock_speed =
13107 i945_get_display_clock_speed;
13108 else if (IS_I915G(dev))
13109 dev_priv->display.get_display_clock_speed =
13110 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020013111 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070013112 dev_priv->display.get_display_clock_speed =
13113 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020013114 else if (IS_PINEVIEW(dev))
13115 dev_priv->display.get_display_clock_speed =
13116 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070013117 else if (IS_I915GM(dev))
13118 dev_priv->display.get_display_clock_speed =
13119 i915gm_get_display_clock_speed;
13120 else if (IS_I865G(dev))
13121 dev_priv->display.get_display_clock_speed =
13122 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020013123 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070013124 dev_priv->display.get_display_clock_speed =
13125 i855_get_display_clock_speed;
13126 else /* 852, 830 */
13127 dev_priv->display.get_display_clock_speed =
13128 i830_get_display_clock_speed;
13129
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013130 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013131 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013132 } else if (IS_GEN6(dev)) {
13133 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013134 } else if (IS_IVYBRIDGE(dev)) {
13135 /* FIXME: detect B0+ stepping and use auto training */
13136 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030013137 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013138 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Jesse Barnes30a970c2013-11-04 13:48:12 -080013139 } else if (IS_VALLEYVIEW(dev)) {
13140 dev_priv->display.modeset_global_resources =
13141 valleyview_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070013142 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070013143
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070013144 switch (INTEL_INFO(dev)->gen) {
13145 case 2:
13146 dev_priv->display.queue_flip = intel_gen2_queue_flip;
13147 break;
13148
13149 case 3:
13150 dev_priv->display.queue_flip = intel_gen3_queue_flip;
13151 break;
13152
13153 case 4:
13154 case 5:
13155 dev_priv->display.queue_flip = intel_gen4_queue_flip;
13156 break;
13157
13158 case 6:
13159 dev_priv->display.queue_flip = intel_gen6_queue_flip;
13160 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070013161 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070013162 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070013163 dev_priv->display.queue_flip = intel_gen7_queue_flip;
13164 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000013165 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000013166 /* Drop through - unsupported since execlist only. */
13167 default:
13168 /* Default just returns -ENODEV to indicate unsupported */
13169 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070013170 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020013171
13172 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030013173
13174 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070013175}
13176
Jesse Barnesb690e962010-07-19 13:53:12 -070013177/*
13178 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
13179 * resume, or other times. This quirk makes sure that's the case for
13180 * affected systems.
13181 */
Akshay Joshi0206e352011-08-16 15:34:10 -040013182static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070013183{
13184 struct drm_i915_private *dev_priv = dev->dev_private;
13185
13186 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013187 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070013188}
13189
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030013190static void quirk_pipeb_force(struct drm_device *dev)
13191{
13192 struct drm_i915_private *dev_priv = dev->dev_private;
13193
13194 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
13195 DRM_INFO("applying pipe b force quirk\n");
13196}
13197
Keith Packard435793d2011-07-12 14:56:22 -070013198/*
13199 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
13200 */
13201static void quirk_ssc_force_disable(struct drm_device *dev)
13202{
13203 struct drm_i915_private *dev_priv = dev->dev_private;
13204 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013205 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070013206}
13207
Carsten Emde4dca20e2012-03-15 15:56:26 +010013208/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010013209 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
13210 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010013211 */
13212static void quirk_invert_brightness(struct drm_device *dev)
13213{
13214 struct drm_i915_private *dev_priv = dev->dev_private;
13215 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013216 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070013217}
13218
Scot Doyle9c72cc62014-07-03 23:27:50 +000013219/* Some VBT's incorrectly indicate no backlight is present */
13220static void quirk_backlight_present(struct drm_device *dev)
13221{
13222 struct drm_i915_private *dev_priv = dev->dev_private;
13223 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
13224 DRM_INFO("applying backlight present quirk\n");
13225}
13226
Jesse Barnesb690e962010-07-19 13:53:12 -070013227struct intel_quirk {
13228 int device;
13229 int subsystem_vendor;
13230 int subsystem_device;
13231 void (*hook)(struct drm_device *dev);
13232};
13233
Egbert Eich5f85f172012-10-14 15:46:38 +020013234/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
13235struct intel_dmi_quirk {
13236 void (*hook)(struct drm_device *dev);
13237 const struct dmi_system_id (*dmi_id_list)[];
13238};
13239
13240static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
13241{
13242 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
13243 return 1;
13244}
13245
13246static const struct intel_dmi_quirk intel_dmi_quirks[] = {
13247 {
13248 .dmi_id_list = &(const struct dmi_system_id[]) {
13249 {
13250 .callback = intel_dmi_reverse_brightness,
13251 .ident = "NCR Corporation",
13252 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
13253 DMI_MATCH(DMI_PRODUCT_NAME, ""),
13254 },
13255 },
13256 { } /* terminating entry */
13257 },
13258 .hook = quirk_invert_brightness,
13259 },
13260};
13261
Ben Widawskyc43b5632012-04-16 14:07:40 -070013262static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070013263 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040013264 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070013265
Jesse Barnesb690e962010-07-19 13:53:12 -070013266 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
13267 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
13268
Jesse Barnesb690e962010-07-19 13:53:12 -070013269 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
13270 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
13271
Ville Syrjälä5f080c02014-08-15 01:22:06 +030013272 /* 830 needs to leave pipe A & dpll A up */
13273 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
13274
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030013275 /* 830 needs to leave pipe B & dpll B up */
13276 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
13277
Keith Packard435793d2011-07-12 14:56:22 -070013278 /* Lenovo U160 cannot use SSC on LVDS */
13279 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020013280
13281 /* Sony Vaio Y cannot use SSC on LVDS */
13282 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010013283
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010013284 /* Acer Aspire 5734Z must invert backlight brightness */
13285 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
13286
13287 /* Acer/eMachines G725 */
13288 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
13289
13290 /* Acer/eMachines e725 */
13291 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
13292
13293 /* Acer/Packard Bell NCL20 */
13294 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
13295
13296 /* Acer Aspire 4736Z */
13297 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020013298
13299 /* Acer Aspire 5336 */
13300 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000013301
13302 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
13303 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000013304
Scot Doyledfb3d47b2014-08-21 16:08:02 +000013305 /* Acer C720 Chromebook (Core i3 4005U) */
13306 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
13307
jens steinb2a96012014-10-28 20:25:53 +010013308 /* Apple Macbook 2,1 (Core 2 T7400) */
13309 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
13310
Scot Doyled4967d82014-07-03 23:27:52 +000013311 /* Toshiba CB35 Chromebook (Celeron 2955U) */
13312 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000013313
13314 /* HP Chromebook 14 (Celeron 2955U) */
13315 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020013316
13317 /* Dell Chromebook 11 */
13318 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070013319};
13320
13321static void intel_init_quirks(struct drm_device *dev)
13322{
13323 struct pci_dev *d = dev->pdev;
13324 int i;
13325
13326 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
13327 struct intel_quirk *q = &intel_quirks[i];
13328
13329 if (d->device == q->device &&
13330 (d->subsystem_vendor == q->subsystem_vendor ||
13331 q->subsystem_vendor == PCI_ANY_ID) &&
13332 (d->subsystem_device == q->subsystem_device ||
13333 q->subsystem_device == PCI_ANY_ID))
13334 q->hook(dev);
13335 }
Egbert Eich5f85f172012-10-14 15:46:38 +020013336 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
13337 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
13338 intel_dmi_quirks[i].hook(dev);
13339 }
Jesse Barnesb690e962010-07-19 13:53:12 -070013340}
13341
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013342/* Disable the VGA plane that we never use */
13343static void i915_disable_vga(struct drm_device *dev)
13344{
13345 struct drm_i915_private *dev_priv = dev->dev_private;
13346 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013347 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013348
Ville Syrjälä2b37c612014-01-22 21:32:38 +020013349 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013350 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070013351 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013352 sr1 = inb(VGA_SR_DATA);
13353 outb(sr1 | 1<<5, VGA_SR_DATA);
13354 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
13355 udelay(300);
13356
Ville Syrjälä01f5a622014-12-16 18:38:37 +020013357 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013358 POSTING_READ(vga_reg);
13359}
13360
Daniel Vetterf8175862012-04-10 15:50:11 +020013361void intel_modeset_init_hw(struct drm_device *dev)
13362{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030013363 intel_prepare_ddi(dev);
13364
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030013365 if (IS_VALLEYVIEW(dev))
13366 vlv_update_cdclk(dev);
13367
Daniel Vetterf8175862012-04-10 15:50:11 +020013368 intel_init_clock_gating(dev);
13369
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013370 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020013371}
13372
Jesse Barnes79e53942008-11-07 14:24:08 -080013373void intel_modeset_init(struct drm_device *dev)
13374{
Jesse Barnes652c3932009-08-17 13:31:43 -070013375 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000013376 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013377 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080013378 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080013379
13380 drm_mode_config_init(dev);
13381
13382 dev->mode_config.min_width = 0;
13383 dev->mode_config.min_height = 0;
13384
Dave Airlie019d96c2011-09-29 16:20:42 +010013385 dev->mode_config.preferred_depth = 24;
13386 dev->mode_config.prefer_shadow = 1;
13387
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000013388 dev->mode_config.allow_fb_modifiers = true;
13389
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020013390 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080013391
Jesse Barnesb690e962010-07-19 13:53:12 -070013392 intel_init_quirks(dev);
13393
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030013394 intel_init_pm(dev);
13395
Ben Widawskye3c74752013-04-05 13:12:39 -070013396 if (INTEL_INFO(dev)->num_pipes == 0)
13397 return;
13398
Jesse Barnese70236a2009-09-21 10:42:27 -070013399 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013400 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013401
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013402 if (IS_GEN2(dev)) {
13403 dev->mode_config.max_width = 2048;
13404 dev->mode_config.max_height = 2048;
13405 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070013406 dev->mode_config.max_width = 4096;
13407 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080013408 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013409 dev->mode_config.max_width = 8192;
13410 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080013411 }
Damien Lespiau068be562014-03-28 14:17:49 +000013412
Ville Syrjälädc41c152014-08-13 11:57:05 +030013413 if (IS_845G(dev) || IS_I865G(dev)) {
13414 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
13415 dev->mode_config.cursor_height = 1023;
13416 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000013417 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
13418 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
13419 } else {
13420 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
13421 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
13422 }
13423
Ben Widawsky5d4545a2013-01-17 12:45:15 -080013424 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080013425
Zhao Yakui28c97732009-10-09 11:39:41 +080013426 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013427 INTEL_INFO(dev)->num_pipes,
13428 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080013429
Damien Lespiau055e3932014-08-18 13:49:10 +010013430 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013431 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000013432 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000013433 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013434 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030013435 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000013436 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013437 }
Jesse Barnes79e53942008-11-07 14:24:08 -080013438 }
13439
Jesse Barnesf42bb702013-12-16 16:34:23 -080013440 intel_init_dpio(dev);
13441
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013442 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013443
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013444 /* Just disable it once at startup */
13445 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013446 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000013447
13448 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013449 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013450
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013451 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013452 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013453 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013454
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013455 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080013456 if (!crtc->active)
13457 continue;
13458
Jesse Barnes46f297f2014-03-07 08:57:48 -080013459 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080013460 * Note that reserving the BIOS fb up front prevents us
13461 * from stuffing other stolen allocations like the ring
13462 * on top. This prevents some ugliness at boot time, and
13463 * can even allow for smooth boot transitions if the BIOS
13464 * fb is large enough for the active pipe configuration.
13465 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013466 if (dev_priv->display.get_initial_plane_config) {
13467 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080013468 &crtc->plane_config);
13469 /*
13470 * If the fb is shared between multiple heads, we'll
13471 * just get the first one.
13472 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080013473 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013474 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080013475 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010013476}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080013477
Daniel Vetter7fad7982012-07-04 17:51:47 +020013478static void intel_enable_pipe_a(struct drm_device *dev)
13479{
13480 struct intel_connector *connector;
13481 struct drm_connector *crt = NULL;
13482 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013483 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020013484
13485 /* We can't just switch on the pipe A, we need to set things up with a
13486 * proper mode and output configuration. As a gross hack, enable pipe A
13487 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013488 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020013489 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
13490 crt = &connector->base;
13491 break;
13492 }
13493 }
13494
13495 if (!crt)
13496 return;
13497
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013498 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
13499 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020013500}
13501
Daniel Vetterfa555832012-10-10 23:14:00 +020013502static bool
13503intel_check_plane_mapping(struct intel_crtc *crtc)
13504{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013505 struct drm_device *dev = crtc->base.dev;
13506 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013507 u32 reg, val;
13508
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013509 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020013510 return true;
13511
13512 reg = DSPCNTR(!crtc->plane);
13513 val = I915_READ(reg);
13514
13515 if ((val & DISPLAY_PLANE_ENABLE) &&
13516 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13517 return false;
13518
13519 return true;
13520}
13521
Daniel Vetter24929352012-07-02 20:28:59 +020013522static void intel_sanitize_crtc(struct intel_crtc *crtc)
13523{
13524 struct drm_device *dev = crtc->base.dev;
13525 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013526 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020013527
Daniel Vetter24929352012-07-02 20:28:59 +020013528 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013529 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013530 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13531
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013532 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010013533 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030013534 if (crtc->active) {
13535 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010013536 drm_crtc_vblank_on(&crtc->base);
13537 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013538
Daniel Vetter24929352012-07-02 20:28:59 +020013539 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020013540 * disable the crtc (and hence change the state) if it is wrong. Note
13541 * that gen4+ has a fixed plane -> pipe mapping. */
13542 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020013543 struct intel_connector *connector;
13544 bool plane;
13545
Daniel Vetter24929352012-07-02 20:28:59 +020013546 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13547 crtc->base.base.id);
13548
13549 /* Pipe has the wrong plane attached and the plane is active.
13550 * Temporarily change the plane mapping and disable everything
13551 * ... */
13552 plane = crtc->plane;
13553 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020013554 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020013555 dev_priv->display.crtc_disable(&crtc->base);
13556 crtc->plane = plane;
13557
13558 /* ... and break all links. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013559 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020013560 if (connector->encoder->base.crtc != &crtc->base)
13561 continue;
13562
Egbert Eich7f1950f2014-04-25 10:56:22 +020013563 connector->base.dpms = DRM_MODE_DPMS_OFF;
13564 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013565 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013566 /* multiple connectors may have the same encoder:
13567 * handle them and break crtc link separately */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013568 for_each_intel_connector(dev, connector)
Egbert Eich7f1950f2014-04-25 10:56:22 +020013569 if (connector->encoder->base.crtc == &crtc->base) {
13570 connector->encoder->base.crtc = NULL;
13571 connector->encoder->connectors_active = false;
13572 }
Daniel Vetter24929352012-07-02 20:28:59 +020013573
13574 WARN_ON(crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080013575 crtc->base.state->enable = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013576 crtc->base.enabled = false;
13577 }
Daniel Vetter24929352012-07-02 20:28:59 +020013578
Daniel Vetter7fad7982012-07-04 17:51:47 +020013579 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13580 crtc->pipe == PIPE_A && !crtc->active) {
13581 /* BIOS forgot to enable pipe A, this mostly happens after
13582 * resume. Force-enable the pipe to fix this, the update_dpms
13583 * call below we restore the pipe to the right state, but leave
13584 * the required bits on. */
13585 intel_enable_pipe_a(dev);
13586 }
13587
Daniel Vetter24929352012-07-02 20:28:59 +020013588 /* Adjust the state of the output pipe according to whether we
13589 * have active connectors/encoders. */
13590 intel_crtc_update_dpms(&crtc->base);
13591
Matt Roper83d65732015-02-25 13:12:16 -080013592 if (crtc->active != crtc->base.state->enable) {
Daniel Vetter24929352012-07-02 20:28:59 +020013593 struct intel_encoder *encoder;
13594
13595 /* This can happen either due to bugs in the get_hw_state
13596 * functions or because the pipe is force-enabled due to the
13597 * pipe A quirk. */
13598 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13599 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080013600 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020013601 crtc->active ? "enabled" : "disabled");
13602
Matt Roper83d65732015-02-25 13:12:16 -080013603 crtc->base.state->enable = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020013604 crtc->base.enabled = crtc->active;
13605
13606 /* Because we only establish the connector -> encoder ->
13607 * crtc links if something is active, this means the
13608 * crtc is now deactivated. Break the links. connector
13609 * -> encoder links are only establish when things are
13610 * actually up, hence no need to break them. */
13611 WARN_ON(crtc->active);
13612
13613 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13614 WARN_ON(encoder->connectors_active);
13615 encoder->base.crtc = NULL;
13616 }
13617 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013618
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030013619 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010013620 /*
13621 * We start out with underrun reporting disabled to avoid races.
13622 * For correct bookkeeping mark this on active crtcs.
13623 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013624 * Also on gmch platforms we dont have any hardware bits to
13625 * disable the underrun reporting. Which means we need to start
13626 * out with underrun reporting disabled also on inactive pipes,
13627 * since otherwise we'll complain about the garbage we read when
13628 * e.g. coming up after runtime pm.
13629 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010013630 * No protection against concurrent access is required - at
13631 * worst a fifo underrun happens which also sets this to false.
13632 */
13633 crtc->cpu_fifo_underrun_disabled = true;
13634 crtc->pch_fifo_underrun_disabled = true;
13635 }
Daniel Vetter24929352012-07-02 20:28:59 +020013636}
13637
13638static void intel_sanitize_encoder(struct intel_encoder *encoder)
13639{
13640 struct intel_connector *connector;
13641 struct drm_device *dev = encoder->base.dev;
13642
13643 /* We need to check both for a crtc link (meaning that the
13644 * encoder is active and trying to read from a pipe) and the
13645 * pipe itself being active. */
13646 bool has_active_crtc = encoder->base.crtc &&
13647 to_intel_crtc(encoder->base.crtc)->active;
13648
13649 if (encoder->connectors_active && !has_active_crtc) {
13650 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13651 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013652 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013653
13654 /* Connector is active, but has no active pipe. This is
13655 * fallout from our resume register restoring. Disable
13656 * the encoder manually again. */
13657 if (encoder->base.crtc) {
13658 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13659 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013660 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013661 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013662 if (encoder->post_disable)
13663 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013664 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013665 encoder->base.crtc = NULL;
13666 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013667
13668 /* Inconsistent output/port/pipe state happens presumably due to
13669 * a bug in one of the get_hw_state functions. Or someplace else
13670 * in our code, like the register restore mess on resume. Clamp
13671 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013672 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020013673 if (connector->encoder != encoder)
13674 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013675 connector->base.dpms = DRM_MODE_DPMS_OFF;
13676 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013677 }
13678 }
13679 /* Enabled encoders without active connectors will be fixed in
13680 * the crtc fixup. */
13681}
13682
Imre Deak04098752014-02-18 00:02:16 +020013683void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013684{
13685 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013686 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013687
Imre Deak04098752014-02-18 00:02:16 +020013688 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13689 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13690 i915_disable_vga(dev);
13691 }
13692}
13693
13694void i915_redisable_vga(struct drm_device *dev)
13695{
13696 struct drm_i915_private *dev_priv = dev->dev_private;
13697
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013698 /* This function can be called both from intel_modeset_setup_hw_state or
13699 * at a very early point in our resume sequence, where the power well
13700 * structures are not yet restored. Since this function is at a very
13701 * paranoid "someone might have enabled VGA while we were not looking"
13702 * level, just check if the power well is enabled instead of trying to
13703 * follow the "don't touch the power well if we don't need it" policy
13704 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013705 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013706 return;
13707
Imre Deak04098752014-02-18 00:02:16 +020013708 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013709}
13710
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013711static bool primary_get_hw_state(struct intel_crtc *crtc)
13712{
13713 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13714
13715 if (!crtc->active)
13716 return false;
13717
13718 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13719}
13720
Daniel Vetter30e984d2013-06-05 13:34:17 +020013721static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013722{
13723 struct drm_i915_private *dev_priv = dev->dev_private;
13724 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013725 struct intel_crtc *crtc;
13726 struct intel_encoder *encoder;
13727 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013728 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013729
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013730 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013731 memset(crtc->config, 0, sizeof(*crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013732
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013733 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020013734
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013735 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013736 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013737
Matt Roper83d65732015-02-25 13:12:16 -080013738 crtc->base.state->enable = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020013739 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013740 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013741
13742 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13743 crtc->base.base.id,
13744 crtc->active ? "enabled" : "disabled");
13745 }
13746
Daniel Vetter53589012013-06-05 13:34:16 +020013747 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13748 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13749
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013750 pll->on = pll->get_hw_state(dev_priv, pll,
13751 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020013752 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013753 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013754 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013755 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020013756 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013757 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013758 }
Daniel Vetter53589012013-06-05 13:34:16 +020013759 }
Daniel Vetter53589012013-06-05 13:34:16 +020013760
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013761 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013762 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013763
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013764 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013765 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013766 }
13767
Damien Lespiaub2784e12014-08-05 11:29:37 +010013768 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013769 pipe = 0;
13770
13771 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013772 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13773 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013774 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013775 } else {
13776 encoder->base.crtc = NULL;
13777 }
13778
13779 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013780 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013781 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013782 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013783 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013784 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013785 }
13786
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013787 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020013788 if (connector->get_hw_state(connector)) {
13789 connector->base.dpms = DRM_MODE_DPMS_ON;
13790 connector->encoder->connectors_active = true;
13791 connector->base.encoder = &connector->encoder->base;
13792 } else {
13793 connector->base.dpms = DRM_MODE_DPMS_OFF;
13794 connector->base.encoder = NULL;
13795 }
13796 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13797 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013798 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013799 connector->base.encoder ? "enabled" : "disabled");
13800 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013801}
13802
13803/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13804 * and i915 state tracking structures. */
13805void intel_modeset_setup_hw_state(struct drm_device *dev,
13806 bool force_restore)
13807{
13808 struct drm_i915_private *dev_priv = dev->dev_private;
13809 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013810 struct intel_crtc *crtc;
13811 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013812 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013813
13814 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013815
Jesse Barnesbabea612013-06-26 18:57:38 +030013816 /*
13817 * Now that we have the config, copy it to each CRTC struct
13818 * Note that this could go away if we move to using crtc_config
13819 * checking everywhere.
13820 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013821 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013822 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013823 intel_mode_from_pipe_config(&crtc->base.mode,
13824 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013825 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13826 crtc->base.base.id);
13827 drm_mode_debug_printmodeline(&crtc->base.mode);
13828 }
13829 }
13830
Daniel Vetter24929352012-07-02 20:28:59 +020013831 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013832 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013833 intel_sanitize_encoder(encoder);
13834 }
13835
Damien Lespiau055e3932014-08-18 13:49:10 +010013836 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013837 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13838 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013839 intel_dump_pipe_config(crtc, crtc->config,
13840 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013841 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013842
Daniel Vetter35c95372013-07-17 06:55:04 +020013843 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13844 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13845
13846 if (!pll->on || pll->active)
13847 continue;
13848
13849 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13850
13851 pll->disable(dev_priv, pll);
13852 pll->on = false;
13853 }
13854
Pradeep Bhat30789992014-11-04 17:06:45 +000013855 if (IS_GEN9(dev))
13856 skl_wm_get_hw_state(dev);
13857 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013858 ilk_wm_get_hw_state(dev);
13859
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013860 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013861 i915_redisable_vga(dev);
13862
Daniel Vetterf30da182013-04-11 20:22:50 +020013863 /*
13864 * We need to use raw interfaces for restoring state to avoid
13865 * checking (bogus) intermediate states.
13866 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013867 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013868 struct drm_crtc *crtc =
13869 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013870
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013871 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
13872 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013873 }
13874 } else {
13875 intel_modeset_update_staged_output_state(dev);
13876 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013877
13878 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013879}
13880
13881void intel_modeset_gem_init(struct drm_device *dev)
13882{
Jesse Barnes92122782014-10-09 12:57:42 -070013883 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013884 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013885 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013886
Imre Deakae484342014-03-31 15:10:44 +030013887 mutex_lock(&dev->struct_mutex);
13888 intel_init_gt_powersave(dev);
13889 mutex_unlock(&dev->struct_mutex);
13890
Jesse Barnes92122782014-10-09 12:57:42 -070013891 /*
13892 * There may be no VBT; and if the BIOS enabled SSC we can
13893 * just keep using it to avoid unnecessary flicker. Whereas if the
13894 * BIOS isn't using it, don't assume it will work even if the VBT
13895 * indicates as much.
13896 */
13897 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
13898 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
13899 DREF_SSC1_ENABLE);
13900
Chris Wilson1833b132012-05-09 11:56:28 +010013901 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013902
13903 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013904
13905 /*
13906 * Make sure any fbs we allocated at startup are properly
13907 * pinned & fenced. When we do the allocation it's too early
13908 * for this.
13909 */
13910 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013911 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013912 obj = intel_fb_obj(c->primary->fb);
13913 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013914 continue;
13915
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000013916 if (intel_pin_and_fence_fb_obj(c->primary,
13917 c->primary->fb,
13918 NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013919 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13920 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013921 drm_framebuffer_unreference(c->primary->fb);
13922 c->primary->fb = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080013923 update_state_fb(c->primary);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013924 }
13925 }
13926 mutex_unlock(&dev->struct_mutex);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013927
13928 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013929}
13930
Imre Deak4932e2c2014-02-11 17:12:48 +020013931void intel_connector_unregister(struct intel_connector *intel_connector)
13932{
13933 struct drm_connector *connector = &intel_connector->base;
13934
13935 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013936 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013937}
13938
Jesse Barnes79e53942008-11-07 14:24:08 -080013939void intel_modeset_cleanup(struct drm_device *dev)
13940{
Jesse Barnes652c3932009-08-17 13:31:43 -070013941 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013942 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013943
Imre Deak2eb52522014-11-19 15:30:05 +020013944 intel_disable_gt_powersave(dev);
13945
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013946 intel_backlight_unregister(dev);
13947
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013948 /*
13949 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020013950 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013951 * experience fancy races otherwise.
13952 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020013953 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070013954
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013955 /*
13956 * Due to the hpd irq storm handling the hotplug work can re-arm the
13957 * poll handlers. Hence disable polling after hpd handling is shut down.
13958 */
Keith Packardf87ea762010-10-03 19:36:26 -070013959 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013960
Jesse Barnes652c3932009-08-17 13:31:43 -070013961 mutex_lock(&dev->struct_mutex);
13962
Jesse Barnes723bfd72010-10-07 16:01:13 -070013963 intel_unregister_dsm_handler();
13964
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013965 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013966
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013967 mutex_unlock(&dev->struct_mutex);
13968
Chris Wilson1630fe72011-07-08 12:22:42 +010013969 /* flush any delayed tasks or pending work */
13970 flush_scheduled_work();
13971
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013972 /* destroy the backlight and sysfs files before encoders/connectors */
13973 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013974 struct intel_connector *intel_connector;
13975
13976 intel_connector = to_intel_connector(connector);
13977 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013978 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013979
Jesse Barnes79e53942008-11-07 14:24:08 -080013980 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013981
13982 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013983
13984 mutex_lock(&dev->struct_mutex);
13985 intel_cleanup_gt_powersave(dev);
13986 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013987}
13988
Dave Airlie28d52042009-09-21 14:33:58 +100013989/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013990 * Return which encoder is currently attached for connector.
13991 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013992struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013993{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013994 return &intel_attached_encoder(connector)->base;
13995}
Jesse Barnes79e53942008-11-07 14:24:08 -080013996
Chris Wilsondf0e9242010-09-09 16:20:55 +010013997void intel_connector_attach_encoder(struct intel_connector *connector,
13998 struct intel_encoder *encoder)
13999{
14000 connector->encoder = encoder;
14001 drm_mode_connector_attach_encoder(&connector->base,
14002 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080014003}
Dave Airlie28d52042009-09-21 14:33:58 +100014004
14005/*
14006 * set vga decode state - true == enable VGA decode
14007 */
14008int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
14009{
14010 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000014011 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100014012 u16 gmch_ctrl;
14013
Chris Wilson75fa0412014-02-07 18:37:02 -020014014 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
14015 DRM_ERROR("failed to read control word\n");
14016 return -EIO;
14017 }
14018
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020014019 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
14020 return 0;
14021
Dave Airlie28d52042009-09-21 14:33:58 +100014022 if (state)
14023 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
14024 else
14025 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020014026
14027 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
14028 DRM_ERROR("failed to write control word\n");
14029 return -EIO;
14030 }
14031
Dave Airlie28d52042009-09-21 14:33:58 +100014032 return 0;
14033}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014034
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014035struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030014036
14037 u32 power_well_driver;
14038
Chris Wilson63b66e52013-08-08 15:12:06 +020014039 int num_transcoders;
14040
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014041 struct intel_cursor_error_state {
14042 u32 control;
14043 u32 position;
14044 u32 base;
14045 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010014046 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014047
14048 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020014049 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014050 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030014051 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010014052 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014053
14054 struct intel_plane_error_state {
14055 u32 control;
14056 u32 stride;
14057 u32 size;
14058 u32 pos;
14059 u32 addr;
14060 u32 surface;
14061 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010014062 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020014063
14064 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020014065 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020014066 enum transcoder cpu_transcoder;
14067
14068 u32 conf;
14069
14070 u32 htotal;
14071 u32 hblank;
14072 u32 hsync;
14073 u32 vtotal;
14074 u32 vblank;
14075 u32 vsync;
14076 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014077};
14078
14079struct intel_display_error_state *
14080intel_display_capture_error_state(struct drm_device *dev)
14081{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014082 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014083 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020014084 int transcoders[] = {
14085 TRANSCODER_A,
14086 TRANSCODER_B,
14087 TRANSCODER_C,
14088 TRANSCODER_EDP,
14089 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014090 int i;
14091
Chris Wilson63b66e52013-08-08 15:12:06 +020014092 if (INTEL_INFO(dev)->num_pipes == 0)
14093 return NULL;
14094
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020014095 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014096 if (error == NULL)
14097 return NULL;
14098
Imre Deak190be112013-11-25 17:15:31 +020014099 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030014100 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
14101
Damien Lespiau055e3932014-08-18 13:49:10 +010014102 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020014103 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020014104 __intel_display_power_is_enabled(dev_priv,
14105 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020014106 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020014107 continue;
14108
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030014109 error->cursor[i].control = I915_READ(CURCNTR(i));
14110 error->cursor[i].position = I915_READ(CURPOS(i));
14111 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014112
14113 error->plane[i].control = I915_READ(DSPCNTR(i));
14114 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014115 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030014116 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014117 error->plane[i].pos = I915_READ(DSPPOS(i));
14118 }
Paulo Zanonica291362013-03-06 20:03:14 -030014119 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
14120 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014121 if (INTEL_INFO(dev)->gen >= 4) {
14122 error->plane[i].surface = I915_READ(DSPSURF(i));
14123 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
14124 }
14125
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014126 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030014127
Sonika Jindal3abfce72014-07-21 15:23:43 +053014128 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030014129 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020014130 }
14131
14132 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
14133 if (HAS_DDI(dev_priv->dev))
14134 error->num_transcoders++; /* Account for eDP. */
14135
14136 for (i = 0; i < error->num_transcoders; i++) {
14137 enum transcoder cpu_transcoder = transcoders[i];
14138
Imre Deakddf9c532013-11-27 22:02:02 +020014139 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020014140 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020014141 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020014142 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020014143 continue;
14144
Chris Wilson63b66e52013-08-08 15:12:06 +020014145 error->transcoder[i].cpu_transcoder = cpu_transcoder;
14146
14147 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
14148 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
14149 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
14150 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
14151 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
14152 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
14153 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014154 }
14155
14156 return error;
14157}
14158
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014159#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
14160
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014161void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014162intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014163 struct drm_device *dev,
14164 struct intel_display_error_state *error)
14165{
Damien Lespiau055e3932014-08-18 13:49:10 +010014166 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014167 int i;
14168
Chris Wilson63b66e52013-08-08 15:12:06 +020014169 if (!error)
14170 return;
14171
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014172 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020014173 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014174 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030014175 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010014176 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014177 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020014178 err_printf(m, " Power: %s\n",
14179 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014180 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030014181 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014182
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014183 err_printf(m, "Plane [%d]:\n", i);
14184 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
14185 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014186 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014187 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
14188 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014189 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030014190 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014191 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014192 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014193 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
14194 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014195 }
14196
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014197 err_printf(m, "Cursor [%d]:\n", i);
14198 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
14199 err_printf(m, " POS: %08x\n", error->cursor[i].position);
14200 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014201 }
Chris Wilson63b66e52013-08-08 15:12:06 +020014202
14203 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010014204 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020014205 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020014206 err_printf(m, " Power: %s\n",
14207 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020014208 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
14209 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
14210 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
14211 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
14212 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
14213 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
14214 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
14215 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014216}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014217
14218void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
14219{
14220 struct intel_crtc *crtc;
14221
14222 for_each_intel_crtc(dev, crtc) {
14223 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014224
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020014225 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014226
14227 work = crtc->unpin_work;
14228
14229 if (work && work->event &&
14230 work->event->base.file_priv == file) {
14231 kfree(work->event);
14232 work->event = NULL;
14233 }
14234
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020014235 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014236 }
14237}