blob: 3b665f16d2aadbc912f2d08274f1a18b194dd5b2 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Vasundhara Volamd19261b2015-05-06 05:30:39 -04002 * Copyright (C) 2005 - 2015 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
Parav Pandit6a4ab662012-03-26 14:27:12 +000018#include <linux/module.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070019#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000020#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070021
Vasundhara Volam21252372015-02-06 08:18:42 -050022static char *be_port_misconfig_evt_desc[] = {
23 "A valid SFP module detected",
24 "Optics faulted/ incorrectly installed/ not installed.",
25 "Optics of two types installed.",
26 "Incompatible optics.",
27 "Unknown port SFP status"
28};
29
30static char *be_port_misconfig_remedy_desc[] = {
31 "",
32 "Reseat optics. If issue not resolved, replace",
33 "Remove one optic or install matching pair of optics",
34 "Replace with compatible optics for card to function",
35 ""
36};
37
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +000038static struct be_cmd_priv_map cmd_priv_map[] = {
39 {
40 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
41 CMD_SUBSYSTEM_ETH,
42 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
43 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
44 },
45 {
46 OPCODE_COMMON_GET_FLOW_CONTROL,
47 CMD_SUBSYSTEM_COMMON,
48 BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
49 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
50 },
51 {
52 OPCODE_COMMON_SET_FLOW_CONTROL,
53 CMD_SUBSYSTEM_COMMON,
54 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
55 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
56 },
57 {
58 OPCODE_ETH_GET_PPORT_STATS,
59 CMD_SUBSYSTEM_ETH,
60 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
61 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
62 },
63 {
64 OPCODE_COMMON_GET_PHY_DETAILS,
65 CMD_SUBSYSTEM_COMMON,
66 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
67 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
68 }
69};
70
Sathya Perlaa2cc4e02014-05-09 13:29:14 +053071static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode, u8 subsystem)
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +000072{
73 int i;
74 int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
75 u32 cmd_privileges = adapter->cmd_privileges;
76
77 for (i = 0; i < num_entries; i++)
78 if (opcode == cmd_priv_map[i].opcode &&
79 subsystem == cmd_priv_map[i].subsystem)
80 if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
81 return false;
82
83 return true;
84}
85
Somnath Kotur3de09452011-09-30 07:25:05 +000086static inline void *embedded_payload(struct be_mcc_wrb *wrb)
87{
88 return wrb->payload.embedded_payload;
89}
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000090
Suresh Reddyefaa4082015-07-10 05:32:48 -040091static int be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000092{
Sathya Perla8788fdc2009-07-27 22:52:03 +000093 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000094 u32 val = 0;
95
Venkata Duvvuru954f6822015-05-13 13:00:13 +053096 if (be_check_error(adapter, BE_ERROR_ANY))
Suresh Reddyefaa4082015-07-10 05:32:48 -040097 return -EIO;
Ajit Khaparde7acc2082011-02-11 13:38:17 +000098
Sathya Perla5fb379e2009-06-18 00:02:59 +000099 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
100 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perlaf3eb62d2010-06-29 00:11:17 +0000101
102 wmb();
Sathya Perla8788fdc2009-07-27 22:52:03 +0000103 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Suresh Reddyefaa4082015-07-10 05:32:48 -0400104
105 return 0;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000106}
107
108/* To check if valid bit is set, check the entire word as we don't know
109 * the endianness of the data (old entry is host endian while a new entry is
110 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000111static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000112{
Sathya Perla9e9ff4b2013-02-12 23:05:19 +0000113 u32 flags;
114
Sathya Perla5fb379e2009-06-18 00:02:59 +0000115 if (compl->flags != 0) {
Sathya Perla9e9ff4b2013-02-12 23:05:19 +0000116 flags = le32_to_cpu(compl->flags);
117 if (flags & CQE_FLAGS_VALID_MASK) {
118 compl->flags = flags;
119 return true;
120 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000121 }
Sathya Perla9e9ff4b2013-02-12 23:05:19 +0000122 return false;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000123}
124
125/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000126static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000127{
128 compl->flags = 0;
129}
130
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000131static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
132{
133 unsigned long addr;
134
135 addr = tag1;
136 addr = ((addr << 16) << 16) | tag0;
137 return (void *)addr;
138}
139
Kalesh AP4c600052014-05-30 19:06:26 +0530140static bool be_skip_err_log(u8 opcode, u16 base_status, u16 addl_status)
141{
142 if (base_status == MCC_STATUS_NOT_SUPPORTED ||
143 base_status == MCC_STATUS_ILLEGAL_REQUEST ||
144 addl_status == MCC_ADDL_STATUS_TOO_MANY_INTERFACES ||
Kalesh AP77be8c12015-05-06 05:30:35 -0400145 addl_status == MCC_ADDL_STATUS_INSUFFICIENT_VLANS ||
Kalesh AP4c600052014-05-30 19:06:26 +0530146 (opcode == OPCODE_COMMON_WRITE_FLASHROM &&
147 (base_status == MCC_STATUS_ILLEGAL_FIELD ||
148 addl_status == MCC_ADDL_STATUS_FLASH_IMAGE_CRC_MISMATCH)))
149 return true;
150 else
151 return false;
152}
153
Sathya Perla559b6332014-05-30 19:06:27 +0530154/* Place holder for all the async MCC cmds wherein the caller is not in a busy
155 * loop (has not issued be_mcc_notify_wait())
156 */
157static void be_async_cmd_process(struct be_adapter *adapter,
158 struct be_mcc_compl *compl,
159 struct be_cmd_resp_hdr *resp_hdr)
160{
161 enum mcc_base_status base_status = base_status(compl->status);
162 u8 opcode = 0, subsystem = 0;
163
164 if (resp_hdr) {
165 opcode = resp_hdr->opcode;
166 subsystem = resp_hdr->subsystem;
167 }
168
169 if (opcode == OPCODE_LOWLEVEL_LOOPBACK_TEST &&
170 subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
171 complete(&adapter->et_cmd_compl);
172 return;
173 }
174
Suresh Reddy9c855972015-07-10 05:32:50 -0400175 if (opcode == OPCODE_LOWLEVEL_SET_LOOPBACK_MODE &&
176 subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
177 complete(&adapter->et_cmd_compl);
178 return;
179 }
180
Sathya Perla559b6332014-05-30 19:06:27 +0530181 if ((opcode == OPCODE_COMMON_WRITE_FLASHROM ||
182 opcode == OPCODE_COMMON_WRITE_OBJECT) &&
183 subsystem == CMD_SUBSYSTEM_COMMON) {
184 adapter->flash_status = compl->status;
185 complete(&adapter->et_cmd_compl);
186 return;
187 }
188
189 if ((opcode == OPCODE_ETH_GET_STATISTICS ||
190 opcode == OPCODE_ETH_GET_PPORT_STATS) &&
191 subsystem == CMD_SUBSYSTEM_ETH &&
192 base_status == MCC_STATUS_SUCCESS) {
193 be_parse_stats(adapter);
194 adapter->stats_cmd_sent = false;
195 return;
196 }
197
198 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
199 subsystem == CMD_SUBSYSTEM_COMMON) {
200 if (base_status == MCC_STATUS_SUCCESS) {
201 struct be_cmd_resp_get_cntl_addnl_attribs *resp =
202 (void *)resp_hdr;
Venkata Duvvuru29e91222015-05-13 13:00:12 +0530203 adapter->hwmon_info.be_on_die_temp =
Sathya Perla559b6332014-05-30 19:06:27 +0530204 resp->on_die_temperature;
205 } else {
206 adapter->be_get_temp_freq = 0;
Venkata Duvvuru29e91222015-05-13 13:00:12 +0530207 adapter->hwmon_info.be_on_die_temp =
208 BE_INVALID_DIE_TEMP;
Sathya Perla559b6332014-05-30 19:06:27 +0530209 }
210 return;
211 }
212}
213
Sathya Perla8788fdc2009-07-27 22:52:03 +0000214static int be_mcc_compl_process(struct be_adapter *adapter,
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000215 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000216{
Kalesh AP4c600052014-05-30 19:06:26 +0530217 enum mcc_base_status base_status;
218 enum mcc_addl_status addl_status;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000219 struct be_cmd_resp_hdr *resp_hdr;
220 u8 opcode = 0, subsystem = 0;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000221
222 /* Just swap the status to host endian; mcc tag is opaquely copied
223 * from mcc_wrb */
224 be_dws_le_to_cpu(compl, 4);
225
Kalesh AP4c600052014-05-30 19:06:26 +0530226 base_status = base_status(compl->status);
227 addl_status = addl_status(compl->status);
Vasundhara Volam96c9b2e2014-05-30 19:06:25 +0530228
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000229 resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000230 if (resp_hdr) {
231 opcode = resp_hdr->opcode;
232 subsystem = resp_hdr->subsystem;
233 }
234
Sathya Perla559b6332014-05-30 19:06:27 +0530235 be_async_cmd_process(adapter, compl, resp_hdr);
Suresh Reddy5eeff632014-01-06 13:02:24 +0530236
Sathya Perla559b6332014-05-30 19:06:27 +0530237 if (base_status != MCC_STATUS_SUCCESS &&
238 !be_skip_err_log(opcode, base_status, addl_status)) {
Suresh Reddyfa5c8672016-02-03 09:49:17 +0530239 if (base_status == MCC_STATUS_UNAUTHORIZED_REQUEST ||
240 addl_status == MCC_ADDL_STATUS_INSUFFICIENT_PRIVILEGES) {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000241 dev_warn(&adapter->pdev->dev,
Vasundhara Volam522609f2012-08-28 20:37:44 +0000242 "VF is not privileged to issue opcode %d-%d\n",
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000243 opcode, subsystem);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000244 } else {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000245 dev_err(&adapter->pdev->dev,
246 "opcode %d-%d failed:status %d-%d\n",
Kalesh AP4c600052014-05-30 19:06:26 +0530247 opcode, subsystem, base_status, addl_status);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000248 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000249 }
Kalesh AP4c600052014-05-30 19:06:26 +0530250 return compl->status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000251}
252
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000253/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000254static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530255 struct be_mcc_compl *compl)
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000256{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530257 struct be_async_event_link_state *evt =
258 (struct be_async_event_link_state *)compl;
259
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000260 /* When link status changes, link speed must be re-queried from FW */
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000261 adapter->phy.link_speed = -1;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000262
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530263 /* On BEx the FW does not send a separate link status
264 * notification for physical and logical link.
265 * On other chips just process the logical link
266 * status notification
267 */
268 if (!BEx_chip(adapter) &&
Padmanabh Ratnakar2e177a52012-07-18 02:52:15 +0000269 !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
270 return;
271
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000272 /* For the initial link status do not rely on the ASYNC event as
273 * it may not be received in some cases.
274 */
275 if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530276 be_link_status_update(adapter,
277 evt->port_link_status & LINK_STATUS_MASK);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000278}
279
Vasundhara Volam21252372015-02-06 08:18:42 -0500280static void be_async_port_misconfig_event_process(struct be_adapter *adapter,
281 struct be_mcc_compl *compl)
282{
283 struct be_async_event_misconfig_port *evt =
284 (struct be_async_event_misconfig_port *)compl;
285 u32 sfp_mismatch_evt = le32_to_cpu(evt->event_data_word1);
286 struct device *dev = &adapter->pdev->dev;
287 u8 port_misconfig_evt;
288
289 port_misconfig_evt =
290 ((sfp_mismatch_evt >> (adapter->hba_port_num * 8)) & 0xff);
291
292 /* Log an error message that would allow a user to determine
293 * whether the SFPs have an issue
294 */
295 dev_info(dev, "Port %c: %s %s", adapter->port_name,
296 be_port_misconfig_evt_desc[port_misconfig_evt],
297 be_port_misconfig_remedy_desc[port_misconfig_evt]);
298
299 if (port_misconfig_evt == INCOMPATIBLE_SFP)
300 adapter->flags |= BE_FLAGS_EVT_INCOMPATIBLE_SFP;
301}
302
Somnath Koturcc4ce022010-10-21 07:11:14 -0700303/* Grp5 CoS Priority evt */
304static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530305 struct be_mcc_compl *compl)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700306{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530307 struct be_async_event_grp5_cos_priority *evt =
308 (struct be_async_event_grp5_cos_priority *)compl;
309
Somnath Koturcc4ce022010-10-21 07:11:14 -0700310 if (evt->valid) {
311 adapter->vlan_prio_bmap = evt->available_priority_bmap;
Sathya Perlafdf81bf2015-12-30 01:29:01 -0500312 adapter->recommended_prio_bits =
Somnath Koturcc4ce022010-10-21 07:11:14 -0700313 evt->reco_default_priority << VLAN_PRIO_SHIFT;
314 }
315}
316
Sathya Perla323ff712012-09-28 04:39:43 +0000317/* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
Somnath Koturcc4ce022010-10-21 07:11:14 -0700318static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530319 struct be_mcc_compl *compl)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700320{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530321 struct be_async_event_grp5_qos_link_speed *evt =
322 (struct be_async_event_grp5_qos_link_speed *)compl;
323
Sathya Perla323ff712012-09-28 04:39:43 +0000324 if (adapter->phy.link_speed >= 0 &&
325 evt->physical_port == adapter->port_num)
326 adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700327}
328
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000329/*Grp5 PVID evt*/
330static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530331 struct be_mcc_compl *compl)
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000332{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530333 struct be_async_event_grp5_pvid_state *evt =
334 (struct be_async_event_grp5_pvid_state *)compl;
335
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530336 if (evt->enabled) {
Somnath Kotur939cf302011-08-18 21:51:49 -0700337 adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530338 dev_info(&adapter->pdev->dev, "LPVID: %d\n", adapter->pvid);
339 } else {
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000340 adapter->pvid = 0;
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530341 }
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000342}
343
Venkata Duvvuru760c2952015-05-13 13:00:14 +0530344#define MGMT_ENABLE_MASK 0x4
345static void be_async_grp5_fw_control_process(struct be_adapter *adapter,
346 struct be_mcc_compl *compl)
347{
348 struct be_async_fw_control *evt = (struct be_async_fw_control *)compl;
349 u32 evt_dw1 = le32_to_cpu(evt->event_data_word1);
350
351 if (evt_dw1 & MGMT_ENABLE_MASK) {
352 adapter->flags |= BE_FLAGS_OS2BMC;
353 adapter->bmc_filt_mask = le32_to_cpu(evt->event_data_word2);
354 } else {
355 adapter->flags &= ~BE_FLAGS_OS2BMC;
356 }
357}
358
Somnath Koturcc4ce022010-10-21 07:11:14 -0700359static void be_async_grp5_evt_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530360 struct be_mcc_compl *compl)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700361{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530362 u8 event_type = (compl->flags >> ASYNC_EVENT_TYPE_SHIFT) &
363 ASYNC_EVENT_TYPE_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700364
365 switch (event_type) {
366 case ASYNC_EVENT_COS_PRIORITY:
Sathya Perla3acf19d2014-05-30 19:06:28 +0530367 be_async_grp5_cos_priority_process(adapter, compl);
368 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700369 case ASYNC_EVENT_QOS_SPEED:
Sathya Perla3acf19d2014-05-30 19:06:28 +0530370 be_async_grp5_qos_speed_process(adapter, compl);
371 break;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000372 case ASYNC_EVENT_PVID_STATE:
Sathya Perla3acf19d2014-05-30 19:06:28 +0530373 be_async_grp5_pvid_state_process(adapter, compl);
374 break;
Venkata Duvvuru760c2952015-05-13 13:00:14 +0530375 /* Async event to disable/enable os2bmc and/or mac-learning */
376 case ASYNC_EVENT_FW_CONTROL:
377 be_async_grp5_fw_control_process(adapter, compl);
378 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700379 default:
Somnath Koturcc4ce022010-10-21 07:11:14 -0700380 break;
381 }
382}
383
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000384static void be_async_dbg_evt_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530385 struct be_mcc_compl *cmp)
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000386{
387 u8 event_type = 0;
Kalesh AP504fbf12014-09-19 15:47:00 +0530388 struct be_async_event_qnq *evt = (struct be_async_event_qnq *)cmp;
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000389
Sathya Perla3acf19d2014-05-30 19:06:28 +0530390 event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
391 ASYNC_EVENT_TYPE_MASK;
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000392
393 switch (event_type) {
394 case ASYNC_DEBUG_EVENT_TYPE_QNQ:
395 if (evt->valid)
396 adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
397 adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
398 break;
399 default:
Vasundhara Volam05ccaa22013-08-06 09:27:19 +0530400 dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
401 event_type);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000402 break;
403 }
404}
405
Vasundhara Volam21252372015-02-06 08:18:42 -0500406static void be_async_sliport_evt_process(struct be_adapter *adapter,
407 struct be_mcc_compl *cmp)
408{
409 u8 event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
410 ASYNC_EVENT_TYPE_MASK;
411
412 if (event_type == ASYNC_EVENT_PORT_MISCONFIG)
413 be_async_port_misconfig_event_process(adapter, cmp);
414}
415
Sathya Perla3acf19d2014-05-30 19:06:28 +0530416static inline bool is_link_state_evt(u32 flags)
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000417{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530418 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
419 ASYNC_EVENT_CODE_LINK_STATE;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000420}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000421
Sathya Perla3acf19d2014-05-30 19:06:28 +0530422static inline bool is_grp5_evt(u32 flags)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700423{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530424 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
425 ASYNC_EVENT_CODE_GRP_5;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700426}
427
Sathya Perla3acf19d2014-05-30 19:06:28 +0530428static inline bool is_dbg_evt(u32 flags)
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000429{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530430 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
431 ASYNC_EVENT_CODE_QNQ;
432}
433
Vasundhara Volam21252372015-02-06 08:18:42 -0500434static inline bool is_sliport_evt(u32 flags)
435{
436 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
437 ASYNC_EVENT_CODE_SLIPORT;
438}
439
Sathya Perla3acf19d2014-05-30 19:06:28 +0530440static void be_mcc_event_process(struct be_adapter *adapter,
441 struct be_mcc_compl *compl)
442{
443 if (is_link_state_evt(compl->flags))
444 be_async_link_state_process(adapter, compl);
445 else if (is_grp5_evt(compl->flags))
446 be_async_grp5_evt_process(adapter, compl);
447 else if (is_dbg_evt(compl->flags))
448 be_async_dbg_evt_process(adapter, compl);
Vasundhara Volam21252372015-02-06 08:18:42 -0500449 else if (is_sliport_evt(compl->flags))
450 be_async_sliport_evt_process(adapter, compl);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000451}
452
Sathya Perlaefd2e402009-07-27 22:53:10 +0000453static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000454{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000455 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000456 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000457
458 if (be_mcc_compl_is_new(compl)) {
459 queue_tail_inc(mcc_cq);
460 return compl;
461 }
462 return NULL;
463}
464
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000465void be_async_mcc_enable(struct be_adapter *adapter)
466{
467 spin_lock_bh(&adapter->mcc_cq_lock);
468
469 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
470 adapter->mcc_obj.rearm_cq = true;
471
472 spin_unlock_bh(&adapter->mcc_cq_lock);
473}
474
475void be_async_mcc_disable(struct be_adapter *adapter)
476{
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000477 spin_lock_bh(&adapter->mcc_cq_lock);
478
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000479 adapter->mcc_obj.rearm_cq = false;
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000480 be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
481
482 spin_unlock_bh(&adapter->mcc_cq_lock);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000483}
484
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000485int be_process_mcc(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000486{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000487 struct be_mcc_compl *compl;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000488 int num = 0, status = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000489 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000490
Amerigo Wang072a9c42012-08-24 21:41:11 +0000491 spin_lock(&adapter->mcc_cq_lock);
Sathya Perla3acf19d2014-05-30 19:06:28 +0530492
Sathya Perla8788fdc2009-07-27 22:52:03 +0000493 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000494 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
Sathya Perla3acf19d2014-05-30 19:06:28 +0530495 be_mcc_event_process(adapter, compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700496 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perla3acf19d2014-05-30 19:06:28 +0530497 status = be_mcc_compl_process(adapter, compl);
498 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000499 }
500 be_mcc_compl_use(compl);
501 num++;
502 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700503
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000504 if (num)
505 be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
506
Amerigo Wang072a9c42012-08-24 21:41:11 +0000507 spin_unlock(&adapter->mcc_cq_lock);
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000508 return status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000509}
510
Sathya Perla6ac7b682009-06-18 00:05:54 +0000511/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700512static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000513{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700514#define mcc_timeout 120000 /* 12s timeout */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000515 int i, status = 0;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800516 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700517
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800518 for (i = 0; i < mcc_timeout; i++) {
Venkata Duvvuru954f6822015-05-13 13:00:13 +0530519 if (be_check_error(adapter, BE_ERROR_ANY))
Sathya Perla6589ade2011-11-10 19:18:00 +0000520 return -EIO;
521
Amerigo Wang072a9c42012-08-24 21:41:11 +0000522 local_bh_disable();
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000523 status = be_process_mcc(adapter);
Amerigo Wang072a9c42012-08-24 21:41:11 +0000524 local_bh_enable();
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800525
526 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000527 break;
528 udelay(100);
529 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700530 if (i == mcc_timeout) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000531 dev_err(&adapter->pdev->dev, "FW not responding\n");
Venkata Duvvuru954f6822015-05-13 13:00:13 +0530532 be_set_error(adapter, BE_ERROR_FW);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000533 return -EIO;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700534 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800535 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000536}
537
538/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700539static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000540{
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000541 int status;
542 struct be_mcc_wrb *wrb;
543 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
544 u16 index = mcc_obj->q.head;
545 struct be_cmd_resp_hdr *resp;
546
547 index_dec(&index, mcc_obj->q.len);
548 wrb = queue_index_node(&mcc_obj->q, index);
549
550 resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
551
Suresh Reddyefaa4082015-07-10 05:32:48 -0400552 status = be_mcc_notify(adapter);
553 if (status)
554 goto out;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000555
556 status = be_mcc_wait_compl(adapter);
557 if (status == -EIO)
558 goto out;
559
Kalesh AP4c600052014-05-30 19:06:26 +0530560 status = (resp->base_status |
561 ((resp->addl_status & CQE_ADDL_STATUS_MASK) <<
562 CQE_ADDL_STATUS_SHIFT));
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000563out:
564 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000565}
566
Sathya Perla5f0b8492009-07-27 22:52:56 +0000567static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700568{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000569 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700570 u32 ready;
571
572 do {
Venkata Duvvuru954f6822015-05-13 13:00:13 +0530573 if (be_check_error(adapter, BE_ERROR_ANY))
Sathya Perla6589ade2011-11-10 19:18:00 +0000574 return -EIO;
575
Sathya Perlacf588472010-02-14 21:22:01 +0000576 ready = ioread32(db);
Sathya Perla434b3642011-11-10 19:17:59 +0000577 if (ready == 0xffffffff)
Sathya Perlacf588472010-02-14 21:22:01 +0000578 return -1;
Sathya Perlacf588472010-02-14 21:22:01 +0000579
580 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700581 if (ready)
582 break;
583
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000584 if (msecs > 4000) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000585 dev_err(&adapter->pdev->dev, "FW not responding\n");
Venkata Duvvuru954f6822015-05-13 13:00:13 +0530586 be_set_error(adapter, BE_ERROR_FW);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000587 be_detect_error(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700588 return -1;
589 }
590
Sathya Perla1dbf53a2011-05-12 19:32:16 +0000591 msleep(1);
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000592 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700593 } while (true);
594
595 return 0;
596}
597
598/*
599 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000600 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700601 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700602static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700603{
604 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700605 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000606 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
607 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700608 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000609 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700610
Sathya Perlacf588472010-02-14 21:22:01 +0000611 /* wait for ready to be set */
612 status = be_mbox_db_ready_wait(adapter, db);
613 if (status != 0)
614 return status;
615
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700616 val |= MPU_MAILBOX_DB_HI_MASK;
617 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
618 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
619 iowrite32(val, db);
620
621 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000622 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700623 if (status != 0)
624 return status;
625
626 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700627 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
628 val |= (u32)(mbox_mem->dma >> 4) << 2;
629 iowrite32(val, db);
630
Sathya Perla5f0b8492009-07-27 22:52:56 +0000631 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700632 if (status != 0)
633 return status;
634
Sathya Perla5fb379e2009-06-18 00:02:59 +0000635 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000636 if (be_mcc_compl_is_new(compl)) {
637 status = be_mcc_compl_process(adapter, &mbox->compl);
638 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000639 if (status)
640 return status;
641 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000642 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700643 return -1;
644 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000645 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700646}
647
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000648static u16 be_POST_stage_get(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700649{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000650 u32 sem;
651
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000652 if (BEx_chip(adapter))
653 sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700654 else
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000655 pci_read_config_dword(adapter->pdev,
656 SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
657
658 return sem & POST_STAGE_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700659}
660
Gavin Shan87f20c22013-10-29 17:30:57 +0800661static int lancer_wait_ready(struct be_adapter *adapter)
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000662{
663#define SLIPORT_READY_TIMEOUT 30
664 u32 sliport_status;
Kalesh APe6732442015-01-20 03:51:46 -0500665 int i;
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000666
667 for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
668 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
669 if (sliport_status & SLIPORT_STATUS_RDY_MASK)
Sathya Perla9fa465c2015-02-23 04:20:13 -0500670 return 0;
671
672 if (sliport_status & SLIPORT_STATUS_ERR_MASK &&
673 !(sliport_status & SLIPORT_STATUS_RN_MASK))
674 return -EIO;
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000675
676 msleep(1000);
677 }
678
Sathya Perla9fa465c2015-02-23 04:20:13 -0500679 return sliport_status ? : -1;
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000680}
681
682int be_fw_wait_ready(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700683{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000684 u16 stage;
685 int status, timeout = 0;
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000686 struct device *dev = &adapter->pdev->dev;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700687
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000688 if (lancer_chip(adapter)) {
689 status = lancer_wait_ready(adapter);
Kalesh APe6732442015-01-20 03:51:46 -0500690 if (status) {
691 stage = status;
692 goto err;
693 }
694 return 0;
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000695 }
696
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000697 do {
Sathya Perlaca3de6b2015-02-23 04:20:10 -0500698 /* There's no means to poll POST state on BE2/3 VFs */
699 if (BEx_chip(adapter) && be_virtfn(adapter))
700 return 0;
701
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000702 stage = be_POST_stage_get(adapter);
Gavin Shan66d29cb2013-03-03 21:48:46 +0000703 if (stage == POST_STAGE_ARMFW_RDY)
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000704 return 0;
Gavin Shan66d29cb2013-03-03 21:48:46 +0000705
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530706 dev_info(dev, "Waiting for POST, %ds elapsed\n", timeout);
Gavin Shan66d29cb2013-03-03 21:48:46 +0000707 if (msleep_interruptible(2000)) {
708 dev_err(dev, "Waiting for POST aborted\n");
709 return -EINTR;
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000710 }
Gavin Shan66d29cb2013-03-03 21:48:46 +0000711 timeout += 2;
Somnath Kotur3ab81b52011-10-03 08:10:57 +0000712 } while (timeout < 60);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700713
Kalesh APe6732442015-01-20 03:51:46 -0500714err:
715 dev_err(dev, "POST timeout; stage=%#x\n", stage);
Sathya Perla9fa465c2015-02-23 04:20:13 -0500716 return -ETIMEDOUT;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700717}
718
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700719static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
720{
721 return &wrb->payload.sgl[0];
722}
723
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530724static inline void fill_wrb_tags(struct be_mcc_wrb *wrb, unsigned long addr)
Sathya Perlabea50982013-08-27 16:57:33 +0530725{
726 wrb->tag0 = addr & 0xFFFFFFFF;
727 wrb->tag1 = upper_32_bits(addr);
728}
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700729
730/* Don't touch the hdr after it's prepared */
Somnath Kotur106df1e2011-10-27 07:12:13 +0000731/* mem will be NULL for embedded commands */
732static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530733 u8 subsystem, u8 opcode, int cmd_len,
734 struct be_mcc_wrb *wrb,
735 struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700736{
Somnath Kotur106df1e2011-10-27 07:12:13 +0000737 struct be_sge *sge;
738
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700739 req_hdr->opcode = opcode;
740 req_hdr->subsystem = subsystem;
741 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000742 req_hdr->version = 0;
Sathya Perlabea50982013-08-27 16:57:33 +0530743 fill_wrb_tags(wrb, (ulong) req_hdr);
Somnath Kotur106df1e2011-10-27 07:12:13 +0000744 wrb->payload_length = cmd_len;
745 if (mem) {
746 wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
747 MCC_WRB_SGE_CNT_SHIFT;
748 sge = nonembedded_sgl(wrb);
749 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
750 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
751 sge->len = cpu_to_le32(mem->size);
752 } else
753 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
754 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700755}
756
757static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530758 struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700759{
760 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
761 u64 dma = (u64)mem->dma;
762
763 for (i = 0; i < buf_pages; i++) {
764 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
765 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
766 dma += PAGE_SIZE_4K;
767 }
768}
769
Sathya Perlab31c50a2009-09-17 10:30:13 -0700770static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700771{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700772 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
773 struct be_mcc_wrb *wrb
774 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
775 memset(wrb, 0, sizeof(*wrb));
776 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700777}
778
Sathya Perlab31c50a2009-09-17 10:30:13 -0700779static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000780{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700781 struct be_queue_info *mccq = &adapter->mcc_obj.q;
782 struct be_mcc_wrb *wrb;
783
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +0000784 if (!mccq->created)
785 return NULL;
786
Vasundhara Volam4d277122013-04-21 23:28:15 +0000787 if (atomic_read(&mccq->used) >= mccq->len)
Sathya Perla713d03942009-11-22 22:02:45 +0000788 return NULL;
Sathya Perla713d03942009-11-22 22:02:45 +0000789
Sathya Perlab31c50a2009-09-17 10:30:13 -0700790 wrb = queue_head_node(mccq);
791 queue_head_inc(mccq);
792 atomic_inc(&mccq->used);
793 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000794 return wrb;
795}
796
Sathya Perlabea50982013-08-27 16:57:33 +0530797static bool use_mcc(struct be_adapter *adapter)
798{
799 return adapter->mcc_obj.q.created;
800}
801
802/* Must be used only in process context */
803static int be_cmd_lock(struct be_adapter *adapter)
804{
805 if (use_mcc(adapter)) {
806 spin_lock_bh(&adapter->mcc_lock);
807 return 0;
808 } else {
809 return mutex_lock_interruptible(&adapter->mbox_lock);
810 }
811}
812
813/* Must be used only in process context */
814static void be_cmd_unlock(struct be_adapter *adapter)
815{
816 if (use_mcc(adapter))
817 spin_unlock_bh(&adapter->mcc_lock);
818 else
819 return mutex_unlock(&adapter->mbox_lock);
820}
821
822static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
823 struct be_mcc_wrb *wrb)
824{
825 struct be_mcc_wrb *dest_wrb;
826
827 if (use_mcc(adapter)) {
828 dest_wrb = wrb_from_mccq(adapter);
829 if (!dest_wrb)
830 return NULL;
831 } else {
832 dest_wrb = wrb_from_mbox(adapter);
833 }
834
835 memcpy(dest_wrb, wrb, sizeof(*wrb));
836 if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
837 fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));
838
839 return dest_wrb;
840}
841
842/* Must be used only in process context */
843static int be_cmd_notify_wait(struct be_adapter *adapter,
844 struct be_mcc_wrb *wrb)
845{
846 struct be_mcc_wrb *dest_wrb;
847 int status;
848
849 status = be_cmd_lock(adapter);
850 if (status)
851 return status;
852
853 dest_wrb = be_cmd_copy(adapter, wrb);
Suresh Reddy0c884562015-10-12 03:47:18 -0400854 if (!dest_wrb) {
855 status = -EBUSY;
856 goto unlock;
857 }
Sathya Perlabea50982013-08-27 16:57:33 +0530858
859 if (use_mcc(adapter))
860 status = be_mcc_notify_wait(adapter);
861 else
862 status = be_mbox_notify_wait(adapter);
863
864 if (!status)
865 memcpy(wrb, dest_wrb, sizeof(*wrb));
866
Suresh Reddy0c884562015-10-12 03:47:18 -0400867unlock:
Sathya Perlabea50982013-08-27 16:57:33 +0530868 be_cmd_unlock(adapter);
869 return status;
870}
871
Sathya Perla2243e2e2009-11-22 22:02:03 +0000872/* Tell fw we're about to start firing cmds by writing a
873 * special pattern across the wrb hdr; uses mbox
874 */
875int be_cmd_fw_init(struct be_adapter *adapter)
876{
877 u8 *wrb;
878 int status;
879
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000880 if (lancer_chip(adapter))
881 return 0;
882
Ivan Vecera29849612010-12-14 05:43:19 +0000883 if (mutex_lock_interruptible(&adapter->mbox_lock))
884 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000885
886 wrb = (u8 *)wrb_from_mbox(adapter);
Sathya Perla359a9722010-12-01 01:03:36 +0000887 *wrb++ = 0xFF;
888 *wrb++ = 0x12;
889 *wrb++ = 0x34;
890 *wrb++ = 0xFF;
891 *wrb++ = 0xFF;
892 *wrb++ = 0x56;
893 *wrb++ = 0x78;
894 *wrb = 0xFF;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000895
896 status = be_mbox_notify_wait(adapter);
897
Ivan Vecera29849612010-12-14 05:43:19 +0000898 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000899 return status;
900}
901
902/* Tell fw we're done with firing cmds by writing a
903 * special pattern across the wrb hdr; uses mbox
904 */
905int be_cmd_fw_clean(struct be_adapter *adapter)
906{
907 u8 *wrb;
908 int status;
909
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000910 if (lancer_chip(adapter))
911 return 0;
912
Ivan Vecera29849612010-12-14 05:43:19 +0000913 if (mutex_lock_interruptible(&adapter->mbox_lock))
914 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000915
916 wrb = (u8 *)wrb_from_mbox(adapter);
917 *wrb++ = 0xFF;
918 *wrb++ = 0xAA;
919 *wrb++ = 0xBB;
920 *wrb++ = 0xFF;
921 *wrb++ = 0xFF;
922 *wrb++ = 0xCC;
923 *wrb++ = 0xDD;
924 *wrb = 0xFF;
925
926 status = be_mbox_notify_wait(adapter);
927
Ivan Vecera29849612010-12-14 05:43:19 +0000928 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000929 return status;
930}
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000931
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530932int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700933{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700934 struct be_mcc_wrb *wrb;
935 struct be_cmd_req_eq_create *req;
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530936 struct be_dma_mem *q_mem = &eqo->q.dma_mem;
937 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700938
Ivan Vecera29849612010-12-14 05:43:19 +0000939 if (mutex_lock_interruptible(&adapter->mbox_lock))
940 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700941
942 wrb = wrb_from_mbox(adapter);
943 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700944
Somnath Kotur106df1e2011-10-27 07:12:13 +0000945 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530946 OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb,
947 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700948
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530949 /* Support for EQ_CREATEv2 available only SH-R onwards */
950 if (!(BEx_chip(adapter) || lancer_chip(adapter)))
951 ver = 2;
952
953 req->hdr.version = ver;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700954 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
955
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700956 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
957 /* 4byte eqe*/
958 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
959 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530960 __ilog2_u32(eqo->q.len / 256));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700961 be_dws_cpu_to_le(req->context, sizeof(req->context));
962
963 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
964
Sathya Perlab31c50a2009-09-17 10:30:13 -0700965 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700966 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700967 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +0530968
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530969 eqo->q.id = le16_to_cpu(resp->eq_id);
970 eqo->msix_idx =
971 (ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
972 eqo->q.created = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700973 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700974
Ivan Vecera29849612010-12-14 05:43:19 +0000975 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700976 return status;
977}
978
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000979/* Use MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000980int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla5ee49792012-09-28 04:39:41 +0000981 bool permanent, u32 if_handle, u32 pmac_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700982{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700983 struct be_mcc_wrb *wrb;
984 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700985 int status;
986
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000987 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700988
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000989 wrb = wrb_from_mccq(adapter);
990 if (!wrb) {
991 status = -EBUSY;
992 goto err;
993 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700994 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700995
Somnath Kotur106df1e2011-10-27 07:12:13 +0000996 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530997 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb,
998 NULL);
Sathya Perla5ee49792012-09-28 04:39:41 +0000999 req->type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001000 if (permanent) {
1001 req->permanent = 1;
1002 } else {
Kalesh AP504fbf12014-09-19 15:47:00 +05301003 req->if_id = cpu_to_le16((u16)if_handle);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001004 req->pmac_id = cpu_to_le32(pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001005 req->permanent = 0;
1006 }
1007
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001008 status = be_mcc_notify_wait(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001009 if (!status) {
1010 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301011
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001012 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001013 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001014
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001015err:
1016 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001017 return status;
1018}
1019
Sathya Perlab31c50a2009-09-17 10:30:13 -07001020/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001021int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301022 u32 if_id, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001023{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001024 struct be_mcc_wrb *wrb;
1025 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001026 int status;
1027
Sathya Perlab31c50a2009-09-17 10:30:13 -07001028 spin_lock_bh(&adapter->mcc_lock);
1029
1030 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001031 if (!wrb) {
1032 status = -EBUSY;
1033 goto err;
1034 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001035 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001036
Somnath Kotur106df1e2011-10-27 07:12:13 +00001037 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301038 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb,
1039 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001040
Ajit Khapardef8617e02011-02-11 13:36:37 +00001041 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001042 req->if_id = cpu_to_le32(if_id);
1043 memcpy(req->mac_address, mac_addr, ETH_ALEN);
1044
Sathya Perlab31c50a2009-09-17 10:30:13 -07001045 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001046 if (!status) {
1047 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301048
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001049 *pmac_id = le32_to_cpu(resp->pmac_id);
1050 }
1051
Sathya Perla713d03942009-11-22 22:02:45 +00001052err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001053 spin_unlock_bh(&adapter->mcc_lock);
Somnath Koture3a7ae22011-10-27 07:14:05 +00001054
1055 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
1056 status = -EPERM;
1057
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001058 return status;
1059}
1060
Sathya Perlab31c50a2009-09-17 10:30:13 -07001061/* Uses synchronous MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001062int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001063{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001064 struct be_mcc_wrb *wrb;
1065 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001066 int status;
1067
Sathya Perla30128032011-11-10 19:17:57 +00001068 if (pmac_id == -1)
1069 return 0;
1070
Sathya Perlab31c50a2009-09-17 10:30:13 -07001071 spin_lock_bh(&adapter->mcc_lock);
1072
1073 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001074 if (!wrb) {
1075 status = -EBUSY;
1076 goto err;
1077 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001078 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001079
Somnath Kotur106df1e2011-10-27 07:12:13 +00001080 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Kalesh APcd3307aa2014-09-19 15:47:02 +05301081 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req),
1082 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001083
Ajit Khapardef8617e02011-02-11 13:36:37 +00001084 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001085 req->if_id = cpu_to_le32(if_id);
1086 req->pmac_id = cpu_to_le32(pmac_id);
1087
Sathya Perlab31c50a2009-09-17 10:30:13 -07001088 status = be_mcc_notify_wait(adapter);
1089
Sathya Perla713d03942009-11-22 22:02:45 +00001090err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001091 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001092 return status;
1093}
1094
Sathya Perlab31c50a2009-09-17 10:30:13 -07001095/* Uses Mbox */
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001096int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301097 struct be_queue_info *eq, bool no_delay, int coalesce_wm)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001098{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001099 struct be_mcc_wrb *wrb;
1100 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001101 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001102 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001103 int status;
1104
Ivan Vecera29849612010-12-14 05:43:19 +00001105 if (mutex_lock_interruptible(&adapter->mbox_lock))
1106 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001107
1108 wrb = wrb_from_mbox(adapter);
1109 req = embedded_payload(wrb);
1110 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001111
Somnath Kotur106df1e2011-10-27 07:12:13 +00001112 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301113 OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb,
1114 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001115
1116 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001117
1118 if (BEx_chip(adapter)) {
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001119 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301120 coalesce_wm);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001121 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301122 ctxt, no_delay);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001123 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301124 __ilog2_u32(cq->len / 256));
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001125 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001126 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
1127 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001128 } else {
1129 req->hdr.version = 2;
1130 req->page_size = 1; /* 1 for 4K */
Ajit Khaparde09e83a92013-11-22 12:51:20 -06001131
1132 /* coalesce-wm field in this cmd is not relevant to Lancer.
1133 * Lancer uses COMMON_MODIFY_CQ to set this field
1134 */
1135 if (!lancer_chip(adapter))
1136 AMAP_SET_BITS(struct amap_cq_context_v2, coalescwm,
1137 ctxt, coalesce_wm);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001138 AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301139 no_delay);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001140 AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301141 __ilog2_u32(cq->len / 256));
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001142 AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301143 AMAP_SET_BITS(struct amap_cq_context_v2, eventable, ctxt, 1);
1144 AMAP_SET_BITS(struct amap_cq_context_v2, eqid, ctxt, eq->id);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001145 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001146
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001147 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1148
1149 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1150
Sathya Perlab31c50a2009-09-17 10:30:13 -07001151 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001152 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -07001153 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301154
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001155 cq->id = le16_to_cpu(resp->cq_id);
1156 cq->created = true;
1157 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001158
Ivan Vecera29849612010-12-14 05:43:19 +00001159 mutex_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001160
1161 return status;
1162}
1163
1164static u32 be_encoded_q_len(int q_len)
1165{
1166 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
Kalesh AP03d28ff2014-09-19 15:46:56 +05301167
Sathya Perla5fb379e2009-06-18 00:02:59 +00001168 if (len_encoded == 16)
1169 len_encoded = 0;
1170 return len_encoded;
1171}
1172
Jingoo Han4188e7d2013-08-05 18:02:02 +09001173static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301174 struct be_queue_info *mccq,
1175 struct be_queue_info *cq)
Sathya Perla5fb379e2009-06-18 00:02:59 +00001176{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001177 struct be_mcc_wrb *wrb;
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001178 struct be_cmd_req_mcc_ext_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001179 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001180 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001181 int status;
1182
Ivan Vecera29849612010-12-14 05:43:19 +00001183 if (mutex_lock_interruptible(&adapter->mbox_lock))
1184 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001185
1186 wrb = wrb_from_mbox(adapter);
1187 req = embedded_payload(wrb);
1188 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001189
Somnath Kotur106df1e2011-10-27 07:12:13 +00001190 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301191 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb,
1192 NULL);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001193
Ajit Khaparded4a2ac32010-03-11 01:35:59 +00001194 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301195 if (BEx_chip(adapter)) {
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001196 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1197 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301198 be_encoded_q_len(mccq->len));
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001199 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301200 } else {
1201 req->hdr.version = 1;
1202 req->cq_id = cpu_to_le16(cq->id);
1203
1204 AMAP_SET_BITS(struct amap_mcc_context_v1, ring_size, ctxt,
1205 be_encoded_q_len(mccq->len));
1206 AMAP_SET_BITS(struct amap_mcc_context_v1, valid, ctxt, 1);
1207 AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_id,
1208 ctxt, cq->id);
1209 AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_valid,
1210 ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001211 }
1212
Vasundhara Volam21252372015-02-06 08:18:42 -05001213 /* Subscribe to Link State, Sliport Event and Group 5 Events
1214 * (bits 1, 5 and 17 set)
1215 */
1216 req->async_event_bitmap[0] =
1217 cpu_to_le32(BIT(ASYNC_EVENT_CODE_LINK_STATE) |
1218 BIT(ASYNC_EVENT_CODE_GRP_5) |
1219 BIT(ASYNC_EVENT_CODE_QNQ) |
1220 BIT(ASYNC_EVENT_CODE_SLIPORT));
1221
Sathya Perla5fb379e2009-06-18 00:02:59 +00001222 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1223
1224 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1225
Sathya Perlab31c50a2009-09-17 10:30:13 -07001226 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001227 if (!status) {
1228 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301229
Sathya Perla5fb379e2009-06-18 00:02:59 +00001230 mccq->id = le16_to_cpu(resp->id);
1231 mccq->created = true;
1232 }
Ivan Vecera29849612010-12-14 05:43:19 +00001233 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001234
1235 return status;
1236}
1237
Jingoo Han4188e7d2013-08-05 18:02:02 +09001238static int be_cmd_mccq_org_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301239 struct be_queue_info *mccq,
1240 struct be_queue_info *cq)
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001241{
1242 struct be_mcc_wrb *wrb;
1243 struct be_cmd_req_mcc_create *req;
1244 struct be_dma_mem *q_mem = &mccq->dma_mem;
1245 void *ctxt;
1246 int status;
1247
1248 if (mutex_lock_interruptible(&adapter->mbox_lock))
1249 return -1;
1250
1251 wrb = wrb_from_mbox(adapter);
1252 req = embedded_payload(wrb);
1253 ctxt = &req->context;
1254
Somnath Kotur106df1e2011-10-27 07:12:13 +00001255 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301256 OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb,
1257 NULL);
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001258
1259 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1260
1261 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1262 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301263 be_encoded_q_len(mccq->len));
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001264 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1265
1266 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1267
1268 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1269
1270 status = be_mbox_notify_wait(adapter);
1271 if (!status) {
1272 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301273
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001274 mccq->id = le16_to_cpu(resp->id);
1275 mccq->created = true;
1276 }
1277
1278 mutex_unlock(&adapter->mbox_lock);
1279 return status;
1280}
1281
1282int be_cmd_mccq_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301283 struct be_queue_info *mccq, struct be_queue_info *cq)
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001284{
1285 int status;
1286
1287 status = be_cmd_mccq_ext_create(adapter, mccq, cq);
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301288 if (status && BEx_chip(adapter)) {
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001289 dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
1290 "or newer to avoid conflicting priorities between NIC "
1291 "and FCoE traffic");
1292 status = be_cmd_mccq_org_create(adapter, mccq, cq);
1293 }
1294 return status;
1295}
1296
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001297int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001298{
Sathya Perla77071332013-08-27 16:57:34 +05301299 struct be_mcc_wrb wrb = {0};
Sathya Perlab31c50a2009-09-17 10:30:13 -07001300 struct be_cmd_req_eth_tx_create *req;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001301 struct be_queue_info *txq = &txo->q;
1302 struct be_queue_info *cq = &txo->cq;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001303 struct be_dma_mem *q_mem = &txq->dma_mem;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001304 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001305
Sathya Perla77071332013-08-27 16:57:34 +05301306 req = embedded_payload(&wrb);
Somnath Kotur106df1e2011-10-27 07:12:13 +00001307 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301308 OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001309
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001310 if (lancer_chip(adapter)) {
1311 req->hdr.version = 1;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001312 } else if (BEx_chip(adapter)) {
1313 if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
1314 req->hdr.version = 2;
1315 } else { /* For SH */
1316 req->hdr.version = 2;
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001317 }
1318
Vasundhara Volam81b02652013-10-01 15:59:57 +05301319 if (req->hdr.version > 0)
1320 req->if_id = cpu_to_le16(adapter->if_handle);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001321 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
1322 req->ulp_num = BE_ULP1_NUM;
1323 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001324 req->cq_id = cpu_to_le16(cq->id);
1325 req->queue_size = be_encoded_q_len(txq->len);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001326 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001327 ver = req->hdr.version;
1328
Sathya Perla77071332013-08-27 16:57:34 +05301329 status = be_cmd_notify_wait(adapter, &wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001330 if (!status) {
Sathya Perla77071332013-08-27 16:57:34 +05301331 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301332
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001333 txq->id = le16_to_cpu(resp->cid);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001334 if (ver == 2)
1335 txo->db_offset = le32_to_cpu(resp->db_offset);
1336 else
1337 txo->db_offset = DB_TXULP1_OFFSET;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001338 txq->created = true;
1339 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001340
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001341 return status;
1342}
1343
Sathya Perla482c9e72011-06-29 23:33:17 +00001344/* Uses MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001345int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301346 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
1347 u32 if_id, u32 rss, u8 *rss_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001348{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001349 struct be_mcc_wrb *wrb;
1350 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001351 struct be_dma_mem *q_mem = &rxq->dma_mem;
1352 int status;
1353
Sathya Perla482c9e72011-06-29 23:33:17 +00001354 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001355
Sathya Perla482c9e72011-06-29 23:33:17 +00001356 wrb = wrb_from_mccq(adapter);
1357 if (!wrb) {
1358 status = -EBUSY;
1359 goto err;
1360 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001361 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001362
Somnath Kotur106df1e2011-10-27 07:12:13 +00001363 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301364 OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001365
1366 req->cq_id = cpu_to_le16(cq_id);
1367 req->frag_size = fls(frag_size) - 1;
1368 req->num_pages = 2;
1369 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1370 req->interface_id = cpu_to_le32(if_id);
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001371 req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001372 req->rss_queue = cpu_to_le32(rss);
1373
Sathya Perla482c9e72011-06-29 23:33:17 +00001374 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001375 if (!status) {
1376 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301377
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001378 rxq->id = le16_to_cpu(resp->id);
1379 rxq->created = true;
Sathya Perla3abcded2010-10-03 22:12:27 -07001380 *rss_id = resp->rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001381 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001382
Sathya Perla482c9e72011-06-29 23:33:17 +00001383err:
1384 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001385 return status;
1386}
1387
Sathya Perlab31c50a2009-09-17 10:30:13 -07001388/* Generic destroyer function for all types of queues
1389 * Uses Mbox
1390 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001391int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301392 int queue_type)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001393{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001394 struct be_mcc_wrb *wrb;
1395 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001396 u8 subsys = 0, opcode = 0;
1397 int status;
1398
Ivan Vecera29849612010-12-14 05:43:19 +00001399 if (mutex_lock_interruptible(&adapter->mbox_lock))
1400 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001401
Sathya Perlab31c50a2009-09-17 10:30:13 -07001402 wrb = wrb_from_mbox(adapter);
1403 req = embedded_payload(wrb);
1404
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001405 switch (queue_type) {
1406 case QTYPE_EQ:
1407 subsys = CMD_SUBSYSTEM_COMMON;
1408 opcode = OPCODE_COMMON_EQ_DESTROY;
1409 break;
1410 case QTYPE_CQ:
1411 subsys = CMD_SUBSYSTEM_COMMON;
1412 opcode = OPCODE_COMMON_CQ_DESTROY;
1413 break;
1414 case QTYPE_TXQ:
1415 subsys = CMD_SUBSYSTEM_ETH;
1416 opcode = OPCODE_ETH_TX_DESTROY;
1417 break;
1418 case QTYPE_RXQ:
1419 subsys = CMD_SUBSYSTEM_ETH;
1420 opcode = OPCODE_ETH_RX_DESTROY;
1421 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001422 case QTYPE_MCCQ:
1423 subsys = CMD_SUBSYSTEM_COMMON;
1424 opcode = OPCODE_COMMON_MCC_DESTROY;
1425 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001426 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +00001427 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001428 }
Ajit Khaparded744b442009-12-03 06:12:06 +00001429
Somnath Kotur106df1e2011-10-27 07:12:13 +00001430 be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301431 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001432 req->id = cpu_to_le16(q->id);
1433
Sathya Perlab31c50a2009-09-17 10:30:13 -07001434 status = be_mbox_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001435 q->created = false;
Sathya Perla5f0b8492009-07-27 22:52:56 +00001436
Ivan Vecera29849612010-12-14 05:43:19 +00001437 mutex_unlock(&adapter->mbox_lock);
Sathya Perla482c9e72011-06-29 23:33:17 +00001438 return status;
1439}
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001440
Sathya Perla482c9e72011-06-29 23:33:17 +00001441/* Uses MCC */
1442int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
1443{
1444 struct be_mcc_wrb *wrb;
1445 struct be_cmd_req_q_destroy *req;
1446 int status;
1447
1448 spin_lock_bh(&adapter->mcc_lock);
1449
1450 wrb = wrb_from_mccq(adapter);
1451 if (!wrb) {
1452 status = -EBUSY;
1453 goto err;
1454 }
1455 req = embedded_payload(wrb);
1456
Somnath Kotur106df1e2011-10-27 07:12:13 +00001457 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301458 OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
Sathya Perla482c9e72011-06-29 23:33:17 +00001459 req->id = cpu_to_le16(q->id);
1460
1461 status = be_mcc_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001462 q->created = false;
Sathya Perla482c9e72011-06-29 23:33:17 +00001463
1464err:
1465 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001466 return status;
1467}
1468
Sathya Perlab31c50a2009-09-17 10:30:13 -07001469/* Create an rx filtering policy configuration on an i/f
Sathya Perlabea50982013-08-27 16:57:33 +05301470 * Will use MBOX only if MCCQ has not been created.
Sathya Perlab31c50a2009-09-17 10:30:13 -07001471 */
Sathya Perla73d540f2009-10-14 20:20:42 +00001472int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001473 u32 *if_handle, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001474{
Sathya Perlabea50982013-08-27 16:57:33 +05301475 struct be_mcc_wrb wrb = {0};
Sathya Perlab31c50a2009-09-17 10:30:13 -07001476 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001477 int status;
1478
Sathya Perlabea50982013-08-27 16:57:33 +05301479 req = embedded_payload(&wrb);
Somnath Kotur106df1e2011-10-27 07:12:13 +00001480 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301481 OPCODE_COMMON_NTWK_INTERFACE_CREATE,
1482 sizeof(*req), &wrb, NULL);
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001483 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +00001484 req->capability_flags = cpu_to_le32(cap_flags);
1485 req->enable_flags = cpu_to_le32(en_flags);
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001486 req->pmac_invalid = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001487
Sathya Perlabea50982013-08-27 16:57:33 +05301488 status = be_cmd_notify_wait(adapter, &wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001489 if (!status) {
Sathya Perlabea50982013-08-27 16:57:33 +05301490 struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301491
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001492 *if_handle = le32_to_cpu(resp->interface_id);
Sathya Perlab5bb9772013-07-23 15:25:01 +05301493
1494 /* Hack to retrieve VF's pmac-id on BE3 */
Kalesh AP18c57c72015-05-06 05:30:38 -04001495 if (BE3_chip(adapter) && be_virtfn(adapter))
Sathya Perlab5bb9772013-07-23 15:25:01 +05301496 adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001497 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001498 return status;
1499}
1500
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001501/* Uses MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001502int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001503{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001504 struct be_mcc_wrb *wrb;
1505 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001506 int status;
1507
Sathya Perla30128032011-11-10 19:17:57 +00001508 if (interface_id == -1)
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001509 return 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001510
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001511 spin_lock_bh(&adapter->mcc_lock);
1512
1513 wrb = wrb_from_mccq(adapter);
1514 if (!wrb) {
1515 status = -EBUSY;
1516 goto err;
1517 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001518 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001519
Somnath Kotur106df1e2011-10-27 07:12:13 +00001520 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301521 OPCODE_COMMON_NTWK_INTERFACE_DESTROY,
1522 sizeof(*req), wrb, NULL);
Ajit Khaparde658681f2011-02-11 13:34:46 +00001523 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001524 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001525
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001526 status = be_mcc_notify_wait(adapter);
1527err:
1528 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001529 return status;
1530}
1531
1532/* Get stats is a non embedded command: the request is not embedded inside
1533 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -07001534 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001535 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001536int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001537{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001538 struct be_mcc_wrb *wrb;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001539 struct be_cmd_req_hdr *hdr;
Sathya Perla713d03942009-11-22 22:02:45 +00001540 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001541
Sathya Perlab31c50a2009-09-17 10:30:13 -07001542 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001543
Sathya Perlab31c50a2009-09-17 10:30:13 -07001544 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001545 if (!wrb) {
1546 status = -EBUSY;
1547 goto err;
1548 }
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001549 hdr = nonemb_cmd->va;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001550
Somnath Kotur106df1e2011-10-27 07:12:13 +00001551 be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301552 OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb,
1553 nonemb_cmd);
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001554
Sathya Perlaca34fe32012-11-06 17:48:56 +00001555 /* version 1 of the cmd is not supported only by BE2 */
Ajit Khaparde61000862013-10-03 16:16:33 -05001556 if (BE2_chip(adapter))
1557 hdr->version = 0;
1558 if (BE3_chip(adapter) || lancer_chip(adapter))
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001559 hdr->version = 1;
Ajit Khaparde61000862013-10-03 16:16:33 -05001560 else
1561 hdr->version = 2;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001562
Suresh Reddyefaa4082015-07-10 05:32:48 -04001563 status = be_mcc_notify(adapter);
1564 if (status)
1565 goto err;
1566
Ajit Khapardeb2aebe62011-02-20 11:41:39 +00001567 adapter->stats_cmd_sent = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001568
Sathya Perla713d03942009-11-22 22:02:45 +00001569err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001570 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001571 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001572}
1573
Selvin Xavier005d5692011-05-16 07:36:35 +00001574/* Lancer Stats */
1575int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301576 struct be_dma_mem *nonemb_cmd)
Selvin Xavier005d5692011-05-16 07:36:35 +00001577{
Selvin Xavier005d5692011-05-16 07:36:35 +00001578 struct be_mcc_wrb *wrb;
1579 struct lancer_cmd_req_pport_stats *req;
Selvin Xavier005d5692011-05-16 07:36:35 +00001580 int status = 0;
1581
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001582 if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
1583 CMD_SUBSYSTEM_ETH))
1584 return -EPERM;
1585
Selvin Xavier005d5692011-05-16 07:36:35 +00001586 spin_lock_bh(&adapter->mcc_lock);
1587
1588 wrb = wrb_from_mccq(adapter);
1589 if (!wrb) {
1590 status = -EBUSY;
1591 goto err;
1592 }
1593 req = nonemb_cmd->va;
Selvin Xavier005d5692011-05-16 07:36:35 +00001594
Somnath Kotur106df1e2011-10-27 07:12:13 +00001595 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301596 OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size,
1597 wrb, nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001598
Padmanabh Ratnakard51ebd32012-04-25 01:46:52 +00001599 req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
Selvin Xavier005d5692011-05-16 07:36:35 +00001600 req->cmd_params.params.reset_stats = 0;
1601
Suresh Reddyefaa4082015-07-10 05:32:48 -04001602 status = be_mcc_notify(adapter);
1603 if (status)
1604 goto err;
1605
Selvin Xavier005d5692011-05-16 07:36:35 +00001606 adapter->stats_cmd_sent = true;
1607
1608err:
1609 spin_unlock_bh(&adapter->mcc_lock);
1610 return status;
1611}
1612
Sathya Perla323ff712012-09-28 04:39:43 +00001613static int be_mac_to_link_speed(int mac_speed)
1614{
1615 switch (mac_speed) {
1616 case PHY_LINK_SPEED_ZERO:
1617 return 0;
1618 case PHY_LINK_SPEED_10MBPS:
1619 return 10;
1620 case PHY_LINK_SPEED_100MBPS:
1621 return 100;
1622 case PHY_LINK_SPEED_1GBPS:
1623 return 1000;
1624 case PHY_LINK_SPEED_10GBPS:
1625 return 10000;
Vasundhara Volamb971f842013-08-06 09:27:15 +05301626 case PHY_LINK_SPEED_20GBPS:
1627 return 20000;
1628 case PHY_LINK_SPEED_25GBPS:
1629 return 25000;
1630 case PHY_LINK_SPEED_40GBPS:
1631 return 40000;
Sathya Perla323ff712012-09-28 04:39:43 +00001632 }
1633 return 0;
1634}
1635
1636/* Uses synchronous mcc
1637 * Returns link_speed in Mbps
1638 */
1639int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
1640 u8 *link_status, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001641{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001642 struct be_mcc_wrb *wrb;
1643 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001644 int status;
1645
Sathya Perlab31c50a2009-09-17 10:30:13 -07001646 spin_lock_bh(&adapter->mcc_lock);
1647
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001648 if (link_status)
1649 *link_status = LINK_DOWN;
1650
Sathya Perlab31c50a2009-09-17 10:30:13 -07001651 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001652 if (!wrb) {
1653 status = -EBUSY;
1654 goto err;
1655 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001656 req = embedded_payload(wrb);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001657
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001658 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301659 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY,
1660 sizeof(*req), wrb, NULL);
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001661
Sathya Perlaca34fe32012-11-06 17:48:56 +00001662 /* version 1 of the cmd is not supported only by BE2 */
1663 if (!BE2_chip(adapter))
Padmanabh Ratnakardaad6162011-11-16 02:03:45 +00001664 req->hdr.version = 1;
1665
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001666 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001667
Sathya Perlab31c50a2009-09-17 10:30:13 -07001668 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001669 if (!status) {
1670 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301671
Sathya Perla323ff712012-09-28 04:39:43 +00001672 if (link_speed) {
1673 *link_speed = resp->link_speed ?
1674 le16_to_cpu(resp->link_speed) * 10 :
1675 be_mac_to_link_speed(resp->mac_speed);
1676
1677 if (!resp->logical_link_status)
1678 *link_speed = 0;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001679 }
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001680 if (link_status)
1681 *link_status = resp->logical_link_status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001682 }
1683
Sathya Perla713d03942009-11-22 22:02:45 +00001684err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001685 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001686 return status;
1687}
1688
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001689/* Uses synchronous mcc */
1690int be_cmd_get_die_temperature(struct be_adapter *adapter)
1691{
1692 struct be_mcc_wrb *wrb;
1693 struct be_cmd_req_get_cntl_addnl_attribs *req;
Vasundhara Volam117affe2013-08-06 09:27:20 +05301694 int status = 0;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001695
1696 spin_lock_bh(&adapter->mcc_lock);
1697
1698 wrb = wrb_from_mccq(adapter);
1699 if (!wrb) {
1700 status = -EBUSY;
1701 goto err;
1702 }
1703 req = embedded_payload(wrb);
1704
Somnath Kotur106df1e2011-10-27 07:12:13 +00001705 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301706 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES,
1707 sizeof(*req), wrb, NULL);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001708
Suresh Reddyefaa4082015-07-10 05:32:48 -04001709 status = be_mcc_notify(adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001710err:
1711 spin_unlock_bh(&adapter->mcc_lock);
1712 return status;
1713}
1714
Somnath Kotur311fddc2011-03-16 21:22:43 +00001715/* Uses synchronous mcc */
Venkat Duvvurufd7ff6f2015-12-30 01:29:04 -05001716int be_cmd_get_fat_dump_len(struct be_adapter *adapter, u32 *dump_size)
Somnath Kotur311fddc2011-03-16 21:22:43 +00001717{
Venkat Duvvurufd7ff6f2015-12-30 01:29:04 -05001718 struct be_mcc_wrb wrb = {0};
Somnath Kotur311fddc2011-03-16 21:22:43 +00001719 struct be_cmd_req_get_fat *req;
1720 int status;
1721
Venkat Duvvurufd7ff6f2015-12-30 01:29:04 -05001722 req = embedded_payload(&wrb);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001723
Somnath Kotur106df1e2011-10-27 07:12:13 +00001724 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Venkat Duvvurufd7ff6f2015-12-30 01:29:04 -05001725 OPCODE_COMMON_MANAGE_FAT, sizeof(*req),
1726 &wrb, NULL);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001727 req->fat_operation = cpu_to_le32(QUERY_FAT);
Venkat Duvvurufd7ff6f2015-12-30 01:29:04 -05001728 status = be_cmd_notify_wait(adapter, &wrb);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001729 if (!status) {
Venkat Duvvurufd7ff6f2015-12-30 01:29:04 -05001730 struct be_cmd_resp_get_fat *resp = embedded_payload(&wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301731
Venkat Duvvurufd7ff6f2015-12-30 01:29:04 -05001732 if (dump_size && resp->log_size)
1733 *dump_size = le32_to_cpu(resp->log_size) -
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001734 sizeof(u32);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001735 }
Somnath Kotur311fddc2011-03-16 21:22:43 +00001736 return status;
1737}
1738
Venkat Duvvurufd7ff6f2015-12-30 01:29:04 -05001739int be_cmd_get_fat_dump(struct be_adapter *adapter, u32 buf_len, void *buf)
Somnath Kotur311fddc2011-03-16 21:22:43 +00001740{
1741 struct be_dma_mem get_fat_cmd;
1742 struct be_mcc_wrb *wrb;
1743 struct be_cmd_req_get_fat *req;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001744 u32 offset = 0, total_size, buf_size,
1745 log_offset = sizeof(u32), payload_len;
Venkat Duvvurufd7ff6f2015-12-30 01:29:04 -05001746 int status;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001747
1748 if (buf_len == 0)
Venkat Duvvurufd7ff6f2015-12-30 01:29:04 -05001749 return 0;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001750
1751 total_size = buf_len;
1752
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001753 get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05301754 get_fat_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
1755 get_fat_cmd.size,
1756 &get_fat_cmd.dma, GFP_ATOMIC);
Venkat Duvvurufd7ff6f2015-12-30 01:29:04 -05001757 if (!get_fat_cmd.va)
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301758 return -ENOMEM;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001759
Somnath Kotur311fddc2011-03-16 21:22:43 +00001760 spin_lock_bh(&adapter->mcc_lock);
1761
Somnath Kotur311fddc2011-03-16 21:22:43 +00001762 while (total_size) {
1763 buf_size = min(total_size, (u32)60*1024);
1764 total_size -= buf_size;
1765
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001766 wrb = wrb_from_mccq(adapter);
1767 if (!wrb) {
1768 status = -EBUSY;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001769 goto err;
1770 }
1771 req = get_fat_cmd.va;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001772
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001773 payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
Somnath Kotur106df1e2011-10-27 07:12:13 +00001774 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301775 OPCODE_COMMON_MANAGE_FAT, payload_len,
1776 wrb, &get_fat_cmd);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001777
1778 req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
1779 req->read_log_offset = cpu_to_le32(log_offset);
1780 req->read_log_length = cpu_to_le32(buf_size);
1781 req->data_buffer_size = cpu_to_le32(buf_size);
1782
1783 status = be_mcc_notify_wait(adapter);
1784 if (!status) {
1785 struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
Kalesh AP03d28ff2014-09-19 15:46:56 +05301786
Somnath Kotur311fddc2011-03-16 21:22:43 +00001787 memcpy(buf + offset,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301788 resp->data_buffer,
1789 le32_to_cpu(resp->read_log_length));
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001790 } else {
Somnath Kotur311fddc2011-03-16 21:22:43 +00001791 dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001792 goto err;
1793 }
Somnath Kotur311fddc2011-03-16 21:22:43 +00001794 offset += buf_size;
1795 log_offset += buf_size;
1796 }
1797err:
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05301798 dma_free_coherent(&adapter->pdev->dev, get_fat_cmd.size,
1799 get_fat_cmd.va, get_fat_cmd.dma);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001800 spin_unlock_bh(&adapter->mcc_lock);
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301801 return status;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001802}
1803
Sathya Perla04b71172011-09-27 13:30:27 -04001804/* Uses synchronous mcc */
Kalesh APe97e3cd2014-07-17 16:20:26 +05301805int be_cmd_get_fw_ver(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001806{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001807 struct be_mcc_wrb *wrb;
1808 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001809 int status;
1810
Sathya Perla04b71172011-09-27 13:30:27 -04001811 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001812
Sathya Perla04b71172011-09-27 13:30:27 -04001813 wrb = wrb_from_mccq(adapter);
1814 if (!wrb) {
1815 status = -EBUSY;
1816 goto err;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001817 }
1818
Sathya Perla04b71172011-09-27 13:30:27 -04001819 req = embedded_payload(wrb);
Sathya Perla04b71172011-09-27 13:30:27 -04001820
Somnath Kotur106df1e2011-10-27 07:12:13 +00001821 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301822 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb,
1823 NULL);
Sathya Perla04b71172011-09-27 13:30:27 -04001824 status = be_mcc_notify_wait(adapter);
1825 if (!status) {
1826 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
Sathya Perlaacbafeb2014-09-02 09:56:46 +05301827
Vasundhara Volam242eb472014-09-12 17:39:15 +05301828 strlcpy(adapter->fw_ver, resp->firmware_version_string,
1829 sizeof(adapter->fw_ver));
1830 strlcpy(adapter->fw_on_flash, resp->fw_on_flash_version_string,
1831 sizeof(adapter->fw_on_flash));
Sathya Perla04b71172011-09-27 13:30:27 -04001832 }
1833err:
1834 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001835 return status;
1836}
1837
Sathya Perlab31c50a2009-09-17 10:30:13 -07001838/* set the EQ delay interval of an EQ to specified value
1839 * Uses async mcc
1840 */
Kalesh APb502ae82014-09-19 15:46:51 +05301841static int __be_cmd_modify_eqd(struct be_adapter *adapter,
1842 struct be_set_eqd *set_eqd, int num)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001843{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001844 struct be_mcc_wrb *wrb;
1845 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla2632baf2013-10-01 16:00:00 +05301846 int status = 0, i;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001847
Sathya Perlab31c50a2009-09-17 10:30:13 -07001848 spin_lock_bh(&adapter->mcc_lock);
1849
1850 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001851 if (!wrb) {
1852 status = -EBUSY;
1853 goto err;
1854 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001855 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001856
Somnath Kotur106df1e2011-10-27 07:12:13 +00001857 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301858 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb,
1859 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001860
Sathya Perla2632baf2013-10-01 16:00:00 +05301861 req->num_eq = cpu_to_le32(num);
1862 for (i = 0; i < num; i++) {
1863 req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
1864 req->set_eqd[i].phase = 0;
1865 req->set_eqd[i].delay_multiplier =
1866 cpu_to_le32(set_eqd[i].delay_multiplier);
1867 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001868
Suresh Reddyefaa4082015-07-10 05:32:48 -04001869 status = be_mcc_notify(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001870err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001871 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001872 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001873}
1874
Kalesh AP93676702014-09-12 17:39:20 +05301875int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
1876 int num)
1877{
1878 int num_eqs, i = 0;
1879
Suresh Reddyc8ba4ad02015-03-20 06:28:24 -04001880 while (num) {
1881 num_eqs = min(num, 8);
1882 __be_cmd_modify_eqd(adapter, &set_eqd[i], num_eqs);
1883 i += num_eqs;
1884 num -= num_eqs;
Kalesh AP93676702014-09-12 17:39:20 +05301885 }
1886
1887 return 0;
1888}
1889
Sathya Perlab31c50a2009-09-17 10:30:13 -07001890/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001891int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Vasundhara Volam435452a2015-03-20 06:28:23 -04001892 u32 num, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001893{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001894 struct be_mcc_wrb *wrb;
1895 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001896 int status;
1897
Sathya Perlab31c50a2009-09-17 10:30:13 -07001898 spin_lock_bh(&adapter->mcc_lock);
1899
1900 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001901 if (!wrb) {
1902 status = -EBUSY;
1903 goto err;
1904 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001905 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001906
Somnath Kotur106df1e2011-10-27 07:12:13 +00001907 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301908 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req),
1909 wrb, NULL);
Vasundhara Volam435452a2015-03-20 06:28:23 -04001910 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001911
1912 req->interface_id = if_id;
Ajit Khaparde012bd382013-11-18 10:44:24 -06001913 req->untagged = BE_IF_FLAGS_UNTAGGED & be_if_cap_flags(adapter) ? 1 : 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001914 req->num_vlan = num;
Kalesh AP4d567d92014-05-09 13:29:17 +05301915 memcpy(req->normal_vlan, vtag_array,
1916 req->num_vlan * sizeof(vtag_array[0]));
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001917
Sathya Perlab31c50a2009-09-17 10:30:13 -07001918 status = be_mcc_notify_wait(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001919err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001920 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001921 return status;
1922}
1923
Sathya Perlaac34b742015-02-06 08:18:40 -05001924static int __be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001925{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001926 struct be_mcc_wrb *wrb;
Sathya Perla5b8821b2011-08-02 19:57:44 +00001927 struct be_dma_mem *mem = &adapter->rx_filter;
1928 struct be_cmd_req_rx_filter *req = mem->va;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001929 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001930
Sathya Perla8788fdc2009-07-27 22:52:03 +00001931 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001932
Sathya Perlab31c50a2009-09-17 10:30:13 -07001933 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001934 if (!wrb) {
1935 status = -EBUSY;
1936 goto err;
1937 }
Sathya Perla5b8821b2011-08-02 19:57:44 +00001938 memset(req, 0, sizeof(*req));
Somnath Kotur106df1e2011-10-27 07:12:13 +00001939 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301940 OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
1941 wrb, mem);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001942
Sathya Perla5b8821b2011-08-02 19:57:44 +00001943 req->if_id = cpu_to_le32(adapter->if_handle);
Sathya Perlaac34b742015-02-06 08:18:40 -05001944 req->if_flags_mask = cpu_to_le32(flags);
1945 req->if_flags = (value == ON) ? req->if_flags_mask : 0;
Ajit Khaparded9d604f2013-09-27 15:17:58 -05001946
Sathya Perlaac34b742015-02-06 08:18:40 -05001947 if (flags & BE_IF_FLAGS_MULTICAST) {
Sathya Perla5b8821b2011-08-02 19:57:44 +00001948 struct netdev_hw_addr *ha;
1949 int i = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001950
Padmanabh Ratnakar1610c792011-11-03 01:49:27 +00001951 /* Reset mcast promisc mode if already set by setting mask
1952 * and not setting flags field
1953 */
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001954 req->if_flags_mask |=
1955 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
Sathya Perla92bf14a2013-08-27 16:57:32 +05301956 be_if_cap_flags(adapter));
Padmanabh Ratnakar016f97b2011-11-03 01:49:13 +00001957 req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
Sathya Perla5b8821b2011-08-02 19:57:44 +00001958 netdev_for_each_mc_addr(ha, adapter->netdev)
1959 memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
1960 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001961
Sathya Perlab6588872015-09-03 07:41:53 -04001962 status = be_mcc_notify_wait(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001963err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001964 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001965 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001966}
1967
Sathya Perlaac34b742015-02-06 08:18:40 -05001968int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
1969{
1970 struct device *dev = &adapter->pdev->dev;
1971
1972 if ((flags & be_if_cap_flags(adapter)) != flags) {
1973 dev_warn(dev, "Cannot set rx filter flags 0x%x\n", flags);
1974 dev_warn(dev, "Interface is capable of 0x%x flags only\n",
1975 be_if_cap_flags(adapter));
1976 }
1977 flags &= be_if_cap_flags(adapter);
Kalesh AP196e3732015-10-12 03:47:21 -04001978 if (!flags)
1979 return -ENOTSUPP;
Sathya Perlaac34b742015-02-06 08:18:40 -05001980
1981 return __be_cmd_rx_filter(adapter, flags, value);
1982}
1983
Sathya Perlab31c50a2009-09-17 10:30:13 -07001984/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001985int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001986{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001987 struct be_mcc_wrb *wrb;
1988 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001989 int status;
1990
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001991 if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
1992 CMD_SUBSYSTEM_COMMON))
1993 return -EPERM;
1994
Sathya Perlab31c50a2009-09-17 10:30:13 -07001995 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001996
Sathya Perlab31c50a2009-09-17 10:30:13 -07001997 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001998 if (!wrb) {
1999 status = -EBUSY;
2000 goto err;
2001 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07002002 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002003
Somnath Kotur106df1e2011-10-27 07:12:13 +00002004 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302005 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req),
2006 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002007
Suresh Reddyb29812c2014-09-12 17:39:17 +05302008 req->hdr.version = 1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002009 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
2010 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
2011
Sathya Perlab31c50a2009-09-17 10:30:13 -07002012 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002013
Sathya Perla713d03942009-11-22 22:02:45 +00002014err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07002015 spin_unlock_bh(&adapter->mcc_lock);
Suresh Reddyb29812c2014-09-12 17:39:17 +05302016
2017 if (base_status(status) == MCC_STATUS_FEATURE_NOT_SUPPORTED)
2018 return -EOPNOTSUPP;
2019
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002020 return status;
2021}
2022
Sathya Perlab31c50a2009-09-17 10:30:13 -07002023/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00002024int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002025{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002026 struct be_mcc_wrb *wrb;
2027 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002028 int status;
2029
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002030 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
2031 CMD_SUBSYSTEM_COMMON))
2032 return -EPERM;
2033
Sathya Perlab31c50a2009-09-17 10:30:13 -07002034 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002035
Sathya Perlab31c50a2009-09-17 10:30:13 -07002036 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002037 if (!wrb) {
2038 status = -EBUSY;
2039 goto err;
2040 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07002041 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002042
Somnath Kotur106df1e2011-10-27 07:12:13 +00002043 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302044 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req),
2045 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002046
Sathya Perlab31c50a2009-09-17 10:30:13 -07002047 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002048 if (!status) {
2049 struct be_cmd_resp_get_flow_control *resp =
2050 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302051
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002052 *tx_fc = le16_to_cpu(resp->tx_flow_control);
2053 *rx_fc = le16_to_cpu(resp->rx_flow_control);
2054 }
2055
Sathya Perla713d03942009-11-22 22:02:45 +00002056err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07002057 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002058 return status;
2059}
2060
Sathya Perlab31c50a2009-09-17 10:30:13 -07002061/* Uses mbox */
Kalesh APe97e3cd2014-07-17 16:20:26 +05302062int be_cmd_query_fw_cfg(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002063{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002064 struct be_mcc_wrb *wrb;
2065 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002066 int status;
2067
Ivan Vecera29849612010-12-14 05:43:19 +00002068 if (mutex_lock_interruptible(&adapter->mbox_lock))
2069 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002070
Sathya Perlab31c50a2009-09-17 10:30:13 -07002071 wrb = wrb_from_mbox(adapter);
2072 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002073
Somnath Kotur106df1e2011-10-27 07:12:13 +00002074 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302075 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG,
2076 sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002077
Sathya Perlab31c50a2009-09-17 10:30:13 -07002078 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002079 if (!status) {
2080 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302081
Kalesh APe97e3cd2014-07-17 16:20:26 +05302082 adapter->port_num = le32_to_cpu(resp->phys_port);
2083 adapter->function_mode = le32_to_cpu(resp->function_mode);
2084 adapter->function_caps = le32_to_cpu(resp->function_caps);
2085 adapter->asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
Sathya Perlaacbafeb2014-09-02 09:56:46 +05302086 dev_info(&adapter->pdev->dev,
2087 "FW config: function_mode=0x%x, function_caps=0x%x\n",
2088 adapter->function_mode, adapter->function_caps);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002089 }
2090
Ivan Vecera29849612010-12-14 05:43:19 +00002091 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002092 return status;
2093}
sarveshwarb14074ea2009-08-05 13:05:24 -07002094
Sathya Perlab31c50a2009-09-17 10:30:13 -07002095/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07002096int be_cmd_reset_function(struct be_adapter *adapter)
2097{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002098 struct be_mcc_wrb *wrb;
2099 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07002100 int status;
2101
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00002102 if (lancer_chip(adapter)) {
Sathya Perla9fa465c2015-02-23 04:20:13 -05002103 iowrite32(SLI_PORT_CONTROL_IP_MASK,
2104 adapter->db + SLIPORT_CONTROL_OFFSET);
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00002105 status = lancer_wait_ready(adapter);
Sathya Perla9fa465c2015-02-23 04:20:13 -05002106 if (status)
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00002107 dev_err(&adapter->pdev->dev,
2108 "Adapter in non recoverable error\n");
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00002109 return status;
2110 }
2111
Ivan Vecera29849612010-12-14 05:43:19 +00002112 if (mutex_lock_interruptible(&adapter->mbox_lock))
2113 return -1;
sarveshwarb14074ea2009-08-05 13:05:24 -07002114
Sathya Perlab31c50a2009-09-17 10:30:13 -07002115 wrb = wrb_from_mbox(adapter);
2116 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07002117
Somnath Kotur106df1e2011-10-27 07:12:13 +00002118 be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302119 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb,
2120 NULL);
sarveshwarb14074ea2009-08-05 13:05:24 -07002121
Sathya Perlab31c50a2009-09-17 10:30:13 -07002122 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07002123
Ivan Vecera29849612010-12-14 05:43:19 +00002124 mutex_unlock(&adapter->mbox_lock);
sarveshwarb14074ea2009-08-05 13:05:24 -07002125 return status;
2126}
Ajit Khaparde84517482009-09-04 03:12:16 +00002127
Suresh Reddy594ad542013-04-25 23:03:20 +00002128int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
Ben Hutchings33cb0fa2014-05-15 02:01:23 +01002129 u32 rss_hash_opts, u16 table_size, const u8 *rss_hkey)
Sathya Perla3abcded2010-10-03 22:12:27 -07002130{
2131 struct be_mcc_wrb *wrb;
2132 struct be_cmd_req_rss_config *req;
Sathya Perla3abcded2010-10-03 22:12:27 -07002133 int status;
2134
Vasundhara Volamda1388d2014-01-06 13:02:23 +05302135 if (!(be_if_cap_flags(adapter) & BE_IF_FLAGS_RSS))
2136 return 0;
2137
Kalesh APb51aa362014-05-09 13:29:19 +05302138 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07002139
Kalesh APb51aa362014-05-09 13:29:19 +05302140 wrb = wrb_from_mccq(adapter);
2141 if (!wrb) {
2142 status = -EBUSY;
2143 goto err;
2144 }
Sathya Perla3abcded2010-10-03 22:12:27 -07002145 req = embedded_payload(wrb);
2146
Somnath Kotur106df1e2011-10-27 07:12:13 +00002147 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302148 OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla3abcded2010-10-03 22:12:27 -07002149
2150 req->if_id = cpu_to_le32(adapter->if_handle);
Suresh Reddy594ad542013-04-25 23:03:20 +00002151 req->enable_rss = cpu_to_le16(rss_hash_opts);
Sathya Perla3abcded2010-10-03 22:12:27 -07002152 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
Suresh Reddy594ad542013-04-25 23:03:20 +00002153
Kalesh APb51aa362014-05-09 13:29:19 +05302154 if (!BEx_chip(adapter))
Suresh Reddy594ad542013-04-25 23:03:20 +00002155 req->hdr.version = 1;
2156
Sathya Perla3abcded2010-10-03 22:12:27 -07002157 memcpy(req->cpu_table, rsstable, table_size);
Venkata Duvvurue2557872014-04-21 15:38:00 +05302158 memcpy(req->hash, rss_hkey, RSS_HASH_KEY_LEN);
Sathya Perla3abcded2010-10-03 22:12:27 -07002159 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
2160
Kalesh APb51aa362014-05-09 13:29:19 +05302161 status = be_mcc_notify_wait(adapter);
2162err:
2163 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07002164 return status;
2165}
2166
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002167/* Uses sync mcc */
2168int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302169 u8 bcn, u8 sts, u8 state)
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002170{
2171 struct be_mcc_wrb *wrb;
2172 struct be_cmd_req_enable_disable_beacon *req;
2173 int status;
2174
2175 spin_lock_bh(&adapter->mcc_lock);
2176
2177 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002178 if (!wrb) {
2179 status = -EBUSY;
2180 goto err;
2181 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002182 req = embedded_payload(wrb);
2183
Somnath Kotur106df1e2011-10-27 07:12:13 +00002184 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302185 OPCODE_COMMON_ENABLE_DISABLE_BEACON,
2186 sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002187
2188 req->port_num = port_num;
2189 req->beacon_state = state;
2190 req->beacon_duration = bcn;
2191 req->status_duration = sts;
2192
2193 status = be_mcc_notify_wait(adapter);
2194
Sathya Perla713d03942009-11-22 22:02:45 +00002195err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002196 spin_unlock_bh(&adapter->mcc_lock);
2197 return status;
2198}
2199
2200/* Uses sync mcc */
2201int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
2202{
2203 struct be_mcc_wrb *wrb;
2204 struct be_cmd_req_get_beacon_state *req;
2205 int status;
2206
2207 spin_lock_bh(&adapter->mcc_lock);
2208
2209 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002210 if (!wrb) {
2211 status = -EBUSY;
2212 goto err;
2213 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002214 req = embedded_payload(wrb);
2215
Somnath Kotur106df1e2011-10-27 07:12:13 +00002216 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302217 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req),
2218 wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002219
2220 req->port_num = port_num;
2221
2222 status = be_mcc_notify_wait(adapter);
2223 if (!status) {
2224 struct be_cmd_resp_get_beacon_state *resp =
2225 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302226
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002227 *state = resp->beacon_state;
2228 }
2229
Sathya Perla713d03942009-11-22 22:02:45 +00002230err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002231 spin_unlock_bh(&adapter->mcc_lock);
2232 return status;
2233}
2234
Mark Leonarde36edd92014-09-12 17:39:18 +05302235/* Uses sync mcc */
2236int be_cmd_read_port_transceiver_data(struct be_adapter *adapter,
2237 u8 page_num, u8 *data)
2238{
2239 struct be_dma_mem cmd;
2240 struct be_mcc_wrb *wrb;
2241 struct be_cmd_req_port_type *req;
2242 int status;
2243
2244 if (page_num > TR_PAGE_A2)
2245 return -EINVAL;
2246
2247 cmd.size = sizeof(struct be_cmd_resp_port_type);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05302248 cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
2249 GFP_ATOMIC);
Mark Leonarde36edd92014-09-12 17:39:18 +05302250 if (!cmd.va) {
2251 dev_err(&adapter->pdev->dev, "Memory allocation failed\n");
2252 return -ENOMEM;
2253 }
Mark Leonarde36edd92014-09-12 17:39:18 +05302254
2255 spin_lock_bh(&adapter->mcc_lock);
2256
2257 wrb = wrb_from_mccq(adapter);
2258 if (!wrb) {
2259 status = -EBUSY;
2260 goto err;
2261 }
2262 req = cmd.va;
2263
2264 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2265 OPCODE_COMMON_READ_TRANSRECV_DATA,
2266 cmd.size, wrb, &cmd);
2267
2268 req->port = cpu_to_le32(adapter->hba_port_num);
2269 req->page_num = cpu_to_le32(page_num);
2270 status = be_mcc_notify_wait(adapter);
2271 if (!status) {
2272 struct be_cmd_resp_port_type *resp = cmd.va;
2273
2274 memcpy(data, resp->page_data, PAGE_DATA_LEN);
2275 }
2276err:
2277 spin_unlock_bh(&adapter->mcc_lock);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05302278 dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
Mark Leonarde36edd92014-09-12 17:39:18 +05302279 return status;
2280}
2281
Suresh Reddya23113b2015-12-30 01:28:59 -05002282static int lancer_cmd_write_object(struct be_adapter *adapter,
2283 struct be_dma_mem *cmd, u32 data_size,
2284 u32 data_offset, const char *obj_name,
2285 u32 *data_written, u8 *change_status,
2286 u8 *addn_status)
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002287{
2288 struct be_mcc_wrb *wrb;
2289 struct lancer_cmd_req_write_object *req;
2290 struct lancer_cmd_resp_write_object *resp;
2291 void *ctxt = NULL;
2292 int status;
2293
2294 spin_lock_bh(&adapter->mcc_lock);
2295 adapter->flash_status = 0;
2296
2297 wrb = wrb_from_mccq(adapter);
2298 if (!wrb) {
2299 status = -EBUSY;
2300 goto err_unlock;
2301 }
2302
2303 req = embedded_payload(wrb);
2304
Somnath Kotur106df1e2011-10-27 07:12:13 +00002305 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302306 OPCODE_COMMON_WRITE_OBJECT,
2307 sizeof(struct lancer_cmd_req_write_object), wrb,
2308 NULL);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002309
2310 ctxt = &req->context;
2311 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302312 write_length, ctxt, data_size);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002313
2314 if (data_size == 0)
2315 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302316 eof, ctxt, 1);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002317 else
2318 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302319 eof, ctxt, 0);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002320
2321 be_dws_cpu_to_le(ctxt, sizeof(req->context));
2322 req->write_offset = cpu_to_le32(data_offset);
Vasundhara Volam242eb472014-09-12 17:39:15 +05302323 strlcpy(req->object_name, obj_name, sizeof(req->object_name));
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002324 req->descriptor_count = cpu_to_le32(1);
2325 req->buf_len = cpu_to_le32(data_size);
2326 req->addr_low = cpu_to_le32((cmd->dma +
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302327 sizeof(struct lancer_cmd_req_write_object))
2328 & 0xFFFFFFFF);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002329 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
2330 sizeof(struct lancer_cmd_req_write_object)));
2331
Suresh Reddyefaa4082015-07-10 05:32:48 -04002332 status = be_mcc_notify(adapter);
2333 if (status)
2334 goto err_unlock;
2335
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002336 spin_unlock_bh(&adapter->mcc_lock);
2337
Suresh Reddy5eeff632014-01-06 13:02:24 +05302338 if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
Somnath Kotur701962d2013-05-02 03:36:34 +00002339 msecs_to_jiffies(60000)))
Kalesh APfd451602014-07-17 16:20:21 +05302340 status = -ETIMEDOUT;
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002341 else
2342 status = adapter->flash_status;
2343
2344 resp = embedded_payload(wrb);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002345 if (!status) {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002346 *data_written = le32_to_cpu(resp->actual_write_len);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002347 *change_status = resp->change_status;
2348 } else {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002349 *addn_status = resp->additional_status;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002350 }
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002351
2352 return status;
2353
2354err_unlock:
2355 spin_unlock_bh(&adapter->mcc_lock);
2356 return status;
2357}
2358
Ravikumar Nelavelli6809cee2014-09-12 17:39:19 +05302359int be_cmd_query_cable_type(struct be_adapter *adapter)
2360{
2361 u8 page_data[PAGE_DATA_LEN];
2362 int status;
2363
2364 status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
2365 page_data);
2366 if (!status) {
2367 switch (adapter->phy.interface_type) {
2368 case PHY_TYPE_QSFP:
2369 adapter->phy.cable_type =
2370 page_data[QSFP_PLUS_CABLE_TYPE_OFFSET];
2371 break;
2372 case PHY_TYPE_SFP_PLUS_10GB:
2373 adapter->phy.cable_type =
2374 page_data[SFP_PLUS_CABLE_TYPE_OFFSET];
2375 break;
2376 default:
2377 adapter->phy.cable_type = 0;
2378 break;
2379 }
2380 }
2381 return status;
2382}
2383
Vasundhara Volam21252372015-02-06 08:18:42 -05002384int be_cmd_query_sfp_info(struct be_adapter *adapter)
2385{
2386 u8 page_data[PAGE_DATA_LEN];
2387 int status;
2388
2389 status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
2390 page_data);
2391 if (!status) {
2392 strlcpy(adapter->phy.vendor_name, page_data +
2393 SFP_VENDOR_NAME_OFFSET, SFP_VENDOR_NAME_LEN - 1);
2394 strlcpy(adapter->phy.vendor_pn,
2395 page_data + SFP_VENDOR_PN_OFFSET,
2396 SFP_VENDOR_NAME_LEN - 1);
2397 }
2398
2399 return status;
2400}
2401
Suresh Reddya23113b2015-12-30 01:28:59 -05002402static int lancer_cmd_delete_object(struct be_adapter *adapter,
2403 const char *obj_name)
Kalesh APf0613382014-08-01 17:47:32 +05302404{
2405 struct lancer_cmd_req_delete_object *req;
2406 struct be_mcc_wrb *wrb;
2407 int status;
2408
2409 spin_lock_bh(&adapter->mcc_lock);
2410
2411 wrb = wrb_from_mccq(adapter);
2412 if (!wrb) {
2413 status = -EBUSY;
2414 goto err;
2415 }
2416
2417 req = embedded_payload(wrb);
2418
2419 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2420 OPCODE_COMMON_DELETE_OBJECT,
2421 sizeof(*req), wrb, NULL);
2422
Vasundhara Volam242eb472014-09-12 17:39:15 +05302423 strlcpy(req->object_name, obj_name, sizeof(req->object_name));
Kalesh APf0613382014-08-01 17:47:32 +05302424
2425 status = be_mcc_notify_wait(adapter);
2426err:
2427 spin_unlock_bh(&adapter->mcc_lock);
2428 return status;
2429}
2430
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002431int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302432 u32 data_size, u32 data_offset, const char *obj_name,
2433 u32 *data_read, u32 *eof, u8 *addn_status)
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002434{
2435 struct be_mcc_wrb *wrb;
2436 struct lancer_cmd_req_read_object *req;
2437 struct lancer_cmd_resp_read_object *resp;
2438 int status;
2439
2440 spin_lock_bh(&adapter->mcc_lock);
2441
2442 wrb = wrb_from_mccq(adapter);
2443 if (!wrb) {
2444 status = -EBUSY;
2445 goto err_unlock;
2446 }
2447
2448 req = embedded_payload(wrb);
2449
2450 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302451 OPCODE_COMMON_READ_OBJECT,
2452 sizeof(struct lancer_cmd_req_read_object), wrb,
2453 NULL);
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002454
2455 req->desired_read_len = cpu_to_le32(data_size);
2456 req->read_offset = cpu_to_le32(data_offset);
2457 strcpy(req->object_name, obj_name);
2458 req->descriptor_count = cpu_to_le32(1);
2459 req->buf_len = cpu_to_le32(data_size);
2460 req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
2461 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
2462
2463 status = be_mcc_notify_wait(adapter);
2464
2465 resp = embedded_payload(wrb);
2466 if (!status) {
2467 *data_read = le32_to_cpu(resp->actual_read_len);
2468 *eof = le32_to_cpu(resp->eof);
2469 } else {
2470 *addn_status = resp->additional_status;
2471 }
2472
2473err_unlock:
2474 spin_unlock_bh(&adapter->mcc_lock);
2475 return status;
2476}
2477
Suresh Reddya23113b2015-12-30 01:28:59 -05002478static int be_cmd_write_flashrom(struct be_adapter *adapter,
2479 struct be_dma_mem *cmd, u32 flash_type,
2480 u32 flash_opcode, u32 img_offset, u32 buf_size)
Ajit Khaparde84517482009-09-04 03:12:16 +00002481{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002482 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002483 struct be_cmd_write_flashrom *req;
Ajit Khaparde84517482009-09-04 03:12:16 +00002484 int status;
2485
Sathya Perlab31c50a2009-09-17 10:30:13 -07002486 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002487 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002488
2489 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002490 if (!wrb) {
2491 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002492 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00002493 }
2494 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002495
Somnath Kotur106df1e2011-10-27 07:12:13 +00002496 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302497 OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb,
2498 cmd);
Ajit Khaparde84517482009-09-04 03:12:16 +00002499
2500 req->params.op_type = cpu_to_le32(flash_type);
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002501 if (flash_type == OPTYPE_OFFSET_SPECIFIED)
2502 req->params.offset = cpu_to_le32(img_offset);
2503
Ajit Khaparde84517482009-09-04 03:12:16 +00002504 req->params.op_code = cpu_to_le32(flash_opcode);
2505 req->params.data_buf_size = cpu_to_le32(buf_size);
2506
Suresh Reddyefaa4082015-07-10 05:32:48 -04002507 status = be_mcc_notify(adapter);
2508 if (status)
2509 goto err_unlock;
2510
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002511 spin_unlock_bh(&adapter->mcc_lock);
2512
Suresh Reddy5eeff632014-01-06 13:02:24 +05302513 if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
2514 msecs_to_jiffies(40000)))
Kalesh APfd451602014-07-17 16:20:21 +05302515 status = -ETIMEDOUT;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002516 else
2517 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00002518
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002519 return status;
2520
2521err_unlock:
2522 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00002523 return status;
2524}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002525
Suresh Reddya23113b2015-12-30 01:28:59 -05002526static int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
2527 u16 img_optype, u32 img_offset, u32 crc_offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002528{
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002529 struct be_cmd_read_flash_crc *req;
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002530 struct be_mcc_wrb *wrb;
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002531 int status;
2532
2533 spin_lock_bh(&adapter->mcc_lock);
2534
2535 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002536 if (!wrb) {
2537 status = -EBUSY;
2538 goto err;
2539 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002540 req = embedded_payload(wrb);
2541
Somnath Kotur106df1e2011-10-27 07:12:13 +00002542 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002543 OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
2544 wrb, NULL);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002545
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002546 req->params.op_type = cpu_to_le32(img_optype);
2547 if (img_optype == OPTYPE_OFFSET_SPECIFIED)
2548 req->params.offset = cpu_to_le32(img_offset + crc_offset);
2549 else
2550 req->params.offset = cpu_to_le32(crc_offset);
2551
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002552 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00002553 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002554
2555 status = be_mcc_notify_wait(adapter);
2556 if (!status)
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002557 memcpy(flashed_crc, req->crc, 4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002558
Sathya Perla713d03942009-11-22 22:02:45 +00002559err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002560 spin_unlock_bh(&adapter->mcc_lock);
2561 return status;
2562}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002563
Suresh Reddya23113b2015-12-30 01:28:59 -05002564static char flash_cookie[2][16] = {"*** SE FLAS", "H DIRECTORY *** "};
2565
2566static bool phy_flashing_required(struct be_adapter *adapter)
2567{
2568 return (adapter->phy.phy_type == PHY_TYPE_TN_8022 &&
2569 adapter->phy.interface_type == PHY_TYPE_BASET_10GB);
2570}
2571
2572static bool is_comp_in_ufi(struct be_adapter *adapter,
2573 struct flash_section_info *fsec, int type)
2574{
2575 int i = 0, img_type = 0;
2576 struct flash_section_info_g2 *fsec_g2 = NULL;
2577
2578 if (BE2_chip(adapter))
2579 fsec_g2 = (struct flash_section_info_g2 *)fsec;
2580
2581 for (i = 0; i < MAX_FLASH_COMP; i++) {
2582 if (fsec_g2)
2583 img_type = le32_to_cpu(fsec_g2->fsec_entry[i].type);
2584 else
2585 img_type = le32_to_cpu(fsec->fsec_entry[i].type);
2586
2587 if (img_type == type)
2588 return true;
2589 }
2590 return false;
2591}
2592
2593static struct flash_section_info *get_fsec_info(struct be_adapter *adapter,
2594 int header_size,
2595 const struct firmware *fw)
2596{
2597 struct flash_section_info *fsec = NULL;
2598 const u8 *p = fw->data;
2599
2600 p += header_size;
2601 while (p < (fw->data + fw->size)) {
2602 fsec = (struct flash_section_info *)p;
2603 if (!memcmp(flash_cookie, fsec->cookie, sizeof(flash_cookie)))
2604 return fsec;
2605 p += 32;
2606 }
2607 return NULL;
2608}
2609
2610static int be_check_flash_crc(struct be_adapter *adapter, const u8 *p,
2611 u32 img_offset, u32 img_size, int hdr_size,
2612 u16 img_optype, bool *crc_match)
2613{
2614 u32 crc_offset;
2615 int status;
2616 u8 crc[4];
2617
2618 status = be_cmd_get_flash_crc(adapter, crc, img_optype, img_offset,
2619 img_size - 4);
2620 if (status)
2621 return status;
2622
2623 crc_offset = hdr_size + img_offset + img_size - 4;
2624
2625 /* Skip flashing, if crc of flashed region matches */
2626 if (!memcmp(crc, p + crc_offset, 4))
2627 *crc_match = true;
2628 else
2629 *crc_match = false;
2630
2631 return status;
2632}
2633
2634static int be_flash(struct be_adapter *adapter, const u8 *img,
2635 struct be_dma_mem *flash_cmd, int optype, int img_size,
2636 u32 img_offset)
2637{
2638 u32 flash_op, num_bytes, total_bytes = img_size, bytes_sent = 0;
2639 struct be_cmd_write_flashrom *req = flash_cmd->va;
2640 int status;
2641
2642 while (total_bytes) {
2643 num_bytes = min_t(u32, 32 * 1024, total_bytes);
2644
2645 total_bytes -= num_bytes;
2646
2647 if (!total_bytes) {
2648 if (optype == OPTYPE_PHY_FW)
2649 flash_op = FLASHROM_OPER_PHY_FLASH;
2650 else
2651 flash_op = FLASHROM_OPER_FLASH;
2652 } else {
2653 if (optype == OPTYPE_PHY_FW)
2654 flash_op = FLASHROM_OPER_PHY_SAVE;
2655 else
2656 flash_op = FLASHROM_OPER_SAVE;
2657 }
2658
2659 memcpy(req->data_buf, img, num_bytes);
2660 img += num_bytes;
2661 status = be_cmd_write_flashrom(adapter, flash_cmd, optype,
2662 flash_op, img_offset +
2663 bytes_sent, num_bytes);
2664 if (base_status(status) == MCC_STATUS_ILLEGAL_REQUEST &&
2665 optype == OPTYPE_PHY_FW)
2666 break;
2667 else if (status)
2668 return status;
2669
2670 bytes_sent += num_bytes;
2671 }
2672 return 0;
2673}
2674
2675/* For BE2, BE3 and BE3-R */
2676static int be_flash_BEx(struct be_adapter *adapter,
2677 const struct firmware *fw,
2678 struct be_dma_mem *flash_cmd, int num_of_images)
2679{
2680 int img_hdrs_size = (num_of_images * sizeof(struct image_hdr));
2681 struct device *dev = &adapter->pdev->dev;
2682 struct flash_section_info *fsec = NULL;
2683 int status, i, filehdr_size, num_comp;
2684 const struct flash_comp *pflashcomp;
2685 bool crc_match;
2686 const u8 *p;
2687
2688 struct flash_comp gen3_flash_types[] = {
2689 { BE3_ISCSI_PRIMARY_IMAGE_START, OPTYPE_ISCSI_ACTIVE,
2690 BE3_COMP_MAX_SIZE, IMAGE_FIRMWARE_ISCSI},
2691 { BE3_REDBOOT_START, OPTYPE_REDBOOT,
2692 BE3_REDBOOT_COMP_MAX_SIZE, IMAGE_BOOT_CODE},
2693 { BE3_ISCSI_BIOS_START, OPTYPE_BIOS,
2694 BE3_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_ISCSI},
2695 { BE3_PXE_BIOS_START, OPTYPE_PXE_BIOS,
2696 BE3_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_PXE},
2697 { BE3_FCOE_BIOS_START, OPTYPE_FCOE_BIOS,
2698 BE3_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_FCOE},
2699 { BE3_ISCSI_BACKUP_IMAGE_START, OPTYPE_ISCSI_BACKUP,
2700 BE3_COMP_MAX_SIZE, IMAGE_FIRMWARE_BACKUP_ISCSI},
2701 { BE3_FCOE_PRIMARY_IMAGE_START, OPTYPE_FCOE_FW_ACTIVE,
2702 BE3_COMP_MAX_SIZE, IMAGE_FIRMWARE_FCOE},
2703 { BE3_FCOE_BACKUP_IMAGE_START, OPTYPE_FCOE_FW_BACKUP,
2704 BE3_COMP_MAX_SIZE, IMAGE_FIRMWARE_BACKUP_FCOE},
2705 { BE3_NCSI_START, OPTYPE_NCSI_FW,
2706 BE3_NCSI_COMP_MAX_SIZE, IMAGE_NCSI},
2707 { BE3_PHY_FW_START, OPTYPE_PHY_FW,
2708 BE3_PHY_FW_COMP_MAX_SIZE, IMAGE_FIRMWARE_PHY}
2709 };
2710
2711 struct flash_comp gen2_flash_types[] = {
2712 { BE2_ISCSI_PRIMARY_IMAGE_START, OPTYPE_ISCSI_ACTIVE,
2713 BE2_COMP_MAX_SIZE, IMAGE_FIRMWARE_ISCSI},
2714 { BE2_REDBOOT_START, OPTYPE_REDBOOT,
2715 BE2_REDBOOT_COMP_MAX_SIZE, IMAGE_BOOT_CODE},
2716 { BE2_ISCSI_BIOS_START, OPTYPE_BIOS,
2717 BE2_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_ISCSI},
2718 { BE2_PXE_BIOS_START, OPTYPE_PXE_BIOS,
2719 BE2_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_PXE},
2720 { BE2_FCOE_BIOS_START, OPTYPE_FCOE_BIOS,
2721 BE2_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_FCOE},
2722 { BE2_ISCSI_BACKUP_IMAGE_START, OPTYPE_ISCSI_BACKUP,
2723 BE2_COMP_MAX_SIZE, IMAGE_FIRMWARE_BACKUP_ISCSI},
2724 { BE2_FCOE_PRIMARY_IMAGE_START, OPTYPE_FCOE_FW_ACTIVE,
2725 BE2_COMP_MAX_SIZE, IMAGE_FIRMWARE_FCOE},
2726 { BE2_FCOE_BACKUP_IMAGE_START, OPTYPE_FCOE_FW_BACKUP,
2727 BE2_COMP_MAX_SIZE, IMAGE_FIRMWARE_BACKUP_FCOE}
2728 };
2729
2730 if (BE3_chip(adapter)) {
2731 pflashcomp = gen3_flash_types;
2732 filehdr_size = sizeof(struct flash_file_hdr_g3);
2733 num_comp = ARRAY_SIZE(gen3_flash_types);
2734 } else {
2735 pflashcomp = gen2_flash_types;
2736 filehdr_size = sizeof(struct flash_file_hdr_g2);
2737 num_comp = ARRAY_SIZE(gen2_flash_types);
2738 img_hdrs_size = 0;
2739 }
2740
2741 /* Get flash section info*/
2742 fsec = get_fsec_info(adapter, filehdr_size + img_hdrs_size, fw);
2743 if (!fsec) {
2744 dev_err(dev, "Invalid Cookie. FW image may be corrupted\n");
2745 return -1;
2746 }
2747 for (i = 0; i < num_comp; i++) {
2748 if (!is_comp_in_ufi(adapter, fsec, pflashcomp[i].img_type))
2749 continue;
2750
2751 if ((pflashcomp[i].optype == OPTYPE_NCSI_FW) &&
2752 memcmp(adapter->fw_ver, "3.102.148.0", 11) < 0)
2753 continue;
2754
2755 if (pflashcomp[i].optype == OPTYPE_PHY_FW &&
2756 !phy_flashing_required(adapter))
2757 continue;
2758
2759 if (pflashcomp[i].optype == OPTYPE_REDBOOT) {
2760 status = be_check_flash_crc(adapter, fw->data,
2761 pflashcomp[i].offset,
2762 pflashcomp[i].size,
2763 filehdr_size +
2764 img_hdrs_size,
2765 OPTYPE_REDBOOT, &crc_match);
2766 if (status) {
2767 dev_err(dev,
2768 "Could not get CRC for 0x%x region\n",
2769 pflashcomp[i].optype);
2770 continue;
2771 }
2772
2773 if (crc_match)
2774 continue;
2775 }
2776
2777 p = fw->data + filehdr_size + pflashcomp[i].offset +
2778 img_hdrs_size;
2779 if (p + pflashcomp[i].size > fw->data + fw->size)
2780 return -1;
2781
2782 status = be_flash(adapter, p, flash_cmd, pflashcomp[i].optype,
2783 pflashcomp[i].size, 0);
2784 if (status) {
2785 dev_err(dev, "Flashing section type 0x%x failed\n",
2786 pflashcomp[i].img_type);
2787 return status;
2788 }
2789 }
2790 return 0;
2791}
2792
2793static u16 be_get_img_optype(struct flash_section_entry fsec_entry)
2794{
2795 u32 img_type = le32_to_cpu(fsec_entry.type);
2796 u16 img_optype = le16_to_cpu(fsec_entry.optype);
2797
2798 if (img_optype != 0xFFFF)
2799 return img_optype;
2800
2801 switch (img_type) {
2802 case IMAGE_FIRMWARE_ISCSI:
2803 img_optype = OPTYPE_ISCSI_ACTIVE;
2804 break;
2805 case IMAGE_BOOT_CODE:
2806 img_optype = OPTYPE_REDBOOT;
2807 break;
2808 case IMAGE_OPTION_ROM_ISCSI:
2809 img_optype = OPTYPE_BIOS;
2810 break;
2811 case IMAGE_OPTION_ROM_PXE:
2812 img_optype = OPTYPE_PXE_BIOS;
2813 break;
2814 case IMAGE_OPTION_ROM_FCOE:
2815 img_optype = OPTYPE_FCOE_BIOS;
2816 break;
2817 case IMAGE_FIRMWARE_BACKUP_ISCSI:
2818 img_optype = OPTYPE_ISCSI_BACKUP;
2819 break;
2820 case IMAGE_NCSI:
2821 img_optype = OPTYPE_NCSI_FW;
2822 break;
2823 case IMAGE_FLASHISM_JUMPVECTOR:
2824 img_optype = OPTYPE_FLASHISM_JUMPVECTOR;
2825 break;
2826 case IMAGE_FIRMWARE_PHY:
2827 img_optype = OPTYPE_SH_PHY_FW;
2828 break;
2829 case IMAGE_REDBOOT_DIR:
2830 img_optype = OPTYPE_REDBOOT_DIR;
2831 break;
2832 case IMAGE_REDBOOT_CONFIG:
2833 img_optype = OPTYPE_REDBOOT_CONFIG;
2834 break;
2835 case IMAGE_UFI_DIR:
2836 img_optype = OPTYPE_UFI_DIR;
2837 break;
2838 default:
2839 break;
2840 }
2841
2842 return img_optype;
2843}
2844
2845static int be_flash_skyhawk(struct be_adapter *adapter,
2846 const struct firmware *fw,
2847 struct be_dma_mem *flash_cmd, int num_of_images)
2848{
2849 int img_hdrs_size = num_of_images * sizeof(struct image_hdr);
2850 bool crc_match, old_fw_img, flash_offset_support = true;
2851 struct device *dev = &adapter->pdev->dev;
2852 struct flash_section_info *fsec = NULL;
2853 u32 img_offset, img_size, img_type;
2854 u16 img_optype, flash_optype;
2855 int status, i, filehdr_size;
2856 const u8 *p;
2857
2858 filehdr_size = sizeof(struct flash_file_hdr_g3);
2859 fsec = get_fsec_info(adapter, filehdr_size + img_hdrs_size, fw);
2860 if (!fsec) {
2861 dev_err(dev, "Invalid Cookie. FW image may be corrupted\n");
2862 return -EINVAL;
2863 }
2864
2865retry_flash:
2866 for (i = 0; i < le32_to_cpu(fsec->fsec_hdr.num_images); i++) {
2867 img_offset = le32_to_cpu(fsec->fsec_entry[i].offset);
2868 img_size = le32_to_cpu(fsec->fsec_entry[i].pad_size);
2869 img_type = le32_to_cpu(fsec->fsec_entry[i].type);
2870 img_optype = be_get_img_optype(fsec->fsec_entry[i]);
2871 old_fw_img = fsec->fsec_entry[i].optype == 0xFFFF;
2872
2873 if (img_optype == 0xFFFF)
2874 continue;
2875
2876 if (flash_offset_support)
2877 flash_optype = OPTYPE_OFFSET_SPECIFIED;
2878 else
2879 flash_optype = img_optype;
2880
2881 /* Don't bother verifying CRC if an old FW image is being
2882 * flashed
2883 */
2884 if (old_fw_img)
2885 goto flash;
2886
2887 status = be_check_flash_crc(adapter, fw->data, img_offset,
2888 img_size, filehdr_size +
2889 img_hdrs_size, flash_optype,
2890 &crc_match);
2891 if (base_status(status) == MCC_STATUS_ILLEGAL_REQUEST ||
2892 base_status(status) == MCC_STATUS_ILLEGAL_FIELD) {
2893 /* The current FW image on the card does not support
2894 * OFFSET based flashing. Retry using older mechanism
2895 * of OPTYPE based flashing
2896 */
2897 if (flash_optype == OPTYPE_OFFSET_SPECIFIED) {
2898 flash_offset_support = false;
2899 goto retry_flash;
2900 }
2901
2902 /* The current FW image on the card does not recognize
2903 * the new FLASH op_type. The FW download is partially
2904 * complete. Reboot the server now to enable FW image
2905 * to recognize the new FLASH op_type. To complete the
2906 * remaining process, download the same FW again after
2907 * the reboot.
2908 */
2909 dev_err(dev, "Flash incomplete. Reset the server\n");
2910 dev_err(dev, "Download FW image again after reset\n");
2911 return -EAGAIN;
2912 } else if (status) {
2913 dev_err(dev, "Could not get CRC for 0x%x region\n",
2914 img_optype);
2915 return -EFAULT;
2916 }
2917
2918 if (crc_match)
2919 continue;
2920
2921flash:
2922 p = fw->data + filehdr_size + img_offset + img_hdrs_size;
2923 if (p + img_size > fw->data + fw->size)
2924 return -1;
2925
2926 status = be_flash(adapter, p, flash_cmd, flash_optype, img_size,
2927 img_offset);
2928
2929 /* The current FW image on the card does not support OFFSET
2930 * based flashing. Retry using older mechanism of OPTYPE based
2931 * flashing
2932 */
2933 if (base_status(status) == MCC_STATUS_ILLEGAL_FIELD &&
2934 flash_optype == OPTYPE_OFFSET_SPECIFIED) {
2935 flash_offset_support = false;
2936 goto retry_flash;
2937 }
2938
2939 /* For old FW images ignore ILLEGAL_FIELD error or errors on
2940 * UFI_DIR region
2941 */
2942 if (old_fw_img &&
2943 (base_status(status) == MCC_STATUS_ILLEGAL_FIELD ||
2944 (img_optype == OPTYPE_UFI_DIR &&
2945 base_status(status) == MCC_STATUS_FAILED))) {
2946 continue;
2947 } else if (status) {
2948 dev_err(dev, "Flashing section type 0x%x failed\n",
2949 img_type);
Suresh Reddy6b525782015-12-30 01:29:00 -05002950
2951 switch (addl_status(status)) {
2952 case MCC_ADDL_STATUS_MISSING_SIGNATURE:
2953 dev_err(dev,
2954 "Digital signature missing in FW\n");
2955 return -EINVAL;
2956 case MCC_ADDL_STATUS_INVALID_SIGNATURE:
2957 dev_err(dev,
2958 "Invalid digital signature in FW\n");
2959 return -EINVAL;
2960 default:
2961 return -EFAULT;
2962 }
Suresh Reddya23113b2015-12-30 01:28:59 -05002963 }
2964 }
2965 return 0;
2966}
2967
2968int lancer_fw_download(struct be_adapter *adapter,
2969 const struct firmware *fw)
2970{
2971 struct device *dev = &adapter->pdev->dev;
2972 struct be_dma_mem flash_cmd;
2973 const u8 *data_ptr = NULL;
2974 u8 *dest_image_ptr = NULL;
2975 size_t image_size = 0;
2976 u32 chunk_size = 0;
2977 u32 data_written = 0;
2978 u32 offset = 0;
2979 int status = 0;
2980 u8 add_status = 0;
2981 u8 change_status;
2982
2983 if (!IS_ALIGNED(fw->size, sizeof(u32))) {
2984 dev_err(dev, "FW image size should be multiple of 4\n");
2985 return -EINVAL;
2986 }
2987
2988 flash_cmd.size = sizeof(struct lancer_cmd_req_write_object)
2989 + LANCER_FW_DOWNLOAD_CHUNK;
2990 flash_cmd.va = dma_zalloc_coherent(dev, flash_cmd.size,
2991 &flash_cmd.dma, GFP_KERNEL);
2992 if (!flash_cmd.va)
2993 return -ENOMEM;
2994
2995 dest_image_ptr = flash_cmd.va +
2996 sizeof(struct lancer_cmd_req_write_object);
2997 image_size = fw->size;
2998 data_ptr = fw->data;
2999
3000 while (image_size) {
3001 chunk_size = min_t(u32, image_size, LANCER_FW_DOWNLOAD_CHUNK);
3002
3003 /* Copy the image chunk content. */
3004 memcpy(dest_image_ptr, data_ptr, chunk_size);
3005
3006 status = lancer_cmd_write_object(adapter, &flash_cmd,
3007 chunk_size, offset,
3008 LANCER_FW_DOWNLOAD_LOCATION,
3009 &data_written, &change_status,
3010 &add_status);
3011 if (status)
3012 break;
3013
3014 offset += data_written;
3015 data_ptr += data_written;
3016 image_size -= data_written;
3017 }
3018
3019 if (!status) {
3020 /* Commit the FW written */
3021 status = lancer_cmd_write_object(adapter, &flash_cmd,
3022 0, offset,
3023 LANCER_FW_DOWNLOAD_LOCATION,
3024 &data_written, &change_status,
3025 &add_status);
3026 }
3027
3028 dma_free_coherent(dev, flash_cmd.size, flash_cmd.va, flash_cmd.dma);
3029 if (status) {
3030 dev_err(dev, "Firmware load error\n");
3031 return be_cmd_status(status);
3032 }
3033
3034 dev_info(dev, "Firmware flashed successfully\n");
3035
3036 if (change_status == LANCER_FW_RESET_NEEDED) {
3037 dev_info(dev, "Resetting adapter to activate new FW\n");
3038 status = lancer_physdev_ctrl(adapter,
3039 PHYSDEV_CONTROL_FW_RESET_MASK);
3040 if (status) {
3041 dev_err(dev, "Adapter busy, could not reset FW\n");
3042 dev_err(dev, "Reboot server to activate new FW\n");
3043 }
3044 } else if (change_status != LANCER_NO_RESET_NEEDED) {
3045 dev_info(dev, "Reboot server to activate new FW\n");
3046 }
3047
3048 return 0;
3049}
3050
3051/* Check if the flash image file is compatible with the adapter that
3052 * is being flashed.
3053 */
3054static bool be_check_ufi_compatibility(struct be_adapter *adapter,
3055 struct flash_file_hdr_g3 *fhdr)
3056{
3057 if (!fhdr) {
3058 dev_err(&adapter->pdev->dev, "Invalid FW UFI file");
3059 return false;
3060 }
3061
3062 /* First letter of the build version is used to identify
3063 * which chip this image file is meant for.
3064 */
3065 switch (fhdr->build[0]) {
3066 case BLD_STR_UFI_TYPE_SH:
3067 if (!skyhawk_chip(adapter))
3068 return false;
3069 break;
3070 case BLD_STR_UFI_TYPE_BE3:
3071 if (!BE3_chip(adapter))
3072 return false;
3073 break;
3074 case BLD_STR_UFI_TYPE_BE2:
3075 if (!BE2_chip(adapter))
3076 return false;
3077 break;
3078 default:
3079 return false;
3080 }
3081
3082 /* In BE3 FW images the "asic_type_rev" field doesn't track the
3083 * asic_rev of the chips it is compatible with.
3084 * When asic_type_rev is 0 the image is compatible only with
3085 * pre-BE3-R chips (asic_rev < 0x10)
3086 */
3087 if (BEx_chip(adapter) && fhdr->asic_type_rev == 0)
3088 return adapter->asic_rev < 0x10;
3089 else
3090 return (fhdr->asic_type_rev >= adapter->asic_rev);
3091}
3092
3093int be_fw_download(struct be_adapter *adapter, const struct firmware *fw)
3094{
3095 struct device *dev = &adapter->pdev->dev;
3096 struct flash_file_hdr_g3 *fhdr3;
3097 struct image_hdr *img_hdr_ptr;
3098 int status = 0, i, num_imgs;
3099 struct be_dma_mem flash_cmd;
3100
3101 fhdr3 = (struct flash_file_hdr_g3 *)fw->data;
3102 if (!be_check_ufi_compatibility(adapter, fhdr3)) {
3103 dev_err(dev, "Flash image is not compatible with adapter\n");
3104 return -EINVAL;
3105 }
3106
3107 flash_cmd.size = sizeof(struct be_cmd_write_flashrom);
3108 flash_cmd.va = dma_zalloc_coherent(dev, flash_cmd.size, &flash_cmd.dma,
3109 GFP_KERNEL);
3110 if (!flash_cmd.va)
3111 return -ENOMEM;
3112
3113 num_imgs = le32_to_cpu(fhdr3->num_imgs);
3114 for (i = 0; i < num_imgs; i++) {
3115 img_hdr_ptr = (struct image_hdr *)(fw->data +
3116 (sizeof(struct flash_file_hdr_g3) +
3117 i * sizeof(struct image_hdr)));
3118 if (!BE2_chip(adapter) &&
3119 le32_to_cpu(img_hdr_ptr->imageid) != 1)
3120 continue;
3121
3122 if (skyhawk_chip(adapter))
3123 status = be_flash_skyhawk(adapter, fw, &flash_cmd,
3124 num_imgs);
3125 else
3126 status = be_flash_BEx(adapter, fw, &flash_cmd,
3127 num_imgs);
3128 }
3129
3130 dma_free_coherent(dev, flash_cmd.size, flash_cmd.va, flash_cmd.dma);
3131 if (!status)
3132 dev_info(dev, "Firmware flashed successfully\n");
3133
3134 return status;
3135}
3136
Dan Carpenterc196b022010-05-26 04:47:39 +00003137int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303138 struct be_dma_mem *nonemb_cmd)
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00003139{
3140 struct be_mcc_wrb *wrb;
3141 struct be_cmd_req_acpi_wol_magic_config *req;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00003142 int status;
3143
3144 spin_lock_bh(&adapter->mcc_lock);
3145
3146 wrb = wrb_from_mccq(adapter);
3147 if (!wrb) {
3148 status = -EBUSY;
3149 goto err;
3150 }
3151 req = nonemb_cmd->va;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00003152
Somnath Kotur106df1e2011-10-27 07:12:13 +00003153 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303154 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req),
3155 wrb, nonemb_cmd);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00003156 memcpy(req->magic_mac, mac, ETH_ALEN);
3157
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00003158 status = be_mcc_notify_wait(adapter);
3159
3160err:
3161 spin_unlock_bh(&adapter->mcc_lock);
3162 return status;
3163}
Suresh Rff33a6e2009-12-03 16:15:52 -08003164
Sarveshwar Bandifced9992009-12-23 04:41:44 +00003165int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
3166 u8 loopback_type, u8 enable)
3167{
3168 struct be_mcc_wrb *wrb;
3169 struct be_cmd_req_set_lmode *req;
3170 int status;
3171
3172 spin_lock_bh(&adapter->mcc_lock);
3173
3174 wrb = wrb_from_mccq(adapter);
3175 if (!wrb) {
3176 status = -EBUSY;
Suresh Reddy9c855972015-07-10 05:32:50 -04003177 goto err_unlock;
Sarveshwar Bandifced9992009-12-23 04:41:44 +00003178 }
3179
3180 req = embedded_payload(wrb);
3181
Somnath Kotur106df1e2011-10-27 07:12:13 +00003182 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303183 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req),
3184 wrb, NULL);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00003185
3186 req->src_port = port_num;
3187 req->dest_port = port_num;
3188 req->loopback_type = loopback_type;
3189 req->loopback_state = enable;
3190
Suresh Reddy9c855972015-07-10 05:32:50 -04003191 status = be_mcc_notify(adapter);
3192 if (status)
3193 goto err_unlock;
3194
3195 spin_unlock_bh(&adapter->mcc_lock);
3196
3197 if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
3198 msecs_to_jiffies(SET_LB_MODE_TIMEOUT)))
3199 status = -ETIMEDOUT;
3200
3201 return status;
3202
3203err_unlock:
Sarveshwar Bandifced9992009-12-23 04:41:44 +00003204 spin_unlock_bh(&adapter->mcc_lock);
3205 return status;
3206}
3207
Suresh Rff33a6e2009-12-03 16:15:52 -08003208int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303209 u32 loopback_type, u32 pkt_size, u32 num_pkts,
3210 u64 pattern)
Suresh Rff33a6e2009-12-03 16:15:52 -08003211{
3212 struct be_mcc_wrb *wrb;
3213 struct be_cmd_req_loopback_test *req;
Suresh Reddy5eeff632014-01-06 13:02:24 +05303214 struct be_cmd_resp_loopback_test *resp;
Suresh Rff33a6e2009-12-03 16:15:52 -08003215 int status;
3216
3217 spin_lock_bh(&adapter->mcc_lock);
3218
3219 wrb = wrb_from_mccq(adapter);
3220 if (!wrb) {
3221 status = -EBUSY;
3222 goto err;
3223 }
3224
3225 req = embedded_payload(wrb);
3226
Somnath Kotur106df1e2011-10-27 07:12:13 +00003227 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303228 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb,
3229 NULL);
Suresh Rff33a6e2009-12-03 16:15:52 -08003230
Suresh Reddy5eeff632014-01-06 13:02:24 +05303231 req->hdr.timeout = cpu_to_le32(15);
Suresh Rff33a6e2009-12-03 16:15:52 -08003232 req->pattern = cpu_to_le64(pattern);
3233 req->src_port = cpu_to_le32(port_num);
3234 req->dest_port = cpu_to_le32(port_num);
3235 req->pkt_size = cpu_to_le32(pkt_size);
3236 req->num_pkts = cpu_to_le32(num_pkts);
3237 req->loopback_type = cpu_to_le32(loopback_type);
3238
Suresh Reddyefaa4082015-07-10 05:32:48 -04003239 status = be_mcc_notify(adapter);
3240 if (status)
3241 goto err;
Suresh Rff33a6e2009-12-03 16:15:52 -08003242
Suresh Reddy5eeff632014-01-06 13:02:24 +05303243 spin_unlock_bh(&adapter->mcc_lock);
3244
3245 wait_for_completion(&adapter->et_cmd_compl);
3246 resp = embedded_payload(wrb);
3247 status = le32_to_cpu(resp->status);
3248
3249 return status;
Suresh Rff33a6e2009-12-03 16:15:52 -08003250err:
3251 spin_unlock_bh(&adapter->mcc_lock);
3252 return status;
3253}
3254
3255int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303256 u32 byte_cnt, struct be_dma_mem *cmd)
Suresh Rff33a6e2009-12-03 16:15:52 -08003257{
3258 struct be_mcc_wrb *wrb;
3259 struct be_cmd_req_ddrdma_test *req;
Suresh Rff33a6e2009-12-03 16:15:52 -08003260 int status;
3261 int i, j = 0;
3262
3263 spin_lock_bh(&adapter->mcc_lock);
3264
3265 wrb = wrb_from_mccq(adapter);
3266 if (!wrb) {
3267 status = -EBUSY;
3268 goto err;
3269 }
3270 req = cmd->va;
Somnath Kotur106df1e2011-10-27 07:12:13 +00003271 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303272 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb,
3273 cmd);
Suresh Rff33a6e2009-12-03 16:15:52 -08003274
3275 req->pattern = cpu_to_le64(pattern);
3276 req->byte_count = cpu_to_le32(byte_cnt);
3277 for (i = 0; i < byte_cnt; i++) {
3278 req->snd_buff[i] = (u8)(pattern >> (j*8));
3279 j++;
3280 if (j > 7)
3281 j = 0;
3282 }
3283
3284 status = be_mcc_notify_wait(adapter);
3285
3286 if (!status) {
3287 struct be_cmd_resp_ddrdma_test *resp;
Kalesh AP03d28ff2014-09-19 15:46:56 +05303288
Suresh Rff33a6e2009-12-03 16:15:52 -08003289 resp = cmd->va;
3290 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
Kalesh APcd3307aa2014-09-19 15:47:02 +05303291 resp->snd_err) {
Suresh Rff33a6e2009-12-03 16:15:52 -08003292 status = -1;
3293 }
3294 }
3295
3296err:
3297 spin_unlock_bh(&adapter->mcc_lock);
3298 return status;
3299}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08003300
Dan Carpenterc196b022010-05-26 04:47:39 +00003301int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303302 struct be_dma_mem *nonemb_cmd)
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08003303{
3304 struct be_mcc_wrb *wrb;
3305 struct be_cmd_req_seeprom_read *req;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08003306 int status;
3307
3308 spin_lock_bh(&adapter->mcc_lock);
3309
3310 wrb = wrb_from_mccq(adapter);
Ajit Khapardee45ff012011-02-04 17:18:28 +00003311 if (!wrb) {
3312 status = -EBUSY;
3313 goto err;
3314 }
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08003315 req = nonemb_cmd->va;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08003316
Somnath Kotur106df1e2011-10-27 07:12:13 +00003317 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303318 OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
3319 nonemb_cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08003320
3321 status = be_mcc_notify_wait(adapter);
3322
Ajit Khapardee45ff012011-02-04 17:18:28 +00003323err:
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08003324 spin_unlock_bh(&adapter->mcc_lock);
3325 return status;
3326}
Ajit Khapardeee3cb622010-07-01 03:51:00 +00003327
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00003328int be_cmd_get_phy_info(struct be_adapter *adapter)
Ajit Khapardeee3cb622010-07-01 03:51:00 +00003329{
3330 struct be_mcc_wrb *wrb;
3331 struct be_cmd_req_get_phy_info *req;
Sathya Perla306f1342011-08-02 19:57:45 +00003332 struct be_dma_mem cmd;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00003333 int status;
3334
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00003335 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
3336 CMD_SUBSYSTEM_COMMON))
3337 return -EPERM;
3338
Ajit Khapardeee3cb622010-07-01 03:51:00 +00003339 spin_lock_bh(&adapter->mcc_lock);
3340
3341 wrb = wrb_from_mccq(adapter);
3342 if (!wrb) {
3343 status = -EBUSY;
3344 goto err;
3345 }
Sathya Perla306f1342011-08-02 19:57:45 +00003346 cmd.size = sizeof(struct be_cmd_req_get_phy_info);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05303347 cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
3348 GFP_ATOMIC);
Sathya Perla306f1342011-08-02 19:57:45 +00003349 if (!cmd.va) {
3350 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
3351 status = -ENOMEM;
3352 goto err;
3353 }
Ajit Khapardeee3cb622010-07-01 03:51:00 +00003354
Sathya Perla306f1342011-08-02 19:57:45 +00003355 req = cmd.va;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00003356
Somnath Kotur106df1e2011-10-27 07:12:13 +00003357 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303358 OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
3359 wrb, &cmd);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00003360
3361 status = be_mcc_notify_wait(adapter);
Sathya Perla306f1342011-08-02 19:57:45 +00003362 if (!status) {
3363 struct be_phy_info *resp_phy_info =
3364 cmd.va + sizeof(struct be_cmd_req_hdr);
Kalesh AP03d28ff2014-09-19 15:46:56 +05303365
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00003366 adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
3367 adapter->phy.interface_type =
Sathya Perla306f1342011-08-02 19:57:45 +00003368 le16_to_cpu(resp_phy_info->interface_type);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00003369 adapter->phy.auto_speeds_supported =
3370 le16_to_cpu(resp_phy_info->auto_speeds_supported);
3371 adapter->phy.fixed_speeds_supported =
3372 le16_to_cpu(resp_phy_info->fixed_speeds_supported);
3373 adapter->phy.misc_params =
3374 le32_to_cpu(resp_phy_info->misc_params);
Vasundhara Volam68cb7e42013-08-06 09:27:18 +05303375
3376 if (BE2_chip(adapter)) {
3377 adapter->phy.fixed_speeds_supported =
3378 BE_SUPPORTED_SPEED_10GBPS |
3379 BE_SUPPORTED_SPEED_1GBPS;
3380 }
Sathya Perla306f1342011-08-02 19:57:45 +00003381 }
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05303382 dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00003383err:
3384 spin_unlock_bh(&adapter->mcc_lock);
3385 return status;
3386}
Ajit Khapardee1d18732010-07-23 01:52:13 +00003387
Lad, Prabhakarbc0ee162015-02-05 15:24:43 +00003388static int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
Ajit Khapardee1d18732010-07-23 01:52:13 +00003389{
3390 struct be_mcc_wrb *wrb;
3391 struct be_cmd_req_set_qos *req;
3392 int status;
3393
3394 spin_lock_bh(&adapter->mcc_lock);
3395
3396 wrb = wrb_from_mccq(adapter);
3397 if (!wrb) {
3398 status = -EBUSY;
3399 goto err;
3400 }
3401
3402 req = embedded_payload(wrb);
3403
Somnath Kotur106df1e2011-10-27 07:12:13 +00003404 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303405 OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
Ajit Khapardee1d18732010-07-23 01:52:13 +00003406
3407 req->hdr.domain = domain;
Ajit Khaparde6bff57a2011-02-11 13:33:02 +00003408 req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
3409 req->max_bps_nic = cpu_to_le32(bps);
Ajit Khapardee1d18732010-07-23 01:52:13 +00003410
3411 status = be_mcc_notify_wait(adapter);
3412
3413err:
3414 spin_unlock_bh(&adapter->mcc_lock);
3415 return status;
3416}
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00003417
3418int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
3419{
3420 struct be_mcc_wrb *wrb;
3421 struct be_cmd_req_cntl_attribs *req;
3422 struct be_cmd_resp_cntl_attribs *resp;
Sriharsha Basavapatnaa155a5d2015-07-22 11:15:12 +05303423 int status, i;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00003424 int payload_len = max(sizeof(*req), sizeof(*resp));
3425 struct mgmt_controller_attrib *attribs;
3426 struct be_dma_mem attribs_cmd;
Sriharsha Basavapatnaa155a5d2015-07-22 11:15:12 +05303427 u32 *serial_num;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00003428
Suresh Reddyd98ef502013-04-25 00:56:55 +00003429 if (mutex_lock_interruptible(&adapter->mbox_lock))
3430 return -1;
3431
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00003432 memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
3433 attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05303434 attribs_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
3435 attribs_cmd.size,
3436 &attribs_cmd.dma, GFP_ATOMIC);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00003437 if (!attribs_cmd.va) {
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303438 dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003439 status = -ENOMEM;
3440 goto err;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00003441 }
3442
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00003443 wrb = wrb_from_mbox(adapter);
3444 if (!wrb) {
3445 status = -EBUSY;
3446 goto err;
3447 }
3448 req = attribs_cmd.va;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00003449
Somnath Kotur106df1e2011-10-27 07:12:13 +00003450 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303451 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len,
3452 wrb, &attribs_cmd);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00003453
3454 status = be_mbox_notify_wait(adapter);
3455 if (!status) {
Joe Perches43d620c2011-06-16 19:08:06 +00003456 attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00003457 adapter->hba_port_num = attribs->hba_attribs.phy_port;
Sriharsha Basavapatnaa155a5d2015-07-22 11:15:12 +05303458 serial_num = attribs->hba_attribs.controller_serial_number;
3459 for (i = 0; i < CNTL_SERIAL_NUM_WORDS; i++)
3460 adapter->serial_num[i] = le32_to_cpu(serial_num[i]) &
3461 (BIT_MASK(16) - 1);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00003462 }
3463
3464err:
3465 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003466 if (attribs_cmd.va)
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05303467 dma_free_coherent(&adapter->pdev->dev, attribs_cmd.size,
3468 attribs_cmd.va, attribs_cmd.dma);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00003469 return status;
3470}
Sathya Perla2e588f82011-03-11 02:49:26 +00003471
3472/* Uses mbox */
Sathya Perla2dc1deb2011-07-19 19:52:33 +00003473int be_cmd_req_native_mode(struct be_adapter *adapter)
Sathya Perla2e588f82011-03-11 02:49:26 +00003474{
3475 struct be_mcc_wrb *wrb;
3476 struct be_cmd_req_set_func_cap *req;
3477 int status;
3478
3479 if (mutex_lock_interruptible(&adapter->mbox_lock))
3480 return -1;
3481
3482 wrb = wrb_from_mbox(adapter);
3483 if (!wrb) {
3484 status = -EBUSY;
3485 goto err;
3486 }
3487
3488 req = embedded_payload(wrb);
3489
Somnath Kotur106df1e2011-10-27 07:12:13 +00003490 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303491 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP,
3492 sizeof(*req), wrb, NULL);
Sathya Perla2e588f82011-03-11 02:49:26 +00003493
3494 req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
3495 CAPABILITY_BE3_NATIVE_ERX_API);
3496 req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
3497
3498 status = be_mbox_notify_wait(adapter);
3499 if (!status) {
3500 struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05303501
Sathya Perla2e588f82011-03-11 02:49:26 +00003502 adapter->be3_native = le32_to_cpu(resp->cap_flags) &
3503 CAPABILITY_BE3_NATIVE_ERX_API;
Sathya Perlad3791422012-09-28 04:39:44 +00003504 if (!adapter->be3_native)
3505 dev_warn(&adapter->pdev->dev,
3506 "adapter not in advanced mode\n");
Sathya Perla2e588f82011-03-11 02:49:26 +00003507 }
3508err:
3509 mutex_unlock(&adapter->mbox_lock);
3510 return status;
3511}
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003512
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00003513/* Get privilege(s) for a function */
3514int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
3515 u32 domain)
3516{
3517 struct be_mcc_wrb *wrb;
3518 struct be_cmd_req_get_fn_privileges *req;
3519 int status;
3520
3521 spin_lock_bh(&adapter->mcc_lock);
3522
3523 wrb = wrb_from_mccq(adapter);
3524 if (!wrb) {
3525 status = -EBUSY;
3526 goto err;
3527 }
3528
3529 req = embedded_payload(wrb);
3530
3531 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3532 OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
3533 wrb, NULL);
3534
3535 req->hdr.domain = domain;
3536
3537 status = be_mcc_notify_wait(adapter);
3538 if (!status) {
3539 struct be_cmd_resp_get_fn_privileges *resp =
3540 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05303541
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00003542 *privilege = le32_to_cpu(resp->privilege_mask);
Suresh Reddy02308d72014-01-15 13:23:36 +05303543
3544 /* In UMC mode FW does not return right privileges.
3545 * Override with correct privilege equivalent to PF.
3546 */
3547 if (BEx_chip(adapter) && be_is_mc(adapter) &&
3548 be_physfn(adapter))
3549 *privilege = MAX_PRIVILEGES;
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00003550 }
3551
3552err:
3553 spin_unlock_bh(&adapter->mcc_lock);
3554 return status;
3555}
3556
Sathya Perla04a06022013-07-23 15:25:00 +05303557/* Set privilege(s) for a function */
3558int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
3559 u32 domain)
3560{
3561 struct be_mcc_wrb *wrb;
3562 struct be_cmd_req_set_fn_privileges *req;
3563 int status;
3564
3565 spin_lock_bh(&adapter->mcc_lock);
3566
3567 wrb = wrb_from_mccq(adapter);
3568 if (!wrb) {
3569 status = -EBUSY;
3570 goto err;
3571 }
3572
3573 req = embedded_payload(wrb);
3574 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3575 OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
3576 wrb, NULL);
3577 req->hdr.domain = domain;
3578 if (lancer_chip(adapter))
3579 req->privileges_lancer = cpu_to_le32(privileges);
3580 else
3581 req->privileges = cpu_to_le32(privileges);
3582
3583 status = be_mcc_notify_wait(adapter);
3584err:
3585 spin_unlock_bh(&adapter->mcc_lock);
3586 return status;
3587}
3588
Sathya Perla5a712c12013-07-23 15:24:59 +05303589/* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
3590 * pmac_id_valid: false => pmac_id or MAC address is requested.
3591 * If pmac_id is returned, pmac_id_valid is returned as true
3592 */
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00003593int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
Suresh Reddyb188f092014-01-15 13:23:39 +05303594 bool *pmac_id_valid, u32 *pmac_id, u32 if_handle,
3595 u8 domain)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003596{
3597 struct be_mcc_wrb *wrb;
3598 struct be_cmd_req_get_mac_list *req;
3599 int status;
3600 int mac_count;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003601 struct be_dma_mem get_mac_list_cmd;
3602 int i;
3603
3604 memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
3605 get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05303606 get_mac_list_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
3607 get_mac_list_cmd.size,
3608 &get_mac_list_cmd.dma,
3609 GFP_ATOMIC);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003610
3611 if (!get_mac_list_cmd.va) {
3612 dev_err(&adapter->pdev->dev,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303613 "Memory allocation failure during GET_MAC_LIST\n");
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003614 return -ENOMEM;
3615 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003616
3617 spin_lock_bh(&adapter->mcc_lock);
3618
3619 wrb = wrb_from_mccq(adapter);
3620 if (!wrb) {
3621 status = -EBUSY;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003622 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003623 }
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003624
3625 req = get_mac_list_cmd.va;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003626
3627 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlabf591f52013-05-08 02:05:48 +00003628 OPCODE_COMMON_GET_MAC_LIST,
3629 get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003630 req->hdr.domain = domain;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003631 req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla5a712c12013-07-23 15:24:59 +05303632 if (*pmac_id_valid) {
3633 req->mac_id = cpu_to_le32(*pmac_id);
Suresh Reddyb188f092014-01-15 13:23:39 +05303634 req->iface_id = cpu_to_le16(if_handle);
Sathya Perla5a712c12013-07-23 15:24:59 +05303635 req->perm_override = 0;
3636 } else {
3637 req->perm_override = 1;
3638 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003639
3640 status = be_mcc_notify_wait(adapter);
3641 if (!status) {
3642 struct be_cmd_resp_get_mac_list *resp =
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003643 get_mac_list_cmd.va;
Sathya Perla5a712c12013-07-23 15:24:59 +05303644
3645 if (*pmac_id_valid) {
3646 memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
3647 ETH_ALEN);
3648 goto out;
3649 }
3650
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003651 mac_count = resp->true_mac_count + resp->pseudo_mac_count;
3652 /* Mac list returned could contain one or more active mac_ids
Joe Perchesdbedd442015-03-06 20:49:12 -08003653 * or one or more true or pseudo permanent mac addresses.
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00003654 * If an active mac_id is present, return first active mac_id
3655 * found.
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003656 */
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003657 for (i = 0; i < mac_count; i++) {
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003658 struct get_list_macaddr *mac_entry;
3659 u16 mac_addr_size;
3660 u32 mac_id;
3661
3662 mac_entry = &resp->macaddr_list[i];
3663 mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
3664 /* mac_id is a 32 bit value and mac_addr size
3665 * is 6 bytes
3666 */
3667 if (mac_addr_size == sizeof(u32)) {
Sathya Perla5a712c12013-07-23 15:24:59 +05303668 *pmac_id_valid = true;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003669 mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
3670 *pmac_id = le32_to_cpu(mac_id);
3671 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003672 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003673 }
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00003674 /* If no active mac_id found, return first mac addr */
Sathya Perla5a712c12013-07-23 15:24:59 +05303675 *pmac_id_valid = false;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003676 memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303677 ETH_ALEN);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003678 }
3679
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003680out:
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003681 spin_unlock_bh(&adapter->mcc_lock);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05303682 dma_free_coherent(&adapter->pdev->dev, get_mac_list_cmd.size,
3683 get_mac_list_cmd.va, get_mac_list_cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003684 return status;
3685}
3686
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303687int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id,
3688 u8 *mac, u32 if_handle, bool active, u32 domain)
Sathya Perla5a712c12013-07-23 15:24:59 +05303689{
Suresh Reddyb188f092014-01-15 13:23:39 +05303690 if (!active)
3691 be_cmd_get_mac_from_list(adapter, mac, &active, &curr_pmac_id,
3692 if_handle, domain);
Sathya Perla3175d8c2013-07-23 15:25:03 +05303693 if (BEx_chip(adapter))
Sathya Perla5a712c12013-07-23 15:24:59 +05303694 return be_cmd_mac_addr_query(adapter, mac, false,
Suresh Reddyb188f092014-01-15 13:23:39 +05303695 if_handle, curr_pmac_id);
Sathya Perla3175d8c2013-07-23 15:25:03 +05303696 else
3697 /* Fetch the MAC address using pmac_id */
3698 return be_cmd_get_mac_from_list(adapter, mac, &active,
Suresh Reddyb188f092014-01-15 13:23:39 +05303699 &curr_pmac_id,
3700 if_handle, domain);
Sathya Perla5a712c12013-07-23 15:24:59 +05303701}
3702
Sathya Perla95046b92013-07-23 15:25:02 +05303703int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
3704{
3705 int status;
3706 bool pmac_valid = false;
3707
Joe Perchesc7bf7162015-03-02 19:54:47 -08003708 eth_zero_addr(mac);
Sathya Perla95046b92013-07-23 15:25:02 +05303709
Sathya Perla3175d8c2013-07-23 15:25:03 +05303710 if (BEx_chip(adapter)) {
3711 if (be_physfn(adapter))
3712 status = be_cmd_mac_addr_query(adapter, mac, true, 0,
3713 0);
3714 else
3715 status = be_cmd_mac_addr_query(adapter, mac, false,
3716 adapter->if_handle, 0);
3717 } else {
Sathya Perla95046b92013-07-23 15:25:02 +05303718 status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
Suresh Reddyb188f092014-01-15 13:23:39 +05303719 NULL, adapter->if_handle, 0);
Sathya Perla3175d8c2013-07-23 15:25:03 +05303720 }
3721
Sathya Perla95046b92013-07-23 15:25:02 +05303722 return status;
3723}
3724
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003725/* Uses synchronous MCCQ */
3726int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
3727 u8 mac_count, u32 domain)
3728{
3729 struct be_mcc_wrb *wrb;
3730 struct be_cmd_req_set_mac_list *req;
3731 int status;
3732 struct be_dma_mem cmd;
3733
3734 memset(&cmd, 0, sizeof(struct be_dma_mem));
3735 cmd.size = sizeof(struct be_cmd_req_set_mac_list);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05303736 cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
3737 GFP_KERNEL);
Joe Perchesd0320f72013-03-14 13:07:21 +00003738 if (!cmd.va)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003739 return -ENOMEM;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003740
3741 spin_lock_bh(&adapter->mcc_lock);
3742
3743 wrb = wrb_from_mccq(adapter);
3744 if (!wrb) {
3745 status = -EBUSY;
3746 goto err;
3747 }
3748
3749 req = cmd.va;
3750 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303751 OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
3752 wrb, &cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003753
3754 req->hdr.domain = domain;
3755 req->mac_count = mac_count;
3756 if (mac_count)
3757 memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
3758
3759 status = be_mcc_notify_wait(adapter);
3760
3761err:
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303762 dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003763 spin_unlock_bh(&adapter->mcc_lock);
3764 return status;
3765}
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003766
Sathya Perla3175d8c2013-07-23 15:25:03 +05303767/* Wrapper to delete any active MACs and provision the new mac.
3768 * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
3769 * current list are active.
3770 */
3771int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
3772{
3773 bool active_mac = false;
3774 u8 old_mac[ETH_ALEN];
3775 u32 pmac_id;
3776 int status;
3777
3778 status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
Suresh Reddyb188f092014-01-15 13:23:39 +05303779 &pmac_id, if_id, dom);
3780
Sathya Perla3175d8c2013-07-23 15:25:03 +05303781 if (!status && active_mac)
3782 be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
3783
3784 return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
3785}
3786
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003787int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
Kalesh APe7bcbd72015-05-06 05:30:32 -04003788 u32 domain, u16 intf_id, u16 hsw_mode, u8 spoofchk)
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003789{
3790 struct be_mcc_wrb *wrb;
3791 struct be_cmd_req_set_hsw_config *req;
3792 void *ctxt;
3793 int status;
3794
3795 spin_lock_bh(&adapter->mcc_lock);
3796
3797 wrb = wrb_from_mccq(adapter);
3798 if (!wrb) {
3799 status = -EBUSY;
3800 goto err;
3801 }
3802
3803 req = embedded_payload(wrb);
3804 ctxt = &req->context;
3805
3806 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303807 OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb,
3808 NULL);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003809
3810 req->hdr.domain = domain;
3811 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
3812 if (pvid) {
3813 AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
3814 AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
3815 }
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003816 if (!BEx_chip(adapter) && hsw_mode) {
3817 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
3818 ctxt, adapter->hba_port_num);
3819 AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
3820 AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
3821 ctxt, hsw_mode);
3822 }
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003823
Kalesh APe7bcbd72015-05-06 05:30:32 -04003824 /* Enable/disable both mac and vlan spoof checking */
3825 if (!BEx_chip(adapter) && spoofchk) {
3826 AMAP_SET_BITS(struct amap_set_hsw_context, mac_spoofchk,
3827 ctxt, spoofchk);
3828 AMAP_SET_BITS(struct amap_set_hsw_context, vlan_spoofchk,
3829 ctxt, spoofchk);
3830 }
3831
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003832 be_dws_cpu_to_le(req->context, sizeof(req->context));
3833 status = be_mcc_notify_wait(adapter);
3834
3835err:
3836 spin_unlock_bh(&adapter->mcc_lock);
3837 return status;
3838}
3839
3840/* Get Hyper switch config */
3841int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
Kalesh APe7bcbd72015-05-06 05:30:32 -04003842 u32 domain, u16 intf_id, u8 *mode, bool *spoofchk)
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003843{
3844 struct be_mcc_wrb *wrb;
3845 struct be_cmd_req_get_hsw_config *req;
3846 void *ctxt;
3847 int status;
3848 u16 vid;
3849
3850 spin_lock_bh(&adapter->mcc_lock);
3851
3852 wrb = wrb_from_mccq(adapter);
3853 if (!wrb) {
3854 status = -EBUSY;
3855 goto err;
3856 }
3857
3858 req = embedded_payload(wrb);
3859 ctxt = &req->context;
3860
3861 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303862 OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb,
3863 NULL);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003864
3865 req->hdr.domain = domain;
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003866 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
3867 ctxt, intf_id);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003868 AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003869
Vasundhara Volam2c07c1d2014-01-15 13:23:32 +05303870 if (!BEx_chip(adapter) && mode) {
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003871 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
3872 ctxt, adapter->hba_port_num);
3873 AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
3874 }
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003875 be_dws_cpu_to_le(req->context, sizeof(req->context));
3876
3877 status = be_mcc_notify_wait(adapter);
3878 if (!status) {
3879 struct be_cmd_resp_get_hsw_config *resp =
3880 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05303881
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303882 be_dws_le_to_cpu(&resp->context, sizeof(resp->context));
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003883 vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303884 pvid, &resp->context);
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003885 if (pvid)
3886 *pvid = le16_to_cpu(vid);
3887 if (mode)
3888 *mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
3889 port_fwd_type, &resp->context);
Kalesh APe7bcbd72015-05-06 05:30:32 -04003890 if (spoofchk)
3891 *spoofchk =
3892 AMAP_GET_BITS(struct amap_get_hsw_resp_context,
3893 spoofchk, &resp->context);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003894 }
3895
3896err:
3897 spin_unlock_bh(&adapter->mcc_lock);
3898 return status;
3899}
3900
Sathya Perlaf7062ee2015-02-06 08:18:35 -05003901static bool be_is_wol_excluded(struct be_adapter *adapter)
3902{
3903 struct pci_dev *pdev = adapter->pdev;
3904
Kalesh AP18c57c72015-05-06 05:30:38 -04003905 if (be_virtfn(adapter))
Sathya Perlaf7062ee2015-02-06 08:18:35 -05003906 return true;
3907
3908 switch (pdev->subsystem_device) {
3909 case OC_SUBSYS_DEVICE_ID1:
3910 case OC_SUBSYS_DEVICE_ID2:
3911 case OC_SUBSYS_DEVICE_ID3:
3912 case OC_SUBSYS_DEVICE_ID4:
3913 return true;
3914 default:
3915 return false;
3916 }
3917}
3918
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003919int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
3920{
3921 struct be_mcc_wrb *wrb;
3922 struct be_cmd_req_acpi_wol_magic_config_v1 *req;
Suresh Reddy76a9e082014-01-15 13:23:40 +05303923 int status = 0;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003924 struct be_dma_mem cmd;
3925
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00003926 if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
3927 CMD_SUBSYSTEM_ETH))
3928 return -EPERM;
3929
Suresh Reddy76a9e082014-01-15 13:23:40 +05303930 if (be_is_wol_excluded(adapter))
3931 return status;
3932
Suresh Reddyd98ef502013-04-25 00:56:55 +00003933 if (mutex_lock_interruptible(&adapter->mbox_lock))
3934 return -1;
3935
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003936 memset(&cmd, 0, sizeof(struct be_dma_mem));
3937 cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05303938 cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
3939 GFP_ATOMIC);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003940 if (!cmd.va) {
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303941 dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003942 status = -ENOMEM;
3943 goto err;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003944 }
3945
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003946 wrb = wrb_from_mbox(adapter);
3947 if (!wrb) {
3948 status = -EBUSY;
3949 goto err;
3950 }
3951
3952 req = cmd.va;
3953
3954 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
3955 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
Suresh Reddy76a9e082014-01-15 13:23:40 +05303956 sizeof(*req), wrb, &cmd);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003957
3958 req->hdr.version = 1;
3959 req->query_options = BE_GET_WOL_CAP;
3960
3961 status = be_mbox_notify_wait(adapter);
3962 if (!status) {
3963 struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
Kalesh AP03d28ff2014-09-19 15:46:56 +05303964
Kalesh AP504fbf12014-09-19 15:47:00 +05303965 resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *)cmd.va;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003966
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003967 adapter->wol_cap = resp->wol_settings;
Suresh Reddy76a9e082014-01-15 13:23:40 +05303968 if (adapter->wol_cap & BE_WOL_CAP)
3969 adapter->wol_en = true;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003970 }
3971err:
3972 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003973 if (cmd.va)
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05303974 dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
3975 cmd.dma);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003976 return status;
Somnath Kotur941a77d2012-05-17 22:59:03 +00003977
3978}
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05303979
3980int be_cmd_set_fw_log_level(struct be_adapter *adapter, u32 level)
3981{
3982 struct be_dma_mem extfat_cmd;
3983 struct be_fat_conf_params *cfgs;
3984 int status;
3985 int i, j;
3986
3987 memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
3988 extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05303989 extfat_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
3990 extfat_cmd.size, &extfat_cmd.dma,
3991 GFP_ATOMIC);
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05303992 if (!extfat_cmd.va)
3993 return -ENOMEM;
3994
3995 status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
3996 if (status)
3997 goto err;
3998
3999 cfgs = (struct be_fat_conf_params *)
4000 (extfat_cmd.va + sizeof(struct be_cmd_resp_hdr));
4001 for (i = 0; i < le32_to_cpu(cfgs->num_modules); i++) {
4002 u32 num_modes = le32_to_cpu(cfgs->module[i].num_modes);
Kalesh AP03d28ff2014-09-19 15:46:56 +05304003
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05304004 for (j = 0; j < num_modes; j++) {
4005 if (cfgs->module[i].trace_lvl[j].mode == MODE_UART)
4006 cfgs->module[i].trace_lvl[j].dbg_lvl =
4007 cpu_to_le32(level);
4008 }
4009 }
4010
4011 status = be_cmd_set_ext_fat_capabilites(adapter, &extfat_cmd, cfgs);
4012err:
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05304013 dma_free_coherent(&adapter->pdev->dev, extfat_cmd.size, extfat_cmd.va,
4014 extfat_cmd.dma);
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05304015 return status;
4016}
4017
4018int be_cmd_get_fw_log_level(struct be_adapter *adapter)
4019{
4020 struct be_dma_mem extfat_cmd;
4021 struct be_fat_conf_params *cfgs;
4022 int status, j;
4023 int level = 0;
4024
4025 memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
4026 extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05304027 extfat_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
4028 extfat_cmd.size, &extfat_cmd.dma,
4029 GFP_ATOMIC);
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05304030
4031 if (!extfat_cmd.va) {
4032 dev_err(&adapter->pdev->dev, "%s: Memory allocation failure\n",
4033 __func__);
4034 goto err;
4035 }
4036
4037 status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
4038 if (!status) {
4039 cfgs = (struct be_fat_conf_params *)(extfat_cmd.va +
4040 sizeof(struct be_cmd_resp_hdr));
Kalesh AP03d28ff2014-09-19 15:46:56 +05304041
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05304042 for (j = 0; j < le32_to_cpu(cfgs->module[0].num_modes); j++) {
4043 if (cfgs->module[0].trace_lvl[j].mode == MODE_UART)
4044 level = cfgs->module[0].trace_lvl[j].dbg_lvl;
4045 }
4046 }
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05304047 dma_free_coherent(&adapter->pdev->dev, extfat_cmd.size, extfat_cmd.va,
4048 extfat_cmd.dma);
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05304049err:
4050 return level;
4051}
4052
Somnath Kotur941a77d2012-05-17 22:59:03 +00004053int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
4054 struct be_dma_mem *cmd)
4055{
4056 struct be_mcc_wrb *wrb;
4057 struct be_cmd_req_get_ext_fat_caps *req;
4058 int status;
4059
4060 if (mutex_lock_interruptible(&adapter->mbox_lock))
4061 return -1;
4062
4063 wrb = wrb_from_mbox(adapter);
4064 if (!wrb) {
4065 status = -EBUSY;
4066 goto err;
4067 }
4068
4069 req = cmd->va;
4070 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4071 OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
4072 cmd->size, wrb, cmd);
4073 req->parameter_type = cpu_to_le32(1);
4074
4075 status = be_mbox_notify_wait(adapter);
4076err:
4077 mutex_unlock(&adapter->mbox_lock);
4078 return status;
4079}
4080
4081int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
4082 struct be_dma_mem *cmd,
4083 struct be_fat_conf_params *configs)
4084{
4085 struct be_mcc_wrb *wrb;
4086 struct be_cmd_req_set_ext_fat_caps *req;
4087 int status;
4088
4089 spin_lock_bh(&adapter->mcc_lock);
4090
4091 wrb = wrb_from_mccq(adapter);
4092 if (!wrb) {
4093 status = -EBUSY;
4094 goto err;
4095 }
4096
4097 req = cmd->va;
4098 memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
4099 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4100 OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
4101 cmd->size, wrb, cmd);
4102
4103 status = be_mcc_notify_wait(adapter);
4104err:
4105 spin_unlock_bh(&adapter->mcc_lock);
4106 return status;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00004107}
Parav Pandit6a4ab662012-03-26 14:27:12 +00004108
Vasundhara Volam21252372015-02-06 08:18:42 -05004109int be_cmd_query_port_name(struct be_adapter *adapter)
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00004110{
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00004111 struct be_cmd_req_get_port_name *req;
Vasundhara Volam21252372015-02-06 08:18:42 -05004112 struct be_mcc_wrb *wrb;
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00004113 int status;
4114
Vasundhara Volam21252372015-02-06 08:18:42 -05004115 if (mutex_lock_interruptible(&adapter->mbox_lock))
4116 return -1;
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00004117
Vasundhara Volam21252372015-02-06 08:18:42 -05004118 wrb = wrb_from_mbox(adapter);
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00004119 req = embedded_payload(wrb);
4120
4121 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4122 OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
4123 NULL);
Vasundhara Volam21252372015-02-06 08:18:42 -05004124 if (!BEx_chip(adapter))
4125 req->hdr.version = 1;
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00004126
Vasundhara Volam21252372015-02-06 08:18:42 -05004127 status = be_mbox_notify_wait(adapter);
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00004128 if (!status) {
4129 struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05304130
Vasundhara Volam21252372015-02-06 08:18:42 -05004131 adapter->port_name = resp->port_name[adapter->hba_port_num];
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00004132 } else {
Vasundhara Volam21252372015-02-06 08:18:42 -05004133 adapter->port_name = adapter->hba_port_num + '0';
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00004134 }
Vasundhara Volam21252372015-02-06 08:18:42 -05004135
4136 mutex_unlock(&adapter->mbox_lock);
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00004137 return status;
4138}
4139
Suresh Reddy980df242015-12-30 01:29:03 -05004140/* When more than 1 NIC descriptor is present in the descriptor list,
4141 * the caller must specify the pf_num to obtain the NIC descriptor
4142 * corresponding to its pci function.
4143 * get_vft must be true when the caller wants the VF-template desc of the
4144 * PF-pool.
4145 * The pf_num should be set to PF_NUM_IGNORE when the caller knows
4146 * that only it's NIC descriptor is present in the descriptor list.
4147 */
Vasundhara Volam10cccf62014-06-30 13:01:31 +05304148static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
Suresh Reddy980df242015-12-30 01:29:03 -05004149 bool get_vft, u8 pf_num)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004150{
Vasundhara Volam150d58c2013-08-27 16:57:31 +05304151 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
Vasundhara Volam10cccf62014-06-30 13:01:31 +05304152 struct be_nic_res_desc *nic;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004153 int i;
4154
4155 for (i = 0; i < desc_count; i++) {
Vasundhara Volam150d58c2013-08-27 16:57:31 +05304156 if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
Vasundhara Volam10cccf62014-06-30 13:01:31 +05304157 hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1) {
4158 nic = (struct be_nic_res_desc *)hdr;
Suresh Reddy980df242015-12-30 01:29:03 -05004159
4160 if ((pf_num == PF_NUM_IGNORE ||
4161 nic->pf_num == pf_num) &&
4162 (!get_vft || nic->flags & BIT(VFT_SHIFT)))
Vasundhara Volam10cccf62014-06-30 13:01:31 +05304163 return nic;
4164 }
Vasundhara Volam150d58c2013-08-27 16:57:31 +05304165 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
4166 hdr = (void *)hdr + hdr->desc_len;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004167 }
Vasundhara Volam150d58c2013-08-27 16:57:31 +05304168 return NULL;
4169}
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004170
Suresh Reddy980df242015-12-30 01:29:03 -05004171static struct be_nic_res_desc *be_get_vft_desc(u8 *buf, u32 desc_count,
4172 u8 pf_num)
Vasundhara Volam10cccf62014-06-30 13:01:31 +05304173{
Suresh Reddy980df242015-12-30 01:29:03 -05004174 return be_get_nic_desc(buf, desc_count, true, pf_num);
Vasundhara Volam10cccf62014-06-30 13:01:31 +05304175}
4176
Suresh Reddy980df242015-12-30 01:29:03 -05004177static struct be_nic_res_desc *be_get_func_nic_desc(u8 *buf, u32 desc_count,
4178 u8 pf_num)
Vasundhara Volam10cccf62014-06-30 13:01:31 +05304179{
Suresh Reddy980df242015-12-30 01:29:03 -05004180 return be_get_nic_desc(buf, desc_count, false, pf_num);
Vasundhara Volam10cccf62014-06-30 13:01:31 +05304181}
4182
Suresh Reddy980df242015-12-30 01:29:03 -05004183static struct be_pcie_res_desc *be_get_pcie_desc(u8 *buf, u32 desc_count,
4184 u8 pf_num)
Vasundhara Volam150d58c2013-08-27 16:57:31 +05304185{
4186 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
4187 struct be_pcie_res_desc *pcie;
4188 int i;
4189
4190 for (i = 0; i < desc_count; i++) {
Suresh Reddy980df242015-12-30 01:29:03 -05004191 if (hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
4192 hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1) {
4193 pcie = (struct be_pcie_res_desc *)hdr;
4194 if (pcie->pf_num == pf_num)
Vasundhara Volam150d58c2013-08-27 16:57:31 +05304195 return pcie;
4196 }
4197
4198 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
4199 hdr = (void *)hdr + hdr->desc_len;
4200 }
Wei Yang950e2952013-05-22 15:58:22 +00004201 return NULL;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004202}
4203
Vasundhara Volamf93f1602014-02-12 16:09:25 +05304204static struct be_port_res_desc *be_get_port_desc(u8 *buf, u32 desc_count)
4205{
4206 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
4207 int i;
4208
4209 for (i = 0; i < desc_count; i++) {
4210 if (hdr->desc_type == PORT_RESOURCE_DESC_TYPE_V1)
4211 return (struct be_port_res_desc *)hdr;
4212
4213 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
4214 hdr = (void *)hdr + hdr->desc_len;
4215 }
4216 return NULL;
4217}
4218
Sathya Perla92bf14a2013-08-27 16:57:32 +05304219static void be_copy_nic_desc(struct be_resources *res,
4220 struct be_nic_res_desc *desc)
4221{
4222 res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
4223 res->max_vlans = le16_to_cpu(desc->vlan_count);
4224 res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
4225 res->max_tx_qs = le16_to_cpu(desc->txq_count);
4226 res->max_rss_qs = le16_to_cpu(desc->rssq_count);
4227 res->max_rx_qs = le16_to_cpu(desc->rq_count);
4228 res->max_evt_qs = le16_to_cpu(desc->eq_count);
Vasundhara Volamf2858732015-03-04 00:44:33 -05004229 res->max_cq_count = le16_to_cpu(desc->cq_count);
4230 res->max_iface_count = le16_to_cpu(desc->iface_count);
4231 res->max_mcc_count = le16_to_cpu(desc->mcc_count);
Sathya Perla92bf14a2013-08-27 16:57:32 +05304232 /* Clear flags that driver is not interested in */
4233 res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
4234 BE_IF_CAP_FLAGS_WANT;
Sathya Perla92bf14a2013-08-27 16:57:32 +05304235}
4236
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004237/* Uses Mbox */
Sathya Perla92bf14a2013-08-27 16:57:32 +05304238int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004239{
4240 struct be_mcc_wrb *wrb;
4241 struct be_cmd_req_get_func_config *req;
4242 int status;
4243 struct be_dma_mem cmd;
4244
Suresh Reddyd98ef502013-04-25 00:56:55 +00004245 if (mutex_lock_interruptible(&adapter->mbox_lock))
4246 return -1;
4247
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004248 memset(&cmd, 0, sizeof(struct be_dma_mem));
4249 cmd.size = sizeof(struct be_cmd_resp_get_func_config);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05304250 cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
4251 GFP_ATOMIC);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004252 if (!cmd.va) {
4253 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00004254 status = -ENOMEM;
4255 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004256 }
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004257
4258 wrb = wrb_from_mbox(adapter);
4259 if (!wrb) {
4260 status = -EBUSY;
4261 goto err;
4262 }
4263
4264 req = cmd.va;
4265
4266 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4267 OPCODE_COMMON_GET_FUNC_CONFIG,
4268 cmd.size, wrb, &cmd);
4269
Kalesh AP28710c52013-04-28 22:21:13 +00004270 if (skyhawk_chip(adapter))
4271 req->hdr.version = 1;
4272
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004273 status = be_mbox_notify_wait(adapter);
4274 if (!status) {
4275 struct be_cmd_resp_get_func_config *resp = cmd.va;
4276 u32 desc_count = le32_to_cpu(resp->desc_count);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05304277 struct be_nic_res_desc *desc;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004278
Suresh Reddy980df242015-12-30 01:29:03 -05004279 /* GET_FUNC_CONFIG returns resource descriptors of the
4280 * current function only. So, pf_num should be set to
4281 * PF_NUM_IGNORE.
4282 */
4283 desc = be_get_func_nic_desc(resp->func_param, desc_count,
4284 PF_NUM_IGNORE);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004285 if (!desc) {
4286 status = -EINVAL;
4287 goto err;
4288 }
Suresh Reddy980df242015-12-30 01:29:03 -05004289
4290 /* Store pf_num & vf_num for later use in GET_PROFILE_CONFIG */
4291 adapter->pf_num = desc->pf_num;
4292 adapter->vf_num = desc->vf_num;
4293
4294 if (res)
4295 be_copy_nic_desc(res, desc);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004296 }
4297err:
4298 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00004299 if (cmd.va)
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05304300 dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
4301 cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004302 return status;
4303}
4304
Suresh Reddy980df242015-12-30 01:29:03 -05004305/* Will use MBOX only if MCCQ has not been created */
Sathya Perla92bf14a2013-08-27 16:57:32 +05304306int be_cmd_get_profile_config(struct be_adapter *adapter,
Vasundhara Volamf2858732015-03-04 00:44:33 -05004307 struct be_resources *res, u8 query, u8 domain)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00004308{
Vasundhara Volam150d58c2013-08-27 16:57:31 +05304309 struct be_cmd_resp_get_profile_config *resp;
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05304310 struct be_cmd_req_get_profile_config *req;
Vasundhara Volam10cccf62014-06-30 13:01:31 +05304311 struct be_nic_res_desc *vf_res;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05304312 struct be_pcie_res_desc *pcie;
Vasundhara Volamf93f1602014-02-12 16:09:25 +05304313 struct be_port_res_desc *port;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05304314 struct be_nic_res_desc *nic;
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05304315 struct be_mcc_wrb wrb = {0};
Vasundhara Volama05f99d2013-04-21 23:28:17 +00004316 struct be_dma_mem cmd;
Vasundhara Volamf2858732015-03-04 00:44:33 -05004317 u16 desc_count;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00004318 int status;
4319
4320 memset(&cmd, 0, sizeof(struct be_dma_mem));
Vasundhara Volam150d58c2013-08-27 16:57:31 +05304321 cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05304322 cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
4323 GFP_ATOMIC);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05304324 if (!cmd.va)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00004325 return -ENOMEM;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00004326
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05304327 req = cmd.va;
4328 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4329 OPCODE_COMMON_GET_PROFILE_CONFIG,
4330 cmd.size, &wrb, &cmd);
4331
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05304332 if (!lancer_chip(adapter))
4333 req->hdr.version = 1;
4334 req->type = ACTIVE_PROFILE_TYPE;
Somnath Kotur72ef3a82015-10-12 03:47:20 -04004335 req->hdr.domain = domain;
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05304336
Vasundhara Volamf2858732015-03-04 00:44:33 -05004337 /* When QUERY_MODIFIABLE_FIELDS_TYPE bit is set, cmd returns the
4338 * descriptors with all bits set to "1" for the fields which can be
4339 * modified using SET_PROFILE_CONFIG cmd.
4340 */
4341 if (query == RESOURCE_MODIFIABLE)
4342 req->type |= QUERY_MODIFIABLE_FIELDS_TYPE;
4343
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05304344 status = be_cmd_notify_wait(adapter, &wrb);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05304345 if (status)
4346 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004347
Vasundhara Volam150d58c2013-08-27 16:57:31 +05304348 resp = cmd.va;
Vasundhara Volamf2858732015-03-04 00:44:33 -05004349 desc_count = le16_to_cpu(resp->desc_count);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004350
Suresh Reddy980df242015-12-30 01:29:03 -05004351 pcie = be_get_pcie_desc(resp->func_param, desc_count,
4352 adapter->pf_num);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05304353 if (pcie)
Sathya Perla92bf14a2013-08-27 16:57:32 +05304354 res->max_vfs = le16_to_cpu(pcie->num_vfs);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05304355
Vasundhara Volamf93f1602014-02-12 16:09:25 +05304356 port = be_get_port_desc(resp->func_param, desc_count);
4357 if (port)
4358 adapter->mc_type = port->mc_type;
4359
Suresh Reddy980df242015-12-30 01:29:03 -05004360 nic = be_get_func_nic_desc(resp->func_param, desc_count,
4361 adapter->pf_num);
Sathya Perla92bf14a2013-08-27 16:57:32 +05304362 if (nic)
4363 be_copy_nic_desc(res, nic);
4364
Suresh Reddy980df242015-12-30 01:29:03 -05004365 vf_res = be_get_vft_desc(resp->func_param, desc_count,
4366 adapter->pf_num);
Vasundhara Volam10cccf62014-06-30 13:01:31 +05304367 if (vf_res)
4368 res->vf_if_cap_flags = vf_res->cap_flags;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004369err:
Vasundhara Volama05f99d2013-04-21 23:28:17 +00004370 if (cmd.va)
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05304371 dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
4372 cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00004373 return status;
4374}
4375
Vasundhara Volambec84e62014-06-30 13:01:32 +05304376/* Will use MBOX only if MCCQ has not been created */
4377static int be_cmd_set_profile_config(struct be_adapter *adapter, void *desc,
4378 int size, int count, u8 version, u8 domain)
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00004379{
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00004380 struct be_cmd_req_set_profile_config *req;
Vasundhara Volambec84e62014-06-30 13:01:32 +05304381 struct be_mcc_wrb wrb = {0};
4382 struct be_dma_mem cmd;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00004383 int status;
4384
Vasundhara Volambec84e62014-06-30 13:01:32 +05304385 memset(&cmd, 0, sizeof(struct be_dma_mem));
4386 cmd.size = sizeof(struct be_cmd_req_set_profile_config);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05304387 cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
4388 GFP_ATOMIC);
Vasundhara Volambec84e62014-06-30 13:01:32 +05304389 if (!cmd.va)
4390 return -ENOMEM;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00004391
Vasundhara Volambec84e62014-06-30 13:01:32 +05304392 req = cmd.va;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00004393 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Vasundhara Volambec84e62014-06-30 13:01:32 +05304394 OPCODE_COMMON_SET_PROFILE_CONFIG, cmd.size,
4395 &wrb, &cmd);
Sathya Perlaa4018012014-03-27 10:46:18 +05304396 req->hdr.version = version;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00004397 req->hdr.domain = domain;
Vasundhara Volambec84e62014-06-30 13:01:32 +05304398 req->desc_count = cpu_to_le32(count);
Sathya Perlaa4018012014-03-27 10:46:18 +05304399 memcpy(req->desc, desc, size);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00004400
Vasundhara Volambec84e62014-06-30 13:01:32 +05304401 status = be_cmd_notify_wait(adapter, &wrb);
4402
4403 if (cmd.va)
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05304404 dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
4405 cmd.dma);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00004406 return status;
4407}
4408
Sathya Perlaa4018012014-03-27 10:46:18 +05304409/* Mark all fields invalid */
Vasundhara Volambec84e62014-06-30 13:01:32 +05304410static void be_reset_nic_desc(struct be_nic_res_desc *nic)
Sathya Perlaa4018012014-03-27 10:46:18 +05304411{
4412 memset(nic, 0, sizeof(*nic));
4413 nic->unicast_mac_count = 0xFFFF;
4414 nic->mcc_count = 0xFFFF;
4415 nic->vlan_count = 0xFFFF;
4416 nic->mcast_mac_count = 0xFFFF;
4417 nic->txq_count = 0xFFFF;
4418 nic->rq_count = 0xFFFF;
4419 nic->rssq_count = 0xFFFF;
4420 nic->lro_count = 0xFFFF;
4421 nic->cq_count = 0xFFFF;
4422 nic->toe_conn_count = 0xFFFF;
4423 nic->eq_count = 0xFFFF;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05304424 nic->iface_count = 0xFFFF;
Sathya Perlaa4018012014-03-27 10:46:18 +05304425 nic->link_param = 0xFF;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05304426 nic->channel_id_param = cpu_to_le16(0xF000);
Sathya Perlaa4018012014-03-27 10:46:18 +05304427 nic->acpi_params = 0xFF;
4428 nic->wol_param = 0x0F;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05304429 nic->tunnel_iface_count = 0xFFFF;
4430 nic->direct_tenant_iface_count = 0xFFFF;
Vasundhara Volambec84e62014-06-30 13:01:32 +05304431 nic->bw_min = 0xFFFFFFFF;
Sathya Perlaa4018012014-03-27 10:46:18 +05304432 nic->bw_max = 0xFFFFFFFF;
4433}
4434
Vasundhara Volambec84e62014-06-30 13:01:32 +05304435/* Mark all fields invalid */
4436static void be_reset_pcie_desc(struct be_pcie_res_desc *pcie)
4437{
4438 memset(pcie, 0, sizeof(*pcie));
4439 pcie->sriov_state = 0xFF;
4440 pcie->pf_state = 0xFF;
4441 pcie->pf_type = 0xFF;
4442 pcie->num_vfs = 0xFFFF;
4443}
4444
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05304445int be_cmd_config_qos(struct be_adapter *adapter, u32 max_rate, u16 link_speed,
4446 u8 domain)
Sathya Perlaa4018012014-03-27 10:46:18 +05304447{
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05304448 struct be_nic_res_desc nic_desc;
4449 u32 bw_percent;
4450 u16 version = 0;
Sathya Perlaa4018012014-03-27 10:46:18 +05304451
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05304452 if (BE3_chip(adapter))
4453 return be_cmd_set_qos(adapter, max_rate / 10, domain);
4454
4455 be_reset_nic_desc(&nic_desc);
Suresh Reddy980df242015-12-30 01:29:03 -05004456 nic_desc.pf_num = adapter->pf_num;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05304457 nic_desc.vf_num = domain;
Kalesh AP58bdeaa2015-01-20 03:51:49 -05004458 nic_desc.bw_min = 0;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05304459 if (lancer_chip(adapter)) {
Sathya Perlaa4018012014-03-27 10:46:18 +05304460 nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
4461 nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
4462 nic_desc.flags = (1 << QUN_SHIFT) | (1 << IMM_SHIFT) |
4463 (1 << NOSV_SHIFT);
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05304464 nic_desc.bw_max = cpu_to_le32(max_rate / 10);
Sathya Perlaa4018012014-03-27 10:46:18 +05304465 } else {
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05304466 version = 1;
4467 nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
4468 nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
4469 nic_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
4470 bw_percent = max_rate ? (max_rate * 100) / link_speed : 100;
4471 nic_desc.bw_max = cpu_to_le32(bw_percent);
Sathya Perlaa4018012014-03-27 10:46:18 +05304472 }
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05304473
4474 return be_cmd_set_profile_config(adapter, &nic_desc,
4475 nic_desc.hdr.desc_len,
Vasundhara Volambec84e62014-06-30 13:01:32 +05304476 1, version, domain);
4477}
4478
Vasundhara Volamf2858732015-03-04 00:44:33 -05004479static void be_fill_vf_res_template(struct be_adapter *adapter,
4480 struct be_resources pool_res,
4481 u16 num_vfs, u16 num_vf_qs,
4482 struct be_nic_res_desc *nic_vft)
4483{
4484 u32 vf_if_cap_flags = pool_res.vf_if_cap_flags;
4485 struct be_resources res_mod = {0};
4486
4487 /* Resource with fields set to all '1's by GET_PROFILE_CONFIG cmd,
4488 * which are modifiable using SET_PROFILE_CONFIG cmd.
4489 */
4490 be_cmd_get_profile_config(adapter, &res_mod, RESOURCE_MODIFIABLE, 0);
4491
4492 /* If RSS IFACE capability flags are modifiable for a VF, set the
4493 * capability flag as valid and set RSS and DEFQ_RSS IFACE flags if
4494 * more than 1 RSSQ is available for a VF.
4495 * Otherwise, provision only 1 queue pair for VF.
4496 */
4497 if (res_mod.vf_if_cap_flags & BE_IF_FLAGS_RSS) {
4498 nic_vft->flags |= BIT(IF_CAPS_FLAGS_VALID_SHIFT);
4499 if (num_vf_qs > 1) {
4500 vf_if_cap_flags |= BE_IF_FLAGS_RSS;
4501 if (pool_res.if_cap_flags & BE_IF_FLAGS_DEFQ_RSS)
4502 vf_if_cap_flags |= BE_IF_FLAGS_DEFQ_RSS;
4503 } else {
4504 vf_if_cap_flags &= ~(BE_IF_FLAGS_RSS |
4505 BE_IF_FLAGS_DEFQ_RSS);
4506 }
Vasundhara Volamf2858732015-03-04 00:44:33 -05004507 } else {
4508 num_vf_qs = 1;
4509 }
4510
Kalesh AP196e3732015-10-12 03:47:21 -04004511 if (res_mod.vf_if_cap_flags & BE_IF_FLAGS_VLAN_PROMISCUOUS) {
4512 nic_vft->flags |= BIT(IF_CAPS_FLAGS_VALID_SHIFT);
4513 vf_if_cap_flags &= ~BE_IF_FLAGS_VLAN_PROMISCUOUS;
4514 }
4515
4516 nic_vft->cap_flags = cpu_to_le32(vf_if_cap_flags);
Vasundhara Volamf2858732015-03-04 00:44:33 -05004517 nic_vft->rq_count = cpu_to_le16(num_vf_qs);
4518 nic_vft->txq_count = cpu_to_le16(num_vf_qs);
4519 nic_vft->rssq_count = cpu_to_le16(num_vf_qs);
4520 nic_vft->cq_count = cpu_to_le16(pool_res.max_cq_count /
4521 (num_vfs + 1));
4522
4523 /* Distribute unicast MACs, VLANs, IFACE count and MCCQ count equally
4524 * among the PF and it's VFs, if the fields are changeable
4525 */
4526 if (res_mod.max_uc_mac == FIELD_MODIFIABLE)
4527 nic_vft->unicast_mac_count = cpu_to_le16(pool_res.max_uc_mac /
4528 (num_vfs + 1));
4529
4530 if (res_mod.max_vlans == FIELD_MODIFIABLE)
4531 nic_vft->vlan_count = cpu_to_le16(pool_res.max_vlans /
4532 (num_vfs + 1));
4533
4534 if (res_mod.max_iface_count == FIELD_MODIFIABLE)
4535 nic_vft->iface_count = cpu_to_le16(pool_res.max_iface_count /
4536 (num_vfs + 1));
4537
4538 if (res_mod.max_mcc_count == FIELD_MODIFIABLE)
4539 nic_vft->mcc_count = cpu_to_le16(pool_res.max_mcc_count /
4540 (num_vfs + 1));
4541}
4542
Vasundhara Volambec84e62014-06-30 13:01:32 +05304543int be_cmd_set_sriov_config(struct be_adapter *adapter,
Vasundhara Volamf2858732015-03-04 00:44:33 -05004544 struct be_resources pool_res, u16 num_vfs,
4545 u16 num_vf_qs)
Vasundhara Volambec84e62014-06-30 13:01:32 +05304546{
4547 struct {
4548 struct be_pcie_res_desc pcie;
4549 struct be_nic_res_desc nic_vft;
4550 } __packed desc;
Vasundhara Volambec84e62014-06-30 13:01:32 +05304551
Vasundhara Volambec84e62014-06-30 13:01:32 +05304552 /* PF PCIE descriptor */
4553 be_reset_pcie_desc(&desc.pcie);
4554 desc.pcie.hdr.desc_type = PCIE_RESOURCE_DESC_TYPE_V1;
4555 desc.pcie.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
Vasundhara Volamf2858732015-03-04 00:44:33 -05004556 desc.pcie.flags = BIT(IMM_SHIFT) | BIT(NOSV_SHIFT);
Vasundhara Volambec84e62014-06-30 13:01:32 +05304557 desc.pcie.pf_num = adapter->pdev->devfn;
4558 desc.pcie.sriov_state = num_vfs ? 1 : 0;
4559 desc.pcie.num_vfs = cpu_to_le16(num_vfs);
4560
4561 /* VF NIC Template descriptor */
4562 be_reset_nic_desc(&desc.nic_vft);
4563 desc.nic_vft.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
4564 desc.nic_vft.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
Vasundhara Volamf2858732015-03-04 00:44:33 -05004565 desc.nic_vft.flags = BIT(VFT_SHIFT) | BIT(IMM_SHIFT) | BIT(NOSV_SHIFT);
Vasundhara Volambec84e62014-06-30 13:01:32 +05304566 desc.nic_vft.pf_num = adapter->pdev->devfn;
4567 desc.nic_vft.vf_num = 0;
4568
Vasundhara Volamf2858732015-03-04 00:44:33 -05004569 be_fill_vf_res_template(adapter, pool_res, num_vfs, num_vf_qs,
4570 &desc.nic_vft);
Vasundhara Volambec84e62014-06-30 13:01:32 +05304571
4572 return be_cmd_set_profile_config(adapter, &desc,
4573 2 * RESOURCE_DESC_SIZE_V1, 2, 1, 0);
Sathya Perlaa4018012014-03-27 10:46:18 +05304574}
4575
4576int be_cmd_manage_iface(struct be_adapter *adapter, u32 iface, u8 op)
4577{
4578 struct be_mcc_wrb *wrb;
4579 struct be_cmd_req_manage_iface_filters *req;
4580 int status;
4581
4582 if (iface == 0xFFFFFFFF)
4583 return -1;
4584
4585 spin_lock_bh(&adapter->mcc_lock);
4586
4587 wrb = wrb_from_mccq(adapter);
4588 if (!wrb) {
4589 status = -EBUSY;
4590 goto err;
4591 }
4592 req = embedded_payload(wrb);
4593
4594 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4595 OPCODE_COMMON_MANAGE_IFACE_FILTERS, sizeof(*req),
4596 wrb, NULL);
4597 req->op = op;
4598 req->target_iface_id = cpu_to_le32(iface);
4599
4600 status = be_mcc_notify_wait(adapter);
4601err:
4602 spin_unlock_bh(&adapter->mcc_lock);
4603 return status;
4604}
4605
4606int be_cmd_set_vxlan_port(struct be_adapter *adapter, __be16 port)
4607{
4608 struct be_port_res_desc port_desc;
4609
4610 memset(&port_desc, 0, sizeof(port_desc));
4611 port_desc.hdr.desc_type = PORT_RESOURCE_DESC_TYPE_V1;
4612 port_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
4613 port_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
4614 port_desc.link_num = adapter->hba_port_num;
4615 if (port) {
4616 port_desc.nv_flags = NV_TYPE_VXLAN | (1 << SOCVID_SHIFT) |
4617 (1 << RCVID_SHIFT);
4618 port_desc.nv_port = swab16(port);
4619 } else {
4620 port_desc.nv_flags = NV_TYPE_DISABLED;
4621 port_desc.nv_port = 0;
4622 }
4623
4624 return be_cmd_set_profile_config(adapter, &port_desc,
Vasundhara Volambec84e62014-06-30 13:01:32 +05304625 RESOURCE_DESC_SIZE_V1, 1, 1, 0);
Sathya Perlaa4018012014-03-27 10:46:18 +05304626}
4627
Sathya Perla4c876612013-02-03 20:30:11 +00004628int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
4629 int vf_num)
4630{
4631 struct be_mcc_wrb *wrb;
4632 struct be_cmd_req_get_iface_list *req;
4633 struct be_cmd_resp_get_iface_list *resp;
4634 int status;
4635
4636 spin_lock_bh(&adapter->mcc_lock);
4637
4638 wrb = wrb_from_mccq(adapter);
4639 if (!wrb) {
4640 status = -EBUSY;
4641 goto err;
4642 }
4643 req = embedded_payload(wrb);
4644
4645 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4646 OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
4647 wrb, NULL);
4648 req->hdr.domain = vf_num + 1;
4649
4650 status = be_mcc_notify_wait(adapter);
4651 if (!status) {
4652 resp = (struct be_cmd_resp_get_iface_list *)req;
4653 vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
4654 }
4655
4656err:
4657 spin_unlock_bh(&adapter->mcc_lock);
4658 return status;
4659}
4660
Somnath Kotur5c510812013-05-30 02:52:23 +00004661static int lancer_wait_idle(struct be_adapter *adapter)
4662{
4663#define SLIPORT_IDLE_TIMEOUT 30
4664 u32 reg_val;
4665 int status = 0, i;
4666
4667 for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
4668 reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
4669 if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
4670 break;
4671
4672 ssleep(1);
4673 }
4674
4675 if (i == SLIPORT_IDLE_TIMEOUT)
4676 status = -1;
4677
4678 return status;
4679}
4680
4681int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
4682{
4683 int status = 0;
4684
4685 status = lancer_wait_idle(adapter);
4686 if (status)
4687 return status;
4688
4689 iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
4690
4691 return status;
4692}
4693
4694/* Routine to check whether dump image is present or not */
4695bool dump_present(struct be_adapter *adapter)
4696{
4697 u32 sliport_status = 0;
4698
4699 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
4700 return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
4701}
4702
4703int lancer_initiate_dump(struct be_adapter *adapter)
4704{
Kalesh APf0613382014-08-01 17:47:32 +05304705 struct device *dev = &adapter->pdev->dev;
Somnath Kotur5c510812013-05-30 02:52:23 +00004706 int status;
4707
Kalesh APf0613382014-08-01 17:47:32 +05304708 if (dump_present(adapter)) {
4709 dev_info(dev, "Previous dump not cleared, not forcing dump\n");
4710 return -EEXIST;
4711 }
4712
Somnath Kotur5c510812013-05-30 02:52:23 +00004713 /* give firmware reset and diagnostic dump */
4714 status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
4715 PHYSDEV_CONTROL_DD_MASK);
4716 if (status < 0) {
Kalesh APf0613382014-08-01 17:47:32 +05304717 dev_err(dev, "FW reset failed\n");
Somnath Kotur5c510812013-05-30 02:52:23 +00004718 return status;
4719 }
4720
4721 status = lancer_wait_idle(adapter);
4722 if (status)
4723 return status;
4724
4725 if (!dump_present(adapter)) {
Kalesh APf0613382014-08-01 17:47:32 +05304726 dev_err(dev, "FW dump not generated\n");
4727 return -EIO;
Somnath Kotur5c510812013-05-30 02:52:23 +00004728 }
4729
4730 return 0;
4731}
4732
Kalesh APf0613382014-08-01 17:47:32 +05304733int lancer_delete_dump(struct be_adapter *adapter)
4734{
4735 int status;
4736
4737 status = lancer_cmd_delete_object(adapter, LANCER_FW_DUMP_FILE);
4738 return be_cmd_status(status);
4739}
4740
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00004741/* Uses sync mcc */
4742int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
4743{
4744 struct be_mcc_wrb *wrb;
4745 struct be_cmd_enable_disable_vf *req;
4746 int status;
4747
Vasundhara Volam05998632013-10-01 15:59:59 +05304748 if (BEx_chip(adapter))
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00004749 return 0;
4750
4751 spin_lock_bh(&adapter->mcc_lock);
4752
4753 wrb = wrb_from_mccq(adapter);
4754 if (!wrb) {
4755 status = -EBUSY;
4756 goto err;
4757 }
4758
4759 req = embedded_payload(wrb);
4760
4761 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4762 OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
4763 wrb, NULL);
4764
4765 req->hdr.domain = domain;
4766 req->enable = 1;
4767 status = be_mcc_notify_wait(adapter);
4768err:
4769 spin_unlock_bh(&adapter->mcc_lock);
4770 return status;
4771}
4772
Somnath Kotur68c45a22013-03-14 02:42:07 +00004773int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
4774{
4775 struct be_mcc_wrb *wrb;
4776 struct be_cmd_req_intr_set *req;
4777 int status;
4778
4779 if (mutex_lock_interruptible(&adapter->mbox_lock))
4780 return -1;
4781
4782 wrb = wrb_from_mbox(adapter);
4783
4784 req = embedded_payload(wrb);
4785
4786 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4787 OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
4788 wrb, NULL);
4789
4790 req->intr_enabled = intr_enable;
4791
4792 status = be_mbox_notify_wait(adapter);
4793
4794 mutex_unlock(&adapter->mbox_lock);
4795 return status;
4796}
4797
Vasundhara Volam542963b2014-01-15 13:23:33 +05304798/* Uses MBOX */
4799int be_cmd_get_active_profile(struct be_adapter *adapter, u16 *profile_id)
4800{
4801 struct be_cmd_req_get_active_profile *req;
4802 struct be_mcc_wrb *wrb;
4803 int status;
4804
4805 if (mutex_lock_interruptible(&adapter->mbox_lock))
4806 return -1;
4807
4808 wrb = wrb_from_mbox(adapter);
4809 if (!wrb) {
4810 status = -EBUSY;
4811 goto err;
4812 }
4813
4814 req = embedded_payload(wrb);
4815
4816 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4817 OPCODE_COMMON_GET_ACTIVE_PROFILE, sizeof(*req),
4818 wrb, NULL);
4819
4820 status = be_mbox_notify_wait(adapter);
4821 if (!status) {
4822 struct be_cmd_resp_get_active_profile *resp =
4823 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05304824
Vasundhara Volam542963b2014-01-15 13:23:33 +05304825 *profile_id = le16_to_cpu(resp->active_profile_id);
4826 }
4827
4828err:
4829 mutex_unlock(&adapter->mbox_lock);
4830 return status;
4831}
4832
Suresh Reddyd9d426a2015-12-30 01:28:56 -05004833int __be_cmd_set_logical_link_config(struct be_adapter *adapter,
4834 int link_state, int version, u8 domain)
Suresh Reddybdce2ad2014-03-11 18:53:04 +05304835{
4836 struct be_mcc_wrb *wrb;
4837 struct be_cmd_req_set_ll_link *req;
4838 int status;
4839
Suresh Reddybdce2ad2014-03-11 18:53:04 +05304840 spin_lock_bh(&adapter->mcc_lock);
4841
4842 wrb = wrb_from_mccq(adapter);
4843 if (!wrb) {
4844 status = -EBUSY;
4845 goto err;
4846 }
4847
4848 req = embedded_payload(wrb);
4849
4850 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4851 OPCODE_COMMON_SET_LOGICAL_LINK_CONFIG,
4852 sizeof(*req), wrb, NULL);
4853
Suresh Reddyd9d426a2015-12-30 01:28:56 -05004854 req->hdr.version = version;
Suresh Reddybdce2ad2014-03-11 18:53:04 +05304855 req->hdr.domain = domain;
4856
Suresh Reddyd9d426a2015-12-30 01:28:56 -05004857 if (link_state == IFLA_VF_LINK_STATE_ENABLE ||
4858 link_state == IFLA_VF_LINK_STATE_AUTO)
4859 req->link_config |= PLINK_ENABLE;
Suresh Reddybdce2ad2014-03-11 18:53:04 +05304860
4861 if (link_state == IFLA_VF_LINK_STATE_AUTO)
Suresh Reddyd9d426a2015-12-30 01:28:56 -05004862 req->link_config |= PLINK_TRACK;
Suresh Reddybdce2ad2014-03-11 18:53:04 +05304863
4864 status = be_mcc_notify_wait(adapter);
4865err:
4866 spin_unlock_bh(&adapter->mcc_lock);
4867 return status;
4868}
4869
Suresh Reddyd9d426a2015-12-30 01:28:56 -05004870int be_cmd_set_logical_link_config(struct be_adapter *adapter,
4871 int link_state, u8 domain)
4872{
4873 int status;
4874
4875 if (BEx_chip(adapter))
4876 return -EOPNOTSUPP;
4877
4878 status = __be_cmd_set_logical_link_config(adapter, link_state,
4879 2, domain);
4880
4881 /* Version 2 of the command will not be recognized by older FW.
4882 * On such a failure issue version 1 of the command.
4883 */
4884 if (base_status(status) == MCC_STATUS_ILLEGAL_REQUEST)
4885 status = __be_cmd_set_logical_link_config(adapter, link_state,
4886 1, domain);
4887 return status;
4888}
Parav Pandit6a4ab662012-03-26 14:27:12 +00004889int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05304890 int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
Parav Pandit6a4ab662012-03-26 14:27:12 +00004891{
4892 struct be_adapter *adapter = netdev_priv(netdev_handle);
4893 struct be_mcc_wrb *wrb;
Kalesh AP504fbf12014-09-19 15:47:00 +05304894 struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *)wrb_payload;
Parav Pandit6a4ab662012-03-26 14:27:12 +00004895 struct be_cmd_req_hdr *req;
4896 struct be_cmd_resp_hdr *resp;
4897 int status;
4898
4899 spin_lock_bh(&adapter->mcc_lock);
4900
4901 wrb = wrb_from_mccq(adapter);
4902 if (!wrb) {
4903 status = -EBUSY;
4904 goto err;
4905 }
4906 req = embedded_payload(wrb);
4907 resp = embedded_payload(wrb);
4908
4909 be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
4910 hdr->opcode, wrb_payload_size, wrb, NULL);
4911 memcpy(req, wrb_payload, wrb_payload_size);
4912 be_dws_cpu_to_le(req, wrb_payload_size);
4913
4914 status = be_mcc_notify_wait(adapter);
4915 if (cmd_status)
4916 *cmd_status = (status & 0xffff);
4917 if (ext_status)
4918 *ext_status = 0;
4919 memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
4920 be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
4921err:
4922 spin_unlock_bh(&adapter->mcc_lock);
4923 return status;
4924}
4925EXPORT_SYMBOL(be_roce_mcc_cmd);