blob: 4314d743b7be99009a5b1786df6ae2a3f733affd [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng78011362011-08-23 20:15:21 +000021#include "llvm/MC/MCInstrDesc.h"
Evan Cheng94b95502011-07-26 00:24:13 +000022#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000023#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000024#include "llvm/MC/MCTargetAsmParser.h"
Jim Grosbach89df9962011-08-26 21:43:41 +000025#include "llvm/Support/MathExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000026#include "llvm/Support/SourceMgr.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000027#include "llvm/Support/TargetRegistry.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000028#include "llvm/Support/raw_ostream.h"
Jim Grosbach11e03e72011-08-22 18:50:36 +000029#include "llvm/ADT/BitVector.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000030#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000031#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000033#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000034#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000035#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000036
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000037using namespace llvm;
38
Chris Lattner3a697562010-10-28 17:20:03 +000039namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000040
41class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000042
Evan Cheng94b95502011-07-26 00:24:13 +000043class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000044 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmParser &Parser;
46
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +000047 struct {
48 ARMCC::CondCodes Cond; // Condition for IT block.
49 unsigned Mask:4; // Condition mask for instructions.
50 // Starting at first 1 (from lsb).
51 // '1' condition as indicated in IT.
52 // '0' inverse of condition (else).
53 // Count of instructions in IT block is
54 // 4 - trailingzeroes(mask)
55
56 bool FirstCond; // Explicit flag for when we're parsing the
57 // First instruction in the IT block. It's
58 // implied in the mask, so needs special
59 // handling.
60
61 unsigned CurPosition; // Current position in parsing of IT
62 // block. In range [0,3]. Initialized
63 // according to count of instructions in block.
64 // ~0U if no active IT block.
65 } ITState;
66 bool inITBlock() { return ITState.CurPosition != ~0U;}
Jim Grosbacha1109882011-09-02 23:22:08 +000067 void forwardITPosition() {
68 if (!inITBlock()) return;
69 // Move to the next instruction in the IT block, if there is one. If not,
70 // mark the block as done.
71 unsigned TZ = CountTrailingZeros_32(ITState.Mask);
72 if (++ITState.CurPosition == 5 - TZ)
73 ITState.CurPosition = ~0U; // Done with the IT block after this.
74 }
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +000075
76
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000077 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000078 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
79
80 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000081 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
82
Jim Grosbach1355cf12011-07-26 17:10:22 +000083 int tryParseRegister();
84 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000085 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000086 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +000087 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000088 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
89 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
90 const MCExpr *applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +000091 MCSymbolRefExpr::VariantKind Variant);
92
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000093
Jim Grosbach7ce05792011-08-03 23:50:40 +000094 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
95 unsigned &ShiftAmount);
Jim Grosbach1355cf12011-07-26 17:10:22 +000096 bool parseDirectiveWord(unsigned Size, SMLoc L);
97 bool parseDirectiveThumb(SMLoc L);
98 bool parseDirectiveThumbFunc(SMLoc L);
99 bool parseDirectiveCode(SMLoc L);
100 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +0000101
Jim Grosbach1355cf12011-07-26 17:10:22 +0000102 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach89df9962011-08-26 21:43:41 +0000103 bool &CarrySetting, unsigned &ProcessorIMod,
104 StringRef &ITMask);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000105 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +0000106 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +0000107
Evan Chengebdeeab2011-07-08 01:53:10 +0000108 bool isThumb() const {
109 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +0000110 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +0000111 }
Evan Chengebdeeab2011-07-08 01:53:10 +0000112 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +0000113 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +0000114 }
Jim Grosbach47a0d522011-08-16 20:45:50 +0000115 bool isThumbTwo() const {
116 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2);
117 }
Jim Grosbach194bd892011-08-16 22:20:01 +0000118 bool hasV6Ops() const {
119 return STI.getFeatureBits() & ARM::HasV6Ops;
120 }
Evan Cheng32869202011-07-08 22:36:29 +0000121 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +0000122 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
123 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +0000124 }
Evan Chengebdeeab2011-07-08 01:53:10 +0000125
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000126 /// @name Auto-generated Match Functions
127 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000128
Chris Lattner0692ee62010-09-06 19:11:01 +0000129#define GET_ASSEMBLER_HEADER
130#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000131
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000132 /// }
133
Jim Grosbach89df9962011-08-26 21:43:41 +0000134 OperandMatchResultTy parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000135 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000136 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000137 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000138 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000139 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000140 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000141 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000142 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000143 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000144 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000145 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
146 StringRef Op, int Low, int High);
147 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
148 return parsePKHImm(O, "lsl", 0, 31);
149 }
150 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
151 return parsePKHImm(O, "asr", 1, 32);
152 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000153 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000154 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000155 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000156 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000157 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach251bf252011-08-10 21:56:18 +0000158 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000159
160 // Asm Match Converter Methods
Jim Grosbacha77295d2011-09-08 22:07:06 +0000161 bool cvtT2LdrdPre(MCInst &Inst, unsigned Opcode,
162 const SmallVectorImpl<MCParsedAsmOperand*> &);
163 bool cvtT2StrdPre(MCInst &Inst, unsigned Opcode,
164 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbacheeec0252011-09-08 00:39:19 +0000165 bool cvtLdWriteBackRegT2AddrModeImm8(MCInst &Inst, unsigned Opcode,
166 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000167 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000168 const SmallVectorImpl<MCParsedAsmOperand*> &);
Owen Anderson9ab0f252011-08-26 20:43:14 +0000169 bool cvtLdWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
170 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach548340c2011-08-11 19:22:40 +0000171 bool cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
172 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000173 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000174 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7b8f46c2011-08-11 21:17:22 +0000175 bool cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
176 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000177 bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
178 const SmallVectorImpl<MCParsedAsmOperand*> &);
179 bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
180 const SmallVectorImpl<MCParsedAsmOperand*> &);
181 bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
182 const SmallVectorImpl<MCParsedAsmOperand*> &);
183 bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
184 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000185 bool cvtLdrdPre(MCInst &Inst, unsigned Opcode,
186 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach14605d12011-08-11 20:28:23 +0000187 bool cvtStrdPre(MCInst &Inst, unsigned Opcode,
188 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach623a4542011-08-10 22:42:16 +0000189 bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
190 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach88ae2bc2011-08-19 22:07:46 +0000191 bool cvtThumbMultiply(MCInst &Inst, unsigned Opcode,
192 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach189610f2011-07-26 18:25:39 +0000193
194 bool validateInstruction(MCInst &Inst,
195 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachf8fce712011-08-11 17:35:48 +0000196 void processInstruction(MCInst &Inst,
197 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachd54b4e62011-08-16 21:12:37 +0000198 bool shouldOmitCCOutOperand(StringRef Mnemonic,
199 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach189610f2011-07-26 18:25:39 +0000200
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000201public:
Jim Grosbach47a0d522011-08-16 20:45:50 +0000202 enum ARMMatchResultTy {
Jim Grosbach194bd892011-08-16 22:20:01 +0000203 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +0000204 Match_RequiresNotITBlock,
Jim Grosbach194bd892011-08-16 22:20:01 +0000205 Match_RequiresV6,
206 Match_RequiresThumb2
Jim Grosbach47a0d522011-08-16 20:45:50 +0000207 };
208
Evan Chengffc0e732011-07-09 05:47:46 +0000209 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000210 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000211 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000212
Evan Chengebdeeab2011-07-08 01:53:10 +0000213 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000214 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +0000215
216 // Not in an ITBlock to start with.
217 ITState.CurPosition = ~0U;
Evan Chengebdeeab2011-07-08 01:53:10 +0000218 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000219
Jim Grosbach1355cf12011-07-26 17:10:22 +0000220 // Implementation of the MCTargetAsmParser interface:
221 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
222 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000223 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000224 bool ParseDirective(AsmToken DirectiveID);
225
Jim Grosbach47a0d522011-08-16 20:45:50 +0000226 unsigned checkTargetMatchPredicate(MCInst &Inst);
227
Jim Grosbach1355cf12011-07-26 17:10:22 +0000228 bool MatchAndEmitInstruction(SMLoc IDLoc,
229 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
230 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000231};
Jim Grosbach16c74252010-10-29 14:46:02 +0000232} // end anonymous namespace
233
Chris Lattner3a697562010-10-28 17:20:03 +0000234namespace {
235
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000236/// ARMOperand - Instances of this class represent a parsed ARM machine
237/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000238class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000239 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000240 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000241 CCOut,
Jim Grosbach89df9962011-08-26 21:43:41 +0000242 ITCondMask,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000243 CoprocNum,
244 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000245 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000246 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000247 Memory,
Jim Grosbach7ce05792011-08-03 23:50:40 +0000248 PostIndexRegister,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000249 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000250 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000251 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000252 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000253 DPRRegisterList,
254 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000255 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000256 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000257 ShifterImmediate,
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000258 RotateImmediate,
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000259 BitfieldDescriptor,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000260 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000261 } Kind;
262
Sean Callanan76264762010-04-02 22:27:05 +0000263 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000264 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000265
266 union {
267 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000268 ARMCC::CondCodes Val;
269 } CC;
270
271 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000272 unsigned Val;
273 } Cop;
274
275 struct {
Jim Grosbach89df9962011-08-26 21:43:41 +0000276 unsigned Mask:4;
277 } ITMask;
278
279 struct {
280 ARM_MB::MemBOpt Val;
281 } MBOpt;
282
283 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000284 ARM_PROC::IFlags Val;
285 } IFlags;
286
287 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000288 unsigned Val;
289 } MMask;
290
291 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000292 const char *Data;
293 unsigned Length;
294 } Tok;
295
296 struct {
297 unsigned RegNum;
298 } Reg;
299
Bill Wendling8155e5b2010-11-06 22:19:43 +0000300 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000301 const MCExpr *Val;
302 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000303
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000304 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000305 struct {
306 unsigned BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000307 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
308 // was specified.
309 const MCConstantExpr *OffsetImm; // Offset immediate value
310 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
311 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000312 unsigned ShiftImm; // shift for OffsetReg.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000313 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000314 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000315
316 struct {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000317 unsigned RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000318 bool isAdd;
319 ARM_AM::ShiftOpc ShiftTy;
320 unsigned ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000321 } PostIdxReg;
322
323 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000324 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000325 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000326 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000327 struct {
328 ARM_AM::ShiftOpc ShiftTy;
329 unsigned SrcReg;
330 unsigned ShiftReg;
331 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000332 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000333 struct {
334 ARM_AM::ShiftOpc ShiftTy;
335 unsigned SrcReg;
336 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000337 } RegShiftedImm;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000338 struct {
339 unsigned Imm;
340 } RotImm;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000341 struct {
342 unsigned LSB;
343 unsigned Width;
344 } Bitfield;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000345 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000346
Bill Wendling146018f2010-11-06 21:42:12 +0000347 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
348public:
Sean Callanan76264762010-04-02 22:27:05 +0000349 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
350 Kind = o.Kind;
351 StartLoc = o.StartLoc;
352 EndLoc = o.EndLoc;
353 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000354 case CondCode:
355 CC = o.CC;
356 break;
Jim Grosbach89df9962011-08-26 21:43:41 +0000357 case ITCondMask:
358 ITMask = o.ITMask;
359 break;
Sean Callanan76264762010-04-02 22:27:05 +0000360 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000361 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000362 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000363 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000364 case Register:
365 Reg = o.Reg;
366 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000367 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000368 case DPRRegisterList:
369 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000370 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000371 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000372 case CoprocNum:
373 case CoprocReg:
374 Cop = o.Cop;
375 break;
Sean Callanan76264762010-04-02 22:27:05 +0000376 case Immediate:
377 Imm = o.Imm;
378 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000379 case MemBarrierOpt:
380 MBOpt = o.MBOpt;
381 break;
Sean Callanan76264762010-04-02 22:27:05 +0000382 case Memory:
383 Mem = o.Mem;
384 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000385 case PostIndexRegister:
386 PostIdxReg = o.PostIdxReg;
387 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000388 case MSRMask:
389 MMask = o.MMask;
390 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000391 case ProcIFlags:
392 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000393 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000394 case ShifterImmediate:
395 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000396 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000397 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000398 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000399 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000400 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000401 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000402 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000403 case RotateImmediate:
404 RotImm = o.RotImm;
405 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000406 case BitfieldDescriptor:
407 Bitfield = o.Bitfield;
408 break;
Sean Callanan76264762010-04-02 22:27:05 +0000409 }
410 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000411
Sean Callanan76264762010-04-02 22:27:05 +0000412 /// getStartLoc - Get the location of the first token of this operand.
413 SMLoc getStartLoc() const { return StartLoc; }
414 /// getEndLoc - Get the location of the last token of this operand.
415 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000416
Daniel Dunbar8462b302010-08-11 06:36:53 +0000417 ARMCC::CondCodes getCondCode() const {
418 assert(Kind == CondCode && "Invalid access!");
419 return CC.Val;
420 }
421
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000422 unsigned getCoproc() const {
423 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
424 return Cop.Val;
425 }
426
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000427 StringRef getToken() const {
428 assert(Kind == Token && "Invalid access!");
429 return StringRef(Tok.Data, Tok.Length);
430 }
431
432 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000433 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000434 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000435 }
436
Bill Wendling5fa22a12010-11-09 23:28:44 +0000437 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000438 assert((Kind == RegisterList || Kind == DPRRegisterList ||
439 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000440 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000441 }
442
Kevin Enderbycfe07242009-10-13 22:19:02 +0000443 const MCExpr *getImm() const {
444 assert(Kind == Immediate && "Invalid access!");
445 return Imm.Val;
446 }
447
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000448 ARM_MB::MemBOpt getMemBarrierOpt() const {
449 assert(Kind == MemBarrierOpt && "Invalid access!");
450 return MBOpt.Val;
451 }
452
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000453 ARM_PROC::IFlags getProcIFlags() const {
454 assert(Kind == ProcIFlags && "Invalid access!");
455 return IFlags.Val;
456 }
457
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000458 unsigned getMSRMask() const {
459 assert(Kind == MSRMask && "Invalid access!");
460 return MMask.Val;
461 }
462
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000463 bool isCoprocNum() const { return Kind == CoprocNum; }
464 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000465 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000466 bool isCCOut() const { return Kind == CCOut; }
Jim Grosbach89df9962011-08-26 21:43:41 +0000467 bool isITMask() const { return Kind == ITCondMask; }
468 bool isITCondCode() const { return Kind == CondCode; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000469 bool isImm() const { return Kind == Immediate; }
Jim Grosbacha77295d2011-09-08 22:07:06 +0000470 bool isImm8s4() const {
471 if (Kind != Immediate)
472 return false;
473 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
474 if (!CE) return false;
475 int64_t Value = CE->getValue();
476 return ((Value & 3) == 0) && Value >= -1020 && Value <= 1020;
477 }
Jim Grosbach72f39f82011-08-24 21:22:15 +0000478 bool isImm0_1020s4() const {
479 if (Kind != Immediate)
480 return false;
481 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
482 if (!CE) return false;
483 int64_t Value = CE->getValue();
484 return ((Value & 3) == 0) && Value >= 0 && Value <= 1020;
485 }
486 bool isImm0_508s4() const {
487 if (Kind != Immediate)
488 return false;
489 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
490 if (!CE) return false;
491 int64_t Value = CE->getValue();
492 return ((Value & 3) == 0) && Value >= 0 && Value <= 508;
493 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000494 bool isImm0_255() const {
495 if (Kind != Immediate)
496 return false;
497 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
498 if (!CE) return false;
499 int64_t Value = CE->getValue();
500 return Value >= 0 && Value < 256;
501 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000502 bool isImm0_7() const {
503 if (Kind != Immediate)
504 return false;
505 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
506 if (!CE) return false;
507 int64_t Value = CE->getValue();
508 return Value >= 0 && Value < 8;
509 }
510 bool isImm0_15() const {
511 if (Kind != Immediate)
512 return false;
513 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
514 if (!CE) return false;
515 int64_t Value = CE->getValue();
516 return Value >= 0 && Value < 16;
517 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000518 bool isImm0_31() const {
519 if (Kind != Immediate)
520 return false;
521 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
522 if (!CE) return false;
523 int64_t Value = CE->getValue();
524 return Value >= 0 && Value < 32;
525 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000526 bool isImm1_16() const {
527 if (Kind != Immediate)
528 return false;
529 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
530 if (!CE) return false;
531 int64_t Value = CE->getValue();
532 return Value > 0 && Value < 17;
533 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000534 bool isImm1_32() const {
535 if (Kind != Immediate)
536 return false;
537 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
538 if (!CE) return false;
539 int64_t Value = CE->getValue();
540 return Value > 0 && Value < 33;
541 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000542 bool isImm0_65535() const {
543 if (Kind != Immediate)
544 return false;
545 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
546 if (!CE) return false;
547 int64_t Value = CE->getValue();
548 return Value >= 0 && Value < 65536;
549 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000550 bool isImm0_65535Expr() const {
551 if (Kind != Immediate)
552 return false;
553 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
554 // If it's not a constant expression, it'll generate a fixup and be
555 // handled later.
556 if (!CE) return true;
557 int64_t Value = CE->getValue();
558 return Value >= 0 && Value < 65536;
559 }
Jim Grosbached838482011-07-26 16:24:27 +0000560 bool isImm24bit() const {
561 if (Kind != Immediate)
562 return false;
563 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
564 if (!CE) return false;
565 int64_t Value = CE->getValue();
566 return Value >= 0 && Value <= 0xffffff;
567 }
Jim Grosbach70939ee2011-08-17 21:51:27 +0000568 bool isImmThumbSR() const {
569 if (Kind != Immediate)
570 return false;
571 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
572 if (!CE) return false;
573 int64_t Value = CE->getValue();
574 return Value > 0 && Value < 33;
575 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000576 bool isPKHLSLImm() const {
577 if (Kind != Immediate)
578 return false;
579 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
580 if (!CE) return false;
581 int64_t Value = CE->getValue();
582 return Value >= 0 && Value < 32;
583 }
584 bool isPKHASRImm() const {
585 if (Kind != Immediate)
586 return false;
587 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
588 if (!CE) return false;
589 int64_t Value = CE->getValue();
590 return Value > 0 && Value <= 32;
591 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000592 bool isARMSOImm() const {
593 if (Kind != Immediate)
594 return false;
595 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
596 if (!CE) return false;
597 int64_t Value = CE->getValue();
598 return ARM_AM::getSOImmVal(Value) != -1;
599 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000600 bool isT2SOImm() const {
601 if (Kind != Immediate)
602 return false;
603 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
604 if (!CE) return false;
605 int64_t Value = CE->getValue();
606 return ARM_AM::getT2SOImmVal(Value) != -1;
607 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000608 bool isSetEndImm() const {
609 if (Kind != Immediate)
610 return false;
611 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
612 if (!CE) return false;
613 int64_t Value = CE->getValue();
614 return Value == 1 || Value == 0;
615 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000616 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000617 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000618 bool isDPRRegList() const { return Kind == DPRRegisterList; }
619 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000620 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000621 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000622 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000623 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000624 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
625 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000626 bool isRotImm() const { return Kind == RotateImmediate; }
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000627 bool isBitfield() const { return Kind == BitfieldDescriptor; }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000628 bool isPostIdxRegShifted() const { return Kind == PostIndexRegister; }
629 bool isPostIdxReg() const {
630 return Kind == PostIndexRegister && PostIdxReg.ShiftTy == ARM_AM::no_shift;
631 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000632 bool isMemNoOffset() const {
633 if (Kind != Memory)
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000634 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000635 // No offset of any kind.
636 return Mem.OffsetRegNum == 0 && Mem.OffsetImm == 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000637 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000638 bool isAddrMode2() const {
639 if (Kind != Memory)
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000640 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000641 // Check for register offset.
642 if (Mem.OffsetRegNum) return true;
643 // Immediate offset in range [-4095, 4095].
644 if (!Mem.OffsetImm) return true;
645 int64_t Val = Mem.OffsetImm->getValue();
646 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000647 }
Jim Grosbach039c2e12011-08-04 23:01:30 +0000648 bool isAM2OffsetImm() const {
649 if (Kind != Immediate)
650 return false;
651 // Immediate offset in range [-4095, 4095].
652 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
653 if (!CE) return false;
654 int64_t Val = CE->getValue();
655 return Val > -4096 && Val < 4096;
656 }
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000657 bool isAddrMode3() const {
658 if (Kind != Memory)
659 return false;
660 // No shifts are legal for AM3.
661 if (Mem.ShiftType != ARM_AM::no_shift) return false;
662 // Check for register offset.
663 if (Mem.OffsetRegNum) return true;
664 // Immediate offset in range [-255, 255].
665 if (!Mem.OffsetImm) return true;
666 int64_t Val = Mem.OffsetImm->getValue();
667 return Val > -256 && Val < 256;
668 }
669 bool isAM3Offset() const {
670 if (Kind != Immediate && Kind != PostIndexRegister)
671 return false;
672 if (Kind == PostIndexRegister)
673 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
674 // Immediate offset in range [-255, 255].
675 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
676 if (!CE) return false;
677 int64_t Val = CE->getValue();
Jim Grosbach251bf252011-08-10 21:56:18 +0000678 // Special case, #-0 is INT32_MIN.
679 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000680 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000681 bool isAddrMode5() const {
682 if (Kind != Memory)
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000683 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000684 // Check for register offset.
685 if (Mem.OffsetRegNum) return false;
686 // Immediate offset in range [-1020, 1020] and a multiple of 4.
687 if (!Mem.OffsetImm) return true;
688 int64_t Val = Mem.OffsetImm->getValue();
Owen Anderson0da10cf2011-08-29 19:36:44 +0000689 return (Val >= -1020 && Val <= 1020 && ((Val & 3) == 0)) ||
690 Val == INT32_MIN;
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000691 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000692 bool isMemRegOffset() const {
693 if (Kind != Memory || !Mem.OffsetRegNum)
Bill Wendlingf4caf692010-12-14 03:36:38 +0000694 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000695 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000696 }
Jim Grosbachab899c12011-09-07 23:10:15 +0000697 bool isT2MemRegOffset() const {
698 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative)
699 return false;
700 // Only lsl #{0, 1, 2, 3} allowed.
701 if (Mem.ShiftType == ARM_AM::no_shift)
702 return true;
703 if (Mem.ShiftType != ARM_AM::lsl || Mem.ShiftImm > 3)
704 return false;
705 return true;
706 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000707 bool isMemThumbRR() const {
708 // Thumb reg+reg addressing is simple. Just two registers, a base and
709 // an offset. No shifts, negations or any other complicating factors.
710 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative ||
711 Mem.ShiftType != ARM_AM::no_shift)
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000712 return false;
Jim Grosbach60f91a32011-08-19 17:55:24 +0000713 return isARMLowRegister(Mem.BaseRegNum) &&
714 (!Mem.OffsetRegNum || isARMLowRegister(Mem.OffsetRegNum));
715 }
716 bool isMemThumbRIs4() const {
717 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
718 !isARMLowRegister(Mem.BaseRegNum))
719 return false;
720 // Immediate offset, multiple of 4 in range [0, 124].
721 if (!Mem.OffsetImm) return true;
722 int64_t Val = Mem.OffsetImm->getValue();
Jim Grosbachecd85892011-08-19 18:13:48 +0000723 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
724 }
Jim Grosbach38466302011-08-19 18:55:51 +0000725 bool isMemThumbRIs2() const {
726 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
727 !isARMLowRegister(Mem.BaseRegNum))
728 return false;
729 // Immediate offset, multiple of 4 in range [0, 62].
730 if (!Mem.OffsetImm) return true;
731 int64_t Val = Mem.OffsetImm->getValue();
732 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
733 }
Jim Grosbach48ff5ff2011-08-19 18:49:59 +0000734 bool isMemThumbRIs1() const {
735 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
736 !isARMLowRegister(Mem.BaseRegNum))
737 return false;
738 // Immediate offset in range [0, 31].
739 if (!Mem.OffsetImm) return true;
740 int64_t Val = Mem.OffsetImm->getValue();
741 return Val >= 0 && Val <= 31;
742 }
Jim Grosbachecd85892011-08-19 18:13:48 +0000743 bool isMemThumbSPI() const {
744 if (Kind != Memory || Mem.OffsetRegNum != 0 || Mem.BaseRegNum != ARM::SP)
745 return false;
746 // Immediate offset, multiple of 4 in range [0, 1020].
747 if (!Mem.OffsetImm) return true;
748 int64_t Val = Mem.OffsetImm->getValue();
749 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000750 }
Jim Grosbacha77295d2011-09-08 22:07:06 +0000751 bool isMemImm8s4Offset() const {
752 if (Kind != Memory || Mem.OffsetRegNum != 0)
753 return false;
754 // Immediate offset a multiple of 4 in range [-1020, 1020].
755 if (!Mem.OffsetImm) return true;
756 int64_t Val = Mem.OffsetImm->getValue();
757 return Val >= -1020 && Val <= 1020 && (Val & 3) == 0;
758 }
Jim Grosbachb6aed502011-09-09 18:37:27 +0000759 bool isMemImm0_1020s4Offset() const {
760 if (Kind != Memory || Mem.OffsetRegNum != 0)
761 return false;
762 // Immediate offset a multiple of 4 in range [0, 1020].
763 if (!Mem.OffsetImm) return true;
764 int64_t Val = Mem.OffsetImm->getValue();
765 return Val >= 0 && Val <= 1020 && (Val & 3) == 0;
766 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000767 bool isMemImm8Offset() const {
768 if (Kind != Memory || Mem.OffsetRegNum != 0)
769 return false;
770 // Immediate offset in range [-255, 255].
771 if (!Mem.OffsetImm) return true;
772 int64_t Val = Mem.OffsetImm->getValue();
773 return Val > -256 && Val < 256;
774 }
Jim Grosbachf0eee6e2011-09-07 23:39:14 +0000775 bool isMemPosImm8Offset() const {
776 if (Kind != Memory || Mem.OffsetRegNum != 0)
777 return false;
778 // Immediate offset in range [0, 255].
779 if (!Mem.OffsetImm) return true;
780 int64_t Val = Mem.OffsetImm->getValue();
781 return Val >= 0 && Val < 256;
782 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000783 bool isMemNegImm8Offset() const {
784 if (Kind != Memory || Mem.OffsetRegNum != 0)
785 return false;
786 // Immediate offset in range [-255, -1].
787 if (!Mem.OffsetImm) return true;
788 int64_t Val = Mem.OffsetImm->getValue();
789 return Val > -256 && Val < 0;
790 }
791 bool isMemUImm12Offset() const {
792 // If we have an immediate that's not a constant, treat it as a label
793 // reference needing a fixup. If it is a constant, it's something else
794 // and we reject it.
795 if (Kind == Immediate && !isa<MCConstantExpr>(getImm()))
796 return true;
797
798 if (Kind != Memory || Mem.OffsetRegNum != 0)
799 return false;
800 // Immediate offset in range [0, 4095].
801 if (!Mem.OffsetImm) return true;
802 int64_t Val = Mem.OffsetImm->getValue();
803 return (Val >= 0 && Val < 4096);
804 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000805 bool isMemImm12Offset() const {
Jim Grosbach09176e12011-08-08 20:59:31 +0000806 // If we have an immediate that's not a constant, treat it as a label
807 // reference needing a fixup. If it is a constant, it's something else
808 // and we reject it.
809 if (Kind == Immediate && !isa<MCConstantExpr>(getImm()))
810 return true;
811
Jim Grosbach7ce05792011-08-03 23:50:40 +0000812 if (Kind != Memory || Mem.OffsetRegNum != 0)
813 return false;
814 // Immediate offset in range [-4095, 4095].
815 if (!Mem.OffsetImm) return true;
816 int64_t Val = Mem.OffsetImm->getValue();
Owen Anderson0da10cf2011-08-29 19:36:44 +0000817 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000818 }
819 bool isPostIdxImm8() const {
820 if (Kind != Immediate)
821 return false;
822 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
823 if (!CE) return false;
824 int64_t Val = CE->getValue();
Owen Anderson63553c72011-08-29 17:17:09 +0000825 return (Val > -256 && Val < 256) || (Val == INT32_MIN);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000826 }
827
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000828 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000829 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000830
831 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000832 // Add as immediates when possible. Null MCExpr = 0.
833 if (Expr == 0)
834 Inst.addOperand(MCOperand::CreateImm(0));
835 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000836 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
837 else
838 Inst.addOperand(MCOperand::CreateExpr(Expr));
839 }
840
Daniel Dunbar8462b302010-08-11 06:36:53 +0000841 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000842 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000843 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000844 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
845 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000846 }
847
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000848 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
849 assert(N == 1 && "Invalid number of operands!");
850 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
851 }
852
Jim Grosbach89df9962011-08-26 21:43:41 +0000853 void addITMaskOperands(MCInst &Inst, unsigned N) const {
854 assert(N == 1 && "Invalid number of operands!");
855 Inst.addOperand(MCOperand::CreateImm(ITMask.Mask));
856 }
857
858 void addITCondCodeOperands(MCInst &Inst, unsigned N) const {
859 assert(N == 1 && "Invalid number of operands!");
860 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
861 }
862
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000863 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
864 assert(N == 1 && "Invalid number of operands!");
865 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
866 }
867
Jim Grosbachd67641b2010-12-06 18:21:12 +0000868 void addCCOutOperands(MCInst &Inst, unsigned N) const {
869 assert(N == 1 && "Invalid number of operands!");
870 Inst.addOperand(MCOperand::CreateReg(getReg()));
871 }
872
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000873 void addRegOperands(MCInst &Inst, unsigned N) const {
874 assert(N == 1 && "Invalid number of operands!");
875 Inst.addOperand(MCOperand::CreateReg(getReg()));
876 }
877
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000878 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000879 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000880 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
881 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
882 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000883 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000884 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000885 }
886
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000887 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000888 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000889 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
890 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000891 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000892 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000893 }
894
Jim Grosbach580f4a92011-07-25 22:20:28 +0000895 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000896 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000897 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
898 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000899 }
900
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000901 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000902 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000903 const SmallVectorImpl<unsigned> &RegList = getRegList();
904 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000905 I = RegList.begin(), E = RegList.end(); I != E; ++I)
906 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000907 }
908
Bill Wendling0f630752010-11-17 04:32:08 +0000909 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
910 addRegListOperands(Inst, N);
911 }
912
913 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
914 addRegListOperands(Inst, N);
915 }
916
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000917 void addRotImmOperands(MCInst &Inst, unsigned N) const {
918 assert(N == 1 && "Invalid number of operands!");
919 // Encoded as val>>3. The printer handles display as 8, 16, 24.
920 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
921 }
922
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000923 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
924 assert(N == 1 && "Invalid number of operands!");
925 // Munge the lsb/width into a bitfield mask.
926 unsigned lsb = Bitfield.LSB;
927 unsigned width = Bitfield.Width;
928 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
929 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
930 (32 - (lsb + width)));
931 Inst.addOperand(MCOperand::CreateImm(Mask));
932 }
933
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000934 void addImmOperands(MCInst &Inst, unsigned N) const {
935 assert(N == 1 && "Invalid number of operands!");
936 addExpr(Inst, getImm());
937 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000938
Jim Grosbacha77295d2011-09-08 22:07:06 +0000939 void addImm8s4Operands(MCInst &Inst, unsigned N) const {
940 assert(N == 1 && "Invalid number of operands!");
941 // FIXME: We really want to scale the value here, but the LDRD/STRD
942 // instruction don't encode operands that way yet.
943 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
944 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
945 }
946
Jim Grosbach72f39f82011-08-24 21:22:15 +0000947 void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const {
948 assert(N == 1 && "Invalid number of operands!");
949 // The immediate is scaled by four in the encoding and is stored
950 // in the MCInst as such. Lop off the low two bits here.
951 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
952 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
953 }
954
955 void addImm0_508s4Operands(MCInst &Inst, unsigned N) const {
956 assert(N == 1 && "Invalid number of operands!");
957 // The immediate is scaled by four in the encoding and is stored
958 // in the MCInst as such. Lop off the low two bits here.
959 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
960 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
961 }
962
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000963 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
964 assert(N == 1 && "Invalid number of operands!");
965 addExpr(Inst, getImm());
966 }
967
Jim Grosbach83ab0702011-07-13 22:01:08 +0000968 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
969 assert(N == 1 && "Invalid number of operands!");
970 addExpr(Inst, getImm());
971 }
972
973 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
974 assert(N == 1 && "Invalid number of operands!");
975 addExpr(Inst, getImm());
976 }
977
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000978 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
979 assert(N == 1 && "Invalid number of operands!");
980 addExpr(Inst, getImm());
981 }
982
Jim Grosbachf4943352011-07-25 23:09:14 +0000983 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
984 assert(N == 1 && "Invalid number of operands!");
985 // The constant encodes as the immediate-1, and we store in the instruction
986 // the bits as encoded, so subtract off one here.
987 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
988 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
989 }
990
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000991 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
992 assert(N == 1 && "Invalid number of operands!");
993 // The constant encodes as the immediate-1, and we store in the instruction
994 // the bits as encoded, so subtract off one here.
995 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
996 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
997 }
998
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000999 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
1000 assert(N == 1 && "Invalid number of operands!");
1001 addExpr(Inst, getImm());
1002 }
1003
Jim Grosbachffa32252011-07-19 19:13:28 +00001004 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
1005 assert(N == 1 && "Invalid number of operands!");
1006 addExpr(Inst, getImm());
1007 }
1008
Jim Grosbached838482011-07-26 16:24:27 +00001009 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
1010 assert(N == 1 && "Invalid number of operands!");
1011 addExpr(Inst, getImm());
1012 }
1013
Jim Grosbach70939ee2011-08-17 21:51:27 +00001014 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
1015 assert(N == 1 && "Invalid number of operands!");
1016 // The constant encodes as the immediate, except for 32, which encodes as
1017 // zero.
1018 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1019 unsigned Imm = CE->getValue();
1020 Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm)));
1021 }
1022
Jim Grosbachf6c05252011-07-21 17:23:04 +00001023 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
1024 assert(N == 1 && "Invalid number of operands!");
1025 addExpr(Inst, getImm());
1026 }
1027
1028 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
1029 assert(N == 1 && "Invalid number of operands!");
1030 // An ASR value of 32 encodes as 0, so that's how we want to add it to
1031 // the instruction as well.
1032 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1033 int Val = CE->getValue();
1034 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
1035 }
1036
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +00001037 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
1038 assert(N == 1 && "Invalid number of operands!");
1039 addExpr(Inst, getImm());
1040 }
1041
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001042 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
1043 assert(N == 1 && "Invalid number of operands!");
1044 addExpr(Inst, getImm());
1045 }
1046
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001047 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
1048 assert(N == 1 && "Invalid number of operands!");
1049 addExpr(Inst, getImm());
1050 }
1051
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001052 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
1053 assert(N == 1 && "Invalid number of operands!");
1054 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
1055 }
1056
Jim Grosbach7ce05792011-08-03 23:50:40 +00001057 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
1058 assert(N == 1 && "Invalid number of operands!");
1059 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00001060 }
1061
Jim Grosbach7ce05792011-08-03 23:50:40 +00001062 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
1063 assert(N == 3 && "Invalid number of operands!");
1064 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1065 if (!Mem.OffsetRegNum) {
1066 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1067 // Special case for #-0
1068 if (Val == INT32_MIN) Val = 0;
1069 if (Val < 0) Val = -Val;
1070 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
1071 } else {
1072 // For register offset, we encode the shift type and negation flag
1073 // here.
1074 Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbachdd32ba32011-08-11 22:05:09 +00001075 Mem.ShiftImm, Mem.ShiftType);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001076 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00001077 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1078 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1079 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001080 }
1081
Jim Grosbach039c2e12011-08-04 23:01:30 +00001082 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
1083 assert(N == 2 && "Invalid number of operands!");
1084 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1085 assert(CE && "non-constant AM2OffsetImm operand!");
1086 int32_t Val = CE->getValue();
1087 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1088 // Special case for #-0
1089 if (Val == INT32_MIN) Val = 0;
1090 if (Val < 0) Val = -Val;
1091 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
1092 Inst.addOperand(MCOperand::CreateReg(0));
1093 Inst.addOperand(MCOperand::CreateImm(Val));
1094 }
1095
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001096 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
1097 assert(N == 3 && "Invalid number of operands!");
1098 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1099 if (!Mem.OffsetRegNum) {
1100 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1101 // Special case for #-0
1102 if (Val == INT32_MIN) Val = 0;
1103 if (Val < 0) Val = -Val;
1104 Val = ARM_AM::getAM3Opc(AddSub, Val);
1105 } else {
1106 // For register offset, we encode the shift type and negation flag
1107 // here.
1108 Val = ARM_AM::getAM3Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
1109 }
1110 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1111 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1112 Inst.addOperand(MCOperand::CreateImm(Val));
1113 }
1114
1115 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
1116 assert(N == 2 && "Invalid number of operands!");
1117 if (Kind == PostIndexRegister) {
1118 int32_t Val =
1119 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
1120 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1121 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach251bf252011-08-10 21:56:18 +00001122 return;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001123 }
1124
1125 // Constant offset.
1126 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
1127 int32_t Val = CE->getValue();
1128 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1129 // Special case for #-0
1130 if (Val == INT32_MIN) Val = 0;
1131 if (Val < 0) Val = -Val;
Jim Grosbach251bf252011-08-10 21:56:18 +00001132 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001133 Inst.addOperand(MCOperand::CreateReg(0));
1134 Inst.addOperand(MCOperand::CreateImm(Val));
1135 }
1136
Jim Grosbach7ce05792011-08-03 23:50:40 +00001137 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
1138 assert(N == 2 && "Invalid number of operands!");
1139 // The lower two bits are always zero and as such are not encoded.
1140 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0;
1141 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1142 // Special case for #-0
1143 if (Val == INT32_MIN) Val = 0;
1144 if (Val < 0) Val = -Val;
1145 Val = ARM_AM::getAM5Opc(AddSub, Val);
1146 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1147 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001148 }
1149
Jim Grosbacha77295d2011-09-08 22:07:06 +00001150 void addMemImm8s4OffsetOperands(MCInst &Inst, unsigned N) const {
1151 assert(N == 2 && "Invalid number of operands!");
1152 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1153 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1154 Inst.addOperand(MCOperand::CreateImm(Val));
1155 }
1156
Jim Grosbachb6aed502011-09-09 18:37:27 +00001157 void addMemImm0_1020s4OffsetOperands(MCInst &Inst, unsigned N) const {
1158 assert(N == 2 && "Invalid number of operands!");
1159 // The lower two bits are always zero and as such are not encoded.
1160 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0;
1161 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1162 Inst.addOperand(MCOperand::CreateImm(Val));
1163 }
1164
Jim Grosbach7ce05792011-08-03 23:50:40 +00001165 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
1166 assert(N == 2 && "Invalid number of operands!");
1167 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1168 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1169 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner14b93852010-10-29 00:27:31 +00001170 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001171
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001172 void addMemPosImm8OffsetOperands(MCInst &Inst, unsigned N) const {
1173 addMemImm8OffsetOperands(Inst, N);
1174 }
1175
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001176 void addMemNegImm8OffsetOperands(MCInst &Inst, unsigned N) const {
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001177 addMemImm8OffsetOperands(Inst, N);
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001178 }
1179
1180 void addMemUImm12OffsetOperands(MCInst &Inst, unsigned N) const {
1181 assert(N == 2 && "Invalid number of operands!");
1182 // If this is an immediate, it's a label reference.
1183 if (Kind == Immediate) {
1184 addExpr(Inst, getImm());
1185 Inst.addOperand(MCOperand::CreateImm(0));
1186 return;
1187 }
1188
1189 // Otherwise, it's a normal memory reg+offset.
1190 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1191 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1192 Inst.addOperand(MCOperand::CreateImm(Val));
1193 }
1194
Jim Grosbach7ce05792011-08-03 23:50:40 +00001195 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
1196 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach09176e12011-08-08 20:59:31 +00001197 // If this is an immediate, it's a label reference.
1198 if (Kind == Immediate) {
1199 addExpr(Inst, getImm());
1200 Inst.addOperand(MCOperand::CreateImm(0));
1201 return;
1202 }
1203
1204 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach7ce05792011-08-03 23:50:40 +00001205 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1206 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1207 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendlingf4caf692010-12-14 03:36:38 +00001208 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001209
Jim Grosbach7ce05792011-08-03 23:50:40 +00001210 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
1211 assert(N == 3 && "Invalid number of operands!");
1212 unsigned Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001213 Mem.ShiftImm, Mem.ShiftType);
Jim Grosbach7ce05792011-08-03 23:50:40 +00001214 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1215 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1216 Inst.addOperand(MCOperand::CreateImm(Val));
1217 }
1218
Jim Grosbachab899c12011-09-07 23:10:15 +00001219 void addT2MemRegOffsetOperands(MCInst &Inst, unsigned N) const {
1220 assert(N == 3 && "Invalid number of operands!");
1221 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1222 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1223 Inst.addOperand(MCOperand::CreateImm(Mem.ShiftImm));
1224 }
1225
Jim Grosbach7ce05792011-08-03 23:50:40 +00001226 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
1227 assert(N == 2 && "Invalid number of operands!");
1228 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1229 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1230 }
1231
Jim Grosbach60f91a32011-08-19 17:55:24 +00001232 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
1233 assert(N == 2 && "Invalid number of operands!");
1234 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
1235 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1236 Inst.addOperand(MCOperand::CreateImm(Val));
1237 }
1238
Jim Grosbach38466302011-08-19 18:55:51 +00001239 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
1240 assert(N == 2 && "Invalid number of operands!");
1241 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 2) : 0;
1242 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1243 Inst.addOperand(MCOperand::CreateImm(Val));
1244 }
1245
Jim Grosbach48ff5ff2011-08-19 18:49:59 +00001246 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
1247 assert(N == 2 && "Invalid number of operands!");
1248 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue()) : 0;
1249 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1250 Inst.addOperand(MCOperand::CreateImm(Val));
1251 }
1252
Jim Grosbachecd85892011-08-19 18:13:48 +00001253 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
1254 assert(N == 2 && "Invalid number of operands!");
1255 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
1256 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1257 Inst.addOperand(MCOperand::CreateImm(Val));
1258 }
1259
Jim Grosbach7ce05792011-08-03 23:50:40 +00001260 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
1261 assert(N == 1 && "Invalid number of operands!");
1262 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1263 assert(CE && "non-constant post-idx-imm8 operand!");
1264 int Imm = CE->getValue();
1265 bool isAdd = Imm >= 0;
Owen Anderson63553c72011-08-29 17:17:09 +00001266 if (Imm == INT32_MIN) Imm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001267 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
1268 Inst.addOperand(MCOperand::CreateImm(Imm));
1269 }
1270
1271 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
1272 assert(N == 2 && "Invalid number of operands!");
1273 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001274 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
1275 }
1276
1277 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
1278 assert(N == 2 && "Invalid number of operands!");
1279 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1280 // The sign, shift type, and shift amount are encoded in a single operand
1281 // using the AM2 encoding helpers.
1282 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
1283 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
1284 PostIdxReg.ShiftTy);
1285 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001286 }
1287
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001288 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
1289 assert(N == 1 && "Invalid number of operands!");
1290 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
1291 }
1292
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001293 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
1294 assert(N == 1 && "Invalid number of operands!");
1295 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
1296 }
1297
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001298 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +00001299
Jim Grosbach89df9962011-08-26 21:43:41 +00001300 static ARMOperand *CreateITMask(unsigned Mask, SMLoc S) {
1301 ARMOperand *Op = new ARMOperand(ITCondMask);
1302 Op->ITMask.Mask = Mask;
1303 Op->StartLoc = S;
1304 Op->EndLoc = S;
1305 return Op;
1306 }
1307
Chris Lattner3a697562010-10-28 17:20:03 +00001308 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
1309 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001310 Op->CC.Val = CC;
1311 Op->StartLoc = S;
1312 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001313 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001314 }
1315
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001316 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
1317 ARMOperand *Op = new ARMOperand(CoprocNum);
1318 Op->Cop.Val = CopVal;
1319 Op->StartLoc = S;
1320 Op->EndLoc = S;
1321 return Op;
1322 }
1323
1324 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
1325 ARMOperand *Op = new ARMOperand(CoprocReg);
1326 Op->Cop.Val = CopVal;
1327 Op->StartLoc = S;
1328 Op->EndLoc = S;
1329 return Op;
1330 }
1331
Jim Grosbachd67641b2010-12-06 18:21:12 +00001332 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
1333 ARMOperand *Op = new ARMOperand(CCOut);
1334 Op->Reg.RegNum = RegNum;
1335 Op->StartLoc = S;
1336 Op->EndLoc = S;
1337 return Op;
1338 }
1339
Chris Lattner3a697562010-10-28 17:20:03 +00001340 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
1341 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +00001342 Op->Tok.Data = Str.data();
1343 Op->Tok.Length = Str.size();
1344 Op->StartLoc = S;
1345 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001346 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001347 }
1348
Bill Wendling50d0f582010-11-18 23:43:05 +00001349 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +00001350 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +00001351 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001352 Op->StartLoc = S;
1353 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001354 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001355 }
1356
Jim Grosbache8606dc2011-07-13 17:50:29 +00001357 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
1358 unsigned SrcReg,
1359 unsigned ShiftReg,
1360 unsigned ShiftImm,
1361 SMLoc S, SMLoc E) {
1362 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001363 Op->RegShiftedReg.ShiftTy = ShTy;
1364 Op->RegShiftedReg.SrcReg = SrcReg;
1365 Op->RegShiftedReg.ShiftReg = ShiftReg;
1366 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001367 Op->StartLoc = S;
1368 Op->EndLoc = E;
1369 return Op;
1370 }
1371
Owen Anderson92a20222011-07-21 18:54:16 +00001372 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
1373 unsigned SrcReg,
1374 unsigned ShiftImm,
1375 SMLoc S, SMLoc E) {
1376 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001377 Op->RegShiftedImm.ShiftTy = ShTy;
1378 Op->RegShiftedImm.SrcReg = SrcReg;
1379 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +00001380 Op->StartLoc = S;
1381 Op->EndLoc = E;
1382 return Op;
1383 }
1384
Jim Grosbach580f4a92011-07-25 22:20:28 +00001385 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001386 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +00001387 ARMOperand *Op = new ARMOperand(ShifterImmediate);
1388 Op->ShifterImm.isASR = isASR;
1389 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +00001390 Op->StartLoc = S;
1391 Op->EndLoc = E;
1392 return Op;
1393 }
1394
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001395 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
1396 ARMOperand *Op = new ARMOperand(RotateImmediate);
1397 Op->RotImm.Imm = Imm;
1398 Op->StartLoc = S;
1399 Op->EndLoc = E;
1400 return Op;
1401 }
1402
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001403 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
1404 SMLoc S, SMLoc E) {
1405 ARMOperand *Op = new ARMOperand(BitfieldDescriptor);
1406 Op->Bitfield.LSB = LSB;
1407 Op->Bitfield.Width = Width;
1408 Op->StartLoc = S;
1409 Op->EndLoc = E;
1410 return Op;
1411 }
1412
Bill Wendling7729e062010-11-09 22:44:22 +00001413 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +00001414 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001415 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +00001416 KindTy Kind = RegisterList;
1417
Jim Grosbachd300b942011-09-13 22:56:44 +00001418 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001419 Kind = DPRRegisterList;
Jim Grosbachd300b942011-09-13 22:56:44 +00001420 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].
Evan Cheng275944a2011-07-25 21:32:49 +00001421 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001422 Kind = SPRRegisterList;
1423
1424 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00001425 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001426 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00001427 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00001428 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001429 Op->StartLoc = StartLoc;
1430 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001431 return Op;
1432 }
1433
Chris Lattner3a697562010-10-28 17:20:03 +00001434 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1435 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001436 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001437 Op->StartLoc = S;
1438 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001439 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001440 }
1441
Jim Grosbach7ce05792011-08-03 23:50:40 +00001442 static ARMOperand *CreateMem(unsigned BaseRegNum,
1443 const MCConstantExpr *OffsetImm,
1444 unsigned OffsetRegNum,
1445 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001446 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001447 bool isNegative,
Chris Lattner3a697562010-10-28 17:20:03 +00001448 SMLoc S, SMLoc E) {
1449 ARMOperand *Op = new ARMOperand(Memory);
Sean Callanan76264762010-04-02 22:27:05 +00001450 Op->Mem.BaseRegNum = BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001451 Op->Mem.OffsetImm = OffsetImm;
1452 Op->Mem.OffsetRegNum = OffsetRegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001453 Op->Mem.ShiftType = ShiftType;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001454 Op->Mem.ShiftImm = ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001455 Op->Mem.isNegative = isNegative;
1456 Op->StartLoc = S;
1457 Op->EndLoc = E;
1458 return Op;
1459 }
Jim Grosbach16c74252010-10-29 14:46:02 +00001460
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001461 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
1462 ARM_AM::ShiftOpc ShiftTy,
1463 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001464 SMLoc S, SMLoc E) {
1465 ARMOperand *Op = new ARMOperand(PostIndexRegister);
1466 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001467 Op->PostIdxReg.isAdd = isAdd;
1468 Op->PostIdxReg.ShiftTy = ShiftTy;
1469 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan76264762010-04-02 22:27:05 +00001470 Op->StartLoc = S;
1471 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001472 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001473 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001474
1475 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1476 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1477 Op->MBOpt.Val = Opt;
1478 Op->StartLoc = S;
1479 Op->EndLoc = S;
1480 return Op;
1481 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001482
1483 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1484 ARMOperand *Op = new ARMOperand(ProcIFlags);
1485 Op->IFlags.Val = IFlags;
1486 Op->StartLoc = S;
1487 Op->EndLoc = S;
1488 return Op;
1489 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001490
1491 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1492 ARMOperand *Op = new ARMOperand(MSRMask);
1493 Op->MMask.Val = MMask;
1494 Op->StartLoc = S;
1495 Op->EndLoc = S;
1496 return Op;
1497 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001498};
1499
1500} // end anonymous namespace.
1501
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001502void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001503 switch (Kind) {
1504 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001505 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001506 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001507 case CCOut:
1508 OS << "<ccout " << getReg() << ">";
1509 break;
Jim Grosbach89df9962011-08-26 21:43:41 +00001510 case ITCondMask: {
1511 static char MaskStr[][6] = { "()", "(t)", "(e)", "(tt)", "(et)", "(te)",
1512 "(ee)", "(ttt)", "(ett)", "(tet)", "(eet)", "(tte)", "(ete)",
1513 "(tee)", "(eee)" };
1514 assert((ITMask.Mask & 0xf) == ITMask.Mask);
1515 OS << "<it-mask " << MaskStr[ITMask.Mask] << ">";
1516 break;
1517 }
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001518 case CoprocNum:
1519 OS << "<coprocessor number: " << getCoproc() << ">";
1520 break;
1521 case CoprocReg:
1522 OS << "<coprocessor register: " << getCoproc() << ">";
1523 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001524 case MSRMask:
1525 OS << "<mask: " << getMSRMask() << ">";
1526 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001527 case Immediate:
1528 getImm()->print(OS);
1529 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001530 case MemBarrierOpt:
1531 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1532 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001533 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001534 OS << "<memory "
Jim Grosbach7ce05792011-08-03 23:50:40 +00001535 << " base:" << Mem.BaseRegNum;
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001536 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001537 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001538 case PostIndexRegister:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001539 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
1540 << PostIdxReg.RegNum;
1541 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
1542 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
1543 << PostIdxReg.ShiftImm;
1544 OS << ">";
Jim Grosbach7ce05792011-08-03 23:50:40 +00001545 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001546 case ProcIFlags: {
1547 OS << "<ARM_PROC::";
1548 unsigned IFlags = getProcIFlags();
1549 for (int i=2; i >= 0; --i)
1550 if (IFlags & (1 << i))
1551 OS << ARM_PROC::IFlagsToString(1 << i);
1552 OS << ">";
1553 break;
1554 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001555 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001556 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001557 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001558 case ShifterImmediate:
1559 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1560 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001561 break;
1562 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001563 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001564 << RegShiftedReg.SrcReg
1565 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1566 << ", " << RegShiftedReg.ShiftReg << ", "
1567 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001568 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001569 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001570 case ShiftedImmediate:
1571 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001572 << RegShiftedImm.SrcReg
1573 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1574 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001575 << ">";
1576 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001577 case RotateImmediate:
1578 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
1579 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001580 case BitfieldDescriptor:
1581 OS << "<bitfield " << "lsb: " << Bitfield.LSB
1582 << ", width: " << Bitfield.Width << ">";
1583 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001584 case RegisterList:
1585 case DPRRegisterList:
1586 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001587 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001588
Bill Wendling5fa22a12010-11-09 23:28:44 +00001589 const SmallVectorImpl<unsigned> &RegList = getRegList();
1590 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001591 I = RegList.begin(), E = RegList.end(); I != E; ) {
1592 OS << *I;
1593 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001594 }
1595
1596 OS << ">";
1597 break;
1598 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001599 case Token:
1600 OS << "'" << getToken() << "'";
1601 break;
1602 }
1603}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001604
1605/// @name Auto-generated Match Functions
1606/// {
1607
1608static unsigned MatchRegisterName(StringRef Name);
1609
1610/// }
1611
Bob Wilson69df7232011-02-03 21:46:10 +00001612bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1613 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001614 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001615
1616 return (RegNo == (unsigned)-1);
1617}
1618
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001619/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001620/// and if it is a register name the token is eaten and the register number is
1621/// returned. Otherwise return -1.
1622///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001623int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001624 const AsmToken &Tok = Parser.getTok();
Jim Grosbach7ce05792011-08-03 23:50:40 +00001625 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001626
Chris Lattnere5658fa2010-10-30 04:09:10 +00001627 // FIXME: Validate register for the current architecture; we have to do
1628 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001629 std::string upperCase = Tok.getString().str();
1630 std::string lowerCase = LowercaseString(upperCase);
1631 unsigned RegNum = MatchRegisterName(lowerCase);
1632 if (!RegNum) {
1633 RegNum = StringSwitch<unsigned>(lowerCase)
1634 .Case("r13", ARM::SP)
1635 .Case("r14", ARM::LR)
1636 .Case("r15", ARM::PC)
1637 .Case("ip", ARM::R12)
1638 .Default(0);
1639 }
1640 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001641
Chris Lattnere5658fa2010-10-30 04:09:10 +00001642 Parser.Lex(); // Eat identifier token.
1643 return RegNum;
1644}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001645
Jim Grosbach19906722011-07-13 18:49:30 +00001646// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1647// If a recoverable error occurs, return 1. If an irrecoverable error
1648// occurs, return -1. An irrecoverable error is one where tokens have been
1649// consumed in the process of trying to parse the shifter (i.e., when it is
1650// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00001651int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001652 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1653 SMLoc S = Parser.getTok().getLoc();
1654 const AsmToken &Tok = Parser.getTok();
1655 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1656
1657 std::string upperCase = Tok.getString().str();
1658 std::string lowerCase = LowercaseString(upperCase);
1659 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1660 .Case("lsl", ARM_AM::lsl)
1661 .Case("lsr", ARM_AM::lsr)
1662 .Case("asr", ARM_AM::asr)
1663 .Case("ror", ARM_AM::ror)
1664 .Case("rrx", ARM_AM::rrx)
1665 .Default(ARM_AM::no_shift);
1666
1667 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001668 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001669
Jim Grosbache8606dc2011-07-13 17:50:29 +00001670 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001671
Jim Grosbache8606dc2011-07-13 17:50:29 +00001672 // The source register for the shift has already been added to the
1673 // operand list, so we need to pop it off and combine it into the shifted
1674 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001675 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001676 if (!PrevOp->isReg())
1677 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1678 int SrcReg = PrevOp->getReg();
1679 int64_t Imm = 0;
1680 int ShiftReg = 0;
1681 if (ShiftTy == ARM_AM::rrx) {
1682 // RRX Doesn't have an explicit shift amount. The encoder expects
1683 // the shift register to be the same as the source register. Seems odd,
1684 // but OK.
1685 ShiftReg = SrcReg;
1686 } else {
1687 // Figure out if this is shifted by a constant or a register (for non-RRX).
1688 if (Parser.getTok().is(AsmToken::Hash)) {
1689 Parser.Lex(); // Eat hash.
1690 SMLoc ImmLoc = Parser.getTok().getLoc();
1691 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001692 if (getParser().ParseExpression(ShiftExpr)) {
1693 Error(ImmLoc, "invalid immediate shift value");
1694 return -1;
1695 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001696 // The expression must be evaluatable as an immediate.
1697 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001698 if (!CE) {
1699 Error(ImmLoc, "invalid immediate shift value");
1700 return -1;
1701 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001702 // Range check the immediate.
1703 // lsl, ror: 0 <= imm <= 31
1704 // lsr, asr: 0 <= imm <= 32
1705 Imm = CE->getValue();
1706 if (Imm < 0 ||
1707 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1708 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001709 Error(ImmLoc, "immediate shift value out of range");
1710 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001711 }
1712 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001713 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001714 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001715 if (ShiftReg == -1) {
1716 Error (L, "expected immediate or register in shift operand");
1717 return -1;
1718 }
1719 } else {
1720 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001721 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001722 return -1;
1723 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001724 }
1725
Owen Anderson92a20222011-07-21 18:54:16 +00001726 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1727 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001728 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001729 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001730 else
1731 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1732 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001733
Jim Grosbach19906722011-07-13 18:49:30 +00001734 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001735}
1736
1737
Bill Wendling50d0f582010-11-18 23:43:05 +00001738/// Try to parse a register name. The token must be an Identifier when called.
1739/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1740/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001741///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001742/// TODO this is likely to change to allow different register types and or to
1743/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001744bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001745tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001746 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001747 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001748 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001749 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001750
Bill Wendling50d0f582010-11-18 23:43:05 +00001751 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001752
Chris Lattnere5658fa2010-10-30 04:09:10 +00001753 const AsmToken &ExclaimTok = Parser.getTok();
1754 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001755 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1756 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001757 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001758 }
1759
Bill Wendling50d0f582010-11-18 23:43:05 +00001760 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001761}
1762
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001763/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1764/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1765/// "c5", ...
1766static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001767 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1768 // but efficient.
1769 switch (Name.size()) {
1770 default: break;
1771 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001772 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001773 return -1;
1774 switch (Name[1]) {
1775 default: return -1;
1776 case '0': return 0;
1777 case '1': return 1;
1778 case '2': return 2;
1779 case '3': return 3;
1780 case '4': return 4;
1781 case '5': return 5;
1782 case '6': return 6;
1783 case '7': return 7;
1784 case '8': return 8;
1785 case '9': return 9;
1786 }
1787 break;
1788 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001789 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001790 return -1;
1791 switch (Name[2]) {
1792 default: return -1;
1793 case '0': return 10;
1794 case '1': return 11;
1795 case '2': return 12;
1796 case '3': return 13;
1797 case '4': return 14;
1798 case '5': return 15;
1799 }
1800 break;
1801 }
1802
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001803 return -1;
1804}
1805
Jim Grosbach89df9962011-08-26 21:43:41 +00001806/// parseITCondCode - Try to parse a condition code for an IT instruction.
1807ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1808parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1809 SMLoc S = Parser.getTok().getLoc();
1810 const AsmToken &Tok = Parser.getTok();
1811 if (!Tok.is(AsmToken::Identifier))
1812 return MatchOperand_NoMatch;
1813 unsigned CC = StringSwitch<unsigned>(Tok.getString())
1814 .Case("eq", ARMCC::EQ)
1815 .Case("ne", ARMCC::NE)
1816 .Case("hs", ARMCC::HS)
1817 .Case("cs", ARMCC::HS)
1818 .Case("lo", ARMCC::LO)
1819 .Case("cc", ARMCC::LO)
1820 .Case("mi", ARMCC::MI)
1821 .Case("pl", ARMCC::PL)
1822 .Case("vs", ARMCC::VS)
1823 .Case("vc", ARMCC::VC)
1824 .Case("hi", ARMCC::HI)
1825 .Case("ls", ARMCC::LS)
1826 .Case("ge", ARMCC::GE)
1827 .Case("lt", ARMCC::LT)
1828 .Case("gt", ARMCC::GT)
1829 .Case("le", ARMCC::LE)
1830 .Case("al", ARMCC::AL)
1831 .Default(~0U);
1832 if (CC == ~0U)
1833 return MatchOperand_NoMatch;
1834 Parser.Lex(); // Eat the token.
1835
1836 Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), S));
1837
1838 return MatchOperand_Success;
1839}
1840
Jim Grosbach43904292011-07-25 20:14:50 +00001841/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001842/// token must be an Identifier when called, and if it is a coprocessor
1843/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001844ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001845parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001846 SMLoc S = Parser.getTok().getLoc();
1847 const AsmToken &Tok = Parser.getTok();
1848 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1849
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001850 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001851 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001852 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001853
1854 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001855 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001856 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001857}
1858
Jim Grosbach43904292011-07-25 20:14:50 +00001859/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001860/// token must be an Identifier when called, and if it is a coprocessor
1861/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001862ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001863parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001864 SMLoc S = Parser.getTok().getLoc();
1865 const AsmToken &Tok = Parser.getTok();
1866 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1867
1868 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1869 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001870 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001871
1872 Parser.Lex(); // Eat identifier token.
1873 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001874 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001875}
1876
Jim Grosbachd0588e22011-09-14 18:08:35 +00001877// For register list parsing, we need to map from raw GPR register numbering
1878// to the enumeration values. The enumeration values aren't sorted by
1879// register number due to our using "sp", "lr" and "pc" as canonical names.
1880static unsigned getNextRegister(unsigned Reg) {
1881 // If this is a GPR, we need to do it manually, otherwise we can rely
1882 // on the sort ordering of the enumeration since the other reg-classes
1883 // are sane.
1884 if (!ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
1885 return Reg + 1;
1886 switch(Reg) {
1887 default: assert(0 && "Invalid GPR number!");
1888 case ARM::R0: return ARM::R1; case ARM::R1: return ARM::R2;
1889 case ARM::R2: return ARM::R3; case ARM::R3: return ARM::R4;
1890 case ARM::R4: return ARM::R5; case ARM::R5: return ARM::R6;
1891 case ARM::R6: return ARM::R7; case ARM::R7: return ARM::R8;
1892 case ARM::R8: return ARM::R9; case ARM::R9: return ARM::R10;
1893 case ARM::R10: return ARM::R11; case ARM::R11: return ARM::R12;
1894 case ARM::R12: return ARM::SP; case ARM::SP: return ARM::LR;
1895 case ARM::LR: return ARM::PC; case ARM::PC: return ARM::R0;
1896 }
1897}
1898
1899/// Parse a register list.
Bill Wendling50d0f582010-11-18 23:43:05 +00001900bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001901parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001902 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001903 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001904 SMLoc S = Parser.getTok().getLoc();
Jim Grosbachd0588e22011-09-14 18:08:35 +00001905 Parser.Lex(); // Eat '{' token.
1906 SMLoc RegLoc = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001907
Jim Grosbachd0588e22011-09-14 18:08:35 +00001908 // Check the first register in the list to see what register class
1909 // this is a list of.
1910 int Reg = tryParseRegister();
1911 if (Reg == -1)
1912 return Error(RegLoc, "register expected");
1913
1914 MCRegisterClass *RC;
1915 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
1916 RC = &ARMMCRegisterClasses[ARM::GPRRegClassID];
1917 else if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg))
1918 RC = &ARMMCRegisterClasses[ARM::DPRRegClassID];
1919 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].contains(Reg))
1920 RC = &ARMMCRegisterClasses[ARM::SPRRegClassID];
1921 else
1922 return Error(RegLoc, "invalid register in register list");
1923
1924 // The reglist instructions have at most 16 registers, so reserve
1925 // space for that many.
Jim Grosbachd7a2b3b2011-09-13 20:35:57 +00001926 SmallVector<std::pair<unsigned, SMLoc>, 16> Registers;
Jim Grosbachd0588e22011-09-14 18:08:35 +00001927 // Store the first register.
1928 Registers.push_back(std::pair<unsigned, SMLoc>(Reg, RegLoc));
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001929
Jim Grosbachd0588e22011-09-14 18:08:35 +00001930 // This starts immediately after the first register token in the list,
1931 // so we can see either a comma or a minus (range separator) as a legal
1932 // next token.
1933 while (Parser.getTok().is(AsmToken::Comma) ||
1934 Parser.getTok().is(AsmToken::Minus)) {
1935 if (Parser.getTok().is(AsmToken::Minus)) {
1936 Parser.Lex(); // Eat the comma.
1937 SMLoc EndLoc = Parser.getTok().getLoc();
1938 int EndReg = tryParseRegister();
1939 if (EndReg == -1)
1940 return Error(EndLoc, "register expected");
1941 // If the register is the same as the start reg, there's nothing
1942 // more to do.
1943 if (Reg == EndReg)
1944 continue;
1945 // The register must be in the same register class as the first.
1946 if (!RC->contains(EndReg))
1947 return Error(EndLoc, "invalid register in register list");
1948 // Ranges must go from low to high.
1949 if (getARMRegisterNumbering(Reg) > getARMRegisterNumbering(EndReg))
1950 return Error(EndLoc, "bad range in register list");
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001951
Jim Grosbachd0588e22011-09-14 18:08:35 +00001952 // Add all the registers in the range to the register list.
1953 while (Reg != EndReg) {
1954 Reg = getNextRegister(Reg);
1955 Registers.push_back(std::pair<unsigned, SMLoc>(Reg, RegLoc));
1956 }
1957 continue;
1958 }
1959 Parser.Lex(); // Eat the comma.
1960 RegLoc = Parser.getTok().getLoc();
1961 int OldReg = Reg;
1962 Reg = tryParseRegister();
1963 if (Reg == -1)
Jim Grosbach2d539692011-09-12 23:36:42 +00001964 return Error(RegLoc, "register expected");
Jim Grosbachd0588e22011-09-14 18:08:35 +00001965 // The register must be in the same register class as the first.
1966 if (!RC->contains(Reg))
1967 return Error(RegLoc, "invalid register in register list");
1968 // List must be monotonically increasing.
1969 if (getARMRegisterNumbering(Reg) <= getARMRegisterNumbering(OldReg))
1970 return Error(RegLoc, "register list not in ascending order");
1971 // VFP register lists must also be contiguous.
1972 // It's OK to use the enumeration values directly here rather, as the
1973 // VFP register classes have the enum sorted properly.
1974 if (RC != &ARMMCRegisterClasses[ARM::GPRRegClassID] &&
1975 Reg != OldReg + 1)
1976 return Error(RegLoc, "non-contiguous register range");
1977 Registers.push_back(std::pair<unsigned, SMLoc>(Reg, RegLoc));
Bill Wendlinge7176102010-11-06 22:36:58 +00001978 }
1979
Jim Grosbachd0588e22011-09-14 18:08:35 +00001980 SMLoc E = Parser.getTok().getLoc();
1981 if (Parser.getTok().isNot(AsmToken::RCurly))
1982 return Error(E, "'}' expected");
1983 Parser.Lex(); // Eat '}' token.
1984
Bill Wendling50d0f582010-11-18 23:43:05 +00001985 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1986 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001987}
1988
Jim Grosbach43904292011-07-25 20:14:50 +00001989/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001990ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001991parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001992 SMLoc S = Parser.getTok().getLoc();
1993 const AsmToken &Tok = Parser.getTok();
1994 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1995 StringRef OptStr = Tok.getString();
1996
1997 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1998 .Case("sy", ARM_MB::SY)
1999 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00002000 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00002001 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00002002 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00002003 .Case("ishst", ARM_MB::ISHST)
2004 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00002005 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00002006 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00002007 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00002008 .Case("osh", ARM_MB::OSH)
2009 .Case("oshst", ARM_MB::OSHST)
2010 .Default(~0U);
2011
2012 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00002013 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00002014
2015 Parser.Lex(); // Eat identifier token.
2016 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00002017 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00002018}
2019
Jim Grosbach43904292011-07-25 20:14:50 +00002020/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002021ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00002022parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002023 SMLoc S = Parser.getTok().getLoc();
2024 const AsmToken &Tok = Parser.getTok();
2025 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
2026 StringRef IFlagsStr = Tok.getString();
2027
2028 unsigned IFlags = 0;
2029 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
2030 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
2031 .Case("a", ARM_PROC::A)
2032 .Case("i", ARM_PROC::I)
2033 .Case("f", ARM_PROC::F)
2034 .Default(~0U);
2035
2036 // If some specific iflag is already set, it means that some letter is
2037 // present more than once, this is not acceptable.
2038 if (Flag == ~0U || (IFlags & Flag))
2039 return MatchOperand_NoMatch;
2040
2041 IFlags |= Flag;
2042 }
2043
2044 Parser.Lex(); // Eat identifier token.
2045 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
2046 return MatchOperand_Success;
2047}
2048
Jim Grosbach43904292011-07-25 20:14:50 +00002049/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00002050ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00002051parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00002052 SMLoc S = Parser.getTok().getLoc();
2053 const AsmToken &Tok = Parser.getTok();
2054 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
2055 StringRef Mask = Tok.getString();
2056
2057 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
2058 size_t Start = 0, Next = Mask.find('_');
2059 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00002060 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00002061 if (Next != StringRef::npos)
2062 Flags = Mask.slice(Next+1, Mask.size());
2063
2064 // FlagsVal contains the complete mask:
2065 // 3-0: Mask
2066 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
2067 unsigned FlagsVal = 0;
2068
2069 if (SpecReg == "apsr") {
2070 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00002071 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00002072 .Case("g", 0x4) // same as CPSR_s
2073 .Case("nzcvqg", 0xc) // same as CPSR_fs
2074 .Default(~0U);
2075
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00002076 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00002077 if (!Flags.empty())
2078 return MatchOperand_NoMatch;
2079 else
Jim Grosbachbf841cf2011-09-14 20:03:46 +00002080 FlagsVal = 8; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00002081 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00002082 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00002083 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
2084 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00002085 for (int i = 0, e = Flags.size(); i != e; ++i) {
2086 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
2087 .Case("c", 1)
2088 .Case("x", 2)
2089 .Case("s", 4)
2090 .Case("f", 8)
2091 .Default(~0U);
2092
2093 // If some specific flag is already set, it means that some letter is
2094 // present more than once, this is not acceptable.
2095 if (FlagsVal == ~0U || (FlagsVal & Flag))
2096 return MatchOperand_NoMatch;
2097 FlagsVal |= Flag;
2098 }
2099 } else // No match for special register.
2100 return MatchOperand_NoMatch;
2101
2102 // Special register without flags are equivalent to "fc" flags.
2103 if (!FlagsVal)
2104 FlagsVal = 0x9;
2105
2106 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
2107 if (SpecReg == "spsr")
2108 FlagsVal |= 16;
2109
2110 Parser.Lex(); // Eat identifier token.
2111 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
2112 return MatchOperand_Success;
2113}
2114
Jim Grosbachf6c05252011-07-21 17:23:04 +00002115ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2116parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
2117 int Low, int High) {
2118 const AsmToken &Tok = Parser.getTok();
2119 if (Tok.isNot(AsmToken::Identifier)) {
2120 Error(Parser.getTok().getLoc(), Op + " operand expected.");
2121 return MatchOperand_ParseFail;
2122 }
2123 StringRef ShiftName = Tok.getString();
2124 std::string LowerOp = LowercaseString(Op);
2125 std::string UpperOp = UppercaseString(Op);
2126 if (ShiftName != LowerOp && ShiftName != UpperOp) {
2127 Error(Parser.getTok().getLoc(), Op + " operand expected.");
2128 return MatchOperand_ParseFail;
2129 }
2130 Parser.Lex(); // Eat shift type token.
2131
2132 // There must be a '#' and a shift amount.
2133 if (Parser.getTok().isNot(AsmToken::Hash)) {
2134 Error(Parser.getTok().getLoc(), "'#' expected");
2135 return MatchOperand_ParseFail;
2136 }
2137 Parser.Lex(); // Eat hash token.
2138
2139 const MCExpr *ShiftAmount;
2140 SMLoc Loc = Parser.getTok().getLoc();
2141 if (getParser().ParseExpression(ShiftAmount)) {
2142 Error(Loc, "illegal expression");
2143 return MatchOperand_ParseFail;
2144 }
2145 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
2146 if (!CE) {
2147 Error(Loc, "constant expression expected");
2148 return MatchOperand_ParseFail;
2149 }
2150 int Val = CE->getValue();
2151 if (Val < Low || Val > High) {
2152 Error(Loc, "immediate value out of range");
2153 return MatchOperand_ParseFail;
2154 }
2155
2156 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
2157
2158 return MatchOperand_Success;
2159}
2160
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002161ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2162parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2163 const AsmToken &Tok = Parser.getTok();
2164 SMLoc S = Tok.getLoc();
2165 if (Tok.isNot(AsmToken::Identifier)) {
2166 Error(Tok.getLoc(), "'be' or 'le' operand expected");
2167 return MatchOperand_ParseFail;
2168 }
2169 int Val = StringSwitch<int>(Tok.getString())
2170 .Case("be", 1)
2171 .Case("le", 0)
2172 .Default(-1);
2173 Parser.Lex(); // Eat the token.
2174
2175 if (Val == -1) {
2176 Error(Tok.getLoc(), "'be' or 'le' operand expected");
2177 return MatchOperand_ParseFail;
2178 }
2179 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
2180 getContext()),
2181 S, Parser.getTok().getLoc()));
2182 return MatchOperand_Success;
2183}
2184
Jim Grosbach580f4a92011-07-25 22:20:28 +00002185/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
2186/// instructions. Legal values are:
2187/// lsl #n 'n' in [0,31]
2188/// asr #n 'n' in [1,32]
2189/// n == 32 encoded as n == 0.
2190ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2191parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2192 const AsmToken &Tok = Parser.getTok();
2193 SMLoc S = Tok.getLoc();
2194 if (Tok.isNot(AsmToken::Identifier)) {
2195 Error(S, "shift operator 'asr' or 'lsl' expected");
2196 return MatchOperand_ParseFail;
2197 }
2198 StringRef ShiftName = Tok.getString();
2199 bool isASR;
2200 if (ShiftName == "lsl" || ShiftName == "LSL")
2201 isASR = false;
2202 else if (ShiftName == "asr" || ShiftName == "ASR")
2203 isASR = true;
2204 else {
2205 Error(S, "shift operator 'asr' or 'lsl' expected");
2206 return MatchOperand_ParseFail;
2207 }
2208 Parser.Lex(); // Eat the operator.
2209
2210 // A '#' and a shift amount.
2211 if (Parser.getTok().isNot(AsmToken::Hash)) {
2212 Error(Parser.getTok().getLoc(), "'#' expected");
2213 return MatchOperand_ParseFail;
2214 }
2215 Parser.Lex(); // Eat hash token.
2216
2217 const MCExpr *ShiftAmount;
2218 SMLoc E = Parser.getTok().getLoc();
2219 if (getParser().ParseExpression(ShiftAmount)) {
2220 Error(E, "malformed shift expression");
2221 return MatchOperand_ParseFail;
2222 }
2223 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
2224 if (!CE) {
2225 Error(E, "shift amount must be an immediate");
2226 return MatchOperand_ParseFail;
2227 }
2228
2229 int64_t Val = CE->getValue();
2230 if (isASR) {
2231 // Shift amount must be in [1,32]
2232 if (Val < 1 || Val > 32) {
2233 Error(E, "'asr' shift amount must be in range [1,32]");
2234 return MatchOperand_ParseFail;
2235 }
2236 // asr #32 encoded as asr #0.
2237 if (Val == 32) Val = 0;
2238 } else {
2239 // Shift amount must be in [1,32]
2240 if (Val < 0 || Val > 31) {
2241 Error(E, "'lsr' shift amount must be in range [0,31]");
2242 return MatchOperand_ParseFail;
2243 }
2244 }
2245
2246 E = Parser.getTok().getLoc();
2247 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
2248
2249 return MatchOperand_Success;
2250}
2251
Jim Grosbach7e1547e2011-07-27 20:15:40 +00002252/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
2253/// of instructions. Legal values are:
2254/// ror #n 'n' in {0, 8, 16, 24}
2255ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2256parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2257 const AsmToken &Tok = Parser.getTok();
2258 SMLoc S = Tok.getLoc();
2259 if (Tok.isNot(AsmToken::Identifier)) {
2260 Error(S, "rotate operator 'ror' expected");
2261 return MatchOperand_ParseFail;
2262 }
2263 StringRef ShiftName = Tok.getString();
2264 if (ShiftName != "ror" && ShiftName != "ROR") {
2265 Error(S, "rotate operator 'ror' expected");
2266 return MatchOperand_ParseFail;
2267 }
2268 Parser.Lex(); // Eat the operator.
2269
2270 // A '#' and a rotate amount.
2271 if (Parser.getTok().isNot(AsmToken::Hash)) {
2272 Error(Parser.getTok().getLoc(), "'#' expected");
2273 return MatchOperand_ParseFail;
2274 }
2275 Parser.Lex(); // Eat hash token.
2276
2277 const MCExpr *ShiftAmount;
2278 SMLoc E = Parser.getTok().getLoc();
2279 if (getParser().ParseExpression(ShiftAmount)) {
2280 Error(E, "malformed rotate expression");
2281 return MatchOperand_ParseFail;
2282 }
2283 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
2284 if (!CE) {
2285 Error(E, "rotate amount must be an immediate");
2286 return MatchOperand_ParseFail;
2287 }
2288
2289 int64_t Val = CE->getValue();
2290 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
2291 // normally, zero is represented in asm by omitting the rotate operand
2292 // entirely.
2293 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
2294 Error(E, "'ror' rotate amount must be 8, 16, or 24");
2295 return MatchOperand_ParseFail;
2296 }
2297
2298 E = Parser.getTok().getLoc();
2299 Operands.push_back(ARMOperand::CreateRotImm(Val, S, E));
2300
2301 return MatchOperand_Success;
2302}
2303
Jim Grosbach293a2ee2011-07-28 21:34:26 +00002304ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2305parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2306 SMLoc S = Parser.getTok().getLoc();
2307 // The bitfield descriptor is really two operands, the LSB and the width.
2308 if (Parser.getTok().isNot(AsmToken::Hash)) {
2309 Error(Parser.getTok().getLoc(), "'#' expected");
2310 return MatchOperand_ParseFail;
2311 }
2312 Parser.Lex(); // Eat hash token.
2313
2314 const MCExpr *LSBExpr;
2315 SMLoc E = Parser.getTok().getLoc();
2316 if (getParser().ParseExpression(LSBExpr)) {
2317 Error(E, "malformed immediate expression");
2318 return MatchOperand_ParseFail;
2319 }
2320 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
2321 if (!CE) {
2322 Error(E, "'lsb' operand must be an immediate");
2323 return MatchOperand_ParseFail;
2324 }
2325
2326 int64_t LSB = CE->getValue();
2327 // The LSB must be in the range [0,31]
2328 if (LSB < 0 || LSB > 31) {
2329 Error(E, "'lsb' operand must be in the range [0,31]");
2330 return MatchOperand_ParseFail;
2331 }
2332 E = Parser.getTok().getLoc();
2333
2334 // Expect another immediate operand.
2335 if (Parser.getTok().isNot(AsmToken::Comma)) {
2336 Error(Parser.getTok().getLoc(), "too few operands");
2337 return MatchOperand_ParseFail;
2338 }
2339 Parser.Lex(); // Eat hash token.
2340 if (Parser.getTok().isNot(AsmToken::Hash)) {
2341 Error(Parser.getTok().getLoc(), "'#' expected");
2342 return MatchOperand_ParseFail;
2343 }
2344 Parser.Lex(); // Eat hash token.
2345
2346 const MCExpr *WidthExpr;
2347 if (getParser().ParseExpression(WidthExpr)) {
2348 Error(E, "malformed immediate expression");
2349 return MatchOperand_ParseFail;
2350 }
2351 CE = dyn_cast<MCConstantExpr>(WidthExpr);
2352 if (!CE) {
2353 Error(E, "'width' operand must be an immediate");
2354 return MatchOperand_ParseFail;
2355 }
2356
2357 int64_t Width = CE->getValue();
2358 // The LSB must be in the range [1,32-lsb]
2359 if (Width < 1 || Width > 32 - LSB) {
2360 Error(E, "'width' operand must be in the range [1,32-lsb]");
2361 return MatchOperand_ParseFail;
2362 }
2363 E = Parser.getTok().getLoc();
2364
2365 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E));
2366
2367 return MatchOperand_Success;
2368}
2369
Jim Grosbach7ce05792011-08-03 23:50:40 +00002370ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2371parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2372 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002373 // postidx_reg := '+' register {, shift}
2374 // | '-' register {, shift}
2375 // | register {, shift}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002376
2377 // This method must return MatchOperand_NoMatch without consuming any tokens
2378 // in the case where there is no match, as other alternatives take other
2379 // parse methods.
2380 AsmToken Tok = Parser.getTok();
2381 SMLoc S = Tok.getLoc();
2382 bool haveEaten = false;
Jim Grosbach16578b52011-08-05 16:11:38 +00002383 bool isAdd = true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002384 int Reg = -1;
2385 if (Tok.is(AsmToken::Plus)) {
2386 Parser.Lex(); // Eat the '+' token.
2387 haveEaten = true;
2388 } else if (Tok.is(AsmToken::Minus)) {
2389 Parser.Lex(); // Eat the '-' token.
Jim Grosbach16578b52011-08-05 16:11:38 +00002390 isAdd = false;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002391 haveEaten = true;
2392 }
2393 if (Parser.getTok().is(AsmToken::Identifier))
2394 Reg = tryParseRegister();
2395 if (Reg == -1) {
2396 if (!haveEaten)
2397 return MatchOperand_NoMatch;
2398 Error(Parser.getTok().getLoc(), "register expected");
2399 return MatchOperand_ParseFail;
2400 }
2401 SMLoc E = Parser.getTok().getLoc();
2402
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002403 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
2404 unsigned ShiftImm = 0;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002405 if (Parser.getTok().is(AsmToken::Comma)) {
2406 Parser.Lex(); // Eat the ','.
2407 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
2408 return MatchOperand_ParseFail;
2409 }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002410
2411 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
2412 ShiftImm, S, E));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002413
2414 return MatchOperand_Success;
2415}
2416
Jim Grosbach251bf252011-08-10 21:56:18 +00002417ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2418parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2419 // Check for a post-index addressing register operand. Specifically:
2420 // am3offset := '+' register
2421 // | '-' register
2422 // | register
2423 // | # imm
2424 // | # + imm
2425 // | # - imm
2426
2427 // This method must return MatchOperand_NoMatch without consuming any tokens
2428 // in the case where there is no match, as other alternatives take other
2429 // parse methods.
2430 AsmToken Tok = Parser.getTok();
2431 SMLoc S = Tok.getLoc();
2432
2433 // Do immediates first, as we always parse those if we have a '#'.
2434 if (Parser.getTok().is(AsmToken::Hash)) {
2435 Parser.Lex(); // Eat the '#'.
2436 // Explicitly look for a '-', as we need to encode negative zero
2437 // differently.
2438 bool isNegative = Parser.getTok().is(AsmToken::Minus);
2439 const MCExpr *Offset;
2440 if (getParser().ParseExpression(Offset))
2441 return MatchOperand_ParseFail;
2442 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2443 if (!CE) {
2444 Error(S, "constant expression expected");
2445 return MatchOperand_ParseFail;
2446 }
2447 SMLoc E = Tok.getLoc();
2448 // Negative zero is encoded as the flag value INT32_MIN.
2449 int32_t Val = CE->getValue();
2450 if (isNegative && Val == 0)
2451 Val = INT32_MIN;
2452
2453 Operands.push_back(
2454 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
2455
2456 return MatchOperand_Success;
2457 }
2458
2459
2460 bool haveEaten = false;
2461 bool isAdd = true;
2462 int Reg = -1;
2463 if (Tok.is(AsmToken::Plus)) {
2464 Parser.Lex(); // Eat the '+' token.
2465 haveEaten = true;
2466 } else if (Tok.is(AsmToken::Minus)) {
2467 Parser.Lex(); // Eat the '-' token.
2468 isAdd = false;
2469 haveEaten = true;
2470 }
2471 if (Parser.getTok().is(AsmToken::Identifier))
2472 Reg = tryParseRegister();
2473 if (Reg == -1) {
2474 if (!haveEaten)
2475 return MatchOperand_NoMatch;
2476 Error(Parser.getTok().getLoc(), "register expected");
2477 return MatchOperand_ParseFail;
2478 }
2479 SMLoc E = Parser.getTok().getLoc();
2480
2481 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
2482 0, S, E));
2483
2484 return MatchOperand_Success;
2485}
2486
Jim Grosbacha77295d2011-09-08 22:07:06 +00002487/// cvtT2LdrdPre - Convert parsed operands to MCInst.
2488/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2489/// when they refer multiple MIOperands inside a single one.
2490bool ARMAsmParser::
2491cvtT2LdrdPre(MCInst &Inst, unsigned Opcode,
2492 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2493 // Rt, Rt2
2494 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2495 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2496 // Create a writeback register dummy placeholder.
2497 Inst.addOperand(MCOperand::CreateReg(0));
2498 // addr
2499 ((ARMOperand*)Operands[4])->addMemImm8s4OffsetOperands(Inst, 2);
2500 // pred
2501 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2502 return true;
2503}
2504
2505/// cvtT2StrdPre - Convert parsed operands to MCInst.
2506/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2507/// when they refer multiple MIOperands inside a single one.
2508bool ARMAsmParser::
2509cvtT2StrdPre(MCInst &Inst, unsigned Opcode,
2510 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2511 // Create a writeback register dummy placeholder.
2512 Inst.addOperand(MCOperand::CreateReg(0));
2513 // Rt, Rt2
2514 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2515 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2516 // addr
2517 ((ARMOperand*)Operands[4])->addMemImm8s4OffsetOperands(Inst, 2);
2518 // pred
2519 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2520 return true;
2521}
2522
Jim Grosbacheeec0252011-09-08 00:39:19 +00002523/// cvtLdWriteBackRegT2AddrModeImm8 - Convert parsed operands to MCInst.
2524/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2525/// when they refer multiple MIOperands inside a single one.
2526bool ARMAsmParser::
2527cvtLdWriteBackRegT2AddrModeImm8(MCInst &Inst, unsigned Opcode,
2528 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2529 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2530
2531 // Create a writeback register dummy placeholder.
2532 Inst.addOperand(MCOperand::CreateImm(0));
2533
2534 ((ARMOperand*)Operands[3])->addMemImm8OffsetOperands(Inst, 2);
2535 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2536 return true;
2537}
2538
Jim Grosbach1355cf12011-07-26 17:10:22 +00002539/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002540/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2541/// when they refer multiple MIOperands inside a single one.
2542bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002543cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002544 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2545 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2546
2547 // Create a writeback register dummy placeholder.
2548 Inst.addOperand(MCOperand::CreateImm(0));
2549
Jim Grosbach7ce05792011-08-03 23:50:40 +00002550 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002551 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2552 return true;
2553}
2554
Owen Anderson9ab0f252011-08-26 20:43:14 +00002555/// cvtLdWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2556/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2557/// when they refer multiple MIOperands inside a single one.
2558bool ARMAsmParser::
2559cvtLdWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2560 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2561 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2562
2563 // Create a writeback register dummy placeholder.
2564 Inst.addOperand(MCOperand::CreateImm(0));
2565
2566 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2567 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2568 return true;
2569}
2570
2571
Jim Grosbach548340c2011-08-11 19:22:40 +00002572/// cvtStWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2573/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2574/// when they refer multiple MIOperands inside a single one.
2575bool ARMAsmParser::
2576cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2577 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2578 // Create a writeback register dummy placeholder.
2579 Inst.addOperand(MCOperand::CreateImm(0));
2580 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2581 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2582 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2583 return true;
2584}
2585
Jim Grosbach1355cf12011-07-26 17:10:22 +00002586/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002587/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2588/// when they refer multiple MIOperands inside a single one.
2589bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002590cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002591 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2592 // Create a writeback register dummy placeholder.
2593 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach548340c2011-08-11 19:22:40 +00002594 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2595 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
2596 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002597 return true;
2598}
2599
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002600/// cvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2601/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2602/// when they refer multiple MIOperands inside a single one.
2603bool ARMAsmParser::
2604cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2605 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2606 // Create a writeback register dummy placeholder.
2607 Inst.addOperand(MCOperand::CreateImm(0));
2608 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2609 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2610 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2611 return true;
2612}
2613
Jim Grosbach7ce05792011-08-03 23:50:40 +00002614/// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst.
2615/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2616/// when they refer multiple MIOperands inside a single one.
2617bool ARMAsmParser::
2618cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2619 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2620 // Rt
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002621 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002622 // Create a writeback register dummy placeholder.
2623 Inst.addOperand(MCOperand::CreateImm(0));
2624 // addr
2625 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2626 // offset
2627 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2628 // pred
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002629 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2630 return true;
2631}
2632
Jim Grosbach7ce05792011-08-03 23:50:40 +00002633/// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002634/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2635/// when they refer multiple MIOperands inside a single one.
2636bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002637cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2638 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2639 // Rt
Owen Andersonaa3402e2011-07-28 17:18:57 +00002640 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002641 // Create a writeback register dummy placeholder.
2642 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002643 // addr
2644 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2645 // offset
2646 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2647 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002648 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2649 return true;
2650}
2651
Jim Grosbach7ce05792011-08-03 23:50:40 +00002652/// cvtStExtTWriteBackImm - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002653/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2654/// when they refer multiple MIOperands inside a single one.
2655bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002656cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2657 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002658 // Create a writeback register dummy placeholder.
2659 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002660 // Rt
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002661 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002662 // addr
2663 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2664 // offset
2665 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2666 // pred
2667 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2668 return true;
2669}
2670
2671/// cvtStExtTWriteBackReg - Convert parsed operands to MCInst.
2672/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2673/// when they refer multiple MIOperands inside a single one.
2674bool ARMAsmParser::
2675cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2676 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2677 // Create a writeback register dummy placeholder.
2678 Inst.addOperand(MCOperand::CreateImm(0));
2679 // Rt
2680 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2681 // addr
2682 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2683 // offset
2684 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2685 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002686 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2687 return true;
2688}
2689
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002690/// cvtLdrdPre - Convert parsed operands to MCInst.
2691/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2692/// when they refer multiple MIOperands inside a single one.
2693bool ARMAsmParser::
2694cvtLdrdPre(MCInst &Inst, unsigned Opcode,
2695 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2696 // Rt, Rt2
2697 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2698 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2699 // Create a writeback register dummy placeholder.
2700 Inst.addOperand(MCOperand::CreateImm(0));
2701 // addr
2702 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2703 // pred
2704 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2705 return true;
2706}
2707
Jim Grosbach14605d12011-08-11 20:28:23 +00002708/// cvtStrdPre - Convert parsed operands to MCInst.
2709/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2710/// when they refer multiple MIOperands inside a single one.
2711bool ARMAsmParser::
2712cvtStrdPre(MCInst &Inst, unsigned Opcode,
2713 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2714 // Create a writeback register dummy placeholder.
2715 Inst.addOperand(MCOperand::CreateImm(0));
2716 // Rt, Rt2
2717 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2718 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2719 // addr
2720 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2721 // pred
2722 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2723 return true;
2724}
2725
Jim Grosbach623a4542011-08-10 22:42:16 +00002726/// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2727/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2728/// when they refer multiple MIOperands inside a single one.
2729bool ARMAsmParser::
2730cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2731 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2732 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2733 // Create a writeback register dummy placeholder.
2734 Inst.addOperand(MCOperand::CreateImm(0));
2735 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2736 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2737 return true;
2738}
2739
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002740/// cvtThumbMultiple- Convert parsed operands to MCInst.
2741/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2742/// when they refer multiple MIOperands inside a single one.
2743bool ARMAsmParser::
2744cvtThumbMultiply(MCInst &Inst, unsigned Opcode,
2745 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2746 // The second source operand must be the same register as the destination
2747 // operand.
2748 if (Operands.size() == 6 &&
Jim Grosbach7a010692011-08-19 22:30:46 +00002749 (((ARMOperand*)Operands[3])->getReg() !=
2750 ((ARMOperand*)Operands[5])->getReg()) &&
2751 (((ARMOperand*)Operands[3])->getReg() !=
2752 ((ARMOperand*)Operands[4])->getReg())) {
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002753 Error(Operands[3]->getStartLoc(),
Jim Grosbach7a010692011-08-19 22:30:46 +00002754 "destination register must match source register");
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002755 return false;
2756 }
2757 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2758 ((ARMOperand*)Operands[1])->addCCOutOperands(Inst, 1);
2759 ((ARMOperand*)Operands[4])->addRegOperands(Inst, 1);
Jim Grosbach7a010692011-08-19 22:30:46 +00002760 // If we have a three-operand form, use that, else the second source operand
2761 // is just the destination operand again.
2762 if (Operands.size() == 6)
2763 ((ARMOperand*)Operands[5])->addRegOperands(Inst, 1);
2764 else
2765 Inst.addOperand(Inst.getOperand(0));
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002766 ((ARMOperand*)Operands[2])->addCondCodeOperands(Inst, 2);
2767
2768 return true;
2769}
Jim Grosbach623a4542011-08-10 22:42:16 +00002770
Bill Wendlinge7176102010-11-06 22:36:58 +00002771/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002772/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00002773bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002774parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan76264762010-04-02 22:27:05 +00002775 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00002776 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00002777 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00002778 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002779 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002780
Sean Callanan18b83232010-01-19 21:44:56 +00002781 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002782 int BaseRegNum = tryParseRegister();
Jim Grosbach7ce05792011-08-03 23:50:40 +00002783 if (BaseRegNum == -1)
2784 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002785
Daniel Dunbar05710932011-01-18 05:34:17 +00002786 // The next token must either be a comma or a closing bracket.
2787 const AsmToken &Tok = Parser.getTok();
2788 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002789 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar05710932011-01-18 05:34:17 +00002790
Jim Grosbach7ce05792011-08-03 23:50:40 +00002791 if (Tok.is(AsmToken::RBrac)) {
Sean Callanan76264762010-04-02 22:27:05 +00002792 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002793 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002794
Jim Grosbach7ce05792011-08-03 23:50:40 +00002795 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
2796 0, false, S, E));
Jim Grosbach03f44a02010-11-29 23:18:01 +00002797
Jim Grosbach7ce05792011-08-03 23:50:40 +00002798 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002799 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002800
Jim Grosbach7ce05792011-08-03 23:50:40 +00002801 assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!");
2802 Parser.Lex(); // Eat the comma.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002803
Jim Grosbach7ce05792011-08-03 23:50:40 +00002804 // If we have a '#' it's an immediate offset, else assume it's a register
2805 // offset.
2806 if (Parser.getTok().is(AsmToken::Hash)) {
2807 Parser.Lex(); // Eat the '#'.
2808 E = Parser.getTok().getLoc();
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002809
Owen Anderson0da10cf2011-08-29 19:36:44 +00002810 bool isNegative = getParser().getTok().is(AsmToken::Minus);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002811 const MCExpr *Offset;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002812 if (getParser().ParseExpression(Offset))
2813 return true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002814
2815 // The expression has to be a constant. Memory references with relocations
2816 // don't come through here, as they use the <label> forms of the relevant
2817 // instructions.
2818 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2819 if (!CE)
2820 return Error (E, "constant expression expected");
2821
Owen Anderson0da10cf2011-08-29 19:36:44 +00002822 // If the constant was #-0, represent it as INT32_MIN.
2823 int32_t Val = CE->getValue();
2824 if (isNegative && Val == 0)
2825 CE = MCConstantExpr::Create(INT32_MIN, getContext());
2826
Jim Grosbach7ce05792011-08-03 23:50:40 +00002827 // Now we should have the closing ']'
2828 E = Parser.getTok().getLoc();
2829 if (Parser.getTok().isNot(AsmToken::RBrac))
2830 return Error(E, "']' expected");
2831 Parser.Lex(); // Eat right bracket token.
2832
2833 // Don't worry about range checking the value here. That's handled by
2834 // the is*() predicates.
2835 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
2836 ARM_AM::no_shift, 0, false, S,E));
2837
2838 // If there's a pre-indexing writeback marker, '!', just add it as a token
2839 // operand.
2840 if (Parser.getTok().is(AsmToken::Exclaim)) {
2841 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2842 Parser.Lex(); // Eat the '!'.
2843 }
2844
2845 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002846 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002847
2848 // The register offset is optionally preceded by a '+' or '-'
2849 bool isNegative = false;
2850 if (Parser.getTok().is(AsmToken::Minus)) {
2851 isNegative = true;
2852 Parser.Lex(); // Eat the '-'.
2853 } else if (Parser.getTok().is(AsmToken::Plus)) {
2854 // Nothing to do.
2855 Parser.Lex(); // Eat the '+'.
2856 }
2857
2858 E = Parser.getTok().getLoc();
2859 int OffsetRegNum = tryParseRegister();
2860 if (OffsetRegNum == -1)
2861 return Error(E, "register expected");
2862
2863 // If there's a shift operator, handle it.
2864 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002865 unsigned ShiftImm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002866 if (Parser.getTok().is(AsmToken::Comma)) {
2867 Parser.Lex(); // Eat the ','.
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002868 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002869 return true;
2870 }
2871
2872 // Now we should have the closing ']'
2873 E = Parser.getTok().getLoc();
2874 if (Parser.getTok().isNot(AsmToken::RBrac))
2875 return Error(E, "']' expected");
2876 Parser.Lex(); // Eat right bracket token.
2877
2878 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002879 ShiftType, ShiftImm, isNegative,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002880 S, E));
2881
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002882 // If there's a pre-indexing writeback marker, '!', just add it as a token
2883 // operand.
2884 if (Parser.getTok().is(AsmToken::Exclaim)) {
2885 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2886 Parser.Lex(); // Eat the '!'.
2887 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002888
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002889 return false;
2890}
2891
Jim Grosbach7ce05792011-08-03 23:50:40 +00002892/// parseMemRegOffsetShift - one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002893/// ( lsl | lsr | asr | ror ) , # shift_amount
2894/// rrx
Jim Grosbach7ce05792011-08-03 23:50:40 +00002895/// return true if it parses a shift otherwise it returns false.
2896bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
2897 unsigned &Amount) {
2898 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan18b83232010-01-19 21:44:56 +00002899 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002900 if (Tok.isNot(AsmToken::Identifier))
2901 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002902 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002903 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002904 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002905 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002906 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002907 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002908 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002909 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002910 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002911 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002912 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002913 else
Jim Grosbach7ce05792011-08-03 23:50:40 +00002914 return Error(Loc, "illegal shift operator");
Sean Callananb9a25b72010-01-19 20:27:46 +00002915 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002916
Jim Grosbach7ce05792011-08-03 23:50:40 +00002917 // rrx stands alone.
2918 Amount = 0;
2919 if (St != ARM_AM::rrx) {
2920 Loc = Parser.getTok().getLoc();
2921 // A '#' and a shift amount.
2922 const AsmToken &HashTok = Parser.getTok();
2923 if (HashTok.isNot(AsmToken::Hash))
2924 return Error(HashTok.getLoc(), "'#' expected");
2925 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002926
Jim Grosbach7ce05792011-08-03 23:50:40 +00002927 const MCExpr *Expr;
2928 if (getParser().ParseExpression(Expr))
2929 return true;
2930 // Range check the immediate.
2931 // lsl, ror: 0 <= imm <= 31
2932 // lsr, asr: 0 <= imm <= 32
2933 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
2934 if (!CE)
2935 return Error(Loc, "shift amount must be an immediate");
2936 int64_t Imm = CE->getValue();
2937 if (Imm < 0 ||
2938 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
2939 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
2940 return Error(Loc, "immediate shift value out of range");
2941 Amount = Imm;
2942 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002943
2944 return false;
2945}
2946
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002947/// Parse a arm instruction operand. For now this parses the operand regardless
2948/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002949bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002950 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002951 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002952
2953 // Check if the current operand has a custom associated parser, if so, try to
2954 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002955 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2956 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002957 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002958 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2959 // there was a match, but an error occurred, in which case, just return that
2960 // the operand parsing failed.
2961 if (ResTy == MatchOperand_ParseFail)
2962 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002963
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002964 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002965 default:
2966 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002967 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002968 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002969 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00002970 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00002971 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00002972 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002973 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002974 else if (Res == -1) // irrecoverable error
2975 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002976
2977 // Fall though for the Identifier case that is not a register or a
2978 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002979 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002980 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2981 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002982 // This was not a register so parse other operands that start with an
2983 // identifier (like labels) as expressions and create them as immediates.
2984 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002985 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002986 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002987 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002988 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002989 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2990 return false;
2991 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002992 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002993 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002994 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002995 return parseRegisterList(Operands);
Owen Anderson63553c72011-08-29 17:17:09 +00002996 case AsmToken::Hash: {
Kevin Enderby079469f2009-10-13 23:33:38 +00002997 // #42 -> immediate.
2998 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002999 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00003000 Parser.Lex();
Owen Anderson63553c72011-08-29 17:17:09 +00003001 bool isNegative = Parser.getTok().is(AsmToken::Minus);
Kevin Enderby515d5092009-10-15 20:48:48 +00003002 const MCExpr *ImmVal;
3003 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00003004 return true;
Owen Anderson63553c72011-08-29 17:17:09 +00003005 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ImmVal);
3006 if (!CE) {
3007 Error(S, "constant expression expected");
3008 return MatchOperand_ParseFail;
3009 }
3010 int32_t Val = CE->getValue();
3011 if (isNegative && Val == 0)
3012 ImmVal = MCConstantExpr::Create(INT32_MIN, getContext());
Sean Callanan76264762010-04-02 22:27:05 +00003013 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00003014 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
3015 return false;
Owen Anderson63553c72011-08-29 17:17:09 +00003016 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00003017 case AsmToken::Colon: {
3018 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00003019 // FIXME: Check it's an expression prefix,
3020 // e.g. (FOO - :lower16:BAR) isn't legal.
3021 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00003022 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00003023 return true;
3024
Evan Cheng75972122011-01-13 07:58:56 +00003025 const MCExpr *SubExprVal;
3026 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00003027 return true;
3028
Evan Cheng75972122011-01-13 07:58:56 +00003029 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
3030 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00003031 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00003032 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00003033 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003034 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00003035 }
3036}
3037
Jim Grosbach1355cf12011-07-26 17:10:22 +00003038// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00003039// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00003040bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00003041 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00003042
3043 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00003044 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00003045 Parser.Lex(); // Eat ':'
3046
3047 if (getLexer().isNot(AsmToken::Identifier)) {
3048 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
3049 return true;
3050 }
3051
3052 StringRef IDVal = Parser.getTok().getIdentifier();
3053 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00003054 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00003055 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00003056 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00003057 } else {
3058 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
3059 return true;
3060 }
3061 Parser.Lex();
3062
3063 if (getLexer().isNot(AsmToken::Colon)) {
3064 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
3065 return true;
3066 }
3067 Parser.Lex(); // Eat the last ':'
3068 return false;
3069}
3070
3071const MCExpr *
Jim Grosbach1355cf12011-07-26 17:10:22 +00003072ARMAsmParser::applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +00003073 MCSymbolRefExpr::VariantKind Variant) {
3074 // Recurse over the given expression, rebuilding it to apply the given variant
3075 // to the leftmost symbol.
3076 if (Variant == MCSymbolRefExpr::VK_None)
3077 return E;
3078
3079 switch (E->getKind()) {
3080 case MCExpr::Target:
3081 llvm_unreachable("Can't handle target expr yet");
3082 case MCExpr::Constant:
3083 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
3084
3085 case MCExpr::SymbolRef: {
3086 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
3087
3088 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
3089 return 0;
3090
3091 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
3092 }
3093
3094 case MCExpr::Unary:
3095 llvm_unreachable("Can't handle unary expressions yet");
3096
3097 case MCExpr::Binary: {
3098 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
Jim Grosbach1355cf12011-07-26 17:10:22 +00003099 const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant);
Jason W Kim9081b4b2011-01-11 23:53:41 +00003100 const MCExpr *RHS = BE->getRHS();
3101 if (!LHS)
3102 return 0;
3103
3104 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
3105 }
3106 }
3107
3108 assert(0 && "Invalid expression kind!");
3109 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003110}
3111
Daniel Dunbar352e1482011-01-11 15:59:50 +00003112/// \brief Given a mnemonic, split out possible predication code and carry
3113/// setting letters to form a canonical mnemonic and flags.
3114//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003115// FIXME: Would be nice to autogen this.
Jim Grosbach89df9962011-08-26 21:43:41 +00003116// FIXME: This is a bit of a maze of special cases.
Jim Grosbach1355cf12011-07-26 17:10:22 +00003117StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00003118 unsigned &PredicationCode,
3119 bool &CarrySetting,
Jim Grosbach89df9962011-08-26 21:43:41 +00003120 unsigned &ProcessorIMod,
3121 StringRef &ITMask) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00003122 PredicationCode = ARMCC::AL;
3123 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003124 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00003125
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003126 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00003127 //
3128 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00003129 if ((Mnemonic == "movs" && isThumb()) ||
3130 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
3131 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
3132 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
3133 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
3134 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
3135 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
3136 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00003137 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00003138
Jim Grosbach3f00e312011-07-11 17:09:57 +00003139 // First, split out any predication code. Ignore mnemonics we know aren't
3140 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00003141 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach71725a02011-07-27 21:58:11 +00003142 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach04d55f12011-08-22 23:55:58 +00003143 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" &&
Jim Grosbach2f25d9b2011-09-01 18:22:13 +00003144 Mnemonic != "sbcs" && Mnemonic != "rscs") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00003145 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
3146 .Case("eq", ARMCC::EQ)
3147 .Case("ne", ARMCC::NE)
3148 .Case("hs", ARMCC::HS)
3149 .Case("cs", ARMCC::HS)
3150 .Case("lo", ARMCC::LO)
3151 .Case("cc", ARMCC::LO)
3152 .Case("mi", ARMCC::MI)
3153 .Case("pl", ARMCC::PL)
3154 .Case("vs", ARMCC::VS)
3155 .Case("vc", ARMCC::VC)
3156 .Case("hi", ARMCC::HI)
3157 .Case("ls", ARMCC::LS)
3158 .Case("ge", ARMCC::GE)
3159 .Case("lt", ARMCC::LT)
3160 .Case("gt", ARMCC::GT)
3161 .Case("le", ARMCC::LE)
3162 .Case("al", ARMCC::AL)
3163 .Default(~0U);
3164 if (CC != ~0U) {
3165 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
3166 PredicationCode = CC;
3167 }
Bill Wendling52925b62010-10-29 23:50:21 +00003168 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00003169
Daniel Dunbar352e1482011-01-11 15:59:50 +00003170 // Next, determine if we have a carry setting bit. We explicitly ignore all
3171 // the instructions we know end in 's'.
3172 if (Mnemonic.endswith("s") &&
Jim Grosbach00f5d982011-08-17 22:49:09 +00003173 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00003174 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
3175 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
3176 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00003177 Mnemonic == "vrsqrts" || Mnemonic == "srs" ||
3178 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00003179 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
3180 CarrySetting = true;
3181 }
3182
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003183 // The "cps" instruction can have a interrupt mode operand which is glued into
3184 // the mnemonic. Check if this is the case, split it and parse the imod op
3185 if (Mnemonic.startswith("cps")) {
3186 // Split out any imod code.
3187 unsigned IMod =
3188 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
3189 .Case("ie", ARM_PROC::IE)
3190 .Case("id", ARM_PROC::ID)
3191 .Default(~0U);
3192 if (IMod != ~0U) {
3193 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
3194 ProcessorIMod = IMod;
3195 }
3196 }
3197
Jim Grosbach89df9962011-08-26 21:43:41 +00003198 // The "it" instruction has the condition mask on the end of the mnemonic.
3199 if (Mnemonic.startswith("it")) {
3200 ITMask = Mnemonic.slice(2, Mnemonic.size());
3201 Mnemonic = Mnemonic.slice(0, 2);
3202 }
3203
Daniel Dunbar352e1482011-01-11 15:59:50 +00003204 return Mnemonic;
3205}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003206
3207/// \brief Given a canonical mnemonic, determine if the instruction ever allows
3208/// inclusion of carry set or predication code operands.
3209//
3210// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00003211void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00003212getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00003213 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003214 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
3215 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
3216 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
3217 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00003218 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003219 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
Jim Grosbach468709e2011-09-09 20:24:45 +00003220 Mnemonic == "sbc" || Mnemonic == "umull" ||
Jim Grosbach2c3f70e2011-08-19 22:51:03 +00003221 Mnemonic == "eor" || Mnemonic == "smlal" || Mnemonic == "neg" ||
Jim Grosbach468709e2011-09-09 20:24:45 +00003222 ((Mnemonic == "mov" || Mnemonic == "mla") && !isThumb())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003223 CanAcceptCarrySet = true;
3224 } else {
3225 CanAcceptCarrySet = false;
3226 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003227
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003228 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
3229 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
3230 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
3231 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbachad2dad92011-09-06 20:27:04 +00003232 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "setend" ||
3233 (Mnemonic == "clrex" && !isThumb()) ||
Jim Grosbach0780b632011-08-19 23:24:36 +00003234 (Mnemonic == "nop" && isThumbOne()) ||
Jim Grosbach4af54a42011-08-26 22:21:51 +00003235 ((Mnemonic == "pld" || Mnemonic == "pli" || Mnemonic == "pldw") &&
3236 !isThumb()) ||
3237 ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs")) &&
3238 !isThumb()) ||
Jim Grosbach1ad60c22011-09-10 00:15:36 +00003239 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumbOne())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003240 CanAcceptPredicationCode = false;
3241 } else {
3242 CanAcceptPredicationCode = true;
3243 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00003244
Evan Chengebdeeab2011-07-08 01:53:10 +00003245 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00003246 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00003247 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00003248 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003249}
3250
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003251bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
3252 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003253 // FIXME: This is all horribly hacky. We really need a better way to deal
3254 // with optional operands like this in the matcher table.
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003255
3256 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
3257 // another does not. Specifically, the MOVW instruction does not. So we
3258 // special case it here and remove the defaulted (non-setting) cc_out
3259 // operand if that's the instruction we're trying to match.
3260 //
3261 // We do this as post-processing of the explicit operands rather than just
3262 // conditionally adding the cc_out in the first place because we need
3263 // to check the type of the parsed immediate operand.
3264 if (Mnemonic == "mov" && Operands.size() > 4 &&
3265 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
3266 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
3267 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3268 return true;
Jim Grosbach3912b732011-08-16 21:34:08 +00003269
3270 // Register-register 'add' for thumb does not have a cc_out operand
3271 // when there are only two register operands.
3272 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
3273 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3274 static_cast<ARMOperand*>(Operands[4])->isReg() &&
3275 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3276 return true;
Jim Grosbach72f39f82011-08-24 21:22:15 +00003277 // Register-register 'add' for thumb does not have a cc_out operand
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003278 // when it's an ADD Rdm, SP, {Rdm|#imm0_255} instruction. We do
3279 // have to check the immediate range here since Thumb2 has a variant
3280 // that can handle a different range and has a cc_out operand.
Jim Grosbach72f39f82011-08-24 21:22:15 +00003281 if (isThumb() && Mnemonic == "add" && Operands.size() == 6 &&
3282 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3283 static_cast<ARMOperand*>(Operands[4])->isReg() &&
3284 static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::SP &&
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003285 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
3286 (static_cast<ARMOperand*>(Operands[5])->isReg() ||
3287 static_cast<ARMOperand*>(Operands[5])->isImm0_1020s4()))
Jim Grosbach72f39f82011-08-24 21:22:15 +00003288 return true;
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003289 // For Thumb2, add immediate does not have a cc_out operand for the
3290 // imm0_4096 variant. That's the least-preferred variant when
3291 // selecting via the generic "add" mnemonic, so to know that we
3292 // should remove the cc_out operand, we have to explicitly check that
3293 // it's not one of the other variants. Ugh.
3294 if (isThumbTwo() && Mnemonic == "add" && Operands.size() == 6 &&
3295 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3296 static_cast<ARMOperand*>(Operands[4])->isReg() &&
3297 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3298 // Nest conditions rather than one big 'if' statement for readability.
3299 //
3300 // If either register is a high reg, it's either one of the SP
3301 // variants (handled above) or a 32-bit encoding, so we just
3302 // check against T3.
3303 if ((!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) ||
3304 !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg())) &&
3305 static_cast<ARMOperand*>(Operands[5])->isT2SOImm())
3306 return false;
3307 // If both registers are low, we're in an IT block, and the immediate is
3308 // in range, we should use encoding T1 instead, which has a cc_out.
3309 if (inITBlock() &&
Jim Grosbach64944f42011-09-14 21:00:40 +00003310 isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) &&
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003311 isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) &&
3312 static_cast<ARMOperand*>(Operands[5])->isImm0_7())
3313 return false;
3314
3315 // Otherwise, we use encoding T4, which does not have a cc_out
3316 // operand.
3317 return true;
3318 }
3319
Jim Grosbach64944f42011-09-14 21:00:40 +00003320 // The thumb2 multiply instruction doesn't have a CCOut register, so
3321 // if we have a "mul" mnemonic in Thumb mode, check if we'll be able to
3322 // use the 16-bit encoding or not.
3323 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 6 &&
3324 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
3325 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3326 static_cast<ARMOperand*>(Operands[4])->isReg() &&
3327 static_cast<ARMOperand*>(Operands[5])->isReg() &&
3328 // If the registers aren't low regs, the destination reg isn't the
3329 // same as one of the source regs, or the cc_out operand is zero
3330 // outside of an IT block, we have to use the 32-bit encoding, so
3331 // remove the cc_out operand.
3332 (!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) ||
3333 !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) ||
3334 !inITBlock() ||
3335 (static_cast<ARMOperand*>(Operands[3])->getReg() !=
3336 static_cast<ARMOperand*>(Operands[5])->getReg() &&
3337 static_cast<ARMOperand*>(Operands[3])->getReg() !=
3338 static_cast<ARMOperand*>(Operands[4])->getReg())))
3339 return true;
3340
3341
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003342
Jim Grosbachf69c8042011-08-24 21:42:27 +00003343 // Register-register 'add/sub' for thumb does not have a cc_out operand
3344 // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also
3345 // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't
3346 // right, this will result in better diagnostics (which operand is off)
3347 // anyway.
3348 if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") &&
3349 (Operands.size() == 5 || Operands.size() == 6) &&
Jim Grosbach72f39f82011-08-24 21:22:15 +00003350 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3351 static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::SP &&
3352 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3353 return true;
Jim Grosbach3912b732011-08-16 21:34:08 +00003354
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003355 return false;
3356}
3357
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003358/// Parse an arm instruction mnemonic followed by its operands.
3359bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
3360 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3361 // Create the leading tokens for the mnemonic, split by '.' characters.
3362 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00003363 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003364
Daniel Dunbar352e1482011-01-11 15:59:50 +00003365 // Split out the predication code and carry setting flag from the mnemonic.
3366 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003367 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00003368 bool CarrySetting;
Jim Grosbach89df9962011-08-26 21:43:41 +00003369 StringRef ITMask;
Jim Grosbach1355cf12011-07-26 17:10:22 +00003370 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbach89df9962011-08-26 21:43:41 +00003371 ProcessorIMod, ITMask);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003372
Jim Grosbach0c49ac02011-08-25 17:23:55 +00003373 // In Thumb1, only the branch (B) instruction can be predicated.
3374 if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") {
3375 Parser.EatToEndOfStatement();
3376 return Error(NameLoc, "conditional execution not supported in Thumb1");
3377 }
3378
Jim Grosbachffa32252011-07-19 19:13:28 +00003379 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
3380
Jim Grosbach89df9962011-08-26 21:43:41 +00003381 // Handle the IT instruction ITMask. Convert it to a bitmask. This
3382 // is the mask as it will be for the IT encoding if the conditional
3383 // encoding has a '1' as it's bit0 (i.e. 't' ==> '1'). In the case
3384 // where the conditional bit0 is zero, the instruction post-processing
3385 // will adjust the mask accordingly.
3386 if (Mnemonic == "it") {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003387 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + 2);
3388 if (ITMask.size() > 3) {
3389 Parser.EatToEndOfStatement();
3390 return Error(Loc, "too many conditions on IT instruction");
3391 }
Jim Grosbach89df9962011-08-26 21:43:41 +00003392 unsigned Mask = 8;
3393 for (unsigned i = ITMask.size(); i != 0; --i) {
3394 char pos = ITMask[i - 1];
3395 if (pos != 't' && pos != 'e') {
3396 Parser.EatToEndOfStatement();
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003397 return Error(Loc, "illegal IT block condition mask '" + ITMask + "'");
Jim Grosbach89df9962011-08-26 21:43:41 +00003398 }
3399 Mask >>= 1;
3400 if (ITMask[i - 1] == 't')
3401 Mask |= 8;
3402 }
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003403 Operands.push_back(ARMOperand::CreateITMask(Mask, Loc));
Jim Grosbach89df9962011-08-26 21:43:41 +00003404 }
3405
Jim Grosbachffa32252011-07-19 19:13:28 +00003406 // FIXME: This is all a pretty gross hack. We should automatically handle
3407 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00003408
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003409 // Next, add the CCOut and ConditionCode operands, if needed.
3410 //
3411 // For mnemonics which can ever incorporate a carry setting bit or predication
3412 // code, our matching model involves us always generating CCOut and
3413 // ConditionCode operands to match the mnemonic "as written" and then we let
3414 // the matcher deal with finding the right instruction or generating an
3415 // appropriate error.
3416 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00003417 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003418
Jim Grosbach33c16a22011-07-14 22:04:21 +00003419 // If we had a carry-set on an instruction that can't do that, issue an
3420 // error.
3421 if (!CanAcceptCarrySet && CarrySetting) {
3422 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00003423 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00003424 "' can not set flags, but 's' suffix specified");
3425 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00003426 // If we had a predication code on an instruction that can't do that, issue an
3427 // error.
3428 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
3429 Parser.EatToEndOfStatement();
3430 return Error(NameLoc, "instruction '" + Mnemonic +
3431 "' is not predicable, but condition code specified");
3432 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00003433
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003434 // Add the carry setting operand, if necessary.
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003435 if (CanAcceptCarrySet) {
3436 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size());
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003437 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003438 Loc));
3439 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003440
3441 // Add the predication code operand, if necessary.
3442 if (CanAcceptPredicationCode) {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003443 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size() +
3444 CarrySetting);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003445 Operands.push_back(ARMOperand::CreateCondCode(
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003446 ARMCC::CondCodes(PredicationCode), Loc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003447 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00003448
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003449 // Add the processor imod operand, if necessary.
3450 if (ProcessorIMod) {
3451 Operands.push_back(ARMOperand::CreateImm(
3452 MCConstantExpr::Create(ProcessorIMod, getContext()),
3453 NameLoc, NameLoc));
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003454 }
3455
Daniel Dunbar345a9a62010-08-11 06:37:20 +00003456 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00003457 while (Next != StringRef::npos) {
3458 Start = Next;
3459 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003460 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003461
Jim Grosbach4d23e992011-08-24 22:19:48 +00003462 // For now, we're only parsing Thumb1 (for the most part), so
3463 // just ignore ".n" qualifiers. We'll use them to restrict
3464 // matching when we do Thumb2.
Jim Grosbach81d2e392011-09-07 16:06:04 +00003465 if (ExtraToken != ".n") {
3466 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
3467 Operands.push_back(ARMOperand::CreateToken(ExtraToken, Loc));
3468 }
Daniel Dunbar5747b132010-08-11 06:37:16 +00003469 }
3470
3471 // Read the remaining operands.
3472 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003473 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00003474 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00003475 Parser.EatToEndOfStatement();
3476 return true;
3477 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003478
3479 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00003480 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003481
3482 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00003483 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00003484 Parser.EatToEndOfStatement();
3485 return true;
3486 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003487 }
3488 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003489
Chris Lattnercbf8a982010-09-11 16:18:25 +00003490 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3491 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00003492 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00003493 }
Bill Wendling146018f2010-11-06 21:42:12 +00003494
Chris Lattner34e53142010-09-08 05:10:46 +00003495 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00003496
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003497 // Some instructions, mostly Thumb, have forms for the same mnemonic that
3498 // do and don't have a cc_out optional-def operand. With some spot-checks
3499 // of the operand list, we can figure out which variant we're trying to
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003500 // parse and adjust accordingly before actually matching. We shouldn't ever
3501 // try to remove a cc_out operand that was explicitly set on the the
3502 // mnemonic, of course (CarrySetting == true). Reason number #317 the
3503 // table driven matcher doesn't fit well with the ARM instruction set.
3504 if (!CarrySetting && shouldOmitCCOutOperand(Mnemonic, Operands)) {
Jim Grosbachffa32252011-07-19 19:13:28 +00003505 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
3506 Operands.erase(Operands.begin() + 1);
3507 delete Op;
3508 }
3509
Jim Grosbachcf121c32011-07-28 21:57:55 +00003510 // ARM mode 'blx' need special handling, as the register operand version
3511 // is predicable, but the label operand version is not. So, we can't rely
3512 // on the Mnemonic based checking to correctly figure out when to put
3513 // a CondCode operand in the list. If we're trying to match the label
3514 // version, remove the CondCode operand here.
3515 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
3516 static_cast<ARMOperand*>(Operands[2])->isImm()) {
3517 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
3518 Operands.erase(Operands.begin() + 1);
3519 delete Op;
3520 }
Jim Grosbach857e1a72011-08-11 23:51:13 +00003521
3522 // The vector-compare-to-zero instructions have a literal token "#0" at
3523 // the end that comes to here as an immediate operand. Convert it to a
3524 // token to play nicely with the matcher.
3525 if ((Mnemonic == "vceq" || Mnemonic == "vcge" || Mnemonic == "vcgt" ||
3526 Mnemonic == "vcle" || Mnemonic == "vclt") && Operands.size() == 6 &&
3527 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3528 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
3529 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
3530 if (CE && CE->getValue() == 0) {
3531 Operands.erase(Operands.begin() + 5);
3532 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
3533 delete Op;
3534 }
3535 }
Jim Grosbach934755a2011-08-22 23:47:13 +00003536 // Similarly, the Thumb1 "RSB" instruction has a literal "#0" on the
3537 // end. Convert it to a token here.
3538 if (Mnemonic == "rsb" && isThumb() && Operands.size() == 6 &&
3539 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3540 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
3541 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
3542 if (CE && CE->getValue() == 0) {
3543 Operands.erase(Operands.begin() + 5);
3544 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
3545 delete Op;
3546 }
3547 }
3548
Chris Lattner98986712010-01-14 22:21:20 +00003549 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003550}
3551
Jim Grosbach189610f2011-07-26 18:25:39 +00003552// Validate context-sensitive operand constraints.
Jim Grosbachaa875f82011-08-23 18:13:04 +00003553
3554// return 'true' if register list contains non-low GPR registers,
3555// 'false' otherwise. If Reg is in the register list or is HiReg, set
3556// 'containsReg' to true.
3557static bool checkLowRegisterList(MCInst Inst, unsigned OpNo, unsigned Reg,
3558 unsigned HiReg, bool &containsReg) {
3559 containsReg = false;
3560 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
3561 unsigned OpReg = Inst.getOperand(i).getReg();
3562 if (OpReg == Reg)
3563 containsReg = true;
3564 // Anything other than a low register isn't legal here.
3565 if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg))
3566 return true;
3567 }
3568 return false;
3569}
3570
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003571// Check if the specified regisgter is in the register list of the inst,
3572// starting at the indicated operand number.
3573static bool listContainsReg(MCInst &Inst, unsigned OpNo, unsigned Reg) {
3574 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
3575 unsigned OpReg = Inst.getOperand(i).getReg();
3576 if (OpReg == Reg)
3577 return true;
3578 }
3579 return false;
3580}
3581
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003582// FIXME: We would really prefer to have MCInstrInfo (the wrapper around
3583// the ARMInsts array) instead. Getting that here requires awkward
3584// API changes, though. Better way?
3585namespace llvm {
3586extern MCInstrDesc ARMInsts[];
3587}
3588static MCInstrDesc &getInstDesc(unsigned Opcode) {
3589 return ARMInsts[Opcode];
3590}
3591
Jim Grosbach189610f2011-07-26 18:25:39 +00003592// FIXME: We would really like to be able to tablegen'erate this.
3593bool ARMAsmParser::
3594validateInstruction(MCInst &Inst,
3595 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003596 MCInstrDesc &MCID = getInstDesc(Inst.getOpcode());
3597 SMLoc Loc = Operands[0]->getStartLoc();
3598 // Check the IT block state first.
Owen Andersonb6b7f512011-09-13 17:59:19 +00003599 // NOTE: In Thumb mode, the BKPT instruction has the interesting property of
3600 // being allowed in IT blocks, but not being predicable. It just always
3601 // executes.
3602 if (inITBlock() && Inst.getOpcode() != ARM::tBKPT) {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003603 unsigned bit = 1;
3604 if (ITState.FirstCond)
3605 ITState.FirstCond = false;
3606 else
Jim Grosbacha1109882011-09-02 23:22:08 +00003607 bit = (ITState.Mask >> (5 - ITState.CurPosition)) & 1;
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003608 // The instruction must be predicable.
3609 if (!MCID.isPredicable())
3610 return Error(Loc, "instructions in IT block must be predicable");
3611 unsigned Cond = Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm();
3612 unsigned ITCond = bit ? ITState.Cond :
3613 ARMCC::getOppositeCondition(ITState.Cond);
3614 if (Cond != ITCond) {
3615 // Find the condition code Operand to get its SMLoc information.
3616 SMLoc CondLoc;
3617 for (unsigned i = 1; i < Operands.size(); ++i)
3618 if (static_cast<ARMOperand*>(Operands[i])->isCondCode())
3619 CondLoc = Operands[i]->getStartLoc();
3620 return Error(CondLoc, "incorrect condition in IT block; got '" +
3621 StringRef(ARMCondCodeToString(ARMCC::CondCodes(Cond))) +
3622 "', but expected '" +
3623 ARMCondCodeToString(ARMCC::CondCodes(ITCond)) + "'");
3624 }
Jim Grosbachc9a9b442011-08-31 18:29:05 +00003625 // Check for non-'al' condition codes outside of the IT block.
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003626 } else if (isThumbTwo() && MCID.isPredicable() &&
3627 Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm() !=
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003628 ARMCC::AL && Inst.getOpcode() != ARM::tB &&
3629 Inst.getOpcode() != ARM::t2B)
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003630 return Error(Loc, "predicated instructions must be in IT block");
3631
Jim Grosbach189610f2011-07-26 18:25:39 +00003632 switch (Inst.getOpcode()) {
Jim Grosbach2fd2b872011-08-10 20:29:19 +00003633 case ARM::LDRD:
3634 case ARM::LDRD_PRE:
3635 case ARM::LDRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00003636 case ARM::LDREXD: {
3637 // Rt2 must be Rt + 1.
3638 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
3639 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3640 if (Rt2 != Rt + 1)
3641 return Error(Operands[3]->getStartLoc(),
3642 "destination operands must be sequential");
3643 return false;
3644 }
Jim Grosbach14605d12011-08-11 20:28:23 +00003645 case ARM::STRD: {
3646 // Rt2 must be Rt + 1.
3647 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
3648 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3649 if (Rt2 != Rt + 1)
3650 return Error(Operands[3]->getStartLoc(),
3651 "source operands must be sequential");
3652 return false;
3653 }
Jim Grosbach53642c52011-08-10 20:49:18 +00003654 case ARM::STRD_PRE:
3655 case ARM::STRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00003656 case ARM::STREXD: {
3657 // Rt2 must be Rt + 1.
3658 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3659 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg());
3660 if (Rt2 != Rt + 1)
Jim Grosbach14605d12011-08-11 20:28:23 +00003661 return Error(Operands[3]->getStartLoc(),
Jim Grosbach189610f2011-07-26 18:25:39 +00003662 "source operands must be sequential");
3663 return false;
3664 }
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003665 case ARM::SBFX:
3666 case ARM::UBFX: {
3667 // width must be in range [1, 32-lsb]
3668 unsigned lsb = Inst.getOperand(2).getImm();
3669 unsigned widthm1 = Inst.getOperand(3).getImm();
3670 if (widthm1 >= 32 - lsb)
3671 return Error(Operands[5]->getStartLoc(),
3672 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach00c9a512011-08-16 21:42:31 +00003673 return false;
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003674 }
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003675 case ARM::tLDMIA: {
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003676 // If we're parsing Thumb2, the .w variant is available and handles
3677 // most cases that are normally illegal for a Thumb1 LDM
3678 // instruction. We'll make the transformation in processInstruction()
3679 // if necessary.
3680 //
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003681 // Thumb LDM instructions are writeback iff the base register is not
3682 // in the register list.
3683 unsigned Rn = Inst.getOperand(0).getReg();
Jim Grosbach7260c6a2011-08-22 23:01:07 +00003684 bool hasWritebackToken =
3685 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
3686 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
Jim Grosbachaa875f82011-08-23 18:13:04 +00003687 bool listContainsBase;
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003688 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) && !isThumbTwo())
Jim Grosbachaa875f82011-08-23 18:13:04 +00003689 return Error(Operands[3 + hasWritebackToken]->getStartLoc(),
3690 "registers must be in range r0-r7");
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003691 // If we should have writeback, then there should be a '!' token.
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003692 if (!listContainsBase && !hasWritebackToken && !isThumbTwo())
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003693 return Error(Operands[2]->getStartLoc(),
3694 "writeback operator '!' expected");
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003695 // If we should not have writeback, there must not be a '!'. This is
3696 // true even for the 32-bit wide encodings.
Jim Grosbachaa875f82011-08-23 18:13:04 +00003697 if (listContainsBase && hasWritebackToken)
Jim Grosbach7260c6a2011-08-22 23:01:07 +00003698 return Error(Operands[3]->getStartLoc(),
3699 "writeback operator '!' not allowed when base register "
3700 "in register list");
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003701
3702 break;
3703 }
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003704 case ARM::t2LDMIA_UPD: {
3705 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
3706 return Error(Operands[4]->getStartLoc(),
3707 "writeback operator '!' not allowed when base register "
3708 "in register list");
3709 break;
3710 }
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003711 case ARM::tPOP: {
Jim Grosbachaa875f82011-08-23 18:13:04 +00003712 bool listContainsBase;
3713 if (checkLowRegisterList(Inst, 3, 0, ARM::PC, listContainsBase))
3714 return Error(Operands[2]->getStartLoc(),
3715 "registers must be in range r0-r7 or pc");
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003716 break;
3717 }
3718 case ARM::tPUSH: {
Jim Grosbachaa875f82011-08-23 18:13:04 +00003719 bool listContainsBase;
3720 if (checkLowRegisterList(Inst, 3, 0, ARM::LR, listContainsBase))
3721 return Error(Operands[2]->getStartLoc(),
3722 "registers must be in range r0-r7 or lr");
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003723 break;
3724 }
Jim Grosbach1e84f192011-08-23 18:15:37 +00003725 case ARM::tSTMIA_UPD: {
3726 bool listContainsBase;
Jim Grosbachf95aaf92011-08-24 18:19:42 +00003727 if (checkLowRegisterList(Inst, 4, 0, 0, listContainsBase))
Jim Grosbach1e84f192011-08-23 18:15:37 +00003728 return Error(Operands[4]->getStartLoc(),
3729 "registers must be in range r0-r7");
3730 break;
3731 }
Jim Grosbach189610f2011-07-26 18:25:39 +00003732 }
3733
3734 return false;
3735}
3736
Jim Grosbachf8fce712011-08-11 17:35:48 +00003737void ARMAsmParser::
3738processInstruction(MCInst &Inst,
3739 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3740 switch (Inst.getOpcode()) {
3741 case ARM::LDMIA_UPD:
3742 // If this is a load of a single register via a 'pop', then we should use
3743 // a post-indexed LDR instruction instead, per the ARM ARM.
3744 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
3745 Inst.getNumOperands() == 5) {
3746 MCInst TmpInst;
3747 TmpInst.setOpcode(ARM::LDR_POST_IMM);
3748 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3749 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3750 TmpInst.addOperand(Inst.getOperand(1)); // Rn
3751 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
3752 TmpInst.addOperand(MCOperand::CreateImm(4));
3753 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3754 TmpInst.addOperand(Inst.getOperand(3));
3755 Inst = TmpInst;
3756 }
3757 break;
Jim Grosbachf6713912011-08-11 18:07:11 +00003758 case ARM::STMDB_UPD:
3759 // If this is a store of a single register via a 'push', then we should use
3760 // a pre-indexed STR instruction instead, per the ARM ARM.
3761 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" &&
3762 Inst.getNumOperands() == 5) {
3763 MCInst TmpInst;
3764 TmpInst.setOpcode(ARM::STR_PRE_IMM);
3765 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3766 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3767 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
3768 TmpInst.addOperand(MCOperand::CreateImm(-4));
3769 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3770 TmpInst.addOperand(Inst.getOperand(3));
3771 Inst = TmpInst;
3772 }
3773 break;
Jim Grosbach89e2aa62011-08-16 23:57:34 +00003774 case ARM::tADDi8:
Jim Grosbach0f3abd82011-08-31 17:07:33 +00003775 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
3776 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
3777 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
3778 // to encoding T1 if <Rd> is omitted."
3779 if (Inst.getOperand(3).getImm() < 8 && Operands.size() == 6)
Jim Grosbach89e2aa62011-08-16 23:57:34 +00003780 Inst.setOpcode(ARM::tADDi3);
3781 break;
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003782 case ARM::tB:
3783 // A Thumb conditional branch outside of an IT block is a tBcc.
3784 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock())
3785 Inst.setOpcode(ARM::tBcc);
3786 break;
3787 case ARM::t2B:
3788 // A Thumb2 conditional branch outside of an IT block is a t2Bcc.
3789 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock())
3790 Inst.setOpcode(ARM::t2Bcc);
3791 break;
Jim Grosbachc0755102011-08-31 21:17:31 +00003792 case ARM::t2Bcc:
Jim Grosbacha1109882011-09-02 23:22:08 +00003793 // If the conditional is AL or we're in an IT block, we really want t2B.
3794 if (Inst.getOperand(1).getImm() == ARMCC::AL || inITBlock())
Jim Grosbachc0755102011-08-31 21:17:31 +00003795 Inst.setOpcode(ARM::t2B);
3796 break;
Jim Grosbach395b4532011-08-17 22:57:40 +00003797 case ARM::tBcc:
3798 // If the conditional is AL, we really want tB.
3799 if (Inst.getOperand(1).getImm() == ARMCC::AL)
3800 Inst.setOpcode(ARM::tB);
Jim Grosbach3ce23d32011-08-18 16:08:39 +00003801 break;
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003802 case ARM::tLDMIA: {
3803 // If the register list contains any high registers, or if the writeback
3804 // doesn't match what tLDMIA can do, we need to use the 32-bit encoding
3805 // instead if we're in Thumb2. Otherwise, this should have generated
3806 // an error in validateInstruction().
3807 unsigned Rn = Inst.getOperand(0).getReg();
3808 bool hasWritebackToken =
3809 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
3810 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
3811 bool listContainsBase;
3812 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) ||
3813 (!listContainsBase && !hasWritebackToken) ||
3814 (listContainsBase && hasWritebackToken)) {
3815 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
3816 assert (isThumbTwo());
3817 Inst.setOpcode(hasWritebackToken ? ARM::t2LDMIA_UPD : ARM::t2LDMIA);
3818 // If we're switching to the updating version, we need to insert
3819 // the writeback tied operand.
3820 if (hasWritebackToken)
3821 Inst.insert(Inst.begin(),
3822 MCOperand::CreateReg(Inst.getOperand(0).getReg()));
3823 }
3824 break;
3825 }
Jim Grosbach1ad60c22011-09-10 00:15:36 +00003826 case ARM::t2MOVi: {
3827 // If we can use the 16-bit encoding and the user didn't explicitly
3828 // request the 32-bit variant, transform it here.
3829 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
3830 Inst.getOperand(1).getImm() <= 255 &&
Jim Grosbachc2d31642011-09-14 19:12:11 +00003831 ((!inITBlock() && Inst.getOperand(2).getImm() == ARMCC::AL &&
3832 Inst.getOperand(4).getReg() == ARM::CPSR) ||
3833 (inITBlock() && Inst.getOperand(4).getReg() == 0)) &&
Jim Grosbach1ad60c22011-09-10 00:15:36 +00003834 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
3835 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
3836 // The operands aren't in the same order for tMOVi8...
3837 MCInst TmpInst;
3838 TmpInst.setOpcode(ARM::tMOVi8);
3839 TmpInst.addOperand(Inst.getOperand(0));
3840 TmpInst.addOperand(Inst.getOperand(4));
3841 TmpInst.addOperand(Inst.getOperand(1));
3842 TmpInst.addOperand(Inst.getOperand(2));
3843 TmpInst.addOperand(Inst.getOperand(3));
3844 Inst = TmpInst;
3845 }
3846 break;
3847 }
3848 case ARM::t2MOVr: {
3849 // If we can use the 16-bit encoding and the user didn't explicitly
3850 // request the 32-bit variant, transform it here.
3851 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
3852 isARMLowRegister(Inst.getOperand(1).getReg()) &&
3853 Inst.getOperand(2).getImm() == ARMCC::AL &&
3854 Inst.getOperand(4).getReg() == ARM::CPSR &&
3855 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
3856 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
3857 // The operands aren't the same for tMOV[S]r... (no cc_out)
3858 MCInst TmpInst;
3859 TmpInst.setOpcode(Inst.getOperand(4).getReg() ? ARM::tMOVSr : ARM::tMOVr);
3860 TmpInst.addOperand(Inst.getOperand(0));
3861 TmpInst.addOperand(Inst.getOperand(1));
3862 TmpInst.addOperand(Inst.getOperand(2));
3863 TmpInst.addOperand(Inst.getOperand(3));
3864 Inst = TmpInst;
3865 }
3866 break;
3867 }
Jim Grosbach89df9962011-08-26 21:43:41 +00003868 case ARM::t2IT: {
3869 // The mask bits for all but the first condition are represented as
3870 // the low bit of the condition code value implies 't'. We currently
3871 // always have 1 implies 't', so XOR toggle the bits if the low bit
3872 // of the condition code is zero. The encoding also expects the low
3873 // bit of the condition to be encoded as bit 4 of the mask operand,
3874 // so mask that in if needed
3875 MCOperand &MO = Inst.getOperand(1);
3876 unsigned Mask = MO.getImm();
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003877 unsigned OrigMask = Mask;
3878 unsigned TZ = CountTrailingZeros_32(Mask);
Jim Grosbach89df9962011-08-26 21:43:41 +00003879 if ((Inst.getOperand(0).getImm() & 1) == 0) {
Jim Grosbach89df9962011-08-26 21:43:41 +00003880 assert(Mask && TZ <= 3 && "illegal IT mask value!");
3881 for (unsigned i = 3; i != TZ; --i)
3882 Mask ^= 1 << i;
3883 } else
3884 Mask |= 0x10;
3885 MO.setImm(Mask);
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003886
3887 // Set up the IT block state according to the IT instruction we just
3888 // matched.
3889 assert(!inITBlock() && "nested IT blocks?!");
3890 ITState.Cond = ARMCC::CondCodes(Inst.getOperand(0).getImm());
3891 ITState.Mask = OrigMask; // Use the original mask, not the updated one.
3892 ITState.CurPosition = 0;
3893 ITState.FirstCond = true;
Jim Grosbach89df9962011-08-26 21:43:41 +00003894 break;
3895 }
Jim Grosbachf8fce712011-08-11 17:35:48 +00003896 }
3897}
3898
Jim Grosbach47a0d522011-08-16 20:45:50 +00003899unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
3900 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
3901 // suffix depending on whether they're in an IT block or not.
Jim Grosbach194bd892011-08-16 22:20:01 +00003902 unsigned Opc = Inst.getOpcode();
3903 MCInstrDesc &MCID = getInstDesc(Opc);
Jim Grosbach47a0d522011-08-16 20:45:50 +00003904 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
3905 assert(MCID.hasOptionalDef() &&
3906 "optionally flag setting instruction missing optional def operand");
3907 assert(MCID.NumOperands == Inst.getNumOperands() &&
3908 "operand count mismatch!");
3909 // Find the optional-def operand (cc_out).
3910 unsigned OpNo;
3911 for (OpNo = 0;
3912 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
3913 ++OpNo)
3914 ;
3915 // If we're parsing Thumb1, reject it completely.
3916 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
3917 return Match_MnemonicFail;
3918 // If we're parsing Thumb2, which form is legal depends on whether we're
3919 // in an IT block.
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003920 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR &&
3921 !inITBlock())
Jim Grosbach47a0d522011-08-16 20:45:50 +00003922 return Match_RequiresITBlock;
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003923 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() == ARM::CPSR &&
3924 inITBlock())
3925 return Match_RequiresNotITBlock;
Jim Grosbach47a0d522011-08-16 20:45:50 +00003926 }
Jim Grosbach194bd892011-08-16 22:20:01 +00003927 // Some high-register supporting Thumb1 encodings only allow both registers
3928 // to be from r0-r7 when in Thumb2.
3929 else if (Opc == ARM::tADDhirr && isThumbOne() &&
3930 isARMLowRegister(Inst.getOperand(1).getReg()) &&
3931 isARMLowRegister(Inst.getOperand(2).getReg()))
3932 return Match_RequiresThumb2;
3933 // Others only require ARMv6 or later.
Jim Grosbach4ec6e882011-08-19 20:46:54 +00003934 else if (Opc == ARM::tMOVr && isThumbOne() && !hasV6Ops() &&
Jim Grosbach194bd892011-08-16 22:20:01 +00003935 isARMLowRegister(Inst.getOperand(0).getReg()) &&
3936 isARMLowRegister(Inst.getOperand(1).getReg()))
3937 return Match_RequiresV6;
Jim Grosbach47a0d522011-08-16 20:45:50 +00003938 return Match_Success;
3939}
3940
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003941bool ARMAsmParser::
3942MatchAndEmitInstruction(SMLoc IDLoc,
3943 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
3944 MCStreamer &Out) {
3945 MCInst Inst;
3946 unsigned ErrorInfo;
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003947 unsigned MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003948 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003949 switch (MatchResult) {
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003950 default: break;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003951 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00003952 // Context sensitive operand constraints aren't handled by the matcher,
3953 // so check them here.
Jim Grosbacha1109882011-09-02 23:22:08 +00003954 if (validateInstruction(Inst, Operands)) {
3955 // Still progress the IT block, otherwise one wrong condition causes
3956 // nasty cascading errors.
3957 forwardITPosition();
Jim Grosbach189610f2011-07-26 18:25:39 +00003958 return true;
Jim Grosbacha1109882011-09-02 23:22:08 +00003959 }
Jim Grosbach189610f2011-07-26 18:25:39 +00003960
Jim Grosbachf8fce712011-08-11 17:35:48 +00003961 // Some instructions need post-processing to, for example, tweak which
3962 // encoding is selected.
3963 processInstruction(Inst, Operands);
3964
Jim Grosbacha1109882011-09-02 23:22:08 +00003965 // Only move forward at the very end so that everything in validate
3966 // and process gets a consistent answer about whether we're in an IT
3967 // block.
3968 forwardITPosition();
3969
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003970 Out.EmitInstruction(Inst);
3971 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003972 case Match_MissingFeature:
3973 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
3974 return true;
3975 case Match_InvalidOperand: {
3976 SMLoc ErrorLoc = IDLoc;
3977 if (ErrorInfo != ~0U) {
3978 if (ErrorInfo >= Operands.size())
3979 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00003980
Chris Lattnere73d4f82010-10-28 21:41:58 +00003981 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
3982 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
3983 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003984
Chris Lattnere73d4f82010-10-28 21:41:58 +00003985 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003986 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00003987 case Match_MnemonicFail:
Jim Grosbach47a0d522011-08-16 20:45:50 +00003988 return Error(IDLoc, "invalid instruction");
Daniel Dunbarb4129152011-02-04 17:12:23 +00003989 case Match_ConversionFail:
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00003990 // The converter function will have already emited a diagnostic.
3991 return true;
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003992 case Match_RequiresNotITBlock:
3993 return Error(IDLoc, "flag setting instruction only valid outside IT block");
Jim Grosbach47a0d522011-08-16 20:45:50 +00003994 case Match_RequiresITBlock:
3995 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbach194bd892011-08-16 22:20:01 +00003996 case Match_RequiresV6:
3997 return Error(IDLoc, "instruction variant requires ARMv6 or later");
3998 case Match_RequiresThumb2:
3999 return Error(IDLoc, "instruction variant requires Thumb2");
Chris Lattnere73d4f82010-10-28 21:41:58 +00004000 }
Jim Grosbach16c74252010-10-29 14:46:02 +00004001
Eric Christopherc223e2b2010-10-29 09:26:59 +00004002 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00004003 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00004004}
4005
Jim Grosbach1355cf12011-07-26 17:10:22 +00004006/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00004007bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
4008 StringRef IDVal = DirectiveID.getIdentifier();
4009 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00004010 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00004011 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00004012 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00004013 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00004014 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00004015 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00004016 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00004017 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00004018 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00004019 return true;
4020}
4021
Jim Grosbach1355cf12011-07-26 17:10:22 +00004022/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00004023/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00004024bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00004025 if (getLexer().isNot(AsmToken::EndOfStatement)) {
4026 for (;;) {
4027 const MCExpr *Value;
4028 if (getParser().ParseExpression(Value))
4029 return true;
4030
Chris Lattneraaec2052010-01-19 19:46:13 +00004031 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00004032
4033 if (getLexer().is(AsmToken::EndOfStatement))
4034 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00004035
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00004036 // FIXME: Improve diagnostic.
4037 if (getLexer().isNot(AsmToken::Comma))
4038 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00004039 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00004040 }
4041 }
4042
Sean Callananb9a25b72010-01-19 20:27:46 +00004043 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00004044 return false;
4045}
4046
Jim Grosbach1355cf12011-07-26 17:10:22 +00004047/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00004048/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00004049bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00004050 if (getLexer().isNot(AsmToken::EndOfStatement))
4051 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00004052 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00004053
4054 // TODO: set thumb mode
4055 // TODO: tell the MC streamer the mode
4056 // getParser().getStreamer().Emit???();
4057 return false;
4058}
4059
Jim Grosbach1355cf12011-07-26 17:10:22 +00004060/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00004061/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00004062bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00004063 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
4064 bool isMachO = MAI.hasSubsectionsViaSymbols();
4065 StringRef Name;
4066
4067 // Darwin asm has function name after .thumb_func direction
4068 // ELF doesn't
4069 if (isMachO) {
4070 const AsmToken &Tok = Parser.getTok();
4071 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
4072 return Error(L, "unexpected token in .thumb_func directive");
4073 Name = Tok.getString();
4074 Parser.Lex(); // Consume the identifier token.
4075 }
4076
Kevin Enderby515d5092009-10-15 20:48:48 +00004077 if (getLexer().isNot(AsmToken::EndOfStatement))
4078 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00004079 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00004080
Rafael Espindola64695402011-05-16 16:17:21 +00004081 // FIXME: assuming function name will be the line following .thumb_func
4082 if (!isMachO) {
4083 Name = Parser.getTok().getString();
4084 }
4085
Jim Grosbach642fc9c2010-11-05 22:33:53 +00004086 // Mark symbol as a thumb symbol.
4087 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
4088 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00004089 return false;
4090}
4091
Jim Grosbach1355cf12011-07-26 17:10:22 +00004092/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00004093/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00004094bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00004095 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00004096 if (Tok.isNot(AsmToken::Identifier))
4097 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00004098 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00004099 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00004100 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00004101 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00004102 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00004103 else
4104 return Error(L, "unrecognized syntax mode in .syntax directive");
4105
4106 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00004107 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00004108 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00004109
4110 // TODO tell the MC streamer the mode
4111 // getParser().getStreamer().Emit???();
4112 return false;
4113}
4114
Jim Grosbach1355cf12011-07-26 17:10:22 +00004115/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00004116/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00004117bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00004118 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00004119 if (Tok.isNot(AsmToken::Integer))
4120 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00004121 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00004122 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00004123 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00004124 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00004125 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00004126 else
4127 return Error(L, "invalid operand to .code directive");
4128
4129 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00004130 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00004131 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00004132
Evan Cheng32869202011-07-08 22:36:29 +00004133 if (Val == 16) {
Jim Grosbach98447da2011-09-06 18:46:23 +00004134 if (!isThumb())
Evan Chengffc0e732011-07-09 05:47:46 +00004135 SwitchMode();
Jim Grosbach98447da2011-09-06 18:46:23 +00004136 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
Evan Cheng32869202011-07-08 22:36:29 +00004137 } else {
Jim Grosbach98447da2011-09-06 18:46:23 +00004138 if (isThumb())
Evan Chengffc0e732011-07-09 05:47:46 +00004139 SwitchMode();
Jim Grosbach98447da2011-09-06 18:46:23 +00004140 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Evan Chengeb0caa12011-07-08 22:49:55 +00004141 }
Jim Grosbach2a301702010-11-05 22:40:53 +00004142
Kevin Enderby515d5092009-10-15 20:48:48 +00004143 return false;
4144}
4145
Sean Callanan90b70972010-04-07 20:29:34 +00004146extern "C" void LLVMInitializeARMAsmLexer();
4147
Kevin Enderby9c41fa82009-10-30 22:55:57 +00004148/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00004149extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00004150 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
4151 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00004152 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00004153}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00004154
Chris Lattner0692ee62010-09-06 19:11:01 +00004155#define GET_REGISTER_MATCHER
4156#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00004157#include "ARMGenAsmMatcher.inc"